blob: 33ebf6d2556cef2d46d747e379ab5ebe137cd024 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010032#include "i915_gem_dmabuf.h"
Yu Zhangeb822892015-02-10 19:05:49 +080033#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010034#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070035#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010036#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010037#include "intel_mocs.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010038#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070039#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070041#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080042#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020043#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070044
Chris Wilson05394f32010-11-08 19:18:58 +000045static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010046static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson61050802012-04-17 15:31:31 +010047
Chris Wilsonc76ce032013-08-08 14:41:03 +010048static bool cpu_cache_is_coherent(struct drm_device *dev,
49 enum i915_cache_level level)
50{
51 return HAS_LLC(dev) || level != I915_CACHE_NONE;
52}
53
Chris Wilson2c225692013-08-09 12:26:45 +010054static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
55{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053056 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
57 return false;
58
Chris Wilson2c225692013-08-09 12:26:45 +010059 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
60 return true;
61
62 return obj->pin_display;
63}
64
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053065static int
66insert_mappable_node(struct drm_i915_private *i915,
67 struct drm_mm_node *node, u32 size)
68{
69 memset(node, 0, sizeof(*node));
70 return drm_mm_insert_node_in_range_generic(&i915->ggtt.base.mm, node,
71 size, 0, 0, 0,
72 i915->ggtt.mappable_end,
73 DRM_MM_SEARCH_DEFAULT,
74 DRM_MM_CREATE_DEFAULT);
75}
76
77static void
78remove_mappable_node(struct drm_mm_node *node)
79{
80 drm_mm_remove_node(node);
81}
82
Chris Wilson73aa8082010-09-30 11:46:12 +010083/* some bookkeeping */
84static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010085 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010086{
Daniel Vetterc20e8352013-07-24 22:40:23 +020087 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010088 dev_priv->mm.object_count++;
89 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020090 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010091}
92
93static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010094 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010095{
Daniel Vetterc20e8352013-07-24 22:40:23 +020096 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010097 dev_priv->mm.object_count--;
98 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020099 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100100}
101
Chris Wilson21dd3732011-01-26 15:55:56 +0000102static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100103i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100104{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100105 int ret;
106
Chris Wilsond98c52c2016-04-13 17:35:05 +0100107 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108 return 0;
109
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200110 /*
111 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
112 * userspace. If it takes that long something really bad is going on and
113 * we should simply try to bail out and fail as gracefully as possible.
114 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100115 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100116 !i915_reset_in_progress(error),
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100117 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200118 if (ret == 0) {
119 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
120 return -EIO;
121 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100122 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100123 } else {
124 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200125 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100126}
127
Chris Wilson54cf91d2010-11-25 18:00:26 +0000128int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100129{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100130 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100131 int ret;
132
Daniel Vetter33196de2012-11-14 17:14:05 +0100133 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100134 if (ret)
135 return ret;
136
137 ret = mutex_lock_interruptible(&dev->struct_mutex);
138 if (ret)
139 return ret;
140
Chris Wilson76c1dec2010-09-25 11:22:51 +0100141 return 0;
142}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100143
Eric Anholt673a3942008-07-30 12:06:12 -0700144int
Eric Anholt5a125c32008-10-22 21:40:13 -0700145i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000146 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700147{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300148 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200149 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300150 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100151 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000152 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700153
Chris Wilson6299f992010-11-24 12:23:44 +0000154 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100155 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000156 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100157 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100158 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000159 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100160 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100161 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100162 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700163
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300164 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400165 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000166
Eric Anholt5a125c32008-10-22 21:40:13 -0700167 return 0;
168}
169
Chris Wilson6a2c4232014-11-04 04:51:40 -0800170static int
171i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100172{
Al Viro93c76a32015-12-04 23:45:44 -0500173 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800174 char *vaddr = obj->phys_handle->vaddr;
175 struct sg_table *st;
176 struct scatterlist *sg;
177 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100178
Chris Wilson6a2c4232014-11-04 04:51:40 -0800179 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
180 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100181
Chris Wilson6a2c4232014-11-04 04:51:40 -0800182 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
183 struct page *page;
184 char *src;
185
186 page = shmem_read_mapping_page(mapping, i);
187 if (IS_ERR(page))
188 return PTR_ERR(page);
189
190 src = kmap_atomic(page);
191 memcpy(vaddr, src, PAGE_SIZE);
192 drm_clflush_virt_range(vaddr, PAGE_SIZE);
193 kunmap_atomic(src);
194
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300195 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800196 vaddr += PAGE_SIZE;
197 }
198
Chris Wilsonc0336662016-05-06 15:40:21 +0100199 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800200
201 st = kmalloc(sizeof(*st), GFP_KERNEL);
202 if (st == NULL)
203 return -ENOMEM;
204
205 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
206 kfree(st);
207 return -ENOMEM;
208 }
209
210 sg = st->sgl;
211 sg->offset = 0;
212 sg->length = obj->base.size;
213
214 sg_dma_address(sg) = obj->phys_handle->busaddr;
215 sg_dma_len(sg) = obj->base.size;
216
217 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800218 return 0;
219}
220
221static void
222i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
223{
224 int ret;
225
226 BUG_ON(obj->madv == __I915_MADV_PURGED);
227
228 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +0100229 if (WARN_ON(ret)) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800230 /* In the event of a disaster, abandon all caches and
231 * hope for the best.
232 */
Chris Wilson6a2c4232014-11-04 04:51:40 -0800233 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
234 }
235
236 if (obj->madv == I915_MADV_DONTNEED)
237 obj->dirty = 0;
238
239 if (obj->dirty) {
Al Viro93c76a32015-12-04 23:45:44 -0500240 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800241 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100242 int i;
243
244 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800245 struct page *page;
246 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100247
Chris Wilson6a2c4232014-11-04 04:51:40 -0800248 page = shmem_read_mapping_page(mapping, i);
249 if (IS_ERR(page))
250 continue;
251
252 dst = kmap_atomic(page);
253 drm_clflush_virt_range(vaddr, PAGE_SIZE);
254 memcpy(dst, vaddr, PAGE_SIZE);
255 kunmap_atomic(dst);
256
257 set_page_dirty(page);
258 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100259 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300260 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100261 vaddr += PAGE_SIZE;
262 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800263 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100264 }
265
Chris Wilson6a2c4232014-11-04 04:51:40 -0800266 sg_free_table(obj->pages);
267 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800268}
269
270static void
271i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
272{
273 drm_pci_free(obj->base.dev, obj->phys_handle);
274}
275
276static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
277 .get_pages = i915_gem_object_get_pages_phys,
278 .put_pages = i915_gem_object_put_pages_phys,
279 .release = i915_gem_object_release_phys,
280};
281
Chris Wilson35a96112016-08-14 18:44:40 +0100282int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Chris Wilsonaa653a62016-08-04 07:52:27 +0100283{
284 struct i915_vma *vma;
285 LIST_HEAD(still_in_list);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100286 int ret;
Chris Wilsonaa653a62016-08-04 07:52:27 +0100287
Chris Wilson02bef8f2016-08-14 18:44:41 +0100288 lockdep_assert_held(&obj->base.dev->struct_mutex);
289
290 /* Closed vma are removed from the obj->vma_list - but they may
291 * still have an active binding on the object. To remove those we
292 * must wait for all rendering to complete to the object (as unbinding
293 * must anyway), and retire the requests.
Chris Wilsonaa653a62016-08-04 07:52:27 +0100294 */
Chris Wilson02bef8f2016-08-14 18:44:41 +0100295 ret = i915_gem_object_wait_rendering(obj, false);
296 if (ret)
297 return ret;
298
299 i915_gem_retire_requests(to_i915(obj->base.dev));
300
Chris Wilsonaa653a62016-08-04 07:52:27 +0100301 while ((vma = list_first_entry_or_null(&obj->vma_list,
302 struct i915_vma,
303 obj_link))) {
304 list_move_tail(&vma->obj_link, &still_in_list);
305 ret = i915_vma_unbind(vma);
306 if (ret)
307 break;
308 }
309 list_splice(&still_in_list, &obj->vma_list);
310
311 return ret;
312}
313
Chris Wilson00e60f22016-08-04 16:32:40 +0100314/**
315 * Ensures that all rendering to the object has completed and the object is
316 * safe to unbind from the GTT or access from the CPU.
317 * @obj: i915 gem object
318 * @readonly: waiting for just read access or read-write access
319 */
320int
321i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
322 bool readonly)
323{
324 struct reservation_object *resv;
325 struct i915_gem_active *active;
326 unsigned long active_mask;
327 int idx;
328
329 lockdep_assert_held(&obj->base.dev->struct_mutex);
330
331 if (!readonly) {
332 active = obj->last_read;
333 active_mask = i915_gem_object_get_active(obj);
334 } else {
335 active_mask = 1;
336 active = &obj->last_write;
337 }
338
339 for_each_active(active_mask, idx) {
340 int ret;
341
342 ret = i915_gem_active_wait(&active[idx],
343 &obj->base.dev->struct_mutex);
344 if (ret)
345 return ret;
346 }
347
348 resv = i915_gem_object_get_dmabuf_resv(obj);
349 if (resv) {
350 long err;
351
352 err = reservation_object_wait_timeout_rcu(resv, !readonly, true,
353 MAX_SCHEDULE_TIMEOUT);
354 if (err < 0)
355 return err;
356 }
357
358 return 0;
359}
360
Chris Wilsonb8f90962016-08-05 10:14:07 +0100361/* A nonblocking variant of the above wait. Must be called prior to
362 * acquiring the mutex for the object, as the object state may change
363 * during this call. A reference must be held by the caller for the object.
Chris Wilson00e60f22016-08-04 16:32:40 +0100364 */
365static __must_check int
Chris Wilsonb8f90962016-08-05 10:14:07 +0100366__unsafe_wait_rendering(struct drm_i915_gem_object *obj,
367 struct intel_rps_client *rps,
368 bool readonly)
Chris Wilson00e60f22016-08-04 16:32:40 +0100369{
Chris Wilson00e60f22016-08-04 16:32:40 +0100370 struct i915_gem_active *active;
371 unsigned long active_mask;
Chris Wilsonb8f90962016-08-05 10:14:07 +0100372 int idx;
Chris Wilson00e60f22016-08-04 16:32:40 +0100373
Chris Wilsonb8f90962016-08-05 10:14:07 +0100374 active_mask = __I915_BO_ACTIVE(obj);
Chris Wilson00e60f22016-08-04 16:32:40 +0100375 if (!active_mask)
376 return 0;
377
378 if (!readonly) {
379 active = obj->last_read;
380 } else {
381 active_mask = 1;
382 active = &obj->last_write;
383 }
384
Chris Wilsonb8f90962016-08-05 10:14:07 +0100385 for_each_active(active_mask, idx) {
386 int ret;
Chris Wilson00e60f22016-08-04 16:32:40 +0100387
Chris Wilsonb8f90962016-08-05 10:14:07 +0100388 ret = i915_gem_active_wait_unlocked(&active[idx],
Chris Wilsonea746f32016-09-09 14:11:49 +0100389 I915_WAIT_INTERRUPTIBLE,
390 NULL, rps);
Chris Wilsonb8f90962016-08-05 10:14:07 +0100391 if (ret)
392 return ret;
Chris Wilson00e60f22016-08-04 16:32:40 +0100393 }
394
Chris Wilsonb8f90962016-08-05 10:14:07 +0100395 return 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100396}
397
398static struct intel_rps_client *to_rps_client(struct drm_file *file)
399{
400 struct drm_i915_file_private *fpriv = file->driver_priv;
401
402 return &fpriv->rps;
403}
404
Chris Wilson00731152014-05-21 12:42:56 +0100405int
406i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
407 int align)
408{
409 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800410 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100411
412 if (obj->phys_handle) {
413 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
414 return -EBUSY;
415
416 return 0;
417 }
418
419 if (obj->madv != I915_MADV_WILLNEED)
420 return -EFAULT;
421
422 if (obj->base.filp == NULL)
423 return -EINVAL;
424
Chris Wilson4717ca92016-08-04 07:52:28 +0100425 ret = i915_gem_object_unbind(obj);
426 if (ret)
427 return ret;
428
429 ret = i915_gem_object_put_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800430 if (ret)
431 return ret;
432
Chris Wilson00731152014-05-21 12:42:56 +0100433 /* create a new object */
434 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
435 if (!phys)
436 return -ENOMEM;
437
Chris Wilson00731152014-05-21 12:42:56 +0100438 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800439 obj->ops = &i915_gem_phys_ops;
440
441 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100442}
443
444static int
445i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
446 struct drm_i915_gem_pwrite *args,
447 struct drm_file *file_priv)
448{
449 struct drm_device *dev = obj->base.dev;
450 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300451 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200452 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800453
454 /* We manually control the domain here and pretend that it
455 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
456 */
457 ret = i915_gem_object_wait_rendering(obj, false);
458 if (ret)
459 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100460
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700461 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100462 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
463 unsigned long unwritten;
464
465 /* The physical object once assigned is fixed for the lifetime
466 * of the obj, so we can safely drop the lock and continue
467 * to access vaddr.
468 */
469 mutex_unlock(&dev->struct_mutex);
470 unwritten = copy_from_user(vaddr, user_data, args->size);
471 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200472 if (unwritten) {
473 ret = -EFAULT;
474 goto out;
475 }
Chris Wilson00731152014-05-21 12:42:56 +0100476 }
477
Chris Wilson6a2c4232014-11-04 04:51:40 -0800478 drm_clflush_virt_range(vaddr, args->size);
Chris Wilsonc0336662016-05-06 15:40:21 +0100479 i915_gem_chipset_flush(to_i915(dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200480
481out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700482 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200483 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100484}
485
Chris Wilson42dcedd2012-11-15 11:32:30 +0000486void *i915_gem_object_alloc(struct drm_device *dev)
487{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100488 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100489 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000490}
491
492void i915_gem_object_free(struct drm_i915_gem_object *obj)
493{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100494 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100495 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000496}
497
Dave Airlieff72145b2011-02-07 12:16:14 +1000498static int
499i915_gem_create(struct drm_file *file,
500 struct drm_device *dev,
501 uint64_t size,
502 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700503{
Chris Wilson05394f32010-11-08 19:18:58 +0000504 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300505 int ret;
506 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700507
Dave Airlieff72145b2011-02-07 12:16:14 +1000508 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200509 if (size == 0)
510 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700511
512 /* Allocate the new object */
Dave Gordond37cd8a2016-04-22 19:14:32 +0100513 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100514 if (IS_ERR(obj))
515 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700516
Chris Wilson05394f32010-11-08 19:18:58 +0000517 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100518 /* drop reference from allocate - handle holds it now */
Chris Wilson34911fd2016-07-20 13:31:54 +0100519 i915_gem_object_put_unlocked(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200520 if (ret)
521 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100522
Dave Airlieff72145b2011-02-07 12:16:14 +1000523 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700524 return 0;
525}
526
Dave Airlieff72145b2011-02-07 12:16:14 +1000527int
528i915_gem_dumb_create(struct drm_file *file,
529 struct drm_device *dev,
530 struct drm_mode_create_dumb *args)
531{
532 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300533 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000534 args->size = args->pitch * args->height;
535 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000536 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000537}
538
Dave Airlieff72145b2011-02-07 12:16:14 +1000539/**
540 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100541 * @dev: drm device pointer
542 * @data: ioctl data blob
543 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000544 */
545int
546i915_gem_create_ioctl(struct drm_device *dev, void *data,
547 struct drm_file *file)
548{
549 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200550
Dave Airlieff72145b2011-02-07 12:16:14 +1000551 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000552 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000553}
554
Daniel Vetter8c599672011-12-14 13:57:31 +0100555static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100556__copy_to_user_swizzled(char __user *cpu_vaddr,
557 const char *gpu_vaddr, int gpu_offset,
558 int length)
559{
560 int ret, cpu_offset = 0;
561
562 while (length > 0) {
563 int cacheline_end = ALIGN(gpu_offset + 1, 64);
564 int this_length = min(cacheline_end - gpu_offset, length);
565 int swizzled_gpu_offset = gpu_offset ^ 64;
566
567 ret = __copy_to_user(cpu_vaddr + cpu_offset,
568 gpu_vaddr + swizzled_gpu_offset,
569 this_length);
570 if (ret)
571 return ret + length;
572
573 cpu_offset += this_length;
574 gpu_offset += this_length;
575 length -= this_length;
576 }
577
578 return 0;
579}
580
581static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700582__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
583 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100584 int length)
585{
586 int ret, cpu_offset = 0;
587
588 while (length > 0) {
589 int cacheline_end = ALIGN(gpu_offset + 1, 64);
590 int this_length = min(cacheline_end - gpu_offset, length);
591 int swizzled_gpu_offset = gpu_offset ^ 64;
592
593 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
594 cpu_vaddr + cpu_offset,
595 this_length);
596 if (ret)
597 return ret + length;
598
599 cpu_offset += this_length;
600 gpu_offset += this_length;
601 length -= this_length;
602 }
603
604 return 0;
605}
606
Brad Volkin4c914c02014-02-18 10:15:45 -0800607/*
608 * Pins the specified object's pages and synchronizes the object with
609 * GPU accesses. Sets needs_clflush to non-zero if the caller should
610 * flush the object from the CPU cache.
611 */
612int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
Chris Wilson43394c72016-08-18 17:16:47 +0100613 unsigned int *needs_clflush)
Brad Volkin4c914c02014-02-18 10:15:45 -0800614{
615 int ret;
616
617 *needs_clflush = 0;
618
Chris Wilson43394c72016-08-18 17:16:47 +0100619 if (!i915_gem_object_has_struct_page(obj))
620 return -ENODEV;
Brad Volkin4c914c02014-02-18 10:15:45 -0800621
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100622 ret = i915_gem_object_wait_rendering(obj, true);
623 if (ret)
624 return ret;
625
Chris Wilson97649512016-08-18 17:16:50 +0100626 ret = i915_gem_object_get_pages(obj);
627 if (ret)
628 return ret;
629
630 i915_gem_object_pin_pages(obj);
631
Chris Wilsona314d5c2016-08-18 17:16:48 +0100632 i915_gem_object_flush_gtt_write_domain(obj);
633
Chris Wilson43394c72016-08-18 17:16:47 +0100634 /* If we're not in the cpu read domain, set ourself into the gtt
635 * read domain and manually flush cachelines (if required). This
636 * optimizes for the case when the gpu will dirty the data
637 * anyway again before the next pread happens.
638 */
639 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
Brad Volkin4c914c02014-02-18 10:15:45 -0800640 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
641 obj->cache_level);
Brad Volkin4c914c02014-02-18 10:15:45 -0800642
Chris Wilson43394c72016-08-18 17:16:47 +0100643 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
644 ret = i915_gem_object_set_to_cpu_domain(obj, false);
Chris Wilson97649512016-08-18 17:16:50 +0100645 if (ret)
646 goto err_unpin;
647
Chris Wilson43394c72016-08-18 17:16:47 +0100648 *needs_clflush = 0;
649 }
650
Chris Wilson97649512016-08-18 17:16:50 +0100651 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100652 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100653
654err_unpin:
655 i915_gem_object_unpin_pages(obj);
656 return ret;
Chris Wilson43394c72016-08-18 17:16:47 +0100657}
658
659int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
660 unsigned int *needs_clflush)
661{
662 int ret;
663
664 *needs_clflush = 0;
665 if (!i915_gem_object_has_struct_page(obj))
666 return -ENODEV;
667
668 ret = i915_gem_object_wait_rendering(obj, false);
669 if (ret)
670 return ret;
671
Chris Wilson97649512016-08-18 17:16:50 +0100672 ret = i915_gem_object_get_pages(obj);
673 if (ret)
674 return ret;
675
676 i915_gem_object_pin_pages(obj);
677
Chris Wilsona314d5c2016-08-18 17:16:48 +0100678 i915_gem_object_flush_gtt_write_domain(obj);
679
Chris Wilson43394c72016-08-18 17:16:47 +0100680 /* If we're not in the cpu write domain, set ourself into the
681 * gtt write domain and manually flush cachelines (as required).
682 * This optimizes for the case when the gpu will use the data
683 * right away and we therefore have to clflush anyway.
684 */
685 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
686 *needs_clflush |= cpu_write_needs_clflush(obj) << 1;
687
688 /* Same trick applies to invalidate partially written cachelines read
689 * before writing.
690 */
691 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
692 *needs_clflush |= !cpu_cache_is_coherent(obj->base.dev,
693 obj->cache_level);
694
Chris Wilson43394c72016-08-18 17:16:47 +0100695 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
696 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilson97649512016-08-18 17:16:50 +0100697 if (ret)
698 goto err_unpin;
699
Chris Wilson43394c72016-08-18 17:16:47 +0100700 *needs_clflush = 0;
701 }
702
703 if ((*needs_clflush & CLFLUSH_AFTER) == 0)
704 obj->cache_dirty = true;
705
706 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
707 obj->dirty = 1;
Chris Wilson97649512016-08-18 17:16:50 +0100708 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100709 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100710
711err_unpin:
712 i915_gem_object_unpin_pages(obj);
713 return ret;
Brad Volkin4c914c02014-02-18 10:15:45 -0800714}
715
Daniel Vetterd174bd62012-03-25 19:47:40 +0200716/* Per-page copy function for the shmem pread fastpath.
717 * Flushes invalid cachelines before reading the target if
718 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700719static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200720shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
721 char __user *user_data,
722 bool page_do_bit17_swizzling, bool needs_clflush)
723{
724 char *vaddr;
725 int ret;
726
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200727 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200728 return -EINVAL;
729
730 vaddr = kmap_atomic(page);
731 if (needs_clflush)
732 drm_clflush_virt_range(vaddr + shmem_page_offset,
733 page_length);
734 ret = __copy_to_user_inatomic(user_data,
735 vaddr + shmem_page_offset,
736 page_length);
737 kunmap_atomic(vaddr);
738
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100739 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200740}
741
Daniel Vetter23c18c72012-03-25 19:47:42 +0200742static void
743shmem_clflush_swizzled_range(char *addr, unsigned long length,
744 bool swizzled)
745{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200746 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200747 unsigned long start = (unsigned long) addr;
748 unsigned long end = (unsigned long) addr + length;
749
750 /* For swizzling simply ensure that we always flush both
751 * channels. Lame, but simple and it works. Swizzled
752 * pwrite/pread is far from a hotpath - current userspace
753 * doesn't use it at all. */
754 start = round_down(start, 128);
755 end = round_up(end, 128);
756
757 drm_clflush_virt_range((void *)start, end - start);
758 } else {
759 drm_clflush_virt_range(addr, length);
760 }
761
762}
763
Daniel Vetterd174bd62012-03-25 19:47:40 +0200764/* Only difference to the fast-path function is that this can handle bit17
765 * and uses non-atomic copy and kmap functions. */
766static int
767shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
768 char __user *user_data,
769 bool page_do_bit17_swizzling, bool needs_clflush)
770{
771 char *vaddr;
772 int ret;
773
774 vaddr = kmap(page);
775 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200776 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
777 page_length,
778 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200779
780 if (page_do_bit17_swizzling)
781 ret = __copy_to_user_swizzled(user_data,
782 vaddr, shmem_page_offset,
783 page_length);
784 else
785 ret = __copy_to_user(user_data,
786 vaddr + shmem_page_offset,
787 page_length);
788 kunmap(page);
789
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100790 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200791}
792
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530793static inline unsigned long
794slow_user_access(struct io_mapping *mapping,
795 uint64_t page_base, int page_offset,
796 char __user *user_data,
797 unsigned long length, bool pwrite)
798{
799 void __iomem *ioaddr;
800 void *vaddr;
801 uint64_t unwritten;
802
803 ioaddr = io_mapping_map_wc(mapping, page_base, PAGE_SIZE);
804 /* We can use the cpu mem copy function because this is X86. */
805 vaddr = (void __force *)ioaddr + page_offset;
806 if (pwrite)
807 unwritten = __copy_from_user(vaddr, user_data, length);
808 else
809 unwritten = __copy_to_user(user_data, vaddr, length);
810
811 io_mapping_unmap(ioaddr);
812 return unwritten;
813}
814
815static int
816i915_gem_gtt_pread(struct drm_device *dev,
817 struct drm_i915_gem_object *obj, uint64_t size,
818 uint64_t data_offset, uint64_t data_ptr)
819{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100820 struct drm_i915_private *dev_priv = to_i915(dev);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530821 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson058d88c2016-08-15 10:49:06 +0100822 struct i915_vma *vma;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530823 struct drm_mm_node node;
824 char __user *user_data;
825 uint64_t remain;
826 uint64_t offset;
827 int ret;
828
Chris Wilson058d88c2016-08-15 10:49:06 +0100829 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, PIN_MAPPABLE);
Chris Wilson18034582016-08-18 17:16:45 +0100830 if (!IS_ERR(vma)) {
831 node.start = i915_ggtt_offset(vma);
832 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +0100833 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +0100834 if (ret) {
835 i915_vma_unpin(vma);
836 vma = ERR_PTR(ret);
837 }
838 }
Chris Wilson058d88c2016-08-15 10:49:06 +0100839 if (IS_ERR(vma)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530840 ret = insert_mappable_node(dev_priv, &node, PAGE_SIZE);
841 if (ret)
842 goto out;
843
844 ret = i915_gem_object_get_pages(obj);
845 if (ret) {
846 remove_mappable_node(&node);
847 goto out;
848 }
849
850 i915_gem_object_pin_pages(obj);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530851 }
852
853 ret = i915_gem_object_set_to_gtt_domain(obj, false);
854 if (ret)
855 goto out_unpin;
856
857 user_data = u64_to_user_ptr(data_ptr);
858 remain = size;
859 offset = data_offset;
860
861 mutex_unlock(&dev->struct_mutex);
862 if (likely(!i915.prefault_disable)) {
863 ret = fault_in_multipages_writeable(user_data, remain);
864 if (ret) {
865 mutex_lock(&dev->struct_mutex);
866 goto out_unpin;
867 }
868 }
869
870 while (remain > 0) {
871 /* Operation in this page
872 *
873 * page_base = page offset within aperture
874 * page_offset = offset within page
875 * page_length = bytes to copy for this page
876 */
877 u32 page_base = node.start;
878 unsigned page_offset = offset_in_page(offset);
879 unsigned page_length = PAGE_SIZE - page_offset;
880 page_length = remain < page_length ? remain : page_length;
881 if (node.allocated) {
882 wmb();
883 ggtt->base.insert_page(&ggtt->base,
884 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
885 node.start,
886 I915_CACHE_NONE, 0);
887 wmb();
888 } else {
889 page_base += offset & PAGE_MASK;
890 }
891 /* This is a slow read/write as it tries to read from
892 * and write to user memory which may result into page
893 * faults, and so we cannot perform this under struct_mutex.
894 */
Chris Wilsonf7bbe782016-08-19 16:54:27 +0100895 if (slow_user_access(&ggtt->mappable, page_base,
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530896 page_offset, user_data,
897 page_length, false)) {
898 ret = -EFAULT;
899 break;
900 }
901
902 remain -= page_length;
903 user_data += page_length;
904 offset += page_length;
905 }
906
907 mutex_lock(&dev->struct_mutex);
908 if (ret == 0 && (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
909 /* The user has modified the object whilst we tried
910 * reading from it, and we now have no idea what domain
911 * the pages should be in. As we have just been touching
912 * them directly, flush everything back to the GTT
913 * domain.
914 */
915 ret = i915_gem_object_set_to_gtt_domain(obj, false);
916 }
917
918out_unpin:
919 if (node.allocated) {
920 wmb();
921 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200922 node.start, node.size);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530923 i915_gem_object_unpin_pages(obj);
924 remove_mappable_node(&node);
925 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +0100926 i915_vma_unpin(vma);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530927 }
928out:
929 return ret;
930}
931
Eric Anholteb014592009-03-10 11:44:52 -0700932static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200933i915_gem_shmem_pread(struct drm_device *dev,
934 struct drm_i915_gem_object *obj,
935 struct drm_i915_gem_pread *args,
936 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700937{
Daniel Vetter8461d222011-12-14 13:57:32 +0100938 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700939 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100940 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100941 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100942 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200943 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200944 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200945 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700946
Brad Volkin4c914c02014-02-18 10:15:45 -0800947 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100948 if (ret)
949 return ret;
950
Chris Wilson43394c72016-08-18 17:16:47 +0100951 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
952 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700953 offset = args->offset;
Chris Wilson43394c72016-08-18 17:16:47 +0100954 remain = args->size;
Daniel Vetter8461d222011-12-14 13:57:32 +0100955
Imre Deak67d5a502013-02-18 19:28:02 +0200956 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
957 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200958 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100959
960 if (remain <= 0)
961 break;
962
Eric Anholteb014592009-03-10 11:44:52 -0700963 /* Operation in this page
964 *
Eric Anholteb014592009-03-10 11:44:52 -0700965 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700966 * page_length = bytes to copy for this page
967 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100968 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700969 page_length = remain;
970 if ((shmem_page_offset + page_length) > PAGE_SIZE)
971 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700972
Daniel Vetter8461d222011-12-14 13:57:32 +0100973 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
974 (page_to_phys(page) & (1 << 17)) != 0;
975
Daniel Vetterd174bd62012-03-25 19:47:40 +0200976 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
977 user_data, page_do_bit17_swizzling,
978 needs_clflush);
979 if (ret == 0)
980 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700981
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200982 mutex_unlock(&dev->struct_mutex);
983
Jani Nikulad330a952014-01-21 11:24:25 +0200984 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200985 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200986 /* Userspace is tricking us, but we've already clobbered
987 * its pages with the prefault and promised to write the
988 * data up to the first fault. Hence ignore any errors
989 * and just continue. */
990 (void)ret;
991 prefaulted = 1;
992 }
993
Daniel Vetterd174bd62012-03-25 19:47:40 +0200994 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
995 user_data, page_do_bit17_swizzling,
996 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700997
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200998 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100999
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001000 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +01001001 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +01001002
Chris Wilson17793c92014-03-07 08:30:36 +00001003next_page:
Eric Anholteb014592009-03-10 11:44:52 -07001004 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +01001005 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -07001006 offset += page_length;
1007 }
1008
Chris Wilson4f27b752010-10-14 15:26:45 +01001009out:
Chris Wilson43394c72016-08-18 17:16:47 +01001010 i915_gem_obj_finish_shmem_access(obj);
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001011
Eric Anholteb014592009-03-10 11:44:52 -07001012 return ret;
1013}
1014
Eric Anholt673a3942008-07-30 12:06:12 -07001015/**
1016 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001017 * @dev: drm device pointer
1018 * @data: ioctl data blob
1019 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -07001020 *
1021 * On error, the contents of *data are undefined.
1022 */
1023int
1024i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001025 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001026{
1027 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001028 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +01001029 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001030
Chris Wilson51311d02010-11-17 09:10:42 +00001031 if (args->size == 0)
1032 return 0;
1033
1034 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001035 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001036 args->size))
1037 return -EFAULT;
1038
Chris Wilson03ac0642016-07-20 13:31:51 +01001039 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001040 if (!obj)
1041 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001042
Chris Wilson7dcd2492010-09-26 20:21:44 +01001043 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +00001044 if (args->offset > obj->base.size ||
1045 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001046 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001047 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001048 }
1049
Chris Wilsondb53a302011-02-03 11:57:46 +00001050 trace_i915_gem_object_pread(obj, args->offset, args->size);
1051
Chris Wilson258a5ed2016-08-05 10:14:16 +01001052 ret = __unsafe_wait_rendering(obj, to_rps_client(file), true);
1053 if (ret)
1054 goto err;
1055
1056 ret = i915_mutex_lock_interruptible(dev);
1057 if (ret)
1058 goto err;
1059
Daniel Vetterdbf7bff2012-03-25 19:47:29 +02001060 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -07001061
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301062 /* pread for non shmem backed objects */
Chris Wilson1dd5b6f2016-08-04 09:09:53 +01001063 if (ret == -EFAULT || ret == -ENODEV) {
1064 intel_runtime_pm_get(to_i915(dev));
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301065 ret = i915_gem_gtt_pread(dev, obj, args->size,
1066 args->offset, args->data_ptr);
Chris Wilson1dd5b6f2016-08-04 09:09:53 +01001067 intel_runtime_pm_put(to_i915(dev));
1068 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301069
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001070 i915_gem_object_put(obj);
Chris Wilson4f27b752010-10-14 15:26:45 +01001071 mutex_unlock(&dev->struct_mutex);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001072
1073 return ret;
1074
1075err:
1076 i915_gem_object_put_unlocked(obj);
Eric Anholteb014592009-03-10 11:44:52 -07001077 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001078}
1079
Keith Packard0839ccb2008-10-30 19:38:48 -07001080/* This is the fast write path which cannot handle
1081 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001082 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001083
Keith Packard0839ccb2008-10-30 19:38:48 -07001084static inline int
1085fast_user_write(struct io_mapping *mapping,
1086 loff_t page_base, int page_offset,
1087 char __user *user_data,
1088 int length)
1089{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001090 void __iomem *vaddr_atomic;
1091 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001092 unsigned long unwritten;
1093
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07001094 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001095 /* We can use the cpu mem copy function because this is X86. */
1096 vaddr = (void __force*)vaddr_atomic + page_offset;
1097 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -07001098 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07001099 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001100 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -07001101}
1102
Eric Anholt3de09aa2009-03-09 09:42:23 -07001103/**
1104 * This is the fast pwrite path, where we copy the data directly from the
1105 * user into the GTT, uncached.
Daniel Vetter62f90b32016-07-15 21:48:07 +02001106 * @i915: i915 device private data
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001107 * @obj: i915 gem object
1108 * @args: pwrite arguments structure
1109 * @file: drm file pointer
Eric Anholt3de09aa2009-03-09 09:42:23 -07001110 */
Eric Anholt673a3942008-07-30 12:06:12 -07001111static int
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301112i915_gem_gtt_pwrite_fast(struct drm_i915_private *i915,
Chris Wilson05394f32010-11-08 19:18:58 +00001113 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -07001114 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +00001115 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001116{
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301117 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301118 struct drm_device *dev = obj->base.dev;
Chris Wilson058d88c2016-08-15 10:49:06 +01001119 struct i915_vma *vma;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301120 struct drm_mm_node node;
1121 uint64_t remain, offset;
Eric Anholt673a3942008-07-30 12:06:12 -07001122 char __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301123 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301124 bool hit_slow_path = false;
1125
Chris Wilson3e510a82016-08-05 10:14:23 +01001126 if (i915_gem_object_is_tiled(obj))
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301127 return -EFAULT;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001128
Chris Wilson058d88c2016-08-15 10:49:06 +01001129 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsonde895082016-08-04 16:32:34 +01001130 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001131 if (!IS_ERR(vma)) {
1132 node.start = i915_ggtt_offset(vma);
1133 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001134 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001135 if (ret) {
1136 i915_vma_unpin(vma);
1137 vma = ERR_PTR(ret);
1138 }
1139 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001140 if (IS_ERR(vma)) {
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301141 ret = insert_mappable_node(i915, &node, PAGE_SIZE);
1142 if (ret)
1143 goto out;
1144
1145 ret = i915_gem_object_get_pages(obj);
1146 if (ret) {
1147 remove_mappable_node(&node);
1148 goto out;
1149 }
1150
1151 i915_gem_object_pin_pages(obj);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301152 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001153
1154 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1155 if (ret)
1156 goto out_unpin;
1157
Chris Wilsonb19482d2016-08-18 17:16:43 +01001158 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301159 obj->dirty = true;
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001160
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301161 user_data = u64_to_user_ptr(args->data_ptr);
1162 offset = args->offset;
1163 remain = args->size;
1164 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001165 /* Operation in this page
1166 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001167 * page_base = page offset within aperture
1168 * page_offset = offset within page
1169 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001170 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301171 u32 page_base = node.start;
1172 unsigned page_offset = offset_in_page(offset);
1173 unsigned page_length = PAGE_SIZE - page_offset;
1174 page_length = remain < page_length ? remain : page_length;
1175 if (node.allocated) {
1176 wmb(); /* flush the write before we modify the GGTT */
1177 ggtt->base.insert_page(&ggtt->base,
1178 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1179 node.start, I915_CACHE_NONE, 0);
1180 wmb(); /* flush modifications to the GGTT (insert_page) */
1181 } else {
1182 page_base += offset & PAGE_MASK;
1183 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001184 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001185 * source page isn't available. Return the error and we'll
1186 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301187 * If the object is non-shmem backed, we retry again with the
1188 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001189 */
Chris Wilsonf7bbe782016-08-19 16:54:27 +01001190 if (fast_user_write(&ggtt->mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +02001191 page_offset, user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301192 hit_slow_path = true;
1193 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf7bbe782016-08-19 16:54:27 +01001194 if (slow_user_access(&ggtt->mappable,
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301195 page_base,
1196 page_offset, user_data,
1197 page_length, true)) {
1198 ret = -EFAULT;
1199 mutex_lock(&dev->struct_mutex);
1200 goto out_flush;
1201 }
1202
1203 mutex_lock(&dev->struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001204 }
Eric Anholt673a3942008-07-30 12:06:12 -07001205
Keith Packard0839ccb2008-10-30 19:38:48 -07001206 remain -= page_length;
1207 user_data += page_length;
1208 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001209 }
Eric Anholt673a3942008-07-30 12:06:12 -07001210
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001211out_flush:
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301212 if (hit_slow_path) {
1213 if (ret == 0 &&
1214 (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
1215 /* The user has modified the object whilst we tried
1216 * reading from it, and we now have no idea what domain
1217 * the pages should be in. As we have just been touching
1218 * them directly, flush everything back to the GTT
1219 * domain.
1220 */
1221 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1222 }
1223 }
1224
Chris Wilsonb19482d2016-08-18 17:16:43 +01001225 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001226out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301227 if (node.allocated) {
1228 wmb();
1229 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001230 node.start, node.size);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301231 i915_gem_object_unpin_pages(obj);
1232 remove_mappable_node(&node);
1233 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001234 i915_vma_unpin(vma);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301235 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001236out:
Eric Anholt3de09aa2009-03-09 09:42:23 -07001237 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001238}
1239
Daniel Vetterd174bd62012-03-25 19:47:40 +02001240/* Per-page copy function for the shmem pwrite fastpath.
1241 * Flushes invalid cachelines before writing to the target if
1242 * needs_clflush_before is set and flushes out any written cachelines after
1243 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -07001244static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001245shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
1246 char __user *user_data,
1247 bool page_do_bit17_swizzling,
1248 bool needs_clflush_before,
1249 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001250{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001251 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001252 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001253
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001254 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +02001255 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001256
Daniel Vetterd174bd62012-03-25 19:47:40 +02001257 vaddr = kmap_atomic(page);
1258 if (needs_clflush_before)
1259 drm_clflush_virt_range(vaddr + shmem_page_offset,
1260 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +00001261 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
1262 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001263 if (needs_clflush_after)
1264 drm_clflush_virt_range(vaddr + shmem_page_offset,
1265 page_length);
1266 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001267
Chris Wilson755d2212012-09-04 21:02:55 +01001268 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001269}
1270
Daniel Vetterd174bd62012-03-25 19:47:40 +02001271/* Only difference to the fast-path function is that this can handle bit17
1272 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -07001273static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001274shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
1275 char __user *user_data,
1276 bool page_do_bit17_swizzling,
1277 bool needs_clflush_before,
1278 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001279{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001280 char *vaddr;
1281 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001282
Daniel Vetterd174bd62012-03-25 19:47:40 +02001283 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001284 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +02001285 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1286 page_length,
1287 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001288 if (page_do_bit17_swizzling)
1289 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001290 user_data,
1291 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001292 else
1293 ret = __copy_from_user(vaddr + shmem_page_offset,
1294 user_data,
1295 page_length);
1296 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +02001297 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1298 page_length,
1299 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001300 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001301
Chris Wilson755d2212012-09-04 21:02:55 +01001302 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001303}
1304
Eric Anholt40123c12009-03-09 13:42:30 -07001305static int
Daniel Vettere244a442012-03-25 19:47:28 +02001306i915_gem_shmem_pwrite(struct drm_device *dev,
1307 struct drm_i915_gem_object *obj,
1308 struct drm_i915_gem_pwrite *args,
1309 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -07001310{
Eric Anholt40123c12009-03-09 13:42:30 -07001311 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +01001312 loff_t offset;
1313 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +01001314 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +01001315 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +02001316 int hit_slowpath = 0;
Chris Wilson43394c72016-08-18 17:16:47 +01001317 unsigned int needs_clflush;
Imre Deak67d5a502013-02-18 19:28:02 +02001318 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -07001319
Chris Wilson43394c72016-08-18 17:16:47 +01001320 ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush);
1321 if (ret)
1322 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001323
Daniel Vetter8c599672011-12-14 13:57:31 +01001324 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Chris Wilson43394c72016-08-18 17:16:47 +01001325 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -07001326 offset = args->offset;
Chris Wilson43394c72016-08-18 17:16:47 +01001327 remain = args->size;
Eric Anholt40123c12009-03-09 13:42:30 -07001328
Imre Deak67d5a502013-02-18 19:28:02 +02001329 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
1330 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +02001331 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +02001332 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001333
Chris Wilson9da3da62012-06-01 15:20:22 +01001334 if (remain <= 0)
1335 break;
1336
Eric Anholt40123c12009-03-09 13:42:30 -07001337 /* Operation in this page
1338 *
Eric Anholt40123c12009-03-09 13:42:30 -07001339 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -07001340 * page_length = bytes to copy for this page
1341 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +01001342 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -07001343
1344 page_length = remain;
1345 if ((shmem_page_offset + page_length) > PAGE_SIZE)
1346 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -07001347
Daniel Vetter58642882012-03-25 19:47:37 +02001348 /* If we don't overwrite a cacheline completely we need to be
1349 * careful to have up-to-date data by first clflushing. Don't
1350 * overcomplicate things and flush the entire patch. */
Chris Wilson43394c72016-08-18 17:16:47 +01001351 partial_cacheline_write = needs_clflush & CLFLUSH_BEFORE &&
Daniel Vetter58642882012-03-25 19:47:37 +02001352 ((shmem_page_offset | page_length)
1353 & (boot_cpu_data.x86_clflush_size - 1));
1354
Daniel Vetter8c599672011-12-14 13:57:31 +01001355 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
1356 (page_to_phys(page) & (1 << 17)) != 0;
1357
Daniel Vetterd174bd62012-03-25 19:47:40 +02001358 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
1359 user_data, page_do_bit17_swizzling,
1360 partial_cacheline_write,
Chris Wilson43394c72016-08-18 17:16:47 +01001361 needs_clflush & CLFLUSH_AFTER);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001362 if (ret == 0)
1363 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -07001364
Daniel Vettere244a442012-03-25 19:47:28 +02001365 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +02001366 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001367 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1368 user_data, page_do_bit17_swizzling,
1369 partial_cacheline_write,
Chris Wilson43394c72016-08-18 17:16:47 +01001370 needs_clflush & CLFLUSH_AFTER);
Eric Anholt40123c12009-03-09 13:42:30 -07001371
Daniel Vettere244a442012-03-25 19:47:28 +02001372 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001373
Chris Wilson755d2212012-09-04 21:02:55 +01001374 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001375 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001376
Chris Wilson17793c92014-03-07 08:30:36 +00001377next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001378 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001379 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001380 offset += page_length;
1381 }
1382
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001383out:
Chris Wilson43394c72016-08-18 17:16:47 +01001384 i915_gem_obj_finish_shmem_access(obj);
Chris Wilson755d2212012-09-04 21:02:55 +01001385
Daniel Vettere244a442012-03-25 19:47:28 +02001386 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001387 /*
1388 * Fixup: Flush cpu caches in case we didn't flush the dirty
1389 * cachelines in-line while writing and the object moved
1390 * out of the cpu write domain while we've dropped the lock.
1391 */
Chris Wilson43394c72016-08-18 17:16:47 +01001392 if (!(needs_clflush & CLFLUSH_AFTER) &&
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001393 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001394 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilson43394c72016-08-18 17:16:47 +01001395 needs_clflush |= CLFLUSH_AFTER;
Daniel Vettere244a442012-03-25 19:47:28 +02001396 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001397 }
Eric Anholt40123c12009-03-09 13:42:30 -07001398
Chris Wilson43394c72016-08-18 17:16:47 +01001399 if (needs_clflush & CLFLUSH_AFTER)
Chris Wilsonc0336662016-05-06 15:40:21 +01001400 i915_gem_chipset_flush(to_i915(dev));
Daniel Vetter58642882012-03-25 19:47:37 +02001401
Rodrigo Vivide152b62015-07-07 16:28:51 -07001402 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001403 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001404}
1405
1406/**
1407 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001408 * @dev: drm device
1409 * @data: ioctl data blob
1410 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001411 *
1412 * On error, the contents of the buffer that were to be modified are undefined.
1413 */
1414int
1415i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001416 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001417{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001418 struct drm_i915_private *dev_priv = to_i915(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001419 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001420 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001421 int ret;
1422
1423 if (args->size == 0)
1424 return 0;
1425
1426 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001427 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001428 args->size))
1429 return -EFAULT;
1430
Jani Nikulad330a952014-01-21 11:24:25 +02001431 if (likely(!i915.prefault_disable)) {
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001432 ret = fault_in_multipages_readable(u64_to_user_ptr(args->data_ptr),
Xiong Zhang0b74b502013-07-19 13:51:24 +08001433 args->size);
1434 if (ret)
1435 return -EFAULT;
1436 }
Eric Anholt673a3942008-07-30 12:06:12 -07001437
Chris Wilson03ac0642016-07-20 13:31:51 +01001438 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001439 if (!obj)
1440 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001441
Chris Wilson7dcd2492010-09-26 20:21:44 +01001442 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001443 if (args->offset > obj->base.size ||
1444 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001445 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001446 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001447 }
1448
Chris Wilsondb53a302011-02-03 11:57:46 +00001449 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1450
Chris Wilson258a5ed2016-08-05 10:14:16 +01001451 ret = __unsafe_wait_rendering(obj, to_rps_client(file), false);
1452 if (ret)
1453 goto err;
1454
1455 intel_runtime_pm_get(dev_priv);
1456
1457 ret = i915_mutex_lock_interruptible(dev);
1458 if (ret)
1459 goto err_rpm;
1460
Daniel Vetter935aaa62012-03-25 19:47:35 +02001461 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001462 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1463 * it would end up going through the fenced access, and we'll get
1464 * different detiling behavior between reading and writing.
1465 * pread/pwrite currently are reading and writing from the CPU
1466 * perspective, requiring manual detiling by the client.
1467 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001468 if (!i915_gem_object_has_struct_page(obj) ||
1469 cpu_write_needs_clflush(obj)) {
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301470 ret = i915_gem_gtt_pwrite_fast(dev_priv, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001471 /* Note that the gtt paths might fail with non-page-backed user
1472 * pointers (e.g. gtt mappings when moving data between
1473 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001474 }
Eric Anholt673a3942008-07-30 12:06:12 -07001475
Chris Wilsond1054ee2016-07-16 18:42:36 +01001476 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001477 if (obj->phys_handle)
1478 ret = i915_gem_phys_pwrite(obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301479 else
Chris Wilson43394c72016-08-18 17:16:47 +01001480 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Chris Wilson6a2c4232014-11-04 04:51:40 -08001481 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001482
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001483 i915_gem_object_put(obj);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001484 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001485 intel_runtime_pm_put(dev_priv);
1486
Eric Anholt673a3942008-07-30 12:06:12 -07001487 return ret;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001488
1489err_rpm:
1490 intel_runtime_pm_put(dev_priv);
1491err:
1492 i915_gem_object_put_unlocked(obj);
1493 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001494}
1495
Chris Wilsond243ad82016-08-18 17:16:44 +01001496static inline enum fb_op_origin
Chris Wilsonaeecc962016-06-17 14:46:39 -03001497write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1498{
Chris Wilson50349242016-08-18 17:17:04 +01001499 return (domain == I915_GEM_DOMAIN_GTT ?
1500 obj->frontbuffer_ggtt_origin : ORIGIN_CPU);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001501}
1502
Eric Anholt673a3942008-07-30 12:06:12 -07001503/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001504 * Called when user space prepares to use an object with the CPU, either
1505 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001506 * @dev: drm device
1507 * @data: ioctl data blob
1508 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001509 */
1510int
1511i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001512 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001513{
1514 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001515 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001516 uint32_t read_domains = args->read_domains;
1517 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001518 int ret;
1519
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001520 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001521 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001522 return -EINVAL;
1523
1524 /* Having something in the write domain implies it's in the read
1525 * domain, and only that read domain. Enforce that in the request.
1526 */
1527 if (write_domain != 0 && read_domains != write_domain)
1528 return -EINVAL;
1529
Chris Wilson03ac0642016-07-20 13:31:51 +01001530 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001531 if (!obj)
1532 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001533
Chris Wilson3236f572012-08-24 09:35:09 +01001534 /* Try to flush the object off the GPU without holding the lock.
1535 * We will repeat the flush holding the lock in the normal manner
1536 * to catch cases where we are gazumped.
1537 */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001538 ret = __unsafe_wait_rendering(obj, to_rps_client(file), !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001539 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001540 goto err;
1541
1542 ret = i915_mutex_lock_interruptible(dev);
1543 if (ret)
1544 goto err;
Chris Wilson3236f572012-08-24 09:35:09 +01001545
Chris Wilson43566de2015-01-02 16:29:29 +05301546 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001547 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301548 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001549 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001550
Daniel Vetter031b6982015-06-26 19:35:16 +02001551 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001552 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001553
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001554 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001555 mutex_unlock(&dev->struct_mutex);
1556 return ret;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001557
1558err:
1559 i915_gem_object_put_unlocked(obj);
1560 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001561}
1562
1563/**
1564 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001565 * @dev: drm device
1566 * @data: ioctl data blob
1567 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001568 */
1569int
1570i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001571 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001572{
1573 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001574 struct drm_i915_gem_object *obj;
Chris Wilsonc21724c2016-08-05 10:14:19 +01001575 int err = 0;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001576
Chris Wilson03ac0642016-07-20 13:31:51 +01001577 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001578 if (!obj)
1579 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001580
Eric Anholt673a3942008-07-30 12:06:12 -07001581 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilsonc21724c2016-08-05 10:14:19 +01001582 if (READ_ONCE(obj->pin_display)) {
1583 err = i915_mutex_lock_interruptible(dev);
1584 if (!err) {
1585 i915_gem_object_flush_cpu_write_domain(obj);
1586 mutex_unlock(&dev->struct_mutex);
1587 }
1588 }
Eric Anholte47c68e2008-11-14 13:35:19 -08001589
Chris Wilsonc21724c2016-08-05 10:14:19 +01001590 i915_gem_object_put_unlocked(obj);
1591 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001592}
1593
1594/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001595 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1596 * it is mapped to.
1597 * @dev: drm device
1598 * @data: ioctl data blob
1599 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001600 *
1601 * While the mapping holds a reference on the contents of the object, it doesn't
1602 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001603 *
1604 * IMPORTANT:
1605 *
1606 * DRM driver writers who look a this function as an example for how to do GEM
1607 * mmap support, please don't implement mmap support like here. The modern way
1608 * to implement DRM mmap support is with an mmap offset ioctl (like
1609 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1610 * That way debug tooling like valgrind will understand what's going on, hiding
1611 * the mmap call in a driver private ioctl will break that. The i915 driver only
1612 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001613 */
1614int
1615i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001616 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001617{
1618 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001619 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001620 unsigned long addr;
1621
Akash Goel1816f922015-01-02 16:29:30 +05301622 if (args->flags & ~(I915_MMAP_WC))
1623 return -EINVAL;
1624
Borislav Petkov568a58e2016-03-29 17:42:01 +02001625 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301626 return -ENODEV;
1627
Chris Wilson03ac0642016-07-20 13:31:51 +01001628 obj = i915_gem_object_lookup(file, args->handle);
1629 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001630 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001631
Daniel Vetter1286ff72012-05-10 15:25:09 +02001632 /* prime objects have no backing filp to GEM mmap
1633 * pages from.
1634 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001635 if (!obj->base.filp) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001636 i915_gem_object_put_unlocked(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001637 return -EINVAL;
1638 }
1639
Chris Wilson03ac0642016-07-20 13:31:51 +01001640 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001641 PROT_READ | PROT_WRITE, MAP_SHARED,
1642 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301643 if (args->flags & I915_MMAP_WC) {
1644 struct mm_struct *mm = current->mm;
1645 struct vm_area_struct *vma;
1646
Michal Hocko80a89a52016-05-23 16:26:11 -07001647 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001648 i915_gem_object_put_unlocked(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001649 return -EINTR;
1650 }
Akash Goel1816f922015-01-02 16:29:30 +05301651 vma = find_vma(mm, addr);
1652 if (vma)
1653 vma->vm_page_prot =
1654 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1655 else
1656 addr = -ENOMEM;
1657 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001658
1659 /* This may race, but that's ok, it only gets set */
Chris Wilson50349242016-08-18 17:17:04 +01001660 WRITE_ONCE(obj->frontbuffer_ggtt_origin, ORIGIN_CPU);
Akash Goel1816f922015-01-02 16:29:30 +05301661 }
Chris Wilson34911fd2016-07-20 13:31:54 +01001662 i915_gem_object_put_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001663 if (IS_ERR((void *)addr))
1664 return addr;
1665
1666 args->addr_ptr = (uint64_t) addr;
1667
1668 return 0;
1669}
1670
Chris Wilson03af84f2016-08-18 17:17:01 +01001671static unsigned int tile_row_pages(struct drm_i915_gem_object *obj)
1672{
1673 u64 size;
1674
1675 size = i915_gem_object_get_stride(obj);
1676 size *= i915_gem_object_get_tiling(obj) == I915_TILING_Y ? 32 : 8;
1677
1678 return size >> PAGE_SHIFT;
1679}
1680
Jesse Barnesde151cf2008-11-12 10:03:55 -08001681/**
Chris Wilson4cc69072016-08-25 19:05:19 +01001682 * i915_gem_mmap_gtt_version - report the current feature set for GTT mmaps
1683 *
1684 * A history of the GTT mmap interface:
1685 *
1686 * 0 - Everything had to fit into the GTT. Both parties of a memcpy had to
1687 * aligned and suitable for fencing, and still fit into the available
1688 * mappable space left by the pinned display objects. A classic problem
1689 * we called the page-fault-of-doom where we would ping-pong between
1690 * two objects that could not fit inside the GTT and so the memcpy
1691 * would page one object in at the expense of the other between every
1692 * single byte.
1693 *
1694 * 1 - Objects can be any size, and have any compatible fencing (X Y, or none
1695 * as set via i915_gem_set_tiling() [DRM_I915_GEM_SET_TILING]). If the
1696 * object is too large for the available space (or simply too large
1697 * for the mappable aperture!), a view is created instead and faulted
1698 * into userspace. (This view is aligned and sized appropriately for
1699 * fenced access.)
1700 *
1701 * Restrictions:
1702 *
1703 * * snoopable objects cannot be accessed via the GTT. It can cause machine
1704 * hangs on some architectures, corruption on others. An attempt to service
1705 * a GTT page fault from a snoopable object will generate a SIGBUS.
1706 *
1707 * * the object must be able to fit into RAM (physical memory, though no
1708 * limited to the mappable aperture).
1709 *
1710 *
1711 * Caveats:
1712 *
1713 * * a new GTT page fault will synchronize rendering from the GPU and flush
1714 * all data to system memory. Subsequent access will not be synchronized.
1715 *
1716 * * all mappings are revoked on runtime device suspend.
1717 *
1718 * * there are only 8, 16 or 32 fence registers to share between all users
1719 * (older machines require fence register for display and blitter access
1720 * as well). Contention of the fence registers will cause the previous users
1721 * to be unmapped and any new access will generate new page faults.
1722 *
1723 * * running out of memory while servicing a fault may generate a SIGBUS,
1724 * rather than the expected SIGSEGV.
1725 */
1726int i915_gem_mmap_gtt_version(void)
1727{
1728 return 1;
1729}
1730
1731/**
Jesse Barnesde151cf2008-11-12 10:03:55 -08001732 * i915_gem_fault - fault a page into the GTT
Chris Wilson058d88c2016-08-15 10:49:06 +01001733 * @area: CPU VMA in question
Geliang Tangd9072a32015-09-15 05:58:44 -07001734 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001735 *
1736 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1737 * from userspace. The fault handler takes care of binding the object to
1738 * the GTT (if needed), allocating and programming a fence register (again,
1739 * only if needed based on whether the old reg is still valid or the object
1740 * is tiled) and inserting a new PTE into the faulting process.
1741 *
1742 * Note that the faulting process may involve evicting existing objects
1743 * from the GTT and/or fence registers to make room. So performance may
1744 * suffer if the GTT working set is large or there are few fence registers
1745 * left.
Chris Wilson4cc69072016-08-25 19:05:19 +01001746 *
1747 * The current feature set supported by i915_gem_fault() and thus GTT mmaps
1748 * is exposed via I915_PARAM_MMAP_GTT_VERSION (see i915_gem_mmap_gtt_version).
Jesse Barnesde151cf2008-11-12 10:03:55 -08001749 */
Chris Wilson058d88c2016-08-15 10:49:06 +01001750int i915_gem_fault(struct vm_area_struct *area, struct vm_fault *vmf)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001751{
Chris Wilson03af84f2016-08-18 17:17:01 +01001752#define MIN_CHUNK_PAGES ((1 << 20) >> PAGE_SHIFT) /* 1 MiB */
Chris Wilson058d88c2016-08-15 10:49:06 +01001753 struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data);
Chris Wilson05394f32010-11-08 19:18:58 +00001754 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001755 struct drm_i915_private *dev_priv = to_i915(dev);
1756 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001757 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Chris Wilson058d88c2016-08-15 10:49:06 +01001758 struct i915_vma *vma;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001759 pgoff_t page_offset;
Chris Wilson82118872016-08-18 17:17:05 +01001760 unsigned int flags;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001761 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001762
Jesse Barnesde151cf2008-11-12 10:03:55 -08001763 /* We don't use vmf->pgoff since that has the fake offset */
Chris Wilson058d88c2016-08-15 10:49:06 +01001764 page_offset = ((unsigned long)vmf->virtual_address - area->vm_start) >>
Jesse Barnesde151cf2008-11-12 10:03:55 -08001765 PAGE_SHIFT;
1766
Chris Wilsondb53a302011-02-03 11:57:46 +00001767 trace_i915_gem_object_fault(obj, page_offset, true, write);
1768
Chris Wilson6e4930f2014-02-07 18:37:06 -02001769 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001770 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001771 * repeat the flush holding the lock in the normal manner to catch cases
1772 * where we are gazumped.
1773 */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001774 ret = __unsafe_wait_rendering(obj, NULL, !write);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001775 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001776 goto err;
1777
1778 intel_runtime_pm_get(dev_priv);
1779
1780 ret = i915_mutex_lock_interruptible(dev);
1781 if (ret)
1782 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001783
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001784 /* Access to snoopable pages through the GTT is incoherent. */
1785 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001786 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001787 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001788 }
1789
Chris Wilson82118872016-08-18 17:17:05 +01001790 /* If the object is smaller than a couple of partial vma, it is
1791 * not worth only creating a single partial vma - we may as well
1792 * clear enough space for the full object.
1793 */
1794 flags = PIN_MAPPABLE;
1795 if (obj->base.size > 2 * MIN_CHUNK_PAGES << PAGE_SHIFT)
1796 flags |= PIN_NONBLOCK | PIN_NONFAULT;
1797
Chris Wilsona61007a2016-08-18 17:17:02 +01001798 /* Now pin it into the GTT as needed */
Chris Wilson82118872016-08-18 17:17:05 +01001799 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, flags);
Chris Wilsona61007a2016-08-18 17:17:02 +01001800 if (IS_ERR(vma)) {
1801 struct i915_ggtt_view view;
Chris Wilson03af84f2016-08-18 17:17:01 +01001802 unsigned int chunk_size;
1803
Chris Wilsona61007a2016-08-18 17:17:02 +01001804 /* Use a partial view if it is bigger than available space */
Chris Wilson03af84f2016-08-18 17:17:01 +01001805 chunk_size = MIN_CHUNK_PAGES;
1806 if (i915_gem_object_is_tiled(obj))
1807 chunk_size = max(chunk_size, tile_row_pages(obj));
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001808
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001809 memset(&view, 0, sizeof(view));
1810 view.type = I915_GGTT_VIEW_PARTIAL;
1811 view.params.partial.offset = rounddown(page_offset, chunk_size);
1812 view.params.partial.size =
Chris Wilsona61007a2016-08-18 17:17:02 +01001813 min_t(unsigned int, chunk_size,
Chris Wilson908b1232016-10-11 10:06:56 +01001814 vma_pages(area) - view.params.partial.offset);
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001815
Chris Wilsonaa136d92016-08-18 17:17:03 +01001816 /* If the partial covers the entire object, just create a
1817 * normal VMA.
1818 */
1819 if (chunk_size >= obj->base.size >> PAGE_SHIFT)
1820 view.type = I915_GGTT_VIEW_NORMAL;
1821
Chris Wilson50349242016-08-18 17:17:04 +01001822 /* Userspace is now writing through an untracked VMA, abandon
1823 * all hope that the hardware is able to track future writes.
1824 */
1825 obj->frontbuffer_ggtt_origin = ORIGIN_CPU;
1826
Chris Wilsona61007a2016-08-18 17:17:02 +01001827 vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
1828 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001829 if (IS_ERR(vma)) {
1830 ret = PTR_ERR(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001831 goto err_unlock;
Chris Wilson058d88c2016-08-15 10:49:06 +01001832 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001833
Chris Wilsonc9839302012-11-20 10:45:17 +00001834 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1835 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001836 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001837
Chris Wilson49ef5292016-08-18 17:17:00 +01001838 ret = i915_vma_get_fence(vma);
Chris Wilsonc9839302012-11-20 10:45:17 +00001839 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001840 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001841
Chris Wilson275f0392016-10-24 13:42:14 +01001842 /* Mark as being mmapped into userspace for later revocation */
1843 spin_lock(&dev_priv->mm.userfault_lock);
1844 if (list_empty(&obj->userfault_link))
1845 list_add(&obj->userfault_link, &dev_priv->mm.userfault_list);
1846 spin_unlock(&dev_priv->mm.userfault_lock);
1847
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001848 /* Finally, remap it using the new GTT offset */
Chris Wilsonc58305a2016-08-19 16:54:28 +01001849 ret = remap_io_mapping(area,
1850 area->vm_start + (vma->ggtt_view.params.partial.offset << PAGE_SHIFT),
1851 (ggtt->mappable_base + vma->node.start) >> PAGE_SHIFT,
1852 min_t(u64, vma->size, area->vm_end - area->vm_start),
1853 &ggtt->mappable);
Chris Wilsona61007a2016-08-18 17:17:02 +01001854
Chris Wilsonb8f90962016-08-05 10:14:07 +01001855err_unpin:
Chris Wilson058d88c2016-08-15 10:49:06 +01001856 __i915_vma_unpin(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001857err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001858 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001859err_rpm:
1860 intel_runtime_pm_put(dev_priv);
1861err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001862 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001863 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001864 /*
1865 * We eat errors when the gpu is terminally wedged to avoid
1866 * userspace unduly crashing (gl has no provisions for mmaps to
1867 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1868 * and so needs to be reported.
1869 */
1870 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001871 ret = VM_FAULT_SIGBUS;
1872 break;
1873 }
Chris Wilson045e7692010-11-07 09:18:22 +00001874 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001875 /*
1876 * EAGAIN means the gpu is hung and we'll wait for the error
1877 * handler to reset everything when re-faulting in
1878 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001879 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001880 case 0:
1881 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001882 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001883 case -EBUSY:
1884 /*
1885 * EBUSY is ok: this just means that another thread
1886 * already did the job.
1887 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001888 ret = VM_FAULT_NOPAGE;
1889 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001890 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001891 ret = VM_FAULT_OOM;
1892 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001893 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001894 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001895 ret = VM_FAULT_SIGBUS;
1896 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001897 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001898 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001899 ret = VM_FAULT_SIGBUS;
1900 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001901 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001902 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001903}
1904
1905/**
Chris Wilson901782b2009-07-10 08:18:50 +01001906 * i915_gem_release_mmap - remove physical page mappings
1907 * @obj: obj in question
1908 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001909 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001910 * relinquish ownership of the pages back to the system.
1911 *
1912 * It is vital that we remove the page mapping if we have mapped a tiled
1913 * object through the GTT and then lose the fence register due to
1914 * resource pressure. Similarly if the object has been moved out of the
1915 * aperture, than pages mapped into userspace must be revoked. Removing the
1916 * mapping will then trigger a page fault on the next user access, allowing
1917 * fixup by i915_gem_fault().
1918 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001919void
Chris Wilson05394f32010-11-08 19:18:58 +00001920i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001921{
Chris Wilson275f0392016-10-24 13:42:14 +01001922 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1923 bool zap = false;
1924
Chris Wilson349f2cc2016-04-13 17:35:12 +01001925 /* Serialisation between user GTT access and our code depends upon
1926 * revoking the CPU's PTE whilst the mutex is held. The next user
1927 * pagefault then has to wait until we release the mutex.
1928 */
Chris Wilson275f0392016-10-24 13:42:14 +01001929 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001930
Chris Wilson275f0392016-10-24 13:42:14 +01001931 spin_lock(&i915->mm.userfault_lock);
1932 if (!list_empty(&obj->userfault_link)) {
1933 list_del_init(&obj->userfault_link);
1934 zap = true;
1935 }
1936 spin_unlock(&i915->mm.userfault_lock);
1937 if (!zap)
Chris Wilson6299f992010-11-24 12:23:44 +00001938 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001939
David Herrmann6796cb12014-01-03 14:24:19 +01001940 drm_vma_node_unmap(&obj->base.vma_node,
1941 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001942
1943 /* Ensure that the CPU's PTE are revoked and there are not outstanding
1944 * memory transactions from userspace before we return. The TLB
1945 * flushing implied above by changing the PTE above *should* be
1946 * sufficient, an extra barrier here just provides us with a bit
1947 * of paranoid documentation about our requirement to serialise
1948 * memory writes before touching registers / GSM.
1949 */
1950 wmb();
Chris Wilson901782b2009-07-10 08:18:50 +01001951}
1952
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001953void
1954i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1955{
1956 struct drm_i915_gem_object *obj;
1957
Chris Wilson275f0392016-10-24 13:42:14 +01001958 spin_lock(&dev_priv->mm.userfault_lock);
1959 while ((obj = list_first_entry_or_null(&dev_priv->mm.userfault_list,
1960 struct drm_i915_gem_object,
1961 userfault_link))) {
1962 list_del_init(&obj->userfault_link);
1963 spin_unlock(&dev_priv->mm.userfault_lock);
1964
1965 drm_vma_node_unmap(&obj->base.vma_node,
1966 obj->base.dev->anon_inode->i_mapping);
1967
1968 spin_lock(&dev_priv->mm.userfault_lock);
1969 }
1970 spin_unlock(&dev_priv->mm.userfault_lock);
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001971}
1972
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001973/**
1974 * i915_gem_get_ggtt_size - return required global GTT size for an object
Chris Wilsona9f14812016-08-04 16:32:28 +01001975 * @dev_priv: i915 device
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001976 * @size: object size
1977 * @tiling_mode: tiling mode
1978 *
1979 * Return the required global GTT size for an object, taking into account
1980 * potential fence register mapping.
1981 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001982u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv,
1983 u64 size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001984{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001985 u64 ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001986
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001987 GEM_BUG_ON(size == 0);
1988
Chris Wilsona9f14812016-08-04 16:32:28 +01001989 if (INTEL_GEN(dev_priv) >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001990 tiling_mode == I915_TILING_NONE)
1991 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001992
1993 /* Previous chips need a power-of-two fence region when tiling */
Chris Wilsona9f14812016-08-04 16:32:28 +01001994 if (IS_GEN3(dev_priv))
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001995 ggtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001996 else
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001997 ggtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001998
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001999 while (ggtt_size < size)
2000 ggtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002001
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002002 return ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002003}
2004
Jesse Barnesde151cf2008-11-12 10:03:55 -08002005/**
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002006 * i915_gem_get_ggtt_alignment - return required global GTT alignment
Chris Wilsona9f14812016-08-04 16:32:28 +01002007 * @dev_priv: i915 device
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002008 * @size: object size
2009 * @tiling_mode: tiling mode
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002010 * @fenced: is fenced alignment required or not
Jesse Barnesde151cf2008-11-12 10:03:55 -08002011 *
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002012 * Return the required global GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01002013 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002014 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002015u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002016 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002017{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002018 GEM_BUG_ON(size == 0);
2019
Jesse Barnesde151cf2008-11-12 10:03:55 -08002020 /*
2021 * Minimum alignment is 4k (GTT page size), but might be greater
2022 * if a fence register is needed for the object.
2023 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002024 if (INTEL_GEN(dev_priv) >= 4 || (!fenced && IS_G33(dev_priv)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002025 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002026 return 4096;
2027
2028 /*
2029 * Previous chips need to be aligned to the size of the smallest
2030 * fence register that can contain the object.
2031 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002032 return i915_gem_get_ggtt_size(dev_priv, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002033}
2034
Chris Wilsond8cb5082012-08-11 15:41:03 +01002035static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2036{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002037 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002038 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002039
Chris Wilsonf3f61842016-08-05 10:14:14 +01002040 err = drm_gem_create_mmap_offset(&obj->base);
2041 if (!err)
2042 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01002043
Chris Wilsonf3f61842016-08-05 10:14:14 +01002044 /* We can idle the GPU locklessly to flush stale objects, but in order
2045 * to claim that space for ourselves, we need to take the big
2046 * struct_mutex to free the requests+objects and allocate our slot.
Chris Wilsond8cb5082012-08-11 15:41:03 +01002047 */
Chris Wilsonea746f32016-09-09 14:11:49 +01002048 err = i915_gem_wait_for_idle(dev_priv, I915_WAIT_INTERRUPTIBLE);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002049 if (err)
2050 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002051
Chris Wilsonf3f61842016-08-05 10:14:14 +01002052 err = i915_mutex_lock_interruptible(&dev_priv->drm);
2053 if (!err) {
2054 i915_gem_retire_requests(dev_priv);
2055 err = drm_gem_create_mmap_offset(&obj->base);
2056 mutex_unlock(&dev_priv->drm.struct_mutex);
2057 }
Daniel Vetterda494d72012-12-20 15:11:16 +01002058
Chris Wilsonf3f61842016-08-05 10:14:14 +01002059 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002060}
2061
2062static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2063{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002064 drm_gem_free_mmap_offset(&obj->base);
2065}
2066
Dave Airlieda6b51d2014-12-24 13:11:17 +10002067int
Dave Airlieff72145b2011-02-07 12:16:14 +10002068i915_gem_mmap_gtt(struct drm_file *file,
2069 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002070 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002071 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002072{
Chris Wilson05394f32010-11-08 19:18:58 +00002073 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002074 int ret;
2075
Chris Wilson03ac0642016-07-20 13:31:51 +01002076 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002077 if (!obj)
2078 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01002079
Chris Wilsond8cb5082012-08-11 15:41:03 +01002080 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002081 if (ret == 0)
2082 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002083
Chris Wilsonf3f61842016-08-05 10:14:14 +01002084 i915_gem_object_put_unlocked(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002085 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002086}
2087
Dave Airlieff72145b2011-02-07 12:16:14 +10002088/**
2089 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2090 * @dev: DRM device
2091 * @data: GTT mapping ioctl data
2092 * @file: GEM object info
2093 *
2094 * Simply returns the fake offset to userspace so it can mmap it.
2095 * The mmap call will end up in drm_gem_mmap(), which will set things
2096 * up so we can get faults in the handler above.
2097 *
2098 * The fault handler will take care of binding the object into the GTT
2099 * (since it may have been evicted to make room for something), allocating
2100 * a fence register, and mapping the appropriate aperture address into
2101 * userspace.
2102 */
2103int
2104i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2105 struct drm_file *file)
2106{
2107 struct drm_i915_gem_mmap_gtt *args = data;
2108
Dave Airlieda6b51d2014-12-24 13:11:17 +10002109 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002110}
2111
Daniel Vetter225067e2012-08-20 10:23:20 +02002112/* Immediately discard the backing storage */
2113static void
2114i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002115{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002116 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002117
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002118 if (obj->base.filp == NULL)
2119 return;
2120
Daniel Vetter225067e2012-08-20 10:23:20 +02002121 /* Our goal here is to return as much of the memory as
2122 * is possible back to the system as we are called from OOM.
2123 * To do this we must instruct the shmfs to drop all of its
2124 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002125 */
Chris Wilson55372522014-03-25 13:23:06 +00002126 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002127 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002128}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002129
Chris Wilson55372522014-03-25 13:23:06 +00002130/* Try to discard unwanted pages */
2131static void
2132i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002133{
Chris Wilson55372522014-03-25 13:23:06 +00002134 struct address_space *mapping;
2135
2136 switch (obj->madv) {
2137 case I915_MADV_DONTNEED:
2138 i915_gem_object_truncate(obj);
2139 case __I915_MADV_PURGED:
2140 return;
2141 }
2142
2143 if (obj->base.filp == NULL)
2144 return;
2145
Al Viro93c76a32015-12-04 23:45:44 -05002146 mapping = obj->base.filp->f_mapping,
Chris Wilson55372522014-03-25 13:23:06 +00002147 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002148}
2149
Chris Wilson5cdf5882010-09-27 15:51:07 +01002150static void
Chris Wilson05394f32010-11-08 19:18:58 +00002151i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002152{
Dave Gordon85d12252016-05-20 11:54:06 +01002153 struct sgt_iter sgt_iter;
2154 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002155 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002156
Chris Wilson05394f32010-11-08 19:18:58 +00002157 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002158
Chris Wilson6c085a72012-08-20 11:40:46 +02002159 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01002160 if (WARN_ON(ret)) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002161 /* In the event of a disaster, abandon all caches and
2162 * hope for the best.
2163 */
Chris Wilson2c225692013-08-09 12:26:45 +01002164 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002165 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2166 }
2167
Imre Deake2273302015-07-09 12:59:05 +03002168 i915_gem_gtt_finish_object(obj);
2169
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002170 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002171 i915_gem_object_save_bit_17_swizzle(obj);
2172
Chris Wilson05394f32010-11-08 19:18:58 +00002173 if (obj->madv == I915_MADV_DONTNEED)
2174 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002175
Dave Gordon85d12252016-05-20 11:54:06 +01002176 for_each_sgt_page(page, sgt_iter, obj->pages) {
Chris Wilson05394f32010-11-08 19:18:58 +00002177 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002178 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002179
Chris Wilson05394f32010-11-08 19:18:58 +00002180 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002181 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002182
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002183 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002184 }
Chris Wilson05394f32010-11-08 19:18:58 +00002185 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002186
Chris Wilson9da3da62012-06-01 15:20:22 +01002187 sg_free_table(obj->pages);
2188 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002189}
2190
Chris Wilsondd624af2013-01-15 12:39:35 +00002191int
Chris Wilson37e680a2012-06-07 15:38:42 +01002192i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2193{
2194 const struct drm_i915_gem_object_ops *ops = obj->ops;
2195
Chris Wilson2f745ad2012-09-04 21:02:58 +01002196 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002197 return 0;
2198
Chris Wilsona5570172012-09-04 21:02:54 +01002199 if (obj->pages_pin_count)
2200 return -EBUSY;
2201
Chris Wilson15717de2016-08-04 07:52:26 +01002202 GEM_BUG_ON(obj->bind_count);
Ben Widawsky3e123022013-07-31 17:00:04 -07002203
Chris Wilsona2165e32012-12-03 11:49:00 +00002204 /* ->put_pages might need to allocate memory for the bit17 swizzle
2205 * array, hence protect them from being reaped by removing them from gtt
2206 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002207 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002208
Chris Wilson0a798eb2016-04-08 12:11:11 +01002209 if (obj->mapping) {
Chris Wilson4b30cb22016-08-18 17:16:42 +01002210 void *ptr;
2211
2212 ptr = ptr_mask_bits(obj->mapping);
2213 if (is_vmalloc_addr(ptr))
2214 vunmap(ptr);
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002215 else
Chris Wilson4b30cb22016-08-18 17:16:42 +01002216 kunmap(kmap_to_page(ptr));
2217
Chris Wilson0a798eb2016-04-08 12:11:11 +01002218 obj->mapping = NULL;
2219 }
2220
Chris Wilson37e680a2012-06-07 15:38:42 +01002221 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002222 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002223
Chris Wilson55372522014-03-25 13:23:06 +00002224 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002225
2226 return 0;
2227}
2228
Chris Wilson4ff340f02016-10-18 13:02:50 +01002229static unsigned int swiotlb_max_size(void)
Chris Wilson871dfbd2016-10-11 09:20:21 +01002230{
2231#if IS_ENABLED(CONFIG_SWIOTLB)
2232 return rounddown(swiotlb_nr_tbl() << IO_TLB_SHIFT, PAGE_SIZE);
2233#else
2234 return 0;
2235#endif
2236}
2237
Chris Wilson37e680a2012-06-07 15:38:42 +01002238static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002239i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002240{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002241 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002242 int page_count, i;
2243 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002244 struct sg_table *st;
2245 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002246 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002247 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002248 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson4ff340f02016-10-18 13:02:50 +01002249 unsigned int max_segment;
Imre Deake2273302015-07-09 12:59:05 +03002250 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002251 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002252
Chris Wilson6c085a72012-08-20 11:40:46 +02002253 /* Assert that the object is not currently in any GPU domain. As it
2254 * wasn't in the GTT, there shouldn't be any way it could have been in
2255 * a GPU cache
2256 */
2257 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2258 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2259
Chris Wilson871dfbd2016-10-11 09:20:21 +01002260 max_segment = swiotlb_max_size();
2261 if (!max_segment)
Chris Wilson4ff340f02016-10-18 13:02:50 +01002262 max_segment = rounddown(UINT_MAX, PAGE_SIZE);
Chris Wilson871dfbd2016-10-11 09:20:21 +01002263
Chris Wilson9da3da62012-06-01 15:20:22 +01002264 st = kmalloc(sizeof(*st), GFP_KERNEL);
2265 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002266 return -ENOMEM;
2267
Chris Wilson9da3da62012-06-01 15:20:22 +01002268 page_count = obj->base.size / PAGE_SIZE;
2269 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002270 kfree(st);
2271 return -ENOMEM;
2272 }
2273
2274 /* Get the list of pages out of our struct file. They'll be pinned
2275 * at this point until we release them.
2276 *
2277 * Fail silently without starting the shrinker
2278 */
Al Viro93c76a32015-12-04 23:45:44 -05002279 mapping = obj->base.filp->f_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002280 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002281 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002282 sg = st->sgl;
2283 st->nents = 0;
2284 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002285 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2286 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002287 i915_gem_shrink(dev_priv,
2288 page_count,
2289 I915_SHRINK_BOUND |
2290 I915_SHRINK_UNBOUND |
2291 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002292 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2293 }
2294 if (IS_ERR(page)) {
2295 /* We've tried hard to allocate the memory by reaping
2296 * our own buffer, now let the real VM do its job and
2297 * go down in flames if truly OOM.
2298 */
David Herrmannf461d1b2014-05-25 14:34:10 +02002299 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002300 if (IS_ERR(page)) {
2301 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002302 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002303 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002304 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002305 if (!i ||
2306 sg->length >= max_segment ||
2307 page_to_pfn(page) != last_pfn + 1) {
Imre Deak90797e62013-02-18 19:28:03 +02002308 if (i)
2309 sg = sg_next(sg);
2310 st->nents++;
2311 sg_set_page(sg, page, PAGE_SIZE, 0);
2312 } else {
2313 sg->length += PAGE_SIZE;
2314 }
2315 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002316
2317 /* Check that the i965g/gm workaround works. */
2318 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002319 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002320 if (sg) /* loop terminated early; short sg table */
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002321 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002322 obj->pages = st;
2323
Imre Deake2273302015-07-09 12:59:05 +03002324 ret = i915_gem_gtt_prepare_object(obj);
2325 if (ret)
2326 goto err_pages;
2327
Eric Anholt673a3942008-07-30 12:06:12 -07002328 if (i915_gem_object_needs_bit17_swizzle(obj))
2329 i915_gem_object_do_bit_17_swizzle(obj);
2330
Chris Wilson3e510a82016-08-05 10:14:23 +01002331 if (i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01002332 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2333 i915_gem_object_pin_pages(obj);
2334
Eric Anholt673a3942008-07-30 12:06:12 -07002335 return 0;
2336
2337err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002338 sg_mark_end(sg);
Dave Gordon85d12252016-05-20 11:54:06 +01002339 for_each_sgt_page(page, sgt_iter, st)
2340 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002341 sg_free_table(st);
2342 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002343
2344 /* shmemfs first checks if there is enough memory to allocate the page
2345 * and reports ENOSPC should there be insufficient, along with the usual
2346 * ENOMEM for a genuine allocation failure.
2347 *
2348 * We use ENOSPC in our driver to mean that we have run out of aperture
2349 * space and so want to translate the error from shmemfs back to our
2350 * usual understanding of ENOMEM.
2351 */
Imre Deake2273302015-07-09 12:59:05 +03002352 if (ret == -ENOSPC)
2353 ret = -ENOMEM;
2354
2355 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002356}
2357
Chris Wilson37e680a2012-06-07 15:38:42 +01002358/* Ensure that the associated pages are gathered from the backing storage
2359 * and pinned into our object. i915_gem_object_get_pages() may be called
2360 * multiple times before they are released by a single call to
2361 * i915_gem_object_put_pages() - once the pages are no longer referenced
2362 * either as a result of memory pressure (reaping pages under the shrinker)
2363 * or as the object is itself released.
2364 */
2365int
2366i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2367{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002368 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson37e680a2012-06-07 15:38:42 +01002369 const struct drm_i915_gem_object_ops *ops = obj->ops;
2370 int ret;
2371
Chris Wilson2f745ad2012-09-04 21:02:58 +01002372 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002373 return 0;
2374
Chris Wilson43e28f02013-01-08 10:53:09 +00002375 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002376 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002377 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002378 }
2379
Chris Wilsona5570172012-09-04 21:02:54 +01002380 BUG_ON(obj->pages_pin_count);
2381
Chris Wilson37e680a2012-06-07 15:38:42 +01002382 ret = ops->get_pages(obj);
2383 if (ret)
2384 return ret;
2385
Ben Widawsky35c20a62013-05-31 11:28:48 -07002386 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002387
2388 obj->get_page.sg = obj->pages->sgl;
2389 obj->get_page.last = 0;
2390
Chris Wilson37e680a2012-06-07 15:38:42 +01002391 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002392}
2393
Dave Gordondd6034c2016-05-20 11:54:04 +01002394/* The 'mapping' part of i915_gem_object_pin_map() below */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002395static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
2396 enum i915_map_type type)
Dave Gordondd6034c2016-05-20 11:54:04 +01002397{
2398 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
2399 struct sg_table *sgt = obj->pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002400 struct sgt_iter sgt_iter;
2401 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002402 struct page *stack_pages[32];
2403 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002404 unsigned long i = 0;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002405 pgprot_t pgprot;
Dave Gordondd6034c2016-05-20 11:54:04 +01002406 void *addr;
2407
2408 /* A single page can always be kmapped */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002409 if (n_pages == 1 && type == I915_MAP_WB)
Dave Gordondd6034c2016-05-20 11:54:04 +01002410 return kmap(sg_page(sgt->sgl));
2411
Dave Gordonb338fa42016-05-20 11:54:05 +01002412 if (n_pages > ARRAY_SIZE(stack_pages)) {
2413 /* Too big for stack -- allocate temporary array instead */
2414 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2415 if (!pages)
2416 return NULL;
2417 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002418
Dave Gordon85d12252016-05-20 11:54:06 +01002419 for_each_sgt_page(page, sgt_iter, sgt)
2420 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002421
2422 /* Check that we have the expected number of pages */
2423 GEM_BUG_ON(i != n_pages);
2424
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002425 switch (type) {
2426 case I915_MAP_WB:
2427 pgprot = PAGE_KERNEL;
2428 break;
2429 case I915_MAP_WC:
2430 pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
2431 break;
2432 }
2433 addr = vmap(pages, n_pages, 0, pgprot);
Dave Gordondd6034c2016-05-20 11:54:04 +01002434
Dave Gordonb338fa42016-05-20 11:54:05 +01002435 if (pages != stack_pages)
2436 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002437
2438 return addr;
2439}
2440
2441/* get, pin, and map the pages of the object into kernel space */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002442void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2443 enum i915_map_type type)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002444{
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002445 enum i915_map_type has_type;
2446 bool pinned;
2447 void *ptr;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002448 int ret;
2449
2450 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002451 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002452
2453 ret = i915_gem_object_get_pages(obj);
2454 if (ret)
2455 return ERR_PTR(ret);
2456
2457 i915_gem_object_pin_pages(obj);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002458 pinned = obj->pages_pin_count > 1;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002459
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002460 ptr = ptr_unpack_bits(obj->mapping, has_type);
2461 if (ptr && has_type != type) {
2462 if (pinned) {
2463 ret = -EBUSY;
2464 goto err;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002465 }
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002466
2467 if (is_vmalloc_addr(ptr))
2468 vunmap(ptr);
2469 else
2470 kunmap(kmap_to_page(ptr));
2471
2472 ptr = obj->mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002473 }
2474
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002475 if (!ptr) {
2476 ptr = i915_gem_object_map(obj, type);
2477 if (!ptr) {
2478 ret = -ENOMEM;
2479 goto err;
2480 }
2481
2482 obj->mapping = ptr_pack_bits(ptr, type);
2483 }
2484
2485 return ptr;
2486
2487err:
2488 i915_gem_object_unpin_pages(obj);
2489 return ERR_PTR(ret);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002490}
2491
Chris Wilsoncaea7472010-11-12 13:53:37 +00002492static void
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002493i915_gem_object_retire__write(struct i915_gem_active *active,
2494 struct drm_i915_gem_request *request)
Chris Wilsonb4716182015-04-27 13:41:17 +01002495{
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002496 struct drm_i915_gem_object *obj =
2497 container_of(active, struct drm_i915_gem_object, last_write);
Chris Wilsonb4716182015-04-27 13:41:17 +01002498
Rodrigo Vivide152b62015-07-07 16:28:51 -07002499 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002500}
2501
2502static void
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002503i915_gem_object_retire__read(struct i915_gem_active *active,
2504 struct drm_i915_gem_request *request)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002505{
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002506 int idx = request->engine->id;
2507 struct drm_i915_gem_object *obj =
2508 container_of(active, struct drm_i915_gem_object, last_read[idx]);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002509
Chris Wilson573adb32016-08-04 16:32:39 +01002510 GEM_BUG_ON(!i915_gem_object_has_active_engine(obj, idx));
Chris Wilsonb4716182015-04-27 13:41:17 +01002511
Chris Wilson573adb32016-08-04 16:32:39 +01002512 i915_gem_object_clear_active(obj, idx);
2513 if (i915_gem_object_is_active(obj))
Chris Wilsonb4716182015-04-27 13:41:17 +01002514 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002515
Chris Wilson6c246952015-07-27 10:26:26 +01002516 /* Bump our place on the bound list to keep it roughly in LRU order
2517 * so that we don't steal from recently used but inactive objects
2518 * (unless we are forced to ofc!)
2519 */
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002520 if (obj->bind_count)
2521 list_move_tail(&obj->global_list,
2522 &request->i915->mm.bound_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002523
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002524 i915_gem_object_put(obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002525}
2526
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002527static bool i915_context_is_banned(const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002528{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002529 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002530
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002531 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002532 return true;
2533
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002534 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
Chris Wilson676fa572014-12-24 08:13:39 -08002535 if (ctx->hang_stats.ban_period_seconds &&
2536 elapsed <= ctx->hang_stats.ban_period_seconds) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002537 DRM_DEBUG("context hanging too fast, banning!\n");
2538 return true;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002539 }
2540
2541 return false;
2542}
2543
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002544static void i915_set_reset_status(struct i915_gem_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002545 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002546{
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002547 struct i915_ctx_hang_stats *hs = &ctx->hang_stats;
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002548
2549 if (guilty) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002550 hs->banned = i915_context_is_banned(ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002551 hs->batch_active++;
2552 hs->guilty_ts = get_seconds();
2553 } else {
2554 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002555 }
2556}
2557
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002558struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002559i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002560{
Chris Wilson4db080f2013-12-04 11:37:09 +00002561 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002562
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002563 /* We are called by the error capture and reset at a random
2564 * point in time. In particular, note that neither is crucially
2565 * ordered with an interrupt. After a hang, the GPU is dead and we
2566 * assume that no more writes can happen (we waited long enough for
2567 * all writes that were in transaction to be flushed) - adding an
2568 * extra delay for a recent interrupt is pointless. Hence, we do
2569 * not need an engine->irq_seqno_barrier() before the seqno reads.
2570 */
Chris Wilsonefdf7c02016-08-04 07:52:33 +01002571 list_for_each_entry(request, &engine->request_list, link) {
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002572 if (i915_gem_request_completed(request))
Chris Wilson4db080f2013-12-04 11:37:09 +00002573 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002574
Chris Wilson5590af32016-09-09 14:11:54 +01002575 if (!i915_sw_fence_done(&request->submit))
2576 break;
2577
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002578 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002579 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002580
2581 return NULL;
2582}
2583
Chris Wilson821ed7d2016-09-09 14:11:53 +01002584static void reset_request(struct drm_i915_gem_request *request)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002585{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002586 void *vaddr = request->ring->vaddr;
2587 u32 head;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002588
Chris Wilson821ed7d2016-09-09 14:11:53 +01002589 /* As this request likely depends on state from the lost
2590 * context, clear out all the user operations leaving the
2591 * breadcrumb at the end (so we get the fence notifications).
2592 */
2593 head = request->head;
2594 if (request->postfix < head) {
2595 memset(vaddr + head, 0, request->ring->size - head);
2596 head = 0;
2597 }
2598 memset(vaddr + head, 0, request->postfix - head);
Chris Wilson4db080f2013-12-04 11:37:09 +00002599}
2600
Chris Wilson821ed7d2016-09-09 14:11:53 +01002601static void i915_gem_reset_engine(struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002602{
Chris Wilsondcff85c2016-08-05 10:14:11 +01002603 struct drm_i915_gem_request *request;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002604 struct i915_gem_context *incomplete_ctx;
2605 bool ring_hung;
Chris Wilson608c1a52015-09-03 13:01:40 +01002606
Chris Wilson821ed7d2016-09-09 14:11:53 +01002607 if (engine->irq_seqno_barrier)
2608 engine->irq_seqno_barrier(engine);
2609
2610 request = i915_gem_find_active_request(engine);
2611 if (!request)
2612 return;
2613
2614 ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
Chris Wilson77c60702016-10-04 21:11:29 +01002615 if (engine->hangcheck.seqno != intel_engine_get_seqno(engine))
2616 ring_hung = false;
2617
Chris Wilson821ed7d2016-09-09 14:11:53 +01002618 i915_set_reset_status(request->ctx, ring_hung);
2619 if (!ring_hung)
2620 return;
2621
2622 DRM_DEBUG_DRIVER("resetting %s to restart from tail of request 0x%x\n",
2623 engine->name, request->fence.seqno);
2624
2625 /* Setup the CS to resume from the breadcrumb of the hung request */
2626 engine->reset_hw(engine, request);
2627
2628 /* Users of the default context do not rely on logical state
2629 * preserved between batches. They have to emit full state on
2630 * every batch and so it is safe to execute queued requests following
2631 * the hang.
2632 *
2633 * Other contexts preserve state, now corrupt. We want to skip all
2634 * queued requests that reference the corrupt context.
2635 */
2636 incomplete_ctx = request->ctx;
2637 if (i915_gem_context_is_default(incomplete_ctx))
2638 return;
2639
2640 list_for_each_entry_continue(request, &engine->request_list, link)
2641 if (request->ctx == incomplete_ctx)
2642 reset_request(request);
2643}
2644
2645void i915_gem_reset(struct drm_i915_private *dev_priv)
2646{
2647 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302648 enum intel_engine_id id;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002649
2650 i915_gem_retire_requests(dev_priv);
2651
Akash Goel3b3f1652016-10-13 22:44:48 +05302652 for_each_engine(engine, dev_priv, id)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002653 i915_gem_reset_engine(engine);
2654
2655 i915_gem_restore_fences(&dev_priv->drm);
Chris Wilsonf2a91d12016-09-21 14:51:06 +01002656
2657 if (dev_priv->gt.awake) {
2658 intel_sanitize_gt_powersave(dev_priv);
2659 intel_enable_gt_powersave(dev_priv);
2660 if (INTEL_GEN(dev_priv) >= 6)
2661 gen6_rps_busy(dev_priv);
2662 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002663}
2664
2665static void nop_submit_request(struct drm_i915_gem_request *request)
2666{
2667}
2668
2669static void i915_gem_cleanup_engine(struct intel_engine_cs *engine)
2670{
2671 engine->submit_request = nop_submit_request;
Chris Wilson70c2a242016-09-09 14:11:46 +01002672
Chris Wilsonc4b09302016-07-20 09:21:10 +01002673 /* Mark all pending requests as complete so that any concurrent
2674 * (lockless) lookup doesn't try and wait upon the request as we
2675 * reset it.
2676 */
Chris Wilson87b723a2016-08-09 08:37:02 +01002677 intel_engine_init_seqno(engine, engine->last_submitted_seqno);
Chris Wilsonc4b09302016-07-20 09:21:10 +01002678
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002679 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002680 * Clear the execlists queue up before freeing the requests, as those
2681 * are the ones that keep the context and ringbuffer backing objects
2682 * pinned in place.
2683 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002684
Tomas Elf7de1691a2015-10-19 16:32:32 +01002685 if (i915.enable_execlists) {
Chris Wilson70c2a242016-09-09 14:11:46 +01002686 spin_lock(&engine->execlist_lock);
2687 INIT_LIST_HEAD(&engine->execlist_queue);
2688 i915_gem_request_put(engine->execlist_port[0].request);
2689 i915_gem_request_put(engine->execlist_port[1].request);
2690 memset(engine->execlist_port, 0, sizeof(engine->execlist_port));
2691 spin_unlock(&engine->execlist_lock);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002692 }
2693
Chris Wilsonb913b332016-07-13 09:10:31 +01002694 engine->i915->gt.active_engines &= ~intel_engine_flag(engine);
Eric Anholt673a3942008-07-30 12:06:12 -07002695}
2696
Chris Wilson821ed7d2016-09-09 14:11:53 +01002697void i915_gem_set_wedged(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07002698{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002699 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302700 enum intel_engine_id id;
Eric Anholt673a3942008-07-30 12:06:12 -07002701
Chris Wilson821ed7d2016-09-09 14:11:53 +01002702 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2703 set_bit(I915_WEDGED, &dev_priv->gpu_error.flags);
Chris Wilson4db080f2013-12-04 11:37:09 +00002704
Chris Wilson821ed7d2016-09-09 14:11:53 +01002705 i915_gem_context_lost(dev_priv);
Akash Goel3b3f1652016-10-13 22:44:48 +05302706 for_each_engine(engine, dev_priv, id)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002707 i915_gem_cleanup_engine(engine);
Chris Wilsonb913b332016-07-13 09:10:31 +01002708 mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
Chris Wilsondfaae392010-09-22 10:31:52 +01002709
Chris Wilson821ed7d2016-09-09 14:11:53 +01002710 i915_gem_retire_requests(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002711}
2712
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002713static void
Eric Anholt673a3942008-07-30 12:06:12 -07002714i915_gem_retire_work_handler(struct work_struct *work)
2715{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002716 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002717 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002718 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07002719
Chris Wilson891b48c2010-09-29 12:26:37 +01002720 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002721 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01002722 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002723 mutex_unlock(&dev->struct_mutex);
2724 }
Chris Wilson67d97da2016-07-04 08:08:31 +01002725
2726 /* Keep the retire handler running until we are finally idle.
2727 * We do not need to do this test under locking as in the worst-case
2728 * we queue the retire worker once too often.
2729 */
Chris Wilsonc9615612016-07-09 10:12:06 +01002730 if (READ_ONCE(dev_priv->gt.awake)) {
2731 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01002732 queue_delayed_work(dev_priv->wq,
2733 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002734 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01002735 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002736}
Chris Wilson891b48c2010-09-29 12:26:37 +01002737
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002738static void
2739i915_gem_idle_work_handler(struct work_struct *work)
2740{
2741 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002742 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002743 struct drm_device *dev = &dev_priv->drm;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002744 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302745 enum intel_engine_id id;
Chris Wilson67d97da2016-07-04 08:08:31 +01002746 bool rearm_hangcheck;
2747
2748 if (!READ_ONCE(dev_priv->gt.awake))
2749 return;
2750
2751 if (READ_ONCE(dev_priv->gt.active_engines))
2752 return;
2753
2754 rearm_hangcheck =
2755 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
2756
2757 if (!mutex_trylock(&dev->struct_mutex)) {
2758 /* Currently busy, come back later */
2759 mod_delayed_work(dev_priv->wq,
2760 &dev_priv->gt.idle_work,
2761 msecs_to_jiffies(50));
2762 goto out_rearm;
2763 }
2764
2765 if (dev_priv->gt.active_engines)
2766 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002767
Akash Goel3b3f1652016-10-13 22:44:48 +05302768 for_each_engine(engine, dev_priv, id)
Chris Wilson67d97da2016-07-04 08:08:31 +01002769 i915_gem_batch_pool_fini(&engine->batch_pool);
Zou Nan hai852835f2010-05-21 09:08:56 +08002770
Chris Wilson67d97da2016-07-04 08:08:31 +01002771 GEM_BUG_ON(!dev_priv->gt.awake);
2772 dev_priv->gt.awake = false;
2773 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01002774
Chris Wilson67d97da2016-07-04 08:08:31 +01002775 if (INTEL_GEN(dev_priv) >= 6)
2776 gen6_rps_idle(dev_priv);
2777 intel_runtime_pm_put(dev_priv);
2778out_unlock:
2779 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01002780
Chris Wilson67d97da2016-07-04 08:08:31 +01002781out_rearm:
2782 if (rearm_hangcheck) {
2783 GEM_BUG_ON(!dev_priv->gt.awake);
2784 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01002785 }
Eric Anholt673a3942008-07-30 12:06:12 -07002786}
2787
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002788void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
2789{
2790 struct drm_i915_gem_object *obj = to_intel_bo(gem);
2791 struct drm_i915_file_private *fpriv = file->driver_priv;
2792 struct i915_vma *vma, *vn;
2793
2794 mutex_lock(&obj->base.dev->struct_mutex);
2795 list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link)
2796 if (vma->vm->file == fpriv)
2797 i915_vma_close(vma);
2798 mutex_unlock(&obj->base.dev->struct_mutex);
2799}
2800
Ben Widawsky5816d642012-04-11 11:18:19 -07002801/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002802 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002803 * @dev: drm device pointer
2804 * @data: ioctl data blob
2805 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002806 *
2807 * Returns 0 if successful, else an error is returned with the remaining time in
2808 * the timeout parameter.
2809 * -ETIME: object is still busy after timeout
2810 * -ERESTARTSYS: signal interrupted the wait
2811 * -ENONENT: object doesn't exist
2812 * Also possible, but rare:
2813 * -EAGAIN: GPU wedged
2814 * -ENOMEM: damn
2815 * -ENODEV: Internal IRQ fail
2816 * -E?: The add request failed
2817 *
2818 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2819 * non-zero timeout parameter the wait ioctl will wait for the given number of
2820 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2821 * without holding struct_mutex the object may become re-busied before this
2822 * function completes. A similar but shorter * race condition exists in the busy
2823 * ioctl
2824 */
2825int
2826i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2827{
2828 struct drm_i915_gem_wait *args = data;
Chris Wilson033d5492016-08-05 10:14:17 +01002829 struct intel_rps_client *rps = to_rps_client(file);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002830 struct drm_i915_gem_object *obj;
Chris Wilson033d5492016-08-05 10:14:17 +01002831 unsigned long active;
2832 int idx, ret = 0;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002833
Daniel Vetter11b5d512014-09-29 15:31:26 +02002834 if (args->flags != 0)
2835 return -EINVAL;
2836
Chris Wilson03ac0642016-07-20 13:31:51 +01002837 obj = i915_gem_object_lookup(file, args->bo_handle);
Chris Wilson033d5492016-08-05 10:14:17 +01002838 if (!obj)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002839 return -ENOENT;
Chris Wilson033d5492016-08-05 10:14:17 +01002840
2841 active = __I915_BO_ACTIVE(obj);
2842 for_each_active(active, idx) {
2843 s64 *timeout = args->timeout_ns >= 0 ? &args->timeout_ns : NULL;
Chris Wilsonea746f32016-09-09 14:11:49 +01002844 ret = i915_gem_active_wait_unlocked(&obj->last_read[idx],
2845 I915_WAIT_INTERRUPTIBLE,
Chris Wilson033d5492016-08-05 10:14:17 +01002846 timeout, rps);
2847 if (ret)
2848 break;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002849 }
2850
Chris Wilson033d5492016-08-05 10:14:17 +01002851 i915_gem_object_put_unlocked(obj);
John Harrisonff865882014-11-24 18:49:28 +00002852 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002853}
2854
Chris Wilson8ef85612016-04-28 09:56:39 +01002855static void __i915_vma_iounmap(struct i915_vma *vma)
2856{
Chris Wilson20dfbde2016-08-04 16:32:30 +01002857 GEM_BUG_ON(i915_vma_is_pinned(vma));
Chris Wilson8ef85612016-04-28 09:56:39 +01002858
2859 if (vma->iomap == NULL)
2860 return;
2861
2862 io_mapping_unmap(vma->iomap);
2863 vma->iomap = NULL;
2864}
2865
Chris Wilsondf0e9a22016-08-04 07:52:47 +01002866int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002867{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002868 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002869 unsigned long active;
Chris Wilson43e28f02013-01-08 10:53:09 +00002870 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002871
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002872 /* First wait upon any activity as retiring the request may
2873 * have side-effects such as unpinning or even unbinding this vma.
2874 */
2875 active = i915_vma_get_active(vma);
Chris Wilsondf0e9a22016-08-04 07:52:47 +01002876 if (active) {
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002877 int idx;
2878
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002879 /* When a closed VMA is retired, it is unbound - eek.
2880 * In order to prevent it from being recursively closed,
2881 * take a pin on the vma so that the second unbind is
2882 * aborted.
2883 */
Chris Wilson20dfbde2016-08-04 16:32:30 +01002884 __i915_vma_pin(vma);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002885
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002886 for_each_active(active, idx) {
2887 ret = i915_gem_active_retire(&vma->last_read[idx],
2888 &vma->vm->dev->struct_mutex);
2889 if (ret)
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002890 break;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002891 }
2892
Chris Wilson20dfbde2016-08-04 16:32:30 +01002893 __i915_vma_unpin(vma);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002894 if (ret)
2895 return ret;
2896
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002897 GEM_BUG_ON(i915_vma_is_active(vma));
2898 }
2899
Chris Wilson20dfbde2016-08-04 16:32:30 +01002900 if (i915_vma_is_pinned(vma))
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002901 return -EBUSY;
2902
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002903 if (!drm_mm_node_allocated(&vma->node))
2904 goto destroy;
Ben Widawsky433544b2013-08-13 18:09:06 -07002905
Chris Wilson15717de2016-08-04 07:52:26 +01002906 GEM_BUG_ON(obj->bind_count == 0);
2907 GEM_BUG_ON(!obj->pages);
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002908
Chris Wilson05a20d02016-08-18 17:16:55 +01002909 if (i915_vma_is_map_and_fenceable(vma)) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002910 /* release the fence reg _after_ flushing */
Chris Wilson49ef5292016-08-18 17:17:00 +01002911 ret = i915_vma_put_fence(vma);
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002912 if (ret)
2913 return ret;
Chris Wilson8ef85612016-04-28 09:56:39 +01002914
Chris Wilsoncd3127d2016-08-18 17:17:09 +01002915 /* Force a pagefault for domain tracking on next user access */
2916 i915_gem_release_mmap(obj);
2917
Chris Wilson8ef85612016-04-28 09:56:39 +01002918 __i915_vma_iounmap(vma);
Chris Wilson05a20d02016-08-18 17:16:55 +01002919 vma->flags &= ~I915_VMA_CAN_FENCE;
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002920 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01002921
Chris Wilson50e046b2016-08-04 07:52:46 +01002922 if (likely(!vma->vm->closed)) {
2923 trace_i915_vma_unbind(vma);
2924 vma->vm->unbind_vma(vma);
2925 }
Chris Wilson3272db52016-08-04 16:32:32 +01002926 vma->flags &= ~(I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002927
Chris Wilson50e046b2016-08-04 07:52:46 +01002928 drm_mm_remove_node(&vma->node);
2929 list_move_tail(&vma->vm_link, &vma->vm->unbound_list);
2930
Chris Wilson05a20d02016-08-18 17:16:55 +01002931 if (vma->pages != obj->pages) {
2932 GEM_BUG_ON(!vma->pages);
2933 sg_free_table(vma->pages);
2934 kfree(vma->pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002935 }
Chris Wilson247177d2016-08-15 10:48:47 +01002936 vma->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07002937
Ben Widawsky2f633152013-07-17 12:19:03 -07002938 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002939 * no more VMAs exist. */
Chris Wilson15717de2016-08-04 07:52:26 +01002940 if (--obj->bind_count == 0)
2941 list_move_tail(&obj->global_list,
2942 &to_i915(obj->base.dev)->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002943
Chris Wilson70903c32013-12-04 09:59:09 +00002944 /* And finally now the object is completely decoupled from this vma,
2945 * we can drop its hold on the backing storage and allow it to be
2946 * reaped by the shrinker.
2947 */
2948 i915_gem_object_unpin_pages(obj);
2949
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002950destroy:
Chris Wilson3272db52016-08-04 16:32:32 +01002951 if (unlikely(i915_vma_is_closed(vma)))
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002952 i915_vma_destroy(vma);
2953
Chris Wilson88241782011-01-07 17:09:48 +00002954 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002955}
2956
Chris Wilsondcff85c2016-08-05 10:14:11 +01002957int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
Chris Wilsonea746f32016-09-09 14:11:49 +01002958 unsigned int flags)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002959{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002960 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302961 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002962 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002963
Akash Goel3b3f1652016-10-13 22:44:48 +05302964 for_each_engine(engine, dev_priv, id) {
Chris Wilson62e63002016-06-24 14:55:52 +01002965 if (engine->last_context == NULL)
2966 continue;
2967
Chris Wilsonea746f32016-09-09 14:11:49 +01002968 ret = intel_engine_idle(engine, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002969 if (ret)
2970 return ret;
2971 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002972
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002973 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002974}
2975
Chris Wilson4144f9b2014-09-11 08:43:48 +01002976static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002977 unsigned long cache_level)
2978{
Chris Wilson4144f9b2014-09-11 08:43:48 +01002979 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01002980 struct drm_mm_node *other;
2981
Chris Wilson4144f9b2014-09-11 08:43:48 +01002982 /*
2983 * On some machines we have to be careful when putting differing types
2984 * of snoopable memory together to avoid the prefetcher crossing memory
2985 * domains and dying. During vm initialisation, we decide whether or not
2986 * these constraints apply and set the drm_mm.color_adjust
2987 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01002988 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01002989 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002990 return true;
2991
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002992 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01002993 return true;
2994
2995 if (list_empty(&gtt_space->node_list))
2996 return true;
2997
2998 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2999 if (other->allocated && !other->hole_follows && other->color != cache_level)
3000 return false;
3001
3002 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3003 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3004 return false;
3005
3006 return true;
3007}
3008
Jesse Barnesde151cf2008-11-12 10:03:55 -08003009/**
Chris Wilson59bfa122016-08-04 16:32:31 +01003010 * i915_vma_insert - finds a slot for the vma in its address space
3011 * @vma: the vma
Chris Wilson91b2db62016-08-04 16:32:23 +01003012 * @size: requested size in bytes (can be larger than the VMA)
Chris Wilson59bfa122016-08-04 16:32:31 +01003013 * @alignment: required alignment
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003014 * @flags: mask of PIN_* flags to use
Chris Wilson59bfa122016-08-04 16:32:31 +01003015 *
3016 * First we try to allocate some free space that meets the requirements for
3017 * the VMA. Failiing that, if the flags permit, it will evict an old VMA,
3018 * preferrably the oldest idle entry to make room for the new VMA.
3019 *
3020 * Returns:
3021 * 0 on success, negative error code otherwise.
Eric Anholt673a3942008-07-30 12:06:12 -07003022 */
Chris Wilson59bfa122016-08-04 16:32:31 +01003023static int
3024i915_vma_insert(struct i915_vma *vma, u64 size, u64 alignment, u64 flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003025{
Chris Wilson59bfa122016-08-04 16:32:31 +01003026 struct drm_i915_private *dev_priv = to_i915(vma->vm->dev);
3027 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonde180032016-08-04 16:32:29 +01003028 u64 start, end;
Chris Wilson07f73f62009-09-14 16:50:30 +01003029 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003030
Chris Wilson3272db52016-08-04 16:32:32 +01003031 GEM_BUG_ON(vma->flags & (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND));
Chris Wilson59bfa122016-08-04 16:32:31 +01003032 GEM_BUG_ON(drm_mm_node_allocated(&vma->node));
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003033
Chris Wilsonde180032016-08-04 16:32:29 +01003034 size = max(size, vma->size);
3035 if (flags & PIN_MAPPABLE)
Chris Wilson3e510a82016-08-05 10:14:23 +01003036 size = i915_gem_get_ggtt_size(dev_priv, size,
3037 i915_gem_object_get_tiling(obj));
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003038
Chris Wilsond8923dc2016-08-18 17:17:07 +01003039 alignment = max(max(alignment, vma->display_alignment),
3040 i915_gem_get_ggtt_alignment(dev_priv, size,
3041 i915_gem_object_get_tiling(obj),
3042 flags & PIN_MAPPABLE));
Chris Wilsona00b10c2010-09-24 21:15:47 +01003043
Michel Thierry101b5062015-10-01 13:33:57 +01003044 start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
Chris Wilsonde180032016-08-04 16:32:29 +01003045
3046 end = vma->vm->total;
Michel Thierry101b5062015-10-01 13:33:57 +01003047 if (flags & PIN_MAPPABLE)
Chris Wilson91b2db62016-08-04 16:32:23 +01003048 end = min_t(u64, end, dev_priv->ggtt.mappable_end);
Michel Thierry101b5062015-10-01 13:33:57 +01003049 if (flags & PIN_ZONE_4G)
Michel Thierry48ea1e32016-01-11 11:39:27 +00003050 end = min_t(u64, end, (1ULL << 32) - PAGE_SIZE);
Michel Thierry101b5062015-10-01 13:33:57 +01003051
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003052 /* If binding the object/GGTT view requires more space than the entire
3053 * aperture has, reject it early before evicting everything in a vain
3054 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003055 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003056 if (size > end) {
Chris Wilsonde180032016-08-04 16:32:29 +01003057 DRM_DEBUG("Attempting to bind an object larger than the aperture: request=%llu [object=%zd] > %s aperture=%llu\n",
Chris Wilson91b2db62016-08-04 16:32:23 +01003058 size, obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003059 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003060 end);
Chris Wilson59bfa122016-08-04 16:32:31 +01003061 return -E2BIG;
Chris Wilson654fc602010-05-27 13:18:21 +01003062 }
3063
Chris Wilson37e680a2012-06-07 15:38:42 +01003064 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003065 if (ret)
Chris Wilson59bfa122016-08-04 16:32:31 +01003066 return ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02003067
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003068 i915_gem_object_pin_pages(obj);
3069
Chris Wilson506a8e82015-12-08 11:55:07 +00003070 if (flags & PIN_OFFSET_FIXED) {
Chris Wilson59bfa122016-08-04 16:32:31 +01003071 u64 offset = flags & PIN_OFFSET_MASK;
Chris Wilsonde180032016-08-04 16:32:29 +01003072 if (offset & (alignment - 1) || offset > end - size) {
Chris Wilson506a8e82015-12-08 11:55:07 +00003073 ret = -EINVAL;
Chris Wilsonde180032016-08-04 16:32:29 +01003074 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003075 }
Chris Wilsonde180032016-08-04 16:32:29 +01003076
Chris Wilson506a8e82015-12-08 11:55:07 +00003077 vma->node.start = offset;
3078 vma->node.size = size;
3079 vma->node.color = obj->cache_level;
Chris Wilsonde180032016-08-04 16:32:29 +01003080 ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node);
Chris Wilson506a8e82015-12-08 11:55:07 +00003081 if (ret) {
3082 ret = i915_gem_evict_for_vma(vma);
3083 if (ret == 0)
Chris Wilsonde180032016-08-04 16:32:29 +01003084 ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node);
3085 if (ret)
3086 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003087 }
Michel Thierry101b5062015-10-01 13:33:57 +01003088 } else {
Chris Wilsonde180032016-08-04 16:32:29 +01003089 u32 search_flag, alloc_flag;
3090
Chris Wilson506a8e82015-12-08 11:55:07 +00003091 if (flags & PIN_HIGH) {
3092 search_flag = DRM_MM_SEARCH_BELOW;
3093 alloc_flag = DRM_MM_CREATE_TOP;
3094 } else {
3095 search_flag = DRM_MM_SEARCH_DEFAULT;
3096 alloc_flag = DRM_MM_CREATE_DEFAULT;
3097 }
Michel Thierry101b5062015-10-01 13:33:57 +01003098
Chris Wilson954c4692016-08-04 16:32:26 +01003099 /* We only allocate in PAGE_SIZE/GTT_PAGE_SIZE (4096) chunks,
3100 * so we know that we always have a minimum alignment of 4096.
3101 * The drm_mm range manager is optimised to return results
3102 * with zero alignment, so where possible use the optimal
3103 * path.
3104 */
3105 if (alignment <= 4096)
3106 alignment = 0;
3107
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003108search_free:
Chris Wilsonde180032016-08-04 16:32:29 +01003109 ret = drm_mm_insert_node_in_range_generic(&vma->vm->mm,
3110 &vma->node,
Chris Wilson506a8e82015-12-08 11:55:07 +00003111 size, alignment,
3112 obj->cache_level,
3113 start, end,
3114 search_flag,
3115 alloc_flag);
3116 if (ret) {
Chris Wilsonde180032016-08-04 16:32:29 +01003117 ret = i915_gem_evict_something(vma->vm, size, alignment,
Chris Wilson506a8e82015-12-08 11:55:07 +00003118 obj->cache_level,
3119 start, end,
3120 flags);
3121 if (ret == 0)
3122 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003123
Chris Wilsonde180032016-08-04 16:32:29 +01003124 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003125 }
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003126
3127 GEM_BUG_ON(vma->node.start < start);
3128 GEM_BUG_ON(vma->node.start + vma->node.size > end);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003129 }
Chris Wilson37508582016-08-04 16:32:24 +01003130 GEM_BUG_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level));
Eric Anholt673a3942008-07-30 12:06:12 -07003131
Ben Widawsky35c20a62013-05-31 11:28:48 -07003132 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Chris Wilsonde180032016-08-04 16:32:29 +01003133 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Chris Wilson15717de2016-08-04 07:52:26 +01003134 obj->bind_count++;
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003135
Chris Wilson59bfa122016-08-04 16:32:31 +01003136 return 0;
Ben Widawsky2f633152013-07-17 12:19:03 -07003137
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003138err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003139 i915_gem_object_unpin_pages(obj);
Chris Wilson59bfa122016-08-04 16:32:31 +01003140 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003141}
3142
Chris Wilson000433b2013-08-08 14:41:09 +01003143bool
Chris Wilson2c225692013-08-09 12:26:45 +01003144i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3145 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003146{
Eric Anholt673a3942008-07-30 12:06:12 -07003147 /* If we don't have a page list set up, then we're not pinned
3148 * to GPU, and we can ignore the cache flush because it'll happen
3149 * again at bind time.
3150 */
Chris Wilson05394f32010-11-08 19:18:58 +00003151 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003152 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003153
Imre Deak769ce462013-02-13 21:56:05 +02003154 /*
3155 * Stolen memory is always coherent with the GPU as it is explicitly
3156 * marked as wc by the system, or the system is cache-coherent.
3157 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003158 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003159 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003160
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003161 /* If the GPU is snooping the contents of the CPU cache,
3162 * we do not need to manually clear the CPU cache lines. However,
3163 * the caches are only snooped when the render cache is
3164 * flushed/invalidated. As we always have to emit invalidations
3165 * and flushes when moving into and out of the RENDER domain, correct
3166 * snooping behaviour occurs naturally as the result of our domain
3167 * tracking.
3168 */
Chris Wilson0f719792015-01-13 13:32:52 +00003169 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3170 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003171 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003172 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003173
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003174 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003175 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003176 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003177
3178 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003179}
3180
3181/** Flushes the GTT write domain for the object if it's dirty. */
3182static void
Chris Wilson05394f32010-11-08 19:18:58 +00003183i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003184{
Chris Wilson3b5724d2016-08-18 17:16:49 +01003185 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003186
Chris Wilson05394f32010-11-08 19:18:58 +00003187 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003188 return;
3189
Chris Wilson63256ec2011-01-04 18:42:07 +00003190 /* No actual flushing is required for the GTT write domain. Writes
Chris Wilson3b5724d2016-08-18 17:16:49 +01003191 * to it "immediately" go to main memory as far as we know, so there's
Eric Anholte47c68e2008-11-14 13:35:19 -08003192 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003193 *
3194 * However, we do have to enforce the order so that all writes through
3195 * the GTT land before any writes to the device, such as updates to
3196 * the GATT itself.
Chris Wilson3b5724d2016-08-18 17:16:49 +01003197 *
3198 * We also have to wait a bit for the writes to land from the GTT.
3199 * An uncached read (i.e. mmio) seems to be ideal for the round-trip
3200 * timing. This issue has only been observed when switching quickly
3201 * between GTT writes and CPU reads from inside the kernel on recent hw,
3202 * and it appears to only affect discrete GTT blocks (i.e. on LLC
3203 * system agents we cannot reproduce this behaviour).
Eric Anholte47c68e2008-11-14 13:35:19 -08003204 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003205 wmb();
Chris Wilson3b5724d2016-08-18 17:16:49 +01003206 if (INTEL_GEN(dev_priv) >= 6 && !HAS_LLC(dev_priv))
Akash Goel3b3f1652016-10-13 22:44:48 +05303207 POSTING_READ(RING_ACTHD(dev_priv->engine[RCS]->mmio_base));
Chris Wilson63256ec2011-01-04 18:42:07 +00003208
Chris Wilsond243ad82016-08-18 17:16:44 +01003209 intel_fb_obj_flush(obj, false, write_origin(obj, I915_GEM_DOMAIN_GTT));
Daniel Vetterf99d7062014-06-19 16:01:59 +02003210
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003211 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003212 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003213 obj->base.read_domains,
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003214 I915_GEM_DOMAIN_GTT);
Eric Anholte47c68e2008-11-14 13:35:19 -08003215}
3216
3217/** Flushes the CPU write domain for the object if it's dirty. */
3218static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003219i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003220{
Chris Wilson05394f32010-11-08 19:18:58 +00003221 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003222 return;
3223
Daniel Vettere62b59e2015-01-21 14:53:48 +01003224 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilsonc0336662016-05-06 15:40:21 +01003225 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson000433b2013-08-08 14:41:09 +01003226
Rodrigo Vivide152b62015-07-07 16:28:51 -07003227 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003228
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003229 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003230 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003231 obj->base.read_domains,
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003232 I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08003233}
3234
Chris Wilson383d5822016-08-18 17:17:08 +01003235static void i915_gem_object_bump_inactive_ggtt(struct drm_i915_gem_object *obj)
3236{
3237 struct i915_vma *vma;
3238
3239 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3240 if (!i915_vma_is_ggtt(vma))
3241 continue;
3242
3243 if (i915_vma_is_active(vma))
3244 continue;
3245
3246 if (!drm_mm_node_allocated(&vma->node))
3247 continue;
3248
3249 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
3250 }
3251}
3252
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003253/**
3254 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003255 * @obj: object to act on
3256 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003257 *
3258 * This function returns when the move is complete, including waiting on
3259 * flushes to occur.
3260 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003261int
Chris Wilson20217462010-11-23 15:26:33 +00003262i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003263{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003264 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003265 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003266
Chris Wilson0201f1e2012-07-20 12:41:01 +01003267 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003268 if (ret)
3269 return ret;
3270
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003271 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3272 return 0;
3273
Chris Wilson43566de2015-01-02 16:29:29 +05303274 /* Flush and acquire obj->pages so that we are coherent through
3275 * direct access in memory with previous cached writes through
3276 * shmemfs and that our cache domain tracking remains valid.
3277 * For example, if the obj->filp was moved to swap without us
3278 * being notified and releasing the pages, we would mistakenly
3279 * continue to assume that the obj remained out of the CPU cached
3280 * domain.
3281 */
3282 ret = i915_gem_object_get_pages(obj);
3283 if (ret)
3284 return ret;
3285
Daniel Vettere62b59e2015-01-21 14:53:48 +01003286 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003287
Chris Wilsond0a57782012-10-09 19:24:37 +01003288 /* Serialise direct access to this object with the barriers for
3289 * coherent writes from the GPU, by effectively invalidating the
3290 * GTT domain upon first access.
3291 */
3292 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3293 mb();
3294
Chris Wilson05394f32010-11-08 19:18:58 +00003295 old_write_domain = obj->base.write_domain;
3296 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003297
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003298 /* It should now be out of any other write domains, and we can update
3299 * the domain values for our changes.
3300 */
Chris Wilson05394f32010-11-08 19:18:58 +00003301 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3302 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003303 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003304 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3305 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3306 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003307 }
3308
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003309 trace_i915_gem_object_change_domain(obj,
3310 old_read_domains,
3311 old_write_domain);
3312
Chris Wilson8325a092012-04-24 15:52:35 +01003313 /* And bump the LRU for this access */
Chris Wilson383d5822016-08-18 17:17:08 +01003314 i915_gem_object_bump_inactive_ggtt(obj);
Chris Wilson8325a092012-04-24 15:52:35 +01003315
Eric Anholte47c68e2008-11-14 13:35:19 -08003316 return 0;
3317}
3318
Chris Wilsonef55f922015-10-09 14:11:27 +01003319/**
3320 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003321 * @obj: object to act on
3322 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003323 *
3324 * After this function returns, the object will be in the new cache-level
3325 * across all GTT and the contents of the backing storage will be coherent,
3326 * with respect to the new cache-level. In order to keep the backing storage
3327 * coherent for all users, we only allow a single cache level to be set
3328 * globally on the object and prevent it from being changed whilst the
3329 * hardware is reading from the object. That is if the object is currently
3330 * on the scanout it will be set to uncached (or equivalent display
3331 * cache coherency) and all non-MOCS GPU access will also be uncached so
3332 * that all direct access to the scanout remains coherent.
3333 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003334int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3335 enum i915_cache_level cache_level)
3336{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003337 struct i915_vma *vma;
Ville Syrjäläed75a552015-08-11 19:47:10 +03003338 int ret = 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003339
3340 if (obj->cache_level == cache_level)
Ville Syrjäläed75a552015-08-11 19:47:10 +03003341 goto out;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003342
Chris Wilsonef55f922015-10-09 14:11:27 +01003343 /* Inspect the list of currently bound VMA and unbind any that would
3344 * be invalid given the new cache-level. This is principally to
3345 * catch the issue of the CS prefetch crossing page boundaries and
3346 * reading an invalid PTE on older architectures.
3347 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003348restart:
3349 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003350 if (!drm_mm_node_allocated(&vma->node))
3351 continue;
3352
Chris Wilson20dfbde2016-08-04 16:32:30 +01003353 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003354 DRM_DEBUG("can not change the cache level of pinned objects\n");
3355 return -EBUSY;
3356 }
3357
Chris Wilsonaa653a62016-08-04 07:52:27 +01003358 if (i915_gem_valid_gtt_space(vma, cache_level))
3359 continue;
3360
3361 ret = i915_vma_unbind(vma);
3362 if (ret)
3363 return ret;
3364
3365 /* As unbinding may affect other elements in the
3366 * obj->vma_list (due to side-effects from retiring
3367 * an active vma), play safe and restart the iterator.
3368 */
3369 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003370 }
3371
Chris Wilsonef55f922015-10-09 14:11:27 +01003372 /* We can reuse the existing drm_mm nodes but need to change the
3373 * cache-level on the PTE. We could simply unbind them all and
3374 * rebind with the correct cache-level on next use. However since
3375 * we already have a valid slot, dma mapping, pages etc, we may as
3376 * rewrite the PTE in the belief that doing so tramples upon less
3377 * state and so involves less work.
3378 */
Chris Wilson15717de2016-08-04 07:52:26 +01003379 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003380 /* Before we change the PTE, the GPU must not be accessing it.
3381 * If we wait upon the object, we know that all the bound
3382 * VMA are no longer active.
3383 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01003384 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003385 if (ret)
3386 return ret;
3387
Chris Wilsonaa653a62016-08-04 07:52:27 +01003388 if (!HAS_LLC(obj->base.dev) && cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003389 /* Access to snoopable pages through the GTT is
3390 * incoherent and on some machines causes a hard
3391 * lockup. Relinquish the CPU mmaping to force
3392 * userspace to refault in the pages and we can
3393 * then double check if the GTT mapping is still
3394 * valid for that pointer access.
3395 */
3396 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003397
Chris Wilsonef55f922015-10-09 14:11:27 +01003398 /* As we no longer need a fence for GTT access,
3399 * we can relinquish it now (and so prevent having
3400 * to steal a fence from someone else on the next
3401 * fence request). Note GPU activity would have
3402 * dropped the fence as all snoopable access is
3403 * supposed to be linear.
3404 */
Chris Wilson49ef5292016-08-18 17:17:00 +01003405 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3406 ret = i915_vma_put_fence(vma);
3407 if (ret)
3408 return ret;
3409 }
Chris Wilsonef55f922015-10-09 14:11:27 +01003410 } else {
3411 /* We either have incoherent backing store and
3412 * so no GTT access or the architecture is fully
3413 * coherent. In such cases, existing GTT mmaps
3414 * ignore the cache bit in the PTE and we can
3415 * rewrite it without confusing the GPU or having
3416 * to force userspace to fault back in its mmaps.
3417 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003418 }
3419
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003420 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003421 if (!drm_mm_node_allocated(&vma->node))
3422 continue;
3423
3424 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3425 if (ret)
3426 return ret;
3427 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003428 }
3429
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003430 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003431 vma->node.color = cache_level;
3432 obj->cache_level = cache_level;
3433
Ville Syrjäläed75a552015-08-11 19:47:10 +03003434out:
Chris Wilsonef55f922015-10-09 14:11:27 +01003435 /* Flush the dirty CPU caches to the backing storage so that the
3436 * object is now coherent at its new cache level (with respect
3437 * to the access domain).
3438 */
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05303439 if (obj->cache_dirty && cpu_write_needs_clflush(obj)) {
Chris Wilson0f719792015-01-13 13:32:52 +00003440 if (i915_gem_clflush_object(obj, true))
Chris Wilsonc0336662016-05-06 15:40:21 +01003441 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilsone4ffd172011-04-04 09:44:39 +01003442 }
3443
Chris Wilsone4ffd172011-04-04 09:44:39 +01003444 return 0;
3445}
3446
Ben Widawsky199adf42012-09-21 17:01:20 -07003447int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3448 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003449{
Ben Widawsky199adf42012-09-21 17:01:20 -07003450 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003451 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003452
Chris Wilson03ac0642016-07-20 13:31:51 +01003453 obj = i915_gem_object_lookup(file, args->handle);
3454 if (!obj)
Chris Wilson432be692015-05-07 12:14:55 +01003455 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003456
Chris Wilson651d7942013-08-08 14:41:10 +01003457 switch (obj->cache_level) {
3458 case I915_CACHE_LLC:
3459 case I915_CACHE_L3_LLC:
3460 args->caching = I915_CACHING_CACHED;
3461 break;
3462
Chris Wilson4257d3b2013-08-08 14:41:11 +01003463 case I915_CACHE_WT:
3464 args->caching = I915_CACHING_DISPLAY;
3465 break;
3466
Chris Wilson651d7942013-08-08 14:41:10 +01003467 default:
3468 args->caching = I915_CACHING_NONE;
3469 break;
3470 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003471
Chris Wilson34911fd2016-07-20 13:31:54 +01003472 i915_gem_object_put_unlocked(obj);
Chris Wilson432be692015-05-07 12:14:55 +01003473 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003474}
3475
Ben Widawsky199adf42012-09-21 17:01:20 -07003476int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3477 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003478{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003479 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003480 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003481 struct drm_i915_gem_object *obj;
3482 enum i915_cache_level level;
3483 int ret;
3484
Ben Widawsky199adf42012-09-21 17:01:20 -07003485 switch (args->caching) {
3486 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003487 level = I915_CACHE_NONE;
3488 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003489 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003490 /*
3491 * Due to a HW issue on BXT A stepping, GPU stores via a
3492 * snooped mapping may leave stale data in a corresponding CPU
3493 * cacheline, whereas normally such cachelines would get
3494 * invalidated.
3495 */
Tvrtko Ursulinca377802016-03-02 12:10:31 +00003496 if (!HAS_LLC(dev) && !HAS_SNOOP(dev))
Imre Deake5756c12015-08-14 18:43:30 +03003497 return -ENODEV;
3498
Chris Wilsone6994ae2012-07-10 10:27:08 +01003499 level = I915_CACHE_LLC;
3500 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003501 case I915_CACHING_DISPLAY:
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003502 level = HAS_WT(dev_priv) ? I915_CACHE_WT : I915_CACHE_NONE;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003503 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003504 default:
3505 return -EINVAL;
3506 }
3507
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003508 intel_runtime_pm_get(dev_priv);
3509
Ben Widawsky3bc29132012-09-26 16:15:20 -07003510 ret = i915_mutex_lock_interruptible(dev);
3511 if (ret)
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003512 goto rpm_put;
Ben Widawsky3bc29132012-09-26 16:15:20 -07003513
Chris Wilson03ac0642016-07-20 13:31:51 +01003514 obj = i915_gem_object_lookup(file, args->handle);
3515 if (!obj) {
Chris Wilsone6994ae2012-07-10 10:27:08 +01003516 ret = -ENOENT;
3517 goto unlock;
3518 }
3519
3520 ret = i915_gem_object_set_cache_level(obj, level);
3521
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003522 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003523unlock:
3524 mutex_unlock(&dev->struct_mutex);
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003525rpm_put:
3526 intel_runtime_pm_put(dev_priv);
3527
Chris Wilsone6994ae2012-07-10 10:27:08 +01003528 return ret;
3529}
3530
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003531/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003532 * Prepare buffer for display plane (scanout, cursors, etc).
3533 * Can be called from an uninterruptible phase (modesetting) and allows
3534 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003535 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003536struct i915_vma *
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003537i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3538 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003539 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003540{
Chris Wilson058d88c2016-08-15 10:49:06 +01003541 struct i915_vma *vma;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003542 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003543 int ret;
3544
Chris Wilsoncc98b412013-08-09 12:25:09 +01003545 /* Mark the pin_display early so that we account for the
3546 * display coherency whilst setting up the cache domains.
3547 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003548 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003549
Eric Anholta7ef0642011-03-29 16:59:54 -07003550 /* The display engine is not coherent with the LLC cache on gen6. As
3551 * a result, we make sure that the pinning that is about to occur is
3552 * done with uncached PTEs. This is lowest common denominator for all
3553 * chipsets.
3554 *
3555 * However for gen6+, we could do better by using the GFDT bit instead
3556 * of uncaching, which would allow us to flush all the LLC-cached data
3557 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3558 */
Chris Wilson651d7942013-08-08 14:41:10 +01003559 ret = i915_gem_object_set_cache_level(obj,
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003560 HAS_WT(to_i915(obj->base.dev)) ?
3561 I915_CACHE_WT : I915_CACHE_NONE);
Chris Wilson058d88c2016-08-15 10:49:06 +01003562 if (ret) {
3563 vma = ERR_PTR(ret);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003564 goto err_unpin_display;
Chris Wilson058d88c2016-08-15 10:49:06 +01003565 }
Eric Anholta7ef0642011-03-29 16:59:54 -07003566
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003567 /* As the user may map the buffer once pinned in the display plane
3568 * (e.g. libkms for the bootup splash), we have to ensure that we
Chris Wilson2efb8132016-08-18 17:17:06 +01003569 * always use map_and_fenceable for all scanout buffers. However,
3570 * it may simply be too big to fit into mappable, in which case
3571 * put it anyway and hope that userspace can cope (but always first
3572 * try to preserve the existing ABI).
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003573 */
Chris Wilson2efb8132016-08-18 17:17:06 +01003574 vma = ERR_PTR(-ENOSPC);
3575 if (view->type == I915_GGTT_VIEW_NORMAL)
3576 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
3577 PIN_MAPPABLE | PIN_NONBLOCK);
3578 if (IS_ERR(vma))
3579 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, 0);
Chris Wilson058d88c2016-08-15 10:49:06 +01003580 if (IS_ERR(vma))
Chris Wilsoncc98b412013-08-09 12:25:09 +01003581 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003582
Chris Wilsond8923dc2016-08-18 17:17:07 +01003583 vma->display_alignment = max_t(u64, vma->display_alignment, alignment);
3584
Chris Wilson058d88c2016-08-15 10:49:06 +01003585 WARN_ON(obj->pin_display > i915_vma_pin_count(vma));
3586
Daniel Vettere62b59e2015-01-21 14:53:48 +01003587 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003588
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003589 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003590 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003591
3592 /* It should now be out of any other write domains, and we can update
3593 * the domain values for our changes.
3594 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003595 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003596 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003597
3598 trace_i915_gem_object_change_domain(obj,
3599 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003600 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003601
Chris Wilson058d88c2016-08-15 10:49:06 +01003602 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003603
3604err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003605 obj->pin_display--;
Chris Wilson058d88c2016-08-15 10:49:06 +01003606 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003607}
3608
3609void
Chris Wilson058d88c2016-08-15 10:49:06 +01003610i915_gem_object_unpin_from_display_plane(struct i915_vma *vma)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003611{
Chris Wilson058d88c2016-08-15 10:49:06 +01003612 if (WARN_ON(vma->obj->pin_display == 0))
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003613 return;
3614
Chris Wilsond8923dc2016-08-18 17:17:07 +01003615 if (--vma->obj->pin_display == 0)
3616 vma->display_alignment = 0;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003617
Chris Wilson383d5822016-08-18 17:17:08 +01003618 /* Bump the LRU to try and avoid premature eviction whilst flipping */
3619 if (!i915_vma_is_active(vma))
3620 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
3621
Chris Wilson058d88c2016-08-15 10:49:06 +01003622 i915_vma_unpin(vma);
3623 WARN_ON(vma->obj->pin_display > i915_vma_pin_count(vma));
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003624}
3625
Eric Anholte47c68e2008-11-14 13:35:19 -08003626/**
3627 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003628 * @obj: object to act on
3629 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003630 *
3631 * This function returns when the move is complete, including waiting on
3632 * flushes to occur.
3633 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003634int
Chris Wilson919926a2010-11-12 13:42:53 +00003635i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003636{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003637 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003638 int ret;
3639
Chris Wilson0201f1e2012-07-20 12:41:01 +01003640 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003641 if (ret)
3642 return ret;
3643
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003644 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3645 return 0;
3646
Eric Anholte47c68e2008-11-14 13:35:19 -08003647 i915_gem_object_flush_gtt_write_domain(obj);
3648
Chris Wilson05394f32010-11-08 19:18:58 +00003649 old_write_domain = obj->base.write_domain;
3650 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003651
Eric Anholte47c68e2008-11-14 13:35:19 -08003652 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003653 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003654 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003655
Chris Wilson05394f32010-11-08 19:18:58 +00003656 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003657 }
3658
3659 /* It should now be out of any other write domains, and we can update
3660 * the domain values for our changes.
3661 */
Chris Wilson05394f32010-11-08 19:18:58 +00003662 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003663
3664 /* If we're writing through the CPU, then the GPU read domains will
3665 * need to be invalidated at next use.
3666 */
3667 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003668 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3669 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003670 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003671
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003672 trace_i915_gem_object_change_domain(obj,
3673 old_read_domains,
3674 old_write_domain);
3675
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003676 return 0;
3677}
3678
Eric Anholt673a3942008-07-30 12:06:12 -07003679/* Throttle our rendering by waiting until the ring has completed our requests
3680 * emitted over 20 msec ago.
3681 *
Eric Anholtb9624422009-06-03 07:27:35 +00003682 * Note that if we were to use the current jiffies each time around the loop,
3683 * we wouldn't escape the function with any frames outstanding if the time to
3684 * render a frame was over 20ms.
3685 *
Eric Anholt673a3942008-07-30 12:06:12 -07003686 * This should get us reasonable parallelism between CPU and GPU but also
3687 * relatively low latency when blocking on a particular request to finish.
3688 */
3689static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003690i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003691{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003692 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003693 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003694 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003695 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003696 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003697
Daniel Vetter308887a2012-11-14 17:14:06 +01003698 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3699 if (ret)
3700 return ret;
3701
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003702 /* ABI: return -EIO if already wedged */
3703 if (i915_terminally_wedged(&dev_priv->gpu_error))
3704 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003705
Chris Wilson1c255952010-09-26 11:03:27 +01003706 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003707 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003708 if (time_after_eq(request->emitted_jiffies, recent_enough))
3709 break;
3710
John Harrisonfcfa423c2015-05-29 17:44:12 +01003711 /*
3712 * Note that the request might not have been submitted yet.
3713 * In which case emitted_jiffies will be zero.
3714 */
3715 if (!request->emitted_jiffies)
3716 continue;
3717
John Harrison54fb2412014-11-24 18:49:27 +00003718 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003719 }
John Harrisonff865882014-11-24 18:49:28 +00003720 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003721 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003722 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003723
John Harrison54fb2412014-11-24 18:49:27 +00003724 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003725 return 0;
3726
Chris Wilsonea746f32016-09-09 14:11:49 +01003727 ret = i915_wait_request(target, I915_WAIT_INTERRUPTIBLE, NULL, NULL);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003728 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003729
Eric Anholt673a3942008-07-30 12:06:12 -07003730 return ret;
3731}
3732
Chris Wilsond23db882014-05-23 08:48:08 +02003733static bool
Chris Wilson91b2db62016-08-04 16:32:23 +01003734i915_vma_misplaced(struct i915_vma *vma, u64 size, u64 alignment, u64 flags)
Chris Wilsond23db882014-05-23 08:48:08 +02003735{
Chris Wilson59bfa122016-08-04 16:32:31 +01003736 if (!drm_mm_node_allocated(&vma->node))
3737 return false;
3738
Chris Wilson91b2db62016-08-04 16:32:23 +01003739 if (vma->node.size < size)
3740 return true;
3741
3742 if (alignment && vma->node.start & (alignment - 1))
Chris Wilsond23db882014-05-23 08:48:08 +02003743 return true;
3744
Chris Wilson05a20d02016-08-18 17:16:55 +01003745 if (flags & PIN_MAPPABLE && !i915_vma_is_map_and_fenceable(vma))
Chris Wilsond23db882014-05-23 08:48:08 +02003746 return true;
3747
3748 if (flags & PIN_OFFSET_BIAS &&
3749 vma->node.start < (flags & PIN_OFFSET_MASK))
3750 return true;
3751
Chris Wilson506a8e82015-12-08 11:55:07 +00003752 if (flags & PIN_OFFSET_FIXED &&
3753 vma->node.start != (flags & PIN_OFFSET_MASK))
3754 return true;
3755
Chris Wilsond23db882014-05-23 08:48:08 +02003756 return false;
3757}
3758
Chris Wilsond0710ab2015-11-20 14:16:39 +00003759void __i915_vma_set_map_and_fenceable(struct i915_vma *vma)
3760{
3761 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsona9f14812016-08-04 16:32:28 +01003762 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003763 bool mappable, fenceable;
3764 u32 fence_size, fence_alignment;
3765
Chris Wilsona9f14812016-08-04 16:32:28 +01003766 fence_size = i915_gem_get_ggtt_size(dev_priv,
Chris Wilson05a20d02016-08-18 17:16:55 +01003767 vma->size,
Chris Wilson3e510a82016-08-05 10:14:23 +01003768 i915_gem_object_get_tiling(obj));
Chris Wilsona9f14812016-08-04 16:32:28 +01003769 fence_alignment = i915_gem_get_ggtt_alignment(dev_priv,
Chris Wilson05a20d02016-08-18 17:16:55 +01003770 vma->size,
Chris Wilson3e510a82016-08-05 10:14:23 +01003771 i915_gem_object_get_tiling(obj),
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003772 true);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003773
3774 fenceable = (vma->node.size == fence_size &&
3775 (vma->node.start & (fence_alignment - 1)) == 0);
3776
3777 mappable = (vma->node.start + fence_size <=
Chris Wilsona9f14812016-08-04 16:32:28 +01003778 dev_priv->ggtt.mappable_end);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003779
Chris Wilson05a20d02016-08-18 17:16:55 +01003780 if (mappable && fenceable)
3781 vma->flags |= I915_VMA_CAN_FENCE;
3782 else
3783 vma->flags &= ~I915_VMA_CAN_FENCE;
Chris Wilsond0710ab2015-11-20 14:16:39 +00003784}
3785
Chris Wilson305bc232016-08-04 16:32:33 +01003786int __i915_vma_do_pin(struct i915_vma *vma,
3787 u64 size, u64 alignment, u64 flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003788{
Chris Wilson305bc232016-08-04 16:32:33 +01003789 unsigned int bound = vma->flags;
Eric Anholt673a3942008-07-30 12:06:12 -07003790 int ret;
3791
Chris Wilson59bfa122016-08-04 16:32:31 +01003792 GEM_BUG_ON((flags & (PIN_GLOBAL | PIN_USER)) == 0);
Chris Wilson3272db52016-08-04 16:32:32 +01003793 GEM_BUG_ON((flags & PIN_GLOBAL) && !i915_vma_is_ggtt(vma));
Ben Widawsky6e7186a2014-05-06 22:21:36 -07003794
Chris Wilson305bc232016-08-04 16:32:33 +01003795 if (WARN_ON(bound & I915_VMA_PIN_OVERFLOW)) {
3796 ret = -EBUSY;
3797 goto err;
3798 }
Chris Wilsonc826c442014-10-31 13:53:53 +00003799
Chris Wilsonde895082016-08-04 16:32:34 +01003800 if ((bound & I915_VMA_BIND_MASK) == 0) {
Chris Wilson59bfa122016-08-04 16:32:31 +01003801 ret = i915_vma_insert(vma, size, alignment, flags);
3802 if (ret)
3803 goto err;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003804 }
3805
Chris Wilson59bfa122016-08-04 16:32:31 +01003806 ret = i915_vma_bind(vma, vma->obj->cache_level, flags);
Chris Wilson3b165252016-08-04 16:32:25 +01003807 if (ret)
Chris Wilson59bfa122016-08-04 16:32:31 +01003808 goto err;
Chris Wilson3b165252016-08-04 16:32:25 +01003809
Chris Wilson3272db52016-08-04 16:32:32 +01003810 if ((bound ^ vma->flags) & I915_VMA_GLOBAL_BIND)
Chris Wilsond0710ab2015-11-20 14:16:39 +00003811 __i915_vma_set_map_and_fenceable(vma);
Chris Wilsonef79e172014-10-31 13:53:52 +00003812
Chris Wilson3b165252016-08-04 16:32:25 +01003813 GEM_BUG_ON(i915_vma_misplaced(vma, size, alignment, flags));
Eric Anholt673a3942008-07-30 12:06:12 -07003814 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003815
Chris Wilson59bfa122016-08-04 16:32:31 +01003816err:
3817 __i915_vma_unpin(vma);
3818 return ret;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003819}
3820
Chris Wilson058d88c2016-08-15 10:49:06 +01003821struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003822i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3823 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003824 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003825 u64 alignment,
3826 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003827{
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003828 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3829 struct i915_address_space *vm = &dev_priv->ggtt.base;
Chris Wilson59bfa122016-08-04 16:32:31 +01003830 struct i915_vma *vma;
3831 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003832
Chris Wilson058d88c2016-08-15 10:49:06 +01003833 vma = i915_gem_obj_lookup_or_create_vma(obj, vm, view);
Chris Wilson59bfa122016-08-04 16:32:31 +01003834 if (IS_ERR(vma))
Chris Wilson058d88c2016-08-15 10:49:06 +01003835 return vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01003836
3837 if (i915_vma_misplaced(vma, size, alignment, flags)) {
3838 if (flags & PIN_NONBLOCK &&
3839 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01003840 return ERR_PTR(-ENOSPC);
Chris Wilson59bfa122016-08-04 16:32:31 +01003841
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003842 if (flags & PIN_MAPPABLE) {
3843 u32 fence_size;
3844
3845 fence_size = i915_gem_get_ggtt_size(dev_priv, vma->size,
3846 i915_gem_object_get_tiling(obj));
3847 /* If the required space is larger than the available
3848 * aperture, we will not able to find a slot for the
3849 * object and unbinding the object now will be in
3850 * vain. Worse, doing so may cause us to ping-pong
3851 * the object in and out of the Global GTT and
3852 * waste a lot of cycles under the mutex.
3853 */
3854 if (fence_size > dev_priv->ggtt.mappable_end)
3855 return ERR_PTR(-E2BIG);
3856
3857 /* If NONBLOCK is set the caller is optimistically
3858 * trying to cache the full object within the mappable
3859 * aperture, and *must* have a fallback in place for
3860 * situations where we cannot bind the object. We
3861 * can be a little more lax here and use the fallback
3862 * more often to avoid costly migrations of ourselves
3863 * and other objects within the aperture.
3864 *
3865 * Half-the-aperture is used as a simple heuristic.
3866 * More interesting would to do search for a free
3867 * block prior to making the commitment to unbind.
3868 * That caters for the self-harm case, and with a
3869 * little more heuristics (e.g. NOFAULT, NOEVICT)
3870 * we could try to minimise harm to others.
3871 */
3872 if (flags & PIN_NONBLOCK &&
3873 fence_size > dev_priv->ggtt.mappable_end / 2)
3874 return ERR_PTR(-ENOSPC);
3875 }
3876
Chris Wilson59bfa122016-08-04 16:32:31 +01003877 WARN(i915_vma_is_pinned(vma),
3878 "bo is already pinned in ggtt with incorrect alignment:"
Chris Wilson05a20d02016-08-18 17:16:55 +01003879 " offset=%08x, req.alignment=%llx,"
3880 " req.map_and_fenceable=%d, vma->map_and_fenceable=%d\n",
3881 i915_ggtt_offset(vma), alignment,
Chris Wilson59bfa122016-08-04 16:32:31 +01003882 !!(flags & PIN_MAPPABLE),
Chris Wilson05a20d02016-08-18 17:16:55 +01003883 i915_vma_is_map_and_fenceable(vma));
Chris Wilson59bfa122016-08-04 16:32:31 +01003884 ret = i915_vma_unbind(vma);
3885 if (ret)
Chris Wilson058d88c2016-08-15 10:49:06 +01003886 return ERR_PTR(ret);
Chris Wilson59bfa122016-08-04 16:32:31 +01003887 }
3888
Chris Wilson058d88c2016-08-15 10:49:06 +01003889 ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
3890 if (ret)
3891 return ERR_PTR(ret);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003892
Chris Wilson058d88c2016-08-15 10:49:06 +01003893 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003894}
3895
Chris Wilsonedf6b762016-08-09 09:23:33 +01003896static __always_inline unsigned int __busy_read_flag(unsigned int id)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003897{
3898 /* Note that we could alias engines in the execbuf API, but
3899 * that would be very unwise as it prevents userspace from
3900 * fine control over engine selection. Ahem.
3901 *
3902 * This should be something like EXEC_MAX_ENGINE instead of
3903 * I915_NUM_ENGINES.
3904 */
3905 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
3906 return 0x10000 << id;
3907}
3908
3909static __always_inline unsigned int __busy_write_id(unsigned int id)
3910{
Chris Wilson70cb4722016-08-09 18:08:25 +01003911 /* The uABI guarantees an active writer is also amongst the read
3912 * engines. This would be true if we accessed the activity tracking
3913 * under the lock, but as we perform the lookup of the object and
3914 * its activity locklessly we can not guarantee that the last_write
3915 * being active implies that we have set the same engine flag from
3916 * last_read - hence we always set both read and write busy for
3917 * last_write.
3918 */
3919 return id | __busy_read_flag(id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003920}
3921
Chris Wilsonedf6b762016-08-09 09:23:33 +01003922static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003923__busy_set_if_active(const struct i915_gem_active *active,
3924 unsigned int (*flag)(unsigned int id))
3925{
Chris Wilson12555012016-08-16 09:50:40 +01003926 struct drm_i915_gem_request *request;
3927
3928 request = rcu_dereference(active->request);
3929 if (!request || i915_gem_request_completed(request))
3930 return 0;
3931
3932 /* This is racy. See __i915_gem_active_get_rcu() for an in detail
3933 * discussion of how to handle the race correctly, but for reporting
3934 * the busy state we err on the side of potentially reporting the
3935 * wrong engine as being busy (but we guarantee that the result
3936 * is at least self-consistent).
3937 *
3938 * As we use SLAB_DESTROY_BY_RCU, the request may be reallocated
3939 * whilst we are inspecting it, even under the RCU read lock as we are.
3940 * This means that there is a small window for the engine and/or the
3941 * seqno to have been overwritten. The seqno will always be in the
3942 * future compared to the intended, and so we know that if that
3943 * seqno is idle (on whatever engine) our request is idle and the
3944 * return 0 above is correct.
3945 *
3946 * The issue is that if the engine is switched, it is just as likely
3947 * to report that it is busy (but since the switch happened, we know
3948 * the request should be idle). So there is a small chance that a busy
3949 * result is actually the wrong engine.
3950 *
3951 * So why don't we care?
3952 *
3953 * For starters, the busy ioctl is a heuristic that is by definition
3954 * racy. Even with perfect serialisation in the driver, the hardware
3955 * state is constantly advancing - the state we report to the user
3956 * is stale.
3957 *
3958 * The critical information for the busy-ioctl is whether the object
3959 * is idle as userspace relies on that to detect whether its next
3960 * access will stall, or if it has missed submitting commands to
3961 * the hardware allowing the GPU to stall. We never generate a
3962 * false-positive for idleness, thus busy-ioctl is reliable at the
3963 * most fundamental level, and we maintain the guarantee that a
3964 * busy object left to itself will eventually become idle (and stay
3965 * idle!).
3966 *
3967 * We allow ourselves the leeway of potentially misreporting the busy
3968 * state because that is an optimisation heuristic that is constantly
3969 * in flux. Being quickly able to detect the busy/idle state is much
3970 * more important than accurate logging of exactly which engines were
3971 * busy.
3972 *
3973 * For accuracy in reporting the engine, we could use
3974 *
3975 * result = 0;
3976 * request = __i915_gem_active_get_rcu(active);
3977 * if (request) {
3978 * if (!i915_gem_request_completed(request))
3979 * result = flag(request->engine->exec_id);
3980 * i915_gem_request_put(request);
3981 * }
3982 *
3983 * but that still remains susceptible to both hardware and userspace
3984 * races. So we accept making the result of that race slightly worse,
3985 * given the rarity of the race and its low impact on the result.
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003986 */
Chris Wilson12555012016-08-16 09:50:40 +01003987 return flag(READ_ONCE(request->engine->exec_id));
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003988}
3989
Chris Wilsonedf6b762016-08-09 09:23:33 +01003990static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003991busy_check_reader(const struct i915_gem_active *active)
3992{
3993 return __busy_set_if_active(active, __busy_read_flag);
3994}
3995
Chris Wilsonedf6b762016-08-09 09:23:33 +01003996static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003997busy_check_writer(const struct i915_gem_active *active)
3998{
3999 return __busy_set_if_active(active, __busy_write_id);
4000}
4001
Eric Anholt673a3942008-07-30 12:06:12 -07004002int
Eric Anholt673a3942008-07-30 12:06:12 -07004003i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004004 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004005{
4006 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004007 struct drm_i915_gem_object *obj;
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004008 unsigned long active;
Eric Anholt673a3942008-07-30 12:06:12 -07004009
Chris Wilson03ac0642016-07-20 13:31:51 +01004010 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004011 if (!obj)
4012 return -ENOENT;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004013
Chris Wilson426960b2016-01-15 16:51:46 +00004014 args->busy = 0;
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004015 active = __I915_BO_ACTIVE(obj);
4016 if (active) {
4017 int idx;
Chris Wilson426960b2016-01-15 16:51:46 +00004018
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004019 /* Yes, the lookups are intentionally racy.
4020 *
4021 * First, we cannot simply rely on __I915_BO_ACTIVE. We have
4022 * to regard the value as stale and as our ABI guarantees
4023 * forward progress, we confirm the status of each active
4024 * request with the hardware.
4025 *
4026 * Even though we guard the pointer lookup by RCU, that only
4027 * guarantees that the pointer and its contents remain
4028 * dereferencable and does *not* mean that the request we
4029 * have is the same as the one being tracked by the object.
4030 *
4031 * Consider that we lookup the request just as it is being
4032 * retired and freed. We take a local copy of the pointer,
4033 * but before we add its engine into the busy set, the other
4034 * thread reallocates it and assigns it to a task on another
Chris Wilson12555012016-08-16 09:50:40 +01004035 * engine with a fresh and incomplete seqno. Guarding against
4036 * that requires careful serialisation and reference counting,
4037 * i.e. using __i915_gem_active_get_request_rcu(). We don't,
4038 * instead we expect that if the result is busy, which engines
4039 * are busy is not completely reliable - we only guarantee
4040 * that the object was busy.
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004041 */
4042 rcu_read_lock();
4043
4044 for_each_active(active, idx)
4045 args->busy |= busy_check_reader(&obj->last_read[idx]);
4046
4047 /* For ABI sanity, we only care that the write engine is in
Chris Wilson70cb4722016-08-09 18:08:25 +01004048 * the set of read engines. This should be ensured by the
4049 * ordering of setting last_read/last_write in
4050 * i915_vma_move_to_active(), and then in reverse in retire.
4051 * However, for good measure, we always report the last_write
4052 * request as a busy read as well as being a busy write.
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004053 *
4054 * We don't care that the set of active read/write engines
4055 * may change during construction of the result, as it is
4056 * equally liable to change before userspace can inspect
4057 * the result.
4058 */
4059 args->busy |= busy_check_writer(&obj->last_write);
4060
4061 rcu_read_unlock();
Chris Wilson426960b2016-01-15 16:51:46 +00004062 }
Eric Anholt673a3942008-07-30 12:06:12 -07004063
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004064 i915_gem_object_put_unlocked(obj);
4065 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004066}
4067
4068int
4069i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4070 struct drm_file *file_priv)
4071{
Akshay Joshi0206e352011-08-16 15:34:10 -04004072 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004073}
4074
Chris Wilson3ef94da2009-09-14 16:50:29 +01004075int
4076i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4077 struct drm_file *file_priv)
4078{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004079 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004080 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004081 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004082 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004083
4084 switch (args->madv) {
4085 case I915_MADV_DONTNEED:
4086 case I915_MADV_WILLNEED:
4087 break;
4088 default:
4089 return -EINVAL;
4090 }
4091
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004092 ret = i915_mutex_lock_interruptible(dev);
4093 if (ret)
4094 return ret;
4095
Chris Wilson03ac0642016-07-20 13:31:51 +01004096 obj = i915_gem_object_lookup(file_priv, args->handle);
4097 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004098 ret = -ENOENT;
4099 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004100 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004101
Daniel Vetter656bfa32014-11-20 09:26:30 +01004102 if (obj->pages &&
Chris Wilson3e510a82016-08-05 10:14:23 +01004103 i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01004104 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4105 if (obj->madv == I915_MADV_WILLNEED)
4106 i915_gem_object_unpin_pages(obj);
4107 if (args->madv == I915_MADV_WILLNEED)
4108 i915_gem_object_pin_pages(obj);
4109 }
4110
Chris Wilson05394f32010-11-08 19:18:58 +00004111 if (obj->madv != __I915_MADV_PURGED)
4112 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004113
Chris Wilson6c085a72012-08-20 11:40:46 +02004114 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004115 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004116 i915_gem_object_truncate(obj);
4117
Chris Wilson05394f32010-11-08 19:18:58 +00004118 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004119
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004120 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004121unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004122 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004123 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004124}
4125
Chris Wilson37e680a2012-06-07 15:38:42 +01004126void i915_gem_object_init(struct drm_i915_gem_object *obj,
4127 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004128{
Chris Wilsonb4716182015-04-27 13:41:17 +01004129 int i;
4130
Ben Widawsky35c20a62013-05-31 11:28:48 -07004131 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson275f0392016-10-24 13:42:14 +01004132 INIT_LIST_HEAD(&obj->userfault_link);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004133 for (i = 0; i < I915_NUM_ENGINES; i++)
Chris Wilsonfa545cb2016-08-04 07:52:35 +01004134 init_request_active(&obj->last_read[i],
4135 i915_gem_object_retire__read);
4136 init_request_active(&obj->last_write,
4137 i915_gem_object_retire__write);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004138 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004139 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004140 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004141
Chris Wilson37e680a2012-06-07 15:38:42 +01004142 obj->ops = ops;
4143
Chris Wilson50349242016-08-18 17:17:04 +01004144 obj->frontbuffer_ggtt_origin = ORIGIN_GTT;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004145 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004146
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004147 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004148}
4149
Chris Wilson37e680a2012-06-07 15:38:42 +01004150static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Chris Wilsonde472662016-01-22 18:32:31 +00004151 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE,
Chris Wilson37e680a2012-06-07 15:38:42 +01004152 .get_pages = i915_gem_object_get_pages_gtt,
4153 .put_pages = i915_gem_object_put_pages_gtt,
4154};
4155
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004156/* Note we don't consider signbits :| */
4157#define overflows_type(x, T) \
4158 (sizeof(x) > sizeof(T) && (x) >> (sizeof(T) * BITS_PER_BYTE))
4159
4160struct drm_i915_gem_object *
4161i915_gem_object_create(struct drm_device *dev, u64 size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004162{
Daniel Vetterc397b902010-04-09 19:05:07 +00004163 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004164 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004165 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004166 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004167
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004168 /* There is a prevalence of the assumption that we fit the object's
4169 * page count inside a 32bit _signed_ variable. Let's document this and
4170 * catch if we ever need to fix it. In the meantime, if you do spot
4171 * such a local variable, please consider fixing!
4172 */
4173 if (WARN_ON(size >> PAGE_SHIFT > INT_MAX))
4174 return ERR_PTR(-E2BIG);
4175
4176 if (overflows_type(size, obj->base.size))
4177 return ERR_PTR(-E2BIG);
4178
Chris Wilson42dcedd2012-11-15 11:32:30 +00004179 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004180 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004181 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004182
Chris Wilsonfe3db792016-04-25 13:32:13 +01004183 ret = drm_gem_object_init(dev, &obj->base, size);
4184 if (ret)
4185 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004186
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004187 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4188 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4189 /* 965gm cannot relocate objects above 4GiB. */
4190 mask &= ~__GFP_HIGHMEM;
4191 mask |= __GFP_DMA32;
4192 }
4193
Al Viro93c76a32015-12-04 23:45:44 -05004194 mapping = obj->base.filp->f_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004195 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004196
Chris Wilson37e680a2012-06-07 15:38:42 +01004197 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004198
Daniel Vetterc397b902010-04-09 19:05:07 +00004199 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4200 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4201
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004202 if (HAS_LLC(dev)) {
4203 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004204 * cache) for about a 10% performance improvement
4205 * compared to uncached. Graphics requests other than
4206 * display scanout are coherent with the CPU in
4207 * accessing this cache. This means in this mode we
4208 * don't need to clflush on the CPU side, and on the
4209 * GPU side we only need to flush internal caches to
4210 * get data visible to the CPU.
4211 *
4212 * However, we maintain the display planes as UC, and so
4213 * need to rebind when first used as such.
4214 */
4215 obj->cache_level = I915_CACHE_LLC;
4216 } else
4217 obj->cache_level = I915_CACHE_NONE;
4218
Daniel Vetterd861e332013-07-24 23:25:03 +02004219 trace_i915_gem_object_create(obj);
4220
Chris Wilson05394f32010-11-08 19:18:58 +00004221 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004222
4223fail:
4224 i915_gem_object_free(obj);
4225
4226 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004227}
4228
Chris Wilson340fbd82014-05-22 09:16:52 +01004229static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4230{
4231 /* If we are the last user of the backing storage (be it shmemfs
4232 * pages or stolen etc), we know that the pages are going to be
4233 * immediately released. In this case, we can then skip copying
4234 * back the contents from the GPU.
4235 */
4236
4237 if (obj->madv != I915_MADV_WILLNEED)
4238 return false;
4239
4240 if (obj->base.filp == NULL)
4241 return true;
4242
4243 /* At first glance, this looks racy, but then again so would be
4244 * userspace racing mmap against close. However, the first external
4245 * reference to the filp can only be obtained through the
4246 * i915_gem_mmap_ioctl() which safeguards us against the user
4247 * acquiring such a reference whilst we are in the middle of
4248 * freeing the object.
4249 */
4250 return atomic_long_read(&obj->base.filp->f_count) == 1;
4251}
4252
Chris Wilson1488fc02012-04-24 15:47:31 +01004253void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004254{
Chris Wilson1488fc02012-04-24 15:47:31 +01004255 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004256 struct drm_device *dev = obj->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004257 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004258 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004259
Paulo Zanonif65c9162013-11-27 18:20:34 -02004260 intel_runtime_pm_get(dev_priv);
4261
Chris Wilson26e12f82011-03-20 11:20:19 +00004262 trace_i915_gem_object_destroy(obj);
4263
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004264 /* All file-owned VMA should have been released by this point through
4265 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4266 * However, the object may also be bound into the global GTT (e.g.
4267 * older GPUs without per-process support, or for direct access through
4268 * the GTT either for the user or for scanout). Those VMA still need to
4269 * unbound now.
4270 */
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004271 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +01004272 GEM_BUG_ON(!i915_vma_is_ggtt(vma));
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004273 GEM_BUG_ON(i915_vma_is_active(vma));
Chris Wilson3272db52016-08-04 16:32:32 +01004274 vma->flags &= ~I915_VMA_PIN_MASK;
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004275 i915_vma_close(vma);
Chris Wilson1488fc02012-04-24 15:47:31 +01004276 }
Chris Wilson15717de2016-08-04 07:52:26 +01004277 GEM_BUG_ON(obj->bind_count);
Chris Wilson1488fc02012-04-24 15:47:31 +01004278
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004279 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4280 * before progressing. */
4281 if (obj->stolen)
4282 i915_gem_object_unpin_pages(obj);
4283
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004284 WARN_ON(atomic_read(&obj->frontbuffer_bits));
Daniel Vettera071fa02014-06-18 23:28:09 +02004285
Daniel Vetter656bfa32014-11-20 09:26:30 +01004286 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4287 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
Chris Wilson3e510a82016-08-05 10:14:23 +01004288 i915_gem_object_is_tiled(obj))
Daniel Vetter656bfa32014-11-20 09:26:30 +01004289 i915_gem_object_unpin_pages(obj);
4290
Ben Widawsky401c29f2013-05-31 11:28:47 -07004291 if (WARN_ON(obj->pages_pin_count))
4292 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004293 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004294 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004295 i915_gem_object_put_pages(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004296
Chris Wilson9da3da62012-06-01 15:20:22 +01004297 BUG_ON(obj->pages);
4298
Chris Wilson2f745ad2012-09-04 21:02:58 +01004299 if (obj->base.import_attach)
4300 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004301
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004302 if (obj->ops->release)
4303 obj->ops->release(obj);
4304
Chris Wilson05394f32010-11-08 19:18:58 +00004305 drm_gem_object_release(&obj->base);
4306 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004307
Chris Wilson05394f32010-11-08 19:18:58 +00004308 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004309 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004310
4311 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004312}
4313
Chris Wilsondcff85c2016-08-05 10:14:11 +01004314int i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004315{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004316 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsondcff85c2016-08-05 10:14:11 +01004317 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004318
Chris Wilson54b4f682016-07-21 21:16:19 +01004319 intel_suspend_gt_powersave(dev_priv);
4320
Chris Wilson45c5f202013-10-16 11:50:01 +01004321 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004322
4323 /* We have to flush all the executing contexts to main memory so
4324 * that they can saved in the hibernation image. To ensure the last
4325 * context image is coherent, we have to switch away from it. That
4326 * leaves the dev_priv->kernel_context still active when
4327 * we actually suspend, and its image in memory may not match the GPU
4328 * state. Fortunately, the kernel_context is disposable and we do
4329 * not rely on its state.
4330 */
4331 ret = i915_gem_switch_to_kernel_context(dev_priv);
4332 if (ret)
4333 goto err;
4334
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004335 ret = i915_gem_wait_for_idle(dev_priv,
4336 I915_WAIT_INTERRUPTIBLE |
4337 I915_WAIT_LOCKED);
Chris Wilsonf7403342013-09-13 23:57:04 +01004338 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004339 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004340
Chris Wilsonc0336662016-05-06 15:40:21 +01004341 i915_gem_retire_requests(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004342
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004343 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004344 mutex_unlock(&dev->struct_mutex);
4345
Chris Wilson737b1502015-01-26 18:03:03 +02004346 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004347 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
4348 flush_delayed_work(&dev_priv->gt.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004349
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004350 /* Assert that we sucessfully flushed all the work and
4351 * reset the GPU back to its idle, low power state.
4352 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004353 WARN_ON(dev_priv->gt.awake);
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004354
Imre Deak1c777c52016-10-12 17:46:37 +03004355 /*
4356 * Neither the BIOS, ourselves or any other kernel
4357 * expects the system to be in execlists mode on startup,
4358 * so we need to reset the GPU back to legacy mode. And the only
4359 * known way to disable logical contexts is through a GPU reset.
4360 *
4361 * So in order to leave the system in a known default configuration,
4362 * always reset the GPU upon unload and suspend. Afterwards we then
4363 * clean up the GEM state tracking, flushing off the requests and
4364 * leaving the system in a known idle state.
4365 *
4366 * Note that is of the upmost importance that the GPU is idle and
4367 * all stray writes are flushed *before* we dismantle the backing
4368 * storage for the pinned objects.
4369 *
4370 * However, since we are uncertain that resetting the GPU on older
4371 * machines is a good idea, we don't - just in case it leaves the
4372 * machine in an unusable condition.
4373 */
4374 if (HAS_HW_CONTEXTS(dev)) {
4375 int reset = intel_gpu_reset(dev_priv, ALL_ENGINES);
4376 WARN_ON(reset && reset != -ENODEV);
4377 }
4378
Eric Anholt673a3942008-07-30 12:06:12 -07004379 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004380
4381err:
4382 mutex_unlock(&dev->struct_mutex);
4383 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004384}
4385
Chris Wilson5ab57c72016-07-15 14:56:20 +01004386void i915_gem_resume(struct drm_device *dev)
4387{
4388 struct drm_i915_private *dev_priv = to_i915(dev);
4389
4390 mutex_lock(&dev->struct_mutex);
4391 i915_gem_restore_gtt_mappings(dev);
4392
4393 /* As we didn't flush the kernel context before suspend, we cannot
4394 * guarantee that the context image is complete. So let's just reset
4395 * it and start again.
4396 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01004397 dev_priv->gt.resume(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004398
4399 mutex_unlock(&dev->struct_mutex);
4400}
4401
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004402void i915_gem_init_swizzling(struct drm_device *dev)
4403{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004404 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004405
Daniel Vetter11782b02012-01-31 16:47:55 +01004406 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004407 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4408 return;
4409
4410 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4411 DISP_TILE_SURFACE_SWIZZLING);
4412
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004413 if (IS_GEN5(dev_priv))
Daniel Vetter11782b02012-01-31 16:47:55 +01004414 return;
4415
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004416 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004417 if (IS_GEN6(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004418 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004419 else if (IS_GEN7(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004420 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004421 else if (IS_GEN8(dev_priv))
Ben Widawsky31a53362013-11-02 21:07:04 -07004422 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004423 else
4424 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004425}
Daniel Vettere21af882012-02-09 20:53:27 +01004426
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004427static void init_unused_ring(struct drm_i915_private *dev_priv, u32 base)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004428{
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004429 I915_WRITE(RING_CTL(base), 0);
4430 I915_WRITE(RING_HEAD(base), 0);
4431 I915_WRITE(RING_TAIL(base), 0);
4432 I915_WRITE(RING_START(base), 0);
4433}
4434
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004435static void init_unused_rings(struct drm_i915_private *dev_priv)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004436{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004437 if (IS_I830(dev_priv)) {
4438 init_unused_ring(dev_priv, PRB1_BASE);
4439 init_unused_ring(dev_priv, SRB0_BASE);
4440 init_unused_ring(dev_priv, SRB1_BASE);
4441 init_unused_ring(dev_priv, SRB2_BASE);
4442 init_unused_ring(dev_priv, SRB3_BASE);
4443 } else if (IS_GEN2(dev_priv)) {
4444 init_unused_ring(dev_priv, SRB0_BASE);
4445 init_unused_ring(dev_priv, SRB1_BASE);
4446 } else if (IS_GEN3(dev_priv)) {
4447 init_unused_ring(dev_priv, PRB1_BASE);
4448 init_unused_ring(dev_priv, PRB2_BASE);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004449 }
4450}
4451
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004452int
4453i915_gem_init_hw(struct drm_device *dev)
4454{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004455 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004456 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304457 enum intel_engine_id id;
Chris Wilsond200cda2016-04-28 09:56:44 +01004458 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004459
Chris Wilson5e4f5182015-02-13 14:35:59 +00004460 /* Double layer security blanket, see i915_gem_init() */
4461 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4462
Mika Kuoppala3accaf72016-04-13 17:26:43 +03004463 if (HAS_EDRAM(dev) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004464 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004465
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01004466 if (IS_HASWELL(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004467 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev_priv) ?
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004468 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004469
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004470 if (HAS_PCH_NOP(dev_priv)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004471 if (IS_IVYBRIDGE(dev_priv)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004472 u32 temp = I915_READ(GEN7_MSG_CTL);
4473 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4474 I915_WRITE(GEN7_MSG_CTL, temp);
4475 } else if (INTEL_INFO(dev)->gen >= 7) {
4476 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4477 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4478 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4479 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004480 }
4481
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004482 i915_gem_init_swizzling(dev);
4483
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004484 /*
4485 * At least 830 can leave some of the unused rings
4486 * "active" (ie. head != tail) after resume which
4487 * will prevent c3 entry. Makes sure all unused rings
4488 * are totally idle.
4489 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004490 init_unused_rings(dev_priv);
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004491
Dave Gordoned54c1a2016-01-19 19:02:54 +00004492 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004493
John Harrison4ad2fd82015-06-18 13:11:20 +01004494 ret = i915_ppgtt_init_hw(dev);
4495 if (ret) {
4496 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4497 goto out;
4498 }
4499
4500 /* Need to do basic initialisation of all rings first: */
Akash Goel3b3f1652016-10-13 22:44:48 +05304501 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004502 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004503 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004504 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004505 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004506
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004507 intel_mocs_init_l3cc_table(dev);
4508
Alex Dai33a732f2015-08-12 15:43:36 +01004509 /* We can't enable contexts until all firmware is loaded */
Dave Gordone556f7c2016-06-07 09:14:49 +01004510 ret = intel_guc_setup(dev);
4511 if (ret)
4512 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004513
Chris Wilson5e4f5182015-02-13 14:35:59 +00004514out:
4515 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004516 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004517}
4518
Chris Wilson39df9192016-07-20 13:31:57 +01004519bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4520{
4521 if (INTEL_INFO(dev_priv)->gen < 6)
4522 return false;
4523
4524 /* TODO: make semaphores and Execlists play nicely together */
4525 if (i915.enable_execlists)
4526 return false;
4527
4528 if (value >= 0)
4529 return value;
4530
4531#ifdef CONFIG_INTEL_IOMMU
4532 /* Enable semaphores on SNB when IO remapping is off */
4533 if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped)
4534 return false;
4535#endif
4536
4537 return true;
4538}
4539
Chris Wilson1070a422012-04-24 15:47:41 +01004540int i915_gem_init(struct drm_device *dev)
4541{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004542 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson1070a422012-04-24 15:47:41 +01004543 int ret;
4544
Chris Wilson1070a422012-04-24 15:47:41 +01004545 mutex_lock(&dev->struct_mutex);
Chris Wilson275f0392016-10-24 13:42:14 +01004546 spin_lock_init(&dev_priv->mm.userfault_lock);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004547
Oscar Mateoa83014d2014-07-24 17:04:21 +01004548 if (!i915.enable_execlists) {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004549 dev_priv->gt.resume = intel_legacy_submission_resume;
Chris Wilson7e37f882016-08-02 22:50:21 +01004550 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004551 } else {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004552 dev_priv->gt.resume = intel_lr_context_resume;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004553 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004554 }
4555
Chris Wilson5e4f5182015-02-13 14:35:59 +00004556 /* This is just a security blanket to placate dragons.
4557 * On some systems, we very sporadically observe that the first TLBs
4558 * used by the CS may be stale, despite us poking the TLB reset. If
4559 * we hold the forcewake during initialisation these problems
4560 * just magically go away.
4561 */
4562 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4563
Chris Wilson72778cb2016-05-19 16:17:16 +01004564 i915_gem_init_userptr(dev_priv);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004565
4566 ret = i915_gem_init_ggtt(dev_priv);
4567 if (ret)
4568 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004569
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004570 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004571 if (ret)
4572 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004573
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01004574 ret = intel_engines_init(dev);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004575 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004576 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004577
4578 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004579 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004580 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004581 * wedged. But we only want to do this where the GPU is angry,
4582 * for all other failure, such as an allocation failure, bail.
4583 */
4584 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01004585 i915_gem_set_wedged(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004586 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004587 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004588
4589out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004590 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01004591 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004592
Chris Wilson60990322014-04-09 09:19:42 +01004593 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004594}
4595
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004596void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004597i915_gem_cleanup_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004598{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004599 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004600 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304601 enum intel_engine_id id;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004602
Akash Goel3b3f1652016-10-13 22:44:48 +05304603 for_each_engine(engine, dev_priv, id)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004604 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004605}
4606
Eric Anholt673a3942008-07-30 12:06:12 -07004607void
Imre Deak40ae4e12016-03-16 14:54:03 +02004608i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4609{
Chris Wilson91c8a322016-07-05 10:40:23 +01004610 struct drm_device *dev = &dev_priv->drm;
Chris Wilson49ef5292016-08-18 17:17:00 +01004611 int i;
Imre Deak40ae4e12016-03-16 14:54:03 +02004612
4613 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4614 !IS_CHERRYVIEW(dev_priv))
4615 dev_priv->num_fence_regs = 32;
4616 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
4617 IS_I945GM(dev_priv) || IS_G33(dev_priv))
4618 dev_priv->num_fence_regs = 16;
4619 else
4620 dev_priv->num_fence_regs = 8;
4621
Chris Wilsonc0336662016-05-06 15:40:21 +01004622 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004623 dev_priv->num_fence_regs =
4624 I915_READ(vgtif_reg(avail_rs.fence_num));
4625
4626 /* Initialize fence registers to zero */
Chris Wilson49ef5292016-08-18 17:17:00 +01004627 for (i = 0; i < dev_priv->num_fence_regs; i++) {
4628 struct drm_i915_fence_reg *fence = &dev_priv->fence_regs[i];
4629
4630 fence->i915 = dev_priv;
4631 fence->id = i;
4632 list_add_tail(&fence->link, &dev_priv->mm.fence_list);
4633 }
Imre Deak40ae4e12016-03-16 14:54:03 +02004634 i915_gem_restore_fences(dev);
4635
4636 i915_gem_detect_bit_6_swizzle(dev);
4637}
4638
4639void
Imre Deakd64aa092016-01-19 15:26:29 +02004640i915_gem_load_init(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004641{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004642 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004643
Chris Wilsonefab6d82015-04-07 16:20:57 +01004644 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00004645 kmem_cache_create("i915_gem_object",
4646 sizeof(struct drm_i915_gem_object), 0,
4647 SLAB_HWCACHE_ALIGN,
4648 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004649 dev_priv->vmas =
4650 kmem_cache_create("i915_gem_vma",
4651 sizeof(struct i915_vma), 0,
4652 SLAB_HWCACHE_ALIGN,
4653 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01004654 dev_priv->requests =
4655 kmem_cache_create("i915_gem_request",
4656 sizeof(struct drm_i915_gem_request), 0,
Chris Wilson0eafec62016-08-04 16:32:41 +01004657 SLAB_HWCACHE_ALIGN |
4658 SLAB_RECLAIM_ACCOUNT |
4659 SLAB_DESTROY_BY_RCU,
Chris Wilsonefab6d82015-04-07 16:20:57 +01004660 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004661
Ben Widawskya33afea2013-09-17 21:12:45 -07004662 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004663 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4664 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004665 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson275f0392016-10-24 13:42:14 +01004666 INIT_LIST_HEAD(&dev_priv->mm.userfault_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01004667 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004668 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004669 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004670 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004671 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004672 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004673
Chris Wilson72bfa192010-12-19 11:42:05 +00004674 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4675
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004676 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004677
Chris Wilsonce453d82011-02-21 14:43:56 +00004678 dev_priv->mm.interruptible = true;
4679
Joonas Lahtinen6f633402016-09-01 14:58:21 +03004680 atomic_set(&dev_priv->mm.bsd_engine_dispatch_index, 0);
4681
Chris Wilsonb5add952016-08-04 16:32:36 +01004682 spin_lock_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07004683}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004684
Imre Deakd64aa092016-01-19 15:26:29 +02004685void i915_gem_load_cleanup(struct drm_device *dev)
4686{
4687 struct drm_i915_private *dev_priv = to_i915(dev);
4688
4689 kmem_cache_destroy(dev_priv->requests);
4690 kmem_cache_destroy(dev_priv->vmas);
4691 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01004692
4693 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
4694 rcu_barrier();
Imre Deakd64aa092016-01-19 15:26:29 +02004695}
4696
Chris Wilson6a800ea2016-09-21 14:51:07 +01004697int i915_gem_freeze(struct drm_i915_private *dev_priv)
4698{
4699 intel_runtime_pm_get(dev_priv);
4700
4701 mutex_lock(&dev_priv->drm.struct_mutex);
4702 i915_gem_shrink_all(dev_priv);
4703 mutex_unlock(&dev_priv->drm.struct_mutex);
4704
4705 intel_runtime_pm_put(dev_priv);
4706
4707 return 0;
4708}
4709
Chris Wilson461fb992016-05-14 07:26:33 +01004710int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
4711{
4712 struct drm_i915_gem_object *obj;
Chris Wilson7aab2d52016-09-09 20:02:18 +01004713 struct list_head *phases[] = {
4714 &dev_priv->mm.unbound_list,
4715 &dev_priv->mm.bound_list,
4716 NULL
4717 }, **p;
Chris Wilson461fb992016-05-14 07:26:33 +01004718
4719 /* Called just before we write the hibernation image.
4720 *
4721 * We need to update the domain tracking to reflect that the CPU
4722 * will be accessing all the pages to create and restore from the
4723 * hibernation, and so upon restoration those pages will be in the
4724 * CPU domain.
4725 *
4726 * To make sure the hibernation image contains the latest state,
4727 * we update that state just before writing out the image.
Chris Wilson7aab2d52016-09-09 20:02:18 +01004728 *
4729 * To try and reduce the hibernation image, we manually shrink
4730 * the objects as well.
Chris Wilson461fb992016-05-14 07:26:33 +01004731 */
4732
Chris Wilson6a800ea2016-09-21 14:51:07 +01004733 mutex_lock(&dev_priv->drm.struct_mutex);
4734 i915_gem_shrink(dev_priv, -1UL, I915_SHRINK_UNBOUND);
Chris Wilson461fb992016-05-14 07:26:33 +01004735
Chris Wilson7aab2d52016-09-09 20:02:18 +01004736 for (p = phases; *p; p++) {
4737 list_for_each_entry(obj, *p, global_list) {
4738 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4739 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4740 }
Chris Wilson461fb992016-05-14 07:26:33 +01004741 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01004742 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson461fb992016-05-14 07:26:33 +01004743
4744 return 0;
4745}
4746
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004747void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004748{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004749 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004750 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00004751
4752 /* Clean up our request list when the client is going away, so that
4753 * later retire_requests won't dereference our soon-to-be-gone
4754 * file_priv.
4755 */
Chris Wilson1c255952010-09-26 11:03:27 +01004756 spin_lock(&file_priv->mm.lock);
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004757 list_for_each_entry(request, &file_priv->mm.request_list, client_list)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004758 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01004759 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01004760
Chris Wilson2e1b8732015-04-27 13:41:22 +01004761 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01004762 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01004763 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004764 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004765 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004766}
4767
4768int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4769{
4770 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004771 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004772
4773 DRM_DEBUG_DRIVER("\n");
4774
4775 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4776 if (!file_priv)
4777 return -ENOMEM;
4778
4779 file->driver_priv = file_priv;
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004780 file_priv->dev_priv = to_i915(dev);
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004781 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01004782 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004783
4784 spin_lock_init(&file_priv->mm.lock);
4785 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004786
Chris Wilsonc80ff162016-07-27 09:07:27 +01004787 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00004788
Ben Widawskye422b882013-12-06 14:10:58 -08004789 ret = i915_gem_context_open(dev, file);
4790 if (ret)
4791 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004792
Ben Widawskye422b882013-12-06 14:10:58 -08004793 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004794}
4795
Daniel Vetterb680c372014-09-19 18:27:27 +02004796/**
4797 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07004798 * @old: current GEM buffer for the frontbuffer slots
4799 * @new: new GEM buffer for the frontbuffer slots
4800 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02004801 *
4802 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
4803 * from @old and setting them in @new. Both @old and @new can be NULL.
4804 */
Daniel Vettera071fa02014-06-18 23:28:09 +02004805void i915_gem_track_fb(struct drm_i915_gem_object *old,
4806 struct drm_i915_gem_object *new,
4807 unsigned frontbuffer_bits)
4808{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004809 /* Control of individual bits within the mask are guarded by
4810 * the owning plane->mutex, i.e. we can never see concurrent
4811 * manipulation of individual bits. But since the bitfield as a whole
4812 * is updated using RMW, we need to use atomics in order to update
4813 * the bits.
4814 */
4815 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
4816 sizeof(atomic_t) * BITS_PER_BYTE);
4817
Daniel Vettera071fa02014-06-18 23:28:09 +02004818 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004819 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
4820 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004821 }
4822
4823 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004824 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
4825 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004826 }
4827}
4828
Dave Gordon033908a2015-12-10 18:51:23 +00004829/* Like i915_gem_object_get_page(), but mark the returned page dirty */
4830struct page *
4831i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n)
4832{
4833 struct page *page;
4834
4835 /* Only default objects have per-page dirty tracking */
Chris Wilsonb9bcd142016-06-20 15:05:51 +01004836 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Dave Gordon033908a2015-12-10 18:51:23 +00004837 return NULL;
4838
4839 page = i915_gem_object_get_page(obj, n);
4840 set_page_dirty(page);
4841 return page;
4842}
4843
Dave Gordonea702992015-07-09 19:29:02 +01004844/* Allocate a new GEM object and fill it with the supplied data */
4845struct drm_i915_gem_object *
4846i915_gem_object_create_from_data(struct drm_device *dev,
4847 const void *data, size_t size)
4848{
4849 struct drm_i915_gem_object *obj;
4850 struct sg_table *sg;
4851 size_t bytes;
4852 int ret;
4853
Dave Gordond37cd8a2016-04-22 19:14:32 +01004854 obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01004855 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01004856 return obj;
4857
4858 ret = i915_gem_object_set_to_cpu_domain(obj, true);
4859 if (ret)
4860 goto fail;
4861
4862 ret = i915_gem_object_get_pages(obj);
4863 if (ret)
4864 goto fail;
4865
4866 i915_gem_object_pin_pages(obj);
4867 sg = obj->pages;
4868 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Dave Gordon9e7d18c2015-12-10 18:51:24 +00004869 obj->dirty = 1; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01004870 i915_gem_object_unpin_pages(obj);
4871
4872 if (WARN_ON(bytes != size)) {
4873 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
4874 ret = -EFAULT;
4875 goto fail;
4876 }
4877
4878 return obj;
4879
4880fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004881 i915_gem_object_put(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004882 return ERR_PTR(ret);
4883}