blob: 6165a3b0e3a4d1c19f64d57c0ea4c8c0f275f09e [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010032#include "i915_gem_dmabuf.h"
Yu Zhangeb822892015-02-10 19:05:49 +080033#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010034#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070035#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010036#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010037#include "intel_mocs.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010038#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070039#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070041#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080042#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020043#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070044
Chris Wilson05394f32010-11-08 19:18:58 +000045static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010046static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson61050802012-04-17 15:31:31 +010047
Chris Wilsonc76ce032013-08-08 14:41:03 +010048static bool cpu_cache_is_coherent(struct drm_device *dev,
49 enum i915_cache_level level)
50{
51 return HAS_LLC(dev) || level != I915_CACHE_NONE;
52}
53
Chris Wilson2c225692013-08-09 12:26:45 +010054static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
55{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053056 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
57 return false;
58
Chris Wilson2c225692013-08-09 12:26:45 +010059 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
60 return true;
61
62 return obj->pin_display;
63}
64
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053065static int
66insert_mappable_node(struct drm_i915_private *i915,
67 struct drm_mm_node *node, u32 size)
68{
69 memset(node, 0, sizeof(*node));
70 return drm_mm_insert_node_in_range_generic(&i915->ggtt.base.mm, node,
71 size, 0, 0, 0,
72 i915->ggtt.mappable_end,
73 DRM_MM_SEARCH_DEFAULT,
74 DRM_MM_CREATE_DEFAULT);
75}
76
77static void
78remove_mappable_node(struct drm_mm_node *node)
79{
80 drm_mm_remove_node(node);
81}
82
Chris Wilson73aa8082010-09-30 11:46:12 +010083/* some bookkeeping */
84static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010085 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010086{
Daniel Vetterc20e8352013-07-24 22:40:23 +020087 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010088 dev_priv->mm.object_count++;
89 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020090 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010091}
92
93static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010094 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010095{
Daniel Vetterc20e8352013-07-24 22:40:23 +020096 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010097 dev_priv->mm.object_count--;
98 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020099 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100100}
101
Chris Wilson21dd3732011-01-26 15:55:56 +0000102static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100103i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100104{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100105 int ret;
106
Chris Wilsond98c52c2016-04-13 17:35:05 +0100107 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108 return 0;
109
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200110 /*
111 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
112 * userspace. If it takes that long something really bad is going on and
113 * we should simply try to bail out and fail as gracefully as possible.
114 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100115 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100116 !i915_reset_in_progress(error),
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100117 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200118 if (ret == 0) {
119 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
120 return -EIO;
121 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100122 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100123 } else {
124 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200125 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100126}
127
Chris Wilson54cf91d2010-11-25 18:00:26 +0000128int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100129{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100130 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100131 int ret;
132
Daniel Vetter33196de2012-11-14 17:14:05 +0100133 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100134 if (ret)
135 return ret;
136
137 ret = mutex_lock_interruptible(&dev->struct_mutex);
138 if (ret)
139 return ret;
140
Chris Wilson76c1dec2010-09-25 11:22:51 +0100141 return 0;
142}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100143
Eric Anholt673a3942008-07-30 12:06:12 -0700144int
Eric Anholt5a125c32008-10-22 21:40:13 -0700145i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000146 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700147{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300148 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200149 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300150 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100151 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000152 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700153
Chris Wilson6299f992010-11-24 12:23:44 +0000154 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100155 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000156 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100157 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100158 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000159 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100160 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100161 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100162 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700163
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300164 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400165 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000166
Eric Anholt5a125c32008-10-22 21:40:13 -0700167 return 0;
168}
169
Chris Wilson6a2c4232014-11-04 04:51:40 -0800170static int
171i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100172{
Al Viro93c76a32015-12-04 23:45:44 -0500173 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800174 char *vaddr = obj->phys_handle->vaddr;
175 struct sg_table *st;
176 struct scatterlist *sg;
177 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100178
Chris Wilson6a2c4232014-11-04 04:51:40 -0800179 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
180 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100181
Chris Wilson6a2c4232014-11-04 04:51:40 -0800182 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
183 struct page *page;
184 char *src;
185
186 page = shmem_read_mapping_page(mapping, i);
187 if (IS_ERR(page))
188 return PTR_ERR(page);
189
190 src = kmap_atomic(page);
191 memcpy(vaddr, src, PAGE_SIZE);
192 drm_clflush_virt_range(vaddr, PAGE_SIZE);
193 kunmap_atomic(src);
194
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300195 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800196 vaddr += PAGE_SIZE;
197 }
198
Chris Wilsonc0336662016-05-06 15:40:21 +0100199 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800200
201 st = kmalloc(sizeof(*st), GFP_KERNEL);
202 if (st == NULL)
203 return -ENOMEM;
204
205 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
206 kfree(st);
207 return -ENOMEM;
208 }
209
210 sg = st->sgl;
211 sg->offset = 0;
212 sg->length = obj->base.size;
213
214 sg_dma_address(sg) = obj->phys_handle->busaddr;
215 sg_dma_len(sg) = obj->base.size;
216
217 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800218 return 0;
219}
220
221static void
222i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
223{
224 int ret;
225
226 BUG_ON(obj->madv == __I915_MADV_PURGED);
227
228 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +0100229 if (WARN_ON(ret)) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800230 /* In the event of a disaster, abandon all caches and
231 * hope for the best.
232 */
Chris Wilson6a2c4232014-11-04 04:51:40 -0800233 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
234 }
235
236 if (obj->madv == I915_MADV_DONTNEED)
237 obj->dirty = 0;
238
239 if (obj->dirty) {
Al Viro93c76a32015-12-04 23:45:44 -0500240 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800241 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100242 int i;
243
244 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800245 struct page *page;
246 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100247
Chris Wilson6a2c4232014-11-04 04:51:40 -0800248 page = shmem_read_mapping_page(mapping, i);
249 if (IS_ERR(page))
250 continue;
251
252 dst = kmap_atomic(page);
253 drm_clflush_virt_range(vaddr, PAGE_SIZE);
254 memcpy(dst, vaddr, PAGE_SIZE);
255 kunmap_atomic(dst);
256
257 set_page_dirty(page);
258 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100259 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300260 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100261 vaddr += PAGE_SIZE;
262 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800263 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100264 }
265
Chris Wilson6a2c4232014-11-04 04:51:40 -0800266 sg_free_table(obj->pages);
267 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800268}
269
270static void
271i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
272{
273 drm_pci_free(obj->base.dev, obj->phys_handle);
274}
275
276static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
277 .get_pages = i915_gem_object_get_pages_phys,
278 .put_pages = i915_gem_object_put_pages_phys,
279 .release = i915_gem_object_release_phys,
280};
281
Chris Wilson35a96112016-08-14 18:44:40 +0100282int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Chris Wilsonaa653a62016-08-04 07:52:27 +0100283{
284 struct i915_vma *vma;
285 LIST_HEAD(still_in_list);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100286 int ret;
Chris Wilsonaa653a62016-08-04 07:52:27 +0100287
Chris Wilson02bef8f2016-08-14 18:44:41 +0100288 lockdep_assert_held(&obj->base.dev->struct_mutex);
289
290 /* Closed vma are removed from the obj->vma_list - but they may
291 * still have an active binding on the object. To remove those we
292 * must wait for all rendering to complete to the object (as unbinding
293 * must anyway), and retire the requests.
Chris Wilsonaa653a62016-08-04 07:52:27 +0100294 */
Chris Wilson02bef8f2016-08-14 18:44:41 +0100295 ret = i915_gem_object_wait_rendering(obj, false);
296 if (ret)
297 return ret;
298
299 i915_gem_retire_requests(to_i915(obj->base.dev));
300
Chris Wilsonaa653a62016-08-04 07:52:27 +0100301 while ((vma = list_first_entry_or_null(&obj->vma_list,
302 struct i915_vma,
303 obj_link))) {
304 list_move_tail(&vma->obj_link, &still_in_list);
305 ret = i915_vma_unbind(vma);
306 if (ret)
307 break;
308 }
309 list_splice(&still_in_list, &obj->vma_list);
310
311 return ret;
312}
313
Chris Wilson00e60f22016-08-04 16:32:40 +0100314/**
315 * Ensures that all rendering to the object has completed and the object is
316 * safe to unbind from the GTT or access from the CPU.
317 * @obj: i915 gem object
318 * @readonly: waiting for just read access or read-write access
319 */
320int
321i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
322 bool readonly)
323{
324 struct reservation_object *resv;
325 struct i915_gem_active *active;
326 unsigned long active_mask;
327 int idx;
328
329 lockdep_assert_held(&obj->base.dev->struct_mutex);
330
331 if (!readonly) {
332 active = obj->last_read;
333 active_mask = i915_gem_object_get_active(obj);
334 } else {
335 active_mask = 1;
336 active = &obj->last_write;
337 }
338
339 for_each_active(active_mask, idx) {
340 int ret;
341
342 ret = i915_gem_active_wait(&active[idx],
343 &obj->base.dev->struct_mutex);
344 if (ret)
345 return ret;
346 }
347
348 resv = i915_gem_object_get_dmabuf_resv(obj);
349 if (resv) {
350 long err;
351
352 err = reservation_object_wait_timeout_rcu(resv, !readonly, true,
353 MAX_SCHEDULE_TIMEOUT);
354 if (err < 0)
355 return err;
356 }
357
358 return 0;
359}
360
Chris Wilsonb8f90962016-08-05 10:14:07 +0100361/* A nonblocking variant of the above wait. Must be called prior to
362 * acquiring the mutex for the object, as the object state may change
363 * during this call. A reference must be held by the caller for the object.
Chris Wilson00e60f22016-08-04 16:32:40 +0100364 */
365static __must_check int
Chris Wilsonb8f90962016-08-05 10:14:07 +0100366__unsafe_wait_rendering(struct drm_i915_gem_object *obj,
367 struct intel_rps_client *rps,
368 bool readonly)
Chris Wilson00e60f22016-08-04 16:32:40 +0100369{
Chris Wilson00e60f22016-08-04 16:32:40 +0100370 struct i915_gem_active *active;
371 unsigned long active_mask;
Chris Wilsonb8f90962016-08-05 10:14:07 +0100372 int idx;
Chris Wilson00e60f22016-08-04 16:32:40 +0100373
Chris Wilsonb8f90962016-08-05 10:14:07 +0100374 active_mask = __I915_BO_ACTIVE(obj);
Chris Wilson00e60f22016-08-04 16:32:40 +0100375 if (!active_mask)
376 return 0;
377
378 if (!readonly) {
379 active = obj->last_read;
380 } else {
381 active_mask = 1;
382 active = &obj->last_write;
383 }
384
Chris Wilsonb8f90962016-08-05 10:14:07 +0100385 for_each_active(active_mask, idx) {
386 int ret;
Chris Wilson00e60f22016-08-04 16:32:40 +0100387
Chris Wilsonb8f90962016-08-05 10:14:07 +0100388 ret = i915_gem_active_wait_unlocked(&active[idx],
Chris Wilsonea746f32016-09-09 14:11:49 +0100389 I915_WAIT_INTERRUPTIBLE,
390 NULL, rps);
Chris Wilsonb8f90962016-08-05 10:14:07 +0100391 if (ret)
392 return ret;
Chris Wilson00e60f22016-08-04 16:32:40 +0100393 }
394
Chris Wilsonb8f90962016-08-05 10:14:07 +0100395 return 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100396}
397
398static struct intel_rps_client *to_rps_client(struct drm_file *file)
399{
400 struct drm_i915_file_private *fpriv = file->driver_priv;
401
402 return &fpriv->rps;
403}
404
Chris Wilson00731152014-05-21 12:42:56 +0100405int
406i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
407 int align)
408{
409 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800410 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100411
412 if (obj->phys_handle) {
413 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
414 return -EBUSY;
415
416 return 0;
417 }
418
419 if (obj->madv != I915_MADV_WILLNEED)
420 return -EFAULT;
421
422 if (obj->base.filp == NULL)
423 return -EINVAL;
424
Chris Wilson4717ca92016-08-04 07:52:28 +0100425 ret = i915_gem_object_unbind(obj);
426 if (ret)
427 return ret;
428
429 ret = i915_gem_object_put_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800430 if (ret)
431 return ret;
432
Chris Wilson00731152014-05-21 12:42:56 +0100433 /* create a new object */
434 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
435 if (!phys)
436 return -ENOMEM;
437
Chris Wilson00731152014-05-21 12:42:56 +0100438 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800439 obj->ops = &i915_gem_phys_ops;
440
441 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100442}
443
444static int
445i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
446 struct drm_i915_gem_pwrite *args,
447 struct drm_file *file_priv)
448{
449 struct drm_device *dev = obj->base.dev;
450 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300451 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200452 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800453
454 /* We manually control the domain here and pretend that it
455 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
456 */
457 ret = i915_gem_object_wait_rendering(obj, false);
458 if (ret)
459 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100460
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700461 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100462 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
463 unsigned long unwritten;
464
465 /* The physical object once assigned is fixed for the lifetime
466 * of the obj, so we can safely drop the lock and continue
467 * to access vaddr.
468 */
469 mutex_unlock(&dev->struct_mutex);
470 unwritten = copy_from_user(vaddr, user_data, args->size);
471 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200472 if (unwritten) {
473 ret = -EFAULT;
474 goto out;
475 }
Chris Wilson00731152014-05-21 12:42:56 +0100476 }
477
Chris Wilson6a2c4232014-11-04 04:51:40 -0800478 drm_clflush_virt_range(vaddr, args->size);
Chris Wilsonc0336662016-05-06 15:40:21 +0100479 i915_gem_chipset_flush(to_i915(dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200480
481out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700482 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200483 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100484}
485
Chris Wilson42dcedd2012-11-15 11:32:30 +0000486void *i915_gem_object_alloc(struct drm_device *dev)
487{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100488 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100489 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000490}
491
492void i915_gem_object_free(struct drm_i915_gem_object *obj)
493{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100494 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100495 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000496}
497
Dave Airlieff72145b2011-02-07 12:16:14 +1000498static int
499i915_gem_create(struct drm_file *file,
500 struct drm_device *dev,
501 uint64_t size,
502 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700503{
Chris Wilson05394f32010-11-08 19:18:58 +0000504 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300505 int ret;
506 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700507
Dave Airlieff72145b2011-02-07 12:16:14 +1000508 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200509 if (size == 0)
510 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700511
512 /* Allocate the new object */
Dave Gordond37cd8a2016-04-22 19:14:32 +0100513 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100514 if (IS_ERR(obj))
515 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700516
Chris Wilson05394f32010-11-08 19:18:58 +0000517 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100518 /* drop reference from allocate - handle holds it now */
Chris Wilson34911fd2016-07-20 13:31:54 +0100519 i915_gem_object_put_unlocked(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200520 if (ret)
521 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100522
Dave Airlieff72145b2011-02-07 12:16:14 +1000523 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700524 return 0;
525}
526
Dave Airlieff72145b2011-02-07 12:16:14 +1000527int
528i915_gem_dumb_create(struct drm_file *file,
529 struct drm_device *dev,
530 struct drm_mode_create_dumb *args)
531{
532 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300533 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000534 args->size = args->pitch * args->height;
535 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000536 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000537}
538
Dave Airlieff72145b2011-02-07 12:16:14 +1000539/**
540 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100541 * @dev: drm device pointer
542 * @data: ioctl data blob
543 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000544 */
545int
546i915_gem_create_ioctl(struct drm_device *dev, void *data,
547 struct drm_file *file)
548{
549 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200550
Dave Airlieff72145b2011-02-07 12:16:14 +1000551 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000552 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000553}
554
Daniel Vetter8c599672011-12-14 13:57:31 +0100555static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100556__copy_to_user_swizzled(char __user *cpu_vaddr,
557 const char *gpu_vaddr, int gpu_offset,
558 int length)
559{
560 int ret, cpu_offset = 0;
561
562 while (length > 0) {
563 int cacheline_end = ALIGN(gpu_offset + 1, 64);
564 int this_length = min(cacheline_end - gpu_offset, length);
565 int swizzled_gpu_offset = gpu_offset ^ 64;
566
567 ret = __copy_to_user(cpu_vaddr + cpu_offset,
568 gpu_vaddr + swizzled_gpu_offset,
569 this_length);
570 if (ret)
571 return ret + length;
572
573 cpu_offset += this_length;
574 gpu_offset += this_length;
575 length -= this_length;
576 }
577
578 return 0;
579}
580
581static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700582__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
583 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100584 int length)
585{
586 int ret, cpu_offset = 0;
587
588 while (length > 0) {
589 int cacheline_end = ALIGN(gpu_offset + 1, 64);
590 int this_length = min(cacheline_end - gpu_offset, length);
591 int swizzled_gpu_offset = gpu_offset ^ 64;
592
593 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
594 cpu_vaddr + cpu_offset,
595 this_length);
596 if (ret)
597 return ret + length;
598
599 cpu_offset += this_length;
600 gpu_offset += this_length;
601 length -= this_length;
602 }
603
604 return 0;
605}
606
Brad Volkin4c914c02014-02-18 10:15:45 -0800607/*
608 * Pins the specified object's pages and synchronizes the object with
609 * GPU accesses. Sets needs_clflush to non-zero if the caller should
610 * flush the object from the CPU cache.
611 */
612int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
Chris Wilson43394c72016-08-18 17:16:47 +0100613 unsigned int *needs_clflush)
Brad Volkin4c914c02014-02-18 10:15:45 -0800614{
615 int ret;
616
617 *needs_clflush = 0;
618
Chris Wilson43394c72016-08-18 17:16:47 +0100619 if (!i915_gem_object_has_struct_page(obj))
620 return -ENODEV;
Brad Volkin4c914c02014-02-18 10:15:45 -0800621
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100622 ret = i915_gem_object_wait_rendering(obj, true);
623 if (ret)
624 return ret;
625
Chris Wilson97649512016-08-18 17:16:50 +0100626 ret = i915_gem_object_get_pages(obj);
627 if (ret)
628 return ret;
629
630 i915_gem_object_pin_pages(obj);
631
Chris Wilsona314d5c2016-08-18 17:16:48 +0100632 i915_gem_object_flush_gtt_write_domain(obj);
633
Chris Wilson43394c72016-08-18 17:16:47 +0100634 /* If we're not in the cpu read domain, set ourself into the gtt
635 * read domain and manually flush cachelines (if required). This
636 * optimizes for the case when the gpu will dirty the data
637 * anyway again before the next pread happens.
638 */
639 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
Brad Volkin4c914c02014-02-18 10:15:45 -0800640 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
641 obj->cache_level);
Brad Volkin4c914c02014-02-18 10:15:45 -0800642
Chris Wilson43394c72016-08-18 17:16:47 +0100643 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
644 ret = i915_gem_object_set_to_cpu_domain(obj, false);
Chris Wilson97649512016-08-18 17:16:50 +0100645 if (ret)
646 goto err_unpin;
647
Chris Wilson43394c72016-08-18 17:16:47 +0100648 *needs_clflush = 0;
649 }
650
Chris Wilson97649512016-08-18 17:16:50 +0100651 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100652 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100653
654err_unpin:
655 i915_gem_object_unpin_pages(obj);
656 return ret;
Chris Wilson43394c72016-08-18 17:16:47 +0100657}
658
659int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
660 unsigned int *needs_clflush)
661{
662 int ret;
663
664 *needs_clflush = 0;
665 if (!i915_gem_object_has_struct_page(obj))
666 return -ENODEV;
667
668 ret = i915_gem_object_wait_rendering(obj, false);
669 if (ret)
670 return ret;
671
Chris Wilson97649512016-08-18 17:16:50 +0100672 ret = i915_gem_object_get_pages(obj);
673 if (ret)
674 return ret;
675
676 i915_gem_object_pin_pages(obj);
677
Chris Wilsona314d5c2016-08-18 17:16:48 +0100678 i915_gem_object_flush_gtt_write_domain(obj);
679
Chris Wilson43394c72016-08-18 17:16:47 +0100680 /* If we're not in the cpu write domain, set ourself into the
681 * gtt write domain and manually flush cachelines (as required).
682 * This optimizes for the case when the gpu will use the data
683 * right away and we therefore have to clflush anyway.
684 */
685 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
686 *needs_clflush |= cpu_write_needs_clflush(obj) << 1;
687
688 /* Same trick applies to invalidate partially written cachelines read
689 * before writing.
690 */
691 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
692 *needs_clflush |= !cpu_cache_is_coherent(obj->base.dev,
693 obj->cache_level);
694
Chris Wilson43394c72016-08-18 17:16:47 +0100695 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
696 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilson97649512016-08-18 17:16:50 +0100697 if (ret)
698 goto err_unpin;
699
Chris Wilson43394c72016-08-18 17:16:47 +0100700 *needs_clflush = 0;
701 }
702
703 if ((*needs_clflush & CLFLUSH_AFTER) == 0)
704 obj->cache_dirty = true;
705
706 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
707 obj->dirty = 1;
Chris Wilson97649512016-08-18 17:16:50 +0100708 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100709 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100710
711err_unpin:
712 i915_gem_object_unpin_pages(obj);
713 return ret;
Brad Volkin4c914c02014-02-18 10:15:45 -0800714}
715
Daniel Vetterd174bd62012-03-25 19:47:40 +0200716/* Per-page copy function for the shmem pread fastpath.
717 * Flushes invalid cachelines before reading the target if
718 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700719static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200720shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
721 char __user *user_data,
722 bool page_do_bit17_swizzling, bool needs_clflush)
723{
724 char *vaddr;
725 int ret;
726
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200727 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200728 return -EINVAL;
729
730 vaddr = kmap_atomic(page);
731 if (needs_clflush)
732 drm_clflush_virt_range(vaddr + shmem_page_offset,
733 page_length);
734 ret = __copy_to_user_inatomic(user_data,
735 vaddr + shmem_page_offset,
736 page_length);
737 kunmap_atomic(vaddr);
738
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100739 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200740}
741
Daniel Vetter23c18c72012-03-25 19:47:42 +0200742static void
743shmem_clflush_swizzled_range(char *addr, unsigned long length,
744 bool swizzled)
745{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200746 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200747 unsigned long start = (unsigned long) addr;
748 unsigned long end = (unsigned long) addr + length;
749
750 /* For swizzling simply ensure that we always flush both
751 * channels. Lame, but simple and it works. Swizzled
752 * pwrite/pread is far from a hotpath - current userspace
753 * doesn't use it at all. */
754 start = round_down(start, 128);
755 end = round_up(end, 128);
756
757 drm_clflush_virt_range((void *)start, end - start);
758 } else {
759 drm_clflush_virt_range(addr, length);
760 }
761
762}
763
Daniel Vetterd174bd62012-03-25 19:47:40 +0200764/* Only difference to the fast-path function is that this can handle bit17
765 * and uses non-atomic copy and kmap functions. */
766static int
767shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
768 char __user *user_data,
769 bool page_do_bit17_swizzling, bool needs_clflush)
770{
771 char *vaddr;
772 int ret;
773
774 vaddr = kmap(page);
775 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200776 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
777 page_length,
778 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200779
780 if (page_do_bit17_swizzling)
781 ret = __copy_to_user_swizzled(user_data,
782 vaddr, shmem_page_offset,
783 page_length);
784 else
785 ret = __copy_to_user(user_data,
786 vaddr + shmem_page_offset,
787 page_length);
788 kunmap(page);
789
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100790 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200791}
792
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530793static inline unsigned long
794slow_user_access(struct io_mapping *mapping,
795 uint64_t page_base, int page_offset,
796 char __user *user_data,
797 unsigned long length, bool pwrite)
798{
799 void __iomem *ioaddr;
800 void *vaddr;
801 uint64_t unwritten;
802
803 ioaddr = io_mapping_map_wc(mapping, page_base, PAGE_SIZE);
804 /* We can use the cpu mem copy function because this is X86. */
805 vaddr = (void __force *)ioaddr + page_offset;
806 if (pwrite)
807 unwritten = __copy_from_user(vaddr, user_data, length);
808 else
809 unwritten = __copy_to_user(user_data, vaddr, length);
810
811 io_mapping_unmap(ioaddr);
812 return unwritten;
813}
814
815static int
816i915_gem_gtt_pread(struct drm_device *dev,
817 struct drm_i915_gem_object *obj, uint64_t size,
818 uint64_t data_offset, uint64_t data_ptr)
819{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100820 struct drm_i915_private *dev_priv = to_i915(dev);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530821 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson058d88c2016-08-15 10:49:06 +0100822 struct i915_vma *vma;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530823 struct drm_mm_node node;
824 char __user *user_data;
825 uint64_t remain;
826 uint64_t offset;
827 int ret;
828
Chris Wilson058d88c2016-08-15 10:49:06 +0100829 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, PIN_MAPPABLE);
Chris Wilson18034582016-08-18 17:16:45 +0100830 if (!IS_ERR(vma)) {
831 node.start = i915_ggtt_offset(vma);
832 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +0100833 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +0100834 if (ret) {
835 i915_vma_unpin(vma);
836 vma = ERR_PTR(ret);
837 }
838 }
Chris Wilson058d88c2016-08-15 10:49:06 +0100839 if (IS_ERR(vma)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530840 ret = insert_mappable_node(dev_priv, &node, PAGE_SIZE);
841 if (ret)
842 goto out;
843
844 ret = i915_gem_object_get_pages(obj);
845 if (ret) {
846 remove_mappable_node(&node);
847 goto out;
848 }
849
850 i915_gem_object_pin_pages(obj);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530851 }
852
853 ret = i915_gem_object_set_to_gtt_domain(obj, false);
854 if (ret)
855 goto out_unpin;
856
857 user_data = u64_to_user_ptr(data_ptr);
858 remain = size;
859 offset = data_offset;
860
861 mutex_unlock(&dev->struct_mutex);
862 if (likely(!i915.prefault_disable)) {
863 ret = fault_in_multipages_writeable(user_data, remain);
864 if (ret) {
865 mutex_lock(&dev->struct_mutex);
866 goto out_unpin;
867 }
868 }
869
870 while (remain > 0) {
871 /* Operation in this page
872 *
873 * page_base = page offset within aperture
874 * page_offset = offset within page
875 * page_length = bytes to copy for this page
876 */
877 u32 page_base = node.start;
878 unsigned page_offset = offset_in_page(offset);
879 unsigned page_length = PAGE_SIZE - page_offset;
880 page_length = remain < page_length ? remain : page_length;
881 if (node.allocated) {
882 wmb();
883 ggtt->base.insert_page(&ggtt->base,
884 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
885 node.start,
886 I915_CACHE_NONE, 0);
887 wmb();
888 } else {
889 page_base += offset & PAGE_MASK;
890 }
891 /* This is a slow read/write as it tries to read from
892 * and write to user memory which may result into page
893 * faults, and so we cannot perform this under struct_mutex.
894 */
Chris Wilsonf7bbe782016-08-19 16:54:27 +0100895 if (slow_user_access(&ggtt->mappable, page_base,
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530896 page_offset, user_data,
897 page_length, false)) {
898 ret = -EFAULT;
899 break;
900 }
901
902 remain -= page_length;
903 user_data += page_length;
904 offset += page_length;
905 }
906
907 mutex_lock(&dev->struct_mutex);
908 if (ret == 0 && (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
909 /* The user has modified the object whilst we tried
910 * reading from it, and we now have no idea what domain
911 * the pages should be in. As we have just been touching
912 * them directly, flush everything back to the GTT
913 * domain.
914 */
915 ret = i915_gem_object_set_to_gtt_domain(obj, false);
916 }
917
918out_unpin:
919 if (node.allocated) {
920 wmb();
921 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200922 node.start, node.size);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530923 i915_gem_object_unpin_pages(obj);
924 remove_mappable_node(&node);
925 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +0100926 i915_vma_unpin(vma);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530927 }
928out:
929 return ret;
930}
931
Eric Anholteb014592009-03-10 11:44:52 -0700932static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200933i915_gem_shmem_pread(struct drm_device *dev,
934 struct drm_i915_gem_object *obj,
935 struct drm_i915_gem_pread *args,
936 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700937{
Daniel Vetter8461d222011-12-14 13:57:32 +0100938 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700939 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100940 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100941 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100942 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200943 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200944 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200945 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700946
Brad Volkin4c914c02014-02-18 10:15:45 -0800947 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100948 if (ret)
949 return ret;
950
Chris Wilson43394c72016-08-18 17:16:47 +0100951 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
952 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700953 offset = args->offset;
Chris Wilson43394c72016-08-18 17:16:47 +0100954 remain = args->size;
Daniel Vetter8461d222011-12-14 13:57:32 +0100955
Imre Deak67d5a502013-02-18 19:28:02 +0200956 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
957 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200958 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100959
960 if (remain <= 0)
961 break;
962
Eric Anholteb014592009-03-10 11:44:52 -0700963 /* Operation in this page
964 *
Eric Anholteb014592009-03-10 11:44:52 -0700965 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700966 * page_length = bytes to copy for this page
967 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100968 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700969 page_length = remain;
970 if ((shmem_page_offset + page_length) > PAGE_SIZE)
971 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700972
Daniel Vetter8461d222011-12-14 13:57:32 +0100973 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
974 (page_to_phys(page) & (1 << 17)) != 0;
975
Daniel Vetterd174bd62012-03-25 19:47:40 +0200976 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
977 user_data, page_do_bit17_swizzling,
978 needs_clflush);
979 if (ret == 0)
980 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700981
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200982 mutex_unlock(&dev->struct_mutex);
983
Jani Nikulad330a952014-01-21 11:24:25 +0200984 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200985 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200986 /* Userspace is tricking us, but we've already clobbered
987 * its pages with the prefault and promised to write the
988 * data up to the first fault. Hence ignore any errors
989 * and just continue. */
990 (void)ret;
991 prefaulted = 1;
992 }
993
Daniel Vetterd174bd62012-03-25 19:47:40 +0200994 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
995 user_data, page_do_bit17_swizzling,
996 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700997
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200998 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100999
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001000 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +01001001 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +01001002
Chris Wilson17793c92014-03-07 08:30:36 +00001003next_page:
Eric Anholteb014592009-03-10 11:44:52 -07001004 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +01001005 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -07001006 offset += page_length;
1007 }
1008
Chris Wilson4f27b752010-10-14 15:26:45 +01001009out:
Chris Wilson43394c72016-08-18 17:16:47 +01001010 i915_gem_obj_finish_shmem_access(obj);
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001011
Eric Anholteb014592009-03-10 11:44:52 -07001012 return ret;
1013}
1014
Eric Anholt673a3942008-07-30 12:06:12 -07001015/**
1016 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001017 * @dev: drm device pointer
1018 * @data: ioctl data blob
1019 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -07001020 *
1021 * On error, the contents of *data are undefined.
1022 */
1023int
1024i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001025 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001026{
1027 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001028 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +01001029 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001030
Chris Wilson51311d02010-11-17 09:10:42 +00001031 if (args->size == 0)
1032 return 0;
1033
1034 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001035 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001036 args->size))
1037 return -EFAULT;
1038
Chris Wilson03ac0642016-07-20 13:31:51 +01001039 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001040 if (!obj)
1041 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001042
Chris Wilson7dcd2492010-09-26 20:21:44 +01001043 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +00001044 if (args->offset > obj->base.size ||
1045 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001046 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001047 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001048 }
1049
Chris Wilsondb53a302011-02-03 11:57:46 +00001050 trace_i915_gem_object_pread(obj, args->offset, args->size);
1051
Chris Wilson258a5ed2016-08-05 10:14:16 +01001052 ret = __unsafe_wait_rendering(obj, to_rps_client(file), true);
1053 if (ret)
1054 goto err;
1055
1056 ret = i915_mutex_lock_interruptible(dev);
1057 if (ret)
1058 goto err;
1059
Daniel Vetterdbf7bff2012-03-25 19:47:29 +02001060 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -07001061
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301062 /* pread for non shmem backed objects */
Chris Wilson1dd5b6f2016-08-04 09:09:53 +01001063 if (ret == -EFAULT || ret == -ENODEV) {
1064 intel_runtime_pm_get(to_i915(dev));
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301065 ret = i915_gem_gtt_pread(dev, obj, args->size,
1066 args->offset, args->data_ptr);
Chris Wilson1dd5b6f2016-08-04 09:09:53 +01001067 intel_runtime_pm_put(to_i915(dev));
1068 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301069
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001070 i915_gem_object_put(obj);
Chris Wilson4f27b752010-10-14 15:26:45 +01001071 mutex_unlock(&dev->struct_mutex);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001072
1073 return ret;
1074
1075err:
1076 i915_gem_object_put_unlocked(obj);
Eric Anholteb014592009-03-10 11:44:52 -07001077 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001078}
1079
Keith Packard0839ccb2008-10-30 19:38:48 -07001080/* This is the fast write path which cannot handle
1081 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001082 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001083
Keith Packard0839ccb2008-10-30 19:38:48 -07001084static inline int
1085fast_user_write(struct io_mapping *mapping,
1086 loff_t page_base, int page_offset,
1087 char __user *user_data,
1088 int length)
1089{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001090 void __iomem *vaddr_atomic;
1091 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001092 unsigned long unwritten;
1093
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07001094 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001095 /* We can use the cpu mem copy function because this is X86. */
1096 vaddr = (void __force*)vaddr_atomic + page_offset;
1097 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -07001098 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07001099 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001100 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -07001101}
1102
Eric Anholt3de09aa2009-03-09 09:42:23 -07001103/**
1104 * This is the fast pwrite path, where we copy the data directly from the
1105 * user into the GTT, uncached.
Daniel Vetter62f90b32016-07-15 21:48:07 +02001106 * @i915: i915 device private data
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001107 * @obj: i915 gem object
1108 * @args: pwrite arguments structure
1109 * @file: drm file pointer
Eric Anholt3de09aa2009-03-09 09:42:23 -07001110 */
Eric Anholt673a3942008-07-30 12:06:12 -07001111static int
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301112i915_gem_gtt_pwrite_fast(struct drm_i915_private *i915,
Chris Wilson05394f32010-11-08 19:18:58 +00001113 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -07001114 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +00001115 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001116{
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301117 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301118 struct drm_device *dev = obj->base.dev;
Chris Wilson058d88c2016-08-15 10:49:06 +01001119 struct i915_vma *vma;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301120 struct drm_mm_node node;
1121 uint64_t remain, offset;
Eric Anholt673a3942008-07-30 12:06:12 -07001122 char __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301123 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301124 bool hit_slow_path = false;
1125
Chris Wilson3e510a82016-08-05 10:14:23 +01001126 if (i915_gem_object_is_tiled(obj))
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301127 return -EFAULT;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001128
Chris Wilson058d88c2016-08-15 10:49:06 +01001129 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsonde895082016-08-04 16:32:34 +01001130 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001131 if (!IS_ERR(vma)) {
1132 node.start = i915_ggtt_offset(vma);
1133 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001134 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001135 if (ret) {
1136 i915_vma_unpin(vma);
1137 vma = ERR_PTR(ret);
1138 }
1139 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001140 if (IS_ERR(vma)) {
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301141 ret = insert_mappable_node(i915, &node, PAGE_SIZE);
1142 if (ret)
1143 goto out;
1144
1145 ret = i915_gem_object_get_pages(obj);
1146 if (ret) {
1147 remove_mappable_node(&node);
1148 goto out;
1149 }
1150
1151 i915_gem_object_pin_pages(obj);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301152 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001153
1154 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1155 if (ret)
1156 goto out_unpin;
1157
Chris Wilsonb19482d2016-08-18 17:16:43 +01001158 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301159 obj->dirty = true;
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001160
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301161 user_data = u64_to_user_ptr(args->data_ptr);
1162 offset = args->offset;
1163 remain = args->size;
1164 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001165 /* Operation in this page
1166 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001167 * page_base = page offset within aperture
1168 * page_offset = offset within page
1169 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001170 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301171 u32 page_base = node.start;
1172 unsigned page_offset = offset_in_page(offset);
1173 unsigned page_length = PAGE_SIZE - page_offset;
1174 page_length = remain < page_length ? remain : page_length;
1175 if (node.allocated) {
1176 wmb(); /* flush the write before we modify the GGTT */
1177 ggtt->base.insert_page(&ggtt->base,
1178 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1179 node.start, I915_CACHE_NONE, 0);
1180 wmb(); /* flush modifications to the GGTT (insert_page) */
1181 } else {
1182 page_base += offset & PAGE_MASK;
1183 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001184 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001185 * source page isn't available. Return the error and we'll
1186 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301187 * If the object is non-shmem backed, we retry again with the
1188 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001189 */
Chris Wilsonf7bbe782016-08-19 16:54:27 +01001190 if (fast_user_write(&ggtt->mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +02001191 page_offset, user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301192 hit_slow_path = true;
1193 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf7bbe782016-08-19 16:54:27 +01001194 if (slow_user_access(&ggtt->mappable,
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301195 page_base,
1196 page_offset, user_data,
1197 page_length, true)) {
1198 ret = -EFAULT;
1199 mutex_lock(&dev->struct_mutex);
1200 goto out_flush;
1201 }
1202
1203 mutex_lock(&dev->struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001204 }
Eric Anholt673a3942008-07-30 12:06:12 -07001205
Keith Packard0839ccb2008-10-30 19:38:48 -07001206 remain -= page_length;
1207 user_data += page_length;
1208 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001209 }
Eric Anholt673a3942008-07-30 12:06:12 -07001210
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001211out_flush:
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301212 if (hit_slow_path) {
1213 if (ret == 0 &&
1214 (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
1215 /* The user has modified the object whilst we tried
1216 * reading from it, and we now have no idea what domain
1217 * the pages should be in. As we have just been touching
1218 * them directly, flush everything back to the GTT
1219 * domain.
1220 */
1221 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1222 }
1223 }
1224
Chris Wilsonb19482d2016-08-18 17:16:43 +01001225 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001226out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301227 if (node.allocated) {
1228 wmb();
1229 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001230 node.start, node.size);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301231 i915_gem_object_unpin_pages(obj);
1232 remove_mappable_node(&node);
1233 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001234 i915_vma_unpin(vma);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301235 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001236out:
Eric Anholt3de09aa2009-03-09 09:42:23 -07001237 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001238}
1239
Daniel Vetterd174bd62012-03-25 19:47:40 +02001240/* Per-page copy function for the shmem pwrite fastpath.
1241 * Flushes invalid cachelines before writing to the target if
1242 * needs_clflush_before is set and flushes out any written cachelines after
1243 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -07001244static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001245shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
1246 char __user *user_data,
1247 bool page_do_bit17_swizzling,
1248 bool needs_clflush_before,
1249 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001250{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001251 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001252 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001253
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001254 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +02001255 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001256
Daniel Vetterd174bd62012-03-25 19:47:40 +02001257 vaddr = kmap_atomic(page);
1258 if (needs_clflush_before)
1259 drm_clflush_virt_range(vaddr + shmem_page_offset,
1260 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +00001261 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
1262 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001263 if (needs_clflush_after)
1264 drm_clflush_virt_range(vaddr + shmem_page_offset,
1265 page_length);
1266 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001267
Chris Wilson755d2212012-09-04 21:02:55 +01001268 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001269}
1270
Daniel Vetterd174bd62012-03-25 19:47:40 +02001271/* Only difference to the fast-path function is that this can handle bit17
1272 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -07001273static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001274shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
1275 char __user *user_data,
1276 bool page_do_bit17_swizzling,
1277 bool needs_clflush_before,
1278 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001279{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001280 char *vaddr;
1281 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001282
Daniel Vetterd174bd62012-03-25 19:47:40 +02001283 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001284 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +02001285 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1286 page_length,
1287 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001288 if (page_do_bit17_swizzling)
1289 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001290 user_data,
1291 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001292 else
1293 ret = __copy_from_user(vaddr + shmem_page_offset,
1294 user_data,
1295 page_length);
1296 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +02001297 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1298 page_length,
1299 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001300 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001301
Chris Wilson755d2212012-09-04 21:02:55 +01001302 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001303}
1304
Eric Anholt40123c12009-03-09 13:42:30 -07001305static int
Daniel Vettere244a442012-03-25 19:47:28 +02001306i915_gem_shmem_pwrite(struct drm_device *dev,
1307 struct drm_i915_gem_object *obj,
1308 struct drm_i915_gem_pwrite *args,
1309 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -07001310{
Eric Anholt40123c12009-03-09 13:42:30 -07001311 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +01001312 loff_t offset;
1313 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +01001314 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +01001315 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +02001316 int hit_slowpath = 0;
Chris Wilson43394c72016-08-18 17:16:47 +01001317 unsigned int needs_clflush;
Imre Deak67d5a502013-02-18 19:28:02 +02001318 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -07001319
Chris Wilson43394c72016-08-18 17:16:47 +01001320 ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush);
1321 if (ret)
1322 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001323
Daniel Vetter8c599672011-12-14 13:57:31 +01001324 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Chris Wilson43394c72016-08-18 17:16:47 +01001325 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -07001326 offset = args->offset;
Chris Wilson43394c72016-08-18 17:16:47 +01001327 remain = args->size;
Eric Anholt40123c12009-03-09 13:42:30 -07001328
Imre Deak67d5a502013-02-18 19:28:02 +02001329 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
1330 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +02001331 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +02001332 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001333
Chris Wilson9da3da62012-06-01 15:20:22 +01001334 if (remain <= 0)
1335 break;
1336
Eric Anholt40123c12009-03-09 13:42:30 -07001337 /* Operation in this page
1338 *
Eric Anholt40123c12009-03-09 13:42:30 -07001339 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -07001340 * page_length = bytes to copy for this page
1341 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +01001342 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -07001343
1344 page_length = remain;
1345 if ((shmem_page_offset + page_length) > PAGE_SIZE)
1346 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -07001347
Daniel Vetter58642882012-03-25 19:47:37 +02001348 /* If we don't overwrite a cacheline completely we need to be
1349 * careful to have up-to-date data by first clflushing. Don't
1350 * overcomplicate things and flush the entire patch. */
Chris Wilson43394c72016-08-18 17:16:47 +01001351 partial_cacheline_write = needs_clflush & CLFLUSH_BEFORE &&
Daniel Vetter58642882012-03-25 19:47:37 +02001352 ((shmem_page_offset | page_length)
1353 & (boot_cpu_data.x86_clflush_size - 1));
1354
Daniel Vetter8c599672011-12-14 13:57:31 +01001355 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
1356 (page_to_phys(page) & (1 << 17)) != 0;
1357
Daniel Vetterd174bd62012-03-25 19:47:40 +02001358 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
1359 user_data, page_do_bit17_swizzling,
1360 partial_cacheline_write,
Chris Wilson43394c72016-08-18 17:16:47 +01001361 needs_clflush & CLFLUSH_AFTER);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001362 if (ret == 0)
1363 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -07001364
Daniel Vettere244a442012-03-25 19:47:28 +02001365 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +02001366 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001367 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1368 user_data, page_do_bit17_swizzling,
1369 partial_cacheline_write,
Chris Wilson43394c72016-08-18 17:16:47 +01001370 needs_clflush & CLFLUSH_AFTER);
Eric Anholt40123c12009-03-09 13:42:30 -07001371
Daniel Vettere244a442012-03-25 19:47:28 +02001372 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001373
Chris Wilson755d2212012-09-04 21:02:55 +01001374 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001375 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001376
Chris Wilson17793c92014-03-07 08:30:36 +00001377next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001378 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001379 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001380 offset += page_length;
1381 }
1382
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001383out:
Chris Wilson43394c72016-08-18 17:16:47 +01001384 i915_gem_obj_finish_shmem_access(obj);
Chris Wilson755d2212012-09-04 21:02:55 +01001385
Daniel Vettere244a442012-03-25 19:47:28 +02001386 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001387 /*
1388 * Fixup: Flush cpu caches in case we didn't flush the dirty
1389 * cachelines in-line while writing and the object moved
1390 * out of the cpu write domain while we've dropped the lock.
1391 */
Chris Wilson43394c72016-08-18 17:16:47 +01001392 if (!(needs_clflush & CLFLUSH_AFTER) &&
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001393 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001394 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilson43394c72016-08-18 17:16:47 +01001395 needs_clflush |= CLFLUSH_AFTER;
Daniel Vettere244a442012-03-25 19:47:28 +02001396 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001397 }
Eric Anholt40123c12009-03-09 13:42:30 -07001398
Chris Wilson43394c72016-08-18 17:16:47 +01001399 if (needs_clflush & CLFLUSH_AFTER)
Chris Wilsonc0336662016-05-06 15:40:21 +01001400 i915_gem_chipset_flush(to_i915(dev));
Daniel Vetter58642882012-03-25 19:47:37 +02001401
Rodrigo Vivide152b62015-07-07 16:28:51 -07001402 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001403 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001404}
1405
1406/**
1407 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001408 * @dev: drm device
1409 * @data: ioctl data blob
1410 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001411 *
1412 * On error, the contents of the buffer that were to be modified are undefined.
1413 */
1414int
1415i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001416 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001417{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001418 struct drm_i915_private *dev_priv = to_i915(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001419 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001420 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001421 int ret;
1422
1423 if (args->size == 0)
1424 return 0;
1425
1426 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001427 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001428 args->size))
1429 return -EFAULT;
1430
Jani Nikulad330a952014-01-21 11:24:25 +02001431 if (likely(!i915.prefault_disable)) {
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001432 ret = fault_in_multipages_readable(u64_to_user_ptr(args->data_ptr),
Xiong Zhang0b74b502013-07-19 13:51:24 +08001433 args->size);
1434 if (ret)
1435 return -EFAULT;
1436 }
Eric Anholt673a3942008-07-30 12:06:12 -07001437
Chris Wilson03ac0642016-07-20 13:31:51 +01001438 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001439 if (!obj)
1440 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001441
Chris Wilson7dcd2492010-09-26 20:21:44 +01001442 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001443 if (args->offset > obj->base.size ||
1444 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001445 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001446 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001447 }
1448
Chris Wilsondb53a302011-02-03 11:57:46 +00001449 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1450
Chris Wilson258a5ed2016-08-05 10:14:16 +01001451 ret = __unsafe_wait_rendering(obj, to_rps_client(file), false);
1452 if (ret)
1453 goto err;
1454
1455 intel_runtime_pm_get(dev_priv);
1456
1457 ret = i915_mutex_lock_interruptible(dev);
1458 if (ret)
1459 goto err_rpm;
1460
Daniel Vetter935aaa62012-03-25 19:47:35 +02001461 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001462 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1463 * it would end up going through the fenced access, and we'll get
1464 * different detiling behavior between reading and writing.
1465 * pread/pwrite currently are reading and writing from the CPU
1466 * perspective, requiring manual detiling by the client.
1467 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001468 if (!i915_gem_object_has_struct_page(obj) ||
1469 cpu_write_needs_clflush(obj)) {
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301470 ret = i915_gem_gtt_pwrite_fast(dev_priv, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001471 /* Note that the gtt paths might fail with non-page-backed user
1472 * pointers (e.g. gtt mappings when moving data between
1473 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001474 }
Eric Anholt673a3942008-07-30 12:06:12 -07001475
Chris Wilsond1054ee2016-07-16 18:42:36 +01001476 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001477 if (obj->phys_handle)
1478 ret = i915_gem_phys_pwrite(obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301479 else
Chris Wilson43394c72016-08-18 17:16:47 +01001480 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Chris Wilson6a2c4232014-11-04 04:51:40 -08001481 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001482
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001483 i915_gem_object_put(obj);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001484 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001485 intel_runtime_pm_put(dev_priv);
1486
Eric Anholt673a3942008-07-30 12:06:12 -07001487 return ret;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001488
1489err_rpm:
1490 intel_runtime_pm_put(dev_priv);
1491err:
1492 i915_gem_object_put_unlocked(obj);
1493 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001494}
1495
Chris Wilsond243ad82016-08-18 17:16:44 +01001496static inline enum fb_op_origin
Chris Wilsonaeecc962016-06-17 14:46:39 -03001497write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1498{
Chris Wilson50349242016-08-18 17:17:04 +01001499 return (domain == I915_GEM_DOMAIN_GTT ?
1500 obj->frontbuffer_ggtt_origin : ORIGIN_CPU);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001501}
1502
Eric Anholt673a3942008-07-30 12:06:12 -07001503/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001504 * Called when user space prepares to use an object with the CPU, either
1505 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001506 * @dev: drm device
1507 * @data: ioctl data blob
1508 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001509 */
1510int
1511i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001512 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001513{
1514 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001515 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001516 uint32_t read_domains = args->read_domains;
1517 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001518 int ret;
1519
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001520 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001521 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001522 return -EINVAL;
1523
1524 /* Having something in the write domain implies it's in the read
1525 * domain, and only that read domain. Enforce that in the request.
1526 */
1527 if (write_domain != 0 && read_domains != write_domain)
1528 return -EINVAL;
1529
Chris Wilson03ac0642016-07-20 13:31:51 +01001530 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001531 if (!obj)
1532 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001533
Chris Wilson3236f572012-08-24 09:35:09 +01001534 /* Try to flush the object off the GPU without holding the lock.
1535 * We will repeat the flush holding the lock in the normal manner
1536 * to catch cases where we are gazumped.
1537 */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001538 ret = __unsafe_wait_rendering(obj, to_rps_client(file), !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001539 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001540 goto err;
1541
1542 ret = i915_mutex_lock_interruptible(dev);
1543 if (ret)
1544 goto err;
Chris Wilson3236f572012-08-24 09:35:09 +01001545
Chris Wilson43566de2015-01-02 16:29:29 +05301546 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001547 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301548 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001549 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001550
Daniel Vetter031b6982015-06-26 19:35:16 +02001551 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001552 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001553
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001554 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001555 mutex_unlock(&dev->struct_mutex);
1556 return ret;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001557
1558err:
1559 i915_gem_object_put_unlocked(obj);
1560 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001561}
1562
1563/**
1564 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001565 * @dev: drm device
1566 * @data: ioctl data blob
1567 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001568 */
1569int
1570i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001571 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001572{
1573 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001574 struct drm_i915_gem_object *obj;
Chris Wilsonc21724c2016-08-05 10:14:19 +01001575 int err = 0;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001576
Chris Wilson03ac0642016-07-20 13:31:51 +01001577 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001578 if (!obj)
1579 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001580
Eric Anholt673a3942008-07-30 12:06:12 -07001581 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilsonc21724c2016-08-05 10:14:19 +01001582 if (READ_ONCE(obj->pin_display)) {
1583 err = i915_mutex_lock_interruptible(dev);
1584 if (!err) {
1585 i915_gem_object_flush_cpu_write_domain(obj);
1586 mutex_unlock(&dev->struct_mutex);
1587 }
1588 }
Eric Anholte47c68e2008-11-14 13:35:19 -08001589
Chris Wilsonc21724c2016-08-05 10:14:19 +01001590 i915_gem_object_put_unlocked(obj);
1591 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001592}
1593
1594/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001595 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1596 * it is mapped to.
1597 * @dev: drm device
1598 * @data: ioctl data blob
1599 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001600 *
1601 * While the mapping holds a reference on the contents of the object, it doesn't
1602 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001603 *
1604 * IMPORTANT:
1605 *
1606 * DRM driver writers who look a this function as an example for how to do GEM
1607 * mmap support, please don't implement mmap support like here. The modern way
1608 * to implement DRM mmap support is with an mmap offset ioctl (like
1609 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1610 * That way debug tooling like valgrind will understand what's going on, hiding
1611 * the mmap call in a driver private ioctl will break that. The i915 driver only
1612 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001613 */
1614int
1615i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001616 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001617{
1618 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001619 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001620 unsigned long addr;
1621
Akash Goel1816f922015-01-02 16:29:30 +05301622 if (args->flags & ~(I915_MMAP_WC))
1623 return -EINVAL;
1624
Borislav Petkov568a58e2016-03-29 17:42:01 +02001625 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301626 return -ENODEV;
1627
Chris Wilson03ac0642016-07-20 13:31:51 +01001628 obj = i915_gem_object_lookup(file, args->handle);
1629 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001630 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001631
Daniel Vetter1286ff72012-05-10 15:25:09 +02001632 /* prime objects have no backing filp to GEM mmap
1633 * pages from.
1634 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001635 if (!obj->base.filp) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001636 i915_gem_object_put_unlocked(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001637 return -EINVAL;
1638 }
1639
Chris Wilson03ac0642016-07-20 13:31:51 +01001640 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001641 PROT_READ | PROT_WRITE, MAP_SHARED,
1642 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301643 if (args->flags & I915_MMAP_WC) {
1644 struct mm_struct *mm = current->mm;
1645 struct vm_area_struct *vma;
1646
Michal Hocko80a89a52016-05-23 16:26:11 -07001647 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001648 i915_gem_object_put_unlocked(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001649 return -EINTR;
1650 }
Akash Goel1816f922015-01-02 16:29:30 +05301651 vma = find_vma(mm, addr);
1652 if (vma)
1653 vma->vm_page_prot =
1654 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1655 else
1656 addr = -ENOMEM;
1657 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001658
1659 /* This may race, but that's ok, it only gets set */
Chris Wilson50349242016-08-18 17:17:04 +01001660 WRITE_ONCE(obj->frontbuffer_ggtt_origin, ORIGIN_CPU);
Akash Goel1816f922015-01-02 16:29:30 +05301661 }
Chris Wilson34911fd2016-07-20 13:31:54 +01001662 i915_gem_object_put_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001663 if (IS_ERR((void *)addr))
1664 return addr;
1665
1666 args->addr_ptr = (uint64_t) addr;
1667
1668 return 0;
1669}
1670
Chris Wilson03af84f2016-08-18 17:17:01 +01001671static unsigned int tile_row_pages(struct drm_i915_gem_object *obj)
1672{
1673 u64 size;
1674
1675 size = i915_gem_object_get_stride(obj);
1676 size *= i915_gem_object_get_tiling(obj) == I915_TILING_Y ? 32 : 8;
1677
1678 return size >> PAGE_SHIFT;
1679}
1680
Jesse Barnesde151cf2008-11-12 10:03:55 -08001681/**
Chris Wilson4cc69072016-08-25 19:05:19 +01001682 * i915_gem_mmap_gtt_version - report the current feature set for GTT mmaps
1683 *
1684 * A history of the GTT mmap interface:
1685 *
1686 * 0 - Everything had to fit into the GTT. Both parties of a memcpy had to
1687 * aligned and suitable for fencing, and still fit into the available
1688 * mappable space left by the pinned display objects. A classic problem
1689 * we called the page-fault-of-doom where we would ping-pong between
1690 * two objects that could not fit inside the GTT and so the memcpy
1691 * would page one object in at the expense of the other between every
1692 * single byte.
1693 *
1694 * 1 - Objects can be any size, and have any compatible fencing (X Y, or none
1695 * as set via i915_gem_set_tiling() [DRM_I915_GEM_SET_TILING]). If the
1696 * object is too large for the available space (or simply too large
1697 * for the mappable aperture!), a view is created instead and faulted
1698 * into userspace. (This view is aligned and sized appropriately for
1699 * fenced access.)
1700 *
1701 * Restrictions:
1702 *
1703 * * snoopable objects cannot be accessed via the GTT. It can cause machine
1704 * hangs on some architectures, corruption on others. An attempt to service
1705 * a GTT page fault from a snoopable object will generate a SIGBUS.
1706 *
1707 * * the object must be able to fit into RAM (physical memory, though no
1708 * limited to the mappable aperture).
1709 *
1710 *
1711 * Caveats:
1712 *
1713 * * a new GTT page fault will synchronize rendering from the GPU and flush
1714 * all data to system memory. Subsequent access will not be synchronized.
1715 *
1716 * * all mappings are revoked on runtime device suspend.
1717 *
1718 * * there are only 8, 16 or 32 fence registers to share between all users
1719 * (older machines require fence register for display and blitter access
1720 * as well). Contention of the fence registers will cause the previous users
1721 * to be unmapped and any new access will generate new page faults.
1722 *
1723 * * running out of memory while servicing a fault may generate a SIGBUS,
1724 * rather than the expected SIGSEGV.
1725 */
1726int i915_gem_mmap_gtt_version(void)
1727{
1728 return 1;
1729}
1730
1731/**
Jesse Barnesde151cf2008-11-12 10:03:55 -08001732 * i915_gem_fault - fault a page into the GTT
Chris Wilson058d88c2016-08-15 10:49:06 +01001733 * @area: CPU VMA in question
Geliang Tangd9072a32015-09-15 05:58:44 -07001734 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001735 *
1736 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1737 * from userspace. The fault handler takes care of binding the object to
1738 * the GTT (if needed), allocating and programming a fence register (again,
1739 * only if needed based on whether the old reg is still valid or the object
1740 * is tiled) and inserting a new PTE into the faulting process.
1741 *
1742 * Note that the faulting process may involve evicting existing objects
1743 * from the GTT and/or fence registers to make room. So performance may
1744 * suffer if the GTT working set is large or there are few fence registers
1745 * left.
Chris Wilson4cc69072016-08-25 19:05:19 +01001746 *
1747 * The current feature set supported by i915_gem_fault() and thus GTT mmaps
1748 * is exposed via I915_PARAM_MMAP_GTT_VERSION (see i915_gem_mmap_gtt_version).
Jesse Barnesde151cf2008-11-12 10:03:55 -08001749 */
Chris Wilson058d88c2016-08-15 10:49:06 +01001750int i915_gem_fault(struct vm_area_struct *area, struct vm_fault *vmf)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001751{
Chris Wilson03af84f2016-08-18 17:17:01 +01001752#define MIN_CHUNK_PAGES ((1 << 20) >> PAGE_SHIFT) /* 1 MiB */
Chris Wilson058d88c2016-08-15 10:49:06 +01001753 struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data);
Chris Wilson05394f32010-11-08 19:18:58 +00001754 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001755 struct drm_i915_private *dev_priv = to_i915(dev);
1756 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001757 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Chris Wilson058d88c2016-08-15 10:49:06 +01001758 struct i915_vma *vma;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001759 pgoff_t page_offset;
Chris Wilson82118872016-08-18 17:17:05 +01001760 unsigned int flags;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001761 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001762
Jesse Barnesde151cf2008-11-12 10:03:55 -08001763 /* We don't use vmf->pgoff since that has the fake offset */
Chris Wilson058d88c2016-08-15 10:49:06 +01001764 page_offset = ((unsigned long)vmf->virtual_address - area->vm_start) >>
Jesse Barnesde151cf2008-11-12 10:03:55 -08001765 PAGE_SHIFT;
1766
Chris Wilsondb53a302011-02-03 11:57:46 +00001767 trace_i915_gem_object_fault(obj, page_offset, true, write);
1768
Chris Wilson6e4930f2014-02-07 18:37:06 -02001769 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001770 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001771 * repeat the flush holding the lock in the normal manner to catch cases
1772 * where we are gazumped.
1773 */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001774 ret = __unsafe_wait_rendering(obj, NULL, !write);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001775 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001776 goto err;
1777
1778 intel_runtime_pm_get(dev_priv);
1779
1780 ret = i915_mutex_lock_interruptible(dev);
1781 if (ret)
1782 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001783
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001784 /* Access to snoopable pages through the GTT is incoherent. */
1785 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001786 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001787 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001788 }
1789
Chris Wilson82118872016-08-18 17:17:05 +01001790 /* If the object is smaller than a couple of partial vma, it is
1791 * not worth only creating a single partial vma - we may as well
1792 * clear enough space for the full object.
1793 */
1794 flags = PIN_MAPPABLE;
1795 if (obj->base.size > 2 * MIN_CHUNK_PAGES << PAGE_SHIFT)
1796 flags |= PIN_NONBLOCK | PIN_NONFAULT;
1797
Chris Wilsona61007a2016-08-18 17:17:02 +01001798 /* Now pin it into the GTT as needed */
Chris Wilson82118872016-08-18 17:17:05 +01001799 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, flags);
Chris Wilsona61007a2016-08-18 17:17:02 +01001800 if (IS_ERR(vma)) {
1801 struct i915_ggtt_view view;
Chris Wilson03af84f2016-08-18 17:17:01 +01001802 unsigned int chunk_size;
1803
Chris Wilsona61007a2016-08-18 17:17:02 +01001804 /* Use a partial view if it is bigger than available space */
Chris Wilson03af84f2016-08-18 17:17:01 +01001805 chunk_size = MIN_CHUNK_PAGES;
1806 if (i915_gem_object_is_tiled(obj))
1807 chunk_size = max(chunk_size, tile_row_pages(obj));
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001808
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001809 memset(&view, 0, sizeof(view));
1810 view.type = I915_GGTT_VIEW_PARTIAL;
1811 view.params.partial.offset = rounddown(page_offset, chunk_size);
1812 view.params.partial.size =
Chris Wilsona61007a2016-08-18 17:17:02 +01001813 min_t(unsigned int, chunk_size,
Chris Wilson908b1232016-10-11 10:06:56 +01001814 vma_pages(area) - view.params.partial.offset);
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001815
Chris Wilsonaa136d92016-08-18 17:17:03 +01001816 /* If the partial covers the entire object, just create a
1817 * normal VMA.
1818 */
1819 if (chunk_size >= obj->base.size >> PAGE_SHIFT)
1820 view.type = I915_GGTT_VIEW_NORMAL;
1821
Chris Wilson50349242016-08-18 17:17:04 +01001822 /* Userspace is now writing through an untracked VMA, abandon
1823 * all hope that the hardware is able to track future writes.
1824 */
1825 obj->frontbuffer_ggtt_origin = ORIGIN_CPU;
1826
Chris Wilsona61007a2016-08-18 17:17:02 +01001827 vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
1828 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001829 if (IS_ERR(vma)) {
1830 ret = PTR_ERR(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001831 goto err_unlock;
Chris Wilson058d88c2016-08-15 10:49:06 +01001832 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001833
Chris Wilsonc9839302012-11-20 10:45:17 +00001834 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1835 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001836 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001837
Chris Wilson49ef5292016-08-18 17:17:00 +01001838 ret = i915_vma_get_fence(vma);
Chris Wilsonc9839302012-11-20 10:45:17 +00001839 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001840 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001841
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001842 /* Finally, remap it using the new GTT offset */
Chris Wilsonc58305a2016-08-19 16:54:28 +01001843 ret = remap_io_mapping(area,
1844 area->vm_start + (vma->ggtt_view.params.partial.offset << PAGE_SHIFT),
1845 (ggtt->mappable_base + vma->node.start) >> PAGE_SHIFT,
1846 min_t(u64, vma->size, area->vm_end - area->vm_start),
1847 &ggtt->mappable);
1848 if (ret)
1849 goto err_unpin;
Chris Wilsona61007a2016-08-18 17:17:02 +01001850
1851 obj->fault_mappable = true;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001852err_unpin:
Chris Wilson058d88c2016-08-15 10:49:06 +01001853 __i915_vma_unpin(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001854err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001855 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001856err_rpm:
1857 intel_runtime_pm_put(dev_priv);
1858err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001859 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001860 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001861 /*
1862 * We eat errors when the gpu is terminally wedged to avoid
1863 * userspace unduly crashing (gl has no provisions for mmaps to
1864 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1865 * and so needs to be reported.
1866 */
1867 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001868 ret = VM_FAULT_SIGBUS;
1869 break;
1870 }
Chris Wilson045e7692010-11-07 09:18:22 +00001871 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001872 /*
1873 * EAGAIN means the gpu is hung and we'll wait for the error
1874 * handler to reset everything when re-faulting in
1875 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001876 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001877 case 0:
1878 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001879 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001880 case -EBUSY:
1881 /*
1882 * EBUSY is ok: this just means that another thread
1883 * already did the job.
1884 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001885 ret = VM_FAULT_NOPAGE;
1886 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001887 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001888 ret = VM_FAULT_OOM;
1889 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001890 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001891 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001892 ret = VM_FAULT_SIGBUS;
1893 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001894 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001895 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001896 ret = VM_FAULT_SIGBUS;
1897 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001898 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001899 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001900}
1901
1902/**
Chris Wilson901782b2009-07-10 08:18:50 +01001903 * i915_gem_release_mmap - remove physical page mappings
1904 * @obj: obj in question
1905 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001906 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001907 * relinquish ownership of the pages back to the system.
1908 *
1909 * It is vital that we remove the page mapping if we have mapped a tiled
1910 * object through the GTT and then lose the fence register due to
1911 * resource pressure. Similarly if the object has been moved out of the
1912 * aperture, than pages mapped into userspace must be revoked. Removing the
1913 * mapping will then trigger a page fault on the next user access, allowing
1914 * fixup by i915_gem_fault().
1915 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001916void
Chris Wilson05394f32010-11-08 19:18:58 +00001917i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001918{
Chris Wilson349f2cc2016-04-13 17:35:12 +01001919 /* Serialisation between user GTT access and our code depends upon
1920 * revoking the CPU's PTE whilst the mutex is held. The next user
1921 * pagefault then has to wait until we release the mutex.
1922 */
1923 lockdep_assert_held(&obj->base.dev->struct_mutex);
1924
Chris Wilson6299f992010-11-24 12:23:44 +00001925 if (!obj->fault_mappable)
1926 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001927
David Herrmann6796cb12014-01-03 14:24:19 +01001928 drm_vma_node_unmap(&obj->base.vma_node,
1929 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001930
1931 /* Ensure that the CPU's PTE are revoked and there are not outstanding
1932 * memory transactions from userspace before we return. The TLB
1933 * flushing implied above by changing the PTE above *should* be
1934 * sufficient, an extra barrier here just provides us with a bit
1935 * of paranoid documentation about our requirement to serialise
1936 * memory writes before touching registers / GSM.
1937 */
1938 wmb();
1939
Chris Wilson6299f992010-11-24 12:23:44 +00001940 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001941}
1942
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001943void
1944i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1945{
1946 struct drm_i915_gem_object *obj;
1947
1948 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1949 i915_gem_release_mmap(obj);
1950}
1951
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001952/**
1953 * i915_gem_get_ggtt_size - return required global GTT size for an object
Chris Wilsona9f14812016-08-04 16:32:28 +01001954 * @dev_priv: i915 device
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001955 * @size: object size
1956 * @tiling_mode: tiling mode
1957 *
1958 * Return the required global GTT size for an object, taking into account
1959 * potential fence register mapping.
1960 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001961u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv,
1962 u64 size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001963{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001964 u64 ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001965
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001966 GEM_BUG_ON(size == 0);
1967
Chris Wilsona9f14812016-08-04 16:32:28 +01001968 if (INTEL_GEN(dev_priv) >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001969 tiling_mode == I915_TILING_NONE)
1970 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001971
1972 /* Previous chips need a power-of-two fence region when tiling */
Chris Wilsona9f14812016-08-04 16:32:28 +01001973 if (IS_GEN3(dev_priv))
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001974 ggtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001975 else
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001976 ggtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001977
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001978 while (ggtt_size < size)
1979 ggtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001980
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001981 return ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001982}
1983
Jesse Barnesde151cf2008-11-12 10:03:55 -08001984/**
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001985 * i915_gem_get_ggtt_alignment - return required global GTT alignment
Chris Wilsona9f14812016-08-04 16:32:28 +01001986 * @dev_priv: i915 device
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001987 * @size: object size
1988 * @tiling_mode: tiling mode
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001989 * @fenced: is fenced alignment required or not
Jesse Barnesde151cf2008-11-12 10:03:55 -08001990 *
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001991 * Return the required global GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001992 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001993 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001994u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001995 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001996{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001997 GEM_BUG_ON(size == 0);
1998
Jesse Barnesde151cf2008-11-12 10:03:55 -08001999 /*
2000 * Minimum alignment is 4k (GTT page size), but might be greater
2001 * if a fence register is needed for the object.
2002 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002003 if (INTEL_GEN(dev_priv) >= 4 || (!fenced && IS_G33(dev_priv)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002004 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002005 return 4096;
2006
2007 /*
2008 * Previous chips need to be aligned to the size of the smallest
2009 * fence register that can contain the object.
2010 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002011 return i915_gem_get_ggtt_size(dev_priv, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002012}
2013
Chris Wilsond8cb5082012-08-11 15:41:03 +01002014static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2015{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002016 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002017 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002018
Chris Wilsonf3f61842016-08-05 10:14:14 +01002019 err = drm_gem_create_mmap_offset(&obj->base);
2020 if (!err)
2021 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01002022
Chris Wilsonf3f61842016-08-05 10:14:14 +01002023 /* We can idle the GPU locklessly to flush stale objects, but in order
2024 * to claim that space for ourselves, we need to take the big
2025 * struct_mutex to free the requests+objects and allocate our slot.
Chris Wilsond8cb5082012-08-11 15:41:03 +01002026 */
Chris Wilsonea746f32016-09-09 14:11:49 +01002027 err = i915_gem_wait_for_idle(dev_priv, I915_WAIT_INTERRUPTIBLE);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002028 if (err)
2029 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002030
Chris Wilsonf3f61842016-08-05 10:14:14 +01002031 err = i915_mutex_lock_interruptible(&dev_priv->drm);
2032 if (!err) {
2033 i915_gem_retire_requests(dev_priv);
2034 err = drm_gem_create_mmap_offset(&obj->base);
2035 mutex_unlock(&dev_priv->drm.struct_mutex);
2036 }
Daniel Vetterda494d72012-12-20 15:11:16 +01002037
Chris Wilsonf3f61842016-08-05 10:14:14 +01002038 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002039}
2040
2041static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2042{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002043 drm_gem_free_mmap_offset(&obj->base);
2044}
2045
Dave Airlieda6b51d2014-12-24 13:11:17 +10002046int
Dave Airlieff72145b2011-02-07 12:16:14 +10002047i915_gem_mmap_gtt(struct drm_file *file,
2048 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002049 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002050 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002051{
Chris Wilson05394f32010-11-08 19:18:58 +00002052 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002053 int ret;
2054
Chris Wilson03ac0642016-07-20 13:31:51 +01002055 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002056 if (!obj)
2057 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01002058
Chris Wilsond8cb5082012-08-11 15:41:03 +01002059 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002060 if (ret == 0)
2061 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002062
Chris Wilsonf3f61842016-08-05 10:14:14 +01002063 i915_gem_object_put_unlocked(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002064 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002065}
2066
Dave Airlieff72145b2011-02-07 12:16:14 +10002067/**
2068 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2069 * @dev: DRM device
2070 * @data: GTT mapping ioctl data
2071 * @file: GEM object info
2072 *
2073 * Simply returns the fake offset to userspace so it can mmap it.
2074 * The mmap call will end up in drm_gem_mmap(), which will set things
2075 * up so we can get faults in the handler above.
2076 *
2077 * The fault handler will take care of binding the object into the GTT
2078 * (since it may have been evicted to make room for something), allocating
2079 * a fence register, and mapping the appropriate aperture address into
2080 * userspace.
2081 */
2082int
2083i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2084 struct drm_file *file)
2085{
2086 struct drm_i915_gem_mmap_gtt *args = data;
2087
Dave Airlieda6b51d2014-12-24 13:11:17 +10002088 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002089}
2090
Daniel Vetter225067e2012-08-20 10:23:20 +02002091/* Immediately discard the backing storage */
2092static void
2093i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002094{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002095 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002096
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002097 if (obj->base.filp == NULL)
2098 return;
2099
Daniel Vetter225067e2012-08-20 10:23:20 +02002100 /* Our goal here is to return as much of the memory as
2101 * is possible back to the system as we are called from OOM.
2102 * To do this we must instruct the shmfs to drop all of its
2103 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002104 */
Chris Wilson55372522014-03-25 13:23:06 +00002105 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002106 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002107}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002108
Chris Wilson55372522014-03-25 13:23:06 +00002109/* Try to discard unwanted pages */
2110static void
2111i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002112{
Chris Wilson55372522014-03-25 13:23:06 +00002113 struct address_space *mapping;
2114
2115 switch (obj->madv) {
2116 case I915_MADV_DONTNEED:
2117 i915_gem_object_truncate(obj);
2118 case __I915_MADV_PURGED:
2119 return;
2120 }
2121
2122 if (obj->base.filp == NULL)
2123 return;
2124
Al Viro93c76a32015-12-04 23:45:44 -05002125 mapping = obj->base.filp->f_mapping,
Chris Wilson55372522014-03-25 13:23:06 +00002126 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002127}
2128
Chris Wilson5cdf5882010-09-27 15:51:07 +01002129static void
Chris Wilson05394f32010-11-08 19:18:58 +00002130i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002131{
Dave Gordon85d12252016-05-20 11:54:06 +01002132 struct sgt_iter sgt_iter;
2133 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002134 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002135
Chris Wilson05394f32010-11-08 19:18:58 +00002136 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002137
Chris Wilson6c085a72012-08-20 11:40:46 +02002138 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01002139 if (WARN_ON(ret)) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002140 /* In the event of a disaster, abandon all caches and
2141 * hope for the best.
2142 */
Chris Wilson2c225692013-08-09 12:26:45 +01002143 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002144 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2145 }
2146
Imre Deake2273302015-07-09 12:59:05 +03002147 i915_gem_gtt_finish_object(obj);
2148
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002149 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002150 i915_gem_object_save_bit_17_swizzle(obj);
2151
Chris Wilson05394f32010-11-08 19:18:58 +00002152 if (obj->madv == I915_MADV_DONTNEED)
2153 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002154
Dave Gordon85d12252016-05-20 11:54:06 +01002155 for_each_sgt_page(page, sgt_iter, obj->pages) {
Chris Wilson05394f32010-11-08 19:18:58 +00002156 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002157 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002158
Chris Wilson05394f32010-11-08 19:18:58 +00002159 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002160 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002161
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002162 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002163 }
Chris Wilson05394f32010-11-08 19:18:58 +00002164 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002165
Chris Wilson9da3da62012-06-01 15:20:22 +01002166 sg_free_table(obj->pages);
2167 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002168}
2169
Chris Wilsondd624af2013-01-15 12:39:35 +00002170int
Chris Wilson37e680a2012-06-07 15:38:42 +01002171i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2172{
2173 const struct drm_i915_gem_object_ops *ops = obj->ops;
2174
Chris Wilson2f745ad2012-09-04 21:02:58 +01002175 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002176 return 0;
2177
Chris Wilsona5570172012-09-04 21:02:54 +01002178 if (obj->pages_pin_count)
2179 return -EBUSY;
2180
Chris Wilson15717de2016-08-04 07:52:26 +01002181 GEM_BUG_ON(obj->bind_count);
Ben Widawsky3e123022013-07-31 17:00:04 -07002182
Chris Wilsona2165e32012-12-03 11:49:00 +00002183 /* ->put_pages might need to allocate memory for the bit17 swizzle
2184 * array, hence protect them from being reaped by removing them from gtt
2185 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002186 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002187
Chris Wilson0a798eb2016-04-08 12:11:11 +01002188 if (obj->mapping) {
Chris Wilson4b30cb22016-08-18 17:16:42 +01002189 void *ptr;
2190
2191 ptr = ptr_mask_bits(obj->mapping);
2192 if (is_vmalloc_addr(ptr))
2193 vunmap(ptr);
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002194 else
Chris Wilson4b30cb22016-08-18 17:16:42 +01002195 kunmap(kmap_to_page(ptr));
2196
Chris Wilson0a798eb2016-04-08 12:11:11 +01002197 obj->mapping = NULL;
2198 }
2199
Chris Wilson37e680a2012-06-07 15:38:42 +01002200 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002201 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002202
Chris Wilson55372522014-03-25 13:23:06 +00002203 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002204
2205 return 0;
2206}
2207
Chris Wilson871dfbd2016-10-11 09:20:21 +01002208static unsigned long swiotlb_max_size(void)
2209{
2210#if IS_ENABLED(CONFIG_SWIOTLB)
2211 return rounddown(swiotlb_nr_tbl() << IO_TLB_SHIFT, PAGE_SIZE);
2212#else
2213 return 0;
2214#endif
2215}
2216
Chris Wilson37e680a2012-06-07 15:38:42 +01002217static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002218i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002219{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002220 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002221 int page_count, i;
2222 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002223 struct sg_table *st;
2224 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002225 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002226 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002227 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson871dfbd2016-10-11 09:20:21 +01002228 unsigned long max_segment;
Imre Deake2273302015-07-09 12:59:05 +03002229 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002230 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002231
Chris Wilson6c085a72012-08-20 11:40:46 +02002232 /* Assert that the object is not currently in any GPU domain. As it
2233 * wasn't in the GTT, there shouldn't be any way it could have been in
2234 * a GPU cache
2235 */
2236 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2237 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2238
Chris Wilson871dfbd2016-10-11 09:20:21 +01002239 max_segment = swiotlb_max_size();
2240 if (!max_segment)
2241 max_segment = obj->base.size;
2242
Chris Wilson9da3da62012-06-01 15:20:22 +01002243 st = kmalloc(sizeof(*st), GFP_KERNEL);
2244 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002245 return -ENOMEM;
2246
Chris Wilson9da3da62012-06-01 15:20:22 +01002247 page_count = obj->base.size / PAGE_SIZE;
2248 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002249 kfree(st);
2250 return -ENOMEM;
2251 }
2252
2253 /* Get the list of pages out of our struct file. They'll be pinned
2254 * at this point until we release them.
2255 *
2256 * Fail silently without starting the shrinker
2257 */
Al Viro93c76a32015-12-04 23:45:44 -05002258 mapping = obj->base.filp->f_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002259 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002260 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002261 sg = st->sgl;
2262 st->nents = 0;
2263 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002264 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2265 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002266 i915_gem_shrink(dev_priv,
2267 page_count,
2268 I915_SHRINK_BOUND |
2269 I915_SHRINK_UNBOUND |
2270 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002271 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2272 }
2273 if (IS_ERR(page)) {
2274 /* We've tried hard to allocate the memory by reaping
2275 * our own buffer, now let the real VM do its job and
2276 * go down in flames if truly OOM.
2277 */
David Herrmannf461d1b2014-05-25 14:34:10 +02002278 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002279 if (IS_ERR(page)) {
2280 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002281 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002282 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002283 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002284 if (!i ||
2285 sg->length >= max_segment ||
2286 page_to_pfn(page) != last_pfn + 1) {
Imre Deak90797e62013-02-18 19:28:03 +02002287 if (i)
2288 sg = sg_next(sg);
2289 st->nents++;
2290 sg_set_page(sg, page, PAGE_SIZE, 0);
2291 } else {
2292 sg->length += PAGE_SIZE;
2293 }
2294 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002295
2296 /* Check that the i965g/gm workaround works. */
2297 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002298 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002299 if (sg) /* loop terminated early; short sg table */
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002300 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002301 obj->pages = st;
2302
Imre Deake2273302015-07-09 12:59:05 +03002303 ret = i915_gem_gtt_prepare_object(obj);
2304 if (ret)
2305 goto err_pages;
2306
Eric Anholt673a3942008-07-30 12:06:12 -07002307 if (i915_gem_object_needs_bit17_swizzle(obj))
2308 i915_gem_object_do_bit_17_swizzle(obj);
2309
Chris Wilson3e510a82016-08-05 10:14:23 +01002310 if (i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01002311 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2312 i915_gem_object_pin_pages(obj);
2313
Eric Anholt673a3942008-07-30 12:06:12 -07002314 return 0;
2315
2316err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002317 sg_mark_end(sg);
Dave Gordon85d12252016-05-20 11:54:06 +01002318 for_each_sgt_page(page, sgt_iter, st)
2319 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002320 sg_free_table(st);
2321 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002322
2323 /* shmemfs first checks if there is enough memory to allocate the page
2324 * and reports ENOSPC should there be insufficient, along with the usual
2325 * ENOMEM for a genuine allocation failure.
2326 *
2327 * We use ENOSPC in our driver to mean that we have run out of aperture
2328 * space and so want to translate the error from shmemfs back to our
2329 * usual understanding of ENOMEM.
2330 */
Imre Deake2273302015-07-09 12:59:05 +03002331 if (ret == -ENOSPC)
2332 ret = -ENOMEM;
2333
2334 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002335}
2336
Chris Wilson37e680a2012-06-07 15:38:42 +01002337/* Ensure that the associated pages are gathered from the backing storage
2338 * and pinned into our object. i915_gem_object_get_pages() may be called
2339 * multiple times before they are released by a single call to
2340 * i915_gem_object_put_pages() - once the pages are no longer referenced
2341 * either as a result of memory pressure (reaping pages under the shrinker)
2342 * or as the object is itself released.
2343 */
2344int
2345i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2346{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002347 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson37e680a2012-06-07 15:38:42 +01002348 const struct drm_i915_gem_object_ops *ops = obj->ops;
2349 int ret;
2350
Chris Wilson2f745ad2012-09-04 21:02:58 +01002351 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002352 return 0;
2353
Chris Wilson43e28f02013-01-08 10:53:09 +00002354 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002355 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002356 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002357 }
2358
Chris Wilsona5570172012-09-04 21:02:54 +01002359 BUG_ON(obj->pages_pin_count);
2360
Chris Wilson37e680a2012-06-07 15:38:42 +01002361 ret = ops->get_pages(obj);
2362 if (ret)
2363 return ret;
2364
Ben Widawsky35c20a62013-05-31 11:28:48 -07002365 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002366
2367 obj->get_page.sg = obj->pages->sgl;
2368 obj->get_page.last = 0;
2369
Chris Wilson37e680a2012-06-07 15:38:42 +01002370 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002371}
2372
Dave Gordondd6034c2016-05-20 11:54:04 +01002373/* The 'mapping' part of i915_gem_object_pin_map() below */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002374static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
2375 enum i915_map_type type)
Dave Gordondd6034c2016-05-20 11:54:04 +01002376{
2377 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
2378 struct sg_table *sgt = obj->pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002379 struct sgt_iter sgt_iter;
2380 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002381 struct page *stack_pages[32];
2382 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002383 unsigned long i = 0;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002384 pgprot_t pgprot;
Dave Gordondd6034c2016-05-20 11:54:04 +01002385 void *addr;
2386
2387 /* A single page can always be kmapped */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002388 if (n_pages == 1 && type == I915_MAP_WB)
Dave Gordondd6034c2016-05-20 11:54:04 +01002389 return kmap(sg_page(sgt->sgl));
2390
Dave Gordonb338fa42016-05-20 11:54:05 +01002391 if (n_pages > ARRAY_SIZE(stack_pages)) {
2392 /* Too big for stack -- allocate temporary array instead */
2393 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2394 if (!pages)
2395 return NULL;
2396 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002397
Dave Gordon85d12252016-05-20 11:54:06 +01002398 for_each_sgt_page(page, sgt_iter, sgt)
2399 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002400
2401 /* Check that we have the expected number of pages */
2402 GEM_BUG_ON(i != n_pages);
2403
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002404 switch (type) {
2405 case I915_MAP_WB:
2406 pgprot = PAGE_KERNEL;
2407 break;
2408 case I915_MAP_WC:
2409 pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
2410 break;
2411 }
2412 addr = vmap(pages, n_pages, 0, pgprot);
Dave Gordondd6034c2016-05-20 11:54:04 +01002413
Dave Gordonb338fa42016-05-20 11:54:05 +01002414 if (pages != stack_pages)
2415 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002416
2417 return addr;
2418}
2419
2420/* get, pin, and map the pages of the object into kernel space */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002421void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2422 enum i915_map_type type)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002423{
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002424 enum i915_map_type has_type;
2425 bool pinned;
2426 void *ptr;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002427 int ret;
2428
2429 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002430 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002431
2432 ret = i915_gem_object_get_pages(obj);
2433 if (ret)
2434 return ERR_PTR(ret);
2435
2436 i915_gem_object_pin_pages(obj);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002437 pinned = obj->pages_pin_count > 1;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002438
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002439 ptr = ptr_unpack_bits(obj->mapping, has_type);
2440 if (ptr && has_type != type) {
2441 if (pinned) {
2442 ret = -EBUSY;
2443 goto err;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002444 }
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002445
2446 if (is_vmalloc_addr(ptr))
2447 vunmap(ptr);
2448 else
2449 kunmap(kmap_to_page(ptr));
2450
2451 ptr = obj->mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002452 }
2453
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002454 if (!ptr) {
2455 ptr = i915_gem_object_map(obj, type);
2456 if (!ptr) {
2457 ret = -ENOMEM;
2458 goto err;
2459 }
2460
2461 obj->mapping = ptr_pack_bits(ptr, type);
2462 }
2463
2464 return ptr;
2465
2466err:
2467 i915_gem_object_unpin_pages(obj);
2468 return ERR_PTR(ret);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002469}
2470
Chris Wilsoncaea7472010-11-12 13:53:37 +00002471static void
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002472i915_gem_object_retire__write(struct i915_gem_active *active,
2473 struct drm_i915_gem_request *request)
Chris Wilsonb4716182015-04-27 13:41:17 +01002474{
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002475 struct drm_i915_gem_object *obj =
2476 container_of(active, struct drm_i915_gem_object, last_write);
Chris Wilsonb4716182015-04-27 13:41:17 +01002477
Rodrigo Vivide152b62015-07-07 16:28:51 -07002478 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002479}
2480
2481static void
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002482i915_gem_object_retire__read(struct i915_gem_active *active,
2483 struct drm_i915_gem_request *request)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002484{
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002485 int idx = request->engine->id;
2486 struct drm_i915_gem_object *obj =
2487 container_of(active, struct drm_i915_gem_object, last_read[idx]);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002488
Chris Wilson573adb32016-08-04 16:32:39 +01002489 GEM_BUG_ON(!i915_gem_object_has_active_engine(obj, idx));
Chris Wilsonb4716182015-04-27 13:41:17 +01002490
Chris Wilson573adb32016-08-04 16:32:39 +01002491 i915_gem_object_clear_active(obj, idx);
2492 if (i915_gem_object_is_active(obj))
Chris Wilsonb4716182015-04-27 13:41:17 +01002493 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002494
Chris Wilson6c246952015-07-27 10:26:26 +01002495 /* Bump our place on the bound list to keep it roughly in LRU order
2496 * so that we don't steal from recently used but inactive objects
2497 * (unless we are forced to ofc!)
2498 */
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002499 if (obj->bind_count)
2500 list_move_tail(&obj->global_list,
2501 &request->i915->mm.bound_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002502
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002503 i915_gem_object_put(obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002504}
2505
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002506static bool i915_context_is_banned(const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002507{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002508 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002509
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002510 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002511 return true;
2512
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002513 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
Chris Wilson676fa572014-12-24 08:13:39 -08002514 if (ctx->hang_stats.ban_period_seconds &&
2515 elapsed <= ctx->hang_stats.ban_period_seconds) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002516 DRM_DEBUG("context hanging too fast, banning!\n");
2517 return true;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002518 }
2519
2520 return false;
2521}
2522
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002523static void i915_set_reset_status(struct i915_gem_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002524 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002525{
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002526 struct i915_ctx_hang_stats *hs = &ctx->hang_stats;
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002527
2528 if (guilty) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002529 hs->banned = i915_context_is_banned(ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002530 hs->batch_active++;
2531 hs->guilty_ts = get_seconds();
2532 } else {
2533 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002534 }
2535}
2536
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002537struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002538i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002539{
Chris Wilson4db080f2013-12-04 11:37:09 +00002540 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002541
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002542 /* We are called by the error capture and reset at a random
2543 * point in time. In particular, note that neither is crucially
2544 * ordered with an interrupt. After a hang, the GPU is dead and we
2545 * assume that no more writes can happen (we waited long enough for
2546 * all writes that were in transaction to be flushed) - adding an
2547 * extra delay for a recent interrupt is pointless. Hence, we do
2548 * not need an engine->irq_seqno_barrier() before the seqno reads.
2549 */
Chris Wilsonefdf7c02016-08-04 07:52:33 +01002550 list_for_each_entry(request, &engine->request_list, link) {
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002551 if (i915_gem_request_completed(request))
Chris Wilson4db080f2013-12-04 11:37:09 +00002552 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002553
Chris Wilson5590af32016-09-09 14:11:54 +01002554 if (!i915_sw_fence_done(&request->submit))
2555 break;
2556
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002557 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002558 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002559
2560 return NULL;
2561}
2562
Chris Wilson821ed7d2016-09-09 14:11:53 +01002563static void reset_request(struct drm_i915_gem_request *request)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002564{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002565 void *vaddr = request->ring->vaddr;
2566 u32 head;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002567
Chris Wilson821ed7d2016-09-09 14:11:53 +01002568 /* As this request likely depends on state from the lost
2569 * context, clear out all the user operations leaving the
2570 * breadcrumb at the end (so we get the fence notifications).
2571 */
2572 head = request->head;
2573 if (request->postfix < head) {
2574 memset(vaddr + head, 0, request->ring->size - head);
2575 head = 0;
2576 }
2577 memset(vaddr + head, 0, request->postfix - head);
Chris Wilson4db080f2013-12-04 11:37:09 +00002578}
2579
Chris Wilson821ed7d2016-09-09 14:11:53 +01002580static void i915_gem_reset_engine(struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002581{
Chris Wilsondcff85c2016-08-05 10:14:11 +01002582 struct drm_i915_gem_request *request;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002583 struct i915_gem_context *incomplete_ctx;
2584 bool ring_hung;
Chris Wilson608c1a52015-09-03 13:01:40 +01002585
Chris Wilson821ed7d2016-09-09 14:11:53 +01002586 if (engine->irq_seqno_barrier)
2587 engine->irq_seqno_barrier(engine);
2588
2589 request = i915_gem_find_active_request(engine);
2590 if (!request)
2591 return;
2592
2593 ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
Chris Wilson77c60702016-10-04 21:11:29 +01002594 if (engine->hangcheck.seqno != intel_engine_get_seqno(engine))
2595 ring_hung = false;
2596
Chris Wilson821ed7d2016-09-09 14:11:53 +01002597 i915_set_reset_status(request->ctx, ring_hung);
2598 if (!ring_hung)
2599 return;
2600
2601 DRM_DEBUG_DRIVER("resetting %s to restart from tail of request 0x%x\n",
2602 engine->name, request->fence.seqno);
2603
2604 /* Setup the CS to resume from the breadcrumb of the hung request */
2605 engine->reset_hw(engine, request);
2606
2607 /* Users of the default context do not rely on logical state
2608 * preserved between batches. They have to emit full state on
2609 * every batch and so it is safe to execute queued requests following
2610 * the hang.
2611 *
2612 * Other contexts preserve state, now corrupt. We want to skip all
2613 * queued requests that reference the corrupt context.
2614 */
2615 incomplete_ctx = request->ctx;
2616 if (i915_gem_context_is_default(incomplete_ctx))
2617 return;
2618
2619 list_for_each_entry_continue(request, &engine->request_list, link)
2620 if (request->ctx == incomplete_ctx)
2621 reset_request(request);
2622}
2623
2624void i915_gem_reset(struct drm_i915_private *dev_priv)
2625{
2626 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302627 enum intel_engine_id id;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002628
2629 i915_gem_retire_requests(dev_priv);
2630
Akash Goel3b3f1652016-10-13 22:44:48 +05302631 for_each_engine(engine, dev_priv, id)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002632 i915_gem_reset_engine(engine);
2633
2634 i915_gem_restore_fences(&dev_priv->drm);
Chris Wilsonf2a91d12016-09-21 14:51:06 +01002635
2636 if (dev_priv->gt.awake) {
2637 intel_sanitize_gt_powersave(dev_priv);
2638 intel_enable_gt_powersave(dev_priv);
2639 if (INTEL_GEN(dev_priv) >= 6)
2640 gen6_rps_busy(dev_priv);
2641 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002642}
2643
2644static void nop_submit_request(struct drm_i915_gem_request *request)
2645{
2646}
2647
2648static void i915_gem_cleanup_engine(struct intel_engine_cs *engine)
2649{
2650 engine->submit_request = nop_submit_request;
Chris Wilson70c2a242016-09-09 14:11:46 +01002651
Chris Wilsonc4b09302016-07-20 09:21:10 +01002652 /* Mark all pending requests as complete so that any concurrent
2653 * (lockless) lookup doesn't try and wait upon the request as we
2654 * reset it.
2655 */
Chris Wilson87b723a2016-08-09 08:37:02 +01002656 intel_engine_init_seqno(engine, engine->last_submitted_seqno);
Chris Wilsonc4b09302016-07-20 09:21:10 +01002657
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002658 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002659 * Clear the execlists queue up before freeing the requests, as those
2660 * are the ones that keep the context and ringbuffer backing objects
2661 * pinned in place.
2662 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002663
Tomas Elf7de1691a2015-10-19 16:32:32 +01002664 if (i915.enable_execlists) {
Chris Wilson70c2a242016-09-09 14:11:46 +01002665 spin_lock(&engine->execlist_lock);
2666 INIT_LIST_HEAD(&engine->execlist_queue);
2667 i915_gem_request_put(engine->execlist_port[0].request);
2668 i915_gem_request_put(engine->execlist_port[1].request);
2669 memset(engine->execlist_port, 0, sizeof(engine->execlist_port));
2670 spin_unlock(&engine->execlist_lock);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002671 }
2672
Chris Wilsonb913b332016-07-13 09:10:31 +01002673 engine->i915->gt.active_engines &= ~intel_engine_flag(engine);
Eric Anholt673a3942008-07-30 12:06:12 -07002674}
2675
Chris Wilson821ed7d2016-09-09 14:11:53 +01002676void i915_gem_set_wedged(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07002677{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002678 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302679 enum intel_engine_id id;
Eric Anholt673a3942008-07-30 12:06:12 -07002680
Chris Wilson821ed7d2016-09-09 14:11:53 +01002681 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2682 set_bit(I915_WEDGED, &dev_priv->gpu_error.flags);
Chris Wilson4db080f2013-12-04 11:37:09 +00002683
Chris Wilson821ed7d2016-09-09 14:11:53 +01002684 i915_gem_context_lost(dev_priv);
Akash Goel3b3f1652016-10-13 22:44:48 +05302685 for_each_engine(engine, dev_priv, id)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002686 i915_gem_cleanup_engine(engine);
Chris Wilsonb913b332016-07-13 09:10:31 +01002687 mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
Chris Wilsondfaae392010-09-22 10:31:52 +01002688
Chris Wilson821ed7d2016-09-09 14:11:53 +01002689 i915_gem_retire_requests(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002690}
2691
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002692static void
Eric Anholt673a3942008-07-30 12:06:12 -07002693i915_gem_retire_work_handler(struct work_struct *work)
2694{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002695 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002696 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002697 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07002698
Chris Wilson891b48c2010-09-29 12:26:37 +01002699 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002700 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01002701 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002702 mutex_unlock(&dev->struct_mutex);
2703 }
Chris Wilson67d97da2016-07-04 08:08:31 +01002704
2705 /* Keep the retire handler running until we are finally idle.
2706 * We do not need to do this test under locking as in the worst-case
2707 * we queue the retire worker once too often.
2708 */
Chris Wilsonc9615612016-07-09 10:12:06 +01002709 if (READ_ONCE(dev_priv->gt.awake)) {
2710 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01002711 queue_delayed_work(dev_priv->wq,
2712 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002713 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01002714 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002715}
Chris Wilson891b48c2010-09-29 12:26:37 +01002716
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002717static void
2718i915_gem_idle_work_handler(struct work_struct *work)
2719{
2720 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002721 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002722 struct drm_device *dev = &dev_priv->drm;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002723 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302724 enum intel_engine_id id;
Chris Wilson67d97da2016-07-04 08:08:31 +01002725 bool rearm_hangcheck;
2726
2727 if (!READ_ONCE(dev_priv->gt.awake))
2728 return;
2729
2730 if (READ_ONCE(dev_priv->gt.active_engines))
2731 return;
2732
2733 rearm_hangcheck =
2734 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
2735
2736 if (!mutex_trylock(&dev->struct_mutex)) {
2737 /* Currently busy, come back later */
2738 mod_delayed_work(dev_priv->wq,
2739 &dev_priv->gt.idle_work,
2740 msecs_to_jiffies(50));
2741 goto out_rearm;
2742 }
2743
2744 if (dev_priv->gt.active_engines)
2745 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002746
Akash Goel3b3f1652016-10-13 22:44:48 +05302747 for_each_engine(engine, dev_priv, id)
Chris Wilson67d97da2016-07-04 08:08:31 +01002748 i915_gem_batch_pool_fini(&engine->batch_pool);
Zou Nan hai852835f2010-05-21 09:08:56 +08002749
Chris Wilson67d97da2016-07-04 08:08:31 +01002750 GEM_BUG_ON(!dev_priv->gt.awake);
2751 dev_priv->gt.awake = false;
2752 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01002753
Chris Wilson67d97da2016-07-04 08:08:31 +01002754 if (INTEL_GEN(dev_priv) >= 6)
2755 gen6_rps_idle(dev_priv);
2756 intel_runtime_pm_put(dev_priv);
2757out_unlock:
2758 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01002759
Chris Wilson67d97da2016-07-04 08:08:31 +01002760out_rearm:
2761 if (rearm_hangcheck) {
2762 GEM_BUG_ON(!dev_priv->gt.awake);
2763 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01002764 }
Eric Anholt673a3942008-07-30 12:06:12 -07002765}
2766
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002767void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
2768{
2769 struct drm_i915_gem_object *obj = to_intel_bo(gem);
2770 struct drm_i915_file_private *fpriv = file->driver_priv;
2771 struct i915_vma *vma, *vn;
2772
2773 mutex_lock(&obj->base.dev->struct_mutex);
2774 list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link)
2775 if (vma->vm->file == fpriv)
2776 i915_vma_close(vma);
2777 mutex_unlock(&obj->base.dev->struct_mutex);
2778}
2779
Ben Widawsky5816d642012-04-11 11:18:19 -07002780/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002781 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002782 * @dev: drm device pointer
2783 * @data: ioctl data blob
2784 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002785 *
2786 * Returns 0 if successful, else an error is returned with the remaining time in
2787 * the timeout parameter.
2788 * -ETIME: object is still busy after timeout
2789 * -ERESTARTSYS: signal interrupted the wait
2790 * -ENONENT: object doesn't exist
2791 * Also possible, but rare:
2792 * -EAGAIN: GPU wedged
2793 * -ENOMEM: damn
2794 * -ENODEV: Internal IRQ fail
2795 * -E?: The add request failed
2796 *
2797 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2798 * non-zero timeout parameter the wait ioctl will wait for the given number of
2799 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2800 * without holding struct_mutex the object may become re-busied before this
2801 * function completes. A similar but shorter * race condition exists in the busy
2802 * ioctl
2803 */
2804int
2805i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2806{
2807 struct drm_i915_gem_wait *args = data;
Chris Wilson033d5492016-08-05 10:14:17 +01002808 struct intel_rps_client *rps = to_rps_client(file);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002809 struct drm_i915_gem_object *obj;
Chris Wilson033d5492016-08-05 10:14:17 +01002810 unsigned long active;
2811 int idx, ret = 0;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002812
Daniel Vetter11b5d512014-09-29 15:31:26 +02002813 if (args->flags != 0)
2814 return -EINVAL;
2815
Chris Wilson03ac0642016-07-20 13:31:51 +01002816 obj = i915_gem_object_lookup(file, args->bo_handle);
Chris Wilson033d5492016-08-05 10:14:17 +01002817 if (!obj)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002818 return -ENOENT;
Chris Wilson033d5492016-08-05 10:14:17 +01002819
2820 active = __I915_BO_ACTIVE(obj);
2821 for_each_active(active, idx) {
2822 s64 *timeout = args->timeout_ns >= 0 ? &args->timeout_ns : NULL;
Chris Wilsonea746f32016-09-09 14:11:49 +01002823 ret = i915_gem_active_wait_unlocked(&obj->last_read[idx],
2824 I915_WAIT_INTERRUPTIBLE,
Chris Wilson033d5492016-08-05 10:14:17 +01002825 timeout, rps);
2826 if (ret)
2827 break;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002828 }
2829
Chris Wilson033d5492016-08-05 10:14:17 +01002830 i915_gem_object_put_unlocked(obj);
John Harrisonff865882014-11-24 18:49:28 +00002831 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002832}
2833
Chris Wilson8ef85612016-04-28 09:56:39 +01002834static void __i915_vma_iounmap(struct i915_vma *vma)
2835{
Chris Wilson20dfbde2016-08-04 16:32:30 +01002836 GEM_BUG_ON(i915_vma_is_pinned(vma));
Chris Wilson8ef85612016-04-28 09:56:39 +01002837
2838 if (vma->iomap == NULL)
2839 return;
2840
2841 io_mapping_unmap(vma->iomap);
2842 vma->iomap = NULL;
2843}
2844
Chris Wilsondf0e9a22016-08-04 07:52:47 +01002845int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002846{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002847 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002848 unsigned long active;
Chris Wilson43e28f02013-01-08 10:53:09 +00002849 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002850
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002851 /* First wait upon any activity as retiring the request may
2852 * have side-effects such as unpinning or even unbinding this vma.
2853 */
2854 active = i915_vma_get_active(vma);
Chris Wilsondf0e9a22016-08-04 07:52:47 +01002855 if (active) {
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002856 int idx;
2857
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002858 /* When a closed VMA is retired, it is unbound - eek.
2859 * In order to prevent it from being recursively closed,
2860 * take a pin on the vma so that the second unbind is
2861 * aborted.
2862 */
Chris Wilson20dfbde2016-08-04 16:32:30 +01002863 __i915_vma_pin(vma);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002864
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002865 for_each_active(active, idx) {
2866 ret = i915_gem_active_retire(&vma->last_read[idx],
2867 &vma->vm->dev->struct_mutex);
2868 if (ret)
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002869 break;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002870 }
2871
Chris Wilson20dfbde2016-08-04 16:32:30 +01002872 __i915_vma_unpin(vma);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002873 if (ret)
2874 return ret;
2875
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002876 GEM_BUG_ON(i915_vma_is_active(vma));
2877 }
2878
Chris Wilson20dfbde2016-08-04 16:32:30 +01002879 if (i915_vma_is_pinned(vma))
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002880 return -EBUSY;
2881
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002882 if (!drm_mm_node_allocated(&vma->node))
2883 goto destroy;
Ben Widawsky433544b2013-08-13 18:09:06 -07002884
Chris Wilson15717de2016-08-04 07:52:26 +01002885 GEM_BUG_ON(obj->bind_count == 0);
2886 GEM_BUG_ON(!obj->pages);
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002887
Chris Wilson05a20d02016-08-18 17:16:55 +01002888 if (i915_vma_is_map_and_fenceable(vma)) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002889 /* release the fence reg _after_ flushing */
Chris Wilson49ef5292016-08-18 17:17:00 +01002890 ret = i915_vma_put_fence(vma);
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002891 if (ret)
2892 return ret;
Chris Wilson8ef85612016-04-28 09:56:39 +01002893
Chris Wilsoncd3127d2016-08-18 17:17:09 +01002894 /* Force a pagefault for domain tracking on next user access */
2895 i915_gem_release_mmap(obj);
2896
Chris Wilson8ef85612016-04-28 09:56:39 +01002897 __i915_vma_iounmap(vma);
Chris Wilson05a20d02016-08-18 17:16:55 +01002898 vma->flags &= ~I915_VMA_CAN_FENCE;
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002899 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01002900
Chris Wilson50e046b2016-08-04 07:52:46 +01002901 if (likely(!vma->vm->closed)) {
2902 trace_i915_vma_unbind(vma);
2903 vma->vm->unbind_vma(vma);
2904 }
Chris Wilson3272db52016-08-04 16:32:32 +01002905 vma->flags &= ~(I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002906
Chris Wilson50e046b2016-08-04 07:52:46 +01002907 drm_mm_remove_node(&vma->node);
2908 list_move_tail(&vma->vm_link, &vma->vm->unbound_list);
2909
Chris Wilson05a20d02016-08-18 17:16:55 +01002910 if (vma->pages != obj->pages) {
2911 GEM_BUG_ON(!vma->pages);
2912 sg_free_table(vma->pages);
2913 kfree(vma->pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002914 }
Chris Wilson247177d2016-08-15 10:48:47 +01002915 vma->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07002916
Ben Widawsky2f633152013-07-17 12:19:03 -07002917 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002918 * no more VMAs exist. */
Chris Wilson15717de2016-08-04 07:52:26 +01002919 if (--obj->bind_count == 0)
2920 list_move_tail(&obj->global_list,
2921 &to_i915(obj->base.dev)->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002922
Chris Wilson70903c32013-12-04 09:59:09 +00002923 /* And finally now the object is completely decoupled from this vma,
2924 * we can drop its hold on the backing storage and allow it to be
2925 * reaped by the shrinker.
2926 */
2927 i915_gem_object_unpin_pages(obj);
2928
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002929destroy:
Chris Wilson3272db52016-08-04 16:32:32 +01002930 if (unlikely(i915_vma_is_closed(vma)))
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002931 i915_vma_destroy(vma);
2932
Chris Wilson88241782011-01-07 17:09:48 +00002933 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002934}
2935
Chris Wilsondcff85c2016-08-05 10:14:11 +01002936int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
Chris Wilsonea746f32016-09-09 14:11:49 +01002937 unsigned int flags)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002938{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002939 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302940 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002941 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002942
Akash Goel3b3f1652016-10-13 22:44:48 +05302943 for_each_engine(engine, dev_priv, id) {
Chris Wilson62e63002016-06-24 14:55:52 +01002944 if (engine->last_context == NULL)
2945 continue;
2946
Chris Wilsonea746f32016-09-09 14:11:49 +01002947 ret = intel_engine_idle(engine, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002948 if (ret)
2949 return ret;
2950 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002951
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002952 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002953}
2954
Chris Wilson4144f9b2014-09-11 08:43:48 +01002955static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002956 unsigned long cache_level)
2957{
Chris Wilson4144f9b2014-09-11 08:43:48 +01002958 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01002959 struct drm_mm_node *other;
2960
Chris Wilson4144f9b2014-09-11 08:43:48 +01002961 /*
2962 * On some machines we have to be careful when putting differing types
2963 * of snoopable memory together to avoid the prefetcher crossing memory
2964 * domains and dying. During vm initialisation, we decide whether or not
2965 * these constraints apply and set the drm_mm.color_adjust
2966 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01002967 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01002968 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002969 return true;
2970
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002971 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01002972 return true;
2973
2974 if (list_empty(&gtt_space->node_list))
2975 return true;
2976
2977 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2978 if (other->allocated && !other->hole_follows && other->color != cache_level)
2979 return false;
2980
2981 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
2982 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
2983 return false;
2984
2985 return true;
2986}
2987
Jesse Barnesde151cf2008-11-12 10:03:55 -08002988/**
Chris Wilson59bfa122016-08-04 16:32:31 +01002989 * i915_vma_insert - finds a slot for the vma in its address space
2990 * @vma: the vma
Chris Wilson91b2db62016-08-04 16:32:23 +01002991 * @size: requested size in bytes (can be larger than the VMA)
Chris Wilson59bfa122016-08-04 16:32:31 +01002992 * @alignment: required alignment
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002993 * @flags: mask of PIN_* flags to use
Chris Wilson59bfa122016-08-04 16:32:31 +01002994 *
2995 * First we try to allocate some free space that meets the requirements for
2996 * the VMA. Failiing that, if the flags permit, it will evict an old VMA,
2997 * preferrably the oldest idle entry to make room for the new VMA.
2998 *
2999 * Returns:
3000 * 0 on success, negative error code otherwise.
Eric Anholt673a3942008-07-30 12:06:12 -07003001 */
Chris Wilson59bfa122016-08-04 16:32:31 +01003002static int
3003i915_vma_insert(struct i915_vma *vma, u64 size, u64 alignment, u64 flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003004{
Chris Wilson59bfa122016-08-04 16:32:31 +01003005 struct drm_i915_private *dev_priv = to_i915(vma->vm->dev);
3006 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonde180032016-08-04 16:32:29 +01003007 u64 start, end;
Chris Wilson07f73f62009-09-14 16:50:30 +01003008 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003009
Chris Wilson3272db52016-08-04 16:32:32 +01003010 GEM_BUG_ON(vma->flags & (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND));
Chris Wilson59bfa122016-08-04 16:32:31 +01003011 GEM_BUG_ON(drm_mm_node_allocated(&vma->node));
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003012
Chris Wilsonde180032016-08-04 16:32:29 +01003013 size = max(size, vma->size);
3014 if (flags & PIN_MAPPABLE)
Chris Wilson3e510a82016-08-05 10:14:23 +01003015 size = i915_gem_get_ggtt_size(dev_priv, size,
3016 i915_gem_object_get_tiling(obj));
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003017
Chris Wilsond8923dc2016-08-18 17:17:07 +01003018 alignment = max(max(alignment, vma->display_alignment),
3019 i915_gem_get_ggtt_alignment(dev_priv, size,
3020 i915_gem_object_get_tiling(obj),
3021 flags & PIN_MAPPABLE));
Chris Wilsona00b10c2010-09-24 21:15:47 +01003022
Michel Thierry101b5062015-10-01 13:33:57 +01003023 start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
Chris Wilsonde180032016-08-04 16:32:29 +01003024
3025 end = vma->vm->total;
Michel Thierry101b5062015-10-01 13:33:57 +01003026 if (flags & PIN_MAPPABLE)
Chris Wilson91b2db62016-08-04 16:32:23 +01003027 end = min_t(u64, end, dev_priv->ggtt.mappable_end);
Michel Thierry101b5062015-10-01 13:33:57 +01003028 if (flags & PIN_ZONE_4G)
Michel Thierry48ea1e32016-01-11 11:39:27 +00003029 end = min_t(u64, end, (1ULL << 32) - PAGE_SIZE);
Michel Thierry101b5062015-10-01 13:33:57 +01003030
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003031 /* If binding the object/GGTT view requires more space than the entire
3032 * aperture has, reject it early before evicting everything in a vain
3033 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003034 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003035 if (size > end) {
Chris Wilsonde180032016-08-04 16:32:29 +01003036 DRM_DEBUG("Attempting to bind an object larger than the aperture: request=%llu [object=%zd] > %s aperture=%llu\n",
Chris Wilson91b2db62016-08-04 16:32:23 +01003037 size, obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003038 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003039 end);
Chris Wilson59bfa122016-08-04 16:32:31 +01003040 return -E2BIG;
Chris Wilson654fc602010-05-27 13:18:21 +01003041 }
3042
Chris Wilson37e680a2012-06-07 15:38:42 +01003043 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003044 if (ret)
Chris Wilson59bfa122016-08-04 16:32:31 +01003045 return ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02003046
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003047 i915_gem_object_pin_pages(obj);
3048
Chris Wilson506a8e82015-12-08 11:55:07 +00003049 if (flags & PIN_OFFSET_FIXED) {
Chris Wilson59bfa122016-08-04 16:32:31 +01003050 u64 offset = flags & PIN_OFFSET_MASK;
Chris Wilsonde180032016-08-04 16:32:29 +01003051 if (offset & (alignment - 1) || offset > end - size) {
Chris Wilson506a8e82015-12-08 11:55:07 +00003052 ret = -EINVAL;
Chris Wilsonde180032016-08-04 16:32:29 +01003053 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003054 }
Chris Wilsonde180032016-08-04 16:32:29 +01003055
Chris Wilson506a8e82015-12-08 11:55:07 +00003056 vma->node.start = offset;
3057 vma->node.size = size;
3058 vma->node.color = obj->cache_level;
Chris Wilsonde180032016-08-04 16:32:29 +01003059 ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node);
Chris Wilson506a8e82015-12-08 11:55:07 +00003060 if (ret) {
3061 ret = i915_gem_evict_for_vma(vma);
3062 if (ret == 0)
Chris Wilsonde180032016-08-04 16:32:29 +01003063 ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node);
3064 if (ret)
3065 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003066 }
Michel Thierry101b5062015-10-01 13:33:57 +01003067 } else {
Chris Wilsonde180032016-08-04 16:32:29 +01003068 u32 search_flag, alloc_flag;
3069
Chris Wilson506a8e82015-12-08 11:55:07 +00003070 if (flags & PIN_HIGH) {
3071 search_flag = DRM_MM_SEARCH_BELOW;
3072 alloc_flag = DRM_MM_CREATE_TOP;
3073 } else {
3074 search_flag = DRM_MM_SEARCH_DEFAULT;
3075 alloc_flag = DRM_MM_CREATE_DEFAULT;
3076 }
Michel Thierry101b5062015-10-01 13:33:57 +01003077
Chris Wilson954c4692016-08-04 16:32:26 +01003078 /* We only allocate in PAGE_SIZE/GTT_PAGE_SIZE (4096) chunks,
3079 * so we know that we always have a minimum alignment of 4096.
3080 * The drm_mm range manager is optimised to return results
3081 * with zero alignment, so where possible use the optimal
3082 * path.
3083 */
3084 if (alignment <= 4096)
3085 alignment = 0;
3086
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003087search_free:
Chris Wilsonde180032016-08-04 16:32:29 +01003088 ret = drm_mm_insert_node_in_range_generic(&vma->vm->mm,
3089 &vma->node,
Chris Wilson506a8e82015-12-08 11:55:07 +00003090 size, alignment,
3091 obj->cache_level,
3092 start, end,
3093 search_flag,
3094 alloc_flag);
3095 if (ret) {
Chris Wilsonde180032016-08-04 16:32:29 +01003096 ret = i915_gem_evict_something(vma->vm, size, alignment,
Chris Wilson506a8e82015-12-08 11:55:07 +00003097 obj->cache_level,
3098 start, end,
3099 flags);
3100 if (ret == 0)
3101 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003102
Chris Wilsonde180032016-08-04 16:32:29 +01003103 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003104 }
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003105
3106 GEM_BUG_ON(vma->node.start < start);
3107 GEM_BUG_ON(vma->node.start + vma->node.size > end);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003108 }
Chris Wilson37508582016-08-04 16:32:24 +01003109 GEM_BUG_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level));
Eric Anholt673a3942008-07-30 12:06:12 -07003110
Ben Widawsky35c20a62013-05-31 11:28:48 -07003111 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Chris Wilsonde180032016-08-04 16:32:29 +01003112 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Chris Wilson15717de2016-08-04 07:52:26 +01003113 obj->bind_count++;
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003114
Chris Wilson59bfa122016-08-04 16:32:31 +01003115 return 0;
Ben Widawsky2f633152013-07-17 12:19:03 -07003116
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003117err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003118 i915_gem_object_unpin_pages(obj);
Chris Wilson59bfa122016-08-04 16:32:31 +01003119 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003120}
3121
Chris Wilson000433b2013-08-08 14:41:09 +01003122bool
Chris Wilson2c225692013-08-09 12:26:45 +01003123i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3124 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003125{
Eric Anholt673a3942008-07-30 12:06:12 -07003126 /* If we don't have a page list set up, then we're not pinned
3127 * to GPU, and we can ignore the cache flush because it'll happen
3128 * again at bind time.
3129 */
Chris Wilson05394f32010-11-08 19:18:58 +00003130 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003131 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003132
Imre Deak769ce462013-02-13 21:56:05 +02003133 /*
3134 * Stolen memory is always coherent with the GPU as it is explicitly
3135 * marked as wc by the system, or the system is cache-coherent.
3136 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003137 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003138 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003139
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003140 /* If the GPU is snooping the contents of the CPU cache,
3141 * we do not need to manually clear the CPU cache lines. However,
3142 * the caches are only snooped when the render cache is
3143 * flushed/invalidated. As we always have to emit invalidations
3144 * and flushes when moving into and out of the RENDER domain, correct
3145 * snooping behaviour occurs naturally as the result of our domain
3146 * tracking.
3147 */
Chris Wilson0f719792015-01-13 13:32:52 +00003148 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3149 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003150 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003151 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003152
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003153 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003154 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003155 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003156
3157 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003158}
3159
3160/** Flushes the GTT write domain for the object if it's dirty. */
3161static void
Chris Wilson05394f32010-11-08 19:18:58 +00003162i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003163{
Chris Wilson3b5724d2016-08-18 17:16:49 +01003164 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003165
Chris Wilson05394f32010-11-08 19:18:58 +00003166 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003167 return;
3168
Chris Wilson63256ec2011-01-04 18:42:07 +00003169 /* No actual flushing is required for the GTT write domain. Writes
Chris Wilson3b5724d2016-08-18 17:16:49 +01003170 * to it "immediately" go to main memory as far as we know, so there's
Eric Anholte47c68e2008-11-14 13:35:19 -08003171 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003172 *
3173 * However, we do have to enforce the order so that all writes through
3174 * the GTT land before any writes to the device, such as updates to
3175 * the GATT itself.
Chris Wilson3b5724d2016-08-18 17:16:49 +01003176 *
3177 * We also have to wait a bit for the writes to land from the GTT.
3178 * An uncached read (i.e. mmio) seems to be ideal for the round-trip
3179 * timing. This issue has only been observed when switching quickly
3180 * between GTT writes and CPU reads from inside the kernel on recent hw,
3181 * and it appears to only affect discrete GTT blocks (i.e. on LLC
3182 * system agents we cannot reproduce this behaviour).
Eric Anholte47c68e2008-11-14 13:35:19 -08003183 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003184 wmb();
Chris Wilson3b5724d2016-08-18 17:16:49 +01003185 if (INTEL_GEN(dev_priv) >= 6 && !HAS_LLC(dev_priv))
Akash Goel3b3f1652016-10-13 22:44:48 +05303186 POSTING_READ(RING_ACTHD(dev_priv->engine[RCS]->mmio_base));
Chris Wilson63256ec2011-01-04 18:42:07 +00003187
Chris Wilsond243ad82016-08-18 17:16:44 +01003188 intel_fb_obj_flush(obj, false, write_origin(obj, I915_GEM_DOMAIN_GTT));
Daniel Vetterf99d7062014-06-19 16:01:59 +02003189
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003190 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003191 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003192 obj->base.read_domains,
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003193 I915_GEM_DOMAIN_GTT);
Eric Anholte47c68e2008-11-14 13:35:19 -08003194}
3195
3196/** Flushes the CPU write domain for the object if it's dirty. */
3197static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003198i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003199{
Chris Wilson05394f32010-11-08 19:18:58 +00003200 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003201 return;
3202
Daniel Vettere62b59e2015-01-21 14:53:48 +01003203 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilsonc0336662016-05-06 15:40:21 +01003204 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson000433b2013-08-08 14:41:09 +01003205
Rodrigo Vivide152b62015-07-07 16:28:51 -07003206 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003207
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003208 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003209 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003210 obj->base.read_domains,
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003211 I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08003212}
3213
Chris Wilson383d5822016-08-18 17:17:08 +01003214static void i915_gem_object_bump_inactive_ggtt(struct drm_i915_gem_object *obj)
3215{
3216 struct i915_vma *vma;
3217
3218 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3219 if (!i915_vma_is_ggtt(vma))
3220 continue;
3221
3222 if (i915_vma_is_active(vma))
3223 continue;
3224
3225 if (!drm_mm_node_allocated(&vma->node))
3226 continue;
3227
3228 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
3229 }
3230}
3231
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003232/**
3233 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003234 * @obj: object to act on
3235 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003236 *
3237 * This function returns when the move is complete, including waiting on
3238 * flushes to occur.
3239 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003240int
Chris Wilson20217462010-11-23 15:26:33 +00003241i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003242{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003243 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003244 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003245
Chris Wilson0201f1e2012-07-20 12:41:01 +01003246 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003247 if (ret)
3248 return ret;
3249
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003250 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3251 return 0;
3252
Chris Wilson43566de2015-01-02 16:29:29 +05303253 /* Flush and acquire obj->pages so that we are coherent through
3254 * direct access in memory with previous cached writes through
3255 * shmemfs and that our cache domain tracking remains valid.
3256 * For example, if the obj->filp was moved to swap without us
3257 * being notified and releasing the pages, we would mistakenly
3258 * continue to assume that the obj remained out of the CPU cached
3259 * domain.
3260 */
3261 ret = i915_gem_object_get_pages(obj);
3262 if (ret)
3263 return ret;
3264
Daniel Vettere62b59e2015-01-21 14:53:48 +01003265 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003266
Chris Wilsond0a57782012-10-09 19:24:37 +01003267 /* Serialise direct access to this object with the barriers for
3268 * coherent writes from the GPU, by effectively invalidating the
3269 * GTT domain upon first access.
3270 */
3271 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3272 mb();
3273
Chris Wilson05394f32010-11-08 19:18:58 +00003274 old_write_domain = obj->base.write_domain;
3275 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003276
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003277 /* It should now be out of any other write domains, and we can update
3278 * the domain values for our changes.
3279 */
Chris Wilson05394f32010-11-08 19:18:58 +00003280 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3281 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003282 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003283 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3284 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3285 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003286 }
3287
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003288 trace_i915_gem_object_change_domain(obj,
3289 old_read_domains,
3290 old_write_domain);
3291
Chris Wilson8325a092012-04-24 15:52:35 +01003292 /* And bump the LRU for this access */
Chris Wilson383d5822016-08-18 17:17:08 +01003293 i915_gem_object_bump_inactive_ggtt(obj);
Chris Wilson8325a092012-04-24 15:52:35 +01003294
Eric Anholte47c68e2008-11-14 13:35:19 -08003295 return 0;
3296}
3297
Chris Wilsonef55f922015-10-09 14:11:27 +01003298/**
3299 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003300 * @obj: object to act on
3301 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003302 *
3303 * After this function returns, the object will be in the new cache-level
3304 * across all GTT and the contents of the backing storage will be coherent,
3305 * with respect to the new cache-level. In order to keep the backing storage
3306 * coherent for all users, we only allow a single cache level to be set
3307 * globally on the object and prevent it from being changed whilst the
3308 * hardware is reading from the object. That is if the object is currently
3309 * on the scanout it will be set to uncached (or equivalent display
3310 * cache coherency) and all non-MOCS GPU access will also be uncached so
3311 * that all direct access to the scanout remains coherent.
3312 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003313int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3314 enum i915_cache_level cache_level)
3315{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003316 struct i915_vma *vma;
Ville Syrjäläed75a552015-08-11 19:47:10 +03003317 int ret = 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003318
3319 if (obj->cache_level == cache_level)
Ville Syrjäläed75a552015-08-11 19:47:10 +03003320 goto out;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003321
Chris Wilsonef55f922015-10-09 14:11:27 +01003322 /* Inspect the list of currently bound VMA and unbind any that would
3323 * be invalid given the new cache-level. This is principally to
3324 * catch the issue of the CS prefetch crossing page boundaries and
3325 * reading an invalid PTE on older architectures.
3326 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003327restart:
3328 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003329 if (!drm_mm_node_allocated(&vma->node))
3330 continue;
3331
Chris Wilson20dfbde2016-08-04 16:32:30 +01003332 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003333 DRM_DEBUG("can not change the cache level of pinned objects\n");
3334 return -EBUSY;
3335 }
3336
Chris Wilsonaa653a62016-08-04 07:52:27 +01003337 if (i915_gem_valid_gtt_space(vma, cache_level))
3338 continue;
3339
3340 ret = i915_vma_unbind(vma);
3341 if (ret)
3342 return ret;
3343
3344 /* As unbinding may affect other elements in the
3345 * obj->vma_list (due to side-effects from retiring
3346 * an active vma), play safe and restart the iterator.
3347 */
3348 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003349 }
3350
Chris Wilsonef55f922015-10-09 14:11:27 +01003351 /* We can reuse the existing drm_mm nodes but need to change the
3352 * cache-level on the PTE. We could simply unbind them all and
3353 * rebind with the correct cache-level on next use. However since
3354 * we already have a valid slot, dma mapping, pages etc, we may as
3355 * rewrite the PTE in the belief that doing so tramples upon less
3356 * state and so involves less work.
3357 */
Chris Wilson15717de2016-08-04 07:52:26 +01003358 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003359 /* Before we change the PTE, the GPU must not be accessing it.
3360 * If we wait upon the object, we know that all the bound
3361 * VMA are no longer active.
3362 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01003363 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003364 if (ret)
3365 return ret;
3366
Chris Wilsonaa653a62016-08-04 07:52:27 +01003367 if (!HAS_LLC(obj->base.dev) && cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003368 /* Access to snoopable pages through the GTT is
3369 * incoherent and on some machines causes a hard
3370 * lockup. Relinquish the CPU mmaping to force
3371 * userspace to refault in the pages and we can
3372 * then double check if the GTT mapping is still
3373 * valid for that pointer access.
3374 */
3375 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003376
Chris Wilsonef55f922015-10-09 14:11:27 +01003377 /* As we no longer need a fence for GTT access,
3378 * we can relinquish it now (and so prevent having
3379 * to steal a fence from someone else on the next
3380 * fence request). Note GPU activity would have
3381 * dropped the fence as all snoopable access is
3382 * supposed to be linear.
3383 */
Chris Wilson49ef5292016-08-18 17:17:00 +01003384 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3385 ret = i915_vma_put_fence(vma);
3386 if (ret)
3387 return ret;
3388 }
Chris Wilsonef55f922015-10-09 14:11:27 +01003389 } else {
3390 /* We either have incoherent backing store and
3391 * so no GTT access or the architecture is fully
3392 * coherent. In such cases, existing GTT mmaps
3393 * ignore the cache bit in the PTE and we can
3394 * rewrite it without confusing the GPU or having
3395 * to force userspace to fault back in its mmaps.
3396 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003397 }
3398
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003399 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003400 if (!drm_mm_node_allocated(&vma->node))
3401 continue;
3402
3403 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3404 if (ret)
3405 return ret;
3406 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003407 }
3408
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003409 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003410 vma->node.color = cache_level;
3411 obj->cache_level = cache_level;
3412
Ville Syrjäläed75a552015-08-11 19:47:10 +03003413out:
Chris Wilsonef55f922015-10-09 14:11:27 +01003414 /* Flush the dirty CPU caches to the backing storage so that the
3415 * object is now coherent at its new cache level (with respect
3416 * to the access domain).
3417 */
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05303418 if (obj->cache_dirty && cpu_write_needs_clflush(obj)) {
Chris Wilson0f719792015-01-13 13:32:52 +00003419 if (i915_gem_clflush_object(obj, true))
Chris Wilsonc0336662016-05-06 15:40:21 +01003420 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilsone4ffd172011-04-04 09:44:39 +01003421 }
3422
Chris Wilsone4ffd172011-04-04 09:44:39 +01003423 return 0;
3424}
3425
Ben Widawsky199adf42012-09-21 17:01:20 -07003426int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3427 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003428{
Ben Widawsky199adf42012-09-21 17:01:20 -07003429 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003430 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003431
Chris Wilson03ac0642016-07-20 13:31:51 +01003432 obj = i915_gem_object_lookup(file, args->handle);
3433 if (!obj)
Chris Wilson432be692015-05-07 12:14:55 +01003434 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003435
Chris Wilson651d7942013-08-08 14:41:10 +01003436 switch (obj->cache_level) {
3437 case I915_CACHE_LLC:
3438 case I915_CACHE_L3_LLC:
3439 args->caching = I915_CACHING_CACHED;
3440 break;
3441
Chris Wilson4257d3b2013-08-08 14:41:11 +01003442 case I915_CACHE_WT:
3443 args->caching = I915_CACHING_DISPLAY;
3444 break;
3445
Chris Wilson651d7942013-08-08 14:41:10 +01003446 default:
3447 args->caching = I915_CACHING_NONE;
3448 break;
3449 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003450
Chris Wilson34911fd2016-07-20 13:31:54 +01003451 i915_gem_object_put_unlocked(obj);
Chris Wilson432be692015-05-07 12:14:55 +01003452 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003453}
3454
Ben Widawsky199adf42012-09-21 17:01:20 -07003455int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3456 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003457{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003458 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003459 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003460 struct drm_i915_gem_object *obj;
3461 enum i915_cache_level level;
3462 int ret;
3463
Ben Widawsky199adf42012-09-21 17:01:20 -07003464 switch (args->caching) {
3465 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003466 level = I915_CACHE_NONE;
3467 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003468 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003469 /*
3470 * Due to a HW issue on BXT A stepping, GPU stores via a
3471 * snooped mapping may leave stale data in a corresponding CPU
3472 * cacheline, whereas normally such cachelines would get
3473 * invalidated.
3474 */
Tvrtko Ursulinca377802016-03-02 12:10:31 +00003475 if (!HAS_LLC(dev) && !HAS_SNOOP(dev))
Imre Deake5756c12015-08-14 18:43:30 +03003476 return -ENODEV;
3477
Chris Wilsone6994ae2012-07-10 10:27:08 +01003478 level = I915_CACHE_LLC;
3479 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003480 case I915_CACHING_DISPLAY:
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003481 level = HAS_WT(dev_priv) ? I915_CACHE_WT : I915_CACHE_NONE;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003482 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003483 default:
3484 return -EINVAL;
3485 }
3486
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003487 intel_runtime_pm_get(dev_priv);
3488
Ben Widawsky3bc29132012-09-26 16:15:20 -07003489 ret = i915_mutex_lock_interruptible(dev);
3490 if (ret)
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003491 goto rpm_put;
Ben Widawsky3bc29132012-09-26 16:15:20 -07003492
Chris Wilson03ac0642016-07-20 13:31:51 +01003493 obj = i915_gem_object_lookup(file, args->handle);
3494 if (!obj) {
Chris Wilsone6994ae2012-07-10 10:27:08 +01003495 ret = -ENOENT;
3496 goto unlock;
3497 }
3498
3499 ret = i915_gem_object_set_cache_level(obj, level);
3500
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003501 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003502unlock:
3503 mutex_unlock(&dev->struct_mutex);
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003504rpm_put:
3505 intel_runtime_pm_put(dev_priv);
3506
Chris Wilsone6994ae2012-07-10 10:27:08 +01003507 return ret;
3508}
3509
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003510/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003511 * Prepare buffer for display plane (scanout, cursors, etc).
3512 * Can be called from an uninterruptible phase (modesetting) and allows
3513 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003514 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003515struct i915_vma *
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003516i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3517 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003518 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003519{
Chris Wilson058d88c2016-08-15 10:49:06 +01003520 struct i915_vma *vma;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003521 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003522 int ret;
3523
Chris Wilsoncc98b412013-08-09 12:25:09 +01003524 /* Mark the pin_display early so that we account for the
3525 * display coherency whilst setting up the cache domains.
3526 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003527 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003528
Eric Anholta7ef0642011-03-29 16:59:54 -07003529 /* The display engine is not coherent with the LLC cache on gen6. As
3530 * a result, we make sure that the pinning that is about to occur is
3531 * done with uncached PTEs. This is lowest common denominator for all
3532 * chipsets.
3533 *
3534 * However for gen6+, we could do better by using the GFDT bit instead
3535 * of uncaching, which would allow us to flush all the LLC-cached data
3536 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3537 */
Chris Wilson651d7942013-08-08 14:41:10 +01003538 ret = i915_gem_object_set_cache_level(obj,
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003539 HAS_WT(to_i915(obj->base.dev)) ?
3540 I915_CACHE_WT : I915_CACHE_NONE);
Chris Wilson058d88c2016-08-15 10:49:06 +01003541 if (ret) {
3542 vma = ERR_PTR(ret);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003543 goto err_unpin_display;
Chris Wilson058d88c2016-08-15 10:49:06 +01003544 }
Eric Anholta7ef0642011-03-29 16:59:54 -07003545
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003546 /* As the user may map the buffer once pinned in the display plane
3547 * (e.g. libkms for the bootup splash), we have to ensure that we
Chris Wilson2efb8132016-08-18 17:17:06 +01003548 * always use map_and_fenceable for all scanout buffers. However,
3549 * it may simply be too big to fit into mappable, in which case
3550 * put it anyway and hope that userspace can cope (but always first
3551 * try to preserve the existing ABI).
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003552 */
Chris Wilson2efb8132016-08-18 17:17:06 +01003553 vma = ERR_PTR(-ENOSPC);
3554 if (view->type == I915_GGTT_VIEW_NORMAL)
3555 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
3556 PIN_MAPPABLE | PIN_NONBLOCK);
3557 if (IS_ERR(vma))
3558 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, 0);
Chris Wilson058d88c2016-08-15 10:49:06 +01003559 if (IS_ERR(vma))
Chris Wilsoncc98b412013-08-09 12:25:09 +01003560 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003561
Chris Wilsond8923dc2016-08-18 17:17:07 +01003562 vma->display_alignment = max_t(u64, vma->display_alignment, alignment);
3563
Chris Wilson058d88c2016-08-15 10:49:06 +01003564 WARN_ON(obj->pin_display > i915_vma_pin_count(vma));
3565
Daniel Vettere62b59e2015-01-21 14:53:48 +01003566 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003567
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003568 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003569 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003570
3571 /* It should now be out of any other write domains, and we can update
3572 * the domain values for our changes.
3573 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003574 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003575 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003576
3577 trace_i915_gem_object_change_domain(obj,
3578 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003579 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003580
Chris Wilson058d88c2016-08-15 10:49:06 +01003581 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003582
3583err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003584 obj->pin_display--;
Chris Wilson058d88c2016-08-15 10:49:06 +01003585 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003586}
3587
3588void
Chris Wilson058d88c2016-08-15 10:49:06 +01003589i915_gem_object_unpin_from_display_plane(struct i915_vma *vma)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003590{
Chris Wilson058d88c2016-08-15 10:49:06 +01003591 if (WARN_ON(vma->obj->pin_display == 0))
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003592 return;
3593
Chris Wilsond8923dc2016-08-18 17:17:07 +01003594 if (--vma->obj->pin_display == 0)
3595 vma->display_alignment = 0;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003596
Chris Wilson383d5822016-08-18 17:17:08 +01003597 /* Bump the LRU to try and avoid premature eviction whilst flipping */
3598 if (!i915_vma_is_active(vma))
3599 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
3600
Chris Wilson058d88c2016-08-15 10:49:06 +01003601 i915_vma_unpin(vma);
3602 WARN_ON(vma->obj->pin_display > i915_vma_pin_count(vma));
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003603}
3604
Eric Anholte47c68e2008-11-14 13:35:19 -08003605/**
3606 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003607 * @obj: object to act on
3608 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003609 *
3610 * This function returns when the move is complete, including waiting on
3611 * flushes to occur.
3612 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003613int
Chris Wilson919926a2010-11-12 13:42:53 +00003614i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003615{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003616 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003617 int ret;
3618
Chris Wilson0201f1e2012-07-20 12:41:01 +01003619 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003620 if (ret)
3621 return ret;
3622
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003623 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3624 return 0;
3625
Eric Anholte47c68e2008-11-14 13:35:19 -08003626 i915_gem_object_flush_gtt_write_domain(obj);
3627
Chris Wilson05394f32010-11-08 19:18:58 +00003628 old_write_domain = obj->base.write_domain;
3629 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003630
Eric Anholte47c68e2008-11-14 13:35:19 -08003631 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003632 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003633 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003634
Chris Wilson05394f32010-11-08 19:18:58 +00003635 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003636 }
3637
3638 /* It should now be out of any other write domains, and we can update
3639 * the domain values for our changes.
3640 */
Chris Wilson05394f32010-11-08 19:18:58 +00003641 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003642
3643 /* If we're writing through the CPU, then the GPU read domains will
3644 * need to be invalidated at next use.
3645 */
3646 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003647 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3648 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003649 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003650
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003651 trace_i915_gem_object_change_domain(obj,
3652 old_read_domains,
3653 old_write_domain);
3654
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003655 return 0;
3656}
3657
Eric Anholt673a3942008-07-30 12:06:12 -07003658/* Throttle our rendering by waiting until the ring has completed our requests
3659 * emitted over 20 msec ago.
3660 *
Eric Anholtb9624422009-06-03 07:27:35 +00003661 * Note that if we were to use the current jiffies each time around the loop,
3662 * we wouldn't escape the function with any frames outstanding if the time to
3663 * render a frame was over 20ms.
3664 *
Eric Anholt673a3942008-07-30 12:06:12 -07003665 * This should get us reasonable parallelism between CPU and GPU but also
3666 * relatively low latency when blocking on a particular request to finish.
3667 */
3668static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003669i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003670{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003671 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003672 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003673 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003674 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003675 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003676
Daniel Vetter308887a2012-11-14 17:14:06 +01003677 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3678 if (ret)
3679 return ret;
3680
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003681 /* ABI: return -EIO if already wedged */
3682 if (i915_terminally_wedged(&dev_priv->gpu_error))
3683 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003684
Chris Wilson1c255952010-09-26 11:03:27 +01003685 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003686 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003687 if (time_after_eq(request->emitted_jiffies, recent_enough))
3688 break;
3689
John Harrisonfcfa423c2015-05-29 17:44:12 +01003690 /*
3691 * Note that the request might not have been submitted yet.
3692 * In which case emitted_jiffies will be zero.
3693 */
3694 if (!request->emitted_jiffies)
3695 continue;
3696
John Harrison54fb2412014-11-24 18:49:27 +00003697 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003698 }
John Harrisonff865882014-11-24 18:49:28 +00003699 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003700 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003701 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003702
John Harrison54fb2412014-11-24 18:49:27 +00003703 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003704 return 0;
3705
Chris Wilsonea746f32016-09-09 14:11:49 +01003706 ret = i915_wait_request(target, I915_WAIT_INTERRUPTIBLE, NULL, NULL);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003707 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003708
Eric Anholt673a3942008-07-30 12:06:12 -07003709 return ret;
3710}
3711
Chris Wilsond23db882014-05-23 08:48:08 +02003712static bool
Chris Wilson91b2db62016-08-04 16:32:23 +01003713i915_vma_misplaced(struct i915_vma *vma, u64 size, u64 alignment, u64 flags)
Chris Wilsond23db882014-05-23 08:48:08 +02003714{
Chris Wilson59bfa122016-08-04 16:32:31 +01003715 if (!drm_mm_node_allocated(&vma->node))
3716 return false;
3717
Chris Wilson91b2db62016-08-04 16:32:23 +01003718 if (vma->node.size < size)
3719 return true;
3720
3721 if (alignment && vma->node.start & (alignment - 1))
Chris Wilsond23db882014-05-23 08:48:08 +02003722 return true;
3723
Chris Wilson05a20d02016-08-18 17:16:55 +01003724 if (flags & PIN_MAPPABLE && !i915_vma_is_map_and_fenceable(vma))
Chris Wilsond23db882014-05-23 08:48:08 +02003725 return true;
3726
3727 if (flags & PIN_OFFSET_BIAS &&
3728 vma->node.start < (flags & PIN_OFFSET_MASK))
3729 return true;
3730
Chris Wilson506a8e82015-12-08 11:55:07 +00003731 if (flags & PIN_OFFSET_FIXED &&
3732 vma->node.start != (flags & PIN_OFFSET_MASK))
3733 return true;
3734
Chris Wilsond23db882014-05-23 08:48:08 +02003735 return false;
3736}
3737
Chris Wilsond0710ab2015-11-20 14:16:39 +00003738void __i915_vma_set_map_and_fenceable(struct i915_vma *vma)
3739{
3740 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsona9f14812016-08-04 16:32:28 +01003741 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003742 bool mappable, fenceable;
3743 u32 fence_size, fence_alignment;
3744
Chris Wilsona9f14812016-08-04 16:32:28 +01003745 fence_size = i915_gem_get_ggtt_size(dev_priv,
Chris Wilson05a20d02016-08-18 17:16:55 +01003746 vma->size,
Chris Wilson3e510a82016-08-05 10:14:23 +01003747 i915_gem_object_get_tiling(obj));
Chris Wilsona9f14812016-08-04 16:32:28 +01003748 fence_alignment = i915_gem_get_ggtt_alignment(dev_priv,
Chris Wilson05a20d02016-08-18 17:16:55 +01003749 vma->size,
Chris Wilson3e510a82016-08-05 10:14:23 +01003750 i915_gem_object_get_tiling(obj),
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003751 true);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003752
3753 fenceable = (vma->node.size == fence_size &&
3754 (vma->node.start & (fence_alignment - 1)) == 0);
3755
3756 mappable = (vma->node.start + fence_size <=
Chris Wilsona9f14812016-08-04 16:32:28 +01003757 dev_priv->ggtt.mappable_end);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003758
Chris Wilson05a20d02016-08-18 17:16:55 +01003759 if (mappable && fenceable)
3760 vma->flags |= I915_VMA_CAN_FENCE;
3761 else
3762 vma->flags &= ~I915_VMA_CAN_FENCE;
Chris Wilsond0710ab2015-11-20 14:16:39 +00003763}
3764
Chris Wilson305bc232016-08-04 16:32:33 +01003765int __i915_vma_do_pin(struct i915_vma *vma,
3766 u64 size, u64 alignment, u64 flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003767{
Chris Wilson305bc232016-08-04 16:32:33 +01003768 unsigned int bound = vma->flags;
Eric Anholt673a3942008-07-30 12:06:12 -07003769 int ret;
3770
Chris Wilson59bfa122016-08-04 16:32:31 +01003771 GEM_BUG_ON((flags & (PIN_GLOBAL | PIN_USER)) == 0);
Chris Wilson3272db52016-08-04 16:32:32 +01003772 GEM_BUG_ON((flags & PIN_GLOBAL) && !i915_vma_is_ggtt(vma));
Ben Widawsky6e7186a2014-05-06 22:21:36 -07003773
Chris Wilson305bc232016-08-04 16:32:33 +01003774 if (WARN_ON(bound & I915_VMA_PIN_OVERFLOW)) {
3775 ret = -EBUSY;
3776 goto err;
3777 }
Chris Wilsonc826c442014-10-31 13:53:53 +00003778
Chris Wilsonde895082016-08-04 16:32:34 +01003779 if ((bound & I915_VMA_BIND_MASK) == 0) {
Chris Wilson59bfa122016-08-04 16:32:31 +01003780 ret = i915_vma_insert(vma, size, alignment, flags);
3781 if (ret)
3782 goto err;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003783 }
3784
Chris Wilson59bfa122016-08-04 16:32:31 +01003785 ret = i915_vma_bind(vma, vma->obj->cache_level, flags);
Chris Wilson3b165252016-08-04 16:32:25 +01003786 if (ret)
Chris Wilson59bfa122016-08-04 16:32:31 +01003787 goto err;
Chris Wilson3b165252016-08-04 16:32:25 +01003788
Chris Wilson3272db52016-08-04 16:32:32 +01003789 if ((bound ^ vma->flags) & I915_VMA_GLOBAL_BIND)
Chris Wilsond0710ab2015-11-20 14:16:39 +00003790 __i915_vma_set_map_and_fenceable(vma);
Chris Wilsonef79e172014-10-31 13:53:52 +00003791
Chris Wilson3b165252016-08-04 16:32:25 +01003792 GEM_BUG_ON(i915_vma_misplaced(vma, size, alignment, flags));
Eric Anholt673a3942008-07-30 12:06:12 -07003793 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003794
Chris Wilson59bfa122016-08-04 16:32:31 +01003795err:
3796 __i915_vma_unpin(vma);
3797 return ret;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003798}
3799
Chris Wilson058d88c2016-08-15 10:49:06 +01003800struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003801i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3802 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003803 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003804 u64 alignment,
3805 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003806{
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003807 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3808 struct i915_address_space *vm = &dev_priv->ggtt.base;
Chris Wilson59bfa122016-08-04 16:32:31 +01003809 struct i915_vma *vma;
3810 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003811
Chris Wilson058d88c2016-08-15 10:49:06 +01003812 vma = i915_gem_obj_lookup_or_create_vma(obj, vm, view);
Chris Wilson59bfa122016-08-04 16:32:31 +01003813 if (IS_ERR(vma))
Chris Wilson058d88c2016-08-15 10:49:06 +01003814 return vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01003815
3816 if (i915_vma_misplaced(vma, size, alignment, flags)) {
3817 if (flags & PIN_NONBLOCK &&
3818 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01003819 return ERR_PTR(-ENOSPC);
Chris Wilson59bfa122016-08-04 16:32:31 +01003820
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003821 if (flags & PIN_MAPPABLE) {
3822 u32 fence_size;
3823
3824 fence_size = i915_gem_get_ggtt_size(dev_priv, vma->size,
3825 i915_gem_object_get_tiling(obj));
3826 /* If the required space is larger than the available
3827 * aperture, we will not able to find a slot for the
3828 * object and unbinding the object now will be in
3829 * vain. Worse, doing so may cause us to ping-pong
3830 * the object in and out of the Global GTT and
3831 * waste a lot of cycles under the mutex.
3832 */
3833 if (fence_size > dev_priv->ggtt.mappable_end)
3834 return ERR_PTR(-E2BIG);
3835
3836 /* If NONBLOCK is set the caller is optimistically
3837 * trying to cache the full object within the mappable
3838 * aperture, and *must* have a fallback in place for
3839 * situations where we cannot bind the object. We
3840 * can be a little more lax here and use the fallback
3841 * more often to avoid costly migrations of ourselves
3842 * and other objects within the aperture.
3843 *
3844 * Half-the-aperture is used as a simple heuristic.
3845 * More interesting would to do search for a free
3846 * block prior to making the commitment to unbind.
3847 * That caters for the self-harm case, and with a
3848 * little more heuristics (e.g. NOFAULT, NOEVICT)
3849 * we could try to minimise harm to others.
3850 */
3851 if (flags & PIN_NONBLOCK &&
3852 fence_size > dev_priv->ggtt.mappable_end / 2)
3853 return ERR_PTR(-ENOSPC);
3854 }
3855
Chris Wilson59bfa122016-08-04 16:32:31 +01003856 WARN(i915_vma_is_pinned(vma),
3857 "bo is already pinned in ggtt with incorrect alignment:"
Chris Wilson05a20d02016-08-18 17:16:55 +01003858 " offset=%08x, req.alignment=%llx,"
3859 " req.map_and_fenceable=%d, vma->map_and_fenceable=%d\n",
3860 i915_ggtt_offset(vma), alignment,
Chris Wilson59bfa122016-08-04 16:32:31 +01003861 !!(flags & PIN_MAPPABLE),
Chris Wilson05a20d02016-08-18 17:16:55 +01003862 i915_vma_is_map_and_fenceable(vma));
Chris Wilson59bfa122016-08-04 16:32:31 +01003863 ret = i915_vma_unbind(vma);
3864 if (ret)
Chris Wilson058d88c2016-08-15 10:49:06 +01003865 return ERR_PTR(ret);
Chris Wilson59bfa122016-08-04 16:32:31 +01003866 }
3867
Chris Wilson058d88c2016-08-15 10:49:06 +01003868 ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
3869 if (ret)
3870 return ERR_PTR(ret);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003871
Chris Wilson058d88c2016-08-15 10:49:06 +01003872 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003873}
3874
Chris Wilsonedf6b762016-08-09 09:23:33 +01003875static __always_inline unsigned int __busy_read_flag(unsigned int id)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003876{
3877 /* Note that we could alias engines in the execbuf API, but
3878 * that would be very unwise as it prevents userspace from
3879 * fine control over engine selection. Ahem.
3880 *
3881 * This should be something like EXEC_MAX_ENGINE instead of
3882 * I915_NUM_ENGINES.
3883 */
3884 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
3885 return 0x10000 << id;
3886}
3887
3888static __always_inline unsigned int __busy_write_id(unsigned int id)
3889{
Chris Wilson70cb4722016-08-09 18:08:25 +01003890 /* The uABI guarantees an active writer is also amongst the read
3891 * engines. This would be true if we accessed the activity tracking
3892 * under the lock, but as we perform the lookup of the object and
3893 * its activity locklessly we can not guarantee that the last_write
3894 * being active implies that we have set the same engine flag from
3895 * last_read - hence we always set both read and write busy for
3896 * last_write.
3897 */
3898 return id | __busy_read_flag(id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003899}
3900
Chris Wilsonedf6b762016-08-09 09:23:33 +01003901static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003902__busy_set_if_active(const struct i915_gem_active *active,
3903 unsigned int (*flag)(unsigned int id))
3904{
Chris Wilson12555012016-08-16 09:50:40 +01003905 struct drm_i915_gem_request *request;
3906
3907 request = rcu_dereference(active->request);
3908 if (!request || i915_gem_request_completed(request))
3909 return 0;
3910
3911 /* This is racy. See __i915_gem_active_get_rcu() for an in detail
3912 * discussion of how to handle the race correctly, but for reporting
3913 * the busy state we err on the side of potentially reporting the
3914 * wrong engine as being busy (but we guarantee that the result
3915 * is at least self-consistent).
3916 *
3917 * As we use SLAB_DESTROY_BY_RCU, the request may be reallocated
3918 * whilst we are inspecting it, even under the RCU read lock as we are.
3919 * This means that there is a small window for the engine and/or the
3920 * seqno to have been overwritten. The seqno will always be in the
3921 * future compared to the intended, and so we know that if that
3922 * seqno is idle (on whatever engine) our request is idle and the
3923 * return 0 above is correct.
3924 *
3925 * The issue is that if the engine is switched, it is just as likely
3926 * to report that it is busy (but since the switch happened, we know
3927 * the request should be idle). So there is a small chance that a busy
3928 * result is actually the wrong engine.
3929 *
3930 * So why don't we care?
3931 *
3932 * For starters, the busy ioctl is a heuristic that is by definition
3933 * racy. Even with perfect serialisation in the driver, the hardware
3934 * state is constantly advancing - the state we report to the user
3935 * is stale.
3936 *
3937 * The critical information for the busy-ioctl is whether the object
3938 * is idle as userspace relies on that to detect whether its next
3939 * access will stall, or if it has missed submitting commands to
3940 * the hardware allowing the GPU to stall. We never generate a
3941 * false-positive for idleness, thus busy-ioctl is reliable at the
3942 * most fundamental level, and we maintain the guarantee that a
3943 * busy object left to itself will eventually become idle (and stay
3944 * idle!).
3945 *
3946 * We allow ourselves the leeway of potentially misreporting the busy
3947 * state because that is an optimisation heuristic that is constantly
3948 * in flux. Being quickly able to detect the busy/idle state is much
3949 * more important than accurate logging of exactly which engines were
3950 * busy.
3951 *
3952 * For accuracy in reporting the engine, we could use
3953 *
3954 * result = 0;
3955 * request = __i915_gem_active_get_rcu(active);
3956 * if (request) {
3957 * if (!i915_gem_request_completed(request))
3958 * result = flag(request->engine->exec_id);
3959 * i915_gem_request_put(request);
3960 * }
3961 *
3962 * but that still remains susceptible to both hardware and userspace
3963 * races. So we accept making the result of that race slightly worse,
3964 * given the rarity of the race and its low impact on the result.
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003965 */
Chris Wilson12555012016-08-16 09:50:40 +01003966 return flag(READ_ONCE(request->engine->exec_id));
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003967}
3968
Chris Wilsonedf6b762016-08-09 09:23:33 +01003969static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003970busy_check_reader(const struct i915_gem_active *active)
3971{
3972 return __busy_set_if_active(active, __busy_read_flag);
3973}
3974
Chris Wilsonedf6b762016-08-09 09:23:33 +01003975static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003976busy_check_writer(const struct i915_gem_active *active)
3977{
3978 return __busy_set_if_active(active, __busy_write_id);
3979}
3980
Eric Anholt673a3942008-07-30 12:06:12 -07003981int
Eric Anholt673a3942008-07-30 12:06:12 -07003982i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003983 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003984{
3985 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003986 struct drm_i915_gem_object *obj;
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003987 unsigned long active;
Eric Anholt673a3942008-07-30 12:06:12 -07003988
Chris Wilson03ac0642016-07-20 13:31:51 +01003989 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003990 if (!obj)
3991 return -ENOENT;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003992
Chris Wilson426960b2016-01-15 16:51:46 +00003993 args->busy = 0;
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003994 active = __I915_BO_ACTIVE(obj);
3995 if (active) {
3996 int idx;
Chris Wilson426960b2016-01-15 16:51:46 +00003997
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003998 /* Yes, the lookups are intentionally racy.
3999 *
4000 * First, we cannot simply rely on __I915_BO_ACTIVE. We have
4001 * to regard the value as stale and as our ABI guarantees
4002 * forward progress, we confirm the status of each active
4003 * request with the hardware.
4004 *
4005 * Even though we guard the pointer lookup by RCU, that only
4006 * guarantees that the pointer and its contents remain
4007 * dereferencable and does *not* mean that the request we
4008 * have is the same as the one being tracked by the object.
4009 *
4010 * Consider that we lookup the request just as it is being
4011 * retired and freed. We take a local copy of the pointer,
4012 * but before we add its engine into the busy set, the other
4013 * thread reallocates it and assigns it to a task on another
Chris Wilson12555012016-08-16 09:50:40 +01004014 * engine with a fresh and incomplete seqno. Guarding against
4015 * that requires careful serialisation and reference counting,
4016 * i.e. using __i915_gem_active_get_request_rcu(). We don't,
4017 * instead we expect that if the result is busy, which engines
4018 * are busy is not completely reliable - we only guarantee
4019 * that the object was busy.
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004020 */
4021 rcu_read_lock();
4022
4023 for_each_active(active, idx)
4024 args->busy |= busy_check_reader(&obj->last_read[idx]);
4025
4026 /* For ABI sanity, we only care that the write engine is in
Chris Wilson70cb4722016-08-09 18:08:25 +01004027 * the set of read engines. This should be ensured by the
4028 * ordering of setting last_read/last_write in
4029 * i915_vma_move_to_active(), and then in reverse in retire.
4030 * However, for good measure, we always report the last_write
4031 * request as a busy read as well as being a busy write.
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004032 *
4033 * We don't care that the set of active read/write engines
4034 * may change during construction of the result, as it is
4035 * equally liable to change before userspace can inspect
4036 * the result.
4037 */
4038 args->busy |= busy_check_writer(&obj->last_write);
4039
4040 rcu_read_unlock();
Chris Wilson426960b2016-01-15 16:51:46 +00004041 }
Eric Anholt673a3942008-07-30 12:06:12 -07004042
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004043 i915_gem_object_put_unlocked(obj);
4044 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004045}
4046
4047int
4048i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4049 struct drm_file *file_priv)
4050{
Akshay Joshi0206e352011-08-16 15:34:10 -04004051 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004052}
4053
Chris Wilson3ef94da2009-09-14 16:50:29 +01004054int
4055i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4056 struct drm_file *file_priv)
4057{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004058 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004059 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004060 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004061 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004062
4063 switch (args->madv) {
4064 case I915_MADV_DONTNEED:
4065 case I915_MADV_WILLNEED:
4066 break;
4067 default:
4068 return -EINVAL;
4069 }
4070
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004071 ret = i915_mutex_lock_interruptible(dev);
4072 if (ret)
4073 return ret;
4074
Chris Wilson03ac0642016-07-20 13:31:51 +01004075 obj = i915_gem_object_lookup(file_priv, args->handle);
4076 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004077 ret = -ENOENT;
4078 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004079 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004080
Daniel Vetter656bfa32014-11-20 09:26:30 +01004081 if (obj->pages &&
Chris Wilson3e510a82016-08-05 10:14:23 +01004082 i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01004083 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4084 if (obj->madv == I915_MADV_WILLNEED)
4085 i915_gem_object_unpin_pages(obj);
4086 if (args->madv == I915_MADV_WILLNEED)
4087 i915_gem_object_pin_pages(obj);
4088 }
4089
Chris Wilson05394f32010-11-08 19:18:58 +00004090 if (obj->madv != __I915_MADV_PURGED)
4091 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004092
Chris Wilson6c085a72012-08-20 11:40:46 +02004093 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004094 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004095 i915_gem_object_truncate(obj);
4096
Chris Wilson05394f32010-11-08 19:18:58 +00004097 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004098
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004099 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004100unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004101 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004102 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004103}
4104
Chris Wilson37e680a2012-06-07 15:38:42 +01004105void i915_gem_object_init(struct drm_i915_gem_object *obj,
4106 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004107{
Chris Wilsonb4716182015-04-27 13:41:17 +01004108 int i;
4109
Ben Widawsky35c20a62013-05-31 11:28:48 -07004110 INIT_LIST_HEAD(&obj->global_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004111 for (i = 0; i < I915_NUM_ENGINES; i++)
Chris Wilsonfa545cb2016-08-04 07:52:35 +01004112 init_request_active(&obj->last_read[i],
4113 i915_gem_object_retire__read);
4114 init_request_active(&obj->last_write,
4115 i915_gem_object_retire__write);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004116 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004117 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004118 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004119
Chris Wilson37e680a2012-06-07 15:38:42 +01004120 obj->ops = ops;
4121
Chris Wilson50349242016-08-18 17:17:04 +01004122 obj->frontbuffer_ggtt_origin = ORIGIN_GTT;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004123 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004124
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004125 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004126}
4127
Chris Wilson37e680a2012-06-07 15:38:42 +01004128static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Chris Wilsonde472662016-01-22 18:32:31 +00004129 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE,
Chris Wilson37e680a2012-06-07 15:38:42 +01004130 .get_pages = i915_gem_object_get_pages_gtt,
4131 .put_pages = i915_gem_object_put_pages_gtt,
4132};
4133
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004134/* Note we don't consider signbits :| */
4135#define overflows_type(x, T) \
4136 (sizeof(x) > sizeof(T) && (x) >> (sizeof(T) * BITS_PER_BYTE))
4137
4138struct drm_i915_gem_object *
4139i915_gem_object_create(struct drm_device *dev, u64 size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004140{
Daniel Vetterc397b902010-04-09 19:05:07 +00004141 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004142 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004143 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004144 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004145
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004146 /* There is a prevalence of the assumption that we fit the object's
4147 * page count inside a 32bit _signed_ variable. Let's document this and
4148 * catch if we ever need to fix it. In the meantime, if you do spot
4149 * such a local variable, please consider fixing!
4150 */
4151 if (WARN_ON(size >> PAGE_SHIFT > INT_MAX))
4152 return ERR_PTR(-E2BIG);
4153
4154 if (overflows_type(size, obj->base.size))
4155 return ERR_PTR(-E2BIG);
4156
Chris Wilson42dcedd2012-11-15 11:32:30 +00004157 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004158 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004159 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004160
Chris Wilsonfe3db792016-04-25 13:32:13 +01004161 ret = drm_gem_object_init(dev, &obj->base, size);
4162 if (ret)
4163 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004164
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004165 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4166 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4167 /* 965gm cannot relocate objects above 4GiB. */
4168 mask &= ~__GFP_HIGHMEM;
4169 mask |= __GFP_DMA32;
4170 }
4171
Al Viro93c76a32015-12-04 23:45:44 -05004172 mapping = obj->base.filp->f_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004173 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004174
Chris Wilson37e680a2012-06-07 15:38:42 +01004175 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004176
Daniel Vetterc397b902010-04-09 19:05:07 +00004177 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4178 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4179
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004180 if (HAS_LLC(dev)) {
4181 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004182 * cache) for about a 10% performance improvement
4183 * compared to uncached. Graphics requests other than
4184 * display scanout are coherent with the CPU in
4185 * accessing this cache. This means in this mode we
4186 * don't need to clflush on the CPU side, and on the
4187 * GPU side we only need to flush internal caches to
4188 * get data visible to the CPU.
4189 *
4190 * However, we maintain the display planes as UC, and so
4191 * need to rebind when first used as such.
4192 */
4193 obj->cache_level = I915_CACHE_LLC;
4194 } else
4195 obj->cache_level = I915_CACHE_NONE;
4196
Daniel Vetterd861e332013-07-24 23:25:03 +02004197 trace_i915_gem_object_create(obj);
4198
Chris Wilson05394f32010-11-08 19:18:58 +00004199 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004200
4201fail:
4202 i915_gem_object_free(obj);
4203
4204 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004205}
4206
Chris Wilson340fbd82014-05-22 09:16:52 +01004207static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4208{
4209 /* If we are the last user of the backing storage (be it shmemfs
4210 * pages or stolen etc), we know that the pages are going to be
4211 * immediately released. In this case, we can then skip copying
4212 * back the contents from the GPU.
4213 */
4214
4215 if (obj->madv != I915_MADV_WILLNEED)
4216 return false;
4217
4218 if (obj->base.filp == NULL)
4219 return true;
4220
4221 /* At first glance, this looks racy, but then again so would be
4222 * userspace racing mmap against close. However, the first external
4223 * reference to the filp can only be obtained through the
4224 * i915_gem_mmap_ioctl() which safeguards us against the user
4225 * acquiring such a reference whilst we are in the middle of
4226 * freeing the object.
4227 */
4228 return atomic_long_read(&obj->base.filp->f_count) == 1;
4229}
4230
Chris Wilson1488fc02012-04-24 15:47:31 +01004231void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004232{
Chris Wilson1488fc02012-04-24 15:47:31 +01004233 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004234 struct drm_device *dev = obj->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004235 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004236 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004237
Paulo Zanonif65c9162013-11-27 18:20:34 -02004238 intel_runtime_pm_get(dev_priv);
4239
Chris Wilson26e12f82011-03-20 11:20:19 +00004240 trace_i915_gem_object_destroy(obj);
4241
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004242 /* All file-owned VMA should have been released by this point through
4243 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4244 * However, the object may also be bound into the global GTT (e.g.
4245 * older GPUs without per-process support, or for direct access through
4246 * the GTT either for the user or for scanout). Those VMA still need to
4247 * unbound now.
4248 */
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004249 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +01004250 GEM_BUG_ON(!i915_vma_is_ggtt(vma));
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004251 GEM_BUG_ON(i915_vma_is_active(vma));
Chris Wilson3272db52016-08-04 16:32:32 +01004252 vma->flags &= ~I915_VMA_PIN_MASK;
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004253 i915_vma_close(vma);
Chris Wilson1488fc02012-04-24 15:47:31 +01004254 }
Chris Wilson15717de2016-08-04 07:52:26 +01004255 GEM_BUG_ON(obj->bind_count);
Chris Wilson1488fc02012-04-24 15:47:31 +01004256
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004257 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4258 * before progressing. */
4259 if (obj->stolen)
4260 i915_gem_object_unpin_pages(obj);
4261
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004262 WARN_ON(atomic_read(&obj->frontbuffer_bits));
Daniel Vettera071fa02014-06-18 23:28:09 +02004263
Daniel Vetter656bfa32014-11-20 09:26:30 +01004264 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4265 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
Chris Wilson3e510a82016-08-05 10:14:23 +01004266 i915_gem_object_is_tiled(obj))
Daniel Vetter656bfa32014-11-20 09:26:30 +01004267 i915_gem_object_unpin_pages(obj);
4268
Ben Widawsky401c29f2013-05-31 11:28:47 -07004269 if (WARN_ON(obj->pages_pin_count))
4270 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004271 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004272 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004273 i915_gem_object_put_pages(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004274
Chris Wilson9da3da62012-06-01 15:20:22 +01004275 BUG_ON(obj->pages);
4276
Chris Wilson2f745ad2012-09-04 21:02:58 +01004277 if (obj->base.import_attach)
4278 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004279
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004280 if (obj->ops->release)
4281 obj->ops->release(obj);
4282
Chris Wilson05394f32010-11-08 19:18:58 +00004283 drm_gem_object_release(&obj->base);
4284 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004285
Chris Wilson05394f32010-11-08 19:18:58 +00004286 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004287 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004288
4289 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004290}
4291
Chris Wilsondcff85c2016-08-05 10:14:11 +01004292int i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004293{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004294 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsondcff85c2016-08-05 10:14:11 +01004295 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004296
Chris Wilson54b4f682016-07-21 21:16:19 +01004297 intel_suspend_gt_powersave(dev_priv);
4298
Chris Wilson45c5f202013-10-16 11:50:01 +01004299 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004300
4301 /* We have to flush all the executing contexts to main memory so
4302 * that they can saved in the hibernation image. To ensure the last
4303 * context image is coherent, we have to switch away from it. That
4304 * leaves the dev_priv->kernel_context still active when
4305 * we actually suspend, and its image in memory may not match the GPU
4306 * state. Fortunately, the kernel_context is disposable and we do
4307 * not rely on its state.
4308 */
4309 ret = i915_gem_switch_to_kernel_context(dev_priv);
4310 if (ret)
4311 goto err;
4312
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004313 ret = i915_gem_wait_for_idle(dev_priv,
4314 I915_WAIT_INTERRUPTIBLE |
4315 I915_WAIT_LOCKED);
Chris Wilsonf7403342013-09-13 23:57:04 +01004316 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004317 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004318
Chris Wilsonc0336662016-05-06 15:40:21 +01004319 i915_gem_retire_requests(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004320
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004321 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004322 mutex_unlock(&dev->struct_mutex);
4323
Chris Wilson737b1502015-01-26 18:03:03 +02004324 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004325 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
4326 flush_delayed_work(&dev_priv->gt.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004327
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004328 /* Assert that we sucessfully flushed all the work and
4329 * reset the GPU back to its idle, low power state.
4330 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004331 WARN_ON(dev_priv->gt.awake);
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004332
Imre Deak1c777c52016-10-12 17:46:37 +03004333 /*
4334 * Neither the BIOS, ourselves or any other kernel
4335 * expects the system to be in execlists mode on startup,
4336 * so we need to reset the GPU back to legacy mode. And the only
4337 * known way to disable logical contexts is through a GPU reset.
4338 *
4339 * So in order to leave the system in a known default configuration,
4340 * always reset the GPU upon unload and suspend. Afterwards we then
4341 * clean up the GEM state tracking, flushing off the requests and
4342 * leaving the system in a known idle state.
4343 *
4344 * Note that is of the upmost importance that the GPU is idle and
4345 * all stray writes are flushed *before* we dismantle the backing
4346 * storage for the pinned objects.
4347 *
4348 * However, since we are uncertain that resetting the GPU on older
4349 * machines is a good idea, we don't - just in case it leaves the
4350 * machine in an unusable condition.
4351 */
4352 if (HAS_HW_CONTEXTS(dev)) {
4353 int reset = intel_gpu_reset(dev_priv, ALL_ENGINES);
4354 WARN_ON(reset && reset != -ENODEV);
4355 }
4356
Eric Anholt673a3942008-07-30 12:06:12 -07004357 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004358
4359err:
4360 mutex_unlock(&dev->struct_mutex);
4361 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004362}
4363
Chris Wilson5ab57c72016-07-15 14:56:20 +01004364void i915_gem_resume(struct drm_device *dev)
4365{
4366 struct drm_i915_private *dev_priv = to_i915(dev);
4367
4368 mutex_lock(&dev->struct_mutex);
4369 i915_gem_restore_gtt_mappings(dev);
4370
4371 /* As we didn't flush the kernel context before suspend, we cannot
4372 * guarantee that the context image is complete. So let's just reset
4373 * it and start again.
4374 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01004375 dev_priv->gt.resume(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004376
4377 mutex_unlock(&dev->struct_mutex);
4378}
4379
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004380void i915_gem_init_swizzling(struct drm_device *dev)
4381{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004382 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004383
Daniel Vetter11782b02012-01-31 16:47:55 +01004384 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004385 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4386 return;
4387
4388 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4389 DISP_TILE_SURFACE_SWIZZLING);
4390
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004391 if (IS_GEN5(dev_priv))
Daniel Vetter11782b02012-01-31 16:47:55 +01004392 return;
4393
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004394 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004395 if (IS_GEN6(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004396 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004397 else if (IS_GEN7(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004398 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004399 else if (IS_GEN8(dev_priv))
Ben Widawsky31a53362013-11-02 21:07:04 -07004400 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004401 else
4402 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004403}
Daniel Vettere21af882012-02-09 20:53:27 +01004404
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004405static void init_unused_ring(struct drm_i915_private *dev_priv, u32 base)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004406{
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004407 I915_WRITE(RING_CTL(base), 0);
4408 I915_WRITE(RING_HEAD(base), 0);
4409 I915_WRITE(RING_TAIL(base), 0);
4410 I915_WRITE(RING_START(base), 0);
4411}
4412
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004413static void init_unused_rings(struct drm_i915_private *dev_priv)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004414{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004415 if (IS_I830(dev_priv)) {
4416 init_unused_ring(dev_priv, PRB1_BASE);
4417 init_unused_ring(dev_priv, SRB0_BASE);
4418 init_unused_ring(dev_priv, SRB1_BASE);
4419 init_unused_ring(dev_priv, SRB2_BASE);
4420 init_unused_ring(dev_priv, SRB3_BASE);
4421 } else if (IS_GEN2(dev_priv)) {
4422 init_unused_ring(dev_priv, SRB0_BASE);
4423 init_unused_ring(dev_priv, SRB1_BASE);
4424 } else if (IS_GEN3(dev_priv)) {
4425 init_unused_ring(dev_priv, PRB1_BASE);
4426 init_unused_ring(dev_priv, PRB2_BASE);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004427 }
4428}
4429
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004430int
4431i915_gem_init_hw(struct drm_device *dev)
4432{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004433 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004434 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304435 enum intel_engine_id id;
Chris Wilsond200cda2016-04-28 09:56:44 +01004436 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004437
Chris Wilson5e4f5182015-02-13 14:35:59 +00004438 /* Double layer security blanket, see i915_gem_init() */
4439 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4440
Mika Kuoppala3accaf72016-04-13 17:26:43 +03004441 if (HAS_EDRAM(dev) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004442 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004443
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01004444 if (IS_HASWELL(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004445 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev_priv) ?
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004446 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004447
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004448 if (HAS_PCH_NOP(dev_priv)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004449 if (IS_IVYBRIDGE(dev_priv)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004450 u32 temp = I915_READ(GEN7_MSG_CTL);
4451 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4452 I915_WRITE(GEN7_MSG_CTL, temp);
4453 } else if (INTEL_INFO(dev)->gen >= 7) {
4454 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4455 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4456 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4457 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004458 }
4459
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004460 i915_gem_init_swizzling(dev);
4461
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004462 /*
4463 * At least 830 can leave some of the unused rings
4464 * "active" (ie. head != tail) after resume which
4465 * will prevent c3 entry. Makes sure all unused rings
4466 * are totally idle.
4467 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004468 init_unused_rings(dev_priv);
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004469
Dave Gordoned54c1a2016-01-19 19:02:54 +00004470 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004471
John Harrison4ad2fd82015-06-18 13:11:20 +01004472 ret = i915_ppgtt_init_hw(dev);
4473 if (ret) {
4474 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4475 goto out;
4476 }
4477
4478 /* Need to do basic initialisation of all rings first: */
Akash Goel3b3f1652016-10-13 22:44:48 +05304479 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004480 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004481 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004482 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004483 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004484
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004485 intel_mocs_init_l3cc_table(dev);
4486
Alex Dai33a732f2015-08-12 15:43:36 +01004487 /* We can't enable contexts until all firmware is loaded */
Dave Gordone556f7c2016-06-07 09:14:49 +01004488 ret = intel_guc_setup(dev);
4489 if (ret)
4490 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004491
Chris Wilson5e4f5182015-02-13 14:35:59 +00004492out:
4493 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004494 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004495}
4496
Chris Wilson39df9192016-07-20 13:31:57 +01004497bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4498{
4499 if (INTEL_INFO(dev_priv)->gen < 6)
4500 return false;
4501
4502 /* TODO: make semaphores and Execlists play nicely together */
4503 if (i915.enable_execlists)
4504 return false;
4505
4506 if (value >= 0)
4507 return value;
4508
4509#ifdef CONFIG_INTEL_IOMMU
4510 /* Enable semaphores on SNB when IO remapping is off */
4511 if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped)
4512 return false;
4513#endif
4514
4515 return true;
4516}
4517
Chris Wilson1070a422012-04-24 15:47:41 +01004518int i915_gem_init(struct drm_device *dev)
4519{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004520 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson1070a422012-04-24 15:47:41 +01004521 int ret;
4522
Chris Wilson1070a422012-04-24 15:47:41 +01004523 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004524
Oscar Mateoa83014d2014-07-24 17:04:21 +01004525 if (!i915.enable_execlists) {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004526 dev_priv->gt.resume = intel_legacy_submission_resume;
Chris Wilson7e37f882016-08-02 22:50:21 +01004527 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004528 } else {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004529 dev_priv->gt.resume = intel_lr_context_resume;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004530 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004531 }
4532
Chris Wilson5e4f5182015-02-13 14:35:59 +00004533 /* This is just a security blanket to placate dragons.
4534 * On some systems, we very sporadically observe that the first TLBs
4535 * used by the CS may be stale, despite us poking the TLB reset. If
4536 * we hold the forcewake during initialisation these problems
4537 * just magically go away.
4538 */
4539 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4540
Chris Wilson72778cb2016-05-19 16:17:16 +01004541 i915_gem_init_userptr(dev_priv);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004542
4543 ret = i915_gem_init_ggtt(dev_priv);
4544 if (ret)
4545 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004546
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004547 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004548 if (ret)
4549 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004550
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01004551 ret = intel_engines_init(dev);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004552 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004553 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004554
4555 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004556 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004557 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004558 * wedged. But we only want to do this where the GPU is angry,
4559 * for all other failure, such as an allocation failure, bail.
4560 */
4561 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01004562 i915_gem_set_wedged(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004563 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004564 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004565
4566out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004567 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01004568 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004569
Chris Wilson60990322014-04-09 09:19:42 +01004570 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004571}
4572
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004573void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004574i915_gem_cleanup_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004575{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004576 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004577 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304578 enum intel_engine_id id;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004579
Akash Goel3b3f1652016-10-13 22:44:48 +05304580 for_each_engine(engine, dev_priv, id)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004581 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004582}
4583
Eric Anholt673a3942008-07-30 12:06:12 -07004584void
Imre Deak40ae4e12016-03-16 14:54:03 +02004585i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4586{
Chris Wilson91c8a322016-07-05 10:40:23 +01004587 struct drm_device *dev = &dev_priv->drm;
Chris Wilson49ef5292016-08-18 17:17:00 +01004588 int i;
Imre Deak40ae4e12016-03-16 14:54:03 +02004589
4590 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4591 !IS_CHERRYVIEW(dev_priv))
4592 dev_priv->num_fence_regs = 32;
4593 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
4594 IS_I945GM(dev_priv) || IS_G33(dev_priv))
4595 dev_priv->num_fence_regs = 16;
4596 else
4597 dev_priv->num_fence_regs = 8;
4598
Chris Wilsonc0336662016-05-06 15:40:21 +01004599 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004600 dev_priv->num_fence_regs =
4601 I915_READ(vgtif_reg(avail_rs.fence_num));
4602
4603 /* Initialize fence registers to zero */
Chris Wilson49ef5292016-08-18 17:17:00 +01004604 for (i = 0; i < dev_priv->num_fence_regs; i++) {
4605 struct drm_i915_fence_reg *fence = &dev_priv->fence_regs[i];
4606
4607 fence->i915 = dev_priv;
4608 fence->id = i;
4609 list_add_tail(&fence->link, &dev_priv->mm.fence_list);
4610 }
Imre Deak40ae4e12016-03-16 14:54:03 +02004611 i915_gem_restore_fences(dev);
4612
4613 i915_gem_detect_bit_6_swizzle(dev);
4614}
4615
4616void
Imre Deakd64aa092016-01-19 15:26:29 +02004617i915_gem_load_init(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004618{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004619 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004620
Chris Wilsonefab6d82015-04-07 16:20:57 +01004621 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00004622 kmem_cache_create("i915_gem_object",
4623 sizeof(struct drm_i915_gem_object), 0,
4624 SLAB_HWCACHE_ALIGN,
4625 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004626 dev_priv->vmas =
4627 kmem_cache_create("i915_gem_vma",
4628 sizeof(struct i915_vma), 0,
4629 SLAB_HWCACHE_ALIGN,
4630 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01004631 dev_priv->requests =
4632 kmem_cache_create("i915_gem_request",
4633 sizeof(struct drm_i915_gem_request), 0,
Chris Wilson0eafec62016-08-04 16:32:41 +01004634 SLAB_HWCACHE_ALIGN |
4635 SLAB_RECLAIM_ACCOUNT |
4636 SLAB_DESTROY_BY_RCU,
Chris Wilsonefab6d82015-04-07 16:20:57 +01004637 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004638
Ben Widawskya33afea2013-09-17 21:12:45 -07004639 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004640 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4641 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004642 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01004643 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004644 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004645 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004646 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004647 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004648 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004649
Chris Wilson72bfa192010-12-19 11:42:05 +00004650 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4651
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004652 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004653
Chris Wilsonce453d82011-02-21 14:43:56 +00004654 dev_priv->mm.interruptible = true;
4655
Joonas Lahtinen6f633402016-09-01 14:58:21 +03004656 atomic_set(&dev_priv->mm.bsd_engine_dispatch_index, 0);
4657
Chris Wilsonb5add952016-08-04 16:32:36 +01004658 spin_lock_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07004659}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004660
Imre Deakd64aa092016-01-19 15:26:29 +02004661void i915_gem_load_cleanup(struct drm_device *dev)
4662{
4663 struct drm_i915_private *dev_priv = to_i915(dev);
4664
4665 kmem_cache_destroy(dev_priv->requests);
4666 kmem_cache_destroy(dev_priv->vmas);
4667 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01004668
4669 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
4670 rcu_barrier();
Imre Deakd64aa092016-01-19 15:26:29 +02004671}
4672
Chris Wilson6a800ea2016-09-21 14:51:07 +01004673int i915_gem_freeze(struct drm_i915_private *dev_priv)
4674{
4675 intel_runtime_pm_get(dev_priv);
4676
4677 mutex_lock(&dev_priv->drm.struct_mutex);
4678 i915_gem_shrink_all(dev_priv);
4679 mutex_unlock(&dev_priv->drm.struct_mutex);
4680
4681 intel_runtime_pm_put(dev_priv);
4682
4683 return 0;
4684}
4685
Chris Wilson461fb992016-05-14 07:26:33 +01004686int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
4687{
4688 struct drm_i915_gem_object *obj;
Chris Wilson7aab2d52016-09-09 20:02:18 +01004689 struct list_head *phases[] = {
4690 &dev_priv->mm.unbound_list,
4691 &dev_priv->mm.bound_list,
4692 NULL
4693 }, **p;
Chris Wilson461fb992016-05-14 07:26:33 +01004694
4695 /* Called just before we write the hibernation image.
4696 *
4697 * We need to update the domain tracking to reflect that the CPU
4698 * will be accessing all the pages to create and restore from the
4699 * hibernation, and so upon restoration those pages will be in the
4700 * CPU domain.
4701 *
4702 * To make sure the hibernation image contains the latest state,
4703 * we update that state just before writing out the image.
Chris Wilson7aab2d52016-09-09 20:02:18 +01004704 *
4705 * To try and reduce the hibernation image, we manually shrink
4706 * the objects as well.
Chris Wilson461fb992016-05-14 07:26:33 +01004707 */
4708
Chris Wilson6a800ea2016-09-21 14:51:07 +01004709 mutex_lock(&dev_priv->drm.struct_mutex);
4710 i915_gem_shrink(dev_priv, -1UL, I915_SHRINK_UNBOUND);
Chris Wilson461fb992016-05-14 07:26:33 +01004711
Chris Wilson7aab2d52016-09-09 20:02:18 +01004712 for (p = phases; *p; p++) {
4713 list_for_each_entry(obj, *p, global_list) {
4714 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4715 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4716 }
Chris Wilson461fb992016-05-14 07:26:33 +01004717 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01004718 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson461fb992016-05-14 07:26:33 +01004719
4720 return 0;
4721}
4722
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004723void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004724{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004725 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004726 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00004727
4728 /* Clean up our request list when the client is going away, so that
4729 * later retire_requests won't dereference our soon-to-be-gone
4730 * file_priv.
4731 */
Chris Wilson1c255952010-09-26 11:03:27 +01004732 spin_lock(&file_priv->mm.lock);
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004733 list_for_each_entry(request, &file_priv->mm.request_list, client_list)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004734 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01004735 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01004736
Chris Wilson2e1b8732015-04-27 13:41:22 +01004737 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01004738 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01004739 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004740 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004741 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004742}
4743
4744int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4745{
4746 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004747 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004748
4749 DRM_DEBUG_DRIVER("\n");
4750
4751 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4752 if (!file_priv)
4753 return -ENOMEM;
4754
4755 file->driver_priv = file_priv;
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004756 file_priv->dev_priv = to_i915(dev);
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004757 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01004758 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004759
4760 spin_lock_init(&file_priv->mm.lock);
4761 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004762
Chris Wilsonc80ff162016-07-27 09:07:27 +01004763 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00004764
Ben Widawskye422b882013-12-06 14:10:58 -08004765 ret = i915_gem_context_open(dev, file);
4766 if (ret)
4767 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004768
Ben Widawskye422b882013-12-06 14:10:58 -08004769 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004770}
4771
Daniel Vetterb680c372014-09-19 18:27:27 +02004772/**
4773 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07004774 * @old: current GEM buffer for the frontbuffer slots
4775 * @new: new GEM buffer for the frontbuffer slots
4776 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02004777 *
4778 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
4779 * from @old and setting them in @new. Both @old and @new can be NULL.
4780 */
Daniel Vettera071fa02014-06-18 23:28:09 +02004781void i915_gem_track_fb(struct drm_i915_gem_object *old,
4782 struct drm_i915_gem_object *new,
4783 unsigned frontbuffer_bits)
4784{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004785 /* Control of individual bits within the mask are guarded by
4786 * the owning plane->mutex, i.e. we can never see concurrent
4787 * manipulation of individual bits. But since the bitfield as a whole
4788 * is updated using RMW, we need to use atomics in order to update
4789 * the bits.
4790 */
4791 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
4792 sizeof(atomic_t) * BITS_PER_BYTE);
4793
Daniel Vettera071fa02014-06-18 23:28:09 +02004794 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004795 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
4796 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004797 }
4798
4799 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004800 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
4801 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004802 }
4803}
4804
Dave Gordon033908a2015-12-10 18:51:23 +00004805/* Like i915_gem_object_get_page(), but mark the returned page dirty */
4806struct page *
4807i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n)
4808{
4809 struct page *page;
4810
4811 /* Only default objects have per-page dirty tracking */
Chris Wilsonb9bcd142016-06-20 15:05:51 +01004812 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Dave Gordon033908a2015-12-10 18:51:23 +00004813 return NULL;
4814
4815 page = i915_gem_object_get_page(obj, n);
4816 set_page_dirty(page);
4817 return page;
4818}
4819
Dave Gordonea702992015-07-09 19:29:02 +01004820/* Allocate a new GEM object and fill it with the supplied data */
4821struct drm_i915_gem_object *
4822i915_gem_object_create_from_data(struct drm_device *dev,
4823 const void *data, size_t size)
4824{
4825 struct drm_i915_gem_object *obj;
4826 struct sg_table *sg;
4827 size_t bytes;
4828 int ret;
4829
Dave Gordond37cd8a2016-04-22 19:14:32 +01004830 obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01004831 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01004832 return obj;
4833
4834 ret = i915_gem_object_set_to_cpu_domain(obj, true);
4835 if (ret)
4836 goto fail;
4837
4838 ret = i915_gem_object_get_pages(obj);
4839 if (ret)
4840 goto fail;
4841
4842 i915_gem_object_pin_pages(obj);
4843 sg = obj->pages;
4844 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Dave Gordon9e7d18c2015-12-10 18:51:24 +00004845 obj->dirty = 1; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01004846 i915_gem_object_unpin_pages(obj);
4847
4848 if (WARN_ON(bytes != size)) {
4849 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
4850 ret = -EFAULT;
4851 goto fail;
4852 }
4853
4854 return obj;
4855
4856fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004857 i915_gem_object_put(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004858 return ERR_PTR(ret);
4859}