blob: 8bb9f8de46f05cf456a4ba4321bbc0ac9148f0f3 [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DSS"
24
Laurent Pinchart11765d12017-08-05 01:44:01 +030025#include <linux/debugfs.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020026#include <linux/kernel.h>
Tomi Valkeinen2ecef242013-12-16 15:13:24 +020027#include <linux/module.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020028#include <linux/io.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040029#include <linux/export.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020030#include <linux/err.h>
31#include <linux/delay.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020032#include <linux/seq_file.h>
33#include <linux/clk.h>
Arnd Bergmann2639d6b2016-05-09 23:51:27 +020034#include <linux/pinctrl/consumer.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030035#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030036#include <linux/pm_runtime.h>
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053037#include <linux/gfp.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030038#include <linux/sizes.h>
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +053039#include <linux/mfd/syscon.h>
40#include <linux/regmap.h>
Tomi Valkeinen2ecef242013-12-16 15:13:24 +020041#include <linux/of.h>
Laurent Pinchart18daeb82017-08-05 01:43:58 +030042#include <linux/of_device.h>
Rob Herring09bffa62017-03-22 08:26:08 -050043#include <linux/of_graph.h>
Tomi Valkeinen99767542014-07-04 13:38:27 +053044#include <linux/regulator/consumer.h>
Tomi Valkeinencb17a4a2015-02-25 12:08:14 +020045#include <linux/suspend.h>
Tomi Valkeinen736e60d2015-06-04 15:22:23 +030046#include <linux/component.h>
Laurent Pinchart18daeb82017-08-05 01:43:58 +030047#include <linux/sys_soc.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020048
Peter Ujfalusi32043da2016-05-27 14:40:49 +030049#include "omapdss.h"
Tomi Valkeinen559d6702009-11-03 11:23:50 +020050#include "dss.h"
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +020051#include "dss_features.h"
Tomi Valkeinen559d6702009-11-03 11:23:50 +020052
Tomi Valkeinen559d6702009-11-03 11:23:50 +020053#define DSS_SZ_REGS SZ_512
54
55struct dss_reg {
56 u16 idx;
57};
58
59#define DSS_REG(idx) ((const struct dss_reg) { idx })
60
61#define DSS_REVISION DSS_REG(0x0000)
62#define DSS_SYSCONFIG DSS_REG(0x0010)
63#define DSS_SYSSTATUS DSS_REG(0x0014)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020064#define DSS_CONTROL DSS_REG(0x0040)
65#define DSS_SDI_CONTROL DSS_REG(0x0044)
66#define DSS_PLL_CONTROL DSS_REG(0x0048)
67#define DSS_SDI_STATUS DSS_REG(0x005C)
68
69#define REG_GET(idx, start, end) \
70 FLD_GET(dss_read_reg(idx), start, end)
71
72#define REG_FLD_MOD(idx, val, start, end) \
73 dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
74
Laurent Pinchartfecea252017-08-05 01:43:52 +030075struct dss_ops {
76 int (*dpi_select_source)(int port, enum omap_channel channel);
77 int (*select_lcd_source)(enum omap_channel channel,
78 enum dss_clk_source clk_src);
79};
80
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053081struct dss_features {
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +030082 enum dss_model model;
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053083 u8 fck_div_max;
84 u8 dss_fck_multiplier;
Tomi Valkeinen64ad8462013-11-01 11:38:04 +020085 const char *parent_clk_name;
Tomi Valkeinen234f9a22014-12-11 15:59:31 +020086 const enum omap_display_type *ports;
Archit Taneja387ce9f2014-05-22 17:01:57 +053087 int num_ports;
Laurent Pinchartfecea252017-08-05 01:43:52 +030088 const struct dss_ops *ops;
Laurent Pinchart6d85d4a2017-08-05 01:44:07 +030089 struct dss_reg_field dispc_clk_switch;
Laurent Pinchart4569ab72017-08-05 01:44:13 +030090 bool has_lcd_clk_src;
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053091};
92
Tomi Valkeinen559d6702009-11-03 11:23:50 +020093static struct {
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +000094 struct platform_device *pdev;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020095 void __iomem *base;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +053096 struct regmap *syscon_pll_ctrl;
97 u32 syscon_pll_ctrl_offset;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030098
Tomi Valkeinen64ad8462013-11-01 11:38:04 +020099 struct clk *parent_clk;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300100 struct clk *dss_clk;
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200101 unsigned long dss_clk_rate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200102
103 unsigned long cache_req_pck;
104 unsigned long cache_prate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200105 struct dispc_clock_info cache_dispc_cinfo;
106
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300107 enum dss_clk_source dsi_clk_source[MAX_NUM_DSI];
108 enum dss_clk_source dispc_clk_source;
109 enum dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200110
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300111 bool ctx_valid;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200112 u32 ctx[DSS_SZ_REGS / sizeof(u32)];
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530113
114 const struct dss_features *feat;
Tomi Valkeinen99767542014-07-04 13:38:27 +0530115
116 struct dss_pll *video1_pll;
117 struct dss_pll *video2_pll;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200118} dss;
119
Taneja, Archit235e7db2011-03-14 23:28:21 -0500120static const char * const dss_generic_clk_source_names[] = {
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300121 [DSS_CLK_SRC_FCK] = "FCK",
122 [DSS_CLK_SRC_PLL1_1] = "PLL1:1",
123 [DSS_CLK_SRC_PLL1_2] = "PLL1:2",
Tomi Valkeinenb5d8c752016-05-17 14:12:35 +0300124 [DSS_CLK_SRC_PLL1_3] = "PLL1:3",
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300125 [DSS_CLK_SRC_PLL2_1] = "PLL2:1",
126 [DSS_CLK_SRC_PLL2_2] = "PLL2:2",
Tomi Valkeinenb5d8c752016-05-17 14:12:35 +0300127 [DSS_CLK_SRC_PLL2_3] = "PLL2:3",
128 [DSS_CLK_SRC_HDMI_PLL] = "HDMI PLL",
Archit Taneja067a57e2011-03-02 11:57:25 +0530129};
130
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200131static inline void dss_write_reg(const struct dss_reg idx, u32 val)
132{
133 __raw_writel(val, dss.base + idx.idx);
134}
135
136static inline u32 dss_read_reg(const struct dss_reg idx)
137{
138 return __raw_readl(dss.base + idx.idx);
139}
140
141#define SR(reg) \
142 dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
143#define RR(reg) \
144 dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
145
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300146static void dss_save_context(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200147{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300148 DSSDBG("dss_save_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200149
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200150 SR(CONTROL);
151
Laurent Pinchart24ab1df2017-08-05 01:43:59 +0300152 if (dss_feat_get_supported_outputs(OMAP_DSS_CHANNEL_LCD) &
153 OMAP_DSS_OUTPUT_SDI) {
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200154 SR(SDI_CONTROL);
155 SR(PLL_CONTROL);
156 }
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300157
158 dss.ctx_valid = true;
159
160 DSSDBG("context saved\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200161}
162
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300163static void dss_restore_context(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200164{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300165 DSSDBG("dss_restore_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200166
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300167 if (!dss.ctx_valid)
168 return;
169
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200170 RR(CONTROL);
171
Laurent Pinchart24ab1df2017-08-05 01:43:59 +0300172 if (dss_feat_get_supported_outputs(OMAP_DSS_CHANNEL_LCD) &
173 OMAP_DSS_OUTPUT_SDI) {
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200174 RR(SDI_CONTROL);
175 RR(PLL_CONTROL);
176 }
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300177
178 DSSDBG("context restored\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200179}
180
181#undef SR
182#undef RR
183
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530184void dss_ctrl_pll_enable(enum dss_pll_id pll_id, bool enable)
185{
186 unsigned shift;
187 unsigned val;
188
189 if (!dss.syscon_pll_ctrl)
190 return;
191
192 val = !enable;
193
194 switch (pll_id) {
195 case DSS_PLL_VIDEO1:
196 shift = 0;
197 break;
198 case DSS_PLL_VIDEO2:
199 shift = 1;
200 break;
201 case DSS_PLL_HDMI:
202 shift = 2;
203 break;
204 default:
205 DSSERR("illegal DSS PLL ID %d\n", pll_id);
206 return;
207 }
208
209 regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
210 1 << shift, val << shift);
211}
212
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300213static int dss_ctrl_pll_set_control_mux(enum dss_clk_source clk_src,
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530214 enum omap_channel channel)
215{
216 unsigned shift, val;
217
218 if (!dss.syscon_pll_ctrl)
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300219 return -EINVAL;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530220
221 switch (channel) {
222 case OMAP_DSS_CHANNEL_LCD:
223 shift = 3;
224
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300225 switch (clk_src) {
226 case DSS_CLK_SRC_PLL1_1:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530227 val = 0; break;
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300228 case DSS_CLK_SRC_HDMI_PLL:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530229 val = 1; break;
230 default:
231 DSSERR("error in PLL mux config for LCD\n");
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300232 return -EINVAL;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530233 }
234
235 break;
236 case OMAP_DSS_CHANNEL_LCD2:
237 shift = 5;
238
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300239 switch (clk_src) {
240 case DSS_CLK_SRC_PLL1_3:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530241 val = 0; break;
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300242 case DSS_CLK_SRC_PLL2_3:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530243 val = 1; break;
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300244 case DSS_CLK_SRC_HDMI_PLL:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530245 val = 2; break;
246 default:
247 DSSERR("error in PLL mux config for LCD2\n");
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300248 return -EINVAL;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530249 }
250
251 break;
252 case OMAP_DSS_CHANNEL_LCD3:
253 shift = 7;
254
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300255 switch (clk_src) {
256 case DSS_CLK_SRC_PLL2_1:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530257 val = 0; break;
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300258 case DSS_CLK_SRC_PLL1_3:
259 val = 1; break;
260 case DSS_CLK_SRC_HDMI_PLL:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530261 val = 2; break;
262 default:
263 DSSERR("error in PLL mux config for LCD3\n");
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300264 return -EINVAL;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530265 }
266
267 break;
268 default:
269 DSSERR("error in PLL mux config\n");
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300270 return -EINVAL;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530271 }
272
273 regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
274 0x3 << shift, val << shift);
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300275
276 return 0;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530277}
278
Archit Taneja889b4fd2012-07-20 17:18:49 +0530279void dss_sdi_init(int datapairs)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200280{
281 u32 l;
282
283 BUG_ON(datapairs > 3 || datapairs < 1);
284
285 l = dss_read_reg(DSS_SDI_CONTROL);
286 l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
287 l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
288 l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
289 dss_write_reg(DSS_SDI_CONTROL, l);
290
291 l = dss_read_reg(DSS_PLL_CONTROL);
292 l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
293 l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
294 l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
295 dss_write_reg(DSS_PLL_CONTROL, l);
296}
297
298int dss_sdi_enable(void)
299{
300 unsigned long timeout;
301
302 dispc_pck_free_enable(1);
303
304 /* Reset SDI PLL */
305 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
306 udelay(1); /* wait 2x PCLK */
307
308 /* Lock SDI PLL */
309 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
310
311 /* Waiting for PLL lock request to complete */
312 timeout = jiffies + msecs_to_jiffies(500);
313 while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
314 if (time_after_eq(jiffies, timeout)) {
315 DSSERR("PLL lock request timed out\n");
316 goto err1;
317 }
318 }
319
320 /* Clearing PLL_GO bit */
321 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
322
323 /* Waiting for PLL to lock */
324 timeout = jiffies + msecs_to_jiffies(500);
325 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
326 if (time_after_eq(jiffies, timeout)) {
327 DSSERR("PLL lock timed out\n");
328 goto err1;
329 }
330 }
331
332 dispc_lcd_enable_signal(1);
333
334 /* Waiting for SDI reset to complete */
335 timeout = jiffies + msecs_to_jiffies(500);
336 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
337 if (time_after_eq(jiffies, timeout)) {
338 DSSERR("SDI reset timed out\n");
339 goto err2;
340 }
341 }
342
343 return 0;
344
345 err2:
346 dispc_lcd_enable_signal(0);
347 err1:
348 /* Reset SDI PLL */
349 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
350
351 dispc_pck_free_enable(0);
352
353 return -ETIMEDOUT;
354}
355
356void dss_sdi_disable(void)
357{
358 dispc_lcd_enable_signal(0);
359
360 dispc_pck_free_enable(0);
361
362 /* Reset SDI PLL */
363 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
364}
365
Tomi Valkeinen407bd562016-05-17 13:50:55 +0300366const char *dss_get_clk_source_name(enum dss_clk_source clk_src)
Archit Taneja067a57e2011-03-02 11:57:25 +0530367{
Taneja, Archit235e7db2011-03-14 23:28:21 -0500368 return dss_generic_clk_source_names[clk_src];
Archit Taneja067a57e2011-03-02 11:57:25 +0530369}
370
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200371void dss_dump_clocks(struct seq_file *s)
372{
Tomi Valkeinen557a1542016-05-17 13:49:18 +0300373 const char *fclk_name;
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500374 unsigned long fclk_rate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200375
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300376 if (dss_runtime_get())
377 return;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200378
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200379 seq_printf(s, "- DSS -\n");
380
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300381 fclk_name = dss_get_clk_source_name(DSS_CLK_SRC_FCK);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300382 fclk_rate = clk_get_rate(dss.dss_clk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200383
Tomi Valkeinen557a1542016-05-17 13:49:18 +0300384 seq_printf(s, "%s = %lu\n",
385 fclk_name,
Tomi Valkeinen9c15d762013-11-01 11:36:10 +0200386 fclk_rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200387
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300388 dss_runtime_put();
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200389}
390
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200391static void dss_dump_regs(struct seq_file *s)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200392{
393#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
394
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300395 if (dss_runtime_get())
396 return;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200397
398 DUMPREG(DSS_REVISION);
399 DUMPREG(DSS_SYSCONFIG);
400 DUMPREG(DSS_SYSSTATUS);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200401 DUMPREG(DSS_CONTROL);
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200402
Laurent Pinchart24ab1df2017-08-05 01:43:59 +0300403 if (dss_feat_get_supported_outputs(OMAP_DSS_CHANNEL_LCD) &
404 OMAP_DSS_OUTPUT_SDI) {
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200405 DUMPREG(DSS_SDI_CONTROL);
406 DUMPREG(DSS_PLL_CONTROL);
407 DUMPREG(DSS_SDI_STATUS);
408 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200409
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300410 dss_runtime_put();
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200411#undef DUMPREG
412}
413
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300414static int dss_get_channel_index(enum omap_channel channel)
415{
416 switch (channel) {
417 case OMAP_DSS_CHANNEL_LCD:
418 return 0;
419 case OMAP_DSS_CHANNEL_LCD2:
420 return 1;
421 case OMAP_DSS_CHANNEL_LCD3:
422 return 2;
423 default:
424 WARN_ON(1);
425 return 0;
426 }
427}
428
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300429static void dss_select_dispc_clk_source(enum dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200430{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200431 int b;
432
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300433 /*
434 * We always use PRCM clock as the DISPC func clock, except on DSS3,
435 * where we don't have separate DISPC and LCD clock sources.
436 */
Laurent Pinchart4569ab72017-08-05 01:44:13 +0300437 if (WARN_ON(dss.feat->has_lcd_clk_src && clk_src != DSS_CLK_SRC_FCK))
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300438 return;
439
Taneja, Archit66534e82011-03-08 05:50:34 -0600440 switch (clk_src) {
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300441 case DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600442 b = 0;
443 break;
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300444 case DSS_CLK_SRC_PLL1_1:
Taneja, Archit66534e82011-03-08 05:50:34 -0600445 b = 1;
Taneja, Archit66534e82011-03-08 05:50:34 -0600446 break;
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300447 case DSS_CLK_SRC_PLL2_1:
Archit Taneja5a8b5722011-05-12 17:26:29 +0530448 b = 2;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530449 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600450 default:
451 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300452 return;
Taneja, Archit66534e82011-03-08 05:50:34 -0600453 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300454
Laurent Pinchart6d85d4a2017-08-05 01:44:07 +0300455 REG_FLD_MOD(DSS_CONTROL, b, /* DISPC_CLK_SWITCH */
456 dss.feat->dispc_clk_switch.start,
457 dss.feat->dispc_clk_switch.end);
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200458
459 dss.dispc_clk_source = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200460}
461
Archit Taneja5a8b5722011-05-12 17:26:29 +0530462void dss_select_dsi_clk_source(int dsi_module,
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300463 enum dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200464{
Archit Tanejaa2e5d822012-05-07 16:51:35 +0530465 int b, pos;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200466
Taneja, Archit66534e82011-03-08 05:50:34 -0600467 switch (clk_src) {
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300468 case DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600469 b = 0;
470 break;
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300471 case DSS_CLK_SRC_PLL1_2:
Archit Taneja5a8b5722011-05-12 17:26:29 +0530472 BUG_ON(dsi_module != 0);
Taneja, Archit66534e82011-03-08 05:50:34 -0600473 b = 1;
Taneja, Archit66534e82011-03-08 05:50:34 -0600474 break;
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300475 case DSS_CLK_SRC_PLL2_2:
Archit Taneja5a8b5722011-05-12 17:26:29 +0530476 BUG_ON(dsi_module != 1);
477 b = 1;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530478 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600479 default:
480 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300481 return;
Taneja, Archit66534e82011-03-08 05:50:34 -0600482 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300483
Archit Tanejaa2e5d822012-05-07 16:51:35 +0530484 pos = dsi_module == 0 ? 1 : 10;
485 REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200486
Archit Taneja5a8b5722011-05-12 17:26:29 +0530487 dss.dsi_clk_source[dsi_module] = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200488}
489
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300490static int dss_lcd_clk_mux_dra7(enum omap_channel channel,
491 enum dss_clk_source clk_src)
Taneja, Architea751592011-03-08 05:50:35 -0600492{
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300493 const u8 ctrl_bits[] = {
494 [OMAP_DSS_CHANNEL_LCD] = 0,
495 [OMAP_DSS_CHANNEL_LCD2] = 12,
496 [OMAP_DSS_CHANNEL_LCD3] = 19,
497 };
498
499 u8 ctrl_bit = ctrl_bits[channel];
500 int r;
501
502 if (clk_src == DSS_CLK_SRC_FCK) {
503 /* LCDx_CLK_SWITCH */
504 REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
505 return -EINVAL;
506 }
507
508 r = dss_ctrl_pll_set_control_mux(clk_src, channel);
509 if (r)
510 return r;
511
512 REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
513
514 return 0;
515}
516
517static int dss_lcd_clk_mux_omap5(enum omap_channel channel,
518 enum dss_clk_source clk_src)
519{
520 const u8 ctrl_bits[] = {
521 [OMAP_DSS_CHANNEL_LCD] = 0,
522 [OMAP_DSS_CHANNEL_LCD2] = 12,
523 [OMAP_DSS_CHANNEL_LCD3] = 19,
524 };
525 const enum dss_clk_source allowed_plls[] = {
526 [OMAP_DSS_CHANNEL_LCD] = DSS_CLK_SRC_PLL1_1,
527 [OMAP_DSS_CHANNEL_LCD2] = DSS_CLK_SRC_FCK,
528 [OMAP_DSS_CHANNEL_LCD3] = DSS_CLK_SRC_PLL2_1,
529 };
530
531 u8 ctrl_bit = ctrl_bits[channel];
532
533 if (clk_src == DSS_CLK_SRC_FCK) {
534 /* LCDx_CLK_SWITCH */
535 REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
536 return -EINVAL;
537 }
538
539 if (WARN_ON(allowed_plls[channel] != clk_src))
540 return -EINVAL;
541
542 REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
543
544 return 0;
545}
546
547static int dss_lcd_clk_mux_omap4(enum omap_channel channel,
548 enum dss_clk_source clk_src)
549{
550 const u8 ctrl_bits[] = {
551 [OMAP_DSS_CHANNEL_LCD] = 0,
552 [OMAP_DSS_CHANNEL_LCD2] = 12,
553 };
554 const enum dss_clk_source allowed_plls[] = {
555 [OMAP_DSS_CHANNEL_LCD] = DSS_CLK_SRC_PLL1_1,
556 [OMAP_DSS_CHANNEL_LCD2] = DSS_CLK_SRC_PLL2_1,
557 };
558
559 u8 ctrl_bit = ctrl_bits[channel];
560
561 if (clk_src == DSS_CLK_SRC_FCK) {
562 /* LCDx_CLK_SWITCH */
563 REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
564 return 0;
565 }
566
567 if (WARN_ON(allowed_plls[channel] != clk_src))
568 return -EINVAL;
569
570 REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
571
572 return 0;
573}
574
Taneja, Architea751592011-03-08 05:50:35 -0600575void dss_select_lcd_clk_source(enum omap_channel channel,
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300576 enum dss_clk_source clk_src)
Taneja, Architea751592011-03-08 05:50:35 -0600577{
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300578 int idx = dss_get_channel_index(channel);
579 int r;
Taneja, Architea751592011-03-08 05:50:35 -0600580
Laurent Pinchart4569ab72017-08-05 01:44:13 +0300581 if (!dss.feat->has_lcd_clk_src) {
Tomi Valkeinena5b83992012-10-22 16:58:36 +0300582 dss_select_dispc_clk_source(clk_src);
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300583 dss.lcd_clk_source[idx] = clk_src;
Taneja, Architea751592011-03-08 05:50:35 -0600584 return;
Tomi Valkeinena5b83992012-10-22 16:58:36 +0300585 }
Taneja, Architea751592011-03-08 05:50:35 -0600586
Laurent Pinchartfecea252017-08-05 01:43:52 +0300587 r = dss.feat->ops->select_lcd_source(channel, clk_src);
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300588 if (r)
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300589 return;
Taneja, Architea751592011-03-08 05:50:35 -0600590
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300591 dss.lcd_clk_source[idx] = clk_src;
Taneja, Architea751592011-03-08 05:50:35 -0600592}
593
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300594enum dss_clk_source dss_get_dispc_clk_source(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200595{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200596 return dss.dispc_clk_source;
597}
598
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300599enum dss_clk_source dss_get_dsi_clk_source(int dsi_module)
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200600{
Archit Taneja5a8b5722011-05-12 17:26:29 +0530601 return dss.dsi_clk_source[dsi_module];
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200602}
603
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300604enum dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
Taneja, Architea751592011-03-08 05:50:35 -0600605{
Laurent Pinchart4569ab72017-08-05 01:44:13 +0300606 if (dss.feat->has_lcd_clk_src) {
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300607 int idx = dss_get_channel_index(channel);
608 return dss.lcd_clk_source[idx];
Archit Taneja89976f22011-03-31 13:23:35 +0530609 } else {
610 /* LCD_CLK source is the same as DISPC_FCLK source for
611 * OMAP2 and OMAP3 */
612 return dss.dispc_clk_source;
613 }
Taneja, Architea751592011-03-08 05:50:35 -0600614}
615
Tomi Valkeinen688af022013-10-31 16:41:57 +0200616bool dss_div_calc(unsigned long pck, unsigned long fck_min,
617 dss_div_calc_func func, void *data)
Tomi Valkeinen43417822013-03-05 16:34:05 +0200618{
619 int fckd, fckd_start, fckd_stop;
620 unsigned long fck;
621 unsigned long fck_hw_max;
622 unsigned long fckd_hw_max;
623 unsigned long prate;
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300624 unsigned m;
Tomi Valkeinen43417822013-03-05 16:34:05 +0200625
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200626 fck_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
627
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200628 if (dss.parent_clk == NULL) {
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200629 unsigned pckd;
630
631 pckd = fck_hw_max / pck;
632
633 fck = pck * pckd;
634
635 fck = clk_round_rate(dss.dss_clk, fck);
636
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200637 return func(fck, data);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200638 }
639
Tomi Valkeinen43417822013-03-05 16:34:05 +0200640 fckd_hw_max = dss.feat->fck_div_max;
641
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300642 m = dss.feat->dss_fck_multiplier;
Tomi Valkeinenada94432013-10-31 16:06:38 +0200643 prate = clk_get_rate(dss.parent_clk);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200644
645 fck_min = fck_min ? fck_min : 1;
646
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300647 fckd_start = min(prate * m / fck_min, fckd_hw_max);
648 fckd_stop = max(DIV_ROUND_UP(prate * m, fck_hw_max), 1ul);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200649
650 for (fckd = fckd_start; fckd >= fckd_stop; --fckd) {
Tomi Valkeinend0e224f2014-02-13 11:36:22 +0200651 fck = DIV_ROUND_UP(prate, fckd) * m;
Tomi Valkeinen43417822013-03-05 16:34:05 +0200652
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200653 if (func(fck, data))
Tomi Valkeinen43417822013-03-05 16:34:05 +0200654 return true;
655 }
656
657 return false;
658}
659
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200660int dss_set_fck_rate(unsigned long rate)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200661{
Tomi Valkeinenada94432013-10-31 16:06:38 +0200662 int r;
663
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200664 DSSDBG("set fck to %lu\n", rate);
665
Tomi Valkeinenada94432013-10-31 16:06:38 +0200666 r = clk_set_rate(dss.dss_clk, rate);
667 if (r)
668 return r;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200669
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200670 dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
671
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200672 WARN_ONCE(dss.dss_clk_rate != rate,
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300673 "clk rate mismatch: %lu != %lu", dss.dss_clk_rate,
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200674 rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200675
676 return 0;
677}
678
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200679unsigned long dss_get_dispc_clk_rate(void)
680{
681 return dss.dss_clk_rate;
682}
683
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300684static int dss_setup_default_clock(void)
685{
686 unsigned long max_dss_fck, prate;
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200687 unsigned long fck;
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300688 unsigned fck_div;
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300689 int r;
690
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300691 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
692
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200693 if (dss.parent_clk == NULL) {
694 fck = clk_round_rate(dss.dss_clk, max_dss_fck);
695 } else {
696 prate = clk_get_rate(dss.parent_clk);
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300697
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200698 fck_div = DIV_ROUND_UP(prate * dss.feat->dss_fck_multiplier,
699 max_dss_fck);
Tomi Valkeinend0e224f2014-02-13 11:36:22 +0200700 fck = DIV_ROUND_UP(prate, fck_div) * dss.feat->dss_fck_multiplier;
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200701 }
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300702
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200703 r = dss_set_fck_rate(fck);
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300704 if (r)
705 return r;
706
707 return 0;
708}
709
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200710void dss_set_venc_output(enum omap_dss_venc_type type)
711{
712 int l = 0;
713
714 if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
715 l = 0;
716 else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
717 l = 1;
718 else
719 BUG();
720
721 /* venc out selection. 0 = comp, 1 = svideo */
722 REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
723}
724
725void dss_set_dac_pwrdn_bgz(bool enable)
726{
727 REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
728}
729
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500730void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src)
Mythri P K7ed024a2011-03-09 16:31:38 +0530731{
Laurent Pinchart24ab1df2017-08-05 01:43:59 +0300732 enum omap_dss_output_id outputs;
733
734 outputs = dss_feat_get_supported_outputs(OMAP_DSS_CHANNEL_DIGIT);
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500735
736 /* Complain about invalid selections */
Laurent Pinchart24ab1df2017-08-05 01:43:59 +0300737 WARN_ON((src == DSS_VENC_TV_CLK) && !(outputs & OMAP_DSS_OUTPUT_VENC));
738 WARN_ON((src == DSS_HDMI_M_PCLK) && !(outputs & OMAP_DSS_OUTPUT_HDMI));
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500739
740 /* Select only if we have options */
Laurent Pinchart24ab1df2017-08-05 01:43:59 +0300741 if ((outputs & OMAP_DSS_OUTPUT_VENC) &&
742 (outputs & OMAP_DSS_OUTPUT_HDMI))
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500743 REG_FLD_MOD(DSS_CONTROL, src, 15, 15); /* VENC_HDMI_SWITCH */
Mythri P K7ed024a2011-03-09 16:31:38 +0530744}
745
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300746enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
747{
Laurent Pinchart24ab1df2017-08-05 01:43:59 +0300748 enum omap_dss_output_id outputs;
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300749
Laurent Pinchart24ab1df2017-08-05 01:43:59 +0300750 outputs = dss_feat_get_supported_outputs(OMAP_DSS_CHANNEL_DIGIT);
751 if ((outputs & OMAP_DSS_OUTPUT_HDMI) == 0)
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300752 return DSS_VENC_TV_CLK;
753
Laurent Pinchart24ab1df2017-08-05 01:43:59 +0300754 if ((outputs & OMAP_DSS_OUTPUT_VENC) == 0)
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500755 return DSS_HDMI_M_PCLK;
756
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300757 return REG_GET(DSS_CONTROL, 15, 15);
758}
759
Archit Taneja064c2a42014-04-23 18:00:18 +0530760static int dss_dpi_select_source_omap2_omap3(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300761{
762 if (channel != OMAP_DSS_CHANNEL_LCD)
763 return -EINVAL;
764
765 return 0;
766}
767
Archit Taneja064c2a42014-04-23 18:00:18 +0530768static int dss_dpi_select_source_omap4(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300769{
770 int val;
771
772 switch (channel) {
773 case OMAP_DSS_CHANNEL_LCD2:
774 val = 0;
775 break;
776 case OMAP_DSS_CHANNEL_DIGIT:
777 val = 1;
778 break;
779 default:
780 return -EINVAL;
781 }
782
783 REG_FLD_MOD(DSS_CONTROL, val, 17, 17);
784
785 return 0;
786}
787
Archit Taneja064c2a42014-04-23 18:00:18 +0530788static int dss_dpi_select_source_omap5(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300789{
790 int val;
791
792 switch (channel) {
793 case OMAP_DSS_CHANNEL_LCD:
794 val = 1;
795 break;
796 case OMAP_DSS_CHANNEL_LCD2:
797 val = 2;
798 break;
799 case OMAP_DSS_CHANNEL_LCD3:
800 val = 3;
801 break;
802 case OMAP_DSS_CHANNEL_DIGIT:
803 val = 0;
804 break;
805 default:
806 return -EINVAL;
807 }
808
809 REG_FLD_MOD(DSS_CONTROL, val, 17, 16);
810
811 return 0;
812}
813
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200814static int dss_dpi_select_source_dra7xx(int port, enum omap_channel channel)
815{
816 switch (port) {
817 case 0:
818 return dss_dpi_select_source_omap5(port, channel);
819 case 1:
820 if (channel != OMAP_DSS_CHANNEL_LCD2)
821 return -EINVAL;
822 break;
823 case 2:
824 if (channel != OMAP_DSS_CHANNEL_LCD3)
825 return -EINVAL;
826 break;
827 default:
828 return -EINVAL;
829 }
830
831 return 0;
832}
833
Archit Taneja064c2a42014-04-23 18:00:18 +0530834int dss_dpi_select_source(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300835{
Laurent Pinchartfecea252017-08-05 01:43:52 +0300836 return dss.feat->ops->dpi_select_source(port, channel);
Tomi Valkeinende09e452012-09-21 12:09:54 +0300837}
838
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000839static int dss_get_clocks(void)
840{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300841 struct clk *clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000842
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300843 clk = devm_clk_get(&dss.pdev->dev, "fck");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300844 if (IS_ERR(clk)) {
845 DSSERR("can't get clock fck\n");
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300846 return PTR_ERR(clk);
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600847 }
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000848
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300849 dss.dss_clk = clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000850
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200851 if (dss.feat->parent_clk_name) {
852 clk = clk_get(NULL, dss.feat->parent_clk_name);
Aaro Koskinen8ad93752012-11-21 21:48:51 +0200853 if (IS_ERR(clk)) {
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200854 DSSERR("Failed to get %s\n", dss.feat->parent_clk_name);
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300855 return PTR_ERR(clk);
Aaro Koskinen8ad93752012-11-21 21:48:51 +0200856 }
857 } else {
858 clk = NULL;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300859 }
860
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200861 dss.parent_clk = clk;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300862
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000863 return 0;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000864}
865
866static void dss_put_clocks(void)
867{
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200868 if (dss.parent_clk)
869 clk_put(dss.parent_clk);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000870}
871
Tomi Valkeinen99767542014-07-04 13:38:27 +0530872int dss_runtime_get(void)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000873{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300874 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000875
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300876 DSSDBG("dss_runtime_get\n");
877
878 r = pm_runtime_get_sync(&dss.pdev->dev);
879 WARN_ON(r < 0);
880 return r < 0 ? r : 0;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000881}
882
Tomi Valkeinen99767542014-07-04 13:38:27 +0530883void dss_runtime_put(void)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000884{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300885 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000886
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300887 DSSDBG("dss_runtime_put\n");
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000888
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200889 r = pm_runtime_put_sync(&dss.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300890 WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000891}
892
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000893/* DEBUGFS */
Chandrabhanu Mahapatra1b3bcb32012-09-29 11:25:42 +0530894#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
Laurent Pinchart11765d12017-08-05 01:44:01 +0300895static void dss_debug_dump_clocks(struct seq_file *s)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000896{
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000897 dss_dump_clocks(s);
898 dispc_dump_clocks(s);
899#ifdef CONFIG_OMAP2_DSS_DSI
900 dsi_dump_clocks(s);
901#endif
902}
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000903
Laurent Pinchart11765d12017-08-05 01:44:01 +0300904static int dss_debug_show(struct seq_file *s, void *unused)
905{
906 void (*func)(struct seq_file *) = s->private;
907
908 func(s);
909 return 0;
910}
911
912static int dss_debug_open(struct inode *inode, struct file *file)
913{
914 return single_open(file, dss_debug_show, inode->i_private);
915}
916
917static const struct file_operations dss_debug_fops = {
918 .open = dss_debug_open,
919 .read = seq_read,
920 .llseek = seq_lseek,
921 .release = single_release,
922};
923
924static struct dentry *dss_debugfs_dir;
925
926static int dss_initialize_debugfs(void)
927{
928 dss_debugfs_dir = debugfs_create_dir("omapdss", NULL);
929 if (IS_ERR(dss_debugfs_dir)) {
930 int err = PTR_ERR(dss_debugfs_dir);
931
932 dss_debugfs_dir = NULL;
933 return err;
934 }
935
936 debugfs_create_file("clk", S_IRUGO, dss_debugfs_dir,
937 &dss_debug_dump_clocks, &dss_debug_fops);
938
939 return 0;
940}
941
942static void dss_uninitialize_debugfs(void)
943{
944 if (dss_debugfs_dir)
945 debugfs_remove_recursive(dss_debugfs_dir);
946}
947
948int dss_debugfs_create_file(const char *name, void (*write)(struct seq_file *))
949{
950 struct dentry *d;
951
952 d = debugfs_create_file(name, S_IRUGO, dss_debugfs_dir,
953 write, &dss_debug_fops);
954
955 return PTR_ERR_OR_ZERO(d);
956}
957#else /* CONFIG_OMAP2_DSS_DEBUGFS */
958static inline int dss_initialize_debugfs(void)
959{
960 return 0;
961}
962static inline void dss_uninitialize_debugfs(void)
963{
964}
965#endif /* CONFIG_OMAP2_DSS_DEBUGFS */
Archit Taneja387ce9f2014-05-22 17:01:57 +0530966
Laurent Pinchartfecea252017-08-05 01:43:52 +0300967static const struct dss_ops dss_ops_omap2_omap3 = {
968 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
969};
970
971static const struct dss_ops dss_ops_omap4 = {
972 .dpi_select_source = &dss_dpi_select_source_omap4,
973 .select_lcd_source = &dss_lcd_clk_mux_omap4,
974};
975
976static const struct dss_ops dss_ops_omap5 = {
977 .dpi_select_source = &dss_dpi_select_source_omap5,
978 .select_lcd_source = &dss_lcd_clk_mux_omap5,
979};
980
981static const struct dss_ops dss_ops_dra7 = {
982 .dpi_select_source = &dss_dpi_select_source_dra7xx,
983 .select_lcd_source = &dss_lcd_clk_mux_dra7,
984};
985
Tomi Valkeinen234f9a22014-12-11 15:59:31 +0200986static const enum omap_display_type omap2plus_ports[] = {
Archit Taneja387ce9f2014-05-22 17:01:57 +0530987 OMAP_DISPLAY_TYPE_DPI,
988};
989
Tomi Valkeinen234f9a22014-12-11 15:59:31 +0200990static const enum omap_display_type omap34xx_ports[] = {
Archit Taneja387ce9f2014-05-22 17:01:57 +0530991 OMAP_DISPLAY_TYPE_DPI,
992 OMAP_DISPLAY_TYPE_SDI,
993};
994
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200995static const enum omap_display_type dra7xx_ports[] = {
996 OMAP_DISPLAY_TYPE_DPI,
997 OMAP_DISPLAY_TYPE_DPI,
998 OMAP_DISPLAY_TYPE_DPI,
999};
1000
Tomi Valkeinenede92692015-06-04 14:12:16 +03001001static const struct dss_features omap24xx_dss_feats = {
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +03001002 .model = DSS_MODEL_OMAP2,
Tomi Valkeinen6e555e22013-11-01 11:26:43 +02001003 /*
1004 * fck div max is really 16, but the divider range has gaps. The range
1005 * from 1 to 6 has no gaps, so let's use that as a max.
1006 */
1007 .fck_div_max = 6,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001008 .dss_fck_multiplier = 2,
Tomi Valkeinenada94432013-10-31 16:06:38 +02001009 .parent_clk_name = "core_ck",
Archit Taneja387ce9f2014-05-22 17:01:57 +05301010 .ports = omap2plus_ports,
1011 .num_ports = ARRAY_SIZE(omap2plus_ports),
Laurent Pinchartfecea252017-08-05 01:43:52 +03001012 .ops = &dss_ops_omap2_omap3,
Laurent Pinchart6d85d4a2017-08-05 01:44:07 +03001013 .dispc_clk_switch = { 0, 0 },
Laurent Pinchart4569ab72017-08-05 01:44:13 +03001014 .has_lcd_clk_src = false,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001015};
1016
Tomi Valkeinenede92692015-06-04 14:12:16 +03001017static const struct dss_features omap34xx_dss_feats = {
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +03001018 .model = DSS_MODEL_OMAP3,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001019 .fck_div_max = 16,
1020 .dss_fck_multiplier = 2,
Tomi Valkeinenada94432013-10-31 16:06:38 +02001021 .parent_clk_name = "dpll4_ck",
Archit Taneja387ce9f2014-05-22 17:01:57 +05301022 .ports = omap34xx_ports,
1023 .num_ports = ARRAY_SIZE(omap34xx_ports),
Laurent Pinchartfecea252017-08-05 01:43:52 +03001024 .ops = &dss_ops_omap2_omap3,
Laurent Pinchart6d85d4a2017-08-05 01:44:07 +03001025 .dispc_clk_switch = { 0, 0 },
Laurent Pinchart4569ab72017-08-05 01:44:13 +03001026 .has_lcd_clk_src = false,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001027};
1028
Tomi Valkeinenede92692015-06-04 14:12:16 +03001029static const struct dss_features omap3630_dss_feats = {
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +03001030 .model = DSS_MODEL_OMAP3,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001031 .fck_div_max = 32,
1032 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +02001033 .parent_clk_name = "dpll4_ck",
Archit Taneja387ce9f2014-05-22 17:01:57 +05301034 .ports = omap2plus_ports,
1035 .num_ports = ARRAY_SIZE(omap2plus_ports),
Laurent Pinchartfecea252017-08-05 01:43:52 +03001036 .ops = &dss_ops_omap2_omap3,
Laurent Pinchart6d85d4a2017-08-05 01:44:07 +03001037 .dispc_clk_switch = { 0, 0 },
Laurent Pinchart4569ab72017-08-05 01:44:13 +03001038 .has_lcd_clk_src = false,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001039};
1040
Tomi Valkeinenede92692015-06-04 14:12:16 +03001041static const struct dss_features omap44xx_dss_feats = {
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +03001042 .model = DSS_MODEL_OMAP4,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001043 .fck_div_max = 32,
1044 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +02001045 .parent_clk_name = "dpll_per_x2_ck",
Archit Taneja387ce9f2014-05-22 17:01:57 +05301046 .ports = omap2plus_ports,
1047 .num_ports = ARRAY_SIZE(omap2plus_ports),
Laurent Pinchartfecea252017-08-05 01:43:52 +03001048 .ops = &dss_ops_omap4,
Laurent Pinchart6d85d4a2017-08-05 01:44:07 +03001049 .dispc_clk_switch = { 9, 8 },
Laurent Pinchart4569ab72017-08-05 01:44:13 +03001050 .has_lcd_clk_src = true,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001051};
1052
Tomi Valkeinenede92692015-06-04 14:12:16 +03001053static const struct dss_features omap54xx_dss_feats = {
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +03001054 .model = DSS_MODEL_OMAP5,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001055 .fck_div_max = 64,
1056 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +02001057 .parent_clk_name = "dpll_per_x2_ck",
Archit Taneja387ce9f2014-05-22 17:01:57 +05301058 .ports = omap2plus_ports,
1059 .num_ports = ARRAY_SIZE(omap2plus_ports),
Laurent Pinchartfecea252017-08-05 01:43:52 +03001060 .ops = &dss_ops_omap5,
Laurent Pinchart6d85d4a2017-08-05 01:44:07 +03001061 .dispc_clk_switch = { 9, 7 },
Laurent Pinchart4569ab72017-08-05 01:44:13 +03001062 .has_lcd_clk_src = true,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001063};
1064
Tomi Valkeinenede92692015-06-04 14:12:16 +03001065static const struct dss_features am43xx_dss_feats = {
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +03001066 .model = DSS_MODEL_OMAP3,
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +05301067 .fck_div_max = 0,
1068 .dss_fck_multiplier = 0,
1069 .parent_clk_name = NULL,
Archit Taneja387ce9f2014-05-22 17:01:57 +05301070 .ports = omap2plus_ports,
1071 .num_ports = ARRAY_SIZE(omap2plus_ports),
Laurent Pinchartfecea252017-08-05 01:43:52 +03001072 .ops = &dss_ops_omap2_omap3,
Laurent Pinchart6d85d4a2017-08-05 01:44:07 +03001073 .dispc_clk_switch = { 0, 0 },
Laurent Pinchart4569ab72017-08-05 01:44:13 +03001074 .has_lcd_clk_src = true,
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +05301075};
1076
Tomi Valkeinenede92692015-06-04 14:12:16 +03001077static const struct dss_features dra7xx_dss_feats = {
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +03001078 .model = DSS_MODEL_DRA7,
Tomi Valkeinen6d817882014-12-31 11:23:31 +02001079 .fck_div_max = 64,
1080 .dss_fck_multiplier = 1,
1081 .parent_clk_name = "dpll_per_x2_ck",
Tomi Valkeinen6d817882014-12-31 11:23:31 +02001082 .ports = dra7xx_ports,
1083 .num_ports = ARRAY_SIZE(dra7xx_ports),
Laurent Pinchartfecea252017-08-05 01:43:52 +03001084 .ops = &dss_ops_dra7,
Laurent Pinchart6d85d4a2017-08-05 01:44:07 +03001085 .dispc_clk_switch = { 9, 7 },
Laurent Pinchart4569ab72017-08-05 01:44:13 +03001086 .has_lcd_clk_src = true,
Tomi Valkeinen6d817882014-12-31 11:23:31 +02001087};
1088
Tomi Valkeinenede92692015-06-04 14:12:16 +03001089static int dss_init_ports(struct platform_device *pdev)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001090{
1091 struct device_node *parent = pdev->dev.of_node;
1092 struct device_node *port;
Rob Herring09bffa62017-03-22 08:26:08 -05001093 int i;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001094
Rob Herring09bffa62017-03-22 08:26:08 -05001095 for (i = 0; i < dss.feat->num_ports; i++) {
1096 port = of_graph_get_port_by_id(parent, i);
1097 if (!port)
Archit Taneja387ce9f2014-05-22 17:01:57 +05301098 continue;
1099
Rob Herring09bffa62017-03-22 08:26:08 -05001100 switch (dss.feat->ports[i]) {
Archit Taneja387ce9f2014-05-22 17:01:57 +05301101 case OMAP_DISPLAY_TYPE_DPI:
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +03001102 dpi_init_port(pdev, port, dss.feat->model);
Archit Taneja387ce9f2014-05-22 17:01:57 +05301103 break;
1104 case OMAP_DISPLAY_TYPE_SDI:
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001105 sdi_init_port(pdev, port);
Archit Taneja387ce9f2014-05-22 17:01:57 +05301106 break;
1107 default:
1108 break;
1109 }
Rob Herring09bffa62017-03-22 08:26:08 -05001110 }
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001111
1112 return 0;
1113}
1114
Tomi Valkeinenede92692015-06-04 14:12:16 +03001115static void dss_uninit_ports(struct platform_device *pdev)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001116{
Archit Taneja80eb6752014-06-02 14:11:51 +05301117 struct device_node *parent = pdev->dev.of_node;
1118 struct device_node *port;
Rob Herring09bffa62017-03-22 08:26:08 -05001119 int i;
Archit Taneja80eb6752014-06-02 14:11:51 +05301120
Rob Herring09bffa62017-03-22 08:26:08 -05001121 for (i = 0; i < dss.feat->num_ports; i++) {
1122 port = of_graph_get_port_by_id(parent, i);
1123 if (!port)
Archit Taneja387ce9f2014-05-22 17:01:57 +05301124 continue;
1125
Rob Herring09bffa62017-03-22 08:26:08 -05001126 switch (dss.feat->ports[i]) {
Archit Taneja387ce9f2014-05-22 17:01:57 +05301127 case OMAP_DISPLAY_TYPE_DPI:
1128 dpi_uninit_port(port);
1129 break;
1130 case OMAP_DISPLAY_TYPE_SDI:
1131 sdi_uninit_port(port);
1132 break;
1133 default:
1134 break;
1135 }
Rob Herring09bffa62017-03-22 08:26:08 -05001136 }
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001137}
1138
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001139static int dss_video_pll_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001140{
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +05301141 struct device_node *np = pdev->dev.of_node;
Tomi Valkeinen99767542014-07-04 13:38:27 +05301142 struct regulator *pll_regulator;
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001143 int r;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001144
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001145 if (!np)
1146 return 0;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001147
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001148 if (of_property_read_bool(np, "syscon-pll-ctrl")) {
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +05301149 dss.syscon_pll_ctrl = syscon_regmap_lookup_by_phandle(np,
1150 "syscon-pll-ctrl");
1151 if (IS_ERR(dss.syscon_pll_ctrl)) {
1152 dev_err(&pdev->dev,
1153 "failed to get syscon-pll-ctrl regmap\n");
1154 return PTR_ERR(dss.syscon_pll_ctrl);
1155 }
1156
1157 if (of_property_read_u32_index(np, "syscon-pll-ctrl", 1,
1158 &dss.syscon_pll_ctrl_offset)) {
1159 dev_err(&pdev->dev,
1160 "failed to get syscon-pll-ctrl offset\n");
1161 return -EINVAL;
1162 }
1163 }
1164
Tomi Valkeinen99767542014-07-04 13:38:27 +05301165 pll_regulator = devm_regulator_get(&pdev->dev, "vdda_video");
1166 if (IS_ERR(pll_regulator)) {
1167 r = PTR_ERR(pll_regulator);
1168
1169 switch (r) {
1170 case -ENOENT:
1171 pll_regulator = NULL;
1172 break;
1173
1174 case -EPROBE_DEFER:
1175 return -EPROBE_DEFER;
1176
1177 default:
1178 DSSERR("can't get DPLL VDDA regulator\n");
1179 return r;
1180 }
1181 }
1182
1183 if (of_property_match_string(np, "reg-names", "pll1") >= 0) {
1184 dss.video1_pll = dss_video_pll_init(pdev, 0, pll_regulator);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001185 if (IS_ERR(dss.video1_pll))
1186 return PTR_ERR(dss.video1_pll);
Tomi Valkeinen99767542014-07-04 13:38:27 +05301187 }
1188
1189 if (of_property_match_string(np, "reg-names", "pll2") >= 0) {
1190 dss.video2_pll = dss_video_pll_init(pdev, 1, pll_regulator);
1191 if (IS_ERR(dss.video2_pll)) {
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001192 dss_video_pll_uninit(dss.video1_pll);
1193 return PTR_ERR(dss.video2_pll);
Tomi Valkeinen99767542014-07-04 13:38:27 +05301194 }
1195 }
1196
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001197 return 0;
1198}
1199
1200/* DSS HW IP initialisation */
Laurent Pinchart18daeb82017-08-05 01:43:58 +03001201static const struct of_device_id dss_of_match[] = {
1202 { .compatible = "ti,omap2-dss", .data = &omap24xx_dss_feats },
1203 { .compatible = "ti,omap3-dss", .data = &omap3630_dss_feats },
1204 { .compatible = "ti,omap4-dss", .data = &omap44xx_dss_feats },
1205 { .compatible = "ti,omap5-dss", .data = &omap54xx_dss_feats },
1206 { .compatible = "ti,dra7-dss", .data = &dra7xx_dss_feats },
1207 {},
1208};
1209MODULE_DEVICE_TABLE(of, dss_of_match);
1210
1211static const struct soc_device_attribute dss_soc_devices[] = {
1212 { .machine = "OMAP3430/3530", .data = &omap34xx_dss_feats },
1213 { .machine = "AM35??", .data = &omap34xx_dss_feats },
1214 { .family = "AM43xx", .data = &am43xx_dss_feats },
1215 { /* sentinel */ }
1216};
1217
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001218static int dss_bind(struct device *dev)
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001219{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001220 struct platform_device *pdev = to_platform_device(dev);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001221 struct resource *dss_mem;
1222 u32 rev;
1223 int r;
1224
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001225 dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
Laurent Pinchartb22622f2017-05-07 00:29:09 +03001226 dss.base = devm_ioremap_resource(&pdev->dev, dss_mem);
1227 if (IS_ERR(dss.base))
1228 return PTR_ERR(dss.base);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001229
1230 r = dss_get_clocks();
1231 if (r)
1232 return r;
1233
1234 r = dss_setup_default_clock();
1235 if (r)
1236 goto err_setup_clocks;
1237
1238 r = dss_video_pll_probe(pdev);
1239 if (r)
1240 goto err_pll_init;
1241
Tomi Valkeinenf5a1a1f82015-06-04 13:06:37 +03001242 r = dss_init_ports(pdev);
1243 if (r)
1244 goto err_init_ports;
1245
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001246 pm_runtime_enable(&pdev->dev);
1247
1248 r = dss_runtime_get();
1249 if (r)
1250 goto err_runtime_get;
1251
1252 dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
1253
1254 /* Select DPLL */
1255 REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
1256
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001257 dss_select_dispc_clk_source(DSS_CLK_SRC_FCK);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001258
1259#ifdef CONFIG_OMAP2_DSS_VENC
1260 REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
1261 REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
1262 REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
1263#endif
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001264 dss.dsi_clk_source[0] = DSS_CLK_SRC_FCK;
1265 dss.dsi_clk_source[1] = DSS_CLK_SRC_FCK;
1266 dss.dispc_clk_source = DSS_CLK_SRC_FCK;
1267 dss.lcd_clk_source[0] = DSS_CLK_SRC_FCK;
1268 dss.lcd_clk_source[1] = DSS_CLK_SRC_FCK;
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001269
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001270 rev = dss_read_reg(DSS_REVISION);
Joe Perches8dfe1622017-02-28 04:55:54 -08001271 pr_info("OMAP DSS rev %d.%d\n", FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001272
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001273 dss_runtime_put();
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001274
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001275 r = component_bind_all(&pdev->dev, NULL);
1276 if (r)
1277 goto err_component;
1278
Tomi Valkeinene40402c2012-03-02 18:01:07 +02001279 dss_debugfs_create_file("dss", dss_dump_regs);
1280
Tomi Valkeinencb17a4a2015-02-25 12:08:14 +02001281 pm_set_vt_switch(0);
1282
Peter Ujfalusi1e08c822016-05-03 22:07:10 +03001283 omapdss_gather_components(dev);
Tomi Valkeinen7c299712015-11-05 17:23:14 +02001284 omapdss_set_is_initialized(true);
Tomi Valkeinenf99467b2015-06-04 12:35:42 +03001285
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001286 return 0;
Tomi Valkeinena57dd4f2012-02-20 16:57:37 +02001287
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001288err_component:
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001289err_runtime_get:
1290 pm_runtime_disable(&pdev->dev);
Tomi Valkeinenf5a1a1f82015-06-04 13:06:37 +03001291 dss_uninit_ports(pdev);
1292err_init_ports:
Tomi Valkeinen99767542014-07-04 13:38:27 +05301293 if (dss.video1_pll)
1294 dss_video_pll_uninit(dss.video1_pll);
1295
1296 if (dss.video2_pll)
1297 dss_video_pll_uninit(dss.video2_pll);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001298err_pll_init:
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +03001299err_setup_clocks:
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001300 dss_put_clocks();
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001301 return r;
1302}
1303
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001304static void dss_unbind(struct device *dev)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001305{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001306 struct platform_device *pdev = to_platform_device(dev);
1307
Tomi Valkeinen7c299712015-11-05 17:23:14 +02001308 omapdss_set_is_initialized(false);
Tomi Valkeinenf99467b2015-06-04 12:35:42 +03001309
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001310 component_unbind_all(&pdev->dev, NULL);
1311
Tomi Valkeinen99767542014-07-04 13:38:27 +05301312 if (dss.video1_pll)
1313 dss_video_pll_uninit(dss.video1_pll);
1314
1315 if (dss.video2_pll)
1316 dss_video_pll_uninit(dss.video2_pll);
1317
Archit Taneja2ac6a1a2014-06-01 12:47:44 +05301318 dss_uninit_ports(pdev);
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001319
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001320 pm_runtime_disable(&pdev->dev);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001321
1322 dss_put_clocks();
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001323}
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001324
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001325static const struct component_master_ops dss_component_ops = {
1326 .bind = dss_bind,
1327 .unbind = dss_unbind,
1328};
1329
1330static int dss_component_compare(struct device *dev, void *data)
1331{
1332 struct device *child = data;
1333 return dev == child;
1334}
1335
1336static int dss_add_child_component(struct device *dev, void *data)
1337{
1338 struct component_match **match = data;
1339
Tomi Valkeinen0438ec92015-06-30 12:23:45 +03001340 /*
1341 * HACK
1342 * We don't have a working driver for rfbi, so skip it here always.
1343 * Otherwise dss will never get probed successfully, as it will wait
1344 * for rfbi to get probed.
1345 */
1346 if (strstr(dev_name(dev), "rfbi"))
1347 return 0;
1348
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001349 component_match_add(dev->parent, match, dss_component_compare, dev);
1350
1351 return 0;
1352}
1353
1354static int dss_probe(struct platform_device *pdev)
1355{
Laurent Pinchart4a9fab32017-08-05 01:44:00 +03001356 const struct soc_device_attribute *soc;
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001357 struct component_match *match = NULL;
1358 int r;
1359
Laurent Pinchart4a9fab32017-08-05 01:44:00 +03001360 dss.pdev = pdev;
1361
1362 /*
1363 * The various OMAP3-based SoCs can't be told apart using the compatible
1364 * string, use SoC device matching.
1365 */
1366 soc = soc_device_match(dss_soc_devices);
1367 if (soc)
1368 dss.feat = soc->data;
1369 else
1370 dss.feat = of_match_device(dss_of_match, &pdev->dev)->data;
1371
Laurent Pinchart11765d12017-08-05 01:44:01 +03001372 r = dss_initialize_debugfs();
1373 if (r)
1374 return r;
1375
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001376 /* add all the child devices as components */
1377 device_for_each_child(&pdev->dev, &match, dss_add_child_component);
1378
1379 r = component_master_add_with_match(&pdev->dev, &dss_component_ops, match);
Laurent Pinchart11765d12017-08-05 01:44:01 +03001380 if (r) {
1381 dss_uninitialize_debugfs();
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001382 return r;
Laurent Pinchart11765d12017-08-05 01:44:01 +03001383 }
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001384
1385 return 0;
1386}
1387
1388static int dss_remove(struct platform_device *pdev)
1389{
1390 component_master_del(&pdev->dev, &dss_component_ops);
Laurent Pinchart11765d12017-08-05 01:44:01 +03001391
1392 dss_uninitialize_debugfs();
1393
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001394 return 0;
1395}
1396
Laurent Pinchart74592ee2017-08-05 01:44:02 +03001397static void dss_shutdown(struct platform_device *pdev)
1398{
1399 struct omap_dss_device *dssdev = NULL;
1400
1401 DSSDBG("shutdown\n");
1402
1403 for_each_dss_dev(dssdev) {
1404 if (!dssdev->driver)
1405 continue;
1406
1407 if (dssdev->state == OMAP_DSS_DISPLAY_ACTIVE)
1408 dssdev->driver->disable(dssdev);
1409 }
1410}
1411
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001412static int dss_runtime_suspend(struct device *dev)
1413{
1414 dss_save_context();
Tomi Valkeinena8081d32012-03-08 12:52:38 +02001415 dss_set_min_bus_tput(dev, 0);
Dave Gerlach5038bb82014-10-31 16:28:57 -05001416
1417 pinctrl_pm_select_sleep_state(dev);
1418
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001419 return 0;
1420}
1421
1422static int dss_runtime_resume(struct device *dev)
1423{
Tomi Valkeinena8081d32012-03-08 12:52:38 +02001424 int r;
Dave Gerlach5038bb82014-10-31 16:28:57 -05001425
1426 pinctrl_pm_select_default_state(dev);
1427
Tomi Valkeinena8081d32012-03-08 12:52:38 +02001428 /*
1429 * Set an arbitrarily high tput request to ensure OPP100.
1430 * What we should really do is to make a request to stay in OPP100,
1431 * without any tput requirements, but that is not currently possible
1432 * via the PM layer.
1433 */
1434
1435 r = dss_set_min_bus_tput(dev, 1000000000);
1436 if (r)
1437 return r;
1438
Tomi Valkeinen39020712011-05-26 14:54:05 +03001439 dss_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001440 return 0;
1441}
1442
1443static const struct dev_pm_ops dss_pm_ops = {
1444 .runtime_suspend = dss_runtime_suspend,
1445 .runtime_resume = dss_runtime_resume,
1446};
1447
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001448static struct platform_driver omap_dsshw_driver = {
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001449 .probe = dss_probe,
1450 .remove = dss_remove,
Laurent Pinchart74592ee2017-08-05 01:44:02 +03001451 .shutdown = dss_shutdown,
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001452 .driver = {
1453 .name = "omapdss_dss",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001454 .pm = &dss_pm_ops,
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001455 .of_match_table = dss_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03001456 .suppress_bind_attrs = true,
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001457 },
1458};
1459
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02001460int __init dss_init_platform_driver(void)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001461{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001462 return platform_driver_register(&omap_dsshw_driver);
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001463}
1464
1465void dss_uninit_platform_driver(void)
1466{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02001467 platform_driver_unregister(&omap_dsshw_driver);
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001468}