blob: 5b8bc5dd007edd8718db72f057e9b4c7c316e65c [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
Sujith394cf0a2009-02-09 13:26:54 +053020#include <linux/etherdevice.h>
21#include <linux/device.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000022#include <linux/interrupt.h>
Sujith394cf0a2009-02-09 13:26:54 +053023#include <linux/leds.h>
Felix Fietkau9f42c2b2010-06-12 00:34:01 -040024#include <linux/completion.h>
Felix Fietkau8d7e09d2014-06-11 16:18:01 +053025#include <linux/time.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070026
Luis R. Rodriguezdb86f072009-11-05 08:44:39 -080027#include "common.h"
Oleksij Rempel9d83cd52014-05-11 10:04:35 +020028#include "debug.h"
Rajkumar Manoharan7dc181c2011-10-24 18:19:49 +053029#include "mci.h"
Zefir Kurtisi8e92d3f2012-04-03 17:15:50 +020030#include "dfs.h"
Sujith Manoharanf65c0822013-12-18 09:53:18 +053031#include "spectral.h"
Luis R. Rodriguezdb86f072009-11-05 08:44:39 -080032
Sujith394cf0a2009-02-09 13:26:54 +053033struct ath_node;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070034
Sujith Manoharan7b6ef992013-12-18 09:53:19 +053035extern struct ieee80211_ops ath9k_ops;
36extern int ath9k_modparam_nohwcrypt;
37extern int led_blink;
38extern bool is_ath9k_unloaded;
Felix Fietkau78b21942014-06-11 16:17:55 +053039extern int ath9k_use_chanctx;
Sujith394cf0a2009-02-09 13:26:54 +053040
Sujith394cf0a2009-02-09 13:26:54 +053041/*************************/
42/* Descriptor Management */
43/*************************/
44
Sujith Manoharan7b6ef992013-12-18 09:53:19 +053045#define ATH_TXSTATUS_RING_SIZE 512
46
47/* Macro to expand scalars to 64-bit objects */
48#define ito64(x) (sizeof(x) == 1) ? \
49 (((unsigned long long int)(x)) & (0xff)) : \
50 (sizeof(x) == 2) ? \
51 (((unsigned long long int)(x)) & 0xffff) : \
52 ((sizeof(x) == 4) ? \
53 (((unsigned long long int)(x)) & 0xffffffff) : \
54 (unsigned long long int)(x))
55
Sujith394cf0a2009-02-09 13:26:54 +053056#define ATH_TXBUF_RESET(_bf) do { \
Sujith394cf0a2009-02-09 13:26:54 +053057 (_bf)->bf_lastbf = NULL; \
58 (_bf)->bf_next = NULL; \
59 memset(&((_bf)->bf_state), 0, \
60 sizeof(struct ath_buf_state)); \
61 } while (0)
62
Mohammed Shafi Shajakhanc3d77692011-06-28 17:30:54 +053063#define DS2PHYS(_dd, _ds) \
64 ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
65#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
66#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
67
Sujith394cf0a2009-02-09 13:26:54 +053068struct ath_descdma {
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -040069 void *dd_desc;
Sujith17d79042009-02-09 13:27:03 +053070 dma_addr_t dd_desc_paddr;
71 u32 dd_desc_len;
Sujith394cf0a2009-02-09 13:26:54 +053072};
73
74int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
75 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -040076 int nbuf, int ndesc, bool is_tx);
Sujith394cf0a2009-02-09 13:26:54 +053077
78/***********/
79/* RX / TX */
80/***********/
81
Sujith Manoharan7b6ef992013-12-18 09:53:19 +053082#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
83
84/* increment with wrap-around */
85#define INCR(_l, _sz) do { \
86 (_l)++; \
87 (_l) &= ((_sz) - 1); \
88 } while (0)
89
Sujith394cf0a2009-02-09 13:26:54 +053090#define ATH_RXBUF 512
Sujith394cf0a2009-02-09 13:26:54 +053091#define ATH_TXBUF 512
Felix Fietkau84642d62010-06-01 21:33:13 +020092#define ATH_TXBUF_RESERVE 5
93#define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
Sujith394cf0a2009-02-09 13:26:54 +053094#define ATH_TXMAXTRY 13
Sujith Manoharan7b6ef992013-12-18 09:53:19 +053095#define ATH_MAX_SW_RETRIES 30
Sujith394cf0a2009-02-09 13:26:54 +053096
97#define TID_TO_WME_AC(_tid) \
Sujith Manoharanbea843c2012-11-21 18:13:10 +053098 ((((_tid) == 0) || ((_tid) == 3)) ? IEEE80211_AC_BE : \
99 (((_tid) == 1) || ((_tid) == 2)) ? IEEE80211_AC_BK : \
100 (((_tid) == 4) || ((_tid) == 5)) ? IEEE80211_AC_VI : \
101 IEEE80211_AC_VO)
Sujith394cf0a2009-02-09 13:26:54 +0530102
Sujith394cf0a2009-02-09 13:26:54 +0530103#define ATH_AGGR_DELIM_SZ 4
104#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
105/* number of delimiters for encryption padding */
106#define ATH_AGGR_ENCRYPTDELIM 10
107/* minimum h/w qdepth to be sustained to maximize aggregation */
108#define ATH_AGGR_MIN_QDEPTH 2
Felix Fietkau2800e822013-08-06 14:18:11 +0200109/* minimum h/w qdepth for non-aggregated traffic */
110#define ATH_NON_AGGR_MIN_QDEPTH 8
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530111#define ATH_TX_COMPLETE_POLL_INT 1000
112#define ATH_TXFIFO_DEPTH 8
113#define ATH_TX_ERROR 0x01
Sujith394cf0a2009-02-09 13:26:54 +0530114
Felix Fietkaud463af42014-04-06 00:37:03 +0200115/* Stop tx traffic 1ms before the GO goes away */
116#define ATH_P2P_PS_STOP_TIME 1000
117
Sujith394cf0a2009-02-09 13:26:54 +0530118#define IEEE80211_SEQ_SEQ_SHIFT 4
119#define IEEE80211_SEQ_MAX 4096
Sujith394cf0a2009-02-09 13:26:54 +0530120#define IEEE80211_WEP_IVLEN 3
121#define IEEE80211_WEP_KIDLEN 1
122#define IEEE80211_WEP_CRCLEN 4
123#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
124 (IEEE80211_WEP_IVLEN + \
125 IEEE80211_WEP_KIDLEN + \
126 IEEE80211_WEP_CRCLEN))
127
128/* return whether a bit at index _n in bitmap _bm is set
129 * _sz is the size of the bitmap */
130#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
131 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
132
133/* return block-ack bitmap index given sequence and starting sequence */
134#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
135
Felix Fietkau156369f2011-12-14 22:08:04 +0100136/* return the seqno for _start + _offset */
137#define ATH_BA_INDEX2SEQ(_seq, _offset) (((_seq) + (_offset)) & (IEEE80211_SEQ_MAX - 1))
138
Sujith394cf0a2009-02-09 13:26:54 +0530139/* returns delimiter padding required given the packet length */
140#define ATH_AGGR_GET_NDELIM(_len) \
Vasanthakumar Thiagarajan39ec2992010-11-10 05:03:15 -0800141 (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
142 DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
Sujith394cf0a2009-02-09 13:26:54 +0530143
144#define BAW_WITHIN(_start, _bawsz, _seqno) \
145 ((((_seqno) - (_start)) & 4095) < (_bawsz))
146
Sujith394cf0a2009-02-09 13:26:54 +0530147#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
148
Sujith Manoharan350e2dc2014-01-13 07:29:30 +0530149#define IS_HT_RATE(rate) (rate & 0x80)
150#define IS_CCK_RATE(rate) ((rate >= 0x18) && (rate <= 0x1e))
151#define IS_OFDM_RATE(rate) ((rate >= 0x8) && (rate <= 0xf))
Sujith Manoharan365d2eb2012-09-26 12:22:08 +0530152
Sujith Manoharan9e495a22014-02-06 10:22:55 +0530153enum {
154 WLAN_RC_PHY_OFDM,
155 WLAN_RC_PHY_CCK,
156};
157
Sujith394cf0a2009-02-09 13:26:54 +0530158struct ath_txq {
Ben Greear60f2d1d2011-01-09 23:11:52 -0800159 int mac80211_qnum; /* mac80211 queue number, -1 means not mac80211 Q */
160 u32 axq_qnum; /* ath9k hardware queue number */
Felix Fietkaufce041b2011-05-19 12:20:25 +0200161 void *axq_link;
Sujith17d79042009-02-09 13:27:03 +0530162 struct list_head axq_q;
Sujith394cf0a2009-02-09 13:26:54 +0530163 spinlock_t axq_lock;
Sujith17d79042009-02-09 13:27:03 +0530164 u32 axq_depth;
Felix Fietkau4b3ba662010-12-17 00:57:00 +0100165 u32 axq_ampdu_depth;
Sujith17d79042009-02-09 13:27:03 +0530166 bool stopped;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400167 bool axq_tx_inprogress;
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400168 struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400169 u8 txq_headidx;
170 u8 txq_tailidx;
Felix Fietkau066dae92010-11-07 14:59:39 +0100171 int pending_frames;
Felix Fietkau23de5dc2011-12-19 16:45:54 +0100172 struct sk_buff_head complete_q;
Sujith394cf0a2009-02-09 13:26:54 +0530173};
174
Sujith93ef24b2010-05-20 15:34:40 +0530175struct ath_atx_ac {
Felix Fietkau066dae92010-11-07 14:59:39 +0100176 struct ath_txq *txq;
Sujith93ef24b2010-05-20 15:34:40 +0530177 struct list_head list;
178 struct list_head tid_q;
Felix Fietkau55195412011-04-17 23:28:09 +0200179 bool clear_ps_filter;
Felix Fietkau50676b82013-08-10 15:59:16 +0200180 bool sched;
Sujith93ef24b2010-05-20 15:34:40 +0530181};
182
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100183struct ath_frame_info {
Felix Fietkau56dc6332011-08-28 00:32:22 +0200184 struct ath_buf *bf;
Felix Fietkaud954cd772014-07-16 20:26:05 +0200185 u16 framelen;
186 s8 txq;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100187 enum ath9k_key_type keytype;
Felix Fietkaua75c0622011-08-28 00:32:21 +0200188 u8 keyix;
Felix Fietkau80b08a82012-06-15 03:04:53 +0200189 u8 rtscts_rate;
Felix Fietkau8fed1402013-08-06 14:18:07 +0200190 u8 retries : 7;
191 u8 baw_tracked : 1;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100192};
193
Felix Fietkau1a04d592013-10-11 23:30:52 +0200194struct ath_rxbuf {
195 struct list_head list;
196 struct sk_buff *bf_mpdu;
197 void *bf_desc;
198 dma_addr_t bf_daddr;
199 dma_addr_t bf_buf_addr;
200};
201
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530202/**
203 * enum buffer_type - Buffer type flags
204 *
205 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
206 * @BUF_AGGR: Indicates whether the buffer can be aggregated
207 * (used in aggregation scheduling)
208 */
209enum buffer_type {
210 BUF_AMPDU = BIT(0),
211 BUF_AGGR = BIT(1),
212};
213
214#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
215#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
216
Sujith93ef24b2010-05-20 15:34:40 +0530217struct ath_buf_state {
Sujith93ef24b2010-05-20 15:34:40 +0530218 u8 bf_type;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400219 u8 bfs_paprd;
Felix Fietkau399c6482011-09-14 21:24:17 +0200220 u8 ndelim;
Felix Fietkau50676b82013-08-10 15:59:16 +0200221 bool stale;
Felix Fietkau6a0ddae2011-08-28 00:32:23 +0200222 u16 seqno;
Mohammed Shafi Shajakhan9cf04dc2011-02-04 18:38:23 +0530223 unsigned long bfs_paprd_timestamp;
Sujith93ef24b2010-05-20 15:34:40 +0530224};
225
226struct ath_buf {
227 struct list_head list;
228 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
229 an aggregate) */
230 struct ath_buf *bf_next; /* next subframe in the aggregate */
231 struct sk_buff *bf_mpdu; /* enclosing frame structure */
232 void *bf_desc; /* virtual addr of desc */
233 dma_addr_t bf_daddr; /* physical addr of desc */
Ben Greearc1739eb32010-10-14 12:45:29 -0700234 dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
Felix Fietkau79acac02013-04-22 23:11:44 +0200235 struct ieee80211_tx_rate rates[4];
Sujith93ef24b2010-05-20 15:34:40 +0530236 struct ath_buf_state bf_state;
Sujith93ef24b2010-05-20 15:34:40 +0530237};
238
239struct ath_atx_tid {
240 struct list_head list;
Felix Fietkau56dc6332011-08-28 00:32:22 +0200241 struct sk_buff_head buf_q;
Felix Fietkaubb195ff2013-08-06 14:18:03 +0200242 struct sk_buff_head retry_q;
Sujith93ef24b2010-05-20 15:34:40 +0530243 struct ath_node *an;
244 struct ath_atx_ac *ac;
Felix Fietkau81ee13b2010-09-20 13:45:36 +0200245 unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
Sujith93ef24b2010-05-20 15:34:40 +0530246 u16 seq_start;
247 u16 seq_next;
248 u16 baw_size;
Felix Fietkau50676b82013-08-10 15:59:16 +0200249 u8 tidno;
Sujith93ef24b2010-05-20 15:34:40 +0530250 int baw_head; /* first un-acked tx buffer */
251 int baw_tail; /* next unused tx buffer slot */
Felix Fietkau50676b82013-08-10 15:59:16 +0200252
253 s8 bar_index;
Felix Fietkau08c96ab2013-05-18 21:28:15 +0200254 bool sched;
Felix Fietkau08c96ab2013-05-18 21:28:15 +0200255 bool active;
Sujith93ef24b2010-05-20 15:34:40 +0530256};
257
258struct ath_node {
Sujith Manoharana145daf2012-11-28 15:08:54 +0530259 struct ath_softc *sc;
Ben Greear7f010c92011-01-09 23:11:49 -0800260 struct ieee80211_sta *sta; /* station struct we're part of */
Ben Greear7e1e3862011-11-03 11:33:13 -0700261 struct ieee80211_vif *vif; /* interface with which we're associated */
Sujith Manoharande7b7602012-11-28 15:08:53 +0530262 struct ath_atx_tid tid[IEEE80211_NUM_TIDS];
Sujith Manoharanbea843c2012-11-21 18:13:10 +0530263 struct ath_atx_ac ac[IEEE80211_NUM_ACS];
Felix Fietkau93ae2dd2011-04-17 23:28:10 +0200264
Sujith93ef24b2010-05-20 15:34:40 +0530265 u16 maxampdu;
266 u8 mpdudensity;
Felix Fietkau50676b82013-08-10 15:59:16 +0200267 s8 ps_key;
Felix Fietkau55195412011-04-17 23:28:09 +0200268
269 bool sleeping;
Felix Fietkauf89d1bc2013-08-06 14:18:13 +0200270 bool no_ps_filter;
Sujith Manoharan350e2dc2014-01-13 07:29:30 +0530271
272#ifdef CONFIG_ATH9K_STATION_STATISTICS
273 struct ath_rx_rate_stats rx_rate_stats;
274#endif
Rajkumar Manoharan4bbf4412014-05-22 12:35:49 +0530275 u8 key_idx[4];
Sujith93ef24b2010-05-20 15:34:40 +0530276};
277
Sujith394cf0a2009-02-09 13:26:54 +0530278struct ath_tx_control {
279 struct ath_txq *txq;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100280 struct ath_node *an;
Thomas Huehn36323f82012-07-23 21:33:42 +0200281 struct ieee80211_sta *sta;
Felix Fietkaubefcf7e2014-06-11 16:17:53 +0530282 u8 paprd;
283 bool force_channel;
Sujith394cf0a2009-02-09 13:26:54 +0530284};
285
Sujith394cf0a2009-02-09 13:26:54 +0530286
Ben Greear60f2d1d2011-01-09 23:11:52 -0800287/**
288 * @txq_map: Index is mac80211 queue number. This is
289 * not necessarily the same as the hardware queue number
290 * (axq_qnum).
291 */
Sujith394cf0a2009-02-09 13:26:54 +0530292struct ath_tx {
293 u16 seq_no;
294 u32 txqsetup;
Sujith394cf0a2009-02-09 13:26:54 +0530295 spinlock_t txbuflock;
296 struct list_head txbuf;
297 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
298 struct ath_descdma txdma;
Sujith Manoharanbea843c2012-11-21 18:13:10 +0530299 struct ath_txq *txq_map[IEEE80211_NUM_ACS];
Felix Fietkauf2c7a792013-06-07 18:12:00 +0200300 struct ath_txq *uapsdq;
Sujith Manoharanbea843c2012-11-21 18:13:10 +0530301 u32 txq_max_pending[IEEE80211_NUM_ACS];
302 u16 max_aggr_framelen[IEEE80211_NUM_ACS][4][32];
Sujith394cf0a2009-02-09 13:26:54 +0530303};
304
Felix Fietkaub5c804752010-04-15 17:38:48 -0400305struct ath_rx_edma {
306 struct sk_buff_head rx_fifo;
Felix Fietkaub5c804752010-04-15 17:38:48 -0400307 u32 rx_fifo_hwsize;
308};
309
Sujith394cf0a2009-02-09 13:26:54 +0530310struct ath_rx {
311 u8 defant;
312 u8 rxotherant;
Felix Fietkau723e7112013-04-08 00:04:11 +0200313 bool discard_next;
Sujith394cf0a2009-02-09 13:26:54 +0530314 u32 *rxlink;
Rajkumar Manoharan6995fb82012-06-04 16:28:52 +0530315 u32 num_pkts;
Sujith394cf0a2009-02-09 13:26:54 +0530316 unsigned int rxfilter;
Sujith394cf0a2009-02-09 13:26:54 +0530317 struct list_head rxbuf;
318 struct ath_descdma rxdma;
Felix Fietkaub5c804752010-04-15 17:38:48 -0400319 struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
Felix Fietkau0d955212011-01-26 18:23:27 +0100320
Felix Fietkau1a04d592013-10-11 23:30:52 +0200321 struct ath_rxbuf *buf_hold;
Felix Fietkau0d955212011-01-26 18:23:27 +0100322 struct sk_buff *frag;
Christian Lamparter21fbbca2013-01-30 23:37:41 +0100323
324 u32 ampdu_ref;
Sujith394cf0a2009-02-09 13:26:54 +0530325};
326
Felix Fietkaufbbcd142014-06-11 16:17:49 +0530327struct ath_chanctx {
328 struct cfg80211_chan_def chandef;
329 struct list_head vifs;
Felix Fietkau04535312014-06-11 16:17:51 +0530330 struct list_head acq[IEEE80211_NUM_ACS];
Rajkumar Manoharan3ad9c382014-06-11 16:18:15 +0530331 int hw_queue_base;
Felix Fietkau04535312014-06-11 16:17:51 +0530332
Rajkumar Manoharan9a9c4fb2014-06-11 16:18:03 +0530333 /* do not dereference, use for comparison only */
334 struct ieee80211_vif *primary_sta;
335
Rajkumar Manoharanca900ac2014-06-11 16:18:02 +0530336 struct ath_beacon_config beacon;
Felix Fietkaub01459e2014-06-11 16:17:59 +0530337 struct ath9k_hw_cal_data caldata;
Felix Fietkau8d7e09d2014-06-11 16:18:01 +0530338 struct timespec tsf_ts;
339 u64 tsf_val;
Felix Fietkau58b57372014-06-11 16:18:08 +0530340 u32 last_beacon;
Felix Fietkaub01459e2014-06-11 16:17:59 +0530341
Felix Fietkaubc7e1be2014-06-11 16:17:50 +0530342 u16 txpower;
Felix Fietkaufbbcd142014-06-11 16:17:49 +0530343 bool offchannel;
Felix Fietkaubff11762014-06-11 16:17:52 +0530344 bool stopped;
Felix Fietkauc083ce92014-06-11 16:17:54 +0530345 bool active;
Felix Fietkau39305632014-06-11 16:17:57 +0530346 bool assigned;
Felix Fietkau748299f2014-06-11 16:18:04 +0530347 bool switch_after_beacon;
348};
349
350enum ath_chanctx_event {
351 ATH_CHANCTX_EVENT_BEACON_PREPARE,
352 ATH_CHANCTX_EVENT_BEACON_SENT,
353 ATH_CHANCTX_EVENT_TSF_TIMER,
Felix Fietkau58b57372014-06-11 16:18:08 +0530354 ATH_CHANCTX_EVENT_BEACON_RECEIVED,
Felix Fietkau73fa2f22014-06-11 16:18:10 +0530355 ATH_CHANCTX_EVENT_ASSOC,
356 ATH_CHANCTX_EVENT_SWITCH,
357 ATH_CHANCTX_EVENT_UNASSIGN,
358 ATH_CHANCTX_EVENT_ENABLE_MULTICHANNEL,
Felix Fietkau748299f2014-06-11 16:18:04 +0530359};
360
361enum ath_chanctx_state {
362 ATH_CHANCTX_STATE_IDLE,
363 ATH_CHANCTX_STATE_WAIT_FOR_BEACON,
364 ATH_CHANCTX_STATE_WAIT_FOR_TIMER,
365 ATH_CHANCTX_STATE_SWITCH,
Felix Fietkau6036c282014-06-11 16:18:09 +0530366 ATH_CHANCTX_STATE_FORCE_ACTIVE,
Felix Fietkau748299f2014-06-11 16:18:04 +0530367};
368
369struct ath_chanctx_sched {
370 bool beacon_pending;
Felix Fietkau73fa2f22014-06-11 16:18:10 +0530371 bool offchannel_pending;
Felix Fietkau748299f2014-06-11 16:18:04 +0530372 enum ath_chanctx_state state;
Felix Fietkauec70abe2014-06-11 16:18:12 +0530373 u8 beacon_miss;
Felix Fietkau748299f2014-06-11 16:18:04 +0530374
375 u32 next_tbtt;
Felix Fietkau3ae07d32014-06-11 16:18:06 +0530376 u32 switch_start_time;
377 unsigned int offchannel_duration;
Felix Fietkau748299f2014-06-11 16:18:04 +0530378 unsigned int channel_switch_time;
Felix Fietkau42eda112014-06-11 16:18:14 +0530379
380 /* backup, in case the hardware timer fails */
381 struct timer_list timer;
Felix Fietkaufbbcd142014-06-11 16:17:49 +0530382};
383
Felix Fietkau78b21942014-06-11 16:17:55 +0530384enum ath_offchannel_state {
385 ATH_OFFCHANNEL_IDLE,
386 ATH_OFFCHANNEL_PROBE_SEND,
387 ATH_OFFCHANNEL_PROBE_WAIT,
388 ATH_OFFCHANNEL_SUSPEND,
Felix Fietkau405393c2014-06-11 16:17:56 +0530389 ATH_OFFCHANNEL_ROC_START,
390 ATH_OFFCHANNEL_ROC_WAIT,
391 ATH_OFFCHANNEL_ROC_DONE,
Felix Fietkau78b21942014-06-11 16:17:55 +0530392};
393
394struct ath_offchannel {
395 struct ath_chanctx chan;
396 struct timer_list timer;
397 struct cfg80211_scan_request *scan_req;
398 struct ieee80211_vif *scan_vif;
399 int scan_idx;
400 enum ath_offchannel_state state;
Felix Fietkau405393c2014-06-11 16:17:56 +0530401 struct ieee80211_channel *roc_chan;
402 struct ieee80211_vif *roc_vif;
403 int roc_duration;
Rajkumar Manoharanea6ff2d2014-06-11 16:18:05 +0530404 int duration;
Felix Fietkau78b21942014-06-11 16:17:55 +0530405};
Rajkumar Manoharanc4dc0d02014-06-11 16:17:58 +0530406#define ath_for_each_chanctx(_sc, _ctx) \
407 for (ctx = &sc->chanctx[0]; \
408 ctx <= &sc->chanctx[ARRAY_SIZE(sc->chanctx) - 1]; \
409 ctx++)
Felix Fietkau78b21942014-06-11 16:17:55 +0530410
Felix Fietkau39305632014-06-11 16:17:57 +0530411static inline struct ath_chanctx *
412ath_chanctx_get(struct ieee80211_chanctx_conf *ctx)
413{
414 struct ath_chanctx **ptr = (void *) ctx->drv_priv;
415 return *ptr;
416}
Felix Fietkaufbbcd142014-06-11 16:17:49 +0530417void ath_chanctx_init(struct ath_softc *sc);
Felix Fietkaubff11762014-06-11 16:17:52 +0530418void ath_chanctx_set_channel(struct ath_softc *sc, struct ath_chanctx *ctx,
419 struct cfg80211_chan_def *chandef);
Felix Fietkauc083ce92014-06-11 16:17:54 +0530420void ath_chanctx_check_active(struct ath_softc *sc, struct ath_chanctx *ctx);
421
Sujith Manoharanc7dd40c2014-08-22 20:39:30 +0530422#ifdef CONFIG_ATH9K_CHANNEL_CONTEXT
Sujith Manoharan499afac2014-08-22 20:39:31 +0530423bool ath9k_is_chanctx_enabled(void);
424void ath9k_fill_chanctx_ops(void);
Sujith Manoharan705d0bf2014-08-23 13:29:06 +0530425void ath9k_init_channel_context(struct ath_softc *sc);
Sujith Manoharane90e3022014-08-23 13:29:20 +0530426void ath9k_offchannel_init(struct ath_softc *sc);
Sujith Manoharanea22df22014-08-23 13:29:07 +0530427void ath9k_deinit_channel_context(struct ath_softc *sc);
Sujith Manoharanc7dd40c2014-08-22 20:39:30 +0530428int ath9k_init_p2p(struct ath_softc *sc);
429void ath9k_deinit_p2p(struct ath_softc *sc);
430void ath9k_p2p_remove_vif(struct ath_softc *sc,
431 struct ieee80211_vif *vif);
432void ath9k_p2p_beacon_sync(struct ath_softc *sc);
433void ath9k_p2p_bss_info_changed(struct ath_softc *sc,
434 struct ieee80211_vif *vif);
435void ath9k_p2p_ps_timer(void *priv);
Sujith Manoharan0e08b5f2014-08-23 13:29:19 +0530436void ath9k_chanctx_wake_queues(struct ath_softc *sc);
Sujith Manoharane20a8542014-08-23 13:29:09 +0530437
Sujith Manoharan70b06da2014-08-23 13:29:18 +0530438void ath_chanctx_beacon_recv_ev(struct ath_softc *sc, u32 ts,
439 enum ath_chanctx_event ev);
440void ath_chanctx_beacon_sent_ev(struct ath_softc *sc,
441 enum ath_chanctx_event ev);
Sujith Manoharan27babf92014-08-23 13:29:16 +0530442void ath_chanctx_event(struct ath_softc *sc, struct ieee80211_vif *vif,
443 enum ath_chanctx_event ev);
Sujith Manoharane20a8542014-08-23 13:29:09 +0530444void ath_chanctx_set_next(struct ath_softc *sc, bool force);
Sujith Manoharan73b5ef02014-08-23 13:29:17 +0530445void ath_offchannel_next(struct ath_softc *sc);
446void ath_scan_complete(struct ath_softc *sc, bool abort);
447void ath_roc_complete(struct ath_softc *sc, bool abort);
Sujith Manoharanc7dd40c2014-08-22 20:39:30 +0530448#else
Sujith Manoharan499afac2014-08-22 20:39:31 +0530449static inline bool ath9k_is_chanctx_enabled(void)
450{
451 return false;
452}
453static inline void ath9k_fill_chanctx_ops(void)
454{
455}
Sujith Manoharan705d0bf2014-08-23 13:29:06 +0530456static inline void ath9k_init_channel_context(struct ath_softc *sc)
457{
458}
Sujith Manoharane90e3022014-08-23 13:29:20 +0530459static inline void ath9k_offchannel_init(struct ath_softc *sc)
460{
461}
Sujith Manoharanea22df22014-08-23 13:29:07 +0530462static inline void ath9k_deinit_channel_context(struct ath_softc *sc)
463{
464}
Sujith Manoharan70b06da2014-08-23 13:29:18 +0530465static inline void ath_chanctx_beacon_recv_ev(struct ath_softc *sc, u32 ts,
466 enum ath_chanctx_event ev)
467{
468}
469static inline void ath_chanctx_beacon_sent_ev(struct ath_softc *sc,
470 enum ath_chanctx_event ev)
471{
472}
Sujith Manoharan27babf92014-08-23 13:29:16 +0530473static inline void ath_chanctx_event(struct ath_softc *sc,
474 struct ieee80211_vif *vif,
475 enum ath_chanctx_event ev)
476{
477}
Sujith Manoharanc7dd40c2014-08-22 20:39:30 +0530478static inline int ath9k_init_p2p(struct ath_softc *sc)
479{
480 return 0;
481}
482static inline void ath9k_deinit_p2p(struct ath_softc *sc)
483{
484}
485static inline void ath9k_p2p_remove_vif(struct ath_softc *sc,
486 struct ieee80211_vif *vif)
487{
488}
489static inline void ath9k_p2p_beacon_sync(struct ath_softc *sc)
490{
491}
492static inline void ath9k_p2p_bss_info_changed(struct ath_softc *sc,
493 struct ieee80211_vif *vif)
494{
495}
496static inline void ath9k_p2p_ps_timer(struct ath_softc *sc)
497{
498}
Sujith Manoharan0e08b5f2014-08-23 13:29:19 +0530499static inline void ath9k_chanctx_wake_queues(struct ath_softc *sc)
500{
501}
Sujith Manoharanc7dd40c2014-08-22 20:39:30 +0530502#endif /* CONFIG_ATH9K_CHANNEL_CONTEXT */
503
Felix Fietkaufbbcd142014-06-11 16:17:49 +0530504int ath_reset_internal(struct ath_softc *sc, struct ath9k_channel *hchan);
Sujith394cf0a2009-02-09 13:26:54 +0530505int ath_startrecv(struct ath_softc *sc);
506bool ath_stoprecv(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530507u32 ath_calcrxfilter(struct ath_softc *sc);
508int ath_rx_init(struct ath_softc *sc, int nbufs);
509void ath_rx_cleanup(struct ath_softc *sc);
Felix Fietkaub5c804752010-04-15 17:38:48 -0400510int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
Sujith394cf0a2009-02-09 13:26:54 +0530511struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
Sujith Manoharanef1b6cd2012-06-04 20:23:37 +0530512void ath_txq_lock(struct ath_softc *sc, struct ath_txq *txq);
513void ath_txq_unlock(struct ath_softc *sc, struct ath_txq *txq);
514void ath_txq_unlock_complete(struct ath_softc *sc, struct ath_txq *txq);
Sujith394cf0a2009-02-09 13:26:54 +0530515void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
Felix Fietkau13815592013-01-20 18:51:53 +0100516bool ath_drain_all_txq(struct ath_softc *sc);
517void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq);
Sujith394cf0a2009-02-09 13:26:54 +0530518void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
519void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
520void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
Felix Fietkau04535312014-06-11 16:17:51 +0530521void ath_txq_schedule_all(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530522int ath_tx_init(struct ath_softc *sc, int nbufs);
Sujith394cf0a2009-02-09 13:26:54 +0530523int ath_txq_update(struct ath_softc *sc, int qnum,
524 struct ath9k_tx_queue_info *q);
Felix Fietkauaa5955c2012-07-15 19:53:36 +0200525void ath_update_max_aggr_framelen(struct ath_softc *sc, int queue, int txop);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200526int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujith394cf0a2009-02-09 13:26:54 +0530527 struct ath_tx_control *txctl);
Felix Fietkau59505c02013-06-07 18:12:02 +0200528void ath_tx_cabq(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
529 struct sk_buff *skb);
Sujith394cf0a2009-02-09 13:26:54 +0530530void ath_tx_tasklet(struct ath_softc *sc);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400531void ath_tx_edma_tasklet(struct ath_softc *sc);
Felix Fietkau231c3a12010-09-20 19:35:28 +0200532int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
533 u16 tid, u16 *ssn);
Sujithf83da962009-07-23 15:32:37 +0530534void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
Sujith394cf0a2009-02-09 13:26:54 +0530535void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
536
Felix Fietkau55195412011-04-17 23:28:09 +0200537void ath_tx_aggr_wakeup(struct ath_softc *sc, struct ath_node *an);
Johannes Berg042ec452011-09-29 16:04:26 +0200538void ath_tx_aggr_sleep(struct ieee80211_sta *sta, struct ath_softc *sc,
539 struct ath_node *an);
Felix Fietkau86a22ac2013-06-07 18:12:01 +0200540void ath9k_release_buffered_frames(struct ieee80211_hw *hw,
541 struct ieee80211_sta *sta,
542 u16 tids, int nframes,
543 enum ieee80211_frame_release_type reason,
544 bool more_data);
Felix Fietkau55195412011-04-17 23:28:09 +0200545
Sujith394cf0a2009-02-09 13:26:54 +0530546/********/
Sujith17d79042009-02-09 13:27:03 +0530547/* VIFs */
Sujith394cf0a2009-02-09 13:26:54 +0530548/********/
549
Sujith17d79042009-02-09 13:27:03 +0530550struct ath_vif {
Felix Fietkaufbbcd142014-06-11 16:17:49 +0530551 struct list_head list;
552
Felix Fietkaud463af42014-04-06 00:37:03 +0200553 struct ieee80211_vif *vif;
Felix Fietkauf89d1bc2013-08-06 14:18:13 +0200554 struct ath_node mcast_node;
Sujith394cf0a2009-02-09 13:26:54 +0530555 int av_bslot;
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200556 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
Sujith394cf0a2009-02-09 13:26:54 +0530557 struct ath_buf *av_bcbuf;
Felix Fietkaufbbcd142014-06-11 16:17:49 +0530558 struct ath_chanctx *chanctx;
Felix Fietkaud463af42014-04-06 00:37:03 +0200559
560 /* P2P Client */
561 struct ieee80211_noa_data noa;
Felix Fietkau3ae07d32014-06-11 16:18:06 +0530562
563 /* P2P GO */
564 u8 noa_index;
565 u32 offchannel_start;
566 u32 offchannel_duration;
Felix Fietkau74148632014-06-11 16:18:11 +0530567
568 u32 periodic_noa_start;
569 u32 periodic_noa_duration;
Sujith394cf0a2009-02-09 13:26:54 +0530570};
571
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530572struct ath9k_vif_iter_data {
573 u8 hw_macaddr[ETH_ALEN]; /* address of the first vif */
574 u8 mask[ETH_ALEN]; /* bssid mask */
575 bool has_hw_macaddr;
Rajkumar Manoharan9a9c4fb2014-06-11 16:18:03 +0530576 u8 slottime;
577 bool beacons;
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530578
579 int naps; /* number of AP vifs */
580 int nmeshes; /* number of mesh vifs */
581 int nstations; /* number of station vifs */
582 int nwds; /* number of WDS vifs */
583 int nadhocs; /* number of adhoc vifs */
Rajkumar Manoharan9a9c4fb2014-06-11 16:18:03 +0530584 struct ieee80211_vif *primary_sta;
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530585};
586
Rajkumar Manoharan9a9c4fb2014-06-11 16:18:03 +0530587void ath9k_calculate_iter_data(struct ath_softc *sc,
588 struct ath_chanctx *ctx,
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530589 struct ath9k_vif_iter_data *iter_data);
Rajkumar Manoharan9a9c4fb2014-06-11 16:18:03 +0530590void ath9k_calculate_summary_state(struct ath_softc *sc,
591 struct ath_chanctx *ctx);
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530592
Sujith394cf0a2009-02-09 13:26:54 +0530593/*******************/
594/* Beacon Handling */
595/*******************/
596
597/*
598 * Regardless of the number of beacons we stagger, (i.e. regardless of the
599 * number of BSSIDs) if a given beacon does not go out even after waiting this
600 * number of beacon intervals, the game's up.
601 */
Felix Fietkauc944daf42011-03-22 21:54:19 +0100602#define BSTUCK_THRESH 9
Felix Fietkau689e7562012-04-12 22:35:56 +0200603#define ATH_BCBUF 8
Sujith394cf0a2009-02-09 13:26:54 +0530604#define ATH_DEFAULT_BINTVAL 100 /* TU */
605#define ATH_DEFAULT_BMISS_LIMIT 10
Sujith394cf0a2009-02-09 13:26:54 +0530606
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530607#define TSF_TO_TU(_h,_l) \
608 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
609
Sujith394cf0a2009-02-09 13:26:54 +0530610struct ath_beacon {
611 enum {
612 OK, /* no change needed */
613 UPDATE, /* update pending */
614 COMMIT /* beacon sent, commit change */
615 } updateslot; /* slot time update fsm */
616
617 u32 beaconq;
618 u32 bmisscnt;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200619 struct ieee80211_vif *bslot[ATH_BCBUF];
Sujith394cf0a2009-02-09 13:26:54 +0530620 int slottime;
621 int slotupdate;
Sujith394cf0a2009-02-09 13:26:54 +0530622 struct ath_descdma bdma;
623 struct ath_txq *cabq;
624 struct list_head bbuf;
Felix Fietkauba4903f2011-05-17 21:09:54 +0200625
626 bool tx_processed;
627 bool tx_last;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700628};
629
Sujith Manoharanfb6e2522012-07-17 17:16:22 +0530630void ath9k_beacon_tasklet(unsigned long data);
Sujith Manoharanef4ad632012-07-17 17:15:56 +0530631void ath9k_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif,
632 u32 changed);
Sujith Manoharan130ef6e2012-07-17 17:15:30 +0530633void ath9k_beacon_assign_slot(struct ath_softc *sc, struct ieee80211_vif *vif);
634void ath9k_beacon_remove_slot(struct ath_softc *sc, struct ieee80211_vif *vif);
Sujith Manoharanef4ad632012-07-17 17:15:56 +0530635void ath9k_set_beacon(struct ath_softc *sc);
Michal Kazior4effc6f2014-01-20 15:27:12 +0100636bool ath9k_csa_is_finished(struct ath_softc *sc, struct ieee80211_vif *vif);
637void ath9k_csa_update(struct ath_softc *sc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700638
Sujith Manoharanef1b6cd2012-06-04 20:23:37 +0530639/*******************/
640/* Link Monitoring */
641/*******************/
Sujithf1dc5602008-10-29 10:16:30 +0530642
Sujith20977d32009-02-20 15:13:28 +0530643#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
644#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400645#define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
646#define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
Felix Fietkau60444742010-08-02 15:53:15 +0200647#define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
Sujith20977d32009-02-20 15:13:28 +0530648#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
649#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530650#define ATH_ANI_MAX_SKIP_COUNT 10
651#define ATH_PAPRD_TIMEOUT 100 /* msecs */
652#define ATH_PLL_WORK_INTERVAL 100
Vasanthakumar Thiagarajanca369eb2010-06-24 02:42:44 -0700653
Sujith Manoharanef1b6cd2012-06-04 20:23:37 +0530654void ath_tx_complete_poll_work(struct work_struct *work);
Felix Fietkau236de512011-09-03 01:40:25 +0200655void ath_reset_work(struct work_struct *work);
Sujith Manoharan415ec612013-12-24 10:44:25 +0530656bool ath_hw_check(struct ath_softc *sc);
Senthil Balasubramanian9eab61c2011-04-22 11:32:11 +0530657void ath_hw_pll_work(struct work_struct *work);
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400658void ath_paprd_calibrate(struct work_struct *work);
Sujith55624202010-01-08 10:36:02 +0530659void ath_ani_calibrate(unsigned long data);
Sujith Manoharanda0d45f2012-07-17 17:16:29 +0530660void ath_start_ani(struct ath_softc *sc);
661void ath_stop_ani(struct ath_softc *sc);
662void ath_check_ani(struct ath_softc *sc);
Sujith Manoharanef1b6cd2012-06-04 20:23:37 +0530663int ath_update_survey_stats(struct ath_softc *sc);
664void ath_update_survey_nf(struct ath_softc *sc, int channel);
Rajkumar Manoharan124b9792012-07-17 17:16:42 +0530665void ath9k_queue_reset(struct ath_softc *sc, enum ath_reset_type type);
Felix Fietkaubf3dac52013-11-11 22:23:33 +0100666void ath_ps_full_sleep(unsigned long data);
Felix Fietkaubff11762014-06-11 16:17:52 +0530667void __ath9k_flush(struct ieee80211_hw *hw, u32 queues, bool drop);
Sujith55624202010-01-08 10:36:02 +0530668
Sujith0fca65c2010-01-08 10:36:00 +0530669/**********/
670/* BTCOEX */
671/**********/
672
Sujith Manoharanac46ba42012-11-19 14:24:46 +0530673#define ATH_DUMP_BTCOEX(_s, _val) \
674 do { \
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +0200675 len += scnprintf(buf + len, size - len, \
676 "%20s : %10d\n", _s, (_val)); \
Sujith Manoharanac46ba42012-11-19 14:24:46 +0530677 } while (0)
678
Sujith Manoharane6930c42012-06-04 16:27:58 +0530679enum bt_op_flags {
680 BT_OP_PRIORITY_DETECTED,
681 BT_OP_SCAN,
682};
683
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700684struct ath_btcoex {
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700685 spinlock_t btcoex_lock;
686 struct timer_list period_timer; /* Timer for BT period */
Felix Fietkau168c6f82013-12-14 18:03:37 +0100687 struct timer_list no_stomp_timer;
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700688 u32 bt_priority_cnt;
689 unsigned long bt_priority_time;
Sujith Manoharane6930c42012-06-04 16:27:58 +0530690 unsigned long op_flags;
Luis R. Rodrigueze08a6ac2009-09-09 14:26:15 -0700691 int bt_stomp_type; /* Types of BT stomping */
Felix Fietkau168c6f82013-12-14 18:03:37 +0100692 u32 btcoex_no_stomp; /* in msec */
Mohammed Shafi Shajakhan94ae77e2012-09-04 19:33:33 +0530693 u32 btcoex_period; /* in msec */
Felix Fietkau168c6f82013-12-14 18:03:37 +0100694 u32 btscan_no_stomp; /* in msec */
Rajkumar Manoharan7dc181c2011-10-24 18:19:49 +0530695 u32 duty_cycle;
Rajkumar Manoharan6995fb82012-06-04 16:28:52 +0530696 u32 bt_wait_time;
Rajkumar Manoharane82cb032012-10-12 14:07:25 +0530697 int rssi_count;
Rajkumar Manoharan7dc181c2011-10-24 18:19:49 +0530698 struct ath_mci_profile mci;
Rajkumar Manoharan28845612012-11-20 18:30:01 +0530699 u8 stomp_audio;
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700700};
701
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530702#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
Sujith Manoharan59081202012-02-22 12:40:21 +0530703int ath9k_init_btcoex(struct ath_softc *sc);
704void ath9k_deinit_btcoex(struct ath_softc *sc);
Sujith Manoharandf198b12012-02-22 12:40:27 +0530705void ath9k_start_btcoex(struct ath_softc *sc);
706void ath9k_stop_btcoex(struct ath_softc *sc);
Sujith0fca65c2010-01-08 10:36:00 +0530707void ath9k_btcoex_timer_resume(struct ath_softc *sc);
708void ath9k_btcoex_timer_pause(struct ath_softc *sc);
Sujith Manoharan56ca0db2012-02-22 12:40:32 +0530709void ath9k_btcoex_handle_interrupt(struct ath_softc *sc, u32 status);
Sujith Manoharanc0ac53f2012-02-22 12:40:38 +0530710u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc, u32 max_4ms_framelen);
Rajkumar Manoharan08d4df42012-07-01 19:53:54 +0530711void ath9k_btcoex_stop_gen_timer(struct ath_softc *sc);
Sujith Manoharanac46ba42012-11-19 14:24:46 +0530712int ath9k_dump_btcoex(struct ath_softc *sc, u8 *buf, u32 size);
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530713#else
714static inline int ath9k_init_btcoex(struct ath_softc *sc)
715{
716 return 0;
717}
718static inline void ath9k_deinit_btcoex(struct ath_softc *sc)
719{
720}
721static inline void ath9k_start_btcoex(struct ath_softc *sc)
722{
723}
724static inline void ath9k_stop_btcoex(struct ath_softc *sc)
725{
726}
727static inline void ath9k_btcoex_handle_interrupt(struct ath_softc *sc,
728 u32 status)
729{
730}
731static inline u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc,
732 u32 max_4ms_framelen)
733{
734 return 0;
735}
Rajkumar Manoharan08d4df42012-07-01 19:53:54 +0530736static inline void ath9k_btcoex_stop_gen_timer(struct ath_softc *sc)
737{
738}
Sujith Manoharanac46ba42012-11-19 14:24:46 +0530739static inline int ath9k_dump_btcoex(struct ath_softc *sc, u8 *buf, u32 size)
Rajkumar Manoharan4df50ca2012-10-25 17:16:54 +0530740{
741 return 0;
742}
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530743#endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
Sujith0fca65c2010-01-08 10:36:00 +0530744
Sujith394cf0a2009-02-09 13:26:54 +0530745/********************/
746/* LED Control */
747/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530748
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530749#define ATH_LED_PIN_DEF 1
750#define ATH_LED_PIN_9287 8
Senthil Balasubramanian353e5012011-04-22 11:32:08 +0530751#define ATH_LED_PIN_9300 10
Senthil Balasubramanian15178532011-02-28 15:16:47 +0530752#define ATH_LED_PIN_9485 6
Mohammed Shafi Shajakhan1a68abb2011-11-29 20:06:15 +0530753#define ATH_LED_PIN_9462 4
Sujithf1dc5602008-10-29 10:16:30 +0530754
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100755#ifdef CONFIG_MAC80211_LEDS
Sujith0fca65c2010-01-08 10:36:00 +0530756void ath_init_leds(struct ath_softc *sc);
757void ath_deinit_leds(struct ath_softc *sc);
Rajkumar Manoharan8f176a32012-09-12 18:59:23 +0530758void ath_fill_led_pin(struct ath_softc *sc);
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100759#else
760static inline void ath_init_leds(struct ath_softc *sc)
761{
762}
763
764static inline void ath_deinit_leds(struct ath_softc *sc)
765{
766}
Rajkumar Manoharan8f176a32012-09-12 18:59:23 +0530767static inline void ath_fill_led_pin(struct ath_softc *sc)
768{
769}
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100770#endif
771
Sujith Manoharane60001e2013-10-28 12:22:04 +0530772/************************/
773/* Wake on Wireless LAN */
774/************************/
775
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530776struct ath9k_wow_pattern {
777 u8 pattern_bytes[MAX_PATTERN_SIZE];
778 u8 mask_bytes[MAX_PATTERN_SIZE];
779 u32 pattern_len;
780};
781
Sujith Manoharane60001e2013-10-28 12:22:04 +0530782#ifdef CONFIG_ATH9K_WOW
Sujith Manoharanbabaa802013-10-28 13:01:28 +0530783void ath9k_init_wow(struct ieee80211_hw *hw);
Sujith Manoharane60001e2013-10-28 12:22:04 +0530784int ath9k_suspend(struct ieee80211_hw *hw,
785 struct cfg80211_wowlan *wowlan);
786int ath9k_resume(struct ieee80211_hw *hw);
787void ath9k_set_wakeup(struct ieee80211_hw *hw, bool enabled);
788#else
Sujith Manoharanbabaa802013-10-28 13:01:28 +0530789static inline void ath9k_init_wow(struct ieee80211_hw *hw)
790{
791}
Sujith Manoharane60001e2013-10-28 12:22:04 +0530792static inline int ath9k_suspend(struct ieee80211_hw *hw,
793 struct cfg80211_wowlan *wowlan)
794{
795 return 0;
796}
797static inline int ath9k_resume(struct ieee80211_hw *hw)
798{
799 return 0;
800}
801static inline void ath9k_set_wakeup(struct ieee80211_hw *hw, bool enabled)
802{
803}
804#endif /* CONFIG_ATH9K_WOW */
805
Sujith Manoharan8da07832012-06-04 20:23:49 +0530806/*******************************/
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700807/* Antenna diversity/combining */
Sujith Manoharan8da07832012-06-04 20:23:49 +0530808/*******************************/
809
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700810#define ATH_ANT_RX_CURRENT_SHIFT 4
811#define ATH_ANT_RX_MAIN_SHIFT 2
812#define ATH_ANT_RX_MASK 0x3
813
814#define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
815#define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
816#define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
817#define ATH_ANT_DIV_COMB_INIT_COUNT 95
818#define ATH_ANT_DIV_COMB_MAX_COUNT 100
819#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
820#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
Sujith Manoharan3afa6b42013-08-04 14:21:54 +0530821#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO_LOW_RSSI 50
822#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2_LOW_RSSI 50
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700823
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700824#define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
825#define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
826#define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
827
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700828struct ath_ant_comb {
829 u16 count;
830 u16 total_pkt_count;
831 bool scan;
832 bool scan_not_start;
833 int main_total_rssi;
834 int alt_total_rssi;
835 int alt_recv_cnt;
836 int main_recv_cnt;
837 int rssi_lna1;
838 int rssi_lna2;
839 int rssi_add;
840 int rssi_sub;
841 int rssi_first;
842 int rssi_second;
843 int rssi_third;
Sujith Manoharan3afa6b42013-08-04 14:21:54 +0530844 int ant_ratio;
845 int ant_ratio2;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700846 bool alt_good;
847 int quick_scan_cnt;
Sujith Manoharan3fbaf4c2013-08-01 11:53:17 +0530848 enum ath9k_ant_div_comb_lna_conf main_conf;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700849 enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
850 enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700851 bool first_ratio;
852 bool second_ratio;
853 unsigned long scan_start_time;
Sujith Manoharan3afa6b42013-08-04 14:21:54 +0530854
855 /*
856 * Card-specific config values.
857 */
858 int low_rssi_thresh;
859 int fast_div_bias;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700860};
861
Sujith Manoharan8da07832012-06-04 20:23:49 +0530862void ath_ant_comb_scan(struct ath_softc *sc, struct ath_rx_status *rs);
Sujith Manoharan8da07832012-06-04 20:23:49 +0530863
Sujith394cf0a2009-02-09 13:26:54 +0530864/********************/
865/* Main driver core */
866/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530867
Sujith Manoharan2d22c7d2013-11-08 11:45:25 +0530868#define ATH9K_PCI_CUS198 0x0001
869#define ATH9K_PCI_CUS230 0x0002
870#define ATH9K_PCI_CUS217 0x0004
871#define ATH9K_PCI_CUS252 0x0008
872#define ATH9K_PCI_WOW 0x0010
873#define ATH9K_PCI_BT_ANT_DIV 0x0020
874#define ATH9K_PCI_D3_L1_WAR 0x0040
875#define ATH9K_PCI_AR9565_1ANT 0x0080
876#define ATH9K_PCI_AR9565_2ANT 0x0100
877#define ATH9K_PCI_NO_PLL_PWRSAVE 0x0200
Sujith Manoharan4dd35642013-10-23 14:26:04 +0530878#define ATH9K_PCI_KILLER 0x0400
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530879
Sujith394cf0a2009-02-09 13:26:54 +0530880/*
881 * Default cache line size, in bytes.
882 * Used when PCI device not fully initialized by bootrom/BIOS
883*/
884#define DEFAULT_CACHELINE 32
Sujith394cf0a2009-02-09 13:26:54 +0530885#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
Sujith394cf0a2009-02-09 13:26:54 +0530886#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
Sujith Manoharan071aa9a2014-01-13 13:55:11 +0530887#define MAX_GTT_CNT 5
Sujith394cf0a2009-02-09 13:26:54 +0530888
Sujith1b04b932010-01-08 10:36:05 +0530889/* Powersave flags */
890#define PS_WAIT_FOR_BEACON BIT(0)
891#define PS_WAIT_FOR_CAB BIT(1)
892#define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
893#define PS_WAIT_FOR_TX_ACK BIT(3)
894#define PS_BEACON_SYNC BIT(4)
Rajkumar Manoharan424749c2012-10-10 23:03:02 +0530895#define PS_WAIT_FOR_ANI BIT(5)
Sujith394cf0a2009-02-09 13:26:54 +0530896
Felix Fietkaufbbcd142014-06-11 16:17:49 +0530897#define ATH9K_NUM_CHANCTX 2 /* supports 2 operating channels */
898
Sujith394cf0a2009-02-09 13:26:54 +0530899struct ath_softc {
900 struct ieee80211_hw *hw;
901 struct device *dev;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200902
Felix Fietkau34300982010-10-10 18:21:52 +0200903 struct survey_info *cur_survey;
904 struct survey_info survey[ATH9K_NUM_CHANNELS];
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200905
Sujith394cf0a2009-02-09 13:26:54 +0530906 struct tasklet_struct intr_tq;
907 struct tasklet_struct bcon_tasklet;
Sujithcbe61d82009-02-09 13:27:12 +0530908 struct ath_hw *sc_ah;
Sujith394cf0a2009-02-09 13:26:54 +0530909 void __iomem *mem;
910 int irq;
David S. Miller2d6a5e92009-03-17 15:01:30 -0700911 spinlock_t sc_serial_rw;
Gabor Juhos04717cc2009-07-14 20:17:13 -0400912 spinlock_t sc_pm_lock;
Luis R. Rodriguez4bdd1e92010-10-26 15:27:24 -0700913 spinlock_t sc_pcu_lock;
Sujith394cf0a2009-02-09 13:26:54 +0530914 struct mutex mutex;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400915 struct work_struct paprd_work;
Felix Fietkau236de512011-09-03 01:40:25 +0200916 struct work_struct hw_reset_work;
Felix Fietkaubff11762014-06-11 16:17:52 +0530917 struct work_struct chanctx_work;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400918 struct completion paprd_complete;
Felix Fietkau10e23182013-11-11 22:23:35 +0100919 wait_queue_head_t tx_wait;
Sujith394cf0a2009-02-09 13:26:54 +0530920
Sujith Manoharanc7dd40c2014-08-22 20:39:30 +0530921#ifdef CONFIG_ATH9K_CHANNEL_CONTEXT
Felix Fietkaud463af42014-04-06 00:37:03 +0200922 struct ath_gen_timer *p2p_ps_timer;
923 struct ath_vif *p2p_ps_vif;
Sujith Manoharan70b06da2014-08-23 13:29:18 +0530924 struct ath_chanctx_sched sched;
Sujith Manoharanc7dd40c2014-08-22 20:39:30 +0530925#endif
Felix Fietkaud463af42014-04-06 00:37:03 +0200926
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530927 unsigned long driver_data;
Felix Fietkaucb8d61d2011-02-04 20:09:25 +0100928
Sujith Manoharan071aa9a2014-01-13 13:55:11 +0530929 u8 gtt_cnt;
Sujith17d79042009-02-09 13:27:03 +0530930 u32 intrstatus;
Sujith1b04b932010-01-08 10:36:05 +0530931 u16 ps_flags; /* PS_* */
Sujith17d79042009-02-09 13:27:03 +0530932 u16 curtxpow;
Gabor Juhos96148322009-07-24 17:27:21 +0200933 bool ps_enabled;
Vivek Natarajan1dbfd9d2010-01-29 16:56:51 +0530934 bool ps_idle;
Ben Greear48014162011-01-15 19:13:48 +0000935 short nbcnvifs;
936 short nvifs;
Gabor Juhos709ade92009-07-14 20:17:15 -0400937 unsigned long ps_usecount;
Sujith394cf0a2009-02-09 13:26:54 +0530938
Sujith394cf0a2009-02-09 13:26:54 +0530939 struct ath_rx rx;
940 struct ath_tx tx;
941 struct ath_beacon beacon;
Sujith394cf0a2009-02-09 13:26:54 +0530942
Felix Fietkaubff11762014-06-11 16:17:52 +0530943 struct cfg80211_chan_def cur_chandef;
Felix Fietkaufbbcd142014-06-11 16:17:49 +0530944 struct ath_chanctx chanctx[ATH9K_NUM_CHANCTX];
945 struct ath_chanctx *cur_chan;
Felix Fietkaubff11762014-06-11 16:17:52 +0530946 struct ath_chanctx *next_chan;
947 spinlock_t chan_lock;
Felix Fietkau78b21942014-06-11 16:17:55 +0530948 struct ath_offchannel offchannel;
Felix Fietkaufbbcd142014-06-11 16:17:49 +0530949
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100950#ifdef CONFIG_MAC80211_LEDS
951 bool led_registered;
952 char led_name[32];
953 struct led_classdev led_cdev;
954#endif
Sujith394cf0a2009-02-09 13:26:54 +0530955
Felix Fietkaua830df02009-11-23 22:33:27 +0100956#ifdef CONFIG_ATH9K_DEBUGFS
Sujith17d79042009-02-09 13:27:03 +0530957 struct ath9k_debug debug;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700958#endif
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400959 struct delayed_work tx_complete_work;
Vivek Natarajan181fb182011-01-27 14:45:08 +0530960 struct delayed_work hw_pll_work;
Felix Fietkaubf3dac52013-11-11 22:23:33 +0100961 struct timer_list sleep_timer;
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530962
963#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700964 struct ath_btcoex btcoex;
Mohammed Shafi Shajakhan9e253652011-11-30 10:41:23 +0530965 struct ath_mci_coex mci_coex;
Rajkumar Manoharan3c7992e2012-06-12 10:13:53 +0530966 struct work_struct mci_work;
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530967#endif
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400968
969 struct ath_descdma txsdma;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700970
971 struct ath_ant_comb ant_comb;
Felix Fietkau43c35282011-09-03 01:40:27 +0200972 u8 ant_tx, ant_rx;
Zefir Kurtisi8e92d3f2012-04-03 17:15:50 +0200973 struct dfs_pattern_detector *dfs_detector;
Zefir Kurtisi3f3c09f2014-05-23 17:22:37 +0200974 u64 dfs_prev_pulse_ts;
Mohammed Shafi Shajakhanb11e6402012-07-10 14:56:52 +0530975 u32 wow_enabled;
Simon Wunderliche93d0832013-01-08 14:48:58 +0100976 /* relay(fs) channel for spectral scan */
977 struct rchan *rfs_chan_spec_scan;
978 enum spectral_mode spectral_mode;
Simon Wunderlich04ccd4a2013-01-23 17:38:04 +0100979 struct ath_spec_scan spec_config;
Mohammed Shafi Shajakhan01c78532012-07-10 14:54:34 +0530980
Luis R. Rodriguez89f927a2013-10-14 17:42:11 -0700981 struct ieee80211_vif *tx99_vif;
982 struct sk_buff *tx99_skb;
983 bool tx99_state;
984 s16 tx99_power;
985
Sujith Manoharane60001e2013-10-28 12:22:04 +0530986#ifdef CONFIG_ATH9K_WOW
Mohammed Shafi Shajakhan01c78532012-07-10 14:54:34 +0530987 atomic_t wow_got_bmiss_intr;
988 atomic_t wow_sleep_proc_intr; /* in the middle of WoW sleep ? */
989 u32 wow_intr_before_sleep;
990#endif
Sujith394cf0a2009-02-09 13:26:54 +0530991};
992
Sujith Manoharanef6b19e2013-10-24 12:04:39 +0530993/********/
994/* TX99 */
995/********/
996
997#ifdef CONFIG_ATH9K_TX99
998void ath9k_tx99_init_debug(struct ath_softc *sc);
Luis R. Rodriguez89f927a2013-10-14 17:42:11 -0700999int ath9k_tx99_send(struct ath_softc *sc, struct sk_buff *skb,
1000 struct ath_tx_control *txctl);
Sujith Manoharanef6b19e2013-10-24 12:04:39 +05301001#else
1002static inline void ath9k_tx99_init_debug(struct ath_softc *sc)
1003{
1004}
1005static inline int ath9k_tx99_send(struct ath_softc *sc,
1006 struct sk_buff *skb,
1007 struct ath_tx_control *txctl)
1008{
1009 return 0;
1010}
1011#endif /* CONFIG_ATH9K_TX99 */
Luis R. Rodriguez89f927a2013-10-14 17:42:11 -07001012
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -07001013static inline void ath_read_cachesize(struct ath_common *common, int *csz)
Sujith394cf0a2009-02-09 13:26:54 +05301014{
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -07001015 common->bus_ops->read_cachesize(common, csz);
Sujith394cf0a2009-02-09 13:26:54 +05301016}
1017
Sujith Manoharan7b6ef992013-12-18 09:53:19 +05301018void ath9k_tasklet(unsigned long data);
1019int ath_cabq_update(struct ath_softc *);
Sven Eckelmann313eb872012-06-25 07:15:22 +02001020u8 ath9k_parse_mpdudensity(u8 mpdudensity);
Sujith394cf0a2009-02-09 13:26:54 +05301021irqreturn_t ath_isr(int irq, void *dev);
Sujith Manoharanef6b19e2013-10-24 12:04:39 +05301022int ath_reset(struct ath_softc *sc);
Sujith Manoharane60001e2013-10-28 12:22:04 +05301023void ath_cancel_work(struct ath_softc *sc);
1024void ath_restart_work(struct ath_softc *sc);
Pavel Roskineb93e892011-07-23 03:55:39 -04001025int ath9k_init_device(u16 devid, struct ath_softc *sc,
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -07001026 const struct ath_bus_ops *bus_ops);
Sujith285f2dd2010-01-08 10:36:07 +05301027void ath9k_deinit_device(struct ath_softc *sc);
Felix Fietkau43c35282011-09-03 01:40:27 +02001028void ath9k_reload_chainmask_settings(struct ath_softc *sc);
Sujith Manoharan7b6ef992013-12-18 09:53:19 +05301029u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
1030void ath_start_rfkill_poll(struct ath_softc *sc);
1031void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
1032void ath9k_ps_wakeup(struct ath_softc *sc);
1033void ath9k_ps_restore(struct ath_softc *sc);
Luis R. Rodriguez68a89112009-11-02 14:35:42 -08001034
Gabor Juhos8e26a032011-04-12 18:23:16 +02001035#ifdef CONFIG_ATH9K_PCI
Sujith394cf0a2009-02-09 13:26:54 +05301036int ath_pci_init(void);
1037void ath_pci_exit(void);
1038#else
1039static inline int ath_pci_init(void) { return 0; };
1040static inline void ath_pci_exit(void) {};
1041#endif
1042
Gabor Juhos8e26a032011-04-12 18:23:16 +02001043#ifdef CONFIG_ATH9K_AHB
Sujith394cf0a2009-02-09 13:26:54 +05301044int ath_ahb_init(void);
1045void ath_ahb_exit(void);
1046#else
1047static inline int ath_ahb_init(void) { return 0; };
1048static inline void ath_ahb_exit(void) {};
1049#endif
1050
Sujith394cf0a2009-02-09 13:26:54 +05301051#endif /* ATH9K_H */