blob: b6f6444d109e2301d439cf861a483246cdf9f519 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
Sujith394cf0a2009-02-09 13:26:54 +053020#include <linux/etherdevice.h>
21#include <linux/device.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000022#include <linux/interrupt.h>
Sujith394cf0a2009-02-09 13:26:54 +053023#include <linux/leds.h>
Felix Fietkau9f42c2b2010-06-12 00:34:01 -040024#include <linux/completion.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070025
Luis R. Rodriguezdb86f072009-11-05 08:44:39 -080026#include "common.h"
Oleksij Rempel9d83cd52014-05-11 10:04:35 +020027#include "debug.h"
Rajkumar Manoharan7dc181c2011-10-24 18:19:49 +053028#include "mci.h"
Zefir Kurtisi8e92d3f2012-04-03 17:15:50 +020029#include "dfs.h"
Sujith Manoharanf65c0822013-12-18 09:53:18 +053030#include "spectral.h"
Luis R. Rodriguezdb86f072009-11-05 08:44:39 -080031
Sujith394cf0a2009-02-09 13:26:54 +053032struct ath_node;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070033
Sujith Manoharan7b6ef992013-12-18 09:53:19 +053034extern struct ieee80211_ops ath9k_ops;
35extern int ath9k_modparam_nohwcrypt;
36extern int led_blink;
37extern bool is_ath9k_unloaded;
Sujith394cf0a2009-02-09 13:26:54 +053038
Sujith394cf0a2009-02-09 13:26:54 +053039/*************************/
40/* Descriptor Management */
41/*************************/
42
Sujith Manoharan7b6ef992013-12-18 09:53:19 +053043#define ATH_TXSTATUS_RING_SIZE 512
44
45/* Macro to expand scalars to 64-bit objects */
46#define ito64(x) (sizeof(x) == 1) ? \
47 (((unsigned long long int)(x)) & (0xff)) : \
48 (sizeof(x) == 2) ? \
49 (((unsigned long long int)(x)) & 0xffff) : \
50 ((sizeof(x) == 4) ? \
51 (((unsigned long long int)(x)) & 0xffffffff) : \
52 (unsigned long long int)(x))
53
Sujith394cf0a2009-02-09 13:26:54 +053054#define ATH_TXBUF_RESET(_bf) do { \
Sujith394cf0a2009-02-09 13:26:54 +053055 (_bf)->bf_lastbf = NULL; \
56 (_bf)->bf_next = NULL; \
57 memset(&((_bf)->bf_state), 0, \
58 sizeof(struct ath_buf_state)); \
59 } while (0)
60
Mohammed Shafi Shajakhanc3d77692011-06-28 17:30:54 +053061#define DS2PHYS(_dd, _ds) \
62 ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
63#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
64#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
65
Sujith394cf0a2009-02-09 13:26:54 +053066struct ath_descdma {
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -040067 void *dd_desc;
Sujith17d79042009-02-09 13:27:03 +053068 dma_addr_t dd_desc_paddr;
69 u32 dd_desc_len;
Sujith394cf0a2009-02-09 13:26:54 +053070};
71
72int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
73 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -040074 int nbuf, int ndesc, bool is_tx);
Sujith394cf0a2009-02-09 13:26:54 +053075
76/***********/
77/* RX / TX */
78/***********/
79
Sujith Manoharan7b6ef992013-12-18 09:53:19 +053080#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
81
82/* increment with wrap-around */
83#define INCR(_l, _sz) do { \
84 (_l)++; \
85 (_l) &= ((_sz) - 1); \
86 } while (0)
87
Sujith394cf0a2009-02-09 13:26:54 +053088#define ATH_RXBUF 512
Sujith394cf0a2009-02-09 13:26:54 +053089#define ATH_TXBUF 512
Felix Fietkau84642d62010-06-01 21:33:13 +020090#define ATH_TXBUF_RESERVE 5
91#define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
Sujith394cf0a2009-02-09 13:26:54 +053092#define ATH_TXMAXTRY 13
Sujith Manoharan7b6ef992013-12-18 09:53:19 +053093#define ATH_MAX_SW_RETRIES 30
Sujith394cf0a2009-02-09 13:26:54 +053094
95#define TID_TO_WME_AC(_tid) \
Sujith Manoharanbea843c2012-11-21 18:13:10 +053096 ((((_tid) == 0) || ((_tid) == 3)) ? IEEE80211_AC_BE : \
97 (((_tid) == 1) || ((_tid) == 2)) ? IEEE80211_AC_BK : \
98 (((_tid) == 4) || ((_tid) == 5)) ? IEEE80211_AC_VI : \
99 IEEE80211_AC_VO)
Sujith394cf0a2009-02-09 13:26:54 +0530100
Sujith394cf0a2009-02-09 13:26:54 +0530101#define ATH_AGGR_DELIM_SZ 4
102#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
103/* number of delimiters for encryption padding */
104#define ATH_AGGR_ENCRYPTDELIM 10
105/* minimum h/w qdepth to be sustained to maximize aggregation */
106#define ATH_AGGR_MIN_QDEPTH 2
Felix Fietkau2800e822013-08-06 14:18:11 +0200107/* minimum h/w qdepth for non-aggregated traffic */
108#define ATH_NON_AGGR_MIN_QDEPTH 8
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530109#define ATH_TX_COMPLETE_POLL_INT 1000
110#define ATH_TXFIFO_DEPTH 8
111#define ATH_TX_ERROR 0x01
Sujith394cf0a2009-02-09 13:26:54 +0530112
Felix Fietkaud463af42014-04-06 00:37:03 +0200113/* Stop tx traffic 1ms before the GO goes away */
114#define ATH_P2P_PS_STOP_TIME 1000
115
Sujith394cf0a2009-02-09 13:26:54 +0530116#define IEEE80211_SEQ_SEQ_SHIFT 4
117#define IEEE80211_SEQ_MAX 4096
Sujith394cf0a2009-02-09 13:26:54 +0530118#define IEEE80211_WEP_IVLEN 3
119#define IEEE80211_WEP_KIDLEN 1
120#define IEEE80211_WEP_CRCLEN 4
121#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
122 (IEEE80211_WEP_IVLEN + \
123 IEEE80211_WEP_KIDLEN + \
124 IEEE80211_WEP_CRCLEN))
125
126/* return whether a bit at index _n in bitmap _bm is set
127 * _sz is the size of the bitmap */
128#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
129 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
130
131/* return block-ack bitmap index given sequence and starting sequence */
132#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
133
Felix Fietkau156369f2011-12-14 22:08:04 +0100134/* return the seqno for _start + _offset */
135#define ATH_BA_INDEX2SEQ(_seq, _offset) (((_seq) + (_offset)) & (IEEE80211_SEQ_MAX - 1))
136
Sujith394cf0a2009-02-09 13:26:54 +0530137/* returns delimiter padding required given the packet length */
138#define ATH_AGGR_GET_NDELIM(_len) \
Vasanthakumar Thiagarajan39ec2992010-11-10 05:03:15 -0800139 (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
140 DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
Sujith394cf0a2009-02-09 13:26:54 +0530141
142#define BAW_WITHIN(_start, _bawsz, _seqno) \
143 ((((_seqno) - (_start)) & 4095) < (_bawsz))
144
Sujith394cf0a2009-02-09 13:26:54 +0530145#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
146
Sujith Manoharan350e2dc2014-01-13 07:29:30 +0530147#define IS_HT_RATE(rate) (rate & 0x80)
148#define IS_CCK_RATE(rate) ((rate >= 0x18) && (rate <= 0x1e))
149#define IS_OFDM_RATE(rate) ((rate >= 0x8) && (rate <= 0xf))
Sujith Manoharan365d2eb2012-09-26 12:22:08 +0530150
Sujith Manoharan9e495a22014-02-06 10:22:55 +0530151enum {
152 WLAN_RC_PHY_OFDM,
153 WLAN_RC_PHY_CCK,
154};
155
Sujith394cf0a2009-02-09 13:26:54 +0530156struct ath_txq {
Ben Greear60f2d1d2011-01-09 23:11:52 -0800157 int mac80211_qnum; /* mac80211 queue number, -1 means not mac80211 Q */
158 u32 axq_qnum; /* ath9k hardware queue number */
Felix Fietkaufce041b2011-05-19 12:20:25 +0200159 void *axq_link;
Sujith17d79042009-02-09 13:27:03 +0530160 struct list_head axq_q;
Sujith394cf0a2009-02-09 13:26:54 +0530161 spinlock_t axq_lock;
Sujith17d79042009-02-09 13:27:03 +0530162 u32 axq_depth;
Felix Fietkau4b3ba662010-12-17 00:57:00 +0100163 u32 axq_ampdu_depth;
Sujith17d79042009-02-09 13:27:03 +0530164 bool stopped;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400165 bool axq_tx_inprogress;
Sujith394cf0a2009-02-09 13:26:54 +0530166 struct list_head axq_acq;
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400167 struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400168 u8 txq_headidx;
169 u8 txq_tailidx;
Felix Fietkau066dae92010-11-07 14:59:39 +0100170 int pending_frames;
Felix Fietkau23de5dc2011-12-19 16:45:54 +0100171 struct sk_buff_head complete_q;
Sujith394cf0a2009-02-09 13:26:54 +0530172};
173
Sujith93ef24b2010-05-20 15:34:40 +0530174struct ath_atx_ac {
Felix Fietkau066dae92010-11-07 14:59:39 +0100175 struct ath_txq *txq;
Sujith93ef24b2010-05-20 15:34:40 +0530176 struct list_head list;
177 struct list_head tid_q;
Felix Fietkau55195412011-04-17 23:28:09 +0200178 bool clear_ps_filter;
Felix Fietkau50676b82013-08-10 15:59:16 +0200179 bool sched;
Sujith93ef24b2010-05-20 15:34:40 +0530180};
181
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100182struct ath_frame_info {
Felix Fietkau56dc6332011-08-28 00:32:22 +0200183 struct ath_buf *bf;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100184 int framelen;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100185 enum ath9k_key_type keytype;
Felix Fietkaua75c0622011-08-28 00:32:21 +0200186 u8 keyix;
Felix Fietkau80b08a82012-06-15 03:04:53 +0200187 u8 rtscts_rate;
Felix Fietkau8fed1402013-08-06 14:18:07 +0200188 u8 retries : 7;
189 u8 baw_tracked : 1;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100190};
191
Felix Fietkau1a04d592013-10-11 23:30:52 +0200192struct ath_rxbuf {
193 struct list_head list;
194 struct sk_buff *bf_mpdu;
195 void *bf_desc;
196 dma_addr_t bf_daddr;
197 dma_addr_t bf_buf_addr;
198};
199
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530200/**
201 * enum buffer_type - Buffer type flags
202 *
203 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
204 * @BUF_AGGR: Indicates whether the buffer can be aggregated
205 * (used in aggregation scheduling)
206 */
207enum buffer_type {
208 BUF_AMPDU = BIT(0),
209 BUF_AGGR = BIT(1),
210};
211
212#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
213#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
214
Sujith93ef24b2010-05-20 15:34:40 +0530215struct ath_buf_state {
Sujith93ef24b2010-05-20 15:34:40 +0530216 u8 bf_type;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400217 u8 bfs_paprd;
Felix Fietkau399c6482011-09-14 21:24:17 +0200218 u8 ndelim;
Felix Fietkau50676b82013-08-10 15:59:16 +0200219 bool stale;
Felix Fietkau6a0ddae2011-08-28 00:32:23 +0200220 u16 seqno;
Mohammed Shafi Shajakhan9cf04dc2011-02-04 18:38:23 +0530221 unsigned long bfs_paprd_timestamp;
Sujith93ef24b2010-05-20 15:34:40 +0530222};
223
224struct ath_buf {
225 struct list_head list;
226 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
227 an aggregate) */
228 struct ath_buf *bf_next; /* next subframe in the aggregate */
229 struct sk_buff *bf_mpdu; /* enclosing frame structure */
230 void *bf_desc; /* virtual addr of desc */
231 dma_addr_t bf_daddr; /* physical addr of desc */
Ben Greearc1739eb32010-10-14 12:45:29 -0700232 dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
Felix Fietkau79acac02013-04-22 23:11:44 +0200233 struct ieee80211_tx_rate rates[4];
Sujith93ef24b2010-05-20 15:34:40 +0530234 struct ath_buf_state bf_state;
Sujith93ef24b2010-05-20 15:34:40 +0530235};
236
237struct ath_atx_tid {
238 struct list_head list;
Felix Fietkau56dc6332011-08-28 00:32:22 +0200239 struct sk_buff_head buf_q;
Felix Fietkaubb195ff2013-08-06 14:18:03 +0200240 struct sk_buff_head retry_q;
Sujith93ef24b2010-05-20 15:34:40 +0530241 struct ath_node *an;
242 struct ath_atx_ac *ac;
Felix Fietkau81ee13b2010-09-20 13:45:36 +0200243 unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
Sujith93ef24b2010-05-20 15:34:40 +0530244 u16 seq_start;
245 u16 seq_next;
246 u16 baw_size;
Felix Fietkau50676b82013-08-10 15:59:16 +0200247 u8 tidno;
Sujith93ef24b2010-05-20 15:34:40 +0530248 int baw_head; /* first un-acked tx buffer */
249 int baw_tail; /* next unused tx buffer slot */
Felix Fietkau50676b82013-08-10 15:59:16 +0200250
251 s8 bar_index;
Felix Fietkau08c96ab2013-05-18 21:28:15 +0200252 bool sched;
Felix Fietkau08c96ab2013-05-18 21:28:15 +0200253 bool active;
Sujith93ef24b2010-05-20 15:34:40 +0530254};
255
256struct ath_node {
Sujith Manoharana145daf2012-11-28 15:08:54 +0530257 struct ath_softc *sc;
Ben Greear7f010c92011-01-09 23:11:49 -0800258 struct ieee80211_sta *sta; /* station struct we're part of */
Ben Greear7e1e3862011-11-03 11:33:13 -0700259 struct ieee80211_vif *vif; /* interface with which we're associated */
Sujith Manoharande7b7602012-11-28 15:08:53 +0530260 struct ath_atx_tid tid[IEEE80211_NUM_TIDS];
Sujith Manoharanbea843c2012-11-21 18:13:10 +0530261 struct ath_atx_ac ac[IEEE80211_NUM_ACS];
Felix Fietkau93ae2dd2011-04-17 23:28:10 +0200262
Sujith93ef24b2010-05-20 15:34:40 +0530263 u16 maxampdu;
264 u8 mpdudensity;
Felix Fietkau50676b82013-08-10 15:59:16 +0200265 s8 ps_key;
Felix Fietkau55195412011-04-17 23:28:09 +0200266
267 bool sleeping;
Felix Fietkauf89d1bc2013-08-06 14:18:13 +0200268 bool no_ps_filter;
Sujith Manoharan350e2dc2014-01-13 07:29:30 +0530269
270#ifdef CONFIG_ATH9K_STATION_STATISTICS
271 struct ath_rx_rate_stats rx_rate_stats;
272#endif
Rajkumar Manoharan4bbf4412014-05-22 12:35:49 +0530273 u8 key_idx[4];
Sujith93ef24b2010-05-20 15:34:40 +0530274};
275
Sujith394cf0a2009-02-09 13:26:54 +0530276struct ath_tx_control {
277 struct ath_txq *txq;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100278 struct ath_node *an;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400279 u8 paprd;
Thomas Huehn36323f82012-07-23 21:33:42 +0200280 struct ieee80211_sta *sta;
Sujith394cf0a2009-02-09 13:26:54 +0530281};
282
Sujith394cf0a2009-02-09 13:26:54 +0530283
Ben Greear60f2d1d2011-01-09 23:11:52 -0800284/**
285 * @txq_map: Index is mac80211 queue number. This is
286 * not necessarily the same as the hardware queue number
287 * (axq_qnum).
288 */
Sujith394cf0a2009-02-09 13:26:54 +0530289struct ath_tx {
290 u16 seq_no;
291 u32 txqsetup;
Sujith394cf0a2009-02-09 13:26:54 +0530292 spinlock_t txbuflock;
293 struct list_head txbuf;
294 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
295 struct ath_descdma txdma;
Sujith Manoharanbea843c2012-11-21 18:13:10 +0530296 struct ath_txq *txq_map[IEEE80211_NUM_ACS];
Felix Fietkauf2c7a792013-06-07 18:12:00 +0200297 struct ath_txq *uapsdq;
Sujith Manoharanbea843c2012-11-21 18:13:10 +0530298 u32 txq_max_pending[IEEE80211_NUM_ACS];
299 u16 max_aggr_framelen[IEEE80211_NUM_ACS][4][32];
Sujith394cf0a2009-02-09 13:26:54 +0530300};
301
Felix Fietkaub5c804752010-04-15 17:38:48 -0400302struct ath_rx_edma {
303 struct sk_buff_head rx_fifo;
Felix Fietkaub5c804752010-04-15 17:38:48 -0400304 u32 rx_fifo_hwsize;
305};
306
Sujith394cf0a2009-02-09 13:26:54 +0530307struct ath_rx {
308 u8 defant;
309 u8 rxotherant;
Felix Fietkau723e7112013-04-08 00:04:11 +0200310 bool discard_next;
Sujith394cf0a2009-02-09 13:26:54 +0530311 u32 *rxlink;
Rajkumar Manoharan6995fb82012-06-04 16:28:52 +0530312 u32 num_pkts;
Sujith394cf0a2009-02-09 13:26:54 +0530313 unsigned int rxfilter;
Sujith394cf0a2009-02-09 13:26:54 +0530314 struct list_head rxbuf;
315 struct ath_descdma rxdma;
Felix Fietkaub5c804752010-04-15 17:38:48 -0400316 struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
Felix Fietkau0d955212011-01-26 18:23:27 +0100317
Felix Fietkau1a04d592013-10-11 23:30:52 +0200318 struct ath_rxbuf *buf_hold;
Felix Fietkau0d955212011-01-26 18:23:27 +0100319 struct sk_buff *frag;
Christian Lamparter21fbbca2013-01-30 23:37:41 +0100320
321 u32 ampdu_ref;
Sujith394cf0a2009-02-09 13:26:54 +0530322};
323
Felix Fietkaufbbcd142014-06-11 16:17:49 +0530324struct ath_chanctx {
325 struct cfg80211_chan_def chandef;
326 struct list_head vifs;
Felix Fietkaubc7e1be2014-06-11 16:17:50 +0530327 u16 txpower;
Felix Fietkaufbbcd142014-06-11 16:17:49 +0530328 bool offchannel;
329};
330
331void ath_chanctx_init(struct ath_softc *sc);
332int ath_chanctx_set_channel(struct ath_softc *sc, struct ath_chanctx *ctx,
333 struct cfg80211_chan_def *chandef);
334int ath_reset_internal(struct ath_softc *sc, struct ath9k_channel *hchan);
Sujith394cf0a2009-02-09 13:26:54 +0530335int ath_startrecv(struct ath_softc *sc);
336bool ath_stoprecv(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530337u32 ath_calcrxfilter(struct ath_softc *sc);
338int ath_rx_init(struct ath_softc *sc, int nbufs);
339void ath_rx_cleanup(struct ath_softc *sc);
Felix Fietkaub5c804752010-04-15 17:38:48 -0400340int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
Sujith394cf0a2009-02-09 13:26:54 +0530341struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
Sujith Manoharanef1b6cd2012-06-04 20:23:37 +0530342void ath_txq_lock(struct ath_softc *sc, struct ath_txq *txq);
343void ath_txq_unlock(struct ath_softc *sc, struct ath_txq *txq);
344void ath_txq_unlock_complete(struct ath_softc *sc, struct ath_txq *txq);
Sujith394cf0a2009-02-09 13:26:54 +0530345void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
Felix Fietkau13815592013-01-20 18:51:53 +0100346bool ath_drain_all_txq(struct ath_softc *sc);
347void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq);
Sujith394cf0a2009-02-09 13:26:54 +0530348void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
349void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
350void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
351int ath_tx_init(struct ath_softc *sc, int nbufs);
Sujith394cf0a2009-02-09 13:26:54 +0530352int ath_txq_update(struct ath_softc *sc, int qnum,
353 struct ath9k_tx_queue_info *q);
Felix Fietkauaa5955c2012-07-15 19:53:36 +0200354void ath_update_max_aggr_framelen(struct ath_softc *sc, int queue, int txop);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200355int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujith394cf0a2009-02-09 13:26:54 +0530356 struct ath_tx_control *txctl);
Felix Fietkau59505c02013-06-07 18:12:02 +0200357void ath_tx_cabq(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
358 struct sk_buff *skb);
Sujith394cf0a2009-02-09 13:26:54 +0530359void ath_tx_tasklet(struct ath_softc *sc);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400360void ath_tx_edma_tasklet(struct ath_softc *sc);
Felix Fietkau231c3a12010-09-20 19:35:28 +0200361int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
362 u16 tid, u16 *ssn);
Sujithf83da962009-07-23 15:32:37 +0530363void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
Sujith394cf0a2009-02-09 13:26:54 +0530364void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
365
Felix Fietkau55195412011-04-17 23:28:09 +0200366void ath_tx_aggr_wakeup(struct ath_softc *sc, struct ath_node *an);
Johannes Berg042ec452011-09-29 16:04:26 +0200367void ath_tx_aggr_sleep(struct ieee80211_sta *sta, struct ath_softc *sc,
368 struct ath_node *an);
Felix Fietkau86a22ac2013-06-07 18:12:01 +0200369void ath9k_release_buffered_frames(struct ieee80211_hw *hw,
370 struct ieee80211_sta *sta,
371 u16 tids, int nframes,
372 enum ieee80211_frame_release_type reason,
373 bool more_data);
Felix Fietkau55195412011-04-17 23:28:09 +0200374
Sujith394cf0a2009-02-09 13:26:54 +0530375/********/
Sujith17d79042009-02-09 13:27:03 +0530376/* VIFs */
Sujith394cf0a2009-02-09 13:26:54 +0530377/********/
378
Sujith17d79042009-02-09 13:27:03 +0530379struct ath_vif {
Felix Fietkaufbbcd142014-06-11 16:17:49 +0530380 struct list_head list;
381
Felix Fietkaud463af42014-04-06 00:37:03 +0200382 struct ieee80211_vif *vif;
Felix Fietkauf89d1bc2013-08-06 14:18:13 +0200383 struct ath_node mcast_node;
Sujith394cf0a2009-02-09 13:26:54 +0530384 int av_bslot;
Sujith Manoharanaa45fe92012-07-17 17:16:03 +0530385 bool primary_sta_vif;
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200386 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
Sujith394cf0a2009-02-09 13:26:54 +0530387 struct ath_buf *av_bcbuf;
Felix Fietkaufbbcd142014-06-11 16:17:49 +0530388 struct ath_chanctx *chanctx;
Felix Fietkaud463af42014-04-06 00:37:03 +0200389
390 /* P2P Client */
391 struct ieee80211_noa_data noa;
Sujith394cf0a2009-02-09 13:26:54 +0530392};
393
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530394struct ath9k_vif_iter_data {
395 u8 hw_macaddr[ETH_ALEN]; /* address of the first vif */
396 u8 mask[ETH_ALEN]; /* bssid mask */
397 bool has_hw_macaddr;
398
399 int naps; /* number of AP vifs */
400 int nmeshes; /* number of mesh vifs */
401 int nstations; /* number of station vifs */
402 int nwds; /* number of WDS vifs */
403 int nadhocs; /* number of adhoc vifs */
404};
405
406void ath9k_calculate_iter_data(struct ieee80211_hw *hw,
407 struct ieee80211_vif *vif,
408 struct ath9k_vif_iter_data *iter_data);
409
Sujith394cf0a2009-02-09 13:26:54 +0530410/*******************/
411/* Beacon Handling */
412/*******************/
413
414/*
415 * Regardless of the number of beacons we stagger, (i.e. regardless of the
416 * number of BSSIDs) if a given beacon does not go out even after waiting this
417 * number of beacon intervals, the game's up.
418 */
Felix Fietkauc944daf42011-03-22 21:54:19 +0100419#define BSTUCK_THRESH 9
Felix Fietkau689e7562012-04-12 22:35:56 +0200420#define ATH_BCBUF 8
Sujith394cf0a2009-02-09 13:26:54 +0530421#define ATH_DEFAULT_BINTVAL 100 /* TU */
422#define ATH_DEFAULT_BMISS_LIMIT 10
Sujith394cf0a2009-02-09 13:26:54 +0530423
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530424#define TSF_TO_TU(_h,_l) \
425 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
426
Sujith394cf0a2009-02-09 13:26:54 +0530427struct ath_beacon {
428 enum {
429 OK, /* no change needed */
430 UPDATE, /* update pending */
431 COMMIT /* beacon sent, commit change */
432 } updateslot; /* slot time update fsm */
433
434 u32 beaconq;
435 u32 bmisscnt;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200436 struct ieee80211_vif *bslot[ATH_BCBUF];
Sujith394cf0a2009-02-09 13:26:54 +0530437 int slottime;
438 int slotupdate;
Sujith394cf0a2009-02-09 13:26:54 +0530439 struct ath_descdma bdma;
440 struct ath_txq *cabq;
441 struct list_head bbuf;
Felix Fietkauba4903f2011-05-17 21:09:54 +0200442
443 bool tx_processed;
444 bool tx_last;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700445};
446
Sujith Manoharanfb6e2522012-07-17 17:16:22 +0530447void ath9k_beacon_tasklet(unsigned long data);
Sujith Manoharanef4ad632012-07-17 17:15:56 +0530448void ath9k_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif,
449 u32 changed);
Sujith Manoharan130ef6e2012-07-17 17:15:30 +0530450void ath9k_beacon_assign_slot(struct ath_softc *sc, struct ieee80211_vif *vif);
451void ath9k_beacon_remove_slot(struct ath_softc *sc, struct ieee80211_vif *vif);
Sujith Manoharanef4ad632012-07-17 17:15:56 +0530452void ath9k_set_beacon(struct ath_softc *sc);
Michal Kazior4effc6f2014-01-20 15:27:12 +0100453bool ath9k_csa_is_finished(struct ath_softc *sc, struct ieee80211_vif *vif);
454void ath9k_csa_update(struct ath_softc *sc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700455
Sujith Manoharanef1b6cd2012-06-04 20:23:37 +0530456/*******************/
457/* Link Monitoring */
458/*******************/
Sujithf1dc5602008-10-29 10:16:30 +0530459
Sujith20977d32009-02-20 15:13:28 +0530460#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
461#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400462#define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
463#define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
Felix Fietkau60444742010-08-02 15:53:15 +0200464#define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
Sujith20977d32009-02-20 15:13:28 +0530465#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
466#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530467#define ATH_ANI_MAX_SKIP_COUNT 10
468#define ATH_PAPRD_TIMEOUT 100 /* msecs */
469#define ATH_PLL_WORK_INTERVAL 100
Vasanthakumar Thiagarajanca369eb2010-06-24 02:42:44 -0700470
Sujith Manoharanef1b6cd2012-06-04 20:23:37 +0530471void ath_tx_complete_poll_work(struct work_struct *work);
Felix Fietkau236de512011-09-03 01:40:25 +0200472void ath_reset_work(struct work_struct *work);
Sujith Manoharan415ec612013-12-24 10:44:25 +0530473bool ath_hw_check(struct ath_softc *sc);
Senthil Balasubramanian9eab61c2011-04-22 11:32:11 +0530474void ath_hw_pll_work(struct work_struct *work);
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400475void ath_paprd_calibrate(struct work_struct *work);
Sujith55624202010-01-08 10:36:02 +0530476void ath_ani_calibrate(unsigned long data);
Sujith Manoharanda0d45f2012-07-17 17:16:29 +0530477void ath_start_ani(struct ath_softc *sc);
478void ath_stop_ani(struct ath_softc *sc);
479void ath_check_ani(struct ath_softc *sc);
Sujith Manoharanef1b6cd2012-06-04 20:23:37 +0530480int ath_update_survey_stats(struct ath_softc *sc);
481void ath_update_survey_nf(struct ath_softc *sc, int channel);
Rajkumar Manoharan124b9792012-07-17 17:16:42 +0530482void ath9k_queue_reset(struct ath_softc *sc, enum ath_reset_type type);
Felix Fietkaubf3dac52013-11-11 22:23:33 +0100483void ath_ps_full_sleep(unsigned long data);
Felix Fietkaud463af42014-04-06 00:37:03 +0200484void ath9k_p2p_ps_timer(void *priv);
485void ath9k_update_p2p_ps(struct ath_softc *sc, struct ieee80211_vif *vif);
Sujith55624202010-01-08 10:36:02 +0530486
Sujith0fca65c2010-01-08 10:36:00 +0530487/**********/
488/* BTCOEX */
489/**********/
490
Sujith Manoharanac46ba42012-11-19 14:24:46 +0530491#define ATH_DUMP_BTCOEX(_s, _val) \
492 do { \
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +0200493 len += scnprintf(buf + len, size - len, \
494 "%20s : %10d\n", _s, (_val)); \
Sujith Manoharanac46ba42012-11-19 14:24:46 +0530495 } while (0)
496
Sujith Manoharane6930c42012-06-04 16:27:58 +0530497enum bt_op_flags {
498 BT_OP_PRIORITY_DETECTED,
499 BT_OP_SCAN,
500};
501
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700502struct ath_btcoex {
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700503 spinlock_t btcoex_lock;
504 struct timer_list period_timer; /* Timer for BT period */
Felix Fietkau168c6f82013-12-14 18:03:37 +0100505 struct timer_list no_stomp_timer;
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700506 u32 bt_priority_cnt;
507 unsigned long bt_priority_time;
Sujith Manoharane6930c42012-06-04 16:27:58 +0530508 unsigned long op_flags;
Luis R. Rodrigueze08a6ac2009-09-09 14:26:15 -0700509 int bt_stomp_type; /* Types of BT stomping */
Felix Fietkau168c6f82013-12-14 18:03:37 +0100510 u32 btcoex_no_stomp; /* in msec */
Mohammed Shafi Shajakhan94ae77e2012-09-04 19:33:33 +0530511 u32 btcoex_period; /* in msec */
Felix Fietkau168c6f82013-12-14 18:03:37 +0100512 u32 btscan_no_stomp; /* in msec */
Rajkumar Manoharan7dc181c2011-10-24 18:19:49 +0530513 u32 duty_cycle;
Rajkumar Manoharan6995fb82012-06-04 16:28:52 +0530514 u32 bt_wait_time;
Rajkumar Manoharane82cb032012-10-12 14:07:25 +0530515 int rssi_count;
Rajkumar Manoharan7dc181c2011-10-24 18:19:49 +0530516 struct ath_mci_profile mci;
Rajkumar Manoharan28845612012-11-20 18:30:01 +0530517 u8 stomp_audio;
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700518};
519
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530520#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
Sujith Manoharan59081202012-02-22 12:40:21 +0530521int ath9k_init_btcoex(struct ath_softc *sc);
522void ath9k_deinit_btcoex(struct ath_softc *sc);
Sujith Manoharandf198b12012-02-22 12:40:27 +0530523void ath9k_start_btcoex(struct ath_softc *sc);
524void ath9k_stop_btcoex(struct ath_softc *sc);
Sujith0fca65c2010-01-08 10:36:00 +0530525void ath9k_btcoex_timer_resume(struct ath_softc *sc);
526void ath9k_btcoex_timer_pause(struct ath_softc *sc);
Sujith Manoharan56ca0db2012-02-22 12:40:32 +0530527void ath9k_btcoex_handle_interrupt(struct ath_softc *sc, u32 status);
Sujith Manoharanc0ac53f2012-02-22 12:40:38 +0530528u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc, u32 max_4ms_framelen);
Rajkumar Manoharan08d4df42012-07-01 19:53:54 +0530529void ath9k_btcoex_stop_gen_timer(struct ath_softc *sc);
Sujith Manoharanac46ba42012-11-19 14:24:46 +0530530int ath9k_dump_btcoex(struct ath_softc *sc, u8 *buf, u32 size);
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530531#else
532static inline int ath9k_init_btcoex(struct ath_softc *sc)
533{
534 return 0;
535}
536static inline void ath9k_deinit_btcoex(struct ath_softc *sc)
537{
538}
539static inline void ath9k_start_btcoex(struct ath_softc *sc)
540{
541}
542static inline void ath9k_stop_btcoex(struct ath_softc *sc)
543{
544}
545static inline void ath9k_btcoex_handle_interrupt(struct ath_softc *sc,
546 u32 status)
547{
548}
549static inline u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc,
550 u32 max_4ms_framelen)
551{
552 return 0;
553}
Rajkumar Manoharan08d4df42012-07-01 19:53:54 +0530554static inline void ath9k_btcoex_stop_gen_timer(struct ath_softc *sc)
555{
556}
Sujith Manoharanac46ba42012-11-19 14:24:46 +0530557static inline int ath9k_dump_btcoex(struct ath_softc *sc, u8 *buf, u32 size)
Rajkumar Manoharan4df50ca2012-10-25 17:16:54 +0530558{
559 return 0;
560}
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530561#endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
Sujith0fca65c2010-01-08 10:36:00 +0530562
Sujith394cf0a2009-02-09 13:26:54 +0530563/********************/
564/* LED Control */
565/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530566
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530567#define ATH_LED_PIN_DEF 1
568#define ATH_LED_PIN_9287 8
Senthil Balasubramanian353e5012011-04-22 11:32:08 +0530569#define ATH_LED_PIN_9300 10
Senthil Balasubramanian15178532011-02-28 15:16:47 +0530570#define ATH_LED_PIN_9485 6
Mohammed Shafi Shajakhan1a68abb2011-11-29 20:06:15 +0530571#define ATH_LED_PIN_9462 4
Sujithf1dc5602008-10-29 10:16:30 +0530572
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100573#ifdef CONFIG_MAC80211_LEDS
Sujith0fca65c2010-01-08 10:36:00 +0530574void ath_init_leds(struct ath_softc *sc);
575void ath_deinit_leds(struct ath_softc *sc);
Rajkumar Manoharan8f176a32012-09-12 18:59:23 +0530576void ath_fill_led_pin(struct ath_softc *sc);
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100577#else
578static inline void ath_init_leds(struct ath_softc *sc)
579{
580}
581
582static inline void ath_deinit_leds(struct ath_softc *sc)
583{
584}
Rajkumar Manoharan8f176a32012-09-12 18:59:23 +0530585static inline void ath_fill_led_pin(struct ath_softc *sc)
586{
587}
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100588#endif
589
Sujith Manoharane60001e2013-10-28 12:22:04 +0530590/************************/
591/* Wake on Wireless LAN */
592/************************/
593
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530594struct ath9k_wow_pattern {
595 u8 pattern_bytes[MAX_PATTERN_SIZE];
596 u8 mask_bytes[MAX_PATTERN_SIZE];
597 u32 pattern_len;
598};
599
Sujith Manoharane60001e2013-10-28 12:22:04 +0530600#ifdef CONFIG_ATH9K_WOW
Sujith Manoharanbabaa802013-10-28 13:01:28 +0530601void ath9k_init_wow(struct ieee80211_hw *hw);
Sujith Manoharane60001e2013-10-28 12:22:04 +0530602int ath9k_suspend(struct ieee80211_hw *hw,
603 struct cfg80211_wowlan *wowlan);
604int ath9k_resume(struct ieee80211_hw *hw);
605void ath9k_set_wakeup(struct ieee80211_hw *hw, bool enabled);
606#else
Sujith Manoharanbabaa802013-10-28 13:01:28 +0530607static inline void ath9k_init_wow(struct ieee80211_hw *hw)
608{
609}
Sujith Manoharane60001e2013-10-28 12:22:04 +0530610static inline int ath9k_suspend(struct ieee80211_hw *hw,
611 struct cfg80211_wowlan *wowlan)
612{
613 return 0;
614}
615static inline int ath9k_resume(struct ieee80211_hw *hw)
616{
617 return 0;
618}
619static inline void ath9k_set_wakeup(struct ieee80211_hw *hw, bool enabled)
620{
621}
622#endif /* CONFIG_ATH9K_WOW */
623
Sujith Manoharan8da07832012-06-04 20:23:49 +0530624/*******************************/
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700625/* Antenna diversity/combining */
Sujith Manoharan8da07832012-06-04 20:23:49 +0530626/*******************************/
627
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700628#define ATH_ANT_RX_CURRENT_SHIFT 4
629#define ATH_ANT_RX_MAIN_SHIFT 2
630#define ATH_ANT_RX_MASK 0x3
631
632#define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
633#define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
634#define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
635#define ATH_ANT_DIV_COMB_INIT_COUNT 95
636#define ATH_ANT_DIV_COMB_MAX_COUNT 100
637#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
638#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
Sujith Manoharan3afa6b42013-08-04 14:21:54 +0530639#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO_LOW_RSSI 50
640#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2_LOW_RSSI 50
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700641
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700642#define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
643#define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
644#define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
645
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700646struct ath_ant_comb {
647 u16 count;
648 u16 total_pkt_count;
649 bool scan;
650 bool scan_not_start;
651 int main_total_rssi;
652 int alt_total_rssi;
653 int alt_recv_cnt;
654 int main_recv_cnt;
655 int rssi_lna1;
656 int rssi_lna2;
657 int rssi_add;
658 int rssi_sub;
659 int rssi_first;
660 int rssi_second;
661 int rssi_third;
Sujith Manoharan3afa6b42013-08-04 14:21:54 +0530662 int ant_ratio;
663 int ant_ratio2;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700664 bool alt_good;
665 int quick_scan_cnt;
Sujith Manoharan3fbaf4c2013-08-01 11:53:17 +0530666 enum ath9k_ant_div_comb_lna_conf main_conf;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700667 enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
668 enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700669 bool first_ratio;
670 bool second_ratio;
671 unsigned long scan_start_time;
Sujith Manoharan3afa6b42013-08-04 14:21:54 +0530672
673 /*
674 * Card-specific config values.
675 */
676 int low_rssi_thresh;
677 int fast_div_bias;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700678};
679
Sujith Manoharan8da07832012-06-04 20:23:49 +0530680void ath_ant_comb_scan(struct ath_softc *sc, struct ath_rx_status *rs);
Sujith Manoharan8da07832012-06-04 20:23:49 +0530681
Sujith394cf0a2009-02-09 13:26:54 +0530682/********************/
683/* Main driver core */
684/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530685
Sujith Manoharan2d22c7d2013-11-08 11:45:25 +0530686#define ATH9K_PCI_CUS198 0x0001
687#define ATH9K_PCI_CUS230 0x0002
688#define ATH9K_PCI_CUS217 0x0004
689#define ATH9K_PCI_CUS252 0x0008
690#define ATH9K_PCI_WOW 0x0010
691#define ATH9K_PCI_BT_ANT_DIV 0x0020
692#define ATH9K_PCI_D3_L1_WAR 0x0040
693#define ATH9K_PCI_AR9565_1ANT 0x0080
694#define ATH9K_PCI_AR9565_2ANT 0x0100
695#define ATH9K_PCI_NO_PLL_PWRSAVE 0x0200
Sujith Manoharan4dd35642013-10-23 14:26:04 +0530696#define ATH9K_PCI_KILLER 0x0400
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530697
Sujith394cf0a2009-02-09 13:26:54 +0530698/*
699 * Default cache line size, in bytes.
700 * Used when PCI device not fully initialized by bootrom/BIOS
701*/
702#define DEFAULT_CACHELINE 32
Sujith394cf0a2009-02-09 13:26:54 +0530703#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
Sujith394cf0a2009-02-09 13:26:54 +0530704#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
Sujith Manoharan071aa9a2014-01-13 13:55:11 +0530705#define MAX_GTT_CNT 5
Sujith394cf0a2009-02-09 13:26:54 +0530706
Sujith1b04b932010-01-08 10:36:05 +0530707/* Powersave flags */
708#define PS_WAIT_FOR_BEACON BIT(0)
709#define PS_WAIT_FOR_CAB BIT(1)
710#define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
711#define PS_WAIT_FOR_TX_ACK BIT(3)
712#define PS_BEACON_SYNC BIT(4)
Rajkumar Manoharan424749c2012-10-10 23:03:02 +0530713#define PS_WAIT_FOR_ANI BIT(5)
Sujith394cf0a2009-02-09 13:26:54 +0530714
Felix Fietkaufbbcd142014-06-11 16:17:49 +0530715#define ATH9K_NUM_CHANCTX 2 /* supports 2 operating channels */
716
Sujith394cf0a2009-02-09 13:26:54 +0530717struct ath_softc {
718 struct ieee80211_hw *hw;
719 struct device *dev;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200720
Felix Fietkau34300982010-10-10 18:21:52 +0200721 struct survey_info *cur_survey;
722 struct survey_info survey[ATH9K_NUM_CHANNELS];
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200723
Sujith394cf0a2009-02-09 13:26:54 +0530724 struct tasklet_struct intr_tq;
725 struct tasklet_struct bcon_tasklet;
Sujithcbe61d82009-02-09 13:27:12 +0530726 struct ath_hw *sc_ah;
Sujith394cf0a2009-02-09 13:26:54 +0530727 void __iomem *mem;
728 int irq;
David S. Miller2d6a5e92009-03-17 15:01:30 -0700729 spinlock_t sc_serial_rw;
Gabor Juhos04717cc2009-07-14 20:17:13 -0400730 spinlock_t sc_pm_lock;
Luis R. Rodriguez4bdd1e92010-10-26 15:27:24 -0700731 spinlock_t sc_pcu_lock;
Sujith394cf0a2009-02-09 13:26:54 +0530732 struct mutex mutex;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400733 struct work_struct paprd_work;
Felix Fietkau236de512011-09-03 01:40:25 +0200734 struct work_struct hw_reset_work;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400735 struct completion paprd_complete;
Felix Fietkau10e23182013-11-11 22:23:35 +0100736 wait_queue_head_t tx_wait;
Sujith394cf0a2009-02-09 13:26:54 +0530737
Felix Fietkaud463af42014-04-06 00:37:03 +0200738 struct ath_gen_timer *p2p_ps_timer;
739 struct ath_vif *p2p_ps_vif;
740
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530741 unsigned long driver_data;
Felix Fietkaucb8d61d2011-02-04 20:09:25 +0100742
Sujith Manoharan071aa9a2014-01-13 13:55:11 +0530743 u8 gtt_cnt;
Sujith17d79042009-02-09 13:27:03 +0530744 u32 intrstatus;
Sujith1b04b932010-01-08 10:36:05 +0530745 u16 ps_flags; /* PS_* */
Sujith17d79042009-02-09 13:27:03 +0530746 u16 curtxpow;
Gabor Juhos96148322009-07-24 17:27:21 +0200747 bool ps_enabled;
Vivek Natarajan1dbfd9d2010-01-29 16:56:51 +0530748 bool ps_idle;
Ben Greear48014162011-01-15 19:13:48 +0000749 short nbcnvifs;
750 short nvifs;
Gabor Juhos709ade92009-07-14 20:17:15 -0400751 unsigned long ps_usecount;
Sujith394cf0a2009-02-09 13:26:54 +0530752
Sujith394cf0a2009-02-09 13:26:54 +0530753 struct ath_rx rx;
754 struct ath_tx tx;
755 struct ath_beacon beacon;
Sujith394cf0a2009-02-09 13:26:54 +0530756
Felix Fietkaufbbcd142014-06-11 16:17:49 +0530757 struct ath_chanctx chanctx[ATH9K_NUM_CHANCTX];
758 struct ath_chanctx *cur_chan;
759
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100760#ifdef CONFIG_MAC80211_LEDS
761 bool led_registered;
762 char led_name[32];
763 struct led_classdev led_cdev;
764#endif
Sujith394cf0a2009-02-09 13:26:54 +0530765
Felix Fietkau9ac586152011-01-24 19:23:18 +0100766 struct ath9k_hw_cal_data caldata;
Felix Fietkau9ac586152011-01-24 19:23:18 +0100767
Felix Fietkaua830df02009-11-23 22:33:27 +0100768#ifdef CONFIG_ATH9K_DEBUGFS
Sujith17d79042009-02-09 13:27:03 +0530769 struct ath9k_debug debug;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700770#endif
Vasanthakumar Thiagarajan6b96f932009-05-15 18:59:22 +0530771 struct ath_beacon_config cur_beacon_conf;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400772 struct delayed_work tx_complete_work;
Vivek Natarajan181fb182011-01-27 14:45:08 +0530773 struct delayed_work hw_pll_work;
Felix Fietkaubf3dac52013-11-11 22:23:33 +0100774 struct timer_list sleep_timer;
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530775
776#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700777 struct ath_btcoex btcoex;
Mohammed Shafi Shajakhan9e253652011-11-30 10:41:23 +0530778 struct ath_mci_coex mci_coex;
Rajkumar Manoharan3c7992e2012-06-12 10:13:53 +0530779 struct work_struct mci_work;
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530780#endif
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400781
782 struct ath_descdma txsdma;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700783
784 struct ath_ant_comb ant_comb;
Felix Fietkau43c35282011-09-03 01:40:27 +0200785 u8 ant_tx, ant_rx;
Zefir Kurtisi8e92d3f2012-04-03 17:15:50 +0200786 struct dfs_pattern_detector *dfs_detector;
Zefir Kurtisi3f3c09f2014-05-23 17:22:37 +0200787 u64 dfs_prev_pulse_ts;
Mohammed Shafi Shajakhanb11e6402012-07-10 14:56:52 +0530788 u32 wow_enabled;
Simon Wunderliche93d0832013-01-08 14:48:58 +0100789 /* relay(fs) channel for spectral scan */
790 struct rchan *rfs_chan_spec_scan;
791 enum spectral_mode spectral_mode;
Simon Wunderlich04ccd4a2013-01-23 17:38:04 +0100792 struct ath_spec_scan spec_config;
Mohammed Shafi Shajakhan01c78532012-07-10 14:54:34 +0530793
Luis R. Rodriguez89f927a2013-10-14 17:42:11 -0700794 struct ieee80211_vif *tx99_vif;
795 struct sk_buff *tx99_skb;
796 bool tx99_state;
797 s16 tx99_power;
798
Sujith Manoharane60001e2013-10-28 12:22:04 +0530799#ifdef CONFIG_ATH9K_WOW
Mohammed Shafi Shajakhan01c78532012-07-10 14:54:34 +0530800 atomic_t wow_got_bmiss_intr;
801 atomic_t wow_sleep_proc_intr; /* in the middle of WoW sleep ? */
802 u32 wow_intr_before_sleep;
803#endif
Sujith394cf0a2009-02-09 13:26:54 +0530804};
805
Sujith Manoharanef6b19e2013-10-24 12:04:39 +0530806/********/
807/* TX99 */
808/********/
809
810#ifdef CONFIG_ATH9K_TX99
811void ath9k_tx99_init_debug(struct ath_softc *sc);
Luis R. Rodriguez89f927a2013-10-14 17:42:11 -0700812int ath9k_tx99_send(struct ath_softc *sc, struct sk_buff *skb,
813 struct ath_tx_control *txctl);
Sujith Manoharanef6b19e2013-10-24 12:04:39 +0530814#else
815static inline void ath9k_tx99_init_debug(struct ath_softc *sc)
816{
817}
818static inline int ath9k_tx99_send(struct ath_softc *sc,
819 struct sk_buff *skb,
820 struct ath_tx_control *txctl)
821{
822 return 0;
823}
824#endif /* CONFIG_ATH9K_TX99 */
Luis R. Rodriguez89f927a2013-10-14 17:42:11 -0700825
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700826static inline void ath_read_cachesize(struct ath_common *common, int *csz)
Sujith394cf0a2009-02-09 13:26:54 +0530827{
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700828 common->bus_ops->read_cachesize(common, csz);
Sujith394cf0a2009-02-09 13:26:54 +0530829}
830
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530831void ath9k_tasklet(unsigned long data);
832int ath_cabq_update(struct ath_softc *);
Sven Eckelmann313eb872012-06-25 07:15:22 +0200833u8 ath9k_parse_mpdudensity(u8 mpdudensity);
Sujith394cf0a2009-02-09 13:26:54 +0530834irqreturn_t ath_isr(int irq, void *dev);
Sujith Manoharanef6b19e2013-10-24 12:04:39 +0530835int ath_reset(struct ath_softc *sc);
Sujith Manoharane60001e2013-10-28 12:22:04 +0530836void ath_cancel_work(struct ath_softc *sc);
837void ath_restart_work(struct ath_softc *sc);
Pavel Roskineb93e892011-07-23 03:55:39 -0400838int ath9k_init_device(u16 devid, struct ath_softc *sc,
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700839 const struct ath_bus_ops *bus_ops);
Sujith285f2dd2010-01-08 10:36:07 +0530840void ath9k_deinit_device(struct ath_softc *sc);
Felix Fietkau43c35282011-09-03 01:40:27 +0200841void ath9k_reload_chainmask_settings(struct ath_softc *sc);
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530842u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
843void ath_start_rfkill_poll(struct ath_softc *sc);
844void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
845void ath9k_ps_wakeup(struct ath_softc *sc);
846void ath9k_ps_restore(struct ath_softc *sc);
Luis R. Rodriguez68a89112009-11-02 14:35:42 -0800847
Gabor Juhos8e26a032011-04-12 18:23:16 +0200848#ifdef CONFIG_ATH9K_PCI
Sujith394cf0a2009-02-09 13:26:54 +0530849int ath_pci_init(void);
850void ath_pci_exit(void);
851#else
852static inline int ath_pci_init(void) { return 0; };
853static inline void ath_pci_exit(void) {};
854#endif
855
Gabor Juhos8e26a032011-04-12 18:23:16 +0200856#ifdef CONFIG_ATH9K_AHB
Sujith394cf0a2009-02-09 13:26:54 +0530857int ath_ahb_init(void);
858void ath_ahb_exit(void);
859#else
860static inline int ath_ahb_init(void) { return 0; };
861static inline void ath_ahb_exit(void) {};
862#endif
863
Sujith394cf0a2009-02-09 13:26:54 +0530864#endif /* ATH9K_H */