blob: a33ffb0973b65c31c37901760efcb24a092742cd [file] [log] [blame]
Mark Yao2048e322014-08-22 18:36:26 +08001/*
2 * Copyright (C) Fuzhou Rockchip Electronics Co.Ltd
3 * Author:Mark Yao <mark.yao@rock-chips.com>
4 *
5 * This software is licensed under the terms of the GNU General Public
6 * License version 2, as published by the Free Software Foundation, and
7 * may be copied, distributed, and modified under those terms.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 */
14
15#include <drm/drm.h>
16#include <drm/drmP.h>
Mark Yao63ebb9f2015-11-30 18:22:42 +080017#include <drm/drm_atomic.h>
Mark Yao2048e322014-08-22 18:36:26 +080018#include <drm/drm_crtc.h>
19#include <drm/drm_crtc_helper.h>
Tomasz Figa47a7eb42016-09-14 21:54:57 +090020#include <drm/drm_flip_work.h>
Mark Yao2048e322014-08-22 18:36:26 +080021#include <drm/drm_plane_helper.h>
Sean Paul6cca3862017-03-06 15:02:26 -050022#ifdef CONFIG_DRM_ANALOGIX_DP
Tomeu Vizoso3190e582017-03-03 14:39:36 +010023#include <drm/bridge/analogix_dp.h>
Sean Paul6cca3862017-03-06 15:02:26 -050024#endif
Mark Yao2048e322014-08-22 18:36:26 +080025
26#include <linux/kernel.h>
Paul Gortmaker00fe6142015-05-01 20:02:30 -040027#include <linux/module.h>
Mark Yao2048e322014-08-22 18:36:26 +080028#include <linux/platform_device.h>
29#include <linux/clk.h>
Tomasz Figa7caecdb2016-09-14 21:54:56 +090030#include <linux/iopoll.h>
Mark Yao2048e322014-08-22 18:36:26 +080031#include <linux/of.h>
32#include <linux/of_device.h>
33#include <linux/pm_runtime.h>
34#include <linux/component.h>
35
36#include <linux/reset.h>
37#include <linux/delay.h>
38
39#include "rockchip_drm_drv.h"
40#include "rockchip_drm_gem.h"
41#include "rockchip_drm_fb.h"
Yakir Yang5182c1a2016-07-24 14:57:44 +080042#include "rockchip_drm_psr.h"
Mark Yao2048e322014-08-22 18:36:26 +080043#include "rockchip_drm_vop.h"
44
Mark yao9548e1b2017-07-26 14:19:12 +080045#define REG_SET(x, base, reg, v) \
46 vop_mask_write(x, base + reg.offset, reg.mask, reg.shift, \
47 v, reg.write_mask, reg.relaxed)
48#define REG_SET_MASK(x, base, reg, mask, v) \
49 vop_mask_write(x, base + reg.offset, \
50 mask, reg.shift, v, reg.write_mask, reg.relaxed)
Mark Yao2048e322014-08-22 18:36:26 +080051
52#define VOP_WIN_SET(x, win, name, v) \
Mark yao9548e1b2017-07-26 14:19:12 +080053 REG_SET(x, win->base, win->phy->name, v)
Mark Yao4c156c22015-06-26 17:14:46 +080054#define VOP_SCL_SET(x, win, name, v) \
Mark yao9548e1b2017-07-26 14:19:12 +080055 REG_SET(x, win->base, win->phy->scl->name, v)
Mark Yao1194fff2015-12-15 09:08:43 +080056#define VOP_SCL_SET_EXT(x, win, name, v) \
Mark yao9548e1b2017-07-26 14:19:12 +080057 REG_SET(x, win->base, win->phy->scl->ext->name, v)
Mark Yao2048e322014-08-22 18:36:26 +080058#define VOP_CTRL_SET(x, name, v) \
Mark yao9548e1b2017-07-26 14:19:12 +080059 REG_SET(x, 0, (x)->data->ctrl->name, v)
Mark Yao2048e322014-08-22 18:36:26 +080060
Mark Yaodbb3d942015-12-15 08:36:55 +080061#define VOP_INTR_GET(vop, name) \
62 vop_read_reg(vop, 0, &vop->data->ctrl->name)
63
Mark yaoac6560d2017-07-26 14:19:19 +080064#define VOP_INTR_SET(vop, name, v) \
65 REG_SET(vop, 0, vop->data->intr->name, v)
66
67#define VOP_INTR_SET_MASK(vop, name, mask, v) \
Mark yao9548e1b2017-07-26 14:19:12 +080068 REG_SET_MASK(vop, 0, vop->data->intr->name, mask, v)
Mark yaoac6560d2017-07-26 14:19:19 +080069
Mark Yaodbb3d942015-12-15 08:36:55 +080070#define VOP_INTR_SET_TYPE(vop, name, type, v) \
71 do { \
John Keepingc7647f82016-01-12 18:05:18 +000072 int i, reg = 0, mask = 0; \
Mark Yaodbb3d942015-12-15 08:36:55 +080073 for (i = 0; i < vop->data->intr->nintrs; i++) { \
John Keepingc7647f82016-01-12 18:05:18 +000074 if (vop->data->intr->intrs[i] & type) { \
Mark Yaodbb3d942015-12-15 08:36:55 +080075 reg |= (v) << i; \
John Keepingc7647f82016-01-12 18:05:18 +000076 mask |= 1 << i; \
77 } \
Mark Yaodbb3d942015-12-15 08:36:55 +080078 } \
Mark yaoac6560d2017-07-26 14:19:19 +080079 VOP_INTR_SET_MASK(vop, name, mask, reg); \
Mark Yaodbb3d942015-12-15 08:36:55 +080080 } while (0)
81#define VOP_INTR_GET_TYPE(vop, name, type) \
82 vop_get_intr_type(vop, &vop->data->intr->name, type)
83
Mark Yao2048e322014-08-22 18:36:26 +080084#define VOP_WIN_GET(x, win, name) \
85 vop_read_reg(x, win->base, &win->phy->name)
86
87#define VOP_WIN_GET_YRGBADDR(vop, win) \
88 vop_readl(vop, win->base + win->phy->yrgb_mst.offset)
89
90#define to_vop(x) container_of(x, struct vop, crtc)
91#define to_vop_win(x) container_of(x, struct vop_win, base)
92
Tomasz Figa47a7eb42016-09-14 21:54:57 +090093enum vop_pending {
94 VOP_PENDING_FB_UNREF,
95};
96
Mark Yao2048e322014-08-22 18:36:26 +080097struct vop_win {
98 struct drm_plane base;
99 const struct vop_win_data *data;
100 struct vop *vop;
Mark Yao2048e322014-08-22 18:36:26 +0800101};
102
103struct vop {
104 struct drm_crtc crtc;
105 struct device *dev;
106 struct drm_device *drm_dev;
Mark Yao31e980c2015-01-22 14:37:56 +0800107 bool is_enabled;
Mark Yao2048e322014-08-22 18:36:26 +0800108
Mark Yao2048e322014-08-22 18:36:26 +0800109 /* mutex vsync_ work */
110 struct mutex vsync_mutex;
111 bool vsync_work_pending;
Mark Yao10672192015-02-04 13:10:31 +0800112 struct completion dsp_hold_completion;
Daniel Vetter4f9d39a2016-06-08 14:19:11 +0200113
114 /* protected by dev->event_lock */
Mark Yao63ebb9f2015-11-30 18:22:42 +0800115 struct drm_pending_vblank_event *event;
Mark Yao2048e322014-08-22 18:36:26 +0800116
Tomasz Figa47a7eb42016-09-14 21:54:57 +0900117 struct drm_flip_work fb_unref_work;
118 unsigned long pending;
119
Yakir Yang69c34e42016-07-24 14:57:40 +0800120 struct completion line_flag_completion;
121
Mark Yao2048e322014-08-22 18:36:26 +0800122 const struct vop_data *data;
123
124 uint32_t *regsbak;
125 void __iomem *regs;
126
127 /* physical map length of vop register */
128 uint32_t len;
129
130 /* one time only one process allowed to config the register */
131 spinlock_t reg_lock;
132 /* lock vop irq reg */
133 spinlock_t irq_lock;
134
135 unsigned int irq;
136
137 /* vop AHP clk */
138 struct clk *hclk;
139 /* vop dclk */
140 struct clk *dclk;
141 /* vop share memory frequency */
142 struct clk *aclk;
143
144 /* vop dclk reset */
145 struct reset_control *dclk_rst;
146
Mark Yao2048e322014-08-22 18:36:26 +0800147 struct vop_win win[];
148};
149
Mark Yao2048e322014-08-22 18:36:26 +0800150static inline void vop_writel(struct vop *vop, uint32_t offset, uint32_t v)
151{
152 writel(v, vop->regs + offset);
153 vop->regsbak[offset >> 2] = v;
154}
155
156static inline uint32_t vop_readl(struct vop *vop, uint32_t offset)
157{
158 return readl(vop->regs + offset);
159}
160
161static inline uint32_t vop_read_reg(struct vop *vop, uint32_t base,
162 const struct vop_reg *reg)
163{
164 return (vop_readl(vop, base + reg->offset) >> reg->shift) & reg->mask;
165}
166
Mark Yao2048e322014-08-22 18:36:26 +0800167static inline void vop_mask_write(struct vop *vop, uint32_t offset,
Mark Yaod49463e2016-04-20 14:18:15 +0800168 uint32_t mask, uint32_t shift, uint32_t v,
169 bool write_mask, bool relaxed)
Mark Yao2048e322014-08-22 18:36:26 +0800170{
Mark Yaod49463e2016-04-20 14:18:15 +0800171 if (!mask)
172 return;
173
174 if (write_mask) {
175 v = ((v << shift) & 0xffff) | (mask << (shift + 16));
176 } else {
Mark Yao2048e322014-08-22 18:36:26 +0800177 uint32_t cached_val = vop->regsbak[offset >> 2];
178
Mark Yaod49463e2016-04-20 14:18:15 +0800179 v = (cached_val & ~(mask << shift)) | ((v & mask) << shift);
180 vop->regsbak[offset >> 2] = v;
Mark Yao2048e322014-08-22 18:36:26 +0800181 }
Mark Yao2048e322014-08-22 18:36:26 +0800182
Mark Yaod49463e2016-04-20 14:18:15 +0800183 if (relaxed)
184 writel_relaxed(v, vop->regs + offset);
185 else
186 writel(v, vop->regs + offset);
Mark Yao2048e322014-08-22 18:36:26 +0800187}
188
Mark Yaodbb3d942015-12-15 08:36:55 +0800189static inline uint32_t vop_get_intr_type(struct vop *vop,
190 const struct vop_reg *reg, int type)
191{
192 uint32_t i, ret = 0;
193 uint32_t regs = vop_read_reg(vop, 0, reg);
194
195 for (i = 0; i < vop->data->intr->nintrs; i++) {
196 if ((type & vop->data->intr->intrs[i]) && (regs & 1 << i))
197 ret |= vop->data->intr->intrs[i];
198 }
199
200 return ret;
201}
202
Mark Yao0cf33fe2015-12-14 18:14:36 +0800203static inline void vop_cfg_done(struct vop *vop)
204{
205 VOP_CTRL_SET(vop, cfg_done, 1);
206}
207
Tomasz Figa85a359f2015-05-11 19:55:39 +0900208static bool has_rb_swapped(uint32_t format)
209{
210 switch (format) {
211 case DRM_FORMAT_XBGR8888:
212 case DRM_FORMAT_ABGR8888:
213 case DRM_FORMAT_BGR888:
214 case DRM_FORMAT_BGR565:
215 return true;
216 default:
217 return false;
218 }
219}
220
Mark Yao2048e322014-08-22 18:36:26 +0800221static enum vop_data_format vop_convert_format(uint32_t format)
222{
223 switch (format) {
224 case DRM_FORMAT_XRGB8888:
225 case DRM_FORMAT_ARGB8888:
Tomasz Figa85a359f2015-05-11 19:55:39 +0900226 case DRM_FORMAT_XBGR8888:
227 case DRM_FORMAT_ABGR8888:
Mark Yao2048e322014-08-22 18:36:26 +0800228 return VOP_FMT_ARGB8888;
229 case DRM_FORMAT_RGB888:
Tomasz Figa85a359f2015-05-11 19:55:39 +0900230 case DRM_FORMAT_BGR888:
Mark Yao2048e322014-08-22 18:36:26 +0800231 return VOP_FMT_RGB888;
232 case DRM_FORMAT_RGB565:
Tomasz Figa85a359f2015-05-11 19:55:39 +0900233 case DRM_FORMAT_BGR565:
Mark Yao2048e322014-08-22 18:36:26 +0800234 return VOP_FMT_RGB565;
235 case DRM_FORMAT_NV12:
236 return VOP_FMT_YUV420SP;
237 case DRM_FORMAT_NV16:
238 return VOP_FMT_YUV422SP;
239 case DRM_FORMAT_NV24:
240 return VOP_FMT_YUV444SP;
241 default:
Sean Paulee4d7892016-08-12 13:00:54 -0400242 DRM_ERROR("unsupported format[%08x]\n", format);
Mark Yao2048e322014-08-22 18:36:26 +0800243 return -EINVAL;
244 }
245}
246
Mark Yao84c7f8c2015-07-20 16:16:49 +0800247static bool is_yuv_support(uint32_t format)
248{
249 switch (format) {
250 case DRM_FORMAT_NV12:
251 case DRM_FORMAT_NV16:
252 case DRM_FORMAT_NV24:
253 return true;
254 default:
255 return false;
256 }
257}
258
Mark Yao2048e322014-08-22 18:36:26 +0800259static bool is_alpha_support(uint32_t format)
260{
261 switch (format) {
262 case DRM_FORMAT_ARGB8888:
Tomasz Figa85a359f2015-05-11 19:55:39 +0900263 case DRM_FORMAT_ABGR8888:
Mark Yao2048e322014-08-22 18:36:26 +0800264 return true;
265 default:
266 return false;
267 }
268}
269
Mark Yao4c156c22015-06-26 17:14:46 +0800270static uint16_t scl_vop_cal_scale(enum scale_mode mode, uint32_t src,
271 uint32_t dst, bool is_horizontal,
272 int vsu_mode, int *vskiplines)
273{
274 uint16_t val = 1 << SCL_FT_DEFAULT_FIXPOINT_SHIFT;
275
276 if (is_horizontal) {
277 if (mode == SCALE_UP)
278 val = GET_SCL_FT_BIC(src, dst);
279 else if (mode == SCALE_DOWN)
280 val = GET_SCL_FT_BILI_DN(src, dst);
281 } else {
282 if (mode == SCALE_UP) {
283 if (vsu_mode == SCALE_UP_BIL)
284 val = GET_SCL_FT_BILI_UP(src, dst);
285 else
286 val = GET_SCL_FT_BIC(src, dst);
287 } else if (mode == SCALE_DOWN) {
288 if (vskiplines) {
289 *vskiplines = scl_get_vskiplines(src, dst);
290 val = scl_get_bili_dn_vskip(src, dst,
291 *vskiplines);
292 } else {
293 val = GET_SCL_FT_BILI_DN(src, dst);
294 }
295 }
296 }
297
298 return val;
299}
300
301static void scl_vop_cal_scl_fac(struct vop *vop, const struct vop_win_data *win,
302 uint32_t src_w, uint32_t src_h, uint32_t dst_w,
303 uint32_t dst_h, uint32_t pixel_format)
304{
305 uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode;
306 uint16_t cbcr_hor_scl_mode = SCALE_NONE;
307 uint16_t cbcr_ver_scl_mode = SCALE_NONE;
308 int hsub = drm_format_horz_chroma_subsampling(pixel_format);
309 int vsub = drm_format_vert_chroma_subsampling(pixel_format);
310 bool is_yuv = is_yuv_support(pixel_format);
311 uint16_t cbcr_src_w = src_w / hsub;
312 uint16_t cbcr_src_h = src_h / vsub;
313 uint16_t vsu_mode;
314 uint16_t lb_mode;
315 uint32_t val;
Mark Yao2db00cf2016-04-29 15:39:53 +0800316 int vskiplines = 0;
Mark Yao4c156c22015-06-26 17:14:46 +0800317
318 if (dst_w > 3840) {
Sean Paulee4d7892016-08-12 13:00:54 -0400319 DRM_DEV_ERROR(vop->dev, "Maximum dst width (3840) exceeded\n");
Mark Yao4c156c22015-06-26 17:14:46 +0800320 return;
321 }
322
Mark Yao1194fff2015-12-15 09:08:43 +0800323 if (!win->phy->scl->ext) {
324 VOP_SCL_SET(vop, win, scale_yrgb_x,
325 scl_cal_scale2(src_w, dst_w));
326 VOP_SCL_SET(vop, win, scale_yrgb_y,
327 scl_cal_scale2(src_h, dst_h));
328 if (is_yuv) {
329 VOP_SCL_SET(vop, win, scale_cbcr_x,
Mark Yaoee8662f2016-06-06 15:58:46 +0800330 scl_cal_scale2(cbcr_src_w, dst_w));
Mark Yao1194fff2015-12-15 09:08:43 +0800331 VOP_SCL_SET(vop, win, scale_cbcr_y,
Mark Yaoee8662f2016-06-06 15:58:46 +0800332 scl_cal_scale2(cbcr_src_h, dst_h));
Mark Yao1194fff2015-12-15 09:08:43 +0800333 }
334 return;
335 }
336
Mark Yao4c156c22015-06-26 17:14:46 +0800337 yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
338 yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
339
340 if (is_yuv) {
341 cbcr_hor_scl_mode = scl_get_scl_mode(cbcr_src_w, dst_w);
342 cbcr_ver_scl_mode = scl_get_scl_mode(cbcr_src_h, dst_h);
343 if (cbcr_hor_scl_mode == SCALE_DOWN)
344 lb_mode = scl_vop_cal_lb_mode(dst_w, true);
345 else
346 lb_mode = scl_vop_cal_lb_mode(cbcr_src_w, true);
347 } else {
348 if (yrgb_hor_scl_mode == SCALE_DOWN)
349 lb_mode = scl_vop_cal_lb_mode(dst_w, false);
350 else
351 lb_mode = scl_vop_cal_lb_mode(src_w, false);
352 }
353
Mark Yao1194fff2015-12-15 09:08:43 +0800354 VOP_SCL_SET_EXT(vop, win, lb_mode, lb_mode);
Mark Yao4c156c22015-06-26 17:14:46 +0800355 if (lb_mode == LB_RGB_3840X2) {
356 if (yrgb_ver_scl_mode != SCALE_NONE) {
Sean Paulee4d7892016-08-12 13:00:54 -0400357 DRM_DEV_ERROR(vop->dev, "not allow yrgb ver scale\n");
Mark Yao4c156c22015-06-26 17:14:46 +0800358 return;
359 }
360 if (cbcr_ver_scl_mode != SCALE_NONE) {
Sean Paulee4d7892016-08-12 13:00:54 -0400361 DRM_DEV_ERROR(vop->dev, "not allow cbcr ver scale\n");
Mark Yao4c156c22015-06-26 17:14:46 +0800362 return;
363 }
364 vsu_mode = SCALE_UP_BIL;
365 } else if (lb_mode == LB_RGB_2560X4) {
366 vsu_mode = SCALE_UP_BIL;
367 } else {
368 vsu_mode = SCALE_UP_BIC;
369 }
370
371 val = scl_vop_cal_scale(yrgb_hor_scl_mode, src_w, dst_w,
372 true, 0, NULL);
373 VOP_SCL_SET(vop, win, scale_yrgb_x, val);
374 val = scl_vop_cal_scale(yrgb_ver_scl_mode, src_h, dst_h,
375 false, vsu_mode, &vskiplines);
376 VOP_SCL_SET(vop, win, scale_yrgb_y, val);
377
Mark Yao1194fff2015-12-15 09:08:43 +0800378 VOP_SCL_SET_EXT(vop, win, vsd_yrgb_gt4, vskiplines == 4);
379 VOP_SCL_SET_EXT(vop, win, vsd_yrgb_gt2, vskiplines == 2);
Mark Yao4c156c22015-06-26 17:14:46 +0800380
Mark Yao1194fff2015-12-15 09:08:43 +0800381 VOP_SCL_SET_EXT(vop, win, yrgb_hor_scl_mode, yrgb_hor_scl_mode);
382 VOP_SCL_SET_EXT(vop, win, yrgb_ver_scl_mode, yrgb_ver_scl_mode);
383 VOP_SCL_SET_EXT(vop, win, yrgb_hsd_mode, SCALE_DOWN_BIL);
384 VOP_SCL_SET_EXT(vop, win, yrgb_vsd_mode, SCALE_DOWN_BIL);
385 VOP_SCL_SET_EXT(vop, win, yrgb_vsu_mode, vsu_mode);
Mark Yao4c156c22015-06-26 17:14:46 +0800386 if (is_yuv) {
387 val = scl_vop_cal_scale(cbcr_hor_scl_mode, cbcr_src_w,
388 dst_w, true, 0, NULL);
389 VOP_SCL_SET(vop, win, scale_cbcr_x, val);
390 val = scl_vop_cal_scale(cbcr_ver_scl_mode, cbcr_src_h,
391 dst_h, false, vsu_mode, &vskiplines);
392 VOP_SCL_SET(vop, win, scale_cbcr_y, val);
393
Mark Yao1194fff2015-12-15 09:08:43 +0800394 VOP_SCL_SET_EXT(vop, win, vsd_cbcr_gt4, vskiplines == 4);
395 VOP_SCL_SET_EXT(vop, win, vsd_cbcr_gt2, vskiplines == 2);
396 VOP_SCL_SET_EXT(vop, win, cbcr_hor_scl_mode, cbcr_hor_scl_mode);
397 VOP_SCL_SET_EXT(vop, win, cbcr_ver_scl_mode, cbcr_ver_scl_mode);
398 VOP_SCL_SET_EXT(vop, win, cbcr_hsd_mode, SCALE_DOWN_BIL);
399 VOP_SCL_SET_EXT(vop, win, cbcr_vsd_mode, SCALE_DOWN_BIL);
400 VOP_SCL_SET_EXT(vop, win, cbcr_vsu_mode, vsu_mode);
Mark Yao4c156c22015-06-26 17:14:46 +0800401 }
402}
403
Mark Yao10672192015-02-04 13:10:31 +0800404static void vop_dsp_hold_valid_irq_enable(struct vop *vop)
405{
406 unsigned long flags;
407
408 if (WARN_ON(!vop->is_enabled))
409 return;
410
411 spin_lock_irqsave(&vop->irq_lock, flags);
412
Tomasz Figafa374102016-09-14 21:54:54 +0900413 VOP_INTR_SET_TYPE(vop, clear, DSP_HOLD_VALID_INTR, 1);
Mark Yaodbb3d942015-12-15 08:36:55 +0800414 VOP_INTR_SET_TYPE(vop, enable, DSP_HOLD_VALID_INTR, 1);
Mark Yao10672192015-02-04 13:10:31 +0800415
416 spin_unlock_irqrestore(&vop->irq_lock, flags);
417}
418
419static void vop_dsp_hold_valid_irq_disable(struct vop *vop)
420{
421 unsigned long flags;
422
423 if (WARN_ON(!vop->is_enabled))
424 return;
425
426 spin_lock_irqsave(&vop->irq_lock, flags);
427
Mark Yaodbb3d942015-12-15 08:36:55 +0800428 VOP_INTR_SET_TYPE(vop, enable, DSP_HOLD_VALID_INTR, 0);
Mark Yao10672192015-02-04 13:10:31 +0800429
430 spin_unlock_irqrestore(&vop->irq_lock, flags);
431}
432
Yakir Yang69c34e42016-07-24 14:57:40 +0800433/*
434 * (1) each frame starts at the start of the Vsync pulse which is signaled by
435 * the "FRAME_SYNC" interrupt.
436 * (2) the active data region of each frame ends at dsp_vact_end
437 * (3) we should program this same number (dsp_vact_end) into dsp_line_frag_num,
438 * to get "LINE_FLAG" interrupt at the end of the active on screen data.
439 *
440 * VOP_INTR_CTRL0.dsp_line_frag_num = VOP_DSP_VACT_ST_END.dsp_vact_end
441 * Interrupts
442 * LINE_FLAG -------------------------------+
443 * FRAME_SYNC ----+ |
444 * | |
445 * v v
446 * | Vsync | Vbp | Vactive | Vfp |
447 * ^ ^ ^ ^
448 * | | | |
449 * | | | |
450 * dsp_vs_end ------------+ | | | VOP_DSP_VTOTAL_VS_END
451 * dsp_vact_start --------------+ | | VOP_DSP_VACT_ST_END
452 * dsp_vact_end ----------------------------+ | VOP_DSP_VACT_ST_END
453 * dsp_total -------------------------------------+ VOP_DSP_VTOTAL_VS_END
454 */
455static bool vop_line_flag_irq_is_enabled(struct vop *vop)
456{
457 uint32_t line_flag_irq;
458 unsigned long flags;
459
460 spin_lock_irqsave(&vop->irq_lock, flags);
461
462 line_flag_irq = VOP_INTR_GET_TYPE(vop, enable, LINE_FLAG_INTR);
463
464 spin_unlock_irqrestore(&vop->irq_lock, flags);
465
466 return !!line_flag_irq;
467}
468
Jeffy Chen459b0862017-04-27 14:54:17 +0800469static void vop_line_flag_irq_enable(struct vop *vop)
Yakir Yang69c34e42016-07-24 14:57:40 +0800470{
471 unsigned long flags;
472
473 if (WARN_ON(!vop->is_enabled))
474 return;
475
476 spin_lock_irqsave(&vop->irq_lock, flags);
477
Tomasz Figafa374102016-09-14 21:54:54 +0900478 VOP_INTR_SET_TYPE(vop, clear, LINE_FLAG_INTR, 1);
Yakir Yang69c34e42016-07-24 14:57:40 +0800479 VOP_INTR_SET_TYPE(vop, enable, LINE_FLAG_INTR, 1);
480
481 spin_unlock_irqrestore(&vop->irq_lock, flags);
482}
483
484static void vop_line_flag_irq_disable(struct vop *vop)
485{
486 unsigned long flags;
487
488 if (WARN_ON(!vop->is_enabled))
489 return;
490
491 spin_lock_irqsave(&vop->irq_lock, flags);
492
493 VOP_INTR_SET_TYPE(vop, enable, LINE_FLAG_INTR, 0);
494
495 spin_unlock_irqrestore(&vop->irq_lock, flags);
496}
497
Sean Paul39a9ad82016-08-15 16:12:29 -0700498static int vop_enable(struct drm_crtc *crtc)
Mark Yao2048e322014-08-22 18:36:26 +0800499{
500 struct vop *vop = to_vop(crtc);
501 int ret;
502
Mark Yao5d82d1a2015-04-01 13:48:53 +0800503 ret = pm_runtime_get_sync(vop->dev);
504 if (ret < 0) {
505 dev_err(vop->dev, "failed to get pm runtime: %d\n", ret);
Jeffy Chen5e570372017-04-06 20:31:20 +0800506 return ret;
Mark Yao5d82d1a2015-04-01 13:48:53 +0800507 }
508
Mark Yao2048e322014-08-22 18:36:26 +0800509 ret = clk_enable(vop->hclk);
Sean Paul39a9ad82016-08-15 16:12:29 -0700510 if (WARN_ON(ret < 0))
511 goto err_put_pm_runtime;
Mark Yao2048e322014-08-22 18:36:26 +0800512
513 ret = clk_enable(vop->dclk);
Sean Paul39a9ad82016-08-15 16:12:29 -0700514 if (WARN_ON(ret < 0))
Mark Yao2048e322014-08-22 18:36:26 +0800515 goto err_disable_hclk;
Mark Yao2048e322014-08-22 18:36:26 +0800516
517 ret = clk_enable(vop->aclk);
Sean Paul39a9ad82016-08-15 16:12:29 -0700518 if (WARN_ON(ret < 0))
Mark Yao2048e322014-08-22 18:36:26 +0800519 goto err_disable_dclk;
Mark Yao2048e322014-08-22 18:36:26 +0800520
521 /*
522 * Slave iommu shares power, irq and clock with vop. It was associated
523 * automatically with this master device via common driver code.
524 * Now that we have enabled the clock we attach it to the shared drm
525 * mapping.
526 */
527 ret = rockchip_drm_dma_attach_device(vop->drm_dev, vop->dev);
528 if (ret) {
529 dev_err(vop->dev, "failed to attach dma mapping, %d\n", ret);
530 goto err_disable_aclk;
531 }
532
Mark Yao77faa162015-07-20 16:25:20 +0800533 memcpy(vop->regs, vop->regsbak, vop->len);
Chris Zhong17a794d2016-08-26 20:39:38 -0700534 vop_cfg_done(vop);
535
Mark Yao52ab7892015-01-22 18:29:57 +0800536 /*
537 * At here, vop clock & iommu is enable, R/W vop regs would be safe.
538 */
539 vop->is_enabled = true;
540
Mark Yao2048e322014-08-22 18:36:26 +0800541 spin_lock(&vop->reg_lock);
542
543 VOP_CTRL_SET(vop, standby, 0);
544
545 spin_unlock(&vop->reg_lock);
546
547 enable_irq(vop->irq);
548
Mark Yaob5f7b752015-11-23 15:21:08 +0800549 drm_crtc_vblank_on(crtc);
Mark Yao2048e322014-08-22 18:36:26 +0800550
Sean Paul39a9ad82016-08-15 16:12:29 -0700551 return 0;
Mark Yao2048e322014-08-22 18:36:26 +0800552
553err_disable_aclk:
554 clk_disable(vop->aclk);
555err_disable_dclk:
556 clk_disable(vop->dclk);
557err_disable_hclk:
558 clk_disable(vop->hclk);
Sean Paul39a9ad82016-08-15 16:12:29 -0700559err_put_pm_runtime:
560 pm_runtime_put_sync(vop->dev);
561 return ret;
Mark Yao2048e322014-08-22 18:36:26 +0800562}
563
Laurent Pinchart64581712017-06-30 12:36:45 +0300564static void vop_crtc_atomic_disable(struct drm_crtc *crtc,
565 struct drm_crtc_state *old_state)
Mark Yao2048e322014-08-22 18:36:26 +0800566{
567 struct vop *vop = to_vop(crtc);
Tomeu Vizoso3ed6c642016-03-22 16:08:04 +0100568 int i;
Mark Yao2048e322014-08-22 18:36:26 +0800569
Daniel Vetter893b6ca2016-06-08 14:19:12 +0200570 WARN_ON(vop->event);
571
Sean Paulb883c9b2016-08-18 12:01:46 -0700572 rockchip_drm_psr_deactivate(&vop->crtc);
573
Tomeu Vizoso3ed6c642016-03-22 16:08:04 +0100574 /*
575 * We need to make sure that all windows are disabled before we
576 * disable that crtc. Otherwise we might try to scan from a destroyed
577 * buffer later.
578 */
579 for (i = 0; i < vop->data->win_size; i++) {
580 struct vop_win *vop_win = &vop->win[i];
581 const struct vop_win_data *win = vop_win->data;
582
583 spin_lock(&vop->reg_lock);
584 VOP_WIN_SET(vop, win, enable, 0);
585 spin_unlock(&vop->reg_lock);
586 }
587
Chris Zhong17a794d2016-08-26 20:39:38 -0700588 vop_cfg_done(vop);
589
Mark Yaob5f7b752015-11-23 15:21:08 +0800590 drm_crtc_vblank_off(crtc);
Mark Yao2048e322014-08-22 18:36:26 +0800591
Mark Yao2048e322014-08-22 18:36:26 +0800592 /*
Mark Yao10672192015-02-04 13:10:31 +0800593 * Vop standby will take effect at end of current frame,
594 * if dsp hold valid irq happen, it means standby complete.
595 *
596 * we must wait standby complete when we want to disable aclk,
597 * if not, memory bus maybe dead.
Mark Yao2048e322014-08-22 18:36:26 +0800598 */
Mark Yao10672192015-02-04 13:10:31 +0800599 reinit_completion(&vop->dsp_hold_completion);
600 vop_dsp_hold_valid_irq_enable(vop);
601
Mark Yao2048e322014-08-22 18:36:26 +0800602 spin_lock(&vop->reg_lock);
603
604 VOP_CTRL_SET(vop, standby, 1);
605
606 spin_unlock(&vop->reg_lock);
Mark Yao52ab7892015-01-22 18:29:57 +0800607
Mark Yao10672192015-02-04 13:10:31 +0800608 wait_for_completion(&vop->dsp_hold_completion);
Mark Yao2048e322014-08-22 18:36:26 +0800609
Mark Yao10672192015-02-04 13:10:31 +0800610 vop_dsp_hold_valid_irq_disable(vop);
611
612 disable_irq(vop->irq);
613
614 vop->is_enabled = false;
615
616 /*
617 * vop standby complete, so iommu detach is safe.
618 */
Mark Yao2048e322014-08-22 18:36:26 +0800619 rockchip_drm_dma_detach_device(vop->drm_dev, vop->dev);
620
Mark Yao10672192015-02-04 13:10:31 +0800621 clk_disable(vop->dclk);
Mark Yao2048e322014-08-22 18:36:26 +0800622 clk_disable(vop->aclk);
623 clk_disable(vop->hclk);
Mark Yao5d82d1a2015-04-01 13:48:53 +0800624 pm_runtime_put(vop->dev);
Daniel Vetter893b6ca2016-06-08 14:19:12 +0200625
626 if (crtc->state->event && !crtc->state->active) {
627 spin_lock_irq(&crtc->dev->event_lock);
628 drm_crtc_send_vblank_event(crtc, crtc->state->event);
629 spin_unlock_irq(&crtc->dev->event_lock);
630
631 crtc->state->event = NULL;
632 }
Mark Yao2048e322014-08-22 18:36:26 +0800633}
634
Mark Yao63ebb9f2015-11-30 18:22:42 +0800635static void vop_plane_destroy(struct drm_plane *plane)
Mark Yao2048e322014-08-22 18:36:26 +0800636{
Mark Yao63ebb9f2015-11-30 18:22:42 +0800637 drm_plane_cleanup(plane);
Mark Yao2048e322014-08-22 18:36:26 +0800638}
639
Mark Yao63ebb9f2015-11-30 18:22:42 +0800640static int vop_plane_atomic_check(struct drm_plane *plane,
641 struct drm_plane_state *state)
Mark Yao2048e322014-08-22 18:36:26 +0800642{
Mark Yao63ebb9f2015-11-30 18:22:42 +0800643 struct drm_crtc *crtc = state->crtc;
John Keeping92915da2016-03-04 11:04:03 +0000644 struct drm_crtc_state *crtc_state;
Mark Yao63ebb9f2015-11-30 18:22:42 +0800645 struct drm_framebuffer *fb = state->fb;
Mark Yao2048e322014-08-22 18:36:26 +0800646 struct vop_win *vop_win = to_vop_win(plane);
647 const struct vop_win_data *win = vop_win->data;
Mark Yao2048e322014-08-22 18:36:26 +0800648 int ret;
Mark Yao63ebb9f2015-11-30 18:22:42 +0800649 struct drm_rect clip;
Mark Yao4c156c22015-06-26 17:14:46 +0800650 int min_scale = win->phy->scl ? FRAC_16_16(1, 8) :
651 DRM_PLANE_HELPER_NO_SCALING;
652 int max_scale = win->phy->scl ? FRAC_16_16(8, 1) :
653 DRM_PLANE_HELPER_NO_SCALING;
Mark Yao2048e322014-08-22 18:36:26 +0800654
Mark Yao63ebb9f2015-11-30 18:22:42 +0800655 if (!crtc || !fb)
Tomasz Figad47a7242016-09-14 21:55:01 +0900656 return 0;
John Keeping92915da2016-03-04 11:04:03 +0000657
658 crtc_state = drm_atomic_get_existing_crtc_state(state->state, crtc);
659 if (WARN_ON(!crtc_state))
660 return -EINVAL;
661
Mark Yao63ebb9f2015-11-30 18:22:42 +0800662 clip.x1 = 0;
663 clip.y1 = 0;
John Keeping92915da2016-03-04 11:04:03 +0000664 clip.x2 = crtc_state->adjusted_mode.hdisplay;
665 clip.y2 = crtc_state->adjusted_mode.vdisplay;
Mark Yao63ebb9f2015-11-30 18:22:42 +0800666
Ville Syrjäläf9b96be2016-07-26 19:07:02 +0300667 ret = drm_plane_helper_check_state(state, &clip,
668 min_scale, max_scale,
669 true, true);
Mark Yao2048e322014-08-22 18:36:26 +0800670 if (ret)
671 return ret;
672
Ville Syrjäläf9b96be2016-07-26 19:07:02 +0300673 if (!state->visible)
Tomasz Figad47a7242016-09-14 21:55:01 +0900674 return 0;
Mark Yao2048e322014-08-22 18:36:26 +0800675
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200676 ret = vop_convert_format(fb->format->format);
Tomasz Figad47a7242016-09-14 21:55:01 +0900677 if (ret < 0)
678 return ret;
Mark Yao84c7f8c2015-07-20 16:16:49 +0800679
Mark Yao63ebb9f2015-11-30 18:22:42 +0800680 /*
681 * Src.x1 can be odd when do clip, but yuv plane start point
682 * need align with 2 pixel.
683 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200684 if (is_yuv_support(fb->format->format) && ((state->src.x1 >> 16) % 2))
Mark Yao63ebb9f2015-11-30 18:22:42 +0800685 return -EINVAL;
686
Mark Yao63ebb9f2015-11-30 18:22:42 +0800687 return 0;
688}
689
690static void vop_plane_atomic_disable(struct drm_plane *plane,
691 struct drm_plane_state *old_state)
692{
Mark Yao63ebb9f2015-11-30 18:22:42 +0800693 struct vop_win *vop_win = to_vop_win(plane);
694 const struct vop_win_data *win = vop_win->data;
695 struct vop *vop = to_vop(old_state->crtc);
696
697 if (!old_state->crtc)
698 return;
699
700 spin_lock(&vop->reg_lock);
701
702 VOP_WIN_SET(vop, win, enable, 0);
703
704 spin_unlock(&vop->reg_lock);
Mark Yao63ebb9f2015-11-30 18:22:42 +0800705}
706
707static void vop_plane_atomic_update(struct drm_plane *plane,
708 struct drm_plane_state *old_state)
709{
710 struct drm_plane_state *state = plane->state;
711 struct drm_crtc *crtc = state->crtc;
712 struct vop_win *vop_win = to_vop_win(plane);
Mark Yao63ebb9f2015-11-30 18:22:42 +0800713 const struct vop_win_data *win = vop_win->data;
714 struct vop *vop = to_vop(state->crtc);
715 struct drm_framebuffer *fb = state->fb;
716 unsigned int actual_w, actual_h;
717 unsigned int dsp_stx, dsp_sty;
718 uint32_t act_info, dsp_info, dsp_st;
Ville Syrjäläac920282016-07-26 19:07:01 +0300719 struct drm_rect *src = &state->src;
720 struct drm_rect *dest = &state->dst;
Mark Yao63ebb9f2015-11-30 18:22:42 +0800721 struct drm_gem_object *obj, *uv_obj;
722 struct rockchip_gem_object *rk_obj, *rk_uv_obj;
723 unsigned long offset;
724 dma_addr_t dma_addr;
725 uint32_t val;
726 bool rb_swap;
Tomasz Figad47a7242016-09-14 21:55:01 +0900727 int format;
Mark Yao63ebb9f2015-11-30 18:22:42 +0800728
729 /*
730 * can't update plane when vop is disabled.
731 */
Daniel Vetter4f9d39a2016-06-08 14:19:11 +0200732 if (WARN_ON(!crtc))
Mark Yao63ebb9f2015-11-30 18:22:42 +0800733 return;
734
735 if (WARN_ON(!vop->is_enabled))
736 return;
737
Tomasz Figad47a7242016-09-14 21:55:01 +0900738 if (!state->visible) {
Mark Yao63ebb9f2015-11-30 18:22:42 +0800739 vop_plane_atomic_disable(plane, old_state);
740 return;
741 }
Mark Yao2048e322014-08-22 18:36:26 +0800742
743 obj = rockchip_fb_get_gem_obj(fb, 0);
Mark Yao2048e322014-08-22 18:36:26 +0800744 rk_obj = to_rockchip_obj(obj);
745
Mark Yao63ebb9f2015-11-30 18:22:42 +0800746 actual_w = drm_rect_width(src) >> 16;
747 actual_h = drm_rect_height(src) >> 16;
748 act_info = (actual_h - 1) << 16 | ((actual_w - 1) & 0xffff);
Mark Yao84c7f8c2015-07-20 16:16:49 +0800749
Mark Yao63ebb9f2015-11-30 18:22:42 +0800750 dsp_info = (drm_rect_height(dest) - 1) << 16;
751 dsp_info |= (drm_rect_width(dest) - 1) & 0xffff;
Mark Yao2048e322014-08-22 18:36:26 +0800752
Mark Yao63ebb9f2015-11-30 18:22:42 +0800753 dsp_stx = dest->x1 + crtc->mode.htotal - crtc->mode.hsync_start;
754 dsp_sty = dest->y1 + crtc->mode.vtotal - crtc->mode.vsync_start;
755 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
Mark Yao2048e322014-08-22 18:36:26 +0800756
Ville Syrjälä353c8592016-12-14 23:30:57 +0200757 offset = (src->x1 >> 16) * fb->format->cpp[0];
Mark Yao63ebb9f2015-11-30 18:22:42 +0800758 offset += (src->y1 >> 16) * fb->pitches[0];
Tomasz Figad47a7242016-09-14 21:55:01 +0900759 dma_addr = rk_obj->dma_addr + offset + fb->offsets[0];
760
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200761 format = vop_convert_format(fb->format->format);
Mark Yao2048e322014-08-22 18:36:26 +0800762
Mark Yao63ebb9f2015-11-30 18:22:42 +0800763 spin_lock(&vop->reg_lock);
Mark Yao2048e322014-08-22 18:36:26 +0800764
Tomasz Figad47a7242016-09-14 21:55:01 +0900765 VOP_WIN_SET(vop, win, format, format);
Mark Yao63ebb9f2015-11-30 18:22:42 +0800766 VOP_WIN_SET(vop, win, yrgb_vir, fb->pitches[0] >> 2);
Tomasz Figad47a7242016-09-14 21:55:01 +0900767 VOP_WIN_SET(vop, win, yrgb_mst, dma_addr);
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200768 if (is_yuv_support(fb->format->format)) {
769 int hsub = drm_format_horz_chroma_subsampling(fb->format->format);
770 int vsub = drm_format_vert_chroma_subsampling(fb->format->format);
Ville Syrjälä353c8592016-12-14 23:30:57 +0200771 int bpp = fb->format->cpp[1];
Mark Yao84c7f8c2015-07-20 16:16:49 +0800772
773 uv_obj = rockchip_fb_get_gem_obj(fb, 1);
Mark Yao84c7f8c2015-07-20 16:16:49 +0800774 rk_uv_obj = to_rockchip_obj(uv_obj);
Mark Yao84c7f8c2015-07-20 16:16:49 +0800775
Mark Yao63ebb9f2015-11-30 18:22:42 +0800776 offset = (src->x1 >> 16) * bpp / hsub;
777 offset += (src->y1 >> 16) * fb->pitches[1] / vsub;
Mark Yao84c7f8c2015-07-20 16:16:49 +0800778
Mark Yao63ebb9f2015-11-30 18:22:42 +0800779 dma_addr = rk_uv_obj->dma_addr + offset + fb->offsets[1];
780 VOP_WIN_SET(vop, win, uv_vir, fb->pitches[1] >> 2);
781 VOP_WIN_SET(vop, win, uv_mst, dma_addr);
Mark Yao84c7f8c2015-07-20 16:16:49 +0800782 }
Mark Yao4c156c22015-06-26 17:14:46 +0800783
784 if (win->phy->scl)
785 scl_vop_cal_scl_fac(vop, win, actual_w, actual_h,
Mark Yao63ebb9f2015-11-30 18:22:42 +0800786 drm_rect_width(dest), drm_rect_height(dest),
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200787 fb->format->format);
Mark Yao4c156c22015-06-26 17:14:46 +0800788
Mark Yao63ebb9f2015-11-30 18:22:42 +0800789 VOP_WIN_SET(vop, win, act_info, act_info);
790 VOP_WIN_SET(vop, win, dsp_info, dsp_info);
791 VOP_WIN_SET(vop, win, dsp_st, dsp_st);
Mark Yao4c156c22015-06-26 17:14:46 +0800792
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200793 rb_swap = has_rb_swapped(fb->format->format);
Tomasz Figa85a359f2015-05-11 19:55:39 +0900794 VOP_WIN_SET(vop, win, rb_swap, rb_swap);
Mark Yao2048e322014-08-22 18:36:26 +0800795
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200796 if (is_alpha_support(fb->format->format)) {
Mark Yao2048e322014-08-22 18:36:26 +0800797 VOP_WIN_SET(vop, win, dst_alpha_ctl,
798 DST_FACTOR_M0(ALPHA_SRC_INVERSE));
799 val = SRC_ALPHA_EN(1) | SRC_COLOR_M0(ALPHA_SRC_PRE_MUL) |
800 SRC_ALPHA_M0(ALPHA_STRAIGHT) |
801 SRC_BLEND_M0(ALPHA_PER_PIX) |
802 SRC_ALPHA_CAL_M0(ALPHA_NO_SATURATION) |
803 SRC_FACTOR_M0(ALPHA_ONE);
804 VOP_WIN_SET(vop, win, src_alpha_ctl, val);
805 } else {
806 VOP_WIN_SET(vop, win, src_alpha_ctl, SRC_ALPHA_EN(0));
807 }
808
809 VOP_WIN_SET(vop, win, enable, 1);
Mark Yao2048e322014-08-22 18:36:26 +0800810 spin_unlock(&vop->reg_lock);
Mark Yao2048e322014-08-22 18:36:26 +0800811}
812
Mark Yao63ebb9f2015-11-30 18:22:42 +0800813static const struct drm_plane_helper_funcs plane_helper_funcs = {
814 .atomic_check = vop_plane_atomic_check,
815 .atomic_update = vop_plane_atomic_update,
816 .atomic_disable = vop_plane_atomic_disable,
817};
818
Mark Yao2048e322014-08-22 18:36:26 +0800819static const struct drm_plane_funcs vop_plane_funcs = {
Mark Yao63ebb9f2015-11-30 18:22:42 +0800820 .update_plane = drm_atomic_helper_update_plane,
821 .disable_plane = drm_atomic_helper_disable_plane,
Mark Yao2048e322014-08-22 18:36:26 +0800822 .destroy = vop_plane_destroy,
Tomasz Figad47a7242016-09-14 21:55:01 +0900823 .reset = drm_atomic_helper_plane_reset,
824 .atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
825 .atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
Mark Yao2048e322014-08-22 18:36:26 +0800826};
827
Mark Yao2048e322014-08-22 18:36:26 +0800828static int vop_crtc_enable_vblank(struct drm_crtc *crtc)
829{
830 struct vop *vop = to_vop(crtc);
831 unsigned long flags;
832
Mark Yao63ebb9f2015-11-30 18:22:42 +0800833 if (WARN_ON(!vop->is_enabled))
Mark Yao2048e322014-08-22 18:36:26 +0800834 return -EPERM;
835
836 spin_lock_irqsave(&vop->irq_lock, flags);
837
Tomasz Figafa374102016-09-14 21:54:54 +0900838 VOP_INTR_SET_TYPE(vop, clear, FS_INTR, 1);
Mark Yaodbb3d942015-12-15 08:36:55 +0800839 VOP_INTR_SET_TYPE(vop, enable, FS_INTR, 1);
Mark Yao2048e322014-08-22 18:36:26 +0800840
841 spin_unlock_irqrestore(&vop->irq_lock, flags);
842
843 return 0;
844}
845
846static void vop_crtc_disable_vblank(struct drm_crtc *crtc)
847{
848 struct vop *vop = to_vop(crtc);
849 unsigned long flags;
850
Mark Yao63ebb9f2015-11-30 18:22:42 +0800851 if (WARN_ON(!vop->is_enabled))
Mark Yao2048e322014-08-22 18:36:26 +0800852 return;
Mark Yao31e980c2015-01-22 14:37:56 +0800853
Mark Yao2048e322014-08-22 18:36:26 +0800854 spin_lock_irqsave(&vop->irq_lock, flags);
Mark Yaodbb3d942015-12-15 08:36:55 +0800855
856 VOP_INTR_SET_TYPE(vop, enable, FS_INTR, 0);
857
Mark Yao2048e322014-08-22 18:36:26 +0800858 spin_unlock_irqrestore(&vop->irq_lock, flags);
859}
860
Mark Yao2048e322014-08-22 18:36:26 +0800861static bool vop_crtc_mode_fixup(struct drm_crtc *crtc,
862 const struct drm_display_mode *mode,
863 struct drm_display_mode *adjusted_mode)
864{
Chris Zhongb59b8de2016-01-06 12:03:53 +0800865 struct vop *vop = to_vop(crtc);
866
Chris Zhongb59b8de2016-01-06 12:03:53 +0800867 adjusted_mode->clock =
868 clk_round_rate(vop->dclk, mode->clock * 1000) / 1000;
869
Mark Yao2048e322014-08-22 18:36:26 +0800870 return true;
871}
872
Laurent Pinchart0b20a0f2017-06-30 12:36:44 +0300873static void vop_crtc_atomic_enable(struct drm_crtc *crtc,
874 struct drm_crtc_state *old_state)
Mark Yao2048e322014-08-22 18:36:26 +0800875{
876 struct vop *vop = to_vop(crtc);
Mark yaoefd11cc2017-05-27 19:43:36 +0800877 const struct vop_data *vop_data = vop->data;
Mark Yao4e257d92016-04-20 10:41:42 +0800878 struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc->state);
Mark Yao63ebb9f2015-11-30 18:22:42 +0800879 struct drm_display_mode *adjusted_mode = &crtc->state->adjusted_mode;
Mark Yao2048e322014-08-22 18:36:26 +0800880 u16 hsync_len = adjusted_mode->hsync_end - adjusted_mode->hsync_start;
881 u16 hdisplay = adjusted_mode->hdisplay;
882 u16 htotal = adjusted_mode->htotal;
883 u16 hact_st = adjusted_mode->htotal - adjusted_mode->hsync_start;
884 u16 hact_end = hact_st + hdisplay;
885 u16 vdisplay = adjusted_mode->vdisplay;
886 u16 vtotal = adjusted_mode->vtotal;
887 u16 vsync_len = adjusted_mode->vsync_end - adjusted_mode->vsync_start;
888 u16 vact_st = adjusted_mode->vtotal - adjusted_mode->vsync_start;
889 u16 vact_end = vact_st + vdisplay;
Mark Yao0a63bfd2016-04-20 14:18:16 +0800890 uint32_t pin_pol, val;
Sean Paul39a9ad82016-08-15 16:12:29 -0700891 int ret;
Mark Yao2048e322014-08-22 18:36:26 +0800892
Daniel Vetter893b6ca2016-06-08 14:19:12 +0200893 WARN_ON(vop->event);
894
Sean Paul39a9ad82016-08-15 16:12:29 -0700895 ret = vop_enable(crtc);
896 if (ret) {
897 DRM_DEV_ERROR(vop->dev, "Failed to enable vop (%d)\n", ret);
898 return;
899 }
900
Mark Yao2048e322014-08-22 18:36:26 +0800901 /*
Mark Yaoce3887e2015-12-16 18:08:17 +0800902 * If dclk rate is zero, mean that scanout is stop,
903 * we don't need wait any more.
Mark Yao2048e322014-08-22 18:36:26 +0800904 */
Mark Yaoce3887e2015-12-16 18:08:17 +0800905 if (clk_get_rate(vop->dclk)) {
906 /*
907 * Rk3288 vop timing register is immediately, when configure
908 * display timing on display time, may cause tearing.
909 *
910 * Vop standby will take effect at end of current frame,
911 * if dsp hold valid irq happen, it means standby complete.
912 *
913 * mode set:
914 * standby and wait complete --> |----
915 * | display time
916 * |----
917 * |---> dsp hold irq
918 * configure display timing --> |
919 * standby exit |
920 * | new frame start.
921 */
922
923 reinit_completion(&vop->dsp_hold_completion);
924 vop_dsp_hold_valid_irq_enable(vop);
925
926 spin_lock(&vop->reg_lock);
927
928 VOP_CTRL_SET(vop, standby, 1);
929
930 spin_unlock(&vop->reg_lock);
931
932 wait_for_completion(&vop->dsp_hold_completion);
933
934 vop_dsp_hold_valid_irq_disable(vop);
935 }
Mark Yao2048e322014-08-22 18:36:26 +0800936
Chris Zhong1a0f7ed2017-02-05 15:54:56 +0800937 pin_pol = BIT(DCLK_INVERT);
John Keepingd790ad02017-02-24 12:55:03 +0000938 pin_pol |= (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC) ?
939 BIT(HSYNC_POSITIVE) : 0;
940 pin_pol |= (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC) ?
941 BIT(VSYNC_POSITIVE) : 0;
Mark Yao0a63bfd2016-04-20 14:18:16 +0800942 VOP_CTRL_SET(vop, pin_pol, pin_pol);
943
Mark Yao4e257d92016-04-20 10:41:42 +0800944 switch (s->output_type) {
945 case DRM_MODE_CONNECTOR_LVDS:
946 VOP_CTRL_SET(vop, rgb_en, 1);
Mark Yao0a63bfd2016-04-20 14:18:16 +0800947 VOP_CTRL_SET(vop, rgb_pin_pol, pin_pol);
Mark Yao4e257d92016-04-20 10:41:42 +0800948 break;
949 case DRM_MODE_CONNECTOR_eDP:
Mark Yao0a63bfd2016-04-20 14:18:16 +0800950 VOP_CTRL_SET(vop, edp_pin_pol, pin_pol);
Mark Yao4e257d92016-04-20 10:41:42 +0800951 VOP_CTRL_SET(vop, edp_en, 1);
952 break;
953 case DRM_MODE_CONNECTOR_HDMIA:
Mark Yao0a63bfd2016-04-20 14:18:16 +0800954 VOP_CTRL_SET(vop, hdmi_pin_pol, pin_pol);
Mark Yao4e257d92016-04-20 10:41:42 +0800955 VOP_CTRL_SET(vop, hdmi_en, 1);
956 break;
957 case DRM_MODE_CONNECTOR_DSI:
Mark Yao0a63bfd2016-04-20 14:18:16 +0800958 VOP_CTRL_SET(vop, mipi_pin_pol, pin_pol);
Mark Yao4e257d92016-04-20 10:41:42 +0800959 VOP_CTRL_SET(vop, mipi_en, 1);
960 break;
Chris Zhong1a0f7ed2017-02-05 15:54:56 +0800961 case DRM_MODE_CONNECTOR_DisplayPort:
962 pin_pol &= ~BIT(DCLK_INVERT);
963 VOP_CTRL_SET(vop, dp_pin_pol, pin_pol);
964 VOP_CTRL_SET(vop, dp_en, 1);
965 break;
Mark Yao4e257d92016-04-20 10:41:42 +0800966 default:
Sean Paulee4d7892016-08-12 13:00:54 -0400967 DRM_DEV_ERROR(vop->dev, "unsupported connector_type [%d]\n",
968 s->output_type);
Mark Yao4e257d92016-04-20 10:41:42 +0800969 }
Mark yaoefd11cc2017-05-27 19:43:36 +0800970
971 /*
972 * if vop is not support RGB10 output, need force RGB10 to RGB888.
973 */
974 if (s->output_mode == ROCKCHIP_OUT_MODE_AAAA &&
975 !(vop_data->feature & VOP_FEATURE_OUTPUT_RGB10))
976 s->output_mode = ROCKCHIP_OUT_MODE_P888;
Mark Yao4e257d92016-04-20 10:41:42 +0800977 VOP_CTRL_SET(vop, out_mode, s->output_mode);
Mark Yao2048e322014-08-22 18:36:26 +0800978
979 VOP_CTRL_SET(vop, htotal_pw, (htotal << 16) | hsync_len);
980 val = hact_st << 16;
981 val |= hact_end;
982 VOP_CTRL_SET(vop, hact_st_end, val);
983 VOP_CTRL_SET(vop, hpost_st_end, val);
984
985 VOP_CTRL_SET(vop, vtotal_pw, (vtotal << 16) | vsync_len);
986 val = vact_st << 16;
987 val |= vact_end;
988 VOP_CTRL_SET(vop, vact_st_end, val);
989 VOP_CTRL_SET(vop, vpost_st_end, val);
990
Mark yaoac6560d2017-07-26 14:19:19 +0800991 VOP_INTR_SET(vop, line_flag_num[0], vact_end);
Jeffy Chen459b0862017-04-27 14:54:17 +0800992
Mark Yao2048e322014-08-22 18:36:26 +0800993 clk_set_rate(vop->dclk, adjusted_mode->clock * 1000);
Mark Yaoce3887e2015-12-16 18:08:17 +0800994
995 VOP_CTRL_SET(vop, standby, 0);
Sean Paulb883c9b2016-08-18 12:01:46 -0700996
997 rockchip_drm_psr_activate(&vop->crtc);
Mark Yao63ebb9f2015-11-30 18:22:42 +0800998}
Mark Yao2048e322014-08-22 18:36:26 +0800999
Tomasz Figa7caecdb2016-09-14 21:54:56 +09001000static bool vop_fs_irq_is_pending(struct vop *vop)
1001{
1002 return VOP_INTR_GET_TYPE(vop, status, FS_INTR);
1003}
1004
1005static void vop_wait_for_irq_handler(struct vop *vop)
1006{
1007 bool pending;
1008 int ret;
1009
1010 /*
1011 * Spin until frame start interrupt status bit goes low, which means
1012 * that interrupt handler was invoked and cleared it. The timeout of
1013 * 10 msecs is really too long, but it is just a safety measure if
1014 * something goes really wrong. The wait will only happen in the very
1015 * unlikely case of a vblank happening exactly at the same time and
1016 * shouldn't exceed microseconds range.
1017 */
1018 ret = readx_poll_timeout_atomic(vop_fs_irq_is_pending, vop, pending,
1019 !pending, 0, 10 * 1000);
1020 if (ret)
1021 DRM_DEV_ERROR(vop->dev, "VOP vblank IRQ stuck for 10 ms\n");
1022
1023 synchronize_irq(vop->irq);
1024}
1025
Mark Yao63ebb9f2015-11-30 18:22:42 +08001026static void vop_crtc_atomic_flush(struct drm_crtc *crtc,
1027 struct drm_crtc_state *old_crtc_state)
1028{
Tomasz Figa47a7eb42016-09-14 21:54:57 +09001029 struct drm_atomic_state *old_state = old_crtc_state->state;
Maarten Lankhorste741f2b2017-07-12 10:13:37 +02001030 struct drm_plane_state *old_plane_state, *new_plane_state;
Mark Yao63ebb9f2015-11-30 18:22:42 +08001031 struct vop *vop = to_vop(crtc);
Tomasz Figa47a7eb42016-09-14 21:54:57 +09001032 struct drm_plane *plane;
1033 int i;
Mark Yao63ebb9f2015-11-30 18:22:42 +08001034
1035 if (WARN_ON(!vop->is_enabled))
1036 return;
1037
1038 spin_lock(&vop->reg_lock);
1039
1040 vop_cfg_done(vop);
1041
1042 spin_unlock(&vop->reg_lock);
Tomasz Figa7caecdb2016-09-14 21:54:56 +09001043
1044 /*
1045 * There is a (rather unlikely) possiblity that a vblank interrupt
1046 * fired before we set the cfg_done bit. To avoid spuriously
1047 * signalling flip completion we need to wait for it to finish.
1048 */
1049 vop_wait_for_irq_handler(vop);
Tomasz Figa47a7eb42016-09-14 21:54:57 +09001050
Tomasz Figa41ee4362016-09-14 21:55:00 +09001051 spin_lock_irq(&crtc->dev->event_lock);
1052 if (crtc->state->event) {
1053 WARN_ON(drm_crtc_vblank_get(crtc) != 0);
1054 WARN_ON(vop->event);
1055
1056 vop->event = crtc->state->event;
1057 crtc->state->event = NULL;
1058 }
1059 spin_unlock_irq(&crtc->dev->event_lock);
1060
Maarten Lankhorste741f2b2017-07-12 10:13:37 +02001061 for_each_oldnew_plane_in_state(old_state, plane, old_plane_state,
1062 new_plane_state, i) {
Tomasz Figa47a7eb42016-09-14 21:54:57 +09001063 if (!old_plane_state->fb)
1064 continue;
1065
Maarten Lankhorste741f2b2017-07-12 10:13:37 +02001066 if (old_plane_state->fb == new_plane_state->fb)
Tomasz Figa47a7eb42016-09-14 21:54:57 +09001067 continue;
1068
1069 drm_framebuffer_reference(old_plane_state->fb);
1070 drm_flip_work_queue(&vop->fb_unref_work, old_plane_state->fb);
1071 set_bit(VOP_PENDING_FB_UNREF, &vop->pending);
1072 WARN_ON(drm_crtc_vblank_get(crtc) != 0);
1073 }
Mark Yao63ebb9f2015-11-30 18:22:42 +08001074}
1075
1076static void vop_crtc_atomic_begin(struct drm_crtc *crtc,
1077 struct drm_crtc_state *old_crtc_state)
1078{
Sean Paulb883c9b2016-08-18 12:01:46 -07001079 rockchip_drm_psr_flush(crtc);
Mark Yao2048e322014-08-22 18:36:26 +08001080}
1081
Mark Yao2048e322014-08-22 18:36:26 +08001082static const struct drm_crtc_helper_funcs vop_crtc_helper_funcs = {
Mark Yao2048e322014-08-22 18:36:26 +08001083 .mode_fixup = vop_crtc_mode_fixup,
Mark Yao63ebb9f2015-11-30 18:22:42 +08001084 .atomic_flush = vop_crtc_atomic_flush,
1085 .atomic_begin = vop_crtc_atomic_begin,
Laurent Pinchart0b20a0f2017-06-30 12:36:44 +03001086 .atomic_enable = vop_crtc_atomic_enable,
Laurent Pinchart64581712017-06-30 12:36:45 +03001087 .atomic_disable = vop_crtc_atomic_disable,
Mark Yao2048e322014-08-22 18:36:26 +08001088};
1089
Mark Yao2048e322014-08-22 18:36:26 +08001090static void vop_crtc_destroy(struct drm_crtc *crtc)
1091{
1092 drm_crtc_cleanup(crtc);
1093}
1094
John Keepingdc0b4082016-07-14 16:29:15 +01001095static void vop_crtc_reset(struct drm_crtc *crtc)
1096{
1097 if (crtc->state)
1098 __drm_atomic_helper_crtc_destroy_state(crtc->state);
1099 kfree(crtc->state);
1100
1101 crtc->state = kzalloc(sizeof(struct rockchip_crtc_state), GFP_KERNEL);
1102 if (crtc->state)
1103 crtc->state->crtc = crtc;
1104}
1105
Mark Yao4e257d92016-04-20 10:41:42 +08001106static struct drm_crtc_state *vop_crtc_duplicate_state(struct drm_crtc *crtc)
1107{
1108 struct rockchip_crtc_state *rockchip_state;
1109
1110 rockchip_state = kzalloc(sizeof(*rockchip_state), GFP_KERNEL);
1111 if (!rockchip_state)
1112 return NULL;
1113
1114 __drm_atomic_helper_crtc_duplicate_state(crtc, &rockchip_state->base);
1115 return &rockchip_state->base;
1116}
1117
1118static void vop_crtc_destroy_state(struct drm_crtc *crtc,
1119 struct drm_crtc_state *state)
1120{
1121 struct rockchip_crtc_state *s = to_rockchip_crtc_state(state);
1122
Daniel Vetterec2dc6a2016-05-09 16:34:09 +02001123 __drm_atomic_helper_crtc_destroy_state(&s->base);
Mark Yao4e257d92016-04-20 10:41:42 +08001124 kfree(s);
1125}
1126
Sean Paul6cca3862017-03-06 15:02:26 -05001127#ifdef CONFIG_DRM_ANALOGIX_DP
Tomeu Vizoso3190e582017-03-03 14:39:36 +01001128static struct drm_connector *vop_get_edp_connector(struct vop *vop)
1129{
Tomeu Vizoso3190e582017-03-03 14:39:36 +01001130 struct drm_connector *connector;
Gustavo Padovan2cbeb642017-05-15 10:43:30 -03001131 struct drm_connector_list_iter conn_iter;
Tomeu Vizoso3190e582017-03-03 14:39:36 +01001132
Gustavo Padovan2cbeb642017-05-15 10:43:30 -03001133 drm_connector_list_iter_begin(vop->drm_dev, &conn_iter);
1134 drm_for_each_connector_iter(connector, &conn_iter) {
Tomeu Vizoso3190e582017-03-03 14:39:36 +01001135 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
Gustavo Padovan2cbeb642017-05-15 10:43:30 -03001136 drm_connector_list_iter_end(&conn_iter);
Tomeu Vizoso3190e582017-03-03 14:39:36 +01001137 return connector;
1138 }
Gustavo Padovan2cbeb642017-05-15 10:43:30 -03001139 }
1140 drm_connector_list_iter_end(&conn_iter);
Tomeu Vizoso3190e582017-03-03 14:39:36 +01001141
1142 return NULL;
1143}
1144
1145static int vop_crtc_set_crc_source(struct drm_crtc *crtc,
1146 const char *source_name, size_t *values_cnt)
1147{
1148 struct vop *vop = to_vop(crtc);
1149 struct drm_connector *connector;
1150 int ret;
1151
1152 connector = vop_get_edp_connector(vop);
1153 if (!connector)
1154 return -EINVAL;
1155
1156 *values_cnt = 3;
1157
1158 if (source_name && strcmp(source_name, "auto") == 0)
1159 ret = analogix_dp_start_crc(connector);
1160 else if (!source_name)
1161 ret = analogix_dp_stop_crc(connector);
1162 else
1163 ret = -EINVAL;
1164
1165 return ret;
1166}
Sean Paul6cca3862017-03-06 15:02:26 -05001167#else
1168static int vop_crtc_set_crc_source(struct drm_crtc *crtc,
1169 const char *source_name, size_t *values_cnt)
1170{
1171 return -ENODEV;
1172}
1173#endif
Tomeu Vizoso3190e582017-03-03 14:39:36 +01001174
Mark Yao2048e322014-08-22 18:36:26 +08001175static const struct drm_crtc_funcs vop_crtc_funcs = {
Mark Yao63ebb9f2015-11-30 18:22:42 +08001176 .set_config = drm_atomic_helper_set_config,
1177 .page_flip = drm_atomic_helper_page_flip,
Mark Yao2048e322014-08-22 18:36:26 +08001178 .destroy = vop_crtc_destroy,
John Keepingdc0b4082016-07-14 16:29:15 +01001179 .reset = vop_crtc_reset,
Mark Yao4e257d92016-04-20 10:41:42 +08001180 .atomic_duplicate_state = vop_crtc_duplicate_state,
1181 .atomic_destroy_state = vop_crtc_destroy_state,
Shawn Guoc3605df2017-02-07 17:16:29 +08001182 .enable_vblank = vop_crtc_enable_vblank,
1183 .disable_vblank = vop_crtc_disable_vblank,
Tomeu Vizoso3190e582017-03-03 14:39:36 +01001184 .set_crc_source = vop_crtc_set_crc_source,
Mark Yao2048e322014-08-22 18:36:26 +08001185};
1186
Tomasz Figa47a7eb42016-09-14 21:54:57 +09001187static void vop_fb_unref_worker(struct drm_flip_work *work, void *val)
1188{
1189 struct vop *vop = container_of(work, struct vop, fb_unref_work);
1190 struct drm_framebuffer *fb = val;
1191
1192 drm_crtc_vblank_put(&vop->crtc);
1193 drm_framebuffer_unreference(fb);
1194}
1195
Mark Yao63ebb9f2015-11-30 18:22:42 +08001196static void vop_handle_vblank(struct vop *vop)
1197{
1198 struct drm_device *drm = vop->drm_dev;
1199 struct drm_crtc *crtc = &vop->crtc;
1200 unsigned long flags;
Mark Yao2048e322014-08-22 18:36:26 +08001201
Daniel Vetter893b6ca2016-06-08 14:19:12 +02001202 spin_lock_irqsave(&drm->event_lock, flags);
Mark Yao63ebb9f2015-11-30 18:22:42 +08001203 if (vop->event) {
Mark Yao63ebb9f2015-11-30 18:22:42 +08001204 drm_crtc_send_vblank_event(crtc, vop->event);
Sean Paul5b680402016-08-10 16:24:39 -04001205 drm_crtc_vblank_put(crtc);
Tomasz Figa646ec682016-09-14 21:54:59 +09001206 vop->event = NULL;
Sean Paul5b680402016-08-10 16:24:39 -04001207 }
Daniel Vetter893b6ca2016-06-08 14:19:12 +02001208 spin_unlock_irqrestore(&drm->event_lock, flags);
1209
Tomasz Figa47a7eb42016-09-14 21:54:57 +09001210 if (test_and_clear_bit(VOP_PENDING_FB_UNREF, &vop->pending))
1211 drm_flip_work_commit(&vop->fb_unref_work, system_unbound_wq);
Mark Yao2048e322014-08-22 18:36:26 +08001212}
1213
1214static irqreturn_t vop_isr(int irq, void *data)
1215{
1216 struct vop *vop = data;
Mark Yaob5f7b752015-11-23 15:21:08 +08001217 struct drm_crtc *crtc = &vop->crtc;
Mark Yaodbb3d942015-12-15 08:36:55 +08001218 uint32_t active_irqs;
Mark Yao2048e322014-08-22 18:36:26 +08001219 unsigned long flags;
Mark Yao10672192015-02-04 13:10:31 +08001220 int ret = IRQ_NONE;
Mark Yao2048e322014-08-22 18:36:26 +08001221
1222 /*
Mark Yaodbb3d942015-12-15 08:36:55 +08001223 * interrupt register has interrupt status, enable and clear bits, we
Mark Yao2048e322014-08-22 18:36:26 +08001224 * must hold irq_lock to avoid a race with enable/disable_vblank().
1225 */
1226 spin_lock_irqsave(&vop->irq_lock, flags);
Mark Yaodbb3d942015-12-15 08:36:55 +08001227
1228 active_irqs = VOP_INTR_GET_TYPE(vop, status, INTR_MASK);
Mark Yao2048e322014-08-22 18:36:26 +08001229 /* Clear all active interrupt sources */
1230 if (active_irqs)
Mark Yaodbb3d942015-12-15 08:36:55 +08001231 VOP_INTR_SET_TYPE(vop, clear, active_irqs, 1);
1232
Mark Yao2048e322014-08-22 18:36:26 +08001233 spin_unlock_irqrestore(&vop->irq_lock, flags);
1234
1235 /* This is expected for vop iommu irqs, since the irq is shared */
1236 if (!active_irqs)
1237 return IRQ_NONE;
1238
Mark Yao10672192015-02-04 13:10:31 +08001239 if (active_irqs & DSP_HOLD_VALID_INTR) {
1240 complete(&vop->dsp_hold_completion);
1241 active_irqs &= ~DSP_HOLD_VALID_INTR;
1242 ret = IRQ_HANDLED;
Mark Yao2048e322014-08-22 18:36:26 +08001243 }
1244
Yakir Yang69c34e42016-07-24 14:57:40 +08001245 if (active_irqs & LINE_FLAG_INTR) {
1246 complete(&vop->line_flag_completion);
1247 active_irqs &= ~LINE_FLAG_INTR;
1248 ret = IRQ_HANDLED;
1249 }
1250
Mark Yao10672192015-02-04 13:10:31 +08001251 if (active_irqs & FS_INTR) {
Mark Yaob5f7b752015-11-23 15:21:08 +08001252 drm_crtc_handle_vblank(crtc);
Mark Yao63ebb9f2015-11-30 18:22:42 +08001253 vop_handle_vblank(vop);
Mark Yao10672192015-02-04 13:10:31 +08001254 active_irqs &= ~FS_INTR;
Mark Yao63ebb9f2015-11-30 18:22:42 +08001255 ret = IRQ_HANDLED;
Mark Yao10672192015-02-04 13:10:31 +08001256 }
Mark Yao2048e322014-08-22 18:36:26 +08001257
Mark Yao10672192015-02-04 13:10:31 +08001258 /* Unhandled irqs are spurious. */
1259 if (active_irqs)
Sean Paulee4d7892016-08-12 13:00:54 -04001260 DRM_DEV_ERROR(vop->dev, "Unknown VOP IRQs: %#02x\n",
1261 active_irqs);
Mark Yao10672192015-02-04 13:10:31 +08001262
1263 return ret;
Mark Yao2048e322014-08-22 18:36:26 +08001264}
1265
1266static int vop_create_crtc(struct vop *vop)
1267{
1268 const struct vop_data *vop_data = vop->data;
1269 struct device *dev = vop->dev;
1270 struct drm_device *drm_dev = vop->drm_dev;
Douglas Anderson328b51c2016-03-07 14:00:52 -08001271 struct drm_plane *primary = NULL, *cursor = NULL, *plane, *tmp;
Mark Yao2048e322014-08-22 18:36:26 +08001272 struct drm_crtc *crtc = &vop->crtc;
1273 struct device_node *port;
1274 int ret;
1275 int i;
1276
1277 /*
1278 * Create drm_plane for primary and cursor planes first, since we need
1279 * to pass them to drm_crtc_init_with_planes, which sets the
1280 * "possible_crtcs" to the newly initialized crtc.
1281 */
1282 for (i = 0; i < vop_data->win_size; i++) {
1283 struct vop_win *vop_win = &vop->win[i];
1284 const struct vop_win_data *win_data = vop_win->data;
1285
1286 if (win_data->type != DRM_PLANE_TYPE_PRIMARY &&
1287 win_data->type != DRM_PLANE_TYPE_CURSOR)
1288 continue;
1289
1290 ret = drm_universal_plane_init(vop->drm_dev, &vop_win->base,
1291 0, &vop_plane_funcs,
1292 win_data->phy->data_formats,
1293 win_data->phy->nformats,
Ville Syrjäläb0b3b792015-12-09 16:19:55 +02001294 win_data->type, NULL);
Mark Yao2048e322014-08-22 18:36:26 +08001295 if (ret) {
Sean Paulee4d7892016-08-12 13:00:54 -04001296 DRM_DEV_ERROR(vop->dev, "failed to init plane %d\n",
1297 ret);
Mark Yao2048e322014-08-22 18:36:26 +08001298 goto err_cleanup_planes;
1299 }
1300
1301 plane = &vop_win->base;
Mark Yao63ebb9f2015-11-30 18:22:42 +08001302 drm_plane_helper_add(plane, &plane_helper_funcs);
Mark Yao2048e322014-08-22 18:36:26 +08001303 if (plane->type == DRM_PLANE_TYPE_PRIMARY)
1304 primary = plane;
1305 else if (plane->type == DRM_PLANE_TYPE_CURSOR)
1306 cursor = plane;
1307 }
1308
1309 ret = drm_crtc_init_with_planes(drm_dev, crtc, primary, cursor,
Ville Syrjäläf9882872015-12-09 16:19:31 +02001310 &vop_crtc_funcs, NULL);
Mark Yao2048e322014-08-22 18:36:26 +08001311 if (ret)
Douglas Anderson328b51c2016-03-07 14:00:52 -08001312 goto err_cleanup_planes;
Mark Yao2048e322014-08-22 18:36:26 +08001313
1314 drm_crtc_helper_add(crtc, &vop_crtc_helper_funcs);
1315
1316 /*
1317 * Create drm_planes for overlay windows with possible_crtcs restricted
1318 * to the newly created crtc.
1319 */
1320 for (i = 0; i < vop_data->win_size; i++) {
1321 struct vop_win *vop_win = &vop->win[i];
1322 const struct vop_win_data *win_data = vop_win->data;
1323 unsigned long possible_crtcs = 1 << drm_crtc_index(crtc);
1324
1325 if (win_data->type != DRM_PLANE_TYPE_OVERLAY)
1326 continue;
1327
1328 ret = drm_universal_plane_init(vop->drm_dev, &vop_win->base,
1329 possible_crtcs,
1330 &vop_plane_funcs,
1331 win_data->phy->data_formats,
1332 win_data->phy->nformats,
Ville Syrjäläb0b3b792015-12-09 16:19:55 +02001333 win_data->type, NULL);
Mark Yao2048e322014-08-22 18:36:26 +08001334 if (ret) {
Sean Paulee4d7892016-08-12 13:00:54 -04001335 DRM_DEV_ERROR(vop->dev, "failed to init overlay %d\n",
1336 ret);
Mark Yao2048e322014-08-22 18:36:26 +08001337 goto err_cleanup_crtc;
1338 }
Mark Yao63ebb9f2015-11-30 18:22:42 +08001339 drm_plane_helper_add(&vop_win->base, &plane_helper_funcs);
Mark Yao2048e322014-08-22 18:36:26 +08001340 }
1341
1342 port = of_get_child_by_name(dev->of_node, "port");
1343 if (!port) {
Rob Herring4bf99142017-07-18 16:43:04 -05001344 DRM_DEV_ERROR(vop->dev, "no port node found in %pOF\n",
1345 dev->of_node);
Douglas Anderson328b51c2016-03-07 14:00:52 -08001346 ret = -ENOENT;
Mark Yao2048e322014-08-22 18:36:26 +08001347 goto err_cleanup_crtc;
1348 }
1349
Tomasz Figa47a7eb42016-09-14 21:54:57 +09001350 drm_flip_work_init(&vop->fb_unref_work, "fb_unref",
1351 vop_fb_unref_worker);
1352
Mark Yao10672192015-02-04 13:10:31 +08001353 init_completion(&vop->dsp_hold_completion);
Yakir Yang69c34e42016-07-24 14:57:40 +08001354 init_completion(&vop->line_flag_completion);
Mark Yao2048e322014-08-22 18:36:26 +08001355 crtc->port = port;
Mark Yao2048e322014-08-22 18:36:26 +08001356
1357 return 0;
1358
1359err_cleanup_crtc:
1360 drm_crtc_cleanup(crtc);
1361err_cleanup_planes:
Douglas Anderson328b51c2016-03-07 14:00:52 -08001362 list_for_each_entry_safe(plane, tmp, &drm_dev->mode_config.plane_list,
1363 head)
Mark Yao2048e322014-08-22 18:36:26 +08001364 drm_plane_cleanup(plane);
1365 return ret;
1366}
1367
1368static void vop_destroy_crtc(struct vop *vop)
1369{
1370 struct drm_crtc *crtc = &vop->crtc;
Douglas Anderson328b51c2016-03-07 14:00:52 -08001371 struct drm_device *drm_dev = vop->drm_dev;
1372 struct drm_plane *plane, *tmp;
Mark Yao2048e322014-08-22 18:36:26 +08001373
Mark Yao2048e322014-08-22 18:36:26 +08001374 of_node_put(crtc->port);
Douglas Anderson328b51c2016-03-07 14:00:52 -08001375
1376 /*
1377 * We need to cleanup the planes now. Why?
1378 *
1379 * The planes are "&vop->win[i].base". That means the memory is
1380 * all part of the big "struct vop" chunk of memory. That memory
1381 * was devm allocated and associated with this component. We need to
1382 * free it ourselves before vop_unbind() finishes.
1383 */
1384 list_for_each_entry_safe(plane, tmp, &drm_dev->mode_config.plane_list,
1385 head)
1386 vop_plane_destroy(plane);
1387
1388 /*
1389 * Destroy CRTC after vop_plane_destroy() since vop_disable_plane()
1390 * references the CRTC.
1391 */
Mark Yao2048e322014-08-22 18:36:26 +08001392 drm_crtc_cleanup(crtc);
Tomasz Figa47a7eb42016-09-14 21:54:57 +09001393 drm_flip_work_cleanup(&vop->fb_unref_work);
Mark Yao2048e322014-08-22 18:36:26 +08001394}
1395
1396static int vop_initial(struct vop *vop)
1397{
1398 const struct vop_data *vop_data = vop->data;
Mark Yao2048e322014-08-22 18:36:26 +08001399 struct reset_control *ahb_rst;
1400 int i, ret;
1401
1402 vop->hclk = devm_clk_get(vop->dev, "hclk_vop");
1403 if (IS_ERR(vop->hclk)) {
1404 dev_err(vop->dev, "failed to get hclk source\n");
1405 return PTR_ERR(vop->hclk);
1406 }
1407 vop->aclk = devm_clk_get(vop->dev, "aclk_vop");
1408 if (IS_ERR(vop->aclk)) {
1409 dev_err(vop->dev, "failed to get aclk source\n");
1410 return PTR_ERR(vop->aclk);
1411 }
1412 vop->dclk = devm_clk_get(vop->dev, "dclk_vop");
1413 if (IS_ERR(vop->dclk)) {
1414 dev_err(vop->dev, "failed to get dclk source\n");
1415 return PTR_ERR(vop->dclk);
1416 }
1417
Jeffy Chen5e570372017-04-06 20:31:20 +08001418 ret = pm_runtime_get_sync(vop->dev);
1419 if (ret < 0) {
1420 dev_err(vop->dev, "failed to get pm runtime: %d\n", ret);
1421 return ret;
1422 }
1423
Mark Yao2048e322014-08-22 18:36:26 +08001424 ret = clk_prepare(vop->dclk);
1425 if (ret < 0) {
1426 dev_err(vop->dev, "failed to prepare dclk\n");
Jeffy Chen5e570372017-04-06 20:31:20 +08001427 goto err_put_pm_runtime;
Mark Yao2048e322014-08-22 18:36:26 +08001428 }
1429
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001430 /* Enable both the hclk and aclk to setup the vop */
1431 ret = clk_prepare_enable(vop->hclk);
Mark Yao2048e322014-08-22 18:36:26 +08001432 if (ret < 0) {
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001433 dev_err(vop->dev, "failed to prepare/enable hclk\n");
Mark Yao2048e322014-08-22 18:36:26 +08001434 goto err_unprepare_dclk;
1435 }
1436
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001437 ret = clk_prepare_enable(vop->aclk);
Mark Yao2048e322014-08-22 18:36:26 +08001438 if (ret < 0) {
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001439 dev_err(vop->dev, "failed to prepare/enable aclk\n");
1440 goto err_disable_hclk;
Mark Yao2048e322014-08-22 18:36:26 +08001441 }
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001442
Mark Yao2048e322014-08-22 18:36:26 +08001443 /*
1444 * do hclk_reset, reset all vop registers.
1445 */
1446 ahb_rst = devm_reset_control_get(vop->dev, "ahb");
1447 if (IS_ERR(ahb_rst)) {
1448 dev_err(vop->dev, "failed to get ahb reset\n");
1449 ret = PTR_ERR(ahb_rst);
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001450 goto err_disable_aclk;
Mark Yao2048e322014-08-22 18:36:26 +08001451 }
1452 reset_control_assert(ahb_rst);
1453 usleep_range(10, 20);
1454 reset_control_deassert(ahb_rst);
1455
1456 memcpy(vop->regsbak, vop->regs, vop->len);
1457
Mark yao60b7ae72017-07-26 14:19:05 +08001458 VOP_CTRL_SET(vop, global_regdone_en, 1);
1459 VOP_CTRL_SET(vop, dsp_blank, 0);
Mark Yao2048e322014-08-22 18:36:26 +08001460
1461 for (i = 0; i < vop_data->win_size; i++) {
1462 const struct vop_win_data *win = &vop_data->win[i];
1463
1464 VOP_WIN_SET(vop, win, enable, 0);
Mark yao60b7ae72017-07-26 14:19:05 +08001465 VOP_WIN_SET(vop, win, gate, 1);
Mark Yao2048e322014-08-22 18:36:26 +08001466 }
1467
1468 vop_cfg_done(vop);
1469
1470 /*
1471 * do dclk_reset, let all config take affect.
1472 */
1473 vop->dclk_rst = devm_reset_control_get(vop->dev, "dclk");
1474 if (IS_ERR(vop->dclk_rst)) {
1475 dev_err(vop->dev, "failed to get dclk reset\n");
1476 ret = PTR_ERR(vop->dclk_rst);
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001477 goto err_disable_aclk;
Mark Yao2048e322014-08-22 18:36:26 +08001478 }
1479 reset_control_assert(vop->dclk_rst);
1480 usleep_range(10, 20);
1481 reset_control_deassert(vop->dclk_rst);
1482
1483 clk_disable(vop->hclk);
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001484 clk_disable(vop->aclk);
Mark Yao2048e322014-08-22 18:36:26 +08001485
Mark Yao31e980c2015-01-22 14:37:56 +08001486 vop->is_enabled = false;
Mark Yao2048e322014-08-22 18:36:26 +08001487
Jeffy Chen5e570372017-04-06 20:31:20 +08001488 pm_runtime_put_sync(vop->dev);
1489
Mark Yao2048e322014-08-22 18:36:26 +08001490 return 0;
1491
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001492err_disable_aclk:
1493 clk_disable_unprepare(vop->aclk);
Mark Yao2048e322014-08-22 18:36:26 +08001494err_disable_hclk:
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001495 clk_disable_unprepare(vop->hclk);
Mark Yao2048e322014-08-22 18:36:26 +08001496err_unprepare_dclk:
1497 clk_unprepare(vop->dclk);
Jeffy Chen5e570372017-04-06 20:31:20 +08001498err_put_pm_runtime:
1499 pm_runtime_put_sync(vop->dev);
Mark Yao2048e322014-08-22 18:36:26 +08001500 return ret;
1501}
1502
1503/*
1504 * Initialize the vop->win array elements.
1505 */
1506static void vop_win_init(struct vop *vop)
1507{
1508 const struct vop_data *vop_data = vop->data;
1509 unsigned int i;
1510
1511 for (i = 0; i < vop_data->win_size; i++) {
1512 struct vop_win *vop_win = &vop->win[i];
1513 const struct vop_win_data *win_data = &vop_data->win[i];
1514
1515 vop_win->data = win_data;
1516 vop_win->vop = vop;
Mark Yao2048e322014-08-22 18:36:26 +08001517 }
1518}
1519
Yakir Yang69c34e42016-07-24 14:57:40 +08001520/**
Jeffy Chen459b0862017-04-27 14:54:17 +08001521 * rockchip_drm_wait_vact_end
Yakir Yang69c34e42016-07-24 14:57:40 +08001522 * @crtc: CRTC to enable line flag
Yakir Yang69c34e42016-07-24 14:57:40 +08001523 * @mstimeout: millisecond for timeout
1524 *
Jeffy Chen459b0862017-04-27 14:54:17 +08001525 * Wait for vact_end line flag irq or timeout.
Yakir Yang69c34e42016-07-24 14:57:40 +08001526 *
1527 * Returns:
1528 * Zero on success, negative errno on failure.
1529 */
Jeffy Chen459b0862017-04-27 14:54:17 +08001530int rockchip_drm_wait_vact_end(struct drm_crtc *crtc, unsigned int mstimeout)
Yakir Yang69c34e42016-07-24 14:57:40 +08001531{
1532 struct vop *vop = to_vop(crtc);
1533 unsigned long jiffies_left;
1534
1535 if (!crtc || !vop->is_enabled)
1536 return -ENODEV;
1537
Jeffy Chen459b0862017-04-27 14:54:17 +08001538 if (mstimeout <= 0)
Yakir Yang69c34e42016-07-24 14:57:40 +08001539 return -EINVAL;
1540
1541 if (vop_line_flag_irq_is_enabled(vop))
1542 return -EBUSY;
1543
1544 reinit_completion(&vop->line_flag_completion);
Jeffy Chen459b0862017-04-27 14:54:17 +08001545 vop_line_flag_irq_enable(vop);
Yakir Yang69c34e42016-07-24 14:57:40 +08001546
1547 jiffies_left = wait_for_completion_timeout(&vop->line_flag_completion,
1548 msecs_to_jiffies(mstimeout));
1549 vop_line_flag_irq_disable(vop);
1550
1551 if (jiffies_left == 0) {
1552 dev_err(vop->dev, "Timeout waiting for IRQ\n");
1553 return -ETIMEDOUT;
1554 }
1555
1556 return 0;
1557}
Jeffy Chen459b0862017-04-27 14:54:17 +08001558EXPORT_SYMBOL(rockchip_drm_wait_vact_end);
Yakir Yang69c34e42016-07-24 14:57:40 +08001559
Mark Yao2048e322014-08-22 18:36:26 +08001560static int vop_bind(struct device *dev, struct device *master, void *data)
1561{
1562 struct platform_device *pdev = to_platform_device(dev);
Mark Yao2048e322014-08-22 18:36:26 +08001563 const struct vop_data *vop_data;
1564 struct drm_device *drm_dev = data;
1565 struct vop *vop;
1566 struct resource *res;
1567 size_t alloc_size;
Heiko Stuebner3ea68922015-04-20 01:00:53 +02001568 int ret, irq;
Mark Yao2048e322014-08-22 18:36:26 +08001569
Mark Yaoa67719d2015-12-15 08:58:26 +08001570 vop_data = of_device_get_match_data(dev);
Mark Yao2048e322014-08-22 18:36:26 +08001571 if (!vop_data)
1572 return -ENODEV;
1573
1574 /* Allocate vop struct and its vop_win array */
1575 alloc_size = sizeof(*vop) + sizeof(*vop->win) * vop_data->win_size;
1576 vop = devm_kzalloc(dev, alloc_size, GFP_KERNEL);
1577 if (!vop)
1578 return -ENOMEM;
1579
1580 vop->dev = dev;
1581 vop->data = vop_data;
1582 vop->drm_dev = drm_dev;
1583 dev_set_drvdata(dev, vop);
1584
1585 vop_win_init(vop);
1586
1587 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1588 vop->len = resource_size(res);
1589 vop->regs = devm_ioremap_resource(dev, res);
1590 if (IS_ERR(vop->regs))
1591 return PTR_ERR(vop->regs);
1592
1593 vop->regsbak = devm_kzalloc(dev, vop->len, GFP_KERNEL);
1594 if (!vop->regsbak)
1595 return -ENOMEM;
1596
Heiko Stuebner3ea68922015-04-20 01:00:53 +02001597 irq = platform_get_irq(pdev, 0);
1598 if (irq < 0) {
Mark Yao2048e322014-08-22 18:36:26 +08001599 dev_err(dev, "cannot find irq for vop\n");
Heiko Stuebner3ea68922015-04-20 01:00:53 +02001600 return irq;
Mark Yao2048e322014-08-22 18:36:26 +08001601 }
Heiko Stuebner3ea68922015-04-20 01:00:53 +02001602 vop->irq = (unsigned int)irq;
Mark Yao2048e322014-08-22 18:36:26 +08001603
1604 spin_lock_init(&vop->reg_lock);
1605 spin_lock_init(&vop->irq_lock);
1606
1607 mutex_init(&vop->vsync_mutex);
1608
Mark Yao63ebb9f2015-11-30 18:22:42 +08001609 ret = devm_request_irq(dev, vop->irq, vop_isr,
1610 IRQF_SHARED, dev_name(dev), vop);
Mark Yao2048e322014-08-22 18:36:26 +08001611 if (ret)
1612 return ret;
1613
1614 /* IRQ is initially disabled; it gets enabled in power_on */
1615 disable_irq(vop->irq);
1616
1617 ret = vop_create_crtc(vop);
1618 if (ret)
Sean Paul8c763c92016-09-16 14:22:03 -04001619 goto err_enable_irq;
Mark Yao2048e322014-08-22 18:36:26 +08001620
1621 pm_runtime_enable(&pdev->dev);
Yakir Yang5182c1a2016-07-24 14:57:44 +08001622
Jeffy Chen5e570372017-04-06 20:31:20 +08001623 ret = vop_initial(vop);
1624 if (ret < 0) {
1625 dev_err(&pdev->dev, "cannot initial vop dev - err %d\n", ret);
1626 goto err_disable_pm_runtime;
1627 }
1628
Mark Yao2048e322014-08-22 18:36:26 +08001629 return 0;
Sean Paul8c763c92016-09-16 14:22:03 -04001630
Jeffy Chen5e570372017-04-06 20:31:20 +08001631err_disable_pm_runtime:
1632 pm_runtime_disable(&pdev->dev);
1633 vop_destroy_crtc(vop);
Sean Paul8c763c92016-09-16 14:22:03 -04001634err_enable_irq:
1635 enable_irq(vop->irq); /* To balance out the disable_irq above */
1636 return ret;
Mark Yao2048e322014-08-22 18:36:26 +08001637}
1638
1639static void vop_unbind(struct device *dev, struct device *master, void *data)
1640{
1641 struct vop *vop = dev_get_drvdata(dev);
1642
1643 pm_runtime_disable(dev);
1644 vop_destroy_crtc(vop);
Jeffy Chenec6e7762017-04-06 20:31:21 +08001645
1646 clk_unprepare(vop->aclk);
1647 clk_unprepare(vop->hclk);
1648 clk_unprepare(vop->dclk);
Mark Yao2048e322014-08-22 18:36:26 +08001649}
1650
Mark Yaoa67719d2015-12-15 08:58:26 +08001651const struct component_ops vop_component_ops = {
Mark Yao2048e322014-08-22 18:36:26 +08001652 .bind = vop_bind,
1653 .unbind = vop_unbind,
1654};
Stephen Rothwell54255e82015-12-31 13:40:11 +11001655EXPORT_SYMBOL_GPL(vop_component_ops);