blob: 7bfc74c1aeb866f09cc0af233f195ed9cc7ac64c [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010046#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010047#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030050#include "i915_trace.h"
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +000051#include "i915_pmu.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010052#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070053#include "intel_drv.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080054#include "intel_uc.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Kristian Høgsberg112b7152009-01-04 16:55:33 -050056static struct drm_driver driver;
57
Michal Wajdeczkofae919f2018-02-01 17:32:48 +000058#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Chris Wilson0673ad42016-06-24 14:00:22 +010059static unsigned int i915_load_fail_count;
60
61bool __i915_inject_load_failure(const char *func, int line)
62{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000063 if (i915_load_fail_count >= i915_modparams.inject_load_failure)
Chris Wilson0673ad42016-06-24 14:00:22 +010064 return false;
65
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000066 if (++i915_load_fail_count == i915_modparams.inject_load_failure) {
Chris Wilson0673ad42016-06-24 14:00:22 +010067 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000068 i915_modparams.inject_load_failure, func, line);
Chris Wilson0673ad42016-06-24 14:00:22 +010069 return true;
70 }
71
72 return false;
73}
Michal Wajdeczkofae919f2018-02-01 17:32:48 +000074#endif
Chris Wilson0673ad42016-06-24 14:00:22 +010075
76#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
77#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
78 "providing the dmesg log by booting with drm.debug=0xf"
79
80void
81__i915_printk(struct drm_i915_private *dev_priv, const char *level,
82 const char *fmt, ...)
83{
84 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030085 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010086 bool is_error = level[1] <= KERN_ERR[1];
87 bool is_debug = level[1] == KERN_DEBUG[1];
88 struct va_format vaf;
89 va_list args;
90
91 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
92 return;
93
94 va_start(args, fmt);
95
96 vaf.fmt = fmt;
97 vaf.va = &args;
98
David Weinehallc49d13e2016-08-22 13:32:42 +030099 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
Chris Wilson0673ad42016-06-24 14:00:22 +0100100 __builtin_return_address(0), &vaf);
101
102 if (is_error && !shown_bug_once) {
David Weinehallc49d13e2016-08-22 13:32:42 +0300103 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100104 shown_bug_once = true;
105 }
106
107 va_end(args);
108}
109
110static bool i915_error_injected(struct drm_i915_private *dev_priv)
111{
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000112#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000113 return i915_modparams.inject_load_failure &&
114 i915_load_fail_count == i915_modparams.inject_load_failure;
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000115#else
116 return false;
117#endif
Chris Wilson0673ad42016-06-24 14:00:22 +0100118}
119
120#define i915_load_error(dev_priv, fmt, ...) \
121 __i915_printk(dev_priv, \
122 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
123 fmt, ##__VA_ARGS__)
124
125
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100126static enum intel_pch intel_virt_detect_pch(struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100127{
128 enum intel_pch ret = PCH_NOP;
129
130 /*
131 * In a virtualized passthrough environment we can be in a
132 * setup where the ISA bridge is not able to be passed through.
133 * In this case, a south bridge can be emulated and we have to
134 * make an educated guess as to which PCH is really there.
135 */
136
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100137 if (IS_GEN5(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100138 ret = PCH_IBX;
139 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100140 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100141 ret = PCH_CPT;
Ville Syrjäläaa032132017-06-20 16:03:07 +0300142 DRM_DEBUG_KMS("Assuming CougarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100143 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100144 ret = PCH_LPT;
Xiong Zhang817aef52017-06-15 11:11:45 +0800145 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
146 dev_priv->pch_id = INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
147 else
148 dev_priv->pch_id = INTEL_PCH_LPT_DEVICE_ID_TYPE;
Robert Beckett30c964a2015-08-28 13:10:22 +0100149 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100150 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100151 ret = PCH_SPT;
152 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
Rodrigo Vivi80937812017-06-08 08:49:59 -0700153 } else if (IS_COFFEELAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Rodrigo Viviacf1dba2017-06-06 13:30:31 -0700154 ret = PCH_CNP;
Rodrigo Vivi80937812017-06-08 08:49:59 -0700155 DRM_DEBUG_KMS("Assuming CannonPoint PCH\n");
Robert Beckett30c964a2015-08-28 13:10:22 +0100156 }
157
158 return ret;
159}
160
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000161static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800162{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200163 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800164
Ben Widawskyce1bb322013-04-05 13:12:44 -0700165 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
166 * (which really amounts to a PCH but no South Display).
167 */
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000168 if (INTEL_INFO(dev_priv)->num_pipes == 0) {
Ben Widawskyce1bb322013-04-05 13:12:44 -0700169 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700170 return;
171 }
172
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800173 /*
174 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
175 * make graphics device passthrough work easy for VMM, that only
176 * need to expose ISA bridge to let driver know the real hardware
177 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800178 *
179 * In some virtualized environments (e.g. XEN), there is irrelevant
180 * ISA bridge in the system. To work reliably, we should scan trhough
181 * all the ISA bridge devices and check for the first match, instead
182 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800183 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200184 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200185 unsigned short id;
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300186
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200187 if (pch->vendor != PCI_VENDOR_ID_INTEL)
188 continue;
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700189
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200190 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200191
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200192 dev_priv->pch_id = id;
193
194 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
195 dev_priv->pch_type = PCH_IBX;
196 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
197 WARN_ON(!IS_GEN5(dev_priv));
198 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
199 dev_priv->pch_type = PCH_CPT;
200 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
201 WARN_ON(!IS_GEN6(dev_priv) &&
202 !IS_IVYBRIDGE(dev_priv));
203 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
204 /* PantherPoint is CPT compatible */
205 dev_priv->pch_type = PCH_CPT;
206 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
207 WARN_ON(!IS_GEN6(dev_priv) &&
208 !IS_IVYBRIDGE(dev_priv));
209 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
210 dev_priv->pch_type = PCH_LPT;
211 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
212 WARN_ON(!IS_HASWELL(dev_priv) &&
213 !IS_BROADWELL(dev_priv));
214 WARN_ON(IS_HSW_ULT(dev_priv) ||
215 IS_BDW_ULT(dev_priv));
216 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
217 dev_priv->pch_type = PCH_LPT;
218 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
219 WARN_ON(!IS_HASWELL(dev_priv) &&
220 !IS_BROADWELL(dev_priv));
221 WARN_ON(!IS_HSW_ULT(dev_priv) &&
222 !IS_BDW_ULT(dev_priv));
223 } else if (id == INTEL_PCH_WPT_DEVICE_ID_TYPE) {
224 /* WildcatPoint is LPT compatible */
225 dev_priv->pch_type = PCH_LPT;
226 DRM_DEBUG_KMS("Found WildcatPoint PCH\n");
227 WARN_ON(!IS_HASWELL(dev_priv) &&
228 !IS_BROADWELL(dev_priv));
229 WARN_ON(IS_HSW_ULT(dev_priv) ||
230 IS_BDW_ULT(dev_priv));
231 } else if (id == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE) {
232 /* WildcatPoint is LPT compatible */
233 dev_priv->pch_type = PCH_LPT;
234 DRM_DEBUG_KMS("Found WildcatPoint LP PCH\n");
235 WARN_ON(!IS_HASWELL(dev_priv) &&
236 !IS_BROADWELL(dev_priv));
237 WARN_ON(!IS_HSW_ULT(dev_priv) &&
238 !IS_BDW_ULT(dev_priv));
239 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
240 dev_priv->pch_type = PCH_SPT;
241 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
242 WARN_ON(!IS_SKYLAKE(dev_priv) &&
243 !IS_KABYLAKE(dev_priv));
244 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
245 dev_priv->pch_type = PCH_SPT;
246 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
247 WARN_ON(!IS_SKYLAKE(dev_priv) &&
248 !IS_KABYLAKE(dev_priv));
249 } else if (id == INTEL_PCH_KBP_DEVICE_ID_TYPE) {
250 dev_priv->pch_type = PCH_KBP;
251 DRM_DEBUG_KMS("Found Kaby Lake PCH (KBP)\n");
252 WARN_ON(!IS_SKYLAKE(dev_priv) &&
253 !IS_KABYLAKE(dev_priv) &&
254 !IS_COFFEELAKE(dev_priv));
255 } else if (id == INTEL_PCH_CNP_DEVICE_ID_TYPE) {
256 dev_priv->pch_type = PCH_CNP;
257 DRM_DEBUG_KMS("Found Cannon Lake PCH (CNP)\n");
258 WARN_ON(!IS_CANNONLAKE(dev_priv) &&
259 !IS_COFFEELAKE(dev_priv));
260 } else if (id == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE) {
261 dev_priv->pch_type = PCH_CNP;
262 DRM_DEBUG_KMS("Found Cannon Lake LP PCH (CNP-LP)\n");
263 WARN_ON(!IS_CANNONLAKE(dev_priv) &&
264 !IS_COFFEELAKE(dev_priv));
265 } else if (id == INTEL_PCH_ICP_DEVICE_ID_TYPE) {
266 dev_priv->pch_type = PCH_ICP;
267 DRM_DEBUG_KMS("Found Ice Lake PCH\n");
268 WARN_ON(!IS_ICELAKE(dev_priv));
269 } else if (id == INTEL_PCH_P2X_DEVICE_ID_TYPE ||
270 id == INTEL_PCH_P3X_DEVICE_ID_TYPE ||
271 (id == INTEL_PCH_QEMU_DEVICE_ID_TYPE &&
272 pch->subsystem_vendor ==
273 PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
274 pch->subsystem_device ==
275 PCI_SUBDEVICE_ID_QEMU)) {
276 dev_priv->pch_type = intel_virt_detect_pch(dev_priv);
277 } else {
278 continue;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800279 }
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200280
281 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800282 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800283 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200284 DRM_DEBUG_KMS("No PCH found.\n");
285
286 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800287}
288
Ville Syrjälä6a20fe72018-02-07 18:48:41 +0200289static int i915_getparam_ioctl(struct drm_device *dev, void *data,
290 struct drm_file *file_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100291{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100292 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300293 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100294 drm_i915_getparam_t *param = data;
295 int value;
296
297 switch (param->param) {
298 case I915_PARAM_IRQ_ACTIVE:
299 case I915_PARAM_ALLOW_BATCHBUFFER:
300 case I915_PARAM_LAST_DISPATCH:
Kenneth Graunkeef0f4112017-02-15 01:34:46 -0800301 case I915_PARAM_HAS_EXEC_CONSTANTS:
Chris Wilson0673ad42016-06-24 14:00:22 +0100302 /* Reject all old ums/dri params. */
303 return -ENODEV;
304 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300305 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100306 break;
307 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300308 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100309 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100310 case I915_PARAM_NUM_FENCES_AVAIL:
311 value = dev_priv->num_fence_regs;
312 break;
313 case I915_PARAM_HAS_OVERLAY:
314 value = dev_priv->overlay ? 1 : 0;
315 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100316 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530317 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100318 break;
319 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530320 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100321 break;
322 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530323 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100324 break;
325 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530326 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100327 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100328 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300329 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100330 break;
331 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300332 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100333 break;
334 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300335 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100336 break;
337 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson93c6e962017-11-20 20:55:04 +0000338 value = HAS_LEGACY_SEMAPHORES(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100339 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100340 case I915_PARAM_HAS_SECURE_BATCHES:
341 value = capable(CAP_SYS_ADMIN);
342 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100343 case I915_PARAM_CMD_PARSER_VERSION:
344 value = i915_cmd_parser_get_version(dev_priv);
345 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100346 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300347 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100348 if (!value)
349 return -ENODEV;
350 break;
351 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300352 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100353 if (!value)
354 return -ENODEV;
355 break;
356 case I915_PARAM_HAS_GPU_RESET:
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000357 value = i915_modparams.enable_hangcheck &&
358 intel_has_gpu_reset(dev_priv);
Michel Thierry142bc7d2017-06-20 10:57:46 +0100359 if (value && intel_has_reset_engine(dev_priv))
360 value = 2;
Chris Wilson0673ad42016-06-24 14:00:22 +0100361 break;
362 case I915_PARAM_HAS_RESOURCE_STREAMER:
David Weinehall16162472016-09-02 13:46:17 +0300363 value = HAS_RESOURCE_STREAMER(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100364 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100365 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300366 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100367 break;
368 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300369 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100370 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800371 case I915_PARAM_HUC_STATUS:
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +0530372 intel_runtime_pm_get(dev_priv);
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800373 value = I915_READ(HUC_STATUS2) & HUC_FW_VERIFIED;
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +0530374 intel_runtime_pm_put(dev_priv);
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800375 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100376 case I915_PARAM_MMAP_GTT_VERSION:
377 /* Though we've started our numbering from 1, and so class all
378 * earlier versions as 0, in effect their value is undefined as
379 * the ioctl will report EINVAL for the unknown param!
380 */
381 value = i915_gem_mmap_gtt_version();
382 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000383 case I915_PARAM_HAS_SCHEDULER:
Chris Wilson3fed1802018-02-07 21:05:43 +0000384 value = dev_priv->caps.scheduler;
Chris Wilson0de91362016-11-14 20:41:01 +0000385 break;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100386
David Weinehall16162472016-09-02 13:46:17 +0300387 case I915_PARAM_MMAP_VERSION:
388 /* Remember to bump this if the version changes! */
389 case I915_PARAM_HAS_GEM:
390 case I915_PARAM_HAS_PAGEFLIPPING:
391 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
392 case I915_PARAM_HAS_RELAXED_FENCING:
393 case I915_PARAM_HAS_COHERENT_RINGS:
394 case I915_PARAM_HAS_RELAXED_DELTA:
395 case I915_PARAM_HAS_GEN7_SOL_RESET:
396 case I915_PARAM_HAS_WAIT_TIMEOUT:
397 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
398 case I915_PARAM_HAS_PINNED_BATCHES:
399 case I915_PARAM_HAS_EXEC_NO_RELOC:
400 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
401 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
402 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000403 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000404 case I915_PARAM_HAS_EXEC_FENCE:
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100405 case I915_PARAM_HAS_EXEC_CAPTURE:
Chris Wilson1a71cf22017-06-16 15:05:23 +0100406 case I915_PARAM_HAS_EXEC_BATCH_FIRST:
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +0100407 case I915_PARAM_HAS_EXEC_FENCE_ARRAY:
David Weinehall16162472016-09-02 13:46:17 +0300408 /* For the time being all of these are always true;
409 * if some supported hardware does not have one of these
410 * features this value needs to be provided from
411 * INTEL_INFO(), a feature macro, or similar.
412 */
413 value = 1;
414 break;
Chris Wilsond2b4b972017-11-10 14:26:33 +0000415 case I915_PARAM_HAS_CONTEXT_ISOLATION:
416 value = intel_engines_has_context_isolation(dev_priv);
417 break;
Robert Bragg7fed5552017-06-13 12:22:59 +0100418 case I915_PARAM_SLICE_MASK:
419 value = INTEL_INFO(dev_priv)->sseu.slice_mask;
420 if (!value)
421 return -ENODEV;
422 break;
Robert Braggf5320232017-06-13 12:23:00 +0100423 case I915_PARAM_SUBSLICE_MASK:
424 value = INTEL_INFO(dev_priv)->sseu.subslice_mask;
425 if (!value)
426 return -ENODEV;
427 break;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000428 case I915_PARAM_CS_TIMESTAMP_FREQUENCY:
Lionel Landwerlinf577a032017-11-13 23:34:53 +0000429 value = 1000 * INTEL_INFO(dev_priv)->cs_timestamp_frequency_khz;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000430 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100431 default:
432 DRM_DEBUG("Unknown parameter %d\n", param->param);
433 return -EINVAL;
434 }
435
Chris Wilsondda33002016-06-24 14:00:23 +0100436 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100437 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100438
439 return 0;
440}
441
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000442static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100443{
Chris Wilson0673ad42016-06-24 14:00:22 +0100444 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
445 if (!dev_priv->bridge_dev) {
446 DRM_ERROR("bridge device not found\n");
447 return -1;
448 }
449 return 0;
450}
451
452/* Allocate space for the MCH regs if needed, return nonzero on error */
453static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000454intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100455{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000456 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100457 u32 temp_lo, temp_hi = 0;
458 u64 mchbar_addr;
459 int ret;
460
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000461 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100462 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
463 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
464 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
465
466 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
467#ifdef CONFIG_PNP
468 if (mchbar_addr &&
469 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
470 return 0;
471#endif
472
473 /* Get some space for it */
474 dev_priv->mch_res.name = "i915 MCHBAR";
475 dev_priv->mch_res.flags = IORESOURCE_MEM;
476 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
477 &dev_priv->mch_res,
478 MCHBAR_SIZE, MCHBAR_SIZE,
479 PCIBIOS_MIN_MEM,
480 0, pcibios_align_resource,
481 dev_priv->bridge_dev);
482 if (ret) {
483 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
484 dev_priv->mch_res.start = 0;
485 return ret;
486 }
487
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000488 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100489 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
490 upper_32_bits(dev_priv->mch_res.start));
491
492 pci_write_config_dword(dev_priv->bridge_dev, reg,
493 lower_32_bits(dev_priv->mch_res.start));
494 return 0;
495}
496
497/* Setup MCHBAR if possible, return true if we should disable it again */
498static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000499intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100500{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000501 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100502 u32 temp;
503 bool enabled;
504
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100505 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100506 return;
507
508 dev_priv->mchbar_need_disable = false;
509
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100510 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100511 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
512 enabled = !!(temp & DEVEN_MCHBAR_EN);
513 } else {
514 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
515 enabled = temp & 1;
516 }
517
518 /* If it's already enabled, don't have to do anything */
519 if (enabled)
520 return;
521
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000522 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100523 return;
524
525 dev_priv->mchbar_need_disable = true;
526
527 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100528 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100529 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
530 temp | DEVEN_MCHBAR_EN);
531 } else {
532 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
533 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
534 }
535}
536
537static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000538intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100539{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000540 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100541
542 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100543 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100544 u32 deven_val;
545
546 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
547 &deven_val);
548 deven_val &= ~DEVEN_MCHBAR_EN;
549 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
550 deven_val);
551 } else {
552 u32 mchbar_val;
553
554 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
555 &mchbar_val);
556 mchbar_val &= ~1;
557 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
558 mchbar_val);
559 }
560 }
561
562 if (dev_priv->mch_res.start)
563 release_resource(&dev_priv->mch_res);
564}
565
566/* true = enable decode, false = disable decoder */
567static unsigned int i915_vga_set_decode(void *cookie, bool state)
568{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000569 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100570
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000571 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100572 if (state)
573 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
574 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
575 else
576 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
577}
578
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000579static int i915_resume_switcheroo(struct drm_device *dev);
580static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
581
Chris Wilson0673ad42016-06-24 14:00:22 +0100582static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
583{
584 struct drm_device *dev = pci_get_drvdata(pdev);
585 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
586
587 if (state == VGA_SWITCHEROO_ON) {
588 pr_info("switched on\n");
589 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
590 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300591 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100592 i915_resume_switcheroo(dev);
593 dev->switch_power_state = DRM_SWITCH_POWER_ON;
594 } else {
595 pr_info("switched off\n");
596 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
597 i915_suspend_switcheroo(dev, pmm);
598 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
599 }
600}
601
602static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
603{
604 struct drm_device *dev = pci_get_drvdata(pdev);
605
606 /*
607 * FIXME: open_count is protected by drm_global_mutex but that would lead to
608 * locking inversion with the driver load path. And the access here is
609 * completely racy anyway. So don't bother with locking for now.
610 */
611 return dev->open_count == 0;
612}
613
614static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
615 .set_gpu_state = i915_switcheroo_set_state,
616 .reprobe = NULL,
617 .can_switch = i915_switcheroo_can_switch,
618};
619
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100620static void i915_gem_fini(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100621{
Chris Wilson3b19f162017-07-18 14:41:24 +0100622 /* Flush any outstanding unpin_work. */
623 i915_gem_drain_workqueue(dev_priv);
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100624
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100625 mutex_lock(&dev_priv->drm.struct_mutex);
Oscar Mateob8991402017-03-28 09:53:47 -0700626 intel_uc_fini_hw(dev_priv);
Michał Winiarski61b5c152017-12-13 23:13:48 +0100627 intel_uc_fini(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000628 i915_gem_cleanup_engines(dev_priv);
Chris Wilson829a0af2017-06-20 12:05:45 +0100629 i915_gem_contexts_fini(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100630 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100631
Sagar Arun Kamble70deead2018-01-24 21:16:58 +0530632 intel_uc_fini_misc(dev_priv);
Chris Wilson7c781422017-10-11 15:18:57 +0100633 i915_gem_cleanup_userptr(dev_priv);
634
Chris Wilsonbdeb9782016-12-23 14:57:56 +0000635 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100636
Chris Wilson829a0af2017-06-20 12:05:45 +0100637 WARN_ON(!list_empty(&dev_priv->contexts.list));
Chris Wilson0673ad42016-06-24 14:00:22 +0100638}
639
640static int i915_load_modeset_init(struct drm_device *dev)
641{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100642 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300643 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100644 int ret;
645
646 if (i915_inject_load_failure())
647 return -ENODEV;
648
Jani Nikula66578852017-03-10 15:27:57 +0200649 intel_bios_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100650
651 /* If we have > 1 VGA cards, then we need to arbitrate access
652 * to the common VGA resources.
653 *
654 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
655 * then we do not take part in VGA arbitration and the
656 * vga_client_register() fails with -ENODEV.
657 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000658 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100659 if (ret && ret != -ENODEV)
660 goto out;
661
662 intel_register_dsm_handler();
663
David Weinehall52a05c32016-08-22 13:32:44 +0300664 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100665 if (ret)
666 goto cleanup_vga_client;
667
668 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
669 intel_update_rawclk(dev_priv);
670
671 intel_power_domains_init_hw(dev_priv, false);
672
673 intel_csr_ucode_init(dev_priv);
674
675 ret = intel_irq_install(dev_priv);
676 if (ret)
677 goto cleanup_csr;
678
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000679 intel_setup_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100680
681 /* Important: The output setup functions called by modeset_init need
682 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300683 ret = intel_modeset_init(dev);
684 if (ret)
685 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100686
Arkadiusz Hiler29ad6a32017-03-14 15:28:09 +0100687 intel_uc_init_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100688
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000689 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100690 if (ret)
Oscar Mateo3950bf32017-03-22 10:39:46 -0700691 goto cleanup_uc;
Chris Wilson0673ad42016-06-24 14:00:22 +0100692
Chris Wilsond378a3e2017-11-10 14:26:31 +0000693 intel_setup_overlay(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100694
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000695 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson0673ad42016-06-24 14:00:22 +0100696 return 0;
697
698 ret = intel_fbdev_init(dev);
699 if (ret)
700 goto cleanup_gem;
701
702 /* Only enable hotplug handling once the fbdev is fully set up. */
703 intel_hpd_init(dev_priv);
704
Chris Wilson0673ad42016-06-24 14:00:22 +0100705 return 0;
706
707cleanup_gem:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000708 if (i915_gem_suspend(dev_priv))
Imre Deak1c777c52016-10-12 17:46:37 +0300709 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100710 i915_gem_fini(dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -0700711cleanup_uc:
712 intel_uc_fini_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100713cleanup_irq:
Chris Wilson0673ad42016-06-24 14:00:22 +0100714 drm_irq_uninstall(dev);
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000715 intel_teardown_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100716cleanup_csr:
717 intel_csr_ucode_fini(dev_priv);
718 intel_power_domains_fini(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300719 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100720cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300721 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100722out:
723 return ret;
724}
725
Chris Wilson0673ad42016-06-24 14:00:22 +0100726static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
727{
728 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100729 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100730 struct i915_ggtt *ggtt = &dev_priv->ggtt;
731 bool primary;
732 int ret;
733
734 ap = alloc_apertures(1);
735 if (!ap)
736 return -ENOMEM;
737
Matthew Auld73ebd502017-12-11 15:18:20 +0000738 ap->ranges[0].base = ggtt->gmadr.start;
Chris Wilson0673ad42016-06-24 14:00:22 +0100739 ap->ranges[0].size = ggtt->mappable_end;
740
741 primary =
742 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
743
Daniel Vetter44adece2016-08-10 18:52:34 +0200744 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100745
746 kfree(ap);
747
748 return ret;
749}
Chris Wilson0673ad42016-06-24 14:00:22 +0100750
751#if !defined(CONFIG_VGA_CONSOLE)
752static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
753{
754 return 0;
755}
756#elif !defined(CONFIG_DUMMY_CONSOLE)
757static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
758{
759 return -ENODEV;
760}
761#else
762static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
763{
764 int ret = 0;
765
766 DRM_INFO("Replacing VGA console driver\n");
767
768 console_lock();
769 if (con_is_bound(&vga_con))
770 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
771 if (ret == 0) {
772 ret = do_unregister_con_driver(&vga_con);
773
774 /* Ignore "already unregistered". */
775 if (ret == -ENODEV)
776 ret = 0;
777 }
778 console_unlock();
779
780 return ret;
781}
782#endif
783
Chris Wilson0673ad42016-06-24 14:00:22 +0100784static void intel_init_dpio(struct drm_i915_private *dev_priv)
785{
786 /*
787 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
788 * CHV x1 PHY (DP/HDMI D)
789 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
790 */
791 if (IS_CHERRYVIEW(dev_priv)) {
792 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
793 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
794 } else if (IS_VALLEYVIEW(dev_priv)) {
795 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
796 }
797}
798
799static int i915_workqueues_init(struct drm_i915_private *dev_priv)
800{
801 /*
802 * The i915 workqueue is primarily used for batched retirement of
803 * requests (and thus managing bo) once the task has been completed
804 * by the GPU. i915_gem_retire_requests() is called directly when we
805 * need high-priority retirement, such as waiting for an explicit
806 * bo.
807 *
808 * It is also used for periodic low-priority events, such as
809 * idle-timers and recording error state.
810 *
811 * All tasks on the workqueue are expected to acquire the dev mutex
812 * so there is no point in running more than one instance of the
813 * workqueue at any time. Use an ordered one.
814 */
815 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
816 if (dev_priv->wq == NULL)
817 goto out_err;
818
819 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
820 if (dev_priv->hotplug.dp_wq == NULL)
821 goto out_free_wq;
822
Chris Wilson0673ad42016-06-24 14:00:22 +0100823 return 0;
824
Chris Wilson0673ad42016-06-24 14:00:22 +0100825out_free_wq:
826 destroy_workqueue(dev_priv->wq);
827out_err:
828 DRM_ERROR("Failed to allocate workqueues.\n");
829
830 return -ENOMEM;
831}
832
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000833static void i915_engines_cleanup(struct drm_i915_private *i915)
834{
835 struct intel_engine_cs *engine;
836 enum intel_engine_id id;
837
838 for_each_engine(engine, i915, id)
839 kfree(engine);
840}
841
Chris Wilson0673ad42016-06-24 14:00:22 +0100842static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
843{
Chris Wilson0673ad42016-06-24 14:00:22 +0100844 destroy_workqueue(dev_priv->hotplug.dp_wq);
845 destroy_workqueue(dev_priv->wq);
846}
847
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300848/*
849 * We don't keep the workarounds for pre-production hardware, so we expect our
850 * driver to fail on these machines in one way or another. A little warning on
851 * dmesg may help both the user and the bug triagers.
Chris Wilson6a7a6a92017-11-17 10:26:35 +0000852 *
853 * Our policy for removing pre-production workarounds is to keep the
854 * current gen workarounds as a guide to the bring-up of the next gen
855 * (workarounds have a habit of persisting!). Anything older than that
856 * should be removed along with the complications they introduce.
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300857 */
858static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
859{
Chris Wilson248a1242017-01-30 10:44:56 +0000860 bool pre = false;
861
862 pre |= IS_HSW_EARLY_SDV(dev_priv);
863 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000864 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson248a1242017-01-30 10:44:56 +0000865
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000866 if (pre) {
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300867 DRM_ERROR("This is a pre-production stepping. "
868 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000869 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
870 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300871}
872
Chris Wilson0673ad42016-06-24 14:00:22 +0100873/**
874 * i915_driver_init_early - setup state not requiring device access
875 * @dev_priv: device private
Chris Wilson34e07e42018-02-08 10:54:48 +0000876 * @ent: the matching pci_device_id
Chris Wilson0673ad42016-06-24 14:00:22 +0100877 *
878 * Initialize everything that is a "SW-only" state, that is state not
879 * requiring accessing the device or exposing the driver via kernel internal
880 * or userspace interfaces. Example steps belonging here: lock initialization,
881 * system memory allocation, setting up device specific attributes and
882 * function hooks not requiring accessing the device.
883 */
884static int i915_driver_init_early(struct drm_i915_private *dev_priv,
885 const struct pci_device_id *ent)
886{
887 const struct intel_device_info *match_info =
888 (struct intel_device_info *)ent->driver_data;
889 struct intel_device_info *device_info;
890 int ret = 0;
891
892 if (i915_inject_load_failure())
893 return -ENODEV;
894
895 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100896 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100897 memcpy(device_info, match_info, sizeof(*device_info));
898 device_info->device_id = dev_priv->drm.pdev->device;
899
Tvrtko Ursulinae7617f2017-09-27 17:41:38 +0100900 BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
901 sizeof(device_info->platform_mask) * BITS_PER_BYTE);
902 device_info->platform_mask = BIT(device_info->platform);
903
Chris Wilson0673ad42016-06-24 14:00:22 +0100904 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
905 device_info->gen_mask = BIT(device_info->gen - 1);
906
907 spin_lock_init(&dev_priv->irq_lock);
908 spin_lock_init(&dev_priv->gpu_error.lock);
909 mutex_init(&dev_priv->backlight_lock);
910 spin_lock_init(&dev_priv->uncore.lock);
Lyude317eaa92017-02-03 21:18:25 -0500911
Chris Wilson0673ad42016-06-24 14:00:22 +0100912 mutex_init(&dev_priv->sb_lock);
913 mutex_init(&dev_priv->modeset_restore_lock);
914 mutex_init(&dev_priv->av_mutex);
915 mutex_init(&dev_priv->wm.wm_mutex);
916 mutex_init(&dev_priv->pps_mutex);
917
Arkadiusz Hiler413e8fd2016-11-25 18:59:36 +0100918 intel_uc_init_early(dev_priv);
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100919 i915_memcpy_init_early(dev_priv);
920
Chris Wilson0673ad42016-06-24 14:00:22 +0100921 ret = i915_workqueues_init(dev_priv);
922 if (ret < 0)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000923 goto err_engines;
Chris Wilson0673ad42016-06-24 14:00:22 +0100924
Chris Wilson0673ad42016-06-24 14:00:22 +0100925 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000926 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100927
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000928 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100929 intel_init_dpio(dev_priv);
930 intel_power_domains_init(dev_priv);
931 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200932 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100933 intel_init_display_hooks(dev_priv);
934 intel_init_clock_gating_hooks(dev_priv);
935 intel_init_audio_hooks(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000936 ret = i915_gem_load_init(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +0100937 if (ret < 0)
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300938 goto err_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100939
David Weinehall36cdd012016-08-22 13:59:31 +0300940 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100941
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300942 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100943
944 return 0;
945
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300946err_irq:
947 intel_irq_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100948 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000949err_engines:
950 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100951 return ret;
952}
953
954/**
955 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
956 * @dev_priv: device private
957 */
958static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
959{
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000960 i915_gem_load_cleanup(dev_priv);
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300961 intel_irq_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100962 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000963 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100964}
965
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000966static int i915_mmio_setup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100967{
David Weinehall52a05c32016-08-22 13:32:44 +0300968 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100969 int mmio_bar;
970 int mmio_size;
971
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100972 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100973 /*
974 * Before gen4, the registers and the GTT are behind different BARs.
975 * However, from gen4 onwards, the registers and the GTT are shared
976 * in the same BAR, so we want to restrict this ioremap from
977 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
978 * the register BAR remains the same size for all the earlier
979 * generations up to Ironlake.
980 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000981 if (INTEL_GEN(dev_priv) < 5)
Chris Wilson0673ad42016-06-24 14:00:22 +0100982 mmio_size = 512 * 1024;
983 else
984 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300985 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100986 if (dev_priv->regs == NULL) {
987 DRM_ERROR("failed to map registers\n");
988
989 return -EIO;
990 }
991
992 /* Try to make sure MCHBAR is enabled before poking at it */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000993 intel_setup_mchbar(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100994
995 return 0;
996}
997
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000998static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100999{
David Weinehall52a05c32016-08-22 13:32:44 +03001000 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001001
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001002 intel_teardown_mchbar(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +03001003 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +01001004}
1005
1006/**
1007 * i915_driver_init_mmio - setup device MMIO
1008 * @dev_priv: device private
1009 *
1010 * Setup minimal device state necessary for MMIO accesses later in the
1011 * initialization sequence. The setup here should avoid any other device-wide
1012 * side effects or exposing the driver via kernel internal or user space
1013 * interfaces.
1014 */
1015static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
1016{
Chris Wilson0673ad42016-06-24 14:00:22 +01001017 int ret;
1018
1019 if (i915_inject_load_failure())
1020 return -ENODEV;
1021
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001022 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +01001023 return -EIO;
1024
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001025 ret = i915_mmio_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001026 if (ret < 0)
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001027 goto err_bridge;
Chris Wilson0673ad42016-06-24 14:00:22 +01001028
1029 intel_uncore_init(dev_priv);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001030
Sagar Arun Kamble1fc556f2017-10-04 15:33:24 +00001031 intel_uc_init_mmio(dev_priv);
1032
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001033 ret = intel_engines_init_mmio(dev_priv);
1034 if (ret)
1035 goto err_uncore;
1036
Chris Wilson24145512017-01-24 11:01:35 +00001037 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001038
1039 return 0;
1040
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001041err_uncore:
1042 intel_uncore_fini(dev_priv);
1043err_bridge:
Chris Wilson0673ad42016-06-24 14:00:22 +01001044 pci_dev_put(dev_priv->bridge_dev);
1045
1046 return ret;
1047}
1048
1049/**
1050 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
1051 * @dev_priv: device private
1052 */
1053static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
1054{
Chris Wilson0673ad42016-06-24 14:00:22 +01001055 intel_uncore_fini(dev_priv);
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001056 i915_mmio_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001057 pci_dev_put(dev_priv->bridge_dev);
1058}
1059
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001060static void intel_sanitize_options(struct drm_i915_private *dev_priv)
1061{
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001062 /*
1063 * i915.enable_ppgtt is read-only, so do an early pass to validate the
1064 * user's requested state against the hardware/driver capabilities. We
1065 * do this now so that we can print out any log messages once rather
1066 * than every time we check intel_enable_ppgtt().
1067 */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001068 i915_modparams.enable_ppgtt =
1069 intel_sanitize_enable_ppgtt(dev_priv,
1070 i915_modparams.enable_ppgtt);
1071 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915_modparams.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +01001072
Arkadiusz Hilerd2be9f22017-03-14 15:28:10 +01001073 intel_uc_sanitize_options(dev_priv);
Chuanxiao Dong67b7f332017-05-27 17:44:17 +08001074
1075 intel_gvt_sanitize_options(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001076}
1077
Chris Wilson0673ad42016-06-24 14:00:22 +01001078/**
1079 * i915_driver_init_hw - setup state requiring device access
1080 * @dev_priv: device private
1081 *
1082 * Setup state that requires accessing the device, but doesn't require
1083 * exposing the driver via kernel internal or userspace interfaces.
1084 */
1085static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1086{
David Weinehall52a05c32016-08-22 13:32:44 +03001087 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001088 int ret;
1089
1090 if (i915_inject_load_failure())
1091 return -ENODEV;
1092
Michal Wajdeczko6a7e51f2017-12-21 21:57:33 +00001093 intel_device_info_runtime_init(mkwrite_device_info(dev_priv));
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001094
1095 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001096
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001097 i915_perf_init(dev_priv);
1098
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001099 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001100 if (ret)
1101 return ret;
1102
Chris Wilson0673ad42016-06-24 14:00:22 +01001103 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
1104 * otherwise the vga fbdev driver falls over. */
1105 ret = i915_kick_out_firmware_fb(dev_priv);
1106 if (ret) {
1107 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1108 goto out_ggtt;
1109 }
1110
1111 ret = i915_kick_out_vgacon(dev_priv);
1112 if (ret) {
1113 DRM_ERROR("failed to remove conflicting VGA console\n");
1114 goto out_ggtt;
1115 }
1116
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001117 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001118 if (ret)
1119 return ret;
1120
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001121 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001122 if (ret) {
1123 DRM_ERROR("failed to enable GGTT\n");
1124 goto out_ggtt;
1125 }
1126
David Weinehall52a05c32016-08-22 13:32:44 +03001127 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001128
1129 /* overlay on gen2 is broken and can't address above 1G */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001130 if (IS_GEN2(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001131 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001132 if (ret) {
1133 DRM_ERROR("failed to set DMA mask\n");
1134
1135 goto out_ggtt;
1136 }
1137 }
1138
Chris Wilson0673ad42016-06-24 14:00:22 +01001139 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1140 * using 32bit addressing, overwriting memory if HWS is located
1141 * above 4GB.
1142 *
1143 * The documentation also mentions an issue with undefined
1144 * behaviour if any general state is accessed within a page above 4GB,
1145 * which also needs to be handled carefully.
1146 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001147 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001148 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001149
1150 if (ret) {
1151 DRM_ERROR("failed to set DMA mask\n");
1152
1153 goto out_ggtt;
1154 }
1155 }
1156
Chris Wilson0673ad42016-06-24 14:00:22 +01001157 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1158 PM_QOS_DEFAULT_VALUE);
1159
1160 intel_uncore_sanitize(dev_priv);
1161
1162 intel_opregion_setup(dev_priv);
1163
1164 i915_gem_load_init_fences(dev_priv);
1165
1166 /* On the 945G/GM, the chipset reports the MSI capability on the
1167 * integrated graphics even though the support isn't actually there
1168 * according to the published specs. It doesn't appear to function
1169 * correctly in testing on 945G.
1170 * This may be a side effect of MSI having been made available for PEG
1171 * and the registers being closely associated.
1172 *
1173 * According to chipset errata, on the 965GM, MSI interrupts may
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001174 * be lost or delayed, and was defeatured. MSI interrupts seem to
1175 * get lost on g4x as well, and interrupt delivery seems to stay
1176 * properly dead afterwards. So we'll just disable them for all
1177 * pre-gen5 chipsets.
Chris Wilson0673ad42016-06-24 14:00:22 +01001178 */
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001179 if (INTEL_GEN(dev_priv) >= 5) {
David Weinehall52a05c32016-08-22 13:32:44 +03001180 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001181 DRM_DEBUG_DRIVER("can't enable MSI");
1182 }
1183
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001184 ret = intel_gvt_init(dev_priv);
1185 if (ret)
1186 goto out_ggtt;
1187
Chris Wilson0673ad42016-06-24 14:00:22 +01001188 return 0;
1189
1190out_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001191 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001192
1193 return ret;
1194}
1195
1196/**
1197 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1198 * @dev_priv: device private
1199 */
1200static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1201{
David Weinehall52a05c32016-08-22 13:32:44 +03001202 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001203
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001204 i915_perf_fini(dev_priv);
1205
David Weinehall52a05c32016-08-22 13:32:44 +03001206 if (pdev->msi_enabled)
1207 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001208
1209 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001210 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001211}
1212
1213/**
1214 * i915_driver_register - register the driver with the rest of the system
1215 * @dev_priv: device private
1216 *
1217 * Perform any steps necessary to make the driver available via kernel
1218 * internal or userspace interfaces.
1219 */
1220static void i915_driver_register(struct drm_i915_private *dev_priv)
1221{
Chris Wilson91c8a322016-07-05 10:40:23 +01001222 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001223
Chris Wilson848b3652017-11-23 11:53:37 +00001224 i915_gem_shrinker_register(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001225 i915_pmu_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001226
1227 /*
1228 * Notify a valid surface after modesetting,
1229 * when running inside a VM.
1230 */
1231 if (intel_vgpu_active(dev_priv))
1232 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1233
1234 /* Reveal our presence to userspace */
1235 if (drm_dev_register(dev, 0) == 0) {
1236 i915_debugfs_register(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001237 i915_guc_log_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001238 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001239
1240 /* Depends on sysfs having been initialized */
1241 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001242 } else
1243 DRM_ERROR("Failed to register driver for userspace access!\n");
1244
1245 if (INTEL_INFO(dev_priv)->num_pipes) {
1246 /* Must be done after probing outputs */
1247 intel_opregion_register(dev_priv);
1248 acpi_video_register();
1249 }
1250
1251 if (IS_GEN5(dev_priv))
1252 intel_gpu_ips_init(dev_priv);
1253
Jerome Anandeef57322017-01-25 04:27:49 +05301254 intel_audio_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001255
1256 /*
1257 * Some ports require correctly set-up hpd registers for detection to
1258 * work properly (leading to ghost connected connector status), e.g. VGA
1259 * on gm45. Hence we can only set up the initial fbdev config after hpd
1260 * irqs are fully enabled. We do it last so that the async config
1261 * cannot run before the connectors are registered.
1262 */
1263 intel_fbdev_initial_config_async(dev);
Chris Wilson448aa912017-11-28 11:01:47 +00001264
1265 /*
1266 * We need to coordinate the hotplugs with the asynchronous fbdev
1267 * configuration, for which we use the fbdev->async_cookie.
1268 */
1269 if (INTEL_INFO(dev_priv)->num_pipes)
1270 drm_kms_helper_poll_init(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001271}
1272
1273/**
1274 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1275 * @dev_priv: device private
1276 */
1277static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1278{
Daniel Vetter4f256d82017-07-15 00:46:55 +02001279 intel_fbdev_unregister(dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301280 intel_audio_deinit(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001281
Chris Wilson448aa912017-11-28 11:01:47 +00001282 /*
1283 * After flushing the fbdev (incl. a late async config which will
1284 * have delayed queuing of a hotplug event), then flush the hotplug
1285 * events.
1286 */
1287 drm_kms_helper_poll_fini(&dev_priv->drm);
1288
Chris Wilson0673ad42016-06-24 14:00:22 +01001289 intel_gpu_ips_teardown();
1290 acpi_video_unregister();
1291 intel_opregion_unregister(dev_priv);
1292
Robert Bragg442b8c02016-11-07 19:49:53 +00001293 i915_perf_unregister(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001294 i915_pmu_unregister(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001295
David Weinehall694c2822016-08-22 13:32:43 +03001296 i915_teardown_sysfs(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001297 i915_guc_log_unregister(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001298 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001299
Chris Wilson848b3652017-11-23 11:53:37 +00001300 i915_gem_shrinker_unregister(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001301}
1302
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001303static void i915_welcome_messages(struct drm_i915_private *dev_priv)
1304{
1305 if (drm_debug & DRM_UT_DRIVER) {
1306 struct drm_printer p = drm_debug_printer("i915 device info:");
1307
1308 intel_device_info_dump(&dev_priv->info, &p);
1309 intel_device_info_dump_runtime(&dev_priv->info, &p);
1310 }
1311
1312 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1313 DRM_INFO("DRM_I915_DEBUG enabled\n");
1314 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1315 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
1316}
1317
Chris Wilson0673ad42016-06-24 14:00:22 +01001318/**
1319 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001320 * @pdev: PCI device
1321 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001322 *
1323 * The driver load routine has to do several things:
1324 * - drive output discovery via intel_modeset_init()
1325 * - initialize the memory manager
1326 * - allocate initial config memory
1327 * - setup the DRM framebuffer with the allocated memory
1328 */
Chris Wilson42f55512016-06-24 14:00:26 +01001329int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001330{
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001331 const struct intel_device_info *match_info =
1332 (struct intel_device_info *)ent->driver_data;
Chris Wilson0673ad42016-06-24 14:00:22 +01001333 struct drm_i915_private *dev_priv;
1334 int ret;
1335
Ville Syrjäläff4c3b72017-03-03 17:19:28 +02001336 /* Enable nuclear pageflip on ILK+ */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001337 if (!i915_modparams.nuclear_pageflip && match_info->gen < 5)
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001338 driver.driver_features &= ~DRIVER_ATOMIC;
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001339
Chris Wilson0673ad42016-06-24 14:00:22 +01001340 ret = -ENOMEM;
1341 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1342 if (dev_priv)
1343 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1344 if (ret) {
Tvrtko Ursulin87a67522016-12-06 19:04:13 +00001345 DRM_DEV_ERROR(&pdev->dev, "allocation failed\n");
Chris Wilsoncad36882017-02-10 16:35:21 +00001346 goto out_free;
Chris Wilson0673ad42016-06-24 14:00:22 +01001347 }
1348
Chris Wilson0673ad42016-06-24 14:00:22 +01001349 dev_priv->drm.pdev = pdev;
1350 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001351
1352 ret = pci_enable_device(pdev);
1353 if (ret)
Chris Wilsoncad36882017-02-10 16:35:21 +00001354 goto out_fini;
Chris Wilson0673ad42016-06-24 14:00:22 +01001355
1356 pci_set_drvdata(pdev, &dev_priv->drm);
Imre Deakadfdf852017-05-02 15:04:09 +03001357 /*
1358 * Disable the system suspend direct complete optimization, which can
1359 * leave the device suspended skipping the driver's suspend handlers
1360 * if the device was already runtime suspended. This is needed due to
1361 * the difference in our runtime and system suspend sequence and
1362 * becaue the HDA driver may require us to enable the audio power
1363 * domain during system suspend.
1364 */
Rafael J. Wysockic2eac4d2017-10-25 14:16:46 +02001365 dev_pm_set_driver_flags(&pdev->dev, DPM_FLAG_NEVER_SKIP);
Chris Wilson0673ad42016-06-24 14:00:22 +01001366
1367 ret = i915_driver_init_early(dev_priv, ent);
1368 if (ret < 0)
1369 goto out_pci_disable;
1370
1371 intel_runtime_pm_get(dev_priv);
1372
1373 ret = i915_driver_init_mmio(dev_priv);
1374 if (ret < 0)
1375 goto out_runtime_pm_put;
1376
1377 ret = i915_driver_init_hw(dev_priv);
1378 if (ret < 0)
1379 goto out_cleanup_mmio;
1380
1381 /*
1382 * TODO: move the vblank init and parts of modeset init steps into one
1383 * of the i915_driver_init_/i915_driver_register functions according
1384 * to the role/effect of the given init step.
1385 */
1386 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001387 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001388 INTEL_INFO(dev_priv)->num_pipes);
1389 if (ret)
1390 goto out_cleanup_hw;
1391 }
1392
Chris Wilson91c8a322016-07-05 10:40:23 +01001393 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001394 if (ret < 0)
Daniel Vetterbaf54382017-06-21 10:28:41 +02001395 goto out_cleanup_hw;
Chris Wilson0673ad42016-06-24 14:00:22 +01001396
1397 i915_driver_register(dev_priv);
1398
1399 intel_runtime_pm_enable(dev_priv);
1400
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05301401 intel_init_ipc(dev_priv);
Mahesh Kumara3a89862016-12-01 21:19:34 +05301402
Chris Wilson0673ad42016-06-24 14:00:22 +01001403 intel_runtime_pm_put(dev_priv);
1404
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001405 i915_welcome_messages(dev_priv);
1406
Chris Wilson0673ad42016-06-24 14:00:22 +01001407 return 0;
1408
Chris Wilson0673ad42016-06-24 14:00:22 +01001409out_cleanup_hw:
1410 i915_driver_cleanup_hw(dev_priv);
1411out_cleanup_mmio:
1412 i915_driver_cleanup_mmio(dev_priv);
1413out_runtime_pm_put:
1414 intel_runtime_pm_put(dev_priv);
1415 i915_driver_cleanup_early(dev_priv);
1416out_pci_disable:
1417 pci_disable_device(pdev);
Chris Wilsoncad36882017-02-10 16:35:21 +00001418out_fini:
Chris Wilson0673ad42016-06-24 14:00:22 +01001419 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
Chris Wilsoncad36882017-02-10 16:35:21 +00001420 drm_dev_fini(&dev_priv->drm);
1421out_free:
1422 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001423 return ret;
1424}
1425
Chris Wilson42f55512016-06-24 14:00:26 +01001426void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001427{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001428 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001429 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001430
Daniel Vetter99c539b2017-07-15 00:46:56 +02001431 i915_driver_unregister(dev_priv);
1432
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001433 if (i915_gem_suspend(dev_priv))
Chris Wilson42f55512016-06-24 14:00:26 +01001434 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001435
1436 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1437
Daniel Vetter18dddad2017-03-21 17:41:49 +01001438 drm_atomic_helper_shutdown(dev);
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001439
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001440 intel_gvt_cleanup(dev_priv);
1441
Chris Wilson0673ad42016-06-24 14:00:22 +01001442 intel_modeset_cleanup(dev);
1443
1444 /*
1445 * free the memory space allocated for the child device
1446 * config parsed from VBT
1447 */
1448 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1449 kfree(dev_priv->vbt.child_dev);
1450 dev_priv->vbt.child_dev = NULL;
1451 dev_priv->vbt.child_dev_num = 0;
1452 }
1453 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1454 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1455 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1456 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
1457
David Weinehall52a05c32016-08-22 13:32:44 +03001458 vga_switcheroo_unregister_client(pdev);
1459 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001460
1461 intel_csr_ucode_fini(dev_priv);
1462
1463 /* Free error state after interrupts are fully disabled. */
1464 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001465 i915_reset_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001466
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001467 i915_gem_fini(dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -07001468 intel_uc_fini_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001469 intel_fbc_cleanup_cfb(dev_priv);
1470
1471 intel_power_domains_fini(dev_priv);
1472
1473 i915_driver_cleanup_hw(dev_priv);
1474 i915_driver_cleanup_mmio(dev_priv);
1475
1476 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Chris Wilsoncad36882017-02-10 16:35:21 +00001477}
1478
1479static void i915_driver_release(struct drm_device *dev)
1480{
1481 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001482
1483 i915_driver_cleanup_early(dev_priv);
Chris Wilsoncad36882017-02-10 16:35:21 +00001484 drm_dev_fini(&dev_priv->drm);
1485
1486 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001487}
1488
1489static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1490{
Chris Wilson829a0af2017-06-20 12:05:45 +01001491 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001492 int ret;
1493
Chris Wilson829a0af2017-06-20 12:05:45 +01001494 ret = i915_gem_open(i915, file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001495 if (ret)
1496 return ret;
1497
1498 return 0;
1499}
1500
1501/**
1502 * i915_driver_lastclose - clean up after all DRM clients have exited
1503 * @dev: DRM device
1504 *
1505 * Take care of cleaning up after all DRM clients have exited. In the
1506 * mode setting case, we want to restore the kernel's initial mode (just
1507 * in case the last client left us in a bad state).
1508 *
1509 * Additionally, in the non-mode setting case, we'll tear down the GTT
1510 * and DMA structures, since the kernel won't be using them, and clea
1511 * up any GEM state.
1512 */
1513static void i915_driver_lastclose(struct drm_device *dev)
1514{
1515 intel_fbdev_restore_mode(dev);
1516 vga_switcheroo_process_delayed_switch();
1517}
1518
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001519static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Chris Wilson0673ad42016-06-24 14:00:22 +01001520{
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001521 struct drm_i915_file_private *file_priv = file->driver_priv;
1522
Chris Wilson0673ad42016-06-24 14:00:22 +01001523 mutex_lock(&dev->struct_mutex);
Chris Wilson829a0af2017-06-20 12:05:45 +01001524 i915_gem_context_close(file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001525 i915_gem_release(dev, file);
1526 mutex_unlock(&dev->struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +01001527
1528 kfree(file_priv);
1529}
1530
Imre Deak07f9cd02014-08-18 14:42:45 +03001531static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1532{
Chris Wilson91c8a322016-07-05 10:40:23 +01001533 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001534 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001535
1536 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001537 for_each_intel_encoder(dev, encoder)
1538 if (encoder->suspend)
1539 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001540 drm_modeset_unlock_all(dev);
1541}
1542
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001543static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1544 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001545static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301546
Imre Deakbc872292015-11-18 17:32:30 +02001547static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1548{
1549#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1550 if (acpi_target_system_state() < ACPI_STATE_S3)
1551 return true;
1552#endif
1553 return false;
1554}
Sagar Kambleebc32822014-08-13 23:07:05 +05301555
Imre Deak5e365c32014-10-23 19:23:25 +03001556static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001557{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001558 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001559 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001560 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +01001561 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001562
Zhang Ruib8efb172013-02-05 15:41:53 +08001563 /* ignore lid events during suspend */
1564 mutex_lock(&dev_priv->modeset_restore_lock);
1565 dev_priv->modeset_restore = MODESET_SUSPENDED;
1566 mutex_unlock(&dev_priv->modeset_restore_lock);
1567
Imre Deak1f814da2015-12-16 02:52:19 +02001568 disable_rpm_wakeref_asserts(dev_priv);
1569
Paulo Zanonic67a4702013-08-19 13:18:09 -03001570 /* We do a lot of poking in a lot of registers, make sure they work
1571 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001572 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001573
Dave Airlie5bcf7192010-12-07 09:20:40 +10001574 drm_kms_helper_poll_disable(dev);
1575
David Weinehall52a05c32016-08-22 13:32:44 +03001576 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001577
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001578 error = i915_gem_suspend(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001579 if (error) {
David Weinehall52a05c32016-08-22 13:32:44 +03001580 dev_err(&pdev->dev,
Daniel Vetterd5818932015-02-23 12:03:26 +01001581 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +02001582 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001583 }
1584
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001585 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001586
1587 intel_dp_mst_suspend(dev);
1588
1589 intel_runtime_pm_disable_interrupts(dev_priv);
1590 intel_hpd_cancel_work(dev_priv);
1591
1592 intel_suspend_encoders(dev_priv);
1593
Ville Syrjälä712bf362016-10-31 22:37:23 +02001594 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001595
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001596 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001597
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001598 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001599
Imre Deakbc872292015-11-18 17:32:30 +02001600 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001601 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001602
Hans de Goede68f60942017-02-10 11:28:01 +01001603 intel_uncore_suspend(dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01001604 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001605
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001606 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001607
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001608 dev_priv->suspend_count++;
1609
Imre Deakf74ed082016-04-18 14:48:21 +03001610 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001611
Imre Deak1f814da2015-12-16 02:52:19 +02001612out:
1613 enable_rpm_wakeref_asserts(dev_priv);
1614
1615 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001616}
1617
David Weinehallc49d13e2016-08-22 13:32:42 +03001618static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001619{
David Weinehallc49d13e2016-08-22 13:32:42 +03001620 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001621 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakbc872292015-11-18 17:32:30 +02001622 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +03001623 int ret;
1624
Imre Deak1f814da2015-12-16 02:52:19 +02001625 disable_rpm_wakeref_asserts(dev_priv);
1626
Imre Deak4c494a52016-10-13 14:34:06 +03001627 intel_display_set_init_power(dev_priv, false);
1628
Imre Deakdd9f31c2017-08-16 17:46:07 +03001629 fw_csr = !IS_GEN9_LP(dev_priv) && !hibernation &&
Imre Deaka7c81252016-04-01 16:02:38 +03001630 suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
Imre Deakbc872292015-11-18 17:32:30 +02001631 /*
1632 * In case of firmware assisted context save/restore don't manually
1633 * deinit the power domains. This also means the CSR/DMC firmware will
1634 * stay active, it will power down any HW resources as required and
1635 * also enable deeper system power states that would be blocked if the
1636 * firmware was inactive.
1637 */
1638 if (!fw_csr)
1639 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02001640
Imre Deak507e1262016-04-20 20:27:54 +03001641 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001642 if (IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001643 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001644 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001645 hsw_enable_pc8(dev_priv);
1646 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1647 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001648
1649 if (ret) {
1650 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +02001651 if (!fw_csr)
1652 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +03001653
Imre Deak1f814da2015-12-16 02:52:19 +02001654 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001655 }
1656
David Weinehall52a05c32016-08-22 13:32:44 +03001657 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001658 /*
Imre Deak54875572015-06-30 17:06:47 +03001659 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001660 * the device even though it's already in D3 and hang the machine. So
1661 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001662 * power down the device properly. The issue was seen on multiple old
1663 * GENs with different BIOS vendors, so having an explicit blacklist
1664 * is inpractical; apply the workaround on everything pre GEN6. The
1665 * platforms where the issue was seen:
1666 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1667 * Fujitsu FSC S7110
1668 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001669 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00001670 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001671 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001672
Imre Deakbc872292015-11-18 17:32:30 +02001673 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
1674
Imre Deak1f814da2015-12-16 02:52:19 +02001675out:
1676 enable_rpm_wakeref_asserts(dev_priv);
1677
1678 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001679}
1680
Matthew Aulda9a251c2016-12-02 10:24:11 +00001681static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001682{
1683 int error;
1684
Chris Wilsonded8b072016-07-05 10:40:22 +01001685 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001686 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001687 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001688 return -ENODEV;
1689 }
1690
Imre Deak0b14cbd2014-09-10 18:16:55 +03001691 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1692 state.event != PM_EVENT_FREEZE))
1693 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001694
1695 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1696 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001697
Imre Deak5e365c32014-10-23 19:23:25 +03001698 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001699 if (error)
1700 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001701
Imre Deakab3be732015-03-02 13:04:41 +02001702 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001703}
1704
Imre Deak5e365c32014-10-23 19:23:25 +03001705static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001706{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001707 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001708 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001709
Imre Deak1f814da2015-12-16 02:52:19 +02001710 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001711 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001712
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001713 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001714 if (ret)
1715 DRM_ERROR("failed to re-enable GGTT\n");
1716
Imre Deakf74ed082016-04-18 14:48:21 +03001717 intel_csr_ucode_resume(dev_priv);
1718
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001719 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03001720 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001721 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001722
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001723 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01001724
Peter Antoine364aece2015-05-11 08:50:45 +01001725 /*
1726 * Interrupts have to be enabled before any batches are run. If not the
1727 * GPU will hang. i915_gem_init_hw() will initiate batches to
1728 * update/restore the context.
1729 *
Imre Deak908764f2016-11-29 21:40:29 +02001730 * drm_mode_config_reset() needs AUX interrupts.
1731 *
Peter Antoine364aece2015-05-11 08:50:45 +01001732 * Modeset enabling in intel_modeset_init_hw() also needs working
1733 * interrupts.
1734 */
1735 intel_runtime_pm_enable_interrupts(dev_priv);
1736
Imre Deak908764f2016-11-29 21:40:29 +02001737 drm_mode_config_reset(dev);
1738
Chris Wilson37cd3302017-11-12 11:27:38 +00001739 i915_gem_resume(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001740
Daniel Vetterd5818932015-02-23 12:03:26 +01001741 intel_modeset_init_hw(dev);
Ville Syrjälä675f7ff2017-11-16 18:02:15 +02001742 intel_init_clock_gating(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001743
1744 spin_lock_irq(&dev_priv->irq_lock);
1745 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001746 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001747 spin_unlock_irq(&dev_priv->irq_lock);
1748
Daniel Vetterd5818932015-02-23 12:03:26 +01001749 intel_dp_mst_resume(dev);
1750
Lyudea16b7652016-03-11 10:57:01 -05001751 intel_display_resume(dev);
1752
Lyudee0b70062016-11-01 21:06:30 -04001753 drm_kms_helper_poll_enable(dev);
1754
Daniel Vetterd5818932015-02-23 12:03:26 +01001755 /*
1756 * ... but also need to make sure that hotplug processing
1757 * doesn't cause havoc. Like in the driver load code we don't
1758 * bother with the tiny race here where we might loose hotplug
1759 * notifications.
1760 * */
1761 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001762
Chris Wilson03d92e42016-05-23 15:08:10 +01001763 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001764
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001765 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001766
Zhang Ruib8efb172013-02-05 15:41:53 +08001767 mutex_lock(&dev_priv->modeset_restore_lock);
1768 dev_priv->modeset_restore = MODESET_DONE;
1769 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001770
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001771 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001772
Imre Deak1f814da2015-12-16 02:52:19 +02001773 enable_rpm_wakeref_asserts(dev_priv);
1774
Chris Wilson074c6ad2014-04-09 09:19:43 +01001775 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001776}
1777
Imre Deak5e365c32014-10-23 19:23:25 +03001778static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001779{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001780 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001781 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001782 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001783
Imre Deak76c4b252014-04-01 19:55:22 +03001784 /*
1785 * We have a resume ordering issue with the snd-hda driver also
1786 * requiring our device to be power up. Due to the lack of a
1787 * parent/child relationship we currently solve this with an early
1788 * resume hook.
1789 *
1790 * FIXME: This should be solved with a special hdmi sink device or
1791 * similar so that power domains can be employed.
1792 */
Imre Deak44410cd2016-04-18 14:45:54 +03001793
1794 /*
1795 * Note that we need to set the power state explicitly, since we
1796 * powered off the device during freeze and the PCI core won't power
1797 * it back up for us during thaw. Powering off the device during
1798 * freeze is not a hard requirement though, and during the
1799 * suspend/resume phases the PCI core makes sure we get here with the
1800 * device powered on. So in case we change our freeze logic and keep
1801 * the device powered we can also remove the following set power state
1802 * call.
1803 */
David Weinehall52a05c32016-08-22 13:32:44 +03001804 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001805 if (ret) {
1806 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1807 goto out;
1808 }
1809
1810 /*
1811 * Note that pci_enable_device() first enables any parent bridge
1812 * device and only then sets the power state for this device. The
1813 * bridge enabling is a nop though, since bridge devices are resumed
1814 * first. The order of enabling power and enabling the device is
1815 * imposed by the PCI core as described above, so here we preserve the
1816 * same order for the freeze/thaw phases.
1817 *
1818 * TODO: eventually we should remove pci_disable_device() /
1819 * pci_enable_enable_device() from suspend/resume. Due to how they
1820 * depend on the device enable refcount we can't anyway depend on them
1821 * disabling/enabling the device.
1822 */
David Weinehall52a05c32016-08-22 13:32:44 +03001823 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001824 ret = -EIO;
1825 goto out;
1826 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001827
David Weinehall52a05c32016-08-22 13:32:44 +03001828 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001829
Imre Deak1f814da2015-12-16 02:52:19 +02001830 disable_rpm_wakeref_asserts(dev_priv);
1831
Wayne Boyer666a4532015-12-09 12:29:35 -08001832 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001833 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001834 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001835 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1836 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001837
Hans de Goede68f60942017-02-10 11:28:01 +01001838 intel_uncore_resume_early(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001839
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001840 if (IS_GEN9_LP(dev_priv)) {
Imre Deakda2f41d2016-04-20 20:27:56 +03001841 if (!dev_priv->suspended_to_idle)
1842 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001843 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001844 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001845 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001846 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001847
Chris Wilsondc979972016-05-10 14:10:04 +01001848 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001849
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001850 if (IS_GEN9_LP(dev_priv) ||
Imre Deaka7c81252016-04-01 16:02:38 +03001851 !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
Imre Deakbc872292015-11-18 17:32:30 +02001852 intel_power_domains_init_hw(dev_priv, true);
Maarten Lankhorstac25dfe2018-01-16 16:53:24 +01001853 else
1854 intel_display_set_init_power(dev_priv, true);
Imre Deakbc872292015-11-18 17:32:30 +02001855
Chris Wilson24145512017-01-24 11:01:35 +00001856 i915_gem_sanitize(dev_priv);
1857
Imre Deak6e35e8a2016-04-18 10:04:19 +03001858 enable_rpm_wakeref_asserts(dev_priv);
1859
Imre Deakbc872292015-11-18 17:32:30 +02001860out:
1861 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001862
1863 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001864}
1865
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00001866static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001867{
Imre Deak50a00722014-10-23 19:23:17 +03001868 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001869
Imre Deak097dd832014-10-23 19:23:19 +03001870 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1871 return 0;
1872
Imre Deak5e365c32014-10-23 19:23:25 +03001873 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001874 if (ret)
1875 return ret;
1876
Imre Deak5a175142014-10-23 19:23:18 +03001877 return i915_drm_resume(dev);
1878}
1879
Ben Gamari11ed50e2009-09-14 17:48:45 -04001880/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001881 * i915_reset - reset chip after a hang
Chris Wilson535275d2017-07-21 13:32:37 +01001882 * @i915: #drm_i915_private to reset
1883 * @flags: Instructions
Ben Gamari11ed50e2009-09-14 17:48:45 -04001884 *
Chris Wilson780f2622016-09-09 14:11:52 +01001885 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1886 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001887 *
Chris Wilson221fe792016-09-09 14:11:51 +01001888 * Caller must hold the struct_mutex.
1889 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04001890 * Procedure is fairly simple:
1891 * - reset the chip using the reset reg
1892 * - re-init context state
1893 * - re-init hardware status page
1894 * - re-init ring buffer
1895 * - re-init interrupt state
1896 * - re-init display
1897 */
Chris Wilson535275d2017-07-21 13:32:37 +01001898void i915_reset(struct drm_i915_private *i915, unsigned int flags)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001899{
Chris Wilson535275d2017-07-21 13:32:37 +01001900 struct i915_gpu_error *error = &i915->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001901 int ret;
Chris Wilsonf7096d42017-12-01 12:20:11 +00001902 int i;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001903
Chris Wilsonf7096d42017-12-01 12:20:11 +00001904 might_sleep();
Chris Wilson535275d2017-07-21 13:32:37 +01001905 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001906 GEM_BUG_ON(!test_bit(I915_RESET_BACKOFF, &error->flags));
Chris Wilson221fe792016-09-09 14:11:51 +01001907
Chris Wilson8c185ec2017-03-16 17:13:02 +00001908 if (!test_bit(I915_RESET_HANDOFF, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01001909 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001910
Chris Wilsond98c52c2016-04-13 17:35:05 +01001911 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson535275d2017-07-21 13:32:37 +01001912 if (!i915_gem_unset_wedged(i915))
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001913 goto wakeup;
1914
Chris Wilson535275d2017-07-21 13:32:37 +01001915 if (!(flags & I915_RESET_QUIET))
1916 dev_notice(i915->drm.dev, "Resetting chip after gpu hang\n");
Chris Wilson8af29b02016-09-09 14:11:47 +01001917 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001918
Chris Wilson535275d2017-07-21 13:32:37 +01001919 disable_irq(i915->drm.irq);
1920 ret = i915_gem_reset_prepare(i915);
Chris Wilson0e178ae2017-01-17 17:59:06 +02001921 if (ret) {
Chris Wilson107783d2017-12-05 17:27:57 +00001922 dev_err(i915->drm.dev, "GPU recovery failed\n");
Chris Wilson107783d2017-12-05 17:27:57 +00001923 goto taint;
Chris Wilson0e178ae2017-01-17 17:59:06 +02001924 }
Chris Wilson9e60ab02016-10-04 21:11:28 +01001925
Chris Wilsonf7096d42017-12-01 12:20:11 +00001926 if (!intel_has_gpu_reset(i915)) {
Chris Wilson3ef98f52017-12-11 20:40:40 +00001927 if (i915_modparams.reset)
1928 dev_err(i915->drm.dev, "GPU reset not supported\n");
1929 else
1930 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsonf7096d42017-12-01 12:20:11 +00001931 goto error;
1932 }
1933
1934 for (i = 0; i < 3; i++) {
1935 ret = intel_gpu_reset(i915, ALL_ENGINES);
1936 if (ret == 0)
1937 break;
1938
1939 msleep(100);
1940 }
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001941 if (ret) {
Chris Wilsonf7096d42017-12-01 12:20:11 +00001942 dev_err(i915->drm.dev, "Failed to reset chip\n");
Chris Wilson107783d2017-12-05 17:27:57 +00001943 goto taint;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001944 }
1945
1946 /* Ok, now get things going again... */
1947
1948 /*
1949 * Everything depends on having the GTT running, so we need to start
Chris Wilson0db8c962017-09-06 12:14:05 +01001950 * there.
1951 */
1952 ret = i915_ggtt_enable_hw(i915);
1953 if (ret) {
Chris Wilson8177e112018-02-07 11:15:45 +00001954 DRM_ERROR("Failed to re-enable GGTT following reset (%d)\n",
1955 ret);
Chris Wilson0db8c962017-09-06 12:14:05 +01001956 goto error;
1957 }
1958
Chris Wilsona31d73c2017-12-17 13:28:50 +00001959 i915_gem_reset(i915);
1960 intel_overlay_reset(i915);
1961
Chris Wilson0db8c962017-09-06 12:14:05 +01001962 /*
Ben Gamari11ed50e2009-09-14 17:48:45 -04001963 * Next we need to restore the context, but we don't use those
1964 * yet either...
1965 *
1966 * Ring buffer needs to be re-initialized in the KMS case, or if X
1967 * was running at the time of the reset (i.e. we weren't VT
1968 * switched away).
1969 */
Chris Wilson535275d2017-07-21 13:32:37 +01001970 ret = i915_gem_init_hw(i915);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001971 if (ret) {
Chris Wilson8177e112018-02-07 11:15:45 +00001972 DRM_ERROR("Failed to initialise HW following reset (%d)\n",
1973 ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001974 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001975 }
1976
Chris Wilson535275d2017-07-21 13:32:37 +01001977 i915_queue_hangcheck(i915);
Chris Wilsonc2a126a2016-11-22 14:41:19 +00001978
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001979finish:
Chris Wilson535275d2017-07-21 13:32:37 +01001980 i915_gem_reset_finish(i915);
1981 enable_irq(i915->drm.irq);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001982
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001983wakeup:
Chris Wilson8c185ec2017-03-16 17:13:02 +00001984 clear_bit(I915_RESET_HANDOFF, &error->flags);
1985 wake_up_bit(&error->flags, I915_RESET_HANDOFF);
Chris Wilson780f2622016-09-09 14:11:52 +01001986 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001987
Chris Wilson107783d2017-12-05 17:27:57 +00001988taint:
1989 /*
1990 * History tells us that if we cannot reset the GPU now, we
1991 * never will. This then impacts everything that is run
1992 * subsequently. On failing the reset, we mark the driver
1993 * as wedged, preventing further execution on the GPU.
1994 * We also want to go one step further and add a taint to the
1995 * kernel so that any subsequent faults can be traced back to
1996 * this failure. This is important for CI, where if the
1997 * GPU/driver fails we would like to reboot and restart testing
1998 * rather than continue on into oblivion. For everyone else,
1999 * the system should still plod along, but they have been warned!
2000 */
2001 add_taint(TAINT_WARN, LOCKDEP_STILL_OK);
Chris Wilsond98c52c2016-04-13 17:35:05 +01002002error:
Chris Wilson535275d2017-07-21 13:32:37 +01002003 i915_gem_set_wedged(i915);
2004 i915_gem_retire_requests(i915);
Chris Wilsonad516902018-02-09 11:40:56 +00002005 intel_gpu_reset(i915, ALL_ENGINES);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00002006 goto finish;
Ben Gamari11ed50e2009-09-14 17:48:45 -04002007}
2008
Michel Thierry6acbea82017-10-31 15:53:09 -07002009static inline int intel_gt_reset_engine(struct drm_i915_private *dev_priv,
2010 struct intel_engine_cs *engine)
2011{
2012 return intel_gpu_reset(dev_priv, intel_engine_flag(engine));
2013}
2014
Michel Thierry142bc7d2017-06-20 10:57:46 +01002015/**
2016 * i915_reset_engine - reset GPU engine to recover from a hang
2017 * @engine: engine to reset
Chris Wilson535275d2017-07-21 13:32:37 +01002018 * @flags: options
Michel Thierry142bc7d2017-06-20 10:57:46 +01002019 *
2020 * Reset a specific GPU engine. Useful if a hang is detected.
2021 * Returns zero on successful reset or otherwise an error code.
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002022 *
2023 * Procedure is:
2024 * - identifies the request that caused the hang and it is dropped
2025 * - reset engine (which will force the engine to idle)
2026 * - re-init/configure engine
Michel Thierry142bc7d2017-06-20 10:57:46 +01002027 */
Chris Wilson535275d2017-07-21 13:32:37 +01002028int i915_reset_engine(struct intel_engine_cs *engine, unsigned int flags)
Michel Thierry142bc7d2017-06-20 10:57:46 +01002029{
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002030 struct i915_gpu_error *error = &engine->i915->gpu_error;
2031 struct drm_i915_gem_request *active_request;
2032 int ret;
2033
2034 GEM_BUG_ON(!test_bit(I915_RESET_ENGINE + engine->id, &error->flags));
2035
Chris Wilsonf6ba181a2017-12-16 00:22:06 +00002036 active_request = i915_gem_reset_prepare_engine(engine);
2037 if (IS_ERR_OR_NULL(active_request)) {
2038 /* Either the previous reset failed, or we pardon the reset. */
2039 ret = PTR_ERR(active_request);
2040 goto out;
2041 }
2042
Chris Wilson535275d2017-07-21 13:32:37 +01002043 if (!(flags & I915_RESET_QUIET)) {
2044 dev_notice(engine->i915->drm.dev,
2045 "Resetting %s after gpu hang\n", engine->name);
2046 }
Chris Wilson73676122017-07-21 13:32:31 +01002047 error->reset_engine_count[engine->id]++;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002048
Michel Thierry6acbea82017-10-31 15:53:09 -07002049 if (!engine->i915->guc.execbuf_client)
2050 ret = intel_gt_reset_engine(engine->i915, engine);
2051 else
2052 ret = intel_guc_reset_engine(&engine->i915->guc, engine);
Chris Wilson0364cd12017-07-21 13:32:21 +01002053 if (ret) {
2054 /* If we fail here, we expect to fallback to a global reset */
Michel Thierry6acbea82017-10-31 15:53:09 -07002055 DRM_DEBUG_DRIVER("%sFailed to reset %s, ret=%d\n",
2056 engine->i915->guc.execbuf_client ? "GuC " : "",
Chris Wilson0364cd12017-07-21 13:32:21 +01002057 engine->name, ret);
2058 goto out;
2059 }
Chris Wilsonb4f3e162017-07-21 13:32:20 +01002060
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002061 /*
2062 * The request that caused the hang is stuck on elsp, we know the
2063 * active request and can drop it, adjust head to skip the offending
2064 * request to resume executing remaining requests in the queue.
2065 */
2066 i915_gem_reset_engine(engine, active_request);
2067
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002068 /*
2069 * The engine and its registers (and workarounds in case of render)
2070 * have been reset to their default values. Follow the init_ring
2071 * process to program RING_MODE, HWSP and re-enable submission.
2072 */
2073 ret = engine->init_hw(engine);
Michel Thierry702c8f82017-06-20 10:57:48 +01002074 if (ret)
2075 goto out;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002076
2077out:
Chris Wilson0364cd12017-07-21 13:32:21 +01002078 i915_gem_reset_finish_engine(engine);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002079 return ret;
Michel Thierry142bc7d2017-06-20 10:57:46 +01002080}
2081
David Weinehallc49d13e2016-08-22 13:32:42 +03002082static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002083{
David Weinehallc49d13e2016-08-22 13:32:42 +03002084 struct pci_dev *pdev = to_pci_dev(kdev);
2085 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002086
David Weinehallc49d13e2016-08-22 13:32:42 +03002087 if (!dev) {
2088 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002089 return -ENODEV;
2090 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002091
David Weinehallc49d13e2016-08-22 13:32:42 +03002092 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10002093 return 0;
2094
David Weinehallc49d13e2016-08-22 13:32:42 +03002095 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002096}
2097
David Weinehallc49d13e2016-08-22 13:32:42 +03002098static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002099{
David Weinehallc49d13e2016-08-22 13:32:42 +03002100 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002101
2102 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01002103 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03002104 * requiring our device to be power up. Due to the lack of a
2105 * parent/child relationship we currently solve this with an late
2106 * suspend hook.
2107 *
2108 * FIXME: This should be solved with a special hdmi sink device or
2109 * similar so that power domains can be employed.
2110 */
David Weinehallc49d13e2016-08-22 13:32:42 +03002111 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03002112 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002113
David Weinehallc49d13e2016-08-22 13:32:42 +03002114 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02002115}
2116
David Weinehallc49d13e2016-08-22 13:32:42 +03002117static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02002118{
David Weinehallc49d13e2016-08-22 13:32:42 +03002119 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02002120
David Weinehallc49d13e2016-08-22 13:32:42 +03002121 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02002122 return 0;
2123
David Weinehallc49d13e2016-08-22 13:32:42 +03002124 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002125}
2126
David Weinehallc49d13e2016-08-22 13:32:42 +03002127static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002128{
David Weinehallc49d13e2016-08-22 13:32:42 +03002129 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002130
David Weinehallc49d13e2016-08-22 13:32:42 +03002131 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002132 return 0;
2133
David Weinehallc49d13e2016-08-22 13:32:42 +03002134 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002135}
2136
David Weinehallc49d13e2016-08-22 13:32:42 +03002137static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002138{
David Weinehallc49d13e2016-08-22 13:32:42 +03002139 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002140
David Weinehallc49d13e2016-08-22 13:32:42 +03002141 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002142 return 0;
2143
David Weinehallc49d13e2016-08-22 13:32:42 +03002144 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002145}
2146
Chris Wilson1f19ac22016-05-14 07:26:32 +01002147/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03002148static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002149{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002150 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson6a800ea2016-09-21 14:51:07 +01002151 int ret;
2152
Imre Deakdd9f31c2017-08-16 17:46:07 +03002153 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2154 ret = i915_drm_suspend(dev);
2155 if (ret)
2156 return ret;
2157 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01002158
2159 ret = i915_gem_freeze(kdev_to_i915(kdev));
2160 if (ret)
2161 return ret;
2162
2163 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002164}
2165
David Weinehallc49d13e2016-08-22 13:32:42 +03002166static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002167{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002168 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson461fb992016-05-14 07:26:33 +01002169 int ret;
2170
Imre Deakdd9f31c2017-08-16 17:46:07 +03002171 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2172 ret = i915_drm_suspend_late(dev, true);
2173 if (ret)
2174 return ret;
2175 }
Chris Wilson461fb992016-05-14 07:26:33 +01002176
David Weinehallc49d13e2016-08-22 13:32:42 +03002177 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01002178 if (ret)
2179 return ret;
2180
2181 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002182}
2183
2184/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002185static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002186{
David Weinehallc49d13e2016-08-22 13:32:42 +03002187 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002188}
2189
David Weinehallc49d13e2016-08-22 13:32:42 +03002190static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002191{
David Weinehallc49d13e2016-08-22 13:32:42 +03002192 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002193}
2194
2195/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002196static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002197{
David Weinehallc49d13e2016-08-22 13:32:42 +03002198 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002199}
2200
David Weinehallc49d13e2016-08-22 13:32:42 +03002201static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002202{
David Weinehallc49d13e2016-08-22 13:32:42 +03002203 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002204}
2205
Imre Deakddeea5b2014-05-05 15:19:56 +03002206/*
2207 * Save all Gunit registers that may be lost after a D3 and a subsequent
2208 * S0i[R123] transition. The list of registers needing a save/restore is
2209 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2210 * registers in the following way:
2211 * - Driver: saved/restored by the driver
2212 * - Punit : saved/restored by the Punit firmware
2213 * - No, w/o marking: no need to save/restore, since the register is R/O or
2214 * used internally by the HW in a way that doesn't depend
2215 * keeping the content across a suspend/resume.
2216 * - Debug : used for debugging
2217 *
2218 * We save/restore all registers marked with 'Driver', with the following
2219 * exceptions:
2220 * - Registers out of use, including also registers marked with 'Debug'.
2221 * These have no effect on the driver's operation, so we don't save/restore
2222 * them to reduce the overhead.
2223 * - Registers that are fully setup by an initialization function called from
2224 * the resume path. For example many clock gating and RPS/RC6 registers.
2225 * - Registers that provide the right functionality with their reset defaults.
2226 *
2227 * TODO: Except for registers that based on the above 3 criteria can be safely
2228 * ignored, we save/restore all others, practically treating the HW context as
2229 * a black-box for the driver. Further investigation is needed to reduce the
2230 * saved/restored registers even further, by following the same 3 criteria.
2231 */
2232static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2233{
2234 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2235 int i;
2236
2237 /* GAM 0x4000-0x4770 */
2238 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2239 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2240 s->arb_mode = I915_READ(ARB_MODE);
2241 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2242 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2243
2244 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002245 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002246
2247 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002248 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002249
2250 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2251 s->ecochk = I915_READ(GAM_ECOCHK);
2252 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2253 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2254
2255 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2256
2257 /* MBC 0x9024-0x91D0, 0x8500 */
2258 s->g3dctl = I915_READ(VLV_G3DCTL);
2259 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2260 s->mbctl = I915_READ(GEN6_MBCTL);
2261
2262 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2263 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2264 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2265 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2266 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2267 s->rstctl = I915_READ(GEN6_RSTCTL);
2268 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2269
2270 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2271 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2272 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2273 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2274 s->ecobus = I915_READ(ECOBUS);
2275 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2276 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2277 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2278 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2279 s->rcedata = I915_READ(VLV_RCEDATA);
2280 s->spare2gh = I915_READ(VLV_SPAREG2H);
2281
2282 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2283 s->gt_imr = I915_READ(GTIMR);
2284 s->gt_ier = I915_READ(GTIER);
2285 s->pm_imr = I915_READ(GEN6_PMIMR);
2286 s->pm_ier = I915_READ(GEN6_PMIER);
2287
2288 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002289 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002290
2291 /* GT SA CZ domain, 0x100000-0x138124 */
2292 s->tilectl = I915_READ(TILECTL);
2293 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2294 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2295 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2296 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2297
2298 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2299 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2300 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002301 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002302 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2303
2304 /*
2305 * Not saving any of:
2306 * DFT, 0x9800-0x9EC0
2307 * SARB, 0xB000-0xB1FC
2308 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2309 * PCI CFG
2310 */
2311}
2312
2313static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2314{
2315 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2316 u32 val;
2317 int i;
2318
2319 /* GAM 0x4000-0x4770 */
2320 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2321 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2322 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2323 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2324 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2325
2326 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002327 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002328
2329 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002330 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002331
2332 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2333 I915_WRITE(GAM_ECOCHK, s->ecochk);
2334 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2335 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2336
2337 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2338
2339 /* MBC 0x9024-0x91D0, 0x8500 */
2340 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2341 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2342 I915_WRITE(GEN6_MBCTL, s->mbctl);
2343
2344 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2345 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2346 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2347 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2348 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2349 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2350 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2351
2352 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2353 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2354 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2355 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2356 I915_WRITE(ECOBUS, s->ecobus);
2357 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2358 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2359 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2360 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2361 I915_WRITE(VLV_RCEDATA, s->rcedata);
2362 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2363
2364 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2365 I915_WRITE(GTIMR, s->gt_imr);
2366 I915_WRITE(GTIER, s->gt_ier);
2367 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2368 I915_WRITE(GEN6_PMIER, s->pm_ier);
2369
2370 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002371 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002372
2373 /* GT SA CZ domain, 0x100000-0x138124 */
2374 I915_WRITE(TILECTL, s->tilectl);
2375 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2376 /*
2377 * Preserve the GT allow wake and GFX force clock bit, they are not
2378 * be restored, as they are used to control the s0ix suspend/resume
2379 * sequence by the caller.
2380 */
2381 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2382 val &= VLV_GTLC_ALLOWWAKEREQ;
2383 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2384 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2385
2386 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2387 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2388 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2389 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2390
2391 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2392
2393 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2394 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2395 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002396 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002397 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2398}
2399
Chris Wilson3dd14c02017-04-21 14:58:15 +01002400static int vlv_wait_for_pw_status(struct drm_i915_private *dev_priv,
2401 u32 mask, u32 val)
2402{
2403 /* The HW does not like us polling for PW_STATUS frequently, so
2404 * use the sleeping loop rather than risk the busy spin within
2405 * intel_wait_for_register().
2406 *
2407 * Transitioning between RC6 states should be at most 2ms (see
2408 * valleyview_enable_rps) so use a 3ms timeout.
2409 */
2410 return wait_for((I915_READ_NOTRACE(VLV_GTLC_PW_STATUS) & mask) == val,
2411 3);
2412}
2413
Imre Deak650ad972014-04-18 16:35:02 +03002414int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2415{
2416 u32 val;
2417 int err;
2418
Imre Deak650ad972014-04-18 16:35:02 +03002419 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2420 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2421 if (force_on)
2422 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2423 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2424
2425 if (!force_on)
2426 return 0;
2427
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002428 err = intel_wait_for_register(dev_priv,
2429 VLV_GTLC_SURVIVABILITY_REG,
2430 VLV_GFX_CLK_STATUS_BIT,
2431 VLV_GFX_CLK_STATUS_BIT,
2432 20);
Imre Deak650ad972014-04-18 16:35:02 +03002433 if (err)
2434 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2435 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2436
2437 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002438}
2439
Imre Deakddeea5b2014-05-05 15:19:56 +03002440static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2441{
Chris Wilson3dd14c02017-04-21 14:58:15 +01002442 u32 mask;
Imre Deakddeea5b2014-05-05 15:19:56 +03002443 u32 val;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002444 int err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002445
2446 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2447 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2448 if (allow)
2449 val |= VLV_GTLC_ALLOWWAKEREQ;
2450 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2451 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2452
Chris Wilson3dd14c02017-04-21 14:58:15 +01002453 mask = VLV_GTLC_ALLOWWAKEACK;
2454 val = allow ? mask : 0;
2455
2456 err = vlv_wait_for_pw_status(dev_priv, mask, val);
Imre Deakddeea5b2014-05-05 15:19:56 +03002457 if (err)
2458 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002459
Imre Deakddeea5b2014-05-05 15:19:56 +03002460 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002461}
2462
Chris Wilson3dd14c02017-04-21 14:58:15 +01002463static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2464 bool wait_for_on)
Imre Deakddeea5b2014-05-05 15:19:56 +03002465{
2466 u32 mask;
2467 u32 val;
Imre Deakddeea5b2014-05-05 15:19:56 +03002468
2469 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2470 val = wait_for_on ? mask : 0;
Imre Deakddeea5b2014-05-05 15:19:56 +03002471
2472 /*
2473 * RC6 transitioning can be delayed up to 2 msec (see
2474 * valleyview_enable_rps), use 3 msec for safety.
2475 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002476 if (vlv_wait_for_pw_status(dev_priv, mask, val))
Imre Deakddeea5b2014-05-05 15:19:56 +03002477 DRM_ERROR("timeout waiting for GT wells to go %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002478 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002479}
2480
2481static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2482{
2483 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2484 return;
2485
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002486 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002487 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2488}
2489
Sagar Kambleebc32822014-08-13 23:07:05 +05302490static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002491{
2492 u32 mask;
2493 int err;
2494
2495 /*
2496 * Bspec defines the following GT well on flags as debug only, so
2497 * don't treat them as hard failures.
2498 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002499 vlv_wait_for_gt_wells(dev_priv, false);
Imre Deakddeea5b2014-05-05 15:19:56 +03002500
2501 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2502 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2503
2504 vlv_check_no_gt_access(dev_priv);
2505
2506 err = vlv_force_gfx_clock(dev_priv, true);
2507 if (err)
2508 goto err1;
2509
2510 err = vlv_allow_gt_wake(dev_priv, false);
2511 if (err)
2512 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302513
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002514 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302515 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002516
2517 err = vlv_force_gfx_clock(dev_priv, false);
2518 if (err)
2519 goto err2;
2520
2521 return 0;
2522
2523err2:
2524 /* For safety always re-enable waking and disable gfx clock forcing */
2525 vlv_allow_gt_wake(dev_priv, true);
2526err1:
2527 vlv_force_gfx_clock(dev_priv, false);
2528
2529 return err;
2530}
2531
Sagar Kamble016970b2014-08-13 23:07:06 +05302532static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2533 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002534{
Imre Deakddeea5b2014-05-05 15:19:56 +03002535 int err;
2536 int ret;
2537
2538 /*
2539 * If any of the steps fail just try to continue, that's the best we
2540 * can do at this point. Return the first error code (which will also
2541 * leave RPM permanently disabled).
2542 */
2543 ret = vlv_force_gfx_clock(dev_priv, true);
2544
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002545 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302546 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002547
2548 err = vlv_allow_gt_wake(dev_priv, true);
2549 if (!ret)
2550 ret = err;
2551
2552 err = vlv_force_gfx_clock(dev_priv, false);
2553 if (!ret)
2554 ret = err;
2555
2556 vlv_check_no_gt_access(dev_priv);
2557
Chris Wilson7c108fd2016-10-24 13:42:18 +01002558 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002559 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002560
2561 return ret;
2562}
2563
David Weinehallc49d13e2016-08-22 13:32:42 +03002564static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002565{
David Weinehallc49d13e2016-08-22 13:32:42 +03002566 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002567 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002568 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002569 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002570
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002571 if (WARN_ON_ONCE(!(dev_priv->gt_pm.rc6.enabled && HAS_RC6(dev_priv))))
Imre Deakc6df39b2014-04-14 20:24:29 +03002572 return -ENODEV;
2573
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002574 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002575 return -ENODEV;
2576
Paulo Zanoni8a187452013-12-06 20:32:13 -02002577 DRM_DEBUG_KMS("Suspending device\n");
2578
Imre Deak1f814da2015-12-16 02:52:19 +02002579 disable_rpm_wakeref_asserts(dev_priv);
2580
Imre Deakd6102972014-05-07 19:57:49 +03002581 /*
2582 * We are safe here against re-faults, since the fault handler takes
2583 * an RPM reference.
2584 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002585 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002586
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002587 intel_guc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002588
Imre Deak2eb52522014-11-19 15:30:05 +02002589 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002590
Hans de Goede01c799c2017-11-14 14:55:18 +01002591 intel_uncore_suspend(dev_priv);
2592
Imre Deak507e1262016-04-20 20:27:54 +03002593 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002594 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002595 bxt_display_core_uninit(dev_priv);
2596 bxt_enable_dc9(dev_priv);
2597 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2598 hsw_enable_pc8(dev_priv);
2599 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2600 ret = vlv_suspend_complete(dev_priv);
2601 }
2602
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002603 if (ret) {
2604 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Hans de Goede01c799c2017-11-14 14:55:18 +01002605 intel_uncore_runtime_resume(dev_priv);
2606
Daniel Vetterb9632912014-09-30 10:56:44 +02002607 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002608
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302609 intel_guc_resume(dev_priv);
2610
2611 i915_gem_init_swizzling(dev_priv);
2612 i915_gem_restore_fences(dev_priv);
2613
Imre Deak1f814da2015-12-16 02:52:19 +02002614 enable_rpm_wakeref_asserts(dev_priv);
2615
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002616 return ret;
2617 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002618
Imre Deak1f814da2015-12-16 02:52:19 +02002619 enable_rpm_wakeref_asserts(dev_priv);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002620 WARN_ON_ONCE(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002621
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002622 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002623 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2624
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002625 dev_priv->runtime_pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002626
2627 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002628 * FIXME: We really should find a document that references the arguments
2629 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002630 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002631 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002632 /*
2633 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2634 * being detected, and the call we do at intel_runtime_resume()
2635 * won't be able to restore them. Since PCI_D3hot matches the
2636 * actual specification and appears to be working, use it.
2637 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002638 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002639 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002640 /*
2641 * current versions of firmware which depend on this opregion
2642 * notification have repurposed the D1 definition to mean
2643 * "runtime suspended" vs. what you would normally expect (D3)
2644 * to distinguish it from notifications that might be sent via
2645 * the suspend path.
2646 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002647 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002648 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002649
Mika Kuoppala59bad942015-01-16 11:34:40 +02002650 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002651
Ander Conselvan de Oliveira21d6e0b2017-01-20 16:28:43 +02002652 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002653 intel_hpd_poll_init(dev_priv);
2654
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002655 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002656 return 0;
2657}
2658
David Weinehallc49d13e2016-08-22 13:32:42 +03002659static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002660{
David Weinehallc49d13e2016-08-22 13:32:42 +03002661 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002662 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002663 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002664 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002665
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002666 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002667 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002668
2669 DRM_DEBUG_KMS("Resuming device\n");
2670
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002671 WARN_ON_ONCE(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Imre Deak1f814da2015-12-16 02:52:19 +02002672 disable_rpm_wakeref_asserts(dev_priv);
2673
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002674 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002675 dev_priv->runtime_pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002676 if (intel_uncore_unclaimed_mmio(dev_priv))
2677 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002678
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002679 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002680 bxt_disable_dc9(dev_priv);
2681 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002682 if (dev_priv->csr.dmc_payload &&
2683 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2684 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002685 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002686 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002687 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002688 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002689 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002690
Hans de Goedebedf4d72017-11-14 14:55:17 +01002691 intel_uncore_runtime_resume(dev_priv);
2692
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302693 intel_runtime_pm_enable_interrupts(dev_priv);
2694
2695 intel_guc_resume(dev_priv);
2696
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002697 /*
2698 * No point of rolling back things in case of an error, as the best
2699 * we can do is to hope that things will still work (and disable RPM).
2700 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002701 i915_gem_init_swizzling(dev_priv);
Chris Wilson83bf6d52017-02-03 12:57:17 +00002702 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03002703
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002704 /*
2705 * On VLV/CHV display interrupts are part of the display
2706 * power well, so hpd is reinitialized from there. For
2707 * everyone else do it here.
2708 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002709 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002710 intel_hpd_init(dev_priv);
2711
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05302712 intel_enable_ipc(dev_priv);
2713
Imre Deak1f814da2015-12-16 02:52:19 +02002714 enable_rpm_wakeref_asserts(dev_priv);
2715
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002716 if (ret)
2717 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2718 else
2719 DRM_DEBUG_KMS("Device resumed\n");
2720
2721 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002722}
2723
Chris Wilson42f55512016-06-24 14:00:26 +01002724const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002725 /*
2726 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2727 * PMSG_RESUME]
2728 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002729 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002730 .suspend_late = i915_pm_suspend_late,
2731 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002732 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002733
2734 /*
2735 * S4 event handlers
2736 * @freeze, @freeze_late : called (1) before creating the
2737 * hibernation image [PMSG_FREEZE] and
2738 * (2) after rebooting, before restoring
2739 * the image [PMSG_QUIESCE]
2740 * @thaw, @thaw_early : called (1) after creating the hibernation
2741 * image, before writing it [PMSG_THAW]
2742 * and (2) after failing to create or
2743 * restore the image [PMSG_RECOVER]
2744 * @poweroff, @poweroff_late: called after writing the hibernation
2745 * image, before rebooting [PMSG_HIBERNATE]
2746 * @restore, @restore_early : called after rebooting and restoring the
2747 * hibernation image [PMSG_RESTORE]
2748 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002749 .freeze = i915_pm_freeze,
2750 .freeze_late = i915_pm_freeze_late,
2751 .thaw_early = i915_pm_thaw_early,
2752 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002753 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002754 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002755 .restore_early = i915_pm_restore_early,
2756 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002757
2758 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002759 .runtime_suspend = intel_runtime_suspend,
2760 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002761};
2762
Laurent Pinchart78b68552012-05-17 13:27:22 +02002763static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002764 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002765 .open = drm_gem_vm_open,
2766 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002767};
2768
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002769static const struct file_operations i915_driver_fops = {
2770 .owner = THIS_MODULE,
2771 .open = drm_open,
2772 .release = drm_release,
2773 .unlocked_ioctl = drm_ioctl,
2774 .mmap = drm_gem_mmap,
2775 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002776 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002777 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002778 .llseek = noop_llseek,
2779};
2780
Chris Wilson0673ad42016-06-24 14:00:22 +01002781static int
2782i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2783 struct drm_file *file)
2784{
2785 return -ENODEV;
2786}
2787
2788static const struct drm_ioctl_desc i915_ioctls[] = {
2789 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2790 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2791 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2792 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2793 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2794 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002795 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002796 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2797 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2798 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2799 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2800 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2801 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2802 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2803 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2804 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2805 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2806 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002807 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer_ioctl, DRM_AUTH),
2808 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002809 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2810 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2811 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2812 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2813 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2814 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2815 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2816 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2817 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2818 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2819 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2820 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2821 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2822 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2823 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00002824 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
2825 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002826 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002827 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
Chris Wilson0673ad42016-06-24 14:00:22 +01002828 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2829 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2830 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002831 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002832 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2833 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2834 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2835 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2836 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2837 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2838 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2839 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2840 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00002841 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01002842 DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
2843 DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002844};
2845
Linus Torvalds1da177e2005-04-16 15:20:36 -07002846static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002847 /* Don't use MTRRs here; the Xserver or userspace app should
2848 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002849 */
Eric Anholt673a3942008-07-30 12:06:12 -07002850 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002851 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +01002852 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ,
Chris Wilsoncad36882017-02-10 16:35:21 +00002853 .release = i915_driver_release,
Eric Anholt673a3942008-07-30 12:06:12 -07002854 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002855 .lastclose = i915_driver_lastclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002856 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002857
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002858 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002859 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002860 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002861
2862 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2863 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2864 .gem_prime_export = i915_gem_prime_export,
2865 .gem_prime_import = i915_gem_prime_import,
2866
Dave Airlieff72145b2011-02-07 12:16:14 +10002867 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002868 .dumb_map_offset = i915_gem_mmap_gtt,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002869 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002870 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002871 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002872 .name = DRIVER_NAME,
2873 .desc = DRIVER_DESC,
2874 .date = DRIVER_DATE,
2875 .major = DRIVER_MAJOR,
2876 .minor = DRIVER_MINOR,
2877 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002878};
Chris Wilson66d9cb52017-02-13 17:15:17 +00002879
2880#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2881#include "selftests/mock_drm.c"
2882#endif