blob: 431f7749eea2993a64db46830ad87b40e090f05c [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Ajit Khaparded2145cd2011-03-16 08:20:46 +00002 * Copyright (C) 2005 - 2011 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
Parav Pandit6a4ab662012-03-26 14:27:12 +000018#include <linux/module.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070019#include "be.h"
Sathya Perla8788fdc2009-07-27 22:52:03 +000020#include "be_cmds.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070021
Somnath Kotur3de09452011-09-30 07:25:05 +000022static inline void *embedded_payload(struct be_mcc_wrb *wrb)
23{
24 return wrb->payload.embedded_payload;
25}
Ajit Khaparde609ff3b2011-02-20 11:42:07 +000026
Sathya Perla8788fdc2009-07-27 22:52:03 +000027static void be_mcc_notify(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +000028{
Sathya Perla8788fdc2009-07-27 22:52:03 +000029 struct be_queue_info *mccq = &adapter->mcc_obj.q;
Sathya Perla5fb379e2009-06-18 00:02:59 +000030 u32 val = 0;
31
Sathya Perla6589ade2011-11-10 19:18:00 +000032 if (be_error(adapter))
Ajit Khaparde7acc2082011-02-11 13:38:17 +000033 return;
Ajit Khaparde7acc2082011-02-11 13:38:17 +000034
Sathya Perla5fb379e2009-06-18 00:02:59 +000035 val |= mccq->id & DB_MCCQ_RING_ID_MASK;
36 val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
Sathya Perlaf3eb62d2010-06-29 00:11:17 +000037
38 wmb();
Sathya Perla8788fdc2009-07-27 22:52:03 +000039 iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
Sathya Perla5fb379e2009-06-18 00:02:59 +000040}
41
42/* To check if valid bit is set, check the entire word as we don't know
43 * the endianness of the data (old entry is host endian while a new entry is
44 * little endian) */
Sathya Perlaefd2e402009-07-27 22:53:10 +000045static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000046{
47 if (compl->flags != 0) {
48 compl->flags = le32_to_cpu(compl->flags);
49 BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
50 return true;
51 } else {
52 return false;
53 }
54}
55
56/* Need to reset the entire word that houses the valid bit */
Sathya Perlaefd2e402009-07-27 22:53:10 +000057static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000058{
59 compl->flags = 0;
60}
61
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +000062static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
63{
64 unsigned long addr;
65
66 addr = tag1;
67 addr = ((addr << 16) << 16) | tag0;
68 return (void *)addr;
69}
70
Sathya Perla8788fdc2009-07-27 22:52:03 +000071static int be_mcc_compl_process(struct be_adapter *adapter,
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +000072 struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000073{
74 u16 compl_status, extd_status;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +000075 struct be_cmd_resp_hdr *resp_hdr;
76 u8 opcode = 0, subsystem = 0;
Sathya Perla5fb379e2009-06-18 00:02:59 +000077
78 /* Just swap the status to host endian; mcc tag is opaquely copied
79 * from mcc_wrb */
80 be_dws_le_to_cpu(compl, 4);
81
82 compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
83 CQE_STATUS_COMPL_MASK;
Sarveshwar Bandidd131e72010-05-25 16:16:32 -070084
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +000085 resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
86
87 if (resp_hdr) {
88 opcode = resp_hdr->opcode;
89 subsystem = resp_hdr->subsystem;
90 }
91
92 if (((opcode == OPCODE_COMMON_WRITE_FLASHROM) ||
93 (opcode == OPCODE_COMMON_WRITE_OBJECT)) &&
94 (subsystem == CMD_SUBSYSTEM_COMMON)) {
Sarveshwar Bandidd131e72010-05-25 16:16:32 -070095 adapter->flash_status = compl_status;
96 complete(&adapter->flash_compl);
97 }
98
Sathya Perlab31c50a2009-09-17 10:30:13 -070099 if (compl_status == MCC_STATUS_SUCCESS) {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000100 if (((opcode == OPCODE_ETH_GET_STATISTICS) ||
101 (opcode == OPCODE_ETH_GET_PPORT_STATS)) &&
102 (subsystem == CMD_SUBSYSTEM_ETH)) {
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000103 be_parse_stats(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +0000104 adapter->stats_cmd_sent = false;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700105 }
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000106 if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
107 subsystem == CMD_SUBSYSTEM_COMMON) {
Somnath Kotur3de09452011-09-30 07:25:05 +0000108 struct be_cmd_resp_get_cntl_addnl_attribs *resp =
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000109 (void *)resp_hdr;
Somnath Kotur3de09452011-09-30 07:25:05 +0000110 adapter->drv_stats.be_on_die_temperature =
111 resp->on_die_temperature;
112 }
Sathya Perla2b3f2912011-06-29 23:32:56 +0000113 } else {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000114 if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
Padmanabh Ratnakar7aeb2152012-07-12 03:56:46 +0000115 adapter->be_get_temp_freq = 0;
Somnath Kotur3de09452011-09-30 07:25:05 +0000116
Sathya Perla2b3f2912011-06-29 23:32:56 +0000117 if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
118 compl_status == MCC_STATUS_ILLEGAL_REQUEST)
119 goto done;
120
121 if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000122 dev_warn(&adapter->pdev->dev,
123 "opcode %d-%d is not permitted\n",
124 opcode, subsystem);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000125 } else {
126 extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
127 CQE_STATUS_EXTD_MASK;
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000128 dev_err(&adapter->pdev->dev,
129 "opcode %d-%d failed:status %d-%d\n",
130 opcode, subsystem, compl_status, extd_status);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000131 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000132 }
Sathya Perla2b3f2912011-06-29 23:32:56 +0000133done:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700134 return compl_status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000135}
136
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000137/* Link state evt is a string of bytes; no need for endian swapping */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000138static void be_async_link_state_process(struct be_adapter *adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000139 struct be_async_event_link_state *evt)
140{
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000141 /* When link status changes, link speed must be re-queried from FW */
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000142 adapter->phy.link_speed = -1;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000143
144 /* For the initial link status do not rely on the ASYNC event as
145 * it may not be received in some cases.
146 */
147 if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
148 be_link_status_update(adapter, evt->port_link_status);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000149}
150
Somnath Koturcc4ce022010-10-21 07:11:14 -0700151/* Grp5 CoS Priority evt */
152static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
153 struct be_async_event_grp5_cos_priority *evt)
154{
155 if (evt->valid) {
156 adapter->vlan_prio_bmap = evt->available_priority_bmap;
Ajit Khaparde60964dd2011-02-11 13:37:25 +0000157 adapter->recommended_prio &= ~VLAN_PRIO_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700158 adapter->recommended_prio =
159 evt->reco_default_priority << VLAN_PRIO_SHIFT;
160 }
161}
162
163/* Grp5 QOS Speed evt */
164static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
165 struct be_async_event_grp5_qos_link_speed *evt)
166{
167 if (evt->physical_port == adapter->port_num) {
168 /* qos_link_speed is in units of 10 Mbps */
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000169 adapter->phy.link_speed = evt->qos_link_speed * 10;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700170 }
171}
172
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000173/*Grp5 PVID evt*/
174static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
175 struct be_async_event_grp5_pvid_state *evt)
176{
177 if (evt->enabled)
Somnath Kotur939cf302011-08-18 21:51:49 -0700178 adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000179 else
180 adapter->pvid = 0;
181}
182
Somnath Koturcc4ce022010-10-21 07:11:14 -0700183static void be_async_grp5_evt_process(struct be_adapter *adapter,
184 u32 trailer, struct be_mcc_compl *evt)
185{
186 u8 event_type = 0;
187
188 event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
189 ASYNC_TRAILER_EVENT_TYPE_MASK;
190
191 switch (event_type) {
192 case ASYNC_EVENT_COS_PRIORITY:
193 be_async_grp5_cos_priority_process(adapter,
194 (struct be_async_event_grp5_cos_priority *)evt);
195 break;
196 case ASYNC_EVENT_QOS_SPEED:
197 be_async_grp5_qos_speed_process(adapter,
198 (struct be_async_event_grp5_qos_link_speed *)evt);
199 break;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000200 case ASYNC_EVENT_PVID_STATE:
201 be_async_grp5_pvid_state_process(adapter,
202 (struct be_async_event_grp5_pvid_state *)evt);
203 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700204 default:
205 dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
206 break;
207 }
208}
209
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000210static inline bool is_link_state_evt(u32 trailer)
211{
Eric Dumazet807540b2010-09-23 05:40:09 +0000212 return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000213 ASYNC_TRAILER_EVENT_CODE_MASK) ==
Eric Dumazet807540b2010-09-23 05:40:09 +0000214 ASYNC_EVENT_CODE_LINK_STATE;
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000215}
Sathya Perla5fb379e2009-06-18 00:02:59 +0000216
Somnath Koturcc4ce022010-10-21 07:11:14 -0700217static inline bool is_grp5_evt(u32 trailer)
218{
219 return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
220 ASYNC_TRAILER_EVENT_CODE_MASK) ==
221 ASYNC_EVENT_CODE_GRP_5);
222}
223
Sathya Perlaefd2e402009-07-27 22:53:10 +0000224static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000225{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000226 struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000227 struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000228
229 if (be_mcc_compl_is_new(compl)) {
230 queue_tail_inc(mcc_cq);
231 return compl;
232 }
233 return NULL;
234}
235
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000236void be_async_mcc_enable(struct be_adapter *adapter)
237{
238 spin_lock_bh(&adapter->mcc_cq_lock);
239
240 be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
241 adapter->mcc_obj.rearm_cq = true;
242
243 spin_unlock_bh(&adapter->mcc_cq_lock);
244}
245
246void be_async_mcc_disable(struct be_adapter *adapter)
247{
248 adapter->mcc_obj.rearm_cq = false;
249}
250
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000251int be_process_mcc(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000252{
Sathya Perlaefd2e402009-07-27 22:53:10 +0000253 struct be_mcc_compl *compl;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000254 int num = 0, status = 0;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000255 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000256
Sathya Perla8788fdc2009-07-27 22:52:03 +0000257 spin_lock_bh(&adapter->mcc_cq_lock);
258 while ((compl = be_mcc_compl_get(adapter))) {
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000259 if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
260 /* Interpret flags as an async trailer */
Ajit Khaparde323f30b2010-09-03 06:24:13 +0000261 if (is_link_state_evt(compl->flags))
262 be_async_link_state_process(adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000263 (struct be_async_event_link_state *) compl);
Somnath Koturcc4ce022010-10-21 07:11:14 -0700264 else if (is_grp5_evt(compl->flags))
265 be_async_grp5_evt_process(adapter,
266 compl->flags, compl);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700267 } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000268 status = be_mcc_compl_process(adapter, compl);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000269 atomic_dec(&mcc_obj->q.used);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000270 }
271 be_mcc_compl_use(compl);
272 num++;
273 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700274
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000275 if (num)
276 be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
277
Sathya Perla8788fdc2009-07-27 22:52:03 +0000278 spin_unlock_bh(&adapter->mcc_cq_lock);
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000279 return status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000280}
281
Sathya Perla6ac7b682009-06-18 00:05:54 +0000282/* Wait till no more pending mcc requests are present */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700283static int be_mcc_wait_compl(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000284{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700285#define mcc_timeout 120000 /* 12s timeout */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000286 int i, status = 0;
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800287 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700288
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800289 for (i = 0; i < mcc_timeout; i++) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000290 if (be_error(adapter))
291 return -EIO;
292
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000293 status = be_process_mcc(adapter);
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800294
295 if (atomic_read(&mcc_obj->q.used) == 0)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000296 break;
297 udelay(100);
298 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700299 if (i == mcc_timeout) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000300 dev_err(&adapter->pdev->dev, "FW not responding\n");
301 adapter->fw_timeout = true;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000302 return -EIO;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700303 }
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800304 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000305}
306
307/* Notify MCC requests and wait for completion */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700308static int be_mcc_notify_wait(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000309{
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000310 int status;
311 struct be_mcc_wrb *wrb;
312 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
313 u16 index = mcc_obj->q.head;
314 struct be_cmd_resp_hdr *resp;
315
316 index_dec(&index, mcc_obj->q.len);
317 wrb = queue_index_node(&mcc_obj->q, index);
318
319 resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
320
Sathya Perla8788fdc2009-07-27 22:52:03 +0000321 be_mcc_notify(adapter);
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000322
323 status = be_mcc_wait_compl(adapter);
324 if (status == -EIO)
325 goto out;
326
327 status = resp->status;
328out:
329 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000330}
331
Sathya Perla5f0b8492009-07-27 22:52:56 +0000332static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700333{
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000334 int msecs = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700335 u32 ready;
336
337 do {
Sathya Perla6589ade2011-11-10 19:18:00 +0000338 if (be_error(adapter))
339 return -EIO;
340
Sathya Perlacf588472010-02-14 21:22:01 +0000341 ready = ioread32(db);
Sathya Perla434b3642011-11-10 19:17:59 +0000342 if (ready == 0xffffffff)
Sathya Perlacf588472010-02-14 21:22:01 +0000343 return -1;
Sathya Perlacf588472010-02-14 21:22:01 +0000344
345 ready &= MPU_MAILBOX_DB_RDY_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700346 if (ready)
347 break;
348
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000349 if (msecs > 4000) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000350 dev_err(&adapter->pdev->dev, "FW not responding\n");
351 adapter->fw_timeout = true;
Padmanabh Ratnakare1cfb672011-11-03 01:50:08 +0000352 be_detect_dump_ue(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700353 return -1;
354 }
355
Sathya Perla1dbf53a2011-05-12 19:32:16 +0000356 msleep(1);
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000357 msecs++;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700358 } while (true);
359
360 return 0;
361}
362
363/*
364 * Insert the mailbox address into the doorbell in two steps
Sathya Perla5fb379e2009-06-18 00:02:59 +0000365 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700366 */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700367static int be_mbox_notify_wait(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700368{
369 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700370 u32 val = 0;
Sathya Perla8788fdc2009-07-27 22:52:03 +0000371 void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
372 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700373 struct be_mcc_mailbox *mbox = mbox_mem->va;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000374 struct be_mcc_compl *compl = &mbox->compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700375
Sathya Perlacf588472010-02-14 21:22:01 +0000376 /* wait for ready to be set */
377 status = be_mbox_db_ready_wait(adapter, db);
378 if (status != 0)
379 return status;
380
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700381 val |= MPU_MAILBOX_DB_HI_MASK;
382 /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
383 val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
384 iowrite32(val, db);
385
386 /* wait for ready to be set */
Sathya Perla5f0b8492009-07-27 22:52:56 +0000387 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700388 if (status != 0)
389 return status;
390
391 val = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700392 /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
393 val |= (u32)(mbox_mem->dma >> 4) << 2;
394 iowrite32(val, db);
395
Sathya Perla5f0b8492009-07-27 22:52:56 +0000396 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700397 if (status != 0)
398 return status;
399
Sathya Perla5fb379e2009-06-18 00:02:59 +0000400 /* A cq entry has been made now */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000401 if (be_mcc_compl_is_new(compl)) {
402 status = be_mcc_compl_process(adapter, &mbox->compl);
403 be_mcc_compl_use(compl);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000404 if (status)
405 return status;
406 } else {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000407 dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700408 return -1;
409 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000410 return 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700411}
412
Sathya Perla8788fdc2009-07-27 22:52:03 +0000413static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700414{
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000415 u32 sem;
416
417 if (lancer_chip(adapter))
418 sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
419 else
420 sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700421
422 *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
423 if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
424 return -1;
425 else
426 return 0;
427}
428
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000429int lancer_wait_ready(struct be_adapter *adapter)
430{
431#define SLIPORT_READY_TIMEOUT 30
432 u32 sliport_status;
433 int status = 0, i;
434
435 for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
436 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
437 if (sliport_status & SLIPORT_STATUS_RDY_MASK)
438 break;
439
440 msleep(1000);
441 }
442
443 if (i == SLIPORT_READY_TIMEOUT)
444 status = -1;
445
446 return status;
447}
448
449int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
450{
451 int status;
452 u32 sliport_status, err, reset_needed;
453 status = lancer_wait_ready(adapter);
454 if (!status) {
455 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
456 err = sliport_status & SLIPORT_STATUS_ERR_MASK;
457 reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
458 if (err && reset_needed) {
459 iowrite32(SLI_PORT_CONTROL_IP_MASK,
460 adapter->db + SLIPORT_CONTROL_OFFSET);
461
462 /* check adapter has corrected the error */
463 status = lancer_wait_ready(adapter);
464 sliport_status = ioread32(adapter->db +
465 SLIPORT_STATUS_OFFSET);
466 sliport_status &= (SLIPORT_STATUS_ERR_MASK |
467 SLIPORT_STATUS_RN_MASK);
468 if (status || sliport_status)
469 status = -1;
470 } else if (err || reset_needed) {
471 status = -1;
472 }
473 }
474 return status;
475}
476
477int be_fw_wait_ready(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700478{
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000479 u16 stage;
480 int status, timeout = 0;
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000481 struct device *dev = &adapter->pdev->dev;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700482
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000483 if (lancer_chip(adapter)) {
484 status = lancer_wait_ready(adapter);
485 return status;
486 }
487
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000488 do {
489 status = be_POST_stage_get(adapter, &stage);
490 if (status) {
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000491 dev_err(dev, "POST error; stage=0x%x\n", stage);
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000492 return -1;
493 } else if (stage != POST_STAGE_ARMFW_RDY) {
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000494 if (msleep_interruptible(2000)) {
495 dev_err(dev, "Waiting for POST aborted\n");
496 return -EINTR;
497 }
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000498 timeout += 2;
499 } else {
500 return 0;
501 }
Somnath Kotur3ab81b52011-10-03 08:10:57 +0000502 } while (timeout < 60);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700503
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000504 dev_err(dev, "POST timeout; stage=0x%x\n", stage);
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000505 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700506}
507
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700508
509static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
510{
511 return &wrb->payload.sgl[0];
512}
513
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700514
515/* Don't touch the hdr after it's prepared */
Somnath Kotur106df1e2011-10-27 07:12:13 +0000516/* mem will be NULL for embedded commands */
517static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
518 u8 subsystem, u8 opcode, int cmd_len,
519 struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700520{
Somnath Kotur106df1e2011-10-27 07:12:13 +0000521 struct be_sge *sge;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000522 unsigned long addr = (unsigned long)req_hdr;
523 u64 req_addr = addr;
Somnath Kotur106df1e2011-10-27 07:12:13 +0000524
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700525 req_hdr->opcode = opcode;
526 req_hdr->subsystem = subsystem;
527 req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
Ajit Khaparde07793d32010-02-16 00:18:46 +0000528 req_hdr->version = 0;
Somnath Kotur106df1e2011-10-27 07:12:13 +0000529
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000530 wrb->tag0 = req_addr & 0xFFFFFFFF;
531 wrb->tag1 = upper_32_bits(req_addr);
532
Somnath Kotur106df1e2011-10-27 07:12:13 +0000533 wrb->payload_length = cmd_len;
534 if (mem) {
535 wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
536 MCC_WRB_SGE_CNT_SHIFT;
537 sge = nonembedded_sgl(wrb);
538 sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
539 sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
540 sge->len = cpu_to_le32(mem->size);
541 } else
542 wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
543 be_dws_cpu_to_le(wrb, 8);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700544}
545
546static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
547 struct be_dma_mem *mem)
548{
549 int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
550 u64 dma = (u64)mem->dma;
551
552 for (i = 0; i < buf_pages; i++) {
553 pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
554 pages[i].hi = cpu_to_le32(upper_32_bits(dma));
555 dma += PAGE_SIZE_4K;
556 }
557}
558
559/* Converts interrupt delay in microseconds to multiplier value */
560static u32 eq_delay_to_mult(u32 usec_delay)
561{
562#define MAX_INTR_RATE 651042
563 const u32 round = 10;
564 u32 multiplier;
565
566 if (usec_delay == 0)
567 multiplier = 0;
568 else {
569 u32 interrupt_rate = 1000000 / usec_delay;
570 /* Max delay, corresponding to the lowest interrupt rate */
571 if (interrupt_rate == 0)
572 multiplier = 1023;
573 else {
574 multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
575 multiplier /= interrupt_rate;
576 /* Round the multiplier to the closest value.*/
577 multiplier = (multiplier + round/2) / round;
578 multiplier = min(multiplier, (u32)1023);
579 }
580 }
581 return multiplier;
582}
583
Sathya Perlab31c50a2009-09-17 10:30:13 -0700584static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700585{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700586 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
587 struct be_mcc_wrb *wrb
588 = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
589 memset(wrb, 0, sizeof(*wrb));
590 return wrb;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700591}
592
Sathya Perlab31c50a2009-09-17 10:30:13 -0700593static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000594{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700595 struct be_queue_info *mccq = &adapter->mcc_obj.q;
596 struct be_mcc_wrb *wrb;
597
Sathya Perla713d03942009-11-22 22:02:45 +0000598 if (atomic_read(&mccq->used) >= mccq->len) {
599 dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
600 return NULL;
601 }
602
Sathya Perlab31c50a2009-09-17 10:30:13 -0700603 wrb = queue_head_node(mccq);
604 queue_head_inc(mccq);
605 atomic_inc(&mccq->used);
606 memset(wrb, 0, sizeof(*wrb));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000607 return wrb;
608}
609
Sathya Perla2243e2e2009-11-22 22:02:03 +0000610/* Tell fw we're about to start firing cmds by writing a
611 * special pattern across the wrb hdr; uses mbox
612 */
613int be_cmd_fw_init(struct be_adapter *adapter)
614{
615 u8 *wrb;
616 int status;
617
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000618 if (lancer_chip(adapter))
619 return 0;
620
Ivan Vecera29849612010-12-14 05:43:19 +0000621 if (mutex_lock_interruptible(&adapter->mbox_lock))
622 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000623
624 wrb = (u8 *)wrb_from_mbox(adapter);
Sathya Perla359a9722010-12-01 01:03:36 +0000625 *wrb++ = 0xFF;
626 *wrb++ = 0x12;
627 *wrb++ = 0x34;
628 *wrb++ = 0xFF;
629 *wrb++ = 0xFF;
630 *wrb++ = 0x56;
631 *wrb++ = 0x78;
632 *wrb = 0xFF;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000633
634 status = be_mbox_notify_wait(adapter);
635
Ivan Vecera29849612010-12-14 05:43:19 +0000636 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000637 return status;
638}
639
640/* Tell fw we're done with firing cmds by writing a
641 * special pattern across the wrb hdr; uses mbox
642 */
643int be_cmd_fw_clean(struct be_adapter *adapter)
644{
645 u8 *wrb;
646 int status;
647
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000648 if (lancer_chip(adapter))
649 return 0;
650
Ivan Vecera29849612010-12-14 05:43:19 +0000651 if (mutex_lock_interruptible(&adapter->mbox_lock))
652 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000653
654 wrb = (u8 *)wrb_from_mbox(adapter);
655 *wrb++ = 0xFF;
656 *wrb++ = 0xAA;
657 *wrb++ = 0xBB;
658 *wrb++ = 0xFF;
659 *wrb++ = 0xFF;
660 *wrb++ = 0xCC;
661 *wrb++ = 0xDD;
662 *wrb = 0xFF;
663
664 status = be_mbox_notify_wait(adapter);
665
Ivan Vecera29849612010-12-14 05:43:19 +0000666 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000667 return status;
668}
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000669
Sathya Perla8788fdc2009-07-27 22:52:03 +0000670int be_cmd_eq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700671 struct be_queue_info *eq, int eq_delay)
672{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700673 struct be_mcc_wrb *wrb;
674 struct be_cmd_req_eq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700675 struct be_dma_mem *q_mem = &eq->dma_mem;
676 int status;
677
Ivan Vecera29849612010-12-14 05:43:19 +0000678 if (mutex_lock_interruptible(&adapter->mbox_lock))
679 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700680
681 wrb = wrb_from_mbox(adapter);
682 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700683
Somnath Kotur106df1e2011-10-27 07:12:13 +0000684 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
685 OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700686
687 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
688
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700689 AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
690 /* 4byte eqe*/
691 AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
692 AMAP_SET_BITS(struct amap_eq_context, count, req->context,
693 __ilog2_u32(eq->len/256));
694 AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
695 eq_delay_to_mult(eq_delay));
696 be_dws_cpu_to_le(req->context, sizeof(req->context));
697
698 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
699
Sathya Perlab31c50a2009-09-17 10:30:13 -0700700 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700701 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700702 struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700703 eq->id = le16_to_cpu(resp->eq_id);
704 eq->created = true;
705 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700706
Ivan Vecera29849612010-12-14 05:43:19 +0000707 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700708 return status;
709}
710
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000711/* Use MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000712int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000713 u8 type, bool permanent, u32 if_handle, u32 pmac_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700714{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700715 struct be_mcc_wrb *wrb;
716 struct be_cmd_req_mac_query *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700717 int status;
718
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000719 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700720
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000721 wrb = wrb_from_mccq(adapter);
722 if (!wrb) {
723 status = -EBUSY;
724 goto err;
725 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700726 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700727
Somnath Kotur106df1e2011-10-27 07:12:13 +0000728 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
729 OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700730 req->type = type;
731 if (permanent) {
732 req->permanent = 1;
733 } else {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700734 req->if_id = cpu_to_le16((u16) if_handle);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000735 req->pmac_id = cpu_to_le32(pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700736 req->permanent = 0;
737 }
738
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000739 status = be_mcc_notify_wait(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700740 if (!status) {
741 struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700742 memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700743 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700744
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000745err:
746 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700747 return status;
748}
749
Sathya Perlab31c50a2009-09-17 10:30:13 -0700750/* Uses synchronous MCCQ */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000751int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Ajit Khapardef8617e02011-02-11 13:36:37 +0000752 u32 if_id, u32 *pmac_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700753{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700754 struct be_mcc_wrb *wrb;
755 struct be_cmd_req_pmac_add *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700756 int status;
757
Sathya Perlab31c50a2009-09-17 10:30:13 -0700758 spin_lock_bh(&adapter->mcc_lock);
759
760 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000761 if (!wrb) {
762 status = -EBUSY;
763 goto err;
764 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700765 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700766
Somnath Kotur106df1e2011-10-27 07:12:13 +0000767 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
768 OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700769
Ajit Khapardef8617e02011-02-11 13:36:37 +0000770 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700771 req->if_id = cpu_to_le32(if_id);
772 memcpy(req->mac_address, mac_addr, ETH_ALEN);
773
Sathya Perlab31c50a2009-09-17 10:30:13 -0700774 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700775 if (!status) {
776 struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
777 *pmac_id = le32_to_cpu(resp->pmac_id);
778 }
779
Sathya Perla713d03942009-11-22 22:02:45 +0000780err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700781 spin_unlock_bh(&adapter->mcc_lock);
Somnath Koture3a7ae22011-10-27 07:14:05 +0000782
783 if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
784 status = -EPERM;
785
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700786 return status;
787}
788
Sathya Perlab31c50a2009-09-17 10:30:13 -0700789/* Uses synchronous MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +0000790int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700791{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700792 struct be_mcc_wrb *wrb;
793 struct be_cmd_req_pmac_del *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700794 int status;
795
Sathya Perla30128032011-11-10 19:17:57 +0000796 if (pmac_id == -1)
797 return 0;
798
Sathya Perlab31c50a2009-09-17 10:30:13 -0700799 spin_lock_bh(&adapter->mcc_lock);
800
801 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000802 if (!wrb) {
803 status = -EBUSY;
804 goto err;
805 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700806 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700807
Somnath Kotur106df1e2011-10-27 07:12:13 +0000808 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
809 OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700810
Ajit Khapardef8617e02011-02-11 13:36:37 +0000811 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700812 req->if_id = cpu_to_le32(if_id);
813 req->pmac_id = cpu_to_le32(pmac_id);
814
Sathya Perlab31c50a2009-09-17 10:30:13 -0700815 status = be_mcc_notify_wait(adapter);
816
Sathya Perla713d03942009-11-22 22:02:45 +0000817err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700818 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700819 return status;
820}
821
Sathya Perlab31c50a2009-09-17 10:30:13 -0700822/* Uses Mbox */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000823int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
824 struct be_queue_info *eq, bool no_delay, int coalesce_wm)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700825{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700826 struct be_mcc_wrb *wrb;
827 struct be_cmd_req_cq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700828 struct be_dma_mem *q_mem = &cq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700829 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700830 int status;
831
Ivan Vecera29849612010-12-14 05:43:19 +0000832 if (mutex_lock_interruptible(&adapter->mbox_lock))
833 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700834
835 wrb = wrb_from_mbox(adapter);
836 req = embedded_payload(wrb);
837 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700838
Somnath Kotur106df1e2011-10-27 07:12:13 +0000839 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
840 OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700841
842 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000843 if (lancer_chip(adapter)) {
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +0000844 req->hdr.version = 2;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000845 req->page_size = 1; /* 1 for 4K */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000846 AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
847 no_delay);
848 AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
849 __ilog2_u32(cq->len/256));
850 AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
851 AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
852 ctxt, 1);
853 AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
854 ctxt, eq->id);
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000855 } else {
856 AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
857 coalesce_wm);
858 AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
859 ctxt, no_delay);
860 AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
861 __ilog2_u32(cq->len/256));
862 AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000863 AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
864 AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000865 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700866
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700867 be_dws_cpu_to_le(ctxt, sizeof(req->context));
868
869 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
870
Sathya Perlab31c50a2009-09-17 10:30:13 -0700871 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700872 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700873 struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700874 cq->id = le16_to_cpu(resp->cq_id);
875 cq->created = true;
876 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700877
Ivan Vecera29849612010-12-14 05:43:19 +0000878 mutex_unlock(&adapter->mbox_lock);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000879
880 return status;
881}
882
883static u32 be_encoded_q_len(int q_len)
884{
885 u32 len_encoded = fls(q_len); /* log2(len) + 1 */
886 if (len_encoded == 16)
887 len_encoded = 0;
888 return len_encoded;
889}
890
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000891int be_cmd_mccq_ext_create(struct be_adapter *adapter,
Sathya Perla5fb379e2009-06-18 00:02:59 +0000892 struct be_queue_info *mccq,
893 struct be_queue_info *cq)
894{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700895 struct be_mcc_wrb *wrb;
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000896 struct be_cmd_req_mcc_ext_create *req;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000897 struct be_dma_mem *q_mem = &mccq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700898 void *ctxt;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000899 int status;
900
Ivan Vecera29849612010-12-14 05:43:19 +0000901 if (mutex_lock_interruptible(&adapter->mbox_lock))
902 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700903
904 wrb = wrb_from_mbox(adapter);
905 req = embedded_payload(wrb);
906 ctxt = &req->context;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000907
Somnath Kotur106df1e2011-10-27 07:12:13 +0000908 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
909 OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000910
Ajit Khaparded4a2ac32010-03-11 01:35:59 +0000911 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000912 if (lancer_chip(adapter)) {
913 req->hdr.version = 1;
914 req->cq_id = cpu_to_le16(cq->id);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000915
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000916 AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
917 be_encoded_q_len(mccq->len));
918 AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
919 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
920 ctxt, cq->id);
921 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
922 ctxt, 1);
923
924 } else {
925 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
926 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
927 be_encoded_q_len(mccq->len));
928 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
929 }
930
Somnath Koturcc4ce022010-10-21 07:11:14 -0700931 /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000932 req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000933 be_dws_cpu_to_le(ctxt, sizeof(req->context));
934
935 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
936
Sathya Perlab31c50a2009-09-17 10:30:13 -0700937 status = be_mbox_notify_wait(adapter);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000938 if (!status) {
939 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
940 mccq->id = le16_to_cpu(resp->id);
941 mccq->created = true;
942 }
Ivan Vecera29849612010-12-14 05:43:19 +0000943 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700944
945 return status;
946}
947
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000948int be_cmd_mccq_org_create(struct be_adapter *adapter,
949 struct be_queue_info *mccq,
950 struct be_queue_info *cq)
951{
952 struct be_mcc_wrb *wrb;
953 struct be_cmd_req_mcc_create *req;
954 struct be_dma_mem *q_mem = &mccq->dma_mem;
955 void *ctxt;
956 int status;
957
958 if (mutex_lock_interruptible(&adapter->mbox_lock))
959 return -1;
960
961 wrb = wrb_from_mbox(adapter);
962 req = embedded_payload(wrb);
963 ctxt = &req->context;
964
Somnath Kotur106df1e2011-10-27 07:12:13 +0000965 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
966 OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000967
968 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
969
970 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
971 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
972 be_encoded_q_len(mccq->len));
973 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
974
975 be_dws_cpu_to_le(ctxt, sizeof(req->context));
976
977 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
978
979 status = be_mbox_notify_wait(adapter);
980 if (!status) {
981 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
982 mccq->id = le16_to_cpu(resp->id);
983 mccq->created = true;
984 }
985
986 mutex_unlock(&adapter->mbox_lock);
987 return status;
988}
989
990int be_cmd_mccq_create(struct be_adapter *adapter,
991 struct be_queue_info *mccq,
992 struct be_queue_info *cq)
993{
994 int status;
995
996 status = be_cmd_mccq_ext_create(adapter, mccq, cq);
997 if (status && !lancer_chip(adapter)) {
998 dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
999 "or newer to avoid conflicting priorities between NIC "
1000 "and FCoE traffic");
1001 status = be_cmd_mccq_org_create(adapter, mccq, cq);
1002 }
1003 return status;
1004}
1005
Sathya Perla8788fdc2009-07-27 22:52:03 +00001006int be_cmd_txq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001007 struct be_queue_info *txq,
1008 struct be_queue_info *cq)
1009{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001010 struct be_mcc_wrb *wrb;
1011 struct be_cmd_req_eth_tx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001012 struct be_dma_mem *q_mem = &txq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001013 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001014 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001015
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +00001016 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001017
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +00001018 wrb = wrb_from_mccq(adapter);
1019 if (!wrb) {
1020 status = -EBUSY;
1021 goto err;
1022 }
1023
Sathya Perlab31c50a2009-09-17 10:30:13 -07001024 req = embedded_payload(wrb);
1025 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001026
Somnath Kotur106df1e2011-10-27 07:12:13 +00001027 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1028 OPCODE_ETH_TX_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001029
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001030 if (lancer_chip(adapter)) {
1031 req->hdr.version = 1;
1032 AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
1033 adapter->if_handle);
1034 }
1035
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001036 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
1037 req->ulp_num = BE_ULP1_NUM;
1038 req->type = BE_ETH_TX_RING_TYPE_STANDARD;
1039
Sathya Perlab31c50a2009-09-17 10:30:13 -07001040 AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
1041 be_encoded_q_len(txq->len));
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001042 AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
1043 AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
1044
1045 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1046
1047 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1048
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +00001049 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001050 if (!status) {
1051 struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
1052 txq->id = le16_to_cpu(resp->cid);
1053 txq->created = true;
1054 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001055
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +00001056err:
1057 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001058
1059 return status;
1060}
1061
Sathya Perla482c9e72011-06-29 23:33:17 +00001062/* Uses MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001063int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001064 struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001065 u32 if_id, u32 rss, u8 *rss_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001066{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001067 struct be_mcc_wrb *wrb;
1068 struct be_cmd_req_eth_rx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001069 struct be_dma_mem *q_mem = &rxq->dma_mem;
1070 int status;
1071
Sathya Perla482c9e72011-06-29 23:33:17 +00001072 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001073
Sathya Perla482c9e72011-06-29 23:33:17 +00001074 wrb = wrb_from_mccq(adapter);
1075 if (!wrb) {
1076 status = -EBUSY;
1077 goto err;
1078 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001079 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001080
Somnath Kotur106df1e2011-10-27 07:12:13 +00001081 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1082 OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001083
1084 req->cq_id = cpu_to_le16(cq_id);
1085 req->frag_size = fls(frag_size) - 1;
1086 req->num_pages = 2;
1087 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1088 req->interface_id = cpu_to_le32(if_id);
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001089 req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001090 req->rss_queue = cpu_to_le32(rss);
1091
Sathya Perla482c9e72011-06-29 23:33:17 +00001092 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001093 if (!status) {
1094 struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
1095 rxq->id = le16_to_cpu(resp->id);
1096 rxq->created = true;
Sathya Perla3abcded2010-10-03 22:12:27 -07001097 *rss_id = resp->rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001098 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001099
Sathya Perla482c9e72011-06-29 23:33:17 +00001100err:
1101 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001102 return status;
1103}
1104
Sathya Perlab31c50a2009-09-17 10:30:13 -07001105/* Generic destroyer function for all types of queues
1106 * Uses Mbox
1107 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001108int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001109 int queue_type)
1110{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001111 struct be_mcc_wrb *wrb;
1112 struct be_cmd_req_q_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001113 u8 subsys = 0, opcode = 0;
1114 int status;
1115
Ivan Vecera29849612010-12-14 05:43:19 +00001116 if (mutex_lock_interruptible(&adapter->mbox_lock))
1117 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001118
Sathya Perlab31c50a2009-09-17 10:30:13 -07001119 wrb = wrb_from_mbox(adapter);
1120 req = embedded_payload(wrb);
1121
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001122 switch (queue_type) {
1123 case QTYPE_EQ:
1124 subsys = CMD_SUBSYSTEM_COMMON;
1125 opcode = OPCODE_COMMON_EQ_DESTROY;
1126 break;
1127 case QTYPE_CQ:
1128 subsys = CMD_SUBSYSTEM_COMMON;
1129 opcode = OPCODE_COMMON_CQ_DESTROY;
1130 break;
1131 case QTYPE_TXQ:
1132 subsys = CMD_SUBSYSTEM_ETH;
1133 opcode = OPCODE_ETH_TX_DESTROY;
1134 break;
1135 case QTYPE_RXQ:
1136 subsys = CMD_SUBSYSTEM_ETH;
1137 opcode = OPCODE_ETH_RX_DESTROY;
1138 break;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001139 case QTYPE_MCCQ:
1140 subsys = CMD_SUBSYSTEM_COMMON;
1141 opcode = OPCODE_COMMON_MCC_DESTROY;
1142 break;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001143 default:
Sathya Perla5f0b8492009-07-27 22:52:56 +00001144 BUG();
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001145 }
Ajit Khaparded744b442009-12-03 06:12:06 +00001146
Somnath Kotur106df1e2011-10-27 07:12:13 +00001147 be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
1148 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001149 req->id = cpu_to_le16(q->id);
1150
Sathya Perlab31c50a2009-09-17 10:30:13 -07001151 status = be_mbox_notify_wait(adapter);
Sathya Perla482c9e72011-06-29 23:33:17 +00001152 if (!status)
1153 q->created = false;
Sathya Perla5f0b8492009-07-27 22:52:56 +00001154
Ivan Vecera29849612010-12-14 05:43:19 +00001155 mutex_unlock(&adapter->mbox_lock);
Sathya Perla482c9e72011-06-29 23:33:17 +00001156 return status;
1157}
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001158
Sathya Perla482c9e72011-06-29 23:33:17 +00001159/* Uses MCC */
1160int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
1161{
1162 struct be_mcc_wrb *wrb;
1163 struct be_cmd_req_q_destroy *req;
1164 int status;
1165
1166 spin_lock_bh(&adapter->mcc_lock);
1167
1168 wrb = wrb_from_mccq(adapter);
1169 if (!wrb) {
1170 status = -EBUSY;
1171 goto err;
1172 }
1173 req = embedded_payload(wrb);
1174
Somnath Kotur106df1e2011-10-27 07:12:13 +00001175 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1176 OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
Sathya Perla482c9e72011-06-29 23:33:17 +00001177 req->id = cpu_to_le16(q->id);
1178
1179 status = be_mcc_notify_wait(adapter);
1180 if (!status)
1181 q->created = false;
1182
1183err:
1184 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001185 return status;
1186}
1187
Sathya Perlab31c50a2009-09-17 10:30:13 -07001188/* Create an rx filtering policy configuration on an i/f
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001189 * Uses MCCQ
Sathya Perlab31c50a2009-09-17 10:30:13 -07001190 */
Sathya Perla73d540f2009-10-14 20:20:42 +00001191int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001192 u32 *if_handle, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001193{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001194 struct be_mcc_wrb *wrb;
1195 struct be_cmd_req_if_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001196 int status;
1197
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001198 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001199
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001200 wrb = wrb_from_mccq(adapter);
1201 if (!wrb) {
1202 status = -EBUSY;
1203 goto err;
1204 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001205 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001206
Somnath Kotur106df1e2011-10-27 07:12:13 +00001207 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1208 OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), wrb, NULL);
Sarveshwar Bandiba343c72010-03-31 02:56:12 +00001209 req->hdr.domain = domain;
Sathya Perla73d540f2009-10-14 20:20:42 +00001210 req->capability_flags = cpu_to_le32(cap_flags);
1211 req->enable_flags = cpu_to_le32(en_flags);
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001212
1213 req->pmac_invalid = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001214
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001215 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001216 if (!status) {
1217 struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
1218 *if_handle = le32_to_cpu(resp->interface_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001219 }
1220
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001221err:
1222 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001223 return status;
1224}
1225
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001226/* Uses MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +00001227int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001228{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001229 struct be_mcc_wrb *wrb;
1230 struct be_cmd_req_if_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001231 int status;
1232
Sathya Perla30128032011-11-10 19:17:57 +00001233 if (interface_id == -1)
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001234 return 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001235
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001236 spin_lock_bh(&adapter->mcc_lock);
1237
1238 wrb = wrb_from_mccq(adapter);
1239 if (!wrb) {
1240 status = -EBUSY;
1241 goto err;
1242 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001243 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001244
Somnath Kotur106df1e2011-10-27 07:12:13 +00001245 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1246 OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
Ajit Khaparde658681f2011-02-11 13:34:46 +00001247 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001248 req->interface_id = cpu_to_le32(interface_id);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001249
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001250 status = be_mcc_notify_wait(adapter);
1251err:
1252 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001253 return status;
1254}
1255
1256/* Get stats is a non embedded command: the request is not embedded inside
1257 * WRB but is a separate dma memory block
Sathya Perlab31c50a2009-09-17 10:30:13 -07001258 * Uses asynchronous MCC
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001259 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001260int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001261{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001262 struct be_mcc_wrb *wrb;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001263 struct be_cmd_req_hdr *hdr;
Sathya Perla713d03942009-11-22 22:02:45 +00001264 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001265
Sathya Perlab31c50a2009-09-17 10:30:13 -07001266 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001267
Sathya Perlab31c50a2009-09-17 10:30:13 -07001268 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001269 if (!wrb) {
1270 status = -EBUSY;
1271 goto err;
1272 }
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001273 hdr = nonemb_cmd->va;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001274
Somnath Kotur106df1e2011-10-27 07:12:13 +00001275 be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
1276 OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001277
1278 if (adapter->generation == BE_GEN3)
1279 hdr->version = 1;
1280
Sathya Perlab31c50a2009-09-17 10:30:13 -07001281 be_mcc_notify(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +00001282 adapter->stats_cmd_sent = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001283
Sathya Perla713d03942009-11-22 22:02:45 +00001284err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001285 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001286 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001287}
1288
Selvin Xavier005d5692011-05-16 07:36:35 +00001289/* Lancer Stats */
1290int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
1291 struct be_dma_mem *nonemb_cmd)
1292{
1293
1294 struct be_mcc_wrb *wrb;
1295 struct lancer_cmd_req_pport_stats *req;
Selvin Xavier005d5692011-05-16 07:36:35 +00001296 int status = 0;
1297
1298 spin_lock_bh(&adapter->mcc_lock);
1299
1300 wrb = wrb_from_mccq(adapter);
1301 if (!wrb) {
1302 status = -EBUSY;
1303 goto err;
1304 }
1305 req = nonemb_cmd->va;
Selvin Xavier005d5692011-05-16 07:36:35 +00001306
Somnath Kotur106df1e2011-10-27 07:12:13 +00001307 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1308 OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
1309 nonemb_cmd);
Selvin Xavier005d5692011-05-16 07:36:35 +00001310
Padmanabh Ratnakard51ebd32012-04-25 01:46:52 +00001311 req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
Selvin Xavier005d5692011-05-16 07:36:35 +00001312 req->cmd_params.params.reset_stats = 0;
1313
Selvin Xavier005d5692011-05-16 07:36:35 +00001314 be_mcc_notify(adapter);
1315 adapter->stats_cmd_sent = true;
1316
1317err:
1318 spin_unlock_bh(&adapter->mcc_lock);
1319 return status;
1320}
1321
Sathya Perlab31c50a2009-09-17 10:30:13 -07001322/* Uses synchronous mcc */
Sathya Perlaea172a02011-08-02 19:57:42 +00001323int be_cmd_link_status_query(struct be_adapter *adapter, u8 *mac_speed,
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001324 u16 *link_speed, u8 *link_status, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001325{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001326 struct be_mcc_wrb *wrb;
1327 struct be_cmd_req_link_status *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001328 int status;
1329
Sathya Perlab31c50a2009-09-17 10:30:13 -07001330 spin_lock_bh(&adapter->mcc_lock);
1331
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001332 if (link_status)
1333 *link_status = LINK_DOWN;
1334
Sathya Perlab31c50a2009-09-17 10:30:13 -07001335 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001336 if (!wrb) {
1337 status = -EBUSY;
1338 goto err;
1339 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001340 req = embedded_payload(wrb);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +00001341
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001342 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1343 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
1344
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001345 if (adapter->generation == BE_GEN3 || lancer_chip(adapter))
Padmanabh Ratnakardaad6162011-11-16 02:03:45 +00001346 req->hdr.version = 1;
1347
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001348 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001349
Sathya Perlab31c50a2009-09-17 10:30:13 -07001350 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001351 if (!status) {
1352 struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001353 if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001354 if (link_speed)
1355 *link_speed = le16_to_cpu(resp->link_speed);
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001356 if (mac_speed)
1357 *mac_speed = resp->mac_speed;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001358 }
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001359 if (link_status)
1360 *link_status = resp->logical_link_status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001361 }
1362
Sathya Perla713d03942009-11-22 22:02:45 +00001363err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001364 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001365 return status;
1366}
1367
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001368/* Uses synchronous mcc */
1369int be_cmd_get_die_temperature(struct be_adapter *adapter)
1370{
1371 struct be_mcc_wrb *wrb;
1372 struct be_cmd_req_get_cntl_addnl_attribs *req;
1373 int status;
1374
1375 spin_lock_bh(&adapter->mcc_lock);
1376
1377 wrb = wrb_from_mccq(adapter);
1378 if (!wrb) {
1379 status = -EBUSY;
1380 goto err;
1381 }
1382 req = embedded_payload(wrb);
1383
Somnath Kotur106df1e2011-10-27 07:12:13 +00001384 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1385 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
1386 wrb, NULL);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001387
Somnath Kotur3de09452011-09-30 07:25:05 +00001388 be_mcc_notify(adapter);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001389
1390err:
1391 spin_unlock_bh(&adapter->mcc_lock);
1392 return status;
1393}
1394
Somnath Kotur311fddc2011-03-16 21:22:43 +00001395/* Uses synchronous mcc */
1396int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
1397{
1398 struct be_mcc_wrb *wrb;
1399 struct be_cmd_req_get_fat *req;
1400 int status;
1401
1402 spin_lock_bh(&adapter->mcc_lock);
1403
1404 wrb = wrb_from_mccq(adapter);
1405 if (!wrb) {
1406 status = -EBUSY;
1407 goto err;
1408 }
1409 req = embedded_payload(wrb);
1410
Somnath Kotur106df1e2011-10-27 07:12:13 +00001411 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1412 OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001413 req->fat_operation = cpu_to_le32(QUERY_FAT);
1414 status = be_mcc_notify_wait(adapter);
1415 if (!status) {
1416 struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
1417 if (log_size && resp->log_size)
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001418 *log_size = le32_to_cpu(resp->log_size) -
1419 sizeof(u32);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001420 }
1421err:
1422 spin_unlock_bh(&adapter->mcc_lock);
1423 return status;
1424}
1425
1426void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
1427{
1428 struct be_dma_mem get_fat_cmd;
1429 struct be_mcc_wrb *wrb;
1430 struct be_cmd_req_get_fat *req;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001431 u32 offset = 0, total_size, buf_size,
1432 log_offset = sizeof(u32), payload_len;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001433 int status;
1434
1435 if (buf_len == 0)
1436 return;
1437
1438 total_size = buf_len;
1439
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001440 get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
1441 get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
1442 get_fat_cmd.size,
1443 &get_fat_cmd.dma);
1444 if (!get_fat_cmd.va) {
1445 status = -ENOMEM;
1446 dev_err(&adapter->pdev->dev,
1447 "Memory allocation failure while retrieving FAT data\n");
1448 return;
1449 }
1450
Somnath Kotur311fddc2011-03-16 21:22:43 +00001451 spin_lock_bh(&adapter->mcc_lock);
1452
Somnath Kotur311fddc2011-03-16 21:22:43 +00001453 while (total_size) {
1454 buf_size = min(total_size, (u32)60*1024);
1455 total_size -= buf_size;
1456
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001457 wrb = wrb_from_mccq(adapter);
1458 if (!wrb) {
1459 status = -EBUSY;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001460 goto err;
1461 }
1462 req = get_fat_cmd.va;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001463
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001464 payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
Somnath Kotur106df1e2011-10-27 07:12:13 +00001465 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1466 OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
1467 &get_fat_cmd);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001468
1469 req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
1470 req->read_log_offset = cpu_to_le32(log_offset);
1471 req->read_log_length = cpu_to_le32(buf_size);
1472 req->data_buffer_size = cpu_to_le32(buf_size);
1473
1474 status = be_mcc_notify_wait(adapter);
1475 if (!status) {
1476 struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
1477 memcpy(buf + offset,
1478 resp->data_buffer,
Somnath Kotur92aa9212011-09-30 07:24:00 +00001479 le32_to_cpu(resp->read_log_length));
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001480 } else {
Somnath Kotur311fddc2011-03-16 21:22:43 +00001481 dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001482 goto err;
1483 }
Somnath Kotur311fddc2011-03-16 21:22:43 +00001484 offset += buf_size;
1485 log_offset += buf_size;
1486 }
1487err:
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001488 pci_free_consistent(adapter->pdev, get_fat_cmd.size,
1489 get_fat_cmd.va,
1490 get_fat_cmd.dma);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001491 spin_unlock_bh(&adapter->mcc_lock);
1492}
1493
Sathya Perla04b71172011-09-27 13:30:27 -04001494/* Uses synchronous mcc */
1495int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
1496 char *fw_on_flash)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001497{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001498 struct be_mcc_wrb *wrb;
1499 struct be_cmd_req_get_fw_version *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001500 int status;
1501
Sathya Perla04b71172011-09-27 13:30:27 -04001502 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001503
Sathya Perla04b71172011-09-27 13:30:27 -04001504 wrb = wrb_from_mccq(adapter);
1505 if (!wrb) {
1506 status = -EBUSY;
1507 goto err;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001508 }
1509
Sathya Perla04b71172011-09-27 13:30:27 -04001510 req = embedded_payload(wrb);
Sathya Perla04b71172011-09-27 13:30:27 -04001511
Somnath Kotur106df1e2011-10-27 07:12:13 +00001512 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1513 OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
Sathya Perla04b71172011-09-27 13:30:27 -04001514 status = be_mcc_notify_wait(adapter);
1515 if (!status) {
1516 struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
1517 strcpy(fw_ver, resp->firmware_version_string);
1518 if (fw_on_flash)
1519 strcpy(fw_on_flash, resp->fw_on_flash_version_string);
1520 }
1521err:
1522 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001523 return status;
1524}
1525
Sathya Perlab31c50a2009-09-17 10:30:13 -07001526/* set the EQ delay interval of an EQ to specified value
1527 * Uses async mcc
1528 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001529int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001530{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001531 struct be_mcc_wrb *wrb;
1532 struct be_cmd_req_modify_eq_delay *req;
Sathya Perla713d03942009-11-22 22:02:45 +00001533 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001534
Sathya Perlab31c50a2009-09-17 10:30:13 -07001535 spin_lock_bh(&adapter->mcc_lock);
1536
1537 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001538 if (!wrb) {
1539 status = -EBUSY;
1540 goto err;
1541 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001542 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001543
Somnath Kotur106df1e2011-10-27 07:12:13 +00001544 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1545 OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001546
1547 req->num_eq = cpu_to_le32(1);
1548 req->delay[0].eq_id = cpu_to_le32(eq_id);
1549 req->delay[0].phase = 0;
1550 req->delay[0].delay_multiplier = cpu_to_le32(eqd);
1551
Sathya Perlab31c50a2009-09-17 10:30:13 -07001552 be_mcc_notify(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001553
Sathya Perla713d03942009-11-22 22:02:45 +00001554err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001555 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001556 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001557}
1558
Sathya Perlab31c50a2009-09-17 10:30:13 -07001559/* Uses sycnhronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001560int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001561 u32 num, bool untagged, bool promiscuous)
1562{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001563 struct be_mcc_wrb *wrb;
1564 struct be_cmd_req_vlan_config *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001565 int status;
1566
Sathya Perlab31c50a2009-09-17 10:30:13 -07001567 spin_lock_bh(&adapter->mcc_lock);
1568
1569 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001570 if (!wrb) {
1571 status = -EBUSY;
1572 goto err;
1573 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001574 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001575
Somnath Kotur106df1e2011-10-27 07:12:13 +00001576 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1577 OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001578
1579 req->interface_id = if_id;
1580 req->promiscuous = promiscuous;
1581 req->untagged = untagged;
1582 req->num_vlan = num;
1583 if (!promiscuous) {
1584 memcpy(req->normal_vlan, vtag_array,
1585 req->num_vlan * sizeof(vtag_array[0]));
1586 }
1587
Sathya Perlab31c50a2009-09-17 10:30:13 -07001588 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001589
Sathya Perla713d03942009-11-22 22:02:45 +00001590err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001591 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001592 return status;
1593}
1594
Sathya Perla5b8821b2011-08-02 19:57:44 +00001595int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001596{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001597 struct be_mcc_wrb *wrb;
Sathya Perla5b8821b2011-08-02 19:57:44 +00001598 struct be_dma_mem *mem = &adapter->rx_filter;
1599 struct be_cmd_req_rx_filter *req = mem->va;
Sathya Perlae7b909a2009-11-22 22:01:10 +00001600 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001601
Sathya Perla8788fdc2009-07-27 22:52:03 +00001602 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001603
Sathya Perlab31c50a2009-09-17 10:30:13 -07001604 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001605 if (!wrb) {
1606 status = -EBUSY;
1607 goto err;
1608 }
Sathya Perla5b8821b2011-08-02 19:57:44 +00001609 memset(req, 0, sizeof(*req));
Somnath Kotur106df1e2011-10-27 07:12:13 +00001610 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1611 OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
1612 wrb, mem);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001613
Sathya Perla5b8821b2011-08-02 19:57:44 +00001614 req->if_id = cpu_to_le32(adapter->if_handle);
1615 if (flags & IFF_PROMISC) {
1616 req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
1617 BE_IF_FLAGS_VLAN_PROMISCUOUS);
1618 if (value == ON)
1619 req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001620 BE_IF_FLAGS_VLAN_PROMISCUOUS);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001621 } else if (flags & IFF_ALLMULTI) {
1622 req->if_flags_mask = req->if_flags =
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001623 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
Sathya Perla24307ee2009-06-18 00:09:25 +00001624 } else {
Sathya Perla5b8821b2011-08-02 19:57:44 +00001625 struct netdev_hw_addr *ha;
1626 int i = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001627
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001628 req->if_flags_mask = req->if_flags =
1629 cpu_to_le32(BE_IF_FLAGS_MULTICAST);
Padmanabh Ratnakar1610c792011-11-03 01:49:27 +00001630
1631 /* Reset mcast promisc mode if already set by setting mask
1632 * and not setting flags field
1633 */
1634 req->if_flags_mask |=
1635 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
1636
Padmanabh Ratnakar016f97b2011-11-03 01:49:13 +00001637 req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
Sathya Perla5b8821b2011-08-02 19:57:44 +00001638 netdev_for_each_mc_addr(ha, adapter->netdev)
1639 memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
1640 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001641
Sathya Perla0d1d5872011-08-03 05:19:27 -07001642 status = be_mcc_notify_wait(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001643err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001644 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001645 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001646}
1647
Sathya Perlab31c50a2009-09-17 10:30:13 -07001648/* Uses synchrounous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001649int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001650{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001651 struct be_mcc_wrb *wrb;
1652 struct be_cmd_req_set_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001653 int status;
1654
Sathya Perlab31c50a2009-09-17 10:30:13 -07001655 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001656
Sathya Perlab31c50a2009-09-17 10:30:13 -07001657 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001658 if (!wrb) {
1659 status = -EBUSY;
1660 goto err;
1661 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001662 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001663
Somnath Kotur106df1e2011-10-27 07:12:13 +00001664 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1665 OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001666
1667 req->tx_flow_control = cpu_to_le16((u16)tx_fc);
1668 req->rx_flow_control = cpu_to_le16((u16)rx_fc);
1669
Sathya Perlab31c50a2009-09-17 10:30:13 -07001670 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001671
Sathya Perla713d03942009-11-22 22:02:45 +00001672err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001673 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001674 return status;
1675}
1676
Sathya Perlab31c50a2009-09-17 10:30:13 -07001677/* Uses sycn mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001678int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001679{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001680 struct be_mcc_wrb *wrb;
1681 struct be_cmd_req_get_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001682 int status;
1683
Sathya Perlab31c50a2009-09-17 10:30:13 -07001684 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001685
Sathya Perlab31c50a2009-09-17 10:30:13 -07001686 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001687 if (!wrb) {
1688 status = -EBUSY;
1689 goto err;
1690 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001691 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001692
Somnath Kotur106df1e2011-10-27 07:12:13 +00001693 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1694 OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001695
Sathya Perlab31c50a2009-09-17 10:30:13 -07001696 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001697 if (!status) {
1698 struct be_cmd_resp_get_flow_control *resp =
1699 embedded_payload(wrb);
1700 *tx_fc = le16_to_cpu(resp->tx_flow_control);
1701 *rx_fc = le16_to_cpu(resp->rx_flow_control);
1702 }
1703
Sathya Perla713d03942009-11-22 22:02:45 +00001704err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001705 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001706 return status;
1707}
1708
Sathya Perlab31c50a2009-09-17 10:30:13 -07001709/* Uses mbox */
Sathya Perla3abcded2010-10-03 22:12:27 -07001710int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
1711 u32 *mode, u32 *caps)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001712{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001713 struct be_mcc_wrb *wrb;
1714 struct be_cmd_req_query_fw_cfg *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001715 int status;
1716
Ivan Vecera29849612010-12-14 05:43:19 +00001717 if (mutex_lock_interruptible(&adapter->mbox_lock))
1718 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001719
Sathya Perlab31c50a2009-09-17 10:30:13 -07001720 wrb = wrb_from_mbox(adapter);
1721 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001722
Somnath Kotur106df1e2011-10-27 07:12:13 +00001723 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1724 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001725
Sathya Perlab31c50a2009-09-17 10:30:13 -07001726 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001727 if (!status) {
1728 struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
1729 *port_num = le32_to_cpu(resp->phys_port);
Ajit Khaparde3486be22010-07-23 02:04:54 +00001730 *mode = le32_to_cpu(resp->function_mode);
Sathya Perla3abcded2010-10-03 22:12:27 -07001731 *caps = le32_to_cpu(resp->function_caps);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001732 }
1733
Ivan Vecera29849612010-12-14 05:43:19 +00001734 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001735 return status;
1736}
sarveshwarb14074ea2009-08-05 13:05:24 -07001737
Sathya Perlab31c50a2009-09-17 10:30:13 -07001738/* Uses mbox */
sarveshwarb14074ea2009-08-05 13:05:24 -07001739int be_cmd_reset_function(struct be_adapter *adapter)
1740{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001741 struct be_mcc_wrb *wrb;
1742 struct be_cmd_req_hdr *req;
sarveshwarb14074ea2009-08-05 13:05:24 -07001743 int status;
1744
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00001745 if (lancer_chip(adapter)) {
1746 status = lancer_wait_ready(adapter);
1747 if (!status) {
1748 iowrite32(SLI_PORT_CONTROL_IP_MASK,
1749 adapter->db + SLIPORT_CONTROL_OFFSET);
1750 status = lancer_test_and_set_rdy_state(adapter);
1751 }
1752 if (status) {
1753 dev_err(&adapter->pdev->dev,
1754 "Adapter in non recoverable error\n");
1755 }
1756 return status;
1757 }
1758
Ivan Vecera29849612010-12-14 05:43:19 +00001759 if (mutex_lock_interruptible(&adapter->mbox_lock))
1760 return -1;
sarveshwarb14074ea2009-08-05 13:05:24 -07001761
Sathya Perlab31c50a2009-09-17 10:30:13 -07001762 wrb = wrb_from_mbox(adapter);
1763 req = embedded_payload(wrb);
sarveshwarb14074ea2009-08-05 13:05:24 -07001764
Somnath Kotur106df1e2011-10-27 07:12:13 +00001765 be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
1766 OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
sarveshwarb14074ea2009-08-05 13:05:24 -07001767
Sathya Perlab31c50a2009-09-17 10:30:13 -07001768 status = be_mbox_notify_wait(adapter);
sarveshwarb14074ea2009-08-05 13:05:24 -07001769
Ivan Vecera29849612010-12-14 05:43:19 +00001770 mutex_unlock(&adapter->mbox_lock);
sarveshwarb14074ea2009-08-05 13:05:24 -07001771 return status;
1772}
Ajit Khaparde84517482009-09-04 03:12:16 +00001773
Sathya Perla3abcded2010-10-03 22:12:27 -07001774int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
1775{
1776 struct be_mcc_wrb *wrb;
1777 struct be_cmd_req_rss_config *req;
Padmanabh Ratnakar65f85842011-11-25 05:48:38 +00001778 u32 myhash[10] = {0x15d43fa5, 0x2534685a, 0x5f87693a, 0x5668494e,
1779 0x33cf6a53, 0x383334c6, 0x76ac4257, 0x59b242b2,
1780 0x3ea83c02, 0x4a110304};
Sathya Perla3abcded2010-10-03 22:12:27 -07001781 int status;
1782
Ivan Vecera29849612010-12-14 05:43:19 +00001783 if (mutex_lock_interruptible(&adapter->mbox_lock))
1784 return -1;
Sathya Perla3abcded2010-10-03 22:12:27 -07001785
1786 wrb = wrb_from_mbox(adapter);
1787 req = embedded_payload(wrb);
1788
Somnath Kotur106df1e2011-10-27 07:12:13 +00001789 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1790 OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla3abcded2010-10-03 22:12:27 -07001791
1792 req->if_id = cpu_to_le32(adapter->if_handle);
Sathya Perla1ca7ba92012-02-23 18:50:16 +00001793 req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4 |
1794 RSS_ENABLE_TCP_IPV6 | RSS_ENABLE_IPV6);
Sathya Perla3abcded2010-10-03 22:12:27 -07001795 req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
1796 memcpy(req->cpu_table, rsstable, table_size);
1797 memcpy(req->hash, myhash, sizeof(myhash));
1798 be_dws_cpu_to_le(req->hash, sizeof(req->hash));
1799
1800 status = be_mbox_notify_wait(adapter);
1801
Ivan Vecera29849612010-12-14 05:43:19 +00001802 mutex_unlock(&adapter->mbox_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07001803 return status;
1804}
1805
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001806/* Uses sync mcc */
1807int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
1808 u8 bcn, u8 sts, u8 state)
1809{
1810 struct be_mcc_wrb *wrb;
1811 struct be_cmd_req_enable_disable_beacon *req;
1812 int status;
1813
1814 spin_lock_bh(&adapter->mcc_lock);
1815
1816 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001817 if (!wrb) {
1818 status = -EBUSY;
1819 goto err;
1820 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001821 req = embedded_payload(wrb);
1822
Somnath Kotur106df1e2011-10-27 07:12:13 +00001823 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1824 OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001825
1826 req->port_num = port_num;
1827 req->beacon_state = state;
1828 req->beacon_duration = bcn;
1829 req->status_duration = sts;
1830
1831 status = be_mcc_notify_wait(adapter);
1832
Sathya Perla713d03942009-11-22 22:02:45 +00001833err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001834 spin_unlock_bh(&adapter->mcc_lock);
1835 return status;
1836}
1837
1838/* Uses sync mcc */
1839int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
1840{
1841 struct be_mcc_wrb *wrb;
1842 struct be_cmd_req_get_beacon_state *req;
1843 int status;
1844
1845 spin_lock_bh(&adapter->mcc_lock);
1846
1847 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001848 if (!wrb) {
1849 status = -EBUSY;
1850 goto err;
1851 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001852 req = embedded_payload(wrb);
1853
Somnath Kotur106df1e2011-10-27 07:12:13 +00001854 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1855 OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001856
1857 req->port_num = port_num;
1858
1859 status = be_mcc_notify_wait(adapter);
1860 if (!status) {
1861 struct be_cmd_resp_get_beacon_state *resp =
1862 embedded_payload(wrb);
1863 *state = resp->beacon_state;
1864 }
1865
Sathya Perla713d03942009-11-22 22:02:45 +00001866err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001867 spin_unlock_bh(&adapter->mcc_lock);
1868 return status;
1869}
1870
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001871int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
1872 u32 data_size, u32 data_offset, const char *obj_name,
1873 u32 *data_written, u8 *addn_status)
1874{
1875 struct be_mcc_wrb *wrb;
1876 struct lancer_cmd_req_write_object *req;
1877 struct lancer_cmd_resp_write_object *resp;
1878 void *ctxt = NULL;
1879 int status;
1880
1881 spin_lock_bh(&adapter->mcc_lock);
1882 adapter->flash_status = 0;
1883
1884 wrb = wrb_from_mccq(adapter);
1885 if (!wrb) {
1886 status = -EBUSY;
1887 goto err_unlock;
1888 }
1889
1890 req = embedded_payload(wrb);
1891
Somnath Kotur106df1e2011-10-27 07:12:13 +00001892 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001893 OPCODE_COMMON_WRITE_OBJECT,
Somnath Kotur106df1e2011-10-27 07:12:13 +00001894 sizeof(struct lancer_cmd_req_write_object), wrb,
1895 NULL);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001896
1897 ctxt = &req->context;
1898 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
1899 write_length, ctxt, data_size);
1900
1901 if (data_size == 0)
1902 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
1903 eof, ctxt, 1);
1904 else
1905 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
1906 eof, ctxt, 0);
1907
1908 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1909 req->write_offset = cpu_to_le32(data_offset);
1910 strcpy(req->object_name, obj_name);
1911 req->descriptor_count = cpu_to_le32(1);
1912 req->buf_len = cpu_to_le32(data_size);
1913 req->addr_low = cpu_to_le32((cmd->dma +
1914 sizeof(struct lancer_cmd_req_write_object))
1915 & 0xFFFFFFFF);
1916 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
1917 sizeof(struct lancer_cmd_req_write_object)));
1918
1919 be_mcc_notify(adapter);
1920 spin_unlock_bh(&adapter->mcc_lock);
1921
1922 if (!wait_for_completion_timeout(&adapter->flash_compl,
Padmanabh Ratnakar804c7512012-04-25 01:46:18 +00001923 msecs_to_jiffies(30000)))
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001924 status = -1;
1925 else
1926 status = adapter->flash_status;
1927
1928 resp = embedded_payload(wrb);
Padmanabh Ratnakar804c7512012-04-25 01:46:18 +00001929 if (!status)
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001930 *data_written = le32_to_cpu(resp->actual_write_len);
Padmanabh Ratnakar804c7512012-04-25 01:46:18 +00001931 else
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001932 *addn_status = resp->additional_status;
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001933
1934 return status;
1935
1936err_unlock:
1937 spin_unlock_bh(&adapter->mcc_lock);
1938 return status;
1939}
1940
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00001941int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
1942 u32 data_size, u32 data_offset, const char *obj_name,
1943 u32 *data_read, u32 *eof, u8 *addn_status)
1944{
1945 struct be_mcc_wrb *wrb;
1946 struct lancer_cmd_req_read_object *req;
1947 struct lancer_cmd_resp_read_object *resp;
1948 int status;
1949
1950 spin_lock_bh(&adapter->mcc_lock);
1951
1952 wrb = wrb_from_mccq(adapter);
1953 if (!wrb) {
1954 status = -EBUSY;
1955 goto err_unlock;
1956 }
1957
1958 req = embedded_payload(wrb);
1959
1960 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1961 OPCODE_COMMON_READ_OBJECT,
1962 sizeof(struct lancer_cmd_req_read_object), wrb,
1963 NULL);
1964
1965 req->desired_read_len = cpu_to_le32(data_size);
1966 req->read_offset = cpu_to_le32(data_offset);
1967 strcpy(req->object_name, obj_name);
1968 req->descriptor_count = cpu_to_le32(1);
1969 req->buf_len = cpu_to_le32(data_size);
1970 req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
1971 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
1972
1973 status = be_mcc_notify_wait(adapter);
1974
1975 resp = embedded_payload(wrb);
1976 if (!status) {
1977 *data_read = le32_to_cpu(resp->actual_read_len);
1978 *eof = le32_to_cpu(resp->eof);
1979 } else {
1980 *addn_status = resp->additional_status;
1981 }
1982
1983err_unlock:
1984 spin_unlock_bh(&adapter->mcc_lock);
1985 return status;
1986}
1987
Ajit Khaparde84517482009-09-04 03:12:16 +00001988int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
1989 u32 flash_type, u32 flash_opcode, u32 buf_size)
1990{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001991 struct be_mcc_wrb *wrb;
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001992 struct be_cmd_write_flashrom *req;
Ajit Khaparde84517482009-09-04 03:12:16 +00001993 int status;
1994
Sathya Perlab31c50a2009-09-17 10:30:13 -07001995 spin_lock_bh(&adapter->mcc_lock);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07001996 adapter->flash_status = 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001997
1998 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001999 if (!wrb) {
2000 status = -EBUSY;
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002001 goto err_unlock;
Sathya Perla713d03942009-11-22 22:02:45 +00002002 }
2003 req = cmd->va;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002004
Somnath Kotur106df1e2011-10-27 07:12:13 +00002005 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2006 OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
Ajit Khaparde84517482009-09-04 03:12:16 +00002007
2008 req->params.op_type = cpu_to_le32(flash_type);
2009 req->params.op_code = cpu_to_le32(flash_opcode);
2010 req->params.data_buf_size = cpu_to_le32(buf_size);
2011
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002012 be_mcc_notify(adapter);
2013 spin_unlock_bh(&adapter->mcc_lock);
2014
2015 if (!wait_for_completion_timeout(&adapter->flash_compl,
Sathya Perlae2edb7d2011-08-22 19:41:54 +00002016 msecs_to_jiffies(40000)))
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002017 status = -1;
2018 else
2019 status = adapter->flash_status;
Ajit Khaparde84517482009-09-04 03:12:16 +00002020
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002021 return status;
2022
2023err_unlock:
2024 spin_unlock_bh(&adapter->mcc_lock);
Ajit Khaparde84517482009-09-04 03:12:16 +00002025 return status;
2026}
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002027
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002028int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
2029 int offset)
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002030{
2031 struct be_mcc_wrb *wrb;
2032 struct be_cmd_write_flashrom *req;
2033 int status;
2034
2035 spin_lock_bh(&adapter->mcc_lock);
2036
2037 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002038 if (!wrb) {
2039 status = -EBUSY;
2040 goto err;
2041 }
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002042 req = embedded_payload(wrb);
2043
Somnath Kotur106df1e2011-10-27 07:12:13 +00002044 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2045 OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4, wrb, NULL);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002046
Padmanabh Ratnakarc165541e2012-04-25 01:47:15 +00002047 req->params.op_type = cpu_to_le32(OPTYPE_REDBOOT);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002048 req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
Ajit Khaparde8b93b712010-03-31 01:57:10 +00002049 req->params.offset = cpu_to_le32(offset);
2050 req->params.data_buf_size = cpu_to_le32(0x4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002051
2052 status = be_mcc_notify_wait(adapter);
2053 if (!status)
2054 memcpy(flashed_crc, req->params.data_buf, 4);
2055
Sathya Perla713d03942009-11-22 22:02:45 +00002056err:
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002057 spin_unlock_bh(&adapter->mcc_lock);
2058 return status;
2059}
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002060
Dan Carpenterc196b022010-05-26 04:47:39 +00002061int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002062 struct be_dma_mem *nonemb_cmd)
2063{
2064 struct be_mcc_wrb *wrb;
2065 struct be_cmd_req_acpi_wol_magic_config *req;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002066 int status;
2067
2068 spin_lock_bh(&adapter->mcc_lock);
2069
2070 wrb = wrb_from_mccq(adapter);
2071 if (!wrb) {
2072 status = -EBUSY;
2073 goto err;
2074 }
2075 req = nonemb_cmd->va;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002076
Somnath Kotur106df1e2011-10-27 07:12:13 +00002077 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
2078 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
2079 nonemb_cmd);
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002080 memcpy(req->magic_mac, mac, ETH_ALEN);
2081
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002082 status = be_mcc_notify_wait(adapter);
2083
2084err:
2085 spin_unlock_bh(&adapter->mcc_lock);
2086 return status;
2087}
Suresh Rff33a6e2009-12-03 16:15:52 -08002088
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002089int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
2090 u8 loopback_type, u8 enable)
2091{
2092 struct be_mcc_wrb *wrb;
2093 struct be_cmd_req_set_lmode *req;
2094 int status;
2095
2096 spin_lock_bh(&adapter->mcc_lock);
2097
2098 wrb = wrb_from_mccq(adapter);
2099 if (!wrb) {
2100 status = -EBUSY;
2101 goto err;
2102 }
2103
2104 req = embedded_payload(wrb);
2105
Somnath Kotur106df1e2011-10-27 07:12:13 +00002106 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2107 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
2108 NULL);
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002109
2110 req->src_port = port_num;
2111 req->dest_port = port_num;
2112 req->loopback_type = loopback_type;
2113 req->loopback_state = enable;
2114
2115 status = be_mcc_notify_wait(adapter);
2116err:
2117 spin_unlock_bh(&adapter->mcc_lock);
2118 return status;
2119}
2120
Suresh Rff33a6e2009-12-03 16:15:52 -08002121int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
2122 u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
2123{
2124 struct be_mcc_wrb *wrb;
2125 struct be_cmd_req_loopback_test *req;
2126 int status;
2127
2128 spin_lock_bh(&adapter->mcc_lock);
2129
2130 wrb = wrb_from_mccq(adapter);
2131 if (!wrb) {
2132 status = -EBUSY;
2133 goto err;
2134 }
2135
2136 req = embedded_payload(wrb);
2137
Somnath Kotur106df1e2011-10-27 07:12:13 +00002138 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2139 OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
Sathya Perla3ffd0512010-06-01 00:19:33 -07002140 req->hdr.timeout = cpu_to_le32(4);
Suresh Rff33a6e2009-12-03 16:15:52 -08002141
2142 req->pattern = cpu_to_le64(pattern);
2143 req->src_port = cpu_to_le32(port_num);
2144 req->dest_port = cpu_to_le32(port_num);
2145 req->pkt_size = cpu_to_le32(pkt_size);
2146 req->num_pkts = cpu_to_le32(num_pkts);
2147 req->loopback_type = cpu_to_le32(loopback_type);
2148
2149 status = be_mcc_notify_wait(adapter);
2150 if (!status) {
2151 struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
2152 status = le32_to_cpu(resp->status);
2153 }
2154
2155err:
2156 spin_unlock_bh(&adapter->mcc_lock);
2157 return status;
2158}
2159
2160int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
2161 u32 byte_cnt, struct be_dma_mem *cmd)
2162{
2163 struct be_mcc_wrb *wrb;
2164 struct be_cmd_req_ddrdma_test *req;
Suresh Rff33a6e2009-12-03 16:15:52 -08002165 int status;
2166 int i, j = 0;
2167
2168 spin_lock_bh(&adapter->mcc_lock);
2169
2170 wrb = wrb_from_mccq(adapter);
2171 if (!wrb) {
2172 status = -EBUSY;
2173 goto err;
2174 }
2175 req = cmd->va;
Somnath Kotur106df1e2011-10-27 07:12:13 +00002176 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2177 OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
Suresh Rff33a6e2009-12-03 16:15:52 -08002178
2179 req->pattern = cpu_to_le64(pattern);
2180 req->byte_count = cpu_to_le32(byte_cnt);
2181 for (i = 0; i < byte_cnt; i++) {
2182 req->snd_buff[i] = (u8)(pattern >> (j*8));
2183 j++;
2184 if (j > 7)
2185 j = 0;
2186 }
2187
2188 status = be_mcc_notify_wait(adapter);
2189
2190 if (!status) {
2191 struct be_cmd_resp_ddrdma_test *resp;
2192 resp = cmd->va;
2193 if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
2194 resp->snd_err) {
2195 status = -1;
2196 }
2197 }
2198
2199err:
2200 spin_unlock_bh(&adapter->mcc_lock);
2201 return status;
2202}
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002203
Dan Carpenterc196b022010-05-26 04:47:39 +00002204int be_cmd_get_seeprom_data(struct be_adapter *adapter,
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002205 struct be_dma_mem *nonemb_cmd)
2206{
2207 struct be_mcc_wrb *wrb;
2208 struct be_cmd_req_seeprom_read *req;
2209 struct be_sge *sge;
2210 int status;
2211
2212 spin_lock_bh(&adapter->mcc_lock);
2213
2214 wrb = wrb_from_mccq(adapter);
Ajit Khapardee45ff012011-02-04 17:18:28 +00002215 if (!wrb) {
2216 status = -EBUSY;
2217 goto err;
2218 }
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002219 req = nonemb_cmd->va;
2220 sge = nonembedded_sgl(wrb);
2221
Somnath Kotur106df1e2011-10-27 07:12:13 +00002222 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2223 OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
2224 nonemb_cmd);
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002225
2226 status = be_mcc_notify_wait(adapter);
2227
Ajit Khapardee45ff012011-02-04 17:18:28 +00002228err:
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002229 spin_unlock_bh(&adapter->mcc_lock);
2230 return status;
2231}
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002232
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002233int be_cmd_get_phy_info(struct be_adapter *adapter)
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002234{
2235 struct be_mcc_wrb *wrb;
2236 struct be_cmd_req_get_phy_info *req;
Sathya Perla306f1342011-08-02 19:57:45 +00002237 struct be_dma_mem cmd;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002238 int status;
2239
2240 spin_lock_bh(&adapter->mcc_lock);
2241
2242 wrb = wrb_from_mccq(adapter);
2243 if (!wrb) {
2244 status = -EBUSY;
2245 goto err;
2246 }
Sathya Perla306f1342011-08-02 19:57:45 +00002247 cmd.size = sizeof(struct be_cmd_req_get_phy_info);
2248 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
2249 &cmd.dma);
2250 if (!cmd.va) {
2251 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
2252 status = -ENOMEM;
2253 goto err;
2254 }
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002255
Sathya Perla306f1342011-08-02 19:57:45 +00002256 req = cmd.va;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002257
Somnath Kotur106df1e2011-10-27 07:12:13 +00002258 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2259 OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
2260 wrb, &cmd);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002261
2262 status = be_mcc_notify_wait(adapter);
Sathya Perla306f1342011-08-02 19:57:45 +00002263 if (!status) {
2264 struct be_phy_info *resp_phy_info =
2265 cmd.va + sizeof(struct be_cmd_req_hdr);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002266 adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
2267 adapter->phy.interface_type =
Sathya Perla306f1342011-08-02 19:57:45 +00002268 le16_to_cpu(resp_phy_info->interface_type);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002269 adapter->phy.auto_speeds_supported =
2270 le16_to_cpu(resp_phy_info->auto_speeds_supported);
2271 adapter->phy.fixed_speeds_supported =
2272 le16_to_cpu(resp_phy_info->fixed_speeds_supported);
2273 adapter->phy.misc_params =
2274 le32_to_cpu(resp_phy_info->misc_params);
Sathya Perla306f1342011-08-02 19:57:45 +00002275 }
2276 pci_free_consistent(adapter->pdev, cmd.size,
2277 cmd.va, cmd.dma);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002278err:
2279 spin_unlock_bh(&adapter->mcc_lock);
2280 return status;
2281}
Ajit Khapardee1d18732010-07-23 01:52:13 +00002282
2283int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
2284{
2285 struct be_mcc_wrb *wrb;
2286 struct be_cmd_req_set_qos *req;
2287 int status;
2288
2289 spin_lock_bh(&adapter->mcc_lock);
2290
2291 wrb = wrb_from_mccq(adapter);
2292 if (!wrb) {
2293 status = -EBUSY;
2294 goto err;
2295 }
2296
2297 req = embedded_payload(wrb);
2298
Somnath Kotur106df1e2011-10-27 07:12:13 +00002299 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2300 OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002301
2302 req->hdr.domain = domain;
Ajit Khaparde6bff57a2011-02-11 13:33:02 +00002303 req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
2304 req->max_bps_nic = cpu_to_le32(bps);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002305
2306 status = be_mcc_notify_wait(adapter);
2307
2308err:
2309 spin_unlock_bh(&adapter->mcc_lock);
2310 return status;
2311}
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002312
2313int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
2314{
2315 struct be_mcc_wrb *wrb;
2316 struct be_cmd_req_cntl_attribs *req;
2317 struct be_cmd_resp_cntl_attribs *resp;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002318 int status;
2319 int payload_len = max(sizeof(*req), sizeof(*resp));
2320 struct mgmt_controller_attrib *attribs;
2321 struct be_dma_mem attribs_cmd;
2322
2323 memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
2324 attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
2325 attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
2326 &attribs_cmd.dma);
2327 if (!attribs_cmd.va) {
2328 dev_err(&adapter->pdev->dev,
2329 "Memory allocation failure\n");
2330 return -ENOMEM;
2331 }
2332
2333 if (mutex_lock_interruptible(&adapter->mbox_lock))
2334 return -1;
2335
2336 wrb = wrb_from_mbox(adapter);
2337 if (!wrb) {
2338 status = -EBUSY;
2339 goto err;
2340 }
2341 req = attribs_cmd.va;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002342
Somnath Kotur106df1e2011-10-27 07:12:13 +00002343 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2344 OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
2345 &attribs_cmd);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002346
2347 status = be_mbox_notify_wait(adapter);
2348 if (!status) {
Joe Perches43d620c2011-06-16 19:08:06 +00002349 attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002350 adapter->hba_port_num = attribs->hba_attribs.phy_port;
2351 }
2352
2353err:
2354 mutex_unlock(&adapter->mbox_lock);
2355 pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
2356 attribs_cmd.dma);
2357 return status;
2358}
Sathya Perla2e588f82011-03-11 02:49:26 +00002359
2360/* Uses mbox */
Sathya Perla2dc1deb2011-07-19 19:52:33 +00002361int be_cmd_req_native_mode(struct be_adapter *adapter)
Sathya Perla2e588f82011-03-11 02:49:26 +00002362{
2363 struct be_mcc_wrb *wrb;
2364 struct be_cmd_req_set_func_cap *req;
2365 int status;
2366
2367 if (mutex_lock_interruptible(&adapter->mbox_lock))
2368 return -1;
2369
2370 wrb = wrb_from_mbox(adapter);
2371 if (!wrb) {
2372 status = -EBUSY;
2373 goto err;
2374 }
2375
2376 req = embedded_payload(wrb);
2377
Somnath Kotur106df1e2011-10-27 07:12:13 +00002378 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2379 OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
Sathya Perla2e588f82011-03-11 02:49:26 +00002380
2381 req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
2382 CAPABILITY_BE3_NATIVE_ERX_API);
2383 req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
2384
2385 status = be_mbox_notify_wait(adapter);
2386 if (!status) {
2387 struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
2388 adapter->be3_native = le32_to_cpu(resp->cap_flags) &
2389 CAPABILITY_BE3_NATIVE_ERX_API;
2390 }
2391err:
2392 mutex_unlock(&adapter->mbox_lock);
2393 return status;
2394}
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002395
2396/* Uses synchronous MCCQ */
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002397int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
2398 bool *pmac_id_active, u32 *pmac_id, u8 domain)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002399{
2400 struct be_mcc_wrb *wrb;
2401 struct be_cmd_req_get_mac_list *req;
2402 int status;
2403 int mac_count;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002404 struct be_dma_mem get_mac_list_cmd;
2405 int i;
2406
2407 memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
2408 get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
2409 get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
2410 get_mac_list_cmd.size,
2411 &get_mac_list_cmd.dma);
2412
2413 if (!get_mac_list_cmd.va) {
2414 dev_err(&adapter->pdev->dev,
2415 "Memory allocation failure during GET_MAC_LIST\n");
2416 return -ENOMEM;
2417 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002418
2419 spin_lock_bh(&adapter->mcc_lock);
2420
2421 wrb = wrb_from_mccq(adapter);
2422 if (!wrb) {
2423 status = -EBUSY;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002424 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002425 }
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002426
2427 req = get_mac_list_cmd.va;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002428
2429 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2430 OPCODE_COMMON_GET_MAC_LIST, sizeof(*req),
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002431 wrb, &get_mac_list_cmd);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002432
2433 req->hdr.domain = domain;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002434 req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
2435 req->perm_override = 1;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002436
2437 status = be_mcc_notify_wait(adapter);
2438 if (!status) {
2439 struct be_cmd_resp_get_mac_list *resp =
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002440 get_mac_list_cmd.va;
2441 mac_count = resp->true_mac_count + resp->pseudo_mac_count;
2442 /* Mac list returned could contain one or more active mac_ids
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002443 * or one or more true or pseudo permanant mac addresses.
2444 * If an active mac_id is present, return first active mac_id
2445 * found.
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002446 */
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002447 for (i = 0; i < mac_count; i++) {
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002448 struct get_list_macaddr *mac_entry;
2449 u16 mac_addr_size;
2450 u32 mac_id;
2451
2452 mac_entry = &resp->macaddr_list[i];
2453 mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
2454 /* mac_id is a 32 bit value and mac_addr size
2455 * is 6 bytes
2456 */
2457 if (mac_addr_size == sizeof(u32)) {
2458 *pmac_id_active = true;
2459 mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
2460 *pmac_id = le32_to_cpu(mac_id);
2461 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002462 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002463 }
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002464 /* If no active mac_id found, return first mac addr */
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002465 *pmac_id_active = false;
2466 memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
2467 ETH_ALEN);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002468 }
2469
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002470out:
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002471 spin_unlock_bh(&adapter->mcc_lock);
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002472 pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
2473 get_mac_list_cmd.va, get_mac_list_cmd.dma);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002474 return status;
2475}
2476
2477/* Uses synchronous MCCQ */
2478int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
2479 u8 mac_count, u32 domain)
2480{
2481 struct be_mcc_wrb *wrb;
2482 struct be_cmd_req_set_mac_list *req;
2483 int status;
2484 struct be_dma_mem cmd;
2485
2486 memset(&cmd, 0, sizeof(struct be_dma_mem));
2487 cmd.size = sizeof(struct be_cmd_req_set_mac_list);
2488 cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
2489 &cmd.dma, GFP_KERNEL);
2490 if (!cmd.va) {
2491 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
2492 return -ENOMEM;
2493 }
2494
2495 spin_lock_bh(&adapter->mcc_lock);
2496
2497 wrb = wrb_from_mccq(adapter);
2498 if (!wrb) {
2499 status = -EBUSY;
2500 goto err;
2501 }
2502
2503 req = cmd.va;
2504 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2505 OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
2506 wrb, &cmd);
2507
2508 req->hdr.domain = domain;
2509 req->mac_count = mac_count;
2510 if (mac_count)
2511 memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
2512
2513 status = be_mcc_notify_wait(adapter);
2514
2515err:
2516 dma_free_coherent(&adapter->pdev->dev, cmd.size,
2517 cmd.va, cmd.dma);
2518 spin_unlock_bh(&adapter->mcc_lock);
2519 return status;
2520}
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002521
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002522int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
2523 u32 domain, u16 intf_id)
2524{
2525 struct be_mcc_wrb *wrb;
2526 struct be_cmd_req_set_hsw_config *req;
2527 void *ctxt;
2528 int status;
2529
2530 spin_lock_bh(&adapter->mcc_lock);
2531
2532 wrb = wrb_from_mccq(adapter);
2533 if (!wrb) {
2534 status = -EBUSY;
2535 goto err;
2536 }
2537
2538 req = embedded_payload(wrb);
2539 ctxt = &req->context;
2540
2541 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2542 OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb, NULL);
2543
2544 req->hdr.domain = domain;
2545 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
2546 if (pvid) {
2547 AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
2548 AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
2549 }
2550
2551 be_dws_cpu_to_le(req->context, sizeof(req->context));
2552 status = be_mcc_notify_wait(adapter);
2553
2554err:
2555 spin_unlock_bh(&adapter->mcc_lock);
2556 return status;
2557}
2558
2559/* Get Hyper switch config */
2560int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
2561 u32 domain, u16 intf_id)
2562{
2563 struct be_mcc_wrb *wrb;
2564 struct be_cmd_req_get_hsw_config *req;
2565 void *ctxt;
2566 int status;
2567 u16 vid;
2568
2569 spin_lock_bh(&adapter->mcc_lock);
2570
2571 wrb = wrb_from_mccq(adapter);
2572 if (!wrb) {
2573 status = -EBUSY;
2574 goto err;
2575 }
2576
2577 req = embedded_payload(wrb);
2578 ctxt = &req->context;
2579
2580 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2581 OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb, NULL);
2582
2583 req->hdr.domain = domain;
2584 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id, ctxt,
2585 intf_id);
2586 AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
2587 be_dws_cpu_to_le(req->context, sizeof(req->context));
2588
2589 status = be_mcc_notify_wait(adapter);
2590 if (!status) {
2591 struct be_cmd_resp_get_hsw_config *resp =
2592 embedded_payload(wrb);
2593 be_dws_le_to_cpu(&resp->context,
2594 sizeof(resp->context));
2595 vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
2596 pvid, &resp->context);
2597 *pvid = le16_to_cpu(vid);
2598 }
2599
2600err:
2601 spin_unlock_bh(&adapter->mcc_lock);
2602 return status;
2603}
2604
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002605int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
2606{
2607 struct be_mcc_wrb *wrb;
2608 struct be_cmd_req_acpi_wol_magic_config_v1 *req;
2609 int status;
2610 int payload_len = sizeof(*req);
2611 struct be_dma_mem cmd;
2612
2613 memset(&cmd, 0, sizeof(struct be_dma_mem));
2614 cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
2615 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
2616 &cmd.dma);
2617 if (!cmd.va) {
2618 dev_err(&adapter->pdev->dev,
2619 "Memory allocation failure\n");
2620 return -ENOMEM;
2621 }
2622
2623 if (mutex_lock_interruptible(&adapter->mbox_lock))
2624 return -1;
2625
2626 wrb = wrb_from_mbox(adapter);
2627 if (!wrb) {
2628 status = -EBUSY;
2629 goto err;
2630 }
2631
2632 req = cmd.va;
2633
2634 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
2635 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
2636 payload_len, wrb, &cmd);
2637
2638 req->hdr.version = 1;
2639 req->query_options = BE_GET_WOL_CAP;
2640
2641 status = be_mbox_notify_wait(adapter);
2642 if (!status) {
2643 struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
2644 resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;
2645
2646 /* the command could succeed misleadingly on old f/w
2647 * which is not aware of the V1 version. fake an error. */
2648 if (resp->hdr.response_length < payload_len) {
2649 status = -1;
2650 goto err;
2651 }
2652 adapter->wol_cap = resp->wol_settings;
2653 }
2654err:
2655 mutex_unlock(&adapter->mbox_lock);
2656 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
2657 return status;
Somnath Kotur941a77d2012-05-17 22:59:03 +00002658
2659}
2660int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
2661 struct be_dma_mem *cmd)
2662{
2663 struct be_mcc_wrb *wrb;
2664 struct be_cmd_req_get_ext_fat_caps *req;
2665 int status;
2666
2667 if (mutex_lock_interruptible(&adapter->mbox_lock))
2668 return -1;
2669
2670 wrb = wrb_from_mbox(adapter);
2671 if (!wrb) {
2672 status = -EBUSY;
2673 goto err;
2674 }
2675
2676 req = cmd->va;
2677 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2678 OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
2679 cmd->size, wrb, cmd);
2680 req->parameter_type = cpu_to_le32(1);
2681
2682 status = be_mbox_notify_wait(adapter);
2683err:
2684 mutex_unlock(&adapter->mbox_lock);
2685 return status;
2686}
2687
2688int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
2689 struct be_dma_mem *cmd,
2690 struct be_fat_conf_params *configs)
2691{
2692 struct be_mcc_wrb *wrb;
2693 struct be_cmd_req_set_ext_fat_caps *req;
2694 int status;
2695
2696 spin_lock_bh(&adapter->mcc_lock);
2697
2698 wrb = wrb_from_mccq(adapter);
2699 if (!wrb) {
2700 status = -EBUSY;
2701 goto err;
2702 }
2703
2704 req = cmd->va;
2705 memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
2706 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2707 OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
2708 cmd->size, wrb, cmd);
2709
2710 status = be_mcc_notify_wait(adapter);
2711err:
2712 spin_unlock_bh(&adapter->mcc_lock);
2713 return status;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002714}
Parav Pandit6a4ab662012-03-26 14:27:12 +00002715
2716int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
2717 int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
2718{
2719 struct be_adapter *adapter = netdev_priv(netdev_handle);
2720 struct be_mcc_wrb *wrb;
2721 struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *) wrb_payload;
2722 struct be_cmd_req_hdr *req;
2723 struct be_cmd_resp_hdr *resp;
2724 int status;
2725
2726 spin_lock_bh(&adapter->mcc_lock);
2727
2728 wrb = wrb_from_mccq(adapter);
2729 if (!wrb) {
2730 status = -EBUSY;
2731 goto err;
2732 }
2733 req = embedded_payload(wrb);
2734 resp = embedded_payload(wrb);
2735
2736 be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
2737 hdr->opcode, wrb_payload_size, wrb, NULL);
2738 memcpy(req, wrb_payload, wrb_payload_size);
2739 be_dws_cpu_to_le(req, wrb_payload_size);
2740
2741 status = be_mcc_notify_wait(adapter);
2742 if (cmd_status)
2743 *cmd_status = (status & 0xffff);
2744 if (ext_status)
2745 *ext_status = 0;
2746 memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
2747 be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
2748err:
2749 spin_unlock_bh(&adapter->mcc_lock);
2750 return status;
2751}
2752EXPORT_SYMBOL(be_roce_mcc_cmd);