blob: 23ca6c052e63850e716aa2cb84d00006f58757fe [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020028typedef struct {
29 uint32_t reg;
30} i915_reg_t;
31
32#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
33
34#define INVALID_MMIO_REG _MMIO(0)
35
36static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
37{
38 return reg.reg;
39}
40
41static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
42{
43 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
44}
45
46static inline bool i915_mmio_reg_valid(i915_reg_t reg)
47{
48 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
49}
50
Chris Wilson5eddb702010-09-11 13:48:45 +010051#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020052#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
Damien Lespiau70d21f02013-07-03 21:06:04 +010053#define _PLANE(plane, a, b) _PIPE(plane, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020054#define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b)
55#define _TRANS(tran, a, b) ((a) + (tran)*((b)-(a)))
56#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030057#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020058#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
Ville Syrjälä2d401b12014-04-09 13:29:08 +030059#define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
60 (pipe) == PIPE_B ? (b) : (c))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020061#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PIPE3(pipe, a, b, c))
Jani Nikulae7d7cad2014-11-14 16:54:21 +020062#define _PORT3(port, a, b, c) ((port) == PORT_A ? (a) : \
63 (port) == PORT_B ? (b) : (c))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020064#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PORT3(pipe, a, b, c))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030065
Damien Lespiau98533252014-12-08 17:33:51 +000066#define _MASKED_FIELD(mask, value) ({ \
67 if (__builtin_constant_p(mask)) \
68 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
69 if (__builtin_constant_p(value)) \
70 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
71 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
72 BUILD_BUG_ON_MSG((value) & ~(mask), \
73 "Incorrect value for mask"); \
74 (mask) << 16 | (value); })
75#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
76#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
77
78
Daniel Vetter6b26c862012-04-24 14:04:12 +020079
Jesse Barnes585fb112008-07-29 11:54:06 -070080/* PCI config space */
81
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030082#define HPLLCC 0xc0 /* 85x only */
83#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070084#define GC_CLOCK_133_200 (0 << 0)
85#define GC_CLOCK_100_200 (1 << 0)
86#define GC_CLOCK_100_133 (2 << 0)
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030087#define GC_CLOCK_133_266 (3 << 0)
88#define GC_CLOCK_133_200_2 (4 << 0)
89#define GC_CLOCK_133_266_2 (5 << 0)
90#define GC_CLOCK_166_266 (6 << 0)
91#define GC_CLOCK_166_250 (7 << 0)
92
Jesse Barnesf97108d2010-01-29 11:27:07 -080093#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070094#define GCFGC 0xf0 /* 915+ only */
95#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
96#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
97#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +020098#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
99#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
100#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
101#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
102#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
103#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700104#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -0700105#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
106#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
107#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
108#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
109#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
110#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
111#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
112#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
113#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
114#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
115#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
116#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
117#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
118#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
119#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
120#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
121#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
122#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
123#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Jesse Barnes9f49c372014-12-10 12:16:05 -0800124#define GCDGMBUS 0xcc
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +0100125#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
126
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700127
128/* Graphics reset regs */
Ville Syrjälä59ea9052014-11-21 21:54:27 +0200129#define I915_GDRST 0xc0 /* PCI config register */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700130#define GRDOM_FULL (0<<2)
131#define GRDOM_RENDER (1<<2)
132#define GRDOM_MEDIA (3<<2)
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -0700133#define GRDOM_MASK (3<<2)
Ville Syrjälä73bbf6b2014-11-21 21:54:25 +0200134#define GRDOM_RESET_STATUS (1<<1)
Daniel Vetter5ccce182012-04-27 15:17:45 +0200135#define GRDOM_RESET_ENABLE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700136
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200137#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
Ville Syrjäläb3a3f032014-05-19 19:23:24 +0300138#define ILK_GRDOM_FULL (0<<1)
139#define ILK_GRDOM_RENDER (1<<1)
140#define ILK_GRDOM_MEDIA (3<<1)
141#define ILK_GRDOM_MASK (3<<1)
142#define ILK_GRDOM_RESET_ENABLE (1<<0)
143
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200144#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700145#define GEN6_MBC_SNPCR_SHIFT 21
146#define GEN6_MBC_SNPCR_MASK (3<<21)
147#define GEN6_MBC_SNPCR_MAX (0<<21)
148#define GEN6_MBC_SNPCR_MED (1<<21)
149#define GEN6_MBC_SNPCR_LOW (2<<21)
150#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
151
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200152#define VLV_G3DCTL _MMIO(0x9024)
153#define VLV_GSCKGCTL _MMIO(0x9028)
Imre Deak9e72b462014-05-05 15:13:55 +0300154
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200155#define GEN6_MBCTL _MMIO(0x0907c)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100156#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
157#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
158#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
159#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
160#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
161
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200162#define GEN6_GDRST _MMIO(0x941c)
Eric Anholtcff458c2010-11-18 09:31:14 +0800163#define GEN6_GRDOM_FULL (1 << 0)
164#define GEN6_GRDOM_RENDER (1 << 1)
165#define GEN6_GRDOM_MEDIA (1 << 2)
166#define GEN6_GRDOM_BLT (1 << 3)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200167#define GEN6_GRDOM_VECS (1 << 4)
168#define GEN8_GRDOM_MEDIA2 (1 << 7)
Eric Anholtcff458c2010-11-18 09:31:14 +0800169
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200170#define RING_PP_DIR_BASE(ring) _MMIO((ring)->mmio_base+0x228)
171#define RING_PP_DIR_BASE_READ(ring) _MMIO((ring)->mmio_base+0x518)
172#define RING_PP_DIR_DCLV(ring) _MMIO((ring)->mmio_base+0x220)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100173#define PP_DIR_DCLV_2G 0xffffffff
174
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200175#define GEN8_RING_PDP_UDW(ring, n) _MMIO((ring)->mmio_base+0x270 + (n) * 8 + 4)
176#define GEN8_RING_PDP_LDW(ring, n) _MMIO((ring)->mmio_base+0x270 + (n) * 8)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800177
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200178#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
Jeff McGee0cea6502015-02-13 10:27:56 -0600179#define GEN8_RPCS_ENABLE (1 << 31)
180#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
181#define GEN8_RPCS_S_CNT_SHIFT 15
182#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
183#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
184#define GEN8_RPCS_SS_CNT_SHIFT 8
185#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
186#define GEN8_RPCS_EU_MAX_SHIFT 4
187#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
188#define GEN8_RPCS_EU_MIN_SHIFT 0
189#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
190
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200191#define GAM_ECOCHK _MMIO(0x4090)
Damien Lespiau81e231a2015-02-09 19:33:19 +0000192#define BDW_DISABLE_HDC_INVALIDATION (1<<25)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100193#define ECOCHK_SNB_BIT (1<<10)
Nick Hoath6381b552015-07-14 14:41:15 +0100194#define ECOCHK_DIS_TLB (1<<8)
Ben Widawskye3dff582013-03-20 14:49:14 -0700195#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100196#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
197#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300198#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
199#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
200#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
201#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
202#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100203
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200204#define GAC_ECO_BITS _MMIO(0x14090)
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300205#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200206#define ECOBITS_PPGTT_CACHE64B (3<<8)
207#define ECOBITS_PPGTT_CACHE4B (0<<8)
208
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200209#define GAB_CTL _MMIO(0x24000)
Daniel Vetterbe901a52012-04-11 20:42:39 +0200210#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
211
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200212#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
Paulo Zanoni3774eb52015-08-10 14:57:32 -0300213#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
214#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
215#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
216#define GEN6_STOLEN_RESERVED_1M (0 << 4)
217#define GEN6_STOLEN_RESERVED_512K (1 << 4)
218#define GEN6_STOLEN_RESERVED_256K (2 << 4)
219#define GEN6_STOLEN_RESERVED_128K (3 << 4)
220#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
221#define GEN7_STOLEN_RESERVED_1M (0 << 5)
222#define GEN7_STOLEN_RESERVED_256K (1 << 5)
223#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
224#define GEN8_STOLEN_RESERVED_1M (0 << 7)
225#define GEN8_STOLEN_RESERVED_2M (1 << 7)
226#define GEN8_STOLEN_RESERVED_4M (2 << 7)
227#define GEN8_STOLEN_RESERVED_8M (3 << 7)
Daniel Vetter40bae732014-09-11 13:28:08 +0200228
Jesse Barnes585fb112008-07-29 11:54:06 -0700229/* VGA stuff */
230
231#define VGA_ST01_MDA 0x3ba
232#define VGA_ST01_CGA 0x3da
233
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200234#define _VGA_MSR_WRITE _MMIO(0x3c2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700235#define VGA_MSR_WRITE 0x3c2
236#define VGA_MSR_READ 0x3cc
237#define VGA_MSR_MEM_EN (1<<1)
238#define VGA_MSR_CGA_MODE (1<<0)
239
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300240#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100241#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300242#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700243
244#define VGA_AR_INDEX 0x3c0
245#define VGA_AR_VID_EN (1<<5)
246#define VGA_AR_DATA_WRITE 0x3c0
247#define VGA_AR_DATA_READ 0x3c1
248
249#define VGA_GR_INDEX 0x3ce
250#define VGA_GR_DATA 0x3cf
251/* GR05 */
252#define VGA_GR_MEM_READ_MODE_SHIFT 3
253#define VGA_GR_MEM_READ_MODE_PLANE 1
254/* GR06 */
255#define VGA_GR_MEM_MODE_MASK 0xc
256#define VGA_GR_MEM_MODE_SHIFT 2
257#define VGA_GR_MEM_A0000_AFFFF 0
258#define VGA_GR_MEM_A0000_BFFFF 1
259#define VGA_GR_MEM_B0000_B7FFF 2
260#define VGA_GR_MEM_B0000_BFFFF 3
261
262#define VGA_DACMASK 0x3c6
263#define VGA_DACRX 0x3c7
264#define VGA_DACWX 0x3c8
265#define VGA_DACDATA 0x3c9
266
267#define VGA_CR_INDEX_MDA 0x3b4
268#define VGA_CR_DATA_MDA 0x3b5
269#define VGA_CR_INDEX_CGA 0x3d4
270#define VGA_CR_DATA_CGA 0x3d5
271
272/*
Brad Volkin351e3db2014-02-18 10:15:46 -0800273 * Instruction field definitions used by the command parser
274 */
275#define INSTR_CLIENT_SHIFT 29
276#define INSTR_CLIENT_MASK 0xE0000000
277#define INSTR_MI_CLIENT 0x0
278#define INSTR_BC_CLIENT 0x2
279#define INSTR_RC_CLIENT 0x3
280#define INSTR_SUBCLIENT_SHIFT 27
281#define INSTR_SUBCLIENT_MASK 0x18000000
282#define INSTR_MEDIA_SUBCLIENT 0x2
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800283#define INSTR_26_TO_24_MASK 0x7000000
284#define INSTR_26_TO_24_SHIFT 24
Brad Volkin351e3db2014-02-18 10:15:46 -0800285
286/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700287 * Memory interface instructions used by the kernel
288 */
289#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
Brad Volkind4d48032014-02-18 10:15:54 -0800290/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
291#define MI_GLOBAL_GTT (1<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -0700292
293#define MI_NOOP MI_INSTR(0, 0)
294#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
295#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200296#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700297#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
298#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
299#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
300#define MI_FLUSH MI_INSTR(0x04, 0)
301#define MI_READ_FLUSH (1 << 0)
302#define MI_EXE_FLUSH (1 << 1)
303#define MI_NO_WRITE_FLUSH (1 << 2)
304#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
305#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800306#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Ben Widawsky0e792842013-12-16 20:50:37 -0800307#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
308#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
309#define MI_ARB_ENABLE (1<<0)
310#define MI_ARB_DISABLE (0<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700311#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800312#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
313#define MI_SUSPEND_FLUSH_EN (1<<0)
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800314#define MI_SET_APPID MI_INSTR(0x0e, 0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400315#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200316#define MI_OVERLAY_CONTINUE (0x0<<21)
317#define MI_OVERLAY_ON (0x1<<21)
318#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700319#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500320#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700321#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500322#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200323/* IVB has funny definitions for which plane to flip. */
324#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
325#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
326#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
327#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
328#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
329#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Damien Lespiau830c81d2014-11-13 17:51:46 +0000330/* SKL ones */
331#define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
332#define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
333#define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
334#define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
335#define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
336#define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
337#define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
338#define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
339#define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700340#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
Ben Widawsky0e792842013-12-16 20:50:37 -0800341#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
342#define MI_SEMAPHORE_UPDATE (1<<21)
343#define MI_SEMAPHORE_COMPARE (1<<20)
344#define MI_SEMAPHORE_REGISTER (1<<18)
345#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
346#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
347#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
348#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
349#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
350#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
351#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
352#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
353#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
354#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
355#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
356#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
Daniel Vettera028c4b2014-03-15 00:08:56 +0100357#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
358#define MI_SEMAPHORE_SYNC_MASK (3<<16)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800359#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
360#define MI_MM_SPACE_GTT (1<<8)
361#define MI_MM_SPACE_PHYSICAL (0<<8)
362#define MI_SAVE_EXT_STATE_EN (1<<3)
363#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800364#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800365#define MI_RESTORE_INHIBIT (1<<0)
Abdiel Janulgue4c436d552015-06-16 13:39:41 +0300366#define HSW_MI_RS_SAVE_STATE_EN (1<<3)
367#define HSW_MI_RS_RESTORE_STATE_EN (1<<2)
Ben Widawsky3e789982014-06-30 09:53:37 -0700368#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
369#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700370#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
371#define MI_SEMAPHORE_POLL (1<<15)
372#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
Jesse Barnes585fb112008-07-29 11:54:06 -0700373#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
Ville Syrjälä8edfbb82014-11-14 18:16:56 +0200374#define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
375#define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
376#define MI_USE_GGTT (1 << 22) /* g4x+ */
Jesse Barnes585fb112008-07-29 11:54:06 -0700377#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
378#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000379/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
380 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
381 * simply ignores the register load under certain conditions.
382 * - One can actually load arbitrary many arbitrary registers: Simply issue x
383 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
384 */
Damien Lespiau7ec55f42014-04-07 20:24:32 +0100385#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100386#define MI_LRI_FORCE_POSTED (1<<12)
Arun Siluveryf1afe242015-08-04 16:22:20 +0100387#define MI_STORE_REGISTER_MEM MI_INSTR(0x24, 1)
388#define MI_STORE_REGISTER_MEM_GEN8 MI_INSTR(0x24, 2)
Ben Widawsky0e792842013-12-16 20:50:37 -0800389#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
Chris Wilson71a77e02011-02-02 12:13:49 +0000390#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700391#define MI_FLUSH_DW_STORE_INDEX (1<<21)
392#define MI_INVALIDATE_TLB (1<<18)
393#define MI_FLUSH_DW_OP_STOREDW (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800394#define MI_FLUSH_DW_OP_MASK (3<<14)
Brad Volkinb18b3962014-02-18 10:15:53 -0800395#define MI_FLUSH_DW_NOTIFY (1<<8)
Jesse Barnes9a289772012-10-26 09:42:42 -0700396#define MI_INVALIDATE_BSD (1<<7)
397#define MI_FLUSH_DW_USE_GTT (1<<2)
398#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Arun Siluveryf1afe242015-08-04 16:22:20 +0100399#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 1)
400#define MI_LOAD_REGISTER_MEM_GEN8 MI_INSTR(0x29, 2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700401#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100402#define MI_BATCH_NON_SECURE (1)
403/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
Ben Widawsky0e792842013-12-16 20:50:37 -0800404#define MI_BATCH_NON_SECURE_I965 (1<<8)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100405#define MI_BATCH_PPGTT_HSW (1<<8)
Ben Widawsky0e792842013-12-16 20:50:37 -0800406#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700407#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100408#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Ben Widawsky1c7a0622013-11-02 21:07:12 -0700409#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
Abdiel Janulgue919032e2015-06-16 13:39:40 +0300410#define MI_BATCH_RESOURCE_STREAMER (1<<10)
Ben Widawsky0e792842013-12-16 20:50:37 -0800411
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200412#define MI_PREDICATE_SRC0 _MMIO(0x2400)
413#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
414#define MI_PREDICATE_SRC1 _MMIO(0x2408)
415#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300416
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200417#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300418#define LOWER_SLICE_ENABLED (1<<0)
419#define LOWER_SLICE_DISABLED (0<<0)
420
Jesse Barnes585fb112008-07-29 11:54:06 -0700421/*
422 * 3D instructions used by the kernel
423 */
424#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
425
426#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
427#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
428#define SC_UPDATE_SCISSOR (0x1<<1)
429#define SC_ENABLE_MASK (0x1<<0)
430#define SC_ENABLE (0x1<<0)
431#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
432#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
433#define SCI_YMIN_MASK (0xffff<<16)
434#define SCI_XMIN_MASK (0xffff<<0)
435#define SCI_YMAX_MASK (0xffff<<16)
436#define SCI_XMAX_MASK (0xffff<<0)
437#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
438#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
439#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
440#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
441#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
442#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
443#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
444#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
445#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100446
447#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
448#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700449#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
450#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100451#define BLT_WRITE_A (2<<20)
452#define BLT_WRITE_RGB (1<<20)
453#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
Jesse Barnes585fb112008-07-29 11:54:06 -0700454#define BLT_DEPTH_8 (0<<24)
455#define BLT_DEPTH_16_565 (1<<24)
456#define BLT_DEPTH_16_1555 (2<<24)
457#define BLT_DEPTH_32 (3<<24)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100458#define BLT_ROP_SRC_COPY (0xcc<<16)
459#define BLT_ROP_COLOR_COPY (0xf0<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700460#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
461#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
462#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
463#define ASYNC_FLIP (1<<22)
464#define DISPLAY_PLANE_A (0<<20)
465#define DISPLAY_PLANE_B (1<<20)
Ville Syrjälä68d97532015-09-18 20:03:39 +0300466#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|((len)-2))
Arun Siluvery0160f052015-06-23 15:46:57 +0100467#define PIPE_CONTROL_FLUSH_L3 (1<<27)
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200468#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Brad Volkinf0a346b2014-02-18 10:15:52 -0800469#define PIPE_CONTROL_MMIO_WRITE (1<<23)
Brad Volkin114d4f72014-02-18 10:15:55 -0800470#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
Jesse Barnes8d315282011-10-16 10:23:31 +0200471#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700472#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Chris Wilson148b83d2014-12-16 08:44:31 +0000473#define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200474#define PIPE_CONTROL_QW_WRITE (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800475#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200476#define PIPE_CONTROL_DEPTH_STALL (1<<13)
477#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200478#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200479#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
480#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
481#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
482#define PIPE_CONTROL_NOTIFY (1<<8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700483#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
Arun Siluveryc82435b2015-06-19 18:37:13 +0100484#define PIPE_CONTROL_DC_FLUSH_ENABLE (1<<5)
Jesse Barnes8d315282011-10-16 10:23:31 +0200485#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
486#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
487#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200488#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200489#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700490#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700491
Brad Volkin3a6fa982014-02-18 10:15:47 -0800492/*
493 * Commands used only by the command parser
494 */
495#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
496#define MI_ARB_CHECK MI_INSTR(0x05, 0)
497#define MI_RS_CONTROL MI_INSTR(0x06, 0)
498#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
499#define MI_PREDICATE MI_INSTR(0x0C, 0)
500#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
501#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
Brad Volkin9c640d12014-02-18 10:15:48 -0800502#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800503#define MI_URB_CLEAR MI_INSTR(0x19, 0)
504#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
505#define MI_CLFLUSH MI_INSTR(0x27, 0)
Brad Volkind4d48032014-02-18 10:15:54 -0800506#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
507#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800508#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
509#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
510#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
511#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
512#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
513
514#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
515#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
Brad Volkinf0a346b2014-02-18 10:15:52 -0800516#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
517#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800518#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
519#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
520#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
521 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
522#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
523 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
524#define GFX_OP_3DSTATE_SO_DECL_LIST \
525 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
526
527#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
528 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
529#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
530 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
531#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
532 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
533#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
534 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
535#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
536 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
537
538#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
539
540#define COLOR_BLT ((0x2<<29)|(0x40<<22))
541#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100542
543/*
Brad Volkin5947de92014-02-18 10:15:50 -0800544 * Registers used only by the command parser
545 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200546#define BCS_SWCTRL _MMIO(0x22200)
Brad Volkin5947de92014-02-18 10:15:50 -0800547
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200548#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
549#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
550#define HS_INVOCATION_COUNT _MMIO(0x2300)
551#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
552#define DS_INVOCATION_COUNT _MMIO(0x2308)
553#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
554#define IA_VERTICES_COUNT _MMIO(0x2310)
555#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
556#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
557#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
558#define VS_INVOCATION_COUNT _MMIO(0x2320)
559#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
560#define GS_INVOCATION_COUNT _MMIO(0x2328)
561#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
562#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
563#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
564#define CL_INVOCATION_COUNT _MMIO(0x2338)
565#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
566#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
567#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
568#define PS_INVOCATION_COUNT _MMIO(0x2348)
569#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
570#define PS_DEPTH_COUNT _MMIO(0x2350)
571#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800572
573/* There are the 4 64-bit counter registers, one for each stream output */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200574#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
575#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800576
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200577#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
578#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
Brad Volkin113a0472014-04-08 14:18:58 -0700579
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200580#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
581#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
582#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
583#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
584#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
585#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
Brad Volkin113a0472014-04-08 14:18:58 -0700586
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200587#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
588#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
589#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
Jordan Justen7b9748c2015-10-01 23:09:58 -0700590
Jordan Justen1b850662016-03-06 23:30:29 -0800591/* There are the 16 64-bit CS General Purpose Registers */
592#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
593#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
594
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200595#define OACONTROL _MMIO(0x2360)
Kenneth Graunke180b8132014-03-25 22:52:03 -0700596
Brad Volkin220375a2014-02-18 10:15:51 -0800597#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
598#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200599#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
Brad Volkin220375a2014-02-18 10:15:51 -0800600
Brad Volkin5947de92014-02-18 10:15:50 -0800601/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100602 * Reset registers
603 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200604#define DEBUG_RESET_I830 _MMIO(0x6070)
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100605#define DEBUG_RESET_FULL (1<<7)
606#define DEBUG_RESET_RENDER (1<<8)
607#define DEBUG_RESET_DISPLAY (1<<9)
608
Jesse Barnes57f350b2012-03-28 13:39:25 -0700609/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300610 * IOSF sideband
611 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200612#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300613#define IOSF_DEVFN_SHIFT 24
614#define IOSF_OPCODE_SHIFT 16
615#define IOSF_PORT_SHIFT 8
616#define IOSF_BYTE_ENABLES_SHIFT 4
617#define IOSF_BAR_SHIFT 1
618#define IOSF_SB_BUSY (1<<0)
Jani Nikula4688d452016-02-04 12:50:53 +0200619#define IOSF_PORT_BUNIT 0x03
620#define IOSF_PORT_PUNIT 0x04
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300621#define IOSF_PORT_NC 0x11
622#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +0300623#define IOSF_PORT_GPIO_NC 0x13
624#define IOSF_PORT_CCK 0x14
Jani Nikula4688d452016-02-04 12:50:53 +0200625#define IOSF_PORT_DPIO_2 0x1a
626#define IOSF_PORT_FLISDSI 0x1b
Deepak Mdfb19ed2016-02-04 18:55:15 +0200627#define IOSF_PORT_GPIO_SC 0x48
628#define IOSF_PORT_GPIO_SUS 0xa8
Jani Nikula4688d452016-02-04 12:50:53 +0200629#define IOSF_PORT_CCU 0xa9
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200630#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
631#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300632
Jesse Barnes30a970c2013-11-04 13:48:12 -0800633/* See configdb bunit SB addr map */
634#define BUNIT_REG_BISOC 0x11
635
Jesse Barnes30a970c2013-11-04 13:48:12 -0800636#define PUNIT_REG_DSPFREQ 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +0300637#define DSPFREQSTAT_SHIFT_CHV 24
638#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
639#define DSPFREQGUAR_SHIFT_CHV 8
640#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -0800641#define DSPFREQSTAT_SHIFT 30
642#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
643#define DSPFREQGUAR_SHIFT 14
644#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200645#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
646#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
647#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
Ville Syrjälä26972b02014-06-28 02:04:11 +0300648#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
649#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
650#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
651#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
652#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
653#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
654#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
655#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
656#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
657#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
658#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
659#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +0200660
661/* See the PUNIT HAS v0.8 for the below bits */
662enum punit_power_well {
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +0100663 /* These numbers are fixed and must match the position of the pw bits */
Imre Deaka30180a2014-03-04 19:23:02 +0200664 PUNIT_POWER_WELL_RENDER = 0,
665 PUNIT_POWER_WELL_MEDIA = 1,
666 PUNIT_POWER_WELL_DISP2D = 3,
667 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
668 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
669 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
670 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
671 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
672 PUNIT_POWER_WELL_DPIO_RX0 = 10,
673 PUNIT_POWER_WELL_DPIO_RX1 = 11,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +0300674 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
Imre Deaka30180a2014-03-04 19:23:02 +0200675
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +0100676 /* Not actual bit groups. Used as IDs for lookup_power_well() */
Imre Deak56fcfd62015-11-04 19:24:10 +0200677 PUNIT_POWER_WELL_ALWAYS_ON,
Imre Deaka30180a2014-03-04 19:23:02 +0200678};
679
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000680enum skl_disp_power_wells {
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +0100681 /* These numbers are fixed and must match the position of the pw bits */
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000682 SKL_DISP_PW_MISC_IO,
683 SKL_DISP_PW_DDI_A_E,
684 SKL_DISP_PW_DDI_B,
685 SKL_DISP_PW_DDI_C,
686 SKL_DISP_PW_DDI_D,
687 SKL_DISP_PW_1 = 14,
688 SKL_DISP_PW_2,
Imre Deak56fcfd62015-11-04 19:24:10 +0200689
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +0100690 /* Not actual bit groups. Used as IDs for lookup_power_well() */
Imre Deak56fcfd62015-11-04 19:24:10 +0200691 SKL_DISP_PW_ALWAYS_ON,
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100692 SKL_DISP_PW_DC_OFF,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000693};
694
695#define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2))
696#define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1))
697
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800698#define PUNIT_REG_PWRGT_CTRL 0x60
699#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deaka30180a2014-03-04 19:23:02 +0200700#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
701#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
702#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
703#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
704#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800705
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300706#define PUNIT_REG_GPU_LFM 0xd3
707#define PUNIT_REG_GPU_FREQ_REQ 0xd4
708#define PUNIT_REG_GPU_FREQ_STS 0xd8
Ville Syrjäläc8e96272014-11-07 21:33:44 +0200709#define GPLLENABLE (1<<4)
Ville Syrjäläe8474402013-06-26 17:43:24 +0300710#define GENFREQSTATUS (1<<0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300711#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -0400712#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300713
714#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
715#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
716
Deepak S095acd52015-01-17 11:05:59 +0530717#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
718#define FB_GFX_FREQ_FUSE_MASK 0xff
719#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
720#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
721#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
722
723#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
724#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
725
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200726#define PUNIT_REG_DDR_SETUP2 0x139
727#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
728#define FORCE_DDR_LOW_FREQ (1 << 1)
729#define FORCE_DDR_HIGH_FREQ (1 << 0)
730
Deepak S2b6b3a02014-05-27 15:59:30 +0530731#define PUNIT_GPU_STATUS_REG 0xdb
732#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
733#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
734#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
735#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
736
737#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
738#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
739#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
740
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300741#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
742#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
743#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
744#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
745#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
746#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
747#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
748#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
749#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
750#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
751
Deepak S3ef62342015-04-29 08:36:24 +0530752#define VLV_TURBO_SOC_OVERRIDE 0x04
753#define VLV_OVERRIDE_EN 1
754#define VLV_SOC_TDP_EN (1 << 1)
755#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
756#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
757
Deepak S31685c22014-07-03 17:33:01 -0400758#define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
Deepak S31685c22014-07-03 17:33:01 -0400759
ymohanmabe4fc042013-08-27 23:40:56 +0300760/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +0800761#define CCK_FUSE_REG 0x8
762#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +0300763#define CCK_REG_DSI_PLL_FUSE 0x44
764#define CCK_REG_DSI_PLL_CONTROL 0x48
765#define DSI_PLL_VCO_EN (1 << 31)
766#define DSI_PLL_LDO_GATE (1 << 30)
767#define DSI_PLL_P1_POST_DIV_SHIFT 17
768#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
769#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
770#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
771#define DSI_PLL_MUX_MASK (3 << 9)
772#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
773#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
774#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
775#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
776#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
777#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
778#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
779#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
780#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
781#define DSI_PLL_LOCK (1 << 0)
782#define CCK_REG_DSI_PLL_DIVIDER 0x4c
783#define DSI_PLL_LFSR (1 << 31)
784#define DSI_PLL_FRACTION_EN (1 << 30)
785#define DSI_PLL_FRAC_COUNTER_SHIFT 27
786#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
787#define DSI_PLL_USYNC_CNT_SHIFT 18
788#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
789#define DSI_PLL_N1_DIV_SHIFT 16
790#define DSI_PLL_N1_DIV_MASK (3 << 16)
791#define DSI_PLL_M1_DIV_SHIFT 0
792#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300793#define CCK_CZ_CLOCK_CONTROL 0x62
Jesse Barnes30a970c2013-11-04 13:48:12 -0800794#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Ville Syrjälä35d38d12016-03-02 17:22:16 +0200795#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
Vandana Kannan87d5d252015-09-24 23:29:17 +0300796#define CCK_TRUNK_FORCE_ON (1 << 17)
797#define CCK_TRUNK_FORCE_OFF (1 << 16)
798#define CCK_FREQUENCY_STATUS (0x1f << 8)
799#define CCK_FREQUENCY_STATUS_SHIFT 8
800#define CCK_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +0300801
Ville Syrjälä0e767182014-04-25 20:14:31 +0300802/**
803 * DOC: DPIO
804 *
Imre Deakeee21562015-03-10 21:18:30 +0200805 * VLV, CHV and BXT have slightly peculiar display PHYs for driving DP/HDMI
Ville Syrjälä0e767182014-04-25 20:14:31 +0300806 * ports. DPIO is the name given to such a display PHY. These PHYs
807 * don't follow the standard programming model using direct MMIO
808 * registers, and instead their registers must be accessed trough IOSF
809 * sideband. VLV has one such PHY for driving ports B and C, and CHV
810 * adds another PHY for driving port D. Each PHY responds to specific
811 * IOSF-SB port.
812 *
813 * Each display PHY is made up of one or two channels. Each channel
814 * houses a common lane part which contains the PLL and other common
815 * logic. CH0 common lane also contains the IOSF-SB logic for the
816 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
817 * must be running when any DPIO registers are accessed.
818 *
819 * In addition to having their own registers, the PHYs are also
820 * controlled through some dedicated signals from the display
821 * controller. These include PLL reference clock enable, PLL enable,
822 * and CRI clock selection, for example.
823 *
824 * Eeach channel also has two splines (also called data lanes), and
825 * each spline is made up of one Physical Access Coding Sub-Layer
826 * (PCS) block and two TX lanes. So each channel has two PCS blocks
827 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
828 * data/clock pairs depending on the output type.
829 *
830 * Additionally the PHY also contains an AUX lane with AUX blocks
831 * for each channel. This is used for DP AUX communication, but
832 * this fact isn't really relevant for the driver since AUX is
833 * controlled from the display controller side. No DPIO registers
834 * need to be accessed during AUX communication,
835 *
Imre Deakeee21562015-03-10 21:18:30 +0200836 * Generally on VLV/CHV the common lane corresponds to the pipe and
Masanari Iida32197aa2014-10-20 23:53:13 +0900837 * the spline (PCS/TX) corresponds to the port.
Ville Syrjälä0e767182014-04-25 20:14:31 +0300838 *
839 * For dual channel PHY (VLV/CHV):
840 *
841 * pipe A == CMN/PLL/REF CH0
842 *
843 * pipe B == CMN/PLL/REF CH1
844 *
845 * port B == PCS/TX CH0
846 *
847 * port C == PCS/TX CH1
848 *
849 * This is especially important when we cross the streams
850 * ie. drive port B with pipe B, or port C with pipe A.
851 *
852 * For single channel PHY (CHV):
853 *
854 * pipe C == CMN/PLL/REF CH0
855 *
856 * port D == PCS/TX CH0
857 *
Imre Deakeee21562015-03-10 21:18:30 +0200858 * On BXT the entire PHY channel corresponds to the port. That means
859 * the PLL is also now associated with the port rather than the pipe,
860 * and so the clock needs to be routed to the appropriate transcoder.
861 * Port A PLL is directly connected to transcoder EDP and port B/C
862 * PLLs can be routed to any transcoder A/B/C.
863 *
864 * Note: DDI0 is digital port B, DD1 is digital port C, and DDI2 is
865 * digital port D (CHV) or port A (BXT).
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200866 *
Danilo Cesar Lemes de Paulaf03d8ed2015-11-25 18:07:55 +0100867 *
868 * Dual channel PHY (VLV/CHV/BXT)
869 * ---------------------------------
870 * | CH0 | CH1 |
871 * | CMN/PLL/REF | CMN/PLL/REF |
872 * |---------------|---------------| Display PHY
873 * | PCS01 | PCS23 | PCS01 | PCS23 |
874 * |-------|-------|-------|-------|
875 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
876 * ---------------------------------
877 * | DDI0 | DDI1 | DP/HDMI ports
878 * ---------------------------------
879 *
880 * Single channel PHY (CHV/BXT)
881 * -----------------
882 * | CH0 |
883 * | CMN/PLL/REF |
884 * |---------------| Display PHY
885 * | PCS01 | PCS23 |
886 * |-------|-------|
887 * |TX0|TX1|TX2|TX3|
888 * -----------------
889 * | DDI2 | DP/HDMI port
890 * -----------------
Jesse Barnes57f350b2012-03-28 13:39:25 -0700891 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300892#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300893
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200894#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700895#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
896#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
897#define DPIO_SFR_BYPASS (1<<1)
Jesse Barnes40e9cf62013-10-03 11:35:46 -0700898#define DPIO_CMNRST (1<<0)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700899
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800900#define DPIO_PHY(pipe) ((pipe) >> 1)
901#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
902
Daniel Vetter598fac62013-04-18 22:01:46 +0200903/*
904 * Per pipe/PLL DPIO regs
905 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800906#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -0700907#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +0200908#define DPIO_POST_DIV_DAC 0
909#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
910#define DPIO_POST_DIV_LVDS1 2
911#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700912#define DPIO_K_SHIFT (24) /* 4 bits */
913#define DPIO_P1_SHIFT (21) /* 3 bits */
914#define DPIO_P2_SHIFT (16) /* 5 bits */
915#define DPIO_N_SHIFT (12) /* 4 bits */
916#define DPIO_ENABLE_CALIBRATION (1<<11)
917#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
918#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800919#define _VLV_PLL_DW3_CH1 0x802c
920#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700921
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800922#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -0700923#define DPIO_REFSEL_OVERRIDE 27
924#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
925#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
926#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530927#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700928#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
929#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800930#define _VLV_PLL_DW5_CH1 0x8034
931#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700932
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800933#define _VLV_PLL_DW7_CH0 0x801c
934#define _VLV_PLL_DW7_CH1 0x803c
935#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700936
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800937#define _VLV_PLL_DW8_CH0 0x8040
938#define _VLV_PLL_DW8_CH1 0x8060
939#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200940
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800941#define VLV_PLL_DW9_BCAST 0xc044
942#define _VLV_PLL_DW9_CH0 0x8044
943#define _VLV_PLL_DW9_CH1 0x8064
944#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200945
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800946#define _VLV_PLL_DW10_CH0 0x8048
947#define _VLV_PLL_DW10_CH1 0x8068
948#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200949
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800950#define _VLV_PLL_DW11_CH0 0x804c
951#define _VLV_PLL_DW11_CH1 0x806c
952#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700953
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800954/* Spec for ref block start counts at DW10 */
955#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +0200956
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800957#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100958
Daniel Vetter598fac62013-04-18 22:01:46 +0200959/*
960 * Per DDI channel DPIO regs
961 */
962
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800963#define _VLV_PCS_DW0_CH0 0x8200
964#define _VLV_PCS_DW0_CH1 0x8400
Daniel Vetter598fac62013-04-18 22:01:46 +0200965#define DPIO_PCS_TX_LANE2_RESET (1<<16)
966#define DPIO_PCS_TX_LANE1_RESET (1<<7)
Ville Syrjälä570e2a72014-08-18 14:42:46 +0300967#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
968#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800969#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200970
Ville Syrjälä97fd4d52014-04-09 13:29:02 +0300971#define _VLV_PCS01_DW0_CH0 0x200
972#define _VLV_PCS23_DW0_CH0 0x400
973#define _VLV_PCS01_DW0_CH1 0x2600
974#define _VLV_PCS23_DW0_CH1 0x2800
975#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
976#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
977
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800978#define _VLV_PCS_DW1_CH0 0x8204
979#define _VLV_PCS_DW1_CH1 0x8404
Ville Syrjäläd2152b22014-04-28 14:15:24 +0300980#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
Daniel Vetter598fac62013-04-18 22:01:46 +0200981#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
982#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
983#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
984#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800985#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200986
Ville Syrjälä97fd4d52014-04-09 13:29:02 +0300987#define _VLV_PCS01_DW1_CH0 0x204
988#define _VLV_PCS23_DW1_CH0 0x404
989#define _VLV_PCS01_DW1_CH1 0x2604
990#define _VLV_PCS23_DW1_CH1 0x2804
991#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
992#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
993
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800994#define _VLV_PCS_DW8_CH0 0x8220
995#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +0300996#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
997#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800998#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200999
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001000#define _VLV_PCS01_DW8_CH0 0x0220
1001#define _VLV_PCS23_DW8_CH0 0x0420
1002#define _VLV_PCS01_DW8_CH1 0x2620
1003#define _VLV_PCS23_DW8_CH1 0x2820
1004#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1005#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001006
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001007#define _VLV_PCS_DW9_CH0 0x8224
1008#define _VLV_PCS_DW9_CH1 0x8424
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001009#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
1010#define DPIO_PCS_TX2MARGIN_000 (0<<13)
1011#define DPIO_PCS_TX2MARGIN_101 (1<<13)
1012#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
1013#define DPIO_PCS_TX1MARGIN_000 (0<<10)
1014#define DPIO_PCS_TX1MARGIN_101 (1<<10)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001015#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001016
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001017#define _VLV_PCS01_DW9_CH0 0x224
1018#define _VLV_PCS23_DW9_CH0 0x424
1019#define _VLV_PCS01_DW9_CH1 0x2624
1020#define _VLV_PCS23_DW9_CH1 0x2824
1021#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1022#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1023
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001024#define _CHV_PCS_DW10_CH0 0x8228
1025#define _CHV_PCS_DW10_CH1 0x8428
1026#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
1027#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001028#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
1029#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
1030#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
1031#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
1032#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
1033#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001034#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1035
Ville Syrjälä1966e592014-04-09 13:29:04 +03001036#define _VLV_PCS01_DW10_CH0 0x0228
1037#define _VLV_PCS23_DW10_CH0 0x0428
1038#define _VLV_PCS01_DW10_CH1 0x2628
1039#define _VLV_PCS23_DW10_CH1 0x2828
1040#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1041#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1042
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001043#define _VLV_PCS_DW11_CH0 0x822c
1044#define _VLV_PCS_DW11_CH1 0x842c
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001045#define DPIO_TX2_STAGGER_MASK(x) ((x)<<24)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001046#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
1047#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
1048#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001049#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001050
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001051#define _VLV_PCS01_DW11_CH0 0x022c
1052#define _VLV_PCS23_DW11_CH0 0x042c
1053#define _VLV_PCS01_DW11_CH1 0x262c
1054#define _VLV_PCS23_DW11_CH1 0x282c
Ville Syrjälä142d2ec2014-10-16 20:52:32 +03001055#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1056#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001057
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001058#define _VLV_PCS01_DW12_CH0 0x0230
1059#define _VLV_PCS23_DW12_CH0 0x0430
1060#define _VLV_PCS01_DW12_CH1 0x2630
1061#define _VLV_PCS23_DW12_CH1 0x2830
1062#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1063#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1064
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001065#define _VLV_PCS_DW12_CH0 0x8230
1066#define _VLV_PCS_DW12_CH1 0x8430
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001067#define DPIO_TX2_STAGGER_MULT(x) ((x)<<20)
1068#define DPIO_TX1_STAGGER_MULT(x) ((x)<<16)
1069#define DPIO_TX1_STAGGER_MASK(x) ((x)<<8)
1070#define DPIO_LANESTAGGER_STRAP_OVRD (1<<6)
1071#define DPIO_LANESTAGGER_STRAP(x) ((x)<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001072#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001073
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001074#define _VLV_PCS_DW14_CH0 0x8238
1075#define _VLV_PCS_DW14_CH1 0x8438
1076#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001077
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001078#define _VLV_PCS_DW23_CH0 0x825c
1079#define _VLV_PCS_DW23_CH1 0x845c
1080#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001081
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001082#define _VLV_TX_DW2_CH0 0x8288
1083#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001084#define DPIO_SWING_MARGIN000_SHIFT 16
1085#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001086#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001087#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001088
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001089#define _VLV_TX_DW3_CH0 0x828c
1090#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001091/* The following bit for CHV phy */
1092#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001093#define DPIO_SWING_MARGIN101_SHIFT 16
1094#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001095#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1096
1097#define _VLV_TX_DW4_CH0 0x8290
1098#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001099#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1100#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001101#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1102#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001103#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1104
1105#define _VLV_TX3_DW4_CH0 0x690
1106#define _VLV_TX3_DW4_CH1 0x2a90
1107#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1108
1109#define _VLV_TX_DW5_CH0 0x8294
1110#define _VLV_TX_DW5_CH1 0x8494
Daniel Vetter598fac62013-04-18 22:01:46 +02001111#define DPIO_TX_OCALINIT_EN (1<<31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001112#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001113
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001114#define _VLV_TX_DW11_CH0 0x82ac
1115#define _VLV_TX_DW11_CH1 0x84ac
1116#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001117
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001118#define _VLV_TX_DW14_CH0 0x82b8
1119#define _VLV_TX_DW14_CH1 0x84b8
1120#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301121
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001122/* CHV dpPhy registers */
1123#define _CHV_PLL_DW0_CH0 0x8000
1124#define _CHV_PLL_DW0_CH1 0x8180
1125#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1126
1127#define _CHV_PLL_DW1_CH0 0x8004
1128#define _CHV_PLL_DW1_CH1 0x8184
1129#define DPIO_CHV_N_DIV_SHIFT 8
1130#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1131#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1132
1133#define _CHV_PLL_DW2_CH0 0x8008
1134#define _CHV_PLL_DW2_CH1 0x8188
1135#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1136
1137#define _CHV_PLL_DW3_CH0 0x800c
1138#define _CHV_PLL_DW3_CH1 0x818c
1139#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1140#define DPIO_CHV_FIRST_MOD (0 << 8)
1141#define DPIO_CHV_SECOND_MOD (1 << 8)
1142#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05301143#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001144#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1145
1146#define _CHV_PLL_DW6_CH0 0x8018
1147#define _CHV_PLL_DW6_CH1 0x8198
1148#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1149#define DPIO_CHV_INT_COEFF_SHIFT 8
1150#define DPIO_CHV_PROP_COEFF_SHIFT 0
1151#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1152
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301153#define _CHV_PLL_DW8_CH0 0x8020
1154#define _CHV_PLL_DW8_CH1 0x81A0
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05301155#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1156#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301157#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1158
1159#define _CHV_PLL_DW9_CH0 0x8024
1160#define _CHV_PLL_DW9_CH1 0x81A4
1161#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05301162#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301163#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1164#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1165
Ville Syrjälä6669e392015-07-08 23:46:00 +03001166#define _CHV_CMN_DW0_CH0 0x8100
1167#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1168#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1169#define DPIO_ALLDL_POWERDOWN (1 << 1)
1170#define DPIO_ANYDL_POWERDOWN (1 << 0)
1171
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001172#define _CHV_CMN_DW5_CH0 0x8114
1173#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1174#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1175#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1176#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1177#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1178#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1179#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1180#define CHV_BUFLEFTENA1_MASK (3 << 22)
1181
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001182#define _CHV_CMN_DW13_CH0 0x8134
1183#define _CHV_CMN_DW0_CH1 0x8080
1184#define DPIO_CHV_S1_DIV_SHIFT 21
1185#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1186#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1187#define DPIO_CHV_K_DIV_SHIFT 4
1188#define DPIO_PLL_FREQLOCK (1 << 1)
1189#define DPIO_PLL_LOCK (1 << 0)
1190#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1191
1192#define _CHV_CMN_DW14_CH0 0x8138
1193#define _CHV_CMN_DW1_CH1 0x8084
1194#define DPIO_AFC_RECAL (1 << 14)
1195#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001196#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1197#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1198#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1199#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1200#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1201#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1202#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1203#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001204#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1205
Ville Syrjälä9197c882014-04-09 13:29:05 +03001206#define _CHV_CMN_DW19_CH0 0x814c
1207#define _CHV_CMN_DW6_CH1 0x8098
Ville Syrjälä6669e392015-07-08 23:46:00 +03001208#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1209#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001210#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
Ville Syrjälä9197c882014-04-09 13:29:05 +03001211#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001212
Ville Syrjälä9197c882014-04-09 13:29:05 +03001213#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1214
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001215#define CHV_CMN_DW28 0x8170
1216#define DPIO_CL1POWERDOWNEN (1 << 23)
1217#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
Ville Syrjäläee279212015-07-08 23:45:57 +03001218#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1219#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1220#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1221#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001222
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001223#define CHV_CMN_DW30 0x8178
Ville Syrjälä3e288782015-07-08 23:45:58 +03001224#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001225#define DPIO_LRC_BYPASS (1 << 3)
1226
1227#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1228 (lane) * 0x200 + (offset))
1229
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001230#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1231#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1232#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1233#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1234#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1235#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1236#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1237#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1238#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1239#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1240#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001241#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1242#define DPIO_FRC_LATENCY_SHFIT 8
1243#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1244#define DPIO_UPAR_SHIFT 30
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301245
1246/* BXT PHY registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001247#define _BXT_PHY(phy, a, b) _MMIO_PIPE((phy), (a), (b))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301248
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001249#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301250#define GT_DISPLAY_POWER_ON(phy) (1 << (phy))
1251
1252#define _PHY_CTL_FAMILY_EDP 0x64C80
1253#define _PHY_CTL_FAMILY_DDI 0x64C90
1254#define COMMON_RESET_DIS (1 << 31)
1255#define BXT_PHY_CTL_FAMILY(phy) _BXT_PHY((phy), _PHY_CTL_FAMILY_DDI, \
1256 _PHY_CTL_FAMILY_EDP)
1257
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301258/* BXT PHY PLL registers */
1259#define _PORT_PLL_A 0x46074
1260#define _PORT_PLL_B 0x46078
1261#define _PORT_PLL_C 0x4607c
1262#define PORT_PLL_ENABLE (1 << 31)
1263#define PORT_PLL_LOCK (1 << 30)
1264#define PORT_PLL_REF_SEL (1 << 27)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001265#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301266
1267#define _PORT_PLL_EBB_0_A 0x162034
1268#define _PORT_PLL_EBB_0_B 0x6C034
1269#define _PORT_PLL_EBB_0_C 0x6C340
Imre Deakaa610dc2015-06-22 23:35:52 +03001270#define PORT_PLL_P1_SHIFT 13
1271#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1272#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1273#define PORT_PLL_P2_SHIFT 8
1274#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1275#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001276#define BXT_PORT_PLL_EBB_0(port) _MMIO_PORT3(port, _PORT_PLL_EBB_0_A, \
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301277 _PORT_PLL_EBB_0_B, \
1278 _PORT_PLL_EBB_0_C)
1279
1280#define _PORT_PLL_EBB_4_A 0x162038
1281#define _PORT_PLL_EBB_4_B 0x6C038
1282#define _PORT_PLL_EBB_4_C 0x6C344
1283#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1284#define PORT_PLL_RECALIBRATE (1 << 14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001285#define BXT_PORT_PLL_EBB_4(port) _MMIO_PORT3(port, _PORT_PLL_EBB_4_A, \
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301286 _PORT_PLL_EBB_4_B, \
1287 _PORT_PLL_EBB_4_C)
1288
1289#define _PORT_PLL_0_A 0x162100
1290#define _PORT_PLL_0_B 0x6C100
1291#define _PORT_PLL_0_C 0x6C380
1292/* PORT_PLL_0_A */
1293#define PORT_PLL_M2_MASK 0xFF
1294/* PORT_PLL_1_A */
Imre Deakaa610dc2015-06-22 23:35:52 +03001295#define PORT_PLL_N_SHIFT 8
1296#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1297#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301298/* PORT_PLL_2_A */
1299#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1300/* PORT_PLL_3_A */
1301#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1302/* PORT_PLL_6_A */
1303#define PORT_PLL_PROP_COEFF_MASK 0xF
1304#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1305#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1306#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1307#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1308/* PORT_PLL_8_A */
1309#define PORT_PLL_TARGET_CNT_MASK 0x3FF
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301310/* PORT_PLL_9_A */
Imre Deak05712c12015-06-18 17:25:54 +03001311#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1312#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301313/* PORT_PLL_10_A */
1314#define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27)
Vandana Kannane6292552015-07-01 17:02:57 +05301315#define PORT_PLL_DCO_AMP_DEFAULT 15
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301316#define PORT_PLL_DCO_AMP_MASK 0x3c00
Ville Syrjälä68d97532015-09-18 20:03:39 +03001317#define PORT_PLL_DCO_AMP(x) ((x)<<10)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301318#define _PORT_PLL_BASE(port) _PORT3(port, _PORT_PLL_0_A, \
1319 _PORT_PLL_0_B, \
1320 _PORT_PLL_0_C)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001321#define BXT_PORT_PLL(port, idx) _MMIO(_PORT_PLL_BASE(port) + (idx) * 4)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301322
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301323/* BXT PHY common lane registers */
1324#define _PORT_CL1CM_DW0_A 0x162000
1325#define _PORT_CL1CM_DW0_BC 0x6C000
1326#define PHY_POWER_GOOD (1 << 16)
1327#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC, \
1328 _PORT_CL1CM_DW0_A)
1329
1330#define _PORT_CL1CM_DW9_A 0x162024
1331#define _PORT_CL1CM_DW9_BC 0x6C024
1332#define IREF0RC_OFFSET_SHIFT 8
1333#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1334#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC, \
1335 _PORT_CL1CM_DW9_A)
1336
1337#define _PORT_CL1CM_DW10_A 0x162028
1338#define _PORT_CL1CM_DW10_BC 0x6C028
1339#define IREF1RC_OFFSET_SHIFT 8
1340#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1341#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC, \
1342 _PORT_CL1CM_DW10_A)
1343
1344#define _PORT_CL1CM_DW28_A 0x162070
1345#define _PORT_CL1CM_DW28_BC 0x6C070
1346#define OCL1_POWER_DOWN_EN (1 << 23)
1347#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1348#define SUS_CLK_CONFIG 0x3
1349#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC, \
1350 _PORT_CL1CM_DW28_A)
1351
1352#define _PORT_CL1CM_DW30_A 0x162078
1353#define _PORT_CL1CM_DW30_BC 0x6C078
1354#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1355#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC, \
1356 _PORT_CL1CM_DW30_A)
1357
1358/* Defined for PHY0 only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001359#define BXT_PORT_CL2CM_DW6_BC _MMIO(0x6C358)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301360#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
1361
1362/* BXT PHY Ref registers */
1363#define _PORT_REF_DW3_A 0x16218C
1364#define _PORT_REF_DW3_BC 0x6C18C
1365#define GRC_DONE (1 << 22)
1366#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC, \
1367 _PORT_REF_DW3_A)
1368
1369#define _PORT_REF_DW6_A 0x162198
1370#define _PORT_REF_DW6_BC 0x6C198
1371/*
1372 * FIXME: BSpec/CHV ConfigDB disagrees on the following two fields, fix them
1373 * after testing.
1374 */
1375#define GRC_CODE_SHIFT 23
1376#define GRC_CODE_MASK (0x1FF << GRC_CODE_SHIFT)
1377#define GRC_CODE_FAST_SHIFT 16
1378#define GRC_CODE_FAST_MASK (0x7F << GRC_CODE_FAST_SHIFT)
1379#define GRC_CODE_SLOW_SHIFT 8
1380#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
1381#define GRC_CODE_NOM_MASK 0xFF
1382#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC, \
1383 _PORT_REF_DW6_A)
1384
1385#define _PORT_REF_DW8_A 0x1621A0
1386#define _PORT_REF_DW8_BC 0x6C1A0
1387#define GRC_DIS (1 << 15)
1388#define GRC_RDY_OVRD (1 << 1)
1389#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC, \
1390 _PORT_REF_DW8_A)
1391
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301392/* BXT PHY PCS registers */
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301393#define _PORT_PCS_DW10_LN01_A 0x162428
1394#define _PORT_PCS_DW10_LN01_B 0x6C428
1395#define _PORT_PCS_DW10_LN01_C 0x6C828
1396#define _PORT_PCS_DW10_GRP_A 0x162C28
1397#define _PORT_PCS_DW10_GRP_B 0x6CC28
1398#define _PORT_PCS_DW10_GRP_C 0x6CE28
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001399#define BXT_PORT_PCS_DW10_LN01(port) _MMIO_PORT3(port, _PORT_PCS_DW10_LN01_A, \
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301400 _PORT_PCS_DW10_LN01_B, \
1401 _PORT_PCS_DW10_LN01_C)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001402#define BXT_PORT_PCS_DW10_GRP(port) _MMIO_PORT3(port, _PORT_PCS_DW10_GRP_A, \
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301403 _PORT_PCS_DW10_GRP_B, \
1404 _PORT_PCS_DW10_GRP_C)
1405#define TX2_SWING_CALC_INIT (1 << 31)
1406#define TX1_SWING_CALC_INIT (1 << 30)
1407
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301408#define _PORT_PCS_DW12_LN01_A 0x162430
1409#define _PORT_PCS_DW12_LN01_B 0x6C430
1410#define _PORT_PCS_DW12_LN01_C 0x6C830
1411#define _PORT_PCS_DW12_LN23_A 0x162630
1412#define _PORT_PCS_DW12_LN23_B 0x6C630
1413#define _PORT_PCS_DW12_LN23_C 0x6CA30
1414#define _PORT_PCS_DW12_GRP_A 0x162c30
1415#define _PORT_PCS_DW12_GRP_B 0x6CC30
1416#define _PORT_PCS_DW12_GRP_C 0x6CE30
1417#define LANESTAGGER_STRAP_OVRD (1 << 6)
1418#define LANE_STAGGER_MASK 0x1F
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001419#define BXT_PORT_PCS_DW12_LN01(port) _MMIO_PORT3(port, _PORT_PCS_DW12_LN01_A, \
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301420 _PORT_PCS_DW12_LN01_B, \
1421 _PORT_PCS_DW12_LN01_C)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001422#define BXT_PORT_PCS_DW12_LN23(port) _MMIO_PORT3(port, _PORT_PCS_DW12_LN23_A, \
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301423 _PORT_PCS_DW12_LN23_B, \
1424 _PORT_PCS_DW12_LN23_C)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001425#define BXT_PORT_PCS_DW12_GRP(port) _MMIO_PORT3(port, _PORT_PCS_DW12_GRP_A, \
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301426 _PORT_PCS_DW12_GRP_B, \
1427 _PORT_PCS_DW12_GRP_C)
1428
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301429/* BXT PHY TX registers */
1430#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
1431 ((lane) & 1) * 0x80)
1432
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301433#define _PORT_TX_DW2_LN0_A 0x162508
1434#define _PORT_TX_DW2_LN0_B 0x6C508
1435#define _PORT_TX_DW2_LN0_C 0x6C908
1436#define _PORT_TX_DW2_GRP_A 0x162D08
1437#define _PORT_TX_DW2_GRP_B 0x6CD08
1438#define _PORT_TX_DW2_GRP_C 0x6CF08
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001439#define BXT_PORT_TX_DW2_GRP(port) _MMIO_PORT3(port, _PORT_TX_DW2_GRP_A, \
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301440 _PORT_TX_DW2_GRP_B, \
1441 _PORT_TX_DW2_GRP_C)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001442#define BXT_PORT_TX_DW2_LN0(port) _MMIO_PORT3(port, _PORT_TX_DW2_LN0_A, \
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301443 _PORT_TX_DW2_LN0_B, \
1444 _PORT_TX_DW2_LN0_C)
1445#define MARGIN_000_SHIFT 16
1446#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
1447#define UNIQ_TRANS_SCALE_SHIFT 8
1448#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
1449
1450#define _PORT_TX_DW3_LN0_A 0x16250C
1451#define _PORT_TX_DW3_LN0_B 0x6C50C
1452#define _PORT_TX_DW3_LN0_C 0x6C90C
1453#define _PORT_TX_DW3_GRP_A 0x162D0C
1454#define _PORT_TX_DW3_GRP_B 0x6CD0C
1455#define _PORT_TX_DW3_GRP_C 0x6CF0C
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001456#define BXT_PORT_TX_DW3_GRP(port) _MMIO_PORT3(port, _PORT_TX_DW3_GRP_A, \
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301457 _PORT_TX_DW3_GRP_B, \
1458 _PORT_TX_DW3_GRP_C)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001459#define BXT_PORT_TX_DW3_LN0(port) _MMIO_PORT3(port, _PORT_TX_DW3_LN0_A, \
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301460 _PORT_TX_DW3_LN0_B, \
1461 _PORT_TX_DW3_LN0_C)
Sonika Jindal9c58a042015-09-24 10:22:54 +05301462#define SCALE_DCOMP_METHOD (1 << 26)
1463#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301464
1465#define _PORT_TX_DW4_LN0_A 0x162510
1466#define _PORT_TX_DW4_LN0_B 0x6C510
1467#define _PORT_TX_DW4_LN0_C 0x6C910
1468#define _PORT_TX_DW4_GRP_A 0x162D10
1469#define _PORT_TX_DW4_GRP_B 0x6CD10
1470#define _PORT_TX_DW4_GRP_C 0x6CF10
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001471#define BXT_PORT_TX_DW4_LN0(port) _MMIO_PORT3(port, _PORT_TX_DW4_LN0_A, \
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301472 _PORT_TX_DW4_LN0_B, \
1473 _PORT_TX_DW4_LN0_C)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001474#define BXT_PORT_TX_DW4_GRP(port) _MMIO_PORT3(port, _PORT_TX_DW4_GRP_A, \
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301475 _PORT_TX_DW4_GRP_B, \
1476 _PORT_TX_DW4_GRP_C)
1477#define DEEMPH_SHIFT 24
1478#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
1479
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301480#define _PORT_TX_DW14_LN0_A 0x162538
1481#define _PORT_TX_DW14_LN0_B 0x6C538
1482#define _PORT_TX_DW14_LN0_C 0x6C938
1483#define LATENCY_OPTIM_SHIFT 30
1484#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001485#define BXT_PORT_TX_DW14_LN(port, lane) _MMIO(_PORT3((port), _PORT_TX_DW14_LN0_A, \
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301486 _PORT_TX_DW14_LN0_B, \
1487 _PORT_TX_DW14_LN0_C) + \
1488 _BXT_LANE_OFFSET(lane))
1489
David Weinehallf8896f52015-06-25 11:11:03 +03001490/* UAIMI scratch pad register 1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001491#define UAIMI_SPR1 _MMIO(0x4F074)
David Weinehallf8896f52015-06-25 11:11:03 +03001492/* SKL VccIO mask */
1493#define SKL_VCCIO_MASK 0x1
1494/* SKL balance leg register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001495#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
David Weinehallf8896f52015-06-25 11:11:03 +03001496/* I_boost values */
1497#define BALANCE_LEG_SHIFT(port) (8+3*(port))
1498#define BALANCE_LEG_MASK(port) (7<<(8+3*(port)))
1499/* Balance leg disable bits */
1500#define BALANCE_LEG_DISABLE_SHIFT 23
1501
Jesse Barnes585fb112008-07-29 11:54:06 -07001502/*
Jesse Barnesde151cf2008-11-12 10:03:55 -08001503 * Fence registers
Ville Syrjäläeecf6132015-09-21 18:05:14 +03001504 * [0-7] @ 0x2000 gen2,gen3
1505 * [8-15] @ 0x3000 945,g33,pnv
1506 *
1507 * [0-15] @ 0x3000 gen4,gen5
1508 *
1509 * [0-15] @ 0x100000 gen6,vlv,chv
1510 * [0-31] @ 0x100000 gen7+
Jesse Barnesde151cf2008-11-12 10:03:55 -08001511 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001512#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001513#define I830_FENCE_START_MASK 0x07f80000
1514#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -08001515#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001516#define I830_FENCE_PITCH_SHIFT 4
1517#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +02001518#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -07001519#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001520#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001521
1522#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08001523#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001524
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001525#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
1526#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001527#define I965_FENCE_PITCH_SHIFT 2
1528#define I965_FENCE_TILING_Y_SHIFT 1
1529#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001530#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08001531
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001532#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
1533#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
Ville Syrjäläeecf6132015-09-21 18:05:14 +03001534#define GEN6_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03001535#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07001536
Deepak S2b6b3a02014-05-27 15:59:30 +05301537
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001538/* control register for cpu gtt access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001539#define TILECTL _MMIO(0x101000)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001540#define TILECTL_SWZCTL (1 << 0)
Robert Beckette3a29052015-03-11 10:28:25 +02001541#define TILECTL_TLBPF (1 << 1)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001542#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1543#define TILECTL_BACKSNOOP_DIS (1 << 3)
1544
Jesse Barnesde151cf2008-11-12 10:03:55 -08001545/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001546 * Instruction and interrupt control regs
1547 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001548#define PGTBL_CTL _MMIO(0x02020)
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03001549#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1550#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001551#define PGTBL_ER _MMIO(0x02024)
1552#define PRB0_BASE (0x2030-0x30)
1553#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1554#define PRB2_BASE (0x2050-0x30) /* gen3 */
1555#define SRB0_BASE (0x2100-0x30) /* gen2 */
1556#define SRB1_BASE (0x2110-0x30) /* gen2 */
1557#define SRB2_BASE (0x2120-0x30) /* 830 */
1558#define SRB3_BASE (0x2130-0x30) /* 830 */
Daniel Vetter333e9fe2010-08-02 16:24:01 +02001559#define RENDER_RING_BASE 0x02000
1560#define BSD_RING_BASE 0x04000
1561#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08001562#define GEN8_BSD2_RING_BASE 0x1c000
Ben Widawsky1950de12013-05-28 19:22:20 -07001563#define VEBOX_RING_BASE 0x1a000
Chris Wilson549f7362010-10-19 11:19:32 +01001564#define BLT_RING_BASE 0x22000
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001565#define RING_TAIL(base) _MMIO((base)+0x30)
1566#define RING_HEAD(base) _MMIO((base)+0x34)
1567#define RING_START(base) _MMIO((base)+0x38)
1568#define RING_CTL(base) _MMIO((base)+0x3c)
1569#define RING_SYNC_0(base) _MMIO((base)+0x40)
1570#define RING_SYNC_1(base) _MMIO((base)+0x44)
1571#define RING_SYNC_2(base) _MMIO((base)+0x48)
Ben Widawsky1950de12013-05-28 19:22:20 -07001572#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1573#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1574#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1575#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1576#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1577#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1578#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1579#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1580#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1581#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1582#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1583#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001584#define GEN6_NOSYNC INVALID_MMIO_REG
1585#define RING_PSMI_CTL(base) _MMIO((base)+0x50)
1586#define RING_MAX_IDLE(base) _MMIO((base)+0x54)
1587#define RING_HWS_PGA(base) _MMIO((base)+0x80)
1588#define RING_HWS_PGA_GEN6(base) _MMIO((base)+0x2080)
1589#define RING_RESET_CTL(base) _MMIO((base)+0xd0)
Mika Kuoppala7fd2d262015-06-18 12:51:40 +03001590#define RESET_CTL_REQUEST_RESET (1 << 0)
1591#define RESET_CTL_READY_TO_RESET (1 << 1)
Imre Deak9e72b462014-05-05 15:13:55 +03001592
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001593#define HSW_GTT_CACHE_EN _MMIO(0x4024)
Ville Syrjälä6d50b062015-05-19 20:32:57 +03001594#define GTT_CACHE_EN_ALL 0xF0007FFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001595#define GEN7_WR_WATERMARK _MMIO(0x4028)
1596#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
1597#define ARB_MODE _MMIO(0x4030)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001598#define ARB_MODE_SWIZZLE_SNB (1<<4)
1599#define ARB_MODE_SWIZZLE_IVB (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001600#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
1601#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
Imre Deak9e72b462014-05-05 15:13:55 +03001602/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001603#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03001604#define GEN7_LRA_LIMITS_REG_NUM 13
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001605#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
1606#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
Imre Deak9e72b462014-05-05 15:13:55 +03001607
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001608#define GAMTARBMODE _MMIO(0x04a08)
Ben Widawsky4afe8d32013-11-02 21:07:55 -07001609#define ARB_MODE_BWGTLB_DISABLE (1<<9)
Ben Widawsky31a53362013-11-02 21:07:04 -07001610#define ARB_MODE_SWIZZLE_BDW (1<<1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001611#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
1612#define RING_FAULT_REG(ring) _MMIO(0x4094 + 0x100*(ring)->id)
Ben Widawsky828c7902013-10-16 09:21:30 -07001613#define RING_FAULT_GTTSEL_MASK (1<<11)
Ville Syrjälä68d97532015-09-18 20:03:39 +03001614#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
1615#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
Ben Widawsky828c7902013-10-16 09:21:30 -07001616#define RING_FAULT_VALID (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001617#define DONE_REG _MMIO(0x40b0)
1618#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
1619#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
1620#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
1621#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
1622#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
1623#define RING_ACTHD(base) _MMIO((base)+0x74)
1624#define RING_ACTHD_UDW(base) _MMIO((base)+0x5c)
1625#define RING_NOPID(base) _MMIO((base)+0x94)
1626#define RING_IMR(base) _MMIO((base)+0xa8)
1627#define RING_HWSTAM(base) _MMIO((base)+0x98)
1628#define RING_TIMESTAMP(base) _MMIO((base)+0x358)
1629#define RING_TIMESTAMP_UDW(base) _MMIO((base)+0x358 + 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07001630#define TAIL_ADDR 0x001FFFF8
1631#define HEAD_WRAP_COUNT 0xFFE00000
1632#define HEAD_WRAP_ONE 0x00200000
1633#define HEAD_ADDR 0x001FFFFC
1634#define RING_NR_PAGES 0x001FF000
1635#define RING_REPORT_MASK 0x00000006
1636#define RING_REPORT_64K 0x00000002
1637#define RING_REPORT_128K 0x00000004
1638#define RING_NO_REPORT 0x00000000
1639#define RING_VALID_MASK 0x00000001
1640#define RING_VALID 0x00000001
1641#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +01001642#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1643#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001644#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03001645
Arun Siluvery33136b02016-01-21 21:43:47 +00001646#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base)+0x4D0) + (i)*4)
1647#define RING_MAX_NONPRIV_SLOTS 12
1648
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001649#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
Imre Deak9e72b462014-05-05 15:13:55 +03001650
Chris Wilson8168bd42010-11-11 17:54:52 +00001651#if 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001652#define PRB0_TAIL _MMIO(0x2030)
1653#define PRB0_HEAD _MMIO(0x2034)
1654#define PRB0_START _MMIO(0x2038)
1655#define PRB0_CTL _MMIO(0x203c)
1656#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
1657#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
1658#define PRB1_START _MMIO(0x2048) /* 915+ only */
1659#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00001660#endif
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001661#define IPEIR_I965 _MMIO(0x2064)
1662#define IPEHR_I965 _MMIO(0x2068)
1663#define GEN7_SC_INSTDONE _MMIO(0x7100)
1664#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
1665#define GEN7_ROW_INSTDONE _MMIO(0xe164)
Ben Widawskyd53bd482012-08-22 11:32:14 -07001666#define I915_NUM_INSTDONE_REG 4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001667#define RING_IPEIR(base) _MMIO((base)+0x64)
1668#define RING_IPEHR(base) _MMIO((base)+0x68)
Imre Deakf1d54342015-09-30 23:00:42 +03001669/*
1670 * On GEN4, only the render ring INSTDONE exists and has a different
1671 * layout than the GEN7+ version.
Imre Deakbd93a502015-09-30 23:00:43 +03001672 * The GEN2 counterpart of this register is GEN2_INSTDONE.
Imre Deakf1d54342015-09-30 23:00:42 +03001673 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001674#define RING_INSTDONE(base) _MMIO((base)+0x6c)
1675#define RING_INSTPS(base) _MMIO((base)+0x70)
1676#define RING_DMA_FADD(base) _MMIO((base)+0x78)
1677#define RING_DMA_FADD_UDW(base) _MMIO((base)+0x60) /* gen8+ */
1678#define RING_INSTPM(base) _MMIO((base)+0xc0)
1679#define RING_MI_MODE(base) _MMIO((base)+0x9c)
1680#define INSTPS _MMIO(0x2070) /* 965+ only */
1681#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
1682#define ACTHD_I965 _MMIO(0x2074)
1683#define HWS_PGA _MMIO(0x2080)
Jesse Barnes585fb112008-07-29 11:54:06 -07001684#define HWS_ADDRESS_MASK 0xfffff000
1685#define HWS_START_ADDRESS_SHIFT 4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001686#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
Jesse Barnes97f5ab62009-10-08 10:16:48 -07001687#define PWRCTX_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001688#define IPEIR _MMIO(0x2088)
1689#define IPEHR _MMIO(0x208c)
1690#define GEN2_INSTDONE _MMIO(0x2090)
1691#define NOPID _MMIO(0x2094)
1692#define HWSTAM _MMIO(0x2098)
1693#define DMA_FADD_I8XX _MMIO(0x20d0)
1694#define RING_BBSTATE(base) _MMIO((base)+0x110)
Ville Syrjälä35dc3f92015-11-04 23:20:10 +02001695#define RING_BB_PPGTT (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001696#define RING_SBBADDR(base) _MMIO((base)+0x114) /* hsw+ */
1697#define RING_SBBSTATE(base) _MMIO((base)+0x118) /* hsw+ */
1698#define RING_SBBADDR_UDW(base) _MMIO((base)+0x11c) /* gen8+ */
1699#define RING_BBADDR(base) _MMIO((base)+0x140)
1700#define RING_BBADDR_UDW(base) _MMIO((base)+0x168) /* gen8+ */
1701#define RING_BB_PER_CTX_PTR(base) _MMIO((base)+0x1c0) /* gen8+ */
1702#define RING_INDIRECT_CTX(base) _MMIO((base)+0x1c4) /* gen8+ */
1703#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base)+0x1c8) /* gen8+ */
1704#define RING_CTX_TIMESTAMP(base) _MMIO((base)+0x3a8) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08001705
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001706#define ERROR_GEN6 _MMIO(0x40a0)
1707#define GEN7_ERR_INT _MMIO(0x44040)
Paulo Zanonide032bf2013-04-12 17:57:58 -03001708#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03001709#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001710#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
Paulo Zanoni86642812013-04-12 17:57:57 -03001711#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001712#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
Paulo Zanoni86642812013-04-12 17:57:57 -03001713#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001714#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
Ville Syrjälä68d97532015-09-18 20:03:39 +03001715#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + (pipe)*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03001716#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03001717#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
Chris Wilsonf4068392010-10-27 20:36:41 +01001718
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001719#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
1720#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
Mika Kuoppala6c826f32015-03-24 14:54:19 +02001721
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001722#define FPGA_DBG _MMIO(0x42300)
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001723#define FPGA_DBG_RM_NOCLAIM (1<<31)
1724
Mika Kuoppala8ac3e1b2015-12-15 19:45:42 +02001725#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
1726#define CLAIM_ER_CLR (1 << 31)
1727#define CLAIM_ER_OVERFLOW (1 << 16)
1728#define CLAIM_ER_CTR_MASK 0xffff
1729
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001730#define DERRMR _MMIO(0x44050)
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07001731/* Note that HBLANK events are reserved on bdw+ */
Chris Wilsonffe74d72013-08-26 20:58:12 +01001732#define DERRMR_PIPEA_SCANLINE (1<<0)
1733#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1734#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1735#define DERRMR_PIPEA_VBLANK (1<<3)
1736#define DERRMR_PIPEA_HBLANK (1<<5)
1737#define DERRMR_PIPEB_SCANLINE (1<<8)
1738#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1739#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1740#define DERRMR_PIPEB_VBLANK (1<<11)
1741#define DERRMR_PIPEB_HBLANK (1<<13)
1742/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1743#define DERRMR_PIPEC_SCANLINE (1<<14)
1744#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1745#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1746#define DERRMR_PIPEC_VBLANK (1<<21)
1747#define DERRMR_PIPEC_HBLANK (1<<22)
1748
Chris Wilson0f3b6842013-01-15 12:05:55 +00001749
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001750/* GM45+ chicken bits -- debug workaround bits that may be required
1751 * for various sorts of correct behavior. The top 16 bits of each are
1752 * the enables for writing to the corresponding low bit.
1753 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001754#define _3D_CHICKEN _MMIO(0x2084)
Daniel Vetter42839082012-12-14 23:38:28 +01001755#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001756#define _3D_CHICKEN2 _MMIO(0x208c)
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001757/* Disables pipelining of read flushes past the SF-WIZ interface.
1758 * Required on all Ironlake steppings according to the B-Spec, but the
1759 * particular danger of not doing so is not specified.
1760 */
1761# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001762#define _3D_CHICKEN3 _MMIO(0x2090)
Jesse Barnes87f80202012-10-02 17:43:41 -05001763#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07001764#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02001765#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1766#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001767
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001768#define MI_MODE _MMIO(0x209c)
Eric Anholt71cf39b2010-03-08 23:41:55 -08001769# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08001770# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001771# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05301772# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01001773# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08001774
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001775#define GEN6_GT_MODE _MMIO(0x20d0)
1776#define GEN7_GT_MODE _MMIO(0x7008)
Ville Syrjälä8d85d272014-02-04 21:59:15 +02001777#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1778#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1779#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1780#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
Damien Lespiau98533252014-12-08 17:33:51 +00001781#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01001782#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03001783#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
1784#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07001785
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001786#define GFX_MODE _MMIO(0x2520)
1787#define GFX_MODE_GEN7 _MMIO(0x229c)
1788#define RING_MODE_GEN7(ring) _MMIO((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001789#define GFX_RUN_LIST_ENABLE (1<<15)
Dave Gordon4df001d2015-08-12 15:43:42 +01001790#define GFX_INTERRUPT_STEERING (1<<14)
Chris Wilsonaa83e302014-03-21 17:18:54 +00001791#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001792#define GFX_SURFACE_FAULT_ENABLE (1<<12)
1793#define GFX_REPLAY_MODE (1<<11)
1794#define GFX_PSMI_GRANULARITY (1<<10)
1795#define GFX_PPGTT_ENABLE (1<<9)
Michel Thierry2dba3232015-07-30 11:06:23 +01001796#define GEN8_GFX_PPGTT_48B (1<<7)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001797
Dave Gordon4df001d2015-08-12 15:43:42 +01001798#define GFX_FORWARD_VBLANK_MASK (3<<5)
1799#define GFX_FORWARD_VBLANK_NEVER (0<<5)
1800#define GFX_FORWARD_VBLANK_ALWAYS (1<<5)
1801#define GFX_FORWARD_VBLANK_COND (2<<5)
1802
Daniel Vettera7e806d2012-07-11 16:27:55 +02001803#define VLV_DISPLAY_BASE 0x180000
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301804#define VLV_MIPI_BASE VLV_DISPLAY_BASE
Daniel Vettera7e806d2012-07-11 16:27:55 +02001805
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001806#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
1807#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
1808#define SCPD0 _MMIO(0x209c) /* 915+ only */
1809#define IER _MMIO(0x20a0)
1810#define IIR _MMIO(0x20a4)
1811#define IMR _MMIO(0x20a8)
1812#define ISR _MMIO(0x20ac)
1813#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03001814#define GINT_DIS (1<<22)
Jesse Barnes2d809572012-10-25 12:15:44 -07001815#define GCFG_DIS (1<<8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001816#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
1817#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
1818#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
1819#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
1820#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
1821#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
1822#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05301823#define VLV_PCBR_ADDR_SHIFT 12
1824
Ville Syrjälä90a72f82013-02-19 23:16:44 +02001825#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001826#define EIR _MMIO(0x20b0)
1827#define EMR _MMIO(0x20b4)
1828#define ESR _MMIO(0x20b8)
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001829#define GM45_ERROR_PAGE_TABLE (1<<5)
1830#define GM45_ERROR_MEM_PRIV (1<<4)
1831#define I915_ERROR_PAGE_TABLE (1<<4)
1832#define GM45_ERROR_CP_PRIV (1<<3)
1833#define I915_ERROR_MEMORY_REFRESH (1<<1)
1834#define I915_ERROR_INSTRUCTION (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001835#define INSTPM _MMIO(0x20c0)
Li Pengee980b82010-01-27 19:01:11 +08001836#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Ville Syrjälä32992542014-02-25 15:13:39 +02001837#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00001838 will not assert AGPBUSY# and will only
1839 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -08001840#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Chris Wilson884020b2013-08-06 19:01:14 +01001841#define INSTPM_TLB_INVALIDATE (1<<9)
1842#define INSTPM_SYNC_FLUSH (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001843#define ACTHD _MMIO(0x20c8)
1844#define MEM_MODE _MMIO(0x20cc)
Ville Syrjälä10383922014-08-15 01:21:54 +03001845#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
1846#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
1847#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001848#define FW_BLC _MMIO(0x20d8)
1849#define FW_BLC2 _MMIO(0x20dc)
1850#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +08001851#define FW_BLC_SELF_EN_MASK (1<<31)
1852#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1853#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001854#define MM_BURST_LENGTH 0x00700000
1855#define MM_FIFO_WATERMARK 0x0001F000
1856#define LM_BURST_LENGTH 0x00000700
1857#define LM_FIFO_WATERMARK 0x0000001F
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001858#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07001859
1860/* Make render/texture TLB fetches lower priorty than associated data
1861 * fetches. This is not turned on by default
1862 */
1863#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1864
1865/* Isoch request wait on GTT enable (Display A/B/C streams).
1866 * Make isoch requests stall on the TLB update. May cause
1867 * display underruns (test mode only)
1868 */
1869#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1870
1871/* Block grant count for isoch requests when block count is
1872 * set to a finite value.
1873 */
1874#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1875#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1876#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1877#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1878#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1879
1880/* Enable render writes to complete in C2/C3/C4 power states.
1881 * If this isn't enabled, render writes are prevented in low
1882 * power states. That seems bad to me.
1883 */
1884#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1885
1886/* This acknowledges an async flip immediately instead
1887 * of waiting for 2TLB fetches.
1888 */
1889#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1890
1891/* Enables non-sequential data reads through arbiter
1892 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001893#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07001894
1895/* Disable FSB snooping of cacheable write cycles from binner/render
1896 * command stream
1897 */
1898#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1899
1900/* Arbiter time slice for non-isoch streams */
1901#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1902#define MI_ARB_TIME_SLICE_1 (0 << 5)
1903#define MI_ARB_TIME_SLICE_2 (1 << 5)
1904#define MI_ARB_TIME_SLICE_4 (2 << 5)
1905#define MI_ARB_TIME_SLICE_6 (3 << 5)
1906#define MI_ARB_TIME_SLICE_8 (4 << 5)
1907#define MI_ARB_TIME_SLICE_10 (5 << 5)
1908#define MI_ARB_TIME_SLICE_14 (6 << 5)
1909#define MI_ARB_TIME_SLICE_16 (7 << 5)
1910
1911/* Low priority grace period page size */
1912#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1913#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1914
1915/* Disable display A/B trickle feed */
1916#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1917
1918/* Set display plane priority */
1919#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1920#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1921
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001922#define MI_STATE _MMIO(0x20e4) /* gen2 only */
Ville Syrjälä54e472a2014-02-25 15:13:40 +02001923#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1924#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1925
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001926#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +02001927#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001928#define CM0_IZ_OPT_DISABLE (1<<6)
1929#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +02001930#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001931#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1932#define CM0_COLOR_EVICT_DISABLE (1<<3)
1933#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1934#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001935#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
1936#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001937#define GFX_FLSH_CNTL_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001938#define ECOSKPD _MMIO(0x21d0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001939#define ECO_GATING_CX_ONLY (1<<3)
1940#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001941
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001942#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
Akash Goel4e046322014-04-04 17:14:38 +05301943#define RC_OP_FLUSH_ENABLE (1<<0)
Chia-I Wufe27c602014-01-28 13:29:33 +08001944#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001945#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
Damien Lespiau5d708682014-03-26 18:41:51 +00001946#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1947#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
Damien Lespiau9370cd92015-02-09 19:33:17 +00001948#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
Jesse Barnesfb046852012-03-28 13:39:26 -07001949
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001950#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
Jesse Barnes4efe0702011-01-18 11:25:41 -08001951#define GEN6_BLITTER_LOCK_SHIFT 16
1952#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1953
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001954#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
Chris Wilson2c550182014-12-16 10:02:27 +00001955#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001956#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03001957#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001958
Deepak S693d11c2015-01-16 20:42:16 +05301959/* Fuse readout registers for GT */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001960#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
Jeff McGeec93043a2015-02-27 12:12:28 -08001961#define CHV_FGT_DISABLE_SS0 (1 << 10)
1962#define CHV_FGT_DISABLE_SS1 (1 << 11)
Deepak S693d11c2015-01-16 20:42:16 +05301963#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
1964#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
1965#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
1966#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
1967#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
1968#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
1969#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
1970#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
1971
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001972#define GEN8_FUSE2 _MMIO(0x9120)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02001973#define GEN8_F2_SS_DIS_SHIFT 21
1974#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
Jeff McGee38732182015-02-13 10:27:54 -06001975#define GEN8_F2_S_ENA_SHIFT 25
1976#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
1977
1978#define GEN9_F2_SS_DIS_SHIFT 20
1979#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
1980
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001981#define GEN8_EU_DISABLE0 _MMIO(0x9134)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02001982#define GEN8_EU_DIS0_S0_MASK 0xffffff
1983#define GEN8_EU_DIS0_S1_SHIFT 24
1984#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
1985
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001986#define GEN8_EU_DISABLE1 _MMIO(0x9138)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02001987#define GEN8_EU_DIS1_S1_MASK 0xffff
1988#define GEN8_EU_DIS1_S2_SHIFT 16
1989#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
1990
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001991#define GEN8_EU_DISABLE2 _MMIO(0x913c)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02001992#define GEN8_EU_DIS2_S2_MASK 0xff
1993
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001994#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice)*0x4)
Jeff McGee38732182015-02-13 10:27:54 -06001995
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001996#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
Chris Wilson12f55812012-07-05 17:14:01 +01001997#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1998#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1999#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2000#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002001
Ben Widawskycc609d52013-05-28 19:22:29 -07002002/* On modern GEN architectures interrupt control consists of two sets
2003 * of registers. The first set pertains to the ring generating the
2004 * interrupt. The second control is for the functional block generating the
2005 * interrupt. These are PM, GT, DE, etc.
2006 *
2007 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2008 * GT interrupt bits, so we don't need to duplicate the defines.
2009 *
2010 * These defines should cover us well from SNB->HSW with minor exceptions
2011 * it can also work on ILK.
2012 */
2013#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2014#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2015#define GT_BLT_USER_INTERRUPT (1 << 22)
2016#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2017#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002018#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Oscar Mateo73d477f2014-07-24 17:04:31 +01002019#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002020#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2021#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2022#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2023#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2024#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2025#define GT_RENDER_USER_INTERRUPT (1 << 0)
2026
Ben Widawsky12638c52013-05-28 19:22:31 -07002027#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2028#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2029
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002030#define GT_PARITY_ERROR(dev) \
2031 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Dan Carpenter45f80d52013-09-24 10:57:35 +03002032 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002033
Ben Widawskycc609d52013-05-28 19:22:29 -07002034/* These are all the "old" interrupts */
2035#define ILK_BSD_USER_INTERRUPT (1<<5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002036
2037#define I915_PM_INTERRUPT (1<<31)
2038#define I915_ISP_INTERRUPT (1<<22)
2039#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
2040#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02002041#define I915_MIPIC_INTERRUPT (1<<19)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002042#define I915_MIPIA_INTERRUPT (1<<18)
Ben Widawskycc609d52013-05-28 19:22:29 -07002043#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
2044#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002045#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
2046#define I915_MASTER_ERROR_INTERRUPT (1<<15)
Ben Widawskycc609d52013-05-28 19:22:29 -07002047#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002048#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
Ben Widawskycc609d52013-05-28 19:22:29 -07002049#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002050#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
Ben Widawskycc609d52013-05-28 19:22:29 -07002051#define I915_HWB_OOM_INTERRUPT (1<<13)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002052#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
Ben Widawskycc609d52013-05-28 19:22:29 -07002053#define I915_SYNC_STATUS_INTERRUPT (1<<12)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002054#define I915_MISC_INTERRUPT (1<<11)
Ben Widawskycc609d52013-05-28 19:22:29 -07002055#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002056#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
Ben Widawskycc609d52013-05-28 19:22:29 -07002057#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002058#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
Ben Widawskycc609d52013-05-28 19:22:29 -07002059#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002060#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002061#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
2062#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
2063#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
2064#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
2065#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002066#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
2067#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
Ben Widawskycc609d52013-05-28 19:22:29 -07002068#define I915_DEBUG_INTERRUPT (1<<2)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002069#define I915_WINVALID_INTERRUPT (1<<1)
Ben Widawskycc609d52013-05-28 19:22:29 -07002070#define I915_USER_INTERRUPT (1<<1)
2071#define I915_ASLE_INTERRUPT (1<<0)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002072#define I915_BSD_USER_INTERRUPT (1<<25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002073
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002074#define GEN6_BSD_RNCID _MMIO(0x12198)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002075
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002076#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002077#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08002078#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002079#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
2080#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
2081#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
2082#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08002083#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002084#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
2085#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
2086#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
2087#define GEN7_FF_VS_SCHED_HW (0x0<<12)
2088#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
2089#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
2090#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
2091#define GEN7_FF_DS_SCHED_HW (0x0<<4)
2092
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002093/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002094 * Framebuffer compression (915+ only)
2095 */
2096
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002097#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2098#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2099#define FBC_CONTROL _MMIO(0x3208)
Jesse Barnes585fb112008-07-29 11:54:06 -07002100#define FBC_CTL_EN (1<<31)
2101#define FBC_CTL_PERIODIC (1<<30)
2102#define FBC_CTL_INTERVAL_SHIFT (16)
2103#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +02002104#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -07002105#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002106#define FBC_CTL_FENCENO_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002107#define FBC_COMMAND _MMIO(0x320c)
Jesse Barnes585fb112008-07-29 11:54:06 -07002108#define FBC_CMD_COMPRESS (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002109#define FBC_STATUS _MMIO(0x3210)
Jesse Barnes585fb112008-07-29 11:54:06 -07002110#define FBC_STAT_COMPRESSING (1<<31)
2111#define FBC_STAT_COMPRESSED (1<<30)
2112#define FBC_STAT_MODIFIED (1<<29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002113#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002114#define FBC_CONTROL2 _MMIO(0x3214)
Jesse Barnes585fb112008-07-29 11:54:06 -07002115#define FBC_CTL_FENCE_DBL (0<<4)
2116#define FBC_CTL_IDLE_IMM (0<<2)
2117#define FBC_CTL_IDLE_FULL (1<<2)
2118#define FBC_CTL_IDLE_LINE (2<<2)
2119#define FBC_CTL_IDLE_DEBUG (3<<2)
2120#define FBC_CTL_CPU_FENCE (1<<1)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02002121#define FBC_CTL_PLANE(plane) ((plane)<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002122#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
2123#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002124
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002125#define FBC_STATUS2 _MMIO(0x43214)
Paulo Zanoni31b9df12015-06-12 14:36:18 -03002126#define FBC_COMPRESSION_MASK 0x7ff
2127
Jesse Barnes585fb112008-07-29 11:54:06 -07002128#define FBC_LL_SIZE (1536)
2129
Jesse Barnes74dff282009-09-14 15:39:40 -07002130/* Framebuffer compression for GM45+ */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002131#define DPFC_CB_BASE _MMIO(0x3200)
2132#define DPFC_CONTROL _MMIO(0x3208)
Jesse Barnes74dff282009-09-14 15:39:40 -07002133#define DPFC_CTL_EN (1<<31)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02002134#define DPFC_CTL_PLANE(plane) ((plane)<<30)
2135#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
Jesse Barnes74dff282009-09-14 15:39:40 -07002136#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002137#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +01002138#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -07002139#define DPFC_SR_EN (1<<10)
2140#define DPFC_CTL_LIMIT_1X (0<<6)
2141#define DPFC_CTL_LIMIT_2X (1<<6)
2142#define DPFC_CTL_LIMIT_4X (2<<6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002143#define DPFC_RECOMP_CTL _MMIO(0x320c)
Jesse Barnes74dff282009-09-14 15:39:40 -07002144#define DPFC_RECOMP_STALL_EN (1<<27)
2145#define DPFC_RECOMP_STALL_WM_SHIFT (16)
2146#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
2147#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
2148#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002149#define DPFC_STATUS _MMIO(0x3210)
Jesse Barnes74dff282009-09-14 15:39:40 -07002150#define DPFC_INVAL_SEG_SHIFT (16)
2151#define DPFC_INVAL_SEG_MASK (0x07ff0000)
2152#define DPFC_COMP_SEG_SHIFT (0)
2153#define DPFC_COMP_SEG_MASK (0x000003ff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002154#define DPFC_STATUS2 _MMIO(0x3214)
2155#define DPFC_FENCE_YOFF _MMIO(0x3218)
2156#define DPFC_CHICKEN _MMIO(0x3224)
Jesse Barnes74dff282009-09-14 15:39:40 -07002157#define DPFC_HT_MODIFY (1<<31)
2158
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002159/* Framebuffer compression for Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002160#define ILK_DPFC_CB_BASE _MMIO(0x43200)
2161#define ILK_DPFC_CONTROL _MMIO(0x43208)
Rodrigo Vivida46f932014-08-01 02:04:45 -07002162#define FBC_CTL_FALSE_COLOR (1<<10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002163/* The bit 28-8 is reserved */
2164#define DPFC_RESERVED (0x1FFFFF00)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002165#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
2166#define ILK_DPFC_STATUS _MMIO(0x43210)
2167#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
2168#define ILK_DPFC_CHICKEN _MMIO(0x43224)
2169#define ILK_FBC_RT_BASE _MMIO(0x2128)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002170#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002171#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002172
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002173#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002174#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04002175#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08002176
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002177
Jesse Barnes585fb112008-07-29 11:54:06 -07002178/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002179 * Framebuffer compression for Sandybridge
2180 *
2181 * The following two registers are of type GTTMMADR
2182 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002183#define SNB_DPFC_CTL_SA _MMIO(0x100100)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002184#define SNB_CPU_FENCE_ENABLE (1<<29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002185#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002186
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002187/* Framebuffer compression for Ivybridge */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002188#define IVB_FBC_RT_BASE _MMIO(0x7020)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002189
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002190#define IPS_CTL _MMIO(0x43408)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03002191#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002192
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002193#define MSG_FBC_REND_STATE _MMIO(0x50380)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002194#define FBC_REND_NUKE (1<<2)
2195#define FBC_REND_CACHE_CLEAN (1<<1)
2196
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002197/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002198 * GPIO regs
2199 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002200#define GPIOA _MMIO(0x5010)
2201#define GPIOB _MMIO(0x5014)
2202#define GPIOC _MMIO(0x5018)
2203#define GPIOD _MMIO(0x501c)
2204#define GPIOE _MMIO(0x5020)
2205#define GPIOF _MMIO(0x5024)
2206#define GPIOG _MMIO(0x5028)
2207#define GPIOH _MMIO(0x502c)
Jesse Barnes585fb112008-07-29 11:54:06 -07002208# define GPIO_CLOCK_DIR_MASK (1 << 0)
2209# define GPIO_CLOCK_DIR_IN (0 << 1)
2210# define GPIO_CLOCK_DIR_OUT (1 << 1)
2211# define GPIO_CLOCK_VAL_MASK (1 << 2)
2212# define GPIO_CLOCK_VAL_OUT (1 << 3)
2213# define GPIO_CLOCK_VAL_IN (1 << 4)
2214# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
2215# define GPIO_DATA_DIR_MASK (1 << 8)
2216# define GPIO_DATA_DIR_IN (0 << 9)
2217# define GPIO_DATA_DIR_OUT (1 << 9)
2218# define GPIO_DATA_VAL_MASK (1 << 10)
2219# define GPIO_DATA_VAL_OUT (1 << 11)
2220# define GPIO_DATA_VAL_IN (1 << 12)
2221# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
2222
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002223#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002224#define GMBUS_RATE_100KHZ (0<<8)
2225#define GMBUS_RATE_50KHZ (1<<8)
2226#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
2227#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
2228#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
Jani Nikula988c7012015-03-27 00:20:19 +02002229#define GMBUS_PIN_DISABLED 0
2230#define GMBUS_PIN_SSC 1
2231#define GMBUS_PIN_VGADDC 2
2232#define GMBUS_PIN_PANEL 3
2233#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
2234#define GMBUS_PIN_DPC 4 /* HDMIC */
2235#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
2236#define GMBUS_PIN_DPD 6 /* HDMID */
2237#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
Jani Nikula4c272832015-04-01 10:58:05 +03002238#define GMBUS_PIN_1_BXT 1
2239#define GMBUS_PIN_2_BXT 2
2240#define GMBUS_PIN_3_BXT 3
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03002241#define GMBUS_NUM_PINS 7 /* including 0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002242#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002243#define GMBUS_SW_CLR_INT (1<<31)
2244#define GMBUS_SW_RDY (1<<30)
2245#define GMBUS_ENT (1<<29) /* enable timeout */
2246#define GMBUS_CYCLE_NONE (0<<25)
2247#define GMBUS_CYCLE_WAIT (1<<25)
2248#define GMBUS_CYCLE_INDEX (2<<25)
2249#define GMBUS_CYCLE_STOP (4<<25)
2250#define GMBUS_BYTE_COUNT_SHIFT 16
Dmitry Torokhov9535c472015-04-21 09:49:11 -07002251#define GMBUS_BYTE_COUNT_MAX 256U
Chris Wilsonf899fc62010-07-20 15:44:45 -07002252#define GMBUS_SLAVE_INDEX_SHIFT 8
2253#define GMBUS_SLAVE_ADDR_SHIFT 1
2254#define GMBUS_SLAVE_READ (1<<0)
2255#define GMBUS_SLAVE_WRITE (0<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002256#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002257#define GMBUS_INUSE (1<<15)
2258#define GMBUS_HW_WAIT_PHASE (1<<14)
2259#define GMBUS_STALL_TIMEOUT (1<<13)
2260#define GMBUS_INT (1<<12)
2261#define GMBUS_HW_RDY (1<<11)
2262#define GMBUS_SATOER (1<<10)
2263#define GMBUS_ACTIVE (1<<9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002264#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
2265#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002266#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
2267#define GMBUS_NAK_EN (1<<3)
2268#define GMBUS_IDLE_EN (1<<2)
2269#define GMBUS_HW_WAIT_EN (1<<1)
2270#define GMBUS_HW_RDY_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002271#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002272#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08002273
Jesse Barnes585fb112008-07-29 11:54:06 -07002274/*
2275 * Clock control & power management
2276 */
Ville Syrjälä2d401b12014-04-09 13:29:08 +03002277#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
2278#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
2279#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002280#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07002281
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002282#define VGA0 _MMIO(0x6000)
2283#define VGA1 _MMIO(0x6004)
2284#define VGA_PD _MMIO(0x6010)
Jesse Barnes585fb112008-07-29 11:54:06 -07002285#define VGA0_PD_P2_DIV_4 (1 << 7)
2286#define VGA0_PD_P1_DIV_2 (1 << 5)
2287#define VGA0_PD_P1_SHIFT 0
2288#define VGA0_PD_P1_MASK (0x1f << 0)
2289#define VGA1_PD_P2_DIV_4 (1 << 15)
2290#define VGA1_PD_P1_DIV_2 (1 << 13)
2291#define VGA1_PD_P1_SHIFT 8
2292#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07002293#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02002294#define DPLL_SDVO_HIGH_SPEED (1 << 30)
2295#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07002296#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002297#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03002298#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07002299#define DPLL_VGA_MODE_DIS (1 << 28)
2300#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
2301#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
2302#define DPLL_MODE_MASK (3 << 26)
2303#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
2304#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
2305#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
2306#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
2307#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
2308#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002309#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07002310#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02002311#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03002312#define DPLL_INTEGRATED_REF_CLK_VLV (1<<13)
2313#define DPLL_SSC_REF_CLK_CHV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02002314#define DPLL_PORTC_READY_MASK (0xf << 4)
2315#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07002316
Jesse Barnes585fb112008-07-29 11:54:06 -07002317#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03002318
2319/* Additional CHV pll/phy registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002320#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03002321#define DPLL_PORTD_READY_MASK (0xf)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002322#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002323#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2*(phy)+(ch)+27))
Ville Syrjäläbc284542015-05-26 20:22:38 +03002324#define PHY_LDO_DELAY_0NS 0x0
2325#define PHY_LDO_DELAY_200NS 0x1
2326#define PHY_LDO_DELAY_600NS 0x2
2327#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23))
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002328#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8*(phy)+4*(ch)+11))
Ville Syrjälä70722462015-04-10 18:21:28 +03002329#define PHY_CH_SU_PSR 0x1
2330#define PHY_CH_DEEP_PSR 0x7
2331#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2))
2332#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002333#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
Ville Syrjäläefd814b2014-06-27 19:52:13 +03002334#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
Ville Syrjälä30142272015-07-08 23:46:01 +03002335#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6-(6*(phy)+3*(ch))))
2336#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8-(6*(phy)+3*(ch)+(spline))))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03002337
Jesse Barnes585fb112008-07-29 11:54:06 -07002338/*
2339 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
2340 * this field (only one bit may be set).
2341 */
2342#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
2343#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002344#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07002345/* i830, required in DVO non-gang */
2346#define PLL_P2_DIVIDE_BY_4 (1 << 23)
2347#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
2348#define PLL_REF_INPUT_DREFCLK (0 << 13)
2349#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
2350#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
2351#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
2352#define PLL_REF_INPUT_MASK (3 << 13)
2353#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002354/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08002355# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
2356# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
2357# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
2358# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
2359# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
2360
Jesse Barnes585fb112008-07-29 11:54:06 -07002361/*
2362 * Parallel to Serial Load Pulse phase selection.
2363 * Selects the phase for the 10X DPLL clock for the PCIe
2364 * digital display port. The range is 4 to 13; 10 or more
2365 * is just a flip delay. The default is 6
2366 */
2367#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
2368#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
2369/*
2370 * SDVO multiplier for 945G/GM. Not used on 965.
2371 */
2372#define SDVO_MULTIPLIER_MASK 0x000000ff
2373#define SDVO_MULTIPLIER_SHIFT_HIRES 4
2374#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002375
Ville Syrjälä2d401b12014-04-09 13:29:08 +03002376#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
2377#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
2378#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002379#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002380
Jesse Barnes585fb112008-07-29 11:54:06 -07002381/*
2382 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
2383 *
2384 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
2385 */
2386#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
2387#define DPLL_MD_UDI_DIVIDER_SHIFT 24
2388/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
2389#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
2390#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
2391/*
2392 * SDVO/UDI pixel multiplier.
2393 *
2394 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
2395 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
2396 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
2397 * dummy bytes in the datastream at an increased clock rate, with both sides of
2398 * the link knowing how many bytes are fill.
2399 *
2400 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
2401 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
2402 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
2403 * through an SDVO command.
2404 *
2405 * This register field has values of multiplication factor minus 1, with
2406 * a maximum multiplier of 5 for SDVO.
2407 */
2408#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
2409#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
2410/*
2411 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
2412 * This best be set to the default value (3) or the CRT won't work. No,
2413 * I don't entirely understand what this does...
2414 */
2415#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
2416#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07002417
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002418#define _FPA0 0x6040
2419#define _FPA1 0x6044
2420#define _FPB0 0x6048
2421#define _FPB1 0x604c
2422#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
2423#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07002424#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002425#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07002426#define FP_N_DIV_SHIFT 16
2427#define FP_M1_DIV_MASK 0x00003f00
2428#define FP_M1_DIV_SHIFT 8
2429#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002430#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07002431#define FP_M2_DIV_SHIFT 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002432#define DPLL_TEST _MMIO(0x606c)
Jesse Barnes585fb112008-07-29 11:54:06 -07002433#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
2434#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
2435#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
2436#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
2437#define DPLLB_TEST_N_BYPASS (1 << 19)
2438#define DPLLB_TEST_M_BYPASS (1 << 18)
2439#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
2440#define DPLLA_TEST_N_BYPASS (1 << 3)
2441#define DPLLA_TEST_M_BYPASS (1 << 2)
2442#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002443#define D_STATE _MMIO(0x6104)
Chris Wilsondc96e9b2010-10-01 12:05:06 +01002444#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07002445#define DSTATE_PLL_D3_OFF (1<<3)
2446#define DSTATE_GFX_CLOCK_GATING (1<<1)
2447#define DSTATE_DOT_CLOCK_GATING (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002448#define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07002449# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
2450# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
2451# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
2452# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
2453# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
2454# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
2455# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
2456# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
2457# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
2458# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
2459# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
2460# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
2461# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
2462# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
2463# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
2464# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
2465# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
2466# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
2467# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
2468# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
2469# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
2470# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
2471# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
2472# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
2473# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
2474# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
2475# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
2476# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002477/*
Jesse Barnes652c3932009-08-17 13:31:43 -07002478 * This bit must be set on the 830 to prevent hangs when turning off the
2479 * overlay scaler.
2480 */
2481# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
2482# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
2483# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
2484# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
2485# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
2486
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002487#define RENCLK_GATE_D1 _MMIO(0x6204)
Jesse Barnes652c3932009-08-17 13:31:43 -07002488# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
2489# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
2490# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
2491# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
2492# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
2493# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
2494# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
2495# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
2496# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002497/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07002498# define MECI_CLOCK_GATE_DISABLE (1 << 4)
2499# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
2500# define MEC_CLOCK_GATE_DISABLE (1 << 2)
2501# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002502/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07002503# define SV_CLOCK_GATE_DISABLE (1 << 0)
2504# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
2505# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
2506# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
2507# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
2508# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
2509# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
2510# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
2511# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
2512# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
2513# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
2514# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
2515# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
2516# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
2517# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
2518# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
2519# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
2520# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
2521
2522# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002523/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07002524# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
2525# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
2526# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
2527# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
2528# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
2529# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002530/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07002531# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
2532# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
2533# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
2534# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
2535# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
2536# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
2537# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
2538# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
2539# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
2540# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
2541# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
2542# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
2543# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
2544# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
2545# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
2546# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
2547# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
2548# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
2549# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
2550
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002551#define RENCLK_GATE_D2 _MMIO(0x6208)
Jesse Barnes652c3932009-08-17 13:31:43 -07002552#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
2553#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
2554#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03002555
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002556#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03002557#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
2558
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002559#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
2560#define DEUC _MMIO(0x6214) /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002561
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002562#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07002563#define FW_CSPWRDWNEN (1<<15)
2564
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002565#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03002566
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002567#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08002568#define CDCLK_FREQ_SHIFT 4
2569#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
2570#define CZCLK_FREQ_MASK 0xf
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02002571
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002572#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02002573#define PFI_CREDIT_63 (9 << 28) /* chv only */
2574#define PFI_CREDIT_31 (8 << 28) /* chv only */
2575#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
2576#define PFI_CREDIT_RESEND (1 << 27)
2577#define VGA_FAST_MODE_DISABLE (1 << 14)
2578
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002579#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08002580
Jesse Barnes585fb112008-07-29 11:54:06 -07002581/*
2582 * Palette regs
2583 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002584#define PALETTE_A_OFFSET 0xa000
2585#define PALETTE_B_OFFSET 0xa800
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03002586#define CHV_PALETTE_C_OFFSET 0xc000
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002587#define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \
2588 dev_priv->info.display_mmio_offset + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002589
Eric Anholt673a3942008-07-30 12:06:12 -07002590/* MCH MMIO space */
2591
2592/*
2593 * MCHBAR mirror.
2594 *
2595 * This mirrors the MCHBAR MMIO space whose location is determined by
2596 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2597 * every way. It is not accessible from the CP register read instructions.
2598 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03002599 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2600 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07002601 */
2602#define MCHBAR_MIRROR_BASE 0x10000
2603
Yuanhan Liu13982612010-12-15 15:42:31 +08002604#define MCHBAR_MIRROR_BASE_SNB 0x140000
2605
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002606#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
2607#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03002608#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
2609#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
2610
Chris Wilson3ebecd02013-04-12 19:10:13 +01002611/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002612#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01002613
Ville Syrjälä646b4262014-04-25 20:14:30 +03002614/* 915-945 and GM965 MCH register controlling DRAM channel access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002615#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
Eric Anholt673a3942008-07-30 12:06:12 -07002616#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
2617#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
2618#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
2619#define DCC_ADDRESSING_MODE_MASK (3 << 0)
2620#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08002621#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002622#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
Daniel Vetter656bfa32014-11-20 09:26:30 +01002623#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
Eric Anholt673a3942008-07-30 12:06:12 -07002624
Ville Syrjälä646b4262014-04-25 20:14:30 +03002625/* Pineview MCH register contains DDR3 setting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002626#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
Li Peng95534262010-05-18 18:58:44 +08002627#define CSHRDDR3CTL_DDR3 (1 << 2)
2628
Ville Syrjälä646b4262014-04-25 20:14:30 +03002629/* 965 MCH register controlling DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002630#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
2631#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
Eric Anholt673a3942008-07-30 12:06:12 -07002632
Ville Syrjälä646b4262014-04-25 20:14:30 +03002633/* snb MCH registers for reading the DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002634#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
2635#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
2636#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002637#define MAD_DIMM_ECC_MASK (0x3 << 24)
2638#define MAD_DIMM_ECC_OFF (0x0 << 24)
2639#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
2640#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
2641#define MAD_DIMM_ECC_ON (0x3 << 24)
2642#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
2643#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
2644#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
2645#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
2646#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
2647#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
2648#define MAD_DIMM_A_SELECT (0x1 << 16)
2649/* DIMM sizes are in multiples of 256mb. */
2650#define MAD_DIMM_B_SIZE_SHIFT 8
2651#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
2652#define MAD_DIMM_A_SIZE_SHIFT 0
2653#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
2654
Ville Syrjälä646b4262014-04-25 20:14:30 +03002655/* snb MCH registers for priority tuning */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002656#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01002657#define MCH_SSKPD_WM0_MASK 0x3f
2658#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002659
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002660#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
Jesse Barnesec013e72013-08-20 10:29:23 +01002661
Keith Packardb11248d2009-06-11 22:28:56 -07002662/* Clocking configuration register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002663#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002664#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07002665#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
2666#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
2667#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
2668#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
2669#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002670/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07002671#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002672#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07002673#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002674#define CLKCFG_MEM_533 (1 << 4)
2675#define CLKCFG_MEM_667 (2 << 4)
2676#define CLKCFG_MEM_800 (3 << 4)
2677#define CLKCFG_MEM_MASK (7 << 4)
2678
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002679#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
2680#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
Ville Syrjälä34edce22015-05-22 11:22:33 +03002681
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002682#define TSC1 _MMIO(0x11001)
Jesse Barnesea056c12010-09-10 10:02:13 -07002683#define TSE (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002684#define TR1 _MMIO(0x11006)
2685#define TSFS _MMIO(0x11020)
Jesse Barnes7648fa92010-05-20 14:28:11 -07002686#define TSFS_SLOPE_MASK 0x0000ff00
2687#define TSFS_SLOPE_SHIFT 8
2688#define TSFS_INTR_MASK 0x000000ff
2689
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002690#define CRSTANDVID _MMIO(0x11100)
2691#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002692#define PXVFREQ_PX_MASK 0x7f000000
2693#define PXVFREQ_PX_SHIFT 24
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002694#define VIDFREQ_BASE _MMIO(0x11110)
2695#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2696#define VIDFREQ2 _MMIO(0x11114)
2697#define VIDFREQ3 _MMIO(0x11118)
2698#define VIDFREQ4 _MMIO(0x1111c)
Jesse Barnesf97108d2010-01-29 11:27:07 -08002699#define VIDFREQ_P0_MASK 0x1f000000
2700#define VIDFREQ_P0_SHIFT 24
2701#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
2702#define VIDFREQ_P0_CSCLK_SHIFT 20
2703#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
2704#define VIDFREQ_P0_CRCLK_SHIFT 16
2705#define VIDFREQ_P1_MASK 0x00001f00
2706#define VIDFREQ_P1_SHIFT 8
2707#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
2708#define VIDFREQ_P1_CSCLK_SHIFT 4
2709#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002710#define INTTOEXT_BASE_ILK _MMIO(0x11300)
2711#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002712#define INTTOEXT_MAP3_SHIFT 24
2713#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2714#define INTTOEXT_MAP2_SHIFT 16
2715#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2716#define INTTOEXT_MAP1_SHIFT 8
2717#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2718#define INTTOEXT_MAP0_SHIFT 0
2719#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002720#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002721#define MEMCTL_CMD_MASK 0xe000
2722#define MEMCTL_CMD_SHIFT 13
2723#define MEMCTL_CMD_RCLK_OFF 0
2724#define MEMCTL_CMD_RCLK_ON 1
2725#define MEMCTL_CMD_CHFREQ 2
2726#define MEMCTL_CMD_CHVID 3
2727#define MEMCTL_CMD_VMMOFF 4
2728#define MEMCTL_CMD_VMMON 5
2729#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2730 when command complete */
2731#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2732#define MEMCTL_FREQ_SHIFT 8
2733#define MEMCTL_SFCAVM (1<<7)
2734#define MEMCTL_TGT_VID_MASK 0x007f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002735#define MEMIHYST _MMIO(0x1117c)
2736#define MEMINTREN _MMIO(0x11180) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002737#define MEMINT_RSEXIT_EN (1<<8)
2738#define MEMINT_CX_SUPR_EN (1<<7)
2739#define MEMINT_CONT_BUSY_EN (1<<6)
2740#define MEMINT_AVG_BUSY_EN (1<<5)
2741#define MEMINT_EVAL_CHG_EN (1<<4)
2742#define MEMINT_MON_IDLE_EN (1<<3)
2743#define MEMINT_UP_EVAL_EN (1<<2)
2744#define MEMINT_DOWN_EVAL_EN (1<<1)
2745#define MEMINT_SW_CMD_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002746#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002747#define MEM_RSEXIT_MASK 0xc000
2748#define MEM_RSEXIT_SHIFT 14
2749#define MEM_CONT_BUSY_MASK 0x3000
2750#define MEM_CONT_BUSY_SHIFT 12
2751#define MEM_AVG_BUSY_MASK 0x0c00
2752#define MEM_AVG_BUSY_SHIFT 10
2753#define MEM_EVAL_CHG_MASK 0x0300
2754#define MEM_EVAL_BUSY_SHIFT 8
2755#define MEM_MON_IDLE_MASK 0x00c0
2756#define MEM_MON_IDLE_SHIFT 6
2757#define MEM_UP_EVAL_MASK 0x0030
2758#define MEM_UP_EVAL_SHIFT 4
2759#define MEM_DOWN_EVAL_MASK 0x000c
2760#define MEM_DOWN_EVAL_SHIFT 2
2761#define MEM_SW_CMD_MASK 0x0003
2762#define MEM_INT_STEER_GFX 0
2763#define MEM_INT_STEER_CMR 1
2764#define MEM_INT_STEER_SMI 2
2765#define MEM_INT_STEER_SCI 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002766#define MEMINTRSTS _MMIO(0x11184)
Jesse Barnesf97108d2010-01-29 11:27:07 -08002767#define MEMINT_RSEXIT (1<<7)
2768#define MEMINT_CONT_BUSY (1<<6)
2769#define MEMINT_AVG_BUSY (1<<5)
2770#define MEMINT_EVAL_CHG (1<<4)
2771#define MEMINT_MON_IDLE (1<<3)
2772#define MEMINT_UP_EVAL (1<<2)
2773#define MEMINT_DOWN_EVAL (1<<1)
2774#define MEMINT_SW_CMD (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002775#define MEMMODECTL _MMIO(0x11190)
Jesse Barnesf97108d2010-01-29 11:27:07 -08002776#define MEMMODE_BOOST_EN (1<<31)
2777#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2778#define MEMMODE_BOOST_FREQ_SHIFT 24
2779#define MEMMODE_IDLE_MODE_MASK 0x00030000
2780#define MEMMODE_IDLE_MODE_SHIFT 16
2781#define MEMMODE_IDLE_MODE_EVAL 0
2782#define MEMMODE_IDLE_MODE_CONT 1
2783#define MEMMODE_HWIDLE_EN (1<<15)
2784#define MEMMODE_SWMODE_EN (1<<14)
2785#define MEMMODE_RCLK_GATE (1<<13)
2786#define MEMMODE_HW_UPDATE (1<<12)
2787#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2788#define MEMMODE_FSTART_SHIFT 8
2789#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2790#define MEMMODE_FMAX_SHIFT 4
2791#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002792#define RCBMAXAVG _MMIO(0x1119c)
2793#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002794#define SWMEMCMD_RENDER_OFF (0 << 13)
2795#define SWMEMCMD_RENDER_ON (1 << 13)
2796#define SWMEMCMD_SWFREQ (2 << 13)
2797#define SWMEMCMD_TARVID (3 << 13)
2798#define SWMEMCMD_VRM_OFF (4 << 13)
2799#define SWMEMCMD_VRM_ON (5 << 13)
2800#define CMDSTS (1<<12)
2801#define SFCAVM (1<<11)
2802#define SWFREQ_MASK 0x0380 /* P0-7 */
2803#define SWFREQ_SHIFT 7
2804#define TARVID_MASK 0x001f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002805#define MEMSTAT_CTG _MMIO(0x111a0)
2806#define RCBMINAVG _MMIO(0x111a0)
2807#define RCUPEI _MMIO(0x111b0)
2808#define RCDNEI _MMIO(0x111b4)
2809#define RSTDBYCTL _MMIO(0x111b8)
Jesse Barnes88271da2011-01-05 12:01:24 -08002810#define RS1EN (1<<31)
2811#define RS2EN (1<<30)
2812#define RS3EN (1<<29)
2813#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2814#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2815#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2816#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2817#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2818#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2819#define RSX_STATUS_MASK (7<<20)
2820#define RSX_STATUS_ON (0<<20)
2821#define RSX_STATUS_RC1 (1<<20)
2822#define RSX_STATUS_RC1E (2<<20)
2823#define RSX_STATUS_RS1 (3<<20)
2824#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2825#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2826#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2827#define RSX_STATUS_RSVD2 (7<<20)
2828#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2829#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2830#define JRSC (1<<17) /* rsx coupled to cpu c-state */
2831#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2832#define RS1CONTSAV_MASK (3<<14)
2833#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2834#define RS1CONTSAV_RSVD (1<<14)
2835#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2836#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2837#define NORMSLEXLAT_MASK (3<<12)
2838#define SLOW_RS123 (0<<12)
2839#define SLOW_RS23 (1<<12)
2840#define SLOW_RS3 (2<<12)
2841#define NORMAL_RS123 (3<<12)
2842#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2843#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2844#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2845#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2846#define RS_CSTATE_MASK (3<<4)
2847#define RS_CSTATE_C367_RS1 (0<<4)
2848#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2849#define RS_CSTATE_RSVD (2<<4)
2850#define RS_CSTATE_C367_RS2 (3<<4)
2851#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2852#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002853#define VIDCTL _MMIO(0x111c0)
2854#define VIDSTS _MMIO(0x111c8)
2855#define VIDSTART _MMIO(0x111cc) /* 8 bits */
2856#define MEMSTAT_ILK _MMIO(0x111f8)
Jesse Barnesf97108d2010-01-29 11:27:07 -08002857#define MEMSTAT_VID_MASK 0x7f00
2858#define MEMSTAT_VID_SHIFT 8
2859#define MEMSTAT_PSTATE_MASK 0x00f8
2860#define MEMSTAT_PSTATE_SHIFT 3
2861#define MEMSTAT_MON_ACTV (1<<2)
2862#define MEMSTAT_SRC_CTL_MASK 0x0003
2863#define MEMSTAT_SRC_CTL_CORE 0
2864#define MEMSTAT_SRC_CTL_TRB 1
2865#define MEMSTAT_SRC_CTL_THM 2
2866#define MEMSTAT_SRC_CTL_STDBY 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002867#define RCPREVBSYTUPAVG _MMIO(0x113b8)
2868#define RCPREVBSYTDNAVG _MMIO(0x113bc)
2869#define PMMISC _MMIO(0x11214)
Jesse Barnesea056c12010-09-10 10:02:13 -07002870#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002871#define SDEW _MMIO(0x1124c)
2872#define CSIEW0 _MMIO(0x11250)
2873#define CSIEW1 _MMIO(0x11254)
2874#define CSIEW2 _MMIO(0x11258)
2875#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
2876#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
2877#define MCHAFE _MMIO(0x112c0)
2878#define CSIEC _MMIO(0x112e0)
2879#define DMIEC _MMIO(0x112e4)
2880#define DDREC _MMIO(0x112e8)
2881#define PEG0EC _MMIO(0x112ec)
2882#define PEG1EC _MMIO(0x112f0)
2883#define GFXEC _MMIO(0x112f4)
2884#define RPPREVBSYTUPAVG _MMIO(0x113b8)
2885#define RPPREVBSYTDNAVG _MMIO(0x113bc)
2886#define ECR _MMIO(0x11600)
Jesse Barnes7648fa92010-05-20 14:28:11 -07002887#define ECR_GPFE (1<<31)
2888#define ECR_IMONE (1<<30)
2889#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002890#define OGW0 _MMIO(0x11608)
2891#define OGW1 _MMIO(0x1160c)
2892#define EG0 _MMIO(0x11610)
2893#define EG1 _MMIO(0x11614)
2894#define EG2 _MMIO(0x11618)
2895#define EG3 _MMIO(0x1161c)
2896#define EG4 _MMIO(0x11620)
2897#define EG5 _MMIO(0x11624)
2898#define EG6 _MMIO(0x11628)
2899#define EG7 _MMIO(0x1162c)
2900#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
2901#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
2902#define LCFUSE02 _MMIO(0x116c0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07002903#define LCFUSE_HIV_MASK 0x000000ff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002904#define CSIPLL0 _MMIO(0x12c10)
2905#define DDRMPLL1 _MMIO(0X12c20)
2906#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
Eric Anholt7d573822009-01-02 13:33:00 -08002907
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002908#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
Chris Wilsonc4de7b02012-07-02 11:51:03 -03002909#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
Chris Wilsonc4de7b02012-07-02 11:51:03 -03002910
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002911#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
2912#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
2913#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
2914#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
2915#define BXT_RP_STATE_CAP _MMIO(0x138170)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002916
Akash Goelde43ae92015-03-06 11:07:14 +05302917#define INTERVAL_1_28_US(us) (((us) * 100) >> 7)
2918#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
Akash Goel26148bd2015-09-18 23:39:51 +05302919#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
Akash Goelde43ae92015-03-06 11:07:14 +05302920#define GT_INTERVAL_FROM_US(dev_priv, us) (IS_GEN9(dev_priv) ? \
Akash Goel26148bd2015-09-18 23:39:51 +05302921 (IS_BROXTON(dev_priv) ? \
2922 INTERVAL_0_833_US(us) : \
2923 INTERVAL_1_33_US(us)) : \
Akash Goelde43ae92015-03-06 11:07:14 +05302924 INTERVAL_1_28_US(us))
2925
Jesse Barnes585fb112008-07-29 11:54:06 -07002926/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002927 * Logical Context regs
2928 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002929#define CCID _MMIO(0x2180)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002930#define CCID_EN (1<<0)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002931/*
2932 * Notes on SNB/IVB/VLV context size:
2933 * - Power context is saved elsewhere (LLC or stolen)
2934 * - Ring/execlist context is saved on SNB, not on IVB
2935 * - Extended context size already includes render context size
2936 * - We always need to follow the extended context size.
2937 * SNB BSpec has comments indicating that we should use the
2938 * render context size instead if execlists are disabled, but
2939 * based on empirical testing that's just nonsense.
2940 * - Pipelined/VF state is saved on SNB/IVB respectively
2941 * - GT1 size just indicates how much of render context
2942 * doesn't need saving on GT1
2943 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002944#define CXT_SIZE _MMIO(0x21a0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002945#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
2946#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
2947#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
2948#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
2949#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002950#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07002951 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2952 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002953#define GEN7_CXT_SIZE _MMIO(0x21a8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002954#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
2955#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
2956#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
2957#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
2958#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
2959#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002960#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002961 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawskya0de80a2013-06-25 21:53:40 -07002962/* Haswell does have the CXT_SIZE register however it does not appear to be
2963 * valid. Now, docs explain in dwords what is in the context object. The full
2964 * size is 70720 bytes, however, the power context and execlist context will
2965 * never be saved (power context is stored elsewhere, and execlists don't work
Abdiel Janulgue4c436d552015-06-16 13:39:41 +03002966 * on HSW) - so the final size, including the extra state required for the
2967 * Resource Streamer, is 66944 bytes, which rounds to 17 pages.
Ben Widawskya0de80a2013-06-25 21:53:40 -07002968 */
2969#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
Ben Widawsky88976442013-11-02 21:07:05 -07002970/* Same as Haswell, but 72064 bytes now. */
2971#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
2972
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002973#define CHV_CLK_CTL1 _MMIO(0x101100)
2974#define VLV_CLK_CTL2 _MMIO(0x101104)
Jesse Barnese454a052013-09-26 17:55:58 -07002975#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
2976
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002977/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002978 * Overlay regs
2979 */
2980
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002981#define OVADD _MMIO(0x30000)
2982#define DOVSTA _MMIO(0x30008)
Jesse Barnes585fb112008-07-29 11:54:06 -07002983#define OC_BUF (0x3<<20)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002984#define OGAMC5 _MMIO(0x30010)
2985#define OGAMC4 _MMIO(0x30014)
2986#define OGAMC3 _MMIO(0x30018)
2987#define OGAMC2 _MMIO(0x3001c)
2988#define OGAMC1 _MMIO(0x30020)
2989#define OGAMC0 _MMIO(0x30024)
Jesse Barnes585fb112008-07-29 11:54:06 -07002990
2991/*
Imre Deakd965e7a2015-12-01 10:23:52 +02002992 * GEN9 clock gating regs
2993 */
2994#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
2995#define PWM2_GATING_DIS (1 << 14)
2996#define PWM1_GATING_DIS (1 << 13)
2997
2998/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002999 * Display engine regs
3000 */
3001
Shuang He8bf1e9f2013-10-15 18:55:27 +01003002/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003003#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01003004#define PIPE_CRC_ENABLE (1 << 31)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003005/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01003006#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3007#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
3008#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003009/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003010#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
3011#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
3012#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
3013/* embedded DP port on the north display block, reserved on ivb */
3014#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
3015#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02003016/* vlv source selection */
3017#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
3018#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
3019#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
3020/* with DP port the pipe source is invalid */
3021#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
3022#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
3023#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
3024/* gen3+ source selection */
3025#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
3026#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
3027#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
3028/* with DP/TV port the pipe source is invalid */
3029#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
3030#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
3031#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
3032#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
3033#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
3034/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02003035#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003036
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003037#define _PIPE_CRC_RES_1_A_IVB 0x60064
3038#define _PIPE_CRC_RES_2_A_IVB 0x60068
3039#define _PIPE_CRC_RES_3_A_IVB 0x6006c
3040#define _PIPE_CRC_RES_4_A_IVB 0x60070
3041#define _PIPE_CRC_RES_5_A_IVB 0x60074
3042
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003043#define _PIPE_CRC_RES_RED_A 0x60060
3044#define _PIPE_CRC_RES_GREEN_A 0x60064
3045#define _PIPE_CRC_RES_BLUE_A 0x60068
3046#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
3047#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01003048
3049/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003050#define _PIPE_CRC_RES_1_B_IVB 0x61064
3051#define _PIPE_CRC_RES_2_B_IVB 0x61068
3052#define _PIPE_CRC_RES_3_B_IVB 0x6106c
3053#define _PIPE_CRC_RES_4_B_IVB 0x61070
3054#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01003055
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003056#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
3057#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
3058#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
3059#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
3060#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
3061#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003062
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003063#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
3064#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
3065#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
3066#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
3067#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003068
Jesse Barnes585fb112008-07-29 11:54:06 -07003069/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003070#define _HTOTAL_A 0x60000
3071#define _HBLANK_A 0x60004
3072#define _HSYNC_A 0x60008
3073#define _VTOTAL_A 0x6000c
3074#define _VBLANK_A 0x60010
3075#define _VSYNC_A 0x60014
3076#define _PIPEASRC 0x6001c
3077#define _BCLRPAT_A 0x60020
3078#define _VSYNCSHIFT_A 0x60028
Clint Taylorebb69c92014-09-30 10:30:22 -07003079#define _PIPE_MULT_A 0x6002c
Jesse Barnes585fb112008-07-29 11:54:06 -07003080
3081/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003082#define _HTOTAL_B 0x61000
3083#define _HBLANK_B 0x61004
3084#define _HSYNC_B 0x61008
3085#define _VTOTAL_B 0x6100c
3086#define _VBLANK_B 0x61010
3087#define _VSYNC_B 0x61014
3088#define _PIPEBSRC 0x6101c
3089#define _BCLRPAT_B 0x61020
3090#define _VSYNCSHIFT_B 0x61028
Clint Taylorebb69c92014-09-30 10:30:22 -07003091#define _PIPE_MULT_B 0x6102c
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003092
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003093#define TRANSCODER_A_OFFSET 0x60000
3094#define TRANSCODER_B_OFFSET 0x61000
3095#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03003096#define CHV_TRANSCODER_C_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003097#define TRANSCODER_EDP_OFFSET 0x6f000
3098
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003099#define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003100 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
3101 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003102
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003103#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
3104#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
3105#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
3106#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
3107#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
3108#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
3109#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
3110#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
3111#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
3112#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
Chris Wilson5eddb702010-09-11 13:48:45 +01003113
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003114/* VLV eDP PSR registers */
3115#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
3116#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
3117#define VLV_EDP_PSR_ENABLE (1<<0)
3118#define VLV_EDP_PSR_RESET (1<<1)
3119#define VLV_EDP_PSR_MODE_MASK (7<<2)
3120#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
3121#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
3122#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
3123#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
3124#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
3125#define VLV_EDP_PSR_DBL_FRAME (1<<10)
3126#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
3127#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003128#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003129
3130#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
3131#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
3132#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
3133#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
3134#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003135#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003136
3137#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
3138#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
3139#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
3140#define VLV_EDP_PSR_CURR_STATE_MASK 7
3141#define VLV_EDP_PSR_DISABLED (0<<0)
3142#define VLV_EDP_PSR_INACTIVE (1<<0)
3143#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
3144#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
3145#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
3146#define VLV_EDP_PSR_EXIT (5<<0)
3147#define VLV_EDP_PSR_IN_TRANS (1<<7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003148#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003149
Ben Widawskyed8546a2013-11-04 22:45:05 -08003150/* HSW+ eDP PSR registers */
Ville Syrjälä443a3892015-11-11 20:34:15 +02003151#define HSW_EDP_PSR_BASE 0x64800
3152#define BDW_EDP_PSR_BASE 0x6f800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003153#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003154#define EDP_PSR_ENABLE (1<<31)
Rodrigo Vivi82c56252014-06-12 10:16:42 -07003155#define BDW_PSR_SINGLE_FRAME (1<<30)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003156#define EDP_PSR_LINK_STANDBY (1<<27)
3157#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
3158#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
3159#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
3160#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
3161#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
3162#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
3163#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
3164#define EDP_PSR_TP1_TP2_SEL (0<<11)
3165#define EDP_PSR_TP1_TP3_SEL (1<<11)
3166#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
3167#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
3168#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
3169#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
3170#define EDP_PSR_TP1_TIME_500us (0<<4)
3171#define EDP_PSR_TP1_TIME_100us (1<<4)
3172#define EDP_PSR_TP1_TIME_2500us (2<<4)
3173#define EDP_PSR_TP1_TIME_0us (3<<4)
3174#define EDP_PSR_IDLE_FRAME_SHIFT 0
3175
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003176#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
3177#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003178
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003179#define EDP_PSR_STATUS_CTL _MMIO(dev_priv->psr_mmio_base + 0x40)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003180#define EDP_PSR_STATUS_STATE_MASK (7<<29)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003181#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
3182#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
3183#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
3184#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
3185#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
3186#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
3187#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
3188#define EDP_PSR_STATUS_LINK_MASK (3<<26)
3189#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
3190#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
3191#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
3192#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
3193#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
3194#define EDP_PSR_STATUS_COUNT_SHIFT 16
3195#define EDP_PSR_STATUS_COUNT_MASK 0xf
3196#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
3197#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
3198#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
3199#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
3200#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
3201#define EDP_PSR_STATUS_IDLE_MASK 0xf
3202
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003203#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003204#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003205
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003206#define EDP_PSR_DEBUG_CTL _MMIO(dev_priv->psr_mmio_base + 0x60)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003207#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
3208#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
3209#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
3210
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003211#define EDP_PSR2_CTL _MMIO(0x6f900)
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303212#define EDP_PSR2_ENABLE (1<<31)
3213#define EDP_SU_TRACK_ENABLE (1<<30)
3214#define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
3215#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
3216#define EDP_PSR2_TP2_TIME_500 (0<<8)
3217#define EDP_PSR2_TP2_TIME_100 (1<<8)
3218#define EDP_PSR2_TP2_TIME_2500 (2<<8)
3219#define EDP_PSR2_TP2_TIME_50 (3<<8)
3220#define EDP_PSR2_TP2_TIME_MASK (3<<8)
3221#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
3222#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
3223#define EDP_PSR2_IDLE_MASK 0xf
3224
Jesse Barnes585fb112008-07-29 11:54:06 -07003225/* VGA port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003226#define ADPA _MMIO(0x61100)
3227#define PCH_ADPA _MMIO(0xe1100)
3228#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02003229
Jesse Barnes585fb112008-07-29 11:54:06 -07003230#define ADPA_DAC_ENABLE (1<<31)
3231#define ADPA_DAC_DISABLE 0
3232#define ADPA_PIPE_SELECT_MASK (1<<30)
3233#define ADPA_PIPE_A_SELECT 0
3234#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07003235#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02003236/* CPT uses bits 29:30 for pch transcoder select */
3237#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3238#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3239#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3240#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3241#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3242#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3243#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3244#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3245#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3246#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3247#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3248#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3249#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3250#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3251#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3252#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3253#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3254#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3255#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07003256#define ADPA_USE_VGA_HVPOLARITY (1<<15)
3257#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01003258#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07003259#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01003260#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07003261#define ADPA_HSYNC_CNTL_ENABLE 0
3262#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
3263#define ADPA_VSYNC_ACTIVE_LOW 0
3264#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
3265#define ADPA_HSYNC_ACTIVE_LOW 0
3266#define ADPA_DPMS_MASK (~(3<<10))
3267#define ADPA_DPMS_ON (0<<10)
3268#define ADPA_DPMS_SUSPEND (1<<10)
3269#define ADPA_DPMS_STANDBY (2<<10)
3270#define ADPA_DPMS_OFF (3<<10)
3271
Chris Wilson939fe4d2010-10-09 10:33:26 +01003272
Jesse Barnes585fb112008-07-29 11:54:06 -07003273/* Hotplug control (945+ only) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003274#define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01003275#define PORTB_HOTPLUG_INT_EN (1 << 29)
3276#define PORTC_HOTPLUG_INT_EN (1 << 28)
3277#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07003278#define SDVOB_HOTPLUG_INT_EN (1 << 26)
3279#define SDVOC_HOTPLUG_INT_EN (1 << 25)
3280#define TV_HOTPLUG_INT_EN (1 << 18)
3281#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05003282#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
3283 PORTC_HOTPLUG_INT_EN | \
3284 PORTD_HOTPLUG_INT_EN | \
3285 SDVOC_HOTPLUG_INT_EN | \
3286 SDVOB_HOTPLUG_INT_EN | \
3287 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07003288#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08003289#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
3290/* must use period 64 on GM45 according to docs */
3291#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
3292#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
3293#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
3294#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
3295#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
3296#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
3297#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
3298#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
3299#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
3300#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
3301#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
3302#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003303
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003304#define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02003305/*
Ville Syrjälä0780cd32016-02-10 19:59:05 +02003306 * HDMI/DP bits are g4x+
Daniel Vetter0ce99f72013-07-26 11:27:49 +02003307 *
3308 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
3309 * Please check the detailed lore in the commit message for for experimental
3310 * evidence.
3311 */
Ville Syrjälä0780cd32016-02-10 19:59:05 +02003312/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
3313#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
3314#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
3315#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
3316/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
3317#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
Todd Previte232a6ee2014-01-23 00:13:41 -07003318#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
Ville Syrjälä0780cd32016-02-10 19:59:05 +02003319#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01003320#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02003321#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
3322#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01003323#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02003324#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
3325#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01003326#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02003327#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
3328#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01003329/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07003330#define CRT_HOTPLUG_INT_STATUS (1 << 11)
3331#define TV_HOTPLUG_INT_STATUS (1 << 10)
3332#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
3333#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
3334#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
3335#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01003336#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
3337#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
3338#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02003339#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
3340
Chris Wilson084b6122012-05-11 18:01:33 +01003341/* SDVO is different across gen3/4 */
3342#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
3343#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02003344/*
3345 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
3346 * since reality corrobates that they're the same as on gen3. But keep these
3347 * bits here (and the comment!) to help any other lost wanderers back onto the
3348 * right tracks.
3349 */
Chris Wilson084b6122012-05-11 18:01:33 +01003350#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
3351#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
3352#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
3353#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05003354#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
3355 SDVOB_HOTPLUG_INT_STATUS_G4X | \
3356 SDVOC_HOTPLUG_INT_STATUS_G4X | \
3357 PORTB_HOTPLUG_INT_STATUS | \
3358 PORTC_HOTPLUG_INT_STATUS | \
3359 PORTD_HOTPLUG_INT_STATUS)
3360
Egbert Eiche5868a32013-02-28 04:17:12 -05003361#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
3362 SDVOB_HOTPLUG_INT_STATUS_I915 | \
3363 SDVOC_HOTPLUG_INT_STATUS_I915 | \
3364 PORTB_HOTPLUG_INT_STATUS | \
3365 PORTC_HOTPLUG_INT_STATUS | \
3366 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07003367
Paulo Zanonic20cd312013-02-19 16:21:45 -03003368/* SDVO and HDMI port control.
3369 * The same register may be used for SDVO or HDMI */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003370#define _GEN3_SDVOB 0x61140
3371#define _GEN3_SDVOC 0x61160
3372#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
3373#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003374#define GEN4_HDMIB GEN3_SDVOB
3375#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003376#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
3377#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
3378#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
3379#define PCH_SDVOB _MMIO(0xe1140)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003380#define PCH_HDMIB PCH_SDVOB
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003381#define PCH_HDMIC _MMIO(0xe1150)
3382#define PCH_HDMID _MMIO(0xe1160)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003383
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003384#define PORT_DFT_I9XX _MMIO(0x61150)
Daniel Vetter84093602013-11-01 10:50:21 +01003385#define DC_BALANCE_RESET (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003386#define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01003387#define DC_BALANCE_RESET_VLV (1 << 31)
Ville Syrjäläeb736672014-12-09 21:28:28 +02003388#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
3389#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
Daniel Vetter84093602013-11-01 10:50:21 +01003390#define PIPE_B_SCRAMBLE_RESET (1 << 1)
3391#define PIPE_A_SCRAMBLE_RESET (1 << 0)
3392
Paulo Zanonic20cd312013-02-19 16:21:45 -03003393/* Gen 3 SDVO bits: */
3394#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003395#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
3396#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003397#define SDVO_PIPE_B_SELECT (1 << 30)
3398#define SDVO_STALL_SELECT (1 << 29)
3399#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003400/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003401 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07003402 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07003403 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
3404 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003405#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07003406#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03003407#define SDVO_PHASE_SELECT_MASK (15 << 19)
3408#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
3409#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
3410#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
3411#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
3412#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
3413#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003414/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003415#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
3416 SDVO_INTERRUPT_ENABLE)
3417#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
3418
3419/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003420#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03003421#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003422#define SDVO_ENCODING_SDVO (0 << 10)
3423#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003424#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
3425#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003426#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003427#define SDVO_AUDIO_ENABLE (1 << 6)
3428/* VSYNC/HSYNC bits new with 965, default is to be set */
3429#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
3430#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
3431
3432/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003433#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003434#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
3435
3436/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003437#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
3438#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003439
Chon Ming Lee44f37d12014-04-09 13:28:21 +03003440/* CHV SDVO/HDMI bits: */
3441#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
3442#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
3443
Jesse Barnes585fb112008-07-29 11:54:06 -07003444
3445/* DVO port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003446#define _DVOA 0x61120
3447#define DVOA _MMIO(_DVOA)
3448#define _DVOB 0x61140
3449#define DVOB _MMIO(_DVOB)
3450#define _DVOC 0x61160
3451#define DVOC _MMIO(_DVOC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003452#define DVO_ENABLE (1 << 31)
3453#define DVO_PIPE_B_SELECT (1 << 30)
3454#define DVO_PIPE_STALL_UNUSED (0 << 28)
3455#define DVO_PIPE_STALL (1 << 28)
3456#define DVO_PIPE_STALL_TV (2 << 28)
3457#define DVO_PIPE_STALL_MASK (3 << 28)
3458#define DVO_USE_VGA_SYNC (1 << 15)
3459#define DVO_DATA_ORDER_I740 (0 << 14)
3460#define DVO_DATA_ORDER_FP (1 << 14)
3461#define DVO_VSYNC_DISABLE (1 << 11)
3462#define DVO_HSYNC_DISABLE (1 << 10)
3463#define DVO_VSYNC_TRISTATE (1 << 9)
3464#define DVO_HSYNC_TRISTATE (1 << 8)
3465#define DVO_BORDER_ENABLE (1 << 7)
3466#define DVO_DATA_ORDER_GBRG (1 << 6)
3467#define DVO_DATA_ORDER_RGGB (0 << 6)
3468#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
3469#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
3470#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
3471#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
3472#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
3473#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
3474#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
3475#define DVO_PRESERVE_MASK (0x7<<24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003476#define DVOA_SRCDIM _MMIO(0x61124)
3477#define DVOB_SRCDIM _MMIO(0x61144)
3478#define DVOC_SRCDIM _MMIO(0x61164)
Jesse Barnes585fb112008-07-29 11:54:06 -07003479#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
3480#define DVO_SRCDIM_VERTICAL_SHIFT 0
3481
3482/* LVDS port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003483#define LVDS _MMIO(0x61180)
Jesse Barnes585fb112008-07-29 11:54:06 -07003484/*
3485 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
3486 * the DPLL semantics change when the LVDS is assigned to that pipe.
3487 */
3488#define LVDS_PORT_EN (1 << 31)
3489/* Selects pipe B for LVDS data. Must be set on pre-965. */
3490#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003491#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07003492#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08003493/* LVDS dithering flag on 965/g4x platform */
3494#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08003495/* LVDS sync polarity flags. Set to invert (i.e. negative) */
3496#define LVDS_VSYNC_POLARITY (1 << 21)
3497#define LVDS_HSYNC_POLARITY (1 << 20)
3498
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08003499/* Enable border for unscaled (or aspect-scaled) display */
3500#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07003501/*
3502 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
3503 * pixel.
3504 */
3505#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
3506#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
3507#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
3508/*
3509 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
3510 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
3511 * on.
3512 */
3513#define LVDS_A3_POWER_MASK (3 << 6)
3514#define LVDS_A3_POWER_DOWN (0 << 6)
3515#define LVDS_A3_POWER_UP (3 << 6)
3516/*
3517 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
3518 * is set.
3519 */
3520#define LVDS_CLKB_POWER_MASK (3 << 4)
3521#define LVDS_CLKB_POWER_DOWN (0 << 4)
3522#define LVDS_CLKB_POWER_UP (3 << 4)
3523/*
3524 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
3525 * setting for whether we are in dual-channel mode. The B3 pair will
3526 * additionally only be powered up when LVDS_A3_POWER_UP is set.
3527 */
3528#define LVDS_B0B3_POWER_MASK (3 << 2)
3529#define LVDS_B0B3_POWER_DOWN (0 << 2)
3530#define LVDS_B0B3_POWER_UP (3 << 2)
3531
David Härdeman3c17fe42010-09-24 21:44:32 +02003532/* Video Data Island Packet control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003533#define VIDEO_DIP_DATA _MMIO(0x61178)
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01003534/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
Paulo Zanoniadf00b22012-09-25 13:23:34 -03003535 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
3536 * of the infoframe structure specified by CEA-861. */
3537#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003538#define VIDEO_DIP_VSC_DATA_SIZE 36
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003539#define VIDEO_DIP_CTL _MMIO(0x61170)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003540/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02003541#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02003542#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03003543#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003544#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02003545#define VIDEO_DIP_ENABLE_AVI (1 << 21)
3546#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003547#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02003548#define VIDEO_DIP_ENABLE_SPD (8 << 21)
3549#define VIDEO_DIP_SELECT_AVI (0 << 19)
3550#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
3551#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07003552#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02003553#define VIDEO_DIP_FREQ_ONCE (0 << 16)
3554#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
3555#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03003556#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003557/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003558#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
3559#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003560#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003561#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
3562#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003563#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02003564
Jesse Barnes585fb112008-07-29 11:54:06 -07003565/* Panel power sequencing */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003566#define PP_STATUS _MMIO(0x61200)
Jesse Barnes585fb112008-07-29 11:54:06 -07003567#define PP_ON (1 << 31)
3568/*
3569 * Indicates that all dependencies of the panel are on:
3570 *
3571 * - PLL enabled
3572 * - pipe enabled
3573 * - LVDS/DVOB/DVOC on
3574 */
3575#define PP_READY (1 << 30)
3576#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07003577#define PP_SEQUENCE_POWER_UP (1 << 28)
3578#define PP_SEQUENCE_POWER_DOWN (2 << 28)
3579#define PP_SEQUENCE_MASK (3 << 28)
3580#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003581#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003582#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07003583#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
3584#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
3585#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
3586#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
3587#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
3588#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
3589#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
3590#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
3591#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003592#define PP_CONTROL _MMIO(0x61204)
Jesse Barnes585fb112008-07-29 11:54:06 -07003593#define POWER_TARGET_ON (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003594#define PP_ON_DELAYS _MMIO(0x61208)
3595#define PP_OFF_DELAYS _MMIO(0x6120c)
3596#define PP_DIVISOR _MMIO(0x61210)
Jesse Barnes585fb112008-07-29 11:54:06 -07003597
3598/* Panel fitting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003599#define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07003600#define PFIT_ENABLE (1 << 31)
3601#define PFIT_PIPE_MASK (3 << 29)
3602#define PFIT_PIPE_SHIFT 29
3603#define VERT_INTERP_DISABLE (0 << 10)
3604#define VERT_INTERP_BILINEAR (1 << 10)
3605#define VERT_INTERP_MASK (3 << 10)
3606#define VERT_AUTO_SCALE (1 << 9)
3607#define HORIZ_INTERP_DISABLE (0 << 6)
3608#define HORIZ_INTERP_BILINEAR (1 << 6)
3609#define HORIZ_INTERP_MASK (3 << 6)
3610#define HORIZ_AUTO_SCALE (1 << 5)
3611#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08003612#define PFIT_FILTER_FUZZY (0 << 24)
3613#define PFIT_SCALING_AUTO (0 << 26)
3614#define PFIT_SCALING_PROGRAMMED (1 << 26)
3615#define PFIT_SCALING_PILLAR (2 << 26)
3616#define PFIT_SCALING_LETTER (3 << 26)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003617#define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08003618/* Pre-965 */
3619#define PFIT_VERT_SCALE_SHIFT 20
3620#define PFIT_VERT_SCALE_MASK 0xfff00000
3621#define PFIT_HORIZ_SCALE_SHIFT 4
3622#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3623/* 965+ */
3624#define PFIT_VERT_SCALE_SHIFT_965 16
3625#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
3626#define PFIT_HORIZ_SCALE_SHIFT_965 0
3627#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
3628
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003629#define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07003630
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003631#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
3632#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003633#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
3634 _VLV_BLC_PWM_CTL2_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02003635
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003636#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
3637#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003638#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
3639 _VLV_BLC_PWM_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02003640
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003641#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
3642#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003643#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
3644 _VLV_BLC_HIST_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02003645
Jesse Barnes585fb112008-07-29 11:54:06 -07003646/* Backlight control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003647#define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02003648#define BLM_PWM_ENABLE (1 << 31)
3649#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
3650#define BLM_PIPE_SELECT (1 << 29)
3651#define BLM_PIPE_SELECT_IVB (3 << 29)
3652#define BLM_PIPE_A (0 << 29)
3653#define BLM_PIPE_B (1 << 29)
3654#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03003655#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
3656#define BLM_TRANSCODER_B BLM_PIPE_B
3657#define BLM_TRANSCODER_C BLM_PIPE_C
3658#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02003659#define BLM_PIPE(pipe) ((pipe) << 29)
3660#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
3661#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
3662#define BLM_PHASE_IN_ENABLE (1 << 25)
3663#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
3664#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
3665#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
3666#define BLM_PHASE_IN_COUNT_SHIFT (8)
3667#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
3668#define BLM_PHASE_IN_INCR_SHIFT (0)
3669#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003670#define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01003671/*
3672 * This is the most significant 15 bits of the number of backlight cycles in a
3673 * complete cycle of the modulated backlight control.
3674 *
3675 * The actual value is this field multiplied by two.
3676 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02003677#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
3678#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
3679#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003680/*
3681 * This is the number of cycles out of the backlight modulation cycle for which
3682 * the backlight is on.
3683 *
3684 * This field must be no greater than the number of cycles in the complete
3685 * backlight modulation cycle.
3686 */
3687#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
3688#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02003689#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
3690#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003691
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003692#define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
Jani Nikula2059ac32015-06-26 14:18:56 +03003693#define BLM_HISTOGRAM_ENABLE (1 << 31)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07003694
Daniel Vetter7cf41602012-06-05 10:07:09 +02003695/* New registers for PCH-split platforms. Safe where new bits show up, the
3696 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003697#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
3698#define BLC_PWM_CPU_CTL _MMIO(0x48254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02003699
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003700#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03003701
Daniel Vetter7cf41602012-06-05 10:07:09 +02003702/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
3703 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003704#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
Daniel Vetter4b4147c2012-07-11 00:31:06 +02003705#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02003706#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
3707#define BLM_PCH_POLARITY (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003708#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02003709
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003710#define UTIL_PIN_CTL _MMIO(0x48400)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03003711#define UTIL_PIN_ENABLE (1 << 31)
3712
Sunil Kamath022e4e52015-09-30 22:34:57 +05303713#define UTIL_PIN_PIPE(x) ((x) << 29)
3714#define UTIL_PIN_PIPE_MASK (3 << 29)
3715#define UTIL_PIN_MODE_PWM (1 << 24)
3716#define UTIL_PIN_MODE_MASK (0xf << 24)
3717#define UTIL_PIN_POLARITY (1 << 22)
3718
Vandana Kannan0fb890c2015-05-05 14:51:56 +05303719/* BXT backlight register definition. */
Sunil Kamath022e4e52015-09-30 22:34:57 +05303720#define _BXT_BLC_PWM_CTL1 0xC8250
Vandana Kannan0fb890c2015-05-05 14:51:56 +05303721#define BXT_BLC_PWM_ENABLE (1 << 31)
3722#define BXT_BLC_PWM_POLARITY (1 << 29)
Sunil Kamath022e4e52015-09-30 22:34:57 +05303723#define _BXT_BLC_PWM_FREQ1 0xC8254
3724#define _BXT_BLC_PWM_DUTY1 0xC8258
Vandana Kannan0fb890c2015-05-05 14:51:56 +05303725
Sunil Kamath022e4e52015-09-30 22:34:57 +05303726#define _BXT_BLC_PWM_CTL2 0xC8350
3727#define _BXT_BLC_PWM_FREQ2 0xC8354
3728#define _BXT_BLC_PWM_DUTY2 0xC8358
Vandana Kannan0fb890c2015-05-05 14:51:56 +05303729
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003730#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05303731 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003732#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05303733 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003734#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05303735 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
Vandana Kannan0fb890c2015-05-05 14:51:56 +05303736
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003737#define PCH_GTC_CTL _MMIO(0xe7000)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03003738#define PCH_GTC_ENABLE (1 << 31)
3739
Jesse Barnes585fb112008-07-29 11:54:06 -07003740/* TV port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003741#define TV_CTL _MMIO(0x68000)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003742/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07003743# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003744/* Sources the TV encoder input from pipe B instead of A. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003745# define TV_ENC_PIPEB_SELECT (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003746/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003747# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003748/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003749# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003750/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003751# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003752/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003753# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
3754# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003755/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003756# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003757/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07003758# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003759/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07003760# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003761/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07003762# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003763/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07003764# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003765/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07003766# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003767/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003768# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003769/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07003770# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003771/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003772# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003773/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003774 * Enables a fix for the 915GM only.
3775 *
3776 * Not sure what it does.
3777 */
3778# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003779/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08003780# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07003781# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003782/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07003783# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003784/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07003785# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003786/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003787# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003788/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07003789# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003790/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07003791# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003792/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07003793# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003794/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07003795# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003796/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07003797# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003798/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07003799# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003800/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003801 * This test mode forces the DACs to 50% of full output.
3802 *
3803 * This is used for load detection in combination with TVDAC_SENSE_MASK
3804 */
3805# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
3806# define TV_TEST_MODE_MASK (7 << 0)
3807
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003808#define TV_DAC _MMIO(0x68004)
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01003809# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03003810/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003811 * Reports that DAC state change logic has reported change (RO).
3812 *
3813 * This gets cleared when TV_DAC_STATE_EN is cleared
3814*/
3815# define TVDAC_STATE_CHG (1 << 31)
3816# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003817/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003818# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003819/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003820# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003821/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003822# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003823/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003824 * Enables DAC state detection logic, for load-based TV detection.
3825 *
3826 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3827 * to off, for load detection to work.
3828 */
3829# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003830/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003831# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003832/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003833# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003834/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003835# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003836/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07003837# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003838/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07003839# define ENC_TVDAC_SLEW_FAST (1 << 6)
3840# define DAC_A_1_3_V (0 << 4)
3841# define DAC_A_1_1_V (1 << 4)
3842# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08003843# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003844# define DAC_B_1_3_V (0 << 2)
3845# define DAC_B_1_1_V (1 << 2)
3846# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08003847# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003848# define DAC_C_1_3_V (0 << 0)
3849# define DAC_C_1_1_V (1 << 0)
3850# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08003851# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07003852
Ville Syrjälä646b4262014-04-25 20:14:30 +03003853/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003854 * CSC coefficients are stored in a floating point format with 9 bits of
3855 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
3856 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3857 * -1 (0x3) being the only legal negative value.
3858 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003859#define TV_CSC_Y _MMIO(0x68010)
Jesse Barnes585fb112008-07-29 11:54:06 -07003860# define TV_RY_MASK 0x07ff0000
3861# define TV_RY_SHIFT 16
3862# define TV_GY_MASK 0x00000fff
3863# define TV_GY_SHIFT 0
3864
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003865#define TV_CSC_Y2 _MMIO(0x68014)
Jesse Barnes585fb112008-07-29 11:54:06 -07003866# define TV_BY_MASK 0x07ff0000
3867# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003868/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003869 * Y attenuation for component video.
3870 *
3871 * Stored in 1.9 fixed point.
3872 */
3873# define TV_AY_MASK 0x000003ff
3874# define TV_AY_SHIFT 0
3875
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003876#define TV_CSC_U _MMIO(0x68018)
Jesse Barnes585fb112008-07-29 11:54:06 -07003877# define TV_RU_MASK 0x07ff0000
3878# define TV_RU_SHIFT 16
3879# define TV_GU_MASK 0x000007ff
3880# define TV_GU_SHIFT 0
3881
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003882#define TV_CSC_U2 _MMIO(0x6801c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003883# define TV_BU_MASK 0x07ff0000
3884# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003885/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003886 * U attenuation for component video.
3887 *
3888 * Stored in 1.9 fixed point.
3889 */
3890# define TV_AU_MASK 0x000003ff
3891# define TV_AU_SHIFT 0
3892
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003893#define TV_CSC_V _MMIO(0x68020)
Jesse Barnes585fb112008-07-29 11:54:06 -07003894# define TV_RV_MASK 0x0fff0000
3895# define TV_RV_SHIFT 16
3896# define TV_GV_MASK 0x000007ff
3897# define TV_GV_SHIFT 0
3898
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003899#define TV_CSC_V2 _MMIO(0x68024)
Jesse Barnes585fb112008-07-29 11:54:06 -07003900# define TV_BV_MASK 0x07ff0000
3901# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003902/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003903 * V attenuation for component video.
3904 *
3905 * Stored in 1.9 fixed point.
3906 */
3907# define TV_AV_MASK 0x000007ff
3908# define TV_AV_SHIFT 0
3909
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003910#define TV_CLR_KNOBS _MMIO(0x68028)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003911/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07003912# define TV_BRIGHTNESS_MASK 0xff000000
3913# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03003914/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07003915# define TV_CONTRAST_MASK 0x00ff0000
3916# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003917/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07003918# define TV_SATURATION_MASK 0x0000ff00
3919# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003920/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07003921# define TV_HUE_MASK 0x000000ff
3922# define TV_HUE_SHIFT 0
3923
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003924#define TV_CLR_LEVEL _MMIO(0x6802c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003925/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07003926# define TV_BLACK_LEVEL_MASK 0x01ff0000
3927# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003928/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07003929# define TV_BLANK_LEVEL_MASK 0x000001ff
3930# define TV_BLANK_LEVEL_SHIFT 0
3931
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003932#define TV_H_CTL_1 _MMIO(0x68030)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003933/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003934# define TV_HSYNC_END_MASK 0x1fff0000
3935# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003936/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07003937# define TV_HTOTAL_MASK 0x00001fff
3938# define TV_HTOTAL_SHIFT 0
3939
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003940#define TV_H_CTL_2 _MMIO(0x68034)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003941/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003942# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003943/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003944# define TV_HBURST_START_SHIFT 16
3945# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003946/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07003947# define TV_HBURST_LEN_SHIFT 0
3948# define TV_HBURST_LEN_MASK 0x0001fff
3949
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003950#define TV_H_CTL_3 _MMIO(0x68038)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003951/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07003952# define TV_HBLANK_END_SHIFT 16
3953# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003954/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07003955# define TV_HBLANK_START_SHIFT 0
3956# define TV_HBLANK_START_MASK 0x0001fff
3957
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003958#define TV_V_CTL_1 _MMIO(0x6803c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003959/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003960# define TV_NBR_END_SHIFT 16
3961# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003962/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003963# define TV_VI_END_F1_SHIFT 8
3964# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03003965/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003966# define TV_VI_END_F2_SHIFT 0
3967# define TV_VI_END_F2_MASK 0x0000003f
3968
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003969#define TV_V_CTL_2 _MMIO(0x68040)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003970/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07003971# define TV_VSYNC_LEN_MASK 0x07ff0000
3972# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003973/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07003974 * number of half lines.
3975 */
3976# define TV_VSYNC_START_F1_MASK 0x00007f00
3977# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003978/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003979 * Offset of the start of vsync in field 2, measured in one less than the
3980 * number of half lines.
3981 */
3982# define TV_VSYNC_START_F2_MASK 0x0000007f
3983# define TV_VSYNC_START_F2_SHIFT 0
3984
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003985#define TV_V_CTL_3 _MMIO(0x68044)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003986/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07003987# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003988/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07003989# define TV_VEQ_LEN_MASK 0x007f0000
3990# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003991/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07003992 * the number of half lines.
3993 */
3994# define TV_VEQ_START_F1_MASK 0x0007f00
3995# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003996/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003997 * Offset of the start of equalization in field 2, measured in one less than
3998 * the number of half lines.
3999 */
4000# define TV_VEQ_START_F2_MASK 0x000007f
4001# define TV_VEQ_START_F2_SHIFT 0
4002
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004003#define TV_V_CTL_4 _MMIO(0x68048)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004004/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004005 * Offset to start of vertical colorburst, measured in one less than the
4006 * number of lines from vertical start.
4007 */
4008# define TV_VBURST_START_F1_MASK 0x003f0000
4009# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004010/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004011 * Offset to the end of vertical colorburst, measured in one less than the
4012 * number of lines from the start of NBR.
4013 */
4014# define TV_VBURST_END_F1_MASK 0x000000ff
4015# define TV_VBURST_END_F1_SHIFT 0
4016
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004017#define TV_V_CTL_5 _MMIO(0x6804c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004018/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004019 * Offset to start of vertical colorburst, measured in one less than the
4020 * number of lines from vertical start.
4021 */
4022# define TV_VBURST_START_F2_MASK 0x003f0000
4023# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004024/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004025 * Offset to the end of vertical colorburst, measured in one less than the
4026 * number of lines from the start of NBR.
4027 */
4028# define TV_VBURST_END_F2_MASK 0x000000ff
4029# define TV_VBURST_END_F2_SHIFT 0
4030
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004031#define TV_V_CTL_6 _MMIO(0x68050)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004032/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004033 * Offset to start of vertical colorburst, measured in one less than the
4034 * number of lines from vertical start.
4035 */
4036# define TV_VBURST_START_F3_MASK 0x003f0000
4037# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004038/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004039 * Offset to the end of vertical colorburst, measured in one less than the
4040 * number of lines from the start of NBR.
4041 */
4042# define TV_VBURST_END_F3_MASK 0x000000ff
4043# define TV_VBURST_END_F3_SHIFT 0
4044
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004045#define TV_V_CTL_7 _MMIO(0x68054)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004046/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004047 * Offset to start of vertical colorburst, measured in one less than the
4048 * number of lines from vertical start.
4049 */
4050# define TV_VBURST_START_F4_MASK 0x003f0000
4051# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004052/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004053 * Offset to the end of vertical colorburst, measured in one less than the
4054 * number of lines from the start of NBR.
4055 */
4056# define TV_VBURST_END_F4_MASK 0x000000ff
4057# define TV_VBURST_END_F4_SHIFT 0
4058
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004059#define TV_SC_CTL_1 _MMIO(0x68060)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004060/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004061# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004062/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004063# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004064/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004065# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004066/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004067# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004068/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004069# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004070/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004071# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004072/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07004073# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004074/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004075# define TV_BURST_LEVEL_MASK 0x00ff0000
4076# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004077/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004078# define TV_SCDDA1_INC_MASK 0x00000fff
4079# define TV_SCDDA1_INC_SHIFT 0
4080
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004081#define TV_SC_CTL_2 _MMIO(0x68064)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004082/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004083# define TV_SCDDA2_SIZE_MASK 0x7fff0000
4084# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004085/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004086# define TV_SCDDA2_INC_MASK 0x00007fff
4087# define TV_SCDDA2_INC_SHIFT 0
4088
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004089#define TV_SC_CTL_3 _MMIO(0x68068)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004090/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004091# define TV_SCDDA3_SIZE_MASK 0x7fff0000
4092# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004093/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004094# define TV_SCDDA3_INC_MASK 0x00007fff
4095# define TV_SCDDA3_INC_SHIFT 0
4096
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004097#define TV_WIN_POS _MMIO(0x68070)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004098/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07004099# define TV_XPOS_MASK 0x1fff0000
4100# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004101/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004102# define TV_YPOS_MASK 0x00000fff
4103# define TV_YPOS_SHIFT 0
4104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004105#define TV_WIN_SIZE _MMIO(0x68074)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004106/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004107# define TV_XSIZE_MASK 0x1fff0000
4108# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004109/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004110 * Vertical size of the display window, measured in pixels.
4111 *
4112 * Must be even for interlaced modes.
4113 */
4114# define TV_YSIZE_MASK 0x00000fff
4115# define TV_YSIZE_SHIFT 0
4116
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004117#define TV_FILTER_CTL_1 _MMIO(0x68080)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004118/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004119 * Enables automatic scaling calculation.
4120 *
4121 * If set, the rest of the registers are ignored, and the calculated values can
4122 * be read back from the register.
4123 */
4124# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004125/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004126 * Disables the vertical filter.
4127 *
4128 * This is required on modes more than 1024 pixels wide */
4129# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004130/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07004131# define TV_VADAPT (1 << 28)
4132# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004133/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004134# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004135/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004136# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004137/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004138# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004139/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004140 * Sets the horizontal scaling factor.
4141 *
4142 * This should be the fractional part of the horizontal scaling factor divided
4143 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
4144 *
4145 * (src width - 1) / ((oversample * dest width) - 1)
4146 */
4147# define TV_HSCALE_FRAC_MASK 0x00003fff
4148# define TV_HSCALE_FRAC_SHIFT 0
4149
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004150#define TV_FILTER_CTL_2 _MMIO(0x68084)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004151/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004152 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4153 *
4154 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
4155 */
4156# define TV_VSCALE_INT_MASK 0x00038000
4157# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03004158/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004159 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4160 *
4161 * \sa TV_VSCALE_INT_MASK
4162 */
4163# define TV_VSCALE_FRAC_MASK 0x00007fff
4164# define TV_VSCALE_FRAC_SHIFT 0
4165
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004166#define TV_FILTER_CTL_3 _MMIO(0x68088)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004167/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004168 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4169 *
4170 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
4171 *
4172 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4173 */
4174# define TV_VSCALE_IP_INT_MASK 0x00038000
4175# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03004176/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004177 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4178 *
4179 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4180 *
4181 * \sa TV_VSCALE_IP_INT_MASK
4182 */
4183# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
4184# define TV_VSCALE_IP_FRAC_SHIFT 0
4185
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004186#define TV_CC_CONTROL _MMIO(0x68090)
Jesse Barnes585fb112008-07-29 11:54:06 -07004187# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004188/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004189 * Specifies which field to send the CC data in.
4190 *
4191 * CC data is usually sent in field 0.
4192 */
4193# define TV_CC_FID_MASK (1 << 27)
4194# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03004195/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004196# define TV_CC_HOFF_MASK 0x03ff0000
4197# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004198/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07004199# define TV_CC_LINE_MASK 0x0000003f
4200# define TV_CC_LINE_SHIFT 0
4201
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004202#define TV_CC_DATA _MMIO(0x68094)
Jesse Barnes585fb112008-07-29 11:54:06 -07004203# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004204/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004205# define TV_CC_DATA_2_MASK 0x007f0000
4206# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004207/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004208# define TV_CC_DATA_1_MASK 0x0000007f
4209# define TV_CC_DATA_1_SHIFT 0
4210
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004211#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
4212#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
4213#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
4214#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
Jesse Barnes585fb112008-07-29 11:54:06 -07004215
Keith Packard040d87f2009-05-30 20:42:33 -07004216/* Display Port */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004217#define DP_A _MMIO(0x64000) /* eDP */
4218#define DP_B _MMIO(0x64100)
4219#define DP_C _MMIO(0x64200)
4220#define DP_D _MMIO(0x64300)
Keith Packard040d87f2009-05-30 20:42:33 -07004221
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004222#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
4223#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
4224#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
Ville Syrjäläe66eb812015-09-18 20:03:34 +03004225
Keith Packard040d87f2009-05-30 20:42:33 -07004226#define DP_PORT_EN (1 << 31)
4227#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08004228#define DP_PIPE_MASK (1 << 30)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004229#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
4230#define DP_PIPE_MASK_CHV (3 << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08004231
Keith Packard040d87f2009-05-30 20:42:33 -07004232/* Link training mode - select a suitable mode for each stage */
4233#define DP_LINK_TRAIN_PAT_1 (0 << 28)
4234#define DP_LINK_TRAIN_PAT_2 (1 << 28)
4235#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
4236#define DP_LINK_TRAIN_OFF (3 << 28)
4237#define DP_LINK_TRAIN_MASK (3 << 28)
4238#define DP_LINK_TRAIN_SHIFT 28
Ville Syrjäläaad3d142014-06-28 02:04:25 +03004239#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
4240#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
Keith Packard040d87f2009-05-30 20:42:33 -07004241
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004242/* CPT Link training mode */
4243#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
4244#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
4245#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
4246#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
4247#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
4248#define DP_LINK_TRAIN_SHIFT_CPT 8
4249
Keith Packard040d87f2009-05-30 20:42:33 -07004250/* Signal voltages. These are mostly controlled by the other end */
4251#define DP_VOLTAGE_0_4 (0 << 25)
4252#define DP_VOLTAGE_0_6 (1 << 25)
4253#define DP_VOLTAGE_0_8 (2 << 25)
4254#define DP_VOLTAGE_1_2 (3 << 25)
4255#define DP_VOLTAGE_MASK (7 << 25)
4256#define DP_VOLTAGE_SHIFT 25
4257
4258/* Signal pre-emphasis levels, like voltages, the other end tells us what
4259 * they want
4260 */
4261#define DP_PRE_EMPHASIS_0 (0 << 22)
4262#define DP_PRE_EMPHASIS_3_5 (1 << 22)
4263#define DP_PRE_EMPHASIS_6 (2 << 22)
4264#define DP_PRE_EMPHASIS_9_5 (3 << 22)
4265#define DP_PRE_EMPHASIS_MASK (7 << 22)
4266#define DP_PRE_EMPHASIS_SHIFT 22
4267
4268/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02004269#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07004270#define DP_PORT_WIDTH_MASK (7 << 19)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004271#define DP_PORT_WIDTH_SHIFT 19
Keith Packard040d87f2009-05-30 20:42:33 -07004272
4273/* Mystic DPCD version 1.1 special mode */
4274#define DP_ENHANCED_FRAMING (1 << 18)
4275
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004276/* eDP */
4277#define DP_PLL_FREQ_270MHZ (0 << 16)
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02004278#define DP_PLL_FREQ_162MHZ (1 << 16)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004279#define DP_PLL_FREQ_MASK (3 << 16)
4280
Ville Syrjälä646b4262014-04-25 20:14:30 +03004281/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07004282#define DP_PORT_REVERSAL (1 << 15)
4283
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004284/* eDP */
4285#define DP_PLL_ENABLE (1 << 14)
4286
Ville Syrjälä646b4262014-04-25 20:14:30 +03004287/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07004288#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
4289
4290#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004291#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07004292
Ville Syrjälä646b4262014-04-25 20:14:30 +03004293/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07004294#define DP_COLOR_RANGE_16_235 (1 << 8)
4295
Ville Syrjälä646b4262014-04-25 20:14:30 +03004296/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07004297#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
4298
Ville Syrjälä646b4262014-04-25 20:14:30 +03004299/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07004300#define DP_SYNC_VS_HIGH (1 << 4)
4301#define DP_SYNC_HS_HIGH (1 << 3)
4302
Ville Syrjälä646b4262014-04-25 20:14:30 +03004303/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07004304#define DP_DETECTED (1 << 2)
4305
Ville Syrjälä646b4262014-04-25 20:14:30 +03004306/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07004307 * signal sink for DDC etc. Max packet size supported
4308 * is 20 bytes in each direction, hence the 5 fixed
4309 * data registers
4310 */
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004311#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
4312#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
4313#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
4314#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
4315#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
4316#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004317
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004318#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
4319#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
4320#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
4321#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
4322#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
4323#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
Keith Packard040d87f2009-05-30 20:42:33 -07004324
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004325#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
4326#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
4327#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
4328#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
4329#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
4330#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
Keith Packard040d87f2009-05-30 20:42:33 -07004331
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004332#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
4333#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
4334#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
4335#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
4336#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
4337#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
Ville Syrjälä750a9512015-11-11 20:34:12 +02004338
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004339#define DP_AUX_CH_CTL(port) _MMIO_PORT(port, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
4340#define DP_AUX_CH_DATA(port, i) _MMIO(_PORT(port, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Keith Packard040d87f2009-05-30 20:42:33 -07004341
4342#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
4343#define DP_AUX_CH_CTL_DONE (1 << 30)
4344#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
4345#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
4346#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
4347#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
4348#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
4349#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
4350#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
4351#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
4352#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4353#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
4354#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
4355#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
4356#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
4357#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
4358#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
4359#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
4360#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
4361#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4362#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
Sonika Jindale3d99842015-01-22 14:30:54 +05304363#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
4364#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
4365#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
Ville Syrjälä395b2912015-09-18 20:03:40 +03004366#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
Sonika Jindale3d99842015-01-22 14:30:54 +05304367#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00004368#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
Keith Packard040d87f2009-05-30 20:42:33 -07004369
4370/*
4371 * Computing GMCH M and N values for the Display Port link
4372 *
4373 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
4374 *
4375 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
4376 *
4377 * The GMCH value is used internally
4378 *
4379 * bytes_per_pixel is the number of bytes coming out of the plane,
4380 * which is after the LUTs, so we want the bytes for our color format.
4381 * For our current usage, this is always 3, one byte for R, G and B.
4382 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02004383#define _PIPEA_DATA_M_G4X 0x70050
4384#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07004385
4386/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004387#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02004388#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004389#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07004390
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004391#define DATA_LINK_M_N_MASK (0xffffff)
4392#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07004393
Daniel Vettere3b95f12013-05-03 11:49:49 +02004394#define _PIPEA_DATA_N_G4X 0x70054
4395#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07004396#define PIPE_GMCH_DATA_N_MASK (0xffffff)
4397
4398/*
4399 * Computing Link M and N values for the Display Port link
4400 *
4401 * Link M / N = pixel_clock / ls_clk
4402 *
4403 * (the DP spec calls pixel_clock the 'strm_clk')
4404 *
4405 * The Link value is transmitted in the Main Stream
4406 * Attributes and VB-ID.
4407 */
4408
Daniel Vettere3b95f12013-05-03 11:49:49 +02004409#define _PIPEA_LINK_M_G4X 0x70060
4410#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07004411#define PIPEA_DP_LINK_M_MASK (0xffffff)
4412
Daniel Vettere3b95f12013-05-03 11:49:49 +02004413#define _PIPEA_LINK_N_G4X 0x70064
4414#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07004415#define PIPEA_DP_LINK_N_MASK (0xffffff)
4416
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004417#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
4418#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
4419#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
4420#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004421
Jesse Barnes585fb112008-07-29 11:54:06 -07004422/* Display & cursor control */
4423
4424/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004425#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03004426#define DSL_LINEMASK_GEN2 0x00000fff
4427#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004428#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01004429#define PIPECONF_ENABLE (1<<31)
4430#define PIPECONF_DISABLE 0
4431#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004432#define I965_PIPECONF_ACTIVE (1<<30)
Jani Nikulab6ec10b2013-08-27 15:12:15 +03004433#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
Chris Wilsonf47166d2012-03-22 15:00:50 +00004434#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01004435#define PIPECONF_SINGLE_WIDE 0
4436#define PIPECONF_PIPE_UNLOCKED 0
4437#define PIPECONF_PIPE_LOCKED (1<<25)
4438#define PIPECONF_PALETTE 0
4439#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07004440#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01004441#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03004442#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01004443/* Note that pre-gen3 does not support interlaced display directly. Panel
4444 * fitting must be disabled on pre-ilk for interlaced. */
4445#define PIPECONF_PROGRESSIVE (0 << 21)
4446#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
4447#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
4448#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
4449#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
4450/* Ironlake and later have a complete new set of values for interlaced. PFIT
4451 * means panel fitter required, PF means progressive fetch, DBL means power
4452 * saving pixel doubling. */
4453#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
4454#define PIPECONF_INTERLACED_ILK (3 << 21)
4455#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
4456#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004457#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304458#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Jesse Barnes652c3932009-08-17 13:31:43 -07004459#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05304460#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02004461#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004462#define PIPECONF_BPC_MASK (0x7 << 5)
4463#define PIPECONF_8BPC (0<<5)
4464#define PIPECONF_10BPC (1<<5)
4465#define PIPECONF_6BPC (2<<5)
4466#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07004467#define PIPECONF_DITHER_EN (1<<4)
4468#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
4469#define PIPECONF_DITHER_TYPE_SP (0<<2)
4470#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
4471#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
4472#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004473#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07004474#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Imre Deak579a9b02014-02-04 21:35:48 +02004475#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004476#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
4477#define PIPE_CRC_DONE_ENABLE (1UL<<28)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004478#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
Jesse Barnes585fb112008-07-29 11:54:06 -07004479#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004480#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004481#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
4482#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
4483#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
4484#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02004485#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07004486#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
4487#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
4488#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
Imre Deak10c59c52014-02-10 18:42:48 +02004489#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004490#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
Jesse Barnes585fb112008-07-29 11:54:06 -07004491#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
4492#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004493#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnes585fb112008-07-29 11:54:06 -07004494#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004495#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07004496#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Imre Deak579a9b02014-02-04 21:35:48 +02004497#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
4498#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07004499#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
4500#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004501#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07004502#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Imre Deak579a9b02014-02-04 21:35:48 +02004503#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004504#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
4505#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
4506#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
4507#define PIPE_DPST_EVENT_STATUS (1UL<<7)
Imre Deak10c59c52014-02-10 18:42:48 +02004508#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004509#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Jesse Barnes585fb112008-07-29 11:54:06 -07004510#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
4511#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
Imre Deak10c59c52014-02-10 18:42:48 +02004512#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004513#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
Jesse Barnes585fb112008-07-29 11:54:06 -07004514#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
4515#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004516#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
Jesse Barnes585fb112008-07-29 11:54:06 -07004517#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004518#define PIPE_HBLANK_INT_STATUS (1UL<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004519#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
4520
Imre Deak755e9012014-02-10 18:42:47 +02004521#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
4522#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
4523
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03004524#define PIPE_A_OFFSET 0x70000
4525#define PIPE_B_OFFSET 0x71000
4526#define PIPE_C_OFFSET 0x72000
4527#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004528/*
4529 * There's actually no pipe EDP. Some pipe registers have
4530 * simply shifted from the pipe to the transcoder, while
4531 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
4532 * to access such registers in transcoder EDP.
4533 */
4534#define PIPE_EDP_OFFSET 0x7f000
4535
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004536#define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004537 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
4538 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004539
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004540#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
4541#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
4542#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
4543#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
4544#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01004545
Paulo Zanoni756f85c2013-11-02 21:07:38 -07004546#define _PIPE_MISC_A 0x70030
4547#define _PIPE_MISC_B 0x71030
4548#define PIPEMISC_DITHER_BPC_MASK (7<<5)
4549#define PIPEMISC_DITHER_8_BPC (0<<5)
4550#define PIPEMISC_DITHER_10_BPC (1<<5)
4551#define PIPEMISC_DITHER_6_BPC (2<<5)
4552#define PIPEMISC_DITHER_12_BPC (3<<5)
4553#define PIPEMISC_DITHER_ENABLE (1<<4)
4554#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
4555#define PIPEMISC_DITHER_TYPE_SP (0<<2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004556#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07004557
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004558#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07004559#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004560#define PIPEB_HLINE_INT_EN (1<<28)
4561#define PIPEB_VBLANK_INT_EN (1<<27)
Imre Deak579a9b02014-02-04 21:35:48 +02004562#define SPRITED_FLIP_DONE_INT_EN (1<<26)
4563#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
4564#define PLANEB_FLIP_DONE_INT_EN (1<<24)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03004565#define PIPE_PSR_INT_EN (1<<22)
Jesse Barnes79831172012-06-20 10:53:12 -07004566#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004567#define PIPEA_HLINE_INT_EN (1<<20)
4568#define PIPEA_VBLANK_INT_EN (1<<19)
Imre Deak579a9b02014-02-04 21:35:48 +02004569#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
4570#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004571#define PLANEA_FLIPDONE_INT_EN (1<<16)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03004572#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
4573#define PIPEC_HLINE_INT_EN (1<<12)
4574#define PIPEC_VBLANK_INT_EN (1<<11)
4575#define SPRITEF_FLIPDONE_INT_EN (1<<10)
4576#define SPRITEE_FLIPDONE_INT_EN (1<<9)
4577#define PLANEC_FLIPDONE_INT_EN (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004578
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004579#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03004580#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
4581#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
4582#define PLANEC_INVALID_GTT_INT_EN (1<<25)
4583#define CURSORC_INVALID_GTT_INT_EN (1<<24)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004584#define CURSORB_INVALID_GTT_INT_EN (1<<23)
4585#define CURSORA_INVALID_GTT_INT_EN (1<<22)
4586#define SPRITED_INVALID_GTT_INT_EN (1<<21)
4587#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
4588#define PLANEB_INVALID_GTT_INT_EN (1<<19)
4589#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
4590#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
4591#define PLANEA_INVALID_GTT_INT_EN (1<<16)
4592#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03004593#define DPINVGTT_EN_MASK_CHV 0xfff0000
4594#define SPRITEF_INVALID_GTT_STATUS (1<<11)
4595#define SPRITEE_INVALID_GTT_STATUS (1<<10)
4596#define PLANEC_INVALID_GTT_STATUS (1<<9)
4597#define CURSORC_INVALID_GTT_STATUS (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004598#define CURSORB_INVALID_GTT_STATUS (1<<7)
4599#define CURSORA_INVALID_GTT_STATUS (1<<6)
4600#define SPRITED_INVALID_GTT_STATUS (1<<5)
4601#define SPRITEC_INVALID_GTT_STATUS (1<<4)
4602#define PLANEB_INVALID_GTT_STATUS (1<<3)
4603#define SPRITEB_INVALID_GTT_STATUS (1<<2)
4604#define SPRITEA_INVALID_GTT_STATUS (1<<1)
4605#define PLANEA_INVALID_GTT_STATUS (1<<0)
4606#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03004607#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004608
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004609#define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
Jesse Barnes585fb112008-07-29 11:54:06 -07004610#define DSPARB_CSTART_MASK (0x7f << 7)
4611#define DSPARB_CSTART_SHIFT 7
4612#define DSPARB_BSTART_MASK (0x7f)
4613#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08004614#define DSPARB_BEND_SHIFT 9 /* on 855 */
4615#define DSPARB_AEND_SHIFT 0
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03004616#define DSPARB_SPRITEA_SHIFT_VLV 0
4617#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
4618#define DSPARB_SPRITEB_SHIFT_VLV 8
4619#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
4620#define DSPARB_SPRITEC_SHIFT_VLV 16
4621#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
4622#define DSPARB_SPRITED_SHIFT_VLV 24
4623#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004624#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03004625#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
4626#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
4627#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
4628#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
4629#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
4630#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
4631#define DSPARB_SPRITED_HI_SHIFT_VLV 12
4632#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
4633#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
4634#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
4635#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
4636#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004637#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03004638#define DSPARB_SPRITEE_SHIFT_VLV 0
4639#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
4640#define DSPARB_SPRITEF_SHIFT_VLV 8
4641#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
Ville Syrjäläb5004722015-03-05 21:19:47 +02004642
Ville Syrjälä0a560672014-06-11 16:51:18 +03004643/* pnv/gen4/g4x/vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004644#define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004645#define DSPFW_SR_SHIFT 23
4646#define DSPFW_SR_MASK (0x1ff<<23)
4647#define DSPFW_CURSORB_SHIFT 16
4648#define DSPFW_CURSORB_MASK (0x3f<<16)
4649#define DSPFW_PLANEB_SHIFT 8
4650#define DSPFW_PLANEB_MASK (0x7f<<8)
4651#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
4652#define DSPFW_PLANEA_SHIFT 0
4653#define DSPFW_PLANEA_MASK (0x7f<<0)
4654#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004655#define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004656#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
4657#define DSPFW_FBC_SR_SHIFT 28
4658#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
4659#define DSPFW_FBC_HPLL_SR_SHIFT 24
4660#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
4661#define DSPFW_SPRITEB_SHIFT (16)
4662#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
4663#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
4664#define DSPFW_CURSORA_SHIFT 8
4665#define DSPFW_CURSORA_MASK (0x3f<<8)
Ville Syrjäläf4998962015-03-10 17:02:21 +02004666#define DSPFW_PLANEC_OLD_SHIFT 0
4667#define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004668#define DSPFW_SPRITEA_SHIFT 0
4669#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
4670#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004671#define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004672#define DSPFW_HPLL_SR_EN (1<<31)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004673#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004674#define DSPFW_CURSOR_SR_SHIFT 24
Zhao Yakuid4294342010-03-22 22:45:36 +08004675#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
4676#define DSPFW_HPLL_CURSOR_SHIFT 16
4677#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004678#define DSPFW_HPLL_SR_SHIFT 0
4679#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
4680
4681/* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004682#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004683#define DSPFW_SPRITEB_WM1_SHIFT 16
4684#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
4685#define DSPFW_CURSORA_WM1_SHIFT 8
4686#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
4687#define DSPFW_SPRITEA_WM1_SHIFT 0
4688#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004689#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004690#define DSPFW_PLANEB_WM1_SHIFT 24
4691#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
4692#define DSPFW_PLANEA_WM1_SHIFT 16
4693#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
4694#define DSPFW_CURSORB_WM1_SHIFT 8
4695#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
4696#define DSPFW_CURSOR_SR_WM1_SHIFT 0
4697#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004698#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004699#define DSPFW_SR_WM1_SHIFT 0
4700#define DSPFW_SR_WM1_MASK (0x1ff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004701#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
4702#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004703#define DSPFW_SPRITED_WM1_SHIFT 24
4704#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
4705#define DSPFW_SPRITED_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02004706#define DSPFW_SPRITED_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004707#define DSPFW_SPRITEC_WM1_SHIFT 8
4708#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
4709#define DSPFW_SPRITEC_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02004710#define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004711#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004712#define DSPFW_SPRITEF_WM1_SHIFT 24
4713#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
4714#define DSPFW_SPRITEF_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02004715#define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004716#define DSPFW_SPRITEE_WM1_SHIFT 8
4717#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
4718#define DSPFW_SPRITEE_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02004719#define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004720#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004721#define DSPFW_PLANEC_WM1_SHIFT 24
4722#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
4723#define DSPFW_PLANEC_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02004724#define DSPFW_PLANEC_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004725#define DSPFW_CURSORC_WM1_SHIFT 8
4726#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
4727#define DSPFW_CURSORC_SHIFT 0
4728#define DSPFW_CURSORC_MASK (0x3f<<0)
4729
4730/* vlv/chv high order bits */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004731#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004732#define DSPFW_SR_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02004733#define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004734#define DSPFW_SPRITEF_HI_SHIFT 23
4735#define DSPFW_SPRITEF_HI_MASK (1<<23)
4736#define DSPFW_SPRITEE_HI_SHIFT 22
4737#define DSPFW_SPRITEE_HI_MASK (1<<22)
4738#define DSPFW_PLANEC_HI_SHIFT 21
4739#define DSPFW_PLANEC_HI_MASK (1<<21)
4740#define DSPFW_SPRITED_HI_SHIFT 20
4741#define DSPFW_SPRITED_HI_MASK (1<<20)
4742#define DSPFW_SPRITEC_HI_SHIFT 16
4743#define DSPFW_SPRITEC_HI_MASK (1<<16)
4744#define DSPFW_PLANEB_HI_SHIFT 12
4745#define DSPFW_PLANEB_HI_MASK (1<<12)
4746#define DSPFW_SPRITEB_HI_SHIFT 8
4747#define DSPFW_SPRITEB_HI_MASK (1<<8)
4748#define DSPFW_SPRITEA_HI_SHIFT 4
4749#define DSPFW_SPRITEA_HI_MASK (1<<4)
4750#define DSPFW_PLANEA_HI_SHIFT 0
4751#define DSPFW_PLANEA_HI_MASK (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004752#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004753#define DSPFW_SR_WM1_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02004754#define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004755#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
4756#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
4757#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
4758#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
4759#define DSPFW_PLANEC_WM1_HI_SHIFT 21
4760#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
4761#define DSPFW_SPRITED_WM1_HI_SHIFT 20
4762#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
4763#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
4764#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
4765#define DSPFW_PLANEB_WM1_HI_SHIFT 12
4766#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
4767#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
4768#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
4769#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
4770#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
4771#define DSPFW_PLANEA_WM1_HI_SHIFT 0
4772#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004773
Gajanan Bhat12a3c052012-03-28 13:39:30 -07004774/* drain latency register values*/
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004775#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03004776#define DDL_CURSOR_SHIFT 24
Gajanan Bhat01e184c2014-08-07 17:03:30 +05304777#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03004778#define DDL_PLANE_SHIFT 0
Ville Syrjälä341c5262015-03-05 21:19:44 +02004779#define DDL_PRECISION_HIGH (1<<7)
4780#define DDL_PRECISION_LOW (0<<7)
Gajanan Bhat0948c262014-08-07 01:58:24 +05304781#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07004782
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004783#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02004784#define CBR_PND_DEADLINE_DISABLE (1<<31)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03004785#define CBR_PWM_CLOCK_MUX_SELECT (1<<30)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02004786
Shaohua Li7662c8b2009-06-26 11:23:55 +08004787/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09004788#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08004789#define I915_FIFO_LINE_SIZE 64
4790#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09004791
Jesse Barnesceb04242012-03-28 13:39:22 -07004792#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09004793#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08004794#define I965_FIFO_SIZE 512
4795#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08004796#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004797#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08004798#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09004799
Jesse Barnesceb04242012-03-28 13:39:22 -07004800#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09004801#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08004802#define I915_MAX_WM 0x3f
4803
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004804#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
4805#define PINEVIEW_FIFO_LINE_SIZE 64
4806#define PINEVIEW_MAX_WM 0x1ff
4807#define PINEVIEW_DFT_WM 0x3f
4808#define PINEVIEW_DFT_HPLLOFF_WM 0
4809#define PINEVIEW_GUARD_WM 10
4810#define PINEVIEW_CURSOR_FIFO 64
4811#define PINEVIEW_CURSOR_MAX_WM 0x3f
4812#define PINEVIEW_CURSOR_DFT_WM 0
4813#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08004814
Jesse Barnesceb04242012-03-28 13:39:22 -07004815#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004816#define I965_CURSOR_FIFO 64
4817#define I965_CURSOR_MAX_WM 32
4818#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004819
Pradeep Bhatfae12672014-11-04 17:06:39 +00004820/* Watermark register definitions for SKL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02004821#define _CUR_WM_A_0 0x70140
4822#define _CUR_WM_B_0 0x71140
4823#define _PLANE_WM_1_A_0 0x70240
4824#define _PLANE_WM_1_B_0 0x71240
4825#define _PLANE_WM_2_A_0 0x70340
4826#define _PLANE_WM_2_B_0 0x71340
4827#define _PLANE_WM_TRANS_1_A_0 0x70268
4828#define _PLANE_WM_TRANS_1_B_0 0x71268
4829#define _PLANE_WM_TRANS_2_A_0 0x70368
4830#define _PLANE_WM_TRANS_2_B_0 0x71368
4831#define _CUR_WM_TRANS_A_0 0x70168
4832#define _CUR_WM_TRANS_B_0 0x71168
Pradeep Bhatfae12672014-11-04 17:06:39 +00004833#define PLANE_WM_EN (1 << 31)
4834#define PLANE_WM_LINES_SHIFT 14
4835#define PLANE_WM_LINES_MASK 0x1f
4836#define PLANE_WM_BLOCKS_MASK 0x3ff
4837
Ville Syrjälä086f8e82015-11-04 23:20:01 +02004838#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004839#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
4840#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00004841
Ville Syrjälä086f8e82015-11-04 23:20:01 +02004842#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
4843#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00004844#define _PLANE_WM_BASE(pipe, plane) \
4845 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
4846#define PLANE_WM(pipe, plane, level) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004847 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00004848#define _PLANE_WM_TRANS_1(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02004849 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00004850#define _PLANE_WM_TRANS_2(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02004851 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00004852#define PLANE_WM_TRANS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004853 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00004854
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004855/* define the Watermark register on Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004856#define WM0_PIPEA_ILK _MMIO(0x45100)
Ville Syrjälä1996d622013-10-09 19:18:07 +03004857#define WM0_PIPE_PLANE_MASK (0xffff<<16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004858#define WM0_PIPE_PLANE_SHIFT 16
Ville Syrjälä1996d622013-10-09 19:18:07 +03004859#define WM0_PIPE_SPRITE_MASK (0xff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004860#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03004861#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004862
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004863#define WM0_PIPEB_ILK _MMIO(0x45104)
4864#define WM0_PIPEC_IVB _MMIO(0x45200)
4865#define WM1_LP_ILK _MMIO(0x45108)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004866#define WM1_LP_SR_EN (1<<31)
4867#define WM1_LP_LATENCY_SHIFT 24
4868#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01004869#define WM1_LP_FBC_MASK (0xf<<20)
4870#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07004871#define WM1_LP_FBC_SHIFT_BDW 19
Ville Syrjälä1996d622013-10-09 19:18:07 +03004872#define WM1_LP_SR_MASK (0x7ff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004873#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03004874#define WM1_LP_CURSOR_MASK (0xff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004875#define WM2_LP_ILK _MMIO(0x4510c)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07004876#define WM2_LP_EN (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004877#define WM3_LP_ILK _MMIO(0x45110)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07004878#define WM3_LP_EN (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004879#define WM1S_LP_ILK _MMIO(0x45120)
4880#define WM2S_LP_IVB _MMIO(0x45124)
4881#define WM3S_LP_IVB _MMIO(0x45128)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07004882#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004883
Paulo Zanonicca32e92013-05-31 11:45:06 -03004884#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
4885 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
4886 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
4887
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004888/* Memory latency timer register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004889#define MLTR_ILK _MMIO(0x11222)
Jesse Barnesb79d4992010-12-21 13:10:23 -08004890#define MLTR_WM1_SHIFT 0
4891#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004892/* the unit of memory self-refresh latency time is 0.5us */
4893#define ILK_SRLT_MASK 0x3f
4894
Yuanhan Liu13982612010-12-15 15:42:31 +08004895
4896/* the address where we get all kinds of latency value */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004897#define SSKPD _MMIO(0x5d10)
Yuanhan Liu13982612010-12-15 15:42:31 +08004898#define SSKPD_WM_MASK 0x3f
4899#define SSKPD_WM0_SHIFT 0
4900#define SSKPD_WM1_SHIFT 8
4901#define SSKPD_WM2_SHIFT 16
4902#define SSKPD_WM3_SHIFT 24
4903
Jesse Barnes585fb112008-07-29 11:54:06 -07004904/*
4905 * The two pipe frame counter registers are not synchronized, so
4906 * reading a stable value is somewhat tricky. The following code
4907 * should work:
4908 *
4909 * do {
4910 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4911 * PIPE_FRAME_HIGH_SHIFT;
4912 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
4913 * PIPE_FRAME_LOW_SHIFT);
4914 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4915 * PIPE_FRAME_HIGH_SHIFT);
4916 * } while (high1 != high2);
4917 * frame = (high1 << 8) | low1;
4918 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004919#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07004920#define PIPE_FRAME_HIGH_MASK 0x0000ffff
4921#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004922#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07004923#define PIPE_FRAME_LOW_MASK 0xff000000
4924#define PIPE_FRAME_LOW_SHIFT 24
4925#define PIPE_PIXEL_MASK 0x00ffffff
4926#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08004927/* GM45+ just has to be different */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03004928#define _PIPEA_FRMCOUNT_G4X 0x70040
4929#define _PIPEA_FLIPCOUNT_G4X 0x70044
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004930#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
4931#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
Jesse Barnes585fb112008-07-29 11:54:06 -07004932
4933/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004934#define _CURACNTR 0x70080
Jesse Barnes14b603912009-05-20 16:47:08 -04004935/* Old style CUR*CNTR flags (desktop 8xx) */
4936#define CURSOR_ENABLE 0x80000000
4937#define CURSOR_GAMMA_ENABLE 0x40000000
Ville Syrjälädc41c152014-08-13 11:57:05 +03004938#define CURSOR_STRIDE_SHIFT 28
4939#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004940#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b603912009-05-20 16:47:08 -04004941#define CURSOR_FORMAT_SHIFT 24
4942#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
4943#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
4944#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
4945#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
4946#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
4947#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
4948/* New style CUR*CNTR flags */
4949#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07004950#define CURSOR_MODE_DISABLE 0x00
Sagar Kamble4726e0b2014-03-10 17:06:23 +05304951#define CURSOR_MODE_128_32B_AX 0x02
4952#define CURSOR_MODE_256_32B_AX 0x03
Jesse Barnes585fb112008-07-29 11:54:06 -07004953#define CURSOR_MODE_64_32B_AX 0x07
Sagar Kamble4726e0b2014-03-10 17:06:23 +05304954#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
4955#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
Jesse Barnes585fb112008-07-29 11:54:06 -07004956#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b603912009-05-20 16:47:08 -04004957#define MCURSOR_PIPE_SELECT (1 << 28)
4958#define MCURSOR_PIPE_A 0x00
4959#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07004960#define MCURSOR_GAMMA_ENABLE (1 << 26)
Ville Syrjälä4398ad42014-10-23 07:41:34 -07004961#define CURSOR_ROTATE_180 (1<<15)
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03004962#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004963#define _CURABASE 0x70084
4964#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07004965#define CURSOR_POS_MASK 0x007FF
4966#define CURSOR_POS_SIGN 0x8000
4967#define CURSOR_X_SHIFT 0
4968#define CURSOR_Y_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004969#define CURSIZE _MMIO(0x700a0)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004970#define _CURBCNTR 0x700c0
4971#define _CURBBASE 0x700c4
4972#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07004973
Jesse Barnes65a21cd2011-10-12 11:10:21 -07004974#define _CURBCNTR_IVB 0x71080
4975#define _CURBBASE_IVB 0x71084
4976#define _CURBPOS_IVB 0x71088
4977
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004978#define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004979 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
4980 dev_priv->info.display_mmio_offset)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00004981
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004982#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
4983#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
4984#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
4985
4986#define CURSOR_A_OFFSET 0x70080
4987#define CURSOR_B_OFFSET 0x700c0
4988#define CHV_CURSOR_C_OFFSET 0x700e0
4989#define IVB_CURSOR_B_OFFSET 0x71080
4990#define IVB_CURSOR_C_OFFSET 0x72080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07004991
Jesse Barnes585fb112008-07-29 11:54:06 -07004992/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004993#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07004994#define DISPLAY_PLANE_ENABLE (1<<31)
4995#define DISPLAY_PLANE_DISABLE 0
4996#define DISPPLANE_GAMMA_ENABLE (1<<30)
4997#define DISPPLANE_GAMMA_DISABLE 0
4998#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02004999#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07005000#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02005001#define DISPPLANE_BGRA555 (0x3<<26)
5002#define DISPPLANE_BGRX555 (0x4<<26)
5003#define DISPPLANE_BGRX565 (0x5<<26)
5004#define DISPPLANE_BGRX888 (0x6<<26)
5005#define DISPPLANE_BGRA888 (0x7<<26)
5006#define DISPPLANE_RGBX101010 (0x8<<26)
5007#define DISPPLANE_RGBA101010 (0x9<<26)
5008#define DISPPLANE_BGRX101010 (0xa<<26)
5009#define DISPPLANE_RGBX161616 (0xc<<26)
5010#define DISPPLANE_RGBX888 (0xe<<26)
5011#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07005012#define DISPPLANE_STEREO_ENABLE (1<<25)
5013#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005014#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08005015#define DISPPLANE_SEL_PIPE_SHIFT 24
5016#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07005017#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08005018#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07005019#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
5020#define DISPPLANE_SRC_KEY_DISABLE 0
5021#define DISPPLANE_LINE_DOUBLE (1<<20)
5022#define DISPPLANE_NO_LINE_DOUBLE 0
5023#define DISPPLANE_STEREO_POLARITY_FIRST 0
5024#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005025#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
5026#define DISPPLANE_ROTATE_180 (1<<15)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005027#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07005028#define DISPPLANE_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005029#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005030#define _DSPAADDR 0x70184
5031#define _DSPASTRIDE 0x70188
5032#define _DSPAPOS 0x7018C /* reserved */
5033#define _DSPASIZE 0x70190
5034#define _DSPASURF 0x7019C /* 965+ only */
5035#define _DSPATILEOFF 0x701A4 /* 965+ only */
5036#define _DSPAOFFSET 0x701A4 /* HSW */
5037#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07005038
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005039#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
5040#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
5041#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
5042#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
5043#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
5044#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
5045#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
5046#define DSPLINOFF(plane) DSPADDR(plane)
5047#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
5048#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01005049
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005050/* CHV pipe B blender and primary plane */
5051#define _CHV_BLEND_A 0x60a00
5052#define CHV_BLEND_LEGACY (0<<30)
5053#define CHV_BLEND_ANDROID (1<<30)
5054#define CHV_BLEND_MPO (2<<30)
5055#define CHV_BLEND_MASK (3<<30)
5056#define _CHV_CANVAS_A 0x60a04
5057#define _PRIMPOS_A 0x60a08
5058#define _PRIMSIZE_A 0x60a0c
5059#define _PRIMCNSTALPHA_A 0x60a10
5060#define PRIM_CONST_ALPHA_ENABLE (1<<31)
5061
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005062#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
5063#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
5064#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
5065#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
5066#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005067
Armin Reese446f2542012-03-30 16:20:16 -07005068/* Display/Sprite base address macros */
5069#define DISP_BASEADDR_MASK (0xfffff000)
5070#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
5071#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07005072
Ville Syrjälä85fa7922015-09-18 20:03:43 +03005073/*
5074 * VBIOS flags
5075 * gen2:
5076 * [00:06] alm,mgm
5077 * [10:16] all
5078 * [30:32] alm,mgm
5079 * gen3+:
5080 * [00:0f] all
5081 * [10:1f] all
5082 * [30:32] all
5083 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005084#define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
5085#define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
5086#define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
5087#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07005088
5089/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005090#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
5091#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
5092#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03005093#define _PIPEBFRAMEHIGH 0x71040
5094#define _PIPEBFRAMEPIXEL 0x71044
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03005095#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
5096#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08005097
Jesse Barnes585fb112008-07-29 11:54:06 -07005098
5099/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005100#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07005101#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
5102#define DISPPLANE_ALPHA_TRANS_DISABLE 0
5103#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
5104#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005105#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
5106#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
5107#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
5108#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
5109#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
5110#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
5111#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
5112#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07005113
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005114/* Sprite A control */
5115#define _DVSACNTR 0x72180
5116#define DVS_ENABLE (1<<31)
5117#define DVS_GAMMA_ENABLE (1<<30)
5118#define DVS_PIXFORMAT_MASK (3<<25)
5119#define DVS_FORMAT_YUV422 (0<<25)
5120#define DVS_FORMAT_RGBX101010 (1<<25)
5121#define DVS_FORMAT_RGBX888 (2<<25)
5122#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005123#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005124#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08005125#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005126#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
5127#define DVS_YUV_ORDER_YUYV (0<<16)
5128#define DVS_YUV_ORDER_UYVY (1<<16)
5129#define DVS_YUV_ORDER_YVYU (2<<16)
5130#define DVS_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305131#define DVS_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005132#define DVS_DEST_KEY (1<<2)
5133#define DVS_TRICKLE_FEED_DISABLE (1<<14)
5134#define DVS_TILED (1<<10)
5135#define _DVSALINOFF 0x72184
5136#define _DVSASTRIDE 0x72188
5137#define _DVSAPOS 0x7218c
5138#define _DVSASIZE 0x72190
5139#define _DVSAKEYVAL 0x72194
5140#define _DVSAKEYMSK 0x72198
5141#define _DVSASURF 0x7219c
5142#define _DVSAKEYMAXVAL 0x721a0
5143#define _DVSATILEOFF 0x721a4
5144#define _DVSASURFLIVE 0x721ac
5145#define _DVSASCALE 0x72204
5146#define DVS_SCALE_ENABLE (1<<31)
5147#define DVS_FILTER_MASK (3<<29)
5148#define DVS_FILTER_MEDIUM (0<<29)
5149#define DVS_FILTER_ENHANCING (1<<29)
5150#define DVS_FILTER_SOFTENING (2<<29)
5151#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5152#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
5153#define _DVSAGAMC 0x72300
5154
5155#define _DVSBCNTR 0x73180
5156#define _DVSBLINOFF 0x73184
5157#define _DVSBSTRIDE 0x73188
5158#define _DVSBPOS 0x7318c
5159#define _DVSBSIZE 0x73190
5160#define _DVSBKEYVAL 0x73194
5161#define _DVSBKEYMSK 0x73198
5162#define _DVSBSURF 0x7319c
5163#define _DVSBKEYMAXVAL 0x731a0
5164#define _DVSBTILEOFF 0x731a4
5165#define _DVSBSURFLIVE 0x731ac
5166#define _DVSBSCALE 0x73204
5167#define _DVSBGAMC 0x73300
5168
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005169#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
5170#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
5171#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
5172#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
5173#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
5174#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
5175#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
5176#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
5177#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
5178#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
5179#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
5180#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005181
5182#define _SPRA_CTL 0x70280
5183#define SPRITE_ENABLE (1<<31)
5184#define SPRITE_GAMMA_ENABLE (1<<30)
5185#define SPRITE_PIXFORMAT_MASK (7<<25)
5186#define SPRITE_FORMAT_YUV422 (0<<25)
5187#define SPRITE_FORMAT_RGBX101010 (1<<25)
5188#define SPRITE_FORMAT_RGBX888 (2<<25)
5189#define SPRITE_FORMAT_RGBX161616 (3<<25)
5190#define SPRITE_FORMAT_YUV444 (4<<25)
5191#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005192#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005193#define SPRITE_SOURCE_KEY (1<<22)
5194#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
5195#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
5196#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
5197#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
5198#define SPRITE_YUV_ORDER_YUYV (0<<16)
5199#define SPRITE_YUV_ORDER_UYVY (1<<16)
5200#define SPRITE_YUV_ORDER_YVYU (2<<16)
5201#define SPRITE_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305202#define SPRITE_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005203#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
5204#define SPRITE_INT_GAMMA_ENABLE (1<<13)
5205#define SPRITE_TILED (1<<10)
5206#define SPRITE_DEST_KEY (1<<2)
5207#define _SPRA_LINOFF 0x70284
5208#define _SPRA_STRIDE 0x70288
5209#define _SPRA_POS 0x7028c
5210#define _SPRA_SIZE 0x70290
5211#define _SPRA_KEYVAL 0x70294
5212#define _SPRA_KEYMSK 0x70298
5213#define _SPRA_SURF 0x7029c
5214#define _SPRA_KEYMAX 0x702a0
5215#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01005216#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02005217#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005218#define _SPRA_SCALE 0x70304
5219#define SPRITE_SCALE_ENABLE (1<<31)
5220#define SPRITE_FILTER_MASK (3<<29)
5221#define SPRITE_FILTER_MEDIUM (0<<29)
5222#define SPRITE_FILTER_ENHANCING (1<<29)
5223#define SPRITE_FILTER_SOFTENING (2<<29)
5224#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5225#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
5226#define _SPRA_GAMC 0x70400
5227
5228#define _SPRB_CTL 0x71280
5229#define _SPRB_LINOFF 0x71284
5230#define _SPRB_STRIDE 0x71288
5231#define _SPRB_POS 0x7128c
5232#define _SPRB_SIZE 0x71290
5233#define _SPRB_KEYVAL 0x71294
5234#define _SPRB_KEYMSK 0x71298
5235#define _SPRB_SURF 0x7129c
5236#define _SPRB_KEYMAX 0x712a0
5237#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01005238#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02005239#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005240#define _SPRB_SCALE 0x71304
5241#define _SPRB_GAMC 0x71400
5242
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005243#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
5244#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
5245#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
5246#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
5247#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
5248#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
5249#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
5250#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
5251#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
5252#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
5253#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
5254#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
5255#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
5256#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005257
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005258#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005259#define SP_ENABLE (1<<31)
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -08005260#define SP_GAMMA_ENABLE (1<<30)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005261#define SP_PIXFORMAT_MASK (0xf<<26)
5262#define SP_FORMAT_YUV422 (0<<26)
5263#define SP_FORMAT_BGR565 (5<<26)
5264#define SP_FORMAT_BGRX8888 (6<<26)
5265#define SP_FORMAT_BGRA8888 (7<<26)
5266#define SP_FORMAT_RGBX1010102 (8<<26)
5267#define SP_FORMAT_RGBA1010102 (9<<26)
5268#define SP_FORMAT_RGBX8888 (0xe<<26)
5269#define SP_FORMAT_RGBA8888 (0xf<<26)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005270#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005271#define SP_SOURCE_KEY (1<<22)
5272#define SP_YUV_BYTE_ORDER_MASK (3<<16)
5273#define SP_YUV_ORDER_YUYV (0<<16)
5274#define SP_YUV_ORDER_UYVY (1<<16)
5275#define SP_YUV_ORDER_YVYU (2<<16)
5276#define SP_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305277#define SP_ROTATE_180 (1<<15)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005278#define SP_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005279#define SP_MIRROR (1<<8) /* CHV pipe B */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005280#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
5281#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
5282#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
5283#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
5284#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
5285#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
5286#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
5287#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
5288#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
5289#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005290#define SP_CONST_ALPHA_ENABLE (1<<31)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005291#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005292
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005293#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
5294#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
5295#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
5296#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
5297#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
5298#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
5299#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
5300#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
5301#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
5302#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
5303#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5304#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005305
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005306#define SPCNTR(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPACNTR, _SPBCNTR)
5307#define SPLINOFF(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPALINOFF, _SPBLINOFF)
5308#define SPSTRIDE(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPASTRIDE, _SPBSTRIDE)
5309#define SPPOS(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAPOS, _SPBPOS)
5310#define SPSIZE(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPASIZE, _SPBSIZE)
5311#define SPKEYMINVAL(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAKEYMINVAL, _SPBKEYMINVAL)
5312#define SPKEYMSK(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAKEYMSK, _SPBKEYMSK)
5313#define SPSURF(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPASURF, _SPBSURF)
5314#define SPKEYMAXVAL(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
5315#define SPTILEOFF(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPATILEOFF, _SPBTILEOFF)
5316#define SPCONSTALPHA(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPACONSTALPHA, _SPBCONSTALPHA)
5317#define SPGAMC(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAGAMC, _SPBGAMC)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005318
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005319/*
5320 * CHV pipe B sprite CSC
5321 *
5322 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
5323 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
5324 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
5325 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005326#define SPCSCYGOFF(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d900 + (sprite) * 0x1000)
5327#define SPCSCCBOFF(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d904 + (sprite) * 0x1000)
5328#define SPCSCCROFF(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d908 + (sprite) * 0x1000)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005329#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
5330#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
5331
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005332#define SPCSCC01(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d90c + (sprite) * 0x1000)
5333#define SPCSCC23(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d910 + (sprite) * 0x1000)
5334#define SPCSCC45(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d914 + (sprite) * 0x1000)
5335#define SPCSCC67(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d918 + (sprite) * 0x1000)
5336#define SPCSCC8(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d91c + (sprite) * 0x1000)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005337#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
5338#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
5339
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005340#define SPCSCYGICLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d920 + (sprite) * 0x1000)
5341#define SPCSCCBICLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d924 + (sprite) * 0x1000)
5342#define SPCSCCRICLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d928 + (sprite) * 0x1000)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005343#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
5344#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
5345
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005346#define SPCSCYGOCLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d92c + (sprite) * 0x1000)
5347#define SPCSCCBOCLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d930 + (sprite) * 0x1000)
5348#define SPCSCCROCLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d934 + (sprite) * 0x1000)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005349#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
5350#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
5351
Damien Lespiau70d21f02013-07-03 21:06:04 +01005352/* Skylake plane registers */
5353
5354#define _PLANE_CTL_1_A 0x70180
5355#define _PLANE_CTL_2_A 0x70280
5356#define _PLANE_CTL_3_A 0x70380
5357#define PLANE_CTL_ENABLE (1 << 31)
5358#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
5359#define PLANE_CTL_FORMAT_MASK (0xf << 24)
5360#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
5361#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
5362#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
5363#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
5364#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
5365#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
5366#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
5367#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
5368#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005369#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
5370#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
5371#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
Damien Lespiau70d21f02013-07-03 21:06:04 +01005372#define PLANE_CTL_ORDER_BGRX (0 << 20)
5373#define PLANE_CTL_ORDER_RGBX (1 << 20)
5374#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
5375#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
5376#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
5377#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
5378#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
5379#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
5380#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
5381#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
5382#define PLANE_CTL_TILED_MASK (0x7 << 10)
5383#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
5384#define PLANE_CTL_TILED_X ( 1 << 10)
5385#define PLANE_CTL_TILED_Y ( 4 << 10)
5386#define PLANE_CTL_TILED_YF ( 5 << 10)
5387#define PLANE_CTL_ALPHA_MASK (0x3 << 4)
5388#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
5389#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
5390#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
Sonika Jindal1447dde2014-10-04 10:53:31 +01005391#define PLANE_CTL_ROTATE_MASK 0x3
5392#define PLANE_CTL_ROTATE_0 0x0
Sonika Jindal3b7a5112015-04-10 14:37:29 +05305393#define PLANE_CTL_ROTATE_90 0x1
Sonika Jindal1447dde2014-10-04 10:53:31 +01005394#define PLANE_CTL_ROTATE_180 0x2
Sonika Jindal3b7a5112015-04-10 14:37:29 +05305395#define PLANE_CTL_ROTATE_270 0x3
Damien Lespiau70d21f02013-07-03 21:06:04 +01005396#define _PLANE_STRIDE_1_A 0x70188
5397#define _PLANE_STRIDE_2_A 0x70288
5398#define _PLANE_STRIDE_3_A 0x70388
5399#define _PLANE_POS_1_A 0x7018c
5400#define _PLANE_POS_2_A 0x7028c
5401#define _PLANE_POS_3_A 0x7038c
5402#define _PLANE_SIZE_1_A 0x70190
5403#define _PLANE_SIZE_2_A 0x70290
5404#define _PLANE_SIZE_3_A 0x70390
5405#define _PLANE_SURF_1_A 0x7019c
5406#define _PLANE_SURF_2_A 0x7029c
5407#define _PLANE_SURF_3_A 0x7039c
5408#define _PLANE_OFFSET_1_A 0x701a4
5409#define _PLANE_OFFSET_2_A 0x702a4
5410#define _PLANE_OFFSET_3_A 0x703a4
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005411#define _PLANE_KEYVAL_1_A 0x70194
5412#define _PLANE_KEYVAL_2_A 0x70294
5413#define _PLANE_KEYMSK_1_A 0x70198
5414#define _PLANE_KEYMSK_2_A 0x70298
5415#define _PLANE_KEYMAX_1_A 0x701a0
5416#define _PLANE_KEYMAX_2_A 0x702a0
Damien Lespiau8211bd52014-11-04 17:06:44 +00005417#define _PLANE_BUF_CFG_1_A 0x7027c
5418#define _PLANE_BUF_CFG_2_A 0x7037c
Chandra Konduru2cd601c2015-04-27 15:47:37 -07005419#define _PLANE_NV12_BUF_CFG_1_A 0x70278
5420#define _PLANE_NV12_BUF_CFG_2_A 0x70378
Damien Lespiau70d21f02013-07-03 21:06:04 +01005421
5422#define _PLANE_CTL_1_B 0x71180
5423#define _PLANE_CTL_2_B 0x71280
5424#define _PLANE_CTL_3_B 0x71380
5425#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
5426#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
5427#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
5428#define PLANE_CTL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005429 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005430
5431#define _PLANE_STRIDE_1_B 0x71188
5432#define _PLANE_STRIDE_2_B 0x71288
5433#define _PLANE_STRIDE_3_B 0x71388
5434#define _PLANE_STRIDE_1(pipe) \
5435 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
5436#define _PLANE_STRIDE_2(pipe) \
5437 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
5438#define _PLANE_STRIDE_3(pipe) \
5439 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
5440#define PLANE_STRIDE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005441 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005442
5443#define _PLANE_POS_1_B 0x7118c
5444#define _PLANE_POS_2_B 0x7128c
5445#define _PLANE_POS_3_B 0x7138c
5446#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
5447#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
5448#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
5449#define PLANE_POS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005450 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005451
5452#define _PLANE_SIZE_1_B 0x71190
5453#define _PLANE_SIZE_2_B 0x71290
5454#define _PLANE_SIZE_3_B 0x71390
5455#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
5456#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
5457#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
5458#define PLANE_SIZE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005459 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005460
5461#define _PLANE_SURF_1_B 0x7119c
5462#define _PLANE_SURF_2_B 0x7129c
5463#define _PLANE_SURF_3_B 0x7139c
5464#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
5465#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
5466#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
5467#define PLANE_SURF(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005468 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005469
5470#define _PLANE_OFFSET_1_B 0x711a4
5471#define _PLANE_OFFSET_2_B 0x712a4
5472#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
5473#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
5474#define PLANE_OFFSET(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005475 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005476
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005477#define _PLANE_KEYVAL_1_B 0x71194
5478#define _PLANE_KEYVAL_2_B 0x71294
5479#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
5480#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
5481#define PLANE_KEYVAL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005482 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005483
5484#define _PLANE_KEYMSK_1_B 0x71198
5485#define _PLANE_KEYMSK_2_B 0x71298
5486#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
5487#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
5488#define PLANE_KEYMSK(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005489 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005490
5491#define _PLANE_KEYMAX_1_B 0x711a0
5492#define _PLANE_KEYMAX_2_B 0x712a0
5493#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
5494#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
5495#define PLANE_KEYMAX(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005496 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005497
Damien Lespiau8211bd52014-11-04 17:06:44 +00005498#define _PLANE_BUF_CFG_1_B 0x7127c
5499#define _PLANE_BUF_CFG_2_B 0x7137c
5500#define _PLANE_BUF_CFG_1(pipe) \
5501 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
5502#define _PLANE_BUF_CFG_2(pipe) \
5503 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
5504#define PLANE_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005505 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
Damien Lespiau8211bd52014-11-04 17:06:44 +00005506
Chandra Konduru2cd601c2015-04-27 15:47:37 -07005507#define _PLANE_NV12_BUF_CFG_1_B 0x71278
5508#define _PLANE_NV12_BUF_CFG_2_B 0x71378
5509#define _PLANE_NV12_BUF_CFG_1(pipe) \
5510 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
5511#define _PLANE_NV12_BUF_CFG_2(pipe) \
5512 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
5513#define PLANE_NV12_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005514 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
Chandra Konduru2cd601c2015-04-27 15:47:37 -07005515
Damien Lespiau8211bd52014-11-04 17:06:44 +00005516/* SKL new cursor registers */
5517#define _CUR_BUF_CFG_A 0x7017c
5518#define _CUR_BUF_CFG_B 0x7117c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005519#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
Damien Lespiau8211bd52014-11-04 17:06:44 +00005520
Jesse Barnes585fb112008-07-29 11:54:06 -07005521/* VBIOS regs */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005522#define VGACNTRL _MMIO(0x71400)
Jesse Barnes585fb112008-07-29 11:54:06 -07005523# define VGA_DISP_DISABLE (1 << 31)
5524# define VGA_2X_MODE (1 << 30)
5525# define VGA_PIPE_B_SELECT (1 << 29)
5526
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005527#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02005528
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005529/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08005530
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005531#define CPU_VGACNTRL _MMIO(0x41000)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005532
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005533#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03005534#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
5535#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
5536#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
5537#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
5538#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
5539#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
5540#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
5541#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
5542#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
5543#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005544
5545/* refresh rate hardware control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005546#define RR_HW_CTL _MMIO(0x45300)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005547#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
5548#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
5549
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005550#define FDI_PLL_BIOS_0 _MMIO(0x46000)
Chris Wilson021357a2010-09-07 20:54:59 +01005551#define FDI_PLL_FB_CLOCK_MASK 0xff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005552#define FDI_PLL_BIOS_1 _MMIO(0x46004)
5553#define FDI_PLL_BIOS_2 _MMIO(0x46008)
5554#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
5555#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
5556#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005557
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005558#define PCH_3DCGDIS0 _MMIO(0x46020)
Eric Anholt8956c8b2010-03-18 13:21:14 -07005559# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
5560# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
5561
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005562#define PCH_3DCGDIS1 _MMIO(0x46024)
Eric Anholt06f37752010-12-14 10:06:46 -08005563# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
5564
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005565#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005566#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
5567#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
5568#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
5569
5570
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005571#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01005572#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005573#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01005574#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005575
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005576#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01005577#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005578#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01005579#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005580
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005581#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01005582#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005583#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01005584#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005585
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005586#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01005587#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005588#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01005589#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005590
5591/* PIPEB timing regs are same start from 0x61000 */
5592
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005593#define _PIPEB_DATA_M1 0x61030
5594#define _PIPEB_DATA_N1 0x61034
5595#define _PIPEB_DATA_M2 0x61038
5596#define _PIPEB_DATA_N2 0x6103c
5597#define _PIPEB_LINK_M1 0x61040
5598#define _PIPEB_LINK_N1 0x61044
5599#define _PIPEB_LINK_M2 0x61048
5600#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08005601
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005602#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
5603#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
5604#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
5605#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
5606#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
5607#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
5608#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
5609#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005610
5611/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005612/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
5613#define _PFA_CTL_1 0x68080
5614#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08005615#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02005616#define PF_PIPE_SEL_MASK_IVB (3<<29)
5617#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08005618#define PF_FILTER_MASK (3<<23)
5619#define PF_FILTER_PROGRAMMED (0<<23)
5620#define PF_FILTER_MED_3x3 (1<<23)
5621#define PF_FILTER_EDGE_ENHANCE (2<<23)
5622#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005623#define _PFA_WIN_SZ 0x68074
5624#define _PFB_WIN_SZ 0x68874
5625#define _PFA_WIN_POS 0x68070
5626#define _PFB_WIN_POS 0x68870
5627#define _PFA_VSCALE 0x68084
5628#define _PFB_VSCALE 0x68884
5629#define _PFA_HSCALE 0x68090
5630#define _PFB_HSCALE 0x68890
5631
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005632#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
5633#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
5634#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
5635#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
5636#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005637
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005638#define _PSA_CTL 0x68180
5639#define _PSB_CTL 0x68980
5640#define PS_ENABLE (1<<31)
5641#define _PSA_WIN_SZ 0x68174
5642#define _PSB_WIN_SZ 0x68974
5643#define _PSA_WIN_POS 0x68170
5644#define _PSB_WIN_POS 0x68970
5645
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005646#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
5647#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
5648#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005649
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005650/*
5651 * Skylake scalers
5652 */
5653#define _PS_1A_CTRL 0x68180
5654#define _PS_2A_CTRL 0x68280
5655#define _PS_1B_CTRL 0x68980
5656#define _PS_2B_CTRL 0x68A80
5657#define _PS_1C_CTRL 0x69180
5658#define PS_SCALER_EN (1 << 31)
5659#define PS_SCALER_MODE_MASK (3 << 28)
5660#define PS_SCALER_MODE_DYN (0 << 28)
5661#define PS_SCALER_MODE_HQ (1 << 28)
5662#define PS_PLANE_SEL_MASK (7 << 25)
Ville Syrjälä68d97532015-09-18 20:03:39 +03005663#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005664#define PS_FILTER_MASK (3 << 23)
5665#define PS_FILTER_MEDIUM (0 << 23)
5666#define PS_FILTER_EDGE_ENHANCE (2 << 23)
5667#define PS_FILTER_BILINEAR (3 << 23)
5668#define PS_VERT3TAP (1 << 21)
5669#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
5670#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
5671#define PS_PWRUP_PROGRESS (1 << 17)
5672#define PS_V_FILTER_BYPASS (1 << 8)
5673#define PS_VADAPT_EN (1 << 7)
5674#define PS_VADAPT_MODE_MASK (3 << 5)
5675#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
5676#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
5677#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
5678
5679#define _PS_PWR_GATE_1A 0x68160
5680#define _PS_PWR_GATE_2A 0x68260
5681#define _PS_PWR_GATE_1B 0x68960
5682#define _PS_PWR_GATE_2B 0x68A60
5683#define _PS_PWR_GATE_1C 0x69160
5684#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
5685#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
5686#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
5687#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
5688#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
5689#define PS_PWR_GATE_SLPEN_8 0
5690#define PS_PWR_GATE_SLPEN_16 1
5691#define PS_PWR_GATE_SLPEN_24 2
5692#define PS_PWR_GATE_SLPEN_32 3
5693
5694#define _PS_WIN_POS_1A 0x68170
5695#define _PS_WIN_POS_2A 0x68270
5696#define _PS_WIN_POS_1B 0x68970
5697#define _PS_WIN_POS_2B 0x68A70
5698#define _PS_WIN_POS_1C 0x69170
5699
5700#define _PS_WIN_SZ_1A 0x68174
5701#define _PS_WIN_SZ_2A 0x68274
5702#define _PS_WIN_SZ_1B 0x68974
5703#define _PS_WIN_SZ_2B 0x68A74
5704#define _PS_WIN_SZ_1C 0x69174
5705
5706#define _PS_VSCALE_1A 0x68184
5707#define _PS_VSCALE_2A 0x68284
5708#define _PS_VSCALE_1B 0x68984
5709#define _PS_VSCALE_2B 0x68A84
5710#define _PS_VSCALE_1C 0x69184
5711
5712#define _PS_HSCALE_1A 0x68190
5713#define _PS_HSCALE_2A 0x68290
5714#define _PS_HSCALE_1B 0x68990
5715#define _PS_HSCALE_2B 0x68A90
5716#define _PS_HSCALE_1C 0x69190
5717
5718#define _PS_VPHASE_1A 0x68188
5719#define _PS_VPHASE_2A 0x68288
5720#define _PS_VPHASE_1B 0x68988
5721#define _PS_VPHASE_2B 0x68A88
5722#define _PS_VPHASE_1C 0x69188
5723
5724#define _PS_HPHASE_1A 0x68194
5725#define _PS_HPHASE_2A 0x68294
5726#define _PS_HPHASE_1B 0x68994
5727#define _PS_HPHASE_2B 0x68A94
5728#define _PS_HPHASE_1C 0x69194
5729
5730#define _PS_ECC_STAT_1A 0x681D0
5731#define _PS_ECC_STAT_2A 0x682D0
5732#define _PS_ECC_STAT_1B 0x689D0
5733#define _PS_ECC_STAT_2B 0x68AD0
5734#define _PS_ECC_STAT_1C 0x691D0
5735
5736#define _ID(id, a, b) ((a) + (id)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005737#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005738 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
5739 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005740#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005741 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
5742 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005743#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005744 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
5745 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005746#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005747 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
5748 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005749#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005750 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
5751 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005752#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005753 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
5754 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005755#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005756 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
5757 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005758#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005759 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
5760 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005761#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005762 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
Ville Syrjälä9bca5d02015-11-04 23:20:16 +02005763 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005764
Zhenyu Wangb9055052009-06-05 15:38:38 +08005765/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005766#define _LGC_PALETTE_A 0x4a000
5767#define _LGC_PALETTE_B 0x4a800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005768#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005769
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005770#define _GAMMA_MODE_A 0x4a480
5771#define _GAMMA_MODE_B 0x4ac80
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005772#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005773#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005774#define GAMMA_MODE_MODE_8BIT (0 << 0)
5775#define GAMMA_MODE_MODE_10BIT (1 << 0)
5776#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005777#define GAMMA_MODE_MODE_SPLIT (3 << 0)
5778
Damien Lespiau83372062015-10-30 17:53:32 +02005779/* DMC/CSR */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005780#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02005781#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
5782#define CSR_HTP_ADDR_SKL 0x00500034
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005783#define CSR_SSP_BASE _MMIO(0x8F074)
5784#define CSR_HTP_SKL _MMIO(0x8F004)
5785#define CSR_LAST_WRITE _MMIO(0x8F034)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02005786#define CSR_LAST_WRITE_VALUE 0xc003b400
5787/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
5788#define CSR_MMIO_START_RANGE 0x80000
5789#define CSR_MMIO_END_RANGE 0x8FFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005790#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
5791#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
5792#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
Damien Lespiau83372062015-10-30 17:53:32 +02005793
Zhenyu Wangb9055052009-06-05 15:38:38 +08005794/* interrupts */
5795#define DE_MASTER_IRQ_CONTROL (1 << 31)
5796#define DE_SPRITEB_FLIP_DONE (1 << 29)
5797#define DE_SPRITEA_FLIP_DONE (1 << 28)
5798#define DE_PLANEB_FLIP_DONE (1 << 27)
5799#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02005800#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005801#define DE_PCU_EVENT (1 << 25)
5802#define DE_GTT_FAULT (1 << 24)
5803#define DE_POISON (1 << 23)
5804#define DE_PERFORM_COUNTER (1 << 22)
5805#define DE_PCH_EVENT (1 << 21)
5806#define DE_AUX_CHANNEL_A (1 << 20)
5807#define DE_DP_A_HOTPLUG (1 << 19)
5808#define DE_GSE (1 << 18)
5809#define DE_PIPEB_VBLANK (1 << 15)
5810#define DE_PIPEB_EVEN_FIELD (1 << 14)
5811#define DE_PIPEB_ODD_FIELD (1 << 13)
5812#define DE_PIPEB_LINE_COMPARE (1 << 12)
5813#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02005814#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005815#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
5816#define DE_PIPEA_VBLANK (1 << 7)
Daniel Vetter40da17c22013-10-21 18:04:36 +02005817#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005818#define DE_PIPEA_EVEN_FIELD (1 << 6)
5819#define DE_PIPEA_ODD_FIELD (1 << 5)
5820#define DE_PIPEA_LINE_COMPARE (1 << 4)
5821#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02005822#define DE_PIPEA_CRC_DONE (1 << 2)
Daniel Vetter40da17c22013-10-21 18:04:36 +02005823#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005824#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Daniel Vetter40da17c22013-10-21 18:04:36 +02005825#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005826
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005827/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03005828#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005829#define DE_GSE_IVB (1<<29)
5830#define DE_PCH_EVENT_IVB (1<<28)
5831#define DE_DP_A_HOTPLUG_IVB (1<<27)
5832#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01005833#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
5834#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
5835#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005836#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005837#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005838#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01005839#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
5840#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Daniel Vetter40da17c22013-10-21 18:04:36 +02005841#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005842#define DE_PIPEA_VBLANK_IVB (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03005843#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
Paulo Zanonib5184212013-07-12 20:00:08 -03005844
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005845#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07005846#define MASTER_INTERRUPT_ENABLE (1<<31)
5847
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005848#define DEISR _MMIO(0x44000)
5849#define DEIMR _MMIO(0x44004)
5850#define DEIIR _MMIO(0x44008)
5851#define DEIER _MMIO(0x4400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005852
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005853#define GTISR _MMIO(0x44010)
5854#define GTIMR _MMIO(0x44014)
5855#define GTIIR _MMIO(0x44018)
5856#define GTIER _MMIO(0x4401c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005857
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005858#define GEN8_MASTER_IRQ _MMIO(0x44200)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005859#define GEN8_MASTER_IRQ_CONTROL (1<<31)
5860#define GEN8_PCU_IRQ (1<<30)
5861#define GEN8_DE_PCH_IRQ (1<<23)
5862#define GEN8_DE_MISC_IRQ (1<<22)
5863#define GEN8_DE_PORT_IRQ (1<<20)
5864#define GEN8_DE_PIPE_C_IRQ (1<<18)
5865#define GEN8_DE_PIPE_B_IRQ (1<<17)
5866#define GEN8_DE_PIPE_A_IRQ (1<<16)
Ville Syrjälä68d97532015-09-18 20:03:39 +03005867#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+(pipe)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07005868#define GEN8_GT_VECS_IRQ (1<<6)
Ben Widawsky09610212014-05-15 20:58:08 +03005869#define GEN8_GT_PM_IRQ (1<<4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005870#define GEN8_GT_VCS2_IRQ (1<<3)
5871#define GEN8_GT_VCS1_IRQ (1<<2)
5872#define GEN8_GT_BCS_IRQ (1<<1)
5873#define GEN8_GT_RCS_IRQ (1<<0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005874
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005875#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
5876#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
5877#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
5878#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07005879
Ben Widawskyabd58f02013-11-02 21:07:09 -07005880#define GEN8_RCS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01005881#define GEN8_BCS_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07005882#define GEN8_VCS1_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01005883#define GEN8_VCS2_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07005884#define GEN8_VECS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01005885#define GEN8_WD_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07005886
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005887#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
5888#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
5889#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
5890#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01005891#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005892#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
5893#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
5894#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
5895#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
5896#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
5897#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01005898#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005899#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
5900#define GEN8_PIPE_VSYNC (1 << 1)
5901#define GEN8_PIPE_VBLANK (1 << 0)
Damien Lespiau770de832014-03-20 20:45:01 +00005902#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
Damien Lespiaub21249c2015-03-17 11:39:33 +02005903#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
Damien Lespiau770de832014-03-20 20:45:01 +00005904#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
5905#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
5906#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
Damien Lespiaub21249c2015-03-17 11:39:33 +02005907#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
Damien Lespiau770de832014-03-20 20:45:01 +00005908#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
5909#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
5910#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
Ville Syrjälä68d97532015-09-18 20:03:39 +03005911#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
Daniel Vetter30100f22013-11-07 14:49:24 +01005912#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
5913 (GEN8_PIPE_CURSOR_FAULT | \
5914 GEN8_PIPE_SPRITE_FAULT | \
5915 GEN8_PIPE_PRIMARY_FAULT)
Damien Lespiau770de832014-03-20 20:45:01 +00005916#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
5917 (GEN9_PIPE_CURSOR_FAULT | \
Damien Lespiaub21249c2015-03-17 11:39:33 +02005918 GEN9_PIPE_PLANE4_FAULT | \
Damien Lespiau770de832014-03-20 20:45:01 +00005919 GEN9_PIPE_PLANE3_FAULT | \
5920 GEN9_PIPE_PLANE2_FAULT | \
5921 GEN9_PIPE_PLANE1_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005922
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005923#define GEN8_DE_PORT_ISR _MMIO(0x44440)
5924#define GEN8_DE_PORT_IMR _MMIO(0x44444)
5925#define GEN8_DE_PORT_IIR _MMIO(0x44448)
5926#define GEN8_DE_PORT_IER _MMIO(0x4444c)
Jesse Barnes88e04702014-11-13 17:51:48 +00005927#define GEN9_AUX_CHANNEL_D (1 << 27)
5928#define GEN9_AUX_CHANNEL_C (1 << 26)
5929#define GEN9_AUX_CHANNEL_B (1 << 25)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02005930#define BXT_DE_PORT_HP_DDIC (1 << 5)
5931#define BXT_DE_PORT_HP_DDIB (1 << 4)
5932#define BXT_DE_PORT_HP_DDIA (1 << 3)
5933#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
5934 BXT_DE_PORT_HP_DDIB | \
5935 BXT_DE_PORT_HP_DDIC)
5936#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
Shashank Sharma9e637432014-08-22 17:40:43 +05305937#define BXT_DE_PORT_GMBUS (1 << 1)
Daniel Vetter6d766f02013-11-07 14:49:55 +01005938#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005939
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005940#define GEN8_DE_MISC_ISR _MMIO(0x44460)
5941#define GEN8_DE_MISC_IMR _MMIO(0x44464)
5942#define GEN8_DE_MISC_IIR _MMIO(0x44468)
5943#define GEN8_DE_MISC_IER _MMIO(0x4446c)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005944#define GEN8_DE_MISC_GSE (1 << 27)
5945
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005946#define GEN8_PCU_ISR _MMIO(0x444e0)
5947#define GEN8_PCU_IMR _MMIO(0x444e4)
5948#define GEN8_PCU_IIR _MMIO(0x444e8)
5949#define GEN8_PCU_IER _MMIO(0x444ec)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005950
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005951#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
Eric Anholt67e92af2010-11-06 14:53:33 -07005952/* Required on all Ironlake and Sandybridge according to the B-Spec. */
5953#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005954#define ILK_DPARB_GATE (1<<22)
5955#define ILK_VSDPFD_FULL (1<<21)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005956#define FUSE_STRAP _MMIO(0x42014)
Damien Lespiaue3589902014-02-07 19:12:50 +00005957#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
5958#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
5959#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
Gabriel Feceoru8c448ca2016-01-22 13:28:45 +02005960#define IVB_PIPE_C_DISABLE (1 << 28)
Damien Lespiaue3589902014-02-07 19:12:50 +00005961#define ILK_HDCP_DISABLE (1 << 25)
5962#define ILK_eDP_A_DISABLE (1 << 24)
5963#define HSW_CDCLK_LIMIT (1 << 24)
5964#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08005965
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005966#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
Damien Lespiau231e54f2012-10-19 17:55:41 +01005967#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
5968#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
5969#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
5970#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
5971#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005972
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005973#define IVB_CHICKEN3 _MMIO(0x4200c)
Eric Anholt116ac8d2011-12-21 10:31:09 -08005974# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
5975# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
5976
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005977#define CHICKEN_PAR1_1 _MMIO(0x42080)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005978#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03005979#define FORCE_ARB_IDLE_PLANES (1 << 14)
5980
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005981#define _CHICKEN_PIPESL_1_A 0x420b0
5982#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02005983#define HSW_FBCQ_DIS (1 << 22)
5984#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005985#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005986
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005987#define DISP_ARB_CTL _MMIO(0x45000)
Zhenyu Wang553bd142009-09-02 10:57:52 +08005988#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005989#define DISP_FBC_WM_DIS (1<<15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005990#define DISP_ARB_CTL2 _MMIO(0x45004)
Ville Syrjäläac9545f2013-12-05 15:51:28 +02005991#define DISP_DATA_PARTITION_5_6 (1<<6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005992#define DBUF_CTL _MMIO(0x45008)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305993#define DBUF_POWER_REQUEST (1<<31)
5994#define DBUF_POWER_STATE (1<<30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005995#define GEN7_MSG_CTL _MMIO(0x45010)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07005996#define WAIT_FOR_PCH_RESET_ACK (1<<1)
5997#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005998#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
Daniel Vetter6ba844b2014-01-22 23:39:30 +01005999#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08006000
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006001#define SKL_DFSM _MMIO(0x51000)
Damien Lespiaua9419e82015-06-04 18:21:30 +01006002#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
6003#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
6004#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
6005#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
6006#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
Patrik Jakobssonbf4f2fb2016-01-20 15:31:20 +01006007#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
6008#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
6009#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
Damien Lespiaua9419e82015-06-04 18:21:30 +01006010
Arun Siluverya78536e2016-01-21 21:43:53 +00006011#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
6012#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1<<14)
6013
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006014#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00006015#define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
6016
Arun Siluvery2c8580e2016-01-21 21:43:50 +00006017#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00006018#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
6019
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08006020/* GEN7 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006021#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
Kenneth Graunked71de142012-02-08 12:53:52 -08006022# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
Damien Lespiau183c6da2015-02-09 19:33:11 +00006023# define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006024#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
Ben Widawskya75f3622013-11-02 21:07:59 -07006025# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
Kenneth Graunked71de142012-02-08 12:53:52 -08006026
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006027#define HIZ_CHICKEN _MMIO(0x7018)
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00006028# define CHV_HZ_8X8_MODE_IN_1X (1<<15)
6029# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
Kenneth Graunked60de812015-01-10 18:02:22 -08006030
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006031#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
Damien Lespiau183c6da2015-02-09 19:33:11 +00006032#define DISABLE_PIXEL_MASK_CAMMING (1<<14)
6033
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006034#define GEN7_L3SQCREG1 _MMIO(0xB010)
Ville Syrjälä031994e2014-01-22 21:32:46 +02006035#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
6036
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006037#define GEN8_L3SQCREG1 _MMIO(0xB100)
Rodrigo Vivi51ce4db2015-03-31 16:03:21 -07006038#define BDW_WA_L3SQCREG1_DEFAULT 0x784000
6039
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006040#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
Chris Wilson1af84522014-02-14 22:34:43 +00006041#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07006042#define GEN7_L3AGDIS (1<<19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006043#define GEN7_L3CNTLREG2 _MMIO(0xB020)
6044#define GEN7_L3CNTLREG3 _MMIO(0xB024)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08006045
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006046#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08006047#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
6048
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006049#define GEN7_L3SQCREG4 _MMIO(0xb034)
Jesse Barnes61939d92012-10-02 17:43:38 -05006050#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
6051
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006052#define GEN8_L3SQCREG4 _MMIO(0xb118)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00006053#define GEN8_LQSC_RO_PERF_DIS (1<<27)
Arun Siluveryc82435b2015-06-19 18:37:13 +01006054#define GEN8_LQSC_FLUSH_COHERENT_LINES (1<<21)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00006055
Ben Widawsky63801f22013-12-12 17:26:03 -08006056/* GEN8 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006057#define HDC_CHICKEN0 _MMIO(0x7300)
Imre Deak2a0ee942015-05-19 17:05:41 +03006058#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15)
Rodrigo Vivida096542014-09-19 20:16:27 -04006059#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
Damien Lespiau35cb6f32015-02-10 10:31:00 +00006060#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
6061#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
6062#define HDC_FORCE_NON_COHERENT (1<<4)
Damien Lespiau65ca7512015-02-09 19:33:22 +00006063#define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
Ben Widawsky63801f22013-12-12 17:26:03 -08006064
Arun Siluvery3669ab62016-01-21 21:43:49 +00006065#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
6066
Ben Widawsky38a39a72015-03-11 10:54:53 +02006067/* GEN9 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006068#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
Ben Widawsky38a39a72015-03-11 10:54:53 +02006069#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
6070
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08006071/* WaCatErrorRejectionIssue */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006072#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08006073#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
6074
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006075#define HSW_SCRATCH1 _MMIO(0xb038)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07006076#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
6077
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006078#define BDW_SCRATCH1 _MMIO(0xb11c)
Damien Lespiau77719d22015-02-09 19:33:13 +00006079#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
6080
Zhenyu Wangb9055052009-06-05 15:38:38 +08006081/* PCH */
6082
Adam Jackson23e81d62012-06-06 15:45:44 -04006083/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08006084#define SDE_AUDIO_POWER_D (1 << 27)
6085#define SDE_AUDIO_POWER_C (1 << 26)
6086#define SDE_AUDIO_POWER_B (1 << 25)
6087#define SDE_AUDIO_POWER_SHIFT (25)
6088#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
6089#define SDE_GMBUS (1 << 24)
6090#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
6091#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
6092#define SDE_AUDIO_HDCP_MASK (3 << 22)
6093#define SDE_AUDIO_TRANSB (1 << 21)
6094#define SDE_AUDIO_TRANSA (1 << 20)
6095#define SDE_AUDIO_TRANS_MASK (3 << 20)
6096#define SDE_POISON (1 << 19)
6097/* 18 reserved */
6098#define SDE_FDI_RXB (1 << 17)
6099#define SDE_FDI_RXA (1 << 16)
6100#define SDE_FDI_MASK (3 << 16)
6101#define SDE_AUXD (1 << 15)
6102#define SDE_AUXC (1 << 14)
6103#define SDE_AUXB (1 << 13)
6104#define SDE_AUX_MASK (7 << 13)
6105/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006106#define SDE_CRT_HOTPLUG (1 << 11)
6107#define SDE_PORTD_HOTPLUG (1 << 10)
6108#define SDE_PORTC_HOTPLUG (1 << 9)
6109#define SDE_PORTB_HOTPLUG (1 << 8)
6110#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05006111#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
6112 SDE_SDVOB_HOTPLUG | \
6113 SDE_PORTB_HOTPLUG | \
6114 SDE_PORTC_HOTPLUG | \
6115 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08006116#define SDE_TRANSB_CRC_DONE (1 << 5)
6117#define SDE_TRANSB_CRC_ERR (1 << 4)
6118#define SDE_TRANSB_FIFO_UNDER (1 << 3)
6119#define SDE_TRANSA_CRC_DONE (1 << 2)
6120#define SDE_TRANSA_CRC_ERR (1 << 1)
6121#define SDE_TRANSA_FIFO_UNDER (1 << 0)
6122#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04006123
6124/* south display engine interrupt: CPT/PPT */
6125#define SDE_AUDIO_POWER_D_CPT (1 << 31)
6126#define SDE_AUDIO_POWER_C_CPT (1 << 30)
6127#define SDE_AUDIO_POWER_B_CPT (1 << 29)
6128#define SDE_AUDIO_POWER_SHIFT_CPT 29
6129#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
6130#define SDE_AUXD_CPT (1 << 27)
6131#define SDE_AUXC_CPT (1 << 26)
6132#define SDE_AUXB_CPT (1 << 25)
6133#define SDE_AUX_MASK_CPT (7 << 25)
Xiong Zhang26951ca2015-08-17 15:55:50 +08006134#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
Ville Syrjälä74c0b392015-08-27 23:56:07 +03006135#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006136#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
6137#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
6138#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04006139#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01006140#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01006141#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01006142 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01006143 SDE_PORTD_HOTPLUG_CPT | \
6144 SDE_PORTC_HOTPLUG_CPT | \
6145 SDE_PORTB_HOTPLUG_CPT)
Xiong Zhang26951ca2015-08-17 15:55:50 +08006146#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
6147 SDE_PORTD_HOTPLUG_CPT | \
6148 SDE_PORTC_HOTPLUG_CPT | \
Ville Syrjälä74c0b392015-08-27 23:56:07 +03006149 SDE_PORTB_HOTPLUG_CPT | \
6150 SDE_PORTA_HOTPLUG_SPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04006151#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03006152#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04006153#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
6154#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
6155#define SDE_FDI_RXC_CPT (1 << 8)
6156#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
6157#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
6158#define SDE_FDI_RXB_CPT (1 << 4)
6159#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
6160#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
6161#define SDE_FDI_RXA_CPT (1 << 0)
6162#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
6163 SDE_AUDIO_CP_REQ_B_CPT | \
6164 SDE_AUDIO_CP_REQ_A_CPT)
6165#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
6166 SDE_AUDIO_CP_CHG_B_CPT | \
6167 SDE_AUDIO_CP_CHG_A_CPT)
6168#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
6169 SDE_FDI_RXB_CPT | \
6170 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006171
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006172#define SDEISR _MMIO(0xc4000)
6173#define SDEIMR _MMIO(0xc4004)
6174#define SDEIIR _MMIO(0xc4008)
6175#define SDEIER _MMIO(0xc400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006176
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006177#define SERR_INT _MMIO(0xc4040)
Paulo Zanonide032bf2013-04-12 17:57:58 -03006178#define SERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03006179#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
6180#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
6181#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006182#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03006183
Zhenyu Wangb9055052009-06-05 15:38:38 +08006184/* digital port hotplug */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006185#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
Ville Syrjälä195baa02015-08-27 23:56:00 +03006186#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
6187#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
6188#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
6189#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
6190#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006191#define PORTD_HOTPLUG_ENABLE (1 << 20)
6192#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
6193#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
6194#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
6195#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
6196#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
6197#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
Damien Lespiaub6965192012-12-13 16:08:59 +00006198#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
6199#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
6200#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006201#define PORTC_HOTPLUG_ENABLE (1 << 12)
6202#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
6203#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
6204#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
6205#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
6206#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
6207#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
Damien Lespiaub6965192012-12-13 16:08:59 +00006208#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
6209#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
6210#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006211#define PORTB_HOTPLUG_ENABLE (1 << 4)
6212#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
6213#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
6214#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
6215#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
6216#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
6217#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
Damien Lespiaub6965192012-12-13 16:08:59 +00006218#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
6219#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
6220#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006221
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006222#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006223#define PORTE_HOTPLUG_ENABLE (1 << 4)
6224#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
Xiong Zhang26951ca2015-08-17 15:55:50 +08006225#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
6226#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
6227#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
6228
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006229#define PCH_GPIOA _MMIO(0xc5010)
6230#define PCH_GPIOB _MMIO(0xc5014)
6231#define PCH_GPIOC _MMIO(0xc5018)
6232#define PCH_GPIOD _MMIO(0xc501c)
6233#define PCH_GPIOE _MMIO(0xc5020)
6234#define PCH_GPIOF _MMIO(0xc5024)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006235
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006236#define PCH_GMBUS0 _MMIO(0xc5100)
6237#define PCH_GMBUS1 _MMIO(0xc5104)
6238#define PCH_GMBUS2 _MMIO(0xc5108)
6239#define PCH_GMBUS3 _MMIO(0xc510c)
6240#define PCH_GMBUS4 _MMIO(0xc5110)
6241#define PCH_GMBUS5 _MMIO(0xc5120)
Eric Anholtf0217c42009-12-01 11:56:30 -08006242
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006243#define _PCH_DPLL_A 0xc6014
6244#define _PCH_DPLL_B 0xc6018
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006245#define PCH_DPLL(pll) _MMIO(pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006246
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006247#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00006248#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006249#define _PCH_FPA1 0xc6044
6250#define _PCH_FPB0 0xc6048
6251#define _PCH_FPB1 0xc604c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006252#define PCH_FP0(pll) _MMIO(pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
6253#define PCH_FP1(pll) _MMIO(pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006254
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006255#define PCH_DPLL_TEST _MMIO(0xc606c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006256
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006257#define PCH_DREF_CONTROL _MMIO(0xC6200)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006258#define DREF_CONTROL_MASK 0x7fc3
6259#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
6260#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
6261#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
6262#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
6263#define DREF_SSC_SOURCE_DISABLE (0<<11)
6264#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08006265#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006266#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
6267#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
6268#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08006269#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006270#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
6271#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08006272#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006273#define DREF_SSC4_DOWNSPREAD (0<<6)
6274#define DREF_SSC4_CENTERSPREAD (1<<6)
6275#define DREF_SSC1_DISABLE (0<<1)
6276#define DREF_SSC1_ENABLE (1<<1)
6277#define DREF_SSC4_DISABLE (0)
6278#define DREF_SSC4_ENABLE (1)
6279
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006280#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006281#define FDL_TP1_TIMER_SHIFT 12
6282#define FDL_TP1_TIMER_MASK (3<<12)
6283#define FDL_TP2_TIMER_SHIFT 10
6284#define FDL_TP2_TIMER_MASK (3<<10)
6285#define RAWCLK_FREQ_MASK 0x3ff
6286
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006287#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006288
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006289#define PCH_SSC4_PARMS _MMIO(0xc6210)
6290#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006291
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006292#define PCH_DPLL_SEL _MMIO(0xc7000)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006293#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
Daniel Vetter11887392013-06-05 13:34:09 +02006294#define TRANS_DPLLA_SEL(pipe) 0
Ville Syrjälä68d97532015-09-18 20:03:39 +03006295#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006296
Zhenyu Wangb9055052009-06-05 15:38:38 +08006297/* transcoder */
6298
Daniel Vetter275f01b22013-05-03 11:49:47 +02006299#define _PCH_TRANS_HTOTAL_A 0xe0000
6300#define TRANS_HTOTAL_SHIFT 16
6301#define TRANS_HACTIVE_SHIFT 0
6302#define _PCH_TRANS_HBLANK_A 0xe0004
6303#define TRANS_HBLANK_END_SHIFT 16
6304#define TRANS_HBLANK_START_SHIFT 0
6305#define _PCH_TRANS_HSYNC_A 0xe0008
6306#define TRANS_HSYNC_END_SHIFT 16
6307#define TRANS_HSYNC_START_SHIFT 0
6308#define _PCH_TRANS_VTOTAL_A 0xe000c
6309#define TRANS_VTOTAL_SHIFT 16
6310#define TRANS_VACTIVE_SHIFT 0
6311#define _PCH_TRANS_VBLANK_A 0xe0010
6312#define TRANS_VBLANK_END_SHIFT 16
6313#define TRANS_VBLANK_START_SHIFT 0
6314#define _PCH_TRANS_VSYNC_A 0xe0014
6315#define TRANS_VSYNC_END_SHIFT 16
6316#define TRANS_VSYNC_START_SHIFT 0
6317#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08006318
Daniel Vettere3b95f12013-05-03 11:49:49 +02006319#define _PCH_TRANSA_DATA_M1 0xe0030
6320#define _PCH_TRANSA_DATA_N1 0xe0034
6321#define _PCH_TRANSA_DATA_M2 0xe0038
6322#define _PCH_TRANSA_DATA_N2 0xe003c
6323#define _PCH_TRANSA_LINK_M1 0xe0040
6324#define _PCH_TRANSA_LINK_N1 0xe0044
6325#define _PCH_TRANSA_LINK_M2 0xe0048
6326#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006327
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006328/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07006329#define _VIDEO_DIP_CTL_A 0xe0200
6330#define _VIDEO_DIP_DATA_A 0xe0208
6331#define _VIDEO_DIP_GCP_A 0xe0210
Ville Syrjälä6d674152015-05-05 17:06:20 +03006332#define GCP_COLOR_INDICATION (1 << 2)
6333#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
6334#define GCP_AV_MUTE (1 << 0)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07006335
6336#define _VIDEO_DIP_CTL_B 0xe1200
6337#define _VIDEO_DIP_DATA_B 0xe1208
6338#define _VIDEO_DIP_GCP_B 0xe1210
6339
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006340#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
6341#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
6342#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07006343
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006344/* Per-transcoder DIP controls (VLV) */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006345#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
6346#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
6347#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006348
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006349#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
6350#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
6351#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006352
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006353#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
6354#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
6355#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006356
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006357#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006358 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006359 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006360#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006361 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006362 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006363#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006364 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006365 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006366
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006367/* Haswell DIP controls */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006368
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006369#define _HSW_VIDEO_DIP_CTL_A 0x60200
6370#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
6371#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
6372#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
6373#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
6374#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
6375#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
6376#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
6377#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
6378#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
6379#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
6380#define _HSW_VIDEO_DIP_GCP_A 0x60210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006381
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006382#define _HSW_VIDEO_DIP_CTL_B 0x61200
6383#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
6384#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
6385#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
6386#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
6387#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
6388#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
6389#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
6390#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
6391#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
6392#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
6393#define _HSW_VIDEO_DIP_GCP_B 0x61210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006394
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006395#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
6396#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
6397#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
6398#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
6399#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
6400#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006401
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006402#define _HSW_STEREO_3D_CTL_A 0x70020
6403#define S3D_ENABLE (1<<31)
6404#define _HSW_STEREO_3D_CTL_B 0x71020
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03006405
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006406#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03006407
Daniel Vetter275f01b22013-05-03 11:49:47 +02006408#define _PCH_TRANS_HTOTAL_B 0xe1000
6409#define _PCH_TRANS_HBLANK_B 0xe1004
6410#define _PCH_TRANS_HSYNC_B 0xe1008
6411#define _PCH_TRANS_VTOTAL_B 0xe100c
6412#define _PCH_TRANS_VBLANK_B 0xe1010
6413#define _PCH_TRANS_VSYNC_B 0xe1014
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006414#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08006415
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006416#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
6417#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
6418#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
6419#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
6420#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
6421#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
6422#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01006423
Daniel Vettere3b95f12013-05-03 11:49:49 +02006424#define _PCH_TRANSB_DATA_M1 0xe1030
6425#define _PCH_TRANSB_DATA_N1 0xe1034
6426#define _PCH_TRANSB_DATA_M2 0xe1038
6427#define _PCH_TRANSB_DATA_N2 0xe103c
6428#define _PCH_TRANSB_LINK_M1 0xe1040
6429#define _PCH_TRANSB_LINK_N1 0xe1044
6430#define _PCH_TRANSB_LINK_M2 0xe1048
6431#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006432
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006433#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
6434#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
6435#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
6436#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
6437#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
6438#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
6439#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
6440#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006441
Daniel Vetterab9412b2013-05-03 11:49:46 +02006442#define _PCH_TRANSACONF 0xf0008
6443#define _PCH_TRANSBCONF 0xf1008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006444#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
6445#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006446#define TRANS_DISABLE (0<<31)
6447#define TRANS_ENABLE (1<<31)
6448#define TRANS_STATE_MASK (1<<30)
6449#define TRANS_STATE_DISABLE (0<<30)
6450#define TRANS_STATE_ENABLE (1<<30)
6451#define TRANS_FSYNC_DELAY_HB1 (0<<27)
6452#define TRANS_FSYNC_DELAY_HB2 (1<<27)
6453#define TRANS_FSYNC_DELAY_HB3 (2<<27)
6454#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02006455#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006456#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02006457#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02006458#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006459#define TRANS_8BPC (0<<5)
6460#define TRANS_10BPC (1<<5)
6461#define TRANS_6BPC (2<<5)
6462#define TRANS_12BPC (3<<5)
6463
Daniel Vetterce401412012-10-31 22:52:30 +01006464#define _TRANSA_CHICKEN1 0xf0060
6465#define _TRANSB_CHICKEN1 0xf1060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006466#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
Ville Syrjäläd1b15892015-05-05 17:06:19 +03006467#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10)
Daniel Vetterce401412012-10-31 22:52:30 +01006468#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07006469#define _TRANSA_CHICKEN2 0xf0064
6470#define _TRANSB_CHICKEN2 0xf1064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006471#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006472#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
6473#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
6474#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
6475#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
6476#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07006477
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006478#define SOUTH_CHICKEN1 _MMIO(0xc2000)
Jesse Barnes291427f2011-07-29 12:42:37 -07006479#define FDIA_PHASE_SYNC_SHIFT_OVR 19
6480#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02006481#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
6482#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
6483#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03006484#define SPT_PWM_GRANULARITY (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006485#define SOUTH_CHICKEN2 _MMIO(0xc2004)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006486#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
6487#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03006488#define LPT_PWM_GRANULARITY (1<<5)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006489#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07006490
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006491#define _FDI_RXA_CHICKEN 0xc200c
6492#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08006493#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
6494#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006495#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006496
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006497#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
Jesse Barnescd664072013-10-02 10:34:19 -07006498#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
Jesse Barnes382b0932010-10-07 16:01:25 -07006499#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Jesse Barnescd664072013-10-02 10:34:19 -07006500#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006501#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07006502
Zhenyu Wangb9055052009-06-05 15:38:38 +08006503/* CPU: FDI_TX */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006504#define _FDI_TXA_CTL 0x60100
6505#define _FDI_TXB_CTL 0x61100
6506#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006507#define FDI_TX_DISABLE (0<<31)
6508#define FDI_TX_ENABLE (1<<31)
6509#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
6510#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
6511#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
6512#define FDI_LINK_TRAIN_NONE (3<<28)
6513#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
6514#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
6515#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
6516#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
6517#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
6518#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
6519#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
6520#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006521/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
6522 SNB has different settings. */
6523/* SNB A-stepping */
6524#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6525#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6526#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6527#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6528/* SNB B-stepping */
6529#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
6530#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
6531#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
6532#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
6533#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006534#define FDI_DP_PORT_WIDTH_SHIFT 19
6535#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
6536#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006537#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006538/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006539#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07006540
6541/* Ivybridge has different bits for lolz */
6542#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
6543#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
6544#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
6545#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
6546
Zhenyu Wangb9055052009-06-05 15:38:38 +08006547/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07006548#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07006549#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006550#define FDI_SCRAMBLING_ENABLE (0<<7)
6551#define FDI_SCRAMBLING_DISABLE (1<<7)
6552
6553/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006554#define _FDI_RXA_CTL 0xf000c
6555#define _FDI_RXB_CTL 0xf100c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006556#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006557#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006558/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07006559#define FDI_FS_ERRC_ENABLE (1<<27)
6560#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02006561#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006562#define FDI_8BPC (0<<16)
6563#define FDI_10BPC (1<<16)
6564#define FDI_6BPC (2<<16)
6565#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00006566#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006567#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
6568#define FDI_RX_PLL_ENABLE (1<<13)
6569#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
6570#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
6571#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
6572#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
6573#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01006574#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006575/* CPT */
6576#define FDI_AUTO_TRAINING (1<<10)
6577#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
6578#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
6579#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
6580#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
6581#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006582
Paulo Zanoni04945642012-11-01 21:00:59 -02006583#define _FDI_RXA_MISC 0xf0010
6584#define _FDI_RXB_MISC 0xf1010
6585#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
6586#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
6587#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
6588#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
6589#define FDI_RX_TP1_TO_TP2_48 (2<<20)
6590#define FDI_RX_TP1_TO_TP2_64 (3<<20)
6591#define FDI_RX_FDI_DELAY_90 (0x90<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006592#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
Paulo Zanoni04945642012-11-01 21:00:59 -02006593
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006594#define _FDI_RXA_TUSIZE1 0xf0030
6595#define _FDI_RXA_TUSIZE2 0xf0038
6596#define _FDI_RXB_TUSIZE1 0xf1030
6597#define _FDI_RXB_TUSIZE2 0xf1038
6598#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
6599#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006600
6601/* FDI_RX interrupt register format */
6602#define FDI_RX_INTER_LANE_ALIGN (1<<10)
6603#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
6604#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
6605#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
6606#define FDI_RX_FS_CODE_ERR (1<<6)
6607#define FDI_RX_FE_CODE_ERR (1<<5)
6608#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
6609#define FDI_RX_HDCP_LINK_FAIL (1<<3)
6610#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
6611#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
6612#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
6613
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006614#define _FDI_RXA_IIR 0xf0014
6615#define _FDI_RXA_IMR 0xf0018
6616#define _FDI_RXB_IIR 0xf1014
6617#define _FDI_RXB_IMR 0xf1018
6618#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
6619#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006620
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006621#define FDI_PLL_CTL_1 _MMIO(0xfe000)
6622#define FDI_PLL_CTL_2 _MMIO(0xfe004)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006623
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006624#define PCH_LVDS _MMIO(0xe1180)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006625#define LVDS_DETECTED (1 << 1)
6626
Shobhit Kumar98364372012-06-15 11:55:14 -07006627/* vlv has 2 sets of panel control regs. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006628#define _PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
6629#define _PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
6630#define _PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
Ville Syrjäläad933b52014-08-18 22:15:56 +03006631#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006632#define _PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
6633#define _PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
Shobhit Kumar98364372012-06-15 11:55:14 -07006634
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006635#define _PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
6636#define _PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
6637#define _PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
6638#define _PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
6639#define _PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
Shobhit Kumar98364372012-06-15 11:55:14 -07006640
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006641#define VLV_PIPE_PP_STATUS(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_STATUS, _PIPEB_PP_STATUS)
6642#define VLV_PIPE_PP_CONTROL(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_CONTROL, _PIPEB_PP_CONTROL)
6643#define VLV_PIPE_PP_ON_DELAYS(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_ON_DELAYS, _PIPEB_PP_ON_DELAYS)
6644#define VLV_PIPE_PP_OFF_DELAYS(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_OFF_DELAYS, _PIPEB_PP_OFF_DELAYS)
6645#define VLV_PIPE_PP_DIVISOR(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_DIVISOR, _PIPEB_PP_DIVISOR)
Jesse Barnes453c5422013-03-28 09:55:41 -07006646
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006647#define _PCH_PP_STATUS 0xc7200
6648#define _PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07006649#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07006650#define PANEL_UNLOCK_MASK (0xffff << 16)
Vandana Kannanb0a08be2015-06-18 11:00:55 +05306651#define BXT_POWER_CYCLE_DELAY_MASK (0x1f0)
6652#define BXT_POWER_CYCLE_DELAY_SHIFT 4
Zhenyu Wangb9055052009-06-05 15:38:38 +08006653#define EDP_FORCE_VDD (1 << 3)
6654#define EDP_BLC_ENABLE (1 << 2)
6655#define PANEL_POWER_RESET (1 << 1)
6656#define PANEL_POWER_OFF (0 << 0)
6657#define PANEL_POWER_ON (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006658#define _PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07006659#define PANEL_PORT_SELECT_MASK (3 << 30)
6660#define PANEL_PORT_SELECT_LVDS (0 << 30)
6661#define PANEL_PORT_SELECT_DPA (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07006662#define PANEL_PORT_SELECT_DPC (2 << 30)
6663#define PANEL_PORT_SELECT_DPD (3 << 30)
6664#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
6665#define PANEL_POWER_UP_DELAY_SHIFT 16
6666#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
6667#define PANEL_LIGHT_ON_DELAY_SHIFT 0
6668
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006669#define _PCH_PP_OFF_DELAYS 0xc720c
Keith Packardf01eca22011-09-28 16:48:10 -07006670#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
6671#define PANEL_POWER_DOWN_DELAY_SHIFT 16
6672#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
6673#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
6674
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006675#define _PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07006676#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
6677#define PP_REFERENCE_DIVIDER_SHIFT 8
6678#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
6679#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006680
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006681#define PCH_PP_STATUS _MMIO(_PCH_PP_STATUS)
6682#define PCH_PP_CONTROL _MMIO(_PCH_PP_CONTROL)
6683#define PCH_PP_ON_DELAYS _MMIO(_PCH_PP_ON_DELAYS)
6684#define PCH_PP_OFF_DELAYS _MMIO(_PCH_PP_OFF_DELAYS)
6685#define PCH_PP_DIVISOR _MMIO(_PCH_PP_DIVISOR)
6686
Vandana Kannanb0a08be2015-06-18 11:00:55 +05306687/* BXT PPS changes - 2nd set of PPS registers */
6688#define _BXT_PP_STATUS2 0xc7300
6689#define _BXT_PP_CONTROL2 0xc7304
6690#define _BXT_PP_ON_DELAYS2 0xc7308
6691#define _BXT_PP_OFF_DELAYS2 0xc730c
6692
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006693#define BXT_PP_STATUS(n) _MMIO_PIPE(n, _PCH_PP_STATUS, _BXT_PP_STATUS2)
6694#define BXT_PP_CONTROL(n) _MMIO_PIPE(n, _PCH_PP_CONTROL, _BXT_PP_CONTROL2)
6695#define BXT_PP_ON_DELAYS(n) _MMIO_PIPE(n, _PCH_PP_ON_DELAYS, _BXT_PP_ON_DELAYS2)
6696#define BXT_PP_OFF_DELAYS(n) _MMIO_PIPE(n, _PCH_PP_OFF_DELAYS, _BXT_PP_OFF_DELAYS2)
Vandana Kannanb0a08be2015-06-18 11:00:55 +05306697
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006698#define _PCH_DP_B 0xe4100
6699#define PCH_DP_B _MMIO(_PCH_DP_B)
Ville Syrjälä750a9512015-11-11 20:34:12 +02006700#define _PCH_DPB_AUX_CH_CTL 0xe4110
6701#define _PCH_DPB_AUX_CH_DATA1 0xe4114
6702#define _PCH_DPB_AUX_CH_DATA2 0xe4118
6703#define _PCH_DPB_AUX_CH_DATA3 0xe411c
6704#define _PCH_DPB_AUX_CH_DATA4 0xe4120
6705#define _PCH_DPB_AUX_CH_DATA5 0xe4124
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006706
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006707#define _PCH_DP_C 0xe4200
6708#define PCH_DP_C _MMIO(_PCH_DP_C)
Ville Syrjälä750a9512015-11-11 20:34:12 +02006709#define _PCH_DPC_AUX_CH_CTL 0xe4210
6710#define _PCH_DPC_AUX_CH_DATA1 0xe4214
6711#define _PCH_DPC_AUX_CH_DATA2 0xe4218
6712#define _PCH_DPC_AUX_CH_DATA3 0xe421c
6713#define _PCH_DPC_AUX_CH_DATA4 0xe4220
6714#define _PCH_DPC_AUX_CH_DATA5 0xe4224
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006715
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006716#define _PCH_DP_D 0xe4300
6717#define PCH_DP_D _MMIO(_PCH_DP_D)
Ville Syrjälä750a9512015-11-11 20:34:12 +02006718#define _PCH_DPD_AUX_CH_CTL 0xe4310
6719#define _PCH_DPD_AUX_CH_DATA1 0xe4314
6720#define _PCH_DPD_AUX_CH_DATA2 0xe4318
6721#define _PCH_DPD_AUX_CH_DATA3 0xe431c
6722#define _PCH_DPD_AUX_CH_DATA4 0xe4320
6723#define _PCH_DPD_AUX_CH_DATA5 0xe4324
6724
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006725#define PCH_DP_AUX_CH_CTL(port) _MMIO_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
6726#define PCH_DP_AUX_CH_DATA(port, i) _MMIO(_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006727
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006728/* CPT */
6729#define PORT_TRANS_A_SEL_CPT 0
6730#define PORT_TRANS_B_SEL_CPT (1<<29)
6731#define PORT_TRANS_C_SEL_CPT (2<<29)
6732#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07006733#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02006734#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
6735#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Ville Syrjälä71485e02014-04-09 13:28:55 +03006736#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
6737#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006738
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006739#define _TRANS_DP_CTL_A 0xe0300
6740#define _TRANS_DP_CTL_B 0xe1300
6741#define _TRANS_DP_CTL_C 0xe2300
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006742#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006743#define TRANS_DP_OUTPUT_ENABLE (1<<31)
6744#define TRANS_DP_PORT_SEL_B (0<<29)
6745#define TRANS_DP_PORT_SEL_C (1<<29)
6746#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08006747#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006748#define TRANS_DP_PORT_SEL_MASK (3<<29)
Ville Syrjäläadc289d2015-05-05 17:17:30 +03006749#define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006750#define TRANS_DP_AUDIO_ONLY (1<<26)
6751#define TRANS_DP_ENH_FRAMING (1<<18)
6752#define TRANS_DP_8BPC (0<<9)
6753#define TRANS_DP_10BPC (1<<9)
6754#define TRANS_DP_6BPC (2<<9)
6755#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08006756#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006757#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
6758#define TRANS_DP_VSYNC_ACTIVE_LOW 0
6759#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
6760#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01006761#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006762
6763/* SNB eDP training params */
6764/* SNB A-stepping */
6765#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6766#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6767#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6768#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6769/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08006770#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
6771#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
6772#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
6773#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
6774#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006775#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
6776
Keith Packard1a2eb462011-11-16 16:26:07 -08006777/* IVB */
6778#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
6779#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
6780#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
6781#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
6782#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
6783#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
Imre Deak77fa4cb2013-08-23 23:50:23 +03006784#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
Keith Packard1a2eb462011-11-16 16:26:07 -08006785
6786/* legacy values */
6787#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
6788#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
6789#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
6790#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
6791#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
6792
6793#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
6794
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006795#define VLV_PMWGICZ _MMIO(0x1300a4)
Imre Deak9e72b462014-05-05 15:13:55 +03006796
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306797#define RC6_LOCATION _MMIO(0xD40)
6798#define RC6_CTX_IN_DRAM (1 << 0)
6799#define RC6_CTX_BASE _MMIO(0xD48)
6800#define RC6_CTX_BASE_MASK 0xFFFFFFF0
6801#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
6802#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
6803#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
6804#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
6805#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
6806#define IDLE_TIME_MASK 0xFFFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006807#define FORCEWAKE _MMIO(0xA18C)
6808#define FORCEWAKE_VLV _MMIO(0x1300b0)
6809#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
6810#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
6811#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
6812#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
6813#define FORCEWAKE_ACK _MMIO(0x130090)
6814#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
Imre Deak981a5ae2014-04-14 20:24:22 +03006815#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
6816#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
6817#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
6818
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006819#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
Imre Deak981a5ae2014-04-14 20:24:22 +03006820#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
6821#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
6822#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
6823#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006824#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
6825#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
6826#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
6827#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
6828#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
6829#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
6830#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
Chris Wilsonc5836c22012-10-17 12:09:55 +01006831#define FORCEWAKE_KERNEL 0x1
6832#define FORCEWAKE_USER 0x2
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006833#define FORCEWAKE_MT_ACK _MMIO(0x130040)
6834#define ECOBUS _MMIO(0xa180)
Keith Packard8d715f02011-11-18 20:39:01 -08006835#define FORCEWAKE_MT_ENABLE (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006836#define VLV_SPAREG2H _MMIO(0xA194)
Chris Wilson8fd26852010-12-08 18:40:43 +00006837
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006838#define GTFIFODBG _MMIO(0x120000)
Ville Syrjälä90f256b2013-11-14 01:59:59 +02006839#define GT_FIFO_SBDROPERR (1<<6)
6840#define GT_FIFO_BLOBDROPERR (1<<5)
6841#define GT_FIFO_SB_READ_ABORTERR (1<<4)
6842#define GT_FIFO_DROPERR (1<<3)
Ben Widawskydd202c62012-02-09 10:15:18 +01006843#define GT_FIFO_OVFERR (1<<2)
6844#define GT_FIFO_IAWRERR (1<<1)
6845#define GT_FIFO_IARDERR (1<<0)
6846
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006847#define GTFIFOCTL _MMIO(0x120008)
Ville Syrjälä46520e22013-11-14 02:00:00 +02006848#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01006849#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Deepak Sa04f90a2015-04-16 08:51:28 +05306850#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
6851#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
Chris Wilson91355832011-03-04 19:22:40 +00006852
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006853#define HSW_IDICR _MMIO(0x9008)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07006854#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006855#define HSW_EDRAM_PRESENT _MMIO(0x120010)
Damien Lespiau2db59d52015-02-03 14:25:14 +00006856#define EDRAM_ENABLED 0x1
Ben Widawsky05e21cc2013-07-04 11:02:04 -07006857
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006858#define GEN6_UCGCTL1 _MMIO(0x9400)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03006859# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02006860# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02006861# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02006862
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006863#define GEN6_UCGCTL2 _MMIO(0x9404)
Damien Lespiauf9fc42f2015-02-26 18:20:39 +00006864# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
Jesse Barnes0f846f82012-06-14 11:04:47 -07006865# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07006866# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08006867# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08006868# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08006869# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08006870
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006871#define GEN6_UCGCTL3 _MMIO(0x9408)
Imre Deak9e72b462014-05-05 15:13:55 +03006872
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006873#define GEN7_UCGCTL4 _MMIO(0x940c)
Jesse Barnese3f33d42012-06-14 11:04:50 -07006874#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
6875
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006876#define GEN6_RCGCTL1 _MMIO(0x9410)
6877#define GEN6_RCGCTL2 _MMIO(0x9414)
6878#define GEN6_RSTCTL _MMIO(0x9420)
Imre Deak9e72b462014-05-05 15:13:55 +03006879
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006880#define GEN8_UCGCTL6 _MMIO(0x9430)
Damien Lespiau9253c2e2015-02-09 19:33:10 +00006881#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02006882#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
Ben Widawsky868434c2015-03-11 10:49:32 +02006883#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02006884
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006885#define GEN6_GFXPAUSE _MMIO(0xA000)
6886#define GEN6_RPNSWREQ _MMIO(0xA008)
Chris Wilson8fd26852010-12-08 18:40:43 +00006887#define GEN6_TURBO_DISABLE (1<<31)
6888#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03006889#define HSW_FREQUENCY(x) ((x)<<24)
Akash Goelde43ae92015-03-06 11:07:14 +05306890#define GEN9_FREQUENCY(x) ((x)<<23)
Chris Wilson8fd26852010-12-08 18:40:43 +00006891#define GEN6_OFFSET(x) ((x)<<19)
6892#define GEN6_AGGRESSIVE_TURBO (0<<15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006893#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
6894#define GEN6_RC_CONTROL _MMIO(0xA090)
Chris Wilson8fd26852010-12-08 18:40:43 +00006895#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
6896#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
6897#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
6898#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
6899#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes6b88f292013-11-15 09:32:12 -08006900#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006901#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00006902#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
6903#define GEN6_RC_CTL_HW_ENABLE (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006904#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
6905#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
6906#define GEN6_RPSTAT1 _MMIO(0xA01C)
Jesse Barnesccab5c82011-01-18 15:49:25 -08006907#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08006908#define HSW_CAGF_SHIFT 7
Akash Goelde43ae92015-03-06 11:07:14 +05306909#define GEN9_CAGF_SHIFT 23
Jesse Barnesccab5c82011-01-18 15:49:25 -08006910#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08006911#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Akash Goelde43ae92015-03-06 11:07:14 +05306912#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006913#define GEN6_RP_CONTROL _MMIO(0xA024)
Chris Wilson8fd26852010-12-08 18:40:43 +00006914#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08006915#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
6916#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
6917#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
6918#define GEN6_RP_MEDIA_HW_MODE (1<<9)
6919#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00006920#define GEN6_RP_MEDIA_IS_GFX (1<<8)
6921#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08006922#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
6923#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
6924#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006925#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08006926#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006927#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
6928#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
6929#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
Jesse Barnesccab5c82011-01-18 15:49:25 -08006930#define GEN6_CURICONT_MASK 0xffffff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006931#define GEN6_RP_CUR_UP _MMIO(0xA054)
Jesse Barnesccab5c82011-01-18 15:49:25 -08006932#define GEN6_CURBSYTAVG_MASK 0xffffff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006933#define GEN6_RP_PREV_UP _MMIO(0xA058)
6934#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
Jesse Barnesccab5c82011-01-18 15:49:25 -08006935#define GEN6_CURIAVG_MASK 0xffffff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006936#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
6937#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
6938#define GEN6_RP_UP_EI _MMIO(0xA068)
6939#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
6940#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
6941#define GEN6_RPDEUHWTC _MMIO(0xA080)
6942#define GEN6_RPDEUC _MMIO(0xA084)
6943#define GEN6_RPDEUCSW _MMIO(0xA088)
6944#define GEN6_RC_STATE _MMIO(0xA094)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306945#define RC6_STATE (1 << 18)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006946#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
6947#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
6948#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
6949#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
6950#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
6951#define GEN6_RC_SLEEP _MMIO(0xA0B0)
6952#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
6953#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
6954#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
6955#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
6956#define VLV_RCEDATA _MMIO(0xA0BC)
6957#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
6958#define GEN6_PMINTRMSK _MMIO(0xA168)
Deepak Sbaccd452014-05-15 20:58:09 +03006959#define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006960#define VLV_PWRDWNUPCTL _MMIO(0xA294)
6961#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
6962#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
6963#define GEN9_PG_ENABLE _MMIO(0xA210)
Sagar Kamblea4104c52015-04-10 14:11:29 +05306964#define GEN9_RENDER_PG_ENABLE (1<<0)
6965#define GEN9_MEDIA_PG_ENABLE (1<<1)
Chris Wilson8fd26852010-12-08 18:40:43 +00006966
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006967#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
Gaurav K Singha9da9bc2014-12-05 14:13:41 +05306968#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
6969#define PIXEL_OVERLAP_CNT_SHIFT 30
6970
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006971#define GEN6_PMISR _MMIO(0x44020)
6972#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
6973#define GEN6_PMIIR _MMIO(0x44028)
6974#define GEN6_PMIER _MMIO(0x4402C)
Chris Wilson8fd26852010-12-08 18:40:43 +00006975#define GEN6_PM_MBOX_EVENT (1<<25)
6976#define GEN6_PM_THERMAL_EVENT (1<<24)
6977#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
6978#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
6979#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
6980#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
6981#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky48484052013-05-28 19:22:27 -07006982#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07006983 GEN6_PM_RP_DOWN_THRESHOLD | \
6984 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00006985
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006986#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03006987#define GEN7_GT_SCRATCH_REG_NUM 8
6988
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006989#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
Deepak S76c3552f2014-01-30 23:08:16 +05306990#define VLV_GFX_CLK_STATUS_BIT (1<<3)
6991#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
6992
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006993#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
6994#define VLV_COUNTER_CONTROL _MMIO(0x138104)
Jesse Barnes49798eb2013-09-26 17:55:57 -07006995#define VLV_COUNT_RANGE_HIGH (1<<15)
Deepak S31685c22014-07-03 17:33:01 -04006996#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
6997#define VLV_RENDER_RC0_COUNT_EN (1<<4)
Jesse Barnes49798eb2013-09-26 17:55:57 -07006998#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
6999#define VLV_RENDER_RC6_COUNT_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007000#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
7001#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
7002#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
Imre Deak9cc19be2014-04-14 20:24:24 +03007003
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007004#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
7005#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
7006#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
7007#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
Ben Widawskycce66a22012-03-27 18:59:38 -07007008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007009#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
Chris Wilson8fd26852010-12-08 18:40:43 +00007010#define GEN6_PCODE_READY (1<<31)
Ben Widawsky31643d52012-09-26 10:34:01 -07007011#define GEN6_PCODE_WRITE_RC6VIDS 0x4
7012#define GEN6_PCODE_READ_RC6VIDS 0x5
Damien Lespiau9043ae02015-04-30 16:39:18 +01007013#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
7014#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007015#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
Damien Lespiau57520bc2015-04-30 16:39:19 +01007016#define GEN9_PCODE_READ_MEM_LATENCY 0x6
7017#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
7018#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
7019#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
7020#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01007021#define SKL_PCODE_CDCLK_CONTROL 0x7
7022#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
7023#define SKL_CDCLK_READY_FOR_CHANGE 0x1
Damien Lespiau9043ae02015-04-30 16:39:18 +01007024#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
7025#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
7026#define GEN6_READ_OC_PARAMS 0xc
Paulo Zanoni515b2392013-09-10 19:36:37 -03007027#define GEN6_PCODE_READ_D_COMP 0x10
7028#define GEN6_PCODE_WRITE_D_COMP 0x11
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307029#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
Ben Widawsky2a114cc2013-11-02 21:07:47 -07007030#define DISPLAY_IPS_CONTROL 0x19
Tom O'Rourke93ee2922014-11-19 14:21:52 -08007031#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007032#define GEN6_PCODE_DATA _MMIO(0x138128)
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07007033#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01007034#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007035#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
Chris Wilson8fd26852010-12-08 18:40:43 +00007036
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007037#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
Ben Widawsky4d855292011-12-12 19:34:16 -08007038#define GEN6_CORE_CPD_STATE_MASK (7<<4)
7039#define GEN6_RCn_MASK 7
7040#define GEN6_RC0 0
7041#define GEN6_RC3 2
7042#define GEN6_RC6 3
7043#define GEN6_RC7 4
7044
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007045#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02007046#define GEN8_LSLICESTAT_MASK 0x7
7047
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007048#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
7049#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
Jeff McGee5575f032015-02-27 10:22:32 -08007050#define CHV_SS_PG_ENABLE (1<<1)
7051#define CHV_EU08_PG_ENABLE (1<<9)
7052#define CHV_EU19_PG_ENABLE (1<<17)
7053#define CHV_EU210_PG_ENABLE (1<<25)
7054
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007055#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
7056#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
Jeff McGee5575f032015-02-27 10:22:32 -08007057#define CHV_EU311_PG_ENABLE (1<<1)
7058
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007059#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice)*0x4)
Jeff McGee7f992ab2015-02-13 10:27:55 -06007060#define GEN9_PGCTL_SLICE_ACK (1 << 0)
Jeff McGee1c046bc2015-04-03 18:13:18 -07007061#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
Jeff McGee7f992ab2015-02-13 10:27:55 -06007062
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007063#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice)*0x8)
7064#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice)*0x8)
Jeff McGee7f992ab2015-02-13 10:27:55 -06007065#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
7066#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
7067#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
7068#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
7069#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
7070#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
7071#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
7072#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
7073
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007074#define GEN7_MISCCPCTL _MMIO(0x9424)
Alex Dai33a732f2015-08-12 15:43:36 +01007075#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
7076#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1<<2)
7077#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1<<4)
Arun Siluvery5b88aba2015-09-08 10:31:49 +01007078#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1<<6)
Ben Widawskye3689192012-05-25 16:56:22 -07007079
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007080#define GEN8_GARBCNTL _MMIO(0xB004)
Arun Siluvery245d9662015-08-03 20:24:56 +01007081#define GEN9_GAPS_TSV_CREDIT_DISABLE (1<<7)
7082
Ben Widawskye3689192012-05-25 16:56:22 -07007083/* IVYBRIDGE DPF */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007084#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
Ben Widawskye3689192012-05-25 16:56:22 -07007085#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
7086#define GEN7_PARITY_ERROR_VALID (1<<13)
7087#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
7088#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
7089#define GEN7_PARITY_ERROR_ROW(reg) \
7090 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
7091#define GEN7_PARITY_ERROR_BANK(reg) \
7092 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
7093#define GEN7_PARITY_ERROR_SUBBANK(reg) \
7094 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
7095#define GEN7_L3CDERRST1_ENABLE (1<<7)
7096
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007097#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
Ben Widawskyb9524a12012-05-25 16:56:24 -07007098#define GEN7_L3LOG_SIZE 0x80
7099
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007100#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
7101#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
Jesse Barnes12f33822012-10-25 12:15:45 -07007102#define GEN7_MAX_PS_THREAD_DEP (8<<12)
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07007103#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
Nick Hoath983b4b92015-04-10 13:12:25 +01007104#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4)
Jesse Barnes12f33822012-10-25 12:15:45 -07007105#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
7106
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007107#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00007108#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
Damien Lespiaue2db7072015-02-09 19:33:21 +00007109#define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00007110
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007111#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
Tim Gore950b2aa2016-03-16 16:13:46 +00007112#define FLOW_CONTROL_ENABLE (1<<15)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08007113#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
Kenneth Graunke1411e6a2014-02-26 23:59:31 -08007114#define STALL_DOP_GATING_DISABLE (1<<5)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08007115
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007116#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
7117#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
Jesse Barnes8ab43972012-10-25 12:15:42 -07007118#define DOP_CLOCK_GATING_DISABLE (1<<0)
7119
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007120#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007121#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
7122
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007123#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
Robert Beckett6b6d5622015-09-08 10:31:52 +01007124#define GEN8_ST_PO_DISABLE (1<<13)
7125
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007126#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
Kenneth Graunke94411592014-12-31 16:23:00 -08007127#define HSW_SAMPLE_C_PERFORMANCE (1<<9)
Ben Widawskyfd392b62013-11-04 22:52:39 -08007128#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
Nick Hoath84241712015-02-05 10:47:20 +00007129#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
Ben Widawskybf663472013-11-02 21:07:57 -07007130#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08007131
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007132#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
Nick Hoathcac23df2015-02-05 10:47:22 +00007133#define GEN9_ENABLE_YV12_BUGFIX (1<<4)
7134
Jani Nikulac46f1112014-10-27 16:26:52 +02007135/* Audio */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007136#define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
Jani Nikulac46f1112014-10-27 16:26:52 +02007137#define INTEL_AUDIO_DEVCL 0x808629FB
7138#define INTEL_AUDIO_DEVBLC 0x80862801
7139#define INTEL_AUDIO_DEVCTG 0x80862802
Wu Fengguange0dac652011-09-05 14:25:34 +08007140
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007141#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
Jani Nikulac46f1112014-10-27 16:26:52 +02007142#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
7143#define G4X_ELDV_DEVCTG (1 << 14)
7144#define G4X_ELD_ADDR_MASK (0xf << 5)
7145#define G4X_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007146#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
Wu Fengguange0dac652011-09-05 14:25:34 +08007147
Jani Nikulac46f1112014-10-27 16:26:52 +02007148#define _IBX_HDMIW_HDMIEDID_A 0xE2050
7149#define _IBX_HDMIW_HDMIEDID_B 0xE2150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007150#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
7151 _IBX_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007152#define _IBX_AUD_CNTL_ST_A 0xE20B4
7153#define _IBX_AUD_CNTL_ST_B 0xE21B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007154#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
7155 _IBX_AUD_CNTL_ST_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007156#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
7157#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
7158#define IBX_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007159#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
Jani Nikula82910ac2014-10-27 16:26:59 +02007160#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
7161#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
Wu Fengguange0dac652011-09-05 14:25:34 +08007162
Jani Nikulac46f1112014-10-27 16:26:52 +02007163#define _CPT_HDMIW_HDMIEDID_A 0xE5050
7164#define _CPT_HDMIW_HDMIEDID_B 0xE5150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007165#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007166#define _CPT_AUD_CNTL_ST_A 0xE50B4
7167#define _CPT_AUD_CNTL_ST_B 0xE51B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007168#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
7169#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
Wu Fengguange0dac652011-09-05 14:25:34 +08007170
Jani Nikulac46f1112014-10-27 16:26:52 +02007171#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
7172#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007173#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007174#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
7175#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007176#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
7177#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007178
Eric Anholtae662d32012-01-03 09:23:29 -08007179/* These are the 4 32-bit write offset registers for each stream
7180 * output buffer. It determines the offset from the
7181 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
7182 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007183#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
Eric Anholtae662d32012-01-03 09:23:29 -08007184
Jani Nikulac46f1112014-10-27 16:26:52 +02007185#define _IBX_AUD_CONFIG_A 0xe2000
7186#define _IBX_AUD_CONFIG_B 0xe2100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007187#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007188#define _CPT_AUD_CONFIG_A 0xe5000
7189#define _CPT_AUD_CONFIG_B 0xe5100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007190#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007191#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
7192#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007193#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007194
Wu Fengguangb6daa022012-01-06 14:41:31 -06007195#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
7196#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
7197#define AUD_CONFIG_UPPER_N_SHIFT 20
Jani Nikulac46f1112014-10-27 16:26:52 +02007198#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
Wu Fengguangb6daa022012-01-06 14:41:31 -06007199#define AUD_CONFIG_LOWER_N_SHIFT 4
Jani Nikulac46f1112014-10-27 16:26:52 +02007200#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
Wu Fengguangb6daa022012-01-06 14:41:31 -06007201#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03007202#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
7203#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
7204#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
7205#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
7206#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
7207#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
7208#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
7209#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
7210#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
7211#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
7212#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06007213#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
7214
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007215/* HSW Audio */
Jani Nikulac46f1112014-10-27 16:26:52 +02007216#define _HSW_AUD_CONFIG_A 0x65000
7217#define _HSW_AUD_CONFIG_B 0x65100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007218#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007219
Jani Nikulac46f1112014-10-27 16:26:52 +02007220#define _HSW_AUD_MISC_CTRL_A 0x65010
7221#define _HSW_AUD_MISC_CTRL_B 0x65110
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007222#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007223
Jani Nikulac46f1112014-10-27 16:26:52 +02007224#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
7225#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007226#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007227
7228/* Audio Digital Converter */
Jani Nikulac46f1112014-10-27 16:26:52 +02007229#define _HSW_AUD_DIG_CNVT_1 0x65080
7230#define _HSW_AUD_DIG_CNVT_2 0x65180
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007231#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
Jani Nikulac46f1112014-10-27 16:26:52 +02007232#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007233
Jani Nikulac46f1112014-10-27 16:26:52 +02007234#define _HSW_AUD_EDID_DATA_A 0x65050
7235#define _HSW_AUD_EDID_DATA_B 0x65150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007236#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007237
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007238#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
7239#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
Jani Nikula82910ac2014-10-27 16:26:59 +02007240#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
7241#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
7242#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
7243#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007244
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007245#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
Lu, Han632f3ab2015-05-05 09:05:47 +08007246#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
7247
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007248/* HSW Power Wells */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007249#define HSW_PWR_WELL_BIOS _MMIO(0x45400) /* CTL1 */
7250#define HSW_PWR_WELL_DRIVER _MMIO(0x45404) /* CTL2 */
7251#define HSW_PWR_WELL_KVMR _MMIO(0x45408) /* CTL3 */
7252#define HSW_PWR_WELL_DEBUG _MMIO(0x4540C) /* CTL4 */
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03007253#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
7254#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007255#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007256#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
7257#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007258#define HSW_PWR_WELL_FORCE_ON (1<<19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007259#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007260
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00007261/* SKL Fuse Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007262#define SKL_FUSE_STATUS _MMIO(0x42000)
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00007263#define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
7264#define SKL_FUSE_PG0_DIST_STATUS (1<<27)
7265#define SKL_FUSE_PG1_DIST_STATUS (1<<26)
7266#define SKL_FUSE_PG2_DIST_STATUS (1<<25)
7267
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007268/* Per-pipe DDI Function Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007269#define _TRANS_DDI_FUNC_CTL_A 0x60400
7270#define _TRANS_DDI_FUNC_CTL_B 0x61400
7271#define _TRANS_DDI_FUNC_CTL_C 0x62400
7272#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007273#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007274
Paulo Zanoniad80a812012-10-24 16:06:19 -02007275#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007276/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02007277#define TRANS_DDI_PORT_MASK (7<<28)
Daniel Vetter26804af2014-06-25 22:01:55 +03007278#define TRANS_DDI_PORT_SHIFT 28
Paulo Zanoniad80a812012-10-24 16:06:19 -02007279#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
7280#define TRANS_DDI_PORT_NONE (0<<28)
7281#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
7282#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
7283#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
7284#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
7285#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
7286#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
7287#define TRANS_DDI_BPC_MASK (7<<20)
7288#define TRANS_DDI_BPC_8 (0<<20)
7289#define TRANS_DDI_BPC_10 (1<<20)
7290#define TRANS_DDI_BPC_6 (2<<20)
7291#define TRANS_DDI_BPC_12 (3<<20)
7292#define TRANS_DDI_PVSYNC (1<<17)
7293#define TRANS_DDI_PHSYNC (1<<16)
7294#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
7295#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
7296#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
7297#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
7298#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
Dave Airlie01b887c2014-05-02 11:17:41 +10007299#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
Paulo Zanoniad80a812012-10-24 16:06:19 -02007300#define TRANS_DDI_BFI_ENABLE (1<<4)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007301
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007302/* DisplayPort Transport Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007303#define _DP_TP_CTL_A 0x64040
7304#define _DP_TP_CTL_B 0x64140
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007305#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007306#define DP_TP_CTL_ENABLE (1<<31)
7307#define DP_TP_CTL_MODE_SST (0<<27)
7308#define DP_TP_CTL_MODE_MST (1<<27)
Dave Airlie01b887c2014-05-02 11:17:41 +10007309#define DP_TP_CTL_FORCE_ACT (1<<25)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007310#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007311#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007312#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
7313#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
7314#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03007315#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
7316#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007317#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03007318#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007319
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03007320/* DisplayPort Transport Status */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007321#define _DP_TP_STATUS_A 0x64044
7322#define _DP_TP_STATUS_B 0x64144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007323#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
Dave Airlie01b887c2014-05-02 11:17:41 +10007324#define DP_TP_STATUS_IDLE_DONE (1<<25)
7325#define DP_TP_STATUS_ACT_SENT (1<<24)
7326#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
7327#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
7328#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
7329#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
7330#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03007331
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03007332/* DDI Buffer Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007333#define _DDI_BUF_CTL_A 0x64000
7334#define _DDI_BUF_CTL_B 0x64100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007335#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007336#define DDI_BUF_CTL_ENABLE (1<<31)
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05307337#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007338#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00007339#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007340#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02007341#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02007342#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03007343#define DDI_PORT_WIDTH_MASK (7 << 1)
7344#define DDI_PORT_WIDTH_SHIFT 1
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03007345#define DDI_INIT_DISPLAY_DETECTED (1<<0)
7346
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03007347/* DDI Buffer Translations */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007348#define _DDI_BUF_TRANS_A 0x64E00
7349#define _DDI_BUF_TRANS_B 0x64E60
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007350#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
7351#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03007352
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03007353/* Sideband Interface (SBI) is programmed indirectly, via
7354 * SBI_ADDR, which contains the register offset; and SBI_DATA,
7355 * which contains the payload */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007356#define SBI_ADDR _MMIO(0xC6000)
7357#define SBI_DATA _MMIO(0xC6004)
7358#define SBI_CTL_STAT _MMIO(0xC6008)
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02007359#define SBI_CTL_DEST_ICLK (0x0<<16)
7360#define SBI_CTL_DEST_MPHY (0x1<<16)
7361#define SBI_CTL_OP_IORD (0x2<<8)
7362#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03007363#define SBI_CTL_OP_CRRD (0x6<<8)
7364#define SBI_CTL_OP_CRWR (0x7<<8)
7365#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007366#define SBI_RESPONSE_SUCCESS (0x0<<1)
7367#define SBI_BUSY (0x1<<0)
7368#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007369
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007370/* SBI offsets */
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007371#define SBI_SSCDIVINTPHASE 0x0200
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007372#define SBI_SSCDIVINTPHASE6 0x0600
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02007373#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
7374#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f<<1)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007375#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02007376#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
7377#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f<<8)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007378#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007379#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007380#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007381#define SBI_SSCDITHPHASE 0x0204
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007382#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007383#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02007384#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007385#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007386#define SBI_SSCAUXDIV6 0x0610
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02007387#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
7388#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1<<4)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007389#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007390#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007391#define SBI_GEN0 0x1f00
7392#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007393
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007394/* LPT PIXCLK_GATE */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007395#define PIXCLK_GATE _MMIO(0xC6020)
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03007396#define PIXCLK_GATE_UNGATE (1<<0)
7397#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007398
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007399/* SPLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007400#define SPLL_CTL _MMIO(0x46020)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007401#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01007402#define SPLL_PLL_SSC (1<<28)
7403#define SPLL_PLL_NON_SSC (2<<28)
Jesse Barnes11578552014-01-21 12:42:10 -08007404#define SPLL_PLL_LCPLL (3<<28)
7405#define SPLL_PLL_REF_MASK (3<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007406#define SPLL_PLL_FREQ_810MHz (0<<26)
7407#define SPLL_PLL_FREQ_1350MHz (1<<26)
Jesse Barnes11578552014-01-21 12:42:10 -08007408#define SPLL_PLL_FREQ_2700MHz (2<<26)
7409#define SPLL_PLL_FREQ_MASK (3<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007410
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03007411/* WRPLL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007412#define _WRPLL_CTL1 0x46040
7413#define _WRPLL_CTL2 0x46060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007414#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007415#define WRPLL_PLL_ENABLE (1<<31)
Daniel Vetter114fe482014-06-25 22:01:48 +03007416#define WRPLL_PLL_SSC (1<<28)
7417#define WRPLL_PLL_NON_SSC (2<<28)
7418#define WRPLL_PLL_LCPLL (3<<28)
7419#define WRPLL_PLL_REF_MASK (3<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03007420/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007421#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
Jesse Barnes11578552014-01-21 12:42:10 -08007422#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007423#define WRPLL_DIVIDER_POST(x) ((x)<<8)
Jesse Barnes11578552014-01-21 12:42:10 -08007424#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
7425#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007426#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Jesse Barnes11578552014-01-21 12:42:10 -08007427#define WRPLL_DIVIDER_FB_SHIFT 16
7428#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03007429
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007430/* Port clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007431#define _PORT_CLK_SEL_A 0x46100
7432#define _PORT_CLK_SEL_B 0x46104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007433#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007434#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
7435#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
7436#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007437#define PORT_CLK_SEL_SPLL (3<<29)
Daniel Vetter716c2e52014-06-25 22:02:02 +03007438#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007439#define PORT_CLK_SEL_WRPLL1 (4<<29)
7440#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007441#define PORT_CLK_SEL_NONE (7<<29)
Jesse Barnes11578552014-01-21 12:42:10 -08007442#define PORT_CLK_SEL_MASK (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007443
Paulo Zanonibb523fc2012-10-23 18:29:56 -02007444/* Transcoder clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007445#define _TRANS_CLK_SEL_A 0x46140
7446#define _TRANS_CLK_SEL_B 0x46144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007447#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
Paulo Zanonibb523fc2012-10-23 18:29:56 -02007448/* For each transcoder, we need to select the corresponding port clock */
7449#define TRANS_CLK_SEL_DISABLED (0x0<<29)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007450#define TRANS_CLK_SEL_PORT(x) (((x)+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007451
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007452#define _TRANSA_MSA_MISC 0x60410
7453#define _TRANSB_MSA_MISC 0x61410
7454#define _TRANSC_MSA_MISC 0x62410
7455#define _TRANS_EDP_MSA_MISC 0x6f410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007456#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007457
Paulo Zanonic9809792012-10-23 18:30:00 -02007458#define TRANS_MSA_SYNC_CLK (1<<0)
7459#define TRANS_MSA_6_BPC (0<<5)
7460#define TRANS_MSA_8_BPC (1<<5)
7461#define TRANS_MSA_10_BPC (2<<5)
7462#define TRANS_MSA_12_BPC (3<<5)
7463#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03007464
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007465/* LCPLL Control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007466#define LCPLL_CTL _MMIO(0x130040)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007467#define LCPLL_PLL_DISABLE (1<<31)
7468#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03007469#define LCPLL_CLK_FREQ_MASK (3<<26)
7470#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanonie39bf982013-11-02 21:07:36 -07007471#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
7472#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
7473#define LCPLL_CLK_FREQ_675_BDW (3<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007474#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007475#define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007476#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007477#define LCPLL_POWER_DOWN_ALLOW (1<<22)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03007478#define LCPLL_CD_SOURCE_FCLK (1<<21)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007479#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
7480
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007481/*
7482 * SKL Clocks
7483 */
7484
7485/* CDCLK_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007486#define CDCLK_CTL _MMIO(0x46000)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007487#define CDCLK_FREQ_SEL_MASK (3<<26)
7488#define CDCLK_FREQ_450_432 (0<<26)
7489#define CDCLK_FREQ_540 (1<<26)
7490#define CDCLK_FREQ_337_308 (2<<26)
7491#define CDCLK_FREQ_675_617 (3<<26)
7492#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
7493
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307494#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3<<22)
7495#define BXT_CDCLK_CD2X_DIV_SEL_1 (0<<22)
7496#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1<<22)
7497#define BXT_CDCLK_CD2X_DIV_SEL_2 (2<<22)
7498#define BXT_CDCLK_CD2X_DIV_SEL_4 (3<<22)
7499#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1<<16)
7500
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007501/* LCPLL_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007502#define LCPLL1_CTL _MMIO(0x46010)
7503#define LCPLL2_CTL _MMIO(0x46014)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007504#define LCPLL_PLL_ENABLE (1<<31)
7505
7506/* DPLL control1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007507#define DPLL_CTRL1 _MMIO(0x6C058)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007508#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
7509#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
Damien Lespiau71cd8422015-04-30 16:39:17 +01007510#define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
7511#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1)
7512#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007513#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
Damien Lespiau71cd8422015-04-30 16:39:17 +01007514#define DPLL_CTRL1_LINK_RATE_2700 0
7515#define DPLL_CTRL1_LINK_RATE_1350 1
7516#define DPLL_CTRL1_LINK_RATE_810 2
7517#define DPLL_CTRL1_LINK_RATE_1620 3
7518#define DPLL_CTRL1_LINK_RATE_1080 4
7519#define DPLL_CTRL1_LINK_RATE_2160 5
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007520
7521/* DPLL control2 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007522#define DPLL_CTRL2 _MMIO(0x6C05C)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007523#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<((port)+15))
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007524#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
Satheeshakrishna M540e7322014-11-13 14:55:16 +00007525#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007526#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk)<<((port)*3+1))
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007527#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
7528
7529/* DPLL Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007530#define DPLL_STATUS _MMIO(0x6C060)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007531#define DPLL_LOCK(id) (1<<((id)*8))
7532
7533/* DPLL cfg */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007534#define _DPLL1_CFGCR1 0x6C040
7535#define _DPLL2_CFGCR1 0x6C048
7536#define _DPLL3_CFGCR1 0x6C050
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007537#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
7538#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007539#define DPLL_CFGCR1_DCO_FRACTION(x) ((x)<<9)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007540#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
7541
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007542#define _DPLL1_CFGCR2 0x6C044
7543#define _DPLL2_CFGCR2 0x6C04C
7544#define _DPLL3_CFGCR2 0x6C054
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007545#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007546#define DPLL_CFGCR2_QDIV_RATIO(x) ((x)<<8)
7547#define DPLL_CFGCR2_QDIV_MODE(x) ((x)<<7)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007548#define DPLL_CFGCR2_KDIV_MASK (3<<5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007549#define DPLL_CFGCR2_KDIV(x) ((x)<<5)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007550#define DPLL_CFGCR2_KDIV_5 (0<<5)
7551#define DPLL_CFGCR2_KDIV_2 (1<<5)
7552#define DPLL_CFGCR2_KDIV_3 (2<<5)
7553#define DPLL_CFGCR2_KDIV_1 (3<<5)
7554#define DPLL_CFGCR2_PDIV_MASK (7<<2)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007555#define DPLL_CFGCR2_PDIV(x) ((x)<<2)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007556#define DPLL_CFGCR2_PDIV_1 (0<<2)
7557#define DPLL_CFGCR2_PDIV_2 (1<<2)
7558#define DPLL_CFGCR2_PDIV_3 (2<<2)
7559#define DPLL_CFGCR2_PDIV_7 (4<<2)
7560#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
7561
Lyudeda3b8912016-02-04 10:43:21 -05007562#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007563#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
Satheeshakrishna M540e7322014-11-13 14:55:16 +00007564
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307565/* BXT display engine PLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007566#define BXT_DE_PLL_CTL _MMIO(0x6d000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307567#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
7568#define BXT_DE_PLL_RATIO_MASK 0xff
7569
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007570#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307571#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
7572#define BXT_DE_PLL_LOCK (1 << 30)
7573
A.Sunil Kamath664326f2014-11-24 13:37:44 +05307574/* GEN9 DC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007575#define DC_STATE_EN _MMIO(0x45504)
Imre Deak13ae3a02015-11-04 19:24:16 +02007576#define DC_STATE_DISABLE 0
A.Sunil Kamath664326f2014-11-24 13:37:44 +05307577#define DC_STATE_EN_UPTO_DC5 (1<<0)
7578#define DC_STATE_EN_DC9 (1<<3)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05307579#define DC_STATE_EN_UPTO_DC6 (2<<0)
7580#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
7581
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007582#define DC_STATE_DEBUG _MMIO(0x45520)
Mika Kuoppala5b076882016-02-19 12:26:04 +02007583#define DC_STATE_DEBUG_MASK_CORES (1<<0)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05307584#define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1)
7585
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007586/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
7587 * since on HSW we can't write to it using I915_WRITE. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007588#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
7589#define D_COMP_BDW _MMIO(0x138144)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007590#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
7591#define D_COMP_COMP_FORCE (1<<8)
7592#define D_COMP_COMP_DISABLE (1<<0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007593
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03007594/* Pipe WM_LINETIME - watermark line time */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007595#define _PIPE_WM_LINETIME_A 0x45270
7596#define _PIPE_WM_LINETIME_B 0x45274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007597#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007598#define PIPE_WM_LINETIME_MASK (0x1ff)
7599#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03007600#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007601#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03007602
7603/* SFUSE_STRAP */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007604#define SFUSE_STRAP _MMIO(0xc2014)
Damien Lespiau658ac4c2014-02-10 17:19:45 +00007605#define SFUSE_STRAP_FUSE_LOCK (1<<13)
7606#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
Ville Syrjälä65e472e2015-12-01 23:28:55 +02007607#define SFUSE_STRAP_CRT_DISABLED (1<<6)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03007608#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
7609#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
7610#define SFUSE_STRAP_DDID_DETECTED (1<<0)
7611
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007612#define WM_MISC _MMIO(0x45260)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03007613#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
7614
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007615#define WM_DBG _MMIO(0x45280)
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007616#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
7617#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
7618#define WM_DBG_DISALLOW_SPRITE (1<<2)
7619
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007620/* pipe CSC */
7621#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
7622#define _PIPE_A_CSC_COEFF_BY 0x49014
7623#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
7624#define _PIPE_A_CSC_COEFF_BU 0x4901c
7625#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
7626#define _PIPE_A_CSC_COEFF_BV 0x49024
7627#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03007628#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
7629#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
7630#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007631#define _PIPE_A_CSC_PREOFF_HI 0x49030
7632#define _PIPE_A_CSC_PREOFF_ME 0x49034
7633#define _PIPE_A_CSC_PREOFF_LO 0x49038
7634#define _PIPE_A_CSC_POSTOFF_HI 0x49040
7635#define _PIPE_A_CSC_POSTOFF_ME 0x49044
7636#define _PIPE_A_CSC_POSTOFF_LO 0x49048
7637
7638#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
7639#define _PIPE_B_CSC_COEFF_BY 0x49114
7640#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
7641#define _PIPE_B_CSC_COEFF_BU 0x4911c
7642#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
7643#define _PIPE_B_CSC_COEFF_BV 0x49124
7644#define _PIPE_B_CSC_MODE 0x49128
7645#define _PIPE_B_CSC_PREOFF_HI 0x49130
7646#define _PIPE_B_CSC_PREOFF_ME 0x49134
7647#define _PIPE_B_CSC_PREOFF_LO 0x49138
7648#define _PIPE_B_CSC_POSTOFF_HI 0x49140
7649#define _PIPE_B_CSC_POSTOFF_ME 0x49144
7650#define _PIPE_B_CSC_POSTOFF_LO 0x49148
7651
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007652#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
7653#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
7654#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
7655#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
7656#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
7657#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
7658#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
7659#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
7660#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
7661#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
7662#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
7663#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
7664#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007665
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00007666/* pipe degamma/gamma LUTs on IVB+ */
7667#define _PAL_PREC_INDEX_A 0x4A400
7668#define _PAL_PREC_INDEX_B 0x4AC00
7669#define _PAL_PREC_INDEX_C 0x4B400
7670#define PAL_PREC_10_12_BIT (0 << 31)
7671#define PAL_PREC_SPLIT_MODE (1 << 31)
7672#define PAL_PREC_AUTO_INCREMENT (1 << 15)
7673#define _PAL_PREC_DATA_A 0x4A404
7674#define _PAL_PREC_DATA_B 0x4AC04
7675#define _PAL_PREC_DATA_C 0x4B404
7676#define _PAL_PREC_GC_MAX_A 0x4A410
7677#define _PAL_PREC_GC_MAX_B 0x4AC10
7678#define _PAL_PREC_GC_MAX_C 0x4B410
7679#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
7680#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
7681#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
7682
7683#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
7684#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
7685#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
7686#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
7687
Lionel Landwerlin29dc3732016-03-16 10:57:17 +00007688/* pipe CSC & degamma/gamma LUTs on CHV */
7689#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
7690#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
7691#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
7692#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
7693#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
7694#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
7695#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
7696#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
7697#define CGM_PIPE_MODE_GAMMA (1 << 2)
7698#define CGM_PIPE_MODE_CSC (1 << 1)
7699#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
7700
7701#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
7702#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
7703#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
7704#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
7705#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
7706#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
7707#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
7708#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
7709
7710#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
7711#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
7712#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
7713#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
7714#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
7715#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
7716#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
7717#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
7718
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007719/* MIPI DSI registers */
7720
7721#define _MIPI_PORT(port, a, c) _PORT3(port, a, 0, c) /* ports A and C only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007722#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
Jani Nikula3230bf12013-08-27 15:12:16 +03007723
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05307724/* BXT MIPI clock controls */
7725#define BXT_MAX_VAR_OUTPUT_KHZ 39500
7726
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007727#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05307728#define BXT_MIPI1_DIV_SHIFT 26
7729#define BXT_MIPI2_DIV_SHIFT 10
7730#define BXT_MIPI_DIV_SHIFT(port) \
7731 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
7732 BXT_MIPI2_DIV_SHIFT)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05307733
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05307734/* TX control divider to select actual TX clock output from (8x/var) */
Deepak M782d25c2016-02-15 22:43:57 +05307735#define BXT_MIPI1_TX_ESCLK_SHIFT 26
7736#define BXT_MIPI2_TX_ESCLK_SHIFT 10
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05307737#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
7738 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
7739 BXT_MIPI2_TX_ESCLK_SHIFT)
Deepak M782d25c2016-02-15 22:43:57 +05307740#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
7741#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05307742#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
7743 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
Deepak M782d25c2016-02-15 22:43:57 +05307744 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
7745#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
7746 ((val & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
7747/* RX upper control divider to select actual RX clock output from 8x */
7748#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
7749#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
7750#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
7751 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
7752 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
7753#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
7754#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
7755#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
7756 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
7757 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
7758#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
7759 ((val & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
7760/* 8/3X divider to select the actual 8/3X clock output from 8x */
7761#define BXT_MIPI1_8X_BY3_SHIFT 19
7762#define BXT_MIPI2_8X_BY3_SHIFT 3
7763#define BXT_MIPI_8X_BY3_SHIFT(port) \
7764 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
7765 BXT_MIPI2_8X_BY3_SHIFT)
7766#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
7767#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
7768#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
7769 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
7770 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
7771#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
7772 ((val & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
7773/* RX lower control divider to select actual RX clock output from 8x */
7774#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
7775#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
7776#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
7777 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
7778 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
7779#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
7780#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
7781#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
7782 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
7783 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
7784#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
7785 ((val & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
7786
7787#define RX_DIVIDER_BIT_1_2 0x3
7788#define RX_DIVIDER_BIT_3_4 0xC
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05307789
Shashank Sharmad2e08c02015-09-01 19:41:40 +05307790/* BXT MIPI mode configure */
7791#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
7792#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007793#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05307794 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
7795
7796#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
7797#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007798#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05307799 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
7800
7801#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
7802#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007803#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05307804 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
7805
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007806#define BXT_DSI_PLL_CTL _MMIO(0x161000)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05307807#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
7808#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
7809#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
7810#define BXT_DSIC_16X_BY2 (1 << 10)
7811#define BXT_DSIC_16X_BY3 (2 << 10)
7812#define BXT_DSIC_16X_BY4 (3 << 10)
7813#define BXT_DSIA_16X_BY2 (1 << 8)
7814#define BXT_DSIA_16X_BY3 (2 << 8)
7815#define BXT_DSIA_16X_BY4 (3 << 8)
7816#define BXT_DSI_FREQ_SEL_SHIFT 8
7817#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
7818
7819#define BXT_DSI_PLL_RATIO_MAX 0x7D
7820#define BXT_DSI_PLL_RATIO_MIN 0x22
7821#define BXT_DSI_PLL_RATIO_MASK 0xFF
Deepak M61ad9922015-12-04 19:47:38 +05307822#define BXT_REF_CLOCK_KHZ 19200
Shashank Sharmacfe01a52015-09-01 19:41:38 +05307823
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007824#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05307825#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
7826#define BXT_DSI_PLL_LOCKED (1 << 30)
7827
Jani Nikula3230bf12013-08-27 15:12:16 +03007828#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007829#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007830#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +05307831
7832 /* BXT port control */
7833#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
7834#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007835#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +05307836
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007837#define DPI_ENABLE (1 << 31) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03007838#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
7839#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
Gaurav K Singh369602d2014-12-05 14:09:28 +05307840#define DUAL_LINK_MODE_SHIFT 26
Jani Nikula3230bf12013-08-27 15:12:16 +03007841#define DUAL_LINK_MODE_MASK (1 << 26)
7842#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
7843#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007844#define DITHERING_ENABLE (1 << 25) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03007845#define FLOPPED_HSTX (1 << 23)
7846#define DE_INVERT (1 << 19) /* XXX */
7847#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
7848#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
7849#define AFE_LATCHOUT (1 << 17)
7850#define LP_OUTPUT_HOLD (1 << 16)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007851#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
7852#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
7853#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
7854#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
Jani Nikula3230bf12013-08-27 15:12:16 +03007855#define CSB_SHIFT 9
7856#define CSB_MASK (3 << 9)
7857#define CSB_20MHZ (0 << 9)
7858#define CSB_10MHZ (1 << 9)
7859#define CSB_40MHZ (2 << 9)
7860#define BANDGAP_MASK (1 << 8)
7861#define BANDGAP_PNW_CIRCUIT (0 << 8)
7862#define BANDGAP_LNC_CIRCUIT (1 << 8)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007863#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
7864#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
7865#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
7866#define TEARING_EFFECT_SHIFT 2 /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03007867#define TEARING_EFFECT_MASK (3 << 2)
7868#define TEARING_EFFECT_OFF (0 << 2)
7869#define TEARING_EFFECT_DSI (1 << 2)
7870#define TEARING_EFFECT_GPIO (2 << 2)
7871#define LANE_CONFIGURATION_SHIFT 0
7872#define LANE_CONFIGURATION_MASK (3 << 0)
7873#define LANE_CONFIGURATION_4LANE (0 << 0)
7874#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
7875#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
7876
7877#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007878#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007879#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03007880#define TEARING_EFFECT_DELAY_SHIFT 0
7881#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
7882
7883/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307884#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +03007885
7886/* MIPI DSI Controller and D-PHY registers */
7887
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307888#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007889#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007890#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +03007891#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
7892#define ULPS_STATE_MASK (3 << 1)
7893#define ULPS_STATE_ENTER (2 << 1)
7894#define ULPS_STATE_EXIT (1 << 1)
7895#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
7896#define DEVICE_READY (1 << 0)
7897
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307898#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007899#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007900#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307901#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007902#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007903#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +03007904#define TEARING_EFFECT (1 << 31)
7905#define SPL_PKT_SENT_INTERRUPT (1 << 30)
7906#define GEN_READ_DATA_AVAIL (1 << 29)
7907#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
7908#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
7909#define RX_PROT_VIOLATION (1 << 26)
7910#define RX_INVALID_TX_LENGTH (1 << 25)
7911#define ACK_WITH_NO_ERROR (1 << 24)
7912#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
7913#define LP_RX_TIMEOUT (1 << 22)
7914#define HS_TX_TIMEOUT (1 << 21)
7915#define DPI_FIFO_UNDERRUN (1 << 20)
7916#define LOW_CONTENTION (1 << 19)
7917#define HIGH_CONTENTION (1 << 18)
7918#define TXDSI_VC_ID_INVALID (1 << 17)
7919#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
7920#define TXCHECKSUM_ERROR (1 << 15)
7921#define TXECC_MULTIBIT_ERROR (1 << 14)
7922#define TXECC_SINGLE_BIT_ERROR (1 << 13)
7923#define TXFALSE_CONTROL_ERROR (1 << 12)
7924#define RXDSI_VC_ID_INVALID (1 << 11)
7925#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
7926#define RXCHECKSUM_ERROR (1 << 9)
7927#define RXECC_MULTIBIT_ERROR (1 << 8)
7928#define RXECC_SINGLE_BIT_ERROR (1 << 7)
7929#define RXFALSE_CONTROL_ERROR (1 << 6)
7930#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
7931#define RX_LP_TX_SYNC_ERROR (1 << 4)
7932#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
7933#define RXEOT_SYNC_ERROR (1 << 2)
7934#define RXSOT_SYNC_ERROR (1 << 1)
7935#define RXSOT_ERROR (1 << 0)
7936
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307937#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007938#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007939#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +03007940#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
7941#define CMD_MODE_NOT_SUPPORTED (0 << 13)
7942#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
7943#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
7944#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
7945#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
7946#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
7947#define VID_MODE_FORMAT_MASK (0xf << 7)
7948#define VID_MODE_NOT_SUPPORTED (0 << 7)
7949#define VID_MODE_FORMAT_RGB565 (1 << 7)
Jani Nikula42c151e2016-03-16 12:21:39 +02007950#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
7951#define VID_MODE_FORMAT_RGB666 (3 << 7)
Jani Nikula3230bf12013-08-27 15:12:16 +03007952#define VID_MODE_FORMAT_RGB888 (4 << 7)
7953#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
7954#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
7955#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
7956#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
7957#define DATA_LANES_PRG_REG_SHIFT 0
7958#define DATA_LANES_PRG_REG_MASK (7 << 0)
7959
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307960#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007961#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007962#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007963#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
7964
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307965#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007966#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007967#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007968#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
7969
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307970#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007971#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007972#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007973#define TURN_AROUND_TIMEOUT_MASK 0x3f
7974
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307975#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007976#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007977#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +03007978#define DEVICE_RESET_TIMER_MASK 0xffff
7979
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307980#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007981#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007982#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +03007983#define VERTICAL_ADDRESS_SHIFT 16
7984#define VERTICAL_ADDRESS_MASK (0xffff << 16)
7985#define HORIZONTAL_ADDRESS_SHIFT 0
7986#define HORIZONTAL_ADDRESS_MASK 0xffff
7987
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307988#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007989#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007990#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03007991#define DBI_FIFO_EMPTY_HALF (0 << 0)
7992#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
7993#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
7994
7995/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307996#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007997#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007998#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007999
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308000#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008001#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008002#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008003
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308004#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008005#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008006#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008007
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308008#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008009#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008010#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008011
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308012#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008013#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008014#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008015
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308016#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008017#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008018#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008019
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308020#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008021#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008022#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008023
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308024#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008025#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008026#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308027
Jani Nikula3230bf12013-08-27 15:12:16 +03008028/* regs above are bits 15:0 */
8029
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308030#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008031#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008032#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008033#define DPI_LP_MODE (1 << 6)
8034#define BACKLIGHT_OFF (1 << 5)
8035#define BACKLIGHT_ON (1 << 4)
8036#define COLOR_MODE_OFF (1 << 3)
8037#define COLOR_MODE_ON (1 << 2)
8038#define TURN_ON (1 << 1)
8039#define SHUTDOWN (1 << 0)
8040
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308041#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008042#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008043#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03008044#define COMMAND_BYTE_SHIFT 0
8045#define COMMAND_BYTE_MASK (0x3f << 0)
8046
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308047#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008048#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008049#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008050#define MASTER_INIT_TIMER_SHIFT 0
8051#define MASTER_INIT_TIMER_MASK (0xffff << 0)
8052
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308053#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008054#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008055#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008056 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +03008057#define MAX_RETURN_PKT_SIZE_SHIFT 0
8058#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
8059
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308060#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008061#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008062#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008063#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
8064#define DISABLE_VIDEO_BTA (1 << 3)
8065#define IP_TG_CONFIG (1 << 2)
8066#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
8067#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
8068#define VIDEO_MODE_BURST (3 << 0)
8069
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308070#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008071#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008072#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03008073#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
8074#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
8075#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
8076#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
8077#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
8078#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
8079#define CLOCKSTOP (1 << 1)
8080#define EOT_DISABLE (1 << 0)
8081
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308082#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008083#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008084#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +03008085#define LP_BYTECLK_SHIFT 0
8086#define LP_BYTECLK_MASK (0xffff << 0)
8087
8088/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308089#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008090#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008091#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03008092
8093/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308094#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008095#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008096#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03008097
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308098#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008099#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008100#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308101#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008102#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008103#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008104#define LONG_PACKET_WORD_COUNT_SHIFT 8
8105#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
8106#define SHORT_PACKET_PARAM_SHIFT 8
8107#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
8108#define VIRTUAL_CHANNEL_SHIFT 6
8109#define VIRTUAL_CHANNEL_MASK (3 << 6)
8110#define DATA_TYPE_SHIFT 0
Ville Syrjälä395b2912015-09-18 20:03:40 +03008111#define DATA_TYPE_MASK (0x3f << 0)
Jani Nikula3230bf12013-08-27 15:12:16 +03008112/* data type values, see include/video/mipi_display.h */
8113
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308114#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008115#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008116#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008117#define DPI_FIFO_EMPTY (1 << 28)
8118#define DBI_FIFO_EMPTY (1 << 27)
8119#define LP_CTRL_FIFO_EMPTY (1 << 26)
8120#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
8121#define LP_CTRL_FIFO_FULL (1 << 24)
8122#define HS_CTRL_FIFO_EMPTY (1 << 18)
8123#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
8124#define HS_CTRL_FIFO_FULL (1 << 16)
8125#define LP_DATA_FIFO_EMPTY (1 << 10)
8126#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
8127#define LP_DATA_FIFO_FULL (1 << 8)
8128#define HS_DATA_FIFO_EMPTY (1 << 2)
8129#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
8130#define HS_DATA_FIFO_FULL (1 << 0)
8131
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308132#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008133#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008134#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03008135#define DBI_HS_LP_MODE_MASK (1 << 0)
8136#define DBI_LP_MODE (1 << 0)
8137#define DBI_HS_MODE (0 << 0)
8138
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308139#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008140#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008141#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +03008142#define EXIT_ZERO_COUNT_SHIFT 24
8143#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
8144#define TRAIL_COUNT_SHIFT 16
8145#define TRAIL_COUNT_MASK (0x1f << 16)
8146#define CLK_ZERO_COUNT_SHIFT 8
8147#define CLK_ZERO_COUNT_MASK (0xff << 8)
8148#define PREPARE_COUNT_SHIFT 0
8149#define PREPARE_COUNT_MASK (0x3f << 0)
8150
8151/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308152#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008153#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008154#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008155
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008156#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
8157#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
8158#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008159#define LP_HS_SSW_CNT_SHIFT 16
8160#define LP_HS_SSW_CNT_MASK (0xffff << 16)
8161#define HS_LP_PWR_SW_CNT_SHIFT 0
8162#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
8163
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308164#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008165#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008166#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008167#define STOP_STATE_STALL_COUNTER_SHIFT 0
8168#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
8169
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308170#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008171#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008172#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308173#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008174#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008175#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +03008176#define RX_CONTENTION_DETECTED (1 << 0)
8177
8178/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308179#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +03008180#define DBI_TYPEC_ENABLE (1 << 31)
8181#define DBI_TYPEC_WIP (1 << 30)
8182#define DBI_TYPEC_OPTION_SHIFT 28
8183#define DBI_TYPEC_OPTION_MASK (3 << 28)
8184#define DBI_TYPEC_FREQ_SHIFT 24
8185#define DBI_TYPEC_FREQ_MASK (0xf << 24)
8186#define DBI_TYPEC_OVERRIDE (1 << 8)
8187#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
8188#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
8189
8190
8191/* MIPI adapter registers */
8192
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308193#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008194#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008195#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008196#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
8197#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
8198#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
8199#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
8200#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
8201#define READ_REQUEST_PRIORITY_SHIFT 3
8202#define READ_REQUEST_PRIORITY_MASK (3 << 3)
8203#define READ_REQUEST_PRIORITY_LOW (0 << 3)
8204#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
8205#define RGB_FLIP_TO_BGR (1 << 2)
8206
Jani Nikula6b93e9c2016-03-15 21:51:12 +02008207#define BXT_PIPE_SELECT_SHIFT 7
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308208#define BXT_PIPE_SELECT_MASK (7 << 7)
Deepak M56c48972015-12-09 20:14:04 +05308209#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308210
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308211#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008212#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008213#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03008214#define DATA_MEM_ADDRESS_SHIFT 5
8215#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
8216#define DATA_VALID (1 << 0)
8217
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308218#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008219#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008220#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03008221#define DATA_LENGTH_SHIFT 0
8222#define DATA_LENGTH_MASK (0xfffff << 0)
8223
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308224#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008225#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008226#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03008227#define COMMAND_MEM_ADDRESS_SHIFT 5
8228#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
8229#define AUTO_PWG_ENABLE (1 << 2)
8230#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
8231#define COMMAND_VALID (1 << 0)
8232
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308233#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008234#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008235#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03008236#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
8237#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
8238
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308239#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008240#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008241#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +03008242
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308243#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008244#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008245#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +03008246#define READ_DATA_VALID(n) (1 << (n))
8247
Antti Koskipaaa57c7742014-02-04 14:22:24 +02008248/* For UMS only (deprecated): */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00008249#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
8250#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02008251
Peter Antoine3bbaba02015-07-10 20:13:11 +03008252/* MOCS (Memory Object Control State) registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008253#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
Peter Antoine3bbaba02015-07-10 20:13:11 +03008254
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008255#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
8256#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
8257#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
8258#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
8259#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
Peter Antoine3bbaba02015-07-10 20:13:11 +03008260
Tim Gored5165eb2016-02-04 11:49:34 +00008261/* gamt regs */
8262#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
8263#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
8264#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
8265#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
8266#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
8267
Jesse Barnes585fb112008-07-29 11:54:06 -07008268#endif /* _I915_REG_H_ */