blob: 6d3a8654654a1b5234560ae2c997d8d7e1156815 [file] [log] [blame]
Mark Brown9e6e96a2010-01-29 17:47:12 +00001/*
2 * wm8994.c -- WM8994 ALSA SoC Audio driver
3 *
4 * Copyright 2009 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/module.h>
15#include <linux/moduleparam.h>
16#include <linux/init.h>
17#include <linux/delay.h>
18#include <linux/pm.h>
19#include <linux/i2c.h>
20#include <linux/platform_device.h>
Mark Brown39fb51a2010-11-26 17:23:43 +000021#include <linux/pm_runtime.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000022#include <linux/regulator/consumer.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090023#include <linux/slab.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000024#include <sound/core.h>
Mark Brown821edd22010-11-26 15:21:09 +000025#include <sound/jack.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000026#include <sound/pcm.h>
27#include <sound/pcm_params.h>
28#include <sound/soc.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000029#include <sound/initval.h>
30#include <sound/tlv.h>
Mark Brown2bbb5d62010-12-05 12:50:12 +000031#include <trace/events/asoc.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000032
33#include <linux/mfd/wm8994/core.h>
34#include <linux/mfd/wm8994/registers.h>
35#include <linux/mfd/wm8994/pdata.h>
36#include <linux/mfd/wm8994/gpio.h>
37
38#include "wm8994.h"
39#include "wm_hubs.h"
40
Mark Brownaf6b6fe2011-11-30 20:32:05 +000041#define WM1811_JACKDET_MODE_NONE 0x0000
42#define WM1811_JACKDET_MODE_JACK 0x0100
43#define WM1811_JACKDET_MODE_MIC 0x0080
44#define WM1811_JACKDET_MODE_AUDIO 0x0180
45
Mark Brown9e6e96a2010-01-29 17:47:12 +000046#define WM8994_NUM_DRC 3
47#define WM8994_NUM_EQ 3
48
49static int wm8994_drc_base[] = {
50 WM8994_AIF1_DRC1_1,
51 WM8994_AIF1_DRC2_1,
52 WM8994_AIF2_DRC_1,
53};
54
55static int wm8994_retune_mobile_base[] = {
56 WM8994_AIF1_DAC1_EQ_GAINS_1,
57 WM8994_AIF1_DAC2_EQ_GAINS_1,
58 WM8994_AIF2_EQ_GAINS_1,
59};
60
Mark Brownb00adf72011-08-13 11:57:18 +090061static void wm8958_default_micdet(u16 status, void *data);
62
Mark Brownaf6b6fe2011-11-30 20:32:05 +000063static const struct wm8958_micd_rate micdet_rates[] = {
Mark Brownb00adf72011-08-13 11:57:18 +090064 { 32768, true, 1, 4 },
65 { 32768, false, 1, 1 },
Mark Brown604533d2011-12-01 12:51:25 +000066 { 44100 * 256, true, 7, 10 },
67 { 44100 * 256, false, 7, 10 },
Mark Brownb00adf72011-08-13 11:57:18 +090068};
69
Mark Brownaf6b6fe2011-11-30 20:32:05 +000070static const struct wm8958_micd_rate jackdet_rates[] = {
71 { 32768, true, 0, 1 },
72 { 32768, false, 0, 1 },
Mark Browne9d9a962012-04-26 16:07:32 +010073 { 44100 * 256, true, 10, 10 },
74 { 44100 * 256, false, 7, 8 },
Mark Brownaf6b6fe2011-11-30 20:32:05 +000075};
76
Mark Brownb00adf72011-08-13 11:57:18 +090077static void wm8958_micd_set_rate(struct snd_soc_codec *codec)
78{
79 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
80 int best, i, sysclk, val;
81 bool idle;
Mark Brownaf6b6fe2011-11-30 20:32:05 +000082 const struct wm8958_micd_rate *rates;
83 int num_rates;
Mark Brownb00adf72011-08-13 11:57:18 +090084
Mark Brownfcdc4de2012-04-26 16:35:46 +010085 if (!(wm8994->pdata && wm8994->pdata->micd_rates) &&
86 wm8994->jack_cb != wm8958_default_micdet)
Mark Brownb00adf72011-08-13 11:57:18 +090087 return;
88
89 idle = !wm8994->jack_mic;
90
91 sysclk = snd_soc_read(codec, WM8994_CLOCKING_1);
92 if (sysclk & WM8994_SYSCLK_SRC)
93 sysclk = wm8994->aifclk[1];
94 else
95 sysclk = wm8994->aifclk[0];
96
Mark Browncd1707a2011-12-01 13:44:25 +000097 if (wm8994->pdata && wm8994->pdata->micd_rates) {
98 rates = wm8994->pdata->micd_rates;
99 num_rates = wm8994->pdata->num_micd_rates;
100 } else if (wm8994->jackdet) {
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000101 rates = jackdet_rates;
102 num_rates = ARRAY_SIZE(jackdet_rates);
103 } else {
104 rates = micdet_rates;
105 num_rates = ARRAY_SIZE(micdet_rates);
106 }
107
Mark Brownb00adf72011-08-13 11:57:18 +0900108 best = 0;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000109 for (i = 0; i < num_rates; i++) {
110 if (rates[i].idle != idle)
Mark Brownb00adf72011-08-13 11:57:18 +0900111 continue;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000112 if (abs(rates[i].sysclk - sysclk) <
113 abs(rates[best].sysclk - sysclk))
Mark Brownb00adf72011-08-13 11:57:18 +0900114 best = i;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000115 else if (rates[best].idle != idle)
Mark Brownb00adf72011-08-13 11:57:18 +0900116 best = i;
117 }
118
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000119 val = rates[best].start << WM8958_MICD_BIAS_STARTTIME_SHIFT
120 | rates[best].rate << WM8958_MICD_RATE_SHIFT;
Mark Brownb00adf72011-08-13 11:57:18 +0900121
Mark Brown3a334ad2012-04-26 17:02:16 +0100122 dev_dbg(codec->dev, "MICD rate %d,%d for %dHz %s\n",
123 rates[best].start, rates[best].rate, sysclk,
124 idle ? "idle" : "active");
125
Mark Brownb00adf72011-08-13 11:57:18 +0900126 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
127 WM8958_MICD_BIAS_STARTTIME_MASK |
128 WM8958_MICD_RATE_MASK, val);
129}
130
Mark Brown9e6e96a2010-01-29 17:47:12 +0000131static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
132{
Mark Brownb2c812e2010-04-14 15:35:19 +0900133 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000134 int rate;
135 int reg1 = 0;
136 int offset;
137
138 if (aif)
139 offset = 4;
140 else
141 offset = 0;
142
143 switch (wm8994->sysclk[aif]) {
144 case WM8994_SYSCLK_MCLK1:
145 rate = wm8994->mclk[0];
146 break;
147
148 case WM8994_SYSCLK_MCLK2:
149 reg1 |= 0x8;
150 rate = wm8994->mclk[1];
151 break;
152
153 case WM8994_SYSCLK_FLL1:
154 reg1 |= 0x10;
155 rate = wm8994->fll[0].out;
156 break;
157
158 case WM8994_SYSCLK_FLL2:
159 reg1 |= 0x18;
160 rate = wm8994->fll[1].out;
161 break;
162
163 default:
164 return -EINVAL;
165 }
166
167 if (rate >= 13500000) {
168 rate /= 2;
169 reg1 |= WM8994_AIF1CLK_DIV;
170
171 dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
172 aif + 1, rate);
173 }
Mark Brown5e5e2be2010-04-25 12:20:30 +0100174
Mark Brown9e6e96a2010-01-29 17:47:12 +0000175 wm8994->aifclk[aif] = rate;
176
177 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
178 WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
179 reg1);
180
181 return 0;
182}
183
184static int configure_clock(struct snd_soc_codec *codec)
185{
Mark Brownb2c812e2010-04-14 15:35:19 +0900186 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Axel Lin04f45c42011-10-04 20:07:03 +0800187 int change, new;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000188
189 /* Bring up the AIF clocks first */
190 configure_aif_clock(codec, 0);
191 configure_aif_clock(codec, 1);
192
193 /* Then switch CLK_SYS over to the higher of them; a change
194 * can only happen as a result of a clocking change which can
195 * only be made outside of DAPM so we can safely redo the
196 * clocking.
197 */
198
199 /* If they're equal it doesn't matter which is used */
Mark Brownb00adf72011-08-13 11:57:18 +0900200 if (wm8994->aifclk[0] == wm8994->aifclk[1]) {
201 wm8958_micd_set_rate(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000202 return 0;
Mark Brownb00adf72011-08-13 11:57:18 +0900203 }
Mark Brown9e6e96a2010-01-29 17:47:12 +0000204
205 if (wm8994->aifclk[0] < wm8994->aifclk[1])
206 new = WM8994_SYSCLK_SRC;
207 else
208 new = 0;
209
Axel Lin04f45c42011-10-04 20:07:03 +0800210 change = snd_soc_update_bits(codec, WM8994_CLOCKING_1,
211 WM8994_SYSCLK_SRC, new);
Mark Brown52ac7ab2011-12-01 12:43:26 +0000212 if (change)
213 snd_soc_dapm_sync(&codec->dapm);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000214
Mark Brownb00adf72011-08-13 11:57:18 +0900215 wm8958_micd_set_rate(codec);
216
Mark Brown9e6e96a2010-01-29 17:47:12 +0000217 return 0;
218}
219
220static int check_clk_sys(struct snd_soc_dapm_widget *source,
221 struct snd_soc_dapm_widget *sink)
222{
223 int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
224 const char *clk;
225
226 /* Check what we're currently using for CLK_SYS */
227 if (reg & WM8994_SYSCLK_SRC)
228 clk = "AIF2CLK";
229 else
230 clk = "AIF1CLK";
231
232 return strcmp(source->name, clk) == 0;
233}
234
235static const char *sidetone_hpf_text[] = {
236 "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
237};
238
239static const struct soc_enum sidetone_hpf =
240 SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
241
Uk Kim146fd572010-12-07 13:58:40 +0000242static const char *adc_hpf_text[] = {
243 "HiFi", "Voice 1", "Voice 2", "Voice 3"
244};
245
246static const struct soc_enum aif1adc1_hpf =
247 SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
248
249static const struct soc_enum aif1adc2_hpf =
250 SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
251
252static const struct soc_enum aif2adc_hpf =
253 SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
254
Mark Brown9e6e96a2010-01-29 17:47:12 +0000255static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
256static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
257static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
258static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
259static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
Mark Brown1ddc07d2011-08-16 10:08:48 +0900260static const DECLARE_TLV_DB_SCALE(ng_tlv, -10200, 600, 0);
Mark Brown81204c82011-05-24 17:35:53 +0800261static const DECLARE_TLV_DB_SCALE(mixin_boost_tlv, 0, 900, 0);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000262
263#define WM8994_DRC_SWITCH(xname, reg, shift) \
264{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
265 .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
266 .put = wm8994_put_drc_sw, \
267 .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
268
269static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
270 struct snd_ctl_elem_value *ucontrol)
271{
272 struct soc_mixer_control *mc =
273 (struct soc_mixer_control *)kcontrol->private_value;
274 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
275 int mask, ret;
276
277 /* Can't enable both ADC and DAC paths simultaneously */
278 if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
279 mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
280 WM8994_AIF1ADC1R_DRC_ENA_MASK;
281 else
282 mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
283
284 ret = snd_soc_read(codec, mc->reg);
285 if (ret < 0)
286 return ret;
287 if (ret & mask)
288 return -EINVAL;
289
290 return snd_soc_put_volsw(kcontrol, ucontrol);
291}
292
Mark Brown9e6e96a2010-01-29 17:47:12 +0000293static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
294{
Mark Brownb2c812e2010-04-14 15:35:19 +0900295 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000296 struct wm8994_pdata *pdata = wm8994->pdata;
297 int base = wm8994_drc_base[drc];
298 int cfg = wm8994->drc_cfg[drc];
299 int save, i;
300
301 /* Save any enables; the configuration should clear them. */
302 save = snd_soc_read(codec, base);
303 save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
304 WM8994_AIF1ADC1R_DRC_ENA;
305
306 for (i = 0; i < WM8994_DRC_REGS; i++)
307 snd_soc_update_bits(codec, base + i, 0xffff,
308 pdata->drc_cfgs[cfg].regs[i]);
309
310 snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
311 WM8994_AIF1ADC1L_DRC_ENA |
312 WM8994_AIF1ADC1R_DRC_ENA, save);
313}
314
315/* Icky as hell but saves code duplication */
316static int wm8994_get_drc(const char *name)
317{
318 if (strcmp(name, "AIF1DRC1 Mode") == 0)
319 return 0;
320 if (strcmp(name, "AIF1DRC2 Mode") == 0)
321 return 1;
322 if (strcmp(name, "AIF2DRC Mode") == 0)
323 return 2;
324 return -EINVAL;
325}
326
327static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
328 struct snd_ctl_elem_value *ucontrol)
329{
330 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000331 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000332 struct wm8994_pdata *pdata = wm8994->pdata;
333 int drc = wm8994_get_drc(kcontrol->id.name);
334 int value = ucontrol->value.integer.value[0];
335
336 if (drc < 0)
337 return drc;
338
339 if (value >= pdata->num_drc_cfgs)
340 return -EINVAL;
341
342 wm8994->drc_cfg[drc] = value;
343
344 wm8994_set_drc(codec, drc);
345
346 return 0;
347}
348
349static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
350 struct snd_ctl_elem_value *ucontrol)
351{
352 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brownb2c812e2010-04-14 15:35:19 +0900353 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000354 int drc = wm8994_get_drc(kcontrol->id.name);
355
356 ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
357
358 return 0;
359}
360
361static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
362{
Mark Brownb2c812e2010-04-14 15:35:19 +0900363 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000364 struct wm8994_pdata *pdata = wm8994->pdata;
365 int base = wm8994_retune_mobile_base[block];
366 int iface, best, best_val, save, i, cfg;
367
368 if (!pdata || !wm8994->num_retune_mobile_texts)
369 return;
370
371 switch (block) {
372 case 0:
373 case 1:
374 iface = 0;
375 break;
376 case 2:
377 iface = 1;
378 break;
379 default:
380 return;
381 }
382
383 /* Find the version of the currently selected configuration
384 * with the nearest sample rate. */
385 cfg = wm8994->retune_mobile_cfg[block];
386 best = 0;
387 best_val = INT_MAX;
388 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
389 if (strcmp(pdata->retune_mobile_cfgs[i].name,
390 wm8994->retune_mobile_texts[cfg]) == 0 &&
391 abs(pdata->retune_mobile_cfgs[i].rate
392 - wm8994->dac_rates[iface]) < best_val) {
393 best = i;
394 best_val = abs(pdata->retune_mobile_cfgs[i].rate
395 - wm8994->dac_rates[iface]);
396 }
397 }
398
399 dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
400 block,
401 pdata->retune_mobile_cfgs[best].name,
402 pdata->retune_mobile_cfgs[best].rate,
403 wm8994->dac_rates[iface]);
404
405 /* The EQ will be disabled while reconfiguring it, remember the
Jesper Juhlc1a4ecd2012-04-09 00:40:32 +0200406 * current configuration.
Mark Brown9e6e96a2010-01-29 17:47:12 +0000407 */
408 save = snd_soc_read(codec, base);
409 save &= WM8994_AIF1DAC1_EQ_ENA;
410
411 for (i = 0; i < WM8994_EQ_REGS; i++)
412 snd_soc_update_bits(codec, base + i, 0xffff,
413 pdata->retune_mobile_cfgs[best].regs[i]);
414
415 snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
416}
417
418/* Icky as hell but saves code duplication */
419static int wm8994_get_retune_mobile_block(const char *name)
420{
421 if (strcmp(name, "AIF1.1 EQ Mode") == 0)
422 return 0;
423 if (strcmp(name, "AIF1.2 EQ Mode") == 0)
424 return 1;
425 if (strcmp(name, "AIF2 EQ Mode") == 0)
426 return 2;
427 return -EINVAL;
428}
429
430static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
431 struct snd_ctl_elem_value *ucontrol)
432{
433 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000434 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000435 struct wm8994_pdata *pdata = wm8994->pdata;
436 int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
437 int value = ucontrol->value.integer.value[0];
438
439 if (block < 0)
440 return block;
441
442 if (value >= pdata->num_retune_mobile_cfgs)
443 return -EINVAL;
444
445 wm8994->retune_mobile_cfg[block] = value;
446
447 wm8994_set_retune_mobile(codec, block);
448
449 return 0;
450}
451
452static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
453 struct snd_ctl_elem_value *ucontrol)
454{
455 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brown4a8d9292011-02-16 14:57:17 -0800456 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000457 int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
458
459 ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
460
461 return 0;
462}
463
Mark Brown96b101e2010-11-18 15:49:38 +0000464static const char *aif_chan_src_text[] = {
Mark Brownf5548852010-08-31 19:39:48 +0100465 "Left", "Right"
466};
467
Mark Brown96b101e2010-11-18 15:49:38 +0000468static const struct soc_enum aif1adcl_src =
469 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
470
471static const struct soc_enum aif1adcr_src =
472 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
473
474static const struct soc_enum aif2adcl_src =
475 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
476
477static const struct soc_enum aif2adcr_src =
478 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
479
Mark Brownf5548852010-08-31 19:39:48 +0100480static const struct soc_enum aif1dacl_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000481 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100482
483static const struct soc_enum aif1dacr_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000484 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100485
486static const struct soc_enum aif2dacl_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000487 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100488
489static const struct soc_enum aif2dacr_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000490 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100491
Mark Brown154b26a2010-12-09 12:07:44 +0000492static const char *osr_text[] = {
493 "Low Power", "High Performance",
494};
495
496static const struct soc_enum dac_osr =
497 SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
498
499static const struct soc_enum adc_osr =
500 SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
501
Mark Brown9e6e96a2010-01-29 17:47:12 +0000502static const struct snd_kcontrol_new wm8994_snd_controls[] = {
503SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
504 WM8994_AIF1_ADC1_RIGHT_VOLUME,
505 1, 119, 0, digital_tlv),
506SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
507 WM8994_AIF1_ADC2_RIGHT_VOLUME,
508 1, 119, 0, digital_tlv),
509SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
510 WM8994_AIF2_ADC_RIGHT_VOLUME,
511 1, 119, 0, digital_tlv),
512
Mark Brown96b101e2010-11-18 15:49:38 +0000513SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
514SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
Mark Brown49db7e72010-12-08 13:49:43 +0000515SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
516SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
Mark Brown96b101e2010-11-18 15:49:38 +0000517
Mark Brownf5548852010-08-31 19:39:48 +0100518SOC_ENUM("AIF1DACL Source", aif1dacl_src),
519SOC_ENUM("AIF1DACR Source", aif1dacr_src),
Mark Brown49db7e72010-12-08 13:49:43 +0000520SOC_ENUM("AIF2DACL Source", aif2dacl_src),
521SOC_ENUM("AIF2DACR Source", aif2dacr_src),
Mark Brownf5548852010-08-31 19:39:48 +0100522
Mark Brown9e6e96a2010-01-29 17:47:12 +0000523SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
524 WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
525SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
526 WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
527SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
528 WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
529
530SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
531SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
532
533SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
534SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
535SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
536
537WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
538WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
539WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
540
541WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
542WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
543WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
544
545WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
546WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
547WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
548
549SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
550 5, 12, 0, st_tlv),
551SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
552 0, 12, 0, st_tlv),
553SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
554 5, 12, 0, st_tlv),
555SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
556 0, 12, 0, st_tlv),
557SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
558SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
559
Uk Kim146fd572010-12-07 13:58:40 +0000560SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
561SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
562
563SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
564SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
565
566SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
567SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
568
Mark Brown154b26a2010-12-09 12:07:44 +0000569SOC_ENUM("ADC OSR", adc_osr),
570SOC_ENUM("DAC OSR", dac_osr),
571
Mark Brown9e6e96a2010-01-29 17:47:12 +0000572SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
573 WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
574SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
575 WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
576
577SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
578 WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
579SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
580 WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
581
582SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
583 6, 1, 1, wm_hubs_spkmix_tlv),
584SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
585 2, 1, 1, wm_hubs_spkmix_tlv),
586
587SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
588 6, 1, 1, wm_hubs_spkmix_tlv),
589SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
590 2, 1, 1, wm_hubs_spkmix_tlv),
591
592SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
593 10, 15, 0, wm8994_3d_tlv),
Mark Brown458350b2010-12-20 14:35:09 +0000594SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000595 8, 1, 0),
596SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
597 10, 15, 0, wm8994_3d_tlv),
598SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
599 8, 1, 0),
Mark Brown458350b2010-12-20 14:35:09 +0000600SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000601 10, 15, 0, wm8994_3d_tlv),
Mark Brown458350b2010-12-20 14:35:09 +0000602SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000603 8, 1, 0),
604};
605
606static const struct snd_kcontrol_new wm8994_eq_controls[] = {
607SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
608 eq_tlv),
609SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
610 eq_tlv),
611SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
612 eq_tlv),
613SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
614 eq_tlv),
615SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
616 eq_tlv),
617
618SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
619 eq_tlv),
620SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
621 eq_tlv),
622SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
623 eq_tlv),
624SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
625 eq_tlv),
626SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
627 eq_tlv),
628
629SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
630 eq_tlv),
631SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
632 eq_tlv),
633SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
634 eq_tlv),
635SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
636 eq_tlv),
637SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
638 eq_tlv),
639};
640
Mark Brown1ddc07d2011-08-16 10:08:48 +0900641static const char *wm8958_ng_text[] = {
642 "30ms", "125ms", "250ms", "500ms",
643};
644
645static const struct soc_enum wm8958_aif1dac1_ng_hold =
646 SOC_ENUM_SINGLE(WM8958_AIF1_DAC1_NOISE_GATE,
647 WM8958_AIF1DAC1_NG_THR_SHIFT, 4, wm8958_ng_text);
648
649static const struct soc_enum wm8958_aif1dac2_ng_hold =
650 SOC_ENUM_SINGLE(WM8958_AIF1_DAC2_NOISE_GATE,
651 WM8958_AIF1DAC2_NG_THR_SHIFT, 4, wm8958_ng_text);
652
653static const struct soc_enum wm8958_aif2dac_ng_hold =
654 SOC_ENUM_SINGLE(WM8958_AIF2_DAC_NOISE_GATE,
655 WM8958_AIF2DAC_NG_THR_SHIFT, 4, wm8958_ng_text);
656
Mark Brownc4431df2010-11-26 15:21:07 +0000657static const struct snd_kcontrol_new wm8958_snd_controls[] = {
658SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
Mark Brown1ddc07d2011-08-16 10:08:48 +0900659
660SOC_SINGLE("AIF1DAC1 Noise Gate Switch", WM8958_AIF1_DAC1_NOISE_GATE,
661 WM8958_AIF1DAC1_NG_ENA_SHIFT, 1, 0),
662SOC_ENUM("AIF1DAC1 Noise Gate Hold Time", wm8958_aif1dac1_ng_hold),
663SOC_SINGLE_TLV("AIF1DAC1 Noise Gate Threshold Volume",
664 WM8958_AIF1_DAC1_NOISE_GATE, WM8958_AIF1DAC1_NG_THR_SHIFT,
665 7, 1, ng_tlv),
666
667SOC_SINGLE("AIF1DAC2 Noise Gate Switch", WM8958_AIF1_DAC2_NOISE_GATE,
668 WM8958_AIF1DAC2_NG_ENA_SHIFT, 1, 0),
669SOC_ENUM("AIF1DAC2 Noise Gate Hold Time", wm8958_aif1dac2_ng_hold),
670SOC_SINGLE_TLV("AIF1DAC2 Noise Gate Threshold Volume",
671 WM8958_AIF1_DAC2_NOISE_GATE, WM8958_AIF1DAC2_NG_THR_SHIFT,
672 7, 1, ng_tlv),
673
674SOC_SINGLE("AIF2DAC Noise Gate Switch", WM8958_AIF2_DAC_NOISE_GATE,
675 WM8958_AIF2DAC_NG_ENA_SHIFT, 1, 0),
676SOC_ENUM("AIF2DAC Noise Gate Hold Time", wm8958_aif2dac_ng_hold),
677SOC_SINGLE_TLV("AIF2DAC Noise Gate Threshold Volume",
678 WM8958_AIF2_DAC_NOISE_GATE, WM8958_AIF2DAC_NG_THR_SHIFT,
679 7, 1, ng_tlv),
Mark Brownc4431df2010-11-26 15:21:07 +0000680};
681
Mark Brown81204c82011-05-24 17:35:53 +0800682static const struct snd_kcontrol_new wm1811_snd_controls[] = {
683SOC_SINGLE_TLV("MIXINL IN1LP Boost Volume", WM8994_INPUT_MIXER_1, 7, 1, 0,
684 mixin_boost_tlv),
685SOC_SINGLE_TLV("MIXINL IN1RP Boost Volume", WM8994_INPUT_MIXER_1, 8, 1, 0,
686 mixin_boost_tlv),
687};
688
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000689/* We run all mode setting through a function to enforce audio mode */
690static void wm1811_jackdet_set_mode(struct snd_soc_codec *codec, u16 mode)
691{
692 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
693
Mark Brown28e33262012-03-03 00:10:02 +0000694 if (!wm8994->jackdet || !wm8994->jack_cb)
695 return;
696
Mark Brown149c53b2012-03-03 00:10:02 +0000697 if (!wm8994->jackdet || !wm8994->jack_cb)
698 return;
699
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000700 if (wm8994->active_refcount)
701 mode = WM1811_JACKDET_MODE_AUDIO;
702
Mark Brown4752a882012-03-04 02:16:01 +0000703 if (mode == wm8994->jackdet_mode)
Mark Brown1defde22012-03-03 20:02:49 +0000704 return;
705
Mark Brown4752a882012-03-04 02:16:01 +0000706 wm8994->jackdet_mode = mode;
707
708 /* Always use audio mode to detect while the system is active */
709 if (mode != WM1811_JACKDET_MODE_NONE)
710 mode = WM1811_JACKDET_MODE_AUDIO;
711
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000712 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
713 WM1811_JACKDET_MODE_MASK, mode);
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000714}
715
716static void active_reference(struct snd_soc_codec *codec)
717{
718 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
719
720 mutex_lock(&wm8994->accdet_lock);
721
722 wm8994->active_refcount++;
723
724 dev_dbg(codec->dev, "Active refcount incremented, now %d\n",
725 wm8994->active_refcount);
726
Mark Brown1defde22012-03-03 20:02:49 +0000727 /* If we're using jack detection go into audio mode */
728 wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_AUDIO);
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000729
730 mutex_unlock(&wm8994->accdet_lock);
731}
732
733static void active_dereference(struct snd_soc_codec *codec)
734{
735 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
736 u16 mode;
737
738 mutex_lock(&wm8994->accdet_lock);
739
740 wm8994->active_refcount--;
741
742 dev_dbg(codec->dev, "Active refcount decremented, now %d\n",
743 wm8994->active_refcount);
744
745 if (wm8994->active_refcount == 0) {
746 /* Go into appropriate detection only mode */
Mark Brown1defde22012-03-03 20:02:49 +0000747 if (wm8994->jack_mic || wm8994->mic_detecting)
748 mode = WM1811_JACKDET_MODE_MIC;
749 else
750 mode = WM1811_JACKDET_MODE_JACK;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000751
Mark Brown1defde22012-03-03 20:02:49 +0000752 wm1811_jackdet_set_mode(codec, mode);
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000753 }
754
755 mutex_unlock(&wm8994->accdet_lock);
756}
757
Mark Brown9e6e96a2010-01-29 17:47:12 +0000758static int clk_sys_event(struct snd_soc_dapm_widget *w,
759 struct snd_kcontrol *kcontrol, int event)
760{
761 struct snd_soc_codec *codec = w->codec;
762
763 switch (event) {
764 case SND_SOC_DAPM_PRE_PMU:
765 return configure_clock(codec);
766
767 case SND_SOC_DAPM_POST_PMD:
768 configure_clock(codec);
769 break;
770 }
771
772 return 0;
773}
774
Mark Brown4b7ed832011-08-10 17:47:33 +0900775static void vmid_reference(struct snd_soc_codec *codec)
776{
777 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
778
Mark Browndb966f82012-02-06 12:07:08 +0000779 pm_runtime_get_sync(codec->dev);
780
Mark Brown4b7ed832011-08-10 17:47:33 +0900781 wm8994->vmid_refcount++;
782
783 dev_dbg(codec->dev, "Referencing VMID, refcount is now %d\n",
784 wm8994->vmid_refcount);
785
786 if (wm8994->vmid_refcount == 1) {
Mark Browncc6d5a82012-02-11 23:09:53 +0000787 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
Mark Browncc6d5a82012-02-11 23:09:53 +0000788 WM8994_LINEOUT1_DISCH |
Mark Brown22f8d052012-03-19 17:32:06 +0000789 WM8994_LINEOUT2_DISCH, 0);
Mark Browncc6d5a82012-02-11 23:09:53 +0000790
Mark Brownf7085642012-02-21 16:24:00 +0000791 wm_hubs_vmid_ena(codec);
792
Mark Brown22f8d052012-03-19 17:32:06 +0000793 switch (wm8994->vmid_mode) {
794 default:
Mark Browncbd71f32012-05-09 19:11:03 +0100795 WARN_ON(NULL == "Invalid VMID mode");
Mark Brown22f8d052012-03-19 17:32:06 +0000796 case WM8994_VMID_NORMAL:
797 /* Startup bias, VMID ramp & buffer */
798 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
799 WM8994_BIAS_SRC |
800 WM8994_VMID_DISCH |
801 WM8994_STARTUP_BIAS_ENA |
802 WM8994_VMID_BUF_ENA |
803 WM8994_VMID_RAMP_MASK,
804 WM8994_BIAS_SRC |
805 WM8994_STARTUP_BIAS_ENA |
806 WM8994_VMID_BUF_ENA |
807 (0x3 << WM8994_VMID_RAMP_SHIFT));
Mark Brown4b7ed832011-08-10 17:47:33 +0900808
Mark Brown22f8d052012-03-19 17:32:06 +0000809 /* Main bias enable, VMID=2x40k */
810 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
811 WM8994_BIAS_ENA |
812 WM8994_VMID_SEL_MASK,
813 WM8994_BIAS_ENA | 0x2);
Mark Brown4b7ed832011-08-10 17:47:33 +0900814
Mark Brown22f8d052012-03-19 17:32:06 +0000815 msleep(50);
Mark Browncc6d5a82012-02-11 23:09:53 +0000816
Mark Brown22f8d052012-03-19 17:32:06 +0000817 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
818 WM8994_VMID_RAMP_MASK |
819 WM8994_BIAS_SRC,
820 0);
821 break;
822
823 case WM8994_VMID_FORCE:
824 /* Startup bias, slow VMID ramp & buffer */
825 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
826 WM8994_BIAS_SRC |
827 WM8994_VMID_DISCH |
828 WM8994_STARTUP_BIAS_ENA |
829 WM8994_VMID_BUF_ENA |
830 WM8994_VMID_RAMP_MASK,
831 WM8994_BIAS_SRC |
832 WM8994_STARTUP_BIAS_ENA |
833 WM8994_VMID_BUF_ENA |
834 (0x2 << WM8994_VMID_RAMP_SHIFT));
835
836 /* Main bias enable, VMID=2x40k */
837 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
838 WM8994_BIAS_ENA |
839 WM8994_VMID_SEL_MASK,
840 WM8994_BIAS_ENA | 0x2);
841
842 msleep(400);
843
844 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
845 WM8994_VMID_RAMP_MASK |
846 WM8994_BIAS_SRC,
847 0);
848 break;
849 }
Mark Brown4b7ed832011-08-10 17:47:33 +0900850 }
851}
852
853static void vmid_dereference(struct snd_soc_codec *codec)
854{
855 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
856
857 wm8994->vmid_refcount--;
858
859 dev_dbg(codec->dev, "Dereferencing VMID, refcount is now %d\n",
860 wm8994->vmid_refcount);
861
862 if (wm8994->vmid_refcount == 0) {
Mark Brown22f8d052012-03-19 17:32:06 +0000863 if (wm8994->hubs.lineout1_se)
864 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
865 WM8994_LINEOUT1N_ENA |
866 WM8994_LINEOUT1P_ENA,
867 WM8994_LINEOUT1N_ENA |
868 WM8994_LINEOUT1P_ENA);
869
870 if (wm8994->hubs.lineout2_se)
871 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
872 WM8994_LINEOUT2N_ENA |
873 WM8994_LINEOUT2P_ENA,
874 WM8994_LINEOUT2N_ENA |
875 WM8994_LINEOUT2P_ENA);
876
877 /* Start discharging VMID */
Mark Brown4b7ed832011-08-10 17:47:33 +0900878 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
879 WM8994_BIAS_SRC |
Mark Brown22f8d052012-03-19 17:32:06 +0000880 WM8994_VMID_DISCH,
Mark Brown4b7ed832011-08-10 17:47:33 +0900881 WM8994_BIAS_SRC |
Mark Brown22f8d052012-03-19 17:32:06 +0000882 WM8994_VMID_DISCH);
Mark Brown4b7ed832011-08-10 17:47:33 +0900883
Mark Brown22f8d052012-03-19 17:32:06 +0000884 switch (wm8994->vmid_mode) {
885 case WM8994_VMID_FORCE:
886 msleep(350);
887 break;
888 default:
889 break;
890 }
Mark Brown4b7ed832011-08-10 17:47:33 +0900891
Mark Brown22f8d052012-03-19 17:32:06 +0000892 snd_soc_update_bits(codec, WM8994_ADDITIONAL_CONTROL,
893 WM8994_VROI, WM8994_VROI);
Mark Browne85b26c2012-02-11 23:10:30 +0000894
Mark Brown22f8d052012-03-19 17:32:06 +0000895 /* Active discharge */
Mark Brown4b7ed832011-08-10 17:47:33 +0900896 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
897 WM8994_LINEOUT1_DISCH |
898 WM8994_LINEOUT2_DISCH,
899 WM8994_LINEOUT1_DISCH |
900 WM8994_LINEOUT2_DISCH);
901
Mark Brown22f8d052012-03-19 17:32:06 +0000902 msleep(150);
903
904 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
905 WM8994_LINEOUT1N_ENA |
906 WM8994_LINEOUT1P_ENA |
907 WM8994_LINEOUT2N_ENA |
908 WM8994_LINEOUT2P_ENA, 0);
909
910 snd_soc_update_bits(codec, WM8994_ADDITIONAL_CONTROL,
911 WM8994_VROI, 0);
Mark Brown4b7ed832011-08-10 17:47:33 +0900912
913 /* Switch off startup biases */
914 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
915 WM8994_BIAS_SRC |
916 WM8994_STARTUP_BIAS_ENA |
917 WM8994_VMID_BUF_ENA |
918 WM8994_VMID_RAMP_MASK, 0);
Mark Brown22f8d052012-03-19 17:32:06 +0000919
920 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
921 WM8994_BIAS_ENA | WM8994_VMID_SEL_MASK, 0);
922
923 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
924 WM8994_VMID_RAMP_MASK, 0);
Mark Brown4b7ed832011-08-10 17:47:33 +0900925 }
Mark Browndb966f82012-02-06 12:07:08 +0000926
927 pm_runtime_put(codec->dev);
Mark Brown4b7ed832011-08-10 17:47:33 +0900928}
929
930static int vmid_event(struct snd_soc_dapm_widget *w,
931 struct snd_kcontrol *kcontrol, int event)
932{
933 struct snd_soc_codec *codec = w->codec;
934
935 switch (event) {
936 case SND_SOC_DAPM_PRE_PMU:
937 vmid_reference(codec);
938 break;
939
940 case SND_SOC_DAPM_POST_PMD:
941 vmid_dereference(codec);
942 break;
943 }
944
945 return 0;
946}
947
Mark Brownc3403042012-04-26 21:29:29 +0100948static bool wm8994_check_class_w_digital(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +0000949{
Mark Brown9e6e96a2010-01-29 17:47:12 +0000950 int source = 0; /* GCC flow analysis can't track enable */
951 int reg, reg_r;
952
Mark Brownc3403042012-04-26 21:29:29 +0100953 /* We also need the same AIF source for L/R and only one path */
Mark Brown9e6e96a2010-01-29 17:47:12 +0000954 reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
955 switch (reg) {
956 case WM8994_AIF2DACL_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900957 dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000958 source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
959 break;
960 case WM8994_AIF1DAC2L_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900961 dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000962 source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
963 break;
964 case WM8994_AIF1DAC1L_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900965 dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000966 source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
967 break;
968 default:
Mark Brownee839a22010-04-20 13:57:08 +0900969 dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
Mark Brownc3403042012-04-26 21:29:29 +0100970 return false;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000971 }
972
973 reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
974 if (reg_r != reg) {
Mark Brownee839a22010-04-20 13:57:08 +0900975 dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
Mark Brownc3403042012-04-26 21:29:29 +0100976 return false;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000977 }
978
Mark Brownc3403042012-04-26 21:29:29 +0100979 /* Set the source up */
980 snd_soc_update_bits(codec, WM8994_CLASS_W_1,
981 WM8994_CP_DYN_SRC_SEL_MASK, source);
Jesper Juhlc1a4ecd2012-04-09 00:40:32 +0200982
Mark Brownc3403042012-04-26 21:29:29 +0100983 return true;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000984}
985
Mark Brown1a383362012-04-12 19:47:11 +0100986static int aif1clk_ev(struct snd_soc_dapm_widget *w,
987 struct snd_kcontrol *kcontrol, int event)
988{
989 struct snd_soc_codec *codec = w->codec;
990 struct wm8994 *control = codec->control_data;
991 int mask = WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC1R_ENA;
992 int dac;
993 int adc;
994 int val;
995
996 switch (control->type) {
997 case WM8994:
998 case WM8958:
999 mask |= WM8994_AIF1DAC2L_ENA | WM8994_AIF1DAC2R_ENA;
1000 break;
1001 default:
1002 break;
1003 }
1004
1005 switch (event) {
1006 case SND_SOC_DAPM_PRE_PMU:
1007 val = snd_soc_read(codec, WM8994_AIF1_CONTROL_1);
1008 if ((val & WM8994_AIF1ADCL_SRC) &&
1009 (val & WM8994_AIF1ADCR_SRC))
1010 adc = WM8994_AIF1ADC1R_ENA | WM8994_AIF1ADC2R_ENA;
1011 else if (!(val & WM8994_AIF1ADCL_SRC) &&
1012 !(val & WM8994_AIF1ADCR_SRC))
1013 adc = WM8994_AIF1ADC1L_ENA | WM8994_AIF1ADC2L_ENA;
1014 else
1015 adc = WM8994_AIF1ADC1R_ENA | WM8994_AIF1ADC2R_ENA |
1016 WM8994_AIF1ADC1L_ENA | WM8994_AIF1ADC2L_ENA;
1017
1018 val = snd_soc_read(codec, WM8994_AIF1_CONTROL_2);
1019 if ((val & WM8994_AIF1DACL_SRC) &&
1020 (val & WM8994_AIF1DACR_SRC))
1021 dac = WM8994_AIF1DAC1R_ENA | WM8994_AIF1DAC2R_ENA;
1022 else if (!(val & WM8994_AIF1DACL_SRC) &&
1023 !(val & WM8994_AIF1DACR_SRC))
1024 dac = WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC2L_ENA;
1025 else
1026 dac = WM8994_AIF1DAC1R_ENA | WM8994_AIF1DAC2R_ENA |
1027 WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC2L_ENA;
1028
1029 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
1030 mask, adc);
1031 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
1032 mask, dac);
1033 snd_soc_update_bits(codec, WM8994_CLOCKING_1,
1034 WM8994_AIF1DSPCLK_ENA |
1035 WM8994_SYSDSPCLK_ENA,
1036 WM8994_AIF1DSPCLK_ENA |
1037 WM8994_SYSDSPCLK_ENA);
1038 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4, mask,
1039 WM8994_AIF1ADC1R_ENA |
1040 WM8994_AIF1ADC1L_ENA |
1041 WM8994_AIF1ADC2R_ENA |
1042 WM8994_AIF1ADC2L_ENA);
1043 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5, mask,
1044 WM8994_AIF1DAC1R_ENA |
1045 WM8994_AIF1DAC1L_ENA |
1046 WM8994_AIF1DAC2R_ENA |
1047 WM8994_AIF1DAC2L_ENA);
1048 break;
1049
1050 case SND_SOC_DAPM_PRE_PMD:
1051 case SND_SOC_DAPM_POST_PMD:
1052 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
1053 mask, 0);
1054 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
1055 mask, 0);
1056
1057 val = snd_soc_read(codec, WM8994_CLOCKING_1);
1058 if (val & WM8994_AIF2DSPCLK_ENA)
1059 val = WM8994_SYSDSPCLK_ENA;
1060 else
1061 val = 0;
1062 snd_soc_update_bits(codec, WM8994_CLOCKING_1,
1063 WM8994_SYSDSPCLK_ENA |
1064 WM8994_AIF1DSPCLK_ENA, val);
1065 break;
1066 }
1067
1068 return 0;
1069}
1070
1071static int aif2clk_ev(struct snd_soc_dapm_widget *w,
1072 struct snd_kcontrol *kcontrol, int event)
1073{
1074 struct snd_soc_codec *codec = w->codec;
1075 int dac;
1076 int adc;
1077 int val;
1078
1079 switch (event) {
1080 case SND_SOC_DAPM_PRE_PMU:
1081 val = snd_soc_read(codec, WM8994_AIF2_CONTROL_1);
1082 if ((val & WM8994_AIF2ADCL_SRC) &&
1083 (val & WM8994_AIF2ADCR_SRC))
1084 adc = WM8994_AIF2ADCR_ENA;
1085 else if (!(val & WM8994_AIF2ADCL_SRC) &&
1086 !(val & WM8994_AIF2ADCR_SRC))
1087 adc = WM8994_AIF2ADCL_ENA;
1088 else
1089 adc = WM8994_AIF2ADCL_ENA | WM8994_AIF2ADCR_ENA;
1090
1091
1092 val = snd_soc_read(codec, WM8994_AIF2_CONTROL_2);
1093 if ((val & WM8994_AIF2DACL_SRC) &&
1094 (val & WM8994_AIF2DACR_SRC))
1095 dac = WM8994_AIF2DACR_ENA;
1096 else if (!(val & WM8994_AIF2DACL_SRC) &&
1097 !(val & WM8994_AIF2DACR_SRC))
1098 dac = WM8994_AIF2DACL_ENA;
1099 else
1100 dac = WM8994_AIF2DACL_ENA | WM8994_AIF2DACR_ENA;
1101
1102 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
1103 WM8994_AIF2ADCL_ENA |
1104 WM8994_AIF2ADCR_ENA, adc);
1105 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
1106 WM8994_AIF2DACL_ENA |
1107 WM8994_AIF2DACR_ENA, dac);
1108 snd_soc_update_bits(codec, WM8994_CLOCKING_1,
1109 WM8994_AIF2DSPCLK_ENA |
1110 WM8994_SYSDSPCLK_ENA,
1111 WM8994_AIF2DSPCLK_ENA |
1112 WM8994_SYSDSPCLK_ENA);
1113 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
1114 WM8994_AIF2ADCL_ENA |
1115 WM8994_AIF2ADCR_ENA,
1116 WM8994_AIF2ADCL_ENA |
1117 WM8994_AIF2ADCR_ENA);
1118 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
1119 WM8994_AIF2DACL_ENA |
1120 WM8994_AIF2DACR_ENA,
1121 WM8994_AIF2DACL_ENA |
1122 WM8994_AIF2DACR_ENA);
1123 break;
1124
1125 case SND_SOC_DAPM_PRE_PMD:
1126 case SND_SOC_DAPM_POST_PMD:
1127 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
1128 WM8994_AIF2DACL_ENA |
1129 WM8994_AIF2DACR_ENA, 0);
Mark Brownc7f5f232012-05-15 18:13:00 +01001130 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
Mark Brown1a383362012-04-12 19:47:11 +01001131 WM8994_AIF2ADCL_ENA |
1132 WM8994_AIF2ADCR_ENA, 0);
1133
1134 val = snd_soc_read(codec, WM8994_CLOCKING_1);
1135 if (val & WM8994_AIF1DSPCLK_ENA)
1136 val = WM8994_SYSDSPCLK_ENA;
1137 else
1138 val = 0;
1139 snd_soc_update_bits(codec, WM8994_CLOCKING_1,
1140 WM8994_SYSDSPCLK_ENA |
1141 WM8994_AIF2DSPCLK_ENA, val);
1142 break;
1143 }
1144
1145 return 0;
1146}
1147
1148static int aif1clk_late_ev(struct snd_soc_dapm_widget *w,
1149 struct snd_kcontrol *kcontrol, int event)
1150{
1151 struct snd_soc_codec *codec = w->codec;
1152 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1153
1154 switch (event) {
1155 case SND_SOC_DAPM_PRE_PMU:
1156 wm8994->aif1clk_enable = 1;
1157 break;
1158 case SND_SOC_DAPM_POST_PMD:
1159 wm8994->aif1clk_disable = 1;
1160 break;
1161 }
1162
1163 return 0;
1164}
1165
1166static int aif2clk_late_ev(struct snd_soc_dapm_widget *w,
1167 struct snd_kcontrol *kcontrol, int event)
1168{
1169 struct snd_soc_codec *codec = w->codec;
1170 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1171
1172 switch (event) {
1173 case SND_SOC_DAPM_PRE_PMU:
1174 wm8994->aif2clk_enable = 1;
1175 break;
1176 case SND_SOC_DAPM_POST_PMD:
1177 wm8994->aif2clk_disable = 1;
1178 break;
1179 }
1180
1181 return 0;
1182}
1183
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001184static int late_enable_ev(struct snd_soc_dapm_widget *w,
1185 struct snd_kcontrol *kcontrol, int event)
1186{
1187 struct snd_soc_codec *codec = w->codec;
1188 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1189
1190 switch (event) {
1191 case SND_SOC_DAPM_PRE_PMU:
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001192 if (wm8994->aif1clk_enable) {
Mark Brownc8fdc1b2012-06-05 12:25:19 +01001193 aif1clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMU);
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001194 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
1195 WM8994_AIF1CLK_ENA_MASK,
1196 WM8994_AIF1CLK_ENA);
Mark Brownc8fdc1b2012-06-05 12:25:19 +01001197 aif1clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMU);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001198 wm8994->aif1clk_enable = 0;
1199 }
1200 if (wm8994->aif2clk_enable) {
Mark Brownc8fdc1b2012-06-05 12:25:19 +01001201 aif2clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMU);
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001202 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
1203 WM8994_AIF2CLK_ENA_MASK,
1204 WM8994_AIF2CLK_ENA);
Mark Brownc8fdc1b2012-06-05 12:25:19 +01001205 aif2clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMU);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001206 wm8994->aif2clk_enable = 0;
1207 }
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001208 break;
1209 }
1210
Mark Brownc6b7b572011-03-11 18:13:12 +00001211 /* We may also have postponed startup of DSP, handle that. */
1212 wm8958_aif_ev(w, kcontrol, event);
1213
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001214 return 0;
1215}
1216
1217static int late_disable_ev(struct snd_soc_dapm_widget *w,
1218 struct snd_kcontrol *kcontrol, int event)
1219{
1220 struct snd_soc_codec *codec = w->codec;
1221 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1222
1223 switch (event) {
1224 case SND_SOC_DAPM_POST_PMD:
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001225 if (wm8994->aif1clk_disable) {
Mark Brownc8fdc1b2012-06-05 12:25:19 +01001226 aif1clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMD);
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001227 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
1228 WM8994_AIF1CLK_ENA_MASK, 0);
Mark Brownc8fdc1b2012-06-05 12:25:19 +01001229 aif1clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMD);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001230 wm8994->aif1clk_disable = 0;
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001231 }
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001232 if (wm8994->aif2clk_disable) {
Mark Brownc8fdc1b2012-06-05 12:25:19 +01001233 aif2clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMD);
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001234 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
1235 WM8994_AIF2CLK_ENA_MASK, 0);
Mark Brownc8fdc1b2012-06-05 12:25:19 +01001236 aif2clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMD);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001237 wm8994->aif2clk_disable = 0;
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001238 }
1239 break;
1240 }
1241
1242 return 0;
1243}
1244
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001245static int adc_mux_ev(struct snd_soc_dapm_widget *w,
1246 struct snd_kcontrol *kcontrol, int event)
1247{
1248 late_enable_ev(w, kcontrol, event);
1249 return 0;
1250}
1251
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001252static int micbias_ev(struct snd_soc_dapm_widget *w,
1253 struct snd_kcontrol *kcontrol, int event)
1254{
1255 late_enable_ev(w, kcontrol, event);
1256 return 0;
1257}
1258
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001259static int dac_ev(struct snd_soc_dapm_widget *w,
1260 struct snd_kcontrol *kcontrol, int event)
1261{
1262 struct snd_soc_codec *codec = w->codec;
1263 unsigned int mask = 1 << w->shift;
1264
1265 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
1266 mask, mask);
1267 return 0;
1268}
1269
Mark Brown9e6e96a2010-01-29 17:47:12 +00001270static const char *adc_mux_text[] = {
1271 "ADC",
1272 "DMIC",
1273};
1274
1275static const struct soc_enum adc_enum =
1276 SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
1277
1278static const struct snd_kcontrol_new adcl_mux =
1279 SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
1280
1281static const struct snd_kcontrol_new adcr_mux =
1282 SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
1283
1284static const struct snd_kcontrol_new left_speaker_mixer[] = {
1285SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
1286SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
1287SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
1288SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
1289SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
1290};
1291
1292static const struct snd_kcontrol_new right_speaker_mixer[] = {
1293SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
1294SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
1295SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
1296SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
1297SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
1298};
1299
1300/* Debugging; dump chip status after DAPM transitions */
1301static int post_ev(struct snd_soc_dapm_widget *w,
1302 struct snd_kcontrol *kcontrol, int event)
1303{
1304 struct snd_soc_codec *codec = w->codec;
1305 dev_dbg(codec->dev, "SRC status: %x\n",
1306 snd_soc_read(codec,
1307 WM8994_RATE_STATUS));
1308 return 0;
1309}
1310
1311static const struct snd_kcontrol_new aif1adc1l_mix[] = {
1312SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
1313 1, 1, 0),
1314SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
1315 0, 1, 0),
1316};
1317
1318static const struct snd_kcontrol_new aif1adc1r_mix[] = {
1319SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
1320 1, 1, 0),
1321SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
1322 0, 1, 0),
1323};
1324
Mark Browna3257ba2010-07-19 14:02:34 +01001325static const struct snd_kcontrol_new aif1adc2l_mix[] = {
1326SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
1327 1, 1, 0),
1328SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
1329 0, 1, 0),
1330};
1331
1332static const struct snd_kcontrol_new aif1adc2r_mix[] = {
1333SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
1334 1, 1, 0),
1335SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
1336 0, 1, 0),
1337};
1338
Mark Brown9e6e96a2010-01-29 17:47:12 +00001339static const struct snd_kcontrol_new aif2dac2l_mix[] = {
1340SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1341 5, 1, 0),
1342SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1343 4, 1, 0),
1344SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1345 2, 1, 0),
1346SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1347 1, 1, 0),
1348SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1349 0, 1, 0),
1350};
1351
1352static const struct snd_kcontrol_new aif2dac2r_mix[] = {
1353SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1354 5, 1, 0),
1355SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1356 4, 1, 0),
1357SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1358 2, 1, 0),
1359SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1360 1, 1, 0),
1361SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1362 0, 1, 0),
1363};
1364
1365#define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
1366{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1367 .info = snd_soc_info_volsw, \
1368 .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
1369 .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
1370
1371static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
1372 struct snd_ctl_elem_value *ucontrol)
1373{
Jarkko Nikula9d035452011-05-13 19:16:52 +03001374 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1375 struct snd_soc_dapm_widget *w = wlist->widgets[0];
Mark Brown9e6e96a2010-01-29 17:47:12 +00001376 struct snd_soc_codec *codec = w->codec;
1377 int ret;
1378
1379 ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
1380
Mark Brownc3403042012-04-26 21:29:29 +01001381 wm_hubs_update_class_w(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001382
1383 return ret;
1384}
1385
1386static const struct snd_kcontrol_new dac1l_mix[] = {
1387WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1388 5, 1, 0),
1389WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1390 4, 1, 0),
1391WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1392 2, 1, 0),
1393WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1394 1, 1, 0),
1395WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1396 0, 1, 0),
1397};
1398
1399static const struct snd_kcontrol_new dac1r_mix[] = {
1400WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1401 5, 1, 0),
1402WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1403 4, 1, 0),
1404WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1405 2, 1, 0),
1406WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1407 1, 1, 0),
1408WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1409 0, 1, 0),
1410};
1411
1412static const char *sidetone_text[] = {
1413 "ADC/DMIC1", "DMIC2",
1414};
1415
1416static const struct soc_enum sidetone1_enum =
1417 SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
1418
1419static const struct snd_kcontrol_new sidetone1_mux =
1420 SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
1421
1422static const struct soc_enum sidetone2_enum =
1423 SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
1424
1425static const struct snd_kcontrol_new sidetone2_mux =
1426 SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
1427
1428static const char *aif1dac_text[] = {
1429 "AIF1DACDAT", "AIF3DACDAT",
1430};
1431
1432static const struct soc_enum aif1dac_enum =
1433 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
1434
1435static const struct snd_kcontrol_new aif1dac_mux =
1436 SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
1437
1438static const char *aif2dac_text[] = {
1439 "AIF2DACDAT", "AIF3DACDAT",
1440};
1441
1442static const struct soc_enum aif2dac_enum =
1443 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
1444
1445static const struct snd_kcontrol_new aif2dac_mux =
1446 SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
1447
1448static const char *aif2adc_text[] = {
1449 "AIF2ADCDAT", "AIF3DACDAT",
1450};
1451
1452static const struct soc_enum aif2adc_enum =
1453 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
1454
1455static const struct snd_kcontrol_new aif2adc_mux =
1456 SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
1457
1458static const char *aif3adc_text[] = {
Mark Brownc4431df2010-11-26 15:21:07 +00001459 "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
Mark Brown9e6e96a2010-01-29 17:47:12 +00001460};
1461
Mark Brownc4431df2010-11-26 15:21:07 +00001462static const struct soc_enum wm8994_aif3adc_enum =
Mark Brown9e6e96a2010-01-29 17:47:12 +00001463 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
1464
Mark Brownc4431df2010-11-26 15:21:07 +00001465static const struct snd_kcontrol_new wm8994_aif3adc_mux =
1466 SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
1467
1468static const struct soc_enum wm8958_aif3adc_enum =
1469 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
1470
1471static const struct snd_kcontrol_new wm8958_aif3adc_mux =
1472 SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
1473
1474static const char *mono_pcm_out_text[] = {
Jesper Juhlc1a4ecd2012-04-09 00:40:32 +02001475 "None", "AIF2ADCL", "AIF2ADCR",
Mark Brownc4431df2010-11-26 15:21:07 +00001476};
1477
1478static const struct soc_enum mono_pcm_out_enum =
1479 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
1480
1481static const struct snd_kcontrol_new mono_pcm_out_mux =
1482 SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
1483
1484static const char *aif2dac_src_text[] = {
1485 "AIF2", "AIF3",
1486};
1487
1488/* Note that these two control shouldn't be simultaneously switched to AIF3 */
1489static const struct soc_enum aif2dacl_src_enum =
1490 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
1491
1492static const struct snd_kcontrol_new aif2dacl_src_mux =
1493 SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
1494
1495static const struct soc_enum aif2dacr_src_enum =
1496 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
1497
1498static const struct snd_kcontrol_new aif2dacr_src_mux =
1499 SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001500
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001501static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
Mark Brown1a383362012-04-12 19:47:11 +01001502SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_late_ev,
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001503 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown1a383362012-04-12 19:47:11 +01001504SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_late_ev,
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001505 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1506
1507SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1508 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1509SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1510 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1511SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1512 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1513SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1514 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
Mark Brownb70a51b2011-06-29 00:21:09 -07001515SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
1516 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1517
1518SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
1519 left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
1520 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1521SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
1522 right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
1523 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
Mark Brownc3403042012-04-26 21:29:29 +01001524SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpl_mux,
Mark Brownb70a51b2011-06-29 00:21:09 -07001525 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
Mark Brownc3403042012-04-26 21:29:29 +01001526SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpr_mux,
Mark Brownb70a51b2011-06-29 00:21:09 -07001527 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001528
1529SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
1530};
1531
1532static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
Mark Brown1a383362012-04-12 19:47:11 +01001533SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, aif1clk_ev,
1534 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
1535SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, aif2clk_ev,
1536 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
Mark Brownb70a51b2011-06-29 00:21:09 -07001537SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
1538SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
1539 left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
1540SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
1541 right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
Mark Brownc3403042012-04-26 21:29:29 +01001542SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpl_mux),
1543SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpr_mux),
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001544};
1545
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001546static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
1547SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
1548 dac_ev, SND_SOC_DAPM_PRE_PMU),
1549SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
1550 dac_ev, SND_SOC_DAPM_PRE_PMU),
1551SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
1552 dac_ev, SND_SOC_DAPM_PRE_PMU),
1553SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
1554 dac_ev, SND_SOC_DAPM_PRE_PMU),
1555};
1556
1557static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
1558SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
Mark Brown0627bd22011-03-09 19:09:17 +00001559SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001560SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
1561SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
1562};
1563
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001564static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
Mark Brown87b86ad2011-08-14 13:39:20 +09001565SND_SOC_DAPM_VIRT_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
1566 adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
1567SND_SOC_DAPM_VIRT_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
1568 adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001569};
1570
1571static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
Mark Brown87b86ad2011-08-14 13:39:20 +09001572SND_SOC_DAPM_VIRT_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
1573SND_SOC_DAPM_VIRT_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001574};
1575
Mark Brown9e6e96a2010-01-29 17:47:12 +00001576static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
1577SND_SOC_DAPM_INPUT("DMIC1DAT"),
1578SND_SOC_DAPM_INPUT("DMIC2DAT"),
Mark Brown66b47fd2010-07-08 11:25:43 +09001579SND_SOC_DAPM_INPUT("Clock"),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001580
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001581SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
1582 SND_SOC_DAPM_PRE_PMU),
Mark Brown4b7ed832011-08-10 17:47:33 +09001583SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, vmid_event,
1584 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001585
Mark Brown9e6e96a2010-01-29 17:47:12 +00001586SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
1587 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
1588
Mark Brown1a383362012-04-12 19:47:11 +01001589SND_SOC_DAPM_SUPPLY("DSP1CLK", SND_SOC_NOPM, 3, 0, NULL, 0),
1590SND_SOC_DAPM_SUPPLY("DSP2CLK", SND_SOC_NOPM, 2, 0, NULL, 0),
1591SND_SOC_DAPM_SUPPLY("DSPINTCLK", SND_SOC_NOPM, 1, 0, NULL, 0),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001592
Mark Brown7f94de42011-02-03 16:27:34 +00001593SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
Mark Brown1a383362012-04-12 19:47:11 +01001594 0, SND_SOC_NOPM, 9, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001595SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
Mark Brown1a383362012-04-12 19:47:11 +01001596 0, SND_SOC_NOPM, 8, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001597SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
Mark Brown1a383362012-04-12 19:47:11 +01001598 SND_SOC_NOPM, 9, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001599 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brownd6addcc2010-11-26 15:21:08 +00001600SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
Mark Brown1a383362012-04-12 19:47:11 +01001601 SND_SOC_NOPM, 8, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001602 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001603
Mark Brown7f94de42011-02-03 16:27:34 +00001604SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
Mark Brown1a383362012-04-12 19:47:11 +01001605 0, SND_SOC_NOPM, 11, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001606SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
Mark Brown1a383362012-04-12 19:47:11 +01001607 0, SND_SOC_NOPM, 10, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001608SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
Mark Brown1a383362012-04-12 19:47:11 +01001609 SND_SOC_NOPM, 11, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001610 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brownd6addcc2010-11-26 15:21:08 +00001611SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
Mark Brown1a383362012-04-12 19:47:11 +01001612 SND_SOC_NOPM, 10, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001613 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001614
1615SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
1616 aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
1617SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
1618 aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
1619
Mark Browna3257ba2010-07-19 14:02:34 +01001620SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
1621 aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
1622SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
1623 aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
1624
Mark Brown9e6e96a2010-01-29 17:47:12 +00001625SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
1626 aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
1627SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
1628 aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
1629
1630SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
1631SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
1632
1633SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
1634 dac1l_mix, ARRAY_SIZE(dac1l_mix)),
1635SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
1636 dac1r_mix, ARRAY_SIZE(dac1r_mix)),
1637
1638SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
Mark Brown1a383362012-04-12 19:47:11 +01001639 SND_SOC_NOPM, 13, 0),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001640SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
Mark Brown1a383362012-04-12 19:47:11 +01001641 SND_SOC_NOPM, 12, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001642SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
Mark Brown1a383362012-04-12 19:47:11 +01001643 SND_SOC_NOPM, 13, 0, wm8958_aif_ev,
Mark Brownd6addcc2010-11-26 15:21:08 +00001644 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
1645SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
Mark Brown1a383362012-04-12 19:47:11 +01001646 SND_SOC_NOPM, 12, 0, wm8958_aif_ev,
Mark Brownd6addcc2010-11-26 15:21:08 +00001647 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001648
Mark Brown5567d8c2012-02-16 21:43:29 -08001649SND_SOC_DAPM_AIF_IN("AIF1DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
1650SND_SOC_DAPM_AIF_IN("AIF2DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
1651SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
1652SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001653
1654SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
1655SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
1656SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001657
Mark Brown5567d8c2012-02-16 21:43:29 -08001658SND_SOC_DAPM_AIF_IN("AIF3DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
1659SND_SOC_DAPM_AIF_OUT("AIF3ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001660
1661SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
1662
1663SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
1664SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
1665SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
1666SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
1667
1668/* Power is done with the muxes since the ADC power also controls the
1669 * downsampling chain, the chip will automatically manage the analogue
1670 * specific portions.
1671 */
1672SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
1673SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
1674
Mark Brown9e6e96a2010-01-29 17:47:12 +00001675SND_SOC_DAPM_POST("Debug log", post_ev),
1676};
1677
Mark Brownc4431df2010-11-26 15:21:07 +00001678static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
1679SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
1680};
Mark Brown9e6e96a2010-01-29 17:47:12 +00001681
Mark Brownc4431df2010-11-26 15:21:07 +00001682static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
Mark Brown8c5b8422012-04-17 20:49:05 +01001683SND_SOC_DAPM_SUPPLY("AIF3", WM8994_POWER_MANAGEMENT_6, 5, 1, NULL, 0),
Mark Brownc4431df2010-11-26 15:21:07 +00001684SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
1685SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
1686SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
1687SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
1688};
1689
1690static const struct snd_soc_dapm_route intercon[] = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00001691 { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
1692 { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
1693
1694 { "DSP1CLK", NULL, "CLK_SYS" },
1695 { "DSP2CLK", NULL, "CLK_SYS" },
1696 { "DSPINTCLK", NULL, "CLK_SYS" },
1697
1698 { "AIF1ADC1L", NULL, "AIF1CLK" },
1699 { "AIF1ADC1L", NULL, "DSP1CLK" },
1700 { "AIF1ADC1R", NULL, "AIF1CLK" },
1701 { "AIF1ADC1R", NULL, "DSP1CLK" },
1702 { "AIF1ADC1R", NULL, "DSPINTCLK" },
1703
1704 { "AIF1DAC1L", NULL, "AIF1CLK" },
1705 { "AIF1DAC1L", NULL, "DSP1CLK" },
1706 { "AIF1DAC1R", NULL, "AIF1CLK" },
1707 { "AIF1DAC1R", NULL, "DSP1CLK" },
1708 { "AIF1DAC1R", NULL, "DSPINTCLK" },
1709
1710 { "AIF1ADC2L", NULL, "AIF1CLK" },
1711 { "AIF1ADC2L", NULL, "DSP1CLK" },
1712 { "AIF1ADC2R", NULL, "AIF1CLK" },
1713 { "AIF1ADC2R", NULL, "DSP1CLK" },
1714 { "AIF1ADC2R", NULL, "DSPINTCLK" },
1715
1716 { "AIF1DAC2L", NULL, "AIF1CLK" },
1717 { "AIF1DAC2L", NULL, "DSP1CLK" },
1718 { "AIF1DAC2R", NULL, "AIF1CLK" },
1719 { "AIF1DAC2R", NULL, "DSP1CLK" },
1720 { "AIF1DAC2R", NULL, "DSPINTCLK" },
1721
1722 { "AIF2ADCL", NULL, "AIF2CLK" },
1723 { "AIF2ADCL", NULL, "DSP2CLK" },
1724 { "AIF2ADCR", NULL, "AIF2CLK" },
1725 { "AIF2ADCR", NULL, "DSP2CLK" },
1726 { "AIF2ADCR", NULL, "DSPINTCLK" },
1727
1728 { "AIF2DACL", NULL, "AIF2CLK" },
1729 { "AIF2DACL", NULL, "DSP2CLK" },
1730 { "AIF2DACR", NULL, "AIF2CLK" },
1731 { "AIF2DACR", NULL, "DSP2CLK" },
1732 { "AIF2DACR", NULL, "DSPINTCLK" },
1733
1734 { "DMIC1L", NULL, "DMIC1DAT" },
1735 { "DMIC1L", NULL, "CLK_SYS" },
1736 { "DMIC1R", NULL, "DMIC1DAT" },
1737 { "DMIC1R", NULL, "CLK_SYS" },
1738 { "DMIC2L", NULL, "DMIC2DAT" },
1739 { "DMIC2L", NULL, "CLK_SYS" },
1740 { "DMIC2R", NULL, "DMIC2DAT" },
1741 { "DMIC2R", NULL, "CLK_SYS" },
1742
1743 { "ADCL", NULL, "AIF1CLK" },
1744 { "ADCL", NULL, "DSP1CLK" },
1745 { "ADCL", NULL, "DSPINTCLK" },
1746
1747 { "ADCR", NULL, "AIF1CLK" },
1748 { "ADCR", NULL, "DSP1CLK" },
1749 { "ADCR", NULL, "DSPINTCLK" },
1750
1751 { "ADCL Mux", "ADC", "ADCL" },
1752 { "ADCL Mux", "DMIC", "DMIC1L" },
1753 { "ADCR Mux", "ADC", "ADCR" },
1754 { "ADCR Mux", "DMIC", "DMIC1R" },
1755
1756 { "DAC1L", NULL, "AIF1CLK" },
1757 { "DAC1L", NULL, "DSP1CLK" },
1758 { "DAC1L", NULL, "DSPINTCLK" },
1759
1760 { "DAC1R", NULL, "AIF1CLK" },
1761 { "DAC1R", NULL, "DSP1CLK" },
1762 { "DAC1R", NULL, "DSPINTCLK" },
1763
1764 { "DAC2L", NULL, "AIF2CLK" },
1765 { "DAC2L", NULL, "DSP2CLK" },
1766 { "DAC2L", NULL, "DSPINTCLK" },
1767
1768 { "DAC2R", NULL, "AIF2DACR" },
1769 { "DAC2R", NULL, "AIF2CLK" },
1770 { "DAC2R", NULL, "DSP2CLK" },
1771 { "DAC2R", NULL, "DSPINTCLK" },
1772
1773 { "TOCLK", NULL, "CLK_SYS" },
1774
Mark Brown5567d8c2012-02-16 21:43:29 -08001775 { "AIF1DACDAT", NULL, "AIF1 Playback" },
1776 { "AIF2DACDAT", NULL, "AIF2 Playback" },
1777 { "AIF3DACDAT", NULL, "AIF3 Playback" },
1778
1779 { "AIF1 Capture", NULL, "AIF1ADCDAT" },
1780 { "AIF2 Capture", NULL, "AIF2ADCDAT" },
1781 { "AIF3 Capture", NULL, "AIF3ADCDAT" },
1782
Mark Brown9e6e96a2010-01-29 17:47:12 +00001783 /* AIF1 outputs */
1784 { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
1785 { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
1786 { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
1787
1788 { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
1789 { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
1790 { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
1791
Mark Browna3257ba2010-07-19 14:02:34 +01001792 { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
1793 { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
1794 { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
1795
1796 { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
1797 { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
1798 { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
1799
Mark Brown9e6e96a2010-01-29 17:47:12 +00001800 /* Pin level routing for AIF3 */
1801 { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
1802 { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
1803 { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
1804 { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
1805
Mark Brown9e6e96a2010-01-29 17:47:12 +00001806 { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
1807 { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
1808 { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
1809 { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
1810 { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
1811 { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
1812 { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
1813
1814 /* DAC1 inputs */
Mark Brown9e6e96a2010-01-29 17:47:12 +00001815 { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
1816 { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1817 { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
1818 { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1819 { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1820
Mark Brown9e6e96a2010-01-29 17:47:12 +00001821 { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
1822 { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
1823 { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
1824 { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1825 { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1826
1827 /* DAC2/AIF2 outputs */
1828 { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
Mark Brown9e6e96a2010-01-29 17:47:12 +00001829 { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
1830 { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1831 { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
1832 { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1833 { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1834
1835 { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
Mark Brown9e6e96a2010-01-29 17:47:12 +00001836 { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
1837 { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
1838 { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
1839 { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1840 { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1841
Mark Brown7f94de42011-02-03 16:27:34 +00001842 { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
1843 { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
1844 { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
1845 { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
1846
Mark Brown9e6e96a2010-01-29 17:47:12 +00001847 { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
1848
1849 /* AIF3 output */
1850 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
1851 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
1852 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
1853 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
1854 { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
1855 { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
1856 { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
1857 { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
1858
1859 /* Sidetone */
1860 { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
1861 { "Left Sidetone", "DMIC2", "DMIC2L" },
1862 { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
1863 { "Right Sidetone", "DMIC2", "DMIC2R" },
1864
1865 /* Output stages */
1866 { "Left Output Mixer", "DAC Switch", "DAC1L" },
1867 { "Right Output Mixer", "DAC Switch", "DAC1R" },
1868
1869 { "SPKL", "DAC1 Switch", "DAC1L" },
1870 { "SPKL", "DAC2 Switch", "DAC2L" },
1871
1872 { "SPKR", "DAC1 Switch", "DAC1R" },
1873 { "SPKR", "DAC2 Switch", "DAC2R" },
1874
1875 { "Left Headphone Mux", "DAC", "DAC1L" },
1876 { "Right Headphone Mux", "DAC", "DAC1R" },
1877};
1878
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001879static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
1880 { "DAC1L", NULL, "Late DAC1L Enable PGA" },
1881 { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
1882 { "DAC1R", NULL, "Late DAC1R Enable PGA" },
1883 { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
1884 { "DAC2L", NULL, "Late DAC2L Enable PGA" },
1885 { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
1886 { "DAC2R", NULL, "Late DAC2R Enable PGA" },
1887 { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
1888};
1889
1890static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
1891 { "DAC1L", NULL, "DAC1L Mixer" },
1892 { "DAC1R", NULL, "DAC1R Mixer" },
1893 { "DAC2L", NULL, "AIF2DAC2L Mixer" },
1894 { "DAC2R", NULL, "AIF2DAC2R Mixer" },
1895};
1896
Mark Brown6ed8f142011-02-03 16:27:35 +00001897static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
1898 { "AIF1DACDAT", NULL, "AIF2DACDAT" },
1899 { "AIF2DACDAT", NULL, "AIF1DACDAT" },
1900 { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
1901 { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
Mark Brownb793eb62011-07-14 18:21:37 +09001902 { "MICBIAS1", NULL, "CLK_SYS" },
1903 { "MICBIAS1", NULL, "MICBIAS Supply" },
1904 { "MICBIAS2", NULL, "CLK_SYS" },
1905 { "MICBIAS2", NULL, "MICBIAS Supply" },
Mark Brown6ed8f142011-02-03 16:27:35 +00001906};
1907
Mark Brownc4431df2010-11-26 15:21:07 +00001908static const struct snd_soc_dapm_route wm8994_intercon[] = {
1909 { "AIF2DACL", NULL, "AIF2DAC Mux" },
1910 { "AIF2DACR", NULL, "AIF2DAC Mux" },
Mark Brown4e04ada2011-07-15 15:12:31 +09001911 { "MICBIAS1", NULL, "VMID" },
1912 { "MICBIAS2", NULL, "VMID" },
Mark Brownc4431df2010-11-26 15:21:07 +00001913};
1914
1915static const struct snd_soc_dapm_route wm8958_intercon[] = {
1916 { "AIF2DACL", NULL, "AIF2DACL Mux" },
1917 { "AIF2DACR", NULL, "AIF2DACR Mux" },
1918
1919 { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
1920 { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
1921 { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
1922 { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
1923
Mark Brown8c5b8422012-04-17 20:49:05 +01001924 { "AIF3DACDAT", NULL, "AIF3" },
1925 { "AIF3ADCDAT", NULL, "AIF3" },
1926
Mark Brownc4431df2010-11-26 15:21:07 +00001927 { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
1928 { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
1929
1930 { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
1931};
1932
Mark Brown9e6e96a2010-01-29 17:47:12 +00001933/* The size in bits of the FLL divide multiplied by 10
1934 * to allow rounding later */
1935#define FIXED_FLL_SIZE ((1 << 16) * 10)
1936
1937struct fll_div {
1938 u16 outdiv;
1939 u16 n;
1940 u16 k;
1941 u16 clk_ref_div;
1942 u16 fll_fratio;
1943};
1944
1945static int wm8994_get_fll_config(struct fll_div *fll,
1946 int freq_in, int freq_out)
1947{
1948 u64 Kpart;
1949 unsigned int K, Ndiv, Nmod;
1950
1951 pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
1952
1953 /* Scale the input frequency down to <= 13.5MHz */
1954 fll->clk_ref_div = 0;
1955 while (freq_in > 13500000) {
1956 fll->clk_ref_div++;
1957 freq_in /= 2;
1958
1959 if (fll->clk_ref_div > 3)
1960 return -EINVAL;
1961 }
1962 pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
1963
1964 /* Scale the output to give 90MHz<=Fvco<=100MHz */
1965 fll->outdiv = 3;
1966 while (freq_out * (fll->outdiv + 1) < 90000000) {
1967 fll->outdiv++;
1968 if (fll->outdiv > 63)
1969 return -EINVAL;
1970 }
1971 freq_out *= fll->outdiv + 1;
1972 pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
1973
1974 if (freq_in > 1000000) {
1975 fll->fll_fratio = 0;
Mark Brown7d48a6a2010-04-20 13:36:11 +09001976 } else if (freq_in > 256000) {
1977 fll->fll_fratio = 1;
1978 freq_in *= 2;
1979 } else if (freq_in > 128000) {
1980 fll->fll_fratio = 2;
1981 freq_in *= 4;
1982 } else if (freq_in > 64000) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00001983 fll->fll_fratio = 3;
1984 freq_in *= 8;
Mark Brown7d48a6a2010-04-20 13:36:11 +09001985 } else {
1986 fll->fll_fratio = 4;
1987 freq_in *= 16;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001988 }
1989 pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
1990
1991 /* Now, calculate N.K */
1992 Ndiv = freq_out / freq_in;
1993
1994 fll->n = Ndiv;
1995 Nmod = freq_out % freq_in;
1996 pr_debug("Nmod=%d\n", Nmod);
1997
1998 /* Calculate fractional part - scale up so we can round. */
1999 Kpart = FIXED_FLL_SIZE * (long long)Nmod;
2000
2001 do_div(Kpart, freq_in);
2002
2003 K = Kpart & 0xFFFFFFFF;
2004
2005 if ((K % 10) >= 5)
2006 K += 5;
2007
2008 /* Move down to proper range now rounding is done */
2009 fll->k = K / 10;
2010
2011 pr_debug("N=%x K=%x\n", fll->n, fll->k);
2012
2013 return 0;
2014}
2015
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002016static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002017 unsigned int freq_in, unsigned int freq_out)
2018{
Mark Brownb2c812e2010-04-14 15:35:19 +09002019 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01002020 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002021 int reg_offset, ret;
2022 struct fll_div fll;
Mark Browne413ba82012-03-29 14:49:27 +01002023 u16 reg, clk1, aif_reg, aif_src;
Mark Brownc7ebf932011-07-12 19:47:59 +09002024 unsigned long timeout;
Mark Brown4b7ed832011-08-10 17:47:33 +09002025 bool was_enabled;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002026
Mark Brown9e6e96a2010-01-29 17:47:12 +00002027 switch (id) {
2028 case WM8994_FLL1:
2029 reg_offset = 0;
2030 id = 0;
Mark Browne413ba82012-03-29 14:49:27 +01002031 aif_src = 0x10;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002032 break;
2033 case WM8994_FLL2:
2034 reg_offset = 0x20;
2035 id = 1;
Mark Browne413ba82012-03-29 14:49:27 +01002036 aif_src = 0x18;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002037 break;
2038 default:
2039 return -EINVAL;
2040 }
2041
Mark Brown4b7ed832011-08-10 17:47:33 +09002042 reg = snd_soc_read(codec, WM8994_FLL1_CONTROL_1 + reg_offset);
2043 was_enabled = reg & WM8994_FLL1_ENA;
2044
Mark Brown136ff2a2010-04-20 12:56:18 +09002045 switch (src) {
Mark Brown7add84a2010-04-22 02:29:01 +09002046 case 0:
2047 /* Allow no source specification when stopping */
2048 if (freq_out)
2049 return -EINVAL;
Mark Brown4514e892010-12-03 16:02:10 +00002050 src = wm8994->fll[id].src;
Mark Brown7add84a2010-04-22 02:29:01 +09002051 break;
Mark Brown136ff2a2010-04-20 12:56:18 +09002052 case WM8994_FLL_SRC_MCLK1:
2053 case WM8994_FLL_SRC_MCLK2:
2054 case WM8994_FLL_SRC_LRCLK:
2055 case WM8994_FLL_SRC_BCLK:
2056 break;
2057 default:
2058 return -EINVAL;
2059 }
2060
Mark Brown9e6e96a2010-01-29 17:47:12 +00002061 /* Are we changing anything? */
2062 if (wm8994->fll[id].src == src &&
2063 wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
2064 return 0;
2065
2066 /* If we're stopping the FLL redo the old config - no
2067 * registers will actually be written but we avoid GCC flow
2068 * analysis bugs spewing warnings.
2069 */
2070 if (freq_out)
2071 ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
2072 else
2073 ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
2074 wm8994->fll[id].out);
2075 if (ret < 0)
2076 return ret;
2077
Mark Browne413ba82012-03-29 14:49:27 +01002078 /* Make sure that we're not providing SYSCLK right now */
2079 clk1 = snd_soc_read(codec, WM8994_CLOCKING_1);
2080 if (clk1 & WM8994_SYSCLK_SRC)
2081 aif_reg = WM8994_AIF2_CLOCKING_1;
2082 else
2083 aif_reg = WM8994_AIF1_CLOCKING_1;
2084 reg = snd_soc_read(codec, aif_reg);
2085
2086 if ((reg & WM8994_AIF1CLK_ENA) &&
2087 (reg & WM8994_AIF1CLK_SRC_MASK) == aif_src) {
2088 dev_err(codec->dev, "FLL%d is currently providing SYSCLK\n",
2089 id + 1);
2090 return -EBUSY;
2091 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002092
2093 /* We always need to disable the FLL while reconfiguring */
2094 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
2095 WM8994_FLL1_ENA, 0);
2096
Mark Brown20dc24a2012-04-05 12:55:20 +01002097 if (wm8994->fll_byp && src == WM8994_FLL_SRC_BCLK &&
Kyung-Kwee Ryue05854d2012-04-24 18:01:48 +01002098 freq_in == freq_out && freq_out) {
Mark Brown20dc24a2012-04-05 12:55:20 +01002099 dev_dbg(codec->dev, "Bypassing FLL%d\n", id + 1);
2100 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
2101 WM8958_FLL1_BYP, WM8958_FLL1_BYP);
2102 goto out;
2103 }
2104
Mark Brown9e6e96a2010-01-29 17:47:12 +00002105 reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
2106 (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
2107 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
2108 WM8994_FLL1_OUTDIV_MASK |
2109 WM8994_FLL1_FRATIO_MASK, reg);
2110
Mark Brownb16db742012-03-03 15:33:23 +00002111 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_3 + reg_offset,
2112 WM8994_FLL1_K_MASK, fll.k);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002113
2114 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
2115 WM8994_FLL1_N_MASK,
2116 fll.n << WM8994_FLL1_N_SHIFT);
2117
2118 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
Mark Brown20dc24a2012-04-05 12:55:20 +01002119 WM8958_FLL1_BYP |
Mark Brown136ff2a2010-04-20 12:56:18 +09002120 WM8994_FLL1_REFCLK_DIV_MASK |
2121 WM8994_FLL1_REFCLK_SRC_MASK,
2122 (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
2123 (src - 1));
Mark Brown9e6e96a2010-01-29 17:47:12 +00002124
Mark Brownf0f50392011-07-16 03:12:18 +09002125 /* Clear any pending completion from a previous failure */
2126 try_wait_for_completion(&wm8994->fll_locked[id]);
2127
Mark Brown9e6e96a2010-01-29 17:47:12 +00002128 /* Enable (with fractional mode if required) */
2129 if (freq_out) {
Mark Brown4b7ed832011-08-10 17:47:33 +09002130 /* Enable VMID if we need it */
2131 if (!was_enabled) {
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002132 active_reference(codec);
2133
Mark Brown4b7ed832011-08-10 17:47:33 +09002134 switch (control->type) {
2135 case WM8994:
2136 vmid_reference(codec);
2137 break;
2138 case WM8958:
2139 if (wm8994->revision < 1)
2140 vmid_reference(codec);
2141 break;
2142 default:
2143 break;
2144 }
2145 }
2146
Mark Brown9e6e96a2010-01-29 17:47:12 +00002147 if (fll.k)
2148 reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
2149 else
2150 reg = WM8994_FLL1_ENA;
2151 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
2152 WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
2153 reg);
Mark Brown8e9ddf82011-07-01 17:24:46 -07002154
Mark Brownc7ebf932011-07-12 19:47:59 +09002155 if (wm8994->fll_locked_irq) {
2156 timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
2157 msecs_to_jiffies(10));
2158 if (timeout == 0)
2159 dev_warn(codec->dev,
2160 "Timed out waiting for FLL lock\n");
2161 } else {
2162 msleep(5);
2163 }
Mark Brown4b7ed832011-08-10 17:47:33 +09002164 } else {
2165 if (was_enabled) {
2166 switch (control->type) {
2167 case WM8994:
2168 vmid_dereference(codec);
2169 break;
2170 case WM8958:
2171 if (wm8994->revision < 1)
2172 vmid_dereference(codec);
2173 break;
2174 default:
2175 break;
2176 }
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002177
2178 active_dereference(codec);
Mark Brown4b7ed832011-08-10 17:47:33 +09002179 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002180 }
2181
Mark Brown20dc24a2012-04-05 12:55:20 +01002182out:
Mark Brown9e6e96a2010-01-29 17:47:12 +00002183 wm8994->fll[id].in = freq_in;
2184 wm8994->fll[id].out = freq_out;
Mark Brown136ff2a2010-04-20 12:56:18 +09002185 wm8994->fll[id].src = src;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002186
Mark Brown9e6e96a2010-01-29 17:47:12 +00002187 configure_clock(codec);
2188
2189 return 0;
2190}
2191
Mark Brownc7ebf932011-07-12 19:47:59 +09002192static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
2193{
2194 struct completion *completion = data;
2195
2196 complete(completion);
2197
2198 return IRQ_HANDLED;
2199}
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002200
Mark Brown66b47fd2010-07-08 11:25:43 +09002201static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
2202
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002203static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
2204 unsigned int freq_in, unsigned int freq_out)
2205{
2206 return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
2207}
2208
Mark Brown9e6e96a2010-01-29 17:47:12 +00002209static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
2210 int clk_id, unsigned int freq, int dir)
2211{
2212 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09002213 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown66b47fd2010-07-08 11:25:43 +09002214 int i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002215
2216 switch (dai->id) {
2217 case 1:
2218 case 2:
2219 break;
2220
2221 default:
2222 /* AIF3 shares clocking with AIF1/2 */
2223 return -EINVAL;
2224 }
2225
2226 switch (clk_id) {
2227 case WM8994_SYSCLK_MCLK1:
2228 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
2229 wm8994->mclk[0] = freq;
2230 dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
2231 dai->id, freq);
2232 break;
2233
2234 case WM8994_SYSCLK_MCLK2:
2235 /* TODO: Set GPIO AF */
2236 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
2237 wm8994->mclk[1] = freq;
2238 dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
2239 dai->id, freq);
2240 break;
2241
2242 case WM8994_SYSCLK_FLL1:
2243 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
2244 dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
2245 break;
2246
2247 case WM8994_SYSCLK_FLL2:
2248 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
2249 dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
2250 break;
2251
Mark Brown66b47fd2010-07-08 11:25:43 +09002252 case WM8994_SYSCLK_OPCLK:
2253 /* Special case - a division (times 10) is given and
Jesper Juhlc1a4ecd2012-04-09 00:40:32 +02002254 * no effect on main clocking.
Mark Brown66b47fd2010-07-08 11:25:43 +09002255 */
2256 if (freq) {
2257 for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
2258 if (opclk_divs[i] == freq)
2259 break;
2260 if (i == ARRAY_SIZE(opclk_divs))
2261 return -EINVAL;
2262 snd_soc_update_bits(codec, WM8994_CLOCKING_2,
2263 WM8994_OPCLK_DIV_MASK, i);
2264 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
2265 WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
2266 } else {
2267 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
2268 WM8994_OPCLK_ENA, 0);
2269 }
2270
Mark Brown9e6e96a2010-01-29 17:47:12 +00002271 default:
2272 return -EINVAL;
2273 }
2274
2275 configure_clock(codec);
2276
2277 return 0;
2278}
2279
2280static int wm8994_set_bias_level(struct snd_soc_codec *codec,
2281 enum snd_soc_bias_level level)
2282{
Mark Brownb6b05692010-08-13 12:58:20 +01002283 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01002284 struct wm8994 *control = wm8994->wm8994;
Mark Brownb6b05692010-08-13 12:58:20 +01002285
Mark Brown5f2f3892012-02-08 18:51:42 +00002286 wm_hubs_set_bias_level(codec, level);
2287
Mark Brown9e6e96a2010-01-29 17:47:12 +00002288 switch (level) {
2289 case SND_SOC_BIAS_ON:
2290 break;
2291
2292 case SND_SOC_BIAS_PREPARE:
Mark Brown500fa302011-11-29 19:58:19 +00002293 /* MICBIAS into regulating mode */
2294 switch (control->type) {
2295 case WM8958:
2296 case WM1811:
2297 snd_soc_update_bits(codec, WM8958_MICBIAS1,
2298 WM8958_MICB1_MODE, 0);
2299 snd_soc_update_bits(codec, WM8958_MICBIAS2,
2300 WM8958_MICB2_MODE, 0);
2301 break;
2302 default:
2303 break;
2304 }
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002305
2306 if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
2307 active_reference(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002308 break;
2309
2310 case SND_SOC_BIAS_STANDBY:
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002311 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
Mark Brown8bc3c2c2010-11-30 14:56:18 +00002312 switch (control->type) {
Mark Brown8bc3c2c2010-11-30 14:56:18 +00002313 case WM8958:
2314 if (wm8994->revision == 0) {
2315 /* Optimise performance for rev A */
Mark Brown8bc3c2c2010-11-30 14:56:18 +00002316 snd_soc_update_bits(codec,
2317 WM8958_CHARGE_PUMP_2,
2318 WM8958_CP_DISCH,
2319 WM8958_CP_DISCH);
2320 }
2321 break;
Mark Brown81204c82011-05-24 17:35:53 +08002322
Mark Brown462835e2012-01-21 12:11:53 +00002323 default:
Mark Brown81204c82011-05-24 17:35:53 +08002324 break;
Mark Brownb6b05692010-08-13 12:58:20 +01002325 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002326
2327 /* Discharge LINEOUT1 & 2 */
2328 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
2329 WM8994_LINEOUT1_DISCH |
2330 WM8994_LINEOUT2_DISCH,
2331 WM8994_LINEOUT1_DISCH |
2332 WM8994_LINEOUT2_DISCH);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002333 }
2334
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002335 if (codec->dapm.bias_level == SND_SOC_BIAS_PREPARE)
2336 active_dereference(codec);
2337
Mark Brown500fa302011-11-29 19:58:19 +00002338 /* MICBIAS into bypass mode on newer devices */
2339 switch (control->type) {
2340 case WM8958:
2341 case WM1811:
2342 snd_soc_update_bits(codec, WM8958_MICBIAS1,
2343 WM8958_MICB1_MODE,
2344 WM8958_MICB1_MODE);
2345 snd_soc_update_bits(codec, WM8958_MICBIAS2,
2346 WM8958_MICB2_MODE,
2347 WM8958_MICB2_MODE);
2348 break;
2349 default:
2350 break;
2351 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002352 break;
2353
2354 case SND_SOC_BIAS_OFF:
Mark Brown4105ab82011-12-05 15:17:36 +00002355 if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
Mark Brownfbbf5922011-03-11 18:09:04 +00002356 wm8994->cur_fw = NULL;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002357 break;
2358 }
Mark Brown5f2f3892012-02-08 18:51:42 +00002359
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002360 codec->dapm.bias_level = level;
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002361
Mark Brown9e6e96a2010-01-29 17:47:12 +00002362 return 0;
2363}
2364
Mark Brown22f8d052012-03-19 17:32:06 +00002365int wm8994_vmid_mode(struct snd_soc_codec *codec, enum wm8994_vmid_mode mode)
2366{
2367 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2368
2369 switch (mode) {
2370 case WM8994_VMID_NORMAL:
2371 if (wm8994->hubs.lineout1_se) {
2372 snd_soc_dapm_disable_pin(&codec->dapm,
2373 "LINEOUT1N Driver");
2374 snd_soc_dapm_disable_pin(&codec->dapm,
2375 "LINEOUT1P Driver");
2376 }
2377 if (wm8994->hubs.lineout2_se) {
2378 snd_soc_dapm_disable_pin(&codec->dapm,
2379 "LINEOUT2N Driver");
2380 snd_soc_dapm_disable_pin(&codec->dapm,
2381 "LINEOUT2P Driver");
2382 }
2383
2384 /* Do the sync with the old mode to allow it to clean up */
2385 snd_soc_dapm_sync(&codec->dapm);
2386 wm8994->vmid_mode = mode;
2387 break;
2388
2389 case WM8994_VMID_FORCE:
2390 if (wm8994->hubs.lineout1_se) {
2391 snd_soc_dapm_force_enable_pin(&codec->dapm,
2392 "LINEOUT1N Driver");
2393 snd_soc_dapm_force_enable_pin(&codec->dapm,
2394 "LINEOUT1P Driver");
2395 }
2396 if (wm8994->hubs.lineout2_se) {
2397 snd_soc_dapm_force_enable_pin(&codec->dapm,
2398 "LINEOUT2N Driver");
2399 snd_soc_dapm_force_enable_pin(&codec->dapm,
2400 "LINEOUT2P Driver");
2401 }
2402
2403 wm8994->vmid_mode = mode;
2404 snd_soc_dapm_sync(&codec->dapm);
2405 break;
2406
2407 default:
2408 return -EINVAL;
2409 }
2410
2411 return 0;
2412}
2413
Mark Brown9e6e96a2010-01-29 17:47:12 +00002414static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
2415{
2416 struct snd_soc_codec *codec = dai->codec;
Mark Brown2a8a8562011-07-24 12:20:41 +01002417 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2418 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002419 int ms_reg;
2420 int aif1_reg;
2421 int ms = 0;
2422 int aif1 = 0;
2423
2424 switch (dai->id) {
2425 case 1:
2426 ms_reg = WM8994_AIF1_MASTER_SLAVE;
2427 aif1_reg = WM8994_AIF1_CONTROL_1;
2428 break;
2429 case 2:
2430 ms_reg = WM8994_AIF2_MASTER_SLAVE;
2431 aif1_reg = WM8994_AIF2_CONTROL_1;
2432 break;
2433 default:
2434 return -EINVAL;
2435 }
2436
2437 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
2438 case SND_SOC_DAIFMT_CBS_CFS:
2439 break;
2440 case SND_SOC_DAIFMT_CBM_CFM:
2441 ms = WM8994_AIF1_MSTR;
2442 break;
2443 default:
2444 return -EINVAL;
2445 }
2446
2447 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
2448 case SND_SOC_DAIFMT_DSP_B:
2449 aif1 |= WM8994_AIF1_LRCLK_INV;
2450 case SND_SOC_DAIFMT_DSP_A:
2451 aif1 |= 0x18;
2452 break;
2453 case SND_SOC_DAIFMT_I2S:
2454 aif1 |= 0x10;
2455 break;
2456 case SND_SOC_DAIFMT_RIGHT_J:
2457 break;
2458 case SND_SOC_DAIFMT_LEFT_J:
2459 aif1 |= 0x8;
2460 break;
2461 default:
2462 return -EINVAL;
2463 }
2464
2465 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
2466 case SND_SOC_DAIFMT_DSP_A:
2467 case SND_SOC_DAIFMT_DSP_B:
2468 /* frame inversion not valid for DSP modes */
2469 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2470 case SND_SOC_DAIFMT_NB_NF:
2471 break;
2472 case SND_SOC_DAIFMT_IB_NF:
2473 aif1 |= WM8994_AIF1_BCLK_INV;
2474 break;
2475 default:
2476 return -EINVAL;
2477 }
2478 break;
2479
2480 case SND_SOC_DAIFMT_I2S:
2481 case SND_SOC_DAIFMT_RIGHT_J:
2482 case SND_SOC_DAIFMT_LEFT_J:
2483 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2484 case SND_SOC_DAIFMT_NB_NF:
2485 break;
2486 case SND_SOC_DAIFMT_IB_IF:
2487 aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
2488 break;
2489 case SND_SOC_DAIFMT_IB_NF:
2490 aif1 |= WM8994_AIF1_BCLK_INV;
2491 break;
2492 case SND_SOC_DAIFMT_NB_IF:
2493 aif1 |= WM8994_AIF1_LRCLK_INV;
2494 break;
2495 default:
2496 return -EINVAL;
2497 }
2498 break;
2499 default:
2500 return -EINVAL;
2501 }
2502
Mark Brownc4431df2010-11-26 15:21:07 +00002503 /* The AIF2 format configuration needs to be mirrored to AIF3
2504 * on WM8958 if it's in use so just do it all the time. */
Mark Brown81204c82011-05-24 17:35:53 +08002505 switch (control->type) {
2506 case WM1811:
2507 case WM8958:
2508 if (dai->id == 2)
2509 snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
2510 WM8994_AIF1_LRCLK_INV |
2511 WM8958_AIF3_FMT_MASK, aif1);
2512 break;
2513
2514 default:
2515 break;
2516 }
Mark Brownc4431df2010-11-26 15:21:07 +00002517
Mark Brown9e6e96a2010-01-29 17:47:12 +00002518 snd_soc_update_bits(codec, aif1_reg,
2519 WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
2520 WM8994_AIF1_FMT_MASK,
2521 aif1);
2522 snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
2523 ms);
2524
2525 return 0;
2526}
2527
2528static struct {
2529 int val, rate;
2530} srs[] = {
2531 { 0, 8000 },
2532 { 1, 11025 },
2533 { 2, 12000 },
2534 { 3, 16000 },
2535 { 4, 22050 },
2536 { 5, 24000 },
2537 { 6, 32000 },
2538 { 7, 44100 },
2539 { 8, 48000 },
2540 { 9, 88200 },
2541 { 10, 96000 },
2542};
2543
2544static int fs_ratios[] = {
2545 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
2546};
2547
2548static int bclk_divs[] = {
2549 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
2550 640, 880, 960, 1280, 1760, 1920
2551};
2552
2553static int wm8994_hw_params(struct snd_pcm_substream *substream,
2554 struct snd_pcm_hw_params *params,
2555 struct snd_soc_dai *dai)
2556{
2557 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09002558 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002559 int aif1_reg;
Mark Brownb1e43d92010-12-07 17:14:56 +00002560 int aif2_reg;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002561 int bclk_reg;
2562 int lrclk_reg;
2563 int rate_reg;
2564 int aif1 = 0;
Mark Brownb1e43d92010-12-07 17:14:56 +00002565 int aif2 = 0;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002566 int bclk = 0;
2567 int lrclk = 0;
2568 int rate_val = 0;
2569 int id = dai->id - 1;
2570
2571 int i, cur_val, best_val, bclk_rate, best;
2572
2573 switch (dai->id) {
2574 case 1:
2575 aif1_reg = WM8994_AIF1_CONTROL_1;
Mark Brownb1e43d92010-12-07 17:14:56 +00002576 aif2_reg = WM8994_AIF1_CONTROL_2;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002577 bclk_reg = WM8994_AIF1_BCLK;
2578 rate_reg = WM8994_AIF1_RATE;
2579 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
Mark Brown7d83d212010-08-23 10:54:43 +01002580 wm8994->lrclk_shared[0]) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002581 lrclk_reg = WM8994_AIF1DAC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002582 } else {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002583 lrclk_reg = WM8994_AIF1ADC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002584 dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
2585 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002586 break;
2587 case 2:
2588 aif1_reg = WM8994_AIF2_CONTROL_1;
Mark Brownb1e43d92010-12-07 17:14:56 +00002589 aif2_reg = WM8994_AIF2_CONTROL_2;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002590 bclk_reg = WM8994_AIF2_BCLK;
2591 rate_reg = WM8994_AIF2_RATE;
2592 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
Mark Brown7d83d212010-08-23 10:54:43 +01002593 wm8994->lrclk_shared[1]) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002594 lrclk_reg = WM8994_AIF2DAC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002595 } else {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002596 lrclk_reg = WM8994_AIF2ADC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002597 dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
2598 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002599 break;
2600 default:
2601 return -EINVAL;
2602 }
2603
2604 bclk_rate = params_rate(params) * 2;
2605 switch (params_format(params)) {
2606 case SNDRV_PCM_FORMAT_S16_LE:
2607 bclk_rate *= 16;
2608 break;
2609 case SNDRV_PCM_FORMAT_S20_3LE:
2610 bclk_rate *= 20;
2611 aif1 |= 0x20;
2612 break;
2613 case SNDRV_PCM_FORMAT_S24_LE:
2614 bclk_rate *= 24;
2615 aif1 |= 0x40;
2616 break;
2617 case SNDRV_PCM_FORMAT_S32_LE:
2618 bclk_rate *= 32;
2619 aif1 |= 0x60;
2620 break;
2621 default:
2622 return -EINVAL;
2623 }
2624
2625 /* Try to find an appropriate sample rate; look for an exact match. */
2626 for (i = 0; i < ARRAY_SIZE(srs); i++)
2627 if (srs[i].rate == params_rate(params))
2628 break;
2629 if (i == ARRAY_SIZE(srs))
2630 return -EINVAL;
2631 rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
2632
2633 dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
2634 dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
2635 dai->id, wm8994->aifclk[id], bclk_rate);
2636
Mark Brownb1e43d92010-12-07 17:14:56 +00002637 if (params_channels(params) == 1 &&
2638 (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
2639 aif2 |= WM8994_AIF1_MONO;
2640
Mark Brown9e6e96a2010-01-29 17:47:12 +00002641 if (wm8994->aifclk[id] == 0) {
2642 dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
2643 return -EINVAL;
2644 }
2645
2646 /* AIFCLK/fs ratio; look for a close match in either direction */
2647 best = 0;
2648 best_val = abs((fs_ratios[0] * params_rate(params))
2649 - wm8994->aifclk[id]);
2650 for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
2651 cur_val = abs((fs_ratios[i] * params_rate(params))
2652 - wm8994->aifclk[id]);
2653 if (cur_val >= best_val)
2654 continue;
2655 best = i;
2656 best_val = cur_val;
2657 }
2658 dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
2659 dai->id, fs_ratios[best]);
2660 rate_val |= best;
2661
2662 /* We may not get quite the right frequency if using
2663 * approximate clocks so look for the closest match that is
2664 * higher than the target (we need to ensure that there enough
2665 * BCLKs to clock out the samples).
2666 */
2667 best = 0;
2668 for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
Joonyoung Shim07cd8ad2010-02-02 18:53:19 +09002669 cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002670 if (cur_val < 0) /* BCLK table is sorted */
2671 break;
2672 best = i;
2673 }
Joonyoung Shim07cd8ad2010-02-02 18:53:19 +09002674 bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
Mark Brown9e6e96a2010-01-29 17:47:12 +00002675 dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
2676 bclk_divs[best], bclk_rate);
2677 bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
2678
2679 lrclk = bclk_rate / params_rate(params);
Mark Brownfc07ecd2011-11-28 21:16:56 +00002680 if (!lrclk) {
2681 dev_err(dai->dev, "Unable to generate LRCLK from %dHz BCLK\n",
2682 bclk_rate);
2683 return -EINVAL;
2684 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002685 dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
2686 lrclk, bclk_rate / lrclk);
2687
2688 snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
Mark Brownb1e43d92010-12-07 17:14:56 +00002689 snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002690 snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
2691 snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
2692 lrclk);
2693 snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
2694 WM8994_AIF1CLK_RATE_MASK, rate_val);
2695
2696 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
2697 switch (dai->id) {
2698 case 1:
2699 wm8994->dac_rates[0] = params_rate(params);
2700 wm8994_set_retune_mobile(codec, 0);
2701 wm8994_set_retune_mobile(codec, 1);
2702 break;
2703 case 2:
2704 wm8994->dac_rates[1] = params_rate(params);
2705 wm8994_set_retune_mobile(codec, 2);
2706 break;
2707 }
2708 }
2709
2710 return 0;
2711}
2712
Mark Brownc4431df2010-11-26 15:21:07 +00002713static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
2714 struct snd_pcm_hw_params *params,
2715 struct snd_soc_dai *dai)
2716{
2717 struct snd_soc_codec *codec = dai->codec;
Mark Brown2a8a8562011-07-24 12:20:41 +01002718 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2719 struct wm8994 *control = wm8994->wm8994;
Mark Brownc4431df2010-11-26 15:21:07 +00002720 int aif1_reg;
2721 int aif1 = 0;
2722
2723 switch (dai->id) {
2724 case 3:
2725 switch (control->type) {
Mark Brown81204c82011-05-24 17:35:53 +08002726 case WM1811:
Mark Brownc4431df2010-11-26 15:21:07 +00002727 case WM8958:
2728 aif1_reg = WM8958_AIF3_CONTROL_1;
2729 break;
2730 default:
2731 return 0;
2732 }
2733 default:
2734 return 0;
2735 }
2736
2737 switch (params_format(params)) {
2738 case SNDRV_PCM_FORMAT_S16_LE:
2739 break;
2740 case SNDRV_PCM_FORMAT_S20_3LE:
2741 aif1 |= 0x20;
2742 break;
2743 case SNDRV_PCM_FORMAT_S24_LE:
2744 aif1 |= 0x40;
2745 break;
2746 case SNDRV_PCM_FORMAT_S32_LE:
2747 aif1 |= 0x60;
2748 break;
2749 default:
2750 return -EINVAL;
2751 }
2752
2753 return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
2754}
2755
Mark Brown9e6e96a2010-01-29 17:47:12 +00002756static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
2757{
2758 struct snd_soc_codec *codec = codec_dai->codec;
2759 int mute_reg;
2760 int reg;
2761
2762 switch (codec_dai->id) {
2763 case 1:
2764 mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
2765 break;
2766 case 2:
2767 mute_reg = WM8994_AIF2_DAC_FILTERS_1;
2768 break;
2769 default:
2770 return -EINVAL;
2771 }
2772
2773 if (mute)
2774 reg = WM8994_AIF1DAC1_MUTE;
2775 else
2776 reg = 0;
2777
2778 snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
2779
2780 return 0;
2781}
2782
Mark Brown778a76e2010-03-22 22:05:10 +00002783static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
2784{
2785 struct snd_soc_codec *codec = codec_dai->codec;
2786 int reg, val, mask;
2787
2788 switch (codec_dai->id) {
2789 case 1:
2790 reg = WM8994_AIF1_MASTER_SLAVE;
2791 mask = WM8994_AIF1_TRI;
2792 break;
2793 case 2:
2794 reg = WM8994_AIF2_MASTER_SLAVE;
2795 mask = WM8994_AIF2_TRI;
2796 break;
Mark Brown778a76e2010-03-22 22:05:10 +00002797 default:
2798 return -EINVAL;
2799 }
2800
2801 if (tristate)
2802 val = mask;
2803 else
2804 val = 0;
2805
Qiao Zhou78b3fb42011-01-19 19:10:47 +08002806 return snd_soc_update_bits(codec, reg, mask, val);
Mark Brown778a76e2010-03-22 22:05:10 +00002807}
2808
Mark Brownd09f3ec2011-08-15 11:01:02 +09002809static int wm8994_aif2_probe(struct snd_soc_dai *dai)
2810{
2811 struct snd_soc_codec *codec = dai->codec;
2812
2813 /* Disable the pulls on the AIF if we're using it to save power. */
2814 snd_soc_update_bits(codec, WM8994_GPIO_3,
2815 WM8994_GPN_PU | WM8994_GPN_PD, 0);
2816 snd_soc_update_bits(codec, WM8994_GPIO_4,
2817 WM8994_GPN_PU | WM8994_GPN_PD, 0);
2818 snd_soc_update_bits(codec, WM8994_GPIO_5,
2819 WM8994_GPN_PU | WM8994_GPN_PD, 0);
2820
2821 return 0;
2822}
2823
Mark Brown9e6e96a2010-01-29 17:47:12 +00002824#define WM8994_RATES SNDRV_PCM_RATE_8000_96000
2825
2826#define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
Ian Lartey3079aed2010-08-31 23:56:34 +01002827 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002828
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002829static const struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002830 .set_sysclk = wm8994_set_dai_sysclk,
2831 .set_fmt = wm8994_set_dai_fmt,
2832 .hw_params = wm8994_hw_params,
2833 .digital_mute = wm8994_aif_mute,
2834 .set_pll = wm8994_set_fll,
Mark Brown778a76e2010-03-22 22:05:10 +00002835 .set_tristate = wm8994_set_tristate,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002836};
2837
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002838static const struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002839 .set_sysclk = wm8994_set_dai_sysclk,
2840 .set_fmt = wm8994_set_dai_fmt,
2841 .hw_params = wm8994_hw_params,
2842 .digital_mute = wm8994_aif_mute,
2843 .set_pll = wm8994_set_fll,
Mark Brown778a76e2010-03-22 22:05:10 +00002844 .set_tristate = wm8994_set_tristate,
2845};
2846
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002847static const struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
Mark Brownc4431df2010-11-26 15:21:07 +00002848 .hw_params = wm8994_aif3_hw_params,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002849};
2850
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002851static struct snd_soc_dai_driver wm8994_dai[] = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002852 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002853 .name = "wm8994-aif1",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002854 .id = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002855 .playback = {
2856 .stream_name = "AIF1 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002857 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002858 .channels_max = 2,
2859 .rates = WM8994_RATES,
2860 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002861 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002862 },
2863 .capture = {
2864 .stream_name = "AIF1 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002865 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002866 .channels_max = 2,
2867 .rates = WM8994_RATES,
2868 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002869 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002870 },
2871 .ops = &wm8994_aif1_dai_ops,
2872 },
2873 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002874 .name = "wm8994-aif2",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002875 .id = 2,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002876 .playback = {
2877 .stream_name = "AIF2 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002878 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002879 .channels_max = 2,
2880 .rates = WM8994_RATES,
2881 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002882 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002883 },
2884 .capture = {
2885 .stream_name = "AIF2 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002886 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002887 .channels_max = 2,
2888 .rates = WM8994_RATES,
2889 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002890 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002891 },
Mark Brownd09f3ec2011-08-15 11:01:02 +09002892 .probe = wm8994_aif2_probe,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002893 .ops = &wm8994_aif2_dai_ops,
2894 },
2895 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002896 .name = "wm8994-aif3",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002897 .id = 3,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002898 .playback = {
2899 .stream_name = "AIF3 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002900 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002901 .channels_max = 2,
2902 .rates = WM8994_RATES,
2903 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002904 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002905 },
Dan Carpentera8462bd2010-03-24 14:58:34 +03002906 .capture = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002907 .stream_name = "AIF3 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002908 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002909 .channels_max = 2,
2910 .rates = WM8994_RATES,
2911 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002912 .sig_bits = 24,
2913 },
Mark Brown778a76e2010-03-22 22:05:10 +00002914 .ops = &wm8994_aif3_dai_ops,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002915 }
2916};
Mark Brown9e6e96a2010-01-29 17:47:12 +00002917
2918#ifdef CONFIG_PM
Mark Brown4752a882012-03-04 02:16:01 +00002919static int wm8994_codec_suspend(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002920{
Mark Brownb2c812e2010-04-14 15:35:19 +09002921 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01002922 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002923 int i, ret;
2924
Mark Brownca629922011-05-11 14:34:53 +02002925 switch (control->type) {
2926 case WM8994:
2927 snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, 0);
2928 break;
Mark Brown81204c82011-05-24 17:35:53 +08002929 case WM1811:
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002930 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
2931 WM1811_JACKDET_MODE_MASK, 0);
2932 /* Fall through */
Mark Brownca629922011-05-11 14:34:53 +02002933 case WM8958:
2934 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
2935 WM8958_MICD_ENA, 0);
2936 break;
2937 }
2938
Mark Brown9e6e96a2010-01-29 17:47:12 +00002939 for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
2940 memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
Mark Brownf701a2e2011-03-09 19:31:01 +00002941 sizeof(struct wm8994_fll_config));
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002942 ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002943 if (ret < 0)
2944 dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
2945 i + 1, ret);
2946 }
2947
2948 wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
2949
2950 return 0;
2951}
2952
Mark Brown4752a882012-03-04 02:16:01 +00002953static int wm8994_codec_resume(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002954{
Mark Brownb2c812e2010-04-14 15:35:19 +09002955 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01002956 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002957 int i, ret;
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00002958 unsigned int val, mask;
2959
2960 if (wm8994->revision < 4) {
2961 /* force a HW read */
Mark Brownd9a76662011-07-24 12:49:52 +01002962 ret = regmap_read(control->regmap,
2963 WM8994_POWER_MANAGEMENT_5, &val);
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00002964
2965 /* modify the cache only */
2966 codec->cache_only = 1;
2967 mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
2968 WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
2969 val &= mask;
2970 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
2971 mask, val);
2972 codec->cache_only = 0;
2973 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002974
Mark Brown9e6e96a2010-01-29 17:47:12 +00002975 for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
Mark Brown6a2f1ee2010-05-10 18:36:37 +01002976 if (!wm8994->fll_suspend[i].out)
2977 continue;
2978
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002979 ret = _wm8994_set_fll(codec, i + 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002980 wm8994->fll_suspend[i].src,
2981 wm8994->fll_suspend[i].in,
2982 wm8994->fll_suspend[i].out);
2983 if (ret < 0)
2984 dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
2985 i + 1, ret);
2986 }
2987
Mark Brownca629922011-05-11 14:34:53 +02002988 switch (control->type) {
2989 case WM8994:
2990 if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
2991 snd_soc_update_bits(codec, WM8994_MICBIAS,
2992 WM8994_MICD_ENA, WM8994_MICD_ENA);
2993 break;
Mark Brown81204c82011-05-24 17:35:53 +08002994 case WM1811:
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002995 if (wm8994->jackdet && wm8994->jack_cb) {
2996 /* Restart from idle */
2997 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
2998 WM1811_JACKDET_MODE_MASK,
2999 WM1811_JACKDET_MODE_JACK);
3000 break;
3001 }
Mark Brown6f8270c2012-03-03 13:06:25 +00003002 break;
Mark Brownca629922011-05-11 14:34:53 +02003003 case WM8958:
3004 if (wm8994->jack_cb)
3005 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3006 WM8958_MICD_ENA, WM8958_MICD_ENA);
3007 break;
3008 }
3009
Mark Brown9e6e96a2010-01-29 17:47:12 +00003010 return 0;
3011}
3012#else
Mark Brown4752a882012-03-04 02:16:01 +00003013#define wm8994_codec_suspend NULL
3014#define wm8994_codec_resume NULL
Mark Brown9e6e96a2010-01-29 17:47:12 +00003015#endif
3016
3017static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
3018{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003019 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003020 struct wm8994_pdata *pdata = wm8994->pdata;
3021 struct snd_kcontrol_new controls[] = {
3022 SOC_ENUM_EXT("AIF1.1 EQ Mode",
3023 wm8994->retune_mobile_enum,
3024 wm8994_get_retune_mobile_enum,
3025 wm8994_put_retune_mobile_enum),
3026 SOC_ENUM_EXT("AIF1.2 EQ Mode",
3027 wm8994->retune_mobile_enum,
3028 wm8994_get_retune_mobile_enum,
3029 wm8994_put_retune_mobile_enum),
3030 SOC_ENUM_EXT("AIF2 EQ Mode",
3031 wm8994->retune_mobile_enum,
3032 wm8994_get_retune_mobile_enum,
3033 wm8994_put_retune_mobile_enum),
3034 };
3035 int ret, i, j;
3036 const char **t;
3037
3038 /* We need an array of texts for the enum API but the number
3039 * of texts is likely to be less than the number of
3040 * configurations due to the sample rate dependency of the
3041 * configurations. */
3042 wm8994->num_retune_mobile_texts = 0;
3043 wm8994->retune_mobile_texts = NULL;
3044 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
3045 for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
3046 if (strcmp(pdata->retune_mobile_cfgs[i].name,
3047 wm8994->retune_mobile_texts[j]) == 0)
3048 break;
3049 }
3050
3051 if (j != wm8994->num_retune_mobile_texts)
3052 continue;
3053
3054 /* Expand the array... */
3055 t = krealloc(wm8994->retune_mobile_texts,
Jesper Juhlc1a4ecd2012-04-09 00:40:32 +02003056 sizeof(char *) *
Mark Brown9e6e96a2010-01-29 17:47:12 +00003057 (wm8994->num_retune_mobile_texts + 1),
3058 GFP_KERNEL);
3059 if (t == NULL)
3060 continue;
3061
3062 /* ...store the new entry... */
Jesper Juhlc1a4ecd2012-04-09 00:40:32 +02003063 t[wm8994->num_retune_mobile_texts] =
Mark Brown9e6e96a2010-01-29 17:47:12 +00003064 pdata->retune_mobile_cfgs[i].name;
3065
3066 /* ...and remember the new version. */
3067 wm8994->num_retune_mobile_texts++;
3068 wm8994->retune_mobile_texts = t;
3069 }
3070
3071 dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
3072 wm8994->num_retune_mobile_texts);
3073
3074 wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
3075 wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
3076
Liam Girdwood022658b2012-02-03 17:43:09 +00003077 ret = snd_soc_add_codec_controls(wm8994->codec, controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003078 ARRAY_SIZE(controls));
3079 if (ret != 0)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003080 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003081 "Failed to add ReTune Mobile controls: %d\n", ret);
3082}
3083
3084static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
3085{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003086 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003087 struct wm8994_pdata *pdata = wm8994->pdata;
3088 int ret, i;
3089
3090 if (!pdata)
3091 return;
3092
3093 wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
3094 pdata->lineout2_diff,
3095 pdata->lineout1fb,
3096 pdata->lineout2fb,
3097 pdata->jd_scthr,
3098 pdata->jd_thr,
3099 pdata->micbias1_lvl,
3100 pdata->micbias2_lvl);
3101
3102 dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
3103
3104 if (pdata->num_drc_cfgs) {
3105 struct snd_kcontrol_new controls[] = {
3106 SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
3107 wm8994_get_drc_enum, wm8994_put_drc_enum),
3108 SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
3109 wm8994_get_drc_enum, wm8994_put_drc_enum),
3110 SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
3111 wm8994_get_drc_enum, wm8994_put_drc_enum),
3112 };
3113
3114 /* We need an array of texts for the enum API */
Mark Brown7270ceb2011-12-01 14:00:19 +00003115 wm8994->drc_texts = devm_kzalloc(wm8994->codec->dev,
3116 sizeof(char *) * pdata->num_drc_cfgs, GFP_KERNEL);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003117 if (!wm8994->drc_texts) {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003118 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003119 "Failed to allocate %d DRC config texts\n",
3120 pdata->num_drc_cfgs);
3121 return;
3122 }
3123
3124 for (i = 0; i < pdata->num_drc_cfgs; i++)
3125 wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
3126
3127 wm8994->drc_enum.max = pdata->num_drc_cfgs;
3128 wm8994->drc_enum.texts = wm8994->drc_texts;
3129
Liam Girdwood022658b2012-02-03 17:43:09 +00003130 ret = snd_soc_add_codec_controls(wm8994->codec, controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003131 ARRAY_SIZE(controls));
3132 if (ret != 0)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003133 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003134 "Failed to add DRC mode controls: %d\n", ret);
3135
3136 for (i = 0; i < WM8994_NUM_DRC; i++)
3137 wm8994_set_drc(codec, i);
3138 }
3139
3140 dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
3141 pdata->num_retune_mobile_cfgs);
3142
3143 if (pdata->num_retune_mobile_cfgs)
3144 wm8994_handle_retune_mobile_pdata(wm8994);
3145 else
Liam Girdwood022658b2012-02-03 17:43:09 +00003146 snd_soc_add_codec_controls(wm8994->codec, wm8994_eq_controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003147 ARRAY_SIZE(wm8994_eq_controls));
Mark Brown48e028e2011-02-21 17:11:59 -08003148
3149 for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
3150 if (pdata->micbias[i]) {
3151 snd_soc_write(codec, WM8958_MICBIAS1 + i,
3152 pdata->micbias[i] & 0xffff);
3153 }
3154 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00003155}
3156
Mark Brown88766982010-03-29 20:57:12 +01003157/**
3158 * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
3159 *
3160 * @codec: WM8994 codec
3161 * @jack: jack to report detection events on
3162 * @micbias: microphone bias to detect on
Mark Brown88766982010-03-29 20:57:12 +01003163 *
3164 * Enable microphone detection via IRQ on the WM8994. If GPIOs are
3165 * being used to bring out signals to the processor then only platform
Mark Brown5ab230a2010-09-06 14:59:34 +01003166 * data configuration is needed for WM8994 and processor GPIOs should
Mark Brown88766982010-03-29 20:57:12 +01003167 * be configured using snd_soc_jack_add_gpios() instead.
3168 *
3169 * Configuration of detection levels is available via the micbias1_lvl
3170 * and micbias2_lvl platform data members.
3171 */
3172int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
Mark Brown87092e32012-02-06 18:50:39 +00003173 int micbias)
Mark Brown88766982010-03-29 20:57:12 +01003174{
Mark Brownb2c812e2010-04-14 15:35:19 +09003175 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown88766982010-03-29 20:57:12 +01003176 struct wm8994_micdet *micdet;
Mark Brown2a8a8562011-07-24 12:20:41 +01003177 struct wm8994 *control = wm8994->wm8994;
Mark Brown87092e32012-02-06 18:50:39 +00003178 int reg, ret;
Mark Brown88766982010-03-29 20:57:12 +01003179
Mark Brown87092e32012-02-06 18:50:39 +00003180 if (control->type != WM8994) {
3181 dev_warn(codec->dev, "Not a WM8994\n");
Mark Brown3a423152010-11-26 15:21:06 +00003182 return -EINVAL;
Mark Brown87092e32012-02-06 18:50:39 +00003183 }
Mark Brown3a423152010-11-26 15:21:06 +00003184
Mark Brown88766982010-03-29 20:57:12 +01003185 switch (micbias) {
3186 case 1:
3187 micdet = &wm8994->micdet[0];
Mark Brown87092e32012-02-06 18:50:39 +00003188 if (jack)
3189 ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
3190 "MICBIAS1");
3191 else
3192 ret = snd_soc_dapm_disable_pin(&codec->dapm,
3193 "MICBIAS1");
Mark Brown88766982010-03-29 20:57:12 +01003194 break;
3195 case 2:
3196 micdet = &wm8994->micdet[1];
Mark Brown87092e32012-02-06 18:50:39 +00003197 if (jack)
3198 ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
3199 "MICBIAS1");
3200 else
3201 ret = snd_soc_dapm_disable_pin(&codec->dapm,
3202 "MICBIAS1");
Mark Brown88766982010-03-29 20:57:12 +01003203 break;
3204 default:
Mark Brown87092e32012-02-06 18:50:39 +00003205 dev_warn(codec->dev, "Invalid MICBIAS %d\n", micbias);
Mark Brown88766982010-03-29 20:57:12 +01003206 return -EINVAL;
Mark Brown87092e32012-02-06 18:50:39 +00003207 }
Mark Brown88766982010-03-29 20:57:12 +01003208
Mark Brown87092e32012-02-06 18:50:39 +00003209 if (ret != 0)
3210 dev_warn(codec->dev, "Failed to configure MICBIAS%d: %d\n",
3211 micbias, ret);
3212
3213 dev_dbg(codec->dev, "Configuring microphone detection on %d %p\n",
3214 micbias, jack);
Mark Brown88766982010-03-29 20:57:12 +01003215
3216 /* Store the configuration */
3217 micdet->jack = jack;
Mark Brown87092e32012-02-06 18:50:39 +00003218 micdet->detecting = true;
Mark Brown88766982010-03-29 20:57:12 +01003219
3220 /* If either of the jacks is set up then enable detection */
3221 if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
3222 reg = WM8994_MICD_ENA;
Mark Brown87092e32012-02-06 18:50:39 +00003223 else
Mark Brown88766982010-03-29 20:57:12 +01003224 reg = 0;
3225
3226 snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
3227
Mark Brown87092e32012-02-06 18:50:39 +00003228 snd_soc_dapm_sync(&codec->dapm);
3229
Mark Brown88766982010-03-29 20:57:12 +01003230 return 0;
3231}
3232EXPORT_SYMBOL_GPL(wm8994_mic_detect);
3233
Mark Browne9b54de42012-05-09 19:20:59 +01003234static void wm8994_mic_work(struct work_struct *work)
Mark Brown88766982010-03-29 20:57:12 +01003235{
Mark Browne9b54de42012-05-09 19:20:59 +01003236 struct wm8994_priv *priv = container_of(work,
3237 struct wm8994_priv,
3238 mic_work.work);
Mark Brownfdfc4f32012-05-09 19:24:39 +01003239 struct regmap *regmap = priv->wm8994->regmap;
3240 struct device *dev = priv->wm8994->dev;
3241 unsigned int reg;
3242 int ret;
Mark Brown88766982010-03-29 20:57:12 +01003243 int report;
3244
Mark Brownfdfc4f32012-05-09 19:24:39 +01003245 ret = regmap_read(regmap, WM8994_INTERRUPT_RAW_STATUS_2, &reg);
3246 if (ret < 0) {
3247 dev_err(dev, "Failed to read microphone status: %d\n",
3248 ret);
Mark Browne9b54de42012-05-09 19:20:59 +01003249 return;
Mark Brown88766982010-03-29 20:57:12 +01003250 }
3251
Mark Brownfdfc4f32012-05-09 19:24:39 +01003252 dev_dbg(dev, "Microphone status: %x\n", reg);
Mark Brown88766982010-03-29 20:57:12 +01003253
3254 report = 0;
Mark Brown87092e32012-02-06 18:50:39 +00003255 if (reg & WM8994_MIC1_DET_STS) {
3256 if (priv->micdet[0].detecting)
3257 report = SND_JACK_HEADSET;
3258 }
3259 if (reg & WM8994_MIC1_SHRT_STS) {
3260 if (priv->micdet[0].detecting)
3261 report = SND_JACK_HEADPHONE;
3262 else
3263 report |= SND_JACK_BTN_0;
3264 }
3265 if (report)
3266 priv->micdet[0].detecting = false;
3267 else
3268 priv->micdet[0].detecting = true;
3269
Mark Brown88766982010-03-29 20:57:12 +01003270 snd_soc_jack_report(priv->micdet[0].jack, report,
Mark Brown87092e32012-02-06 18:50:39 +00003271 SND_JACK_HEADSET | SND_JACK_BTN_0);
Mark Brown88766982010-03-29 20:57:12 +01003272
3273 report = 0;
Mark Brown87092e32012-02-06 18:50:39 +00003274 if (reg & WM8994_MIC2_DET_STS) {
3275 if (priv->micdet[1].detecting)
3276 report = SND_JACK_HEADSET;
3277 }
3278 if (reg & WM8994_MIC2_SHRT_STS) {
3279 if (priv->micdet[1].detecting)
3280 report = SND_JACK_HEADPHONE;
3281 else
3282 report |= SND_JACK_BTN_0;
3283 }
3284 if (report)
3285 priv->micdet[1].detecting = false;
3286 else
3287 priv->micdet[1].detecting = true;
3288
Mark Brown88766982010-03-29 20:57:12 +01003289 snd_soc_jack_report(priv->micdet[1].jack, report,
Mark Brown87092e32012-02-06 18:50:39 +00003290 SND_JACK_HEADSET | SND_JACK_BTN_0);
Mark Browne9b54de42012-05-09 19:20:59 +01003291}
3292
3293static irqreturn_t wm8994_mic_irq(int irq, void *data)
3294{
3295 struct wm8994_priv *priv = data;
3296 struct snd_soc_codec *codec = priv->codec;
3297
3298#ifndef CONFIG_SND_SOC_WM8994_MODULE
3299 trace_snd_soc_jack_irq(dev_name(codec->dev));
3300#endif
3301
3302 pm_wakeup_event(codec->dev, 300);
3303
3304 schedule_delayed_work(&priv->mic_work, msecs_to_jiffies(250));
Mark Brown88766982010-03-29 20:57:12 +01003305
3306 return IRQ_HANDLED;
3307}
3308
Mark Brown821edd22010-11-26 15:21:09 +00003309/* Default microphone detection handler for WM8958 - the user can
3310 * override this if they wish.
3311 */
3312static void wm8958_default_micdet(u16 status, void *data)
3313{
3314 struct snd_soc_codec *codec = data;
3315 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown4585790d2011-11-30 10:55:14 +00003316 int report;
Mark Brown821edd22010-11-26 15:21:09 +00003317
Mark Browna1691342011-11-30 14:56:40 +00003318 dev_dbg(codec->dev, "MICDET %x\n", status);
3319
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003320 /* Either nothing present or just starting detection */
Mark Brownb00adf72011-08-13 11:57:18 +09003321 if (!(status & WM8958_MICD_STS)) {
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003322 if (!wm8994->jackdet) {
3323 /* If nothing present then clear our statuses */
3324 dev_dbg(codec->dev, "Detected open circuit\n");
3325 wm8994->jack_mic = false;
3326 wm8994->mic_detecting = true;
Mark Brown821edd22010-11-26 15:21:09 +00003327
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003328 wm8958_micd_set_rate(codec);
Mark Brown821edd22010-11-26 15:21:09 +00003329
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003330 snd_soc_jack_report(wm8994->micdet[0].jack, 0,
3331 wm8994->btn_mask |
3332 SND_JACK_HEADSET);
3333 }
Mark Brownb00adf72011-08-13 11:57:18 +09003334 return;
3335 }
3336
3337 /* If the measurement is showing a high impedence we've got a
3338 * microphone.
3339 */
Mark Brown157a75e2011-11-30 13:43:51 +00003340 if (wm8994->mic_detecting && (status & 0x600)) {
Mark Brownb00adf72011-08-13 11:57:18 +09003341 dev_dbg(codec->dev, "Detected microphone\n");
3342
Mark Brown157a75e2011-11-30 13:43:51 +00003343 wm8994->mic_detecting = false;
Mark Brownb00adf72011-08-13 11:57:18 +09003344 wm8994->jack_mic = true;
3345
3346 wm8958_micd_set_rate(codec);
3347
3348 snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADSET,
3349 SND_JACK_HEADSET);
3350 }
3351
3352
Mark Brown7c08b512012-01-26 18:33:24 +00003353 if (wm8994->mic_detecting && status & 0xfc) {
Mark Brownb00adf72011-08-13 11:57:18 +09003354 dev_dbg(codec->dev, "Detected headphone\n");
Mark Brown157a75e2011-11-30 13:43:51 +00003355 wm8994->mic_detecting = false;
Mark Brownb00adf72011-08-13 11:57:18 +09003356
3357 wm8958_micd_set_rate(codec);
3358
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003359 /* If we have jackdet that will detect removal */
3360 if (wm8994->jackdet) {
Mark Brownc9865642012-03-12 16:31:50 +00003361 mutex_lock(&wm8994->accdet_lock);
3362
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003363 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3364 WM8958_MICD_ENA, 0);
3365
Mark Brownc9865642012-03-12 16:31:50 +00003366 wm1811_jackdet_set_mode(codec,
3367 WM1811_JACKDET_MODE_JACK);
3368
3369 mutex_unlock(&wm8994->accdet_lock);
3370
Mark Brownecd17322012-03-12 16:34:35 +00003371 if (wm8994->pdata->jd_ext_cap)
Mark Brown07fb9d92012-02-21 16:23:35 +00003372 snd_soc_dapm_disable_pin(&codec->dapm,
3373 "MICBIAS2");
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003374 }
Mark Brownecd17322012-03-12 16:34:35 +00003375
3376 snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADPHONE,
3377 SND_JACK_HEADSET);
Mark Brownb00adf72011-08-13 11:57:18 +09003378 }
3379
3380 /* Report short circuit as a button */
3381 if (wm8994->jack_mic) {
Mark Brown4585790d2011-11-30 10:55:14 +00003382 report = 0;
Mark Brownb00adf72011-08-13 11:57:18 +09003383 if (status & 0x4)
Mark Brown4585790d2011-11-30 10:55:14 +00003384 report |= SND_JACK_BTN_0;
3385
3386 if (status & 0x8)
3387 report |= SND_JACK_BTN_1;
3388
3389 if (status & 0x10)
3390 report |= SND_JACK_BTN_2;
3391
3392 if (status & 0x20)
3393 report |= SND_JACK_BTN_3;
3394
3395 if (status & 0x40)
3396 report |= SND_JACK_BTN_4;
3397
3398 if (status & 0x80)
3399 report |= SND_JACK_BTN_5;
3400
3401 snd_soc_jack_report(wm8994->micdet[0].jack, report,
3402 wm8994->btn_mask);
Mark Brownb00adf72011-08-13 11:57:18 +09003403 }
Mark Brown821edd22010-11-26 15:21:09 +00003404}
3405
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003406static irqreturn_t wm1811_jackdet_irq(int irq, void *data)
3407{
3408 struct wm8994_priv *wm8994 = data;
3409 struct snd_soc_codec *codec = wm8994->codec;
3410 int reg;
Mark Brownc9865642012-03-12 16:31:50 +00003411 bool present;
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003412
3413 mutex_lock(&wm8994->accdet_lock);
3414
3415 reg = snd_soc_read(codec, WM1811_JACKDET_CTRL);
3416 if (reg < 0) {
3417 dev_err(codec->dev, "Failed to read jack status: %d\n", reg);
3418 mutex_unlock(&wm8994->accdet_lock);
3419 return IRQ_NONE;
3420 }
3421
3422 dev_dbg(codec->dev, "JACKDET %x\n", reg);
3423
Mark Brownc9865642012-03-12 16:31:50 +00003424 present = reg & WM1811_JACKDET_LVL;
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003425
Mark Brownc9865642012-03-12 16:31:50 +00003426 if (present) {
3427 dev_dbg(codec->dev, "Jack detected\n");
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003428
Mark Browne9d9a962012-04-26 16:07:32 +01003429 wm8958_micd_set_rate(codec);
3430
Mark Brown55a27782012-02-21 13:45:53 +00003431 snd_soc_update_bits(codec, WM8958_MICBIAS2,
3432 WM8958_MICB2_DISCH, 0);
3433
Mark Brown378ec0c2012-03-01 19:01:43 +00003434 /* Disable debounce while inserted */
3435 snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
3436 WM1811_JACKDET_DB, 0);
3437
Mark Brownb9e67e5e2012-02-28 19:03:37 +00003438 /*
3439 * Start off measument of microphone impedence to find
3440 * out what's actually there.
3441 */
3442 wm8994->mic_detecting = true;
3443 wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_MIC);
3444
3445 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3446 WM8958_MICD_ENA, WM8958_MICD_ENA);
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003447 } else {
3448 dev_dbg(codec->dev, "Jack not detected\n");
3449
Mark Brown55a27782012-02-21 13:45:53 +00003450 snd_soc_update_bits(codec, WM8958_MICBIAS2,
3451 WM8958_MICB2_DISCH, WM8958_MICB2_DISCH);
3452
Mark Brown378ec0c2012-03-01 19:01:43 +00003453 /* Enable debounce while removed */
3454 snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
3455 WM1811_JACKDET_DB, WM1811_JACKDET_DB);
3456
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003457 wm8994->mic_detecting = false;
3458 wm8994->jack_mic = false;
3459 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3460 WM8958_MICD_ENA, 0);
3461 wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
3462 }
3463
3464 mutex_unlock(&wm8994->accdet_lock);
3465
Mark Brownc9865642012-03-12 16:31:50 +00003466 /* If required for an external cap force MICBIAS on */
3467 if (wm8994->pdata->jd_ext_cap) {
Mark Brownc9865642012-03-12 16:31:50 +00003468 if (present)
3469 snd_soc_dapm_force_enable_pin(&codec->dapm,
3470 "MICBIAS2");
3471 else
3472 snd_soc_dapm_disable_pin(&codec->dapm, "MICBIAS2");
Mark Brownc9865642012-03-12 16:31:50 +00003473 }
3474
3475 if (present)
3476 snd_soc_jack_report(wm8994->micdet[0].jack,
3477 SND_JACK_MECHANICAL, SND_JACK_MECHANICAL);
3478 else
3479 snd_soc_jack_report(wm8994->micdet[0].jack, 0,
3480 SND_JACK_MECHANICAL | SND_JACK_HEADSET |
3481 wm8994->btn_mask);
3482
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003483 return IRQ_HANDLED;
3484}
3485
Mark Brown821edd22010-11-26 15:21:09 +00003486/**
3487 * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
3488 *
3489 * @codec: WM8958 codec
3490 * @jack: jack to report detection events on
3491 *
3492 * Enable microphone detection functionality for the WM8958. By
3493 * default simple detection which supports the detection of up to 6
3494 * buttons plus video and microphone functionality is supported.
3495 *
3496 * The WM8958 has an advanced jack detection facility which is able to
3497 * support complex accessory detection, especially when used in
3498 * conjunction with external circuitry. In order to provide maximum
3499 * flexiblity a callback is provided which allows a completely custom
3500 * detection algorithm.
3501 */
3502int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
3503 wm8958_micdet_cb cb, void *cb_data)
3504{
3505 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003506 struct wm8994 *control = wm8994->wm8994;
Mark Brown4585790d2011-11-30 10:55:14 +00003507 u16 micd_lvl_sel;
Mark Brown821edd22010-11-26 15:21:09 +00003508
Mark Brown81204c82011-05-24 17:35:53 +08003509 switch (control->type) {
3510 case WM1811:
3511 case WM8958:
3512 break;
3513 default:
Mark Brown821edd22010-11-26 15:21:09 +00003514 return -EINVAL;
Mark Brown81204c82011-05-24 17:35:53 +08003515 }
Mark Brown821edd22010-11-26 15:21:09 +00003516
3517 if (jack) {
3518 if (!cb) {
3519 dev_dbg(codec->dev, "Using default micdet callback\n");
3520 cb = wm8958_default_micdet;
3521 cb_data = codec;
3522 }
3523
Mark Brown4cdf5e42011-11-29 14:36:17 +00003524 snd_soc_dapm_force_enable_pin(&codec->dapm, "CLK_SYS");
Mark Brown7d464b22012-03-03 18:46:06 +00003525 snd_soc_dapm_sync(&codec->dapm);
Mark Brown4cdf5e42011-11-29 14:36:17 +00003526
Mark Brown821edd22010-11-26 15:21:09 +00003527 wm8994->micdet[0].jack = jack;
3528 wm8994->jack_cb = cb;
3529 wm8994->jack_cb_data = cb_data;
3530
Mark Brown157a75e2011-11-30 13:43:51 +00003531 wm8994->mic_detecting = true;
Mark Brownb00adf72011-08-13 11:57:18 +09003532 wm8994->jack_mic = false;
3533
3534 wm8958_micd_set_rate(codec);
3535
Mark Brown4585790d2011-11-30 10:55:14 +00003536 /* Detect microphones and short circuits by default */
3537 if (wm8994->pdata->micd_lvl_sel)
3538 micd_lvl_sel = wm8994->pdata->micd_lvl_sel;
3539 else
3540 micd_lvl_sel = 0x41;
3541
3542 wm8994->btn_mask = SND_JACK_BTN_0 | SND_JACK_BTN_1 |
3543 SND_JACK_BTN_2 | SND_JACK_BTN_3 |
3544 SND_JACK_BTN_4 | SND_JACK_BTN_5;
3545
Mark Brownb00adf72011-08-13 11:57:18 +09003546 snd_soc_update_bits(codec, WM8958_MIC_DETECT_2,
Mark Brown4585790d2011-11-30 10:55:14 +00003547 WM8958_MICD_LVL_SEL_MASK, micd_lvl_sel);
Mark Brownb00adf72011-08-13 11:57:18 +09003548
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003549 WARN_ON(codec->dapm.bias_level > SND_SOC_BIAS_STANDBY);
3550
3551 /*
3552 * If we can use jack detection start off with that,
3553 * otherwise jump straight to microphone detection.
3554 */
3555 if (wm8994->jackdet) {
Mark Brown55a27782012-02-21 13:45:53 +00003556 snd_soc_update_bits(codec, WM8958_MICBIAS2,
3557 WM8958_MICB2_DISCH,
3558 WM8958_MICB2_DISCH);
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003559 snd_soc_update_bits(codec, WM8994_LDO_1,
3560 WM8994_LDO1_DISCH, 0);
3561 wm1811_jackdet_set_mode(codec,
3562 WM1811_JACKDET_MODE_JACK);
3563 } else {
3564 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3565 WM8958_MICD_ENA, WM8958_MICD_ENA);
3566 }
3567
Mark Brown821edd22010-11-26 15:21:09 +00003568 } else {
3569 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3570 WM8958_MICD_ENA, 0);
Mark Brownafaf1592012-03-03 18:46:36 +00003571 wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_NONE);
Mark Brown4cdf5e42011-11-29 14:36:17 +00003572 snd_soc_dapm_disable_pin(&codec->dapm, "CLK_SYS");
Mark Brown7d464b22012-03-03 18:46:06 +00003573 snd_soc_dapm_sync(&codec->dapm);
Mark Brown821edd22010-11-26 15:21:09 +00003574 }
3575
3576 return 0;
3577}
3578EXPORT_SYMBOL_GPL(wm8958_mic_detect);
3579
3580static irqreturn_t wm8958_mic_irq(int irq, void *data)
3581{
3582 struct wm8994_priv *wm8994 = data;
3583 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown19940b32011-08-19 18:05:05 +09003584 int reg, count;
Mark Brown821edd22010-11-26 15:21:09 +00003585
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003586 /*
3587 * Jack detection may have detected a removal simulataneously
3588 * with an update of the MICDET status; if so it will have
3589 * stopped detection and we can ignore this interrupt.
3590 */
Mark Brownc9865642012-03-12 16:31:50 +00003591 if (!(snd_soc_read(codec, WM8958_MIC_DETECT_1) & WM8958_MICD_ENA))
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003592 return IRQ_HANDLED;
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003593
Mark Brown19940b32011-08-19 18:05:05 +09003594 /* We may occasionally read a detection without an impedence
3595 * range being provided - if that happens loop again.
3596 */
3597 count = 10;
3598 do {
3599 reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
3600 if (reg < 0) {
3601 dev_err(codec->dev,
3602 "Failed to read mic detect status: %d\n",
3603 reg);
3604 return IRQ_NONE;
3605 }
Mark Brown821edd22010-11-26 15:21:09 +00003606
Mark Brown19940b32011-08-19 18:05:05 +09003607 if (!(reg & WM8958_MICD_VALID)) {
3608 dev_dbg(codec->dev, "Mic detect data not valid\n");
3609 goto out;
3610 }
3611
3612 if (!(reg & WM8958_MICD_STS) || (reg & WM8958_MICD_LVL_MASK))
3613 break;
3614
3615 msleep(1);
3616 } while (count--);
3617
3618 if (count == 0)
3619 dev_warn(codec->dev, "No impedence range reported for jack\n");
Mark Brown821edd22010-11-26 15:21:09 +00003620
Mark Brown7116f452010-12-29 13:05:21 +00003621#ifndef CONFIG_SND_SOC_WM8994_MODULE
Mark Brown2bbb5d62010-12-05 12:50:12 +00003622 trace_snd_soc_jack_irq(dev_name(codec->dev));
Mark Brown7116f452010-12-29 13:05:21 +00003623#endif
Mark Brown2bbb5d62010-12-05 12:50:12 +00003624
Mark Brown821edd22010-11-26 15:21:09 +00003625 if (wm8994->jack_cb)
3626 wm8994->jack_cb(reg, wm8994->jack_cb_data);
3627 else
3628 dev_warn(codec->dev, "Accessory detection with no callback\n");
3629
3630out:
3631 return IRQ_HANDLED;
3632}
3633
Mark Brown3b1af3f2011-07-14 12:38:18 +09003634static irqreturn_t wm8994_fifo_error(int irq, void *data)
3635{
3636 struct snd_soc_codec *codec = data;
3637
3638 dev_err(codec->dev, "FIFO error\n");
3639
3640 return IRQ_HANDLED;
3641}
3642
Mark Brownf0b182b2011-08-16 12:01:27 +09003643static irqreturn_t wm8994_temp_warn(int irq, void *data)
3644{
3645 struct snd_soc_codec *codec = data;
3646
3647 dev_err(codec->dev, "Thermal warning\n");
3648
3649 return IRQ_HANDLED;
3650}
3651
3652static irqreturn_t wm8994_temp_shut(int irq, void *data)
3653{
3654 struct snd_soc_codec *codec = data;
3655
3656 dev_crit(codec->dev, "Thermal shutdown\n");
3657
3658 return IRQ_HANDLED;
3659}
3660
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003661static int wm8994_codec_probe(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00003662{
Mark Brownd9a76662011-07-24 12:49:52 +01003663 struct wm8994 *control = dev_get_drvdata(codec->dev->parent);
Mark Brown2bc16ed2012-03-03 23:24:39 +00003664 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003665 struct snd_soc_dapm_context *dapm = &codec->dapm;
Mark Brownd9a76662011-07-24 12:49:52 +01003666 unsigned int reg;
Mark Brownec62dbd2010-08-15 14:56:40 +01003667 int ret, i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003668
Mark Brown2bc16ed2012-03-03 23:24:39 +00003669 wm8994->codec = codec;
Mark Brownd9a76662011-07-24 12:49:52 +01003670 codec->control_data = control->regmap;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003671
Mark Brownd9a76662011-07-24 12:49:52 +01003672 snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
Mark Brown2a8a8562011-07-24 12:20:41 +01003673
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003674 wm8994->codec = codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003675
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003676 mutex_init(&wm8994->accdet_lock);
Mark Browne9b54de42012-05-09 19:20:59 +01003677 INIT_DELAYED_WORK(&wm8994->mic_work, wm8994_mic_work);
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003678
Mark Brownc7ebf932011-07-12 19:47:59 +09003679 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
3680 init_completion(&wm8994->fll_locked[i]);
3681
Mark Brown9b7c5252011-02-17 20:05:44 -08003682 if (wm8994->pdata && wm8994->pdata->micdet_irq)
3683 wm8994->micdet_irq = wm8994->pdata->micdet_irq;
3684 else if (wm8994->pdata && wm8994->pdata->irq_base)
3685 wm8994->micdet_irq = wm8994->pdata->irq_base +
3686 WM8994_IRQ_MIC1_DET;
3687
Mark Brown39fb51a2010-11-26 17:23:43 +00003688 pm_runtime_enable(codec->dev);
Mark Brown5fab51742012-02-06 18:37:08 +00003689 pm_runtime_idle(codec->dev);
Mark Brown39fb51a2010-11-26 17:23:43 +00003690
Mark Brownf959dee2012-01-31 16:16:47 +00003691 /* By default use idle_bias_off, will override for WM8994 */
3692 codec->dapm.idle_bias_off = 1;
3693
Mark Brown9e6e96a2010-01-29 17:47:12 +00003694 /* Set revision-specific configuration */
Mark Brownb6b05692010-08-13 12:58:20 +01003695 wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
Mark Brown3a423152010-11-26 15:21:06 +00003696 switch (control->type) {
3697 case WM8994:
Mark Brownf959dee2012-01-31 16:16:47 +00003698 /* Single ended line outputs should have VMID on. */
3699 if (!wm8994->pdata->lineout1_diff ||
3700 !wm8994->pdata->lineout2_diff)
3701 codec->dapm.idle_bias_off = 0;
3702
Mark Brown3a423152010-11-26 15:21:06 +00003703 switch (wm8994->revision) {
3704 case 2:
3705 case 3:
Mark Brown4537c4e2011-08-01 13:10:16 +09003706 wm8994->hubs.dcs_codes_l = -5;
3707 wm8994->hubs.dcs_codes_r = -5;
Mark Brown3a423152010-11-26 15:21:06 +00003708 wm8994->hubs.hp_startup_mode = 1;
3709 wm8994->hubs.dcs_readback_mode = 1;
Mark Brownf9acf9f2011-06-07 23:23:52 +01003710 wm8994->hubs.series_startup = 1;
Mark Brown3a423152010-11-26 15:21:06 +00003711 break;
3712 default:
Mark Brown79ef0ab2011-08-01 13:02:17 +09003713 wm8994->hubs.dcs_readback_mode = 2;
Mark Brown3a423152010-11-26 15:21:06 +00003714 break;
3715 }
Mark Brown280ec8b2011-08-10 22:19:19 +09003716 break;
Mark Brown3a423152010-11-26 15:21:06 +00003717
3718 case WM8958:
Mark Brown8437f702010-03-29 17:09:45 +01003719 wm8994->hubs.dcs_readback_mode = 1;
Mark Brown29fdc362012-02-21 10:50:50 +00003720 wm8994->hubs.hp_startup_mode = 1;
Mark Brown20dc24a2012-04-05 12:55:20 +01003721
3722 switch (wm8994->revision) {
3723 case 0:
3724 break;
3725 default:
3726 wm8994->fll_byp = true;
3727 break;
3728 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00003729 break;
Mark Brown3a423152010-11-26 15:21:06 +00003730
Mark Brown81204c82011-05-24 17:35:53 +08003731 case WM1811:
3732 wm8994->hubs.dcs_readback_mode = 2;
3733 wm8994->hubs.no_series_update = 1;
Mark Brown29fdc362012-02-21 10:50:50 +00003734 wm8994->hubs.hp_startup_mode = 1;
Mark Brownaf31a222012-04-26 20:06:56 +01003735 wm8994->hubs.no_cache_dac_hp_direct = true;
Mark Brown20dc24a2012-04-05 12:55:20 +01003736 wm8994->fll_byp = true;
Mark Brown81204c82011-05-24 17:35:53 +08003737
3738 switch (wm8994->revision) {
3739 case 0:
3740 case 1:
Mark Brownfc8e6e82011-11-28 18:48:46 +00003741 case 2:
3742 case 3:
Mark Brown6473a142011-10-17 19:38:52 +01003743 wm8994->hubs.dcs_codes_l = -9;
Mark Browne1660582012-03-21 13:22:40 +00003744 wm8994->hubs.dcs_codes_r = -7;
Mark Brown81204c82011-05-24 17:35:53 +08003745 break;
3746 default:
3747 break;
3748 }
3749
3750 snd_soc_update_bits(codec, WM8994_ANALOGUE_HP_1,
3751 WM1811_HPOUT1_ATTN, WM1811_HPOUT1_ATTN);
3752 break;
3753
Mark Brown9e6e96a2010-01-29 17:47:12 +00003754 default:
3755 break;
3756 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00003757
Mark Brown2a8a8562011-07-24 12:20:41 +01003758 wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR,
Mark Brown3b1af3f2011-07-14 12:38:18 +09003759 wm8994_fifo_error, "FIFO error", codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003760 wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN,
Mark Brownf0b182b2011-08-16 12:01:27 +09003761 wm8994_temp_warn, "Thermal warning", codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003762 wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT,
Mark Brownf0b182b2011-08-16 12:01:27 +09003763 wm8994_temp_shut, "Thermal shutdown", codec);
Mark Brown3b1af3f2011-07-14 12:38:18 +09003764
Mark Brown2a8a8562011-07-24 12:20:41 +01003765 ret = wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
Mark Brownb30ead52011-07-12 15:47:17 +09003766 wm_hubs_dcs_done, "DC servo done",
3767 &wm8994->hubs);
3768 if (ret == 0)
3769 wm8994->hubs.dcs_done_irq = true;
3770
Mark Brown3a423152010-11-26 15:21:06 +00003771 switch (control->type) {
3772 case WM8994:
Mark Brown9b7c5252011-02-17 20:05:44 -08003773 if (wm8994->micdet_irq) {
3774 ret = request_threaded_irq(wm8994->micdet_irq, NULL,
3775 wm8994_mic_irq,
3776 IRQF_TRIGGER_RISING,
3777 "Mic1 detect",
3778 wm8994);
3779 if (ret != 0)
3780 dev_warn(codec->dev,
3781 "Failed to request Mic1 detect IRQ: %d\n",
3782 ret);
3783 }
Mark Brown88766982010-03-29 20:57:12 +01003784
Mark Brown2a8a8562011-07-24 12:20:41 +01003785 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brown3a423152010-11-26 15:21:06 +00003786 WM8994_IRQ_MIC1_SHRT,
3787 wm8994_mic_irq, "Mic 1 short",
3788 wm8994);
3789 if (ret != 0)
3790 dev_warn(codec->dev,
3791 "Failed to request Mic1 short IRQ: %d\n",
3792 ret);
Mark Brown88766982010-03-29 20:57:12 +01003793
Mark Brown2a8a8562011-07-24 12:20:41 +01003794 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brown3a423152010-11-26 15:21:06 +00003795 WM8994_IRQ_MIC2_DET,
3796 wm8994_mic_irq, "Mic 2 detect",
3797 wm8994);
3798 if (ret != 0)
3799 dev_warn(codec->dev,
3800 "Failed to request Mic2 detect IRQ: %d\n",
3801 ret);
Mark Brown88766982010-03-29 20:57:12 +01003802
Mark Brown2a8a8562011-07-24 12:20:41 +01003803 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brown3a423152010-11-26 15:21:06 +00003804 WM8994_IRQ_MIC2_SHRT,
3805 wm8994_mic_irq, "Mic 2 short",
3806 wm8994);
3807 if (ret != 0)
3808 dev_warn(codec->dev,
3809 "Failed to request Mic2 short IRQ: %d\n",
3810 ret);
3811 break;
Mark Brown821edd22010-11-26 15:21:09 +00003812
3813 case WM8958:
Mark Brown81204c82011-05-24 17:35:53 +08003814 case WM1811:
Mark Brown9b7c5252011-02-17 20:05:44 -08003815 if (wm8994->micdet_irq) {
3816 ret = request_threaded_irq(wm8994->micdet_irq, NULL,
3817 wm8958_mic_irq,
3818 IRQF_TRIGGER_RISING,
3819 "Mic detect",
3820 wm8994);
3821 if (ret != 0)
3822 dev_warn(codec->dev,
3823 "Failed to request Mic detect IRQ: %d\n",
3824 ret);
3825 }
Mark Brown3a423152010-11-26 15:21:06 +00003826 }
Mark Brown88766982010-03-29 20:57:12 +01003827
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003828 switch (control->type) {
3829 case WM1811:
3830 if (wm8994->revision > 1) {
3831 ret = wm8994_request_irq(wm8994->wm8994,
3832 WM8994_IRQ_GPIO(6),
3833 wm1811_jackdet_irq, "JACKDET",
3834 wm8994);
3835 if (ret == 0)
3836 wm8994->jackdet = true;
3837 }
3838 break;
3839 default:
3840 break;
3841 }
3842
Mark Brownc7ebf932011-07-12 19:47:59 +09003843 wm8994->fll_locked_irq = true;
3844 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
Mark Brown2a8a8562011-07-24 12:20:41 +01003845 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brownc7ebf932011-07-12 19:47:59 +09003846 WM8994_IRQ_FLL1_LOCK + i,
3847 wm8994_fll_locked_irq, "FLL lock",
3848 &wm8994->fll_locked[i]);
3849 if (ret != 0)
3850 wm8994->fll_locked_irq = false;
3851 }
3852
Mark Brown27060b3c2012-02-06 18:42:14 +00003853 /* Make sure we can read from the GPIOs if they're inputs */
3854 pm_runtime_get_sync(codec->dev);
3855
Mark Brown9e6e96a2010-01-29 17:47:12 +00003856 /* Remember if AIFnLRCLK is configured as a GPIO. This should be
3857 * configured on init - if a system wants to do this dynamically
3858 * at runtime we can deal with that then.
3859 */
Mark Brownd9a76662011-07-24 12:49:52 +01003860 ret = regmap_read(control->regmap, WM8994_GPIO_1, &reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003861 if (ret < 0) {
3862 dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
Mark Brown88766982010-03-29 20:57:12 +01003863 goto err_irq;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003864 }
Mark Brownd9a76662011-07-24 12:49:52 +01003865 if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00003866 wm8994->lrclk_shared[0] = 1;
3867 wm8994_dai[0].symmetric_rates = 1;
3868 } else {
3869 wm8994->lrclk_shared[0] = 0;
3870 }
3871
Mark Brownd9a76662011-07-24 12:49:52 +01003872 ret = regmap_read(control->regmap, WM8994_GPIO_6, &reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003873 if (ret < 0) {
3874 dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
Mark Brown88766982010-03-29 20:57:12 +01003875 goto err_irq;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003876 }
Mark Brownd9a76662011-07-24 12:49:52 +01003877 if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00003878 wm8994->lrclk_shared[1] = 1;
3879 wm8994_dai[1].symmetric_rates = 1;
3880 } else {
3881 wm8994->lrclk_shared[1] = 0;
3882 }
3883
Mark Brown27060b3c2012-02-06 18:42:14 +00003884 pm_runtime_put(codec->dev);
3885
Mark Brown9e6e96a2010-01-29 17:47:12 +00003886 /* Latch volume updates (right only; we always do left then right). */
Mark Brownbaa81602011-04-06 10:52:42 +09003887 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_LEFT_VOLUME,
3888 WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003889 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
3890 WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003891 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_LEFT_VOLUME,
3892 WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003893 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
3894 WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003895 snd_soc_update_bits(codec, WM8994_AIF2_DAC_LEFT_VOLUME,
3896 WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003897 snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
3898 WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003899 snd_soc_update_bits(codec, WM8994_AIF1_ADC1_LEFT_VOLUME,
3900 WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003901 snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
3902 WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003903 snd_soc_update_bits(codec, WM8994_AIF1_ADC2_LEFT_VOLUME,
3904 WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003905 snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
3906 WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003907 snd_soc_update_bits(codec, WM8994_AIF2_ADC_LEFT_VOLUME,
3908 WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003909 snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
3910 WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003911 snd_soc_update_bits(codec, WM8994_DAC1_LEFT_VOLUME,
3912 WM8994_DAC1_VU, WM8994_DAC1_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003913 snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
3914 WM8994_DAC1_VU, WM8994_DAC1_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003915 snd_soc_update_bits(codec, WM8994_DAC2_LEFT_VOLUME,
3916 WM8994_DAC2_VU, WM8994_DAC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003917 snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
3918 WM8994_DAC2_VU, WM8994_DAC2_VU);
3919
3920 /* Set the low bit of the 3D stereo depth so TLV matches */
3921 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
3922 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
3923 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
3924 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
3925 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
3926 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
3927 snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
3928 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
3929 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
3930
Mark Brown5b739672011-07-06 00:08:43 -07003931 /* Unconditionally enable AIF1 ADC TDM mode on chips which can
3932 * use this; it only affects behaviour on idle TDM clock
3933 * cycles. */
3934 switch (control->type) {
3935 case WM8994:
3936 case WM8958:
3937 snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
3938 WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
3939 break;
3940 default:
3941 break;
3942 }
Mark Brownd1ce6b22010-07-20 10:13:14 +01003943
Mark Brown500fa302011-11-29 19:58:19 +00003944 /* Put MICBIAS into bypass mode by default on newer devices */
3945 switch (control->type) {
3946 case WM8958:
3947 case WM1811:
3948 snd_soc_update_bits(codec, WM8958_MICBIAS1,
3949 WM8958_MICB1_MODE, WM8958_MICB1_MODE);
3950 snd_soc_update_bits(codec, WM8958_MICBIAS2,
3951 WM8958_MICB2_MODE, WM8958_MICB2_MODE);
3952 break;
3953 default:
3954 break;
3955 }
3956
Mark Brownc3403042012-04-26 21:29:29 +01003957 wm8994->hubs.check_class_w_digital = wm8994_check_class_w_digital;
3958 wm_hubs_update_class_w(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003959
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003960 wm8994_handle_pdata(wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003961
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003962 wm_hubs_add_analogue_controls(codec);
Liam Girdwood022658b2012-02-03 17:43:09 +00003963 snd_soc_add_codec_controls(codec, wm8994_snd_controls,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003964 ARRAY_SIZE(wm8994_snd_controls));
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003965 snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003966 ARRAY_SIZE(wm8994_dapm_widgets));
Mark Brownc4431df2010-11-26 15:21:07 +00003967
3968 switch (control->type) {
3969 case WM8994:
3970 snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
3971 ARRAY_SIZE(wm8994_specific_dapm_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003972 if (wm8994->revision < 4) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003973 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
3974 ARRAY_SIZE(wm8994_lateclk_revd_widgets));
Dimitris Papastamos04d28682011-03-01 11:47:10 +00003975 snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
3976 ARRAY_SIZE(wm8994_adc_revd_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003977 snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
3978 ARRAY_SIZE(wm8994_dac_revd_widgets));
3979 } else {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003980 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
3981 ARRAY_SIZE(wm8994_lateclk_widgets));
Dimitris Papastamos04d28682011-03-01 11:47:10 +00003982 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
3983 ARRAY_SIZE(wm8994_adc_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003984 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
3985 ARRAY_SIZE(wm8994_dac_widgets));
3986 }
Mark Brownc4431df2010-11-26 15:21:07 +00003987 break;
3988 case WM8958:
Liam Girdwood022658b2012-02-03 17:43:09 +00003989 snd_soc_add_codec_controls(codec, wm8958_snd_controls,
Mark Brownc4431df2010-11-26 15:21:07 +00003990 ARRAY_SIZE(wm8958_snd_controls));
3991 snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
3992 ARRAY_SIZE(wm8958_dapm_widgets));
Mark Brown780e2802011-03-11 18:00:19 +00003993 if (wm8994->revision < 1) {
3994 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
3995 ARRAY_SIZE(wm8994_lateclk_revd_widgets));
3996 snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
3997 ARRAY_SIZE(wm8994_adc_revd_widgets));
3998 snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
3999 ARRAY_SIZE(wm8994_dac_revd_widgets));
4000 } else {
4001 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
4002 ARRAY_SIZE(wm8994_lateclk_widgets));
4003 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
4004 ARRAY_SIZE(wm8994_adc_widgets));
4005 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
4006 ARRAY_SIZE(wm8994_dac_widgets));
4007 }
Mark Brownc4431df2010-11-26 15:21:07 +00004008 break;
Mark Brown81204c82011-05-24 17:35:53 +08004009
4010 case WM1811:
Liam Girdwood022658b2012-02-03 17:43:09 +00004011 snd_soc_add_codec_controls(codec, wm8958_snd_controls,
Mark Brown81204c82011-05-24 17:35:53 +08004012 ARRAY_SIZE(wm8958_snd_controls));
4013 snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
4014 ARRAY_SIZE(wm8958_dapm_widgets));
4015 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
4016 ARRAY_SIZE(wm8994_lateclk_widgets));
4017 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
4018 ARRAY_SIZE(wm8994_adc_widgets));
4019 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
4020 ARRAY_SIZE(wm8994_dac_widgets));
4021 break;
Mark Brownc4431df2010-11-26 15:21:07 +00004022 }
Mark Brownc4431df2010-11-26 15:21:07 +00004023
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004024 wm_hubs_add_analogue_routes(codec, 0, 0);
Liam Girdwoodce6120c2010-11-05 15:53:46 +02004025 snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
Mark Brown9e6e96a2010-01-29 17:47:12 +00004026
Mark Brownc4431df2010-11-26 15:21:07 +00004027 switch (control->type) {
4028 case WM8994:
4029 snd_soc_dapm_add_routes(dapm, wm8994_intercon,
4030 ARRAY_SIZE(wm8994_intercon));
Mark Brown6ed8f142011-02-03 16:27:35 +00004031
Dimitris Papastamos173efa02011-02-11 16:32:11 +00004032 if (wm8994->revision < 4) {
Mark Brown6ed8f142011-02-03 16:27:35 +00004033 snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
4034 ARRAY_SIZE(wm8994_revd_intercon));
Dimitris Papastamos173efa02011-02-11 16:32:11 +00004035 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
4036 ARRAY_SIZE(wm8994_lateclk_revd_intercon));
4037 } else {
4038 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
4039 ARRAY_SIZE(wm8994_lateclk_intercon));
4040 }
Mark Brownc4431df2010-11-26 15:21:07 +00004041 break;
4042 case WM8958:
Mark Brown780e2802011-03-11 18:00:19 +00004043 if (wm8994->revision < 1) {
4044 snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
4045 ARRAY_SIZE(wm8994_revd_intercon));
4046 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
4047 ARRAY_SIZE(wm8994_lateclk_revd_intercon));
4048 } else {
4049 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
4050 ARRAY_SIZE(wm8994_lateclk_intercon));
4051 snd_soc_dapm_add_routes(dapm, wm8958_intercon,
4052 ARRAY_SIZE(wm8958_intercon));
4053 }
Mark Brownf701a2e2011-03-09 19:31:01 +00004054
4055 wm8958_dsp2_init(codec);
Mark Brownc4431df2010-11-26 15:21:07 +00004056 break;
Mark Brown81204c82011-05-24 17:35:53 +08004057 case WM1811:
4058 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
4059 ARRAY_SIZE(wm8994_lateclk_intercon));
4060 snd_soc_dapm_add_routes(dapm, wm8958_intercon,
4061 ARRAY_SIZE(wm8958_intercon));
4062 break;
Mark Brownc4431df2010-11-26 15:21:07 +00004063 }
4064
Mark Brown9e6e96a2010-01-29 17:47:12 +00004065 return 0;
4066
Mark Brown88766982010-03-29 20:57:12 +01004067err_irq:
Mark Brownaf6b6fe2011-11-30 20:32:05 +00004068 if (wm8994->jackdet)
4069 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01004070 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_SHRT, wm8994);
4071 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET, wm8994);
4072 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT, wm8994);
Mark Brown9b7c5252011-02-17 20:05:44 -08004073 if (wm8994->micdet_irq)
4074 free_irq(wm8994->micdet_irq, wm8994);
Mark Brownc7ebf932011-07-12 19:47:59 +09004075 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
Mark Brown2a8a8562011-07-24 12:20:41 +01004076 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
Mark Brownc7ebf932011-07-12 19:47:59 +09004077 &wm8994->fll_locked[i]);
Mark Brown2a8a8562011-07-24 12:20:41 +01004078 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
Mark Brownb30ead52011-07-12 15:47:17 +09004079 &wm8994->hubs);
Mark Brown2a8a8562011-07-24 12:20:41 +01004080 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
4081 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
4082 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
Mark Browna421a0e2011-12-29 11:08:34 +00004083
Mark Brown9e6e96a2010-01-29 17:47:12 +00004084 return ret;
4085}
4086
Jesper Juhl34ff0f92012-04-09 22:52:19 +02004087static int wm8994_codec_remove(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00004088{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004089 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01004090 struct wm8994 *control = wm8994->wm8994;
Mark Brownc7ebf932011-07-12 19:47:59 +09004091 int i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00004092
4093 wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004094
Mark Brown39fb51a2010-11-26 17:23:43 +00004095 pm_runtime_disable(codec->dev);
4096
Mark Brownc7ebf932011-07-12 19:47:59 +09004097 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
Mark Brown2a8a8562011-07-24 12:20:41 +01004098 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
Mark Brownc7ebf932011-07-12 19:47:59 +09004099 &wm8994->fll_locked[i]);
4100
Mark Brown2a8a8562011-07-24 12:20:41 +01004101 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
Mark Brownb30ead52011-07-12 15:47:17 +09004102 &wm8994->hubs);
Mark Brown2a8a8562011-07-24 12:20:41 +01004103 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
4104 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
4105 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
Mark Brownb30ead52011-07-12 15:47:17 +09004106
Mark Brownaf6b6fe2011-11-30 20:32:05 +00004107 if (wm8994->jackdet)
4108 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
4109
Mark Brown3a423152010-11-26 15:21:06 +00004110 switch (control->type) {
4111 case WM8994:
Mark Brown9b7c5252011-02-17 20:05:44 -08004112 if (wm8994->micdet_irq)
4113 free_irq(wm8994->micdet_irq, wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01004114 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET,
Mark Brown3a423152010-11-26 15:21:06 +00004115 wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01004116 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT,
Mark Brown3a423152010-11-26 15:21:06 +00004117 wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01004118 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
Mark Brown3a423152010-11-26 15:21:06 +00004119 wm8994);
4120 break;
Mark Brown821edd22010-11-26 15:21:09 +00004121
Mark Brown81204c82011-05-24 17:35:53 +08004122 case WM1811:
Mark Brown821edd22010-11-26 15:21:09 +00004123 case WM8958:
Mark Brown9b7c5252011-02-17 20:05:44 -08004124 if (wm8994->micdet_irq)
4125 free_irq(wm8994->micdet_irq, wm8994);
Mark Brown821edd22010-11-26 15:21:09 +00004126 break;
Mark Brown3a423152010-11-26 15:21:06 +00004127 }
Jesper Juhl34ff0f92012-04-09 22:52:19 +02004128 release_firmware(wm8994->mbc);
4129 release_firmware(wm8994->mbc_vss);
4130 release_firmware(wm8994->enh_eq);
Axel Lin24fb2b12010-11-23 15:58:39 +08004131 kfree(wm8994->retune_mobile_texts);
Mark Brown9e6e96a2010-01-29 17:47:12 +00004132 return 0;
4133}
4134
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004135static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
4136 .probe = wm8994_codec_probe,
4137 .remove = wm8994_codec_remove,
Mark Brown4752a882012-03-04 02:16:01 +00004138 .suspend = wm8994_codec_suspend,
4139 .resume = wm8994_codec_resume,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004140 .set_bias_level = wm8994_set_bias_level,
4141};
4142
4143static int __devinit wm8994_probe(struct platform_device *pdev)
4144{
Mark Brown2bc16ed2012-03-03 23:24:39 +00004145 struct wm8994_priv *wm8994;
4146
4147 wm8994 = devm_kzalloc(&pdev->dev, sizeof(struct wm8994_priv),
4148 GFP_KERNEL);
4149 if (wm8994 == NULL)
4150 return -ENOMEM;
4151 platform_set_drvdata(pdev, wm8994);
4152
4153 wm8994->wm8994 = dev_get_drvdata(pdev->dev.parent);
4154 wm8994->pdata = dev_get_platdata(pdev->dev.parent);
4155
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004156 return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
4157 wm8994_dai, ARRAY_SIZE(wm8994_dai));
4158}
4159
4160static int __devexit wm8994_remove(struct platform_device *pdev)
4161{
4162 snd_soc_unregister_codec(&pdev->dev);
4163 return 0;
4164}
4165
Mark Brown4752a882012-03-04 02:16:01 +00004166#ifdef CONFIG_PM_SLEEP
4167static int wm8994_suspend(struct device *dev)
4168{
4169 struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
4170
4171 /* Drop down to power saving mode when system is suspended */
4172 if (wm8994->jackdet && !wm8994->active_refcount)
4173 regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
4174 WM1811_JACKDET_MODE_MASK,
4175 wm8994->jackdet_mode);
4176
4177 return 0;
4178}
4179
4180static int wm8994_resume(struct device *dev)
4181{
4182 struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
4183
4184 if (wm8994->jackdet && wm8994->jack_cb)
4185 regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
4186 WM1811_JACKDET_MODE_MASK,
4187 WM1811_JACKDET_MODE_AUDIO);
4188
4189 return 0;
4190}
4191#endif
4192
4193static const struct dev_pm_ops wm8994_pm_ops = {
4194 SET_SYSTEM_SLEEP_PM_OPS(wm8994_suspend, wm8994_resume)
4195};
4196
Mark Brown9e6e96a2010-01-29 17:47:12 +00004197static struct platform_driver wm8994_codec_driver = {
4198 .driver = {
Mark Brown4752a882012-03-04 02:16:01 +00004199 .name = "wm8994-codec",
4200 .owner = THIS_MODULE,
4201 .pm = &wm8994_pm_ops,
4202 },
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004203 .probe = wm8994_probe,
4204 .remove = __devexit_p(wm8994_remove),
Mark Brown9e6e96a2010-01-29 17:47:12 +00004205};
4206
Mark Brown5bbcc3c2011-11-23 22:52:08 +00004207module_platform_driver(wm8994_codec_driver);
Mark Brown9e6e96a2010-01-29 17:47:12 +00004208
4209MODULE_DESCRIPTION("ASoC WM8994 driver");
4210MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
4211MODULE_LICENSE("GPL");
4212MODULE_ALIAS("platform:wm8994-codec");