blob: 11b5e4dd629491179809aa89ef23aa9e57f5c6c4 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
Sujith394cf0a2009-02-09 13:26:54 +053020#include <linux/etherdevice.h>
21#include <linux/device.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000022#include <linux/interrupt.h>
Sujith394cf0a2009-02-09 13:26:54 +053023#include <linux/leds.h>
Felix Fietkau9f42c2b2010-06-12 00:34:01 -040024#include <linux/completion.h>
Felix Fietkau8d7e09d2014-06-11 16:18:01 +053025#include <linux/time.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070026
Luis R. Rodriguezdb86f072009-11-05 08:44:39 -080027#include "common.h"
Oleksij Rempel9d83cd52014-05-11 10:04:35 +020028#include "debug.h"
Rajkumar Manoharan7dc181c2011-10-24 18:19:49 +053029#include "mci.h"
Zefir Kurtisi8e92d3f2012-04-03 17:15:50 +020030#include "dfs.h"
Sujith Manoharanf65c0822013-12-18 09:53:18 +053031#include "spectral.h"
Luis R. Rodriguezdb86f072009-11-05 08:44:39 -080032
Sujith394cf0a2009-02-09 13:26:54 +053033struct ath_node;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070034
Sujith Manoharan7b6ef992013-12-18 09:53:19 +053035extern struct ieee80211_ops ath9k_ops;
36extern int ath9k_modparam_nohwcrypt;
37extern int led_blink;
38extern bool is_ath9k_unloaded;
Felix Fietkau78b21942014-06-11 16:17:55 +053039extern int ath9k_use_chanctx;
Sujith394cf0a2009-02-09 13:26:54 +053040
Sujith394cf0a2009-02-09 13:26:54 +053041/*************************/
42/* Descriptor Management */
43/*************************/
44
Sujith Manoharan7b6ef992013-12-18 09:53:19 +053045#define ATH_TXSTATUS_RING_SIZE 512
46
47/* Macro to expand scalars to 64-bit objects */
48#define ito64(x) (sizeof(x) == 1) ? \
49 (((unsigned long long int)(x)) & (0xff)) : \
50 (sizeof(x) == 2) ? \
51 (((unsigned long long int)(x)) & 0xffff) : \
52 ((sizeof(x) == 4) ? \
53 (((unsigned long long int)(x)) & 0xffffffff) : \
54 (unsigned long long int)(x))
55
Sujith394cf0a2009-02-09 13:26:54 +053056#define ATH_TXBUF_RESET(_bf) do { \
Sujith394cf0a2009-02-09 13:26:54 +053057 (_bf)->bf_lastbf = NULL; \
58 (_bf)->bf_next = NULL; \
59 memset(&((_bf)->bf_state), 0, \
60 sizeof(struct ath_buf_state)); \
61 } while (0)
62
Mohammed Shafi Shajakhanc3d77692011-06-28 17:30:54 +053063#define DS2PHYS(_dd, _ds) \
64 ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
65#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
66#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
67
Sujith394cf0a2009-02-09 13:26:54 +053068struct ath_descdma {
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -040069 void *dd_desc;
Sujith17d79042009-02-09 13:27:03 +053070 dma_addr_t dd_desc_paddr;
71 u32 dd_desc_len;
Sujith394cf0a2009-02-09 13:26:54 +053072};
73
74int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
75 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -040076 int nbuf, int ndesc, bool is_tx);
Sujith394cf0a2009-02-09 13:26:54 +053077
78/***********/
79/* RX / TX */
80/***********/
81
Sujith Manoharan7b6ef992013-12-18 09:53:19 +053082#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
83
84/* increment with wrap-around */
85#define INCR(_l, _sz) do { \
86 (_l)++; \
87 (_l) &= ((_sz) - 1); \
88 } while (0)
89
Sujith394cf0a2009-02-09 13:26:54 +053090#define ATH_RXBUF 512
Sujith394cf0a2009-02-09 13:26:54 +053091#define ATH_TXBUF 512
Felix Fietkau84642d62010-06-01 21:33:13 +020092#define ATH_TXBUF_RESERVE 5
93#define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
Sujith394cf0a2009-02-09 13:26:54 +053094#define ATH_TXMAXTRY 13
Sujith Manoharan7b6ef992013-12-18 09:53:19 +053095#define ATH_MAX_SW_RETRIES 30
Sujith394cf0a2009-02-09 13:26:54 +053096
97#define TID_TO_WME_AC(_tid) \
Sujith Manoharanbea843c2012-11-21 18:13:10 +053098 ((((_tid) == 0) || ((_tid) == 3)) ? IEEE80211_AC_BE : \
99 (((_tid) == 1) || ((_tid) == 2)) ? IEEE80211_AC_BK : \
100 (((_tid) == 4) || ((_tid) == 5)) ? IEEE80211_AC_VI : \
101 IEEE80211_AC_VO)
Sujith394cf0a2009-02-09 13:26:54 +0530102
Sujith394cf0a2009-02-09 13:26:54 +0530103#define ATH_AGGR_DELIM_SZ 4
104#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
105/* number of delimiters for encryption padding */
106#define ATH_AGGR_ENCRYPTDELIM 10
107/* minimum h/w qdepth to be sustained to maximize aggregation */
108#define ATH_AGGR_MIN_QDEPTH 2
Felix Fietkau2800e822013-08-06 14:18:11 +0200109/* minimum h/w qdepth for non-aggregated traffic */
110#define ATH_NON_AGGR_MIN_QDEPTH 8
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530111#define ATH_TX_COMPLETE_POLL_INT 1000
112#define ATH_TXFIFO_DEPTH 8
113#define ATH_TX_ERROR 0x01
Sujith394cf0a2009-02-09 13:26:54 +0530114
Felix Fietkaud463af42014-04-06 00:37:03 +0200115/* Stop tx traffic 1ms before the GO goes away */
116#define ATH_P2P_PS_STOP_TIME 1000
117
Sujith394cf0a2009-02-09 13:26:54 +0530118#define IEEE80211_SEQ_SEQ_SHIFT 4
119#define IEEE80211_SEQ_MAX 4096
Sujith394cf0a2009-02-09 13:26:54 +0530120#define IEEE80211_WEP_IVLEN 3
121#define IEEE80211_WEP_KIDLEN 1
122#define IEEE80211_WEP_CRCLEN 4
123#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
124 (IEEE80211_WEP_IVLEN + \
125 IEEE80211_WEP_KIDLEN + \
126 IEEE80211_WEP_CRCLEN))
127
128/* return whether a bit at index _n in bitmap _bm is set
129 * _sz is the size of the bitmap */
130#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
131 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
132
133/* return block-ack bitmap index given sequence and starting sequence */
134#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
135
Felix Fietkau156369f2011-12-14 22:08:04 +0100136/* return the seqno for _start + _offset */
137#define ATH_BA_INDEX2SEQ(_seq, _offset) (((_seq) + (_offset)) & (IEEE80211_SEQ_MAX - 1))
138
Sujith394cf0a2009-02-09 13:26:54 +0530139/* returns delimiter padding required given the packet length */
140#define ATH_AGGR_GET_NDELIM(_len) \
Vasanthakumar Thiagarajan39ec2992010-11-10 05:03:15 -0800141 (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
142 DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
Sujith394cf0a2009-02-09 13:26:54 +0530143
144#define BAW_WITHIN(_start, _bawsz, _seqno) \
145 ((((_seqno) - (_start)) & 4095) < (_bawsz))
146
Sujith394cf0a2009-02-09 13:26:54 +0530147#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
148
Sujith Manoharan350e2dc2014-01-13 07:29:30 +0530149#define IS_HT_RATE(rate) (rate & 0x80)
150#define IS_CCK_RATE(rate) ((rate >= 0x18) && (rate <= 0x1e))
151#define IS_OFDM_RATE(rate) ((rate >= 0x8) && (rate <= 0xf))
Sujith Manoharan365d2eb2012-09-26 12:22:08 +0530152
Sujith Manoharan9e495a22014-02-06 10:22:55 +0530153enum {
154 WLAN_RC_PHY_OFDM,
155 WLAN_RC_PHY_CCK,
156};
157
Sujith394cf0a2009-02-09 13:26:54 +0530158struct ath_txq {
Ben Greear60f2d1d2011-01-09 23:11:52 -0800159 int mac80211_qnum; /* mac80211 queue number, -1 means not mac80211 Q */
160 u32 axq_qnum; /* ath9k hardware queue number */
Felix Fietkaufce041b2011-05-19 12:20:25 +0200161 void *axq_link;
Sujith17d79042009-02-09 13:27:03 +0530162 struct list_head axq_q;
Sujith394cf0a2009-02-09 13:26:54 +0530163 spinlock_t axq_lock;
Sujith17d79042009-02-09 13:27:03 +0530164 u32 axq_depth;
Felix Fietkau4b3ba662010-12-17 00:57:00 +0100165 u32 axq_ampdu_depth;
Sujith17d79042009-02-09 13:27:03 +0530166 bool stopped;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400167 bool axq_tx_inprogress;
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400168 struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400169 u8 txq_headidx;
170 u8 txq_tailidx;
Felix Fietkau066dae92010-11-07 14:59:39 +0100171 int pending_frames;
Felix Fietkau23de5dc2011-12-19 16:45:54 +0100172 struct sk_buff_head complete_q;
Sujith394cf0a2009-02-09 13:26:54 +0530173};
174
Sujith93ef24b2010-05-20 15:34:40 +0530175struct ath_atx_ac {
Felix Fietkau066dae92010-11-07 14:59:39 +0100176 struct ath_txq *txq;
Sujith93ef24b2010-05-20 15:34:40 +0530177 struct list_head list;
178 struct list_head tid_q;
Felix Fietkau55195412011-04-17 23:28:09 +0200179 bool clear_ps_filter;
Felix Fietkau50676b82013-08-10 15:59:16 +0200180 bool sched;
Sujith93ef24b2010-05-20 15:34:40 +0530181};
182
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100183struct ath_frame_info {
Felix Fietkau56dc6332011-08-28 00:32:22 +0200184 struct ath_buf *bf;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100185 int framelen;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100186 enum ath9k_key_type keytype;
Felix Fietkaua75c0622011-08-28 00:32:21 +0200187 u8 keyix;
Felix Fietkau80b08a82012-06-15 03:04:53 +0200188 u8 rtscts_rate;
Felix Fietkau8fed1402013-08-06 14:18:07 +0200189 u8 retries : 7;
190 u8 baw_tracked : 1;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100191};
192
Felix Fietkau1a04d592013-10-11 23:30:52 +0200193struct ath_rxbuf {
194 struct list_head list;
195 struct sk_buff *bf_mpdu;
196 void *bf_desc;
197 dma_addr_t bf_daddr;
198 dma_addr_t bf_buf_addr;
199};
200
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530201/**
202 * enum buffer_type - Buffer type flags
203 *
204 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
205 * @BUF_AGGR: Indicates whether the buffer can be aggregated
206 * (used in aggregation scheduling)
207 */
208enum buffer_type {
209 BUF_AMPDU = BIT(0),
210 BUF_AGGR = BIT(1),
211};
212
213#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
214#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
215
Sujith93ef24b2010-05-20 15:34:40 +0530216struct ath_buf_state {
Sujith93ef24b2010-05-20 15:34:40 +0530217 u8 bf_type;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400218 u8 bfs_paprd;
Felix Fietkau399c6482011-09-14 21:24:17 +0200219 u8 ndelim;
Felix Fietkau50676b82013-08-10 15:59:16 +0200220 bool stale;
Felix Fietkau6a0ddae2011-08-28 00:32:23 +0200221 u16 seqno;
Mohammed Shafi Shajakhan9cf04dc2011-02-04 18:38:23 +0530222 unsigned long bfs_paprd_timestamp;
Sujith93ef24b2010-05-20 15:34:40 +0530223};
224
225struct ath_buf {
226 struct list_head list;
227 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
228 an aggregate) */
229 struct ath_buf *bf_next; /* next subframe in the aggregate */
230 struct sk_buff *bf_mpdu; /* enclosing frame structure */
231 void *bf_desc; /* virtual addr of desc */
232 dma_addr_t bf_daddr; /* physical addr of desc */
Ben Greearc1739eb32010-10-14 12:45:29 -0700233 dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
Felix Fietkau79acac02013-04-22 23:11:44 +0200234 struct ieee80211_tx_rate rates[4];
Sujith93ef24b2010-05-20 15:34:40 +0530235 struct ath_buf_state bf_state;
Sujith93ef24b2010-05-20 15:34:40 +0530236};
237
238struct ath_atx_tid {
239 struct list_head list;
Felix Fietkau56dc6332011-08-28 00:32:22 +0200240 struct sk_buff_head buf_q;
Felix Fietkaubb195ff2013-08-06 14:18:03 +0200241 struct sk_buff_head retry_q;
Sujith93ef24b2010-05-20 15:34:40 +0530242 struct ath_node *an;
243 struct ath_atx_ac *ac;
Felix Fietkau81ee13b2010-09-20 13:45:36 +0200244 unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
Sujith93ef24b2010-05-20 15:34:40 +0530245 u16 seq_start;
246 u16 seq_next;
247 u16 baw_size;
Felix Fietkau50676b82013-08-10 15:59:16 +0200248 u8 tidno;
Sujith93ef24b2010-05-20 15:34:40 +0530249 int baw_head; /* first un-acked tx buffer */
250 int baw_tail; /* next unused tx buffer slot */
Felix Fietkau50676b82013-08-10 15:59:16 +0200251
252 s8 bar_index;
Felix Fietkau08c96ab2013-05-18 21:28:15 +0200253 bool sched;
Felix Fietkau08c96ab2013-05-18 21:28:15 +0200254 bool active;
Sujith93ef24b2010-05-20 15:34:40 +0530255};
256
257struct ath_node {
Sujith Manoharana145daf2012-11-28 15:08:54 +0530258 struct ath_softc *sc;
Ben Greear7f010c92011-01-09 23:11:49 -0800259 struct ieee80211_sta *sta; /* station struct we're part of */
Ben Greear7e1e3862011-11-03 11:33:13 -0700260 struct ieee80211_vif *vif; /* interface with which we're associated */
Sujith Manoharande7b7602012-11-28 15:08:53 +0530261 struct ath_atx_tid tid[IEEE80211_NUM_TIDS];
Sujith Manoharanbea843c2012-11-21 18:13:10 +0530262 struct ath_atx_ac ac[IEEE80211_NUM_ACS];
Felix Fietkau93ae2dd2011-04-17 23:28:10 +0200263
Sujith93ef24b2010-05-20 15:34:40 +0530264 u16 maxampdu;
265 u8 mpdudensity;
Felix Fietkau50676b82013-08-10 15:59:16 +0200266 s8 ps_key;
Felix Fietkau55195412011-04-17 23:28:09 +0200267
268 bool sleeping;
Felix Fietkauf89d1bc2013-08-06 14:18:13 +0200269 bool no_ps_filter;
Sujith Manoharan350e2dc2014-01-13 07:29:30 +0530270
271#ifdef CONFIG_ATH9K_STATION_STATISTICS
272 struct ath_rx_rate_stats rx_rate_stats;
273#endif
Rajkumar Manoharan4bbf4412014-05-22 12:35:49 +0530274 u8 key_idx[4];
Sujith93ef24b2010-05-20 15:34:40 +0530275};
276
Sujith394cf0a2009-02-09 13:26:54 +0530277struct ath_tx_control {
278 struct ath_txq *txq;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100279 struct ath_node *an;
Thomas Huehn36323f82012-07-23 21:33:42 +0200280 struct ieee80211_sta *sta;
Felix Fietkaubefcf7e2014-06-11 16:17:53 +0530281 u8 paprd;
282 bool force_channel;
Sujith394cf0a2009-02-09 13:26:54 +0530283};
284
Sujith394cf0a2009-02-09 13:26:54 +0530285
Ben Greear60f2d1d2011-01-09 23:11:52 -0800286/**
287 * @txq_map: Index is mac80211 queue number. This is
288 * not necessarily the same as the hardware queue number
289 * (axq_qnum).
290 */
Sujith394cf0a2009-02-09 13:26:54 +0530291struct ath_tx {
292 u16 seq_no;
293 u32 txqsetup;
Sujith394cf0a2009-02-09 13:26:54 +0530294 spinlock_t txbuflock;
295 struct list_head txbuf;
296 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
297 struct ath_descdma txdma;
Sujith Manoharanbea843c2012-11-21 18:13:10 +0530298 struct ath_txq *txq_map[IEEE80211_NUM_ACS];
Felix Fietkauf2c7a792013-06-07 18:12:00 +0200299 struct ath_txq *uapsdq;
Sujith Manoharanbea843c2012-11-21 18:13:10 +0530300 u32 txq_max_pending[IEEE80211_NUM_ACS];
301 u16 max_aggr_framelen[IEEE80211_NUM_ACS][4][32];
Sujith394cf0a2009-02-09 13:26:54 +0530302};
303
Felix Fietkaub5c804752010-04-15 17:38:48 -0400304struct ath_rx_edma {
305 struct sk_buff_head rx_fifo;
Felix Fietkaub5c804752010-04-15 17:38:48 -0400306 u32 rx_fifo_hwsize;
307};
308
Sujith394cf0a2009-02-09 13:26:54 +0530309struct ath_rx {
310 u8 defant;
311 u8 rxotherant;
Felix Fietkau723e7112013-04-08 00:04:11 +0200312 bool discard_next;
Sujith394cf0a2009-02-09 13:26:54 +0530313 u32 *rxlink;
Rajkumar Manoharan6995fb82012-06-04 16:28:52 +0530314 u32 num_pkts;
Sujith394cf0a2009-02-09 13:26:54 +0530315 unsigned int rxfilter;
Sujith394cf0a2009-02-09 13:26:54 +0530316 struct list_head rxbuf;
317 struct ath_descdma rxdma;
Felix Fietkaub5c804752010-04-15 17:38:48 -0400318 struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
Felix Fietkau0d955212011-01-26 18:23:27 +0100319
Felix Fietkau1a04d592013-10-11 23:30:52 +0200320 struct ath_rxbuf *buf_hold;
Felix Fietkau0d955212011-01-26 18:23:27 +0100321 struct sk_buff *frag;
Christian Lamparter21fbbca2013-01-30 23:37:41 +0100322
323 u32 ampdu_ref;
Sujith394cf0a2009-02-09 13:26:54 +0530324};
325
Felix Fietkaufbbcd142014-06-11 16:17:49 +0530326struct ath_chanctx {
327 struct cfg80211_chan_def chandef;
328 struct list_head vifs;
Felix Fietkau04535312014-06-11 16:17:51 +0530329 struct list_head acq[IEEE80211_NUM_ACS];
Rajkumar Manoharan3ad9c382014-06-11 16:18:15 +0530330 int hw_queue_base;
Felix Fietkau04535312014-06-11 16:17:51 +0530331
Rajkumar Manoharan9a9c4fb2014-06-11 16:18:03 +0530332 /* do not dereference, use for comparison only */
333 struct ieee80211_vif *primary_sta;
334
Rajkumar Manoharanca900ac2014-06-11 16:18:02 +0530335 struct ath_beacon_config beacon;
Felix Fietkaub01459e2014-06-11 16:17:59 +0530336 struct ath9k_hw_cal_data caldata;
Felix Fietkau8d7e09d2014-06-11 16:18:01 +0530337 struct timespec tsf_ts;
338 u64 tsf_val;
Felix Fietkau58b57372014-06-11 16:18:08 +0530339 u32 last_beacon;
Felix Fietkaub01459e2014-06-11 16:17:59 +0530340
Felix Fietkaubc7e1be2014-06-11 16:17:50 +0530341 u16 txpower;
Felix Fietkaufbbcd142014-06-11 16:17:49 +0530342 bool offchannel;
Felix Fietkaubff11762014-06-11 16:17:52 +0530343 bool stopped;
Felix Fietkauc083ce92014-06-11 16:17:54 +0530344 bool active;
Felix Fietkau39305632014-06-11 16:17:57 +0530345 bool assigned;
Felix Fietkau748299f2014-06-11 16:18:04 +0530346 bool switch_after_beacon;
347};
348
349enum ath_chanctx_event {
350 ATH_CHANCTX_EVENT_BEACON_PREPARE,
351 ATH_CHANCTX_EVENT_BEACON_SENT,
352 ATH_CHANCTX_EVENT_TSF_TIMER,
Felix Fietkau58b57372014-06-11 16:18:08 +0530353 ATH_CHANCTX_EVENT_BEACON_RECEIVED,
Felix Fietkau73fa2f22014-06-11 16:18:10 +0530354 ATH_CHANCTX_EVENT_ASSOC,
355 ATH_CHANCTX_EVENT_SWITCH,
356 ATH_CHANCTX_EVENT_UNASSIGN,
357 ATH_CHANCTX_EVENT_ENABLE_MULTICHANNEL,
Felix Fietkau748299f2014-06-11 16:18:04 +0530358};
359
360enum ath_chanctx_state {
361 ATH_CHANCTX_STATE_IDLE,
362 ATH_CHANCTX_STATE_WAIT_FOR_BEACON,
363 ATH_CHANCTX_STATE_WAIT_FOR_TIMER,
364 ATH_CHANCTX_STATE_SWITCH,
Felix Fietkau6036c282014-06-11 16:18:09 +0530365 ATH_CHANCTX_STATE_FORCE_ACTIVE,
Felix Fietkau748299f2014-06-11 16:18:04 +0530366};
367
368struct ath_chanctx_sched {
369 bool beacon_pending;
Felix Fietkau73fa2f22014-06-11 16:18:10 +0530370 bool offchannel_pending;
Felix Fietkau748299f2014-06-11 16:18:04 +0530371 enum ath_chanctx_state state;
Felix Fietkauec70abe2014-06-11 16:18:12 +0530372 u8 beacon_miss;
Felix Fietkau748299f2014-06-11 16:18:04 +0530373
374 u32 next_tbtt;
Felix Fietkau3ae07d32014-06-11 16:18:06 +0530375 u32 switch_start_time;
376 unsigned int offchannel_duration;
Felix Fietkau748299f2014-06-11 16:18:04 +0530377 unsigned int channel_switch_time;
Felix Fietkau42eda112014-06-11 16:18:14 +0530378
379 /* backup, in case the hardware timer fails */
380 struct timer_list timer;
Felix Fietkaufbbcd142014-06-11 16:17:49 +0530381};
382
Felix Fietkau78b21942014-06-11 16:17:55 +0530383enum ath_offchannel_state {
384 ATH_OFFCHANNEL_IDLE,
385 ATH_OFFCHANNEL_PROBE_SEND,
386 ATH_OFFCHANNEL_PROBE_WAIT,
387 ATH_OFFCHANNEL_SUSPEND,
Felix Fietkau405393c2014-06-11 16:17:56 +0530388 ATH_OFFCHANNEL_ROC_START,
389 ATH_OFFCHANNEL_ROC_WAIT,
390 ATH_OFFCHANNEL_ROC_DONE,
Felix Fietkau78b21942014-06-11 16:17:55 +0530391};
392
393struct ath_offchannel {
394 struct ath_chanctx chan;
395 struct timer_list timer;
396 struct cfg80211_scan_request *scan_req;
397 struct ieee80211_vif *scan_vif;
398 int scan_idx;
399 enum ath_offchannel_state state;
Felix Fietkau405393c2014-06-11 16:17:56 +0530400 struct ieee80211_channel *roc_chan;
401 struct ieee80211_vif *roc_vif;
402 int roc_duration;
Rajkumar Manoharanea6ff2d2014-06-11 16:18:05 +0530403 int duration;
Felix Fietkau78b21942014-06-11 16:17:55 +0530404};
Rajkumar Manoharanc4dc0d02014-06-11 16:17:58 +0530405#define ath_for_each_chanctx(_sc, _ctx) \
406 for (ctx = &sc->chanctx[0]; \
407 ctx <= &sc->chanctx[ARRAY_SIZE(sc->chanctx) - 1]; \
408 ctx++)
Felix Fietkau78b21942014-06-11 16:17:55 +0530409
410void ath9k_fill_chanctx_ops(void);
Felix Fietkau6036c282014-06-11 16:18:09 +0530411void ath9k_chanctx_force_active(struct ieee80211_hw *hw,
412 struct ieee80211_vif *vif);
Felix Fietkau39305632014-06-11 16:17:57 +0530413static inline struct ath_chanctx *
414ath_chanctx_get(struct ieee80211_chanctx_conf *ctx)
415{
416 struct ath_chanctx **ptr = (void *) ctx->drv_priv;
417 return *ptr;
418}
Felix Fietkaufbbcd142014-06-11 16:17:49 +0530419void ath_chanctx_init(struct ath_softc *sc);
Felix Fietkaubff11762014-06-11 16:17:52 +0530420void ath_chanctx_set_channel(struct ath_softc *sc, struct ath_chanctx *ctx,
421 struct cfg80211_chan_def *chandef);
422void ath_chanctx_switch(struct ath_softc *sc, struct ath_chanctx *ctx,
423 struct cfg80211_chan_def *chandef);
Felix Fietkauc083ce92014-06-11 16:17:54 +0530424void ath_chanctx_check_active(struct ath_softc *sc, struct ath_chanctx *ctx);
Felix Fietkau78b21942014-06-11 16:17:55 +0530425void ath_offchannel_timer(unsigned long data);
426void ath_offchannel_channel_change(struct ath_softc *sc);
427void ath_chanctx_offchan_switch(struct ath_softc *sc,
428 struct ieee80211_channel *chan);
Rajkumar Manoharanc4dc0d02014-06-11 16:17:58 +0530429struct ath_chanctx *ath_chanctx_get_oper_chan(struct ath_softc *sc,
430 bool active);
Felix Fietkau748299f2014-06-11 16:18:04 +0530431void ath_chanctx_event(struct ath_softc *sc, struct ieee80211_vif *vif,
432 enum ath_chanctx_event ev);
Felix Fietkau42eda112014-06-11 16:18:14 +0530433void ath_chanctx_timer(unsigned long data);
Felix Fietkauc083ce92014-06-11 16:17:54 +0530434
Felix Fietkaufbbcd142014-06-11 16:17:49 +0530435int ath_reset_internal(struct ath_softc *sc, struct ath9k_channel *hchan);
Sujith394cf0a2009-02-09 13:26:54 +0530436int ath_startrecv(struct ath_softc *sc);
437bool ath_stoprecv(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530438u32 ath_calcrxfilter(struct ath_softc *sc);
439int ath_rx_init(struct ath_softc *sc, int nbufs);
440void ath_rx_cleanup(struct ath_softc *sc);
Felix Fietkaub5c804752010-04-15 17:38:48 -0400441int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
Sujith394cf0a2009-02-09 13:26:54 +0530442struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
Sujith Manoharanef1b6cd2012-06-04 20:23:37 +0530443void ath_txq_lock(struct ath_softc *sc, struct ath_txq *txq);
444void ath_txq_unlock(struct ath_softc *sc, struct ath_txq *txq);
445void ath_txq_unlock_complete(struct ath_softc *sc, struct ath_txq *txq);
Sujith394cf0a2009-02-09 13:26:54 +0530446void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
Felix Fietkau13815592013-01-20 18:51:53 +0100447bool ath_drain_all_txq(struct ath_softc *sc);
448void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq);
Sujith394cf0a2009-02-09 13:26:54 +0530449void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
450void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
451void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
Felix Fietkau04535312014-06-11 16:17:51 +0530452void ath_txq_schedule_all(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530453int ath_tx_init(struct ath_softc *sc, int nbufs);
Sujith394cf0a2009-02-09 13:26:54 +0530454int ath_txq_update(struct ath_softc *sc, int qnum,
455 struct ath9k_tx_queue_info *q);
Felix Fietkauaa5955c2012-07-15 19:53:36 +0200456void ath_update_max_aggr_framelen(struct ath_softc *sc, int queue, int txop);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200457int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujith394cf0a2009-02-09 13:26:54 +0530458 struct ath_tx_control *txctl);
Felix Fietkau59505c02013-06-07 18:12:02 +0200459void ath_tx_cabq(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
460 struct sk_buff *skb);
Sujith394cf0a2009-02-09 13:26:54 +0530461void ath_tx_tasklet(struct ath_softc *sc);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400462void ath_tx_edma_tasklet(struct ath_softc *sc);
Felix Fietkau231c3a12010-09-20 19:35:28 +0200463int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
464 u16 tid, u16 *ssn);
Sujithf83da962009-07-23 15:32:37 +0530465void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
Sujith394cf0a2009-02-09 13:26:54 +0530466void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
467
Felix Fietkau55195412011-04-17 23:28:09 +0200468void ath_tx_aggr_wakeup(struct ath_softc *sc, struct ath_node *an);
Johannes Berg042ec452011-09-29 16:04:26 +0200469void ath_tx_aggr_sleep(struct ieee80211_sta *sta, struct ath_softc *sc,
470 struct ath_node *an);
Felix Fietkau86a22ac2013-06-07 18:12:01 +0200471void ath9k_release_buffered_frames(struct ieee80211_hw *hw,
472 struct ieee80211_sta *sta,
473 u16 tids, int nframes,
474 enum ieee80211_frame_release_type reason,
475 bool more_data);
Felix Fietkau55195412011-04-17 23:28:09 +0200476
Sujith394cf0a2009-02-09 13:26:54 +0530477/********/
Sujith17d79042009-02-09 13:27:03 +0530478/* VIFs */
Sujith394cf0a2009-02-09 13:26:54 +0530479/********/
480
Sujith17d79042009-02-09 13:27:03 +0530481struct ath_vif {
Felix Fietkaufbbcd142014-06-11 16:17:49 +0530482 struct list_head list;
483
Felix Fietkaud463af42014-04-06 00:37:03 +0200484 struct ieee80211_vif *vif;
Felix Fietkauf89d1bc2013-08-06 14:18:13 +0200485 struct ath_node mcast_node;
Sujith394cf0a2009-02-09 13:26:54 +0530486 int av_bslot;
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200487 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
Sujith394cf0a2009-02-09 13:26:54 +0530488 struct ath_buf *av_bcbuf;
Felix Fietkaufbbcd142014-06-11 16:17:49 +0530489 struct ath_chanctx *chanctx;
Felix Fietkaud463af42014-04-06 00:37:03 +0200490
491 /* P2P Client */
492 struct ieee80211_noa_data noa;
Felix Fietkau3ae07d32014-06-11 16:18:06 +0530493
494 /* P2P GO */
495 u8 noa_index;
496 u32 offchannel_start;
497 u32 offchannel_duration;
Felix Fietkau74148632014-06-11 16:18:11 +0530498
499 u32 periodic_noa_start;
500 u32 periodic_noa_duration;
Sujith394cf0a2009-02-09 13:26:54 +0530501};
502
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530503struct ath9k_vif_iter_data {
504 u8 hw_macaddr[ETH_ALEN]; /* address of the first vif */
505 u8 mask[ETH_ALEN]; /* bssid mask */
506 bool has_hw_macaddr;
Rajkumar Manoharan9a9c4fb2014-06-11 16:18:03 +0530507 u8 slottime;
508 bool beacons;
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530509
510 int naps; /* number of AP vifs */
511 int nmeshes; /* number of mesh vifs */
512 int nstations; /* number of station vifs */
513 int nwds; /* number of WDS vifs */
514 int nadhocs; /* number of adhoc vifs */
Rajkumar Manoharan9a9c4fb2014-06-11 16:18:03 +0530515 struct ieee80211_vif *primary_sta;
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530516};
517
Rajkumar Manoharan9a9c4fb2014-06-11 16:18:03 +0530518void ath9k_calculate_iter_data(struct ath_softc *sc,
519 struct ath_chanctx *ctx,
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530520 struct ath9k_vif_iter_data *iter_data);
Rajkumar Manoharan9a9c4fb2014-06-11 16:18:03 +0530521void ath9k_calculate_summary_state(struct ath_softc *sc,
522 struct ath_chanctx *ctx);
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530523
Sujith394cf0a2009-02-09 13:26:54 +0530524/*******************/
525/* Beacon Handling */
526/*******************/
527
528/*
529 * Regardless of the number of beacons we stagger, (i.e. regardless of the
530 * number of BSSIDs) if a given beacon does not go out even after waiting this
531 * number of beacon intervals, the game's up.
532 */
Felix Fietkauc944daf42011-03-22 21:54:19 +0100533#define BSTUCK_THRESH 9
Felix Fietkau689e7562012-04-12 22:35:56 +0200534#define ATH_BCBUF 8
Sujith394cf0a2009-02-09 13:26:54 +0530535#define ATH_DEFAULT_BINTVAL 100 /* TU */
536#define ATH_DEFAULT_BMISS_LIMIT 10
Sujith394cf0a2009-02-09 13:26:54 +0530537
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530538#define TSF_TO_TU(_h,_l) \
539 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
540
Sujith394cf0a2009-02-09 13:26:54 +0530541struct ath_beacon {
542 enum {
543 OK, /* no change needed */
544 UPDATE, /* update pending */
545 COMMIT /* beacon sent, commit change */
546 } updateslot; /* slot time update fsm */
547
548 u32 beaconq;
549 u32 bmisscnt;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200550 struct ieee80211_vif *bslot[ATH_BCBUF];
Sujith394cf0a2009-02-09 13:26:54 +0530551 int slottime;
552 int slotupdate;
Sujith394cf0a2009-02-09 13:26:54 +0530553 struct ath_descdma bdma;
554 struct ath_txq *cabq;
555 struct list_head bbuf;
Felix Fietkauba4903f2011-05-17 21:09:54 +0200556
557 bool tx_processed;
558 bool tx_last;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700559};
560
Sujith Manoharanfb6e2522012-07-17 17:16:22 +0530561void ath9k_beacon_tasklet(unsigned long data);
Sujith Manoharanef4ad632012-07-17 17:15:56 +0530562void ath9k_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif,
563 u32 changed);
Sujith Manoharan130ef6e2012-07-17 17:15:30 +0530564void ath9k_beacon_assign_slot(struct ath_softc *sc, struct ieee80211_vif *vif);
565void ath9k_beacon_remove_slot(struct ath_softc *sc, struct ieee80211_vif *vif);
Sujith Manoharanef4ad632012-07-17 17:15:56 +0530566void ath9k_set_beacon(struct ath_softc *sc);
Michal Kazior4effc6f2014-01-20 15:27:12 +0100567bool ath9k_csa_is_finished(struct ath_softc *sc, struct ieee80211_vif *vif);
568void ath9k_csa_update(struct ath_softc *sc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700569
Sujith Manoharanef1b6cd2012-06-04 20:23:37 +0530570/*******************/
571/* Link Monitoring */
572/*******************/
Sujithf1dc5602008-10-29 10:16:30 +0530573
Sujith20977d32009-02-20 15:13:28 +0530574#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
575#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400576#define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
577#define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
Felix Fietkau60444742010-08-02 15:53:15 +0200578#define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
Sujith20977d32009-02-20 15:13:28 +0530579#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
580#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530581#define ATH_ANI_MAX_SKIP_COUNT 10
582#define ATH_PAPRD_TIMEOUT 100 /* msecs */
583#define ATH_PLL_WORK_INTERVAL 100
Vasanthakumar Thiagarajanca369eb2010-06-24 02:42:44 -0700584
Felix Fietkaubff11762014-06-11 16:17:52 +0530585void ath_chanctx_work(struct work_struct *work);
Sujith Manoharanef1b6cd2012-06-04 20:23:37 +0530586void ath_tx_complete_poll_work(struct work_struct *work);
Felix Fietkau236de512011-09-03 01:40:25 +0200587void ath_reset_work(struct work_struct *work);
Sujith Manoharan415ec612013-12-24 10:44:25 +0530588bool ath_hw_check(struct ath_softc *sc);
Senthil Balasubramanian9eab61c2011-04-22 11:32:11 +0530589void ath_hw_pll_work(struct work_struct *work);
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400590void ath_paprd_calibrate(struct work_struct *work);
Sujith55624202010-01-08 10:36:02 +0530591void ath_ani_calibrate(unsigned long data);
Sujith Manoharanda0d45f2012-07-17 17:16:29 +0530592void ath_start_ani(struct ath_softc *sc);
593void ath_stop_ani(struct ath_softc *sc);
594void ath_check_ani(struct ath_softc *sc);
Sujith Manoharanef1b6cd2012-06-04 20:23:37 +0530595int ath_update_survey_stats(struct ath_softc *sc);
596void ath_update_survey_nf(struct ath_softc *sc, int channel);
Rajkumar Manoharan124b9792012-07-17 17:16:42 +0530597void ath9k_queue_reset(struct ath_softc *sc, enum ath_reset_type type);
Felix Fietkaubf3dac52013-11-11 22:23:33 +0100598void ath_ps_full_sleep(unsigned long data);
Felix Fietkaud463af42014-04-06 00:37:03 +0200599void ath9k_p2p_ps_timer(void *priv);
600void ath9k_update_p2p_ps(struct ath_softc *sc, struct ieee80211_vif *vif);
Felix Fietkaubff11762014-06-11 16:17:52 +0530601void __ath9k_flush(struct ieee80211_hw *hw, u32 queues, bool drop);
Sujith55624202010-01-08 10:36:02 +0530602
Sujith0fca65c2010-01-08 10:36:00 +0530603/**********/
604/* BTCOEX */
605/**********/
606
Sujith Manoharanac46ba42012-11-19 14:24:46 +0530607#define ATH_DUMP_BTCOEX(_s, _val) \
608 do { \
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +0200609 len += scnprintf(buf + len, size - len, \
610 "%20s : %10d\n", _s, (_val)); \
Sujith Manoharanac46ba42012-11-19 14:24:46 +0530611 } while (0)
612
Sujith Manoharane6930c42012-06-04 16:27:58 +0530613enum bt_op_flags {
614 BT_OP_PRIORITY_DETECTED,
615 BT_OP_SCAN,
616};
617
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700618struct ath_btcoex {
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700619 spinlock_t btcoex_lock;
620 struct timer_list period_timer; /* Timer for BT period */
Felix Fietkau168c6f82013-12-14 18:03:37 +0100621 struct timer_list no_stomp_timer;
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700622 u32 bt_priority_cnt;
623 unsigned long bt_priority_time;
Sujith Manoharane6930c42012-06-04 16:27:58 +0530624 unsigned long op_flags;
Luis R. Rodrigueze08a6ac2009-09-09 14:26:15 -0700625 int bt_stomp_type; /* Types of BT stomping */
Felix Fietkau168c6f82013-12-14 18:03:37 +0100626 u32 btcoex_no_stomp; /* in msec */
Mohammed Shafi Shajakhan94ae77e2012-09-04 19:33:33 +0530627 u32 btcoex_period; /* in msec */
Felix Fietkau168c6f82013-12-14 18:03:37 +0100628 u32 btscan_no_stomp; /* in msec */
Rajkumar Manoharan7dc181c2011-10-24 18:19:49 +0530629 u32 duty_cycle;
Rajkumar Manoharan6995fb82012-06-04 16:28:52 +0530630 u32 bt_wait_time;
Rajkumar Manoharane82cb032012-10-12 14:07:25 +0530631 int rssi_count;
Rajkumar Manoharan7dc181c2011-10-24 18:19:49 +0530632 struct ath_mci_profile mci;
Rajkumar Manoharan28845612012-11-20 18:30:01 +0530633 u8 stomp_audio;
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700634};
635
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530636#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
Sujith Manoharan59081202012-02-22 12:40:21 +0530637int ath9k_init_btcoex(struct ath_softc *sc);
638void ath9k_deinit_btcoex(struct ath_softc *sc);
Sujith Manoharandf198b12012-02-22 12:40:27 +0530639void ath9k_start_btcoex(struct ath_softc *sc);
640void ath9k_stop_btcoex(struct ath_softc *sc);
Sujith0fca65c2010-01-08 10:36:00 +0530641void ath9k_btcoex_timer_resume(struct ath_softc *sc);
642void ath9k_btcoex_timer_pause(struct ath_softc *sc);
Sujith Manoharan56ca0db2012-02-22 12:40:32 +0530643void ath9k_btcoex_handle_interrupt(struct ath_softc *sc, u32 status);
Sujith Manoharanc0ac53f2012-02-22 12:40:38 +0530644u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc, u32 max_4ms_framelen);
Rajkumar Manoharan08d4df42012-07-01 19:53:54 +0530645void ath9k_btcoex_stop_gen_timer(struct ath_softc *sc);
Sujith Manoharanac46ba42012-11-19 14:24:46 +0530646int ath9k_dump_btcoex(struct ath_softc *sc, u8 *buf, u32 size);
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530647#else
648static inline int ath9k_init_btcoex(struct ath_softc *sc)
649{
650 return 0;
651}
652static inline void ath9k_deinit_btcoex(struct ath_softc *sc)
653{
654}
655static inline void ath9k_start_btcoex(struct ath_softc *sc)
656{
657}
658static inline void ath9k_stop_btcoex(struct ath_softc *sc)
659{
660}
661static inline void ath9k_btcoex_handle_interrupt(struct ath_softc *sc,
662 u32 status)
663{
664}
665static inline u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc,
666 u32 max_4ms_framelen)
667{
668 return 0;
669}
Rajkumar Manoharan08d4df42012-07-01 19:53:54 +0530670static inline void ath9k_btcoex_stop_gen_timer(struct ath_softc *sc)
671{
672}
Sujith Manoharanac46ba42012-11-19 14:24:46 +0530673static inline int ath9k_dump_btcoex(struct ath_softc *sc, u8 *buf, u32 size)
Rajkumar Manoharan4df50ca2012-10-25 17:16:54 +0530674{
675 return 0;
676}
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530677#endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
Sujith0fca65c2010-01-08 10:36:00 +0530678
Sujith394cf0a2009-02-09 13:26:54 +0530679/********************/
680/* LED Control */
681/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530682
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530683#define ATH_LED_PIN_DEF 1
684#define ATH_LED_PIN_9287 8
Senthil Balasubramanian353e5012011-04-22 11:32:08 +0530685#define ATH_LED_PIN_9300 10
Senthil Balasubramanian15178532011-02-28 15:16:47 +0530686#define ATH_LED_PIN_9485 6
Mohammed Shafi Shajakhan1a68abb2011-11-29 20:06:15 +0530687#define ATH_LED_PIN_9462 4
Sujithf1dc5602008-10-29 10:16:30 +0530688
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100689#ifdef CONFIG_MAC80211_LEDS
Sujith0fca65c2010-01-08 10:36:00 +0530690void ath_init_leds(struct ath_softc *sc);
691void ath_deinit_leds(struct ath_softc *sc);
Rajkumar Manoharan8f176a32012-09-12 18:59:23 +0530692void ath_fill_led_pin(struct ath_softc *sc);
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100693#else
694static inline void ath_init_leds(struct ath_softc *sc)
695{
696}
697
698static inline void ath_deinit_leds(struct ath_softc *sc)
699{
700}
Rajkumar Manoharan8f176a32012-09-12 18:59:23 +0530701static inline void ath_fill_led_pin(struct ath_softc *sc)
702{
703}
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100704#endif
705
Sujith Manoharane60001e2013-10-28 12:22:04 +0530706/************************/
707/* Wake on Wireless LAN */
708/************************/
709
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530710struct ath9k_wow_pattern {
711 u8 pattern_bytes[MAX_PATTERN_SIZE];
712 u8 mask_bytes[MAX_PATTERN_SIZE];
713 u32 pattern_len;
714};
715
Sujith Manoharane60001e2013-10-28 12:22:04 +0530716#ifdef CONFIG_ATH9K_WOW
Sujith Manoharanbabaa802013-10-28 13:01:28 +0530717void ath9k_init_wow(struct ieee80211_hw *hw);
Sujith Manoharane60001e2013-10-28 12:22:04 +0530718int ath9k_suspend(struct ieee80211_hw *hw,
719 struct cfg80211_wowlan *wowlan);
720int ath9k_resume(struct ieee80211_hw *hw);
721void ath9k_set_wakeup(struct ieee80211_hw *hw, bool enabled);
722#else
Sujith Manoharanbabaa802013-10-28 13:01:28 +0530723static inline void ath9k_init_wow(struct ieee80211_hw *hw)
724{
725}
Sujith Manoharane60001e2013-10-28 12:22:04 +0530726static inline int ath9k_suspend(struct ieee80211_hw *hw,
727 struct cfg80211_wowlan *wowlan)
728{
729 return 0;
730}
731static inline int ath9k_resume(struct ieee80211_hw *hw)
732{
733 return 0;
734}
735static inline void ath9k_set_wakeup(struct ieee80211_hw *hw, bool enabled)
736{
737}
738#endif /* CONFIG_ATH9K_WOW */
739
Sujith Manoharan8da07832012-06-04 20:23:49 +0530740/*******************************/
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700741/* Antenna diversity/combining */
Sujith Manoharan8da07832012-06-04 20:23:49 +0530742/*******************************/
743
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700744#define ATH_ANT_RX_CURRENT_SHIFT 4
745#define ATH_ANT_RX_MAIN_SHIFT 2
746#define ATH_ANT_RX_MASK 0x3
747
748#define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
749#define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
750#define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
751#define ATH_ANT_DIV_COMB_INIT_COUNT 95
752#define ATH_ANT_DIV_COMB_MAX_COUNT 100
753#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
754#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
Sujith Manoharan3afa6b42013-08-04 14:21:54 +0530755#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO_LOW_RSSI 50
756#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2_LOW_RSSI 50
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700757
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700758#define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
759#define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
760#define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
761
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700762struct ath_ant_comb {
763 u16 count;
764 u16 total_pkt_count;
765 bool scan;
766 bool scan_not_start;
767 int main_total_rssi;
768 int alt_total_rssi;
769 int alt_recv_cnt;
770 int main_recv_cnt;
771 int rssi_lna1;
772 int rssi_lna2;
773 int rssi_add;
774 int rssi_sub;
775 int rssi_first;
776 int rssi_second;
777 int rssi_third;
Sujith Manoharan3afa6b42013-08-04 14:21:54 +0530778 int ant_ratio;
779 int ant_ratio2;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700780 bool alt_good;
781 int quick_scan_cnt;
Sujith Manoharan3fbaf4c2013-08-01 11:53:17 +0530782 enum ath9k_ant_div_comb_lna_conf main_conf;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700783 enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
784 enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700785 bool first_ratio;
786 bool second_ratio;
787 unsigned long scan_start_time;
Sujith Manoharan3afa6b42013-08-04 14:21:54 +0530788
789 /*
790 * Card-specific config values.
791 */
792 int low_rssi_thresh;
793 int fast_div_bias;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700794};
795
Sujith Manoharan8da07832012-06-04 20:23:49 +0530796void ath_ant_comb_scan(struct ath_softc *sc, struct ath_rx_status *rs);
Sujith Manoharan8da07832012-06-04 20:23:49 +0530797
Sujith394cf0a2009-02-09 13:26:54 +0530798/********************/
799/* Main driver core */
800/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530801
Sujith Manoharan2d22c7d2013-11-08 11:45:25 +0530802#define ATH9K_PCI_CUS198 0x0001
803#define ATH9K_PCI_CUS230 0x0002
804#define ATH9K_PCI_CUS217 0x0004
805#define ATH9K_PCI_CUS252 0x0008
806#define ATH9K_PCI_WOW 0x0010
807#define ATH9K_PCI_BT_ANT_DIV 0x0020
808#define ATH9K_PCI_D3_L1_WAR 0x0040
809#define ATH9K_PCI_AR9565_1ANT 0x0080
810#define ATH9K_PCI_AR9565_2ANT 0x0100
811#define ATH9K_PCI_NO_PLL_PWRSAVE 0x0200
Sujith Manoharan4dd35642013-10-23 14:26:04 +0530812#define ATH9K_PCI_KILLER 0x0400
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530813
Sujith394cf0a2009-02-09 13:26:54 +0530814/*
815 * Default cache line size, in bytes.
816 * Used when PCI device not fully initialized by bootrom/BIOS
817*/
818#define DEFAULT_CACHELINE 32
Sujith394cf0a2009-02-09 13:26:54 +0530819#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
Sujith394cf0a2009-02-09 13:26:54 +0530820#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
Sujith Manoharan071aa9a2014-01-13 13:55:11 +0530821#define MAX_GTT_CNT 5
Sujith394cf0a2009-02-09 13:26:54 +0530822
Sujith1b04b932010-01-08 10:36:05 +0530823/* Powersave flags */
824#define PS_WAIT_FOR_BEACON BIT(0)
825#define PS_WAIT_FOR_CAB BIT(1)
826#define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
827#define PS_WAIT_FOR_TX_ACK BIT(3)
828#define PS_BEACON_SYNC BIT(4)
Rajkumar Manoharan424749c2012-10-10 23:03:02 +0530829#define PS_WAIT_FOR_ANI BIT(5)
Sujith394cf0a2009-02-09 13:26:54 +0530830
Felix Fietkaufbbcd142014-06-11 16:17:49 +0530831#define ATH9K_NUM_CHANCTX 2 /* supports 2 operating channels */
832
Sujith394cf0a2009-02-09 13:26:54 +0530833struct ath_softc {
834 struct ieee80211_hw *hw;
835 struct device *dev;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200836
Felix Fietkau34300982010-10-10 18:21:52 +0200837 struct survey_info *cur_survey;
838 struct survey_info survey[ATH9K_NUM_CHANNELS];
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200839
Sujith394cf0a2009-02-09 13:26:54 +0530840 struct tasklet_struct intr_tq;
841 struct tasklet_struct bcon_tasklet;
Sujithcbe61d82009-02-09 13:27:12 +0530842 struct ath_hw *sc_ah;
Sujith394cf0a2009-02-09 13:26:54 +0530843 void __iomem *mem;
844 int irq;
David S. Miller2d6a5e92009-03-17 15:01:30 -0700845 spinlock_t sc_serial_rw;
Gabor Juhos04717cc2009-07-14 20:17:13 -0400846 spinlock_t sc_pm_lock;
Luis R. Rodriguez4bdd1e92010-10-26 15:27:24 -0700847 spinlock_t sc_pcu_lock;
Sujith394cf0a2009-02-09 13:26:54 +0530848 struct mutex mutex;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400849 struct work_struct paprd_work;
Felix Fietkau236de512011-09-03 01:40:25 +0200850 struct work_struct hw_reset_work;
Felix Fietkaubff11762014-06-11 16:17:52 +0530851 struct work_struct chanctx_work;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400852 struct completion paprd_complete;
Felix Fietkau10e23182013-11-11 22:23:35 +0100853 wait_queue_head_t tx_wait;
Sujith394cf0a2009-02-09 13:26:54 +0530854
Felix Fietkaud463af42014-04-06 00:37:03 +0200855 struct ath_gen_timer *p2p_ps_timer;
856 struct ath_vif *p2p_ps_vif;
857
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530858 unsigned long driver_data;
Felix Fietkaucb8d61d2011-02-04 20:09:25 +0100859
Sujith Manoharan071aa9a2014-01-13 13:55:11 +0530860 u8 gtt_cnt;
Sujith17d79042009-02-09 13:27:03 +0530861 u32 intrstatus;
Sujith1b04b932010-01-08 10:36:05 +0530862 u16 ps_flags; /* PS_* */
Sujith17d79042009-02-09 13:27:03 +0530863 u16 curtxpow;
Gabor Juhos96148322009-07-24 17:27:21 +0200864 bool ps_enabled;
Vivek Natarajan1dbfd9d2010-01-29 16:56:51 +0530865 bool ps_idle;
Ben Greear48014162011-01-15 19:13:48 +0000866 short nbcnvifs;
867 short nvifs;
Gabor Juhos709ade92009-07-14 20:17:15 -0400868 unsigned long ps_usecount;
Sujith394cf0a2009-02-09 13:26:54 +0530869
Sujith394cf0a2009-02-09 13:26:54 +0530870 struct ath_rx rx;
871 struct ath_tx tx;
872 struct ath_beacon beacon;
Sujith394cf0a2009-02-09 13:26:54 +0530873
Felix Fietkaubff11762014-06-11 16:17:52 +0530874 struct cfg80211_chan_def cur_chandef;
Felix Fietkaufbbcd142014-06-11 16:17:49 +0530875 struct ath_chanctx chanctx[ATH9K_NUM_CHANCTX];
876 struct ath_chanctx *cur_chan;
Felix Fietkaubff11762014-06-11 16:17:52 +0530877 struct ath_chanctx *next_chan;
878 spinlock_t chan_lock;
Felix Fietkau78b21942014-06-11 16:17:55 +0530879 struct ath_offchannel offchannel;
Felix Fietkau748299f2014-06-11 16:18:04 +0530880 struct ath_chanctx_sched sched;
Felix Fietkaufbbcd142014-06-11 16:17:49 +0530881
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100882#ifdef CONFIG_MAC80211_LEDS
883 bool led_registered;
884 char led_name[32];
885 struct led_classdev led_cdev;
886#endif
Sujith394cf0a2009-02-09 13:26:54 +0530887
Felix Fietkaua830df02009-11-23 22:33:27 +0100888#ifdef CONFIG_ATH9K_DEBUGFS
Sujith17d79042009-02-09 13:27:03 +0530889 struct ath9k_debug debug;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700890#endif
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400891 struct delayed_work tx_complete_work;
Vivek Natarajan181fb182011-01-27 14:45:08 +0530892 struct delayed_work hw_pll_work;
Felix Fietkaubf3dac52013-11-11 22:23:33 +0100893 struct timer_list sleep_timer;
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530894
895#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700896 struct ath_btcoex btcoex;
Mohammed Shafi Shajakhan9e253652011-11-30 10:41:23 +0530897 struct ath_mci_coex mci_coex;
Rajkumar Manoharan3c7992e2012-06-12 10:13:53 +0530898 struct work_struct mci_work;
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530899#endif
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400900
901 struct ath_descdma txsdma;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700902
903 struct ath_ant_comb ant_comb;
Felix Fietkau43c35282011-09-03 01:40:27 +0200904 u8 ant_tx, ant_rx;
Zefir Kurtisi8e92d3f2012-04-03 17:15:50 +0200905 struct dfs_pattern_detector *dfs_detector;
Zefir Kurtisi3f3c09f2014-05-23 17:22:37 +0200906 u64 dfs_prev_pulse_ts;
Mohammed Shafi Shajakhanb11e6402012-07-10 14:56:52 +0530907 u32 wow_enabled;
Simon Wunderliche93d0832013-01-08 14:48:58 +0100908 /* relay(fs) channel for spectral scan */
909 struct rchan *rfs_chan_spec_scan;
910 enum spectral_mode spectral_mode;
Simon Wunderlich04ccd4a2013-01-23 17:38:04 +0100911 struct ath_spec_scan spec_config;
Mohammed Shafi Shajakhan01c78532012-07-10 14:54:34 +0530912
Luis R. Rodriguez89f927a2013-10-14 17:42:11 -0700913 struct ieee80211_vif *tx99_vif;
914 struct sk_buff *tx99_skb;
915 bool tx99_state;
916 s16 tx99_power;
917
Sujith Manoharane60001e2013-10-28 12:22:04 +0530918#ifdef CONFIG_ATH9K_WOW
Mohammed Shafi Shajakhan01c78532012-07-10 14:54:34 +0530919 atomic_t wow_got_bmiss_intr;
920 atomic_t wow_sleep_proc_intr; /* in the middle of WoW sleep ? */
921 u32 wow_intr_before_sleep;
922#endif
Sujith394cf0a2009-02-09 13:26:54 +0530923};
924
Sujith Manoharanef6b19e2013-10-24 12:04:39 +0530925/********/
926/* TX99 */
927/********/
928
929#ifdef CONFIG_ATH9K_TX99
930void ath9k_tx99_init_debug(struct ath_softc *sc);
Luis R. Rodriguez89f927a2013-10-14 17:42:11 -0700931int ath9k_tx99_send(struct ath_softc *sc, struct sk_buff *skb,
932 struct ath_tx_control *txctl);
Sujith Manoharanef6b19e2013-10-24 12:04:39 +0530933#else
934static inline void ath9k_tx99_init_debug(struct ath_softc *sc)
935{
936}
937static inline int ath9k_tx99_send(struct ath_softc *sc,
938 struct sk_buff *skb,
939 struct ath_tx_control *txctl)
940{
941 return 0;
942}
943#endif /* CONFIG_ATH9K_TX99 */
Luis R. Rodriguez89f927a2013-10-14 17:42:11 -0700944
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700945static inline void ath_read_cachesize(struct ath_common *common, int *csz)
Sujith394cf0a2009-02-09 13:26:54 +0530946{
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700947 common->bus_ops->read_cachesize(common, csz);
Sujith394cf0a2009-02-09 13:26:54 +0530948}
949
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530950void ath9k_tasklet(unsigned long data);
951int ath_cabq_update(struct ath_softc *);
Sven Eckelmann313eb872012-06-25 07:15:22 +0200952u8 ath9k_parse_mpdudensity(u8 mpdudensity);
Sujith394cf0a2009-02-09 13:26:54 +0530953irqreturn_t ath_isr(int irq, void *dev);
Sujith Manoharanef6b19e2013-10-24 12:04:39 +0530954int ath_reset(struct ath_softc *sc);
Sujith Manoharane60001e2013-10-28 12:22:04 +0530955void ath_cancel_work(struct ath_softc *sc);
956void ath_restart_work(struct ath_softc *sc);
Pavel Roskineb93e892011-07-23 03:55:39 -0400957int ath9k_init_device(u16 devid, struct ath_softc *sc,
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700958 const struct ath_bus_ops *bus_ops);
Sujith285f2dd2010-01-08 10:36:07 +0530959void ath9k_deinit_device(struct ath_softc *sc);
Felix Fietkau43c35282011-09-03 01:40:27 +0200960void ath9k_reload_chainmask_settings(struct ath_softc *sc);
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530961u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
962void ath_start_rfkill_poll(struct ath_softc *sc);
963void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
964void ath9k_ps_wakeup(struct ath_softc *sc);
965void ath9k_ps_restore(struct ath_softc *sc);
Luis R. Rodriguez68a89112009-11-02 14:35:42 -0800966
Gabor Juhos8e26a032011-04-12 18:23:16 +0200967#ifdef CONFIG_ATH9K_PCI
Sujith394cf0a2009-02-09 13:26:54 +0530968int ath_pci_init(void);
969void ath_pci_exit(void);
970#else
971static inline int ath_pci_init(void) { return 0; };
972static inline void ath_pci_exit(void) {};
973#endif
974
Gabor Juhos8e26a032011-04-12 18:23:16 +0200975#ifdef CONFIG_ATH9K_AHB
Sujith394cf0a2009-02-09 13:26:54 +0530976int ath_ahb_init(void);
977void ath_ahb_exit(void);
978#else
979static inline int ath_ahb_init(void) { return 0; };
980static inline void ath_ahb_exit(void) {};
981#endif
982
Sujith394cf0a2009-02-09 13:26:54 +0530983#endif /* ATH9K_H */