blob: 10b201102231bcc0b6cf4760822bf4d9f8ac1d6e [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2005 Stephane Marchesin
3 * Copyright 2008 Stuart Bennett
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
21 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
22 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 */
25
26#include <linux/swab.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100028#include "drmP.h"
29#include "drm.h"
30#include "drm_sarea.h"
31#include "drm_crtc_helper.h"
32#include <linux/vgaarb.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100033#include <linux/vga_switcheroo.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100034
35#include "nouveau_drv.h"
36#include "nouveau_drm.h"
Dave Airlie38651672010-03-30 05:34:13 +000037#include "nouveau_fbcon.h"
Ben Skeggsa8eaebc2010-09-01 15:24:31 +100038#include "nouveau_ramht.h"
Ben Skeggs330c5982010-09-16 15:39:49 +100039#include "nouveau_pm.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100040#include "nv50_display.h"
41
Ben Skeggs6ee73862009-12-11 19:24:15 +100042static void nouveau_stub_takedown(struct drm_device *dev) {}
Ben Skeggsee2e0132010-07-26 09:28:25 +100043static int nouveau_stub_init(struct drm_device *dev) { return 0; }
Ben Skeggs6ee73862009-12-11 19:24:15 +100044
45static int nouveau_init_engine_ptrs(struct drm_device *dev)
46{
47 struct drm_nouveau_private *dev_priv = dev->dev_private;
48 struct nouveau_engine *engine = &dev_priv->engine;
49
50 switch (dev_priv->chipset & 0xf0) {
51 case 0x00:
52 engine->instmem.init = nv04_instmem_init;
53 engine->instmem.takedown = nv04_instmem_takedown;
54 engine->instmem.suspend = nv04_instmem_suspend;
55 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +100056 engine->instmem.get = nv04_instmem_get;
57 engine->instmem.put = nv04_instmem_put;
58 engine->instmem.map = nv04_instmem_map;
59 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +100060 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +100061 engine->mc.init = nv04_mc_init;
62 engine->mc.takedown = nv04_mc_takedown;
63 engine->timer.init = nv04_timer_init;
64 engine->timer.read = nv04_timer_read;
65 engine->timer.takedown = nv04_timer_takedown;
66 engine->fb.init = nv04_fb_init;
67 engine->fb.takedown = nv04_fb_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +100068 engine->fifo.channels = 16;
69 engine->fifo.init = nv04_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +100070 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +100071 engine->fifo.disable = nv04_fifo_disable;
72 engine->fifo.enable = nv04_fifo_enable;
73 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +010074 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +100075 engine->fifo.channel_id = nv04_fifo_channel_id;
76 engine->fifo.create_context = nv04_fifo_create_context;
77 engine->fifo.destroy_context = nv04_fifo_destroy_context;
78 engine->fifo.load_context = nv04_fifo_load_context;
79 engine->fifo.unload_context = nv04_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +020080 engine->display.early_init = nv04_display_early_init;
81 engine->display.late_takedown = nv04_display_late_takedown;
82 engine->display.create = nv04_display_create;
83 engine->display.init = nv04_display_init;
84 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +100085 engine->gpio.init = nouveau_stub_init;
86 engine->gpio.takedown = nouveau_stub_takedown;
87 engine->gpio.get = NULL;
88 engine->gpio.set = NULL;
89 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +100090 engine->pm.clock_get = nv04_pm_clock_get;
91 engine->pm.clock_pre = nv04_pm_clock_pre;
92 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +100093 engine->vram.init = nouveau_mem_detect;
Ben Skeggs24f246a2011-06-10 13:36:08 +100094 engine->vram.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +100095 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +100096 break;
97 case 0x10:
98 engine->instmem.init = nv04_instmem_init;
99 engine->instmem.takedown = nv04_instmem_takedown;
100 engine->instmem.suspend = nv04_instmem_suspend;
101 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000102 engine->instmem.get = nv04_instmem_get;
103 engine->instmem.put = nv04_instmem_put;
104 engine->instmem.map = nv04_instmem_map;
105 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000106 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000107 engine->mc.init = nv04_mc_init;
108 engine->mc.takedown = nv04_mc_takedown;
109 engine->timer.init = nv04_timer_init;
110 engine->timer.read = nv04_timer_read;
111 engine->timer.takedown = nv04_timer_takedown;
112 engine->fb.init = nv10_fb_init;
113 engine->fb.takedown = nv10_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200114 engine->fb.init_tile_region = nv10_fb_init_tile_region;
115 engine->fb.set_tile_region = nv10_fb_set_tile_region;
116 engine->fb.free_tile_region = nv10_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000117 engine->fifo.channels = 32;
118 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000119 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000120 engine->fifo.disable = nv04_fifo_disable;
121 engine->fifo.enable = nv04_fifo_enable;
122 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100123 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000124 engine->fifo.channel_id = nv10_fifo_channel_id;
125 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200126 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000127 engine->fifo.load_context = nv10_fifo_load_context;
128 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200129 engine->display.early_init = nv04_display_early_init;
130 engine->display.late_takedown = nv04_display_late_takedown;
131 engine->display.create = nv04_display_create;
132 engine->display.init = nv04_display_init;
133 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000134 engine->gpio.init = nouveau_stub_init;
135 engine->gpio.takedown = nouveau_stub_takedown;
136 engine->gpio.get = nv10_gpio_get;
137 engine->gpio.set = nv10_gpio_set;
138 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000139 engine->pm.clock_get = nv04_pm_clock_get;
140 engine->pm.clock_pre = nv04_pm_clock_pre;
141 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000142 engine->vram.init = nouveau_mem_detect;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000143 engine->vram.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000144 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000145 break;
146 case 0x20:
147 engine->instmem.init = nv04_instmem_init;
148 engine->instmem.takedown = nv04_instmem_takedown;
149 engine->instmem.suspend = nv04_instmem_suspend;
150 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000151 engine->instmem.get = nv04_instmem_get;
152 engine->instmem.put = nv04_instmem_put;
153 engine->instmem.map = nv04_instmem_map;
154 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000155 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000156 engine->mc.init = nv04_mc_init;
157 engine->mc.takedown = nv04_mc_takedown;
158 engine->timer.init = nv04_timer_init;
159 engine->timer.read = nv04_timer_read;
160 engine->timer.takedown = nv04_timer_takedown;
161 engine->fb.init = nv10_fb_init;
162 engine->fb.takedown = nv10_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200163 engine->fb.init_tile_region = nv10_fb_init_tile_region;
164 engine->fb.set_tile_region = nv10_fb_set_tile_region;
165 engine->fb.free_tile_region = nv10_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000166 engine->fifo.channels = 32;
167 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000168 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000169 engine->fifo.disable = nv04_fifo_disable;
170 engine->fifo.enable = nv04_fifo_enable;
171 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100172 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000173 engine->fifo.channel_id = nv10_fifo_channel_id;
174 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200175 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000176 engine->fifo.load_context = nv10_fifo_load_context;
177 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200178 engine->display.early_init = nv04_display_early_init;
179 engine->display.late_takedown = nv04_display_late_takedown;
180 engine->display.create = nv04_display_create;
181 engine->display.init = nv04_display_init;
182 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000183 engine->gpio.init = nouveau_stub_init;
184 engine->gpio.takedown = nouveau_stub_takedown;
185 engine->gpio.get = nv10_gpio_get;
186 engine->gpio.set = nv10_gpio_set;
187 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000188 engine->pm.clock_get = nv04_pm_clock_get;
189 engine->pm.clock_pre = nv04_pm_clock_pre;
190 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000191 engine->vram.init = nouveau_mem_detect;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000192 engine->vram.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000193 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000194 break;
195 case 0x30:
196 engine->instmem.init = nv04_instmem_init;
197 engine->instmem.takedown = nv04_instmem_takedown;
198 engine->instmem.suspend = nv04_instmem_suspend;
199 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000200 engine->instmem.get = nv04_instmem_get;
201 engine->instmem.put = nv04_instmem_put;
202 engine->instmem.map = nv04_instmem_map;
203 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000204 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000205 engine->mc.init = nv04_mc_init;
206 engine->mc.takedown = nv04_mc_takedown;
207 engine->timer.init = nv04_timer_init;
208 engine->timer.read = nv04_timer_read;
209 engine->timer.takedown = nv04_timer_takedown;
Francisco Jerez8bded182010-07-21 21:08:11 +0200210 engine->fb.init = nv30_fb_init;
211 engine->fb.takedown = nv30_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200212 engine->fb.init_tile_region = nv30_fb_init_tile_region;
213 engine->fb.set_tile_region = nv10_fb_set_tile_region;
214 engine->fb.free_tile_region = nv30_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000215 engine->fifo.channels = 32;
216 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000217 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000218 engine->fifo.disable = nv04_fifo_disable;
219 engine->fifo.enable = nv04_fifo_enable;
220 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100221 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000222 engine->fifo.channel_id = nv10_fifo_channel_id;
223 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200224 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000225 engine->fifo.load_context = nv10_fifo_load_context;
226 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200227 engine->display.early_init = nv04_display_early_init;
228 engine->display.late_takedown = nv04_display_late_takedown;
229 engine->display.create = nv04_display_create;
230 engine->display.init = nv04_display_init;
231 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000232 engine->gpio.init = nouveau_stub_init;
233 engine->gpio.takedown = nouveau_stub_takedown;
234 engine->gpio.get = nv10_gpio_get;
235 engine->gpio.set = nv10_gpio_set;
236 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000237 engine->pm.clock_get = nv04_pm_clock_get;
238 engine->pm.clock_pre = nv04_pm_clock_pre;
239 engine->pm.clock_set = nv04_pm_clock_set;
240 engine->pm.voltage_get = nouveau_voltage_gpio_get;
241 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000242 engine->vram.init = nouveau_mem_detect;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000243 engine->vram.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000244 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000245 break;
246 case 0x40:
247 case 0x60:
248 engine->instmem.init = nv04_instmem_init;
249 engine->instmem.takedown = nv04_instmem_takedown;
250 engine->instmem.suspend = nv04_instmem_suspend;
251 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000252 engine->instmem.get = nv04_instmem_get;
253 engine->instmem.put = nv04_instmem_put;
254 engine->instmem.map = nv04_instmem_map;
255 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000256 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000257 engine->mc.init = nv40_mc_init;
258 engine->mc.takedown = nv40_mc_takedown;
259 engine->timer.init = nv04_timer_init;
260 engine->timer.read = nv04_timer_read;
261 engine->timer.takedown = nv04_timer_takedown;
262 engine->fb.init = nv40_fb_init;
263 engine->fb.takedown = nv40_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200264 engine->fb.init_tile_region = nv30_fb_init_tile_region;
265 engine->fb.set_tile_region = nv40_fb_set_tile_region;
266 engine->fb.free_tile_region = nv30_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000267 engine->fifo.channels = 32;
268 engine->fifo.init = nv40_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000269 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000270 engine->fifo.disable = nv04_fifo_disable;
271 engine->fifo.enable = nv04_fifo_enable;
272 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100273 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000274 engine->fifo.channel_id = nv10_fifo_channel_id;
275 engine->fifo.create_context = nv40_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200276 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000277 engine->fifo.load_context = nv40_fifo_load_context;
278 engine->fifo.unload_context = nv40_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200279 engine->display.early_init = nv04_display_early_init;
280 engine->display.late_takedown = nv04_display_late_takedown;
281 engine->display.create = nv04_display_create;
282 engine->display.init = nv04_display_init;
283 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000284 engine->gpio.init = nouveau_stub_init;
285 engine->gpio.takedown = nouveau_stub_takedown;
286 engine->gpio.get = nv10_gpio_get;
287 engine->gpio.set = nv10_gpio_set;
288 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000289 engine->pm.clock_get = nv04_pm_clock_get;
290 engine->pm.clock_pre = nv04_pm_clock_pre;
291 engine->pm.clock_set = nv04_pm_clock_set;
292 engine->pm.voltage_get = nouveau_voltage_gpio_get;
293 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Francisco Jerez8155cac2010-09-23 20:58:38 +0200294 engine->pm.temp_get = nv40_temp_get;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000295 engine->vram.init = nouveau_mem_detect;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000296 engine->vram.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000297 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000298 break;
299 case 0x50:
300 case 0x80: /* gotta love NVIDIA's consistency.. */
301 case 0x90:
Ben Skeggsd9f61c22011-07-04 13:25:17 +1000302 case 0xa0:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000303 engine->instmem.init = nv50_instmem_init;
304 engine->instmem.takedown = nv50_instmem_takedown;
305 engine->instmem.suspend = nv50_instmem_suspend;
306 engine->instmem.resume = nv50_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000307 engine->instmem.get = nv50_instmem_get;
308 engine->instmem.put = nv50_instmem_put;
309 engine->instmem.map = nv50_instmem_map;
310 engine->instmem.unmap = nv50_instmem_unmap;
Ben Skeggs734ee832010-07-15 11:02:54 +1000311 if (dev_priv->chipset == 0x50)
312 engine->instmem.flush = nv50_instmem_flush;
313 else
314 engine->instmem.flush = nv84_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000315 engine->mc.init = nv50_mc_init;
316 engine->mc.takedown = nv50_mc_takedown;
317 engine->timer.init = nv04_timer_init;
318 engine->timer.read = nv04_timer_read;
319 engine->timer.takedown = nv04_timer_takedown;
Marcin Koƛcielnicki304424e2010-03-01 00:18:39 +0000320 engine->fb.init = nv50_fb_init;
321 engine->fb.takedown = nv50_fb_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000322 engine->fifo.channels = 128;
323 engine->fifo.init = nv50_fifo_init;
324 engine->fifo.takedown = nv50_fifo_takedown;
325 engine->fifo.disable = nv04_fifo_disable;
326 engine->fifo.enable = nv04_fifo_enable;
327 engine->fifo.reassign = nv04_fifo_reassign;
328 engine->fifo.channel_id = nv50_fifo_channel_id;
329 engine->fifo.create_context = nv50_fifo_create_context;
330 engine->fifo.destroy_context = nv50_fifo_destroy_context;
331 engine->fifo.load_context = nv50_fifo_load_context;
332 engine->fifo.unload_context = nv50_fifo_unload_context;
Ben Skeggs56ac7472010-10-22 10:26:24 +1000333 engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200334 engine->display.early_init = nv50_display_early_init;
335 engine->display.late_takedown = nv50_display_late_takedown;
336 engine->display.create = nv50_display_create;
337 engine->display.init = nv50_display_init;
338 engine->display.destroy = nv50_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000339 engine->gpio.init = nv50_gpio_init;
Ben Skeggs2cbd4c82010-11-03 10:18:04 +1000340 engine->gpio.takedown = nv50_gpio_fini;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000341 engine->gpio.get = nv50_gpio_get;
342 engine->gpio.set = nv50_gpio_set;
Ben Skeggsfce2bad2010-11-11 16:14:56 +1000343 engine->gpio.irq_register = nv50_gpio_irq_register;
344 engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000345 engine->gpio.irq_enable = nv50_gpio_irq_enable;
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000346 switch (dev_priv->chipset) {
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000347 case 0x84:
348 case 0x86:
349 case 0x92:
350 case 0x94:
351 case 0x96:
352 case 0x98:
353 case 0xa0:
Ben Skeggs5f801982010-10-22 08:44:09 +1000354 case 0xaa:
355 case 0xac:
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000356 case 0x50:
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000357 engine->pm.clock_get = nv50_pm_clock_get;
358 engine->pm.clock_pre = nv50_pm_clock_pre;
359 engine->pm.clock_set = nv50_pm_clock_set;
360 break;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000361 default:
Ben Skeggsca94a712011-06-17 15:38:48 +1000362 engine->pm.clocks_get = nva3_pm_clocks_get;
363 engine->pm.clocks_pre = nva3_pm_clocks_pre;
364 engine->pm.clocks_set = nva3_pm_clocks_set;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000365 break;
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000366 }
Ben Skeggs02c30ca2010-09-16 16:17:35 +1000367 engine->pm.voltage_get = nouveau_voltage_gpio_get;
368 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Francisco Jerez8155cac2010-09-23 20:58:38 +0200369 if (dev_priv->chipset >= 0x84)
370 engine->pm.temp_get = nv84_temp_get;
371 else
372 engine->pm.temp_get = nv40_temp_get;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000373 engine->vram.init = nv50_vram_init;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000374 engine->vram.takedown = nv50_vram_fini;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000375 engine->vram.get = nv50_vram_new;
376 engine->vram.put = nv50_vram_del;
377 engine->vram.flags_valid = nv50_vram_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000378 break;
Ben Skeggsd9f61c22011-07-04 13:25:17 +1000379 case 0xc0:
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000380 engine->instmem.init = nvc0_instmem_init;
381 engine->instmem.takedown = nvc0_instmem_takedown;
382 engine->instmem.suspend = nvc0_instmem_suspend;
383 engine->instmem.resume = nvc0_instmem_resume;
Ben Skeggs8984e042010-11-15 11:48:33 +1000384 engine->instmem.get = nv50_instmem_get;
385 engine->instmem.put = nv50_instmem_put;
386 engine->instmem.map = nv50_instmem_map;
387 engine->instmem.unmap = nv50_instmem_unmap;
388 engine->instmem.flush = nv84_instmem_flush;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000389 engine->mc.init = nv50_mc_init;
390 engine->mc.takedown = nv50_mc_takedown;
391 engine->timer.init = nv04_timer_init;
392 engine->timer.read = nv04_timer_read;
393 engine->timer.takedown = nv04_timer_takedown;
394 engine->fb.init = nvc0_fb_init;
395 engine->fb.takedown = nvc0_fb_takedown;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000396 engine->fifo.channels = 128;
397 engine->fifo.init = nvc0_fifo_init;
398 engine->fifo.takedown = nvc0_fifo_takedown;
399 engine->fifo.disable = nvc0_fifo_disable;
400 engine->fifo.enable = nvc0_fifo_enable;
401 engine->fifo.reassign = nvc0_fifo_reassign;
402 engine->fifo.channel_id = nvc0_fifo_channel_id;
403 engine->fifo.create_context = nvc0_fifo_create_context;
404 engine->fifo.destroy_context = nvc0_fifo_destroy_context;
405 engine->fifo.load_context = nvc0_fifo_load_context;
406 engine->fifo.unload_context = nvc0_fifo_unload_context;
407 engine->display.early_init = nv50_display_early_init;
408 engine->display.late_takedown = nv50_display_late_takedown;
409 engine->display.create = nv50_display_create;
410 engine->display.init = nv50_display_init;
411 engine->display.destroy = nv50_display_destroy;
412 engine->gpio.init = nv50_gpio_init;
413 engine->gpio.takedown = nouveau_stub_takedown;
414 engine->gpio.get = nv50_gpio_get;
415 engine->gpio.set = nv50_gpio_set;
Ben Skeggsfce2bad2010-11-11 16:14:56 +1000416 engine->gpio.irq_register = nv50_gpio_irq_register;
417 engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000418 engine->gpio.irq_enable = nv50_gpio_irq_enable;
Ben Skeggs8984e042010-11-15 11:48:33 +1000419 engine->vram.init = nvc0_vram_init;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000420 engine->vram.takedown = nv50_vram_fini;
Ben Skeggs8984e042010-11-15 11:48:33 +1000421 engine->vram.get = nvc0_vram_new;
422 engine->vram.put = nv50_vram_del;
423 engine->vram.flags_valid = nvc0_vram_flags_valid;
Martin Peres74cfad12011-05-12 22:40:47 +0200424 engine->pm.temp_get = nv84_temp_get;
Ben Skeggs354d0782011-06-19 01:44:36 +1000425 engine->pm.clocks_get = nvc0_pm_clocks_get;
Ben Skeggs3c71c232011-06-09 17:34:02 +1000426 engine->pm.voltage_get = nouveau_voltage_gpio_get;
Ben Skeggsda1dc4c2011-06-10 12:07:09 +1000427 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000428 break;
Ben Skeggsd9f61c22011-07-04 13:25:17 +1000429 case 0xd0:
430 engine->instmem.init = nvc0_instmem_init;
431 engine->instmem.takedown = nvc0_instmem_takedown;
432 engine->instmem.suspend = nvc0_instmem_suspend;
433 engine->instmem.resume = nvc0_instmem_resume;
434 engine->instmem.get = nv50_instmem_get;
435 engine->instmem.put = nv50_instmem_put;
436 engine->instmem.map = nv50_instmem_map;
437 engine->instmem.unmap = nv50_instmem_unmap;
438 engine->instmem.flush = nv84_instmem_flush;
439 engine->mc.init = nv50_mc_init;
440 engine->mc.takedown = nv50_mc_takedown;
441 engine->timer.init = nv04_timer_init;
442 engine->timer.read = nv04_timer_read;
443 engine->timer.takedown = nv04_timer_takedown;
444 engine->fb.init = nvc0_fb_init;
445 engine->fb.takedown = nvc0_fb_takedown;
446 engine->fifo.channels = 128;
447 engine->fifo.init = nvc0_fifo_init;
448 engine->fifo.takedown = nvc0_fifo_takedown;
449 engine->fifo.disable = nvc0_fifo_disable;
450 engine->fifo.enable = nvc0_fifo_enable;
451 engine->fifo.reassign = nvc0_fifo_reassign;
452 engine->fifo.channel_id = nvc0_fifo_channel_id;
453 engine->fifo.create_context = nvc0_fifo_create_context;
454 engine->fifo.destroy_context = nvc0_fifo_destroy_context;
455 engine->fifo.load_context = nvc0_fifo_load_context;
456 engine->fifo.unload_context = nvc0_fifo_unload_context;
457 engine->display.early_init = nouveau_stub_init;
458 engine->display.late_takedown = nouveau_stub_takedown;
459 engine->display.create = nouveau_stub_init;
460 engine->display.init = nouveau_stub_init;
461 engine->display.destroy = nouveau_stub_takedown;
462 engine->gpio.init = nouveau_stub_init;
463 engine->gpio.takedown = nouveau_stub_takedown;
464 engine->vram.init = nvc0_vram_init;
465 engine->vram.takedown = nv50_vram_fini;
466 engine->vram.get = nvc0_vram_new;
467 engine->vram.put = nv50_vram_del;
468 engine->vram.flags_valid = nvc0_vram_flags_valid;
469 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000470 default:
471 NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
472 return 1;
473 }
474
Ben Skeggs03bc9672011-07-04 13:14:05 +1000475 /* headless mode */
476 if (nouveau_modeset == 2) {
477 engine->display.early_init = nouveau_stub_init;
478 engine->display.late_takedown = nouveau_stub_takedown;
479 engine->display.create = nouveau_stub_init;
480 engine->display.init = nouveau_stub_init;
481 engine->display.destroy = nouveau_stub_takedown;
482 }
483
Ben Skeggs6ee73862009-12-11 19:24:15 +1000484 return 0;
485}
486
487static unsigned int
488nouveau_vga_set_decode(void *priv, bool state)
489{
Marcin Koƛcielnicki9967b942010-02-08 00:20:17 +0000490 struct drm_device *dev = priv;
491 struct drm_nouveau_private *dev_priv = dev->dev_private;
492
493 if (dev_priv->chipset >= 0x40)
494 nv_wr32(dev, 0x88054, state);
495 else
496 nv_wr32(dev, 0x1854, state);
497
Ben Skeggs6ee73862009-12-11 19:24:15 +1000498 if (state)
499 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
500 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
501 else
502 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
503}
504
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000505static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
506 enum vga_switcheroo_state state)
507{
Dave Airliefbf81762010-06-01 09:09:06 +1000508 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000509 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
510 if (state == VGA_SWITCHEROO_ON) {
511 printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000512 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000513 nouveau_pci_resume(pdev);
Dave Airliefbf81762010-06-01 09:09:06 +1000514 drm_kms_helper_poll_enable(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000515 dev->switch_power_state = DRM_SWITCH_POWER_ON;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000516 } else {
517 printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000518 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airliefbf81762010-06-01 09:09:06 +1000519 drm_kms_helper_poll_disable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000520 nouveau_pci_suspend(pdev, pmm);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000521 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000522 }
523}
524
Dave Airlie8d608aa2010-12-07 08:57:57 +1000525static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
526{
527 struct drm_device *dev = pci_get_drvdata(pdev);
528 nouveau_fbcon_output_poll_changed(dev);
529}
530
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000531static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
532{
533 struct drm_device *dev = pci_get_drvdata(pdev);
534 bool can_switch;
535
536 spin_lock(&dev->count_lock);
537 can_switch = (dev->open_count == 0);
538 spin_unlock(&dev->count_lock);
539 return can_switch;
540}
541
Ben Skeggs6ee73862009-12-11 19:24:15 +1000542int
543nouveau_card_init(struct drm_device *dev)
544{
545 struct drm_nouveau_private *dev_priv = dev->dev_private;
546 struct nouveau_engine *engine;
Ben Skeggseea55c82011-04-18 08:57:51 +1000547 int ret, e = 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000548
Ben Skeggs6ee73862009-12-11 19:24:15 +1000549 vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000550 vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
Dave Airlie8d608aa2010-12-07 08:57:57 +1000551 nouveau_switcheroo_reprobe,
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000552 nouveau_switcheroo_can_switch);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000553
554 /* Initialise internal driver API hooks */
555 ret = nouveau_init_engine_ptrs(dev);
556 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000557 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000558 engine = &dev_priv->engine;
Ben Skeggscff5c132010-10-06 16:16:59 +1000559 spin_lock_init(&dev_priv->channels.lock);
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200560 spin_lock_init(&dev_priv->tile.lock);
Maarten Maathuisff9e5272010-02-01 20:58:27 +0100561 spin_lock_init(&dev_priv->context_switch_lock);
Ben Skeggs04eb34a2011-04-06 13:28:35 +1000562 spin_lock_init(&dev_priv->vm_lock);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000563
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200564 /* Make the CRTCs and I2C buses accessible */
565 ret = engine->display.early_init(dev);
566 if (ret)
567 goto out;
568
Ben Skeggs6ee73862009-12-11 19:24:15 +1000569 /* Parse BIOS tables / Run init tables if card not POSTed */
Ben Skeggscd0b0722010-06-01 15:56:22 +1000570 ret = nouveau_bios_init(dev);
571 if (ret)
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200572 goto out_display_early;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000573
Ben Skeggs330c5982010-09-16 15:39:49 +1000574 nouveau_pm_init(dev);
575
Ben Skeggs24f246a2011-06-10 13:36:08 +1000576 ret = engine->vram.init(dev);
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000577 if (ret)
578 goto out_bios;
579
Ben Skeggs6ee73862009-12-11 19:24:15 +1000580 ret = nouveau_gpuobj_init(dev);
581 if (ret)
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000582 goto out_vram;
583
584 ret = engine->instmem.init(dev);
585 if (ret)
586 goto out_gpuobj;
587
Ben Skeggs24f246a2011-06-10 13:36:08 +1000588 ret = nouveau_mem_vram_init(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000589 if (ret)
590 goto out_instmem;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000591
Ben Skeggs24f246a2011-06-10 13:36:08 +1000592 ret = nouveau_mem_gart_init(dev);
593 if (ret)
594 goto out_ttmvram;
595
Ben Skeggs6ee73862009-12-11 19:24:15 +1000596 /* PMC */
597 ret = engine->mc.init(dev);
598 if (ret)
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000599 goto out_gart;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000600
Ben Skeggsee2e0132010-07-26 09:28:25 +1000601 /* PGPIO */
602 ret = engine->gpio.init(dev);
603 if (ret)
604 goto out_mc;
605
Ben Skeggs6ee73862009-12-11 19:24:15 +1000606 /* PTIMER */
607 ret = engine->timer.init(dev);
608 if (ret)
Ben Skeggsee2e0132010-07-26 09:28:25 +1000609 goto out_gpio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000610
611 /* PFB */
612 ret = engine->fb.init(dev);
613 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000614 goto out_timer;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000615
Ben Skeggsaba99a82011-05-25 14:48:50 +1000616 if (!dev_priv->noaccel) {
Ben Skeggs18b54c42011-05-25 15:22:33 +1000617 switch (dev_priv->card_type) {
618 case NV_04:
619 nv04_graph_create(dev);
620 break;
621 case NV_10:
622 nv10_graph_create(dev);
623 break;
624 case NV_20:
625 case NV_30:
626 nv20_graph_create(dev);
627 break;
628 case NV_40:
629 nv40_graph_create(dev);
630 break;
631 case NV_50:
632 nv50_graph_create(dev);
633 break;
634 case NV_C0:
635 nvc0_graph_create(dev);
636 break;
637 default:
Ben Skeggs7ff54412011-03-18 10:25:59 +1000638 break;
639 }
Ben Skeggs7ff54412011-03-18 10:25:59 +1000640
Ben Skeggs18b54c42011-05-25 15:22:33 +1000641 switch (dev_priv->chipset) {
642 case 0x84:
643 case 0x86:
644 case 0x92:
645 case 0x94:
646 case 0x96:
647 case 0xa0:
648 nv84_crypt_create(dev);
649 break;
650 }
Ben Skeggsa02ccc72011-04-04 16:08:24 +1000651
Ben Skeggs18b54c42011-05-25 15:22:33 +1000652 switch (dev_priv->card_type) {
653 case NV_50:
654 switch (dev_priv->chipset) {
655 case 0xa3:
656 case 0xa5:
657 case 0xa8:
658 case 0xaf:
659 nva3_copy_create(dev);
660 break;
661 }
662 break;
663 case NV_C0:
664 nvc0_copy_create(dev, 0);
665 nvc0_copy_create(dev, 1);
666 break;
667 default:
668 break;
669 }
670
Ben Skeggs52d07332011-06-23 16:44:05 +1000671 if (dev_priv->card_type == NV_40 ||
672 dev_priv->chipset == 0x31 ||
673 dev_priv->chipset == 0x34 ||
674 dev_priv->chipset == 0x36)
Ben Skeggs323dcac2011-06-23 16:21:21 +1000675 nv31_mpeg_create(dev);
Ben Skeggs18b54c42011-05-25 15:22:33 +1000676 else
677 if (dev_priv->card_type == NV_50 &&
678 (dev_priv->chipset < 0x98 || dev_priv->chipset == 0xa0))
679 nv50_mpeg_create(dev);
680
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000681 for (e = 0; e < NVOBJ_ENGINE_NR; e++) {
682 if (dev_priv->eng[e]) {
683 ret = dev_priv->eng[e]->init(dev, e);
684 if (ret)
685 goto out_engine;
686 }
687 }
688
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000689 /* PFIFO */
690 ret = engine->fifo.init(dev);
691 if (ret)
Ben Skeggsa82dd492011-04-01 13:56:05 +1000692 goto out_engine;
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000693 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000694
Ben Skeggs1575b362011-07-04 11:55:39 +1000695 ret = nouveau_irq_init(dev);
696 if (ret)
697 goto out_fifo;
698
Ben Skeggs048a8852011-07-04 10:47:19 +1000699 /* initialise general modesetting */
700 drm_mode_config_init(dev);
701 drm_mode_create_scaling_mode_property(dev);
702 drm_mode_create_dithering_property(dev);
703 dev->mode_config.funcs = (void *)&nouveau_mode_config_funcs;
704 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 1);
705 dev->mode_config.min_width = 0;
706 dev->mode_config.min_height = 0;
707 if (dev_priv->card_type < NV_10) {
708 dev->mode_config.max_width = 2048;
709 dev->mode_config.max_height = 2048;
710 } else
711 if (dev_priv->card_type < NV_50) {
712 dev->mode_config.max_width = 4096;
713 dev->mode_config.max_height = 4096;
714 } else {
715 dev->mode_config.max_width = 8192;
716 dev->mode_config.max_height = 8192;
717 }
718
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200719 ret = engine->display.create(dev);
Ben Skeggse88efe02010-07-09 10:56:08 +1000720 if (ret)
Ben Skeggs1575b362011-07-04 11:55:39 +1000721 goto out_irq;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000722
Ben Skeggsa82dd492011-04-01 13:56:05 +1000723 if (dev_priv->eng[NVOBJ_ENGINE_GR]) {
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200724 ret = nouveau_fence_init(dev);
Ben Skeggs0735f622009-12-16 14:28:55 +1000725 if (ret)
Ben Skeggs1575b362011-07-04 11:55:39 +1000726 goto out_disp;
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200727
Ben Skeggs1575b362011-07-04 11:55:39 +1000728 ret = nouveau_channel_alloc(dev, &dev_priv->channel, NULL,
729 NvDmaFB, NvDmaTT);
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200730 if (ret)
731 goto out_fence;
Ben Skeggs1575b362011-07-04 11:55:39 +1000732
733 mutex_unlock(&dev_priv->channel->mutex);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000734 }
735
Ben Skeggs1575b362011-07-04 11:55:39 +1000736 if (dev->mode_config.num_crtc) {
737 ret = drm_vblank_init(dev, dev->mode_config.num_crtc);
738 if (ret)
739 goto out_chan;
740
741 nouveau_fbcon_init(dev);
742 drm_kms_helper_poll_init(dev);
743 }
744
Ben Skeggs6ee73862009-12-11 19:24:15 +1000745 return 0;
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000746
Ben Skeggs1575b362011-07-04 11:55:39 +1000747out_chan:
748 nouveau_channel_put_unlocked(&dev_priv->channel);
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200749out_fence:
750 nouveau_fence_fini(dev);
Ben Skeggs1575b362011-07-04 11:55:39 +1000751out_disp:
752 engine->display.destroy(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000753out_irq:
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000754 nouveau_irq_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000755out_fifo:
Ben Skeggsaba99a82011-05-25 14:48:50 +1000756 if (!dev_priv->noaccel)
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000757 engine->fifo.takedown(dev);
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000758out_engine:
Ben Skeggsaba99a82011-05-25 14:48:50 +1000759 if (!dev_priv->noaccel) {
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000760 for (e = e - 1; e >= 0; e--) {
Ben Skeggs2703c212011-04-01 09:50:18 +1000761 if (!dev_priv->eng[e])
762 continue;
Ben Skeggs6c320fe2011-07-20 11:22:33 +1000763 dev_priv->eng[e]->fini(dev, e, false);
Ben Skeggs2703c212011-04-01 09:50:18 +1000764 dev_priv->eng[e]->destroy(dev,e );
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000765 }
766 }
767
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000768 engine->fb.takedown(dev);
769out_timer:
770 engine->timer.takedown(dev);
Ben Skeggsee2e0132010-07-26 09:28:25 +1000771out_gpio:
772 engine->gpio.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000773out_mc:
774 engine->mc.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000775out_gart:
776 nouveau_mem_gart_fini(dev);
Ben Skeggs24f246a2011-06-10 13:36:08 +1000777out_ttmvram:
778 nouveau_mem_vram_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000779out_instmem:
780 engine->instmem.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000781out_gpuobj:
782 nouveau_gpuobj_takedown(dev);
783out_vram:
Ben Skeggs24f246a2011-06-10 13:36:08 +1000784 engine->vram.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000785out_bios:
Ben Skeggs330c5982010-09-16 15:39:49 +1000786 nouveau_pm_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000787 nouveau_bios_takedown(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200788out_display_early:
789 engine->display.late_takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000790out:
791 vga_client_register(dev->pdev, NULL, NULL, NULL);
792 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000793}
794
795static void nouveau_card_takedown(struct drm_device *dev)
796{
797 struct drm_nouveau_private *dev_priv = dev->dev_private;
798 struct nouveau_engine *engine = &dev_priv->engine;
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000799 int e;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000800
Ben Skeggs1575b362011-07-04 11:55:39 +1000801 if (dev->mode_config.num_crtc) {
802 drm_kms_helper_poll_fini(dev);
803 nouveau_fbcon_fini(dev);
804 drm_vblank_cleanup(dev);
805 }
Ben Skeggs06b75e32011-06-08 18:29:12 +1000806
Ben Skeggsa82dd492011-04-01 13:56:05 +1000807 if (dev_priv->channel) {
Francisco Jerez36c952e2010-10-18 03:01:34 +0200808 nouveau_channel_put_unlocked(&dev_priv->channel);
Ben Skeggs06b75e32011-06-08 18:29:12 +1000809 nouveau_fence_fini(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000810 }
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000811
Ben Skeggs06b75e32011-06-08 18:29:12 +1000812 engine->display.destroy(dev);
Ben Skeggs048a8852011-07-04 10:47:19 +1000813 drm_mode_config_cleanup(dev);
Ben Skeggs06b75e32011-06-08 18:29:12 +1000814
Ben Skeggsaba99a82011-05-25 14:48:50 +1000815 if (!dev_priv->noaccel) {
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000816 engine->fifo.takedown(dev);
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000817 for (e = NVOBJ_ENGINE_NR - 1; e >= 0; e--) {
818 if (dev_priv->eng[e]) {
Ben Skeggs6c320fe2011-07-20 11:22:33 +1000819 dev_priv->eng[e]->fini(dev, e, false);
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000820 dev_priv->eng[e]->destroy(dev,e );
821 }
822 }
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000823 }
824 engine->fb.takedown(dev);
825 engine->timer.takedown(dev);
Ben Skeggsee2e0132010-07-26 09:28:25 +1000826 engine->gpio.takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000827 engine->mc.takedown(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200828 engine->display.late_takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000829
Jimmy Rentz97666102011-04-17 16:15:09 -0400830 if (dev_priv->vga_ram) {
831 nouveau_bo_unpin(dev_priv->vga_ram);
832 nouveau_bo_ref(NULL, &dev_priv->vga_ram);
833 }
834
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000835 mutex_lock(&dev->struct_mutex);
836 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
837 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
838 mutex_unlock(&dev->struct_mutex);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000839 nouveau_mem_gart_fini(dev);
Ben Skeggs24f246a2011-06-10 13:36:08 +1000840 nouveau_mem_vram_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000841
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000842 engine->instmem.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000843 nouveau_gpuobj_takedown(dev);
Ben Skeggs24f246a2011-06-10 13:36:08 +1000844 engine->vram.takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000845
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000846 nouveau_irq_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000847
Ben Skeggs330c5982010-09-16 15:39:49 +1000848 nouveau_pm_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000849 nouveau_bios_takedown(dev);
850
851 vga_client_register(dev->pdev, NULL, NULL, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000852}
853
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000854int
855nouveau_open(struct drm_device *dev, struct drm_file *file_priv)
856{
Ben Skeggsfe32b162011-06-03 10:07:08 +1000857 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000858 struct nouveau_fpriv *fpriv;
Ben Skeggse41f26e2011-06-07 15:35:37 +1000859 int ret;
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000860
861 fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
862 if (unlikely(!fpriv))
863 return -ENOMEM;
864
865 spin_lock_init(&fpriv->lock);
Ben Skeggse8a863c2011-06-01 19:18:48 +1000866 INIT_LIST_HEAD(&fpriv->channels);
867
Ben Skeggse41f26e2011-06-07 15:35:37 +1000868 if (dev_priv->card_type == NV_50) {
869 ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0020000000ULL,
870 &fpriv->vm);
871 if (ret) {
872 kfree(fpriv);
873 return ret;
874 }
875 } else
876 if (dev_priv->card_type >= NV_C0) {
Ben Skeggs5de80372011-06-08 18:17:41 +1000877 ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0008000000ULL,
878 &fpriv->vm);
879 if (ret) {
880 kfree(fpriv);
881 return ret;
882 }
Ben Skeggse41f26e2011-06-07 15:35:37 +1000883 }
Ben Skeggsfe32b162011-06-03 10:07:08 +1000884
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000885 file_priv->driver_priv = fpriv;
886 return 0;
887}
888
Ben Skeggs6ee73862009-12-11 19:24:15 +1000889/* here a client dies, release the stuff that was allocated for its
890 * file_priv */
891void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
892{
893 nouveau_channel_cleanup(dev, file_priv);
894}
895
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000896void
897nouveau_postclose(struct drm_device *dev, struct drm_file *file_priv)
898{
899 struct nouveau_fpriv *fpriv = nouveau_fpriv(file_priv);
Ben Skeggsfe32b162011-06-03 10:07:08 +1000900 nouveau_vm_ref(NULL, &fpriv->vm, NULL);
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000901 kfree(fpriv);
902}
903
Ben Skeggs6ee73862009-12-11 19:24:15 +1000904/* first module load, setup the mmio/fb mapping */
905/* KMS: we need mmio at load time, not when the first drm client opens. */
906int nouveau_firstopen(struct drm_device *dev)
907{
908 return 0;
909}
910
911/* if we have an OF card, copy vbios to RAMIN */
912static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
913{
914#if defined(__powerpc__)
915 int size, i;
916 const uint32_t *bios;
917 struct device_node *dn = pci_device_to_OF_node(dev->pdev);
918 if (!dn) {
919 NV_INFO(dev, "Unable to get the OF node\n");
920 return;
921 }
922
923 bios = of_get_property(dn, "NVDA,BMP", &size);
924 if (bios) {
925 for (i = 0; i < size; i += 4)
926 nv_wi32(dev, i, bios[i/4]);
927 NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
928 } else {
929 NV_INFO(dev, "Unable to get the OF bios\n");
930 }
931#endif
932}
933
Marcin Slusarz06415c52010-05-16 17:29:56 +0200934static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
935{
936 struct pci_dev *pdev = dev->pdev;
937 struct apertures_struct *aper = alloc_apertures(3);
938 if (!aper)
939 return NULL;
940
941 aper->ranges[0].base = pci_resource_start(pdev, 1);
942 aper->ranges[0].size = pci_resource_len(pdev, 1);
943 aper->count = 1;
944
945 if (pci_resource_len(pdev, 2)) {
946 aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
947 aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
948 aper->count++;
949 }
950
951 if (pci_resource_len(pdev, 3)) {
952 aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
953 aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
954 aper->count++;
955 }
956
957 return aper;
958}
959
960static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
961{
962 struct drm_nouveau_private *dev_priv = dev->dev_private;
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200963 bool primary = false;
Marcin Slusarz06415c52010-05-16 17:29:56 +0200964 dev_priv->apertures = nouveau_get_apertures(dev);
965 if (!dev_priv->apertures)
966 return -ENOMEM;
967
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200968#ifdef CONFIG_X86
969 primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
970#endif
Emil Velikovf2129492011-03-19 23:31:52 +0000971
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200972 remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
Marcin Slusarz06415c52010-05-16 17:29:56 +0200973 return 0;
974}
975
Ben Skeggs6ee73862009-12-11 19:24:15 +1000976int nouveau_load(struct drm_device *dev, unsigned long flags)
977{
978 struct drm_nouveau_private *dev_priv;
979 uint32_t reg0;
980 resource_size_t mmio_start_offs;
Ben Skeggscd0b0722010-06-01 15:56:22 +1000981 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000982
983 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
Dan Carpentera0d069e2010-07-30 17:04:32 +0200984 if (!dev_priv) {
985 ret = -ENOMEM;
986 goto err_out;
987 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000988 dev->dev_private = dev_priv;
989 dev_priv->dev = dev;
990
991 dev_priv->flags = flags & NOUVEAU_FLAGS;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000992
993 NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
994 dev->pci_vendor, dev->pci_device, dev->pdev->class);
995
Ben Skeggs6ee73862009-12-11 19:24:15 +1000996 /* resource 0 is mmio regs */
997 /* resource 1 is linear FB */
998 /* resource 2 is RAMIN (mmio regs + 0x1000000) */
999 /* resource 6 is bios */
1000
1001 /* map the mmio regs */
1002 mmio_start_offs = pci_resource_start(dev->pdev, 0);
1003 dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
1004 if (!dev_priv->mmio) {
1005 NV_ERROR(dev, "Unable to initialize the mmio mapping. "
1006 "Please report your setup to " DRIVER_EMAIL "\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +02001007 ret = -EINVAL;
Tejun Heod82f8e62011-01-26 17:49:18 +01001008 goto err_priv;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001009 }
1010 NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
1011 (unsigned long long)mmio_start_offs);
1012
1013#ifdef __BIG_ENDIAN
1014 /* Put the card in BE mode if it's not */
Ben Skeggs08975542011-06-14 10:16:17 +10001015 if (nv_rd32(dev, NV03_PMC_BOOT_1) != 0x01000001)
1016 nv_wr32(dev, NV03_PMC_BOOT_1, 0x01000001);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001017
1018 DRM_MEMORYBARRIER();
1019#endif
1020
1021 /* Time to determine the card architecture */
1022 reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
Roy Spliet50066f82011-03-27 18:13:11 +02001023 dev_priv->stepping = 0; /* XXX: add stepping for pre-NV10? */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001024
1025 /* We're dealing with >=NV10 */
1026 if ((reg0 & 0x0f000000) > 0) {
1027 /* Bit 27-20 contain the architecture in hex */
1028 dev_priv->chipset = (reg0 & 0xff00000) >> 20;
Roy Spliet50066f82011-03-27 18:13:11 +02001029 dev_priv->stepping = (reg0 & 0xff);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001030 /* NV04 or NV05 */
1031 } else if ((reg0 & 0xff00fff0) == 0x20004000) {
Ben Skeggs1dee7a92010-01-07 13:47:57 +10001032 if (reg0 & 0x00f00000)
1033 dev_priv->chipset = 0x05;
1034 else
1035 dev_priv->chipset = 0x04;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001036 } else
1037 dev_priv->chipset = 0xff;
1038
1039 switch (dev_priv->chipset & 0xf0) {
1040 case 0x00:
1041 case 0x10:
1042 case 0x20:
1043 case 0x30:
1044 dev_priv->card_type = dev_priv->chipset & 0xf0;
1045 break;
1046 case 0x40:
1047 case 0x60:
1048 dev_priv->card_type = NV_40;
1049 break;
1050 case 0x50:
1051 case 0x80:
1052 case 0x90:
1053 case 0xa0:
1054 dev_priv->card_type = NV_50;
1055 break;
Ben Skeggs4b223ee2010-08-03 10:00:56 +10001056 case 0xc0:
1057 dev_priv->card_type = NV_C0;
1058 break;
Ben Skeggsd9f61c22011-07-04 13:25:17 +10001059 case 0xd0:
1060 dev_priv->card_type = NV_D0;
1061 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001062 default:
1063 NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
Dan Carpentera0d069e2010-07-30 17:04:32 +02001064 ret = -EINVAL;
1065 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001066 }
1067
1068 NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
1069 dev_priv->card_type, reg0);
1070
Ben Skeggsaba99a82011-05-25 14:48:50 +10001071 /* Determine whether we'll attempt acceleration or not, some
1072 * cards are disabled by default here due to them being known
1073 * non-functional, or never been tested due to lack of hw.
1074 */
1075 dev_priv->noaccel = !!nouveau_noaccel;
1076 if (nouveau_noaccel == -1) {
1077 switch (dev_priv->chipset) {
1078 case 0xc1: /* known broken */
1079 case 0xc8: /* never tested */
Ben Skeggsad830d22011-05-27 16:18:10 +10001080 NV_INFO(dev, "acceleration disabled by default, pass "
1081 "noaccel=0 to force enable\n");
Ben Skeggsaba99a82011-05-25 14:48:50 +10001082 dev_priv->noaccel = true;
1083 break;
1084 default:
1085 dev_priv->noaccel = false;
1086 break;
1087 }
1088 }
1089
Ben Skeggscd0b0722010-06-01 15:56:22 +10001090 ret = nouveau_remove_conflicting_drivers(dev);
1091 if (ret)
Dan Carpentera0d069e2010-07-30 17:04:32 +02001092 goto err_mmio;
Marcin Slusarz06415c52010-05-16 17:29:56 +02001093
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001094 /* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001095 if (dev_priv->card_type >= NV_40) {
1096 int ramin_bar = 2;
1097 if (pci_resource_len(dev->pdev, ramin_bar) == 0)
1098 ramin_bar = 3;
1099
1100 dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
Ben Skeggs6d696302010-06-02 10:16:24 +10001101 dev_priv->ramin =
1102 ioremap(pci_resource_start(dev->pdev, ramin_bar),
Ben Skeggs6ee73862009-12-11 19:24:15 +10001103 dev_priv->ramin_size);
1104 if (!dev_priv->ramin) {
Ben Skeggs6d696302010-06-02 10:16:24 +10001105 NV_ERROR(dev, "Failed to PRAMIN BAR");
Dan Carpentera0d069e2010-07-30 17:04:32 +02001106 ret = -ENOMEM;
1107 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001108 }
Ben Skeggs6d696302010-06-02 10:16:24 +10001109 } else {
Ben Skeggs6ee73862009-12-11 19:24:15 +10001110 dev_priv->ramin_size = 1 * 1024 * 1024;
1111 dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
Ben Skeggs6d696302010-06-02 10:16:24 +10001112 dev_priv->ramin_size);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001113 if (!dev_priv->ramin) {
1114 NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +02001115 ret = -ENOMEM;
1116 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001117 }
1118 }
1119
1120 nouveau_OF_copy_vbios_to_ramin(dev);
1121
1122 /* Special flags */
1123 if (dev->pci_device == 0x01a0)
1124 dev_priv->flags |= NV_NFORCE;
1125 else if (dev->pci_device == 0x01f0)
1126 dev_priv->flags |= NV_NFORCE2;
1127
1128 /* For kernel modesetting, init card now and bring up fbcon */
Ben Skeggscd0b0722010-06-01 15:56:22 +10001129 ret = nouveau_card_init(dev);
1130 if (ret)
Dan Carpentera0d069e2010-07-30 17:04:32 +02001131 goto err_ramin;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001132
1133 return 0;
Dan Carpentera0d069e2010-07-30 17:04:32 +02001134
1135err_ramin:
1136 iounmap(dev_priv->ramin);
1137err_mmio:
1138 iounmap(dev_priv->mmio);
Dan Carpentera0d069e2010-07-30 17:04:32 +02001139err_priv:
1140 kfree(dev_priv);
1141 dev->dev_private = NULL;
1142err_out:
1143 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001144}
1145
Ben Skeggs6ee73862009-12-11 19:24:15 +10001146void nouveau_lastclose(struct drm_device *dev)
1147{
Dave Airlie5ccb3772010-12-07 13:56:26 +10001148 vga_switcheroo_process_delayed_switch();
Ben Skeggs6ee73862009-12-11 19:24:15 +10001149}
1150
1151int nouveau_unload(struct drm_device *dev)
1152{
1153 struct drm_nouveau_private *dev_priv = dev->dev_private;
1154
Ben Skeggscd0b0722010-06-01 15:56:22 +10001155 nouveau_card_takedown(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001156
1157 iounmap(dev_priv->mmio);
1158 iounmap(dev_priv->ramin);
1159
1160 kfree(dev_priv);
1161 dev->dev_private = NULL;
1162 return 0;
1163}
1164
Ben Skeggs6ee73862009-12-11 19:24:15 +10001165int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
1166 struct drm_file *file_priv)
1167{
1168 struct drm_nouveau_private *dev_priv = dev->dev_private;
1169 struct drm_nouveau_getparam *getparam = data;
1170
Ben Skeggs6ee73862009-12-11 19:24:15 +10001171 switch (getparam->param) {
1172 case NOUVEAU_GETPARAM_CHIPSET_ID:
1173 getparam->value = dev_priv->chipset;
1174 break;
1175 case NOUVEAU_GETPARAM_PCI_VENDOR:
1176 getparam->value = dev->pci_vendor;
1177 break;
1178 case NOUVEAU_GETPARAM_PCI_DEVICE:
1179 getparam->value = dev->pci_device;
1180 break;
1181 case NOUVEAU_GETPARAM_BUS_TYPE:
Dave Airlie8410ea32010-12-15 03:16:38 +10001182 if (drm_pci_device_is_agp(dev))
Ben Skeggs6ee73862009-12-11 19:24:15 +10001183 getparam->value = NV_AGP;
Jon Mason58b65422011-06-27 16:07:50 +00001184 else if (pci_is_pcie(dev->pdev))
Ben Skeggs6ee73862009-12-11 19:24:15 +10001185 getparam->value = NV_PCIE;
1186 else
1187 getparam->value = NV_PCI;
1188 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001189 case NOUVEAU_GETPARAM_FB_SIZE:
1190 getparam->value = dev_priv->fb_available_size;
1191 break;
1192 case NOUVEAU_GETPARAM_AGP_SIZE:
1193 getparam->value = dev_priv->gart_info.aper_size;
1194 break;
1195 case NOUVEAU_GETPARAM_VM_VRAM_BASE:
Ben Skeggs6d6c5a12010-11-16 10:17:53 +10001196 getparam->value = 0; /* deprecated */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001197 break;
Marcin Koƛcielnicki7fc74f12010-05-23 11:36:04 +00001198 case NOUVEAU_GETPARAM_PTIMER_TIME:
1199 getparam->value = dev_priv->engine.timer.read(dev);
1200 break;
Francisco Jerezf13b3262010-10-10 06:01:08 +02001201 case NOUVEAU_GETPARAM_HAS_BO_USAGE:
1202 getparam->value = 1;
1203 break;
Francisco Jerez332b2422010-10-20 23:35:40 +02001204 case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
Ben Skeggsbd2f2032011-02-08 15:16:23 +10001205 getparam->value = 1;
Francisco Jerez332b2422010-10-20 23:35:40 +02001206 break;
Marcin Koƛcielnicki69c97002010-01-26 18:39:20 +00001207 case NOUVEAU_GETPARAM_GRAPH_UNITS:
1208 /* NV40 and NV50 versions are quite different, but register
1209 * address is the same. User is supposed to know the card
1210 * family anyway... */
1211 if (dev_priv->chipset >= 0x40) {
1212 getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
1213 break;
1214 }
1215 /* FALLTHRU */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001216 default:
Francisco Jerez1397b422010-10-12 03:17:43 +02001217 NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001218 return -EINVAL;
1219 }
1220
1221 return 0;
1222}
1223
1224int
1225nouveau_ioctl_setparam(struct drm_device *dev, void *data,
1226 struct drm_file *file_priv)
1227{
1228 struct drm_nouveau_setparam *setparam = data;
1229
Ben Skeggs6ee73862009-12-11 19:24:15 +10001230 switch (setparam->param) {
1231 default:
Francisco Jerez1397b422010-10-12 03:17:43 +02001232 NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001233 return -EINVAL;
1234 }
1235
1236 return 0;
1237}
1238
1239/* Wait until (value(reg) & mask) == val, up until timeout has hit */
Ben Skeggs12fb9522010-11-19 14:32:56 +10001240bool
1241nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
1242 uint32_t reg, uint32_t mask, uint32_t val)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001243{
1244 struct drm_nouveau_private *dev_priv = dev->dev_private;
1245 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
1246 uint64_t start = ptimer->read(dev);
1247
1248 do {
1249 if ((nv_rd32(dev, reg) & mask) == val)
1250 return true;
1251 } while (ptimer->read(dev) - start < timeout);
1252
1253 return false;
1254}
1255
Ben Skeggs12fb9522010-11-19 14:32:56 +10001256/* Wait until (value(reg) & mask) != val, up until timeout has hit */
1257bool
1258nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
1259 uint32_t reg, uint32_t mask, uint32_t val)
1260{
1261 struct drm_nouveau_private *dev_priv = dev->dev_private;
1262 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
1263 uint64_t start = ptimer->read(dev);
1264
1265 do {
1266 if ((nv_rd32(dev, reg) & mask) != val)
1267 return true;
1268 } while (ptimer->read(dev) - start < timeout);
1269
1270 return false;
1271}
1272
Ben Skeggs78e29332011-06-18 16:27:24 +10001273/* Wait until cond(data) == true, up until timeout has hit */
1274bool
1275nouveau_wait_cb(struct drm_device *dev, u64 timeout,
1276 bool (*cond)(void *), void *data)
1277{
1278 struct drm_nouveau_private *dev_priv = dev->dev_private;
1279 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
1280 u64 start = ptimer->read(dev);
1281
1282 do {
1283 if (cond(data) == true)
1284 return true;
1285 } while (ptimer->read(dev) - start < timeout);
1286
1287 return false;
1288}
1289
Ben Skeggs6ee73862009-12-11 19:24:15 +10001290/* Waits for PGRAPH to go completely idle */
1291bool nouveau_wait_for_idle(struct drm_device *dev)
1292{
Francisco Jerez0541324a2010-10-18 16:15:15 +02001293 struct drm_nouveau_private *dev_priv = dev->dev_private;
1294 uint32_t mask = ~0;
1295
1296 if (dev_priv->card_type == NV_40)
1297 mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
1298
1299 if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
Ben Skeggs6ee73862009-12-11 19:24:15 +10001300 NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
1301 nv_rd32(dev, NV04_PGRAPH_STATUS));
1302 return false;
1303 }
1304
1305 return true;
1306}
1307