blob: 782e8989fcfb7e3241e552a66f67abf6348ce613 [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040030#include <linux/module.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020031#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020032#include <linux/seq_file.h>
33#include <linux/platform_device.h>
34#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020035#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020036#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030037#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053038#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053039#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030040#include <linux/pm_runtime.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020041
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030042#include <video/omapdss.h>
Archit Taneja7a7c48f2011-08-25 18:25:03 +053043#include <video/mipi_display.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020044
45#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053046#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020047
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020048#define DSI_CATCH_MISSING_TE
49
Tomi Valkeinen68104462013-12-17 13:53:28 +020050struct dsi_reg { u16 module; u16 idx; };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020051
Tomi Valkeinen68104462013-12-17 13:53:28 +020052#define DSI_REG(mod, idx) ((const struct dsi_reg) { mod, idx })
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020053
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020054/* DSI Protocol Engine */
55
Tomi Valkeinen68104462013-12-17 13:53:28 +020056#define DSI_PROTO 0
57#define DSI_PROTO_SZ 0x200
58
59#define DSI_REVISION DSI_REG(DSI_PROTO, 0x0000)
60#define DSI_SYSCONFIG DSI_REG(DSI_PROTO, 0x0010)
61#define DSI_SYSSTATUS DSI_REG(DSI_PROTO, 0x0014)
62#define DSI_IRQSTATUS DSI_REG(DSI_PROTO, 0x0018)
63#define DSI_IRQENABLE DSI_REG(DSI_PROTO, 0x001C)
64#define DSI_CTRL DSI_REG(DSI_PROTO, 0x0040)
65#define DSI_GNQ DSI_REG(DSI_PROTO, 0x0044)
66#define DSI_COMPLEXIO_CFG1 DSI_REG(DSI_PROTO, 0x0048)
67#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(DSI_PROTO, 0x004C)
68#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(DSI_PROTO, 0x0050)
69#define DSI_CLK_CTRL DSI_REG(DSI_PROTO, 0x0054)
70#define DSI_TIMING1 DSI_REG(DSI_PROTO, 0x0058)
71#define DSI_TIMING2 DSI_REG(DSI_PROTO, 0x005C)
72#define DSI_VM_TIMING1 DSI_REG(DSI_PROTO, 0x0060)
73#define DSI_VM_TIMING2 DSI_REG(DSI_PROTO, 0x0064)
74#define DSI_VM_TIMING3 DSI_REG(DSI_PROTO, 0x0068)
75#define DSI_CLK_TIMING DSI_REG(DSI_PROTO, 0x006C)
76#define DSI_TX_FIFO_VC_SIZE DSI_REG(DSI_PROTO, 0x0070)
77#define DSI_RX_FIFO_VC_SIZE DSI_REG(DSI_PROTO, 0x0074)
78#define DSI_COMPLEXIO_CFG2 DSI_REG(DSI_PROTO, 0x0078)
79#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(DSI_PROTO, 0x007C)
80#define DSI_VM_TIMING4 DSI_REG(DSI_PROTO, 0x0080)
81#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(DSI_PROTO, 0x0084)
82#define DSI_VM_TIMING5 DSI_REG(DSI_PROTO, 0x0088)
83#define DSI_VM_TIMING6 DSI_REG(DSI_PROTO, 0x008C)
84#define DSI_VM_TIMING7 DSI_REG(DSI_PROTO, 0x0090)
85#define DSI_STOPCLK_TIMING DSI_REG(DSI_PROTO, 0x0094)
86#define DSI_VC_CTRL(n) DSI_REG(DSI_PROTO, 0x0100 + (n * 0x20))
87#define DSI_VC_TE(n) DSI_REG(DSI_PROTO, 0x0104 + (n * 0x20))
88#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(DSI_PROTO, 0x0108 + (n * 0x20))
89#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(DSI_PROTO, 0x010C + (n * 0x20))
90#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(DSI_PROTO, 0x0110 + (n * 0x20))
91#define DSI_VC_IRQSTATUS(n) DSI_REG(DSI_PROTO, 0x0118 + (n * 0x20))
92#define DSI_VC_IRQENABLE(n) DSI_REG(DSI_PROTO, 0x011C + (n * 0x20))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020093
94/* DSIPHY_SCP */
95
Tomi Valkeinen68104462013-12-17 13:53:28 +020096#define DSI_PHY 1
97#define DSI_PHY_OFFSET 0x200
98#define DSI_PHY_SZ 0x40
99
100#define DSI_DSIPHY_CFG0 DSI_REG(DSI_PHY, 0x0000)
101#define DSI_DSIPHY_CFG1 DSI_REG(DSI_PHY, 0x0004)
102#define DSI_DSIPHY_CFG2 DSI_REG(DSI_PHY, 0x0008)
103#define DSI_DSIPHY_CFG5 DSI_REG(DSI_PHY, 0x0014)
104#define DSI_DSIPHY_CFG10 DSI_REG(DSI_PHY, 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200105
106/* DSI_PLL_CTRL_SCP */
107
Tomi Valkeinen68104462013-12-17 13:53:28 +0200108#define DSI_PLL 2
109#define DSI_PLL_OFFSET 0x300
110#define DSI_PLL_SZ 0x20
111
112#define DSI_PLL_CONTROL DSI_REG(DSI_PLL, 0x0000)
113#define DSI_PLL_STATUS DSI_REG(DSI_PLL, 0x0004)
114#define DSI_PLL_GO DSI_REG(DSI_PLL, 0x0008)
115#define DSI_PLL_CONFIGURATION1 DSI_REG(DSI_PLL, 0x000C)
116#define DSI_PLL_CONFIGURATION2 DSI_REG(DSI_PLL, 0x0010)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200117
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530118#define REG_GET(dsidev, idx, start, end) \
119 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200120
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530121#define REG_FLD_MOD(dsidev, idx, val, start, end) \
122 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200123
124/* Global interrupts */
125#define DSI_IRQ_VC0 (1 << 0)
126#define DSI_IRQ_VC1 (1 << 1)
127#define DSI_IRQ_VC2 (1 << 2)
128#define DSI_IRQ_VC3 (1 << 3)
129#define DSI_IRQ_WAKEUP (1 << 4)
130#define DSI_IRQ_RESYNC (1 << 5)
131#define DSI_IRQ_PLL_LOCK (1 << 7)
132#define DSI_IRQ_PLL_UNLOCK (1 << 8)
133#define DSI_IRQ_PLL_RECALL (1 << 9)
134#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
135#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
136#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
137#define DSI_IRQ_TE_TRIGGER (1 << 16)
138#define DSI_IRQ_ACK_TRIGGER (1 << 17)
139#define DSI_IRQ_SYNC_LOST (1 << 18)
140#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
141#define DSI_IRQ_TA_TIMEOUT (1 << 20)
142#define DSI_IRQ_ERROR_MASK \
143 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
Archit Taneja8af6ff02011-09-05 16:48:27 +0530144 DSI_IRQ_TA_TIMEOUT | DSI_IRQ_SYNC_LOST)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200145#define DSI_IRQ_CHANNEL_MASK 0xf
146
147/* Virtual channel interrupts */
148#define DSI_VC_IRQ_CS (1 << 0)
149#define DSI_VC_IRQ_ECC_CORR (1 << 1)
150#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
151#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
152#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
153#define DSI_VC_IRQ_BTA (1 << 5)
154#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
155#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
156#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
157#define DSI_VC_IRQ_ERROR_MASK \
158 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
159 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
160 DSI_VC_IRQ_FIFO_TX_UDF)
161
162/* ComplexIO interrupts */
163#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
164#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
165#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200166#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
167#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200168#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
169#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
170#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200171#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
172#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200173#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
174#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
175#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200176#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
177#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200178#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
179#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
180#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200181#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
182#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200183#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
184#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
185#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
186#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
187#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
188#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200189#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
190#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
191#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
192#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200193#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
194#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300195#define DSI_CIO_IRQ_ERROR_MASK \
196 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200197 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
198 DSI_CIO_IRQ_ERRSYNCESC5 | \
199 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
200 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
201 DSI_CIO_IRQ_ERRESC5 | \
202 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
203 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
204 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300205 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
206 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200207 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
208 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
209 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200210
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200211typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
212
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +0200213static int dsi_display_init_dispc(struct platform_device *dsidev,
214 struct omap_overlay_manager *mgr);
215static void dsi_display_uninit_dispc(struct platform_device *dsidev,
216 struct omap_overlay_manager *mgr);
217
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300218static int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel);
219
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200220#define DSI_MAX_NR_ISRS 2
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300221#define DSI_MAX_NR_LANES 5
222
223enum dsi_lane_function {
224 DSI_LANE_UNUSED = 0,
225 DSI_LANE_CLK,
226 DSI_LANE_DATA1,
227 DSI_LANE_DATA2,
228 DSI_LANE_DATA3,
229 DSI_LANE_DATA4,
230};
231
232struct dsi_lane_config {
233 enum dsi_lane_function function;
234 u8 polarity;
235};
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200236
237struct dsi_isr_data {
238 omap_dsi_isr_t isr;
239 void *arg;
240 u32 mask;
241};
242
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200243enum fifo_size {
244 DSI_FIFO_SIZE_0 = 0,
245 DSI_FIFO_SIZE_32 = 1,
246 DSI_FIFO_SIZE_64 = 2,
247 DSI_FIFO_SIZE_96 = 3,
248 DSI_FIFO_SIZE_128 = 4,
249};
250
Archit Tanejad6049142011-08-22 11:58:08 +0530251enum dsi_vc_source {
252 DSI_VC_SOURCE_L4 = 0,
253 DSI_VC_SOURCE_VP,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200254};
255
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200256struct dsi_irq_stats {
257 unsigned long last_reset;
258 unsigned irq_count;
259 unsigned dsi_irqs[32];
260 unsigned vc_irqs[4][32];
261 unsigned cio_irqs[32];
262};
263
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200264struct dsi_isr_tables {
265 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
266 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
267 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
268};
269
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200270struct dsi_clk_calc_ctx {
271 struct platform_device *dsidev;
272
273 /* inputs */
274
275 const struct omap_dss_dsi_config *config;
276
277 unsigned long req_pck_min, req_pck_nom, req_pck_max;
278
279 /* outputs */
280
281 struct dsi_clock_info dsi_cinfo;
282 struct dispc_clock_info dispc_cinfo;
283
284 struct omap_video_timings dispc_vm;
285 struct omap_dss_dsi_videomode_timings dsi_vm;
286};
287
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530288struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000289 struct platform_device *pdev;
Tomi Valkeinen68104462013-12-17 13:53:28 +0200290 void __iomem *proto_base;
291 void __iomem *phy_base;
292 void __iomem *pll_base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300293
Tomi Valkeinen11ee9602012-03-09 16:07:39 +0200294 int module_id;
295
archit tanejaaffe3602011-02-23 08:41:03 +0000296 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200297
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300298 struct clk *dss_clk;
299 struct clk *sys_clk;
300
Tomi Valkeinena0d269e2012-11-27 17:05:54 +0200301 struct dispc_clock_info user_dispc_cinfo;
302 struct dsi_clock_info user_dsi_cinfo;
303
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200304 struct dsi_clock_info current_cinfo;
305
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300306 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200307 struct regulator *vdds_dsi_reg;
308
309 struct {
Archit Tanejad6049142011-08-22 11:58:08 +0530310 enum dsi_vc_source source;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200311 struct omap_dss_device *dssdev;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +0300312 enum fifo_size tx_fifo_size;
313 enum fifo_size rx_fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530314 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200315 } vc[4];
316
317 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200318 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200319
320 unsigned pll_locked;
321
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200322 spinlock_t irq_lock;
323 struct dsi_isr_tables isr_tables;
324 /* space for a copy used by the interrupt handler */
325 struct dsi_isr_tables isr_tables_copy;
326
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200327 int update_channel;
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300328#ifdef DSI_PERF_MEASURE
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200329 unsigned update_bytes;
330#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200331
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200332 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300333 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200334
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200335 void (*framedone_callback)(int, void *);
336 void *framedone_data;
337
338 struct delayed_work framedone_timeout_work;
339
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200340#ifdef DSI_CATCH_MISSING_TE
341 struct timer_list te_timer;
342#endif
343
344 unsigned long cache_req_pck;
345 unsigned long cache_clk_freq;
346 struct dsi_clock_info cache_cinfo;
347
348 u32 errors;
349 spinlock_t errors_lock;
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300350#ifdef DSI_PERF_MEASURE
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200351 ktime_t perf_setup_time;
352 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200353#endif
354 int debug_read;
355 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200356
357#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
358 spinlock_t irq_stats_lock;
359 struct dsi_irq_stats irq_stats;
360#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500361 /* DSI PLL Parameter Ranges */
362 unsigned long regm_max, regn_max;
363 unsigned long regm_dispc_max, regm_dsi_max;
364 unsigned long fint_min, fint_max;
365 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300366
Tomi Valkeinend9820852011-10-12 15:05:59 +0300367 unsigned num_lanes_supported;
Tomi Valkeinen99322572013-03-05 10:37:02 +0200368 unsigned line_buffer_size;
Archit Taneja75d72472011-05-16 15:17:08 +0530369
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300370 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
371 unsigned num_lanes_used;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300372
373 unsigned scp_clk_refcount;
Archit Taneja7d2572f2012-06-29 14:31:07 +0530374
375 struct dss_lcd_mgr_config mgr_config;
Archit Tanejae67458a2012-08-13 14:17:30 +0530376 struct omap_video_timings timings;
Archit Taneja02c39602012-08-10 15:01:33 +0530377 enum omap_dss_dsi_pixel_format pix_fmt;
Archit Tanejadca2b152012-08-16 18:02:00 +0530378 enum omap_dss_dsi_mode mode;
Archit Taneja0b3ffe32012-08-13 22:13:39 +0530379 struct omap_dss_dsi_videomode_timings vm_timings;
Archit Taneja81b87f52012-09-26 16:30:49 +0530380
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300381 struct omap_dss_device output;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530382};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200383
Archit Taneja2e868db2011-05-12 17:26:28 +0530384struct dsi_packet_sent_handler_data {
385 struct platform_device *dsidev;
386 struct completion *completion;
387};
388
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300389#ifdef DSI_PERF_MEASURE
Rusty Russell90ab5ee2012-01-13 09:32:20 +1030390static bool dsi_perf;
391module_param(dsi_perf, bool, 0644);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200392#endif
393
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530394static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
395{
396 return dev_get_drvdata(&dsidev->dev);
397}
398
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530399static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
400{
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300401 return to_platform_device(dssdev->dev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530402}
403
404struct platform_device *dsi_get_dsidev_from_id(int module)
405{
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300406 struct omap_dss_device *out;
Archit Taneja400e65d2012-07-04 13:48:34 +0530407 enum omap_dss_output_id id;
408
Tomi Valkeinen78e7f252012-10-15 12:48:11 +0300409 switch (module) {
410 case 0:
411 id = OMAP_DSS_OUTPUT_DSI1;
412 break;
413 case 1:
414 id = OMAP_DSS_OUTPUT_DSI2;
415 break;
416 default:
417 return NULL;
418 }
Archit Taneja400e65d2012-07-04 13:48:34 +0530419
420 out = omap_dss_get_output(id);
421
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300422 return out ? to_platform_device(out->dev) : NULL;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530423}
424
425static inline void dsi_write_reg(struct platform_device *dsidev,
426 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200427{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530428 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen68104462013-12-17 13:53:28 +0200429 void __iomem *base;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530430
Tomi Valkeinen68104462013-12-17 13:53:28 +0200431 switch(idx.module) {
432 case DSI_PROTO: base = dsi->proto_base; break;
433 case DSI_PHY: base = dsi->phy_base; break;
434 case DSI_PLL: base = dsi->pll_base; break;
435 default: return;
436 }
437
438 __raw_writel(val, base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200439}
440
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530441static inline u32 dsi_read_reg(struct platform_device *dsidev,
442 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200443{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530444 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen68104462013-12-17 13:53:28 +0200445 void __iomem *base;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530446
Tomi Valkeinen68104462013-12-17 13:53:28 +0200447 switch(idx.module) {
448 case DSI_PROTO: base = dsi->proto_base; break;
449 case DSI_PHY: base = dsi->phy_base; break;
450 case DSI_PLL: base = dsi->pll_base; break;
451 default: return 0;
452 }
453
454 return __raw_readl(base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200455}
456
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300457static void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200458{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530459 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
460 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
461
462 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200463}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200464
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300465static void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200466{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530467 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
468 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
469
470 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200471}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200472
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530473static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200474{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530475 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
476
477 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200478}
479
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200480static void dsi_completion_handler(void *data, u32 mask)
481{
482 complete((struct completion *)data);
483}
484
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530485static inline int wait_for_bit_change(struct platform_device *dsidev,
486 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200487{
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300488 unsigned long timeout;
489 ktime_t wait;
490 int t;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200491
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300492 /* first busyloop to see if the bit changes right away */
493 t = 100;
494 while (t-- > 0) {
495 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
496 return value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200497 }
498
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300499 /* then loop for 500ms, sleeping for 1ms in between */
500 timeout = jiffies + msecs_to_jiffies(500);
501 while (time_before(jiffies, timeout)) {
502 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
503 return value;
504
505 wait = ns_to_ktime(1000 * 1000);
506 set_current_state(TASK_UNINTERRUPTIBLE);
507 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
508 }
509
510 return !value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200511}
512
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530513u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
514{
515 switch (fmt) {
516 case OMAP_DSS_DSI_FMT_RGB888:
517 case OMAP_DSS_DSI_FMT_RGB666:
518 return 24;
519 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
520 return 18;
521 case OMAP_DSS_DSI_FMT_RGB565:
522 return 16;
523 default:
524 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300525 return 0;
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530526 }
527}
528
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300529#ifdef DSI_PERF_MEASURE
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530530static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200531{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530532 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
533 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200534}
535
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530536static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200537{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530538 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
539 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200540}
541
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530542static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200543{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530544 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200545 ktime_t t, setup_time, trans_time;
546 u32 total_bytes;
547 u32 setup_us, trans_us, total_us;
548
549 if (!dsi_perf)
550 return;
551
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200552 t = ktime_get();
553
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530554 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200555 setup_us = (u32)ktime_to_us(setup_time);
556 if (setup_us == 0)
557 setup_us = 1;
558
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530559 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200560 trans_us = (u32)ktime_to_us(trans_time);
561 if (trans_us == 0)
562 trans_us = 1;
563
564 total_us = setup_us + trans_us;
565
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200566 total_bytes = dsi->update_bytes;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200567
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200568 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
569 "%u bytes, %u kbytes/sec\n",
570 name,
571 setup_us,
572 trans_us,
573 total_us,
574 1000*1000 / total_us,
575 total_bytes,
576 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200577}
578#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300579static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
580{
581}
582
583static inline void dsi_perf_mark_start(struct platform_device *dsidev)
584{
585}
586
587static inline void dsi_perf_show(struct platform_device *dsidev,
588 const char *name)
589{
590}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200591#endif
592
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530593static int verbose_irq;
594
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200595static void print_irq_status(u32 status)
596{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200597 if (status == 0)
598 return;
599
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530600 if (!verbose_irq && (status & ~DSI_IRQ_CHANNEL_MASK) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200601 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200602
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530603#define PIS(x) (status & DSI_IRQ_##x) ? (#x " ") : ""
604
605 pr_debug("DSI IRQ: 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
606 status,
607 verbose_irq ? PIS(VC0) : "",
608 verbose_irq ? PIS(VC1) : "",
609 verbose_irq ? PIS(VC2) : "",
610 verbose_irq ? PIS(VC3) : "",
611 PIS(WAKEUP),
612 PIS(RESYNC),
613 PIS(PLL_LOCK),
614 PIS(PLL_UNLOCK),
615 PIS(PLL_RECALL),
616 PIS(COMPLEXIO_ERR),
617 PIS(HS_TX_TIMEOUT),
618 PIS(LP_RX_TIMEOUT),
619 PIS(TE_TRIGGER),
620 PIS(ACK_TRIGGER),
621 PIS(SYNC_LOST),
622 PIS(LDO_POWER_GOOD),
623 PIS(TA_TIMEOUT));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200624#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200625}
626
627static void print_irq_status_vc(int channel, u32 status)
628{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200629 if (status == 0)
630 return;
631
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530632 if (!verbose_irq && (status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200633 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200634
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530635#define PIS(x) (status & DSI_VC_IRQ_##x) ? (#x " ") : ""
636
637 pr_debug("DSI VC(%d) IRQ 0x%x: %s%s%s%s%s%s%s%s%s\n",
638 channel,
639 status,
640 PIS(CS),
641 PIS(ECC_CORR),
642 PIS(ECC_NO_CORR),
643 verbose_irq ? PIS(PACKET_SENT) : "",
644 PIS(BTA),
645 PIS(FIFO_TX_OVF),
646 PIS(FIFO_RX_OVF),
647 PIS(FIFO_TX_UDF),
648 PIS(PP_BUSY_CHANGE));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200649#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200650}
651
652static void print_irq_status_cio(u32 status)
653{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200654 if (status == 0)
655 return;
656
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530657#define PIS(x) (status & DSI_CIO_IRQ_##x) ? (#x " ") : ""
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200658
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530659 pr_debug("DSI CIO IRQ 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
660 status,
661 PIS(ERRSYNCESC1),
662 PIS(ERRSYNCESC2),
663 PIS(ERRSYNCESC3),
664 PIS(ERRESC1),
665 PIS(ERRESC2),
666 PIS(ERRESC3),
667 PIS(ERRCONTROL1),
668 PIS(ERRCONTROL2),
669 PIS(ERRCONTROL3),
670 PIS(STATEULPS1),
671 PIS(STATEULPS2),
672 PIS(STATEULPS3),
673 PIS(ERRCONTENTIONLP0_1),
674 PIS(ERRCONTENTIONLP1_1),
675 PIS(ERRCONTENTIONLP0_2),
676 PIS(ERRCONTENTIONLP1_2),
677 PIS(ERRCONTENTIONLP0_3),
678 PIS(ERRCONTENTIONLP1_3),
679 PIS(ULPSACTIVENOT_ALL0),
680 PIS(ULPSACTIVENOT_ALL1));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200681#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200682}
683
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200684#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530685static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
686 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200687{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530688 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200689 int i;
690
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530691 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200692
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530693 dsi->irq_stats.irq_count++;
694 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200695
696 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530697 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200698
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530699 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200700
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530701 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200702}
703#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530704#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200705#endif
706
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200707static int debug_irq;
708
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530709static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
710 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200711{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530712 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200713 int i;
714
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200715 if (irqstatus & DSI_IRQ_ERROR_MASK) {
716 DSSERR("DSI error, irqstatus %x\n", irqstatus);
717 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530718 spin_lock(&dsi->errors_lock);
719 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
720 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200721 } else if (debug_irq) {
722 print_irq_status(irqstatus);
723 }
724
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200725 for (i = 0; i < 4; ++i) {
726 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
727 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
728 i, vcstatus[i]);
729 print_irq_status_vc(i, vcstatus[i]);
730 } else if (debug_irq) {
731 print_irq_status_vc(i, vcstatus[i]);
732 }
733 }
734
735 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
736 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
737 print_irq_status_cio(ciostatus);
738 } else if (debug_irq) {
739 print_irq_status_cio(ciostatus);
740 }
741}
742
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200743static void dsi_call_isrs(struct dsi_isr_data *isr_array,
744 unsigned isr_array_size, u32 irqstatus)
745{
746 struct dsi_isr_data *isr_data;
747 int i;
748
749 for (i = 0; i < isr_array_size; i++) {
750 isr_data = &isr_array[i];
751 if (isr_data->isr && isr_data->mask & irqstatus)
752 isr_data->isr(isr_data->arg, irqstatus);
753 }
754}
755
756static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
757 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
758{
759 int i;
760
761 dsi_call_isrs(isr_tables->isr_table,
762 ARRAY_SIZE(isr_tables->isr_table),
763 irqstatus);
764
765 for (i = 0; i < 4; ++i) {
766 if (vcstatus[i] == 0)
767 continue;
768 dsi_call_isrs(isr_tables->isr_table_vc[i],
769 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
770 vcstatus[i]);
771 }
772
773 if (ciostatus != 0)
774 dsi_call_isrs(isr_tables->isr_table_cio,
775 ARRAY_SIZE(isr_tables->isr_table_cio),
776 ciostatus);
777}
778
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200779static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
780{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530781 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530782 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200783 u32 irqstatus, vcstatus[4], ciostatus;
784 int i;
785
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530786 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530787 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530788
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530789 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200790
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530791 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200792
793 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200794 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530795 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200796 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200797 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200798
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530799 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200800 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530801 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200802
803 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200804 if ((irqstatus & (1 << i)) == 0) {
805 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200806 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300807 }
808
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530809 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200810
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530811 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200812 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530813 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200814 }
815
816 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530817 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200818
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530819 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200820 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530821 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200822 } else {
823 ciostatus = 0;
824 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200825
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200826#ifdef DSI_CATCH_MISSING_TE
827 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530828 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200829#endif
830
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200831 /* make a copy and unlock, so that isrs can unregister
832 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530833 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
834 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200835
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530836 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200837
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530838 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200839
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530840 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200841
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530842 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200843
archit tanejaaffe3602011-02-23 08:41:03 +0000844 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200845}
846
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530847/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530848static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
849 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200850 unsigned isr_array_size, u32 default_mask,
851 const struct dsi_reg enable_reg,
852 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200853{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200854 struct dsi_isr_data *isr_data;
855 u32 mask;
856 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200857 int i;
858
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200859 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200860
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200861 for (i = 0; i < isr_array_size; i++) {
862 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200863
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200864 if (isr_data->isr == NULL)
865 continue;
866
867 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200868 }
869
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530870 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200871 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530872 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
873 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200874
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200875 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530876 dsi_read_reg(dsidev, enable_reg);
877 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200878}
879
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530880/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530881static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200882{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530883 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200884 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200885#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200886 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200887#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530888 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
889 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200890 DSI_IRQENABLE, DSI_IRQSTATUS);
891}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200892
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530893/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530894static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200895{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530896 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
897
898 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
899 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200900 DSI_VC_IRQ_ERROR_MASK,
901 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
902}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200903
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530904/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530905static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200906{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530907 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
908
909 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
910 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200911 DSI_CIO_IRQ_ERROR_MASK,
912 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
913}
914
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530915static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200916{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530917 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200918 unsigned long flags;
919 int vc;
920
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530921 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200922
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530923 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200924
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530925 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200926 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530927 _omap_dsi_set_irqs_vc(dsidev, vc);
928 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200929
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530930 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200931}
932
933static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
934 struct dsi_isr_data *isr_array, unsigned isr_array_size)
935{
936 struct dsi_isr_data *isr_data;
937 int free_idx;
938 int i;
939
940 BUG_ON(isr == NULL);
941
942 /* check for duplicate entry and find a free slot */
943 free_idx = -1;
944 for (i = 0; i < isr_array_size; i++) {
945 isr_data = &isr_array[i];
946
947 if (isr_data->isr == isr && isr_data->arg == arg &&
948 isr_data->mask == mask) {
949 return -EINVAL;
950 }
951
952 if (isr_data->isr == NULL && free_idx == -1)
953 free_idx = i;
954 }
955
956 if (free_idx == -1)
957 return -EBUSY;
958
959 isr_data = &isr_array[free_idx];
960 isr_data->isr = isr;
961 isr_data->arg = arg;
962 isr_data->mask = mask;
963
964 return 0;
965}
966
967static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
968 struct dsi_isr_data *isr_array, unsigned isr_array_size)
969{
970 struct dsi_isr_data *isr_data;
971 int i;
972
973 for (i = 0; i < isr_array_size; i++) {
974 isr_data = &isr_array[i];
975 if (isr_data->isr != isr || isr_data->arg != arg ||
976 isr_data->mask != mask)
977 continue;
978
979 isr_data->isr = NULL;
980 isr_data->arg = NULL;
981 isr_data->mask = 0;
982
983 return 0;
984 }
985
986 return -EINVAL;
987}
988
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530989static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
990 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200991{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530992 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200993 unsigned long flags;
994 int r;
995
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530996 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200997
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530998 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
999 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001000
1001 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301002 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001003
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301004 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001005
1006 return r;
1007}
1008
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301009static int dsi_unregister_isr(struct platform_device *dsidev,
1010 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001011{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301012 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001013 unsigned long flags;
1014 int r;
1015
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301016 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001017
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301018 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
1019 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001020
1021 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301022 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001023
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301024 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001025
1026 return r;
1027}
1028
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301029static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
1030 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001031{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301032 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001033 unsigned long flags;
1034 int r;
1035
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301036 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001037
1038 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301039 dsi->isr_tables.isr_table_vc[channel],
1040 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001041
1042 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301043 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001044
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301045 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001046
1047 return r;
1048}
1049
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301050static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
1051 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001052{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301053 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001054 unsigned long flags;
1055 int r;
1056
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301057 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001058
1059 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301060 dsi->isr_tables.isr_table_vc[channel],
1061 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001062
1063 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301064 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001065
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301066 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001067
1068 return r;
1069}
1070
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301071static int dsi_register_isr_cio(struct platform_device *dsidev,
1072 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001073{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301074 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001075 unsigned long flags;
1076 int r;
1077
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301078 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001079
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301080 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1081 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001082
1083 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301084 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001085
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301086 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001087
1088 return r;
1089}
1090
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301091static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1092 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001093{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301094 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001095 unsigned long flags;
1096 int r;
1097
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301098 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001099
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301100 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1101 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001102
1103 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301104 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001105
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301106 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001107
1108 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001109}
1110
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301111static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001112{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301113 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001114 unsigned long flags;
1115 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301116 spin_lock_irqsave(&dsi->errors_lock, flags);
1117 e = dsi->errors;
1118 dsi->errors = 0;
1119 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001120 return e;
1121}
1122
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001123int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001124{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001125 int r;
1126 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1127
1128 DSSDBG("dsi_runtime_get\n");
1129
1130 r = pm_runtime_get_sync(&dsi->pdev->dev);
1131 WARN_ON(r < 0);
1132 return r < 0 ? r : 0;
1133}
1134
1135void dsi_runtime_put(struct platform_device *dsidev)
1136{
1137 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1138 int r;
1139
1140 DSSDBG("dsi_runtime_put\n");
1141
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +02001142 r = pm_runtime_put_sync(&dsi->pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +03001143 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001144}
1145
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001146static int dsi_regulator_init(struct platform_device *dsidev)
1147{
1148 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1149 struct regulator *vdds_dsi;
1150
1151 if (dsi->vdds_dsi_reg != NULL)
1152 return 0;
1153
Tomi Valkeinene6fa68b2014-01-02 12:54:31 +02001154 if (dsi->pdev->dev.of_node)
1155 vdds_dsi = devm_regulator_get(&dsi->pdev->dev, "vdd");
1156 else
1157 vdds_dsi = devm_regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001158
1159 /* DT HACK: try VCXIO to make omapdss work for o4 sdp/panda */
1160 if (IS_ERR(vdds_dsi))
1161 vdds_dsi = devm_regulator_get(&dsi->pdev->dev, "VCXIO");
1162
1163 if (IS_ERR(vdds_dsi)) {
Tomi Valkeinen40359a92013-12-19 16:15:34 +02001164 if (PTR_ERR(vdds_dsi) != -EPROBE_DEFER)
1165 DSSERR("can't get VDDS_DSI regulator\n");
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001166 return PTR_ERR(vdds_dsi);
1167 }
1168
1169 dsi->vdds_dsi_reg = vdds_dsi;
1170
1171 return 0;
1172}
1173
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001174/* source clock for DSI PLL. this could also be PCLKFREE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301175static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
1176 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001177{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301178 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1179
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001180 if (enable)
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301181 clk_prepare_enable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001182 else
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301183 clk_disable_unprepare(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001184
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301185 if (enable && dsi->pll_locked) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301186 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001187 DSSERR("cannot lock PLL when enabling clocks\n");
1188 }
1189}
1190
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301191static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001192{
1193 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001194 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001195
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001196 /* A dummy read using the SCP interface to any DSIPHY register is
1197 * required after DSIPHY reset to complete the reset of the DSI complex
1198 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301199 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001200
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001201 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1202 b0 = 28;
1203 b1 = 27;
1204 b2 = 26;
1205 } else {
1206 b0 = 24;
1207 b1 = 25;
1208 b2 = 26;
1209 }
1210
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +05301211#define DSI_FLD_GET(fld, start, end)\
1212 FLD_GET(dsi_read_reg(dsidev, DSI_##fld), start, end)
1213
1214 pr_debug("DSI resets: PLL (%d) CIO (%d) PHY (%x%x%x, %d, %d, %d)\n",
1215 DSI_FLD_GET(PLL_STATUS, 0, 0),
1216 DSI_FLD_GET(COMPLEXIO_CFG1, 29, 29),
1217 DSI_FLD_GET(DSIPHY_CFG5, b0, b0),
1218 DSI_FLD_GET(DSIPHY_CFG5, b1, b1),
1219 DSI_FLD_GET(DSIPHY_CFG5, b2, b2),
1220 DSI_FLD_GET(DSIPHY_CFG5, 29, 29),
1221 DSI_FLD_GET(DSIPHY_CFG5, 30, 30),
1222 DSI_FLD_GET(DSIPHY_CFG5, 31, 31));
1223
1224#undef DSI_FLD_GET
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001225}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001226
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301227static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001228{
1229 DSSDBG("dsi_if_enable(%d)\n", enable);
1230
1231 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301232 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001233
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301234 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001235 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1236 return -EIO;
1237 }
1238
1239 return 0;
1240}
1241
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301242unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001243{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301244 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1245
1246 return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001247}
1248
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301249static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001250{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301251 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1252
1253 return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001254}
1255
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301256static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001257{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301258 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1259
1260 return dsi->current_cinfo.clkin4ddr / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001261}
1262
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301263static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001264{
1265 unsigned long r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001266 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001267
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001268 if (dss_get_dsi_clk_source(dsi->module_id) == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301269 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001270 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001271 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301272 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301273 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001274 }
1275
1276 return r;
1277}
1278
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001279static int dsi_lp_clock_calc(struct dsi_clock_info *cinfo,
1280 unsigned long lp_clk_min, unsigned long lp_clk_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001281{
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001282 unsigned long dsi_fclk = cinfo->dsi_pll_hsdiv_dsi_clk;
1283 unsigned lp_clk_div;
1284 unsigned long lp_clk;
1285
1286 lp_clk_div = DIV_ROUND_UP(dsi_fclk, lp_clk_max * 2);
1287 lp_clk = dsi_fclk / 2 / lp_clk_div;
1288
1289 if (lp_clk < lp_clk_min || lp_clk > lp_clk_max)
1290 return -EINVAL;
1291
1292 cinfo->lp_clk_div = lp_clk_div;
1293 cinfo->lp_clk = lp_clk;
1294
1295 return 0;
1296}
1297
Tomi Valkeinen57612172012-11-27 17:32:36 +02001298static int dsi_set_lp_clk_divisor(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001299{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301300 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001301 unsigned long dsi_fclk;
1302 unsigned lp_clk_div;
1303 unsigned long lp_clk;
1304
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02001305 lp_clk_div = dsi->user_dsi_cinfo.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001306
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301307 if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001308 return -EINVAL;
1309
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301310 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001311
1312 lp_clk = dsi_fclk / 2 / lp_clk_div;
1313
1314 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301315 dsi->current_cinfo.lp_clk = lp_clk;
1316 dsi->current_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001317
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301318 /* LP_CLK_DIVISOR */
1319 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001320
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301321 /* LP_RX_SYNCHRO_ENABLE */
1322 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001323
1324 return 0;
1325}
1326
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301327static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001328{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301329 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1330
1331 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301332 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001333}
1334
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301335static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001336{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301337 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1338
1339 WARN_ON(dsi->scp_clk_refcount == 0);
1340 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301341 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001342}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001343
1344enum dsi_pll_power_state {
1345 DSI_PLL_POWER_OFF = 0x0,
1346 DSI_PLL_POWER_ON_HSCLK = 0x1,
1347 DSI_PLL_POWER_ON_ALL = 0x2,
1348 DSI_PLL_POWER_ON_DIV = 0x3,
1349};
1350
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301351static int dsi_pll_power(struct platform_device *dsidev,
1352 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001353{
1354 int t = 0;
1355
Tomi Valkeinenc94dfe052011-04-15 10:42:59 +03001356 /* DSI-PLL power command 0x3 is not working */
1357 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1358 state == DSI_PLL_POWER_ON_DIV)
1359 state = DSI_PLL_POWER_ON_ALL;
1360
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301361 /* PLL_PWR_CMD */
1362 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001363
1364 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301365 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001366 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001367 DSSERR("Failed to set DSI PLL power mode to %d\n",
1368 state);
1369 return -ENODEV;
1370 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001371 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001372 }
1373
1374 return 0;
1375}
1376
Tomi Valkeinen72658f02013-03-05 16:39:00 +02001377unsigned long dsi_get_pll_clkin(struct platform_device *dsidev)
1378{
1379 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1380 return clk_get_rate(dsi->sys_clk);
1381}
1382
1383bool dsi_hsdiv_calc(struct platform_device *dsidev, unsigned long pll,
1384 unsigned long out_min, dsi_hsdiv_calc_func func, void *data)
1385{
1386 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1387 int regm, regm_start, regm_stop;
1388 unsigned long out_max;
1389 unsigned long out;
1390
1391 out_min = out_min ? out_min : 1;
1392 out_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
1393
1394 regm_start = max(DIV_ROUND_UP(pll, out_max), 1ul);
1395 regm_stop = min(pll / out_min, dsi->regm_dispc_max);
1396
1397 for (regm = regm_start; regm <= regm_stop; ++regm) {
1398 out = pll / regm;
1399
1400 if (func(regm, out, data))
1401 return true;
1402 }
1403
1404 return false;
1405}
1406
1407bool dsi_pll_calc(struct platform_device *dsidev, unsigned long clkin,
1408 unsigned long pll_min, unsigned long pll_max,
1409 dsi_pll_calc_func func, void *data)
1410{
1411 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1412 int regn, regn_start, regn_stop;
1413 int regm, regm_start, regm_stop;
1414 unsigned long fint, pll;
1415 const unsigned long pll_hw_max = 1800000000;
1416 unsigned long fint_hw_min, fint_hw_max;
1417
1418 fint_hw_min = dsi->fint_min;
1419 fint_hw_max = dsi->fint_max;
1420
1421 regn_start = max(DIV_ROUND_UP(clkin, fint_hw_max), 1ul);
1422 regn_stop = min(clkin / fint_hw_min, dsi->regn_max);
1423
1424 pll_max = pll_max ? pll_max : ULONG_MAX;
1425
1426 for (regn = regn_start; regn <= regn_stop; ++regn) {
1427 fint = clkin / regn;
1428
1429 regm_start = max(DIV_ROUND_UP(DIV_ROUND_UP(pll_min, fint), 2),
1430 1ul);
1431 regm_stop = min3(pll_max / fint / 2,
1432 pll_hw_max / fint / 2,
1433 dsi->regm_max);
1434
1435 for (regm = regm_start; regm <= regm_stop; ++regm) {
1436 pll = 2 * regm * fint;
1437
1438 if (func(regn, regm, fint, pll, data))
1439 return true;
1440 }
1441 }
1442
1443 return false;
1444}
1445
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001446/* calculate clock rates using dividers in cinfo */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001447static int dsi_calc_clock_rates(struct platform_device *dsidev,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001448 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001449{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301450 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1451
1452 if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001453 return -EINVAL;
1454
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301455 if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001456 return -EINVAL;
1457
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301458 if (cinfo->regm_dispc > dsi->regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001459 return -EINVAL;
1460
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301461 if (cinfo->regm_dsi > dsi->regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001462 return -EINVAL;
1463
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001464 cinfo->clkin = clk_get_rate(dsi->sys_clk);
1465 cinfo->fint = cinfo->clkin / cinfo->regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001466
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301467 if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001468 return -EINVAL;
1469
1470 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1471
1472 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1473 return -EINVAL;
1474
Archit Taneja1bb47832011-02-24 14:17:30 +05301475 if (cinfo->regm_dispc > 0)
1476 cinfo->dsi_pll_hsdiv_dispc_clk =
1477 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001478 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301479 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001480
Archit Taneja1bb47832011-02-24 14:17:30 +05301481 if (cinfo->regm_dsi > 0)
1482 cinfo->dsi_pll_hsdiv_dsi_clk =
1483 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001484 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301485 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001486
1487 return 0;
1488}
1489
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001490static void dsi_pll_calc_dsi_fck(struct dsi_clock_info *cinfo)
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001491{
1492 unsigned long max_dsi_fck;
1493
1494 max_dsi_fck = dss_feat_get_param_max(FEAT_PARAM_DSI_FCK);
1495
1496 cinfo->regm_dsi = DIV_ROUND_UP(cinfo->clkin4ddr, max_dsi_fck);
1497 cinfo->dsi_pll_hsdiv_dsi_clk = cinfo->clkin4ddr / cinfo->regm_dsi;
1498}
1499
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301500int dsi_pll_set_clock_div(struct platform_device *dsidev,
1501 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001502{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301503 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001504 int r = 0;
1505 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001506 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001507 u8 regn_start, regn_end, regm_start, regm_end;
1508 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001509
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05301510 DSSDBG("DSI PLL clock config starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001511
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001512 dsi->current_cinfo.clkin = cinfo->clkin;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301513 dsi->current_cinfo.fint = cinfo->fint;
1514 dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
1515 dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301516 cinfo->dsi_pll_hsdiv_dispc_clk;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301517 dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301518 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001519
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301520 dsi->current_cinfo.regn = cinfo->regn;
1521 dsi->current_cinfo.regm = cinfo->regm;
1522 dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
1523 dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001524
1525 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1526
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001527 DSSDBG("clkin rate %ld\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001528
1529 /* DSIPHY == CLKIN4DDR */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001530 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu = %lu\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001531 cinfo->regm,
1532 cinfo->regn,
1533 cinfo->clkin,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001534 cinfo->clkin4ddr);
1535
1536 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1537 cinfo->clkin4ddr / 1000 / 1000 / 2);
1538
1539 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1540
Archit Taneja1bb47832011-02-24 14:17:30 +05301541 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301542 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1543 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301544 cinfo->dsi_pll_hsdiv_dispc_clk);
1545 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301546 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1547 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301548 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001549
Taneja, Archit49641112011-03-14 23:28:23 -05001550 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1551 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1552 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1553 &regm_dispc_end);
1554 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1555 &regm_dsi_end);
1556
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301557 /* DSI_PLL_AUTOMODE = manual */
1558 REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001559
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301560 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001561 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001562 /* DSI_PLL_REGN */
1563 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1564 /* DSI_PLL_REGM */
1565 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1566 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301567 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001568 regm_dispc_start, regm_dispc_end);
1569 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301570 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001571 regm_dsi_start, regm_dsi_end);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301572 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001573
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301574 BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001575
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001576 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
1577
Archit Taneja9613c022011-03-22 06:33:36 -05001578 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1579 f = cinfo->fint < 1000000 ? 0x3 :
1580 cinfo->fint < 1250000 ? 0x4 :
1581 cinfo->fint < 1500000 ? 0x5 :
1582 cinfo->fint < 1750000 ? 0x6 :
1583 0x7;
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001584
1585 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
1586 } else if (dss_has_feature(FEAT_DSI_PLL_SELFREQDCO)) {
1587 f = cinfo->clkin4ddr < 1000000000 ? 0x2 : 0x4;
1588
1589 l = FLD_MOD(l, f, 4, 1); /* PLL_SELFREQDCO */
Archit Taneja9613c022011-03-22 06:33:36 -05001590 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001591
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001592 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1593 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1594 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
Tomi Valkeinen6d446102012-08-22 16:00:40 +03001595 if (dss_has_feature(FEAT_DSI_PLL_REFSEL))
1596 l = FLD_MOD(l, 3, 22, 21); /* REF_SYSCLK = sysclk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301597 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001598
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301599 REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001600
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301601 if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001602 DSSERR("dsi pll go bit not going down.\n");
1603 r = -EIO;
1604 goto err;
1605 }
1606
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301607 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001608 DSSERR("cannot lock PLL\n");
1609 r = -EIO;
1610 goto err;
1611 }
1612
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301613 dsi->pll_locked = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001614
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301615 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001616 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1617 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1618 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1619 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1620 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1621 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1622 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1623 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1624 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1625 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1626 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1627 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1628 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1629 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301630 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001631
1632 DSSDBG("PLL config done\n");
1633err:
1634 return r;
1635}
1636
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301637int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
1638 bool enable_hsdiv)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001639{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301640 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001641 int r = 0;
1642 enum dsi_pll_power_state pwstate;
1643
1644 DSSDBG("PLL init\n");
1645
Tomi Valkeinen7a987862012-10-12 16:27:28 +03001646 /*
1647 * It seems that on many OMAPs we need to enable both to have a
1648 * functional HSDivider.
1649 */
1650 enable_hsclk = enable_hsdiv = true;
1651
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001652 r = dsi_regulator_init(dsidev);
1653 if (r)
1654 return r;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001655
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301656 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001657 /*
1658 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1659 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301660 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001661
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301662 if (!dsi->vdds_dsi_enabled) {
1663 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001664 if (r)
1665 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301666 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001667 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001668
1669 /* XXX PLL does not come out of reset without this... */
1670 dispc_pck_free_enable(1);
1671
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301672 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001673 DSSERR("PLL not coming out of reset.\n");
1674 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001675 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001676 goto err1;
1677 }
1678
1679 /* XXX ... but if left on, we get problems when planes do not
1680 * fill the whole display. No idea about this */
1681 dispc_pck_free_enable(0);
1682
1683 if (enable_hsclk && enable_hsdiv)
1684 pwstate = DSI_PLL_POWER_ON_ALL;
1685 else if (enable_hsclk)
1686 pwstate = DSI_PLL_POWER_ON_HSCLK;
1687 else if (enable_hsdiv)
1688 pwstate = DSI_PLL_POWER_ON_DIV;
1689 else
1690 pwstate = DSI_PLL_POWER_OFF;
1691
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301692 r = dsi_pll_power(dsidev, pwstate);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001693
1694 if (r)
1695 goto err1;
1696
1697 DSSDBG("PLL init done\n");
1698
1699 return 0;
1700err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301701 if (dsi->vdds_dsi_enabled) {
1702 regulator_disable(dsi->vdds_dsi_reg);
1703 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001704 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001705err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301706 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301707 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001708 return r;
1709}
1710
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301711void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001712{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301713 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1714
1715 dsi->pll_locked = 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301716 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001717 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301718 WARN_ON(!dsi->vdds_dsi_enabled);
1719 regulator_disable(dsi->vdds_dsi_reg);
1720 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001721 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001722
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301723 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301724 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001725
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001726 DSSDBG("PLL uninit done\n");
1727}
1728
Archit Taneja5a8b5722011-05-12 17:26:29 +05301729static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1730 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001731{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301732 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1733 struct dsi_clock_info *cinfo = &dsi->current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301734 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001735 int dsi_module = dsi->module_id;
Archit Taneja067a57e2011-03-02 11:57:25 +05301736
1737 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301738 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001739
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001740 if (dsi_runtime_get(dsidev))
1741 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001742
Archit Taneja5a8b5722011-05-12 17:26:29 +05301743 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001744
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001745 seq_printf(s, "dsi pll clkin\t%lu\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001746
1747 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1748
1749 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1750 cinfo->clkin4ddr, cinfo->regm);
1751
Archit Taneja84309f12011-12-12 11:47:41 +05301752 seq_printf(s, "DSI_PLL_HSDIV_DISPC (%s)\t%-16luregm_dispc %u\t(%s)\n",
1753 dss_feat_get_clk_source_name(dsi_module == 0 ?
1754 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
1755 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301756 cinfo->dsi_pll_hsdiv_dispc_clk,
1757 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301758 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001759 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001760
Archit Taneja84309f12011-12-12 11:47:41 +05301761 seq_printf(s, "DSI_PLL_HSDIV_DSI (%s)\t%-16luregm_dsi %u\t(%s)\n",
1762 dss_feat_get_clk_source_name(dsi_module == 0 ?
1763 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
1764 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301765 cinfo->dsi_pll_hsdiv_dsi_clk,
1766 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301767 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001768 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001769
Archit Taneja5a8b5722011-05-12 17:26:29 +05301770 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001771
Archit Taneja067a57e2011-03-02 11:57:25 +05301772 seq_printf(s, "dsi fclk source = %s (%s)\n",
1773 dss_get_generic_clk_source_name(dsi_clk_src),
1774 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001775
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301776 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001777
1778 seq_printf(s, "DDR_CLK\t\t%lu\n",
1779 cinfo->clkin4ddr / 4);
1780
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301781 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001782
1783 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
1784
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001785 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001786}
1787
Archit Taneja5a8b5722011-05-12 17:26:29 +05301788void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001789{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301790 struct platform_device *dsidev;
1791 int i;
1792
1793 for (i = 0; i < MAX_NUM_DSI; i++) {
1794 dsidev = dsi_get_dsidev_from_id(i);
1795 if (dsidev)
1796 dsi_dump_dsidev_clocks(dsidev, s);
1797 }
1798}
1799
1800#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1801static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1802 struct seq_file *s)
1803{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301804 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001805 unsigned long flags;
1806 struct dsi_irq_stats stats;
1807
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301808 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001809
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301810 stats = dsi->irq_stats;
1811 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1812 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001813
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301814 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001815
1816 seq_printf(s, "period %u ms\n",
1817 jiffies_to_msecs(jiffies - stats.last_reset));
1818
1819 seq_printf(s, "irqs %d\n", stats.irq_count);
1820#define PIS(x) \
1821 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1822
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001823 seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001824 PIS(VC0);
1825 PIS(VC1);
1826 PIS(VC2);
1827 PIS(VC3);
1828 PIS(WAKEUP);
1829 PIS(RESYNC);
1830 PIS(PLL_LOCK);
1831 PIS(PLL_UNLOCK);
1832 PIS(PLL_RECALL);
1833 PIS(COMPLEXIO_ERR);
1834 PIS(HS_TX_TIMEOUT);
1835 PIS(LP_RX_TIMEOUT);
1836 PIS(TE_TRIGGER);
1837 PIS(ACK_TRIGGER);
1838 PIS(SYNC_LOST);
1839 PIS(LDO_POWER_GOOD);
1840 PIS(TA_TIMEOUT);
1841#undef PIS
1842
1843#define PIS(x) \
1844 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1845 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1846 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1847 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1848 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1849
1850 seq_printf(s, "-- VC interrupts --\n");
1851 PIS(CS);
1852 PIS(ECC_CORR);
1853 PIS(PACKET_SENT);
1854 PIS(FIFO_TX_OVF);
1855 PIS(FIFO_RX_OVF);
1856 PIS(BTA);
1857 PIS(ECC_NO_CORR);
1858 PIS(FIFO_TX_UDF);
1859 PIS(PP_BUSY_CHANGE);
1860#undef PIS
1861
1862#define PIS(x) \
1863 seq_printf(s, "%-20s %10d\n", #x, \
1864 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1865
1866 seq_printf(s, "-- CIO interrupts --\n");
1867 PIS(ERRSYNCESC1);
1868 PIS(ERRSYNCESC2);
1869 PIS(ERRSYNCESC3);
1870 PIS(ERRESC1);
1871 PIS(ERRESC2);
1872 PIS(ERRESC3);
1873 PIS(ERRCONTROL1);
1874 PIS(ERRCONTROL2);
1875 PIS(ERRCONTROL3);
1876 PIS(STATEULPS1);
1877 PIS(STATEULPS2);
1878 PIS(STATEULPS3);
1879 PIS(ERRCONTENTIONLP0_1);
1880 PIS(ERRCONTENTIONLP1_1);
1881 PIS(ERRCONTENTIONLP0_2);
1882 PIS(ERRCONTENTIONLP1_2);
1883 PIS(ERRCONTENTIONLP0_3);
1884 PIS(ERRCONTENTIONLP1_3);
1885 PIS(ULPSACTIVENOT_ALL0);
1886 PIS(ULPSACTIVENOT_ALL1);
1887#undef PIS
1888}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001889
Archit Taneja5a8b5722011-05-12 17:26:29 +05301890static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001891{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301892 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1893
Archit Taneja5a8b5722011-05-12 17:26:29 +05301894 dsi_dump_dsidev_irqs(dsidev, s);
1895}
1896
1897static void dsi2_dump_irqs(struct seq_file *s)
1898{
1899 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1900
1901 dsi_dump_dsidev_irqs(dsidev, s);
1902}
Archit Taneja5a8b5722011-05-12 17:26:29 +05301903#endif
1904
1905static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
1906 struct seq_file *s)
1907{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301908#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001909
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001910 if (dsi_runtime_get(dsidev))
1911 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301912 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001913
1914 DUMPREG(DSI_REVISION);
1915 DUMPREG(DSI_SYSCONFIG);
1916 DUMPREG(DSI_SYSSTATUS);
1917 DUMPREG(DSI_IRQSTATUS);
1918 DUMPREG(DSI_IRQENABLE);
1919 DUMPREG(DSI_CTRL);
1920 DUMPREG(DSI_COMPLEXIO_CFG1);
1921 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
1922 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
1923 DUMPREG(DSI_CLK_CTRL);
1924 DUMPREG(DSI_TIMING1);
1925 DUMPREG(DSI_TIMING2);
1926 DUMPREG(DSI_VM_TIMING1);
1927 DUMPREG(DSI_VM_TIMING2);
1928 DUMPREG(DSI_VM_TIMING3);
1929 DUMPREG(DSI_CLK_TIMING);
1930 DUMPREG(DSI_TX_FIFO_VC_SIZE);
1931 DUMPREG(DSI_RX_FIFO_VC_SIZE);
1932 DUMPREG(DSI_COMPLEXIO_CFG2);
1933 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
1934 DUMPREG(DSI_VM_TIMING4);
1935 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
1936 DUMPREG(DSI_VM_TIMING5);
1937 DUMPREG(DSI_VM_TIMING6);
1938 DUMPREG(DSI_VM_TIMING7);
1939 DUMPREG(DSI_STOPCLK_TIMING);
1940
1941 DUMPREG(DSI_VC_CTRL(0));
1942 DUMPREG(DSI_VC_TE(0));
1943 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1944 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1945 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1946 DUMPREG(DSI_VC_IRQSTATUS(0));
1947 DUMPREG(DSI_VC_IRQENABLE(0));
1948
1949 DUMPREG(DSI_VC_CTRL(1));
1950 DUMPREG(DSI_VC_TE(1));
1951 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1952 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1953 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1954 DUMPREG(DSI_VC_IRQSTATUS(1));
1955 DUMPREG(DSI_VC_IRQENABLE(1));
1956
1957 DUMPREG(DSI_VC_CTRL(2));
1958 DUMPREG(DSI_VC_TE(2));
1959 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1960 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1961 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
1962 DUMPREG(DSI_VC_IRQSTATUS(2));
1963 DUMPREG(DSI_VC_IRQENABLE(2));
1964
1965 DUMPREG(DSI_VC_CTRL(3));
1966 DUMPREG(DSI_VC_TE(3));
1967 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
1968 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
1969 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
1970 DUMPREG(DSI_VC_IRQSTATUS(3));
1971 DUMPREG(DSI_VC_IRQENABLE(3));
1972
1973 DUMPREG(DSI_DSIPHY_CFG0);
1974 DUMPREG(DSI_DSIPHY_CFG1);
1975 DUMPREG(DSI_DSIPHY_CFG2);
1976 DUMPREG(DSI_DSIPHY_CFG5);
1977
1978 DUMPREG(DSI_PLL_CONTROL);
1979 DUMPREG(DSI_PLL_STATUS);
1980 DUMPREG(DSI_PLL_GO);
1981 DUMPREG(DSI_PLL_CONFIGURATION1);
1982 DUMPREG(DSI_PLL_CONFIGURATION2);
1983
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301984 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001985 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001986#undef DUMPREG
1987}
1988
Archit Taneja5a8b5722011-05-12 17:26:29 +05301989static void dsi1_dump_regs(struct seq_file *s)
1990{
1991 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1992
1993 dsi_dump_dsidev_regs(dsidev, s);
1994}
1995
1996static void dsi2_dump_regs(struct seq_file *s)
1997{
1998 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1999
2000 dsi_dump_dsidev_regs(dsidev, s);
2001}
2002
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002003enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002004 DSI_COMPLEXIO_POWER_OFF = 0x0,
2005 DSI_COMPLEXIO_POWER_ON = 0x1,
2006 DSI_COMPLEXIO_POWER_ULPS = 0x2,
2007};
2008
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302009static int dsi_cio_power(struct platform_device *dsidev,
2010 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002011{
2012 int t = 0;
2013
2014 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302015 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002016
2017 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302018 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
2019 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002020 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002021 DSSERR("failed to set complexio power state to "
2022 "%d\n", state);
2023 return -ENODEV;
2024 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002025 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002026 }
2027
2028 return 0;
2029}
2030
Archit Taneja0c656222011-05-16 15:17:09 +05302031static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
2032{
2033 int val;
2034
2035 /* line buffer on OMAP3 is 1024 x 24bits */
2036 /* XXX: for some reason using full buffer size causes
2037 * considerable TX slowdown with update sizes that fill the
2038 * whole buffer */
2039 if (!dss_has_feature(FEAT_DSI_GNQ))
2040 return 1023 * 3;
2041
2042 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
2043
2044 switch (val) {
2045 case 1:
2046 return 512 * 3; /* 512x24 bits */
2047 case 2:
2048 return 682 * 3; /* 682x24 bits */
2049 case 3:
2050 return 853 * 3; /* 853x24 bits */
2051 case 4:
2052 return 1024 * 3; /* 1024x24 bits */
2053 case 5:
2054 return 1194 * 3; /* 1194x24 bits */
2055 case 6:
2056 return 1365 * 3; /* 1365x24 bits */
Tomi Valkeinen2ac80fb2012-08-22 16:00:47 +03002057 case 7:
2058 return 1920 * 3; /* 1920x24 bits */
Archit Taneja0c656222011-05-16 15:17:09 +05302059 default:
2060 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002061 return 0;
Archit Taneja0c656222011-05-16 15:17:09 +05302062 }
2063}
2064
Archit Taneja9e7e9372012-08-14 12:29:22 +05302065static int dsi_set_lane_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002066{
Tomi Valkeinen48368392011-10-13 11:22:39 +03002067 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2068 static const u8 offsets[] = { 0, 4, 8, 12, 16 };
2069 static const enum dsi_lane_function functions[] = {
2070 DSI_LANE_CLK,
2071 DSI_LANE_DATA1,
2072 DSI_LANE_DATA2,
2073 DSI_LANE_DATA3,
2074 DSI_LANE_DATA4,
2075 };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002076 u32 r;
Tomi Valkeinen48368392011-10-13 11:22:39 +03002077 int i;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002078
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302079 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Archit Taneja75d72472011-05-16 15:17:08 +05302080
Tomi Valkeinen48368392011-10-13 11:22:39 +03002081 for (i = 0; i < dsi->num_lanes_used; ++i) {
2082 unsigned offset = offsets[i];
2083 unsigned polarity, lane_number;
2084 unsigned t;
Archit Taneja75d72472011-05-16 15:17:08 +05302085
Tomi Valkeinen48368392011-10-13 11:22:39 +03002086 for (t = 0; t < dsi->num_lanes_supported; ++t)
2087 if (dsi->lanes[t].function == functions[i])
2088 break;
2089
2090 if (t == dsi->num_lanes_supported)
2091 return -EINVAL;
2092
2093 lane_number = t;
2094 polarity = dsi->lanes[t].polarity;
2095
2096 r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
2097 r = FLD_MOD(r, polarity, offset + 3, offset + 3);
Archit Taneja75d72472011-05-16 15:17:08 +05302098 }
Tomi Valkeinen48368392011-10-13 11:22:39 +03002099
2100 /* clear the unused lanes */
2101 for (; i < dsi->num_lanes_supported; ++i) {
2102 unsigned offset = offsets[i];
2103
2104 r = FLD_MOD(r, 0, offset + 2, offset);
2105 r = FLD_MOD(r, 0, offset + 3, offset + 3);
2106 }
2107
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302108 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002109
Tomi Valkeinen48368392011-10-13 11:22:39 +03002110 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002111}
2112
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302113static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002114{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302115 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2116
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002117 /* convert time in ns to ddr ticks, rounding up */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302118 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002119 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
2120}
2121
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302122static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002123{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302124 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2125
2126 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002127 return ddr * 1000 * 1000 / (ddr_clk / 1000);
2128}
2129
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302130static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002131{
2132 u32 r;
2133 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
2134 u32 tlpx_half, tclk_trail, tclk_zero;
2135 u32 tclk_prepare;
2136
2137 /* calculate timings */
2138
2139 /* 1 * DDR_CLK = 2 * UI */
2140
2141 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302142 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002143
2144 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302145 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002146
2147 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302148 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002149
2150 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302151 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002152
2153 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302154 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002155
2156 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302157 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002158
2159 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302160 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002161
2162 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302163 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002164
2165 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302166 ths_prepare, ddr2ns(dsidev, ths_prepare),
2167 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002168 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302169 ths_trail, ddr2ns(dsidev, ths_trail),
2170 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002171
2172 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
2173 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302174 tlpx_half, ddr2ns(dsidev, tlpx_half),
2175 tclk_trail, ddr2ns(dsidev, tclk_trail),
2176 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002177 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302178 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002179
2180 /* program timings */
2181
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302182 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002183 r = FLD_MOD(r, ths_prepare, 31, 24);
2184 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
2185 r = FLD_MOD(r, ths_trail, 15, 8);
2186 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302187 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002188
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302189 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03002190 r = FLD_MOD(r, tlpx_half, 20, 16);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002191 r = FLD_MOD(r, tclk_trail, 15, 8);
2192 r = FLD_MOD(r, tclk_zero, 7, 0);
Tomi Valkeinen77ccbfb2012-09-24 15:15:57 +03002193
2194 if (dss_has_feature(FEAT_DSI_PHY_DCC)) {
2195 r = FLD_MOD(r, 0, 21, 21); /* DCCEN = disable */
2196 r = FLD_MOD(r, 1, 22, 22); /* CLKINP_DIVBY2EN = enable */
2197 r = FLD_MOD(r, 1, 23, 23); /* CLKINP_SEL = enable */
2198 }
2199
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302200 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002201
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302202 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002203 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302204 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002205}
2206
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002207/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302208static void dsi_cio_enable_lane_override(struct platform_device *dsidev,
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002209 unsigned mask_p, unsigned mask_n)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002210{
Archit Taneja75d72472011-05-16 15:17:08 +05302211 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002212 int i;
2213 u32 l;
Tomi Valkeinend9820852011-10-12 15:05:59 +03002214 u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002215
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002216 l = 0;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002217
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002218 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2219 unsigned p = dsi->lanes[i].polarity;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002220
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002221 if (mask_p & (1 << i))
2222 l |= 1 << (i * 2 + (p ? 0 : 1));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002223
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002224 if (mask_n & (1 << i))
2225 l |= 1 << (i * 2 + (p ? 1 : 0));
2226 }
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002227
2228 /*
2229 * Bits in REGLPTXSCPDAT4TO0DXDY:
2230 * 17: DY0 18: DX0
2231 * 19: DY1 20: DX1
2232 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05302233 * 23: DY3 24: DX3
2234 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002235 */
2236
2237 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302238
2239 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05302240 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002241
2242 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302243
2244 /* ENLPTXSCPDAT */
2245 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002246}
2247
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302248static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002249{
2250 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302251 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002252 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302253 /* REGLPTXSCPDAT4TO0DXDY */
2254 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002255}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002256
Archit Taneja9e7e9372012-08-14 12:29:22 +05302257static int dsi_cio_wait_tx_clk_esc_reset(struct platform_device *dsidev)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002258{
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002259 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2260 int t, i;
2261 bool in_use[DSI_MAX_NR_LANES];
2262 static const u8 offsets_old[] = { 28, 27, 26 };
2263 static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
2264 const u8 *offsets;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002265
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002266 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
2267 offsets = offsets_old;
2268 else
2269 offsets = offsets_new;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002270
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002271 for (i = 0; i < dsi->num_lanes_supported; ++i)
2272 in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002273
2274 t = 100000;
2275 while (true) {
2276 u32 l;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002277 int ok;
2278
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302279 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002280
2281 ok = 0;
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002282 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2283 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002284 ok++;
2285 }
2286
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002287 if (ok == dsi->num_lanes_supported)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002288 break;
2289
2290 if (--t == 0) {
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002291 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2292 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002293 continue;
2294
2295 DSSERR("CIO TXCLKESC%d domain not coming " \
2296 "out of reset\n", i);
2297 }
2298 return -EIO;
2299 }
2300 }
2301
2302 return 0;
2303}
2304
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002305/* return bitmask of enabled lanes, lane0 being the lsb */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302306static unsigned dsi_get_lane_mask(struct platform_device *dsidev)
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002307{
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002308 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2309 unsigned mask = 0;
2310 int i;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002311
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002312 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2313 if (dsi->lanes[i].function != DSI_LANE_UNUSED)
2314 mask |= 1 << i;
2315 }
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002316
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002317 return mask;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002318}
2319
Archit Taneja9e7e9372012-08-14 12:29:22 +05302320static int dsi_cio_init(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002321{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302322 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002323 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002324 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002325
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302326 DSSDBG("DSI CIO init starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002327
Archit Taneja9e7e9372012-08-14 12:29:22 +05302328 r = dss_dsi_enable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002329 if (r)
2330 return r;
Tomi Valkeinend1f5857e2010-07-30 11:57:57 +03002331
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302332 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002333
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002334 /* A dummy read using the SCP interface to any DSIPHY register is
2335 * required after DSIPHY reset to complete the reset of the DSI complex
2336 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302337 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002338
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302339 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002340 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2341 r = -EIO;
2342 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002343 }
2344
Archit Taneja9e7e9372012-08-14 12:29:22 +05302345 r = dsi_set_lane_config(dsidev);
Tomi Valkeinen48368392011-10-13 11:22:39 +03002346 if (r)
2347 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002348
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002349 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302350 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002351 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2352 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2353 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2354 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302355 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002356
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302357 if (dsi->ulps_enabled) {
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002358 unsigned mask_p;
2359 int i;
Archit Taneja75d72472011-05-16 15:17:08 +05302360
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002361 DSSDBG("manual ulps exit\n");
2362
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002363 /* ULPS is exited by Mark-1 state for 1ms, followed by
2364 * stop state. DSS HW cannot do this via the normal
2365 * ULPS exit sequence, as after reset the DSS HW thinks
2366 * that we are not in ULPS mode, and refuses to send the
2367 * sequence. So we need to send the ULPS exit sequence
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002368 * manually by setting positive lines high and negative lines
2369 * low for 1ms.
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002370 */
2371
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002372 mask_p = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302373
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002374 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2375 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
2376 continue;
2377 mask_p |= 1 << i;
2378 }
Archit Taneja75d72472011-05-16 15:17:08 +05302379
Archit Taneja9e7e9372012-08-14 12:29:22 +05302380 dsi_cio_enable_lane_override(dsidev, mask_p, 0);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002381 }
2382
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302383 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002384 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002385 goto err_cio_pwr;
2386
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302387 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002388 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2389 r = -ENODEV;
2390 goto err_cio_pwr_dom;
2391 }
2392
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302393 dsi_if_enable(dsidev, true);
2394 dsi_if_enable(dsidev, false);
2395 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002396
Archit Taneja9e7e9372012-08-14 12:29:22 +05302397 r = dsi_cio_wait_tx_clk_esc_reset(dsidev);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002398 if (r)
2399 goto err_tx_clk_esc_rst;
2400
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302401 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002402 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2403 ktime_t wait = ns_to_ktime(1000 * 1000);
2404 set_current_state(TASK_UNINTERRUPTIBLE);
2405 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2406
2407 /* Disable the override. The lanes should be set to Mark-11
2408 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302409 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002410 }
2411
2412 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302413 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002414
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302415 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002416
Archit Tanejadca2b152012-08-16 18:02:00 +05302417 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05302418 /* DDR_CLK_ALWAYS_ON */
2419 REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302420 dsi->vm_timings.ddr_clk_always_on, 13, 13);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302421 }
2422
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302423 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002424
2425 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002426
2427 return 0;
2428
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002429err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302430 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002431err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302432 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002433err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302434 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302435 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002436err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302437 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302438 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002439 return r;
2440}
2441
Archit Taneja9e7e9372012-08-14 12:29:22 +05302442static void dsi_cio_uninit(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002443{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002444 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302445
Archit Taneja8af6ff02011-09-05 16:48:27 +05302446 /* DDR_CLK_ALWAYS_ON */
2447 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
2448
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302449 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2450 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302451 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002452}
2453
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302454static void dsi_config_tx_fifo(struct platform_device *dsidev,
2455 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002456 enum fifo_size size3, enum fifo_size size4)
2457{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302458 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002459 u32 r = 0;
2460 int add = 0;
2461 int i;
2462
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002463 dsi->vc[0].tx_fifo_size = size1;
2464 dsi->vc[1].tx_fifo_size = size2;
2465 dsi->vc[2].tx_fifo_size = size3;
2466 dsi->vc[3].tx_fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002467
2468 for (i = 0; i < 4; i++) {
2469 u8 v;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002470 int size = dsi->vc[i].tx_fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002471
2472 if (add + size > 4) {
2473 DSSERR("Illegal FIFO configuration\n");
2474 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002475 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002476 }
2477
2478 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2479 r |= v << (8 * i);
2480 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2481 add += size;
2482 }
2483
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302484 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002485}
2486
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302487static void dsi_config_rx_fifo(struct platform_device *dsidev,
2488 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002489 enum fifo_size size3, enum fifo_size size4)
2490{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302491 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002492 u32 r = 0;
2493 int add = 0;
2494 int i;
2495
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002496 dsi->vc[0].rx_fifo_size = size1;
2497 dsi->vc[1].rx_fifo_size = size2;
2498 dsi->vc[2].rx_fifo_size = size3;
2499 dsi->vc[3].rx_fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002500
2501 for (i = 0; i < 4; i++) {
2502 u8 v;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002503 int size = dsi->vc[i].rx_fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002504
2505 if (add + size > 4) {
2506 DSSERR("Illegal FIFO configuration\n");
2507 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002508 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002509 }
2510
2511 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2512 r |= v << (8 * i);
2513 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2514 add += size;
2515 }
2516
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302517 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002518}
2519
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302520static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002521{
2522 u32 r;
2523
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302524 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002525 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302526 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002527
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302528 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002529 DSSERR("TX_STOP bit not going down\n");
2530 return -EIO;
2531 }
2532
2533 return 0;
2534}
2535
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302536static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002537{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302538 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002539}
2540
2541static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2542{
Archit Taneja2e868db2011-05-12 17:26:28 +05302543 struct dsi_packet_sent_handler_data *vp_data =
2544 (struct dsi_packet_sent_handler_data *) data;
2545 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302546 const int channel = dsi->update_channel;
2547 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002548
Archit Taneja2e868db2011-05-12 17:26:28 +05302549 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2550 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002551}
2552
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302553static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002554{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302555 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302556 DECLARE_COMPLETION_ONSTACK(completion);
2557 struct dsi_packet_sent_handler_data vp_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002558 int r = 0;
2559 u8 bit;
2560
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302561 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002562
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302563 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302564 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002565 if (r)
2566 goto err0;
2567
2568 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302569 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002570 if (wait_for_completion_timeout(&completion,
2571 msecs_to_jiffies(10)) == 0) {
2572 DSSERR("Failed to complete previous frame transfer\n");
2573 r = -EIO;
2574 goto err1;
2575 }
2576 }
2577
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302578 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302579 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002580
2581 return 0;
2582err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302583 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302584 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002585err0:
2586 return r;
2587}
2588
2589static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2590{
Archit Taneja2e868db2011-05-12 17:26:28 +05302591 struct dsi_packet_sent_handler_data *l4_data =
2592 (struct dsi_packet_sent_handler_data *) data;
2593 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302594 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002595
Archit Taneja2e868db2011-05-12 17:26:28 +05302596 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2597 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002598}
2599
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302600static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002601{
Archit Taneja2e868db2011-05-12 17:26:28 +05302602 DECLARE_COMPLETION_ONSTACK(completion);
2603 struct dsi_packet_sent_handler_data l4_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002604 int r = 0;
2605
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302606 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302607 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002608 if (r)
2609 goto err0;
2610
2611 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302612 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002613 if (wait_for_completion_timeout(&completion,
2614 msecs_to_jiffies(10)) == 0) {
2615 DSSERR("Failed to complete previous l4 transfer\n");
2616 r = -EIO;
2617 goto err1;
2618 }
2619 }
2620
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302621 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302622 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002623
2624 return 0;
2625err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302626 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302627 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002628err0:
2629 return r;
2630}
2631
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302632static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002633{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302634 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2635
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302636 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002637
2638 WARN_ON(in_interrupt());
2639
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302640 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002641 return 0;
2642
Archit Tanejad6049142011-08-22 11:58:08 +05302643 switch (dsi->vc[channel].source) {
2644 case DSI_VC_SOURCE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302645 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejad6049142011-08-22 11:58:08 +05302646 case DSI_VC_SOURCE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302647 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002648 default:
2649 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002650 return -EINVAL;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002651 }
2652}
2653
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302654static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2655 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002656{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002657 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2658 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002659
2660 enable = enable ? 1 : 0;
2661
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302662 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002663
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302664 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2665 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002666 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2667 return -EIO;
2668 }
2669
2670 return 0;
2671}
2672
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302673static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002674{
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002675 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002676 u32 r;
2677
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302678 DSSDBG("Initial config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002679
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302680 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002681
2682 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2683 DSSERR("VC(%d) busy when trying to configure it!\n",
2684 channel);
2685
2686 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2687 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2688 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2689 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2690 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2691 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2692 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002693 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2694 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002695
2696 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2697 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2698
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302699 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002700
2701 dsi->vc[channel].source = DSI_VC_SOURCE_L4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002702}
2703
Archit Tanejad6049142011-08-22 11:58:08 +05302704static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
2705 enum dsi_vc_source source)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002706{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302707 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2708
Archit Tanejad6049142011-08-22 11:58:08 +05302709 if (dsi->vc[channel].source == source)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002710 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002711
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302712 DSSDBG("Source config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002713
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302714 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002715
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302716 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002717
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002718 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302719 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002720 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002721 return -EIO;
2722 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002723
Archit Tanejad6049142011-08-22 11:58:08 +05302724 /* SOURCE, 0 = L4, 1 = video port */
2725 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002726
Archit Taneja9613c022011-03-22 06:33:36 -05002727 /* DCS_CMD_ENABLE */
Archit Tanejad6049142011-08-22 11:58:08 +05302728 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
2729 bool enable = source == DSI_VC_SOURCE_VP;
2730 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
2731 }
Archit Taneja9613c022011-03-22 06:33:36 -05002732
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302733 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002734
Archit Tanejad6049142011-08-22 11:58:08 +05302735 dsi->vc[channel].source = source;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002736
2737 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002738}
2739
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002740static void dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
Archit Taneja1ffefe72011-05-12 17:26:24 +05302741 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002742{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302743 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302744 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302745
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002746 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2747
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302748 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002749
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302750 dsi_vc_enable(dsidev, channel, 0);
2751 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002752
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302753 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002754
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302755 dsi_vc_enable(dsidev, channel, 1);
2756 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002757
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302758 dsi_force_tx_stop_mode_io(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302759
2760 /* start the DDR clock by sending a NULL packet */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302761 if (dsi->vm_timings.ddr_clk_always_on && enable)
Archit Taneja8af6ff02011-09-05 16:48:27 +05302762 dsi_vc_send_null(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002763}
2764
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302765static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002766{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302767 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002768 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302769 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002770 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2771 (val >> 0) & 0xff,
2772 (val >> 8) & 0xff,
2773 (val >> 16) & 0xff,
2774 (val >> 24) & 0xff);
2775 }
2776}
2777
2778static void dsi_show_rx_ack_with_err(u16 err)
2779{
2780 DSSERR("\tACK with ERROR (%#x):\n", err);
2781 if (err & (1 << 0))
2782 DSSERR("\t\tSoT Error\n");
2783 if (err & (1 << 1))
2784 DSSERR("\t\tSoT Sync Error\n");
2785 if (err & (1 << 2))
2786 DSSERR("\t\tEoT Sync Error\n");
2787 if (err & (1 << 3))
2788 DSSERR("\t\tEscape Mode Entry Command Error\n");
2789 if (err & (1 << 4))
2790 DSSERR("\t\tLP Transmit Sync Error\n");
2791 if (err & (1 << 5))
2792 DSSERR("\t\tHS Receive Timeout Error\n");
2793 if (err & (1 << 6))
2794 DSSERR("\t\tFalse Control Error\n");
2795 if (err & (1 << 7))
2796 DSSERR("\t\t(reserved7)\n");
2797 if (err & (1 << 8))
2798 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2799 if (err & (1 << 9))
2800 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2801 if (err & (1 << 10))
2802 DSSERR("\t\tChecksum Error\n");
2803 if (err & (1 << 11))
2804 DSSERR("\t\tData type not recognized\n");
2805 if (err & (1 << 12))
2806 DSSERR("\t\tInvalid VC ID\n");
2807 if (err & (1 << 13))
2808 DSSERR("\t\tInvalid Transmission Length\n");
2809 if (err & (1 << 14))
2810 DSSERR("\t\t(reserved14)\n");
2811 if (err & (1 << 15))
2812 DSSERR("\t\tDSI Protocol Violation\n");
2813}
2814
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302815static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2816 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002817{
2818 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302819 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002820 u32 val;
2821 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302822 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002823 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002824 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302825 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002826 u16 err = FLD_GET(val, 23, 8);
2827 dsi_show_rx_ack_with_err(err);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302828 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002829 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002830 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302831 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002832 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002833 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302834 } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002835 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002836 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302837 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002838 } else {
2839 DSSERR("\tunknown datatype 0x%02x\n", dt);
2840 }
2841 }
2842 return 0;
2843}
2844
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302845static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002846{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302847 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2848
2849 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002850 DSSDBG("dsi_vc_send_bta %d\n", channel);
2851
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302852 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002853
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302854 /* RX_FIFO_NOT_EMPTY */
2855 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002856 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302857 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002858 }
2859
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302860 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002861
Tomi Valkeinen968f8e92011-10-12 10:13:14 +03002862 /* flush posted write */
2863 dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
2864
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002865 return 0;
2866}
2867
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002868static int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002869{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302870 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002871 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002872 int r = 0;
2873 u32 err;
2874
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302875 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002876 &completion, DSI_VC_IRQ_BTA);
2877 if (r)
2878 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002879
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302880 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002881 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002882 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002883 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002884
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302885 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002886 if (r)
2887 goto err2;
2888
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002889 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002890 msecs_to_jiffies(500)) == 0) {
2891 DSSERR("Failed to receive BTA\n");
2892 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002893 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002894 }
2895
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302896 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002897 if (err) {
2898 DSSERR("Error while sending BTA: %x\n", err);
2899 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002900 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002901 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002902err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302903 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002904 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002905err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302906 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002907 &completion, DSI_VC_IRQ_BTA);
2908err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002909 return r;
2910}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002911
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302912static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
2913 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002914{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302915 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002916 u32 val;
2917 u8 data_id;
2918
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302919 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002920
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302921 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002922
2923 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
2924 FLD_VAL(ecc, 31, 24);
2925
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302926 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002927}
2928
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302929static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
2930 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002931{
2932 u32 val;
2933
2934 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
2935
2936/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
2937 b1, b2, b3, b4, val); */
2938
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302939 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002940}
2941
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302942static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
2943 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002944{
2945 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302946 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002947 int i;
2948 u8 *p;
2949 int r = 0;
2950 u8 b1, b2, b3, b4;
2951
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302952 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002953 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
2954
2955 /* len + header */
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002956 if (dsi->vc[channel].tx_fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002957 DSSERR("unable to send long packet: packet too long.\n");
2958 return -EINVAL;
2959 }
2960
Archit Tanejad6049142011-08-22 11:58:08 +05302961 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002962
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302963 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002964
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002965 p = data;
2966 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302967 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002968 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002969
2970 b1 = *p++;
2971 b2 = *p++;
2972 b3 = *p++;
2973 b4 = *p++;
2974
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302975 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002976 }
2977
2978 i = len % 4;
2979 if (i) {
2980 b1 = 0; b2 = 0; b3 = 0;
2981
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302982 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002983 DSSDBG("\tsending remainder bytes %d\n", i);
2984
2985 switch (i) {
2986 case 3:
2987 b1 = *p++;
2988 b2 = *p++;
2989 b3 = *p++;
2990 break;
2991 case 2:
2992 b1 = *p++;
2993 b2 = *p++;
2994 break;
2995 case 1:
2996 b1 = *p++;
2997 break;
2998 }
2999
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303000 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003001 }
3002
3003 return r;
3004}
3005
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303006static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
3007 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003008{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303009 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003010 u32 r;
3011 u8 data_id;
3012
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303013 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003014
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303015 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003016 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
3017 channel,
3018 data_type, data & 0xff, (data >> 8) & 0xff);
3019
Archit Tanejad6049142011-08-22 11:58:08 +05303020 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003021
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303022 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003023 DSSERR("ERROR FIFO FULL, aborting transfer\n");
3024 return -EINVAL;
3025 }
3026
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303027 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003028
3029 r = (data_id << 0) | (data << 8) | (ecc << 24);
3030
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303031 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003032
3033 return 0;
3034}
3035
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003036static int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003037{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303038 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303039
Archit Taneja18b7d092011-09-05 17:01:08 +05303040 return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
3041 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003042}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003043
Archit Taneja9e7e9372012-08-14 12:29:22 +05303044static int dsi_vc_write_nosync_common(struct platform_device *dsidev,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303045 int channel, u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003046{
3047 int r;
3048
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303049 if (len == 0) {
3050 BUG_ON(type == DSS_DSI_CONTENT_DCS);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303051 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303052 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
3053 } else if (len == 1) {
3054 r = dsi_vc_send_short(dsidev, channel,
3055 type == DSS_DSI_CONTENT_GENERIC ?
3056 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303057 MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003058 } else if (len == 2) {
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303059 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303060 type == DSS_DSI_CONTENT_GENERIC ?
3061 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303062 MIPI_DSI_DCS_SHORT_WRITE_PARAM,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003063 data[0] | (data[1] << 8), 0);
3064 } else {
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303065 r = dsi_vc_send_long(dsidev, channel,
3066 type == DSS_DSI_CONTENT_GENERIC ?
3067 MIPI_DSI_GENERIC_LONG_WRITE :
3068 MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003069 }
3070
3071 return r;
3072}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303073
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003074static int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303075 u8 *data, int len)
3076{
Archit Taneja9e7e9372012-08-14 12:29:22 +05303077 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3078
3079 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303080 DSS_DSI_CONTENT_DCS);
3081}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003082
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003083static int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303084 u8 *data, int len)
3085{
Archit Taneja9e7e9372012-08-14 12:29:22 +05303086 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3087
3088 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303089 DSS_DSI_CONTENT_GENERIC);
3090}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303091
3092static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
3093 u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003094{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303095 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003096 int r;
3097
Archit Taneja9e7e9372012-08-14 12:29:22 +05303098 r = dsi_vc_write_nosync_common(dsidev, channel, data, len, type);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003099 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003100 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003101
Archit Taneja1ffefe72011-05-12 17:26:24 +05303102 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003103 if (r)
3104 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003105
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303106 /* RX_FIFO_NOT_EMPTY */
3107 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003108 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303109 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003110 r = -EIO;
3111 goto err;
3112 }
3113
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003114 return 0;
3115err:
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303116 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003117 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003118 return r;
3119}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303120
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003121static int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303122 int len)
3123{
3124 return dsi_vc_write_common(dssdev, channel, data, len,
3125 DSS_DSI_CONTENT_DCS);
3126}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003127
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003128static int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303129 int len)
3130{
3131 return dsi_vc_write_common(dssdev, channel, data, len,
3132 DSS_DSI_CONTENT_GENERIC);
3133}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303134
Archit Taneja9e7e9372012-08-14 12:29:22 +05303135static int dsi_vc_dcs_send_read_request(struct platform_device *dsidev,
Archit Tanejab8509752011-08-30 15:48:23 +05303136 int channel, u8 dcs_cmd)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003137{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303138 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejab8509752011-08-30 15:48:23 +05303139 int r;
3140
3141 if (dsi->debug_read)
3142 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
3143 channel, dcs_cmd);
3144
3145 r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
3146 if (r) {
3147 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
3148 " failed\n", channel, dcs_cmd);
3149 return r;
3150 }
3151
3152 return 0;
3153}
3154
Archit Taneja9e7e9372012-08-14 12:29:22 +05303155static int dsi_vc_generic_send_read_request(struct platform_device *dsidev,
Archit Tanejab3b89c02011-08-30 16:07:39 +05303156 int channel, u8 *reqdata, int reqlen)
3157{
Archit Tanejab3b89c02011-08-30 16:07:39 +05303158 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3159 u16 data;
3160 u8 data_type;
3161 int r;
3162
3163 if (dsi->debug_read)
3164 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
3165 channel, reqlen);
3166
3167 if (reqlen == 0) {
3168 data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
3169 data = 0;
3170 } else if (reqlen == 1) {
3171 data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
3172 data = reqdata[0];
3173 } else if (reqlen == 2) {
3174 data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
3175 data = reqdata[0] | (reqdata[1] << 8);
3176 } else {
3177 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003178 return -EINVAL;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303179 }
3180
3181 r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
3182 if (r) {
3183 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
3184 " failed\n", channel, reqlen);
3185 return r;
3186 }
3187
3188 return 0;
3189}
3190
3191static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
3192 u8 *buf, int buflen, enum dss_dsi_content_type type)
Archit Tanejab8509752011-08-30 15:48:23 +05303193{
3194 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003195 u32 val;
3196 u8 dt;
3197 int r;
3198
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003199 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303200 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003201 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003202 r = -EIO;
3203 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003204 }
3205
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303206 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303207 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003208 DSSDBG("\theader: %08x\n", val);
3209 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303210 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003211 u16 err = FLD_GET(val, 23, 8);
3212 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003213 r = -EIO;
3214 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003215
Archit Tanejab3b89c02011-08-30 16:07:39 +05303216 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3217 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
3218 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003219 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303220 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303221 DSSDBG("\t%s short response, 1 byte: %02x\n",
3222 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3223 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003224
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003225 if (buflen < 1) {
3226 r = -EIO;
3227 goto err;
3228 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003229
3230 buf[0] = data;
3231
3232 return 1;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303233 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3234 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
3235 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003236 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303237 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303238 DSSDBG("\t%s short response, 2 byte: %04x\n",
3239 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3240 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003241
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003242 if (buflen < 2) {
3243 r = -EIO;
3244 goto err;
3245 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003246
3247 buf[0] = data & 0xff;
3248 buf[1] = (data >> 8) & 0xff;
3249
3250 return 2;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303251 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3252 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
3253 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003254 int w;
3255 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303256 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303257 DSSDBG("\t%s long response, len %d\n",
3258 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3259 "DCS", len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003260
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003261 if (len > buflen) {
3262 r = -EIO;
3263 goto err;
3264 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003265
3266 /* two byte checksum ends the packet, not included in len */
3267 for (w = 0; w < len + 2;) {
3268 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303269 val = dsi_read_reg(dsidev,
3270 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303271 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003272 DSSDBG("\t\t%02x %02x %02x %02x\n",
3273 (val >> 0) & 0xff,
3274 (val >> 8) & 0xff,
3275 (val >> 16) & 0xff,
3276 (val >> 24) & 0xff);
3277
3278 for (b = 0; b < 4; ++b) {
3279 if (w < len)
3280 buf[w] = (val >> (b * 8)) & 0xff;
3281 /* we discard the 2 byte checksum */
3282 ++w;
3283 }
3284 }
3285
3286 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003287 } else {
3288 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003289 r = -EIO;
3290 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003291 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003292
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003293err:
Archit Tanejab3b89c02011-08-30 16:07:39 +05303294 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
3295 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003296
Archit Tanejab8509752011-08-30 15:48:23 +05303297 return r;
3298}
3299
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003300static int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
Archit Tanejab8509752011-08-30 15:48:23 +05303301 u8 *buf, int buflen)
3302{
3303 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3304 int r;
3305
Archit Taneja9e7e9372012-08-14 12:29:22 +05303306 r = dsi_vc_dcs_send_read_request(dsidev, channel, dcs_cmd);
Archit Tanejab8509752011-08-30 15:48:23 +05303307 if (r)
3308 goto err;
3309
3310 r = dsi_vc_send_bta_sync(dssdev, channel);
3311 if (r)
3312 goto err;
3313
Archit Tanejab3b89c02011-08-30 16:07:39 +05303314 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3315 DSS_DSI_CONTENT_DCS);
Archit Tanejab8509752011-08-30 15:48:23 +05303316 if (r < 0)
3317 goto err;
3318
3319 if (r != buflen) {
3320 r = -EIO;
3321 goto err;
3322 }
3323
3324 return 0;
3325err:
3326 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
3327 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003328}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003329
Archit Tanejab3b89c02011-08-30 16:07:39 +05303330static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
3331 u8 *reqdata, int reqlen, u8 *buf, int buflen)
3332{
3333 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3334 int r;
3335
Archit Taneja9e7e9372012-08-14 12:29:22 +05303336 r = dsi_vc_generic_send_read_request(dsidev, channel, reqdata, reqlen);
Archit Tanejab3b89c02011-08-30 16:07:39 +05303337 if (r)
3338 return r;
3339
3340 r = dsi_vc_send_bta_sync(dssdev, channel);
3341 if (r)
3342 return r;
3343
3344 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3345 DSS_DSI_CONTENT_GENERIC);
3346 if (r < 0)
3347 return r;
3348
3349 if (r != buflen) {
3350 r = -EIO;
3351 return r;
3352 }
3353
3354 return 0;
3355}
3356
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003357static int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
Archit Taneja1ffefe72011-05-12 17:26:24 +05303358 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003359{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303360 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3361
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303362 return dsi_vc_send_short(dsidev, channel,
3363 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003364}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003365
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303366static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003367{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303368 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003369 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003370 int r, i;
3371 unsigned mask;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003372
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05303373 DSSDBG("Entering ULPS");
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003374
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303375 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003376
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303377 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003378
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303379 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003380 return 0;
3381
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003382 /* DDR_CLK_ALWAYS_ON */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303383 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003384 dsi_if_enable(dsidev, 0);
3385 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
3386 dsi_if_enable(dsidev, 1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003387 }
3388
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303389 dsi_sync_vc(dsidev, 0);
3390 dsi_sync_vc(dsidev, 1);
3391 dsi_sync_vc(dsidev, 2);
3392 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003393
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303394 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003395
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303396 dsi_vc_enable(dsidev, 0, false);
3397 dsi_vc_enable(dsidev, 1, false);
3398 dsi_vc_enable(dsidev, 2, false);
3399 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003400
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303401 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003402 DSSERR("HS busy when enabling ULPS\n");
3403 return -EIO;
3404 }
3405
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303406 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003407 DSSERR("LP busy when enabling ULPS\n");
3408 return -EIO;
3409 }
3410
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303411 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003412 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3413 if (r)
3414 return r;
3415
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003416 mask = 0;
3417
3418 for (i = 0; i < dsi->num_lanes_supported; ++i) {
3419 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
3420 continue;
3421 mask |= 1 << i;
3422 }
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003423 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3424 /* LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003425 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003426
Tomi Valkeinena702c852011-10-12 10:10:21 +03003427 /* flush posted write and wait for SCP interface to finish the write */
3428 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003429
3430 if (wait_for_completion_timeout(&completion,
3431 msecs_to_jiffies(1000)) == 0) {
3432 DSSERR("ULPS enable timeout\n");
3433 r = -EIO;
3434 goto err;
3435 }
3436
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303437 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003438 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3439
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003440 /* Reset LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003441 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003442
Tomi Valkeinena702c852011-10-12 10:10:21 +03003443 /* flush posted write and wait for SCP interface to finish the write */
3444 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003445
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303446 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003447
3448 dsi_if_enable(dsidev, false);
3449
3450 dsi->ulps_enabled = true;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303451
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003452 return 0;
3453
3454err:
3455 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303456 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3457 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003458}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003459
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003460static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3461 unsigned ticks, bool x4, bool x16)
3462{
3463 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003464 unsigned long total_ticks;
3465 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303466
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003467 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303468
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003469 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003470 fck = dsi_fclk_rate(dsidev);
3471
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003472 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303473 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003474 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003475 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
3476 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
3477 dsi_write_reg(dsidev, DSI_TIMING2, r);
3478
3479 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3480
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003481 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3482 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303483 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3484 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003485}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003486
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003487static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3488 bool x8, bool x16)
3489{
3490 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003491 unsigned long total_ticks;
3492 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303493
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003494 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303495
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003496 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003497 fck = dsi_fclk_rate(dsidev);
3498
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003499 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303500 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003501 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003502 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
3503 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
3504 dsi_write_reg(dsidev, DSI_TIMING1, r);
3505
3506 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3507
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003508 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3509 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303510 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3511 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003512}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003513
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003514static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3515 unsigned ticks, bool x4, bool x16)
3516{
3517 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003518 unsigned long total_ticks;
3519 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303520
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003521 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303522
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003523 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003524 fck = dsi_fclk_rate(dsidev);
3525
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003526 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303527 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003528 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003529 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
3530 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
3531 dsi_write_reg(dsidev, DSI_TIMING1, r);
3532
3533 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3534
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003535 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3536 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303537 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3538 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003539}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003540
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003541static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3542 unsigned ticks, bool x4, bool x16)
3543{
3544 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003545 unsigned long total_ticks;
3546 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303547
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003548 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303549
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003550 /* ticks in TxByteClkHS */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003551 fck = dsi_get_txbyteclkhs(dsidev);
3552
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003553 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303554 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003555 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003556 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
3557 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
3558 dsi_write_reg(dsidev, DSI_TIMING2, r);
3559
3560 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3561
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003562 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3563 total_ticks,
3564 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303565 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003566}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303567
Archit Taneja9e7e9372012-08-14 12:29:22 +05303568static void dsi_config_vp_num_line_buffers(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303569{
Archit Tanejadca2b152012-08-16 18:02:00 +05303570 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303571 int num_line_buffers;
3572
Archit Tanejadca2b152012-08-16 18:02:00 +05303573 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05303574 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Tanejae67458a2012-08-13 14:17:30 +05303575 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303576 /*
3577 * Don't use line buffers if width is greater than the video
3578 * port's line buffer size
3579 */
Tomi Valkeinen99322572013-03-05 10:37:02 +02003580 if (dsi->line_buffer_size <= timings->x_res * bpp / 8)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303581 num_line_buffers = 0;
3582 else
3583 num_line_buffers = 2;
3584 } else {
3585 /* Use maximum number of line buffers in command mode */
3586 num_line_buffers = 2;
3587 }
3588
3589 /* LINE_BUFFER */
3590 REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
3591}
3592
Archit Taneja9e7e9372012-08-14 12:29:22 +05303593static void dsi_config_vp_sync_events(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303594{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303595 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003596 bool sync_end;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303597 u32 r;
3598
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003599 if (dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE)
3600 sync_end = true;
3601 else
3602 sync_end = false;
3603
Archit Taneja8af6ff02011-09-05 16:48:27 +05303604 r = dsi_read_reg(dsidev, DSI_CTRL);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05303605 r = FLD_MOD(r, 1, 9, 9); /* VP_DE_POL */
3606 r = FLD_MOD(r, 1, 10, 10); /* VP_HSYNC_POL */
3607 r = FLD_MOD(r, 1, 11, 11); /* VP_VSYNC_POL */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303608 r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003609 r = FLD_MOD(r, sync_end, 16, 16); /* VP_VSYNC_END */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303610 r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003611 r = FLD_MOD(r, sync_end, 18, 18); /* VP_HSYNC_END */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303612 dsi_write_reg(dsidev, DSI_CTRL, r);
3613}
3614
Archit Taneja9e7e9372012-08-14 12:29:22 +05303615static void dsi_config_blanking_modes(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303616{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303617 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3618 int blanking_mode = dsi->vm_timings.blanking_mode;
3619 int hfp_blanking_mode = dsi->vm_timings.hfp_blanking_mode;
3620 int hbp_blanking_mode = dsi->vm_timings.hbp_blanking_mode;
3621 int hsa_blanking_mode = dsi->vm_timings.hsa_blanking_mode;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303622 u32 r;
3623
3624 /*
3625 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3626 * 1 = Long blanking packets are sent in corresponding blanking periods
3627 */
3628 r = dsi_read_reg(dsidev, DSI_CTRL);
3629 r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
3630 r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
3631 r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
3632 r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
3633 dsi_write_reg(dsidev, DSI_CTRL, r);
3634}
3635
Archit Taneja6f28c292012-05-15 11:32:18 +05303636/*
3637 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
3638 * results in maximum transition time for data and clock lanes to enter and
3639 * exit HS mode. Hence, this is the scenario where the least amount of command
3640 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
3641 * clock cycles that can be used to interleave command mode data in HS so that
3642 * all scenarios are satisfied.
3643 */
3644static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
3645 int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
3646{
3647 int transition;
3648
3649 /*
3650 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
3651 * time of data lanes only, if it isn't set, we need to consider HS
3652 * transition time of both data and clock lanes. HS transition time
3653 * of Scenario 3 is considered.
3654 */
3655 if (ddr_alwon) {
3656 transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
3657 } else {
3658 int trans1, trans2;
3659 trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
3660 trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
3661 enter_hs + 1;
3662 transition = max(trans1, trans2);
3663 }
3664
3665 return blank > transition ? blank - transition : 0;
3666}
3667
3668/*
3669 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
3670 * results in maximum transition time for data lanes to enter and exit LP mode.
3671 * Hence, this is the scenario where the least amount of command mode data can
3672 * be interleaved. We program the minimum amount of bytes that can be
3673 * interleaved in LP so that all scenarios are satisfied.
3674 */
3675static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
3676 int lp_clk_div, int tdsi_fclk)
3677{
3678 int trans_lp; /* time required for a LP transition, in TXBYTECLKHS */
3679 int tlp_avail; /* time left for interleaving commands, in CLKIN4DDR */
3680 int ttxclkesc; /* period of LP transmit escape clock, in CLKIN4DDR */
3681 int thsbyte_clk = 16; /* Period of TXBYTECLKHS clock, in CLKIN4DDR */
3682 int lp_inter; /* cmd mode data that can be interleaved, in bytes */
3683
3684 /* maximum LP transition time according to Scenario 1 */
3685 trans_lp = exit_hs + max(enter_hs, 2) + 1;
3686
3687 /* CLKIN4DDR = 16 * TXBYTECLKHS */
3688 tlp_avail = thsbyte_clk * (blank - trans_lp);
3689
Archit Taneja2e063c32012-06-04 13:36:34 +05303690 ttxclkesc = tdsi_fclk * lp_clk_div;
Archit Taneja6f28c292012-05-15 11:32:18 +05303691
3692 lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
3693 26) / 16;
3694
3695 return max(lp_inter, 0);
3696}
3697
Tomi Valkeinen57612172012-11-27 17:32:36 +02003698static void dsi_config_cmd_mode_interleaving(struct platform_device *dsidev)
Archit Taneja6f28c292012-05-15 11:32:18 +05303699{
Archit Taneja6f28c292012-05-15 11:32:18 +05303700 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3701 int blanking_mode;
3702 int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
3703 int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
3704 int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
3705 int tclk_trail, ths_exit, exiths_clk;
3706 bool ddr_alwon;
Archit Tanejae67458a2012-08-13 14:17:30 +05303707 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05303708 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja6f28c292012-05-15 11:32:18 +05303709 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02003710 int dsi_fclk_hsdiv = dsi->user_dsi_cinfo.regm_dsi + 1;
Archit Taneja6f28c292012-05-15 11:32:18 +05303711 int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
3712 int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
3713 int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
3714 int bl_interleave_hs = 0, bl_interleave_lp = 0;
3715 u32 r;
3716
3717 r = dsi_read_reg(dsidev, DSI_CTRL);
3718 blanking_mode = FLD_GET(r, 20, 20);
3719 hfp_blanking_mode = FLD_GET(r, 21, 21);
3720 hbp_blanking_mode = FLD_GET(r, 22, 22);
3721 hsa_blanking_mode = FLD_GET(r, 23, 23);
3722
3723 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3724 hbp = FLD_GET(r, 11, 0);
3725 hfp = FLD_GET(r, 23, 12);
3726 hsa = FLD_GET(r, 31, 24);
3727
3728 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
3729 ddr_clk_post = FLD_GET(r, 7, 0);
3730 ddr_clk_pre = FLD_GET(r, 15, 8);
3731
3732 r = dsi_read_reg(dsidev, DSI_VM_TIMING7);
3733 exit_hs_mode_lat = FLD_GET(r, 15, 0);
3734 enter_hs_mode_lat = FLD_GET(r, 31, 16);
3735
3736 r = dsi_read_reg(dsidev, DSI_CLK_CTRL);
3737 lp_clk_div = FLD_GET(r, 12, 0);
3738 ddr_alwon = FLD_GET(r, 13, 13);
3739
3740 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
3741 ths_exit = FLD_GET(r, 7, 0);
3742
3743 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
3744 tclk_trail = FLD_GET(r, 15, 8);
3745
3746 exiths_clk = ths_exit + tclk_trail;
3747
3748 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
3749 bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);
3750
3751 if (!hsa_blanking_mode) {
3752 hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
3753 enter_hs_mode_lat, exit_hs_mode_lat,
3754 exiths_clk, ddr_clk_pre, ddr_clk_post);
3755 hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
3756 enter_hs_mode_lat, exit_hs_mode_lat,
3757 lp_clk_div, dsi_fclk_hsdiv);
3758 }
3759
3760 if (!hfp_blanking_mode) {
3761 hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
3762 enter_hs_mode_lat, exit_hs_mode_lat,
3763 exiths_clk, ddr_clk_pre, ddr_clk_post);
3764 hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
3765 enter_hs_mode_lat, exit_hs_mode_lat,
3766 lp_clk_div, dsi_fclk_hsdiv);
3767 }
3768
3769 if (!hbp_blanking_mode) {
3770 hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
3771 enter_hs_mode_lat, exit_hs_mode_lat,
3772 exiths_clk, ddr_clk_pre, ddr_clk_post);
3773
3774 hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
3775 enter_hs_mode_lat, exit_hs_mode_lat,
3776 lp_clk_div, dsi_fclk_hsdiv);
3777 }
3778
3779 if (!blanking_mode) {
3780 bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
3781 enter_hs_mode_lat, exit_hs_mode_lat,
3782 exiths_clk, ddr_clk_pre, ddr_clk_post);
3783
3784 bl_interleave_lp = dsi_compute_interleave_lp(bllp,
3785 enter_hs_mode_lat, exit_hs_mode_lat,
3786 lp_clk_div, dsi_fclk_hsdiv);
3787 }
3788
3789 DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3790 hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
3791 bl_interleave_hs);
3792
3793 DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3794 hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
3795 bl_interleave_lp);
3796
3797 r = dsi_read_reg(dsidev, DSI_VM_TIMING4);
3798 r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
3799 r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
3800 r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
3801 dsi_write_reg(dsidev, DSI_VM_TIMING4, r);
3802
3803 r = dsi_read_reg(dsidev, DSI_VM_TIMING5);
3804 r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
3805 r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
3806 r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
3807 dsi_write_reg(dsidev, DSI_VM_TIMING5, r);
3808
3809 r = dsi_read_reg(dsidev, DSI_VM_TIMING6);
3810 r = FLD_MOD(r, bl_interleave_hs, 31, 15);
3811 r = FLD_MOD(r, bl_interleave_lp, 16, 0);
3812 dsi_write_reg(dsidev, DSI_VM_TIMING6, r);
3813}
3814
Tomi Valkeinen57612172012-11-27 17:32:36 +02003815static int dsi_proto_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003816{
Archit Taneja02c39602012-08-10 15:01:33 +05303817 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003818 u32 r;
3819 int buswidth = 0;
3820
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303821 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003822 DSI_FIFO_SIZE_32,
3823 DSI_FIFO_SIZE_32,
3824 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003825
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303826 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003827 DSI_FIFO_SIZE_32,
3828 DSI_FIFO_SIZE_32,
3829 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003830
3831 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303832 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
3833 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
3834 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
3835 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003836
Archit Taneja02c39602012-08-10 15:01:33 +05303837 switch (dsi_get_pixel_size(dsi->pix_fmt)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003838 case 16:
3839 buswidth = 0;
3840 break;
3841 case 18:
3842 buswidth = 1;
3843 break;
3844 case 24:
3845 buswidth = 2;
3846 break;
3847 default:
3848 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003849 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003850 }
3851
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303852 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003853 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
3854 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
3855 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
3856 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
3857 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
3858 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003859 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
3860 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05003861 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
3862 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
3863 /* DCS_CMD_CODE, 1=start, 0=continue */
3864 r = FLD_MOD(r, 0, 25, 25);
3865 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003866
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303867 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003868
Archit Taneja9e7e9372012-08-14 12:29:22 +05303869 dsi_config_vp_num_line_buffers(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303870
Archit Tanejadca2b152012-08-16 18:02:00 +05303871 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja9e7e9372012-08-14 12:29:22 +05303872 dsi_config_vp_sync_events(dsidev);
3873 dsi_config_blanking_modes(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02003874 dsi_config_cmd_mode_interleaving(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303875 }
3876
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303877 dsi_vc_initial_config(dsidev, 0);
3878 dsi_vc_initial_config(dsidev, 1);
3879 dsi_vc_initial_config(dsidev, 2);
3880 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003881
3882 return 0;
3883}
3884
Archit Taneja9e7e9372012-08-14 12:29:22 +05303885static void dsi_proto_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003886{
Tomi Valkeinendb186442011-10-13 16:12:29 +03003887 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003888 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
3889 unsigned tclk_pre, tclk_post;
3890 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
3891 unsigned ths_trail, ths_exit;
3892 unsigned ddr_clk_pre, ddr_clk_post;
3893 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
3894 unsigned ths_eot;
Tomi Valkeinendb186442011-10-13 16:12:29 +03003895 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003896 u32 r;
3897
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303898 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003899 ths_prepare = FLD_GET(r, 31, 24);
3900 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
3901 ths_zero = ths_prepare_ths_zero - ths_prepare;
3902 ths_trail = FLD_GET(r, 15, 8);
3903 ths_exit = FLD_GET(r, 7, 0);
3904
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303905 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03003906 tlpx = FLD_GET(r, 20, 16) * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003907 tclk_trail = FLD_GET(r, 15, 8);
3908 tclk_zero = FLD_GET(r, 7, 0);
3909
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303910 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003911 tclk_prepare = FLD_GET(r, 7, 0);
3912
3913 /* min 8*UI */
3914 tclk_pre = 20;
3915 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303916 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003917
Archit Taneja8af6ff02011-09-05 16:48:27 +05303918 ths_eot = DIV_ROUND_UP(4, ndl);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003919
3920 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
3921 4);
3922 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
3923
3924 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
3925 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
3926
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303927 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003928 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
3929 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303930 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003931
3932 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
3933 ddr_clk_pre,
3934 ddr_clk_post);
3935
3936 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
3937 DIV_ROUND_UP(ths_prepare, 4) +
3938 DIV_ROUND_UP(ths_zero + 3, 4);
3939
3940 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
3941
3942 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
3943 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303944 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003945
3946 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
3947 enter_hs_mode_lat, exit_hs_mode_lat);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303948
Archit Tanejadca2b152012-08-16 18:02:00 +05303949 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05303950 /* TODO: Implement a video mode check_timings function */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303951 int hsa = dsi->vm_timings.hsa;
3952 int hfp = dsi->vm_timings.hfp;
3953 int hbp = dsi->vm_timings.hbp;
3954 int vsa = dsi->vm_timings.vsa;
3955 int vfp = dsi->vm_timings.vfp;
3956 int vbp = dsi->vm_timings.vbp;
3957 int window_sync = dsi->vm_timings.window_sync;
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003958 bool hsync_end;
Archit Tanejae67458a2012-08-13 14:17:30 +05303959 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05303960 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303961 int tl, t_he, width_bytes;
3962
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003963 hsync_end = dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303964 t_he = hsync_end ?
3965 ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
3966
3967 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
3968
3969 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
3970 tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
3971 DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
3972
3973 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
3974 hfp, hsync_end ? hsa : 0, tl);
3975 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
3976 vsa, timings->y_res);
3977
3978 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3979 r = FLD_MOD(r, hbp, 11, 0); /* HBP */
3980 r = FLD_MOD(r, hfp, 23, 12); /* HFP */
3981 r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
3982 dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
3983
3984 r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
3985 r = FLD_MOD(r, vbp, 7, 0); /* VBP */
3986 r = FLD_MOD(r, vfp, 15, 8); /* VFP */
3987 r = FLD_MOD(r, vsa, 23, 16); /* VSA */
3988 r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
3989 dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
3990
3991 r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
3992 r = FLD_MOD(r, timings->y_res, 14, 0); /* VACT */
3993 r = FLD_MOD(r, tl, 31, 16); /* TL */
3994 dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
3995 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003996}
3997
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003998static int dsi_configure_pins(struct omap_dss_device *dssdev,
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03003999 const struct omap_dsi_pin_config *pin_cfg)
4000{
4001 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4002 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4003 int num_pins;
4004 const int *pins;
4005 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
4006 int num_lanes;
4007 int i;
4008
4009 static const enum dsi_lane_function functions[] = {
4010 DSI_LANE_CLK,
4011 DSI_LANE_DATA1,
4012 DSI_LANE_DATA2,
4013 DSI_LANE_DATA3,
4014 DSI_LANE_DATA4,
4015 };
4016
4017 num_pins = pin_cfg->num_pins;
4018 pins = pin_cfg->pins;
4019
4020 if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
4021 || num_pins % 2 != 0)
4022 return -EINVAL;
4023
4024 for (i = 0; i < DSI_MAX_NR_LANES; ++i)
4025 lanes[i].function = DSI_LANE_UNUSED;
4026
4027 num_lanes = 0;
4028
4029 for (i = 0; i < num_pins; i += 2) {
4030 u8 lane, pol;
4031 int dx, dy;
4032
4033 dx = pins[i];
4034 dy = pins[i + 1];
4035
4036 if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
4037 return -EINVAL;
4038
4039 if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
4040 return -EINVAL;
4041
4042 if (dx & 1) {
4043 if (dy != dx - 1)
4044 return -EINVAL;
4045 pol = 1;
4046 } else {
4047 if (dy != dx + 1)
4048 return -EINVAL;
4049 pol = 0;
4050 }
4051
4052 lane = dx / 2;
4053
4054 lanes[lane].function = functions[i / 2];
4055 lanes[lane].polarity = pol;
4056 num_lanes++;
4057 }
4058
4059 memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
4060 dsi->num_lanes_used = num_lanes;
4061
4062 return 0;
4063}
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03004064
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004065static int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304066{
4067 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejae67458a2012-08-13 14:17:30 +05304068 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004069 struct omap_overlay_manager *mgr = dsi->output.manager;
Archit Taneja02c39602012-08-10 15:01:33 +05304070 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03004071 struct omap_dss_device *out = &dsi->output;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304072 u8 data_type;
4073 u16 word_count;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004074 int r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304075
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004076 if (out == NULL || out->manager == NULL) {
4077 DSSERR("failed to enable display: no output/manager\n");
4078 return -ENODEV;
4079 }
4080
4081 r = dsi_display_init_dispc(dsidev, mgr);
4082 if (r)
4083 goto err_init_dispc;
4084
Archit Tanejadca2b152012-08-16 18:02:00 +05304085 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05304086 switch (dsi->pix_fmt) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004087 case OMAP_DSS_DSI_FMT_RGB888:
4088 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
4089 break;
4090 case OMAP_DSS_DSI_FMT_RGB666:
4091 data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
4092 break;
4093 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
4094 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
4095 break;
4096 case OMAP_DSS_DSI_FMT_RGB565:
4097 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
4098 break;
4099 default:
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004100 r = -EINVAL;
4101 goto err_pix_fmt;
Joe Perchescf6ac4ce2013-10-08 16:23:24 -07004102 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304103
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004104 dsi_if_enable(dsidev, false);
4105 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304106
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004107 /* MODE, 1 = video mode */
4108 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304109
Archit Tanejae67458a2012-08-13 14:17:30 +05304110 word_count = DIV_ROUND_UP(dsi->timings.x_res * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304111
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004112 dsi_vc_write_long_header(dsidev, channel, data_type,
4113 word_count, 0);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304114
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004115 dsi_vc_enable(dsidev, channel, true);
4116 dsi_if_enable(dsidev, true);
4117 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304118
Archit Tanejaeea83402012-09-04 11:42:36 +05304119 r = dss_mgr_enable(mgr);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004120 if (r)
4121 goto err_mgr_enable;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304122
4123 return 0;
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004124
4125err_mgr_enable:
4126 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
4127 dsi_if_enable(dsidev, false);
4128 dsi_vc_enable(dsidev, channel, false);
4129 }
4130err_pix_fmt:
4131 dsi_display_uninit_dispc(dsidev, mgr);
4132err_init_dispc:
4133 return r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304134}
Archit Taneja8af6ff02011-09-05 16:48:27 +05304135
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004136static void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304137{
4138 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejadca2b152012-08-16 18:02:00 +05304139 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004140 struct omap_overlay_manager *mgr = dsi->output.manager;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304141
Archit Tanejadca2b152012-08-16 18:02:00 +05304142 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004143 dsi_if_enable(dsidev, false);
4144 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304145
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004146 /* MODE, 0 = command mode */
4147 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304148
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004149 dsi_vc_enable(dsidev, channel, true);
4150 dsi_if_enable(dsidev, true);
4151 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304152
Archit Tanejaeea83402012-09-04 11:42:36 +05304153 dss_mgr_disable(mgr);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004154
4155 dsi_display_uninit_dispc(dsidev, mgr);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304156}
Archit Taneja8af6ff02011-09-05 16:48:27 +05304157
Tomi Valkeinen57612172012-11-27 17:32:36 +02004158static void dsi_update_screen_dispc(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004159{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304160 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004161 struct omap_overlay_manager *mgr = dsi->output.manager;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004162 unsigned bytespp;
4163 unsigned bytespl;
4164 unsigned bytespf;
4165 unsigned total_len;
4166 unsigned packet_payload;
4167 unsigned packet_len;
4168 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004169 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304170 const unsigned channel = dsi->update_channel;
Tomi Valkeinen99322572013-03-05 10:37:02 +02004171 const unsigned line_buf_size = dsi->line_buffer_size;
Archit Taneja55cd63a2012-08-09 15:41:13 +05304172 u16 w = dsi->timings.x_res;
4173 u16 h = dsi->timings.y_res;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004174
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004175 DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004176
Archit Tanejad6049142011-08-22 11:58:08 +05304177 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004178
Archit Taneja02c39602012-08-10 15:01:33 +05304179 bytespp = dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004180 bytespl = w * bytespp;
4181 bytespf = bytespl * h;
4182
4183 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
4184 * number of lines in a packet. See errata about VP_CLK_RATIO */
4185
4186 if (bytespf < line_buf_size)
4187 packet_payload = bytespf;
4188 else
4189 packet_payload = (line_buf_size) / bytespl * bytespl;
4190
4191 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
4192 total_len = (bytespf / packet_payload) * packet_len;
4193
4194 if (bytespf % packet_payload)
4195 total_len += (bytespf % packet_payload) + 1;
4196
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004197 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304198 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004199
Archit Taneja7a7c48f2011-08-25 18:25:03 +05304200 dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304201 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004202
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304203 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004204 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
4205 else
4206 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304207 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004208
4209 /* We put SIDLEMODE to no-idle for the duration of the transfer,
4210 * because DSS interrupts are not capable of waking up the CPU and the
4211 * framedone interrupt could be delayed for quite a long time. I think
4212 * the same goes for any DSS interrupts, but for some reason I have not
4213 * seen the problem anywhere else than here.
4214 */
4215 dispc_disable_sidle();
4216
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304217 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004218
Archit Taneja49dbf582011-05-16 15:17:07 +05304219 r = schedule_delayed_work(&dsi->framedone_timeout_work,
4220 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004221 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004222
Archit Tanejaeea83402012-09-04 11:42:36 +05304223 dss_mgr_set_timings(mgr, &dsi->timings);
Archit Taneja55cd63a2012-08-09 15:41:13 +05304224
Archit Tanejaeea83402012-09-04 11:42:36 +05304225 dss_mgr_start_update(mgr);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004226
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304227 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004228 /* disable LP_RX_TO, so that we can receive TE. Time to wait
4229 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304230 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004231
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304232 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004233
4234#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304235 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004236#endif
4237 }
4238}
4239
4240#ifdef DSI_CATCH_MISSING_TE
4241static void dsi_te_timeout(unsigned long arg)
4242{
4243 DSSERR("TE not received for 250ms!\n");
4244}
4245#endif
4246
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304247static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004248{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304249 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4250
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004251 /* SIDLEMODE back to smart-idle */
4252 dispc_enable_sidle();
4253
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304254 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004255 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304256 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004257 }
4258
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304259 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004260
4261 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304262 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004263}
4264
4265static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4266{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304267 struct dsi_data *dsi = container_of(work, struct dsi_data,
4268 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004269 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4270 * 250ms which would conflict with this timeout work. What should be
4271 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004272 * possibly scheduled framedone work. However, cancelling the transfer
4273 * on the HW is buggy, and would probably require resetting the whole
4274 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004275
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004276 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004277
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304278 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004279}
4280
Tomi Valkeinen15502022012-10-10 13:59:07 +03004281static void dsi_framedone_irq_callback(void *data)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004282{
Archit Taneja9e7e9372012-08-14 12:29:22 +05304283 struct platform_device *dsidev = (struct platform_device *) data;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304284 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4285
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004286 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4287 * turns itself off. However, DSI still has the pixels in its buffers,
4288 * and is sending the data.
4289 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004290
Tejun Heo136b5722012-08-21 13:18:24 -07004291 cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004292
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304293 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004294}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004295
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004296static int dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004297 void (*callback)(int, void *), void *data)
4298{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304299 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304300 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004301 u16 dw, dh;
4302
4303 dsi_perf_mark_setup(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304304
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304305 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004306
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004307 dsi->framedone_callback = callback;
4308 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004309
Archit Tanejae3525742012-08-09 15:23:43 +05304310 dw = dsi->timings.x_res;
4311 dh = dsi->timings.y_res;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004312
Tomi Valkeinen477fed72013-10-02 14:41:24 +03004313#ifdef DSI_PERF_MEASURE
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004314 dsi->update_bytes = dw * dh *
Archit Taneja02c39602012-08-10 15:01:33 +05304315 dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004316#endif
Tomi Valkeinen57612172012-11-27 17:32:36 +02004317 dsi_update_screen_dispc(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004318
4319 return 0;
4320}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004321
4322/* Display funcs */
4323
Tomi Valkeinen57612172012-11-27 17:32:36 +02004324static int dsi_configure_dispc_clocks(struct platform_device *dsidev)
Archit Taneja7d2572f2012-06-29 14:31:07 +05304325{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304326 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4327 struct dispc_clock_info dispc_cinfo;
4328 int r;
Tomi Valkeinen17518182013-03-07 11:21:45 +02004329 unsigned long fck;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304330
4331 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
4332
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004333 dispc_cinfo.lck_div = dsi->user_dispc_cinfo.lck_div;
4334 dispc_cinfo.pck_div = dsi->user_dispc_cinfo.pck_div;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304335
4336 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4337 if (r) {
4338 DSSERR("Failed to calc dispc clocks\n");
4339 return r;
4340 }
4341
4342 dsi->mgr_config.clock_info = dispc_cinfo;
4343
4344 return 0;
4345}
4346
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004347static int dsi_display_init_dispc(struct platform_device *dsidev,
4348 struct omap_overlay_manager *mgr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004349{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304350 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304351 int r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304352
Tomi Valkeinen4ce9e332013-03-05 17:11:16 +02004353 dss_select_lcd_clk_source(mgr->id, dsi->module_id == 0 ?
4354 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
4355 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004356
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004357 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Tomi Valkeinen15502022012-10-10 13:59:07 +03004358 r = dss_mgr_register_framedone_handler(mgr,
4359 dsi_framedone_irq_callback, dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304360 if (r) {
Tomi Valkeinen15502022012-10-10 13:59:07 +03004361 DSSERR("can't register FRAMEDONE handler\n");
Archit Taneja7d2572f2012-06-29 14:31:07 +05304362 goto err;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304363 }
4364
Archit Taneja7d2572f2012-06-29 14:31:07 +05304365 dsi->mgr_config.stallmode = true;
4366 dsi->mgr_config.fifohandcheck = true;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304367 } else {
Archit Taneja7d2572f2012-06-29 14:31:07 +05304368 dsi->mgr_config.stallmode = false;
4369 dsi->mgr_config.fifohandcheck = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004370 }
4371
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304372 /*
4373 * override interlace, logic level and edge related parameters in
4374 * omap_video_timings with default values
4375 */
Archit Tanejae67458a2012-08-13 14:17:30 +05304376 dsi->timings.interlace = false;
4377 dsi->timings.hsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4378 dsi->timings.vsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4379 dsi->timings.data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
4380 dsi->timings.de_level = OMAPDSS_SIG_ACTIVE_HIGH;
4381 dsi->timings.sync_pclk_edge = OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES;
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304382
Archit Tanejaeea83402012-09-04 11:42:36 +05304383 dss_mgr_set_timings(mgr, &dsi->timings);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304384
Tomi Valkeinen57612172012-11-27 17:32:36 +02004385 r = dsi_configure_dispc_clocks(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304386 if (r)
4387 goto err1;
4388
4389 dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
4390 dsi->mgr_config.video_port_width =
Archit Taneja02c39602012-08-10 15:01:33 +05304391 dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304392 dsi->mgr_config.lcden_sig_polarity = 0;
4393
Archit Tanejaeea83402012-09-04 11:42:36 +05304394 dss_mgr_set_lcd_config(mgr, &dsi->mgr_config);
Archit Tanejad21f43b2012-06-21 09:45:11 +05304395
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004396 return 0;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304397err1:
Archit Tanejadca2b152012-08-16 18:02:00 +05304398 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
Tomi Valkeinen15502022012-10-10 13:59:07 +03004399 dss_mgr_unregister_framedone_handler(mgr,
4400 dsi_framedone_irq_callback, dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304401err:
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004402 dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304403 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004404}
4405
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004406static void dsi_display_uninit_dispc(struct platform_device *dsidev,
4407 struct omap_overlay_manager *mgr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004408{
Archit Tanejadca2b152012-08-16 18:02:00 +05304409 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4410
Tomi Valkeinen15502022012-10-10 13:59:07 +03004411 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
4412 dss_mgr_unregister_framedone_handler(mgr,
4413 dsi_framedone_irq_callback, dsidev);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004414
4415 dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004416}
4417
Tomi Valkeinen57612172012-11-27 17:32:36 +02004418static int dsi_configure_dsi_clocks(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004419{
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004420 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004421 struct dsi_clock_info cinfo;
4422 int r;
4423
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004424 cinfo = dsi->user_dsi_cinfo;
4425
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02004426 r = dsi_calc_clock_rates(dsidev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004427 if (r) {
4428 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004429 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004430 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004431
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304432 r = dsi_pll_set_clock_div(dsidev, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004433 if (r) {
4434 DSSERR("Failed to set dsi clocks\n");
4435 return r;
4436 }
4437
4438 return 0;
4439}
4440
Tomi Valkeinen57612172012-11-27 17:32:36 +02004441static int dsi_display_init_dsi(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004442{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004443 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004444 int r;
4445
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304446 r = dsi_pll_init(dsidev, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004447 if (r)
4448 goto err0;
4449
Tomi Valkeinen57612172012-11-27 17:32:36 +02004450 r = dsi_configure_dsi_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004451 if (r)
4452 goto err1;
4453
Tomi Valkeinen4ce9e332013-03-05 17:11:16 +02004454 dss_select_dsi_clk_source(dsi->module_id, dsi->module_id == 0 ?
4455 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
4456 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004457
4458 DSSDBG("PLL OK\n");
4459
Archit Taneja9e7e9372012-08-14 12:29:22 +05304460 r = dsi_cio_init(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004461 if (r)
4462 goto err2;
4463
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304464 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004465
Archit Taneja9e7e9372012-08-14 12:29:22 +05304466 dsi_proto_timings(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004467 dsi_set_lp_clk_divisor(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004468
4469 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304470 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004471
Tomi Valkeinen57612172012-11-27 17:32:36 +02004472 r = dsi_proto_config(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004473 if (r)
4474 goto err3;
4475
4476 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304477 dsi_vc_enable(dsidev, 0, 1);
4478 dsi_vc_enable(dsidev, 1, 1);
4479 dsi_vc_enable(dsidev, 2, 1);
4480 dsi_vc_enable(dsidev, 3, 1);
4481 dsi_if_enable(dsidev, 1);
4482 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004483
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004484 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004485err3:
Archit Taneja9e7e9372012-08-14 12:29:22 +05304486 dsi_cio_uninit(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004487err2:
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004488 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004489err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304490 dsi_pll_uninit(dsidev, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004491err0:
4492 return r;
4493}
4494
Tomi Valkeinen57612172012-11-27 17:32:36 +02004495static void dsi_display_uninit_dsi(struct platform_device *dsidev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004496 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004497{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304498 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304499
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304500 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304501 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004502
Ville Syrjäläd7370102010-04-22 22:50:09 +02004503 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304504 dsi_if_enable(dsidev, 0);
4505 dsi_vc_enable(dsidev, 0, 0);
4506 dsi_vc_enable(dsidev, 1, 0);
4507 dsi_vc_enable(dsidev, 2, 0);
4508 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004509
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004510 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Archit Taneja9e7e9372012-08-14 12:29:22 +05304511 dsi_cio_uninit(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304512 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004513}
4514
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004515static int dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004516{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304517 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304518 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004519 int r = 0;
4520
4521 DSSDBG("dsi_display_enable\n");
4522
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304523 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004524
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304525 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004526
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004527 r = dsi_runtime_get(dsidev);
4528 if (r)
4529 goto err_get_dsi;
4530
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304531 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004532
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004533 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004534
Tomi Valkeinen57612172012-11-27 17:32:36 +02004535 r = dsi_display_init_dsi(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004536 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004537 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004538
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304539 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004540
4541 return 0;
4542
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004543err_init_dsi:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304544 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004545 dsi_runtime_put(dsidev);
4546err_get_dsi:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304547 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004548 DSSDBG("dsi_display_enable FAILED\n");
4549 return r;
4550}
4551
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004552static void dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004553 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004554{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304555 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304556 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304557
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004558 DSSDBG("dsi_display_disable\n");
4559
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304560 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004561
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304562 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004563
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004564 dsi_sync_vc(dsidev, 0);
4565 dsi_sync_vc(dsidev, 1);
4566 dsi_sync_vc(dsidev, 2);
4567 dsi_sync_vc(dsidev, 3);
4568
Tomi Valkeinen57612172012-11-27 17:32:36 +02004569 dsi_display_uninit_dsi(dsidev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004570
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004571 dsi_runtime_put(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304572 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004573
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304574 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004575}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004576
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004577static int dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004578{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304579 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4580 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4581
4582 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004583 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004584}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004585
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004586#ifdef PRINT_VERBOSE_VM_TIMINGS
4587static void print_dsi_vm(const char *str,
4588 const struct omap_dss_dsi_videomode_timings *t)
4589{
4590 unsigned long byteclk = t->hsclk / 4;
4591 int bl, wc, pps, tot;
4592
4593 wc = DIV_ROUND_UP(t->hact * t->bitspp, 8);
4594 pps = DIV_ROUND_UP(wc + 6, t->ndl); /* pixel packet size */
4595 bl = t->hss + t->hsa + t->hse + t->hbp + t->hfp;
4596 tot = bl + pps;
4597
4598#define TO_DSI_T(x) ((u32)div64_u64((u64)x * 1000000000llu, byteclk))
4599
4600 pr_debug("%s bck %lu, %u/%u/%u/%u/%u/%u = %u+%u = %u, "
4601 "%u/%u/%u/%u/%u/%u = %u + %u = %u\n",
4602 str,
4603 byteclk,
4604 t->hss, t->hsa, t->hse, t->hbp, pps, t->hfp,
4605 bl, pps, tot,
4606 TO_DSI_T(t->hss),
4607 TO_DSI_T(t->hsa),
4608 TO_DSI_T(t->hse),
4609 TO_DSI_T(t->hbp),
4610 TO_DSI_T(pps),
4611 TO_DSI_T(t->hfp),
4612
4613 TO_DSI_T(bl),
4614 TO_DSI_T(pps),
4615
4616 TO_DSI_T(tot));
4617#undef TO_DSI_T
4618}
4619
4620static void print_dispc_vm(const char *str, const struct omap_video_timings *t)
4621{
4622 unsigned long pck = t->pixel_clock * 1000;
4623 int hact, bl, tot;
4624
4625 hact = t->x_res;
4626 bl = t->hsw + t->hbp + t->hfp;
4627 tot = hact + bl;
4628
4629#define TO_DISPC_T(x) ((u32)div64_u64((u64)x * 1000000000llu, pck))
4630
4631 pr_debug("%s pck %lu, %u/%u/%u/%u = %u+%u = %u, "
4632 "%u/%u/%u/%u = %u + %u = %u\n",
4633 str,
4634 pck,
4635 t->hsw, t->hbp, hact, t->hfp,
4636 bl, hact, tot,
4637 TO_DISPC_T(t->hsw),
4638 TO_DISPC_T(t->hbp),
4639 TO_DISPC_T(hact),
4640 TO_DISPC_T(t->hfp),
4641 TO_DISPC_T(bl),
4642 TO_DISPC_T(hact),
4643 TO_DISPC_T(tot));
4644#undef TO_DISPC_T
4645}
4646
4647/* note: this is not quite accurate */
4648static void print_dsi_dispc_vm(const char *str,
4649 const struct omap_dss_dsi_videomode_timings *t)
4650{
4651 struct omap_video_timings vm = { 0 };
4652 unsigned long byteclk = t->hsclk / 4;
4653 unsigned long pck;
4654 u64 dsi_tput;
4655 int dsi_hact, dsi_htot;
4656
4657 dsi_tput = (u64)byteclk * t->ndl * 8;
4658 pck = (u32)div64_u64(dsi_tput, t->bitspp);
4659 dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(t->hact * t->bitspp, 8) + 6, t->ndl);
4660 dsi_htot = t->hss + t->hsa + t->hse + t->hbp + dsi_hact + t->hfp;
4661
4662 vm.pixel_clock = pck / 1000;
4663 vm.hsw = div64_u64((u64)(t->hsa + t->hse) * pck, byteclk);
4664 vm.hbp = div64_u64((u64)t->hbp * pck, byteclk);
4665 vm.hfp = div64_u64((u64)t->hfp * pck, byteclk);
4666 vm.x_res = t->hact;
4667
4668 print_dispc_vm(str, &vm);
4669}
4670#endif /* PRINT_VERBOSE_VM_TIMINGS */
4671
4672static bool dsi_cm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
4673 unsigned long pck, void *data)
4674{
4675 struct dsi_clk_calc_ctx *ctx = data;
4676 struct omap_video_timings *t = &ctx->dispc_vm;
4677
4678 ctx->dispc_cinfo.lck_div = lckd;
4679 ctx->dispc_cinfo.pck_div = pckd;
4680 ctx->dispc_cinfo.lck = lck;
4681 ctx->dispc_cinfo.pck = pck;
4682
4683 *t = *ctx->config->timings;
4684 t->pixel_clock = pck / 1000;
4685 t->x_res = ctx->config->timings->x_res;
4686 t->y_res = ctx->config->timings->y_res;
4687 t->hsw = t->hfp = t->hbp = t->vsw = 1;
4688 t->vfp = t->vbp = 0;
4689
4690 return true;
4691}
4692
4693static bool dsi_cm_calc_hsdiv_cb(int regm_dispc, unsigned long dispc,
4694 void *data)
4695{
4696 struct dsi_clk_calc_ctx *ctx = data;
4697
4698 ctx->dsi_cinfo.regm_dispc = regm_dispc;
4699 ctx->dsi_cinfo.dsi_pll_hsdiv_dispc_clk = dispc;
4700
4701 return dispc_div_calc(dispc, ctx->req_pck_min, ctx->req_pck_max,
4702 dsi_cm_calc_dispc_cb, ctx);
4703}
4704
4705static bool dsi_cm_calc_pll_cb(int regn, int regm, unsigned long fint,
4706 unsigned long pll, void *data)
4707{
4708 struct dsi_clk_calc_ctx *ctx = data;
4709
4710 ctx->dsi_cinfo.regn = regn;
4711 ctx->dsi_cinfo.regm = regm;
4712 ctx->dsi_cinfo.fint = fint;
4713 ctx->dsi_cinfo.clkin4ddr = pll;
4714
4715 return dsi_hsdiv_calc(ctx->dsidev, pll, ctx->req_pck_min,
4716 dsi_cm_calc_hsdiv_cb, ctx);
4717}
4718
4719static bool dsi_cm_calc(struct dsi_data *dsi,
4720 const struct omap_dss_dsi_config *cfg,
4721 struct dsi_clk_calc_ctx *ctx)
4722{
4723 unsigned long clkin;
4724 int bitspp, ndl;
4725 unsigned long pll_min, pll_max;
4726 unsigned long pck, txbyteclk;
4727
4728 clkin = clk_get_rate(dsi->sys_clk);
4729 bitspp = dsi_get_pixel_size(cfg->pixel_format);
4730 ndl = dsi->num_lanes_used - 1;
4731
4732 /*
4733 * Here we should calculate minimum txbyteclk to be able to send the
4734 * frame in time, and also to handle TE. That's not very simple, though,
4735 * especially as we go to LP between each pixel packet due to HW
4736 * "feature". So let's just estimate very roughly and multiply by 1.5.
4737 */
4738 pck = cfg->timings->pixel_clock * 1000;
4739 pck = pck * 3 / 2;
4740 txbyteclk = pck * bitspp / 8 / ndl;
4741
4742 memset(ctx, 0, sizeof(*ctx));
4743 ctx->dsidev = dsi->pdev;
4744 ctx->config = cfg;
4745 ctx->req_pck_min = pck;
4746 ctx->req_pck_nom = pck;
4747 ctx->req_pck_max = pck * 3 / 2;
4748 ctx->dsi_cinfo.clkin = clkin;
4749
4750 pll_min = max(cfg->hs_clk_min * 4, txbyteclk * 4 * 4);
4751 pll_max = cfg->hs_clk_max * 4;
4752
4753 return dsi_pll_calc(dsi->pdev, clkin,
4754 pll_min, pll_max,
4755 dsi_cm_calc_pll_cb, ctx);
4756}
4757
4758static bool dsi_vm_calc_blanking(struct dsi_clk_calc_ctx *ctx)
4759{
4760 struct dsi_data *dsi = dsi_get_dsidrv_data(ctx->dsidev);
4761 const struct omap_dss_dsi_config *cfg = ctx->config;
4762 int bitspp = dsi_get_pixel_size(cfg->pixel_format);
4763 int ndl = dsi->num_lanes_used - 1;
4764 unsigned long hsclk = ctx->dsi_cinfo.clkin4ddr / 4;
4765 unsigned long byteclk = hsclk / 4;
4766
4767 unsigned long dispc_pck, req_pck_min, req_pck_nom, req_pck_max;
4768 int xres;
4769 int panel_htot, panel_hbl; /* pixels */
4770 int dispc_htot, dispc_hbl; /* pixels */
4771 int dsi_htot, dsi_hact, dsi_hbl, hss, hse; /* byteclks */
4772 int hfp, hsa, hbp;
4773 const struct omap_video_timings *req_vm;
4774 struct omap_video_timings *dispc_vm;
4775 struct omap_dss_dsi_videomode_timings *dsi_vm;
4776 u64 dsi_tput, dispc_tput;
4777
4778 dsi_tput = (u64)byteclk * ndl * 8;
4779
4780 req_vm = cfg->timings;
4781 req_pck_min = ctx->req_pck_min;
4782 req_pck_max = ctx->req_pck_max;
4783 req_pck_nom = ctx->req_pck_nom;
4784
4785 dispc_pck = ctx->dispc_cinfo.pck;
4786 dispc_tput = (u64)dispc_pck * bitspp;
4787
4788 xres = req_vm->x_res;
4789
4790 panel_hbl = req_vm->hfp + req_vm->hbp + req_vm->hsw;
4791 panel_htot = xres + panel_hbl;
4792
4793 dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(xres * bitspp, 8) + 6, ndl);
4794
4795 /*
4796 * When there are no line buffers, DISPC and DSI must have the
4797 * same tput. Otherwise DISPC tput needs to be higher than DSI's.
4798 */
4799 if (dsi->line_buffer_size < xres * bitspp / 8) {
4800 if (dispc_tput != dsi_tput)
4801 return false;
4802 } else {
4803 if (dispc_tput < dsi_tput)
4804 return false;
4805 }
4806
4807 /* DSI tput must be over the min requirement */
4808 if (dsi_tput < (u64)bitspp * req_pck_min)
4809 return false;
4810
4811 /* When non-burst mode, DSI tput must be below max requirement. */
4812 if (cfg->trans_mode != OMAP_DSS_DSI_BURST_MODE) {
4813 if (dsi_tput > (u64)bitspp * req_pck_max)
4814 return false;
4815 }
4816
4817 hss = DIV_ROUND_UP(4, ndl);
4818
4819 if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
4820 if (ndl == 3 && req_vm->hsw == 0)
4821 hse = 1;
4822 else
4823 hse = DIV_ROUND_UP(4, ndl);
4824 } else {
4825 hse = 0;
4826 }
4827
4828 /* DSI htot to match the panel's nominal pck */
4829 dsi_htot = div64_u64((u64)panel_htot * byteclk, req_pck_nom);
4830
4831 /* fail if there would be no time for blanking */
4832 if (dsi_htot < hss + hse + dsi_hact)
4833 return false;
4834
4835 /* total DSI blanking needed to achieve panel's TL */
4836 dsi_hbl = dsi_htot - dsi_hact;
4837
4838 /* DISPC htot to match the DSI TL */
4839 dispc_htot = div64_u64((u64)dsi_htot * dispc_pck, byteclk);
4840
4841 /* verify that the DSI and DISPC TLs are the same */
4842 if ((u64)dsi_htot * dispc_pck != (u64)dispc_htot * byteclk)
4843 return false;
4844
4845 dispc_hbl = dispc_htot - xres;
4846
4847 /* setup DSI videomode */
4848
4849 dsi_vm = &ctx->dsi_vm;
4850 memset(dsi_vm, 0, sizeof(*dsi_vm));
4851
4852 dsi_vm->hsclk = hsclk;
4853
4854 dsi_vm->ndl = ndl;
4855 dsi_vm->bitspp = bitspp;
4856
4857 if (cfg->trans_mode != OMAP_DSS_DSI_PULSE_MODE) {
4858 hsa = 0;
4859 } else if (ndl == 3 && req_vm->hsw == 0) {
4860 hsa = 0;
4861 } else {
4862 hsa = div64_u64((u64)req_vm->hsw * byteclk, req_pck_nom);
4863 hsa = max(hsa - hse, 1);
4864 }
4865
4866 hbp = div64_u64((u64)req_vm->hbp * byteclk, req_pck_nom);
4867 hbp = max(hbp, 1);
4868
4869 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4870 if (hfp < 1) {
4871 int t;
4872 /* we need to take cycles from hbp */
4873
4874 t = 1 - hfp;
4875 hbp = max(hbp - t, 1);
4876 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4877
4878 if (hfp < 1 && hsa > 0) {
4879 /* we need to take cycles from hsa */
4880 t = 1 - hfp;
4881 hsa = max(hsa - t, 1);
4882 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4883 }
4884 }
4885
4886 if (hfp < 1)
4887 return false;
4888
4889 dsi_vm->hss = hss;
4890 dsi_vm->hsa = hsa;
4891 dsi_vm->hse = hse;
4892 dsi_vm->hbp = hbp;
4893 dsi_vm->hact = xres;
4894 dsi_vm->hfp = hfp;
4895
4896 dsi_vm->vsa = req_vm->vsw;
4897 dsi_vm->vbp = req_vm->vbp;
4898 dsi_vm->vact = req_vm->y_res;
4899 dsi_vm->vfp = req_vm->vfp;
4900
4901 dsi_vm->trans_mode = cfg->trans_mode;
4902
4903 dsi_vm->blanking_mode = 0;
4904 dsi_vm->hsa_blanking_mode = 1;
4905 dsi_vm->hfp_blanking_mode = 1;
4906 dsi_vm->hbp_blanking_mode = 1;
4907
4908 dsi_vm->ddr_clk_always_on = cfg->ddr_clk_always_on;
4909 dsi_vm->window_sync = 4;
4910
4911 /* setup DISPC videomode */
4912
4913 dispc_vm = &ctx->dispc_vm;
4914 *dispc_vm = *req_vm;
4915 dispc_vm->pixel_clock = dispc_pck / 1000;
4916
4917 if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
4918 hsa = div64_u64((u64)req_vm->hsw * dispc_pck,
4919 req_pck_nom);
4920 hsa = max(hsa, 1);
4921 } else {
4922 hsa = 1;
4923 }
4924
4925 hbp = div64_u64((u64)req_vm->hbp * dispc_pck, req_pck_nom);
4926 hbp = max(hbp, 1);
4927
4928 hfp = dispc_hbl - hsa - hbp;
4929 if (hfp < 1) {
4930 int t;
4931 /* we need to take cycles from hbp */
4932
4933 t = 1 - hfp;
4934 hbp = max(hbp - t, 1);
4935 hfp = dispc_hbl - hsa - hbp;
4936
4937 if (hfp < 1) {
4938 /* we need to take cycles from hsa */
4939 t = 1 - hfp;
4940 hsa = max(hsa - t, 1);
4941 hfp = dispc_hbl - hsa - hbp;
4942 }
4943 }
4944
4945 if (hfp < 1)
4946 return false;
4947
4948 dispc_vm->hfp = hfp;
4949 dispc_vm->hsw = hsa;
4950 dispc_vm->hbp = hbp;
4951
4952 return true;
4953}
4954
4955
4956static bool dsi_vm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
4957 unsigned long pck, void *data)
4958{
4959 struct dsi_clk_calc_ctx *ctx = data;
4960
4961 ctx->dispc_cinfo.lck_div = lckd;
4962 ctx->dispc_cinfo.pck_div = pckd;
4963 ctx->dispc_cinfo.lck = lck;
4964 ctx->dispc_cinfo.pck = pck;
4965
4966 if (dsi_vm_calc_blanking(ctx) == false)
4967 return false;
4968
4969#ifdef PRINT_VERBOSE_VM_TIMINGS
4970 print_dispc_vm("dispc", &ctx->dispc_vm);
4971 print_dsi_vm("dsi ", &ctx->dsi_vm);
4972 print_dispc_vm("req ", ctx->config->timings);
4973 print_dsi_dispc_vm("act ", &ctx->dsi_vm);
4974#endif
4975
4976 return true;
4977}
4978
4979static bool dsi_vm_calc_hsdiv_cb(int regm_dispc, unsigned long dispc,
4980 void *data)
4981{
4982 struct dsi_clk_calc_ctx *ctx = data;
4983 unsigned long pck_max;
4984
4985 ctx->dsi_cinfo.regm_dispc = regm_dispc;
4986 ctx->dsi_cinfo.dsi_pll_hsdiv_dispc_clk = dispc;
4987
4988 /*
4989 * In burst mode we can let the dispc pck be arbitrarily high, but it
4990 * limits our scaling abilities. So for now, don't aim too high.
4991 */
4992
4993 if (ctx->config->trans_mode == OMAP_DSS_DSI_BURST_MODE)
4994 pck_max = ctx->req_pck_max + 10000000;
4995 else
4996 pck_max = ctx->req_pck_max;
4997
4998 return dispc_div_calc(dispc, ctx->req_pck_min, pck_max,
4999 dsi_vm_calc_dispc_cb, ctx);
5000}
5001
5002static bool dsi_vm_calc_pll_cb(int regn, int regm, unsigned long fint,
5003 unsigned long pll, void *data)
5004{
5005 struct dsi_clk_calc_ctx *ctx = data;
5006
5007 ctx->dsi_cinfo.regn = regn;
5008 ctx->dsi_cinfo.regm = regm;
5009 ctx->dsi_cinfo.fint = fint;
5010 ctx->dsi_cinfo.clkin4ddr = pll;
5011
5012 return dsi_hsdiv_calc(ctx->dsidev, pll, ctx->req_pck_min,
5013 dsi_vm_calc_hsdiv_cb, ctx);
5014}
5015
5016static bool dsi_vm_calc(struct dsi_data *dsi,
5017 const struct omap_dss_dsi_config *cfg,
5018 struct dsi_clk_calc_ctx *ctx)
5019{
5020 const struct omap_video_timings *t = cfg->timings;
5021 unsigned long clkin;
5022 unsigned long pll_min;
5023 unsigned long pll_max;
5024 int ndl = dsi->num_lanes_used - 1;
5025 int bitspp = dsi_get_pixel_size(cfg->pixel_format);
5026 unsigned long byteclk_min;
5027
5028 clkin = clk_get_rate(dsi->sys_clk);
5029
5030 memset(ctx, 0, sizeof(*ctx));
5031 ctx->dsidev = dsi->pdev;
5032 ctx->config = cfg;
5033
5034 ctx->dsi_cinfo.clkin = clkin;
5035
5036 /* these limits should come from the panel driver */
5037 ctx->req_pck_min = t->pixel_clock * 1000 - 1000;
5038 ctx->req_pck_nom = t->pixel_clock * 1000;
5039 ctx->req_pck_max = t->pixel_clock * 1000 + 1000;
5040
5041 byteclk_min = div64_u64((u64)ctx->req_pck_min * bitspp, ndl * 8);
5042 pll_min = max(cfg->hs_clk_min * 4, byteclk_min * 4 * 4);
5043
5044 if (cfg->trans_mode == OMAP_DSS_DSI_BURST_MODE) {
5045 pll_max = cfg->hs_clk_max * 4;
5046 } else {
5047 unsigned long byteclk_max;
5048 byteclk_max = div64_u64((u64)ctx->req_pck_max * bitspp,
5049 ndl * 8);
5050
5051 pll_max = byteclk_max * 4 * 4;
5052 }
5053
5054 return dsi_pll_calc(dsi->pdev, clkin,
5055 pll_min, pll_max,
5056 dsi_vm_calc_pll_cb, ctx);
5057}
5058
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005059static int dsi_set_config(struct omap_dss_device *dssdev,
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02005060 const struct omap_dss_dsi_config *config)
Archit Tanejae67458a2012-08-13 14:17:30 +05305061{
5062 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5063 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005064 struct dsi_clk_calc_ctx ctx;
5065 bool ok;
5066 int r;
Archit Tanejae67458a2012-08-13 14:17:30 +05305067
5068 mutex_lock(&dsi->lock);
5069
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02005070 dsi->pix_fmt = config->pixel_format;
5071 dsi->mode = config->mode;
5072
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005073 if (config->mode == OMAP_DSS_DSI_VIDEO_MODE)
5074 ok = dsi_vm_calc(dsi, config, &ctx);
5075 else
5076 ok = dsi_cm_calc(dsi, config, &ctx);
5077
5078 if (!ok) {
5079 DSSERR("failed to find suitable DSI clock settings\n");
5080 r = -EINVAL;
5081 goto err;
5082 }
5083
5084 dsi_pll_calc_dsi_fck(&ctx.dsi_cinfo);
5085
5086 r = dsi_lp_clock_calc(&ctx.dsi_cinfo, config->lp_clk_min,
5087 config->lp_clk_max);
5088 if (r) {
5089 DSSERR("failed to find suitable DSI LP clock settings\n");
5090 goto err;
5091 }
5092
5093 dsi->user_dsi_cinfo = ctx.dsi_cinfo;
5094 dsi->user_dispc_cinfo = ctx.dispc_cinfo;
5095
5096 dsi->timings = ctx.dispc_vm;
5097 dsi->vm_timings = ctx.dsi_vm;
Archit Tanejae67458a2012-08-13 14:17:30 +05305098
5099 mutex_unlock(&dsi->lock);
Archit Tanejae67458a2012-08-13 14:17:30 +05305100
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02005101 return 0;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005102err:
5103 mutex_unlock(&dsi->lock);
5104
5105 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005106}
Archit Taneja0b3ffe32012-08-13 22:13:39 +05305107
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005108/*
5109 * Return a hardcoded channel for the DSI output. This should work for
5110 * current use cases, but this can be later expanded to either resolve
5111 * the channel in some more dynamic manner, or get the channel as a user
5112 * parameter.
5113 */
5114static enum omap_channel dsi_get_channel(int module_id)
Archit Tanejae3525742012-08-09 15:23:43 +05305115{
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005116 switch (omapdss_get_version()) {
5117 case OMAPDSS_VER_OMAP24xx:
5118 DSSWARN("DSI not supported\n");
5119 return OMAP_DSS_CHANNEL_LCD;
Archit Tanejae3525742012-08-09 15:23:43 +05305120
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005121 case OMAPDSS_VER_OMAP34xx_ES1:
5122 case OMAPDSS_VER_OMAP34xx_ES3:
5123 case OMAPDSS_VER_OMAP3630:
5124 case OMAPDSS_VER_AM35xx:
5125 return OMAP_DSS_CHANNEL_LCD;
Archit Tanejae3525742012-08-09 15:23:43 +05305126
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005127 case OMAPDSS_VER_OMAP4430_ES1:
5128 case OMAPDSS_VER_OMAP4430_ES2:
5129 case OMAPDSS_VER_OMAP4:
5130 switch (module_id) {
5131 case 0:
5132 return OMAP_DSS_CHANNEL_LCD;
5133 case 1:
5134 return OMAP_DSS_CHANNEL_LCD2;
5135 default:
5136 DSSWARN("unsupported module id\n");
5137 return OMAP_DSS_CHANNEL_LCD;
5138 }
Archit Tanejae3525742012-08-09 15:23:43 +05305139
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005140 case OMAPDSS_VER_OMAP5:
5141 switch (module_id) {
5142 case 0:
5143 return OMAP_DSS_CHANNEL_LCD;
5144 case 1:
5145 return OMAP_DSS_CHANNEL_LCD3;
5146 default:
5147 DSSWARN("unsupported module id\n");
5148 return OMAP_DSS_CHANNEL_LCD;
5149 }
5150
5151 default:
5152 DSSWARN("unsupported DSS version\n");
5153 return OMAP_DSS_CHANNEL_LCD;
5154 }
Archit Taneja02c39602012-08-10 15:01:33 +05305155}
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02005156
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005157static int dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
Archit Taneja5ee3c142011-03-02 12:35:53 +05305158{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305159 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5160 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05305161 int i;
5162
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305163 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
5164 if (!dsi->vc[i].dssdev) {
5165 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305166 *channel = i;
5167 return 0;
5168 }
5169 }
5170
5171 DSSERR("cannot get VC for display %s", dssdev->name);
5172 return -ENOSPC;
5173}
Archit Taneja5ee3c142011-03-02 12:35:53 +05305174
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005175static int dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
Archit Taneja5ee3c142011-03-02 12:35:53 +05305176{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305177 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5178 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5179
Archit Taneja5ee3c142011-03-02 12:35:53 +05305180 if (vc_id < 0 || vc_id > 3) {
5181 DSSERR("VC ID out of range\n");
5182 return -EINVAL;
5183 }
5184
5185 if (channel < 0 || channel > 3) {
5186 DSSERR("Virtual Channel out of range\n");
5187 return -EINVAL;
5188 }
5189
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305190 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05305191 DSSERR("Virtual Channel not allocated to display %s\n",
5192 dssdev->name);
5193 return -EINVAL;
5194 }
5195
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305196 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305197
5198 return 0;
5199}
Archit Taneja5ee3c142011-03-02 12:35:53 +05305200
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005201static void dsi_release_vc(struct omap_dss_device *dssdev, int channel)
Archit Taneja5ee3c142011-03-02 12:35:53 +05305202{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305203 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5204 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5205
Archit Taneja5ee3c142011-03-02 12:35:53 +05305206 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305207 dsi->vc[channel].dssdev == dssdev) {
5208 dsi->vc[channel].dssdev = NULL;
5209 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305210 }
5211}
Archit Taneja5ee3c142011-03-02 12:35:53 +05305212
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305213void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03005214{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305215 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05305216 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05305217 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
5218 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03005219}
5220
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305221void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03005222{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305223 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05305224 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05305225 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
5226 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03005227}
5228
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305229static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
Taneja, Archit49641112011-03-14 23:28:23 -05005230{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305231 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5232
5233 dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
5234 dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
5235 dsi->regm_dispc_max =
5236 dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
5237 dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
5238 dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
5239 dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
5240 dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
Taneja, Archit49641112011-03-14 23:28:23 -05005241}
5242
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005243static int dsi_get_clocks(struct platform_device *dsidev)
5244{
5245 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5246 struct clk *clk;
5247
Sachin Kamat5303b3a2013-04-02 14:33:00 +03005248 clk = devm_clk_get(&dsidev->dev, "fck");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005249 if (IS_ERR(clk)) {
5250 DSSERR("can't get fck\n");
5251 return PTR_ERR(clk);
5252 }
5253
5254 dsi->dss_clk = clk;
5255
Sachin Kamat5303b3a2013-04-02 14:33:00 +03005256 clk = devm_clk_get(&dsidev->dev, "sys_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005257 if (IS_ERR(clk)) {
5258 DSSERR("can't get sys_clk\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005259 return PTR_ERR(clk);
5260 }
5261
5262 dsi->sys_clk = clk;
5263
5264 return 0;
5265}
5266
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005267static int dsi_connect(struct omap_dss_device *dssdev,
5268 struct omap_dss_device *dst)
5269{
5270 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5271 struct omap_overlay_manager *mgr;
5272 int r;
5273
5274 r = dsi_regulator_init(dsidev);
5275 if (r)
5276 return r;
5277
5278 mgr = omap_dss_get_overlay_manager(dssdev->dispc_channel);
5279 if (!mgr)
5280 return -ENODEV;
5281
5282 r = dss_mgr_connect(mgr, dssdev);
5283 if (r)
5284 return r;
5285
5286 r = omapdss_output_set_device(dssdev, dst);
5287 if (r) {
5288 DSSERR("failed to connect output to new device: %s\n",
5289 dssdev->name);
5290 dss_mgr_disconnect(mgr, dssdev);
5291 return r;
5292 }
5293
5294 return 0;
5295}
5296
5297static void dsi_disconnect(struct omap_dss_device *dssdev,
5298 struct omap_dss_device *dst)
5299{
Tomi Valkeinen9560dc102013-07-24 13:06:54 +03005300 WARN_ON(dst != dssdev->dst);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005301
Tomi Valkeinen9560dc102013-07-24 13:06:54 +03005302 if (dst != dssdev->dst)
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005303 return;
5304
5305 omapdss_output_unset_device(dssdev);
5306
5307 if (dssdev->manager)
5308 dss_mgr_disconnect(dssdev->manager, dssdev);
5309}
5310
5311static const struct omapdss_dsi_ops dsi_ops = {
5312 .connect = dsi_connect,
5313 .disconnect = dsi_disconnect,
5314
5315 .bus_lock = dsi_bus_lock,
5316 .bus_unlock = dsi_bus_unlock,
5317
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005318 .enable = dsi_display_enable,
5319 .disable = dsi_display_disable,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005320
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005321 .enable_hs = dsi_vc_enable_hs,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005322
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005323 .configure_pins = dsi_configure_pins,
5324 .set_config = dsi_set_config,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005325
5326 .enable_video_output = dsi_enable_video_output,
5327 .disable_video_output = dsi_disable_video_output,
5328
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005329 .update = dsi_update,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005330
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005331 .enable_te = dsi_enable_te,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005332
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005333 .request_vc = dsi_request_vc,
5334 .set_vc_id = dsi_set_vc_id,
5335 .release_vc = dsi_release_vc,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005336
5337 .dcs_write = dsi_vc_dcs_write,
5338 .dcs_write_nosync = dsi_vc_dcs_write_nosync,
5339 .dcs_read = dsi_vc_dcs_read,
5340
5341 .gen_write = dsi_vc_generic_write,
5342 .gen_write_nosync = dsi_vc_generic_write_nosync,
5343 .gen_read = dsi_vc_generic_read,
5344
5345 .bta_sync = dsi_vc_send_bta_sync,
5346
5347 .set_max_rx_packet_size = dsi_vc_set_max_rx_packet_size,
5348};
5349
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005350static void dsi_init_output(struct platform_device *dsidev)
Archit Taneja81b87f52012-09-26 16:30:49 +05305351{
5352 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005353 struct omap_dss_device *out = &dsi->output;
Archit Taneja81b87f52012-09-26 16:30:49 +05305354
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005355 out->dev = &dsidev->dev;
Archit Taneja81b87f52012-09-26 16:30:49 +05305356 out->id = dsi->module_id == 0 ?
5357 OMAP_DSS_OUTPUT_DSI1 : OMAP_DSS_OUTPUT_DSI2;
5358
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005359 out->output_type = OMAP_DISPLAY_TYPE_DSI;
Tomi Valkeinen7286a082013-02-18 13:06:01 +02005360 out->name = dsi->module_id == 0 ? "dsi.0" : "dsi.1";
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005361 out->dispc_channel = dsi_get_channel(dsi->module_id);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005362 out->ops.dsi = &dsi_ops;
Tomi Valkeinenb7328e12013-05-03 11:42:18 +03005363 out->owner = THIS_MODULE;
Archit Taneja81b87f52012-09-26 16:30:49 +05305364
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +03005365 omapdss_register_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +05305366}
5367
Tomi Valkeinend1890a682013-04-26 13:47:41 +03005368static void dsi_uninit_output(struct platform_device *dsidev)
Archit Taneja81b87f52012-09-26 16:30:49 +05305369{
5370 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005371 struct omap_dss_device *out = &dsi->output;
Archit Taneja81b87f52012-09-26 16:30:49 +05305372
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +03005373 omapdss_unregister_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +05305374}
5375
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005376/* DSI1 HW IP initialisation */
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005377static int omap_dsihw_probe(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005378{
5379 u32 rev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005380 int r, i;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305381 struct dsi_data *dsi;
Tomi Valkeinen68104462013-12-17 13:53:28 +02005382 struct resource *res;
5383 struct resource temp_res;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005384
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005385 dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005386 if (!dsi)
5387 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305388
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005389 dsi->module_id = dsidev->id;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305390 dsi->pdev = dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305391 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305392
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305393 spin_lock_init(&dsi->irq_lock);
5394 spin_lock_init(&dsi->errors_lock);
5395 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005396
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005397#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305398 spin_lock_init(&dsi->irq_stats_lock);
5399 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005400#endif
5401
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305402 mutex_init(&dsi->lock);
5403 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005404
Tejun Heo203b42f2012-08-21 13:18:23 -07005405 INIT_DEFERRABLE_WORK(&dsi->framedone_timeout_work,
5406 dsi_framedone_timeout_work_callback);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305407
5408#ifdef DSI_CATCH_MISSING_TE
5409 init_timer(&dsi->te_timer);
5410 dsi->te_timer.function = dsi_te_timeout;
5411 dsi->te_timer.data = 0;
5412#endif
Tomi Valkeinen68104462013-12-17 13:53:28 +02005413
5414 res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "proto");
5415 if (!res) {
5416 res = platform_get_resource(dsidev, IORESOURCE_MEM, 0);
5417 if (!res) {
5418 DSSERR("can't get IORESOURCE_MEM DSI\n");
5419 return -EINVAL;
5420 }
5421
5422 temp_res.start = res->start;
5423 temp_res.end = temp_res.start + DSI_PROTO_SZ - 1;
5424 res = &temp_res;
archit tanejaaffe3602011-02-23 08:41:03 +00005425 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005426
Tomi Valkeinen68104462013-12-17 13:53:28 +02005427 dsi->proto_base = devm_ioremap(&dsidev->dev, res->start,
5428 resource_size(res));
5429 if (!dsi->proto_base) {
5430 DSSERR("can't ioremap DSI protocol engine\n");
5431 return -ENOMEM;
5432 }
5433
5434 res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "phy");
5435 if (!res) {
5436 res = platform_get_resource(dsidev, IORESOURCE_MEM, 0);
5437 if (!res) {
5438 DSSERR("can't get IORESOURCE_MEM DSI\n");
5439 return -EINVAL;
5440 }
5441
5442 temp_res.start = res->start + DSI_PHY_OFFSET;
5443 temp_res.end = temp_res.start + DSI_PHY_SZ - 1;
5444 res = &temp_res;
5445 }
5446
5447 dsi->phy_base = devm_ioremap(&dsidev->dev, res->start,
5448 resource_size(res));
5449 if (!dsi->proto_base) {
5450 DSSERR("can't ioremap DSI PHY\n");
5451 return -ENOMEM;
5452 }
5453
5454 res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "pll");
5455 if (!res) {
5456 res = platform_get_resource(dsidev, IORESOURCE_MEM, 0);
5457 if (!res) {
5458 DSSERR("can't get IORESOURCE_MEM DSI\n");
5459 return -EINVAL;
5460 }
5461
5462 temp_res.start = res->start + DSI_PLL_OFFSET;
5463 temp_res.end = temp_res.start + DSI_PLL_SZ - 1;
5464 res = &temp_res;
5465 }
5466
5467 dsi->pll_base = devm_ioremap(&dsidev->dev, res->start,
5468 resource_size(res));
5469 if (!dsi->proto_base) {
5470 DSSERR("can't ioremap DSI PLL\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005471 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305472 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005473
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305474 dsi->irq = platform_get_irq(dsi->pdev, 0);
5475 if (dsi->irq < 0) {
5476 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005477 return -ENODEV;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305478 }
archit tanejaaffe3602011-02-23 08:41:03 +00005479
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005480 r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
5481 IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00005482 if (r < 0) {
5483 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005484 return r;
archit tanejaaffe3602011-02-23 08:41:03 +00005485 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005486
Archit Taneja5ee3c142011-03-02 12:35:53 +05305487 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305488 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
Archit Tanejad6049142011-08-22 11:58:08 +05305489 dsi->vc[i].source = DSI_VC_SOURCE_L4;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305490 dsi->vc[i].dssdev = NULL;
5491 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305492 }
5493
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305494 dsi_calc_clock_param_ranges(dsidev);
Taneja, Archit49641112011-03-14 23:28:23 -05005495
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005496 r = dsi_get_clocks(dsidev);
5497 if (r)
5498 return r;
5499
5500 pm_runtime_enable(&dsidev->dev);
5501
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005502 r = dsi_runtime_get(dsidev);
5503 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005504 goto err_runtime_get;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005505
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305506 rev = dsi_read_reg(dsidev, DSI_REVISION);
5507 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005508 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
5509
Tomi Valkeinend9820852011-10-12 15:05:59 +03005510 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
5511 * of data to 3 by default */
5512 if (dss_has_feature(FEAT_DSI_GNQ))
5513 /* NB_DATA_LANES */
5514 dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
5515 else
5516 dsi->num_lanes_supported = 3;
Archit Taneja75d72472011-05-16 15:17:08 +05305517
Tomi Valkeinen99322572013-03-05 10:37:02 +02005518 dsi->line_buffer_size = dsi_get_line_buf_size(dsidev);
5519
Archit Taneja81b87f52012-09-26 16:30:49 +05305520 dsi_init_output(dsidev);
5521
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005522 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005523
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005524 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005525 dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005526 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005527 dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs);
5528
5529#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005530 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005531 dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005532 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005533 dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs);
5534#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005535 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005536
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005537err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005538 pm_runtime_disable(&dsidev->dev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005539 return r;
5540}
5541
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005542static int __exit omap_dsihw_remove(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005543{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305544 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5545
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005546 WARN_ON(dsi->scp_clk_refcount > 0);
5547
Archit Taneja81b87f52012-09-26 16:30:49 +05305548 dsi_uninit_output(dsidev);
5549
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005550 pm_runtime_disable(&dsidev->dev);
5551
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03005552 if (dsi->vdds_dsi_reg != NULL && dsi->vdds_dsi_enabled) {
5553 regulator_disable(dsi->vdds_dsi_reg);
5554 dsi->vdds_dsi_enabled = false;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005555 }
5556
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005557 return 0;
5558}
5559
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005560static int dsi_runtime_suspend(struct device *dev)
5561{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005562 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005563
5564 return 0;
5565}
5566
5567static int dsi_runtime_resume(struct device *dev)
5568{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005569 int r;
5570
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005571 r = dispc_runtime_get();
5572 if (r)
Tomi Valkeinen852f0832012-02-17 17:58:04 +02005573 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005574
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005575 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005576}
5577
5578static const struct dev_pm_ops dsi_pm_ops = {
5579 .runtime_suspend = dsi_runtime_suspend,
5580 .runtime_resume = dsi_runtime_resume,
5581};
5582
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005583static struct platform_driver omap_dsihw_driver = {
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005584 .probe = omap_dsihw_probe,
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005585 .remove = __exit_p(omap_dsihw_remove),
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005586 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005587 .name = "omapdss_dsi",
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005588 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005589 .pm = &dsi_pm_ops,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005590 },
5591};
5592
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005593int __init dsi_init_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005594{
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005595 return platform_driver_register(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005596}
5597
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005598void __exit dsi_uninit_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005599{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02005600 platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005601}