blob: 0dab9f64b35dcb7b0299dd554f840634b74e7e47 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
48typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040049 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080050} intel_range_t;
51
52typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040053 int dot_limit;
54 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080055} intel_p2_t;
56
57#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080058typedef struct intel_limit intel_limit_t;
59struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040060 intel_range_t dot, vco, n, m, m1, m2, p, p1;
61 intel_p2_t p2;
Ville Syrjäläf4808ab2013-02-28 19:19:44 +020062 /**
63 * find_pll() - Find the best values for the PLL
64 * @limit: limits for the PLL
65 * @crtc: current CRTC
66 * @target: target frequency in kHz
67 * @refclk: reference clock frequency in kHz
68 * @match_clock: if provided, @best_clock P divider must
69 * match the P divider from @match_clock
70 * used for LVDS downclocking
71 * @best_clock: best PLL values found
72 *
73 * Returns true on success, false on failure.
74 */
75 bool (*find_pll)(const intel_limit_t *limit,
76 struct drm_crtc *crtc,
77 int target, int refclk,
78 intel_clock_t *match_clock,
79 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080080};
Jesse Barnes79e53942008-11-07 14:24:08 -080081
Jesse Barnes2377b742010-07-07 14:06:43 -070082/* FDI */
83#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
84
Daniel Vetterd2acd212012-10-20 20:57:43 +020085int
86intel_pch_rawclk(struct drm_device *dev)
87{
88 struct drm_i915_private *dev_priv = dev->dev_private;
89
90 WARN_ON(!HAS_PCH_SPLIT(dev));
91
92 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
93}
94
Ma Lingd4906092009-03-18 20:13:27 +080095static bool
96intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080097 int target, int refclk, intel_clock_t *match_clock,
98 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080099static bool
100intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800101 int target, int refclk, intel_clock_t *match_clock,
102 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800103
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700104static bool
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700105intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
106 int target, int refclk, intel_clock_t *match_clock,
107 intel_clock_t *best_clock);
108
Chris Wilson021357a2010-09-07 20:54:59 +0100109static inline u32 /* units of 100MHz */
110intel_fdi_link_freq(struct drm_device *dev)
111{
Chris Wilson8b99e682010-10-13 09:59:17 +0100112 if (IS_GEN5(dev)) {
113 struct drm_i915_private *dev_priv = dev->dev_private;
114 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
115 } else
116 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100117}
118
Keith Packarde4b36692009-06-05 19:22:17 -0700119static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400120 .dot = { .min = 25000, .max = 350000 },
121 .vco = { .min = 930000, .max = 1400000 },
122 .n = { .min = 3, .max = 16 },
123 .m = { .min = 96, .max = 140 },
124 .m1 = { .min = 18, .max = 26 },
125 .m2 = { .min = 6, .max = 16 },
126 .p = { .min = 4, .max = 128 },
127 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700128 .p2 = { .dot_limit = 165000,
129 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800130 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700131};
132
133static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400134 .dot = { .min = 25000, .max = 350000 },
135 .vco = { .min = 930000, .max = 1400000 },
136 .n = { .min = 3, .max = 16 },
137 .m = { .min = 96, .max = 140 },
138 .m1 = { .min = 18, .max = 26 },
139 .m2 = { .min = 6, .max = 16 },
140 .p = { .min = 4, .max = 128 },
141 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700142 .p2 = { .dot_limit = 165000,
143 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800144 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700145};
Eric Anholt273e27c2011-03-30 13:01:10 -0700146
Keith Packarde4b36692009-06-05 19:22:17 -0700147static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400148 .dot = { .min = 20000, .max = 400000 },
149 .vco = { .min = 1400000, .max = 2800000 },
150 .n = { .min = 1, .max = 6 },
151 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100152 .m1 = { .min = 8, .max = 18 },
153 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400154 .p = { .min = 5, .max = 80 },
155 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700156 .p2 = { .dot_limit = 200000,
157 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800158 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700159};
160
161static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400162 .dot = { .min = 20000, .max = 400000 },
163 .vco = { .min = 1400000, .max = 2800000 },
164 .n = { .min = 1, .max = 6 },
165 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100166 .m1 = { .min = 8, .max = 18 },
167 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400168 .p = { .min = 7, .max = 98 },
169 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700170 .p2 = { .dot_limit = 112000,
171 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800172 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700173};
174
Eric Anholt273e27c2011-03-30 13:01:10 -0700175
Keith Packarde4b36692009-06-05 19:22:17 -0700176static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700177 .dot = { .min = 25000, .max = 270000 },
178 .vco = { .min = 1750000, .max = 3500000},
179 .n = { .min = 1, .max = 4 },
180 .m = { .min = 104, .max = 138 },
181 .m1 = { .min = 17, .max = 23 },
182 .m2 = { .min = 5, .max = 11 },
183 .p = { .min = 10, .max = 30 },
184 .p1 = { .min = 1, .max = 3},
185 .p2 = { .dot_limit = 270000,
186 .p2_slow = 10,
187 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800188 },
Ma Lingd4906092009-03-18 20:13:27 +0800189 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700190};
191
192static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700193 .dot = { .min = 22000, .max = 400000 },
194 .vco = { .min = 1750000, .max = 3500000},
195 .n = { .min = 1, .max = 4 },
196 .m = { .min = 104, .max = 138 },
197 .m1 = { .min = 16, .max = 23 },
198 .m2 = { .min = 5, .max = 11 },
199 .p = { .min = 5, .max = 80 },
200 .p1 = { .min = 1, .max = 8},
201 .p2 = { .dot_limit = 165000,
202 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800203 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700204};
205
206static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700207 .dot = { .min = 20000, .max = 115000 },
208 .vco = { .min = 1750000, .max = 3500000 },
209 .n = { .min = 1, .max = 3 },
210 .m = { .min = 104, .max = 138 },
211 .m1 = { .min = 17, .max = 23 },
212 .m2 = { .min = 5, .max = 11 },
213 .p = { .min = 28, .max = 112 },
214 .p1 = { .min = 2, .max = 8 },
215 .p2 = { .dot_limit = 0,
216 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800217 },
Ma Lingd4906092009-03-18 20:13:27 +0800218 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700219};
220
221static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700222 .dot = { .min = 80000, .max = 224000 },
223 .vco = { .min = 1750000, .max = 3500000 },
224 .n = { .min = 1, .max = 3 },
225 .m = { .min = 104, .max = 138 },
226 .m1 = { .min = 17, .max = 23 },
227 .m2 = { .min = 5, .max = 11 },
228 .p = { .min = 14, .max = 42 },
229 .p1 = { .min = 2, .max = 6 },
230 .p2 = { .dot_limit = 0,
231 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800232 },
Ma Lingd4906092009-03-18 20:13:27 +0800233 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700234};
235
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500236static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400237 .dot = { .min = 20000, .max = 400000},
238 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700239 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400240 .n = { .min = 3, .max = 6 },
241 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700242 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400243 .m1 = { .min = 0, .max = 0 },
244 .m2 = { .min = 0, .max = 254 },
245 .p = { .min = 5, .max = 80 },
246 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700247 .p2 = { .dot_limit = 200000,
248 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800249 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700250};
251
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500252static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400253 .dot = { .min = 20000, .max = 400000 },
254 .vco = { .min = 1700000, .max = 3500000 },
255 .n = { .min = 3, .max = 6 },
256 .m = { .min = 2, .max = 256 },
257 .m1 = { .min = 0, .max = 0 },
258 .m2 = { .min = 0, .max = 254 },
259 .p = { .min = 7, .max = 112 },
260 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700261 .p2 = { .dot_limit = 112000,
262 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800263 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700264};
265
Eric Anholt273e27c2011-03-30 13:01:10 -0700266/* Ironlake / Sandybridge
267 *
268 * We calculate clock using (register_value + 2) for N/M1/M2, so here
269 * the range value for them is (actual_value - 2).
270 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800271static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .dot = { .min = 25000, .max = 350000 },
273 .vco = { .min = 1760000, .max = 3510000 },
274 .n = { .min = 1, .max = 5 },
275 .m = { .min = 79, .max = 127 },
276 .m1 = { .min = 12, .max = 22 },
277 .m2 = { .min = 5, .max = 9 },
278 .p = { .min = 5, .max = 80 },
279 .p1 = { .min = 1, .max = 8 },
280 .p2 = { .dot_limit = 225000,
281 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800282 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700283};
284
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800285static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700286 .dot = { .min = 25000, .max = 350000 },
287 .vco = { .min = 1760000, .max = 3510000 },
288 .n = { .min = 1, .max = 3 },
289 .m = { .min = 79, .max = 118 },
290 .m1 = { .min = 12, .max = 22 },
291 .m2 = { .min = 5, .max = 9 },
292 .p = { .min = 28, .max = 112 },
293 .p1 = { .min = 2, .max = 8 },
294 .p2 = { .dot_limit = 225000,
295 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800296 .find_pll = intel_g4x_find_best_PLL,
297};
298
299static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700300 .dot = { .min = 25000, .max = 350000 },
301 .vco = { .min = 1760000, .max = 3510000 },
302 .n = { .min = 1, .max = 3 },
303 .m = { .min = 79, .max = 127 },
304 .m1 = { .min = 12, .max = 22 },
305 .m2 = { .min = 5, .max = 9 },
306 .p = { .min = 14, .max = 56 },
307 .p1 = { .min = 2, .max = 8 },
308 .p2 = { .dot_limit = 225000,
309 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800310 .find_pll = intel_g4x_find_best_PLL,
311};
312
Eric Anholt273e27c2011-03-30 13:01:10 -0700313/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800314static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700315 .dot = { .min = 25000, .max = 350000 },
316 .vco = { .min = 1760000, .max = 3510000 },
317 .n = { .min = 1, .max = 2 },
318 .m = { .min = 79, .max = 126 },
319 .m1 = { .min = 12, .max = 22 },
320 .m2 = { .min = 5, .max = 9 },
321 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400322 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700323 .p2 = { .dot_limit = 225000,
324 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800325 .find_pll = intel_g4x_find_best_PLL,
326};
327
328static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700329 .dot = { .min = 25000, .max = 350000 },
330 .vco = { .min = 1760000, .max = 3510000 },
331 .n = { .min = 1, .max = 3 },
332 .m = { .min = 79, .max = 126 },
333 .m1 = { .min = 12, .max = 22 },
334 .m2 = { .min = 5, .max = 9 },
335 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400336 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700337 .p2 = { .dot_limit = 225000,
338 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800339 .find_pll = intel_g4x_find_best_PLL,
340};
341
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700342static const intel_limit_t intel_limits_vlv_dac = {
343 .dot = { .min = 25000, .max = 270000 },
344 .vco = { .min = 4000000, .max = 6000000 },
345 .n = { .min = 1, .max = 7 },
346 .m = { .min = 22, .max = 450 }, /* guess */
347 .m1 = { .min = 2, .max = 3 },
348 .m2 = { .min = 11, .max = 156 },
349 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200350 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700351 .p2 = { .dot_limit = 270000,
352 .p2_slow = 2, .p2_fast = 20 },
353 .find_pll = intel_vlv_find_best_pll,
354};
355
356static const intel_limit_t intel_limits_vlv_hdmi = {
Daniel Vetter75e53982013-04-18 21:10:43 +0200357 .dot = { .min = 25000, .max = 270000 },
358 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700359 .n = { .min = 1, .max = 7 },
360 .m = { .min = 60, .max = 300 }, /* guess */
361 .m1 = { .min = 2, .max = 3 },
362 .m2 = { .min = 11, .max = 156 },
363 .p = { .min = 10, .max = 30 },
364 .p1 = { .min = 2, .max = 3 },
365 .p2 = { .dot_limit = 270000,
366 .p2_slow = 2, .p2_fast = 20 },
367 .find_pll = intel_vlv_find_best_pll,
368};
369
370static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530371 .dot = { .min = 25000, .max = 270000 },
372 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700373 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530374 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700375 .m1 = { .min = 2, .max = 3 },
376 .m2 = { .min = 11, .max = 156 },
377 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200378 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700379 .p2 = { .dot_limit = 270000,
380 .p2_slow = 2, .p2_fast = 20 },
381 .find_pll = intel_vlv_find_best_pll,
382};
383
Jesse Barnes57f350b2012-03-28 13:39:25 -0700384u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
385{
Daniel Vetter09153002012-12-12 14:06:44 +0100386 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Jesse Barnes57f350b2012-03-28 13:39:25 -0700387
Jesse Barnes57f350b2012-03-28 13:39:25 -0700388 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
389 DRM_ERROR("DPIO idle wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100390 return 0;
Jesse Barnes57f350b2012-03-28 13:39:25 -0700391 }
392
393 I915_WRITE(DPIO_REG, reg);
394 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
395 DPIO_BYTE);
396 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
397 DRM_ERROR("DPIO read wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100398 return 0;
Jesse Barnes57f350b2012-03-28 13:39:25 -0700399 }
Jesse Barnes57f350b2012-03-28 13:39:25 -0700400
Daniel Vetter09153002012-12-12 14:06:44 +0100401 return I915_READ(DPIO_DATA);
Jesse Barnes57f350b2012-03-28 13:39:25 -0700402}
403
Pallavi Ge2fa6fb2013-04-18 14:44:28 -0700404void intel_dpio_write(struct drm_i915_private *dev_priv, int reg, u32 val)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700405{
Daniel Vetter09153002012-12-12 14:06:44 +0100406 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700407
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700408 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
409 DRM_ERROR("DPIO idle wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100410 return;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700411 }
412
413 I915_WRITE(DPIO_DATA, val);
414 I915_WRITE(DPIO_REG, reg);
415 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
416 DPIO_BYTE);
417 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
418 DRM_ERROR("DPIO write wait timed out\n");
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700419}
420
Chris Wilson1b894b52010-12-14 20:04:54 +0000421static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
422 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800423{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800424 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800425 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800426
427 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100428 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000429 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800430 limit = &intel_limits_ironlake_dual_lvds_100m;
431 else
432 limit = &intel_limits_ironlake_dual_lvds;
433 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000434 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800435 limit = &intel_limits_ironlake_single_lvds_100m;
436 else
437 limit = &intel_limits_ironlake_single_lvds;
438 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200439 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800440 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800441
442 return limit;
443}
444
Ma Ling044c7c42009-03-18 20:13:23 +0800445static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
446{
447 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800448 const intel_limit_t *limit;
449
450 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100451 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700452 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800453 else
Keith Packarde4b36692009-06-05 19:22:17 -0700454 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800455 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
456 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700457 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800458 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700459 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800460 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700461 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800462
463 return limit;
464}
465
Chris Wilson1b894b52010-12-14 20:04:54 +0000466static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800467{
468 struct drm_device *dev = crtc->dev;
469 const intel_limit_t *limit;
470
Eric Anholtbad720f2009-10-22 16:11:14 -0700471 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000472 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800473 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800474 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500475 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800476 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500477 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800478 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500479 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700480 } else if (IS_VALLEYVIEW(dev)) {
481 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
482 limit = &intel_limits_vlv_dac;
483 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
484 limit = &intel_limits_vlv_hdmi;
485 else
486 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100487 } else if (!IS_GEN2(dev)) {
488 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
489 limit = &intel_limits_i9xx_lvds;
490 else
491 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 } else {
493 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700494 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800495 else
Keith Packarde4b36692009-06-05 19:22:17 -0700496 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800497 }
498 return limit;
499}
500
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500501/* m1 is reserved as 0 in Pineview, n is a ring counter */
502static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800503{
Shaohua Li21778322009-02-23 15:19:16 +0800504 clock->m = clock->m2 + 2;
505 clock->p = clock->p1 * clock->p2;
506 clock->vco = refclk * clock->m / clock->n;
507 clock->dot = clock->vco / clock->p;
508}
509
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200510static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
511{
512 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
513}
514
Shaohua Li21778322009-02-23 15:19:16 +0800515static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
516{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500517 if (IS_PINEVIEW(dev)) {
518 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800519 return;
520 }
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200521 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800522 clock->p = clock->p1 * clock->p2;
523 clock->vco = refclk * clock->m / (clock->n + 2);
524 clock->dot = clock->vco / clock->p;
525}
526
Jesse Barnes79e53942008-11-07 14:24:08 -0800527/**
528 * Returns whether any output on the specified pipe is of the specified type
529 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100530bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800531{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100532 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100533 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800534
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200535 for_each_encoder_on_crtc(dev, crtc, encoder)
536 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100537 return true;
538
539 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800540}
541
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800542#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800543/**
544 * Returns whether the given set of divisors are valid for a given refclk with
545 * the given connectors.
546 */
547
Chris Wilson1b894b52010-12-14 20:04:54 +0000548static bool intel_PLL_is_valid(struct drm_device *dev,
549 const intel_limit_t *limit,
550 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800551{
Jesse Barnes79e53942008-11-07 14:24:08 -0800552 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400553 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800554 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400555 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800556 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400557 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800558 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400559 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500560 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400561 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800562 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400563 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800564 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400565 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800566 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400567 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800568 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
569 * connector, etc., rather than just a single range.
570 */
571 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400572 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800573
574 return true;
575}
576
Ma Lingd4906092009-03-18 20:13:27 +0800577static bool
578intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800579 int target, int refclk, intel_clock_t *match_clock,
580 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800581
Jesse Barnes79e53942008-11-07 14:24:08 -0800582{
583 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800584 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800585 int err = target;
586
Daniel Vettera210b022012-11-26 17:22:08 +0100587 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100589 * For LVDS just rely on its current settings for dual-channel.
590 * We haven't figured out how to reliably set up different
591 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100593 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800594 clock.p2 = limit->p2.p2_fast;
595 else
596 clock.p2 = limit->p2.p2_slow;
597 } else {
598 if (target < limit->p2.dot_limit)
599 clock.p2 = limit->p2.p2_slow;
600 else
601 clock.p2 = limit->p2.p2_fast;
602 }
603
Akshay Joshi0206e352011-08-16 15:34:10 -0400604 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800605
Zhao Yakui42158662009-11-20 11:24:18 +0800606 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
607 clock.m1++) {
608 for (clock.m2 = limit->m2.min;
609 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500610 /* m1 is always 0 in Pineview */
611 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800612 break;
613 for (clock.n = limit->n.min;
614 clock.n <= limit->n.max; clock.n++) {
615 for (clock.p1 = limit->p1.min;
616 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 int this_err;
618
Shaohua Li21778322009-02-23 15:19:16 +0800619 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000620 if (!intel_PLL_is_valid(dev, limit,
621 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800622 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800623 if (match_clock &&
624 clock.p != match_clock->p)
625 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800626
627 this_err = abs(clock.dot - target);
628 if (this_err < err) {
629 *best_clock = clock;
630 err = this_err;
631 }
632 }
633 }
634 }
635 }
636
637 return (err != target);
638}
639
Ma Lingd4906092009-03-18 20:13:27 +0800640static bool
641intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800642 int target, int refclk, intel_clock_t *match_clock,
643 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800644{
645 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800646 intel_clock_t clock;
647 int max_n;
648 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400649 /* approximately equals target * 0.00585 */
650 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800651 found = false;
652
653 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800654 int lvds_reg;
655
Eric Anholtc619eed2010-01-28 16:45:52 -0800656 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800657 lvds_reg = PCH_LVDS;
658 else
659 lvds_reg = LVDS;
Daniel Vetter1974cad2012-11-26 17:22:09 +0100660 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800661 clock.p2 = limit->p2.p2_fast;
662 else
663 clock.p2 = limit->p2.p2_slow;
664 } else {
665 if (target < limit->p2.dot_limit)
666 clock.p2 = limit->p2.p2_slow;
667 else
668 clock.p2 = limit->p2.p2_fast;
669 }
670
671 memset(best_clock, 0, sizeof(*best_clock));
672 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200673 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800674 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200675 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800676 for (clock.m1 = limit->m1.max;
677 clock.m1 >= limit->m1.min; clock.m1--) {
678 for (clock.m2 = limit->m2.max;
679 clock.m2 >= limit->m2.min; clock.m2--) {
680 for (clock.p1 = limit->p1.max;
681 clock.p1 >= limit->p1.min; clock.p1--) {
682 int this_err;
683
Shaohua Li21778322009-02-23 15:19:16 +0800684 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000685 if (!intel_PLL_is_valid(dev, limit,
686 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800687 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000688
689 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800690 if (this_err < err_most) {
691 *best_clock = clock;
692 err_most = this_err;
693 max_n = clock.n;
694 found = true;
695 }
696 }
697 }
698 }
699 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800700 return found;
701}
Ma Lingd4906092009-03-18 20:13:27 +0800702
Zhenyu Wang2c072452009-06-05 15:38:42 +0800703static bool
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700704intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
705 int target, int refclk, intel_clock_t *match_clock,
706 intel_clock_t *best_clock)
707{
708 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
709 u32 m, n, fastclk;
710 u32 updrate, minupdate, fracbits, p;
711 unsigned long bestppm, ppm, absppm;
712 int dotclk, flag;
713
Alan Coxaf447bd2012-07-25 13:49:18 +0100714 flag = 0;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700715 dotclk = target * 1000;
716 bestppm = 1000000;
717 ppm = absppm = 0;
718 fastclk = dotclk / (2*100);
719 updrate = 0;
720 minupdate = 19200;
721 fracbits = 1;
722 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
723 bestm1 = bestm2 = bestp1 = bestp2 = 0;
724
725 /* based on hardware requirement, prefer smaller n to precision */
726 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
727 updrate = refclk / n;
728 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
729 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
730 if (p2 > 10)
731 p2 = p2 - 1;
732 p = p1 * p2;
733 /* based on hardware requirement, prefer bigger m1,m2 values */
734 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
735 m2 = (((2*(fastclk * p * n / m1 )) +
736 refclk) / (2*refclk));
737 m = m1 * m2;
738 vco = updrate * m;
739 if (vco >= limit->vco.min && vco < limit->vco.max) {
740 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
741 absppm = (ppm > 0) ? ppm : (-ppm);
742 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
743 bestppm = 0;
744 flag = 1;
745 }
746 if (absppm < bestppm - 10) {
747 bestppm = absppm;
748 flag = 1;
749 }
750 if (flag) {
751 bestn = n;
752 bestm1 = m1;
753 bestm2 = m2;
754 bestp1 = p1;
755 bestp2 = p2;
756 flag = 0;
757 }
758 }
759 }
760 }
761 }
762 }
763 best_clock->n = bestn;
764 best_clock->m1 = bestm1;
765 best_clock->m2 = bestm2;
766 best_clock->p1 = bestp1;
767 best_clock->p2 = bestp2;
768
769 return true;
770}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700771
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200772enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
773 enum pipe pipe)
774{
775 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
776 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
777
Daniel Vetter3b117c82013-04-17 20:15:07 +0200778 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200779}
780
Paulo Zanonia928d532012-05-04 17:18:15 -0300781static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
782{
783 struct drm_i915_private *dev_priv = dev->dev_private;
784 u32 frame, frame_reg = PIPEFRAME(pipe);
785
786 frame = I915_READ(frame_reg);
787
788 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
789 DRM_DEBUG_KMS("vblank wait timed out\n");
790}
791
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700792/**
793 * intel_wait_for_vblank - wait for vblank on a given pipe
794 * @dev: drm device
795 * @pipe: pipe to wait for
796 *
797 * Wait for vblank to occur on a given pipe. Needed for various bits of
798 * mode setting code.
799 */
800void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800801{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700802 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800803 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700804
Paulo Zanonia928d532012-05-04 17:18:15 -0300805 if (INTEL_INFO(dev)->gen >= 5) {
806 ironlake_wait_for_vblank(dev, pipe);
807 return;
808 }
809
Chris Wilson300387c2010-09-05 20:25:43 +0100810 /* Clear existing vblank status. Note this will clear any other
811 * sticky status fields as well.
812 *
813 * This races with i915_driver_irq_handler() with the result
814 * that either function could miss a vblank event. Here it is not
815 * fatal, as we will either wait upon the next vblank interrupt or
816 * timeout. Generally speaking intel_wait_for_vblank() is only
817 * called during modeset at which time the GPU should be idle and
818 * should *not* be performing page flips and thus not waiting on
819 * vblanks...
820 * Currently, the result of us stealing a vblank from the irq
821 * handler is that a single frame will be skipped during swapbuffers.
822 */
823 I915_WRITE(pipestat_reg,
824 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
825
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700826 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100827 if (wait_for(I915_READ(pipestat_reg) &
828 PIPE_VBLANK_INTERRUPT_STATUS,
829 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700830 DRM_DEBUG_KMS("vblank wait timed out\n");
831}
832
Keith Packardab7ad7f2010-10-03 00:33:06 -0700833/*
834 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700835 * @dev: drm device
836 * @pipe: pipe to wait for
837 *
838 * After disabling a pipe, we can't wait for vblank in the usual way,
839 * spinning on the vblank interrupt status bit, since we won't actually
840 * see an interrupt when the pipe is disabled.
841 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700842 * On Gen4 and above:
843 * wait for the pipe register state bit to turn off
844 *
845 * Otherwise:
846 * wait for the display line value to settle (it usually
847 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100848 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700849 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100850void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700851{
852 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200853 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
854 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700855
Keith Packardab7ad7f2010-10-03 00:33:06 -0700856 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200857 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700858
Keith Packardab7ad7f2010-10-03 00:33:06 -0700859 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100860 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
861 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200862 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700863 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300864 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100865 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700866 unsigned long timeout = jiffies + msecs_to_jiffies(100);
867
Paulo Zanoni837ba002012-05-04 17:18:14 -0300868 if (IS_GEN2(dev))
869 line_mask = DSL_LINEMASK_GEN2;
870 else
871 line_mask = DSL_LINEMASK_GEN3;
872
Keith Packardab7ad7f2010-10-03 00:33:06 -0700873 /* Wait for the display line to settle */
874 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300875 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700876 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300877 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700878 time_after(timeout, jiffies));
879 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200880 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700881 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800882}
883
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000884/*
885 * ibx_digital_port_connected - is the specified port connected?
886 * @dev_priv: i915 private structure
887 * @port: the port to test
888 *
889 * Returns true if @port is connected, false otherwise.
890 */
891bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
892 struct intel_digital_port *port)
893{
894 u32 bit;
895
Damien Lespiauc36346e2012-12-13 16:09:03 +0000896 if (HAS_PCH_IBX(dev_priv->dev)) {
897 switch(port->port) {
898 case PORT_B:
899 bit = SDE_PORTB_HOTPLUG;
900 break;
901 case PORT_C:
902 bit = SDE_PORTC_HOTPLUG;
903 break;
904 case PORT_D:
905 bit = SDE_PORTD_HOTPLUG;
906 break;
907 default:
908 return true;
909 }
910 } else {
911 switch(port->port) {
912 case PORT_B:
913 bit = SDE_PORTB_HOTPLUG_CPT;
914 break;
915 case PORT_C:
916 bit = SDE_PORTC_HOTPLUG_CPT;
917 break;
918 case PORT_D:
919 bit = SDE_PORTD_HOTPLUG_CPT;
920 break;
921 default:
922 return true;
923 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000924 }
925
926 return I915_READ(SDEISR) & bit;
927}
928
Jesse Barnesb24e7172011-01-04 15:09:30 -0800929static const char *state_string(bool enabled)
930{
931 return enabled ? "on" : "off";
932}
933
934/* Only for pre-ILK configs */
935static void assert_pll(struct drm_i915_private *dev_priv,
936 enum pipe pipe, bool state)
937{
938 int reg;
939 u32 val;
940 bool cur_state;
941
942 reg = DPLL(pipe);
943 val = I915_READ(reg);
944 cur_state = !!(val & DPLL_VCO_ENABLE);
945 WARN(cur_state != state,
946 "PLL state assertion failure (expected %s, current %s)\n",
947 state_string(state), state_string(cur_state));
948}
949#define assert_pll_enabled(d, p) assert_pll(d, p, true)
950#define assert_pll_disabled(d, p) assert_pll(d, p, false)
951
Jesse Barnes040484a2011-01-03 12:14:26 -0800952/* For ILK+ */
953static void assert_pch_pll(struct drm_i915_private *dev_priv,
Chris Wilson92b27b02012-05-20 18:10:50 +0100954 struct intel_pch_pll *pll,
955 struct intel_crtc *crtc,
956 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800957{
Jesse Barnes040484a2011-01-03 12:14:26 -0800958 u32 val;
959 bool cur_state;
960
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300961 if (HAS_PCH_LPT(dev_priv->dev)) {
962 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
963 return;
964 }
965
Chris Wilson92b27b02012-05-20 18:10:50 +0100966 if (WARN (!pll,
967 "asserting PCH PLL %s with no PLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100968 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100969
Chris Wilson92b27b02012-05-20 18:10:50 +0100970 val = I915_READ(pll->pll_reg);
971 cur_state = !!(val & DPLL_VCO_ENABLE);
972 WARN(cur_state != state,
973 "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
974 pll->pll_reg, state_string(state), state_string(cur_state), val);
975
976 /* Make sure the selected PLL is correctly attached to the transcoder */
977 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700978 u32 pch_dpll;
979
980 pch_dpll = I915_READ(PCH_DPLL_SEL);
Chris Wilson92b27b02012-05-20 18:10:50 +0100981 cur_state = pll->pll_reg == _PCH_DPLL_B;
982 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300983 "PLL[%d] not attached to this transcoder %c: %08x\n",
984 cur_state, pipe_name(crtc->pipe), pch_dpll)) {
Chris Wilson92b27b02012-05-20 18:10:50 +0100985 cur_state = !!(val >> (4*crtc->pipe + 3));
986 WARN(cur_state != state,
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300987 "PLL[%d] not %s on this transcoder %c: %08x\n",
Chris Wilson92b27b02012-05-20 18:10:50 +0100988 pll->pll_reg == _PCH_DPLL_B,
989 state_string(state),
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300990 pipe_name(crtc->pipe),
Chris Wilson92b27b02012-05-20 18:10:50 +0100991 val);
992 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700993 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800994}
Chris Wilson92b27b02012-05-20 18:10:50 +0100995#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
996#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -0800997
998static void assert_fdi_tx(struct drm_i915_private *dev_priv,
999 enum pipe pipe, bool state)
1000{
1001 int reg;
1002 u32 val;
1003 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001004 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1005 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001006
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001007 if (HAS_DDI(dev_priv->dev)) {
1008 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001009 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001010 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001011 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001012 } else {
1013 reg = FDI_TX_CTL(pipe);
1014 val = I915_READ(reg);
1015 cur_state = !!(val & FDI_TX_ENABLE);
1016 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001017 WARN(cur_state != state,
1018 "FDI TX state assertion failure (expected %s, current %s)\n",
1019 state_string(state), state_string(cur_state));
1020}
1021#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1022#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1023
1024static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1025 enum pipe pipe, bool state)
1026{
1027 int reg;
1028 u32 val;
1029 bool cur_state;
1030
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001031 reg = FDI_RX_CTL(pipe);
1032 val = I915_READ(reg);
1033 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001034 WARN(cur_state != state,
1035 "FDI RX state assertion failure (expected %s, current %s)\n",
1036 state_string(state), state_string(cur_state));
1037}
1038#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1039#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1040
1041static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1042 enum pipe pipe)
1043{
1044 int reg;
1045 u32 val;
1046
1047 /* ILK FDI PLL is always enabled */
1048 if (dev_priv->info->gen == 5)
1049 return;
1050
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001051 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001052 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001053 return;
1054
Jesse Barnes040484a2011-01-03 12:14:26 -08001055 reg = FDI_TX_CTL(pipe);
1056 val = I915_READ(reg);
1057 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1058}
1059
1060static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1061 enum pipe pipe)
1062{
1063 int reg;
1064 u32 val;
1065
1066 reg = FDI_RX_CTL(pipe);
1067 val = I915_READ(reg);
1068 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1069}
1070
Jesse Barnesea0760c2011-01-04 15:09:32 -08001071static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1072 enum pipe pipe)
1073{
1074 int pp_reg, lvds_reg;
1075 u32 val;
1076 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001077 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001078
1079 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1080 pp_reg = PCH_PP_CONTROL;
1081 lvds_reg = PCH_LVDS;
1082 } else {
1083 pp_reg = PP_CONTROL;
1084 lvds_reg = LVDS;
1085 }
1086
1087 val = I915_READ(pp_reg);
1088 if (!(val & PANEL_POWER_ON) ||
1089 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1090 locked = false;
1091
1092 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1093 panel_pipe = PIPE_B;
1094
1095 WARN(panel_pipe == pipe && locked,
1096 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001097 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001098}
1099
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001100void assert_pipe(struct drm_i915_private *dev_priv,
1101 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001102{
1103 int reg;
1104 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001105 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001106 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1107 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001108
Daniel Vetter8e636782012-01-22 01:36:48 +01001109 /* if we need the pipe A quirk it must be always on */
1110 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1111 state = true;
1112
Paulo Zanonib97186f2013-05-03 12:15:36 -03001113 if (!intel_display_power_enabled(dev_priv->dev,
1114 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001115 cur_state = false;
1116 } else {
1117 reg = PIPECONF(cpu_transcoder);
1118 val = I915_READ(reg);
1119 cur_state = !!(val & PIPECONF_ENABLE);
1120 }
1121
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001122 WARN(cur_state != state,
1123 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001124 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001125}
1126
Chris Wilson931872f2012-01-16 23:01:13 +00001127static void assert_plane(struct drm_i915_private *dev_priv,
1128 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001129{
1130 int reg;
1131 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001132 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001133
1134 reg = DSPCNTR(plane);
1135 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001136 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1137 WARN(cur_state != state,
1138 "plane %c assertion failure (expected %s, current %s)\n",
1139 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001140}
1141
Chris Wilson931872f2012-01-16 23:01:13 +00001142#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1143#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1144
Jesse Barnesb24e7172011-01-04 15:09:30 -08001145static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1146 enum pipe pipe)
1147{
1148 int reg, i;
1149 u32 val;
1150 int cur_pipe;
1151
Jesse Barnes19ec1352011-02-02 12:28:02 -08001152 /* Planes are fixed to pipes on ILK+ */
Jesse Barnesda6ecc52013-03-08 10:46:00 -08001153 if (HAS_PCH_SPLIT(dev_priv->dev) || IS_VALLEYVIEW(dev_priv->dev)) {
Adam Jackson28c057942011-10-07 14:38:42 -04001154 reg = DSPCNTR(pipe);
1155 val = I915_READ(reg);
1156 WARN((val & DISPLAY_PLANE_ENABLE),
1157 "plane %c assertion failure, should be disabled but not\n",
1158 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001159 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001160 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001161
Jesse Barnesb24e7172011-01-04 15:09:30 -08001162 /* Need to check both planes against the pipe */
1163 for (i = 0; i < 2; i++) {
1164 reg = DSPCNTR(i);
1165 val = I915_READ(reg);
1166 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1167 DISPPLANE_SEL_PIPE_SHIFT;
1168 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001169 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1170 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001171 }
1172}
1173
Jesse Barnes19332d72013-03-28 09:55:38 -07001174static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1175 enum pipe pipe)
1176{
1177 int reg, i;
1178 u32 val;
1179
1180 if (!IS_VALLEYVIEW(dev_priv->dev))
1181 return;
1182
1183 /* Need to check both planes against the pipe */
1184 for (i = 0; i < dev_priv->num_plane; i++) {
1185 reg = SPCNTR(pipe, i);
1186 val = I915_READ(reg);
1187 WARN((val & SP_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001188 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1189 sprite_name(pipe, i), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001190 }
1191}
1192
Jesse Barnes92f25842011-01-04 15:09:34 -08001193static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1194{
1195 u32 val;
1196 bool enabled;
1197
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001198 if (HAS_PCH_LPT(dev_priv->dev)) {
1199 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1200 return;
1201 }
1202
Jesse Barnes92f25842011-01-04 15:09:34 -08001203 val = I915_READ(PCH_DREF_CONTROL);
1204 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1205 DREF_SUPERSPREAD_SOURCE_MASK));
1206 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1207}
1208
Daniel Vetterab9412b2013-05-03 11:49:46 +02001209static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1210 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001211{
1212 int reg;
1213 u32 val;
1214 bool enabled;
1215
Daniel Vetterab9412b2013-05-03 11:49:46 +02001216 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001217 val = I915_READ(reg);
1218 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001219 WARN(enabled,
1220 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1221 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001222}
1223
Keith Packard4e634382011-08-06 10:39:45 -07001224static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1225 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001226{
1227 if ((val & DP_PORT_EN) == 0)
1228 return false;
1229
1230 if (HAS_PCH_CPT(dev_priv->dev)) {
1231 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1232 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1233 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1234 return false;
1235 } else {
1236 if ((val & DP_PIPE_MASK) != (pipe << 30))
1237 return false;
1238 }
1239 return true;
1240}
1241
Keith Packard1519b992011-08-06 10:35:34 -07001242static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1243 enum pipe pipe, u32 val)
1244{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001245 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001246 return false;
1247
1248 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001249 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001250 return false;
1251 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001252 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001253 return false;
1254 }
1255 return true;
1256}
1257
1258static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1259 enum pipe pipe, u32 val)
1260{
1261 if ((val & LVDS_PORT_EN) == 0)
1262 return false;
1263
1264 if (HAS_PCH_CPT(dev_priv->dev)) {
1265 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1266 return false;
1267 } else {
1268 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1269 return false;
1270 }
1271 return true;
1272}
1273
1274static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1275 enum pipe pipe, u32 val)
1276{
1277 if ((val & ADPA_DAC_ENABLE) == 0)
1278 return false;
1279 if (HAS_PCH_CPT(dev_priv->dev)) {
1280 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1281 return false;
1282 } else {
1283 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1284 return false;
1285 }
1286 return true;
1287}
1288
Jesse Barnes291906f2011-02-02 12:28:03 -08001289static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001290 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001291{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001292 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001293 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001294 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001295 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001296
Daniel Vetter75c5da22012-09-10 21:58:29 +02001297 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1298 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001299 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001300}
1301
1302static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1303 enum pipe pipe, int reg)
1304{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001305 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001306 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001307 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001308 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001309
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001310 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001311 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001312 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001313}
1314
1315static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1316 enum pipe pipe)
1317{
1318 int reg;
1319 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001320
Keith Packardf0575e92011-07-25 22:12:43 -07001321 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1322 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1323 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001324
1325 reg = PCH_ADPA;
1326 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001327 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001328 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001329 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001330
1331 reg = PCH_LVDS;
1332 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001333 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001334 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001335 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001336
Paulo Zanonie2debe92013-02-18 19:00:27 -03001337 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1338 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1339 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001340}
1341
Jesse Barnesb24e7172011-01-04 15:09:30 -08001342/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001343 * intel_enable_pll - enable a PLL
1344 * @dev_priv: i915 private structure
1345 * @pipe: pipe PLL to enable
1346 *
1347 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1348 * make sure the PLL reg is writable first though, since the panel write
1349 * protect mechanism may be enabled.
1350 *
1351 * Note! This is for pre-ILK only.
Thomas Richter7434a252012-07-18 19:22:30 +02001352 *
1353 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001354 */
1355static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1356{
1357 int reg;
1358 u32 val;
1359
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001360 assert_pipe_disabled(dev_priv, pipe);
1361
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001362 /* No really, not for ILK+ */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001363 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001364
1365 /* PLL is protected by panel, make sure we can write it */
1366 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1367 assert_panel_unlocked(dev_priv, pipe);
1368
1369 reg = DPLL(pipe);
1370 val = I915_READ(reg);
1371 val |= DPLL_VCO_ENABLE;
1372
1373 /* We do this three times for luck */
1374 I915_WRITE(reg, val);
1375 POSTING_READ(reg);
1376 udelay(150); /* wait for warmup */
1377 I915_WRITE(reg, val);
1378 POSTING_READ(reg);
1379 udelay(150); /* wait for warmup */
1380 I915_WRITE(reg, val);
1381 POSTING_READ(reg);
1382 udelay(150); /* wait for warmup */
1383}
1384
1385/**
1386 * intel_disable_pll - disable a PLL
1387 * @dev_priv: i915 private structure
1388 * @pipe: pipe PLL to disable
1389 *
1390 * Disable the PLL for @pipe, making sure the pipe is off first.
1391 *
1392 * Note! This is for pre-ILK only.
1393 */
1394static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1395{
1396 int reg;
1397 u32 val;
1398
1399 /* Don't disable pipe A or pipe A PLLs if needed */
1400 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1401 return;
1402
1403 /* Make sure the pipe isn't still relying on us */
1404 assert_pipe_disabled(dev_priv, pipe);
1405
1406 reg = DPLL(pipe);
1407 val = I915_READ(reg);
1408 val &= ~DPLL_VCO_ENABLE;
1409 I915_WRITE(reg, val);
1410 POSTING_READ(reg);
1411}
1412
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001413/* SBI access */
1414static void
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001415intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
1416 enum intel_sbi_destination destination)
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001417{
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001418 u32 tmp;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001419
Daniel Vetter09153002012-12-12 14:06:44 +01001420 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001421
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001422 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001423 100)) {
1424 DRM_ERROR("timeout waiting for SBI to become ready\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001425 return;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001426 }
1427
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001428 I915_WRITE(SBI_ADDR, (reg << 16));
1429 I915_WRITE(SBI_DATA, value);
1430
1431 if (destination == SBI_ICLK)
1432 tmp = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRWR;
1433 else
1434 tmp = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IOWR;
1435 I915_WRITE(SBI_CTL_STAT, SBI_BUSY | tmp);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001436
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001437 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001438 100)) {
1439 DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001440 return;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001441 }
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001442}
1443
1444static u32
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001445intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
1446 enum intel_sbi_destination destination)
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001447{
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001448 u32 value = 0;
Daniel Vetter09153002012-12-12 14:06:44 +01001449 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001450
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001451 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001452 100)) {
1453 DRM_ERROR("timeout waiting for SBI to become ready\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001454 return 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001455 }
1456
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001457 I915_WRITE(SBI_ADDR, (reg << 16));
1458
1459 if (destination == SBI_ICLK)
1460 value = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRRD;
1461 else
1462 value = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IORD;
1463 I915_WRITE(SBI_CTL_STAT, value | SBI_BUSY);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001464
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001465 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001466 100)) {
1467 DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001468 return 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001469 }
1470
Daniel Vetter09153002012-12-12 14:06:44 +01001471 return I915_READ(SBI_DATA);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001472}
1473
Jesse Barnes89b667f2013-04-18 14:51:36 -07001474void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1475{
1476 u32 port_mask;
1477
1478 if (!port)
1479 port_mask = DPLL_PORTB_READY_MASK;
1480 else
1481 port_mask = DPLL_PORTC_READY_MASK;
1482
1483 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1484 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1485 'B' + port, I915_READ(DPLL(0)));
1486}
1487
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001488/**
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001489 * ironlake_enable_pch_pll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001490 * @dev_priv: i915 private structure
1491 * @pipe: pipe PLL to enable
1492 *
1493 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1494 * drives the transcoder clock.
1495 */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001496static void ironlake_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001497{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001498 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Chris Wilson48da64a2012-05-13 20:16:12 +01001499 struct intel_pch_pll *pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001500 int reg;
1501 u32 val;
1502
Chris Wilson48da64a2012-05-13 20:16:12 +01001503 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001504 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001505 pll = intel_crtc->pch_pll;
1506 if (pll == NULL)
1507 return;
1508
1509 if (WARN_ON(pll->refcount == 0))
1510 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001511
1512 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1513 pll->pll_reg, pll->active, pll->on,
1514 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001515
1516 /* PCH refclock must be enabled first */
1517 assert_pch_refclk_enabled(dev_priv);
1518
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001519 if (pll->active++ && pll->on) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001520 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001521 return;
1522 }
1523
1524 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1525
1526 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001527 val = I915_READ(reg);
1528 val |= DPLL_VCO_ENABLE;
1529 I915_WRITE(reg, val);
1530 POSTING_READ(reg);
1531 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001532
1533 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001534}
1535
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001536static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001537{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001538 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1539 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001540 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001541 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001542
Jesse Barnes92f25842011-01-04 15:09:34 -08001543 /* PCH only available on ILK+ */
1544 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001545 if (pll == NULL)
1546 return;
1547
Chris Wilson48da64a2012-05-13 20:16:12 +01001548 if (WARN_ON(pll->refcount == 0))
1549 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001550
1551 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1552 pll->pll_reg, pll->active, pll->on,
1553 intel_crtc->base.base.id);
1554
Chris Wilson48da64a2012-05-13 20:16:12 +01001555 if (WARN_ON(pll->active == 0)) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001556 assert_pch_pll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001557 return;
1558 }
1559
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001560 if (--pll->active) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001561 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001562 return;
1563 }
1564
1565 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001566
1567 /* Make sure transcoder isn't still depending on us */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001568 assert_pch_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001569
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001570 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001571 val = I915_READ(reg);
1572 val &= ~DPLL_VCO_ENABLE;
1573 I915_WRITE(reg, val);
1574 POSTING_READ(reg);
1575 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001576
1577 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001578}
1579
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001580static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1581 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001582{
Daniel Vetter23670b322012-11-01 09:15:30 +01001583 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001584 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetter23670b322012-11-01 09:15:30 +01001585 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001586
1587 /* PCH only available on ILK+ */
1588 BUG_ON(dev_priv->info->gen < 5);
1589
1590 /* Make sure PCH DPLL is enabled */
Chris Wilson92b27b02012-05-20 18:10:50 +01001591 assert_pch_pll_enabled(dev_priv,
1592 to_intel_crtc(crtc)->pch_pll,
1593 to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001594
1595 /* FDI must be feeding us bits for PCH ports */
1596 assert_fdi_tx_enabled(dev_priv, pipe);
1597 assert_fdi_rx_enabled(dev_priv, pipe);
1598
Daniel Vetter23670b322012-11-01 09:15:30 +01001599 if (HAS_PCH_CPT(dev)) {
1600 /* Workaround: Set the timing override bit before enabling the
1601 * pch transcoder. */
1602 reg = TRANS_CHICKEN2(pipe);
1603 val = I915_READ(reg);
1604 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1605 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001606 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001607
Daniel Vetterab9412b2013-05-03 11:49:46 +02001608 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001609 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001610 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001611
1612 if (HAS_PCH_IBX(dev_priv->dev)) {
1613 /*
1614 * make the BPC in transcoder be consistent with
1615 * that in pipeconf reg.
1616 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001617 val &= ~PIPECONF_BPC_MASK;
1618 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001619 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001620
1621 val &= ~TRANS_INTERLACE_MASK;
1622 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001623 if (HAS_PCH_IBX(dev_priv->dev) &&
1624 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1625 val |= TRANS_LEGACY_INTERLACED_ILK;
1626 else
1627 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001628 else
1629 val |= TRANS_PROGRESSIVE;
1630
Jesse Barnes040484a2011-01-03 12:14:26 -08001631 I915_WRITE(reg, val | TRANS_ENABLE);
1632 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001633 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001634}
1635
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001636static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001637 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001638{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001639 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001640
1641 /* PCH only available on ILK+ */
1642 BUG_ON(dev_priv->info->gen < 5);
1643
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001644 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001645 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001646 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001647
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001648 /* Workaround: set timing override bit. */
1649 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001650 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001651 I915_WRITE(_TRANSA_CHICKEN2, val);
1652
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001653 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001654 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001655
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001656 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1657 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001658 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001659 else
1660 val |= TRANS_PROGRESSIVE;
1661
Daniel Vetterab9412b2013-05-03 11:49:46 +02001662 I915_WRITE(LPT_TRANSCONF, val);
1663 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001664 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001665}
1666
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001667static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1668 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001669{
Daniel Vetter23670b322012-11-01 09:15:30 +01001670 struct drm_device *dev = dev_priv->dev;
1671 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001672
1673 /* FDI relies on the transcoder */
1674 assert_fdi_tx_disabled(dev_priv, pipe);
1675 assert_fdi_rx_disabled(dev_priv, pipe);
1676
Jesse Barnes291906f2011-02-02 12:28:03 -08001677 /* Ports must be off as well */
1678 assert_pch_ports_disabled(dev_priv, pipe);
1679
Daniel Vetterab9412b2013-05-03 11:49:46 +02001680 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001681 val = I915_READ(reg);
1682 val &= ~TRANS_ENABLE;
1683 I915_WRITE(reg, val);
1684 /* wait for PCH transcoder off, transcoder state */
1685 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001686 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001687
1688 if (!HAS_PCH_IBX(dev)) {
1689 /* Workaround: Clear the timing override chicken bit again. */
1690 reg = TRANS_CHICKEN2(pipe);
1691 val = I915_READ(reg);
1692 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1693 I915_WRITE(reg, val);
1694 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001695}
1696
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001697static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001698{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001699 u32 val;
1700
Daniel Vetterab9412b2013-05-03 11:49:46 +02001701 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001702 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001703 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001704 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001705 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001706 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001707
1708 /* Workaround: clear timing override bit. */
1709 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001710 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001711 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001712}
1713
1714/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001715 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001716 * @dev_priv: i915 private structure
1717 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001718 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001719 *
1720 * Enable @pipe, making sure that various hardware specific requirements
1721 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1722 *
1723 * @pipe should be %PIPE_A or %PIPE_B.
1724 *
1725 * Will wait until the pipe is actually running (i.e. first vblank) before
1726 * returning.
1727 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001728static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1729 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001730{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001731 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1732 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001733 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001734 int reg;
1735 u32 val;
1736
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001737 assert_planes_disabled(dev_priv, pipe);
1738 assert_sprites_disabled(dev_priv, pipe);
1739
Paulo Zanoni681e5812012-12-06 11:12:38 -02001740 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001741 pch_transcoder = TRANSCODER_A;
1742 else
1743 pch_transcoder = pipe;
1744
Jesse Barnesb24e7172011-01-04 15:09:30 -08001745 /*
1746 * A pipe without a PLL won't actually be able to drive bits from
1747 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1748 * need the check.
1749 */
1750 if (!HAS_PCH_SPLIT(dev_priv->dev))
1751 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001752 else {
1753 if (pch_port) {
1754 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001755 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001756 assert_fdi_tx_pll_enabled(dev_priv,
1757 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001758 }
1759 /* FIXME: assert CPU port conditions for SNB+ */
1760 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001761
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001762 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001763 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001764 if (val & PIPECONF_ENABLE)
1765 return;
1766
1767 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001768 intel_wait_for_vblank(dev_priv->dev, pipe);
1769}
1770
1771/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001772 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001773 * @dev_priv: i915 private structure
1774 * @pipe: pipe to disable
1775 *
1776 * Disable @pipe, making sure that various hardware specific requirements
1777 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1778 *
1779 * @pipe should be %PIPE_A or %PIPE_B.
1780 *
1781 * Will wait until the pipe has shut down before returning.
1782 */
1783static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1784 enum pipe pipe)
1785{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001786 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1787 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001788 int reg;
1789 u32 val;
1790
1791 /*
1792 * Make sure planes won't keep trying to pump pixels to us,
1793 * or we might hang the display.
1794 */
1795 assert_planes_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001796 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001797
1798 /* Don't disable pipe A or pipe A PLLs if needed */
1799 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1800 return;
1801
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001802 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001803 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001804 if ((val & PIPECONF_ENABLE) == 0)
1805 return;
1806
1807 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001808 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1809}
1810
Keith Packardd74362c2011-07-28 14:47:14 -07001811/*
1812 * Plane regs are double buffered, going from enabled->disabled needs a
1813 * trigger in order to latch. The display address reg provides this.
1814 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001815void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001816 enum plane plane)
1817{
Damien Lespiau14f86142012-10-29 15:24:49 +00001818 if (dev_priv->info->gen >= 4)
1819 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1820 else
1821 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001822}
1823
Jesse Barnesb24e7172011-01-04 15:09:30 -08001824/**
1825 * intel_enable_plane - enable a display plane on a given pipe
1826 * @dev_priv: i915 private structure
1827 * @plane: plane to enable
1828 * @pipe: pipe being fed
1829 *
1830 * Enable @plane on @pipe, making sure that @pipe is running first.
1831 */
1832static void intel_enable_plane(struct drm_i915_private *dev_priv,
1833 enum plane plane, enum pipe pipe)
1834{
1835 int reg;
1836 u32 val;
1837
1838 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1839 assert_pipe_enabled(dev_priv, pipe);
1840
1841 reg = DSPCNTR(plane);
1842 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001843 if (val & DISPLAY_PLANE_ENABLE)
1844 return;
1845
1846 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001847 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001848 intel_wait_for_vblank(dev_priv->dev, pipe);
1849}
1850
Jesse Barnesb24e7172011-01-04 15:09:30 -08001851/**
1852 * intel_disable_plane - disable a display plane
1853 * @dev_priv: i915 private structure
1854 * @plane: plane to disable
1855 * @pipe: pipe consuming the data
1856 *
1857 * Disable @plane; should be an independent operation.
1858 */
1859static void intel_disable_plane(struct drm_i915_private *dev_priv,
1860 enum plane plane, enum pipe pipe)
1861{
1862 int reg;
1863 u32 val;
1864
1865 reg = DSPCNTR(plane);
1866 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001867 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1868 return;
1869
1870 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001871 intel_flush_display_plane(dev_priv, plane);
1872 intel_wait_for_vblank(dev_priv->dev, pipe);
1873}
1874
Chris Wilson693db182013-03-05 14:52:39 +00001875static bool need_vtd_wa(struct drm_device *dev)
1876{
1877#ifdef CONFIG_INTEL_IOMMU
1878 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1879 return true;
1880#endif
1881 return false;
1882}
1883
Chris Wilson127bd2a2010-07-23 23:32:05 +01001884int
Chris Wilson48b956c2010-09-14 12:50:34 +01001885intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001886 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001887 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001888{
Chris Wilsonce453d82011-02-21 14:43:56 +00001889 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001890 u32 alignment;
1891 int ret;
1892
Chris Wilson05394f32010-11-08 19:18:58 +00001893 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001894 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001895 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1896 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001897 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001898 alignment = 4 * 1024;
1899 else
1900 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001901 break;
1902 case I915_TILING_X:
1903 /* pin() will align the object as required by fence */
1904 alignment = 0;
1905 break;
1906 case I915_TILING_Y:
Daniel Vetter8bb6e952013-04-06 23:54:56 +02001907 /* Despite that we check this in framebuffer_init userspace can
1908 * screw us over and change the tiling after the fact. Only
1909 * pinned buffers can't change their tiling. */
1910 DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001911 return -EINVAL;
1912 default:
1913 BUG();
1914 }
1915
Chris Wilson693db182013-03-05 14:52:39 +00001916 /* Note that the w/a also requires 64 PTE of padding following the
1917 * bo. We currently fill all unused PTE with the shadow page and so
1918 * we should always have valid PTE following the scanout preventing
1919 * the VT-d warning.
1920 */
1921 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1922 alignment = 256 * 1024;
1923
Chris Wilsonce453d82011-02-21 14:43:56 +00001924 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001925 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001926 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001927 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001928
1929 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1930 * fence, whereas 965+ only requires a fence if using
1931 * framebuffer compression. For simplicity, we always install
1932 * a fence as the cost is not that onerous.
1933 */
Chris Wilson06d98132012-04-17 15:31:24 +01001934 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001935 if (ret)
1936 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001937
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001938 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001939
Chris Wilsonce453d82011-02-21 14:43:56 +00001940 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001941 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001942
1943err_unpin:
1944 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001945err_interruptible:
1946 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001947 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001948}
1949
Chris Wilson1690e1e2011-12-14 13:57:08 +01001950void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1951{
1952 i915_gem_object_unpin_fence(obj);
1953 i915_gem_object_unpin(obj);
1954}
1955
Daniel Vetterc2c75132012-07-05 12:17:30 +02001956/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1957 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001958unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1959 unsigned int tiling_mode,
1960 unsigned int cpp,
1961 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001962{
Chris Wilsonbc752862013-02-21 20:04:31 +00001963 if (tiling_mode != I915_TILING_NONE) {
1964 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001965
Chris Wilsonbc752862013-02-21 20:04:31 +00001966 tile_rows = *y / 8;
1967 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001968
Chris Wilsonbc752862013-02-21 20:04:31 +00001969 tiles = *x / (512/cpp);
1970 *x %= 512/cpp;
1971
1972 return tile_rows * pitch * 8 + tiles * 4096;
1973 } else {
1974 unsigned int offset;
1975
1976 offset = *y * pitch + *x * cpp;
1977 *y = 0;
1978 *x = (offset & 4095) / cpp;
1979 return offset & -4096;
1980 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001981}
1982
Jesse Barnes17638cd2011-06-24 12:19:23 -07001983static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1984 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001985{
1986 struct drm_device *dev = crtc->dev;
1987 struct drm_i915_private *dev_priv = dev->dev_private;
1988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1989 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001990 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001991 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001992 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001993 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001994 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001995
1996 switch (plane) {
1997 case 0:
1998 case 1:
1999 break;
2000 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002001 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07002002 return -EINVAL;
2003 }
2004
2005 intel_fb = to_intel_framebuffer(fb);
2006 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002007
Chris Wilson5eddb702010-09-11 13:48:45 +01002008 reg = DSPCNTR(plane);
2009 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002010 /* Mask out pixel format bits in case we change it */
2011 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002012 switch (fb->pixel_format) {
2013 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002014 dspcntr |= DISPPLANE_8BPP;
2015 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002016 case DRM_FORMAT_XRGB1555:
2017 case DRM_FORMAT_ARGB1555:
2018 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002019 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002020 case DRM_FORMAT_RGB565:
2021 dspcntr |= DISPPLANE_BGRX565;
2022 break;
2023 case DRM_FORMAT_XRGB8888:
2024 case DRM_FORMAT_ARGB8888:
2025 dspcntr |= DISPPLANE_BGRX888;
2026 break;
2027 case DRM_FORMAT_XBGR8888:
2028 case DRM_FORMAT_ABGR8888:
2029 dspcntr |= DISPPLANE_RGBX888;
2030 break;
2031 case DRM_FORMAT_XRGB2101010:
2032 case DRM_FORMAT_ARGB2101010:
2033 dspcntr |= DISPPLANE_BGRX101010;
2034 break;
2035 case DRM_FORMAT_XBGR2101010:
2036 case DRM_FORMAT_ABGR2101010:
2037 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002038 break;
2039 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002040 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002041 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002042
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002043 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002044 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002045 dspcntr |= DISPPLANE_TILED;
2046 else
2047 dspcntr &= ~DISPPLANE_TILED;
2048 }
2049
Chris Wilson5eddb702010-09-11 13:48:45 +01002050 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002051
Daniel Vettere506a0c2012-07-05 12:17:29 +02002052 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002053
Daniel Vetterc2c75132012-07-05 12:17:30 +02002054 if (INTEL_INFO(dev)->gen >= 4) {
2055 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002056 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2057 fb->bits_per_pixel / 8,
2058 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002059 linear_offset -= intel_crtc->dspaddr_offset;
2060 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002061 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002062 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002063
2064 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2065 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002066 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002067 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002068 I915_MODIFY_DISPBASE(DSPSURF(plane),
2069 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002070 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002071 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002072 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02002073 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002074 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002075
Jesse Barnes17638cd2011-06-24 12:19:23 -07002076 return 0;
2077}
2078
2079static int ironlake_update_plane(struct drm_crtc *crtc,
2080 struct drm_framebuffer *fb, int x, int y)
2081{
2082 struct drm_device *dev = crtc->dev;
2083 struct drm_i915_private *dev_priv = dev->dev_private;
2084 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2085 struct intel_framebuffer *intel_fb;
2086 struct drm_i915_gem_object *obj;
2087 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002088 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002089 u32 dspcntr;
2090 u32 reg;
2091
2092 switch (plane) {
2093 case 0:
2094 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002095 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002096 break;
2097 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002098 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002099 return -EINVAL;
2100 }
2101
2102 intel_fb = to_intel_framebuffer(fb);
2103 obj = intel_fb->obj;
2104
2105 reg = DSPCNTR(plane);
2106 dspcntr = I915_READ(reg);
2107 /* Mask out pixel format bits in case we change it */
2108 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002109 switch (fb->pixel_format) {
2110 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002111 dspcntr |= DISPPLANE_8BPP;
2112 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002113 case DRM_FORMAT_RGB565:
2114 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002115 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002116 case DRM_FORMAT_XRGB8888:
2117 case DRM_FORMAT_ARGB8888:
2118 dspcntr |= DISPPLANE_BGRX888;
2119 break;
2120 case DRM_FORMAT_XBGR8888:
2121 case DRM_FORMAT_ABGR8888:
2122 dspcntr |= DISPPLANE_RGBX888;
2123 break;
2124 case DRM_FORMAT_XRGB2101010:
2125 case DRM_FORMAT_ARGB2101010:
2126 dspcntr |= DISPPLANE_BGRX101010;
2127 break;
2128 case DRM_FORMAT_XBGR2101010:
2129 case DRM_FORMAT_ABGR2101010:
2130 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002131 break;
2132 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002133 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002134 }
2135
2136 if (obj->tiling_mode != I915_TILING_NONE)
2137 dspcntr |= DISPPLANE_TILED;
2138 else
2139 dspcntr &= ~DISPPLANE_TILED;
2140
2141 /* must disable */
2142 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2143
2144 I915_WRITE(reg, dspcntr);
2145
Daniel Vettere506a0c2012-07-05 12:17:29 +02002146 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002147 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002148 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2149 fb->bits_per_pixel / 8,
2150 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002151 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002152
Daniel Vettere506a0c2012-07-05 12:17:29 +02002153 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2154 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002155 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002156 I915_MODIFY_DISPBASE(DSPSURF(plane),
2157 obj->gtt_offset + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002158 if (IS_HASWELL(dev)) {
2159 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2160 } else {
2161 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2162 I915_WRITE(DSPLINOFF(plane), linear_offset);
2163 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002164 POSTING_READ(reg);
2165
2166 return 0;
2167}
2168
2169/* Assume fb object is pinned & idle & fenced and just update base pointers */
2170static int
2171intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2172 int x, int y, enum mode_set_atomic state)
2173{
2174 struct drm_device *dev = crtc->dev;
2175 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002176
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002177 if (dev_priv->display.disable_fbc)
2178 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002179 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002180
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002181 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002182}
2183
Ville Syrjälä96a02912013-02-18 19:08:49 +02002184void intel_display_handle_reset(struct drm_device *dev)
2185{
2186 struct drm_i915_private *dev_priv = dev->dev_private;
2187 struct drm_crtc *crtc;
2188
2189 /*
2190 * Flips in the rings have been nuked by the reset,
2191 * so complete all pending flips so that user space
2192 * will get its events and not get stuck.
2193 *
2194 * Also update the base address of all primary
2195 * planes to the the last fb to make sure we're
2196 * showing the correct fb after a reset.
2197 *
2198 * Need to make two loops over the crtcs so that we
2199 * don't try to grab a crtc mutex before the
2200 * pending_flip_queue really got woken up.
2201 */
2202
2203 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2204 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2205 enum plane plane = intel_crtc->plane;
2206
2207 intel_prepare_page_flip(dev, plane);
2208 intel_finish_page_flip_plane(dev, plane);
2209 }
2210
2211 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2212 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2213
2214 mutex_lock(&crtc->mutex);
2215 if (intel_crtc->active)
2216 dev_priv->display.update_plane(crtc, crtc->fb,
2217 crtc->x, crtc->y);
2218 mutex_unlock(&crtc->mutex);
2219 }
2220}
2221
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002222static int
Chris Wilson14667a42012-04-03 17:58:35 +01002223intel_finish_fb(struct drm_framebuffer *old_fb)
2224{
2225 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2226 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2227 bool was_interruptible = dev_priv->mm.interruptible;
2228 int ret;
2229
Chris Wilson14667a42012-04-03 17:58:35 +01002230 /* Big Hammer, we also need to ensure that any pending
2231 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2232 * current scanout is retired before unpinning the old
2233 * framebuffer.
2234 *
2235 * This should only fail upon a hung GPU, in which case we
2236 * can safely continue.
2237 */
2238 dev_priv->mm.interruptible = false;
2239 ret = i915_gem_object_finish_gpu(obj);
2240 dev_priv->mm.interruptible = was_interruptible;
2241
2242 return ret;
2243}
2244
Ville Syrjälä198598d2012-10-31 17:50:24 +02002245static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2246{
2247 struct drm_device *dev = crtc->dev;
2248 struct drm_i915_master_private *master_priv;
2249 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2250
2251 if (!dev->primary->master)
2252 return;
2253
2254 master_priv = dev->primary->master->driver_priv;
2255 if (!master_priv->sarea_priv)
2256 return;
2257
2258 switch (intel_crtc->pipe) {
2259 case 0:
2260 master_priv->sarea_priv->pipeA_x = x;
2261 master_priv->sarea_priv->pipeA_y = y;
2262 break;
2263 case 1:
2264 master_priv->sarea_priv->pipeB_x = x;
2265 master_priv->sarea_priv->pipeB_y = y;
2266 break;
2267 default:
2268 break;
2269 }
2270}
2271
Chris Wilson14667a42012-04-03 17:58:35 +01002272static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002273intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002274 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002275{
2276 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002277 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002278 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002279 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002280 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002281
2282 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002283 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002284 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002285 return 0;
2286 }
2287
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002288 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002289 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2290 plane_name(intel_crtc->plane),
2291 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002292 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002293 }
2294
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002295 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002296 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002297 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002298 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002299 if (ret != 0) {
2300 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002301 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002302 return ret;
2303 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002304
Daniel Vetter94352cf2012-07-05 22:51:56 +02002305 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002306 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002307 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002308 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002309 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002310 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002311 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002312
Daniel Vetter94352cf2012-07-05 22:51:56 +02002313 old_fb = crtc->fb;
2314 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002315 crtc->x = x;
2316 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002317
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002318 if (old_fb) {
2319 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002320 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002321 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002322
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002323 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002324 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002325
Ville Syrjälä198598d2012-10-31 17:50:24 +02002326 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002327
2328 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002329}
2330
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002331static void intel_fdi_normal_train(struct drm_crtc *crtc)
2332{
2333 struct drm_device *dev = crtc->dev;
2334 struct drm_i915_private *dev_priv = dev->dev_private;
2335 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2336 int pipe = intel_crtc->pipe;
2337 u32 reg, temp;
2338
2339 /* enable normal train */
2340 reg = FDI_TX_CTL(pipe);
2341 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002342 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002343 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2344 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002345 } else {
2346 temp &= ~FDI_LINK_TRAIN_NONE;
2347 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002348 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002349 I915_WRITE(reg, temp);
2350
2351 reg = FDI_RX_CTL(pipe);
2352 temp = I915_READ(reg);
2353 if (HAS_PCH_CPT(dev)) {
2354 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2355 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2356 } else {
2357 temp &= ~FDI_LINK_TRAIN_NONE;
2358 temp |= FDI_LINK_TRAIN_NONE;
2359 }
2360 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2361
2362 /* wait one idle pattern time */
2363 POSTING_READ(reg);
2364 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002365
2366 /* IVB wants error correction enabled */
2367 if (IS_IVYBRIDGE(dev))
2368 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2369 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002370}
2371
Daniel Vetter1e833f42013-02-19 22:31:57 +01002372static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
2373{
2374 return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
2375}
2376
Daniel Vetter01a415f2012-10-27 15:58:40 +02002377static void ivb_modeset_global_resources(struct drm_device *dev)
2378{
2379 struct drm_i915_private *dev_priv = dev->dev_private;
2380 struct intel_crtc *pipe_B_crtc =
2381 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2382 struct intel_crtc *pipe_C_crtc =
2383 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2384 uint32_t temp;
2385
Daniel Vetter1e833f42013-02-19 22:31:57 +01002386 /*
2387 * When everything is off disable fdi C so that we could enable fdi B
2388 * with all lanes. Note that we don't care about enabled pipes without
2389 * an enabled pch encoder.
2390 */
2391 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2392 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002393 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2394 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2395
2396 temp = I915_READ(SOUTH_CHICKEN1);
2397 temp &= ~FDI_BC_BIFURCATION_SELECT;
2398 DRM_DEBUG_KMS("disabling fdi C rx\n");
2399 I915_WRITE(SOUTH_CHICKEN1, temp);
2400 }
2401}
2402
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002403/* The FDI link training functions for ILK/Ibexpeak. */
2404static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2405{
2406 struct drm_device *dev = crtc->dev;
2407 struct drm_i915_private *dev_priv = dev->dev_private;
2408 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2409 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002410 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002411 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002412
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002413 /* FDI needs bits from pipe & plane first */
2414 assert_pipe_enabled(dev_priv, pipe);
2415 assert_plane_enabled(dev_priv, plane);
2416
Adam Jacksone1a44742010-06-25 15:32:14 -04002417 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2418 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002419 reg = FDI_RX_IMR(pipe);
2420 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002421 temp &= ~FDI_RX_SYMBOL_LOCK;
2422 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002423 I915_WRITE(reg, temp);
2424 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002425 udelay(150);
2426
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002427 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002428 reg = FDI_TX_CTL(pipe);
2429 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002430 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2431 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002432 temp &= ~FDI_LINK_TRAIN_NONE;
2433 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002434 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002435
Chris Wilson5eddb702010-09-11 13:48:45 +01002436 reg = FDI_RX_CTL(pipe);
2437 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002438 temp &= ~FDI_LINK_TRAIN_NONE;
2439 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002440 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2441
2442 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002443 udelay(150);
2444
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002445 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002446 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2447 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2448 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002449
Chris Wilson5eddb702010-09-11 13:48:45 +01002450 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002451 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002452 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002453 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2454
2455 if ((temp & FDI_RX_BIT_LOCK)) {
2456 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002457 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002458 break;
2459 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002460 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002461 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002462 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002463
2464 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002465 reg = FDI_TX_CTL(pipe);
2466 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002467 temp &= ~FDI_LINK_TRAIN_NONE;
2468 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002469 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002470
Chris Wilson5eddb702010-09-11 13:48:45 +01002471 reg = FDI_RX_CTL(pipe);
2472 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002473 temp &= ~FDI_LINK_TRAIN_NONE;
2474 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002475 I915_WRITE(reg, temp);
2476
2477 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002478 udelay(150);
2479
Chris Wilson5eddb702010-09-11 13:48:45 +01002480 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002481 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002482 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002483 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2484
2485 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002486 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002487 DRM_DEBUG_KMS("FDI train 2 done.\n");
2488 break;
2489 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002490 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002491 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002492 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002493
2494 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002495
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002496}
2497
Akshay Joshi0206e352011-08-16 15:34:10 -04002498static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002499 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2500 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2501 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2502 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2503};
2504
2505/* The FDI link training functions for SNB/Cougarpoint. */
2506static void gen6_fdi_link_train(struct drm_crtc *crtc)
2507{
2508 struct drm_device *dev = crtc->dev;
2509 struct drm_i915_private *dev_priv = dev->dev_private;
2510 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2511 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002512 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002513
Adam Jacksone1a44742010-06-25 15:32:14 -04002514 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2515 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002516 reg = FDI_RX_IMR(pipe);
2517 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002518 temp &= ~FDI_RX_SYMBOL_LOCK;
2519 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002520 I915_WRITE(reg, temp);
2521
2522 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002523 udelay(150);
2524
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002525 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002526 reg = FDI_TX_CTL(pipe);
2527 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002528 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2529 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002530 temp &= ~FDI_LINK_TRAIN_NONE;
2531 temp |= FDI_LINK_TRAIN_PATTERN_1;
2532 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2533 /* SNB-B */
2534 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002535 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002536
Daniel Vetterd74cf322012-10-26 10:58:13 +02002537 I915_WRITE(FDI_RX_MISC(pipe),
2538 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2539
Chris Wilson5eddb702010-09-11 13:48:45 +01002540 reg = FDI_RX_CTL(pipe);
2541 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002542 if (HAS_PCH_CPT(dev)) {
2543 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2544 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2545 } else {
2546 temp &= ~FDI_LINK_TRAIN_NONE;
2547 temp |= FDI_LINK_TRAIN_PATTERN_1;
2548 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002549 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2550
2551 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002552 udelay(150);
2553
Akshay Joshi0206e352011-08-16 15:34:10 -04002554 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002555 reg = FDI_TX_CTL(pipe);
2556 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002557 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2558 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002559 I915_WRITE(reg, temp);
2560
2561 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002562 udelay(500);
2563
Sean Paulfa37d392012-03-02 12:53:39 -05002564 for (retry = 0; retry < 5; retry++) {
2565 reg = FDI_RX_IIR(pipe);
2566 temp = I915_READ(reg);
2567 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2568 if (temp & FDI_RX_BIT_LOCK) {
2569 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2570 DRM_DEBUG_KMS("FDI train 1 done.\n");
2571 break;
2572 }
2573 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002574 }
Sean Paulfa37d392012-03-02 12:53:39 -05002575 if (retry < 5)
2576 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002577 }
2578 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002579 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002580
2581 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002582 reg = FDI_TX_CTL(pipe);
2583 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002584 temp &= ~FDI_LINK_TRAIN_NONE;
2585 temp |= FDI_LINK_TRAIN_PATTERN_2;
2586 if (IS_GEN6(dev)) {
2587 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2588 /* SNB-B */
2589 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2590 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002591 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002592
Chris Wilson5eddb702010-09-11 13:48:45 +01002593 reg = FDI_RX_CTL(pipe);
2594 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002595 if (HAS_PCH_CPT(dev)) {
2596 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2597 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2598 } else {
2599 temp &= ~FDI_LINK_TRAIN_NONE;
2600 temp |= FDI_LINK_TRAIN_PATTERN_2;
2601 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002602 I915_WRITE(reg, temp);
2603
2604 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002605 udelay(150);
2606
Akshay Joshi0206e352011-08-16 15:34:10 -04002607 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002608 reg = FDI_TX_CTL(pipe);
2609 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002610 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2611 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002612 I915_WRITE(reg, temp);
2613
2614 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002615 udelay(500);
2616
Sean Paulfa37d392012-03-02 12:53:39 -05002617 for (retry = 0; retry < 5; retry++) {
2618 reg = FDI_RX_IIR(pipe);
2619 temp = I915_READ(reg);
2620 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2621 if (temp & FDI_RX_SYMBOL_LOCK) {
2622 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2623 DRM_DEBUG_KMS("FDI train 2 done.\n");
2624 break;
2625 }
2626 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002627 }
Sean Paulfa37d392012-03-02 12:53:39 -05002628 if (retry < 5)
2629 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002630 }
2631 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002632 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002633
2634 DRM_DEBUG_KMS("FDI train done.\n");
2635}
2636
Jesse Barnes357555c2011-04-28 15:09:55 -07002637/* Manual link training for Ivy Bridge A0 parts */
2638static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2639{
2640 struct drm_device *dev = crtc->dev;
2641 struct drm_i915_private *dev_priv = dev->dev_private;
2642 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2643 int pipe = intel_crtc->pipe;
2644 u32 reg, temp, i;
2645
2646 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2647 for train result */
2648 reg = FDI_RX_IMR(pipe);
2649 temp = I915_READ(reg);
2650 temp &= ~FDI_RX_SYMBOL_LOCK;
2651 temp &= ~FDI_RX_BIT_LOCK;
2652 I915_WRITE(reg, temp);
2653
2654 POSTING_READ(reg);
2655 udelay(150);
2656
Daniel Vetter01a415f2012-10-27 15:58:40 +02002657 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2658 I915_READ(FDI_RX_IIR(pipe)));
2659
Jesse Barnes357555c2011-04-28 15:09:55 -07002660 /* enable CPU FDI TX and PCH FDI RX */
2661 reg = FDI_TX_CTL(pipe);
2662 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002663 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2664 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Jesse Barnes357555c2011-04-28 15:09:55 -07002665 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2666 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2667 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2668 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002669 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002670 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2671
Daniel Vetterd74cf322012-10-26 10:58:13 +02002672 I915_WRITE(FDI_RX_MISC(pipe),
2673 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2674
Jesse Barnes357555c2011-04-28 15:09:55 -07002675 reg = FDI_RX_CTL(pipe);
2676 temp = I915_READ(reg);
2677 temp &= ~FDI_LINK_TRAIN_AUTO;
2678 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2679 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002680 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002681 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2682
2683 POSTING_READ(reg);
2684 udelay(150);
2685
Akshay Joshi0206e352011-08-16 15:34:10 -04002686 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002687 reg = FDI_TX_CTL(pipe);
2688 temp = I915_READ(reg);
2689 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2690 temp |= snb_b_fdi_train_param[i];
2691 I915_WRITE(reg, temp);
2692
2693 POSTING_READ(reg);
2694 udelay(500);
2695
2696 reg = FDI_RX_IIR(pipe);
2697 temp = I915_READ(reg);
2698 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2699
2700 if (temp & FDI_RX_BIT_LOCK ||
2701 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2702 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002703 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002704 break;
2705 }
2706 }
2707 if (i == 4)
2708 DRM_ERROR("FDI train 1 fail!\n");
2709
2710 /* Train 2 */
2711 reg = FDI_TX_CTL(pipe);
2712 temp = I915_READ(reg);
2713 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2714 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2715 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2716 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2717 I915_WRITE(reg, temp);
2718
2719 reg = FDI_RX_CTL(pipe);
2720 temp = I915_READ(reg);
2721 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2722 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2723 I915_WRITE(reg, temp);
2724
2725 POSTING_READ(reg);
2726 udelay(150);
2727
Akshay Joshi0206e352011-08-16 15:34:10 -04002728 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002729 reg = FDI_TX_CTL(pipe);
2730 temp = I915_READ(reg);
2731 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2732 temp |= snb_b_fdi_train_param[i];
2733 I915_WRITE(reg, temp);
2734
2735 POSTING_READ(reg);
2736 udelay(500);
2737
2738 reg = FDI_RX_IIR(pipe);
2739 temp = I915_READ(reg);
2740 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2741
2742 if (temp & FDI_RX_SYMBOL_LOCK) {
2743 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002744 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002745 break;
2746 }
2747 }
2748 if (i == 4)
2749 DRM_ERROR("FDI train 2 fail!\n");
2750
2751 DRM_DEBUG_KMS("FDI train done.\n");
2752}
2753
Daniel Vetter88cefb62012-08-12 19:27:14 +02002754static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002755{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002756 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002757 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002758 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002759 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002760
Jesse Barnesc64e3112010-09-10 11:27:03 -07002761
Jesse Barnes0e23b992010-09-10 11:10:00 -07002762 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002763 reg = FDI_RX_CTL(pipe);
2764 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002765 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2766 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002767 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002768 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2769
2770 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002771 udelay(200);
2772
2773 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002774 temp = I915_READ(reg);
2775 I915_WRITE(reg, temp | FDI_PCDCLK);
2776
2777 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002778 udelay(200);
2779
Paulo Zanoni20749732012-11-23 15:30:38 -02002780 /* Enable CPU FDI TX PLL, always on for Ironlake */
2781 reg = FDI_TX_CTL(pipe);
2782 temp = I915_READ(reg);
2783 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2784 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002785
Paulo Zanoni20749732012-11-23 15:30:38 -02002786 POSTING_READ(reg);
2787 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002788 }
2789}
2790
Daniel Vetter88cefb62012-08-12 19:27:14 +02002791static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2792{
2793 struct drm_device *dev = intel_crtc->base.dev;
2794 struct drm_i915_private *dev_priv = dev->dev_private;
2795 int pipe = intel_crtc->pipe;
2796 u32 reg, temp;
2797
2798 /* Switch from PCDclk to Rawclk */
2799 reg = FDI_RX_CTL(pipe);
2800 temp = I915_READ(reg);
2801 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2802
2803 /* Disable CPU FDI TX PLL */
2804 reg = FDI_TX_CTL(pipe);
2805 temp = I915_READ(reg);
2806 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2807
2808 POSTING_READ(reg);
2809 udelay(100);
2810
2811 reg = FDI_RX_CTL(pipe);
2812 temp = I915_READ(reg);
2813 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2814
2815 /* Wait for the clocks to turn off. */
2816 POSTING_READ(reg);
2817 udelay(100);
2818}
2819
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002820static void ironlake_fdi_disable(struct drm_crtc *crtc)
2821{
2822 struct drm_device *dev = crtc->dev;
2823 struct drm_i915_private *dev_priv = dev->dev_private;
2824 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2825 int pipe = intel_crtc->pipe;
2826 u32 reg, temp;
2827
2828 /* disable CPU FDI tx and PCH FDI rx */
2829 reg = FDI_TX_CTL(pipe);
2830 temp = I915_READ(reg);
2831 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2832 POSTING_READ(reg);
2833
2834 reg = FDI_RX_CTL(pipe);
2835 temp = I915_READ(reg);
2836 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002837 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002838 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2839
2840 POSTING_READ(reg);
2841 udelay(100);
2842
2843 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002844 if (HAS_PCH_IBX(dev)) {
2845 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002846 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002847
2848 /* still set train pattern 1 */
2849 reg = FDI_TX_CTL(pipe);
2850 temp = I915_READ(reg);
2851 temp &= ~FDI_LINK_TRAIN_NONE;
2852 temp |= FDI_LINK_TRAIN_PATTERN_1;
2853 I915_WRITE(reg, temp);
2854
2855 reg = FDI_RX_CTL(pipe);
2856 temp = I915_READ(reg);
2857 if (HAS_PCH_CPT(dev)) {
2858 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2859 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2860 } else {
2861 temp &= ~FDI_LINK_TRAIN_NONE;
2862 temp |= FDI_LINK_TRAIN_PATTERN_1;
2863 }
2864 /* BPC in FDI rx is consistent with that in PIPECONF */
2865 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002866 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002867 I915_WRITE(reg, temp);
2868
2869 POSTING_READ(reg);
2870 udelay(100);
2871}
2872
Chris Wilson5bb61642012-09-27 21:25:58 +01002873static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2874{
2875 struct drm_device *dev = crtc->dev;
2876 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002877 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002878 unsigned long flags;
2879 bool pending;
2880
Ville Syrjälä10d83732013-01-29 18:13:34 +02002881 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2882 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002883 return false;
2884
2885 spin_lock_irqsave(&dev->event_lock, flags);
2886 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2887 spin_unlock_irqrestore(&dev->event_lock, flags);
2888
2889 return pending;
2890}
2891
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002892static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2893{
Chris Wilson0f911282012-04-17 10:05:38 +01002894 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002895 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002896
2897 if (crtc->fb == NULL)
2898 return;
2899
Daniel Vetter2c10d572012-12-20 21:24:07 +01002900 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2901
Chris Wilson5bb61642012-09-27 21:25:58 +01002902 wait_event(dev_priv->pending_flip_queue,
2903 !intel_crtc_has_pending_flip(crtc));
2904
Chris Wilson0f911282012-04-17 10:05:38 +01002905 mutex_lock(&dev->struct_mutex);
2906 intel_finish_fb(crtc->fb);
2907 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002908}
2909
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002910/* Program iCLKIP clock to the desired frequency */
2911static void lpt_program_iclkip(struct drm_crtc *crtc)
2912{
2913 struct drm_device *dev = crtc->dev;
2914 struct drm_i915_private *dev_priv = dev->dev_private;
2915 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2916 u32 temp;
2917
Daniel Vetter09153002012-12-12 14:06:44 +01002918 mutex_lock(&dev_priv->dpio_lock);
2919
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002920 /* It is necessary to ungate the pixclk gate prior to programming
2921 * the divisors, and gate it back when it is done.
2922 */
2923 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2924
2925 /* Disable SSCCTL */
2926 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002927 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2928 SBI_SSCCTL_DISABLE,
2929 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002930
2931 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2932 if (crtc->mode.clock == 20000) {
2933 auxdiv = 1;
2934 divsel = 0x41;
2935 phaseinc = 0x20;
2936 } else {
2937 /* The iCLK virtual clock root frequency is in MHz,
2938 * but the crtc->mode.clock in in KHz. To get the divisors,
2939 * it is necessary to divide one by another, so we
2940 * convert the virtual clock precision to KHz here for higher
2941 * precision.
2942 */
2943 u32 iclk_virtual_root_freq = 172800 * 1000;
2944 u32 iclk_pi_range = 64;
2945 u32 desired_divisor, msb_divisor_value, pi_value;
2946
2947 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2948 msb_divisor_value = desired_divisor / iclk_pi_range;
2949 pi_value = desired_divisor % iclk_pi_range;
2950
2951 auxdiv = 0;
2952 divsel = msb_divisor_value - 2;
2953 phaseinc = pi_value;
2954 }
2955
2956 /* This should not happen with any sane values */
2957 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2958 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2959 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2960 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2961
2962 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2963 crtc->mode.clock,
2964 auxdiv,
2965 divsel,
2966 phasedir,
2967 phaseinc);
2968
2969 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002970 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002971 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2972 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2973 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2974 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2975 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2976 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002977 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002978
2979 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002980 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002981 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2982 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002983 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002984
2985 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002986 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002987 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002988 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002989
2990 /* Wait for initialization time */
2991 udelay(24);
2992
2993 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01002994
2995 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002996}
2997
Daniel Vetter275f01b22013-05-03 11:49:47 +02002998static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
2999 enum pipe pch_transcoder)
3000{
3001 struct drm_device *dev = crtc->base.dev;
3002 struct drm_i915_private *dev_priv = dev->dev_private;
3003 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3004
3005 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3006 I915_READ(HTOTAL(cpu_transcoder)));
3007 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3008 I915_READ(HBLANK(cpu_transcoder)));
3009 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3010 I915_READ(HSYNC(cpu_transcoder)));
3011
3012 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3013 I915_READ(VTOTAL(cpu_transcoder)));
3014 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3015 I915_READ(VBLANK(cpu_transcoder)));
3016 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3017 I915_READ(VSYNC(cpu_transcoder)));
3018 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3019 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3020}
3021
Jesse Barnesf67a5592011-01-05 10:31:48 -08003022/*
3023 * Enable PCH resources required for PCH ports:
3024 * - PCH PLLs
3025 * - FDI training & RX/TX
3026 * - update transcoder timings
3027 * - DP transcoding bits
3028 * - transcoder
3029 */
3030static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003031{
3032 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003033 struct drm_i915_private *dev_priv = dev->dev_private;
3034 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3035 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003036 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003037
Daniel Vetterab9412b2013-05-03 11:49:46 +02003038 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003039
Daniel Vettercd986ab2012-10-26 10:58:12 +02003040 /* Write the TU size bits before fdi link training, so that error
3041 * detection works. */
3042 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3043 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3044
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003045 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003046 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003047
Daniel Vetter572deb32012-10-27 18:46:14 +02003048 /* XXX: pch pll's can be enabled any time before we enable the PCH
3049 * transcoder, and we actually should do this to not upset any PCH
3050 * transcoder that already use the clock when we share it.
3051 *
3052 * Note that enable_pch_pll tries to do the right thing, but get_pch_pll
3053 * unconditionally resets the pll - we need that to have the right LVDS
3054 * enable sequence. */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02003055 ironlake_enable_pch_pll(intel_crtc);
Chris Wilson6f13b7b2012-05-13 09:54:09 +01003056
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003057 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003058 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003059
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003060 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003061 switch (pipe) {
3062 default:
3063 case 0:
3064 temp |= TRANSA_DPLL_ENABLE;
3065 sel = TRANSA_DPLLB_SEL;
3066 break;
3067 case 1:
3068 temp |= TRANSB_DPLL_ENABLE;
3069 sel = TRANSB_DPLLB_SEL;
3070 break;
3071 case 2:
3072 temp |= TRANSC_DPLL_ENABLE;
3073 sel = TRANSC_DPLLB_SEL;
3074 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07003075 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003076 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
3077 temp |= sel;
3078 else
3079 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003080 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003081 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003082
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003083 /* set transcoder timing, panel must allow it */
3084 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003085 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003086
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003087 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003088
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003089 /* For PCH DP, enable TRANS_DP_CTL */
3090 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003091 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3092 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003093 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003094 reg = TRANS_DP_CTL(pipe);
3095 temp = I915_READ(reg);
3096 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003097 TRANS_DP_SYNC_MASK |
3098 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003099 temp |= (TRANS_DP_OUTPUT_ENABLE |
3100 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003101 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003102
3103 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003104 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003105 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003106 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003107
3108 switch (intel_trans_dp_port_sel(crtc)) {
3109 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003110 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003111 break;
3112 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003113 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003114 break;
3115 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003116 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003117 break;
3118 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003119 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003120 }
3121
Chris Wilson5eddb702010-09-11 13:48:45 +01003122 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003123 }
3124
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003125 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003126}
3127
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003128static void lpt_pch_enable(struct drm_crtc *crtc)
3129{
3130 struct drm_device *dev = crtc->dev;
3131 struct drm_i915_private *dev_priv = dev->dev_private;
3132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003133 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003134
Daniel Vetterab9412b2013-05-03 11:49:46 +02003135 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003136
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003137 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003138
Paulo Zanoni0540e482012-10-31 18:12:40 -02003139 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003140 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003141
Paulo Zanoni937bb612012-10-31 18:12:47 -02003142 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003143}
3144
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003145static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
3146{
3147 struct intel_pch_pll *pll = intel_crtc->pch_pll;
3148
3149 if (pll == NULL)
3150 return;
3151
3152 if (pll->refcount == 0) {
3153 WARN(1, "bad PCH PLL refcount\n");
3154 return;
3155 }
3156
3157 --pll->refcount;
3158 intel_crtc->pch_pll = NULL;
3159}
3160
3161static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
3162{
3163 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
3164 struct intel_pch_pll *pll;
3165 int i;
3166
3167 pll = intel_crtc->pch_pll;
3168 if (pll) {
3169 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
3170 intel_crtc->base.base.id, pll->pll_reg);
3171 goto prepare;
3172 }
3173
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003174 if (HAS_PCH_IBX(dev_priv->dev)) {
3175 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3176 i = intel_crtc->pipe;
3177 pll = &dev_priv->pch_plls[i];
3178
3179 DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
3180 intel_crtc->base.base.id, pll->pll_reg);
3181
3182 goto found;
3183 }
3184
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003185 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3186 pll = &dev_priv->pch_plls[i];
3187
3188 /* Only want to check enabled timings first */
3189 if (pll->refcount == 0)
3190 continue;
3191
3192 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3193 fp == I915_READ(pll->fp0_reg)) {
3194 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
3195 intel_crtc->base.base.id,
3196 pll->pll_reg, pll->refcount, pll->active);
3197
3198 goto found;
3199 }
3200 }
3201
3202 /* Ok no matching timings, maybe there's a free one? */
3203 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3204 pll = &dev_priv->pch_plls[i];
3205 if (pll->refcount == 0) {
3206 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
3207 intel_crtc->base.base.id, pll->pll_reg);
3208 goto found;
3209 }
3210 }
3211
3212 return NULL;
3213
3214found:
3215 intel_crtc->pch_pll = pll;
3216 pll->refcount++;
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003217 DRM_DEBUG_DRIVER("using pll %d for pipe %c\n", i, pipe_name(intel_crtc->pipe));
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003218prepare: /* separate function? */
3219 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003220
Chris Wilsone04c7352012-05-02 20:43:56 +01003221 /* Wait for the clocks to stabilize before rewriting the regs */
3222 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003223 POSTING_READ(pll->pll_reg);
3224 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003225
3226 I915_WRITE(pll->fp0_reg, fp);
3227 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003228 pll->on = false;
3229 return pll;
3230}
3231
Daniel Vettera1520312013-05-03 11:49:50 +02003232static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003233{
3234 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003235 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003236 u32 temp;
3237
3238 temp = I915_READ(dslreg);
3239 udelay(500);
3240 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003241 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003242 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003243 }
3244}
3245
Jesse Barnesb074cec2013-04-25 12:55:02 -07003246static void ironlake_pfit_enable(struct intel_crtc *crtc)
3247{
3248 struct drm_device *dev = crtc->base.dev;
3249 struct drm_i915_private *dev_priv = dev->dev_private;
3250 int pipe = crtc->pipe;
3251
Jesse Barnes0ef37f32013-05-03 13:26:37 -07003252 if (crtc->config.pch_pfit.size) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003253 /* Force use of hard-coded filter coefficients
3254 * as some pre-programmed values are broken,
3255 * e.g. x201.
3256 */
3257 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3258 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3259 PF_PIPE_SEL_IVB(pipe));
3260 else
3261 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3262 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3263 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
3264 }
3265}
3266
Jesse Barnesf67a5592011-01-05 10:31:48 -08003267static void ironlake_crtc_enable(struct drm_crtc *crtc)
3268{
3269 struct drm_device *dev = crtc->dev;
3270 struct drm_i915_private *dev_priv = dev->dev_private;
3271 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003272 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003273 int pipe = intel_crtc->pipe;
3274 int plane = intel_crtc->plane;
3275 u32 temp;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003276
Daniel Vetter08a48462012-07-02 11:43:47 +02003277 WARN_ON(!crtc->enabled);
3278
Jesse Barnesf67a5592011-01-05 10:31:48 -08003279 if (intel_crtc->active)
3280 return;
3281
3282 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003283
3284 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3285 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3286
Jesse Barnesf67a5592011-01-05 10:31:48 -08003287 intel_update_watermarks(dev);
3288
3289 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3290 temp = I915_READ(PCH_LVDS);
3291 if ((temp & LVDS_PORT_EN) == 0)
3292 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3293 }
3294
Jesse Barnesf67a5592011-01-05 10:31:48 -08003295
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003296 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003297 /* Note: FDI PLL enabling _must_ be done before we enable the
3298 * cpu pipes, hence this is separate from all the other fdi/pch
3299 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003300 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003301 } else {
3302 assert_fdi_tx_disabled(dev_priv, pipe);
3303 assert_fdi_rx_disabled(dev_priv, pipe);
3304 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003305
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003306 for_each_encoder_on_crtc(dev, crtc, encoder)
3307 if (encoder->pre_enable)
3308 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003309
3310 /* Enable panel fitting for LVDS */
Jesse Barnesb074cec2013-04-25 12:55:02 -07003311 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003312
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003313 /*
3314 * On ILK+ LUT must be loaded before the pipe is running but with
3315 * clocks enabled
3316 */
3317 intel_crtc_load_lut(crtc);
3318
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003319 intel_enable_pipe(dev_priv, pipe,
3320 intel_crtc->config.has_pch_encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003321 intel_enable_plane(dev_priv, plane, pipe);
3322
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003323 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003324 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003325
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003326 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003327 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003328 mutex_unlock(&dev->struct_mutex);
3329
Chris Wilson6b383a72010-09-13 13:54:26 +01003330 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003331
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003332 for_each_encoder_on_crtc(dev, crtc, encoder)
3333 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003334
3335 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003336 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003337
3338 /*
3339 * There seems to be a race in PCH platform hw (at least on some
3340 * outputs) where an enabled pipe still completes any pageflip right
3341 * away (as if the pipe is off) instead of waiting for vblank. As soon
3342 * as the first vblank happend, everything works as expected. Hence just
3343 * wait for one vblank before returning to avoid strange things
3344 * happening.
3345 */
3346 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003347}
3348
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003349static void haswell_crtc_enable(struct drm_crtc *crtc)
3350{
3351 struct drm_device *dev = crtc->dev;
3352 struct drm_i915_private *dev_priv = dev->dev_private;
3353 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3354 struct intel_encoder *encoder;
3355 int pipe = intel_crtc->pipe;
3356 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003357
3358 WARN_ON(!crtc->enabled);
3359
3360 if (intel_crtc->active)
3361 return;
3362
3363 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003364
3365 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3366 if (intel_crtc->config.has_pch_encoder)
3367 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3368
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003369 intel_update_watermarks(dev);
3370
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003371 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003372 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003373
3374 for_each_encoder_on_crtc(dev, crtc, encoder)
3375 if (encoder->pre_enable)
3376 encoder->pre_enable(encoder);
3377
Paulo Zanoni1f544382012-10-24 11:32:00 -02003378 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003379
Paulo Zanoni1f544382012-10-24 11:32:00 -02003380 /* Enable panel fitting for eDP */
Jesse Barnesb074cec2013-04-25 12:55:02 -07003381 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003382
3383 /*
3384 * On ILK+ LUT must be loaded before the pipe is running but with
3385 * clocks enabled
3386 */
3387 intel_crtc_load_lut(crtc);
3388
Paulo Zanoni1f544382012-10-24 11:32:00 -02003389 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003390 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003391
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003392 intel_enable_pipe(dev_priv, pipe,
3393 intel_crtc->config.has_pch_encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003394 intel_enable_plane(dev_priv, plane, pipe);
3395
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003396 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003397 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003398
3399 mutex_lock(&dev->struct_mutex);
3400 intel_update_fbc(dev);
3401 mutex_unlock(&dev->struct_mutex);
3402
3403 intel_crtc_update_cursor(crtc, true);
3404
3405 for_each_encoder_on_crtc(dev, crtc, encoder)
3406 encoder->enable(encoder);
3407
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003408 /*
3409 * There seems to be a race in PCH platform hw (at least on some
3410 * outputs) where an enabled pipe still completes any pageflip right
3411 * away (as if the pipe is off) instead of waiting for vblank. As soon
3412 * as the first vblank happend, everything works as expected. Hence just
3413 * wait for one vblank before returning to avoid strange things
3414 * happening.
3415 */
3416 intel_wait_for_vblank(dev, intel_crtc->pipe);
3417}
3418
Jesse Barnes6be4a602010-09-10 10:26:01 -07003419static void ironlake_crtc_disable(struct drm_crtc *crtc)
3420{
3421 struct drm_device *dev = crtc->dev;
3422 struct drm_i915_private *dev_priv = dev->dev_private;
3423 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003424 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003425 int pipe = intel_crtc->pipe;
3426 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003427 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003428
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003429
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003430 if (!intel_crtc->active)
3431 return;
3432
Daniel Vetterea9d7582012-07-10 10:42:52 +02003433 for_each_encoder_on_crtc(dev, crtc, encoder)
3434 encoder->disable(encoder);
3435
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003436 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003437 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003438 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003439
Jesse Barnesb24e7172011-01-04 15:09:30 -08003440 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003441
Chris Wilson973d04f2011-07-08 12:22:37 +01003442 if (dev_priv->cfb_plane == plane)
3443 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003444
Paulo Zanoni86642812013-04-12 17:57:57 -03003445 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003446 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003447
Jesse Barnes6be4a602010-09-10 10:26:01 -07003448 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003449 I915_WRITE(PF_CTL(pipe), 0);
3450 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003451
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003452 for_each_encoder_on_crtc(dev, crtc, encoder)
3453 if (encoder->post_disable)
3454 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003455
Chris Wilson5eddb702010-09-11 13:48:45 +01003456 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003457
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003458 ironlake_disable_pch_transcoder(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03003459 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003460
3461 if (HAS_PCH_CPT(dev)) {
3462 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003463 reg = TRANS_DP_CTL(pipe);
3464 temp = I915_READ(reg);
3465 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003466 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003467 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003468
3469 /* disable DPLL_SEL */
3470 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003471 switch (pipe) {
3472 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003473 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003474 break;
3475 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003476 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003477 break;
3478 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003479 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003480 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003481 break;
3482 default:
3483 BUG(); /* wtf */
3484 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003485 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003486 }
3487
3488 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003489 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003490
Daniel Vetter88cefb62012-08-12 19:27:14 +02003491 ironlake_fdi_pll_disable(intel_crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +01003492
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003493 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003494 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003495
3496 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003497 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003498 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003499}
3500
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003501static void haswell_crtc_disable(struct drm_crtc *crtc)
3502{
3503 struct drm_device *dev = crtc->dev;
3504 struct drm_i915_private *dev_priv = dev->dev_private;
3505 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3506 struct intel_encoder *encoder;
3507 int pipe = intel_crtc->pipe;
3508 int plane = intel_crtc->plane;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003509 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003510
3511 if (!intel_crtc->active)
3512 return;
3513
3514 for_each_encoder_on_crtc(dev, crtc, encoder)
3515 encoder->disable(encoder);
3516
3517 intel_crtc_wait_for_pending_flips(crtc);
3518 drm_vblank_off(dev, pipe);
3519 intel_crtc_update_cursor(crtc, false);
3520
3521 intel_disable_plane(dev_priv, plane, pipe);
3522
3523 if (dev_priv->cfb_plane == plane)
3524 intel_disable_fbc(dev);
3525
Paulo Zanoni86642812013-04-12 17:57:57 -03003526 if (intel_crtc->config.has_pch_encoder)
3527 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003528 intel_disable_pipe(dev_priv, pipe);
3529
Paulo Zanoniad80a812012-10-24 16:06:19 -02003530 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003531
Paulo Zanonif7708f72013-03-22 14:16:38 -03003532 /* XXX: Once we have proper panel fitter state tracking implemented with
3533 * hardware state read/check support we should switch to only disable
3534 * the panel fitter when we know it's used. */
Paulo Zanonib97186f2013-05-03 12:15:36 -03003535 if (intel_display_power_enabled(dev,
3536 POWER_DOMAIN_PIPE_PANEL_FITTER(pipe))) {
Paulo Zanonif7708f72013-03-22 14:16:38 -03003537 I915_WRITE(PF_CTL(pipe), 0);
3538 I915_WRITE(PF_WIN_SZ(pipe), 0);
3539 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003540
Paulo Zanoni1f544382012-10-24 11:32:00 -02003541 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003542
3543 for_each_encoder_on_crtc(dev, crtc, encoder)
3544 if (encoder->post_disable)
3545 encoder->post_disable(encoder);
3546
Daniel Vetter88adfff2013-03-28 10:42:01 +01003547 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003548 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003549 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003550 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003551 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003552
3553 intel_crtc->active = false;
3554 intel_update_watermarks(dev);
3555
3556 mutex_lock(&dev->struct_mutex);
3557 intel_update_fbc(dev);
3558 mutex_unlock(&dev->struct_mutex);
3559}
3560
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003561static void ironlake_crtc_off(struct drm_crtc *crtc)
3562{
3563 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3564 intel_put_pch_pll(intel_crtc);
3565}
3566
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003567static void haswell_crtc_off(struct drm_crtc *crtc)
3568{
Paulo Zanonia5c961d2012-10-24 15:59:34 -02003569 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3570
3571 /* Stop saying we're using TRANSCODER_EDP because some other CRTC might
3572 * start using it. */
Daniel Vetter3b117c82013-04-17 20:15:07 +02003573 intel_crtc->config.cpu_transcoder = (enum transcoder) intel_crtc->pipe;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02003574
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003575 intel_ddi_put_crtc_pll(crtc);
3576}
3577
Daniel Vetter02e792f2009-09-15 22:57:34 +02003578static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3579{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003580 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003581 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003582 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003583
Chris Wilson23f09ce2010-08-12 13:53:37 +01003584 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003585 dev_priv->mm.interruptible = false;
3586 (void) intel_overlay_switch_off(intel_crtc->overlay);
3587 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003588 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003589 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003590
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003591 /* Let userspace switch the overlay on again. In most cases userspace
3592 * has to recompute where to put it anyway.
3593 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003594}
3595
Egbert Eich61bc95c2013-03-04 09:24:38 -05003596/**
3597 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3598 * cursor plane briefly if not already running after enabling the display
3599 * plane.
3600 * This workaround avoids occasional blank screens when self refresh is
3601 * enabled.
3602 */
3603static void
3604g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3605{
3606 u32 cntl = I915_READ(CURCNTR(pipe));
3607
3608 if ((cntl & CURSOR_MODE) == 0) {
3609 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3610
3611 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3612 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3613 intel_wait_for_vblank(dev_priv->dev, pipe);
3614 I915_WRITE(CURCNTR(pipe), cntl);
3615 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3616 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3617 }
3618}
3619
Jesse Barnes2dd24552013-04-25 12:55:01 -07003620static void i9xx_pfit_enable(struct intel_crtc *crtc)
3621{
3622 struct drm_device *dev = crtc->base.dev;
3623 struct drm_i915_private *dev_priv = dev->dev_private;
3624 struct intel_crtc_config *pipe_config = &crtc->config;
3625
3626 if (!(intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
3627 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)))
3628 return;
3629
3630 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3631 assert_pipe_disabled(dev_priv, crtc->pipe);
3632
3633 /*
3634 * Enable automatic panel scaling so that non-native modes
3635 * fill the screen. The panel fitter should only be
3636 * adjusted whilst the pipe is disabled, according to
3637 * register description and PRM.
3638 */
3639 DRM_DEBUG_KMS("applying panel-fitter: %x, %x\n",
Jesse Barnesb074cec2013-04-25 12:55:02 -07003640 pipe_config->gmch_pfit.control,
3641 pipe_config->gmch_pfit.pgm_ratios);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003642
Jesse Barnesb074cec2013-04-25 12:55:02 -07003643 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3644 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003645
3646 /* Border color in case we don't scale up to the full screen. Black by
3647 * default, change to something else for debugging. */
3648 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003649}
3650
Jesse Barnes89b667f2013-04-18 14:51:36 -07003651static void valleyview_crtc_enable(struct drm_crtc *crtc)
3652{
3653 struct drm_device *dev = crtc->dev;
3654 struct drm_i915_private *dev_priv = dev->dev_private;
3655 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3656 struct intel_encoder *encoder;
3657 int pipe = intel_crtc->pipe;
3658 int plane = intel_crtc->plane;
3659
3660 WARN_ON(!crtc->enabled);
3661
3662 if (intel_crtc->active)
3663 return;
3664
3665 intel_crtc->active = true;
3666 intel_update_watermarks(dev);
3667
3668 mutex_lock(&dev_priv->dpio_lock);
3669
3670 for_each_encoder_on_crtc(dev, crtc, encoder)
3671 if (encoder->pre_pll_enable)
3672 encoder->pre_pll_enable(encoder);
3673
3674 intel_enable_pll(dev_priv, pipe);
3675
3676 for_each_encoder_on_crtc(dev, crtc, encoder)
3677 if (encoder->pre_enable)
3678 encoder->pre_enable(encoder);
3679
3680 /* VLV wants encoder enabling _before_ the pipe is up. */
3681 for_each_encoder_on_crtc(dev, crtc, encoder)
3682 encoder->enable(encoder);
3683
Jesse Barnes2dd24552013-04-25 12:55:01 -07003684 /* Enable panel fitting for eDP */
3685 i9xx_pfit_enable(intel_crtc);
3686
Jesse Barnes89b667f2013-04-18 14:51:36 -07003687 intel_enable_pipe(dev_priv, pipe, false);
3688 intel_enable_plane(dev_priv, plane, pipe);
3689
3690 intel_crtc_load_lut(crtc);
3691 intel_update_fbc(dev);
3692
3693 /* Give the overlay scaler a chance to enable if it's on this pipe */
3694 intel_crtc_dpms_overlay(intel_crtc, true);
3695 intel_crtc_update_cursor(crtc, true);
3696
3697 mutex_unlock(&dev_priv->dpio_lock);
3698}
3699
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003700static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003701{
3702 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003703 struct drm_i915_private *dev_priv = dev->dev_private;
3704 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003705 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003706 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003707 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003708
Daniel Vetter08a48462012-07-02 11:43:47 +02003709 WARN_ON(!crtc->enabled);
3710
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003711 if (intel_crtc->active)
3712 return;
3713
3714 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003715 intel_update_watermarks(dev);
3716
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003717 intel_enable_pll(dev_priv, pipe);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003718
3719 for_each_encoder_on_crtc(dev, crtc, encoder)
3720 if (encoder->pre_enable)
3721 encoder->pre_enable(encoder);
3722
Jesse Barnes2dd24552013-04-25 12:55:01 -07003723 /* Enable panel fitting for LVDS */
3724 i9xx_pfit_enable(intel_crtc);
3725
Jesse Barnes040484a2011-01-03 12:14:26 -08003726 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003727 intel_enable_plane(dev_priv, plane, pipe);
Egbert Eich61bc95c2013-03-04 09:24:38 -05003728 if (IS_G4X(dev))
3729 g4x_fixup_plane(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003730
3731 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003732 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003733
3734 /* Give the overlay scaler a chance to enable if it's on this pipe */
3735 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003736 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003737
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003738 for_each_encoder_on_crtc(dev, crtc, encoder)
3739 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003740}
3741
Daniel Vetter87476d62013-04-11 16:29:06 +02003742static void i9xx_pfit_disable(struct intel_crtc *crtc)
3743{
3744 struct drm_device *dev = crtc->base.dev;
3745 struct drm_i915_private *dev_priv = dev->dev_private;
3746 enum pipe pipe;
3747 uint32_t pctl = I915_READ(PFIT_CONTROL);
3748
3749 assert_pipe_disabled(dev_priv, crtc->pipe);
3750
3751 if (INTEL_INFO(dev)->gen >= 4)
3752 pipe = (pctl & PFIT_PIPE_MASK) >> PFIT_PIPE_SHIFT;
3753 else
3754 pipe = PIPE_B;
3755
3756 if (pipe == crtc->pipe) {
3757 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n", pctl);
3758 I915_WRITE(PFIT_CONTROL, 0);
3759 }
3760}
3761
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003762static void i9xx_crtc_disable(struct drm_crtc *crtc)
3763{
3764 struct drm_device *dev = crtc->dev;
3765 struct drm_i915_private *dev_priv = dev->dev_private;
3766 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003767 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003768 int pipe = intel_crtc->pipe;
3769 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003770
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003771 if (!intel_crtc->active)
3772 return;
3773
Daniel Vetterea9d7582012-07-10 10:42:52 +02003774 for_each_encoder_on_crtc(dev, crtc, encoder)
3775 encoder->disable(encoder);
3776
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003777 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003778 intel_crtc_wait_for_pending_flips(crtc);
3779 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003780 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003781 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003782
Chris Wilson973d04f2011-07-08 12:22:37 +01003783 if (dev_priv->cfb_plane == plane)
3784 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003785
Jesse Barnesb24e7172011-01-04 15:09:30 -08003786 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003787 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003788
Daniel Vetter87476d62013-04-11 16:29:06 +02003789 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003790
Jesse Barnes89b667f2013-04-18 14:51:36 -07003791 for_each_encoder_on_crtc(dev, crtc, encoder)
3792 if (encoder->post_disable)
3793 encoder->post_disable(encoder);
3794
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003795 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003796
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003797 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003798 intel_update_fbc(dev);
3799 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003800}
3801
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003802static void i9xx_crtc_off(struct drm_crtc *crtc)
3803{
3804}
3805
Daniel Vetter976f8a22012-07-08 22:34:21 +02003806static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3807 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003808{
3809 struct drm_device *dev = crtc->dev;
3810 struct drm_i915_master_private *master_priv;
3811 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3812 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003813
3814 if (!dev->primary->master)
3815 return;
3816
3817 master_priv = dev->primary->master->driver_priv;
3818 if (!master_priv->sarea_priv)
3819 return;
3820
Jesse Barnes79e53942008-11-07 14:24:08 -08003821 switch (pipe) {
3822 case 0:
3823 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3824 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3825 break;
3826 case 1:
3827 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3828 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3829 break;
3830 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003831 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003832 break;
3833 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003834}
3835
Daniel Vetter976f8a22012-07-08 22:34:21 +02003836/**
3837 * Sets the power management mode of the pipe and plane.
3838 */
3839void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003840{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003841 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003842 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003843 struct intel_encoder *intel_encoder;
3844 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003845
Daniel Vetter976f8a22012-07-08 22:34:21 +02003846 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3847 enable |= intel_encoder->connectors_active;
3848
3849 if (enable)
3850 dev_priv->display.crtc_enable(crtc);
3851 else
3852 dev_priv->display.crtc_disable(crtc);
3853
3854 intel_crtc_update_sarea(crtc, enable);
3855}
3856
Daniel Vetter976f8a22012-07-08 22:34:21 +02003857static void intel_crtc_disable(struct drm_crtc *crtc)
3858{
3859 struct drm_device *dev = crtc->dev;
3860 struct drm_connector *connector;
3861 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003862 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003863
3864 /* crtc should still be enabled when we disable it. */
3865 WARN_ON(!crtc->enabled);
3866
3867 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03003868 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003869 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003870 dev_priv->display.off(crtc);
3871
Chris Wilson931872f2012-01-16 23:01:13 +00003872 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3873 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003874
3875 if (crtc->fb) {
3876 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003877 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003878 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003879 crtc->fb = NULL;
3880 }
3881
3882 /* Update computed state. */
3883 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3884 if (!connector->encoder || !connector->encoder->crtc)
3885 continue;
3886
3887 if (connector->encoder->crtc != crtc)
3888 continue;
3889
3890 connector->dpms = DRM_MODE_DPMS_OFF;
3891 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003892 }
3893}
3894
Daniel Vettera261b242012-07-26 19:21:47 +02003895void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003896{
Daniel Vettera261b242012-07-26 19:21:47 +02003897 struct drm_crtc *crtc;
3898
3899 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3900 if (crtc->enabled)
3901 intel_crtc_disable(crtc);
3902 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003903}
3904
Chris Wilsonea5b2132010-08-04 13:50:23 +01003905void intel_encoder_destroy(struct drm_encoder *encoder)
3906{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003907 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003908
Chris Wilsonea5b2132010-08-04 13:50:23 +01003909 drm_encoder_cleanup(encoder);
3910 kfree(intel_encoder);
3911}
3912
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003913/* Simple dpms helper for encodres with just one connector, no cloning and only
3914 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3915 * state of the entire output pipe. */
3916void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3917{
3918 if (mode == DRM_MODE_DPMS_ON) {
3919 encoder->connectors_active = true;
3920
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003921 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003922 } else {
3923 encoder->connectors_active = false;
3924
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003925 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003926 }
3927}
3928
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003929/* Cross check the actual hw state with our own modeset state tracking (and it's
3930 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003931static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003932{
3933 if (connector->get_hw_state(connector)) {
3934 struct intel_encoder *encoder = connector->encoder;
3935 struct drm_crtc *crtc;
3936 bool encoder_enabled;
3937 enum pipe pipe;
3938
3939 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3940 connector->base.base.id,
3941 drm_get_connector_name(&connector->base));
3942
3943 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3944 "wrong connector dpms state\n");
3945 WARN(connector->base.encoder != &encoder->base,
3946 "active connector not linked to encoder\n");
3947 WARN(!encoder->connectors_active,
3948 "encoder->connectors_active not set\n");
3949
3950 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3951 WARN(!encoder_enabled, "encoder not enabled\n");
3952 if (WARN_ON(!encoder->base.crtc))
3953 return;
3954
3955 crtc = encoder->base.crtc;
3956
3957 WARN(!crtc->enabled, "crtc not enabled\n");
3958 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3959 WARN(pipe != to_intel_crtc(crtc)->pipe,
3960 "encoder active on the wrong pipe\n");
3961 }
3962}
3963
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003964/* Even simpler default implementation, if there's really no special case to
3965 * consider. */
3966void intel_connector_dpms(struct drm_connector *connector, int mode)
3967{
3968 struct intel_encoder *encoder = intel_attached_encoder(connector);
3969
3970 /* All the simple cases only support two dpms states. */
3971 if (mode != DRM_MODE_DPMS_ON)
3972 mode = DRM_MODE_DPMS_OFF;
3973
3974 if (mode == connector->dpms)
3975 return;
3976
3977 connector->dpms = mode;
3978
3979 /* Only need to change hw state when actually enabled */
3980 if (encoder->base.crtc)
3981 intel_encoder_dpms(encoder, mode);
3982 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003983 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003984
Daniel Vetterb9805142012-08-31 17:37:33 +02003985 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003986}
3987
Daniel Vetterf0947c32012-07-02 13:10:34 +02003988/* Simple connector->get_hw_state implementation for encoders that support only
3989 * one connector and no cloning and hence the encoder state determines the state
3990 * of the connector. */
3991bool intel_connector_get_hw_state(struct intel_connector *connector)
3992{
Daniel Vetter24929352012-07-02 20:28:59 +02003993 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003994 struct intel_encoder *encoder = connector->encoder;
3995
3996 return encoder->get_hw_state(encoder, &pipe);
3997}
3998
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003999static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4000 struct intel_crtc_config *pipe_config)
4001{
4002 struct drm_i915_private *dev_priv = dev->dev_private;
4003 struct intel_crtc *pipe_B_crtc =
4004 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4005
4006 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4007 pipe_name(pipe), pipe_config->fdi_lanes);
4008 if (pipe_config->fdi_lanes > 4) {
4009 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4010 pipe_name(pipe), pipe_config->fdi_lanes);
4011 return false;
4012 }
4013
4014 if (IS_HASWELL(dev)) {
4015 if (pipe_config->fdi_lanes > 2) {
4016 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4017 pipe_config->fdi_lanes);
4018 return false;
4019 } else {
4020 return true;
4021 }
4022 }
4023
4024 if (INTEL_INFO(dev)->num_pipes == 2)
4025 return true;
4026
4027 /* Ivybridge 3 pipe is really complicated */
4028 switch (pipe) {
4029 case PIPE_A:
4030 return true;
4031 case PIPE_B:
4032 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4033 pipe_config->fdi_lanes > 2) {
4034 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4035 pipe_name(pipe), pipe_config->fdi_lanes);
4036 return false;
4037 }
4038 return true;
4039 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004040 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004041 pipe_B_crtc->config.fdi_lanes <= 2) {
4042 if (pipe_config->fdi_lanes > 2) {
4043 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4044 pipe_name(pipe), pipe_config->fdi_lanes);
4045 return false;
4046 }
4047 } else {
4048 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4049 return false;
4050 }
4051 return true;
4052 default:
4053 BUG();
4054 }
4055}
4056
Daniel Vettere29c22c2013-02-21 00:00:16 +01004057#define RETRY 1
4058static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4059 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004060{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004061 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004062 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
4063 int target_clock, lane, link_bw;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004064 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004065
Daniel Vettere29c22c2013-02-21 00:00:16 +01004066retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004067 /* FDI is a binary signal running at ~2.7GHz, encoding
4068 * each output octet as 10 bits. The actual frequency
4069 * is stored as a divider into a 100MHz clock, and the
4070 * mode pixel clock is stored in units of 1KHz.
4071 * Hence the bw of each lane in terms of the mode signal
4072 * is:
4073 */
4074 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4075
4076 if (pipe_config->pixel_target_clock)
4077 target_clock = pipe_config->pixel_target_clock;
4078 else
4079 target_clock = adjusted_mode->clock;
4080
4081 lane = ironlake_get_lanes_required(target_clock, link_bw,
4082 pipe_config->pipe_bpp);
4083
4084 pipe_config->fdi_lanes = lane;
4085
4086 if (pipe_config->pixel_multiplier > 1)
4087 link_bw *= pipe_config->pixel_multiplier;
4088 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, target_clock,
4089 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004090
Daniel Vettere29c22c2013-02-21 00:00:16 +01004091 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4092 intel_crtc->pipe, pipe_config);
4093 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4094 pipe_config->pipe_bpp -= 2*3;
4095 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4096 pipe_config->pipe_bpp);
4097 needs_recompute = true;
4098 pipe_config->bw_constrained = true;
4099
4100 goto retry;
4101 }
4102
4103 if (needs_recompute)
4104 return RETRY;
4105
4106 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004107}
4108
Daniel Vettere29c22c2013-02-21 00:00:16 +01004109static int intel_crtc_compute_config(struct drm_crtc *crtc,
4110 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004111{
Zhenyu Wang2c072452009-06-05 15:38:42 +08004112 struct drm_device *dev = crtc->dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004113 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004114
Eric Anholtbad720f2009-10-22 16:11:14 -07004115 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004116 /* FDI link clock is fixed at 2.7G */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004117 if (pipe_config->requested_mode.clock * 3
4118 > IRONLAKE_FDI_FREQ * 4)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004119 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004120 }
Chris Wilson89749352010-09-12 18:25:19 +01004121
Daniel Vetterf9bef082012-04-15 19:53:19 +02004122 /* All interlaced capable intel hw wants timings in frames. Note though
4123 * that intel_lvds_mode_fixup does some funny tricks with the crtc
4124 * timings, so we need to be careful not to clobber these.*/
Daniel Vetter7ae89232013-03-27 00:44:52 +01004125 if (!pipe_config->timings_set)
Daniel Vetterf9bef082012-04-15 19:53:19 +02004126 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01004127
Damien Lespiau8693a822013-05-03 18:48:11 +01004128 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4129 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004130 */
4131 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4132 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004133 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004134
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004135 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004136 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004137 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004138 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4139 * for lvds. */
4140 pipe_config->pipe_bpp = 8*3;
4141 }
4142
Daniel Vetter877d48d2013-04-19 11:24:43 +02004143 if (pipe_config->has_pch_encoder)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004144 return ironlake_fdi_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004145
Daniel Vettere29c22c2013-02-21 00:00:16 +01004146 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004147}
4148
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004149static int valleyview_get_display_clock_speed(struct drm_device *dev)
4150{
4151 return 400000; /* FIXME */
4152}
4153
Jesse Barnese70236a2009-09-21 10:42:27 -07004154static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004155{
Jesse Barnese70236a2009-09-21 10:42:27 -07004156 return 400000;
4157}
Jesse Barnes79e53942008-11-07 14:24:08 -08004158
Jesse Barnese70236a2009-09-21 10:42:27 -07004159static int i915_get_display_clock_speed(struct drm_device *dev)
4160{
4161 return 333000;
4162}
Jesse Barnes79e53942008-11-07 14:24:08 -08004163
Jesse Barnese70236a2009-09-21 10:42:27 -07004164static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4165{
4166 return 200000;
4167}
Jesse Barnes79e53942008-11-07 14:24:08 -08004168
Jesse Barnese70236a2009-09-21 10:42:27 -07004169static int i915gm_get_display_clock_speed(struct drm_device *dev)
4170{
4171 u16 gcfgc = 0;
4172
4173 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4174
4175 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004176 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004177 else {
4178 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4179 case GC_DISPLAY_CLOCK_333_MHZ:
4180 return 333000;
4181 default:
4182 case GC_DISPLAY_CLOCK_190_200_MHZ:
4183 return 190000;
4184 }
4185 }
4186}
Jesse Barnes79e53942008-11-07 14:24:08 -08004187
Jesse Barnese70236a2009-09-21 10:42:27 -07004188static int i865_get_display_clock_speed(struct drm_device *dev)
4189{
4190 return 266000;
4191}
4192
4193static int i855_get_display_clock_speed(struct drm_device *dev)
4194{
4195 u16 hpllcc = 0;
4196 /* Assume that the hardware is in the high speed state. This
4197 * should be the default.
4198 */
4199 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4200 case GC_CLOCK_133_200:
4201 case GC_CLOCK_100_200:
4202 return 200000;
4203 case GC_CLOCK_166_250:
4204 return 250000;
4205 case GC_CLOCK_100_133:
4206 return 133000;
4207 }
4208
4209 /* Shouldn't happen */
4210 return 0;
4211}
4212
4213static int i830_get_display_clock_speed(struct drm_device *dev)
4214{
4215 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004216}
4217
Zhenyu Wang2c072452009-06-05 15:38:42 +08004218static void
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004219intel_reduce_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004220{
4221 while (*num > 0xffffff || *den > 0xffffff) {
4222 *num >>= 1;
4223 *den >>= 1;
4224 }
4225}
4226
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004227void
4228intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4229 int pixel_clock, int link_clock,
4230 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004231{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004232 m_n->tu = 64;
Chris Wilson22ed1112010-12-04 01:01:29 +00004233 m_n->gmch_m = bits_per_pixel * pixel_clock;
4234 m_n->gmch_n = link_clock * nlanes * 8;
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004235 intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
Chris Wilson22ed1112010-12-04 01:01:29 +00004236 m_n->link_m = pixel_clock;
4237 m_n->link_n = link_clock;
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004238 intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004239}
4240
Chris Wilsona7615032011-01-12 17:04:08 +00004241static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4242{
Keith Packard72bbe58c2011-09-26 16:09:45 -07004243 if (i915_panel_use_ssc >= 0)
4244 return i915_panel_use_ssc != 0;
4245 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004246 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004247}
4248
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004249static int vlv_get_refclk(struct drm_crtc *crtc)
4250{
4251 struct drm_device *dev = crtc->dev;
4252 struct drm_i915_private *dev_priv = dev->dev_private;
4253 int refclk = 27000; /* for DP & HDMI */
4254
4255 return 100000; /* only one validated so far */
4256
4257 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4258 refclk = 96000;
4259 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4260 if (intel_panel_use_ssc(dev_priv))
4261 refclk = 100000;
4262 else
4263 refclk = 96000;
4264 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4265 refclk = 100000;
4266 }
4267
4268 return refclk;
4269}
4270
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004271static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4272{
4273 struct drm_device *dev = crtc->dev;
4274 struct drm_i915_private *dev_priv = dev->dev_private;
4275 int refclk;
4276
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004277 if (IS_VALLEYVIEW(dev)) {
4278 refclk = vlv_get_refclk(crtc);
4279 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004280 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4281 refclk = dev_priv->lvds_ssc_freq * 1000;
4282 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4283 refclk / 1000);
4284 } else if (!IS_GEN2(dev)) {
4285 refclk = 96000;
4286 } else {
4287 refclk = 48000;
4288 }
4289
4290 return refclk;
4291}
4292
Daniel Vetterf47709a2013-03-28 10:42:02 +01004293static void i9xx_adjust_sdvo_tv_clock(struct intel_crtc *crtc)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004294{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004295 unsigned dotclock = crtc->config.adjusted_mode.clock;
4296 struct dpll *clock = &crtc->config.dpll;
4297
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004298 /* SDVO TV has fixed PLL values depend on its clock range,
4299 this mirrors vbios setting. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01004300 if (dotclock >= 100000 && dotclock < 140500) {
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004301 clock->p1 = 2;
4302 clock->p2 = 10;
4303 clock->n = 3;
4304 clock->m1 = 16;
4305 clock->m2 = 8;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004306 } else if (dotclock >= 140500 && dotclock <= 200000) {
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004307 clock->p1 = 1;
4308 clock->p2 = 10;
4309 clock->n = 6;
4310 clock->m1 = 12;
4311 clock->m2 = 8;
4312 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004313
4314 crtc->config.clock_set = true;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004315}
4316
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004317static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
4318{
4319 return (1 << dpll->n) << 16 | dpll->m1 << 8 | dpll->m2;
4320}
4321
4322static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4323{
4324 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
4325}
4326
Daniel Vetterf47709a2013-03-28 10:42:02 +01004327static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004328 intel_clock_t *reduced_clock)
4329{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004330 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004331 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004332 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004333 u32 fp, fp2 = 0;
4334
4335 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004336 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004337 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004338 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004339 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004340 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004341 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004342 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004343 }
4344
4345 I915_WRITE(FP0(pipe), fp);
4346
Daniel Vetterf47709a2013-03-28 10:42:02 +01004347 crtc->lowfreq_avail = false;
4348 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004349 reduced_clock && i915_powersave) {
4350 I915_WRITE(FP1(pipe), fp2);
Daniel Vetterf47709a2013-03-28 10:42:02 +01004351 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004352 } else {
4353 I915_WRITE(FP1(pipe), fp);
4354 }
4355}
4356
Jesse Barnes89b667f2013-04-18 14:51:36 -07004357static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
4358{
4359 u32 reg_val;
4360
4361 /*
4362 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4363 * and set it to a reasonable value instead.
4364 */
4365 reg_val = intel_dpio_read(dev_priv, DPIO_IREF(1));
4366 reg_val &= 0xffffff00;
4367 reg_val |= 0x00000030;
4368 intel_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
4369
4370 reg_val = intel_dpio_read(dev_priv, DPIO_CALIBRATION);
4371 reg_val &= 0x8cffffff;
4372 reg_val = 0x8c000000;
4373 intel_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
4374
4375 reg_val = intel_dpio_read(dev_priv, DPIO_IREF(1));
4376 reg_val &= 0xffffff00;
4377 intel_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
4378
4379 reg_val = intel_dpio_read(dev_priv, DPIO_CALIBRATION);
4380 reg_val &= 0x00ffffff;
4381 reg_val |= 0xb0000000;
4382 intel_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
4383}
4384
Daniel Vetterb5518422013-05-03 11:49:48 +02004385static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4386 struct intel_link_m_n *m_n)
4387{
4388 struct drm_device *dev = crtc->base.dev;
4389 struct drm_i915_private *dev_priv = dev->dev_private;
4390 int pipe = crtc->pipe;
4391
Daniel Vettere3b95f12013-05-03 11:49:49 +02004392 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4393 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4394 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4395 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004396}
4397
4398static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4399 struct intel_link_m_n *m_n)
4400{
4401 struct drm_device *dev = crtc->base.dev;
4402 struct drm_i915_private *dev_priv = dev->dev_private;
4403 int pipe = crtc->pipe;
4404 enum transcoder transcoder = crtc->config.cpu_transcoder;
4405
4406 if (INTEL_INFO(dev)->gen >= 5) {
4407 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4408 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4409 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4410 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4411 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004412 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4413 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4414 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4415 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004416 }
4417}
4418
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004419static void intel_dp_set_m_n(struct intel_crtc *crtc)
4420{
4421 if (crtc->config.has_pch_encoder)
4422 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4423 else
4424 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4425}
4426
Daniel Vetterf47709a2013-03-28 10:42:02 +01004427static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004428{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004429 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004430 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004431 struct drm_display_mode *adjusted_mode =
4432 &crtc->config.adjusted_mode;
4433 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004434 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004435 u32 dpll, mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004436 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004437 bool is_hdmi;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004438 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004439
Daniel Vetter09153002012-12-12 14:06:44 +01004440 mutex_lock(&dev_priv->dpio_lock);
4441
Jesse Barnes89b667f2013-04-18 14:51:36 -07004442 is_hdmi = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004443
Daniel Vetterf47709a2013-03-28 10:42:02 +01004444 bestn = crtc->config.dpll.n;
4445 bestm1 = crtc->config.dpll.m1;
4446 bestm2 = crtc->config.dpll.m2;
4447 bestp1 = crtc->config.dpll.p1;
4448 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004449
Jesse Barnes89b667f2013-04-18 14:51:36 -07004450 /* See eDP HDMI DPIO driver vbios notes doc */
4451
4452 /* PLL B needs special handling */
4453 if (pipe)
4454 vlv_pllb_recal_opamp(dev_priv);
4455
4456 /* Set up Tx target for periodic Rcomp update */
4457 intel_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
4458
4459 /* Disable target IRef on PLL */
4460 reg_val = intel_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
4461 reg_val &= 0x00ffffff;
4462 intel_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
4463
4464 /* Disable fast lock */
4465 intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
4466
4467 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004468 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4469 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4470 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004471 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004472
4473 /*
4474 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4475 * but we don't support that).
4476 * Note: don't use the DAC post divider as it seems unstable.
4477 */
4478 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004479 intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4480
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004481 mdiv |= DPIO_ENABLE_CALIBRATION;
4482 intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4483
Jesse Barnes89b667f2013-04-18 14:51:36 -07004484 /* Set HBR and RBR LPF coefficients */
4485 if (adjusted_mode->clock == 162000 ||
4486 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
4487 intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
4488 0x005f0021);
4489 else
4490 intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
4491 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004492
Jesse Barnes89b667f2013-04-18 14:51:36 -07004493 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4494 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4495 /* Use SSC source */
4496 if (!pipe)
4497 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4498 0x0df40000);
4499 else
4500 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4501 0x0df70000);
4502 } else { /* HDMI or VGA */
4503 /* Use bend source */
4504 if (!pipe)
4505 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4506 0x0df70000);
4507 else
4508 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4509 0x0df40000);
4510 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004511
Jesse Barnes89b667f2013-04-18 14:51:36 -07004512 coreclk = intel_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
4513 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4514 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4515 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4516 coreclk |= 0x01000000;
4517 intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
4518
4519 intel_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
4520
4521 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
4522 if (encoder->pre_pll_enable)
4523 encoder->pre_pll_enable(encoder);
4524
4525 /* Enable DPIO clock input */
4526 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4527 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
4528 if (pipe)
4529 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004530
4531 dpll |= DPLL_VCO_ENABLE;
4532 I915_WRITE(DPLL(pipe), dpll);
4533 POSTING_READ(DPLL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004534 udelay(150);
4535
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004536 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4537 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4538
Daniel Vetter198a037f2013-04-19 11:14:37 +02004539 dpll_md = 0;
4540 if (crtc->config.pixel_multiplier > 1) {
4541 dpll_md = (crtc->config.pixel_multiplier - 1)
4542 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304543 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004544 I915_WRITE(DPLL_MD(pipe), dpll_md);
4545 POSTING_READ(DPLL_MD(pipe));
Daniel Vetterf47709a2013-03-28 10:42:02 +01004546
Jesse Barnes89b667f2013-04-18 14:51:36 -07004547 if (crtc->config.has_dp_encoder)
4548 intel_dp_set_m_n(crtc);
Daniel Vetter09153002012-12-12 14:06:44 +01004549
4550 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004551}
4552
Daniel Vetterf47709a2013-03-28 10:42:02 +01004553static void i9xx_update_pll(struct intel_crtc *crtc,
4554 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004555 int num_connectors)
4556{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004557 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004558 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004559 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004560 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004561 u32 dpll;
4562 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004563 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004564
Daniel Vetterf47709a2013-03-28 10:42:02 +01004565 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304566
Daniel Vetterf47709a2013-03-28 10:42:02 +01004567 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4568 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004569
4570 dpll = DPLL_VGA_MODE_DIS;
4571
Daniel Vetterf47709a2013-03-28 10:42:02 +01004572 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004573 dpll |= DPLLB_MODE_LVDS;
4574 else
4575 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004576
Daniel Vetter198a037f2013-04-19 11:14:37 +02004577 if ((crtc->config.pixel_multiplier > 1) &&
4578 (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))) {
4579 dpll |= (crtc->config.pixel_multiplier - 1)
4580 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004581 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004582
4583 if (is_sdvo)
4584 dpll |= DPLL_DVO_HIGH_SPEED;
4585
Daniel Vetterf47709a2013-03-28 10:42:02 +01004586 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004587 dpll |= DPLL_DVO_HIGH_SPEED;
4588
4589 /* compute bitmask from p1 value */
4590 if (IS_PINEVIEW(dev))
4591 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4592 else {
4593 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4594 if (IS_G4X(dev) && reduced_clock)
4595 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4596 }
4597 switch (clock->p2) {
4598 case 5:
4599 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4600 break;
4601 case 7:
4602 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4603 break;
4604 case 10:
4605 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4606 break;
4607 case 14:
4608 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4609 break;
4610 }
4611 if (INTEL_INFO(dev)->gen >= 4)
4612 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4613
Daniel Vetterf47709a2013-03-28 10:42:02 +01004614 if (is_sdvo && intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_TVOUT))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004615 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004616 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_TVOUT))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004617 /* XXX: just matching BIOS for now */
4618 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4619 dpll |= 3;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004620 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004621 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4622 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4623 else
4624 dpll |= PLL_REF_INPUT_DREFCLK;
4625
4626 dpll |= DPLL_VCO_ENABLE;
4627 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4628 POSTING_READ(DPLL(pipe));
4629 udelay(150);
4630
Daniel Vetterf47709a2013-03-28 10:42:02 +01004631 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004632 if (encoder->pre_pll_enable)
4633 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004634
Daniel Vetterf47709a2013-03-28 10:42:02 +01004635 if (crtc->config.has_dp_encoder)
4636 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004637
4638 I915_WRITE(DPLL(pipe), dpll);
4639
4640 /* Wait for the clocks to stabilize. */
4641 POSTING_READ(DPLL(pipe));
4642 udelay(150);
4643
4644 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004645 u32 dpll_md = 0;
4646 if (crtc->config.pixel_multiplier > 1) {
4647 dpll_md = (crtc->config.pixel_multiplier - 1)
4648 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004649 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004650 I915_WRITE(DPLL_MD(pipe), dpll_md);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004651 } else {
4652 /* The pixel multiplier can only be updated once the
4653 * DPLL is enabled and the clocks are stable.
4654 *
4655 * So write it again.
4656 */
4657 I915_WRITE(DPLL(pipe), dpll);
4658 }
4659}
4660
Daniel Vetterf47709a2013-03-28 10:42:02 +01004661static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004662 struct drm_display_mode *adjusted_mode,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004663 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004664 int num_connectors)
4665{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004666 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004667 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004668 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004669 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004670 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004671 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004672
Daniel Vetterf47709a2013-03-28 10:42:02 +01004673 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304674
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004675 dpll = DPLL_VGA_MODE_DIS;
4676
Daniel Vetterf47709a2013-03-28 10:42:02 +01004677 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004678 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4679 } else {
4680 if (clock->p1 == 2)
4681 dpll |= PLL_P1_DIVIDE_BY_TWO;
4682 else
4683 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4684 if (clock->p2 == 4)
4685 dpll |= PLL_P2_DIVIDE_BY_4;
4686 }
4687
Daniel Vetterf47709a2013-03-28 10:42:02 +01004688 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004689 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4690 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4691 else
4692 dpll |= PLL_REF_INPUT_DREFCLK;
4693
4694 dpll |= DPLL_VCO_ENABLE;
4695 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4696 POSTING_READ(DPLL(pipe));
4697 udelay(150);
4698
Daniel Vetterf47709a2013-03-28 10:42:02 +01004699 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004700 if (encoder->pre_pll_enable)
4701 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004702
Daniel Vetter5b5896e2012-09-11 12:37:55 +02004703 I915_WRITE(DPLL(pipe), dpll);
4704
4705 /* Wait for the clocks to stabilize. */
4706 POSTING_READ(DPLL(pipe));
4707 udelay(150);
4708
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004709 /* The pixel multiplier can only be updated once the
4710 * DPLL is enabled and the clocks are stable.
4711 *
4712 * So write it again.
4713 */
4714 I915_WRITE(DPLL(pipe), dpll);
4715}
4716
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004717static void intel_set_pipe_timings(struct intel_crtc *intel_crtc,
4718 struct drm_display_mode *mode,
4719 struct drm_display_mode *adjusted_mode)
4720{
4721 struct drm_device *dev = intel_crtc->base.dev;
4722 struct drm_i915_private *dev_priv = dev->dev_private;
4723 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004724 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004725 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
4726
4727 /* We need to be careful not to changed the adjusted mode, for otherwise
4728 * the hw state checker will get angry at the mismatch. */
4729 crtc_vtotal = adjusted_mode->crtc_vtotal;
4730 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004731
4732 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4733 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004734 crtc_vtotal -= 1;
4735 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004736 vsyncshift = adjusted_mode->crtc_hsync_start
4737 - adjusted_mode->crtc_htotal / 2;
4738 } else {
4739 vsyncshift = 0;
4740 }
4741
4742 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004743 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004744
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004745 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004746 (adjusted_mode->crtc_hdisplay - 1) |
4747 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004748 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004749 (adjusted_mode->crtc_hblank_start - 1) |
4750 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004751 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004752 (adjusted_mode->crtc_hsync_start - 1) |
4753 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4754
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004755 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004756 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004757 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004758 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004759 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004760 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004761 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004762 (adjusted_mode->crtc_vsync_start - 1) |
4763 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4764
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004765 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4766 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4767 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4768 * bits. */
4769 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4770 (pipe == PIPE_B || pipe == PIPE_C))
4771 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4772
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004773 /* pipesrc controls the size that is scaled from, which should
4774 * always be the user's requested size.
4775 */
4776 I915_WRITE(PIPESRC(pipe),
4777 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4778}
4779
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004780static void intel_get_pipe_timings(struct intel_crtc *crtc,
4781 struct intel_crtc_config *pipe_config)
4782{
4783 struct drm_device *dev = crtc->base.dev;
4784 struct drm_i915_private *dev_priv = dev->dev_private;
4785 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4786 uint32_t tmp;
4787
4788 tmp = I915_READ(HTOTAL(cpu_transcoder));
4789 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
4790 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
4791 tmp = I915_READ(HBLANK(cpu_transcoder));
4792 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
4793 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
4794 tmp = I915_READ(HSYNC(cpu_transcoder));
4795 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
4796 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
4797
4798 tmp = I915_READ(VTOTAL(cpu_transcoder));
4799 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
4800 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
4801 tmp = I915_READ(VBLANK(cpu_transcoder));
4802 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
4803 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
4804 tmp = I915_READ(VSYNC(cpu_transcoder));
4805 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
4806 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
4807
4808 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
4809 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
4810 pipe_config->adjusted_mode.crtc_vtotal += 1;
4811 pipe_config->adjusted_mode.crtc_vblank_end += 1;
4812 }
4813
4814 tmp = I915_READ(PIPESRC(crtc->pipe));
4815 pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
4816 pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
4817}
4818
Daniel Vetter84b046f2013-02-19 18:48:54 +01004819static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
4820{
4821 struct drm_device *dev = intel_crtc->base.dev;
4822 struct drm_i915_private *dev_priv = dev->dev_private;
4823 uint32_t pipeconf;
4824
4825 pipeconf = I915_READ(PIPECONF(intel_crtc->pipe));
4826
4827 if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4828 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4829 * core speed.
4830 *
4831 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4832 * pipe == 0 check?
4833 */
4834 if (intel_crtc->config.requested_mode.clock >
4835 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4836 pipeconf |= PIPECONF_DOUBLE_WIDE;
4837 else
4838 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4839 }
4840
Daniel Vetterff9ce462013-04-24 14:57:17 +02004841 /* only g4x and later have fancy bpc/dither controls */
4842 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
4843 pipeconf &= ~(PIPECONF_BPC_MASK |
4844 PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetter84b046f2013-02-19 18:48:54 +01004845
Daniel Vetterff9ce462013-04-24 14:57:17 +02004846 /* Bspec claims that we can't use dithering for 30bpp pipes. */
4847 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
4848 pipeconf |= PIPECONF_DITHER_EN |
4849 PIPECONF_DITHER_TYPE_SP;
4850
4851 switch (intel_crtc->config.pipe_bpp) {
4852 case 18:
4853 pipeconf |= PIPECONF_6BPC;
4854 break;
4855 case 24:
4856 pipeconf |= PIPECONF_8BPC;
4857 break;
4858 case 30:
4859 pipeconf |= PIPECONF_10BPC;
4860 break;
4861 default:
4862 /* Case prevented by intel_choose_pipe_bpp_dither. */
4863 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01004864 }
4865 }
4866
4867 if (HAS_PIPE_CXSR(dev)) {
4868 if (intel_crtc->lowfreq_avail) {
4869 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4870 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4871 } else {
4872 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4873 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4874 }
4875 }
4876
4877 pipeconf &= ~PIPECONF_INTERLACE_MASK;
4878 if (!IS_GEN2(dev) &&
4879 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
4880 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4881 else
4882 pipeconf |= PIPECONF_PROGRESSIVE;
4883
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03004884 if (IS_VALLEYVIEW(dev)) {
4885 if (intel_crtc->config.limited_color_range)
4886 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
4887 else
4888 pipeconf &= ~PIPECONF_COLOR_RANGE_SELECT;
4889 }
4890
Daniel Vetter84b046f2013-02-19 18:48:54 +01004891 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
4892 POSTING_READ(PIPECONF(intel_crtc->pipe));
4893}
4894
Eric Anholtf564048e2011-03-30 13:01:02 -07004895static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004896 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004897 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004898{
4899 struct drm_device *dev = crtc->dev;
4900 struct drm_i915_private *dev_priv = dev->dev_private;
4901 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004902 struct drm_display_mode *adjusted_mode =
4903 &intel_crtc->config.adjusted_mode;
4904 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08004905 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004906 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004907 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004908 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004909 u32 dspcntr;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004910 bool ok, has_reduced_clock = false, is_sdvo = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01004911 bool is_lvds = false, is_tv = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004912 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004913 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004914 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004915
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004916 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004917 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004918 case INTEL_OUTPUT_LVDS:
4919 is_lvds = true;
4920 break;
4921 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004922 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004923 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004924 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004925 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004926 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004927 case INTEL_OUTPUT_TVOUT:
4928 is_tv = true;
4929 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004930 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004931
Eric Anholtc751ce42010-03-25 11:48:48 -07004932 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004933 }
4934
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004935 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004936
Ma Lingd4906092009-03-18 20:13:27 +08004937 /*
4938 * Returns a set of divisors for the desired target clock with the given
4939 * refclk, or FALSE. The returned values represent the clock equation:
4940 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4941 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004942 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004943 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4944 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004945 if (!ok) {
4946 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004947 return -EINVAL;
4948 }
4949
4950 /* Ensure that the cursor is valid for the new mode before changing... */
4951 intel_crtc_update_cursor(crtc, true);
4952
4953 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004954 /*
4955 * Ensure we match the reduced clock's P to the target clock.
4956 * If the clocks don't match, we can't switch the display clock
4957 * by using the FP0/FP1. In such case we will disable the LVDS
4958 * downclock feature.
4959 */
Eric Anholtf564048e2011-03-30 13:01:02 -07004960 has_reduced_clock = limit->find_pll(limit, crtc,
4961 dev_priv->lvds_downclock,
4962 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004963 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004964 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004965 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004966 /* Compat-code for transition, will disappear. */
4967 if (!intel_crtc->config.clock_set) {
4968 intel_crtc->config.dpll.n = clock.n;
4969 intel_crtc->config.dpll.m1 = clock.m1;
4970 intel_crtc->config.dpll.m2 = clock.m2;
4971 intel_crtc->config.dpll.p1 = clock.p1;
4972 intel_crtc->config.dpll.p2 = clock.p2;
4973 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004974
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004975 if (is_sdvo && is_tv)
Daniel Vetterf47709a2013-03-28 10:42:02 +01004976 i9xx_adjust_sdvo_tv_clock(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004977
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004978 if (IS_GEN2(dev))
Daniel Vetterf47709a2013-03-28 10:42:02 +01004979 i8xx_update_pll(intel_crtc, adjusted_mode,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304980 has_reduced_clock ? &reduced_clock : NULL,
4981 num_connectors);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004982 else if (IS_VALLEYVIEW(dev))
Daniel Vetterf47709a2013-03-28 10:42:02 +01004983 vlv_update_pll(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004984 else
Daniel Vetterf47709a2013-03-28 10:42:02 +01004985 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004986 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07004987 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004988
Eric Anholtf564048e2011-03-30 13:01:02 -07004989 /* Set up the display plane register */
4990 dspcntr = DISPPLANE_GAMMA_ENABLE;
4991
Jesse Barnesda6ecc52013-03-08 10:46:00 -08004992 if (!IS_VALLEYVIEW(dev)) {
4993 if (pipe == 0)
4994 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4995 else
4996 dspcntr |= DISPPLANE_SEL_PIPE_B;
4997 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004998
Ville Syrjälä2582a852013-04-17 17:48:47 +03004999 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe_name(pipe));
Eric Anholtf564048e2011-03-30 13:01:02 -07005000 drm_mode_debug_printmodeline(mode);
5001
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005002 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Eric Anholtf564048e2011-03-30 13:01:02 -07005003
5004 /* pipesrc and dspsize control the size that is scaled from,
5005 * which should always be the user's requested size.
5006 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005007 I915_WRITE(DSPSIZE(plane),
5008 ((mode->vdisplay - 1) << 16) |
5009 (mode->hdisplay - 1));
5010 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005011
Daniel Vetter84b046f2013-02-19 18:48:54 +01005012 i9xx_set_pipeconf(intel_crtc);
5013
Eric Anholtf564048e2011-03-30 13:01:02 -07005014 I915_WRITE(DSPCNTR(plane), dspcntr);
5015 POSTING_READ(DSPCNTR(plane));
5016
Daniel Vetter94352cf2012-07-05 22:51:56 +02005017 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07005018
5019 intel_update_watermarks(dev);
5020
Eric Anholtf564048e2011-03-30 13:01:02 -07005021 return ret;
5022}
5023
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005024static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5025 struct intel_crtc_config *pipe_config)
5026{
5027 struct drm_device *dev = crtc->base.dev;
5028 struct drm_i915_private *dev_priv = dev->dev_private;
5029 uint32_t tmp;
5030
5031 tmp = I915_READ(PIPECONF(crtc->pipe));
5032 if (!(tmp & PIPECONF_ENABLE))
5033 return false;
5034
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005035 intel_get_pipe_timings(crtc, pipe_config);
5036
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005037 return true;
5038}
5039
Paulo Zanonidde86e22012-12-01 12:04:25 -02005040static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005041{
5042 struct drm_i915_private *dev_priv = dev->dev_private;
5043 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005044 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005045 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005046 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005047 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005048 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005049 bool has_ck505 = false;
5050 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005051
5052 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005053 list_for_each_entry(encoder, &mode_config->encoder_list,
5054 base.head) {
5055 switch (encoder->type) {
5056 case INTEL_OUTPUT_LVDS:
5057 has_panel = true;
5058 has_lvds = true;
5059 break;
5060 case INTEL_OUTPUT_EDP:
5061 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005062 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005063 has_cpu_edp = true;
5064 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005065 }
5066 }
5067
Keith Packard99eb6a02011-09-26 14:29:12 -07005068 if (HAS_PCH_IBX(dev)) {
5069 has_ck505 = dev_priv->display_clock_mode;
5070 can_ssc = has_ck505;
5071 } else {
5072 has_ck505 = false;
5073 can_ssc = true;
5074 }
5075
Imre Deak2de69052013-05-08 13:14:04 +03005076 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5077 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005078
5079 /* Ironlake: try to setup display ref clock before DPLL
5080 * enabling. This is only under driver's control after
5081 * PCH B stepping, previous chipset stepping should be
5082 * ignoring this setting.
5083 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005084 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005085
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005086 /* As we must carefully and slowly disable/enable each source in turn,
5087 * compute the final state we want first and check if we need to
5088 * make any changes at all.
5089 */
5090 final = val;
5091 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005092 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005093 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005094 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005095 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5096
5097 final &= ~DREF_SSC_SOURCE_MASK;
5098 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5099 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005100
Keith Packard199e5d72011-09-22 12:01:57 -07005101 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005102 final |= DREF_SSC_SOURCE_ENABLE;
5103
5104 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5105 final |= DREF_SSC1_ENABLE;
5106
5107 if (has_cpu_edp) {
5108 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5109 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5110 else
5111 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5112 } else
5113 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5114 } else {
5115 final |= DREF_SSC_SOURCE_DISABLE;
5116 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5117 }
5118
5119 if (final == val)
5120 return;
5121
5122 /* Always enable nonspread source */
5123 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5124
5125 if (has_ck505)
5126 val |= DREF_NONSPREAD_CK505_ENABLE;
5127 else
5128 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5129
5130 if (has_panel) {
5131 val &= ~DREF_SSC_SOURCE_MASK;
5132 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005133
Keith Packard199e5d72011-09-22 12:01:57 -07005134 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005135 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005136 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005137 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005138 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005139 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005140
5141 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005142 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005143 POSTING_READ(PCH_DREF_CONTROL);
5144 udelay(200);
5145
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005146 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005147
5148 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005149 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005150 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005151 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005152 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005153 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005154 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005155 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005156 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005157 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005158
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005159 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005160 POSTING_READ(PCH_DREF_CONTROL);
5161 udelay(200);
5162 } else {
5163 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5164
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005165 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005166
5167 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005168 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005169
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005170 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005171 POSTING_READ(PCH_DREF_CONTROL);
5172 udelay(200);
5173
5174 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005175 val &= ~DREF_SSC_SOURCE_MASK;
5176 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005177
5178 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005179 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005180
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005181 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005182 POSTING_READ(PCH_DREF_CONTROL);
5183 udelay(200);
5184 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005185
5186 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005187}
5188
Paulo Zanonidde86e22012-12-01 12:04:25 -02005189/* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
5190static void lpt_init_pch_refclk(struct drm_device *dev)
5191{
5192 struct drm_i915_private *dev_priv = dev->dev_private;
5193 struct drm_mode_config *mode_config = &dev->mode_config;
5194 struct intel_encoder *encoder;
5195 bool has_vga = false;
5196 bool is_sdv = false;
5197 u32 tmp;
5198
5199 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5200 switch (encoder->type) {
5201 case INTEL_OUTPUT_ANALOG:
5202 has_vga = true;
5203 break;
5204 }
5205 }
5206
5207 if (!has_vga)
5208 return;
5209
Daniel Vetterc00db242013-01-22 15:33:27 +01005210 mutex_lock(&dev_priv->dpio_lock);
5211
Paulo Zanonidde86e22012-12-01 12:04:25 -02005212 /* XXX: Rip out SDV support once Haswell ships for real. */
5213 if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
5214 is_sdv = true;
5215
5216 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5217 tmp &= ~SBI_SSCCTL_DISABLE;
5218 tmp |= SBI_SSCCTL_PATHALT;
5219 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5220
5221 udelay(24);
5222
5223 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5224 tmp &= ~SBI_SSCCTL_PATHALT;
5225 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5226
5227 if (!is_sdv) {
5228 tmp = I915_READ(SOUTH_CHICKEN2);
5229 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5230 I915_WRITE(SOUTH_CHICKEN2, tmp);
5231
5232 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5233 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5234 DRM_ERROR("FDI mPHY reset assert timeout\n");
5235
5236 tmp = I915_READ(SOUTH_CHICKEN2);
5237 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5238 I915_WRITE(SOUTH_CHICKEN2, tmp);
5239
5240 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5241 FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
5242 100))
5243 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
5244 }
5245
5246 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5247 tmp &= ~(0xFF << 24);
5248 tmp |= (0x12 << 24);
5249 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5250
Paulo Zanonidde86e22012-12-01 12:04:25 -02005251 if (is_sdv) {
5252 tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
5253 tmp |= 0x7FFF;
5254 intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
5255 }
5256
5257 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5258 tmp |= (1 << 11);
5259 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5260
5261 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5262 tmp |= (1 << 11);
5263 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5264
5265 if (is_sdv) {
5266 tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
5267 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5268 intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);
5269
5270 tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
5271 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5272 intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);
5273
5274 tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
5275 tmp |= (0x3F << 8);
5276 intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);
5277
5278 tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
5279 tmp |= (0x3F << 8);
5280 intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
5281 }
5282
5283 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5284 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5285 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5286
5287 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5288 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5289 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5290
5291 if (!is_sdv) {
5292 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5293 tmp &= ~(7 << 13);
5294 tmp |= (5 << 13);
5295 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
5296
5297 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5298 tmp &= ~(7 << 13);
5299 tmp |= (5 << 13);
5300 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
5301 }
5302
5303 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5304 tmp &= ~0xFF;
5305 tmp |= 0x1C;
5306 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5307
5308 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5309 tmp &= ~0xFF;
5310 tmp |= 0x1C;
5311 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5312
5313 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5314 tmp &= ~(0xFF << 16);
5315 tmp |= (0x1C << 16);
5316 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5317
5318 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5319 tmp &= ~(0xFF << 16);
5320 tmp |= (0x1C << 16);
5321 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5322
5323 if (!is_sdv) {
5324 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5325 tmp |= (1 << 27);
5326 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
5327
5328 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5329 tmp |= (1 << 27);
5330 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
5331
5332 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5333 tmp &= ~(0xF << 28);
5334 tmp |= (4 << 28);
5335 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
5336
5337 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5338 tmp &= ~(0xF << 28);
5339 tmp |= (4 << 28);
5340 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
5341 }
5342
5343 /* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
5344 tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
5345 tmp |= SBI_DBUFF0_ENABLE;
5346 intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005347
5348 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005349}
5350
5351/*
5352 * Initialize reference clocks when the driver loads
5353 */
5354void intel_init_pch_refclk(struct drm_device *dev)
5355{
5356 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5357 ironlake_init_pch_refclk(dev);
5358 else if (HAS_PCH_LPT(dev))
5359 lpt_init_pch_refclk(dev);
5360}
5361
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005362static int ironlake_get_refclk(struct drm_crtc *crtc)
5363{
5364 struct drm_device *dev = crtc->dev;
5365 struct drm_i915_private *dev_priv = dev->dev_private;
5366 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005367 struct intel_encoder *edp_encoder = NULL;
5368 int num_connectors = 0;
5369 bool is_lvds = false;
5370
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005371 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005372 switch (encoder->type) {
5373 case INTEL_OUTPUT_LVDS:
5374 is_lvds = true;
5375 break;
5376 case INTEL_OUTPUT_EDP:
5377 edp_encoder = encoder;
5378 break;
5379 }
5380 num_connectors++;
5381 }
5382
5383 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5384 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5385 dev_priv->lvds_ssc_freq);
5386 return dev_priv->lvds_ssc_freq * 1000;
5387 }
5388
5389 return 120000;
5390}
5391
Daniel Vetter6ff93602013-04-19 11:24:36 +02005392static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005393{
5394 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5395 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5396 int pipe = intel_crtc->pipe;
5397 uint32_t val;
5398
5399 val = I915_READ(PIPECONF(pipe));
5400
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005401 val &= ~PIPECONF_BPC_MASK;
Daniel Vetter965e0c42013-03-27 00:44:57 +01005402 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005403 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005404 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005405 break;
5406 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005407 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005408 break;
5409 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005410 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005411 break;
5412 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005413 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005414 break;
5415 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005416 /* Case prevented by intel_choose_pipe_bpp_dither. */
5417 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005418 }
5419
5420 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetterd8b32242013-04-25 17:54:44 +02005421 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005422 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5423
5424 val &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetter6ff93602013-04-19 11:24:36 +02005425 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005426 val |= PIPECONF_INTERLACED_ILK;
5427 else
5428 val |= PIPECONF_PROGRESSIVE;
5429
Daniel Vetter50f3b012013-03-27 00:44:56 +01005430 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005431 val |= PIPECONF_COLOR_RANGE_SELECT;
5432 else
5433 val &= ~PIPECONF_COLOR_RANGE_SELECT;
5434
Paulo Zanonic8203562012-09-12 10:06:29 -03005435 I915_WRITE(PIPECONF(pipe), val);
5436 POSTING_READ(PIPECONF(pipe));
5437}
5438
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005439/*
5440 * Set up the pipe CSC unit.
5441 *
5442 * Currently only full range RGB to limited range RGB conversion
5443 * is supported, but eventually this should handle various
5444 * RGB<->YCbCr scenarios as well.
5445 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005446static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005447{
5448 struct drm_device *dev = crtc->dev;
5449 struct drm_i915_private *dev_priv = dev->dev_private;
5450 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5451 int pipe = intel_crtc->pipe;
5452 uint16_t coeff = 0x7800; /* 1.0 */
5453
5454 /*
5455 * TODO: Check what kind of values actually come out of the pipe
5456 * with these coeff/postoff values and adjust to get the best
5457 * accuracy. Perhaps we even need to take the bpc value into
5458 * consideration.
5459 */
5460
Daniel Vetter50f3b012013-03-27 00:44:56 +01005461 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005462 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5463
5464 /*
5465 * GY/GU and RY/RU should be the other way around according
5466 * to BSpec, but reality doesn't agree. Just set them up in
5467 * a way that results in the correct picture.
5468 */
5469 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5470 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5471
5472 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5473 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5474
5475 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5476 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5477
5478 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5479 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5480 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5481
5482 if (INTEL_INFO(dev)->gen > 6) {
5483 uint16_t postoff = 0;
5484
Daniel Vetter50f3b012013-03-27 00:44:56 +01005485 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005486 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5487
5488 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5489 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5490 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5491
5492 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5493 } else {
5494 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5495
Daniel Vetter50f3b012013-03-27 00:44:56 +01005496 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005497 mode |= CSC_BLACK_SCREEN_OFFSET;
5498
5499 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5500 }
5501}
5502
Daniel Vetter6ff93602013-04-19 11:24:36 +02005503static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005504{
5505 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5506 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005507 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005508 uint32_t val;
5509
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005510 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005511
5512 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetterd8b32242013-04-25 17:54:44 +02005513 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005514 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5515
5516 val &= ~PIPECONF_INTERLACE_MASK_HSW;
Daniel Vetter6ff93602013-04-19 11:24:36 +02005517 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005518 val |= PIPECONF_INTERLACED_ILK;
5519 else
5520 val |= PIPECONF_PROGRESSIVE;
5521
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005522 I915_WRITE(PIPECONF(cpu_transcoder), val);
5523 POSTING_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005524}
5525
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005526static bool ironlake_compute_clocks(struct drm_crtc *crtc,
5527 struct drm_display_mode *adjusted_mode,
5528 intel_clock_t *clock,
5529 bool *has_reduced_clock,
5530 intel_clock_t *reduced_clock)
5531{
5532 struct drm_device *dev = crtc->dev;
5533 struct drm_i915_private *dev_priv = dev->dev_private;
5534 struct intel_encoder *intel_encoder;
5535 int refclk;
5536 const intel_limit_t *limit;
5537 bool ret, is_sdvo = false, is_tv = false, is_lvds = false;
5538
5539 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5540 switch (intel_encoder->type) {
5541 case INTEL_OUTPUT_LVDS:
5542 is_lvds = true;
5543 break;
5544 case INTEL_OUTPUT_SDVO:
5545 case INTEL_OUTPUT_HDMI:
5546 is_sdvo = true;
5547 if (intel_encoder->needs_tv_clock)
5548 is_tv = true;
5549 break;
5550 case INTEL_OUTPUT_TVOUT:
5551 is_tv = true;
5552 break;
5553 }
5554 }
5555
5556 refclk = ironlake_get_refclk(crtc);
5557
5558 /*
5559 * Returns a set of divisors for the desired target clock with the given
5560 * refclk, or FALSE. The returned values represent the clock equation:
5561 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5562 */
5563 limit = intel_limit(crtc, refclk);
5564 ret = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
5565 clock);
5566 if (!ret)
5567 return false;
5568
5569 if (is_lvds && dev_priv->lvds_downclock_avail) {
5570 /*
5571 * Ensure we match the reduced clock's P to the target clock.
5572 * If the clocks don't match, we can't switch the display clock
5573 * by using the FP0/FP1. In such case we will disable the LVDS
5574 * downclock feature.
5575 */
5576 *has_reduced_clock = limit->find_pll(limit, crtc,
5577 dev_priv->lvds_downclock,
5578 refclk,
5579 clock,
5580 reduced_clock);
5581 }
5582
5583 if (is_sdvo && is_tv)
Daniel Vetterf47709a2013-03-28 10:42:02 +01005584 i9xx_adjust_sdvo_tv_clock(to_intel_crtc(crtc));
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005585
5586 return true;
5587}
5588
Daniel Vetter01a415f2012-10-27 15:58:40 +02005589static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5590{
5591 struct drm_i915_private *dev_priv = dev->dev_private;
5592 uint32_t temp;
5593
5594 temp = I915_READ(SOUTH_CHICKEN1);
5595 if (temp & FDI_BC_BIFURCATION_SELECT)
5596 return;
5597
5598 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5599 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5600
5601 temp |= FDI_BC_BIFURCATION_SELECT;
5602 DRM_DEBUG_KMS("enabling fdi C rx\n");
5603 I915_WRITE(SOUTH_CHICKEN1, temp);
5604 POSTING_READ(SOUTH_CHICKEN1);
5605}
5606
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005607static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
5608{
5609 struct drm_device *dev = intel_crtc->base.dev;
5610 struct drm_i915_private *dev_priv = dev->dev_private;
5611
5612 switch (intel_crtc->pipe) {
5613 case PIPE_A:
5614 break;
5615 case PIPE_B:
5616 if (intel_crtc->config.fdi_lanes > 2)
5617 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5618 else
5619 cpt_enable_fdi_bc_bifurcation(dev);
5620
5621 break;
5622 case PIPE_C:
Daniel Vetter01a415f2012-10-27 15:58:40 +02005623 cpt_enable_fdi_bc_bifurcation(dev);
5624
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005625 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005626 default:
5627 BUG();
5628 }
5629}
5630
Paulo Zanonid4b19312012-11-29 11:29:32 -02005631int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5632{
5633 /*
5634 * Account for spread spectrum to avoid
5635 * oversubscribing the link. Max center spread
5636 * is 2.5%; use 5% for safety's sake.
5637 */
5638 u32 bps = target_clock * bpp * 21 / 20;
5639 return bps / (link_bw * 8) + 1;
5640}
5641
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005642static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
5643{
5644 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
5645}
5646
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005647static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005648 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005649 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005650{
5651 struct drm_crtc *crtc = &intel_crtc->base;
5652 struct drm_device *dev = crtc->dev;
5653 struct drm_i915_private *dev_priv = dev->dev_private;
5654 struct intel_encoder *intel_encoder;
5655 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005656 int factor, num_connectors = 0;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005657 bool is_lvds = false, is_sdvo = false, is_tv = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005658
5659 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5660 switch (intel_encoder->type) {
5661 case INTEL_OUTPUT_LVDS:
5662 is_lvds = true;
5663 break;
5664 case INTEL_OUTPUT_SDVO:
5665 case INTEL_OUTPUT_HDMI:
5666 is_sdvo = true;
5667 if (intel_encoder->needs_tv_clock)
5668 is_tv = true;
5669 break;
5670 case INTEL_OUTPUT_TVOUT:
5671 is_tv = true;
5672 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005673 }
5674
5675 num_connectors++;
5676 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005677
Chris Wilsonc1858122010-12-03 21:35:48 +00005678 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005679 factor = 21;
5680 if (is_lvds) {
5681 if ((intel_panel_use_ssc(dev_priv) &&
5682 dev_priv->lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005683 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005684 factor = 25;
5685 } else if (is_sdvo && is_tv)
5686 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005687
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005688 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005689 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005690
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005691 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5692 *fp2 |= FP_CB_TUNE;
5693
Chris Wilson5eddb702010-09-11 13:48:45 +01005694 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005695
Eric Anholta07d6782011-03-30 13:01:08 -07005696 if (is_lvds)
5697 dpll |= DPLLB_MODE_LVDS;
5698 else
5699 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005700
5701 if (intel_crtc->config.pixel_multiplier > 1) {
5702 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5703 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005704 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005705
5706 if (is_sdvo)
5707 dpll |= DPLL_DVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02005708 if (intel_crtc->config.has_dp_encoder)
Eric Anholta07d6782011-03-30 13:01:08 -07005709 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005710
Eric Anholta07d6782011-03-30 13:01:08 -07005711 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005712 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005713 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005714 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005715
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005716 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005717 case 5:
5718 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5719 break;
5720 case 7:
5721 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5722 break;
5723 case 10:
5724 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5725 break;
5726 case 14:
5727 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5728 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005729 }
5730
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005731 if (is_sdvo && is_tv)
5732 dpll |= PLL_REF_INPUT_TVCLKINBC;
5733 else if (is_tv)
Jesse Barnes79e53942008-11-07 14:24:08 -08005734 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005735 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08005736 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00005737 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005738 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005739 else
5740 dpll |= PLL_REF_INPUT_DREFCLK;
5741
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005742 return dpll;
5743}
5744
Jesse Barnes79e53942008-11-07 14:24:08 -08005745static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005746 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005747 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005748{
5749 struct drm_device *dev = crtc->dev;
5750 struct drm_i915_private *dev_priv = dev->dev_private;
5751 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005752 struct drm_display_mode *adjusted_mode =
5753 &intel_crtc->config.adjusted_mode;
5754 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08005755 int pipe = intel_crtc->pipe;
5756 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005757 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005758 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005759 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005760 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01005761 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005762 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005763 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005764
5765 for_each_encoder_on_crtc(dev, crtc, encoder) {
5766 switch (encoder->type) {
5767 case INTEL_OUTPUT_LVDS:
5768 is_lvds = true;
5769 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005770 }
5771
5772 num_connectors++;
5773 }
5774
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005775 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5776 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5777
Daniel Vetter3b117c82013-04-17 20:15:07 +02005778 intel_crtc->config.cpu_transcoder = pipe;
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005779
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005780 ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
5781 &has_reduced_clock, &reduced_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005782 if (!ok) {
5783 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5784 return -EINVAL;
5785 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01005786 /* Compat-code for transition, will disappear. */
5787 if (!intel_crtc->config.clock_set) {
5788 intel_crtc->config.dpll.n = clock.n;
5789 intel_crtc->config.dpll.m1 = clock.m1;
5790 intel_crtc->config.dpll.m2 = clock.m2;
5791 intel_crtc->config.dpll.p1 = clock.p1;
5792 intel_crtc->config.dpll.p2 = clock.p2;
5793 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005794
5795 /* Ensure that the cursor is valid for the new mode before changing... */
5796 intel_crtc_update_cursor(crtc, true);
5797
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005798 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005799 drm_mode_debug_printmodeline(mode);
5800
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005801 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01005802 if (intel_crtc->config.has_pch_encoder) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005803 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01005804
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005805 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005806 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005807 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005808
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005809 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005810 &fp, &reduced_clock,
5811 has_reduced_clock ? &fp2 : NULL);
5812
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005813 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5814 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005815 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
5816 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07005817 return -EINVAL;
5818 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005819 } else
5820 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005821
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005822 if (intel_crtc->config.has_dp_encoder)
5823 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005824
Daniel Vetterdafd2262012-11-26 17:22:07 +01005825 for_each_encoder_on_crtc(dev, crtc, encoder)
5826 if (encoder->pre_pll_enable)
5827 encoder->pre_pll_enable(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08005828
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005829 if (intel_crtc->pch_pll) {
5830 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005831
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005832 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005833 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005834 udelay(150);
5835
Eric Anholt8febb292011-03-30 13:01:07 -07005836 /* The pixel multiplier can only be updated once the
5837 * DPLL is enabled and the clocks are stable.
5838 *
5839 * So write it again.
5840 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005841 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005842 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005843
Chris Wilson5eddb702010-09-11 13:48:45 +01005844 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005845 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07005846 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005847 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005848 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005849 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005850 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005851 }
5852 }
5853
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005854 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005855
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005856 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005857 intel_cpu_transcoder_set_m_n(intel_crtc,
5858 &intel_crtc->config.fdi_m_n);
5859 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005860
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005861 if (IS_IVYBRIDGE(dev))
5862 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005863
Daniel Vetter6ff93602013-04-19 11:24:36 +02005864 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005865
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005866 /* Set up the display plane register */
5867 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005868 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005869
Daniel Vetter94352cf2012-07-05 22:51:56 +02005870 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005871
5872 intel_update_watermarks(dev);
5873
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03005874 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5875
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005876 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005877}
5878
Daniel Vetter72419202013-04-04 13:28:53 +02005879static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5880 struct intel_crtc_config *pipe_config)
5881{
5882 struct drm_device *dev = crtc->base.dev;
5883 struct drm_i915_private *dev_priv = dev->dev_private;
5884 enum transcoder transcoder = pipe_config->cpu_transcoder;
5885
5886 pipe_config->fdi_m_n.link_m = I915_READ(PIPE_LINK_M1(transcoder));
5887 pipe_config->fdi_m_n.link_n = I915_READ(PIPE_LINK_N1(transcoder));
5888 pipe_config->fdi_m_n.gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
5889 & ~TU_SIZE_MASK;
5890 pipe_config->fdi_m_n.gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
5891 pipe_config->fdi_m_n.tu = ((I915_READ(PIPE_DATA_M1(transcoder))
5892 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
5893}
5894
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005895static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5896 struct intel_crtc_config *pipe_config)
5897{
5898 struct drm_device *dev = crtc->base.dev;
5899 struct drm_i915_private *dev_priv = dev->dev_private;
5900 uint32_t tmp;
5901
5902 tmp = I915_READ(PIPECONF(crtc->pipe));
5903 if (!(tmp & PIPECONF_ENABLE))
5904 return false;
5905
Daniel Vetterab9412b2013-05-03 11:49:46 +02005906 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01005907 pipe_config->has_pch_encoder = true;
5908
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005909 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
5910 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5911 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02005912
5913 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005914 }
5915
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005916 intel_get_pipe_timings(crtc, pipe_config);
5917
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005918 return true;
5919}
5920
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005921static void haswell_modeset_global_resources(struct drm_device *dev)
5922{
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005923 bool enable = false;
5924 struct intel_crtc *crtc;
5925 struct intel_encoder *encoder;
5926
5927 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
5928 if (crtc->pipe != PIPE_A && crtc->base.enabled)
5929 enable = true;
5930 /* XXX: Should check for edp transcoder here, but thanks to init
5931 * sequence that's not yet available. Just in case desktop eDP
5932 * on PORT D is possible on haswell, too. */
Jesse Barnesb074cec2013-04-25 12:55:02 -07005933 /* Even the eDP panel fitter is outside the always-on well. */
Jesse Barnes2b87f3b2013-05-02 15:30:47 -07005934 if (crtc->config.pch_pfit.size && crtc->base.enabled)
Jesse Barnesb074cec2013-04-25 12:55:02 -07005935 enable = true;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005936 }
5937
5938 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
5939 base.head) {
5940 if (encoder->type != INTEL_OUTPUT_EDP &&
5941 encoder->connectors_active)
5942 enable = true;
5943 }
5944
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005945 intel_set_power_well(dev, enable);
5946}
5947
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005948static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005949 int x, int y,
5950 struct drm_framebuffer *fb)
5951{
5952 struct drm_device *dev = crtc->dev;
5953 struct drm_i915_private *dev_priv = dev->dev_private;
5954 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005955 struct drm_display_mode *adjusted_mode =
5956 &intel_crtc->config.adjusted_mode;
5957 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005958 int pipe = intel_crtc->pipe;
5959 int plane = intel_crtc->plane;
5960 int num_connectors = 0;
Daniel Vetter8b470472013-03-28 10:41:59 +01005961 bool is_cpu_edp = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005962 struct intel_encoder *encoder;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005963 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005964
5965 for_each_encoder_on_crtc(dev, crtc, encoder) {
5966 switch (encoder->type) {
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005967 case INTEL_OUTPUT_EDP:
Imre Deakd8e8b582013-05-08 13:14:03 +03005968 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005969 is_cpu_edp = true;
5970 break;
5971 }
5972
5973 num_connectors++;
5974 }
5975
Daniel Vetterbba21812013-03-22 10:53:40 +01005976 if (is_cpu_edp)
Daniel Vetter3b117c82013-04-17 20:15:07 +02005977 intel_crtc->config.cpu_transcoder = TRANSCODER_EDP;
Daniel Vetterbba21812013-03-22 10:53:40 +01005978 else
Daniel Vetter3b117c82013-04-17 20:15:07 +02005979 intel_crtc->config.cpu_transcoder = pipe;
Daniel Vetterbba21812013-03-22 10:53:40 +01005980
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005981 /* We are not sure yet this won't happen. */
5982 WARN(!HAS_PCH_LPT(dev), "Unexpected PCH type %d\n",
5983 INTEL_PCH_TYPE(dev));
5984
5985 WARN(num_connectors != 1, "%d connectors attached to pipe %c\n",
5986 num_connectors, pipe_name(pipe));
5987
Daniel Vetter3b117c82013-04-17 20:15:07 +02005988 WARN_ON(I915_READ(PIPECONF(intel_crtc->config.cpu_transcoder)) &
Paulo Zanoni1ce42922012-10-05 12:06:01 -03005989 (PIPECONF_ENABLE | I965_PIPECONF_ACTIVE));
5990
5991 WARN_ON(I915_READ(DSPCNTR(plane)) & DISPLAY_PLANE_ENABLE);
5992
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005993 if (!intel_ddi_pll_mode_set(crtc, adjusted_mode->clock))
5994 return -EINVAL;
5995
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005996 /* Ensure that the cursor is valid for the new mode before changing... */
5997 intel_crtc_update_cursor(crtc, true);
5998
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005999 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe_name(pipe));
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006000 drm_mode_debug_printmodeline(mode);
6001
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006002 if (intel_crtc->config.has_dp_encoder)
6003 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006004
6005 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006006
6007 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
6008
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006009 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006010 intel_cpu_transcoder_set_m_n(intel_crtc,
6011 &intel_crtc->config.fdi_m_n);
6012 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006013
Daniel Vetter6ff93602013-04-19 11:24:36 +02006014 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006015
Daniel Vetter50f3b012013-03-27 00:44:56 +01006016 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006017
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006018 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006019 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006020 POSTING_READ(DSPCNTR(plane));
6021
6022 ret = intel_pipe_set_base(crtc, x, y, fb);
6023
6024 intel_update_watermarks(dev);
6025
6026 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
6027
Jesse Barnes79e53942008-11-07 14:24:08 -08006028 return ret;
6029}
6030
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006031static bool haswell_get_pipe_config(struct intel_crtc *crtc,
6032 struct intel_crtc_config *pipe_config)
6033{
6034 struct drm_device *dev = crtc->base.dev;
6035 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2bfce952013-04-18 16:35:40 -03006036 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006037 uint32_t tmp;
6038
Paulo Zanonib97186f2013-05-03 12:15:36 -03006039 if (!intel_display_power_enabled(dev,
6040 POWER_DOMAIN_TRANSCODER(cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03006041 return false;
6042
6043 tmp = I915_READ(PIPECONF(cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006044 if (!(tmp & PIPECONF_ENABLE))
6045 return false;
6046
Daniel Vetter88adfff2013-03-28 10:42:01 +01006047 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03006048 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01006049 * DDI E. So just check whether this pipe is wired to DDI E and whether
6050 * the PCH transcoder is on.
6051 */
Paulo Zanonif196e6b2013-04-18 16:35:41 -03006052 tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01006053 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02006054 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01006055 pipe_config->has_pch_encoder = true;
6056
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006057 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
6058 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6059 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006060
6061 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006062 }
6063
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006064 intel_get_pipe_timings(crtc, pipe_config);
6065
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006066 return true;
6067}
6068
Eric Anholtf564048e2011-03-30 13:01:02 -07006069static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07006070 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006071 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07006072{
6073 struct drm_device *dev = crtc->dev;
6074 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01006075 struct drm_encoder_helper_funcs *encoder_funcs;
6076 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07006077 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006078 struct drm_display_mode *adjusted_mode =
6079 &intel_crtc->config.adjusted_mode;
6080 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07006081 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07006082 int ret;
6083
Eric Anholt0b701d22011-03-30 13:01:03 -07006084 drm_vblank_pre_modeset(dev, pipe);
6085
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006086 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
6087
Jesse Barnes79e53942008-11-07 14:24:08 -08006088 drm_vblank_post_modeset(dev, pipe);
6089
Daniel Vetter9256aa12012-10-31 19:26:13 +01006090 if (ret != 0)
6091 return ret;
6092
6093 for_each_encoder_on_crtc(dev, crtc, encoder) {
6094 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
6095 encoder->base.base.id,
6096 drm_get_encoder_name(&encoder->base),
6097 mode->base.id, mode->name);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006098 if (encoder->mode_set) {
6099 encoder->mode_set(encoder);
6100 } else {
6101 encoder_funcs = encoder->base.helper_private;
6102 encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
6103 }
Daniel Vetter9256aa12012-10-31 19:26:13 +01006104 }
6105
6106 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006107}
6108
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006109static bool intel_eld_uptodate(struct drm_connector *connector,
6110 int reg_eldv, uint32_t bits_eldv,
6111 int reg_elda, uint32_t bits_elda,
6112 int reg_edid)
6113{
6114 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6115 uint8_t *eld = connector->eld;
6116 uint32_t i;
6117
6118 i = I915_READ(reg_eldv);
6119 i &= bits_eldv;
6120
6121 if (!eld[0])
6122 return !i;
6123
6124 if (!i)
6125 return false;
6126
6127 i = I915_READ(reg_elda);
6128 i &= ~bits_elda;
6129 I915_WRITE(reg_elda, i);
6130
6131 for (i = 0; i < eld[2]; i++)
6132 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6133 return false;
6134
6135 return true;
6136}
6137
Wu Fengguange0dac652011-09-05 14:25:34 +08006138static void g4x_write_eld(struct drm_connector *connector,
6139 struct drm_crtc *crtc)
6140{
6141 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6142 uint8_t *eld = connector->eld;
6143 uint32_t eldv;
6144 uint32_t len;
6145 uint32_t i;
6146
6147 i = I915_READ(G4X_AUD_VID_DID);
6148
6149 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6150 eldv = G4X_ELDV_DEVCL_DEVBLC;
6151 else
6152 eldv = G4X_ELDV_DEVCTG;
6153
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006154 if (intel_eld_uptodate(connector,
6155 G4X_AUD_CNTL_ST, eldv,
6156 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6157 G4X_HDMIW_HDMIEDID))
6158 return;
6159
Wu Fengguange0dac652011-09-05 14:25:34 +08006160 i = I915_READ(G4X_AUD_CNTL_ST);
6161 i &= ~(eldv | G4X_ELD_ADDR);
6162 len = (i >> 9) & 0x1f; /* ELD buffer size */
6163 I915_WRITE(G4X_AUD_CNTL_ST, i);
6164
6165 if (!eld[0])
6166 return;
6167
6168 len = min_t(uint8_t, eld[2], len);
6169 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6170 for (i = 0; i < len; i++)
6171 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6172
6173 i = I915_READ(G4X_AUD_CNTL_ST);
6174 i |= eldv;
6175 I915_WRITE(G4X_AUD_CNTL_ST, i);
6176}
6177
Wang Xingchao83358c852012-08-16 22:43:37 +08006178static void haswell_write_eld(struct drm_connector *connector,
6179 struct drm_crtc *crtc)
6180{
6181 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6182 uint8_t *eld = connector->eld;
6183 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006184 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006185 uint32_t eldv;
6186 uint32_t i;
6187 int len;
6188 int pipe = to_intel_crtc(crtc)->pipe;
6189 int tmp;
6190
6191 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6192 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6193 int aud_config = HSW_AUD_CFG(pipe);
6194 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6195
6196
6197 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6198
6199 /* Audio output enable */
6200 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6201 tmp = I915_READ(aud_cntrl_st2);
6202 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6203 I915_WRITE(aud_cntrl_st2, tmp);
6204
6205 /* Wait for 1 vertical blank */
6206 intel_wait_for_vblank(dev, pipe);
6207
6208 /* Set ELD valid state */
6209 tmp = I915_READ(aud_cntrl_st2);
6210 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
6211 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6212 I915_WRITE(aud_cntrl_st2, tmp);
6213 tmp = I915_READ(aud_cntrl_st2);
6214 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
6215
6216 /* Enable HDMI mode */
6217 tmp = I915_READ(aud_config);
6218 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
6219 /* clear N_programing_enable and N_value_index */
6220 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6221 I915_WRITE(aud_config, tmp);
6222
6223 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6224
6225 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006226 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006227
6228 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6229 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6230 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6231 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6232 } else
6233 I915_WRITE(aud_config, 0);
6234
6235 if (intel_eld_uptodate(connector,
6236 aud_cntrl_st2, eldv,
6237 aud_cntl_st, IBX_ELD_ADDRESS,
6238 hdmiw_hdmiedid))
6239 return;
6240
6241 i = I915_READ(aud_cntrl_st2);
6242 i &= ~eldv;
6243 I915_WRITE(aud_cntrl_st2, i);
6244
6245 if (!eld[0])
6246 return;
6247
6248 i = I915_READ(aud_cntl_st);
6249 i &= ~IBX_ELD_ADDRESS;
6250 I915_WRITE(aud_cntl_st, i);
6251 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6252 DRM_DEBUG_DRIVER("port num:%d\n", i);
6253
6254 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6255 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6256 for (i = 0; i < len; i++)
6257 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6258
6259 i = I915_READ(aud_cntrl_st2);
6260 i |= eldv;
6261 I915_WRITE(aud_cntrl_st2, i);
6262
6263}
6264
Wu Fengguange0dac652011-09-05 14:25:34 +08006265static void ironlake_write_eld(struct drm_connector *connector,
6266 struct drm_crtc *crtc)
6267{
6268 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6269 uint8_t *eld = connector->eld;
6270 uint32_t eldv;
6271 uint32_t i;
6272 int len;
6273 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006274 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006275 int aud_cntl_st;
6276 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006277 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006278
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006279 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006280 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6281 aud_config = IBX_AUD_CFG(pipe);
6282 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006283 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006284 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006285 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6286 aud_config = CPT_AUD_CFG(pipe);
6287 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006288 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006289 }
6290
Wang Xingchao9b138a82012-08-09 16:52:18 +08006291 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006292
6293 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006294 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006295 if (!i) {
6296 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6297 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006298 eldv = IBX_ELD_VALIDB;
6299 eldv |= IBX_ELD_VALIDB << 4;
6300 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006301 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03006302 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006303 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006304 }
6305
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006306 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6307 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6308 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006309 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6310 } else
6311 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006312
6313 if (intel_eld_uptodate(connector,
6314 aud_cntrl_st2, eldv,
6315 aud_cntl_st, IBX_ELD_ADDRESS,
6316 hdmiw_hdmiedid))
6317 return;
6318
Wu Fengguange0dac652011-09-05 14:25:34 +08006319 i = I915_READ(aud_cntrl_st2);
6320 i &= ~eldv;
6321 I915_WRITE(aud_cntrl_st2, i);
6322
6323 if (!eld[0])
6324 return;
6325
Wu Fengguange0dac652011-09-05 14:25:34 +08006326 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006327 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006328 I915_WRITE(aud_cntl_st, i);
6329
6330 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6331 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6332 for (i = 0; i < len; i++)
6333 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6334
6335 i = I915_READ(aud_cntrl_st2);
6336 i |= eldv;
6337 I915_WRITE(aud_cntrl_st2, i);
6338}
6339
6340void intel_write_eld(struct drm_encoder *encoder,
6341 struct drm_display_mode *mode)
6342{
6343 struct drm_crtc *crtc = encoder->crtc;
6344 struct drm_connector *connector;
6345 struct drm_device *dev = encoder->dev;
6346 struct drm_i915_private *dev_priv = dev->dev_private;
6347
6348 connector = drm_select_eld(encoder, mode);
6349 if (!connector)
6350 return;
6351
6352 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6353 connector->base.id,
6354 drm_get_connector_name(connector),
6355 connector->encoder->base.id,
6356 drm_get_encoder_name(connector->encoder));
6357
6358 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6359
6360 if (dev_priv->display.write_eld)
6361 dev_priv->display.write_eld(connector, crtc);
6362}
6363
Jesse Barnes79e53942008-11-07 14:24:08 -08006364/** Loads the palette/gamma unit for the CRTC with the prepared values */
6365void intel_crtc_load_lut(struct drm_crtc *crtc)
6366{
6367 struct drm_device *dev = crtc->dev;
6368 struct drm_i915_private *dev_priv = dev->dev_private;
6369 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006370 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006371 int i;
6372
6373 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006374 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006375 return;
6376
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006377 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006378 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006379 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006380
Jesse Barnes79e53942008-11-07 14:24:08 -08006381 for (i = 0; i < 256; i++) {
6382 I915_WRITE(palreg + 4 * i,
6383 (intel_crtc->lut_r[i] << 16) |
6384 (intel_crtc->lut_g[i] << 8) |
6385 intel_crtc->lut_b[i]);
6386 }
6387}
6388
Chris Wilson560b85b2010-08-07 11:01:38 +01006389static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6390{
6391 struct drm_device *dev = crtc->dev;
6392 struct drm_i915_private *dev_priv = dev->dev_private;
6393 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6394 bool visible = base != 0;
6395 u32 cntl;
6396
6397 if (intel_crtc->cursor_visible == visible)
6398 return;
6399
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006400 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006401 if (visible) {
6402 /* On these chipsets we can only modify the base whilst
6403 * the cursor is disabled.
6404 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006405 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006406
6407 cntl &= ~(CURSOR_FORMAT_MASK);
6408 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6409 cntl |= CURSOR_ENABLE |
6410 CURSOR_GAMMA_ENABLE |
6411 CURSOR_FORMAT_ARGB;
6412 } else
6413 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006414 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006415
6416 intel_crtc->cursor_visible = visible;
6417}
6418
6419static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6420{
6421 struct drm_device *dev = crtc->dev;
6422 struct drm_i915_private *dev_priv = dev->dev_private;
6423 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6424 int pipe = intel_crtc->pipe;
6425 bool visible = base != 0;
6426
6427 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006428 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006429 if (base) {
6430 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6431 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6432 cntl |= pipe << 28; /* Connect to correct pipe */
6433 } else {
6434 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6435 cntl |= CURSOR_MODE_DISABLE;
6436 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006437 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006438
6439 intel_crtc->cursor_visible = visible;
6440 }
6441 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006442 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006443}
6444
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006445static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6446{
6447 struct drm_device *dev = crtc->dev;
6448 struct drm_i915_private *dev_priv = dev->dev_private;
6449 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6450 int pipe = intel_crtc->pipe;
6451 bool visible = base != 0;
6452
6453 if (intel_crtc->cursor_visible != visible) {
6454 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6455 if (base) {
6456 cntl &= ~CURSOR_MODE;
6457 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6458 } else {
6459 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6460 cntl |= CURSOR_MODE_DISABLE;
6461 }
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006462 if (IS_HASWELL(dev))
6463 cntl |= CURSOR_PIPE_CSC_ENABLE;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006464 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6465
6466 intel_crtc->cursor_visible = visible;
6467 }
6468 /* and commit changes on next vblank */
6469 I915_WRITE(CURBASE_IVB(pipe), base);
6470}
6471
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006472/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006473static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6474 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006475{
6476 struct drm_device *dev = crtc->dev;
6477 struct drm_i915_private *dev_priv = dev->dev_private;
6478 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6479 int pipe = intel_crtc->pipe;
6480 int x = intel_crtc->cursor_x;
6481 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006482 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006483 bool visible;
6484
6485 pos = 0;
6486
Chris Wilson6b383a72010-09-13 13:54:26 +01006487 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006488 base = intel_crtc->cursor_addr;
6489 if (x > (int) crtc->fb->width)
6490 base = 0;
6491
6492 if (y > (int) crtc->fb->height)
6493 base = 0;
6494 } else
6495 base = 0;
6496
6497 if (x < 0) {
6498 if (x + intel_crtc->cursor_width < 0)
6499 base = 0;
6500
6501 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6502 x = -x;
6503 }
6504 pos |= x << CURSOR_X_SHIFT;
6505
6506 if (y < 0) {
6507 if (y + intel_crtc->cursor_height < 0)
6508 base = 0;
6509
6510 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6511 y = -y;
6512 }
6513 pos |= y << CURSOR_Y_SHIFT;
6514
6515 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006516 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006517 return;
6518
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006519 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006520 I915_WRITE(CURPOS_IVB(pipe), pos);
6521 ivb_update_cursor(crtc, base);
6522 } else {
6523 I915_WRITE(CURPOS(pipe), pos);
6524 if (IS_845G(dev) || IS_I865G(dev))
6525 i845_update_cursor(crtc, base);
6526 else
6527 i9xx_update_cursor(crtc, base);
6528 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006529}
6530
Jesse Barnes79e53942008-11-07 14:24:08 -08006531static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006532 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006533 uint32_t handle,
6534 uint32_t width, uint32_t height)
6535{
6536 struct drm_device *dev = crtc->dev;
6537 struct drm_i915_private *dev_priv = dev->dev_private;
6538 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006539 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006540 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006541 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006542
Jesse Barnes79e53942008-11-07 14:24:08 -08006543 /* if we want to turn off the cursor ignore width and height */
6544 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006545 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006546 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006547 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006548 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006549 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006550 }
6551
6552 /* Currently we only support 64x64 cursors */
6553 if (width != 64 || height != 64) {
6554 DRM_ERROR("we currently only support 64x64 cursors\n");
6555 return -EINVAL;
6556 }
6557
Chris Wilson05394f32010-11-08 19:18:58 +00006558 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006559 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006560 return -ENOENT;
6561
Chris Wilson05394f32010-11-08 19:18:58 +00006562 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006563 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006564 ret = -ENOMEM;
6565 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006566 }
6567
Dave Airlie71acb5e2008-12-30 20:31:46 +10006568 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006569 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006570 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00006571 unsigned alignment;
6572
Chris Wilsond9e86c02010-11-10 16:40:20 +00006573 if (obj->tiling_mode) {
6574 DRM_ERROR("cursor cannot be tiled\n");
6575 ret = -EINVAL;
6576 goto fail_locked;
6577 }
6578
Chris Wilson693db182013-03-05 14:52:39 +00006579 /* Note that the w/a also requires 2 PTE of padding following
6580 * the bo. We currently fill all unused PTE with the shadow
6581 * page and so we should always have valid PTE following the
6582 * cursor preventing the VT-d warning.
6583 */
6584 alignment = 0;
6585 if (need_vtd_wa(dev))
6586 alignment = 64*1024;
6587
6588 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006589 if (ret) {
6590 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006591 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006592 }
6593
Chris Wilsond9e86c02010-11-10 16:40:20 +00006594 ret = i915_gem_object_put_fence(obj);
6595 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006596 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006597 goto fail_unpin;
6598 }
6599
Chris Wilson05394f32010-11-08 19:18:58 +00006600 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006601 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006602 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006603 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006604 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6605 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006606 if (ret) {
6607 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006608 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006609 }
Chris Wilson05394f32010-11-08 19:18:58 +00006610 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006611 }
6612
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006613 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04006614 I915_WRITE(CURSIZE, (height << 12) | width);
6615
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006616 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006617 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006618 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006619 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006620 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6621 } else
6622 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006623 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006624 }
Jesse Barnes80824002009-09-10 15:28:06 -07006625
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006626 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006627
6628 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006629 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006630 intel_crtc->cursor_width = width;
6631 intel_crtc->cursor_height = height;
6632
Chris Wilson6b383a72010-09-13 13:54:26 +01006633 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006634
Jesse Barnes79e53942008-11-07 14:24:08 -08006635 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006636fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006637 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006638fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006639 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006640fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006641 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006642 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006643}
6644
6645static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6646{
Jesse Barnes79e53942008-11-07 14:24:08 -08006647 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006648
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006649 intel_crtc->cursor_x = x;
6650 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006651
Chris Wilson6b383a72010-09-13 13:54:26 +01006652 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08006653
6654 return 0;
6655}
6656
6657/** Sets the color ramps on behalf of RandR */
6658void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6659 u16 blue, int regno)
6660{
6661 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6662
6663 intel_crtc->lut_r[regno] = red >> 8;
6664 intel_crtc->lut_g[regno] = green >> 8;
6665 intel_crtc->lut_b[regno] = blue >> 8;
6666}
6667
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006668void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6669 u16 *blue, int regno)
6670{
6671 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6672
6673 *red = intel_crtc->lut_r[regno] << 8;
6674 *green = intel_crtc->lut_g[regno] << 8;
6675 *blue = intel_crtc->lut_b[regno] << 8;
6676}
6677
Jesse Barnes79e53942008-11-07 14:24:08 -08006678static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006679 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006680{
James Simmons72034252010-08-03 01:33:19 +01006681 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006682 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006683
James Simmons72034252010-08-03 01:33:19 +01006684 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006685 intel_crtc->lut_r[i] = red[i] >> 8;
6686 intel_crtc->lut_g[i] = green[i] >> 8;
6687 intel_crtc->lut_b[i] = blue[i] >> 8;
6688 }
6689
6690 intel_crtc_load_lut(crtc);
6691}
6692
Jesse Barnes79e53942008-11-07 14:24:08 -08006693/* VESA 640x480x72Hz mode to set on the pipe */
6694static struct drm_display_mode load_detect_mode = {
6695 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6696 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6697};
6698
Chris Wilsond2dff872011-04-19 08:36:26 +01006699static struct drm_framebuffer *
6700intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006701 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006702 struct drm_i915_gem_object *obj)
6703{
6704 struct intel_framebuffer *intel_fb;
6705 int ret;
6706
6707 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6708 if (!intel_fb) {
6709 drm_gem_object_unreference_unlocked(&obj->base);
6710 return ERR_PTR(-ENOMEM);
6711 }
6712
6713 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6714 if (ret) {
6715 drm_gem_object_unreference_unlocked(&obj->base);
6716 kfree(intel_fb);
6717 return ERR_PTR(ret);
6718 }
6719
6720 return &intel_fb->base;
6721}
6722
6723static u32
6724intel_framebuffer_pitch_for_width(int width, int bpp)
6725{
6726 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6727 return ALIGN(pitch, 64);
6728}
6729
6730static u32
6731intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6732{
6733 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6734 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6735}
6736
6737static struct drm_framebuffer *
6738intel_framebuffer_create_for_mode(struct drm_device *dev,
6739 struct drm_display_mode *mode,
6740 int depth, int bpp)
6741{
6742 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00006743 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01006744
6745 obj = i915_gem_alloc_object(dev,
6746 intel_framebuffer_size_for_mode(mode, bpp));
6747 if (obj == NULL)
6748 return ERR_PTR(-ENOMEM);
6749
6750 mode_cmd.width = mode->hdisplay;
6751 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006752 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6753 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006754 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006755
6756 return intel_framebuffer_create(dev, &mode_cmd, obj);
6757}
6758
6759static struct drm_framebuffer *
6760mode_fits_in_fbdev(struct drm_device *dev,
6761 struct drm_display_mode *mode)
6762{
6763 struct drm_i915_private *dev_priv = dev->dev_private;
6764 struct drm_i915_gem_object *obj;
6765 struct drm_framebuffer *fb;
6766
6767 if (dev_priv->fbdev == NULL)
6768 return NULL;
6769
6770 obj = dev_priv->fbdev->ifb.obj;
6771 if (obj == NULL)
6772 return NULL;
6773
6774 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006775 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6776 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006777 return NULL;
6778
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006779 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006780 return NULL;
6781
6782 return fb;
6783}
6784
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006785bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006786 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006787 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006788{
6789 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006790 struct intel_encoder *intel_encoder =
6791 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006792 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006793 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006794 struct drm_crtc *crtc = NULL;
6795 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006796 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006797 int i = -1;
6798
Chris Wilsond2dff872011-04-19 08:36:26 +01006799 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6800 connector->base.id, drm_get_connector_name(connector),
6801 encoder->base.id, drm_get_encoder_name(encoder));
6802
Jesse Barnes79e53942008-11-07 14:24:08 -08006803 /*
6804 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006805 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006806 * - if the connector already has an assigned crtc, use it (but make
6807 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006808 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006809 * - try to find the first unused crtc that can drive this connector,
6810 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006811 */
6812
6813 /* See if we already have a CRTC for this connector */
6814 if (encoder->crtc) {
6815 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006816
Daniel Vetter7b240562012-12-12 00:35:33 +01006817 mutex_lock(&crtc->mutex);
6818
Daniel Vetter24218aa2012-08-12 19:27:11 +02006819 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006820 old->load_detect_temp = false;
6821
6822 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006823 if (connector->dpms != DRM_MODE_DPMS_ON)
6824 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006825
Chris Wilson71731882011-04-19 23:10:58 +01006826 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006827 }
6828
6829 /* Find an unused one (if possible) */
6830 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6831 i++;
6832 if (!(encoder->possible_crtcs & (1 << i)))
6833 continue;
6834 if (!possible_crtc->enabled) {
6835 crtc = possible_crtc;
6836 break;
6837 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006838 }
6839
6840 /*
6841 * If we didn't find an unused CRTC, don't use any.
6842 */
6843 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006844 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6845 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006846 }
6847
Daniel Vetter7b240562012-12-12 00:35:33 +01006848 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02006849 intel_encoder->new_crtc = to_intel_crtc(crtc);
6850 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006851
6852 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006853 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006854 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006855 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006856
Chris Wilson64927112011-04-20 07:25:26 +01006857 if (!mode)
6858 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006859
Chris Wilsond2dff872011-04-19 08:36:26 +01006860 /* We need a framebuffer large enough to accommodate all accesses
6861 * that the plane may generate whilst we perform load detection.
6862 * We can not rely on the fbcon either being present (we get called
6863 * during its initialisation to detect all boot displays, or it may
6864 * not even exist) or that it is large enough to satisfy the
6865 * requested mode.
6866 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02006867 fb = mode_fits_in_fbdev(dev, mode);
6868 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006869 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006870 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6871 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01006872 } else
6873 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006874 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006875 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01006876 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006877 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006878 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006879
Chris Wilsonc0c36b942012-12-19 16:08:43 +00006880 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006881 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006882 if (old->release_fb)
6883 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01006884 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006885 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006886 }
Chris Wilson71731882011-04-19 23:10:58 +01006887
Jesse Barnes79e53942008-11-07 14:24:08 -08006888 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006889 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01006890 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006891}
6892
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006893void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01006894 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006895{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006896 struct intel_encoder *intel_encoder =
6897 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01006898 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01006899 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08006900
Chris Wilsond2dff872011-04-19 08:36:26 +01006901 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6902 connector->base.id, drm_get_connector_name(connector),
6903 encoder->base.id, drm_get_encoder_name(encoder));
6904
Chris Wilson8261b192011-04-19 23:18:09 +01006905 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02006906 to_intel_connector(connector)->new_encoder = NULL;
6907 intel_encoder->new_crtc = NULL;
6908 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01006909
Daniel Vetter36206362012-12-10 20:42:17 +01006910 if (old->release_fb) {
6911 drm_framebuffer_unregister_private(old->release_fb);
6912 drm_framebuffer_unreference(old->release_fb);
6913 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006914
Daniel Vetter67c96402013-01-23 16:25:09 +00006915 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01006916 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006917 }
6918
Eric Anholtc751ce42010-03-25 11:48:48 -07006919 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006920 if (old->dpms_mode != DRM_MODE_DPMS_ON)
6921 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01006922
6923 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08006924}
6925
6926/* Returns the clock of the currently programmed mode of the given pipe. */
6927static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6928{
6929 struct drm_i915_private *dev_priv = dev->dev_private;
6930 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6931 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006932 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006933 u32 fp;
6934 intel_clock_t clock;
6935
6936 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006937 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006938 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006939 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006940
6941 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006942 if (IS_PINEVIEW(dev)) {
6943 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6944 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006945 } else {
6946 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6947 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6948 }
6949
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006950 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006951 if (IS_PINEVIEW(dev))
6952 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6953 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006954 else
6955 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006956 DPLL_FPA01_P1_POST_DIV_SHIFT);
6957
6958 switch (dpll & DPLL_MODE_MASK) {
6959 case DPLLB_MODE_DAC_SERIAL:
6960 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6961 5 : 10;
6962 break;
6963 case DPLLB_MODE_LVDS:
6964 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6965 7 : 14;
6966 break;
6967 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006968 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006969 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6970 return 0;
6971 }
6972
6973 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08006974 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006975 } else {
6976 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6977
6978 if (is_lvds) {
6979 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6980 DPLL_FPA01_P1_POST_DIV_SHIFT);
6981 clock.p2 = 14;
6982
6983 if ((dpll & PLL_REF_INPUT_MASK) ==
6984 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6985 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08006986 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006987 } else
Shaohua Li21778322009-02-23 15:19:16 +08006988 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006989 } else {
6990 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6991 clock.p1 = 2;
6992 else {
6993 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6994 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6995 }
6996 if (dpll & PLL_P2_DIVIDE_BY_4)
6997 clock.p2 = 4;
6998 else
6999 clock.p2 = 2;
7000
Shaohua Li21778322009-02-23 15:19:16 +08007001 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007002 }
7003 }
7004
7005 /* XXX: It would be nice to validate the clocks, but we can't reuse
7006 * i830PllIsValid() because it relies on the xf86_config connector
7007 * configuration being accurate, which it isn't necessarily.
7008 */
7009
7010 return clock.dot;
7011}
7012
7013/** Returns the currently programmed mode of the given pipe. */
7014struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
7015 struct drm_crtc *crtc)
7016{
Jesse Barnes548f2452011-02-17 10:40:53 -08007017 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007018 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02007019 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007020 struct drm_display_mode *mode;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007021 int htot = I915_READ(HTOTAL(cpu_transcoder));
7022 int hsync = I915_READ(HSYNC(cpu_transcoder));
7023 int vtot = I915_READ(VTOTAL(cpu_transcoder));
7024 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08007025
7026 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
7027 if (!mode)
7028 return NULL;
7029
7030 mode->clock = intel_crtc_clock_get(dev, crtc);
7031 mode->hdisplay = (htot & 0xffff) + 1;
7032 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
7033 mode->hsync_start = (hsync & 0xffff) + 1;
7034 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
7035 mode->vdisplay = (vtot & 0xffff) + 1;
7036 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
7037 mode->vsync_start = (vsync & 0xffff) + 1;
7038 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
7039
7040 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08007041
7042 return mode;
7043}
7044
Daniel Vetter3dec0092010-08-20 21:40:52 +02007045static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07007046{
7047 struct drm_device *dev = crtc->dev;
7048 drm_i915_private_t *dev_priv = dev->dev_private;
7049 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7050 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007051 int dpll_reg = DPLL(pipe);
7052 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07007053
Eric Anholtbad720f2009-10-22 16:11:14 -07007054 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007055 return;
7056
7057 if (!dev_priv->lvds_downclock_avail)
7058 return;
7059
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007060 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007061 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007062 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007063
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007064 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007065
7066 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
7067 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007068 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007069
Jesse Barnes652c3932009-08-17 13:31:43 -07007070 dpll = I915_READ(dpll_reg);
7071 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007072 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007073 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007074}
7075
7076static void intel_decrease_pllclock(struct drm_crtc *crtc)
7077{
7078 struct drm_device *dev = crtc->dev;
7079 drm_i915_private_t *dev_priv = dev->dev_private;
7080 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007081
Eric Anholtbad720f2009-10-22 16:11:14 -07007082 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007083 return;
7084
7085 if (!dev_priv->lvds_downclock_avail)
7086 return;
7087
7088 /*
7089 * Since this is called by a timer, we should never get here in
7090 * the manual case.
7091 */
7092 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01007093 int pipe = intel_crtc->pipe;
7094 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02007095 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01007096
Zhao Yakui44d98a62009-10-09 11:39:40 +08007097 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007098
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007099 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007100
Chris Wilson074b5e12012-05-02 12:07:06 +01007101 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007102 dpll |= DISPLAY_RATE_SELECT_FPA1;
7103 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007104 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007105 dpll = I915_READ(dpll_reg);
7106 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007107 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007108 }
7109
7110}
7111
Chris Wilsonf047e392012-07-21 12:31:41 +01007112void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007113{
Chris Wilsonf047e392012-07-21 12:31:41 +01007114 i915_update_gfx_val(dev->dev_private);
7115}
7116
7117void intel_mark_idle(struct drm_device *dev)
7118{
Chris Wilson725a5b52013-01-08 11:02:57 +00007119 struct drm_crtc *crtc;
7120
7121 if (!i915_powersave)
7122 return;
7123
7124 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7125 if (!crtc->fb)
7126 continue;
7127
7128 intel_decrease_pllclock(crtc);
7129 }
Chris Wilsonf047e392012-07-21 12:31:41 +01007130}
7131
7132void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
7133{
7134 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07007135 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007136
7137 if (!i915_powersave)
7138 return;
7139
Jesse Barnes652c3932009-08-17 13:31:43 -07007140 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007141 if (!crtc->fb)
7142 continue;
7143
Chris Wilsonf047e392012-07-21 12:31:41 +01007144 if (to_intel_framebuffer(crtc->fb)->obj == obj)
7145 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007146 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007147}
7148
Jesse Barnes79e53942008-11-07 14:24:08 -08007149static void intel_crtc_destroy(struct drm_crtc *crtc)
7150{
7151 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007152 struct drm_device *dev = crtc->dev;
7153 struct intel_unpin_work *work;
7154 unsigned long flags;
7155
7156 spin_lock_irqsave(&dev->event_lock, flags);
7157 work = intel_crtc->unpin_work;
7158 intel_crtc->unpin_work = NULL;
7159 spin_unlock_irqrestore(&dev->event_lock, flags);
7160
7161 if (work) {
7162 cancel_work_sync(&work->work);
7163 kfree(work);
7164 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007165
7166 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007167
Jesse Barnes79e53942008-11-07 14:24:08 -08007168 kfree(intel_crtc);
7169}
7170
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007171static void intel_unpin_work_fn(struct work_struct *__work)
7172{
7173 struct intel_unpin_work *work =
7174 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007175 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007176
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007177 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007178 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007179 drm_gem_object_unreference(&work->pending_flip_obj->base);
7180 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007181
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007182 intel_update_fbc(dev);
7183 mutex_unlock(&dev->struct_mutex);
7184
7185 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7186 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7187
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007188 kfree(work);
7189}
7190
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007191static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007192 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007193{
7194 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007195 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7196 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007197 unsigned long flags;
7198
7199 /* Ignore early vblank irqs */
7200 if (intel_crtc == NULL)
7201 return;
7202
7203 spin_lock_irqsave(&dev->event_lock, flags);
7204 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007205
7206 /* Ensure we don't miss a work->pending update ... */
7207 smp_rmb();
7208
7209 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007210 spin_unlock_irqrestore(&dev->event_lock, flags);
7211 return;
7212 }
7213
Chris Wilsone7d841c2012-12-03 11:36:30 +00007214 /* and that the unpin work is consistent wrt ->pending. */
7215 smp_rmb();
7216
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007217 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007218
Rob Clark45a066e2012-10-08 14:50:40 -05007219 if (work->event)
7220 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007221
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007222 drm_vblank_put(dev, intel_crtc->pipe);
7223
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007224 spin_unlock_irqrestore(&dev->event_lock, flags);
7225
Daniel Vetter2c10d572012-12-20 21:24:07 +01007226 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007227
7228 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007229
7230 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007231}
7232
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007233void intel_finish_page_flip(struct drm_device *dev, int pipe)
7234{
7235 drm_i915_private_t *dev_priv = dev->dev_private;
7236 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7237
Mario Kleiner49b14a52010-12-09 07:00:07 +01007238 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007239}
7240
7241void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7242{
7243 drm_i915_private_t *dev_priv = dev->dev_private;
7244 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7245
Mario Kleiner49b14a52010-12-09 07:00:07 +01007246 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007247}
7248
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007249void intel_prepare_page_flip(struct drm_device *dev, int plane)
7250{
7251 drm_i915_private_t *dev_priv = dev->dev_private;
7252 struct intel_crtc *intel_crtc =
7253 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7254 unsigned long flags;
7255
Chris Wilsone7d841c2012-12-03 11:36:30 +00007256 /* NB: An MMIO update of the plane base pointer will also
7257 * generate a page-flip completion irq, i.e. every modeset
7258 * is also accompanied by a spurious intel_prepare_page_flip().
7259 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007260 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007261 if (intel_crtc->unpin_work)
7262 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007263 spin_unlock_irqrestore(&dev->event_lock, flags);
7264}
7265
Chris Wilsone7d841c2012-12-03 11:36:30 +00007266inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7267{
7268 /* Ensure that the work item is consistent when activating it ... */
7269 smp_wmb();
7270 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7271 /* and that it is marked active as soon as the irq could fire. */
7272 smp_wmb();
7273}
7274
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007275static int intel_gen2_queue_flip(struct drm_device *dev,
7276 struct drm_crtc *crtc,
7277 struct drm_framebuffer *fb,
7278 struct drm_i915_gem_object *obj)
7279{
7280 struct drm_i915_private *dev_priv = dev->dev_private;
7281 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007282 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007283 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007284 int ret;
7285
Daniel Vetter6d90c952012-04-26 23:28:05 +02007286 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007287 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007288 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007289
Daniel Vetter6d90c952012-04-26 23:28:05 +02007290 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007291 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007292 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007293
7294 /* Can't queue multiple flips, so wait for the previous
7295 * one to finish before executing the next.
7296 */
7297 if (intel_crtc->plane)
7298 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7299 else
7300 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007301 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7302 intel_ring_emit(ring, MI_NOOP);
7303 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7304 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7305 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007306 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007307 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007308
7309 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007310 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007311 return 0;
7312
7313err_unpin:
7314 intel_unpin_fb_obj(obj);
7315err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007316 return ret;
7317}
7318
7319static int intel_gen3_queue_flip(struct drm_device *dev,
7320 struct drm_crtc *crtc,
7321 struct drm_framebuffer *fb,
7322 struct drm_i915_gem_object *obj)
7323{
7324 struct drm_i915_private *dev_priv = dev->dev_private;
7325 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007326 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007327 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007328 int ret;
7329
Daniel Vetter6d90c952012-04-26 23:28:05 +02007330 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007331 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007332 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007333
Daniel Vetter6d90c952012-04-26 23:28:05 +02007334 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007335 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007336 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007337
7338 if (intel_crtc->plane)
7339 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7340 else
7341 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007342 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7343 intel_ring_emit(ring, MI_NOOP);
7344 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7345 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7346 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007347 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007348 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007349
Chris Wilsone7d841c2012-12-03 11:36:30 +00007350 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007351 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007352 return 0;
7353
7354err_unpin:
7355 intel_unpin_fb_obj(obj);
7356err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007357 return ret;
7358}
7359
7360static int intel_gen4_queue_flip(struct drm_device *dev,
7361 struct drm_crtc *crtc,
7362 struct drm_framebuffer *fb,
7363 struct drm_i915_gem_object *obj)
7364{
7365 struct drm_i915_private *dev_priv = dev->dev_private;
7366 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7367 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007368 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007369 int ret;
7370
Daniel Vetter6d90c952012-04-26 23:28:05 +02007371 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007372 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007373 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007374
Daniel Vetter6d90c952012-04-26 23:28:05 +02007375 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007376 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007377 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007378
7379 /* i965+ uses the linear or tiled offsets from the
7380 * Display Registers (which do not change across a page-flip)
7381 * so we need only reprogram the base address.
7382 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007383 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7384 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7385 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007386 intel_ring_emit(ring,
7387 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
7388 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007389
7390 /* XXX Enabling the panel-fitter across page-flip is so far
7391 * untested on non-native modes, so ignore it for now.
7392 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7393 */
7394 pf = 0;
7395 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007396 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007397
7398 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007399 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007400 return 0;
7401
7402err_unpin:
7403 intel_unpin_fb_obj(obj);
7404err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007405 return ret;
7406}
7407
7408static int intel_gen6_queue_flip(struct drm_device *dev,
7409 struct drm_crtc *crtc,
7410 struct drm_framebuffer *fb,
7411 struct drm_i915_gem_object *obj)
7412{
7413 struct drm_i915_private *dev_priv = dev->dev_private;
7414 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007415 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007416 uint32_t pf, pipesrc;
7417 int ret;
7418
Daniel Vetter6d90c952012-04-26 23:28:05 +02007419 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007420 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007421 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007422
Daniel Vetter6d90c952012-04-26 23:28:05 +02007423 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007424 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007425 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007426
Daniel Vetter6d90c952012-04-26 23:28:05 +02007427 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7428 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7429 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007430 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007431
Chris Wilson99d9acd2012-04-17 20:37:00 +01007432 /* Contrary to the suggestions in the documentation,
7433 * "Enable Panel Fitter" does not seem to be required when page
7434 * flipping with a non-native mode, and worse causes a normal
7435 * modeset to fail.
7436 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7437 */
7438 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007439 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007440 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007441
7442 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007443 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007444 return 0;
7445
7446err_unpin:
7447 intel_unpin_fb_obj(obj);
7448err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007449 return ret;
7450}
7451
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007452/*
7453 * On gen7 we currently use the blit ring because (in early silicon at least)
7454 * the render ring doesn't give us interrpts for page flip completion, which
7455 * means clients will hang after the first flip is queued. Fortunately the
7456 * blit ring generates interrupts properly, so use it instead.
7457 */
7458static int intel_gen7_queue_flip(struct drm_device *dev,
7459 struct drm_crtc *crtc,
7460 struct drm_framebuffer *fb,
7461 struct drm_i915_gem_object *obj)
7462{
7463 struct drm_i915_private *dev_priv = dev->dev_private;
7464 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7465 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007466 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007467 int ret;
7468
7469 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7470 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007471 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007472
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007473 switch(intel_crtc->plane) {
7474 case PLANE_A:
7475 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7476 break;
7477 case PLANE_B:
7478 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7479 break;
7480 case PLANE_C:
7481 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7482 break;
7483 default:
7484 WARN_ONCE(1, "unknown plane in flip command\n");
7485 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007486 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007487 }
7488
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007489 ret = intel_ring_begin(ring, 4);
7490 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007491 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007492
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007493 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007494 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02007495 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007496 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00007497
7498 intel_mark_page_flip_active(intel_crtc);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007499 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007500 return 0;
7501
7502err_unpin:
7503 intel_unpin_fb_obj(obj);
7504err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007505 return ret;
7506}
7507
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007508static int intel_default_queue_flip(struct drm_device *dev,
7509 struct drm_crtc *crtc,
7510 struct drm_framebuffer *fb,
7511 struct drm_i915_gem_object *obj)
7512{
7513 return -ENODEV;
7514}
7515
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007516static int intel_crtc_page_flip(struct drm_crtc *crtc,
7517 struct drm_framebuffer *fb,
7518 struct drm_pending_vblank_event *event)
7519{
7520 struct drm_device *dev = crtc->dev;
7521 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007522 struct drm_framebuffer *old_fb = crtc->fb;
7523 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007524 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7525 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007526 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007527 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007528
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007529 /* Can't change pixel format via MI display flips. */
7530 if (fb->pixel_format != crtc->fb->pixel_format)
7531 return -EINVAL;
7532
7533 /*
7534 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7535 * Note that pitch changes could also affect these register.
7536 */
7537 if (INTEL_INFO(dev)->gen > 3 &&
7538 (fb->offsets[0] != crtc->fb->offsets[0] ||
7539 fb->pitches[0] != crtc->fb->pitches[0]))
7540 return -EINVAL;
7541
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007542 work = kzalloc(sizeof *work, GFP_KERNEL);
7543 if (work == NULL)
7544 return -ENOMEM;
7545
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007546 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007547 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007548 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007549 INIT_WORK(&work->work, intel_unpin_work_fn);
7550
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007551 ret = drm_vblank_get(dev, intel_crtc->pipe);
7552 if (ret)
7553 goto free_work;
7554
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007555 /* We borrow the event spin lock for protecting unpin_work */
7556 spin_lock_irqsave(&dev->event_lock, flags);
7557 if (intel_crtc->unpin_work) {
7558 spin_unlock_irqrestore(&dev->event_lock, flags);
7559 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007560 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007561
7562 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007563 return -EBUSY;
7564 }
7565 intel_crtc->unpin_work = work;
7566 spin_unlock_irqrestore(&dev->event_lock, flags);
7567
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007568 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
7569 flush_workqueue(dev_priv->wq);
7570
Chris Wilson79158102012-05-23 11:13:58 +01007571 ret = i915_mutex_lock_interruptible(dev);
7572 if (ret)
7573 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007574
Jesse Barnes75dfca82010-02-10 15:09:44 -08007575 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007576 drm_gem_object_reference(&work->old_fb_obj->base);
7577 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007578
7579 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007580
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007581 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007582
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007583 work->enable_stall_check = true;
7584
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007585 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02007586 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007587
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007588 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7589 if (ret)
7590 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007591
Chris Wilson7782de32011-07-08 12:22:41 +01007592 intel_disable_fbc(dev);
Chris Wilsonf047e392012-07-21 12:31:41 +01007593 intel_mark_fb_busy(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007594 mutex_unlock(&dev->struct_mutex);
7595
Jesse Barnese5510fa2010-07-01 16:48:37 -07007596 trace_i915_flip_request(intel_crtc->plane, obj);
7597
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007598 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007599
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007600cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007601 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007602 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007603 drm_gem_object_unreference(&work->old_fb_obj->base);
7604 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007605 mutex_unlock(&dev->struct_mutex);
7606
Chris Wilson79158102012-05-23 11:13:58 +01007607cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007608 spin_lock_irqsave(&dev->event_lock, flags);
7609 intel_crtc->unpin_work = NULL;
7610 spin_unlock_irqrestore(&dev->event_lock, flags);
7611
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007612 drm_vblank_put(dev, intel_crtc->pipe);
7613free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007614 kfree(work);
7615
7616 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007617}
7618
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007619static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007620 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7621 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007622};
7623
Daniel Vetter6ed0f792012-07-08 19:41:43 +02007624bool intel_encoder_check_is_cloned(struct intel_encoder *encoder)
7625{
7626 struct intel_encoder *other_encoder;
7627 struct drm_crtc *crtc = &encoder->new_crtc->base;
7628
7629 if (WARN_ON(!crtc))
7630 return false;
7631
7632 list_for_each_entry(other_encoder,
7633 &crtc->dev->mode_config.encoder_list,
7634 base.head) {
7635
7636 if (&other_encoder->new_crtc->base != crtc ||
7637 encoder == other_encoder)
7638 continue;
7639 else
7640 return true;
7641 }
7642
7643 return false;
7644}
7645
Daniel Vetter50f56112012-07-02 09:35:43 +02007646static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7647 struct drm_crtc *crtc)
7648{
7649 struct drm_device *dev;
7650 struct drm_crtc *tmp;
7651 int crtc_mask = 1;
7652
7653 WARN(!crtc, "checking null crtc?\n");
7654
7655 dev = crtc->dev;
7656
7657 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7658 if (tmp == crtc)
7659 break;
7660 crtc_mask <<= 1;
7661 }
7662
7663 if (encoder->possible_crtcs & crtc_mask)
7664 return true;
7665 return false;
7666}
7667
Daniel Vetter9a935852012-07-05 22:34:27 +02007668/**
7669 * intel_modeset_update_staged_output_state
7670 *
7671 * Updates the staged output configuration state, e.g. after we've read out the
7672 * current hw state.
7673 */
7674static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7675{
7676 struct intel_encoder *encoder;
7677 struct intel_connector *connector;
7678
7679 list_for_each_entry(connector, &dev->mode_config.connector_list,
7680 base.head) {
7681 connector->new_encoder =
7682 to_intel_encoder(connector->base.encoder);
7683 }
7684
7685 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7686 base.head) {
7687 encoder->new_crtc =
7688 to_intel_crtc(encoder->base.crtc);
7689 }
7690}
7691
7692/**
7693 * intel_modeset_commit_output_state
7694 *
7695 * This function copies the stage display pipe configuration to the real one.
7696 */
7697static void intel_modeset_commit_output_state(struct drm_device *dev)
7698{
7699 struct intel_encoder *encoder;
7700 struct intel_connector *connector;
7701
7702 list_for_each_entry(connector, &dev->mode_config.connector_list,
7703 base.head) {
7704 connector->base.encoder = &connector->new_encoder->base;
7705 }
7706
7707 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7708 base.head) {
7709 encoder->base.crtc = &encoder->new_crtc->base;
7710 }
7711}
7712
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007713static int
7714pipe_config_set_bpp(struct drm_crtc *crtc,
7715 struct drm_framebuffer *fb,
7716 struct intel_crtc_config *pipe_config)
7717{
7718 struct drm_device *dev = crtc->dev;
7719 struct drm_connector *connector;
7720 int bpp;
7721
Daniel Vetterd42264b2013-03-28 16:38:08 +01007722 switch (fb->pixel_format) {
7723 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007724 bpp = 8*3; /* since we go through a colormap */
7725 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007726 case DRM_FORMAT_XRGB1555:
7727 case DRM_FORMAT_ARGB1555:
7728 /* checked in intel_framebuffer_init already */
7729 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
7730 return -EINVAL;
7731 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007732 bpp = 6*3; /* min is 18bpp */
7733 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007734 case DRM_FORMAT_XBGR8888:
7735 case DRM_FORMAT_ABGR8888:
7736 /* checked in intel_framebuffer_init already */
7737 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
7738 return -EINVAL;
7739 case DRM_FORMAT_XRGB8888:
7740 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007741 bpp = 8*3;
7742 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007743 case DRM_FORMAT_XRGB2101010:
7744 case DRM_FORMAT_ARGB2101010:
7745 case DRM_FORMAT_XBGR2101010:
7746 case DRM_FORMAT_ABGR2101010:
7747 /* checked in intel_framebuffer_init already */
7748 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01007749 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007750 bpp = 10*3;
7751 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01007752 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007753 default:
7754 DRM_DEBUG_KMS("unsupported depth\n");
7755 return -EINVAL;
7756 }
7757
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007758 pipe_config->pipe_bpp = bpp;
7759
7760 /* Clamp display bpp to EDID value */
7761 list_for_each_entry(connector, &dev->mode_config.connector_list,
7762 head) {
7763 if (connector->encoder && connector->encoder->crtc != crtc)
7764 continue;
7765
7766 /* Don't use an invalid EDID bpc value */
7767 if (connector->display_info.bpc &&
7768 connector->display_info.bpc * 3 < bpp) {
7769 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
7770 bpp, connector->display_info.bpc*3);
7771 pipe_config->pipe_bpp = connector->display_info.bpc*3;
7772 }
Daniel Vetter996a22392013-04-19 11:24:34 +02007773
7774 /* Clamp bpp to 8 on screens without EDID 1.4 */
7775 if (connector->display_info.bpc == 0 && bpp > 24) {
7776 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
7777 bpp);
7778 pipe_config->pipe_bpp = 24;
7779 }
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007780 }
7781
7782 return bpp;
7783}
7784
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007785static struct intel_crtc_config *
7786intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007787 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007788 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02007789{
7790 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02007791 struct drm_encoder_helper_funcs *encoder_funcs;
7792 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007793 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01007794 int plane_bpp, ret = -EINVAL;
7795 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02007796
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007797 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7798 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02007799 return ERR_PTR(-ENOMEM);
7800
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007801 drm_mode_copy(&pipe_config->adjusted_mode, mode);
7802 drm_mode_copy(&pipe_config->requested_mode, mode);
7803
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007804 plane_bpp = pipe_config_set_bpp(crtc, fb, pipe_config);
7805 if (plane_bpp < 0)
7806 goto fail;
7807
Daniel Vettere29c22c2013-02-21 00:00:16 +01007808encoder_retry:
Daniel Vetter7758a112012-07-08 19:40:39 +02007809 /* Pass our mode to the connectors and the CRTC to give them a chance to
7810 * adjust it according to limitations or connector properties, and also
7811 * a chance to reject the mode entirely.
7812 */
7813 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7814 base.head) {
7815
7816 if (&encoder->new_crtc->base != crtc)
7817 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01007818
7819 if (encoder->compute_config) {
7820 if (!(encoder->compute_config(encoder, pipe_config))) {
7821 DRM_DEBUG_KMS("Encoder config failure\n");
7822 goto fail;
7823 }
7824
7825 continue;
7826 }
7827
Daniel Vetter7758a112012-07-08 19:40:39 +02007828 encoder_funcs = encoder->base.helper_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007829 if (!(encoder_funcs->mode_fixup(&encoder->base,
7830 &pipe_config->requested_mode,
7831 &pipe_config->adjusted_mode))) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007832 DRM_DEBUG_KMS("Encoder fixup failed\n");
7833 goto fail;
7834 }
7835 }
7836
Daniel Vettere29c22c2013-02-21 00:00:16 +01007837 ret = intel_crtc_compute_config(crtc, pipe_config);
7838 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007839 DRM_DEBUG_KMS("CRTC fixup failed\n");
7840 goto fail;
7841 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01007842
7843 if (ret == RETRY) {
7844 if (WARN(!retry, "loop in pipe configuration computation\n")) {
7845 ret = -EINVAL;
7846 goto fail;
7847 }
7848
7849 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
7850 retry = false;
7851 goto encoder_retry;
7852 }
7853
Daniel Vetter7758a112012-07-08 19:40:39 +02007854 DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
7855
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007856 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
7857 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
7858 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
7859
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007860 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02007861fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007862 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01007863 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02007864}
7865
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007866/* Computes which crtcs are affected and sets the relevant bits in the mask. For
7867 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
7868static void
7869intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
7870 unsigned *prepare_pipes, unsigned *disable_pipes)
7871{
7872 struct intel_crtc *intel_crtc;
7873 struct drm_device *dev = crtc->dev;
7874 struct intel_encoder *encoder;
7875 struct intel_connector *connector;
7876 struct drm_crtc *tmp_crtc;
7877
7878 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
7879
7880 /* Check which crtcs have changed outputs connected to them, these need
7881 * to be part of the prepare_pipes mask. We don't (yet) support global
7882 * modeset across multiple crtcs, so modeset_pipes will only have one
7883 * bit set at most. */
7884 list_for_each_entry(connector, &dev->mode_config.connector_list,
7885 base.head) {
7886 if (connector->base.encoder == &connector->new_encoder->base)
7887 continue;
7888
7889 if (connector->base.encoder) {
7890 tmp_crtc = connector->base.encoder->crtc;
7891
7892 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7893 }
7894
7895 if (connector->new_encoder)
7896 *prepare_pipes |=
7897 1 << connector->new_encoder->new_crtc->pipe;
7898 }
7899
7900 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7901 base.head) {
7902 if (encoder->base.crtc == &encoder->new_crtc->base)
7903 continue;
7904
7905 if (encoder->base.crtc) {
7906 tmp_crtc = encoder->base.crtc;
7907
7908 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7909 }
7910
7911 if (encoder->new_crtc)
7912 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
7913 }
7914
7915 /* Check for any pipes that will be fully disabled ... */
7916 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7917 base.head) {
7918 bool used = false;
7919
7920 /* Don't try to disable disabled crtcs. */
7921 if (!intel_crtc->base.enabled)
7922 continue;
7923
7924 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7925 base.head) {
7926 if (encoder->new_crtc == intel_crtc)
7927 used = true;
7928 }
7929
7930 if (!used)
7931 *disable_pipes |= 1 << intel_crtc->pipe;
7932 }
7933
7934
7935 /* set_mode is also used to update properties on life display pipes. */
7936 intel_crtc = to_intel_crtc(crtc);
7937 if (crtc->enabled)
7938 *prepare_pipes |= 1 << intel_crtc->pipe;
7939
Daniel Vetterb6c51642013-04-12 18:48:43 +02007940 /*
7941 * For simplicity do a full modeset on any pipe where the output routing
7942 * changed. We could be more clever, but that would require us to be
7943 * more careful with calling the relevant encoder->mode_set functions.
7944 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007945 if (*prepare_pipes)
7946 *modeset_pipes = *prepare_pipes;
7947
7948 /* ... and mask these out. */
7949 *modeset_pipes &= ~(*disable_pipes);
7950 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02007951
7952 /*
7953 * HACK: We don't (yet) fully support global modesets. intel_set_config
7954 * obies this rule, but the modeset restore mode of
7955 * intel_modeset_setup_hw_state does not.
7956 */
7957 *modeset_pipes &= 1 << intel_crtc->pipe;
7958 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02007959
7960 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
7961 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007962}
7963
Daniel Vetterea9d7582012-07-10 10:42:52 +02007964static bool intel_crtc_in_use(struct drm_crtc *crtc)
7965{
7966 struct drm_encoder *encoder;
7967 struct drm_device *dev = crtc->dev;
7968
7969 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
7970 if (encoder->crtc == crtc)
7971 return true;
7972
7973 return false;
7974}
7975
7976static void
7977intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
7978{
7979 struct intel_encoder *intel_encoder;
7980 struct intel_crtc *intel_crtc;
7981 struct drm_connector *connector;
7982
7983 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
7984 base.head) {
7985 if (!intel_encoder->base.crtc)
7986 continue;
7987
7988 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
7989
7990 if (prepare_pipes & (1 << intel_crtc->pipe))
7991 intel_encoder->connectors_active = false;
7992 }
7993
7994 intel_modeset_commit_output_state(dev);
7995
7996 /* Update computed state. */
7997 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7998 base.head) {
7999 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
8000 }
8001
8002 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
8003 if (!connector->encoder || !connector->encoder->crtc)
8004 continue;
8005
8006 intel_crtc = to_intel_crtc(connector->encoder->crtc);
8007
8008 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02008009 struct drm_property *dpms_property =
8010 dev->mode_config.dpms_property;
8011
Daniel Vetterea9d7582012-07-10 10:42:52 +02008012 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05008013 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02008014 dpms_property,
8015 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02008016
8017 intel_encoder = to_intel_encoder(connector->encoder);
8018 intel_encoder->connectors_active = true;
8019 }
8020 }
8021
8022}
8023
Daniel Vetter25c5b262012-07-08 22:08:04 +02008024#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
8025 list_for_each_entry((intel_crtc), \
8026 &(dev)->mode_config.crtc_list, \
8027 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02008028 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02008029
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008030static bool
8031intel_pipe_config_compare(struct intel_crtc_config *current_config,
8032 struct intel_crtc_config *pipe_config)
8033{
Daniel Vetter08a24032013-04-19 11:25:34 +02008034#define PIPE_CONF_CHECK_I(name) \
8035 if (current_config->name != pipe_config->name) { \
8036 DRM_ERROR("mismatch in " #name " " \
8037 "(expected %i, found %i)\n", \
8038 current_config->name, \
8039 pipe_config->name); \
8040 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01008041 }
8042
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008043#define PIPE_CONF_CHECK_FLAGS(name, mask) \
8044 if ((current_config->name ^ pipe_config->name) & (mask)) { \
8045 DRM_ERROR("mismatch in " #name " " \
8046 "(expected %i, found %i)\n", \
8047 current_config->name & (mask), \
8048 pipe_config->name & (mask)); \
8049 return false; \
8050 }
8051
Daniel Vetter08a24032013-04-19 11:25:34 +02008052 PIPE_CONF_CHECK_I(has_pch_encoder);
8053 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02008054 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
8055 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
8056 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
8057 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
8058 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02008059
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008060 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
8061 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
8062 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
8063 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
8064 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
8065 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
8066
8067 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
8068 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
8069 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
8070 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
8071 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
8072 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
8073
8074 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8075 DRM_MODE_FLAG_INTERLACE);
8076
8077 PIPE_CONF_CHECK_I(requested_mode.hdisplay);
8078 PIPE_CONF_CHECK_I(requested_mode.vdisplay);
8079
Daniel Vetter08a24032013-04-19 11:25:34 +02008080#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008081#undef PIPE_CONF_CHECK_FLAGS
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008082
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008083 return true;
8084}
8085
Daniel Vetterb9805142012-08-31 17:37:33 +02008086void
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008087intel_modeset_check_state(struct drm_device *dev)
8088{
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008089 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008090 struct intel_crtc *crtc;
8091 struct intel_encoder *encoder;
8092 struct intel_connector *connector;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008093 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008094
8095 list_for_each_entry(connector, &dev->mode_config.connector_list,
8096 base.head) {
8097 /* This also checks the encoder/connector hw state with the
8098 * ->get_hw_state callbacks. */
8099 intel_connector_check_state(connector);
8100
8101 WARN(&connector->new_encoder->base != connector->base.encoder,
8102 "connector's staged encoder doesn't match current encoder\n");
8103 }
8104
8105 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8106 base.head) {
8107 bool enabled = false;
8108 bool active = false;
8109 enum pipe pipe, tracked_pipe;
8110
8111 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
8112 encoder->base.base.id,
8113 drm_get_encoder_name(&encoder->base));
8114
8115 WARN(&encoder->new_crtc->base != encoder->base.crtc,
8116 "encoder's stage crtc doesn't match current crtc\n");
8117 WARN(encoder->connectors_active && !encoder->base.crtc,
8118 "encoder's active_connectors set, but no crtc\n");
8119
8120 list_for_each_entry(connector, &dev->mode_config.connector_list,
8121 base.head) {
8122 if (connector->base.encoder != &encoder->base)
8123 continue;
8124 enabled = true;
8125 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
8126 active = true;
8127 }
8128 WARN(!!encoder->base.crtc != enabled,
8129 "encoder's enabled state mismatch "
8130 "(expected %i, found %i)\n",
8131 !!encoder->base.crtc, enabled);
8132 WARN(active && !encoder->base.crtc,
8133 "active encoder with no crtc\n");
8134
8135 WARN(encoder->connectors_active != active,
8136 "encoder's computed active state doesn't match tracked active state "
8137 "(expected %i, found %i)\n", active, encoder->connectors_active);
8138
8139 active = encoder->get_hw_state(encoder, &pipe);
8140 WARN(active != encoder->connectors_active,
8141 "encoder's hw state doesn't match sw tracking "
8142 "(expected %i, found %i)\n",
8143 encoder->connectors_active, active);
8144
8145 if (!encoder->base.crtc)
8146 continue;
8147
8148 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
8149 WARN(active && pipe != tracked_pipe,
8150 "active encoder's pipe doesn't match"
8151 "(expected %i, found %i)\n",
8152 tracked_pipe, pipe);
8153
8154 }
8155
8156 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8157 base.head) {
8158 bool enabled = false;
8159 bool active = false;
8160
8161 DRM_DEBUG_KMS("[CRTC:%d]\n",
8162 crtc->base.base.id);
8163
8164 WARN(crtc->active && !crtc->base.enabled,
8165 "active crtc, but not enabled in sw tracking\n");
8166
8167 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8168 base.head) {
8169 if (encoder->base.crtc != &crtc->base)
8170 continue;
8171 enabled = true;
8172 if (encoder->connectors_active)
8173 active = true;
8174 }
8175 WARN(active != crtc->active,
8176 "crtc's computed active state doesn't match tracked active state "
8177 "(expected %i, found %i)\n", active, crtc->active);
8178 WARN(enabled != crtc->base.enabled,
8179 "crtc's computed enabled state doesn't match tracked enabled state "
8180 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
8181
Daniel Vetter88adfff2013-03-28 10:42:01 +01008182 memset(&pipe_config, 0, sizeof(pipe_config));
Daniel Vetter60c4ae12013-04-29 18:29:19 +02008183 pipe_config.cpu_transcoder = crtc->config.cpu_transcoder;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008184 active = dev_priv->display.get_pipe_config(crtc,
8185 &pipe_config);
8186 WARN(crtc->active != active,
8187 "crtc active state doesn't match with hw state "
8188 "(expected %i, found %i)\n", crtc->active, active);
8189
8190 WARN(active &&
8191 !intel_pipe_config_compare(&crtc->config, &pipe_config),
8192 "pipe state doesn't match!\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008193 }
8194}
8195
Daniel Vetterf30da182013-04-11 20:22:50 +02008196static int __intel_set_mode(struct drm_crtc *crtc,
8197 struct drm_display_mode *mode,
8198 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02008199{
8200 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02008201 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008202 struct drm_display_mode *saved_mode, *saved_hwmode;
8203 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008204 struct intel_crtc *intel_crtc;
8205 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008206 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02008207
Tim Gardner3ac18232012-12-07 07:54:26 -07008208 saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008209 if (!saved_mode)
8210 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07008211 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02008212
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008213 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02008214 &prepare_pipes, &disable_pipes);
8215
Tim Gardner3ac18232012-12-07 07:54:26 -07008216 *saved_hwmode = crtc->hwmode;
8217 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008218
Daniel Vetter25c5b262012-07-08 22:08:04 +02008219 /* Hack: Because we don't (yet) support global modeset on multiple
8220 * crtcs, we don't keep track of the new mode for more than one crtc.
8221 * Hence simply check whether any bit is set in modeset_pipes in all the
8222 * pieces of code that are not yet converted to deal with mutliple crtcs
8223 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008224 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008225 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008226 if (IS_ERR(pipe_config)) {
8227 ret = PTR_ERR(pipe_config);
8228 pipe_config = NULL;
8229
Tim Gardner3ac18232012-12-07 07:54:26 -07008230 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008231 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008232 }
8233
Daniel Vetter460da9162013-03-27 00:44:51 +01008234 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
8235 intel_crtc_disable(&intel_crtc->base);
8236
Daniel Vetterea9d7582012-07-10 10:42:52 +02008237 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
8238 if (intel_crtc->base.enabled)
8239 dev_priv->display.crtc_disable(&intel_crtc->base);
8240 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008241
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02008242 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
8243 * to set it here already despite that we pass it down the callchain.
8244 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008245 if (modeset_pipes) {
Daniel Vetter3b117c82013-04-17 20:15:07 +02008246 enum transcoder tmp = to_intel_crtc(crtc)->config.cpu_transcoder;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008247 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008248 /* mode_set/enable/disable functions rely on a correct pipe
8249 * config. */
8250 to_intel_crtc(crtc)->config = *pipe_config;
Daniel Vetter3b117c82013-04-17 20:15:07 +02008251 to_intel_crtc(crtc)->config.cpu_transcoder = tmp;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008252 }
Daniel Vetter7758a112012-07-08 19:40:39 +02008253
Daniel Vetterea9d7582012-07-10 10:42:52 +02008254 /* Only after disabling all output pipelines that will be changed can we
8255 * update the the output configuration. */
8256 intel_modeset_update_state(dev, prepare_pipes);
8257
Daniel Vetter47fab732012-10-26 10:58:18 +02008258 if (dev_priv->display.modeset_global_resources)
8259 dev_priv->display.modeset_global_resources(dev);
8260
Daniel Vettera6778b32012-07-02 09:56:42 +02008261 /* Set up the DPLL and any encoders state that needs to adjust or depend
8262 * on the DPLL.
8263 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008264 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008265 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008266 x, y, fb);
8267 if (ret)
8268 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02008269 }
8270
8271 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008272 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
8273 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02008274
Daniel Vetter25c5b262012-07-08 22:08:04 +02008275 if (modeset_pipes) {
8276 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008277 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008278
Daniel Vetter25c5b262012-07-08 22:08:04 +02008279 /* Calculate and store various constants which
8280 * are later needed by vblank and swap-completion
8281 * timestamping. They are derived from true hwmode.
8282 */
8283 drm_calc_timestamping_constants(crtc);
8284 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008285
8286 /* FIXME: add subpixel order */
8287done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008288 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07008289 crtc->hwmode = *saved_hwmode;
8290 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008291 }
8292
Tim Gardner3ac18232012-12-07 07:54:26 -07008293out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008294 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07008295 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02008296 return ret;
8297}
8298
Daniel Vetterf30da182013-04-11 20:22:50 +02008299int intel_set_mode(struct drm_crtc *crtc,
8300 struct drm_display_mode *mode,
8301 int x, int y, struct drm_framebuffer *fb)
8302{
8303 int ret;
8304
8305 ret = __intel_set_mode(crtc, mode, x, y, fb);
8306
8307 if (ret == 0)
8308 intel_modeset_check_state(crtc->dev);
8309
8310 return ret;
8311}
8312
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008313void intel_crtc_restore_mode(struct drm_crtc *crtc)
8314{
8315 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
8316}
8317
Daniel Vetter25c5b262012-07-08 22:08:04 +02008318#undef for_each_intel_crtc_masked
8319
Daniel Vetterd9e55602012-07-04 22:16:09 +02008320static void intel_set_config_free(struct intel_set_config *config)
8321{
8322 if (!config)
8323 return;
8324
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008325 kfree(config->save_connector_encoders);
8326 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02008327 kfree(config);
8328}
8329
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008330static int intel_set_config_save_state(struct drm_device *dev,
8331 struct intel_set_config *config)
8332{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008333 struct drm_encoder *encoder;
8334 struct drm_connector *connector;
8335 int count;
8336
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008337 config->save_encoder_crtcs =
8338 kcalloc(dev->mode_config.num_encoder,
8339 sizeof(struct drm_crtc *), GFP_KERNEL);
8340 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008341 return -ENOMEM;
8342
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008343 config->save_connector_encoders =
8344 kcalloc(dev->mode_config.num_connector,
8345 sizeof(struct drm_encoder *), GFP_KERNEL);
8346 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008347 return -ENOMEM;
8348
8349 /* Copy data. Note that driver private data is not affected.
8350 * Should anything bad happen only the expected state is
8351 * restored, not the drivers personal bookkeeping.
8352 */
8353 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008354 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008355 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008356 }
8357
8358 count = 0;
8359 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008360 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008361 }
8362
8363 return 0;
8364}
8365
8366static void intel_set_config_restore_state(struct drm_device *dev,
8367 struct intel_set_config *config)
8368{
Daniel Vetter9a935852012-07-05 22:34:27 +02008369 struct intel_encoder *encoder;
8370 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008371 int count;
8372
8373 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008374 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8375 encoder->new_crtc =
8376 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008377 }
8378
8379 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008380 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
8381 connector->new_encoder =
8382 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008383 }
8384}
8385
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008386static void
8387intel_set_config_compute_mode_changes(struct drm_mode_set *set,
8388 struct intel_set_config *config)
8389{
8390
8391 /* We should be able to check here if the fb has the same properties
8392 * and then just flip_or_move it */
8393 if (set->crtc->fb != set->fb) {
8394 /* If we have no fb then treat it as a full mode set */
8395 if (set->crtc->fb == NULL) {
8396 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
8397 config->mode_changed = true;
8398 } else if (set->fb == NULL) {
8399 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01008400 } else if (set->fb->pixel_format !=
8401 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008402 config->mode_changed = true;
8403 } else
8404 config->fb_changed = true;
8405 }
8406
Daniel Vetter835c5872012-07-10 18:11:08 +02008407 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008408 config->fb_changed = true;
8409
8410 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
8411 DRM_DEBUG_KMS("modes are different, full mode set\n");
8412 drm_mode_debug_printmodeline(&set->crtc->mode);
8413 drm_mode_debug_printmodeline(set->mode);
8414 config->mode_changed = true;
8415 }
8416}
8417
Daniel Vetter2e431052012-07-04 22:42:15 +02008418static int
Daniel Vetter9a935852012-07-05 22:34:27 +02008419intel_modeset_stage_output_state(struct drm_device *dev,
8420 struct drm_mode_set *set,
8421 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02008422{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008423 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008424 struct intel_connector *connector;
8425 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02008426 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02008427
Damien Lespiau9abdda72013-02-13 13:29:23 +00008428 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02008429 * of connectors. For paranoia, double-check this. */
8430 WARN_ON(!set->fb && (set->num_connectors != 0));
8431 WARN_ON(set->fb && (set->num_connectors == 0));
8432
Daniel Vetter50f56112012-07-02 09:35:43 +02008433 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008434 list_for_each_entry(connector, &dev->mode_config.connector_list,
8435 base.head) {
8436 /* Otherwise traverse passed in connector list and get encoders
8437 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008438 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008439 if (set->connectors[ro] == &connector->base) {
8440 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02008441 break;
8442 }
8443 }
8444
Daniel Vetter9a935852012-07-05 22:34:27 +02008445 /* If we disable the crtc, disable all its connectors. Also, if
8446 * the connector is on the changing crtc but not on the new
8447 * connector list, disable it. */
8448 if ((!set->fb || ro == set->num_connectors) &&
8449 connector->base.encoder &&
8450 connector->base.encoder->crtc == set->crtc) {
8451 connector->new_encoder = NULL;
8452
8453 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
8454 connector->base.base.id,
8455 drm_get_connector_name(&connector->base));
8456 }
8457
8458
8459 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008460 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008461 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008462 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008463 }
8464 /* connector->new_encoder is now updated for all connectors. */
8465
8466 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008467 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008468 list_for_each_entry(connector, &dev->mode_config.connector_list,
8469 base.head) {
8470 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02008471 continue;
8472
Daniel Vetter9a935852012-07-05 22:34:27 +02008473 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02008474
8475 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008476 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02008477 new_crtc = set->crtc;
8478 }
8479
8480 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02008481 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
8482 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008483 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02008484 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008485 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
8486
8487 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
8488 connector->base.base.id,
8489 drm_get_connector_name(&connector->base),
8490 new_crtc->base.id);
8491 }
8492
8493 /* Check for any encoders that needs to be disabled. */
8494 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8495 base.head) {
8496 list_for_each_entry(connector,
8497 &dev->mode_config.connector_list,
8498 base.head) {
8499 if (connector->new_encoder == encoder) {
8500 WARN_ON(!connector->new_encoder->new_crtc);
8501
8502 goto next_encoder;
8503 }
8504 }
8505 encoder->new_crtc = NULL;
8506next_encoder:
8507 /* Only now check for crtc changes so we don't miss encoders
8508 * that will be disabled. */
8509 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008510 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008511 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008512 }
8513 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008514 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008515
Daniel Vetter2e431052012-07-04 22:42:15 +02008516 return 0;
8517}
8518
8519static int intel_crtc_set_config(struct drm_mode_set *set)
8520{
8521 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02008522 struct drm_mode_set save_set;
8523 struct intel_set_config *config;
8524 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02008525
Daniel Vetter8d3e3752012-07-05 16:09:09 +02008526 BUG_ON(!set);
8527 BUG_ON(!set->crtc);
8528 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02008529
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01008530 /* Enforce sane interface api - has been abused by the fb helper. */
8531 BUG_ON(!set->mode && set->fb);
8532 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02008533
Daniel Vetter2e431052012-07-04 22:42:15 +02008534 if (set->fb) {
8535 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
8536 set->crtc->base.id, set->fb->base.id,
8537 (int)set->num_connectors, set->x, set->y);
8538 } else {
8539 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02008540 }
8541
8542 dev = set->crtc->dev;
8543
8544 ret = -ENOMEM;
8545 config = kzalloc(sizeof(*config), GFP_KERNEL);
8546 if (!config)
8547 goto out_config;
8548
8549 ret = intel_set_config_save_state(dev, config);
8550 if (ret)
8551 goto out_config;
8552
8553 save_set.crtc = set->crtc;
8554 save_set.mode = &set->crtc->mode;
8555 save_set.x = set->crtc->x;
8556 save_set.y = set->crtc->y;
8557 save_set.fb = set->crtc->fb;
8558
8559 /* Compute whether we need a full modeset, only an fb base update or no
8560 * change at all. In the future we might also check whether only the
8561 * mode changed, e.g. for LVDS where we only change the panel fitter in
8562 * such cases. */
8563 intel_set_config_compute_mode_changes(set, config);
8564
Daniel Vetter9a935852012-07-05 22:34:27 +02008565 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02008566 if (ret)
8567 goto fail;
8568
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008569 if (config->mode_changed) {
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008570 if (set->mode) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008571 DRM_DEBUG_KMS("attempting to set mode from"
8572 " userspace\n");
8573 drm_mode_debug_printmodeline(set->mode);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008574 }
8575
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008576 ret = intel_set_mode(set->crtc, set->mode,
8577 set->x, set->y, set->fb);
8578 if (ret) {
8579 DRM_ERROR("failed to set mode on [CRTC:%d], err = %d\n",
8580 set->crtc->base.id, ret);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008581 goto fail;
8582 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008583 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02008584 intel_crtc_wait_for_pending_flips(set->crtc);
8585
Daniel Vetter4f660f42012-07-02 09:47:37 +02008586 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02008587 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02008588 }
8589
Daniel Vetterd9e55602012-07-04 22:16:09 +02008590 intel_set_config_free(config);
8591
Daniel Vetter50f56112012-07-02 09:35:43 +02008592 return 0;
8593
8594fail:
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008595 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008596
8597 /* Try to restore the config */
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008598 if (config->mode_changed &&
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008599 intel_set_mode(save_set.crtc, save_set.mode,
8600 save_set.x, save_set.y, save_set.fb))
Daniel Vetter50f56112012-07-02 09:35:43 +02008601 DRM_ERROR("failed to restore config after modeset failure\n");
8602
Daniel Vetterd9e55602012-07-04 22:16:09 +02008603out_config:
8604 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008605 return ret;
8606}
8607
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008608static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008609 .cursor_set = intel_crtc_cursor_set,
8610 .cursor_move = intel_crtc_cursor_move,
8611 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02008612 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008613 .destroy = intel_crtc_destroy,
8614 .page_flip = intel_crtc_page_flip,
8615};
8616
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008617static void intel_cpu_pll_init(struct drm_device *dev)
8618{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008619 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008620 intel_ddi_pll_init(dev);
8621}
8622
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008623static void intel_pch_pll_init(struct drm_device *dev)
8624{
8625 drm_i915_private_t *dev_priv = dev->dev_private;
8626 int i;
8627
8628 if (dev_priv->num_pch_pll == 0) {
8629 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
8630 return;
8631 }
8632
8633 for (i = 0; i < dev_priv->num_pch_pll; i++) {
8634 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
8635 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
8636 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
8637 }
8638}
8639
Hannes Ederb358d0a2008-12-18 21:18:47 +01008640static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08008641{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008642 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008643 struct intel_crtc *intel_crtc;
8644 int i;
8645
8646 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
8647 if (intel_crtc == NULL)
8648 return;
8649
8650 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
8651
8652 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08008653 for (i = 0; i < 256; i++) {
8654 intel_crtc->lut_r[i] = i;
8655 intel_crtc->lut_g[i] = i;
8656 intel_crtc->lut_b[i] = i;
8657 }
8658
Jesse Barnes80824002009-09-10 15:28:06 -07008659 /* Swap pipes & planes for FBC on pre-965 */
8660 intel_crtc->pipe = pipe;
8661 intel_crtc->plane = pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02008662 intel_crtc->config.cpu_transcoder = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01008663 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008664 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01008665 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07008666 }
8667
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008668 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
8669 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
8670 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
8671 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
8672
Jesse Barnes79e53942008-11-07 14:24:08 -08008673 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08008674}
8675
Carl Worth08d7b3d2009-04-29 14:43:54 -07008676int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00008677 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07008678{
Carl Worth08d7b3d2009-04-29 14:43:54 -07008679 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02008680 struct drm_mode_object *drmmode_obj;
8681 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008682
Daniel Vetter1cff8f62012-04-24 09:55:08 +02008683 if (!drm_core_check_feature(dev, DRIVER_MODESET))
8684 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008685
Daniel Vetterc05422d2009-08-11 16:05:30 +02008686 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
8687 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07008688
Daniel Vetterc05422d2009-08-11 16:05:30 +02008689 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07008690 DRM_ERROR("no such CRTC id\n");
8691 return -EINVAL;
8692 }
8693
Daniel Vetterc05422d2009-08-11 16:05:30 +02008694 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
8695 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008696
Daniel Vetterc05422d2009-08-11 16:05:30 +02008697 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008698}
8699
Daniel Vetter66a92782012-07-12 20:08:18 +02008700static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008701{
Daniel Vetter66a92782012-07-12 20:08:18 +02008702 struct drm_device *dev = encoder->base.dev;
8703 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008704 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008705 int entry = 0;
8706
Daniel Vetter66a92782012-07-12 20:08:18 +02008707 list_for_each_entry(source_encoder,
8708 &dev->mode_config.encoder_list, base.head) {
8709
8710 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008711 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02008712
8713 /* Intel hw has only one MUX where enocoders could be cloned. */
8714 if (encoder->cloneable && source_encoder->cloneable)
8715 index_mask |= (1 << entry);
8716
Jesse Barnes79e53942008-11-07 14:24:08 -08008717 entry++;
8718 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008719
Jesse Barnes79e53942008-11-07 14:24:08 -08008720 return index_mask;
8721}
8722
Chris Wilson4d302442010-12-14 19:21:29 +00008723static bool has_edp_a(struct drm_device *dev)
8724{
8725 struct drm_i915_private *dev_priv = dev->dev_private;
8726
8727 if (!IS_MOBILE(dev))
8728 return false;
8729
8730 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8731 return false;
8732
8733 if (IS_GEN5(dev) &&
8734 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8735 return false;
8736
8737 return true;
8738}
8739
Jesse Barnes79e53942008-11-07 14:24:08 -08008740static void intel_setup_outputs(struct drm_device *dev)
8741{
Eric Anholt725e30a2009-01-22 13:01:02 -08008742 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008743 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008744 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008745 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08008746
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008747 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00008748 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
8749 /* disable the panel fitter on everything but LVDS */
8750 I915_WRITE(PFIT_CONTROL, 0);
8751 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008752
Paulo Zanonic40c0f52013-04-12 18:16:53 -03008753 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02008754 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008755
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008756 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03008757 int found;
8758
8759 /* Haswell uses DDI functions to detect digital outputs */
8760 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
8761 /* DDI A only supports eDP */
8762 if (found)
8763 intel_ddi_init(dev, PORT_A);
8764
8765 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
8766 * register */
8767 found = I915_READ(SFUSE_STRAP);
8768
8769 if (found & SFUSE_STRAP_DDIB_DETECTED)
8770 intel_ddi_init(dev, PORT_B);
8771 if (found & SFUSE_STRAP_DDIC_DETECTED)
8772 intel_ddi_init(dev, PORT_C);
8773 if (found & SFUSE_STRAP_DDID_DETECTED)
8774 intel_ddi_init(dev, PORT_D);
8775 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008776 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02008777 dpd_is_edp = intel_dpd_is_edp(dev);
8778
8779 if (has_edp_a(dev))
8780 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008781
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008782 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08008783 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01008784 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008785 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008786 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008787 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008788 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008789 }
8790
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008791 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008792 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008793
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008794 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008795 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008796
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008797 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008798 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008799
Daniel Vetter270b3042012-10-27 15:52:05 +02008800 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008801 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008802 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05308803 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008804 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
8805 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +05308806
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008807 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03008808 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
8809 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008810 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
8811 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008812 }
Zhenyu Wang103a1962009-11-27 11:44:36 +08008813 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008814 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08008815
Paulo Zanonie2debe92013-02-18 19:00:27 -03008816 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008817 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008818 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008819 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
8820 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008821 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008822 }
Ma Ling27185ae2009-08-24 13:50:23 +08008823
Imre Deake7281ea2013-05-08 13:14:08 +03008824 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008825 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -08008826 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008827
8828 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008829
Paulo Zanonie2debe92013-02-18 19:00:27 -03008830 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008831 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008832 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008833 }
Ma Ling27185ae2009-08-24 13:50:23 +08008834
Paulo Zanonie2debe92013-02-18 19:00:27 -03008835 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008836
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008837 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
8838 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008839 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008840 }
Imre Deake7281ea2013-05-08 13:14:08 +03008841 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008842 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -08008843 }
Ma Ling27185ae2009-08-24 13:50:23 +08008844
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008845 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +03008846 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008847 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -07008848 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008849 intel_dvo_init(dev);
8850
Zhenyu Wang103a1962009-11-27 11:44:36 +08008851 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008852 intel_tv_init(dev);
8853
Chris Wilson4ef69c72010-09-09 15:14:28 +01008854 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8855 encoder->base.possible_crtcs = encoder->crtc_mask;
8856 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02008857 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08008858 }
Chris Wilson47356eb2011-01-11 17:06:04 +00008859
Paulo Zanonidde86e22012-12-01 12:04:25 -02008860 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02008861
8862 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008863}
8864
8865static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
8866{
8867 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08008868
8869 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008870 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008871
8872 kfree(intel_fb);
8873}
8874
8875static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00008876 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08008877 unsigned int *handle)
8878{
8879 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008880 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008881
Chris Wilson05394f32010-11-08 19:18:58 +00008882 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08008883}
8884
8885static const struct drm_framebuffer_funcs intel_fb_funcs = {
8886 .destroy = intel_user_framebuffer_destroy,
8887 .create_handle = intel_user_framebuffer_create_handle,
8888};
8889
Dave Airlie38651672010-03-30 05:34:13 +00008890int intel_framebuffer_init(struct drm_device *dev,
8891 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008892 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00008893 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08008894{
Jesse Barnes79e53942008-11-07 14:24:08 -08008895 int ret;
8896
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008897 if (obj->tiling_mode == I915_TILING_Y) {
8898 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01008899 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008900 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008901
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008902 if (mode_cmd->pitches[0] & 63) {
8903 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
8904 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01008905 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008906 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008907
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008908 /* FIXME <= Gen4 stride limits are bit unclear */
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008909 if (mode_cmd->pitches[0] > 32768) {
8910 DRM_DEBUG("pitch (%d) must be at less than 32768\n",
8911 mode_cmd->pitches[0]);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008912 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008913 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008914
8915 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008916 mode_cmd->pitches[0] != obj->stride) {
8917 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
8918 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008919 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008920 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008921
Ville Syrjälä57779d02012-10-31 17:50:14 +02008922 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008923 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02008924 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008925 case DRM_FORMAT_RGB565:
8926 case DRM_FORMAT_XRGB8888:
8927 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008928 break;
8929 case DRM_FORMAT_XRGB1555:
8930 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008931 if (INTEL_INFO(dev)->gen > 3) {
8932 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008933 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008934 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02008935 break;
8936 case DRM_FORMAT_XBGR8888:
8937 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008938 case DRM_FORMAT_XRGB2101010:
8939 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008940 case DRM_FORMAT_XBGR2101010:
8941 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008942 if (INTEL_INFO(dev)->gen < 4) {
8943 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008944 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008945 }
Jesse Barnesb5626742011-06-24 12:19:27 -07008946 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02008947 case DRM_FORMAT_YUYV:
8948 case DRM_FORMAT_UYVY:
8949 case DRM_FORMAT_YVYU:
8950 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008951 if (INTEL_INFO(dev)->gen < 5) {
8952 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008953 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008954 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008955 break;
8956 default:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008957 DRM_DEBUG("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01008958 return -EINVAL;
8959 }
8960
Ville Syrjälä90f9a332012-10-31 17:50:19 +02008961 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
8962 if (mode_cmd->offsets[0] != 0)
8963 return -EINVAL;
8964
Daniel Vetterc7d73f62012-12-13 23:38:38 +01008965 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
8966 intel_fb->obj = obj;
8967
Jesse Barnes79e53942008-11-07 14:24:08 -08008968 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
8969 if (ret) {
8970 DRM_ERROR("framebuffer init failed %d\n", ret);
8971 return ret;
8972 }
8973
Jesse Barnes79e53942008-11-07 14:24:08 -08008974 return 0;
8975}
8976
Jesse Barnes79e53942008-11-07 14:24:08 -08008977static struct drm_framebuffer *
8978intel_user_framebuffer_create(struct drm_device *dev,
8979 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008980 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08008981{
Chris Wilson05394f32010-11-08 19:18:58 +00008982 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008983
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008984 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
8985 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00008986 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01008987 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08008988
Chris Wilsond2dff872011-04-19 08:36:26 +01008989 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08008990}
8991
Jesse Barnes79e53942008-11-07 14:24:08 -08008992static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08008993 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00008994 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08008995};
8996
Jesse Barnese70236a2009-09-21 10:42:27 -07008997/* Set up chip specific display functions */
8998static void intel_init_display(struct drm_device *dev)
8999{
9000 struct drm_i915_private *dev_priv = dev->dev_private;
9001
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009002 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009003 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009004 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02009005 dev_priv->display.crtc_enable = haswell_crtc_enable;
9006 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009007 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009008 dev_priv->display.update_plane = ironlake_update_plane;
9009 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009010 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07009011 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009012 dev_priv->display.crtc_enable = ironlake_crtc_enable;
9013 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009014 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009015 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -07009016 } else if (IS_VALLEYVIEW(dev)) {
9017 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
9018 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
9019 dev_priv->display.crtc_enable = valleyview_crtc_enable;
9020 dev_priv->display.crtc_disable = i9xx_crtc_disable;
9021 dev_priv->display.off = i9xx_crtc_off;
9022 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009023 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009024 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07009025 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009026 dev_priv->display.crtc_enable = i9xx_crtc_enable;
9027 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009028 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009029 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009030 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009031
Jesse Barnese70236a2009-09-21 10:42:27 -07009032 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07009033 if (IS_VALLEYVIEW(dev))
9034 dev_priv->display.get_display_clock_speed =
9035 valleyview_get_display_clock_speed;
9036 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07009037 dev_priv->display.get_display_clock_speed =
9038 i945_get_display_clock_speed;
9039 else if (IS_I915G(dev))
9040 dev_priv->display.get_display_clock_speed =
9041 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009042 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009043 dev_priv->display.get_display_clock_speed =
9044 i9xx_misc_get_display_clock_speed;
9045 else if (IS_I915GM(dev))
9046 dev_priv->display.get_display_clock_speed =
9047 i915gm_get_display_clock_speed;
9048 else if (IS_I865G(dev))
9049 dev_priv->display.get_display_clock_speed =
9050 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02009051 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009052 dev_priv->display.get_display_clock_speed =
9053 i855_get_display_clock_speed;
9054 else /* 852, 830 */
9055 dev_priv->display.get_display_clock_speed =
9056 i830_get_display_clock_speed;
9057
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08009058 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01009059 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009060 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009061 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08009062 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009063 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009064 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07009065 } else if (IS_IVYBRIDGE(dev)) {
9066 /* FIXME: detect B0+ stepping and use auto training */
9067 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009068 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02009069 dev_priv->display.modeset_global_resources =
9070 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03009071 } else if (IS_HASWELL(dev)) {
9072 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08009073 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02009074 dev_priv->display.modeset_global_resources =
9075 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -02009076 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07009077 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08009078 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07009079 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009080
9081 /* Default just returns -ENODEV to indicate unsupported */
9082 dev_priv->display.queue_flip = intel_default_queue_flip;
9083
9084 switch (INTEL_INFO(dev)->gen) {
9085 case 2:
9086 dev_priv->display.queue_flip = intel_gen2_queue_flip;
9087 break;
9088
9089 case 3:
9090 dev_priv->display.queue_flip = intel_gen3_queue_flip;
9091 break;
9092
9093 case 4:
9094 case 5:
9095 dev_priv->display.queue_flip = intel_gen4_queue_flip;
9096 break;
9097
9098 case 6:
9099 dev_priv->display.queue_flip = intel_gen6_queue_flip;
9100 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009101 case 7:
9102 dev_priv->display.queue_flip = intel_gen7_queue_flip;
9103 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009104 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009105}
9106
Jesse Barnesb690e962010-07-19 13:53:12 -07009107/*
9108 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
9109 * resume, or other times. This quirk makes sure that's the case for
9110 * affected systems.
9111 */
Akshay Joshi0206e352011-08-16 15:34:10 -04009112static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07009113{
9114 struct drm_i915_private *dev_priv = dev->dev_private;
9115
9116 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009117 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009118}
9119
Keith Packard435793d2011-07-12 14:56:22 -07009120/*
9121 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
9122 */
9123static void quirk_ssc_force_disable(struct drm_device *dev)
9124{
9125 struct drm_i915_private *dev_priv = dev->dev_private;
9126 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009127 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07009128}
9129
Carsten Emde4dca20e2012-03-15 15:56:26 +01009130/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01009131 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
9132 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01009133 */
9134static void quirk_invert_brightness(struct drm_device *dev)
9135{
9136 struct drm_i915_private *dev_priv = dev->dev_private;
9137 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009138 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009139}
9140
9141struct intel_quirk {
9142 int device;
9143 int subsystem_vendor;
9144 int subsystem_device;
9145 void (*hook)(struct drm_device *dev);
9146};
9147
Egbert Eich5f85f172012-10-14 15:46:38 +02009148/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
9149struct intel_dmi_quirk {
9150 void (*hook)(struct drm_device *dev);
9151 const struct dmi_system_id (*dmi_id_list)[];
9152};
9153
9154static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
9155{
9156 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
9157 return 1;
9158}
9159
9160static const struct intel_dmi_quirk intel_dmi_quirks[] = {
9161 {
9162 .dmi_id_list = &(const struct dmi_system_id[]) {
9163 {
9164 .callback = intel_dmi_reverse_brightness,
9165 .ident = "NCR Corporation",
9166 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
9167 DMI_MATCH(DMI_PRODUCT_NAME, ""),
9168 },
9169 },
9170 { } /* terminating entry */
9171 },
9172 .hook = quirk_invert_brightness,
9173 },
9174};
9175
Ben Widawskyc43b5632012-04-16 14:07:40 -07009176static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07009177 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04009178 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07009179
Jesse Barnesb690e962010-07-19 13:53:12 -07009180 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
9181 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
9182
Jesse Barnesb690e962010-07-19 13:53:12 -07009183 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
9184 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
9185
Daniel Vetterccd0d362012-10-10 23:13:59 +02009186 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07009187 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02009188 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07009189
9190 /* Lenovo U160 cannot use SSC on LVDS */
9191 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02009192
9193 /* Sony Vaio Y cannot use SSC on LVDS */
9194 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01009195
9196 /* Acer Aspire 5734Z must invert backlight brightness */
9197 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jani Nikula1ffff602013-01-22 12:50:34 +02009198
9199 /* Acer/eMachines G725 */
9200 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
Jani Nikula01e3a8f2013-01-22 12:50:35 +02009201
9202 /* Acer/eMachines e725 */
9203 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
Jani Nikula5559eca2013-01-22 12:50:36 +02009204
9205 /* Acer/Packard Bell NCL20 */
9206 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
Daniel Vetterac4199e2013-02-15 18:35:30 +01009207
9208 /* Acer Aspire 4736Z */
9209 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07009210};
9211
9212static void intel_init_quirks(struct drm_device *dev)
9213{
9214 struct pci_dev *d = dev->pdev;
9215 int i;
9216
9217 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
9218 struct intel_quirk *q = &intel_quirks[i];
9219
9220 if (d->device == q->device &&
9221 (d->subsystem_vendor == q->subsystem_vendor ||
9222 q->subsystem_vendor == PCI_ANY_ID) &&
9223 (d->subsystem_device == q->subsystem_device ||
9224 q->subsystem_device == PCI_ANY_ID))
9225 q->hook(dev);
9226 }
Egbert Eich5f85f172012-10-14 15:46:38 +02009227 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
9228 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
9229 intel_dmi_quirks[i].hook(dev);
9230 }
Jesse Barnesb690e962010-07-19 13:53:12 -07009231}
9232
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009233/* Disable the VGA plane that we never use */
9234static void i915_disable_vga(struct drm_device *dev)
9235{
9236 struct drm_i915_private *dev_priv = dev->dev_private;
9237 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009238 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009239
9240 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07009241 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009242 sr1 = inb(VGA_SR_DATA);
9243 outb(sr1 | 1<<5, VGA_SR_DATA);
9244 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
9245 udelay(300);
9246
9247 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9248 POSTING_READ(vga_reg);
9249}
9250
Daniel Vetterf8175862012-04-10 15:50:11 +02009251void intel_modeset_init_hw(struct drm_device *dev)
9252{
Paulo Zanonifa42e232013-01-25 16:59:11 -02009253 intel_init_power_well(dev);
Eugeni Dodonov0232e922012-07-06 15:42:36 -03009254
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03009255 intel_prepare_ddi(dev);
9256
Daniel Vetterf8175862012-04-10 15:50:11 +02009257 intel_init_clock_gating(dev);
9258
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009259 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009260 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009261 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02009262}
9263
Imre Deak7d708ee2013-04-17 14:04:50 +03009264void intel_modeset_suspend_hw(struct drm_device *dev)
9265{
9266 intel_suspend_hw(dev);
9267}
9268
Jesse Barnes79e53942008-11-07 14:24:08 -08009269void intel_modeset_init(struct drm_device *dev)
9270{
Jesse Barnes652c3932009-08-17 13:31:43 -07009271 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009272 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009273
9274 drm_mode_config_init(dev);
9275
9276 dev->mode_config.min_width = 0;
9277 dev->mode_config.min_height = 0;
9278
Dave Airlie019d96c2011-09-29 16:20:42 +01009279 dev->mode_config.preferred_depth = 24;
9280 dev->mode_config.prefer_shadow = 1;
9281
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02009282 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08009283
Jesse Barnesb690e962010-07-19 13:53:12 -07009284 intel_init_quirks(dev);
9285
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009286 intel_init_pm(dev);
9287
Ben Widawskye3c74752013-04-05 13:12:39 -07009288 if (INTEL_INFO(dev)->num_pipes == 0)
9289 return;
9290
Jesse Barnese70236a2009-09-21 10:42:27 -07009291 intel_init_display(dev);
9292
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009293 if (IS_GEN2(dev)) {
9294 dev->mode_config.max_width = 2048;
9295 dev->mode_config.max_height = 2048;
9296 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07009297 dev->mode_config.max_width = 4096;
9298 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08009299 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009300 dev->mode_config.max_width = 8192;
9301 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08009302 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -08009303 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009304
Zhao Yakui28c97732009-10-09 11:39:41 +08009305 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009306 INTEL_INFO(dev)->num_pipes,
9307 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08009308
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009309 for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009310 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009311 for (j = 0; j < dev_priv->num_plane; j++) {
9312 ret = intel_plane_init(dev, i, j);
9313 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +03009314 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
9315 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009316 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009317 }
9318
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009319 intel_cpu_pll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009320 intel_pch_pll_init(dev);
9321
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009322 /* Just disable it once at startup */
9323 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009324 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00009325
9326 /* Just in case the BIOS is doing something questionable. */
9327 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009328}
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009329
Daniel Vetter24929352012-07-02 20:28:59 +02009330static void
9331intel_connector_break_all_links(struct intel_connector *connector)
9332{
9333 connector->base.dpms = DRM_MODE_DPMS_OFF;
9334 connector->base.encoder = NULL;
9335 connector->encoder->connectors_active = false;
9336 connector->encoder->base.crtc = NULL;
9337}
9338
Daniel Vetter7fad7982012-07-04 17:51:47 +02009339static void intel_enable_pipe_a(struct drm_device *dev)
9340{
9341 struct intel_connector *connector;
9342 struct drm_connector *crt = NULL;
9343 struct intel_load_detect_pipe load_detect_temp;
9344
9345 /* We can't just switch on the pipe A, we need to set things up with a
9346 * proper mode and output configuration. As a gross hack, enable pipe A
9347 * by enabling the load detect pipe once. */
9348 list_for_each_entry(connector,
9349 &dev->mode_config.connector_list,
9350 base.head) {
9351 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
9352 crt = &connector->base;
9353 break;
9354 }
9355 }
9356
9357 if (!crt)
9358 return;
9359
9360 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
9361 intel_release_load_detect_pipe(crt, &load_detect_temp);
9362
9363
9364}
9365
Daniel Vetterfa555832012-10-10 23:14:00 +02009366static bool
9367intel_check_plane_mapping(struct intel_crtc *crtc)
9368{
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009369 struct drm_device *dev = crtc->base.dev;
9370 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009371 u32 reg, val;
9372
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009373 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +02009374 return true;
9375
9376 reg = DSPCNTR(!crtc->plane);
9377 val = I915_READ(reg);
9378
9379 if ((val & DISPLAY_PLANE_ENABLE) &&
9380 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
9381 return false;
9382
9383 return true;
9384}
9385
Daniel Vetter24929352012-07-02 20:28:59 +02009386static void intel_sanitize_crtc(struct intel_crtc *crtc)
9387{
9388 struct drm_device *dev = crtc->base.dev;
9389 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009390 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02009391
Daniel Vetter24929352012-07-02 20:28:59 +02009392 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +02009393 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02009394 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
9395
9396 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02009397 * disable the crtc (and hence change the state) if it is wrong. Note
9398 * that gen4+ has a fixed plane -> pipe mapping. */
9399 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02009400 struct intel_connector *connector;
9401 bool plane;
9402
Daniel Vetter24929352012-07-02 20:28:59 +02009403 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
9404 crtc->base.base.id);
9405
9406 /* Pipe has the wrong plane attached and the plane is active.
9407 * Temporarily change the plane mapping and disable everything
9408 * ... */
9409 plane = crtc->plane;
9410 crtc->plane = !plane;
9411 dev_priv->display.crtc_disable(&crtc->base);
9412 crtc->plane = plane;
9413
9414 /* ... and break all links. */
9415 list_for_each_entry(connector, &dev->mode_config.connector_list,
9416 base.head) {
9417 if (connector->encoder->base.crtc != &crtc->base)
9418 continue;
9419
9420 intel_connector_break_all_links(connector);
9421 }
9422
9423 WARN_ON(crtc->active);
9424 crtc->base.enabled = false;
9425 }
Daniel Vetter24929352012-07-02 20:28:59 +02009426
Daniel Vetter7fad7982012-07-04 17:51:47 +02009427 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
9428 crtc->pipe == PIPE_A && !crtc->active) {
9429 /* BIOS forgot to enable pipe A, this mostly happens after
9430 * resume. Force-enable the pipe to fix this, the update_dpms
9431 * call below we restore the pipe to the right state, but leave
9432 * the required bits on. */
9433 intel_enable_pipe_a(dev);
9434 }
9435
Daniel Vetter24929352012-07-02 20:28:59 +02009436 /* Adjust the state of the output pipe according to whether we
9437 * have active connectors/encoders. */
9438 intel_crtc_update_dpms(&crtc->base);
9439
9440 if (crtc->active != crtc->base.enabled) {
9441 struct intel_encoder *encoder;
9442
9443 /* This can happen either due to bugs in the get_hw_state
9444 * functions or because the pipe is force-enabled due to the
9445 * pipe A quirk. */
9446 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
9447 crtc->base.base.id,
9448 crtc->base.enabled ? "enabled" : "disabled",
9449 crtc->active ? "enabled" : "disabled");
9450
9451 crtc->base.enabled = crtc->active;
9452
9453 /* Because we only establish the connector -> encoder ->
9454 * crtc links if something is active, this means the
9455 * crtc is now deactivated. Break the links. connector
9456 * -> encoder links are only establish when things are
9457 * actually up, hence no need to break them. */
9458 WARN_ON(crtc->active);
9459
9460 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
9461 WARN_ON(encoder->connectors_active);
9462 encoder->base.crtc = NULL;
9463 }
9464 }
9465}
9466
9467static void intel_sanitize_encoder(struct intel_encoder *encoder)
9468{
9469 struct intel_connector *connector;
9470 struct drm_device *dev = encoder->base.dev;
9471
9472 /* We need to check both for a crtc link (meaning that the
9473 * encoder is active and trying to read from a pipe) and the
9474 * pipe itself being active. */
9475 bool has_active_crtc = encoder->base.crtc &&
9476 to_intel_crtc(encoder->base.crtc)->active;
9477
9478 if (encoder->connectors_active && !has_active_crtc) {
9479 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
9480 encoder->base.base.id,
9481 drm_get_encoder_name(&encoder->base));
9482
9483 /* Connector is active, but has no active pipe. This is
9484 * fallout from our resume register restoring. Disable
9485 * the encoder manually again. */
9486 if (encoder->base.crtc) {
9487 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
9488 encoder->base.base.id,
9489 drm_get_encoder_name(&encoder->base));
9490 encoder->disable(encoder);
9491 }
9492
9493 /* Inconsistent output/port/pipe state happens presumably due to
9494 * a bug in one of the get_hw_state functions. Or someplace else
9495 * in our code, like the register restore mess on resume. Clamp
9496 * things to off as a safer default. */
9497 list_for_each_entry(connector,
9498 &dev->mode_config.connector_list,
9499 base.head) {
9500 if (connector->encoder != encoder)
9501 continue;
9502
9503 intel_connector_break_all_links(connector);
9504 }
9505 }
9506 /* Enabled encoders without active connectors will be fixed in
9507 * the crtc fixup. */
9508}
9509
Daniel Vetter44cec742013-01-25 17:53:21 +01009510void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009511{
9512 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009513 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009514
9515 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
9516 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +02009517 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009518 }
9519}
9520
Daniel Vetter24929352012-07-02 20:28:59 +02009521/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
9522 * and i915 state tracking structures. */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009523void intel_modeset_setup_hw_state(struct drm_device *dev,
9524 bool force_restore)
Daniel Vetter24929352012-07-02 20:28:59 +02009525{
9526 struct drm_i915_private *dev_priv = dev->dev_private;
9527 enum pipe pipe;
9528 u32 tmp;
Jesse Barnesb5644d02013-03-26 13:25:27 -07009529 struct drm_plane *plane;
Daniel Vetter24929352012-07-02 20:28:59 +02009530 struct intel_crtc *crtc;
9531 struct intel_encoder *encoder;
9532 struct intel_connector *connector;
9533
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009534 if (HAS_DDI(dev)) {
Paulo Zanonie28d54c2012-10-24 16:09:25 -02009535 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9536
9537 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9538 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9539 case TRANS_DDI_EDP_INPUT_A_ON:
9540 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9541 pipe = PIPE_A;
9542 break;
9543 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9544 pipe = PIPE_B;
9545 break;
9546 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9547 pipe = PIPE_C;
9548 break;
Damien Lespiauaaa148e2013-03-07 15:30:26 +00009549 default:
9550 /* A bogus value has been programmed, disable
9551 * the transcoder */
9552 WARN(1, "Bogus eDP source %08x\n", tmp);
9553 intel_ddi_disable_transcoder_func(dev_priv,
9554 TRANSCODER_EDP);
9555 goto setup_pipes;
Paulo Zanonie28d54c2012-10-24 16:09:25 -02009556 }
9557
9558 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Daniel Vetter3b117c82013-04-17 20:15:07 +02009559 crtc->config.cpu_transcoder = TRANSCODER_EDP;
Paulo Zanonie28d54c2012-10-24 16:09:25 -02009560
9561 DRM_DEBUG_KMS("Pipe %c using transcoder EDP\n",
9562 pipe_name(pipe));
9563 }
9564 }
9565
Damien Lespiauaaa148e2013-03-07 15:30:26 +00009566setup_pipes:
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009567 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9568 base.head) {
Daniel Vetter3b117c82013-04-17 20:15:07 +02009569 enum transcoder tmp = crtc->config.cpu_transcoder;
Daniel Vetter88adfff2013-03-28 10:42:01 +01009570 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +02009571 crtc->config.cpu_transcoder = tmp;
9572
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009573 crtc->active = dev_priv->display.get_pipe_config(crtc,
9574 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +02009575
9576 crtc->base.enabled = crtc->active;
9577
9578 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
9579 crtc->base.base.id,
9580 crtc->active ? "enabled" : "disabled");
9581 }
9582
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009583 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009584 intel_ddi_setup_hw_pll_state(dev);
9585
Daniel Vetter24929352012-07-02 20:28:59 +02009586 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9587 base.head) {
9588 pipe = 0;
9589
9590 if (encoder->get_hw_state(encoder, &pipe)) {
9591 encoder->base.crtc =
9592 dev_priv->pipe_to_crtc_mapping[pipe];
9593 } else {
9594 encoder->base.crtc = NULL;
9595 }
9596
9597 encoder->connectors_active = false;
9598 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
9599 encoder->base.base.id,
9600 drm_get_encoder_name(&encoder->base),
9601 encoder->base.crtc ? "enabled" : "disabled",
9602 pipe);
9603 }
9604
9605 list_for_each_entry(connector, &dev->mode_config.connector_list,
9606 base.head) {
9607 if (connector->get_hw_state(connector)) {
9608 connector->base.dpms = DRM_MODE_DPMS_ON;
9609 connector->encoder->connectors_active = true;
9610 connector->base.encoder = &connector->encoder->base;
9611 } else {
9612 connector->base.dpms = DRM_MODE_DPMS_OFF;
9613 connector->base.encoder = NULL;
9614 }
9615 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
9616 connector->base.base.id,
9617 drm_get_connector_name(&connector->base),
9618 connector->base.encoder ? "enabled" : "disabled");
9619 }
9620
9621 /* HW state is read out, now we need to sanitize this mess. */
9622 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9623 base.head) {
9624 intel_sanitize_encoder(encoder);
9625 }
9626
9627 for_each_pipe(pipe) {
9628 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9629 intel_sanitize_crtc(crtc);
9630 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009631
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009632 if (force_restore) {
Daniel Vetterf30da182013-04-11 20:22:50 +02009633 /*
9634 * We need to use raw interfaces for restoring state to avoid
9635 * checking (bogus) intermediate states.
9636 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009637 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -07009638 struct drm_crtc *crtc =
9639 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +02009640
9641 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
9642 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009643 }
Jesse Barnesb5644d02013-03-26 13:25:27 -07009644 list_for_each_entry(plane, &dev->mode_config.plane_list, head)
9645 intel_plane_restore(plane);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009646
9647 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009648 } else {
9649 intel_modeset_update_staged_output_state(dev);
9650 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009651
9652 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +02009653
9654 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009655}
9656
9657void intel_modeset_gem_init(struct drm_device *dev)
9658{
Chris Wilson1833b132012-05-09 11:56:28 +01009659 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009660
9661 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009662
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009663 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -08009664}
9665
9666void intel_modeset_cleanup(struct drm_device *dev)
9667{
Jesse Barnes652c3932009-08-17 13:31:43 -07009668 struct drm_i915_private *dev_priv = dev->dev_private;
9669 struct drm_crtc *crtc;
9670 struct intel_crtc *intel_crtc;
9671
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009672 /*
9673 * Interrupts and polling as the first thing to avoid creating havoc.
9674 * Too much stuff here (turning of rps, connectors, ...) would
9675 * experience fancy races otherwise.
9676 */
9677 drm_irq_uninstall(dev);
9678 cancel_work_sync(&dev_priv->hotplug_work);
9679 /*
9680 * Due to the hpd irq storm handling the hotplug work can re-arm the
9681 * poll handlers. Hence disable polling after hpd handling is shut down.
9682 */
Keith Packardf87ea762010-10-03 19:36:26 -07009683 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009684
Jesse Barnes652c3932009-08-17 13:31:43 -07009685 mutex_lock(&dev->struct_mutex);
9686
Jesse Barnes723bfd72010-10-07 16:01:13 -07009687 intel_unregister_dsm_handler();
9688
Jesse Barnes652c3932009-08-17 13:31:43 -07009689 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9690 /* Skip inactive CRTCs */
9691 if (!crtc->fb)
9692 continue;
9693
9694 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009695 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009696 }
9697
Chris Wilson973d04f2011-07-08 12:22:37 +01009698 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009699
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009700 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009701
Daniel Vetter930ebb42012-06-29 23:32:16 +02009702 ironlake_teardown_rc6(dev);
9703
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009704 mutex_unlock(&dev->struct_mutex);
9705
Chris Wilson1630fe72011-07-08 12:22:42 +01009706 /* flush any delayed tasks or pending work */
9707 flush_scheduled_work();
9708
Jani Nikuladc652f92013-04-12 15:18:38 +03009709 /* destroy backlight, if any, before the connectors */
9710 intel_panel_destroy_backlight(dev);
9711
Jesse Barnes79e53942008-11-07 14:24:08 -08009712 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +01009713
9714 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009715}
9716
Dave Airlie28d52042009-09-21 14:33:58 +10009717/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009718 * Return which encoder is currently attached for connector.
9719 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009720struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009721{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009722 return &intel_attached_encoder(connector)->base;
9723}
Jesse Barnes79e53942008-11-07 14:24:08 -08009724
Chris Wilsondf0e9242010-09-09 16:20:55 +01009725void intel_connector_attach_encoder(struct intel_connector *connector,
9726 struct intel_encoder *encoder)
9727{
9728 connector->encoder = encoder;
9729 drm_mode_connector_attach_encoder(&connector->base,
9730 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009731}
Dave Airlie28d52042009-09-21 14:33:58 +10009732
9733/*
9734 * set vga decode state - true == enable VGA decode
9735 */
9736int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9737{
9738 struct drm_i915_private *dev_priv = dev->dev_private;
9739 u16 gmch_ctrl;
9740
9741 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9742 if (state)
9743 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9744 else
9745 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9746 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9747 return 0;
9748}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009749
9750#ifdef CONFIG_DEBUG_FS
9751#include <linux/seq_file.h>
9752
9753struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009754
9755 u32 power_well_driver;
9756
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009757 struct intel_cursor_error_state {
9758 u32 control;
9759 u32 position;
9760 u32 base;
9761 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +01009762 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009763
9764 struct intel_pipe_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009765 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009766 u32 conf;
9767 u32 source;
9768
9769 u32 htotal;
9770 u32 hblank;
9771 u32 hsync;
9772 u32 vtotal;
9773 u32 vblank;
9774 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +01009775 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009776
9777 struct intel_plane_error_state {
9778 u32 control;
9779 u32 stride;
9780 u32 size;
9781 u32 pos;
9782 u32 addr;
9783 u32 surface;
9784 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +01009785 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009786};
9787
9788struct intel_display_error_state *
9789intel_display_capture_error_state(struct drm_device *dev)
9790{
Akshay Joshi0206e352011-08-16 15:34:10 -04009791 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009792 struct intel_display_error_state *error;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009793 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009794 int i;
9795
9796 error = kmalloc(sizeof(*error), GFP_ATOMIC);
9797 if (error == NULL)
9798 return NULL;
9799
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009800 if (HAS_POWER_WELL(dev))
9801 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
9802
Damien Lespiau52331302012-08-15 19:23:25 +01009803 for_each_pipe(i) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009804 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009805 error->pipe[i].cpu_transcoder = cpu_transcoder;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009806
Paulo Zanonia18c4c32013-03-06 20:03:12 -03009807 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
9808 error->cursor[i].control = I915_READ(CURCNTR(i));
9809 error->cursor[i].position = I915_READ(CURPOS(i));
9810 error->cursor[i].base = I915_READ(CURBASE(i));
9811 } else {
9812 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
9813 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
9814 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
9815 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009816
9817 error->plane[i].control = I915_READ(DSPCNTR(i));
9818 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009819 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -03009820 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009821 error->plane[i].pos = I915_READ(DSPPOS(i));
9822 }
Paulo Zanonica291362013-03-06 20:03:14 -03009823 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
9824 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009825 if (INTEL_INFO(dev)->gen >= 4) {
9826 error->plane[i].surface = I915_READ(DSPSURF(i));
9827 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
9828 }
9829
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009830 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009831 error->pipe[i].source = I915_READ(PIPESRC(i));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009832 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
9833 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
9834 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
9835 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
9836 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
9837 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009838 }
9839
Paulo Zanoni12d217c2013-05-03 12:15:38 -03009840 /* In the code above we read the registers without checking if the power
9841 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
9842 * prevent the next I915_WRITE from detecting it and printing an error
9843 * message. */
9844 if (HAS_POWER_WELL(dev))
9845 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
9846
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009847 return error;
9848}
9849
9850void
9851intel_display_print_error_state(struct seq_file *m,
9852 struct drm_device *dev,
9853 struct intel_display_error_state *error)
9854{
9855 int i;
9856
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009857 seq_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009858 if (HAS_POWER_WELL(dev))
9859 seq_printf(m, "PWR_WELL_CTL2: %08x\n",
9860 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +01009861 for_each_pipe(i) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009862 seq_printf(m, "Pipe [%d]:\n", i);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009863 seq_printf(m, " CPU transcoder: %c\n",
9864 transcoder_name(error->pipe[i].cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009865 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
9866 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
9867 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9868 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9869 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9870 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9871 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9872 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
9873
9874 seq_printf(m, "Plane [%d]:\n", i);
9875 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
9876 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009877 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -03009878 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009879 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
9880 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -03009881 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Paulo Zanonica291362013-03-06 20:03:14 -03009882 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009883 if (INTEL_INFO(dev)->gen >= 4) {
9884 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
9885 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
9886 }
9887
9888 seq_printf(m, "Cursor [%d]:\n", i);
9889 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9890 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
9891 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
9892 }
9893}
9894#endif