blob: fb39e40c0847428e6f31fae001265ed40b2e7055 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010046#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010047#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030050#include "i915_trace.h"
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +000051#include "i915_pmu.h"
Lionel Landwerlina446ae22018-03-06 12:28:56 +000052#include "i915_query.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010053#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070054#include "intel_drv.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080055#include "intel_uc.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Kristian Høgsberg112b7152009-01-04 16:55:33 -050057static struct drm_driver driver;
58
Michal Wajdeczkofae919f2018-02-01 17:32:48 +000059#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Chris Wilson0673ad42016-06-24 14:00:22 +010060static unsigned int i915_load_fail_count;
61
62bool __i915_inject_load_failure(const char *func, int line)
63{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000064 if (i915_load_fail_count >= i915_modparams.inject_load_failure)
Chris Wilson0673ad42016-06-24 14:00:22 +010065 return false;
66
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000067 if (++i915_load_fail_count == i915_modparams.inject_load_failure) {
Chris Wilson0673ad42016-06-24 14:00:22 +010068 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000069 i915_modparams.inject_load_failure, func, line);
Chris Wilson0673ad42016-06-24 14:00:22 +010070 return true;
71 }
72
73 return false;
74}
Michal Wajdeczkofae919f2018-02-01 17:32:48 +000075#endif
Chris Wilson0673ad42016-06-24 14:00:22 +010076
77#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
78#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
79 "providing the dmesg log by booting with drm.debug=0xf"
80
81void
82__i915_printk(struct drm_i915_private *dev_priv, const char *level,
83 const char *fmt, ...)
84{
85 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030086 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010087 bool is_error = level[1] <= KERN_ERR[1];
88 bool is_debug = level[1] == KERN_DEBUG[1];
89 struct va_format vaf;
90 va_list args;
91
92 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
93 return;
94
95 va_start(args, fmt);
96
97 vaf.fmt = fmt;
98 vaf.va = &args;
99
David Weinehallc49d13e2016-08-22 13:32:42 +0300100 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
Chris Wilson0673ad42016-06-24 14:00:22 +0100101 __builtin_return_address(0), &vaf);
102
103 if (is_error && !shown_bug_once) {
Chris Wilson4e8507b2018-05-06 19:31:47 +0100104 /*
105 * Ask the user to file a bug report for the error, except
106 * if they may have caused the bug by fiddling with unsafe
107 * module parameters.
108 */
109 if (!test_taint(TAINT_USER))
110 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100111 shown_bug_once = true;
112 }
113
114 va_end(args);
115}
116
117static bool i915_error_injected(struct drm_i915_private *dev_priv)
118{
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000119#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000120 return i915_modparams.inject_load_failure &&
121 i915_load_fail_count == i915_modparams.inject_load_failure;
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000122#else
123 return false;
124#endif
Chris Wilson0673ad42016-06-24 14:00:22 +0100125}
126
127#define i915_load_error(dev_priv, fmt, ...) \
128 __i915_printk(dev_priv, \
129 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
130 fmt, ##__VA_ARGS__)
131
Jani Nikulada6c10c22018-02-05 19:31:36 +0200132/* Map PCH device id to PCH type, or PCH_NONE if unknown. */
133static enum intel_pch
134intel_pch_type(const struct drm_i915_private *dev_priv, unsigned short id)
135{
136 switch (id) {
137 case INTEL_PCH_IBX_DEVICE_ID_TYPE:
138 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
139 WARN_ON(!IS_GEN5(dev_priv));
140 return PCH_IBX;
141 case INTEL_PCH_CPT_DEVICE_ID_TYPE:
142 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
143 WARN_ON(!IS_GEN6(dev_priv) && !IS_IVYBRIDGE(dev_priv));
144 return PCH_CPT;
145 case INTEL_PCH_PPT_DEVICE_ID_TYPE:
146 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
147 WARN_ON(!IS_GEN6(dev_priv) && !IS_IVYBRIDGE(dev_priv));
148 /* PantherPoint is CPT compatible */
149 return PCH_CPT;
150 case INTEL_PCH_LPT_DEVICE_ID_TYPE:
151 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
152 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
153 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
154 return PCH_LPT;
155 case INTEL_PCH_LPT_LP_DEVICE_ID_TYPE:
156 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
157 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
158 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
159 return PCH_LPT;
160 case INTEL_PCH_WPT_DEVICE_ID_TYPE:
161 DRM_DEBUG_KMS("Found WildcatPoint PCH\n");
162 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
163 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
164 /* WildcatPoint is LPT compatible */
165 return PCH_LPT;
166 case INTEL_PCH_WPT_LP_DEVICE_ID_TYPE:
167 DRM_DEBUG_KMS("Found WildcatPoint LP PCH\n");
168 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
169 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
170 /* WildcatPoint is LPT compatible */
171 return PCH_LPT;
172 case INTEL_PCH_SPT_DEVICE_ID_TYPE:
173 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
174 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
175 return PCH_SPT;
176 case INTEL_PCH_SPT_LP_DEVICE_ID_TYPE:
177 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
178 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
179 return PCH_SPT;
180 case INTEL_PCH_KBP_DEVICE_ID_TYPE:
181 DRM_DEBUG_KMS("Found Kaby Lake PCH (KBP)\n");
182 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv) &&
183 !IS_COFFEELAKE(dev_priv));
184 return PCH_KBP;
185 case INTEL_PCH_CNP_DEVICE_ID_TYPE:
186 DRM_DEBUG_KMS("Found Cannon Lake PCH (CNP)\n");
187 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
188 return PCH_CNP;
189 case INTEL_PCH_CNP_LP_DEVICE_ID_TYPE:
190 DRM_DEBUG_KMS("Found Cannon Lake LP PCH (CNP-LP)\n");
191 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
192 return PCH_CNP;
193 case INTEL_PCH_ICP_DEVICE_ID_TYPE:
194 DRM_DEBUG_KMS("Found Ice Lake PCH\n");
195 WARN_ON(!IS_ICELAKE(dev_priv));
196 return PCH_ICP;
197 default:
198 return PCH_NONE;
199 }
200}
Chris Wilson0673ad42016-06-24 14:00:22 +0100201
Jani Nikula435ad2c2018-02-05 19:31:37 +0200202static bool intel_is_virt_pch(unsigned short id,
203 unsigned short svendor, unsigned short sdevice)
204{
205 return (id == INTEL_PCH_P2X_DEVICE_ID_TYPE ||
206 id == INTEL_PCH_P3X_DEVICE_ID_TYPE ||
207 (id == INTEL_PCH_QEMU_DEVICE_ID_TYPE &&
208 svendor == PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
209 sdevice == PCI_SUBDEVICE_ID_QEMU));
210}
211
Jani Nikula40ace642018-02-05 19:31:38 +0200212static unsigned short
213intel_virt_detect_pch(const struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100214{
Jani Nikula40ace642018-02-05 19:31:38 +0200215 unsigned short id = 0;
Robert Beckett30c964a2015-08-28 13:10:22 +0100216
217 /*
218 * In a virtualized passthrough environment we can be in a
219 * setup where the ISA bridge is not able to be passed through.
220 * In this case, a south bridge can be emulated and we have to
221 * make an educated guess as to which PCH is really there.
222 */
223
Jani Nikula40ace642018-02-05 19:31:38 +0200224 if (IS_GEN5(dev_priv))
225 id = INTEL_PCH_IBX_DEVICE_ID_TYPE;
226 else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
227 id = INTEL_PCH_CPT_DEVICE_ID_TYPE;
228 else if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
229 id = INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
230 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
231 id = INTEL_PCH_LPT_DEVICE_ID_TYPE;
232 else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
233 id = INTEL_PCH_SPT_DEVICE_ID_TYPE;
234 else if (IS_COFFEELAKE(dev_priv) || IS_CANNONLAKE(dev_priv))
235 id = INTEL_PCH_CNP_DEVICE_ID_TYPE;
Robert Beckett30c964a2015-08-28 13:10:22 +0100236
Jani Nikula40ace642018-02-05 19:31:38 +0200237 if (id)
238 DRM_DEBUG_KMS("Assuming PCH ID %04x\n", id);
239 else
240 DRM_DEBUG_KMS("Assuming no PCH\n");
241
242 return id;
Robert Beckett30c964a2015-08-28 13:10:22 +0100243}
244
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000245static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800246{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200247 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800248
Ben Widawskyce1bb322013-04-05 13:12:44 -0700249 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
250 * (which really amounts to a PCH but no South Display).
251 */
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000252 if (INTEL_INFO(dev_priv)->num_pipes == 0) {
Ben Widawskyce1bb322013-04-05 13:12:44 -0700253 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700254 return;
255 }
256
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800257 /*
258 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
259 * make graphics device passthrough work easy for VMM, that only
260 * need to expose ISA bridge to let driver know the real hardware
261 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800262 *
263 * In some virtualized environments (e.g. XEN), there is irrelevant
264 * ISA bridge in the system. To work reliably, we should scan trhough
265 * all the ISA bridge devices and check for the first match, instead
266 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800267 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200268 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200269 unsigned short id;
Jani Nikulada6c10c22018-02-05 19:31:36 +0200270 enum intel_pch pch_type;
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300271
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200272 if (pch->vendor != PCI_VENDOR_ID_INTEL)
273 continue;
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700274
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200275 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200276
Jani Nikulada6c10c22018-02-05 19:31:36 +0200277 pch_type = intel_pch_type(dev_priv, id);
278 if (pch_type != PCH_NONE) {
279 dev_priv->pch_type = pch_type;
Jani Nikula40ace642018-02-05 19:31:38 +0200280 dev_priv->pch_id = id;
281 break;
Jani Nikula435ad2c2018-02-05 19:31:37 +0200282 } else if (intel_is_virt_pch(id, pch->subsystem_vendor,
Jani Nikula40ace642018-02-05 19:31:38 +0200283 pch->subsystem_device)) {
284 id = intel_virt_detect_pch(dev_priv);
285 if (id) {
286 pch_type = intel_pch_type(dev_priv, id);
287 if (WARN_ON(pch_type == PCH_NONE))
288 pch_type = PCH_NOP;
289 } else {
290 pch_type = PCH_NOP;
291 }
292 dev_priv->pch_type = pch_type;
293 dev_priv->pch_id = id;
294 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800295 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800296 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800297 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200298 DRM_DEBUG_KMS("No PCH found.\n");
299
300 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800301}
302
Ville Syrjälä6a20fe72018-02-07 18:48:41 +0200303static int i915_getparam_ioctl(struct drm_device *dev, void *data,
304 struct drm_file *file_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100305{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100306 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300307 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100308 drm_i915_getparam_t *param = data;
309 int value;
310
311 switch (param->param) {
312 case I915_PARAM_IRQ_ACTIVE:
313 case I915_PARAM_ALLOW_BATCHBUFFER:
314 case I915_PARAM_LAST_DISPATCH:
Kenneth Graunkeef0f4112017-02-15 01:34:46 -0800315 case I915_PARAM_HAS_EXEC_CONSTANTS:
Chris Wilson0673ad42016-06-24 14:00:22 +0100316 /* Reject all old ums/dri params. */
317 return -ENODEV;
318 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300319 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100320 break;
321 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300322 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100323 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100324 case I915_PARAM_NUM_FENCES_AVAIL:
325 value = dev_priv->num_fence_regs;
326 break;
327 case I915_PARAM_HAS_OVERLAY:
328 value = dev_priv->overlay ? 1 : 0;
329 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100330 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530331 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100332 break;
333 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530334 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100335 break;
336 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530337 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100338 break;
339 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530340 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100341 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100342 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300343 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100344 break;
345 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300346 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100347 break;
348 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300349 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100350 break;
351 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson93c6e962017-11-20 20:55:04 +0000352 value = HAS_LEGACY_SEMAPHORES(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100353 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100354 case I915_PARAM_HAS_SECURE_BATCHES:
355 value = capable(CAP_SYS_ADMIN);
356 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100357 case I915_PARAM_CMD_PARSER_VERSION:
358 value = i915_cmd_parser_get_version(dev_priv);
359 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100360 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300361 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100362 if (!value)
363 return -ENODEV;
364 break;
365 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300366 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100367 if (!value)
368 return -ENODEV;
369 break;
370 case I915_PARAM_HAS_GPU_RESET:
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000371 value = i915_modparams.enable_hangcheck &&
372 intel_has_gpu_reset(dev_priv);
Michel Thierry142bc7d2017-06-20 10:57:46 +0100373 if (value && intel_has_reset_engine(dev_priv))
374 value = 2;
Chris Wilson0673ad42016-06-24 14:00:22 +0100375 break;
376 case I915_PARAM_HAS_RESOURCE_STREAMER:
David Weinehall16162472016-09-02 13:46:17 +0300377 value = HAS_RESOURCE_STREAMER(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100378 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100379 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300380 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100381 break;
382 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300383 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100384 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800385 case I915_PARAM_HUC_STATUS:
Michal Wajdeczkofa265272018-03-14 20:04:29 +0000386 value = intel_huc_check_status(&dev_priv->huc);
387 if (value < 0)
388 return value;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800389 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100390 case I915_PARAM_MMAP_GTT_VERSION:
391 /* Though we've started our numbering from 1, and so class all
392 * earlier versions as 0, in effect their value is undefined as
393 * the ioctl will report EINVAL for the unknown param!
394 */
395 value = i915_gem_mmap_gtt_version();
396 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000397 case I915_PARAM_HAS_SCHEDULER:
Chris Wilson3fed1802018-02-07 21:05:43 +0000398 value = dev_priv->caps.scheduler;
Chris Wilson0de91362016-11-14 20:41:01 +0000399 break;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100400
David Weinehall16162472016-09-02 13:46:17 +0300401 case I915_PARAM_MMAP_VERSION:
402 /* Remember to bump this if the version changes! */
403 case I915_PARAM_HAS_GEM:
404 case I915_PARAM_HAS_PAGEFLIPPING:
405 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
406 case I915_PARAM_HAS_RELAXED_FENCING:
407 case I915_PARAM_HAS_COHERENT_RINGS:
408 case I915_PARAM_HAS_RELAXED_DELTA:
409 case I915_PARAM_HAS_GEN7_SOL_RESET:
410 case I915_PARAM_HAS_WAIT_TIMEOUT:
411 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
412 case I915_PARAM_HAS_PINNED_BATCHES:
413 case I915_PARAM_HAS_EXEC_NO_RELOC:
414 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
415 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
416 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000417 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000418 case I915_PARAM_HAS_EXEC_FENCE:
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100419 case I915_PARAM_HAS_EXEC_CAPTURE:
Chris Wilson1a71cf22017-06-16 15:05:23 +0100420 case I915_PARAM_HAS_EXEC_BATCH_FIRST:
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +0100421 case I915_PARAM_HAS_EXEC_FENCE_ARRAY:
David Weinehall16162472016-09-02 13:46:17 +0300422 /* For the time being all of these are always true;
423 * if some supported hardware does not have one of these
424 * features this value needs to be provided from
425 * INTEL_INFO(), a feature macro, or similar.
426 */
427 value = 1;
428 break;
Chris Wilsond2b4b972017-11-10 14:26:33 +0000429 case I915_PARAM_HAS_CONTEXT_ISOLATION:
430 value = intel_engines_has_context_isolation(dev_priv);
431 break;
Robert Bragg7fed5552017-06-13 12:22:59 +0100432 case I915_PARAM_SLICE_MASK:
433 value = INTEL_INFO(dev_priv)->sseu.slice_mask;
434 if (!value)
435 return -ENODEV;
436 break;
Robert Braggf5320232017-06-13 12:23:00 +0100437 case I915_PARAM_SUBSLICE_MASK:
Lionel Landwerlin8cc76692018-03-06 12:28:52 +0000438 value = INTEL_INFO(dev_priv)->sseu.subslice_mask[0];
Robert Braggf5320232017-06-13 12:23:00 +0100439 if (!value)
440 return -ENODEV;
441 break;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000442 case I915_PARAM_CS_TIMESTAMP_FREQUENCY:
Lionel Landwerlinf577a032017-11-13 23:34:53 +0000443 value = 1000 * INTEL_INFO(dev_priv)->cs_timestamp_frequency_khz;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000444 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100445 default:
446 DRM_DEBUG("Unknown parameter %d\n", param->param);
447 return -EINVAL;
448 }
449
Chris Wilsondda33002016-06-24 14:00:23 +0100450 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100451 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100452
453 return 0;
454}
455
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000456static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100457{
Sinan Kaya57b296462017-11-27 11:57:46 -0500458 int domain = pci_domain_nr(dev_priv->drm.pdev->bus);
459
460 dev_priv->bridge_dev =
461 pci_get_domain_bus_and_slot(domain, 0, PCI_DEVFN(0, 0));
Chris Wilson0673ad42016-06-24 14:00:22 +0100462 if (!dev_priv->bridge_dev) {
463 DRM_ERROR("bridge device not found\n");
464 return -1;
465 }
466 return 0;
467}
468
469/* Allocate space for the MCH regs if needed, return nonzero on error */
470static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000471intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100472{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000473 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100474 u32 temp_lo, temp_hi = 0;
475 u64 mchbar_addr;
476 int ret;
477
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000478 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100479 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
480 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
481 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
482
483 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
484#ifdef CONFIG_PNP
485 if (mchbar_addr &&
486 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
487 return 0;
488#endif
489
490 /* Get some space for it */
491 dev_priv->mch_res.name = "i915 MCHBAR";
492 dev_priv->mch_res.flags = IORESOURCE_MEM;
493 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
494 &dev_priv->mch_res,
495 MCHBAR_SIZE, MCHBAR_SIZE,
496 PCIBIOS_MIN_MEM,
497 0, pcibios_align_resource,
498 dev_priv->bridge_dev);
499 if (ret) {
500 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
501 dev_priv->mch_res.start = 0;
502 return ret;
503 }
504
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000505 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100506 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
507 upper_32_bits(dev_priv->mch_res.start));
508
509 pci_write_config_dword(dev_priv->bridge_dev, reg,
510 lower_32_bits(dev_priv->mch_res.start));
511 return 0;
512}
513
514/* Setup MCHBAR if possible, return true if we should disable it again */
515static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000516intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100517{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000518 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100519 u32 temp;
520 bool enabled;
521
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100522 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100523 return;
524
525 dev_priv->mchbar_need_disable = false;
526
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100527 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100528 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
529 enabled = !!(temp & DEVEN_MCHBAR_EN);
530 } else {
531 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
532 enabled = temp & 1;
533 }
534
535 /* If it's already enabled, don't have to do anything */
536 if (enabled)
537 return;
538
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000539 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100540 return;
541
542 dev_priv->mchbar_need_disable = true;
543
544 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100545 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100546 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
547 temp | DEVEN_MCHBAR_EN);
548 } else {
549 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
550 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
551 }
552}
553
554static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000555intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100556{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000557 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100558
559 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100560 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100561 u32 deven_val;
562
563 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
564 &deven_val);
565 deven_val &= ~DEVEN_MCHBAR_EN;
566 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
567 deven_val);
568 } else {
569 u32 mchbar_val;
570
571 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
572 &mchbar_val);
573 mchbar_val &= ~1;
574 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
575 mchbar_val);
576 }
577 }
578
579 if (dev_priv->mch_res.start)
580 release_resource(&dev_priv->mch_res);
581}
582
583/* true = enable decode, false = disable decoder */
584static unsigned int i915_vga_set_decode(void *cookie, bool state)
585{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000586 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100587
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000588 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100589 if (state)
590 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
591 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
592 else
593 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
594}
595
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000596static int i915_resume_switcheroo(struct drm_device *dev);
597static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
598
Chris Wilson0673ad42016-06-24 14:00:22 +0100599static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
600{
601 struct drm_device *dev = pci_get_drvdata(pdev);
602 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
603
604 if (state == VGA_SWITCHEROO_ON) {
605 pr_info("switched on\n");
606 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
607 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300608 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100609 i915_resume_switcheroo(dev);
610 dev->switch_power_state = DRM_SWITCH_POWER_ON;
611 } else {
612 pr_info("switched off\n");
613 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
614 i915_suspend_switcheroo(dev, pmm);
615 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
616 }
617}
618
619static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
620{
621 struct drm_device *dev = pci_get_drvdata(pdev);
622
623 /*
624 * FIXME: open_count is protected by drm_global_mutex but that would lead to
625 * locking inversion with the driver load path. And the access here is
626 * completely racy anyway. So don't bother with locking for now.
627 */
628 return dev->open_count == 0;
629}
630
631static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
632 .set_gpu_state = i915_switcheroo_set_state,
633 .reprobe = NULL,
634 .can_switch = i915_switcheroo_can_switch,
635};
636
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100637static void i915_gem_fini(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100638{
Chris Wilson3b19f162017-07-18 14:41:24 +0100639 /* Flush any outstanding unpin_work. */
640 i915_gem_drain_workqueue(dev_priv);
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100641
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100642 mutex_lock(&dev_priv->drm.struct_mutex);
Oscar Mateob8991402017-03-28 09:53:47 -0700643 intel_uc_fini_hw(dev_priv);
Michał Winiarski61b5c152017-12-13 23:13:48 +0100644 intel_uc_fini(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000645 i915_gem_cleanup_engines(dev_priv);
Chris Wilson829a0af2017-06-20 12:05:45 +0100646 i915_gem_contexts_fini(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100647 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100648
Sagar Arun Kamble70deead2018-01-24 21:16:58 +0530649 intel_uc_fini_misc(dev_priv);
Chris Wilson7c781422017-10-11 15:18:57 +0100650 i915_gem_cleanup_userptr(dev_priv);
651
Chris Wilsonbdeb9782016-12-23 14:57:56 +0000652 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100653
Chris Wilson829a0af2017-06-20 12:05:45 +0100654 WARN_ON(!list_empty(&dev_priv->contexts.list));
Chris Wilson0673ad42016-06-24 14:00:22 +0100655}
656
657static int i915_load_modeset_init(struct drm_device *dev)
658{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100659 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300660 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100661 int ret;
662
663 if (i915_inject_load_failure())
664 return -ENODEV;
665
Jani Nikula66578852017-03-10 15:27:57 +0200666 intel_bios_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100667
668 /* If we have > 1 VGA cards, then we need to arbitrate access
669 * to the common VGA resources.
670 *
671 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
672 * then we do not take part in VGA arbitration and the
673 * vga_client_register() fails with -ENODEV.
674 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000675 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100676 if (ret && ret != -ENODEV)
677 goto out;
678
679 intel_register_dsm_handler();
680
David Weinehall52a05c32016-08-22 13:32:44 +0300681 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100682 if (ret)
683 goto cleanup_vga_client;
684
685 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
686 intel_update_rawclk(dev_priv);
687
688 intel_power_domains_init_hw(dev_priv, false);
689
690 intel_csr_ucode_init(dev_priv);
691
692 ret = intel_irq_install(dev_priv);
693 if (ret)
694 goto cleanup_csr;
695
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000696 intel_setup_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100697
698 /* Important: The output setup functions called by modeset_init need
699 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300700 ret = intel_modeset_init(dev);
701 if (ret)
702 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100703
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000704 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100705 if (ret)
Michal Wajdeczko8c650ae2018-03-23 12:34:50 +0000706 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100707
Chris Wilsond378a3e2017-11-10 14:26:31 +0000708 intel_setup_overlay(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100709
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000710 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson0673ad42016-06-24 14:00:22 +0100711 return 0;
712
713 ret = intel_fbdev_init(dev);
714 if (ret)
715 goto cleanup_gem;
716
717 /* Only enable hotplug handling once the fbdev is fully set up. */
718 intel_hpd_init(dev_priv);
719
Chris Wilson0673ad42016-06-24 14:00:22 +0100720 return 0;
721
722cleanup_gem:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000723 if (i915_gem_suspend(dev_priv))
Imre Deak1c777c52016-10-12 17:46:37 +0300724 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100725 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100726cleanup_irq:
Chris Wilson0673ad42016-06-24 14:00:22 +0100727 drm_irq_uninstall(dev);
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000728 intel_teardown_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100729cleanup_csr:
730 intel_csr_ucode_fini(dev_priv);
731 intel_power_domains_fini(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300732 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100733cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300734 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100735out:
736 return ret;
737}
738
Chris Wilson0673ad42016-06-24 14:00:22 +0100739static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
740{
741 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100742 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100743 struct i915_ggtt *ggtt = &dev_priv->ggtt;
744 bool primary;
745 int ret;
746
747 ap = alloc_apertures(1);
748 if (!ap)
749 return -ENOMEM;
750
Matthew Auld73ebd502017-12-11 15:18:20 +0000751 ap->ranges[0].base = ggtt->gmadr.start;
Chris Wilson0673ad42016-06-24 14:00:22 +0100752 ap->ranges[0].size = ggtt->mappable_end;
753
754 primary =
755 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
756
Daniel Vetter44adece2016-08-10 18:52:34 +0200757 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100758
759 kfree(ap);
760
761 return ret;
762}
Chris Wilson0673ad42016-06-24 14:00:22 +0100763
764#if !defined(CONFIG_VGA_CONSOLE)
765static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
766{
767 return 0;
768}
769#elif !defined(CONFIG_DUMMY_CONSOLE)
770static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
771{
772 return -ENODEV;
773}
774#else
775static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
776{
777 int ret = 0;
778
779 DRM_INFO("Replacing VGA console driver\n");
780
781 console_lock();
782 if (con_is_bound(&vga_con))
783 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
784 if (ret == 0) {
785 ret = do_unregister_con_driver(&vga_con);
786
787 /* Ignore "already unregistered". */
788 if (ret == -ENODEV)
789 ret = 0;
790 }
791 console_unlock();
792
793 return ret;
794}
795#endif
796
Chris Wilson0673ad42016-06-24 14:00:22 +0100797static void intel_init_dpio(struct drm_i915_private *dev_priv)
798{
799 /*
800 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
801 * CHV x1 PHY (DP/HDMI D)
802 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
803 */
804 if (IS_CHERRYVIEW(dev_priv)) {
805 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
806 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
807 } else if (IS_VALLEYVIEW(dev_priv)) {
808 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
809 }
810}
811
812static int i915_workqueues_init(struct drm_i915_private *dev_priv)
813{
814 /*
815 * The i915 workqueue is primarily used for batched retirement of
816 * requests (and thus managing bo) once the task has been completed
Chris Wilsone61e0f52018-02-21 09:56:36 +0000817 * by the GPU. i915_retire_requests() is called directly when we
Chris Wilson0673ad42016-06-24 14:00:22 +0100818 * need high-priority retirement, such as waiting for an explicit
819 * bo.
820 *
821 * It is also used for periodic low-priority events, such as
822 * idle-timers and recording error state.
823 *
824 * All tasks on the workqueue are expected to acquire the dev mutex
825 * so there is no point in running more than one instance of the
826 * workqueue at any time. Use an ordered one.
827 */
828 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
829 if (dev_priv->wq == NULL)
830 goto out_err;
831
832 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
833 if (dev_priv->hotplug.dp_wq == NULL)
834 goto out_free_wq;
835
Chris Wilson0673ad42016-06-24 14:00:22 +0100836 return 0;
837
Chris Wilson0673ad42016-06-24 14:00:22 +0100838out_free_wq:
839 destroy_workqueue(dev_priv->wq);
840out_err:
841 DRM_ERROR("Failed to allocate workqueues.\n");
842
843 return -ENOMEM;
844}
845
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000846static void i915_engines_cleanup(struct drm_i915_private *i915)
847{
848 struct intel_engine_cs *engine;
849 enum intel_engine_id id;
850
851 for_each_engine(engine, i915, id)
852 kfree(engine);
853}
854
Chris Wilson0673ad42016-06-24 14:00:22 +0100855static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
856{
Chris Wilson0673ad42016-06-24 14:00:22 +0100857 destroy_workqueue(dev_priv->hotplug.dp_wq);
858 destroy_workqueue(dev_priv->wq);
859}
860
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300861/*
862 * We don't keep the workarounds for pre-production hardware, so we expect our
863 * driver to fail on these machines in one way or another. A little warning on
864 * dmesg may help both the user and the bug triagers.
Chris Wilson6a7a6a92017-11-17 10:26:35 +0000865 *
866 * Our policy for removing pre-production workarounds is to keep the
867 * current gen workarounds as a guide to the bring-up of the next gen
868 * (workarounds have a habit of persisting!). Anything older than that
869 * should be removed along with the complications they introduce.
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300870 */
871static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
872{
Chris Wilson248a1242017-01-30 10:44:56 +0000873 bool pre = false;
874
875 pre |= IS_HSW_EARLY_SDV(dev_priv);
876 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000877 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson248a1242017-01-30 10:44:56 +0000878
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000879 if (pre) {
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300880 DRM_ERROR("This is a pre-production stepping. "
881 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000882 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
883 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300884}
885
Chris Wilson0673ad42016-06-24 14:00:22 +0100886/**
887 * i915_driver_init_early - setup state not requiring device access
888 * @dev_priv: device private
Chris Wilson34e07e42018-02-08 10:54:48 +0000889 * @ent: the matching pci_device_id
Chris Wilson0673ad42016-06-24 14:00:22 +0100890 *
891 * Initialize everything that is a "SW-only" state, that is state not
892 * requiring accessing the device or exposing the driver via kernel internal
893 * or userspace interfaces. Example steps belonging here: lock initialization,
894 * system memory allocation, setting up device specific attributes and
895 * function hooks not requiring accessing the device.
896 */
897static int i915_driver_init_early(struct drm_i915_private *dev_priv,
898 const struct pci_device_id *ent)
899{
900 const struct intel_device_info *match_info =
901 (struct intel_device_info *)ent->driver_data;
902 struct intel_device_info *device_info;
903 int ret = 0;
904
905 if (i915_inject_load_failure())
906 return -ENODEV;
907
908 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100909 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100910 memcpy(device_info, match_info, sizeof(*device_info));
911 device_info->device_id = dev_priv->drm.pdev->device;
912
Tvrtko Ursulinae7617f2017-09-27 17:41:38 +0100913 BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
914 sizeof(device_info->platform_mask) * BITS_PER_BYTE);
Chris Wilson0673ad42016-06-24 14:00:22 +0100915 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
Chris Wilson0673ad42016-06-24 14:00:22 +0100916 spin_lock_init(&dev_priv->irq_lock);
917 spin_lock_init(&dev_priv->gpu_error.lock);
918 mutex_init(&dev_priv->backlight_lock);
919 spin_lock_init(&dev_priv->uncore.lock);
Lyude317eaa92017-02-03 21:18:25 -0500920
Chris Wilson0673ad42016-06-24 14:00:22 +0100921 mutex_init(&dev_priv->sb_lock);
922 mutex_init(&dev_priv->modeset_restore_lock);
923 mutex_init(&dev_priv->av_mutex);
924 mutex_init(&dev_priv->wm.wm_mutex);
925 mutex_init(&dev_priv->pps_mutex);
926
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100927 i915_memcpy_init_early(dev_priv);
928
Chris Wilson0673ad42016-06-24 14:00:22 +0100929 ret = i915_workqueues_init(dev_priv);
930 if (ret < 0)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000931 goto err_engines;
Chris Wilson0673ad42016-06-24 14:00:22 +0100932
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000933 ret = i915_gem_init_early(dev_priv);
934 if (ret < 0)
935 goto err_workqueues;
936
Chris Wilson0673ad42016-06-24 14:00:22 +0100937 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000938 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100939
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000940 intel_wopcm_init_early(&dev_priv->wopcm);
941 intel_uc_init_early(dev_priv);
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000942 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100943 intel_init_dpio(dev_priv);
944 intel_power_domains_init(dev_priv);
945 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200946 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100947 intel_init_display_hooks(dev_priv);
948 intel_init_clock_gating_hooks(dev_priv);
949 intel_init_audio_hooks(dev_priv);
David Weinehall36cdd012016-08-22 13:59:31 +0300950 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100951
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300952 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100953
954 return 0;
955
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000956err_workqueues:
Chris Wilson0673ad42016-06-24 14:00:22 +0100957 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000958err_engines:
959 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100960 return ret;
961}
962
963/**
964 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
965 * @dev_priv: device private
966 */
967static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
968{
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300969 intel_irq_fini(dev_priv);
Michal Wajdeczko8c650ae2018-03-23 12:34:50 +0000970 intel_uc_cleanup_early(dev_priv);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000971 i915_gem_cleanup_early(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100972 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000973 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100974}
975
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000976static int i915_mmio_setup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100977{
David Weinehall52a05c32016-08-22 13:32:44 +0300978 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100979 int mmio_bar;
980 int mmio_size;
981
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100982 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100983 /*
984 * Before gen4, the registers and the GTT are behind different BARs.
985 * However, from gen4 onwards, the registers and the GTT are shared
986 * in the same BAR, so we want to restrict this ioremap from
987 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
988 * the register BAR remains the same size for all the earlier
989 * generations up to Ironlake.
990 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000991 if (INTEL_GEN(dev_priv) < 5)
Chris Wilson0673ad42016-06-24 14:00:22 +0100992 mmio_size = 512 * 1024;
993 else
994 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300995 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100996 if (dev_priv->regs == NULL) {
997 DRM_ERROR("failed to map registers\n");
998
999 return -EIO;
1000 }
1001
1002 /* Try to make sure MCHBAR is enabled before poking at it */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001003 intel_setup_mchbar(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001004
1005 return 0;
1006}
1007
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001008static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +01001009{
David Weinehall52a05c32016-08-22 13:32:44 +03001010 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001011
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001012 intel_teardown_mchbar(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +03001013 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +01001014}
1015
1016/**
1017 * i915_driver_init_mmio - setup device MMIO
1018 * @dev_priv: device private
1019 *
1020 * Setup minimal device state necessary for MMIO accesses later in the
1021 * initialization sequence. The setup here should avoid any other device-wide
1022 * side effects or exposing the driver via kernel internal or user space
1023 * interfaces.
1024 */
1025static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
1026{
Chris Wilson0673ad42016-06-24 14:00:22 +01001027 int ret;
1028
1029 if (i915_inject_load_failure())
1030 return -ENODEV;
1031
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001032 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +01001033 return -EIO;
1034
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001035 ret = i915_mmio_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001036 if (ret < 0)
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001037 goto err_bridge;
Chris Wilson0673ad42016-06-24 14:00:22 +01001038
1039 intel_uncore_init(dev_priv);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001040
Oscar Mateo26376a72018-03-16 14:14:49 +02001041 intel_device_info_init_mmio(dev_priv);
1042
1043 intel_uncore_prune(dev_priv);
1044
Sagar Arun Kamble1fc556f2017-10-04 15:33:24 +00001045 intel_uc_init_mmio(dev_priv);
1046
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001047 ret = intel_engines_init_mmio(dev_priv);
1048 if (ret)
1049 goto err_uncore;
1050
Chris Wilson24145512017-01-24 11:01:35 +00001051 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001052
1053 return 0;
1054
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001055err_uncore:
1056 intel_uncore_fini(dev_priv);
1057err_bridge:
Chris Wilson0673ad42016-06-24 14:00:22 +01001058 pci_dev_put(dev_priv->bridge_dev);
1059
1060 return ret;
1061}
1062
1063/**
1064 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
1065 * @dev_priv: device private
1066 */
1067static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
1068{
Chris Wilson0673ad42016-06-24 14:00:22 +01001069 intel_uncore_fini(dev_priv);
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001070 i915_mmio_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001071 pci_dev_put(dev_priv->bridge_dev);
1072}
1073
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001074static void intel_sanitize_options(struct drm_i915_private *dev_priv)
1075{
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001076 /*
1077 * i915.enable_ppgtt is read-only, so do an early pass to validate the
1078 * user's requested state against the hardware/driver capabilities. We
1079 * do this now so that we can print out any log messages once rather
1080 * than every time we check intel_enable_ppgtt().
1081 */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001082 i915_modparams.enable_ppgtt =
1083 intel_sanitize_enable_ppgtt(dev_priv,
1084 i915_modparams.enable_ppgtt);
1085 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915_modparams.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +01001086
Chuanxiao Dong67b7f332017-05-27 17:44:17 +08001087 intel_gvt_sanitize_options(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001088}
1089
Chris Wilson0673ad42016-06-24 14:00:22 +01001090/**
1091 * i915_driver_init_hw - setup state requiring device access
1092 * @dev_priv: device private
1093 *
1094 * Setup state that requires accessing the device, but doesn't require
1095 * exposing the driver via kernel internal or userspace interfaces.
1096 */
1097static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1098{
David Weinehall52a05c32016-08-22 13:32:44 +03001099 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001100 int ret;
1101
1102 if (i915_inject_load_failure())
1103 return -ENODEV;
1104
Michal Wajdeczko6a7e51f2017-12-21 21:57:33 +00001105 intel_device_info_runtime_init(mkwrite_device_info(dev_priv));
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001106
1107 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001108
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001109 i915_perf_init(dev_priv);
1110
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001111 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001112 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001113 goto err_perf;
Chris Wilson0673ad42016-06-24 14:00:22 +01001114
Chris Wilson9f172f62018-04-14 10:12:33 +01001115 /*
1116 * WARNING: Apparently we must kick fbdev drivers before vgacon,
1117 * otherwise the vga fbdev driver falls over.
1118 */
Chris Wilson0673ad42016-06-24 14:00:22 +01001119 ret = i915_kick_out_firmware_fb(dev_priv);
1120 if (ret) {
1121 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001122 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001123 }
1124
1125 ret = i915_kick_out_vgacon(dev_priv);
1126 if (ret) {
1127 DRM_ERROR("failed to remove conflicting VGA console\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001128 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001129 }
1130
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001131 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001132 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001133 goto err_ggtt;
Chris Wilson0088e522016-08-04 07:52:21 +01001134
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001135 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001136 if (ret) {
1137 DRM_ERROR("failed to enable GGTT\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001138 goto err_ggtt;
Chris Wilson0088e522016-08-04 07:52:21 +01001139 }
1140
David Weinehall52a05c32016-08-22 13:32:44 +03001141 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001142
1143 /* overlay on gen2 is broken and can't address above 1G */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001144 if (IS_GEN2(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001145 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001146 if (ret) {
1147 DRM_ERROR("failed to set DMA mask\n");
1148
Chris Wilson9f172f62018-04-14 10:12:33 +01001149 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001150 }
1151 }
1152
Chris Wilson0673ad42016-06-24 14:00:22 +01001153 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1154 * using 32bit addressing, overwriting memory if HWS is located
1155 * above 4GB.
1156 *
1157 * The documentation also mentions an issue with undefined
1158 * behaviour if any general state is accessed within a page above 4GB,
1159 * which also needs to be handled carefully.
1160 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001161 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001162 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001163
1164 if (ret) {
1165 DRM_ERROR("failed to set DMA mask\n");
1166
Chris Wilson9f172f62018-04-14 10:12:33 +01001167 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001168 }
1169 }
1170
Chris Wilson0673ad42016-06-24 14:00:22 +01001171 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1172 PM_QOS_DEFAULT_VALUE);
1173
1174 intel_uncore_sanitize(dev_priv);
1175
1176 intel_opregion_setup(dev_priv);
1177
1178 i915_gem_load_init_fences(dev_priv);
1179
1180 /* On the 945G/GM, the chipset reports the MSI capability on the
1181 * integrated graphics even though the support isn't actually there
1182 * according to the published specs. It doesn't appear to function
1183 * correctly in testing on 945G.
1184 * This may be a side effect of MSI having been made available for PEG
1185 * and the registers being closely associated.
1186 *
1187 * According to chipset errata, on the 965GM, MSI interrupts may
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001188 * be lost or delayed, and was defeatured. MSI interrupts seem to
1189 * get lost on g4x as well, and interrupt delivery seems to stay
1190 * properly dead afterwards. So we'll just disable them for all
1191 * pre-gen5 chipsets.
Chris Wilson0673ad42016-06-24 14:00:22 +01001192 */
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001193 if (INTEL_GEN(dev_priv) >= 5) {
David Weinehall52a05c32016-08-22 13:32:44 +03001194 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001195 DRM_DEBUG_DRIVER("can't enable MSI");
1196 }
1197
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001198 ret = intel_gvt_init(dev_priv);
1199 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001200 goto err_ggtt;
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001201
Chris Wilson0673ad42016-06-24 14:00:22 +01001202 return 0;
1203
Chris Wilson9f172f62018-04-14 10:12:33 +01001204err_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001205 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson9f172f62018-04-14 10:12:33 +01001206err_perf:
1207 i915_perf_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001208 return ret;
1209}
1210
1211/**
1212 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1213 * @dev_priv: device private
1214 */
1215static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1216{
David Weinehall52a05c32016-08-22 13:32:44 +03001217 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001218
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001219 i915_perf_fini(dev_priv);
1220
David Weinehall52a05c32016-08-22 13:32:44 +03001221 if (pdev->msi_enabled)
1222 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001223
1224 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001225 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001226}
1227
1228/**
1229 * i915_driver_register - register the driver with the rest of the system
1230 * @dev_priv: device private
1231 *
1232 * Perform any steps necessary to make the driver available via kernel
1233 * internal or userspace interfaces.
1234 */
1235static void i915_driver_register(struct drm_i915_private *dev_priv)
1236{
Chris Wilson91c8a322016-07-05 10:40:23 +01001237 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001238
Chris Wilson848b3652017-11-23 11:53:37 +00001239 i915_gem_shrinker_register(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001240 i915_pmu_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001241
1242 /*
1243 * Notify a valid surface after modesetting,
1244 * when running inside a VM.
1245 */
1246 if (intel_vgpu_active(dev_priv))
1247 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1248
1249 /* Reveal our presence to userspace */
1250 if (drm_dev_register(dev, 0) == 0) {
1251 i915_debugfs_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001252 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001253
1254 /* Depends on sysfs having been initialized */
1255 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001256 } else
1257 DRM_ERROR("Failed to register driver for userspace access!\n");
1258
1259 if (INTEL_INFO(dev_priv)->num_pipes) {
1260 /* Must be done after probing outputs */
1261 intel_opregion_register(dev_priv);
1262 acpi_video_register();
1263 }
1264
1265 if (IS_GEN5(dev_priv))
1266 intel_gpu_ips_init(dev_priv);
1267
Jerome Anandeef57322017-01-25 04:27:49 +05301268 intel_audio_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001269
1270 /*
1271 * Some ports require correctly set-up hpd registers for detection to
1272 * work properly (leading to ghost connected connector status), e.g. VGA
1273 * on gm45. Hence we can only set up the initial fbdev config after hpd
1274 * irqs are fully enabled. We do it last so that the async config
1275 * cannot run before the connectors are registered.
1276 */
1277 intel_fbdev_initial_config_async(dev);
Chris Wilson448aa912017-11-28 11:01:47 +00001278
1279 /*
1280 * We need to coordinate the hotplugs with the asynchronous fbdev
1281 * configuration, for which we use the fbdev->async_cookie.
1282 */
1283 if (INTEL_INFO(dev_priv)->num_pipes)
1284 drm_kms_helper_poll_init(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001285}
1286
1287/**
1288 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1289 * @dev_priv: device private
1290 */
1291static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1292{
Daniel Vetter4f256d82017-07-15 00:46:55 +02001293 intel_fbdev_unregister(dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301294 intel_audio_deinit(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001295
Chris Wilson448aa912017-11-28 11:01:47 +00001296 /*
1297 * After flushing the fbdev (incl. a late async config which will
1298 * have delayed queuing of a hotplug event), then flush the hotplug
1299 * events.
1300 */
1301 drm_kms_helper_poll_fini(&dev_priv->drm);
1302
Chris Wilson0673ad42016-06-24 14:00:22 +01001303 intel_gpu_ips_teardown();
1304 acpi_video_unregister();
1305 intel_opregion_unregister(dev_priv);
1306
Robert Bragg442b8c02016-11-07 19:49:53 +00001307 i915_perf_unregister(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001308 i915_pmu_unregister(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001309
David Weinehall694c2822016-08-22 13:32:43 +03001310 i915_teardown_sysfs(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001311 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001312
Chris Wilson848b3652017-11-23 11:53:37 +00001313 i915_gem_shrinker_unregister(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001314}
1315
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001316static void i915_welcome_messages(struct drm_i915_private *dev_priv)
1317{
1318 if (drm_debug & DRM_UT_DRIVER) {
1319 struct drm_printer p = drm_debug_printer("i915 device info:");
1320
1321 intel_device_info_dump(&dev_priv->info, &p);
1322 intel_device_info_dump_runtime(&dev_priv->info, &p);
1323 }
1324
1325 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1326 DRM_INFO("DRM_I915_DEBUG enabled\n");
1327 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1328 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
1329}
1330
Chris Wilson0673ad42016-06-24 14:00:22 +01001331/**
1332 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001333 * @pdev: PCI device
1334 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001335 *
1336 * The driver load routine has to do several things:
1337 * - drive output discovery via intel_modeset_init()
1338 * - initialize the memory manager
1339 * - allocate initial config memory
1340 * - setup the DRM framebuffer with the allocated memory
1341 */
Chris Wilson42f55512016-06-24 14:00:26 +01001342int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001343{
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001344 const struct intel_device_info *match_info =
1345 (struct intel_device_info *)ent->driver_data;
Chris Wilson0673ad42016-06-24 14:00:22 +01001346 struct drm_i915_private *dev_priv;
1347 int ret;
1348
Ville Syrjäläff4c3b72017-03-03 17:19:28 +02001349 /* Enable nuclear pageflip on ILK+ */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001350 if (!i915_modparams.nuclear_pageflip && match_info->gen < 5)
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001351 driver.driver_features &= ~DRIVER_ATOMIC;
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001352
Chris Wilson0673ad42016-06-24 14:00:22 +01001353 ret = -ENOMEM;
1354 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1355 if (dev_priv)
1356 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1357 if (ret) {
Tvrtko Ursulin87a67522016-12-06 19:04:13 +00001358 DRM_DEV_ERROR(&pdev->dev, "allocation failed\n");
Chris Wilsoncad36882017-02-10 16:35:21 +00001359 goto out_free;
Chris Wilson0673ad42016-06-24 14:00:22 +01001360 }
1361
Chris Wilson0673ad42016-06-24 14:00:22 +01001362 dev_priv->drm.pdev = pdev;
1363 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001364
1365 ret = pci_enable_device(pdev);
1366 if (ret)
Chris Wilsoncad36882017-02-10 16:35:21 +00001367 goto out_fini;
Chris Wilson0673ad42016-06-24 14:00:22 +01001368
1369 pci_set_drvdata(pdev, &dev_priv->drm);
Imre Deakadfdf852017-05-02 15:04:09 +03001370 /*
1371 * Disable the system suspend direct complete optimization, which can
1372 * leave the device suspended skipping the driver's suspend handlers
1373 * if the device was already runtime suspended. This is needed due to
1374 * the difference in our runtime and system suspend sequence and
1375 * becaue the HDA driver may require us to enable the audio power
1376 * domain during system suspend.
1377 */
Rafael J. Wysockic2eac4d2017-10-25 14:16:46 +02001378 dev_pm_set_driver_flags(&pdev->dev, DPM_FLAG_NEVER_SKIP);
Chris Wilson0673ad42016-06-24 14:00:22 +01001379
1380 ret = i915_driver_init_early(dev_priv, ent);
1381 if (ret < 0)
1382 goto out_pci_disable;
1383
1384 intel_runtime_pm_get(dev_priv);
1385
1386 ret = i915_driver_init_mmio(dev_priv);
1387 if (ret < 0)
1388 goto out_runtime_pm_put;
1389
1390 ret = i915_driver_init_hw(dev_priv);
1391 if (ret < 0)
1392 goto out_cleanup_mmio;
1393
1394 /*
1395 * TODO: move the vblank init and parts of modeset init steps into one
1396 * of the i915_driver_init_/i915_driver_register functions according
1397 * to the role/effect of the given init step.
1398 */
1399 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001400 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001401 INTEL_INFO(dev_priv)->num_pipes);
1402 if (ret)
1403 goto out_cleanup_hw;
1404 }
1405
Chris Wilson91c8a322016-07-05 10:40:23 +01001406 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001407 if (ret < 0)
Daniel Vetterbaf54382017-06-21 10:28:41 +02001408 goto out_cleanup_hw;
Chris Wilson0673ad42016-06-24 14:00:22 +01001409
1410 i915_driver_register(dev_priv);
1411
1412 intel_runtime_pm_enable(dev_priv);
1413
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05301414 intel_init_ipc(dev_priv);
Mahesh Kumara3a89862016-12-01 21:19:34 +05301415
Chris Wilson0673ad42016-06-24 14:00:22 +01001416 intel_runtime_pm_put(dev_priv);
1417
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001418 i915_welcome_messages(dev_priv);
1419
Chris Wilson0673ad42016-06-24 14:00:22 +01001420 return 0;
1421
Chris Wilson0673ad42016-06-24 14:00:22 +01001422out_cleanup_hw:
1423 i915_driver_cleanup_hw(dev_priv);
1424out_cleanup_mmio:
1425 i915_driver_cleanup_mmio(dev_priv);
1426out_runtime_pm_put:
1427 intel_runtime_pm_put(dev_priv);
1428 i915_driver_cleanup_early(dev_priv);
1429out_pci_disable:
1430 pci_disable_device(pdev);
Chris Wilsoncad36882017-02-10 16:35:21 +00001431out_fini:
Chris Wilson0673ad42016-06-24 14:00:22 +01001432 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
Chris Wilsoncad36882017-02-10 16:35:21 +00001433 drm_dev_fini(&dev_priv->drm);
1434out_free:
1435 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001436 return ret;
1437}
1438
Chris Wilson42f55512016-06-24 14:00:26 +01001439void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001440{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001441 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001442 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001443
Daniel Vetter99c539b2017-07-15 00:46:56 +02001444 i915_driver_unregister(dev_priv);
1445
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001446 if (i915_gem_suspend(dev_priv))
Chris Wilson42f55512016-06-24 14:00:26 +01001447 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001448
1449 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1450
Daniel Vetter18dddad2017-03-21 17:41:49 +01001451 drm_atomic_helper_shutdown(dev);
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001452
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001453 intel_gvt_cleanup(dev_priv);
1454
Chris Wilson0673ad42016-06-24 14:00:22 +01001455 intel_modeset_cleanup(dev);
1456
Hans de Goede785f0762018-02-14 09:21:49 +01001457 intel_bios_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001458
David Weinehall52a05c32016-08-22 13:32:44 +03001459 vga_switcheroo_unregister_client(pdev);
1460 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001461
1462 intel_csr_ucode_fini(dev_priv);
1463
1464 /* Free error state after interrupts are fully disabled. */
1465 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001466 i915_reset_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001467
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001468 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001469 intel_fbc_cleanup_cfb(dev_priv);
1470
1471 intel_power_domains_fini(dev_priv);
1472
1473 i915_driver_cleanup_hw(dev_priv);
1474 i915_driver_cleanup_mmio(dev_priv);
1475
1476 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Chris Wilsoncad36882017-02-10 16:35:21 +00001477}
1478
1479static void i915_driver_release(struct drm_device *dev)
1480{
1481 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001482
1483 i915_driver_cleanup_early(dev_priv);
Chris Wilsoncad36882017-02-10 16:35:21 +00001484 drm_dev_fini(&dev_priv->drm);
1485
1486 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001487}
1488
1489static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1490{
Chris Wilson829a0af2017-06-20 12:05:45 +01001491 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001492 int ret;
1493
Chris Wilson829a0af2017-06-20 12:05:45 +01001494 ret = i915_gem_open(i915, file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001495 if (ret)
1496 return ret;
1497
1498 return 0;
1499}
1500
1501/**
1502 * i915_driver_lastclose - clean up after all DRM clients have exited
1503 * @dev: DRM device
1504 *
1505 * Take care of cleaning up after all DRM clients have exited. In the
1506 * mode setting case, we want to restore the kernel's initial mode (just
1507 * in case the last client left us in a bad state).
1508 *
1509 * Additionally, in the non-mode setting case, we'll tear down the GTT
1510 * and DMA structures, since the kernel won't be using them, and clea
1511 * up any GEM state.
1512 */
1513static void i915_driver_lastclose(struct drm_device *dev)
1514{
1515 intel_fbdev_restore_mode(dev);
1516 vga_switcheroo_process_delayed_switch();
1517}
1518
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001519static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Chris Wilson0673ad42016-06-24 14:00:22 +01001520{
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001521 struct drm_i915_file_private *file_priv = file->driver_priv;
1522
Chris Wilson0673ad42016-06-24 14:00:22 +01001523 mutex_lock(&dev->struct_mutex);
Chris Wilson829a0af2017-06-20 12:05:45 +01001524 i915_gem_context_close(file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001525 i915_gem_release(dev, file);
1526 mutex_unlock(&dev->struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +01001527
1528 kfree(file_priv);
1529}
1530
Imre Deak07f9cd02014-08-18 14:42:45 +03001531static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1532{
Chris Wilson91c8a322016-07-05 10:40:23 +01001533 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001534 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001535
1536 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001537 for_each_intel_encoder(dev, encoder)
1538 if (encoder->suspend)
1539 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001540 drm_modeset_unlock_all(dev);
1541}
1542
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001543static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1544 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001545static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301546
Imre Deakbc872292015-11-18 17:32:30 +02001547static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1548{
1549#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1550 if (acpi_target_system_state() < ACPI_STATE_S3)
1551 return true;
1552#endif
1553 return false;
1554}
Sagar Kambleebc32822014-08-13 23:07:05 +05301555
Chris Wilson73b66f82018-05-25 10:26:29 +01001556static int i915_drm_prepare(struct drm_device *dev)
1557{
1558 struct drm_i915_private *i915 = to_i915(dev);
1559 int err;
1560
1561 /*
1562 * NB intel_display_suspend() may issue new requests after we've
1563 * ostensibly marked the GPU as ready-to-sleep here. We need to
1564 * split out that work and pull it forward so that after point,
1565 * the GPU is not woken again.
1566 */
1567 err = i915_gem_suspend(i915);
1568 if (err)
1569 dev_err(&i915->drm.pdev->dev,
1570 "GEM idle failed, suspend/resume might fail\n");
1571
1572 return err;
1573}
1574
Imre Deak5e365c32014-10-23 19:23:25 +03001575static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001576{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001577 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001578 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001579 pci_power_t opregion_target_state;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001580
Zhang Ruib8efb172013-02-05 15:41:53 +08001581 /* ignore lid events during suspend */
1582 mutex_lock(&dev_priv->modeset_restore_lock);
1583 dev_priv->modeset_restore = MODESET_SUSPENDED;
1584 mutex_unlock(&dev_priv->modeset_restore_lock);
1585
Imre Deak1f814da2015-12-16 02:52:19 +02001586 disable_rpm_wakeref_asserts(dev_priv);
1587
Paulo Zanonic67a4702013-08-19 13:18:09 -03001588 /* We do a lot of poking in a lot of registers, make sure they work
1589 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001590 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001591
Dave Airlie5bcf7192010-12-07 09:20:40 +10001592 drm_kms_helper_poll_disable(dev);
1593
David Weinehall52a05c32016-08-22 13:32:44 +03001594 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001595
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001596 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001597
1598 intel_dp_mst_suspend(dev);
1599
1600 intel_runtime_pm_disable_interrupts(dev_priv);
1601 intel_hpd_cancel_work(dev_priv);
1602
1603 intel_suspend_encoders(dev_priv);
1604
Ville Syrjälä712bf362016-10-31 22:37:23 +02001605 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001606
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001607 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001608
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001609 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001610
Imre Deakbc872292015-11-18 17:32:30 +02001611 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001612 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001613
Hans de Goede68f60942017-02-10 11:28:01 +01001614 intel_uncore_suspend(dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01001615 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001616
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001617 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001618
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001619 dev_priv->suspend_count++;
1620
Imre Deakf74ed082016-04-18 14:48:21 +03001621 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001622
Imre Deak1f814da2015-12-16 02:52:19 +02001623 enable_rpm_wakeref_asserts(dev_priv);
1624
Chris Wilson73b66f82018-05-25 10:26:29 +01001625 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001626}
1627
David Weinehallc49d13e2016-08-22 13:32:42 +03001628static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001629{
David Weinehallc49d13e2016-08-22 13:32:42 +03001630 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001631 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakc3c09c92014-10-23 19:23:15 +03001632 int ret;
1633
Imre Deak1f814da2015-12-16 02:52:19 +02001634 disable_rpm_wakeref_asserts(dev_priv);
1635
Imre Deak4c494a52016-10-13 14:34:06 +03001636 intel_display_set_init_power(dev_priv, false);
1637
Imre Deakbc872292015-11-18 17:32:30 +02001638 /*
1639 * In case of firmware assisted context save/restore don't manually
1640 * deinit the power domains. This also means the CSR/DMC firmware will
1641 * stay active, it will power down any HW resources as required and
1642 * also enable deeper system power states that would be blocked if the
1643 * firmware was inactive.
1644 */
Imre Deak0f906032018-03-22 16:36:42 +02001645 if (IS_GEN9_LP(dev_priv) || hibernation || !suspend_to_idle(dev_priv) ||
1646 dev_priv->csr.dmc_payload == NULL) {
Imre Deakbc872292015-11-18 17:32:30 +02001647 intel_power_domains_suspend(dev_priv);
Imre Deak0f906032018-03-22 16:36:42 +02001648 dev_priv->power_domains_suspended = true;
1649 }
Imre Deak73dfc222015-11-17 17:33:53 +02001650
Imre Deak507e1262016-04-20 20:27:54 +03001651 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001652 if (IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001653 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001654 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001655 hsw_enable_pc8(dev_priv);
1656 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1657 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001658
1659 if (ret) {
1660 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deak0f906032018-03-22 16:36:42 +02001661 if (dev_priv->power_domains_suspended) {
Imre Deakbc872292015-11-18 17:32:30 +02001662 intel_power_domains_init_hw(dev_priv, true);
Imre Deak0f906032018-03-22 16:36:42 +02001663 dev_priv->power_domains_suspended = false;
1664 }
Imre Deakc3c09c92014-10-23 19:23:15 +03001665
Imre Deak1f814da2015-12-16 02:52:19 +02001666 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001667 }
1668
David Weinehall52a05c32016-08-22 13:32:44 +03001669 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001670 /*
Imre Deak54875572015-06-30 17:06:47 +03001671 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001672 * the device even though it's already in D3 and hang the machine. So
1673 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001674 * power down the device properly. The issue was seen on multiple old
1675 * GENs with different BIOS vendors, so having an explicit blacklist
1676 * is inpractical; apply the workaround on everything pre GEN6. The
1677 * platforms where the issue was seen:
1678 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1679 * Fujitsu FSC S7110
1680 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001681 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00001682 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001683 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001684
Imre Deak1f814da2015-12-16 02:52:19 +02001685out:
1686 enable_rpm_wakeref_asserts(dev_priv);
1687
1688 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001689}
1690
Matthew Aulda9a251c2016-12-02 10:24:11 +00001691static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001692{
1693 int error;
1694
Chris Wilsonded8b072016-07-05 10:40:22 +01001695 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001696 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001697 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001698 return -ENODEV;
1699 }
1700
Imre Deak0b14cbd2014-09-10 18:16:55 +03001701 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1702 state.event != PM_EVENT_FREEZE))
1703 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001704
1705 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1706 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001707
Imre Deak5e365c32014-10-23 19:23:25 +03001708 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001709 if (error)
1710 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001711
Imre Deakab3be732015-03-02 13:04:41 +02001712 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001713}
1714
Imre Deak5e365c32014-10-23 19:23:25 +03001715static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001716{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001717 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001718 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001719
Imre Deak1f814da2015-12-16 02:52:19 +02001720 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001721 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001722
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001723 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001724 if (ret)
1725 DRM_ERROR("failed to re-enable GGTT\n");
1726
Imre Deakf74ed082016-04-18 14:48:21 +03001727 intel_csr_ucode_resume(dev_priv);
1728
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001729 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03001730 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001731 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001732
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001733 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01001734
Peter Antoine364aece2015-05-11 08:50:45 +01001735 /*
1736 * Interrupts have to be enabled before any batches are run. If not the
1737 * GPU will hang. i915_gem_init_hw() will initiate batches to
1738 * update/restore the context.
1739 *
Imre Deak908764f2016-11-29 21:40:29 +02001740 * drm_mode_config_reset() needs AUX interrupts.
1741 *
Peter Antoine364aece2015-05-11 08:50:45 +01001742 * Modeset enabling in intel_modeset_init_hw() also needs working
1743 * interrupts.
1744 */
1745 intel_runtime_pm_enable_interrupts(dev_priv);
1746
Imre Deak908764f2016-11-29 21:40:29 +02001747 drm_mode_config_reset(dev);
1748
Chris Wilson37cd3302017-11-12 11:27:38 +00001749 i915_gem_resume(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001750
Daniel Vetterd5818932015-02-23 12:03:26 +01001751 intel_modeset_init_hw(dev);
Ville Syrjälä675f7ff2017-11-16 18:02:15 +02001752 intel_init_clock_gating(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001753
1754 spin_lock_irq(&dev_priv->irq_lock);
1755 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001756 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001757 spin_unlock_irq(&dev_priv->irq_lock);
1758
Daniel Vetterd5818932015-02-23 12:03:26 +01001759 intel_dp_mst_resume(dev);
1760
Lyudea16b7652016-03-11 10:57:01 -05001761 intel_display_resume(dev);
1762
Lyudee0b70062016-11-01 21:06:30 -04001763 drm_kms_helper_poll_enable(dev);
1764
Daniel Vetterd5818932015-02-23 12:03:26 +01001765 /*
1766 * ... but also need to make sure that hotplug processing
1767 * doesn't cause havoc. Like in the driver load code we don't
1768 * bother with the tiny race here where we might loose hotplug
1769 * notifications.
1770 * */
1771 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001772
Chris Wilson03d92e42016-05-23 15:08:10 +01001773 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001774
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001775 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001776
Zhang Ruib8efb172013-02-05 15:41:53 +08001777 mutex_lock(&dev_priv->modeset_restore_lock);
1778 dev_priv->modeset_restore = MODESET_DONE;
1779 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001780
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001781 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001782
Imre Deak1f814da2015-12-16 02:52:19 +02001783 enable_rpm_wakeref_asserts(dev_priv);
1784
Chris Wilson074c6ad2014-04-09 09:19:43 +01001785 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001786}
1787
Imre Deak5e365c32014-10-23 19:23:25 +03001788static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001789{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001790 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001791 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001792 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001793
Imre Deak76c4b252014-04-01 19:55:22 +03001794 /*
1795 * We have a resume ordering issue with the snd-hda driver also
1796 * requiring our device to be power up. Due to the lack of a
1797 * parent/child relationship we currently solve this with an early
1798 * resume hook.
1799 *
1800 * FIXME: This should be solved with a special hdmi sink device or
1801 * similar so that power domains can be employed.
1802 */
Imre Deak44410cd2016-04-18 14:45:54 +03001803
1804 /*
1805 * Note that we need to set the power state explicitly, since we
1806 * powered off the device during freeze and the PCI core won't power
1807 * it back up for us during thaw. Powering off the device during
1808 * freeze is not a hard requirement though, and during the
1809 * suspend/resume phases the PCI core makes sure we get here with the
1810 * device powered on. So in case we change our freeze logic and keep
1811 * the device powered we can also remove the following set power state
1812 * call.
1813 */
David Weinehall52a05c32016-08-22 13:32:44 +03001814 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001815 if (ret) {
1816 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1817 goto out;
1818 }
1819
1820 /*
1821 * Note that pci_enable_device() first enables any parent bridge
1822 * device and only then sets the power state for this device. The
1823 * bridge enabling is a nop though, since bridge devices are resumed
1824 * first. The order of enabling power and enabling the device is
1825 * imposed by the PCI core as described above, so here we preserve the
1826 * same order for the freeze/thaw phases.
1827 *
1828 * TODO: eventually we should remove pci_disable_device() /
1829 * pci_enable_enable_device() from suspend/resume. Due to how they
1830 * depend on the device enable refcount we can't anyway depend on them
1831 * disabling/enabling the device.
1832 */
David Weinehall52a05c32016-08-22 13:32:44 +03001833 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001834 ret = -EIO;
1835 goto out;
1836 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001837
David Weinehall52a05c32016-08-22 13:32:44 +03001838 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001839
Imre Deak1f814da2015-12-16 02:52:19 +02001840 disable_rpm_wakeref_asserts(dev_priv);
1841
Wayne Boyer666a4532015-12-09 12:29:35 -08001842 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001843 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001844 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001845 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1846 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001847
Hans de Goede68f60942017-02-10 11:28:01 +01001848 intel_uncore_resume_early(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001849
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001850 if (IS_GEN9_LP(dev_priv)) {
Imre Deak0f906032018-03-22 16:36:42 +02001851 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001852 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001853 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001854 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001855 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001856
Chris Wilsondc979972016-05-10 14:10:04 +01001857 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001858
Imre Deak0f906032018-03-22 16:36:42 +02001859 if (dev_priv->power_domains_suspended)
Imre Deakbc872292015-11-18 17:32:30 +02001860 intel_power_domains_init_hw(dev_priv, true);
Maarten Lankhorstac25dfe2018-01-16 16:53:24 +01001861 else
1862 intel_display_set_init_power(dev_priv, true);
Imre Deakbc872292015-11-18 17:32:30 +02001863
Chris Wilson24145512017-01-24 11:01:35 +00001864 i915_gem_sanitize(dev_priv);
1865
Imre Deak6e35e8a2016-04-18 10:04:19 +03001866 enable_rpm_wakeref_asserts(dev_priv);
1867
Imre Deakbc872292015-11-18 17:32:30 +02001868out:
Imre Deak0f906032018-03-22 16:36:42 +02001869 dev_priv->power_domains_suspended = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001870
1871 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001872}
1873
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00001874static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001875{
Imre Deak50a00722014-10-23 19:23:17 +03001876 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001877
Imre Deak097dd832014-10-23 19:23:19 +03001878 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1879 return 0;
1880
Imre Deak5e365c32014-10-23 19:23:25 +03001881 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001882 if (ret)
1883 return ret;
1884
Imre Deak5a175142014-10-23 19:23:18 +03001885 return i915_drm_resume(dev);
1886}
1887
Ben Gamari11ed50e2009-09-14 17:48:45 -04001888/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001889 * i915_reset - reset chip after a hang
Chris Wilson535275d2017-07-21 13:32:37 +01001890 * @i915: #drm_i915_private to reset
Chris Wilsond0667e92018-04-06 23:03:54 +01001891 * @stalled_mask: mask of the stalled engines with the guilty requests
1892 * @reason: user error message for why we are resetting
Ben Gamari11ed50e2009-09-14 17:48:45 -04001893 *
Chris Wilson780f2622016-09-09 14:11:52 +01001894 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1895 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001896 *
Chris Wilson221fe792016-09-09 14:11:51 +01001897 * Caller must hold the struct_mutex.
1898 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04001899 * Procedure is fairly simple:
1900 * - reset the chip using the reset reg
1901 * - re-init context state
1902 * - re-init hardware status page
1903 * - re-init ring buffer
1904 * - re-init interrupt state
1905 * - re-init display
1906 */
Chris Wilsond0667e92018-04-06 23:03:54 +01001907void i915_reset(struct drm_i915_private *i915,
1908 unsigned int stalled_mask,
1909 const char *reason)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001910{
Chris Wilson535275d2017-07-21 13:32:37 +01001911 struct i915_gpu_error *error = &i915->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001912 int ret;
Chris Wilsonf7096d42017-12-01 12:20:11 +00001913 int i;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001914
Chris Wilson02866672018-03-30 14:18:01 +01001915 GEM_TRACE("flags=%lx\n", error->flags);
1916
Chris Wilsonf7096d42017-12-01 12:20:11 +00001917 might_sleep();
Chris Wilson535275d2017-07-21 13:32:37 +01001918 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001919 GEM_BUG_ON(!test_bit(I915_RESET_BACKOFF, &error->flags));
Chris Wilson221fe792016-09-09 14:11:51 +01001920
Chris Wilson8c185ec2017-03-16 17:13:02 +00001921 if (!test_bit(I915_RESET_HANDOFF, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01001922 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001923
Chris Wilsond98c52c2016-04-13 17:35:05 +01001924 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson535275d2017-07-21 13:32:37 +01001925 if (!i915_gem_unset_wedged(i915))
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001926 goto wakeup;
1927
Chris Wilsond0667e92018-04-06 23:03:54 +01001928 if (reason)
1929 dev_notice(i915->drm.dev, "Resetting chip for %s\n", reason);
Chris Wilson8af29b02016-09-09 14:11:47 +01001930 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001931
Chris Wilson535275d2017-07-21 13:32:37 +01001932 disable_irq(i915->drm.irq);
1933 ret = i915_gem_reset_prepare(i915);
Chris Wilson0e178ae2017-01-17 17:59:06 +02001934 if (ret) {
Chris Wilson107783d2017-12-05 17:27:57 +00001935 dev_err(i915->drm.dev, "GPU recovery failed\n");
Chris Wilson107783d2017-12-05 17:27:57 +00001936 goto taint;
Chris Wilson0e178ae2017-01-17 17:59:06 +02001937 }
Chris Wilson9e60ab02016-10-04 21:11:28 +01001938
Chris Wilsonf7096d42017-12-01 12:20:11 +00001939 if (!intel_has_gpu_reset(i915)) {
Chris Wilson3ef98f52017-12-11 20:40:40 +00001940 if (i915_modparams.reset)
1941 dev_err(i915->drm.dev, "GPU reset not supported\n");
1942 else
1943 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsonf7096d42017-12-01 12:20:11 +00001944 goto error;
1945 }
1946
1947 for (i = 0; i < 3; i++) {
1948 ret = intel_gpu_reset(i915, ALL_ENGINES);
1949 if (ret == 0)
1950 break;
1951
1952 msleep(100);
1953 }
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001954 if (ret) {
Chris Wilsonf7096d42017-12-01 12:20:11 +00001955 dev_err(i915->drm.dev, "Failed to reset chip\n");
Chris Wilson107783d2017-12-05 17:27:57 +00001956 goto taint;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001957 }
1958
1959 /* Ok, now get things going again... */
1960
1961 /*
1962 * Everything depends on having the GTT running, so we need to start
Chris Wilson0db8c962017-09-06 12:14:05 +01001963 * there.
1964 */
1965 ret = i915_ggtt_enable_hw(i915);
1966 if (ret) {
Chris Wilson8177e112018-02-07 11:15:45 +00001967 DRM_ERROR("Failed to re-enable GGTT following reset (%d)\n",
1968 ret);
Chris Wilson0db8c962017-09-06 12:14:05 +01001969 goto error;
1970 }
1971
Chris Wilsond0667e92018-04-06 23:03:54 +01001972 i915_gem_reset(i915, stalled_mask);
Chris Wilsona31d73c2017-12-17 13:28:50 +00001973 intel_overlay_reset(i915);
1974
Chris Wilson0db8c962017-09-06 12:14:05 +01001975 /*
Ben Gamari11ed50e2009-09-14 17:48:45 -04001976 * Next we need to restore the context, but we don't use those
1977 * yet either...
1978 *
1979 * Ring buffer needs to be re-initialized in the KMS case, or if X
1980 * was running at the time of the reset (i.e. we weren't VT
1981 * switched away).
1982 */
Chris Wilson535275d2017-07-21 13:32:37 +01001983 ret = i915_gem_init_hw(i915);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001984 if (ret) {
Chris Wilson8177e112018-02-07 11:15:45 +00001985 DRM_ERROR("Failed to initialise HW following reset (%d)\n",
1986 ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001987 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001988 }
1989
Chris Wilson535275d2017-07-21 13:32:37 +01001990 i915_queue_hangcheck(i915);
Chris Wilsonc2a126a2016-11-22 14:41:19 +00001991
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001992finish:
Chris Wilson535275d2017-07-21 13:32:37 +01001993 i915_gem_reset_finish(i915);
1994 enable_irq(i915->drm.irq);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001995
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001996wakeup:
Chris Wilson8c185ec2017-03-16 17:13:02 +00001997 clear_bit(I915_RESET_HANDOFF, &error->flags);
1998 wake_up_bit(&error->flags, I915_RESET_HANDOFF);
Chris Wilson780f2622016-09-09 14:11:52 +01001999 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01002000
Chris Wilson107783d2017-12-05 17:27:57 +00002001taint:
2002 /*
2003 * History tells us that if we cannot reset the GPU now, we
2004 * never will. This then impacts everything that is run
2005 * subsequently. On failing the reset, we mark the driver
2006 * as wedged, preventing further execution on the GPU.
2007 * We also want to go one step further and add a taint to the
2008 * kernel so that any subsequent faults can be traced back to
2009 * this failure. This is important for CI, where if the
2010 * GPU/driver fails we would like to reboot and restart testing
2011 * rather than continue on into oblivion. For everyone else,
2012 * the system should still plod along, but they have been warned!
2013 */
2014 add_taint(TAINT_WARN, LOCKDEP_STILL_OK);
Chris Wilsond98c52c2016-04-13 17:35:05 +01002015error:
Chris Wilson535275d2017-07-21 13:32:37 +01002016 i915_gem_set_wedged(i915);
Chris Wilsone61e0f52018-02-21 09:56:36 +00002017 i915_retire_requests(i915);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00002018 goto finish;
Ben Gamari11ed50e2009-09-14 17:48:45 -04002019}
2020
Michel Thierry6acbea82017-10-31 15:53:09 -07002021static inline int intel_gt_reset_engine(struct drm_i915_private *dev_priv,
2022 struct intel_engine_cs *engine)
2023{
2024 return intel_gpu_reset(dev_priv, intel_engine_flag(engine));
2025}
2026
Michel Thierry142bc7d2017-06-20 10:57:46 +01002027/**
2028 * i915_reset_engine - reset GPU engine to recover from a hang
2029 * @engine: engine to reset
Chris Wilsonce800752018-03-20 10:04:49 +00002030 * @msg: reason for GPU reset; or NULL for no dev_notice()
Michel Thierry142bc7d2017-06-20 10:57:46 +01002031 *
2032 * Reset a specific GPU engine. Useful if a hang is detected.
2033 * Returns zero on successful reset or otherwise an error code.
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002034 *
2035 * Procedure is:
2036 * - identifies the request that caused the hang and it is dropped
2037 * - reset engine (which will force the engine to idle)
2038 * - re-init/configure engine
Michel Thierry142bc7d2017-06-20 10:57:46 +01002039 */
Chris Wilsonce800752018-03-20 10:04:49 +00002040int i915_reset_engine(struct intel_engine_cs *engine, const char *msg)
Michel Thierry142bc7d2017-06-20 10:57:46 +01002041{
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002042 struct i915_gpu_error *error = &engine->i915->gpu_error;
Chris Wilsone61e0f52018-02-21 09:56:36 +00002043 struct i915_request *active_request;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002044 int ret;
2045
Chris Wilson02866672018-03-30 14:18:01 +01002046 GEM_TRACE("%s flags=%lx\n", engine->name, error->flags);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002047 GEM_BUG_ON(!test_bit(I915_RESET_ENGINE + engine->id, &error->flags));
2048
Chris Wilsonf6ba181a2017-12-16 00:22:06 +00002049 active_request = i915_gem_reset_prepare_engine(engine);
2050 if (IS_ERR_OR_NULL(active_request)) {
2051 /* Either the previous reset failed, or we pardon the reset. */
2052 ret = PTR_ERR(active_request);
2053 goto out;
2054 }
2055
Chris Wilsonce800752018-03-20 10:04:49 +00002056 if (msg)
Chris Wilson535275d2017-07-21 13:32:37 +01002057 dev_notice(engine->i915->drm.dev,
Chris Wilsonce800752018-03-20 10:04:49 +00002058 "Resetting %s for %s\n", engine->name, msg);
Chris Wilson73676122017-07-21 13:32:31 +01002059 error->reset_engine_count[engine->id]++;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002060
Michel Thierry6acbea82017-10-31 15:53:09 -07002061 if (!engine->i915->guc.execbuf_client)
2062 ret = intel_gt_reset_engine(engine->i915, engine);
2063 else
2064 ret = intel_guc_reset_engine(&engine->i915->guc, engine);
Chris Wilson0364cd12017-07-21 13:32:21 +01002065 if (ret) {
2066 /* If we fail here, we expect to fallback to a global reset */
Michel Thierry6acbea82017-10-31 15:53:09 -07002067 DRM_DEBUG_DRIVER("%sFailed to reset %s, ret=%d\n",
2068 engine->i915->guc.execbuf_client ? "GuC " : "",
Chris Wilson0364cd12017-07-21 13:32:21 +01002069 engine->name, ret);
2070 goto out;
2071 }
Chris Wilsonb4f3e162017-07-21 13:32:20 +01002072
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002073 /*
2074 * The request that caused the hang is stuck on elsp, we know the
2075 * active request and can drop it, adjust head to skip the offending
2076 * request to resume executing remaining requests in the queue.
2077 */
Chris Wilsonbba08692018-04-06 23:03:53 +01002078 i915_gem_reset_engine(engine, active_request, true);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002079
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002080 /*
2081 * The engine and its registers (and workarounds in case of render)
2082 * have been reset to their default values. Follow the init_ring
2083 * process to program RING_MODE, HWSP and re-enable submission.
2084 */
2085 ret = engine->init_hw(engine);
Michel Thierry702c8f82017-06-20 10:57:48 +01002086 if (ret)
2087 goto out;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002088
2089out:
Chris Wilson0364cd12017-07-21 13:32:21 +01002090 i915_gem_reset_finish_engine(engine);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002091 return ret;
Michel Thierry142bc7d2017-06-20 10:57:46 +01002092}
2093
Chris Wilson73b66f82018-05-25 10:26:29 +01002094static int i915_pm_prepare(struct device *kdev)
2095{
2096 struct pci_dev *pdev = to_pci_dev(kdev);
2097 struct drm_device *dev = pci_get_drvdata(pdev);
2098
2099 if (!dev) {
2100 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
2101 return -ENODEV;
2102 }
2103
2104 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2105 return 0;
2106
2107 return i915_drm_prepare(dev);
2108}
2109
David Weinehallc49d13e2016-08-22 13:32:42 +03002110static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002111{
David Weinehallc49d13e2016-08-22 13:32:42 +03002112 struct pci_dev *pdev = to_pci_dev(kdev);
2113 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002114
David Weinehallc49d13e2016-08-22 13:32:42 +03002115 if (!dev) {
2116 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002117 return -ENODEV;
2118 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002119
David Weinehallc49d13e2016-08-22 13:32:42 +03002120 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10002121 return 0;
2122
David Weinehallc49d13e2016-08-22 13:32:42 +03002123 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002124}
2125
David Weinehallc49d13e2016-08-22 13:32:42 +03002126static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002127{
David Weinehallc49d13e2016-08-22 13:32:42 +03002128 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002129
2130 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01002131 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03002132 * requiring our device to be power up. Due to the lack of a
2133 * parent/child relationship we currently solve this with an late
2134 * suspend hook.
2135 *
2136 * FIXME: This should be solved with a special hdmi sink device or
2137 * similar so that power domains can be employed.
2138 */
David Weinehallc49d13e2016-08-22 13:32:42 +03002139 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03002140 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002141
David Weinehallc49d13e2016-08-22 13:32:42 +03002142 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02002143}
2144
David Weinehallc49d13e2016-08-22 13:32:42 +03002145static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02002146{
David Weinehallc49d13e2016-08-22 13:32:42 +03002147 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02002148
David Weinehallc49d13e2016-08-22 13:32:42 +03002149 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02002150 return 0;
2151
David Weinehallc49d13e2016-08-22 13:32:42 +03002152 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002153}
2154
David Weinehallc49d13e2016-08-22 13:32:42 +03002155static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002156{
David Weinehallc49d13e2016-08-22 13:32:42 +03002157 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002158
David Weinehallc49d13e2016-08-22 13:32:42 +03002159 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002160 return 0;
2161
David Weinehallc49d13e2016-08-22 13:32:42 +03002162 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002163}
2164
David Weinehallc49d13e2016-08-22 13:32:42 +03002165static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002166{
David Weinehallc49d13e2016-08-22 13:32:42 +03002167 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002168
David Weinehallc49d13e2016-08-22 13:32:42 +03002169 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002170 return 0;
2171
David Weinehallc49d13e2016-08-22 13:32:42 +03002172 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002173}
2174
Chris Wilson1f19ac22016-05-14 07:26:32 +01002175/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03002176static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002177{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002178 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson6a800ea2016-09-21 14:51:07 +01002179 int ret;
2180
Imre Deakdd9f31c2017-08-16 17:46:07 +03002181 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2182 ret = i915_drm_suspend(dev);
2183 if (ret)
2184 return ret;
2185 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01002186
2187 ret = i915_gem_freeze(kdev_to_i915(kdev));
2188 if (ret)
2189 return ret;
2190
2191 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002192}
2193
David Weinehallc49d13e2016-08-22 13:32:42 +03002194static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002195{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002196 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson461fb992016-05-14 07:26:33 +01002197 int ret;
2198
Imre Deakdd9f31c2017-08-16 17:46:07 +03002199 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2200 ret = i915_drm_suspend_late(dev, true);
2201 if (ret)
2202 return ret;
2203 }
Chris Wilson461fb992016-05-14 07:26:33 +01002204
David Weinehallc49d13e2016-08-22 13:32:42 +03002205 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01002206 if (ret)
2207 return ret;
2208
2209 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002210}
2211
2212/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002213static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002214{
David Weinehallc49d13e2016-08-22 13:32:42 +03002215 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002216}
2217
David Weinehallc49d13e2016-08-22 13:32:42 +03002218static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002219{
David Weinehallc49d13e2016-08-22 13:32:42 +03002220 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002221}
2222
2223/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002224static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002225{
David Weinehallc49d13e2016-08-22 13:32:42 +03002226 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002227}
2228
David Weinehallc49d13e2016-08-22 13:32:42 +03002229static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002230{
David Weinehallc49d13e2016-08-22 13:32:42 +03002231 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002232}
2233
Imre Deakddeea5b2014-05-05 15:19:56 +03002234/*
2235 * Save all Gunit registers that may be lost after a D3 and a subsequent
2236 * S0i[R123] transition. The list of registers needing a save/restore is
2237 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2238 * registers in the following way:
2239 * - Driver: saved/restored by the driver
2240 * - Punit : saved/restored by the Punit firmware
2241 * - No, w/o marking: no need to save/restore, since the register is R/O or
2242 * used internally by the HW in a way that doesn't depend
2243 * keeping the content across a suspend/resume.
2244 * - Debug : used for debugging
2245 *
2246 * We save/restore all registers marked with 'Driver', with the following
2247 * exceptions:
2248 * - Registers out of use, including also registers marked with 'Debug'.
2249 * These have no effect on the driver's operation, so we don't save/restore
2250 * them to reduce the overhead.
2251 * - Registers that are fully setup by an initialization function called from
2252 * the resume path. For example many clock gating and RPS/RC6 registers.
2253 * - Registers that provide the right functionality with their reset defaults.
2254 *
2255 * TODO: Except for registers that based on the above 3 criteria can be safely
2256 * ignored, we save/restore all others, practically treating the HW context as
2257 * a black-box for the driver. Further investigation is needed to reduce the
2258 * saved/restored registers even further, by following the same 3 criteria.
2259 */
2260static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2261{
2262 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2263 int i;
2264
2265 /* GAM 0x4000-0x4770 */
2266 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2267 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2268 s->arb_mode = I915_READ(ARB_MODE);
2269 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2270 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2271
2272 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002273 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002274
2275 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002276 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002277
2278 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2279 s->ecochk = I915_READ(GAM_ECOCHK);
2280 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2281 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2282
2283 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2284
2285 /* MBC 0x9024-0x91D0, 0x8500 */
2286 s->g3dctl = I915_READ(VLV_G3DCTL);
2287 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2288 s->mbctl = I915_READ(GEN6_MBCTL);
2289
2290 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2291 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2292 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2293 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2294 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2295 s->rstctl = I915_READ(GEN6_RSTCTL);
2296 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2297
2298 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2299 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2300 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2301 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2302 s->ecobus = I915_READ(ECOBUS);
2303 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2304 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2305 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2306 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2307 s->rcedata = I915_READ(VLV_RCEDATA);
2308 s->spare2gh = I915_READ(VLV_SPAREG2H);
2309
2310 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2311 s->gt_imr = I915_READ(GTIMR);
2312 s->gt_ier = I915_READ(GTIER);
2313 s->pm_imr = I915_READ(GEN6_PMIMR);
2314 s->pm_ier = I915_READ(GEN6_PMIER);
2315
2316 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002317 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002318
2319 /* GT SA CZ domain, 0x100000-0x138124 */
2320 s->tilectl = I915_READ(TILECTL);
2321 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2322 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2323 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2324 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2325
2326 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2327 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2328 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002329 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002330 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2331
2332 /*
2333 * Not saving any of:
2334 * DFT, 0x9800-0x9EC0
2335 * SARB, 0xB000-0xB1FC
2336 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2337 * PCI CFG
2338 */
2339}
2340
2341static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2342{
2343 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2344 u32 val;
2345 int i;
2346
2347 /* GAM 0x4000-0x4770 */
2348 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2349 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2350 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2351 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2352 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2353
2354 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002355 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002356
2357 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002358 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002359
2360 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2361 I915_WRITE(GAM_ECOCHK, s->ecochk);
2362 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2363 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2364
2365 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2366
2367 /* MBC 0x9024-0x91D0, 0x8500 */
2368 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2369 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2370 I915_WRITE(GEN6_MBCTL, s->mbctl);
2371
2372 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2373 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2374 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2375 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2376 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2377 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2378 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2379
2380 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2381 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2382 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2383 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2384 I915_WRITE(ECOBUS, s->ecobus);
2385 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2386 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2387 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2388 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2389 I915_WRITE(VLV_RCEDATA, s->rcedata);
2390 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2391
2392 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2393 I915_WRITE(GTIMR, s->gt_imr);
2394 I915_WRITE(GTIER, s->gt_ier);
2395 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2396 I915_WRITE(GEN6_PMIER, s->pm_ier);
2397
2398 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002399 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002400
2401 /* GT SA CZ domain, 0x100000-0x138124 */
2402 I915_WRITE(TILECTL, s->tilectl);
2403 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2404 /*
2405 * Preserve the GT allow wake and GFX force clock bit, they are not
2406 * be restored, as they are used to control the s0ix suspend/resume
2407 * sequence by the caller.
2408 */
2409 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2410 val &= VLV_GTLC_ALLOWWAKEREQ;
2411 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2412 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2413
2414 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2415 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2416 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2417 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2418
2419 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2420
2421 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2422 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2423 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002424 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002425 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2426}
2427
Chris Wilson3dd14c02017-04-21 14:58:15 +01002428static int vlv_wait_for_pw_status(struct drm_i915_private *dev_priv,
2429 u32 mask, u32 val)
2430{
2431 /* The HW does not like us polling for PW_STATUS frequently, so
2432 * use the sleeping loop rather than risk the busy spin within
2433 * intel_wait_for_register().
2434 *
2435 * Transitioning between RC6 states should be at most 2ms (see
2436 * valleyview_enable_rps) so use a 3ms timeout.
2437 */
2438 return wait_for((I915_READ_NOTRACE(VLV_GTLC_PW_STATUS) & mask) == val,
2439 3);
2440}
2441
Imre Deak650ad972014-04-18 16:35:02 +03002442int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2443{
2444 u32 val;
2445 int err;
2446
Imre Deak650ad972014-04-18 16:35:02 +03002447 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2448 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2449 if (force_on)
2450 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2451 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2452
2453 if (!force_on)
2454 return 0;
2455
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002456 err = intel_wait_for_register(dev_priv,
2457 VLV_GTLC_SURVIVABILITY_REG,
2458 VLV_GFX_CLK_STATUS_BIT,
2459 VLV_GFX_CLK_STATUS_BIT,
2460 20);
Imre Deak650ad972014-04-18 16:35:02 +03002461 if (err)
2462 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2463 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2464
2465 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002466}
2467
Imre Deakddeea5b2014-05-05 15:19:56 +03002468static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2469{
Chris Wilson3dd14c02017-04-21 14:58:15 +01002470 u32 mask;
Imre Deakddeea5b2014-05-05 15:19:56 +03002471 u32 val;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002472 int err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002473
2474 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2475 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2476 if (allow)
2477 val |= VLV_GTLC_ALLOWWAKEREQ;
2478 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2479 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2480
Chris Wilson3dd14c02017-04-21 14:58:15 +01002481 mask = VLV_GTLC_ALLOWWAKEACK;
2482 val = allow ? mask : 0;
2483
2484 err = vlv_wait_for_pw_status(dev_priv, mask, val);
Imre Deakddeea5b2014-05-05 15:19:56 +03002485 if (err)
2486 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002487
Imre Deakddeea5b2014-05-05 15:19:56 +03002488 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002489}
2490
Chris Wilson3dd14c02017-04-21 14:58:15 +01002491static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2492 bool wait_for_on)
Imre Deakddeea5b2014-05-05 15:19:56 +03002493{
2494 u32 mask;
2495 u32 val;
Imre Deakddeea5b2014-05-05 15:19:56 +03002496
2497 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2498 val = wait_for_on ? mask : 0;
Imre Deakddeea5b2014-05-05 15:19:56 +03002499
2500 /*
2501 * RC6 transitioning can be delayed up to 2 msec (see
2502 * valleyview_enable_rps), use 3 msec for safety.
Chris Wilsone01569a2018-04-09 10:49:05 +01002503 *
2504 * This can fail to turn off the rc6 if the GPU is stuck after a failed
2505 * reset and we are trying to force the machine to sleep.
Imre Deakddeea5b2014-05-05 15:19:56 +03002506 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002507 if (vlv_wait_for_pw_status(dev_priv, mask, val))
Chris Wilsone01569a2018-04-09 10:49:05 +01002508 DRM_DEBUG_DRIVER("timeout waiting for GT wells to go %s\n",
2509 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002510}
2511
2512static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2513{
2514 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2515 return;
2516
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002517 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002518 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2519}
2520
Sagar Kambleebc32822014-08-13 23:07:05 +05302521static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002522{
2523 u32 mask;
2524 int err;
2525
2526 /*
2527 * Bspec defines the following GT well on flags as debug only, so
2528 * don't treat them as hard failures.
2529 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002530 vlv_wait_for_gt_wells(dev_priv, false);
Imre Deakddeea5b2014-05-05 15:19:56 +03002531
2532 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2533 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2534
2535 vlv_check_no_gt_access(dev_priv);
2536
2537 err = vlv_force_gfx_clock(dev_priv, true);
2538 if (err)
2539 goto err1;
2540
2541 err = vlv_allow_gt_wake(dev_priv, false);
2542 if (err)
2543 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302544
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002545 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302546 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002547
2548 err = vlv_force_gfx_clock(dev_priv, false);
2549 if (err)
2550 goto err2;
2551
2552 return 0;
2553
2554err2:
2555 /* For safety always re-enable waking and disable gfx clock forcing */
2556 vlv_allow_gt_wake(dev_priv, true);
2557err1:
2558 vlv_force_gfx_clock(dev_priv, false);
2559
2560 return err;
2561}
2562
Sagar Kamble016970b2014-08-13 23:07:06 +05302563static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2564 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002565{
Imre Deakddeea5b2014-05-05 15:19:56 +03002566 int err;
2567 int ret;
2568
2569 /*
2570 * If any of the steps fail just try to continue, that's the best we
2571 * can do at this point. Return the first error code (which will also
2572 * leave RPM permanently disabled).
2573 */
2574 ret = vlv_force_gfx_clock(dev_priv, true);
2575
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002576 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302577 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002578
2579 err = vlv_allow_gt_wake(dev_priv, true);
2580 if (!ret)
2581 ret = err;
2582
2583 err = vlv_force_gfx_clock(dev_priv, false);
2584 if (!ret)
2585 ret = err;
2586
2587 vlv_check_no_gt_access(dev_priv);
2588
Chris Wilson7c108fd2016-10-24 13:42:18 +01002589 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002590 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002591
2592 return ret;
2593}
2594
David Weinehallc49d13e2016-08-22 13:32:42 +03002595static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002596{
David Weinehallc49d13e2016-08-22 13:32:42 +03002597 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002598 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002599 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002600 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002601
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002602 if (WARN_ON_ONCE(!(dev_priv->gt_pm.rc6.enabled && HAS_RC6(dev_priv))))
Imre Deakc6df39b2014-04-14 20:24:29 +03002603 return -ENODEV;
2604
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002605 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002606 return -ENODEV;
2607
Paulo Zanoni8a187452013-12-06 20:32:13 -02002608 DRM_DEBUG_KMS("Suspending device\n");
2609
Imre Deak1f814da2015-12-16 02:52:19 +02002610 disable_rpm_wakeref_asserts(dev_priv);
2611
Imre Deakd6102972014-05-07 19:57:49 +03002612 /*
2613 * We are safe here against re-faults, since the fault handler takes
2614 * an RPM reference.
2615 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002616 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002617
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002618 intel_uc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002619
Imre Deak2eb52522014-11-19 15:30:05 +02002620 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002621
Hans de Goede01c799c2017-11-14 14:55:18 +01002622 intel_uncore_suspend(dev_priv);
2623
Imre Deak507e1262016-04-20 20:27:54 +03002624 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002625 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002626 bxt_display_core_uninit(dev_priv);
2627 bxt_enable_dc9(dev_priv);
2628 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2629 hsw_enable_pc8(dev_priv);
2630 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2631 ret = vlv_suspend_complete(dev_priv);
2632 }
2633
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002634 if (ret) {
2635 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Hans de Goede01c799c2017-11-14 14:55:18 +01002636 intel_uncore_runtime_resume(dev_priv);
2637
Daniel Vetterb9632912014-09-30 10:56:44 +02002638 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002639
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002640 intel_uc_resume(dev_priv);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302641
2642 i915_gem_init_swizzling(dev_priv);
2643 i915_gem_restore_fences(dev_priv);
2644
Imre Deak1f814da2015-12-16 02:52:19 +02002645 enable_rpm_wakeref_asserts(dev_priv);
2646
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002647 return ret;
2648 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002649
Imre Deak1f814da2015-12-16 02:52:19 +02002650 enable_rpm_wakeref_asserts(dev_priv);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002651 WARN_ON_ONCE(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002652
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002653 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002654 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2655
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002656 dev_priv->runtime_pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002657
2658 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002659 * FIXME: We really should find a document that references the arguments
2660 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002661 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002662 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002663 /*
2664 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2665 * being detected, and the call we do at intel_runtime_resume()
2666 * won't be able to restore them. Since PCI_D3hot matches the
2667 * actual specification and appears to be working, use it.
2668 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002669 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002670 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002671 /*
2672 * current versions of firmware which depend on this opregion
2673 * notification have repurposed the D1 definition to mean
2674 * "runtime suspended" vs. what you would normally expect (D3)
2675 * to distinguish it from notifications that might be sent via
2676 * the suspend path.
2677 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002678 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002679 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002680
Mika Kuoppala59bad942015-01-16 11:34:40 +02002681 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002682
Ander Conselvan de Oliveira21d6e0b2017-01-20 16:28:43 +02002683 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002684 intel_hpd_poll_init(dev_priv);
2685
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002686 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002687 return 0;
2688}
2689
David Weinehallc49d13e2016-08-22 13:32:42 +03002690static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002691{
David Weinehallc49d13e2016-08-22 13:32:42 +03002692 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002693 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002694 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002695 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002696
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002697 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002698 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002699
2700 DRM_DEBUG_KMS("Resuming device\n");
2701
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002702 WARN_ON_ONCE(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Imre Deak1f814da2015-12-16 02:52:19 +02002703 disable_rpm_wakeref_asserts(dev_priv);
2704
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002705 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002706 dev_priv->runtime_pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002707 if (intel_uncore_unclaimed_mmio(dev_priv))
2708 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002709
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002710 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002711 bxt_disable_dc9(dev_priv);
2712 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002713 if (dev_priv->csr.dmc_payload &&
2714 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2715 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002716 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002717 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002718 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002719 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002720 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002721
Hans de Goedebedf4d72017-11-14 14:55:17 +01002722 intel_uncore_runtime_resume(dev_priv);
2723
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302724 intel_runtime_pm_enable_interrupts(dev_priv);
2725
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002726 intel_uc_resume(dev_priv);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302727
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002728 /*
2729 * No point of rolling back things in case of an error, as the best
2730 * we can do is to hope that things will still work (and disable RPM).
2731 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002732 i915_gem_init_swizzling(dev_priv);
Chris Wilson83bf6d52017-02-03 12:57:17 +00002733 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03002734
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002735 /*
2736 * On VLV/CHV display interrupts are part of the display
2737 * power well, so hpd is reinitialized from there. For
2738 * everyone else do it here.
2739 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002740 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002741 intel_hpd_init(dev_priv);
2742
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05302743 intel_enable_ipc(dev_priv);
2744
Imre Deak1f814da2015-12-16 02:52:19 +02002745 enable_rpm_wakeref_asserts(dev_priv);
2746
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002747 if (ret)
2748 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2749 else
2750 DRM_DEBUG_KMS("Device resumed\n");
2751
2752 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002753}
2754
Chris Wilson42f55512016-06-24 14:00:26 +01002755const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002756 /*
2757 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2758 * PMSG_RESUME]
2759 */
Chris Wilson73b66f82018-05-25 10:26:29 +01002760 .prepare = i915_pm_prepare,
Akshay Joshi0206e352011-08-16 15:34:10 -04002761 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002762 .suspend_late = i915_pm_suspend_late,
2763 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002764 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002765
2766 /*
2767 * S4 event handlers
2768 * @freeze, @freeze_late : called (1) before creating the
2769 * hibernation image [PMSG_FREEZE] and
2770 * (2) after rebooting, before restoring
2771 * the image [PMSG_QUIESCE]
2772 * @thaw, @thaw_early : called (1) after creating the hibernation
2773 * image, before writing it [PMSG_THAW]
2774 * and (2) after failing to create or
2775 * restore the image [PMSG_RECOVER]
2776 * @poweroff, @poweroff_late: called after writing the hibernation
2777 * image, before rebooting [PMSG_HIBERNATE]
2778 * @restore, @restore_early : called after rebooting and restoring the
2779 * hibernation image [PMSG_RESTORE]
2780 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002781 .freeze = i915_pm_freeze,
2782 .freeze_late = i915_pm_freeze_late,
2783 .thaw_early = i915_pm_thaw_early,
2784 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002785 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002786 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002787 .restore_early = i915_pm_restore_early,
2788 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002789
2790 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002791 .runtime_suspend = intel_runtime_suspend,
2792 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002793};
2794
Laurent Pinchart78b68552012-05-17 13:27:22 +02002795static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002796 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002797 .open = drm_gem_vm_open,
2798 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002799};
2800
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002801static const struct file_operations i915_driver_fops = {
2802 .owner = THIS_MODULE,
2803 .open = drm_open,
2804 .release = drm_release,
2805 .unlocked_ioctl = drm_ioctl,
2806 .mmap = drm_gem_mmap,
2807 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002808 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002809 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002810 .llseek = noop_llseek,
2811};
2812
Chris Wilson0673ad42016-06-24 14:00:22 +01002813static int
2814i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2815 struct drm_file *file)
2816{
2817 return -ENODEV;
2818}
2819
2820static const struct drm_ioctl_desc i915_ioctls[] = {
2821 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2822 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2823 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2824 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2825 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2826 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002827 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002828 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2829 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2830 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2831 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2832 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2833 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2834 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2835 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2836 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2837 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2838 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002839 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer_ioctl, DRM_AUTH),
2840 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002841 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2842 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2843 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2844 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2845 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2846 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2847 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2848 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2849 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2850 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2851 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2852 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2853 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2854 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2855 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00002856 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
2857 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002858 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002859 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
Chris Wilson0673ad42016-06-24 14:00:22 +01002860 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2861 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2862 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002863 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002864 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2865 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2866 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2867 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2868 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2869 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2870 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2871 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2872 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00002873 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01002874 DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
2875 DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Lionel Landwerlina446ae22018-03-06 12:28:56 +00002876 DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002877};
2878
Linus Torvalds1da177e2005-04-16 15:20:36 -07002879static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002880 /* Don't use MTRRs here; the Xserver or userspace app should
2881 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002882 */
Eric Anholt673a3942008-07-30 12:06:12 -07002883 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002884 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +01002885 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ,
Chris Wilsoncad36882017-02-10 16:35:21 +00002886 .release = i915_driver_release,
Eric Anholt673a3942008-07-30 12:06:12 -07002887 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002888 .lastclose = i915_driver_lastclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002889 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002890
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002891 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002892 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002893 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002894
2895 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2896 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2897 .gem_prime_export = i915_gem_prime_export,
2898 .gem_prime_import = i915_gem_prime_import,
2899
Dave Airlieff72145b2011-02-07 12:16:14 +10002900 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002901 .dumb_map_offset = i915_gem_mmap_gtt,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002902 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002903 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002904 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002905 .name = DRIVER_NAME,
2906 .desc = DRIVER_DESC,
2907 .date = DRIVER_DATE,
2908 .major = DRIVER_MAJOR,
2909 .minor = DRIVER_MINOR,
2910 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002911};
Chris Wilson66d9cb52017-02-13 17:15:17 +00002912
2913#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2914#include "selftests/mock_drm.c"
2915#endif