blob: 786486a53dce21a288a5b7d31e97dd15c7d91068 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010046#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010047#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030050#include "i915_trace.h"
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +000051#include "i915_pmu.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010052#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070053#include "intel_drv.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080054#include "intel_uc.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Kristian Høgsberg112b7152009-01-04 16:55:33 -050056static struct drm_driver driver;
57
Michal Wajdeczkofae919f2018-02-01 17:32:48 +000058#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Chris Wilson0673ad42016-06-24 14:00:22 +010059static unsigned int i915_load_fail_count;
60
61bool __i915_inject_load_failure(const char *func, int line)
62{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000063 if (i915_load_fail_count >= i915_modparams.inject_load_failure)
Chris Wilson0673ad42016-06-24 14:00:22 +010064 return false;
65
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000066 if (++i915_load_fail_count == i915_modparams.inject_load_failure) {
Chris Wilson0673ad42016-06-24 14:00:22 +010067 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000068 i915_modparams.inject_load_failure, func, line);
Chris Wilson0673ad42016-06-24 14:00:22 +010069 return true;
70 }
71
72 return false;
73}
Michal Wajdeczkofae919f2018-02-01 17:32:48 +000074#endif
Chris Wilson0673ad42016-06-24 14:00:22 +010075
76#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
77#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
78 "providing the dmesg log by booting with drm.debug=0xf"
79
80void
81__i915_printk(struct drm_i915_private *dev_priv, const char *level,
82 const char *fmt, ...)
83{
84 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030085 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010086 bool is_error = level[1] <= KERN_ERR[1];
87 bool is_debug = level[1] == KERN_DEBUG[1];
88 struct va_format vaf;
89 va_list args;
90
91 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
92 return;
93
94 va_start(args, fmt);
95
96 vaf.fmt = fmt;
97 vaf.va = &args;
98
David Weinehallc49d13e2016-08-22 13:32:42 +030099 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
Chris Wilson0673ad42016-06-24 14:00:22 +0100100 __builtin_return_address(0), &vaf);
101
102 if (is_error && !shown_bug_once) {
David Weinehallc49d13e2016-08-22 13:32:42 +0300103 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100104 shown_bug_once = true;
105 }
106
107 va_end(args);
108}
109
110static bool i915_error_injected(struct drm_i915_private *dev_priv)
111{
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000112#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000113 return i915_modparams.inject_load_failure &&
114 i915_load_fail_count == i915_modparams.inject_load_failure;
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000115#else
116 return false;
117#endif
Chris Wilson0673ad42016-06-24 14:00:22 +0100118}
119
120#define i915_load_error(dev_priv, fmt, ...) \
121 __i915_printk(dev_priv, \
122 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
123 fmt, ##__VA_ARGS__)
124
Jani Nikulada6c10c22018-02-05 19:31:36 +0200125/* Map PCH device id to PCH type, or PCH_NONE if unknown. */
126static enum intel_pch
127intel_pch_type(const struct drm_i915_private *dev_priv, unsigned short id)
128{
129 switch (id) {
130 case INTEL_PCH_IBX_DEVICE_ID_TYPE:
131 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
132 WARN_ON(!IS_GEN5(dev_priv));
133 return PCH_IBX;
134 case INTEL_PCH_CPT_DEVICE_ID_TYPE:
135 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
136 WARN_ON(!IS_GEN6(dev_priv) && !IS_IVYBRIDGE(dev_priv));
137 return PCH_CPT;
138 case INTEL_PCH_PPT_DEVICE_ID_TYPE:
139 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
140 WARN_ON(!IS_GEN6(dev_priv) && !IS_IVYBRIDGE(dev_priv));
141 /* PantherPoint is CPT compatible */
142 return PCH_CPT;
143 case INTEL_PCH_LPT_DEVICE_ID_TYPE:
144 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
145 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
146 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
147 return PCH_LPT;
148 case INTEL_PCH_LPT_LP_DEVICE_ID_TYPE:
149 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
150 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
151 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
152 return PCH_LPT;
153 case INTEL_PCH_WPT_DEVICE_ID_TYPE:
154 DRM_DEBUG_KMS("Found WildcatPoint PCH\n");
155 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
156 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
157 /* WildcatPoint is LPT compatible */
158 return PCH_LPT;
159 case INTEL_PCH_WPT_LP_DEVICE_ID_TYPE:
160 DRM_DEBUG_KMS("Found WildcatPoint LP PCH\n");
161 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
162 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
163 /* WildcatPoint is LPT compatible */
164 return PCH_LPT;
165 case INTEL_PCH_SPT_DEVICE_ID_TYPE:
166 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
167 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
168 return PCH_SPT;
169 case INTEL_PCH_SPT_LP_DEVICE_ID_TYPE:
170 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
171 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
172 return PCH_SPT;
173 case INTEL_PCH_KBP_DEVICE_ID_TYPE:
174 DRM_DEBUG_KMS("Found Kaby Lake PCH (KBP)\n");
175 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv) &&
176 !IS_COFFEELAKE(dev_priv));
177 return PCH_KBP;
178 case INTEL_PCH_CNP_DEVICE_ID_TYPE:
179 DRM_DEBUG_KMS("Found Cannon Lake PCH (CNP)\n");
180 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
181 return PCH_CNP;
182 case INTEL_PCH_CNP_LP_DEVICE_ID_TYPE:
183 DRM_DEBUG_KMS("Found Cannon Lake LP PCH (CNP-LP)\n");
184 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
185 return PCH_CNP;
186 case INTEL_PCH_ICP_DEVICE_ID_TYPE:
187 DRM_DEBUG_KMS("Found Ice Lake PCH\n");
188 WARN_ON(!IS_ICELAKE(dev_priv));
189 return PCH_ICP;
190 default:
191 return PCH_NONE;
192 }
193}
Chris Wilson0673ad42016-06-24 14:00:22 +0100194
Jani Nikula435ad2c2018-02-05 19:31:37 +0200195static bool intel_is_virt_pch(unsigned short id,
196 unsigned short svendor, unsigned short sdevice)
197{
198 return (id == INTEL_PCH_P2X_DEVICE_ID_TYPE ||
199 id == INTEL_PCH_P3X_DEVICE_ID_TYPE ||
200 (id == INTEL_PCH_QEMU_DEVICE_ID_TYPE &&
201 svendor == PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
202 sdevice == PCI_SUBDEVICE_ID_QEMU));
203}
204
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100205static enum intel_pch intel_virt_detect_pch(struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100206{
207 enum intel_pch ret = PCH_NOP;
208
209 /*
210 * In a virtualized passthrough environment we can be in a
211 * setup where the ISA bridge is not able to be passed through.
212 * In this case, a south bridge can be emulated and we have to
213 * make an educated guess as to which PCH is really there.
214 */
215
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100216 if (IS_GEN5(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100217 ret = PCH_IBX;
218 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100219 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100220 ret = PCH_CPT;
Ville Syrjäläaa032132017-06-20 16:03:07 +0300221 DRM_DEBUG_KMS("Assuming CougarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100222 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100223 ret = PCH_LPT;
Xiong Zhang817aef52017-06-15 11:11:45 +0800224 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
225 dev_priv->pch_id = INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
226 else
227 dev_priv->pch_id = INTEL_PCH_LPT_DEVICE_ID_TYPE;
Robert Beckett30c964a2015-08-28 13:10:22 +0100228 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100229 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100230 ret = PCH_SPT;
231 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
Rodrigo Vivi80937812017-06-08 08:49:59 -0700232 } else if (IS_COFFEELAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Rodrigo Viviacf1dba2017-06-06 13:30:31 -0700233 ret = PCH_CNP;
Rodrigo Vivi80937812017-06-08 08:49:59 -0700234 DRM_DEBUG_KMS("Assuming CannonPoint PCH\n");
Robert Beckett30c964a2015-08-28 13:10:22 +0100235 }
236
237 return ret;
238}
239
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000240static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800241{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200242 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800243
Ben Widawskyce1bb322013-04-05 13:12:44 -0700244 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
245 * (which really amounts to a PCH but no South Display).
246 */
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000247 if (INTEL_INFO(dev_priv)->num_pipes == 0) {
Ben Widawskyce1bb322013-04-05 13:12:44 -0700248 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700249 return;
250 }
251
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800252 /*
253 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
254 * make graphics device passthrough work easy for VMM, that only
255 * need to expose ISA bridge to let driver know the real hardware
256 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800257 *
258 * In some virtualized environments (e.g. XEN), there is irrelevant
259 * ISA bridge in the system. To work reliably, we should scan trhough
260 * all the ISA bridge devices and check for the first match, instead
261 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800262 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200263 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200264 unsigned short id;
Jani Nikulada6c10c22018-02-05 19:31:36 +0200265 enum intel_pch pch_type;
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300266
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200267 if (pch->vendor != PCI_VENDOR_ID_INTEL)
268 continue;
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700269
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200270 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200271
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200272 dev_priv->pch_id = id;
273
Jani Nikulada6c10c22018-02-05 19:31:36 +0200274 pch_type = intel_pch_type(dev_priv, id);
275 if (pch_type != PCH_NONE) {
276 dev_priv->pch_type = pch_type;
Jani Nikula435ad2c2018-02-05 19:31:37 +0200277 } else if (intel_is_virt_pch(id, pch->subsystem_vendor,
278 pch->subsystem_device)) {
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200279 dev_priv->pch_type = intel_virt_detect_pch(dev_priv);
280 } else {
281 continue;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800282 }
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200283
284 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800285 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800286 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200287 DRM_DEBUG_KMS("No PCH found.\n");
288
289 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800290}
291
Ville Syrjälä6a20fe72018-02-07 18:48:41 +0200292static int i915_getparam_ioctl(struct drm_device *dev, void *data,
293 struct drm_file *file_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100294{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100295 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300296 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100297 drm_i915_getparam_t *param = data;
298 int value;
299
300 switch (param->param) {
301 case I915_PARAM_IRQ_ACTIVE:
302 case I915_PARAM_ALLOW_BATCHBUFFER:
303 case I915_PARAM_LAST_DISPATCH:
Kenneth Graunkeef0f4112017-02-15 01:34:46 -0800304 case I915_PARAM_HAS_EXEC_CONSTANTS:
Chris Wilson0673ad42016-06-24 14:00:22 +0100305 /* Reject all old ums/dri params. */
306 return -ENODEV;
307 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300308 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100309 break;
310 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300311 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100312 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100313 case I915_PARAM_NUM_FENCES_AVAIL:
314 value = dev_priv->num_fence_regs;
315 break;
316 case I915_PARAM_HAS_OVERLAY:
317 value = dev_priv->overlay ? 1 : 0;
318 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100319 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530320 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100321 break;
322 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530323 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100324 break;
325 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530326 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100327 break;
328 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530329 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100330 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100331 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300332 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100333 break;
334 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300335 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100336 break;
337 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300338 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100339 break;
340 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson93c6e962017-11-20 20:55:04 +0000341 value = HAS_LEGACY_SEMAPHORES(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100342 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100343 case I915_PARAM_HAS_SECURE_BATCHES:
344 value = capable(CAP_SYS_ADMIN);
345 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100346 case I915_PARAM_CMD_PARSER_VERSION:
347 value = i915_cmd_parser_get_version(dev_priv);
348 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100349 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300350 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100351 if (!value)
352 return -ENODEV;
353 break;
354 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300355 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100356 if (!value)
357 return -ENODEV;
358 break;
359 case I915_PARAM_HAS_GPU_RESET:
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000360 value = i915_modparams.enable_hangcheck &&
361 intel_has_gpu_reset(dev_priv);
Michel Thierry142bc7d2017-06-20 10:57:46 +0100362 if (value && intel_has_reset_engine(dev_priv))
363 value = 2;
Chris Wilson0673ad42016-06-24 14:00:22 +0100364 break;
365 case I915_PARAM_HAS_RESOURCE_STREAMER:
David Weinehall16162472016-09-02 13:46:17 +0300366 value = HAS_RESOURCE_STREAMER(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100367 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100368 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300369 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100370 break;
371 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300372 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100373 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800374 case I915_PARAM_HUC_STATUS:
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +0530375 intel_runtime_pm_get(dev_priv);
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800376 value = I915_READ(HUC_STATUS2) & HUC_FW_VERIFIED;
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +0530377 intel_runtime_pm_put(dev_priv);
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800378 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100379 case I915_PARAM_MMAP_GTT_VERSION:
380 /* Though we've started our numbering from 1, and so class all
381 * earlier versions as 0, in effect their value is undefined as
382 * the ioctl will report EINVAL for the unknown param!
383 */
384 value = i915_gem_mmap_gtt_version();
385 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000386 case I915_PARAM_HAS_SCHEDULER:
Chris Wilson3fed1802018-02-07 21:05:43 +0000387 value = dev_priv->caps.scheduler;
Chris Wilson0de91362016-11-14 20:41:01 +0000388 break;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100389
David Weinehall16162472016-09-02 13:46:17 +0300390 case I915_PARAM_MMAP_VERSION:
391 /* Remember to bump this if the version changes! */
392 case I915_PARAM_HAS_GEM:
393 case I915_PARAM_HAS_PAGEFLIPPING:
394 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
395 case I915_PARAM_HAS_RELAXED_FENCING:
396 case I915_PARAM_HAS_COHERENT_RINGS:
397 case I915_PARAM_HAS_RELAXED_DELTA:
398 case I915_PARAM_HAS_GEN7_SOL_RESET:
399 case I915_PARAM_HAS_WAIT_TIMEOUT:
400 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
401 case I915_PARAM_HAS_PINNED_BATCHES:
402 case I915_PARAM_HAS_EXEC_NO_RELOC:
403 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
404 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
405 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000406 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000407 case I915_PARAM_HAS_EXEC_FENCE:
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100408 case I915_PARAM_HAS_EXEC_CAPTURE:
Chris Wilson1a71cf22017-06-16 15:05:23 +0100409 case I915_PARAM_HAS_EXEC_BATCH_FIRST:
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +0100410 case I915_PARAM_HAS_EXEC_FENCE_ARRAY:
David Weinehall16162472016-09-02 13:46:17 +0300411 /* For the time being all of these are always true;
412 * if some supported hardware does not have one of these
413 * features this value needs to be provided from
414 * INTEL_INFO(), a feature macro, or similar.
415 */
416 value = 1;
417 break;
Chris Wilsond2b4b972017-11-10 14:26:33 +0000418 case I915_PARAM_HAS_CONTEXT_ISOLATION:
419 value = intel_engines_has_context_isolation(dev_priv);
420 break;
Robert Bragg7fed5552017-06-13 12:22:59 +0100421 case I915_PARAM_SLICE_MASK:
422 value = INTEL_INFO(dev_priv)->sseu.slice_mask;
423 if (!value)
424 return -ENODEV;
425 break;
Robert Braggf5320232017-06-13 12:23:00 +0100426 case I915_PARAM_SUBSLICE_MASK:
427 value = INTEL_INFO(dev_priv)->sseu.subslice_mask;
428 if (!value)
429 return -ENODEV;
430 break;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000431 case I915_PARAM_CS_TIMESTAMP_FREQUENCY:
Lionel Landwerlinf577a032017-11-13 23:34:53 +0000432 value = 1000 * INTEL_INFO(dev_priv)->cs_timestamp_frequency_khz;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000433 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100434 default:
435 DRM_DEBUG("Unknown parameter %d\n", param->param);
436 return -EINVAL;
437 }
438
Chris Wilsondda33002016-06-24 14:00:23 +0100439 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100440 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100441
442 return 0;
443}
444
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000445static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100446{
Chris Wilson0673ad42016-06-24 14:00:22 +0100447 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
448 if (!dev_priv->bridge_dev) {
449 DRM_ERROR("bridge device not found\n");
450 return -1;
451 }
452 return 0;
453}
454
455/* Allocate space for the MCH regs if needed, return nonzero on error */
456static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000457intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100458{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000459 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100460 u32 temp_lo, temp_hi = 0;
461 u64 mchbar_addr;
462 int ret;
463
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000464 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100465 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
466 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
467 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
468
469 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
470#ifdef CONFIG_PNP
471 if (mchbar_addr &&
472 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
473 return 0;
474#endif
475
476 /* Get some space for it */
477 dev_priv->mch_res.name = "i915 MCHBAR";
478 dev_priv->mch_res.flags = IORESOURCE_MEM;
479 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
480 &dev_priv->mch_res,
481 MCHBAR_SIZE, MCHBAR_SIZE,
482 PCIBIOS_MIN_MEM,
483 0, pcibios_align_resource,
484 dev_priv->bridge_dev);
485 if (ret) {
486 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
487 dev_priv->mch_res.start = 0;
488 return ret;
489 }
490
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000491 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100492 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
493 upper_32_bits(dev_priv->mch_res.start));
494
495 pci_write_config_dword(dev_priv->bridge_dev, reg,
496 lower_32_bits(dev_priv->mch_res.start));
497 return 0;
498}
499
500/* Setup MCHBAR if possible, return true if we should disable it again */
501static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000502intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100503{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000504 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100505 u32 temp;
506 bool enabled;
507
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100508 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100509 return;
510
511 dev_priv->mchbar_need_disable = false;
512
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100513 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100514 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
515 enabled = !!(temp & DEVEN_MCHBAR_EN);
516 } else {
517 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
518 enabled = temp & 1;
519 }
520
521 /* If it's already enabled, don't have to do anything */
522 if (enabled)
523 return;
524
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000525 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100526 return;
527
528 dev_priv->mchbar_need_disable = true;
529
530 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100531 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100532 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
533 temp | DEVEN_MCHBAR_EN);
534 } else {
535 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
536 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
537 }
538}
539
540static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000541intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100542{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000543 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100544
545 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100546 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100547 u32 deven_val;
548
549 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
550 &deven_val);
551 deven_val &= ~DEVEN_MCHBAR_EN;
552 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
553 deven_val);
554 } else {
555 u32 mchbar_val;
556
557 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
558 &mchbar_val);
559 mchbar_val &= ~1;
560 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
561 mchbar_val);
562 }
563 }
564
565 if (dev_priv->mch_res.start)
566 release_resource(&dev_priv->mch_res);
567}
568
569/* true = enable decode, false = disable decoder */
570static unsigned int i915_vga_set_decode(void *cookie, bool state)
571{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000572 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100573
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000574 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100575 if (state)
576 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
577 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
578 else
579 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
580}
581
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000582static int i915_resume_switcheroo(struct drm_device *dev);
583static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
584
Chris Wilson0673ad42016-06-24 14:00:22 +0100585static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
586{
587 struct drm_device *dev = pci_get_drvdata(pdev);
588 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
589
590 if (state == VGA_SWITCHEROO_ON) {
591 pr_info("switched on\n");
592 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
593 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300594 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100595 i915_resume_switcheroo(dev);
596 dev->switch_power_state = DRM_SWITCH_POWER_ON;
597 } else {
598 pr_info("switched off\n");
599 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
600 i915_suspend_switcheroo(dev, pmm);
601 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
602 }
603}
604
605static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
606{
607 struct drm_device *dev = pci_get_drvdata(pdev);
608
609 /*
610 * FIXME: open_count is protected by drm_global_mutex but that would lead to
611 * locking inversion with the driver load path. And the access here is
612 * completely racy anyway. So don't bother with locking for now.
613 */
614 return dev->open_count == 0;
615}
616
617static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
618 .set_gpu_state = i915_switcheroo_set_state,
619 .reprobe = NULL,
620 .can_switch = i915_switcheroo_can_switch,
621};
622
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100623static void i915_gem_fini(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100624{
Chris Wilson3b19f162017-07-18 14:41:24 +0100625 /* Flush any outstanding unpin_work. */
626 i915_gem_drain_workqueue(dev_priv);
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100627
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100628 mutex_lock(&dev_priv->drm.struct_mutex);
Oscar Mateob8991402017-03-28 09:53:47 -0700629 intel_uc_fini_hw(dev_priv);
Michał Winiarski61b5c152017-12-13 23:13:48 +0100630 intel_uc_fini(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000631 i915_gem_cleanup_engines(dev_priv);
Chris Wilson829a0af2017-06-20 12:05:45 +0100632 i915_gem_contexts_fini(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100633 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100634
Sagar Arun Kamble70deead2018-01-24 21:16:58 +0530635 intel_uc_fini_misc(dev_priv);
Chris Wilson7c781422017-10-11 15:18:57 +0100636 i915_gem_cleanup_userptr(dev_priv);
637
Chris Wilsonbdeb9782016-12-23 14:57:56 +0000638 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100639
Chris Wilson829a0af2017-06-20 12:05:45 +0100640 WARN_ON(!list_empty(&dev_priv->contexts.list));
Chris Wilson0673ad42016-06-24 14:00:22 +0100641}
642
643static int i915_load_modeset_init(struct drm_device *dev)
644{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100645 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300646 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100647 int ret;
648
649 if (i915_inject_load_failure())
650 return -ENODEV;
651
Jani Nikula66578852017-03-10 15:27:57 +0200652 intel_bios_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100653
654 /* If we have > 1 VGA cards, then we need to arbitrate access
655 * to the common VGA resources.
656 *
657 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
658 * then we do not take part in VGA arbitration and the
659 * vga_client_register() fails with -ENODEV.
660 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000661 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100662 if (ret && ret != -ENODEV)
663 goto out;
664
665 intel_register_dsm_handler();
666
David Weinehall52a05c32016-08-22 13:32:44 +0300667 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100668 if (ret)
669 goto cleanup_vga_client;
670
671 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
672 intel_update_rawclk(dev_priv);
673
674 intel_power_domains_init_hw(dev_priv, false);
675
676 intel_csr_ucode_init(dev_priv);
677
678 ret = intel_irq_install(dev_priv);
679 if (ret)
680 goto cleanup_csr;
681
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000682 intel_setup_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100683
684 /* Important: The output setup functions called by modeset_init need
685 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300686 ret = intel_modeset_init(dev);
687 if (ret)
688 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100689
Arkadiusz Hiler29ad6a32017-03-14 15:28:09 +0100690 intel_uc_init_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100691
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000692 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100693 if (ret)
Oscar Mateo3950bf32017-03-22 10:39:46 -0700694 goto cleanup_uc;
Chris Wilson0673ad42016-06-24 14:00:22 +0100695
Chris Wilsond378a3e2017-11-10 14:26:31 +0000696 intel_setup_overlay(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100697
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000698 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson0673ad42016-06-24 14:00:22 +0100699 return 0;
700
701 ret = intel_fbdev_init(dev);
702 if (ret)
703 goto cleanup_gem;
704
705 /* Only enable hotplug handling once the fbdev is fully set up. */
706 intel_hpd_init(dev_priv);
707
Chris Wilson0673ad42016-06-24 14:00:22 +0100708 return 0;
709
710cleanup_gem:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000711 if (i915_gem_suspend(dev_priv))
Imre Deak1c777c52016-10-12 17:46:37 +0300712 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100713 i915_gem_fini(dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -0700714cleanup_uc:
715 intel_uc_fini_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100716cleanup_irq:
Chris Wilson0673ad42016-06-24 14:00:22 +0100717 drm_irq_uninstall(dev);
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000718 intel_teardown_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100719cleanup_csr:
720 intel_csr_ucode_fini(dev_priv);
721 intel_power_domains_fini(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300722 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100723cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300724 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100725out:
726 return ret;
727}
728
Chris Wilson0673ad42016-06-24 14:00:22 +0100729static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
730{
731 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100732 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100733 struct i915_ggtt *ggtt = &dev_priv->ggtt;
734 bool primary;
735 int ret;
736
737 ap = alloc_apertures(1);
738 if (!ap)
739 return -ENOMEM;
740
Matthew Auld73ebd502017-12-11 15:18:20 +0000741 ap->ranges[0].base = ggtt->gmadr.start;
Chris Wilson0673ad42016-06-24 14:00:22 +0100742 ap->ranges[0].size = ggtt->mappable_end;
743
744 primary =
745 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
746
Daniel Vetter44adece2016-08-10 18:52:34 +0200747 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100748
749 kfree(ap);
750
751 return ret;
752}
Chris Wilson0673ad42016-06-24 14:00:22 +0100753
754#if !defined(CONFIG_VGA_CONSOLE)
755static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
756{
757 return 0;
758}
759#elif !defined(CONFIG_DUMMY_CONSOLE)
760static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
761{
762 return -ENODEV;
763}
764#else
765static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
766{
767 int ret = 0;
768
769 DRM_INFO("Replacing VGA console driver\n");
770
771 console_lock();
772 if (con_is_bound(&vga_con))
773 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
774 if (ret == 0) {
775 ret = do_unregister_con_driver(&vga_con);
776
777 /* Ignore "already unregistered". */
778 if (ret == -ENODEV)
779 ret = 0;
780 }
781 console_unlock();
782
783 return ret;
784}
785#endif
786
Chris Wilson0673ad42016-06-24 14:00:22 +0100787static void intel_init_dpio(struct drm_i915_private *dev_priv)
788{
789 /*
790 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
791 * CHV x1 PHY (DP/HDMI D)
792 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
793 */
794 if (IS_CHERRYVIEW(dev_priv)) {
795 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
796 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
797 } else if (IS_VALLEYVIEW(dev_priv)) {
798 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
799 }
800}
801
802static int i915_workqueues_init(struct drm_i915_private *dev_priv)
803{
804 /*
805 * The i915 workqueue is primarily used for batched retirement of
806 * requests (and thus managing bo) once the task has been completed
807 * by the GPU. i915_gem_retire_requests() is called directly when we
808 * need high-priority retirement, such as waiting for an explicit
809 * bo.
810 *
811 * It is also used for periodic low-priority events, such as
812 * idle-timers and recording error state.
813 *
814 * All tasks on the workqueue are expected to acquire the dev mutex
815 * so there is no point in running more than one instance of the
816 * workqueue at any time. Use an ordered one.
817 */
818 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
819 if (dev_priv->wq == NULL)
820 goto out_err;
821
822 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
823 if (dev_priv->hotplug.dp_wq == NULL)
824 goto out_free_wq;
825
Chris Wilson0673ad42016-06-24 14:00:22 +0100826 return 0;
827
Chris Wilson0673ad42016-06-24 14:00:22 +0100828out_free_wq:
829 destroy_workqueue(dev_priv->wq);
830out_err:
831 DRM_ERROR("Failed to allocate workqueues.\n");
832
833 return -ENOMEM;
834}
835
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000836static void i915_engines_cleanup(struct drm_i915_private *i915)
837{
838 struct intel_engine_cs *engine;
839 enum intel_engine_id id;
840
841 for_each_engine(engine, i915, id)
842 kfree(engine);
843}
844
Chris Wilson0673ad42016-06-24 14:00:22 +0100845static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
846{
Chris Wilson0673ad42016-06-24 14:00:22 +0100847 destroy_workqueue(dev_priv->hotplug.dp_wq);
848 destroy_workqueue(dev_priv->wq);
849}
850
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300851/*
852 * We don't keep the workarounds for pre-production hardware, so we expect our
853 * driver to fail on these machines in one way or another. A little warning on
854 * dmesg may help both the user and the bug triagers.
Chris Wilson6a7a6a92017-11-17 10:26:35 +0000855 *
856 * Our policy for removing pre-production workarounds is to keep the
857 * current gen workarounds as a guide to the bring-up of the next gen
858 * (workarounds have a habit of persisting!). Anything older than that
859 * should be removed along with the complications they introduce.
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300860 */
861static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
862{
Chris Wilson248a1242017-01-30 10:44:56 +0000863 bool pre = false;
864
865 pre |= IS_HSW_EARLY_SDV(dev_priv);
866 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000867 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson248a1242017-01-30 10:44:56 +0000868
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000869 if (pre) {
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300870 DRM_ERROR("This is a pre-production stepping. "
871 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000872 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
873 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300874}
875
Chris Wilson0673ad42016-06-24 14:00:22 +0100876/**
877 * i915_driver_init_early - setup state not requiring device access
878 * @dev_priv: device private
Chris Wilson34e07e42018-02-08 10:54:48 +0000879 * @ent: the matching pci_device_id
Chris Wilson0673ad42016-06-24 14:00:22 +0100880 *
881 * Initialize everything that is a "SW-only" state, that is state not
882 * requiring accessing the device or exposing the driver via kernel internal
883 * or userspace interfaces. Example steps belonging here: lock initialization,
884 * system memory allocation, setting up device specific attributes and
885 * function hooks not requiring accessing the device.
886 */
887static int i915_driver_init_early(struct drm_i915_private *dev_priv,
888 const struct pci_device_id *ent)
889{
890 const struct intel_device_info *match_info =
891 (struct intel_device_info *)ent->driver_data;
892 struct intel_device_info *device_info;
893 int ret = 0;
894
895 if (i915_inject_load_failure())
896 return -ENODEV;
897
898 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100899 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100900 memcpy(device_info, match_info, sizeof(*device_info));
901 device_info->device_id = dev_priv->drm.pdev->device;
902
Tvrtko Ursulinae7617f2017-09-27 17:41:38 +0100903 BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
904 sizeof(device_info->platform_mask) * BITS_PER_BYTE);
905 device_info->platform_mask = BIT(device_info->platform);
906
Chris Wilson0673ad42016-06-24 14:00:22 +0100907 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
908 device_info->gen_mask = BIT(device_info->gen - 1);
909
910 spin_lock_init(&dev_priv->irq_lock);
911 spin_lock_init(&dev_priv->gpu_error.lock);
912 mutex_init(&dev_priv->backlight_lock);
913 spin_lock_init(&dev_priv->uncore.lock);
Lyude317eaa92017-02-03 21:18:25 -0500914
Chris Wilson0673ad42016-06-24 14:00:22 +0100915 mutex_init(&dev_priv->sb_lock);
916 mutex_init(&dev_priv->modeset_restore_lock);
917 mutex_init(&dev_priv->av_mutex);
918 mutex_init(&dev_priv->wm.wm_mutex);
919 mutex_init(&dev_priv->pps_mutex);
920
Arkadiusz Hiler413e8fd2016-11-25 18:59:36 +0100921 intel_uc_init_early(dev_priv);
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100922 i915_memcpy_init_early(dev_priv);
923
Chris Wilson0673ad42016-06-24 14:00:22 +0100924 ret = i915_workqueues_init(dev_priv);
925 if (ret < 0)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000926 goto err_engines;
Chris Wilson0673ad42016-06-24 14:00:22 +0100927
Chris Wilson0673ad42016-06-24 14:00:22 +0100928 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000929 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100930
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000931 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100932 intel_init_dpio(dev_priv);
933 intel_power_domains_init(dev_priv);
934 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200935 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100936 intel_init_display_hooks(dev_priv);
937 intel_init_clock_gating_hooks(dev_priv);
938 intel_init_audio_hooks(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000939 ret = i915_gem_load_init(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +0100940 if (ret < 0)
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300941 goto err_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100942
David Weinehall36cdd012016-08-22 13:59:31 +0300943 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100944
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300945 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100946
947 return 0;
948
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300949err_irq:
950 intel_irq_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100951 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000952err_engines:
953 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100954 return ret;
955}
956
957/**
958 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
959 * @dev_priv: device private
960 */
961static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
962{
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000963 i915_gem_load_cleanup(dev_priv);
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300964 intel_irq_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100965 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000966 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100967}
968
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000969static int i915_mmio_setup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100970{
David Weinehall52a05c32016-08-22 13:32:44 +0300971 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100972 int mmio_bar;
973 int mmio_size;
974
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100975 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100976 /*
977 * Before gen4, the registers and the GTT are behind different BARs.
978 * However, from gen4 onwards, the registers and the GTT are shared
979 * in the same BAR, so we want to restrict this ioremap from
980 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
981 * the register BAR remains the same size for all the earlier
982 * generations up to Ironlake.
983 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000984 if (INTEL_GEN(dev_priv) < 5)
Chris Wilson0673ad42016-06-24 14:00:22 +0100985 mmio_size = 512 * 1024;
986 else
987 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300988 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100989 if (dev_priv->regs == NULL) {
990 DRM_ERROR("failed to map registers\n");
991
992 return -EIO;
993 }
994
995 /* Try to make sure MCHBAR is enabled before poking at it */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000996 intel_setup_mchbar(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100997
998 return 0;
999}
1000
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001001static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +01001002{
David Weinehall52a05c32016-08-22 13:32:44 +03001003 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001004
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001005 intel_teardown_mchbar(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +03001006 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +01001007}
1008
1009/**
1010 * i915_driver_init_mmio - setup device MMIO
1011 * @dev_priv: device private
1012 *
1013 * Setup minimal device state necessary for MMIO accesses later in the
1014 * initialization sequence. The setup here should avoid any other device-wide
1015 * side effects or exposing the driver via kernel internal or user space
1016 * interfaces.
1017 */
1018static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
1019{
Chris Wilson0673ad42016-06-24 14:00:22 +01001020 int ret;
1021
1022 if (i915_inject_load_failure())
1023 return -ENODEV;
1024
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001025 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +01001026 return -EIO;
1027
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001028 ret = i915_mmio_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001029 if (ret < 0)
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001030 goto err_bridge;
Chris Wilson0673ad42016-06-24 14:00:22 +01001031
1032 intel_uncore_init(dev_priv);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001033
Sagar Arun Kamble1fc556f2017-10-04 15:33:24 +00001034 intel_uc_init_mmio(dev_priv);
1035
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001036 ret = intel_engines_init_mmio(dev_priv);
1037 if (ret)
1038 goto err_uncore;
1039
Chris Wilson24145512017-01-24 11:01:35 +00001040 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001041
1042 return 0;
1043
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001044err_uncore:
1045 intel_uncore_fini(dev_priv);
1046err_bridge:
Chris Wilson0673ad42016-06-24 14:00:22 +01001047 pci_dev_put(dev_priv->bridge_dev);
1048
1049 return ret;
1050}
1051
1052/**
1053 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
1054 * @dev_priv: device private
1055 */
1056static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
1057{
Chris Wilson0673ad42016-06-24 14:00:22 +01001058 intel_uncore_fini(dev_priv);
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001059 i915_mmio_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001060 pci_dev_put(dev_priv->bridge_dev);
1061}
1062
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001063static void intel_sanitize_options(struct drm_i915_private *dev_priv)
1064{
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001065 /*
1066 * i915.enable_ppgtt is read-only, so do an early pass to validate the
1067 * user's requested state against the hardware/driver capabilities. We
1068 * do this now so that we can print out any log messages once rather
1069 * than every time we check intel_enable_ppgtt().
1070 */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001071 i915_modparams.enable_ppgtt =
1072 intel_sanitize_enable_ppgtt(dev_priv,
1073 i915_modparams.enable_ppgtt);
1074 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915_modparams.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +01001075
Arkadiusz Hilerd2be9f22017-03-14 15:28:10 +01001076 intel_uc_sanitize_options(dev_priv);
Chuanxiao Dong67b7f332017-05-27 17:44:17 +08001077
1078 intel_gvt_sanitize_options(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001079}
1080
Chris Wilson0673ad42016-06-24 14:00:22 +01001081/**
1082 * i915_driver_init_hw - setup state requiring device access
1083 * @dev_priv: device private
1084 *
1085 * Setup state that requires accessing the device, but doesn't require
1086 * exposing the driver via kernel internal or userspace interfaces.
1087 */
1088static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1089{
David Weinehall52a05c32016-08-22 13:32:44 +03001090 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001091 int ret;
1092
1093 if (i915_inject_load_failure())
1094 return -ENODEV;
1095
Michal Wajdeczko6a7e51f2017-12-21 21:57:33 +00001096 intel_device_info_runtime_init(mkwrite_device_info(dev_priv));
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001097
1098 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001099
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001100 i915_perf_init(dev_priv);
1101
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001102 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001103 if (ret)
1104 return ret;
1105
Chris Wilson0673ad42016-06-24 14:00:22 +01001106 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
1107 * otherwise the vga fbdev driver falls over. */
1108 ret = i915_kick_out_firmware_fb(dev_priv);
1109 if (ret) {
1110 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1111 goto out_ggtt;
1112 }
1113
1114 ret = i915_kick_out_vgacon(dev_priv);
1115 if (ret) {
1116 DRM_ERROR("failed to remove conflicting VGA console\n");
1117 goto out_ggtt;
1118 }
1119
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001120 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001121 if (ret)
1122 return ret;
1123
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001124 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001125 if (ret) {
1126 DRM_ERROR("failed to enable GGTT\n");
1127 goto out_ggtt;
1128 }
1129
David Weinehall52a05c32016-08-22 13:32:44 +03001130 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001131
1132 /* overlay on gen2 is broken and can't address above 1G */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001133 if (IS_GEN2(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001134 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001135 if (ret) {
1136 DRM_ERROR("failed to set DMA mask\n");
1137
1138 goto out_ggtt;
1139 }
1140 }
1141
Chris Wilson0673ad42016-06-24 14:00:22 +01001142 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1143 * using 32bit addressing, overwriting memory if HWS is located
1144 * above 4GB.
1145 *
1146 * The documentation also mentions an issue with undefined
1147 * behaviour if any general state is accessed within a page above 4GB,
1148 * which also needs to be handled carefully.
1149 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001150 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001151 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001152
1153 if (ret) {
1154 DRM_ERROR("failed to set DMA mask\n");
1155
1156 goto out_ggtt;
1157 }
1158 }
1159
Chris Wilson0673ad42016-06-24 14:00:22 +01001160 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1161 PM_QOS_DEFAULT_VALUE);
1162
1163 intel_uncore_sanitize(dev_priv);
1164
1165 intel_opregion_setup(dev_priv);
1166
1167 i915_gem_load_init_fences(dev_priv);
1168
1169 /* On the 945G/GM, the chipset reports the MSI capability on the
1170 * integrated graphics even though the support isn't actually there
1171 * according to the published specs. It doesn't appear to function
1172 * correctly in testing on 945G.
1173 * This may be a side effect of MSI having been made available for PEG
1174 * and the registers being closely associated.
1175 *
1176 * According to chipset errata, on the 965GM, MSI interrupts may
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001177 * be lost or delayed, and was defeatured. MSI interrupts seem to
1178 * get lost on g4x as well, and interrupt delivery seems to stay
1179 * properly dead afterwards. So we'll just disable them for all
1180 * pre-gen5 chipsets.
Chris Wilson0673ad42016-06-24 14:00:22 +01001181 */
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001182 if (INTEL_GEN(dev_priv) >= 5) {
David Weinehall52a05c32016-08-22 13:32:44 +03001183 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001184 DRM_DEBUG_DRIVER("can't enable MSI");
1185 }
1186
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001187 ret = intel_gvt_init(dev_priv);
1188 if (ret)
1189 goto out_ggtt;
1190
Chris Wilson0673ad42016-06-24 14:00:22 +01001191 return 0;
1192
1193out_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001194 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001195
1196 return ret;
1197}
1198
1199/**
1200 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1201 * @dev_priv: device private
1202 */
1203static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1204{
David Weinehall52a05c32016-08-22 13:32:44 +03001205 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001206
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001207 i915_perf_fini(dev_priv);
1208
David Weinehall52a05c32016-08-22 13:32:44 +03001209 if (pdev->msi_enabled)
1210 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001211
1212 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001213 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001214}
1215
1216/**
1217 * i915_driver_register - register the driver with the rest of the system
1218 * @dev_priv: device private
1219 *
1220 * Perform any steps necessary to make the driver available via kernel
1221 * internal or userspace interfaces.
1222 */
1223static void i915_driver_register(struct drm_i915_private *dev_priv)
1224{
Chris Wilson91c8a322016-07-05 10:40:23 +01001225 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001226
Chris Wilson848b3652017-11-23 11:53:37 +00001227 i915_gem_shrinker_register(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001228 i915_pmu_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001229
1230 /*
1231 * Notify a valid surface after modesetting,
1232 * when running inside a VM.
1233 */
1234 if (intel_vgpu_active(dev_priv))
1235 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1236
1237 /* Reveal our presence to userspace */
1238 if (drm_dev_register(dev, 0) == 0) {
1239 i915_debugfs_register(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001240 i915_guc_log_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001241 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001242
1243 /* Depends on sysfs having been initialized */
1244 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001245 } else
1246 DRM_ERROR("Failed to register driver for userspace access!\n");
1247
1248 if (INTEL_INFO(dev_priv)->num_pipes) {
1249 /* Must be done after probing outputs */
1250 intel_opregion_register(dev_priv);
1251 acpi_video_register();
1252 }
1253
1254 if (IS_GEN5(dev_priv))
1255 intel_gpu_ips_init(dev_priv);
1256
Jerome Anandeef57322017-01-25 04:27:49 +05301257 intel_audio_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001258
1259 /*
1260 * Some ports require correctly set-up hpd registers for detection to
1261 * work properly (leading to ghost connected connector status), e.g. VGA
1262 * on gm45. Hence we can only set up the initial fbdev config after hpd
1263 * irqs are fully enabled. We do it last so that the async config
1264 * cannot run before the connectors are registered.
1265 */
1266 intel_fbdev_initial_config_async(dev);
Chris Wilson448aa912017-11-28 11:01:47 +00001267
1268 /*
1269 * We need to coordinate the hotplugs with the asynchronous fbdev
1270 * configuration, for which we use the fbdev->async_cookie.
1271 */
1272 if (INTEL_INFO(dev_priv)->num_pipes)
1273 drm_kms_helper_poll_init(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001274}
1275
1276/**
1277 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1278 * @dev_priv: device private
1279 */
1280static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1281{
Daniel Vetter4f256d82017-07-15 00:46:55 +02001282 intel_fbdev_unregister(dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301283 intel_audio_deinit(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001284
Chris Wilson448aa912017-11-28 11:01:47 +00001285 /*
1286 * After flushing the fbdev (incl. a late async config which will
1287 * have delayed queuing of a hotplug event), then flush the hotplug
1288 * events.
1289 */
1290 drm_kms_helper_poll_fini(&dev_priv->drm);
1291
Chris Wilson0673ad42016-06-24 14:00:22 +01001292 intel_gpu_ips_teardown();
1293 acpi_video_unregister();
1294 intel_opregion_unregister(dev_priv);
1295
Robert Bragg442b8c02016-11-07 19:49:53 +00001296 i915_perf_unregister(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001297 i915_pmu_unregister(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001298
David Weinehall694c2822016-08-22 13:32:43 +03001299 i915_teardown_sysfs(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001300 i915_guc_log_unregister(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001301 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001302
Chris Wilson848b3652017-11-23 11:53:37 +00001303 i915_gem_shrinker_unregister(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001304}
1305
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001306static void i915_welcome_messages(struct drm_i915_private *dev_priv)
1307{
1308 if (drm_debug & DRM_UT_DRIVER) {
1309 struct drm_printer p = drm_debug_printer("i915 device info:");
1310
1311 intel_device_info_dump(&dev_priv->info, &p);
1312 intel_device_info_dump_runtime(&dev_priv->info, &p);
1313 }
1314
1315 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1316 DRM_INFO("DRM_I915_DEBUG enabled\n");
1317 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1318 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
1319}
1320
Chris Wilson0673ad42016-06-24 14:00:22 +01001321/**
1322 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001323 * @pdev: PCI device
1324 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001325 *
1326 * The driver load routine has to do several things:
1327 * - drive output discovery via intel_modeset_init()
1328 * - initialize the memory manager
1329 * - allocate initial config memory
1330 * - setup the DRM framebuffer with the allocated memory
1331 */
Chris Wilson42f55512016-06-24 14:00:26 +01001332int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001333{
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001334 const struct intel_device_info *match_info =
1335 (struct intel_device_info *)ent->driver_data;
Chris Wilson0673ad42016-06-24 14:00:22 +01001336 struct drm_i915_private *dev_priv;
1337 int ret;
1338
Ville Syrjäläff4c3b72017-03-03 17:19:28 +02001339 /* Enable nuclear pageflip on ILK+ */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001340 if (!i915_modparams.nuclear_pageflip && match_info->gen < 5)
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001341 driver.driver_features &= ~DRIVER_ATOMIC;
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001342
Chris Wilson0673ad42016-06-24 14:00:22 +01001343 ret = -ENOMEM;
1344 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1345 if (dev_priv)
1346 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1347 if (ret) {
Tvrtko Ursulin87a67522016-12-06 19:04:13 +00001348 DRM_DEV_ERROR(&pdev->dev, "allocation failed\n");
Chris Wilsoncad36882017-02-10 16:35:21 +00001349 goto out_free;
Chris Wilson0673ad42016-06-24 14:00:22 +01001350 }
1351
Chris Wilson0673ad42016-06-24 14:00:22 +01001352 dev_priv->drm.pdev = pdev;
1353 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001354
1355 ret = pci_enable_device(pdev);
1356 if (ret)
Chris Wilsoncad36882017-02-10 16:35:21 +00001357 goto out_fini;
Chris Wilson0673ad42016-06-24 14:00:22 +01001358
1359 pci_set_drvdata(pdev, &dev_priv->drm);
Imre Deakadfdf852017-05-02 15:04:09 +03001360 /*
1361 * Disable the system suspend direct complete optimization, which can
1362 * leave the device suspended skipping the driver's suspend handlers
1363 * if the device was already runtime suspended. This is needed due to
1364 * the difference in our runtime and system suspend sequence and
1365 * becaue the HDA driver may require us to enable the audio power
1366 * domain during system suspend.
1367 */
Rafael J. Wysockic2eac4d2017-10-25 14:16:46 +02001368 dev_pm_set_driver_flags(&pdev->dev, DPM_FLAG_NEVER_SKIP);
Chris Wilson0673ad42016-06-24 14:00:22 +01001369
1370 ret = i915_driver_init_early(dev_priv, ent);
1371 if (ret < 0)
1372 goto out_pci_disable;
1373
1374 intel_runtime_pm_get(dev_priv);
1375
1376 ret = i915_driver_init_mmio(dev_priv);
1377 if (ret < 0)
1378 goto out_runtime_pm_put;
1379
1380 ret = i915_driver_init_hw(dev_priv);
1381 if (ret < 0)
1382 goto out_cleanup_mmio;
1383
1384 /*
1385 * TODO: move the vblank init and parts of modeset init steps into one
1386 * of the i915_driver_init_/i915_driver_register functions according
1387 * to the role/effect of the given init step.
1388 */
1389 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001390 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001391 INTEL_INFO(dev_priv)->num_pipes);
1392 if (ret)
1393 goto out_cleanup_hw;
1394 }
1395
Chris Wilson91c8a322016-07-05 10:40:23 +01001396 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001397 if (ret < 0)
Daniel Vetterbaf54382017-06-21 10:28:41 +02001398 goto out_cleanup_hw;
Chris Wilson0673ad42016-06-24 14:00:22 +01001399
1400 i915_driver_register(dev_priv);
1401
1402 intel_runtime_pm_enable(dev_priv);
1403
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05301404 intel_init_ipc(dev_priv);
Mahesh Kumara3a89862016-12-01 21:19:34 +05301405
Chris Wilson0673ad42016-06-24 14:00:22 +01001406 intel_runtime_pm_put(dev_priv);
1407
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001408 i915_welcome_messages(dev_priv);
1409
Chris Wilson0673ad42016-06-24 14:00:22 +01001410 return 0;
1411
Chris Wilson0673ad42016-06-24 14:00:22 +01001412out_cleanup_hw:
1413 i915_driver_cleanup_hw(dev_priv);
1414out_cleanup_mmio:
1415 i915_driver_cleanup_mmio(dev_priv);
1416out_runtime_pm_put:
1417 intel_runtime_pm_put(dev_priv);
1418 i915_driver_cleanup_early(dev_priv);
1419out_pci_disable:
1420 pci_disable_device(pdev);
Chris Wilsoncad36882017-02-10 16:35:21 +00001421out_fini:
Chris Wilson0673ad42016-06-24 14:00:22 +01001422 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
Chris Wilsoncad36882017-02-10 16:35:21 +00001423 drm_dev_fini(&dev_priv->drm);
1424out_free:
1425 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001426 return ret;
1427}
1428
Chris Wilson42f55512016-06-24 14:00:26 +01001429void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001430{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001431 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001432 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001433
Daniel Vetter99c539b2017-07-15 00:46:56 +02001434 i915_driver_unregister(dev_priv);
1435
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001436 if (i915_gem_suspend(dev_priv))
Chris Wilson42f55512016-06-24 14:00:26 +01001437 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001438
1439 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1440
Daniel Vetter18dddad2017-03-21 17:41:49 +01001441 drm_atomic_helper_shutdown(dev);
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001442
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001443 intel_gvt_cleanup(dev_priv);
1444
Chris Wilson0673ad42016-06-24 14:00:22 +01001445 intel_modeset_cleanup(dev);
1446
1447 /*
1448 * free the memory space allocated for the child device
1449 * config parsed from VBT
1450 */
1451 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1452 kfree(dev_priv->vbt.child_dev);
1453 dev_priv->vbt.child_dev = NULL;
1454 dev_priv->vbt.child_dev_num = 0;
1455 }
1456 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1457 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1458 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1459 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
1460
David Weinehall52a05c32016-08-22 13:32:44 +03001461 vga_switcheroo_unregister_client(pdev);
1462 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001463
1464 intel_csr_ucode_fini(dev_priv);
1465
1466 /* Free error state after interrupts are fully disabled. */
1467 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001468 i915_reset_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001469
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001470 i915_gem_fini(dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -07001471 intel_uc_fini_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001472 intel_fbc_cleanup_cfb(dev_priv);
1473
1474 intel_power_domains_fini(dev_priv);
1475
1476 i915_driver_cleanup_hw(dev_priv);
1477 i915_driver_cleanup_mmio(dev_priv);
1478
1479 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Chris Wilsoncad36882017-02-10 16:35:21 +00001480}
1481
1482static void i915_driver_release(struct drm_device *dev)
1483{
1484 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001485
1486 i915_driver_cleanup_early(dev_priv);
Chris Wilsoncad36882017-02-10 16:35:21 +00001487 drm_dev_fini(&dev_priv->drm);
1488
1489 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001490}
1491
1492static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1493{
Chris Wilson829a0af2017-06-20 12:05:45 +01001494 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001495 int ret;
1496
Chris Wilson829a0af2017-06-20 12:05:45 +01001497 ret = i915_gem_open(i915, file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001498 if (ret)
1499 return ret;
1500
1501 return 0;
1502}
1503
1504/**
1505 * i915_driver_lastclose - clean up after all DRM clients have exited
1506 * @dev: DRM device
1507 *
1508 * Take care of cleaning up after all DRM clients have exited. In the
1509 * mode setting case, we want to restore the kernel's initial mode (just
1510 * in case the last client left us in a bad state).
1511 *
1512 * Additionally, in the non-mode setting case, we'll tear down the GTT
1513 * and DMA structures, since the kernel won't be using them, and clea
1514 * up any GEM state.
1515 */
1516static void i915_driver_lastclose(struct drm_device *dev)
1517{
1518 intel_fbdev_restore_mode(dev);
1519 vga_switcheroo_process_delayed_switch();
1520}
1521
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001522static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Chris Wilson0673ad42016-06-24 14:00:22 +01001523{
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001524 struct drm_i915_file_private *file_priv = file->driver_priv;
1525
Chris Wilson0673ad42016-06-24 14:00:22 +01001526 mutex_lock(&dev->struct_mutex);
Chris Wilson829a0af2017-06-20 12:05:45 +01001527 i915_gem_context_close(file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001528 i915_gem_release(dev, file);
1529 mutex_unlock(&dev->struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +01001530
1531 kfree(file_priv);
1532}
1533
Imre Deak07f9cd02014-08-18 14:42:45 +03001534static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1535{
Chris Wilson91c8a322016-07-05 10:40:23 +01001536 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001537 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001538
1539 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001540 for_each_intel_encoder(dev, encoder)
1541 if (encoder->suspend)
1542 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001543 drm_modeset_unlock_all(dev);
1544}
1545
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001546static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1547 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001548static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301549
Imre Deakbc872292015-11-18 17:32:30 +02001550static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1551{
1552#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1553 if (acpi_target_system_state() < ACPI_STATE_S3)
1554 return true;
1555#endif
1556 return false;
1557}
Sagar Kambleebc32822014-08-13 23:07:05 +05301558
Imre Deak5e365c32014-10-23 19:23:25 +03001559static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001560{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001561 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001562 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001563 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +01001564 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001565
Zhang Ruib8efb172013-02-05 15:41:53 +08001566 /* ignore lid events during suspend */
1567 mutex_lock(&dev_priv->modeset_restore_lock);
1568 dev_priv->modeset_restore = MODESET_SUSPENDED;
1569 mutex_unlock(&dev_priv->modeset_restore_lock);
1570
Imre Deak1f814da2015-12-16 02:52:19 +02001571 disable_rpm_wakeref_asserts(dev_priv);
1572
Paulo Zanonic67a4702013-08-19 13:18:09 -03001573 /* We do a lot of poking in a lot of registers, make sure they work
1574 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001575 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001576
Dave Airlie5bcf7192010-12-07 09:20:40 +10001577 drm_kms_helper_poll_disable(dev);
1578
David Weinehall52a05c32016-08-22 13:32:44 +03001579 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001580
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001581 error = i915_gem_suspend(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001582 if (error) {
David Weinehall52a05c32016-08-22 13:32:44 +03001583 dev_err(&pdev->dev,
Daniel Vetterd5818932015-02-23 12:03:26 +01001584 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +02001585 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001586 }
1587
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001588 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001589
1590 intel_dp_mst_suspend(dev);
1591
1592 intel_runtime_pm_disable_interrupts(dev_priv);
1593 intel_hpd_cancel_work(dev_priv);
1594
1595 intel_suspend_encoders(dev_priv);
1596
Ville Syrjälä712bf362016-10-31 22:37:23 +02001597 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001598
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001599 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001600
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001601 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001602
Imre Deakbc872292015-11-18 17:32:30 +02001603 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001604 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001605
Hans de Goede68f60942017-02-10 11:28:01 +01001606 intel_uncore_suspend(dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01001607 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001608
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001609 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001610
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001611 dev_priv->suspend_count++;
1612
Imre Deakf74ed082016-04-18 14:48:21 +03001613 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001614
Imre Deak1f814da2015-12-16 02:52:19 +02001615out:
1616 enable_rpm_wakeref_asserts(dev_priv);
1617
1618 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001619}
1620
David Weinehallc49d13e2016-08-22 13:32:42 +03001621static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001622{
David Weinehallc49d13e2016-08-22 13:32:42 +03001623 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001624 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakbc872292015-11-18 17:32:30 +02001625 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +03001626 int ret;
1627
Imre Deak1f814da2015-12-16 02:52:19 +02001628 disable_rpm_wakeref_asserts(dev_priv);
1629
Imre Deak4c494a52016-10-13 14:34:06 +03001630 intel_display_set_init_power(dev_priv, false);
1631
Imre Deakdd9f31c2017-08-16 17:46:07 +03001632 fw_csr = !IS_GEN9_LP(dev_priv) && !hibernation &&
Imre Deaka7c81252016-04-01 16:02:38 +03001633 suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
Imre Deakbc872292015-11-18 17:32:30 +02001634 /*
1635 * In case of firmware assisted context save/restore don't manually
1636 * deinit the power domains. This also means the CSR/DMC firmware will
1637 * stay active, it will power down any HW resources as required and
1638 * also enable deeper system power states that would be blocked if the
1639 * firmware was inactive.
1640 */
1641 if (!fw_csr)
1642 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02001643
Imre Deak507e1262016-04-20 20:27:54 +03001644 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001645 if (IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001646 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001647 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001648 hsw_enable_pc8(dev_priv);
1649 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1650 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001651
1652 if (ret) {
1653 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +02001654 if (!fw_csr)
1655 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +03001656
Imre Deak1f814da2015-12-16 02:52:19 +02001657 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001658 }
1659
David Weinehall52a05c32016-08-22 13:32:44 +03001660 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001661 /*
Imre Deak54875572015-06-30 17:06:47 +03001662 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001663 * the device even though it's already in D3 and hang the machine. So
1664 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001665 * power down the device properly. The issue was seen on multiple old
1666 * GENs with different BIOS vendors, so having an explicit blacklist
1667 * is inpractical; apply the workaround on everything pre GEN6. The
1668 * platforms where the issue was seen:
1669 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1670 * Fujitsu FSC S7110
1671 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001672 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00001673 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001674 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001675
Imre Deakbc872292015-11-18 17:32:30 +02001676 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
1677
Imre Deak1f814da2015-12-16 02:52:19 +02001678out:
1679 enable_rpm_wakeref_asserts(dev_priv);
1680
1681 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001682}
1683
Matthew Aulda9a251c2016-12-02 10:24:11 +00001684static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001685{
1686 int error;
1687
Chris Wilsonded8b072016-07-05 10:40:22 +01001688 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001689 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001690 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001691 return -ENODEV;
1692 }
1693
Imre Deak0b14cbd2014-09-10 18:16:55 +03001694 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1695 state.event != PM_EVENT_FREEZE))
1696 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001697
1698 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1699 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001700
Imre Deak5e365c32014-10-23 19:23:25 +03001701 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001702 if (error)
1703 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001704
Imre Deakab3be732015-03-02 13:04:41 +02001705 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001706}
1707
Imre Deak5e365c32014-10-23 19:23:25 +03001708static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001709{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001710 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001711 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001712
Imre Deak1f814da2015-12-16 02:52:19 +02001713 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001714 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001715
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001716 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001717 if (ret)
1718 DRM_ERROR("failed to re-enable GGTT\n");
1719
Imre Deakf74ed082016-04-18 14:48:21 +03001720 intel_csr_ucode_resume(dev_priv);
1721
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001722 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03001723 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001724 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001725
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001726 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01001727
Peter Antoine364aece2015-05-11 08:50:45 +01001728 /*
1729 * Interrupts have to be enabled before any batches are run. If not the
1730 * GPU will hang. i915_gem_init_hw() will initiate batches to
1731 * update/restore the context.
1732 *
Imre Deak908764f2016-11-29 21:40:29 +02001733 * drm_mode_config_reset() needs AUX interrupts.
1734 *
Peter Antoine364aece2015-05-11 08:50:45 +01001735 * Modeset enabling in intel_modeset_init_hw() also needs working
1736 * interrupts.
1737 */
1738 intel_runtime_pm_enable_interrupts(dev_priv);
1739
Imre Deak908764f2016-11-29 21:40:29 +02001740 drm_mode_config_reset(dev);
1741
Chris Wilson37cd3302017-11-12 11:27:38 +00001742 i915_gem_resume(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001743
Daniel Vetterd5818932015-02-23 12:03:26 +01001744 intel_modeset_init_hw(dev);
Ville Syrjälä675f7ff2017-11-16 18:02:15 +02001745 intel_init_clock_gating(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001746
1747 spin_lock_irq(&dev_priv->irq_lock);
1748 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001749 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001750 spin_unlock_irq(&dev_priv->irq_lock);
1751
Daniel Vetterd5818932015-02-23 12:03:26 +01001752 intel_dp_mst_resume(dev);
1753
Lyudea16b7652016-03-11 10:57:01 -05001754 intel_display_resume(dev);
1755
Lyudee0b70062016-11-01 21:06:30 -04001756 drm_kms_helper_poll_enable(dev);
1757
Daniel Vetterd5818932015-02-23 12:03:26 +01001758 /*
1759 * ... but also need to make sure that hotplug processing
1760 * doesn't cause havoc. Like in the driver load code we don't
1761 * bother with the tiny race here where we might loose hotplug
1762 * notifications.
1763 * */
1764 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001765
Chris Wilson03d92e42016-05-23 15:08:10 +01001766 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001767
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001768 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001769
Zhang Ruib8efb172013-02-05 15:41:53 +08001770 mutex_lock(&dev_priv->modeset_restore_lock);
1771 dev_priv->modeset_restore = MODESET_DONE;
1772 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001773
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001774 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001775
Imre Deak1f814da2015-12-16 02:52:19 +02001776 enable_rpm_wakeref_asserts(dev_priv);
1777
Chris Wilson074c6ad2014-04-09 09:19:43 +01001778 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001779}
1780
Imre Deak5e365c32014-10-23 19:23:25 +03001781static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001782{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001783 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001784 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001785 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001786
Imre Deak76c4b252014-04-01 19:55:22 +03001787 /*
1788 * We have a resume ordering issue with the snd-hda driver also
1789 * requiring our device to be power up. Due to the lack of a
1790 * parent/child relationship we currently solve this with an early
1791 * resume hook.
1792 *
1793 * FIXME: This should be solved with a special hdmi sink device or
1794 * similar so that power domains can be employed.
1795 */
Imre Deak44410cd2016-04-18 14:45:54 +03001796
1797 /*
1798 * Note that we need to set the power state explicitly, since we
1799 * powered off the device during freeze and the PCI core won't power
1800 * it back up for us during thaw. Powering off the device during
1801 * freeze is not a hard requirement though, and during the
1802 * suspend/resume phases the PCI core makes sure we get here with the
1803 * device powered on. So in case we change our freeze logic and keep
1804 * the device powered we can also remove the following set power state
1805 * call.
1806 */
David Weinehall52a05c32016-08-22 13:32:44 +03001807 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001808 if (ret) {
1809 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1810 goto out;
1811 }
1812
1813 /*
1814 * Note that pci_enable_device() first enables any parent bridge
1815 * device and only then sets the power state for this device. The
1816 * bridge enabling is a nop though, since bridge devices are resumed
1817 * first. The order of enabling power and enabling the device is
1818 * imposed by the PCI core as described above, so here we preserve the
1819 * same order for the freeze/thaw phases.
1820 *
1821 * TODO: eventually we should remove pci_disable_device() /
1822 * pci_enable_enable_device() from suspend/resume. Due to how they
1823 * depend on the device enable refcount we can't anyway depend on them
1824 * disabling/enabling the device.
1825 */
David Weinehall52a05c32016-08-22 13:32:44 +03001826 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001827 ret = -EIO;
1828 goto out;
1829 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001830
David Weinehall52a05c32016-08-22 13:32:44 +03001831 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001832
Imre Deak1f814da2015-12-16 02:52:19 +02001833 disable_rpm_wakeref_asserts(dev_priv);
1834
Wayne Boyer666a4532015-12-09 12:29:35 -08001835 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001836 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001837 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001838 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1839 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001840
Hans de Goede68f60942017-02-10 11:28:01 +01001841 intel_uncore_resume_early(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001842
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001843 if (IS_GEN9_LP(dev_priv)) {
Imre Deakda2f41d2016-04-20 20:27:56 +03001844 if (!dev_priv->suspended_to_idle)
1845 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001846 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001847 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001848 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001849 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001850
Chris Wilsondc979972016-05-10 14:10:04 +01001851 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001852
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001853 if (IS_GEN9_LP(dev_priv) ||
Imre Deaka7c81252016-04-01 16:02:38 +03001854 !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
Imre Deakbc872292015-11-18 17:32:30 +02001855 intel_power_domains_init_hw(dev_priv, true);
Maarten Lankhorstac25dfe2018-01-16 16:53:24 +01001856 else
1857 intel_display_set_init_power(dev_priv, true);
Imre Deakbc872292015-11-18 17:32:30 +02001858
Chris Wilson24145512017-01-24 11:01:35 +00001859 i915_gem_sanitize(dev_priv);
1860
Imre Deak6e35e8a2016-04-18 10:04:19 +03001861 enable_rpm_wakeref_asserts(dev_priv);
1862
Imre Deakbc872292015-11-18 17:32:30 +02001863out:
1864 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001865
1866 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001867}
1868
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00001869static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001870{
Imre Deak50a00722014-10-23 19:23:17 +03001871 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001872
Imre Deak097dd832014-10-23 19:23:19 +03001873 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1874 return 0;
1875
Imre Deak5e365c32014-10-23 19:23:25 +03001876 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001877 if (ret)
1878 return ret;
1879
Imre Deak5a175142014-10-23 19:23:18 +03001880 return i915_drm_resume(dev);
1881}
1882
Ben Gamari11ed50e2009-09-14 17:48:45 -04001883/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001884 * i915_reset - reset chip after a hang
Chris Wilson535275d2017-07-21 13:32:37 +01001885 * @i915: #drm_i915_private to reset
1886 * @flags: Instructions
Ben Gamari11ed50e2009-09-14 17:48:45 -04001887 *
Chris Wilson780f2622016-09-09 14:11:52 +01001888 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1889 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001890 *
Chris Wilson221fe792016-09-09 14:11:51 +01001891 * Caller must hold the struct_mutex.
1892 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04001893 * Procedure is fairly simple:
1894 * - reset the chip using the reset reg
1895 * - re-init context state
1896 * - re-init hardware status page
1897 * - re-init ring buffer
1898 * - re-init interrupt state
1899 * - re-init display
1900 */
Chris Wilson535275d2017-07-21 13:32:37 +01001901void i915_reset(struct drm_i915_private *i915, unsigned int flags)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001902{
Chris Wilson535275d2017-07-21 13:32:37 +01001903 struct i915_gpu_error *error = &i915->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001904 int ret;
Chris Wilsonf7096d42017-12-01 12:20:11 +00001905 int i;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001906
Chris Wilsonf7096d42017-12-01 12:20:11 +00001907 might_sleep();
Chris Wilson535275d2017-07-21 13:32:37 +01001908 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001909 GEM_BUG_ON(!test_bit(I915_RESET_BACKOFF, &error->flags));
Chris Wilson221fe792016-09-09 14:11:51 +01001910
Chris Wilson8c185ec2017-03-16 17:13:02 +00001911 if (!test_bit(I915_RESET_HANDOFF, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01001912 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001913
Chris Wilsond98c52c2016-04-13 17:35:05 +01001914 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson535275d2017-07-21 13:32:37 +01001915 if (!i915_gem_unset_wedged(i915))
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001916 goto wakeup;
1917
Chris Wilson535275d2017-07-21 13:32:37 +01001918 if (!(flags & I915_RESET_QUIET))
1919 dev_notice(i915->drm.dev, "Resetting chip after gpu hang\n");
Chris Wilson8af29b02016-09-09 14:11:47 +01001920 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001921
Chris Wilson535275d2017-07-21 13:32:37 +01001922 disable_irq(i915->drm.irq);
1923 ret = i915_gem_reset_prepare(i915);
Chris Wilson0e178ae2017-01-17 17:59:06 +02001924 if (ret) {
Chris Wilson107783d2017-12-05 17:27:57 +00001925 dev_err(i915->drm.dev, "GPU recovery failed\n");
Chris Wilson107783d2017-12-05 17:27:57 +00001926 goto taint;
Chris Wilson0e178ae2017-01-17 17:59:06 +02001927 }
Chris Wilson9e60ab02016-10-04 21:11:28 +01001928
Chris Wilsonf7096d42017-12-01 12:20:11 +00001929 if (!intel_has_gpu_reset(i915)) {
Chris Wilson3ef98f52017-12-11 20:40:40 +00001930 if (i915_modparams.reset)
1931 dev_err(i915->drm.dev, "GPU reset not supported\n");
1932 else
1933 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsonf7096d42017-12-01 12:20:11 +00001934 goto error;
1935 }
1936
1937 for (i = 0; i < 3; i++) {
1938 ret = intel_gpu_reset(i915, ALL_ENGINES);
1939 if (ret == 0)
1940 break;
1941
1942 msleep(100);
1943 }
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001944 if (ret) {
Chris Wilsonf7096d42017-12-01 12:20:11 +00001945 dev_err(i915->drm.dev, "Failed to reset chip\n");
Chris Wilson107783d2017-12-05 17:27:57 +00001946 goto taint;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001947 }
1948
1949 /* Ok, now get things going again... */
1950
1951 /*
1952 * Everything depends on having the GTT running, so we need to start
Chris Wilson0db8c962017-09-06 12:14:05 +01001953 * there.
1954 */
1955 ret = i915_ggtt_enable_hw(i915);
1956 if (ret) {
Chris Wilson8177e112018-02-07 11:15:45 +00001957 DRM_ERROR("Failed to re-enable GGTT following reset (%d)\n",
1958 ret);
Chris Wilson0db8c962017-09-06 12:14:05 +01001959 goto error;
1960 }
1961
Chris Wilsona31d73c2017-12-17 13:28:50 +00001962 i915_gem_reset(i915);
1963 intel_overlay_reset(i915);
1964
Chris Wilson0db8c962017-09-06 12:14:05 +01001965 /*
Ben Gamari11ed50e2009-09-14 17:48:45 -04001966 * Next we need to restore the context, but we don't use those
1967 * yet either...
1968 *
1969 * Ring buffer needs to be re-initialized in the KMS case, or if X
1970 * was running at the time of the reset (i.e. we weren't VT
1971 * switched away).
1972 */
Chris Wilson535275d2017-07-21 13:32:37 +01001973 ret = i915_gem_init_hw(i915);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001974 if (ret) {
Chris Wilson8177e112018-02-07 11:15:45 +00001975 DRM_ERROR("Failed to initialise HW following reset (%d)\n",
1976 ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001977 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001978 }
1979
Chris Wilson535275d2017-07-21 13:32:37 +01001980 i915_queue_hangcheck(i915);
Chris Wilsonc2a126a2016-11-22 14:41:19 +00001981
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001982finish:
Chris Wilson535275d2017-07-21 13:32:37 +01001983 i915_gem_reset_finish(i915);
1984 enable_irq(i915->drm.irq);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001985
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001986wakeup:
Chris Wilson8c185ec2017-03-16 17:13:02 +00001987 clear_bit(I915_RESET_HANDOFF, &error->flags);
1988 wake_up_bit(&error->flags, I915_RESET_HANDOFF);
Chris Wilson780f2622016-09-09 14:11:52 +01001989 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001990
Chris Wilson107783d2017-12-05 17:27:57 +00001991taint:
1992 /*
1993 * History tells us that if we cannot reset the GPU now, we
1994 * never will. This then impacts everything that is run
1995 * subsequently. On failing the reset, we mark the driver
1996 * as wedged, preventing further execution on the GPU.
1997 * We also want to go one step further and add a taint to the
1998 * kernel so that any subsequent faults can be traced back to
1999 * this failure. This is important for CI, where if the
2000 * GPU/driver fails we would like to reboot and restart testing
2001 * rather than continue on into oblivion. For everyone else,
2002 * the system should still plod along, but they have been warned!
2003 */
2004 add_taint(TAINT_WARN, LOCKDEP_STILL_OK);
Chris Wilsond98c52c2016-04-13 17:35:05 +01002005error:
Chris Wilson535275d2017-07-21 13:32:37 +01002006 i915_gem_set_wedged(i915);
2007 i915_gem_retire_requests(i915);
Chris Wilsonad516902018-02-09 11:40:56 +00002008 intel_gpu_reset(i915, ALL_ENGINES);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00002009 goto finish;
Ben Gamari11ed50e2009-09-14 17:48:45 -04002010}
2011
Michel Thierry6acbea82017-10-31 15:53:09 -07002012static inline int intel_gt_reset_engine(struct drm_i915_private *dev_priv,
2013 struct intel_engine_cs *engine)
2014{
2015 return intel_gpu_reset(dev_priv, intel_engine_flag(engine));
2016}
2017
Michel Thierry142bc7d2017-06-20 10:57:46 +01002018/**
2019 * i915_reset_engine - reset GPU engine to recover from a hang
2020 * @engine: engine to reset
Chris Wilson535275d2017-07-21 13:32:37 +01002021 * @flags: options
Michel Thierry142bc7d2017-06-20 10:57:46 +01002022 *
2023 * Reset a specific GPU engine. Useful if a hang is detected.
2024 * Returns zero on successful reset or otherwise an error code.
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002025 *
2026 * Procedure is:
2027 * - identifies the request that caused the hang and it is dropped
2028 * - reset engine (which will force the engine to idle)
2029 * - re-init/configure engine
Michel Thierry142bc7d2017-06-20 10:57:46 +01002030 */
Chris Wilson535275d2017-07-21 13:32:37 +01002031int i915_reset_engine(struct intel_engine_cs *engine, unsigned int flags)
Michel Thierry142bc7d2017-06-20 10:57:46 +01002032{
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002033 struct i915_gpu_error *error = &engine->i915->gpu_error;
2034 struct drm_i915_gem_request *active_request;
2035 int ret;
2036
2037 GEM_BUG_ON(!test_bit(I915_RESET_ENGINE + engine->id, &error->flags));
2038
Chris Wilsonf6ba181a2017-12-16 00:22:06 +00002039 active_request = i915_gem_reset_prepare_engine(engine);
2040 if (IS_ERR_OR_NULL(active_request)) {
2041 /* Either the previous reset failed, or we pardon the reset. */
2042 ret = PTR_ERR(active_request);
2043 goto out;
2044 }
2045
Chris Wilson535275d2017-07-21 13:32:37 +01002046 if (!(flags & I915_RESET_QUIET)) {
2047 dev_notice(engine->i915->drm.dev,
2048 "Resetting %s after gpu hang\n", engine->name);
2049 }
Chris Wilson73676122017-07-21 13:32:31 +01002050 error->reset_engine_count[engine->id]++;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002051
Michel Thierry6acbea82017-10-31 15:53:09 -07002052 if (!engine->i915->guc.execbuf_client)
2053 ret = intel_gt_reset_engine(engine->i915, engine);
2054 else
2055 ret = intel_guc_reset_engine(&engine->i915->guc, engine);
Chris Wilson0364cd12017-07-21 13:32:21 +01002056 if (ret) {
2057 /* If we fail here, we expect to fallback to a global reset */
Michel Thierry6acbea82017-10-31 15:53:09 -07002058 DRM_DEBUG_DRIVER("%sFailed to reset %s, ret=%d\n",
2059 engine->i915->guc.execbuf_client ? "GuC " : "",
Chris Wilson0364cd12017-07-21 13:32:21 +01002060 engine->name, ret);
2061 goto out;
2062 }
Chris Wilsonb4f3e162017-07-21 13:32:20 +01002063
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002064 /*
2065 * The request that caused the hang is stuck on elsp, we know the
2066 * active request and can drop it, adjust head to skip the offending
2067 * request to resume executing remaining requests in the queue.
2068 */
2069 i915_gem_reset_engine(engine, active_request);
2070
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002071 /*
2072 * The engine and its registers (and workarounds in case of render)
2073 * have been reset to their default values. Follow the init_ring
2074 * process to program RING_MODE, HWSP and re-enable submission.
2075 */
2076 ret = engine->init_hw(engine);
Michel Thierry702c8f82017-06-20 10:57:48 +01002077 if (ret)
2078 goto out;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002079
2080out:
Chris Wilson0364cd12017-07-21 13:32:21 +01002081 i915_gem_reset_finish_engine(engine);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002082 return ret;
Michel Thierry142bc7d2017-06-20 10:57:46 +01002083}
2084
David Weinehallc49d13e2016-08-22 13:32:42 +03002085static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002086{
David Weinehallc49d13e2016-08-22 13:32:42 +03002087 struct pci_dev *pdev = to_pci_dev(kdev);
2088 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002089
David Weinehallc49d13e2016-08-22 13:32:42 +03002090 if (!dev) {
2091 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002092 return -ENODEV;
2093 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002094
David Weinehallc49d13e2016-08-22 13:32:42 +03002095 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10002096 return 0;
2097
David Weinehallc49d13e2016-08-22 13:32:42 +03002098 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002099}
2100
David Weinehallc49d13e2016-08-22 13:32:42 +03002101static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002102{
David Weinehallc49d13e2016-08-22 13:32:42 +03002103 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002104
2105 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01002106 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03002107 * requiring our device to be power up. Due to the lack of a
2108 * parent/child relationship we currently solve this with an late
2109 * suspend hook.
2110 *
2111 * FIXME: This should be solved with a special hdmi sink device or
2112 * similar so that power domains can be employed.
2113 */
David Weinehallc49d13e2016-08-22 13:32:42 +03002114 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03002115 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002116
David Weinehallc49d13e2016-08-22 13:32:42 +03002117 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02002118}
2119
David Weinehallc49d13e2016-08-22 13:32:42 +03002120static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02002121{
David Weinehallc49d13e2016-08-22 13:32:42 +03002122 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02002123
David Weinehallc49d13e2016-08-22 13:32:42 +03002124 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02002125 return 0;
2126
David Weinehallc49d13e2016-08-22 13:32:42 +03002127 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002128}
2129
David Weinehallc49d13e2016-08-22 13:32:42 +03002130static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002131{
David Weinehallc49d13e2016-08-22 13:32:42 +03002132 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002133
David Weinehallc49d13e2016-08-22 13:32:42 +03002134 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002135 return 0;
2136
David Weinehallc49d13e2016-08-22 13:32:42 +03002137 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002138}
2139
David Weinehallc49d13e2016-08-22 13:32:42 +03002140static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002141{
David Weinehallc49d13e2016-08-22 13:32:42 +03002142 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002143
David Weinehallc49d13e2016-08-22 13:32:42 +03002144 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002145 return 0;
2146
David Weinehallc49d13e2016-08-22 13:32:42 +03002147 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002148}
2149
Chris Wilson1f19ac22016-05-14 07:26:32 +01002150/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03002151static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002152{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002153 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson6a800ea2016-09-21 14:51:07 +01002154 int ret;
2155
Imre Deakdd9f31c2017-08-16 17:46:07 +03002156 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2157 ret = i915_drm_suspend(dev);
2158 if (ret)
2159 return ret;
2160 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01002161
2162 ret = i915_gem_freeze(kdev_to_i915(kdev));
2163 if (ret)
2164 return ret;
2165
2166 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002167}
2168
David Weinehallc49d13e2016-08-22 13:32:42 +03002169static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002170{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002171 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson461fb992016-05-14 07:26:33 +01002172 int ret;
2173
Imre Deakdd9f31c2017-08-16 17:46:07 +03002174 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2175 ret = i915_drm_suspend_late(dev, true);
2176 if (ret)
2177 return ret;
2178 }
Chris Wilson461fb992016-05-14 07:26:33 +01002179
David Weinehallc49d13e2016-08-22 13:32:42 +03002180 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01002181 if (ret)
2182 return ret;
2183
2184 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002185}
2186
2187/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002188static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002189{
David Weinehallc49d13e2016-08-22 13:32:42 +03002190 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002191}
2192
David Weinehallc49d13e2016-08-22 13:32:42 +03002193static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002194{
David Weinehallc49d13e2016-08-22 13:32:42 +03002195 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002196}
2197
2198/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002199static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002200{
David Weinehallc49d13e2016-08-22 13:32:42 +03002201 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002202}
2203
David Weinehallc49d13e2016-08-22 13:32:42 +03002204static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002205{
David Weinehallc49d13e2016-08-22 13:32:42 +03002206 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002207}
2208
Imre Deakddeea5b2014-05-05 15:19:56 +03002209/*
2210 * Save all Gunit registers that may be lost after a D3 and a subsequent
2211 * S0i[R123] transition. The list of registers needing a save/restore is
2212 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2213 * registers in the following way:
2214 * - Driver: saved/restored by the driver
2215 * - Punit : saved/restored by the Punit firmware
2216 * - No, w/o marking: no need to save/restore, since the register is R/O or
2217 * used internally by the HW in a way that doesn't depend
2218 * keeping the content across a suspend/resume.
2219 * - Debug : used for debugging
2220 *
2221 * We save/restore all registers marked with 'Driver', with the following
2222 * exceptions:
2223 * - Registers out of use, including also registers marked with 'Debug'.
2224 * These have no effect on the driver's operation, so we don't save/restore
2225 * them to reduce the overhead.
2226 * - Registers that are fully setup by an initialization function called from
2227 * the resume path. For example many clock gating and RPS/RC6 registers.
2228 * - Registers that provide the right functionality with their reset defaults.
2229 *
2230 * TODO: Except for registers that based on the above 3 criteria can be safely
2231 * ignored, we save/restore all others, practically treating the HW context as
2232 * a black-box for the driver. Further investigation is needed to reduce the
2233 * saved/restored registers even further, by following the same 3 criteria.
2234 */
2235static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2236{
2237 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2238 int i;
2239
2240 /* GAM 0x4000-0x4770 */
2241 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2242 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2243 s->arb_mode = I915_READ(ARB_MODE);
2244 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2245 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2246
2247 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002248 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002249
2250 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002251 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002252
2253 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2254 s->ecochk = I915_READ(GAM_ECOCHK);
2255 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2256 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2257
2258 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2259
2260 /* MBC 0x9024-0x91D0, 0x8500 */
2261 s->g3dctl = I915_READ(VLV_G3DCTL);
2262 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2263 s->mbctl = I915_READ(GEN6_MBCTL);
2264
2265 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2266 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2267 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2268 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2269 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2270 s->rstctl = I915_READ(GEN6_RSTCTL);
2271 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2272
2273 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2274 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2275 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2276 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2277 s->ecobus = I915_READ(ECOBUS);
2278 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2279 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2280 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2281 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2282 s->rcedata = I915_READ(VLV_RCEDATA);
2283 s->spare2gh = I915_READ(VLV_SPAREG2H);
2284
2285 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2286 s->gt_imr = I915_READ(GTIMR);
2287 s->gt_ier = I915_READ(GTIER);
2288 s->pm_imr = I915_READ(GEN6_PMIMR);
2289 s->pm_ier = I915_READ(GEN6_PMIER);
2290
2291 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002292 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002293
2294 /* GT SA CZ domain, 0x100000-0x138124 */
2295 s->tilectl = I915_READ(TILECTL);
2296 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2297 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2298 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2299 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2300
2301 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2302 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2303 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002304 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002305 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2306
2307 /*
2308 * Not saving any of:
2309 * DFT, 0x9800-0x9EC0
2310 * SARB, 0xB000-0xB1FC
2311 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2312 * PCI CFG
2313 */
2314}
2315
2316static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2317{
2318 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2319 u32 val;
2320 int i;
2321
2322 /* GAM 0x4000-0x4770 */
2323 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2324 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2325 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2326 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2327 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2328
2329 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002330 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002331
2332 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002333 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002334
2335 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2336 I915_WRITE(GAM_ECOCHK, s->ecochk);
2337 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2338 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2339
2340 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2341
2342 /* MBC 0x9024-0x91D0, 0x8500 */
2343 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2344 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2345 I915_WRITE(GEN6_MBCTL, s->mbctl);
2346
2347 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2348 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2349 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2350 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2351 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2352 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2353 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2354
2355 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2356 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2357 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2358 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2359 I915_WRITE(ECOBUS, s->ecobus);
2360 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2361 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2362 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2363 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2364 I915_WRITE(VLV_RCEDATA, s->rcedata);
2365 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2366
2367 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2368 I915_WRITE(GTIMR, s->gt_imr);
2369 I915_WRITE(GTIER, s->gt_ier);
2370 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2371 I915_WRITE(GEN6_PMIER, s->pm_ier);
2372
2373 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002374 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002375
2376 /* GT SA CZ domain, 0x100000-0x138124 */
2377 I915_WRITE(TILECTL, s->tilectl);
2378 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2379 /*
2380 * Preserve the GT allow wake and GFX force clock bit, they are not
2381 * be restored, as they are used to control the s0ix suspend/resume
2382 * sequence by the caller.
2383 */
2384 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2385 val &= VLV_GTLC_ALLOWWAKEREQ;
2386 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2387 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2388
2389 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2390 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2391 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2392 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2393
2394 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2395
2396 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2397 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2398 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002399 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002400 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2401}
2402
Chris Wilson3dd14c02017-04-21 14:58:15 +01002403static int vlv_wait_for_pw_status(struct drm_i915_private *dev_priv,
2404 u32 mask, u32 val)
2405{
2406 /* The HW does not like us polling for PW_STATUS frequently, so
2407 * use the sleeping loop rather than risk the busy spin within
2408 * intel_wait_for_register().
2409 *
2410 * Transitioning between RC6 states should be at most 2ms (see
2411 * valleyview_enable_rps) so use a 3ms timeout.
2412 */
2413 return wait_for((I915_READ_NOTRACE(VLV_GTLC_PW_STATUS) & mask) == val,
2414 3);
2415}
2416
Imre Deak650ad972014-04-18 16:35:02 +03002417int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2418{
2419 u32 val;
2420 int err;
2421
Imre Deak650ad972014-04-18 16:35:02 +03002422 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2423 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2424 if (force_on)
2425 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2426 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2427
2428 if (!force_on)
2429 return 0;
2430
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002431 err = intel_wait_for_register(dev_priv,
2432 VLV_GTLC_SURVIVABILITY_REG,
2433 VLV_GFX_CLK_STATUS_BIT,
2434 VLV_GFX_CLK_STATUS_BIT,
2435 20);
Imre Deak650ad972014-04-18 16:35:02 +03002436 if (err)
2437 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2438 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2439
2440 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002441}
2442
Imre Deakddeea5b2014-05-05 15:19:56 +03002443static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2444{
Chris Wilson3dd14c02017-04-21 14:58:15 +01002445 u32 mask;
Imre Deakddeea5b2014-05-05 15:19:56 +03002446 u32 val;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002447 int err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002448
2449 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2450 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2451 if (allow)
2452 val |= VLV_GTLC_ALLOWWAKEREQ;
2453 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2454 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2455
Chris Wilson3dd14c02017-04-21 14:58:15 +01002456 mask = VLV_GTLC_ALLOWWAKEACK;
2457 val = allow ? mask : 0;
2458
2459 err = vlv_wait_for_pw_status(dev_priv, mask, val);
Imre Deakddeea5b2014-05-05 15:19:56 +03002460 if (err)
2461 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002462
Imre Deakddeea5b2014-05-05 15:19:56 +03002463 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002464}
2465
Chris Wilson3dd14c02017-04-21 14:58:15 +01002466static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2467 bool wait_for_on)
Imre Deakddeea5b2014-05-05 15:19:56 +03002468{
2469 u32 mask;
2470 u32 val;
Imre Deakddeea5b2014-05-05 15:19:56 +03002471
2472 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2473 val = wait_for_on ? mask : 0;
Imre Deakddeea5b2014-05-05 15:19:56 +03002474
2475 /*
2476 * RC6 transitioning can be delayed up to 2 msec (see
2477 * valleyview_enable_rps), use 3 msec for safety.
2478 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002479 if (vlv_wait_for_pw_status(dev_priv, mask, val))
Imre Deakddeea5b2014-05-05 15:19:56 +03002480 DRM_ERROR("timeout waiting for GT wells to go %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002481 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002482}
2483
2484static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2485{
2486 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2487 return;
2488
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002489 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002490 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2491}
2492
Sagar Kambleebc32822014-08-13 23:07:05 +05302493static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002494{
2495 u32 mask;
2496 int err;
2497
2498 /*
2499 * Bspec defines the following GT well on flags as debug only, so
2500 * don't treat them as hard failures.
2501 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002502 vlv_wait_for_gt_wells(dev_priv, false);
Imre Deakddeea5b2014-05-05 15:19:56 +03002503
2504 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2505 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2506
2507 vlv_check_no_gt_access(dev_priv);
2508
2509 err = vlv_force_gfx_clock(dev_priv, true);
2510 if (err)
2511 goto err1;
2512
2513 err = vlv_allow_gt_wake(dev_priv, false);
2514 if (err)
2515 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302516
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002517 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302518 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002519
2520 err = vlv_force_gfx_clock(dev_priv, false);
2521 if (err)
2522 goto err2;
2523
2524 return 0;
2525
2526err2:
2527 /* For safety always re-enable waking and disable gfx clock forcing */
2528 vlv_allow_gt_wake(dev_priv, true);
2529err1:
2530 vlv_force_gfx_clock(dev_priv, false);
2531
2532 return err;
2533}
2534
Sagar Kamble016970b2014-08-13 23:07:06 +05302535static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2536 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002537{
Imre Deakddeea5b2014-05-05 15:19:56 +03002538 int err;
2539 int ret;
2540
2541 /*
2542 * If any of the steps fail just try to continue, that's the best we
2543 * can do at this point. Return the first error code (which will also
2544 * leave RPM permanently disabled).
2545 */
2546 ret = vlv_force_gfx_clock(dev_priv, true);
2547
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002548 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302549 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002550
2551 err = vlv_allow_gt_wake(dev_priv, true);
2552 if (!ret)
2553 ret = err;
2554
2555 err = vlv_force_gfx_clock(dev_priv, false);
2556 if (!ret)
2557 ret = err;
2558
2559 vlv_check_no_gt_access(dev_priv);
2560
Chris Wilson7c108fd2016-10-24 13:42:18 +01002561 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002562 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002563
2564 return ret;
2565}
2566
David Weinehallc49d13e2016-08-22 13:32:42 +03002567static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002568{
David Weinehallc49d13e2016-08-22 13:32:42 +03002569 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002570 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002571 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002572 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002573
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002574 if (WARN_ON_ONCE(!(dev_priv->gt_pm.rc6.enabled && HAS_RC6(dev_priv))))
Imre Deakc6df39b2014-04-14 20:24:29 +03002575 return -ENODEV;
2576
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002577 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002578 return -ENODEV;
2579
Paulo Zanoni8a187452013-12-06 20:32:13 -02002580 DRM_DEBUG_KMS("Suspending device\n");
2581
Imre Deak1f814da2015-12-16 02:52:19 +02002582 disable_rpm_wakeref_asserts(dev_priv);
2583
Imre Deakd6102972014-05-07 19:57:49 +03002584 /*
2585 * We are safe here against re-faults, since the fault handler takes
2586 * an RPM reference.
2587 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002588 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002589
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002590 intel_guc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002591
Imre Deak2eb52522014-11-19 15:30:05 +02002592 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002593
Hans de Goede01c799c2017-11-14 14:55:18 +01002594 intel_uncore_suspend(dev_priv);
2595
Imre Deak507e1262016-04-20 20:27:54 +03002596 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002597 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002598 bxt_display_core_uninit(dev_priv);
2599 bxt_enable_dc9(dev_priv);
2600 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2601 hsw_enable_pc8(dev_priv);
2602 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2603 ret = vlv_suspend_complete(dev_priv);
2604 }
2605
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002606 if (ret) {
2607 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Hans de Goede01c799c2017-11-14 14:55:18 +01002608 intel_uncore_runtime_resume(dev_priv);
2609
Daniel Vetterb9632912014-09-30 10:56:44 +02002610 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002611
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302612 intel_guc_resume(dev_priv);
2613
2614 i915_gem_init_swizzling(dev_priv);
2615 i915_gem_restore_fences(dev_priv);
2616
Imre Deak1f814da2015-12-16 02:52:19 +02002617 enable_rpm_wakeref_asserts(dev_priv);
2618
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002619 return ret;
2620 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002621
Imre Deak1f814da2015-12-16 02:52:19 +02002622 enable_rpm_wakeref_asserts(dev_priv);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002623 WARN_ON_ONCE(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002624
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002625 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002626 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2627
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002628 dev_priv->runtime_pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002629
2630 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002631 * FIXME: We really should find a document that references the arguments
2632 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002633 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002634 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002635 /*
2636 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2637 * being detected, and the call we do at intel_runtime_resume()
2638 * won't be able to restore them. Since PCI_D3hot matches the
2639 * actual specification and appears to be working, use it.
2640 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002641 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002642 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002643 /*
2644 * current versions of firmware which depend on this opregion
2645 * notification have repurposed the D1 definition to mean
2646 * "runtime suspended" vs. what you would normally expect (D3)
2647 * to distinguish it from notifications that might be sent via
2648 * the suspend path.
2649 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002650 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002651 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002652
Mika Kuoppala59bad942015-01-16 11:34:40 +02002653 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002654
Ander Conselvan de Oliveira21d6e0b2017-01-20 16:28:43 +02002655 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002656 intel_hpd_poll_init(dev_priv);
2657
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002658 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002659 return 0;
2660}
2661
David Weinehallc49d13e2016-08-22 13:32:42 +03002662static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002663{
David Weinehallc49d13e2016-08-22 13:32:42 +03002664 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002665 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002666 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002667 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002668
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002669 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002670 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002671
2672 DRM_DEBUG_KMS("Resuming device\n");
2673
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002674 WARN_ON_ONCE(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Imre Deak1f814da2015-12-16 02:52:19 +02002675 disable_rpm_wakeref_asserts(dev_priv);
2676
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002677 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002678 dev_priv->runtime_pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002679 if (intel_uncore_unclaimed_mmio(dev_priv))
2680 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002681
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002682 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002683 bxt_disable_dc9(dev_priv);
2684 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002685 if (dev_priv->csr.dmc_payload &&
2686 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2687 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002688 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002689 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002690 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002691 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002692 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002693
Hans de Goedebedf4d72017-11-14 14:55:17 +01002694 intel_uncore_runtime_resume(dev_priv);
2695
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302696 intel_runtime_pm_enable_interrupts(dev_priv);
2697
2698 intel_guc_resume(dev_priv);
2699
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002700 /*
2701 * No point of rolling back things in case of an error, as the best
2702 * we can do is to hope that things will still work (and disable RPM).
2703 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002704 i915_gem_init_swizzling(dev_priv);
Chris Wilson83bf6d52017-02-03 12:57:17 +00002705 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03002706
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002707 /*
2708 * On VLV/CHV display interrupts are part of the display
2709 * power well, so hpd is reinitialized from there. For
2710 * everyone else do it here.
2711 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002712 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002713 intel_hpd_init(dev_priv);
2714
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05302715 intel_enable_ipc(dev_priv);
2716
Imre Deak1f814da2015-12-16 02:52:19 +02002717 enable_rpm_wakeref_asserts(dev_priv);
2718
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002719 if (ret)
2720 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2721 else
2722 DRM_DEBUG_KMS("Device resumed\n");
2723
2724 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002725}
2726
Chris Wilson42f55512016-06-24 14:00:26 +01002727const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002728 /*
2729 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2730 * PMSG_RESUME]
2731 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002732 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002733 .suspend_late = i915_pm_suspend_late,
2734 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002735 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002736
2737 /*
2738 * S4 event handlers
2739 * @freeze, @freeze_late : called (1) before creating the
2740 * hibernation image [PMSG_FREEZE] and
2741 * (2) after rebooting, before restoring
2742 * the image [PMSG_QUIESCE]
2743 * @thaw, @thaw_early : called (1) after creating the hibernation
2744 * image, before writing it [PMSG_THAW]
2745 * and (2) after failing to create or
2746 * restore the image [PMSG_RECOVER]
2747 * @poweroff, @poweroff_late: called after writing the hibernation
2748 * image, before rebooting [PMSG_HIBERNATE]
2749 * @restore, @restore_early : called after rebooting and restoring the
2750 * hibernation image [PMSG_RESTORE]
2751 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002752 .freeze = i915_pm_freeze,
2753 .freeze_late = i915_pm_freeze_late,
2754 .thaw_early = i915_pm_thaw_early,
2755 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002756 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002757 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002758 .restore_early = i915_pm_restore_early,
2759 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002760
2761 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002762 .runtime_suspend = intel_runtime_suspend,
2763 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002764};
2765
Laurent Pinchart78b68552012-05-17 13:27:22 +02002766static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002767 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002768 .open = drm_gem_vm_open,
2769 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002770};
2771
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002772static const struct file_operations i915_driver_fops = {
2773 .owner = THIS_MODULE,
2774 .open = drm_open,
2775 .release = drm_release,
2776 .unlocked_ioctl = drm_ioctl,
2777 .mmap = drm_gem_mmap,
2778 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002779 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002780 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002781 .llseek = noop_llseek,
2782};
2783
Chris Wilson0673ad42016-06-24 14:00:22 +01002784static int
2785i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2786 struct drm_file *file)
2787{
2788 return -ENODEV;
2789}
2790
2791static const struct drm_ioctl_desc i915_ioctls[] = {
2792 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2793 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2794 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2795 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2796 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2797 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002798 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002799 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2800 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2801 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2802 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2803 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2804 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2805 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2806 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2807 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2808 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2809 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002810 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer_ioctl, DRM_AUTH),
2811 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002812 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2813 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2814 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2815 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2816 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2817 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2818 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2819 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2820 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2821 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2822 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2823 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2824 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2825 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2826 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00002827 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
2828 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002829 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002830 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
Chris Wilson0673ad42016-06-24 14:00:22 +01002831 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2832 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2833 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002834 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002835 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2836 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2837 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2838 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2839 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2840 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2841 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2842 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2843 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00002844 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01002845 DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
2846 DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002847};
2848
Linus Torvalds1da177e2005-04-16 15:20:36 -07002849static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002850 /* Don't use MTRRs here; the Xserver or userspace app should
2851 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002852 */
Eric Anholt673a3942008-07-30 12:06:12 -07002853 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002854 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +01002855 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ,
Chris Wilsoncad36882017-02-10 16:35:21 +00002856 .release = i915_driver_release,
Eric Anholt673a3942008-07-30 12:06:12 -07002857 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002858 .lastclose = i915_driver_lastclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002859 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002860
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002861 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002862 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002863 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002864
2865 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2866 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2867 .gem_prime_export = i915_gem_prime_export,
2868 .gem_prime_import = i915_gem_prime_import,
2869
Dave Airlieff72145b2011-02-07 12:16:14 +10002870 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002871 .dumb_map_offset = i915_gem_mmap_gtt,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002872 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002873 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002874 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002875 .name = DRIVER_NAME,
2876 .desc = DRIVER_DESC,
2877 .date = DRIVER_DATE,
2878 .major = DRIVER_MAJOR,
2879 .minor = DRIVER_MINOR,
2880 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002881};
Chris Wilson66d9cb52017-02-13 17:15:17 +00002882
2883#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2884#include "selftests/mock_drm.c"
2885#endif