Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2007 Dave Airlied |
| 3 | * All Rights Reserved. |
| 4 | * |
| 5 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 6 | * copy of this software and associated documentation files (the "Software"), |
| 7 | * to deal in the Software without restriction, including without limitation |
| 8 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 9 | * and/or sell copies of the Software, and to permit persons to whom the |
| 10 | * Software is furnished to do so, subject to the following conditions: |
| 11 | * |
| 12 | * The above copyright notice and this permission notice (including the next |
| 13 | * paragraph) shall be included in all copies or substantial portions of the |
| 14 | * Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 20 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 21 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 22 | * OTHER DEALINGS IN THE SOFTWARE. |
| 23 | */ |
| 24 | /* |
| 25 | * Authors: Dave Airlied <airlied@linux.ie> |
| 26 | * Ben Skeggs <darktama@iinet.net.au> |
| 27 | * Jeremy Kolb <jkolb@brandeis.edu> |
| 28 | */ |
| 29 | |
Ben Skeggs | fdb751e | 2014-08-10 04:10:23 +1000 | [diff] [blame] | 30 | #include <linux/dma-mapping.h> |
Chris Metcalf | 3e2b756 | 2013-02-01 13:44:33 -0500 | [diff] [blame] | 31 | #include <linux/swiotlb.h> |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 32 | |
Ben Skeggs | 4dc2813 | 2016-05-20 09:22:55 +1000 | [diff] [blame] | 33 | #include "nouveau_drv.h" |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 34 | #include "nouveau_dma.h" |
Ben Skeggs | d375e7d5 | 2012-04-30 13:30:00 +1000 | [diff] [blame] | 35 | #include "nouveau_fence.h" |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 36 | |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 37 | #include "nouveau_bo.h" |
| 38 | #include "nouveau_ttm.h" |
| 39 | #include "nouveau_gem.h" |
Ben Skeggs | 9ce523c | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 40 | #include "nouveau_mem.h" |
Ben Skeggs | 24e8375 | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 41 | #include "nouveau_vmm.h" |
Maarten Maathuis | a510604 | 2009-12-26 21:46:36 +0100 | [diff] [blame] | 42 | |
Ben Skeggs | d772213 | 2017-11-01 03:56:20 +1000 | [diff] [blame] | 43 | #include <nvif/class.h> |
| 44 | #include <nvif/if500b.h> |
| 45 | #include <nvif/if900b.h> |
| 46 | |
Ben Skeggs | bc9e7b9 | 2012-07-19 17:54:21 +1000 | [diff] [blame] | 47 | /* |
| 48 | * NV10-NV40 tiling helpers |
| 49 | */ |
| 50 | |
| 51 | static void |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 52 | nv10_bo_update_tile_region(struct drm_device *dev, struct nouveau_drm_tile *reg, |
| 53 | u32 addr, u32 size, u32 pitch, u32 flags) |
Ben Skeggs | bc9e7b9 | 2012-07-19 17:54:21 +1000 | [diff] [blame] | 54 | { |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 55 | struct nouveau_drm *drm = nouveau_drm(dev); |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 56 | int i = reg - drm->tile.reg; |
Ben Skeggs | 359088d | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 57 | struct nvkm_fb *fb = nvxx_fb(&drm->client.device); |
Ben Skeggs | b1e4553 | 2015-08-20 14:54:06 +1000 | [diff] [blame] | 58 | struct nvkm_fb_tile *tile = &fb->tile.region[i]; |
Ben Skeggs | bc9e7b9 | 2012-07-19 17:54:21 +1000 | [diff] [blame] | 59 | |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 60 | nouveau_fence_unref(®->fence); |
Ben Skeggs | bc9e7b9 | 2012-07-19 17:54:21 +1000 | [diff] [blame] | 61 | |
| 62 | if (tile->pitch) |
Ben Skeggs | 03c8952 | 2015-08-20 14:54:20 +1000 | [diff] [blame] | 63 | nvkm_fb_tile_fini(fb, i, tile); |
Ben Skeggs | bc9e7b9 | 2012-07-19 17:54:21 +1000 | [diff] [blame] | 64 | |
| 65 | if (pitch) |
Ben Skeggs | 03c8952 | 2015-08-20 14:54:20 +1000 | [diff] [blame] | 66 | nvkm_fb_tile_init(fb, i, addr, size, pitch, flags, tile); |
Ben Skeggs | bc9e7b9 | 2012-07-19 17:54:21 +1000 | [diff] [blame] | 67 | |
Ben Skeggs | 03c8952 | 2015-08-20 14:54:20 +1000 | [diff] [blame] | 68 | nvkm_fb_tile_prog(fb, i, tile); |
Ben Skeggs | bc9e7b9 | 2012-07-19 17:54:21 +1000 | [diff] [blame] | 69 | } |
| 70 | |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 71 | static struct nouveau_drm_tile * |
Ben Skeggs | bc9e7b9 | 2012-07-19 17:54:21 +1000 | [diff] [blame] | 72 | nv10_bo_get_tile_region(struct drm_device *dev, int i) |
| 73 | { |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 74 | struct nouveau_drm *drm = nouveau_drm(dev); |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 75 | struct nouveau_drm_tile *tile = &drm->tile.reg[i]; |
Ben Skeggs | bc9e7b9 | 2012-07-19 17:54:21 +1000 | [diff] [blame] | 76 | |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 77 | spin_lock(&drm->tile.lock); |
Ben Skeggs | bc9e7b9 | 2012-07-19 17:54:21 +1000 | [diff] [blame] | 78 | |
| 79 | if (!tile->used && |
| 80 | (!tile->fence || nouveau_fence_done(tile->fence))) |
| 81 | tile->used = true; |
| 82 | else |
| 83 | tile = NULL; |
| 84 | |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 85 | spin_unlock(&drm->tile.lock); |
Ben Skeggs | bc9e7b9 | 2012-07-19 17:54:21 +1000 | [diff] [blame] | 86 | return tile; |
| 87 | } |
| 88 | |
| 89 | static void |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 90 | nv10_bo_put_tile_region(struct drm_device *dev, struct nouveau_drm_tile *tile, |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 91 | struct dma_fence *fence) |
Ben Skeggs | bc9e7b9 | 2012-07-19 17:54:21 +1000 | [diff] [blame] | 92 | { |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 93 | struct nouveau_drm *drm = nouveau_drm(dev); |
Ben Skeggs | bc9e7b9 | 2012-07-19 17:54:21 +1000 | [diff] [blame] | 94 | |
| 95 | if (tile) { |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 96 | spin_lock(&drm->tile.lock); |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 97 | tile->fence = (struct nouveau_fence *)dma_fence_get(fence); |
Ben Skeggs | bc9e7b9 | 2012-07-19 17:54:21 +1000 | [diff] [blame] | 98 | tile->used = false; |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 99 | spin_unlock(&drm->tile.lock); |
Ben Skeggs | bc9e7b9 | 2012-07-19 17:54:21 +1000 | [diff] [blame] | 100 | } |
| 101 | } |
| 102 | |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 103 | static struct nouveau_drm_tile * |
| 104 | nv10_bo_set_tiling(struct drm_device *dev, u32 addr, |
Ben Skeggs | 7760a2e | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 105 | u32 size, u32 pitch, u32 zeta) |
Ben Skeggs | bc9e7b9 | 2012-07-19 17:54:21 +1000 | [diff] [blame] | 106 | { |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 107 | struct nouveau_drm *drm = nouveau_drm(dev); |
Ben Skeggs | 1167c6b | 2016-05-18 13:57:42 +1000 | [diff] [blame] | 108 | struct nvkm_fb *fb = nvxx_fb(&drm->client.device); |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 109 | struct nouveau_drm_tile *tile, *found = NULL; |
Ben Skeggs | bc9e7b9 | 2012-07-19 17:54:21 +1000 | [diff] [blame] | 110 | int i; |
| 111 | |
Ben Skeggs | b1e4553 | 2015-08-20 14:54:06 +1000 | [diff] [blame] | 112 | for (i = 0; i < fb->tile.regions; i++) { |
Ben Skeggs | bc9e7b9 | 2012-07-19 17:54:21 +1000 | [diff] [blame] | 113 | tile = nv10_bo_get_tile_region(dev, i); |
| 114 | |
| 115 | if (pitch && !found) { |
| 116 | found = tile; |
| 117 | continue; |
| 118 | |
Ben Skeggs | b1e4553 | 2015-08-20 14:54:06 +1000 | [diff] [blame] | 119 | } else if (tile && fb->tile.region[i].pitch) { |
Ben Skeggs | bc9e7b9 | 2012-07-19 17:54:21 +1000 | [diff] [blame] | 120 | /* Kill an unused tile region. */ |
| 121 | nv10_bo_update_tile_region(dev, tile, 0, 0, 0, 0); |
| 122 | } |
| 123 | |
| 124 | nv10_bo_put_tile_region(dev, tile, NULL); |
| 125 | } |
| 126 | |
| 127 | if (found) |
Ben Skeggs | 7760a2e | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 128 | nv10_bo_update_tile_region(dev, found, addr, size, pitch, zeta); |
Ben Skeggs | bc9e7b9 | 2012-07-19 17:54:21 +1000 | [diff] [blame] | 129 | return found; |
| 130 | } |
| 131 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 132 | static void |
| 133 | nouveau_bo_del_ttm(struct ttm_buffer_object *bo) |
| 134 | { |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 135 | struct nouveau_drm *drm = nouveau_bdev(bo->bdev); |
| 136 | struct drm_device *dev = drm->dev; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 137 | struct nouveau_bo *nvbo = nouveau_bo(bo); |
| 138 | |
David Herrmann | 55fb74a | 2013-10-02 10:15:17 +0200 | [diff] [blame] | 139 | if (unlikely(nvbo->gem.filp)) |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 140 | DRM_ERROR("bo %p still attached to GEM object\n", bo); |
Maarten Lankhorst | 4f38559 | 2013-07-07 10:37:35 +0200 | [diff] [blame] | 141 | WARN_ON(nvbo->pin_refcnt > 0); |
Ben Skeggs | bc9e7b9 | 2012-07-19 17:54:21 +1000 | [diff] [blame] | 142 | nv10_bo_put_tile_region(dev, nvbo->tile, NULL); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 143 | kfree(nvbo); |
| 144 | } |
| 145 | |
Ben Skeggs | 4d8b3d3 | 2016-05-23 12:34:49 +1000 | [diff] [blame] | 146 | static inline u64 |
| 147 | roundup_64(u64 x, u32 y) |
| 148 | { |
| 149 | x += y - 1; |
| 150 | do_div(x, y); |
| 151 | return x * y; |
| 152 | } |
| 153 | |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 154 | static void |
Ben Skeggs | db5c8e2 | 2011-02-10 13:41:01 +1000 | [diff] [blame] | 155 | nouveau_bo_fixup_align(struct nouveau_bo *nvbo, u32 flags, |
Ben Skeggs | 4d8b3d3 | 2016-05-23 12:34:49 +1000 | [diff] [blame] | 156 | int *align, u64 *size) |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 157 | { |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 158 | struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev); |
Ben Skeggs | 1167c6b | 2016-05-18 13:57:42 +1000 | [diff] [blame] | 159 | struct nvif_device *device = &drm->client.device; |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 160 | |
Ben Skeggs | 967e7bd | 2014-08-10 04:10:22 +1000 | [diff] [blame] | 161 | if (device->info.family < NV_DEVICE_INFO_V0_TESLA) { |
Ben Skeggs | 7760a2e | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 162 | if (nvbo->mode) { |
Ben Skeggs | 967e7bd | 2014-08-10 04:10:22 +1000 | [diff] [blame] | 163 | if (device->info.chipset >= 0x40) { |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 164 | *align = 65536; |
Ben Skeggs | 7760a2e | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 165 | *size = roundup_64(*size, 64 * nvbo->mode); |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 166 | |
Ben Skeggs | 967e7bd | 2014-08-10 04:10:22 +1000 | [diff] [blame] | 167 | } else if (device->info.chipset >= 0x30) { |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 168 | *align = 32768; |
Ben Skeggs | 7760a2e | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 169 | *size = roundup_64(*size, 64 * nvbo->mode); |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 170 | |
Ben Skeggs | 967e7bd | 2014-08-10 04:10:22 +1000 | [diff] [blame] | 171 | } else if (device->info.chipset >= 0x20) { |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 172 | *align = 16384; |
Ben Skeggs | 7760a2e | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 173 | *size = roundup_64(*size, 64 * nvbo->mode); |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 174 | |
Ben Skeggs | 967e7bd | 2014-08-10 04:10:22 +1000 | [diff] [blame] | 175 | } else if (device->info.chipset >= 0x10) { |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 176 | *align = 16384; |
Ben Skeggs | 7760a2e | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 177 | *size = roundup_64(*size, 32 * nvbo->mode); |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 178 | } |
| 179 | } |
Ben Skeggs | bfd83ac | 2010-11-12 15:12:51 +1000 | [diff] [blame] | 180 | } else { |
Ben Skeggs | 7760a2e | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 181 | *size = roundup_64(*size, (1 << nvbo->page)); |
| 182 | *align = max((1 << nvbo->page), *align); |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 183 | } |
| 184 | |
Ben Skeggs | 4d8b3d3 | 2016-05-23 12:34:49 +1000 | [diff] [blame] | 185 | *size = roundup_64(*size, PAGE_SIZE); |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 186 | } |
| 187 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 188 | int |
Ben Skeggs | 4d8b3d3 | 2016-05-23 12:34:49 +1000 | [diff] [blame] | 189 | nouveau_bo_new(struct nouveau_cli *cli, u64 size, int align, |
Ben Skeggs | 7375c95 | 2011-06-07 14:21:29 +1000 | [diff] [blame] | 190 | uint32_t flags, uint32_t tile_mode, uint32_t tile_flags, |
Maarten Lankhorst | bb6178b | 2014-01-09 11:03:15 +0100 | [diff] [blame] | 191 | struct sg_table *sg, struct reservation_object *robj, |
Ben Skeggs | 7375c95 | 2011-06-07 14:21:29 +1000 | [diff] [blame] | 192 | struct nouveau_bo **pnvbo) |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 193 | { |
Ben Skeggs | e75c091 | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 194 | struct nouveau_drm *drm = cli->drm; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 195 | struct nouveau_bo *nvbo; |
Ben Skeggs | a220dd7 | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 196 | struct nvif_mmu *mmu = &cli->mmu; |
Ben Skeggs | 7dc6a44 | 2017-11-01 03:56:20 +1000 | [diff] [blame] | 197 | struct nvif_vmm *vmm = &cli->vmm.vmm; |
Jerome Glisse | 57de4ba | 2011-11-11 15:42:57 -0500 | [diff] [blame] | 198 | size_t acc_size; |
Dave Airlie | 22b33e8 | 2012-04-02 11:53:06 +0100 | [diff] [blame] | 199 | int type = ttm_bo_type_device; |
Ben Skeggs | 7dc6a44 | 2017-11-01 03:56:20 +1000 | [diff] [blame] | 200 | int ret, i, pi = -1; |
Maarten Lankhorst | 35095f7 | 2013-07-27 10:17:12 +0200 | [diff] [blame] | 201 | |
Ben Skeggs | 4d8b3d3 | 2016-05-23 12:34:49 +1000 | [diff] [blame] | 202 | if (!size) { |
| 203 | NV_WARN(drm, "skipped size %016llx\n", size); |
Maarten Lankhorst | 0108bc8 | 2013-07-07 10:40:19 +0200 | [diff] [blame] | 204 | return -EINVAL; |
| 205 | } |
Dave Airlie | 22b33e8 | 2012-04-02 11:53:06 +0100 | [diff] [blame] | 206 | |
| 207 | if (sg) |
| 208 | type = ttm_bo_type_sg; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 209 | |
| 210 | nvbo = kzalloc(sizeof(struct nouveau_bo), GFP_KERNEL); |
| 211 | if (!nvbo) |
| 212 | return -ENOMEM; |
| 213 | INIT_LIST_HEAD(&nvbo->head); |
| 214 | INIT_LIST_HEAD(&nvbo->entry); |
Ben Skeggs | fd2871a | 2011-06-06 14:07:04 +1000 | [diff] [blame] | 215 | INIT_LIST_HEAD(&nvbo->vma_list); |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 216 | nvbo->bo.bdev = &drm->ttm.bdev; |
Ben Skeggs | bab7cc1 | 2016-05-24 17:26:48 +1000 | [diff] [blame] | 217 | nvbo->cli = cli; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 218 | |
Ben Skeggs | acb16cf | 2017-11-01 03:56:20 +1000 | [diff] [blame] | 219 | /* This is confusing, and doesn't actually mean we want an uncached |
| 220 | * mapping, but is what NOUVEAU_GEM_DOMAIN_COHERENT gets translated |
| 221 | * into in nouveau_gem_new(). |
| 222 | */ |
| 223 | if (flags & TTM_PL_FLAG_UNCACHED) { |
| 224 | /* Determine if we can get a cache-coherent map, forcing |
| 225 | * uncached mapping if we can't. |
| 226 | */ |
| 227 | if (mmu->type[drm->ttm.type_host].type & NVIF_MEM_UNCACHED) |
| 228 | nvbo->force_coherent = true; |
| 229 | } |
Alexandre Courbot | c3a0c77 | 2014-10-27 18:49:17 +0900 | [diff] [blame] | 230 | |
Ben Skeggs | 7760a2e | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 231 | if (cli->device.info.family >= NV_DEVICE_INFO_V0_FERMI) { |
| 232 | nvbo->kind = (tile_flags & 0x0000ff00) >> 8; |
Ben Skeggs | a220dd7 | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 233 | if (!nvif_mmu_kind_valid(mmu, nvbo->kind)) { |
| 234 | kfree(nvbo); |
| 235 | return -EINVAL; |
| 236 | } |
| 237 | |
| 238 | nvbo->comp = mmu->kind[nvbo->kind] != nvbo->kind; |
Ben Skeggs | 7760a2e | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 239 | } else |
| 240 | if (cli->device.info.family >= NV_DEVICE_INFO_V0_TESLA) { |
| 241 | nvbo->kind = (tile_flags & 0x00007f00) >> 8; |
| 242 | nvbo->comp = (tile_flags & 0x00030000) >> 16; |
Ben Skeggs | a220dd7 | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 243 | if (!nvif_mmu_kind_valid(mmu, nvbo->kind)) { |
| 244 | kfree(nvbo); |
| 245 | return -EINVAL; |
| 246 | } |
Ben Skeggs | 7760a2e | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 247 | } else { |
| 248 | nvbo->zeta = (tile_flags & 0x00000007); |
| 249 | } |
| 250 | nvbo->mode = tile_mode; |
| 251 | nvbo->contig = !(tile_flags & NOUVEAU_GEM_TILE_NONCONTIG); |
| 252 | |
Ben Skeggs | 7dc6a44 | 2017-11-01 03:56:20 +1000 | [diff] [blame] | 253 | /* Determine the desirable target GPU page size for the buffer. */ |
| 254 | for (i = 0; i < vmm->page_nr; i++) { |
| 255 | /* Because we cannot currently allow VMM maps to fail |
| 256 | * during buffer migration, we need to determine page |
| 257 | * size for the buffer up-front, and pre-allocate its |
| 258 | * page tables. |
| 259 | * |
| 260 | * Skip page sizes that can't support needed domains. |
| 261 | */ |
| 262 | if (cli->device.info.family > NV_DEVICE_INFO_V0_CURIE && |
| 263 | (flags & TTM_PL_FLAG_VRAM) && !vmm->page[i].vram) |
| 264 | continue; |
Ben Skeggs | f29f18e | 2017-12-07 15:25:14 +1000 | [diff] [blame^] | 265 | if ((flags & TTM_PL_FLAG_TT) && |
| 266 | (!vmm->page[i].host || vmm->page[i].shift > PAGE_SHIFT)) |
Ben Skeggs | 7dc6a44 | 2017-11-01 03:56:20 +1000 | [diff] [blame] | 267 | continue; |
| 268 | |
| 269 | /* Select this page size if it's the first that supports |
| 270 | * the potential memory domains, or when it's compatible |
| 271 | * with the requested compression settings. |
| 272 | */ |
| 273 | if (pi < 0 || !nvbo->comp || vmm->page[i].comp) |
| 274 | pi = i; |
| 275 | |
| 276 | /* Stop once the buffer is larger than the current page size. */ |
| 277 | if (size >= 1ULL << vmm->page[i].shift) |
| 278 | break; |
Ben Skeggs | f91bac5 | 2011-06-06 14:15:46 +1000 | [diff] [blame] | 279 | } |
| 280 | |
Ben Skeggs | 7dc6a44 | 2017-11-01 03:56:20 +1000 | [diff] [blame] | 281 | if (WARN_ON(pi < 0)) |
| 282 | return -EINVAL; |
| 283 | |
| 284 | /* Disable compression if suitable settings couldn't be found. */ |
| 285 | if (nvbo->comp && !vmm->page[pi].comp) { |
| 286 | if (mmu->object.oclass >= NVIF_CLASS_MMU_GF100) |
| 287 | nvbo->kind = mmu->kind[nvbo->kind]; |
| 288 | nvbo->comp = 0; |
| 289 | } |
| 290 | nvbo->page = vmm->page[pi].shift; |
| 291 | |
Ben Skeggs | f91bac5 | 2011-06-06 14:15:46 +1000 | [diff] [blame] | 292 | nouveau_bo_fixup_align(nvbo, flags, &align, &size); |
Ben Skeggs | fd2871a | 2011-06-06 14:07:04 +1000 | [diff] [blame] | 293 | nvbo->bo.mem.num_pages = size >> PAGE_SHIFT; |
| 294 | nouveau_bo_placement_set(nvbo, flags, 0); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 295 | |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 296 | acc_size = ttm_bo_dma_acc_size(&drm->ttm.bdev, size, |
Jerome Glisse | 57de4ba | 2011-11-11 15:42:57 -0500 | [diff] [blame] | 297 | sizeof(struct nouveau_bo)); |
| 298 | |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 299 | ret = ttm_bo_init(&drm->ttm.bdev, &nvbo->bo, size, |
Dave Airlie | 22b33e8 | 2012-04-02 11:53:06 +0100 | [diff] [blame] | 300 | type, &nvbo->placement, |
Marcin Slusarz | 0b91c4a | 2012-11-06 21:49:51 +0000 | [diff] [blame] | 301 | align >> PAGE_SHIFT, false, NULL, acc_size, sg, |
Maarten Lankhorst | bb6178b | 2014-01-09 11:03:15 +0100 | [diff] [blame] | 302 | robj, nouveau_bo_del_ttm); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 303 | if (ret) { |
| 304 | /* ttm will call nouveau_bo_del_ttm if it fails.. */ |
| 305 | return ret; |
| 306 | } |
| 307 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 308 | *pnvbo = nvbo; |
| 309 | return 0; |
| 310 | } |
| 311 | |
Francisco Jerez | 78ad0f7 | 2010-03-18 13:07:47 +0100 | [diff] [blame] | 312 | static void |
Christian König | f1217ed | 2014-08-27 13:16:04 +0200 | [diff] [blame] | 313 | set_placement_list(struct ttm_place *pl, unsigned *n, uint32_t type, uint32_t flags) |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 314 | { |
Francisco Jerez | 78ad0f7 | 2010-03-18 13:07:47 +0100 | [diff] [blame] | 315 | *n = 0; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 316 | |
Francisco Jerez | 78ad0f7 | 2010-03-18 13:07:47 +0100 | [diff] [blame] | 317 | if (type & TTM_PL_FLAG_VRAM) |
Christian König | f1217ed | 2014-08-27 13:16:04 +0200 | [diff] [blame] | 318 | pl[(*n)++].flags = TTM_PL_FLAG_VRAM | flags; |
Francisco Jerez | 78ad0f7 | 2010-03-18 13:07:47 +0100 | [diff] [blame] | 319 | if (type & TTM_PL_FLAG_TT) |
Christian König | f1217ed | 2014-08-27 13:16:04 +0200 | [diff] [blame] | 320 | pl[(*n)++].flags = TTM_PL_FLAG_TT | flags; |
Francisco Jerez | 78ad0f7 | 2010-03-18 13:07:47 +0100 | [diff] [blame] | 321 | if (type & TTM_PL_FLAG_SYSTEM) |
Christian König | f1217ed | 2014-08-27 13:16:04 +0200 | [diff] [blame] | 322 | pl[(*n)++].flags = TTM_PL_FLAG_SYSTEM | flags; |
Francisco Jerez | 78ad0f7 | 2010-03-18 13:07:47 +0100 | [diff] [blame] | 323 | } |
Ben Skeggs | 37cb3e08 | 2009-12-16 16:22:42 +1000 | [diff] [blame] | 324 | |
Francisco Jerez | 699ddfd | 2010-10-10 06:07:32 +0200 | [diff] [blame] | 325 | static void |
| 326 | set_placement_range(struct nouveau_bo *nvbo, uint32_t type) |
| 327 | { |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 328 | struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev); |
Ben Skeggs | 1167c6b | 2016-05-18 13:57:42 +1000 | [diff] [blame] | 329 | u32 vram_pages = drm->client.device.info.ram_size >> PAGE_SHIFT; |
Christian König | f1217ed | 2014-08-27 13:16:04 +0200 | [diff] [blame] | 330 | unsigned i, fpfn, lpfn; |
Francisco Jerez | 699ddfd | 2010-10-10 06:07:32 +0200 | [diff] [blame] | 331 | |
Ben Skeggs | 1167c6b | 2016-05-18 13:57:42 +1000 | [diff] [blame] | 332 | if (drm->client.device.info.family == NV_DEVICE_INFO_V0_CELSIUS && |
Ben Skeggs | 7760a2e | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 333 | nvbo->mode && (type & TTM_PL_FLAG_VRAM) && |
Francisco Jerez | 4beb116 | 2011-11-06 21:21:28 +0100 | [diff] [blame] | 334 | nvbo->bo.mem.num_pages < vram_pages / 4) { |
Francisco Jerez | 699ddfd | 2010-10-10 06:07:32 +0200 | [diff] [blame] | 335 | /* |
| 336 | * Make sure that the color and depth buffers are handled |
| 337 | * by independent memory controller units. Up to a 9x |
| 338 | * speed up when alpha-blending and depth-test are enabled |
| 339 | * at the same time. |
| 340 | */ |
Ben Skeggs | 7760a2e | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 341 | if (nvbo->zeta) { |
Christian König | f1217ed | 2014-08-27 13:16:04 +0200 | [diff] [blame] | 342 | fpfn = vram_pages / 2; |
| 343 | lpfn = ~0; |
Francisco Jerez | 699ddfd | 2010-10-10 06:07:32 +0200 | [diff] [blame] | 344 | } else { |
Christian König | f1217ed | 2014-08-27 13:16:04 +0200 | [diff] [blame] | 345 | fpfn = 0; |
| 346 | lpfn = vram_pages / 2; |
| 347 | } |
| 348 | for (i = 0; i < nvbo->placement.num_placement; ++i) { |
| 349 | nvbo->placements[i].fpfn = fpfn; |
| 350 | nvbo->placements[i].lpfn = lpfn; |
| 351 | } |
| 352 | for (i = 0; i < nvbo->placement.num_busy_placement; ++i) { |
| 353 | nvbo->busy_placements[i].fpfn = fpfn; |
| 354 | nvbo->busy_placements[i].lpfn = lpfn; |
Francisco Jerez | 699ddfd | 2010-10-10 06:07:32 +0200 | [diff] [blame] | 355 | } |
| 356 | } |
| 357 | } |
| 358 | |
Francisco Jerez | 78ad0f7 | 2010-03-18 13:07:47 +0100 | [diff] [blame] | 359 | void |
| 360 | nouveau_bo_placement_set(struct nouveau_bo *nvbo, uint32_t type, uint32_t busy) |
| 361 | { |
| 362 | struct ttm_placement *pl = &nvbo->placement; |
Alexandre Courbot | c3a0c77 | 2014-10-27 18:49:17 +0900 | [diff] [blame] | 363 | uint32_t flags = (nvbo->force_coherent ? TTM_PL_FLAG_UNCACHED : |
| 364 | TTM_PL_MASK_CACHING) | |
| 365 | (nvbo->pin_refcnt ? TTM_PL_FLAG_NO_EVICT : 0); |
Francisco Jerez | 78ad0f7 | 2010-03-18 13:07:47 +0100 | [diff] [blame] | 366 | |
| 367 | pl->placement = nvbo->placements; |
| 368 | set_placement_list(nvbo->placements, &pl->num_placement, |
| 369 | type, flags); |
| 370 | |
| 371 | pl->busy_placement = nvbo->busy_placements; |
| 372 | set_placement_list(nvbo->busy_placements, &pl->num_busy_placement, |
| 373 | type | busy, flags); |
Francisco Jerez | 699ddfd | 2010-10-10 06:07:32 +0200 | [diff] [blame] | 374 | |
| 375 | set_placement_range(nvbo, type); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 376 | } |
| 377 | |
| 378 | int |
Ben Skeggs | ad76b3f | 2014-11-10 11:24:27 +1000 | [diff] [blame] | 379 | nouveau_bo_pin(struct nouveau_bo *nvbo, uint32_t memtype, bool contig) |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 380 | { |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 381 | struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 382 | struct ttm_buffer_object *bo = &nvbo->bo; |
Ben Skeggs | ad76b3f | 2014-11-10 11:24:27 +1000 | [diff] [blame] | 383 | bool force = false, evict = false; |
Francisco Jerez | 78ad0f7 | 2010-03-18 13:07:47 +0100 | [diff] [blame] | 384 | int ret; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 385 | |
Christian König | dfd5e50 | 2016-04-06 11:12:03 +0200 | [diff] [blame] | 386 | ret = ttm_bo_reserve(bo, false, false, NULL); |
Daniel Vetter | 0ae6d7b | 2012-12-11 21:52:30 +0100 | [diff] [blame] | 387 | if (ret) |
Ben Skeggs | 50ab2e5 | 2014-11-10 11:12:17 +1000 | [diff] [blame] | 388 | return ret; |
Daniel Vetter | 0ae6d7b | 2012-12-11 21:52:30 +0100 | [diff] [blame] | 389 | |
Ben Skeggs | 1167c6b | 2016-05-18 13:57:42 +1000 | [diff] [blame] | 390 | if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA && |
Ben Skeggs | ad76b3f | 2014-11-10 11:24:27 +1000 | [diff] [blame] | 391 | memtype == TTM_PL_FLAG_VRAM && contig) { |
Ben Skeggs | 7760a2e | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 392 | if (!nvbo->contig) { |
| 393 | nvbo->contig = true; |
Ben Skeggs | ad76b3f | 2014-11-10 11:24:27 +1000 | [diff] [blame] | 394 | force = true; |
Ben Skeggs | 7760a2e | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 395 | evict = true; |
Ben Skeggs | ad76b3f | 2014-11-10 11:24:27 +1000 | [diff] [blame] | 396 | } |
| 397 | } |
| 398 | |
| 399 | if (nvbo->pin_refcnt) { |
| 400 | if (!(memtype & (1 << bo->mem.mem_type)) || evict) { |
| 401 | NV_ERROR(drm, "bo %p pinned elsewhere: " |
| 402 | "0x%08x vs 0x%08x\n", bo, |
| 403 | 1 << bo->mem.mem_type, memtype); |
| 404 | ret = -EBUSY; |
| 405 | } |
| 406 | nvbo->pin_refcnt++; |
Daniel Vetter | 0ae6d7b | 2012-12-11 21:52:30 +0100 | [diff] [blame] | 407 | goto out; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 408 | } |
| 409 | |
Ben Skeggs | ad76b3f | 2014-11-10 11:24:27 +1000 | [diff] [blame] | 410 | if (evict) { |
| 411 | nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT, 0); |
| 412 | ret = nouveau_bo_validate(nvbo, false, false); |
| 413 | if (ret) |
| 414 | goto out; |
| 415 | } |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 416 | |
Ben Skeggs | ad76b3f | 2014-11-10 11:24:27 +1000 | [diff] [blame] | 417 | nvbo->pin_refcnt++; |
Francisco Jerez | 78ad0f7 | 2010-03-18 13:07:47 +0100 | [diff] [blame] | 418 | nouveau_bo_placement_set(nvbo, memtype, 0); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 419 | |
Ben Skeggs | 50ab2e5 | 2014-11-10 11:12:17 +1000 | [diff] [blame] | 420 | /* drop pin_refcnt temporarily, so we don't trip the assertion |
| 421 | * in nouveau_bo_move() that makes sure we're not trying to |
| 422 | * move a pinned buffer |
| 423 | */ |
| 424 | nvbo->pin_refcnt--; |
Maarten Lankhorst | 97a875c | 2012-11-28 11:25:44 +0000 | [diff] [blame] | 425 | ret = nouveau_bo_validate(nvbo, false, false); |
Ben Skeggs | 6aac6ce | 2014-11-06 14:34:31 +1000 | [diff] [blame] | 426 | if (ret) |
| 427 | goto out; |
Ben Skeggs | 50ab2e5 | 2014-11-10 11:12:17 +1000 | [diff] [blame] | 428 | nvbo->pin_refcnt++; |
Ben Skeggs | 6aac6ce | 2014-11-06 14:34:31 +1000 | [diff] [blame] | 429 | |
| 430 | switch (bo->mem.mem_type) { |
| 431 | case TTM_PL_VRAM: |
| 432 | drm->gem.vram_available -= bo->mem.size; |
| 433 | break; |
| 434 | case TTM_PL_TT: |
| 435 | drm->gem.gart_available -= bo->mem.size; |
| 436 | break; |
| 437 | default: |
| 438 | break; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 439 | } |
Alexandre Courbot | 5be5a15 | 2014-10-27 18:11:52 +0900 | [diff] [blame] | 440 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 441 | out: |
Ben Skeggs | ad76b3f | 2014-11-10 11:24:27 +1000 | [diff] [blame] | 442 | if (force && ret) |
Ben Skeggs | 7760a2e | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 443 | nvbo->contig = false; |
Daniel Vetter | 0ae6d7b | 2012-12-11 21:52:30 +0100 | [diff] [blame] | 444 | ttm_bo_unreserve(bo); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 445 | return ret; |
| 446 | } |
| 447 | |
| 448 | int |
| 449 | nouveau_bo_unpin(struct nouveau_bo *nvbo) |
| 450 | { |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 451 | struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 452 | struct ttm_buffer_object *bo = &nvbo->bo; |
Maarten Lankhorst | 4f38559 | 2013-07-07 10:37:35 +0200 | [diff] [blame] | 453 | int ret, ref; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 454 | |
Christian König | dfd5e50 | 2016-04-06 11:12:03 +0200 | [diff] [blame] | 455 | ret = ttm_bo_reserve(bo, false, false, NULL); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 456 | if (ret) |
| 457 | return ret; |
| 458 | |
Maarten Lankhorst | 4f38559 | 2013-07-07 10:37:35 +0200 | [diff] [blame] | 459 | ref = --nvbo->pin_refcnt; |
| 460 | WARN_ON_ONCE(ref < 0); |
| 461 | if (ref) |
Daniel Vetter | 0ae6d7b | 2012-12-11 21:52:30 +0100 | [diff] [blame] | 462 | goto out; |
| 463 | |
Francisco Jerez | 78ad0f7 | 2010-03-18 13:07:47 +0100 | [diff] [blame] | 464 | nouveau_bo_placement_set(nvbo, bo->mem.placement, 0); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 465 | |
Maarten Lankhorst | 97a875c | 2012-11-28 11:25:44 +0000 | [diff] [blame] | 466 | ret = nouveau_bo_validate(nvbo, false, false); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 467 | if (ret == 0) { |
| 468 | switch (bo->mem.mem_type) { |
| 469 | case TTM_PL_VRAM: |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 470 | drm->gem.vram_available += bo->mem.size; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 471 | break; |
| 472 | case TTM_PL_TT: |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 473 | drm->gem.gart_available += bo->mem.size; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 474 | break; |
| 475 | default: |
| 476 | break; |
| 477 | } |
| 478 | } |
| 479 | |
Daniel Vetter | 0ae6d7b | 2012-12-11 21:52:30 +0100 | [diff] [blame] | 480 | out: |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 481 | ttm_bo_unreserve(bo); |
| 482 | return ret; |
| 483 | } |
| 484 | |
| 485 | int |
| 486 | nouveau_bo_map(struct nouveau_bo *nvbo) |
| 487 | { |
| 488 | int ret; |
| 489 | |
Christian König | dfd5e50 | 2016-04-06 11:12:03 +0200 | [diff] [blame] | 490 | ret = ttm_bo_reserve(&nvbo->bo, false, false, NULL); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 491 | if (ret) |
| 492 | return ret; |
| 493 | |
Alexandre Courbot | 36a471b | 2016-07-13 15:29:35 +0900 | [diff] [blame] | 494 | ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages, &nvbo->kmap); |
Alexandre Courbot | c3a0c77 | 2014-10-27 18:49:17 +0900 | [diff] [blame] | 495 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 496 | ttm_bo_unreserve(&nvbo->bo); |
| 497 | return ret; |
| 498 | } |
| 499 | |
| 500 | void |
| 501 | nouveau_bo_unmap(struct nouveau_bo *nvbo) |
| 502 | { |
Alexandre Courbot | c3a0c77 | 2014-10-27 18:49:17 +0900 | [diff] [blame] | 503 | if (!nvbo) |
| 504 | return; |
| 505 | |
Alexandre Courbot | 36a471b | 2016-07-13 15:29:35 +0900 | [diff] [blame] | 506 | ttm_bo_kunmap(&nvbo->kmap); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 507 | } |
| 508 | |
Alexandre Courbot | b22870b | 2014-10-27 18:49:19 +0900 | [diff] [blame] | 509 | void |
| 510 | nouveau_bo_sync_for_device(struct nouveau_bo *nvbo) |
| 511 | { |
| 512 | struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev); |
Alexandre Courbot | b22870b | 2014-10-27 18:49:19 +0900 | [diff] [blame] | 513 | struct ttm_dma_tt *ttm_dma = (struct ttm_dma_tt *)nvbo->bo.ttm; |
| 514 | int i; |
| 515 | |
| 516 | if (!ttm_dma) |
| 517 | return; |
| 518 | |
| 519 | /* Don't waste time looping if the object is coherent */ |
| 520 | if (nvbo->force_coherent) |
| 521 | return; |
| 522 | |
| 523 | for (i = 0; i < ttm_dma->ttm.num_pages; i++) |
Ben Skeggs | 359088d | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 524 | dma_sync_single_for_device(drm->dev->dev, |
| 525 | ttm_dma->dma_address[i], |
Ben Skeggs | 26c9e8e | 2015-08-20 14:54:23 +1000 | [diff] [blame] | 526 | PAGE_SIZE, DMA_TO_DEVICE); |
Alexandre Courbot | b22870b | 2014-10-27 18:49:19 +0900 | [diff] [blame] | 527 | } |
| 528 | |
| 529 | void |
| 530 | nouveau_bo_sync_for_cpu(struct nouveau_bo *nvbo) |
| 531 | { |
| 532 | struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev); |
Alexandre Courbot | b22870b | 2014-10-27 18:49:19 +0900 | [diff] [blame] | 533 | struct ttm_dma_tt *ttm_dma = (struct ttm_dma_tt *)nvbo->bo.ttm; |
| 534 | int i; |
| 535 | |
| 536 | if (!ttm_dma) |
| 537 | return; |
| 538 | |
| 539 | /* Don't waste time looping if the object is coherent */ |
| 540 | if (nvbo->force_coherent) |
| 541 | return; |
| 542 | |
| 543 | for (i = 0; i < ttm_dma->ttm.num_pages; i++) |
Ben Skeggs | 359088d | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 544 | dma_sync_single_for_cpu(drm->dev->dev, ttm_dma->dma_address[i], |
Ben Skeggs | 26c9e8e | 2015-08-20 14:54:23 +1000 | [diff] [blame] | 545 | PAGE_SIZE, DMA_FROM_DEVICE); |
Alexandre Courbot | b22870b | 2014-10-27 18:49:19 +0900 | [diff] [blame] | 546 | } |
| 547 | |
Ben Skeggs | 7a45d76 | 2010-11-22 08:50:27 +1000 | [diff] [blame] | 548 | int |
| 549 | nouveau_bo_validate(struct nouveau_bo *nvbo, bool interruptible, |
Maarten Lankhorst | 97a875c | 2012-11-28 11:25:44 +0000 | [diff] [blame] | 550 | bool no_wait_gpu) |
Ben Skeggs | 7a45d76 | 2010-11-22 08:50:27 +1000 | [diff] [blame] | 551 | { |
| 552 | int ret; |
| 553 | |
Maarten Lankhorst | 97a875c | 2012-11-28 11:25:44 +0000 | [diff] [blame] | 554 | ret = ttm_bo_validate(&nvbo->bo, &nvbo->placement, |
| 555 | interruptible, no_wait_gpu); |
Ben Skeggs | 7a45d76 | 2010-11-22 08:50:27 +1000 | [diff] [blame] | 556 | if (ret) |
| 557 | return ret; |
| 558 | |
Alexandre Courbot | b22870b | 2014-10-27 18:49:19 +0900 | [diff] [blame] | 559 | nouveau_bo_sync_for_device(nvbo); |
| 560 | |
Ben Skeggs | 7a45d76 | 2010-11-22 08:50:27 +1000 | [diff] [blame] | 561 | return 0; |
| 562 | } |
| 563 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 564 | void |
| 565 | nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val) |
| 566 | { |
| 567 | bool is_iomem; |
| 568 | u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem); |
Alexandre Courbot | c3a0c77 | 2014-10-27 18:49:17 +0900 | [diff] [blame] | 569 | |
Alexandre Courbot | 36a471b | 2016-07-13 15:29:35 +0900 | [diff] [blame] | 570 | mem += index; |
Alexandre Courbot | c3a0c77 | 2014-10-27 18:49:17 +0900 | [diff] [blame] | 571 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 572 | if (is_iomem) |
| 573 | iowrite16_native(val, (void __force __iomem *)mem); |
| 574 | else |
| 575 | *mem = val; |
| 576 | } |
| 577 | |
| 578 | u32 |
| 579 | nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index) |
| 580 | { |
| 581 | bool is_iomem; |
| 582 | u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem); |
Alexandre Courbot | c3a0c77 | 2014-10-27 18:49:17 +0900 | [diff] [blame] | 583 | |
Alexandre Courbot | 36a471b | 2016-07-13 15:29:35 +0900 | [diff] [blame] | 584 | mem += index; |
Alexandre Courbot | c3a0c77 | 2014-10-27 18:49:17 +0900 | [diff] [blame] | 585 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 586 | if (is_iomem) |
| 587 | return ioread32_native((void __force __iomem *)mem); |
| 588 | else |
| 589 | return *mem; |
| 590 | } |
| 591 | |
| 592 | void |
| 593 | nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val) |
| 594 | { |
| 595 | bool is_iomem; |
| 596 | u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem); |
Alexandre Courbot | c3a0c77 | 2014-10-27 18:49:17 +0900 | [diff] [blame] | 597 | |
Alexandre Courbot | 36a471b | 2016-07-13 15:29:35 +0900 | [diff] [blame] | 598 | mem += index; |
Alexandre Courbot | c3a0c77 | 2014-10-27 18:49:17 +0900 | [diff] [blame] | 599 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 600 | if (is_iomem) |
| 601 | iowrite32_native(val, (void __force __iomem *)mem); |
| 602 | else |
| 603 | *mem = val; |
| 604 | } |
| 605 | |
Jerome Glisse | 649bf3c | 2011-11-01 20:46:13 -0400 | [diff] [blame] | 606 | static struct ttm_tt * |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 607 | nouveau_ttm_tt_create(struct ttm_bo_device *bdev, unsigned long size, |
| 608 | uint32_t page_flags, struct page *dummy_read) |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 609 | { |
Daniel Vetter | a7fb8a2 | 2015-09-09 16:45:52 +0200 | [diff] [blame] | 610 | #if IS_ENABLED(CONFIG_AGP) |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 611 | struct nouveau_drm *drm = nouveau_bdev(bdev); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 612 | |
Ben Skeggs | 340b0e7 | 2015-08-20 14:54:23 +1000 | [diff] [blame] | 613 | if (drm->agp.bridge) { |
| 614 | return ttm_agp_tt_create(bdev, drm->agp.bridge, size, |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 615 | page_flags, dummy_read); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 616 | } |
Max Filippov | df1b4b9 | 2012-10-14 01:58:26 +0400 | [diff] [blame] | 617 | #endif |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 618 | |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 619 | return nouveau_sgdma_create_ttm(bdev, size, page_flags, dummy_read); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 620 | } |
| 621 | |
| 622 | static int |
| 623 | nouveau_bo_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags) |
| 624 | { |
| 625 | /* We'll do this from user space. */ |
| 626 | return 0; |
| 627 | } |
| 628 | |
| 629 | static int |
| 630 | nouveau_bo_init_mem_type(struct ttm_bo_device *bdev, uint32_t type, |
| 631 | struct ttm_mem_type_manager *man) |
| 632 | { |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 633 | struct nouveau_drm *drm = nouveau_bdev(bdev); |
Ben Skeggs | b347202 | 2017-11-01 03:56:20 +1000 | [diff] [blame] | 634 | struct nvif_mmu *mmu = &drm->client.mmu; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 635 | |
| 636 | switch (type) { |
| 637 | case TTM_PL_SYSTEM: |
| 638 | man->flags = TTM_MEMTYPE_FLAG_MAPPABLE; |
| 639 | man->available_caching = TTM_PL_MASK_CACHING; |
| 640 | man->default_caching = TTM_PL_FLAG_CACHED; |
| 641 | break; |
| 642 | case TTM_PL_VRAM: |
Alexandre Courbot | e2a4e78 | 2014-06-27 19:28:50 +0900 | [diff] [blame] | 643 | man->flags = TTM_MEMTYPE_FLAG_FIXED | |
| 644 | TTM_MEMTYPE_FLAG_MAPPABLE; |
| 645 | man->available_caching = TTM_PL_FLAG_UNCACHED | |
| 646 | TTM_PL_FLAG_WC; |
| 647 | man->default_caching = TTM_PL_FLAG_WC; |
| 648 | |
Ben Skeggs | 1167c6b | 2016-05-18 13:57:42 +1000 | [diff] [blame] | 649 | if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA) { |
Alexandre Courbot | e2a4e78 | 2014-06-27 19:28:50 +0900 | [diff] [blame] | 650 | /* Some BARs do not support being ioremapped WC */ |
Ben Skeggs | b347202 | 2017-11-01 03:56:20 +1000 | [diff] [blame] | 651 | const u8 type = mmu->type[drm->ttm.type_vram].type; |
| 652 | if (type & NVIF_MEM_UNCACHED) { |
Alexandre Courbot | e2a4e78 | 2014-06-27 19:28:50 +0900 | [diff] [blame] | 653 | man->available_caching = TTM_PL_FLAG_UNCACHED; |
| 654 | man->default_caching = TTM_PL_FLAG_UNCACHED; |
| 655 | } |
| 656 | |
Ben Skeggs | 573a2a3 | 2010-08-25 15:26:04 +1000 | [diff] [blame] | 657 | man->func = &nouveau_vram_manager; |
Ben Skeggs | f869ef8 | 2010-11-15 11:53:16 +1000 | [diff] [blame] | 658 | man->io_reserve_fastpath = false; |
| 659 | man->use_io_reserve_lru = true; |
| 660 | } else { |
Ben Skeggs | 573a2a3 | 2010-08-25 15:26:04 +1000 | [diff] [blame] | 661 | man->func = &ttm_bo_manager_func; |
Ben Skeggs | f869ef8 | 2010-11-15 11:53:16 +1000 | [diff] [blame] | 662 | } |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 663 | break; |
| 664 | case TTM_PL_TT: |
Ben Skeggs | 1167c6b | 2016-05-18 13:57:42 +1000 | [diff] [blame] | 665 | if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA) |
Ben Skeggs | 26c0c9e | 2011-02-10 12:59:51 +1000 | [diff] [blame] | 666 | man->func = &nouveau_gart_manager; |
| 667 | else |
Ben Skeggs | 340b0e7 | 2015-08-20 14:54:23 +1000 | [diff] [blame] | 668 | if (!drm->agp.bridge) |
Ben Skeggs | 3863c9b | 2012-07-14 19:09:17 +1000 | [diff] [blame] | 669 | man->func = &nv04_gart_manager; |
| 670 | else |
Ben Skeggs | 26c0c9e | 2011-02-10 12:59:51 +1000 | [diff] [blame] | 671 | man->func = &ttm_bo_manager_func; |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 672 | |
Ben Skeggs | 340b0e7 | 2015-08-20 14:54:23 +1000 | [diff] [blame] | 673 | if (drm->agp.bridge) { |
Jerome Glisse | f32f02f | 2010-04-09 14:39:25 +0200 | [diff] [blame] | 674 | man->flags = TTM_MEMTYPE_FLAG_MAPPABLE; |
Francisco Jerez | a3d487e | 2010-11-20 22:11:22 +0100 | [diff] [blame] | 675 | man->available_caching = TTM_PL_FLAG_UNCACHED | |
| 676 | TTM_PL_FLAG_WC; |
| 677 | man->default_caching = TTM_PL_FLAG_WC; |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 678 | } else { |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 679 | man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | |
| 680 | TTM_MEMTYPE_FLAG_CMA; |
| 681 | man->available_caching = TTM_PL_MASK_CACHING; |
| 682 | man->default_caching = TTM_PL_FLAG_CACHED; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 683 | } |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 684 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 685 | break; |
| 686 | default: |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 687 | return -EINVAL; |
| 688 | } |
| 689 | return 0; |
| 690 | } |
| 691 | |
| 692 | static void |
| 693 | nouveau_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl) |
| 694 | { |
| 695 | struct nouveau_bo *nvbo = nouveau_bo(bo); |
| 696 | |
| 697 | switch (bo->mem.mem_type) { |
Francisco Jerez | 22fbd53 | 2009-12-11 18:40:17 +0100 | [diff] [blame] | 698 | case TTM_PL_VRAM: |
Francisco Jerez | 78ad0f7 | 2010-03-18 13:07:47 +0100 | [diff] [blame] | 699 | nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT, |
| 700 | TTM_PL_FLAG_SYSTEM); |
Francisco Jerez | 22fbd53 | 2009-12-11 18:40:17 +0100 | [diff] [blame] | 701 | break; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 702 | default: |
Francisco Jerez | 78ad0f7 | 2010-03-18 13:07:47 +0100 | [diff] [blame] | 703 | nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_SYSTEM, 0); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 704 | break; |
| 705 | } |
Francisco Jerez | 22fbd53 | 2009-12-11 18:40:17 +0100 | [diff] [blame] | 706 | |
| 707 | *pl = nvbo->placement; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 708 | } |
| 709 | |
| 710 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 711 | static int |
Ben Skeggs | 4998104 | 2012-08-06 19:38:25 +1000 | [diff] [blame] | 712 | nve0_bo_move_init(struct nouveau_channel *chan, u32 handle) |
| 713 | { |
| 714 | int ret = RING_SPACE(chan, 2); |
| 715 | if (ret == 0) { |
| 716 | BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1); |
Ben Skeggs | 00fc6f6 | 2013-07-09 14:20:15 +1000 | [diff] [blame] | 717 | OUT_RING (chan, handle & 0x0000ffff); |
Ben Skeggs | 4998104 | 2012-08-06 19:38:25 +1000 | [diff] [blame] | 718 | FIRE_RING (chan); |
| 719 | } |
| 720 | return ret; |
| 721 | } |
| 722 | |
| 723 | static int |
Ben Skeggs | c6b7e89 | 2012-03-20 14:36:04 +1000 | [diff] [blame] | 724 | nve0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo, |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 725 | struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg) |
Ben Skeggs | c6b7e89 | 2012-03-20 14:36:04 +1000 | [diff] [blame] | 726 | { |
Ben Skeggs | 9ce523c | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 727 | struct nouveau_mem *mem = nouveau_mem(old_reg); |
Ben Skeggs | c6b7e89 | 2012-03-20 14:36:04 +1000 | [diff] [blame] | 728 | int ret = RING_SPACE(chan, 10); |
| 729 | if (ret == 0) { |
Ben Skeggs | 6d59702 | 2012-04-01 21:09:13 +1000 | [diff] [blame] | 730 | BEGIN_NVC0(chan, NvSubCopy, 0x0400, 8); |
Ben Skeggs | 9ce523c | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 731 | OUT_RING (chan, upper_32_bits(mem->vma[0].addr)); |
| 732 | OUT_RING (chan, lower_32_bits(mem->vma[0].addr)); |
| 733 | OUT_RING (chan, upper_32_bits(mem->vma[1].addr)); |
| 734 | OUT_RING (chan, lower_32_bits(mem->vma[1].addr)); |
Ben Skeggs | c6b7e89 | 2012-03-20 14:36:04 +1000 | [diff] [blame] | 735 | OUT_RING (chan, PAGE_SIZE); |
| 736 | OUT_RING (chan, PAGE_SIZE); |
| 737 | OUT_RING (chan, PAGE_SIZE); |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 738 | OUT_RING (chan, new_reg->num_pages); |
Ben Skeggs | 6d59702 | 2012-04-01 21:09:13 +1000 | [diff] [blame] | 739 | BEGIN_IMC0(chan, NvSubCopy, 0x0300, 0x0386); |
Ben Skeggs | c6b7e89 | 2012-03-20 14:36:04 +1000 | [diff] [blame] | 740 | } |
| 741 | return ret; |
| 742 | } |
| 743 | |
| 744 | static int |
Ben Skeggs | d1b167e | 2012-05-04 14:01:52 +1000 | [diff] [blame] | 745 | nvc0_bo_move_init(struct nouveau_channel *chan, u32 handle) |
| 746 | { |
| 747 | int ret = RING_SPACE(chan, 2); |
| 748 | if (ret == 0) { |
| 749 | BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1); |
| 750 | OUT_RING (chan, handle); |
| 751 | } |
| 752 | return ret; |
| 753 | } |
| 754 | |
| 755 | static int |
Ben Skeggs | 1a46098 | 2012-05-04 15:17:28 +1000 | [diff] [blame] | 756 | nvc0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo, |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 757 | struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg) |
Ben Skeggs | 1a46098 | 2012-05-04 15:17:28 +1000 | [diff] [blame] | 758 | { |
Ben Skeggs | 9ce523c | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 759 | struct nouveau_mem *mem = nouveau_mem(old_reg); |
| 760 | u64 src_offset = mem->vma[0].addr; |
| 761 | u64 dst_offset = mem->vma[1].addr; |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 762 | u32 page_count = new_reg->num_pages; |
Ben Skeggs | 1a46098 | 2012-05-04 15:17:28 +1000 | [diff] [blame] | 763 | int ret; |
| 764 | |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 765 | page_count = new_reg->num_pages; |
Ben Skeggs | 1a46098 | 2012-05-04 15:17:28 +1000 | [diff] [blame] | 766 | while (page_count) { |
| 767 | int line_count = (page_count > 8191) ? 8191 : page_count; |
| 768 | |
| 769 | ret = RING_SPACE(chan, 11); |
| 770 | if (ret) |
| 771 | return ret; |
| 772 | |
| 773 | BEGIN_NVC0(chan, NvSubCopy, 0x030c, 8); |
| 774 | OUT_RING (chan, upper_32_bits(src_offset)); |
| 775 | OUT_RING (chan, lower_32_bits(src_offset)); |
| 776 | OUT_RING (chan, upper_32_bits(dst_offset)); |
| 777 | OUT_RING (chan, lower_32_bits(dst_offset)); |
| 778 | OUT_RING (chan, PAGE_SIZE); |
| 779 | OUT_RING (chan, PAGE_SIZE); |
| 780 | OUT_RING (chan, PAGE_SIZE); |
| 781 | OUT_RING (chan, line_count); |
| 782 | BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1); |
| 783 | OUT_RING (chan, 0x00000110); |
| 784 | |
| 785 | page_count -= line_count; |
| 786 | src_offset += (PAGE_SIZE * line_count); |
| 787 | dst_offset += (PAGE_SIZE * line_count); |
| 788 | } |
| 789 | |
| 790 | return 0; |
| 791 | } |
| 792 | |
| 793 | static int |
Ben Skeggs | 183720b | 2010-12-09 15:17:10 +1000 | [diff] [blame] | 794 | nvc0_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo, |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 795 | struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg) |
Ben Skeggs | 183720b | 2010-12-09 15:17:10 +1000 | [diff] [blame] | 796 | { |
Ben Skeggs | 9ce523c | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 797 | struct nouveau_mem *mem = nouveau_mem(old_reg); |
| 798 | u64 src_offset = mem->vma[0].addr; |
| 799 | u64 dst_offset = mem->vma[1].addr; |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 800 | u32 page_count = new_reg->num_pages; |
Ben Skeggs | 183720b | 2010-12-09 15:17:10 +1000 | [diff] [blame] | 801 | int ret; |
| 802 | |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 803 | page_count = new_reg->num_pages; |
Ben Skeggs | 183720b | 2010-12-09 15:17:10 +1000 | [diff] [blame] | 804 | while (page_count) { |
| 805 | int line_count = (page_count > 2047) ? 2047 : page_count; |
| 806 | |
| 807 | ret = RING_SPACE(chan, 12); |
| 808 | if (ret) |
| 809 | return ret; |
| 810 | |
Ben Skeggs | d1b167e | 2012-05-04 14:01:52 +1000 | [diff] [blame] | 811 | BEGIN_NVC0(chan, NvSubCopy, 0x0238, 2); |
Ben Skeggs | 183720b | 2010-12-09 15:17:10 +1000 | [diff] [blame] | 812 | OUT_RING (chan, upper_32_bits(dst_offset)); |
| 813 | OUT_RING (chan, lower_32_bits(dst_offset)); |
Ben Skeggs | d1b167e | 2012-05-04 14:01:52 +1000 | [diff] [blame] | 814 | BEGIN_NVC0(chan, NvSubCopy, 0x030c, 6); |
Ben Skeggs | 183720b | 2010-12-09 15:17:10 +1000 | [diff] [blame] | 815 | OUT_RING (chan, upper_32_bits(src_offset)); |
| 816 | OUT_RING (chan, lower_32_bits(src_offset)); |
| 817 | OUT_RING (chan, PAGE_SIZE); /* src_pitch */ |
| 818 | OUT_RING (chan, PAGE_SIZE); /* dst_pitch */ |
| 819 | OUT_RING (chan, PAGE_SIZE); /* line_length */ |
| 820 | OUT_RING (chan, line_count); |
Ben Skeggs | d1b167e | 2012-05-04 14:01:52 +1000 | [diff] [blame] | 821 | BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1); |
Ben Skeggs | 183720b | 2010-12-09 15:17:10 +1000 | [diff] [blame] | 822 | OUT_RING (chan, 0x00100110); |
| 823 | |
| 824 | page_count -= line_count; |
| 825 | src_offset += (PAGE_SIZE * line_count); |
| 826 | dst_offset += (PAGE_SIZE * line_count); |
| 827 | } |
| 828 | |
| 829 | return 0; |
| 830 | } |
| 831 | |
| 832 | static int |
Ben Skeggs | fdf5324 | 2012-05-04 15:15:12 +1000 | [diff] [blame] | 833 | nva3_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo, |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 834 | struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg) |
Ben Skeggs | fdf5324 | 2012-05-04 15:15:12 +1000 | [diff] [blame] | 835 | { |
Ben Skeggs | 9ce523c | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 836 | struct nouveau_mem *mem = nouveau_mem(old_reg); |
| 837 | u64 src_offset = mem->vma[0].addr; |
| 838 | u64 dst_offset = mem->vma[1].addr; |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 839 | u32 page_count = new_reg->num_pages; |
Ben Skeggs | fdf5324 | 2012-05-04 15:15:12 +1000 | [diff] [blame] | 840 | int ret; |
| 841 | |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 842 | page_count = new_reg->num_pages; |
Ben Skeggs | fdf5324 | 2012-05-04 15:15:12 +1000 | [diff] [blame] | 843 | while (page_count) { |
| 844 | int line_count = (page_count > 8191) ? 8191 : page_count; |
| 845 | |
| 846 | ret = RING_SPACE(chan, 11); |
| 847 | if (ret) |
| 848 | return ret; |
| 849 | |
| 850 | BEGIN_NV04(chan, NvSubCopy, 0x030c, 8); |
| 851 | OUT_RING (chan, upper_32_bits(src_offset)); |
| 852 | OUT_RING (chan, lower_32_bits(src_offset)); |
| 853 | OUT_RING (chan, upper_32_bits(dst_offset)); |
| 854 | OUT_RING (chan, lower_32_bits(dst_offset)); |
| 855 | OUT_RING (chan, PAGE_SIZE); |
| 856 | OUT_RING (chan, PAGE_SIZE); |
| 857 | OUT_RING (chan, PAGE_SIZE); |
| 858 | OUT_RING (chan, line_count); |
| 859 | BEGIN_NV04(chan, NvSubCopy, 0x0300, 1); |
| 860 | OUT_RING (chan, 0x00000110); |
| 861 | |
| 862 | page_count -= line_count; |
| 863 | src_offset += (PAGE_SIZE * line_count); |
| 864 | dst_offset += (PAGE_SIZE * line_count); |
| 865 | } |
| 866 | |
| 867 | return 0; |
| 868 | } |
| 869 | |
| 870 | static int |
Ben Skeggs | 5490e5d | 2012-05-04 14:34:16 +1000 | [diff] [blame] | 871 | nv98_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo, |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 872 | struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg) |
Ben Skeggs | 5490e5d | 2012-05-04 14:34:16 +1000 | [diff] [blame] | 873 | { |
Ben Skeggs | 9ce523c | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 874 | struct nouveau_mem *mem = nouveau_mem(old_reg); |
Ben Skeggs | 5490e5d | 2012-05-04 14:34:16 +1000 | [diff] [blame] | 875 | int ret = RING_SPACE(chan, 7); |
| 876 | if (ret == 0) { |
| 877 | BEGIN_NV04(chan, NvSubCopy, 0x0320, 6); |
Ben Skeggs | 9ce523c | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 878 | OUT_RING (chan, upper_32_bits(mem->vma[0].addr)); |
| 879 | OUT_RING (chan, lower_32_bits(mem->vma[0].addr)); |
| 880 | OUT_RING (chan, upper_32_bits(mem->vma[1].addr)); |
| 881 | OUT_RING (chan, lower_32_bits(mem->vma[1].addr)); |
Ben Skeggs | 5490e5d | 2012-05-04 14:34:16 +1000 | [diff] [blame] | 882 | OUT_RING (chan, 0x00000000 /* COPY */); |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 883 | OUT_RING (chan, new_reg->num_pages << PAGE_SHIFT); |
Ben Skeggs | 5490e5d | 2012-05-04 14:34:16 +1000 | [diff] [blame] | 884 | } |
| 885 | return ret; |
| 886 | } |
| 887 | |
| 888 | static int |
Ben Skeggs | 4c193d2 | 2012-05-04 14:21:15 +1000 | [diff] [blame] | 889 | nv84_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo, |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 890 | struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg) |
Ben Skeggs | 4c193d2 | 2012-05-04 14:21:15 +1000 | [diff] [blame] | 891 | { |
Ben Skeggs | 9ce523c | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 892 | struct nouveau_mem *mem = nouveau_mem(old_reg); |
Ben Skeggs | 4c193d2 | 2012-05-04 14:21:15 +1000 | [diff] [blame] | 893 | int ret = RING_SPACE(chan, 7); |
| 894 | if (ret == 0) { |
| 895 | BEGIN_NV04(chan, NvSubCopy, 0x0304, 6); |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 896 | OUT_RING (chan, new_reg->num_pages << PAGE_SHIFT); |
Ben Skeggs | 9ce523c | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 897 | OUT_RING (chan, upper_32_bits(mem->vma[0].addr)); |
| 898 | OUT_RING (chan, lower_32_bits(mem->vma[0].addr)); |
| 899 | OUT_RING (chan, upper_32_bits(mem->vma[1].addr)); |
| 900 | OUT_RING (chan, lower_32_bits(mem->vma[1].addr)); |
Ben Skeggs | 4c193d2 | 2012-05-04 14:21:15 +1000 | [diff] [blame] | 901 | OUT_RING (chan, 0x00000000 /* MODE_COPY, QUERY_NONE */); |
| 902 | } |
| 903 | return ret; |
| 904 | } |
| 905 | |
| 906 | static int |
Ben Skeggs | d1b167e | 2012-05-04 14:01:52 +1000 | [diff] [blame] | 907 | nv50_bo_move_init(struct nouveau_channel *chan, u32 handle) |
| 908 | { |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 909 | int ret = RING_SPACE(chan, 6); |
Ben Skeggs | d1b167e | 2012-05-04 14:01:52 +1000 | [diff] [blame] | 910 | if (ret == 0) { |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 911 | BEGIN_NV04(chan, NvSubCopy, 0x0000, 1); |
| 912 | OUT_RING (chan, handle); |
| 913 | BEGIN_NV04(chan, NvSubCopy, 0x0180, 3); |
Ben Skeggs | f45f55c | 2014-08-10 04:10:23 +1000 | [diff] [blame] | 914 | OUT_RING (chan, chan->drm->ntfy.handle); |
| 915 | OUT_RING (chan, chan->vram.handle); |
| 916 | OUT_RING (chan, chan->vram.handle); |
Ben Skeggs | d1b167e | 2012-05-04 14:01:52 +1000 | [diff] [blame] | 917 | } |
| 918 | |
| 919 | return ret; |
| 920 | } |
| 921 | |
| 922 | static int |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 923 | nv50_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo, |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 924 | struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg) |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 925 | { |
Ben Skeggs | 9ce523c | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 926 | struct nouveau_mem *mem = nouveau_mem(old_reg); |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 927 | u64 length = (new_reg->num_pages << PAGE_SHIFT); |
Ben Skeggs | 9ce523c | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 928 | u64 src_offset = mem->vma[0].addr; |
| 929 | u64 dst_offset = mem->vma[1].addr; |
| 930 | int src_tiled = !!mem->kind; |
| 931 | int dst_tiled = !!nouveau_mem(new_reg)->kind; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 932 | int ret; |
| 933 | |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 934 | while (length) { |
| 935 | u32 amount, stride, height; |
| 936 | |
Maarten Lankhorst | ce8f769 | 2013-11-12 13:34:08 +0100 | [diff] [blame] | 937 | ret = RING_SPACE(chan, 18 + 6 * (src_tiled + dst_tiled)); |
| 938 | if (ret) |
| 939 | return ret; |
| 940 | |
Ben Skeggs | 5220b3c | 2010-09-23 15:21:17 +1000 | [diff] [blame] | 941 | amount = min(length, (u64)(4 * 1024 * 1024)); |
| 942 | stride = 16 * 4; |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 943 | height = amount / stride; |
| 944 | |
Maarten Lankhorst | ce8f769 | 2013-11-12 13:34:08 +0100 | [diff] [blame] | 945 | if (src_tiled) { |
Ben Skeggs | d1b167e | 2012-05-04 14:01:52 +1000 | [diff] [blame] | 946 | BEGIN_NV04(chan, NvSubCopy, 0x0200, 7); |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 947 | OUT_RING (chan, 0); |
Ben Skeggs | 5220b3c | 2010-09-23 15:21:17 +1000 | [diff] [blame] | 948 | OUT_RING (chan, 0); |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 949 | OUT_RING (chan, stride); |
| 950 | OUT_RING (chan, height); |
| 951 | OUT_RING (chan, 1); |
| 952 | OUT_RING (chan, 0); |
| 953 | OUT_RING (chan, 0); |
| 954 | } else { |
Ben Skeggs | d1b167e | 2012-05-04 14:01:52 +1000 | [diff] [blame] | 955 | BEGIN_NV04(chan, NvSubCopy, 0x0200, 1); |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 956 | OUT_RING (chan, 1); |
| 957 | } |
Maarten Lankhorst | ce8f769 | 2013-11-12 13:34:08 +0100 | [diff] [blame] | 958 | if (dst_tiled) { |
Ben Skeggs | d1b167e | 2012-05-04 14:01:52 +1000 | [diff] [blame] | 959 | BEGIN_NV04(chan, NvSubCopy, 0x021c, 7); |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 960 | OUT_RING (chan, 0); |
Ben Skeggs | 5220b3c | 2010-09-23 15:21:17 +1000 | [diff] [blame] | 961 | OUT_RING (chan, 0); |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 962 | OUT_RING (chan, stride); |
| 963 | OUT_RING (chan, height); |
| 964 | OUT_RING (chan, 1); |
| 965 | OUT_RING (chan, 0); |
| 966 | OUT_RING (chan, 0); |
| 967 | } else { |
Ben Skeggs | d1b167e | 2012-05-04 14:01:52 +1000 | [diff] [blame] | 968 | BEGIN_NV04(chan, NvSubCopy, 0x021c, 1); |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 969 | OUT_RING (chan, 1); |
| 970 | } |
| 971 | |
Ben Skeggs | d1b167e | 2012-05-04 14:01:52 +1000 | [diff] [blame] | 972 | BEGIN_NV04(chan, NvSubCopy, 0x0238, 2); |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 973 | OUT_RING (chan, upper_32_bits(src_offset)); |
| 974 | OUT_RING (chan, upper_32_bits(dst_offset)); |
Ben Skeggs | d1b167e | 2012-05-04 14:01:52 +1000 | [diff] [blame] | 975 | BEGIN_NV04(chan, NvSubCopy, 0x030c, 8); |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 976 | OUT_RING (chan, lower_32_bits(src_offset)); |
| 977 | OUT_RING (chan, lower_32_bits(dst_offset)); |
| 978 | OUT_RING (chan, stride); |
| 979 | OUT_RING (chan, stride); |
| 980 | OUT_RING (chan, stride); |
| 981 | OUT_RING (chan, height); |
| 982 | OUT_RING (chan, 0x00000101); |
| 983 | OUT_RING (chan, 0x00000000); |
Ben Skeggs | d1b167e | 2012-05-04 14:01:52 +1000 | [diff] [blame] | 984 | BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1); |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 985 | OUT_RING (chan, 0); |
| 986 | |
| 987 | length -= amount; |
| 988 | src_offset += amount; |
| 989 | dst_offset += amount; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 990 | } |
| 991 | |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 992 | return 0; |
| 993 | } |
| 994 | |
Ben Skeggs | d1b167e | 2012-05-04 14:01:52 +1000 | [diff] [blame] | 995 | static int |
| 996 | nv04_bo_move_init(struct nouveau_channel *chan, u32 handle) |
| 997 | { |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 998 | int ret = RING_SPACE(chan, 4); |
Ben Skeggs | d1b167e | 2012-05-04 14:01:52 +1000 | [diff] [blame] | 999 | if (ret == 0) { |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 1000 | BEGIN_NV04(chan, NvSubCopy, 0x0000, 1); |
| 1001 | OUT_RING (chan, handle); |
| 1002 | BEGIN_NV04(chan, NvSubCopy, 0x0180, 1); |
Ben Skeggs | f45f55c | 2014-08-10 04:10:23 +1000 | [diff] [blame] | 1003 | OUT_RING (chan, chan->drm->ntfy.handle); |
Ben Skeggs | d1b167e | 2012-05-04 14:01:52 +1000 | [diff] [blame] | 1004 | } |
| 1005 | |
| 1006 | return ret; |
| 1007 | } |
| 1008 | |
Ben Skeggs | a670478 | 2011-02-16 09:10:20 +1000 | [diff] [blame] | 1009 | static inline uint32_t |
| 1010 | nouveau_bo_mem_ctxdma(struct ttm_buffer_object *bo, |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1011 | struct nouveau_channel *chan, struct ttm_mem_reg *reg) |
Ben Skeggs | a670478 | 2011-02-16 09:10:20 +1000 | [diff] [blame] | 1012 | { |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1013 | if (reg->mem_type == TTM_PL_TT) |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 1014 | return NvDmaTT; |
Ben Skeggs | f45f55c | 2014-08-10 04:10:23 +1000 | [diff] [blame] | 1015 | return chan->vram.handle; |
Ben Skeggs | a670478 | 2011-02-16 09:10:20 +1000 | [diff] [blame] | 1016 | } |
| 1017 | |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 1018 | static int |
| 1019 | nv04_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo, |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1020 | struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg) |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 1021 | { |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1022 | u32 src_offset = old_reg->start << PAGE_SHIFT; |
| 1023 | u32 dst_offset = new_reg->start << PAGE_SHIFT; |
| 1024 | u32 page_count = new_reg->num_pages; |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 1025 | int ret; |
| 1026 | |
| 1027 | ret = RING_SPACE(chan, 3); |
| 1028 | if (ret) |
| 1029 | return ret; |
| 1030 | |
Ben Skeggs | d1b167e | 2012-05-04 14:01:52 +1000 | [diff] [blame] | 1031 | BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE, 2); |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1032 | OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, old_reg)); |
| 1033 | OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, new_reg)); |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 1034 | |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1035 | page_count = new_reg->num_pages; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1036 | while (page_count) { |
| 1037 | int line_count = (page_count > 2047) ? 2047 : page_count; |
| 1038 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1039 | ret = RING_SPACE(chan, 11); |
| 1040 | if (ret) |
| 1041 | return ret; |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 1042 | |
Ben Skeggs | d1b167e | 2012-05-04 14:01:52 +1000 | [diff] [blame] | 1043 | BEGIN_NV04(chan, NvSubCopy, |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1044 | NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN, 8); |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 1045 | OUT_RING (chan, src_offset); |
| 1046 | OUT_RING (chan, dst_offset); |
| 1047 | OUT_RING (chan, PAGE_SIZE); /* src_pitch */ |
| 1048 | OUT_RING (chan, PAGE_SIZE); /* dst_pitch */ |
| 1049 | OUT_RING (chan, PAGE_SIZE); /* line_length */ |
| 1050 | OUT_RING (chan, line_count); |
| 1051 | OUT_RING (chan, 0x00000101); |
| 1052 | OUT_RING (chan, 0x00000000); |
Ben Skeggs | d1b167e | 2012-05-04 14:01:52 +1000 | [diff] [blame] | 1053 | BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1); |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 1054 | OUT_RING (chan, 0); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1055 | |
| 1056 | page_count -= line_count; |
| 1057 | src_offset += (PAGE_SIZE * line_count); |
| 1058 | dst_offset += (PAGE_SIZE * line_count); |
| 1059 | } |
| 1060 | |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 1061 | return 0; |
| 1062 | } |
| 1063 | |
| 1064 | static int |
Ben Skeggs | 3c57d85 | 2013-11-22 10:35:25 +1000 | [diff] [blame] | 1065 | nouveau_bo_move_prep(struct nouveau_drm *drm, struct ttm_buffer_object *bo, |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1066 | struct ttm_mem_reg *reg) |
Ben Skeggs | d2f96666 | 2011-06-06 20:54:42 +1000 | [diff] [blame] | 1067 | { |
Ben Skeggs | 9ce523c | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 1068 | struct nouveau_mem *old_mem = nouveau_mem(&bo->mem); |
| 1069 | struct nouveau_mem *new_mem = nouveau_mem(reg); |
Ben Skeggs | d772213 | 2017-11-01 03:56:20 +1000 | [diff] [blame] | 1070 | struct nvif_vmm *vmm = &drm->client.vmm.vmm; |
Ben Skeggs | d2f96666 | 2011-06-06 20:54:42 +1000 | [diff] [blame] | 1071 | int ret; |
| 1072 | |
Ben Skeggs | d772213 | 2017-11-01 03:56:20 +1000 | [diff] [blame] | 1073 | ret = nvif_vmm_get(vmm, LAZY, false, old_mem->mem.page, 0, |
| 1074 | old_mem->mem.size, &old_mem->vma[0]); |
Ben Skeggs | d2f96666 | 2011-06-06 20:54:42 +1000 | [diff] [blame] | 1075 | if (ret) |
| 1076 | return ret; |
| 1077 | |
Ben Skeggs | d772213 | 2017-11-01 03:56:20 +1000 | [diff] [blame] | 1078 | ret = nvif_vmm_get(vmm, LAZY, false, new_mem->mem.page, 0, |
| 1079 | new_mem->mem.size, &old_mem->vma[1]); |
| 1080 | if (ret) |
| 1081 | goto done; |
Ben Skeggs | 3c57d85 | 2013-11-22 10:35:25 +1000 | [diff] [blame] | 1082 | |
Ben Skeggs | 9ce523c | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 1083 | ret = nouveau_mem_map(old_mem, vmm, &old_mem->vma[0]); |
| 1084 | if (ret) |
| 1085 | goto done; |
| 1086 | |
| 1087 | ret = nouveau_mem_map(new_mem, vmm, &old_mem->vma[1]); |
| 1088 | done: |
| 1089 | if (ret) { |
Ben Skeggs | d772213 | 2017-11-01 03:56:20 +1000 | [diff] [blame] | 1090 | nvif_vmm_put(vmm, &old_mem->vma[1]); |
| 1091 | nvif_vmm_put(vmm, &old_mem->vma[0]); |
Ben Skeggs | 9ce523c | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 1092 | } |
Ben Skeggs | d2f96666 | 2011-06-06 20:54:42 +1000 | [diff] [blame] | 1093 | return 0; |
| 1094 | } |
| 1095 | |
| 1096 | static int |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 1097 | nouveau_bo_move_m2mf(struct ttm_buffer_object *bo, int evict, bool intr, |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1098 | bool no_wait_gpu, struct ttm_mem_reg *new_reg) |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 1099 | { |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 1100 | struct nouveau_drm *drm = nouveau_bdev(bo->bdev); |
Dave Jones | 1934a2a | 2013-09-17 17:26:34 -0400 | [diff] [blame] | 1101 | struct nouveau_channel *chan = drm->ttm.chan; |
Ben Skeggs | a01ca78 | 2015-08-20 14:54:15 +1000 | [diff] [blame] | 1102 | struct nouveau_cli *cli = (void *)chan->user.client; |
Ben Skeggs | 35b8141 | 2013-11-22 10:39:57 +1000 | [diff] [blame] | 1103 | struct nouveau_fence *fence; |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 1104 | int ret; |
| 1105 | |
Ben Skeggs | d2f96666 | 2011-06-06 20:54:42 +1000 | [diff] [blame] | 1106 | /* create temporary vmas for the transfer and attach them to the |
Ben Skeggs | be83cd4 | 2015-01-14 15:36:34 +1000 | [diff] [blame] | 1107 | * old nvkm_mem node, these will get cleaned up after ttm has |
Ben Skeggs | d2f96666 | 2011-06-06 20:54:42 +1000 | [diff] [blame] | 1108 | * destroyed the ttm_mem_reg |
Ben Skeggs | 3425df4 | 2011-02-10 11:22:12 +1000 | [diff] [blame] | 1109 | */ |
Ben Skeggs | 1167c6b | 2016-05-18 13:57:42 +1000 | [diff] [blame] | 1110 | if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA) { |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1111 | ret = nouveau_bo_move_prep(drm, bo, new_reg); |
Ben Skeggs | d2f96666 | 2011-06-06 20:54:42 +1000 | [diff] [blame] | 1112 | if (ret) |
Ben Skeggs | 3c57d85 | 2013-11-22 10:35:25 +1000 | [diff] [blame] | 1113 | return ret; |
Ben Skeggs | 3425df4 | 2011-02-10 11:22:12 +1000 | [diff] [blame] | 1114 | } |
| 1115 | |
Ben Skeggs | 0ad7286 | 2014-08-10 04:10:22 +1000 | [diff] [blame] | 1116 | mutex_lock_nested(&cli->mutex, SINGLE_DEPTH_NESTING); |
Maarten Lankhorst | e3be4c2 | 2014-09-16 11:15:07 +0200 | [diff] [blame] | 1117 | ret = nouveau_fence_sync(nouveau_bo(bo), chan, true, intr); |
Ben Skeggs | 6a6b73f | 2010-10-05 16:53:48 +1000 | [diff] [blame] | 1118 | if (ret == 0) { |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1119 | ret = drm->ttm.move(chan, bo, &bo->mem, new_reg); |
Ben Skeggs | 35b8141 | 2013-11-22 10:39:57 +1000 | [diff] [blame] | 1120 | if (ret == 0) { |
| 1121 | ret = nouveau_fence_new(chan, false, &fence); |
| 1122 | if (ret == 0) { |
Maarten Lankhorst | f2c24b8 | 2014-04-02 17:14:48 +0200 | [diff] [blame] | 1123 | ret = ttm_bo_move_accel_cleanup(bo, |
| 1124 | &fence->base, |
Ben Skeggs | 35b8141 | 2013-11-22 10:39:57 +1000 | [diff] [blame] | 1125 | evict, |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1126 | new_reg); |
Ben Skeggs | 35b8141 | 2013-11-22 10:39:57 +1000 | [diff] [blame] | 1127 | nouveau_fence_unref(&fence); |
| 1128 | } |
| 1129 | } |
Ben Skeggs | 6a6b73f | 2010-10-05 16:53:48 +1000 | [diff] [blame] | 1130 | } |
Ben Skeggs | 0ad7286 | 2014-08-10 04:10:22 +1000 | [diff] [blame] | 1131 | mutex_unlock(&cli->mutex); |
Ben Skeggs | 6a6b73f | 2010-10-05 16:53:48 +1000 | [diff] [blame] | 1132 | return ret; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1133 | } |
| 1134 | |
Ben Skeggs | d1b167e | 2012-05-04 14:01:52 +1000 | [diff] [blame] | 1135 | void |
Ben Skeggs | 4998104 | 2012-08-06 19:38:25 +1000 | [diff] [blame] | 1136 | nouveau_bo_move_init(struct nouveau_drm *drm) |
Ben Skeggs | d1b167e | 2012-05-04 14:01:52 +1000 | [diff] [blame] | 1137 | { |
Ben Skeggs | d1b167e | 2012-05-04 14:01:52 +1000 | [diff] [blame] | 1138 | static const struct { |
| 1139 | const char *name; |
Ben Skeggs | 1a46098 | 2012-05-04 15:17:28 +1000 | [diff] [blame] | 1140 | int engine; |
Ben Skeggs | 315a8b2 | 2015-08-20 14:54:16 +1000 | [diff] [blame] | 1141 | s32 oclass; |
Ben Skeggs | d1b167e | 2012-05-04 14:01:52 +1000 | [diff] [blame] | 1142 | int (*exec)(struct nouveau_channel *, |
| 1143 | struct ttm_buffer_object *, |
| 1144 | struct ttm_mem_reg *, struct ttm_mem_reg *); |
| 1145 | int (*init)(struct nouveau_channel *, u32 handle); |
| 1146 | } _methods[] = { |
Ben Skeggs | 146cfe2 | 2016-07-09 10:41:01 +1000 | [diff] [blame] | 1147 | { "COPY", 4, 0xc1b5, nve0_bo_move_copy, nve0_bo_move_init }, |
| 1148 | { "GRCE", 0, 0xc1b5, nve0_bo_move_copy, nvc0_bo_move_init }, |
Ben Skeggs | 8e7e1586 | 2016-07-09 10:41:01 +1000 | [diff] [blame] | 1149 | { "COPY", 4, 0xc0b5, nve0_bo_move_copy, nve0_bo_move_init }, |
| 1150 | { "GRCE", 0, 0xc0b5, nve0_bo_move_copy, nvc0_bo_move_init }, |
Ben Skeggs | 990b454 | 2015-04-14 11:50:35 +1000 | [diff] [blame] | 1151 | { "COPY", 4, 0xb0b5, nve0_bo_move_copy, nve0_bo_move_init }, |
| 1152 | { "GRCE", 0, 0xb0b5, nve0_bo_move_copy, nvc0_bo_move_init }, |
Ben Skeggs | 00fc6f6 | 2013-07-09 14:20:15 +1000 | [diff] [blame] | 1153 | { "COPY", 4, 0xa0b5, nve0_bo_move_copy, nve0_bo_move_init }, |
Ben Skeggs | 4998104 | 2012-08-06 19:38:25 +1000 | [diff] [blame] | 1154 | { "GRCE", 0, 0xa0b5, nve0_bo_move_copy, nvc0_bo_move_init }, |
Ben Skeggs | 1a46098 | 2012-05-04 15:17:28 +1000 | [diff] [blame] | 1155 | { "COPY1", 5, 0x90b8, nvc0_bo_move_copy, nvc0_bo_move_init }, |
| 1156 | { "COPY0", 4, 0x90b5, nvc0_bo_move_copy, nvc0_bo_move_init }, |
| 1157 | { "COPY", 0, 0x85b5, nva3_bo_move_copy, nv50_bo_move_init }, |
| 1158 | { "CRYPT", 0, 0x74c1, nv84_bo_move_exec, nv50_bo_move_init }, |
| 1159 | { "M2MF", 0, 0x9039, nvc0_bo_move_m2mf, nvc0_bo_move_init }, |
| 1160 | { "M2MF", 0, 0x5039, nv50_bo_move_m2mf, nv50_bo_move_init }, |
| 1161 | { "M2MF", 0, 0x0039, nv04_bo_move_m2mf, nv04_bo_move_init }, |
Ben Skeggs | 5490e5d | 2012-05-04 14:34:16 +1000 | [diff] [blame] | 1162 | {}, |
Ben Skeggs | 1a46098 | 2012-05-04 15:17:28 +1000 | [diff] [blame] | 1163 | { "CRYPT", 0, 0x88b4, nv98_bo_move_exec, nv50_bo_move_init }, |
Ben Skeggs | d1b167e | 2012-05-04 14:01:52 +1000 | [diff] [blame] | 1164 | }, *mthd = _methods; |
| 1165 | const char *name = "CPU"; |
| 1166 | int ret; |
| 1167 | |
| 1168 | do { |
Ben Skeggs | 4998104 | 2012-08-06 19:38:25 +1000 | [diff] [blame] | 1169 | struct nouveau_channel *chan; |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 1170 | |
Ben Skeggs | 00fc6f6 | 2013-07-09 14:20:15 +1000 | [diff] [blame] | 1171 | if (mthd->engine) |
Ben Skeggs | 4998104 | 2012-08-06 19:38:25 +1000 | [diff] [blame] | 1172 | chan = drm->cechan; |
| 1173 | else |
| 1174 | chan = drm->channel; |
| 1175 | if (chan == NULL) |
| 1176 | continue; |
| 1177 | |
Ben Skeggs | a01ca78 | 2015-08-20 14:54:15 +1000 | [diff] [blame] | 1178 | ret = nvif_object_init(&chan->user, |
Ben Skeggs | 0ad7286 | 2014-08-10 04:10:22 +1000 | [diff] [blame] | 1179 | mthd->oclass | (mthd->engine << 16), |
| 1180 | mthd->oclass, NULL, 0, |
| 1181 | &drm->ttm.copy); |
Ben Skeggs | d1b167e | 2012-05-04 14:01:52 +1000 | [diff] [blame] | 1182 | if (ret == 0) { |
Ben Skeggs | 0ad7286 | 2014-08-10 04:10:22 +1000 | [diff] [blame] | 1183 | ret = mthd->init(chan, drm->ttm.copy.handle); |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 1184 | if (ret) { |
Ben Skeggs | 0ad7286 | 2014-08-10 04:10:22 +1000 | [diff] [blame] | 1185 | nvif_object_fini(&drm->ttm.copy); |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 1186 | continue; |
Ben Skeggs | d1b167e | 2012-05-04 14:01:52 +1000 | [diff] [blame] | 1187 | } |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 1188 | |
| 1189 | drm->ttm.move = mthd->exec; |
Ben Skeggs | 1bb3f6a | 2013-07-08 10:40:35 +1000 | [diff] [blame] | 1190 | drm->ttm.chan = chan; |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 1191 | name = mthd->name; |
| 1192 | break; |
Ben Skeggs | d1b167e | 2012-05-04 14:01:52 +1000 | [diff] [blame] | 1193 | } |
| 1194 | } while ((++mthd)->exec); |
| 1195 | |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 1196 | NV_INFO(drm, "MM: using %s for buffer copies\n", name); |
Ben Skeggs | d1b167e | 2012-05-04 14:01:52 +1000 | [diff] [blame] | 1197 | } |
| 1198 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1199 | static int |
| 1200 | nouveau_bo_move_flipd(struct ttm_buffer_object *bo, bool evict, bool intr, |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1201 | bool no_wait_gpu, struct ttm_mem_reg *new_reg) |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1202 | { |
Christian König | f1217ed | 2014-08-27 13:16:04 +0200 | [diff] [blame] | 1203 | struct ttm_place placement_memtype = { |
| 1204 | .fpfn = 0, |
| 1205 | .lpfn = 0, |
| 1206 | .flags = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING |
| 1207 | }; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1208 | struct ttm_placement placement; |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1209 | struct ttm_mem_reg tmp_reg; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1210 | int ret; |
| 1211 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1212 | placement.num_placement = placement.num_busy_placement = 1; |
Francisco Jerez | 77e2b5e | 2009-12-16 19:05:00 +0100 | [diff] [blame] | 1213 | placement.placement = placement.busy_placement = &placement_memtype; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1214 | |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1215 | tmp_reg = *new_reg; |
| 1216 | tmp_reg.mm_node = NULL; |
| 1217 | ret = ttm_bo_mem_space(bo, &placement, &tmp_reg, intr, no_wait_gpu); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1218 | if (ret) |
| 1219 | return ret; |
| 1220 | |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1221 | ret = ttm_tt_bind(bo->ttm, &tmp_reg); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1222 | if (ret) |
| 1223 | goto out; |
| 1224 | |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1225 | ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, &tmp_reg); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1226 | if (ret) |
| 1227 | goto out; |
| 1228 | |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1229 | ret = ttm_bo_move_ttm(bo, intr, no_wait_gpu, new_reg); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1230 | out: |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1231 | ttm_bo_mem_put(bo, &tmp_reg); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1232 | return ret; |
| 1233 | } |
| 1234 | |
| 1235 | static int |
| 1236 | nouveau_bo_move_flips(struct ttm_buffer_object *bo, bool evict, bool intr, |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1237 | bool no_wait_gpu, struct ttm_mem_reg *new_reg) |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1238 | { |
Christian König | f1217ed | 2014-08-27 13:16:04 +0200 | [diff] [blame] | 1239 | struct ttm_place placement_memtype = { |
| 1240 | .fpfn = 0, |
| 1241 | .lpfn = 0, |
| 1242 | .flags = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING |
| 1243 | }; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1244 | struct ttm_placement placement; |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1245 | struct ttm_mem_reg tmp_reg; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1246 | int ret; |
| 1247 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1248 | placement.num_placement = placement.num_busy_placement = 1; |
Francisco Jerez | 77e2b5e | 2009-12-16 19:05:00 +0100 | [diff] [blame] | 1249 | placement.placement = placement.busy_placement = &placement_memtype; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1250 | |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1251 | tmp_reg = *new_reg; |
| 1252 | tmp_reg.mm_node = NULL; |
| 1253 | ret = ttm_bo_mem_space(bo, &placement, &tmp_reg, intr, no_wait_gpu); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1254 | if (ret) |
| 1255 | return ret; |
| 1256 | |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1257 | ret = ttm_bo_move_ttm(bo, intr, no_wait_gpu, &tmp_reg); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1258 | if (ret) |
| 1259 | goto out; |
| 1260 | |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1261 | ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, new_reg); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1262 | if (ret) |
| 1263 | goto out; |
| 1264 | |
| 1265 | out: |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1266 | ttm_bo_mem_put(bo, &tmp_reg); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1267 | return ret; |
| 1268 | } |
| 1269 | |
Ben Skeggs | a4154bb | 2011-02-10 10:35:16 +1000 | [diff] [blame] | 1270 | static void |
Nicolai Hähnle | 66257db | 2016-12-15 17:23:49 +0100 | [diff] [blame] | 1271 | nouveau_bo_move_ntfy(struct ttm_buffer_object *bo, bool evict, |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1272 | struct ttm_mem_reg *new_reg) |
Ben Skeggs | a4154bb | 2011-02-10 10:35:16 +1000 | [diff] [blame] | 1273 | { |
Ben Skeggs | 9ce523c | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 1274 | struct nouveau_mem *mem = new_reg ? nouveau_mem(new_reg) : NULL; |
Ben Skeggs | a4154bb | 2011-02-10 10:35:16 +1000 | [diff] [blame] | 1275 | struct nouveau_bo *nvbo = nouveau_bo(bo); |
Ben Skeggs | 24e8375 | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 1276 | struct nouveau_vma *vma; |
Ben Skeggs | a4154bb | 2011-02-10 10:35:16 +1000 | [diff] [blame] | 1277 | |
Ben Skeggs | 9f1feed | 2012-01-25 15:34:22 +1000 | [diff] [blame] | 1278 | /* ttm can now (stupidly) pass the driver bos it didn't create... */ |
| 1279 | if (bo->destroy != nouveau_bo_del_ttm) |
| 1280 | return; |
| 1281 | |
Ben Skeggs | a48296a | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 1282 | if (mem && new_reg->mem_type != TTM_PL_SYSTEM && |
Ben Skeggs | 9ce523c | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 1283 | mem->mem.page == nvbo->page) { |
Ben Skeggs | a48296a | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 1284 | list_for_each_entry(vma, &nvbo->vma_list, head) { |
Ben Skeggs | 24e8375 | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 1285 | nouveau_vma_map(vma, mem); |
Ben Skeggs | a48296a | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 1286 | } |
| 1287 | } else { |
| 1288 | list_for_each_entry(vma, &nvbo->vma_list, head) { |
Ben Skeggs | 10dcab3 | 2016-12-12 17:52:45 +1000 | [diff] [blame] | 1289 | WARN_ON(ttm_bo_wait(bo, false, false)); |
Ben Skeggs | 24e8375 | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 1290 | nouveau_vma_unmap(vma); |
Ben Skeggs | fd2871a | 2011-06-06 14:07:04 +1000 | [diff] [blame] | 1291 | } |
Ben Skeggs | a4154bb | 2011-02-10 10:35:16 +1000 | [diff] [blame] | 1292 | } |
| 1293 | } |
| 1294 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1295 | static int |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1296 | nouveau_bo_vm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_reg, |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 1297 | struct nouveau_drm_tile **new_tile) |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1298 | { |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 1299 | struct nouveau_drm *drm = nouveau_bdev(bo->bdev); |
| 1300 | struct drm_device *dev = drm->dev; |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 1301 | struct nouveau_bo *nvbo = nouveau_bo(bo); |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1302 | u64 offset = new_reg->start << PAGE_SHIFT; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1303 | |
Ben Skeggs | a4154bb | 2011-02-10 10:35:16 +1000 | [diff] [blame] | 1304 | *new_tile = NULL; |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1305 | if (new_reg->mem_type != TTM_PL_VRAM) |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 1306 | return 0; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1307 | |
Ben Skeggs | 1167c6b | 2016-05-18 13:57:42 +1000 | [diff] [blame] | 1308 | if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_CELSIUS) { |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1309 | *new_tile = nv10_bo_set_tiling(dev, offset, new_reg->size, |
Ben Skeggs | 7760a2e | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 1310 | nvbo->mode, nvbo->zeta); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1311 | } |
| 1312 | |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 1313 | return 0; |
| 1314 | } |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1315 | |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 1316 | static void |
| 1317 | nouveau_bo_vm_cleanup(struct ttm_buffer_object *bo, |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 1318 | struct nouveau_drm_tile *new_tile, |
| 1319 | struct nouveau_drm_tile **old_tile) |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 1320 | { |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 1321 | struct nouveau_drm *drm = nouveau_bdev(bo->bdev); |
| 1322 | struct drm_device *dev = drm->dev; |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 1323 | struct dma_fence *fence = reservation_object_get_excl(bo->resv); |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 1324 | |
Maarten Lankhorst | f2c24b8 | 2014-04-02 17:14:48 +0200 | [diff] [blame] | 1325 | nv10_bo_put_tile_region(dev, *old_tile, fence); |
Ben Skeggs | a4154bb | 2011-02-10 10:35:16 +1000 | [diff] [blame] | 1326 | *old_tile = new_tile; |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 1327 | } |
| 1328 | |
| 1329 | static int |
| 1330 | nouveau_bo_move(struct ttm_buffer_object *bo, bool evict, bool intr, |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1331 | bool no_wait_gpu, struct ttm_mem_reg *new_reg) |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 1332 | { |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 1333 | struct nouveau_drm *drm = nouveau_bdev(bo->bdev); |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 1334 | struct nouveau_bo *nvbo = nouveau_bo(bo); |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1335 | struct ttm_mem_reg *old_reg = &bo->mem; |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 1336 | struct nouveau_drm_tile *new_tile = NULL; |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 1337 | int ret = 0; |
| 1338 | |
Christian König | 88932a7 | 2016-06-06 10:17:53 +0200 | [diff] [blame] | 1339 | ret = ttm_bo_wait(bo, intr, no_wait_gpu); |
| 1340 | if (ret) |
| 1341 | return ret; |
| 1342 | |
Alexandre Courbot | 5be5a15 | 2014-10-27 18:11:52 +0900 | [diff] [blame] | 1343 | if (nvbo->pin_refcnt) |
| 1344 | NV_WARN(drm, "Moving pinned object %p!\n", nvbo); |
| 1345 | |
Ben Skeggs | 1167c6b | 2016-05-18 13:57:42 +1000 | [diff] [blame] | 1346 | if (drm->client.device.info.family < NV_DEVICE_INFO_V0_TESLA) { |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1347 | ret = nouveau_bo_vm_bind(bo, new_reg, &new_tile); |
Ben Skeggs | a4154bb | 2011-02-10 10:35:16 +1000 | [diff] [blame] | 1348 | if (ret) |
| 1349 | return ret; |
| 1350 | } |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 1351 | |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 1352 | /* Fake bo copy. */ |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1353 | if (old_reg->mem_type == TTM_PL_SYSTEM && !bo->ttm) { |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1354 | BUG_ON(bo->mem.mm_node != NULL); |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1355 | bo->mem = *new_reg; |
| 1356 | new_reg->mm_node = NULL; |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 1357 | goto out; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1358 | } |
| 1359 | |
Ben Skeggs | cef9e99 | 2013-11-22 10:52:54 +1000 | [diff] [blame] | 1360 | /* Hardware assisted copy. */ |
| 1361 | if (drm->ttm.move) { |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1362 | if (new_reg->mem_type == TTM_PL_SYSTEM) |
Ben Skeggs | cef9e99 | 2013-11-22 10:52:54 +1000 | [diff] [blame] | 1363 | ret = nouveau_bo_move_flipd(bo, evict, intr, |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1364 | no_wait_gpu, new_reg); |
| 1365 | else if (old_reg->mem_type == TTM_PL_SYSTEM) |
Ben Skeggs | cef9e99 | 2013-11-22 10:52:54 +1000 | [diff] [blame] | 1366 | ret = nouveau_bo_move_flips(bo, evict, intr, |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1367 | no_wait_gpu, new_reg); |
Ben Skeggs | cef9e99 | 2013-11-22 10:52:54 +1000 | [diff] [blame] | 1368 | else |
| 1369 | ret = nouveau_bo_move_m2mf(bo, evict, intr, |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1370 | no_wait_gpu, new_reg); |
Ben Skeggs | cef9e99 | 2013-11-22 10:52:54 +1000 | [diff] [blame] | 1371 | if (!ret) |
| 1372 | goto out; |
Ben Skeggs | b8a6a80 | 2010-08-27 11:55:43 +1000 | [diff] [blame] | 1373 | } |
| 1374 | |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 1375 | /* Fallback to software copy. */ |
Christian König | 8aa6d4f | 2016-04-06 11:12:04 +0200 | [diff] [blame] | 1376 | ret = ttm_bo_wait(bo, intr, no_wait_gpu); |
Ben Skeggs | cef9e99 | 2013-11-22 10:52:54 +1000 | [diff] [blame] | 1377 | if (ret == 0) |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1378 | ret = ttm_bo_move_memcpy(bo, intr, no_wait_gpu, new_reg); |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 1379 | |
| 1380 | out: |
Ben Skeggs | 1167c6b | 2016-05-18 13:57:42 +1000 | [diff] [blame] | 1381 | if (drm->client.device.info.family < NV_DEVICE_INFO_V0_TESLA) { |
Ben Skeggs | a4154bb | 2011-02-10 10:35:16 +1000 | [diff] [blame] | 1382 | if (ret) |
| 1383 | nouveau_bo_vm_cleanup(bo, NULL, &new_tile); |
| 1384 | else |
| 1385 | nouveau_bo_vm_cleanup(bo, new_tile, &nvbo->tile); |
| 1386 | } |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 1387 | |
| 1388 | return ret; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1389 | } |
| 1390 | |
| 1391 | static int |
| 1392 | nouveau_bo_verify_access(struct ttm_buffer_object *bo, struct file *filp) |
| 1393 | { |
David Herrmann | acb4652 | 2013-08-25 18:28:59 +0200 | [diff] [blame] | 1394 | struct nouveau_bo *nvbo = nouveau_bo(bo); |
| 1395 | |
David Herrmann | d9a1f0b | 2016-09-01 14:48:33 +0200 | [diff] [blame] | 1396 | return drm_vma_node_verify_access(&nvbo->gem.vma_node, |
| 1397 | filp->private_data); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1398 | } |
| 1399 | |
Jerome Glisse | f32f02f | 2010-04-09 14:39:25 +0200 | [diff] [blame] | 1400 | static int |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1401 | nouveau_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *reg) |
Jerome Glisse | f32f02f | 2010-04-09 14:39:25 +0200 | [diff] [blame] | 1402 | { |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1403 | struct ttm_mem_type_manager *man = &bdev->man[reg->mem_type]; |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 1404 | struct nouveau_drm *drm = nouveau_bdev(bdev); |
Ben Skeggs | 1167c6b | 2016-05-18 13:57:42 +1000 | [diff] [blame] | 1405 | struct nvkm_device *device = nvxx_device(&drm->client.device); |
Ben Skeggs | 9ce523c | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 1406 | struct nouveau_mem *mem = nouveau_mem(reg); |
Jerome Glisse | f32f02f | 2010-04-09 14:39:25 +0200 | [diff] [blame] | 1407 | |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1408 | reg->bus.addr = NULL; |
| 1409 | reg->bus.offset = 0; |
| 1410 | reg->bus.size = reg->num_pages << PAGE_SHIFT; |
| 1411 | reg->bus.base = 0; |
| 1412 | reg->bus.is_iomem = false; |
Jerome Glisse | f32f02f | 2010-04-09 14:39:25 +0200 | [diff] [blame] | 1413 | if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE)) |
| 1414 | return -EINVAL; |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1415 | switch (reg->mem_type) { |
Jerome Glisse | f32f02f | 2010-04-09 14:39:25 +0200 | [diff] [blame] | 1416 | case TTM_PL_SYSTEM: |
| 1417 | /* System memory */ |
| 1418 | return 0; |
| 1419 | case TTM_PL_TT: |
Daniel Vetter | a7fb8a2 | 2015-09-09 16:45:52 +0200 | [diff] [blame] | 1420 | #if IS_ENABLED(CONFIG_AGP) |
Ben Skeggs | 340b0e7 | 2015-08-20 14:54:23 +1000 | [diff] [blame] | 1421 | if (drm->agp.bridge) { |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1422 | reg->bus.offset = reg->start << PAGE_SHIFT; |
| 1423 | reg->bus.base = drm->agp.base; |
| 1424 | reg->bus.is_iomem = !drm->agp.cma; |
Jerome Glisse | f32f02f | 2010-04-09 14:39:25 +0200 | [diff] [blame] | 1425 | } |
| 1426 | #endif |
Ben Skeggs | d772213 | 2017-11-01 03:56:20 +1000 | [diff] [blame] | 1427 | if (drm->client.mem->oclass < NVIF_CLASS_MEM_NV50 || !mem->kind) |
Maarten Lankhorst | a554090 | 2013-11-12 13:34:09 +0100 | [diff] [blame] | 1428 | /* untiled */ |
| 1429 | break; |
| 1430 | /* fallthrough, tiled memory */ |
Jerome Glisse | f32f02f | 2010-04-09 14:39:25 +0200 | [diff] [blame] | 1431 | case TTM_PL_VRAM: |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1432 | reg->bus.offset = reg->start << PAGE_SHIFT; |
| 1433 | reg->bus.base = device->func->resource_addr(device, 1); |
| 1434 | reg->bus.is_iomem = true; |
Ben Skeggs | d772213 | 2017-11-01 03:56:20 +1000 | [diff] [blame] | 1435 | if (drm->client.mem->oclass >= NVIF_CLASS_MEM_NV50) { |
| 1436 | union { |
| 1437 | struct nv50_mem_map_v0 nv50; |
| 1438 | struct gf100_mem_map_v0 gf100; |
| 1439 | } args; |
| 1440 | u64 handle, length; |
| 1441 | u32 argc = 0; |
| 1442 | int ret; |
Ben Skeggs | 3863c9b | 2012-07-14 19:09:17 +1000 | [diff] [blame] | 1443 | |
Ben Skeggs | d772213 | 2017-11-01 03:56:20 +1000 | [diff] [blame] | 1444 | switch (mem->mem.object.oclass) { |
| 1445 | case NVIF_CLASS_MEM_NV50: |
| 1446 | args.nv50.version = 0; |
| 1447 | args.nv50.ro = 0; |
| 1448 | args.nv50.kind = mem->kind; |
| 1449 | args.nv50.comp = mem->comp; |
| 1450 | break; |
| 1451 | case NVIF_CLASS_MEM_GF100: |
| 1452 | args.gf100.version = 0; |
| 1453 | args.gf100.ro = 0; |
| 1454 | args.gf100.kind = mem->kind; |
| 1455 | break; |
| 1456 | default: |
| 1457 | WARN_ON(1); |
| 1458 | break; |
| 1459 | } |
Ben Skeggs | 3863c9b | 2012-07-14 19:09:17 +1000 | [diff] [blame] | 1460 | |
Ben Skeggs | d772213 | 2017-11-01 03:56:20 +1000 | [diff] [blame] | 1461 | ret = nvif_object_map_handle(&mem->mem.object, |
| 1462 | &argc, argc, |
| 1463 | &handle, &length); |
| 1464 | if (ret != 1) |
| 1465 | return ret ? ret : -EINVAL; |
| 1466 | |
| 1467 | reg->bus.base = 0; |
| 1468 | reg->bus.offset = handle; |
Ben Skeggs | 3863c9b | 2012-07-14 19:09:17 +1000 | [diff] [blame] | 1469 | } |
Jerome Glisse | f32f02f | 2010-04-09 14:39:25 +0200 | [diff] [blame] | 1470 | break; |
| 1471 | default: |
| 1472 | return -EINVAL; |
| 1473 | } |
| 1474 | return 0; |
| 1475 | } |
| 1476 | |
| 1477 | static void |
Ben Skeggs | 605f9cc | 2016-05-17 11:13:37 +1000 | [diff] [blame] | 1478 | nouveau_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *reg) |
Jerome Glisse | f32f02f | 2010-04-09 14:39:25 +0200 | [diff] [blame] | 1479 | { |
Ben Skeggs | d772213 | 2017-11-01 03:56:20 +1000 | [diff] [blame] | 1480 | struct nouveau_drm *drm = nouveau_bdev(bdev); |
Ben Skeggs | 9ce523c | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 1481 | struct nouveau_mem *mem = nouveau_mem(reg); |
Ben Skeggs | f869ef8 | 2010-11-15 11:53:16 +1000 | [diff] [blame] | 1482 | |
Ben Skeggs | d772213 | 2017-11-01 03:56:20 +1000 | [diff] [blame] | 1483 | if (drm->client.mem->oclass >= NVIF_CLASS_MEM_NV50) { |
| 1484 | switch (reg->mem_type) { |
| 1485 | case TTM_PL_TT: |
| 1486 | if (mem->kind) |
| 1487 | nvif_object_unmap_handle(&mem->mem.object); |
| 1488 | break; |
| 1489 | case TTM_PL_VRAM: |
| 1490 | nvif_object_unmap_handle(&mem->mem.object); |
| 1491 | break; |
| 1492 | default: |
| 1493 | break; |
| 1494 | } |
| 1495 | } |
Jerome Glisse | f32f02f | 2010-04-09 14:39:25 +0200 | [diff] [blame] | 1496 | } |
| 1497 | |
| 1498 | static int |
| 1499 | nouveau_ttm_fault_reserve_notify(struct ttm_buffer_object *bo) |
| 1500 | { |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 1501 | struct nouveau_drm *drm = nouveau_bdev(bo->bdev); |
Ben Skeggs | e1429b4 | 2010-09-10 11:12:25 +1000 | [diff] [blame] | 1502 | struct nouveau_bo *nvbo = nouveau_bo(bo); |
Ben Skeggs | 1167c6b | 2016-05-18 13:57:42 +1000 | [diff] [blame] | 1503 | struct nvkm_device *device = nvxx_device(&drm->client.device); |
Ben Skeggs | 7e8820f | 2015-08-20 14:54:23 +1000 | [diff] [blame] | 1504 | u32 mappable = device->func->resource_size(device, 1) >> PAGE_SHIFT; |
Christian König | f1217ed | 2014-08-27 13:16:04 +0200 | [diff] [blame] | 1505 | int i, ret; |
Ben Skeggs | e1429b4 | 2010-09-10 11:12:25 +1000 | [diff] [blame] | 1506 | |
| 1507 | /* as long as the bo isn't in vram, and isn't tiled, we've got |
| 1508 | * nothing to do here. |
| 1509 | */ |
| 1510 | if (bo->mem.mem_type != TTM_PL_VRAM) { |
Ben Skeggs | 1167c6b | 2016-05-18 13:57:42 +1000 | [diff] [blame] | 1511 | if (drm->client.device.info.family < NV_DEVICE_INFO_V0_TESLA || |
Ben Skeggs | 7760a2e | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 1512 | !nvbo->kind) |
Ben Skeggs | e1429b4 | 2010-09-10 11:12:25 +1000 | [diff] [blame] | 1513 | return 0; |
Maarten Lankhorst | a554090 | 2013-11-12 13:34:09 +0100 | [diff] [blame] | 1514 | |
| 1515 | if (bo->mem.mem_type == TTM_PL_SYSTEM) { |
| 1516 | nouveau_bo_placement_set(nvbo, TTM_PL_TT, 0); |
| 1517 | |
| 1518 | ret = nouveau_bo_validate(nvbo, false, false); |
| 1519 | if (ret) |
| 1520 | return ret; |
| 1521 | } |
| 1522 | return 0; |
Ben Skeggs | e1429b4 | 2010-09-10 11:12:25 +1000 | [diff] [blame] | 1523 | } |
| 1524 | |
| 1525 | /* make sure bo is in mappable vram */ |
Ben Skeggs | 1167c6b | 2016-05-18 13:57:42 +1000 | [diff] [blame] | 1526 | if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA || |
Maarten Lankhorst | a554090 | 2013-11-12 13:34:09 +0100 | [diff] [blame] | 1527 | bo->mem.start + bo->mem.num_pages < mappable) |
Ben Skeggs | e1429b4 | 2010-09-10 11:12:25 +1000 | [diff] [blame] | 1528 | return 0; |
| 1529 | |
Christian König | f1217ed | 2014-08-27 13:16:04 +0200 | [diff] [blame] | 1530 | for (i = 0; i < nvbo->placement.num_placement; ++i) { |
| 1531 | nvbo->placements[i].fpfn = 0; |
| 1532 | nvbo->placements[i].lpfn = mappable; |
| 1533 | } |
Ben Skeggs | e1429b4 | 2010-09-10 11:12:25 +1000 | [diff] [blame] | 1534 | |
Christian König | f1217ed | 2014-08-27 13:16:04 +0200 | [diff] [blame] | 1535 | for (i = 0; i < nvbo->placement.num_busy_placement; ++i) { |
| 1536 | nvbo->busy_placements[i].fpfn = 0; |
| 1537 | nvbo->busy_placements[i].lpfn = mappable; |
| 1538 | } |
| 1539 | |
Dave Airlie | c284815 | 2012-05-18 15:31:12 +0100 | [diff] [blame] | 1540 | nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_VRAM, 0); |
Maarten Lankhorst | 97a875c | 2012-11-28 11:25:44 +0000 | [diff] [blame] | 1541 | return nouveau_bo_validate(nvbo, false, false); |
Jerome Glisse | f32f02f | 2010-04-09 14:39:25 +0200 | [diff] [blame] | 1542 | } |
| 1543 | |
Konrad Rzeszutek Wilk | 3230cfc | 2011-10-17 17:14:26 -0400 | [diff] [blame] | 1544 | static int |
| 1545 | nouveau_ttm_tt_populate(struct ttm_tt *ttm) |
| 1546 | { |
Jerome Glisse | 8e7e705 | 2011-11-09 17:15:26 -0500 | [diff] [blame] | 1547 | struct ttm_dma_tt *ttm_dma = (void *)ttm; |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 1548 | struct nouveau_drm *drm; |
Ben Skeggs | 359088d | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 1549 | struct device *dev; |
Konrad Rzeszutek Wilk | 3230cfc | 2011-10-17 17:14:26 -0400 | [diff] [blame] | 1550 | unsigned i; |
| 1551 | int r; |
Dave Airlie | 22b33e8 | 2012-04-02 11:53:06 +0100 | [diff] [blame] | 1552 | bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG); |
Konrad Rzeszutek Wilk | 3230cfc | 2011-10-17 17:14:26 -0400 | [diff] [blame] | 1553 | |
| 1554 | if (ttm->state != tt_unpopulated) |
| 1555 | return 0; |
| 1556 | |
Dave Airlie | 22b33e8 | 2012-04-02 11:53:06 +0100 | [diff] [blame] | 1557 | if (slave && ttm->sg) { |
| 1558 | /* make userspace faulting work */ |
| 1559 | drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages, |
| 1560 | ttm_dma->dma_address, ttm->num_pages); |
| 1561 | ttm->state = tt_unbound; |
| 1562 | return 0; |
| 1563 | } |
| 1564 | |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 1565 | drm = nouveau_bdev(ttm->bdev); |
Ben Skeggs | 359088d | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 1566 | dev = drm->dev->dev; |
Konrad Rzeszutek Wilk | 3230cfc | 2011-10-17 17:14:26 -0400 | [diff] [blame] | 1567 | |
Daniel Vetter | a7fb8a2 | 2015-09-09 16:45:52 +0200 | [diff] [blame] | 1568 | #if IS_ENABLED(CONFIG_AGP) |
Ben Skeggs | 340b0e7 | 2015-08-20 14:54:23 +1000 | [diff] [blame] | 1569 | if (drm->agp.bridge) { |
Jerome Glisse | dea7e0a | 2012-01-03 17:37:37 -0500 | [diff] [blame] | 1570 | return ttm_agp_tt_populate(ttm); |
| 1571 | } |
| 1572 | #endif |
| 1573 | |
Alexandre Courbot | 9bcd38d | 2016-03-02 19:12:27 +0900 | [diff] [blame] | 1574 | #if IS_ENABLED(CONFIG_SWIOTLB) && IS_ENABLED(CONFIG_X86) |
Konrad Rzeszutek Wilk | 3230cfc | 2011-10-17 17:14:26 -0400 | [diff] [blame] | 1575 | if (swiotlb_nr_tbl()) { |
Ben Skeggs | 359088d | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 1576 | return ttm_dma_populate((void *)ttm, dev); |
Konrad Rzeszutek Wilk | 3230cfc | 2011-10-17 17:14:26 -0400 | [diff] [blame] | 1577 | } |
| 1578 | #endif |
| 1579 | |
| 1580 | r = ttm_pool_populate(ttm); |
| 1581 | if (r) { |
| 1582 | return r; |
| 1583 | } |
| 1584 | |
| 1585 | for (i = 0; i < ttm->num_pages; i++) { |
Alexandre Courbot | fd1496a | 2014-07-31 18:09:42 +0900 | [diff] [blame] | 1586 | dma_addr_t addr; |
| 1587 | |
Ben Skeggs | 359088d | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 1588 | addr = dma_map_page(dev, ttm->pages[i], 0, PAGE_SIZE, |
Alexandre Courbot | fd1496a | 2014-07-31 18:09:42 +0900 | [diff] [blame] | 1589 | DMA_BIDIRECTIONAL); |
| 1590 | |
Ben Skeggs | 359088d | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 1591 | if (dma_mapping_error(dev, addr)) { |
Rasmus Villemoes | 4fbbed4 | 2016-02-15 19:41:46 +0100 | [diff] [blame] | 1592 | while (i--) { |
Ben Skeggs | 359088d | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 1593 | dma_unmap_page(dev, ttm_dma->dma_address[i], |
Alexandre Courbot | fd1496a | 2014-07-31 18:09:42 +0900 | [diff] [blame] | 1594 | PAGE_SIZE, DMA_BIDIRECTIONAL); |
Jerome Glisse | 8e7e705 | 2011-11-09 17:15:26 -0500 | [diff] [blame] | 1595 | ttm_dma->dma_address[i] = 0; |
Konrad Rzeszutek Wilk | 3230cfc | 2011-10-17 17:14:26 -0400 | [diff] [blame] | 1596 | } |
| 1597 | ttm_pool_unpopulate(ttm); |
| 1598 | return -EFAULT; |
| 1599 | } |
Alexandre Courbot | fd1496a | 2014-07-31 18:09:42 +0900 | [diff] [blame] | 1600 | |
| 1601 | ttm_dma->dma_address[i] = addr; |
Konrad Rzeszutek Wilk | 3230cfc | 2011-10-17 17:14:26 -0400 | [diff] [blame] | 1602 | } |
| 1603 | return 0; |
| 1604 | } |
| 1605 | |
| 1606 | static void |
| 1607 | nouveau_ttm_tt_unpopulate(struct ttm_tt *ttm) |
| 1608 | { |
Jerome Glisse | 8e7e705 | 2011-11-09 17:15:26 -0500 | [diff] [blame] | 1609 | struct ttm_dma_tt *ttm_dma = (void *)ttm; |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 1610 | struct nouveau_drm *drm; |
Ben Skeggs | 359088d | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 1611 | struct device *dev; |
Konrad Rzeszutek Wilk | 3230cfc | 2011-10-17 17:14:26 -0400 | [diff] [blame] | 1612 | unsigned i; |
Dave Airlie | 22b33e8 | 2012-04-02 11:53:06 +0100 | [diff] [blame] | 1613 | bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG); |
| 1614 | |
| 1615 | if (slave) |
| 1616 | return; |
Konrad Rzeszutek Wilk | 3230cfc | 2011-10-17 17:14:26 -0400 | [diff] [blame] | 1617 | |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 1618 | drm = nouveau_bdev(ttm->bdev); |
Ben Skeggs | 359088d | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 1619 | dev = drm->dev->dev; |
Konrad Rzeszutek Wilk | 3230cfc | 2011-10-17 17:14:26 -0400 | [diff] [blame] | 1620 | |
Daniel Vetter | a7fb8a2 | 2015-09-09 16:45:52 +0200 | [diff] [blame] | 1621 | #if IS_ENABLED(CONFIG_AGP) |
Ben Skeggs | 340b0e7 | 2015-08-20 14:54:23 +1000 | [diff] [blame] | 1622 | if (drm->agp.bridge) { |
Jerome Glisse | dea7e0a | 2012-01-03 17:37:37 -0500 | [diff] [blame] | 1623 | ttm_agp_tt_unpopulate(ttm); |
| 1624 | return; |
| 1625 | } |
| 1626 | #endif |
| 1627 | |
Alexandre Courbot | 9bcd38d | 2016-03-02 19:12:27 +0900 | [diff] [blame] | 1628 | #if IS_ENABLED(CONFIG_SWIOTLB) && IS_ENABLED(CONFIG_X86) |
Konrad Rzeszutek Wilk | 3230cfc | 2011-10-17 17:14:26 -0400 | [diff] [blame] | 1629 | if (swiotlb_nr_tbl()) { |
Ben Skeggs | 359088d | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 1630 | ttm_dma_unpopulate((void *)ttm, dev); |
Konrad Rzeszutek Wilk | 3230cfc | 2011-10-17 17:14:26 -0400 | [diff] [blame] | 1631 | return; |
| 1632 | } |
| 1633 | #endif |
| 1634 | |
| 1635 | for (i = 0; i < ttm->num_pages; i++) { |
Jerome Glisse | 8e7e705 | 2011-11-09 17:15:26 -0500 | [diff] [blame] | 1636 | if (ttm_dma->dma_address[i]) { |
Ben Skeggs | 359088d | 2017-11-01 03:56:19 +1000 | [diff] [blame] | 1637 | dma_unmap_page(dev, ttm_dma->dma_address[i], PAGE_SIZE, |
Alexandre Courbot | fd1496a | 2014-07-31 18:09:42 +0900 | [diff] [blame] | 1638 | DMA_BIDIRECTIONAL); |
Konrad Rzeszutek Wilk | 3230cfc | 2011-10-17 17:14:26 -0400 | [diff] [blame] | 1639 | } |
| 1640 | } |
| 1641 | |
| 1642 | ttm_pool_unpopulate(ttm); |
| 1643 | } |
| 1644 | |
Maarten Lankhorst | dd7cfd6 | 2014-01-21 13:07:31 +0100 | [diff] [blame] | 1645 | void |
Maarten Lankhorst | 809e944 | 2014-04-09 16:19:30 +0200 | [diff] [blame] | 1646 | nouveau_bo_fence(struct nouveau_bo *nvbo, struct nouveau_fence *fence, bool exclusive) |
Maarten Lankhorst | dd7cfd6 | 2014-01-21 13:07:31 +0100 | [diff] [blame] | 1647 | { |
Maarten Lankhorst | 29ba89b | 2014-01-09 11:03:11 +0100 | [diff] [blame] | 1648 | struct reservation_object *resv = nvbo->bo.resv; |
Maarten Lankhorst | dd7cfd6 | 2014-01-21 13:07:31 +0100 | [diff] [blame] | 1649 | |
Maarten Lankhorst | 809e944 | 2014-04-09 16:19:30 +0200 | [diff] [blame] | 1650 | if (exclusive) |
| 1651 | reservation_object_add_excl_fence(resv, &fence->base); |
| 1652 | else if (fence) |
| 1653 | reservation_object_add_shared_fence(resv, &fence->base); |
Maarten Lankhorst | dd7cfd6 | 2014-01-21 13:07:31 +0100 | [diff] [blame] | 1654 | } |
| 1655 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1656 | struct ttm_bo_driver nouveau_bo_driver = { |
Jerome Glisse | 649bf3c | 2011-11-01 20:46:13 -0400 | [diff] [blame] | 1657 | .ttm_tt_create = &nouveau_ttm_tt_create, |
Konrad Rzeszutek Wilk | 3230cfc | 2011-10-17 17:14:26 -0400 | [diff] [blame] | 1658 | .ttm_tt_populate = &nouveau_ttm_tt_populate, |
| 1659 | .ttm_tt_unpopulate = &nouveau_ttm_tt_unpopulate, |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1660 | .invalidate_caches = nouveau_bo_invalidate_caches, |
| 1661 | .init_mem_type = nouveau_bo_init_mem_type, |
Christian König | a2ab19fe | 2016-08-30 17:26:04 +0200 | [diff] [blame] | 1662 | .eviction_valuable = ttm_bo_eviction_valuable, |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1663 | .evict_flags = nouveau_bo_evict_flags, |
Ben Skeggs | a4154bb | 2011-02-10 10:35:16 +1000 | [diff] [blame] | 1664 | .move_notify = nouveau_bo_move_ntfy, |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1665 | .move = nouveau_bo_move, |
| 1666 | .verify_access = nouveau_bo_verify_access, |
Jerome Glisse | f32f02f | 2010-04-09 14:39:25 +0200 | [diff] [blame] | 1667 | .fault_reserve_notify = &nouveau_ttm_fault_reserve_notify, |
| 1668 | .io_mem_reserve = &nouveau_ttm_io_mem_reserve, |
| 1669 | .io_mem_free = &nouveau_ttm_io_mem_free, |
Christian König | ea642c3 | 2017-03-28 16:54:50 +0200 | [diff] [blame] | 1670 | .io_mem_pfn = ttm_bo_default_io_mem_pfn, |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1671 | }; |