blob: 40dabe2b3dae536e8d4e1793436f775003b67e04 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Francois Romieu07d3f512007-02-21 22:40:46 +01002 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
3 *
4 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
5 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
6 * Copyright (c) a lot of people too. Please respect their work.
7 *
8 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/pci.h>
14#include <linux/netdevice.h>
15#include <linux/etherdevice.h>
16#include <linux/delay.h>
17#include <linux/ethtool.h>
18#include <linux/mii.h>
19#include <linux/if_vlan.h>
20#include <linux/crc32.h>
21#include <linux/in.h>
22#include <linux/ip.h>
23#include <linux/tcp.h>
24#include <linux/init.h>
25#include <linux/dma-mapping.h>
Rafael J. Wysockie1759442010-03-14 14:33:51 +000026#include <linux/pm_runtime.h>
françois romieubca03d52011-01-03 15:07:31 +000027#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Francois Romieu99f252b2007-04-02 22:59:59 +020029#include <asm/system.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <asm/io.h>
31#include <asm/irq.h>
32
Francois Romieu865c6522008-05-11 14:51:00 +020033#define RTL8169_VERSION "2.3LK-NAPI"
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#define MODULENAME "r8169"
35#define PFX MODULENAME ": "
36
françois romieubca03d52011-01-03 15:07:31 +000037#define FIRMWARE_8168D_1 "rtl_nic/rtl8168d-1.fw"
38#define FIRMWARE_8168D_2 "rtl_nic/rtl8168d-2.fw"
39
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#ifdef RTL8169_DEBUG
41#define assert(expr) \
Francois Romieu5b0384f2006-08-16 16:00:01 +020042 if (!(expr)) { \
43 printk( "Assertion failed! %s,%s,%s,line=%d\n", \
Harvey Harrisonb39d66a2008-08-20 16:52:04 -070044 #expr,__FILE__,__func__,__LINE__); \
Francois Romieu5b0384f2006-08-16 16:00:01 +020045 }
Joe Perches06fa7352007-10-18 21:15:00 +020046#define dprintk(fmt, args...) \
47 do { printk(KERN_DEBUG PFX fmt, ## args); } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#else
49#define assert(expr) do {} while (0)
50#define dprintk(fmt, args...) do {} while (0)
51#endif /* RTL8169_DEBUG */
52
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020053#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d2005-09-30 16:54:02 -070054 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020055
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#define TX_BUFFS_AVAIL(tp) \
57 (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx - 1)
58
Linus Torvalds1da177e2005-04-16 15:20:36 -070059/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
60 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050061static const int multicast_filter_limit = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070062
63/* MAC address length */
64#define MAC_ADDR_LEN 6
65
Francois Romieu9c14cea2008-07-05 00:21:15 +020066#define MAX_READ_REQUEST_SHIFT 12
Linus Torvalds1da177e2005-04-16 15:20:36 -070067#define RX_FIFO_THRESH 7 /* 7 means NO threshold, Rx buffer level before first PCI xfer. */
68#define RX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
69#define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070070#define SafeMtu 0x1c20 /* ... actually life sucks beyond ~7k */
71#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
72
73#define R8169_REGS_SIZE 256
74#define R8169_NAPI_WEIGHT 64
75#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
76#define NUM_RX_DESC 256 /* Number of Rx descriptor registers */
77#define RX_BUF_SIZE 1536 /* Rx Buffer size */
78#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
79#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
80
81#define RTL8169_TX_TIMEOUT (6*HZ)
82#define RTL8169_PHY_TIMEOUT (10*HZ)
83
françois romieuea8dbdd2009-03-15 01:10:50 +000084#define RTL_EEPROM_SIG cpu_to_le32(0x8129)
85#define RTL_EEPROM_SIG_MASK cpu_to_le32(0xffff)
Francois Romieue1564ec2008-10-16 22:46:13 +020086#define RTL_EEPROM_SIG_ADDR 0x0000
87
Linus Torvalds1da177e2005-04-16 15:20:36 -070088/* write/read MMIO register */
89#define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg))
90#define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg))
91#define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg))
92#define RTL_R8(reg) readb (ioaddr + (reg))
93#define RTL_R16(reg) readw (ioaddr + (reg))
Junchang Wang06f555f2010-05-30 02:26:07 +000094#define RTL_R32(reg) readl (ioaddr + (reg))
Linus Torvalds1da177e2005-04-16 15:20:36 -070095
96enum mac_version {
Jean Delvaref21b75e2009-05-26 20:54:48 -070097 RTL_GIGA_MAC_NONE = 0x00,
Francois Romieuba6eb6e2007-06-11 23:35:18 +020098 RTL_GIGA_MAC_VER_01 = 0x01, // 8169
99 RTL_GIGA_MAC_VER_02 = 0x02, // 8169S
100 RTL_GIGA_MAC_VER_03 = 0x03, // 8110S
101 RTL_GIGA_MAC_VER_04 = 0x04, // 8169SB
102 RTL_GIGA_MAC_VER_05 = 0x05, // 8110SCd
Francois Romieu6dccd162007-02-13 23:38:05 +0100103 RTL_GIGA_MAC_VER_06 = 0x06, // 8110SCe
Francois Romieu2857ffb2008-08-02 21:08:49 +0200104 RTL_GIGA_MAC_VER_07 = 0x07, // 8102e
105 RTL_GIGA_MAC_VER_08 = 0x08, // 8102e
106 RTL_GIGA_MAC_VER_09 = 0x09, // 8102e
107 RTL_GIGA_MAC_VER_10 = 0x0a, // 8101e
Francois Romieu2dd99532007-06-11 23:22:52 +0200108 RTL_GIGA_MAC_VER_11 = 0x0b, // 8168Bb
Francois Romieue3cf0cc2007-08-17 14:55:46 +0200109 RTL_GIGA_MAC_VER_12 = 0x0c, // 8168Be
110 RTL_GIGA_MAC_VER_13 = 0x0d, // 8101Eb
111 RTL_GIGA_MAC_VER_14 = 0x0e, // 8101 ?
112 RTL_GIGA_MAC_VER_15 = 0x0f, // 8101 ?
113 RTL_GIGA_MAC_VER_16 = 0x11, // 8101Ec
114 RTL_GIGA_MAC_VER_17 = 0x10, // 8168Bf
115 RTL_GIGA_MAC_VER_18 = 0x12, // 8168CP
116 RTL_GIGA_MAC_VER_19 = 0x13, // 8168C
Francois Romieu197ff762008-06-28 13:16:02 +0200117 RTL_GIGA_MAC_VER_20 = 0x14, // 8168C
Francois Romieu6fb07052008-06-29 11:54:28 +0200118 RTL_GIGA_MAC_VER_21 = 0x15, // 8168C
Francois Romieuef3386f2008-06-29 12:24:30 +0200119 RTL_GIGA_MAC_VER_22 = 0x16, // 8168C
Francois Romieu7f3e3d32008-07-20 18:53:20 +0200120 RTL_GIGA_MAC_VER_23 = 0x17, // 8168CP
Francois Romieu5b538df2008-07-20 16:22:45 +0200121 RTL_GIGA_MAC_VER_24 = 0x18, // 8168CP
françois romieudaf9df62009-10-07 12:44:20 +0000122 RTL_GIGA_MAC_VER_25 = 0x19, // 8168D
123 RTL_GIGA_MAC_VER_26 = 0x1a, // 8168D
françois romieue6de30d2011-01-03 15:08:37 +0000124 RTL_GIGA_MAC_VER_27 = 0x1b, // 8168DP
125 RTL_GIGA_MAC_VER_28 = 0x1c, // 8168DP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126};
127
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128#define _R(NAME,MAC,MASK) \
129 { .name = NAME, .mac_version = MAC, .RxConfigMask = MASK }
130
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800131static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132 const char *name;
133 u8 mac_version;
134 u32 RxConfigMask; /* Clears the bits supported by this chip */
135} rtl_chip_info[] = {
Francois Romieuba6eb6e2007-06-11 23:35:18 +0200136 _R("RTL8169", RTL_GIGA_MAC_VER_01, 0xff7e1880), // 8169
137 _R("RTL8169s", RTL_GIGA_MAC_VER_02, 0xff7e1880), // 8169S
138 _R("RTL8110s", RTL_GIGA_MAC_VER_03, 0xff7e1880), // 8110S
139 _R("RTL8169sb/8110sb", RTL_GIGA_MAC_VER_04, 0xff7e1880), // 8169SB
140 _R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_05, 0xff7e1880), // 8110SCd
Francois Romieu6dccd162007-02-13 23:38:05 +0100141 _R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_06, 0xff7e1880), // 8110SCe
Francois Romieu2857ffb2008-08-02 21:08:49 +0200142 _R("RTL8102e", RTL_GIGA_MAC_VER_07, 0xff7e1880), // PCI-E
143 _R("RTL8102e", RTL_GIGA_MAC_VER_08, 0xff7e1880), // PCI-E
144 _R("RTL8102e", RTL_GIGA_MAC_VER_09, 0xff7e1880), // PCI-E
145 _R("RTL8101e", RTL_GIGA_MAC_VER_10, 0xff7e1880), // PCI-E
Francois Romieubcf0bf92006-07-26 23:14:13 +0200146 _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_11, 0xff7e1880), // PCI-E
147 _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_12, 0xff7e1880), // PCI-E
148 _R("RTL8101e", RTL_GIGA_MAC_VER_13, 0xff7e1880), // PCI-E 8139
149 _R("RTL8100e", RTL_GIGA_MAC_VER_14, 0xff7e1880), // PCI-E 8139
Francois Romieue3cf0cc2007-08-17 14:55:46 +0200150 _R("RTL8100e", RTL_GIGA_MAC_VER_15, 0xff7e1880), // PCI-E 8139
151 _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_17, 0xff7e1880), // PCI-E
152 _R("RTL8101e", RTL_GIGA_MAC_VER_16, 0xff7e1880), // PCI-E
153 _R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_18, 0xff7e1880), // PCI-E
154 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_19, 0xff7e1880), // PCI-E
Francois Romieu197ff762008-06-28 13:16:02 +0200155 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_20, 0xff7e1880), // PCI-E
Francois Romieu6fb07052008-06-29 11:54:28 +0200156 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_21, 0xff7e1880), // PCI-E
Francois Romieuef3386f2008-06-29 12:24:30 +0200157 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_22, 0xff7e1880), // PCI-E
Francois Romieu7f3e3d32008-07-20 18:53:20 +0200158 _R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_23, 0xff7e1880), // PCI-E
Francois Romieu5b538df2008-07-20 16:22:45 +0200159 _R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_24, 0xff7e1880), // PCI-E
françois romieudaf9df62009-10-07 12:44:20 +0000160 _R("RTL8168d/8111d", RTL_GIGA_MAC_VER_25, 0xff7e1880), // PCI-E
161 _R("RTL8168d/8111d", RTL_GIGA_MAC_VER_26, 0xff7e1880), // PCI-E
françois romieue6de30d2011-01-03 15:08:37 +0000162 _R("RTL8168dp/8111dp", RTL_GIGA_MAC_VER_27, 0xff7e1880), // PCI-E
163 _R("RTL8168dp/8111dp", RTL_GIGA_MAC_VER_28, 0xff7e1880) // PCI-E
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164};
165#undef _R
166
Francois Romieubcf0bf92006-07-26 23:14:13 +0200167enum cfg_version {
168 RTL_CFG_0 = 0x00,
169 RTL_CFG_1,
170 RTL_CFG_2
171};
172
Francois Romieu07ce4062007-02-23 23:36:39 +0100173static void rtl_hw_start_8169(struct net_device *);
174static void rtl_hw_start_8168(struct net_device *);
175static void rtl_hw_start_8101(struct net_device *);
176
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000177static DEFINE_PCI_DEVICE_TABLE(rtl8169_pci_tbl) = {
Francois Romieubcf0bf92006-07-26 23:14:13 +0200178 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
Francois Romieud2eed8c2006-08-31 22:01:07 +0200179 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
Francois Romieud81bf552006-09-20 21:31:20 +0200180 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
Francois Romieu07ce4062007-02-23 23:36:39 +0100181 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200182 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
183 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
Francois Romieubc1660b2007-10-12 23:58:09 +0200184 { PCI_DEVICE(PCI_VENDOR_ID_AT, 0xc107), 0, 0, RTL_CFG_0 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200185 { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
186 { PCI_VENDOR_ID_LINKSYS, 0x1032,
187 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
Ciaran McCreesh11d2e282007-11-01 22:48:15 +0100188 { 0x0001, 0x8168,
189 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 {0,},
191};
192
193MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
194
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000195static int rx_buf_sz = 16383;
David S. Miller4300e8c2010-03-26 10:23:30 -0700196static int use_dac;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200197static struct {
198 u32 msg_enable;
199} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200
Francois Romieu07d3f512007-02-21 22:40:46 +0100201enum rtl_registers {
202 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100203 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100204 MAR0 = 8, /* Multicast filter. */
205 CounterAddrLow = 0x10,
206 CounterAddrHigh = 0x14,
207 TxDescStartAddrLow = 0x20,
208 TxDescStartAddrHigh = 0x24,
209 TxHDescStartAddrLow = 0x28,
210 TxHDescStartAddrHigh = 0x2c,
211 FLASH = 0x30,
212 ERSR = 0x36,
213 ChipCmd = 0x37,
214 TxPoll = 0x38,
215 IntrMask = 0x3c,
216 IntrStatus = 0x3e,
217 TxConfig = 0x40,
218 RxConfig = 0x44,
219 RxMissed = 0x4c,
220 Cfg9346 = 0x50,
221 Config0 = 0x51,
222 Config1 = 0x52,
223 Config2 = 0x53,
224 Config3 = 0x54,
225 Config4 = 0x55,
226 Config5 = 0x56,
227 MultiIntr = 0x5c,
228 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100229 PHYstatus = 0x6c,
230 RxMaxSize = 0xda,
231 CPlusCmd = 0xe0,
232 IntrMitigate = 0xe2,
233 RxDescAddrLow = 0xe4,
234 RxDescAddrHigh = 0xe8,
françois romieuf0298f82011-01-03 15:07:42 +0000235 EarlyTxThres = 0xec, /* 8169. Unit of 32 bytes. */
236
237#define NoEarlyTx 0x3f /* Max value : no early transmit. */
238
239 MaxTxPacketSize = 0xec, /* 8101/8168. Unit of 128 bytes. */
240
241#define TxPacketMax (8064 >> 7)
242
Francois Romieu07d3f512007-02-21 22:40:46 +0100243 FuncEvent = 0xf0,
244 FuncEventMask = 0xf4,
245 FuncPresetState = 0xf8,
246 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247};
248
Francois Romieuf162a5d2008-06-01 22:37:49 +0200249enum rtl8110_registers {
250 TBICSR = 0x64,
251 TBI_ANAR = 0x68,
252 TBI_LPAR = 0x6a,
253};
254
255enum rtl8168_8101_registers {
256 CSIDR = 0x64,
257 CSIAR = 0x68,
258#define CSIAR_FLAG 0x80000000
259#define CSIAR_WRITE_CMD 0x80000000
260#define CSIAR_BYTE_ENABLE 0x0f
261#define CSIAR_BYTE_ENABLE_SHIFT 12
262#define CSIAR_ADDR_MASK 0x0fff
françois romieu065c27c2011-01-03 15:08:12 +0000263 PMCH = 0x6f,
Francois Romieuf162a5d2008-06-01 22:37:49 +0200264 EPHYAR = 0x80,
265#define EPHYAR_FLAG 0x80000000
266#define EPHYAR_WRITE_CMD 0x80000000
267#define EPHYAR_REG_MASK 0x1f
268#define EPHYAR_REG_SHIFT 16
269#define EPHYAR_DATA_MASK 0xffff
270 DBG_REG = 0xd1,
271#define FIX_NAK_1 (1 << 4)
272#define FIX_NAK_2 (1 << 3)
françois romieudaf9df62009-10-07 12:44:20 +0000273 EFUSEAR = 0xdc,
274#define EFUSEAR_FLAG 0x80000000
275#define EFUSEAR_WRITE_CMD 0x80000000
276#define EFUSEAR_READ_CMD 0x00000000
277#define EFUSEAR_REG_MASK 0x03ff
278#define EFUSEAR_REG_SHIFT 8
279#define EFUSEAR_DATA_MASK 0xff
Francois Romieuf162a5d2008-06-01 22:37:49 +0200280};
281
françois romieuc0e45c12011-01-03 15:08:04 +0000282enum rtl8168_registers {
françois romieub646d902011-01-03 15:08:21 +0000283 ERIDR = 0x70,
284 ERIAR = 0x74,
285#define ERIAR_FLAG 0x80000000
286#define ERIAR_WRITE_CMD 0x80000000
287#define ERIAR_READ_CMD 0x00000000
288#define ERIAR_ADDR_BYTE_ALIGN 4
289#define ERIAR_EXGMAC 0
290#define ERIAR_MSIX 1
291#define ERIAR_ASF 2
292#define ERIAR_TYPE_SHIFT 16
293#define ERIAR_BYTEEN 0x0f
294#define ERIAR_BYTEEN_SHIFT 12
françois romieuc0e45c12011-01-03 15:08:04 +0000295 EPHY_RXER_NUM = 0x7c,
296 OCPDR = 0xb0, /* OCP GPHY access */
297#define OCPDR_WRITE_CMD 0x80000000
298#define OCPDR_READ_CMD 0x00000000
299#define OCPDR_REG_MASK 0x7f
300#define OCPDR_GPHY_REG_SHIFT 16
301#define OCPDR_DATA_MASK 0xffff
302 OCPAR = 0xb4,
303#define OCPAR_FLAG 0x80000000
304#define OCPAR_GPHY_WRITE_CMD 0x8000f060
305#define OCPAR_GPHY_READ_CMD 0x0000f060
françois romieue6de30d2011-01-03 15:08:37 +0000306 RDSAR1 = 0xd0 /* 8168c only. Undocumented on 8168dp */
françois romieuc0e45c12011-01-03 15:08:04 +0000307};
308
Francois Romieu07d3f512007-02-21 22:40:46 +0100309enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100311 SYSErr = 0x8000,
312 PCSTimeout = 0x4000,
313 SWInt = 0x0100,
314 TxDescUnavail = 0x0080,
315 RxFIFOOver = 0x0040,
316 LinkChg = 0x0020,
317 RxOverflow = 0x0010,
318 TxErr = 0x0008,
319 TxOK = 0x0004,
320 RxErr = 0x0002,
321 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322
323 /* RxStatusDesc */
Francois Romieu9dccf612006-05-14 12:31:17 +0200324 RxFOVF = (1 << 23),
325 RxRWT = (1 << 22),
326 RxRES = (1 << 21),
327 RxRUNT = (1 << 20),
328 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329
330 /* ChipCmdBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100331 CmdReset = 0x10,
332 CmdRxEnb = 0x08,
333 CmdTxEnb = 0x04,
334 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335
Francois Romieu275391a2007-02-23 23:50:28 +0100336 /* TXPoll register p.5 */
337 HPQ = 0x80, /* Poll cmd on the high prio queue */
338 NPQ = 0x40, /* Poll cmd on the low prio queue */
339 FSWInt = 0x01, /* Forced software interrupt */
340
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100342 Cfg9346_Lock = 0x00,
343 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344
345 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100346 AcceptErr = 0x20,
347 AcceptRunt = 0x10,
348 AcceptBroadcast = 0x08,
349 AcceptMulticast = 0x04,
350 AcceptMyPhys = 0x02,
351 AcceptAllPhys = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352
353 /* RxConfigBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100354 RxCfgFIFOShift = 13,
355 RxCfgDMAShift = 8,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356
357 /* TxConfigBits */
358 TxInterFrameGapShift = 24,
359 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
360
Francois Romieu5d06a992006-02-23 00:47:58 +0100361 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200362 LEDS1 = (1 << 7),
363 LEDS0 = (1 << 6),
Francois Romieufbac58f2007-10-04 22:51:38 +0200364 MSIEnable = (1 << 5), /* Enable Message Signaled Interrupt */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200365 Speed_down = (1 << 4),
366 MEMMAP = (1 << 3),
367 IOMAP = (1 << 2),
368 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100369 PMEnable = (1 << 0), /* Power Management Enable */
370
Francois Romieu6dccd162007-02-13 23:38:05 +0100371 /* Config2 register p. 25 */
372 PCI_Clock_66MHz = 0x01,
373 PCI_Clock_33MHz = 0x00,
374
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100375 /* Config3 register p.25 */
376 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
377 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200378 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100379
Francois Romieu5d06a992006-02-23 00:47:58 +0100380 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100381 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
382 MWF = (1 << 5), /* Accept Multicast wakeup frame */
383 UWF = (1 << 4), /* Accept Unicast wakeup frame */
384 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100385 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
386
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 /* TBICSR p.28 */
388 TBIReset = 0x80000000,
389 TBILoopback = 0x40000000,
390 TBINwEnable = 0x20000000,
391 TBINwRestart = 0x10000000,
392 TBILinkOk = 0x02000000,
393 TBINwComplete = 0x01000000,
394
395 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200396 EnableBist = (1 << 15), // 8168 8101
397 Mac_dbgo_oe = (1 << 14), // 8168 8101
398 Normal_mode = (1 << 13), // unused
399 Force_half_dup = (1 << 12), // 8168 8101
400 Force_rxflow_en = (1 << 11), // 8168 8101
401 Force_txflow_en = (1 << 10), // 8168 8101
402 Cxpl_dbg_sel = (1 << 9), // 8168 8101
403 ASF = (1 << 8), // 8168 8101
404 PktCntrDisable = (1 << 7), // 8168 8101
405 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406 RxVlan = (1 << 6),
407 RxChkSum = (1 << 5),
408 PCIDAC = (1 << 4),
409 PCIMulRW = (1 << 3),
Francois Romieu0e485152007-02-20 00:00:26 +0100410 INTT_0 = 0x0000, // 8168
411 INTT_1 = 0x0001, // 8168
412 INTT_2 = 0x0002, // 8168
413 INTT_3 = 0x0003, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
415 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100416 TBI_Enable = 0x80,
417 TxFlowCtrl = 0x40,
418 RxFlowCtrl = 0x20,
419 _1000bpsF = 0x10,
420 _100bps = 0x08,
421 _10bps = 0x04,
422 LinkStatus = 0x02,
423 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 /* _TBICSRBit */
Francois Romieu07d3f512007-02-21 22:40:46 +0100426 TBILinkOK = 0x02000000,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200427
428 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100429 CounterDump = 0x8,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430};
431
Francois Romieu07d3f512007-02-21 22:40:46 +0100432enum desc_status_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
434 RingEnd = (1 << 30), /* End of descriptor ring */
435 FirstFrag = (1 << 29), /* First segment of a packet */
436 LastFrag = (1 << 28), /* Final segment of a packet */
437
438 /* Tx private */
439 LargeSend = (1 << 27), /* TCP Large Send Offload (TSO) */
440 MSSShift = 16, /* MSS value position */
441 MSSMask = 0xfff, /* MSS value + LargeSend bit: 12 bits */
442 IPCS = (1 << 18), /* Calculate IP checksum */
443 UDPCS = (1 << 17), /* Calculate UDP/IP checksum */
444 TCPCS = (1 << 16), /* Calculate TCP/IP checksum */
445 TxVlanTag = (1 << 17), /* Add VLAN tag */
446
447 /* Rx private */
448 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
449 PID0 = (1 << 17), /* Protocol ID bit 2/2 */
450
451#define RxProtoUDP (PID1)
452#define RxProtoTCP (PID0)
453#define RxProtoIP (PID1 | PID0)
454#define RxProtoMask RxProtoIP
455
456 IPFail = (1 << 16), /* IP checksum failed */
457 UDPFail = (1 << 15), /* UDP/IP checksum failed */
458 TCPFail = (1 << 14), /* TCP/IP checksum failed */
459 RxVlanTag = (1 << 16), /* VLAN tag available */
460};
461
462#define RsvdMask 0x3fffc000
463
464struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200465 __le32 opts1;
466 __le32 opts2;
467 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468};
469
470struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200471 __le32 opts1;
472 __le32 opts2;
473 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474};
475
476struct ring_info {
477 struct sk_buff *skb;
478 u32 len;
479 u8 __pad[sizeof(void *) - sizeof(u32)];
480};
481
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200482enum features {
Francois Romieuccdffb92008-07-26 14:26:06 +0200483 RTL_FEATURE_WOL = (1 << 0),
484 RTL_FEATURE_MSI = (1 << 1),
485 RTL_FEATURE_GMII = (1 << 2),
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200486};
487
Ivan Vecera355423d2009-02-06 21:49:57 -0800488struct rtl8169_counters {
489 __le64 tx_packets;
490 __le64 rx_packets;
491 __le64 tx_errors;
492 __le32 rx_errors;
493 __le16 rx_missed;
494 __le16 align_errors;
495 __le32 tx_one_collision;
496 __le32 tx_multi_collision;
497 __le64 rx_unicast;
498 __le64 rx_broadcast;
499 __le32 rx_multicast;
500 __le16 tx_aborted;
501 __le16 tx_underun;
502};
503
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504struct rtl8169_private {
505 void __iomem *mmio_addr; /* memory map physical address */
506 struct pci_dev *pci_dev; /* Index of PCI device */
David Howellsc4028952006-11-22 14:57:56 +0000507 struct net_device *dev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700508 struct napi_struct napi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509 spinlock_t lock; /* spin lock flag */
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200510 u32 msg_enable;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 int chipset;
512 int mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
514 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
515 u32 dirty_rx;
516 u32 dirty_tx;
517 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
518 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
519 dma_addr_t TxPhyAddr;
520 dma_addr_t RxPhyAddr;
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000521 void *Rx_databuff[NUM_RX_DESC]; /* Rx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523 struct timer_list timer;
524 u16 cp_cmd;
Francois Romieu0e485152007-02-20 00:00:26 +0100525 u16 intr_event;
526 u16 napi_event;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527 u16 intr_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528 int phy_1000_ctrl_reg;
529#ifdef CONFIG_R8169_VLAN
530 struct vlan_group *vlgrp;
531#endif
françois romieuc0e45c12011-01-03 15:08:04 +0000532
533 struct mdio_ops {
534 void (*write)(void __iomem *, int, int);
535 int (*read)(void __iomem *, int);
536 } mdio_ops;
537
françois romieu065c27c2011-01-03 15:08:12 +0000538 struct pll_power_ops {
539 void (*down)(struct rtl8169_private *);
540 void (*up)(struct rtl8169_private *);
541 } pll_power_ops;
542
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543 int (*set_speed)(struct net_device *, u8 autoneg, u16 speed, u8 duplex);
Francois Romieuccdffb92008-07-26 14:26:06 +0200544 int (*get_settings)(struct net_device *, struct ethtool_cmd *);
françois romieu4da19632011-01-03 15:07:55 +0000545 void (*phy_reset_enable)(struct rtl8169_private *tp);
Francois Romieu07ce4062007-02-23 23:36:39 +0100546 void (*hw_start)(struct net_device *);
françois romieu4da19632011-01-03 15:07:55 +0000547 unsigned int (*phy_reset_pending)(struct rtl8169_private *tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548 unsigned int (*link_ok)(void __iomem *);
Francois Romieu8b4ab282008-11-19 22:05:25 -0800549 int (*do_ioctl)(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd);
Francois Romieu9c14cea2008-07-05 00:21:15 +0200550 int pcie_cap;
David Howellsc4028952006-11-22 14:57:56 +0000551 struct delayed_work task;
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200552 unsigned features;
Francois Romieuccdffb92008-07-26 14:26:06 +0200553
554 struct mii_if_info mii;
Ivan Vecera355423d2009-02-06 21:49:57 -0800555 struct rtl8169_counters counters;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000556 u32 saved_wolopts;
françois romieuf1e02ed2011-01-13 13:07:53 +0000557
558 const struct firmware *fw;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559};
560
Ralf Baechle979b6c12005-06-13 14:30:40 -0700561MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563module_param(use_dac, int, 0);
David S. Miller4300e8c2010-03-26 10:23:30 -0700564MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200565module_param_named(debug, debug.msg_enable, int, 0);
566MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567MODULE_LICENSE("GPL");
568MODULE_VERSION(RTL8169_VERSION);
françois romieubca03d52011-01-03 15:07:31 +0000569MODULE_FIRMWARE(FIRMWARE_8168D_1);
570MODULE_FIRMWARE(FIRMWARE_8168D_2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571
572static int rtl8169_open(struct net_device *dev);
Stephen Hemminger613573252009-08-31 19:50:58 +0000573static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
574 struct net_device *dev);
David Howells7d12e782006-10-05 14:55:46 +0100575static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576static int rtl8169_init_ring(struct net_device *dev);
Francois Romieu07ce4062007-02-23 23:36:39 +0100577static void rtl_hw_start(struct net_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578static int rtl8169_close(struct net_device *dev);
Francois Romieu07ce4062007-02-23 23:36:39 +0100579static void rtl_set_rx_mode(struct net_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580static void rtl8169_tx_timeout(struct net_device *dev);
Richard Dawe4dcb7d32005-05-27 21:12:00 +0200581static struct net_device_stats *rtl8169_get_stats(struct net_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582static int rtl8169_rx_interrupt(struct net_device *, struct rtl8169_private *,
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700583 void __iomem *, u32 budget);
Richard Dawe4dcb7d32005-05-27 21:12:00 +0200584static int rtl8169_change_mtu(struct net_device *dev, int new_mtu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585static void rtl8169_down(struct net_device *dev);
Francois Romieu99f252b2007-04-02 22:59:59 +0200586static void rtl8169_rx_clear(struct rtl8169_private *tp);
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700587static int rtl8169_poll(struct napi_struct *napi, int budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589static const unsigned int rtl8169_rx_config =
Francois Romieu5b0384f2006-08-16 16:00:01 +0200590 (RX_FIFO_THRESH << RxCfgFIFOShift) | (RX_DMA_BURST << RxCfgDMAShift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591
françois romieub646d902011-01-03 15:08:21 +0000592static u32 ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
593{
594 void __iomem *ioaddr = tp->mmio_addr;
595 int i;
596
597 RTL_W32(OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
598 for (i = 0; i < 20; i++) {
599 udelay(100);
600 if (RTL_R32(OCPAR) & OCPAR_FLAG)
601 break;
602 }
603 return RTL_R32(OCPDR);
604}
605
606static void ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg, u32 data)
607{
608 void __iomem *ioaddr = tp->mmio_addr;
609 int i;
610
611 RTL_W32(OCPDR, data);
612 RTL_W32(OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
613 for (i = 0; i < 20; i++) {
614 udelay(100);
615 if ((RTL_R32(OCPAR) & OCPAR_FLAG) == 0)
616 break;
617 }
618}
619
620static void rtl8168_oob_notify(void __iomem *ioaddr, u8 cmd)
621{
622 int i;
623
624 RTL_W8(ERIDR, cmd);
625 RTL_W32(ERIAR, 0x800010e8);
626 msleep(2);
627 for (i = 0; i < 5; i++) {
628 udelay(100);
629 if (!(RTL_R32(ERIDR) & ERIAR_FLAG))
630 break;
631 }
632
633 ocp_write(ioaddr, 0x1, 0x30, 0x00000001);
634}
635
636#define OOB_CMD_RESET 0x00
637#define OOB_CMD_DRIVER_START 0x05
638#define OOB_CMD_DRIVER_STOP 0x06
639
640static void rtl8168_driver_start(struct rtl8169_private *tp)
641{
642 int i;
643
644 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_START);
645
646 for (i = 0; i < 10; i++) {
647 msleep(10);
648 if (ocp_read(tp, 0x0f, 0x0010) & 0x00000800)
649 break;
650 }
651}
652
653static void rtl8168_driver_stop(struct rtl8169_private *tp)
654{
655 int i;
656
657 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_STOP);
658
659 for (i = 0; i < 10; i++) {
660 msleep(10);
661 if ((ocp_read(tp, 0x0f, 0x0010) & 0x00000800) == 0)
662 break;
663 }
664}
665
666
françois romieu4da19632011-01-03 15:07:55 +0000667static void r8169_mdio_write(void __iomem *ioaddr, int reg_addr, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668{
669 int i;
670
Francois Romieua6baf3a2007-11-08 23:23:21 +0100671 RTL_W32(PHYAR, 0x80000000 | (reg_addr & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672
Francois Romieu23714082006-01-29 00:49:09 +0100673 for (i = 20; i > 0; i--) {
Francois Romieu07d3f512007-02-21 22:40:46 +0100674 /*
675 * Check if the RTL8169 has completed writing to the specified
676 * MII register.
677 */
Francois Romieu5b0384f2006-08-16 16:00:01 +0200678 if (!(RTL_R32(PHYAR) & 0x80000000))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 break;
Francois Romieu23714082006-01-29 00:49:09 +0100680 udelay(25);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 }
Timo Teräs024a07b2010-06-06 15:38:47 -0700682 /*
Timo Teräs81a95f02010-06-09 17:31:48 -0700683 * According to hardware specs a 20us delay is required after write
684 * complete indication, but before sending next command.
Timo Teräs024a07b2010-06-06 15:38:47 -0700685 */
Timo Teräs81a95f02010-06-09 17:31:48 -0700686 udelay(20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687}
688
françois romieu4da19632011-01-03 15:07:55 +0000689static int r8169_mdio_read(void __iomem *ioaddr, int reg_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690{
691 int i, value = -1;
692
Francois Romieua6baf3a2007-11-08 23:23:21 +0100693 RTL_W32(PHYAR, 0x0 | (reg_addr & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694
Francois Romieu23714082006-01-29 00:49:09 +0100695 for (i = 20; i > 0; i--) {
Francois Romieu07d3f512007-02-21 22:40:46 +0100696 /*
697 * Check if the RTL8169 has completed retrieving data from
698 * the specified MII register.
699 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700 if (RTL_R32(PHYAR) & 0x80000000) {
Francois Romieua6baf3a2007-11-08 23:23:21 +0100701 value = RTL_R32(PHYAR) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702 break;
703 }
Francois Romieu23714082006-01-29 00:49:09 +0100704 udelay(25);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 }
Timo Teräs81a95f02010-06-09 17:31:48 -0700706 /*
707 * According to hardware specs a 20us delay is required after read
708 * complete indication, but before sending next command.
709 */
710 udelay(20);
711
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 return value;
713}
714
françois romieuc0e45c12011-01-03 15:08:04 +0000715static void r8168dp_1_mdio_access(void __iomem *ioaddr, int reg_addr, u32 data)
716{
717 int i;
718
719 RTL_W32(OCPDR, data |
720 ((reg_addr & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
721 RTL_W32(OCPAR, OCPAR_GPHY_WRITE_CMD);
722 RTL_W32(EPHY_RXER_NUM, 0);
723
724 for (i = 0; i < 100; i++) {
725 mdelay(1);
726 if (!(RTL_R32(OCPAR) & OCPAR_FLAG))
727 break;
728 }
729}
730
731static void r8168dp_1_mdio_write(void __iomem *ioaddr, int reg_addr, int value)
732{
733 r8168dp_1_mdio_access(ioaddr, reg_addr, OCPDR_WRITE_CMD |
734 (value & OCPDR_DATA_MASK));
735}
736
737static int r8168dp_1_mdio_read(void __iomem *ioaddr, int reg_addr)
738{
739 int i;
740
741 r8168dp_1_mdio_access(ioaddr, reg_addr, OCPDR_READ_CMD);
742
743 mdelay(1);
744 RTL_W32(OCPAR, OCPAR_GPHY_READ_CMD);
745 RTL_W32(EPHY_RXER_NUM, 0);
746
747 for (i = 0; i < 100; i++) {
748 mdelay(1);
749 if (RTL_R32(OCPAR) & OCPAR_FLAG)
750 break;
751 }
752
753 return RTL_R32(OCPDR) & OCPDR_DATA_MASK;
754}
755
françois romieue6de30d2011-01-03 15:08:37 +0000756#define R8168DP_1_MDIO_ACCESS_BIT 0x00020000
757
758static void r8168dp_2_mdio_start(void __iomem *ioaddr)
759{
760 RTL_W32(0xd0, RTL_R32(0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
761}
762
763static void r8168dp_2_mdio_stop(void __iomem *ioaddr)
764{
765 RTL_W32(0xd0, RTL_R32(0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
766}
767
768static void r8168dp_2_mdio_write(void __iomem *ioaddr, int reg_addr, int value)
769{
770 r8168dp_2_mdio_start(ioaddr);
771
772 r8169_mdio_write(ioaddr, reg_addr, value);
773
774 r8168dp_2_mdio_stop(ioaddr);
775}
776
777static int r8168dp_2_mdio_read(void __iomem *ioaddr, int reg_addr)
778{
779 int value;
780
781 r8168dp_2_mdio_start(ioaddr);
782
783 value = r8169_mdio_read(ioaddr, reg_addr);
784
785 r8168dp_2_mdio_stop(ioaddr);
786
787 return value;
788}
789
françois romieu4da19632011-01-03 15:07:55 +0000790static void rtl_writephy(struct rtl8169_private *tp, int location, u32 val)
Francois Romieudacf8152008-08-02 20:44:13 +0200791{
françois romieuc0e45c12011-01-03 15:08:04 +0000792 tp->mdio_ops.write(tp->mmio_addr, location, val);
Francois Romieudacf8152008-08-02 20:44:13 +0200793}
794
françois romieu4da19632011-01-03 15:07:55 +0000795static int rtl_readphy(struct rtl8169_private *tp, int location)
796{
françois romieuc0e45c12011-01-03 15:08:04 +0000797 return tp->mdio_ops.read(tp->mmio_addr, location);
françois romieu4da19632011-01-03 15:07:55 +0000798}
799
800static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
801{
802 rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
803}
804
805static void rtl_w1w0_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
françois romieudaf9df62009-10-07 12:44:20 +0000806{
807 int val;
808
françois romieu4da19632011-01-03 15:07:55 +0000809 val = rtl_readphy(tp, reg_addr);
810 rtl_writephy(tp, reg_addr, (val | p) & ~m);
françois romieudaf9df62009-10-07 12:44:20 +0000811}
812
Francois Romieuccdffb92008-07-26 14:26:06 +0200813static void rtl_mdio_write(struct net_device *dev, int phy_id, int location,
814 int val)
815{
816 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +0200817
françois romieu4da19632011-01-03 15:07:55 +0000818 rtl_writephy(tp, location, val);
Francois Romieuccdffb92008-07-26 14:26:06 +0200819}
820
821static int rtl_mdio_read(struct net_device *dev, int phy_id, int location)
822{
823 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +0200824
françois romieu4da19632011-01-03 15:07:55 +0000825 return rtl_readphy(tp, location);
Francois Romieuccdffb92008-07-26 14:26:06 +0200826}
827
Francois Romieudacf8152008-08-02 20:44:13 +0200828static void rtl_ephy_write(void __iomem *ioaddr, int reg_addr, int value)
829{
830 unsigned int i;
831
832 RTL_W32(EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
833 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
834
835 for (i = 0; i < 100; i++) {
836 if (!(RTL_R32(EPHYAR) & EPHYAR_FLAG))
837 break;
838 udelay(10);
839 }
840}
841
842static u16 rtl_ephy_read(void __iomem *ioaddr, int reg_addr)
843{
844 u16 value = 0xffff;
845 unsigned int i;
846
847 RTL_W32(EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
848
849 for (i = 0; i < 100; i++) {
850 if (RTL_R32(EPHYAR) & EPHYAR_FLAG) {
851 value = RTL_R32(EPHYAR) & EPHYAR_DATA_MASK;
852 break;
853 }
854 udelay(10);
855 }
856
857 return value;
858}
859
860static void rtl_csi_write(void __iomem *ioaddr, int addr, int value)
861{
862 unsigned int i;
863
864 RTL_W32(CSIDR, value);
865 RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
866 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
867
868 for (i = 0; i < 100; i++) {
869 if (!(RTL_R32(CSIAR) & CSIAR_FLAG))
870 break;
871 udelay(10);
872 }
873}
874
875static u32 rtl_csi_read(void __iomem *ioaddr, int addr)
876{
877 u32 value = ~0x00;
878 unsigned int i;
879
880 RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) |
881 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
882
883 for (i = 0; i < 100; i++) {
884 if (RTL_R32(CSIAR) & CSIAR_FLAG) {
885 value = RTL_R32(CSIDR);
886 break;
887 }
888 udelay(10);
889 }
890
891 return value;
892}
893
françois romieudaf9df62009-10-07 12:44:20 +0000894static u8 rtl8168d_efuse_read(void __iomem *ioaddr, int reg_addr)
895{
896 u8 value = 0xff;
897 unsigned int i;
898
899 RTL_W32(EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
900
901 for (i = 0; i < 300; i++) {
902 if (RTL_R32(EFUSEAR) & EFUSEAR_FLAG) {
903 value = RTL_R32(EFUSEAR) & EFUSEAR_DATA_MASK;
904 break;
905 }
906 udelay(100);
907 }
908
909 return value;
910}
911
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912static void rtl8169_irq_mask_and_ack(void __iomem *ioaddr)
913{
914 RTL_W16(IntrMask, 0x0000);
915
916 RTL_W16(IntrStatus, 0xffff);
917}
918
919static void rtl8169_asic_down(void __iomem *ioaddr)
920{
921 RTL_W8(ChipCmd, 0x00);
922 rtl8169_irq_mask_and_ack(ioaddr);
923 RTL_R16(CPlusCmd);
924}
925
françois romieu4da19632011-01-03 15:07:55 +0000926static unsigned int rtl8169_tbi_reset_pending(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927{
françois romieu4da19632011-01-03 15:07:55 +0000928 void __iomem *ioaddr = tp->mmio_addr;
929
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930 return RTL_R32(TBICSR) & TBIReset;
931}
932
françois romieu4da19632011-01-03 15:07:55 +0000933static unsigned int rtl8169_xmii_reset_pending(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934{
françois romieu4da19632011-01-03 15:07:55 +0000935 return rtl_readphy(tp, MII_BMCR) & BMCR_RESET;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936}
937
938static unsigned int rtl8169_tbi_link_ok(void __iomem *ioaddr)
939{
940 return RTL_R32(TBICSR) & TBILinkOk;
941}
942
943static unsigned int rtl8169_xmii_link_ok(void __iomem *ioaddr)
944{
945 return RTL_R8(PHYstatus) & LinkStatus;
946}
947
françois romieu4da19632011-01-03 15:07:55 +0000948static void rtl8169_tbi_reset_enable(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949{
françois romieu4da19632011-01-03 15:07:55 +0000950 void __iomem *ioaddr = tp->mmio_addr;
951
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952 RTL_W32(TBICSR, RTL_R32(TBICSR) | TBIReset);
953}
954
françois romieu4da19632011-01-03 15:07:55 +0000955static void rtl8169_xmii_reset_enable(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956{
957 unsigned int val;
958
françois romieu4da19632011-01-03 15:07:55 +0000959 val = rtl_readphy(tp, MII_BMCR) | BMCR_RESET;
960 rtl_writephy(tp, MII_BMCR, val & 0xffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961}
962
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +0000963static void __rtl8169_check_link_status(struct net_device *dev,
Francois Romieu07d3f512007-02-21 22:40:46 +0100964 struct rtl8169_private *tp,
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +0000965 void __iomem *ioaddr,
966 bool pm)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967{
968 unsigned long flags;
969
970 spin_lock_irqsave(&tp->lock, flags);
971 if (tp->link_ok(ioaddr)) {
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000972 /* This is to cancel a scheduled suspend if there's one. */
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +0000973 if (pm)
974 pm_request_resume(&tp->pci_dev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975 netif_carrier_on(dev);
Francois Romieu1519e572011-02-03 12:02:36 +0100976 if (net_ratelimit())
977 netif_info(tp, ifup, dev, "link up\n");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200978 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979 netif_carrier_off(dev);
Joe Perchesbf82c182010-02-09 11:49:50 +0000980 netif_info(tp, ifdown, dev, "link down\n");
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +0000981 if (pm)
982 pm_schedule_suspend(&tp->pci_dev->dev, 100);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200983 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984 spin_unlock_irqrestore(&tp->lock, flags);
985}
986
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +0000987static void rtl8169_check_link_status(struct net_device *dev,
988 struct rtl8169_private *tp,
989 void __iomem *ioaddr)
990{
991 __rtl8169_check_link_status(dev, tp, ioaddr, false);
992}
993
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000994#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
995
996static u32 __rtl8169_get_wol(struct rtl8169_private *tp)
997{
998 void __iomem *ioaddr = tp->mmio_addr;
999 u8 options;
1000 u32 wolopts = 0;
1001
1002 options = RTL_R8(Config1);
1003 if (!(options & PMEnable))
1004 return 0;
1005
1006 options = RTL_R8(Config3);
1007 if (options & LinkUp)
1008 wolopts |= WAKE_PHY;
1009 if (options & MagicPacket)
1010 wolopts |= WAKE_MAGIC;
1011
1012 options = RTL_R8(Config5);
1013 if (options & UWF)
1014 wolopts |= WAKE_UCAST;
1015 if (options & BWF)
1016 wolopts |= WAKE_BCAST;
1017 if (options & MWF)
1018 wolopts |= WAKE_MCAST;
1019
1020 return wolopts;
1021}
1022
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001023static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1024{
1025 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001026
1027 spin_lock_irq(&tp->lock);
1028
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001029 wol->supported = WAKE_ANY;
1030 wol->wolopts = __rtl8169_get_wol(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001031
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001032 spin_unlock_irq(&tp->lock);
1033}
1034
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001035static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001036{
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001037 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu07d3f512007-02-21 22:40:46 +01001038 unsigned int i;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001039 static const struct {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001040 u32 opt;
1041 u16 reg;
1042 u8 mask;
1043 } cfg[] = {
1044 { WAKE_ANY, Config1, PMEnable },
1045 { WAKE_PHY, Config3, LinkUp },
1046 { WAKE_MAGIC, Config3, MagicPacket },
1047 { WAKE_UCAST, Config5, UWF },
1048 { WAKE_BCAST, Config5, BWF },
1049 { WAKE_MCAST, Config5, MWF },
1050 { WAKE_ANY, Config5, LanWake }
1051 };
1052
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001053 RTL_W8(Cfg9346, Cfg9346_Unlock);
1054
1055 for (i = 0; i < ARRAY_SIZE(cfg); i++) {
1056 u8 options = RTL_R8(cfg[i].reg) & ~cfg[i].mask;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001057 if (wolopts & cfg[i].opt)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001058 options |= cfg[i].mask;
1059 RTL_W8(cfg[i].reg, options);
1060 }
1061
1062 RTL_W8(Cfg9346, Cfg9346_Lock);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001063}
1064
1065static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1066{
1067 struct rtl8169_private *tp = netdev_priv(dev);
1068
1069 spin_lock_irq(&tp->lock);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001070
Francois Romieuf23e7fd2007-10-04 22:36:14 +02001071 if (wol->wolopts)
1072 tp->features |= RTL_FEATURE_WOL;
1073 else
1074 tp->features &= ~RTL_FEATURE_WOL;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001075 __rtl8169_set_wol(tp, wol->wolopts);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001076 spin_unlock_irq(&tp->lock);
1077
françois romieuea809072010-11-08 13:23:58 +00001078 device_set_wakeup_enable(&tp->pci_dev->dev, wol->wolopts);
1079
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001080 return 0;
1081}
1082
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083static void rtl8169_get_drvinfo(struct net_device *dev,
1084 struct ethtool_drvinfo *info)
1085{
1086 struct rtl8169_private *tp = netdev_priv(dev);
1087
1088 strcpy(info->driver, MODULENAME);
1089 strcpy(info->version, RTL8169_VERSION);
1090 strcpy(info->bus_info, pci_name(tp->pci_dev));
1091}
1092
1093static int rtl8169_get_regs_len(struct net_device *dev)
1094{
1095 return R8169_REGS_SIZE;
1096}
1097
1098static int rtl8169_set_speed_tbi(struct net_device *dev,
1099 u8 autoneg, u16 speed, u8 duplex)
1100{
1101 struct rtl8169_private *tp = netdev_priv(dev);
1102 void __iomem *ioaddr = tp->mmio_addr;
1103 int ret = 0;
1104 u32 reg;
1105
1106 reg = RTL_R32(TBICSR);
1107 if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
1108 (duplex == DUPLEX_FULL)) {
1109 RTL_W32(TBICSR, reg & ~(TBINwEnable | TBINwRestart));
1110 } else if (autoneg == AUTONEG_ENABLE)
1111 RTL_W32(TBICSR, reg | TBINwEnable | TBINwRestart);
1112 else {
Joe Perchesbf82c182010-02-09 11:49:50 +00001113 netif_warn(tp, link, dev,
1114 "incorrect speed setting refused in TBI mode\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115 ret = -EOPNOTSUPP;
1116 }
1117
1118 return ret;
1119}
1120
1121static int rtl8169_set_speed_xmii(struct net_device *dev,
1122 u8 autoneg, u16 speed, u8 duplex)
1123{
1124 struct rtl8169_private *tp = netdev_priv(dev);
françois romieu3577aa12009-05-19 10:46:48 +00001125 int giga_ctrl, bmcr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126
1127 if (autoneg == AUTONEG_ENABLE) {
françois romieu3577aa12009-05-19 10:46:48 +00001128 int auto_nego;
1129
françois romieu4da19632011-01-03 15:07:55 +00001130 auto_nego = rtl_readphy(tp, MII_ADVERTISE);
Francois Romieu64e4bfb2006-08-17 12:43:06 +02001131 auto_nego |= (ADVERTISE_10HALF | ADVERTISE_10FULL |
1132 ADVERTISE_100HALF | ADVERTISE_100FULL);
françois romieu3577aa12009-05-19 10:46:48 +00001133 auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1134
françois romieu4da19632011-01-03 15:07:55 +00001135 giga_ctrl = rtl_readphy(tp, MII_CTRL1000);
françois romieu3577aa12009-05-19 10:46:48 +00001136 giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
1137
1138 /* The 8100e/8101e/8102e do Fast Ethernet only. */
1139 if ((tp->mac_version != RTL_GIGA_MAC_VER_07) &&
1140 (tp->mac_version != RTL_GIGA_MAC_VER_08) &&
1141 (tp->mac_version != RTL_GIGA_MAC_VER_09) &&
1142 (tp->mac_version != RTL_GIGA_MAC_VER_10) &&
1143 (tp->mac_version != RTL_GIGA_MAC_VER_13) &&
1144 (tp->mac_version != RTL_GIGA_MAC_VER_14) &&
1145 (tp->mac_version != RTL_GIGA_MAC_VER_15) &&
1146 (tp->mac_version != RTL_GIGA_MAC_VER_16)) {
Francois Romieu64e4bfb2006-08-17 12:43:06 +02001147 giga_ctrl |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
Joe Perchesbf82c182010-02-09 11:49:50 +00001148 } else {
1149 netif_info(tp, link, dev,
1150 "PHY does not support 1000Mbps\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +02001151 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152
françois romieu3577aa12009-05-19 10:46:48 +00001153 bmcr = BMCR_ANENABLE | BMCR_ANRESTART;
Francois Romieu623a1592006-05-14 12:42:14 +02001154
françois romieu3577aa12009-05-19 10:46:48 +00001155 if ((tp->mac_version == RTL_GIGA_MAC_VER_11) ||
1156 (tp->mac_version == RTL_GIGA_MAC_VER_12) ||
1157 (tp->mac_version >= RTL_GIGA_MAC_VER_17)) {
1158 /*
1159 * Wake up the PHY.
1160 * Vendor specific (0x1f) and reserved (0x0e) MII
1161 * registers.
1162 */
françois romieu4da19632011-01-03 15:07:55 +00001163 rtl_writephy(tp, 0x1f, 0x0000);
1164 rtl_writephy(tp, 0x0e, 0x0000);
françois romieu3577aa12009-05-19 10:46:48 +00001165 }
1166
françois romieu4da19632011-01-03 15:07:55 +00001167 rtl_writephy(tp, MII_ADVERTISE, auto_nego);
1168 rtl_writephy(tp, MII_CTRL1000, giga_ctrl);
françois romieu3577aa12009-05-19 10:46:48 +00001169 } else {
1170 giga_ctrl = 0;
1171
1172 if (speed == SPEED_10)
1173 bmcr = 0;
1174 else if (speed == SPEED_100)
1175 bmcr = BMCR_SPEED100;
1176 else
1177 return -EINVAL;
1178
1179 if (duplex == DUPLEX_FULL)
1180 bmcr |= BMCR_FULLDPLX;
1181
françois romieu4da19632011-01-03 15:07:55 +00001182 rtl_writephy(tp, 0x1f, 0x0000);
Roger So2584fbc2007-07-31 23:52:42 +02001183 }
1184
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185 tp->phy_1000_ctrl_reg = giga_ctrl;
1186
françois romieu4da19632011-01-03 15:07:55 +00001187 rtl_writephy(tp, MII_BMCR, bmcr);
françois romieu3577aa12009-05-19 10:46:48 +00001188
1189 if ((tp->mac_version == RTL_GIGA_MAC_VER_02) ||
1190 (tp->mac_version == RTL_GIGA_MAC_VER_03)) {
1191 if ((speed == SPEED_100) && (autoneg != AUTONEG_ENABLE)) {
françois romieu4da19632011-01-03 15:07:55 +00001192 rtl_writephy(tp, 0x17, 0x2138);
1193 rtl_writephy(tp, 0x0e, 0x0260);
françois romieu3577aa12009-05-19 10:46:48 +00001194 } else {
françois romieu4da19632011-01-03 15:07:55 +00001195 rtl_writephy(tp, 0x17, 0x2108);
1196 rtl_writephy(tp, 0x0e, 0x0000);
françois romieu3577aa12009-05-19 10:46:48 +00001197 }
1198 }
1199
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200 return 0;
1201}
1202
1203static int rtl8169_set_speed(struct net_device *dev,
1204 u8 autoneg, u16 speed, u8 duplex)
1205{
1206 struct rtl8169_private *tp = netdev_priv(dev);
1207 int ret;
1208
1209 ret = tp->set_speed(dev, autoneg, speed, duplex);
1210
Francois Romieu64e4bfb2006-08-17 12:43:06 +02001211 if (netif_running(dev) && (tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212 mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
1213
1214 return ret;
1215}
1216
1217static int rtl8169_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1218{
1219 struct rtl8169_private *tp = netdev_priv(dev);
1220 unsigned long flags;
1221 int ret;
1222
1223 spin_lock_irqsave(&tp->lock, flags);
1224 ret = rtl8169_set_speed(dev, cmd->autoneg, cmd->speed, cmd->duplex);
1225 spin_unlock_irqrestore(&tp->lock, flags);
Francois Romieu5b0384f2006-08-16 16:00:01 +02001226
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227 return ret;
1228}
1229
1230static u32 rtl8169_get_rx_csum(struct net_device *dev)
1231{
1232 struct rtl8169_private *tp = netdev_priv(dev);
1233
1234 return tp->cp_cmd & RxChkSum;
1235}
1236
1237static int rtl8169_set_rx_csum(struct net_device *dev, u32 data)
1238{
1239 struct rtl8169_private *tp = netdev_priv(dev);
1240 void __iomem *ioaddr = tp->mmio_addr;
1241 unsigned long flags;
1242
1243 spin_lock_irqsave(&tp->lock, flags);
1244
1245 if (data)
1246 tp->cp_cmd |= RxChkSum;
1247 else
1248 tp->cp_cmd &= ~RxChkSum;
1249
1250 RTL_W16(CPlusCmd, tp->cp_cmd);
1251 RTL_R16(CPlusCmd);
1252
1253 spin_unlock_irqrestore(&tp->lock, flags);
1254
1255 return 0;
1256}
1257
1258#ifdef CONFIG_R8169_VLAN
1259
1260static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
1261 struct sk_buff *skb)
1262{
Jesse Grosseab6d182010-10-20 13:56:03 +00001263 return (vlan_tx_tag_present(skb)) ?
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264 TxVlanTag | swab16(vlan_tx_tag_get(skb)) : 0x00;
1265}
1266
1267static void rtl8169_vlan_rx_register(struct net_device *dev,
1268 struct vlan_group *grp)
1269{
1270 struct rtl8169_private *tp = netdev_priv(dev);
1271 void __iomem *ioaddr = tp->mmio_addr;
1272 unsigned long flags;
1273
1274 spin_lock_irqsave(&tp->lock, flags);
1275 tp->vlgrp = grp;
Simon Wunderlich05af2142009-10-24 06:47:33 -07001276 /*
1277 * Do not disable RxVlan on 8110SCd.
1278 */
1279 if (tp->vlgrp || (tp->mac_version == RTL_GIGA_MAC_VER_05))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001280 tp->cp_cmd |= RxVlan;
1281 else
1282 tp->cp_cmd &= ~RxVlan;
1283 RTL_W16(CPlusCmd, tp->cp_cmd);
1284 RTL_R16(CPlusCmd);
1285 spin_unlock_irqrestore(&tp->lock, flags);
1286}
1287
Linus Torvalds1da177e2005-04-16 15:20:36 -07001288static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
Eric Dumazet630b9432010-03-31 02:08:31 +00001289 struct sk_buff *skb, int polling)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290{
1291 u32 opts2 = le32_to_cpu(desc->opts2);
Francois Romieu865c6522008-05-11 14:51:00 +02001292 struct vlan_group *vlgrp = tp->vlgrp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293 int ret;
1294
Francois Romieu865c6522008-05-11 14:51:00 +02001295 if (vlgrp && (opts2 & RxVlanTag)) {
Eric Dumazet2edae082010-09-06 18:46:39 +00001296 u16 vtag = swab16(opts2 & 0xffff);
1297
1298 if (likely(polling))
1299 vlan_gro_receive(&tp->napi, vlgrp, vtag, skb);
1300 else
1301 __vlan_hwaccel_rx(skb, vlgrp, vtag, polling);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302 ret = 0;
1303 } else
1304 ret = -1;
1305 desc->opts2 = 0;
1306 return ret;
1307}
1308
1309#else /* !CONFIG_R8169_VLAN */
1310
1311static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
1312 struct sk_buff *skb)
1313{
1314 return 0;
1315}
1316
1317static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
Eric Dumazet630b9432010-03-31 02:08:31 +00001318 struct sk_buff *skb, int polling)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319{
1320 return -1;
1321}
1322
1323#endif
1324
Francois Romieuccdffb92008-07-26 14:26:06 +02001325static int rtl8169_gset_tbi(struct net_device *dev, struct ethtool_cmd *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326{
1327 struct rtl8169_private *tp = netdev_priv(dev);
1328 void __iomem *ioaddr = tp->mmio_addr;
1329 u32 status;
1330
1331 cmd->supported =
1332 SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
1333 cmd->port = PORT_FIBRE;
1334 cmd->transceiver = XCVR_INTERNAL;
1335
1336 status = RTL_R32(TBICSR);
1337 cmd->advertising = (status & TBINwEnable) ? ADVERTISED_Autoneg : 0;
1338 cmd->autoneg = !!(status & TBINwEnable);
1339
1340 cmd->speed = SPEED_1000;
1341 cmd->duplex = DUPLEX_FULL; /* Always set */
Francois Romieuccdffb92008-07-26 14:26:06 +02001342
1343 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001344}
1345
Francois Romieuccdffb92008-07-26 14:26:06 +02001346static int rtl8169_gset_xmii(struct net_device *dev, struct ethtool_cmd *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347{
1348 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349
Francois Romieuccdffb92008-07-26 14:26:06 +02001350 return mii_ethtool_gset(&tp->mii, cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351}
1352
1353static int rtl8169_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1354{
1355 struct rtl8169_private *tp = netdev_priv(dev);
1356 unsigned long flags;
Francois Romieuccdffb92008-07-26 14:26:06 +02001357 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358
1359 spin_lock_irqsave(&tp->lock, flags);
1360
Francois Romieuccdffb92008-07-26 14:26:06 +02001361 rc = tp->get_settings(dev, cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001362
1363 spin_unlock_irqrestore(&tp->lock, flags);
Francois Romieuccdffb92008-07-26 14:26:06 +02001364 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001365}
1366
1367static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1368 void *p)
1369{
Francois Romieu5b0384f2006-08-16 16:00:01 +02001370 struct rtl8169_private *tp = netdev_priv(dev);
1371 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372
Francois Romieu5b0384f2006-08-16 16:00:01 +02001373 if (regs->len > R8169_REGS_SIZE)
1374 regs->len = R8169_REGS_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001375
Francois Romieu5b0384f2006-08-16 16:00:01 +02001376 spin_lock_irqsave(&tp->lock, flags);
1377 memcpy_fromio(p, tp->mmio_addr, regs->len);
1378 spin_unlock_irqrestore(&tp->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379}
1380
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001381static u32 rtl8169_get_msglevel(struct net_device *dev)
1382{
1383 struct rtl8169_private *tp = netdev_priv(dev);
1384
1385 return tp->msg_enable;
1386}
1387
1388static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
1389{
1390 struct rtl8169_private *tp = netdev_priv(dev);
1391
1392 tp->msg_enable = value;
1393}
1394
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001395static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1396 "tx_packets",
1397 "rx_packets",
1398 "tx_errors",
1399 "rx_errors",
1400 "rx_missed",
1401 "align_errors",
1402 "tx_single_collisions",
1403 "tx_multi_collisions",
1404 "unicast",
1405 "broadcast",
1406 "multicast",
1407 "tx_aborted",
1408 "tx_underrun",
1409};
1410
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001411static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001412{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001413 switch (sset) {
1414 case ETH_SS_STATS:
1415 return ARRAY_SIZE(rtl8169_gstrings);
1416 default:
1417 return -EOPNOTSUPP;
1418 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001419}
1420
Ivan Vecera355423d2009-02-06 21:49:57 -08001421static void rtl8169_update_counters(struct net_device *dev)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001422{
1423 struct rtl8169_private *tp = netdev_priv(dev);
1424 void __iomem *ioaddr = tp->mmio_addr;
1425 struct rtl8169_counters *counters;
1426 dma_addr_t paddr;
1427 u32 cmd;
Ivan Vecera355423d2009-02-06 21:49:57 -08001428 int wait = 1000;
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00001429 struct device *d = &tp->pci_dev->dev;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001430
Ivan Vecera355423d2009-02-06 21:49:57 -08001431 /*
1432 * Some chips are unable to dump tally counters when the receiver
1433 * is disabled.
1434 */
1435 if ((RTL_R8(ChipCmd) & CmdRxEnb) == 0)
1436 return;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001437
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00001438 counters = dma_alloc_coherent(d, sizeof(*counters), &paddr, GFP_KERNEL);
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001439 if (!counters)
1440 return;
1441
1442 RTL_W32(CounterAddrHigh, (u64)paddr >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07001443 cmd = (u64)paddr & DMA_BIT_MASK(32);
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001444 RTL_W32(CounterAddrLow, cmd);
1445 RTL_W32(CounterAddrLow, cmd | CounterDump);
1446
Ivan Vecera355423d2009-02-06 21:49:57 -08001447 while (wait--) {
1448 if ((RTL_R32(CounterAddrLow) & CounterDump) == 0) {
1449 /* copy updated counters */
1450 memcpy(&tp->counters, counters, sizeof(*counters));
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001451 break;
Ivan Vecera355423d2009-02-06 21:49:57 -08001452 }
1453 udelay(10);
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001454 }
1455
1456 RTL_W32(CounterAddrLow, 0);
1457 RTL_W32(CounterAddrHigh, 0);
1458
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00001459 dma_free_coherent(d, sizeof(*counters), counters, paddr);
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001460}
1461
Ivan Vecera355423d2009-02-06 21:49:57 -08001462static void rtl8169_get_ethtool_stats(struct net_device *dev,
1463 struct ethtool_stats *stats, u64 *data)
1464{
1465 struct rtl8169_private *tp = netdev_priv(dev);
1466
1467 ASSERT_RTNL();
1468
1469 rtl8169_update_counters(dev);
1470
1471 data[0] = le64_to_cpu(tp->counters.tx_packets);
1472 data[1] = le64_to_cpu(tp->counters.rx_packets);
1473 data[2] = le64_to_cpu(tp->counters.tx_errors);
1474 data[3] = le32_to_cpu(tp->counters.rx_errors);
1475 data[4] = le16_to_cpu(tp->counters.rx_missed);
1476 data[5] = le16_to_cpu(tp->counters.align_errors);
1477 data[6] = le32_to_cpu(tp->counters.tx_one_collision);
1478 data[7] = le32_to_cpu(tp->counters.tx_multi_collision);
1479 data[8] = le64_to_cpu(tp->counters.rx_unicast);
1480 data[9] = le64_to_cpu(tp->counters.rx_broadcast);
1481 data[10] = le32_to_cpu(tp->counters.rx_multicast);
1482 data[11] = le16_to_cpu(tp->counters.tx_aborted);
1483 data[12] = le16_to_cpu(tp->counters.tx_underun);
1484}
1485
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001486static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
1487{
1488 switch(stringset) {
1489 case ETH_SS_STATS:
1490 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
1491 break;
1492 }
1493}
1494
Jeff Garzik7282d492006-09-13 14:30:00 -04001495static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001496 .get_drvinfo = rtl8169_get_drvinfo,
1497 .get_regs_len = rtl8169_get_regs_len,
1498 .get_link = ethtool_op_get_link,
1499 .get_settings = rtl8169_get_settings,
1500 .set_settings = rtl8169_set_settings,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001501 .get_msglevel = rtl8169_get_msglevel,
1502 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503 .get_rx_csum = rtl8169_get_rx_csum,
1504 .set_rx_csum = rtl8169_set_rx_csum,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505 .set_tx_csum = ethtool_op_set_tx_csum,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506 .set_sg = ethtool_op_set_sg,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507 .set_tso = ethtool_op_set_tso,
1508 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001509 .get_wol = rtl8169_get_wol,
1510 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001511 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001512 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001513 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001514};
1515
Francois Romieu07d3f512007-02-21 22:40:46 +01001516static void rtl8169_get_mac_version(struct rtl8169_private *tp,
1517 void __iomem *ioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001518{
Francois Romieu0e485152007-02-20 00:00:26 +01001519 /*
1520 * The driver currently handles the 8168Bf and the 8168Be identically
1521 * but they can be identified more specifically through the test below
1522 * if needed:
1523 *
1524 * (RTL_R32(TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01001525 *
1526 * Same thing for the 8101Eb and the 8101Ec:
1527 *
1528 * (RTL_R32(TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01001529 */
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001530 static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531 u32 mask;
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001532 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533 int mac_version;
1534 } mac_info[] = {
Francois Romieu5b538df2008-07-20 16:22:45 +02001535 /* 8168D family. */
françois romieudaf9df62009-10-07 12:44:20 +00001536 { 0x7cf00000, 0x28300000, RTL_GIGA_MAC_VER_26 },
1537 { 0x7cf00000, 0x28100000, RTL_GIGA_MAC_VER_25 },
françois romieudaf9df62009-10-07 12:44:20 +00001538 { 0x7c800000, 0x28000000, RTL_GIGA_MAC_VER_26 },
Francois Romieu5b538df2008-07-20 16:22:45 +02001539
françois romieue6de30d2011-01-03 15:08:37 +00001540 /* 8168DP family. */
1541 { 0x7cf00000, 0x28800000, RTL_GIGA_MAC_VER_27 },
1542 { 0x7cf00000, 0x28a00000, RTL_GIGA_MAC_VER_28 },
1543
Francois Romieuef808d52008-06-29 13:10:54 +02001544 /* 8168C family. */
Francois Romieu17c99292010-07-11 17:10:09 -07001545 { 0x7cf00000, 0x3cb00000, RTL_GIGA_MAC_VER_24 },
Francois Romieuef3386f2008-06-29 12:24:30 +02001546 { 0x7cf00000, 0x3c900000, RTL_GIGA_MAC_VER_23 },
Francois Romieuef808d52008-06-29 13:10:54 +02001547 { 0x7cf00000, 0x3c800000, RTL_GIGA_MAC_VER_18 },
Francois Romieu7f3e3d32008-07-20 18:53:20 +02001548 { 0x7c800000, 0x3c800000, RTL_GIGA_MAC_VER_24 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001549 { 0x7cf00000, 0x3c000000, RTL_GIGA_MAC_VER_19 },
1550 { 0x7cf00000, 0x3c200000, RTL_GIGA_MAC_VER_20 },
Francois Romieu197ff762008-06-28 13:16:02 +02001551 { 0x7cf00000, 0x3c300000, RTL_GIGA_MAC_VER_21 },
Francois Romieu6fb07052008-06-29 11:54:28 +02001552 { 0x7cf00000, 0x3c400000, RTL_GIGA_MAC_VER_22 },
Francois Romieuef808d52008-06-29 13:10:54 +02001553 { 0x7c800000, 0x3c000000, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001554
1555 /* 8168B family. */
1556 { 0x7cf00000, 0x38000000, RTL_GIGA_MAC_VER_12 },
1557 { 0x7cf00000, 0x38500000, RTL_GIGA_MAC_VER_17 },
1558 { 0x7c800000, 0x38000000, RTL_GIGA_MAC_VER_17 },
1559 { 0x7c800000, 0x30000000, RTL_GIGA_MAC_VER_11 },
1560
1561 /* 8101 family. */
Francois Romieu2857ffb2008-08-02 21:08:49 +02001562 { 0x7cf00000, 0x34a00000, RTL_GIGA_MAC_VER_09 },
1563 { 0x7cf00000, 0x24a00000, RTL_GIGA_MAC_VER_09 },
1564 { 0x7cf00000, 0x34900000, RTL_GIGA_MAC_VER_08 },
1565 { 0x7cf00000, 0x24900000, RTL_GIGA_MAC_VER_08 },
1566 { 0x7cf00000, 0x34800000, RTL_GIGA_MAC_VER_07 },
1567 { 0x7cf00000, 0x24800000, RTL_GIGA_MAC_VER_07 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001568 { 0x7cf00000, 0x34000000, RTL_GIGA_MAC_VER_13 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02001569 { 0x7cf00000, 0x34300000, RTL_GIGA_MAC_VER_10 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001570 { 0x7cf00000, 0x34200000, RTL_GIGA_MAC_VER_16 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02001571 { 0x7c800000, 0x34800000, RTL_GIGA_MAC_VER_09 },
1572 { 0x7c800000, 0x24800000, RTL_GIGA_MAC_VER_09 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001573 { 0x7c800000, 0x34000000, RTL_GIGA_MAC_VER_16 },
1574 /* FIXME: where did these entries come from ? -- FR */
1575 { 0xfc800000, 0x38800000, RTL_GIGA_MAC_VER_15 },
1576 { 0xfc800000, 0x30800000, RTL_GIGA_MAC_VER_14 },
1577
1578 /* 8110 family. */
1579 { 0xfc800000, 0x98000000, RTL_GIGA_MAC_VER_06 },
1580 { 0xfc800000, 0x18000000, RTL_GIGA_MAC_VER_05 },
1581 { 0xfc800000, 0x10000000, RTL_GIGA_MAC_VER_04 },
1582 { 0xfc800000, 0x04000000, RTL_GIGA_MAC_VER_03 },
1583 { 0xfc800000, 0x00800000, RTL_GIGA_MAC_VER_02 },
1584 { 0xfc800000, 0x00000000, RTL_GIGA_MAC_VER_01 },
1585
Jean Delvaref21b75e2009-05-26 20:54:48 -07001586 /* Catch-all */
1587 { 0x00000000, 0x00000000, RTL_GIGA_MAC_NONE }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588 }, *p = mac_info;
1589 u32 reg;
1590
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001591 reg = RTL_R32(TxConfig);
1592 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001593 p++;
1594 tp->mac_version = p->mac_version;
1595}
1596
1597static void rtl8169_print_mac_version(struct rtl8169_private *tp)
1598{
Francois Romieubcf0bf92006-07-26 23:14:13 +02001599 dprintk("mac_version = 0x%02x\n", tp->mac_version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600}
1601
Francois Romieu867763c2007-08-17 18:21:58 +02001602struct phy_reg {
1603 u16 reg;
1604 u16 val;
1605};
1606
françois romieu4da19632011-01-03 15:07:55 +00001607static void rtl_writephy_batch(struct rtl8169_private *tp,
1608 const struct phy_reg *regs, int len)
Francois Romieu867763c2007-08-17 18:21:58 +02001609{
1610 while (len-- > 0) {
françois romieu4da19632011-01-03 15:07:55 +00001611 rtl_writephy(tp, regs->reg, regs->val);
Francois Romieu867763c2007-08-17 18:21:58 +02001612 regs++;
1613 }
1614}
1615
françois romieubca03d52011-01-03 15:07:31 +00001616#define PHY_READ 0x00000000
1617#define PHY_DATA_OR 0x10000000
1618#define PHY_DATA_AND 0x20000000
1619#define PHY_BJMPN 0x30000000
1620#define PHY_READ_EFUSE 0x40000000
1621#define PHY_READ_MAC_BYTE 0x50000000
1622#define PHY_WRITE_MAC_BYTE 0x60000000
1623#define PHY_CLEAR_READCOUNT 0x70000000
1624#define PHY_WRITE 0x80000000
1625#define PHY_READCOUNT_EQ_SKIP 0x90000000
1626#define PHY_COMP_EQ_SKIPN 0xa0000000
1627#define PHY_COMP_NEQ_SKIPN 0xb0000000
1628#define PHY_WRITE_PREVIOUS 0xc0000000
1629#define PHY_SKIPN 0xd0000000
1630#define PHY_DELAY_MS 0xe0000000
1631#define PHY_WRITE_ERI_WORD 0xf0000000
1632
1633static void
1634rtl_phy_write_fw(struct rtl8169_private *tp, const struct firmware *fw)
1635{
françois romieubca03d52011-01-03 15:07:31 +00001636 __le32 *phytable = (__le32 *)fw->data;
1637 struct net_device *dev = tp->dev;
hayeswang42b82dc2011-01-10 02:07:25 +00001638 size_t index, fw_size = fw->size / sizeof(*phytable);
1639 u32 predata, count;
françois romieubca03d52011-01-03 15:07:31 +00001640
1641 if (fw->size % sizeof(*phytable)) {
1642 netif_err(tp, probe, dev, "odd sized firmware %zd\n", fw->size);
1643 return;
1644 }
1645
hayeswang42b82dc2011-01-10 02:07:25 +00001646 for (index = 0; index < fw_size; index++) {
1647 u32 action = le32_to_cpu(phytable[index]);
1648 u32 regno = (action & 0x0fff0000) >> 16;
françois romieubca03d52011-01-03 15:07:31 +00001649
hayeswang42b82dc2011-01-10 02:07:25 +00001650 switch(action & 0xf0000000) {
1651 case PHY_READ:
1652 case PHY_DATA_OR:
1653 case PHY_DATA_AND:
1654 case PHY_READ_EFUSE:
1655 case PHY_CLEAR_READCOUNT:
1656 case PHY_WRITE:
1657 case PHY_WRITE_PREVIOUS:
1658 case PHY_DELAY_MS:
françois romieubca03d52011-01-03 15:07:31 +00001659 break;
1660
hayeswang42b82dc2011-01-10 02:07:25 +00001661 case PHY_BJMPN:
1662 if (regno > index) {
1663 netif_err(tp, probe, tp->dev,
1664 "Out of range of firmware\n");
1665 return;
1666 }
1667 break;
1668 case PHY_READCOUNT_EQ_SKIP:
1669 if (index + 2 >= fw_size) {
1670 netif_err(tp, probe, tp->dev,
1671 "Out of range of firmware\n");
1672 return;
1673 }
1674 break;
1675 case PHY_COMP_EQ_SKIPN:
1676 case PHY_COMP_NEQ_SKIPN:
1677 case PHY_SKIPN:
1678 if (index + 1 + regno >= fw_size) {
1679 netif_err(tp, probe, tp->dev,
1680 "Out of range of firmware\n");
1681 return;
1682 }
1683 break;
1684
1685 case PHY_READ_MAC_BYTE:
1686 case PHY_WRITE_MAC_BYTE:
1687 case PHY_WRITE_ERI_WORD:
1688 default:
1689 netif_err(tp, probe, tp->dev,
1690 "Invalid action 0x%08x\n", action);
françois romieubca03d52011-01-03 15:07:31 +00001691 return;
1692 }
1693 }
1694
hayeswang42b82dc2011-01-10 02:07:25 +00001695 predata = 0;
1696 count = 0;
1697
1698 for (index = 0; index < fw_size; ) {
1699 u32 action = le32_to_cpu(phytable[index]);
françois romieubca03d52011-01-03 15:07:31 +00001700 u32 data = action & 0x0000ffff;
hayeswang42b82dc2011-01-10 02:07:25 +00001701 u32 regno = (action & 0x0fff0000) >> 16;
1702
1703 if (!action)
1704 break;
françois romieubca03d52011-01-03 15:07:31 +00001705
1706 switch(action & 0xf0000000) {
hayeswang42b82dc2011-01-10 02:07:25 +00001707 case PHY_READ:
1708 predata = rtl_readphy(tp, regno);
1709 count++;
1710 index++;
françois romieubca03d52011-01-03 15:07:31 +00001711 break;
hayeswang42b82dc2011-01-10 02:07:25 +00001712 case PHY_DATA_OR:
1713 predata |= data;
1714 index++;
1715 break;
1716 case PHY_DATA_AND:
1717 predata &= data;
1718 index++;
1719 break;
1720 case PHY_BJMPN:
1721 index -= regno;
1722 break;
1723 case PHY_READ_EFUSE:
1724 predata = rtl8168d_efuse_read(tp->mmio_addr, regno);
1725 index++;
1726 break;
1727 case PHY_CLEAR_READCOUNT:
1728 count = 0;
1729 index++;
1730 break;
1731 case PHY_WRITE:
1732 rtl_writephy(tp, regno, data);
1733 index++;
1734 break;
1735 case PHY_READCOUNT_EQ_SKIP:
1736 if (count == data)
1737 index += 2;
1738 else
1739 index += 1;
1740 break;
1741 case PHY_COMP_EQ_SKIPN:
1742 if (predata == data)
1743 index += regno;
1744 index++;
1745 break;
1746 case PHY_COMP_NEQ_SKIPN:
1747 if (predata != data)
1748 index += regno;
1749 index++;
1750 break;
1751 case PHY_WRITE_PREVIOUS:
1752 rtl_writephy(tp, regno, predata);
1753 index++;
1754 break;
1755 case PHY_SKIPN:
1756 index += regno + 1;
1757 break;
1758 case PHY_DELAY_MS:
1759 mdelay(data);
1760 index++;
1761 break;
1762
1763 case PHY_READ_MAC_BYTE:
1764 case PHY_WRITE_MAC_BYTE:
1765 case PHY_WRITE_ERI_WORD:
françois romieubca03d52011-01-03 15:07:31 +00001766 default:
1767 BUG();
1768 }
1769 }
1770}
1771
françois romieuf1e02ed2011-01-13 13:07:53 +00001772static void rtl_release_firmware(struct rtl8169_private *tp)
1773{
1774 release_firmware(tp->fw);
1775 tp->fw = NULL;
1776}
1777
1778static int rtl_apply_firmware(struct rtl8169_private *tp, const char *fw_name)
1779{
1780 const struct firmware **fw = &tp->fw;
1781 int rc = !*fw;
1782
1783 if (rc) {
1784 rc = request_firmware(fw, fw_name, &tp->pci_dev->dev);
1785 if (rc < 0)
1786 goto out;
1787 }
1788
1789 /* TODO: release firmware once rtl_phy_write_fw signals failures. */
1790 rtl_phy_write_fw(tp, *fw);
1791out:
1792 return rc;
1793}
1794
françois romieu4da19632011-01-03 15:07:55 +00001795static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001796{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001797 static const struct phy_reg phy_reg_init[] = {
françois romieu0b9b5712009-08-10 19:44:56 +00001798 { 0x1f, 0x0001 },
1799 { 0x06, 0x006e },
1800 { 0x08, 0x0708 },
1801 { 0x15, 0x4000 },
1802 { 0x18, 0x65c7 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001803
françois romieu0b9b5712009-08-10 19:44:56 +00001804 { 0x1f, 0x0001 },
1805 { 0x03, 0x00a1 },
1806 { 0x02, 0x0008 },
1807 { 0x01, 0x0120 },
1808 { 0x00, 0x1000 },
1809 { 0x04, 0x0800 },
1810 { 0x04, 0x0000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001811
françois romieu0b9b5712009-08-10 19:44:56 +00001812 { 0x03, 0xff41 },
1813 { 0x02, 0xdf60 },
1814 { 0x01, 0x0140 },
1815 { 0x00, 0x0077 },
1816 { 0x04, 0x7800 },
1817 { 0x04, 0x7000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001818
françois romieu0b9b5712009-08-10 19:44:56 +00001819 { 0x03, 0x802f },
1820 { 0x02, 0x4f02 },
1821 { 0x01, 0x0409 },
1822 { 0x00, 0xf0f9 },
1823 { 0x04, 0x9800 },
1824 { 0x04, 0x9000 },
1825
1826 { 0x03, 0xdf01 },
1827 { 0x02, 0xdf20 },
1828 { 0x01, 0xff95 },
1829 { 0x00, 0xba00 },
1830 { 0x04, 0xa800 },
1831 { 0x04, 0xa000 },
1832
1833 { 0x03, 0xff41 },
1834 { 0x02, 0xdf20 },
1835 { 0x01, 0x0140 },
1836 { 0x00, 0x00bb },
1837 { 0x04, 0xb800 },
1838 { 0x04, 0xb000 },
1839
1840 { 0x03, 0xdf41 },
1841 { 0x02, 0xdc60 },
1842 { 0x01, 0x6340 },
1843 { 0x00, 0x007d },
1844 { 0x04, 0xd800 },
1845 { 0x04, 0xd000 },
1846
1847 { 0x03, 0xdf01 },
1848 { 0x02, 0xdf20 },
1849 { 0x01, 0x100a },
1850 { 0x00, 0xa0ff },
1851 { 0x04, 0xf800 },
1852 { 0x04, 0xf000 },
1853
1854 { 0x1f, 0x0000 },
1855 { 0x0b, 0x0000 },
1856 { 0x00, 0x9200 }
1857 };
1858
françois romieu4da19632011-01-03 15:07:55 +00001859 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001860}
1861
françois romieu4da19632011-01-03 15:07:55 +00001862static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5615d9f2007-08-17 17:50:46 +02001863{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001864 static const struct phy_reg phy_reg_init[] = {
Francois Romieua441d7b2007-08-17 18:26:35 +02001865 { 0x1f, 0x0002 },
1866 { 0x01, 0x90d0 },
1867 { 0x1f, 0x0000 }
1868 };
1869
françois romieu4da19632011-01-03 15:07:55 +00001870 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5615d9f2007-08-17 17:50:46 +02001871}
1872
françois romieu4da19632011-01-03 15:07:55 +00001873static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00001874{
1875 struct pci_dev *pdev = tp->pci_dev;
1876 u16 vendor_id, device_id;
1877
1878 pci_read_config_word(pdev, PCI_SUBSYSTEM_VENDOR_ID, &vendor_id);
1879 pci_read_config_word(pdev, PCI_SUBSYSTEM_ID, &device_id);
1880
1881 if ((vendor_id != PCI_VENDOR_ID_GIGABYTE) || (device_id != 0xe000))
1882 return;
1883
françois romieu4da19632011-01-03 15:07:55 +00001884 rtl_writephy(tp, 0x1f, 0x0001);
1885 rtl_writephy(tp, 0x10, 0xf01b);
1886 rtl_writephy(tp, 0x1f, 0x0000);
françois romieu2e9558562009-08-10 19:44:19 +00001887}
1888
françois romieu4da19632011-01-03 15:07:55 +00001889static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00001890{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001891 static const struct phy_reg phy_reg_init[] = {
françois romieu2e9558562009-08-10 19:44:19 +00001892 { 0x1f, 0x0001 },
1893 { 0x04, 0x0000 },
1894 { 0x03, 0x00a1 },
1895 { 0x02, 0x0008 },
1896 { 0x01, 0x0120 },
1897 { 0x00, 0x1000 },
1898 { 0x04, 0x0800 },
1899 { 0x04, 0x9000 },
1900 { 0x03, 0x802f },
1901 { 0x02, 0x4f02 },
1902 { 0x01, 0x0409 },
1903 { 0x00, 0xf099 },
1904 { 0x04, 0x9800 },
1905 { 0x04, 0xa000 },
1906 { 0x03, 0xdf01 },
1907 { 0x02, 0xdf20 },
1908 { 0x01, 0xff95 },
1909 { 0x00, 0xba00 },
1910 { 0x04, 0xa800 },
1911 { 0x04, 0xf000 },
1912 { 0x03, 0xdf01 },
1913 { 0x02, 0xdf20 },
1914 { 0x01, 0x101a },
1915 { 0x00, 0xa0ff },
1916 { 0x04, 0xf800 },
1917 { 0x04, 0x0000 },
1918 { 0x1f, 0x0000 },
1919
1920 { 0x1f, 0x0001 },
1921 { 0x10, 0xf41b },
1922 { 0x14, 0xfb54 },
1923 { 0x18, 0xf5c7 },
1924 { 0x1f, 0x0000 },
1925
1926 { 0x1f, 0x0001 },
1927 { 0x17, 0x0cc0 },
1928 { 0x1f, 0x0000 }
1929 };
1930
françois romieu4da19632011-01-03 15:07:55 +00001931 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu2e9558562009-08-10 19:44:19 +00001932
françois romieu4da19632011-01-03 15:07:55 +00001933 rtl8169scd_hw_phy_config_quirk(tp);
françois romieu2e9558562009-08-10 19:44:19 +00001934}
1935
françois romieu4da19632011-01-03 15:07:55 +00001936static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
françois romieu8c7006a2009-08-10 19:43:29 +00001937{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001938 static const struct phy_reg phy_reg_init[] = {
françois romieu8c7006a2009-08-10 19:43:29 +00001939 { 0x1f, 0x0001 },
1940 { 0x04, 0x0000 },
1941 { 0x03, 0x00a1 },
1942 { 0x02, 0x0008 },
1943 { 0x01, 0x0120 },
1944 { 0x00, 0x1000 },
1945 { 0x04, 0x0800 },
1946 { 0x04, 0x9000 },
1947 { 0x03, 0x802f },
1948 { 0x02, 0x4f02 },
1949 { 0x01, 0x0409 },
1950 { 0x00, 0xf099 },
1951 { 0x04, 0x9800 },
1952 { 0x04, 0xa000 },
1953 { 0x03, 0xdf01 },
1954 { 0x02, 0xdf20 },
1955 { 0x01, 0xff95 },
1956 { 0x00, 0xba00 },
1957 { 0x04, 0xa800 },
1958 { 0x04, 0xf000 },
1959 { 0x03, 0xdf01 },
1960 { 0x02, 0xdf20 },
1961 { 0x01, 0x101a },
1962 { 0x00, 0xa0ff },
1963 { 0x04, 0xf800 },
1964 { 0x04, 0x0000 },
1965 { 0x1f, 0x0000 },
1966
1967 { 0x1f, 0x0001 },
1968 { 0x0b, 0x8480 },
1969 { 0x1f, 0x0000 },
1970
1971 { 0x1f, 0x0001 },
1972 { 0x18, 0x67c7 },
1973 { 0x04, 0x2000 },
1974 { 0x03, 0x002f },
1975 { 0x02, 0x4360 },
1976 { 0x01, 0x0109 },
1977 { 0x00, 0x3022 },
1978 { 0x04, 0x2800 },
1979 { 0x1f, 0x0000 },
1980
1981 { 0x1f, 0x0001 },
1982 { 0x17, 0x0cc0 },
1983 { 0x1f, 0x0000 }
1984 };
1985
françois romieu4da19632011-01-03 15:07:55 +00001986 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu8c7006a2009-08-10 19:43:29 +00001987}
1988
françois romieu4da19632011-01-03 15:07:55 +00001989static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02001990{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001991 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02001992 { 0x10, 0xf41b },
1993 { 0x1f, 0x0000 }
1994 };
1995
françois romieu4da19632011-01-03 15:07:55 +00001996 rtl_writephy(tp, 0x1f, 0x0001);
1997 rtl_patchphy(tp, 0x16, 1 << 0);
Francois Romieu236b8082008-05-30 16:11:48 +02001998
françois romieu4da19632011-01-03 15:07:55 +00001999 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002000}
2001
françois romieu4da19632011-01-03 15:07:55 +00002002static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002003{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002004 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002005 { 0x1f, 0x0001 },
2006 { 0x10, 0xf41b },
2007 { 0x1f, 0x0000 }
2008 };
2009
françois romieu4da19632011-01-03 15:07:55 +00002010 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002011}
2012
françois romieu4da19632011-01-03 15:07:55 +00002013static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002014{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002015 static const struct phy_reg phy_reg_init[] = {
Francois Romieu867763c2007-08-17 18:21:58 +02002016 { 0x1f, 0x0000 },
2017 { 0x1d, 0x0f00 },
2018 { 0x1f, 0x0002 },
2019 { 0x0c, 0x1ec8 },
2020 { 0x1f, 0x0000 }
2021 };
2022
françois romieu4da19632011-01-03 15:07:55 +00002023 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu867763c2007-08-17 18:21:58 +02002024}
2025
françois romieu4da19632011-01-03 15:07:55 +00002026static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02002027{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002028 static const struct phy_reg phy_reg_init[] = {
Francois Romieuef3386f2008-06-29 12:24:30 +02002029 { 0x1f, 0x0001 },
2030 { 0x1d, 0x3d98 },
2031 { 0x1f, 0x0000 }
2032 };
2033
françois romieu4da19632011-01-03 15:07:55 +00002034 rtl_writephy(tp, 0x1f, 0x0000);
2035 rtl_patchphy(tp, 0x14, 1 << 5);
2036 rtl_patchphy(tp, 0x0d, 1 << 5);
Francois Romieuef3386f2008-06-29 12:24:30 +02002037
françois romieu4da19632011-01-03 15:07:55 +00002038 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuef3386f2008-06-29 12:24:30 +02002039}
2040
françois romieu4da19632011-01-03 15:07:55 +00002041static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002042{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002043 static const struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02002044 { 0x1f, 0x0001 },
2045 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02002046 { 0x1f, 0x0002 },
2047 { 0x00, 0x88d4 },
2048 { 0x01, 0x82b1 },
2049 { 0x03, 0x7002 },
2050 { 0x08, 0x9e30 },
2051 { 0x09, 0x01f0 },
2052 { 0x0a, 0x5500 },
2053 { 0x0c, 0x00c8 },
2054 { 0x1f, 0x0003 },
2055 { 0x12, 0xc096 },
2056 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02002057 { 0x1f, 0x0000 },
2058 { 0x1f, 0x0000 },
2059 { 0x09, 0x2000 },
2060 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02002061 };
2062
françois romieu4da19632011-01-03 15:07:55 +00002063 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02002064
françois romieu4da19632011-01-03 15:07:55 +00002065 rtl_patchphy(tp, 0x14, 1 << 5);
2066 rtl_patchphy(tp, 0x0d, 1 << 5);
2067 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02002068}
2069
françois romieu4da19632011-01-03 15:07:55 +00002070static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu7da97ec2007-10-18 15:20:43 +02002071{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002072 static const struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02002073 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002074 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002075 { 0x03, 0x802f },
2076 { 0x02, 0x4f02 },
2077 { 0x01, 0x0409 },
2078 { 0x00, 0xf099 },
2079 { 0x04, 0x9800 },
2080 { 0x04, 0x9000 },
2081 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002082 { 0x1f, 0x0002 },
2083 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002084 { 0x06, 0x0761 },
2085 { 0x1f, 0x0003 },
2086 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002087 { 0x1f, 0x0000 }
2088 };
2089
françois romieu4da19632011-01-03 15:07:55 +00002090 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02002091
françois romieu4da19632011-01-03 15:07:55 +00002092 rtl_patchphy(tp, 0x16, 1 << 0);
2093 rtl_patchphy(tp, 0x14, 1 << 5);
2094 rtl_patchphy(tp, 0x0d, 1 << 5);
2095 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02002096}
2097
françois romieu4da19632011-01-03 15:07:55 +00002098static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02002099{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002100 static const struct phy_reg phy_reg_init[] = {
Francois Romieu197ff762008-06-28 13:16:02 +02002101 { 0x1f, 0x0001 },
2102 { 0x12, 0x2300 },
2103 { 0x1d, 0x3d98 },
2104 { 0x1f, 0x0002 },
2105 { 0x0c, 0x7eb8 },
2106 { 0x06, 0x5461 },
2107 { 0x1f, 0x0003 },
2108 { 0x16, 0x0f0a },
2109 { 0x1f, 0x0000 }
2110 };
2111
françois romieu4da19632011-01-03 15:07:55 +00002112 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu197ff762008-06-28 13:16:02 +02002113
françois romieu4da19632011-01-03 15:07:55 +00002114 rtl_patchphy(tp, 0x16, 1 << 0);
2115 rtl_patchphy(tp, 0x14, 1 << 5);
2116 rtl_patchphy(tp, 0x0d, 1 << 5);
2117 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu197ff762008-06-28 13:16:02 +02002118}
2119
françois romieu4da19632011-01-03 15:07:55 +00002120static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02002121{
françois romieu4da19632011-01-03 15:07:55 +00002122 rtl8168c_3_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02002123}
2124
françois romieubca03d52011-01-03 15:07:31 +00002125static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02002126{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002127 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00002128 /* Channel Estimation */
Francois Romieu5b538df2008-07-20 16:22:45 +02002129 { 0x1f, 0x0001 },
françois romieudaf9df62009-10-07 12:44:20 +00002130 { 0x06, 0x4064 },
2131 { 0x07, 0x2863 },
2132 { 0x08, 0x059c },
2133 { 0x09, 0x26b4 },
2134 { 0x0a, 0x6a19 },
2135 { 0x0b, 0xdcc8 },
2136 { 0x10, 0xf06d },
2137 { 0x14, 0x7f68 },
2138 { 0x18, 0x7fd9 },
2139 { 0x1c, 0xf0ff },
2140 { 0x1d, 0x3d9c },
Francois Romieu5b538df2008-07-20 16:22:45 +02002141 { 0x1f, 0x0003 },
françois romieudaf9df62009-10-07 12:44:20 +00002142 { 0x12, 0xf49f },
2143 { 0x13, 0x070b },
2144 { 0x1a, 0x05ad },
françois romieubca03d52011-01-03 15:07:31 +00002145 { 0x14, 0x94c0 },
2146
2147 /*
2148 * Tx Error Issue
2149 * enhance line driver power
2150 */
Francois Romieu5b538df2008-07-20 16:22:45 +02002151 { 0x1f, 0x0002 },
françois romieudaf9df62009-10-07 12:44:20 +00002152 { 0x06, 0x5561 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002153 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002154 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00002155 { 0x06, 0x5561 },
2156
2157 /*
2158 * Can not link to 1Gbps with bad cable
2159 * Decrease SNR threshold form 21.07dB to 19.04dB
2160 */
2161 { 0x1f, 0x0001 },
2162 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00002163
2164 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00002165 { 0x0d, 0xf880 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002166 };
françois romieubca03d52011-01-03 15:07:31 +00002167 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu5b538df2008-07-20 16:22:45 +02002168
françois romieu4da19632011-01-03 15:07:55 +00002169 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
Francois Romieu5b538df2008-07-20 16:22:45 +02002170
françois romieubca03d52011-01-03 15:07:31 +00002171 /*
2172 * Rx Error Issue
2173 * Fine Tune Switching regulator parameter
2174 */
françois romieu4da19632011-01-03 15:07:55 +00002175 rtl_writephy(tp, 0x1f, 0x0002);
2176 rtl_w1w0_phy(tp, 0x0b, 0x0010, 0x00ef);
2177 rtl_w1w0_phy(tp, 0x0c, 0xa200, 0x5d00);
françois romieudaf9df62009-10-07 12:44:20 +00002178
françois romieudaf9df62009-10-07 12:44:20 +00002179 if (rtl8168d_efuse_read(ioaddr, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002180 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002181 { 0x1f, 0x0002 },
2182 { 0x05, 0x669a },
Francois Romieu5b538df2008-07-20 16:22:45 +02002183 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002184 { 0x05, 0x8330 },
2185 { 0x06, 0x669a },
2186 { 0x1f, 0x0002 }
2187 };
2188 int val;
2189
françois romieu4da19632011-01-03 15:07:55 +00002190 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00002191
françois romieu4da19632011-01-03 15:07:55 +00002192 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002193
2194 if ((val & 0x00ff) != 0x006c) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002195 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002196 0x0065, 0x0066, 0x0067, 0x0068,
2197 0x0069, 0x006a, 0x006b, 0x006c
2198 };
2199 int i;
2200
françois romieu4da19632011-01-03 15:07:55 +00002201 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002202
2203 val &= 0xff00;
2204 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002205 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002206 }
2207 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002208 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002209 { 0x1f, 0x0002 },
2210 { 0x05, 0x6662 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002211 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002212 { 0x05, 0x8330 },
2213 { 0x06, 0x6662 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002214 };
2215
françois romieu4da19632011-01-03 15:07:55 +00002216 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02002217 }
2218
françois romieubca03d52011-01-03 15:07:31 +00002219 /* RSET couple improve */
françois romieu4da19632011-01-03 15:07:55 +00002220 rtl_writephy(tp, 0x1f, 0x0002);
2221 rtl_patchphy(tp, 0x0d, 0x0300);
2222 rtl_patchphy(tp, 0x0f, 0x0010);
françois romieudaf9df62009-10-07 12:44:20 +00002223
françois romieubca03d52011-01-03 15:07:31 +00002224 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00002225 rtl_writephy(tp, 0x1f, 0x0002);
2226 rtl_w1w0_phy(tp, 0x02, 0x0100, 0x0600);
2227 rtl_w1w0_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00002228
françois romieu4da19632011-01-03 15:07:55 +00002229 rtl_writephy(tp, 0x1f, 0x0005);
2230 rtl_writephy(tp, 0x05, 0x001b);
françois romieuf1e02ed2011-01-13 13:07:53 +00002231 if ((rtl_readphy(tp, 0x06) != 0xbf00) ||
2232 (rtl_apply_firmware(tp, FIRMWARE_8168D_1) < 0)) {
françois romieubca03d52011-01-03 15:07:31 +00002233 netif_warn(tp, probe, tp->dev, "unable to apply firmware patch\n");
2234 }
2235
françois romieu4da19632011-01-03 15:07:55 +00002236 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00002237}
2238
françois romieubca03d52011-01-03 15:07:31 +00002239static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00002240{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002241 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00002242 /* Channel Estimation */
françois romieudaf9df62009-10-07 12:44:20 +00002243 { 0x1f, 0x0001 },
2244 { 0x06, 0x4064 },
2245 { 0x07, 0x2863 },
2246 { 0x08, 0x059c },
2247 { 0x09, 0x26b4 },
2248 { 0x0a, 0x6a19 },
2249 { 0x0b, 0xdcc8 },
2250 { 0x10, 0xf06d },
2251 { 0x14, 0x7f68 },
2252 { 0x18, 0x7fd9 },
2253 { 0x1c, 0xf0ff },
2254 { 0x1d, 0x3d9c },
2255 { 0x1f, 0x0003 },
2256 { 0x12, 0xf49f },
2257 { 0x13, 0x070b },
2258 { 0x1a, 0x05ad },
2259 { 0x14, 0x94c0 },
2260
françois romieubca03d52011-01-03 15:07:31 +00002261 /*
2262 * Tx Error Issue
2263 * enhance line driver power
2264 */
françois romieudaf9df62009-10-07 12:44:20 +00002265 { 0x1f, 0x0002 },
2266 { 0x06, 0x5561 },
2267 { 0x1f, 0x0005 },
2268 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00002269 { 0x06, 0x5561 },
2270
2271 /*
2272 * Can not link to 1Gbps with bad cable
2273 * Decrease SNR threshold form 21.07dB to 19.04dB
2274 */
2275 { 0x1f, 0x0001 },
2276 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00002277
2278 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00002279 { 0x0d, 0xf880 }
françois romieudaf9df62009-10-07 12:44:20 +00002280 };
françois romieubca03d52011-01-03 15:07:31 +00002281 void __iomem *ioaddr = tp->mmio_addr;
françois romieudaf9df62009-10-07 12:44:20 +00002282
françois romieu4da19632011-01-03 15:07:55 +00002283 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
françois romieudaf9df62009-10-07 12:44:20 +00002284
2285 if (rtl8168d_efuse_read(ioaddr, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002286 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002287 { 0x1f, 0x0002 },
2288 { 0x05, 0x669a },
2289 { 0x1f, 0x0005 },
2290 { 0x05, 0x8330 },
2291 { 0x06, 0x669a },
2292
2293 { 0x1f, 0x0002 }
2294 };
2295 int val;
2296
françois romieu4da19632011-01-03 15:07:55 +00002297 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00002298
françois romieu4da19632011-01-03 15:07:55 +00002299 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002300 if ((val & 0x00ff) != 0x006c) {
Joe Perchesb6bc7652010-12-21 02:16:08 -08002301 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002302 0x0065, 0x0066, 0x0067, 0x0068,
2303 0x0069, 0x006a, 0x006b, 0x006c
2304 };
2305 int i;
2306
françois romieu4da19632011-01-03 15:07:55 +00002307 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002308
2309 val &= 0xff00;
2310 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002311 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002312 }
2313 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002314 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002315 { 0x1f, 0x0002 },
2316 { 0x05, 0x2642 },
2317 { 0x1f, 0x0005 },
2318 { 0x05, 0x8330 },
2319 { 0x06, 0x2642 }
2320 };
2321
françois romieu4da19632011-01-03 15:07:55 +00002322 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00002323 }
2324
françois romieubca03d52011-01-03 15:07:31 +00002325 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00002326 rtl_writephy(tp, 0x1f, 0x0002);
2327 rtl_w1w0_phy(tp, 0x02, 0x0100, 0x0600);
2328 rtl_w1w0_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00002329
françois romieubca03d52011-01-03 15:07:31 +00002330 /* Switching regulator Slew rate */
françois romieu4da19632011-01-03 15:07:55 +00002331 rtl_writephy(tp, 0x1f, 0x0002);
2332 rtl_patchphy(tp, 0x0f, 0x0017);
françois romieudaf9df62009-10-07 12:44:20 +00002333
françois romieu4da19632011-01-03 15:07:55 +00002334 rtl_writephy(tp, 0x1f, 0x0005);
2335 rtl_writephy(tp, 0x05, 0x001b);
françois romieuf1e02ed2011-01-13 13:07:53 +00002336 if ((rtl_readphy(tp, 0x06) != 0xb300) ||
2337 (rtl_apply_firmware(tp, FIRMWARE_8168D_2) < 0)) {
françois romieubca03d52011-01-03 15:07:31 +00002338 netif_warn(tp, probe, tp->dev, "unable to apply firmware patch\n");
2339 }
2340
françois romieu4da19632011-01-03 15:07:55 +00002341 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00002342}
2343
françois romieu4da19632011-01-03 15:07:55 +00002344static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00002345{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002346 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002347 { 0x1f, 0x0002 },
2348 { 0x10, 0x0008 },
2349 { 0x0d, 0x006c },
2350
2351 { 0x1f, 0x0000 },
2352 { 0x0d, 0xf880 },
2353
2354 { 0x1f, 0x0001 },
2355 { 0x17, 0x0cc0 },
2356
2357 { 0x1f, 0x0001 },
2358 { 0x0b, 0xa4d8 },
2359 { 0x09, 0x281c },
2360 { 0x07, 0x2883 },
2361 { 0x0a, 0x6b35 },
2362 { 0x1d, 0x3da4 },
2363 { 0x1c, 0xeffd },
2364 { 0x14, 0x7f52 },
2365 { 0x18, 0x7fc6 },
2366 { 0x08, 0x0601 },
2367 { 0x06, 0x4063 },
2368 { 0x10, 0xf074 },
2369 { 0x1f, 0x0003 },
2370 { 0x13, 0x0789 },
2371 { 0x12, 0xf4bd },
2372 { 0x1a, 0x04fd },
2373 { 0x14, 0x84b0 },
2374 { 0x1f, 0x0000 },
2375 { 0x00, 0x9200 },
2376
2377 { 0x1f, 0x0005 },
2378 { 0x01, 0x0340 },
2379 { 0x1f, 0x0001 },
2380 { 0x04, 0x4000 },
2381 { 0x03, 0x1d21 },
2382 { 0x02, 0x0c32 },
2383 { 0x01, 0x0200 },
2384 { 0x00, 0x5554 },
2385 { 0x04, 0x4800 },
2386 { 0x04, 0x4000 },
2387 { 0x04, 0xf000 },
2388 { 0x03, 0xdf01 },
2389 { 0x02, 0xdf20 },
2390 { 0x01, 0x101a },
2391 { 0x00, 0xa0ff },
2392 { 0x04, 0xf800 },
2393 { 0x04, 0xf000 },
2394 { 0x1f, 0x0000 },
2395
2396 { 0x1f, 0x0007 },
2397 { 0x1e, 0x0023 },
2398 { 0x16, 0x0000 },
2399 { 0x1f, 0x0000 }
2400 };
2401
françois romieu4da19632011-01-03 15:07:55 +00002402 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02002403}
2404
françois romieue6de30d2011-01-03 15:08:37 +00002405static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
2406{
2407 static const struct phy_reg phy_reg_init[] = {
2408 { 0x1f, 0x0001 },
2409 { 0x17, 0x0cc0 },
2410
2411 { 0x1f, 0x0007 },
2412 { 0x1e, 0x002d },
2413 { 0x18, 0x0040 },
2414 { 0x1f, 0x0000 }
2415 };
2416
2417 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2418 rtl_patchphy(tp, 0x0d, 1 << 5);
2419}
2420
françois romieu4da19632011-01-03 15:07:55 +00002421static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02002422{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002423 static const struct phy_reg phy_reg_init[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02002424 { 0x1f, 0x0003 },
2425 { 0x08, 0x441d },
2426 { 0x01, 0x9100 },
2427 { 0x1f, 0x0000 }
2428 };
2429
françois romieu4da19632011-01-03 15:07:55 +00002430 rtl_writephy(tp, 0x1f, 0x0000);
2431 rtl_patchphy(tp, 0x11, 1 << 12);
2432 rtl_patchphy(tp, 0x19, 1 << 13);
2433 rtl_patchphy(tp, 0x10, 1 << 15);
Francois Romieu2857ffb2008-08-02 21:08:49 +02002434
françois romieu4da19632011-01-03 15:07:55 +00002435 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu2857ffb2008-08-02 21:08:49 +02002436}
2437
Francois Romieu5615d9f2007-08-17 17:50:46 +02002438static void rtl_hw_phy_config(struct net_device *dev)
2439{
2440 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu5615d9f2007-08-17 17:50:46 +02002441
2442 rtl8169_print_mac_version(tp);
2443
2444 switch (tp->mac_version) {
2445 case RTL_GIGA_MAC_VER_01:
2446 break;
2447 case RTL_GIGA_MAC_VER_02:
2448 case RTL_GIGA_MAC_VER_03:
françois romieu4da19632011-01-03 15:07:55 +00002449 rtl8169s_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02002450 break;
2451 case RTL_GIGA_MAC_VER_04:
françois romieu4da19632011-01-03 15:07:55 +00002452 rtl8169sb_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02002453 break;
françois romieu2e9558562009-08-10 19:44:19 +00002454 case RTL_GIGA_MAC_VER_05:
françois romieu4da19632011-01-03 15:07:55 +00002455 rtl8169scd_hw_phy_config(tp);
françois romieu2e9558562009-08-10 19:44:19 +00002456 break;
françois romieu8c7006a2009-08-10 19:43:29 +00002457 case RTL_GIGA_MAC_VER_06:
françois romieu4da19632011-01-03 15:07:55 +00002458 rtl8169sce_hw_phy_config(tp);
françois romieu8c7006a2009-08-10 19:43:29 +00002459 break;
Francois Romieu2857ffb2008-08-02 21:08:49 +02002460 case RTL_GIGA_MAC_VER_07:
2461 case RTL_GIGA_MAC_VER_08:
2462 case RTL_GIGA_MAC_VER_09:
françois romieu4da19632011-01-03 15:07:55 +00002463 rtl8102e_hw_phy_config(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02002464 break;
Francois Romieu236b8082008-05-30 16:11:48 +02002465 case RTL_GIGA_MAC_VER_11:
françois romieu4da19632011-01-03 15:07:55 +00002466 rtl8168bb_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02002467 break;
2468 case RTL_GIGA_MAC_VER_12:
françois romieu4da19632011-01-03 15:07:55 +00002469 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02002470 break;
2471 case RTL_GIGA_MAC_VER_17:
françois romieu4da19632011-01-03 15:07:55 +00002472 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02002473 break;
Francois Romieu867763c2007-08-17 18:21:58 +02002474 case RTL_GIGA_MAC_VER_18:
françois romieu4da19632011-01-03 15:07:55 +00002475 rtl8168cp_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02002476 break;
2477 case RTL_GIGA_MAC_VER_19:
françois romieu4da19632011-01-03 15:07:55 +00002478 rtl8168c_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02002479 break;
Francois Romieu7da97ec2007-10-18 15:20:43 +02002480 case RTL_GIGA_MAC_VER_20:
françois romieu4da19632011-01-03 15:07:55 +00002481 rtl8168c_2_hw_phy_config(tp);
Francois Romieu7da97ec2007-10-18 15:20:43 +02002482 break;
Francois Romieu197ff762008-06-28 13:16:02 +02002483 case RTL_GIGA_MAC_VER_21:
françois romieu4da19632011-01-03 15:07:55 +00002484 rtl8168c_3_hw_phy_config(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02002485 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02002486 case RTL_GIGA_MAC_VER_22:
françois romieu4da19632011-01-03 15:07:55 +00002487 rtl8168c_4_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02002488 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02002489 case RTL_GIGA_MAC_VER_23:
Francois Romieu7f3e3d32008-07-20 18:53:20 +02002490 case RTL_GIGA_MAC_VER_24:
françois romieu4da19632011-01-03 15:07:55 +00002491 rtl8168cp_2_hw_phy_config(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02002492 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02002493 case RTL_GIGA_MAC_VER_25:
françois romieubca03d52011-01-03 15:07:31 +00002494 rtl8168d_1_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00002495 break;
2496 case RTL_GIGA_MAC_VER_26:
françois romieubca03d52011-01-03 15:07:31 +00002497 rtl8168d_2_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00002498 break;
2499 case RTL_GIGA_MAC_VER_27:
françois romieu4da19632011-01-03 15:07:55 +00002500 rtl8168d_3_hw_phy_config(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02002501 break;
françois romieue6de30d2011-01-03 15:08:37 +00002502 case RTL_GIGA_MAC_VER_28:
2503 rtl8168d_4_hw_phy_config(tp);
2504 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02002505
Francois Romieu5615d9f2007-08-17 17:50:46 +02002506 default:
2507 break;
2508 }
2509}
2510
Linus Torvalds1da177e2005-04-16 15:20:36 -07002511static void rtl8169_phy_timer(unsigned long __opaque)
2512{
2513 struct net_device *dev = (struct net_device *)__opaque;
2514 struct rtl8169_private *tp = netdev_priv(dev);
2515 struct timer_list *timer = &tp->timer;
2516 void __iomem *ioaddr = tp->mmio_addr;
2517 unsigned long timeout = RTL8169_PHY_TIMEOUT;
2518
Francois Romieubcf0bf92006-07-26 23:14:13 +02002519 assert(tp->mac_version > RTL_GIGA_MAC_VER_01);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002520
Francois Romieu64e4bfb2006-08-17 12:43:06 +02002521 if (!(tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002522 return;
2523
2524 spin_lock_irq(&tp->lock);
2525
françois romieu4da19632011-01-03 15:07:55 +00002526 if (tp->phy_reset_pending(tp)) {
Francois Romieu5b0384f2006-08-16 16:00:01 +02002527 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002528 * A busy loop could burn quite a few cycles on nowadays CPU.
2529 * Let's delay the execution of the timer for a few ticks.
2530 */
2531 timeout = HZ/10;
2532 goto out_mod_timer;
2533 }
2534
2535 if (tp->link_ok(ioaddr))
2536 goto out_unlock;
2537
Joe Perchesbf82c182010-02-09 11:49:50 +00002538 netif_warn(tp, link, dev, "PHY reset until link up\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002539
françois romieu4da19632011-01-03 15:07:55 +00002540 tp->phy_reset_enable(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002541
2542out_mod_timer:
2543 mod_timer(timer, jiffies + timeout);
2544out_unlock:
2545 spin_unlock_irq(&tp->lock);
2546}
2547
2548static inline void rtl8169_delete_timer(struct net_device *dev)
2549{
2550 struct rtl8169_private *tp = netdev_priv(dev);
2551 struct timer_list *timer = &tp->timer;
2552
Francois Romieue179bb72007-08-17 15:05:21 +02002553 if (tp->mac_version <= RTL_GIGA_MAC_VER_01)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002554 return;
2555
2556 del_timer_sync(timer);
2557}
2558
2559static inline void rtl8169_request_timer(struct net_device *dev)
2560{
2561 struct rtl8169_private *tp = netdev_priv(dev);
2562 struct timer_list *timer = &tp->timer;
2563
Francois Romieue179bb72007-08-17 15:05:21 +02002564 if (tp->mac_version <= RTL_GIGA_MAC_VER_01)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002565 return;
2566
Francois Romieu2efa53f2007-03-09 00:00:05 +01002567 mod_timer(timer, jiffies + RTL8169_PHY_TIMEOUT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002568}
2569
2570#ifdef CONFIG_NET_POLL_CONTROLLER
2571/*
2572 * Polling 'interrupt' - used by things like netconsole to send skbs
2573 * without having to re-enable interrupts. It's not called while
2574 * the interrupt routine is executing.
2575 */
2576static void rtl8169_netpoll(struct net_device *dev)
2577{
2578 struct rtl8169_private *tp = netdev_priv(dev);
2579 struct pci_dev *pdev = tp->pci_dev;
2580
2581 disable_irq(pdev->irq);
David Howells7d12e782006-10-05 14:55:46 +01002582 rtl8169_interrupt(pdev->irq, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002583 enable_irq(pdev->irq);
2584}
2585#endif
2586
2587static void rtl8169_release_board(struct pci_dev *pdev, struct net_device *dev,
2588 void __iomem *ioaddr)
2589{
2590 iounmap(ioaddr);
2591 pci_release_regions(pdev);
françois romieu87aeec72010-04-26 11:42:06 +00002592 pci_clear_mwi(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002593 pci_disable_device(pdev);
2594 free_netdev(dev);
2595}
2596
Francois Romieubf793292006-11-01 00:53:05 +01002597static void rtl8169_phy_reset(struct net_device *dev,
2598 struct rtl8169_private *tp)
2599{
Francois Romieu07d3f512007-02-21 22:40:46 +01002600 unsigned int i;
Francois Romieubf793292006-11-01 00:53:05 +01002601
françois romieu4da19632011-01-03 15:07:55 +00002602 tp->phy_reset_enable(tp);
Francois Romieubf793292006-11-01 00:53:05 +01002603 for (i = 0; i < 100; i++) {
françois romieu4da19632011-01-03 15:07:55 +00002604 if (!tp->phy_reset_pending(tp))
Francois Romieubf793292006-11-01 00:53:05 +01002605 return;
2606 msleep(1);
2607 }
Joe Perchesbf82c182010-02-09 11:49:50 +00002608 netif_err(tp, link, dev, "PHY reset failed\n");
Francois Romieubf793292006-11-01 00:53:05 +01002609}
2610
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002611static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002612{
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002613 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002614
Francois Romieu5615d9f2007-08-17 17:50:46 +02002615 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002616
Marcus Sundberg773328942008-07-10 21:28:08 +02002617 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
2618 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
2619 RTL_W8(0x82, 0x01);
2620 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002621
Francois Romieu6dccd162007-02-13 23:38:05 +01002622 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
2623
2624 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
2625 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002626
Francois Romieubcf0bf92006-07-26 23:14:13 +02002627 if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002628 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
2629 RTL_W8(0x82, 0x01);
2630 dprintk("Set PHY Reg 0x0bh = 0x00h\n");
françois romieu4da19632011-01-03 15:07:55 +00002631 rtl_writephy(tp, 0x0b, 0x0000); //w 0x0b 15 0 0
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002632 }
2633
Francois Romieubf793292006-11-01 00:53:05 +01002634 rtl8169_phy_reset(dev, tp);
2635
Francois Romieu901dda22007-02-21 00:10:20 +01002636 /*
2637 * rtl8169_set_speed_xmii takes good care of the Fast Ethernet
2638 * only 8101. Don't panic.
2639 */
2640 rtl8169_set_speed(dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002641
Joe Perchesbf82c182010-02-09 11:49:50 +00002642 if (RTL_R8(PHYstatus) & TBI_Enable)
2643 netif_info(tp, link, dev, "TBI auto-negotiating\n");
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002644}
2645
Francois Romieu773d2022007-01-31 23:47:43 +01002646static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
2647{
2648 void __iomem *ioaddr = tp->mmio_addr;
2649 u32 high;
2650 u32 low;
2651
2652 low = addr[0] | (addr[1] << 8) | (addr[2] << 16) | (addr[3] << 24);
2653 high = addr[4] | (addr[5] << 8);
2654
2655 spin_lock_irq(&tp->lock);
2656
2657 RTL_W8(Cfg9346, Cfg9346_Unlock);
françois romieu908ba2b2010-04-26 11:42:58 +00002658
Francois Romieu773d2022007-01-31 23:47:43 +01002659 RTL_W32(MAC4, high);
françois romieu908ba2b2010-04-26 11:42:58 +00002660 RTL_R32(MAC4);
2661
Francois Romieu78f1cd02010-03-27 19:35:46 -07002662 RTL_W32(MAC0, low);
françois romieu908ba2b2010-04-26 11:42:58 +00002663 RTL_R32(MAC0);
2664
Francois Romieu773d2022007-01-31 23:47:43 +01002665 RTL_W8(Cfg9346, Cfg9346_Lock);
2666
2667 spin_unlock_irq(&tp->lock);
2668}
2669
2670static int rtl_set_mac_address(struct net_device *dev, void *p)
2671{
2672 struct rtl8169_private *tp = netdev_priv(dev);
2673 struct sockaddr *addr = p;
2674
2675 if (!is_valid_ether_addr(addr->sa_data))
2676 return -EADDRNOTAVAIL;
2677
2678 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
2679
2680 rtl_rar_set(tp, dev->dev_addr);
2681
2682 return 0;
2683}
2684
Francois Romieu5f787a12006-08-17 13:02:36 +02002685static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
2686{
2687 struct rtl8169_private *tp = netdev_priv(dev);
2688 struct mii_ioctl_data *data = if_mii(ifr);
2689
Francois Romieu8b4ab282008-11-19 22:05:25 -08002690 return netif_running(dev) ? tp->do_ioctl(tp, data, cmd) : -ENODEV;
2691}
Francois Romieu5f787a12006-08-17 13:02:36 +02002692
Francois Romieu8b4ab282008-11-19 22:05:25 -08002693static int rtl_xmii_ioctl(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd)
2694{
Francois Romieu5f787a12006-08-17 13:02:36 +02002695 switch (cmd) {
2696 case SIOCGMIIPHY:
2697 data->phy_id = 32; /* Internal PHY */
2698 return 0;
2699
2700 case SIOCGMIIREG:
françois romieu4da19632011-01-03 15:07:55 +00002701 data->val_out = rtl_readphy(tp, data->reg_num & 0x1f);
Francois Romieu5f787a12006-08-17 13:02:36 +02002702 return 0;
2703
2704 case SIOCSMIIREG:
françois romieu4da19632011-01-03 15:07:55 +00002705 rtl_writephy(tp, data->reg_num & 0x1f, data->val_in);
Francois Romieu5f787a12006-08-17 13:02:36 +02002706 return 0;
2707 }
2708 return -EOPNOTSUPP;
2709}
2710
Francois Romieu8b4ab282008-11-19 22:05:25 -08002711static int rtl_tbi_ioctl(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd)
2712{
2713 return -EOPNOTSUPP;
2714}
2715
Francois Romieu0e485152007-02-20 00:00:26 +01002716static const struct rtl_cfg_info {
2717 void (*hw_start)(struct net_device *);
2718 unsigned int region;
2719 unsigned int align;
2720 u16 intr_event;
2721 u16 napi_event;
Francois Romieuccdffb92008-07-26 14:26:06 +02002722 unsigned features;
Jean Delvaref21b75e2009-05-26 20:54:48 -07002723 u8 default_ver;
Francois Romieu0e485152007-02-20 00:00:26 +01002724} rtl_cfg_infos [] = {
2725 [RTL_CFG_0] = {
2726 .hw_start = rtl_hw_start_8169,
2727 .region = 1,
Francois Romieue9f63f32007-02-28 23:16:57 +01002728 .align = 0,
Francois Romieu0e485152007-02-20 00:00:26 +01002729 .intr_event = SYSErr | LinkChg | RxOverflow |
2730 RxFIFOOver | TxErr | TxOK | RxOK | RxErr,
Francois Romieufbac58f2007-10-04 22:51:38 +02002731 .napi_event = RxFIFOOver | TxErr | TxOK | RxOK | RxOverflow,
Jean Delvaref21b75e2009-05-26 20:54:48 -07002732 .features = RTL_FEATURE_GMII,
2733 .default_ver = RTL_GIGA_MAC_VER_01,
Francois Romieu0e485152007-02-20 00:00:26 +01002734 },
2735 [RTL_CFG_1] = {
2736 .hw_start = rtl_hw_start_8168,
2737 .region = 2,
2738 .align = 8,
françois romieu53f57352010-11-08 13:23:05 +00002739 .intr_event = SYSErr | LinkChg | RxOverflow |
Francois Romieu0e485152007-02-20 00:00:26 +01002740 TxErr | TxOK | RxOK | RxErr,
Francois Romieufbac58f2007-10-04 22:51:38 +02002741 .napi_event = TxErr | TxOK | RxOK | RxOverflow,
Jean Delvaref21b75e2009-05-26 20:54:48 -07002742 .features = RTL_FEATURE_GMII | RTL_FEATURE_MSI,
2743 .default_ver = RTL_GIGA_MAC_VER_11,
Francois Romieu0e485152007-02-20 00:00:26 +01002744 },
2745 [RTL_CFG_2] = {
2746 .hw_start = rtl_hw_start_8101,
2747 .region = 2,
2748 .align = 8,
2749 .intr_event = SYSErr | LinkChg | RxOverflow | PCSTimeout |
2750 RxFIFOOver | TxErr | TxOK | RxOK | RxErr,
Francois Romieufbac58f2007-10-04 22:51:38 +02002751 .napi_event = RxFIFOOver | TxErr | TxOK | RxOK | RxOverflow,
Jean Delvaref21b75e2009-05-26 20:54:48 -07002752 .features = RTL_FEATURE_MSI,
2753 .default_ver = RTL_GIGA_MAC_VER_13,
Francois Romieu0e485152007-02-20 00:00:26 +01002754 }
2755};
2756
Francois Romieufbac58f2007-10-04 22:51:38 +02002757/* Cfg9346_Unlock assumed. */
2758static unsigned rtl_try_msi(struct pci_dev *pdev, void __iomem *ioaddr,
2759 const struct rtl_cfg_info *cfg)
2760{
2761 unsigned msi = 0;
2762 u8 cfg2;
2763
2764 cfg2 = RTL_R8(Config2) & ~MSIEnable;
Francois Romieuccdffb92008-07-26 14:26:06 +02002765 if (cfg->features & RTL_FEATURE_MSI) {
Francois Romieufbac58f2007-10-04 22:51:38 +02002766 if (pci_enable_msi(pdev)) {
2767 dev_info(&pdev->dev, "no MSI. Back to INTx.\n");
2768 } else {
2769 cfg2 |= MSIEnable;
2770 msi = RTL_FEATURE_MSI;
2771 }
2772 }
2773 RTL_W8(Config2, cfg2);
2774 return msi;
2775}
2776
2777static void rtl_disable_msi(struct pci_dev *pdev, struct rtl8169_private *tp)
2778{
2779 if (tp->features & RTL_FEATURE_MSI) {
2780 pci_disable_msi(pdev);
2781 tp->features &= ~RTL_FEATURE_MSI;
2782 }
2783}
2784
Francois Romieu8b4ab282008-11-19 22:05:25 -08002785static const struct net_device_ops rtl8169_netdev_ops = {
2786 .ndo_open = rtl8169_open,
2787 .ndo_stop = rtl8169_close,
2788 .ndo_get_stats = rtl8169_get_stats,
Stephen Hemminger00829822008-11-20 20:14:53 -08002789 .ndo_start_xmit = rtl8169_start_xmit,
Francois Romieu8b4ab282008-11-19 22:05:25 -08002790 .ndo_tx_timeout = rtl8169_tx_timeout,
2791 .ndo_validate_addr = eth_validate_addr,
2792 .ndo_change_mtu = rtl8169_change_mtu,
2793 .ndo_set_mac_address = rtl_set_mac_address,
2794 .ndo_do_ioctl = rtl8169_ioctl,
2795 .ndo_set_multicast_list = rtl_set_rx_mode,
2796#ifdef CONFIG_R8169_VLAN
2797 .ndo_vlan_rx_register = rtl8169_vlan_rx_register,
2798#endif
2799#ifdef CONFIG_NET_POLL_CONTROLLER
2800 .ndo_poll_controller = rtl8169_netpoll,
2801#endif
2802
2803};
2804
françois romieuc0e45c12011-01-03 15:08:04 +00002805static void __devinit rtl_init_mdio_ops(struct rtl8169_private *tp)
2806{
2807 struct mdio_ops *ops = &tp->mdio_ops;
2808
2809 switch (tp->mac_version) {
2810 case RTL_GIGA_MAC_VER_27:
2811 ops->write = r8168dp_1_mdio_write;
2812 ops->read = r8168dp_1_mdio_read;
2813 break;
françois romieue6de30d2011-01-03 15:08:37 +00002814 case RTL_GIGA_MAC_VER_28:
2815 ops->write = r8168dp_2_mdio_write;
2816 ops->read = r8168dp_2_mdio_read;
2817 break;
françois romieuc0e45c12011-01-03 15:08:04 +00002818 default:
2819 ops->write = r8169_mdio_write;
2820 ops->read = r8169_mdio_read;
2821 break;
2822 }
2823}
2824
françois romieu065c27c2011-01-03 15:08:12 +00002825static void r810x_phy_power_down(struct rtl8169_private *tp)
2826{
2827 rtl_writephy(tp, 0x1f, 0x0000);
2828 rtl_writephy(tp, MII_BMCR, BMCR_PDOWN);
2829}
2830
2831static void r810x_phy_power_up(struct rtl8169_private *tp)
2832{
2833 rtl_writephy(tp, 0x1f, 0x0000);
2834 rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE);
2835}
2836
2837static void r810x_pll_power_down(struct rtl8169_private *tp)
2838{
2839 if (__rtl8169_get_wol(tp) & WAKE_ANY) {
2840 rtl_writephy(tp, 0x1f, 0x0000);
2841 rtl_writephy(tp, MII_BMCR, 0x0000);
2842 return;
2843 }
2844
2845 r810x_phy_power_down(tp);
2846}
2847
2848static void r810x_pll_power_up(struct rtl8169_private *tp)
2849{
2850 r810x_phy_power_up(tp);
2851}
2852
2853static void r8168_phy_power_up(struct rtl8169_private *tp)
2854{
2855 rtl_writephy(tp, 0x1f, 0x0000);
2856 rtl_writephy(tp, 0x0e, 0x0000);
2857 rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE);
2858}
2859
2860static void r8168_phy_power_down(struct rtl8169_private *tp)
2861{
2862 rtl_writephy(tp, 0x1f, 0x0000);
2863 rtl_writephy(tp, 0x0e, 0x0200);
2864 rtl_writephy(tp, MII_BMCR, BMCR_PDOWN);
2865}
2866
2867static void r8168_pll_power_down(struct rtl8169_private *tp)
2868{
2869 void __iomem *ioaddr = tp->mmio_addr;
2870
2871 if (tp->mac_version == RTL_GIGA_MAC_VER_27)
2872 return;
2873
2874 if (((tp->mac_version == RTL_GIGA_MAC_VER_23) ||
2875 (tp->mac_version == RTL_GIGA_MAC_VER_24)) &&
2876 (RTL_R16(CPlusCmd) & ASF)) {
2877 return;
2878 }
2879
2880 if (__rtl8169_get_wol(tp) & WAKE_ANY) {
2881 rtl_writephy(tp, 0x1f, 0x0000);
2882 rtl_writephy(tp, MII_BMCR, 0x0000);
2883
2884 RTL_W32(RxConfig, RTL_R32(RxConfig) |
2885 AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
2886 return;
2887 }
2888
2889 r8168_phy_power_down(tp);
2890
2891 switch (tp->mac_version) {
2892 case RTL_GIGA_MAC_VER_25:
2893 case RTL_GIGA_MAC_VER_26:
2894 RTL_W8(PMCH, RTL_R8(PMCH) & ~0x80);
2895 break;
2896 }
2897}
2898
2899static void r8168_pll_power_up(struct rtl8169_private *tp)
2900{
2901 void __iomem *ioaddr = tp->mmio_addr;
2902
2903 if (tp->mac_version == RTL_GIGA_MAC_VER_27)
2904 return;
2905
2906 switch (tp->mac_version) {
2907 case RTL_GIGA_MAC_VER_25:
2908 case RTL_GIGA_MAC_VER_26:
2909 RTL_W8(PMCH, RTL_R8(PMCH) | 0x80);
2910 break;
2911 }
2912
2913 r8168_phy_power_up(tp);
2914}
2915
2916static void rtl_pll_power_op(struct rtl8169_private *tp,
2917 void (*op)(struct rtl8169_private *))
2918{
2919 if (op)
2920 op(tp);
2921}
2922
2923static void rtl_pll_power_down(struct rtl8169_private *tp)
2924{
2925 rtl_pll_power_op(tp, tp->pll_power_ops.down);
2926}
2927
2928static void rtl_pll_power_up(struct rtl8169_private *tp)
2929{
2930 rtl_pll_power_op(tp, tp->pll_power_ops.up);
2931}
2932
2933static void __devinit rtl_init_pll_power_ops(struct rtl8169_private *tp)
2934{
2935 struct pll_power_ops *ops = &tp->pll_power_ops;
2936
2937 switch (tp->mac_version) {
2938 case RTL_GIGA_MAC_VER_07:
2939 case RTL_GIGA_MAC_VER_08:
2940 case RTL_GIGA_MAC_VER_09:
2941 case RTL_GIGA_MAC_VER_10:
2942 case RTL_GIGA_MAC_VER_16:
2943 ops->down = r810x_pll_power_down;
2944 ops->up = r810x_pll_power_up;
2945 break;
2946
2947 case RTL_GIGA_MAC_VER_11:
2948 case RTL_GIGA_MAC_VER_12:
2949 case RTL_GIGA_MAC_VER_17:
2950 case RTL_GIGA_MAC_VER_18:
2951 case RTL_GIGA_MAC_VER_19:
2952 case RTL_GIGA_MAC_VER_20:
2953 case RTL_GIGA_MAC_VER_21:
2954 case RTL_GIGA_MAC_VER_22:
2955 case RTL_GIGA_MAC_VER_23:
2956 case RTL_GIGA_MAC_VER_24:
2957 case RTL_GIGA_MAC_VER_25:
2958 case RTL_GIGA_MAC_VER_26:
2959 case RTL_GIGA_MAC_VER_27:
françois romieue6de30d2011-01-03 15:08:37 +00002960 case RTL_GIGA_MAC_VER_28:
françois romieu065c27c2011-01-03 15:08:12 +00002961 ops->down = r8168_pll_power_down;
2962 ops->up = r8168_pll_power_up;
2963 break;
2964
2965 default:
2966 ops->down = NULL;
2967 ops->up = NULL;
2968 break;
2969 }
2970}
2971
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002972static int __devinit
2973rtl8169_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
2974{
Francois Romieu0e485152007-02-20 00:00:26 +01002975 const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
2976 const unsigned int region = cfg->region;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002977 struct rtl8169_private *tp;
Francois Romieuccdffb92008-07-26 14:26:06 +02002978 struct mii_if_info *mii;
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002979 struct net_device *dev;
2980 void __iomem *ioaddr;
Francois Romieu07d3f512007-02-21 22:40:46 +01002981 unsigned int i;
2982 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002983
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002984 if (netif_msg_drv(&debug)) {
2985 printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
2986 MODULENAME, RTL8169_VERSION);
2987 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002988
Linus Torvalds1da177e2005-04-16 15:20:36 -07002989 dev = alloc_etherdev(sizeof (*tp));
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002990 if (!dev) {
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002991 if (netif_msg_drv(&debug))
Jeff Garzik9b91cf92006-06-27 11:39:50 -04002992 dev_err(&pdev->dev, "unable to alloc new ethernet\n");
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002993 rc = -ENOMEM;
2994 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002995 }
2996
Linus Torvalds1da177e2005-04-16 15:20:36 -07002997 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieu8b4ab282008-11-19 22:05:25 -08002998 dev->netdev_ops = &rtl8169_netdev_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002999 tp = netdev_priv(dev);
David Howellsc4028952006-11-22 14:57:56 +00003000 tp->dev = dev;
Ivan Vecera21e197f2008-04-17 22:48:41 +02003001 tp->pci_dev = pdev;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02003002 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003003
Francois Romieuccdffb92008-07-26 14:26:06 +02003004 mii = &tp->mii;
3005 mii->dev = dev;
3006 mii->mdio_read = rtl_mdio_read;
3007 mii->mdio_write = rtl_mdio_write;
3008 mii->phy_id_mask = 0x1f;
3009 mii->reg_num_mask = 0x1f;
3010 mii->supports_gmii = !!(cfg->features & RTL_FEATURE_GMII);
3011
Linus Torvalds1da177e2005-04-16 15:20:36 -07003012 /* enable device (incl. PCI PM wakeup and hotplug setup) */
3013 rc = pci_enable_device(pdev);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02003014 if (rc < 0) {
Joe Perchesbf82c182010-02-09 11:49:50 +00003015 netif_err(tp, probe, dev, "enable failure\n");
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003016 goto err_out_free_dev_1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003017 }
3018
françois romieu87aeec72010-04-26 11:42:06 +00003019 if (pci_set_mwi(pdev) < 0)
3020 netif_info(tp, probe, dev, "Mem-Wr-Inval unavailable\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003021
Linus Torvalds1da177e2005-04-16 15:20:36 -07003022 /* make sure PCI base addr 1 is MMIO */
Francois Romieubcf0bf92006-07-26 23:14:13 +02003023 if (!(pci_resource_flags(pdev, region) & IORESOURCE_MEM)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00003024 netif_err(tp, probe, dev,
3025 "region #%d not an MMIO resource, aborting\n",
3026 region);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003027 rc = -ENODEV;
françois romieu87aeec72010-04-26 11:42:06 +00003028 goto err_out_mwi_2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003029 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003030
Linus Torvalds1da177e2005-04-16 15:20:36 -07003031 /* check for weird/broken PCI region reporting */
Francois Romieubcf0bf92006-07-26 23:14:13 +02003032 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
Joe Perchesbf82c182010-02-09 11:49:50 +00003033 netif_err(tp, probe, dev,
3034 "Invalid PCI region size(s), aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003035 rc = -ENODEV;
françois romieu87aeec72010-04-26 11:42:06 +00003036 goto err_out_mwi_2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003037 }
3038
3039 rc = pci_request_regions(pdev, MODULENAME);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02003040 if (rc < 0) {
Joe Perchesbf82c182010-02-09 11:49:50 +00003041 netif_err(tp, probe, dev, "could not request regions\n");
françois romieu87aeec72010-04-26 11:42:06 +00003042 goto err_out_mwi_2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003043 }
3044
3045 tp->cp_cmd = PCIMulRW | RxChkSum;
3046
3047 if ((sizeof(dma_addr_t) > 4) &&
David S. Miller4300e8c2010-03-26 10:23:30 -07003048 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) && use_dac) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003049 tp->cp_cmd |= PCIDAC;
3050 dev->features |= NETIF_F_HIGHDMA;
3051 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07003052 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003053 if (rc < 0) {
Joe Perchesbf82c182010-02-09 11:49:50 +00003054 netif_err(tp, probe, dev, "DMA configuration failed\n");
françois romieu87aeec72010-04-26 11:42:06 +00003055 goto err_out_free_res_3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003056 }
3057 }
3058
Linus Torvalds1da177e2005-04-16 15:20:36 -07003059 /* ioremap MMIO region */
Francois Romieubcf0bf92006-07-26 23:14:13 +02003060 ioaddr = ioremap(pci_resource_start(pdev, region), R8169_REGS_SIZE);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003061 if (!ioaddr) {
Joe Perchesbf82c182010-02-09 11:49:50 +00003062 netif_err(tp, probe, dev, "cannot remap MMIO, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003063 rc = -EIO;
françois romieu87aeec72010-04-26 11:42:06 +00003064 goto err_out_free_res_3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003065 }
3066
David S. Miller4300e8c2010-03-26 10:23:30 -07003067 tp->pcie_cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
3068 if (!tp->pcie_cap)
3069 netif_info(tp, probe, dev, "no PCI Express capability\n");
3070
Karsten Wiesed78ad8c2009-04-02 01:06:01 -07003071 RTL_W16(IntrMask, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003072
3073 /* Soft reset the chip. */
3074 RTL_W8(ChipCmd, CmdReset);
3075
3076 /* Check that the chip has finished the reset. */
Francois Romieu07d3f512007-02-21 22:40:46 +01003077 for (i = 0; i < 100; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003078 if ((RTL_R8(ChipCmd) & CmdReset) == 0)
3079 break;
Francois Romieub518fa82006-08-16 15:23:13 +02003080 msleep_interruptible(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003081 }
3082
Karsten Wiesed78ad8c2009-04-02 01:06:01 -07003083 RTL_W16(IntrStatus, 0xffff);
3084
françois romieuca52efd2009-07-24 12:34:19 +00003085 pci_set_master(pdev);
3086
Linus Torvalds1da177e2005-04-16 15:20:36 -07003087 /* Identify chip attached to board */
3088 rtl8169_get_mac_version(tp, ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003089
françois romieuc0e45c12011-01-03 15:08:04 +00003090 rtl_init_mdio_ops(tp);
françois romieu065c27c2011-01-03 15:08:12 +00003091 rtl_init_pll_power_ops(tp);
françois romieuc0e45c12011-01-03 15:08:04 +00003092
Jean Delvaref21b75e2009-05-26 20:54:48 -07003093 /* Use appropriate default if unknown */
3094 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
Joe Perchesbf82c182010-02-09 11:49:50 +00003095 netif_notice(tp, probe, dev,
3096 "unknown MAC, using family default\n");
Jean Delvaref21b75e2009-05-26 20:54:48 -07003097 tp->mac_version = cfg->default_ver;
3098 }
3099
Linus Torvalds1da177e2005-04-16 15:20:36 -07003100 rtl8169_print_mac_version(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003101
Roel Kluincee60c32008-04-17 22:35:54 +02003102 for (i = 0; i < ARRAY_SIZE(rtl_chip_info); i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003103 if (tp->mac_version == rtl_chip_info[i].mac_version)
3104 break;
3105 }
Roel Kluincee60c32008-04-17 22:35:54 +02003106 if (i == ARRAY_SIZE(rtl_chip_info)) {
Jean Delvaref21b75e2009-05-26 20:54:48 -07003107 dev_err(&pdev->dev,
3108 "driver bug, MAC version not found in rtl_chip_info\n");
françois romieu87aeec72010-04-26 11:42:06 +00003109 goto err_out_msi_4;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003110 }
3111 tp->chipset = i;
3112
Francois Romieu5d06a992006-02-23 00:47:58 +01003113 RTL_W8(Cfg9346, Cfg9346_Unlock);
3114 RTL_W8(Config1, RTL_R8(Config1) | PMEnable);
3115 RTL_W8(Config5, RTL_R8(Config5) & PMEStatus);
Bruno Prémont20037fa2008-10-08 17:05:03 -07003116 if ((RTL_R8(Config3) & (LinkUp | MagicPacket)) != 0)
3117 tp->features |= RTL_FEATURE_WOL;
3118 if ((RTL_R8(Config5) & (UWF | BWF | MWF)) != 0)
3119 tp->features |= RTL_FEATURE_WOL;
Francois Romieufbac58f2007-10-04 22:51:38 +02003120 tp->features |= rtl_try_msi(pdev, ioaddr, cfg);
Francois Romieu5d06a992006-02-23 00:47:58 +01003121 RTL_W8(Cfg9346, Cfg9346_Lock);
3122
Francois Romieu66ec5d42007-11-06 22:56:10 +01003123 if ((tp->mac_version <= RTL_GIGA_MAC_VER_06) &&
3124 (RTL_R8(PHYstatus) & TBI_Enable)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003125 tp->set_speed = rtl8169_set_speed_tbi;
3126 tp->get_settings = rtl8169_gset_tbi;
3127 tp->phy_reset_enable = rtl8169_tbi_reset_enable;
3128 tp->phy_reset_pending = rtl8169_tbi_reset_pending;
3129 tp->link_ok = rtl8169_tbi_link_ok;
Francois Romieu8b4ab282008-11-19 22:05:25 -08003130 tp->do_ioctl = rtl_tbi_ioctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003131
Francois Romieu64e4bfb2006-08-17 12:43:06 +02003132 tp->phy_1000_ctrl_reg = ADVERTISE_1000FULL; /* Implied by TBI */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003133 } else {
3134 tp->set_speed = rtl8169_set_speed_xmii;
3135 tp->get_settings = rtl8169_gset_xmii;
3136 tp->phy_reset_enable = rtl8169_xmii_reset_enable;
3137 tp->phy_reset_pending = rtl8169_xmii_reset_pending;
3138 tp->link_ok = rtl8169_xmii_link_ok;
Francois Romieu8b4ab282008-11-19 22:05:25 -08003139 tp->do_ioctl = rtl_xmii_ioctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003140 }
3141
Francois Romieudf58ef52008-10-09 14:35:58 -07003142 spin_lock_init(&tp->lock);
3143
Petr Vandrovec738e1e62008-10-12 20:58:29 -07003144 tp->mmio_addr = ioaddr;
3145
Ivan Vecera7bf6bf42008-09-23 22:46:29 +00003146 /* Get MAC address */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003147 for (i = 0; i < MAC_ADDR_LEN; i++)
3148 dev->dev_addr[i] = RTL_R8(MAC0 + i);
John W. Linville6d6525b2005-09-12 10:48:57 -04003149 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003150
Linus Torvalds1da177e2005-04-16 15:20:36 -07003151 SET_ETHTOOL_OPS(dev, &rtl8169_ethtool_ops);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003152 dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
3153 dev->irq = pdev->irq;
3154 dev->base_addr = (unsigned long) ioaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003155
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003156 netif_napi_add(dev, &tp->napi, rtl8169_poll, R8169_NAPI_WEIGHT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003157
3158#ifdef CONFIG_R8169_VLAN
3159 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003160#endif
Eric Dumazet2edae082010-09-06 18:46:39 +00003161 dev->features |= NETIF_F_GRO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003162
3163 tp->intr_mask = 0xffff;
Francois Romieu0e485152007-02-20 00:00:26 +01003164 tp->hw_start = cfg->hw_start;
3165 tp->intr_event = cfg->intr_event;
3166 tp->napi_event = cfg->napi_event;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003167
Francois Romieu2efa53f2007-03-09 00:00:05 +01003168 init_timer(&tp->timer);
3169 tp->timer.data = (unsigned long) dev;
3170 tp->timer.function = rtl8169_phy_timer;
3171
Linus Torvalds1da177e2005-04-16 15:20:36 -07003172 rc = register_netdev(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003173 if (rc < 0)
françois romieu87aeec72010-04-26 11:42:06 +00003174 goto err_out_msi_4;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003175
3176 pci_set_drvdata(pdev, dev);
3177
Joe Perchesbf82c182010-02-09 11:49:50 +00003178 netif_info(tp, probe, dev, "%s at 0x%lx, %pM, XID %08x IRQ %d\n",
3179 rtl_chip_info[tp->chipset].name,
3180 dev->base_addr, dev->dev_addr,
3181 (u32)(RTL_R32(TxConfig) & 0x9cf0f8ff), dev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003182
françois romieue6de30d2011-01-03 15:08:37 +00003183 if ((tp->mac_version == RTL_GIGA_MAC_VER_27) ||
3184 (tp->mac_version == RTL_GIGA_MAC_VER_28)) {
françois romieub646d902011-01-03 15:08:21 +00003185 rtl8168_driver_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00003186 }
françois romieub646d902011-01-03 15:08:21 +00003187
Bruno Prémont8b76ab32008-10-08 17:06:25 -07003188 device_set_wakeup_enable(&pdev->dev, tp->features & RTL_FEATURE_WOL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003189
Alan Sternf3ec4f82010-06-08 15:23:51 -04003190 if (pci_dev_run_wake(pdev))
3191 pm_runtime_put_noidle(&pdev->dev);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00003192
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003193out:
3194 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003195
françois romieu87aeec72010-04-26 11:42:06 +00003196err_out_msi_4:
Francois Romieufbac58f2007-10-04 22:51:38 +02003197 rtl_disable_msi(pdev, tp);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003198 iounmap(ioaddr);
françois romieu87aeec72010-04-26 11:42:06 +00003199err_out_free_res_3:
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003200 pci_release_regions(pdev);
françois romieu87aeec72010-04-26 11:42:06 +00003201err_out_mwi_2:
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003202 pci_clear_mwi(pdev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003203 pci_disable_device(pdev);
3204err_out_free_dev_1:
3205 free_netdev(dev);
3206 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003207}
3208
Francois Romieu07d3f512007-02-21 22:40:46 +01003209static void __devexit rtl8169_remove_one(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003210{
3211 struct net_device *dev = pci_get_drvdata(pdev);
3212 struct rtl8169_private *tp = netdev_priv(dev);
3213
françois romieue6de30d2011-01-03 15:08:37 +00003214 if ((tp->mac_version == RTL_GIGA_MAC_VER_27) ||
3215 (tp->mac_version == RTL_GIGA_MAC_VER_28)) {
françois romieub646d902011-01-03 15:08:21 +00003216 rtl8168_driver_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00003217 }
françois romieub646d902011-01-03 15:08:21 +00003218
Tejun Heo23f333a2010-12-12 16:45:14 +01003219 cancel_delayed_work_sync(&tp->task);
Francois Romieueb2a0212007-02-15 23:37:21 +01003220
françois romieuf1e02ed2011-01-13 13:07:53 +00003221 rtl_release_firmware(tp);
3222
Linus Torvalds1da177e2005-04-16 15:20:36 -07003223 unregister_netdev(dev);
Ivan Veceracc098dc2009-11-29 23:12:52 -08003224
Alan Sternf3ec4f82010-06-08 15:23:51 -04003225 if (pci_dev_run_wake(pdev))
3226 pm_runtime_get_noresume(&pdev->dev);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00003227
Ivan Veceracc098dc2009-11-29 23:12:52 -08003228 /* restore original MAC address */
3229 rtl_rar_set(tp, dev->perm_addr);
3230
Francois Romieufbac58f2007-10-04 22:51:38 +02003231 rtl_disable_msi(pdev, tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003232 rtl8169_release_board(pdev, dev, tp->mmio_addr);
3233 pci_set_drvdata(pdev, NULL);
3234}
3235
Linus Torvalds1da177e2005-04-16 15:20:36 -07003236static int rtl8169_open(struct net_device *dev)
3237{
3238 struct rtl8169_private *tp = netdev_priv(dev);
françois romieueee3a962011-01-08 02:17:26 +00003239 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003240 struct pci_dev *pdev = tp->pci_dev;
Francois Romieu99f252b2007-04-02 22:59:59 +02003241 int retval = -ENOMEM;
3242
Rafael J. Wysockie1759442010-03-14 14:33:51 +00003243 pm_runtime_get_sync(&pdev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003244
Neil Hormanc0cd8842010-03-29 13:16:02 -07003245 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003246 * Rx and Tx desscriptors needs 256 bytes alignment.
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00003247 * dma_alloc_coherent provides more.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003248 */
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00003249 tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
3250 &tp->TxPhyAddr, GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003251 if (!tp->TxDescArray)
Rafael J. Wysockie1759442010-03-14 14:33:51 +00003252 goto err_pm_runtime_put;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003253
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00003254 tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
3255 &tp->RxPhyAddr, GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003256 if (!tp->RxDescArray)
Francois Romieu99f252b2007-04-02 22:59:59 +02003257 goto err_free_tx_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003258
3259 retval = rtl8169_init_ring(dev);
3260 if (retval < 0)
Francois Romieu99f252b2007-04-02 22:59:59 +02003261 goto err_free_rx_1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003262
David Howellsc4028952006-11-22 14:57:56 +00003263 INIT_DELAYED_WORK(&tp->task, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003264
Francois Romieu99f252b2007-04-02 22:59:59 +02003265 smp_mb();
3266
Francois Romieufbac58f2007-10-04 22:51:38 +02003267 retval = request_irq(dev->irq, rtl8169_interrupt,
3268 (tp->features & RTL_FEATURE_MSI) ? 0 : IRQF_SHARED,
Francois Romieu99f252b2007-04-02 22:59:59 +02003269 dev->name, dev);
3270 if (retval < 0)
3271 goto err_release_ring_2;
3272
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003273 napi_enable(&tp->napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003274
françois romieueee3a962011-01-08 02:17:26 +00003275 rtl8169_init_phy(dev, tp);
3276
3277 /*
3278 * Pretend we are using VLANs; This bypasses a nasty bug where
3279 * Interrupts stop flowing on high load on 8110SCd controllers.
3280 */
3281 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
3282 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) | RxVlan);
3283
françois romieu065c27c2011-01-03 15:08:12 +00003284 rtl_pll_power_up(tp);
3285
Francois Romieu07ce4062007-02-23 23:36:39 +01003286 rtl_hw_start(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003287
3288 rtl8169_request_timer(dev);
3289
Rafael J. Wysockie1759442010-03-14 14:33:51 +00003290 tp->saved_wolopts = 0;
3291 pm_runtime_put_noidle(&pdev->dev);
3292
françois romieueee3a962011-01-08 02:17:26 +00003293 rtl8169_check_link_status(dev, tp, ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003294out:
3295 return retval;
3296
Francois Romieu99f252b2007-04-02 22:59:59 +02003297err_release_ring_2:
3298 rtl8169_rx_clear(tp);
3299err_free_rx_1:
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00003300 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
3301 tp->RxPhyAddr);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00003302 tp->RxDescArray = NULL;
Francois Romieu99f252b2007-04-02 22:59:59 +02003303err_free_tx_0:
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00003304 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
3305 tp->TxPhyAddr);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00003306 tp->TxDescArray = NULL;
3307err_pm_runtime_put:
3308 pm_runtime_put_noidle(&pdev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003309 goto out;
3310}
3311
françois romieue6de30d2011-01-03 15:08:37 +00003312static void rtl8169_hw_reset(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003313{
françois romieue6de30d2011-01-03 15:08:37 +00003314 void __iomem *ioaddr = tp->mmio_addr;
3315
Linus Torvalds1da177e2005-04-16 15:20:36 -07003316 /* Disable interrupts */
3317 rtl8169_irq_mask_and_ack(ioaddr);
3318
françois romieue6de30d2011-01-03 15:08:37 +00003319 if (tp->mac_version == RTL_GIGA_MAC_VER_28) {
3320 while (RTL_R8(TxPoll) & NPQ)
3321 udelay(20);
3322
3323 }
3324
Linus Torvalds1da177e2005-04-16 15:20:36 -07003325 /* Reset the chipset */
3326 RTL_W8(ChipCmd, CmdReset);
3327
3328 /* PCI commit */
3329 RTL_R8(ChipCmd);
3330}
3331
Francois Romieu7f796d82007-06-11 23:04:41 +02003332static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01003333{
3334 void __iomem *ioaddr = tp->mmio_addr;
3335 u32 cfg = rtl8169_rx_config;
3336
3337 cfg |= (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
3338 RTL_W32(RxConfig, cfg);
3339
3340 /* Set DMA burst size and Interframe Gap Time */
3341 RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
3342 (InterFrameGap << TxInterFrameGapShift));
3343}
3344
Francois Romieu07ce4062007-02-23 23:36:39 +01003345static void rtl_hw_start(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003346{
3347 struct rtl8169_private *tp = netdev_priv(dev);
3348 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu07d3f512007-02-21 22:40:46 +01003349 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003350
3351 /* Soft reset the chip. */
3352 RTL_W8(ChipCmd, CmdReset);
3353
3354 /* Check that the chip has finished the reset. */
Francois Romieu07d3f512007-02-21 22:40:46 +01003355 for (i = 0; i < 100; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003356 if ((RTL_R8(ChipCmd) & CmdReset) == 0)
3357 break;
Francois Romieub518fa82006-08-16 15:23:13 +02003358 msleep_interruptible(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003359 }
3360
Francois Romieu07ce4062007-02-23 23:36:39 +01003361 tp->hw_start(dev);
3362
Francois Romieu07ce4062007-02-23 23:36:39 +01003363 netif_start_queue(dev);
3364}
3365
3366
Francois Romieu7f796d82007-06-11 23:04:41 +02003367static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp,
3368 void __iomem *ioaddr)
3369{
3370 /*
3371 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
3372 * register to be written before TxDescAddrLow to work.
3373 * Switching from MMIO to I/O access fixes the issue as well.
3374 */
3375 RTL_W32(TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07003376 RTL_W32(TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d82007-06-11 23:04:41 +02003377 RTL_W32(RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07003378 RTL_W32(RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d82007-06-11 23:04:41 +02003379}
3380
3381static u16 rtl_rw_cpluscmd(void __iomem *ioaddr)
3382{
3383 u16 cmd;
3384
3385 cmd = RTL_R16(CPlusCmd);
3386 RTL_W16(CPlusCmd, cmd);
3387 return cmd;
3388}
3389
Eric Dumazetfdd7b4c2009-06-09 04:01:02 -07003390static void rtl_set_rx_max_size(void __iomem *ioaddr, unsigned int rx_buf_sz)
Francois Romieu7f796d82007-06-11 23:04:41 +02003391{
3392 /* Low hurts. Let's disable the filtering. */
Raimonds Cicans207d6e82009-10-26 10:52:37 +00003393 RTL_W16(RxMaxSize, rx_buf_sz + 1);
Francois Romieu7f796d82007-06-11 23:04:41 +02003394}
3395
Francois Romieu6dccd162007-02-13 23:38:05 +01003396static void rtl8169_set_magic_reg(void __iomem *ioaddr, unsigned mac_version)
3397{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003398 static const struct {
Francois Romieu6dccd162007-02-13 23:38:05 +01003399 u32 mac_version;
3400 u32 clk;
3401 u32 val;
3402 } cfg2_info [] = {
3403 { RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
3404 { RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
3405 { RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
3406 { RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
3407 }, *p = cfg2_info;
3408 unsigned int i;
3409 u32 clk;
3410
3411 clk = RTL_R8(Config2) & PCI_Clock_66MHz;
Francois Romieucadf1852008-01-03 23:38:38 +01003412 for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
Francois Romieu6dccd162007-02-13 23:38:05 +01003413 if ((p->mac_version == mac_version) && (p->clk == clk)) {
3414 RTL_W32(0x7c, p->val);
3415 break;
3416 }
3417 }
3418}
3419
Francois Romieu07ce4062007-02-23 23:36:39 +01003420static void rtl_hw_start_8169(struct net_device *dev)
3421{
3422 struct rtl8169_private *tp = netdev_priv(dev);
3423 void __iomem *ioaddr = tp->mmio_addr;
3424 struct pci_dev *pdev = tp->pci_dev;
Francois Romieu07ce4062007-02-23 23:36:39 +01003425
Francois Romieu9cb427b2006-11-02 00:10:16 +01003426 if (tp->mac_version == RTL_GIGA_MAC_VER_05) {
3427 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) | PCIMulRW);
3428 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x08);
3429 }
3430
Linus Torvalds1da177e2005-04-16 15:20:36 -07003431 RTL_W8(Cfg9346, Cfg9346_Unlock);
Francois Romieu9cb427b2006-11-02 00:10:16 +01003432 if ((tp->mac_version == RTL_GIGA_MAC_VER_01) ||
3433 (tp->mac_version == RTL_GIGA_MAC_VER_02) ||
3434 (tp->mac_version == RTL_GIGA_MAC_VER_03) ||
3435 (tp->mac_version == RTL_GIGA_MAC_VER_04))
3436 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
3437
françois romieuf0298f82011-01-03 15:07:42 +00003438 RTL_W8(EarlyTxThres, NoEarlyTx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003439
Eric Dumazet6f0333b2010-10-11 11:17:47 +00003440 rtl_set_rx_max_size(ioaddr, rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003441
Francois Romieuc946b302007-10-04 00:42:50 +02003442 if ((tp->mac_version == RTL_GIGA_MAC_VER_01) ||
3443 (tp->mac_version == RTL_GIGA_MAC_VER_02) ||
3444 (tp->mac_version == RTL_GIGA_MAC_VER_03) ||
3445 (tp->mac_version == RTL_GIGA_MAC_VER_04))
3446 rtl_set_rx_tx_config_registers(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003447
Francois Romieu7f796d82007-06-11 23:04:41 +02003448 tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
Francois Romieubcf0bf92006-07-26 23:14:13 +02003449
3450 if ((tp->mac_version == RTL_GIGA_MAC_VER_02) ||
3451 (tp->mac_version == RTL_GIGA_MAC_VER_03)) {
Joe Perches06fa7352007-10-18 21:15:00 +02003452 dprintk("Set MAC Reg C+CR Offset 0xE0. "
Linus Torvalds1da177e2005-04-16 15:20:36 -07003453 "Bit-3 and bit-14 MUST be 1\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +02003454 tp->cp_cmd |= (1 << 14);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003455 }
3456
Francois Romieubcf0bf92006-07-26 23:14:13 +02003457 RTL_W16(CPlusCmd, tp->cp_cmd);
3458
Francois Romieu6dccd162007-02-13 23:38:05 +01003459 rtl8169_set_magic_reg(ioaddr, tp->mac_version);
3460
Linus Torvalds1da177e2005-04-16 15:20:36 -07003461 /*
3462 * Undocumented corner. Supposedly:
3463 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
3464 */
3465 RTL_W16(IntrMitigate, 0x0000);
3466
Francois Romieu7f796d82007-06-11 23:04:41 +02003467 rtl_set_rx_tx_desc_registers(tp, ioaddr);
Francois Romieu9cb427b2006-11-02 00:10:16 +01003468
Francois Romieuc946b302007-10-04 00:42:50 +02003469 if ((tp->mac_version != RTL_GIGA_MAC_VER_01) &&
3470 (tp->mac_version != RTL_GIGA_MAC_VER_02) &&
3471 (tp->mac_version != RTL_GIGA_MAC_VER_03) &&
3472 (tp->mac_version != RTL_GIGA_MAC_VER_04)) {
3473 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
3474 rtl_set_rx_tx_config_registers(tp);
3475 }
3476
Linus Torvalds1da177e2005-04-16 15:20:36 -07003477 RTL_W8(Cfg9346, Cfg9346_Lock);
Francois Romieub518fa82006-08-16 15:23:13 +02003478
3479 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
3480 RTL_R8(IntrMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003481
3482 RTL_W32(RxMissed, 0);
3483
Francois Romieu07ce4062007-02-23 23:36:39 +01003484 rtl_set_rx_mode(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003485
3486 /* no early-rx interrupts */
3487 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
Francois Romieu6dccd162007-02-13 23:38:05 +01003488
3489 /* Enable all known interrupts by setting the interrupt mask. */
Francois Romieu0e485152007-02-20 00:00:26 +01003490 RTL_W16(IntrMask, tp->intr_event);
Francois Romieu07ce4062007-02-23 23:36:39 +01003491}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003492
Francois Romieu9c14cea2008-07-05 00:21:15 +02003493static void rtl_tx_performance_tweak(struct pci_dev *pdev, u16 force)
Francois Romieu458a9f62008-08-02 15:50:02 +02003494{
Francois Romieu9c14cea2008-07-05 00:21:15 +02003495 struct net_device *dev = pci_get_drvdata(pdev);
3496 struct rtl8169_private *tp = netdev_priv(dev);
3497 int cap = tp->pcie_cap;
Francois Romieu458a9f62008-08-02 15:50:02 +02003498
Francois Romieu9c14cea2008-07-05 00:21:15 +02003499 if (cap) {
3500 u16 ctl;
3501
3502 pci_read_config_word(pdev, cap + PCI_EXP_DEVCTL, &ctl);
3503 ctl = (ctl & ~PCI_EXP_DEVCTL_READRQ) | force;
3504 pci_write_config_word(pdev, cap + PCI_EXP_DEVCTL, ctl);
3505 }
Francois Romieu458a9f62008-08-02 15:50:02 +02003506}
3507
françois romieu650e8d52011-01-03 15:08:29 +00003508static void rtl_csi_access_enable(void __iomem *ioaddr, u32 bits)
Francois Romieudacf8152008-08-02 20:44:13 +02003509{
3510 u32 csi;
3511
3512 csi = rtl_csi_read(ioaddr, 0x070c) & 0x00ffffff;
françois romieu650e8d52011-01-03 15:08:29 +00003513 rtl_csi_write(ioaddr, 0x070c, csi | bits);
3514}
3515
françois romieue6de30d2011-01-03 15:08:37 +00003516static void rtl_csi_access_enable_1(void __iomem *ioaddr)
3517{
3518 rtl_csi_access_enable(ioaddr, 0x17000000);
3519}
3520
françois romieu650e8d52011-01-03 15:08:29 +00003521static void rtl_csi_access_enable_2(void __iomem *ioaddr)
3522{
3523 rtl_csi_access_enable(ioaddr, 0x27000000);
Francois Romieudacf8152008-08-02 20:44:13 +02003524}
3525
3526struct ephy_info {
3527 unsigned int offset;
3528 u16 mask;
3529 u16 bits;
3530};
3531
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003532static void rtl_ephy_init(void __iomem *ioaddr, const struct ephy_info *e, int len)
Francois Romieudacf8152008-08-02 20:44:13 +02003533{
3534 u16 w;
3535
3536 while (len-- > 0) {
3537 w = (rtl_ephy_read(ioaddr, e->offset) & ~e->mask) | e->bits;
3538 rtl_ephy_write(ioaddr, e->offset, w);
3539 e++;
3540 }
3541}
3542
Francois Romieub726e492008-06-28 12:22:59 +02003543static void rtl_disable_clock_request(struct pci_dev *pdev)
3544{
3545 struct net_device *dev = pci_get_drvdata(pdev);
3546 struct rtl8169_private *tp = netdev_priv(dev);
3547 int cap = tp->pcie_cap;
3548
3549 if (cap) {
3550 u16 ctl;
3551
3552 pci_read_config_word(pdev, cap + PCI_EXP_LNKCTL, &ctl);
3553 ctl &= ~PCI_EXP_LNKCTL_CLKREQ_EN;
3554 pci_write_config_word(pdev, cap + PCI_EXP_LNKCTL, ctl);
3555 }
3556}
3557
françois romieue6de30d2011-01-03 15:08:37 +00003558static void rtl_enable_clock_request(struct pci_dev *pdev)
3559{
3560 struct net_device *dev = pci_get_drvdata(pdev);
3561 struct rtl8169_private *tp = netdev_priv(dev);
3562 int cap = tp->pcie_cap;
3563
3564 if (cap) {
3565 u16 ctl;
3566
3567 pci_read_config_word(pdev, cap + PCI_EXP_LNKCTL, &ctl);
3568 ctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
3569 pci_write_config_word(pdev, cap + PCI_EXP_LNKCTL, ctl);
3570 }
3571}
3572
Francois Romieub726e492008-06-28 12:22:59 +02003573#define R8168_CPCMD_QUIRK_MASK (\
3574 EnableBist | \
3575 Mac_dbgo_oe | \
3576 Force_half_dup | \
3577 Force_rxflow_en | \
3578 Force_txflow_en | \
3579 Cxpl_dbg_sel | \
3580 ASF | \
3581 PktCntrDisable | \
3582 Mac_dbgo_sel)
3583
Francois Romieu219a1e92008-06-28 11:58:39 +02003584static void rtl_hw_start_8168bb(void __iomem *ioaddr, struct pci_dev *pdev)
3585{
Francois Romieub726e492008-06-28 12:22:59 +02003586 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
3587
3588 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
3589
Francois Romieu2e68ae42008-06-28 12:00:55 +02003590 rtl_tx_performance_tweak(pdev,
3591 (0x5 << MAX_READ_REQUEST_SHIFT) | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieu219a1e92008-06-28 11:58:39 +02003592}
3593
3594static void rtl_hw_start_8168bef(void __iomem *ioaddr, struct pci_dev *pdev)
3595{
3596 rtl_hw_start_8168bb(ioaddr, pdev);
Francois Romieub726e492008-06-28 12:22:59 +02003597
françois romieuf0298f82011-01-03 15:07:42 +00003598 RTL_W8(MaxTxPacketSize, TxPacketMax);
Francois Romieub726e492008-06-28 12:22:59 +02003599
3600 RTL_W8(Config4, RTL_R8(Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02003601}
3602
3603static void __rtl_hw_start_8168cp(void __iomem *ioaddr, struct pci_dev *pdev)
3604{
Francois Romieub726e492008-06-28 12:22:59 +02003605 RTL_W8(Config1, RTL_R8(Config1) | Speed_down);
3606
3607 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
3608
Francois Romieu219a1e92008-06-28 11:58:39 +02003609 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
Francois Romieub726e492008-06-28 12:22:59 +02003610
3611 rtl_disable_clock_request(pdev);
3612
3613 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
Francois Romieu219a1e92008-06-28 11:58:39 +02003614}
3615
Francois Romieuef3386f2008-06-29 12:24:30 +02003616static void rtl_hw_start_8168cp_1(void __iomem *ioaddr, struct pci_dev *pdev)
Francois Romieu219a1e92008-06-28 11:58:39 +02003617{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003618 static const struct ephy_info e_info_8168cp[] = {
Francois Romieub726e492008-06-28 12:22:59 +02003619 { 0x01, 0, 0x0001 },
3620 { 0x02, 0x0800, 0x1000 },
3621 { 0x03, 0, 0x0042 },
3622 { 0x06, 0x0080, 0x0000 },
3623 { 0x07, 0, 0x2000 }
3624 };
3625
françois romieu650e8d52011-01-03 15:08:29 +00003626 rtl_csi_access_enable_2(ioaddr);
Francois Romieub726e492008-06-28 12:22:59 +02003627
3628 rtl_ephy_init(ioaddr, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
3629
Francois Romieu219a1e92008-06-28 11:58:39 +02003630 __rtl_hw_start_8168cp(ioaddr, pdev);
3631}
3632
Francois Romieuef3386f2008-06-29 12:24:30 +02003633static void rtl_hw_start_8168cp_2(void __iomem *ioaddr, struct pci_dev *pdev)
3634{
françois romieu650e8d52011-01-03 15:08:29 +00003635 rtl_csi_access_enable_2(ioaddr);
Francois Romieuef3386f2008-06-29 12:24:30 +02003636
3637 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
3638
3639 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
3640
3641 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
3642}
3643
Francois Romieu7f3e3d32008-07-20 18:53:20 +02003644static void rtl_hw_start_8168cp_3(void __iomem *ioaddr, struct pci_dev *pdev)
3645{
françois romieu650e8d52011-01-03 15:08:29 +00003646 rtl_csi_access_enable_2(ioaddr);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02003647
3648 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
3649
3650 /* Magic. */
3651 RTL_W8(DBG_REG, 0x20);
3652
françois romieuf0298f82011-01-03 15:07:42 +00003653 RTL_W8(MaxTxPacketSize, TxPacketMax);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02003654
3655 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
3656
3657 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
3658}
3659
Francois Romieu219a1e92008-06-28 11:58:39 +02003660static void rtl_hw_start_8168c_1(void __iomem *ioaddr, struct pci_dev *pdev)
3661{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003662 static const struct ephy_info e_info_8168c_1[] = {
Francois Romieub726e492008-06-28 12:22:59 +02003663 { 0x02, 0x0800, 0x1000 },
3664 { 0x03, 0, 0x0002 },
3665 { 0x06, 0x0080, 0x0000 }
3666 };
3667
françois romieu650e8d52011-01-03 15:08:29 +00003668 rtl_csi_access_enable_2(ioaddr);
Francois Romieub726e492008-06-28 12:22:59 +02003669
3670 RTL_W8(DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
3671
3672 rtl_ephy_init(ioaddr, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
3673
Francois Romieu219a1e92008-06-28 11:58:39 +02003674 __rtl_hw_start_8168cp(ioaddr, pdev);
3675}
3676
3677static void rtl_hw_start_8168c_2(void __iomem *ioaddr, struct pci_dev *pdev)
3678{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003679 static const struct ephy_info e_info_8168c_2[] = {
Francois Romieub726e492008-06-28 12:22:59 +02003680 { 0x01, 0, 0x0001 },
3681 { 0x03, 0x0400, 0x0220 }
3682 };
3683
françois romieu650e8d52011-01-03 15:08:29 +00003684 rtl_csi_access_enable_2(ioaddr);
Francois Romieub726e492008-06-28 12:22:59 +02003685
3686 rtl_ephy_init(ioaddr, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
3687
Francois Romieu219a1e92008-06-28 11:58:39 +02003688 __rtl_hw_start_8168cp(ioaddr, pdev);
3689}
3690
Francois Romieu197ff762008-06-28 13:16:02 +02003691static void rtl_hw_start_8168c_3(void __iomem *ioaddr, struct pci_dev *pdev)
3692{
3693 rtl_hw_start_8168c_2(ioaddr, pdev);
3694}
3695
Francois Romieu6fb07052008-06-29 11:54:28 +02003696static void rtl_hw_start_8168c_4(void __iomem *ioaddr, struct pci_dev *pdev)
3697{
françois romieu650e8d52011-01-03 15:08:29 +00003698 rtl_csi_access_enable_2(ioaddr);
Francois Romieu6fb07052008-06-29 11:54:28 +02003699
3700 __rtl_hw_start_8168cp(ioaddr, pdev);
3701}
3702
Francois Romieu5b538df2008-07-20 16:22:45 +02003703static void rtl_hw_start_8168d(void __iomem *ioaddr, struct pci_dev *pdev)
3704{
françois romieu650e8d52011-01-03 15:08:29 +00003705 rtl_csi_access_enable_2(ioaddr);
Francois Romieu5b538df2008-07-20 16:22:45 +02003706
3707 rtl_disable_clock_request(pdev);
3708
françois romieuf0298f82011-01-03 15:07:42 +00003709 RTL_W8(MaxTxPacketSize, TxPacketMax);
Francois Romieu5b538df2008-07-20 16:22:45 +02003710
3711 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
3712
3713 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
3714}
3715
françois romieue6de30d2011-01-03 15:08:37 +00003716static void rtl_hw_start_8168d_4(void __iomem *ioaddr, struct pci_dev *pdev)
3717{
3718 static const struct ephy_info e_info_8168d_4[] = {
3719 { 0x0b, ~0, 0x48 },
3720 { 0x19, 0x20, 0x50 },
3721 { 0x0c, ~0, 0x20 }
3722 };
3723 int i;
3724
3725 rtl_csi_access_enable_1(ioaddr);
3726
3727 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
3728
3729 RTL_W8(MaxTxPacketSize, TxPacketMax);
3730
3731 for (i = 0; i < ARRAY_SIZE(e_info_8168d_4); i++) {
3732 const struct ephy_info *e = e_info_8168d_4 + i;
3733 u16 w;
3734
3735 w = rtl_ephy_read(ioaddr, e->offset);
3736 rtl_ephy_write(ioaddr, 0x03, (w & e->mask) | e->bits);
3737 }
3738
3739 rtl_enable_clock_request(pdev);
3740}
3741
Francois Romieu07ce4062007-02-23 23:36:39 +01003742static void rtl_hw_start_8168(struct net_device *dev)
3743{
Francois Romieu2dd99532007-06-11 23:22:52 +02003744 struct rtl8169_private *tp = netdev_priv(dev);
3745 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu0e485152007-02-20 00:00:26 +01003746 struct pci_dev *pdev = tp->pci_dev;
Francois Romieu2dd99532007-06-11 23:22:52 +02003747
3748 RTL_W8(Cfg9346, Cfg9346_Unlock);
3749
françois romieuf0298f82011-01-03 15:07:42 +00003750 RTL_W8(MaxTxPacketSize, TxPacketMax);
Francois Romieu2dd99532007-06-11 23:22:52 +02003751
Eric Dumazet6f0333b2010-10-11 11:17:47 +00003752 rtl_set_rx_max_size(ioaddr, rx_buf_sz);
Francois Romieu2dd99532007-06-11 23:22:52 +02003753
Francois Romieu0e485152007-02-20 00:00:26 +01003754 tp->cp_cmd |= RTL_R16(CPlusCmd) | PktCntrDisable | INTT_1;
Francois Romieu2dd99532007-06-11 23:22:52 +02003755
3756 RTL_W16(CPlusCmd, tp->cp_cmd);
3757
Francois Romieu0e485152007-02-20 00:00:26 +01003758 RTL_W16(IntrMitigate, 0x5151);
3759
3760 /* Work around for RxFIFO overflow. */
Ivan Vecerab5ba6d12011-01-27 12:24:11 +01003761 if (tp->mac_version == RTL_GIGA_MAC_VER_11 ||
3762 tp->mac_version == RTL_GIGA_MAC_VER_22) {
Francois Romieu0e485152007-02-20 00:00:26 +01003763 tp->intr_event |= RxFIFOOver | PCSTimeout;
3764 tp->intr_event &= ~RxOverflow;
3765 }
Francois Romieu2dd99532007-06-11 23:22:52 +02003766
3767 rtl_set_rx_tx_desc_registers(tp, ioaddr);
3768
Francois Romieub8363902008-06-01 12:31:57 +02003769 rtl_set_rx_mode(dev);
3770
3771 RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
3772 (InterFrameGap << TxInterFrameGapShift));
Francois Romieu2dd99532007-06-11 23:22:52 +02003773
3774 RTL_R8(IntrMask);
3775
Francois Romieu219a1e92008-06-28 11:58:39 +02003776 switch (tp->mac_version) {
3777 case RTL_GIGA_MAC_VER_11:
3778 rtl_hw_start_8168bb(ioaddr, pdev);
3779 break;
3780
3781 case RTL_GIGA_MAC_VER_12:
3782 case RTL_GIGA_MAC_VER_17:
3783 rtl_hw_start_8168bef(ioaddr, pdev);
3784 break;
3785
3786 case RTL_GIGA_MAC_VER_18:
Francois Romieuef3386f2008-06-29 12:24:30 +02003787 rtl_hw_start_8168cp_1(ioaddr, pdev);
Francois Romieu219a1e92008-06-28 11:58:39 +02003788 break;
3789
3790 case RTL_GIGA_MAC_VER_19:
3791 rtl_hw_start_8168c_1(ioaddr, pdev);
3792 break;
3793
3794 case RTL_GIGA_MAC_VER_20:
3795 rtl_hw_start_8168c_2(ioaddr, pdev);
3796 break;
3797
Francois Romieu197ff762008-06-28 13:16:02 +02003798 case RTL_GIGA_MAC_VER_21:
3799 rtl_hw_start_8168c_3(ioaddr, pdev);
3800 break;
3801
Francois Romieu6fb07052008-06-29 11:54:28 +02003802 case RTL_GIGA_MAC_VER_22:
3803 rtl_hw_start_8168c_4(ioaddr, pdev);
3804 break;
3805
Francois Romieuef3386f2008-06-29 12:24:30 +02003806 case RTL_GIGA_MAC_VER_23:
3807 rtl_hw_start_8168cp_2(ioaddr, pdev);
3808 break;
3809
Francois Romieu7f3e3d32008-07-20 18:53:20 +02003810 case RTL_GIGA_MAC_VER_24:
3811 rtl_hw_start_8168cp_3(ioaddr, pdev);
3812 break;
3813
Francois Romieu5b538df2008-07-20 16:22:45 +02003814 case RTL_GIGA_MAC_VER_25:
françois romieudaf9df62009-10-07 12:44:20 +00003815 case RTL_GIGA_MAC_VER_26:
3816 case RTL_GIGA_MAC_VER_27:
Francois Romieu5b538df2008-07-20 16:22:45 +02003817 rtl_hw_start_8168d(ioaddr, pdev);
3818 break;
3819
françois romieue6de30d2011-01-03 15:08:37 +00003820 case RTL_GIGA_MAC_VER_28:
3821 rtl_hw_start_8168d_4(ioaddr, pdev);
3822 break;
3823
Francois Romieu219a1e92008-06-28 11:58:39 +02003824 default:
3825 printk(KERN_ERR PFX "%s: unknown chipset (mac_version = %d).\n",
3826 dev->name, tp->mac_version);
3827 break;
3828 }
Francois Romieu2dd99532007-06-11 23:22:52 +02003829
Francois Romieu0e485152007-02-20 00:00:26 +01003830 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
3831
Francois Romieub8363902008-06-01 12:31:57 +02003832 RTL_W8(Cfg9346, Cfg9346_Lock);
3833
Francois Romieu2dd99532007-06-11 23:22:52 +02003834 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
Francois Romieu6dccd162007-02-13 23:38:05 +01003835
Francois Romieu0e485152007-02-20 00:00:26 +01003836 RTL_W16(IntrMask, tp->intr_event);
Francois Romieu07ce4062007-02-23 23:36:39 +01003837}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003838
Francois Romieu2857ffb2008-08-02 21:08:49 +02003839#define R810X_CPCMD_QUIRK_MASK (\
3840 EnableBist | \
3841 Mac_dbgo_oe | \
3842 Force_half_dup | \
françois romieu5edcc532009-08-10 19:41:52 +00003843 Force_rxflow_en | \
Francois Romieu2857ffb2008-08-02 21:08:49 +02003844 Force_txflow_en | \
3845 Cxpl_dbg_sel | \
3846 ASF | \
3847 PktCntrDisable | \
3848 PCIDAC | \
3849 PCIMulRW)
3850
3851static void rtl_hw_start_8102e_1(void __iomem *ioaddr, struct pci_dev *pdev)
3852{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003853 static const struct ephy_info e_info_8102e_1[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02003854 { 0x01, 0, 0x6e65 },
3855 { 0x02, 0, 0x091f },
3856 { 0x03, 0, 0xc2f9 },
3857 { 0x06, 0, 0xafb5 },
3858 { 0x07, 0, 0x0e00 },
3859 { 0x19, 0, 0xec80 },
3860 { 0x01, 0, 0x2e65 },
3861 { 0x01, 0, 0x6e65 }
3862 };
3863 u8 cfg1;
3864
françois romieu650e8d52011-01-03 15:08:29 +00003865 rtl_csi_access_enable_2(ioaddr);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003866
3867 RTL_W8(DBG_REG, FIX_NAK_1);
3868
3869 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
3870
3871 RTL_W8(Config1,
3872 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
3873 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
3874
3875 cfg1 = RTL_R8(Config1);
3876 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
3877 RTL_W8(Config1, cfg1 & ~LEDS0);
3878
3879 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R810X_CPCMD_QUIRK_MASK);
3880
3881 rtl_ephy_init(ioaddr, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
3882}
3883
3884static void rtl_hw_start_8102e_2(void __iomem *ioaddr, struct pci_dev *pdev)
3885{
françois romieu650e8d52011-01-03 15:08:29 +00003886 rtl_csi_access_enable_2(ioaddr);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003887
3888 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
3889
3890 RTL_W8(Config1, MEMMAP | IOMAP | VPD | PMEnable);
3891 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
3892
3893 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R810X_CPCMD_QUIRK_MASK);
3894}
3895
3896static void rtl_hw_start_8102e_3(void __iomem *ioaddr, struct pci_dev *pdev)
3897{
3898 rtl_hw_start_8102e_2(ioaddr, pdev);
3899
3900 rtl_ephy_write(ioaddr, 0x03, 0xc2f9);
3901}
3902
Francois Romieu07ce4062007-02-23 23:36:39 +01003903static void rtl_hw_start_8101(struct net_device *dev)
3904{
Francois Romieucdf1a602007-06-11 23:29:50 +02003905 struct rtl8169_private *tp = netdev_priv(dev);
3906 void __iomem *ioaddr = tp->mmio_addr;
3907 struct pci_dev *pdev = tp->pci_dev;
3908
Francois Romieue3cf0cc2007-08-17 14:55:46 +02003909 if ((tp->mac_version == RTL_GIGA_MAC_VER_13) ||
3910 (tp->mac_version == RTL_GIGA_MAC_VER_16)) {
Francois Romieu9c14cea2008-07-05 00:21:15 +02003911 int cap = tp->pcie_cap;
3912
3913 if (cap) {
3914 pci_write_config_word(pdev, cap + PCI_EXP_DEVCTL,
3915 PCI_EXP_DEVCTL_NOSNOOP_EN);
3916 }
Francois Romieucdf1a602007-06-11 23:29:50 +02003917 }
3918
Francois Romieu2857ffb2008-08-02 21:08:49 +02003919 switch (tp->mac_version) {
3920 case RTL_GIGA_MAC_VER_07:
3921 rtl_hw_start_8102e_1(ioaddr, pdev);
3922 break;
3923
3924 case RTL_GIGA_MAC_VER_08:
3925 rtl_hw_start_8102e_3(ioaddr, pdev);
3926 break;
3927
3928 case RTL_GIGA_MAC_VER_09:
3929 rtl_hw_start_8102e_2(ioaddr, pdev);
3930 break;
Francois Romieucdf1a602007-06-11 23:29:50 +02003931 }
3932
3933 RTL_W8(Cfg9346, Cfg9346_Unlock);
3934
françois romieuf0298f82011-01-03 15:07:42 +00003935 RTL_W8(MaxTxPacketSize, TxPacketMax);
Francois Romieucdf1a602007-06-11 23:29:50 +02003936
Eric Dumazet6f0333b2010-10-11 11:17:47 +00003937 rtl_set_rx_max_size(ioaddr, rx_buf_sz);
Francois Romieucdf1a602007-06-11 23:29:50 +02003938
3939 tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
3940
3941 RTL_W16(CPlusCmd, tp->cp_cmd);
3942
3943 RTL_W16(IntrMitigate, 0x0000);
3944
3945 rtl_set_rx_tx_desc_registers(tp, ioaddr);
3946
3947 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
3948 rtl_set_rx_tx_config_registers(tp);
3949
3950 RTL_W8(Cfg9346, Cfg9346_Lock);
3951
3952 RTL_R8(IntrMask);
3953
Francois Romieucdf1a602007-06-11 23:29:50 +02003954 rtl_set_rx_mode(dev);
3955
Francois Romieu0e485152007-02-20 00:00:26 +01003956 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
3957
Francois Romieucdf1a602007-06-11 23:29:50 +02003958 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
Francois Romieu6dccd162007-02-13 23:38:05 +01003959
Francois Romieu0e485152007-02-20 00:00:26 +01003960 RTL_W16(IntrMask, tp->intr_event);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003961}
3962
3963static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
3964{
Linus Torvalds1da177e2005-04-16 15:20:36 -07003965 if (new_mtu < ETH_ZLEN || new_mtu > SafeMtu)
3966 return -EINVAL;
3967
3968 dev->mtu = new_mtu;
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00003969 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003970}
3971
3972static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
3973{
Al Viro95e09182007-12-22 18:55:39 +00003974 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003975 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
3976}
3977
Eric Dumazet6f0333b2010-10-11 11:17:47 +00003978static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
3979 void **data_buff, struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003980{
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00003981 dma_unmap_single(&tp->pci_dev->dev, le64_to_cpu(desc->addr), rx_buf_sz,
Stanislaw Gruszka231aee62010-10-20 22:25:38 +00003982 DMA_FROM_DEVICE);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00003983
Eric Dumazet6f0333b2010-10-11 11:17:47 +00003984 kfree(*data_buff);
3985 *data_buff = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003986 rtl8169_make_unusable_by_asic(desc);
3987}
3988
3989static inline void rtl8169_mark_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
3990{
3991 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
3992
3993 desc->opts1 = cpu_to_le32(DescOwn | eor | rx_buf_sz);
3994}
3995
3996static inline void rtl8169_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
3997 u32 rx_buf_sz)
3998{
3999 desc->addr = cpu_to_le64(mapping);
4000 wmb();
4001 rtl8169_mark_to_asic(desc, rx_buf_sz);
4002}
4003
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004004static inline void *rtl8169_align(void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004005{
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004006 return (void *)ALIGN((long)data, 16);
4007}
4008
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00004009static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
4010 struct RxDesc *desc)
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004011{
4012 void *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004013 dma_addr_t mapping;
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00004014 struct device *d = &tp->pci_dev->dev;
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00004015 struct net_device *dev = tp->dev;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004016 int node = dev->dev.parent ? dev_to_node(dev->dev.parent) : -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004017
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004018 data = kmalloc_node(rx_buf_sz, GFP_KERNEL, node);
4019 if (!data)
4020 return NULL;
Francois Romieue9f63f32007-02-28 23:16:57 +01004021
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004022 if (rtl8169_align(data) != data) {
4023 kfree(data);
4024 data = kmalloc_node(rx_buf_sz + 15, GFP_KERNEL, node);
4025 if (!data)
4026 return NULL;
4027 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004028
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00004029 mapping = dma_map_single(d, rtl8169_align(data), rx_buf_sz,
Stanislaw Gruszka231aee62010-10-20 22:25:38 +00004030 DMA_FROM_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00004031 if (unlikely(dma_mapping_error(d, mapping))) {
4032 if (net_ratelimit())
4033 netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004034 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00004035 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004036
4037 rtl8169_map_to_asic(desc, mapping, rx_buf_sz);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004038 return data;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004039
4040err_out:
4041 kfree(data);
4042 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004043}
4044
4045static void rtl8169_rx_clear(struct rtl8169_private *tp)
4046{
Francois Romieu07d3f512007-02-21 22:40:46 +01004047 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004048
4049 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004050 if (tp->Rx_databuff[i]) {
4051 rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004052 tp->RxDescArray + i);
4053 }
4054 }
4055}
4056
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00004057static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004058{
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00004059 desc->opts1 |= cpu_to_le32(RingEnd);
4060}
Francois Romieu5b0384f2006-08-16 16:00:01 +02004061
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00004062static int rtl8169_rx_fill(struct rtl8169_private *tp)
4063{
4064 unsigned int i;
4065
4066 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004067 void *data;
Francois Romieu4ae47c22007-06-16 23:28:45 +02004068
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004069 if (tp->Rx_databuff[i])
Linus Torvalds1da177e2005-04-16 15:20:36 -07004070 continue;
Francois Romieubcf0bf92006-07-26 23:14:13 +02004071
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00004072 data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004073 if (!data) {
4074 rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00004075 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004076 }
4077 tp->Rx_databuff[i] = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004078 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004079
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00004080 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
4081 return 0;
4082
4083err_out:
4084 rtl8169_rx_clear(tp);
4085 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004086}
4087
4088static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
4089{
4090 tp->dirty_tx = tp->dirty_rx = tp->cur_tx = tp->cur_rx = 0;
4091}
4092
4093static int rtl8169_init_ring(struct net_device *dev)
4094{
4095 struct rtl8169_private *tp = netdev_priv(dev);
4096
4097 rtl8169_init_ring_indexes(tp);
4098
4099 memset(tp->tx_skb, 0x0, NUM_TX_DESC * sizeof(struct ring_info));
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004100 memset(tp->Rx_databuff, 0x0, NUM_RX_DESC * sizeof(void *));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004101
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00004102 return rtl8169_rx_fill(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004103}
4104
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00004105static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004106 struct TxDesc *desc)
4107{
4108 unsigned int len = tx_skb->len;
4109
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00004110 dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);
4111
Linus Torvalds1da177e2005-04-16 15:20:36 -07004112 desc->opts1 = 0x00;
4113 desc->opts2 = 0x00;
4114 desc->addr = 0x00;
4115 tx_skb->len = 0;
4116}
4117
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004118static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
4119 unsigned int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004120{
4121 unsigned int i;
4122
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004123 for (i = 0; i < n; i++) {
4124 unsigned int entry = (start + i) % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004125 struct ring_info *tx_skb = tp->tx_skb + entry;
4126 unsigned int len = tx_skb->len;
4127
4128 if (len) {
4129 struct sk_buff *skb = tx_skb->skb;
4130
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00004131 rtl8169_unmap_tx_skb(&tp->pci_dev->dev, tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004132 tp->TxDescArray + entry);
4133 if (skb) {
Stanislaw Gruszkacac4b222010-10-20 22:25:40 +00004134 tp->dev->stats.tx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004135 dev_kfree_skb(skb);
4136 tx_skb->skb = NULL;
4137 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004138 }
4139 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004140}
4141
4142static void rtl8169_tx_clear(struct rtl8169_private *tp)
4143{
4144 rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004145 tp->cur_tx = tp->dirty_tx = 0;
4146}
4147
David Howellsc4028952006-11-22 14:57:56 +00004148static void rtl8169_schedule_work(struct net_device *dev, work_func_t task)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004149{
4150 struct rtl8169_private *tp = netdev_priv(dev);
4151
David Howellsc4028952006-11-22 14:57:56 +00004152 PREPARE_DELAYED_WORK(&tp->task, task);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004153 schedule_delayed_work(&tp->task, 4);
4154}
4155
4156static void rtl8169_wait_for_quiescence(struct net_device *dev)
4157{
4158 struct rtl8169_private *tp = netdev_priv(dev);
4159 void __iomem *ioaddr = tp->mmio_addr;
4160
4161 synchronize_irq(dev->irq);
4162
4163 /* Wait for any pending NAPI task to complete */
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004164 napi_disable(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004165
4166 rtl8169_irq_mask_and_ack(ioaddr);
4167
David S. Millerd1d08d12008-01-07 20:53:33 -08004168 tp->intr_mask = 0xffff;
4169 RTL_W16(IntrMask, tp->intr_event);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004170 napi_enable(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004171}
4172
David Howellsc4028952006-11-22 14:57:56 +00004173static void rtl8169_reinit_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004174{
David Howellsc4028952006-11-22 14:57:56 +00004175 struct rtl8169_private *tp =
4176 container_of(work, struct rtl8169_private, task.work);
4177 struct net_device *dev = tp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004178 int ret;
4179
Francois Romieueb2a0212007-02-15 23:37:21 +01004180 rtnl_lock();
4181
4182 if (!netif_running(dev))
4183 goto out_unlock;
4184
4185 rtl8169_wait_for_quiescence(dev);
4186 rtl8169_close(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004187
4188 ret = rtl8169_open(dev);
4189 if (unlikely(ret < 0)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00004190 if (net_ratelimit())
4191 netif_err(tp, drv, dev,
4192 "reinit failure (status = %d). Rescheduling\n",
4193 ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004194 rtl8169_schedule_work(dev, rtl8169_reinit_task);
4195 }
Francois Romieueb2a0212007-02-15 23:37:21 +01004196
4197out_unlock:
4198 rtnl_unlock();
Linus Torvalds1da177e2005-04-16 15:20:36 -07004199}
4200
David Howellsc4028952006-11-22 14:57:56 +00004201static void rtl8169_reset_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004202{
David Howellsc4028952006-11-22 14:57:56 +00004203 struct rtl8169_private *tp =
4204 container_of(work, struct rtl8169_private, task.work);
4205 struct net_device *dev = tp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004206
Francois Romieueb2a0212007-02-15 23:37:21 +01004207 rtnl_lock();
4208
Linus Torvalds1da177e2005-04-16 15:20:36 -07004209 if (!netif_running(dev))
Francois Romieueb2a0212007-02-15 23:37:21 +01004210 goto out_unlock;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004211
4212 rtl8169_wait_for_quiescence(dev);
4213
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004214 rtl8169_rx_interrupt(dev, tp, tp->mmio_addr, ~(u32)0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004215 rtl8169_tx_clear(tp);
4216
4217 if (tp->dirty_rx == tp->cur_rx) {
4218 rtl8169_init_ring_indexes(tp);
Francois Romieu07ce4062007-02-23 23:36:39 +01004219 rtl_hw_start(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004220 netif_wake_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02004221 rtl8169_check_link_status(dev, tp, tp->mmio_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004222 } else {
Joe Perchesbf82c182010-02-09 11:49:50 +00004223 if (net_ratelimit())
4224 netif_emerg(tp, intr, dev, "Rx buffers shortage\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004225 rtl8169_schedule_work(dev, rtl8169_reset_task);
4226 }
Francois Romieueb2a0212007-02-15 23:37:21 +01004227
4228out_unlock:
4229 rtnl_unlock();
Linus Torvalds1da177e2005-04-16 15:20:36 -07004230}
4231
4232static void rtl8169_tx_timeout(struct net_device *dev)
4233{
4234 struct rtl8169_private *tp = netdev_priv(dev);
4235
françois romieue6de30d2011-01-03 15:08:37 +00004236 rtl8169_hw_reset(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004237
4238 /* Let's wait a bit while any (async) irq lands on */
4239 rtl8169_schedule_work(dev, rtl8169_reset_task);
4240}
4241
4242static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
4243 u32 opts1)
4244{
4245 struct skb_shared_info *info = skb_shinfo(skb);
4246 unsigned int cur_frag, entry;
Jeff Garzika6343af2007-07-17 05:39:58 -04004247 struct TxDesc * uninitialized_var(txd);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00004248 struct device *d = &tp->pci_dev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004249
4250 entry = tp->cur_tx;
4251 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
4252 skb_frag_t *frag = info->frags + cur_frag;
4253 dma_addr_t mapping;
4254 u32 status, len;
4255 void *addr;
4256
4257 entry = (entry + 1) % NUM_TX_DESC;
4258
4259 txd = tp->TxDescArray + entry;
4260 len = frag->size;
4261 addr = ((void *) page_address(frag->page)) + frag->page_offset;
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00004262 mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00004263 if (unlikely(dma_mapping_error(d, mapping))) {
4264 if (net_ratelimit())
4265 netif_err(tp, drv, tp->dev,
4266 "Failed to map TX fragments DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004267 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00004268 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004269
4270 /* anti gcc 2.95.3 bugware (sic) */
4271 status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
4272
4273 txd->opts1 = cpu_to_le32(status);
4274 txd->addr = cpu_to_le64(mapping);
4275
4276 tp->tx_skb[entry].len = len;
4277 }
4278
4279 if (cur_frag) {
4280 tp->tx_skb[entry].skb = skb;
4281 txd->opts1 |= cpu_to_le32(LastFrag);
4282 }
4283
4284 return cur_frag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004285
4286err_out:
4287 rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
4288 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004289}
4290
4291static inline u32 rtl8169_tso_csum(struct sk_buff *skb, struct net_device *dev)
4292{
4293 if (dev->features & NETIF_F_TSO) {
Herbert Xu79671682006-06-22 02:40:14 -07004294 u32 mss = skb_shinfo(skb)->gso_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004295
4296 if (mss)
4297 return LargeSend | ((mss & MSSMask) << MSSShift);
4298 }
Patrick McHardy84fa7932006-08-29 16:44:56 -07004299 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07004300 const struct iphdr *ip = ip_hdr(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004301
4302 if (ip->protocol == IPPROTO_TCP)
4303 return IPCS | TCPCS;
4304 else if (ip->protocol == IPPROTO_UDP)
4305 return IPCS | UDPCS;
4306 WARN_ON(1); /* we need a WARN() */
4307 }
4308 return 0;
4309}
4310
Stephen Hemminger613573252009-08-31 19:50:58 +00004311static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
4312 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004313{
4314 struct rtl8169_private *tp = netdev_priv(dev);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004315 unsigned int entry = tp->cur_tx % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004316 struct TxDesc *txd = tp->TxDescArray + entry;
4317 void __iomem *ioaddr = tp->mmio_addr;
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00004318 struct device *d = &tp->pci_dev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004319 dma_addr_t mapping;
4320 u32 status, len;
4321 u32 opts1;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004322 int frags;
Francois Romieu5b0384f2006-08-16 16:00:01 +02004323
Linus Torvalds1da177e2005-04-16 15:20:36 -07004324 if (unlikely(TX_BUFFS_AVAIL(tp) < skb_shinfo(skb)->nr_frags)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00004325 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004326 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004327 }
4328
4329 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004330 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004331
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004332 len = skb_headlen(skb);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00004333 mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00004334 if (unlikely(dma_mapping_error(d, mapping))) {
4335 if (net_ratelimit())
4336 netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004337 goto err_dma_0;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00004338 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004339
4340 tp->tx_skb[entry].len = len;
4341 txd->addr = cpu_to_le64(mapping);
4342 txd->opts2 = cpu_to_le32(rtl8169_tx_vlan_tag(tp, skb));
4343
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004344 opts1 = DescOwn | rtl8169_tso_csum(skb, dev);
4345
4346 frags = rtl8169_xmit_frags(tp, skb, opts1);
4347 if (frags < 0)
4348 goto err_dma_1;
4349 else if (frags)
4350 opts1 |= FirstFrag;
4351 else {
4352 opts1 |= FirstFrag | LastFrag;
4353 tp->tx_skb[entry].skb = skb;
4354 }
4355
Linus Torvalds1da177e2005-04-16 15:20:36 -07004356 wmb();
4357
4358 /* anti gcc 2.95.3 bugware (sic) */
4359 status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
4360 txd->opts1 = cpu_to_le32(status);
4361
Linus Torvalds1da177e2005-04-16 15:20:36 -07004362 tp->cur_tx += frags + 1;
4363
David Dillow4c020a92010-03-03 16:33:10 +00004364 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07004365
Francois Romieu275391a2007-02-23 23:50:28 +01004366 RTL_W8(TxPoll, NPQ); /* set polling bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -07004367
4368 if (TX_BUFFS_AVAIL(tp) < MAX_SKB_FRAGS) {
4369 netif_stop_queue(dev);
4370 smp_rmb();
4371 if (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)
4372 netif_wake_queue(dev);
4373 }
4374
Stephen Hemminger613573252009-08-31 19:50:58 +00004375 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004376
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004377err_dma_1:
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00004378 rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004379err_dma_0:
4380 dev_kfree_skb(skb);
4381 dev->stats.tx_dropped++;
4382 return NETDEV_TX_OK;
4383
4384err_stop_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07004385 netif_stop_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02004386 dev->stats.tx_dropped++;
Stephen Hemminger613573252009-08-31 19:50:58 +00004387 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004388}
4389
4390static void rtl8169_pcierr_interrupt(struct net_device *dev)
4391{
4392 struct rtl8169_private *tp = netdev_priv(dev);
4393 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004394 u16 pci_status, pci_cmd;
4395
4396 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
4397 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
4398
Joe Perchesbf82c182010-02-09 11:49:50 +00004399 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
4400 pci_cmd, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004401
4402 /*
4403 * The recovery sequence below admits a very elaborated explanation:
4404 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01004405 * - I did not see what else could be done;
4406 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004407 *
4408 * Feel free to adjust to your needs.
4409 */
Francois Romieua27993f2006-12-18 00:04:19 +01004410 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01004411 pci_cmd &= ~PCI_COMMAND_PARITY;
4412 else
4413 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
4414
4415 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004416
4417 pci_write_config_word(pdev, PCI_STATUS,
4418 pci_status & (PCI_STATUS_DETECTED_PARITY |
4419 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
4420 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
4421
4422 /* The infamous DAC f*ckup only happens at boot time */
4423 if ((tp->cp_cmd & PCIDAC) && !tp->dirty_rx && !tp->cur_rx) {
françois romieue6de30d2011-01-03 15:08:37 +00004424 void __iomem *ioaddr = tp->mmio_addr;
4425
Joe Perchesbf82c182010-02-09 11:49:50 +00004426 netif_info(tp, intr, dev, "disabling PCI DAC\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004427 tp->cp_cmd &= ~PCIDAC;
4428 RTL_W16(CPlusCmd, tp->cp_cmd);
4429 dev->features &= ~NETIF_F_HIGHDMA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004430 }
4431
françois romieue6de30d2011-01-03 15:08:37 +00004432 rtl8169_hw_reset(tp);
Francois Romieud03902b2006-11-23 00:00:42 +01004433
4434 rtl8169_schedule_work(dev, rtl8169_reinit_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004435}
4436
Francois Romieu07d3f512007-02-21 22:40:46 +01004437static void rtl8169_tx_interrupt(struct net_device *dev,
4438 struct rtl8169_private *tp,
4439 void __iomem *ioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004440{
4441 unsigned int dirty_tx, tx_left;
4442
Linus Torvalds1da177e2005-04-16 15:20:36 -07004443 dirty_tx = tp->dirty_tx;
4444 smp_rmb();
4445 tx_left = tp->cur_tx - dirty_tx;
4446
4447 while (tx_left > 0) {
4448 unsigned int entry = dirty_tx % NUM_TX_DESC;
4449 struct ring_info *tx_skb = tp->tx_skb + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004450 u32 status;
4451
4452 rmb();
4453 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
4454 if (status & DescOwn)
4455 break;
4456
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00004457 rtl8169_unmap_tx_skb(&tp->pci_dev->dev, tx_skb,
4458 tp->TxDescArray + entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004459 if (status & LastFrag) {
Stanislaw Gruszkacac4b222010-10-20 22:25:40 +00004460 dev->stats.tx_packets++;
4461 dev->stats.tx_bytes += tx_skb->skb->len;
Eric Dumazet87433bf2009-06-09 22:55:53 +00004462 dev_kfree_skb(tx_skb->skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004463 tx_skb->skb = NULL;
4464 }
4465 dirty_tx++;
4466 tx_left--;
4467 }
4468
4469 if (tp->dirty_tx != dirty_tx) {
4470 tp->dirty_tx = dirty_tx;
4471 smp_wmb();
4472 if (netif_queue_stopped(dev) &&
4473 (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)) {
4474 netif_wake_queue(dev);
4475 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02004476 /*
4477 * 8168 hack: TxPoll requests are lost when the Tx packets are
4478 * too close. Let's kick an extra TxPoll request when a burst
4479 * of start_xmit activity is detected (if it is not detected,
4480 * it is slow enough). -- FR
4481 */
4482 smp_rmb();
4483 if (tp->cur_tx != dirty_tx)
4484 RTL_W8(TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004485 }
4486}
4487
Francois Romieu126fa4b2005-05-12 20:09:17 -04004488static inline int rtl8169_fragmented_frame(u32 status)
4489{
4490 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
4491}
4492
Eric Dumazetadea1ac72010-09-05 20:04:05 -07004493static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004494{
Linus Torvalds1da177e2005-04-16 15:20:36 -07004495 u32 status = opts1 & RxProtoMask;
4496
4497 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
Shan Weid5d3ebe2010-11-12 00:15:25 +00004498 ((status == RxProtoUDP) && !(opts1 & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004499 skb->ip_summed = CHECKSUM_UNNECESSARY;
4500 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07004501 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004502}
4503
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004504static struct sk_buff *rtl8169_try_rx_copy(void *data,
4505 struct rtl8169_private *tp,
4506 int pkt_size,
4507 dma_addr_t addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004508{
Stephen Hemmingerb4496552007-06-17 01:06:49 +02004509 struct sk_buff *skb;
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00004510 struct device *d = &tp->pci_dev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004511
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004512 data = rtl8169_align(data);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00004513 dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004514 prefetch(data);
4515 skb = netdev_alloc_skb_ip_align(tp->dev, pkt_size);
4516 if (skb)
4517 memcpy(skb->data, data, pkt_size);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00004518 dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);
4519
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004520 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004521}
4522
Eric Dumazet630b9432010-03-31 02:08:31 +00004523/*
4524 * Warning : rtl8169_rx_interrupt() might be called :
4525 * 1) from NAPI (softirq) context
4526 * (polling = 1 : we should call netif_receive_skb())
4527 * 2) from process context (rtl8169_reset_task())
4528 * (polling = 0 : we must call netif_rx() instead)
4529 */
Francois Romieu07d3f512007-02-21 22:40:46 +01004530static int rtl8169_rx_interrupt(struct net_device *dev,
4531 struct rtl8169_private *tp,
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004532 void __iomem *ioaddr, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004533{
4534 unsigned int cur_rx, rx_left;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004535 unsigned int count;
Eric Dumazet630b9432010-03-31 02:08:31 +00004536 int polling = (budget != ~(u32)0) ? 1 : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004537
Linus Torvalds1da177e2005-04-16 15:20:36 -07004538 cur_rx = tp->cur_rx;
4539 rx_left = NUM_RX_DESC + tp->dirty_rx - cur_rx;
Francois Romieu865c6522008-05-11 14:51:00 +02004540 rx_left = min(rx_left, budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004541
Richard Dawe4dcb7d32005-05-27 21:12:00 +02004542 for (; rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004543 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04004544 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004545 u32 status;
4546
4547 rmb();
Francois Romieu126fa4b2005-05-12 20:09:17 -04004548 status = le32_to_cpu(desc->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004549
4550 if (status & DescOwn)
4551 break;
Richard Dawe4dcb7d32005-05-27 21:12:00 +02004552 if (unlikely(status & RxRES)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00004553 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
4554 status);
Francois Romieucebf8cc2007-10-18 12:06:54 +02004555 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004556 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02004557 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004558 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02004559 dev->stats.rx_crc_errors++;
Francois Romieu9dccf612006-05-14 12:31:17 +02004560 if (status & RxFOVF) {
4561 rtl8169_schedule_work(dev, rtl8169_reset_task);
Francois Romieucebf8cc2007-10-18 12:06:54 +02004562 dev->stats.rx_fifo_errors++;
Francois Romieu9dccf612006-05-14 12:31:17 +02004563 }
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004564 rtl8169_mark_to_asic(desc, rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004565 } else {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004566 struct sk_buff *skb;
Stephen Hemmingerb4496552007-06-17 01:06:49 +02004567 dma_addr_t addr = le64_to_cpu(desc->addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004568 int pkt_size = (status & 0x00001FFF) - 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004569
Francois Romieu126fa4b2005-05-12 20:09:17 -04004570 /*
4571 * The driver does not support incoming fragmented
4572 * frames. They are seen as a symptom of over-mtu
4573 * sized frames.
4574 */
4575 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02004576 dev->stats.rx_dropped++;
4577 dev->stats.rx_length_errors++;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004578 rtl8169_mark_to_asic(desc, rx_buf_sz);
Richard Dawe4dcb7d32005-05-27 21:12:00 +02004579 continue;
Francois Romieu126fa4b2005-05-12 20:09:17 -04004580 }
4581
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004582 skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
4583 tp, pkt_size, addr);
4584 rtl8169_mark_to_asic(desc, rx_buf_sz);
4585 if (!skb) {
4586 dev->stats.rx_dropped++;
4587 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004588 }
4589
Eric Dumazetadea1ac72010-09-05 20:04:05 -07004590 rtl8169_rx_csum(skb, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004591 skb_put(skb, pkt_size);
4592 skb->protocol = eth_type_trans(skb, dev);
4593
Eric Dumazet630b9432010-03-31 02:08:31 +00004594 if (rtl8169_rx_vlan_skb(tp, desc, skb, polling) < 0) {
4595 if (likely(polling))
Eric Dumazet2edae082010-09-06 18:46:39 +00004596 napi_gro_receive(&tp->napi, skb);
Eric Dumazet630b9432010-03-31 02:08:31 +00004597 else
4598 netif_rx(skb);
4599 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004600
Francois Romieucebf8cc2007-10-18 12:06:54 +02004601 dev->stats.rx_bytes += pkt_size;
4602 dev->stats.rx_packets++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004603 }
Francois Romieu6dccd162007-02-13 23:38:05 +01004604
4605 /* Work around for AMD plateform. */
Al Viro95e09182007-12-22 18:55:39 +00004606 if ((desc->opts2 & cpu_to_le32(0xfffe000)) &&
Francois Romieu6dccd162007-02-13 23:38:05 +01004607 (tp->mac_version == RTL_GIGA_MAC_VER_05)) {
4608 desc->opts2 = 0;
4609 cur_rx++;
4610 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004611 }
4612
4613 count = cur_rx - tp->cur_rx;
4614 tp->cur_rx = cur_rx;
4615
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004616 tp->dirty_rx += count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004617
4618 return count;
4619}
4620
Francois Romieu07d3f512007-02-21 22:40:46 +01004621static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004622{
Francois Romieu07d3f512007-02-21 22:40:46 +01004623 struct net_device *dev = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004624 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004625 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004626 int handled = 0;
Francois Romieu865c6522008-05-11 14:51:00 +02004627 int status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004628
David Dillowf11a3772009-05-22 15:29:34 +00004629 /* loop handling interrupts until we have no new ones or
4630 * we hit a invalid/hotplug case.
4631 */
Francois Romieu865c6522008-05-11 14:51:00 +02004632 status = RTL_R16(IntrStatus);
David Dillowf11a3772009-05-22 15:29:34 +00004633 while (status && status != 0xffff) {
4634 handled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004635
David Dillowf11a3772009-05-22 15:29:34 +00004636 /* Handle all of the error cases first. These will reset
4637 * the chip, so just exit the loop.
4638 */
4639 if (unlikely(!netif_running(dev))) {
4640 rtl8169_asic_down(ioaddr);
4641 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004642 }
David Dillowf11a3772009-05-22 15:29:34 +00004643
Francois Romieu1519e572011-02-03 12:02:36 +01004644 if (unlikely(status & RxFIFOOver)) {
4645 switch (tp->mac_version) {
4646 /* Work around for rx fifo overflow */
4647 case RTL_GIGA_MAC_VER_11:
4648 case RTL_GIGA_MAC_VER_22:
4649 case RTL_GIGA_MAC_VER_26:
4650 netif_stop_queue(dev);
4651 rtl8169_tx_timeout(dev);
4652 goto done;
4653 /* Experimental science. Pktgen proof. */
4654 case RTL_GIGA_MAC_VER_12:
4655 case RTL_GIGA_MAC_VER_25:
4656 if (status == RxFIFOOver)
4657 goto done;
4658 break;
4659 default:
4660 break;
4661 }
David Dillowf11a3772009-05-22 15:29:34 +00004662 }
4663
4664 if (unlikely(status & SYSErr)) {
4665 rtl8169_pcierr_interrupt(dev);
4666 break;
4667 }
4668
4669 if (status & LinkChg)
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +00004670 __rtl8169_check_link_status(dev, tp, ioaddr, true);
David Dillowf11a3772009-05-22 15:29:34 +00004671
4672 /* We need to see the lastest version of tp->intr_mask to
4673 * avoid ignoring an MSI interrupt and having to wait for
4674 * another event which may never come.
4675 */
4676 smp_rmb();
4677 if (status & tp->intr_mask & tp->napi_event) {
4678 RTL_W16(IntrMask, tp->intr_event & ~tp->napi_event);
4679 tp->intr_mask = ~tp->napi_event;
4680
4681 if (likely(napi_schedule_prep(&tp->napi)))
4682 __napi_schedule(&tp->napi);
Joe Perchesbf82c182010-02-09 11:49:50 +00004683 else
4684 netif_info(tp, intr, dev,
4685 "interrupt %04x in poll\n", status);
David Dillowf11a3772009-05-22 15:29:34 +00004686 }
4687
4688 /* We only get a new MSI interrupt when all active irq
4689 * sources on the chip have been acknowledged. So, ack
4690 * everything we've seen and check if new sources have become
4691 * active to avoid blocking all interrupts from the chip.
4692 */
4693 RTL_W16(IntrStatus,
4694 (status & RxFIFOOver) ? (status | RxOverflow) : status);
4695 status = RTL_R16(IntrStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004696 }
Francois Romieu1519e572011-02-03 12:02:36 +01004697done:
Linus Torvalds1da177e2005-04-16 15:20:36 -07004698 return IRQ_RETVAL(handled);
4699}
4700
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004701static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004702{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004703 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
4704 struct net_device *dev = tp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004705 void __iomem *ioaddr = tp->mmio_addr;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004706 int work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004707
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004708 work_done = rtl8169_rx_interrupt(dev, tp, ioaddr, (u32) budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004709 rtl8169_tx_interrupt(dev, tp, ioaddr);
4710
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004711 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08004712 napi_complete(napi);
David Dillowf11a3772009-05-22 15:29:34 +00004713
4714 /* We need for force the visibility of tp->intr_mask
4715 * for other CPUs, as we can loose an MSI interrupt
4716 * and potentially wait for a retransmit timeout if we don't.
4717 * The posted write to IntrMask is safe, as it will
4718 * eventually make it to the chip and we won't loose anything
4719 * until it does.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004720 */
David Dillowf11a3772009-05-22 15:29:34 +00004721 tp->intr_mask = 0xffff;
David Dillow4c020a92010-03-03 16:33:10 +00004722 wmb();
Francois Romieu0e485152007-02-20 00:00:26 +01004723 RTL_W16(IntrMask, tp->intr_event);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004724 }
4725
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004726 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004727}
Linus Torvalds1da177e2005-04-16 15:20:36 -07004728
Francois Romieu523a6092008-09-10 22:28:56 +02004729static void rtl8169_rx_missed(struct net_device *dev, void __iomem *ioaddr)
4730{
4731 struct rtl8169_private *tp = netdev_priv(dev);
4732
4733 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
4734 return;
4735
4736 dev->stats.rx_missed_errors += (RTL_R32(RxMissed) & 0xffffff);
4737 RTL_W32(RxMissed, 0);
4738}
4739
Linus Torvalds1da177e2005-04-16 15:20:36 -07004740static void rtl8169_down(struct net_device *dev)
4741{
4742 struct rtl8169_private *tp = netdev_priv(dev);
4743 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004744
4745 rtl8169_delete_timer(dev);
4746
4747 netif_stop_queue(dev);
4748
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01004749 napi_disable(&tp->napi);
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01004750
Linus Torvalds1da177e2005-04-16 15:20:36 -07004751 spin_lock_irq(&tp->lock);
4752
4753 rtl8169_asic_down(ioaddr);
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00004754 /*
4755 * At this point device interrupts can not be enabled in any function,
4756 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task,
4757 * rtl8169_reinit_task) and napi is disabled (rtl8169_poll).
4758 */
Francois Romieu523a6092008-09-10 22:28:56 +02004759 rtl8169_rx_missed(dev, ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004760
4761 spin_unlock_irq(&tp->lock);
4762
4763 synchronize_irq(dev->irq);
4764
Linus Torvalds1da177e2005-04-16 15:20:36 -07004765 /* Give a racing hard_start_xmit a few cycles to complete. */
Paul E. McKenneyfbd568a3e2005-05-01 08:59:04 -07004766 synchronize_sched(); /* FIXME: should this be synchronize_irq()? */
Linus Torvalds1da177e2005-04-16 15:20:36 -07004767
Linus Torvalds1da177e2005-04-16 15:20:36 -07004768 rtl8169_tx_clear(tp);
4769
4770 rtl8169_rx_clear(tp);
françois romieu065c27c2011-01-03 15:08:12 +00004771
4772 rtl_pll_power_down(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004773}
4774
4775static int rtl8169_close(struct net_device *dev)
4776{
4777 struct rtl8169_private *tp = netdev_priv(dev);
4778 struct pci_dev *pdev = tp->pci_dev;
4779
Rafael J. Wysockie1759442010-03-14 14:33:51 +00004780 pm_runtime_get_sync(&pdev->dev);
4781
Ivan Vecera355423d2009-02-06 21:49:57 -08004782 /* update counters before going down */
4783 rtl8169_update_counters(dev);
4784
Linus Torvalds1da177e2005-04-16 15:20:36 -07004785 rtl8169_down(dev);
4786
4787 free_irq(dev->irq, dev);
4788
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00004789 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
4790 tp->RxPhyAddr);
4791 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
4792 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004793 tp->TxDescArray = NULL;
4794 tp->RxDescArray = NULL;
4795
Rafael J. Wysockie1759442010-03-14 14:33:51 +00004796 pm_runtime_put_sync(&pdev->dev);
4797
Linus Torvalds1da177e2005-04-16 15:20:36 -07004798 return 0;
4799}
4800
Francois Romieu07ce4062007-02-23 23:36:39 +01004801static void rtl_set_rx_mode(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004802{
4803 struct rtl8169_private *tp = netdev_priv(dev);
4804 void __iomem *ioaddr = tp->mmio_addr;
4805 unsigned long flags;
4806 u32 mc_filter[2]; /* Multicast hash filter */
Francois Romieu07d3f512007-02-21 22:40:46 +01004807 int rx_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004808 u32 tmp = 0;
4809
4810 if (dev->flags & IFF_PROMISC) {
4811 /* Unconditionally log net taps. */
Joe Perchesbf82c182010-02-09 11:49:50 +00004812 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004813 rx_mode =
4814 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
4815 AcceptAllPhys;
4816 mc_filter[1] = mc_filter[0] = 0xffffffff;
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00004817 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
Joe Perches8e95a202009-12-03 07:58:21 +00004818 (dev->flags & IFF_ALLMULTI)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004819 /* Too many to filter perfectly -- accept all multicasts. */
4820 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
4821 mc_filter[1] = mc_filter[0] = 0xffffffff;
4822 } else {
Jiri Pirko22bedad2010-04-01 21:22:57 +00004823 struct netdev_hw_addr *ha;
Francois Romieu07d3f512007-02-21 22:40:46 +01004824
Linus Torvalds1da177e2005-04-16 15:20:36 -07004825 rx_mode = AcceptBroadcast | AcceptMyPhys;
4826 mc_filter[1] = mc_filter[0] = 0;
Jiri Pirko22bedad2010-04-01 21:22:57 +00004827 netdev_for_each_mc_addr(ha, dev) {
4828 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004829 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
4830 rx_mode |= AcceptMulticast;
4831 }
4832 }
4833
4834 spin_lock_irqsave(&tp->lock, flags);
4835
4836 tmp = rtl8169_rx_config | rx_mode |
4837 (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
4838
Francois Romieuf887cce2008-07-17 22:24:18 +02004839 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
Francois Romieu1087f4f2007-12-26 22:46:05 +01004840 u32 data = mc_filter[0];
4841
4842 mc_filter[0] = swab32(mc_filter[1]);
4843 mc_filter[1] = swab32(data);
Francois Romieubcf0bf92006-07-26 23:14:13 +02004844 }
4845
Linus Torvalds1da177e2005-04-16 15:20:36 -07004846 RTL_W32(MAR0 + 4, mc_filter[1]);
Francois Romieu78f1cd02010-03-27 19:35:46 -07004847 RTL_W32(MAR0 + 0, mc_filter[0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004848
Francois Romieu57a9f232007-06-04 22:10:15 +02004849 RTL_W32(RxConfig, tmp);
4850
Linus Torvalds1da177e2005-04-16 15:20:36 -07004851 spin_unlock_irqrestore(&tp->lock, flags);
4852}
4853
4854/**
4855 * rtl8169_get_stats - Get rtl8169 read/write statistics
4856 * @dev: The Ethernet Device to get statistics for
4857 *
4858 * Get TX/RX statistics for rtl8169
4859 */
4860static struct net_device_stats *rtl8169_get_stats(struct net_device *dev)
4861{
4862 struct rtl8169_private *tp = netdev_priv(dev);
4863 void __iomem *ioaddr = tp->mmio_addr;
4864 unsigned long flags;
4865
4866 if (netif_running(dev)) {
4867 spin_lock_irqsave(&tp->lock, flags);
Francois Romieu523a6092008-09-10 22:28:56 +02004868 rtl8169_rx_missed(dev, ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004869 spin_unlock_irqrestore(&tp->lock, flags);
4870 }
Francois Romieu5b0384f2006-08-16 16:00:01 +02004871
Francois Romieucebf8cc2007-10-18 12:06:54 +02004872 return &dev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004873}
4874
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004875static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01004876{
françois romieu065c27c2011-01-03 15:08:12 +00004877 struct rtl8169_private *tp = netdev_priv(dev);
4878
Francois Romieu5d06a992006-02-23 00:47:58 +01004879 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004880 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01004881
françois romieu065c27c2011-01-03 15:08:12 +00004882 rtl_pll_power_down(tp);
4883
Francois Romieu5d06a992006-02-23 00:47:58 +01004884 netif_device_detach(dev);
4885 netif_stop_queue(dev);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004886}
Francois Romieu5d06a992006-02-23 00:47:58 +01004887
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004888#ifdef CONFIG_PM
4889
4890static int rtl8169_suspend(struct device *device)
4891{
4892 struct pci_dev *pdev = to_pci_dev(device);
4893 struct net_device *dev = pci_get_drvdata(pdev);
4894
4895 rtl8169_net_suspend(dev);
Francois Romieu1371fa62007-04-02 23:01:11 +02004896
Francois Romieu5d06a992006-02-23 00:47:58 +01004897 return 0;
4898}
4899
Rafael J. Wysockie1759442010-03-14 14:33:51 +00004900static void __rtl8169_resume(struct net_device *dev)
4901{
françois romieu065c27c2011-01-03 15:08:12 +00004902 struct rtl8169_private *tp = netdev_priv(dev);
4903
Rafael J. Wysockie1759442010-03-14 14:33:51 +00004904 netif_device_attach(dev);
françois romieu065c27c2011-01-03 15:08:12 +00004905
4906 rtl_pll_power_up(tp);
4907
Rafael J. Wysockie1759442010-03-14 14:33:51 +00004908 rtl8169_schedule_work(dev, rtl8169_reset_task);
4909}
4910
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004911static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01004912{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004913 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieu5d06a992006-02-23 00:47:58 +01004914 struct net_device *dev = pci_get_drvdata(pdev);
Stanislaw Gruszkafccec102010-10-20 22:25:42 +00004915 struct rtl8169_private *tp = netdev_priv(dev);
4916
4917 rtl8169_init_phy(dev, tp);
Francois Romieu5d06a992006-02-23 00:47:58 +01004918
Rafael J. Wysockie1759442010-03-14 14:33:51 +00004919 if (netif_running(dev))
4920 __rtl8169_resume(dev);
Francois Romieu5d06a992006-02-23 00:47:58 +01004921
Francois Romieu5d06a992006-02-23 00:47:58 +01004922 return 0;
4923}
4924
Rafael J. Wysockie1759442010-03-14 14:33:51 +00004925static int rtl8169_runtime_suspend(struct device *device)
4926{
4927 struct pci_dev *pdev = to_pci_dev(device);
4928 struct net_device *dev = pci_get_drvdata(pdev);
4929 struct rtl8169_private *tp = netdev_priv(dev);
4930
4931 if (!tp->TxDescArray)
4932 return 0;
4933
4934 spin_lock_irq(&tp->lock);
4935 tp->saved_wolopts = __rtl8169_get_wol(tp);
4936 __rtl8169_set_wol(tp, WAKE_ANY);
4937 spin_unlock_irq(&tp->lock);
4938
4939 rtl8169_net_suspend(dev);
4940
4941 return 0;
4942}
4943
4944static int rtl8169_runtime_resume(struct device *device)
4945{
4946 struct pci_dev *pdev = to_pci_dev(device);
4947 struct net_device *dev = pci_get_drvdata(pdev);
4948 struct rtl8169_private *tp = netdev_priv(dev);
4949
4950 if (!tp->TxDescArray)
4951 return 0;
4952
4953 spin_lock_irq(&tp->lock);
4954 __rtl8169_set_wol(tp, tp->saved_wolopts);
4955 tp->saved_wolopts = 0;
4956 spin_unlock_irq(&tp->lock);
4957
Stanislaw Gruszkafccec102010-10-20 22:25:42 +00004958 rtl8169_init_phy(dev, tp);
4959
Rafael J. Wysockie1759442010-03-14 14:33:51 +00004960 __rtl8169_resume(dev);
4961
4962 return 0;
4963}
4964
4965static int rtl8169_runtime_idle(struct device *device)
4966{
4967 struct pci_dev *pdev = to_pci_dev(device);
4968 struct net_device *dev = pci_get_drvdata(pdev);
4969 struct rtl8169_private *tp = netdev_priv(dev);
4970
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +00004971 return tp->TxDescArray ? -EBUSY : 0;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00004972}
4973
Alexey Dobriyan47145212009-12-14 18:00:08 -08004974static const struct dev_pm_ops rtl8169_pm_ops = {
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004975 .suspend = rtl8169_suspend,
4976 .resume = rtl8169_resume,
4977 .freeze = rtl8169_suspend,
4978 .thaw = rtl8169_resume,
4979 .poweroff = rtl8169_suspend,
4980 .restore = rtl8169_resume,
Rafael J. Wysockie1759442010-03-14 14:33:51 +00004981 .runtime_suspend = rtl8169_runtime_suspend,
4982 .runtime_resume = rtl8169_runtime_resume,
4983 .runtime_idle = rtl8169_runtime_idle,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004984};
4985
4986#define RTL8169_PM_OPS (&rtl8169_pm_ops)
4987
4988#else /* !CONFIG_PM */
4989
4990#define RTL8169_PM_OPS NULL
4991
4992#endif /* !CONFIG_PM */
4993
Francois Romieu1765f952008-09-13 17:21:40 +02004994static void rtl_shutdown(struct pci_dev *pdev)
4995{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004996 struct net_device *dev = pci_get_drvdata(pdev);
françois romieu4bb3f522009-06-17 11:41:45 +00004997 struct rtl8169_private *tp = netdev_priv(dev);
4998 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu1765f952008-09-13 17:21:40 +02004999
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00005000 rtl8169_net_suspend(dev);
5001
Ivan Veceracc098dc2009-11-29 23:12:52 -08005002 /* restore original MAC address */
5003 rtl_rar_set(tp, dev->perm_addr);
5004
françois romieu4bb3f522009-06-17 11:41:45 +00005005 spin_lock_irq(&tp->lock);
5006
5007 rtl8169_asic_down(ioaddr);
5008
5009 spin_unlock_irq(&tp->lock);
5010
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00005011 if (system_state == SYSTEM_POWER_OFF) {
françois romieuca52efd2009-07-24 12:34:19 +00005012 /* WoL fails with some 8168 when the receiver is disabled. */
5013 if (tp->features & RTL_FEATURE_WOL) {
5014 pci_clear_master(pdev);
5015
5016 RTL_W8(ChipCmd, CmdRxEnb);
5017 /* PCI commit */
5018 RTL_R8(ChipCmd);
5019 }
5020
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00005021 pci_wake_from_d3(pdev, true);
5022 pci_set_power_state(pdev, PCI_D3hot);
5023 }
5024}
Francois Romieu5d06a992006-02-23 00:47:58 +01005025
Linus Torvalds1da177e2005-04-16 15:20:36 -07005026static struct pci_driver rtl8169_pci_driver = {
5027 .name = MODULENAME,
5028 .id_table = rtl8169_pci_tbl,
5029 .probe = rtl8169_init_one,
5030 .remove = __devexit_p(rtl8169_remove_one),
Francois Romieu1765f952008-09-13 17:21:40 +02005031 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00005032 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005033};
5034
Francois Romieu07d3f512007-02-21 22:40:46 +01005035static int __init rtl8169_init_module(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005036{
Jeff Garzik29917622006-08-19 17:48:59 -04005037 return pci_register_driver(&rtl8169_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005038}
5039
Francois Romieu07d3f512007-02-21 22:40:46 +01005040static void __exit rtl8169_cleanup_module(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005041{
5042 pci_unregister_driver(&rtl8169_pci_driver);
5043}
5044
5045module_init(rtl8169_init_module);
5046module_exit(rtl8169_cleanup_module);