blob: aa413d6551ad8be54d1c43282e527ef0242587d2 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
Matt Carlsonb86fb2c2011-01-25 15:58:57 +00007 * Copyright (C) 2005-2011 Broadcom Corporation.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * Firmware is:
Michael Chan49cabf42005-06-06 15:15:17 -070010 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 */
17
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
19#include <linux/module.h>
20#include <linux/moduleparam.h>
Matt Carlson6867c842010-07-11 09:31:44 +000021#include <linux/stringify.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
Arnaldo Carvalho de Melo14c85022005-12-27 02:43:12 -020027#include <linux/in.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/init.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000029#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/ioport.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/ethtool.h>
Matt Carlson3110f5f52010-12-06 08:28:50 +000036#include <linux/mdio.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/mii.h>
Matt Carlson158d7ab2008-05-29 01:37:54 -070038#include <linux/phy.h>
Matt Carlsona9daf362008-05-25 23:49:44 -070039#include <linux/brcmphy.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
Michael Chan61487482005-09-05 17:53:19 -070044#include <linux/prefetch.h>
Tobias Klauserf9a5f7d2005-10-29 15:09:26 +020045#include <linux/dma-mapping.h>
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080046#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
48#include <net/checksum.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030049#include <net/ip.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#include <asm/system.h>
Javier Martinez Canillas27fd9de2011-03-26 16:42:31 +000052#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#include <asm/byteorder.h>
Javier Martinez Canillas27fd9de2011-03-26 16:42:31 +000054#include <linux/uaccess.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
David S. Miller49b6e95f2007-03-29 01:38:42 -070056#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#include <asm/idprom.h>
David S. Miller49b6e95f2007-03-29 01:38:42 -070058#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#endif
60
Matt Carlson63532392008-11-03 16:49:57 -080061#define BAR_0 0
62#define BAR_2 2
63
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#include "tg3.h"
65
Joe Perches63c3a662011-04-26 08:12:10 +000066/* Functions & macros to verify TG3_FLAGS types */
67
68static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
69{
70 return test_bit(flag, bits);
71}
72
73static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
74{
75 set_bit(flag, bits);
76}
77
78static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
79{
80 clear_bit(flag, bits);
81}
82
83#define tg3_flag(tp, flag) \
84 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
85#define tg3_flag_set(tp, flag) \
86 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
87#define tg3_flag_clear(tp, flag) \
88 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
89
Linus Torvalds1da177e2005-04-16 15:20:36 -070090#define DRV_MODULE_NAME "tg3"
Matt Carlson6867c842010-07-11 09:31:44 +000091#define TG3_MAJ_NUM 3
Matt Carlson5ae7fa02011-11-04 09:15:05 +000092#define TG3_MIN_NUM 121
Matt Carlson6867c842010-07-11 09:31:44 +000093#define DRV_MODULE_VERSION \
94 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
Matt Carlson5ae7fa02011-11-04 09:15:05 +000095#define DRV_MODULE_RELDATE "November 2, 2011"
Linus Torvalds1da177e2005-04-16 15:20:36 -070096
Matt Carlsonfd6d3f02011-08-31 11:44:52 +000097#define RESET_KIND_SHUTDOWN 0
98#define RESET_KIND_INIT 1
99#define RESET_KIND_SUSPEND 2
100
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101#define TG3_DEF_RX_MODE 0
102#define TG3_DEF_TX_MODE 0
103#define TG3_DEF_MSG_ENABLE \
104 (NETIF_MSG_DRV | \
105 NETIF_MSG_PROBE | \
106 NETIF_MSG_LINK | \
107 NETIF_MSG_TIMER | \
108 NETIF_MSG_IFDOWN | \
109 NETIF_MSG_IFUP | \
110 NETIF_MSG_RX_ERR | \
111 NETIF_MSG_TX_ERR)
112
Matt Carlson520b2752011-06-13 13:39:02 +0000113#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
114
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115/* length of time before we decide the hardware is borked,
116 * and dev->tx_timeout() should be called to fix the problem
117 */
Joe Perches63c3a662011-04-26 08:12:10 +0000118
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119#define TG3_TX_TIMEOUT (5 * HZ)
120
121/* hardware minimum and maximum for a single frame's data payload */
122#define TG3_MIN_MTU 60
123#define TG3_MAX_MTU(tp) \
Joe Perches63c3a662011-04-26 08:12:10 +0000124 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125
126/* These numbers seem to be hard coded in the NIC firmware somehow.
127 * You can't change the ring sizes, but you can change where you place
128 * them in the NIC onboard memory.
129 */
Matt Carlson7cb32cf2010-09-30 10:34:36 +0000130#define TG3_RX_STD_RING_SIZE(tp) \
Joe Perches63c3a662011-04-26 08:12:10 +0000131 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
Matt Carlsonde9f5232011-04-05 14:22:43 +0000132 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133#define TG3_DEF_RX_RING_PENDING 200
Matt Carlson7cb32cf2010-09-30 10:34:36 +0000134#define TG3_RX_JMB_RING_SIZE(tp) \
Joe Perches63c3a662011-04-26 08:12:10 +0000135 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
Matt Carlsonde9f5232011-04-05 14:22:43 +0000136 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137#define TG3_DEF_RX_JUMBO_RING_PENDING 100
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000138#define TG3_RSS_INDIR_TBL_SIZE 128
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139
140/* Do not place this n-ring entries value into the tp struct itself,
141 * we really want to expose these constants to GCC so that modulo et
142 * al. operations are done with shifts and masks instead of with
143 * hw multiply/modulo instructions. Another solution would be to
144 * replace things like '% foo' with '& (foo - 1)'.
145 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146
147#define TG3_TX_RING_SIZE 512
148#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
149
Matt Carlson2c49a442010-09-30 10:34:35 +0000150#define TG3_RX_STD_RING_BYTES(tp) \
151 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
152#define TG3_RX_JMB_RING_BYTES(tp) \
153 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
154#define TG3_RX_RCB_RING_BYTES(tp) \
Matt Carlson7cb32cf2010-09-30 10:34:36 +0000155 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
157 TG3_TX_RING_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
159
Matt Carlson287be122009-08-28 13:58:46 +0000160#define TG3_DMA_BYTE_ENAB 64
161
162#define TG3_RX_STD_DMA_SZ 1536
163#define TG3_RX_JMB_DMA_SZ 9046
164
165#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
166
167#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
168#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169
Matt Carlson2c49a442010-09-30 10:34:35 +0000170#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
171 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
Matt Carlson2b2cdb62009-11-13 13:03:48 +0000172
Matt Carlson2c49a442010-09-30 10:34:35 +0000173#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
174 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
Matt Carlson2b2cdb62009-11-13 13:03:48 +0000175
Matt Carlsond2757fc2010-04-12 06:58:27 +0000176/* Due to a hardware bug, the 5701 can only DMA to memory addresses
177 * that are at least dword aligned when used in PCIX mode. The driver
178 * works around this bug by double copying the packet. This workaround
179 * is built into the normal double copy length check for efficiency.
180 *
181 * However, the double copy is only necessary on those architectures
182 * where unaligned memory accesses are inefficient. For those architectures
183 * where unaligned memory accesses incur little penalty, we can reintegrate
184 * the 5701 in the normal rx path. Doing so saves a device structure
185 * dereference by hardcoding the double copy threshold in place.
186 */
187#define TG3_RX_COPY_THRESHOLD 256
188#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
189 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
190#else
191 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
192#endif
193
Matt Carlson81389f52011-08-31 11:44:49 +0000194#if (NET_IP_ALIGN != 0)
195#define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
196#else
Eric Dumazet9205fd92011-11-18 06:47:01 +0000197#define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
Matt Carlson81389f52011-08-31 11:44:49 +0000198#endif
199
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200/* minimum number of free TX descriptors required to wake up TX process */
Matt Carlsonf3f3f272009-08-28 14:03:21 +0000201#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
Matt Carlsone31aa982011-07-27 14:20:53 +0000202#define TG3_TX_BD_DMA_MAX 4096
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203
Matt Carlsonad829262008-11-21 17:16:16 -0800204#define TG3_RAW_IP_ALIGN 2
205
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000206#define TG3_FW_UPDATE_TIMEOUT_SEC 5
207
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -0800208#define FIRMWARE_TG3 "tigon/tg3.bin"
209#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
210#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
211
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212static char version[] __devinitdata =
Joe Perches05dbe002010-02-17 19:44:19 +0000213 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214
215MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
216MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
217MODULE_LICENSE("GPL");
218MODULE_VERSION(DRV_MODULE_VERSION);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -0800219MODULE_FIRMWARE(FIRMWARE_TG3);
220MODULE_FIRMWARE(FIRMWARE_TG3TSO);
221MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
222
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
224module_param(tg3_debug, int, 0);
225MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
226
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000227static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
Michael Chan126a3362006-09-27 16:03:07 -0700251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
Michael Chan126a3362006-09-27 16:03:07 -0700264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
Michael Chan676917d2006-12-07 00:20:22 -0800268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
Michael Chanb5d37722006-09-27 16:06:21 -0700276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
Matt Carlsond30cdd22007-10-07 23:28:35 -0700278 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
Matt Carlson6c7af272007-10-21 16:12:02 -0700280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
Matt Carlson9936bcf2007-10-10 18:03:07 -0700281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
Matt Carlsonc88e6682008-11-03 16:49:18 -0800283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
Matt Carlson2befdce2009-08-28 12:28:45 +0000285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
286 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
Matt Carlson321d32a2008-11-21 17:22:19 -0800287 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
288 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
289 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
Matt Carlson5e7ccf22009-08-25 10:08:42 +0000290 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
Matt Carlson5001e2f2009-11-13 13:03:51 +0000291 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
292 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
Matt Carlsonb0f75222010-01-20 16:58:11 +0000293 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
294 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
295 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
296 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
297 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
298 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
Matt Carlson302b5002010-06-05 17:24:38 +0000299 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
Matt Carlsonba1f3c72011-04-05 14:22:50 +0000300 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700301 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
302 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
303 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
304 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
305 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
306 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
307 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
Meelis Roos1dcb14d2011-05-25 05:43:47 +0000308 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700309 {}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310};
311
312MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
313
Andreas Mohr50da8592006-08-14 23:54:30 -0700314static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315 const char string[ETH_GSTRING_LEN];
Matt Carlson48fa55a2011-04-13 11:05:06 +0000316} ethtool_stats_keys[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 { "rx_octets" },
318 { "rx_fragments" },
319 { "rx_ucast_packets" },
320 { "rx_mcast_packets" },
321 { "rx_bcast_packets" },
322 { "rx_fcs_errors" },
323 { "rx_align_errors" },
324 { "rx_xon_pause_rcvd" },
325 { "rx_xoff_pause_rcvd" },
326 { "rx_mac_ctrl_rcvd" },
327 { "rx_xoff_entered" },
328 { "rx_frame_too_long_errors" },
329 { "rx_jabbers" },
330 { "rx_undersize_packets" },
331 { "rx_in_length_errors" },
332 { "rx_out_length_errors" },
333 { "rx_64_or_less_octet_packets" },
334 { "rx_65_to_127_octet_packets" },
335 { "rx_128_to_255_octet_packets" },
336 { "rx_256_to_511_octet_packets" },
337 { "rx_512_to_1023_octet_packets" },
338 { "rx_1024_to_1522_octet_packets" },
339 { "rx_1523_to_2047_octet_packets" },
340 { "rx_2048_to_4095_octet_packets" },
341 { "rx_4096_to_8191_octet_packets" },
342 { "rx_8192_to_9022_octet_packets" },
343
344 { "tx_octets" },
345 { "tx_collisions" },
346
347 { "tx_xon_sent" },
348 { "tx_xoff_sent" },
349 { "tx_flow_control" },
350 { "tx_mac_errors" },
351 { "tx_single_collisions" },
352 { "tx_mult_collisions" },
353 { "tx_deferred" },
354 { "tx_excessive_collisions" },
355 { "tx_late_collisions" },
356 { "tx_collide_2times" },
357 { "tx_collide_3times" },
358 { "tx_collide_4times" },
359 { "tx_collide_5times" },
360 { "tx_collide_6times" },
361 { "tx_collide_7times" },
362 { "tx_collide_8times" },
363 { "tx_collide_9times" },
364 { "tx_collide_10times" },
365 { "tx_collide_11times" },
366 { "tx_collide_12times" },
367 { "tx_collide_13times" },
368 { "tx_collide_14times" },
369 { "tx_collide_15times" },
370 { "tx_ucast_packets" },
371 { "tx_mcast_packets" },
372 { "tx_bcast_packets" },
373 { "tx_carrier_sense_errors" },
374 { "tx_discards" },
375 { "tx_errors" },
376
377 { "dma_writeq_full" },
378 { "dma_write_prioq_full" },
379 { "rxbds_empty" },
380 { "rx_discards" },
381 { "rx_errors" },
382 { "rx_threshold_hit" },
383
384 { "dma_readq_full" },
385 { "dma_read_prioq_full" },
386 { "tx_comp_queue_full" },
387
388 { "ring_set_send_prod_index" },
389 { "ring_status_update" },
390 { "nic_irqs" },
391 { "nic_avoided_irqs" },
Matt Carlson4452d092011-05-19 12:12:51 +0000392 { "nic_tx_threshold_hit" },
393
394 { "mbuf_lwm_thresh_hit" },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395};
396
Matt Carlson48fa55a2011-04-13 11:05:06 +0000397#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
398
399
Andreas Mohr50da8592006-08-14 23:54:30 -0700400static const struct {
Michael Chan4cafd3f2005-05-29 14:56:34 -0700401 const char string[ETH_GSTRING_LEN];
Matt Carlson48fa55a2011-04-13 11:05:06 +0000402} ethtool_test_keys[] = {
Matt Carlson28a45952011-08-19 13:58:22 +0000403 { "nvram test (online) " },
404 { "link test (online) " },
405 { "register test (offline)" },
406 { "memory test (offline)" },
407 { "mac loopback test (offline)" },
408 { "phy loopback test (offline)" },
Matt Carlson941ec902011-08-19 13:58:23 +0000409 { "ext loopback test (offline)" },
Matt Carlson28a45952011-08-19 13:58:22 +0000410 { "interrupt test (offline)" },
Michael Chan4cafd3f2005-05-29 14:56:34 -0700411};
412
Matt Carlson48fa55a2011-04-13 11:05:06 +0000413#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
414
415
Michael Chanb401e9e2005-12-19 16:27:04 -0800416static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
417{
418 writel(val, tp->regs + off);
419}
420
421static u32 tg3_read32(struct tg3 *tp, u32 off)
422{
Matt Carlsonde6f31e2010-04-12 06:58:30 +0000423 return readl(tp->regs + off);
Michael Chanb401e9e2005-12-19 16:27:04 -0800424}
425
Matt Carlson0d3031d2007-10-10 18:02:43 -0700426static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
427{
428 writel(val, tp->aperegs + off);
429}
430
431static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
432{
Matt Carlsonde6f31e2010-04-12 06:58:30 +0000433 return readl(tp->aperegs + off);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700434}
435
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
437{
Michael Chan68929142005-08-09 20:17:14 -0700438 unsigned long flags;
439
440 spin_lock_irqsave(&tp->indirect_lock, flags);
Michael Chan1ee582d2005-08-09 20:16:46 -0700441 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
442 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
Michael Chan68929142005-08-09 20:17:14 -0700443 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Michael Chan1ee582d2005-08-09 20:16:46 -0700444}
445
446static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
447{
448 writel(val, tp->regs + off);
449 readl(tp->regs + off);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450}
451
Michael Chan68929142005-08-09 20:17:14 -0700452static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
453{
454 unsigned long flags;
455 u32 val;
456
457 spin_lock_irqsave(&tp->indirect_lock, flags);
458 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
459 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
460 spin_unlock_irqrestore(&tp->indirect_lock, flags);
461 return val;
462}
463
464static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
465{
466 unsigned long flags;
467
468 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
469 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
470 TG3_64BIT_REG_LOW, val);
471 return;
472 }
Matt Carlson66711e62009-11-13 13:03:49 +0000473 if (off == TG3_RX_STD_PROD_IDX_REG) {
Michael Chan68929142005-08-09 20:17:14 -0700474 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
475 TG3_64BIT_REG_LOW, val);
476 return;
477 }
478
479 spin_lock_irqsave(&tp->indirect_lock, flags);
480 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
481 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
482 spin_unlock_irqrestore(&tp->indirect_lock, flags);
483
484 /* In indirect mode when disabling interrupts, we also need
485 * to clear the interrupt bit in the GRC local ctrl register.
486 */
487 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
488 (val == 0x1)) {
489 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
490 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
491 }
492}
493
494static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
495{
496 unsigned long flags;
497 u32 val;
498
499 spin_lock_irqsave(&tp->indirect_lock, flags);
500 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
501 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
502 spin_unlock_irqrestore(&tp->indirect_lock, flags);
503 return val;
504}
505
Michael Chanb401e9e2005-12-19 16:27:04 -0800506/* usec_wait specifies the wait time in usec when writing to certain registers
507 * where it is unsafe to read back the register without some delay.
508 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
509 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
510 */
511static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512{
Joe Perches63c3a662011-04-26 08:12:10 +0000513 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
Michael Chanb401e9e2005-12-19 16:27:04 -0800514 /* Non-posted methods */
515 tp->write32(tp, off, val);
516 else {
517 /* Posted method */
518 tg3_write32(tp, off, val);
519 if (usec_wait)
520 udelay(usec_wait);
521 tp->read32(tp, off);
522 }
523 /* Wait again after the read for the posted method to guarantee that
524 * the wait time is met.
525 */
526 if (usec_wait)
527 udelay(usec_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528}
529
Michael Chan09ee9292005-08-09 20:17:00 -0700530static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
531{
532 tp->write32_mbox(tp, off, val);
Joe Perches63c3a662011-04-26 08:12:10 +0000533 if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
Michael Chan68929142005-08-09 20:17:14 -0700534 tp->read32_mbox(tp, off);
Michael Chan09ee9292005-08-09 20:17:00 -0700535}
536
Michael Chan20094932005-08-09 20:16:32 -0700537static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538{
539 void __iomem *mbox = tp->regs + off;
540 writel(val, mbox);
Joe Perches63c3a662011-04-26 08:12:10 +0000541 if (tg3_flag(tp, TXD_MBOX_HWBUG))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 writel(val, mbox);
Joe Perches63c3a662011-04-26 08:12:10 +0000543 if (tg3_flag(tp, MBOX_WRITE_REORDER))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544 readl(mbox);
545}
546
Michael Chanb5d37722006-09-27 16:06:21 -0700547static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
548{
Matt Carlsonde6f31e2010-04-12 06:58:30 +0000549 return readl(tp->regs + off + GRCMBOX_BASE);
Michael Chanb5d37722006-09-27 16:06:21 -0700550}
551
552static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
553{
554 writel(val, tp->regs + off + GRCMBOX_BASE);
555}
556
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000557#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
Michael Chan09ee9292005-08-09 20:17:00 -0700558#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000559#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
560#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
561#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
Michael Chan20094932005-08-09 20:16:32 -0700562
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000563#define tw32(reg, val) tp->write32(tp, reg, val)
564#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
565#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
566#define tr32(reg) tp->read32(tp, reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567
568static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
569{
Michael Chan68929142005-08-09 20:17:14 -0700570 unsigned long flags;
571
Matt Carlson6ff6f812011-05-19 12:12:54 +0000572 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
Michael Chanb5d37722006-09-27 16:06:21 -0700573 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
574 return;
575
Michael Chan68929142005-08-09 20:17:14 -0700576 spin_lock_irqsave(&tp->indirect_lock, flags);
Joe Perches63c3a662011-04-26 08:12:10 +0000577 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
Michael Chanbbadf502006-04-06 21:46:34 -0700578 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
579 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580
Michael Chanbbadf502006-04-06 21:46:34 -0700581 /* Always leave this as zero. */
582 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
583 } else {
584 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
585 tw32_f(TG3PCI_MEM_WIN_DATA, val);
586
587 /* Always leave this as zero. */
588 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
589 }
Michael Chan68929142005-08-09 20:17:14 -0700590 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591}
592
593static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
594{
Michael Chan68929142005-08-09 20:17:14 -0700595 unsigned long flags;
596
Matt Carlson6ff6f812011-05-19 12:12:54 +0000597 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
Michael Chanb5d37722006-09-27 16:06:21 -0700598 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
599 *val = 0;
600 return;
601 }
602
Michael Chan68929142005-08-09 20:17:14 -0700603 spin_lock_irqsave(&tp->indirect_lock, flags);
Joe Perches63c3a662011-04-26 08:12:10 +0000604 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
Michael Chanbbadf502006-04-06 21:46:34 -0700605 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
606 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607
Michael Chanbbadf502006-04-06 21:46:34 -0700608 /* Always leave this as zero. */
609 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
610 } else {
611 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
612 *val = tr32(TG3PCI_MEM_WIN_DATA);
613
614 /* Always leave this as zero. */
615 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
616 }
Michael Chan68929142005-08-09 20:17:14 -0700617 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618}
619
Matt Carlson0d3031d2007-10-10 18:02:43 -0700620static void tg3_ape_lock_init(struct tg3 *tp)
621{
622 int i;
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000623 u32 regbase, bit;
Matt Carlsonf92d9dc2010-06-05 17:24:30 +0000624
625 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
626 regbase = TG3_APE_LOCK_GRANT;
627 else
628 regbase = TG3_APE_PER_LOCK_GRANT;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700629
630 /* Make sure the driver hasn't any stale locks. */
Matt Carlson78f94dc2011-11-04 09:14:58 +0000631 for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
632 switch (i) {
633 case TG3_APE_LOCK_PHY0:
634 case TG3_APE_LOCK_PHY1:
635 case TG3_APE_LOCK_PHY2:
636 case TG3_APE_LOCK_PHY3:
637 bit = APE_LOCK_GRANT_DRIVER;
638 break;
639 default:
640 if (!tp->pci_fn)
641 bit = APE_LOCK_GRANT_DRIVER;
642 else
643 bit = 1 << tp->pci_fn;
644 }
645 tg3_ape_write32(tp, regbase + 4 * i, bit);
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000646 }
647
Matt Carlson0d3031d2007-10-10 18:02:43 -0700648}
649
650static int tg3_ape_lock(struct tg3 *tp, int locknum)
651{
652 int i, off;
653 int ret = 0;
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000654 u32 status, req, gnt, bit;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700655
Joe Perches63c3a662011-04-26 08:12:10 +0000656 if (!tg3_flag(tp, ENABLE_APE))
Matt Carlson0d3031d2007-10-10 18:02:43 -0700657 return 0;
658
659 switch (locknum) {
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000660 case TG3_APE_LOCK_GPIO:
661 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
662 return 0;
Matt Carlson33f401a2010-04-05 10:19:27 +0000663 case TG3_APE_LOCK_GRC:
664 case TG3_APE_LOCK_MEM:
Matt Carlson78f94dc2011-11-04 09:14:58 +0000665 if (!tp->pci_fn)
666 bit = APE_LOCK_REQ_DRIVER;
667 else
668 bit = 1 << tp->pci_fn;
Matt Carlson33f401a2010-04-05 10:19:27 +0000669 break;
670 default:
671 return -EINVAL;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700672 }
673
Matt Carlsonf92d9dc2010-06-05 17:24:30 +0000674 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
675 req = TG3_APE_LOCK_REQ;
676 gnt = TG3_APE_LOCK_GRANT;
677 } else {
678 req = TG3_APE_PER_LOCK_REQ;
679 gnt = TG3_APE_PER_LOCK_GRANT;
680 }
681
Matt Carlson0d3031d2007-10-10 18:02:43 -0700682 off = 4 * locknum;
683
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000684 tg3_ape_write32(tp, req + off, bit);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700685
686 /* Wait for up to 1 millisecond to acquire lock. */
687 for (i = 0; i < 100; i++) {
Matt Carlsonf92d9dc2010-06-05 17:24:30 +0000688 status = tg3_ape_read32(tp, gnt + off);
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000689 if (status == bit)
Matt Carlson0d3031d2007-10-10 18:02:43 -0700690 break;
691 udelay(10);
692 }
693
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000694 if (status != bit) {
Matt Carlson0d3031d2007-10-10 18:02:43 -0700695 /* Revoke the lock request. */
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000696 tg3_ape_write32(tp, gnt + off, bit);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700697 ret = -EBUSY;
698 }
699
700 return ret;
701}
702
703static void tg3_ape_unlock(struct tg3 *tp, int locknum)
704{
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000705 u32 gnt, bit;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700706
Joe Perches63c3a662011-04-26 08:12:10 +0000707 if (!tg3_flag(tp, ENABLE_APE))
Matt Carlson0d3031d2007-10-10 18:02:43 -0700708 return;
709
710 switch (locknum) {
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000711 case TG3_APE_LOCK_GPIO:
712 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
713 return;
Matt Carlson33f401a2010-04-05 10:19:27 +0000714 case TG3_APE_LOCK_GRC:
715 case TG3_APE_LOCK_MEM:
Matt Carlson78f94dc2011-11-04 09:14:58 +0000716 if (!tp->pci_fn)
717 bit = APE_LOCK_GRANT_DRIVER;
718 else
719 bit = 1 << tp->pci_fn;
Matt Carlson33f401a2010-04-05 10:19:27 +0000720 break;
721 default:
722 return;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700723 }
724
Matt Carlsonf92d9dc2010-06-05 17:24:30 +0000725 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
726 gnt = TG3_APE_LOCK_GRANT;
727 else
728 gnt = TG3_APE_PER_LOCK_GRANT;
729
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000730 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700731}
732
Matt Carlsonfd6d3f02011-08-31 11:44:52 +0000733static void tg3_ape_send_event(struct tg3 *tp, u32 event)
734{
735 int i;
736 u32 apedata;
737
738 /* NCSI does not support APE events */
739 if (tg3_flag(tp, APE_HAS_NCSI))
740 return;
741
742 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
743 if (apedata != APE_SEG_SIG_MAGIC)
744 return;
745
746 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
747 if (!(apedata & APE_FW_STATUS_READY))
748 return;
749
750 /* Wait for up to 1 millisecond for APE to service previous event. */
751 for (i = 0; i < 10; i++) {
752 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
753 return;
754
755 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
756
757 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
758 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
759 event | APE_EVENT_STATUS_EVENT_PENDING);
760
761 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
762
763 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
764 break;
765
766 udelay(100);
767 }
768
769 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
770 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
771}
772
773static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
774{
775 u32 event;
776 u32 apedata;
777
778 if (!tg3_flag(tp, ENABLE_APE))
779 return;
780
781 switch (kind) {
782 case RESET_KIND_INIT:
783 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
784 APE_HOST_SEG_SIG_MAGIC);
785 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
786 APE_HOST_SEG_LEN_MAGIC);
787 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
788 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
789 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
790 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
791 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
792 APE_HOST_BEHAV_NO_PHYLOCK);
793 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
794 TG3_APE_HOST_DRVR_STATE_START);
795
796 event = APE_EVENT_STATUS_STATE_START;
797 break;
798 case RESET_KIND_SHUTDOWN:
799 /* With the interface we are currently using,
800 * APE does not track driver state. Wiping
801 * out the HOST SEGMENT SIGNATURE forces
802 * the APE to assume OS absent status.
803 */
804 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
805
806 if (device_may_wakeup(&tp->pdev->dev) &&
807 tg3_flag(tp, WOL_ENABLE)) {
808 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
809 TG3_APE_HOST_WOL_SPEED_AUTO);
810 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
811 } else
812 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
813
814 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
815
816 event = APE_EVENT_STATUS_STATE_UNLOAD;
817 break;
818 case RESET_KIND_SUSPEND:
819 event = APE_EVENT_STATUS_STATE_SUSPEND;
820 break;
821 default:
822 return;
823 }
824
825 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
826
827 tg3_ape_send_event(tp, event);
828}
829
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830static void tg3_disable_ints(struct tg3 *tp)
831{
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000832 int i;
833
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834 tw32(TG3PCI_MISC_HOST_CTRL,
835 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000836 for (i = 0; i < tp->irq_max; i++)
837 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838}
839
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840static void tg3_enable_ints(struct tg3 *tp)
841{
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000842 int i;
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000843
Michael Chanbbe832c2005-06-24 20:20:04 -0700844 tp->irq_sync = 0;
845 wmb();
846
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847 tw32(TG3PCI_MISC_HOST_CTRL,
848 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
Matt Carlsonf19af9c2009-09-01 12:47:49 +0000849
Matt Carlsonf89f38b2010-02-12 14:47:07 +0000850 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000851 for (i = 0; i < tp->irq_cnt; i++) {
852 struct tg3_napi *tnapi = &tp->napi[i];
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000853
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000854 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
Joe Perches63c3a662011-04-26 08:12:10 +0000855 if (tg3_flag(tp, 1SHOT_MSI))
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000856 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
857
Matt Carlsonf89f38b2010-02-12 14:47:07 +0000858 tp->coal_now |= tnapi->coal_now;
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000859 }
Matt Carlsonf19af9c2009-09-01 12:47:49 +0000860
861 /* Force an initial interrupt */
Joe Perches63c3a662011-04-26 08:12:10 +0000862 if (!tg3_flag(tp, TAGGED_STATUS) &&
Matt Carlsonf19af9c2009-09-01 12:47:49 +0000863 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
864 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
865 else
Matt Carlsonf89f38b2010-02-12 14:47:07 +0000866 tw32(HOSTCC_MODE, tp->coal_now);
867
868 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869}
870
Matt Carlson17375d22009-08-28 14:02:18 +0000871static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
Michael Chan04237dd2005-04-25 15:17:17 -0700872{
Matt Carlson17375d22009-08-28 14:02:18 +0000873 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +0000874 struct tg3_hw_status *sblk = tnapi->hw_status;
Michael Chan04237dd2005-04-25 15:17:17 -0700875 unsigned int work_exists = 0;
876
877 /* check for phy events */
Joe Perches63c3a662011-04-26 08:12:10 +0000878 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
Michael Chan04237dd2005-04-25 15:17:17 -0700879 if (sblk->status & SD_STATUS_LINK_CHG)
880 work_exists = 1;
881 }
882 /* check for RX/TX work to do */
Matt Carlsonf3f3f272009-08-28 14:03:21 +0000883 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
Matt Carlson8d9d7cf2009-09-01 13:19:05 +0000884 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
Michael Chan04237dd2005-04-25 15:17:17 -0700885 work_exists = 1;
886
887 return work_exists;
888}
889
Matt Carlson17375d22009-08-28 14:02:18 +0000890/* tg3_int_reenable
Michael Chan04237dd2005-04-25 15:17:17 -0700891 * similar to tg3_enable_ints, but it accurately determines whether there
892 * is new work pending and can return without flushing the PIO write
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400893 * which reenables interrupts
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 */
Matt Carlson17375d22009-08-28 14:02:18 +0000895static void tg3_int_reenable(struct tg3_napi *tnapi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896{
Matt Carlson17375d22009-08-28 14:02:18 +0000897 struct tg3 *tp = tnapi->tp;
898
Matt Carlson898a56f2009-08-28 14:02:40 +0000899 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900 mmiowb();
901
David S. Millerfac9b832005-05-18 22:46:34 -0700902 /* When doing tagged status, this work check is unnecessary.
903 * The last_tag we write above tells the chip which piece of
904 * work we've completed.
905 */
Joe Perches63c3a662011-04-26 08:12:10 +0000906 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
Michael Chan04237dd2005-04-25 15:17:17 -0700907 tw32(HOSTCC_MODE, tp->coalesce_mode |
Matt Carlsonfd2ce372009-09-01 12:51:13 +0000908 HOSTCC_MODE_ENABLE | tnapi->coal_now);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909}
910
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911static void tg3_switch_clocks(struct tg3 *tp)
912{
Matt Carlsonf6eb9b12009-09-01 13:19:53 +0000913 u32 clock_ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914 u32 orig_clock_ctrl;
915
Joe Perches63c3a662011-04-26 08:12:10 +0000916 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
Michael Chan4cf78e42005-07-25 12:29:19 -0700917 return;
918
Matt Carlsonf6eb9b12009-09-01 13:19:53 +0000919 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
920
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 orig_clock_ctrl = clock_ctrl;
922 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
923 CLOCK_CTRL_CLKRUN_OENABLE |
924 0x1f);
925 tp->pci_clock_ctrl = clock_ctrl;
926
Joe Perches63c3a662011-04-26 08:12:10 +0000927 if (tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
Michael Chanb401e9e2005-12-19 16:27:04 -0800929 tw32_wait_f(TG3PCI_CLOCK_CTRL,
930 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931 }
932 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
Michael Chanb401e9e2005-12-19 16:27:04 -0800933 tw32_wait_f(TG3PCI_CLOCK_CTRL,
934 clock_ctrl |
935 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
936 40);
937 tw32_wait_f(TG3PCI_CLOCK_CTRL,
938 clock_ctrl | (CLOCK_CTRL_ALTCLK),
939 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940 }
Michael Chanb401e9e2005-12-19 16:27:04 -0800941 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942}
943
944#define PHY_BUSY_LOOPS 5000
945
946static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
947{
948 u32 frame_val;
949 unsigned int loops;
950 int ret;
951
952 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
953 tw32_f(MAC_MI_MODE,
954 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
955 udelay(80);
956 }
957
958 *val = 0x0;
959
Matt Carlson882e9792009-09-01 13:21:36 +0000960 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961 MI_COM_PHY_ADDR_MASK);
962 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
963 MI_COM_REG_ADDR_MASK);
964 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400965
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966 tw32_f(MAC_MI_COM, frame_val);
967
968 loops = PHY_BUSY_LOOPS;
969 while (loops != 0) {
970 udelay(10);
971 frame_val = tr32(MAC_MI_COM);
972
973 if ((frame_val & MI_COM_BUSY) == 0) {
974 udelay(5);
975 frame_val = tr32(MAC_MI_COM);
976 break;
977 }
978 loops -= 1;
979 }
980
981 ret = -EBUSY;
982 if (loops != 0) {
983 *val = frame_val & MI_COM_DATA_MASK;
984 ret = 0;
985 }
986
987 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
988 tw32_f(MAC_MI_MODE, tp->mi_mode);
989 udelay(80);
990 }
991
992 return ret;
993}
994
995static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
996{
997 u32 frame_val;
998 unsigned int loops;
999 int ret;
1000
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001001 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
Matt Carlson221c5632011-06-13 13:39:01 +00001002 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
Michael Chanb5d37722006-09-27 16:06:21 -07001003 return 0;
1004
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1006 tw32_f(MAC_MI_MODE,
1007 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1008 udelay(80);
1009 }
1010
Matt Carlson882e9792009-09-01 13:21:36 +00001011 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012 MI_COM_PHY_ADDR_MASK);
1013 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1014 MI_COM_REG_ADDR_MASK);
1015 frame_val |= (val & MI_COM_DATA_MASK);
1016 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001017
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018 tw32_f(MAC_MI_COM, frame_val);
1019
1020 loops = PHY_BUSY_LOOPS;
1021 while (loops != 0) {
1022 udelay(10);
1023 frame_val = tr32(MAC_MI_COM);
1024 if ((frame_val & MI_COM_BUSY) == 0) {
1025 udelay(5);
1026 frame_val = tr32(MAC_MI_COM);
1027 break;
1028 }
1029 loops -= 1;
1030 }
1031
1032 ret = -EBUSY;
1033 if (loops != 0)
1034 ret = 0;
1035
1036 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1037 tw32_f(MAC_MI_MODE, tp->mi_mode);
1038 udelay(80);
1039 }
1040
1041 return ret;
1042}
1043
Matt Carlsonb0988c12011-04-20 07:57:39 +00001044static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1045{
1046 int err;
1047
1048 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1049 if (err)
1050 goto done;
1051
1052 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1053 if (err)
1054 goto done;
1055
1056 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1057 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1058 if (err)
1059 goto done;
1060
1061 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1062
1063done:
1064 return err;
1065}
1066
1067static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1068{
1069 int err;
1070
1071 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1072 if (err)
1073 goto done;
1074
1075 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1076 if (err)
1077 goto done;
1078
1079 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1080 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1081 if (err)
1082 goto done;
1083
1084 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1085
1086done:
1087 return err;
1088}
1089
1090static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1091{
1092 int err;
1093
1094 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1095 if (!err)
1096 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1097
1098 return err;
1099}
1100
1101static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1102{
1103 int err;
1104
1105 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1106 if (!err)
1107 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1108
1109 return err;
1110}
1111
Matt Carlson15ee95c2011-04-20 07:57:40 +00001112static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1113{
1114 int err;
1115
1116 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1117 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1118 MII_TG3_AUXCTL_SHDWSEL_MISC);
1119 if (!err)
1120 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1121
1122 return err;
1123}
1124
Matt Carlsonb4bd2922011-04-20 07:57:41 +00001125static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1126{
1127 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1128 set |= MII_TG3_AUXCTL_MISC_WREN;
1129
1130 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1131}
1132
Matt Carlson1d36ba42011-04-20 07:57:42 +00001133#define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
1134 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1135 MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
1136 MII_TG3_AUXCTL_ACTL_TX_6DB)
1137
1138#define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
1139 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1140 MII_TG3_AUXCTL_ACTL_TX_6DB);
1141
Matt Carlson95e28692008-05-25 23:44:14 -07001142static int tg3_bmcr_reset(struct tg3 *tp)
1143{
1144 u32 phy_control;
1145 int limit, err;
1146
1147 /* OK, reset it, and poll the BMCR_RESET bit until it
1148 * clears or we time out.
1149 */
1150 phy_control = BMCR_RESET;
1151 err = tg3_writephy(tp, MII_BMCR, phy_control);
1152 if (err != 0)
1153 return -EBUSY;
1154
1155 limit = 5000;
1156 while (limit--) {
1157 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1158 if (err != 0)
1159 return -EBUSY;
1160
1161 if ((phy_control & BMCR_RESET) == 0) {
1162 udelay(40);
1163 break;
1164 }
1165 udelay(10);
1166 }
Roel Kluind4675b52009-02-12 16:33:27 -08001167 if (limit < 0)
Matt Carlson95e28692008-05-25 23:44:14 -07001168 return -EBUSY;
1169
1170 return 0;
1171}
1172
Matt Carlson158d7ab2008-05-29 01:37:54 -07001173static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1174{
Francois Romieu3d165432009-01-19 16:56:50 -08001175 struct tg3 *tp = bp->priv;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001176 u32 val;
1177
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001178 spin_lock_bh(&tp->lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001179
1180 if (tg3_readphy(tp, reg, &val))
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001181 val = -EIO;
1182
1183 spin_unlock_bh(&tp->lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001184
1185 return val;
1186}
1187
1188static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1189{
Francois Romieu3d165432009-01-19 16:56:50 -08001190 struct tg3 *tp = bp->priv;
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001191 u32 ret = 0;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001192
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001193 spin_lock_bh(&tp->lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001194
1195 if (tg3_writephy(tp, reg, val))
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001196 ret = -EIO;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001197
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001198 spin_unlock_bh(&tp->lock);
1199
1200 return ret;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001201}
1202
1203static int tg3_mdio_reset(struct mii_bus *bp)
1204{
1205 return 0;
1206}
1207
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001208static void tg3_mdio_config_5785(struct tg3 *tp)
Matt Carlsona9daf362008-05-25 23:49:44 -07001209{
1210 u32 val;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001211 struct phy_device *phydev;
Matt Carlsona9daf362008-05-25 23:49:44 -07001212
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001213 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001214 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
Matt Carlson6a443a02010-02-17 15:17:04 +00001215 case PHY_ID_BCM50610:
1216 case PHY_ID_BCM50610M:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001217 val = MAC_PHYCFG2_50610_LED_MODES;
1218 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001219 case PHY_ID_BCMAC131:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001220 val = MAC_PHYCFG2_AC131_LED_MODES;
1221 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001222 case PHY_ID_RTL8211C:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001223 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1224 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001225 case PHY_ID_RTL8201E:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001226 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1227 break;
1228 default:
Matt Carlsona9daf362008-05-25 23:49:44 -07001229 return;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001230 }
1231
1232 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1233 tw32(MAC_PHYCFG2, val);
1234
1235 val = tr32(MAC_PHYCFG1);
Matt Carlsonbb85fbb2009-08-25 10:09:07 +00001236 val &= ~(MAC_PHYCFG1_RGMII_INT |
1237 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1238 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001239 tw32(MAC_PHYCFG1, val);
1240
1241 return;
1242 }
1243
Joe Perches63c3a662011-04-26 08:12:10 +00001244 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001245 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1246 MAC_PHYCFG2_FMODE_MASK_MASK |
1247 MAC_PHYCFG2_GMODE_MASK_MASK |
1248 MAC_PHYCFG2_ACT_MASK_MASK |
1249 MAC_PHYCFG2_QUAL_MASK_MASK |
1250 MAC_PHYCFG2_INBAND_ENABLE;
1251
1252 tw32(MAC_PHYCFG2, val);
Matt Carlsona9daf362008-05-25 23:49:44 -07001253
Matt Carlsonbb85fbb2009-08-25 10:09:07 +00001254 val = tr32(MAC_PHYCFG1);
1255 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1256 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
Joe Perches63c3a662011-04-26 08:12:10 +00001257 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1258 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001259 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
Joe Perches63c3a662011-04-26 08:12:10 +00001260 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001261 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1262 }
Matt Carlsonbb85fbb2009-08-25 10:09:07 +00001263 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1264 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1265 tw32(MAC_PHYCFG1, val);
Matt Carlsona9daf362008-05-25 23:49:44 -07001266
Matt Carlsona9daf362008-05-25 23:49:44 -07001267 val = tr32(MAC_EXT_RGMII_MODE);
1268 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1269 MAC_RGMII_MODE_RX_QUALITY |
1270 MAC_RGMII_MODE_RX_ACTIVITY |
1271 MAC_RGMII_MODE_RX_ENG_DET |
1272 MAC_RGMII_MODE_TX_ENABLE |
1273 MAC_RGMII_MODE_TX_LOWPWR |
1274 MAC_RGMII_MODE_TX_RESET);
Joe Perches63c3a662011-04-26 08:12:10 +00001275 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1276 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001277 val |= MAC_RGMII_MODE_RX_INT_B |
1278 MAC_RGMII_MODE_RX_QUALITY |
1279 MAC_RGMII_MODE_RX_ACTIVITY |
1280 MAC_RGMII_MODE_RX_ENG_DET;
Joe Perches63c3a662011-04-26 08:12:10 +00001281 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001282 val |= MAC_RGMII_MODE_TX_ENABLE |
1283 MAC_RGMII_MODE_TX_LOWPWR |
1284 MAC_RGMII_MODE_TX_RESET;
1285 }
1286 tw32(MAC_EXT_RGMII_MODE, val);
1287}
1288
Matt Carlson158d7ab2008-05-29 01:37:54 -07001289static void tg3_mdio_start(struct tg3 *tp)
1290{
Matt Carlson158d7ab2008-05-29 01:37:54 -07001291 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1292 tw32_f(MAC_MI_MODE, tp->mi_mode);
1293 udelay(80);
Matt Carlsona9daf362008-05-25 23:49:44 -07001294
Joe Perches63c3a662011-04-26 08:12:10 +00001295 if (tg3_flag(tp, MDIOBUS_INITED) &&
Matt Carlson9ea48182010-02-17 15:17:01 +00001296 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1297 tg3_mdio_config_5785(tp);
1298}
1299
1300static int tg3_mdio_init(struct tg3 *tp)
1301{
1302 int i;
1303 u32 reg;
1304 struct phy_device *phydev;
1305
Joe Perches63c3a662011-04-26 08:12:10 +00001306 if (tg3_flag(tp, 5717_PLUS)) {
Matt Carlson9c7df912010-06-05 17:24:36 +00001307 u32 is_serdes;
Matt Carlson882e9792009-09-01 13:21:36 +00001308
Matt Carlson69f11c92011-07-13 09:27:30 +00001309 tp->phy_addr = tp->pci_fn + 1;
Matt Carlson882e9792009-09-01 13:21:36 +00001310
Matt Carlsond1ec96a2010-01-12 10:11:38 +00001311 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1312 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1313 else
1314 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1315 TG3_CPMU_PHY_STRAP_IS_SERDES;
Matt Carlson882e9792009-09-01 13:21:36 +00001316 if (is_serdes)
1317 tp->phy_addr += 7;
1318 } else
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001319 tp->phy_addr = TG3_PHY_MII_ADDR;
Matt Carlson882e9792009-09-01 13:21:36 +00001320
Matt Carlson158d7ab2008-05-29 01:37:54 -07001321 tg3_mdio_start(tp);
1322
Joe Perches63c3a662011-04-26 08:12:10 +00001323 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
Matt Carlson158d7ab2008-05-29 01:37:54 -07001324 return 0;
1325
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001326 tp->mdio_bus = mdiobus_alloc();
1327 if (tp->mdio_bus == NULL)
1328 return -ENOMEM;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001329
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001330 tp->mdio_bus->name = "tg3 mdio bus";
1331 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
Matt Carlson158d7ab2008-05-29 01:37:54 -07001332 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001333 tp->mdio_bus->priv = tp;
1334 tp->mdio_bus->parent = &tp->pdev->dev;
1335 tp->mdio_bus->read = &tg3_mdio_read;
1336 tp->mdio_bus->write = &tg3_mdio_write;
1337 tp->mdio_bus->reset = &tg3_mdio_reset;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001338 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001339 tp->mdio_bus->irq = &tp->mdio_irq[0];
Matt Carlson158d7ab2008-05-29 01:37:54 -07001340
1341 for (i = 0; i < PHY_MAX_ADDR; i++)
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001342 tp->mdio_bus->irq[i] = PHY_POLL;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001343
1344 /* The bus registration will look for all the PHYs on the mdio bus.
1345 * Unfortunately, it does not ensure the PHY is powered up before
1346 * accessing the PHY ID registers. A chip reset is the
1347 * quickest way to bring the device back to an operational state..
1348 */
1349 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1350 tg3_bmcr_reset(tp);
1351
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001352 i = mdiobus_register(tp->mdio_bus);
Matt Carlsona9daf362008-05-25 23:49:44 -07001353 if (i) {
Matt Carlsonab96b242010-04-05 10:19:22 +00001354 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001355 mdiobus_free(tp->mdio_bus);
Matt Carlsona9daf362008-05-25 23:49:44 -07001356 return i;
1357 }
Matt Carlson158d7ab2008-05-29 01:37:54 -07001358
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001359 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsona9daf362008-05-25 23:49:44 -07001360
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001361 if (!phydev || !phydev->drv) {
Matt Carlsonab96b242010-04-05 10:19:22 +00001362 dev_warn(&tp->pdev->dev, "No PHY devices\n");
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001363 mdiobus_unregister(tp->mdio_bus);
1364 mdiobus_free(tp->mdio_bus);
1365 return -ENODEV;
1366 }
1367
1368 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
Matt Carlson6a443a02010-02-17 15:17:04 +00001369 case PHY_ID_BCM57780:
Matt Carlson321d32a2008-11-21 17:22:19 -08001370 phydev->interface = PHY_INTERFACE_MODE_GMII;
Matt Carlsonc704dc22009-11-02 14:32:12 +00001371 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
Matt Carlson321d32a2008-11-21 17:22:19 -08001372 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001373 case PHY_ID_BCM50610:
1374 case PHY_ID_BCM50610M:
Matt Carlson32e5a8d2009-11-02 14:31:39 +00001375 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
Matt Carlsonc704dc22009-11-02 14:32:12 +00001376 PHY_BRCM_RX_REFCLK_UNUSED |
Matt Carlson52fae082009-11-02 14:32:38 +00001377 PHY_BRCM_DIS_TXCRXC_NOENRGY |
Matt Carlsonc704dc22009-11-02 14:32:12 +00001378 PHY_BRCM_AUTO_PWRDWN_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00001379 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
Matt Carlsona9daf362008-05-25 23:49:44 -07001380 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00001381 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001382 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00001383 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001384 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001385 /* fallthru */
Matt Carlson6a443a02010-02-17 15:17:04 +00001386 case PHY_ID_RTL8211C:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001387 phydev->interface = PHY_INTERFACE_MODE_RGMII;
Matt Carlsona9daf362008-05-25 23:49:44 -07001388 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001389 case PHY_ID_RTL8201E:
1390 case PHY_ID_BCMAC131:
Matt Carlsona9daf362008-05-25 23:49:44 -07001391 phydev->interface = PHY_INTERFACE_MODE_MII;
Matt Carlsoncdd4e092009-11-02 14:31:11 +00001392 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001393 tp->phy_flags |= TG3_PHYFLG_IS_FET;
Matt Carlsona9daf362008-05-25 23:49:44 -07001394 break;
1395 }
1396
Joe Perches63c3a662011-04-26 08:12:10 +00001397 tg3_flag_set(tp, MDIOBUS_INITED);
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001398
1399 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1400 tg3_mdio_config_5785(tp);
Matt Carlsona9daf362008-05-25 23:49:44 -07001401
1402 return 0;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001403}
1404
1405static void tg3_mdio_fini(struct tg3 *tp)
1406{
Joe Perches63c3a662011-04-26 08:12:10 +00001407 if (tg3_flag(tp, MDIOBUS_INITED)) {
1408 tg3_flag_clear(tp, MDIOBUS_INITED);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001409 mdiobus_unregister(tp->mdio_bus);
1410 mdiobus_free(tp->mdio_bus);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001411 }
1412}
1413
Matt Carlson95e28692008-05-25 23:44:14 -07001414/* tp->lock is held. */
Matt Carlson4ba526c2008-08-15 14:10:04 -07001415static inline void tg3_generate_fw_event(struct tg3 *tp)
1416{
1417 u32 val;
1418
1419 val = tr32(GRC_RX_CPU_EVENT);
1420 val |= GRC_RX_CPU_DRIVER_EVENT;
1421 tw32_f(GRC_RX_CPU_EVENT, val);
1422
1423 tp->last_event_jiffies = jiffies;
1424}
1425
1426#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1427
1428/* tp->lock is held. */
Matt Carlson95e28692008-05-25 23:44:14 -07001429static void tg3_wait_for_event_ack(struct tg3 *tp)
1430{
1431 int i;
Matt Carlson4ba526c2008-08-15 14:10:04 -07001432 unsigned int delay_cnt;
1433 long time_remain;
Matt Carlson95e28692008-05-25 23:44:14 -07001434
Matt Carlson4ba526c2008-08-15 14:10:04 -07001435 /* If enough time has passed, no wait is necessary. */
1436 time_remain = (long)(tp->last_event_jiffies + 1 +
1437 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1438 (long)jiffies;
1439 if (time_remain < 0)
1440 return;
1441
1442 /* Check if we can shorten the wait time. */
1443 delay_cnt = jiffies_to_usecs(time_remain);
1444 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1445 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1446 delay_cnt = (delay_cnt >> 3) + 1;
1447
1448 for (i = 0; i < delay_cnt; i++) {
Matt Carlson95e28692008-05-25 23:44:14 -07001449 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1450 break;
Matt Carlson4ba526c2008-08-15 14:10:04 -07001451 udelay(8);
Matt Carlson95e28692008-05-25 23:44:14 -07001452 }
1453}
1454
1455/* tp->lock is held. */
1456static void tg3_ump_link_report(struct tg3 *tp)
1457{
1458 u32 reg;
1459 u32 val;
1460
Joe Perches63c3a662011-04-26 08:12:10 +00001461 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
Matt Carlson95e28692008-05-25 23:44:14 -07001462 return;
1463
1464 tg3_wait_for_event_ack(tp);
1465
1466 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1467
1468 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1469
1470 val = 0;
1471 if (!tg3_readphy(tp, MII_BMCR, &reg))
1472 val = reg << 16;
1473 if (!tg3_readphy(tp, MII_BMSR, &reg))
1474 val |= (reg & 0xffff);
1475 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1476
1477 val = 0;
1478 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1479 val = reg << 16;
1480 if (!tg3_readphy(tp, MII_LPA, &reg))
1481 val |= (reg & 0xffff);
1482 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1483
1484 val = 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001485 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
Matt Carlson95e28692008-05-25 23:44:14 -07001486 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1487 val = reg << 16;
1488 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1489 val |= (reg & 0xffff);
1490 }
1491 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1492
1493 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1494 val = reg << 16;
1495 else
1496 val = 0;
1497 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1498
Matt Carlson4ba526c2008-08-15 14:10:04 -07001499 tg3_generate_fw_event(tp);
Matt Carlson95e28692008-05-25 23:44:14 -07001500}
1501
Matt Carlson8d5a89b2011-08-31 11:44:51 +00001502/* tp->lock is held. */
1503static void tg3_stop_fw(struct tg3 *tp)
1504{
1505 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
1506 /* Wait for RX cpu to ACK the previous event. */
1507 tg3_wait_for_event_ack(tp);
1508
1509 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
1510
1511 tg3_generate_fw_event(tp);
1512
1513 /* Wait for RX cpu to ACK this event. */
1514 tg3_wait_for_event_ack(tp);
1515 }
1516}
1517
Matt Carlsonfd6d3f02011-08-31 11:44:52 +00001518/* tp->lock is held. */
1519static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
1520{
1521 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
1522 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1523
1524 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1525 switch (kind) {
1526 case RESET_KIND_INIT:
1527 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1528 DRV_STATE_START);
1529 break;
1530
1531 case RESET_KIND_SHUTDOWN:
1532 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1533 DRV_STATE_UNLOAD);
1534 break;
1535
1536 case RESET_KIND_SUSPEND:
1537 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1538 DRV_STATE_SUSPEND);
1539 break;
1540
1541 default:
1542 break;
1543 }
1544 }
1545
1546 if (kind == RESET_KIND_INIT ||
1547 kind == RESET_KIND_SUSPEND)
1548 tg3_ape_driver_state_change(tp, kind);
1549}
1550
1551/* tp->lock is held. */
1552static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
1553{
1554 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1555 switch (kind) {
1556 case RESET_KIND_INIT:
1557 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1558 DRV_STATE_START_DONE);
1559 break;
1560
1561 case RESET_KIND_SHUTDOWN:
1562 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1563 DRV_STATE_UNLOAD_DONE);
1564 break;
1565
1566 default:
1567 break;
1568 }
1569 }
1570
1571 if (kind == RESET_KIND_SHUTDOWN)
1572 tg3_ape_driver_state_change(tp, kind);
1573}
1574
1575/* tp->lock is held. */
1576static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
1577{
1578 if (tg3_flag(tp, ENABLE_ASF)) {
1579 switch (kind) {
1580 case RESET_KIND_INIT:
1581 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1582 DRV_STATE_START);
1583 break;
1584
1585 case RESET_KIND_SHUTDOWN:
1586 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1587 DRV_STATE_UNLOAD);
1588 break;
1589
1590 case RESET_KIND_SUSPEND:
1591 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1592 DRV_STATE_SUSPEND);
1593 break;
1594
1595 default:
1596 break;
1597 }
1598 }
1599}
1600
1601static int tg3_poll_fw(struct tg3 *tp)
1602{
1603 int i;
1604 u32 val;
1605
1606 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
1607 /* Wait up to 20ms for init done. */
1608 for (i = 0; i < 200; i++) {
1609 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
1610 return 0;
1611 udelay(100);
1612 }
1613 return -ENODEV;
1614 }
1615
1616 /* Wait for firmware initialization to complete. */
1617 for (i = 0; i < 100000; i++) {
1618 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
1619 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
1620 break;
1621 udelay(10);
1622 }
1623
1624 /* Chip might not be fitted with firmware. Some Sun onboard
1625 * parts are configured like that. So don't signal the timeout
1626 * of the above loop as an error, but do report the lack of
1627 * running firmware once.
1628 */
1629 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
1630 tg3_flag_set(tp, NO_FWARE_REPORTED);
1631
1632 netdev_info(tp->dev, "No firmware running\n");
1633 }
1634
1635 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
1636 /* The 57765 A0 needs a little more
1637 * time to do some important work.
1638 */
1639 mdelay(10);
1640 }
1641
1642 return 0;
1643}
1644
Matt Carlson95e28692008-05-25 23:44:14 -07001645static void tg3_link_report(struct tg3 *tp)
1646{
1647 if (!netif_carrier_ok(tp->dev)) {
Joe Perches05dbe002010-02-17 19:44:19 +00001648 netif_info(tp, link, tp->dev, "Link is down\n");
Matt Carlson95e28692008-05-25 23:44:14 -07001649 tg3_ump_link_report(tp);
1650 } else if (netif_msg_link(tp)) {
Joe Perches05dbe002010-02-17 19:44:19 +00001651 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1652 (tp->link_config.active_speed == SPEED_1000 ?
1653 1000 :
1654 (tp->link_config.active_speed == SPEED_100 ?
1655 100 : 10)),
1656 (tp->link_config.active_duplex == DUPLEX_FULL ?
1657 "full" : "half"));
Matt Carlson95e28692008-05-25 23:44:14 -07001658
Joe Perches05dbe002010-02-17 19:44:19 +00001659 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1660 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1661 "on" : "off",
1662 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1663 "on" : "off");
Matt Carlson47007832011-04-20 07:57:43 +00001664
1665 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1666 netdev_info(tp->dev, "EEE is %s\n",
1667 tp->setlpicnt ? "enabled" : "disabled");
1668
Matt Carlson95e28692008-05-25 23:44:14 -07001669 tg3_ump_link_report(tp);
1670 }
1671}
1672
1673static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
1674{
1675 u16 miireg;
1676
Steve Glendinninge18ce342008-12-16 02:00:00 -08001677 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
Matt Carlson95e28692008-05-25 23:44:14 -07001678 miireg = ADVERTISE_PAUSE_CAP;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001679 else if (flow_ctrl & FLOW_CTRL_TX)
Matt Carlson95e28692008-05-25 23:44:14 -07001680 miireg = ADVERTISE_PAUSE_ASYM;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001681 else if (flow_ctrl & FLOW_CTRL_RX)
Matt Carlson95e28692008-05-25 23:44:14 -07001682 miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1683 else
1684 miireg = 0;
1685
1686 return miireg;
1687}
1688
1689static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1690{
1691 u16 miireg;
1692
Steve Glendinninge18ce342008-12-16 02:00:00 -08001693 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
Matt Carlson95e28692008-05-25 23:44:14 -07001694 miireg = ADVERTISE_1000XPAUSE;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001695 else if (flow_ctrl & FLOW_CTRL_TX)
Matt Carlson95e28692008-05-25 23:44:14 -07001696 miireg = ADVERTISE_1000XPSE_ASYM;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001697 else if (flow_ctrl & FLOW_CTRL_RX)
Matt Carlson95e28692008-05-25 23:44:14 -07001698 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1699 else
1700 miireg = 0;
1701
1702 return miireg;
1703}
1704
Matt Carlson95e28692008-05-25 23:44:14 -07001705static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1706{
1707 u8 cap = 0;
1708
Matt Carlsonf3791cd2011-11-21 15:01:17 +00001709 if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
1710 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
1711 } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
1712 if (lcladv & ADVERTISE_1000XPAUSE)
1713 cap = FLOW_CTRL_RX;
1714 if (rmtadv & ADVERTISE_1000XPAUSE)
Steve Glendinninge18ce342008-12-16 02:00:00 -08001715 cap = FLOW_CTRL_TX;
Matt Carlson95e28692008-05-25 23:44:14 -07001716 }
1717
1718 return cap;
1719}
1720
Matt Carlsonf51f3562008-05-25 23:45:08 -07001721static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
Matt Carlson95e28692008-05-25 23:44:14 -07001722{
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001723 u8 autoneg;
Matt Carlsonf51f3562008-05-25 23:45:08 -07001724 u8 flowctrl = 0;
Matt Carlson95e28692008-05-25 23:44:14 -07001725 u32 old_rx_mode = tp->rx_mode;
1726 u32 old_tx_mode = tp->tx_mode;
1727
Joe Perches63c3a662011-04-26 08:12:10 +00001728 if (tg3_flag(tp, USE_PHYLIB))
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001729 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001730 else
1731 autoneg = tp->link_config.autoneg;
1732
Joe Perches63c3a662011-04-26 08:12:10 +00001733 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001734 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
Matt Carlsonf51f3562008-05-25 23:45:08 -07001735 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
Matt Carlson95e28692008-05-25 23:44:14 -07001736 else
Steve Glendinningbc02ff92008-12-16 02:00:48 -08001737 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
Matt Carlsonf51f3562008-05-25 23:45:08 -07001738 } else
1739 flowctrl = tp->link_config.flowctrl;
Matt Carlson95e28692008-05-25 23:44:14 -07001740
Matt Carlsonf51f3562008-05-25 23:45:08 -07001741 tp->link_config.active_flowctrl = flowctrl;
Matt Carlson95e28692008-05-25 23:44:14 -07001742
Steve Glendinninge18ce342008-12-16 02:00:00 -08001743 if (flowctrl & FLOW_CTRL_RX)
Matt Carlson95e28692008-05-25 23:44:14 -07001744 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1745 else
1746 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1747
Matt Carlsonf51f3562008-05-25 23:45:08 -07001748 if (old_rx_mode != tp->rx_mode)
Matt Carlson95e28692008-05-25 23:44:14 -07001749 tw32_f(MAC_RX_MODE, tp->rx_mode);
Matt Carlson95e28692008-05-25 23:44:14 -07001750
Steve Glendinninge18ce342008-12-16 02:00:00 -08001751 if (flowctrl & FLOW_CTRL_TX)
Matt Carlson95e28692008-05-25 23:44:14 -07001752 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1753 else
1754 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1755
Matt Carlsonf51f3562008-05-25 23:45:08 -07001756 if (old_tx_mode != tp->tx_mode)
Matt Carlson95e28692008-05-25 23:44:14 -07001757 tw32_f(MAC_TX_MODE, tp->tx_mode);
Matt Carlson95e28692008-05-25 23:44:14 -07001758}
1759
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001760static void tg3_adjust_link(struct net_device *dev)
1761{
1762 u8 oldflowctrl, linkmesg = 0;
1763 u32 mac_mode, lcl_adv, rmt_adv;
1764 struct tg3 *tp = netdev_priv(dev);
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001765 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001766
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001767 spin_lock_bh(&tp->lock);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001768
1769 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1770 MAC_MODE_HALF_DUPLEX);
1771
1772 oldflowctrl = tp->link_config.active_flowctrl;
1773
1774 if (phydev->link) {
1775 lcl_adv = 0;
1776 rmt_adv = 0;
1777
1778 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1779 mac_mode |= MAC_MODE_PORT_MODE_MII;
Matt Carlsonc3df0742009-11-02 14:27:02 +00001780 else if (phydev->speed == SPEED_1000 ||
1781 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001782 mac_mode |= MAC_MODE_PORT_MODE_GMII;
Matt Carlsonc3df0742009-11-02 14:27:02 +00001783 else
1784 mac_mode |= MAC_MODE_PORT_MODE_MII;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001785
1786 if (phydev->duplex == DUPLEX_HALF)
1787 mac_mode |= MAC_MODE_HALF_DUPLEX;
1788 else {
1789 lcl_adv = tg3_advert_flowctrl_1000T(
1790 tp->link_config.flowctrl);
1791
1792 if (phydev->pause)
1793 rmt_adv = LPA_PAUSE_CAP;
1794 if (phydev->asym_pause)
1795 rmt_adv |= LPA_PAUSE_ASYM;
1796 }
1797
1798 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1799 } else
1800 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1801
1802 if (mac_mode != tp->mac_mode) {
1803 tp->mac_mode = mac_mode;
1804 tw32_f(MAC_MODE, tp->mac_mode);
1805 udelay(40);
1806 }
1807
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001808 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1809 if (phydev->speed == SPEED_10)
1810 tw32(MAC_MI_STAT,
1811 MAC_MI_STAT_10MBPS_MODE |
1812 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1813 else
1814 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1815 }
1816
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001817 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1818 tw32(MAC_TX_LENGTHS,
1819 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1820 (6 << TX_LENGTHS_IPG_SHIFT) |
1821 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1822 else
1823 tw32(MAC_TX_LENGTHS,
1824 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1825 (6 << TX_LENGTHS_IPG_SHIFT) |
1826 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1827
1828 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1829 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1830 phydev->speed != tp->link_config.active_speed ||
1831 phydev->duplex != tp->link_config.active_duplex ||
1832 oldflowctrl != tp->link_config.active_flowctrl)
Matt Carlsonc6cdf432010-04-05 10:19:26 +00001833 linkmesg = 1;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001834
1835 tp->link_config.active_speed = phydev->speed;
1836 tp->link_config.active_duplex = phydev->duplex;
1837
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001838 spin_unlock_bh(&tp->lock);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001839
1840 if (linkmesg)
1841 tg3_link_report(tp);
1842}
1843
1844static int tg3_phy_init(struct tg3 *tp)
1845{
1846 struct phy_device *phydev;
1847
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001848 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001849 return 0;
1850
1851 /* Bring the PHY back to a known state. */
1852 tg3_bmcr_reset(tp);
1853
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001854 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001855
1856 /* Attach the MAC to the PHY. */
Kay Sieversfb28ad32008-11-10 13:55:14 -08001857 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
Matt Carlsona9daf362008-05-25 23:49:44 -07001858 phydev->dev_flags, phydev->interface);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001859 if (IS_ERR(phydev)) {
Matt Carlsonab96b242010-04-05 10:19:22 +00001860 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001861 return PTR_ERR(phydev);
1862 }
1863
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001864 /* Mask with MAC supported features. */
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001865 switch (phydev->interface) {
1866 case PHY_INTERFACE_MODE_GMII:
1867 case PHY_INTERFACE_MODE_RGMII:
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001868 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
Matt Carlson321d32a2008-11-21 17:22:19 -08001869 phydev->supported &= (PHY_GBIT_FEATURES |
1870 SUPPORTED_Pause |
1871 SUPPORTED_Asym_Pause);
1872 break;
1873 }
1874 /* fallthru */
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001875 case PHY_INTERFACE_MODE_MII:
1876 phydev->supported &= (PHY_BASIC_FEATURES |
1877 SUPPORTED_Pause |
1878 SUPPORTED_Asym_Pause);
1879 break;
1880 default:
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001881 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001882 return -EINVAL;
1883 }
1884
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001885 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001886
1887 phydev->advertising = phydev->supported;
1888
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001889 return 0;
1890}
1891
1892static void tg3_phy_start(struct tg3 *tp)
1893{
1894 struct phy_device *phydev;
1895
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001896 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001897 return;
1898
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001899 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001900
Matt Carlson80096062010-08-02 11:26:06 +00001901 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1902 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001903 phydev->speed = tp->link_config.orig_speed;
1904 phydev->duplex = tp->link_config.orig_duplex;
1905 phydev->autoneg = tp->link_config.orig_autoneg;
1906 phydev->advertising = tp->link_config.orig_advertising;
1907 }
1908
1909 phy_start(phydev);
1910
1911 phy_start_aneg(phydev);
1912}
1913
1914static void tg3_phy_stop(struct tg3 *tp)
1915{
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001916 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001917 return;
1918
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001919 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001920}
1921
1922static void tg3_phy_fini(struct tg3 *tp)
1923{
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001924 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001925 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001926 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001927 }
1928}
1929
Matt Carlson941ec902011-08-19 13:58:23 +00001930static int tg3_phy_set_extloopbk(struct tg3 *tp)
1931{
1932 int err;
1933 u32 val;
1934
1935 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
1936 return 0;
1937
1938 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1939 /* Cannot do read-modify-write on 5401 */
1940 err = tg3_phy_auxctl_write(tp,
1941 MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
1942 MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
1943 0x4c20);
1944 goto done;
1945 }
1946
1947 err = tg3_phy_auxctl_read(tp,
1948 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
1949 if (err)
1950 return err;
1951
1952 val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
1953 err = tg3_phy_auxctl_write(tp,
1954 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
1955
1956done:
1957 return err;
1958}
1959
Matt Carlson7f97a4b2009-08-25 10:10:03 +00001960static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1961{
1962 u32 phytest;
1963
1964 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1965 u32 phy;
1966
1967 tg3_writephy(tp, MII_TG3_FET_TEST,
1968 phytest | MII_TG3_FET_SHADOW_EN);
1969 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1970 if (enable)
1971 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1972 else
1973 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1974 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1975 }
1976 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1977 }
1978}
1979
Matt Carlson6833c042008-11-21 17:18:59 -08001980static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1981{
1982 u32 reg;
1983
Joe Perches63c3a662011-04-26 08:12:10 +00001984 if (!tg3_flag(tp, 5705_PLUS) ||
1985 (tg3_flag(tp, 5717_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001986 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
Matt Carlson6833c042008-11-21 17:18:59 -08001987 return;
1988
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001989 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson7f97a4b2009-08-25 10:10:03 +00001990 tg3_phy_fet_toggle_apd(tp, enable);
1991 return;
1992 }
1993
Matt Carlson6833c042008-11-21 17:18:59 -08001994 reg = MII_TG3_MISC_SHDW_WREN |
1995 MII_TG3_MISC_SHDW_SCR5_SEL |
1996 MII_TG3_MISC_SHDW_SCR5_LPED |
1997 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1998 MII_TG3_MISC_SHDW_SCR5_SDTL |
1999 MII_TG3_MISC_SHDW_SCR5_C125OE;
2000 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
2001 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
2002
2003 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2004
2005
2006 reg = MII_TG3_MISC_SHDW_WREN |
2007 MII_TG3_MISC_SHDW_APD_SEL |
2008 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
2009 if (enable)
2010 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
2011
2012 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2013}
2014
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002015static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
2016{
2017 u32 phy;
2018
Joe Perches63c3a662011-04-26 08:12:10 +00002019 if (!tg3_flag(tp, 5705_PLUS) ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002020 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002021 return;
2022
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002023 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002024 u32 ephy;
2025
Matt Carlson535ef6e2009-08-25 10:09:36 +00002026 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
2027 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
2028
2029 tg3_writephy(tp, MII_TG3_FET_TEST,
2030 ephy | MII_TG3_FET_SHADOW_EN);
2031 if (!tg3_readphy(tp, reg, &phy)) {
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002032 if (enable)
Matt Carlson535ef6e2009-08-25 10:09:36 +00002033 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002034 else
Matt Carlson535ef6e2009-08-25 10:09:36 +00002035 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
2036 tg3_writephy(tp, reg, phy);
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002037 }
Matt Carlson535ef6e2009-08-25 10:09:36 +00002038 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002039 }
2040 } else {
Matt Carlson15ee95c2011-04-20 07:57:40 +00002041 int ret;
2042
2043 ret = tg3_phy_auxctl_read(tp,
2044 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
2045 if (!ret) {
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002046 if (enable)
2047 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
2048 else
2049 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002050 tg3_phy_auxctl_write(tp,
2051 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002052 }
2053 }
2054}
2055
Linus Torvalds1da177e2005-04-16 15:20:36 -07002056static void tg3_phy_set_wirespeed(struct tg3 *tp)
2057{
Matt Carlson15ee95c2011-04-20 07:57:40 +00002058 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002059 u32 val;
2060
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002061 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002062 return;
2063
Matt Carlson15ee95c2011-04-20 07:57:40 +00002064 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
2065 if (!ret)
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002066 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
2067 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068}
2069
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002070static void tg3_phy_apply_otp(struct tg3 *tp)
2071{
2072 u32 otp, phy;
2073
2074 if (!tp->phy_otp)
2075 return;
2076
2077 otp = tp->phy_otp;
2078
Matt Carlson1d36ba42011-04-20 07:57:42 +00002079 if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
2080 return;
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002081
2082 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
2083 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
2084 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
2085
2086 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
2087 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
2088 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
2089
2090 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
2091 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
2092 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
2093
2094 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
2095 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
2096
2097 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
2098 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
2099
2100 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
2101 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
2102 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
2103
Matt Carlson1d36ba42011-04-20 07:57:42 +00002104 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002105}
2106
Matt Carlson52b02d02010-10-14 10:37:41 +00002107static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
2108{
2109 u32 val;
2110
2111 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2112 return;
2113
2114 tp->setlpicnt = 0;
2115
2116 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
2117 current_link_up == 1 &&
Matt Carlsona6b68da2010-12-06 08:28:52 +00002118 tp->link_config.active_duplex == DUPLEX_FULL &&
2119 (tp->link_config.active_speed == SPEED_100 ||
2120 tp->link_config.active_speed == SPEED_1000)) {
Matt Carlson52b02d02010-10-14 10:37:41 +00002121 u32 eeectl;
2122
2123 if (tp->link_config.active_speed == SPEED_1000)
2124 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
2125 else
2126 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
2127
2128 tw32(TG3_CPMU_EEE_CTRL, eeectl);
2129
Matt Carlson3110f5f52010-12-06 08:28:50 +00002130 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
2131 TG3_CL45_D7_EEERES_STAT, &val);
Matt Carlson52b02d02010-10-14 10:37:41 +00002132
Matt Carlsonb0c59432011-05-19 12:12:48 +00002133 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
2134 val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
Matt Carlson52b02d02010-10-14 10:37:41 +00002135 tp->setlpicnt = 2;
2136 }
2137
2138 if (!tp->setlpicnt) {
Matt Carlsonb715ce92011-07-20 10:20:52 +00002139 if (current_link_up == 1 &&
2140 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2141 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
2142 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2143 }
2144
Matt Carlson52b02d02010-10-14 10:37:41 +00002145 val = tr32(TG3_CPMU_EEE_MODE);
2146 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2147 }
2148}
2149
Matt Carlsonb0c59432011-05-19 12:12:48 +00002150static void tg3_phy_eee_enable(struct tg3 *tp)
2151{
2152 u32 val;
2153
2154 if (tp->link_config.active_speed == SPEED_1000 &&
2155 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2156 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2157 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
2158 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
Matt Carlsonb715ce92011-07-20 10:20:52 +00002159 val = MII_TG3_DSP_TAP26_ALNOKO |
2160 MII_TG3_DSP_TAP26_RMRXSTO;
2161 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
Matt Carlsonb0c59432011-05-19 12:12:48 +00002162 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2163 }
2164
2165 val = tr32(TG3_CPMU_EEE_MODE);
2166 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
2167}
2168
Linus Torvalds1da177e2005-04-16 15:20:36 -07002169static int tg3_wait_macro_done(struct tg3 *tp)
2170{
2171 int limit = 100;
2172
2173 while (limit--) {
2174 u32 tmp32;
2175
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002176 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002177 if ((tmp32 & 0x1000) == 0)
2178 break;
2179 }
2180 }
Roel Kluind4675b52009-02-12 16:33:27 -08002181 if (limit < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002182 return -EBUSY;
2183
2184 return 0;
2185}
2186
2187static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
2188{
2189 static const u32 test_pat[4][6] = {
2190 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
2191 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
2192 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
2193 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
2194 };
2195 int chan;
2196
2197 for (chan = 0; chan < 4; chan++) {
2198 int i;
2199
2200 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2201 (chan * 0x2000) | 0x0200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002202 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002203
2204 for (i = 0; i < 6; i++)
2205 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
2206 test_pat[chan][i]);
2207
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002208 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002209 if (tg3_wait_macro_done(tp)) {
2210 *resetp = 1;
2211 return -EBUSY;
2212 }
2213
2214 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2215 (chan * 0x2000) | 0x0200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002216 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002217 if (tg3_wait_macro_done(tp)) {
2218 *resetp = 1;
2219 return -EBUSY;
2220 }
2221
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002222 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002223 if (tg3_wait_macro_done(tp)) {
2224 *resetp = 1;
2225 return -EBUSY;
2226 }
2227
2228 for (i = 0; i < 6; i += 2) {
2229 u32 low, high;
2230
2231 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
2232 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
2233 tg3_wait_macro_done(tp)) {
2234 *resetp = 1;
2235 return -EBUSY;
2236 }
2237 low &= 0x7fff;
2238 high &= 0x000f;
2239 if (low != test_pat[chan][i] ||
2240 high != test_pat[chan][i+1]) {
2241 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
2242 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
2243 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
2244
2245 return -EBUSY;
2246 }
2247 }
2248 }
2249
2250 return 0;
2251}
2252
2253static int tg3_phy_reset_chanpat(struct tg3 *tp)
2254{
2255 int chan;
2256
2257 for (chan = 0; chan < 4; chan++) {
2258 int i;
2259
2260 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2261 (chan * 0x2000) | 0x0200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002262 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002263 for (i = 0; i < 6; i++)
2264 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002265 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002266 if (tg3_wait_macro_done(tp))
2267 return -EBUSY;
2268 }
2269
2270 return 0;
2271}
2272
2273static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
2274{
2275 u32 reg32, phy9_orig;
2276 int retries, do_phy_reset, err;
2277
2278 retries = 10;
2279 do_phy_reset = 1;
2280 do {
2281 if (do_phy_reset) {
2282 err = tg3_bmcr_reset(tp);
2283 if (err)
2284 return err;
2285 do_phy_reset = 0;
2286 }
2287
2288 /* Disable transmitter and interrupt. */
2289 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2290 continue;
2291
2292 reg32 |= 0x3000;
2293 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2294
2295 /* Set full-duplex, 1000 mbps. */
2296 tg3_writephy(tp, MII_BMCR,
Matt Carlson221c5632011-06-13 13:39:01 +00002297 BMCR_FULLDPLX | BMCR_SPEED1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002298
2299 /* Set to master mode. */
Matt Carlson221c5632011-06-13 13:39:01 +00002300 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002301 continue;
2302
Matt Carlson221c5632011-06-13 13:39:01 +00002303 tg3_writephy(tp, MII_CTRL1000,
2304 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002305
Matt Carlson1d36ba42011-04-20 07:57:42 +00002306 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
2307 if (err)
2308 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002309
2310 /* Block the PHY control access. */
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00002311 tg3_phydsp_write(tp, 0x8005, 0x0800);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002312
2313 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2314 if (!err)
2315 break;
2316 } while (--retries);
2317
2318 err = tg3_phy_reset_chanpat(tp);
2319 if (err)
2320 return err;
2321
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00002322 tg3_phydsp_write(tp, 0x8005, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002323
2324 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002325 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002326
Matt Carlson1d36ba42011-04-20 07:57:42 +00002327 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002328
Matt Carlson221c5632011-06-13 13:39:01 +00002329 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002330
2331 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
2332 reg32 &= ~0x3000;
2333 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2334 } else if (!err)
2335 err = -EBUSY;
2336
2337 return err;
2338}
2339
2340/* This will reset the tigon3 PHY if there is no valid
2341 * link unless the FORCE argument is non-zero.
2342 */
2343static int tg3_phy_reset(struct tg3 *tp)
2344{
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002345 u32 val, cpmuctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002346 int err;
2347
Michael Chan60189dd2006-12-17 17:08:07 -08002348 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan60189dd2006-12-17 17:08:07 -08002349 val = tr32(GRC_MISC_CFG);
2350 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2351 udelay(40);
2352 }
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002353 err = tg3_readphy(tp, MII_BMSR, &val);
2354 err |= tg3_readphy(tp, MII_BMSR, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002355 if (err != 0)
2356 return -EBUSY;
2357
Michael Chanc8e1e822006-04-29 18:55:17 -07002358 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
2359 netif_carrier_off(tp->dev);
2360 tg3_link_report(tp);
2361 }
2362
Linus Torvalds1da177e2005-04-16 15:20:36 -07002363 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2364 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2365 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2366 err = tg3_phy_reset_5703_4_5(tp);
2367 if (err)
2368 return err;
2369 goto out;
2370 }
2371
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002372 cpmuctrl = 0;
2373 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2374 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2375 cpmuctrl = tr32(TG3_CPMU_CTRL);
2376 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2377 tw32(TG3_CPMU_CTRL,
2378 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2379 }
2380
Linus Torvalds1da177e2005-04-16 15:20:36 -07002381 err = tg3_bmcr_reset(tp);
2382 if (err)
2383 return err;
2384
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002385 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002386 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2387 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002388
2389 tw32(TG3_CPMU_CTRL, cpmuctrl);
2390 }
2391
Matt Carlsonbcb37f62008-11-03 16:52:09 -08002392 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2393 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
Matt Carlsonce057f02007-11-12 21:08:03 -08002394 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2395 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2396 CPMU_LSPD_1000MB_MACCLK_12_5) {
2397 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2398 udelay(40);
2399 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2400 }
2401 }
2402
Joe Perches63c3a662011-04-26 08:12:10 +00002403 if (tg3_flag(tp, 5717_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002404 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
Matt Carlsonecf14102010-01-20 16:58:05 +00002405 return 0;
2406
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002407 tg3_phy_apply_otp(tp);
2408
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002409 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
Matt Carlson6833c042008-11-21 17:18:59 -08002410 tg3_phy_toggle_apd(tp, true);
2411 else
2412 tg3_phy_toggle_apd(tp, false);
2413
Linus Torvalds1da177e2005-04-16 15:20:36 -07002414out:
Matt Carlson1d36ba42011-04-20 07:57:42 +00002415 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
2416 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00002417 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2418 tg3_phydsp_write(tp, 0x000a, 0x0323);
Matt Carlson1d36ba42011-04-20 07:57:42 +00002419 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002420 }
Matt Carlson1d36ba42011-04-20 07:57:42 +00002421
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002422 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002423 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2424 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002425 }
Matt Carlson1d36ba42011-04-20 07:57:42 +00002426
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002427 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
Matt Carlson1d36ba42011-04-20 07:57:42 +00002428 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2429 tg3_phydsp_write(tp, 0x000a, 0x310b);
2430 tg3_phydsp_write(tp, 0x201f, 0x9506);
2431 tg3_phydsp_write(tp, 0x401f, 0x14e2);
2432 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2433 }
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002434 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
Matt Carlson1d36ba42011-04-20 07:57:42 +00002435 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2436 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2437 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2438 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2439 tg3_writephy(tp, MII_TG3_TEST1,
2440 MII_TG3_TEST1_TRIM_EN | 0x4);
2441 } else
2442 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2443
2444 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2445 }
Michael Chanc424cb22006-04-29 18:56:34 -07002446 }
Matt Carlson1d36ba42011-04-20 07:57:42 +00002447
Linus Torvalds1da177e2005-04-16 15:20:36 -07002448 /* Set Extended packet length bit (bit 14) on all chips that */
2449 /* support jumbo frames */
Matt Carlson79eb6902010-02-17 15:17:03 +00002450 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002451 /* Cannot do read-modify-write on 5401 */
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002452 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
Joe Perches63c3a662011-04-26 08:12:10 +00002453 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002454 /* Set bit 14 with read-modify-write to preserve other bits */
Matt Carlson15ee95c2011-04-20 07:57:40 +00002455 err = tg3_phy_auxctl_read(tp,
2456 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2457 if (!err)
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002458 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2459 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002460 }
2461
2462 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2463 * jumbo frames transmission.
2464 */
Joe Perches63c3a662011-04-26 08:12:10 +00002465 if (tg3_flag(tp, JUMBO_CAPABLE)) {
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002466 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
Matt Carlsonc6cdf432010-04-05 10:19:26 +00002467 tg3_writephy(tp, MII_TG3_EXT_CTRL,
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002468 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002469 }
2470
Michael Chan715116a2006-09-27 16:09:25 -07002471 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan715116a2006-09-27 16:09:25 -07002472 /* adjust output voltage */
Matt Carlson535ef6e2009-08-25 10:09:36 +00002473 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
Michael Chan715116a2006-09-27 16:09:25 -07002474 }
2475
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002476 tg3_phy_toggle_automdix(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002477 tg3_phy_set_wirespeed(tp);
2478 return 0;
2479}
2480
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002481#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2482#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2483#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2484 TG3_GPIO_MSG_NEED_VAUX)
2485#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2486 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2487 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2488 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2489 (TG3_GPIO_MSG_DRVR_PRES << 12))
2490
2491#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2492 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2493 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2494 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2495 (TG3_GPIO_MSG_NEED_VAUX << 12))
2496
2497static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2498{
2499 u32 status, shift;
2500
2501 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2502 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2503 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2504 else
2505 status = tr32(TG3_CPMU_DRV_STATUS);
2506
2507 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2508 status &= ~(TG3_GPIO_MSG_MASK << shift);
2509 status |= (newstat << shift);
2510
2511 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2512 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2513 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2514 else
2515 tw32(TG3_CPMU_DRV_STATUS, status);
2516
2517 return status >> TG3_APE_GPIO_MSG_SHIFT;
2518}
2519
Matt Carlson520b2752011-06-13 13:39:02 +00002520static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2521{
2522 if (!tg3_flag(tp, IS_NIC))
2523 return 0;
2524
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002525 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2526 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2527 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
2528 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2529 return -EIO;
Matt Carlson520b2752011-06-13 13:39:02 +00002530
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002531 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2532
2533 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2534 TG3_GRC_LCLCTL_PWRSW_DELAY);
2535
2536 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2537 } else {
2538 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2539 TG3_GRC_LCLCTL_PWRSW_DELAY);
2540 }
Matt Carlson6f5c8f832011-07-13 09:27:31 +00002541
Matt Carlson520b2752011-06-13 13:39:02 +00002542 return 0;
2543}
2544
2545static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2546{
2547 u32 grc_local_ctrl;
2548
2549 if (!tg3_flag(tp, IS_NIC) ||
2550 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2551 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
2552 return;
2553
2554 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2555
2556 tw32_wait_f(GRC_LOCAL_CTRL,
2557 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2558 TG3_GRC_LCLCTL_PWRSW_DELAY);
2559
2560 tw32_wait_f(GRC_LOCAL_CTRL,
2561 grc_local_ctrl,
2562 TG3_GRC_LCLCTL_PWRSW_DELAY);
2563
2564 tw32_wait_f(GRC_LOCAL_CTRL,
2565 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2566 TG3_GRC_LCLCTL_PWRSW_DELAY);
2567}
2568
2569static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2570{
2571 if (!tg3_flag(tp, IS_NIC))
2572 return;
2573
2574 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2575 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2576 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2577 (GRC_LCLCTRL_GPIO_OE0 |
2578 GRC_LCLCTRL_GPIO_OE1 |
2579 GRC_LCLCTRL_GPIO_OE2 |
2580 GRC_LCLCTRL_GPIO_OUTPUT0 |
2581 GRC_LCLCTRL_GPIO_OUTPUT1),
2582 TG3_GRC_LCLCTL_PWRSW_DELAY);
2583 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2584 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2585 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2586 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2587 GRC_LCLCTRL_GPIO_OE1 |
2588 GRC_LCLCTRL_GPIO_OE2 |
2589 GRC_LCLCTRL_GPIO_OUTPUT0 |
2590 GRC_LCLCTRL_GPIO_OUTPUT1 |
2591 tp->grc_local_ctrl;
2592 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2593 TG3_GRC_LCLCTL_PWRSW_DELAY);
2594
2595 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2596 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2597 TG3_GRC_LCLCTL_PWRSW_DELAY);
2598
2599 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2600 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2601 TG3_GRC_LCLCTL_PWRSW_DELAY);
2602 } else {
2603 u32 no_gpio2;
2604 u32 grc_local_ctrl = 0;
2605
2606 /* Workaround to prevent overdrawing Amps. */
2607 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
2608 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2609 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2610 grc_local_ctrl,
2611 TG3_GRC_LCLCTL_PWRSW_DELAY);
2612 }
2613
2614 /* On 5753 and variants, GPIO2 cannot be used. */
2615 no_gpio2 = tp->nic_sram_data_cfg &
2616 NIC_SRAM_DATA_CFG_NO_GPIO2;
2617
2618 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2619 GRC_LCLCTRL_GPIO_OE1 |
2620 GRC_LCLCTRL_GPIO_OE2 |
2621 GRC_LCLCTRL_GPIO_OUTPUT1 |
2622 GRC_LCLCTRL_GPIO_OUTPUT2;
2623 if (no_gpio2) {
2624 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2625 GRC_LCLCTRL_GPIO_OUTPUT2);
2626 }
2627 tw32_wait_f(GRC_LOCAL_CTRL,
2628 tp->grc_local_ctrl | grc_local_ctrl,
2629 TG3_GRC_LCLCTL_PWRSW_DELAY);
2630
2631 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2632
2633 tw32_wait_f(GRC_LOCAL_CTRL,
2634 tp->grc_local_ctrl | grc_local_ctrl,
2635 TG3_GRC_LCLCTL_PWRSW_DELAY);
2636
2637 if (!no_gpio2) {
2638 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2639 tw32_wait_f(GRC_LOCAL_CTRL,
2640 tp->grc_local_ctrl | grc_local_ctrl,
2641 TG3_GRC_LCLCTL_PWRSW_DELAY);
2642 }
2643 }
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002644}
Matt Carlson6f5c8f832011-07-13 09:27:31 +00002645
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002646static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002647{
2648 u32 msg = 0;
2649
2650 /* Serialize power state transitions */
2651 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2652 return;
2653
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002654 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002655 msg = TG3_GPIO_MSG_NEED_VAUX;
2656
2657 msg = tg3_set_function_status(tp, msg);
2658
2659 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2660 goto done;
2661
2662 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2663 tg3_pwrsrc_switch_to_vaux(tp);
2664 else
2665 tg3_pwrsrc_die_with_vmain(tp);
2666
2667done:
Matt Carlson6f5c8f832011-07-13 09:27:31 +00002668 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
Matt Carlson520b2752011-06-13 13:39:02 +00002669}
2670
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002671static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002672{
Matt Carlson683644b2011-03-09 16:58:23 +00002673 bool need_vaux = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002674
Matt Carlson334355a2010-01-20 16:58:10 +00002675 /* The GPIOs do something completely different on 57765. */
Joe Perches63c3a662011-04-26 08:12:10 +00002676 if (!tg3_flag(tp, IS_NIC) ||
Matt Carlson334355a2010-01-20 16:58:10 +00002677 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002678 return;
2679
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002680 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2681 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2682 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002683 tg3_frob_aux_power_5717(tp, include_wol ?
2684 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002685 return;
2686 }
2687
2688 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002689 struct net_device *dev_peer;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002690
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002691 dev_peer = pci_get_drvdata(tp->pdev_peer);
Matt Carlson683644b2011-03-09 16:58:23 +00002692
Michael Chanbc1c7562006-03-20 17:48:03 -08002693 /* remove_one() may have been run on the peer. */
Matt Carlson683644b2011-03-09 16:58:23 +00002694 if (dev_peer) {
2695 struct tg3 *tp_peer = netdev_priv(dev_peer);
2696
Joe Perches63c3a662011-04-26 08:12:10 +00002697 if (tg3_flag(tp_peer, INIT_COMPLETE))
Matt Carlson683644b2011-03-09 16:58:23 +00002698 return;
2699
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002700 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
Joe Perches63c3a662011-04-26 08:12:10 +00002701 tg3_flag(tp_peer, ENABLE_ASF))
Matt Carlson683644b2011-03-09 16:58:23 +00002702 need_vaux = true;
2703 }
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002704 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002705
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002706 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2707 tg3_flag(tp, ENABLE_ASF))
Matt Carlson683644b2011-03-09 16:58:23 +00002708 need_vaux = true;
2709
Matt Carlson520b2752011-06-13 13:39:02 +00002710 if (need_vaux)
2711 tg3_pwrsrc_switch_to_vaux(tp);
2712 else
2713 tg3_pwrsrc_die_with_vmain(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002714}
2715
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07002716static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2717{
2718 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2719 return 1;
Matt Carlson79eb6902010-02-17 15:17:03 +00002720 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07002721 if (speed != SPEED_10)
2722 return 1;
2723 } else if (speed == SPEED_10)
2724 return 1;
2725
2726 return 0;
2727}
2728
Linus Torvalds1da177e2005-04-16 15:20:36 -07002729static int tg3_setup_phy(struct tg3 *, int);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002730static int tg3_halt_cpu(struct tg3 *, u32);
2731
Matt Carlson0a459aa2008-11-03 16:54:15 -08002732static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
Michael Chan15c3b692006-03-22 01:06:52 -08002733{
Matt Carlsonce057f02007-11-12 21:08:03 -08002734 u32 val;
2735
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002736 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Michael Chan51297242007-02-13 12:17:57 -08002737 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2738 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2739 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2740
2741 sg_dig_ctrl |=
2742 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2743 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2744 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2745 }
Michael Chan3f7045c2006-09-27 16:02:29 -07002746 return;
Michael Chan51297242007-02-13 12:17:57 -08002747 }
Michael Chan3f7045c2006-09-27 16:02:29 -07002748
Michael Chan60189dd2006-12-17 17:08:07 -08002749 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan60189dd2006-12-17 17:08:07 -08002750 tg3_bmcr_reset(tp);
2751 val = tr32(GRC_MISC_CFG);
2752 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2753 udelay(40);
2754 return;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002755 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson0e5f7842009-11-02 14:26:38 +00002756 u32 phytest;
2757 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2758 u32 phy;
2759
2760 tg3_writephy(tp, MII_ADVERTISE, 0);
2761 tg3_writephy(tp, MII_BMCR,
2762 BMCR_ANENABLE | BMCR_ANRESTART);
2763
2764 tg3_writephy(tp, MII_TG3_FET_TEST,
2765 phytest | MII_TG3_FET_SHADOW_EN);
2766 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2767 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2768 tg3_writephy(tp,
2769 MII_TG3_FET_SHDW_AUXMODE4,
2770 phy);
2771 }
2772 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2773 }
2774 return;
Matt Carlson0a459aa2008-11-03 16:54:15 -08002775 } else if (do_low_power) {
Michael Chan715116a2006-09-27 16:09:25 -07002776 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2777 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
Matt Carlson0a459aa2008-11-03 16:54:15 -08002778
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002779 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2780 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2781 MII_TG3_AUXCTL_PCTL_VREG_11V;
2782 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
Michael Chan715116a2006-09-27 16:09:25 -07002783 }
Michael Chan3f7045c2006-09-27 16:02:29 -07002784
Michael Chan15c3b692006-03-22 01:06:52 -08002785 /* The PHY should not be powered down on some chips because
2786 * of bugs.
2787 */
2788 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2789 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2790 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002791 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
Michael Chan15c3b692006-03-22 01:06:52 -08002792 return;
Matt Carlsonce057f02007-11-12 21:08:03 -08002793
Matt Carlsonbcb37f62008-11-03 16:52:09 -08002794 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2795 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
Matt Carlsonce057f02007-11-12 21:08:03 -08002796 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2797 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2798 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2799 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2800 }
2801
Michael Chan15c3b692006-03-22 01:06:52 -08002802 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2803}
2804
Matt Carlson3f007892008-11-03 16:51:36 -08002805/* tp->lock is held. */
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002806static int tg3_nvram_lock(struct tg3 *tp)
2807{
Joe Perches63c3a662011-04-26 08:12:10 +00002808 if (tg3_flag(tp, NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002809 int i;
2810
2811 if (tp->nvram_lock_cnt == 0) {
2812 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2813 for (i = 0; i < 8000; i++) {
2814 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2815 break;
2816 udelay(20);
2817 }
2818 if (i == 8000) {
2819 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2820 return -ENODEV;
2821 }
2822 }
2823 tp->nvram_lock_cnt++;
2824 }
2825 return 0;
2826}
2827
2828/* tp->lock is held. */
2829static void tg3_nvram_unlock(struct tg3 *tp)
2830{
Joe Perches63c3a662011-04-26 08:12:10 +00002831 if (tg3_flag(tp, NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002832 if (tp->nvram_lock_cnt > 0)
2833 tp->nvram_lock_cnt--;
2834 if (tp->nvram_lock_cnt == 0)
2835 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2836 }
2837}
2838
2839/* tp->lock is held. */
2840static void tg3_enable_nvram_access(struct tg3 *tp)
2841{
Joe Perches63c3a662011-04-26 08:12:10 +00002842 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002843 u32 nvaccess = tr32(NVRAM_ACCESS);
2844
2845 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2846 }
2847}
2848
2849/* tp->lock is held. */
2850static void tg3_disable_nvram_access(struct tg3 *tp)
2851{
Joe Perches63c3a662011-04-26 08:12:10 +00002852 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002853 u32 nvaccess = tr32(NVRAM_ACCESS);
2854
2855 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2856 }
2857}
2858
2859static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2860 u32 offset, u32 *val)
2861{
2862 u32 tmp;
2863 int i;
2864
2865 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2866 return -EINVAL;
2867
2868 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2869 EEPROM_ADDR_DEVID_MASK |
2870 EEPROM_ADDR_READ);
2871 tw32(GRC_EEPROM_ADDR,
2872 tmp |
2873 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2874 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2875 EEPROM_ADDR_ADDR_MASK) |
2876 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2877
2878 for (i = 0; i < 1000; i++) {
2879 tmp = tr32(GRC_EEPROM_ADDR);
2880
2881 if (tmp & EEPROM_ADDR_COMPLETE)
2882 break;
2883 msleep(1);
2884 }
2885 if (!(tmp & EEPROM_ADDR_COMPLETE))
2886 return -EBUSY;
2887
Matt Carlson62cedd12009-04-20 14:52:29 -07002888 tmp = tr32(GRC_EEPROM_DATA);
2889
2890 /*
2891 * The data will always be opposite the native endian
2892 * format. Perform a blind byteswap to compensate.
2893 */
2894 *val = swab32(tmp);
2895
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002896 return 0;
2897}
2898
2899#define NVRAM_CMD_TIMEOUT 10000
2900
2901static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2902{
2903 int i;
2904
2905 tw32(NVRAM_CMD, nvram_cmd);
2906 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2907 udelay(10);
2908 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2909 udelay(10);
2910 break;
2911 }
2912 }
2913
2914 if (i == NVRAM_CMD_TIMEOUT)
2915 return -EBUSY;
2916
2917 return 0;
2918}
2919
2920static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2921{
Joe Perches63c3a662011-04-26 08:12:10 +00002922 if (tg3_flag(tp, NVRAM) &&
2923 tg3_flag(tp, NVRAM_BUFFERED) &&
2924 tg3_flag(tp, FLASH) &&
2925 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002926 (tp->nvram_jedecnum == JEDEC_ATMEL))
2927
2928 addr = ((addr / tp->nvram_pagesize) <<
2929 ATMEL_AT45DB0X1B_PAGE_POS) +
2930 (addr % tp->nvram_pagesize);
2931
2932 return addr;
2933}
2934
2935static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2936{
Joe Perches63c3a662011-04-26 08:12:10 +00002937 if (tg3_flag(tp, NVRAM) &&
2938 tg3_flag(tp, NVRAM_BUFFERED) &&
2939 tg3_flag(tp, FLASH) &&
2940 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002941 (tp->nvram_jedecnum == JEDEC_ATMEL))
2942
2943 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2944 tp->nvram_pagesize) +
2945 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2946
2947 return addr;
2948}
2949
Matt Carlsone4f34112009-02-25 14:25:00 +00002950/* NOTE: Data read in from NVRAM is byteswapped according to
2951 * the byteswapping settings for all other register accesses.
2952 * tg3 devices are BE devices, so on a BE machine, the data
2953 * returned will be exactly as it is seen in NVRAM. On a LE
2954 * machine, the 32-bit value will be byteswapped.
2955 */
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002956static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2957{
2958 int ret;
2959
Joe Perches63c3a662011-04-26 08:12:10 +00002960 if (!tg3_flag(tp, NVRAM))
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002961 return tg3_nvram_read_using_eeprom(tp, offset, val);
2962
2963 offset = tg3_nvram_phys_addr(tp, offset);
2964
2965 if (offset > NVRAM_ADDR_MSK)
2966 return -EINVAL;
2967
2968 ret = tg3_nvram_lock(tp);
2969 if (ret)
2970 return ret;
2971
2972 tg3_enable_nvram_access(tp);
2973
2974 tw32(NVRAM_ADDR, offset);
2975 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2976 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2977
2978 if (ret == 0)
Matt Carlsone4f34112009-02-25 14:25:00 +00002979 *val = tr32(NVRAM_RDDATA);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002980
2981 tg3_disable_nvram_access(tp);
2982
2983 tg3_nvram_unlock(tp);
2984
2985 return ret;
2986}
2987
Matt Carlsona9dc5292009-02-25 14:25:30 +00002988/* Ensures NVRAM data is in bytestream format. */
2989static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002990{
2991 u32 v;
Matt Carlsona9dc5292009-02-25 14:25:30 +00002992 int res = tg3_nvram_read(tp, offset, &v);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002993 if (!res)
Matt Carlsona9dc5292009-02-25 14:25:30 +00002994 *val = cpu_to_be32(v);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002995 return res;
2996}
2997
Matt Carlson997b4f12011-08-31 11:44:53 +00002998#define RX_CPU_SCRATCH_BASE 0x30000
2999#define RX_CPU_SCRATCH_SIZE 0x04000
3000#define TX_CPU_SCRATCH_BASE 0x34000
3001#define TX_CPU_SCRATCH_SIZE 0x04000
3002
3003/* tp->lock is held. */
3004static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
3005{
3006 int i;
3007
3008 BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
3009
3010 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
3011 u32 val = tr32(GRC_VCPU_EXT_CTRL);
3012
3013 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
3014 return 0;
3015 }
3016 if (offset == RX_CPU_BASE) {
3017 for (i = 0; i < 10000; i++) {
3018 tw32(offset + CPU_STATE, 0xffffffff);
3019 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3020 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3021 break;
3022 }
3023
3024 tw32(offset + CPU_STATE, 0xffffffff);
3025 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
3026 udelay(10);
3027 } else {
3028 for (i = 0; i < 10000; i++) {
3029 tw32(offset + CPU_STATE, 0xffffffff);
3030 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3031 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3032 break;
3033 }
3034 }
3035
3036 if (i >= 10000) {
3037 netdev_err(tp->dev, "%s timed out, %s CPU\n",
3038 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
3039 return -ENODEV;
3040 }
3041
3042 /* Clear firmware's nvram arbitration. */
3043 if (tg3_flag(tp, NVRAM))
3044 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
3045 return 0;
3046}
3047
3048struct fw_info {
3049 unsigned int fw_base;
3050 unsigned int fw_len;
3051 const __be32 *fw_data;
3052};
3053
3054/* tp->lock is held. */
3055static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
3056 u32 cpu_scratch_base, int cpu_scratch_size,
3057 struct fw_info *info)
3058{
3059 int err, lock_err, i;
3060 void (*write_op)(struct tg3 *, u32, u32);
3061
3062 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
3063 netdev_err(tp->dev,
3064 "%s: Trying to load TX cpu firmware which is 5705\n",
3065 __func__);
3066 return -EINVAL;
3067 }
3068
3069 if (tg3_flag(tp, 5705_PLUS))
3070 write_op = tg3_write_mem;
3071 else
3072 write_op = tg3_write_indirect_reg32;
3073
3074 /* It is possible that bootcode is still loading at this point.
3075 * Get the nvram lock first before halting the cpu.
3076 */
3077 lock_err = tg3_nvram_lock(tp);
3078 err = tg3_halt_cpu(tp, cpu_base);
3079 if (!lock_err)
3080 tg3_nvram_unlock(tp);
3081 if (err)
3082 goto out;
3083
3084 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
3085 write_op(tp, cpu_scratch_base + i, 0);
3086 tw32(cpu_base + CPU_STATE, 0xffffffff);
3087 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
3088 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
3089 write_op(tp, (cpu_scratch_base +
3090 (info->fw_base & 0xffff) +
3091 (i * sizeof(u32))),
3092 be32_to_cpu(info->fw_data[i]));
3093
3094 err = 0;
3095
3096out:
3097 return err;
3098}
3099
3100/* tp->lock is held. */
3101static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
3102{
3103 struct fw_info info;
3104 const __be32 *fw_data;
3105 int err, i;
3106
3107 fw_data = (void *)tp->fw->data;
3108
3109 /* Firmware blob starts with version numbers, followed by
3110 start address and length. We are setting complete length.
3111 length = end_address_of_bss - start_address_of_text.
3112 Remainder is the blob to be loaded contiguously
3113 from start address. */
3114
3115 info.fw_base = be32_to_cpu(fw_data[1]);
3116 info.fw_len = tp->fw->size - 12;
3117 info.fw_data = &fw_data[3];
3118
3119 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
3120 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
3121 &info);
3122 if (err)
3123 return err;
3124
3125 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
3126 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
3127 &info);
3128 if (err)
3129 return err;
3130
3131 /* Now startup only the RX cpu. */
3132 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3133 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3134
3135 for (i = 0; i < 5; i++) {
3136 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
3137 break;
3138 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3139 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
3140 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3141 udelay(1000);
3142 }
3143 if (i >= 5) {
3144 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
3145 "should be %08x\n", __func__,
3146 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
3147 return -ENODEV;
3148 }
3149 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3150 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
3151
3152 return 0;
3153}
3154
3155/* tp->lock is held. */
3156static int tg3_load_tso_firmware(struct tg3 *tp)
3157{
3158 struct fw_info info;
3159 const __be32 *fw_data;
3160 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
3161 int err, i;
3162
3163 if (tg3_flag(tp, HW_TSO_1) ||
3164 tg3_flag(tp, HW_TSO_2) ||
3165 tg3_flag(tp, HW_TSO_3))
3166 return 0;
3167
3168 fw_data = (void *)tp->fw->data;
3169
3170 /* Firmware blob starts with version numbers, followed by
3171 start address and length. We are setting complete length.
3172 length = end_address_of_bss - start_address_of_text.
3173 Remainder is the blob to be loaded contiguously
3174 from start address. */
3175
3176 info.fw_base = be32_to_cpu(fw_data[1]);
3177 cpu_scratch_size = tp->fw_len;
3178 info.fw_len = tp->fw->size - 12;
3179 info.fw_data = &fw_data[3];
3180
3181 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
3182 cpu_base = RX_CPU_BASE;
3183 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
3184 } else {
3185 cpu_base = TX_CPU_BASE;
3186 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
3187 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
3188 }
3189
3190 err = tg3_load_firmware_cpu(tp, cpu_base,
3191 cpu_scratch_base, cpu_scratch_size,
3192 &info);
3193 if (err)
3194 return err;
3195
3196 /* Now startup the cpu. */
3197 tw32(cpu_base + CPU_STATE, 0xffffffff);
3198 tw32_f(cpu_base + CPU_PC, info.fw_base);
3199
3200 for (i = 0; i < 5; i++) {
3201 if (tr32(cpu_base + CPU_PC) == info.fw_base)
3202 break;
3203 tw32(cpu_base + CPU_STATE, 0xffffffff);
3204 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3205 tw32_f(cpu_base + CPU_PC, info.fw_base);
3206 udelay(1000);
3207 }
3208 if (i >= 5) {
3209 netdev_err(tp->dev,
3210 "%s fails to set CPU PC, is %08x should be %08x\n",
3211 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
3212 return -ENODEV;
3213 }
3214 tw32(cpu_base + CPU_STATE, 0xffffffff);
3215 tw32_f(cpu_base + CPU_MODE, 0x00000000);
3216 return 0;
3217}
3218
3219
Matt Carlsonffbcfed2009-02-25 14:24:28 +00003220/* tp->lock is held. */
Matt Carlson3f007892008-11-03 16:51:36 -08003221static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
3222{
3223 u32 addr_high, addr_low;
3224 int i;
3225
3226 addr_high = ((tp->dev->dev_addr[0] << 8) |
3227 tp->dev->dev_addr[1]);
3228 addr_low = ((tp->dev->dev_addr[2] << 24) |
3229 (tp->dev->dev_addr[3] << 16) |
3230 (tp->dev->dev_addr[4] << 8) |
3231 (tp->dev->dev_addr[5] << 0));
3232 for (i = 0; i < 4; i++) {
3233 if (i == 1 && skip_mac_1)
3234 continue;
3235 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
3236 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
3237 }
3238
3239 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3240 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
3241 for (i = 0; i < 12; i++) {
3242 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
3243 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
3244 }
3245 }
3246
3247 addr_high = (tp->dev->dev_addr[0] +
3248 tp->dev->dev_addr[1] +
3249 tp->dev->dev_addr[2] +
3250 tp->dev->dev_addr[3] +
3251 tp->dev->dev_addr[4] +
3252 tp->dev->dev_addr[5]) &
3253 TX_BACKOFF_SEED_MASK;
3254 tw32(MAC_TX_BACKOFF_SEED, addr_high);
3255}
3256
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00003257static void tg3_enable_register_access(struct tg3 *tp)
3258{
3259 /*
3260 * Make sure register accesses (indirect or otherwise) will function
3261 * correctly.
3262 */
3263 pci_write_config_dword(tp->pdev,
3264 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
3265}
3266
3267static int tg3_power_up(struct tg3 *tp)
3268{
Matt Carlsonbed98292011-07-13 09:27:29 +00003269 int err;
3270
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00003271 tg3_enable_register_access(tp);
3272
Matt Carlsonbed98292011-07-13 09:27:29 +00003273 err = pci_set_power_state(tp->pdev, PCI_D0);
3274 if (!err) {
3275 /* Switch out of Vaux if it is a NIC */
3276 tg3_pwrsrc_switch_to_vmain(tp);
3277 } else {
3278 netdev_err(tp->dev, "Transition to D0 failed\n");
3279 }
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00003280
Matt Carlsonbed98292011-07-13 09:27:29 +00003281 return err;
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00003282}
3283
3284static int tg3_power_down_prepare(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003285{
3286 u32 misc_host_ctrl;
Matt Carlson0a459aa2008-11-03 16:54:15 -08003287 bool device_should_wake, do_low_power;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003288
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00003289 tg3_enable_register_access(tp);
Matt Carlson5e7dfd02008-11-21 17:18:16 -08003290
3291 /* Restore the CLKREQ setting. */
Joe Perches63c3a662011-04-26 08:12:10 +00003292 if (tg3_flag(tp, CLKREQ_BUG)) {
Matt Carlson5e7dfd02008-11-21 17:18:16 -08003293 u16 lnkctl;
3294
3295 pci_read_config_word(tp->pdev,
Jon Mason708ebb32011-06-27 12:56:50 +00003296 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
Matt Carlson5e7dfd02008-11-21 17:18:16 -08003297 &lnkctl);
3298 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
3299 pci_write_config_word(tp->pdev,
Jon Mason708ebb32011-06-27 12:56:50 +00003300 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
Matt Carlson5e7dfd02008-11-21 17:18:16 -08003301 lnkctl);
3302 }
3303
Linus Torvalds1da177e2005-04-16 15:20:36 -07003304 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
3305 tw32(TG3PCI_MISC_HOST_CTRL,
3306 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
3307
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00003308 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
Joe Perches63c3a662011-04-26 08:12:10 +00003309 tg3_flag(tp, WOL_ENABLE);
Matt Carlson05ac4cb2008-11-03 16:53:46 -08003310
Joe Perches63c3a662011-04-26 08:12:10 +00003311 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson0a459aa2008-11-03 16:54:15 -08003312 do_low_power = false;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003313 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
Matt Carlson80096062010-08-02 11:26:06 +00003314 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07003315 struct phy_device *phydev;
Matt Carlson0a459aa2008-11-03 16:54:15 -08003316 u32 phyid, advertising;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07003317
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00003318 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07003319
Matt Carlson80096062010-08-02 11:26:06 +00003320 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07003321
3322 tp->link_config.orig_speed = phydev->speed;
3323 tp->link_config.orig_duplex = phydev->duplex;
3324 tp->link_config.orig_autoneg = phydev->autoneg;
3325 tp->link_config.orig_advertising = phydev->advertising;
3326
3327 advertising = ADVERTISED_TP |
3328 ADVERTISED_Pause |
3329 ADVERTISED_Autoneg |
3330 ADVERTISED_10baseT_Half;
3331
Joe Perches63c3a662011-04-26 08:12:10 +00003332 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
3333 if (tg3_flag(tp, WOL_SPEED_100MB))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07003334 advertising |=
3335 ADVERTISED_100baseT_Half |
3336 ADVERTISED_100baseT_Full |
3337 ADVERTISED_10baseT_Full;
3338 else
3339 advertising |= ADVERTISED_10baseT_Full;
3340 }
3341
3342 phydev->advertising = advertising;
3343
3344 phy_start_aneg(phydev);
Matt Carlson0a459aa2008-11-03 16:54:15 -08003345
3346 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
Matt Carlson6a443a02010-02-17 15:17:04 +00003347 if (phyid != PHY_ID_BCMAC131) {
3348 phyid &= PHY_BCM_OUI_MASK;
3349 if (phyid == PHY_BCM_OUI_1 ||
3350 phyid == PHY_BCM_OUI_2 ||
3351 phyid == PHY_BCM_OUI_3)
Matt Carlson0a459aa2008-11-03 16:54:15 -08003352 do_low_power = true;
3353 }
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07003354 }
Matt Carlsondd477002008-05-25 23:45:58 -07003355 } else {
Matt Carlson20232762008-12-21 20:18:56 -08003356 do_low_power = true;
Matt Carlson0a459aa2008-11-03 16:54:15 -08003357
Matt Carlson80096062010-08-02 11:26:06 +00003358 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
3359 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsondd477002008-05-25 23:45:58 -07003360 tp->link_config.orig_speed = tp->link_config.speed;
3361 tp->link_config.orig_duplex = tp->link_config.duplex;
3362 tp->link_config.orig_autoneg = tp->link_config.autoneg;
3363 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003364
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003365 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
Matt Carlsondd477002008-05-25 23:45:58 -07003366 tp->link_config.speed = SPEED_10;
3367 tp->link_config.duplex = DUPLEX_HALF;
3368 tp->link_config.autoneg = AUTONEG_ENABLE;
3369 tg3_setup_phy(tp, 0);
3370 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003371 }
3372
Michael Chanb5d37722006-09-27 16:06:21 -07003373 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
3374 u32 val;
3375
3376 val = tr32(GRC_VCPU_EXT_CTRL);
3377 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
Joe Perches63c3a662011-04-26 08:12:10 +00003378 } else if (!tg3_flag(tp, ENABLE_ASF)) {
Michael Chan6921d202005-12-13 21:15:53 -08003379 int i;
3380 u32 val;
3381
3382 for (i = 0; i < 200; i++) {
3383 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
3384 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
3385 break;
3386 msleep(1);
3387 }
3388 }
Joe Perches63c3a662011-04-26 08:12:10 +00003389 if (tg3_flag(tp, WOL_CAP))
Gary Zambranoa85feb82007-05-05 11:52:19 -07003390 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
3391 WOL_DRV_STATE_SHUTDOWN |
3392 WOL_DRV_WOL |
3393 WOL_SET_MAGIC_PKT);
Michael Chan6921d202005-12-13 21:15:53 -08003394
Matt Carlson05ac4cb2008-11-03 16:53:46 -08003395 if (device_should_wake) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003396 u32 mac_mode;
3397
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003398 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
Matt Carlsonb4bd2922011-04-20 07:57:41 +00003399 if (do_low_power &&
3400 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
3401 tg3_phy_auxctl_write(tp,
3402 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
3403 MII_TG3_AUXCTL_PCTL_WOL_EN |
3404 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
3405 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
Matt Carlsondd477002008-05-25 23:45:58 -07003406 udelay(40);
3407 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003408
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003409 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
Michael Chan3f7045c2006-09-27 16:02:29 -07003410 mac_mode = MAC_MODE_PORT_MODE_GMII;
3411 else
3412 mac_mode = MAC_MODE_PORT_MODE_MII;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003413
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07003414 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
3415 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
3416 ASIC_REV_5700) {
Joe Perches63c3a662011-04-26 08:12:10 +00003417 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07003418 SPEED_100 : SPEED_10;
3419 if (tg3_5700_link_polarity(tp, speed))
3420 mac_mode |= MAC_MODE_LINK_POLARITY;
3421 else
3422 mac_mode &= ~MAC_MODE_LINK_POLARITY;
3423 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003424 } else {
3425 mac_mode = MAC_MODE_PORT_MODE_TBI;
3426 }
3427
Joe Perches63c3a662011-04-26 08:12:10 +00003428 if (!tg3_flag(tp, 5750_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003429 tw32(MAC_LED_CTRL, tp->led_ctrl);
3430
Matt Carlson05ac4cb2008-11-03 16:53:46 -08003431 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00003432 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
3433 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
Matt Carlson05ac4cb2008-11-03 16:53:46 -08003434 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003435
Joe Perches63c3a662011-04-26 08:12:10 +00003436 if (tg3_flag(tp, ENABLE_APE))
Matt Carlsond2394e6b2010-11-24 08:31:47 +00003437 mac_mode |= MAC_MODE_APE_TX_EN |
3438 MAC_MODE_APE_RX_EN |
3439 MAC_MODE_TDE_ENABLE;
Matt Carlson3bda1252008-08-15 14:08:22 -07003440
Linus Torvalds1da177e2005-04-16 15:20:36 -07003441 tw32_f(MAC_MODE, mac_mode);
3442 udelay(100);
3443
3444 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
3445 udelay(10);
3446 }
3447
Joe Perches63c3a662011-04-26 08:12:10 +00003448 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07003449 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3450 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
3451 u32 base_val;
3452
3453 base_val = tp->pci_clock_ctrl;
3454 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
3455 CLOCK_CTRL_TXCLK_DISABLE);
3456
Michael Chanb401e9e2005-12-19 16:27:04 -08003457 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
3458 CLOCK_CTRL_PWRDOWN_PLL133, 40);
Joe Perches63c3a662011-04-26 08:12:10 +00003459 } else if (tg3_flag(tp, 5780_CLASS) ||
3460 tg3_flag(tp, CPMU_PRESENT) ||
Matt Carlson6ff6f812011-05-19 12:12:54 +00003461 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan4cf78e42005-07-25 12:29:19 -07003462 /* do nothing */
Joe Perches63c3a662011-04-26 08:12:10 +00003463 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003464 u32 newbits1, newbits2;
3465
3466 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3467 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3468 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
3469 CLOCK_CTRL_TXCLK_DISABLE |
3470 CLOCK_CTRL_ALTCLK);
3471 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
Joe Perches63c3a662011-04-26 08:12:10 +00003472 } else if (tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003473 newbits1 = CLOCK_CTRL_625_CORE;
3474 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
3475 } else {
3476 newbits1 = CLOCK_CTRL_ALTCLK;
3477 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
3478 }
3479
Michael Chanb401e9e2005-12-19 16:27:04 -08003480 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
3481 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003482
Michael Chanb401e9e2005-12-19 16:27:04 -08003483 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
3484 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003485
Joe Perches63c3a662011-04-26 08:12:10 +00003486 if (!tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003487 u32 newbits3;
3488
3489 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3490 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3491 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
3492 CLOCK_CTRL_TXCLK_DISABLE |
3493 CLOCK_CTRL_44MHZ_CORE);
3494 } else {
3495 newbits3 = CLOCK_CTRL_44MHZ_CORE;
3496 }
3497
Michael Chanb401e9e2005-12-19 16:27:04 -08003498 tw32_wait_f(TG3PCI_CLOCK_CTRL,
3499 tp->pci_clock_ctrl | newbits3, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003500 }
3501 }
3502
Joe Perches63c3a662011-04-26 08:12:10 +00003503 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
Matt Carlson0a459aa2008-11-03 16:54:15 -08003504 tg3_power_down_phy(tp, do_low_power);
Michael Chan6921d202005-12-13 21:15:53 -08003505
Matt Carlsoncd0d7222011-07-13 09:27:33 +00003506 tg3_frob_aux_power(tp, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003507
3508 /* Workaround for unstable PLL clock */
3509 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
3510 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
3511 u32 val = tr32(0x7d00);
3512
3513 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
3514 tw32(0x7d00, val);
Joe Perches63c3a662011-04-26 08:12:10 +00003515 if (!tg3_flag(tp, ENABLE_ASF)) {
Michael Chanec41c7d2006-01-17 02:40:55 -08003516 int err;
3517
3518 err = tg3_nvram_lock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003519 tg3_halt_cpu(tp, RX_CPU_BASE);
Michael Chanec41c7d2006-01-17 02:40:55 -08003520 if (!err)
3521 tg3_nvram_unlock(tp);
Michael Chan6921d202005-12-13 21:15:53 -08003522 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003523 }
3524
Michael Chanbbadf502006-04-06 21:46:34 -07003525 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
3526
Linus Torvalds1da177e2005-04-16 15:20:36 -07003527 return 0;
3528}
3529
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00003530static void tg3_power_down(struct tg3 *tp)
3531{
3532 tg3_power_down_prepare(tp);
3533
Joe Perches63c3a662011-04-26 08:12:10 +00003534 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00003535 pci_set_power_state(tp->pdev, PCI_D3hot);
3536}
3537
Linus Torvalds1da177e2005-04-16 15:20:36 -07003538static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
3539{
3540 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
3541 case MII_TG3_AUX_STAT_10HALF:
3542 *speed = SPEED_10;
3543 *duplex = DUPLEX_HALF;
3544 break;
3545
3546 case MII_TG3_AUX_STAT_10FULL:
3547 *speed = SPEED_10;
3548 *duplex = DUPLEX_FULL;
3549 break;
3550
3551 case MII_TG3_AUX_STAT_100HALF:
3552 *speed = SPEED_100;
3553 *duplex = DUPLEX_HALF;
3554 break;
3555
3556 case MII_TG3_AUX_STAT_100FULL:
3557 *speed = SPEED_100;
3558 *duplex = DUPLEX_FULL;
3559 break;
3560
3561 case MII_TG3_AUX_STAT_1000HALF:
3562 *speed = SPEED_1000;
3563 *duplex = DUPLEX_HALF;
3564 break;
3565
3566 case MII_TG3_AUX_STAT_1000FULL:
3567 *speed = SPEED_1000;
3568 *duplex = DUPLEX_FULL;
3569 break;
3570
3571 default:
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003572 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Michael Chan715116a2006-09-27 16:09:25 -07003573 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
3574 SPEED_10;
3575 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
3576 DUPLEX_HALF;
3577 break;
3578 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003579 *speed = SPEED_INVALID;
3580 *duplex = DUPLEX_INVALID;
3581 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07003582 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003583}
3584
Matt Carlson42b64a42011-05-19 12:12:49 +00003585static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003586{
Matt Carlson42b64a42011-05-19 12:12:49 +00003587 int err = 0;
3588 u32 val, new_adv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003589
Matt Carlson42b64a42011-05-19 12:12:49 +00003590 new_adv = ADVERTISE_CSMA;
Hiroaki SHIMODA202ff1c2011-11-22 04:05:41 +00003591 new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
Matt Carlson42b64a42011-05-19 12:12:49 +00003592 new_adv |= tg3_advert_flowctrl_1000T(flowctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003593
Matt Carlson42b64a42011-05-19 12:12:49 +00003594 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
3595 if (err)
3596 goto done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003597
Matt Carlson42b64a42011-05-19 12:12:49 +00003598 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3599 goto done;
Matt Carlsonba4d07a2007-12-20 20:08:00 -08003600
Matt Carlson37f07022011-11-17 14:30:55 +00003601 new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
Matt Carlsonba4d07a2007-12-20 20:08:00 -08003602
Matt Carlson42b64a42011-05-19 12:12:49 +00003603 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3604 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
Matt Carlson221c5632011-06-13 13:39:01 +00003605 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003606
Matt Carlson221c5632011-06-13 13:39:01 +00003607 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
Matt Carlson42b64a42011-05-19 12:12:49 +00003608 if (err)
3609 goto done;
Matt Carlsonba4d07a2007-12-20 20:08:00 -08003610
Matt Carlson42b64a42011-05-19 12:12:49 +00003611 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
3612 goto done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003613
Matt Carlson42b64a42011-05-19 12:12:49 +00003614 tw32(TG3_CPMU_EEE_MODE,
3615 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
Matt Carlsonba4d07a2007-12-20 20:08:00 -08003616
Matt Carlson42b64a42011-05-19 12:12:49 +00003617 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
3618 if (!err) {
3619 u32 err2;
Matt Carlson52b02d02010-10-14 10:37:41 +00003620
Matt Carlsona6b68da2010-12-06 08:28:52 +00003621 val = 0;
Matt Carlson42b64a42011-05-19 12:12:49 +00003622 /* Advertise 100-BaseTX EEE ability */
3623 if (advertise & ADVERTISED_100baseT_Full)
3624 val |= MDIO_AN_EEE_ADV_100TX;
3625 /* Advertise 1000-BaseT EEE ability */
3626 if (advertise & ADVERTISED_1000baseT_Full)
3627 val |= MDIO_AN_EEE_ADV_1000T;
3628 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
Matt Carlsonb715ce92011-07-20 10:20:52 +00003629 if (err)
3630 val = 0;
3631
3632 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
3633 case ASIC_REV_5717:
3634 case ASIC_REV_57765:
3635 case ASIC_REV_5719:
3636 /* If we advertised any eee advertisements above... */
3637 if (val)
3638 val = MII_TG3_DSP_TAP26_ALNOKO |
3639 MII_TG3_DSP_TAP26_RMRXSTO |
3640 MII_TG3_DSP_TAP26_OPCSINPT;
3641 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
3642 /* Fall through */
3643 case ASIC_REV_5720:
3644 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
3645 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
3646 MII_TG3_DSP_CH34TP2_HIBW01);
3647 }
Matt Carlson52b02d02010-10-14 10:37:41 +00003648
Matt Carlson42b64a42011-05-19 12:12:49 +00003649 err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
3650 if (!err)
3651 err = err2;
3652 }
3653
3654done:
3655 return err;
3656}
3657
3658static void tg3_phy_copper_begin(struct tg3 *tp)
3659{
3660 u32 new_adv;
3661 int i;
3662
3663 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
3664 new_adv = ADVERTISED_10baseT_Half |
3665 ADVERTISED_10baseT_Full;
3666 if (tg3_flag(tp, WOL_SPEED_100MB))
3667 new_adv |= ADVERTISED_100baseT_Half |
3668 ADVERTISED_100baseT_Full;
3669
3670 tg3_phy_autoneg_cfg(tp, new_adv,
3671 FLOW_CTRL_TX | FLOW_CTRL_RX);
3672 } else if (tp->link_config.speed == SPEED_INVALID) {
3673 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3674 tp->link_config.advertising &=
3675 ~(ADVERTISED_1000baseT_Half |
3676 ADVERTISED_1000baseT_Full);
3677
3678 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
3679 tp->link_config.flowctrl);
3680 } else {
3681 /* Asking for a specific link mode. */
3682 if (tp->link_config.speed == SPEED_1000) {
3683 if (tp->link_config.duplex == DUPLEX_FULL)
3684 new_adv = ADVERTISED_1000baseT_Full;
3685 else
3686 new_adv = ADVERTISED_1000baseT_Half;
3687 } else if (tp->link_config.speed == SPEED_100) {
3688 if (tp->link_config.duplex == DUPLEX_FULL)
3689 new_adv = ADVERTISED_100baseT_Full;
3690 else
3691 new_adv = ADVERTISED_100baseT_Half;
3692 } else {
3693 if (tp->link_config.duplex == DUPLEX_FULL)
3694 new_adv = ADVERTISED_10baseT_Full;
3695 else
3696 new_adv = ADVERTISED_10baseT_Half;
3697 }
3698
3699 tg3_phy_autoneg_cfg(tp, new_adv,
3700 tp->link_config.flowctrl);
Matt Carlson52b02d02010-10-14 10:37:41 +00003701 }
3702
Linus Torvalds1da177e2005-04-16 15:20:36 -07003703 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
3704 tp->link_config.speed != SPEED_INVALID) {
3705 u32 bmcr, orig_bmcr;
3706
3707 tp->link_config.active_speed = tp->link_config.speed;
3708 tp->link_config.active_duplex = tp->link_config.duplex;
3709
3710 bmcr = 0;
3711 switch (tp->link_config.speed) {
3712 default:
3713 case SPEED_10:
3714 break;
3715
3716 case SPEED_100:
3717 bmcr |= BMCR_SPEED100;
3718 break;
3719
3720 case SPEED_1000:
Matt Carlson221c5632011-06-13 13:39:01 +00003721 bmcr |= BMCR_SPEED1000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003722 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07003723 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003724
3725 if (tp->link_config.duplex == DUPLEX_FULL)
3726 bmcr |= BMCR_FULLDPLX;
3727
3728 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
3729 (bmcr != orig_bmcr)) {
3730 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
3731 for (i = 0; i < 1500; i++) {
3732 u32 tmp;
3733
3734 udelay(10);
3735 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
3736 tg3_readphy(tp, MII_BMSR, &tmp))
3737 continue;
3738 if (!(tmp & BMSR_LSTATUS)) {
3739 udelay(40);
3740 break;
3741 }
3742 }
3743 tg3_writephy(tp, MII_BMCR, bmcr);
3744 udelay(40);
3745 }
3746 } else {
3747 tg3_writephy(tp, MII_BMCR,
3748 BMCR_ANENABLE | BMCR_ANRESTART);
3749 }
3750}
3751
3752static int tg3_init_5401phy_dsp(struct tg3 *tp)
3753{
3754 int err;
3755
3756 /* Turn off tap power management. */
3757 /* Set Extended packet length bit */
Matt Carlsonb4bd2922011-04-20 07:57:41 +00003758 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003759
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00003760 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
3761 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
3762 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
3763 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
3764 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003765
3766 udelay(40);
3767
3768 return err;
3769}
3770
Michael Chan3600d912006-12-07 00:21:48 -08003771static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003772{
Michael Chan3600d912006-12-07 00:21:48 -08003773 u32 adv_reg, all_mask = 0;
3774
Hiroaki SHIMODA202ff1c2011-11-22 04:05:41 +00003775 all_mask = ethtool_adv_to_mii_adv_t(mask) & ADVERTISE_ALL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003776
3777 if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
3778 return 0;
3779
Matt Carlsonb99d2a52011-08-31 11:44:47 +00003780 if ((adv_reg & ADVERTISE_ALL) != all_mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003781 return 0;
Matt Carlsonb99d2a52011-08-31 11:44:47 +00003782
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003783 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003784 u32 tg3_ctrl;
3785
Matt Carlson37f07022011-11-17 14:30:55 +00003786 all_mask = ethtool_adv_to_mii_ctrl1000_t(mask);
Michael Chan3600d912006-12-07 00:21:48 -08003787
Matt Carlson221c5632011-06-13 13:39:01 +00003788 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003789 return 0;
3790
Matt Carlsonb99d2a52011-08-31 11:44:47 +00003791 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
3792 if (tg3_ctrl != all_mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003793 return 0;
3794 }
Matt Carlson93a700a2011-08-31 11:44:54 +00003795
Linus Torvalds1da177e2005-04-16 15:20:36 -07003796 return 1;
3797}
3798
Matt Carlsonef167e22007-12-20 20:10:01 -08003799static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
3800{
3801 u32 curadv, reqadv;
3802
3803 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
3804 return 1;
3805
3806 curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3807 reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
3808
3809 if (tp->link_config.active_duplex == DUPLEX_FULL) {
3810 if (curadv != reqadv)
3811 return 0;
3812
Joe Perches63c3a662011-04-26 08:12:10 +00003813 if (tg3_flag(tp, PAUSE_AUTONEG))
Matt Carlsonef167e22007-12-20 20:10:01 -08003814 tg3_readphy(tp, MII_LPA, rmtadv);
3815 } else {
3816 /* Reprogram the advertisement register, even if it
3817 * does not affect the current link. If the link
3818 * gets renegotiated in the future, we can save an
3819 * additional renegotiation cycle by advertising
3820 * it correctly in the first place.
3821 */
3822 if (curadv != reqadv) {
3823 *lcladv &= ~(ADVERTISE_PAUSE_CAP |
3824 ADVERTISE_PAUSE_ASYM);
3825 tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
3826 }
3827 }
3828
3829 return 1;
3830}
3831
Linus Torvalds1da177e2005-04-16 15:20:36 -07003832static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3833{
3834 int current_link_up;
Matt Carlsonf833c4c2010-09-15 09:00:01 +00003835 u32 bmsr, val;
Matt Carlsonef167e22007-12-20 20:10:01 -08003836 u32 lcl_adv, rmt_adv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003837 u16 current_speed;
3838 u8 current_duplex;
3839 int i, err;
3840
3841 tw32(MAC_EVENT, 0);
3842
3843 tw32_f(MAC_STATUS,
3844 (MAC_STATUS_SYNC_CHANGED |
3845 MAC_STATUS_CFG_CHANGED |
3846 MAC_STATUS_MI_COMPLETION |
3847 MAC_STATUS_LNKSTATE_CHANGED));
3848 udelay(40);
3849
Matt Carlson8ef21422008-05-02 16:47:53 -07003850 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3851 tw32_f(MAC_MI_MODE,
3852 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3853 udelay(80);
3854 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003855
Matt Carlsonb4bd2922011-04-20 07:57:41 +00003856 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003857
3858 /* Some third-party PHYs need to be reset on link going
3859 * down.
3860 */
3861 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3862 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3863 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3864 netif_carrier_ok(tp->dev)) {
3865 tg3_readphy(tp, MII_BMSR, &bmsr);
3866 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3867 !(bmsr & BMSR_LSTATUS))
3868 force_reset = 1;
3869 }
3870 if (force_reset)
3871 tg3_phy_reset(tp);
3872
Matt Carlson79eb6902010-02-17 15:17:03 +00003873 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003874 tg3_readphy(tp, MII_BMSR, &bmsr);
3875 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
Joe Perches63c3a662011-04-26 08:12:10 +00003876 !tg3_flag(tp, INIT_COMPLETE))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003877 bmsr = 0;
3878
3879 if (!(bmsr & BMSR_LSTATUS)) {
3880 err = tg3_init_5401phy_dsp(tp);
3881 if (err)
3882 return err;
3883
3884 tg3_readphy(tp, MII_BMSR, &bmsr);
3885 for (i = 0; i < 1000; i++) {
3886 udelay(10);
3887 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3888 (bmsr & BMSR_LSTATUS)) {
3889 udelay(40);
3890 break;
3891 }
3892 }
3893
Matt Carlson79eb6902010-02-17 15:17:03 +00003894 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3895 TG3_PHY_REV_BCM5401_B0 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07003896 !(bmsr & BMSR_LSTATUS) &&
3897 tp->link_config.active_speed == SPEED_1000) {
3898 err = tg3_phy_reset(tp);
3899 if (!err)
3900 err = tg3_init_5401phy_dsp(tp);
3901 if (err)
3902 return err;
3903 }
3904 }
3905 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3906 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3907 /* 5701 {A0,B0} CRC bug workaround */
3908 tg3_writephy(tp, 0x15, 0x0a75);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00003909 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
3910 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
3911 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003912 }
3913
3914 /* Clear pending interrupts... */
Matt Carlsonf833c4c2010-09-15 09:00:01 +00003915 tg3_readphy(tp, MII_TG3_ISTAT, &val);
3916 tg3_readphy(tp, MII_TG3_ISTAT, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003917
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003918 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003919 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003920 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003921 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3922
3923 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3924 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3925 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3926 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3927 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3928 else
3929 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3930 }
3931
3932 current_link_up = 0;
3933 current_speed = SPEED_INVALID;
3934 current_duplex = DUPLEX_INVALID;
Matt Carlsone348c5e2011-11-21 15:01:20 +00003935 tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003936
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003937 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
Matt Carlson15ee95c2011-04-20 07:57:40 +00003938 err = tg3_phy_auxctl_read(tp,
3939 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3940 &val);
3941 if (!err && !(val & (1 << 10))) {
Matt Carlsonb4bd2922011-04-20 07:57:41 +00003942 tg3_phy_auxctl_write(tp,
3943 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3944 val | (1 << 10));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003945 goto relink;
3946 }
3947 }
3948
3949 bmsr = 0;
3950 for (i = 0; i < 100; i++) {
3951 tg3_readphy(tp, MII_BMSR, &bmsr);
3952 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3953 (bmsr & BMSR_LSTATUS))
3954 break;
3955 udelay(40);
3956 }
3957
3958 if (bmsr & BMSR_LSTATUS) {
3959 u32 aux_stat, bmcr;
3960
3961 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3962 for (i = 0; i < 2000; i++) {
3963 udelay(10);
3964 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3965 aux_stat)
3966 break;
3967 }
3968
3969 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3970 &current_speed,
3971 &current_duplex);
3972
3973 bmcr = 0;
3974 for (i = 0; i < 200; i++) {
3975 tg3_readphy(tp, MII_BMCR, &bmcr);
3976 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3977 continue;
3978 if (bmcr && bmcr != 0x7fff)
3979 break;
3980 udelay(10);
3981 }
3982
Matt Carlsonef167e22007-12-20 20:10:01 -08003983 lcl_adv = 0;
3984 rmt_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003985
Matt Carlsonef167e22007-12-20 20:10:01 -08003986 tp->link_config.active_speed = current_speed;
3987 tp->link_config.active_duplex = current_duplex;
3988
3989 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3990 if ((bmcr & BMCR_ANENABLE) &&
3991 tg3_copper_is_advertising_all(tp,
3992 tp->link_config.advertising)) {
3993 if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
3994 &rmt_adv))
3995 current_link_up = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003996 }
3997 } else {
3998 if (!(bmcr & BMCR_ANENABLE) &&
3999 tp->link_config.speed == current_speed &&
Matt Carlsonef167e22007-12-20 20:10:01 -08004000 tp->link_config.duplex == current_duplex &&
4001 tp->link_config.flowctrl ==
4002 tp->link_config.active_flowctrl) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004003 current_link_up = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004004 }
4005 }
4006
Matt Carlsonef167e22007-12-20 20:10:01 -08004007 if (current_link_up == 1 &&
Matt Carlsone348c5e2011-11-21 15:01:20 +00004008 tp->link_config.active_duplex == DUPLEX_FULL) {
4009 u32 reg, bit;
4010
4011 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
4012 reg = MII_TG3_FET_GEN_STAT;
4013 bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
4014 } else {
4015 reg = MII_TG3_EXT_STAT;
4016 bit = MII_TG3_EXT_STAT_MDIX;
4017 }
4018
4019 if (!tg3_readphy(tp, reg, &val) && (val & bit))
4020 tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
4021
Matt Carlsonef167e22007-12-20 20:10:01 -08004022 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
Matt Carlsone348c5e2011-11-21 15:01:20 +00004023 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004024 }
4025
Linus Torvalds1da177e2005-04-16 15:20:36 -07004026relink:
Matt Carlson80096062010-08-02 11:26:06 +00004027 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004028 tg3_phy_copper_begin(tp);
4029
Matt Carlsonf833c4c2010-09-15 09:00:01 +00004030 tg3_readphy(tp, MII_BMSR, &bmsr);
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00004031 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
4032 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004033 current_link_up = 1;
4034 }
4035
4036 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
4037 if (current_link_up == 1) {
4038 if (tp->link_config.active_speed == SPEED_100 ||
4039 tp->link_config.active_speed == SPEED_10)
4040 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4041 else
4042 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004043 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
Matt Carlson7f97a4b2009-08-25 10:10:03 +00004044 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4045 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07004046 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4047
4048 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4049 if (tp->link_config.active_duplex == DUPLEX_HALF)
4050 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4051
Linus Torvalds1da177e2005-04-16 15:20:36 -07004052 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07004053 if (current_link_up == 1 &&
4054 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004055 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07004056 else
4057 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004058 }
4059
4060 /* ??? Without this setting Netgear GA302T PHY does not
4061 * ??? send/receive packets...
4062 */
Matt Carlson79eb6902010-02-17 15:17:03 +00004063 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07004064 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
4065 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
4066 tw32_f(MAC_MI_MODE, tp->mi_mode);
4067 udelay(80);
4068 }
4069
4070 tw32_f(MAC_MODE, tp->mac_mode);
4071 udelay(40);
4072
Matt Carlson52b02d02010-10-14 10:37:41 +00004073 tg3_phy_eee_adjust(tp, current_link_up);
4074
Joe Perches63c3a662011-04-26 08:12:10 +00004075 if (tg3_flag(tp, USE_LINKCHG_REG)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004076 /* Polled via timer. */
4077 tw32_f(MAC_EVENT, 0);
4078 } else {
4079 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4080 }
4081 udelay(40);
4082
4083 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
4084 current_link_up == 1 &&
4085 tp->link_config.active_speed == SPEED_1000 &&
Joe Perches63c3a662011-04-26 08:12:10 +00004086 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004087 udelay(120);
4088 tw32_f(MAC_STATUS,
4089 (MAC_STATUS_SYNC_CHANGED |
4090 MAC_STATUS_CFG_CHANGED));
4091 udelay(40);
4092 tg3_write_mem(tp,
4093 NIC_SRAM_FIRMWARE_MBOX,
4094 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
4095 }
4096
Matt Carlson5e7dfd02008-11-21 17:18:16 -08004097 /* Prevent send BD corruption. */
Joe Perches63c3a662011-04-26 08:12:10 +00004098 if (tg3_flag(tp, CLKREQ_BUG)) {
Matt Carlson5e7dfd02008-11-21 17:18:16 -08004099 u16 oldlnkctl, newlnkctl;
4100
4101 pci_read_config_word(tp->pdev,
Jon Mason708ebb32011-06-27 12:56:50 +00004102 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
Matt Carlson5e7dfd02008-11-21 17:18:16 -08004103 &oldlnkctl);
4104 if (tp->link_config.active_speed == SPEED_100 ||
4105 tp->link_config.active_speed == SPEED_10)
4106 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
4107 else
4108 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
4109 if (newlnkctl != oldlnkctl)
4110 pci_write_config_word(tp->pdev,
Matt Carlson93a700a2011-08-31 11:44:54 +00004111 pci_pcie_cap(tp->pdev) +
4112 PCI_EXP_LNKCTL, newlnkctl);
Matt Carlson5e7dfd02008-11-21 17:18:16 -08004113 }
4114
Linus Torvalds1da177e2005-04-16 15:20:36 -07004115 if (current_link_up != netif_carrier_ok(tp->dev)) {
4116 if (current_link_up)
4117 netif_carrier_on(tp->dev);
4118 else
4119 netif_carrier_off(tp->dev);
4120 tg3_link_report(tp);
4121 }
4122
4123 return 0;
4124}
4125
4126struct tg3_fiber_aneginfo {
4127 int state;
4128#define ANEG_STATE_UNKNOWN 0
4129#define ANEG_STATE_AN_ENABLE 1
4130#define ANEG_STATE_RESTART_INIT 2
4131#define ANEG_STATE_RESTART 3
4132#define ANEG_STATE_DISABLE_LINK_OK 4
4133#define ANEG_STATE_ABILITY_DETECT_INIT 5
4134#define ANEG_STATE_ABILITY_DETECT 6
4135#define ANEG_STATE_ACK_DETECT_INIT 7
4136#define ANEG_STATE_ACK_DETECT 8
4137#define ANEG_STATE_COMPLETE_ACK_INIT 9
4138#define ANEG_STATE_COMPLETE_ACK 10
4139#define ANEG_STATE_IDLE_DETECT_INIT 11
4140#define ANEG_STATE_IDLE_DETECT 12
4141#define ANEG_STATE_LINK_OK 13
4142#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
4143#define ANEG_STATE_NEXT_PAGE_WAIT 15
4144
4145 u32 flags;
4146#define MR_AN_ENABLE 0x00000001
4147#define MR_RESTART_AN 0x00000002
4148#define MR_AN_COMPLETE 0x00000004
4149#define MR_PAGE_RX 0x00000008
4150#define MR_NP_LOADED 0x00000010
4151#define MR_TOGGLE_TX 0x00000020
4152#define MR_LP_ADV_FULL_DUPLEX 0x00000040
4153#define MR_LP_ADV_HALF_DUPLEX 0x00000080
4154#define MR_LP_ADV_SYM_PAUSE 0x00000100
4155#define MR_LP_ADV_ASYM_PAUSE 0x00000200
4156#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
4157#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
4158#define MR_LP_ADV_NEXT_PAGE 0x00001000
4159#define MR_TOGGLE_RX 0x00002000
4160#define MR_NP_RX 0x00004000
4161
4162#define MR_LINK_OK 0x80000000
4163
4164 unsigned long link_time, cur_time;
4165
4166 u32 ability_match_cfg;
4167 int ability_match_count;
4168
4169 char ability_match, idle_match, ack_match;
4170
4171 u32 txconfig, rxconfig;
4172#define ANEG_CFG_NP 0x00000080
4173#define ANEG_CFG_ACK 0x00000040
4174#define ANEG_CFG_RF2 0x00000020
4175#define ANEG_CFG_RF1 0x00000010
4176#define ANEG_CFG_PS2 0x00000001
4177#define ANEG_CFG_PS1 0x00008000
4178#define ANEG_CFG_HD 0x00004000
4179#define ANEG_CFG_FD 0x00002000
4180#define ANEG_CFG_INVAL 0x00001f06
4181
4182};
4183#define ANEG_OK 0
4184#define ANEG_DONE 1
4185#define ANEG_TIMER_ENAB 2
4186#define ANEG_FAILED -1
4187
4188#define ANEG_STATE_SETTLE_TIME 10000
4189
4190static int tg3_fiber_aneg_smachine(struct tg3 *tp,
4191 struct tg3_fiber_aneginfo *ap)
4192{
Matt Carlson5be73b42007-12-20 20:09:29 -08004193 u16 flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004194 unsigned long delta;
4195 u32 rx_cfg_reg;
4196 int ret;
4197
4198 if (ap->state == ANEG_STATE_UNKNOWN) {
4199 ap->rxconfig = 0;
4200 ap->link_time = 0;
4201 ap->cur_time = 0;
4202 ap->ability_match_cfg = 0;
4203 ap->ability_match_count = 0;
4204 ap->ability_match = 0;
4205 ap->idle_match = 0;
4206 ap->ack_match = 0;
4207 }
4208 ap->cur_time++;
4209
4210 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
4211 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
4212
4213 if (rx_cfg_reg != ap->ability_match_cfg) {
4214 ap->ability_match_cfg = rx_cfg_reg;
4215 ap->ability_match = 0;
4216 ap->ability_match_count = 0;
4217 } else {
4218 if (++ap->ability_match_count > 1) {
4219 ap->ability_match = 1;
4220 ap->ability_match_cfg = rx_cfg_reg;
4221 }
4222 }
4223 if (rx_cfg_reg & ANEG_CFG_ACK)
4224 ap->ack_match = 1;
4225 else
4226 ap->ack_match = 0;
4227
4228 ap->idle_match = 0;
4229 } else {
4230 ap->idle_match = 1;
4231 ap->ability_match_cfg = 0;
4232 ap->ability_match_count = 0;
4233 ap->ability_match = 0;
4234 ap->ack_match = 0;
4235
4236 rx_cfg_reg = 0;
4237 }
4238
4239 ap->rxconfig = rx_cfg_reg;
4240 ret = ANEG_OK;
4241
Matt Carlson33f401a2010-04-05 10:19:27 +00004242 switch (ap->state) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004243 case ANEG_STATE_UNKNOWN:
4244 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
4245 ap->state = ANEG_STATE_AN_ENABLE;
4246
4247 /* fallthru */
4248 case ANEG_STATE_AN_ENABLE:
4249 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
4250 if (ap->flags & MR_AN_ENABLE) {
4251 ap->link_time = 0;
4252 ap->cur_time = 0;
4253 ap->ability_match_cfg = 0;
4254 ap->ability_match_count = 0;
4255 ap->ability_match = 0;
4256 ap->idle_match = 0;
4257 ap->ack_match = 0;
4258
4259 ap->state = ANEG_STATE_RESTART_INIT;
4260 } else {
4261 ap->state = ANEG_STATE_DISABLE_LINK_OK;
4262 }
4263 break;
4264
4265 case ANEG_STATE_RESTART_INIT:
4266 ap->link_time = ap->cur_time;
4267 ap->flags &= ~(MR_NP_LOADED);
4268 ap->txconfig = 0;
4269 tw32(MAC_TX_AUTO_NEG, 0);
4270 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4271 tw32_f(MAC_MODE, tp->mac_mode);
4272 udelay(40);
4273
4274 ret = ANEG_TIMER_ENAB;
4275 ap->state = ANEG_STATE_RESTART;
4276
4277 /* fallthru */
4278 case ANEG_STATE_RESTART:
4279 delta = ap->cur_time - ap->link_time;
Matt Carlson859a5882010-04-05 10:19:28 +00004280 if (delta > ANEG_STATE_SETTLE_TIME)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004281 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
Matt Carlson859a5882010-04-05 10:19:28 +00004282 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07004283 ret = ANEG_TIMER_ENAB;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004284 break;
4285
4286 case ANEG_STATE_DISABLE_LINK_OK:
4287 ret = ANEG_DONE;
4288 break;
4289
4290 case ANEG_STATE_ABILITY_DETECT_INIT:
4291 ap->flags &= ~(MR_TOGGLE_TX);
Matt Carlson5be73b42007-12-20 20:09:29 -08004292 ap->txconfig = ANEG_CFG_FD;
4293 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4294 if (flowctrl & ADVERTISE_1000XPAUSE)
4295 ap->txconfig |= ANEG_CFG_PS1;
4296 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4297 ap->txconfig |= ANEG_CFG_PS2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004298 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4299 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4300 tw32_f(MAC_MODE, tp->mac_mode);
4301 udelay(40);
4302
4303 ap->state = ANEG_STATE_ABILITY_DETECT;
4304 break;
4305
4306 case ANEG_STATE_ABILITY_DETECT:
Matt Carlson859a5882010-04-05 10:19:28 +00004307 if (ap->ability_match != 0 && ap->rxconfig != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004308 ap->state = ANEG_STATE_ACK_DETECT_INIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004309 break;
4310
4311 case ANEG_STATE_ACK_DETECT_INIT:
4312 ap->txconfig |= ANEG_CFG_ACK;
4313 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4314 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4315 tw32_f(MAC_MODE, tp->mac_mode);
4316 udelay(40);
4317
4318 ap->state = ANEG_STATE_ACK_DETECT;
4319
4320 /* fallthru */
4321 case ANEG_STATE_ACK_DETECT:
4322 if (ap->ack_match != 0) {
4323 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
4324 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
4325 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
4326 } else {
4327 ap->state = ANEG_STATE_AN_ENABLE;
4328 }
4329 } else if (ap->ability_match != 0 &&
4330 ap->rxconfig == 0) {
4331 ap->state = ANEG_STATE_AN_ENABLE;
4332 }
4333 break;
4334
4335 case ANEG_STATE_COMPLETE_ACK_INIT:
4336 if (ap->rxconfig & ANEG_CFG_INVAL) {
4337 ret = ANEG_FAILED;
4338 break;
4339 }
4340 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
4341 MR_LP_ADV_HALF_DUPLEX |
4342 MR_LP_ADV_SYM_PAUSE |
4343 MR_LP_ADV_ASYM_PAUSE |
4344 MR_LP_ADV_REMOTE_FAULT1 |
4345 MR_LP_ADV_REMOTE_FAULT2 |
4346 MR_LP_ADV_NEXT_PAGE |
4347 MR_TOGGLE_RX |
4348 MR_NP_RX);
4349 if (ap->rxconfig & ANEG_CFG_FD)
4350 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
4351 if (ap->rxconfig & ANEG_CFG_HD)
4352 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
4353 if (ap->rxconfig & ANEG_CFG_PS1)
4354 ap->flags |= MR_LP_ADV_SYM_PAUSE;
4355 if (ap->rxconfig & ANEG_CFG_PS2)
4356 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
4357 if (ap->rxconfig & ANEG_CFG_RF1)
4358 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
4359 if (ap->rxconfig & ANEG_CFG_RF2)
4360 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
4361 if (ap->rxconfig & ANEG_CFG_NP)
4362 ap->flags |= MR_LP_ADV_NEXT_PAGE;
4363
4364 ap->link_time = ap->cur_time;
4365
4366 ap->flags ^= (MR_TOGGLE_TX);
4367 if (ap->rxconfig & 0x0008)
4368 ap->flags |= MR_TOGGLE_RX;
4369 if (ap->rxconfig & ANEG_CFG_NP)
4370 ap->flags |= MR_NP_RX;
4371 ap->flags |= MR_PAGE_RX;
4372
4373 ap->state = ANEG_STATE_COMPLETE_ACK;
4374 ret = ANEG_TIMER_ENAB;
4375 break;
4376
4377 case ANEG_STATE_COMPLETE_ACK:
4378 if (ap->ability_match != 0 &&
4379 ap->rxconfig == 0) {
4380 ap->state = ANEG_STATE_AN_ENABLE;
4381 break;
4382 }
4383 delta = ap->cur_time - ap->link_time;
4384 if (delta > ANEG_STATE_SETTLE_TIME) {
4385 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
4386 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4387 } else {
4388 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
4389 !(ap->flags & MR_NP_RX)) {
4390 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4391 } else {
4392 ret = ANEG_FAILED;
4393 }
4394 }
4395 }
4396 break;
4397
4398 case ANEG_STATE_IDLE_DETECT_INIT:
4399 ap->link_time = ap->cur_time;
4400 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4401 tw32_f(MAC_MODE, tp->mac_mode);
4402 udelay(40);
4403
4404 ap->state = ANEG_STATE_IDLE_DETECT;
4405 ret = ANEG_TIMER_ENAB;
4406 break;
4407
4408 case ANEG_STATE_IDLE_DETECT:
4409 if (ap->ability_match != 0 &&
4410 ap->rxconfig == 0) {
4411 ap->state = ANEG_STATE_AN_ENABLE;
4412 break;
4413 }
4414 delta = ap->cur_time - ap->link_time;
4415 if (delta > ANEG_STATE_SETTLE_TIME) {
4416 /* XXX another gem from the Broadcom driver :( */
4417 ap->state = ANEG_STATE_LINK_OK;
4418 }
4419 break;
4420
4421 case ANEG_STATE_LINK_OK:
4422 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
4423 ret = ANEG_DONE;
4424 break;
4425
4426 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
4427 /* ??? unimplemented */
4428 break;
4429
4430 case ANEG_STATE_NEXT_PAGE_WAIT:
4431 /* ??? unimplemented */
4432 break;
4433
4434 default:
4435 ret = ANEG_FAILED;
4436 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07004437 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004438
4439 return ret;
4440}
4441
Matt Carlson5be73b42007-12-20 20:09:29 -08004442static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004443{
4444 int res = 0;
4445 struct tg3_fiber_aneginfo aninfo;
4446 int status = ANEG_FAILED;
4447 unsigned int tick;
4448 u32 tmp;
4449
4450 tw32_f(MAC_TX_AUTO_NEG, 0);
4451
4452 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
4453 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
4454 udelay(40);
4455
4456 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
4457 udelay(40);
4458
4459 memset(&aninfo, 0, sizeof(aninfo));
4460 aninfo.flags |= MR_AN_ENABLE;
4461 aninfo.state = ANEG_STATE_UNKNOWN;
4462 aninfo.cur_time = 0;
4463 tick = 0;
4464 while (++tick < 195000) {
4465 status = tg3_fiber_aneg_smachine(tp, &aninfo);
4466 if (status == ANEG_DONE || status == ANEG_FAILED)
4467 break;
4468
4469 udelay(1);
4470 }
4471
4472 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4473 tw32_f(MAC_MODE, tp->mac_mode);
4474 udelay(40);
4475
Matt Carlson5be73b42007-12-20 20:09:29 -08004476 *txflags = aninfo.txconfig;
4477 *rxflags = aninfo.flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004478
4479 if (status == ANEG_DONE &&
4480 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
4481 MR_LP_ADV_FULL_DUPLEX)))
4482 res = 1;
4483
4484 return res;
4485}
4486
4487static void tg3_init_bcm8002(struct tg3 *tp)
4488{
4489 u32 mac_status = tr32(MAC_STATUS);
4490 int i;
4491
4492 /* Reset when initting first time or we have a link. */
Joe Perches63c3a662011-04-26 08:12:10 +00004493 if (tg3_flag(tp, INIT_COMPLETE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07004494 !(mac_status & MAC_STATUS_PCS_SYNCED))
4495 return;
4496
4497 /* Set PLL lock range. */
4498 tg3_writephy(tp, 0x16, 0x8007);
4499
4500 /* SW reset */
4501 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
4502
4503 /* Wait for reset to complete. */
4504 /* XXX schedule_timeout() ... */
4505 for (i = 0; i < 500; i++)
4506 udelay(10);
4507
4508 /* Config mode; select PMA/Ch 1 regs. */
4509 tg3_writephy(tp, 0x10, 0x8411);
4510
4511 /* Enable auto-lock and comdet, select txclk for tx. */
4512 tg3_writephy(tp, 0x11, 0x0a10);
4513
4514 tg3_writephy(tp, 0x18, 0x00a0);
4515 tg3_writephy(tp, 0x16, 0x41ff);
4516
4517 /* Assert and deassert POR. */
4518 tg3_writephy(tp, 0x13, 0x0400);
4519 udelay(40);
4520 tg3_writephy(tp, 0x13, 0x0000);
4521
4522 tg3_writephy(tp, 0x11, 0x0a50);
4523 udelay(40);
4524 tg3_writephy(tp, 0x11, 0x0a10);
4525
4526 /* Wait for signal to stabilize */
4527 /* XXX schedule_timeout() ... */
4528 for (i = 0; i < 15000; i++)
4529 udelay(10);
4530
4531 /* Deselect the channel register so we can read the PHYID
4532 * later.
4533 */
4534 tg3_writephy(tp, 0x10, 0x8011);
4535}
4536
4537static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
4538{
Matt Carlson82cd3d12007-12-20 20:09:00 -08004539 u16 flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004540 u32 sg_dig_ctrl, sg_dig_status;
4541 u32 serdes_cfg, expected_sg_dig_ctrl;
4542 int workaround, port_a;
4543 int current_link_up;
4544
4545 serdes_cfg = 0;
4546 expected_sg_dig_ctrl = 0;
4547 workaround = 0;
4548 port_a = 1;
4549 current_link_up = 0;
4550
4551 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
4552 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
4553 workaround = 1;
4554 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
4555 port_a = 0;
4556
4557 /* preserve bits 0-11,13,14 for signal pre-emphasis */
4558 /* preserve bits 20-23 for voltage regulator */
4559 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
4560 }
4561
4562 sg_dig_ctrl = tr32(SG_DIG_CTRL);
4563
4564 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004565 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004566 if (workaround) {
4567 u32 val = serdes_cfg;
4568
4569 if (port_a)
4570 val |= 0xc010000;
4571 else
4572 val |= 0x4010000;
4573 tw32_f(MAC_SERDES_CFG, val);
4574 }
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004575
4576 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004577 }
4578 if (mac_status & MAC_STATUS_PCS_SYNCED) {
4579 tg3_setup_flow_control(tp, 0, 0);
4580 current_link_up = 1;
4581 }
4582 goto out;
4583 }
4584
4585 /* Want auto-negotiation. */
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004586 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004587
Matt Carlson82cd3d12007-12-20 20:09:00 -08004588 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4589 if (flowctrl & ADVERTISE_1000XPAUSE)
4590 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
4591 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4592 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004593
4594 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004595 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
Michael Chan3d3ebe72006-09-27 15:59:15 -07004596 tp->serdes_counter &&
4597 ((mac_status & (MAC_STATUS_PCS_SYNCED |
4598 MAC_STATUS_RCVD_CFG)) ==
4599 MAC_STATUS_PCS_SYNCED)) {
4600 tp->serdes_counter--;
4601 current_link_up = 1;
4602 goto out;
4603 }
4604restart_autoneg:
Linus Torvalds1da177e2005-04-16 15:20:36 -07004605 if (workaround)
4606 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004607 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004608 udelay(5);
4609 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
4610
Michael Chan3d3ebe72006-09-27 15:59:15 -07004611 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004612 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004613 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
4614 MAC_STATUS_SIGNAL_DET)) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07004615 sg_dig_status = tr32(SG_DIG_STATUS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004616 mac_status = tr32(MAC_STATUS);
4617
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004618 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07004619 (mac_status & MAC_STATUS_PCS_SYNCED)) {
Matt Carlson82cd3d12007-12-20 20:09:00 -08004620 u32 local_adv = 0, remote_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004621
Matt Carlson82cd3d12007-12-20 20:09:00 -08004622 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
4623 local_adv |= ADVERTISE_1000XPAUSE;
4624 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
4625 local_adv |= ADVERTISE_1000XPSE_ASYM;
4626
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004627 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
Matt Carlson82cd3d12007-12-20 20:09:00 -08004628 remote_adv |= LPA_1000XPAUSE;
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004629 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
Matt Carlson82cd3d12007-12-20 20:09:00 -08004630 remote_adv |= LPA_1000XPAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004631
4632 tg3_setup_flow_control(tp, local_adv, remote_adv);
4633 current_link_up = 1;
Michael Chan3d3ebe72006-09-27 15:59:15 -07004634 tp->serdes_counter = 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004635 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004636 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07004637 if (tp->serdes_counter)
4638 tp->serdes_counter--;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004639 else {
4640 if (workaround) {
4641 u32 val = serdes_cfg;
4642
4643 if (port_a)
4644 val |= 0xc010000;
4645 else
4646 val |= 0x4010000;
4647
4648 tw32_f(MAC_SERDES_CFG, val);
4649 }
4650
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004651 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004652 udelay(40);
4653
4654 /* Link parallel detection - link is up */
4655 /* only if we have PCS_SYNC and not */
4656 /* receiving config code words */
4657 mac_status = tr32(MAC_STATUS);
4658 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
4659 !(mac_status & MAC_STATUS_RCVD_CFG)) {
4660 tg3_setup_flow_control(tp, 0, 0);
4661 current_link_up = 1;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004662 tp->phy_flags |=
4663 TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan3d3ebe72006-09-27 15:59:15 -07004664 tp->serdes_counter =
4665 SERDES_PARALLEL_DET_TIMEOUT;
4666 } else
4667 goto restart_autoneg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004668 }
4669 }
Michael Chan3d3ebe72006-09-27 15:59:15 -07004670 } else {
4671 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004672 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004673 }
4674
4675out:
4676 return current_link_up;
4677}
4678
4679static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
4680{
4681 int current_link_up = 0;
4682
Michael Chan5cf64b82007-05-05 12:11:21 -07004683 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004684 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004685
4686 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
Matt Carlson5be73b42007-12-20 20:09:29 -08004687 u32 txflags, rxflags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004688 int i;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004689
Matt Carlson5be73b42007-12-20 20:09:29 -08004690 if (fiber_autoneg(tp, &txflags, &rxflags)) {
4691 u32 local_adv = 0, remote_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004692
Matt Carlson5be73b42007-12-20 20:09:29 -08004693 if (txflags & ANEG_CFG_PS1)
4694 local_adv |= ADVERTISE_1000XPAUSE;
4695 if (txflags & ANEG_CFG_PS2)
4696 local_adv |= ADVERTISE_1000XPSE_ASYM;
4697
4698 if (rxflags & MR_LP_ADV_SYM_PAUSE)
4699 remote_adv |= LPA_1000XPAUSE;
4700 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
4701 remote_adv |= LPA_1000XPAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004702
4703 tg3_setup_flow_control(tp, local_adv, remote_adv);
4704
Linus Torvalds1da177e2005-04-16 15:20:36 -07004705 current_link_up = 1;
4706 }
4707 for (i = 0; i < 30; i++) {
4708 udelay(20);
4709 tw32_f(MAC_STATUS,
4710 (MAC_STATUS_SYNC_CHANGED |
4711 MAC_STATUS_CFG_CHANGED));
4712 udelay(40);
4713 if ((tr32(MAC_STATUS) &
4714 (MAC_STATUS_SYNC_CHANGED |
4715 MAC_STATUS_CFG_CHANGED)) == 0)
4716 break;
4717 }
4718
4719 mac_status = tr32(MAC_STATUS);
4720 if (current_link_up == 0 &&
4721 (mac_status & MAC_STATUS_PCS_SYNCED) &&
4722 !(mac_status & MAC_STATUS_RCVD_CFG))
4723 current_link_up = 1;
4724 } else {
Matt Carlson5be73b42007-12-20 20:09:29 -08004725 tg3_setup_flow_control(tp, 0, 0);
4726
Linus Torvalds1da177e2005-04-16 15:20:36 -07004727 /* Forcing 1000FD link up. */
4728 current_link_up = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004729
4730 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
4731 udelay(40);
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07004732
4733 tw32_f(MAC_MODE, tp->mac_mode);
4734 udelay(40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004735 }
4736
4737out:
4738 return current_link_up;
4739}
4740
4741static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
4742{
4743 u32 orig_pause_cfg;
4744 u16 orig_active_speed;
4745 u8 orig_active_duplex;
4746 u32 mac_status;
4747 int current_link_up;
4748 int i;
4749
Matt Carlson8d018622007-12-20 20:05:44 -08004750 orig_pause_cfg = tp->link_config.active_flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004751 orig_active_speed = tp->link_config.active_speed;
4752 orig_active_duplex = tp->link_config.active_duplex;
4753
Joe Perches63c3a662011-04-26 08:12:10 +00004754 if (!tg3_flag(tp, HW_AUTONEG) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07004755 netif_carrier_ok(tp->dev) &&
Joe Perches63c3a662011-04-26 08:12:10 +00004756 tg3_flag(tp, INIT_COMPLETE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004757 mac_status = tr32(MAC_STATUS);
4758 mac_status &= (MAC_STATUS_PCS_SYNCED |
4759 MAC_STATUS_SIGNAL_DET |
4760 MAC_STATUS_CFG_CHANGED |
4761 MAC_STATUS_RCVD_CFG);
4762 if (mac_status == (MAC_STATUS_PCS_SYNCED |
4763 MAC_STATUS_SIGNAL_DET)) {
4764 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4765 MAC_STATUS_CFG_CHANGED));
4766 return 0;
4767 }
4768 }
4769
4770 tw32_f(MAC_TX_AUTO_NEG, 0);
4771
4772 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
4773 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
4774 tw32_f(MAC_MODE, tp->mac_mode);
4775 udelay(40);
4776
Matt Carlson79eb6902010-02-17 15:17:03 +00004777 if (tp->phy_id == TG3_PHY_ID_BCM8002)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004778 tg3_init_bcm8002(tp);
4779
4780 /* Enable link change event even when serdes polling. */
4781 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4782 udelay(40);
4783
4784 current_link_up = 0;
4785 mac_status = tr32(MAC_STATUS);
4786
Joe Perches63c3a662011-04-26 08:12:10 +00004787 if (tg3_flag(tp, HW_AUTONEG))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004788 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
4789 else
4790 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
4791
Matt Carlson898a56f2009-08-28 14:02:40 +00004792 tp->napi[0].hw_status->status =
Linus Torvalds1da177e2005-04-16 15:20:36 -07004793 (SD_STATUS_UPDATED |
Matt Carlson898a56f2009-08-28 14:02:40 +00004794 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004795
4796 for (i = 0; i < 100; i++) {
4797 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4798 MAC_STATUS_CFG_CHANGED));
4799 udelay(5);
4800 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
Michael Chan3d3ebe72006-09-27 15:59:15 -07004801 MAC_STATUS_CFG_CHANGED |
4802 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004803 break;
4804 }
4805
4806 mac_status = tr32(MAC_STATUS);
4807 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
4808 current_link_up = 0;
Michael Chan3d3ebe72006-09-27 15:59:15 -07004809 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
4810 tp->serdes_counter == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004811 tw32_f(MAC_MODE, (tp->mac_mode |
4812 MAC_MODE_SEND_CONFIGS));
4813 udelay(1);
4814 tw32_f(MAC_MODE, tp->mac_mode);
4815 }
4816 }
4817
4818 if (current_link_up == 1) {
4819 tp->link_config.active_speed = SPEED_1000;
4820 tp->link_config.active_duplex = DUPLEX_FULL;
4821 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4822 LED_CTRL_LNKLED_OVERRIDE |
4823 LED_CTRL_1000MBPS_ON));
4824 } else {
4825 tp->link_config.active_speed = SPEED_INVALID;
4826 tp->link_config.active_duplex = DUPLEX_INVALID;
4827 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4828 LED_CTRL_LNKLED_OVERRIDE |
4829 LED_CTRL_TRAFFIC_OVERRIDE));
4830 }
4831
4832 if (current_link_up != netif_carrier_ok(tp->dev)) {
4833 if (current_link_up)
4834 netif_carrier_on(tp->dev);
4835 else
4836 netif_carrier_off(tp->dev);
4837 tg3_link_report(tp);
4838 } else {
Matt Carlson8d018622007-12-20 20:05:44 -08004839 u32 now_pause_cfg = tp->link_config.active_flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004840 if (orig_pause_cfg != now_pause_cfg ||
4841 orig_active_speed != tp->link_config.active_speed ||
4842 orig_active_duplex != tp->link_config.active_duplex)
4843 tg3_link_report(tp);
4844 }
4845
4846 return 0;
4847}
4848
Michael Chan747e8f82005-07-25 12:33:22 -07004849static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4850{
4851 int current_link_up, err = 0;
4852 u32 bmsr, bmcr;
4853 u16 current_speed;
4854 u8 current_duplex;
Matt Carlsonef167e22007-12-20 20:10:01 -08004855 u32 local_adv, remote_adv;
Michael Chan747e8f82005-07-25 12:33:22 -07004856
4857 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4858 tw32_f(MAC_MODE, tp->mac_mode);
4859 udelay(40);
4860
4861 tw32(MAC_EVENT, 0);
4862
4863 tw32_f(MAC_STATUS,
4864 (MAC_STATUS_SYNC_CHANGED |
4865 MAC_STATUS_CFG_CHANGED |
4866 MAC_STATUS_MI_COMPLETION |
4867 MAC_STATUS_LNKSTATE_CHANGED));
4868 udelay(40);
4869
4870 if (force_reset)
4871 tg3_phy_reset(tp);
4872
4873 current_link_up = 0;
4874 current_speed = SPEED_INVALID;
4875 current_duplex = DUPLEX_INVALID;
4876
4877 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4878 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
Michael Chand4d2c552006-03-20 17:47:20 -08004879 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4880 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4881 bmsr |= BMSR_LSTATUS;
4882 else
4883 bmsr &= ~BMSR_LSTATUS;
4884 }
Michael Chan747e8f82005-07-25 12:33:22 -07004885
4886 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4887
4888 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004889 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
Michael Chan747e8f82005-07-25 12:33:22 -07004890 /* do nothing, just check for link up at the end */
4891 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
Matt Carlson28011cf2011-11-16 18:36:59 -05004892 u32 adv, newadv;
Michael Chan747e8f82005-07-25 12:33:22 -07004893
4894 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
Matt Carlson28011cf2011-11-16 18:36:59 -05004895 newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4896 ADVERTISE_1000XPAUSE |
4897 ADVERTISE_1000XPSE_ASYM |
4898 ADVERTISE_SLCT);
Michael Chan747e8f82005-07-25 12:33:22 -07004899
Matt Carlson28011cf2011-11-16 18:36:59 -05004900 newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
Matt Carlson37f07022011-11-17 14:30:55 +00004901 newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
Michael Chan747e8f82005-07-25 12:33:22 -07004902
Matt Carlson28011cf2011-11-16 18:36:59 -05004903 if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
4904 tg3_writephy(tp, MII_ADVERTISE, newadv);
Michael Chan747e8f82005-07-25 12:33:22 -07004905 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4906 tg3_writephy(tp, MII_BMCR, bmcr);
4907
4908 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
Michael Chan3d3ebe72006-09-27 15:59:15 -07004909 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004910 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004911
4912 return err;
4913 }
4914 } else {
4915 u32 new_bmcr;
4916
4917 bmcr &= ~BMCR_SPEED1000;
4918 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4919
4920 if (tp->link_config.duplex == DUPLEX_FULL)
4921 new_bmcr |= BMCR_FULLDPLX;
4922
4923 if (new_bmcr != bmcr) {
4924 /* BMCR_SPEED1000 is a reserved bit that needs
4925 * to be set on write.
4926 */
4927 new_bmcr |= BMCR_SPEED1000;
4928
4929 /* Force a linkdown */
4930 if (netif_carrier_ok(tp->dev)) {
4931 u32 adv;
4932
4933 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4934 adv &= ~(ADVERTISE_1000XFULL |
4935 ADVERTISE_1000XHALF |
4936 ADVERTISE_SLCT);
4937 tg3_writephy(tp, MII_ADVERTISE, adv);
4938 tg3_writephy(tp, MII_BMCR, bmcr |
4939 BMCR_ANRESTART |
4940 BMCR_ANENABLE);
4941 udelay(10);
4942 netif_carrier_off(tp->dev);
4943 }
4944 tg3_writephy(tp, MII_BMCR, new_bmcr);
4945 bmcr = new_bmcr;
4946 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4947 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
Michael Chand4d2c552006-03-20 17:47:20 -08004948 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4949 ASIC_REV_5714) {
4950 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4951 bmsr |= BMSR_LSTATUS;
4952 else
4953 bmsr &= ~BMSR_LSTATUS;
4954 }
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004955 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004956 }
4957 }
4958
4959 if (bmsr & BMSR_LSTATUS) {
4960 current_speed = SPEED_1000;
4961 current_link_up = 1;
4962 if (bmcr & BMCR_FULLDPLX)
4963 current_duplex = DUPLEX_FULL;
4964 else
4965 current_duplex = DUPLEX_HALF;
4966
Matt Carlsonef167e22007-12-20 20:10:01 -08004967 local_adv = 0;
4968 remote_adv = 0;
4969
Michael Chan747e8f82005-07-25 12:33:22 -07004970 if (bmcr & BMCR_ANENABLE) {
Matt Carlsonef167e22007-12-20 20:10:01 -08004971 u32 common;
Michael Chan747e8f82005-07-25 12:33:22 -07004972
4973 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4974 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4975 common = local_adv & remote_adv;
4976 if (common & (ADVERTISE_1000XHALF |
4977 ADVERTISE_1000XFULL)) {
4978 if (common & ADVERTISE_1000XFULL)
4979 current_duplex = DUPLEX_FULL;
4980 else
4981 current_duplex = DUPLEX_HALF;
Joe Perches63c3a662011-04-26 08:12:10 +00004982 } else if (!tg3_flag(tp, 5780_CLASS)) {
Matt Carlson57d8b882010-06-05 17:24:35 +00004983 /* Link is up via parallel detect */
Matt Carlson859a5882010-04-05 10:19:28 +00004984 } else {
Michael Chan747e8f82005-07-25 12:33:22 -07004985 current_link_up = 0;
Matt Carlson859a5882010-04-05 10:19:28 +00004986 }
Michael Chan747e8f82005-07-25 12:33:22 -07004987 }
4988 }
4989
Matt Carlsonef167e22007-12-20 20:10:01 -08004990 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4991 tg3_setup_flow_control(tp, local_adv, remote_adv);
4992
Michael Chan747e8f82005-07-25 12:33:22 -07004993 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4994 if (tp->link_config.active_duplex == DUPLEX_HALF)
4995 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4996
4997 tw32_f(MAC_MODE, tp->mac_mode);
4998 udelay(40);
4999
5000 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5001
5002 tp->link_config.active_speed = current_speed;
5003 tp->link_config.active_duplex = current_duplex;
5004
5005 if (current_link_up != netif_carrier_ok(tp->dev)) {
5006 if (current_link_up)
5007 netif_carrier_on(tp->dev);
5008 else {
5009 netif_carrier_off(tp->dev);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00005010 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07005011 }
5012 tg3_link_report(tp);
5013 }
5014 return err;
5015}
5016
5017static void tg3_serdes_parallel_detect(struct tg3 *tp)
5018{
Michael Chan3d3ebe72006-09-27 15:59:15 -07005019 if (tp->serdes_counter) {
Michael Chan747e8f82005-07-25 12:33:22 -07005020 /* Give autoneg time to complete. */
Michael Chan3d3ebe72006-09-27 15:59:15 -07005021 tp->serdes_counter--;
Michael Chan747e8f82005-07-25 12:33:22 -07005022 return;
5023 }
Matt Carlsonc6cdf432010-04-05 10:19:26 +00005024
Michael Chan747e8f82005-07-25 12:33:22 -07005025 if (!netif_carrier_ok(tp->dev) &&
5026 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
5027 u32 bmcr;
5028
5029 tg3_readphy(tp, MII_BMCR, &bmcr);
5030 if (bmcr & BMCR_ANENABLE) {
5031 u32 phy1, phy2;
5032
5033 /* Select shadow register 0x1f */
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00005034 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
5035 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
Michael Chan747e8f82005-07-25 12:33:22 -07005036
5037 /* Select expansion interrupt status register */
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00005038 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5039 MII_TG3_DSP_EXP1_INT_STAT);
5040 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
5041 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
Michael Chan747e8f82005-07-25 12:33:22 -07005042
5043 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
5044 /* We have signal detect and not receiving
5045 * config code words, link is up by parallel
5046 * detection.
5047 */
5048
5049 bmcr &= ~BMCR_ANENABLE;
5050 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
5051 tg3_writephy(tp, MII_BMCR, bmcr);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00005052 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07005053 }
5054 }
Matt Carlson859a5882010-04-05 10:19:28 +00005055 } else if (netif_carrier_ok(tp->dev) &&
5056 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00005057 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
Michael Chan747e8f82005-07-25 12:33:22 -07005058 u32 phy2;
5059
5060 /* Select expansion interrupt status register */
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00005061 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5062 MII_TG3_DSP_EXP1_INT_STAT);
5063 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
Michael Chan747e8f82005-07-25 12:33:22 -07005064 if (phy2 & 0x20) {
5065 u32 bmcr;
5066
5067 /* Config code words received, turn on autoneg. */
5068 tg3_readphy(tp, MII_BMCR, &bmcr);
5069 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
5070
Matt Carlsonf07e9af2010-08-02 11:26:07 +00005071 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07005072
5073 }
5074 }
5075}
5076
Linus Torvalds1da177e2005-04-16 15:20:36 -07005077static int tg3_setup_phy(struct tg3 *tp, int force_reset)
5078{
Matt Carlsonf2096f92011-04-05 14:22:48 +00005079 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005080 int err;
5081
Matt Carlsonf07e9af2010-08-02 11:26:07 +00005082 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005083 err = tg3_setup_fiber_phy(tp, force_reset);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00005084 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
Michael Chan747e8f82005-07-25 12:33:22 -07005085 err = tg3_setup_fiber_mii_phy(tp, force_reset);
Matt Carlson859a5882010-04-05 10:19:28 +00005086 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07005087 err = tg3_setup_copper_phy(tp, force_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005088
Matt Carlsonbcb37f62008-11-03 16:52:09 -08005089 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
Matt Carlsonf2096f92011-04-05 14:22:48 +00005090 u32 scale;
Matt Carlsonaa6c91f2007-11-12 21:18:04 -08005091
5092 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
5093 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
5094 scale = 65;
5095 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
5096 scale = 6;
5097 else
5098 scale = 12;
5099
5100 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
5101 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
5102 tw32(GRC_MISC_CFG, val);
5103 }
5104
Matt Carlsonf2096f92011-04-05 14:22:48 +00005105 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
5106 (6 << TX_LENGTHS_IPG_SHIFT);
5107 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
5108 val |= tr32(MAC_TX_LENGTHS) &
5109 (TX_LENGTHS_JMB_FRM_LEN_MSK |
5110 TX_LENGTHS_CNT_DWN_VAL_MSK);
5111
Linus Torvalds1da177e2005-04-16 15:20:36 -07005112 if (tp->link_config.active_speed == SPEED_1000 &&
5113 tp->link_config.active_duplex == DUPLEX_HALF)
Matt Carlsonf2096f92011-04-05 14:22:48 +00005114 tw32(MAC_TX_LENGTHS, val |
5115 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005116 else
Matt Carlsonf2096f92011-04-05 14:22:48 +00005117 tw32(MAC_TX_LENGTHS, val |
5118 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005119
Joe Perches63c3a662011-04-26 08:12:10 +00005120 if (!tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005121 if (netif_carrier_ok(tp->dev)) {
5122 tw32(HOSTCC_STAT_COAL_TICKS,
David S. Miller15f98502005-05-18 22:49:26 -07005123 tp->coal.stats_block_coalesce_usecs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005124 } else {
5125 tw32(HOSTCC_STAT_COAL_TICKS, 0);
5126 }
5127 }
5128
Joe Perches63c3a662011-04-26 08:12:10 +00005129 if (tg3_flag(tp, ASPM_WORKAROUND)) {
Matt Carlsonf2096f92011-04-05 14:22:48 +00005130 val = tr32(PCIE_PWR_MGMT_THRESH);
Matt Carlson8ed5d972007-05-07 00:25:49 -07005131 if (!netif_carrier_ok(tp->dev))
5132 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
5133 tp->pwrmgmt_thresh;
5134 else
5135 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
5136 tw32(PCIE_PWR_MGMT_THRESH, val);
5137 }
5138
Linus Torvalds1da177e2005-04-16 15:20:36 -07005139 return err;
5140}
5141
Matt Carlson66cfd1b2010-09-30 10:34:30 +00005142static inline int tg3_irq_sync(struct tg3 *tp)
5143{
5144 return tp->irq_sync;
5145}
5146
Matt Carlson97bd8e42011-04-13 11:05:04 +00005147static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
5148{
5149 int i;
5150
5151 dst = (u32 *)((u8 *)dst + off);
5152 for (i = 0; i < len; i += sizeof(u32))
5153 *dst++ = tr32(off + i);
5154}
5155
5156static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
5157{
5158 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
5159 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
5160 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
5161 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
5162 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
5163 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
5164 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
5165 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
5166 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
5167 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
5168 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
5169 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
5170 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
5171 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
5172 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
5173 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
5174 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
5175 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
5176 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
5177
Joe Perches63c3a662011-04-26 08:12:10 +00005178 if (tg3_flag(tp, SUPPORT_MSIX))
Matt Carlson97bd8e42011-04-13 11:05:04 +00005179 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
5180
5181 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
5182 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
5183 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
5184 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
5185 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
5186 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
5187 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
5188 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
5189
Joe Perches63c3a662011-04-26 08:12:10 +00005190 if (!tg3_flag(tp, 5705_PLUS)) {
Matt Carlson97bd8e42011-04-13 11:05:04 +00005191 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
5192 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
5193 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
5194 }
5195
5196 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
5197 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
5198 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
5199 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
5200 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
5201
Joe Perches63c3a662011-04-26 08:12:10 +00005202 if (tg3_flag(tp, NVRAM))
Matt Carlson97bd8e42011-04-13 11:05:04 +00005203 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
5204}
5205
5206static void tg3_dump_state(struct tg3 *tp)
5207{
5208 int i;
5209 u32 *regs;
5210
5211 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
5212 if (!regs) {
5213 netdev_err(tp->dev, "Failed allocating register dump buffer\n");
5214 return;
5215 }
5216
Joe Perches63c3a662011-04-26 08:12:10 +00005217 if (tg3_flag(tp, PCI_EXPRESS)) {
Matt Carlson97bd8e42011-04-13 11:05:04 +00005218 /* Read up to but not including private PCI registers */
5219 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
5220 regs[i / sizeof(u32)] = tr32(i);
5221 } else
5222 tg3_dump_legacy_regs(tp, regs);
5223
5224 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
5225 if (!regs[i + 0] && !regs[i + 1] &&
5226 !regs[i + 2] && !regs[i + 3])
5227 continue;
5228
5229 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
5230 i * 4,
5231 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
5232 }
5233
5234 kfree(regs);
5235
5236 for (i = 0; i < tp->irq_cnt; i++) {
5237 struct tg3_napi *tnapi = &tp->napi[i];
5238
5239 /* SW status block */
5240 netdev_err(tp->dev,
5241 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
5242 i,
5243 tnapi->hw_status->status,
5244 tnapi->hw_status->status_tag,
5245 tnapi->hw_status->rx_jumbo_consumer,
5246 tnapi->hw_status->rx_consumer,
5247 tnapi->hw_status->rx_mini_consumer,
5248 tnapi->hw_status->idx[0].rx_producer,
5249 tnapi->hw_status->idx[0].tx_consumer);
5250
5251 netdev_err(tp->dev,
5252 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
5253 i,
5254 tnapi->last_tag, tnapi->last_irq_tag,
5255 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
5256 tnapi->rx_rcb_ptr,
5257 tnapi->prodring.rx_std_prod_idx,
5258 tnapi->prodring.rx_std_cons_idx,
5259 tnapi->prodring.rx_jmb_prod_idx,
5260 tnapi->prodring.rx_jmb_cons_idx);
5261 }
5262}
5263
Michael Chandf3e6542006-05-26 17:48:07 -07005264/* This is called whenever we suspect that the system chipset is re-
5265 * ordering the sequence of MMIO to the tx send mailbox. The symptom
5266 * is bogus tx completions. We try to recover by setting the
5267 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
5268 * in the workqueue.
5269 */
5270static void tg3_tx_recover(struct tg3 *tp)
5271{
Joe Perches63c3a662011-04-26 08:12:10 +00005272 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
Michael Chandf3e6542006-05-26 17:48:07 -07005273 tp->write32_tx_mbox == tg3_write_indirect_mbox);
5274
Matt Carlson5129c3a2010-04-05 10:19:23 +00005275 netdev_warn(tp->dev,
5276 "The system may be re-ordering memory-mapped I/O "
5277 "cycles to the network device, attempting to recover. "
5278 "Please report the problem to the driver maintainer "
5279 "and include system chipset information.\n");
Michael Chandf3e6542006-05-26 17:48:07 -07005280
5281 spin_lock(&tp->lock);
Joe Perches63c3a662011-04-26 08:12:10 +00005282 tg3_flag_set(tp, TX_RECOVERY_PENDING);
Michael Chandf3e6542006-05-26 17:48:07 -07005283 spin_unlock(&tp->lock);
5284}
5285
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005286static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
Michael Chan1b2a7202006-08-07 21:46:02 -07005287{
Matt Carlsonf65aac12010-08-02 11:26:03 +00005288 /* Tell compiler to fetch tx indices from memory. */
5289 barrier();
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005290 return tnapi->tx_pending -
5291 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
Michael Chan1b2a7202006-08-07 21:46:02 -07005292}
5293
Linus Torvalds1da177e2005-04-16 15:20:36 -07005294/* Tigon3 never reports partial packet sends. So we do not
5295 * need special logic to handle SKBs that have not had all
5296 * of their frags sent yet, like SunGEM does.
5297 */
Matt Carlson17375d22009-08-28 14:02:18 +00005298static void tg3_tx(struct tg3_napi *tnapi)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005299{
Matt Carlson17375d22009-08-28 14:02:18 +00005300 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00005301 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005302 u32 sw_idx = tnapi->tx_cons;
Matt Carlsonfe5f5782009-09-01 13:09:39 +00005303 struct netdev_queue *txq;
5304 int index = tnapi - tp->napi;
5305
Joe Perches63c3a662011-04-26 08:12:10 +00005306 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlsonfe5f5782009-09-01 13:09:39 +00005307 index--;
5308
5309 txq = netdev_get_tx_queue(tp->dev, index);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005310
5311 while (sw_idx != hw_idx) {
Matt Carlsondf8944c2011-07-27 14:20:46 +00005312 struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07005313 struct sk_buff *skb = ri->skb;
Michael Chandf3e6542006-05-26 17:48:07 -07005314 int i, tx_bug = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005315
Michael Chandf3e6542006-05-26 17:48:07 -07005316 if (unlikely(skb == NULL)) {
5317 tg3_tx_recover(tp);
5318 return;
5319 }
5320
Alexander Duyckf4188d82009-12-02 16:48:38 +00005321 pci_unmap_single(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005322 dma_unmap_addr(ri, mapping),
Alexander Duyckf4188d82009-12-02 16:48:38 +00005323 skb_headlen(skb),
5324 PCI_DMA_TODEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005325
5326 ri->skb = NULL;
5327
Matt Carlsone01ee142011-07-27 14:20:50 +00005328 while (ri->fragmented) {
5329 ri->fragmented = false;
5330 sw_idx = NEXT_TX(sw_idx);
5331 ri = &tnapi->tx_buffers[sw_idx];
5332 }
5333
Linus Torvalds1da177e2005-04-16 15:20:36 -07005334 sw_idx = NEXT_TX(sw_idx);
5335
5336 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005337 ri = &tnapi->tx_buffers[sw_idx];
Michael Chandf3e6542006-05-26 17:48:07 -07005338 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
5339 tx_bug = 1;
Alexander Duyckf4188d82009-12-02 16:48:38 +00005340
5341 pci_unmap_page(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005342 dma_unmap_addr(ri, mapping),
Eric Dumazet9e903e02011-10-18 21:00:24 +00005343 skb_frag_size(&skb_shinfo(skb)->frags[i]),
Alexander Duyckf4188d82009-12-02 16:48:38 +00005344 PCI_DMA_TODEVICE);
Matt Carlsone01ee142011-07-27 14:20:50 +00005345
5346 while (ri->fragmented) {
5347 ri->fragmented = false;
5348 sw_idx = NEXT_TX(sw_idx);
5349 ri = &tnapi->tx_buffers[sw_idx];
5350 }
5351
Linus Torvalds1da177e2005-04-16 15:20:36 -07005352 sw_idx = NEXT_TX(sw_idx);
5353 }
5354
David S. Millerf47c11e2005-06-24 20:18:35 -07005355 dev_kfree_skb(skb);
Michael Chandf3e6542006-05-26 17:48:07 -07005356
5357 if (unlikely(tx_bug)) {
5358 tg3_tx_recover(tp);
5359 return;
5360 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005361 }
5362
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005363 tnapi->tx_cons = sw_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005364
Michael Chan1b2a7202006-08-07 21:46:02 -07005365 /* Need to make the tx_cons update visible to tg3_start_xmit()
5366 * before checking for netif_queue_stopped(). Without the
5367 * memory barrier, there is a small possibility that tg3_start_xmit()
5368 * will miss it and cause the queue to be stopped forever.
5369 */
5370 smp_mb();
5371
Matt Carlsonfe5f5782009-09-01 13:09:39 +00005372 if (unlikely(netif_tx_queue_stopped(txq) &&
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005373 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
Matt Carlsonfe5f5782009-09-01 13:09:39 +00005374 __netif_tx_lock(txq, smp_processor_id());
5375 if (netif_tx_queue_stopped(txq) &&
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005376 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
Matt Carlsonfe5f5782009-09-01 13:09:39 +00005377 netif_tx_wake_queue(txq);
5378 __netif_tx_unlock(txq);
Michael Chan51b91462005-09-01 17:41:28 -07005379 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005380}
5381
Eric Dumazet9205fd92011-11-18 06:47:01 +00005382static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
Matt Carlson2b2cdb62009-11-13 13:03:48 +00005383{
Eric Dumazet9205fd92011-11-18 06:47:01 +00005384 if (!ri->data)
Matt Carlson2b2cdb62009-11-13 13:03:48 +00005385 return;
5386
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005387 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
Matt Carlson2b2cdb62009-11-13 13:03:48 +00005388 map_sz, PCI_DMA_FROMDEVICE);
Eric Dumazet9205fd92011-11-18 06:47:01 +00005389 kfree(ri->data);
5390 ri->data = NULL;
Matt Carlson2b2cdb62009-11-13 13:03:48 +00005391}
5392
Linus Torvalds1da177e2005-04-16 15:20:36 -07005393/* Returns size of skb allocated or < 0 on error.
5394 *
5395 * We only need to fill in the address because the other members
5396 * of the RX descriptor are invariant, see tg3_init_rings.
5397 *
5398 * Note the purposeful assymetry of cpu vs. chip accesses. For
5399 * posting buffers we only dirty the first cache line of the RX
5400 * descriptor (containing the address). Whereas for the RX status
5401 * buffers the cpu only reads the last cacheline of the RX descriptor
5402 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
5403 */
Eric Dumazet9205fd92011-11-18 06:47:01 +00005404static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
Matt Carlsona3896162009-11-13 13:03:44 +00005405 u32 opaque_key, u32 dest_idx_unmasked)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005406{
5407 struct tg3_rx_buffer_desc *desc;
Matt Carlsonf94e2902010-10-14 10:37:42 +00005408 struct ring_info *map;
Eric Dumazet9205fd92011-11-18 06:47:01 +00005409 u8 *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005410 dma_addr_t mapping;
Eric Dumazet9205fd92011-11-18 06:47:01 +00005411 int skb_size, data_size, dest_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005412
Linus Torvalds1da177e2005-04-16 15:20:36 -07005413 switch (opaque_key) {
5414 case RXD_OPAQUE_RING_STD:
Matt Carlson2c49a442010-09-30 10:34:35 +00005415 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
Matt Carlson21f581a2009-08-28 14:00:25 +00005416 desc = &tpr->rx_std[dest_idx];
5417 map = &tpr->rx_std_buffers[dest_idx];
Eric Dumazet9205fd92011-11-18 06:47:01 +00005418 data_size = tp->rx_pkt_map_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005419 break;
5420
5421 case RXD_OPAQUE_RING_JUMBO:
Matt Carlson2c49a442010-09-30 10:34:35 +00005422 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
Matt Carlson79ed5ac2009-08-28 14:00:55 +00005423 desc = &tpr->rx_jmb[dest_idx].std;
Matt Carlson21f581a2009-08-28 14:00:25 +00005424 map = &tpr->rx_jmb_buffers[dest_idx];
Eric Dumazet9205fd92011-11-18 06:47:01 +00005425 data_size = TG3_RX_JMB_MAP_SZ;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005426 break;
5427
5428 default:
5429 return -EINVAL;
Stephen Hemminger855e1112008-04-16 16:37:28 -07005430 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005431
5432 /* Do not overwrite any of the map or rp information
5433 * until we are sure we can commit to a new buffer.
5434 *
5435 * Callers depend upon this behavior and assume that
5436 * we leave everything unchanged if we fail.
5437 */
Eric Dumazet9205fd92011-11-18 06:47:01 +00005438 skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
5439 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
5440 data = kmalloc(skb_size, GFP_ATOMIC);
5441 if (!data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005442 return -ENOMEM;
5443
Eric Dumazet9205fd92011-11-18 06:47:01 +00005444 mapping = pci_map_single(tp->pdev,
5445 data + TG3_RX_OFFSET(tp),
5446 data_size,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005447 PCI_DMA_FROMDEVICE);
Matt Carlsona21771d2009-11-02 14:25:31 +00005448 if (pci_dma_mapping_error(tp->pdev, mapping)) {
Eric Dumazet9205fd92011-11-18 06:47:01 +00005449 kfree(data);
Matt Carlsona21771d2009-11-02 14:25:31 +00005450 return -EIO;
5451 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005452
Eric Dumazet9205fd92011-11-18 06:47:01 +00005453 map->data = data;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005454 dma_unmap_addr_set(map, mapping, mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005455
Linus Torvalds1da177e2005-04-16 15:20:36 -07005456 desc->addr_hi = ((u64)mapping >> 32);
5457 desc->addr_lo = ((u64)mapping & 0xffffffff);
5458
Eric Dumazet9205fd92011-11-18 06:47:01 +00005459 return data_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005460}
5461
5462/* We only need to move over in the address because the other
5463 * members of the RX descriptor are invariant. See notes above
Eric Dumazet9205fd92011-11-18 06:47:01 +00005464 * tg3_alloc_rx_data for full details.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005465 */
Matt Carlsona3896162009-11-13 13:03:44 +00005466static void tg3_recycle_rx(struct tg3_napi *tnapi,
5467 struct tg3_rx_prodring_set *dpr,
5468 u32 opaque_key, int src_idx,
5469 u32 dest_idx_unmasked)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005470{
Matt Carlson17375d22009-08-28 14:02:18 +00005471 struct tg3 *tp = tnapi->tp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005472 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
5473 struct ring_info *src_map, *dest_map;
Matt Carlson8fea32b2010-09-15 08:59:58 +00005474 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
Matt Carlsonc6cdf432010-04-05 10:19:26 +00005475 int dest_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005476
5477 switch (opaque_key) {
5478 case RXD_OPAQUE_RING_STD:
Matt Carlson2c49a442010-09-30 10:34:35 +00005479 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
Matt Carlsona3896162009-11-13 13:03:44 +00005480 dest_desc = &dpr->rx_std[dest_idx];
5481 dest_map = &dpr->rx_std_buffers[dest_idx];
5482 src_desc = &spr->rx_std[src_idx];
5483 src_map = &spr->rx_std_buffers[src_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07005484 break;
5485
5486 case RXD_OPAQUE_RING_JUMBO:
Matt Carlson2c49a442010-09-30 10:34:35 +00005487 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
Matt Carlsona3896162009-11-13 13:03:44 +00005488 dest_desc = &dpr->rx_jmb[dest_idx].std;
5489 dest_map = &dpr->rx_jmb_buffers[dest_idx];
5490 src_desc = &spr->rx_jmb[src_idx].std;
5491 src_map = &spr->rx_jmb_buffers[src_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07005492 break;
5493
5494 default:
5495 return;
Stephen Hemminger855e1112008-04-16 16:37:28 -07005496 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005497
Eric Dumazet9205fd92011-11-18 06:47:01 +00005498 dest_map->data = src_map->data;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005499 dma_unmap_addr_set(dest_map, mapping,
5500 dma_unmap_addr(src_map, mapping));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005501 dest_desc->addr_hi = src_desc->addr_hi;
5502 dest_desc->addr_lo = src_desc->addr_lo;
Matt Carlsone92967b2010-02-12 14:47:06 +00005503
5504 /* Ensure that the update to the skb happens after the physical
5505 * addresses have been transferred to the new BD location.
5506 */
5507 smp_wmb();
5508
Eric Dumazet9205fd92011-11-18 06:47:01 +00005509 src_map->data = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005510}
5511
Linus Torvalds1da177e2005-04-16 15:20:36 -07005512/* The RX ring scheme is composed of multiple rings which post fresh
5513 * buffers to the chip, and one special ring the chip uses to report
5514 * status back to the host.
5515 *
5516 * The special ring reports the status of received packets to the
5517 * host. The chip does not write into the original descriptor the
5518 * RX buffer was obtained from. The chip simply takes the original
5519 * descriptor as provided by the host, updates the status and length
5520 * field, then writes this into the next status ring entry.
5521 *
5522 * Each ring the host uses to post buffers to the chip is described
5523 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
5524 * it is first placed into the on-chip ram. When the packet's length
5525 * is known, it walks down the TG3_BDINFO entries to select the ring.
5526 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
5527 * which is within the range of the new packet's length is chosen.
5528 *
5529 * The "separate ring for rx status" scheme may sound queer, but it makes
5530 * sense from a cache coherency perspective. If only the host writes
5531 * to the buffer post rings, and only the chip writes to the rx status
5532 * rings, then cache lines never move beyond shared-modified state.
5533 * If both the host and chip were to write into the same ring, cache line
5534 * eviction could occur since both entities want it in an exclusive state.
5535 */
Matt Carlson17375d22009-08-28 14:02:18 +00005536static int tg3_rx(struct tg3_napi *tnapi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005537{
Matt Carlson17375d22009-08-28 14:02:18 +00005538 struct tg3 *tp = tnapi->tp;
Michael Chanf92905d2006-06-29 20:14:29 -07005539 u32 work_mask, rx_std_posted = 0;
Matt Carlson43619352009-11-13 13:03:47 +00005540 u32 std_prod_idx, jmb_prod_idx;
Matt Carlson72334482009-08-28 14:03:01 +00005541 u32 sw_idx = tnapi->rx_rcb_ptr;
Michael Chan483ba502005-04-25 15:14:03 -07005542 u16 hw_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005543 int received;
Matt Carlson8fea32b2010-09-15 08:59:58 +00005544 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005545
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00005546 hw_idx = *(tnapi->rx_rcb_prod_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005547 /*
5548 * We need to order the read of hw_idx and the read of
5549 * the opaque cookie.
5550 */
5551 rmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005552 work_mask = 0;
5553 received = 0;
Matt Carlson43619352009-11-13 13:03:47 +00005554 std_prod_idx = tpr->rx_std_prod_idx;
5555 jmb_prod_idx = tpr->rx_jmb_prod_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005556 while (sw_idx != hw_idx && budget > 0) {
Matt Carlsonafc081f2009-11-13 13:03:43 +00005557 struct ring_info *ri;
Matt Carlson72334482009-08-28 14:03:01 +00005558 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07005559 unsigned int len;
5560 struct sk_buff *skb;
5561 dma_addr_t dma_addr;
5562 u32 opaque_key, desc_idx, *post_ptr;
Eric Dumazet9205fd92011-11-18 06:47:01 +00005563 u8 *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005564
5565 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
5566 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
5567 if (opaque_key == RXD_OPAQUE_RING_STD) {
Matt Carlson8fea32b2010-09-15 08:59:58 +00005568 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005569 dma_addr = dma_unmap_addr(ri, mapping);
Eric Dumazet9205fd92011-11-18 06:47:01 +00005570 data = ri->data;
Matt Carlson43619352009-11-13 13:03:47 +00005571 post_ptr = &std_prod_idx;
Michael Chanf92905d2006-06-29 20:14:29 -07005572 rx_std_posted++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005573 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
Matt Carlson8fea32b2010-09-15 08:59:58 +00005574 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005575 dma_addr = dma_unmap_addr(ri, mapping);
Eric Dumazet9205fd92011-11-18 06:47:01 +00005576 data = ri->data;
Matt Carlson43619352009-11-13 13:03:47 +00005577 post_ptr = &jmb_prod_idx;
Matt Carlson21f581a2009-08-28 14:00:25 +00005578 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -07005579 goto next_pkt_nopost;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005580
5581 work_mask |= opaque_key;
5582
5583 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
5584 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
5585 drop_it:
Matt Carlsona3896162009-11-13 13:03:44 +00005586 tg3_recycle_rx(tnapi, tpr, opaque_key,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005587 desc_idx, *post_ptr);
5588 drop_it_no_recycle:
5589 /* Other statistics kept track of by card. */
Eric Dumazetb0057c52010-10-10 19:55:52 +00005590 tp->rx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005591 goto next_pkt;
5592 }
5593
Eric Dumazet9205fd92011-11-18 06:47:01 +00005594 prefetch(data + TG3_RX_OFFSET(tp));
Matt Carlsonad829262008-11-21 17:16:16 -08005595 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
5596 ETH_FCS_LEN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005597
Matt Carlsond2757fc2010-04-12 06:58:27 +00005598 if (len > TG3_RX_COPY_THRESH(tp)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005599 int skb_size;
5600
Eric Dumazet9205fd92011-11-18 06:47:01 +00005601 skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
Matt Carlsonafc081f2009-11-13 13:03:43 +00005602 *post_ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005603 if (skb_size < 0)
5604 goto drop_it;
5605
Matt Carlson287be122009-08-28 13:58:46 +00005606 pci_unmap_single(tp->pdev, dma_addr, skb_size,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005607 PCI_DMA_FROMDEVICE);
5608
Eric Dumazet9205fd92011-11-18 06:47:01 +00005609 skb = build_skb(data);
5610 if (!skb) {
5611 kfree(data);
5612 goto drop_it_no_recycle;
5613 }
5614 skb_reserve(skb, TG3_RX_OFFSET(tp));
5615 /* Ensure that the update to the data happens
Matt Carlson61e800c2010-02-17 15:16:54 +00005616 * after the usage of the old DMA mapping.
5617 */
5618 smp_wmb();
5619
Eric Dumazet9205fd92011-11-18 06:47:01 +00005620 ri->data = NULL;
Matt Carlson61e800c2010-02-17 15:16:54 +00005621
Linus Torvalds1da177e2005-04-16 15:20:36 -07005622 } else {
Matt Carlsona3896162009-11-13 13:03:44 +00005623 tg3_recycle_rx(tnapi, tpr, opaque_key,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005624 desc_idx, *post_ptr);
5625
Eric Dumazet9205fd92011-11-18 06:47:01 +00005626 skb = netdev_alloc_skb(tp->dev,
5627 len + TG3_RAW_IP_ALIGN);
5628 if (skb == NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005629 goto drop_it_no_recycle;
5630
Eric Dumazet9205fd92011-11-18 06:47:01 +00005631 skb_reserve(skb, TG3_RAW_IP_ALIGN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005632 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
Eric Dumazet9205fd92011-11-18 06:47:01 +00005633 memcpy(skb->data,
5634 data + TG3_RX_OFFSET(tp),
5635 len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005636 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005637 }
5638
Eric Dumazet9205fd92011-11-18 06:47:01 +00005639 skb_put(skb, len);
Michał Mirosławdc668912011-04-07 03:35:07 +00005640 if ((tp->dev->features & NETIF_F_RXCSUM) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07005641 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
5642 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
5643 >> RXD_TCPCSUM_SHIFT) == 0xffff))
5644 skb->ip_summed = CHECKSUM_UNNECESSARY;
5645 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07005646 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005647
5648 skb->protocol = eth_type_trans(skb, tp->dev);
Matt Carlsonf7b493e2009-02-25 14:21:52 +00005649
5650 if (len > (tp->dev->mtu + ETH_HLEN) &&
5651 skb->protocol != htons(ETH_P_8021Q)) {
5652 dev_kfree_skb(skb);
Eric Dumazetb0057c52010-10-10 19:55:52 +00005653 goto drop_it_no_recycle;
Matt Carlsonf7b493e2009-02-25 14:21:52 +00005654 }
5655
Matt Carlson9dc7a112010-04-12 06:58:28 +00005656 if (desc->type_flags & RXD_FLAG_VLAN &&
Matt Carlsonbf933c82011-01-25 15:58:49 +00005657 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
5658 __vlan_hwaccel_put_tag(skb,
5659 desc->err_vlan & RXD_VLAN_MASK);
Matt Carlson9dc7a112010-04-12 06:58:28 +00005660
Matt Carlsonbf933c82011-01-25 15:58:49 +00005661 napi_gro_receive(&tnapi->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005662
Linus Torvalds1da177e2005-04-16 15:20:36 -07005663 received++;
5664 budget--;
5665
5666next_pkt:
5667 (*post_ptr)++;
Michael Chanf92905d2006-06-29 20:14:29 -07005668
5669 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
Matt Carlson2c49a442010-09-30 10:34:35 +00005670 tpr->rx_std_prod_idx = std_prod_idx &
5671 tp->rx_std_ring_mask;
Matt Carlson86cfe4f2010-01-12 10:11:37 +00005672 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5673 tpr->rx_std_prod_idx);
Michael Chanf92905d2006-06-29 20:14:29 -07005674 work_mask &= ~RXD_OPAQUE_RING_STD;
5675 rx_std_posted = 0;
5676 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005677next_pkt_nopost:
Michael Chan483ba502005-04-25 15:14:03 -07005678 sw_idx++;
Matt Carlson7cb32cf2010-09-30 10:34:36 +00005679 sw_idx &= tp->rx_ret_ring_mask;
Michael Chan52f6d692005-04-25 15:14:32 -07005680
5681 /* Refresh hw_idx to see if there is new work */
5682 if (sw_idx == hw_idx) {
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00005683 hw_idx = *(tnapi->rx_rcb_prod_idx);
Michael Chan52f6d692005-04-25 15:14:32 -07005684 rmb();
5685 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005686 }
5687
5688 /* ACK the status ring. */
Matt Carlson72334482009-08-28 14:03:01 +00005689 tnapi->rx_rcb_ptr = sw_idx;
5690 tw32_rx_mbox(tnapi->consmbox, sw_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005691
5692 /* Refill RX ring(s). */
Joe Perches63c3a662011-04-26 08:12:10 +00005693 if (!tg3_flag(tp, ENABLE_RSS)) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005694 if (work_mask & RXD_OPAQUE_RING_STD) {
Matt Carlson2c49a442010-09-30 10:34:35 +00005695 tpr->rx_std_prod_idx = std_prod_idx &
5696 tp->rx_std_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005697 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5698 tpr->rx_std_prod_idx);
5699 }
5700 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
Matt Carlson2c49a442010-09-30 10:34:35 +00005701 tpr->rx_jmb_prod_idx = jmb_prod_idx &
5702 tp->rx_jmb_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005703 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5704 tpr->rx_jmb_prod_idx);
5705 }
5706 mmiowb();
5707 } else if (work_mask) {
5708 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
5709 * updated before the producer indices can be updated.
5710 */
5711 smp_wmb();
5712
Matt Carlson2c49a442010-09-30 10:34:35 +00005713 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
5714 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005715
Matt Carlsone4af1af2010-02-12 14:47:05 +00005716 if (tnapi != &tp->napi[1])
5717 napi_schedule(&tp->napi[1].napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005718 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005719
5720 return received;
5721}
5722
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005723static void tg3_poll_link(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005724{
Linus Torvalds1da177e2005-04-16 15:20:36 -07005725 /* handle link change and other phy events */
Joe Perches63c3a662011-04-26 08:12:10 +00005726 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005727 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
5728
Linus Torvalds1da177e2005-04-16 15:20:36 -07005729 if (sblk->status & SD_STATUS_LINK_CHG) {
5730 sblk->status = SD_STATUS_UPDATED |
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005731 (sblk->status & ~SD_STATUS_LINK_CHG);
David S. Millerf47c11e2005-06-24 20:18:35 -07005732 spin_lock(&tp->lock);
Joe Perches63c3a662011-04-26 08:12:10 +00005733 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlsondd477002008-05-25 23:45:58 -07005734 tw32_f(MAC_STATUS,
5735 (MAC_STATUS_SYNC_CHANGED |
5736 MAC_STATUS_CFG_CHANGED |
5737 MAC_STATUS_MI_COMPLETION |
5738 MAC_STATUS_LNKSTATE_CHANGED));
5739 udelay(40);
5740 } else
5741 tg3_setup_phy(tp, 0);
David S. Millerf47c11e2005-06-24 20:18:35 -07005742 spin_unlock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005743 }
5744 }
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005745}
5746
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005747static int tg3_rx_prodring_xfer(struct tg3 *tp,
5748 struct tg3_rx_prodring_set *dpr,
5749 struct tg3_rx_prodring_set *spr)
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005750{
5751 u32 si, di, cpycnt, src_prod_idx;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005752 int i, err = 0;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005753
5754 while (1) {
5755 src_prod_idx = spr->rx_std_prod_idx;
5756
5757 /* Make sure updates to the rx_std_buffers[] entries and the
5758 * standard producer index are seen in the correct order.
5759 */
5760 smp_rmb();
5761
5762 if (spr->rx_std_cons_idx == src_prod_idx)
5763 break;
5764
5765 if (spr->rx_std_cons_idx < src_prod_idx)
5766 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
5767 else
Matt Carlson2c49a442010-09-30 10:34:35 +00005768 cpycnt = tp->rx_std_ring_mask + 1 -
5769 spr->rx_std_cons_idx;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005770
Matt Carlson2c49a442010-09-30 10:34:35 +00005771 cpycnt = min(cpycnt,
5772 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005773
5774 si = spr->rx_std_cons_idx;
5775 di = dpr->rx_std_prod_idx;
5776
Matt Carlsone92967b2010-02-12 14:47:06 +00005777 for (i = di; i < di + cpycnt; i++) {
Eric Dumazet9205fd92011-11-18 06:47:01 +00005778 if (dpr->rx_std_buffers[i].data) {
Matt Carlsone92967b2010-02-12 14:47:06 +00005779 cpycnt = i - di;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005780 err = -ENOSPC;
Matt Carlsone92967b2010-02-12 14:47:06 +00005781 break;
5782 }
5783 }
5784
5785 if (!cpycnt)
5786 break;
5787
5788 /* Ensure that updates to the rx_std_buffers ring and the
5789 * shadowed hardware producer ring from tg3_recycle_skb() are
5790 * ordered correctly WRT the skb check above.
5791 */
5792 smp_rmb();
5793
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005794 memcpy(&dpr->rx_std_buffers[di],
5795 &spr->rx_std_buffers[si],
5796 cpycnt * sizeof(struct ring_info));
5797
5798 for (i = 0; i < cpycnt; i++, di++, si++) {
5799 struct tg3_rx_buffer_desc *sbd, *dbd;
5800 sbd = &spr->rx_std[si];
5801 dbd = &dpr->rx_std[di];
5802 dbd->addr_hi = sbd->addr_hi;
5803 dbd->addr_lo = sbd->addr_lo;
5804 }
5805
Matt Carlson2c49a442010-09-30 10:34:35 +00005806 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
5807 tp->rx_std_ring_mask;
5808 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
5809 tp->rx_std_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005810 }
5811
5812 while (1) {
5813 src_prod_idx = spr->rx_jmb_prod_idx;
5814
5815 /* Make sure updates to the rx_jmb_buffers[] entries and
5816 * the jumbo producer index are seen in the correct order.
5817 */
5818 smp_rmb();
5819
5820 if (spr->rx_jmb_cons_idx == src_prod_idx)
5821 break;
5822
5823 if (spr->rx_jmb_cons_idx < src_prod_idx)
5824 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
5825 else
Matt Carlson2c49a442010-09-30 10:34:35 +00005826 cpycnt = tp->rx_jmb_ring_mask + 1 -
5827 spr->rx_jmb_cons_idx;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005828
5829 cpycnt = min(cpycnt,
Matt Carlson2c49a442010-09-30 10:34:35 +00005830 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005831
5832 si = spr->rx_jmb_cons_idx;
5833 di = dpr->rx_jmb_prod_idx;
5834
Matt Carlsone92967b2010-02-12 14:47:06 +00005835 for (i = di; i < di + cpycnt; i++) {
Eric Dumazet9205fd92011-11-18 06:47:01 +00005836 if (dpr->rx_jmb_buffers[i].data) {
Matt Carlsone92967b2010-02-12 14:47:06 +00005837 cpycnt = i - di;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005838 err = -ENOSPC;
Matt Carlsone92967b2010-02-12 14:47:06 +00005839 break;
5840 }
5841 }
5842
5843 if (!cpycnt)
5844 break;
5845
5846 /* Ensure that updates to the rx_jmb_buffers ring and the
5847 * shadowed hardware producer ring from tg3_recycle_skb() are
5848 * ordered correctly WRT the skb check above.
5849 */
5850 smp_rmb();
5851
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005852 memcpy(&dpr->rx_jmb_buffers[di],
5853 &spr->rx_jmb_buffers[si],
5854 cpycnt * sizeof(struct ring_info));
5855
5856 for (i = 0; i < cpycnt; i++, di++, si++) {
5857 struct tg3_rx_buffer_desc *sbd, *dbd;
5858 sbd = &spr->rx_jmb[si].std;
5859 dbd = &dpr->rx_jmb[di].std;
5860 dbd->addr_hi = sbd->addr_hi;
5861 dbd->addr_lo = sbd->addr_lo;
5862 }
5863
Matt Carlson2c49a442010-09-30 10:34:35 +00005864 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
5865 tp->rx_jmb_ring_mask;
5866 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
5867 tp->rx_jmb_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005868 }
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005869
5870 return err;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005871}
5872
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005873static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
5874{
5875 struct tg3 *tp = tnapi->tp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005876
5877 /* run TX completion thread */
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005878 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
Matt Carlson17375d22009-08-28 14:02:18 +00005879 tg3_tx(tnapi);
Joe Perches63c3a662011-04-26 08:12:10 +00005880 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
Michael Chan4fd7ab52007-10-12 01:39:50 -07005881 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005882 }
5883
Linus Torvalds1da177e2005-04-16 15:20:36 -07005884 /* run RX thread, within the bounds set by NAPI.
5885 * All RX "locking" is done by ensuring outside
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005886 * code synchronizes with tg3->napi.poll()
Linus Torvalds1da177e2005-04-16 15:20:36 -07005887 */
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00005888 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
Matt Carlson17375d22009-08-28 14:02:18 +00005889 work_done += tg3_rx(tnapi, budget - work_done);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005890
Joe Perches63c3a662011-04-26 08:12:10 +00005891 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
Matt Carlson8fea32b2010-09-15 08:59:58 +00005892 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005893 int i, err = 0;
Matt Carlsone4af1af2010-02-12 14:47:05 +00005894 u32 std_prod_idx = dpr->rx_std_prod_idx;
5895 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005896
Matt Carlsone4af1af2010-02-12 14:47:05 +00005897 for (i = 1; i < tp->irq_cnt; i++)
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005898 err |= tg3_rx_prodring_xfer(tp, dpr,
Matt Carlson8fea32b2010-09-15 08:59:58 +00005899 &tp->napi[i].prodring);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005900
5901 wmb();
5902
Matt Carlsone4af1af2010-02-12 14:47:05 +00005903 if (std_prod_idx != dpr->rx_std_prod_idx)
5904 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5905 dpr->rx_std_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005906
Matt Carlsone4af1af2010-02-12 14:47:05 +00005907 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
5908 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5909 dpr->rx_jmb_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005910
5911 mmiowb();
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005912
5913 if (err)
5914 tw32_f(HOSTCC_MODE, tp->coal_now);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005915 }
5916
David S. Miller6f535762007-10-11 18:08:29 -07005917 return work_done;
5918}
David S. Millerf7383c22005-05-18 22:50:53 -07005919
Matt Carlsondb219972011-11-04 09:15:03 +00005920static inline void tg3_reset_task_schedule(struct tg3 *tp)
5921{
5922 if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
5923 schedule_work(&tp->reset_task);
5924}
5925
5926static inline void tg3_reset_task_cancel(struct tg3 *tp)
5927{
5928 cancel_work_sync(&tp->reset_task);
5929 tg3_flag_clear(tp, RESET_TASK_PENDING);
5930}
5931
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005932static int tg3_poll_msix(struct napi_struct *napi, int budget)
5933{
5934 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5935 struct tg3 *tp = tnapi->tp;
5936 int work_done = 0;
5937 struct tg3_hw_status *sblk = tnapi->hw_status;
5938
5939 while (1) {
5940 work_done = tg3_poll_work(tnapi, work_done, budget);
5941
Joe Perches63c3a662011-04-26 08:12:10 +00005942 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005943 goto tx_recovery;
5944
5945 if (unlikely(work_done >= budget))
5946 break;
5947
Matt Carlsonc6cdf432010-04-05 10:19:26 +00005948 /* tp->last_tag is used in tg3_int_reenable() below
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005949 * to tell the hw how much work has been processed,
5950 * so we must read it before checking for more work.
5951 */
5952 tnapi->last_tag = sblk->status_tag;
5953 tnapi->last_irq_tag = tnapi->last_tag;
5954 rmb();
5955
5956 /* check for RX/TX work to do */
Matt Carlson6d40db72010-04-05 10:19:20 +00005957 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
5958 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005959 napi_complete(napi);
5960 /* Reenable interrupts. */
5961 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
5962 mmiowb();
5963 break;
5964 }
5965 }
5966
5967 return work_done;
5968
5969tx_recovery:
5970 /* work_done is guaranteed to be less than budget. */
5971 napi_complete(napi);
Matt Carlsondb219972011-11-04 09:15:03 +00005972 tg3_reset_task_schedule(tp);
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005973 return work_done;
5974}
5975
Matt Carlsone64de4e2011-04-13 11:05:05 +00005976static void tg3_process_error(struct tg3 *tp)
5977{
5978 u32 val;
5979 bool real_error = false;
5980
Joe Perches63c3a662011-04-26 08:12:10 +00005981 if (tg3_flag(tp, ERROR_PROCESSED))
Matt Carlsone64de4e2011-04-13 11:05:05 +00005982 return;
5983
5984 /* Check Flow Attention register */
5985 val = tr32(HOSTCC_FLOW_ATTN);
5986 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
5987 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
5988 real_error = true;
5989 }
5990
5991 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
5992 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
5993 real_error = true;
5994 }
5995
5996 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
5997 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
5998 real_error = true;
5999 }
6000
6001 if (!real_error)
6002 return;
6003
6004 tg3_dump_state(tp);
6005
Joe Perches63c3a662011-04-26 08:12:10 +00006006 tg3_flag_set(tp, ERROR_PROCESSED);
Matt Carlsondb219972011-11-04 09:15:03 +00006007 tg3_reset_task_schedule(tp);
Matt Carlsone64de4e2011-04-13 11:05:05 +00006008}
6009
David S. Miller6f535762007-10-11 18:08:29 -07006010static int tg3_poll(struct napi_struct *napi, int budget)
6011{
Matt Carlson8ef04422009-08-28 14:01:37 +00006012 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
6013 struct tg3 *tp = tnapi->tp;
David S. Miller6f535762007-10-11 18:08:29 -07006014 int work_done = 0;
Matt Carlson898a56f2009-08-28 14:02:40 +00006015 struct tg3_hw_status *sblk = tnapi->hw_status;
David S. Miller6f535762007-10-11 18:08:29 -07006016
6017 while (1) {
Matt Carlsone64de4e2011-04-13 11:05:05 +00006018 if (sblk->status & SD_STATUS_ERROR)
6019 tg3_process_error(tp);
6020
Matt Carlson35f2d7d2009-11-13 13:03:41 +00006021 tg3_poll_link(tp);
6022
Matt Carlson17375d22009-08-28 14:02:18 +00006023 work_done = tg3_poll_work(tnapi, work_done, budget);
David S. Miller6f535762007-10-11 18:08:29 -07006024
Joe Perches63c3a662011-04-26 08:12:10 +00006025 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
David S. Miller6f535762007-10-11 18:08:29 -07006026 goto tx_recovery;
6027
6028 if (unlikely(work_done >= budget))
6029 break;
6030
Joe Perches63c3a662011-04-26 08:12:10 +00006031 if (tg3_flag(tp, TAGGED_STATUS)) {
Matt Carlson17375d22009-08-28 14:02:18 +00006032 /* tp->last_tag is used in tg3_int_reenable() below
Michael Chan4fd7ab52007-10-12 01:39:50 -07006033 * to tell the hw how much work has been processed,
6034 * so we must read it before checking for more work.
6035 */
Matt Carlson898a56f2009-08-28 14:02:40 +00006036 tnapi->last_tag = sblk->status_tag;
6037 tnapi->last_irq_tag = tnapi->last_tag;
Michael Chan4fd7ab52007-10-12 01:39:50 -07006038 rmb();
6039 } else
6040 sblk->status &= ~SD_STATUS_UPDATED;
6041
Matt Carlson17375d22009-08-28 14:02:18 +00006042 if (likely(!tg3_has_work(tnapi))) {
Ben Hutchings288379f2009-01-19 16:43:59 -08006043 napi_complete(napi);
Matt Carlson17375d22009-08-28 14:02:18 +00006044 tg3_int_reenable(tnapi);
David S. Miller6f535762007-10-11 18:08:29 -07006045 break;
6046 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006047 }
6048
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006049 return work_done;
David S. Miller6f535762007-10-11 18:08:29 -07006050
6051tx_recovery:
Michael Chan4fd7ab52007-10-12 01:39:50 -07006052 /* work_done is guaranteed to be less than budget. */
Ben Hutchings288379f2009-01-19 16:43:59 -08006053 napi_complete(napi);
Matt Carlsondb219972011-11-04 09:15:03 +00006054 tg3_reset_task_schedule(tp);
Michael Chan4fd7ab52007-10-12 01:39:50 -07006055 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006056}
6057
Matt Carlson66cfd1b2010-09-30 10:34:30 +00006058static void tg3_napi_disable(struct tg3 *tp)
6059{
6060 int i;
6061
6062 for (i = tp->irq_cnt - 1; i >= 0; i--)
6063 napi_disable(&tp->napi[i].napi);
6064}
6065
6066static void tg3_napi_enable(struct tg3 *tp)
6067{
6068 int i;
6069
6070 for (i = 0; i < tp->irq_cnt; i++)
6071 napi_enable(&tp->napi[i].napi);
6072}
6073
6074static void tg3_napi_init(struct tg3 *tp)
6075{
6076 int i;
6077
6078 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
6079 for (i = 1; i < tp->irq_cnt; i++)
6080 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
6081}
6082
6083static void tg3_napi_fini(struct tg3 *tp)
6084{
6085 int i;
6086
6087 for (i = 0; i < tp->irq_cnt; i++)
6088 netif_napi_del(&tp->napi[i].napi);
6089}
6090
6091static inline void tg3_netif_stop(struct tg3 *tp)
6092{
6093 tp->dev->trans_start = jiffies; /* prevent tx timeout */
6094 tg3_napi_disable(tp);
6095 netif_tx_disable(tp->dev);
6096}
6097
6098static inline void tg3_netif_start(struct tg3 *tp)
6099{
6100 /* NOTE: unconditional netif_tx_wake_all_queues is only
6101 * appropriate so long as all callers are assured to
6102 * have free tx slots (such as after tg3_init_hw)
6103 */
6104 netif_tx_wake_all_queues(tp->dev);
6105
6106 tg3_napi_enable(tp);
6107 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
6108 tg3_enable_ints(tp);
6109}
6110
David S. Millerf47c11e2005-06-24 20:18:35 -07006111static void tg3_irq_quiesce(struct tg3 *tp)
6112{
Matt Carlson4f125f42009-09-01 12:55:02 +00006113 int i;
6114
David S. Millerf47c11e2005-06-24 20:18:35 -07006115 BUG_ON(tp->irq_sync);
6116
6117 tp->irq_sync = 1;
6118 smp_mb();
6119
Matt Carlson4f125f42009-09-01 12:55:02 +00006120 for (i = 0; i < tp->irq_cnt; i++)
6121 synchronize_irq(tp->napi[i].irq_vec);
David S. Millerf47c11e2005-06-24 20:18:35 -07006122}
6123
David S. Millerf47c11e2005-06-24 20:18:35 -07006124/* Fully shutdown all tg3 driver activity elsewhere in the system.
6125 * If irq_sync is non-zero, then the IRQ handler must be synchronized
6126 * with as well. Most of the time, this is not necessary except when
6127 * shutting down the device.
6128 */
6129static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
6130{
Michael Chan46966542007-07-11 19:47:19 -07006131 spin_lock_bh(&tp->lock);
David S. Millerf47c11e2005-06-24 20:18:35 -07006132 if (irq_sync)
6133 tg3_irq_quiesce(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -07006134}
6135
6136static inline void tg3_full_unlock(struct tg3 *tp)
6137{
David S. Millerf47c11e2005-06-24 20:18:35 -07006138 spin_unlock_bh(&tp->lock);
6139}
6140
Michael Chanfcfa0a32006-03-20 22:28:41 -08006141/* One-shot MSI handler - Chip automatically disables interrupt
6142 * after sending MSI so driver doesn't have to do it.
6143 */
David Howells7d12e782006-10-05 14:55:46 +01006144static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
Michael Chanfcfa0a32006-03-20 22:28:41 -08006145{
Matt Carlson09943a12009-08-28 14:01:57 +00006146 struct tg3_napi *tnapi = dev_id;
6147 struct tg3 *tp = tnapi->tp;
Michael Chanfcfa0a32006-03-20 22:28:41 -08006148
Matt Carlson898a56f2009-08-28 14:02:40 +00006149 prefetch(tnapi->hw_status);
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006150 if (tnapi->rx_rcb)
6151 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Michael Chanfcfa0a32006-03-20 22:28:41 -08006152
6153 if (likely(!tg3_irq_sync(tp)))
Matt Carlson09943a12009-08-28 14:01:57 +00006154 napi_schedule(&tnapi->napi);
Michael Chanfcfa0a32006-03-20 22:28:41 -08006155
6156 return IRQ_HANDLED;
6157}
6158
Michael Chan88b06bc2005-04-21 17:13:25 -07006159/* MSI ISR - No need to check for interrupt sharing and no need to
6160 * flush status block and interrupt mailbox. PCI ordering rules
6161 * guarantee that MSI will arrive after the status block.
6162 */
David Howells7d12e782006-10-05 14:55:46 +01006163static irqreturn_t tg3_msi(int irq, void *dev_id)
Michael Chan88b06bc2005-04-21 17:13:25 -07006164{
Matt Carlson09943a12009-08-28 14:01:57 +00006165 struct tg3_napi *tnapi = dev_id;
6166 struct tg3 *tp = tnapi->tp;
Michael Chan88b06bc2005-04-21 17:13:25 -07006167
Matt Carlson898a56f2009-08-28 14:02:40 +00006168 prefetch(tnapi->hw_status);
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006169 if (tnapi->rx_rcb)
6170 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Michael Chan88b06bc2005-04-21 17:13:25 -07006171 /*
David S. Millerfac9b832005-05-18 22:46:34 -07006172 * Writing any value to intr-mbox-0 clears PCI INTA# and
Michael Chan88b06bc2005-04-21 17:13:25 -07006173 * chip-internal interrupt pending events.
David S. Millerfac9b832005-05-18 22:46:34 -07006174 * Writing non-zero to intr-mbox-0 additional tells the
Michael Chan88b06bc2005-04-21 17:13:25 -07006175 * NIC to stop sending us irqs, engaging "in-intr-handler"
6176 * event coalescing.
6177 */
Matt Carlson5b39de92011-08-31 11:44:50 +00006178 tw32_mailbox(tnapi->int_mbox, 0x00000001);
Michael Chan61487482005-09-05 17:53:19 -07006179 if (likely(!tg3_irq_sync(tp)))
Matt Carlson09943a12009-08-28 14:01:57 +00006180 napi_schedule(&tnapi->napi);
Michael Chan61487482005-09-05 17:53:19 -07006181
Michael Chan88b06bc2005-04-21 17:13:25 -07006182 return IRQ_RETVAL(1);
6183}
6184
David Howells7d12e782006-10-05 14:55:46 +01006185static irqreturn_t tg3_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006186{
Matt Carlson09943a12009-08-28 14:01:57 +00006187 struct tg3_napi *tnapi = dev_id;
6188 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00006189 struct tg3_hw_status *sblk = tnapi->hw_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006190 unsigned int handled = 1;
6191
Linus Torvalds1da177e2005-04-16 15:20:36 -07006192 /* In INTx mode, it is possible for the interrupt to arrive at
6193 * the CPU before the status block posted prior to the interrupt.
6194 * Reading the PCI State register will confirm whether the
6195 * interrupt is ours and will flush the status block.
6196 */
Michael Chand18edcb2007-03-24 20:57:11 -07006197 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
Joe Perches63c3a662011-04-26 08:12:10 +00006198 if (tg3_flag(tp, CHIP_RESETTING) ||
Michael Chand18edcb2007-03-24 20:57:11 -07006199 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6200 handled = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07006201 goto out;
David S. Millerfac9b832005-05-18 22:46:34 -07006202 }
Michael Chand18edcb2007-03-24 20:57:11 -07006203 }
6204
6205 /*
6206 * Writing any value to intr-mbox-0 clears PCI INTA# and
6207 * chip-internal interrupt pending events.
6208 * Writing non-zero to intr-mbox-0 additional tells the
6209 * NIC to stop sending us irqs, engaging "in-intr-handler"
6210 * event coalescing.
Michael Chanc04cb342007-05-07 00:26:15 -07006211 *
6212 * Flush the mailbox to de-assert the IRQ immediately to prevent
6213 * spurious interrupts. The flush impacts performance but
6214 * excessive spurious interrupts can be worse in some cases.
Michael Chand18edcb2007-03-24 20:57:11 -07006215 */
Michael Chanc04cb342007-05-07 00:26:15 -07006216 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Michael Chand18edcb2007-03-24 20:57:11 -07006217 if (tg3_irq_sync(tp))
6218 goto out;
6219 sblk->status &= ~SD_STATUS_UPDATED;
Matt Carlson17375d22009-08-28 14:02:18 +00006220 if (likely(tg3_has_work(tnapi))) {
Matt Carlson72334482009-08-28 14:03:01 +00006221 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Matt Carlson09943a12009-08-28 14:01:57 +00006222 napi_schedule(&tnapi->napi);
Michael Chand18edcb2007-03-24 20:57:11 -07006223 } else {
6224 /* No work, shared interrupt perhaps? re-enable
6225 * interrupts, and flush that PCI write
6226 */
6227 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
6228 0x00000000);
David S. Millerfac9b832005-05-18 22:46:34 -07006229 }
David S. Millerf47c11e2005-06-24 20:18:35 -07006230out:
David S. Millerfac9b832005-05-18 22:46:34 -07006231 return IRQ_RETVAL(handled);
6232}
6233
David Howells7d12e782006-10-05 14:55:46 +01006234static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
David S. Millerfac9b832005-05-18 22:46:34 -07006235{
Matt Carlson09943a12009-08-28 14:01:57 +00006236 struct tg3_napi *tnapi = dev_id;
6237 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00006238 struct tg3_hw_status *sblk = tnapi->hw_status;
David S. Millerfac9b832005-05-18 22:46:34 -07006239 unsigned int handled = 1;
6240
David S. Millerfac9b832005-05-18 22:46:34 -07006241 /* In INTx mode, it is possible for the interrupt to arrive at
6242 * the CPU before the status block posted prior to the interrupt.
6243 * Reading the PCI State register will confirm whether the
6244 * interrupt is ours and will flush the status block.
6245 */
Matt Carlson898a56f2009-08-28 14:02:40 +00006246 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
Joe Perches63c3a662011-04-26 08:12:10 +00006247 if (tg3_flag(tp, CHIP_RESETTING) ||
Michael Chand18edcb2007-03-24 20:57:11 -07006248 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6249 handled = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07006250 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006251 }
Michael Chand18edcb2007-03-24 20:57:11 -07006252 }
6253
6254 /*
6255 * writing any value to intr-mbox-0 clears PCI INTA# and
6256 * chip-internal interrupt pending events.
6257 * writing non-zero to intr-mbox-0 additional tells the
6258 * NIC to stop sending us irqs, engaging "in-intr-handler"
6259 * event coalescing.
Michael Chanc04cb342007-05-07 00:26:15 -07006260 *
6261 * Flush the mailbox to de-assert the IRQ immediately to prevent
6262 * spurious interrupts. The flush impacts performance but
6263 * excessive spurious interrupts can be worse in some cases.
Michael Chand18edcb2007-03-24 20:57:11 -07006264 */
Michael Chanc04cb342007-05-07 00:26:15 -07006265 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Matt Carlson624f8e52009-04-20 06:55:01 +00006266
6267 /*
6268 * In a shared interrupt configuration, sometimes other devices'
6269 * interrupts will scream. We record the current status tag here
6270 * so that the above check can report that the screaming interrupts
6271 * are unhandled. Eventually they will be silenced.
6272 */
Matt Carlson898a56f2009-08-28 14:02:40 +00006273 tnapi->last_irq_tag = sblk->status_tag;
Matt Carlson624f8e52009-04-20 06:55:01 +00006274
Michael Chand18edcb2007-03-24 20:57:11 -07006275 if (tg3_irq_sync(tp))
6276 goto out;
Matt Carlson624f8e52009-04-20 06:55:01 +00006277
Matt Carlson72334482009-08-28 14:03:01 +00006278 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Matt Carlson624f8e52009-04-20 06:55:01 +00006279
Matt Carlson09943a12009-08-28 14:01:57 +00006280 napi_schedule(&tnapi->napi);
Matt Carlson624f8e52009-04-20 06:55:01 +00006281
David S. Millerf47c11e2005-06-24 20:18:35 -07006282out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07006283 return IRQ_RETVAL(handled);
6284}
6285
Michael Chan79381092005-04-21 17:13:59 -07006286/* ISR for interrupt test */
David Howells7d12e782006-10-05 14:55:46 +01006287static irqreturn_t tg3_test_isr(int irq, void *dev_id)
Michael Chan79381092005-04-21 17:13:59 -07006288{
Matt Carlson09943a12009-08-28 14:01:57 +00006289 struct tg3_napi *tnapi = dev_id;
6290 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00006291 struct tg3_hw_status *sblk = tnapi->hw_status;
Michael Chan79381092005-04-21 17:13:59 -07006292
Michael Chanf9804dd2005-09-27 12:13:10 -07006293 if ((sblk->status & SD_STATUS_UPDATED) ||
6294 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
Michael Chanb16250e2006-09-27 16:10:14 -07006295 tg3_disable_ints(tp);
Michael Chan79381092005-04-21 17:13:59 -07006296 return IRQ_RETVAL(1);
6297 }
6298 return IRQ_RETVAL(0);
6299}
6300
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07006301static int tg3_init_hw(struct tg3 *, int);
Michael Chan944d9802005-05-29 14:57:48 -07006302static int tg3_halt(struct tg3 *, int, int);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006303
Michael Chanb9ec6c12006-07-25 16:37:27 -07006304/* Restart hardware after configuration changes, self-test, etc.
6305 * Invoked with tp->lock held.
6306 */
6307static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
Eric Dumazet78c61462008-04-24 23:33:06 -07006308 __releases(tp->lock)
6309 __acquires(tp->lock)
Michael Chanb9ec6c12006-07-25 16:37:27 -07006310{
6311 int err;
6312
6313 err = tg3_init_hw(tp, reset_phy);
6314 if (err) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00006315 netdev_err(tp->dev,
6316 "Failed to re-initialize device, aborting\n");
Michael Chanb9ec6c12006-07-25 16:37:27 -07006317 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
6318 tg3_full_unlock(tp);
6319 del_timer_sync(&tp->timer);
6320 tp->irq_sync = 0;
Matt Carlsonfed97812009-09-01 13:10:19 +00006321 tg3_napi_enable(tp);
Michael Chanb9ec6c12006-07-25 16:37:27 -07006322 dev_close(tp->dev);
6323 tg3_full_lock(tp, 0);
6324 }
6325 return err;
6326}
6327
Linus Torvalds1da177e2005-04-16 15:20:36 -07006328#ifdef CONFIG_NET_POLL_CONTROLLER
6329static void tg3_poll_controller(struct net_device *dev)
6330{
Matt Carlson4f125f42009-09-01 12:55:02 +00006331 int i;
Michael Chan88b06bc2005-04-21 17:13:25 -07006332 struct tg3 *tp = netdev_priv(dev);
6333
Matt Carlson4f125f42009-09-01 12:55:02 +00006334 for (i = 0; i < tp->irq_cnt; i++)
Louis Rillingfe234f02010-03-09 06:14:41 +00006335 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006336}
6337#endif
6338
David Howellsc4028952006-11-22 14:57:56 +00006339static void tg3_reset_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006340{
David Howellsc4028952006-11-22 14:57:56 +00006341 struct tg3 *tp = container_of(work, struct tg3, reset_task);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07006342 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006343
Michael Chan7faa0062006-02-02 17:29:28 -08006344 tg3_full_lock(tp, 0);
Michael Chan7faa0062006-02-02 17:29:28 -08006345
6346 if (!netif_running(tp->dev)) {
Matt Carlsondb219972011-11-04 09:15:03 +00006347 tg3_flag_clear(tp, RESET_TASK_PENDING);
Michael Chan7faa0062006-02-02 17:29:28 -08006348 tg3_full_unlock(tp);
6349 return;
6350 }
6351
6352 tg3_full_unlock(tp);
6353
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07006354 tg3_phy_stop(tp);
6355
Linus Torvalds1da177e2005-04-16 15:20:36 -07006356 tg3_netif_stop(tp);
6357
David S. Millerf47c11e2005-06-24 20:18:35 -07006358 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006359
Joe Perches63c3a662011-04-26 08:12:10 +00006360 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
Michael Chandf3e6542006-05-26 17:48:07 -07006361 tp->write32_tx_mbox = tg3_write32_tx_mbox;
6362 tp->write32_rx_mbox = tg3_write_flush_reg32;
Joe Perches63c3a662011-04-26 08:12:10 +00006363 tg3_flag_set(tp, MBOX_WRITE_REORDER);
6364 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
Michael Chandf3e6542006-05-26 17:48:07 -07006365 }
6366
Michael Chan944d9802005-05-29 14:57:48 -07006367 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07006368 err = tg3_init_hw(tp, 1);
6369 if (err)
Michael Chanb9ec6c12006-07-25 16:37:27 -07006370 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006371
6372 tg3_netif_start(tp);
6373
Michael Chanb9ec6c12006-07-25 16:37:27 -07006374out:
Michael Chan7faa0062006-02-02 17:29:28 -08006375 tg3_full_unlock(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07006376
6377 if (!err)
6378 tg3_phy_start(tp);
Matt Carlsondb219972011-11-04 09:15:03 +00006379
6380 tg3_flag_clear(tp, RESET_TASK_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006381}
6382
6383static void tg3_tx_timeout(struct net_device *dev)
6384{
6385 struct tg3 *tp = netdev_priv(dev);
6386
Michael Chanb0408752007-02-13 12:18:30 -08006387 if (netif_msg_tx_err(tp)) {
Joe Perches05dbe002010-02-17 19:44:19 +00006388 netdev_err(dev, "transmit timed out, resetting\n");
Matt Carlson97bd8e42011-04-13 11:05:04 +00006389 tg3_dump_state(tp);
Michael Chanb0408752007-02-13 12:18:30 -08006390 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006391
Matt Carlsondb219972011-11-04 09:15:03 +00006392 tg3_reset_task_schedule(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006393}
6394
Michael Chanc58ec932005-09-17 00:46:27 -07006395/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
6396static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
6397{
6398 u32 base = (u32) mapping & 0xffffffff;
6399
Eric Dumazet807540b2010-09-23 05:40:09 +00006400 return (base > 0xffffdcc0) && (base + len + 8 < base);
Michael Chanc58ec932005-09-17 00:46:27 -07006401}
6402
Michael Chan72f2afb2006-03-06 19:28:35 -08006403/* Test for DMA addresses > 40-bit */
6404static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
6405 int len)
6406{
6407#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
Joe Perches63c3a662011-04-26 08:12:10 +00006408 if (tg3_flag(tp, 40BIT_DMA_BUG))
Eric Dumazet807540b2010-09-23 05:40:09 +00006409 return ((u64) mapping + len) > DMA_BIT_MASK(40);
Michael Chan72f2afb2006-03-06 19:28:35 -08006410 return 0;
6411#else
6412 return 0;
6413#endif
6414}
6415
Matt Carlsond1a3b732011-07-27 14:20:51 +00006416static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
Matt Carlson92cd3a12011-07-27 14:20:47 +00006417 dma_addr_t mapping, u32 len, u32 flags,
6418 u32 mss, u32 vlan)
Matt Carlson2ffcc982011-05-19 12:12:44 +00006419{
Matt Carlson92cd3a12011-07-27 14:20:47 +00006420 txbd->addr_hi = ((u64) mapping >> 32);
6421 txbd->addr_lo = ((u64) mapping & 0xffffffff);
6422 txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
6423 txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
Matt Carlson2ffcc982011-05-19 12:12:44 +00006424}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006425
Matt Carlson84b67b22011-07-27 14:20:52 +00006426static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
Matt Carlsond1a3b732011-07-27 14:20:51 +00006427 dma_addr_t map, u32 len, u32 flags,
6428 u32 mss, u32 vlan)
6429{
6430 struct tg3 *tp = tnapi->tp;
6431 bool hwbug = false;
6432
6433 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
6434 hwbug = 1;
6435
6436 if (tg3_4g_overflow_test(map, len))
6437 hwbug = 1;
6438
6439 if (tg3_40bit_overflow_test(tp, map, len))
6440 hwbug = 1;
6441
Matt Carlsone31aa982011-07-27 14:20:53 +00006442 if (tg3_flag(tp, 4K_FIFO_LIMIT)) {
Matt Carlsonb9e45482011-11-04 09:14:59 +00006443 u32 prvidx = *entry;
Matt Carlsone31aa982011-07-27 14:20:53 +00006444 u32 tmp_flag = flags & ~TXD_FLAG_END;
Matt Carlsonb9e45482011-11-04 09:14:59 +00006445 while (len > TG3_TX_BD_DMA_MAX && *budget) {
Matt Carlsone31aa982011-07-27 14:20:53 +00006446 u32 frag_len = TG3_TX_BD_DMA_MAX;
6447 len -= TG3_TX_BD_DMA_MAX;
6448
Matt Carlsonb9e45482011-11-04 09:14:59 +00006449 /* Avoid the 8byte DMA problem */
6450 if (len <= 8) {
6451 len += TG3_TX_BD_DMA_MAX / 2;
6452 frag_len = TG3_TX_BD_DMA_MAX / 2;
Matt Carlsone31aa982011-07-27 14:20:53 +00006453 }
6454
Matt Carlsonb9e45482011-11-04 09:14:59 +00006455 tnapi->tx_buffers[*entry].fragmented = true;
6456
6457 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6458 frag_len, tmp_flag, mss, vlan);
6459 *budget -= 1;
6460 prvidx = *entry;
6461 *entry = NEXT_TX(*entry);
6462
Matt Carlsone31aa982011-07-27 14:20:53 +00006463 map += frag_len;
6464 }
6465
6466 if (len) {
6467 if (*budget) {
6468 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6469 len, flags, mss, vlan);
Matt Carlsonb9e45482011-11-04 09:14:59 +00006470 *budget -= 1;
Matt Carlsone31aa982011-07-27 14:20:53 +00006471 *entry = NEXT_TX(*entry);
6472 } else {
6473 hwbug = 1;
Matt Carlsonb9e45482011-11-04 09:14:59 +00006474 tnapi->tx_buffers[prvidx].fragmented = false;
Matt Carlsone31aa982011-07-27 14:20:53 +00006475 }
6476 }
6477 } else {
Matt Carlson84b67b22011-07-27 14:20:52 +00006478 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6479 len, flags, mss, vlan);
Matt Carlsone31aa982011-07-27 14:20:53 +00006480 *entry = NEXT_TX(*entry);
6481 }
Matt Carlsond1a3b732011-07-27 14:20:51 +00006482
6483 return hwbug;
6484}
6485
Matt Carlson0d681b22011-07-27 14:20:49 +00006486static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
Matt Carlson432aa7e2011-05-19 12:12:45 +00006487{
6488 int i;
Matt Carlson0d681b22011-07-27 14:20:49 +00006489 struct sk_buff *skb;
Matt Carlsondf8944c2011-07-27 14:20:46 +00006490 struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
Matt Carlson432aa7e2011-05-19 12:12:45 +00006491
Matt Carlson0d681b22011-07-27 14:20:49 +00006492 skb = txb->skb;
6493 txb->skb = NULL;
6494
Matt Carlson432aa7e2011-05-19 12:12:45 +00006495 pci_unmap_single(tnapi->tp->pdev,
6496 dma_unmap_addr(txb, mapping),
6497 skb_headlen(skb),
6498 PCI_DMA_TODEVICE);
Matt Carlsone01ee142011-07-27 14:20:50 +00006499
6500 while (txb->fragmented) {
6501 txb->fragmented = false;
6502 entry = NEXT_TX(entry);
6503 txb = &tnapi->tx_buffers[entry];
6504 }
6505
Matt Carlsonba1142e2011-11-04 09:15:00 +00006506 for (i = 0; i <= last; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00006507 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Matt Carlson432aa7e2011-05-19 12:12:45 +00006508
6509 entry = NEXT_TX(entry);
6510 txb = &tnapi->tx_buffers[entry];
6511
6512 pci_unmap_page(tnapi->tp->pdev,
6513 dma_unmap_addr(txb, mapping),
Eric Dumazet9e903e02011-10-18 21:00:24 +00006514 skb_frag_size(frag), PCI_DMA_TODEVICE);
Matt Carlsone01ee142011-07-27 14:20:50 +00006515
6516 while (txb->fragmented) {
6517 txb->fragmented = false;
6518 entry = NEXT_TX(entry);
6519 txb = &tnapi->tx_buffers[entry];
6520 }
Matt Carlson432aa7e2011-05-19 12:12:45 +00006521 }
6522}
6523
Michael Chan72f2afb2006-03-06 19:28:35 -08006524/* Workaround 4GB and 40-bit hardware DMA bugs. */
Matt Carlson24f4efd2009-11-13 13:03:35 +00006525static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
David S. Miller1805b2f2011-10-24 18:18:09 -04006526 struct sk_buff **pskb,
Matt Carlson84b67b22011-07-27 14:20:52 +00006527 u32 *entry, u32 *budget,
Matt Carlson92cd3a12011-07-27 14:20:47 +00006528 u32 base_flags, u32 mss, u32 vlan)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006529{
Matt Carlson24f4efd2009-11-13 13:03:35 +00006530 struct tg3 *tp = tnapi->tp;
David S. Miller1805b2f2011-10-24 18:18:09 -04006531 struct sk_buff *new_skb, *skb = *pskb;
Michael Chanc58ec932005-09-17 00:46:27 -07006532 dma_addr_t new_addr = 0;
Matt Carlson432aa7e2011-05-19 12:12:45 +00006533 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006534
Matt Carlson41588ba2008-04-19 18:12:33 -07006535 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
6536 new_skb = skb_copy(skb, GFP_ATOMIC);
6537 else {
6538 int more_headroom = 4 - ((unsigned long)skb->data & 3);
6539
6540 new_skb = skb_copy_expand(skb,
6541 skb_headroom(skb) + more_headroom,
6542 skb_tailroom(skb), GFP_ATOMIC);
6543 }
6544
Linus Torvalds1da177e2005-04-16 15:20:36 -07006545 if (!new_skb) {
Michael Chanc58ec932005-09-17 00:46:27 -07006546 ret = -1;
6547 } else {
6548 /* New SKB is guaranteed to be linear. */
Alexander Duyckf4188d82009-12-02 16:48:38 +00006549 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
6550 PCI_DMA_TODEVICE);
6551 /* Make sure the mapping succeeded */
6552 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
Alexander Duyckf4188d82009-12-02 16:48:38 +00006553 dev_kfree_skb(new_skb);
Michael Chanc58ec932005-09-17 00:46:27 -07006554 ret = -1;
Michael Chanc58ec932005-09-17 00:46:27 -07006555 } else {
Matt Carlsonb9e45482011-11-04 09:14:59 +00006556 u32 save_entry = *entry;
6557
Matt Carlson92cd3a12011-07-27 14:20:47 +00006558 base_flags |= TXD_FLAG_END;
6559
Matt Carlson84b67b22011-07-27 14:20:52 +00006560 tnapi->tx_buffers[*entry].skb = new_skb;
6561 dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
Matt Carlson432aa7e2011-05-19 12:12:45 +00006562 mapping, new_addr);
6563
Matt Carlson84b67b22011-07-27 14:20:52 +00006564 if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
Matt Carlsond1a3b732011-07-27 14:20:51 +00006565 new_skb->len, base_flags,
6566 mss, vlan)) {
Matt Carlsonba1142e2011-11-04 09:15:00 +00006567 tg3_tx_skb_unmap(tnapi, save_entry, -1);
Matt Carlsond1a3b732011-07-27 14:20:51 +00006568 dev_kfree_skb(new_skb);
6569 ret = -1;
6570 }
Michael Chanc58ec932005-09-17 00:46:27 -07006571 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006572 }
6573
Linus Torvalds1da177e2005-04-16 15:20:36 -07006574 dev_kfree_skb(skb);
David S. Miller1805b2f2011-10-24 18:18:09 -04006575 *pskb = new_skb;
Michael Chanc58ec932005-09-17 00:46:27 -07006576 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006577}
6578
Matt Carlson2ffcc982011-05-19 12:12:44 +00006579static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
Michael Chan52c0fd82006-06-29 20:15:54 -07006580
6581/* Use GSO to workaround a rare TSO bug that may be triggered when the
6582 * TSO header is greater than 80 bytes.
6583 */
6584static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
6585{
6586 struct sk_buff *segs, *nskb;
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006587 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
Michael Chan52c0fd82006-06-29 20:15:54 -07006588
6589 /* Estimate the number of fragments in the worst case */
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006590 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
Michael Chan52c0fd82006-06-29 20:15:54 -07006591 netif_stop_queue(tp->dev);
Matt Carlsonf65aac12010-08-02 11:26:03 +00006592
6593 /* netif_tx_stop_queue() must be done before checking
6594 * checking tx index in tg3_tx_avail() below, because in
6595 * tg3_tx(), we update tx index before checking for
6596 * netif_tx_queue_stopped().
6597 */
6598 smp_mb();
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006599 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
Michael Chan7f62ad52007-02-20 23:25:40 -08006600 return NETDEV_TX_BUSY;
6601
6602 netif_wake_queue(tp->dev);
Michael Chan52c0fd82006-06-29 20:15:54 -07006603 }
6604
6605 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
Hirofumi Nakagawa801678c2008-04-29 01:03:09 -07006606 if (IS_ERR(segs))
Michael Chan52c0fd82006-06-29 20:15:54 -07006607 goto tg3_tso_bug_end;
6608
6609 do {
6610 nskb = segs;
6611 segs = segs->next;
6612 nskb->next = NULL;
Matt Carlson2ffcc982011-05-19 12:12:44 +00006613 tg3_start_xmit(nskb, tp->dev);
Michael Chan52c0fd82006-06-29 20:15:54 -07006614 } while (segs);
6615
6616tg3_tso_bug_end:
6617 dev_kfree_skb(skb);
6618
6619 return NETDEV_TX_OK;
6620}
Michael Chan52c0fd82006-06-29 20:15:54 -07006621
Michael Chan5a6f3072006-03-20 22:28:05 -08006622/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
Joe Perches63c3a662011-04-26 08:12:10 +00006623 * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
Michael Chan5a6f3072006-03-20 22:28:05 -08006624 */
Matt Carlson2ffcc982011-05-19 12:12:44 +00006625static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
Michael Chan5a6f3072006-03-20 22:28:05 -08006626{
6627 struct tg3 *tp = netdev_priv(dev);
Matt Carlson92cd3a12011-07-27 14:20:47 +00006628 u32 len, entry, base_flags, mss, vlan = 0;
Matt Carlson84b67b22011-07-27 14:20:52 +00006629 u32 budget;
Matt Carlson432aa7e2011-05-19 12:12:45 +00006630 int i = -1, would_hit_hwbug;
David S. Miller90079ce2008-09-11 04:52:51 -07006631 dma_addr_t mapping;
Matt Carlson24f4efd2009-11-13 13:03:35 +00006632 struct tg3_napi *tnapi;
6633 struct netdev_queue *txq;
Matt Carlson432aa7e2011-05-19 12:12:45 +00006634 unsigned int last;
Alexander Duyckf4188d82009-12-02 16:48:38 +00006635
Matt Carlson24f4efd2009-11-13 13:03:35 +00006636 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
6637 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
Joe Perches63c3a662011-04-26 08:12:10 +00006638 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlson24f4efd2009-11-13 13:03:35 +00006639 tnapi++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006640
Matt Carlson84b67b22011-07-27 14:20:52 +00006641 budget = tg3_tx_avail(tnapi);
6642
Michael Chan00b70502006-06-17 21:58:45 -07006643 /* We are running in BH disabled context with netif_tx_lock
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006644 * and TX reclaim runs via tp->napi.poll inside of a software
David S. Millerf47c11e2005-06-24 20:18:35 -07006645 * interrupt. Furthermore, IRQ processing runs lockless so we have
6646 * no IRQ context deadlocks to worry about either. Rejoice!
Linus Torvalds1da177e2005-04-16 15:20:36 -07006647 */
Matt Carlson84b67b22011-07-27 14:20:52 +00006648 if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
Matt Carlson24f4efd2009-11-13 13:03:35 +00006649 if (!netif_tx_queue_stopped(txq)) {
6650 netif_tx_stop_queue(txq);
Stephen Hemminger1f064a82005-12-06 17:36:44 -08006651
6652 /* This is a hard error, log it. */
Matt Carlson5129c3a2010-04-05 10:19:23 +00006653 netdev_err(dev,
6654 "BUG! Tx Ring full when queue awake!\n");
Stephen Hemminger1f064a82005-12-06 17:36:44 -08006655 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006656 return NETDEV_TX_BUSY;
6657 }
6658
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006659 entry = tnapi->tx_prod;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006660 base_flags = 0;
Patrick McHardy84fa7932006-08-29 16:44:56 -07006661 if (skb->ip_summed == CHECKSUM_PARTIAL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006662 base_flags |= TXD_FLAG_TCPUDP_CSUM;
Matt Carlson24f4efd2009-11-13 13:03:35 +00006663
Matt Carlsonbe98da62010-07-11 09:31:46 +00006664 mss = skb_shinfo(skb)->gso_size;
6665 if (mss) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006666 struct iphdr *iph;
Matt Carlson34195c32010-07-11 09:31:42 +00006667 u32 tcp_opt_len, hdr_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006668
6669 if (skb_header_cloned(skb) &&
Eric Dumazet48855432011-10-24 07:53:03 +00006670 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
6671 goto drop;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006672
Matt Carlson34195c32010-07-11 09:31:42 +00006673 iph = ip_hdr(skb);
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07006674 tcp_opt_len = tcp_optlen(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006675
Matt Carlson02e96082010-09-15 08:59:59 +00006676 if (skb_is_gso_v6(skb)) {
Matt Carlson34195c32010-07-11 09:31:42 +00006677 hdr_len = skb_headlen(skb) - ETH_HLEN;
6678 } else {
6679 u32 ip_tcp_len;
6680
6681 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
6682 hdr_len = ip_tcp_len + tcp_opt_len;
6683
6684 iph->check = 0;
6685 iph->tot_len = htons(mss + hdr_len);
6686 }
6687
Michael Chan52c0fd82006-06-29 20:15:54 -07006688 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
Joe Perches63c3a662011-04-26 08:12:10 +00006689 tg3_flag(tp, TSO_BUG))
Matt Carlsonde6f31e2010-04-12 06:58:30 +00006690 return tg3_tso_bug(tp, skb);
Michael Chan52c0fd82006-06-29 20:15:54 -07006691
Linus Torvalds1da177e2005-04-16 15:20:36 -07006692 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
6693 TXD_FLAG_CPU_POST_DMA);
6694
Joe Perches63c3a662011-04-26 08:12:10 +00006695 if (tg3_flag(tp, HW_TSO_1) ||
6696 tg3_flag(tp, HW_TSO_2) ||
6697 tg3_flag(tp, HW_TSO_3)) {
Arnaldo Carvalho de Meloaa8223c2007-04-10 21:04:22 -07006698 tcp_hdr(skb)->check = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006699 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
Arnaldo Carvalho de Meloaa8223c2007-04-10 21:04:22 -07006700 } else
6701 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6702 iph->daddr, 0,
6703 IPPROTO_TCP,
6704 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006705
Joe Perches63c3a662011-04-26 08:12:10 +00006706 if (tg3_flag(tp, HW_TSO_3)) {
Matt Carlson615774f2009-11-13 13:03:39 +00006707 mss |= (hdr_len & 0xc) << 12;
6708 if (hdr_len & 0x10)
6709 base_flags |= 0x00000010;
6710 base_flags |= (hdr_len & 0x3e0) << 5;
Joe Perches63c3a662011-04-26 08:12:10 +00006711 } else if (tg3_flag(tp, HW_TSO_2))
Matt Carlson92c6b8d2009-11-02 14:23:27 +00006712 mss |= hdr_len << 9;
Joe Perches63c3a662011-04-26 08:12:10 +00006713 else if (tg3_flag(tp, HW_TSO_1) ||
Matt Carlson92c6b8d2009-11-02 14:23:27 +00006714 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006715 if (tcp_opt_len || iph->ihl > 5) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006716 int tsflags;
6717
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006718 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006719 mss |= (tsflags << 11);
6720 }
6721 } else {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006722 if (tcp_opt_len || iph->ihl > 5) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006723 int tsflags;
6724
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006725 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006726 base_flags |= tsflags << 12;
6727 }
6728 }
6729 }
Matt Carlsonbf933c82011-01-25 15:58:49 +00006730
Matt Carlson93a700a2011-08-31 11:44:54 +00006731 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
6732 !mss && skb->len > VLAN_ETH_FRAME_LEN)
6733 base_flags |= TXD_FLAG_JMB_PKT;
6734
Matt Carlson92cd3a12011-07-27 14:20:47 +00006735 if (vlan_tx_tag_present(skb)) {
6736 base_flags |= TXD_FLAG_VLAN;
6737 vlan = vlan_tx_tag_get(skb);
6738 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006739
Alexander Duyckf4188d82009-12-02 16:48:38 +00006740 len = skb_headlen(skb);
6741
6742 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
Eric Dumazet48855432011-10-24 07:53:03 +00006743 if (pci_dma_mapping_error(tp->pdev, mapping))
6744 goto drop;
6745
David S. Miller90079ce2008-09-11 04:52:51 -07006746
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006747 tnapi->tx_buffers[entry].skb = skb;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006748 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006749
6750 would_hit_hwbug = 0;
6751
Joe Perches63c3a662011-04-26 08:12:10 +00006752 if (tg3_flag(tp, 5701_DMA_BUG))
Michael Chanc58ec932005-09-17 00:46:27 -07006753 would_hit_hwbug = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006754
Matt Carlson84b67b22011-07-27 14:20:52 +00006755 if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
Matt Carlsond1a3b732011-07-27 14:20:51 +00006756 ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
Matt Carlsonba1142e2011-11-04 09:15:00 +00006757 mss, vlan)) {
Matt Carlsond1a3b732011-07-27 14:20:51 +00006758 would_hit_hwbug = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006759 /* Now loop through additional data fragments, and queue them. */
Matt Carlsonba1142e2011-11-04 09:15:00 +00006760 } else if (skb_shinfo(skb)->nr_frags > 0) {
Matt Carlson92cd3a12011-07-27 14:20:47 +00006761 u32 tmp_mss = mss;
6762
6763 if (!tg3_flag(tp, HW_TSO_1) &&
6764 !tg3_flag(tp, HW_TSO_2) &&
6765 !tg3_flag(tp, HW_TSO_3))
6766 tmp_mss = 0;
6767
Linus Torvalds1da177e2005-04-16 15:20:36 -07006768 last = skb_shinfo(skb)->nr_frags - 1;
6769 for (i = 0; i <= last; i++) {
6770 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6771
Eric Dumazet9e903e02011-10-18 21:00:24 +00006772 len = skb_frag_size(frag);
Ian Campbelldc234d02011-08-24 22:28:11 +00006773 mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01006774 len, DMA_TO_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006775
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006776 tnapi->tx_buffers[entry].skb = NULL;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006777 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
Alexander Duyckf4188d82009-12-02 16:48:38 +00006778 mapping);
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01006779 if (dma_mapping_error(&tp->pdev->dev, mapping))
Alexander Duyckf4188d82009-12-02 16:48:38 +00006780 goto dma_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006781
Matt Carlsonb9e45482011-11-04 09:14:59 +00006782 if (!budget ||
6783 tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
Matt Carlson84b67b22011-07-27 14:20:52 +00006784 len, base_flags |
6785 ((i == last) ? TXD_FLAG_END : 0),
Matt Carlsonb9e45482011-11-04 09:14:59 +00006786 tmp_mss, vlan)) {
Matt Carlson92c6b8d2009-11-02 14:23:27 +00006787 would_hit_hwbug = 1;
Matt Carlsonb9e45482011-11-04 09:14:59 +00006788 break;
6789 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006790 }
6791 }
6792
6793 if (would_hit_hwbug) {
Matt Carlson0d681b22011-07-27 14:20:49 +00006794 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006795
6796 /* If the workaround fails due to memory/mapping
6797 * failure, silently drop this packet.
6798 */
Matt Carlson84b67b22011-07-27 14:20:52 +00006799 entry = tnapi->tx_prod;
6800 budget = tg3_tx_avail(tnapi);
David S. Miller1805b2f2011-10-24 18:18:09 -04006801 if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
Matt Carlson84b67b22011-07-27 14:20:52 +00006802 base_flags, mss, vlan))
Eric Dumazet48855432011-10-24 07:53:03 +00006803 goto drop_nofree;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006804 }
6805
Richard Cochrand515b452011-06-19 03:31:41 +00006806 skb_tx_timestamp(skb);
6807
Linus Torvalds1da177e2005-04-16 15:20:36 -07006808 /* Packets are ready, update Tx producer idx local and on card. */
Matt Carlson24f4efd2009-11-13 13:03:35 +00006809 tw32_tx_mbox(tnapi->prodmbox, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006810
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006811 tnapi->tx_prod = entry;
6812 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
Matt Carlson24f4efd2009-11-13 13:03:35 +00006813 netif_tx_stop_queue(txq);
Matt Carlsonf65aac12010-08-02 11:26:03 +00006814
6815 /* netif_tx_stop_queue() must be done before checking
6816 * checking tx index in tg3_tx_avail() below, because in
6817 * tg3_tx(), we update tx index before checking for
6818 * netif_tx_queue_stopped().
6819 */
6820 smp_mb();
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006821 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
Matt Carlson24f4efd2009-11-13 13:03:35 +00006822 netif_tx_wake_queue(txq);
Michael Chan51b91462005-09-01 17:41:28 -07006823 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006824
Eric Dumazetcdd0db02009-05-28 00:00:41 +00006825 mmiowb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006826 return NETDEV_TX_OK;
Alexander Duyckf4188d82009-12-02 16:48:38 +00006827
6828dma_error:
Matt Carlsonba1142e2011-11-04 09:15:00 +00006829 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
Matt Carlson432aa7e2011-05-19 12:12:45 +00006830 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
Eric Dumazet48855432011-10-24 07:53:03 +00006831drop:
6832 dev_kfree_skb(skb);
6833drop_nofree:
6834 tp->tx_dropped++;
Alexander Duyckf4188d82009-12-02 16:48:38 +00006835 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006836}
6837
Matt Carlson6e01b202011-08-19 13:58:20 +00006838static void tg3_mac_loopback(struct tg3 *tp, bool enable)
6839{
6840 if (enable) {
6841 tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
6842 MAC_MODE_PORT_MODE_MASK);
6843
6844 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
6845
6846 if (!tg3_flag(tp, 5705_PLUS))
6847 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
6848
6849 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
6850 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
6851 else
6852 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
6853 } else {
6854 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
6855
6856 if (tg3_flag(tp, 5705_PLUS) ||
6857 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
6858 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
6859 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
6860 }
6861
6862 tw32(MAC_MODE, tp->mac_mode);
6863 udelay(40);
6864}
6865
Matt Carlson941ec902011-08-19 13:58:23 +00006866static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
Matt Carlson5e5a7f32011-08-19 13:58:21 +00006867{
Matt Carlson941ec902011-08-19 13:58:23 +00006868 u32 val, bmcr, mac_mode, ptest = 0;
Matt Carlson5e5a7f32011-08-19 13:58:21 +00006869
6870 tg3_phy_toggle_apd(tp, false);
6871 tg3_phy_toggle_automdix(tp, 0);
6872
Matt Carlson941ec902011-08-19 13:58:23 +00006873 if (extlpbk && tg3_phy_set_extloopbk(tp))
6874 return -EIO;
6875
6876 bmcr = BMCR_FULLDPLX;
Matt Carlson5e5a7f32011-08-19 13:58:21 +00006877 switch (speed) {
6878 case SPEED_10:
6879 break;
6880 case SPEED_100:
6881 bmcr |= BMCR_SPEED100;
6882 break;
6883 case SPEED_1000:
6884 default:
6885 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
6886 speed = SPEED_100;
6887 bmcr |= BMCR_SPEED100;
6888 } else {
6889 speed = SPEED_1000;
6890 bmcr |= BMCR_SPEED1000;
6891 }
6892 }
6893
Matt Carlson941ec902011-08-19 13:58:23 +00006894 if (extlpbk) {
6895 if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
6896 tg3_readphy(tp, MII_CTRL1000, &val);
6897 val |= CTL1000_AS_MASTER |
6898 CTL1000_ENABLE_MASTER;
6899 tg3_writephy(tp, MII_CTRL1000, val);
6900 } else {
6901 ptest = MII_TG3_FET_PTEST_TRIM_SEL |
6902 MII_TG3_FET_PTEST_TRIM_2;
6903 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
6904 }
6905 } else
6906 bmcr |= BMCR_LOOPBACK;
6907
Matt Carlson5e5a7f32011-08-19 13:58:21 +00006908 tg3_writephy(tp, MII_BMCR, bmcr);
6909
6910 /* The write needs to be flushed for the FETs */
6911 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
6912 tg3_readphy(tp, MII_BMCR, &bmcr);
6913
6914 udelay(40);
6915
6916 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
6917 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
Matt Carlson941ec902011-08-19 13:58:23 +00006918 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
Matt Carlson5e5a7f32011-08-19 13:58:21 +00006919 MII_TG3_FET_PTEST_FRC_TX_LINK |
6920 MII_TG3_FET_PTEST_FRC_TX_LOCK);
6921
6922 /* The write needs to be flushed for the AC131 */
6923 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
6924 }
6925
6926 /* Reset to prevent losing 1st rx packet intermittently */
6927 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
6928 tg3_flag(tp, 5780_CLASS)) {
6929 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
6930 udelay(10);
6931 tw32_f(MAC_RX_MODE, tp->rx_mode);
6932 }
6933
6934 mac_mode = tp->mac_mode &
6935 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
6936 if (speed == SPEED_1000)
6937 mac_mode |= MAC_MODE_PORT_MODE_GMII;
6938 else
6939 mac_mode |= MAC_MODE_PORT_MODE_MII;
6940
6941 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
6942 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
6943
6944 if (masked_phy_id == TG3_PHY_ID_BCM5401)
6945 mac_mode &= ~MAC_MODE_LINK_POLARITY;
6946 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
6947 mac_mode |= MAC_MODE_LINK_POLARITY;
6948
6949 tg3_writephy(tp, MII_TG3_EXT_CTRL,
6950 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
6951 }
6952
6953 tw32(MAC_MODE, mac_mode);
6954 udelay(40);
Matt Carlson941ec902011-08-19 13:58:23 +00006955
6956 return 0;
Matt Carlson5e5a7f32011-08-19 13:58:21 +00006957}
6958
Michał Mirosławc8f44af2011-11-15 15:29:55 +00006959static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00006960{
6961 struct tg3 *tp = netdev_priv(dev);
6962
6963 if (features & NETIF_F_LOOPBACK) {
6964 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
6965 return;
6966
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00006967 spin_lock_bh(&tp->lock);
Matt Carlson6e01b202011-08-19 13:58:20 +00006968 tg3_mac_loopback(tp, true);
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00006969 netif_carrier_on(tp->dev);
6970 spin_unlock_bh(&tp->lock);
6971 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
6972 } else {
6973 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
6974 return;
6975
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00006976 spin_lock_bh(&tp->lock);
Matt Carlson6e01b202011-08-19 13:58:20 +00006977 tg3_mac_loopback(tp, false);
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00006978 /* Force link status check */
6979 tg3_setup_phy(tp, 1);
6980 spin_unlock_bh(&tp->lock);
6981 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
6982 }
6983}
6984
Michał Mirosławc8f44af2011-11-15 15:29:55 +00006985static netdev_features_t tg3_fix_features(struct net_device *dev,
6986 netdev_features_t features)
Michał Mirosławdc668912011-04-07 03:35:07 +00006987{
6988 struct tg3 *tp = netdev_priv(dev);
6989
Joe Perches63c3a662011-04-26 08:12:10 +00006990 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
Michał Mirosławdc668912011-04-07 03:35:07 +00006991 features &= ~NETIF_F_ALL_TSO;
6992
6993 return features;
6994}
6995
Michał Mirosławc8f44af2011-11-15 15:29:55 +00006996static int tg3_set_features(struct net_device *dev, netdev_features_t features)
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00006997{
Michał Mirosławc8f44af2011-11-15 15:29:55 +00006998 netdev_features_t changed = dev->features ^ features;
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00006999
7000 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
7001 tg3_set_loopback(dev, features);
7002
7003 return 0;
7004}
7005
Linus Torvalds1da177e2005-04-16 15:20:36 -07007006static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
7007 int new_mtu)
7008{
7009 dev->mtu = new_mtu;
7010
Michael Chanef7f5ec2005-07-25 12:32:25 -07007011 if (new_mtu > ETH_DATA_LEN) {
Joe Perches63c3a662011-04-26 08:12:10 +00007012 if (tg3_flag(tp, 5780_CLASS)) {
Michał Mirosławdc668912011-04-07 03:35:07 +00007013 netdev_update_features(dev);
Joe Perches63c3a662011-04-26 08:12:10 +00007014 tg3_flag_clear(tp, TSO_CAPABLE);
Matt Carlson859a5882010-04-05 10:19:28 +00007015 } else {
Joe Perches63c3a662011-04-26 08:12:10 +00007016 tg3_flag_set(tp, JUMBO_RING_ENABLE);
Matt Carlson859a5882010-04-05 10:19:28 +00007017 }
Michael Chanef7f5ec2005-07-25 12:32:25 -07007018 } else {
Joe Perches63c3a662011-04-26 08:12:10 +00007019 if (tg3_flag(tp, 5780_CLASS)) {
7020 tg3_flag_set(tp, TSO_CAPABLE);
Michał Mirosławdc668912011-04-07 03:35:07 +00007021 netdev_update_features(dev);
7022 }
Joe Perches63c3a662011-04-26 08:12:10 +00007023 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
Michael Chanef7f5ec2005-07-25 12:32:25 -07007024 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007025}
7026
7027static int tg3_change_mtu(struct net_device *dev, int new_mtu)
7028{
7029 struct tg3 *tp = netdev_priv(dev);
Michael Chanb9ec6c12006-07-25 16:37:27 -07007030 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007031
7032 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
7033 return -EINVAL;
7034
7035 if (!netif_running(dev)) {
7036 /* We'll just catch it later when the
7037 * device is up'd.
7038 */
7039 tg3_set_mtu(dev, tp, new_mtu);
7040 return 0;
7041 }
7042
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07007043 tg3_phy_stop(tp);
7044
Linus Torvalds1da177e2005-04-16 15:20:36 -07007045 tg3_netif_stop(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -07007046
7047 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007048
Michael Chan944d9802005-05-29 14:57:48 -07007049 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007050
7051 tg3_set_mtu(dev, tp, new_mtu);
7052
Michael Chanb9ec6c12006-07-25 16:37:27 -07007053 err = tg3_restart_hw(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007054
Michael Chanb9ec6c12006-07-25 16:37:27 -07007055 if (!err)
7056 tg3_netif_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007057
David S. Millerf47c11e2005-06-24 20:18:35 -07007058 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007059
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07007060 if (!err)
7061 tg3_phy_start(tp);
7062
Michael Chanb9ec6c12006-07-25 16:37:27 -07007063 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007064}
7065
Matt Carlson21f581a2009-08-28 14:00:25 +00007066static void tg3_rx_prodring_free(struct tg3 *tp,
7067 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007068{
Linus Torvalds1da177e2005-04-16 15:20:36 -07007069 int i;
7070
Matt Carlson8fea32b2010-09-15 08:59:58 +00007071 if (tpr != &tp->napi[0].prodring) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007072 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
Matt Carlson2c49a442010-09-30 10:34:35 +00007073 i = (i + 1) & tp->rx_std_ring_mask)
Eric Dumazet9205fd92011-11-18 06:47:01 +00007074 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007075 tp->rx_pkt_map_sz);
7076
Joe Perches63c3a662011-04-26 08:12:10 +00007077 if (tg3_flag(tp, JUMBO_CAPABLE)) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007078 for (i = tpr->rx_jmb_cons_idx;
7079 i != tpr->rx_jmb_prod_idx;
Matt Carlson2c49a442010-09-30 10:34:35 +00007080 i = (i + 1) & tp->rx_jmb_ring_mask) {
Eric Dumazet9205fd92011-11-18 06:47:01 +00007081 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007082 TG3_RX_JMB_MAP_SZ);
7083 }
7084 }
7085
Matt Carlson2b2cdb62009-11-13 13:03:48 +00007086 return;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007087 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007088
Matt Carlson2c49a442010-09-30 10:34:35 +00007089 for (i = 0; i <= tp->rx_std_ring_mask; i++)
Eric Dumazet9205fd92011-11-18 06:47:01 +00007090 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
Matt Carlson2b2cdb62009-11-13 13:03:48 +00007091 tp->rx_pkt_map_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007092
Joe Perches63c3a662011-04-26 08:12:10 +00007093 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
Matt Carlson2c49a442010-09-30 10:34:35 +00007094 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
Eric Dumazet9205fd92011-11-18 06:47:01 +00007095 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
Matt Carlson2b2cdb62009-11-13 13:03:48 +00007096 TG3_RX_JMB_MAP_SZ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007097 }
7098}
7099
Matt Carlsonc6cdf432010-04-05 10:19:26 +00007100/* Initialize rx rings for packet processing.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007101 *
7102 * The chip has been shut down and the driver detached from
7103 * the networking, so no interrupts or new tx packets will
7104 * end up in the driver. tp->{tx,}lock are held and thus
7105 * we may not sleep.
7106 */
Matt Carlson21f581a2009-08-28 14:00:25 +00007107static int tg3_rx_prodring_alloc(struct tg3 *tp,
7108 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007109{
Matt Carlson287be122009-08-28 13:58:46 +00007110 u32 i, rx_pkt_dma_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007111
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007112 tpr->rx_std_cons_idx = 0;
7113 tpr->rx_std_prod_idx = 0;
7114 tpr->rx_jmb_cons_idx = 0;
7115 tpr->rx_jmb_prod_idx = 0;
7116
Matt Carlson8fea32b2010-09-15 08:59:58 +00007117 if (tpr != &tp->napi[0].prodring) {
Matt Carlson2c49a442010-09-30 10:34:35 +00007118 memset(&tpr->rx_std_buffers[0], 0,
7119 TG3_RX_STD_BUFF_RING_SIZE(tp));
Matt Carlson48035722010-10-14 10:37:43 +00007120 if (tpr->rx_jmb_buffers)
Matt Carlson2b2cdb62009-11-13 13:03:48 +00007121 memset(&tpr->rx_jmb_buffers[0], 0,
Matt Carlson2c49a442010-09-30 10:34:35 +00007122 TG3_RX_JMB_BUFF_RING_SIZE(tp));
Matt Carlson2b2cdb62009-11-13 13:03:48 +00007123 goto done;
7124 }
7125
Linus Torvalds1da177e2005-04-16 15:20:36 -07007126 /* Zero out all descriptors. */
Matt Carlson2c49a442010-09-30 10:34:35 +00007127 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007128
Matt Carlson287be122009-08-28 13:58:46 +00007129 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
Joe Perches63c3a662011-04-26 08:12:10 +00007130 if (tg3_flag(tp, 5780_CLASS) &&
Matt Carlson287be122009-08-28 13:58:46 +00007131 tp->dev->mtu > ETH_DATA_LEN)
7132 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
7133 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
Michael Chan7e72aad2005-07-25 12:31:17 -07007134
Linus Torvalds1da177e2005-04-16 15:20:36 -07007135 /* Initialize invariants of the rings, we only set this
7136 * stuff once. This works because the card does not
7137 * write into the rx buffer posting rings.
7138 */
Matt Carlson2c49a442010-09-30 10:34:35 +00007139 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007140 struct tg3_rx_buffer_desc *rxd;
7141
Matt Carlson21f581a2009-08-28 14:00:25 +00007142 rxd = &tpr->rx_std[i];
Matt Carlson287be122009-08-28 13:58:46 +00007143 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007144 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
7145 rxd->opaque = (RXD_OPAQUE_RING_STD |
7146 (i << RXD_OPAQUE_INDEX_SHIFT));
7147 }
7148
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007149 /* Now allocate fresh SKBs for each rx ring. */
7150 for (i = 0; i < tp->rx_pending; i++) {
Eric Dumazet9205fd92011-11-18 06:47:01 +00007151 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00007152 netdev_warn(tp->dev,
7153 "Using a smaller RX standard ring. Only "
7154 "%d out of %d buffers were allocated "
7155 "successfully\n", i, tp->rx_pending);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007156 if (i == 0)
7157 goto initfail;
7158 tp->rx_pending = i;
7159 break;
7160 }
7161 }
7162
Joe Perches63c3a662011-04-26 08:12:10 +00007163 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007164 goto done;
7165
Matt Carlson2c49a442010-09-30 10:34:35 +00007166 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007167
Joe Perches63c3a662011-04-26 08:12:10 +00007168 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
Matt Carlson0d86df82010-02-17 15:17:00 +00007169 goto done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007170
Matt Carlson2c49a442010-09-30 10:34:35 +00007171 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
Matt Carlson0d86df82010-02-17 15:17:00 +00007172 struct tg3_rx_buffer_desc *rxd;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007173
Matt Carlson0d86df82010-02-17 15:17:00 +00007174 rxd = &tpr->rx_jmb[i].std;
7175 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
7176 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
7177 RXD_FLAG_JUMBO;
7178 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
7179 (i << RXD_OPAQUE_INDEX_SHIFT));
7180 }
7181
7182 for (i = 0; i < tp->rx_jumbo_pending; i++) {
Eric Dumazet9205fd92011-11-18 06:47:01 +00007183 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00007184 netdev_warn(tp->dev,
7185 "Using a smaller RX jumbo ring. Only %d "
7186 "out of %d buffers were allocated "
7187 "successfully\n", i, tp->rx_jumbo_pending);
Matt Carlson0d86df82010-02-17 15:17:00 +00007188 if (i == 0)
7189 goto initfail;
7190 tp->rx_jumbo_pending = i;
7191 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007192 }
7193 }
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007194
7195done:
Michael Chan32d8c572006-07-25 16:38:29 -07007196 return 0;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007197
7198initfail:
Matt Carlson21f581a2009-08-28 14:00:25 +00007199 tg3_rx_prodring_free(tp, tpr);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007200 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007201}
7202
Matt Carlson21f581a2009-08-28 14:00:25 +00007203static void tg3_rx_prodring_fini(struct tg3 *tp,
7204 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007205{
Matt Carlson21f581a2009-08-28 14:00:25 +00007206 kfree(tpr->rx_std_buffers);
7207 tpr->rx_std_buffers = NULL;
7208 kfree(tpr->rx_jmb_buffers);
7209 tpr->rx_jmb_buffers = NULL;
7210 if (tpr->rx_std) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00007211 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
7212 tpr->rx_std, tpr->rx_std_mapping);
Matt Carlson21f581a2009-08-28 14:00:25 +00007213 tpr->rx_std = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007214 }
Matt Carlson21f581a2009-08-28 14:00:25 +00007215 if (tpr->rx_jmb) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00007216 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
7217 tpr->rx_jmb, tpr->rx_jmb_mapping);
Matt Carlson21f581a2009-08-28 14:00:25 +00007218 tpr->rx_jmb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007219 }
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007220}
7221
Matt Carlson21f581a2009-08-28 14:00:25 +00007222static int tg3_rx_prodring_init(struct tg3 *tp,
7223 struct tg3_rx_prodring_set *tpr)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007224{
Matt Carlson2c49a442010-09-30 10:34:35 +00007225 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
7226 GFP_KERNEL);
Matt Carlson21f581a2009-08-28 14:00:25 +00007227 if (!tpr->rx_std_buffers)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007228 return -ENOMEM;
7229
Matt Carlson4bae65c2010-11-24 08:31:52 +00007230 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
7231 TG3_RX_STD_RING_BYTES(tp),
7232 &tpr->rx_std_mapping,
7233 GFP_KERNEL);
Matt Carlson21f581a2009-08-28 14:00:25 +00007234 if (!tpr->rx_std)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007235 goto err_out;
7236
Joe Perches63c3a662011-04-26 08:12:10 +00007237 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
Matt Carlson2c49a442010-09-30 10:34:35 +00007238 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
Matt Carlson21f581a2009-08-28 14:00:25 +00007239 GFP_KERNEL);
7240 if (!tpr->rx_jmb_buffers)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007241 goto err_out;
7242
Matt Carlson4bae65c2010-11-24 08:31:52 +00007243 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
7244 TG3_RX_JMB_RING_BYTES(tp),
7245 &tpr->rx_jmb_mapping,
7246 GFP_KERNEL);
Matt Carlson21f581a2009-08-28 14:00:25 +00007247 if (!tpr->rx_jmb)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007248 goto err_out;
7249 }
7250
7251 return 0;
7252
7253err_out:
Matt Carlson21f581a2009-08-28 14:00:25 +00007254 tg3_rx_prodring_fini(tp, tpr);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007255 return -ENOMEM;
7256}
7257
7258/* Free up pending packets in all rx/tx rings.
7259 *
7260 * The chip has been shut down and the driver detached from
7261 * the networking, so no interrupts or new tx packets will
7262 * end up in the driver. tp->{tx,}lock is not held and we are not
7263 * in an interrupt context and thus may sleep.
7264 */
7265static void tg3_free_rings(struct tg3 *tp)
7266{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007267 int i, j;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007268
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007269 for (j = 0; j < tp->irq_cnt; j++) {
7270 struct tg3_napi *tnapi = &tp->napi[j];
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007271
Matt Carlson8fea32b2010-09-15 08:59:58 +00007272 tg3_rx_prodring_free(tp, &tnapi->prodring);
Matt Carlsonb28f6422010-06-05 17:24:32 +00007273
Matt Carlson0c1d0e22009-09-01 13:16:33 +00007274 if (!tnapi->tx_buffers)
7275 continue;
7276
Matt Carlson0d681b22011-07-27 14:20:49 +00007277 for (i = 0; i < TG3_TX_RING_SIZE; i++) {
7278 struct sk_buff *skb = tnapi->tx_buffers[i].skb;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007279
Matt Carlson0d681b22011-07-27 14:20:49 +00007280 if (!skb)
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007281 continue;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007282
Matt Carlsonba1142e2011-11-04 09:15:00 +00007283 tg3_tx_skb_unmap(tnapi, i,
7284 skb_shinfo(skb)->nr_frags - 1);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007285
7286 dev_kfree_skb_any(skb);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007287 }
Matt Carlson2b2cdb62009-11-13 13:03:48 +00007288 }
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007289}
7290
7291/* Initialize tx/rx rings for packet processing.
7292 *
7293 * The chip has been shut down and the driver detached from
7294 * the networking, so no interrupts or new tx packets will
7295 * end up in the driver. tp->{tx,}lock are held and thus
7296 * we may not sleep.
7297 */
7298static int tg3_init_rings(struct tg3 *tp)
7299{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007300 int i;
Matt Carlson72334482009-08-28 14:03:01 +00007301
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007302 /* Free up all the SKBs. */
7303 tg3_free_rings(tp);
7304
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007305 for (i = 0; i < tp->irq_cnt; i++) {
7306 struct tg3_napi *tnapi = &tp->napi[i];
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007307
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007308 tnapi->last_tag = 0;
7309 tnapi->last_irq_tag = 0;
7310 tnapi->hw_status->status = 0;
7311 tnapi->hw_status->status_tag = 0;
7312 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7313
7314 tnapi->tx_prod = 0;
7315 tnapi->tx_cons = 0;
Matt Carlson0c1d0e22009-09-01 13:16:33 +00007316 if (tnapi->tx_ring)
7317 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007318
7319 tnapi->rx_rcb_ptr = 0;
Matt Carlson0c1d0e22009-09-01 13:16:33 +00007320 if (tnapi->rx_rcb)
7321 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
Matt Carlson2b2cdb62009-11-13 13:03:48 +00007322
Matt Carlson8fea32b2010-09-15 08:59:58 +00007323 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
Matt Carlsone4af1af2010-02-12 14:47:05 +00007324 tg3_free_rings(tp);
Matt Carlson2b2cdb62009-11-13 13:03:48 +00007325 return -ENOMEM;
Matt Carlsone4af1af2010-02-12 14:47:05 +00007326 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007327 }
Matt Carlson72334482009-08-28 14:03:01 +00007328
Matt Carlson2b2cdb62009-11-13 13:03:48 +00007329 return 0;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007330}
7331
7332/*
7333 * Must not be invoked with interrupt sources disabled and
7334 * the hardware shutdown down.
7335 */
7336static void tg3_free_consistent(struct tg3 *tp)
7337{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007338 int i;
Matt Carlson898a56f2009-08-28 14:02:40 +00007339
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007340 for (i = 0; i < tp->irq_cnt; i++) {
7341 struct tg3_napi *tnapi = &tp->napi[i];
7342
7343 if (tnapi->tx_ring) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00007344 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007345 tnapi->tx_ring, tnapi->tx_desc_mapping);
7346 tnapi->tx_ring = NULL;
7347 }
7348
7349 kfree(tnapi->tx_buffers);
7350 tnapi->tx_buffers = NULL;
7351
7352 if (tnapi->rx_rcb) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00007353 dma_free_coherent(&tp->pdev->dev,
7354 TG3_RX_RCB_RING_BYTES(tp),
7355 tnapi->rx_rcb,
7356 tnapi->rx_rcb_mapping);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007357 tnapi->rx_rcb = NULL;
7358 }
7359
Matt Carlson8fea32b2010-09-15 08:59:58 +00007360 tg3_rx_prodring_fini(tp, &tnapi->prodring);
7361
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007362 if (tnapi->hw_status) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00007363 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
7364 tnapi->hw_status,
7365 tnapi->status_mapping);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007366 tnapi->hw_status = NULL;
7367 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007368 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007369
Linus Torvalds1da177e2005-04-16 15:20:36 -07007370 if (tp->hw_stats) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00007371 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
7372 tp->hw_stats, tp->stats_mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007373 tp->hw_stats = NULL;
7374 }
7375}
7376
7377/*
7378 * Must not be invoked with interrupt sources disabled and
7379 * the hardware shutdown down. Can sleep.
7380 */
7381static int tg3_alloc_consistent(struct tg3 *tp)
7382{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007383 int i;
Matt Carlson898a56f2009-08-28 14:02:40 +00007384
Matt Carlson4bae65c2010-11-24 08:31:52 +00007385 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
7386 sizeof(struct tg3_hw_stats),
7387 &tp->stats_mapping,
7388 GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007389 if (!tp->hw_stats)
7390 goto err_out;
7391
Linus Torvalds1da177e2005-04-16 15:20:36 -07007392 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
7393
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007394 for (i = 0; i < tp->irq_cnt; i++) {
7395 struct tg3_napi *tnapi = &tp->napi[i];
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00007396 struct tg3_hw_status *sblk;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007397
Matt Carlson4bae65c2010-11-24 08:31:52 +00007398 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
7399 TG3_HW_STATUS_SIZE,
7400 &tnapi->status_mapping,
7401 GFP_KERNEL);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007402 if (!tnapi->hw_status)
7403 goto err_out;
7404
7405 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00007406 sblk = tnapi->hw_status;
7407
Matt Carlson8fea32b2010-09-15 08:59:58 +00007408 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
7409 goto err_out;
7410
Matt Carlson19cfaec2009-12-03 08:36:20 +00007411 /* If multivector TSS is enabled, vector 0 does not handle
7412 * tx interrupts. Don't allocate any resources for it.
7413 */
Joe Perches63c3a662011-04-26 08:12:10 +00007414 if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
7415 (i && tg3_flag(tp, ENABLE_TSS))) {
Matt Carlsondf8944c2011-07-27 14:20:46 +00007416 tnapi->tx_buffers = kzalloc(
7417 sizeof(struct tg3_tx_ring_info) *
7418 TG3_TX_RING_SIZE, GFP_KERNEL);
Matt Carlson19cfaec2009-12-03 08:36:20 +00007419 if (!tnapi->tx_buffers)
7420 goto err_out;
7421
Matt Carlson4bae65c2010-11-24 08:31:52 +00007422 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
7423 TG3_TX_RING_BYTES,
7424 &tnapi->tx_desc_mapping,
7425 GFP_KERNEL);
Matt Carlson19cfaec2009-12-03 08:36:20 +00007426 if (!tnapi->tx_ring)
7427 goto err_out;
7428 }
7429
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00007430 /*
7431 * When RSS is enabled, the status block format changes
7432 * slightly. The "rx_jumbo_consumer", "reserved",
7433 * and "rx_mini_consumer" members get mapped to the
7434 * other three rx return ring producer indexes.
7435 */
7436 switch (i) {
7437 default:
7438 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
7439 break;
7440 case 2:
7441 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
7442 break;
7443 case 3:
7444 tnapi->rx_rcb_prod_idx = &sblk->reserved;
7445 break;
7446 case 4:
7447 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
7448 break;
7449 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007450
Matt Carlson0c1d0e22009-09-01 13:16:33 +00007451 /*
7452 * If multivector RSS is enabled, vector 0 does not handle
7453 * rx or tx interrupts. Don't allocate any resources for it.
7454 */
Joe Perches63c3a662011-04-26 08:12:10 +00007455 if (!i && tg3_flag(tp, ENABLE_RSS))
Matt Carlson0c1d0e22009-09-01 13:16:33 +00007456 continue;
7457
Matt Carlson4bae65c2010-11-24 08:31:52 +00007458 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
7459 TG3_RX_RCB_RING_BYTES(tp),
7460 &tnapi->rx_rcb_mapping,
7461 GFP_KERNEL);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007462 if (!tnapi->rx_rcb)
7463 goto err_out;
7464
7465 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007466 }
7467
Linus Torvalds1da177e2005-04-16 15:20:36 -07007468 return 0;
7469
7470err_out:
7471 tg3_free_consistent(tp);
7472 return -ENOMEM;
7473}
7474
7475#define MAX_WAIT_CNT 1000
7476
7477/* To stop a block, clear the enable bit and poll till it
7478 * clears. tp->lock is held.
7479 */
David S. Millerb3b7d6b2005-05-05 14:40:20 -07007480static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007481{
7482 unsigned int i;
7483 u32 val;
7484
Joe Perches63c3a662011-04-26 08:12:10 +00007485 if (tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007486 switch (ofs) {
7487 case RCVLSC_MODE:
7488 case DMAC_MODE:
7489 case MBFREE_MODE:
7490 case BUFMGR_MODE:
7491 case MEMARB_MODE:
7492 /* We can't enable/disable these bits of the
7493 * 5705/5750, just say success.
7494 */
7495 return 0;
7496
7497 default:
7498 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07007499 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007500 }
7501
7502 val = tr32(ofs);
7503 val &= ~enable_bit;
7504 tw32_f(ofs, val);
7505
7506 for (i = 0; i < MAX_WAIT_CNT; i++) {
7507 udelay(100);
7508 val = tr32(ofs);
7509 if ((val & enable_bit) == 0)
7510 break;
7511 }
7512
David S. Millerb3b7d6b2005-05-05 14:40:20 -07007513 if (i == MAX_WAIT_CNT && !silent) {
Matt Carlson2445e462010-04-05 10:19:21 +00007514 dev_err(&tp->pdev->dev,
7515 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
7516 ofs, enable_bit);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007517 return -ENODEV;
7518 }
7519
7520 return 0;
7521}
7522
7523/* tp->lock is held. */
David S. Millerb3b7d6b2005-05-05 14:40:20 -07007524static int tg3_abort_hw(struct tg3 *tp, int silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007525{
7526 int i, err;
7527
7528 tg3_disable_ints(tp);
7529
7530 tp->rx_mode &= ~RX_MODE_ENABLE;
7531 tw32_f(MAC_RX_MODE, tp->rx_mode);
7532 udelay(10);
7533
David S. Millerb3b7d6b2005-05-05 14:40:20 -07007534 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
7535 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
7536 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
7537 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
7538 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
7539 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007540
David S. Millerb3b7d6b2005-05-05 14:40:20 -07007541 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
7542 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
7543 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
7544 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
7545 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
7546 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
7547 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007548
7549 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
7550 tw32_f(MAC_MODE, tp->mac_mode);
7551 udelay(40);
7552
7553 tp->tx_mode &= ~TX_MODE_ENABLE;
7554 tw32_f(MAC_TX_MODE, tp->tx_mode);
7555
7556 for (i = 0; i < MAX_WAIT_CNT; i++) {
7557 udelay(100);
7558 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
7559 break;
7560 }
7561 if (i >= MAX_WAIT_CNT) {
Matt Carlsonab96b242010-04-05 10:19:22 +00007562 dev_err(&tp->pdev->dev,
7563 "%s timed out, TX_MODE_ENABLE will not clear "
7564 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
Michael Chane6de8ad2005-05-05 14:42:41 -07007565 err |= -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007566 }
7567
Michael Chane6de8ad2005-05-05 14:42:41 -07007568 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
David S. Millerb3b7d6b2005-05-05 14:40:20 -07007569 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
7570 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007571
7572 tw32(FTQ_RESET, 0xffffffff);
7573 tw32(FTQ_RESET, 0x00000000);
7574
David S. Millerb3b7d6b2005-05-05 14:40:20 -07007575 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
7576 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007577
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007578 for (i = 0; i < tp->irq_cnt; i++) {
7579 struct tg3_napi *tnapi = &tp->napi[i];
7580 if (tnapi->hw_status)
7581 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7582 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007583 if (tp->hw_stats)
7584 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
7585
Linus Torvalds1da177e2005-04-16 15:20:36 -07007586 return err;
7587}
7588
Michael Chanee6a99b2007-07-18 21:49:10 -07007589/* Save PCI command register before chip reset */
7590static void tg3_save_pci_state(struct tg3 *tp)
7591{
Matt Carlson8a6eac92007-10-21 16:17:55 -07007592 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
Michael Chanee6a99b2007-07-18 21:49:10 -07007593}
7594
7595/* Restore PCI state after chip reset */
7596static void tg3_restore_pci_state(struct tg3 *tp)
7597{
7598 u32 val;
7599
7600 /* Re-enable indirect register accesses. */
7601 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
7602 tp->misc_host_ctrl);
7603
7604 /* Set MAX PCI retry to zero. */
7605 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
7606 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
Joe Perches63c3a662011-04-26 08:12:10 +00007607 tg3_flag(tp, PCIX_MODE))
Michael Chanee6a99b2007-07-18 21:49:10 -07007608 val |= PCISTATE_RETRY_SAME_DMA;
Matt Carlson0d3031d2007-10-10 18:02:43 -07007609 /* Allow reads and writes to the APE register and memory space. */
Joe Perches63c3a662011-04-26 08:12:10 +00007610 if (tg3_flag(tp, ENABLE_APE))
Matt Carlson0d3031d2007-10-10 18:02:43 -07007611 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
Matt Carlsonf92d9dc2010-06-05 17:24:30 +00007612 PCISTATE_ALLOW_APE_SHMEM_WR |
7613 PCISTATE_ALLOW_APE_PSPACE_WR;
Michael Chanee6a99b2007-07-18 21:49:10 -07007614 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
7615
Matt Carlson8a6eac92007-10-21 16:17:55 -07007616 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
Michael Chanee6a99b2007-07-18 21:49:10 -07007617
Matt Carlson2c55a3d2011-11-28 09:41:04 +00007618 if (!tg3_flag(tp, PCI_EXPRESS)) {
7619 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
7620 tp->pci_cacheline_sz);
7621 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
7622 tp->pci_lat_timer);
Michael Chan114342f2007-10-15 02:12:26 -07007623 }
Matt Carlson5f5c51e2007-11-12 21:19:37 -08007624
Michael Chanee6a99b2007-07-18 21:49:10 -07007625 /* Make sure PCI-X relaxed ordering bit is clear. */
Joe Perches63c3a662011-04-26 08:12:10 +00007626 if (tg3_flag(tp, PCIX_MODE)) {
Matt Carlson9974a352007-10-07 23:27:28 -07007627 u16 pcix_cmd;
7628
7629 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7630 &pcix_cmd);
7631 pcix_cmd &= ~PCI_X_CMD_ERO;
7632 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7633 pcix_cmd);
7634 }
Michael Chanee6a99b2007-07-18 21:49:10 -07007635
Joe Perches63c3a662011-04-26 08:12:10 +00007636 if (tg3_flag(tp, 5780_CLASS)) {
Michael Chanee6a99b2007-07-18 21:49:10 -07007637
7638 /* Chip reset on 5780 will reset MSI enable bit,
7639 * so need to restore it.
7640 */
Joe Perches63c3a662011-04-26 08:12:10 +00007641 if (tg3_flag(tp, USING_MSI)) {
Michael Chanee6a99b2007-07-18 21:49:10 -07007642 u16 ctrl;
7643
7644 pci_read_config_word(tp->pdev,
7645 tp->msi_cap + PCI_MSI_FLAGS,
7646 &ctrl);
7647 pci_write_config_word(tp->pdev,
7648 tp->msi_cap + PCI_MSI_FLAGS,
7649 ctrl | PCI_MSI_FLAGS_ENABLE);
7650 val = tr32(MSGINT_MODE);
7651 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7652 }
7653 }
7654}
7655
Linus Torvalds1da177e2005-04-16 15:20:36 -07007656/* tp->lock is held. */
7657static int tg3_chip_reset(struct tg3 *tp)
7658{
7659 u32 val;
Michael Chan1ee582d2005-08-09 20:16:46 -07007660 void (*write_op)(struct tg3 *, u32, u32);
Matt Carlson4f125f42009-09-01 12:55:02 +00007661 int i, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007662
David S. Millerf49639e2006-06-09 11:58:36 -07007663 tg3_nvram_lock(tp);
7664
Matt Carlson77b483f2008-08-15 14:07:24 -07007665 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
7666
David S. Millerf49639e2006-06-09 11:58:36 -07007667 /* No matching tg3_nvram_unlock() after this because
7668 * chip reset below will undo the nvram lock.
7669 */
7670 tp->nvram_lock_cnt = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007671
Michael Chanee6a99b2007-07-18 21:49:10 -07007672 /* GRC_MISC_CFG core clock reset will clear the memory
7673 * enable bit in PCI register 4 and the MSI enable bit
7674 * on some chips, so we save relevant registers here.
7675 */
7676 tg3_save_pci_state(tp);
7677
Michael Chand9ab5ad2006-03-20 22:27:35 -08007678 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
Joe Perches63c3a662011-04-26 08:12:10 +00007679 tg3_flag(tp, 5755_PLUS))
Michael Chand9ab5ad2006-03-20 22:27:35 -08007680 tw32(GRC_FASTBOOT_PC, 0);
7681
Linus Torvalds1da177e2005-04-16 15:20:36 -07007682 /*
7683 * We must avoid the readl() that normally takes place.
7684 * It locks machines, causes machine checks, and other
7685 * fun things. So, temporarily disable the 5701
7686 * hardware workaround, while we do the reset.
7687 */
Michael Chan1ee582d2005-08-09 20:16:46 -07007688 write_op = tp->write32;
7689 if (write_op == tg3_write_flush_reg32)
7690 tp->write32 = tg3_write32;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007691
Michael Chand18edcb2007-03-24 20:57:11 -07007692 /* Prevent the irq handler from reading or writing PCI registers
7693 * during chip reset when the memory enable bit in the PCI command
7694 * register may be cleared. The chip does not generate interrupt
7695 * at this time, but the irq handler may still be called due to irq
7696 * sharing or irqpoll.
7697 */
Joe Perches63c3a662011-04-26 08:12:10 +00007698 tg3_flag_set(tp, CHIP_RESETTING);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007699 for (i = 0; i < tp->irq_cnt; i++) {
7700 struct tg3_napi *tnapi = &tp->napi[i];
7701 if (tnapi->hw_status) {
7702 tnapi->hw_status->status = 0;
7703 tnapi->hw_status->status_tag = 0;
7704 }
7705 tnapi->last_tag = 0;
7706 tnapi->last_irq_tag = 0;
Michael Chanb8fa2f32007-04-06 17:35:37 -07007707 }
Michael Chand18edcb2007-03-24 20:57:11 -07007708 smp_mb();
Matt Carlson4f125f42009-09-01 12:55:02 +00007709
7710 for (i = 0; i < tp->irq_cnt; i++)
7711 synchronize_irq(tp->napi[i].irq_vec);
Michael Chand18edcb2007-03-24 20:57:11 -07007712
Matt Carlson255ca312009-08-25 10:07:27 +00007713 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7714 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7715 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
7716 }
7717
Linus Torvalds1da177e2005-04-16 15:20:36 -07007718 /* do the reset */
7719 val = GRC_MISC_CFG_CORECLK_RESET;
7720
Joe Perches63c3a662011-04-26 08:12:10 +00007721 if (tg3_flag(tp, PCI_EXPRESS)) {
Matt Carlson88075d92010-08-02 11:25:58 +00007722 /* Force PCIe 1.0a mode */
7723 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
Joe Perches63c3a662011-04-26 08:12:10 +00007724 !tg3_flag(tp, 57765_PLUS) &&
Matt Carlson88075d92010-08-02 11:25:58 +00007725 tr32(TG3_PCIE_PHY_TSTCTL) ==
7726 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
7727 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
7728
Linus Torvalds1da177e2005-04-16 15:20:36 -07007729 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
7730 tw32(GRC_MISC_CFG, (1 << 29));
7731 val |= (1 << 29);
7732 }
7733 }
7734
Michael Chanb5d37722006-09-27 16:06:21 -07007735 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7736 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
7737 tw32(GRC_VCPU_EXT_CTRL,
7738 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
7739 }
7740
Matt Carlsonf37500d2010-08-02 11:25:59 +00007741 /* Manage gphy power for all CPMU absent PCIe devices. */
Joe Perches63c3a662011-04-26 08:12:10 +00007742 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007743 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
Matt Carlsonf37500d2010-08-02 11:25:59 +00007744
Linus Torvalds1da177e2005-04-16 15:20:36 -07007745 tw32(GRC_MISC_CFG, val);
7746
Michael Chan1ee582d2005-08-09 20:16:46 -07007747 /* restore 5701 hardware bug workaround write method */
7748 tp->write32 = write_op;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007749
7750 /* Unfortunately, we have to delay before the PCI read back.
7751 * Some 575X chips even will not respond to a PCI cfg access
7752 * when the reset command is given to the chip.
7753 *
7754 * How do these hardware designers expect things to work
7755 * properly if the PCI write is posted for a long period
7756 * of time? It is always necessary to have some method by
7757 * which a register read back can occur to push the write
7758 * out which does the reset.
7759 *
7760 * For most tg3 variants the trick below was working.
7761 * Ho hum...
7762 */
7763 udelay(120);
7764
7765 /* Flush PCI posted writes. The normal MMIO registers
7766 * are inaccessible at this time so this is the only
7767 * way to make this reliably (actually, this is no longer
7768 * the case, see above). I tried to use indirect
7769 * register read/write but this upset some 5701 variants.
7770 */
7771 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7772
7773 udelay(120);
7774
Jon Mason708ebb32011-06-27 12:56:50 +00007775 if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
Matt Carlsone7126992009-08-25 10:08:16 +00007776 u16 val16;
7777
Linus Torvalds1da177e2005-04-16 15:20:36 -07007778 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7779 int i;
7780 u32 cfg_val;
7781
7782 /* Wait for link training to complete. */
7783 for (i = 0; i < 5000; i++)
7784 udelay(100);
7785
7786 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7787 pci_write_config_dword(tp->pdev, 0xc4,
7788 cfg_val | (1 << 15));
7789 }
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007790
Matt Carlsone7126992009-08-25 10:08:16 +00007791 /* Clear the "no snoop" and "relaxed ordering" bits. */
7792 pci_read_config_word(tp->pdev,
Jon Mason708ebb32011-06-27 12:56:50 +00007793 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
Matt Carlsone7126992009-08-25 10:08:16 +00007794 &val16);
7795 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7796 PCI_EXP_DEVCTL_NOSNOOP_EN);
7797 /*
7798 * Older PCIe devices only support the 128 byte
7799 * MPS setting. Enforce the restriction.
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007800 */
Joe Perches63c3a662011-04-26 08:12:10 +00007801 if (!tg3_flag(tp, CPMU_PRESENT))
Matt Carlsone7126992009-08-25 10:08:16 +00007802 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007803 pci_write_config_word(tp->pdev,
Jon Mason708ebb32011-06-27 12:56:50 +00007804 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
Matt Carlsone7126992009-08-25 10:08:16 +00007805 val16);
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007806
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007807 /* Clear error status */
7808 pci_write_config_word(tp->pdev,
Jon Mason708ebb32011-06-27 12:56:50 +00007809 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007810 PCI_EXP_DEVSTA_CED |
7811 PCI_EXP_DEVSTA_NFED |
7812 PCI_EXP_DEVSTA_FED |
7813 PCI_EXP_DEVSTA_URD);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007814 }
7815
Michael Chanee6a99b2007-07-18 21:49:10 -07007816 tg3_restore_pci_state(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007817
Joe Perches63c3a662011-04-26 08:12:10 +00007818 tg3_flag_clear(tp, CHIP_RESETTING);
7819 tg3_flag_clear(tp, ERROR_PROCESSED);
Michael Chand18edcb2007-03-24 20:57:11 -07007820
Michael Chanee6a99b2007-07-18 21:49:10 -07007821 val = 0;
Joe Perches63c3a662011-04-26 08:12:10 +00007822 if (tg3_flag(tp, 5780_CLASS))
Michael Chan4cf78e42005-07-25 12:29:19 -07007823 val = tr32(MEMARB_MODE);
Michael Chanee6a99b2007-07-18 21:49:10 -07007824 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007825
7826 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7827 tg3_stop_fw(tp);
7828 tw32(0x5000, 0x400);
7829 }
7830
7831 tw32(GRC_MODE, tp->grc_mode);
7832
7833 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
Andy Gospodarekab0049b2007-09-06 20:42:14 +01007834 val = tr32(0xc4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007835
7836 tw32(0xc4, val | (1 << 15));
7837 }
7838
7839 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7840 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7841 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7842 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7843 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7844 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7845 }
7846
Matt Carlsonf07e9af2010-08-02 11:26:07 +00007847 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Matt Carlson9e975cc2011-07-20 10:20:50 +00007848 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
Matt Carlsond2394e6b2010-11-24 08:31:47 +00007849 val = tp->mac_mode;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00007850 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
Matt Carlson9e975cc2011-07-20 10:20:50 +00007851 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
Matt Carlsond2394e6b2010-11-24 08:31:47 +00007852 val = tp->mac_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007853 } else
Matt Carlsond2394e6b2010-11-24 08:31:47 +00007854 val = 0;
7855
7856 tw32_f(MAC_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007857 udelay(40);
7858
Matt Carlson77b483f2008-08-15 14:07:24 -07007859 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7860
Michael Chan7a6f4362006-09-27 16:03:31 -07007861 err = tg3_poll_fw(tp);
7862 if (err)
7863 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007864
Matt Carlson0a9140c2009-08-28 12:27:50 +00007865 tg3_mdio_start(tp);
7866
Joe Perches63c3a662011-04-26 08:12:10 +00007867 if (tg3_flag(tp, PCI_EXPRESS) &&
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00007868 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7869 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
Joe Perches63c3a662011-04-26 08:12:10 +00007870 !tg3_flag(tp, 57765_PLUS)) {
Andy Gospodarekab0049b2007-09-06 20:42:14 +01007871 val = tr32(0x7c00);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007872
7873 tw32(0x7c00, val | (1 << 25));
7874 }
7875
Matt Carlsond78b59f2011-04-05 14:22:46 +00007876 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
7877 val = tr32(TG3_CPMU_CLCK_ORIDE);
7878 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
7879 }
7880
Linus Torvalds1da177e2005-04-16 15:20:36 -07007881 /* Reprobe ASF enable state. */
Joe Perches63c3a662011-04-26 08:12:10 +00007882 tg3_flag_clear(tp, ENABLE_ASF);
7883 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007884 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7885 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7886 u32 nic_cfg;
7887
7888 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7889 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
Joe Perches63c3a662011-04-26 08:12:10 +00007890 tg3_flag_set(tp, ENABLE_ASF);
Matt Carlson4ba526c2008-08-15 14:10:04 -07007891 tp->last_event_jiffies = jiffies;
Joe Perches63c3a662011-04-26 08:12:10 +00007892 if (tg3_flag(tp, 5750_PLUS))
7893 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007894 }
7895 }
7896
7897 return 0;
7898}
7899
7900/* tp->lock is held. */
Michael Chan944d9802005-05-29 14:57:48 -07007901static int tg3_halt(struct tg3 *tp, int kind, int silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007902{
7903 int err;
7904
7905 tg3_stop_fw(tp);
7906
Michael Chan944d9802005-05-29 14:57:48 -07007907 tg3_write_sig_pre_reset(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007908
David S. Millerb3b7d6b2005-05-05 14:40:20 -07007909 tg3_abort_hw(tp, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007910 err = tg3_chip_reset(tp);
7911
Matt Carlsondaba2a62009-04-20 06:58:52 +00007912 __tg3_set_mac_addr(tp, 0);
7913
Michael Chan944d9802005-05-29 14:57:48 -07007914 tg3_write_sig_legacy(tp, kind);
7915 tg3_write_sig_post_reset(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007916
7917 if (err)
7918 return err;
7919
7920 return 0;
7921}
7922
Linus Torvalds1da177e2005-04-16 15:20:36 -07007923static int tg3_set_mac_addr(struct net_device *dev, void *p)
7924{
7925 struct tg3 *tp = netdev_priv(dev);
7926 struct sockaddr *addr = p;
Michael Chan986e0ae2007-05-05 12:10:20 -07007927 int err = 0, skip_mac_1 = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007928
Michael Chanf9804dd2005-09-27 12:13:10 -07007929 if (!is_valid_ether_addr(addr->sa_data))
7930 return -EINVAL;
7931
Linus Torvalds1da177e2005-04-16 15:20:36 -07007932 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7933
Michael Chane75f7c92006-03-20 21:33:26 -08007934 if (!netif_running(dev))
7935 return 0;
7936
Joe Perches63c3a662011-04-26 08:12:10 +00007937 if (tg3_flag(tp, ENABLE_ASF)) {
Michael Chan986e0ae2007-05-05 12:10:20 -07007938 u32 addr0_high, addr0_low, addr1_high, addr1_low;
Michael Chan58712ef2006-04-29 18:58:01 -07007939
Michael Chan986e0ae2007-05-05 12:10:20 -07007940 addr0_high = tr32(MAC_ADDR_0_HIGH);
7941 addr0_low = tr32(MAC_ADDR_0_LOW);
7942 addr1_high = tr32(MAC_ADDR_1_HIGH);
7943 addr1_low = tr32(MAC_ADDR_1_LOW);
7944
7945 /* Skip MAC addr 1 if ASF is using it. */
7946 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7947 !(addr1_high == 0 && addr1_low == 0))
7948 skip_mac_1 = 1;
Michael Chan58712ef2006-04-29 18:58:01 -07007949 }
Michael Chan986e0ae2007-05-05 12:10:20 -07007950 spin_lock_bh(&tp->lock);
7951 __tg3_set_mac_addr(tp, skip_mac_1);
7952 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007953
Michael Chanb9ec6c12006-07-25 16:37:27 -07007954 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007955}
7956
7957/* tp->lock is held. */
7958static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7959 dma_addr_t mapping, u32 maxlen_flags,
7960 u32 nic_addr)
7961{
7962 tg3_write_mem(tp,
7963 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7964 ((u64) mapping >> 32));
7965 tg3_write_mem(tp,
7966 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7967 ((u64) mapping & 0xffffffff));
7968 tg3_write_mem(tp,
7969 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7970 maxlen_flags);
7971
Joe Perches63c3a662011-04-26 08:12:10 +00007972 if (!tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007973 tg3_write_mem(tp,
7974 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7975 nic_addr);
7976}
7977
7978static void __tg3_set_rx_mode(struct net_device *);
Michael Chand244c892005-07-05 14:42:33 -07007979static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
David S. Miller15f98502005-05-18 22:49:26 -07007980{
Matt Carlsonb6080e12009-09-01 13:12:00 +00007981 int i;
7982
Joe Perches63c3a662011-04-26 08:12:10 +00007983 if (!tg3_flag(tp, ENABLE_TSS)) {
Matt Carlsonb6080e12009-09-01 13:12:00 +00007984 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
7985 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
7986 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007987 } else {
7988 tw32(HOSTCC_TXCOL_TICKS, 0);
7989 tw32(HOSTCC_TXMAX_FRAMES, 0);
7990 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
Matt Carlson19cfaec2009-12-03 08:36:20 +00007991 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007992
Joe Perches63c3a662011-04-26 08:12:10 +00007993 if (!tg3_flag(tp, ENABLE_RSS)) {
Matt Carlson19cfaec2009-12-03 08:36:20 +00007994 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
7995 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
7996 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
7997 } else {
Matt Carlsonb6080e12009-09-01 13:12:00 +00007998 tw32(HOSTCC_RXCOL_TICKS, 0);
7999 tw32(HOSTCC_RXMAX_FRAMES, 0);
8000 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
David S. Miller15f98502005-05-18 22:49:26 -07008001 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00008002
Joe Perches63c3a662011-04-26 08:12:10 +00008003 if (!tg3_flag(tp, 5705_PLUS)) {
David S. Miller15f98502005-05-18 22:49:26 -07008004 u32 val = ec->stats_block_coalesce_usecs;
8005
Matt Carlsonb6080e12009-09-01 13:12:00 +00008006 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
8007 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
8008
David S. Miller15f98502005-05-18 22:49:26 -07008009 if (!netif_carrier_ok(tp->dev))
8010 val = 0;
8011
8012 tw32(HOSTCC_STAT_COAL_TICKS, val);
8013 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00008014
8015 for (i = 0; i < tp->irq_cnt - 1; i++) {
8016 u32 reg;
8017
8018 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
8019 tw32(reg, ec->rx_coalesce_usecs);
Matt Carlsonb6080e12009-09-01 13:12:00 +00008020 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
8021 tw32(reg, ec->rx_max_coalesced_frames);
Matt Carlsonb6080e12009-09-01 13:12:00 +00008022 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
8023 tw32(reg, ec->rx_max_coalesced_frames_irq);
Matt Carlson19cfaec2009-12-03 08:36:20 +00008024
Joe Perches63c3a662011-04-26 08:12:10 +00008025 if (tg3_flag(tp, ENABLE_TSS)) {
Matt Carlson19cfaec2009-12-03 08:36:20 +00008026 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
8027 tw32(reg, ec->tx_coalesce_usecs);
8028 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
8029 tw32(reg, ec->tx_max_coalesced_frames);
8030 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
8031 tw32(reg, ec->tx_max_coalesced_frames_irq);
8032 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00008033 }
8034
8035 for (; i < tp->irq_max - 1; i++) {
8036 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
Matt Carlsonb6080e12009-09-01 13:12:00 +00008037 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
Matt Carlsonb6080e12009-09-01 13:12:00 +00008038 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
Matt Carlson19cfaec2009-12-03 08:36:20 +00008039
Joe Perches63c3a662011-04-26 08:12:10 +00008040 if (tg3_flag(tp, ENABLE_TSS)) {
Matt Carlson19cfaec2009-12-03 08:36:20 +00008041 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
8042 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
8043 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
8044 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00008045 }
David S. Miller15f98502005-05-18 22:49:26 -07008046}
Linus Torvalds1da177e2005-04-16 15:20:36 -07008047
8048/* tp->lock is held. */
Matt Carlson2d31eca2009-09-01 12:53:31 +00008049static void tg3_rings_reset(struct tg3 *tp)
8050{
8051 int i;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008052 u32 stblk, txrcb, rxrcb, limit;
Matt Carlson2d31eca2009-09-01 12:53:31 +00008053 struct tg3_napi *tnapi = &tp->napi[0];
8054
8055 /* Disable all transmit rings but the first. */
Joe Perches63c3a662011-04-26 08:12:10 +00008056 if (!tg3_flag(tp, 5705_PLUS))
Matt Carlson2d31eca2009-09-01 12:53:31 +00008057 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
Joe Perches63c3a662011-04-26 08:12:10 +00008058 else if (tg3_flag(tp, 5717_PLUS))
Matt Carlson3d377282010-10-14 10:37:39 +00008059 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
Matt Carlsonb703df62009-12-03 08:36:21 +00008060 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8061 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
Matt Carlson2d31eca2009-09-01 12:53:31 +00008062 else
8063 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8064
8065 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8066 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
8067 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
8068 BDINFO_FLAGS_DISABLED);
8069
8070
8071 /* Disable all receive return rings but the first. */
Joe Perches63c3a662011-04-26 08:12:10 +00008072 if (tg3_flag(tp, 5717_PLUS))
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00008073 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
Joe Perches63c3a662011-04-26 08:12:10 +00008074 else if (!tg3_flag(tp, 5705_PLUS))
Matt Carlson2d31eca2009-09-01 12:53:31 +00008075 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
Matt Carlsonb703df62009-12-03 08:36:21 +00008076 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
8077 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Matt Carlson2d31eca2009-09-01 12:53:31 +00008078 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
8079 else
8080 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8081
8082 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8083 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
8084 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
8085 BDINFO_FLAGS_DISABLED);
8086
8087 /* Disable interrupts */
8088 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00008089 tp->napi[0].chk_msi_cnt = 0;
8090 tp->napi[0].last_rx_cons = 0;
8091 tp->napi[0].last_tx_cons = 0;
Matt Carlson2d31eca2009-09-01 12:53:31 +00008092
8093 /* Zero mailbox registers. */
Joe Perches63c3a662011-04-26 08:12:10 +00008094 if (tg3_flag(tp, SUPPORT_MSIX)) {
Matt Carlson6fd45cb2010-09-15 08:59:57 +00008095 for (i = 1; i < tp->irq_max; i++) {
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008096 tp->napi[i].tx_prod = 0;
8097 tp->napi[i].tx_cons = 0;
Joe Perches63c3a662011-04-26 08:12:10 +00008098 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlsonc2353a32010-01-20 16:58:08 +00008099 tw32_mailbox(tp->napi[i].prodmbox, 0);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008100 tw32_rx_mbox(tp->napi[i].consmbox, 0);
8101 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
Matt Carlson7f230732011-08-31 11:44:48 +00008102 tp->napi[i].chk_msi_cnt = 0;
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00008103 tp->napi[i].last_rx_cons = 0;
8104 tp->napi[i].last_tx_cons = 0;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008105 }
Joe Perches63c3a662011-04-26 08:12:10 +00008106 if (!tg3_flag(tp, ENABLE_TSS))
Matt Carlsonc2353a32010-01-20 16:58:08 +00008107 tw32_mailbox(tp->napi[0].prodmbox, 0);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008108 } else {
8109 tp->napi[0].tx_prod = 0;
8110 tp->napi[0].tx_cons = 0;
8111 tw32_mailbox(tp->napi[0].prodmbox, 0);
8112 tw32_rx_mbox(tp->napi[0].consmbox, 0);
8113 }
Matt Carlson2d31eca2009-09-01 12:53:31 +00008114
8115 /* Make sure the NIC-based send BD rings are disabled. */
Joe Perches63c3a662011-04-26 08:12:10 +00008116 if (!tg3_flag(tp, 5705_PLUS)) {
Matt Carlson2d31eca2009-09-01 12:53:31 +00008117 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
8118 for (i = 0; i < 16; i++)
8119 tw32_tx_mbox(mbox + i * 8, 0);
8120 }
8121
8122 txrcb = NIC_SRAM_SEND_RCB;
8123 rxrcb = NIC_SRAM_RCV_RET_RCB;
8124
8125 /* Clear status block in ram. */
8126 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8127
8128 /* Set status block DMA address */
8129 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8130 ((u64) tnapi->status_mapping >> 32));
8131 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8132 ((u64) tnapi->status_mapping & 0xffffffff));
8133
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008134 if (tnapi->tx_ring) {
8135 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8136 (TG3_TX_RING_SIZE <<
8137 BDINFO_FLAGS_MAXLEN_SHIFT),
8138 NIC_SRAM_TX_BUFFER_DESC);
8139 txrcb += TG3_BDINFO_SIZE;
8140 }
Matt Carlson2d31eca2009-09-01 12:53:31 +00008141
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008142 if (tnapi->rx_rcb) {
8143 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008144 (tp->rx_ret_ring_mask + 1) <<
8145 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008146 rxrcb += TG3_BDINFO_SIZE;
8147 }
8148
8149 stblk = HOSTCC_STATBLCK_RING1;
8150
8151 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
8152 u64 mapping = (u64)tnapi->status_mapping;
8153 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
8154 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
8155
8156 /* Clear status block in ram. */
8157 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8158
Matt Carlson19cfaec2009-12-03 08:36:20 +00008159 if (tnapi->tx_ring) {
8160 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8161 (TG3_TX_RING_SIZE <<
8162 BDINFO_FLAGS_MAXLEN_SHIFT),
8163 NIC_SRAM_TX_BUFFER_DESC);
8164 txrcb += TG3_BDINFO_SIZE;
8165 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008166
8167 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008168 ((tp->rx_ret_ring_mask + 1) <<
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008169 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
8170
8171 stblk += 8;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008172 rxrcb += TG3_BDINFO_SIZE;
8173 }
Matt Carlson2d31eca2009-09-01 12:53:31 +00008174}
8175
Matt Carlsoneb07a942011-04-20 07:57:36 +00008176static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
8177{
8178 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
8179
Joe Perches63c3a662011-04-26 08:12:10 +00008180 if (!tg3_flag(tp, 5750_PLUS) ||
8181 tg3_flag(tp, 5780_CLASS) ||
Matt Carlsoneb07a942011-04-20 07:57:36 +00008182 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
Matt Carlson513aa6e2011-11-21 15:01:18 +00008183 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
8184 tg3_flag(tp, 57765_PLUS))
Matt Carlsoneb07a942011-04-20 07:57:36 +00008185 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
8186 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
8187 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
8188 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
8189 else
8190 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
8191
8192 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
8193 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
8194
8195 val = min(nic_rep_thresh, host_rep_thresh);
8196 tw32(RCVBDI_STD_THRESH, val);
8197
Joe Perches63c3a662011-04-26 08:12:10 +00008198 if (tg3_flag(tp, 57765_PLUS))
Matt Carlsoneb07a942011-04-20 07:57:36 +00008199 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
8200
Joe Perches63c3a662011-04-26 08:12:10 +00008201 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
Matt Carlsoneb07a942011-04-20 07:57:36 +00008202 return;
8203
Matt Carlson513aa6e2011-11-21 15:01:18 +00008204 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
Matt Carlsoneb07a942011-04-20 07:57:36 +00008205
8206 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
8207
8208 val = min(bdcache_maxcnt / 2, host_rep_thresh);
8209 tw32(RCVBDI_JUMBO_THRESH, val);
8210
Joe Perches63c3a662011-04-26 08:12:10 +00008211 if (tg3_flag(tp, 57765_PLUS))
Matt Carlsoneb07a942011-04-20 07:57:36 +00008212 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
8213}
8214
Matt Carlson2d31eca2009-09-01 12:53:31 +00008215/* tp->lock is held. */
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07008216static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
Linus Torvalds1da177e2005-04-16 15:20:36 -07008217{
8218 u32 val, rdmac_mode;
8219 int i, err, limit;
Matt Carlson8fea32b2010-09-15 08:59:58 +00008220 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008221
8222 tg3_disable_ints(tp);
8223
8224 tg3_stop_fw(tp);
8225
8226 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
8227
Joe Perches63c3a662011-04-26 08:12:10 +00008228 if (tg3_flag(tp, INIT_COMPLETE))
Michael Chane6de8ad2005-05-05 14:42:41 -07008229 tg3_abort_hw(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008230
Matt Carlson699c0192010-12-06 08:28:51 +00008231 /* Enable MAC control of LPI */
8232 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
8233 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
8234 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
8235 TG3_CPMU_EEE_LNKIDL_UART_IDL);
8236
8237 tw32_f(TG3_CPMU_EEE_CTRL,
8238 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
8239
Matt Carlsona386b902010-12-06 08:28:53 +00008240 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
8241 TG3_CPMU_EEEMD_LPI_IN_TX |
8242 TG3_CPMU_EEEMD_LPI_IN_RX |
8243 TG3_CPMU_EEEMD_EEE_ENABLE;
8244
8245 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8246 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
8247
Joe Perches63c3a662011-04-26 08:12:10 +00008248 if (tg3_flag(tp, ENABLE_APE))
Matt Carlsona386b902010-12-06 08:28:53 +00008249 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
8250
8251 tw32_f(TG3_CPMU_EEE_MODE, val);
8252
8253 tw32_f(TG3_CPMU_EEE_DBTMR1,
8254 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
8255 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
8256
8257 tw32_f(TG3_CPMU_EEE_DBTMR2,
Matt Carlsond7f2ab22011-01-25 15:58:56 +00008258 TG3_CPMU_DBTMR2_APE_TX_2047US |
Matt Carlsona386b902010-12-06 08:28:53 +00008259 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
Matt Carlson699c0192010-12-06 08:28:51 +00008260 }
8261
Matt Carlson603f1172010-02-12 14:47:10 +00008262 if (reset_phy)
Michael Chand4d2c552006-03-20 17:47:20 -08008263 tg3_phy_reset(tp);
8264
Linus Torvalds1da177e2005-04-16 15:20:36 -07008265 err = tg3_chip_reset(tp);
8266 if (err)
8267 return err;
8268
8269 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
8270
Matt Carlsonbcb37f62008-11-03 16:52:09 -08008271 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
Matt Carlsond30cdd22007-10-07 23:28:35 -07008272 val = tr32(TG3_CPMU_CTRL);
8273 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
8274 tw32(TG3_CPMU_CTRL, val);
Matt Carlson9acb9612007-11-12 21:10:06 -08008275
8276 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8277 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8278 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8279 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
8280
8281 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
8282 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
8283 val |= CPMU_LNK_AWARE_MACCLK_6_25;
8284 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
8285
8286 val = tr32(TG3_CPMU_HST_ACC);
8287 val &= ~CPMU_HST_ACC_MACCLK_MASK;
8288 val |= CPMU_HST_ACC_MACCLK_6_25;
8289 tw32(TG3_CPMU_HST_ACC, val);
Matt Carlsond30cdd22007-10-07 23:28:35 -07008290 }
8291
Matt Carlson33466d92009-04-20 06:57:41 +00008292 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
8293 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
8294 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
8295 PCIE_PWR_MGMT_L1_THRESH_4MS;
8296 tw32(PCIE_PWR_MGMT_THRESH, val);
Matt Carlson521e6b92009-08-25 10:06:01 +00008297
8298 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
8299 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
8300
8301 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
Matt Carlson33466d92009-04-20 06:57:41 +00008302
Matt Carlsonf40386c2009-11-02 14:24:02 +00008303 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8304 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
Matt Carlson255ca312009-08-25 10:07:27 +00008305 }
8306
Joe Perches63c3a662011-04-26 08:12:10 +00008307 if (tg3_flag(tp, L1PLLPD_EN)) {
Matt Carlson614b05902010-01-20 16:58:02 +00008308 u32 grc_mode = tr32(GRC_MODE);
8309
8310 /* Access the lower 1K of PL PCIE block registers. */
8311 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8312 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
8313
8314 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
8315 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
8316 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
8317
8318 tw32(GRC_MODE, grc_mode);
8319 }
8320
Matt Carlson5093eed2010-11-24 08:31:45 +00008321 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
8322 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
8323 u32 grc_mode = tr32(GRC_MODE);
Matt Carlsoncea46462010-04-12 06:58:24 +00008324
Matt Carlson5093eed2010-11-24 08:31:45 +00008325 /* Access the lower 1K of PL PCIE block registers. */
8326 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8327 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
Matt Carlsoncea46462010-04-12 06:58:24 +00008328
Matt Carlson5093eed2010-11-24 08:31:45 +00008329 val = tr32(TG3_PCIE_TLDLPL_PORT +
8330 TG3_PCIE_PL_LO_PHYCTL5);
8331 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
8332 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
Matt Carlsoncea46462010-04-12 06:58:24 +00008333
Matt Carlson5093eed2010-11-24 08:31:45 +00008334 tw32(GRC_MODE, grc_mode);
8335 }
Matt Carlsona977dbe2010-04-12 06:58:26 +00008336
Matt Carlson1ff30a52011-05-19 12:12:46 +00008337 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
8338 u32 grc_mode = tr32(GRC_MODE);
8339
8340 /* Access the lower 1K of DL PCIE block registers. */
8341 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8342 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
8343
8344 val = tr32(TG3_PCIE_TLDLPL_PORT +
8345 TG3_PCIE_DL_LO_FTSMAX);
8346 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
8347 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
8348 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
8349
8350 tw32(GRC_MODE, grc_mode);
8351 }
8352
Matt Carlsona977dbe2010-04-12 06:58:26 +00008353 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8354 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8355 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8356 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
Matt Carlsoncea46462010-04-12 06:58:24 +00008357 }
8358
Linus Torvalds1da177e2005-04-16 15:20:36 -07008359 /* This works around an issue with Athlon chipsets on
8360 * B3 tigon3 silicon. This bit has no effect on any
8361 * other revision. But do not set this on PCI Express
Matt Carlson795d01c2007-10-07 23:28:17 -07008362 * chips and don't even touch the clocks if the CPMU is present.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008363 */
Joe Perches63c3a662011-04-26 08:12:10 +00008364 if (!tg3_flag(tp, CPMU_PRESENT)) {
8365 if (!tg3_flag(tp, PCI_EXPRESS))
Matt Carlson795d01c2007-10-07 23:28:17 -07008366 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
8367 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8368 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008369
8370 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
Joe Perches63c3a662011-04-26 08:12:10 +00008371 tg3_flag(tp, PCIX_MODE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008372 val = tr32(TG3PCI_PCISTATE);
8373 val |= PCISTATE_RETRY_SAME_DMA;
8374 tw32(TG3PCI_PCISTATE, val);
8375 }
8376
Joe Perches63c3a662011-04-26 08:12:10 +00008377 if (tg3_flag(tp, ENABLE_APE)) {
Matt Carlson0d3031d2007-10-10 18:02:43 -07008378 /* Allow reads and writes to the
8379 * APE register and memory space.
8380 */
8381 val = tr32(TG3PCI_PCISTATE);
8382 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
Matt Carlsonf92d9dc2010-06-05 17:24:30 +00008383 PCISTATE_ALLOW_APE_SHMEM_WR |
8384 PCISTATE_ALLOW_APE_PSPACE_WR;
Matt Carlson0d3031d2007-10-10 18:02:43 -07008385 tw32(TG3PCI_PCISTATE, val);
8386 }
8387
Linus Torvalds1da177e2005-04-16 15:20:36 -07008388 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
8389 /* Enable some hw fixes. */
8390 val = tr32(TG3PCI_MSI_DATA);
8391 val |= (1 << 26) | (1 << 28) | (1 << 29);
8392 tw32(TG3PCI_MSI_DATA, val);
8393 }
8394
8395 /* Descriptor ring init may make accesses to the
8396 * NIC SRAM area to setup the TX descriptors, so we
8397 * can only do this after the hardware has been
8398 * successfully reset.
8399 */
Michael Chan32d8c572006-07-25 16:38:29 -07008400 err = tg3_init_rings(tp);
8401 if (err)
8402 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008403
Joe Perches63c3a662011-04-26 08:12:10 +00008404 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlsoncbf9ca62009-11-13 13:03:40 +00008405 val = tr32(TG3PCI_DMA_RW_CTRL) &
8406 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
Matt Carlson1a319022010-04-12 06:58:25 +00008407 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
8408 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
Matt Carlson0aebff42011-04-25 12:42:45 +00008409 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
8410 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8411 val |= DMA_RWCTRL_TAGGED_STAT_WA;
Matt Carlsoncbf9ca62009-11-13 13:03:40 +00008412 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
8413 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
8414 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
Matt Carlsond30cdd22007-10-07 23:28:35 -07008415 /* This value is determined during the probe time DMA
8416 * engine test, tg3_test_dma.
8417 */
8418 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
8419 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008420
8421 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
8422 GRC_MODE_4X_NIC_SEND_RINGS |
8423 GRC_MODE_NO_TX_PHDR_CSUM |
8424 GRC_MODE_NO_RX_PHDR_CSUM);
8425 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
Michael Chand2d746f2006-04-06 21:45:39 -07008426
8427 /* Pseudo-header checksum is done by hardware logic and not
8428 * the offload processers, so make the chip do the pseudo-
8429 * header checksums on receive. For transmit it is more
8430 * convenient to do the pseudo-header checksum in software
8431 * as Linux does that on transmit for us in all cases.
8432 */
8433 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008434
8435 tw32(GRC_MODE,
8436 tp->grc_mode |
8437 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
8438
8439 /* Setup the timer prescalar register. Clock is always 66Mhz. */
8440 val = tr32(GRC_MISC_CFG);
8441 val &= ~0xff;
8442 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
8443 tw32(GRC_MISC_CFG, val);
8444
8445 /* Initialize MBUF/DESC pool. */
Joe Perches63c3a662011-04-26 08:12:10 +00008446 if (tg3_flag(tp, 5750_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008447 /* Do nothing. */
8448 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
8449 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
8450 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
8451 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
8452 else
8453 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
8454 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
8455 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
Joe Perches63c3a662011-04-26 08:12:10 +00008456 } else if (tg3_flag(tp, TSO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008457 int fw_len;
8458
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08008459 fw_len = tp->fw_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008460 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8461 tw32(BUFMGR_MB_POOL_ADDR,
8462 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8463 tw32(BUFMGR_MB_POOL_SIZE,
8464 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8465 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008466
Michael Chan0f893dc2005-07-25 12:30:38 -07008467 if (tp->dev->mtu <= ETH_DATA_LEN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008468 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8469 tp->bufmgr_config.mbuf_read_dma_low_water);
8470 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8471 tp->bufmgr_config.mbuf_mac_rx_low_water);
8472 tw32(BUFMGR_MB_HIGH_WATER,
8473 tp->bufmgr_config.mbuf_high_water);
8474 } else {
8475 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8476 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8477 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8478 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8479 tw32(BUFMGR_MB_HIGH_WATER,
8480 tp->bufmgr_config.mbuf_high_water_jumbo);
8481 }
8482 tw32(BUFMGR_DMA_LOW_WATER,
8483 tp->bufmgr_config.dma_low_water);
8484 tw32(BUFMGR_DMA_HIGH_WATER,
8485 tp->bufmgr_config.dma_high_water);
8486
Matt Carlsond309a462010-09-30 10:34:31 +00008487 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8488 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8489 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
Matt Carlson4d958472011-04-20 07:57:35 +00008490 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8491 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
8492 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
8493 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
Matt Carlsond309a462010-09-30 10:34:31 +00008494 tw32(BUFMGR_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008495 for (i = 0; i < 2000; i++) {
8496 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
8497 break;
8498 udelay(10);
8499 }
8500 if (i >= 2000) {
Joe Perches05dbe002010-02-17 19:44:19 +00008501 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008502 return -ENODEV;
8503 }
8504
Matt Carlsoneb07a942011-04-20 07:57:36 +00008505 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
8506 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
Michael Chanb5d37722006-09-27 16:06:21 -07008507
Matt Carlsoneb07a942011-04-20 07:57:36 +00008508 tg3_setup_rxbd_thresholds(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008509
8510 /* Initialize TG3_BDINFO's at:
8511 * RCVDBDI_STD_BD: standard eth size rx ring
8512 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8513 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8514 *
8515 * like so:
8516 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8517 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8518 * ring attribute flags
8519 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8520 *
8521 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8522 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8523 *
8524 * The size of each ring is fixed in the firmware, but the location is
8525 * configurable.
8526 */
8527 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
Matt Carlson21f581a2009-08-28 14:00:25 +00008528 ((u64) tpr->rx_std_mapping >> 32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07008529 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
Matt Carlson21f581a2009-08-28 14:00:25 +00008530 ((u64) tpr->rx_std_mapping & 0xffffffff));
Joe Perches63c3a662011-04-26 08:12:10 +00008531 if (!tg3_flag(tp, 5717_PLUS))
Matt Carlson87668d32009-11-13 13:03:34 +00008532 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
8533 NIC_SRAM_RX_BUFFER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008534
Matt Carlsonfdb72b32009-08-28 13:57:12 +00008535 /* Disable the mini ring */
Joe Perches63c3a662011-04-26 08:12:10 +00008536 if (!tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008537 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
8538 BDINFO_FLAGS_DISABLED);
8539
Matt Carlsonfdb72b32009-08-28 13:57:12 +00008540 /* Program the jumbo buffer descriptor ring control
8541 * blocks on those devices that have them.
8542 */
Matt Carlsona0512942011-07-27 14:20:54 +00008543 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
Joe Perches63c3a662011-04-26 08:12:10 +00008544 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008545
Joe Perches63c3a662011-04-26 08:12:10 +00008546 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008547 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
Matt Carlson21f581a2009-08-28 14:00:25 +00008548 ((u64) tpr->rx_jmb_mapping >> 32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07008549 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
Matt Carlson21f581a2009-08-28 14:00:25 +00008550 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
Matt Carlsonde9f5232011-04-05 14:22:43 +00008551 val = TG3_RX_JMB_RING_SIZE(tp) <<
8552 BDINFO_FLAGS_MAXLEN_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008553 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
Matt Carlsonde9f5232011-04-05 14:22:43 +00008554 val | BDINFO_FLAGS_USE_EXT_RECV);
Joe Perches63c3a662011-04-26 08:12:10 +00008555 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
Matt Carlsona50d0792010-06-05 17:24:37 +00008556 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Matt Carlson87668d32009-11-13 13:03:34 +00008557 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
8558 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008559 } else {
8560 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
8561 BDINFO_FLAGS_DISABLED);
8562 }
8563
Joe Perches63c3a662011-04-26 08:12:10 +00008564 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlsonfa6b2aa2011-11-21 15:01:19 +00008565 val = TG3_RX_STD_RING_SIZE(tp);
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008566 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
8567 val |= (TG3_RX_STD_DMA_SZ << 2);
8568 } else
Matt Carlson04380d42010-04-12 06:58:29 +00008569 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
Matt Carlsonfdb72b32009-08-28 13:57:12 +00008570 } else
Matt Carlsonde9f5232011-04-05 14:22:43 +00008571 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
Matt Carlsonfdb72b32009-08-28 13:57:12 +00008572
8573 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008574
Matt Carlson411da642009-11-13 13:03:46 +00008575 tpr->rx_std_prod_idx = tp->rx_pending;
Matt Carlson66711e62009-11-13 13:03:49 +00008576 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008577
Joe Perches63c3a662011-04-26 08:12:10 +00008578 tpr->rx_jmb_prod_idx =
8579 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
Matt Carlson66711e62009-11-13 13:03:49 +00008580 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008581
Matt Carlson2d31eca2009-09-01 12:53:31 +00008582 tg3_rings_reset(tp);
8583
Linus Torvalds1da177e2005-04-16 15:20:36 -07008584 /* Initialize MAC address and backoff seed. */
Michael Chan986e0ae2007-05-05 12:10:20 -07008585 __tg3_set_mac_addr(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008586
8587 /* MTU + ethernet header + FCS + optional VLAN tag */
Matt Carlsonf7b493e2009-02-25 14:21:52 +00008588 tw32(MAC_RX_MTU_SIZE,
8589 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008590
8591 /* The slot time is changed by tg3_setup_phy if we
8592 * run at gigabit with half duplex.
8593 */
Matt Carlsonf2096f92011-04-05 14:22:48 +00008594 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
8595 (6 << TX_LENGTHS_IPG_SHIFT) |
8596 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
8597
8598 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8599 val |= tr32(MAC_TX_LENGTHS) &
8600 (TX_LENGTHS_JMB_FRM_LEN_MSK |
8601 TX_LENGTHS_CNT_DWN_VAL_MSK);
8602
8603 tw32(MAC_TX_LENGTHS, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008604
8605 /* Receive rules. */
8606 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8607 tw32(RCVLPC_CONFIG, 0x0181);
8608
8609 /* Calculate RDMAC_MODE setting early, we need it to determine
8610 * the RCVLPC_STATE_ENABLE mask.
8611 */
8612 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8613 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8614 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8615 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8616 RDMAC_MODE_LNGREAD_ENAB);
Michael Chan85e94ce2005-04-21 17:05:28 -07008617
Matt Carlsondeabaac2010-11-24 08:31:50 +00008618 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
Matt Carlson0339e4e2010-02-12 14:47:09 +00008619 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8620
Matt Carlson57e69832008-05-25 23:48:31 -07008621 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson321d32a2008-11-21 17:22:19 -08008622 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8623 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
Matt Carlsond30cdd22007-10-07 23:28:35 -07008624 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8625 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8626 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8627
Matt Carlsonc5908932011-03-09 16:58:25 +00008628 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8629 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
Joe Perches63c3a662011-04-26 08:12:10 +00008630 if (tg3_flag(tp, TSO_CAPABLE) &&
Matt Carlsonc13e3712007-05-05 11:50:04 -07008631 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008632 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8633 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
Joe Perches63c3a662011-04-26 08:12:10 +00008634 !tg3_flag(tp, IS_5788)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008635 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8636 }
8637 }
8638
Joe Perches63c3a662011-04-26 08:12:10 +00008639 if (tg3_flag(tp, PCI_EXPRESS))
Michael Chan85e94ce2005-04-21 17:05:28 -07008640 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8641
Joe Perches63c3a662011-04-26 08:12:10 +00008642 if (tg3_flag(tp, HW_TSO_1) ||
8643 tg3_flag(tp, HW_TSO_2) ||
8644 tg3_flag(tp, HW_TSO_3))
Matt Carlson027455a2008-12-21 20:19:30 -08008645 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8646
Matt Carlson108a6c12011-05-19 12:12:47 +00008647 if (tg3_flag(tp, 57765_PLUS) ||
Matt Carlsone849cdc2009-11-13 13:03:38 +00008648 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Matt Carlson027455a2008-12-21 20:19:30 -08008649 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8650 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008651
Matt Carlsonf2096f92011-04-05 14:22:48 +00008652 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8653 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
8654
Matt Carlson41a8a7e2010-09-15 08:59:53 +00008655 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8656 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8657 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8658 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
Joe Perches63c3a662011-04-26 08:12:10 +00008659 tg3_flag(tp, 57765_PLUS)) {
Matt Carlson41a8a7e2010-09-15 08:59:53 +00008660 val = tr32(TG3_RDMA_RSRVCTRL_REG);
Matt Carlsond78b59f2011-04-05 14:22:46 +00008661 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8662 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
Matt Carlsonb4495ed2011-01-25 15:58:47 +00008663 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
8664 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
8665 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
8666 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
8667 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
8668 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
Matt Carlsonb75cc0e2010-11-24 08:31:46 +00008669 }
Matt Carlson41a8a7e2010-09-15 08:59:53 +00008670 tw32(TG3_RDMA_RSRVCTRL_REG,
8671 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8672 }
8673
Matt Carlsond78b59f2011-04-05 14:22:46 +00008674 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8675 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
Matt Carlsond309a462010-09-30 10:34:31 +00008676 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
8677 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
8678 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
8679 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
8680 }
8681
Linus Torvalds1da177e2005-04-16 15:20:36 -07008682 /* Receive/send statistics. */
Joe Perches63c3a662011-04-26 08:12:10 +00008683 if (tg3_flag(tp, 5750_PLUS)) {
Michael Chan16613942006-06-29 20:15:13 -07008684 val = tr32(RCVLPC_STATS_ENABLE);
8685 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8686 tw32(RCVLPC_STATS_ENABLE, val);
8687 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
Joe Perches63c3a662011-04-26 08:12:10 +00008688 tg3_flag(tp, TSO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008689 val = tr32(RCVLPC_STATS_ENABLE);
8690 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8691 tw32(RCVLPC_STATS_ENABLE, val);
8692 } else {
8693 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8694 }
8695 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8696 tw32(SNDDATAI_STATSENAB, 0xffffff);
8697 tw32(SNDDATAI_STATSCTRL,
8698 (SNDDATAI_SCTRL_ENABLE |
8699 SNDDATAI_SCTRL_FASTUPD));
8700
8701 /* Setup host coalescing engine. */
8702 tw32(HOSTCC_MODE, 0);
8703 for (i = 0; i < 2000; i++) {
8704 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8705 break;
8706 udelay(10);
8707 }
8708
Michael Chand244c892005-07-05 14:42:33 -07008709 __tg3_set_coalesce(tp, &tp->coal);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008710
Joe Perches63c3a662011-04-26 08:12:10 +00008711 if (!tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008712 /* Status/statistics block address. See tg3_timer,
8713 * the tg3_periodic_fetch_stats call there, and
8714 * tg3_get_stats to see how this works for 5705/5750 chips.
8715 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07008716 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8717 ((u64) tp->stats_mapping >> 32));
8718 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8719 ((u64) tp->stats_mapping & 0xffffffff));
8720 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
Matt Carlson2d31eca2009-09-01 12:53:31 +00008721
Linus Torvalds1da177e2005-04-16 15:20:36 -07008722 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
Matt Carlson2d31eca2009-09-01 12:53:31 +00008723
8724 /* Clear statistics and status block memory areas */
8725 for (i = NIC_SRAM_STATS_BLK;
8726 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8727 i += sizeof(u32)) {
8728 tg3_write_mem(tp, i, 0);
8729 udelay(40);
8730 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008731 }
8732
8733 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8734
8735 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8736 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
Joe Perches63c3a662011-04-26 08:12:10 +00008737 if (!tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008738 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8739
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008740 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
8741 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chanc94e3942005-09-27 12:12:42 -07008742 /* reset to prevent losing 1st rx packet intermittently */
8743 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8744 udelay(10);
8745 }
8746
Matt Carlson3bda1252008-08-15 14:08:22 -07008747 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
Matt Carlson9e975cc2011-07-20 10:20:50 +00008748 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
8749 MAC_MODE_FHDE_ENABLE;
8750 if (tg3_flag(tp, ENABLE_APE))
8751 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
Joe Perches63c3a662011-04-26 08:12:10 +00008752 if (!tg3_flag(tp, 5705_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008753 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07008754 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8755 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008756 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8757 udelay(40);
8758
Michael Chan314fba32005-04-21 17:07:04 -07008759 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
Joe Perches63c3a662011-04-26 08:12:10 +00008760 * If TG3_FLAG_IS_NIC is zero, we should read the
Michael Chan314fba32005-04-21 17:07:04 -07008761 * register to preserve the GPIO settings for LOMs. The GPIOs,
8762 * whether used as inputs or outputs, are set by boot code after
8763 * reset.
8764 */
Joe Perches63c3a662011-04-26 08:12:10 +00008765 if (!tg3_flag(tp, IS_NIC)) {
Michael Chan314fba32005-04-21 17:07:04 -07008766 u32 gpio_mask;
8767
Michael Chan9d26e212006-12-07 00:21:14 -08008768 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8769 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8770 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
Michael Chan3e7d83b2005-04-21 17:10:36 -07008771
8772 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8773 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8774 GRC_LCLCTRL_GPIO_OUTPUT3;
8775
Michael Chanaf36e6b2006-03-23 01:28:06 -08008776 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8777 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8778
Gary Zambranoaaf84462007-05-05 11:51:45 -07008779 tp->grc_local_ctrl &= ~gpio_mask;
Michael Chan314fba32005-04-21 17:07:04 -07008780 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8781
8782 /* GPIO1 must be driven high for eeprom write protect */
Joe Perches63c3a662011-04-26 08:12:10 +00008783 if (tg3_flag(tp, EEPROM_WRITE_PROT))
Michael Chan9d26e212006-12-07 00:21:14 -08008784 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8785 GRC_LCLCTRL_GPIO_OUTPUT1);
Michael Chan314fba32005-04-21 17:07:04 -07008786 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008787 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8788 udelay(100);
8789
Joe Perches63c3a662011-04-26 08:12:10 +00008790 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1) {
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008791 val = tr32(MSGINT_MODE);
8792 val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
Matt Carlson5b39de92011-08-31 11:44:50 +00008793 if (!tg3_flag(tp, 1SHOT_MSI))
8794 val |= MSGINT_MODE_ONE_SHOT_DISABLE;
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008795 tw32(MSGINT_MODE, val);
8796 }
8797
Joe Perches63c3a662011-04-26 08:12:10 +00008798 if (!tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008799 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8800 udelay(40);
8801 }
8802
8803 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8804 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8805 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8806 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8807 WDMAC_MODE_LNGREAD_ENAB);
8808
Matt Carlsonc5908932011-03-09 16:58:25 +00008809 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8810 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
Joe Perches63c3a662011-04-26 08:12:10 +00008811 if (tg3_flag(tp, TSO_CAPABLE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07008812 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8813 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8814 /* nothing */
8815 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
Joe Perches63c3a662011-04-26 08:12:10 +00008816 !tg3_flag(tp, IS_5788)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008817 val |= WDMAC_MODE_RX_ACCEL;
8818 }
8819 }
8820
Michael Chand9ab5ad2006-03-20 22:27:35 -08008821 /* Enable host coalescing bug fix */
Joe Perches63c3a662011-04-26 08:12:10 +00008822 if (tg3_flag(tp, 5755_PLUS))
Matt Carlsonf51f3562008-05-25 23:45:08 -07008823 val |= WDMAC_MODE_STATUS_TAG_FIX;
Michael Chand9ab5ad2006-03-20 22:27:35 -08008824
Matt Carlson788a0352009-11-02 14:26:03 +00008825 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8826 val |= WDMAC_MODE_BURST_ALL_DATA;
8827
Linus Torvalds1da177e2005-04-16 15:20:36 -07008828 tw32_f(WDMAC_MODE, val);
8829 udelay(40);
8830
Joe Perches63c3a662011-04-26 08:12:10 +00008831 if (tg3_flag(tp, PCIX_MODE)) {
Matt Carlson9974a352007-10-07 23:27:28 -07008832 u16 pcix_cmd;
8833
8834 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8835 &pcix_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008836 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
Matt Carlson9974a352007-10-07 23:27:28 -07008837 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8838 pcix_cmd |= PCI_X_CMD_READ_2K;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008839 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
Matt Carlson9974a352007-10-07 23:27:28 -07008840 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8841 pcix_cmd |= PCI_X_CMD_READ_2K;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008842 }
Matt Carlson9974a352007-10-07 23:27:28 -07008843 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8844 pcix_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008845 }
8846
8847 tw32_f(RDMAC_MODE, rdmac_mode);
8848 udelay(40);
8849
8850 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
Joe Perches63c3a662011-04-26 08:12:10 +00008851 if (!tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008852 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
Matt Carlson9936bcf2007-10-10 18:03:07 -07008853
8854 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8855 tw32(SNDDATAC_MODE,
8856 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8857 else
8858 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8859
Linus Torvalds1da177e2005-04-16 15:20:36 -07008860 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8861 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008862 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
Joe Perches63c3a662011-04-26 08:12:10 +00008863 if (tg3_flag(tp, LRG_PROD_RING_CAP))
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008864 val |= RCVDBDI_MODE_LRG_RING_SZ;
8865 tw32(RCVDBDI_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008866 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
Joe Perches63c3a662011-04-26 08:12:10 +00008867 if (tg3_flag(tp, HW_TSO_1) ||
8868 tg3_flag(tp, HW_TSO_2) ||
8869 tg3_flag(tp, HW_TSO_3))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008870 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008871 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00008872 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008873 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8874 tw32(SNDBDI_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008875 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8876
8877 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8878 err = tg3_load_5701_a0_firmware_fix(tp);
8879 if (err)
8880 return err;
8881 }
8882
Joe Perches63c3a662011-04-26 08:12:10 +00008883 if (tg3_flag(tp, TSO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008884 err = tg3_load_tso_firmware(tp);
8885 if (err)
8886 return err;
8887 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008888
8889 tp->tx_mode = TX_MODE_ENABLE;
Matt Carlsonf2096f92011-04-05 14:22:48 +00008890
Joe Perches63c3a662011-04-26 08:12:10 +00008891 if (tg3_flag(tp, 5755_PLUS) ||
Matt Carlsonb1d05212010-06-05 17:24:31 +00008892 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
8893 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
Matt Carlsonf2096f92011-04-05 14:22:48 +00008894
8895 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
8896 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
8897 tp->tx_mode &= ~val;
8898 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
8899 }
8900
Linus Torvalds1da177e2005-04-16 15:20:36 -07008901 tw32_f(MAC_TX_MODE, tp->tx_mode);
8902 udelay(100);
8903
Joe Perches63c3a662011-04-26 08:12:10 +00008904 if (tg3_flag(tp, ENABLE_RSS)) {
Matt Carlson9d53fa12011-07-20 10:20:54 +00008905 int i = 0;
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008906 u32 reg = MAC_RSS_INDIR_TBL_0;
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008907
Matt Carlson9d53fa12011-07-20 10:20:54 +00008908 if (tp->irq_cnt == 2) {
8909 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i += 8) {
8910 tw32(reg, 0x0);
8911 reg += 4;
8912 }
8913 } else {
8914 u32 val;
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008915
Matt Carlson9d53fa12011-07-20 10:20:54 +00008916 while (i < TG3_RSS_INDIR_TBL_SIZE) {
8917 val = i % (tp->irq_cnt - 1);
8918 i++;
8919 for (; i % 8; i++) {
8920 val <<= 4;
8921 val |= (i % (tp->irq_cnt - 1));
8922 }
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008923 tw32(reg, val);
8924 reg += 4;
8925 }
8926 }
8927
8928 /* Setup the "secret" hash key. */
8929 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8930 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8931 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8932 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8933 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8934 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8935 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8936 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8937 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8938 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8939 }
8940
Linus Torvalds1da177e2005-04-16 15:20:36 -07008941 tp->rx_mode = RX_MODE_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00008942 if (tg3_flag(tp, 5755_PLUS))
Michael Chanaf36e6b2006-03-23 01:28:06 -08008943 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8944
Joe Perches63c3a662011-04-26 08:12:10 +00008945 if (tg3_flag(tp, ENABLE_RSS))
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008946 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8947 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8948 RX_MODE_RSS_IPV6_HASH_EN |
8949 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8950 RX_MODE_RSS_IPV4_HASH_EN |
8951 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8952
Linus Torvalds1da177e2005-04-16 15:20:36 -07008953 tw32_f(MAC_RX_MODE, tp->rx_mode);
8954 udelay(10);
8955
Linus Torvalds1da177e2005-04-16 15:20:36 -07008956 tw32(MAC_LED_CTRL, tp->led_ctrl);
8957
8958 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008959 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008960 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8961 udelay(10);
8962 }
8963 tw32_f(MAC_RX_MODE, tp->rx_mode);
8964 udelay(10);
8965
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008966 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008967 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008968 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008969 /* Set drive transmission level to 1.2V */
8970 /* only if the signal pre-emphasis bit is not set */
8971 val = tr32(MAC_SERDES_CFG);
8972 val &= 0xfffff000;
8973 val |= 0x880;
8974 tw32(MAC_SERDES_CFG, val);
8975 }
8976 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
8977 tw32(MAC_SERDES_CFG, 0x616000);
8978 }
8979
8980 /* Prevent chip from dropping frames when flow control
8981 * is enabled.
8982 */
Matt Carlson666bc832010-01-20 16:58:03 +00008983 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8984 val = 1;
8985 else
8986 val = 2;
8987 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008988
8989 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008990 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008991 /* Use hardware link auto-negotiation */
Joe Perches63c3a662011-04-26 08:12:10 +00008992 tg3_flag_set(tp, HW_AUTONEG);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008993 }
8994
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008995 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
Matt Carlson6ff6f812011-05-19 12:12:54 +00008996 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
Michael Chand4d2c552006-03-20 17:47:20 -08008997 u32 tmp;
8998
8999 tmp = tr32(SERDES_RX_CTRL);
9000 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
9001 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
9002 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
9003 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
9004 }
9005
Joe Perches63c3a662011-04-26 08:12:10 +00009006 if (!tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson80096062010-08-02 11:26:06 +00009007 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
9008 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsondd477002008-05-25 23:45:58 -07009009 tp->link_config.speed = tp->link_config.orig_speed;
9010 tp->link_config.duplex = tp->link_config.orig_duplex;
9011 tp->link_config.autoneg = tp->link_config.orig_autoneg;
9012 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009013
Matt Carlsondd477002008-05-25 23:45:58 -07009014 err = tg3_setup_phy(tp, 0);
9015 if (err)
9016 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009017
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009018 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
9019 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
Matt Carlsondd477002008-05-25 23:45:58 -07009020 u32 tmp;
9021
9022 /* Clear CRC stats. */
9023 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
9024 tg3_writephy(tp, MII_TG3_TEST1,
9025 tmp | MII_TG3_TEST1_CRC_EN);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00009026 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
Matt Carlsondd477002008-05-25 23:45:58 -07009027 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009028 }
9029 }
9030
9031 __tg3_set_rx_mode(tp->dev);
9032
9033 /* Initialize receive rules. */
9034 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
9035 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
9036 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
9037 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
9038
Joe Perches63c3a662011-04-26 08:12:10 +00009039 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07009040 limit = 8;
9041 else
9042 limit = 16;
Joe Perches63c3a662011-04-26 08:12:10 +00009043 if (tg3_flag(tp, ENABLE_ASF))
Linus Torvalds1da177e2005-04-16 15:20:36 -07009044 limit -= 4;
9045 switch (limit) {
9046 case 16:
9047 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
9048 case 15:
9049 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
9050 case 14:
9051 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
9052 case 13:
9053 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
9054 case 12:
9055 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
9056 case 11:
9057 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
9058 case 10:
9059 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
9060 case 9:
9061 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
9062 case 8:
9063 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
9064 case 7:
9065 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
9066 case 6:
9067 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
9068 case 5:
9069 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
9070 case 4:
9071 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
9072 case 3:
9073 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
9074 case 2:
9075 case 1:
9076
9077 default:
9078 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07009079 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009080
Joe Perches63c3a662011-04-26 08:12:10 +00009081 if (tg3_flag(tp, ENABLE_APE))
Matt Carlson9ce768e2007-10-11 19:49:11 -07009082 /* Write our heartbeat update interval to APE. */
9083 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
9084 APE_HOST_HEARTBEAT_INT_DISABLE);
Matt Carlson0d3031d2007-10-10 18:02:43 -07009085
Linus Torvalds1da177e2005-04-16 15:20:36 -07009086 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
9087
Linus Torvalds1da177e2005-04-16 15:20:36 -07009088 return 0;
9089}
9090
9091/* Called at device open time to get the chip ready for
9092 * packet processing. Invoked with tp->lock held.
9093 */
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07009094static int tg3_init_hw(struct tg3 *tp, int reset_phy)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009095{
Linus Torvalds1da177e2005-04-16 15:20:36 -07009096 tg3_switch_clocks(tp);
9097
9098 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
9099
Matt Carlson2f751b62008-08-04 23:17:34 -07009100 return tg3_reset_hw(tp, reset_phy);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009101}
9102
9103#define TG3_STAT_ADD32(PSTAT, REG) \
9104do { u32 __val = tr32(REG); \
9105 (PSTAT)->low += __val; \
9106 if ((PSTAT)->low < __val) \
9107 (PSTAT)->high += 1; \
9108} while (0)
9109
9110static void tg3_periodic_fetch_stats(struct tg3 *tp)
9111{
9112 struct tg3_hw_stats *sp = tp->hw_stats;
9113
9114 if (!netif_carrier_ok(tp->dev))
9115 return;
9116
9117 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
9118 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
9119 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
9120 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
9121 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
9122 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
9123 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
9124 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
9125 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
9126 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
9127 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
9128 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
9129 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
9130
9131 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
9132 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
9133 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
9134 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
9135 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
9136 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
9137 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
9138 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
9139 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
9140 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
9141 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
9142 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
9143 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
9144 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
Michael Chan463d3052006-05-22 16:36:27 -07009145
9146 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
Matt Carlson310050f2011-05-19 12:12:55 +00009147 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9148 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
9149 tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
Matt Carlson4d958472011-04-20 07:57:35 +00009150 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
9151 } else {
9152 u32 val = tr32(HOSTCC_FLOW_ATTN);
9153 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
9154 if (val) {
9155 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
9156 sp->rx_discards.low += val;
9157 if (sp->rx_discards.low < val)
9158 sp->rx_discards.high += 1;
9159 }
9160 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
9161 }
Michael Chan463d3052006-05-22 16:36:27 -07009162 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009163}
9164
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00009165static void tg3_chk_missed_msi(struct tg3 *tp)
9166{
9167 u32 i;
9168
9169 for (i = 0; i < tp->irq_cnt; i++) {
9170 struct tg3_napi *tnapi = &tp->napi[i];
9171
9172 if (tg3_has_work(tnapi)) {
9173 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
9174 tnapi->last_tx_cons == tnapi->tx_cons) {
9175 if (tnapi->chk_msi_cnt < 1) {
9176 tnapi->chk_msi_cnt++;
9177 return;
9178 }
Matt Carlson7f230732011-08-31 11:44:48 +00009179 tg3_msi(0, tnapi);
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00009180 }
9181 }
9182 tnapi->chk_msi_cnt = 0;
9183 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
9184 tnapi->last_tx_cons = tnapi->tx_cons;
9185 }
9186}
9187
Linus Torvalds1da177e2005-04-16 15:20:36 -07009188static void tg3_timer(unsigned long __opaque)
9189{
9190 struct tg3 *tp = (struct tg3 *) __opaque;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009191
Matt Carlson5b190622011-11-04 09:15:04 +00009192 if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
Michael Chanf475f162006-03-27 23:20:14 -08009193 goto restart_timer;
9194
David S. Millerf47c11e2005-06-24 20:18:35 -07009195 spin_lock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009196
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00009197 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
9198 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
9199 tg3_chk_missed_msi(tp);
9200
Joe Perches63c3a662011-04-26 08:12:10 +00009201 if (!tg3_flag(tp, TAGGED_STATUS)) {
David S. Millerfac9b832005-05-18 22:46:34 -07009202 /* All of this garbage is because when using non-tagged
9203 * IRQ status the mailbox/status_block protocol the chip
9204 * uses with the cpu is race prone.
9205 */
Matt Carlson898a56f2009-08-28 14:02:40 +00009206 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
David S. Millerfac9b832005-05-18 22:46:34 -07009207 tw32(GRC_LOCAL_CTRL,
9208 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
9209 } else {
9210 tw32(HOSTCC_MODE, tp->coalesce_mode |
Matt Carlsonfd2ce372009-09-01 12:51:13 +00009211 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
David S. Millerfac9b832005-05-18 22:46:34 -07009212 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009213
David S. Millerfac9b832005-05-18 22:46:34 -07009214 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
David S. Millerf47c11e2005-06-24 20:18:35 -07009215 spin_unlock(&tp->lock);
Matt Carlsondb219972011-11-04 09:15:03 +00009216 tg3_reset_task_schedule(tp);
Matt Carlson5b190622011-11-04 09:15:04 +00009217 goto restart_timer;
David S. Millerfac9b832005-05-18 22:46:34 -07009218 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009219 }
9220
Linus Torvalds1da177e2005-04-16 15:20:36 -07009221 /* This part only runs once per second. */
9222 if (!--tp->timer_counter) {
Joe Perches63c3a662011-04-26 08:12:10 +00009223 if (tg3_flag(tp, 5705_PLUS))
David S. Millerfac9b832005-05-18 22:46:34 -07009224 tg3_periodic_fetch_stats(tp);
9225
Matt Carlsonb0c59432011-05-19 12:12:48 +00009226 if (tp->setlpicnt && !--tp->setlpicnt)
9227 tg3_phy_eee_enable(tp);
Matt Carlson52b02d02010-10-14 10:37:41 +00009228
Joe Perches63c3a662011-04-26 08:12:10 +00009229 if (tg3_flag(tp, USE_LINKCHG_REG)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009230 u32 mac_stat;
9231 int phy_event;
9232
9233 mac_stat = tr32(MAC_STATUS);
9234
9235 phy_event = 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009236 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009237 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
9238 phy_event = 1;
9239 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
9240 phy_event = 1;
9241
9242 if (phy_event)
9243 tg3_setup_phy(tp, 0);
Joe Perches63c3a662011-04-26 08:12:10 +00009244 } else if (tg3_flag(tp, POLL_SERDES)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009245 u32 mac_stat = tr32(MAC_STATUS);
9246 int need_setup = 0;
9247
9248 if (netif_carrier_ok(tp->dev) &&
9249 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
9250 need_setup = 1;
9251 }
Matt Carlsonbe98da62010-07-11 09:31:46 +00009252 if (!netif_carrier_ok(tp->dev) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07009253 (mac_stat & (MAC_STATUS_PCS_SYNCED |
9254 MAC_STATUS_SIGNAL_DET))) {
9255 need_setup = 1;
9256 }
9257 if (need_setup) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07009258 if (!tp->serdes_counter) {
9259 tw32_f(MAC_MODE,
9260 (tp->mac_mode &
9261 ~MAC_MODE_PORT_MODE_MASK));
9262 udelay(40);
9263 tw32_f(MAC_MODE, tp->mac_mode);
9264 udelay(40);
9265 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009266 tg3_setup_phy(tp, 0);
9267 }
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009268 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
Joe Perches63c3a662011-04-26 08:12:10 +00009269 tg3_flag(tp, 5780_CLASS)) {
Michael Chan747e8f82005-07-25 12:33:22 -07009270 tg3_serdes_parallel_detect(tp);
Matt Carlson57d8b882010-06-05 17:24:35 +00009271 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009272
9273 tp->timer_counter = tp->timer_multiplier;
9274 }
9275
Michael Chan130b8e42006-09-27 16:00:40 -07009276 /* Heartbeat is only sent once every 2 seconds.
9277 *
9278 * The heartbeat is to tell the ASF firmware that the host
9279 * driver is still alive. In the event that the OS crashes,
9280 * ASF needs to reset the hardware to free up the FIFO space
9281 * that may be filled with rx packets destined for the host.
9282 * If the FIFO is full, ASF will no longer function properly.
9283 *
9284 * Unintended resets have been reported on real time kernels
9285 * where the timer doesn't run on time. Netpoll will also have
9286 * same problem.
9287 *
9288 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
9289 * to check the ring condition when the heartbeat is expiring
9290 * before doing the reset. This will prevent most unintended
9291 * resets.
9292 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07009293 if (!--tp->asf_counter) {
Joe Perches63c3a662011-04-26 08:12:10 +00009294 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
Matt Carlson7c5026a2008-05-02 16:49:29 -07009295 tg3_wait_for_event_ack(tp);
9296
Michael Chanbbadf502006-04-06 21:46:34 -07009297 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
Michael Chan130b8e42006-09-27 16:00:40 -07009298 FWCMD_NICDRV_ALIVE3);
Michael Chanbbadf502006-04-06 21:46:34 -07009299 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
Matt Carlsonc6cdf432010-04-05 10:19:26 +00009300 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
9301 TG3_FW_UPDATE_TIMEOUT_SEC);
Matt Carlson4ba526c2008-08-15 14:10:04 -07009302
9303 tg3_generate_fw_event(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009304 }
9305 tp->asf_counter = tp->asf_multiplier;
9306 }
9307
David S. Millerf47c11e2005-06-24 20:18:35 -07009308 spin_unlock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009309
Michael Chanf475f162006-03-27 23:20:14 -08009310restart_timer:
Linus Torvalds1da177e2005-04-16 15:20:36 -07009311 tp->timer.expires = jiffies + tp->timer_offset;
9312 add_timer(&tp->timer);
9313}
9314
Matt Carlson4f125f42009-09-01 12:55:02 +00009315static int tg3_request_irq(struct tg3 *tp, int irq_num)
Michael Chanfcfa0a32006-03-20 22:28:41 -08009316{
David Howells7d12e782006-10-05 14:55:46 +01009317 irq_handler_t fn;
Michael Chanfcfa0a32006-03-20 22:28:41 -08009318 unsigned long flags;
Matt Carlson4f125f42009-09-01 12:55:02 +00009319 char *name;
9320 struct tg3_napi *tnapi = &tp->napi[irq_num];
9321
9322 if (tp->irq_cnt == 1)
9323 name = tp->dev->name;
9324 else {
9325 name = &tnapi->irq_lbl[0];
9326 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
9327 name[IFNAMSIZ-1] = 0;
9328 }
Michael Chanfcfa0a32006-03-20 22:28:41 -08009329
Joe Perches63c3a662011-04-26 08:12:10 +00009330 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
Michael Chanfcfa0a32006-03-20 22:28:41 -08009331 fn = tg3_msi;
Joe Perches63c3a662011-04-26 08:12:10 +00009332 if (tg3_flag(tp, 1SHOT_MSI))
Michael Chanfcfa0a32006-03-20 22:28:41 -08009333 fn = tg3_msi_1shot;
Javier Martinez Canillasab392d22011-03-28 16:27:31 +00009334 flags = 0;
Michael Chanfcfa0a32006-03-20 22:28:41 -08009335 } else {
9336 fn = tg3_interrupt;
Joe Perches63c3a662011-04-26 08:12:10 +00009337 if (tg3_flag(tp, TAGGED_STATUS))
Michael Chanfcfa0a32006-03-20 22:28:41 -08009338 fn = tg3_interrupt_tagged;
Javier Martinez Canillasab392d22011-03-28 16:27:31 +00009339 flags = IRQF_SHARED;
Michael Chanfcfa0a32006-03-20 22:28:41 -08009340 }
Matt Carlson4f125f42009-09-01 12:55:02 +00009341
9342 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
Michael Chanfcfa0a32006-03-20 22:28:41 -08009343}
9344
Michael Chan79381092005-04-21 17:13:59 -07009345static int tg3_test_interrupt(struct tg3 *tp)
9346{
Matt Carlson09943a12009-08-28 14:01:57 +00009347 struct tg3_napi *tnapi = &tp->napi[0];
Michael Chan79381092005-04-21 17:13:59 -07009348 struct net_device *dev = tp->dev;
Michael Chanb16250e2006-09-27 16:10:14 -07009349 int err, i, intr_ok = 0;
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009350 u32 val;
Michael Chan79381092005-04-21 17:13:59 -07009351
Michael Chand4bc3922005-05-29 14:59:20 -07009352 if (!netif_running(dev))
9353 return -ENODEV;
9354
Michael Chan79381092005-04-21 17:13:59 -07009355 tg3_disable_ints(tp);
9356
Matt Carlson4f125f42009-09-01 12:55:02 +00009357 free_irq(tnapi->irq_vec, tnapi);
Michael Chan79381092005-04-21 17:13:59 -07009358
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009359 /*
9360 * Turn off MSI one shot mode. Otherwise this test has no
9361 * observable way to know whether the interrupt was delivered.
9362 */
Matt Carlson3aa1cdf2011-07-20 10:20:55 +00009363 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009364 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
9365 tw32(MSGINT_MODE, val);
9366 }
9367
Matt Carlson4f125f42009-09-01 12:55:02 +00009368 err = request_irq(tnapi->irq_vec, tg3_test_isr,
Matt Carlson09943a12009-08-28 14:01:57 +00009369 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
Michael Chan79381092005-04-21 17:13:59 -07009370 if (err)
9371 return err;
9372
Matt Carlson898a56f2009-08-28 14:02:40 +00009373 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
Michael Chan79381092005-04-21 17:13:59 -07009374 tg3_enable_ints(tp);
9375
9376 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
Matt Carlsonfd2ce372009-09-01 12:51:13 +00009377 tnapi->coal_now);
Michael Chan79381092005-04-21 17:13:59 -07009378
9379 for (i = 0; i < 5; i++) {
Michael Chanb16250e2006-09-27 16:10:14 -07009380 u32 int_mbox, misc_host_ctrl;
9381
Matt Carlson898a56f2009-08-28 14:02:40 +00009382 int_mbox = tr32_mailbox(tnapi->int_mbox);
Michael Chanb16250e2006-09-27 16:10:14 -07009383 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
9384
9385 if ((int_mbox != 0) ||
9386 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
9387 intr_ok = 1;
Michael Chan79381092005-04-21 17:13:59 -07009388 break;
Michael Chanb16250e2006-09-27 16:10:14 -07009389 }
9390
Matt Carlson3aa1cdf2011-07-20 10:20:55 +00009391 if (tg3_flag(tp, 57765_PLUS) &&
9392 tnapi->hw_status->status_tag != tnapi->last_tag)
9393 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
9394
Michael Chan79381092005-04-21 17:13:59 -07009395 msleep(10);
9396 }
9397
9398 tg3_disable_ints(tp);
9399
Matt Carlson4f125f42009-09-01 12:55:02 +00009400 free_irq(tnapi->irq_vec, tnapi);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009401
Matt Carlson4f125f42009-09-01 12:55:02 +00009402 err = tg3_request_irq(tp, 0);
Michael Chan79381092005-04-21 17:13:59 -07009403
9404 if (err)
9405 return err;
9406
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009407 if (intr_ok) {
9408 /* Reenable MSI one shot mode. */
Matt Carlson5b39de92011-08-31 11:44:50 +00009409 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009410 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
9411 tw32(MSGINT_MODE, val);
9412 }
Michael Chan79381092005-04-21 17:13:59 -07009413 return 0;
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009414 }
Michael Chan79381092005-04-21 17:13:59 -07009415
9416 return -EIO;
9417}
9418
9419/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
9420 * successfully restored
9421 */
9422static int tg3_test_msi(struct tg3 *tp)
9423{
Michael Chan79381092005-04-21 17:13:59 -07009424 int err;
9425 u16 pci_cmd;
9426
Joe Perches63c3a662011-04-26 08:12:10 +00009427 if (!tg3_flag(tp, USING_MSI))
Michael Chan79381092005-04-21 17:13:59 -07009428 return 0;
9429
9430 /* Turn off SERR reporting in case MSI terminates with Master
9431 * Abort.
9432 */
9433 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
9434 pci_write_config_word(tp->pdev, PCI_COMMAND,
9435 pci_cmd & ~PCI_COMMAND_SERR);
9436
9437 err = tg3_test_interrupt(tp);
9438
9439 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
9440
9441 if (!err)
9442 return 0;
9443
9444 /* other failures */
9445 if (err != -EIO)
9446 return err;
9447
9448 /* MSI test failed, go back to INTx mode */
Matt Carlson5129c3a2010-04-05 10:19:23 +00009449 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
9450 "to INTx mode. Please report this failure to the PCI "
9451 "maintainer and include system chipset information\n");
Michael Chan79381092005-04-21 17:13:59 -07009452
Matt Carlson4f125f42009-09-01 12:55:02 +00009453 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
Matt Carlson09943a12009-08-28 14:01:57 +00009454
Michael Chan79381092005-04-21 17:13:59 -07009455 pci_disable_msi(tp->pdev);
9456
Joe Perches63c3a662011-04-26 08:12:10 +00009457 tg3_flag_clear(tp, USING_MSI);
Andre Detschdc8bf1b2010-04-26 07:27:07 +00009458 tp->napi[0].irq_vec = tp->pdev->irq;
Michael Chan79381092005-04-21 17:13:59 -07009459
Matt Carlson4f125f42009-09-01 12:55:02 +00009460 err = tg3_request_irq(tp, 0);
Michael Chan79381092005-04-21 17:13:59 -07009461 if (err)
9462 return err;
9463
9464 /* Need to reset the chip because the MSI cycle may have terminated
9465 * with Master Abort.
9466 */
David S. Millerf47c11e2005-06-24 20:18:35 -07009467 tg3_full_lock(tp, 1);
Michael Chan79381092005-04-21 17:13:59 -07009468
Michael Chan944d9802005-05-29 14:57:48 -07009469 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07009470 err = tg3_init_hw(tp, 1);
Michael Chan79381092005-04-21 17:13:59 -07009471
David S. Millerf47c11e2005-06-24 20:18:35 -07009472 tg3_full_unlock(tp);
Michael Chan79381092005-04-21 17:13:59 -07009473
9474 if (err)
Matt Carlson4f125f42009-09-01 12:55:02 +00009475 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
Michael Chan79381092005-04-21 17:13:59 -07009476
9477 return err;
9478}
9479
Matt Carlson9e9fd122009-01-19 16:57:45 -08009480static int tg3_request_firmware(struct tg3 *tp)
9481{
9482 const __be32 *fw_data;
9483
9484 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
Joe Perches05dbe002010-02-17 19:44:19 +00009485 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
9486 tp->fw_needed);
Matt Carlson9e9fd122009-01-19 16:57:45 -08009487 return -ENOENT;
9488 }
9489
9490 fw_data = (void *)tp->fw->data;
9491
9492 /* Firmware blob starts with version numbers, followed by
9493 * start address and _full_ length including BSS sections
9494 * (which must be longer than the actual data, of course
9495 */
9496
9497 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
9498 if (tp->fw_len < (tp->fw->size - 12)) {
Joe Perches05dbe002010-02-17 19:44:19 +00009499 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
9500 tp->fw_len, tp->fw_needed);
Matt Carlson9e9fd122009-01-19 16:57:45 -08009501 release_firmware(tp->fw);
9502 tp->fw = NULL;
9503 return -EINVAL;
9504 }
9505
9506 /* We no longer need firmware; we have it. */
9507 tp->fw_needed = NULL;
9508 return 0;
9509}
9510
Matt Carlson679563f2009-09-01 12:55:46 +00009511static bool tg3_enable_msix(struct tg3 *tp)
9512{
9513 int i, rc, cpus = num_online_cpus();
9514 struct msix_entry msix_ent[tp->irq_max];
9515
9516 if (cpus == 1)
9517 /* Just fallback to the simpler MSI mode. */
9518 return false;
9519
9520 /*
9521 * We want as many rx rings enabled as there are cpus.
9522 * The first MSIX vector only deals with link interrupts, etc,
9523 * so we add one to the number of vectors we are requesting.
9524 */
9525 tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
9526
9527 for (i = 0; i < tp->irq_max; i++) {
9528 msix_ent[i].entry = i;
9529 msix_ent[i].vector = 0;
9530 }
9531
9532 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
Matt Carlson2430b032010-06-05 17:24:34 +00009533 if (rc < 0) {
9534 return false;
9535 } else if (rc != 0) {
Matt Carlson679563f2009-09-01 12:55:46 +00009536 if (pci_enable_msix(tp->pdev, msix_ent, rc))
9537 return false;
Joe Perches05dbe002010-02-17 19:44:19 +00009538 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
9539 tp->irq_cnt, rc);
Matt Carlson679563f2009-09-01 12:55:46 +00009540 tp->irq_cnt = rc;
9541 }
9542
9543 for (i = 0; i < tp->irq_max; i++)
9544 tp->napi[i].irq_vec = msix_ent[i].vector;
9545
Ben Hutchings2ddaad32010-09-27 22:11:51 -07009546 netif_set_real_num_tx_queues(tp->dev, 1);
9547 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
9548 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
9549 pci_disable_msix(tp->pdev);
9550 return false;
9551 }
Matt Carlsonb92b9042010-11-24 08:31:51 +00009552
9553 if (tp->irq_cnt > 1) {
Joe Perches63c3a662011-04-26 08:12:10 +00009554 tg3_flag_set(tp, ENABLE_RSS);
Matt Carlsond78b59f2011-04-05 14:22:46 +00009555
9556 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
9557 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
Joe Perches63c3a662011-04-26 08:12:10 +00009558 tg3_flag_set(tp, ENABLE_TSS);
Matt Carlsonb92b9042010-11-24 08:31:51 +00009559 netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
9560 }
9561 }
Matt Carlson2430b032010-06-05 17:24:34 +00009562
Matt Carlson679563f2009-09-01 12:55:46 +00009563 return true;
9564}
9565
Matt Carlson07b01732009-08-28 14:01:15 +00009566static void tg3_ints_init(struct tg3 *tp)
9567{
Joe Perches63c3a662011-04-26 08:12:10 +00009568 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
9569 !tg3_flag(tp, TAGGED_STATUS)) {
Matt Carlson07b01732009-08-28 14:01:15 +00009570 /* All MSI supporting chips should support tagged
9571 * status. Assert that this is the case.
9572 */
Matt Carlson5129c3a2010-04-05 10:19:23 +00009573 netdev_warn(tp->dev,
9574 "MSI without TAGGED_STATUS? Not using MSI\n");
Matt Carlson679563f2009-09-01 12:55:46 +00009575 goto defcfg;
Matt Carlson07b01732009-08-28 14:01:15 +00009576 }
Matt Carlson4f125f42009-09-01 12:55:02 +00009577
Joe Perches63c3a662011-04-26 08:12:10 +00009578 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
9579 tg3_flag_set(tp, USING_MSIX);
9580 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
9581 tg3_flag_set(tp, USING_MSI);
Matt Carlson679563f2009-09-01 12:55:46 +00009582
Joe Perches63c3a662011-04-26 08:12:10 +00009583 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
Matt Carlson679563f2009-09-01 12:55:46 +00009584 u32 msi_mode = tr32(MSGINT_MODE);
Joe Perches63c3a662011-04-26 08:12:10 +00009585 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
Matt Carlsonbaf8a942009-09-01 13:13:00 +00009586 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
Matt Carlson5b39de92011-08-31 11:44:50 +00009587 if (!tg3_flag(tp, 1SHOT_MSI))
9588 msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
Matt Carlson679563f2009-09-01 12:55:46 +00009589 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
9590 }
9591defcfg:
Joe Perches63c3a662011-04-26 08:12:10 +00009592 if (!tg3_flag(tp, USING_MSIX)) {
Matt Carlson679563f2009-09-01 12:55:46 +00009593 tp->irq_cnt = 1;
9594 tp->napi[0].irq_vec = tp->pdev->irq;
Ben Hutchings2ddaad32010-09-27 22:11:51 -07009595 netif_set_real_num_tx_queues(tp->dev, 1);
Matt Carlson85407882010-10-06 13:40:58 -07009596 netif_set_real_num_rx_queues(tp->dev, 1);
Matt Carlson679563f2009-09-01 12:55:46 +00009597 }
Matt Carlson07b01732009-08-28 14:01:15 +00009598}
9599
9600static void tg3_ints_fini(struct tg3 *tp)
9601{
Joe Perches63c3a662011-04-26 08:12:10 +00009602 if (tg3_flag(tp, USING_MSIX))
Matt Carlson679563f2009-09-01 12:55:46 +00009603 pci_disable_msix(tp->pdev);
Joe Perches63c3a662011-04-26 08:12:10 +00009604 else if (tg3_flag(tp, USING_MSI))
Matt Carlson679563f2009-09-01 12:55:46 +00009605 pci_disable_msi(tp->pdev);
Joe Perches63c3a662011-04-26 08:12:10 +00009606 tg3_flag_clear(tp, USING_MSI);
9607 tg3_flag_clear(tp, USING_MSIX);
9608 tg3_flag_clear(tp, ENABLE_RSS);
9609 tg3_flag_clear(tp, ENABLE_TSS);
Matt Carlson07b01732009-08-28 14:01:15 +00009610}
9611
Linus Torvalds1da177e2005-04-16 15:20:36 -07009612static int tg3_open(struct net_device *dev)
9613{
9614 struct tg3 *tp = netdev_priv(dev);
Matt Carlson4f125f42009-09-01 12:55:02 +00009615 int i, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009616
Matt Carlson9e9fd122009-01-19 16:57:45 -08009617 if (tp->fw_needed) {
9618 err = tg3_request_firmware(tp);
9619 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9620 if (err)
9621 return err;
9622 } else if (err) {
Joe Perches05dbe002010-02-17 19:44:19 +00009623 netdev_warn(tp->dev, "TSO capability disabled\n");
Joe Perches63c3a662011-04-26 08:12:10 +00009624 tg3_flag_clear(tp, TSO_CAPABLE);
9625 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
Joe Perches05dbe002010-02-17 19:44:19 +00009626 netdev_notice(tp->dev, "TSO capability restored\n");
Joe Perches63c3a662011-04-26 08:12:10 +00009627 tg3_flag_set(tp, TSO_CAPABLE);
Matt Carlson9e9fd122009-01-19 16:57:45 -08009628 }
9629 }
9630
Michael Chanc49a1562006-12-17 17:07:29 -08009631 netif_carrier_off(tp->dev);
9632
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00009633 err = tg3_power_up(tp);
Matt Carlson2f751b62008-08-04 23:17:34 -07009634 if (err)
Michael Chanbc1c7562006-03-20 17:48:03 -08009635 return err;
Matt Carlson2f751b62008-08-04 23:17:34 -07009636
9637 tg3_full_lock(tp, 0);
Michael Chanbc1c7562006-03-20 17:48:03 -08009638
Linus Torvalds1da177e2005-04-16 15:20:36 -07009639 tg3_disable_ints(tp);
Joe Perches63c3a662011-04-26 08:12:10 +00009640 tg3_flag_clear(tp, INIT_COMPLETE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009641
David S. Millerf47c11e2005-06-24 20:18:35 -07009642 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009643
Matt Carlson679563f2009-09-01 12:55:46 +00009644 /*
9645 * Setup interrupts first so we know how
9646 * many NAPI resources to allocate
9647 */
9648 tg3_ints_init(tp);
9649
Linus Torvalds1da177e2005-04-16 15:20:36 -07009650 /* The placement of this call is tied
9651 * to the setup and use of Host TX descriptors.
9652 */
9653 err = tg3_alloc_consistent(tp);
9654 if (err)
Matt Carlson679563f2009-09-01 12:55:46 +00009655 goto err_out1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009656
Matt Carlson66cfd1b2010-09-30 10:34:30 +00009657 tg3_napi_init(tp);
9658
Matt Carlsonfed97812009-09-01 13:10:19 +00009659 tg3_napi_enable(tp);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07009660
Matt Carlson4f125f42009-09-01 12:55:02 +00009661 for (i = 0; i < tp->irq_cnt; i++) {
9662 struct tg3_napi *tnapi = &tp->napi[i];
9663 err = tg3_request_irq(tp, i);
9664 if (err) {
Matt Carlson5bc09182011-11-04 09:15:01 +00009665 for (i--; i >= 0; i--) {
9666 tnapi = &tp->napi[i];
Matt Carlson4f125f42009-09-01 12:55:02 +00009667 free_irq(tnapi->irq_vec, tnapi);
Matt Carlson5bc09182011-11-04 09:15:01 +00009668 }
9669 goto err_out2;
Matt Carlson4f125f42009-09-01 12:55:02 +00009670 }
9671 }
Matt Carlson07b01732009-08-28 14:01:15 +00009672
David S. Millerf47c11e2005-06-24 20:18:35 -07009673 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009674
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07009675 err = tg3_init_hw(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009676 if (err) {
Michael Chan944d9802005-05-29 14:57:48 -07009677 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009678 tg3_free_rings(tp);
9679 } else {
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00009680 if (tg3_flag(tp, TAGGED_STATUS) &&
9681 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9682 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765)
David S. Millerfac9b832005-05-18 22:46:34 -07009683 tp->timer_offset = HZ;
9684 else
9685 tp->timer_offset = HZ / 10;
9686
9687 BUG_ON(tp->timer_offset > HZ);
9688 tp->timer_counter = tp->timer_multiplier =
9689 (HZ / tp->timer_offset);
9690 tp->asf_counter = tp->asf_multiplier =
Michael Chan28fbef72005-10-26 15:48:35 -07009691 ((HZ / tp->timer_offset) * 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009692
9693 init_timer(&tp->timer);
9694 tp->timer.expires = jiffies + tp->timer_offset;
9695 tp->timer.data = (unsigned long) tp;
9696 tp->timer.function = tg3_timer;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009697 }
9698
David S. Millerf47c11e2005-06-24 20:18:35 -07009699 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009700
Matt Carlson07b01732009-08-28 14:01:15 +00009701 if (err)
Matt Carlson679563f2009-09-01 12:55:46 +00009702 goto err_out3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009703
Joe Perches63c3a662011-04-26 08:12:10 +00009704 if (tg3_flag(tp, USING_MSI)) {
Michael Chan79381092005-04-21 17:13:59 -07009705 err = tg3_test_msi(tp);
David S. Millerfac9b832005-05-18 22:46:34 -07009706
Michael Chan79381092005-04-21 17:13:59 -07009707 if (err) {
David S. Millerf47c11e2005-06-24 20:18:35 -07009708 tg3_full_lock(tp, 0);
Michael Chan944d9802005-05-29 14:57:48 -07009709 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Michael Chan79381092005-04-21 17:13:59 -07009710 tg3_free_rings(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -07009711 tg3_full_unlock(tp);
Michael Chan79381092005-04-21 17:13:59 -07009712
Matt Carlson679563f2009-09-01 12:55:46 +00009713 goto err_out2;
Michael Chan79381092005-04-21 17:13:59 -07009714 }
Michael Chanfcfa0a32006-03-20 22:28:41 -08009715
Joe Perches63c3a662011-04-26 08:12:10 +00009716 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009717 u32 val = tr32(PCIE_TRANSACTION_CFG);
Michael Chanfcfa0a32006-03-20 22:28:41 -08009718
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009719 tw32(PCIE_TRANSACTION_CFG,
9720 val | PCIE_TRANS_CFG_1SHOT_MSI);
Michael Chanfcfa0a32006-03-20 22:28:41 -08009721 }
Michael Chan79381092005-04-21 17:13:59 -07009722 }
9723
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009724 tg3_phy_start(tp);
9725
David S. Millerf47c11e2005-06-24 20:18:35 -07009726 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009727
Michael Chan79381092005-04-21 17:13:59 -07009728 add_timer(&tp->timer);
Joe Perches63c3a662011-04-26 08:12:10 +00009729 tg3_flag_set(tp, INIT_COMPLETE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009730 tg3_enable_ints(tp);
9731
David S. Millerf47c11e2005-06-24 20:18:35 -07009732 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009733
Matt Carlsonfe5f5782009-09-01 13:09:39 +00009734 netif_tx_start_all_queues(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009735
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00009736 /*
9737 * Reset loopback feature if it was turned on while the device was down
9738 * make sure that it's installed properly now.
9739 */
9740 if (dev->features & NETIF_F_LOOPBACK)
9741 tg3_set_loopback(dev, dev->features);
9742
Linus Torvalds1da177e2005-04-16 15:20:36 -07009743 return 0;
Matt Carlson07b01732009-08-28 14:01:15 +00009744
Matt Carlson679563f2009-09-01 12:55:46 +00009745err_out3:
Matt Carlson4f125f42009-09-01 12:55:02 +00009746 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9747 struct tg3_napi *tnapi = &tp->napi[i];
9748 free_irq(tnapi->irq_vec, tnapi);
9749 }
Matt Carlson07b01732009-08-28 14:01:15 +00009750
Matt Carlson679563f2009-09-01 12:55:46 +00009751err_out2:
Matt Carlsonfed97812009-09-01 13:10:19 +00009752 tg3_napi_disable(tp);
Matt Carlson66cfd1b2010-09-30 10:34:30 +00009753 tg3_napi_fini(tp);
Matt Carlson07b01732009-08-28 14:01:15 +00009754 tg3_free_consistent(tp);
Matt Carlson679563f2009-09-01 12:55:46 +00009755
9756err_out1:
9757 tg3_ints_fini(tp);
Matt Carlsoncd0d7222011-07-13 09:27:33 +00009758 tg3_frob_aux_power(tp, false);
9759 pci_set_power_state(tp->pdev, PCI_D3hot);
Matt Carlson07b01732009-08-28 14:01:15 +00009760 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009761}
9762
Eric Dumazet511d2222010-07-07 20:44:24 +00009763static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
9764 struct rtnl_link_stats64 *);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009765static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
9766
9767static int tg3_close(struct net_device *dev)
9768{
Matt Carlson4f125f42009-09-01 12:55:02 +00009769 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009770 struct tg3 *tp = netdev_priv(dev);
9771
Matt Carlsonfed97812009-09-01 13:10:19 +00009772 tg3_napi_disable(tp);
Matt Carlsondb219972011-11-04 09:15:03 +00009773 tg3_reset_task_cancel(tp);
Michael Chan7faa0062006-02-02 17:29:28 -08009774
Matt Carlsonfe5f5782009-09-01 13:09:39 +00009775 netif_tx_stop_all_queues(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009776
9777 del_timer_sync(&tp->timer);
9778
Matt Carlson24bb4fb2009-10-05 17:55:29 +00009779 tg3_phy_stop(tp);
9780
David S. Millerf47c11e2005-06-24 20:18:35 -07009781 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009782
9783 tg3_disable_ints(tp);
9784
Michael Chan944d9802005-05-29 14:57:48 -07009785 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009786 tg3_free_rings(tp);
Joe Perches63c3a662011-04-26 08:12:10 +00009787 tg3_flag_clear(tp, INIT_COMPLETE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009788
David S. Millerf47c11e2005-06-24 20:18:35 -07009789 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009790
Matt Carlson4f125f42009-09-01 12:55:02 +00009791 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9792 struct tg3_napi *tnapi = &tp->napi[i];
9793 free_irq(tnapi->irq_vec, tnapi);
9794 }
Matt Carlson07b01732009-08-28 14:01:15 +00009795
9796 tg3_ints_fini(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009797
Eric Dumazet511d2222010-07-07 20:44:24 +00009798 tg3_get_stats64(tp->dev, &tp->net_stats_prev);
9799
Linus Torvalds1da177e2005-04-16 15:20:36 -07009800 memcpy(&tp->estats_prev, tg3_get_estats(tp),
9801 sizeof(tp->estats_prev));
9802
Matt Carlson66cfd1b2010-09-30 10:34:30 +00009803 tg3_napi_fini(tp);
9804
Linus Torvalds1da177e2005-04-16 15:20:36 -07009805 tg3_free_consistent(tp);
9806
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00009807 tg3_power_down(tp);
Michael Chanbc1c7562006-03-20 17:48:03 -08009808
9809 netif_carrier_off(tp->dev);
9810
Linus Torvalds1da177e2005-04-16 15:20:36 -07009811 return 0;
9812}
9813
Eric Dumazet511d2222010-07-07 20:44:24 +00009814static inline u64 get_stat64(tg3_stat64_t *val)
Stefan Buehler816f8b82008-08-15 14:10:54 -07009815{
9816 return ((u64)val->high << 32) | ((u64)val->low);
9817}
9818
Eric Dumazet511d2222010-07-07 20:44:24 +00009819static u64 calc_crc_errors(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009820{
9821 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9822
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009823 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07009824 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
9825 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009826 u32 val;
9827
David S. Millerf47c11e2005-06-24 20:18:35 -07009828 spin_lock_bh(&tp->lock);
Michael Chan569a5df2007-02-13 12:18:15 -08009829 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9830 tg3_writephy(tp, MII_TG3_TEST1,
9831 val | MII_TG3_TEST1_CRC_EN);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00009832 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009833 } else
9834 val = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07009835 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009836
9837 tp->phy_crc_errors += val;
9838
9839 return tp->phy_crc_errors;
9840 }
9841
9842 return get_stat64(&hw_stats->rx_fcs_errors);
9843}
9844
9845#define ESTAT_ADD(member) \
9846 estats->member = old_estats->member + \
Eric Dumazet511d2222010-07-07 20:44:24 +00009847 get_stat64(&hw_stats->member)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009848
9849static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
9850{
9851 struct tg3_ethtool_stats *estats = &tp->estats;
9852 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9853 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9854
9855 if (!hw_stats)
9856 return old_estats;
9857
9858 ESTAT_ADD(rx_octets);
9859 ESTAT_ADD(rx_fragments);
9860 ESTAT_ADD(rx_ucast_packets);
9861 ESTAT_ADD(rx_mcast_packets);
9862 ESTAT_ADD(rx_bcast_packets);
9863 ESTAT_ADD(rx_fcs_errors);
9864 ESTAT_ADD(rx_align_errors);
9865 ESTAT_ADD(rx_xon_pause_rcvd);
9866 ESTAT_ADD(rx_xoff_pause_rcvd);
9867 ESTAT_ADD(rx_mac_ctrl_rcvd);
9868 ESTAT_ADD(rx_xoff_entered);
9869 ESTAT_ADD(rx_frame_too_long_errors);
9870 ESTAT_ADD(rx_jabbers);
9871 ESTAT_ADD(rx_undersize_packets);
9872 ESTAT_ADD(rx_in_length_errors);
9873 ESTAT_ADD(rx_out_length_errors);
9874 ESTAT_ADD(rx_64_or_less_octet_packets);
9875 ESTAT_ADD(rx_65_to_127_octet_packets);
9876 ESTAT_ADD(rx_128_to_255_octet_packets);
9877 ESTAT_ADD(rx_256_to_511_octet_packets);
9878 ESTAT_ADD(rx_512_to_1023_octet_packets);
9879 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9880 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9881 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9882 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9883 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9884
9885 ESTAT_ADD(tx_octets);
9886 ESTAT_ADD(tx_collisions);
9887 ESTAT_ADD(tx_xon_sent);
9888 ESTAT_ADD(tx_xoff_sent);
9889 ESTAT_ADD(tx_flow_control);
9890 ESTAT_ADD(tx_mac_errors);
9891 ESTAT_ADD(tx_single_collisions);
9892 ESTAT_ADD(tx_mult_collisions);
9893 ESTAT_ADD(tx_deferred);
9894 ESTAT_ADD(tx_excessive_collisions);
9895 ESTAT_ADD(tx_late_collisions);
9896 ESTAT_ADD(tx_collide_2times);
9897 ESTAT_ADD(tx_collide_3times);
9898 ESTAT_ADD(tx_collide_4times);
9899 ESTAT_ADD(tx_collide_5times);
9900 ESTAT_ADD(tx_collide_6times);
9901 ESTAT_ADD(tx_collide_7times);
9902 ESTAT_ADD(tx_collide_8times);
9903 ESTAT_ADD(tx_collide_9times);
9904 ESTAT_ADD(tx_collide_10times);
9905 ESTAT_ADD(tx_collide_11times);
9906 ESTAT_ADD(tx_collide_12times);
9907 ESTAT_ADD(tx_collide_13times);
9908 ESTAT_ADD(tx_collide_14times);
9909 ESTAT_ADD(tx_collide_15times);
9910 ESTAT_ADD(tx_ucast_packets);
9911 ESTAT_ADD(tx_mcast_packets);
9912 ESTAT_ADD(tx_bcast_packets);
9913 ESTAT_ADD(tx_carrier_sense_errors);
9914 ESTAT_ADD(tx_discards);
9915 ESTAT_ADD(tx_errors);
9916
9917 ESTAT_ADD(dma_writeq_full);
9918 ESTAT_ADD(dma_write_prioq_full);
9919 ESTAT_ADD(rxbds_empty);
9920 ESTAT_ADD(rx_discards);
9921 ESTAT_ADD(rx_errors);
9922 ESTAT_ADD(rx_threshold_hit);
9923
9924 ESTAT_ADD(dma_readq_full);
9925 ESTAT_ADD(dma_read_prioq_full);
9926 ESTAT_ADD(tx_comp_queue_full);
9927
9928 ESTAT_ADD(ring_set_send_prod_index);
9929 ESTAT_ADD(ring_status_update);
9930 ESTAT_ADD(nic_irqs);
9931 ESTAT_ADD(nic_avoided_irqs);
9932 ESTAT_ADD(nic_tx_threshold_hit);
9933
Matt Carlson4452d092011-05-19 12:12:51 +00009934 ESTAT_ADD(mbuf_lwm_thresh_hit);
9935
Linus Torvalds1da177e2005-04-16 15:20:36 -07009936 return estats;
9937}
9938
Eric Dumazet511d2222010-07-07 20:44:24 +00009939static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
9940 struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009941{
9942 struct tg3 *tp = netdev_priv(dev);
Eric Dumazet511d2222010-07-07 20:44:24 +00009943 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009944 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9945
9946 if (!hw_stats)
9947 return old_stats;
9948
9949 stats->rx_packets = old_stats->rx_packets +
9950 get_stat64(&hw_stats->rx_ucast_packets) +
9951 get_stat64(&hw_stats->rx_mcast_packets) +
9952 get_stat64(&hw_stats->rx_bcast_packets);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009953
Linus Torvalds1da177e2005-04-16 15:20:36 -07009954 stats->tx_packets = old_stats->tx_packets +
9955 get_stat64(&hw_stats->tx_ucast_packets) +
9956 get_stat64(&hw_stats->tx_mcast_packets) +
9957 get_stat64(&hw_stats->tx_bcast_packets);
9958
9959 stats->rx_bytes = old_stats->rx_bytes +
9960 get_stat64(&hw_stats->rx_octets);
9961 stats->tx_bytes = old_stats->tx_bytes +
9962 get_stat64(&hw_stats->tx_octets);
9963
9964 stats->rx_errors = old_stats->rx_errors +
John W. Linville4f63b872005-09-12 14:43:18 -07009965 get_stat64(&hw_stats->rx_errors);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009966 stats->tx_errors = old_stats->tx_errors +
9967 get_stat64(&hw_stats->tx_errors) +
9968 get_stat64(&hw_stats->tx_mac_errors) +
9969 get_stat64(&hw_stats->tx_carrier_sense_errors) +
9970 get_stat64(&hw_stats->tx_discards);
9971
9972 stats->multicast = old_stats->multicast +
9973 get_stat64(&hw_stats->rx_mcast_packets);
9974 stats->collisions = old_stats->collisions +
9975 get_stat64(&hw_stats->tx_collisions);
9976
9977 stats->rx_length_errors = old_stats->rx_length_errors +
9978 get_stat64(&hw_stats->rx_frame_too_long_errors) +
9979 get_stat64(&hw_stats->rx_undersize_packets);
9980
9981 stats->rx_over_errors = old_stats->rx_over_errors +
9982 get_stat64(&hw_stats->rxbds_empty);
9983 stats->rx_frame_errors = old_stats->rx_frame_errors +
9984 get_stat64(&hw_stats->rx_align_errors);
9985 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
9986 get_stat64(&hw_stats->tx_discards);
9987 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
9988 get_stat64(&hw_stats->tx_carrier_sense_errors);
9989
9990 stats->rx_crc_errors = old_stats->rx_crc_errors +
9991 calc_crc_errors(tp);
9992
John W. Linville4f63b872005-09-12 14:43:18 -07009993 stats->rx_missed_errors = old_stats->rx_missed_errors +
9994 get_stat64(&hw_stats->rx_discards);
9995
Eric Dumazetb0057c52010-10-10 19:55:52 +00009996 stats->rx_dropped = tp->rx_dropped;
Eric Dumazet48855432011-10-24 07:53:03 +00009997 stats->tx_dropped = tp->tx_dropped;
Eric Dumazetb0057c52010-10-10 19:55:52 +00009998
Linus Torvalds1da177e2005-04-16 15:20:36 -07009999 return stats;
10000}
10001
10002static inline u32 calc_crc(unsigned char *buf, int len)
10003{
10004 u32 reg;
10005 u32 tmp;
10006 int j, k;
10007
10008 reg = 0xffffffff;
10009
10010 for (j = 0; j < len; j++) {
10011 reg ^= buf[j];
10012
10013 for (k = 0; k < 8; k++) {
10014 tmp = reg & 0x01;
10015
10016 reg >>= 1;
10017
Matt Carlson859a5882010-04-05 10:19:28 +000010018 if (tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010019 reg ^= 0xedb88320;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010020 }
10021 }
10022
10023 return ~reg;
10024}
10025
10026static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
10027{
10028 /* accept or reject all multicast frames */
10029 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
10030 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
10031 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
10032 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
10033}
10034
10035static void __tg3_set_rx_mode(struct net_device *dev)
10036{
10037 struct tg3 *tp = netdev_priv(dev);
10038 u32 rx_mode;
10039
10040 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
10041 RX_MODE_KEEP_VLAN_TAG);
10042
Matt Carlsonbf933c82011-01-25 15:58:49 +000010043#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010044 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
10045 * flag clear.
10046 */
Joe Perches63c3a662011-04-26 08:12:10 +000010047 if (!tg3_flag(tp, ENABLE_ASF))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010048 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
10049#endif
10050
10051 if (dev->flags & IFF_PROMISC) {
10052 /* Promiscuous mode. */
10053 rx_mode |= RX_MODE_PROMISC;
10054 } else if (dev->flags & IFF_ALLMULTI) {
10055 /* Accept all multicast. */
Matt Carlsonde6f31e2010-04-12 06:58:30 +000010056 tg3_set_multi(tp, 1);
Jiri Pirko4cd24ea2010-02-08 04:30:35 +000010057 } else if (netdev_mc_empty(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010058 /* Reject all multicast. */
Matt Carlsonde6f31e2010-04-12 06:58:30 +000010059 tg3_set_multi(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010060 } else {
10061 /* Accept one or more multicast(s). */
Jiri Pirko22bedad2010-04-01 21:22:57 +000010062 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010063 u32 mc_filter[4] = { 0, };
10064 u32 regidx;
10065 u32 bit;
10066 u32 crc;
10067
Jiri Pirko22bedad2010-04-01 21:22:57 +000010068 netdev_for_each_mc_addr(ha, dev) {
10069 crc = calc_crc(ha->addr, ETH_ALEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010070 bit = ~crc & 0x7f;
10071 regidx = (bit & 0x60) >> 5;
10072 bit &= 0x1f;
10073 mc_filter[regidx] |= (1 << bit);
10074 }
10075
10076 tw32(MAC_HASH_REG_0, mc_filter[0]);
10077 tw32(MAC_HASH_REG_1, mc_filter[1]);
10078 tw32(MAC_HASH_REG_2, mc_filter[2]);
10079 tw32(MAC_HASH_REG_3, mc_filter[3]);
10080 }
10081
10082 if (rx_mode != tp->rx_mode) {
10083 tp->rx_mode = rx_mode;
10084 tw32_f(MAC_RX_MODE, rx_mode);
10085 udelay(10);
10086 }
10087}
10088
10089static void tg3_set_rx_mode(struct net_device *dev)
10090{
10091 struct tg3 *tp = netdev_priv(dev);
10092
Michael Chane75f7c92006-03-20 21:33:26 -080010093 if (!netif_running(dev))
10094 return;
10095
David S. Millerf47c11e2005-06-24 20:18:35 -070010096 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010097 __tg3_set_rx_mode(dev);
David S. Millerf47c11e2005-06-24 20:18:35 -070010098 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010099}
10100
Linus Torvalds1da177e2005-04-16 15:20:36 -070010101static int tg3_get_regs_len(struct net_device *dev)
10102{
Matt Carlson97bd8e42011-04-13 11:05:04 +000010103 return TG3_REG_BLK_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010104}
10105
10106static void tg3_get_regs(struct net_device *dev,
10107 struct ethtool_regs *regs, void *_p)
10108{
Linus Torvalds1da177e2005-04-16 15:20:36 -070010109 struct tg3 *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010110
10111 regs->version = 0;
10112
Matt Carlson97bd8e42011-04-13 11:05:04 +000010113 memset(_p, 0, TG3_REG_BLK_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010114
Matt Carlson80096062010-08-02 11:26:06 +000010115 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Michael Chanbc1c7562006-03-20 17:48:03 -080010116 return;
10117
David S. Millerf47c11e2005-06-24 20:18:35 -070010118 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010119
Matt Carlson97bd8e42011-04-13 11:05:04 +000010120 tg3_dump_legacy_regs(tp, (u32 *)_p);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010121
David S. Millerf47c11e2005-06-24 20:18:35 -070010122 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010123}
10124
10125static int tg3_get_eeprom_len(struct net_device *dev)
10126{
10127 struct tg3 *tp = netdev_priv(dev);
10128
10129 return tp->nvram_size;
10130}
10131
Linus Torvalds1da177e2005-04-16 15:20:36 -070010132static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10133{
10134 struct tg3 *tp = netdev_priv(dev);
10135 int ret;
10136 u8 *pd;
Al Virob9fc7dc2007-12-17 22:59:57 -080010137 u32 i, offset, len, b_offset, b_count;
Matt Carlsona9dc5292009-02-25 14:25:30 +000010138 __be32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010139
Joe Perches63c3a662011-04-26 08:12:10 +000010140 if (tg3_flag(tp, NO_NVRAM))
Matt Carlsondf259d82009-04-20 06:57:14 +000010141 return -EINVAL;
10142
Matt Carlson80096062010-08-02 11:26:06 +000010143 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Michael Chanbc1c7562006-03-20 17:48:03 -080010144 return -EAGAIN;
10145
Linus Torvalds1da177e2005-04-16 15:20:36 -070010146 offset = eeprom->offset;
10147 len = eeprom->len;
10148 eeprom->len = 0;
10149
10150 eeprom->magic = TG3_EEPROM_MAGIC;
10151
10152 if (offset & 3) {
10153 /* adjustments to start on required 4 byte boundary */
10154 b_offset = offset & 3;
10155 b_count = 4 - b_offset;
10156 if (b_count > len) {
10157 /* i.e. offset=1 len=2 */
10158 b_count = len;
10159 }
Matt Carlsona9dc5292009-02-25 14:25:30 +000010160 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010161 if (ret)
10162 return ret;
Matt Carlsonbe98da62010-07-11 09:31:46 +000010163 memcpy(data, ((char *)&val) + b_offset, b_count);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010164 len -= b_count;
10165 offset += b_count;
Matt Carlsonc6cdf432010-04-05 10:19:26 +000010166 eeprom->len += b_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010167 }
10168
Lucas De Marchi25985ed2011-03-30 22:57:33 -030010169 /* read bytes up to the last 4 byte boundary */
Linus Torvalds1da177e2005-04-16 15:20:36 -070010170 pd = &data[eeprom->len];
10171 for (i = 0; i < (len - (len & 3)); i += 4) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000010172 ret = tg3_nvram_read_be32(tp, offset + i, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010173 if (ret) {
10174 eeprom->len += i;
10175 return ret;
10176 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010177 memcpy(pd + i, &val, 4);
10178 }
10179 eeprom->len += i;
10180
10181 if (len & 3) {
10182 /* read last bytes not ending on 4 byte boundary */
10183 pd = &data[eeprom->len];
10184 b_count = len & 3;
10185 b_offset = offset + len - b_count;
Matt Carlsona9dc5292009-02-25 14:25:30 +000010186 ret = tg3_nvram_read_be32(tp, b_offset, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010187 if (ret)
10188 return ret;
Al Virob9fc7dc2007-12-17 22:59:57 -080010189 memcpy(pd, &val, b_count);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010190 eeprom->len += b_count;
10191 }
10192 return 0;
10193}
10194
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010195static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010196
10197static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10198{
10199 struct tg3 *tp = netdev_priv(dev);
10200 int ret;
Al Virob9fc7dc2007-12-17 22:59:57 -080010201 u32 offset, len, b_offset, odd_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010202 u8 *buf;
Matt Carlsona9dc5292009-02-25 14:25:30 +000010203 __be32 start, end;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010204
Matt Carlson80096062010-08-02 11:26:06 +000010205 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Michael Chanbc1c7562006-03-20 17:48:03 -080010206 return -EAGAIN;
10207
Joe Perches63c3a662011-04-26 08:12:10 +000010208 if (tg3_flag(tp, NO_NVRAM) ||
Matt Carlsondf259d82009-04-20 06:57:14 +000010209 eeprom->magic != TG3_EEPROM_MAGIC)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010210 return -EINVAL;
10211
10212 offset = eeprom->offset;
10213 len = eeprom->len;
10214
10215 if ((b_offset = (offset & 3))) {
10216 /* adjustments to start on required 4 byte boundary */
Matt Carlsona9dc5292009-02-25 14:25:30 +000010217 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010218 if (ret)
10219 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010220 len += b_offset;
10221 offset &= ~3;
Michael Chan1c8594b2005-04-21 17:12:46 -070010222 if (len < 4)
10223 len = 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010224 }
10225
10226 odd_len = 0;
Michael Chan1c8594b2005-04-21 17:12:46 -070010227 if (len & 3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010228 /* adjustments to end on required 4 byte boundary */
10229 odd_len = 1;
10230 len = (len + 3) & ~3;
Matt Carlsona9dc5292009-02-25 14:25:30 +000010231 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010232 if (ret)
10233 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010234 }
10235
10236 buf = data;
10237 if (b_offset || odd_len) {
10238 buf = kmalloc(len, GFP_KERNEL);
Andy Gospodarekab0049b2007-09-06 20:42:14 +010010239 if (!buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010240 return -ENOMEM;
10241 if (b_offset)
10242 memcpy(buf, &start, 4);
10243 if (odd_len)
10244 memcpy(buf+len-4, &end, 4);
10245 memcpy(buf + b_offset, data, eeprom->len);
10246 }
10247
10248 ret = tg3_nvram_write_block(tp, offset, len, buf);
10249
10250 if (buf != data)
10251 kfree(buf);
10252
10253 return ret;
10254}
10255
10256static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10257{
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010258 struct tg3 *tp = netdev_priv(dev);
10259
Joe Perches63c3a662011-04-26 08:12:10 +000010260 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010261 struct phy_device *phydev;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010262 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010263 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010264 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10265 return phy_ethtool_gset(phydev, cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010266 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010267
Linus Torvalds1da177e2005-04-16 15:20:36 -070010268 cmd->supported = (SUPPORTED_Autoneg);
10269
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010270 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010271 cmd->supported |= (SUPPORTED_1000baseT_Half |
10272 SUPPORTED_1000baseT_Full);
10273
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010274 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010275 cmd->supported |= (SUPPORTED_100baseT_Half |
10276 SUPPORTED_100baseT_Full |
10277 SUPPORTED_10baseT_Half |
10278 SUPPORTED_10baseT_Full |
Matt Carlson3bebab52007-11-12 21:22:40 -080010279 SUPPORTED_TP);
Karsten Keilef348142006-05-12 12:49:08 -070010280 cmd->port = PORT_TP;
10281 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010282 cmd->supported |= SUPPORTED_FIBRE;
Karsten Keilef348142006-05-12 12:49:08 -070010283 cmd->port = PORT_FIBRE;
10284 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010285
Linus Torvalds1da177e2005-04-16 15:20:36 -070010286 cmd->advertising = tp->link_config.advertising;
Matt Carlson5bb09772011-06-13 13:39:00 +000010287 if (tg3_flag(tp, PAUSE_AUTONEG)) {
10288 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
10289 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10290 cmd->advertising |= ADVERTISED_Pause;
10291 } else {
10292 cmd->advertising |= ADVERTISED_Pause |
10293 ADVERTISED_Asym_Pause;
10294 }
10295 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10296 cmd->advertising |= ADVERTISED_Asym_Pause;
10297 }
10298 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010299 if (netif_running(dev)) {
David Decotigny70739492011-04-27 18:32:40 +000010300 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010301 cmd->duplex = tp->link_config.active_duplex;
Matt Carlsone348c5e2011-11-21 15:01:20 +000010302 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
10303 if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
10304 cmd->eth_tp_mdix = ETH_TP_MDI_X;
10305 else
10306 cmd->eth_tp_mdix = ETH_TP_MDI;
10307 }
Matt Carlson64c22182010-10-14 10:37:44 +000010308 } else {
David Decotigny70739492011-04-27 18:32:40 +000010309 ethtool_cmd_speed_set(cmd, SPEED_INVALID);
Matt Carlson64c22182010-10-14 10:37:44 +000010310 cmd->duplex = DUPLEX_INVALID;
Matt Carlsone348c5e2011-11-21 15:01:20 +000010311 cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010312 }
Matt Carlson882e9792009-09-01 13:21:36 +000010313 cmd->phy_address = tp->phy_addr;
Matt Carlson7e5856b2009-02-25 14:23:01 +000010314 cmd->transceiver = XCVR_INTERNAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010315 cmd->autoneg = tp->link_config.autoneg;
10316 cmd->maxtxpkt = 0;
10317 cmd->maxrxpkt = 0;
10318 return 0;
10319}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010320
Linus Torvalds1da177e2005-04-16 15:20:36 -070010321static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10322{
10323 struct tg3 *tp = netdev_priv(dev);
David Decotigny25db0332011-04-27 18:32:39 +000010324 u32 speed = ethtool_cmd_speed(cmd);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010325
Joe Perches63c3a662011-04-26 08:12:10 +000010326 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010327 struct phy_device *phydev;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010328 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010329 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010330 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10331 return phy_ethtool_sset(phydev, cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010332 }
10333
Matt Carlson7e5856b2009-02-25 14:23:01 +000010334 if (cmd->autoneg != AUTONEG_ENABLE &&
10335 cmd->autoneg != AUTONEG_DISABLE)
Michael Chan37ff2382005-10-26 15:49:51 -070010336 return -EINVAL;
Matt Carlson7e5856b2009-02-25 14:23:01 +000010337
10338 if (cmd->autoneg == AUTONEG_DISABLE &&
10339 cmd->duplex != DUPLEX_FULL &&
10340 cmd->duplex != DUPLEX_HALF)
Michael Chan37ff2382005-10-26 15:49:51 -070010341 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010342
Matt Carlson7e5856b2009-02-25 14:23:01 +000010343 if (cmd->autoneg == AUTONEG_ENABLE) {
10344 u32 mask = ADVERTISED_Autoneg |
10345 ADVERTISED_Pause |
10346 ADVERTISED_Asym_Pause;
10347
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010348 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
Matt Carlson7e5856b2009-02-25 14:23:01 +000010349 mask |= ADVERTISED_1000baseT_Half |
10350 ADVERTISED_1000baseT_Full;
10351
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010352 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
Matt Carlson7e5856b2009-02-25 14:23:01 +000010353 mask |= ADVERTISED_100baseT_Half |
10354 ADVERTISED_100baseT_Full |
10355 ADVERTISED_10baseT_Half |
10356 ADVERTISED_10baseT_Full |
10357 ADVERTISED_TP;
10358 else
10359 mask |= ADVERTISED_FIBRE;
10360
10361 if (cmd->advertising & ~mask)
10362 return -EINVAL;
10363
10364 mask &= (ADVERTISED_1000baseT_Half |
10365 ADVERTISED_1000baseT_Full |
10366 ADVERTISED_100baseT_Half |
10367 ADVERTISED_100baseT_Full |
10368 ADVERTISED_10baseT_Half |
10369 ADVERTISED_10baseT_Full);
10370
10371 cmd->advertising &= mask;
10372 } else {
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010373 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
David Decotigny25db0332011-04-27 18:32:39 +000010374 if (speed != SPEED_1000)
Matt Carlson7e5856b2009-02-25 14:23:01 +000010375 return -EINVAL;
10376
10377 if (cmd->duplex != DUPLEX_FULL)
10378 return -EINVAL;
10379 } else {
David Decotigny25db0332011-04-27 18:32:39 +000010380 if (speed != SPEED_100 &&
10381 speed != SPEED_10)
Matt Carlson7e5856b2009-02-25 14:23:01 +000010382 return -EINVAL;
10383 }
10384 }
10385
David S. Millerf47c11e2005-06-24 20:18:35 -070010386 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010387
10388 tp->link_config.autoneg = cmd->autoneg;
10389 if (cmd->autoneg == AUTONEG_ENABLE) {
Andy Gospodarek405d8e52007-10-08 01:08:47 -070010390 tp->link_config.advertising = (cmd->advertising |
10391 ADVERTISED_Autoneg);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010392 tp->link_config.speed = SPEED_INVALID;
10393 tp->link_config.duplex = DUPLEX_INVALID;
10394 } else {
10395 tp->link_config.advertising = 0;
David Decotigny25db0332011-04-27 18:32:39 +000010396 tp->link_config.speed = speed;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010397 tp->link_config.duplex = cmd->duplex;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010398 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010399
Michael Chan24fcad62006-12-17 17:06:46 -080010400 tp->link_config.orig_speed = tp->link_config.speed;
10401 tp->link_config.orig_duplex = tp->link_config.duplex;
10402 tp->link_config.orig_autoneg = tp->link_config.autoneg;
10403
Linus Torvalds1da177e2005-04-16 15:20:36 -070010404 if (netif_running(dev))
10405 tg3_setup_phy(tp, 1);
10406
David S. Millerf47c11e2005-06-24 20:18:35 -070010407 tg3_full_unlock(tp);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010408
Linus Torvalds1da177e2005-04-16 15:20:36 -070010409 return 0;
10410}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010411
Linus Torvalds1da177e2005-04-16 15:20:36 -070010412static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
10413{
10414 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010415
Rick Jones68aad782011-11-07 13:29:27 +000010416 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
10417 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
10418 strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
10419 strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
Linus Torvalds1da177e2005-04-16 15:20:36 -070010420}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010421
Linus Torvalds1da177e2005-04-16 15:20:36 -070010422static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10423{
10424 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010425
Joe Perches63c3a662011-04-26 08:12:10 +000010426 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
Gary Zambranoa85feb82007-05-05 11:52:19 -070010427 wol->supported = WAKE_MAGIC;
10428 else
10429 wol->supported = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010430 wol->wolopts = 0;
Joe Perches63c3a662011-04-26 08:12:10 +000010431 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010432 wol->wolopts = WAKE_MAGIC;
10433 memset(&wol->sopass, 0, sizeof(wol->sopass));
10434}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010435
Linus Torvalds1da177e2005-04-16 15:20:36 -070010436static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10437{
10438 struct tg3 *tp = netdev_priv(dev);
Rafael J. Wysocki12dac072008-07-30 16:37:33 -070010439 struct device *dp = &tp->pdev->dev;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010440
Linus Torvalds1da177e2005-04-16 15:20:36 -070010441 if (wol->wolopts & ~WAKE_MAGIC)
10442 return -EINVAL;
10443 if ((wol->wolopts & WAKE_MAGIC) &&
Joe Perches63c3a662011-04-26 08:12:10 +000010444 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010445 return -EINVAL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010446
Rafael J. Wysockif2dc0d12010-10-25 13:01:55 +000010447 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
10448
David S. Millerf47c11e2005-06-24 20:18:35 -070010449 spin_lock_bh(&tp->lock);
Rafael J. Wysockif2dc0d12010-10-25 13:01:55 +000010450 if (device_may_wakeup(dp))
Joe Perches63c3a662011-04-26 08:12:10 +000010451 tg3_flag_set(tp, WOL_ENABLE);
Rafael J. Wysockif2dc0d12010-10-25 13:01:55 +000010452 else
Joe Perches63c3a662011-04-26 08:12:10 +000010453 tg3_flag_clear(tp, WOL_ENABLE);
David S. Millerf47c11e2005-06-24 20:18:35 -070010454 spin_unlock_bh(&tp->lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010455
Linus Torvalds1da177e2005-04-16 15:20:36 -070010456 return 0;
10457}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010458
Linus Torvalds1da177e2005-04-16 15:20:36 -070010459static u32 tg3_get_msglevel(struct net_device *dev)
10460{
10461 struct tg3 *tp = netdev_priv(dev);
10462 return tp->msg_enable;
10463}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010464
Linus Torvalds1da177e2005-04-16 15:20:36 -070010465static void tg3_set_msglevel(struct net_device *dev, u32 value)
10466{
10467 struct tg3 *tp = netdev_priv(dev);
10468 tp->msg_enable = value;
10469}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010470
Linus Torvalds1da177e2005-04-16 15:20:36 -070010471static int tg3_nway_reset(struct net_device *dev)
10472{
10473 struct tg3 *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010474 int r;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010475
Linus Torvalds1da177e2005-04-16 15:20:36 -070010476 if (!netif_running(dev))
10477 return -EAGAIN;
10478
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010479 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Michael Chanc94e3942005-09-27 12:12:42 -070010480 return -EINVAL;
10481
Joe Perches63c3a662011-04-26 08:12:10 +000010482 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010483 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010484 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010485 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010486 } else {
10487 u32 bmcr;
10488
10489 spin_lock_bh(&tp->lock);
10490 r = -EINVAL;
10491 tg3_readphy(tp, MII_BMCR, &bmcr);
10492 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
10493 ((bmcr & BMCR_ANENABLE) ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010494 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010495 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
10496 BMCR_ANENABLE);
10497 r = 0;
10498 }
10499 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010500 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010501
Linus Torvalds1da177e2005-04-16 15:20:36 -070010502 return r;
10503}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010504
Linus Torvalds1da177e2005-04-16 15:20:36 -070010505static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10506{
10507 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010508
Matt Carlson2c49a442010-09-30 10:34:35 +000010509 ering->rx_max_pending = tp->rx_std_ring_mask;
Joe Perches63c3a662011-04-26 08:12:10 +000010510 if (tg3_flag(tp, JUMBO_RING_ENABLE))
Matt Carlson2c49a442010-09-30 10:34:35 +000010511 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
Michael Chan4f81c322006-03-20 21:33:42 -080010512 else
10513 ering->rx_jumbo_max_pending = 0;
10514
10515 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010516
10517 ering->rx_pending = tp->rx_pending;
Joe Perches63c3a662011-04-26 08:12:10 +000010518 if (tg3_flag(tp, JUMBO_RING_ENABLE))
Michael Chan4f81c322006-03-20 21:33:42 -080010519 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10520 else
10521 ering->rx_jumbo_pending = 0;
10522
Matt Carlsonf3f3f272009-08-28 14:03:21 +000010523 ering->tx_pending = tp->napi[0].tx_pending;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010524}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010525
Linus Torvalds1da177e2005-04-16 15:20:36 -070010526static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10527{
10528 struct tg3 *tp = netdev_priv(dev);
Matt Carlson646c9ed2009-09-01 12:58:41 +000010529 int i, irq_sync = 0, err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010530
Matt Carlson2c49a442010-09-30 10:34:35 +000010531 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
10532 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
Michael Chanbc3a9252006-10-18 20:55:18 -070010533 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10534 (ering->tx_pending <= MAX_SKB_FRAGS) ||
Joe Perches63c3a662011-04-26 08:12:10 +000010535 (tg3_flag(tp, TSO_BUG) &&
Michael Chanbc3a9252006-10-18 20:55:18 -070010536 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010537 return -EINVAL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010538
Michael Chanbbe832c2005-06-24 20:20:04 -070010539 if (netif_running(dev)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010540 tg3_phy_stop(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010541 tg3_netif_stop(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -070010542 irq_sync = 1;
10543 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010544
Michael Chanbbe832c2005-06-24 20:20:04 -070010545 tg3_full_lock(tp, irq_sync);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010546
Linus Torvalds1da177e2005-04-16 15:20:36 -070010547 tp->rx_pending = ering->rx_pending;
10548
Joe Perches63c3a662011-04-26 08:12:10 +000010549 if (tg3_flag(tp, MAX_RXPEND_64) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070010550 tp->rx_pending > 63)
10551 tp->rx_pending = 63;
10552 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
Matt Carlson646c9ed2009-09-01 12:58:41 +000010553
Matt Carlson6fd45cb2010-09-15 08:59:57 +000010554 for (i = 0; i < tp->irq_max; i++)
Matt Carlson646c9ed2009-09-01 12:58:41 +000010555 tp->napi[i].tx_pending = ering->tx_pending;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010556
10557 if (netif_running(dev)) {
Michael Chan944d9802005-05-29 14:57:48 -070010558 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Michael Chanb9ec6c12006-07-25 16:37:27 -070010559 err = tg3_restart_hw(tp, 1);
10560 if (!err)
10561 tg3_netif_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010562 }
10563
David S. Millerf47c11e2005-06-24 20:18:35 -070010564 tg3_full_unlock(tp);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010565
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010566 if (irq_sync && !err)
10567 tg3_phy_start(tp);
10568
Michael Chanb9ec6c12006-07-25 16:37:27 -070010569 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010570}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010571
Linus Torvalds1da177e2005-04-16 15:20:36 -070010572static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10573{
10574 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010575
Joe Perches63c3a662011-04-26 08:12:10 +000010576 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
Matt Carlson8d018622007-12-20 20:05:44 -080010577
Steve Glendinninge18ce342008-12-16 02:00:00 -080010578 if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
Matt Carlson8d018622007-12-20 20:05:44 -080010579 epause->rx_pause = 1;
10580 else
10581 epause->rx_pause = 0;
10582
Steve Glendinninge18ce342008-12-16 02:00:00 -080010583 if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
Matt Carlson8d018622007-12-20 20:05:44 -080010584 epause->tx_pause = 1;
10585 else
10586 epause->tx_pause = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010587}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010588
Linus Torvalds1da177e2005-04-16 15:20:36 -070010589static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10590{
10591 struct tg3 *tp = netdev_priv(dev);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010592 int err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010593
Joe Perches63c3a662011-04-26 08:12:10 +000010594 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson27121682010-02-17 15:16:57 +000010595 u32 newadv;
10596 struct phy_device *phydev;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010597
Matt Carlson27121682010-02-17 15:16:57 +000010598 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010599
Matt Carlson27121682010-02-17 15:16:57 +000010600 if (!(phydev->supported & SUPPORTED_Pause) ||
10601 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
Nicolas Kaiser2259dca2010-10-07 23:29:27 +000010602 (epause->rx_pause != epause->tx_pause)))
Matt Carlson27121682010-02-17 15:16:57 +000010603 return -EINVAL;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010604
Matt Carlson27121682010-02-17 15:16:57 +000010605 tp->link_config.flowctrl = 0;
10606 if (epause->rx_pause) {
10607 tp->link_config.flowctrl |= FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010608
Matt Carlson27121682010-02-17 15:16:57 +000010609 if (epause->tx_pause) {
Steve Glendinninge18ce342008-12-16 02:00:00 -080010610 tp->link_config.flowctrl |= FLOW_CTRL_TX;
Matt Carlson27121682010-02-17 15:16:57 +000010611 newadv = ADVERTISED_Pause;
10612 } else
10613 newadv = ADVERTISED_Pause |
10614 ADVERTISED_Asym_Pause;
10615 } else if (epause->tx_pause) {
10616 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10617 newadv = ADVERTISED_Asym_Pause;
10618 } else
10619 newadv = 0;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010620
Matt Carlson27121682010-02-17 15:16:57 +000010621 if (epause->autoneg)
Joe Perches63c3a662011-04-26 08:12:10 +000010622 tg3_flag_set(tp, PAUSE_AUTONEG);
Matt Carlson27121682010-02-17 15:16:57 +000010623 else
Joe Perches63c3a662011-04-26 08:12:10 +000010624 tg3_flag_clear(tp, PAUSE_AUTONEG);
Matt Carlson27121682010-02-17 15:16:57 +000010625
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010626 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
Matt Carlson27121682010-02-17 15:16:57 +000010627 u32 oldadv = phydev->advertising &
10628 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10629 if (oldadv != newadv) {
10630 phydev->advertising &=
10631 ~(ADVERTISED_Pause |
10632 ADVERTISED_Asym_Pause);
10633 phydev->advertising |= newadv;
10634 if (phydev->autoneg) {
10635 /*
10636 * Always renegotiate the link to
10637 * inform our link partner of our
10638 * flow control settings, even if the
10639 * flow control is forced. Let
10640 * tg3_adjust_link() do the final
10641 * flow control setup.
10642 */
10643 return phy_start_aneg(phydev);
10644 }
10645 }
10646
10647 if (!epause->autoneg)
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010648 tg3_setup_flow_control(tp, 0, 0);
Matt Carlson27121682010-02-17 15:16:57 +000010649 } else {
10650 tp->link_config.orig_advertising &=
10651 ~(ADVERTISED_Pause |
10652 ADVERTISED_Asym_Pause);
10653 tp->link_config.orig_advertising |= newadv;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010654 }
10655 } else {
10656 int irq_sync = 0;
10657
10658 if (netif_running(dev)) {
10659 tg3_netif_stop(tp);
10660 irq_sync = 1;
10661 }
10662
10663 tg3_full_lock(tp, irq_sync);
10664
10665 if (epause->autoneg)
Joe Perches63c3a662011-04-26 08:12:10 +000010666 tg3_flag_set(tp, PAUSE_AUTONEG);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010667 else
Joe Perches63c3a662011-04-26 08:12:10 +000010668 tg3_flag_clear(tp, PAUSE_AUTONEG);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010669 if (epause->rx_pause)
Steve Glendinninge18ce342008-12-16 02:00:00 -080010670 tp->link_config.flowctrl |= FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010671 else
Steve Glendinninge18ce342008-12-16 02:00:00 -080010672 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010673 if (epause->tx_pause)
Steve Glendinninge18ce342008-12-16 02:00:00 -080010674 tp->link_config.flowctrl |= FLOW_CTRL_TX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010675 else
Steve Glendinninge18ce342008-12-16 02:00:00 -080010676 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010677
10678 if (netif_running(dev)) {
10679 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10680 err = tg3_restart_hw(tp, 1);
10681 if (!err)
10682 tg3_netif_start(tp);
10683 }
10684
10685 tg3_full_unlock(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -070010686 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010687
Michael Chanb9ec6c12006-07-25 16:37:27 -070010688 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010689}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010690
Matt Carlsonde6f31e2010-04-12 06:58:30 +000010691static int tg3_get_sset_count(struct net_device *dev, int sset)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010692{
Jeff Garzikb9f2c042007-10-03 18:07:32 -070010693 switch (sset) {
10694 case ETH_SS_TEST:
10695 return TG3_NUM_TEST;
10696 case ETH_SS_STATS:
10697 return TG3_NUM_STATS;
10698 default:
10699 return -EOPNOTSUPP;
10700 }
Michael Chan4cafd3f2005-05-29 14:56:34 -070010701}
10702
Matt Carlsonde6f31e2010-04-12 06:58:30 +000010703static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010704{
10705 switch (stringset) {
10706 case ETH_SS_STATS:
10707 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10708 break;
Michael Chan4cafd3f2005-05-29 14:56:34 -070010709 case ETH_SS_TEST:
10710 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10711 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010712 default:
10713 WARN_ON(1); /* we need a WARN() */
10714 break;
10715 }
10716}
10717
stephen hemminger81b87092011-04-04 08:43:50 +000010718static int tg3_set_phys_id(struct net_device *dev,
10719 enum ethtool_phys_id_state state)
Michael Chan4009a932005-09-05 17:52:54 -070010720{
10721 struct tg3 *tp = netdev_priv(dev);
Michael Chan4009a932005-09-05 17:52:54 -070010722
10723 if (!netif_running(tp->dev))
10724 return -EAGAIN;
10725
stephen hemminger81b87092011-04-04 08:43:50 +000010726 switch (state) {
10727 case ETHTOOL_ID_ACTIVE:
Allan, Bruce Wfce55922011-04-13 13:09:10 +000010728 return 1; /* cycle on/off once per second */
Michael Chan4009a932005-09-05 17:52:54 -070010729
stephen hemminger81b87092011-04-04 08:43:50 +000010730 case ETHTOOL_ID_ON:
10731 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10732 LED_CTRL_1000MBPS_ON |
10733 LED_CTRL_100MBPS_ON |
10734 LED_CTRL_10MBPS_ON |
10735 LED_CTRL_TRAFFIC_OVERRIDE |
10736 LED_CTRL_TRAFFIC_BLINK |
10737 LED_CTRL_TRAFFIC_LED);
10738 break;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010739
stephen hemminger81b87092011-04-04 08:43:50 +000010740 case ETHTOOL_ID_OFF:
10741 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10742 LED_CTRL_TRAFFIC_OVERRIDE);
10743 break;
Michael Chan4009a932005-09-05 17:52:54 -070010744
stephen hemminger81b87092011-04-04 08:43:50 +000010745 case ETHTOOL_ID_INACTIVE:
10746 tw32(MAC_LED_CTRL, tp->led_ctrl);
10747 break;
Michael Chan4009a932005-09-05 17:52:54 -070010748 }
stephen hemminger81b87092011-04-04 08:43:50 +000010749
Michael Chan4009a932005-09-05 17:52:54 -070010750 return 0;
10751}
10752
Matt Carlsonde6f31e2010-04-12 06:58:30 +000010753static void tg3_get_ethtool_stats(struct net_device *dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -070010754 struct ethtool_stats *estats, u64 *tmp_stats)
10755{
10756 struct tg3 *tp = netdev_priv(dev);
10757 memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
10758}
10759
Matt Carlson535a4902011-07-20 10:20:56 +000010760static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
Matt Carlsonc3e94502011-04-13 11:05:08 +000010761{
10762 int i;
10763 __be32 *buf;
10764 u32 offset = 0, len = 0;
10765 u32 magic, val;
10766
Joe Perches63c3a662011-04-26 08:12:10 +000010767 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
Matt Carlsonc3e94502011-04-13 11:05:08 +000010768 return NULL;
10769
10770 if (magic == TG3_EEPROM_MAGIC) {
10771 for (offset = TG3_NVM_DIR_START;
10772 offset < TG3_NVM_DIR_END;
10773 offset += TG3_NVM_DIRENT_SIZE) {
10774 if (tg3_nvram_read(tp, offset, &val))
10775 return NULL;
10776
10777 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
10778 TG3_NVM_DIRTYPE_EXTVPD)
10779 break;
10780 }
10781
10782 if (offset != TG3_NVM_DIR_END) {
10783 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
10784 if (tg3_nvram_read(tp, offset + 4, &offset))
10785 return NULL;
10786
10787 offset = tg3_nvram_logical_addr(tp, offset);
10788 }
10789 }
10790
10791 if (!offset || !len) {
10792 offset = TG3_NVM_VPD_OFF;
10793 len = TG3_NVM_VPD_LEN;
10794 }
10795
10796 buf = kmalloc(len, GFP_KERNEL);
10797 if (buf == NULL)
10798 return NULL;
10799
10800 if (magic == TG3_EEPROM_MAGIC) {
10801 for (i = 0; i < len; i += 4) {
10802 /* The data is in little-endian format in NVRAM.
10803 * Use the big-endian read routines to preserve
10804 * the byte order as it exists in NVRAM.
10805 */
10806 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
10807 goto error;
10808 }
10809 } else {
10810 u8 *ptr;
10811 ssize_t cnt;
10812 unsigned int pos = 0;
10813
10814 ptr = (u8 *)&buf[0];
10815 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
10816 cnt = pci_read_vpd(tp->pdev, pos,
10817 len - pos, ptr);
10818 if (cnt == -ETIMEDOUT || cnt == -EINTR)
10819 cnt = 0;
10820 else if (cnt < 0)
10821 goto error;
10822 }
10823 if (pos != len)
10824 goto error;
10825 }
10826
Matt Carlson535a4902011-07-20 10:20:56 +000010827 *vpdlen = len;
10828
Matt Carlsonc3e94502011-04-13 11:05:08 +000010829 return buf;
10830
10831error:
10832 kfree(buf);
10833 return NULL;
10834}
10835
Michael Chan566f86a2005-05-29 14:56:58 -070010836#define NVRAM_TEST_SIZE 0x100
Matt Carlsona5767de2007-11-12 21:10:58 -080010837#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10838#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10839#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
Matt Carlson727a6d92011-06-13 13:38:58 +000010840#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
10841#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
Matt Carlsonbda18fa2011-07-20 10:20:57 +000010842#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
Michael Chanb16250e2006-09-27 16:10:14 -070010843#define NVRAM_SELFBOOT_HW_SIZE 0x20
10844#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
Michael Chan566f86a2005-05-29 14:56:58 -070010845
10846static int tg3_test_nvram(struct tg3 *tp)
10847{
Matt Carlson535a4902011-07-20 10:20:56 +000010848 u32 csum, magic, len;
Matt Carlsona9dc5292009-02-25 14:25:30 +000010849 __be32 *buf;
Andy Gospodarekab0049b2007-09-06 20:42:14 +010010850 int i, j, k, err = 0, size;
Michael Chan566f86a2005-05-29 14:56:58 -070010851
Joe Perches63c3a662011-04-26 08:12:10 +000010852 if (tg3_flag(tp, NO_NVRAM))
Matt Carlsondf259d82009-04-20 06:57:14 +000010853 return 0;
10854
Matt Carlsone4f34112009-02-25 14:25:00 +000010855 if (tg3_nvram_read(tp, 0, &magic) != 0)
Michael Chan1b277772006-03-20 22:27:48 -080010856 return -EIO;
10857
Michael Chan1b277772006-03-20 22:27:48 -080010858 if (magic == TG3_EEPROM_MAGIC)
10859 size = NVRAM_TEST_SIZE;
Michael Chanb16250e2006-09-27 16:10:14 -070010860 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
Matt Carlsona5767de2007-11-12 21:10:58 -080010861 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10862 TG3_EEPROM_SB_FORMAT_1) {
10863 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10864 case TG3_EEPROM_SB_REVISION_0:
10865 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10866 break;
10867 case TG3_EEPROM_SB_REVISION_2:
10868 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10869 break;
10870 case TG3_EEPROM_SB_REVISION_3:
10871 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10872 break;
Matt Carlson727a6d92011-06-13 13:38:58 +000010873 case TG3_EEPROM_SB_REVISION_4:
10874 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
10875 break;
10876 case TG3_EEPROM_SB_REVISION_5:
10877 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
10878 break;
10879 case TG3_EEPROM_SB_REVISION_6:
10880 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
10881 break;
Matt Carlsona5767de2007-11-12 21:10:58 -080010882 default:
Matt Carlson727a6d92011-06-13 13:38:58 +000010883 return -EIO;
Matt Carlsona5767de2007-11-12 21:10:58 -080010884 }
10885 } else
Michael Chan1b277772006-03-20 22:27:48 -080010886 return 0;
Michael Chanb16250e2006-09-27 16:10:14 -070010887 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10888 size = NVRAM_SELFBOOT_HW_SIZE;
10889 else
Michael Chan1b277772006-03-20 22:27:48 -080010890 return -EIO;
10891
10892 buf = kmalloc(size, GFP_KERNEL);
Michael Chan566f86a2005-05-29 14:56:58 -070010893 if (buf == NULL)
10894 return -ENOMEM;
10895
Michael Chan1b277772006-03-20 22:27:48 -080010896 err = -EIO;
10897 for (i = 0, j = 0; i < size; i += 4, j++) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000010898 err = tg3_nvram_read_be32(tp, i, &buf[j]);
10899 if (err)
Michael Chan566f86a2005-05-29 14:56:58 -070010900 break;
Michael Chan566f86a2005-05-29 14:56:58 -070010901 }
Michael Chan1b277772006-03-20 22:27:48 -080010902 if (i < size)
Michael Chan566f86a2005-05-29 14:56:58 -070010903 goto out;
10904
Michael Chan1b277772006-03-20 22:27:48 -080010905 /* Selfboot format */
Matt Carlsona9dc5292009-02-25 14:25:30 +000010906 magic = be32_to_cpu(buf[0]);
Al Virob9fc7dc2007-12-17 22:59:57 -080010907 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
Michael Chanb16250e2006-09-27 16:10:14 -070010908 TG3_EEPROM_MAGIC_FW) {
Michael Chan1b277772006-03-20 22:27:48 -080010909 u8 *buf8 = (u8 *) buf, csum8 = 0;
10910
Al Virob9fc7dc2007-12-17 22:59:57 -080010911 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
Matt Carlsona5767de2007-11-12 21:10:58 -080010912 TG3_EEPROM_SB_REVISION_2) {
10913 /* For rev 2, the csum doesn't include the MBA. */
10914 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
10915 csum8 += buf8[i];
10916 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
10917 csum8 += buf8[i];
10918 } else {
10919 for (i = 0; i < size; i++)
10920 csum8 += buf8[i];
10921 }
Michael Chan1b277772006-03-20 22:27:48 -080010922
Adrian Bunkad96b482006-04-05 22:21:04 -070010923 if (csum8 == 0) {
10924 err = 0;
10925 goto out;
10926 }
10927
10928 err = -EIO;
10929 goto out;
Michael Chan1b277772006-03-20 22:27:48 -080010930 }
Michael Chan566f86a2005-05-29 14:56:58 -070010931
Al Virob9fc7dc2007-12-17 22:59:57 -080010932 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
Michael Chanb16250e2006-09-27 16:10:14 -070010933 TG3_EEPROM_MAGIC_HW) {
10934 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
Matt Carlsona9dc5292009-02-25 14:25:30 +000010935 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
Michael Chanb16250e2006-09-27 16:10:14 -070010936 u8 *buf8 = (u8 *) buf;
Michael Chanb16250e2006-09-27 16:10:14 -070010937
10938 /* Separate the parity bits and the data bytes. */
10939 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
10940 if ((i == 0) || (i == 8)) {
10941 int l;
10942 u8 msk;
10943
10944 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
10945 parity[k++] = buf8[i] & msk;
10946 i++;
Matt Carlson859a5882010-04-05 10:19:28 +000010947 } else if (i == 16) {
Michael Chanb16250e2006-09-27 16:10:14 -070010948 int l;
10949 u8 msk;
10950
10951 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
10952 parity[k++] = buf8[i] & msk;
10953 i++;
10954
10955 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
10956 parity[k++] = buf8[i] & msk;
10957 i++;
10958 }
10959 data[j++] = buf8[i];
10960 }
10961
10962 err = -EIO;
10963 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
10964 u8 hw8 = hweight8(data[i]);
10965
10966 if ((hw8 & 0x1) && parity[i])
10967 goto out;
10968 else if (!(hw8 & 0x1) && !parity[i])
10969 goto out;
10970 }
10971 err = 0;
10972 goto out;
10973 }
10974
Matt Carlson01c3a392011-03-09 16:58:20 +000010975 err = -EIO;
10976
Michael Chan566f86a2005-05-29 14:56:58 -070010977 /* Bootstrap checksum at offset 0x10 */
10978 csum = calc_crc((unsigned char *) buf, 0x10);
Matt Carlson01c3a392011-03-09 16:58:20 +000010979 if (csum != le32_to_cpu(buf[0x10/4]))
Michael Chan566f86a2005-05-29 14:56:58 -070010980 goto out;
10981
10982 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
10983 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
Matt Carlson01c3a392011-03-09 16:58:20 +000010984 if (csum != le32_to_cpu(buf[0xfc/4]))
Matt Carlsona9dc5292009-02-25 14:25:30 +000010985 goto out;
Michael Chan566f86a2005-05-29 14:56:58 -070010986
Matt Carlsonc3e94502011-04-13 11:05:08 +000010987 kfree(buf);
10988
Matt Carlson535a4902011-07-20 10:20:56 +000010989 buf = tg3_vpd_readblock(tp, &len);
Matt Carlsonc3e94502011-04-13 11:05:08 +000010990 if (!buf)
10991 return -ENOMEM;
Matt Carlsond4894f32011-03-09 16:58:21 +000010992
Matt Carlson535a4902011-07-20 10:20:56 +000010993 i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
Matt Carlsond4894f32011-03-09 16:58:21 +000010994 if (i > 0) {
10995 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
10996 if (j < 0)
10997 goto out;
10998
Matt Carlson535a4902011-07-20 10:20:56 +000010999 if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
Matt Carlsond4894f32011-03-09 16:58:21 +000011000 goto out;
11001
11002 i += PCI_VPD_LRDT_TAG_SIZE;
11003 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
11004 PCI_VPD_RO_KEYWORD_CHKSUM);
11005 if (j > 0) {
11006 u8 csum8 = 0;
11007
11008 j += PCI_VPD_INFO_FLD_HDR_SIZE;
11009
11010 for (i = 0; i <= j; i++)
11011 csum8 += ((u8 *)buf)[i];
11012
11013 if (csum8)
11014 goto out;
11015 }
11016 }
11017
Michael Chan566f86a2005-05-29 14:56:58 -070011018 err = 0;
11019
11020out:
11021 kfree(buf);
11022 return err;
11023}
11024
Michael Chanca430072005-05-29 14:57:23 -070011025#define TG3_SERDES_TIMEOUT_SEC 2
11026#define TG3_COPPER_TIMEOUT_SEC 6
11027
11028static int tg3_test_link(struct tg3 *tp)
11029{
11030 int i, max;
11031
11032 if (!netif_running(tp->dev))
11033 return -ENODEV;
11034
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011035 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
Michael Chanca430072005-05-29 14:57:23 -070011036 max = TG3_SERDES_TIMEOUT_SEC;
11037 else
11038 max = TG3_COPPER_TIMEOUT_SEC;
11039
11040 for (i = 0; i < max; i++) {
11041 if (netif_carrier_ok(tp->dev))
11042 return 0;
11043
11044 if (msleep_interruptible(1000))
11045 break;
11046 }
11047
11048 return -EIO;
11049}
11050
Michael Chana71116d2005-05-29 14:58:11 -070011051/* Only test the commonly used registers */
David S. Miller30ca3e32006-03-20 23:02:36 -080011052static int tg3_test_registers(struct tg3 *tp)
Michael Chana71116d2005-05-29 14:58:11 -070011053{
Michael Chanb16250e2006-09-27 16:10:14 -070011054 int i, is_5705, is_5750;
Michael Chana71116d2005-05-29 14:58:11 -070011055 u32 offset, read_mask, write_mask, val, save_val, read_val;
11056 static struct {
11057 u16 offset;
11058 u16 flags;
11059#define TG3_FL_5705 0x1
11060#define TG3_FL_NOT_5705 0x2
11061#define TG3_FL_NOT_5788 0x4
Michael Chanb16250e2006-09-27 16:10:14 -070011062#define TG3_FL_NOT_5750 0x8
Michael Chana71116d2005-05-29 14:58:11 -070011063 u32 read_mask;
11064 u32 write_mask;
11065 } reg_tbl[] = {
11066 /* MAC Control Registers */
11067 { MAC_MODE, TG3_FL_NOT_5705,
11068 0x00000000, 0x00ef6f8c },
11069 { MAC_MODE, TG3_FL_5705,
11070 0x00000000, 0x01ef6b8c },
11071 { MAC_STATUS, TG3_FL_NOT_5705,
11072 0x03800107, 0x00000000 },
11073 { MAC_STATUS, TG3_FL_5705,
11074 0x03800100, 0x00000000 },
11075 { MAC_ADDR_0_HIGH, 0x0000,
11076 0x00000000, 0x0000ffff },
11077 { MAC_ADDR_0_LOW, 0x0000,
Matt Carlsonc6cdf432010-04-05 10:19:26 +000011078 0x00000000, 0xffffffff },
Michael Chana71116d2005-05-29 14:58:11 -070011079 { MAC_RX_MTU_SIZE, 0x0000,
11080 0x00000000, 0x0000ffff },
11081 { MAC_TX_MODE, 0x0000,
11082 0x00000000, 0x00000070 },
11083 { MAC_TX_LENGTHS, 0x0000,
11084 0x00000000, 0x00003fff },
11085 { MAC_RX_MODE, TG3_FL_NOT_5705,
11086 0x00000000, 0x000007fc },
11087 { MAC_RX_MODE, TG3_FL_5705,
11088 0x00000000, 0x000007dc },
11089 { MAC_HASH_REG_0, 0x0000,
11090 0x00000000, 0xffffffff },
11091 { MAC_HASH_REG_1, 0x0000,
11092 0x00000000, 0xffffffff },
11093 { MAC_HASH_REG_2, 0x0000,
11094 0x00000000, 0xffffffff },
11095 { MAC_HASH_REG_3, 0x0000,
11096 0x00000000, 0xffffffff },
11097
11098 /* Receive Data and Receive BD Initiator Control Registers. */
11099 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
11100 0x00000000, 0xffffffff },
11101 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
11102 0x00000000, 0xffffffff },
11103 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
11104 0x00000000, 0x00000003 },
11105 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
11106 0x00000000, 0xffffffff },
11107 { RCVDBDI_STD_BD+0, 0x0000,
11108 0x00000000, 0xffffffff },
11109 { RCVDBDI_STD_BD+4, 0x0000,
11110 0x00000000, 0xffffffff },
11111 { RCVDBDI_STD_BD+8, 0x0000,
11112 0x00000000, 0xffff0002 },
11113 { RCVDBDI_STD_BD+0xc, 0x0000,
11114 0x00000000, 0xffffffff },
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011115
Michael Chana71116d2005-05-29 14:58:11 -070011116 /* Receive BD Initiator Control Registers. */
11117 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
11118 0x00000000, 0xffffffff },
11119 { RCVBDI_STD_THRESH, TG3_FL_5705,
11120 0x00000000, 0x000003ff },
11121 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
11122 0x00000000, 0xffffffff },
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011123
Michael Chana71116d2005-05-29 14:58:11 -070011124 /* Host Coalescing Control Registers. */
11125 { HOSTCC_MODE, TG3_FL_NOT_5705,
11126 0x00000000, 0x00000004 },
11127 { HOSTCC_MODE, TG3_FL_5705,
11128 0x00000000, 0x000000f6 },
11129 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
11130 0x00000000, 0xffffffff },
11131 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
11132 0x00000000, 0x000003ff },
11133 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
11134 0x00000000, 0xffffffff },
11135 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
11136 0x00000000, 0x000003ff },
11137 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
11138 0x00000000, 0xffffffff },
11139 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11140 0x00000000, 0x000000ff },
11141 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
11142 0x00000000, 0xffffffff },
11143 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11144 0x00000000, 0x000000ff },
11145 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
11146 0x00000000, 0xffffffff },
11147 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
11148 0x00000000, 0xffffffff },
11149 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11150 0x00000000, 0xffffffff },
11151 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11152 0x00000000, 0x000000ff },
11153 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11154 0x00000000, 0xffffffff },
11155 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11156 0x00000000, 0x000000ff },
11157 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
11158 0x00000000, 0xffffffff },
11159 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
11160 0x00000000, 0xffffffff },
11161 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
11162 0x00000000, 0xffffffff },
11163 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
11164 0x00000000, 0xffffffff },
11165 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
11166 0x00000000, 0xffffffff },
11167 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
11168 0xffffffff, 0x00000000 },
11169 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
11170 0xffffffff, 0x00000000 },
11171
11172 /* Buffer Manager Control Registers. */
Michael Chanb16250e2006-09-27 16:10:14 -070011173 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
Michael Chana71116d2005-05-29 14:58:11 -070011174 0x00000000, 0x007fff80 },
Michael Chanb16250e2006-09-27 16:10:14 -070011175 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
Michael Chana71116d2005-05-29 14:58:11 -070011176 0x00000000, 0x007fffff },
11177 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
11178 0x00000000, 0x0000003f },
11179 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
11180 0x00000000, 0x000001ff },
11181 { BUFMGR_MB_HIGH_WATER, 0x0000,
11182 0x00000000, 0x000001ff },
11183 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
11184 0xffffffff, 0x00000000 },
11185 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
11186 0xffffffff, 0x00000000 },
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011187
Michael Chana71116d2005-05-29 14:58:11 -070011188 /* Mailbox Registers */
11189 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
11190 0x00000000, 0x000001ff },
11191 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
11192 0x00000000, 0x000001ff },
11193 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
11194 0x00000000, 0x000007ff },
11195 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
11196 0x00000000, 0x000001ff },
11197
11198 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
11199 };
11200
Michael Chanb16250e2006-09-27 16:10:14 -070011201 is_5705 = is_5750 = 0;
Joe Perches63c3a662011-04-26 08:12:10 +000011202 if (tg3_flag(tp, 5705_PLUS)) {
Michael Chana71116d2005-05-29 14:58:11 -070011203 is_5705 = 1;
Joe Perches63c3a662011-04-26 08:12:10 +000011204 if (tg3_flag(tp, 5750_PLUS))
Michael Chanb16250e2006-09-27 16:10:14 -070011205 is_5750 = 1;
11206 }
Michael Chana71116d2005-05-29 14:58:11 -070011207
11208 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
11209 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
11210 continue;
11211
11212 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
11213 continue;
11214
Joe Perches63c3a662011-04-26 08:12:10 +000011215 if (tg3_flag(tp, IS_5788) &&
Michael Chana71116d2005-05-29 14:58:11 -070011216 (reg_tbl[i].flags & TG3_FL_NOT_5788))
11217 continue;
11218
Michael Chanb16250e2006-09-27 16:10:14 -070011219 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
11220 continue;
11221
Michael Chana71116d2005-05-29 14:58:11 -070011222 offset = (u32) reg_tbl[i].offset;
11223 read_mask = reg_tbl[i].read_mask;
11224 write_mask = reg_tbl[i].write_mask;
11225
11226 /* Save the original register content */
11227 save_val = tr32(offset);
11228
11229 /* Determine the read-only value. */
11230 read_val = save_val & read_mask;
11231
11232 /* Write zero to the register, then make sure the read-only bits
11233 * are not changed and the read/write bits are all zeros.
11234 */
11235 tw32(offset, 0);
11236
11237 val = tr32(offset);
11238
11239 /* Test the read-only and read/write bits. */
11240 if (((val & read_mask) != read_val) || (val & write_mask))
11241 goto out;
11242
11243 /* Write ones to all the bits defined by RdMask and WrMask, then
11244 * make sure the read-only bits are not changed and the
11245 * read/write bits are all ones.
11246 */
11247 tw32(offset, read_mask | write_mask);
11248
11249 val = tr32(offset);
11250
11251 /* Test the read-only bits. */
11252 if ((val & read_mask) != read_val)
11253 goto out;
11254
11255 /* Test the read/write bits. */
11256 if ((val & write_mask) != write_mask)
11257 goto out;
11258
11259 tw32(offset, save_val);
11260 }
11261
11262 return 0;
11263
11264out:
Michael Chan9f88f292006-12-07 00:22:54 -080011265 if (netif_msg_hw(tp))
Matt Carlson2445e462010-04-05 10:19:21 +000011266 netdev_err(tp->dev,
11267 "Register test failed at offset %x\n", offset);
Michael Chana71116d2005-05-29 14:58:11 -070011268 tw32(offset, save_val);
11269 return -EIO;
11270}
11271
Michael Chan7942e1d2005-05-29 14:58:36 -070011272static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
11273{
Arjan van de Venf71e1302006-03-03 21:33:57 -050011274 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
Michael Chan7942e1d2005-05-29 14:58:36 -070011275 int i;
11276 u32 j;
11277
Alejandro Martinez Ruize9edda62007-10-15 03:37:43 +020011278 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
Michael Chan7942e1d2005-05-29 14:58:36 -070011279 for (j = 0; j < len; j += 4) {
11280 u32 val;
11281
11282 tg3_write_mem(tp, offset + j, test_pattern[i]);
11283 tg3_read_mem(tp, offset + j, &val);
11284 if (val != test_pattern[i])
11285 return -EIO;
11286 }
11287 }
11288 return 0;
11289}
11290
11291static int tg3_test_memory(struct tg3 *tp)
11292{
11293 static struct mem_entry {
11294 u32 offset;
11295 u32 len;
11296 } mem_tbl_570x[] = {
Michael Chan38690192005-12-19 16:27:28 -080011297 { 0x00000000, 0x00b50},
Michael Chan7942e1d2005-05-29 14:58:36 -070011298 { 0x00002000, 0x1c000},
11299 { 0xffffffff, 0x00000}
11300 }, mem_tbl_5705[] = {
11301 { 0x00000100, 0x0000c},
11302 { 0x00000200, 0x00008},
Michael Chan7942e1d2005-05-29 14:58:36 -070011303 { 0x00004000, 0x00800},
11304 { 0x00006000, 0x01000},
11305 { 0x00008000, 0x02000},
11306 { 0x00010000, 0x0e000},
11307 { 0xffffffff, 0x00000}
Michael Chan79f4d132006-03-20 22:28:57 -080011308 }, mem_tbl_5755[] = {
11309 { 0x00000200, 0x00008},
11310 { 0x00004000, 0x00800},
11311 { 0x00006000, 0x00800},
11312 { 0x00008000, 0x02000},
11313 { 0x00010000, 0x0c000},
11314 { 0xffffffff, 0x00000}
Michael Chanb16250e2006-09-27 16:10:14 -070011315 }, mem_tbl_5906[] = {
11316 { 0x00000200, 0x00008},
11317 { 0x00004000, 0x00400},
11318 { 0x00006000, 0x00400},
11319 { 0x00008000, 0x01000},
11320 { 0x00010000, 0x01000},
11321 { 0xffffffff, 0x00000}
Matt Carlson8b5a6c42010-01-20 16:58:06 +000011322 }, mem_tbl_5717[] = {
11323 { 0x00000200, 0x00008},
11324 { 0x00010000, 0x0a000},
11325 { 0x00020000, 0x13c00},
11326 { 0xffffffff, 0x00000}
11327 }, mem_tbl_57765[] = {
11328 { 0x00000200, 0x00008},
11329 { 0x00004000, 0x00800},
11330 { 0x00006000, 0x09800},
11331 { 0x00010000, 0x0a000},
11332 { 0xffffffff, 0x00000}
Michael Chan7942e1d2005-05-29 14:58:36 -070011333 };
11334 struct mem_entry *mem_tbl;
11335 int err = 0;
11336 int i;
11337
Joe Perches63c3a662011-04-26 08:12:10 +000011338 if (tg3_flag(tp, 5717_PLUS))
Matt Carlson8b5a6c42010-01-20 16:58:06 +000011339 mem_tbl = mem_tbl_5717;
11340 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
11341 mem_tbl = mem_tbl_57765;
Joe Perches63c3a662011-04-26 08:12:10 +000011342 else if (tg3_flag(tp, 5755_PLUS))
Matt Carlson321d32a2008-11-21 17:22:19 -080011343 mem_tbl = mem_tbl_5755;
11344 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11345 mem_tbl = mem_tbl_5906;
Joe Perches63c3a662011-04-26 08:12:10 +000011346 else if (tg3_flag(tp, 5705_PLUS))
Matt Carlson321d32a2008-11-21 17:22:19 -080011347 mem_tbl = mem_tbl_5705;
11348 else
Michael Chan7942e1d2005-05-29 14:58:36 -070011349 mem_tbl = mem_tbl_570x;
11350
11351 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
Matt Carlsonbe98da62010-07-11 09:31:46 +000011352 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
11353 if (err)
Michael Chan7942e1d2005-05-29 14:58:36 -070011354 break;
11355 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011356
Michael Chan7942e1d2005-05-29 14:58:36 -070011357 return err;
11358}
11359
Matt Carlsonbb158d62011-04-25 12:42:47 +000011360#define TG3_TSO_MSS 500
11361
11362#define TG3_TSO_IP_HDR_LEN 20
11363#define TG3_TSO_TCP_HDR_LEN 20
11364#define TG3_TSO_TCP_OPT_LEN 12
11365
11366static const u8 tg3_tso_header[] = {
113670x08, 0x00,
113680x45, 0x00, 0x00, 0x00,
113690x00, 0x00, 0x40, 0x00,
113700x40, 0x06, 0x00, 0x00,
113710x0a, 0x00, 0x00, 0x01,
113720x0a, 0x00, 0x00, 0x02,
113730x0d, 0x00, 0xe0, 0x00,
113740x00, 0x00, 0x01, 0x00,
113750x00, 0x00, 0x02, 0x00,
113760x80, 0x10, 0x10, 0x00,
113770x14, 0x09, 0x00, 0x00,
113780x01, 0x01, 0x08, 0x0a,
113790x11, 0x11, 0x11, 0x11,
113800x11, 0x11, 0x11, 0x11,
11381};
Michael Chan9f40dea2005-09-05 17:53:06 -070011382
Matt Carlson28a45952011-08-19 13:58:22 +000011383static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
Michael Chanc76949a2005-05-29 14:58:59 -070011384{
Matt Carlson5e5a7f32011-08-19 13:58:21 +000011385 u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
Matt Carlsonbb158d62011-04-25 12:42:47 +000011386 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
Matt Carlson84b67b22011-07-27 14:20:52 +000011387 u32 budget;
Eric Dumazet9205fd92011-11-18 06:47:01 +000011388 struct sk_buff *skb;
11389 u8 *tx_data, *rx_data;
Michael Chanc76949a2005-05-29 14:58:59 -070011390 dma_addr_t map;
11391 int num_pkts, tx_len, rx_len, i, err;
11392 struct tg3_rx_buffer_desc *desc;
Matt Carlson898a56f2009-08-28 14:02:40 +000011393 struct tg3_napi *tnapi, *rnapi;
Matt Carlson8fea32b2010-09-15 08:59:58 +000011394 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
Michael Chanc76949a2005-05-29 14:58:59 -070011395
Matt Carlsonc8873402010-02-12 14:47:11 +000011396 tnapi = &tp->napi[0];
11397 rnapi = &tp->napi[0];
Matt Carlson0c1d0e22009-09-01 13:16:33 +000011398 if (tp->irq_cnt > 1) {
Joe Perches63c3a662011-04-26 08:12:10 +000011399 if (tg3_flag(tp, ENABLE_RSS))
Matt Carlson1da85aa2010-09-30 10:34:34 +000011400 rnapi = &tp->napi[1];
Joe Perches63c3a662011-04-26 08:12:10 +000011401 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlsonc8873402010-02-12 14:47:11 +000011402 tnapi = &tp->napi[1];
Matt Carlson0c1d0e22009-09-01 13:16:33 +000011403 }
Matt Carlsonfd2ce372009-09-01 12:51:13 +000011404 coal_now = tnapi->coal_now | rnapi->coal_now;
Matt Carlson898a56f2009-08-28 14:02:40 +000011405
Michael Chanc76949a2005-05-29 14:58:59 -070011406 err = -EIO;
11407
Matt Carlson4852a862011-04-13 11:05:07 +000011408 tx_len = pktsz;
David S. Millera20e9c62006-07-31 22:38:16 -070011409 skb = netdev_alloc_skb(tp->dev, tx_len);
Jesper Juhla50bb7b2006-05-09 23:14:35 -070011410 if (!skb)
11411 return -ENOMEM;
11412
Michael Chanc76949a2005-05-29 14:58:59 -070011413 tx_data = skb_put(skb, tx_len);
11414 memcpy(tx_data, tp->dev->dev_addr, 6);
11415 memset(tx_data + 6, 0x0, 8);
11416
Matt Carlson4852a862011-04-13 11:05:07 +000011417 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
Michael Chanc76949a2005-05-29 14:58:59 -070011418
Matt Carlson28a45952011-08-19 13:58:22 +000011419 if (tso_loopback) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000011420 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
11421
11422 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
11423 TG3_TSO_TCP_OPT_LEN;
11424
11425 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
11426 sizeof(tg3_tso_header));
11427 mss = TG3_TSO_MSS;
11428
11429 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
11430 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
11431
11432 /* Set the total length field in the IP header */
11433 iph->tot_len = htons((u16)(mss + hdr_len));
11434
11435 base_flags = (TXD_FLAG_CPU_PRE_DMA |
11436 TXD_FLAG_CPU_POST_DMA);
11437
Joe Perches63c3a662011-04-26 08:12:10 +000011438 if (tg3_flag(tp, HW_TSO_1) ||
11439 tg3_flag(tp, HW_TSO_2) ||
11440 tg3_flag(tp, HW_TSO_3)) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000011441 struct tcphdr *th;
11442 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
11443 th = (struct tcphdr *)&tx_data[val];
11444 th->check = 0;
11445 } else
11446 base_flags |= TXD_FLAG_TCPUDP_CSUM;
11447
Joe Perches63c3a662011-04-26 08:12:10 +000011448 if (tg3_flag(tp, HW_TSO_3)) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000011449 mss |= (hdr_len & 0xc) << 12;
11450 if (hdr_len & 0x10)
11451 base_flags |= 0x00000010;
11452 base_flags |= (hdr_len & 0x3e0) << 5;
Joe Perches63c3a662011-04-26 08:12:10 +000011453 } else if (tg3_flag(tp, HW_TSO_2))
Matt Carlsonbb158d62011-04-25 12:42:47 +000011454 mss |= hdr_len << 9;
Joe Perches63c3a662011-04-26 08:12:10 +000011455 else if (tg3_flag(tp, HW_TSO_1) ||
Matt Carlsonbb158d62011-04-25 12:42:47 +000011456 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
11457 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
11458 } else {
11459 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
11460 }
11461
11462 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
11463 } else {
11464 num_pkts = 1;
11465 data_off = ETH_HLEN;
11466 }
11467
11468 for (i = data_off; i < tx_len; i++)
Michael Chanc76949a2005-05-29 14:58:59 -070011469 tx_data[i] = (u8) (i & 0xff);
11470
Alexander Duyckf4188d82009-12-02 16:48:38 +000011471 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
11472 if (pci_dma_mapping_error(tp->pdev, map)) {
Matt Carlsona21771d2009-11-02 14:25:31 +000011473 dev_kfree_skb(skb);
11474 return -EIO;
11475 }
Michael Chanc76949a2005-05-29 14:58:59 -070011476
Matt Carlson0d681b22011-07-27 14:20:49 +000011477 val = tnapi->tx_prod;
11478 tnapi->tx_buffers[val].skb = skb;
11479 dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
11480
Michael Chanc76949a2005-05-29 14:58:59 -070011481 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
Matt Carlsonfd2ce372009-09-01 12:51:13 +000011482 rnapi->coal_now);
Michael Chanc76949a2005-05-29 14:58:59 -070011483
11484 udelay(10);
11485
Matt Carlson898a56f2009-08-28 14:02:40 +000011486 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
Michael Chanc76949a2005-05-29 14:58:59 -070011487
Matt Carlson84b67b22011-07-27 14:20:52 +000011488 budget = tg3_tx_avail(tnapi);
11489 if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
Matt Carlsond1a3b732011-07-27 14:20:51 +000011490 base_flags | TXD_FLAG_END, mss, 0)) {
11491 tnapi->tx_buffers[val].skb = NULL;
11492 dev_kfree_skb(skb);
11493 return -EIO;
11494 }
Michael Chanc76949a2005-05-29 14:58:59 -070011495
Matt Carlsonf3f3f272009-08-28 14:03:21 +000011496 tnapi->tx_prod++;
Michael Chanc76949a2005-05-29 14:58:59 -070011497
Matt Carlsonf3f3f272009-08-28 14:03:21 +000011498 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
11499 tr32_mailbox(tnapi->prodmbox);
Michael Chanc76949a2005-05-29 14:58:59 -070011500
11501 udelay(10);
11502
Matt Carlson303fc922009-11-02 14:27:34 +000011503 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
11504 for (i = 0; i < 35; i++) {
Michael Chanc76949a2005-05-29 14:58:59 -070011505 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
Matt Carlsonfd2ce372009-09-01 12:51:13 +000011506 coal_now);
Michael Chanc76949a2005-05-29 14:58:59 -070011507
11508 udelay(10);
11509
Matt Carlson898a56f2009-08-28 14:02:40 +000011510 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
11511 rx_idx = rnapi->hw_status->idx[0].rx_producer;
Matt Carlsonf3f3f272009-08-28 14:03:21 +000011512 if ((tx_idx == tnapi->tx_prod) &&
Michael Chanc76949a2005-05-29 14:58:59 -070011513 (rx_idx == (rx_start_idx + num_pkts)))
11514 break;
11515 }
11516
Matt Carlsonba1142e2011-11-04 09:15:00 +000011517 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
Michael Chanc76949a2005-05-29 14:58:59 -070011518 dev_kfree_skb(skb);
11519
Matt Carlsonf3f3f272009-08-28 14:03:21 +000011520 if (tx_idx != tnapi->tx_prod)
Michael Chanc76949a2005-05-29 14:58:59 -070011521 goto out;
11522
11523 if (rx_idx != rx_start_idx + num_pkts)
11524 goto out;
11525
Matt Carlsonbb158d62011-04-25 12:42:47 +000011526 val = data_off;
11527 while (rx_idx != rx_start_idx) {
11528 desc = &rnapi->rx_rcb[rx_start_idx++];
11529 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
11530 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
Michael Chanc76949a2005-05-29 14:58:59 -070011531
Matt Carlsonbb158d62011-04-25 12:42:47 +000011532 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
11533 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
Matt Carlson4852a862011-04-13 11:05:07 +000011534 goto out;
Michael Chanc76949a2005-05-29 14:58:59 -070011535
Matt Carlsonbb158d62011-04-25 12:42:47 +000011536 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
11537 - ETH_FCS_LEN;
11538
Matt Carlson28a45952011-08-19 13:58:22 +000011539 if (!tso_loopback) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000011540 if (rx_len != tx_len)
11541 goto out;
11542
11543 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
11544 if (opaque_key != RXD_OPAQUE_RING_STD)
11545 goto out;
11546 } else {
11547 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
11548 goto out;
11549 }
11550 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
11551 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
Matt Carlson54e0a672011-05-19 12:12:50 +000011552 >> RXD_TCPCSUM_SHIFT != 0xffff) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000011553 goto out;
11554 }
11555
11556 if (opaque_key == RXD_OPAQUE_RING_STD) {
Eric Dumazet9205fd92011-11-18 06:47:01 +000011557 rx_data = tpr->rx_std_buffers[desc_idx].data;
Matt Carlsonbb158d62011-04-25 12:42:47 +000011558 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
11559 mapping);
11560 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
Eric Dumazet9205fd92011-11-18 06:47:01 +000011561 rx_data = tpr->rx_jmb_buffers[desc_idx].data;
Matt Carlsonbb158d62011-04-25 12:42:47 +000011562 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
11563 mapping);
11564 } else
Matt Carlson4852a862011-04-13 11:05:07 +000011565 goto out;
11566
Matt Carlsonbb158d62011-04-25 12:42:47 +000011567 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
11568 PCI_DMA_FROMDEVICE);
11569
Eric Dumazet9205fd92011-11-18 06:47:01 +000011570 rx_data += TG3_RX_OFFSET(tp);
Matt Carlsonbb158d62011-04-25 12:42:47 +000011571 for (i = data_off; i < rx_len; i++, val++) {
Eric Dumazet9205fd92011-11-18 06:47:01 +000011572 if (*(rx_data + i) != (u8) (val & 0xff))
Matt Carlsonbb158d62011-04-25 12:42:47 +000011573 goto out;
11574 }
Matt Carlson4852a862011-04-13 11:05:07 +000011575 }
11576
Michael Chanc76949a2005-05-29 14:58:59 -070011577 err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011578
Eric Dumazet9205fd92011-11-18 06:47:01 +000011579 /* tg3_free_rings will unmap and free the rx_data */
Michael Chanc76949a2005-05-29 14:58:59 -070011580out:
11581 return err;
11582}
11583
Matt Carlson00c266b2011-04-25 12:42:46 +000011584#define TG3_STD_LOOPBACK_FAILED 1
11585#define TG3_JMB_LOOPBACK_FAILED 2
Matt Carlsonbb158d62011-04-25 12:42:47 +000011586#define TG3_TSO_LOOPBACK_FAILED 4
Matt Carlson28a45952011-08-19 13:58:22 +000011587#define TG3_LOOPBACK_FAILED \
11588 (TG3_STD_LOOPBACK_FAILED | \
11589 TG3_JMB_LOOPBACK_FAILED | \
11590 TG3_TSO_LOOPBACK_FAILED)
Matt Carlson00c266b2011-04-25 12:42:46 +000011591
Matt Carlson941ec902011-08-19 13:58:23 +000011592static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
Michael Chan9f40dea2005-09-05 17:53:06 -070011593{
Matt Carlson28a45952011-08-19 13:58:22 +000011594 int err = -EIO;
Matt Carlson2215e242011-08-19 13:58:19 +000011595 u32 eee_cap;
Michael Chan9f40dea2005-09-05 17:53:06 -070011596
Matt Carlsonab789042011-01-25 15:58:54 +000011597 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
11598 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11599
Matt Carlson28a45952011-08-19 13:58:22 +000011600 if (!netif_running(tp->dev)) {
11601 data[0] = TG3_LOOPBACK_FAILED;
11602 data[1] = TG3_LOOPBACK_FAILED;
Matt Carlson941ec902011-08-19 13:58:23 +000011603 if (do_extlpbk)
11604 data[2] = TG3_LOOPBACK_FAILED;
Matt Carlson28a45952011-08-19 13:58:22 +000011605 goto done;
11606 }
11607
Michael Chanb9ec6c12006-07-25 16:37:27 -070011608 err = tg3_reset_hw(tp, 1);
Matt Carlsonab789042011-01-25 15:58:54 +000011609 if (err) {
Matt Carlson28a45952011-08-19 13:58:22 +000011610 data[0] = TG3_LOOPBACK_FAILED;
11611 data[1] = TG3_LOOPBACK_FAILED;
Matt Carlson941ec902011-08-19 13:58:23 +000011612 if (do_extlpbk)
11613 data[2] = TG3_LOOPBACK_FAILED;
Matt Carlsonab789042011-01-25 15:58:54 +000011614 goto done;
11615 }
Michael Chan9f40dea2005-09-05 17:53:06 -070011616
Joe Perches63c3a662011-04-26 08:12:10 +000011617 if (tg3_flag(tp, ENABLE_RSS)) {
Matt Carlson4a85f092011-04-20 07:57:37 +000011618 int i;
11619
11620 /* Reroute all rx packets to the 1st queue */
11621 for (i = MAC_RSS_INDIR_TBL_0;
11622 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
11623 tw32(i, 0x0);
11624 }
11625
Matt Carlson6e01b202011-08-19 13:58:20 +000011626 /* HW errata - mac loopback fails in some cases on 5780.
11627 * Normal traffic and PHY loopback are not affected by
11628 * errata. Also, the MAC loopback test is deprecated for
11629 * all newer ASIC revisions.
11630 */
11631 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
11632 !tg3_flag(tp, CPMU_PRESENT)) {
11633 tg3_mac_loopback(tp, true);
Matt Carlson9936bcf2007-10-10 18:03:07 -070011634
Matt Carlson28a45952011-08-19 13:58:22 +000011635 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11636 data[0] |= TG3_STD_LOOPBACK_FAILED;
Matt Carlson6e01b202011-08-19 13:58:20 +000011637
11638 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
Matt Carlson28a45952011-08-19 13:58:22 +000011639 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11640 data[0] |= TG3_JMB_LOOPBACK_FAILED;
Matt Carlson6e01b202011-08-19 13:58:20 +000011641
11642 tg3_mac_loopback(tp, false);
11643 }
Matt Carlson4852a862011-04-13 11:05:07 +000011644
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011645 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
Joe Perches63c3a662011-04-26 08:12:10 +000011646 !tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson5e5a7f32011-08-19 13:58:21 +000011647 int i;
11648
Matt Carlson941ec902011-08-19 13:58:23 +000011649 tg3_phy_lpbk_set(tp, 0, false);
Matt Carlson5e5a7f32011-08-19 13:58:21 +000011650
11651 /* Wait for link */
11652 for (i = 0; i < 100; i++) {
11653 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
11654 break;
11655 mdelay(1);
11656 }
11657
Matt Carlson28a45952011-08-19 13:58:22 +000011658 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11659 data[1] |= TG3_STD_LOOPBACK_FAILED;
Joe Perches63c3a662011-04-26 08:12:10 +000011660 if (tg3_flag(tp, TSO_CAPABLE) &&
Matt Carlson28a45952011-08-19 13:58:22 +000011661 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
11662 data[1] |= TG3_TSO_LOOPBACK_FAILED;
Joe Perches63c3a662011-04-26 08:12:10 +000011663 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
Matt Carlson28a45952011-08-19 13:58:22 +000011664 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11665 data[1] |= TG3_JMB_LOOPBACK_FAILED;
Michael Chan9f40dea2005-09-05 17:53:06 -070011666
Matt Carlson941ec902011-08-19 13:58:23 +000011667 if (do_extlpbk) {
11668 tg3_phy_lpbk_set(tp, 0, true);
11669
11670 /* All link indications report up, but the hardware
11671 * isn't really ready for about 20 msec. Double it
11672 * to be sure.
11673 */
11674 mdelay(40);
11675
11676 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11677 data[2] |= TG3_STD_LOOPBACK_FAILED;
11678 if (tg3_flag(tp, TSO_CAPABLE) &&
11679 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
11680 data[2] |= TG3_TSO_LOOPBACK_FAILED;
11681 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
11682 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11683 data[2] |= TG3_JMB_LOOPBACK_FAILED;
11684 }
11685
Matt Carlson5e5a7f32011-08-19 13:58:21 +000011686 /* Re-enable gphy autopowerdown. */
11687 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
11688 tg3_phy_toggle_apd(tp, true);
11689 }
Matt Carlson6833c042008-11-21 17:18:59 -080011690
Matt Carlson941ec902011-08-19 13:58:23 +000011691 err = (data[0] | data[1] | data[2]) ? -EIO : 0;
Matt Carlson28a45952011-08-19 13:58:22 +000011692
Matt Carlsonab789042011-01-25 15:58:54 +000011693done:
11694 tp->phy_flags |= eee_cap;
11695
Michael Chan9f40dea2005-09-05 17:53:06 -070011696 return err;
11697}
11698
Michael Chan4cafd3f2005-05-29 14:56:34 -070011699static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
11700 u64 *data)
11701{
Michael Chan566f86a2005-05-29 14:56:58 -070011702 struct tg3 *tp = netdev_priv(dev);
Matt Carlson941ec902011-08-19 13:58:23 +000011703 bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
Michael Chan566f86a2005-05-29 14:56:58 -070011704
Matt Carlsonbed98292011-07-13 09:27:29 +000011705 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
11706 tg3_power_up(tp)) {
11707 etest->flags |= ETH_TEST_FL_FAILED;
11708 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
11709 return;
11710 }
Michael Chanbc1c7562006-03-20 17:48:03 -080011711
Michael Chan566f86a2005-05-29 14:56:58 -070011712 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
11713
11714 if (tg3_test_nvram(tp) != 0) {
11715 etest->flags |= ETH_TEST_FL_FAILED;
11716 data[0] = 1;
11717 }
Matt Carlson941ec902011-08-19 13:58:23 +000011718 if (!doextlpbk && tg3_test_link(tp)) {
Michael Chanca430072005-05-29 14:57:23 -070011719 etest->flags |= ETH_TEST_FL_FAILED;
11720 data[1] = 1;
11721 }
Michael Chana71116d2005-05-29 14:58:11 -070011722 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011723 int err, err2 = 0, irq_sync = 0;
Michael Chana71116d2005-05-29 14:58:11 -070011724
Michael Chanbbe832c2005-06-24 20:20:04 -070011725 if (netif_running(dev)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011726 tg3_phy_stop(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -070011727 tg3_netif_stop(tp);
11728 irq_sync = 1;
11729 }
11730
11731 tg3_full_lock(tp, irq_sync);
Michael Chana71116d2005-05-29 14:58:11 -070011732
11733 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
Michael Chanec41c7d2006-01-17 02:40:55 -080011734 err = tg3_nvram_lock(tp);
Michael Chana71116d2005-05-29 14:58:11 -070011735 tg3_halt_cpu(tp, RX_CPU_BASE);
Joe Perches63c3a662011-04-26 08:12:10 +000011736 if (!tg3_flag(tp, 5705_PLUS))
Michael Chana71116d2005-05-29 14:58:11 -070011737 tg3_halt_cpu(tp, TX_CPU_BASE);
Michael Chanec41c7d2006-01-17 02:40:55 -080011738 if (!err)
11739 tg3_nvram_unlock(tp);
Michael Chana71116d2005-05-29 14:58:11 -070011740
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011741 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
Michael Chand9ab5ad2006-03-20 22:27:35 -080011742 tg3_phy_reset(tp);
11743
Michael Chana71116d2005-05-29 14:58:11 -070011744 if (tg3_test_registers(tp) != 0) {
11745 etest->flags |= ETH_TEST_FL_FAILED;
11746 data[2] = 1;
11747 }
Matt Carlson28a45952011-08-19 13:58:22 +000011748
Michael Chan7942e1d2005-05-29 14:58:36 -070011749 if (tg3_test_memory(tp) != 0) {
11750 etest->flags |= ETH_TEST_FL_FAILED;
11751 data[3] = 1;
11752 }
Matt Carlson28a45952011-08-19 13:58:22 +000011753
Matt Carlson941ec902011-08-19 13:58:23 +000011754 if (doextlpbk)
11755 etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
11756
11757 if (tg3_test_loopback(tp, &data[4], doextlpbk))
Michael Chanc76949a2005-05-29 14:58:59 -070011758 etest->flags |= ETH_TEST_FL_FAILED;
Michael Chana71116d2005-05-29 14:58:11 -070011759
David S. Millerf47c11e2005-06-24 20:18:35 -070011760 tg3_full_unlock(tp);
11761
Michael Chand4bc3922005-05-29 14:59:20 -070011762 if (tg3_test_interrupt(tp) != 0) {
11763 etest->flags |= ETH_TEST_FL_FAILED;
Matt Carlson941ec902011-08-19 13:58:23 +000011764 data[7] = 1;
Michael Chand4bc3922005-05-29 14:59:20 -070011765 }
David S. Millerf47c11e2005-06-24 20:18:35 -070011766
11767 tg3_full_lock(tp, 0);
Michael Chand4bc3922005-05-29 14:59:20 -070011768
Michael Chana71116d2005-05-29 14:58:11 -070011769 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11770 if (netif_running(dev)) {
Joe Perches63c3a662011-04-26 08:12:10 +000011771 tg3_flag_set(tp, INIT_COMPLETE);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011772 err2 = tg3_restart_hw(tp, 1);
11773 if (!err2)
Michael Chanb9ec6c12006-07-25 16:37:27 -070011774 tg3_netif_start(tp);
Michael Chana71116d2005-05-29 14:58:11 -070011775 }
David S. Millerf47c11e2005-06-24 20:18:35 -070011776
11777 tg3_full_unlock(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011778
11779 if (irq_sync && !err2)
11780 tg3_phy_start(tp);
Michael Chana71116d2005-05-29 14:58:11 -070011781 }
Matt Carlson80096062010-08-02 11:26:06 +000011782 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000011783 tg3_power_down(tp);
Michael Chanbc1c7562006-03-20 17:48:03 -080011784
Michael Chan4cafd3f2005-05-29 14:56:34 -070011785}
11786
Linus Torvalds1da177e2005-04-16 15:20:36 -070011787static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11788{
11789 struct mii_ioctl_data *data = if_mii(ifr);
11790 struct tg3 *tp = netdev_priv(dev);
11791 int err;
11792
Joe Perches63c3a662011-04-26 08:12:10 +000011793 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000011794 struct phy_device *phydev;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011795 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011796 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000011797 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Richard Cochran28b04112010-07-17 08:48:55 +000011798 return phy_mii_ioctl(phydev, ifr, cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011799 }
11800
Matt Carlson33f401a2010-04-05 10:19:27 +000011801 switch (cmd) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011802 case SIOCGMIIPHY:
Matt Carlson882e9792009-09-01 13:21:36 +000011803 data->phy_id = tp->phy_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011804
11805 /* fallthru */
11806 case SIOCGMIIREG: {
11807 u32 mii_regval;
11808
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011809 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011810 break; /* We have no PHY */
11811
Matt Carlson34eea5a2011-04-20 07:57:38 +000011812 if (!netif_running(dev))
Michael Chanbc1c7562006-03-20 17:48:03 -080011813 return -EAGAIN;
11814
David S. Millerf47c11e2005-06-24 20:18:35 -070011815 spin_lock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011816 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
David S. Millerf47c11e2005-06-24 20:18:35 -070011817 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011818
11819 data->val_out = mii_regval;
11820
11821 return err;
11822 }
11823
11824 case SIOCSMIIREG:
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011825 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011826 break; /* We have no PHY */
11827
Matt Carlson34eea5a2011-04-20 07:57:38 +000011828 if (!netif_running(dev))
Michael Chanbc1c7562006-03-20 17:48:03 -080011829 return -EAGAIN;
11830
David S. Millerf47c11e2005-06-24 20:18:35 -070011831 spin_lock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011832 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
David S. Millerf47c11e2005-06-24 20:18:35 -070011833 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011834
11835 return err;
11836
11837 default:
11838 /* do nothing */
11839 break;
11840 }
11841 return -EOPNOTSUPP;
11842}
11843
David S. Miller15f98502005-05-18 22:49:26 -070011844static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11845{
11846 struct tg3 *tp = netdev_priv(dev);
11847
11848 memcpy(ec, &tp->coal, sizeof(*ec));
11849 return 0;
11850}
11851
Michael Chand244c892005-07-05 14:42:33 -070011852static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11853{
11854 struct tg3 *tp = netdev_priv(dev);
11855 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
11856 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
11857
Joe Perches63c3a662011-04-26 08:12:10 +000011858 if (!tg3_flag(tp, 5705_PLUS)) {
Michael Chand244c892005-07-05 14:42:33 -070011859 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
11860 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
11861 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
11862 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
11863 }
11864
11865 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
11866 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
11867 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
11868 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
11869 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
11870 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
11871 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
11872 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
11873 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
11874 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
11875 return -EINVAL;
11876
11877 /* No rx interrupts will be generated if both are zero */
11878 if ((ec->rx_coalesce_usecs == 0) &&
11879 (ec->rx_max_coalesced_frames == 0))
11880 return -EINVAL;
11881
11882 /* No tx interrupts will be generated if both are zero */
11883 if ((ec->tx_coalesce_usecs == 0) &&
11884 (ec->tx_max_coalesced_frames == 0))
11885 return -EINVAL;
11886
11887 /* Only copy relevant parameters, ignore all others. */
11888 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
11889 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
11890 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
11891 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
11892 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
11893 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
11894 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
11895 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
11896 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
11897
11898 if (netif_running(dev)) {
11899 tg3_full_lock(tp, 0);
11900 __tg3_set_coalesce(tp, &tp->coal);
11901 tg3_full_unlock(tp);
11902 }
11903 return 0;
11904}
11905
Jeff Garzik7282d492006-09-13 14:30:00 -040011906static const struct ethtool_ops tg3_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011907 .get_settings = tg3_get_settings,
11908 .set_settings = tg3_set_settings,
11909 .get_drvinfo = tg3_get_drvinfo,
11910 .get_regs_len = tg3_get_regs_len,
11911 .get_regs = tg3_get_regs,
11912 .get_wol = tg3_get_wol,
11913 .set_wol = tg3_set_wol,
11914 .get_msglevel = tg3_get_msglevel,
11915 .set_msglevel = tg3_set_msglevel,
11916 .nway_reset = tg3_nway_reset,
11917 .get_link = ethtool_op_get_link,
11918 .get_eeprom_len = tg3_get_eeprom_len,
11919 .get_eeprom = tg3_get_eeprom,
11920 .set_eeprom = tg3_set_eeprom,
11921 .get_ringparam = tg3_get_ringparam,
11922 .set_ringparam = tg3_set_ringparam,
11923 .get_pauseparam = tg3_get_pauseparam,
11924 .set_pauseparam = tg3_set_pauseparam,
Michael Chan4cafd3f2005-05-29 14:56:34 -070011925 .self_test = tg3_self_test,
Linus Torvalds1da177e2005-04-16 15:20:36 -070011926 .get_strings = tg3_get_strings,
stephen hemminger81b87092011-04-04 08:43:50 +000011927 .set_phys_id = tg3_set_phys_id,
Linus Torvalds1da177e2005-04-16 15:20:36 -070011928 .get_ethtool_stats = tg3_get_ethtool_stats,
David S. Miller15f98502005-05-18 22:49:26 -070011929 .get_coalesce = tg3_get_coalesce,
Michael Chand244c892005-07-05 14:42:33 -070011930 .set_coalesce = tg3_set_coalesce,
Jeff Garzikb9f2c042007-10-03 18:07:32 -070011931 .get_sset_count = tg3_get_sset_count,
Linus Torvalds1da177e2005-04-16 15:20:36 -070011932};
11933
11934static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
11935{
Michael Chan1b277772006-03-20 22:27:48 -080011936 u32 cursize, val, magic;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011937
11938 tp->nvram_size = EEPROM_CHIP_SIZE;
11939
Matt Carlsone4f34112009-02-25 14:25:00 +000011940 if (tg3_nvram_read(tp, 0, &magic) != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011941 return;
11942
Michael Chanb16250e2006-09-27 16:10:14 -070011943 if ((magic != TG3_EEPROM_MAGIC) &&
11944 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
11945 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
Linus Torvalds1da177e2005-04-16 15:20:36 -070011946 return;
11947
11948 /*
11949 * Size the chip by reading offsets at increasing powers of two.
11950 * When we encounter our validation signature, we know the addressing
11951 * has wrapped around, and thus have our chip size.
11952 */
Michael Chan1b277772006-03-20 22:27:48 -080011953 cursize = 0x10;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011954
11955 while (cursize < tp->nvram_size) {
Matt Carlsone4f34112009-02-25 14:25:00 +000011956 if (tg3_nvram_read(tp, cursize, &val) != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011957 return;
11958
Michael Chan18201802006-03-20 22:29:15 -080011959 if (val == magic)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011960 break;
11961
11962 cursize <<= 1;
11963 }
11964
11965 tp->nvram_size = cursize;
11966}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011967
Linus Torvalds1da177e2005-04-16 15:20:36 -070011968static void __devinit tg3_get_nvram_size(struct tg3 *tp)
11969{
11970 u32 val;
11971
Joe Perches63c3a662011-04-26 08:12:10 +000011972 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
Michael Chan1b277772006-03-20 22:27:48 -080011973 return;
11974
11975 /* Selfboot format */
Michael Chan18201802006-03-20 22:29:15 -080011976 if (val != TG3_EEPROM_MAGIC) {
Michael Chan1b277772006-03-20 22:27:48 -080011977 tg3_get_eeprom_size(tp);
11978 return;
11979 }
11980
Matt Carlson6d348f22009-02-25 14:25:52 +000011981 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011982 if (val != 0) {
Matt Carlson6d348f22009-02-25 14:25:52 +000011983 /* This is confusing. We want to operate on the
11984 * 16-bit value at offset 0xf2. The tg3_nvram_read()
11985 * call will read from NVRAM and byteswap the data
11986 * according to the byteswapping settings for all
11987 * other register accesses. This ensures the data we
11988 * want will always reside in the lower 16-bits.
11989 * However, the data in NVRAM is in LE format, which
11990 * means the data from the NVRAM read will always be
11991 * opposite the endianness of the CPU. The 16-bit
11992 * byteswap then brings the data to CPU endianness.
11993 */
11994 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011995 return;
11996 }
11997 }
Matt Carlsonfd1122a2008-05-02 16:48:36 -070011998 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011999}
12000
12001static void __devinit tg3_get_nvram_info(struct tg3 *tp)
12002{
12003 u32 nvcfg1;
12004
12005 nvcfg1 = tr32(NVRAM_CFG1);
12006 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
Joe Perches63c3a662011-04-26 08:12:10 +000012007 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012008 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012009 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12010 tw32(NVRAM_CFG1, nvcfg1);
12011 }
12012
Matt Carlson6ff6f812011-05-19 12:12:54 +000012013 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
Joe Perches63c3a662011-04-26 08:12:10 +000012014 tg3_flag(tp, 5780_CLASS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012015 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000012016 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
12017 tp->nvram_jedecnum = JEDEC_ATMEL;
12018 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
Joe Perches63c3a662011-04-26 08:12:10 +000012019 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000012020 break;
12021 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
12022 tp->nvram_jedecnum = JEDEC_ATMEL;
12023 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
12024 break;
12025 case FLASH_VENDOR_ATMEL_EEPROM:
12026 tp->nvram_jedecnum = JEDEC_ATMEL;
12027 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
Joe Perches63c3a662011-04-26 08:12:10 +000012028 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000012029 break;
12030 case FLASH_VENDOR_ST:
12031 tp->nvram_jedecnum = JEDEC_ST;
12032 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
Joe Perches63c3a662011-04-26 08:12:10 +000012033 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000012034 break;
12035 case FLASH_VENDOR_SAIFUN:
12036 tp->nvram_jedecnum = JEDEC_SAIFUN;
12037 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
12038 break;
12039 case FLASH_VENDOR_SST_SMALL:
12040 case FLASH_VENDOR_SST_LARGE:
12041 tp->nvram_jedecnum = JEDEC_SST;
12042 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
12043 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012044 }
Matt Carlson8590a602009-08-28 12:29:16 +000012045 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012046 tp->nvram_jedecnum = JEDEC_ATMEL;
12047 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
Joe Perches63c3a662011-04-26 08:12:10 +000012048 tg3_flag_set(tp, NVRAM_BUFFERED);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012049 }
12050}
12051
Matt Carlsona1b950d2009-09-01 13:20:17 +000012052static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
12053{
12054 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
12055 case FLASH_5752PAGE_SIZE_256:
12056 tp->nvram_pagesize = 256;
12057 break;
12058 case FLASH_5752PAGE_SIZE_512:
12059 tp->nvram_pagesize = 512;
12060 break;
12061 case FLASH_5752PAGE_SIZE_1K:
12062 tp->nvram_pagesize = 1024;
12063 break;
12064 case FLASH_5752PAGE_SIZE_2K:
12065 tp->nvram_pagesize = 2048;
12066 break;
12067 case FLASH_5752PAGE_SIZE_4K:
12068 tp->nvram_pagesize = 4096;
12069 break;
12070 case FLASH_5752PAGE_SIZE_264:
12071 tp->nvram_pagesize = 264;
12072 break;
12073 case FLASH_5752PAGE_SIZE_528:
12074 tp->nvram_pagesize = 528;
12075 break;
12076 }
12077}
12078
Michael Chan361b4ac2005-04-21 17:11:21 -070012079static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
12080{
12081 u32 nvcfg1;
12082
12083 nvcfg1 = tr32(NVRAM_CFG1);
12084
Michael Chane6af3012005-04-21 17:12:05 -070012085 /* NVRAM protection for TPM */
12086 if (nvcfg1 & (1 << 27))
Joe Perches63c3a662011-04-26 08:12:10 +000012087 tg3_flag_set(tp, PROTECTED_NVRAM);
Michael Chane6af3012005-04-21 17:12:05 -070012088
Michael Chan361b4ac2005-04-21 17:11:21 -070012089 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000012090 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
12091 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
12092 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012093 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000012094 break;
12095 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12096 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012097 tg3_flag_set(tp, NVRAM_BUFFERED);
12098 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012099 break;
12100 case FLASH_5752VENDOR_ST_M45PE10:
12101 case FLASH_5752VENDOR_ST_M45PE20:
12102 case FLASH_5752VENDOR_ST_M45PE40:
12103 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012104 tg3_flag_set(tp, NVRAM_BUFFERED);
12105 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012106 break;
Michael Chan361b4ac2005-04-21 17:11:21 -070012107 }
12108
Joe Perches63c3a662011-04-26 08:12:10 +000012109 if (tg3_flag(tp, FLASH)) {
Matt Carlsona1b950d2009-09-01 13:20:17 +000012110 tg3_nvram_get_pagesize(tp, nvcfg1);
Matt Carlson8590a602009-08-28 12:29:16 +000012111 } else {
Michael Chan361b4ac2005-04-21 17:11:21 -070012112 /* For eeprom, set pagesize to maximum eeprom size */
12113 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12114
12115 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12116 tw32(NVRAM_CFG1, nvcfg1);
12117 }
12118}
12119
Michael Chand3c7b882006-03-23 01:28:25 -080012120static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
12121{
Matt Carlson989a9d22007-05-05 11:51:05 -070012122 u32 nvcfg1, protect = 0;
Michael Chand3c7b882006-03-23 01:28:25 -080012123
12124 nvcfg1 = tr32(NVRAM_CFG1);
12125
12126 /* NVRAM protection for TPM */
Matt Carlson989a9d22007-05-05 11:51:05 -070012127 if (nvcfg1 & (1 << 27)) {
Joe Perches63c3a662011-04-26 08:12:10 +000012128 tg3_flag_set(tp, PROTECTED_NVRAM);
Matt Carlson989a9d22007-05-05 11:51:05 -070012129 protect = 1;
12130 }
Michael Chand3c7b882006-03-23 01:28:25 -080012131
Matt Carlson989a9d22007-05-05 11:51:05 -070012132 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12133 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000012134 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12135 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12136 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12137 case FLASH_5755VENDOR_ATMEL_FLASH_5:
12138 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012139 tg3_flag_set(tp, NVRAM_BUFFERED);
12140 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012141 tp->nvram_pagesize = 264;
12142 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
12143 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
12144 tp->nvram_size = (protect ? 0x3e200 :
12145 TG3_NVRAM_SIZE_512KB);
12146 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
12147 tp->nvram_size = (protect ? 0x1f200 :
12148 TG3_NVRAM_SIZE_256KB);
12149 else
12150 tp->nvram_size = (protect ? 0x1f200 :
12151 TG3_NVRAM_SIZE_128KB);
12152 break;
12153 case FLASH_5752VENDOR_ST_M45PE10:
12154 case FLASH_5752VENDOR_ST_M45PE20:
12155 case FLASH_5752VENDOR_ST_M45PE40:
12156 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012157 tg3_flag_set(tp, NVRAM_BUFFERED);
12158 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012159 tp->nvram_pagesize = 256;
12160 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
12161 tp->nvram_size = (protect ?
12162 TG3_NVRAM_SIZE_64KB :
12163 TG3_NVRAM_SIZE_128KB);
12164 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
12165 tp->nvram_size = (protect ?
12166 TG3_NVRAM_SIZE_64KB :
12167 TG3_NVRAM_SIZE_256KB);
12168 else
12169 tp->nvram_size = (protect ?
12170 TG3_NVRAM_SIZE_128KB :
12171 TG3_NVRAM_SIZE_512KB);
12172 break;
Michael Chand3c7b882006-03-23 01:28:25 -080012173 }
12174}
12175
Michael Chan1b277772006-03-20 22:27:48 -080012176static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
12177{
12178 u32 nvcfg1;
12179
12180 nvcfg1 = tr32(NVRAM_CFG1);
12181
12182 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000012183 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
12184 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12185 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
12186 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12187 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012188 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000012189 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
Michael Chan1b277772006-03-20 22:27:48 -080012190
Matt Carlson8590a602009-08-28 12:29:16 +000012191 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12192 tw32(NVRAM_CFG1, nvcfg1);
12193 break;
12194 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12195 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12196 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12197 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12198 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012199 tg3_flag_set(tp, NVRAM_BUFFERED);
12200 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012201 tp->nvram_pagesize = 264;
12202 break;
12203 case FLASH_5752VENDOR_ST_M45PE10:
12204 case FLASH_5752VENDOR_ST_M45PE20:
12205 case FLASH_5752VENDOR_ST_M45PE40:
12206 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012207 tg3_flag_set(tp, NVRAM_BUFFERED);
12208 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012209 tp->nvram_pagesize = 256;
12210 break;
Michael Chan1b277772006-03-20 22:27:48 -080012211 }
12212}
12213
Matt Carlson6b91fa02007-10-10 18:01:09 -070012214static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
12215{
12216 u32 nvcfg1, protect = 0;
12217
12218 nvcfg1 = tr32(NVRAM_CFG1);
12219
12220 /* NVRAM protection for TPM */
12221 if (nvcfg1 & (1 << 27)) {
Joe Perches63c3a662011-04-26 08:12:10 +000012222 tg3_flag_set(tp, PROTECTED_NVRAM);
Matt Carlson6b91fa02007-10-10 18:01:09 -070012223 protect = 1;
12224 }
12225
12226 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12227 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000012228 case FLASH_5761VENDOR_ATMEL_ADB021D:
12229 case FLASH_5761VENDOR_ATMEL_ADB041D:
12230 case FLASH_5761VENDOR_ATMEL_ADB081D:
12231 case FLASH_5761VENDOR_ATMEL_ADB161D:
12232 case FLASH_5761VENDOR_ATMEL_MDB021D:
12233 case FLASH_5761VENDOR_ATMEL_MDB041D:
12234 case FLASH_5761VENDOR_ATMEL_MDB081D:
12235 case FLASH_5761VENDOR_ATMEL_MDB161D:
12236 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012237 tg3_flag_set(tp, NVRAM_BUFFERED);
12238 tg3_flag_set(tp, FLASH);
12239 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
Matt Carlson8590a602009-08-28 12:29:16 +000012240 tp->nvram_pagesize = 256;
12241 break;
12242 case FLASH_5761VENDOR_ST_A_M45PE20:
12243 case FLASH_5761VENDOR_ST_A_M45PE40:
12244 case FLASH_5761VENDOR_ST_A_M45PE80:
12245 case FLASH_5761VENDOR_ST_A_M45PE16:
12246 case FLASH_5761VENDOR_ST_M_M45PE20:
12247 case FLASH_5761VENDOR_ST_M_M45PE40:
12248 case FLASH_5761VENDOR_ST_M_M45PE80:
12249 case FLASH_5761VENDOR_ST_M_M45PE16:
12250 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012251 tg3_flag_set(tp, NVRAM_BUFFERED);
12252 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012253 tp->nvram_pagesize = 256;
12254 break;
Matt Carlson6b91fa02007-10-10 18:01:09 -070012255 }
12256
12257 if (protect) {
12258 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
12259 } else {
12260 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000012261 case FLASH_5761VENDOR_ATMEL_ADB161D:
12262 case FLASH_5761VENDOR_ATMEL_MDB161D:
12263 case FLASH_5761VENDOR_ST_A_M45PE16:
12264 case FLASH_5761VENDOR_ST_M_M45PE16:
12265 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
12266 break;
12267 case FLASH_5761VENDOR_ATMEL_ADB081D:
12268 case FLASH_5761VENDOR_ATMEL_MDB081D:
12269 case FLASH_5761VENDOR_ST_A_M45PE80:
12270 case FLASH_5761VENDOR_ST_M_M45PE80:
12271 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12272 break;
12273 case FLASH_5761VENDOR_ATMEL_ADB041D:
12274 case FLASH_5761VENDOR_ATMEL_MDB041D:
12275 case FLASH_5761VENDOR_ST_A_M45PE40:
12276 case FLASH_5761VENDOR_ST_M_M45PE40:
12277 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12278 break;
12279 case FLASH_5761VENDOR_ATMEL_ADB021D:
12280 case FLASH_5761VENDOR_ATMEL_MDB021D:
12281 case FLASH_5761VENDOR_ST_A_M45PE20:
12282 case FLASH_5761VENDOR_ST_M_M45PE20:
12283 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12284 break;
Matt Carlson6b91fa02007-10-10 18:01:09 -070012285 }
12286 }
12287}
12288
Michael Chanb5d37722006-09-27 16:06:21 -070012289static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
12290{
12291 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012292 tg3_flag_set(tp, NVRAM_BUFFERED);
Michael Chanb5d37722006-09-27 16:06:21 -070012293 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12294}
12295
Matt Carlson321d32a2008-11-21 17:22:19 -080012296static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
12297{
12298 u32 nvcfg1;
12299
12300 nvcfg1 = tr32(NVRAM_CFG1);
12301
12302 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12303 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12304 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12305 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012306 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson321d32a2008-11-21 17:22:19 -080012307 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12308
12309 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12310 tw32(NVRAM_CFG1, nvcfg1);
12311 return;
12312 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12313 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12314 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12315 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12316 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12317 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12318 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12319 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012320 tg3_flag_set(tp, NVRAM_BUFFERED);
12321 tg3_flag_set(tp, FLASH);
Matt Carlson321d32a2008-11-21 17:22:19 -080012322
12323 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12324 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12325 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12326 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12327 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12328 break;
12329 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12330 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12331 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12332 break;
12333 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12334 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12335 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12336 break;
12337 }
12338 break;
12339 case FLASH_5752VENDOR_ST_M45PE10:
12340 case FLASH_5752VENDOR_ST_M45PE20:
12341 case FLASH_5752VENDOR_ST_M45PE40:
12342 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012343 tg3_flag_set(tp, NVRAM_BUFFERED);
12344 tg3_flag_set(tp, FLASH);
Matt Carlson321d32a2008-11-21 17:22:19 -080012345
12346 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12347 case FLASH_5752VENDOR_ST_M45PE10:
12348 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12349 break;
12350 case FLASH_5752VENDOR_ST_M45PE20:
12351 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12352 break;
12353 case FLASH_5752VENDOR_ST_M45PE40:
12354 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12355 break;
12356 }
12357 break;
12358 default:
Joe Perches63c3a662011-04-26 08:12:10 +000012359 tg3_flag_set(tp, NO_NVRAM);
Matt Carlson321d32a2008-11-21 17:22:19 -080012360 return;
12361 }
12362
Matt Carlsona1b950d2009-09-01 13:20:17 +000012363 tg3_nvram_get_pagesize(tp, nvcfg1);
12364 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
Joe Perches63c3a662011-04-26 08:12:10 +000012365 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
Matt Carlsona1b950d2009-09-01 13:20:17 +000012366}
12367
12368
12369static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
12370{
12371 u32 nvcfg1;
12372
12373 nvcfg1 = tr32(NVRAM_CFG1);
12374
12375 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12376 case FLASH_5717VENDOR_ATMEL_EEPROM:
12377 case FLASH_5717VENDOR_MICRO_EEPROM:
12378 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012379 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlsona1b950d2009-09-01 13:20:17 +000012380 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12381
12382 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12383 tw32(NVRAM_CFG1, nvcfg1);
12384 return;
12385 case FLASH_5717VENDOR_ATMEL_MDB011D:
12386 case FLASH_5717VENDOR_ATMEL_ADB011B:
12387 case FLASH_5717VENDOR_ATMEL_ADB011D:
12388 case FLASH_5717VENDOR_ATMEL_MDB021D:
12389 case FLASH_5717VENDOR_ATMEL_ADB021B:
12390 case FLASH_5717VENDOR_ATMEL_ADB021D:
12391 case FLASH_5717VENDOR_ATMEL_45USPT:
12392 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012393 tg3_flag_set(tp, NVRAM_BUFFERED);
12394 tg3_flag_set(tp, FLASH);
Matt Carlsona1b950d2009-09-01 13:20:17 +000012395
12396 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12397 case FLASH_5717VENDOR_ATMEL_MDB021D:
Matt Carlson66ee33b2011-04-05 14:22:51 +000012398 /* Detect size with tg3_nvram_get_size() */
12399 break;
Matt Carlsona1b950d2009-09-01 13:20:17 +000012400 case FLASH_5717VENDOR_ATMEL_ADB021B:
12401 case FLASH_5717VENDOR_ATMEL_ADB021D:
12402 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12403 break;
12404 default:
12405 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12406 break;
12407 }
Matt Carlson321d32a2008-11-21 17:22:19 -080012408 break;
Matt Carlsona1b950d2009-09-01 13:20:17 +000012409 case FLASH_5717VENDOR_ST_M_M25PE10:
12410 case FLASH_5717VENDOR_ST_A_M25PE10:
12411 case FLASH_5717VENDOR_ST_M_M45PE10:
12412 case FLASH_5717VENDOR_ST_A_M45PE10:
12413 case FLASH_5717VENDOR_ST_M_M25PE20:
12414 case FLASH_5717VENDOR_ST_A_M25PE20:
12415 case FLASH_5717VENDOR_ST_M_M45PE20:
12416 case FLASH_5717VENDOR_ST_A_M45PE20:
12417 case FLASH_5717VENDOR_ST_25USPT:
12418 case FLASH_5717VENDOR_ST_45USPT:
12419 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012420 tg3_flag_set(tp, NVRAM_BUFFERED);
12421 tg3_flag_set(tp, FLASH);
Matt Carlsona1b950d2009-09-01 13:20:17 +000012422
12423 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12424 case FLASH_5717VENDOR_ST_M_M25PE20:
Matt Carlsona1b950d2009-09-01 13:20:17 +000012425 case FLASH_5717VENDOR_ST_M_M45PE20:
Matt Carlson66ee33b2011-04-05 14:22:51 +000012426 /* Detect size with tg3_nvram_get_size() */
12427 break;
12428 case FLASH_5717VENDOR_ST_A_M25PE20:
Matt Carlsona1b950d2009-09-01 13:20:17 +000012429 case FLASH_5717VENDOR_ST_A_M45PE20:
12430 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12431 break;
12432 default:
12433 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12434 break;
12435 }
Matt Carlson321d32a2008-11-21 17:22:19 -080012436 break;
Matt Carlsona1b950d2009-09-01 13:20:17 +000012437 default:
Joe Perches63c3a662011-04-26 08:12:10 +000012438 tg3_flag_set(tp, NO_NVRAM);
Matt Carlsona1b950d2009-09-01 13:20:17 +000012439 return;
Matt Carlson321d32a2008-11-21 17:22:19 -080012440 }
Matt Carlsona1b950d2009-09-01 13:20:17 +000012441
12442 tg3_nvram_get_pagesize(tp, nvcfg1);
12443 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
Joe Perches63c3a662011-04-26 08:12:10 +000012444 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
Matt Carlson321d32a2008-11-21 17:22:19 -080012445}
12446
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012447static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
12448{
12449 u32 nvcfg1, nvmpinstrp;
12450
12451 nvcfg1 = tr32(NVRAM_CFG1);
12452 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
12453
12454 switch (nvmpinstrp) {
12455 case FLASH_5720_EEPROM_HD:
12456 case FLASH_5720_EEPROM_LD:
12457 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012458 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012459
12460 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12461 tw32(NVRAM_CFG1, nvcfg1);
12462 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
12463 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12464 else
12465 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
12466 return;
12467 case FLASH_5720VENDOR_M_ATMEL_DB011D:
12468 case FLASH_5720VENDOR_A_ATMEL_DB011B:
12469 case FLASH_5720VENDOR_A_ATMEL_DB011D:
12470 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12471 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12472 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12473 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12474 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12475 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12476 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12477 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12478 case FLASH_5720VENDOR_ATMEL_45USPT:
12479 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012480 tg3_flag_set(tp, NVRAM_BUFFERED);
12481 tg3_flag_set(tp, FLASH);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012482
12483 switch (nvmpinstrp) {
12484 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12485 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12486 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12487 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12488 break;
12489 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12490 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12491 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12492 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12493 break;
12494 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12495 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12496 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12497 break;
12498 default:
12499 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12500 break;
12501 }
12502 break;
12503 case FLASH_5720VENDOR_M_ST_M25PE10:
12504 case FLASH_5720VENDOR_M_ST_M45PE10:
12505 case FLASH_5720VENDOR_A_ST_M25PE10:
12506 case FLASH_5720VENDOR_A_ST_M45PE10:
12507 case FLASH_5720VENDOR_M_ST_M25PE20:
12508 case FLASH_5720VENDOR_M_ST_M45PE20:
12509 case FLASH_5720VENDOR_A_ST_M25PE20:
12510 case FLASH_5720VENDOR_A_ST_M45PE20:
12511 case FLASH_5720VENDOR_M_ST_M25PE40:
12512 case FLASH_5720VENDOR_M_ST_M45PE40:
12513 case FLASH_5720VENDOR_A_ST_M25PE40:
12514 case FLASH_5720VENDOR_A_ST_M45PE40:
12515 case FLASH_5720VENDOR_M_ST_M25PE80:
12516 case FLASH_5720VENDOR_M_ST_M45PE80:
12517 case FLASH_5720VENDOR_A_ST_M25PE80:
12518 case FLASH_5720VENDOR_A_ST_M45PE80:
12519 case FLASH_5720VENDOR_ST_25USPT:
12520 case FLASH_5720VENDOR_ST_45USPT:
12521 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012522 tg3_flag_set(tp, NVRAM_BUFFERED);
12523 tg3_flag_set(tp, FLASH);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012524
12525 switch (nvmpinstrp) {
12526 case FLASH_5720VENDOR_M_ST_M25PE20:
12527 case FLASH_5720VENDOR_M_ST_M45PE20:
12528 case FLASH_5720VENDOR_A_ST_M25PE20:
12529 case FLASH_5720VENDOR_A_ST_M45PE20:
12530 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12531 break;
12532 case FLASH_5720VENDOR_M_ST_M25PE40:
12533 case FLASH_5720VENDOR_M_ST_M45PE40:
12534 case FLASH_5720VENDOR_A_ST_M25PE40:
12535 case FLASH_5720VENDOR_A_ST_M45PE40:
12536 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12537 break;
12538 case FLASH_5720VENDOR_M_ST_M25PE80:
12539 case FLASH_5720VENDOR_M_ST_M45PE80:
12540 case FLASH_5720VENDOR_A_ST_M25PE80:
12541 case FLASH_5720VENDOR_A_ST_M45PE80:
12542 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12543 break;
12544 default:
12545 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12546 break;
12547 }
12548 break;
12549 default:
Joe Perches63c3a662011-04-26 08:12:10 +000012550 tg3_flag_set(tp, NO_NVRAM);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012551 return;
12552 }
12553
12554 tg3_nvram_get_pagesize(tp, nvcfg1);
12555 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
Joe Perches63c3a662011-04-26 08:12:10 +000012556 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012557}
12558
Linus Torvalds1da177e2005-04-16 15:20:36 -070012559/* Chips other than 5700/5701 use the NVRAM for fetching info. */
12560static void __devinit tg3_nvram_init(struct tg3 *tp)
12561{
Linus Torvalds1da177e2005-04-16 15:20:36 -070012562 tw32_f(GRC_EEPROM_ADDR,
12563 (EEPROM_ADDR_FSM_RESET |
12564 (EEPROM_DEFAULT_CLOCK_PERIOD <<
12565 EEPROM_ADDR_CLKPERD_SHIFT)));
12566
Michael Chan9d57f012006-12-07 00:23:25 -080012567 msleep(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012568
12569 /* Enable seeprom accesses. */
12570 tw32_f(GRC_LOCAL_CTRL,
12571 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
12572 udelay(100);
12573
12574 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12575 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
Joe Perches63c3a662011-04-26 08:12:10 +000012576 tg3_flag_set(tp, NVRAM);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012577
Michael Chanec41c7d2006-01-17 02:40:55 -080012578 if (tg3_nvram_lock(tp)) {
Matt Carlson5129c3a2010-04-05 10:19:23 +000012579 netdev_warn(tp->dev,
12580 "Cannot get nvram lock, %s failed\n",
Joe Perches05dbe002010-02-17 19:44:19 +000012581 __func__);
Michael Chanec41c7d2006-01-17 02:40:55 -080012582 return;
12583 }
Michael Chane6af3012005-04-21 17:12:05 -070012584 tg3_enable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012585
Matt Carlson989a9d22007-05-05 11:51:05 -070012586 tp->nvram_size = 0;
12587
Michael Chan361b4ac2005-04-21 17:11:21 -070012588 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
12589 tg3_get_5752_nvram_info(tp);
Michael Chand3c7b882006-03-23 01:28:25 -080012590 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
12591 tg3_get_5755_nvram_info(tp);
Matt Carlsond30cdd22007-10-07 23:28:35 -070012592 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlson57e69832008-05-25 23:48:31 -070012593 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
12594 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
Michael Chan1b277772006-03-20 22:27:48 -080012595 tg3_get_5787_nvram_info(tp);
Matt Carlson6b91fa02007-10-10 18:01:09 -070012596 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
12597 tg3_get_5761_nvram_info(tp);
Michael Chanb5d37722006-09-27 16:06:21 -070012598 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12599 tg3_get_5906_nvram_info(tp);
Matt Carlsonb703df62009-12-03 08:36:21 +000012600 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
12601 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Matt Carlson321d32a2008-11-21 17:22:19 -080012602 tg3_get_57780_nvram_info(tp);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012603 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
12604 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
Matt Carlsona1b950d2009-09-01 13:20:17 +000012605 tg3_get_5717_nvram_info(tp);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012606 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
12607 tg3_get_5720_nvram_info(tp);
Michael Chan361b4ac2005-04-21 17:11:21 -070012608 else
12609 tg3_get_nvram_info(tp);
12610
Matt Carlson989a9d22007-05-05 11:51:05 -070012611 if (tp->nvram_size == 0)
12612 tg3_get_nvram_size(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012613
Michael Chane6af3012005-04-21 17:12:05 -070012614 tg3_disable_nvram_access(tp);
Michael Chan381291b2005-12-13 21:08:21 -080012615 tg3_nvram_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012616
12617 } else {
Joe Perches63c3a662011-04-26 08:12:10 +000012618 tg3_flag_clear(tp, NVRAM);
12619 tg3_flag_clear(tp, NVRAM_BUFFERED);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012620
12621 tg3_get_eeprom_size(tp);
12622 }
12623}
12624
Linus Torvalds1da177e2005-04-16 15:20:36 -070012625static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
12626 u32 offset, u32 len, u8 *buf)
12627{
12628 int i, j, rc = 0;
12629 u32 val;
12630
12631 for (i = 0; i < len; i += 4) {
Al Virob9fc7dc2007-12-17 22:59:57 -080012632 u32 addr;
Matt Carlsona9dc5292009-02-25 14:25:30 +000012633 __be32 data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012634
12635 addr = offset + i;
12636
12637 memcpy(&data, buf + i, 4);
12638
Matt Carlson62cedd12009-04-20 14:52:29 -070012639 /*
12640 * The SEEPROM interface expects the data to always be opposite
12641 * the native endian format. We accomplish this by reversing
12642 * all the operations that would have been performed on the
12643 * data from a call to tg3_nvram_read_be32().
12644 */
12645 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
Linus Torvalds1da177e2005-04-16 15:20:36 -070012646
12647 val = tr32(GRC_EEPROM_ADDR);
12648 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
12649
12650 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
12651 EEPROM_ADDR_READ);
12652 tw32(GRC_EEPROM_ADDR, val |
12653 (0 << EEPROM_ADDR_DEVID_SHIFT) |
12654 (addr & EEPROM_ADDR_ADDR_MASK) |
12655 EEPROM_ADDR_START |
12656 EEPROM_ADDR_WRITE);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012657
Michael Chan9d57f012006-12-07 00:23:25 -080012658 for (j = 0; j < 1000; j++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012659 val = tr32(GRC_EEPROM_ADDR);
12660
12661 if (val & EEPROM_ADDR_COMPLETE)
12662 break;
Michael Chan9d57f012006-12-07 00:23:25 -080012663 msleep(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012664 }
12665 if (!(val & EEPROM_ADDR_COMPLETE)) {
12666 rc = -EBUSY;
12667 break;
12668 }
12669 }
12670
12671 return rc;
12672}
12673
12674/* offset and length are dword aligned */
12675static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
12676 u8 *buf)
12677{
12678 int ret = 0;
12679 u32 pagesize = tp->nvram_pagesize;
12680 u32 pagemask = pagesize - 1;
12681 u32 nvram_cmd;
12682 u8 *tmp;
12683
12684 tmp = kmalloc(pagesize, GFP_KERNEL);
12685 if (tmp == NULL)
12686 return -ENOMEM;
12687
12688 while (len) {
12689 int j;
Michael Chane6af3012005-04-21 17:12:05 -070012690 u32 phy_addr, page_off, size;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012691
12692 phy_addr = offset & ~pagemask;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012693
Linus Torvalds1da177e2005-04-16 15:20:36 -070012694 for (j = 0; j < pagesize; j += 4) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000012695 ret = tg3_nvram_read_be32(tp, phy_addr + j,
12696 (__be32 *) (tmp + j));
12697 if (ret)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012698 break;
12699 }
12700 if (ret)
12701 break;
12702
Matt Carlsonc6cdf432010-04-05 10:19:26 +000012703 page_off = offset & pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012704 size = pagesize;
12705 if (len < size)
12706 size = len;
12707
12708 len -= size;
12709
12710 memcpy(tmp + page_off, buf, size);
12711
12712 offset = offset + (pagesize - page_off);
12713
Michael Chane6af3012005-04-21 17:12:05 -070012714 tg3_enable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012715
12716 /*
12717 * Before we can erase the flash page, we need
12718 * to issue a special "write enable" command.
12719 */
12720 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12721
12722 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12723 break;
12724
12725 /* Erase the target page */
12726 tw32(NVRAM_ADDR, phy_addr);
12727
12728 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
12729 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
12730
Matt Carlsonc6cdf432010-04-05 10:19:26 +000012731 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012732 break;
12733
12734 /* Issue another write enable to start the write. */
12735 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12736
12737 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12738 break;
12739
12740 for (j = 0; j < pagesize; j += 4) {
Al Virob9fc7dc2007-12-17 22:59:57 -080012741 __be32 data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012742
Al Virob9fc7dc2007-12-17 22:59:57 -080012743 data = *((__be32 *) (tmp + j));
Matt Carlsona9dc5292009-02-25 14:25:30 +000012744
Al Virob9fc7dc2007-12-17 22:59:57 -080012745 tw32(NVRAM_WRDATA, be32_to_cpu(data));
Linus Torvalds1da177e2005-04-16 15:20:36 -070012746
12747 tw32(NVRAM_ADDR, phy_addr + j);
12748
12749 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
12750 NVRAM_CMD_WR;
12751
12752 if (j == 0)
12753 nvram_cmd |= NVRAM_CMD_FIRST;
12754 else if (j == (pagesize - 4))
12755 nvram_cmd |= NVRAM_CMD_LAST;
12756
12757 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12758 break;
12759 }
12760 if (ret)
12761 break;
12762 }
12763
12764 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12765 tg3_nvram_exec_cmd(tp, nvram_cmd);
12766
12767 kfree(tmp);
12768
12769 return ret;
12770}
12771
12772/* offset and length are dword aligned */
12773static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
12774 u8 *buf)
12775{
12776 int i, ret = 0;
12777
12778 for (i = 0; i < len; i += 4, offset += 4) {
Al Virob9fc7dc2007-12-17 22:59:57 -080012779 u32 page_off, phy_addr, nvram_cmd;
12780 __be32 data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012781
12782 memcpy(&data, buf + i, 4);
Al Virob9fc7dc2007-12-17 22:59:57 -080012783 tw32(NVRAM_WRDATA, be32_to_cpu(data));
Linus Torvalds1da177e2005-04-16 15:20:36 -070012784
Matt Carlsonc6cdf432010-04-05 10:19:26 +000012785 page_off = offset % tp->nvram_pagesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012786
Michael Chan18201802006-03-20 22:29:15 -080012787 phy_addr = tg3_nvram_phys_addr(tp, offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012788
12789 tw32(NVRAM_ADDR, phy_addr);
12790
12791 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
12792
Matt Carlsonc6cdf432010-04-05 10:19:26 +000012793 if (page_off == 0 || i == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012794 nvram_cmd |= NVRAM_CMD_FIRST;
Michael Chanf6d9a252006-04-29 19:00:24 -070012795 if (page_off == (tp->nvram_pagesize - 4))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012796 nvram_cmd |= NVRAM_CMD_LAST;
12797
12798 if (i == (len - 4))
12799 nvram_cmd |= NVRAM_CMD_LAST;
12800
Matt Carlson321d32a2008-11-21 17:22:19 -080012801 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
Joe Perches63c3a662011-04-26 08:12:10 +000012802 !tg3_flag(tp, 5755_PLUS) &&
Michael Chan4c987482005-09-05 17:52:38 -070012803 (tp->nvram_jedecnum == JEDEC_ST) &&
12804 (nvram_cmd & NVRAM_CMD_FIRST)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012805
12806 if ((ret = tg3_nvram_exec_cmd(tp,
12807 NVRAM_CMD_WREN | NVRAM_CMD_GO |
12808 NVRAM_CMD_DONE)))
12809
12810 break;
12811 }
Joe Perches63c3a662011-04-26 08:12:10 +000012812 if (!tg3_flag(tp, FLASH)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012813 /* We always do complete word writes to eeprom. */
12814 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
12815 }
12816
12817 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12818 break;
12819 }
12820 return ret;
12821}
12822
12823/* offset and length are dword aligned */
12824static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
12825{
12826 int ret;
12827
Joe Perches63c3a662011-04-26 08:12:10 +000012828 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
Michael Chan314fba32005-04-21 17:07:04 -070012829 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
12830 ~GRC_LCLCTRL_GPIO_OUTPUT1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012831 udelay(40);
12832 }
12833
Joe Perches63c3a662011-04-26 08:12:10 +000012834 if (!tg3_flag(tp, NVRAM)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012835 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
Matt Carlson859a5882010-04-05 10:19:28 +000012836 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012837 u32 grc_mode;
12838
Michael Chanec41c7d2006-01-17 02:40:55 -080012839 ret = tg3_nvram_lock(tp);
12840 if (ret)
12841 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012842
Michael Chane6af3012005-04-21 17:12:05 -070012843 tg3_enable_nvram_access(tp);
Joe Perches63c3a662011-04-26 08:12:10 +000012844 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012845 tw32(NVRAM_WRITE1, 0x406);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012846
12847 grc_mode = tr32(GRC_MODE);
12848 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
12849
Joe Perches63c3a662011-04-26 08:12:10 +000012850 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012851 ret = tg3_nvram_write_block_buffered(tp, offset, len,
12852 buf);
Matt Carlson859a5882010-04-05 10:19:28 +000012853 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012854 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
12855 buf);
12856 }
12857
12858 grc_mode = tr32(GRC_MODE);
12859 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
12860
Michael Chane6af3012005-04-21 17:12:05 -070012861 tg3_disable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012862 tg3_nvram_unlock(tp);
12863 }
12864
Joe Perches63c3a662011-04-26 08:12:10 +000012865 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
Michael Chan314fba32005-04-21 17:07:04 -070012866 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012867 udelay(40);
12868 }
12869
12870 return ret;
12871}
12872
12873struct subsys_tbl_ent {
12874 u16 subsys_vendor, subsys_devid;
12875 u32 phy_id;
12876};
12877
Matt Carlson24daf2b2010-02-17 15:17:02 +000012878static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012879 /* Broadcom boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012880 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012881 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012882 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012883 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012884 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012885 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012886 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12887 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
12888 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012889 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012890 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012891 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012892 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12893 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
12894 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012895 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012896 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012897 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012898 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012899 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012900 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012901 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070012902
12903 /* 3com boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012904 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012905 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012906 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012907 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012908 { TG3PCI_SUBVENDOR_ID_3COM,
12909 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
12910 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012911 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012912 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012913 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070012914
12915 /* DELL boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012916 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000012917 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012918 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000012919 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012920 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000012921 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012922 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000012923 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070012924
12925 /* Compaq boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012926 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000012927 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012928 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000012929 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012930 { TG3PCI_SUBVENDOR_ID_COMPAQ,
12931 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
12932 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000012933 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012934 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000012935 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070012936
12937 /* IBM boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012938 { TG3PCI_SUBVENDOR_ID_IBM,
12939 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070012940};
12941
Matt Carlson24daf2b2010-02-17 15:17:02 +000012942static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012943{
12944 int i;
12945
12946 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
12947 if ((subsys_id_to_phy_id[i].subsys_vendor ==
12948 tp->pdev->subsystem_vendor) &&
12949 (subsys_id_to_phy_id[i].subsys_devid ==
12950 tp->pdev->subsystem_device))
12951 return &subsys_id_to_phy_id[i];
12952 }
12953 return NULL;
12954}
12955
Michael Chan7d0c41e2005-04-21 17:06:20 -070012956static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012957{
Linus Torvalds1da177e2005-04-16 15:20:36 -070012958 u32 val;
David S. Millerf49639e2006-06-09 11:58:36 -070012959
Matt Carlson79eb6902010-02-17 15:17:03 +000012960 tp->phy_id = TG3_PHY_ID_INVALID;
Michael Chan7d0c41e2005-04-21 17:06:20 -070012961 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12962
Gary Zambranoa85feb82007-05-05 11:52:19 -070012963 /* Assume an onboard device and WOL capable by default. */
Joe Perches63c3a662011-04-26 08:12:10 +000012964 tg3_flag_set(tp, EEPROM_WRITE_PROT);
12965 tg3_flag_set(tp, WOL_CAP);
David S. Miller72b845e2006-03-14 14:11:48 -080012966
Michael Chanb5d37722006-09-27 16:06:21 -070012967 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan9d26e212006-12-07 00:21:14 -080012968 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
Joe Perches63c3a662011-04-26 08:12:10 +000012969 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
12970 tg3_flag_set(tp, IS_NIC);
Michael Chan9d26e212006-12-07 00:21:14 -080012971 }
Matt Carlson0527ba32007-10-10 18:03:30 -070012972 val = tr32(VCPU_CFGSHDW);
12973 if (val & VCPU_CFGSHDW_ASPM_DBNC)
Joe Perches63c3a662011-04-26 08:12:10 +000012974 tg3_flag_set(tp, ASPM_WORKAROUND);
Matt Carlson0527ba32007-10-10 18:03:30 -070012975 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
Rafael J. Wysocki6fdbab92011-04-28 11:02:15 +000012976 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
Joe Perches63c3a662011-04-26 08:12:10 +000012977 tg3_flag_set(tp, WOL_ENABLE);
Rafael J. Wysocki6fdbab92011-04-28 11:02:15 +000012978 device_set_wakeup_enable(&tp->pdev->dev, true);
12979 }
Matt Carlson05ac4cb2008-11-03 16:53:46 -080012980 goto done;
Michael Chanb5d37722006-09-27 16:06:21 -070012981 }
12982
Linus Torvalds1da177e2005-04-16 15:20:36 -070012983 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
12984 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
12985 u32 nic_cfg, led_cfg;
Matt Carlsona9daf362008-05-25 23:49:44 -070012986 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
Michael Chan7d0c41e2005-04-21 17:06:20 -070012987 int eeprom_phy_serdes = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012988
12989 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
12990 tp->nic_sram_data_cfg = nic_cfg;
12991
12992 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
12993 ver >>= NIC_SRAM_DATA_VER_SHIFT;
Matt Carlson6ff6f812011-05-19 12:12:54 +000012994 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12995 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
12996 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070012997 (ver > 0) && (ver < 0x100))
12998 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
12999
Matt Carlsona9daf362008-05-25 23:49:44 -070013000 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
13001 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
13002
Linus Torvalds1da177e2005-04-16 15:20:36 -070013003 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
13004 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
13005 eeprom_phy_serdes = 1;
13006
13007 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
13008 if (nic_phy_id != 0) {
13009 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
13010 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
13011
13012 eeprom_phy_id = (id1 >> 16) << 10;
13013 eeprom_phy_id |= (id2 & 0xfc00) << 16;
13014 eeprom_phy_id |= (id2 & 0x03ff) << 0;
13015 } else
13016 eeprom_phy_id = 0;
13017
Michael Chan7d0c41e2005-04-21 17:06:20 -070013018 tp->phy_id = eeprom_phy_id;
Michael Chan747e8f82005-07-25 12:33:22 -070013019 if (eeprom_phy_serdes) {
Joe Perches63c3a662011-04-26 08:12:10 +000013020 if (!tg3_flag(tp, 5705_PLUS))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013021 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
Matt Carlsona50d0792010-06-05 17:24:37 +000013022 else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013023 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
Michael Chan747e8f82005-07-25 12:33:22 -070013024 }
Michael Chan7d0c41e2005-04-21 17:06:20 -070013025
Joe Perches63c3a662011-04-26 08:12:10 +000013026 if (tg3_flag(tp, 5750_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -070013027 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
13028 SHASTA_EXT_LED_MODE_MASK);
John W. Linvillecbf46852005-04-21 17:01:29 -070013029 else
Linus Torvalds1da177e2005-04-16 15:20:36 -070013030 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
13031
13032 switch (led_cfg) {
13033 default:
13034 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
13035 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13036 break;
13037
13038 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
13039 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13040 break;
13041
13042 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
13043 tp->led_ctrl = LED_CTRL_MODE_MAC;
Michael Chan9ba27792005-06-06 15:16:20 -070013044
13045 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
13046 * read on some older 5700/5701 bootcode.
13047 */
13048 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
13049 ASIC_REV_5700 ||
13050 GET_ASIC_REV(tp->pci_chip_rev_id) ==
13051 ASIC_REV_5701)
13052 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13053
Linus Torvalds1da177e2005-04-16 15:20:36 -070013054 break;
13055
13056 case SHASTA_EXT_LED_SHARED:
13057 tp->led_ctrl = LED_CTRL_MODE_SHARED;
13058 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
13059 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
13060 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13061 LED_CTRL_MODE_PHY_2);
13062 break;
13063
13064 case SHASTA_EXT_LED_MAC:
13065 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
13066 break;
13067
13068 case SHASTA_EXT_LED_COMBO:
13069 tp->led_ctrl = LED_CTRL_MODE_COMBO;
13070 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
13071 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13072 LED_CTRL_MODE_PHY_2);
13073 break;
13074
Stephen Hemminger855e1112008-04-16 16:37:28 -070013075 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013076
13077 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13078 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
13079 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
13080 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13081
Matt Carlsonb2a5c192008-04-03 21:44:44 -070013082 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
13083 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
Matt Carlson5f608912007-11-12 21:17:07 -080013084
Michael Chan9d26e212006-12-07 00:21:14 -080013085 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
Joe Perches63c3a662011-04-26 08:12:10 +000013086 tg3_flag_set(tp, EEPROM_WRITE_PROT);
Michael Chan9d26e212006-12-07 00:21:14 -080013087 if ((tp->pdev->subsystem_vendor ==
13088 PCI_VENDOR_ID_ARIMA) &&
13089 (tp->pdev->subsystem_device == 0x205a ||
13090 tp->pdev->subsystem_device == 0x2063))
Joe Perches63c3a662011-04-26 08:12:10 +000013091 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
Michael Chan9d26e212006-12-07 00:21:14 -080013092 } else {
Joe Perches63c3a662011-04-26 08:12:10 +000013093 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
13094 tg3_flag_set(tp, IS_NIC);
Michael Chan9d26e212006-12-07 00:21:14 -080013095 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013096
13097 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
Joe Perches63c3a662011-04-26 08:12:10 +000013098 tg3_flag_set(tp, ENABLE_ASF);
13099 if (tg3_flag(tp, 5750_PLUS))
13100 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013101 }
Matt Carlsonb2b98d42008-11-03 16:52:32 -080013102
13103 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
Joe Perches63c3a662011-04-26 08:12:10 +000013104 tg3_flag(tp, 5750_PLUS))
13105 tg3_flag_set(tp, ENABLE_APE);
Matt Carlsonb2b98d42008-11-03 16:52:32 -080013106
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013107 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
Gary Zambranoa85feb82007-05-05 11:52:19 -070013108 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
Joe Perches63c3a662011-04-26 08:12:10 +000013109 tg3_flag_clear(tp, WOL_CAP);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013110
Joe Perches63c3a662011-04-26 08:12:10 +000013111 if (tg3_flag(tp, WOL_CAP) &&
Rafael J. Wysocki6fdbab92011-04-28 11:02:15 +000013112 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
Joe Perches63c3a662011-04-26 08:12:10 +000013113 tg3_flag_set(tp, WOL_ENABLE);
Rafael J. Wysocki6fdbab92011-04-28 11:02:15 +000013114 device_set_wakeup_enable(&tp->pdev->dev, true);
13115 }
Matt Carlson0527ba32007-10-10 18:03:30 -070013116
Linus Torvalds1da177e2005-04-16 15:20:36 -070013117 if (cfg2 & (1 << 17))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013118 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013119
13120 /* serdes signal pre-emphasis in register 0x590 set by */
13121 /* bootcode if bit 18 is set */
13122 if (cfg2 & (1 << 18))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013123 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
Matt Carlson8ed5d972007-05-07 00:25:49 -070013124
Joe Perches63c3a662011-04-26 08:12:10 +000013125 if ((tg3_flag(tp, 57765_PLUS) ||
13126 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13127 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
Matt Carlson6833c042008-11-21 17:18:59 -080013128 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013129 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
Matt Carlson6833c042008-11-21 17:18:59 -080013130
Joe Perches63c3a662011-04-26 08:12:10 +000013131 if (tg3_flag(tp, PCI_EXPRESS) &&
Matt Carlson8c69b1e2010-08-02 11:26:00 +000013132 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
Joe Perches63c3a662011-04-26 08:12:10 +000013133 !tg3_flag(tp, 57765_PLUS)) {
Matt Carlson8ed5d972007-05-07 00:25:49 -070013134 u32 cfg3;
13135
13136 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
13137 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
Joe Perches63c3a662011-04-26 08:12:10 +000013138 tg3_flag_set(tp, ASPM_WORKAROUND);
Matt Carlson8ed5d972007-05-07 00:25:49 -070013139 }
Matt Carlsona9daf362008-05-25 23:49:44 -070013140
Matt Carlson14417062010-02-17 15:16:59 +000013141 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
Joe Perches63c3a662011-04-26 08:12:10 +000013142 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
Matt Carlsona9daf362008-05-25 23:49:44 -070013143 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
Joe Perches63c3a662011-04-26 08:12:10 +000013144 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
Matt Carlsona9daf362008-05-25 23:49:44 -070013145 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
Joe Perches63c3a662011-04-26 08:12:10 +000013146 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013147 }
Matt Carlson05ac4cb2008-11-03 16:53:46 -080013148done:
Joe Perches63c3a662011-04-26 08:12:10 +000013149 if (tg3_flag(tp, WOL_CAP))
Rafael J. Wysocki43067ed2011-02-10 06:53:09 +000013150 device_set_wakeup_enable(&tp->pdev->dev,
Joe Perches63c3a662011-04-26 08:12:10 +000013151 tg3_flag(tp, WOL_ENABLE));
Rafael J. Wysocki43067ed2011-02-10 06:53:09 +000013152 else
13153 device_set_wakeup_capable(&tp->pdev->dev, false);
Michael Chan7d0c41e2005-04-21 17:06:20 -070013154}
13155
Matt Carlsonb2a5c192008-04-03 21:44:44 -070013156static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
13157{
13158 int i;
13159 u32 val;
13160
13161 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
13162 tw32(OTP_CTRL, cmd);
13163
13164 /* Wait for up to 1 ms for command to execute. */
13165 for (i = 0; i < 100; i++) {
13166 val = tr32(OTP_STATUS);
13167 if (val & OTP_STATUS_CMD_DONE)
13168 break;
13169 udelay(10);
13170 }
13171
13172 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
13173}
13174
13175/* Read the gphy configuration from the OTP region of the chip. The gphy
13176 * configuration is a 32-bit value that straddles the alignment boundary.
13177 * We do two 32-bit reads and then shift and merge the results.
13178 */
13179static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
13180{
13181 u32 bhalf_otp, thalf_otp;
13182
13183 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
13184
13185 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
13186 return 0;
13187
13188 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
13189
13190 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13191 return 0;
13192
13193 thalf_otp = tr32(OTP_READ_DATA);
13194
13195 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
13196
13197 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13198 return 0;
13199
13200 bhalf_otp = tr32(OTP_READ_DATA);
13201
13202 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
13203}
13204
Matt Carlsone256f8a2011-03-09 16:58:24 +000013205static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
13206{
Hiroaki SHIMODA202ff1c2011-11-22 04:05:41 +000013207 u32 adv = ADVERTISED_Autoneg;
Matt Carlsone256f8a2011-03-09 16:58:24 +000013208
13209 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
13210 adv |= ADVERTISED_1000baseT_Half |
13211 ADVERTISED_1000baseT_Full;
13212
13213 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
13214 adv |= ADVERTISED_100baseT_Half |
13215 ADVERTISED_100baseT_Full |
13216 ADVERTISED_10baseT_Half |
13217 ADVERTISED_10baseT_Full |
13218 ADVERTISED_TP;
13219 else
13220 adv |= ADVERTISED_FIBRE;
13221
13222 tp->link_config.advertising = adv;
13223 tp->link_config.speed = SPEED_INVALID;
13224 tp->link_config.duplex = DUPLEX_INVALID;
13225 tp->link_config.autoneg = AUTONEG_ENABLE;
13226 tp->link_config.active_speed = SPEED_INVALID;
13227 tp->link_config.active_duplex = DUPLEX_INVALID;
13228 tp->link_config.orig_speed = SPEED_INVALID;
13229 tp->link_config.orig_duplex = DUPLEX_INVALID;
13230 tp->link_config.orig_autoneg = AUTONEG_INVALID;
13231}
13232
Michael Chan7d0c41e2005-04-21 17:06:20 -070013233static int __devinit tg3_phy_probe(struct tg3 *tp)
13234{
13235 u32 hw_phy_id_1, hw_phy_id_2;
13236 u32 hw_phy_id, hw_phy_id_masked;
13237 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013238
Matt Carlsone256f8a2011-03-09 16:58:24 +000013239 /* flow control autonegotiation is default behavior */
Joe Perches63c3a662011-04-26 08:12:10 +000013240 tg3_flag_set(tp, PAUSE_AUTONEG);
Matt Carlsone256f8a2011-03-09 16:58:24 +000013241 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
13242
Joe Perches63c3a662011-04-26 08:12:10 +000013243 if (tg3_flag(tp, USE_PHYLIB))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070013244 return tg3_phy_init(tp);
13245
Linus Torvalds1da177e2005-04-16 15:20:36 -070013246 /* Reading the PHY ID register can conflict with ASF
Nick Andrew877d0312009-01-26 11:06:57 +010013247 * firmware access to the PHY hardware.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013248 */
13249 err = 0;
Joe Perches63c3a662011-04-26 08:12:10 +000013250 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
Matt Carlson79eb6902010-02-17 15:17:03 +000013251 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013252 } else {
13253 /* Now read the physical PHY_ID from the chip and verify
13254 * that it is sane. If it doesn't look good, we fall back
13255 * to either the hard-coded table based PHY_ID and failing
13256 * that the value found in the eeprom area.
13257 */
13258 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
13259 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
13260
13261 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
13262 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
13263 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
13264
Matt Carlson79eb6902010-02-17 15:17:03 +000013265 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013266 }
13267
Matt Carlson79eb6902010-02-17 15:17:03 +000013268 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070013269 tp->phy_id = hw_phy_id;
Matt Carlson79eb6902010-02-17 15:17:03 +000013270 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013271 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
Michael Chanda6b2d02005-08-19 12:54:29 -070013272 else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013273 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013274 } else {
Matt Carlson79eb6902010-02-17 15:17:03 +000013275 if (tp->phy_id != TG3_PHY_ID_INVALID) {
Michael Chan7d0c41e2005-04-21 17:06:20 -070013276 /* Do nothing, phy ID already set up in
13277 * tg3_get_eeprom_hw_cfg().
13278 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070013279 } else {
13280 struct subsys_tbl_ent *p;
13281
13282 /* No eeprom signature? Try the hardcoded
13283 * subsys device table.
13284 */
Matt Carlson24daf2b2010-02-17 15:17:02 +000013285 p = tg3_lookup_by_subsys(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013286 if (!p)
13287 return -ENODEV;
13288
13289 tp->phy_id = p->phy_id;
13290 if (!tp->phy_id ||
Matt Carlson79eb6902010-02-17 15:17:03 +000013291 tp->phy_id == TG3_PHY_ID_BCM8002)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013292 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013293 }
13294 }
13295
Matt Carlsona6b68da2010-12-06 08:28:52 +000013296 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
Matt Carlson5baa5e92011-07-20 10:20:53 +000013297 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13298 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
13299 (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
Matt Carlsona6b68da2010-12-06 08:28:52 +000013300 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
13301 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
13302 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
Matt Carlson52b02d02010-10-14 10:37:41 +000013303 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
13304
Matt Carlsone256f8a2011-03-09 16:58:24 +000013305 tg3_phy_init_link_config(tp);
13306
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013307 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
Joe Perches63c3a662011-04-26 08:12:10 +000013308 !tg3_flag(tp, ENABLE_APE) &&
13309 !tg3_flag(tp, ENABLE_ASF)) {
Matt Carlson42b64a42011-05-19 12:12:49 +000013310 u32 bmsr, mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013311
13312 tg3_readphy(tp, MII_BMSR, &bmsr);
13313 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
13314 (bmsr & BMSR_LSTATUS))
13315 goto skip_phy_reset;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040013316
Linus Torvalds1da177e2005-04-16 15:20:36 -070013317 err = tg3_phy_reset(tp);
13318 if (err)
13319 return err;
13320
Matt Carlson42b64a42011-05-19 12:12:49 +000013321 tg3_phy_set_wirespeed(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013322
Michael Chan3600d912006-12-07 00:21:48 -080013323 mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
13324 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
13325 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
13326 if (!tg3_copper_is_advertising_all(tp, mask)) {
Matt Carlson42b64a42011-05-19 12:12:49 +000013327 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
13328 tp->link_config.flowctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013329
13330 tg3_writephy(tp, MII_BMCR,
13331 BMCR_ANENABLE | BMCR_ANRESTART);
13332 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013333 }
13334
13335skip_phy_reset:
Matt Carlson79eb6902010-02-17 15:17:03 +000013336 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070013337 err = tg3_init_5401phy_dsp(tp);
13338 if (err)
13339 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013340
Linus Torvalds1da177e2005-04-16 15:20:36 -070013341 err = tg3_init_5401phy_dsp(tp);
13342 }
13343
Linus Torvalds1da177e2005-04-16 15:20:36 -070013344 return err;
13345}
13346
Matt Carlson184b8902010-04-05 10:19:25 +000013347static void __devinit tg3_read_vpd(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070013348{
Matt Carlsona4a8bb12010-09-15 09:00:00 +000013349 u8 *vpd_data;
Matt Carlson4181b2c2010-02-26 14:04:45 +000013350 unsigned int block_end, rosize, len;
Matt Carlson535a4902011-07-20 10:20:56 +000013351 u32 vpdlen;
Matt Carlson184b8902010-04-05 10:19:25 +000013352 int j, i = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013353
Matt Carlson535a4902011-07-20 10:20:56 +000013354 vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
Matt Carlsona4a8bb12010-09-15 09:00:00 +000013355 if (!vpd_data)
13356 goto out_no_vpd;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013357
Matt Carlson535a4902011-07-20 10:20:56 +000013358 i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
Matt Carlson4181b2c2010-02-26 14:04:45 +000013359 if (i < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070013360 goto out_not_found;
Matt Carlson4181b2c2010-02-26 14:04:45 +000013361
13362 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
13363 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
13364 i += PCI_VPD_LRDT_TAG_SIZE;
13365
Matt Carlson535a4902011-07-20 10:20:56 +000013366 if (block_end > vpdlen)
Matt Carlson4181b2c2010-02-26 14:04:45 +000013367 goto out_not_found;
13368
Matt Carlson184b8902010-04-05 10:19:25 +000013369 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13370 PCI_VPD_RO_KEYWORD_MFR_ID);
13371 if (j > 0) {
13372 len = pci_vpd_info_field_size(&vpd_data[j]);
13373
13374 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13375 if (j + len > block_end || len != 4 ||
13376 memcmp(&vpd_data[j], "1028", 4))
13377 goto partno;
13378
13379 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13380 PCI_VPD_RO_KEYWORD_VENDOR0);
13381 if (j < 0)
13382 goto partno;
13383
13384 len = pci_vpd_info_field_size(&vpd_data[j]);
13385
13386 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13387 if (j + len > block_end)
13388 goto partno;
13389
13390 memcpy(tp->fw_ver, &vpd_data[j], len);
Matt Carlson535a4902011-07-20 10:20:56 +000013391 strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
Matt Carlson184b8902010-04-05 10:19:25 +000013392 }
13393
13394partno:
Matt Carlson4181b2c2010-02-26 14:04:45 +000013395 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13396 PCI_VPD_RO_KEYWORD_PARTNO);
13397 if (i < 0)
13398 goto out_not_found;
13399
13400 len = pci_vpd_info_field_size(&vpd_data[i]);
13401
13402 i += PCI_VPD_INFO_FLD_HDR_SIZE;
13403 if (len > TG3_BPN_SIZE ||
Matt Carlson535a4902011-07-20 10:20:56 +000013404 (len + i) > vpdlen)
Matt Carlson4181b2c2010-02-26 14:04:45 +000013405 goto out_not_found;
13406
13407 memcpy(tp->board_part_number, &vpd_data[i], len);
13408
Linus Torvalds1da177e2005-04-16 15:20:36 -070013409out_not_found:
Matt Carlsona4a8bb12010-09-15 09:00:00 +000013410 kfree(vpd_data);
Matt Carlson37a949c2010-09-30 10:34:33 +000013411 if (tp->board_part_number[0])
Matt Carlsona4a8bb12010-09-15 09:00:00 +000013412 return;
13413
13414out_no_vpd:
Matt Carlson37a949c2010-09-30 10:34:33 +000013415 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
13416 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
13417 strcpy(tp->board_part_number, "BCM5717");
13418 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
13419 strcpy(tp->board_part_number, "BCM5718");
13420 else
13421 goto nomatch;
13422 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
13423 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
13424 strcpy(tp->board_part_number, "BCM57780");
13425 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
13426 strcpy(tp->board_part_number, "BCM57760");
13427 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
13428 strcpy(tp->board_part_number, "BCM57790");
13429 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
13430 strcpy(tp->board_part_number, "BCM57788");
13431 else
13432 goto nomatch;
13433 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
13434 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
13435 strcpy(tp->board_part_number, "BCM57761");
13436 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
13437 strcpy(tp->board_part_number, "BCM57765");
13438 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
13439 strcpy(tp->board_part_number, "BCM57781");
13440 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
13441 strcpy(tp->board_part_number, "BCM57785");
13442 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
13443 strcpy(tp->board_part_number, "BCM57791");
13444 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13445 strcpy(tp->board_part_number, "BCM57795");
13446 else
13447 goto nomatch;
13448 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chanb5d37722006-09-27 16:06:21 -070013449 strcpy(tp->board_part_number, "BCM95906");
Matt Carlson37a949c2010-09-30 10:34:33 +000013450 } else {
13451nomatch:
Michael Chanb5d37722006-09-27 16:06:21 -070013452 strcpy(tp->board_part_number, "none");
Matt Carlson37a949c2010-09-30 10:34:33 +000013453 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013454}
13455
Matt Carlson9c8a6202007-10-21 16:16:08 -070013456static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
13457{
13458 u32 val;
13459
Matt Carlsone4f34112009-02-25 14:25:00 +000013460 if (tg3_nvram_read(tp, offset, &val) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070013461 (val & 0xfc000000) != 0x0c000000 ||
Matt Carlsone4f34112009-02-25 14:25:00 +000013462 tg3_nvram_read(tp, offset + 4, &val) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070013463 val != 0)
13464 return 0;
13465
13466 return 1;
13467}
13468
Matt Carlsonacd9c112009-02-25 14:26:33 +000013469static void __devinit tg3_read_bc_ver(struct tg3 *tp)
13470{
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013471 u32 val, offset, start, ver_offset;
Matt Carlson75f99362010-04-05 10:19:24 +000013472 int i, dst_off;
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013473 bool newver = false;
Matt Carlsonacd9c112009-02-25 14:26:33 +000013474
13475 if (tg3_nvram_read(tp, 0xc, &offset) ||
13476 tg3_nvram_read(tp, 0x4, &start))
13477 return;
13478
13479 offset = tg3_nvram_logical_addr(tp, offset);
13480
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013481 if (tg3_nvram_read(tp, offset, &val))
Matt Carlsonacd9c112009-02-25 14:26:33 +000013482 return;
13483
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013484 if ((val & 0xfc000000) == 0x0c000000) {
13485 if (tg3_nvram_read(tp, offset + 4, &val))
Matt Carlsonacd9c112009-02-25 14:26:33 +000013486 return;
13487
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013488 if (val == 0)
13489 newver = true;
13490 }
13491
Matt Carlson75f99362010-04-05 10:19:24 +000013492 dst_off = strlen(tp->fw_ver);
13493
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013494 if (newver) {
Matt Carlson75f99362010-04-05 10:19:24 +000013495 if (TG3_VER_SIZE - dst_off < 16 ||
13496 tg3_nvram_read(tp, offset + 8, &ver_offset))
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013497 return;
13498
13499 offset = offset + ver_offset - start;
13500 for (i = 0; i < 16; i += 4) {
13501 __be32 v;
13502 if (tg3_nvram_read_be32(tp, offset + i, &v))
13503 return;
13504
Matt Carlson75f99362010-04-05 10:19:24 +000013505 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013506 }
13507 } else {
13508 u32 major, minor;
13509
13510 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
13511 return;
13512
13513 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
13514 TG3_NVM_BCVER_MAJSFT;
13515 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
Matt Carlson75f99362010-04-05 10:19:24 +000013516 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
13517 "v%d.%02d", major, minor);
Matt Carlsonacd9c112009-02-25 14:26:33 +000013518 }
13519}
13520
Matt Carlsona6f6cb12009-02-25 14:27:43 +000013521static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
13522{
13523 u32 val, major, minor;
13524
13525 /* Use native endian representation */
13526 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
13527 return;
13528
13529 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
13530 TG3_NVM_HWSB_CFG1_MAJSFT;
13531 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
13532 TG3_NVM_HWSB_CFG1_MINSFT;
13533
13534 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
13535}
13536
Matt Carlsondfe00d72008-11-21 17:19:41 -080013537static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
13538{
13539 u32 offset, major, minor, build;
13540
Matt Carlson75f99362010-04-05 10:19:24 +000013541 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
Matt Carlsondfe00d72008-11-21 17:19:41 -080013542
13543 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
13544 return;
13545
13546 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
13547 case TG3_EEPROM_SB_REVISION_0:
13548 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
13549 break;
13550 case TG3_EEPROM_SB_REVISION_2:
13551 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
13552 break;
13553 case TG3_EEPROM_SB_REVISION_3:
13554 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
13555 break;
Matt Carlsona4153d42010-02-17 15:16:56 +000013556 case TG3_EEPROM_SB_REVISION_4:
13557 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
13558 break;
13559 case TG3_EEPROM_SB_REVISION_5:
13560 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
13561 break;
Matt Carlsonbba226a2010-10-14 10:37:38 +000013562 case TG3_EEPROM_SB_REVISION_6:
13563 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
13564 break;
Matt Carlsondfe00d72008-11-21 17:19:41 -080013565 default:
13566 return;
13567 }
13568
Matt Carlsone4f34112009-02-25 14:25:00 +000013569 if (tg3_nvram_read(tp, offset, &val))
Matt Carlsondfe00d72008-11-21 17:19:41 -080013570 return;
13571
13572 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
13573 TG3_EEPROM_SB_EDH_BLD_SHFT;
13574 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
13575 TG3_EEPROM_SB_EDH_MAJ_SHFT;
13576 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
13577
13578 if (minor > 99 || build > 26)
13579 return;
13580
Matt Carlson75f99362010-04-05 10:19:24 +000013581 offset = strlen(tp->fw_ver);
13582 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
13583 " v%d.%02d", major, minor);
Matt Carlsondfe00d72008-11-21 17:19:41 -080013584
13585 if (build > 0) {
Matt Carlson75f99362010-04-05 10:19:24 +000013586 offset = strlen(tp->fw_ver);
13587 if (offset < TG3_VER_SIZE - 1)
13588 tp->fw_ver[offset] = 'a' + build - 1;
Matt Carlsondfe00d72008-11-21 17:19:41 -080013589 }
13590}
13591
Matt Carlsonacd9c112009-02-25 14:26:33 +000013592static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
Michael Chanc4e65752006-03-20 22:29:32 -080013593{
13594 u32 val, offset, start;
Matt Carlsonacd9c112009-02-25 14:26:33 +000013595 int i, vlen;
Matt Carlson9c8a6202007-10-21 16:16:08 -070013596
13597 for (offset = TG3_NVM_DIR_START;
13598 offset < TG3_NVM_DIR_END;
13599 offset += TG3_NVM_DIRENT_SIZE) {
Matt Carlsone4f34112009-02-25 14:25:00 +000013600 if (tg3_nvram_read(tp, offset, &val))
Matt Carlson9c8a6202007-10-21 16:16:08 -070013601 return;
13602
13603 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
13604 break;
13605 }
13606
13607 if (offset == TG3_NVM_DIR_END)
13608 return;
13609
Joe Perches63c3a662011-04-26 08:12:10 +000013610 if (!tg3_flag(tp, 5705_PLUS))
Matt Carlson9c8a6202007-10-21 16:16:08 -070013611 start = 0x08000000;
Matt Carlsone4f34112009-02-25 14:25:00 +000013612 else if (tg3_nvram_read(tp, offset - 4, &start))
Matt Carlson9c8a6202007-10-21 16:16:08 -070013613 return;
13614
Matt Carlsone4f34112009-02-25 14:25:00 +000013615 if (tg3_nvram_read(tp, offset + 4, &offset) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070013616 !tg3_fw_img_is_valid(tp, offset) ||
Matt Carlsone4f34112009-02-25 14:25:00 +000013617 tg3_nvram_read(tp, offset + 8, &val))
Matt Carlson9c8a6202007-10-21 16:16:08 -070013618 return;
13619
13620 offset += val - start;
13621
Matt Carlsonacd9c112009-02-25 14:26:33 +000013622 vlen = strlen(tp->fw_ver);
Matt Carlson9c8a6202007-10-21 16:16:08 -070013623
Matt Carlsonacd9c112009-02-25 14:26:33 +000013624 tp->fw_ver[vlen++] = ',';
13625 tp->fw_ver[vlen++] = ' ';
Matt Carlson9c8a6202007-10-21 16:16:08 -070013626
13627 for (i = 0; i < 4; i++) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000013628 __be32 v;
13629 if (tg3_nvram_read_be32(tp, offset, &v))
Matt Carlson9c8a6202007-10-21 16:16:08 -070013630 return;
13631
Al Virob9fc7dc2007-12-17 22:59:57 -080013632 offset += sizeof(v);
Matt Carlson9c8a6202007-10-21 16:16:08 -070013633
Matt Carlsonacd9c112009-02-25 14:26:33 +000013634 if (vlen > TG3_VER_SIZE - sizeof(v)) {
13635 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
Matt Carlson9c8a6202007-10-21 16:16:08 -070013636 break;
13637 }
13638
Matt Carlsonacd9c112009-02-25 14:26:33 +000013639 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
13640 vlen += sizeof(v);
Matt Carlson9c8a6202007-10-21 16:16:08 -070013641 }
Matt Carlsonacd9c112009-02-25 14:26:33 +000013642}
13643
Matt Carlson7fd76442009-02-25 14:27:20 +000013644static void __devinit tg3_read_dash_ver(struct tg3 *tp)
13645{
13646 int vlen;
13647 u32 apedata;
Matt Carlsonecc79642010-08-02 11:26:01 +000013648 char *fwtype;
Matt Carlson7fd76442009-02-25 14:27:20 +000013649
Joe Perches63c3a662011-04-26 08:12:10 +000013650 if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
Matt Carlson7fd76442009-02-25 14:27:20 +000013651 return;
13652
13653 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
13654 if (apedata != APE_SEG_SIG_MAGIC)
13655 return;
13656
13657 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
13658 if (!(apedata & APE_FW_STATUS_READY))
13659 return;
13660
13661 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
13662
Matt Carlsondc6d0742010-09-15 08:59:55 +000013663 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
Joe Perches63c3a662011-04-26 08:12:10 +000013664 tg3_flag_set(tp, APE_HAS_NCSI);
Matt Carlsonecc79642010-08-02 11:26:01 +000013665 fwtype = "NCSI";
Matt Carlsondc6d0742010-09-15 08:59:55 +000013666 } else {
Matt Carlsonecc79642010-08-02 11:26:01 +000013667 fwtype = "DASH";
Matt Carlsondc6d0742010-09-15 08:59:55 +000013668 }
Matt Carlsonecc79642010-08-02 11:26:01 +000013669
Matt Carlson7fd76442009-02-25 14:27:20 +000013670 vlen = strlen(tp->fw_ver);
13671
Matt Carlsonecc79642010-08-02 11:26:01 +000013672 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
13673 fwtype,
Matt Carlson7fd76442009-02-25 14:27:20 +000013674 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
13675 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
13676 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
13677 (apedata & APE_FW_VERSION_BLDMSK));
13678}
13679
Matt Carlsonacd9c112009-02-25 14:26:33 +000013680static void __devinit tg3_read_fw_ver(struct tg3 *tp)
13681{
13682 u32 val;
Matt Carlson75f99362010-04-05 10:19:24 +000013683 bool vpd_vers = false;
13684
13685 if (tp->fw_ver[0] != 0)
13686 vpd_vers = true;
Matt Carlsonacd9c112009-02-25 14:26:33 +000013687
Joe Perches63c3a662011-04-26 08:12:10 +000013688 if (tg3_flag(tp, NO_NVRAM)) {
Matt Carlson75f99362010-04-05 10:19:24 +000013689 strcat(tp->fw_ver, "sb");
Matt Carlsondf259d82009-04-20 06:57:14 +000013690 return;
13691 }
13692
Matt Carlsonacd9c112009-02-25 14:26:33 +000013693 if (tg3_nvram_read(tp, 0, &val))
13694 return;
13695
13696 if (val == TG3_EEPROM_MAGIC)
13697 tg3_read_bc_ver(tp);
13698 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
13699 tg3_read_sb_ver(tp, val);
Matt Carlsona6f6cb12009-02-25 14:27:43 +000013700 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
13701 tg3_read_hwsb_ver(tp);
Matt Carlsonacd9c112009-02-25 14:26:33 +000013702 else
13703 return;
13704
Matt Carlsonc9cab242011-07-13 09:27:27 +000013705 if (vpd_vers)
Matt Carlson75f99362010-04-05 10:19:24 +000013706 goto done;
Matt Carlsonacd9c112009-02-25 14:26:33 +000013707
Matt Carlsonc9cab242011-07-13 09:27:27 +000013708 if (tg3_flag(tp, ENABLE_APE)) {
13709 if (tg3_flag(tp, ENABLE_ASF))
13710 tg3_read_dash_ver(tp);
13711 } else if (tg3_flag(tp, ENABLE_ASF)) {
13712 tg3_read_mgmtfw_ver(tp);
13713 }
Matt Carlson9c8a6202007-10-21 16:16:08 -070013714
Matt Carlson75f99362010-04-05 10:19:24 +000013715done:
Matt Carlson9c8a6202007-10-21 16:16:08 -070013716 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
Michael Chanc4e65752006-03-20 22:29:32 -080013717}
13718
Michael Chan7544b092007-05-05 13:08:32 -070013719static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
13720
Matt Carlson7cb32cf2010-09-30 10:34:36 +000013721static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
13722{
Joe Perches63c3a662011-04-26 08:12:10 +000013723 if (tg3_flag(tp, LRG_PROD_RING_CAP))
Matt Carlsonde9f5232011-04-05 14:22:43 +000013724 return TG3_RX_RET_MAX_SIZE_5717;
Joe Perches63c3a662011-04-26 08:12:10 +000013725 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
Matt Carlsonde9f5232011-04-05 14:22:43 +000013726 return TG3_RX_RET_MAX_SIZE_5700;
Matt Carlson7cb32cf2010-09-30 10:34:36 +000013727 else
Matt Carlsonde9f5232011-04-05 14:22:43 +000013728 return TG3_RX_RET_MAX_SIZE_5705;
Matt Carlson7cb32cf2010-09-30 10:34:36 +000013729}
13730
Matt Carlson41434702011-03-09 16:58:22 +000013731static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
Joe Perches895950c2010-12-21 02:16:08 -080013732 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
13733 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
13734 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
13735 { },
13736};
13737
Linus Torvalds1da177e2005-04-16 15:20:36 -070013738static int __devinit tg3_get_invariants(struct tg3 *tp)
13739{
Linus Torvalds1da177e2005-04-16 15:20:36 -070013740 u32 misc_ctrl_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013741 u32 pci_state_reg, grc_misc_cfg;
13742 u32 val;
13743 u16 pci_cmd;
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013744 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013745
Linus Torvalds1da177e2005-04-16 15:20:36 -070013746 /* Force memory write invalidate off. If we leave it on,
13747 * then on 5700_BX chips we have to enable a workaround.
13748 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
13749 * to match the cacheline size. The Broadcom driver have this
13750 * workaround but turns MWI off all the times so never uses
13751 * it. This seems to suggest that the workaround is insufficient.
13752 */
13753 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13754 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
13755 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13756
Matt Carlson16821282011-07-13 09:27:28 +000013757 /* Important! -- Make sure register accesses are byteswapped
13758 * correctly. Also, for those chips that require it, make
13759 * sure that indirect register accesses are enabled before
13760 * the first operation.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013761 */
13762 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13763 &misc_ctrl_reg);
Matt Carlson16821282011-07-13 09:27:28 +000013764 tp->misc_host_ctrl |= (misc_ctrl_reg &
13765 MISC_HOST_CTRL_CHIPREV);
13766 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13767 tp->misc_host_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013768
13769 tp->pci_chip_rev_id = (misc_ctrl_reg >>
13770 MISC_HOST_CTRL_CHIPREV_SHIFT);
Matt Carlson795d01c2007-10-07 23:28:17 -070013771 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
13772 u32 prod_id_asic_rev;
13773
Matt Carlson5001e2f2009-11-13 13:03:51 +000013774 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
13775 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
Matt Carlsond78b59f2011-04-05 14:22:46 +000013776 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
13777 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013778 pci_read_config_dword(tp->pdev,
13779 TG3PCI_GEN2_PRODID_ASICREV,
13780 &prod_id_asic_rev);
Matt Carlsonb703df62009-12-03 08:36:21 +000013781 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
13782 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
13783 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
13784 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
13785 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13786 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13787 pci_read_config_dword(tp->pdev,
13788 TG3PCI_GEN15_PRODID_ASICREV,
13789 &prod_id_asic_rev);
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013790 else
13791 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
13792 &prod_id_asic_rev);
13793
Matt Carlson321d32a2008-11-21 17:22:19 -080013794 tp->pci_chip_rev_id = prod_id_asic_rev;
Matt Carlson795d01c2007-10-07 23:28:17 -070013795 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013796
Michael Chanff645be2005-04-21 17:09:53 -070013797 /* Wrong chip ID in 5752 A0. This code can be removed later
13798 * as A0 is not in production.
13799 */
13800 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
13801 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
13802
Michael Chan68929142005-08-09 20:17:14 -070013803 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
13804 * we need to disable memory and use config. cycles
13805 * only to access all registers. The 5702/03 chips
13806 * can mistakenly decode the special cycles from the
13807 * ICH chipsets as memory write cycles, causing corruption
13808 * of register and memory space. Only certain ICH bridges
13809 * will drive special cycles with non-zero data during the
13810 * address phase which can fall within the 5703's address
13811 * range. This is not an ICH bug as the PCI spec allows
13812 * non-zero address during special cycles. However, only
13813 * these ICH bridges are known to drive non-zero addresses
13814 * during special cycles.
13815 *
13816 * Since special cycles do not cross PCI bridges, we only
13817 * enable this workaround if the 5703 is on the secondary
13818 * bus of these ICH bridges.
13819 */
13820 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
13821 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
13822 static struct tg3_dev_id {
13823 u32 vendor;
13824 u32 device;
13825 u32 rev;
13826 } ich_chipsets[] = {
13827 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
13828 PCI_ANY_ID },
13829 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
13830 PCI_ANY_ID },
13831 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
13832 0xa },
13833 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
13834 PCI_ANY_ID },
13835 { },
13836 };
13837 struct tg3_dev_id *pci_id = &ich_chipsets[0];
13838 struct pci_dev *bridge = NULL;
13839
13840 while (pci_id->vendor != 0) {
13841 bridge = pci_get_device(pci_id->vendor, pci_id->device,
13842 bridge);
13843 if (!bridge) {
13844 pci_id++;
13845 continue;
13846 }
13847 if (pci_id->rev != PCI_ANY_ID) {
Auke Kok44c10132007-06-08 15:46:36 -070013848 if (bridge->revision > pci_id->rev)
Michael Chan68929142005-08-09 20:17:14 -070013849 continue;
13850 }
13851 if (bridge->subordinate &&
13852 (bridge->subordinate->number ==
13853 tp->pdev->bus->number)) {
Joe Perches63c3a662011-04-26 08:12:10 +000013854 tg3_flag_set(tp, ICH_WORKAROUND);
Michael Chan68929142005-08-09 20:17:14 -070013855 pci_dev_put(bridge);
13856 break;
13857 }
13858 }
13859 }
13860
Matt Carlson6ff6f812011-05-19 12:12:54 +000013861 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
Matt Carlson41588ba2008-04-19 18:12:33 -070013862 static struct tg3_dev_id {
13863 u32 vendor;
13864 u32 device;
13865 } bridge_chipsets[] = {
13866 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
13867 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
13868 { },
13869 };
13870 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
13871 struct pci_dev *bridge = NULL;
13872
13873 while (pci_id->vendor != 0) {
13874 bridge = pci_get_device(pci_id->vendor,
13875 pci_id->device,
13876 bridge);
13877 if (!bridge) {
13878 pci_id++;
13879 continue;
13880 }
13881 if (bridge->subordinate &&
13882 (bridge->subordinate->number <=
13883 tp->pdev->bus->number) &&
13884 (bridge->subordinate->subordinate >=
13885 tp->pdev->bus->number)) {
Joe Perches63c3a662011-04-26 08:12:10 +000013886 tg3_flag_set(tp, 5701_DMA_BUG);
Matt Carlson41588ba2008-04-19 18:12:33 -070013887 pci_dev_put(bridge);
13888 break;
13889 }
13890 }
13891 }
13892
Michael Chan4a29cc22006-03-19 13:21:12 -080013893 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
13894 * DMA addresses > 40-bit. This bridge may have other additional
13895 * 57xx devices behind it in some 4-port NIC designs for example.
13896 * Any tg3 device found behind the bridge will also need the 40-bit
13897 * DMA workaround.
13898 */
Michael Chana4e2b342005-10-26 15:46:52 -070013899 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
13900 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
Joe Perches63c3a662011-04-26 08:12:10 +000013901 tg3_flag_set(tp, 5780_CLASS);
13902 tg3_flag_set(tp, 40BIT_DMA_BUG);
Michael Chan4cf78e42005-07-25 12:29:19 -070013903 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
Matt Carlson859a5882010-04-05 10:19:28 +000013904 } else {
Michael Chan4a29cc22006-03-19 13:21:12 -080013905 struct pci_dev *bridge = NULL;
13906
13907 do {
13908 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
13909 PCI_DEVICE_ID_SERVERWORKS_EPB,
13910 bridge);
13911 if (bridge && bridge->subordinate &&
13912 (bridge->subordinate->number <=
13913 tp->pdev->bus->number) &&
13914 (bridge->subordinate->subordinate >=
13915 tp->pdev->bus->number)) {
Joe Perches63c3a662011-04-26 08:12:10 +000013916 tg3_flag_set(tp, 40BIT_DMA_BUG);
Michael Chan4a29cc22006-03-19 13:21:12 -080013917 pci_dev_put(bridge);
13918 break;
13919 }
13920 } while (bridge);
13921 }
Michael Chan4cf78e42005-07-25 12:29:19 -070013922
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013923 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
Matt Carlson3a1e19d2011-07-13 09:27:32 +000013924 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
Michael Chan7544b092007-05-05 13:08:32 -070013925 tp->pdev_peer = tg3_find_peer(tp);
13926
Matt Carlsonc885e822010-08-02 11:25:57 +000013927 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
Matt Carlsond78b59f2011-04-05 14:22:46 +000013928 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13929 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
Joe Perches63c3a662011-04-26 08:12:10 +000013930 tg3_flag_set(tp, 5717_PLUS);
Matt Carlson0a58d662011-04-05 14:22:45 +000013931
13932 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
Joe Perches63c3a662011-04-26 08:12:10 +000013933 tg3_flag(tp, 5717_PLUS))
13934 tg3_flag_set(tp, 57765_PLUS);
Matt Carlsonc885e822010-08-02 11:25:57 +000013935
Matt Carlson321d32a2008-11-21 17:22:19 -080013936 /* Intentionally exclude ASIC_REV_5906 */
13937 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Michael Chand9ab5ad2006-03-20 22:27:35 -080013938 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlsond30cdd22007-10-07 23:28:35 -070013939 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson9936bcf2007-10-10 18:03:07 -070013940 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson57e69832008-05-25 23:48:31 -070013941 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013942 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
Joe Perches63c3a662011-04-26 08:12:10 +000013943 tg3_flag(tp, 57765_PLUS))
13944 tg3_flag_set(tp, 5755_PLUS);
Matt Carlson321d32a2008-11-21 17:22:19 -080013945
13946 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13947 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
Michael Chanb5d37722006-09-27 16:06:21 -070013948 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
Joe Perches63c3a662011-04-26 08:12:10 +000013949 tg3_flag(tp, 5755_PLUS) ||
13950 tg3_flag(tp, 5780_CLASS))
13951 tg3_flag_set(tp, 5750_PLUS);
John W. Linville6708e5c2005-04-21 17:00:52 -070013952
Matt Carlson6ff6f812011-05-19 12:12:54 +000013953 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
Joe Perches63c3a662011-04-26 08:12:10 +000013954 tg3_flag(tp, 5750_PLUS))
13955 tg3_flag_set(tp, 5705_PLUS);
John W. Linville1b440c562005-04-21 17:03:18 -070013956
Matt Carlson507399f2009-11-13 13:03:37 +000013957 /* Determine TSO capabilities */
Matt Carlsona0512942011-07-27 14:20:54 +000013958 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
Matt Carlson4d163b72011-01-25 15:58:48 +000013959 ; /* Do nothing. HW bug. */
Joe Perches63c3a662011-04-26 08:12:10 +000013960 else if (tg3_flag(tp, 57765_PLUS))
13961 tg3_flag_set(tp, HW_TSO_3);
13962 else if (tg3_flag(tp, 5755_PLUS) ||
Matt Carlsone849cdc2009-11-13 13:03:38 +000013963 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
Joe Perches63c3a662011-04-26 08:12:10 +000013964 tg3_flag_set(tp, HW_TSO_2);
13965 else if (tg3_flag(tp, 5750_PLUS)) {
13966 tg3_flag_set(tp, HW_TSO_1);
13967 tg3_flag_set(tp, TSO_BUG);
Matt Carlson507399f2009-11-13 13:03:37 +000013968 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
13969 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
Joe Perches63c3a662011-04-26 08:12:10 +000013970 tg3_flag_clear(tp, TSO_BUG);
Matt Carlson507399f2009-11-13 13:03:37 +000013971 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13972 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13973 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
Joe Perches63c3a662011-04-26 08:12:10 +000013974 tg3_flag_set(tp, TSO_BUG);
Matt Carlson507399f2009-11-13 13:03:37 +000013975 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
13976 tp->fw_needed = FIRMWARE_TG3TSO5;
13977 else
13978 tp->fw_needed = FIRMWARE_TG3TSO;
13979 }
13980
Matt Carlsondabc5c62011-05-19 12:12:52 +000013981 /* Selectively allow TSO based on operating conditions */
Matt Carlson6ff6f812011-05-19 12:12:54 +000013982 if (tg3_flag(tp, HW_TSO_1) ||
13983 tg3_flag(tp, HW_TSO_2) ||
13984 tg3_flag(tp, HW_TSO_3) ||
Matt Carlsoncf9ecf42011-11-28 09:41:03 +000013985 tp->fw_needed) {
13986 /* For firmware TSO, assume ASF is disabled.
13987 * We'll disable TSO later if we discover ASF
13988 * is enabled in tg3_get_eeprom_hw_cfg().
13989 */
Matt Carlsondabc5c62011-05-19 12:12:52 +000013990 tg3_flag_set(tp, TSO_CAPABLE);
Matt Carlsoncf9ecf42011-11-28 09:41:03 +000013991 } else {
Matt Carlsondabc5c62011-05-19 12:12:52 +000013992 tg3_flag_clear(tp, TSO_CAPABLE);
13993 tg3_flag_clear(tp, TSO_BUG);
13994 tp->fw_needed = NULL;
13995 }
13996
13997 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
13998 tp->fw_needed = FIRMWARE_TG3;
13999
Matt Carlson507399f2009-11-13 13:03:37 +000014000 tp->irq_max = 1;
14001
Joe Perches63c3a662011-04-26 08:12:10 +000014002 if (tg3_flag(tp, 5750_PLUS)) {
14003 tg3_flag_set(tp, SUPPORT_MSI);
Michael Chan7544b092007-05-05 13:08:32 -070014004 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
14005 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
14006 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
14007 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
14008 tp->pdev_peer == tp->pdev))
Joe Perches63c3a662011-04-26 08:12:10 +000014009 tg3_flag_clear(tp, SUPPORT_MSI);
Michael Chan7544b092007-05-05 13:08:32 -070014010
Joe Perches63c3a662011-04-26 08:12:10 +000014011 if (tg3_flag(tp, 5755_PLUS) ||
Michael Chanb5d37722006-09-27 16:06:21 -070014012 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Joe Perches63c3a662011-04-26 08:12:10 +000014013 tg3_flag_set(tp, 1SHOT_MSI);
Michael Chan52c0fd82006-06-29 20:15:54 -070014014 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014015
Joe Perches63c3a662011-04-26 08:12:10 +000014016 if (tg3_flag(tp, 57765_PLUS)) {
14017 tg3_flag_set(tp, SUPPORT_MSIX);
Matt Carlson507399f2009-11-13 13:03:37 +000014018 tp->irq_max = TG3_IRQ_MAX_VECS;
14019 }
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000014020 }
Matt Carlson0e1406d2009-11-02 12:33:33 +000014021
Matt Carlson2ffcc982011-05-19 12:12:44 +000014022 if (tg3_flag(tp, 5755_PLUS))
Joe Perches63c3a662011-04-26 08:12:10 +000014023 tg3_flag_set(tp, SHORT_DMA_BUG);
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000014024
Matt Carlsone31aa982011-07-27 14:20:53 +000014025 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
14026 tg3_flag_set(tp, 4K_FIFO_LIMIT);
14027
Matt Carlsonfa6b2aa2011-11-21 15:01:19 +000014028 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14029 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14030 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
Joe Perches63c3a662011-04-26 08:12:10 +000014031 tg3_flag_set(tp, LRG_PROD_RING_CAP);
Matt Carlsonde9f5232011-04-05 14:22:43 +000014032
Joe Perches63c3a662011-04-26 08:12:10 +000014033 if (tg3_flag(tp, 57765_PLUS) &&
Matt Carlsona0512942011-07-27 14:20:54 +000014034 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
Joe Perches63c3a662011-04-26 08:12:10 +000014035 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
Matt Carlsonb703df62009-12-03 08:36:21 +000014036
Joe Perches63c3a662011-04-26 08:12:10 +000014037 if (!tg3_flag(tp, 5705_PLUS) ||
14038 tg3_flag(tp, 5780_CLASS) ||
14039 tg3_flag(tp, USE_JUMBO_BDFLAG))
14040 tg3_flag_set(tp, JUMBO_CAPABLE);
Michael Chan0f893dc2005-07-25 12:30:38 -070014041
Matt Carlson52f44902008-11-21 17:17:04 -080014042 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14043 &pci_state_reg);
14044
Jon Mason708ebb32011-06-27 12:56:50 +000014045 if (pci_is_pcie(tp->pdev)) {
Matt Carlson5e7dfd02008-11-21 17:18:16 -080014046 u16 lnkctl;
14047
Joe Perches63c3a662011-04-26 08:12:10 +000014048 tg3_flag_set(tp, PCI_EXPRESS);
Matt Carlson5f5c51e2007-11-12 21:19:37 -080014049
Matt Carlson2c55a3d2011-11-28 09:41:04 +000014050 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0) {
14051 int readrq = pcie_get_readrq(tp->pdev);
14052 if (readrq > 2048)
14053 pcie_set_readrq(tp->pdev, 2048);
14054 }
Matt Carlson5f5c51e2007-11-12 21:19:37 -080014055
Matt Carlson5e7dfd02008-11-21 17:18:16 -080014056 pci_read_config_word(tp->pdev,
Jon Mason708ebb32011-06-27 12:56:50 +000014057 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
Matt Carlson5e7dfd02008-11-21 17:18:16 -080014058 &lnkctl);
14059 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
Matt Carlson7196cd62011-05-19 16:02:44 +000014060 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
14061 ASIC_REV_5906) {
Joe Perches63c3a662011-04-26 08:12:10 +000014062 tg3_flag_clear(tp, HW_TSO_2);
Matt Carlsondabc5c62011-05-19 12:12:52 +000014063 tg3_flag_clear(tp, TSO_CAPABLE);
Matt Carlson7196cd62011-05-19 16:02:44 +000014064 }
Matt Carlson5e7dfd02008-11-21 17:18:16 -080014065 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson321d32a2008-11-21 17:22:19 -080014066 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson9cf74eb2009-04-20 06:58:27 +000014067 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
14068 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
Joe Perches63c3a662011-04-26 08:12:10 +000014069 tg3_flag_set(tp, CLKREQ_BUG);
Matt Carlson614b05902010-01-20 16:58:02 +000014070 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
Joe Perches63c3a662011-04-26 08:12:10 +000014071 tg3_flag_set(tp, L1PLLPD_EN);
Michael Chanc7835a72006-11-15 21:14:42 -080014072 }
Matt Carlson52f44902008-11-21 17:17:04 -080014073 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
Jon Mason708ebb32011-06-27 12:56:50 +000014074 /* BCM5785 devices are effectively PCIe devices, and should
14075 * follow PCIe codepaths, but do not have a PCIe capabilities
14076 * section.
Matt Carlson93a700a2011-08-31 11:44:54 +000014077 */
Joe Perches63c3a662011-04-26 08:12:10 +000014078 tg3_flag_set(tp, PCI_EXPRESS);
14079 } else if (!tg3_flag(tp, 5705_PLUS) ||
14080 tg3_flag(tp, 5780_CLASS)) {
Matt Carlson52f44902008-11-21 17:17:04 -080014081 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
14082 if (!tp->pcix_cap) {
Matt Carlson2445e462010-04-05 10:19:21 +000014083 dev_err(&tp->pdev->dev,
14084 "Cannot find PCI-X capability, aborting\n");
Matt Carlson52f44902008-11-21 17:17:04 -080014085 return -EIO;
14086 }
14087
14088 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
Joe Perches63c3a662011-04-26 08:12:10 +000014089 tg3_flag_set(tp, PCIX_MODE);
Matt Carlson52f44902008-11-21 17:17:04 -080014090 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014091
Michael Chan399de502005-10-03 14:02:39 -070014092 /* If we have an AMD 762 or VIA K8T800 chipset, write
14093 * reordering to the mailbox registers done by the host
14094 * controller can cause major troubles. We read back from
14095 * every mailbox register write to force the writes to be
14096 * posted to the chip in order.
14097 */
Matt Carlson41434702011-03-09 16:58:22 +000014098 if (pci_dev_present(tg3_write_reorder_chipsets) &&
Joe Perches63c3a662011-04-26 08:12:10 +000014099 !tg3_flag(tp, PCI_EXPRESS))
14100 tg3_flag_set(tp, MBOX_WRITE_REORDER);
Michael Chan399de502005-10-03 14:02:39 -070014101
Matt Carlson69fc4052008-12-21 20:19:57 -080014102 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
14103 &tp->pci_cacheline_sz);
14104 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14105 &tp->pci_lat_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014106 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14107 tp->pci_lat_timer < 64) {
14108 tp->pci_lat_timer = 64;
Matt Carlson69fc4052008-12-21 20:19:57 -080014109 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14110 tp->pci_lat_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014111 }
14112
Matt Carlson16821282011-07-13 09:27:28 +000014113 /* Important! -- It is critical that the PCI-X hw workaround
14114 * situation is decided before the first MMIO register access.
14115 */
Matt Carlson52f44902008-11-21 17:17:04 -080014116 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
14117 /* 5700 BX chips need to have their TX producer index
14118 * mailboxes written twice to workaround a bug.
14119 */
Joe Perches63c3a662011-04-26 08:12:10 +000014120 tg3_flag_set(tp, TXD_MBOX_HWBUG);
Matt Carlson9974a352007-10-07 23:27:28 -070014121
Matt Carlson52f44902008-11-21 17:17:04 -080014122 /* If we are in PCI-X mode, enable register write workaround.
Linus Torvalds1da177e2005-04-16 15:20:36 -070014123 *
14124 * The workaround is to use indirect register accesses
14125 * for all chip writes not to mailbox registers.
14126 */
Joe Perches63c3a662011-04-26 08:12:10 +000014127 if (tg3_flag(tp, PCIX_MODE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070014128 u32 pm_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014129
Joe Perches63c3a662011-04-26 08:12:10 +000014130 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014131
14132 /* The chip can have it's power management PCI config
14133 * space registers clobbered due to this bug.
14134 * So explicitly force the chip into D0 here.
14135 */
Matt Carlson9974a352007-10-07 23:27:28 -070014136 pci_read_config_dword(tp->pdev,
14137 tp->pm_cap + PCI_PM_CTRL,
Linus Torvalds1da177e2005-04-16 15:20:36 -070014138 &pm_reg);
14139 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
14140 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
Matt Carlson9974a352007-10-07 23:27:28 -070014141 pci_write_config_dword(tp->pdev,
14142 tp->pm_cap + PCI_PM_CTRL,
Linus Torvalds1da177e2005-04-16 15:20:36 -070014143 pm_reg);
14144
14145 /* Also, force SERR#/PERR# in PCI command. */
14146 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14147 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
14148 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14149 }
14150 }
14151
Linus Torvalds1da177e2005-04-16 15:20:36 -070014152 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
Joe Perches63c3a662011-04-26 08:12:10 +000014153 tg3_flag_set(tp, PCI_HIGH_SPEED);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014154 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
Joe Perches63c3a662011-04-26 08:12:10 +000014155 tg3_flag_set(tp, PCI_32BIT);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014156
14157 /* Chip-specific fixup from Broadcom driver */
14158 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
14159 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
14160 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
14161 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
14162 }
14163
Michael Chan1ee582d2005-08-09 20:16:46 -070014164 /* Default fast path register access methods */
Michael Chan20094932005-08-09 20:16:32 -070014165 tp->read32 = tg3_read32;
Michael Chan1ee582d2005-08-09 20:16:46 -070014166 tp->write32 = tg3_write32;
Michael Chan09ee9292005-08-09 20:17:00 -070014167 tp->read32_mbox = tg3_read32;
Michael Chan20094932005-08-09 20:16:32 -070014168 tp->write32_mbox = tg3_write32;
Michael Chan1ee582d2005-08-09 20:16:46 -070014169 tp->write32_tx_mbox = tg3_write32;
14170 tp->write32_rx_mbox = tg3_write32;
14171
14172 /* Various workaround register access methods */
Joe Perches63c3a662011-04-26 08:12:10 +000014173 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
Michael Chan1ee582d2005-08-09 20:16:46 -070014174 tp->write32 = tg3_write_indirect_reg32;
Matt Carlson98efd8a2007-05-05 12:47:25 -070014175 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014176 (tg3_flag(tp, PCI_EXPRESS) &&
Matt Carlson98efd8a2007-05-05 12:47:25 -070014177 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
14178 /*
14179 * Back to back register writes can cause problems on these
14180 * chips, the workaround is to read back all reg writes
14181 * except those to mailbox regs.
14182 *
14183 * See tg3_write_indirect_reg32().
14184 */
Michael Chan1ee582d2005-08-09 20:16:46 -070014185 tp->write32 = tg3_write_flush_reg32;
Matt Carlson98efd8a2007-05-05 12:47:25 -070014186 }
14187
Joe Perches63c3a662011-04-26 08:12:10 +000014188 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
Michael Chan1ee582d2005-08-09 20:16:46 -070014189 tp->write32_tx_mbox = tg3_write32_tx_mbox;
Joe Perches63c3a662011-04-26 08:12:10 +000014190 if (tg3_flag(tp, MBOX_WRITE_REORDER))
Michael Chan1ee582d2005-08-09 20:16:46 -070014191 tp->write32_rx_mbox = tg3_write_flush_reg32;
14192 }
Michael Chan20094932005-08-09 20:16:32 -070014193
Joe Perches63c3a662011-04-26 08:12:10 +000014194 if (tg3_flag(tp, ICH_WORKAROUND)) {
Michael Chan68929142005-08-09 20:17:14 -070014195 tp->read32 = tg3_read_indirect_reg32;
14196 tp->write32 = tg3_write_indirect_reg32;
14197 tp->read32_mbox = tg3_read_indirect_mbox;
14198 tp->write32_mbox = tg3_write_indirect_mbox;
14199 tp->write32_tx_mbox = tg3_write_indirect_mbox;
14200 tp->write32_rx_mbox = tg3_write_indirect_mbox;
14201
14202 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070014203 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070014204
14205 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14206 pci_cmd &= ~PCI_COMMAND_MEMORY;
14207 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14208 }
Michael Chanb5d37722006-09-27 16:06:21 -070014209 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14210 tp->read32_mbox = tg3_read32_mbox_5906;
14211 tp->write32_mbox = tg3_write32_mbox_5906;
14212 tp->write32_tx_mbox = tg3_write32_mbox_5906;
14213 tp->write32_rx_mbox = tg3_write32_mbox_5906;
14214 }
Michael Chan68929142005-08-09 20:17:14 -070014215
Michael Chanbbadf502006-04-06 21:46:34 -070014216 if (tp->write32 == tg3_write_indirect_reg32 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014217 (tg3_flag(tp, PCIX_MODE) &&
Michael Chanbbadf502006-04-06 21:46:34 -070014218 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
David S. Millerf49639e2006-06-09 11:58:36 -070014219 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
Joe Perches63c3a662011-04-26 08:12:10 +000014220 tg3_flag_set(tp, SRAM_USE_CONFIG);
Michael Chanbbadf502006-04-06 21:46:34 -070014221
Matt Carlson16821282011-07-13 09:27:28 +000014222 /* The memory arbiter has to be enabled in order for SRAM accesses
14223 * to succeed. Normally on powerup the tg3 chip firmware will make
14224 * sure it is enabled, but other entities such as system netboot
14225 * code might disable it.
14226 */
14227 val = tr32(MEMARB_MODE);
14228 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
14229
Matt Carlson9dc5e342011-11-04 09:15:02 +000014230 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
14231 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
14232 tg3_flag(tp, 5780_CLASS)) {
14233 if (tg3_flag(tp, PCIX_MODE)) {
14234 pci_read_config_dword(tp->pdev,
14235 tp->pcix_cap + PCI_X_STATUS,
14236 &val);
14237 tp->pci_fn = val & 0x7;
14238 }
14239 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
14240 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
14241 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
14242 NIC_SRAM_CPMUSTAT_SIG) {
14243 tp->pci_fn = val & TG3_CPMU_STATUS_FMSK_5717;
14244 tp->pci_fn = tp->pci_fn ? 1 : 0;
14245 }
14246 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14247 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
14248 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
14249 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
14250 NIC_SRAM_CPMUSTAT_SIG) {
14251 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
14252 TG3_CPMU_STATUS_FSHFT_5719;
14253 }
Matt Carlson69f11c92011-07-13 09:27:30 +000014254 }
14255
Michael Chan7d0c41e2005-04-21 17:06:20 -070014256 /* Get eeprom hw config before calling tg3_set_power_state().
Joe Perches63c3a662011-04-26 08:12:10 +000014257 * In particular, the TG3_FLAG_IS_NIC flag must be
Michael Chan7d0c41e2005-04-21 17:06:20 -070014258 * determined before calling tg3_set_power_state() so that
14259 * we know whether or not to switch out of Vaux power.
14260 * When the flag is set, it means that GPIO1 is used for eeprom
14261 * write protect and also implies that it is a LOM where GPIOs
14262 * are not used to switch power.
Jeff Garzik6aa20a22006-09-13 13:24:59 -040014263 */
Michael Chan7d0c41e2005-04-21 17:06:20 -070014264 tg3_get_eeprom_hw_cfg(tp);
14265
Matt Carlsoncf9ecf42011-11-28 09:41:03 +000014266 if (tp->fw_needed && tg3_flag(tp, ENABLE_ASF)) {
14267 tg3_flag_clear(tp, TSO_CAPABLE);
14268 tg3_flag_clear(tp, TSO_BUG);
14269 tp->fw_needed = NULL;
14270 }
14271
Joe Perches63c3a662011-04-26 08:12:10 +000014272 if (tg3_flag(tp, ENABLE_APE)) {
Matt Carlson0d3031d2007-10-10 18:02:43 -070014273 /* Allow reads and writes to the
14274 * APE register and memory space.
14275 */
14276 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
Matt Carlsonf92d9dc2010-06-05 17:24:30 +000014277 PCISTATE_ALLOW_APE_SHMEM_WR |
14278 PCISTATE_ALLOW_APE_PSPACE_WR;
Matt Carlson0d3031d2007-10-10 18:02:43 -070014279 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
14280 pci_state_reg);
Matt Carlsonc9cab242011-07-13 09:27:27 +000014281
14282 tg3_ape_lock_init(tp);
Matt Carlson0d3031d2007-10-10 18:02:43 -070014283 }
14284
Matt Carlson9936bcf2007-10-10 18:03:07 -070014285 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson57e69832008-05-25 23:48:31 -070014286 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson321d32a2008-11-21 17:22:19 -080014287 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000014288 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014289 tg3_flag(tp, 57765_PLUS))
14290 tg3_flag_set(tp, CPMU_PRESENT);
Matt Carlsond30cdd22007-10-07 23:28:35 -070014291
Matt Carlson16821282011-07-13 09:27:28 +000014292 /* Set up tp->grc_local_ctrl before calling
14293 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
14294 * will bring 5700's external PHY out of reset.
Michael Chan314fba32005-04-21 17:07:04 -070014295 * It is also used as eeprom write protect on LOMs.
14296 */
14297 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
Matt Carlson6ff6f812011-05-19 12:12:54 +000014298 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014299 tg3_flag(tp, EEPROM_WRITE_PROT))
Michael Chan314fba32005-04-21 17:07:04 -070014300 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
14301 GRC_LCLCTRL_GPIO_OUTPUT1);
Michael Chan3e7d83b2005-04-21 17:10:36 -070014302 /* Unused GPIO3 must be driven as output on 5752 because there
14303 * are no pull-up resistors on unused GPIO pins.
14304 */
14305 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
14306 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
Michael Chan314fba32005-04-21 17:07:04 -070014307
Matt Carlson321d32a2008-11-21 17:22:19 -080014308 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Matt Carlsoncb4ed1f2010-01-20 16:58:09 +000014309 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
14310 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Michael Chanaf36e6b2006-03-23 01:28:06 -080014311 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
14312
Matt Carlson8d519ab2009-04-20 06:58:01 +000014313 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
14314 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
Matt Carlson5f0c4a32008-06-09 15:41:12 -070014315 /* Turn off the debug UART. */
14316 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
Joe Perches63c3a662011-04-26 08:12:10 +000014317 if (tg3_flag(tp, IS_NIC))
Matt Carlson5f0c4a32008-06-09 15:41:12 -070014318 /* Keep VMain power. */
14319 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
14320 GRC_LCLCTRL_GPIO_OUTPUT0;
14321 }
14322
Matt Carlson16821282011-07-13 09:27:28 +000014323 /* Switch out of Vaux if it is a NIC */
14324 tg3_pwrsrc_switch_to_vmain(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014325
Linus Torvalds1da177e2005-04-16 15:20:36 -070014326 /* Derive initial jumbo mode from MTU assigned in
14327 * ether_setup() via the alloc_etherdev() call
14328 */
Joe Perches63c3a662011-04-26 08:12:10 +000014329 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
14330 tg3_flag_set(tp, JUMBO_RING_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014331
14332 /* Determine WakeOnLan speed to use. */
14333 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14334 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
14335 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
14336 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
Joe Perches63c3a662011-04-26 08:12:10 +000014337 tg3_flag_clear(tp, WOL_SPEED_100MB);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014338 } else {
Joe Perches63c3a662011-04-26 08:12:10 +000014339 tg3_flag_set(tp, WOL_SPEED_100MB);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014340 }
14341
Matt Carlson7f97a4b2009-08-25 10:10:03 +000014342 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014343 tp->phy_flags |= TG3_PHYFLG_IS_FET;
Matt Carlson7f97a4b2009-08-25 10:10:03 +000014344
Linus Torvalds1da177e2005-04-16 15:20:36 -070014345 /* A few boards don't want Ethernet@WireSpeed phy feature */
Matt Carlson6ff6f812011-05-19 12:12:54 +000014346 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14347 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070014348 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
Michael Chan747e8f82005-07-25 12:33:22 -070014349 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014350 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
14351 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
14352 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014353
14354 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
14355 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014356 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014357 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014358 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014359
Joe Perches63c3a662011-04-26 08:12:10 +000014360 if (tg3_flag(tp, 5705_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014361 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
Matt Carlson321d32a2008-11-21 17:22:19 -080014362 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000014363 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
Joe Perches63c3a662011-04-26 08:12:10 +000014364 !tg3_flag(tp, 57765_PLUS)) {
Michael Chanc424cb22006-04-29 18:56:34 -070014365 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Matt Carlsond30cdd22007-10-07 23:28:35 -070014366 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlson9936bcf2007-10-10 18:03:07 -070014367 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
14368 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
Michael Chand4011ad2007-02-13 12:17:25 -080014369 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
14370 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014371 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
Michael Chanc1d2a192007-01-08 19:57:20 -080014372 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014373 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
Matt Carlson321d32a2008-11-21 17:22:19 -080014374 } else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014375 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
Michael Chanc424cb22006-04-29 18:56:34 -070014376 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014377
Matt Carlsonb2a5c192008-04-03 21:44:44 -070014378 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14379 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
14380 tp->phy_otp = tg3_read_otp_phycfg(tp);
14381 if (tp->phy_otp == 0)
14382 tp->phy_otp = TG3_OTP_DEFAULT;
14383 }
14384
Joe Perches63c3a662011-04-26 08:12:10 +000014385 if (tg3_flag(tp, CPMU_PRESENT))
Matt Carlson8ef21422008-05-02 16:47:53 -070014386 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
14387 else
14388 tp->mi_mode = MAC_MI_MODE_BASE;
14389
Linus Torvalds1da177e2005-04-16 15:20:36 -070014390 tp->coalesce_mode = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014391 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
14392 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
14393 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
14394
Matt Carlson4d958472011-04-20 07:57:35 +000014395 /* Set these bits to enable statistics workaround. */
14396 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14397 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
14398 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
14399 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
14400 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
14401 }
14402
Matt Carlson321d32a2008-11-21 17:22:19 -080014403 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
14404 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
Joe Perches63c3a662011-04-26 08:12:10 +000014405 tg3_flag_set(tp, USE_PHYLIB);
Matt Carlson57e69832008-05-25 23:48:31 -070014406
Matt Carlson158d7ab2008-05-29 01:37:54 -070014407 err = tg3_mdio_init(tp);
14408 if (err)
14409 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014410
14411 /* Initialize data/descriptor byte/word swapping. */
14412 val = tr32(GRC_MODE);
Matt Carlsonf2096f92011-04-05 14:22:48 +000014413 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
14414 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
14415 GRC_MODE_WORD_SWAP_B2HRX_DATA |
14416 GRC_MODE_B2HRX_ENABLE |
14417 GRC_MODE_HTX2B_ENABLE |
14418 GRC_MODE_HOST_STACKUP);
14419 else
14420 val &= GRC_MODE_HOST_STACKUP;
14421
Linus Torvalds1da177e2005-04-16 15:20:36 -070014422 tw32(GRC_MODE, val | tp->grc_mode);
14423
14424 tg3_switch_clocks(tp);
14425
14426 /* Clear this out for sanity. */
14427 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
14428
14429 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14430 &pci_state_reg);
14431 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
Joe Perches63c3a662011-04-26 08:12:10 +000014432 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070014433 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
14434
14435 if (chiprevid == CHIPREV_ID_5701_A0 ||
14436 chiprevid == CHIPREV_ID_5701_B0 ||
14437 chiprevid == CHIPREV_ID_5701_B2 ||
14438 chiprevid == CHIPREV_ID_5701_B5) {
14439 void __iomem *sram_base;
14440
14441 /* Write some dummy words into the SRAM status block
14442 * area, see if it reads back correctly. If the return
14443 * value is bad, force enable the PCIX workaround.
14444 */
14445 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
14446
14447 writel(0x00000000, sram_base);
14448 writel(0x00000000, sram_base + 4);
14449 writel(0xffffffff, sram_base + 4);
14450 if (readl(sram_base) != 0x00000000)
Joe Perches63c3a662011-04-26 08:12:10 +000014451 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014452 }
14453 }
14454
14455 udelay(50);
14456 tg3_nvram_init(tp);
14457
14458 grc_misc_cfg = tr32(GRC_MISC_CFG);
14459 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
14460
Linus Torvalds1da177e2005-04-16 15:20:36 -070014461 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14462 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
14463 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
Joe Perches63c3a662011-04-26 08:12:10 +000014464 tg3_flag_set(tp, IS_5788);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014465
Joe Perches63c3a662011-04-26 08:12:10 +000014466 if (!tg3_flag(tp, IS_5788) &&
Matt Carlson6ff6f812011-05-19 12:12:54 +000014467 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
Joe Perches63c3a662011-04-26 08:12:10 +000014468 tg3_flag_set(tp, TAGGED_STATUS);
14469 if (tg3_flag(tp, TAGGED_STATUS)) {
David S. Millerfac9b832005-05-18 22:46:34 -070014470 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
14471 HOSTCC_MODE_CLRTICK_TXBD);
14472
14473 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
14474 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14475 tp->misc_host_ctrl);
14476 }
14477
Matt Carlson3bda1252008-08-15 14:08:22 -070014478 /* Preserve the APE MAC_MODE bits */
Joe Perches63c3a662011-04-26 08:12:10 +000014479 if (tg3_flag(tp, ENABLE_APE))
Matt Carlsond2394e6b2010-11-24 08:31:47 +000014480 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
Matt Carlson3bda1252008-08-15 14:08:22 -070014481 else
Matt Carlson6e01b202011-08-19 13:58:20 +000014482 tp->mac_mode = 0;
Matt Carlson3bda1252008-08-15 14:08:22 -070014483
Linus Torvalds1da177e2005-04-16 15:20:36 -070014484 /* these are limited to 10/100 only */
14485 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14486 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
14487 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14488 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14489 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
14490 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
14491 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
14492 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14493 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
Michael Chan676917d2006-12-07 00:20:22 -080014494 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
14495 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
Matt Carlson321d32a2008-11-21 17:22:19 -080014496 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
Matt Carlsond1101142010-02-17 15:16:55 +000014497 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
14498 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014499 (tp->phy_flags & TG3_PHYFLG_IS_FET))
14500 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014501
14502 err = tg3_phy_probe(tp);
14503 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000014504 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014505 /* ... but do not return immediately ... */
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070014506 tg3_mdio_fini(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014507 }
14508
Matt Carlson184b8902010-04-05 10:19:25 +000014509 tg3_read_vpd(tp);
Michael Chanc4e65752006-03-20 22:29:32 -080014510 tg3_read_fw_ver(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014511
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014512 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
14513 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014514 } else {
14515 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014516 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014517 else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014518 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014519 }
14520
14521 /* 5700 {AX,BX} chips have a broken status block link
14522 * change bit implementation, so we must use the
14523 * status register in those cases.
14524 */
14525 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
Joe Perches63c3a662011-04-26 08:12:10 +000014526 tg3_flag_set(tp, USE_LINKCHG_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014527 else
Joe Perches63c3a662011-04-26 08:12:10 +000014528 tg3_flag_clear(tp, USE_LINKCHG_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014529
14530 /* The led_ctrl is set during tg3_phy_probe, here we might
14531 * have to force the link status polling mechanism based
14532 * upon subsystem IDs.
14533 */
14534 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
Michael Chan007a880d2007-05-31 14:49:51 -070014535 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014536 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
14537 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
Joe Perches63c3a662011-04-26 08:12:10 +000014538 tg3_flag_set(tp, USE_LINKCHG_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014539 }
14540
14541 /* For all SERDES we poll the MAC status register. */
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014542 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Joe Perches63c3a662011-04-26 08:12:10 +000014543 tg3_flag_set(tp, POLL_SERDES);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014544 else
Joe Perches63c3a662011-04-26 08:12:10 +000014545 tg3_flag_clear(tp, POLL_SERDES);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014546
Eric Dumazet9205fd92011-11-18 06:47:01 +000014547 tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
Matt Carlsond2757fc2010-04-12 06:58:27 +000014548 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014549 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
Joe Perches63c3a662011-04-26 08:12:10 +000014550 tg3_flag(tp, PCIX_MODE)) {
Eric Dumazet9205fd92011-11-18 06:47:01 +000014551 tp->rx_offset = NET_SKB_PAD;
Matt Carlsond2757fc2010-04-12 06:58:27 +000014552#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
Matt Carlson9dc7a112010-04-12 06:58:28 +000014553 tp->rx_copy_thresh = ~(u16)0;
Matt Carlsond2757fc2010-04-12 06:58:27 +000014554#endif
14555 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014556
Matt Carlson2c49a442010-09-30 10:34:35 +000014557 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
14558 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
Matt Carlson7cb32cf2010-09-30 10:34:36 +000014559 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
14560
Matt Carlson2c49a442010-09-30 10:34:35 +000014561 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
Michael Chanf92905d2006-06-29 20:14:29 -070014562
14563 /* Increment the rx prod index on the rx std ring by at most
14564 * 8 for these chips to workaround hw errata.
14565 */
14566 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14567 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
14568 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
14569 tp->rx_std_max_post = 8;
14570
Joe Perches63c3a662011-04-26 08:12:10 +000014571 if (tg3_flag(tp, ASPM_WORKAROUND))
Matt Carlson8ed5d972007-05-07 00:25:49 -070014572 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
14573 PCIE_PWR_MGMT_L1_THRESH_MSK;
14574
Linus Torvalds1da177e2005-04-16 15:20:36 -070014575 return err;
14576}
14577
David S. Miller49b6e95f2007-03-29 01:38:42 -070014578#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070014579static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
14580{
14581 struct net_device *dev = tp->dev;
14582 struct pci_dev *pdev = tp->pdev;
David S. Miller49b6e95f2007-03-29 01:38:42 -070014583 struct device_node *dp = pci_device_to_OF_node(pdev);
David S. Miller374d4ca2007-03-29 01:57:57 -070014584 const unsigned char *addr;
David S. Miller49b6e95f2007-03-29 01:38:42 -070014585 int len;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014586
David S. Miller49b6e95f2007-03-29 01:38:42 -070014587 addr = of_get_property(dp, "local-mac-address", &len);
14588 if (addr && len == 6) {
14589 memcpy(dev->dev_addr, addr, 6);
14590 memcpy(dev->perm_addr, dev->dev_addr, 6);
14591 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014592 }
14593 return -ENODEV;
14594}
14595
14596static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
14597{
14598 struct net_device *dev = tp->dev;
14599
14600 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
John W. Linville2ff43692005-09-12 14:44:20 -070014601 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014602 return 0;
14603}
14604#endif
14605
14606static int __devinit tg3_get_device_address(struct tg3 *tp)
14607{
14608 struct net_device *dev = tp->dev;
14609 u32 hi, lo, mac_offset;
Michael Chan008652b2006-03-27 23:14:53 -080014610 int addr_ok = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014611
David S. Miller49b6e95f2007-03-29 01:38:42 -070014612#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070014613 if (!tg3_get_macaddr_sparc(tp))
14614 return 0;
14615#endif
14616
14617 mac_offset = 0x7c;
Matt Carlson6ff6f812011-05-19 12:12:54 +000014618 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014619 tg3_flag(tp, 5780_CLASS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070014620 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
14621 mac_offset = 0xcc;
14622 if (tg3_nvram_lock(tp))
14623 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
14624 else
14625 tg3_nvram_unlock(tp);
Joe Perches63c3a662011-04-26 08:12:10 +000014626 } else if (tg3_flag(tp, 5717_PLUS)) {
Matt Carlson69f11c92011-07-13 09:27:30 +000014627 if (tp->pci_fn & 1)
Matt Carlsona1b950d2009-09-01 13:20:17 +000014628 mac_offset = 0xcc;
Matt Carlson69f11c92011-07-13 09:27:30 +000014629 if (tp->pci_fn > 1)
Matt Carlsona50d0792010-06-05 17:24:37 +000014630 mac_offset += 0x18c;
Matt Carlsona1b950d2009-09-01 13:20:17 +000014631 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
Michael Chanb5d37722006-09-27 16:06:21 -070014632 mac_offset = 0x10;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014633
14634 /* First try to get it from MAC address mailbox. */
14635 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
14636 if ((hi >> 16) == 0x484b) {
14637 dev->dev_addr[0] = (hi >> 8) & 0xff;
14638 dev->dev_addr[1] = (hi >> 0) & 0xff;
14639
14640 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
14641 dev->dev_addr[2] = (lo >> 24) & 0xff;
14642 dev->dev_addr[3] = (lo >> 16) & 0xff;
14643 dev->dev_addr[4] = (lo >> 8) & 0xff;
14644 dev->dev_addr[5] = (lo >> 0) & 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014645
Michael Chan008652b2006-03-27 23:14:53 -080014646 /* Some old bootcode may report a 0 MAC address in SRAM */
14647 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
14648 }
14649 if (!addr_ok) {
14650 /* Next, try NVRAM. */
Joe Perches63c3a662011-04-26 08:12:10 +000014651 if (!tg3_flag(tp, NO_NVRAM) &&
Matt Carlsondf259d82009-04-20 06:57:14 +000014652 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
Matt Carlson6d348f22009-02-25 14:25:52 +000014653 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
Matt Carlson62cedd12009-04-20 14:52:29 -070014654 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
14655 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
Michael Chan008652b2006-03-27 23:14:53 -080014656 }
14657 /* Finally just fetch it out of the MAC control regs. */
14658 else {
14659 hi = tr32(MAC_ADDR_0_HIGH);
14660 lo = tr32(MAC_ADDR_0_LOW);
14661
14662 dev->dev_addr[5] = lo & 0xff;
14663 dev->dev_addr[4] = (lo >> 8) & 0xff;
14664 dev->dev_addr[3] = (lo >> 16) & 0xff;
14665 dev->dev_addr[2] = (lo >> 24) & 0xff;
14666 dev->dev_addr[1] = hi & 0xff;
14667 dev->dev_addr[0] = (hi >> 8) & 0xff;
14668 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014669 }
14670
14671 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
David S. Miller7582a332008-03-20 15:53:15 -070014672#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070014673 if (!tg3_get_default_macaddr_sparc(tp))
14674 return 0;
14675#endif
14676 return -EINVAL;
14677 }
John W. Linville2ff43692005-09-12 14:44:20 -070014678 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014679 return 0;
14680}
14681
David S. Miller59e6b432005-05-18 22:50:10 -070014682#define BOUNDARY_SINGLE_CACHELINE 1
14683#define BOUNDARY_MULTI_CACHELINE 2
14684
14685static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
14686{
14687 int cacheline_size;
14688 u8 byte;
14689 int goal;
14690
14691 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
14692 if (byte == 0)
14693 cacheline_size = 1024;
14694 else
14695 cacheline_size = (int) byte * 4;
14696
14697 /* On 5703 and later chips, the boundary bits have no
14698 * effect.
14699 */
14700 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14701 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
Joe Perches63c3a662011-04-26 08:12:10 +000014702 !tg3_flag(tp, PCI_EXPRESS))
David S. Miller59e6b432005-05-18 22:50:10 -070014703 goto out;
14704
14705#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
14706 goal = BOUNDARY_MULTI_CACHELINE;
14707#else
14708#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
14709 goal = BOUNDARY_SINGLE_CACHELINE;
14710#else
14711 goal = 0;
14712#endif
14713#endif
14714
Joe Perches63c3a662011-04-26 08:12:10 +000014715 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlsoncbf9ca62009-11-13 13:03:40 +000014716 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
14717 goto out;
14718 }
14719
David S. Miller59e6b432005-05-18 22:50:10 -070014720 if (!goal)
14721 goto out;
14722
14723 /* PCI controllers on most RISC systems tend to disconnect
14724 * when a device tries to burst across a cache-line boundary.
14725 * Therefore, letting tg3 do so just wastes PCI bandwidth.
14726 *
14727 * Unfortunately, for PCI-E there are only limited
14728 * write-side controls for this, and thus for reads
14729 * we will still get the disconnects. We'll also waste
14730 * these PCI cycles for both read and write for chips
14731 * other than 5700 and 5701 which do not implement the
14732 * boundary bits.
14733 */
Joe Perches63c3a662011-04-26 08:12:10 +000014734 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
David S. Miller59e6b432005-05-18 22:50:10 -070014735 switch (cacheline_size) {
14736 case 16:
14737 case 32:
14738 case 64:
14739 case 128:
14740 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14741 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
14742 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
14743 } else {
14744 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14745 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14746 }
14747 break;
14748
14749 case 256:
14750 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
14751 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
14752 break;
14753
14754 default:
14755 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14756 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14757 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070014758 }
Joe Perches63c3a662011-04-26 08:12:10 +000014759 } else if (tg3_flag(tp, PCI_EXPRESS)) {
David S. Miller59e6b432005-05-18 22:50:10 -070014760 switch (cacheline_size) {
14761 case 16:
14762 case 32:
14763 case 64:
14764 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14765 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14766 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
14767 break;
14768 }
14769 /* fallthrough */
14770 case 128:
14771 default:
14772 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14773 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
14774 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070014775 }
David S. Miller59e6b432005-05-18 22:50:10 -070014776 } else {
14777 switch (cacheline_size) {
14778 case 16:
14779 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14780 val |= (DMA_RWCTRL_READ_BNDRY_16 |
14781 DMA_RWCTRL_WRITE_BNDRY_16);
14782 break;
14783 }
14784 /* fallthrough */
14785 case 32:
14786 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14787 val |= (DMA_RWCTRL_READ_BNDRY_32 |
14788 DMA_RWCTRL_WRITE_BNDRY_32);
14789 break;
14790 }
14791 /* fallthrough */
14792 case 64:
14793 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14794 val |= (DMA_RWCTRL_READ_BNDRY_64 |
14795 DMA_RWCTRL_WRITE_BNDRY_64);
14796 break;
14797 }
14798 /* fallthrough */
14799 case 128:
14800 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14801 val |= (DMA_RWCTRL_READ_BNDRY_128 |
14802 DMA_RWCTRL_WRITE_BNDRY_128);
14803 break;
14804 }
14805 /* fallthrough */
14806 case 256:
14807 val |= (DMA_RWCTRL_READ_BNDRY_256 |
14808 DMA_RWCTRL_WRITE_BNDRY_256);
14809 break;
14810 case 512:
14811 val |= (DMA_RWCTRL_READ_BNDRY_512 |
14812 DMA_RWCTRL_WRITE_BNDRY_512);
14813 break;
14814 case 1024:
14815 default:
14816 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
14817 DMA_RWCTRL_WRITE_BNDRY_1024);
14818 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070014819 }
David S. Miller59e6b432005-05-18 22:50:10 -070014820 }
14821
14822out:
14823 return val;
14824}
14825
Linus Torvalds1da177e2005-04-16 15:20:36 -070014826static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
14827{
14828 struct tg3_internal_buffer_desc test_desc;
14829 u32 sram_dma_descs;
14830 int i, ret;
14831
14832 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
14833
14834 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
14835 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
14836 tw32(RDMAC_STATUS, 0);
14837 tw32(WDMAC_STATUS, 0);
14838
14839 tw32(BUFMGR_MODE, 0);
14840 tw32(FTQ_RESET, 0);
14841
14842 test_desc.addr_hi = ((u64) buf_dma) >> 32;
14843 test_desc.addr_lo = buf_dma & 0xffffffff;
14844 test_desc.nic_mbuf = 0x00002100;
14845 test_desc.len = size;
14846
14847 /*
14848 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
14849 * the *second* time the tg3 driver was getting loaded after an
14850 * initial scan.
14851 *
14852 * Broadcom tells me:
14853 * ...the DMA engine is connected to the GRC block and a DMA
14854 * reset may affect the GRC block in some unpredictable way...
14855 * The behavior of resets to individual blocks has not been tested.
14856 *
14857 * Broadcom noted the GRC reset will also reset all sub-components.
14858 */
14859 if (to_device) {
14860 test_desc.cqid_sqid = (13 << 8) | 2;
14861
14862 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
14863 udelay(40);
14864 } else {
14865 test_desc.cqid_sqid = (16 << 8) | 7;
14866
14867 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
14868 udelay(40);
14869 }
14870 test_desc.flags = 0x00000005;
14871
14872 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
14873 u32 val;
14874
14875 val = *(((u32 *)&test_desc) + i);
14876 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
14877 sram_dma_descs + (i * sizeof(u32)));
14878 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
14879 }
14880 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
14881
Matt Carlson859a5882010-04-05 10:19:28 +000014882 if (to_device)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014883 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
Matt Carlson859a5882010-04-05 10:19:28 +000014884 else
Linus Torvalds1da177e2005-04-16 15:20:36 -070014885 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014886
14887 ret = -ENODEV;
14888 for (i = 0; i < 40; i++) {
14889 u32 val;
14890
14891 if (to_device)
14892 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
14893 else
14894 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
14895 if ((val & 0xffff) == sram_dma_descs) {
14896 ret = 0;
14897 break;
14898 }
14899
14900 udelay(100);
14901 }
14902
14903 return ret;
14904}
14905
David S. Millerded73402005-05-23 13:59:47 -070014906#define TEST_BUFFER_SIZE 0x2000
Linus Torvalds1da177e2005-04-16 15:20:36 -070014907
Matt Carlson41434702011-03-09 16:58:22 +000014908static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
Joe Perches895950c2010-12-21 02:16:08 -080014909 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
14910 { },
14911};
14912
Linus Torvalds1da177e2005-04-16 15:20:36 -070014913static int __devinit tg3_test_dma(struct tg3 *tp)
14914{
14915 dma_addr_t buf_dma;
David S. Miller59e6b432005-05-18 22:50:10 -070014916 u32 *buf, saved_dma_rwctrl;
Matt Carlsoncbf9ca62009-11-13 13:03:40 +000014917 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014918
Matt Carlson4bae65c2010-11-24 08:31:52 +000014919 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
14920 &buf_dma, GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014921 if (!buf) {
14922 ret = -ENOMEM;
14923 goto out_nofree;
14924 }
14925
14926 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
14927 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
14928
David S. Miller59e6b432005-05-18 22:50:10 -070014929 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014930
Joe Perches63c3a662011-04-26 08:12:10 +000014931 if (tg3_flag(tp, 57765_PLUS))
Matt Carlsoncbf9ca62009-11-13 13:03:40 +000014932 goto out;
14933
Joe Perches63c3a662011-04-26 08:12:10 +000014934 if (tg3_flag(tp, PCI_EXPRESS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070014935 /* DMA read watermark not used on PCIE */
14936 tp->dma_rwctrl |= 0x00180000;
Joe Perches63c3a662011-04-26 08:12:10 +000014937 } else if (!tg3_flag(tp, PCIX_MODE)) {
Michael Chan85e94ce2005-04-21 17:05:28 -070014938 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
14939 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014940 tp->dma_rwctrl |= 0x003f0000;
14941 else
14942 tp->dma_rwctrl |= 0x003f000f;
14943 } else {
14944 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14945 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
14946 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
Michael Chan49afdeb2007-02-13 12:17:03 -080014947 u32 read_water = 0x7;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014948
Michael Chan4a29cc22006-03-19 13:21:12 -080014949 /* If the 5704 is behind the EPB bridge, we can
14950 * do the less restrictive ONE_DMA workaround for
14951 * better performance.
14952 */
Joe Perches63c3a662011-04-26 08:12:10 +000014953 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
Michael Chan4a29cc22006-03-19 13:21:12 -080014954 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14955 tp->dma_rwctrl |= 0x8000;
14956 else if (ccval == 0x6 || ccval == 0x7)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014957 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
14958
Michael Chan49afdeb2007-02-13 12:17:03 -080014959 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
14960 read_water = 4;
David S. Miller59e6b432005-05-18 22:50:10 -070014961 /* Set bit 23 to enable PCIX hw bug fix */
Michael Chan49afdeb2007-02-13 12:17:03 -080014962 tp->dma_rwctrl |=
14963 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
14964 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
14965 (1 << 23);
Michael Chan4cf78e42005-07-25 12:29:19 -070014966 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
14967 /* 5780 always in PCIX mode */
14968 tp->dma_rwctrl |= 0x00144000;
Michael Chana4e2b342005-10-26 15:46:52 -070014969 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
14970 /* 5714 always in PCIX mode */
14971 tp->dma_rwctrl |= 0x00148000;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014972 } else {
14973 tp->dma_rwctrl |= 0x001b000f;
14974 }
14975 }
14976
14977 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14978 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14979 tp->dma_rwctrl &= 0xfffffff0;
14980
14981 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14982 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
14983 /* Remove this if it causes problems for some boards. */
14984 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
14985
14986 /* On 5700/5701 chips, we need to set this bit.
14987 * Otherwise the chip will issue cacheline transactions
14988 * to streamable DMA memory with not all the byte
14989 * enables turned on. This is an error on several
14990 * RISC PCI controllers, in particular sparc64.
14991 *
14992 * On 5703/5704 chips, this bit has been reassigned
14993 * a different meaning. In particular, it is used
14994 * on those chips to enable a PCI-X workaround.
14995 */
14996 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
14997 }
14998
14999 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15000
15001#if 0
15002 /* Unneeded, already done by tg3_get_invariants. */
15003 tg3_switch_clocks(tp);
15004#endif
15005
Linus Torvalds1da177e2005-04-16 15:20:36 -070015006 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
15007 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
15008 goto out;
15009
David S. Miller59e6b432005-05-18 22:50:10 -070015010 /* It is best to perform DMA test with maximum write burst size
15011 * to expose the 5700/5701 write DMA bug.
15012 */
15013 saved_dma_rwctrl = tp->dma_rwctrl;
15014 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
15015 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15016
Linus Torvalds1da177e2005-04-16 15:20:36 -070015017 while (1) {
15018 u32 *p = buf, i;
15019
15020 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
15021 p[i] = i;
15022
15023 /* Send the buffer to the chip. */
15024 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
15025 if (ret) {
Matt Carlson2445e462010-04-05 10:19:21 +000015026 dev_err(&tp->pdev->dev,
15027 "%s: Buffer write failed. err = %d\n",
15028 __func__, ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015029 break;
15030 }
15031
15032#if 0
15033 /* validate data reached card RAM correctly. */
15034 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15035 u32 val;
15036 tg3_read_mem(tp, 0x2100 + (i*4), &val);
15037 if (le32_to_cpu(val) != p[i]) {
Matt Carlson2445e462010-04-05 10:19:21 +000015038 dev_err(&tp->pdev->dev,
15039 "%s: Buffer corrupted on device! "
15040 "(%d != %d)\n", __func__, val, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015041 /* ret = -ENODEV here? */
15042 }
15043 p[i] = 0;
15044 }
15045#endif
15046 /* Now read it back. */
15047 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
15048 if (ret) {
Matt Carlson5129c3a2010-04-05 10:19:23 +000015049 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
15050 "err = %d\n", __func__, ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015051 break;
15052 }
15053
15054 /* Verify it. */
15055 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15056 if (p[i] == i)
15057 continue;
15058
David S. Miller59e6b432005-05-18 22:50:10 -070015059 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15060 DMA_RWCTRL_WRITE_BNDRY_16) {
15061 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015062 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
15063 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15064 break;
15065 } else {
Matt Carlson2445e462010-04-05 10:19:21 +000015066 dev_err(&tp->pdev->dev,
15067 "%s: Buffer corrupted on read back! "
15068 "(%d != %d)\n", __func__, p[i], i);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015069 ret = -ENODEV;
15070 goto out;
15071 }
15072 }
15073
15074 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
15075 /* Success. */
15076 ret = 0;
15077 break;
15078 }
15079 }
David S. Miller59e6b432005-05-18 22:50:10 -070015080 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15081 DMA_RWCTRL_WRITE_BNDRY_16) {
15082 /* DMA test passed without adjusting DMA boundary,
Michael Chan6d1cfba2005-06-08 14:13:14 -070015083 * now look for chipsets that are known to expose the
15084 * DMA bug without failing the test.
David S. Miller59e6b432005-05-18 22:50:10 -070015085 */
Matt Carlson41434702011-03-09 16:58:22 +000015086 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
Michael Chan6d1cfba2005-06-08 14:13:14 -070015087 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
15088 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
Matt Carlson859a5882010-04-05 10:19:28 +000015089 } else {
Michael Chan6d1cfba2005-06-08 14:13:14 -070015090 /* Safe to use the calculated DMA boundary. */
15091 tp->dma_rwctrl = saved_dma_rwctrl;
Matt Carlson859a5882010-04-05 10:19:28 +000015092 }
Michael Chan6d1cfba2005-06-08 14:13:14 -070015093
David S. Miller59e6b432005-05-18 22:50:10 -070015094 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15095 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015096
15097out:
Matt Carlson4bae65c2010-11-24 08:31:52 +000015098 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015099out_nofree:
15100 return ret;
15101}
15102
Linus Torvalds1da177e2005-04-16 15:20:36 -070015103static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
15104{
Joe Perches63c3a662011-04-26 08:12:10 +000015105 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlson666bc832010-01-20 16:58:03 +000015106 tp->bufmgr_config.mbuf_read_dma_low_water =
15107 DEFAULT_MB_RDMA_LOW_WATER_5705;
15108 tp->bufmgr_config.mbuf_mac_rx_low_water =
15109 DEFAULT_MB_MACRX_LOW_WATER_57765;
15110 tp->bufmgr_config.mbuf_high_water =
15111 DEFAULT_MB_HIGH_WATER_57765;
15112
15113 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15114 DEFAULT_MB_RDMA_LOW_WATER_5705;
15115 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15116 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
15117 tp->bufmgr_config.mbuf_high_water_jumbo =
15118 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
Joe Perches63c3a662011-04-26 08:12:10 +000015119 } else if (tg3_flag(tp, 5705_PLUS)) {
Michael Chanfdfec172005-07-25 12:31:48 -070015120 tp->bufmgr_config.mbuf_read_dma_low_water =
15121 DEFAULT_MB_RDMA_LOW_WATER_5705;
15122 tp->bufmgr_config.mbuf_mac_rx_low_water =
15123 DEFAULT_MB_MACRX_LOW_WATER_5705;
15124 tp->bufmgr_config.mbuf_high_water =
15125 DEFAULT_MB_HIGH_WATER_5705;
Michael Chanb5d37722006-09-27 16:06:21 -070015126 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
15127 tp->bufmgr_config.mbuf_mac_rx_low_water =
15128 DEFAULT_MB_MACRX_LOW_WATER_5906;
15129 tp->bufmgr_config.mbuf_high_water =
15130 DEFAULT_MB_HIGH_WATER_5906;
15131 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015132
Michael Chanfdfec172005-07-25 12:31:48 -070015133 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15134 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
15135 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15136 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
15137 tp->bufmgr_config.mbuf_high_water_jumbo =
15138 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
15139 } else {
15140 tp->bufmgr_config.mbuf_read_dma_low_water =
15141 DEFAULT_MB_RDMA_LOW_WATER;
15142 tp->bufmgr_config.mbuf_mac_rx_low_water =
15143 DEFAULT_MB_MACRX_LOW_WATER;
15144 tp->bufmgr_config.mbuf_high_water =
15145 DEFAULT_MB_HIGH_WATER;
15146
15147 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15148 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
15149 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15150 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
15151 tp->bufmgr_config.mbuf_high_water_jumbo =
15152 DEFAULT_MB_HIGH_WATER_JUMBO;
15153 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015154
15155 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
15156 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
15157}
15158
15159static char * __devinit tg3_phy_string(struct tg3 *tp)
15160{
Matt Carlson79eb6902010-02-17 15:17:03 +000015161 switch (tp->phy_id & TG3_PHY_ID_MASK) {
15162 case TG3_PHY_ID_BCM5400: return "5400";
15163 case TG3_PHY_ID_BCM5401: return "5401";
15164 case TG3_PHY_ID_BCM5411: return "5411";
15165 case TG3_PHY_ID_BCM5701: return "5701";
15166 case TG3_PHY_ID_BCM5703: return "5703";
15167 case TG3_PHY_ID_BCM5704: return "5704";
15168 case TG3_PHY_ID_BCM5705: return "5705";
15169 case TG3_PHY_ID_BCM5750: return "5750";
15170 case TG3_PHY_ID_BCM5752: return "5752";
15171 case TG3_PHY_ID_BCM5714: return "5714";
15172 case TG3_PHY_ID_BCM5780: return "5780";
15173 case TG3_PHY_ID_BCM5755: return "5755";
15174 case TG3_PHY_ID_BCM5787: return "5787";
15175 case TG3_PHY_ID_BCM5784: return "5784";
15176 case TG3_PHY_ID_BCM5756: return "5722/5756";
15177 case TG3_PHY_ID_BCM5906: return "5906";
15178 case TG3_PHY_ID_BCM5761: return "5761";
15179 case TG3_PHY_ID_BCM5718C: return "5718C";
15180 case TG3_PHY_ID_BCM5718S: return "5718S";
15181 case TG3_PHY_ID_BCM57765: return "57765";
Matt Carlson302b5002010-06-05 17:24:38 +000015182 case TG3_PHY_ID_BCM5719C: return "5719C";
Matt Carlson6418f2c2011-04-05 14:22:49 +000015183 case TG3_PHY_ID_BCM5720C: return "5720C";
Matt Carlson79eb6902010-02-17 15:17:03 +000015184 case TG3_PHY_ID_BCM8002: return "8002/serdes";
Linus Torvalds1da177e2005-04-16 15:20:36 -070015185 case 0: return "serdes";
15186 default: return "unknown";
Stephen Hemminger855e1112008-04-16 16:37:28 -070015187 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015188}
15189
Michael Chanf9804dd2005-09-27 12:13:10 -070015190static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
15191{
Joe Perches63c3a662011-04-26 08:12:10 +000015192 if (tg3_flag(tp, PCI_EXPRESS)) {
Michael Chanf9804dd2005-09-27 12:13:10 -070015193 strcpy(str, "PCI Express");
15194 return str;
Joe Perches63c3a662011-04-26 08:12:10 +000015195 } else if (tg3_flag(tp, PCIX_MODE)) {
Michael Chanf9804dd2005-09-27 12:13:10 -070015196 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
15197
15198 strcpy(str, "PCIX:");
15199
15200 if ((clock_ctrl == 7) ||
15201 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
15202 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
15203 strcat(str, "133MHz");
15204 else if (clock_ctrl == 0)
15205 strcat(str, "33MHz");
15206 else if (clock_ctrl == 2)
15207 strcat(str, "50MHz");
15208 else if (clock_ctrl == 4)
15209 strcat(str, "66MHz");
15210 else if (clock_ctrl == 6)
15211 strcat(str, "100MHz");
Michael Chanf9804dd2005-09-27 12:13:10 -070015212 } else {
15213 strcpy(str, "PCI:");
Joe Perches63c3a662011-04-26 08:12:10 +000015214 if (tg3_flag(tp, PCI_HIGH_SPEED))
Michael Chanf9804dd2005-09-27 12:13:10 -070015215 strcat(str, "66MHz");
15216 else
15217 strcat(str, "33MHz");
15218 }
Joe Perches63c3a662011-04-26 08:12:10 +000015219 if (tg3_flag(tp, PCI_32BIT))
Michael Chanf9804dd2005-09-27 12:13:10 -070015220 strcat(str, ":32-bit");
15221 else
15222 strcat(str, ":64-bit");
15223 return str;
15224}
15225
Michael Chan8c2dc7e2005-12-19 16:26:02 -080015226static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015227{
15228 struct pci_dev *peer;
15229 unsigned int func, devnr = tp->pdev->devfn & ~7;
15230
15231 for (func = 0; func < 8; func++) {
15232 peer = pci_get_slot(tp->pdev->bus, devnr | func);
15233 if (peer && peer != tp->pdev)
15234 break;
15235 pci_dev_put(peer);
15236 }
Michael Chan16fe9d72005-12-13 21:09:54 -080015237 /* 5704 can be configured in single-port mode, set peer to
15238 * tp->pdev in that case.
15239 */
15240 if (!peer) {
15241 peer = tp->pdev;
15242 return peer;
15243 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015244
15245 /*
15246 * We don't need to keep the refcount elevated; there's no way
15247 * to remove one half of this device without removing the other
15248 */
15249 pci_dev_put(peer);
15250
15251 return peer;
15252}
15253
David S. Miller15f98502005-05-18 22:49:26 -070015254static void __devinit tg3_init_coal(struct tg3 *tp)
15255{
15256 struct ethtool_coalesce *ec = &tp->coal;
15257
15258 memset(ec, 0, sizeof(*ec));
15259 ec->cmd = ETHTOOL_GCOALESCE;
15260 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
15261 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
15262 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
15263 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
15264 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
15265 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
15266 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
15267 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
15268 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
15269
15270 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
15271 HOSTCC_MODE_CLRTICK_TXBD)) {
15272 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
15273 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
15274 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
15275 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
15276 }
Michael Chand244c892005-07-05 14:42:33 -070015277
Joe Perches63c3a662011-04-26 08:12:10 +000015278 if (tg3_flag(tp, 5705_PLUS)) {
Michael Chand244c892005-07-05 14:42:33 -070015279 ec->rx_coalesce_usecs_irq = 0;
15280 ec->tx_coalesce_usecs_irq = 0;
15281 ec->stats_block_coalesce_usecs = 0;
15282 }
David S. Miller15f98502005-05-18 22:49:26 -070015283}
15284
Stephen Hemminger7c7d64b2008-11-19 22:25:36 -080015285static const struct net_device_ops tg3_netdev_ops = {
15286 .ndo_open = tg3_open,
15287 .ndo_stop = tg3_close,
Stephen Hemminger00829822008-11-20 20:14:53 -080015288 .ndo_start_xmit = tg3_start_xmit,
Eric Dumazet511d2222010-07-07 20:44:24 +000015289 .ndo_get_stats64 = tg3_get_stats64,
Stephen Hemminger00829822008-11-20 20:14:53 -080015290 .ndo_validate_addr = eth_validate_addr,
Jiri Pirkoafc4b132011-08-16 06:29:01 +000015291 .ndo_set_rx_mode = tg3_set_rx_mode,
Stephen Hemminger00829822008-11-20 20:14:53 -080015292 .ndo_set_mac_address = tg3_set_mac_addr,
15293 .ndo_do_ioctl = tg3_ioctl,
15294 .ndo_tx_timeout = tg3_tx_timeout,
15295 .ndo_change_mtu = tg3_change_mtu,
Michał Mirosławdc668912011-04-07 03:35:07 +000015296 .ndo_fix_features = tg3_fix_features,
Mahesh Bandewar06c03c02011-05-08 06:51:48 +000015297 .ndo_set_features = tg3_set_features,
Stephen Hemminger00829822008-11-20 20:14:53 -080015298#ifdef CONFIG_NET_POLL_CONTROLLER
15299 .ndo_poll_controller = tg3_poll_controller,
15300#endif
15301};
15302
Linus Torvalds1da177e2005-04-16 15:20:36 -070015303static int __devinit tg3_init_one(struct pci_dev *pdev,
15304 const struct pci_device_id *ent)
15305{
Linus Torvalds1da177e2005-04-16 15:20:36 -070015306 struct net_device *dev;
15307 struct tg3 *tp;
Matt Carlson646c9ed2009-09-01 12:58:41 +000015308 int i, err, pm_cap;
15309 u32 sndmbx, rcvmbx, intmbx;
Michael Chanf9804dd2005-09-27 12:13:10 -070015310 char str[40];
Michael Chan72f2afb2006-03-06 19:28:35 -080015311 u64 dma_mask, persist_dma_mask;
Michał Mirosławc8f44af2011-11-15 15:29:55 +000015312 netdev_features_t features = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015313
Joe Perches05dbe002010-02-17 19:44:19 +000015314 printk_once(KERN_INFO "%s\n", version);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015315
15316 err = pci_enable_device(pdev);
15317 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000015318 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070015319 return err;
15320 }
15321
Linus Torvalds1da177e2005-04-16 15:20:36 -070015322 err = pci_request_regions(pdev, DRV_MODULE_NAME);
15323 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000015324 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070015325 goto err_out_disable_pdev;
15326 }
15327
15328 pci_set_master(pdev);
15329
15330 /* Find power-management capability. */
15331 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
15332 if (pm_cap == 0) {
Matt Carlson2445e462010-04-05 10:19:21 +000015333 dev_err(&pdev->dev,
15334 "Cannot find Power Management capability, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070015335 err = -EIO;
15336 goto err_out_free_res;
15337 }
15338
Matt Carlson16821282011-07-13 09:27:28 +000015339 err = pci_set_power_state(pdev, PCI_D0);
15340 if (err) {
15341 dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
15342 goto err_out_free_res;
15343 }
15344
Matt Carlsonfe5f5782009-09-01 13:09:39 +000015345 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015346 if (!dev) {
Matt Carlson2445e462010-04-05 10:19:21 +000015347 dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070015348 err = -ENOMEM;
Matt Carlson16821282011-07-13 09:27:28 +000015349 goto err_out_power_down;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015350 }
15351
Linus Torvalds1da177e2005-04-16 15:20:36 -070015352 SET_NETDEV_DEV(dev, &pdev->dev);
15353
Linus Torvalds1da177e2005-04-16 15:20:36 -070015354 tp = netdev_priv(dev);
15355 tp->pdev = pdev;
15356 tp->dev = dev;
15357 tp->pm_cap = pm_cap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015358 tp->rx_mode = TG3_DEF_RX_MODE;
15359 tp->tx_mode = TG3_DEF_TX_MODE;
Matt Carlson8ef21422008-05-02 16:47:53 -070015360
Linus Torvalds1da177e2005-04-16 15:20:36 -070015361 if (tg3_debug > 0)
15362 tp->msg_enable = tg3_debug;
15363 else
15364 tp->msg_enable = TG3_DEF_MSG_ENABLE;
15365
15366 /* The word/byte swap controls here control register access byte
15367 * swapping. DMA data byte swapping is controlled in the GRC_MODE
15368 * setting below.
15369 */
15370 tp->misc_host_ctrl =
15371 MISC_HOST_CTRL_MASK_PCI_INT |
15372 MISC_HOST_CTRL_WORD_SWAP |
15373 MISC_HOST_CTRL_INDIR_ACCESS |
15374 MISC_HOST_CTRL_PCISTATE_RW;
15375
15376 /* The NONFRM (non-frame) byte/word swap controls take effect
15377 * on descriptor entries, anything which isn't packet data.
15378 *
15379 * The StrongARM chips on the board (one for tx, one for rx)
15380 * are running in big-endian mode.
15381 */
15382 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
15383 GRC_MODE_WSWAP_NONFRM_DATA);
15384#ifdef __BIG_ENDIAN
15385 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
15386#endif
15387 spin_lock_init(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015388 spin_lock_init(&tp->indirect_lock);
David Howellsc4028952006-11-22 14:57:56 +000015389 INIT_WORK(&tp->reset_task, tg3_reset_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015390
Matt Carlsond5fe4882008-11-21 17:20:32 -080015391 tp->regs = pci_ioremap_bar(pdev, BAR_0);
Andy Gospodarekab0049b2007-09-06 20:42:14 +010015392 if (!tp->regs) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015393 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070015394 err = -ENOMEM;
15395 goto err_out_free_dev;
15396 }
15397
Matt Carlsonc9cab242011-07-13 09:27:27 +000015398 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
15399 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
15400 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
15401 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
15402 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
15403 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
15404 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
15405 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
15406 tg3_flag_set(tp, ENABLE_APE);
15407 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
15408 if (!tp->aperegs) {
15409 dev_err(&pdev->dev,
15410 "Cannot map APE registers, aborting\n");
15411 err = -ENOMEM;
15412 goto err_out_iounmap;
15413 }
15414 }
15415
Linus Torvalds1da177e2005-04-16 15:20:36 -070015416 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
15417 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015418
Linus Torvalds1da177e2005-04-16 15:20:36 -070015419 dev->ethtool_ops = &tg3_ethtool_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015420 dev->watchdog_timeo = TG3_TX_TIMEOUT;
Matt Carlson2ffcc982011-05-19 12:12:44 +000015421 dev->netdev_ops = &tg3_netdev_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015422 dev->irq = pdev->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015423
15424 err = tg3_get_invariants(tp);
15425 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015426 dev_err(&pdev->dev,
15427 "Problem fetching invariants of chip, aborting\n");
Matt Carlsonc9cab242011-07-13 09:27:27 +000015428 goto err_out_apeunmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015429 }
15430
Michael Chan4a29cc22006-03-19 13:21:12 -080015431 /* The EPB bridge inside 5714, 5715, and 5780 and any
15432 * device behind the EPB cannot support DMA addresses > 40-bit.
Michael Chan72f2afb2006-03-06 19:28:35 -080015433 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
15434 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
15435 * do DMA address check in tg3_start_xmit().
15436 */
Joe Perches63c3a662011-04-26 08:12:10 +000015437 if (tg3_flag(tp, IS_5788))
Yang Hongyang284901a2009-04-06 19:01:15 -070015438 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
Joe Perches63c3a662011-04-26 08:12:10 +000015439 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
Yang Hongyang50cf1562009-04-06 19:01:14 -070015440 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
Michael Chan72f2afb2006-03-06 19:28:35 -080015441#ifdef CONFIG_HIGHMEM
Yang Hongyang6a355282009-04-06 19:01:13 -070015442 dma_mask = DMA_BIT_MASK(64);
Michael Chan72f2afb2006-03-06 19:28:35 -080015443#endif
Michael Chan4a29cc22006-03-19 13:21:12 -080015444 } else
Yang Hongyang6a355282009-04-06 19:01:13 -070015445 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
Michael Chan72f2afb2006-03-06 19:28:35 -080015446
15447 /* Configure DMA attributes. */
Yang Hongyang284901a2009-04-06 19:01:15 -070015448 if (dma_mask > DMA_BIT_MASK(32)) {
Michael Chan72f2afb2006-03-06 19:28:35 -080015449 err = pci_set_dma_mask(pdev, dma_mask);
15450 if (!err) {
Matt Carlson0da06062011-05-19 12:12:53 +000015451 features |= NETIF_F_HIGHDMA;
Michael Chan72f2afb2006-03-06 19:28:35 -080015452 err = pci_set_consistent_dma_mask(pdev,
15453 persist_dma_mask);
15454 if (err < 0) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015455 dev_err(&pdev->dev, "Unable to obtain 64 bit "
15456 "DMA for consistent allocations\n");
Matt Carlsonc9cab242011-07-13 09:27:27 +000015457 goto err_out_apeunmap;
Michael Chan72f2afb2006-03-06 19:28:35 -080015458 }
15459 }
15460 }
Yang Hongyang284901a2009-04-06 19:01:15 -070015461 if (err || dma_mask == DMA_BIT_MASK(32)) {
15462 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Michael Chan72f2afb2006-03-06 19:28:35 -080015463 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015464 dev_err(&pdev->dev,
15465 "No usable DMA configuration, aborting\n");
Matt Carlsonc9cab242011-07-13 09:27:27 +000015466 goto err_out_apeunmap;
Michael Chan72f2afb2006-03-06 19:28:35 -080015467 }
15468 }
15469
Michael Chanfdfec172005-07-25 12:31:48 -070015470 tg3_init_bufmgr_config(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015471
Matt Carlson0da06062011-05-19 12:12:53 +000015472 features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
15473
15474 /* 5700 B0 chips do not support checksumming correctly due
15475 * to hardware bugs.
15476 */
15477 if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
15478 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
15479
15480 if (tg3_flag(tp, 5755_PLUS))
15481 features |= NETIF_F_IPV6_CSUM;
15482 }
15483
Michael Chan4e3a7aa2006-03-20 17:47:44 -080015484 /* TSO is on by default on chips that support hardware TSO.
15485 * Firmware TSO on older chips gives lower performance, so it
15486 * is off by default, but can be enabled using ethtool.
15487 */
Joe Perches63c3a662011-04-26 08:12:10 +000015488 if ((tg3_flag(tp, HW_TSO_1) ||
15489 tg3_flag(tp, HW_TSO_2) ||
15490 tg3_flag(tp, HW_TSO_3)) &&
Matt Carlson0da06062011-05-19 12:12:53 +000015491 (features & NETIF_F_IP_CSUM))
15492 features |= NETIF_F_TSO;
Joe Perches63c3a662011-04-26 08:12:10 +000015493 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
Matt Carlson0da06062011-05-19 12:12:53 +000015494 if (features & NETIF_F_IPV6_CSUM)
15495 features |= NETIF_F_TSO6;
Joe Perches63c3a662011-04-26 08:12:10 +000015496 if (tg3_flag(tp, HW_TSO_3) ||
Matt Carlsone849cdc2009-11-13 13:03:38 +000015497 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson57e69832008-05-25 23:48:31 -070015498 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
15499 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
Joe Perches63c3a662011-04-26 08:12:10 +000015500 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Michał Mirosławdc668912011-04-07 03:35:07 +000015501 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
Matt Carlson0da06062011-05-19 12:12:53 +000015502 features |= NETIF_F_TSO_ECN;
Michael Chanb0026622006-07-03 19:42:14 -070015503 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015504
Matt Carlsond542fe22011-05-19 16:02:43 +000015505 dev->features |= features;
15506 dev->vlan_features |= features;
15507
Mahesh Bandewar06c03c02011-05-08 06:51:48 +000015508 /*
15509 * Add loopback capability only for a subset of devices that support
15510 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
15511 * loopback for the remaining devices.
15512 */
15513 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
15514 !tg3_flag(tp, CPMU_PRESENT))
15515 /* Add the loopback capability */
Matt Carlson0da06062011-05-19 12:12:53 +000015516 features |= NETIF_F_LOOPBACK;
15517
Matt Carlson0da06062011-05-19 12:12:53 +000015518 dev->hw_features |= features;
Mahesh Bandewar06c03c02011-05-08 06:51:48 +000015519
Linus Torvalds1da177e2005-04-16 15:20:36 -070015520 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
Joe Perches63c3a662011-04-26 08:12:10 +000015521 !tg3_flag(tp, TSO_CAPABLE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070015522 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
Joe Perches63c3a662011-04-26 08:12:10 +000015523 tg3_flag_set(tp, MAX_RXPEND_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015524 tp->rx_pending = 63;
15525 }
15526
Linus Torvalds1da177e2005-04-16 15:20:36 -070015527 err = tg3_get_device_address(tp);
15528 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015529 dev_err(&pdev->dev,
15530 "Could not obtain valid ethernet address, aborting\n");
Matt Carlsonc9cab242011-07-13 09:27:27 +000015531 goto err_out_apeunmap;
Matt Carlson0d3031d2007-10-10 18:02:43 -070015532 }
15533
Matt Carlsonc88864d2007-11-12 21:07:01 -080015534 /*
15535 * Reset chip in case UNDI or EFI driver did not shutdown
15536 * DMA self test will enable WDMAC and we'll see (spurious)
15537 * pending DMA on the PCI bus at that point.
15538 */
15539 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
15540 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
15541 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
15542 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
15543 }
15544
15545 err = tg3_test_dma(tp);
15546 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015547 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
Matt Carlsonc88864d2007-11-12 21:07:01 -080015548 goto err_out_apeunmap;
15549 }
15550
Matt Carlson78f90dc2009-11-13 13:03:42 +000015551 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
15552 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
15553 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
Matt Carlson6fd45cb2010-09-15 08:59:57 +000015554 for (i = 0; i < tp->irq_max; i++) {
Matt Carlson78f90dc2009-11-13 13:03:42 +000015555 struct tg3_napi *tnapi = &tp->napi[i];
15556
15557 tnapi->tp = tp;
15558 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
15559
15560 tnapi->int_mbox = intmbx;
Matt Carlson93a700a2011-08-31 11:44:54 +000015561 if (i <= 4)
Matt Carlson78f90dc2009-11-13 13:03:42 +000015562 intmbx += 0x8;
15563 else
15564 intmbx += 0x4;
15565
15566 tnapi->consmbox = rcvmbx;
15567 tnapi->prodmbox = sndmbx;
15568
Matt Carlson66cfd1b2010-09-30 10:34:30 +000015569 if (i)
Matt Carlson78f90dc2009-11-13 13:03:42 +000015570 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
Matt Carlson66cfd1b2010-09-30 10:34:30 +000015571 else
Matt Carlson78f90dc2009-11-13 13:03:42 +000015572 tnapi->coal_now = HOSTCC_MODE_NOW;
Matt Carlson78f90dc2009-11-13 13:03:42 +000015573
Joe Perches63c3a662011-04-26 08:12:10 +000015574 if (!tg3_flag(tp, SUPPORT_MSIX))
Matt Carlson78f90dc2009-11-13 13:03:42 +000015575 break;
15576
15577 /*
15578 * If we support MSIX, we'll be using RSS. If we're using
15579 * RSS, the first vector only handles link interrupts and the
15580 * remaining vectors handle rx and tx interrupts. Reuse the
15581 * mailbox values for the next iteration. The values we setup
15582 * above are still useful for the single vectored mode.
15583 */
15584 if (!i)
15585 continue;
15586
15587 rcvmbx += 0x8;
15588
15589 if (sndmbx & 0x4)
15590 sndmbx -= 0x4;
15591 else
15592 sndmbx += 0xc;
15593 }
15594
Matt Carlsonc88864d2007-11-12 21:07:01 -080015595 tg3_init_coal(tp);
15596
Michael Chanc49a1562006-12-17 17:07:29 -080015597 pci_set_drvdata(pdev, dev);
15598
Matt Carlsoncd0d7222011-07-13 09:27:33 +000015599 if (tg3_flag(tp, 5717_PLUS)) {
15600 /* Resume a low-power mode */
15601 tg3_frob_aux_power(tp, false);
15602 }
15603
Linus Torvalds1da177e2005-04-16 15:20:36 -070015604 err = register_netdev(dev);
15605 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015606 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
Matt Carlson0d3031d2007-10-10 18:02:43 -070015607 goto err_out_apeunmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015608 }
15609
Joe Perches05dbe002010-02-17 19:44:19 +000015610 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
15611 tp->board_part_number,
15612 tp->pci_chip_rev_id,
15613 tg3_bus_string(tp, str),
15614 dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015615
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015616 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000015617 struct phy_device *phydev;
15618 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlson5129c3a2010-04-05 10:19:23 +000015619 netdev_info(dev,
15620 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
Joe Perches05dbe002010-02-17 19:44:19 +000015621 phydev->drv->name, dev_name(&phydev->dev));
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015622 } else {
15623 char *ethtype;
15624
15625 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
15626 ethtype = "10/100Base-TX";
15627 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
15628 ethtype = "1000Base-SX";
15629 else
15630 ethtype = "10/100/1000Base-T";
15631
Matt Carlson5129c3a2010-04-05 10:19:23 +000015632 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
Matt Carlson47007832011-04-20 07:57:43 +000015633 "(WireSpeed[%d], EEE[%d])\n",
15634 tg3_phy_string(tp), ethtype,
15635 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
15636 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015637 }
Matt Carlsondf59c942008-11-03 16:52:56 -080015638
Joe Perches05dbe002010-02-17 19:44:19 +000015639 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
Michał Mirosławdc668912011-04-07 03:35:07 +000015640 (dev->features & NETIF_F_RXCSUM) != 0,
Joe Perches63c3a662011-04-26 08:12:10 +000015641 tg3_flag(tp, USE_LINKCHG_REG) != 0,
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015642 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
Joe Perches63c3a662011-04-26 08:12:10 +000015643 tg3_flag(tp, ENABLE_ASF) != 0,
15644 tg3_flag(tp, TSO_CAPABLE) != 0);
Joe Perches05dbe002010-02-17 19:44:19 +000015645 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
15646 tp->dma_rwctrl,
15647 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
15648 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015649
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015650 pci_save_state(pdev);
15651
Linus Torvalds1da177e2005-04-16 15:20:36 -070015652 return 0;
15653
Matt Carlson0d3031d2007-10-10 18:02:43 -070015654err_out_apeunmap:
15655 if (tp->aperegs) {
15656 iounmap(tp->aperegs);
15657 tp->aperegs = NULL;
15658 }
15659
Linus Torvalds1da177e2005-04-16 15:20:36 -070015660err_out_iounmap:
Michael Chan68929142005-08-09 20:17:14 -070015661 if (tp->regs) {
15662 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070015663 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070015664 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015665
15666err_out_free_dev:
15667 free_netdev(dev);
15668
Matt Carlson16821282011-07-13 09:27:28 +000015669err_out_power_down:
15670 pci_set_power_state(pdev, PCI_D3hot);
15671
Linus Torvalds1da177e2005-04-16 15:20:36 -070015672err_out_free_res:
15673 pci_release_regions(pdev);
15674
15675err_out_disable_pdev:
15676 pci_disable_device(pdev);
15677 pci_set_drvdata(pdev, NULL);
15678 return err;
15679}
15680
15681static void __devexit tg3_remove_one(struct pci_dev *pdev)
15682{
15683 struct net_device *dev = pci_get_drvdata(pdev);
15684
15685 if (dev) {
15686 struct tg3 *tp = netdev_priv(dev);
15687
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080015688 if (tp->fw)
15689 release_firmware(tp->fw);
15690
Matt Carlsondb219972011-11-04 09:15:03 +000015691 tg3_reset_task_cancel(tp);
Matt Carlson158d7ab2008-05-29 01:37:54 -070015692
David S. Miller1805b2f2011-10-24 18:18:09 -040015693 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015694 tg3_phy_fini(tp);
Matt Carlson158d7ab2008-05-29 01:37:54 -070015695 tg3_mdio_fini(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015696 }
Matt Carlson158d7ab2008-05-29 01:37:54 -070015697
Linus Torvalds1da177e2005-04-16 15:20:36 -070015698 unregister_netdev(dev);
Matt Carlson0d3031d2007-10-10 18:02:43 -070015699 if (tp->aperegs) {
15700 iounmap(tp->aperegs);
15701 tp->aperegs = NULL;
15702 }
Michael Chan68929142005-08-09 20:17:14 -070015703 if (tp->regs) {
15704 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070015705 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070015706 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015707 free_netdev(dev);
15708 pci_release_regions(pdev);
15709 pci_disable_device(pdev);
15710 pci_set_drvdata(pdev, NULL);
15711 }
15712}
15713
Eric Dumazetaa6027c2011-01-01 05:22:46 +000015714#ifdef CONFIG_PM_SLEEP
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015715static int tg3_suspend(struct device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015716{
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015717 struct pci_dev *pdev = to_pci_dev(device);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015718 struct net_device *dev = pci_get_drvdata(pdev);
15719 struct tg3 *tp = netdev_priv(dev);
15720 int err;
15721
15722 if (!netif_running(dev))
15723 return 0;
15724
Matt Carlsondb219972011-11-04 09:15:03 +000015725 tg3_reset_task_cancel(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015726 tg3_phy_stop(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015727 tg3_netif_stop(tp);
15728
15729 del_timer_sync(&tp->timer);
15730
David S. Millerf47c11e2005-06-24 20:18:35 -070015731 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015732 tg3_disable_ints(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -070015733 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015734
15735 netif_device_detach(dev);
15736
David S. Millerf47c11e2005-06-24 20:18:35 -070015737 tg3_full_lock(tp, 0);
Michael Chan944d9802005-05-29 14:57:48 -070015738 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Joe Perches63c3a662011-04-26 08:12:10 +000015739 tg3_flag_clear(tp, INIT_COMPLETE);
David S. Millerf47c11e2005-06-24 20:18:35 -070015740 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015741
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015742 err = tg3_power_down_prepare(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015743 if (err) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015744 int err2;
15745
David S. Millerf47c11e2005-06-24 20:18:35 -070015746 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015747
Joe Perches63c3a662011-04-26 08:12:10 +000015748 tg3_flag_set(tp, INIT_COMPLETE);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015749 err2 = tg3_restart_hw(tp, 1);
15750 if (err2)
Michael Chanb9ec6c12006-07-25 16:37:27 -070015751 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015752
15753 tp->timer.expires = jiffies + tp->timer_offset;
15754 add_timer(&tp->timer);
15755
15756 netif_device_attach(dev);
15757 tg3_netif_start(tp);
15758
Michael Chanb9ec6c12006-07-25 16:37:27 -070015759out:
David S. Millerf47c11e2005-06-24 20:18:35 -070015760 tg3_full_unlock(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015761
15762 if (!err2)
15763 tg3_phy_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015764 }
15765
15766 return err;
15767}
15768
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015769static int tg3_resume(struct device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015770{
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015771 struct pci_dev *pdev = to_pci_dev(device);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015772 struct net_device *dev = pci_get_drvdata(pdev);
15773 struct tg3 *tp = netdev_priv(dev);
15774 int err;
15775
15776 if (!netif_running(dev))
15777 return 0;
15778
Linus Torvalds1da177e2005-04-16 15:20:36 -070015779 netif_device_attach(dev);
15780
David S. Millerf47c11e2005-06-24 20:18:35 -070015781 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015782
Joe Perches63c3a662011-04-26 08:12:10 +000015783 tg3_flag_set(tp, INIT_COMPLETE);
Michael Chanb9ec6c12006-07-25 16:37:27 -070015784 err = tg3_restart_hw(tp, 1);
15785 if (err)
15786 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015787
15788 tp->timer.expires = jiffies + tp->timer_offset;
15789 add_timer(&tp->timer);
15790
Linus Torvalds1da177e2005-04-16 15:20:36 -070015791 tg3_netif_start(tp);
15792
Michael Chanb9ec6c12006-07-25 16:37:27 -070015793out:
David S. Millerf47c11e2005-06-24 20:18:35 -070015794 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015795
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015796 if (!err)
15797 tg3_phy_start(tp);
15798
Michael Chanb9ec6c12006-07-25 16:37:27 -070015799 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015800}
15801
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015802static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
Eric Dumazetaa6027c2011-01-01 05:22:46 +000015803#define TG3_PM_OPS (&tg3_pm_ops)
15804
15805#else
15806
15807#define TG3_PM_OPS NULL
15808
15809#endif /* CONFIG_PM_SLEEP */
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015810
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015811/**
15812 * tg3_io_error_detected - called when PCI error is detected
15813 * @pdev: Pointer to PCI device
15814 * @state: The current pci connection state
15815 *
15816 * This function is called after a PCI bus error affecting
15817 * this device has been detected.
15818 */
15819static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
15820 pci_channel_state_t state)
15821{
15822 struct net_device *netdev = pci_get_drvdata(pdev);
15823 struct tg3 *tp = netdev_priv(netdev);
15824 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
15825
15826 netdev_info(netdev, "PCI I/O error detected\n");
15827
15828 rtnl_lock();
15829
15830 if (!netif_running(netdev))
15831 goto done;
15832
15833 tg3_phy_stop(tp);
15834
15835 tg3_netif_stop(tp);
15836
15837 del_timer_sync(&tp->timer);
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015838
15839 /* Want to make sure that the reset task doesn't run */
Matt Carlsondb219972011-11-04 09:15:03 +000015840 tg3_reset_task_cancel(tp);
Joe Perches63c3a662011-04-26 08:12:10 +000015841 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015842
15843 netif_device_detach(netdev);
15844
15845 /* Clean up software state, even if MMIO is blocked */
15846 tg3_full_lock(tp, 0);
15847 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
15848 tg3_full_unlock(tp);
15849
15850done:
15851 if (state == pci_channel_io_perm_failure)
15852 err = PCI_ERS_RESULT_DISCONNECT;
15853 else
15854 pci_disable_device(pdev);
15855
15856 rtnl_unlock();
15857
15858 return err;
15859}
15860
15861/**
15862 * tg3_io_slot_reset - called after the pci bus has been reset.
15863 * @pdev: Pointer to PCI device
15864 *
15865 * Restart the card from scratch, as if from a cold-boot.
15866 * At this point, the card has exprienced a hard reset,
15867 * followed by fixups by BIOS, and has its config space
15868 * set up identically to what it was at cold boot.
15869 */
15870static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
15871{
15872 struct net_device *netdev = pci_get_drvdata(pdev);
15873 struct tg3 *tp = netdev_priv(netdev);
15874 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
15875 int err;
15876
15877 rtnl_lock();
15878
15879 if (pci_enable_device(pdev)) {
15880 netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
15881 goto done;
15882 }
15883
15884 pci_set_master(pdev);
15885 pci_restore_state(pdev);
15886 pci_save_state(pdev);
15887
15888 if (!netif_running(netdev)) {
15889 rc = PCI_ERS_RESULT_RECOVERED;
15890 goto done;
15891 }
15892
15893 err = tg3_power_up(tp);
Matt Carlsonbed98292011-07-13 09:27:29 +000015894 if (err)
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015895 goto done;
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015896
15897 rc = PCI_ERS_RESULT_RECOVERED;
15898
15899done:
15900 rtnl_unlock();
15901
15902 return rc;
15903}
15904
15905/**
15906 * tg3_io_resume - called when traffic can start flowing again.
15907 * @pdev: Pointer to PCI device
15908 *
15909 * This callback is called when the error recovery driver tells
15910 * us that its OK to resume normal operation.
15911 */
15912static void tg3_io_resume(struct pci_dev *pdev)
15913{
15914 struct net_device *netdev = pci_get_drvdata(pdev);
15915 struct tg3 *tp = netdev_priv(netdev);
15916 int err;
15917
15918 rtnl_lock();
15919
15920 if (!netif_running(netdev))
15921 goto done;
15922
15923 tg3_full_lock(tp, 0);
Joe Perches63c3a662011-04-26 08:12:10 +000015924 tg3_flag_set(tp, INIT_COMPLETE);
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015925 err = tg3_restart_hw(tp, 1);
15926 tg3_full_unlock(tp);
15927 if (err) {
15928 netdev_err(netdev, "Cannot restart hardware after reset.\n");
15929 goto done;
15930 }
15931
15932 netif_device_attach(netdev);
15933
15934 tp->timer.expires = jiffies + tp->timer_offset;
15935 add_timer(&tp->timer);
15936
15937 tg3_netif_start(tp);
15938
15939 tg3_phy_start(tp);
15940
15941done:
15942 rtnl_unlock();
15943}
15944
15945static struct pci_error_handlers tg3_err_handler = {
15946 .error_detected = tg3_io_error_detected,
15947 .slot_reset = tg3_io_slot_reset,
15948 .resume = tg3_io_resume
15949};
15950
Linus Torvalds1da177e2005-04-16 15:20:36 -070015951static struct pci_driver tg3_driver = {
15952 .name = DRV_MODULE_NAME,
15953 .id_table = tg3_pci_tbl,
15954 .probe = tg3_init_one,
15955 .remove = __devexit_p(tg3_remove_one),
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015956 .err_handler = &tg3_err_handler,
Eric Dumazetaa6027c2011-01-01 05:22:46 +000015957 .driver.pm = TG3_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -070015958};
15959
15960static int __init tg3_init(void)
15961{
Jeff Garzik29917622006-08-19 17:48:59 -040015962 return pci_register_driver(&tg3_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015963}
15964
15965static void __exit tg3_cleanup(void)
15966{
15967 pci_unregister_driver(&tg3_driver);
15968}
15969
15970module_init(tg3_init);
15971module_exit(tg3_cleanup);