blob: b05b44dd3bf654d7f41ec5643d9a9a79b0cee097 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Jesse Barnes585fb112008-07-29 11:54:06 -070033#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_bios.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070035#include <linux/io-mapping.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070036
Linus Torvalds1da177e2005-04-16 15:20:36 -070037/* General customization:
38 */
39
40#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
41
42#define DRIVER_NAME "i915"
43#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070044#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
Jesse Barnes317c35d2008-08-25 15:11:06 -070046enum pipe {
47 PIPE_A = 0,
48 PIPE_B,
49};
50
Keith Packard52440212008-11-18 09:30:25 -080051#define I915_NUM_PIPE 2
52
Linus Torvalds1da177e2005-04-16 15:20:36 -070053/* Interface history:
54 *
55 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +110056 * 1.2: Add Power Management
57 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +110058 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +100059 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100060 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
61 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -070062 */
63#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100064#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -070065#define DRIVER_PATCHLEVEL 0
66
Eric Anholt673a3942008-07-30 12:06:12 -070067#define WATCH_COHERENCY 0
68#define WATCH_BUF 0
69#define WATCH_EXEC 0
70#define WATCH_LRU 0
71#define WATCH_RELOC 0
72#define WATCH_INACTIVE 0
73#define WATCH_PWRITE 0
74
Dave Airlie71acb5e2008-12-30 20:31:46 +100075#define I915_GEM_PHYS_CURSOR_0 1
76#define I915_GEM_PHYS_CURSOR_1 2
77#define I915_GEM_PHYS_OVERLAY_REGS 3
78#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
79
80struct drm_i915_gem_phys_object {
81 int id;
82 struct page **page_list;
83 drm_dma_handle_t *handle;
84 struct drm_gem_object *cur_obj;
85};
86
Linus Torvalds1da177e2005-04-16 15:20:36 -070087typedef struct _drm_i915_ring_buffer {
88 int tail_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070089 unsigned long Size;
90 u8 *virtual_start;
91 int head;
92 int tail;
93 int space;
94 drm_local_map_t map;
Eric Anholt673a3942008-07-30 12:06:12 -070095 struct drm_gem_object *ring_obj;
Linus Torvalds1da177e2005-04-16 15:20:36 -070096} drm_i915_ring_buffer_t;
97
98struct mem_block {
99 struct mem_block *next;
100 struct mem_block *prev;
101 int start;
102 int size;
Eric Anholt6c340ea2007-08-25 20:23:09 +1000103 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104};
105
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700106struct opregion_header;
107struct opregion_acpi;
108struct opregion_swsci;
109struct opregion_asle;
110
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100111struct intel_opregion {
112 struct opregion_header *header;
113 struct opregion_acpi *acpi;
114 struct opregion_swsci *swsci;
115 struct opregion_asle *asle;
116 int enabled;
117};
118
Dave Airlie7c1c2872008-11-28 14:22:24 +1000119struct drm_i915_master_private {
120 drm_local_map_t *sarea;
121 struct _drm_i915_sarea *sarea_priv;
122};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800123#define I915_FENCE_REG_NONE -1
124
125struct drm_i915_fence_reg {
126 struct drm_gem_object *obj;
127};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000128
yakui_zhao9b9d1722009-05-31 17:17:17 +0800129struct sdvo_device_mapping {
130 u8 dvo_port;
131 u8 slave_addr;
132 u8 dvo_wiring;
133 u8 initialized;
134};
135
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700136struct drm_i915_error_state {
137 u32 eir;
138 u32 pgtbl_er;
139 u32 pipeastat;
140 u32 pipebstat;
141 u32 ipeir;
142 u32 ipehr;
143 u32 instdone;
144 u32 acthd;
145 u32 instpm;
146 u32 instps;
147 u32 instdone1;
148 u32 seqno;
149 struct timeval time;
150};
151
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152typedef struct drm_i915_private {
Eric Anholt673a3942008-07-30 12:06:12 -0700153 struct drm_device *dev;
154
Dave Airlieac5c4e72008-12-19 15:38:34 +1000155 int has_gem;
156
Eric Anholt3043c602008-10-02 12:24:47 -0700157 void __iomem *regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159 drm_i915_ring_buffer_t ring;
160
Dave Airlie9c8da5e2005-07-10 15:38:56 +1000161 drm_dma_handle_t *status_page_dmah;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162 void *hw_status_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163 dma_addr_t dma_status_page;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700164 uint32_t counter;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000165 unsigned int status_gfx_addr;
166 drm_local_map_t hws_map;
Eric Anholt673a3942008-07-30 12:06:12 -0700167 struct drm_gem_object *hws_obj;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168
Jesse Barnesd7658982009-06-05 14:41:29 +0000169 struct resource mch_res;
170
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000171 unsigned int cpp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172 int back_offset;
173 int front_offset;
174 int current_page;
175 int page_flipping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176
177 wait_queue_head_t irq_queue;
178 atomic_t irq_received;
Eric Anholted4cb412008-07-29 12:10:39 -0700179 /** Protects user_irq_refcount and irq_mask_reg */
180 spinlock_t user_irq_lock;
181 /** Refcount for i915_user_irq_get() versus i915_user_irq_put(). */
182 int user_irq_refcount;
183 /** Cached value of IMR to avoid reads in updating the bitfield */
184 u32 irq_mask_reg;
Keith Packard7c463582008-11-04 02:03:27 -0800185 u32 pipestat[2];
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800186 /** splitted irq regs for graphics and display engine on IGDNG,
187 irq_mask_reg is still used for display irq. */
188 u32 gt_irq_mask_reg;
189 u32 gt_irq_enable_reg;
190 u32 de_irq_enable_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191
Jesse Barnes5ca58282009-03-31 14:11:15 -0700192 u32 hotplug_supported_mask;
193 struct work_struct hotplug_work;
194
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195 int tex_lru_log_granularity;
196 int allow_batchbuffer;
197 struct mem_block *agp_heap;
Dave Airlie0d6aa602006-01-02 20:14:23 +1100198 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
Dave Airlie702880f2006-06-24 17:07:34 +1000199 int vblank_pipe;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000200
Jesse Barnes79e53942008-11-07 14:24:08 -0800201 bool cursor_needs_physical;
202
203 struct drm_mm vram;
204
205 int irq_enabled;
206
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100207 struct intel_opregion opregion;
208
Jesse Barnes79e53942008-11-07 14:24:08 -0800209 /* LVDS info */
210 int backlight_duty_cycle; /* restore backlight to this value */
211 bool panel_wants_dither;
212 struct drm_display_mode *panel_fixed_mode;
Ma Ling88631702009-05-13 11:19:55 +0800213 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
214 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
Jesse Barnes79e53942008-11-07 14:24:08 -0800215
216 /* Feature bits from the VBIOS */
Hannes Eder95281e32008-12-18 15:09:00 +0100217 unsigned int int_tv_support:1;
218 unsigned int lvds_dither:1;
219 unsigned int lvds_vbt:1;
220 unsigned int int_crt_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500221 unsigned int lvds_use_ssc:1;
222 int lvds_ssc_freq;
Jesse Barnes79e53942008-11-07 14:24:08 -0800223
Jesse Barnesde151cf2008-11-12 10:03:55 -0800224 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
225 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
226 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
227
Shaohua Li7662c8b2009-06-26 11:23:55 +0800228 unsigned int fsb_freq, mem_freq;
229
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700230 spinlock_t error_lock;
231 struct drm_i915_error_state *first_error;
Jesse Barnes8a905232009-07-11 16:48:03 -0400232 struct work_struct error_work;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700233
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000234 /* Register state */
235 u8 saveLBB;
236 u32 saveDSPACNTR;
237 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000238 u32 saveDSPARB;
Keith Packard881ee982008-11-02 23:08:44 -0800239 u32 saveRENDERSTANDBY;
Peng Li461cba22008-11-18 12:39:02 +0800240 u32 saveHWS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000241 u32 savePIPEACONF;
242 u32 savePIPEBCONF;
243 u32 savePIPEASRC;
244 u32 savePIPEBSRC;
245 u32 saveFPA0;
246 u32 saveFPA1;
247 u32 saveDPLL_A;
248 u32 saveDPLL_A_MD;
249 u32 saveHTOTAL_A;
250 u32 saveHBLANK_A;
251 u32 saveHSYNC_A;
252 u32 saveVTOTAL_A;
253 u32 saveVBLANK_A;
254 u32 saveVSYNC_A;
255 u32 saveBCLRPAT_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000256 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000257 u32 saveDSPASTRIDE;
258 u32 saveDSPASIZE;
259 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700260 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000261 u32 saveDSPASURF;
262 u32 saveDSPATILEOFF;
263 u32 savePFIT_PGM_RATIOS;
264 u32 saveBLC_PWM_CTL;
265 u32 saveBLC_PWM_CTL2;
266 u32 saveFPB0;
267 u32 saveFPB1;
268 u32 saveDPLL_B;
269 u32 saveDPLL_B_MD;
270 u32 saveHTOTAL_B;
271 u32 saveHBLANK_B;
272 u32 saveHSYNC_B;
273 u32 saveVTOTAL_B;
274 u32 saveVBLANK_B;
275 u32 saveVSYNC_B;
276 u32 saveBCLRPAT_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000277 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000278 u32 saveDSPBSTRIDE;
279 u32 saveDSPBSIZE;
280 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700281 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000282 u32 saveDSPBSURF;
283 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700284 u32 saveVGA0;
285 u32 saveVGA1;
286 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000287 u32 saveVGACNTRL;
288 u32 saveADPA;
289 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700290 u32 savePP_ON_DELAYS;
291 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000292 u32 saveDVOA;
293 u32 saveDVOB;
294 u32 saveDVOC;
295 u32 savePP_ON;
296 u32 savePP_OFF;
297 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700298 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000299 u32 savePFIT_CONTROL;
300 u32 save_palette_a[256];
301 u32 save_palette_b[256];
302 u32 saveFBC_CFB_BASE;
303 u32 saveFBC_LL_BASE;
304 u32 saveFBC_CONTROL;
305 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000306 u32 saveIER;
307 u32 saveIIR;
308 u32 saveIMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800309 u32 saveCACHE_MODE_0;
Keith Packarde948e992008-05-07 12:27:53 +1000310 u32 saveD_STATE;
Jesse Barnes585fb112008-07-29 11:54:06 -0700311 u32 saveCG_2D_DIS;
Keith Packard1f84e552008-02-16 19:19:29 -0800312 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000313 u32 saveSWF0[16];
314 u32 saveSWF1[16];
315 u32 saveSWF2[3];
316 u8 saveMSR;
317 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800318 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000319 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000320 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000321 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000322 u8 saveCR[37];
Keith Packard79f11c12009-04-30 14:43:44 -0700323 uint64_t saveFENCE[16];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000324 u32 saveCURACNTR;
325 u32 saveCURAPOS;
326 u32 saveCURABASE;
327 u32 saveCURBCNTR;
328 u32 saveCURBPOS;
329 u32 saveCURBBASE;
330 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700331 u32 saveDP_B;
332 u32 saveDP_C;
333 u32 saveDP_D;
334 u32 savePIPEA_GMCH_DATA_M;
335 u32 savePIPEB_GMCH_DATA_M;
336 u32 savePIPEA_GMCH_DATA_N;
337 u32 savePIPEB_GMCH_DATA_N;
338 u32 savePIPEA_DP_LINK_M;
339 u32 savePIPEB_DP_LINK_M;
340 u32 savePIPEA_DP_LINK_N;
341 u32 savePIPEB_DP_LINK_N;
Eric Anholt673a3942008-07-30 12:06:12 -0700342
343 struct {
344 struct drm_mm gtt_space;
345
Keith Packard0839ccb2008-10-30 19:38:48 -0700346 struct io_mapping *gtt_mapping;
Eric Anholtab657db12009-01-23 12:57:47 -0800347 int gtt_mtrr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700348
Eric Anholt673a3942008-07-30 12:06:12 -0700349 /**
350 * List of objects currently involved in rendering from the
351 * ringbuffer.
352 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800353 * Includes buffers having the contents of their GPU caches
354 * flushed, not necessarily primitives. last_rendering_seqno
355 * represents when the rendering involved will be completed.
356 *
Eric Anholt673a3942008-07-30 12:06:12 -0700357 * A reference is held on the buffer while on this list.
358 */
Carl Worth5e118f42009-03-20 11:54:25 -0700359 spinlock_t active_list_lock;
Eric Anholt673a3942008-07-30 12:06:12 -0700360 struct list_head active_list;
361
362 /**
363 * List of objects which are not in the ringbuffer but which
364 * still have a write_domain which needs to be flushed before
365 * unbinding.
366 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800367 * last_rendering_seqno is 0 while an object is in this list.
368 *
Eric Anholt673a3942008-07-30 12:06:12 -0700369 * A reference is held on the buffer while on this list.
370 */
371 struct list_head flushing_list;
372
373 /**
374 * LRU list of objects which are not in the ringbuffer and
375 * are ready to unbind, but are still in the GTT.
376 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800377 * last_rendering_seqno is 0 while an object is in this list.
378 *
Eric Anholt673a3942008-07-30 12:06:12 -0700379 * A reference is not held on the buffer while on this list,
380 * as merely being GTT-bound shouldn't prevent its being
381 * freed, and we'll pull it off the list in the free path.
382 */
383 struct list_head inactive_list;
384
385 /**
386 * List of breadcrumbs associated with GPU requests currently
387 * outstanding.
388 */
389 struct list_head request_list;
390
391 /**
392 * We leave the user IRQ off as much as possible,
393 * but this means that requests will finish and never
394 * be retired once the system goes idle. Set a timer to
395 * fire periodically while the ring is running. When it
396 * fires, go retire requests.
397 */
398 struct delayed_work retire_work;
399
400 uint32_t next_gem_seqno;
401
402 /**
403 * Waiting sequence number, if any
404 */
405 uint32_t waiting_gem_seqno;
406
407 /**
408 * Last seq seen at irq time
409 */
410 uint32_t irq_gem_seqno;
411
412 /**
413 * Flag if the X Server, and thus DRM, is not currently in
414 * control of the device.
415 *
416 * This is set between LeaveVT and EnterVT. It needs to be
417 * replaced with a semaphore. It also needs to be
418 * transitioned away from for kernel modesetting.
419 */
420 int suspended;
421
422 /**
423 * Flag if the hardware appears to be wedged.
424 *
425 * This is set when attempts to idle the device timeout.
426 * It prevents command submission from occuring and makes
427 * every pending request fail
428 */
429 int wedged;
430
431 /** Bit 6 swizzling required for X tiling */
432 uint32_t bit_6_swizzle_x;
433 /** Bit 6 swizzling required for Y tiling */
434 uint32_t bit_6_swizzle_y;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000435
436 /* storage for physical objects */
437 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
Eric Anholt673a3942008-07-30 12:06:12 -0700438 } mm;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800439 struct sdvo_device_mapping sdvo_mappings[2];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440} drm_i915_private_t;
441
Eric Anholt673a3942008-07-30 12:06:12 -0700442/** driver private structure attached to each drm_gem_object */
443struct drm_i915_gem_object {
444 struct drm_gem_object *obj;
445
446 /** Current space allocated to this object in the GTT, if any. */
447 struct drm_mm_node *gtt_space;
448
449 /** This object's place on the active/flushing/inactive lists */
450 struct list_head list;
451
452 /**
453 * This is set if the object is on the active or flushing lists
454 * (has pending rendering), and is not set if it's on inactive (ready
455 * to be unbound).
456 */
457 int active;
458
459 /**
460 * This is set if the object has been written to since last bound
461 * to the GTT
462 */
463 int dirty;
464
465 /** AGP memory structure for our GTT binding. */
466 DRM_AGP_MEM *agp_mem;
467
Eric Anholt856fa192009-03-19 14:10:50 -0700468 struct page **pages;
469 int pages_refcount;
Eric Anholt673a3942008-07-30 12:06:12 -0700470
471 /**
472 * Current offset of the object in GTT space.
473 *
474 * This is the same as gtt_space->start
475 */
476 uint32_t gtt_offset;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800477 /**
478 * Required alignment for the object
479 */
480 uint32_t gtt_alignment;
481 /**
482 * Fake offset for use by mmap(2)
483 */
484 uint64_t mmap_offset;
485
486 /**
487 * Fence register bits (if any) for this object. Will be set
488 * as needed when mapped into the GTT.
489 * Protected by dev->struct_mutex.
490 */
491 int fence_reg;
Eric Anholt673a3942008-07-30 12:06:12 -0700492
Eric Anholt673a3942008-07-30 12:06:12 -0700493 /** How many users have pinned this object in GTT space */
494 int pin_count;
495
496 /** Breadcrumb of last rendering to the buffer. */
497 uint32_t last_rendering_seqno;
498
499 /** Current tiling mode for the object. */
500 uint32_t tiling_mode;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800501 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -0700502
Eric Anholt280b7132009-03-12 16:56:27 -0700503 /** Record of address bit 17 of each page at last unbind. */
504 long *bit_17;
505
Keith Packardba1eb1d2008-10-14 19:55:10 -0700506 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
507 uint32_t agp_type;
508
Eric Anholt673a3942008-07-30 12:06:12 -0700509 /**
Eric Anholte47c68e2008-11-14 13:35:19 -0800510 * If present, while GEM_DOMAIN_CPU is in the read domain this array
511 * flags which individual pages are valid.
Eric Anholt673a3942008-07-30 12:06:12 -0700512 */
513 uint8_t *page_cpu_valid;
Jesse Barnes79e53942008-11-07 14:24:08 -0800514
515 /** User space pin count and filp owning the pin */
516 uint32_t user_pin_count;
517 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000518
519 /** for phy allocated objects */
520 struct drm_i915_gem_phys_object *phys_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -0500521
522 /**
523 * Used for checking the object doesn't appear more than once
524 * in an execbuffer object list.
525 */
526 int in_execbuffer;
Eric Anholt673a3942008-07-30 12:06:12 -0700527};
528
529/**
530 * Request queue structure.
531 *
532 * The request queue allows us to note sequence numbers that have been emitted
533 * and may be associated with active buffers to be retired.
534 *
535 * By keeping this list, we can avoid having to do questionable
536 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
537 * an emission time with seqnos for tracking how far ahead of the GPU we are.
538 */
539struct drm_i915_gem_request {
540 /** GEM sequence number associated with this request. */
541 uint32_t seqno;
542
543 /** Time at which this request was emitted, in jiffies. */
544 unsigned long emitted_jiffies;
545
Eric Anholtb9624422009-06-03 07:27:35 +0000546 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -0700547 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +0000548
549 /** file_priv list entry for this request */
550 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700551};
552
553struct drm_i915_file_private {
554 struct {
Eric Anholtb9624422009-06-03 07:27:35 +0000555 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700556 } mm;
557};
558
Jesse Barnes79e53942008-11-07 14:24:08 -0800559enum intel_chip_family {
560 CHIP_I8XX = 0x01,
561 CHIP_I9XX = 0x02,
562 CHIP_I915 = 0x04,
563 CHIP_I965 = 0x08,
564};
565
Eric Anholtc153f452007-09-03 12:06:45 +1000566extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +1000567extern int i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800568extern unsigned int i915_fbpercrtc;
Dave Airlieb3a83632005-09-30 18:37:36 +1000569
Dave Airlie7c1c2872008-11-28 14:22:24 +1000570extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
571extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
572
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573 /* i915_dma.c */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000574extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +1100575extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000576extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -0700577extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000578extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +1000579extern void i915_driver_preclose(struct drm_device *dev,
580 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700581extern void i915_driver_postclose(struct drm_device *dev,
582 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000583extern int i915_driver_device_is_agp(struct drm_device * dev);
Dave Airlie0d6aa602006-01-02 20:14:23 +1100584extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
585 unsigned long arg);
Eric Anholt673a3942008-07-30 12:06:12 -0700586extern int i915_emit_box(struct drm_device *dev,
Eric Anholt201361a2009-03-11 12:30:04 -0700587 struct drm_clip_rect *boxes,
Eric Anholt673a3942008-07-30 12:06:12 -0700588 int i, int DR1, int DR4);
Dave Airlieaf6061a2008-05-07 12:15:39 +1000589
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590/* i915_irq.c */
Eric Anholtc153f452007-09-03 12:06:45 +1000591extern int i915_irq_emit(struct drm_device *dev, void *data,
592 struct drm_file *file_priv);
593extern int i915_irq_wait(struct drm_device *dev, void *data,
594 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700595void i915_user_irq_get(struct drm_device *dev);
596void i915_user_irq_put(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800597extern void i915_enable_interrupt (struct drm_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598
599extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000600extern void i915_driver_irq_preinstall(struct drm_device * dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700601extern int i915_driver_irq_postinstall(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000602extern void i915_driver_irq_uninstall(struct drm_device * dev);
Eric Anholtc153f452007-09-03 12:06:45 +1000603extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
604 struct drm_file *file_priv);
605extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
606 struct drm_file *file_priv);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700607extern int i915_enable_vblank(struct drm_device *dev, int crtc);
608extern void i915_disable_vblank(struct drm_device *dev, int crtc);
609extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800610extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
Eric Anholtc153f452007-09-03 12:06:45 +1000611extern int i915_vblank_swap(struct drm_device *dev, void *data,
612 struct drm_file *file_priv);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100613extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614
Keith Packard7c463582008-11-04 02:03:27 -0800615void
616i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
617
618void
619i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
620
621
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622/* i915_mem.c */
Eric Anholtc153f452007-09-03 12:06:45 +1000623extern int i915_mem_alloc(struct drm_device *dev, void *data,
624 struct drm_file *file_priv);
625extern int i915_mem_free(struct drm_device *dev, void *data,
626 struct drm_file *file_priv);
627extern int i915_mem_init_heap(struct drm_device *dev, void *data,
628 struct drm_file *file_priv);
629extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
630 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631extern void i915_mem_takedown(struct mem_block **heap);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000632extern void i915_mem_release(struct drm_device * dev,
Eric Anholt6c340ea2007-08-25 20:23:09 +1000633 struct drm_file *file_priv, struct mem_block *heap);
Eric Anholt673a3942008-07-30 12:06:12 -0700634/* i915_gem.c */
635int i915_gem_init_ioctl(struct drm_device *dev, void *data,
636 struct drm_file *file_priv);
637int i915_gem_create_ioctl(struct drm_device *dev, void *data,
638 struct drm_file *file_priv);
639int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
640 struct drm_file *file_priv);
641int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
642 struct drm_file *file_priv);
643int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
644 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -0800645int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
646 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700647int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
648 struct drm_file *file_priv);
649int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
650 struct drm_file *file_priv);
651int i915_gem_execbuffer(struct drm_device *dev, void *data,
652 struct drm_file *file_priv);
653int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
654 struct drm_file *file_priv);
655int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
656 struct drm_file *file_priv);
657int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
658 struct drm_file *file_priv);
659int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
660 struct drm_file *file_priv);
661int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
662 struct drm_file *file_priv);
663int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
664 struct drm_file *file_priv);
665int i915_gem_set_tiling(struct drm_device *dev, void *data,
666 struct drm_file *file_priv);
667int i915_gem_get_tiling(struct drm_device *dev, void *data,
668 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -0700669int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
670 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700671void i915_gem_load(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -0700672int i915_gem_init_object(struct drm_gem_object *obj);
673void i915_gem_free_object(struct drm_gem_object *obj);
674int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
675void i915_gem_object_unpin(struct drm_gem_object *obj);
Jesse Barnes0f973f22009-01-26 17:10:45 -0800676int i915_gem_object_unbind(struct drm_gem_object *obj);
Eric Anholtd05ca302009-07-10 13:02:26 -0700677void i915_gem_release_mmap(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700678void i915_gem_lastclose(struct drm_device *dev);
679uint32_t i915_get_gem_seqno(struct drm_device *dev);
Chris Wilson8c4b8c32009-06-17 22:08:52 +0100680int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
Chris Wilson52dc7d32009-06-06 09:46:01 +0100681int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700682void i915_gem_retire_requests(struct drm_device *dev);
683void i915_gem_retire_work_handler(struct work_struct *work);
684void i915_gem_clflush_object(struct drm_gem_object *obj);
Jesse Barnes79e53942008-11-07 14:24:08 -0800685int i915_gem_object_set_domain(struct drm_gem_object *obj,
686 uint32_t read_domains,
687 uint32_t write_domain);
688int i915_gem_init_ringbuffer(struct drm_device *dev);
689void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
690int i915_gem_do_init(struct drm_device *dev, unsigned long start,
691 unsigned long end);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800692int i915_gem_idle(struct drm_device *dev);
Jesse Barnesde151cf2008-11-12 10:03:55 -0800693int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Jesse Barnes79e53942008-11-07 14:24:08 -0800694int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
695 int write);
Dave Airlie71acb5e2008-12-30 20:31:46 +1000696int i915_gem_attach_phys_object(struct drm_device *dev,
697 struct drm_gem_object *obj, int id);
698void i915_gem_detach_phys_object(struct drm_device *dev,
699 struct drm_gem_object *obj);
700void i915_gem_free_all_phys_object(struct drm_device *dev);
Ben Gamari6911a9b2009-04-02 11:24:54 -0700701int i915_gem_object_get_pages(struct drm_gem_object *obj);
702void i915_gem_object_put_pages(struct drm_gem_object *obj);
Eric Anholt1fd1c622009-06-03 07:26:58 +0000703void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700704
705/* i915_gem_tiling.c */
706void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -0700707void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
708void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700709
710/* i915_gem_debug.c */
711void i915_gem_dump_object(struct drm_gem_object *obj, int len,
712 const char *where, uint32_t mark);
713#if WATCH_INACTIVE
714void i915_verify_inactive(struct drm_device *dev, char *file, int line);
715#else
716#define i915_verify_inactive(dev, file, line)
717#endif
718void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
719void i915_gem_dump_object(struct drm_gem_object *obj, int len,
720 const char *where, uint32_t mark);
721void i915_dump_lru(struct drm_device *dev, const char *where);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722
Ben Gamari20172632009-02-17 20:08:50 -0500723/* i915_debugfs.c */
724int i915_gem_debugfs_init(struct drm_minor *minor);
725void i915_gem_debugfs_cleanup(struct drm_minor *minor);
726
Jesse Barnes317c35d2008-08-25 15:11:06 -0700727/* i915_suspend.c */
728extern int i915_save_state(struct drm_device *dev);
729extern int i915_restore_state(struct drm_device *dev);
730
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700731/* i915_suspend.c */
732extern int i915_save_state(struct drm_device *dev);
733extern int i915_restore_state(struct drm_device *dev);
734
Len Brown65e082c2008-10-24 17:18:10 -0400735#ifdef CONFIG_ACPI
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100736/* i915_opregion.c */
Matthew Garrett74a365b2009-03-19 21:35:39 +0000737extern int intel_opregion_init(struct drm_device *dev, int resume);
Matthew Garrett3b1c1c12009-04-01 19:52:29 +0100738extern void intel_opregion_free(struct drm_device *dev, int suspend);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100739extern void opregion_asle_intr(struct drm_device *dev);
740extern void opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -0400741#else
Len Brown03ae61d2009-03-28 01:41:14 -0400742static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
Matthew Garrett3b1c1c12009-04-01 19:52:29 +0100743static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
Len Brown65e082c2008-10-24 17:18:10 -0400744static inline void opregion_asle_intr(struct drm_device *dev) { return; }
745static inline void opregion_enable_asle(struct drm_device *dev) { return; }
746#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100747
Jesse Barnes79e53942008-11-07 14:24:08 -0800748/* modesetting */
749extern void intel_modeset_init(struct drm_device *dev);
750extern void intel_modeset_cleanup(struct drm_device *dev);
751
Eric Anholt546b0972008-09-01 16:45:29 -0700752/**
753 * Lock test for when it's just for synchronization of ring access.
754 *
755 * In that case, we don't need to do it when GEM is initialized as nobody else
756 * has access to the ring.
757 */
758#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
759 if (((drm_i915_private_t *)dev->dev_private)->ring.ring_obj == NULL) \
760 LOCK_TEST_WITH_RETURN(dev, file_priv); \
761} while (0)
762
Eric Anholt3043c602008-10-02 12:24:47 -0700763#define I915_READ(reg) readl(dev_priv->regs + (reg))
764#define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
765#define I915_READ16(reg) readw(dev_priv->regs + (reg))
766#define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
767#define I915_READ8(reg) readb(dev_priv->regs + (reg))
768#define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
Jesse Barnesde151cf2008-11-12 10:03:55 -0800769#define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
Keith Packard049ef7e2009-04-30 14:43:43 -0700770#define I915_READ64(reg) readq(dev_priv->regs + (reg))
Eric Anholt7d573822009-01-02 13:33:00 -0800771#define POSTING_READ(reg) (void)I915_READ(reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772
773#define I915_VERBOSE 0
774
775#define RING_LOCALS unsigned int outring, ringmask, outcount; \
776 volatile char *virt;
777
778#define BEGIN_LP_RING(n) do { \
779 if (I915_VERBOSE) \
Márton Németh3e684ea2008-01-24 15:58:57 +1000780 DRM_DEBUG("BEGIN_LP_RING(%d)\n", (n)); \
781 if (dev_priv->ring.space < (n)*4) \
Harvey Harrisonbf9d8922008-04-30 00:55:10 -0700782 i915_wait_ring(dev, (n)*4, __func__); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783 outcount = 0; \
784 outring = dev_priv->ring.tail; \
785 ringmask = dev_priv->ring.tail_mask; \
786 virt = dev_priv->ring.virtual_start; \
787} while (0)
788
789#define OUT_RING(n) do { \
790 if (I915_VERBOSE) DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \
Alan Hourihanec29b6692006-08-12 16:29:24 +1000791 *(volatile unsigned int *)(virt + outring) = (n); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792 outcount++; \
793 outring += 4; \
794 outring &= ringmask; \
795} while (0)
796
797#define ADVANCE_LP_RING() do { \
798 if (I915_VERBOSE) DRM_DEBUG("ADVANCE_LP_RING %x\n", outring); \
799 dev_priv->ring.tail = outring; \
800 dev_priv->ring.space -= outcount * 4; \
Jesse Barnes585fb112008-07-29 11:54:06 -0700801 I915_WRITE(PRB0_TAIL, outring); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802} while(0)
803
Jesse Barnes585fb112008-07-29 11:54:06 -0700804/**
805 * Reads a dword out of the status page, which is written to from the command
806 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
807 * MI_STORE_DATA_IMM.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000808 *
Jesse Barnes585fb112008-07-29 11:54:06 -0700809 * The following dwords have a reserved meaning:
Keith Packard0cdad7e2008-10-14 17:19:38 -0700810 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
811 * 0x04: ring 0 head pointer
812 * 0x05: ring 1 head pointer (915-class)
813 * 0x06: ring 2 head pointer (915-class)
814 * 0x10-0x1b: Context status DWords (GM45)
815 * 0x1f: Last written status offset. (GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -0700816 *
Keith Packard0cdad7e2008-10-14 17:19:38 -0700817 * The area from dword 0x20 to 0x3ff is available for driver usage.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000818 */
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000819#define READ_HWSP(dev_priv, reg) (((volatile u32*)(dev_priv->hw_status_page))[reg])
Keith Packard0baf8232008-11-08 11:44:14 +1000820#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
Keith Packard0cdad7e2008-10-14 17:19:38 -0700821#define I915_GEM_HWS_INDEX 0x20
Keith Packard0baf8232008-11-08 11:44:14 +1000822#define I915_BREADCRUMB_INDEX 0x21
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000823
Jesse Barnes585fb112008-07-29 11:54:06 -0700824extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000825
826#define IS_I830(dev) ((dev)->pci_device == 0x3577)
827#define IS_845G(dev) ((dev)->pci_device == 0x2562)
828#define IS_I85X(dev) ((dev)->pci_device == 0x3582)
829#define IS_I855(dev) ((dev)->pci_device == 0x3582)
830#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
831
Carlos Martín4d1f7882008-01-23 16:41:17 +1000832#define IS_I915G(dev) ((dev)->pci_device == 0x2582 || (dev)->pci_device == 0x258a)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000833#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
834#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
Jesse Barnes3bf48462008-04-06 11:55:04 -0700835#define IS_I945GM(dev) ((dev)->pci_device == 0x27A2 ||\
836 (dev)->pci_device == 0x27AE)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000837#define IS_I965G(dev) ((dev)->pci_device == 0x2972 || \
838 (dev)->pci_device == 0x2982 || \
839 (dev)->pci_device == 0x2992 || \
840 (dev)->pci_device == 0x29A2 || \
841 (dev)->pci_device == 0x2A02 || \
Zhenyu Wang5f5f9d42008-01-24 16:46:36 +1000842 (dev)->pci_device == 0x2A12 || \
Zhenyu Wangd3adbc02008-06-20 12:12:56 +1000843 (dev)->pci_device == 0x2A42 || \
844 (dev)->pci_device == 0x2E02 || \
845 (dev)->pci_device == 0x2E12 || \
Zhenyu Wang72021782008-11-17 13:58:11 +0800846 (dev)->pci_device == 0x2E22 || \
Zhenyu Wang280da222009-06-05 15:38:37 +0800847 (dev)->pci_device == 0x2E32 || \
848 (dev)->pci_device == 0x0042 || \
849 (dev)->pci_device == 0x0046)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000850
Ma Lingc9ed4482009-05-13 15:08:27 +0800851#define IS_I965GM(dev) ((dev)->pci_device == 0x2A02 || \
852 (dev)->pci_device == 0x2A12)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000853
Jesse Barnesb9bfdfe2008-08-25 15:16:19 -0700854#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
Zhenyu Wang5f5f9d42008-01-24 16:46:36 +1000855
Zhenyu Wangd3adbc02008-06-20 12:12:56 +1000856#define IS_G4X(dev) ((dev)->pci_device == 0x2E02 || \
857 (dev)->pci_device == 0x2E12 || \
Eric Anholt60fd99e2008-12-03 22:50:02 -0800858 (dev)->pci_device == 0x2E22 || \
Zhenyu Wang72021782008-11-17 13:58:11 +0800859 (dev)->pci_device == 0x2E32 || \
Eric Anholt60fd99e2008-12-03 22:50:02 -0800860 IS_GM45(dev))
Zhenyu Wangd3adbc02008-06-20 12:12:56 +1000861
Shaohua Li21778322009-02-23 15:19:16 +0800862#define IS_IGDG(dev) ((dev)->pci_device == 0xa001)
863#define IS_IGDGM(dev) ((dev)->pci_device == 0xa011)
864#define IS_IGD(dev) (IS_IGDG(dev) || IS_IGDGM(dev))
865
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000866#define IS_G33(dev) ((dev)->pci_device == 0x29C2 || \
867 (dev)->pci_device == 0x29B2 || \
Shaohua Li21778322009-02-23 15:19:16 +0800868 (dev)->pci_device == 0x29D2 || \
869 (IS_IGD(dev)))
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000870
Zhenyu Wang280da222009-06-05 15:38:37 +0800871#define IS_IGDNG_D(dev) ((dev)->pci_device == 0x0042)
872#define IS_IGDNG_M(dev) ((dev)->pci_device == 0x0046)
873#define IS_IGDNG(dev) (IS_IGDNG_D(dev) || IS_IGDNG_M(dev))
874
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000875#define IS_I9XX(dev) (IS_I915G(dev) || IS_I915GM(dev) || IS_I945G(dev) || \
Zhenyu Wang280da222009-06-05 15:38:37 +0800876 IS_I945GM(dev) || IS_I965G(dev) || IS_G33(dev) || \
877 IS_IGDNG(dev))
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000878
879#define IS_MOBILE(dev) (IS_I830(dev) || IS_I85X(dev) || IS_I915GM(dev) || \
Shaohua Li21778322009-02-23 15:19:16 +0800880 IS_I945GM(dev) || IS_I965GM(dev) || IS_GM45(dev) || \
Zhenyu Wang280da222009-06-05 15:38:37 +0800881 IS_IGD(dev) || IS_IGDNG_M(dev))
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000882
Zhenyu Wang280da222009-06-05 15:38:37 +0800883#define I915_NEED_GFX_HWS(dev) (IS_G33(dev) || IS_GM45(dev) || IS_G4X(dev) || \
884 IS_IGDNG(dev))
Jesse Barnes0f973f22009-01-26 17:10:45 -0800885/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
886 * rows, which changed the alignment requirements and fence programming.
887 */
888#define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
889 IS_I915GM(dev)))
Zhenyu Wang280da222009-06-05 15:38:37 +0800890#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IGDNG(dev))
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700891#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IGDNG(dev))
Jesse Barnes5ca58282009-03-31 14:11:15 -0700892#define I915_HAS_HOTPLUG(dev) (IS_I945G(dev) || IS_I945GM(dev) || IS_I965G(dev))
Shaohua Li7662c8b2009-06-26 11:23:55 +0800893/* dsparb controlled by hw only */
Zhenyu Wang22bd50c2009-07-06 17:27:52 +0800894#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IGDNG(dev))
Zhenyu Wangb39d50e2008-02-19 20:59:09 +1000895
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000896#define PRIMARY_RINGBUFFER_SIZE (128*1024)
Dave Airlie0d6aa602006-01-02 20:14:23 +1100897
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898#endif