blob: 2aae9fe38c5a9c250ae79f648ef081645cddf9e4 [file] [log] [blame]
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001/*
2 * New driver for Marvell Yukon chipset and SysKonnect Gigabit
3 * Ethernet adapters. Based on earlier sk98lin, e100 and
4 * FreeBSD if_sk drivers.
5 *
6 * This driver intentionally does not support all the features
7 * of the original driver such as link fail-over and link management because
8 * those should be done at higher levels.
9 *
Stephen Hemminger747802a2005-06-27 11:33:16 -070010 * Copyright (C) 2004, 2005 Stephen Hemminger <shemminger@osdl.org>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040011 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070014 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040015 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 */
25
Arnaldo Carvalho de Melo14c85022005-12-27 02:43:12 -020026#include <linux/in.h>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040027#include <linux/kernel.h>
28#include <linux/module.h>
29#include <linux/moduleparam.h>
30#include <linux/netdevice.h>
31#include <linux/etherdevice.h>
32#include <linux/ethtool.h>
33#include <linux/pci.h>
34#include <linux/if_vlan.h>
35#include <linux/ip.h>
36#include <linux/delay.h>
37#include <linux/crc32.h>
Al Viro40754002005-04-03 09:15:52 +010038#include <linux/dma-mapping.h>
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -080039#include <linux/mii.h>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040040#include <asm/irq.h>
41
42#include "skge.h"
43
44#define DRV_NAME "skge"
Stephen Hemmingera5f8f3b2007-03-16 14:01:32 -070045#define DRV_VERSION "1.11"
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040046#define PFX DRV_NAME " "
47
48#define DEFAULT_TX_RING_SIZE 128
49#define DEFAULT_RX_RING_SIZE 512
50#define MAX_TX_RING_SIZE 1024
Stephen Hemminger9db96472006-06-06 10:11:12 -070051#define TX_LOW_WATER (MAX_SKB_FRAGS + 1)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040052#define MAX_RX_RING_SIZE 4096
Stephen Hemminger19a33d42005-06-27 11:33:15 -070053#define RX_COPY_THRESHOLD 128
54#define RX_BUF_SIZE 1536
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040055#define PHY_RETRIES 1000
56#define ETH_JUMBO_MTU 9000
57#define TX_WATCHDOG (5 * HZ)
58#define NAPI_WEIGHT 64
Stephen Hemminger6abebb52005-07-22 16:26:10 -070059#define BLINK_MS 250
Stephen Hemminger64f6b642006-09-23 21:25:28 -070060#define LINK_HZ (HZ/2)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040061
62MODULE_DESCRIPTION("SysKonnect Gigabit Ethernet driver");
Stephen Hemminger65ebe632007-01-23 11:38:57 -080063MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040064MODULE_LICENSE("GPL");
65MODULE_VERSION(DRV_VERSION);
66
67static const u32 default_msg
68 = NETIF_MSG_DRV| NETIF_MSG_PROBE| NETIF_MSG_LINK
69 | NETIF_MSG_IFUP| NETIF_MSG_IFDOWN;
70
71static int debug = -1; /* defaults above */
72module_param(debug, int, 0);
73MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
74
75static const struct pci_device_id skge_id_table[] = {
Stephen Hemminger275834d2005-06-27 11:33:03 -070076 { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940) },
77 { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940B) },
78 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_GE) },
79 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_YU) },
Stephen Hemmingerf19841f2007-02-23 14:04:54 -080080 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, PCI_DEVICE_ID_DLINK_DGE510T) },
Stephen Hemminger2d2a3872006-05-17 14:37:04 -070081 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) }, /* DGE-530T */
Stephen Hemminger275834d2005-06-27 11:33:03 -070082 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4320) },
83 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5005) }, /* Belkin */
84 { PCI_DEVICE(PCI_VENDOR_ID_CNET, PCI_DEVICE_ID_CNET_GIGACARD) },
Stephen Hemminger275834d2005-06-27 11:33:03 -070085 { PCI_DEVICE(PCI_VENDOR_ID_LINKSYS, PCI_DEVICE_ID_LINKSYS_EG1064) },
Stephen Hemmingerf19841f2007-02-23 14:04:54 -080086 { PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0015 },
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040087 { 0 }
88};
89MODULE_DEVICE_TABLE(pci, skge_id_table);
90
91static int skge_up(struct net_device *dev);
92static int skge_down(struct net_device *dev);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -080093static void skge_phy_reset(struct skge_port *skge);
Stephen Hemminger513f5332006-09-01 15:53:49 -070094static void skge_tx_clean(struct net_device *dev);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -080095static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
96static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040097static void genesis_get_stats(struct skge_port *skge, u64 *data);
98static void yukon_get_stats(struct skge_port *skge, u64 *data);
99static void yukon_init(struct skge_hw *hw, int port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400100static void genesis_mac_init(struct skge_hw *hw, int port);
Stephen Hemminger45bada62005-06-27 11:33:12 -0700101static void genesis_link_up(struct skge_port *skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400102
Stephen Hemminger7e676d92005-06-27 11:33:13 -0700103/* Avoid conditionals by using array */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400104static const int txqaddr[] = { Q_XA1, Q_XA2 };
105static const int rxqaddr[] = { Q_R1, Q_R2 };
106static const u32 rxirqmask[] = { IS_R1_F, IS_R2_F };
107static const u32 txirqmask[] = { IS_XA1_F, IS_XA2_F };
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -0700108static const u32 napimask[] = { IS_R1_F|IS_XA1_F, IS_R2_F|IS_XA2_F };
109static const u32 portmask[] = { IS_PORT_1, IS_PORT_2 };
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400110
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400111static int skge_get_regs_len(struct net_device *dev)
112{
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700113 return 0x4000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400114}
115
116/*
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700117 * Returns copy of whole control register region
118 * Note: skip RAM address register because accessing it will
119 * cause bus hangs!
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400120 */
121static void skge_get_regs(struct net_device *dev, struct ethtool_regs *regs,
122 void *p)
123{
124 const struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400125 const void __iomem *io = skge->hw->regs;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400126
127 regs->version = 1;
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700128 memset(p, 0, regs->len);
129 memcpy_fromio(p, io, B3_RAM_ADDR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400130
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700131 memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1,
132 regs->len - B3_RI_WTO_R1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400133}
134
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800135/* Wake on Lan only supported on Yukon chips with rev 1 or above */
Stephen Hemmingera504e642007-02-02 08:22:53 -0800136static u32 wol_supported(const struct skge_hw *hw)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400137{
Stephen Hemmingerd17ecb22007-05-07 11:01:55 -0700138 if (hw->chip_id == CHIP_ID_GENESIS)
Stephen Hemmingera504e642007-02-02 08:22:53 -0800139 return 0;
Stephen Hemmingerd17ecb22007-05-07 11:01:55 -0700140
141 if (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
142 return 0;
143
144 return WAKE_MAGIC | WAKE_PHY;
Stephen Hemmingera504e642007-02-02 08:22:53 -0800145}
146
147static u32 pci_wake_enabled(struct pci_dev *dev)
148{
149 int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
150 u16 value;
151
152 /* If device doesn't support PM Capabilities, but request is to disable
153 * wake events, it's a nop; otherwise fail */
154 if (!pm)
155 return 0;
156
157 pci_read_config_word(dev, pm + PCI_PM_PMC, &value);
158
159 value &= PCI_PM_CAP_PME_MASK;
160 value >>= ffs(PCI_PM_CAP_PME_MASK) - 1; /* First bit of mask */
161
162 return value != 0;
163}
164
165static void skge_wol_init(struct skge_port *skge)
166{
167 struct skge_hw *hw = skge->hw;
168 int port = skge->port;
Stephen Hemminger692412b2007-04-09 15:32:45 -0700169 u16 ctrl;
Stephen Hemmingera504e642007-02-02 08:22:53 -0800170
Stephen Hemmingera504e642007-02-02 08:22:53 -0800171 skge_write16(hw, B0_CTST, CS_RST_CLR);
172 skge_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
173
Stephen Hemminger692412b2007-04-09 15:32:45 -0700174 /* Turn on Vaux */
175 skge_write8(hw, B0_POWER_CTRL,
176 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_ON | PC_VCC_OFF);
177
178 /* WA code for COMA mode -- clear PHY reset */
179 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
180 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
181 u32 reg = skge_read32(hw, B2_GP_IO);
182 reg |= GP_DIR_9;
183 reg &= ~GP_IO_9;
184 skge_write32(hw, B2_GP_IO, reg);
185 }
186
187 skge_write32(hw, SK_REG(port, GPHY_CTRL),
188 GPC_DIS_SLEEP |
189 GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
190 GPC_ANEG_1 | GPC_RST_SET);
191
192 skge_write32(hw, SK_REG(port, GPHY_CTRL),
193 GPC_DIS_SLEEP |
194 GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
195 GPC_ANEG_1 | GPC_RST_CLR);
196
197 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
Stephen Hemmingera504e642007-02-02 08:22:53 -0800198
199 /* Force to 10/100 skge_reset will re-enable on resume */
Stephen Hemminger692412b2007-04-09 15:32:45 -0700200 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
201 PHY_AN_100FULL | PHY_AN_100HALF |
202 PHY_AN_10FULL | PHY_AN_10HALF| PHY_AN_CSMA);
203 /* no 1000 HD/FD */
204 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, 0);
205 gm_phy_write(hw, port, PHY_MARV_CTRL,
206 PHY_CT_RESET | PHY_CT_SPS_LSB | PHY_CT_ANE |
207 PHY_CT_RE_CFG | PHY_CT_DUP_MD);
Stephen Hemmingera504e642007-02-02 08:22:53 -0800208
Stephen Hemmingera504e642007-02-02 08:22:53 -0800209
210 /* Set GMAC to no flow control and auto update for speed/duplex */
211 gma_write16(hw, port, GM_GP_CTRL,
212 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
213 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
214
215 /* Set WOL address */
216 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
217 skge->netdev->dev_addr, ETH_ALEN);
218
219 /* Turn on appropriate WOL control bits */
220 skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
221 ctrl = 0;
222 if (skge->wol & WAKE_PHY)
223 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
224 else
225 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
226
227 if (skge->wol & WAKE_MAGIC)
228 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
229 else
230 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
231
232 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
233 skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
234
235 /* block receiver */
236 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400237}
238
239static void skge_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
240{
241 struct skge_port *skge = netdev_priv(dev);
242
Stephen Hemmingera504e642007-02-02 08:22:53 -0800243 wol->supported = wol_supported(skge->hw);
244 wol->wolopts = skge->wol;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400245}
246
247static int skge_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
248{
249 struct skge_port *skge = netdev_priv(dev);
250 struct skge_hw *hw = skge->hw;
251
Stephen Hemminger692412b2007-04-09 15:32:45 -0700252 if (wol->wolopts & ~wol_supported(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400253 return -EOPNOTSUPP;
254
Stephen Hemmingera504e642007-02-02 08:22:53 -0800255 skge->wol = wol->wolopts;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400256 return 0;
257}
258
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800259/* Determine supported/advertised modes based on hardware.
260 * Note: ethtool ADVERTISED_xxx == SUPPORTED_xxx
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700261 */
262static u32 skge_supported_modes(const struct skge_hw *hw)
263{
264 u32 supported;
265
Stephen Hemminger5e1705d2005-08-16 14:00:58 -0700266 if (hw->copper) {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700267 supported = SUPPORTED_10baseT_Half
268 | SUPPORTED_10baseT_Full
269 | SUPPORTED_100baseT_Half
270 | SUPPORTED_100baseT_Full
271 | SUPPORTED_1000baseT_Half
272 | SUPPORTED_1000baseT_Full
273 | SUPPORTED_Autoneg| SUPPORTED_TP;
274
275 if (hw->chip_id == CHIP_ID_GENESIS)
276 supported &= ~(SUPPORTED_10baseT_Half
277 | SUPPORTED_10baseT_Full
278 | SUPPORTED_100baseT_Half
279 | SUPPORTED_100baseT_Full);
280
281 else if (hw->chip_id == CHIP_ID_YUKON)
282 supported &= ~SUPPORTED_1000baseT_Half;
283 } else
Stephen Hemminger4b67be92006-10-05 15:49:51 -0700284 supported = SUPPORTED_1000baseT_Full | SUPPORTED_1000baseT_Half
285 | SUPPORTED_FIBRE | SUPPORTED_Autoneg;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700286
287 return supported;
288}
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400289
290static int skge_get_settings(struct net_device *dev,
291 struct ethtool_cmd *ecmd)
292{
293 struct skge_port *skge = netdev_priv(dev);
294 struct skge_hw *hw = skge->hw;
295
296 ecmd->transceiver = XCVR_INTERNAL;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700297 ecmd->supported = skge_supported_modes(hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400298
Stephen Hemminger5e1705d2005-08-16 14:00:58 -0700299 if (hw->copper) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400300 ecmd->port = PORT_TP;
301 ecmd->phy_address = hw->phy_addr;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700302 } else
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400303 ecmd->port = PORT_FIBRE;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400304
305 ecmd->advertising = skge->advertising;
306 ecmd->autoneg = skge->autoneg;
307 ecmd->speed = skge->speed;
308 ecmd->duplex = skge->duplex;
309 return 0;
310}
311
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400312static int skge_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
313{
314 struct skge_port *skge = netdev_priv(dev);
315 const struct skge_hw *hw = skge->hw;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700316 u32 supported = skge_supported_modes(hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400317
318 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700319 ecmd->advertising = supported;
320 skge->duplex = -1;
321 skge->speed = -1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400322 } else {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700323 u32 setting;
324
Stephen Hemminger2c668512005-07-22 16:26:07 -0700325 switch (ecmd->speed) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400326 case SPEED_1000:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700327 if (ecmd->duplex == DUPLEX_FULL)
328 setting = SUPPORTED_1000baseT_Full;
329 else if (ecmd->duplex == DUPLEX_HALF)
330 setting = SUPPORTED_1000baseT_Half;
331 else
332 return -EINVAL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400333 break;
334 case SPEED_100:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700335 if (ecmd->duplex == DUPLEX_FULL)
336 setting = SUPPORTED_100baseT_Full;
337 else if (ecmd->duplex == DUPLEX_HALF)
338 setting = SUPPORTED_100baseT_Half;
339 else
340 return -EINVAL;
341 break;
342
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400343 case SPEED_10:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700344 if (ecmd->duplex == DUPLEX_FULL)
345 setting = SUPPORTED_10baseT_Full;
346 else if (ecmd->duplex == DUPLEX_HALF)
347 setting = SUPPORTED_10baseT_Half;
348 else
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400349 return -EINVAL;
350 break;
351 default:
352 return -EINVAL;
353 }
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700354
355 if ((setting & supported) == 0)
356 return -EINVAL;
357
358 skge->speed = ecmd->speed;
359 skge->duplex = ecmd->duplex;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400360 }
361
362 skge->autoneg = ecmd->autoneg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400363 skge->advertising = ecmd->advertising;
364
Stephen Hemmingeree294dc2005-12-14 15:47:44 -0800365 if (netif_running(dev))
366 skge_phy_reset(skge);
367
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400368 return (0);
369}
370
371static void skge_get_drvinfo(struct net_device *dev,
372 struct ethtool_drvinfo *info)
373{
374 struct skge_port *skge = netdev_priv(dev);
375
376 strcpy(info->driver, DRV_NAME);
377 strcpy(info->version, DRV_VERSION);
378 strcpy(info->fw_version, "N/A");
379 strcpy(info->bus_info, pci_name(skge->hw->pdev));
380}
381
382static const struct skge_stat {
383 char name[ETH_GSTRING_LEN];
384 u16 xmac_offset;
385 u16 gma_offset;
386} skge_stats[] = {
387 { "tx_bytes", XM_TXO_OK_HI, GM_TXO_OK_HI },
388 { "rx_bytes", XM_RXO_OK_HI, GM_RXO_OK_HI },
389
390 { "tx_broadcast", XM_TXF_BC_OK, GM_TXF_BC_OK },
391 { "rx_broadcast", XM_RXF_BC_OK, GM_RXF_BC_OK },
392 { "tx_multicast", XM_TXF_MC_OK, GM_TXF_MC_OK },
393 { "rx_multicast", XM_RXF_MC_OK, GM_RXF_MC_OK },
394 { "tx_unicast", XM_TXF_UC_OK, GM_TXF_UC_OK },
395 { "rx_unicast", XM_RXF_UC_OK, GM_RXF_UC_OK },
396 { "tx_mac_pause", XM_TXF_MPAUSE, GM_TXF_MPAUSE },
397 { "rx_mac_pause", XM_RXF_MPAUSE, GM_RXF_MPAUSE },
398
399 { "collisions", XM_TXF_SNG_COL, GM_TXF_SNG_COL },
400 { "multi_collisions", XM_TXF_MUL_COL, GM_TXF_MUL_COL },
401 { "aborted", XM_TXF_ABO_COL, GM_TXF_ABO_COL },
402 { "late_collision", XM_TXF_LAT_COL, GM_TXF_LAT_COL },
403 { "fifo_underrun", XM_TXE_FIFO_UR, GM_TXE_FIFO_UR },
404 { "fifo_overflow", XM_RXE_FIFO_OV, GM_RXE_FIFO_OV },
405
406 { "rx_toolong", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
407 { "rx_jabber", XM_RXF_JAB_PKT, GM_RXF_JAB_PKT },
408 { "rx_runt", XM_RXE_RUNT, GM_RXE_FRAG },
409 { "rx_too_long", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
410 { "rx_fcs_error", XM_RXF_FCS_ERR, GM_RXF_FCS_ERR },
411};
412
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700413static int skge_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400414{
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700415 switch (sset) {
416 case ETH_SS_STATS:
417 return ARRAY_SIZE(skge_stats);
418 default:
419 return -EOPNOTSUPP;
420 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400421}
422
423static void skge_get_ethtool_stats(struct net_device *dev,
424 struct ethtool_stats *stats, u64 *data)
425{
426 struct skge_port *skge = netdev_priv(dev);
427
428 if (skge->hw->chip_id == CHIP_ID_GENESIS)
429 genesis_get_stats(skge, data);
430 else
431 yukon_get_stats(skge, data);
432}
433
434/* Use hardware MIB variables for critical path statistics and
435 * transmit feedback not reported at interrupt.
436 * Other errors are accounted for in interrupt handler.
437 */
438static struct net_device_stats *skge_get_stats(struct net_device *dev)
439{
440 struct skge_port *skge = netdev_priv(dev);
441 u64 data[ARRAY_SIZE(skge_stats)];
442
443 if (skge->hw->chip_id == CHIP_ID_GENESIS)
444 genesis_get_stats(skge, data);
445 else
446 yukon_get_stats(skge, data);
447
448 skge->net_stats.tx_bytes = data[0];
449 skge->net_stats.rx_bytes = data[1];
450 skge->net_stats.tx_packets = data[2] + data[4] + data[6];
451 skge->net_stats.rx_packets = data[3] + data[5] + data[7];
Stephen Hemminger4c180fc2006-03-23 11:07:26 -0800452 skge->net_stats.multicast = data[3] + data[5];
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400453 skge->net_stats.collisions = data[10];
454 skge->net_stats.tx_aborted_errors = data[12];
455
456 return &skge->net_stats;
457}
458
459static void skge_get_strings(struct net_device *dev, u32 stringset, u8 *data)
460{
461 int i;
462
Stephen Hemminger95566062005-06-27 11:33:02 -0700463 switch (stringset) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400464 case ETH_SS_STATS:
465 for (i = 0; i < ARRAY_SIZE(skge_stats); i++)
466 memcpy(data + i * ETH_GSTRING_LEN,
467 skge_stats[i].name, ETH_GSTRING_LEN);
468 break;
469 }
470}
471
472static void skge_get_ring_param(struct net_device *dev,
473 struct ethtool_ringparam *p)
474{
475 struct skge_port *skge = netdev_priv(dev);
476
477 p->rx_max_pending = MAX_RX_RING_SIZE;
478 p->tx_max_pending = MAX_TX_RING_SIZE;
479 p->rx_mini_max_pending = 0;
480 p->rx_jumbo_max_pending = 0;
481
482 p->rx_pending = skge->rx_ring.count;
483 p->tx_pending = skge->tx_ring.count;
484 p->rx_mini_pending = 0;
485 p->rx_jumbo_pending = 0;
486}
487
488static int skge_set_ring_param(struct net_device *dev,
489 struct ethtool_ringparam *p)
490{
491 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger3b8bb472005-12-14 15:47:48 -0800492 int err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400493
494 if (p->rx_pending == 0 || p->rx_pending > MAX_RX_RING_SIZE ||
Stephen Hemminger9db96472006-06-06 10:11:12 -0700495 p->tx_pending < TX_LOW_WATER || p->tx_pending > MAX_TX_RING_SIZE)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400496 return -EINVAL;
497
498 skge->rx_ring.count = p->rx_pending;
499 skge->tx_ring.count = p->tx_pending;
500
501 if (netif_running(dev)) {
502 skge_down(dev);
Stephen Hemminger3b8bb472005-12-14 15:47:48 -0800503 err = skge_up(dev);
504 if (err)
505 dev_close(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400506 }
507
508 return 0;
509}
510
511static u32 skge_get_msglevel(struct net_device *netdev)
512{
513 struct skge_port *skge = netdev_priv(netdev);
514 return skge->msg_enable;
515}
516
517static void skge_set_msglevel(struct net_device *netdev, u32 value)
518{
519 struct skge_port *skge = netdev_priv(netdev);
520 skge->msg_enable = value;
521}
522
523static int skge_nway_reset(struct net_device *dev)
524{
525 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400526
527 if (skge->autoneg != AUTONEG_ENABLE || !netif_running(dev))
528 return -EINVAL;
529
Stephen Hemmingeree294dc2005-12-14 15:47:44 -0800530 skge_phy_reset(skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400531 return 0;
532}
533
534static int skge_set_sg(struct net_device *dev, u32 data)
535{
536 struct skge_port *skge = netdev_priv(dev);
537 struct skge_hw *hw = skge->hw;
538
539 if (hw->chip_id == CHIP_ID_GENESIS && data)
540 return -EOPNOTSUPP;
541 return ethtool_op_set_sg(dev, data);
542}
543
544static int skge_set_tx_csum(struct net_device *dev, u32 data)
545{
546 struct skge_port *skge = netdev_priv(dev);
547 struct skge_hw *hw = skge->hw;
548
549 if (hw->chip_id == CHIP_ID_GENESIS && data)
550 return -EOPNOTSUPP;
551
552 return ethtool_op_set_tx_csum(dev, data);
553}
554
555static u32 skge_get_rx_csum(struct net_device *dev)
556{
557 struct skge_port *skge = netdev_priv(dev);
558
559 return skge->rx_csum;
560}
561
562/* Only Yukon supports checksum offload. */
563static int skge_set_rx_csum(struct net_device *dev, u32 data)
564{
565 struct skge_port *skge = netdev_priv(dev);
566
567 if (skge->hw->chip_id == CHIP_ID_GENESIS && data)
568 return -EOPNOTSUPP;
569
570 skge->rx_csum = data;
571 return 0;
572}
573
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400574static void skge_get_pauseparam(struct net_device *dev,
575 struct ethtool_pauseparam *ecmd)
576{
577 struct skge_port *skge = netdev_priv(dev);
578
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700579 ecmd->rx_pause = (skge->flow_control == FLOW_MODE_SYMMETRIC)
580 || (skge->flow_control == FLOW_MODE_SYM_OR_REM);
581 ecmd->tx_pause = ecmd->rx_pause || (skge->flow_control == FLOW_MODE_LOC_SEND);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400582
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700583 ecmd->autoneg = ecmd->rx_pause || ecmd->tx_pause;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400584}
585
586static int skge_set_pauseparam(struct net_device *dev,
587 struct ethtool_pauseparam *ecmd)
588{
589 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700590 struct ethtool_pauseparam old;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400591
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700592 skge_get_pauseparam(dev, &old);
593
594 if (ecmd->autoneg != old.autoneg)
595 skge->flow_control = ecmd->autoneg ? FLOW_MODE_NONE : FLOW_MODE_SYMMETRIC;
596 else {
597 if (ecmd->rx_pause && ecmd->tx_pause)
598 skge->flow_control = FLOW_MODE_SYMMETRIC;
599 else if (ecmd->rx_pause && !ecmd->tx_pause)
600 skge->flow_control = FLOW_MODE_SYM_OR_REM;
601 else if (!ecmd->rx_pause && ecmd->tx_pause)
602 skge->flow_control = FLOW_MODE_LOC_SEND;
603 else
604 skge->flow_control = FLOW_MODE_NONE;
605 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400606
Stephen Hemmingere8df8552005-12-14 15:47:45 -0800607 if (netif_running(dev))
608 skge_phy_reset(skge);
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700609
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400610 return 0;
611}
612
613/* Chip internal frequency for clock calculations */
614static inline u32 hwkhz(const struct skge_hw *hw)
615{
Stephen Hemminger187ff3b2006-07-19 14:08:42 -0700616 return (hw->chip_id == CHIP_ID_GENESIS) ? 53125 : 78125;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400617}
618
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800619/* Chip HZ to microseconds */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400620static inline u32 skge_clk2usec(const struct skge_hw *hw, u32 ticks)
621{
622 return (ticks * 1000) / hwkhz(hw);
623}
624
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800625/* Microseconds to chip HZ */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400626static inline u32 skge_usecs2clk(const struct skge_hw *hw, u32 usec)
627{
628 return hwkhz(hw) * usec / 1000;
629}
630
631static int skge_get_coalesce(struct net_device *dev,
632 struct ethtool_coalesce *ecmd)
633{
634 struct skge_port *skge = netdev_priv(dev);
635 struct skge_hw *hw = skge->hw;
636 int port = skge->port;
637
638 ecmd->rx_coalesce_usecs = 0;
639 ecmd->tx_coalesce_usecs = 0;
640
641 if (skge_read32(hw, B2_IRQM_CTRL) & TIM_START) {
642 u32 delay = skge_clk2usec(hw, skge_read32(hw, B2_IRQM_INI));
643 u32 msk = skge_read32(hw, B2_IRQM_MSK);
644
645 if (msk & rxirqmask[port])
646 ecmd->rx_coalesce_usecs = delay;
647 if (msk & txirqmask[port])
648 ecmd->tx_coalesce_usecs = delay;
649 }
650
651 return 0;
652}
653
654/* Note: interrupt timer is per board, but can turn on/off per port */
655static int skge_set_coalesce(struct net_device *dev,
656 struct ethtool_coalesce *ecmd)
657{
658 struct skge_port *skge = netdev_priv(dev);
659 struct skge_hw *hw = skge->hw;
660 int port = skge->port;
661 u32 msk = skge_read32(hw, B2_IRQM_MSK);
662 u32 delay = 25;
663
664 if (ecmd->rx_coalesce_usecs == 0)
665 msk &= ~rxirqmask[port];
666 else if (ecmd->rx_coalesce_usecs < 25 ||
667 ecmd->rx_coalesce_usecs > 33333)
668 return -EINVAL;
669 else {
670 msk |= rxirqmask[port];
671 delay = ecmd->rx_coalesce_usecs;
672 }
673
674 if (ecmd->tx_coalesce_usecs == 0)
675 msk &= ~txirqmask[port];
676 else if (ecmd->tx_coalesce_usecs < 25 ||
677 ecmd->tx_coalesce_usecs > 33333)
678 return -EINVAL;
679 else {
680 msk |= txirqmask[port];
681 delay = min(delay, ecmd->rx_coalesce_usecs);
682 }
683
684 skge_write32(hw, B2_IRQM_MSK, msk);
685 if (msk == 0)
686 skge_write32(hw, B2_IRQM_CTRL, TIM_STOP);
687 else {
688 skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, delay));
689 skge_write32(hw, B2_IRQM_CTRL, TIM_START);
690 }
691 return 0;
692}
693
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700694enum led_mode { LED_MODE_OFF, LED_MODE_ON, LED_MODE_TST };
695static void skge_led(struct skge_port *skge, enum led_mode mode)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400696{
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400697 struct skge_hw *hw = skge->hw;
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700698 int port = skge->port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400699
Stephen Hemminger9cbe3302007-03-16 14:01:28 -0700700 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700701 if (hw->chip_id == CHIP_ID_GENESIS) {
702 switch (mode) {
703 case LED_MODE_OFF:
Stephen Hemminger64f6b642006-09-23 21:25:28 -0700704 if (hw->phy_type == SK_PHY_BCOM)
705 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_OFF);
706 else {
707 skge_write32(hw, SK_REG(port, TX_LED_VAL), 0);
708 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_T_OFF);
709 }
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700710 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
711 skge_write32(hw, SK_REG(port, RX_LED_VAL), 0);
712 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_T_OFF);
713 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400714
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700715 case LED_MODE_ON:
716 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_ON);
717 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_LINKSYNC_ON);
718
719 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
720 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
721
722 break;
723
724 case LED_MODE_TST:
725 skge_write8(hw, SK_REG(port, RX_LED_TST), LED_T_ON);
726 skge_write32(hw, SK_REG(port, RX_LED_VAL), 100);
727 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
728
Stephen Hemminger64f6b642006-09-23 21:25:28 -0700729 if (hw->phy_type == SK_PHY_BCOM)
730 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_ON);
731 else {
732 skge_write8(hw, SK_REG(port, TX_LED_TST), LED_T_ON);
733 skge_write32(hw, SK_REG(port, TX_LED_VAL), 100);
734 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
735 }
736
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700737 }
738 } else {
739 switch (mode) {
740 case LED_MODE_OFF:
741 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
742 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
743 PHY_M_LED_MO_DUP(MO_LED_OFF) |
744 PHY_M_LED_MO_10(MO_LED_OFF) |
745 PHY_M_LED_MO_100(MO_LED_OFF) |
746 PHY_M_LED_MO_1000(MO_LED_OFF) |
747 PHY_M_LED_MO_RX(MO_LED_OFF));
748 break;
749 case LED_MODE_ON:
750 gm_phy_write(hw, port, PHY_MARV_LED_CTRL,
751 PHY_M_LED_PULS_DUR(PULS_170MS) |
752 PHY_M_LED_BLINK_RT(BLINK_84MS) |
753 PHY_M_LEDC_TX_CTRL |
754 PHY_M_LEDC_DP_CTRL);
Stephen Hemminger46a60f22005-09-09 12:54:56 -0700755
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700756 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
757 PHY_M_LED_MO_RX(MO_LED_OFF) |
758 (skge->speed == SPEED_100 ?
759 PHY_M_LED_MO_100(MO_LED_ON) : 0));
760 break;
761 case LED_MODE_TST:
762 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
763 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
764 PHY_M_LED_MO_DUP(MO_LED_ON) |
765 PHY_M_LED_MO_10(MO_LED_ON) |
766 PHY_M_LED_MO_100(MO_LED_ON) |
767 PHY_M_LED_MO_1000(MO_LED_ON) |
768 PHY_M_LED_MO_RX(MO_LED_ON));
769 }
770 }
Stephen Hemminger9cbe3302007-03-16 14:01:28 -0700771 spin_unlock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400772}
773
774/* blink LED's for finding board */
775static int skge_phys_id(struct net_device *dev, u32 data)
776{
777 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700778 unsigned long ms;
779 enum led_mode mode = LED_MODE_TST;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400780
Stephen Hemminger95566062005-06-27 11:33:02 -0700781 if (!data || data > (u32)(MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700782 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT / HZ) * 1000;
783 else
784 ms = data * 1000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400785
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700786 while (ms > 0) {
787 skge_led(skge, mode);
788 mode ^= LED_MODE_TST;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400789
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700790 if (msleep_interruptible(BLINK_MS))
791 break;
792 ms -= BLINK_MS;
793 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400794
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700795 /* back to regular LED state */
796 skge_led(skge, netif_running(dev) ? LED_MODE_ON : LED_MODE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400797
798 return 0;
799}
800
Jeff Garzik7282d492006-09-13 14:30:00 -0400801static const struct ethtool_ops skge_ethtool_ops = {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400802 .get_settings = skge_get_settings,
803 .set_settings = skge_set_settings,
804 .get_drvinfo = skge_get_drvinfo,
805 .get_regs_len = skge_get_regs_len,
806 .get_regs = skge_get_regs,
807 .get_wol = skge_get_wol,
808 .set_wol = skge_set_wol,
809 .get_msglevel = skge_get_msglevel,
810 .set_msglevel = skge_set_msglevel,
811 .nway_reset = skge_nway_reset,
812 .get_link = ethtool_op_get_link,
813 .get_ringparam = skge_get_ring_param,
814 .set_ringparam = skge_set_ring_param,
815 .get_pauseparam = skge_get_pauseparam,
816 .set_pauseparam = skge_set_pauseparam,
817 .get_coalesce = skge_get_coalesce,
818 .set_coalesce = skge_set_coalesce,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400819 .set_sg = skge_set_sg,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400820 .set_tx_csum = skge_set_tx_csum,
821 .get_rx_csum = skge_get_rx_csum,
822 .set_rx_csum = skge_set_rx_csum,
823 .get_strings = skge_get_strings,
824 .phys_id = skge_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700825 .get_sset_count = skge_get_sset_count,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400826 .get_ethtool_stats = skge_get_ethtool_stats,
827};
828
829/*
830 * Allocate ring elements and chain them together
831 * One-to-one association of board descriptors with ring elements
832 */
Stephen Hemmingerc3da1442006-03-21 10:57:01 -0800833static int skge_ring_alloc(struct skge_ring *ring, void *vaddr, u32 base)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400834{
835 struct skge_tx_desc *d;
836 struct skge_element *e;
837 int i;
838
Robert P. J. Daycd861282006-12-13 00:34:52 -0800839 ring->start = kcalloc(ring->count, sizeof(*e), GFP_KERNEL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400840 if (!ring->start)
841 return -ENOMEM;
842
843 for (i = 0, e = ring->start, d = vaddr; i < ring->count; i++, e++, d++) {
844 e->desc = d;
845 if (i == ring->count - 1) {
846 e->next = ring->start;
847 d->next_offset = base;
848 } else {
849 e->next = e + 1;
850 d->next_offset = base + (i+1) * sizeof(*d);
851 }
852 }
853 ring->to_use = ring->to_clean = ring->start;
854
855 return 0;
856}
857
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700858/* Allocate and setup a new buffer for receiving */
859static void skge_rx_setup(struct skge_port *skge, struct skge_element *e,
860 struct sk_buff *skb, unsigned int bufsize)
861{
862 struct skge_rx_desc *rd = e->desc;
863 u64 map;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400864
865 map = pci_map_single(skge->hw->pdev, skb->data, bufsize,
866 PCI_DMA_FROMDEVICE);
867
868 rd->dma_lo = map;
869 rd->dma_hi = map >> 32;
870 e->skb = skb;
871 rd->csum1_start = ETH_HLEN;
872 rd->csum2_start = ETH_HLEN;
873 rd->csum1 = 0;
874 rd->csum2 = 0;
875
876 wmb();
877
878 rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | bufsize;
879 pci_unmap_addr_set(e, mapaddr, map);
880 pci_unmap_len_set(e, maplen, bufsize);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400881}
882
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700883/* Resume receiving using existing skb,
884 * Note: DMA address is not changed by chip.
885 * MTU not changed while receiver active.
886 */
Stephen Hemminger5a011442006-03-23 11:07:25 -0800887static inline void skge_rx_reuse(struct skge_element *e, unsigned int size)
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700888{
889 struct skge_rx_desc *rd = e->desc;
890
891 rd->csum2 = 0;
892 rd->csum2_start = ETH_HLEN;
893
894 wmb();
895
896 rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | size;
897}
898
899
900/* Free all buffers in receive ring, assumes receiver stopped */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400901static void skge_rx_clean(struct skge_port *skge)
902{
903 struct skge_hw *hw = skge->hw;
904 struct skge_ring *ring = &skge->rx_ring;
905 struct skge_element *e;
906
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700907 e = ring->start;
908 do {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400909 struct skge_rx_desc *rd = e->desc;
910 rd->control = 0;
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700911 if (e->skb) {
912 pci_unmap_single(hw->pdev,
913 pci_unmap_addr(e, mapaddr),
914 pci_unmap_len(e, maplen),
915 PCI_DMA_FROMDEVICE);
916 dev_kfree_skb(e->skb);
917 e->skb = NULL;
918 }
919 } while ((e = e->next) != ring->start);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400920}
921
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700922
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400923/* Allocate buffers for receive ring
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700924 * For receive: to_clean is next received frame.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400925 */
Stephen Hemmingerc54f9762006-09-01 15:53:47 -0700926static int skge_rx_fill(struct net_device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400927{
Stephen Hemmingerc54f9762006-09-01 15:53:47 -0700928 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400929 struct skge_ring *ring = &skge->rx_ring;
930 struct skge_element *e;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400931
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700932 e = ring->start;
933 do {
Stephen Hemminger383181a2005-09-19 15:37:16 -0700934 struct sk_buff *skb;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400935
Stephen Hemmingerc54f9762006-09-01 15:53:47 -0700936 skb = __netdev_alloc_skb(dev, skge->rx_buf_size + NET_IP_ALIGN,
937 GFP_KERNEL);
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700938 if (!skb)
939 return -ENOMEM;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400940
Stephen Hemminger383181a2005-09-19 15:37:16 -0700941 skb_reserve(skb, NET_IP_ALIGN);
942 skge_rx_setup(skge, e, skb, skge->rx_buf_size);
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700943 } while ( (e = e->next) != ring->start);
944
945 ring->to_clean = ring->start;
946 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400947}
948
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700949static const char *skge_pause(enum pause_status status)
950{
951 switch(status) {
952 case FLOW_STAT_NONE:
953 return "none";
954 case FLOW_STAT_REM_SEND:
955 return "rx only";
956 case FLOW_STAT_LOC_SEND:
957 return "tx_only";
958 case FLOW_STAT_SYMMETRIC: /* Both station may send PAUSE */
959 return "both";
960 default:
961 return "indeterminated";
962 }
963}
964
965
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400966static void skge_link_up(struct skge_port *skge)
967{
Stephen Hemminger46a60f22005-09-09 12:54:56 -0700968 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG),
Stephen Hemminger54cfb5a2005-08-16 14:01:05 -0700969 LED_BLK_OFF|LED_SYNC_OFF|LED_ON);
970
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400971 netif_carrier_on(skge->netdev);
Stephen Hemminger29b4e882006-03-23 11:07:28 -0800972 netif_wake_queue(skge->netdev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400973
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700974 if (netif_msg_link(skge)) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400975 printk(KERN_INFO PFX
976 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
977 skge->netdev->name, skge->speed,
978 skge->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700979 skge_pause(skge->flow_status));
980 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400981}
982
983static void skge_link_down(struct skge_port *skge)
984{
Stephen Hemminger54cfb5a2005-08-16 14:01:05 -0700985 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400986 netif_carrier_off(skge->netdev);
987 netif_stop_queue(skge->netdev);
988
989 if (netif_msg_link(skge))
990 printk(KERN_INFO PFX "%s: Link is down.\n", skge->netdev->name);
991}
992
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -0700993
994static void xm_link_down(struct skge_hw *hw, int port)
995{
996 struct net_device *dev = hw->dev[port];
997 struct skge_port *skge = netdev_priv(dev);
998 u16 cmd, msk;
999
1000 if (hw->phy_type == SK_PHY_XMAC) {
1001 msk = xm_read16(hw, port, XM_IMSK);
1002 msk |= XM_IS_INP_ASS | XM_IS_LIPA_RC | XM_IS_RX_PAGE | XM_IS_AND;
1003 xm_write16(hw, port, XM_IMSK, msk);
1004 }
1005
1006 cmd = xm_read16(hw, port, XM_MMU_CMD);
1007 cmd &= ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX);
1008 xm_write16(hw, port, XM_MMU_CMD, cmd);
1009 /* dummy read to ensure writing */
1010 (void) xm_read16(hw, port, XM_MMU_CMD);
1011
1012 if (netif_carrier_ok(dev))
1013 skge_link_down(skge);
1014}
1015
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001016static int __xm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001017{
1018 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001019
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001020 xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
Stephen Hemminger07811912006-02-22 10:28:34 -08001021 *val = xm_read16(hw, port, XM_PHY_DATA);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001022
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001023 if (hw->phy_type == SK_PHY_XMAC)
1024 goto ready;
1025
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001026 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001027 if (xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_RDY)
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001028 goto ready;
Stephen Hemminger07811912006-02-22 10:28:34 -08001029 udelay(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001030 }
1031
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001032 return -ETIMEDOUT;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001033 ready:
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001034 *val = xm_read16(hw, port, XM_PHY_DATA);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001035
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001036 return 0;
1037}
1038
1039static u16 xm_phy_read(struct skge_hw *hw, int port, u16 reg)
1040{
1041 u16 v = 0;
1042 if (__xm_phy_read(hw, port, reg, &v))
1043 printk(KERN_WARNING PFX "%s: phy read timed out\n",
1044 hw->dev[port]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001045 return v;
1046}
1047
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001048static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001049{
1050 int i;
1051
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001052 xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001053 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001054 if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001055 goto ready;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001056 udelay(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001057 }
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001058 return -EIO;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001059
1060 ready:
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001061 xm_write16(hw, port, XM_PHY_DATA, val);
Stephen Hemminger07811912006-02-22 10:28:34 -08001062 for (i = 0; i < PHY_RETRIES; i++) {
1063 if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
1064 return 0;
1065 udelay(1);
1066 }
1067 return -ETIMEDOUT;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001068}
1069
1070static void genesis_init(struct skge_hw *hw)
1071{
1072 /* set blink source counter */
1073 skge_write32(hw, B2_BSC_INI, (SK_BLK_DUR * SK_FACT_53) / 100);
1074 skge_write8(hw, B2_BSC_CTRL, BSC_START);
1075
1076 /* configure mac arbiter */
1077 skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
1078
1079 /* configure mac arbiter timeout values */
1080 skge_write8(hw, B3_MA_TOINI_RX1, SK_MAC_TO_53);
1081 skge_write8(hw, B3_MA_TOINI_RX2, SK_MAC_TO_53);
1082 skge_write8(hw, B3_MA_TOINI_TX1, SK_MAC_TO_53);
1083 skge_write8(hw, B3_MA_TOINI_TX2, SK_MAC_TO_53);
1084
1085 skge_write8(hw, B3_MA_RCINI_RX1, 0);
1086 skge_write8(hw, B3_MA_RCINI_RX2, 0);
1087 skge_write8(hw, B3_MA_RCINI_TX1, 0);
1088 skge_write8(hw, B3_MA_RCINI_TX2, 0);
1089
1090 /* configure packet arbiter timeout */
1091 skge_write16(hw, B3_PA_CTRL, PA_RST_CLR);
1092 skge_write16(hw, B3_PA_TOINI_RX1, SK_PKT_TO_MAX);
1093 skge_write16(hw, B3_PA_TOINI_TX1, SK_PKT_TO_MAX);
1094 skge_write16(hw, B3_PA_TOINI_RX2, SK_PKT_TO_MAX);
1095 skge_write16(hw, B3_PA_TOINI_TX2, SK_PKT_TO_MAX);
1096}
1097
1098static void genesis_reset(struct skge_hw *hw, int port)
1099{
Stephen Hemminger45bada62005-06-27 11:33:12 -07001100 const u8 zero[8] = { 0 };
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001101
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001102 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
1103
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001104 /* reset the statistics module */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001105 xm_write32(hw, port, XM_GP_PORT, XM_GP_RES_STAT);
1106 xm_write16(hw, port, XM_IMSK, 0xffff); /* disable XMAC IRQs */
1107 xm_write32(hw, port, XM_MODE, 0); /* clear Mode Reg */
1108 xm_write16(hw, port, XM_TX_CMD, 0); /* reset TX CMD Reg */
1109 xm_write16(hw, port, XM_RX_CMD, 0); /* reset RX CMD Reg */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001110
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001111 /* disable Broadcom PHY IRQ */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001112 if (hw->phy_type == SK_PHY_BCOM)
1113 xm_write16(hw, port, PHY_BCOM_INT_MASK, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001114
Stephen Hemminger45bada62005-06-27 11:33:12 -07001115 xm_outhash(hw, port, XM_HSM, zero);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001116}
1117
1118
Stephen Hemminger45bada62005-06-27 11:33:12 -07001119/* Convert mode to MII values */
1120static const u16 phy_pause_map[] = {
1121 [FLOW_MODE_NONE] = 0,
1122 [FLOW_MODE_LOC_SEND] = PHY_AN_PAUSE_ASYM,
1123 [FLOW_MODE_SYMMETRIC] = PHY_AN_PAUSE_CAP,
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001124 [FLOW_MODE_SYM_OR_REM] = PHY_AN_PAUSE_CAP | PHY_AN_PAUSE_ASYM,
Stephen Hemminger45bada62005-06-27 11:33:12 -07001125};
1126
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001127/* special defines for FIBER (88E1011S only) */
1128static const u16 fiber_pause_map[] = {
1129 [FLOW_MODE_NONE] = PHY_X_P_NO_PAUSE,
1130 [FLOW_MODE_LOC_SEND] = PHY_X_P_ASYM_MD,
1131 [FLOW_MODE_SYMMETRIC] = PHY_X_P_SYM_MD,
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001132 [FLOW_MODE_SYM_OR_REM] = PHY_X_P_BOTH_MD,
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001133};
1134
Stephen Hemminger45bada62005-06-27 11:33:12 -07001135
1136/* Check status of Broadcom phy link */
1137static void bcom_check_link(struct skge_hw *hw, int port)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001138{
Stephen Hemminger45bada62005-06-27 11:33:12 -07001139 struct net_device *dev = hw->dev[port];
1140 struct skge_port *skge = netdev_priv(dev);
1141 u16 status;
1142
1143 /* read twice because of latch */
1144 (void) xm_phy_read(hw, port, PHY_BCOM_STAT);
1145 status = xm_phy_read(hw, port, PHY_BCOM_STAT);
1146
Stephen Hemminger45bada62005-06-27 11:33:12 -07001147 if ((status & PHY_ST_LSYNC) == 0) {
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001148 xm_link_down(hw, port);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001149 return;
1150 }
Stephen Hemminger45bada62005-06-27 11:33:12 -07001151
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001152 if (skge->autoneg == AUTONEG_ENABLE) {
1153 u16 lpa, aux;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001154
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001155 if (!(status & PHY_ST_AN_OVER))
1156 return;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001157
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001158 lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
1159 if (lpa & PHY_B_AN_RF) {
1160 printk(KERN_NOTICE PFX "%s: remote fault\n",
1161 dev->name);
1162 return;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001163 }
1164
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001165 aux = xm_phy_read(hw, port, PHY_BCOM_AUX_STAT);
1166
1167 /* Check Duplex mismatch */
1168 switch (aux & PHY_B_AS_AN_RES_MSK) {
1169 case PHY_B_RES_1000FD:
1170 skge->duplex = DUPLEX_FULL;
1171 break;
1172 case PHY_B_RES_1000HD:
1173 skge->duplex = DUPLEX_HALF;
1174 break;
1175 default:
1176 printk(KERN_NOTICE PFX "%s: duplex mismatch\n",
1177 dev->name);
1178 return;
1179 }
1180
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001181 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
1182 switch (aux & PHY_B_AS_PAUSE_MSK) {
1183 case PHY_B_AS_PAUSE_MSK:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001184 skge->flow_status = FLOW_STAT_SYMMETRIC;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001185 break;
1186 case PHY_B_AS_PRR:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001187 skge->flow_status = FLOW_STAT_REM_SEND;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001188 break;
1189 case PHY_B_AS_PRT:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001190 skge->flow_status = FLOW_STAT_LOC_SEND;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001191 break;
1192 default:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001193 skge->flow_status = FLOW_STAT_NONE;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001194 }
1195 skge->speed = SPEED_1000;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001196 }
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001197
1198 if (!netif_carrier_ok(dev))
1199 genesis_link_up(skge);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001200}
1201
1202/* Broadcom 5400 only supports giagabit! SysKonnect did not put an additional
1203 * Phy on for 100 or 10Mbit operation
1204 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001205static void bcom_phy_init(struct skge_port *skge)
Stephen Hemminger45bada62005-06-27 11:33:12 -07001206{
1207 struct skge_hw *hw = skge->hw;
1208 int port = skge->port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001209 int i;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001210 u16 id1, r, ext, ctl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001211
1212 /* magic workaround patterns for Broadcom */
1213 static const struct {
1214 u16 reg;
1215 u16 val;
1216 } A1hack[] = {
1217 { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1104 },
1218 { 0x17, 0x0013 }, { 0x15, 0x0404 }, { 0x17, 0x8006 },
1219 { 0x15, 0x0132 }, { 0x17, 0x8006 }, { 0x15, 0x0232 },
1220 { 0x17, 0x800D }, { 0x15, 0x000F }, { 0x18, 0x0420 },
1221 }, C0hack[] = {
1222 { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1204 },
1223 { 0x17, 0x0013 }, { 0x15, 0x0A04 }, { 0x18, 0x0420 },
1224 };
1225
Stephen Hemminger45bada62005-06-27 11:33:12 -07001226 /* read Id from external PHY (all have the same address) */
1227 id1 = xm_phy_read(hw, port, PHY_XMAC_ID1);
1228
1229 /* Optimize MDIO transfer by suppressing preamble. */
1230 r = xm_read16(hw, port, XM_MMU_CMD);
1231 r |= XM_MMU_NO_PRE;
1232 xm_write16(hw, port, XM_MMU_CMD,r);
1233
Stephen Hemminger2c668512005-07-22 16:26:07 -07001234 switch (id1) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07001235 case PHY_BCOM_ID1_C0:
1236 /*
1237 * Workaround BCOM Errata for the C0 type.
1238 * Write magic patterns to reserved registers.
1239 */
1240 for (i = 0; i < ARRAY_SIZE(C0hack); i++)
1241 xm_phy_write(hw, port,
1242 C0hack[i].reg, C0hack[i].val);
1243
1244 break;
1245 case PHY_BCOM_ID1_A1:
1246 /*
1247 * Workaround BCOM Errata for the A1 type.
1248 * Write magic patterns to reserved registers.
1249 */
1250 for (i = 0; i < ARRAY_SIZE(A1hack); i++)
1251 xm_phy_write(hw, port,
1252 A1hack[i].reg, A1hack[i].val);
1253 break;
1254 }
1255
1256 /*
1257 * Workaround BCOM Errata (#10523) for all BCom PHYs.
1258 * Disable Power Management after reset.
1259 */
1260 r = xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL);
1261 r |= PHY_B_AC_DIS_PM;
1262 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL, r);
1263
1264 /* Dummy read */
1265 xm_read16(hw, port, XM_ISRC);
1266
1267 ext = PHY_B_PEC_EN_LTR; /* enable tx led */
1268 ctl = PHY_CT_SP1000; /* always 1000mbit */
1269
1270 if (skge->autoneg == AUTONEG_ENABLE) {
1271 /*
1272 * Workaround BCOM Errata #1 for the C5 type.
1273 * 1000Base-T Link Acquisition Failure in Slave Mode
1274 * Set Repeater/DTE bit 10 of the 1000Base-T Control Register
1275 */
1276 u16 adv = PHY_B_1000C_RD;
1277 if (skge->advertising & ADVERTISED_1000baseT_Half)
1278 adv |= PHY_B_1000C_AHD;
1279 if (skge->advertising & ADVERTISED_1000baseT_Full)
1280 adv |= PHY_B_1000C_AFD;
1281 xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, adv);
1282
1283 ctl |= PHY_CT_ANE | PHY_CT_RE_CFG;
1284 } else {
1285 if (skge->duplex == DUPLEX_FULL)
1286 ctl |= PHY_CT_DUP_MD;
1287 /* Force to slave */
1288 xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, PHY_B_1000C_MSE);
1289 }
1290
1291 /* Set autonegotiation pause parameters */
1292 xm_phy_write(hw, port, PHY_BCOM_AUNE_ADV,
1293 phy_pause_map[skge->flow_control] | PHY_AN_CSMA);
1294
1295 /* Handle Jumbo frames */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001296 if (hw->dev[port]->mtu > ETH_DATA_LEN) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07001297 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
1298 PHY_B_AC_TX_TST | PHY_B_AC_LONG_PACK);
1299
1300 ext |= PHY_B_PEC_HIGH_LA;
1301
1302 }
1303
1304 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, ext);
1305 xm_phy_write(hw, port, PHY_BCOM_CTRL, ctl);
1306
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001307 /* Use link status change interrupt */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001308 xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001309}
Stephen Hemminger45bada62005-06-27 11:33:12 -07001310
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001311static void xm_phy_init(struct skge_port *skge)
1312{
1313 struct skge_hw *hw = skge->hw;
1314 int port = skge->port;
1315 u16 ctrl = 0;
1316
1317 if (skge->autoneg == AUTONEG_ENABLE) {
1318 if (skge->advertising & ADVERTISED_1000baseT_Half)
1319 ctrl |= PHY_X_AN_HD;
1320 if (skge->advertising & ADVERTISED_1000baseT_Full)
1321 ctrl |= PHY_X_AN_FD;
1322
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001323 ctrl |= fiber_pause_map[skge->flow_control];
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001324
1325 xm_phy_write(hw, port, PHY_XMAC_AUNE_ADV, ctrl);
1326
1327 /* Restart Auto-negotiation */
1328 ctrl = PHY_CT_ANE | PHY_CT_RE_CFG;
1329 } else {
1330 /* Set DuplexMode in Config register */
1331 if (skge->duplex == DUPLEX_FULL)
1332 ctrl |= PHY_CT_DUP_MD;
1333 /*
1334 * Do NOT enable Auto-negotiation here. This would hold
1335 * the link down because no IDLEs are transmitted
1336 */
1337 }
1338
1339 xm_phy_write(hw, port, PHY_XMAC_CTRL, ctrl);
1340
1341 /* Poll PHY for status changes */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001342 mod_timer(&skge->link_timer, jiffies + LINK_HZ);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001343}
1344
1345static void xm_check_link(struct net_device *dev)
1346{
1347 struct skge_port *skge = netdev_priv(dev);
1348 struct skge_hw *hw = skge->hw;
1349 int port = skge->port;
1350 u16 status;
1351
1352 /* read twice because of latch */
1353 (void) xm_phy_read(hw, port, PHY_XMAC_STAT);
1354 status = xm_phy_read(hw, port, PHY_XMAC_STAT);
1355
1356 if ((status & PHY_ST_LSYNC) == 0) {
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001357 xm_link_down(hw, port);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001358 return;
1359 }
1360
1361 if (skge->autoneg == AUTONEG_ENABLE) {
1362 u16 lpa, res;
1363
1364 if (!(status & PHY_ST_AN_OVER))
1365 return;
1366
1367 lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
1368 if (lpa & PHY_B_AN_RF) {
1369 printk(KERN_NOTICE PFX "%s: remote fault\n",
1370 dev->name);
1371 return;
1372 }
1373
1374 res = xm_phy_read(hw, port, PHY_XMAC_RES_ABI);
1375
1376 /* Check Duplex mismatch */
1377 switch (res & (PHY_X_RS_HD | PHY_X_RS_FD)) {
1378 case PHY_X_RS_FD:
1379 skge->duplex = DUPLEX_FULL;
1380 break;
1381 case PHY_X_RS_HD:
1382 skge->duplex = DUPLEX_HALF;
1383 break;
1384 default:
1385 printk(KERN_NOTICE PFX "%s: duplex mismatch\n",
1386 dev->name);
1387 return;
1388 }
1389
1390 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001391 if ((skge->flow_control == FLOW_MODE_SYMMETRIC ||
1392 skge->flow_control == FLOW_MODE_SYM_OR_REM) &&
1393 (lpa & PHY_X_P_SYM_MD))
1394 skge->flow_status = FLOW_STAT_SYMMETRIC;
1395 else if (skge->flow_control == FLOW_MODE_SYM_OR_REM &&
1396 (lpa & PHY_X_RS_PAUSE) == PHY_X_P_ASYM_MD)
1397 /* Enable PAUSE receive, disable PAUSE transmit */
1398 skge->flow_status = FLOW_STAT_REM_SEND;
1399 else if (skge->flow_control == FLOW_MODE_LOC_SEND &&
1400 (lpa & PHY_X_RS_PAUSE) == PHY_X_P_BOTH_MD)
1401 /* Disable PAUSE receive, enable PAUSE transmit */
1402 skge->flow_status = FLOW_STAT_LOC_SEND;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001403 else
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001404 skge->flow_status = FLOW_STAT_NONE;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001405
1406 skge->speed = SPEED_1000;
1407 }
1408
1409 if (!netif_carrier_ok(dev))
1410 genesis_link_up(skge);
1411}
1412
1413/* Poll to check for link coming up.
1414 * Since internal PHY is wired to a level triggered pin, can't
1415 * get an interrupt when carrier is detected.
1416 */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001417static void xm_link_timer(unsigned long arg)
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001418{
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001419 struct skge_port *skge = (struct skge_port *) arg;
David Howellsc4028952006-11-22 14:57:56 +00001420 struct net_device *dev = skge->netdev;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001421 struct skge_hw *hw = skge->hw;
1422 int port = skge->port;
1423
1424 if (!netif_running(dev))
1425 return;
1426
1427 if (netif_carrier_ok(dev)) {
1428 xm_read16(hw, port, XM_ISRC);
1429 if (!(xm_read16(hw, port, XM_ISRC) & XM_IS_INP_ASS))
1430 goto nochange;
1431 } else {
1432 if (xm_read32(hw, port, XM_GP_PORT) & XM_GP_INP_ASS)
1433 goto nochange;
1434 xm_read16(hw, port, XM_ISRC);
1435 if (xm_read16(hw, port, XM_ISRC) & XM_IS_INP_ASS)
1436 goto nochange;
1437 }
1438
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001439 spin_lock(&hw->phy_lock);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001440 xm_check_link(dev);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001441 spin_unlock(&hw->phy_lock);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001442
1443nochange:
Stephen Hemminger208491d82007-02-16 15:37:39 -08001444 if (netif_running(dev))
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001445 mod_timer(&skge->link_timer, jiffies + LINK_HZ);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001446}
1447
1448static void genesis_mac_init(struct skge_hw *hw, int port)
1449{
1450 struct net_device *dev = hw->dev[port];
1451 struct skge_port *skge = netdev_priv(dev);
1452 int jumbo = hw->dev[port]->mtu > ETH_DATA_LEN;
1453 int i;
1454 u32 r;
1455 const u8 zero[6] = { 0 };
1456
Stephen Hemminger07811912006-02-22 10:28:34 -08001457 for (i = 0; i < 10; i++) {
1458 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
1459 MFF_SET_MAC_RST);
1460 if (skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST)
1461 goto reset_ok;
1462 udelay(1);
1463 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001464
Stephen Hemminger07811912006-02-22 10:28:34 -08001465 printk(KERN_WARNING PFX "%s: genesis reset failed\n", dev->name);
1466
1467 reset_ok:
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001468 /* Unreset the XMAC. */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001469 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001470
1471 /*
1472 * Perform additional initialization for external PHYs,
1473 * namely for the 1000baseTX cards that use the XMAC's
1474 * GMII mode.
1475 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001476 if (hw->phy_type != SK_PHY_XMAC) {
1477 /* Take external Phy out of reset */
1478 r = skge_read32(hw, B2_GP_IO);
1479 if (port == 0)
1480 r |= GP_DIR_0|GP_IO_0;
1481 else
1482 r |= GP_DIR_2|GP_IO_2;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001483
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001484 skge_write32(hw, B2_GP_IO, r);
1485
1486 /* Enable GMII interface */
1487 xm_write16(hw, port, XM_HW_CFG, XM_HW_GMII_MD);
1488 }
Stephen Hemminger07811912006-02-22 10:28:34 -08001489
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001490
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001491 switch(hw->phy_type) {
1492 case SK_PHY_XMAC:
1493 xm_phy_init(skge);
1494 break;
1495 case SK_PHY_BCOM:
1496 bcom_phy_init(skge);
1497 bcom_check_link(hw, port);
1498 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001499
Stephen Hemminger45bada62005-06-27 11:33:12 -07001500 /* Set Station Address */
1501 xm_outaddr(hw, port, XM_SA, dev->dev_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001502
Stephen Hemminger45bada62005-06-27 11:33:12 -07001503 /* We don't use match addresses so clear */
1504 for (i = 1; i < 16; i++)
1505 xm_outaddr(hw, port, XM_EXM(i), zero);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001506
Stephen Hemminger07811912006-02-22 10:28:34 -08001507 /* Clear MIB counters */
1508 xm_write16(hw, port, XM_STAT_CMD,
1509 XM_SC_CLR_RXC | XM_SC_CLR_TXC);
1510 /* Clear two times according to Errata #3 */
1511 xm_write16(hw, port, XM_STAT_CMD,
1512 XM_SC_CLR_RXC | XM_SC_CLR_TXC);
1513
Stephen Hemminger45bada62005-06-27 11:33:12 -07001514 /* configure Rx High Water Mark (XM_RX_HI_WM) */
1515 xm_write16(hw, port, XM_RX_HI_WM, 1450);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001516
1517 /* We don't need the FCS appended to the packet. */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001518 r = XM_RX_LENERR_OK | XM_RX_STRIP_FCS;
1519 if (jumbo)
1520 r |= XM_RX_BIG_PK_OK;
1521
1522 if (skge->duplex == DUPLEX_HALF) {
1523 /*
1524 * If in manual half duplex mode the other side might be in
1525 * full duplex mode, so ignore if a carrier extension is not seen
1526 * on frames received
1527 */
1528 r |= XM_RX_DIS_CEXT;
1529 }
1530 xm_write16(hw, port, XM_RX_CMD, r);
1531
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001532
1533 /* We want short frames padded to 60 bytes. */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001534 xm_write16(hw, port, XM_TX_CMD, XM_TX_AUTO_PAD);
1535
1536 /*
1537 * Bump up the transmit threshold. This helps hold off transmit
1538 * underruns when we're blasting traffic from both ports at once.
1539 */
1540 xm_write16(hw, port, XM_TX_THR, 512);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001541
1542 /*
1543 * Enable the reception of all error frames. This is is
1544 * a necessary evil due to the design of the XMAC. The
1545 * XMAC's receive FIFO is only 8K in size, however jumbo
1546 * frames can be up to 9000 bytes in length. When bad
1547 * frame filtering is enabled, the XMAC's RX FIFO operates
1548 * in 'store and forward' mode. For this to work, the
1549 * entire frame has to fit into the FIFO, but that means
1550 * that jumbo frames larger than 8192 bytes will be
1551 * truncated. Disabling all bad frame filtering causes
1552 * the RX FIFO to operate in streaming mode, in which
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001553 * case the XMAC will start transferring frames out of the
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001554 * RX FIFO as soon as the FIFO threshold is reached.
1555 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001556 xm_write32(hw, port, XM_MODE, XM_DEF_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001557
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001558
1559 /*
Stephen Hemminger45bada62005-06-27 11:33:12 -07001560 * Initialize the Receive Counter Event Mask (XM_RX_EV_MSK)
1561 * - Enable all bits excepting 'Octets Rx OK Low CntOv'
1562 * and 'Octets Rx OK Hi Cnt Ov'.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001563 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001564 xm_write32(hw, port, XM_RX_EV_MSK, XMR_DEF_MSK);
1565
1566 /*
1567 * Initialize the Transmit Counter Event Mask (XM_TX_EV_MSK)
1568 * - Enable all bits excepting 'Octets Tx OK Low CntOv'
1569 * and 'Octets Tx OK Hi Cnt Ov'.
1570 */
1571 xm_write32(hw, port, XM_TX_EV_MSK, XMT_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001572
1573 /* Configure MAC arbiter */
1574 skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
1575
1576 /* configure timeout values */
1577 skge_write8(hw, B3_MA_TOINI_RX1, 72);
1578 skge_write8(hw, B3_MA_TOINI_RX2, 72);
1579 skge_write8(hw, B3_MA_TOINI_TX1, 72);
1580 skge_write8(hw, B3_MA_TOINI_TX2, 72);
1581
1582 skge_write8(hw, B3_MA_RCINI_RX1, 0);
1583 skge_write8(hw, B3_MA_RCINI_RX2, 0);
1584 skge_write8(hw, B3_MA_RCINI_TX1, 0);
1585 skge_write8(hw, B3_MA_RCINI_TX2, 0);
1586
1587 /* Configure Rx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001588 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_CLR);
1589 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_TIM_PAT);
1590 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_ENA_OP_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001591
1592 /* Configure Tx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001593 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_CLR);
1594 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_TX_CTRL_DEF);
1595 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_ENA_OP_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001596
Stephen Hemminger45bada62005-06-27 11:33:12 -07001597 if (jumbo) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001598 /* Enable frame flushing if jumbo frames used */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001599 skge_write16(hw, SK_REG(port,RX_MFF_CTRL1), MFF_ENA_FLUSH);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001600 } else {
1601 /* enable timeout timers if normal frames */
1602 skge_write16(hw, B3_PA_CTRL,
Stephen Hemminger45bada62005-06-27 11:33:12 -07001603 (port == 0) ? PA_ENA_TO_TX1 : PA_ENA_TO_TX2);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001604 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001605}
1606
1607static void genesis_stop(struct skge_port *skge)
1608{
1609 struct skge_hw *hw = skge->hw;
1610 int port = skge->port;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001611 u32 reg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001612
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001613 genesis_reset(hw, port);
1614
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001615 /* Clear Tx packet arbiter timeout IRQ */
1616 skge_write16(hw, B3_PA_CTRL,
1617 port == 0 ? PA_CLR_TO_TX1 : PA_CLR_TO_TX2);
1618
1619 /*
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001620 * If the transfer sticks at the MAC the STOP command will not
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001621 * terminate if we don't flush the XMAC's transmit FIFO !
1622 */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001623 xm_write32(hw, port, XM_MODE,
1624 xm_read32(hw, port, XM_MODE)|XM_MD_FTF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001625
1626
1627 /* Reset the MAC */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001628 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_SET_MAC_RST);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001629
1630 /* For external PHYs there must be special handling */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001631 if (hw->phy_type != SK_PHY_XMAC) {
1632 reg = skge_read32(hw, B2_GP_IO);
1633 if (port == 0) {
1634 reg |= GP_DIR_0;
1635 reg &= ~GP_IO_0;
1636 } else {
1637 reg |= GP_DIR_2;
1638 reg &= ~GP_IO_2;
1639 }
1640 skge_write32(hw, B2_GP_IO, reg);
1641 skge_read32(hw, B2_GP_IO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001642 }
1643
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001644 xm_write16(hw, port, XM_MMU_CMD,
1645 xm_read16(hw, port, XM_MMU_CMD)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001646 & ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX));
1647
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001648 xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001649}
1650
1651
1652static void genesis_get_stats(struct skge_port *skge, u64 *data)
1653{
1654 struct skge_hw *hw = skge->hw;
1655 int port = skge->port;
1656 int i;
1657 unsigned long timeout = jiffies + HZ;
1658
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001659 xm_write16(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001660 XM_STAT_CMD, XM_SC_SNP_TXC | XM_SC_SNP_RXC);
1661
1662 /* wait for update to complete */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001663 while (xm_read16(hw, port, XM_STAT_CMD)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001664 & (XM_SC_SNP_TXC | XM_SC_SNP_RXC)) {
1665 if (time_after(jiffies, timeout))
1666 break;
1667 udelay(10);
1668 }
1669
1670 /* special case for 64 bit octet counter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001671 data[0] = (u64) xm_read32(hw, port, XM_TXO_OK_HI) << 32
1672 | xm_read32(hw, port, XM_TXO_OK_LO);
1673 data[1] = (u64) xm_read32(hw, port, XM_RXO_OK_HI) << 32
1674 | xm_read32(hw, port, XM_RXO_OK_LO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001675
1676 for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001677 data[i] = xm_read32(hw, port, skge_stats[i].xmac_offset);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001678}
1679
1680static void genesis_mac_intr(struct skge_hw *hw, int port)
1681{
1682 struct skge_port *skge = netdev_priv(hw->dev[port]);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001683 u16 status = xm_read16(hw, port, XM_ISRC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001684
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001685 if (netif_msg_intr(skge))
1686 printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
1687 skge->netdev->name, status);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001688
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001689 if (hw->phy_type == SK_PHY_XMAC &&
1690 (status & (XM_IS_INP_ASS | XM_IS_LIPA_RC)))
1691 xm_link_down(hw, port);
1692
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001693 if (status & XM_IS_TXF_UR) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001694 xm_write32(hw, port, XM_MODE, XM_MD_FTF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001695 ++skge->net_stats.tx_fifo_errors;
1696 }
1697 if (status & XM_IS_RXF_OV) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001698 xm_write32(hw, port, XM_MODE, XM_MD_FRF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001699 ++skge->net_stats.rx_fifo_errors;
1700 }
1701}
1702
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001703static void genesis_link_up(struct skge_port *skge)
1704{
1705 struct skge_hw *hw = skge->hw;
1706 int port = skge->port;
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001707 u16 cmd, msk;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001708 u32 mode;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001709
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001710 cmd = xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001711
1712 /*
1713 * enabling pause frame reception is required for 1000BT
1714 * because the XMAC is not reset if the link is going down
1715 */
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001716 if (skge->flow_status == FLOW_STAT_NONE ||
1717 skge->flow_status == FLOW_STAT_LOC_SEND)
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001718 /* Disable Pause Frame Reception */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001719 cmd |= XM_MMU_IGN_PF;
1720 else
1721 /* Enable Pause Frame Reception */
1722 cmd &= ~XM_MMU_IGN_PF;
1723
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001724 xm_write16(hw, port, XM_MMU_CMD, cmd);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001725
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001726 mode = xm_read32(hw, port, XM_MODE);
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001727 if (skge->flow_status== FLOW_STAT_SYMMETRIC ||
1728 skge->flow_status == FLOW_STAT_LOC_SEND) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001729 /*
1730 * Configure Pause Frame Generation
1731 * Use internal and external Pause Frame Generation.
1732 * Sending pause frames is edge triggered.
1733 * Send a Pause frame with the maximum pause time if
1734 * internal oder external FIFO full condition occurs.
1735 * Send a zero pause time frame to re-start transmission.
1736 */
1737 /* XM_PAUSE_DA = '010000C28001' (default) */
1738 /* XM_MAC_PTIME = 0xffff (maximum) */
1739 /* remember this value is defined in big endian (!) */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001740 xm_write16(hw, port, XM_MAC_PTIME, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001741
1742 mode |= XM_PAUSE_MODE;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001743 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_PAUSE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001744 } else {
1745 /*
1746 * disable pause frame generation is required for 1000BT
1747 * because the XMAC is not reset if the link is going down
1748 */
1749 /* Disable Pause Mode in Mode Register */
1750 mode &= ~XM_PAUSE_MODE;
1751
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001752 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_DIS_PAUSE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001753 }
1754
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001755 xm_write32(hw, port, XM_MODE, mode);
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001756 msk = XM_DEF_MSK;
1757 if (hw->phy_type != SK_PHY_XMAC)
1758 msk |= XM_IS_INP_ASS; /* disable GP0 interrupt bit */
1759
1760 xm_write16(hw, port, XM_IMSK, msk);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001761 xm_read16(hw, port, XM_ISRC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001762
1763 /* get MMU Command Reg. */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001764 cmd = xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001765 if (hw->phy_type != SK_PHY_XMAC && skge->duplex == DUPLEX_FULL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001766 cmd |= XM_MMU_GMII_FD;
1767
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001768 /*
1769 * Workaround BCOM Errata (#10523) for all BCom Phys
1770 * Enable Power Management after link up
1771 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001772 if (hw->phy_type == SK_PHY_BCOM) {
1773 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
1774 xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL)
1775 & ~PHY_B_AC_DIS_PM);
1776 xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
1777 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001778
1779 /* enable Rx/Tx */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001780 xm_write16(hw, port, XM_MMU_CMD,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001781 cmd | XM_MMU_ENA_RX | XM_MMU_ENA_TX);
1782 skge_link_up(skge);
1783}
1784
1785
Stephen Hemminger45bada62005-06-27 11:33:12 -07001786static inline void bcom_phy_intr(struct skge_port *skge)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001787{
1788 struct skge_hw *hw = skge->hw;
1789 int port = skge->port;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001790 u16 isrc;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001791
Stephen Hemminger45bada62005-06-27 11:33:12 -07001792 isrc = xm_phy_read(hw, port, PHY_BCOM_INT_STAT);
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001793 if (netif_msg_intr(skge))
1794 printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x\n",
1795 skge->netdev->name, isrc);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001796
1797 if (isrc & PHY_B_IS_PSE)
1798 printk(KERN_ERR PFX "%s: uncorrectable pair swap error\n",
1799 hw->dev[port]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001800
1801 /* Workaround BCom Errata:
1802 * enable and disable loopback mode if "NO HCD" occurs.
1803 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001804 if (isrc & PHY_B_IS_NO_HDCL) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001805 u16 ctrl = xm_phy_read(hw, port, PHY_BCOM_CTRL);
1806 xm_phy_write(hw, port, PHY_BCOM_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001807 ctrl | PHY_CT_LOOP);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001808 xm_phy_write(hw, port, PHY_BCOM_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001809 ctrl & ~PHY_CT_LOOP);
1810 }
1811
Stephen Hemminger45bada62005-06-27 11:33:12 -07001812 if (isrc & (PHY_B_IS_AN_PR | PHY_B_IS_LST_CHANGE))
1813 bcom_check_link(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001814
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001815}
1816
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001817static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
1818{
1819 int i;
1820
1821 gma_write16(hw, port, GM_SMI_DATA, val);
1822 gma_write16(hw, port, GM_SMI_CTRL,
1823 GM_SMI_CT_PHY_AD(hw->phy_addr) | GM_SMI_CT_REG_AD(reg));
1824 for (i = 0; i < PHY_RETRIES; i++) {
1825 udelay(1);
1826
1827 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
1828 return 0;
1829 }
1830
1831 printk(KERN_WARNING PFX "%s: phy write timeout\n",
1832 hw->dev[port]->name);
1833 return -EIO;
1834}
1835
1836static int __gm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
1837{
1838 int i;
1839
1840 gma_write16(hw, port, GM_SMI_CTRL,
1841 GM_SMI_CT_PHY_AD(hw->phy_addr)
1842 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
1843
1844 for (i = 0; i < PHY_RETRIES; i++) {
1845 udelay(1);
1846 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
1847 goto ready;
1848 }
1849
1850 return -ETIMEDOUT;
1851 ready:
1852 *val = gma_read16(hw, port, GM_SMI_DATA);
1853 return 0;
1854}
1855
1856static u16 gm_phy_read(struct skge_hw *hw, int port, u16 reg)
1857{
1858 u16 v = 0;
1859 if (__gm_phy_read(hw, port, reg, &v))
1860 printk(KERN_WARNING PFX "%s: phy read timeout\n",
1861 hw->dev[port]->name);
1862 return v;
1863}
1864
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001865/* Marvell Phy Initialization */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001866static void yukon_init(struct skge_hw *hw, int port)
1867{
1868 struct skge_port *skge = netdev_priv(hw->dev[port]);
1869 u16 ctrl, ct1000, adv;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001870
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001871 if (skge->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001872 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001873
1874 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
1875 PHY_M_EC_MAC_S_MSK);
1876 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
1877
Stephen Hemmingerc506a502005-06-27 11:33:09 -07001878 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001879
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001880 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001881 }
1882
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001883 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001884 if (skge->autoneg == AUTONEG_DISABLE)
1885 ctrl &= ~PHY_CT_ANE;
1886
1887 ctrl |= PHY_CT_RESET;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001888 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001889
1890 ctrl = 0;
1891 ct1000 = 0;
Stephen Hemmingerb18f2092005-06-27 11:33:08 -07001892 adv = PHY_AN_CSMA;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001893
1894 if (skge->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07001895 if (hw->copper) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001896 if (skge->advertising & ADVERTISED_1000baseT_Full)
1897 ct1000 |= PHY_M_1000C_AFD;
1898 if (skge->advertising & ADVERTISED_1000baseT_Half)
1899 ct1000 |= PHY_M_1000C_AHD;
1900 if (skge->advertising & ADVERTISED_100baseT_Full)
1901 adv |= PHY_M_AN_100_FD;
1902 if (skge->advertising & ADVERTISED_100baseT_Half)
1903 adv |= PHY_M_AN_100_HD;
1904 if (skge->advertising & ADVERTISED_10baseT_Full)
1905 adv |= PHY_M_AN_10_FD;
1906 if (skge->advertising & ADVERTISED_10baseT_Half)
1907 adv |= PHY_M_AN_10_HD;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001908
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001909 /* Set Flow-control capabilities */
1910 adv |= phy_pause_map[skge->flow_control];
1911 } else {
1912 if (skge->advertising & ADVERTISED_1000baseT_Full)
1913 adv |= PHY_M_AN_1000X_AFD;
1914 if (skge->advertising & ADVERTISED_1000baseT_Half)
1915 adv |= PHY_M_AN_1000X_AHD;
1916
1917 adv |= fiber_pause_map[skge->flow_control];
1918 }
Stephen Hemminger45bada62005-06-27 11:33:12 -07001919
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001920 /* Restart Auto-negotiation */
1921 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
1922 } else {
1923 /* forced speed/duplex settings */
1924 ct1000 = PHY_M_1000C_MSE;
1925
1926 if (skge->duplex == DUPLEX_FULL)
1927 ctrl |= PHY_CT_DUP_MD;
1928
1929 switch (skge->speed) {
1930 case SPEED_1000:
1931 ctrl |= PHY_CT_SP1000;
1932 break;
1933 case SPEED_100:
1934 ctrl |= PHY_CT_SP100;
1935 break;
1936 }
1937
1938 ctrl |= PHY_CT_RESET;
1939 }
1940
Stephen Hemmingerc506a502005-06-27 11:33:09 -07001941 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001942
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001943 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
1944 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001945
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001946 /* Enable phy interrupt on autonegotiation complete (or link up) */
1947 if (skge->autoneg == AUTONEG_ENABLE)
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07001948 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001949 else
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07001950 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001951}
1952
1953static void yukon_reset(struct skge_hw *hw, int port)
1954{
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001955 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);/* disable PHY IRQs */
1956 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
1957 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
1958 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
1959 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001960
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001961 gma_write16(hw, port, GM_RX_CTRL,
1962 gma_read16(hw, port, GM_RX_CTRL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001963 | GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
1964}
1965
Stephen Hemmingerc8868612005-09-23 09:08:30 -07001966/* Apparently, early versions of Yukon-Lite had wrong chip_id? */
1967static int is_yukon_lite_a0(struct skge_hw *hw)
1968{
1969 u32 reg;
1970 int ret;
1971
1972 if (hw->chip_id != CHIP_ID_YUKON)
1973 return 0;
1974
1975 reg = skge_read32(hw, B2_FAR);
1976 skge_write8(hw, B2_FAR + 3, 0xff);
1977 ret = (skge_read8(hw, B2_FAR + 3) != 0);
1978 skge_write32(hw, B2_FAR, reg);
1979 return ret;
1980}
1981
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001982static void yukon_mac_init(struct skge_hw *hw, int port)
1983{
1984 struct skge_port *skge = netdev_priv(hw->dev[port]);
1985 int i;
1986 u32 reg;
1987 const u8 *addr = hw->dev[port]->dev_addr;
1988
1989 /* WA code for COMA mode -- set PHY reset */
1990 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001991 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
1992 reg = skge_read32(hw, B2_GP_IO);
1993 reg |= GP_DIR_9 | GP_IO_9;
1994 skge_write32(hw, B2_GP_IO, reg);
1995 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001996
1997 /* hard reset */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001998 skge_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1999 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002000
2001 /* WA code for COMA mode -- clear PHY reset */
2002 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002003 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
2004 reg = skge_read32(hw, B2_GP_IO);
2005 reg |= GP_DIR_9;
2006 reg &= ~GP_IO_9;
2007 skge_write32(hw, B2_GP_IO, reg);
2008 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002009
2010 /* Set hardware config mode */
2011 reg = GPC_INT_POL_HI | GPC_DIS_FC | GPC_DIS_SLEEP |
2012 GPC_ENA_XC | GPC_ANEG_ADV_ALL_M | GPC_ENA_PAUSE;
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07002013 reg |= hw->copper ? GPC_HWCFG_GMII_COP : GPC_HWCFG_GMII_FIB;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002014
2015 /* Clear GMC reset */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002016 skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_SET);
2017 skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_CLR);
2018 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON | GMC_RST_CLR);
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002019
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002020 if (skge->autoneg == AUTONEG_DISABLE) {
2021 reg = GM_GPCR_AU_ALL_DIS;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002022 gma_write16(hw, port, GM_GP_CTRL,
2023 gma_read16(hw, port, GM_GP_CTRL) | reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002024
2025 switch (skge->speed) {
2026 case SPEED_1000:
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002027 reg &= ~GM_GPCR_SPEED_100;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002028 reg |= GM_GPCR_SPEED_1000;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002029 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002030 case SPEED_100:
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002031 reg &= ~GM_GPCR_SPEED_1000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002032 reg |= GM_GPCR_SPEED_100;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002033 break;
2034 case SPEED_10:
2035 reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
2036 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002037 }
2038
2039 if (skge->duplex == DUPLEX_FULL)
2040 reg |= GM_GPCR_DUP_FULL;
2041 } else
2042 reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002043
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002044 switch (skge->flow_control) {
2045 case FLOW_MODE_NONE:
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002046 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002047 reg |= GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
2048 break;
2049 case FLOW_MODE_LOC_SEND:
2050 /* disable Rx flow-control */
2051 reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002052 break;
2053 case FLOW_MODE_SYMMETRIC:
2054 case FLOW_MODE_SYM_OR_REM:
2055 /* enable Tx & Rx flow-control */
2056 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002057 }
2058
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002059 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002060 skge_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002061
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002062 yukon_init(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002063
2064 /* MIB clear */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002065 reg = gma_read16(hw, port, GM_PHY_ADDR);
2066 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002067
2068 for (i = 0; i < GM_MIB_CNT_SIZE; i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002069 gma_read16(hw, port, GM_MIB_CNT_BASE + 8*i);
2070 gma_write16(hw, port, GM_PHY_ADDR, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002071
2072 /* transmit control */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002073 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002074
2075 /* receive control reg: unicast + multicast + no FCS */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002076 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002077 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
2078
2079 /* transmit flow control */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002080 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002081
2082 /* transmit parameter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002083 gma_write16(hw, port, GM_TX_PARAM,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002084 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
2085 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
2086 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF));
2087
2088 /* serial mode register */
2089 reg = GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
2090 if (hw->dev[port]->mtu > 1500)
2091 reg |= GM_SMOD_JUMBO_ENA;
2092
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002093 gma_write16(hw, port, GM_SERIAL_MODE, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002094
2095 /* physical address: used for pause frames */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002096 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002097 /* virtual address for data */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002098 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002099
2100 /* enable interrupt mask for counter overflows */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002101 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
2102 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
2103 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002104
2105 /* Initialize Mac Fifo */
2106
2107 /* Configure Rx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002108 skge_write16(hw, SK_REG(port, RX_GMF_FL_MSK), RX_FF_FL_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002109 reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemmingerc8868612005-09-23 09:08:30 -07002110
2111 /* disable Rx GMAC FIFO Flush for YUKON-Lite Rev. A0 only */
2112 if (is_yukon_lite_a0(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002113 reg &= ~GMF_RX_F_FL_ON;
Stephen Hemmingerc8868612005-09-23 09:08:30 -07002114
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002115 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
2116 skge_write16(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
Stephen Hemmingerc5923082005-08-16 14:01:02 -07002117 /*
2118 * because Pause Packet Truncation in GMAC is not working
2119 * we have to increase the Flush Threshold to 64 bytes
2120 * in order to flush pause packets in Rx FIFO on Yukon-1
2121 */
2122 skge_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002123
2124 /* Configure Tx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002125 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
2126 skge_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002127}
2128
Stephen Hemminger355ec572005-11-08 10:33:43 -08002129/* Go into power down mode */
2130static void yukon_suspend(struct skge_hw *hw, int port)
2131{
2132 u16 ctrl;
2133
2134 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
2135 ctrl |= PHY_M_PC_POL_R_DIS;
2136 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
2137
2138 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
2139 ctrl |= PHY_CT_RESET;
2140 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
2141
2142 /* switch IEEE compatible power down mode on */
2143 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
2144 ctrl |= PHY_CT_PDOWN;
2145 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
2146}
2147
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002148static void yukon_stop(struct skge_port *skge)
2149{
2150 struct skge_hw *hw = skge->hw;
2151 int port = skge->port;
2152
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002153 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
2154 yukon_reset(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002155
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002156 gma_write16(hw, port, GM_GP_CTRL,
2157 gma_read16(hw, port, GM_GP_CTRL)
Stephen Hemminger0eedf4a2005-07-22 16:26:04 -07002158 & ~(GM_GPCR_TX_ENA|GM_GPCR_RX_ENA));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002159 gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002160
Stephen Hemminger355ec572005-11-08 10:33:43 -08002161 yukon_suspend(hw, port);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002162
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002163 /* set GPHY Control reset */
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002164 skge_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
2165 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002166}
2167
2168static void yukon_get_stats(struct skge_port *skge, u64 *data)
2169{
2170 struct skge_hw *hw = skge->hw;
2171 int port = skge->port;
2172 int i;
2173
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002174 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
2175 | gma_read32(hw, port, GM_TXO_OK_LO);
2176 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
2177 | gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002178
2179 for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002180 data[i] = gma_read32(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002181 skge_stats[i].gma_offset);
2182}
2183
2184static void yukon_mac_intr(struct skge_hw *hw, int port)
2185{
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002186 struct net_device *dev = hw->dev[port];
2187 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002188 u8 status = skge_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002189
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002190 if (netif_msg_intr(skge))
2191 printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
2192 dev->name, status);
2193
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002194 if (status & GM_IS_RX_FF_OR) {
2195 ++skge->net_stats.rx_fifo_errors;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002196 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002197 }
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002198
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002199 if (status & GM_IS_TX_FF_UR) {
2200 ++skge->net_stats.tx_fifo_errors;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002201 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002202 }
2203
2204}
2205
2206static u16 yukon_speed(const struct skge_hw *hw, u16 aux)
2207{
Stephen Hemminger95566062005-06-27 11:33:02 -07002208 switch (aux & PHY_M_PS_SPEED_MSK) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002209 case PHY_M_PS_SPEED_1000:
2210 return SPEED_1000;
2211 case PHY_M_PS_SPEED_100:
2212 return SPEED_100;
2213 default:
2214 return SPEED_10;
2215 }
2216}
2217
2218static void yukon_link_up(struct skge_port *skge)
2219{
2220 struct skge_hw *hw = skge->hw;
2221 int port = skge->port;
2222 u16 reg;
2223
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002224 /* Enable Transmit FIFO Underrun */
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002225 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002226
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002227 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002228 if (skge->duplex == DUPLEX_FULL || skge->autoneg == AUTONEG_ENABLE)
2229 reg |= GM_GPCR_DUP_FULL;
2230
2231 /* enable Rx/Tx */
2232 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002233 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002234
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07002235 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002236 skge_link_up(skge);
2237}
2238
2239static void yukon_link_down(struct skge_port *skge)
2240{
2241 struct skge_hw *hw = skge->hw;
2242 int port = skge->port;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002243 u16 ctrl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002244
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002245 ctrl = gma_read16(hw, port, GM_GP_CTRL);
2246 ctrl &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
2247 gma_write16(hw, port, GM_GP_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002248
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002249 if (skge->flow_status == FLOW_STAT_REM_SEND) {
2250 ctrl = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
2251 ctrl |= PHY_M_AN_ASP;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002252 /* restore Asymmetric Pause bit */
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002253 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002254 }
2255
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002256 skge_link_down(skge);
2257
2258 yukon_init(hw, port);
2259}
2260
2261static void yukon_phy_intr(struct skge_port *skge)
2262{
2263 struct skge_hw *hw = skge->hw;
2264 int port = skge->port;
2265 const char *reason = NULL;
2266 u16 istatus, phystat;
2267
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002268 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2269 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002270
2271 if (netif_msg_intr(skge))
2272 printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x 0x%x\n",
2273 skge->netdev->name, istatus, phystat);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002274
2275 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002276 if (gm_phy_read(hw, port, PHY_MARV_AUNE_LP)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002277 & PHY_M_AN_RF) {
2278 reason = "remote fault";
2279 goto failed;
2280 }
2281
Stephen Hemmingerc506a502005-06-27 11:33:09 -07002282 if (gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002283 reason = "master/slave fault";
2284 goto failed;
2285 }
2286
2287 if (!(phystat & PHY_M_PS_SPDUP_RES)) {
2288 reason = "speed/duplex";
2289 goto failed;
2290 }
2291
2292 skge->duplex = (phystat & PHY_M_PS_FULL_DUP)
2293 ? DUPLEX_FULL : DUPLEX_HALF;
2294 skge->speed = yukon_speed(hw, phystat);
2295
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002296 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
2297 switch (phystat & PHY_M_PS_PAUSE_MSK) {
2298 case PHY_M_PS_PAUSE_MSK:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002299 skge->flow_status = FLOW_STAT_SYMMETRIC;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002300 break;
2301 case PHY_M_PS_RX_P_EN:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002302 skge->flow_status = FLOW_STAT_REM_SEND;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002303 break;
2304 case PHY_M_PS_TX_P_EN:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002305 skge->flow_status = FLOW_STAT_LOC_SEND;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002306 break;
2307 default:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002308 skge->flow_status = FLOW_STAT_NONE;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002309 }
2310
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002311 if (skge->flow_status == FLOW_STAT_NONE ||
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002312 (skge->speed < SPEED_1000 && skge->duplex == DUPLEX_HALF))
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002313 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002314 else
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002315 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002316 yukon_link_up(skge);
2317 return;
2318 }
2319
2320 if (istatus & PHY_M_IS_LSP_CHANGE)
2321 skge->speed = yukon_speed(hw, phystat);
2322
2323 if (istatus & PHY_M_IS_DUP_CHANGE)
2324 skge->duplex = (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2325 if (istatus & PHY_M_IS_LST_CHANGE) {
2326 if (phystat & PHY_M_PS_LINK_UP)
2327 yukon_link_up(skge);
2328 else
2329 yukon_link_down(skge);
2330 }
2331 return;
2332 failed:
2333 printk(KERN_ERR PFX "%s: autonegotiation failed (%s)\n",
2334 skge->netdev->name, reason);
2335
2336 /* XXX restart autonegotiation? */
2337}
2338
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002339static void skge_phy_reset(struct skge_port *skge)
2340{
2341 struct skge_hw *hw = skge->hw;
2342 int port = skge->port;
Jeff Garzikaae343d2006-12-02 07:14:39 -05002343 struct net_device *dev = hw->dev[port];
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002344
2345 netif_stop_queue(skge->netdev);
2346 netif_carrier_off(skge->netdev);
2347
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002348 spin_lock_bh(&hw->phy_lock);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002349 if (hw->chip_id == CHIP_ID_GENESIS) {
2350 genesis_reset(hw, port);
2351 genesis_mac_init(hw, port);
2352 } else {
2353 yukon_reset(hw, port);
2354 yukon_init(hw, port);
2355 }
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002356 spin_unlock_bh(&hw->phy_lock);
Stephen Hemminger75814092006-12-01 11:41:08 -08002357
2358 dev->set_multicast_list(dev);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002359}
2360
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002361/* Basic MII support */
2362static int skge_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
2363{
2364 struct mii_ioctl_data *data = if_mii(ifr);
2365 struct skge_port *skge = netdev_priv(dev);
2366 struct skge_hw *hw = skge->hw;
2367 int err = -EOPNOTSUPP;
2368
2369 if (!netif_running(dev))
2370 return -ENODEV; /* Phy still in reset */
2371
2372 switch(cmd) {
2373 case SIOCGMIIPHY:
2374 data->phy_id = hw->phy_addr;
2375
2376 /* fallthru */
2377 case SIOCGMIIREG: {
2378 u16 val = 0;
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002379 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002380 if (hw->chip_id == CHIP_ID_GENESIS)
2381 err = __xm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
2382 else
2383 err = __gm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002384 spin_unlock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002385 data->val_out = val;
2386 break;
2387 }
2388
2389 case SIOCSMIIREG:
2390 if (!capable(CAP_NET_ADMIN))
2391 return -EPERM;
2392
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002393 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002394 if (hw->chip_id == CHIP_ID_GENESIS)
2395 err = xm_phy_write(hw, skge->port, data->reg_num & 0x1f,
2396 data->val_in);
2397 else
2398 err = gm_phy_write(hw, skge->port, data->reg_num & 0x1f,
2399 data->val_in);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002400 spin_unlock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002401 break;
2402 }
2403 return err;
2404}
2405
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002406static void skge_ramset(struct skge_hw *hw, u16 q, u32 start, size_t len)
2407{
2408 u32 end;
2409
2410 start /= 8;
2411 len /= 8;
2412 end = start + len - 1;
2413
2414 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
2415 skge_write32(hw, RB_ADDR(q, RB_START), start);
2416 skge_write32(hw, RB_ADDR(q, RB_WP), start);
2417 skge_write32(hw, RB_ADDR(q, RB_RP), start);
2418 skge_write32(hw, RB_ADDR(q, RB_END), end);
2419
2420 if (q == Q_R1 || q == Q_R2) {
2421 /* Set thresholds on receive queue's */
2422 skge_write32(hw, RB_ADDR(q, RB_RX_UTPP),
2423 start + (2*len)/3);
2424 skge_write32(hw, RB_ADDR(q, RB_RX_LTPP),
2425 start + (len/3));
2426 } else {
2427 /* Enable store & forward on Tx queue's because
2428 * Tx FIFO is only 4K on Genesis and 1K on Yukon
2429 */
2430 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
2431 }
2432
2433 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
2434}
2435
2436/* Setup Bus Memory Interface */
2437static void skge_qset(struct skge_port *skge, u16 q,
2438 const struct skge_element *e)
2439{
2440 struct skge_hw *hw = skge->hw;
2441 u32 watermark = 0x600;
2442 u64 base = skge->dma + (e->desc - skge->mem);
2443
2444 /* optimization to reduce window on 32bit/33mhz */
2445 if ((skge_read16(hw, B0_CTST) & (CS_BUS_CLOCK | CS_BUS_SLOT_SZ)) == 0)
2446 watermark /= 2;
2447
2448 skge_write32(hw, Q_ADDR(q, Q_CSR), CSR_CLR_RESET);
2449 skge_write32(hw, Q_ADDR(q, Q_F), watermark);
2450 skge_write32(hw, Q_ADDR(q, Q_DA_H), (u32)(base >> 32));
2451 skge_write32(hw, Q_ADDR(q, Q_DA_L), (u32)base);
2452}
2453
2454static int skge_up(struct net_device *dev)
2455{
2456 struct skge_port *skge = netdev_priv(dev);
2457 struct skge_hw *hw = skge->hw;
2458 int port = skge->port;
2459 u32 chunk, ram_addr;
2460 size_t rx_size, tx_size;
2461 int err;
2462
Stephen Hemmingerfae87592007-02-02 08:22:51 -08002463 if (!is_valid_ether_addr(dev->dev_addr))
2464 return -EINVAL;
2465
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002466 if (netif_msg_ifup(skge))
2467 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
2468
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002469 if (dev->mtu > RX_BUF_SIZE)
Stephen Hemminger901ccef2006-03-23 11:07:23 -08002470 skge->rx_buf_size = dev->mtu + ETH_HLEN;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002471 else
2472 skge->rx_buf_size = RX_BUF_SIZE;
2473
2474
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002475 rx_size = skge->rx_ring.count * sizeof(struct skge_rx_desc);
2476 tx_size = skge->tx_ring.count * sizeof(struct skge_tx_desc);
2477 skge->mem_size = tx_size + rx_size;
2478 skge->mem = pci_alloc_consistent(hw->pdev, skge->mem_size, &skge->dma);
2479 if (!skge->mem)
2480 return -ENOMEM;
2481
Stephen Hemmingerc3da1442006-03-21 10:57:01 -08002482 BUG_ON(skge->dma & 7);
2483
2484 if ((u64)skge->dma >> 32 != ((u64) skge->dma + skge->mem_size) >> 32) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08002485 dev_err(&hw->pdev->dev, "pci_alloc_consistent region crosses 4G boundary\n");
Stephen Hemmingerc3da1442006-03-21 10:57:01 -08002486 err = -EINVAL;
2487 goto free_pci_mem;
2488 }
2489
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002490 memset(skge->mem, 0, skge->mem_size);
2491
Stephen Hemminger203babb2006-03-21 10:57:05 -08002492 err = skge_ring_alloc(&skge->rx_ring, skge->mem, skge->dma);
2493 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002494 goto free_pci_mem;
2495
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002496 err = skge_rx_fill(dev);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002497 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002498 goto free_rx_ring;
2499
Stephen Hemminger203babb2006-03-21 10:57:05 -08002500 err = skge_ring_alloc(&skge->tx_ring, skge->mem + rx_size,
2501 skge->dma + rx_size);
2502 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002503 goto free_rx_ring;
2504
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08002505 /* Initialize MAC */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002506 spin_lock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002507 if (hw->chip_id == CHIP_ID_GENESIS)
2508 genesis_mac_init(hw, port);
2509 else
2510 yukon_mac_init(hw, port);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002511 spin_unlock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002512
2513 /* Configure RAMbuffers */
Stephen Hemminger981d0372005-06-27 11:33:06 -07002514 chunk = hw->ram_size / ((hw->ports + 1)*2);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002515 ram_addr = hw->ram_offset + 2 * chunk * port;
2516
2517 skge_ramset(hw, rxqaddr[port], ram_addr, chunk);
2518 skge_qset(skge, rxqaddr[port], skge->rx_ring.to_clean);
2519
2520 BUG_ON(skge->tx_ring.to_use != skge->tx_ring.to_clean);
2521 skge_ramset(hw, txqaddr[port], ram_addr+chunk, chunk);
2522 skge_qset(skge, txqaddr[port], skge->tx_ring.to_use);
2523
2524 /* Start receiver BMU */
2525 wmb();
2526 skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_START | CSR_IRQ_CL_F);
Stephen Hemminger6abebb52005-07-22 16:26:10 -07002527 skge_led(skge, LED_MODE_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002528
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07002529 spin_lock_irq(&hw->hw_lock);
2530 hw->intr_mask |= portmask[port];
2531 skge_write32(hw, B0_IMSK, hw->intr_mask);
2532 spin_unlock_irq(&hw->hw_lock);
2533
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002534 napi_enable(&skge->napi);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002535 return 0;
2536
2537 free_rx_ring:
2538 skge_rx_clean(skge);
2539 kfree(skge->rx_ring.start);
2540 free_pci_mem:
2541 pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002542 skge->mem = NULL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002543
2544 return err;
2545}
2546
2547static int skge_down(struct net_device *dev)
2548{
2549 struct skge_port *skge = netdev_priv(dev);
2550 struct skge_hw *hw = skge->hw;
2551 int port = skge->port;
2552
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002553 if (skge->mem == NULL)
2554 return 0;
2555
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002556 if (netif_msg_ifdown(skge))
2557 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
2558
2559 netif_stop_queue(dev);
Stephen Hemminger692412b2007-04-09 15:32:45 -07002560
Stephen Hemminger64f6b642006-09-23 21:25:28 -07002561 if (hw->chip_id == CHIP_ID_GENESIS && hw->phy_type == SK_PHY_XMAC)
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002562 del_timer_sync(&skge->link_timer);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002563
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002564 napi_disable(&skge->napi);
Stephen Hemminger692412b2007-04-09 15:32:45 -07002565 netif_carrier_off(dev);
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07002566
2567 spin_lock_irq(&hw->hw_lock);
2568 hw->intr_mask &= ~portmask[port];
2569 skge_write32(hw, B0_IMSK, hw->intr_mask);
2570 spin_unlock_irq(&hw->hw_lock);
2571
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002572 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
2573 if (hw->chip_id == CHIP_ID_GENESIS)
2574 genesis_stop(skge);
2575 else
2576 yukon_stop(skge);
2577
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002578 /* Stop transmitter */
2579 skge_write8(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_STOP);
2580 skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
2581 RB_RST_SET|RB_DIS_OP_MD);
2582
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002583
2584 /* Disable Force Sync bit and Enable Alloc bit */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002585 skge_write8(hw, SK_REG(port, TXA_CTRL),
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002586 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
2587
2588 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002589 skge_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
2590 skge_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002591
2592 /* Reset PCI FIFO */
2593 skge_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_SET_RESET);
2594 skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
2595
2596 /* Reset the RAM Buffer async Tx queue */
2597 skge_write8(hw, RB_ADDR(port == 0 ? Q_XA1 : Q_XA2, RB_CTRL), RB_RST_SET);
2598 /* stop receiver */
2599 skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_STOP);
2600 skge_write32(hw, RB_ADDR(port ? Q_R2 : Q_R1, RB_CTRL),
2601 RB_RST_SET|RB_DIS_OP_MD);
2602 skge_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_SET_RESET);
2603
2604 if (hw->chip_id == CHIP_ID_GENESIS) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002605 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_SET);
2606 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002607 } else {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002608 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
2609 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002610 }
2611
Stephen Hemminger6abebb52005-07-22 16:26:10 -07002612 skge_led(skge, LED_MODE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002613
Stephen Hemmingere3a1b992007-03-16 14:01:26 -07002614 netif_tx_lock_bh(dev);
Stephen Hemminger513f5332006-09-01 15:53:49 -07002615 skge_tx_clean(dev);
Stephen Hemmingere3a1b992007-03-16 14:01:26 -07002616 netif_tx_unlock_bh(dev);
2617
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002618 skge_rx_clean(skge);
2619
2620 kfree(skge->rx_ring.start);
2621 kfree(skge->tx_ring.start);
2622 pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002623 skge->mem = NULL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002624 return 0;
2625}
2626
Stephen Hemminger29b4e882006-03-23 11:07:28 -08002627static inline int skge_avail(const struct skge_ring *ring)
2628{
Stephen Hemminger992c9622007-03-16 14:01:30 -07002629 smp_mb();
Stephen Hemminger29b4e882006-03-23 11:07:28 -08002630 return ((ring->to_clean > ring->to_use) ? 0 : ring->count)
2631 + (ring->to_clean - ring->to_use) - 1;
2632}
2633
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002634static int skge_xmit_frame(struct sk_buff *skb, struct net_device *dev)
2635{
2636 struct skge_port *skge = netdev_priv(dev);
2637 struct skge_hw *hw = skge->hw;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002638 struct skge_element *e;
2639 struct skge_tx_desc *td;
2640 int i;
2641 u32 control, len;
2642 u64 map;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002643
Herbert Xu5b057c62006-06-23 02:06:41 -07002644 if (skb_padto(skb, ETH_ZLEN))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002645 return NETDEV_TX_OK;
2646
Stephen Hemminger513f5332006-09-01 15:53:49 -07002647 if (unlikely(skge_avail(&skge->tx_ring) < skb_shinfo(skb)->nr_frags + 1))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002648 return NETDEV_TX_BUSY;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002649
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002650 e = skge->tx_ring.to_use;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002651 td = e->desc;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002652 BUG_ON(td->control & BMU_OWN);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002653 e->skb = skb;
2654 len = skb_headlen(skb);
2655 map = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
2656 pci_unmap_addr_set(e, mapaddr, map);
2657 pci_unmap_len_set(e, maplen, len);
2658
2659 td->dma_lo = map;
2660 td->dma_hi = map >> 32;
2661
Patrick McHardy84fa7932006-08-29 16:44:56 -07002662 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Arnaldo Carvalho de Meloea2ae172007-04-25 17:55:53 -07002663 const int offset = skb_transport_offset(skb);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002664
2665 /* This seems backwards, but it is what the sk98lin
2666 * does. Looks like hardware is wrong?
2667 */
Arnaldo Carvalho de Melob0061ce2007-04-25 18:02:22 -07002668 if (ipip_hdr(skb)->protocol == IPPROTO_UDP
Stephen Hemminger981d0372005-06-27 11:33:06 -07002669 && hw->chip_rev == 0 && hw->chip_id == CHIP_ID_YUKON)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002670 control = BMU_TCP_CHECK;
2671 else
2672 control = BMU_UDP_CHECK;
2673
2674 td->csum_offs = 0;
2675 td->csum_start = offset;
Al Viroff1dcad2006-11-20 18:07:29 -08002676 td->csum_write = offset + skb->csum_offset;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002677 } else
2678 control = BMU_CHECK;
2679
2680 if (!skb_shinfo(skb)->nr_frags) /* single buffer i.e. no fragments */
2681 control |= BMU_EOF| BMU_IRQ_EOF;
2682 else {
2683 struct skge_tx_desc *tf = td;
2684
2685 control |= BMU_STFWD;
2686 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
2687 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2688
2689 map = pci_map_page(hw->pdev, frag->page, frag->page_offset,
2690 frag->size, PCI_DMA_TODEVICE);
2691
2692 e = e->next;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002693 e->skb = skb;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002694 tf = e->desc;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002695 BUG_ON(tf->control & BMU_OWN);
2696
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002697 tf->dma_lo = map;
2698 tf->dma_hi = (u64) map >> 32;
2699 pci_unmap_addr_set(e, mapaddr, map);
2700 pci_unmap_len_set(e, maplen, frag->size);
2701
2702 tf->control = BMU_OWN | BMU_SW | control | frag->size;
2703 }
2704 tf->control |= BMU_EOF | BMU_IRQ_EOF;
2705 }
2706 /* Make sure all the descriptors written */
2707 wmb();
2708 td->control = BMU_OWN | BMU_SW | BMU_STF | control | len;
2709 wmb();
2710
2711 skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_START);
2712
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002713 if (unlikely(netif_msg_tx_queued(skge)))
Al Viro0b2d7fe2005-04-03 09:15:52 +01002714 printk(KERN_DEBUG "%s: tx queued, slot %td, len %d\n",
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002715 dev->name, e - skge->tx_ring.start, skb->len);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002716
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002717 skge->tx_ring.to_use = e->next;
Stephen Hemminger992c9622007-03-16 14:01:30 -07002718 smp_wmb();
2719
Stephen Hemminger9db96472006-06-06 10:11:12 -07002720 if (skge_avail(&skge->tx_ring) <= TX_LOW_WATER) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002721 pr_debug("%s: transmit queue full\n", dev->name);
2722 netif_stop_queue(dev);
2723 }
2724
Stephen Hemmingerc68ce712006-03-21 10:57:04 -08002725 dev->trans_start = jiffies;
2726
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002727 return NETDEV_TX_OK;
2728}
2729
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002730
2731/* Free resources associated with this reing element */
2732static void skge_tx_free(struct skge_port *skge, struct skge_element *e,
2733 u32 control)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002734{
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002735 struct pci_dev *pdev = skge->hw->pdev;
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002736
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002737 /* skb header vs. fragment */
2738 if (control & BMU_STF)
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002739 pci_unmap_single(pdev, pci_unmap_addr(e, mapaddr),
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002740 pci_unmap_len(e, maplen),
2741 PCI_DMA_TODEVICE);
2742 else
2743 pci_unmap_page(pdev, pci_unmap_addr(e, mapaddr),
2744 pci_unmap_len(e, maplen),
2745 PCI_DMA_TODEVICE);
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002746
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002747 if (control & BMU_EOF) {
2748 if (unlikely(netif_msg_tx_done(skge)))
2749 printk(KERN_DEBUG PFX "%s: tx done slot %td\n",
2750 skge->netdev->name, e - skge->tx_ring.start);
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002751
Stephen Hemminger513f5332006-09-01 15:53:49 -07002752 dev_kfree_skb(e->skb);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002753 }
2754}
2755
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002756/* Free all buffers in transmit ring */
Stephen Hemminger513f5332006-09-01 15:53:49 -07002757static void skge_tx_clean(struct net_device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002758{
Stephen Hemminger513f5332006-09-01 15:53:49 -07002759 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002760 struct skge_element *e;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002761
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002762 for (e = skge->tx_ring.to_clean; e != skge->tx_ring.to_use; e = e->next) {
2763 struct skge_tx_desc *td = e->desc;
2764 skge_tx_free(skge, e, td->control);
2765 td->control = 0;
2766 }
2767
2768 skge->tx_ring.to_clean = e;
Stephen Hemminger513f5332006-09-01 15:53:49 -07002769 netif_wake_queue(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002770}
2771
2772static void skge_tx_timeout(struct net_device *dev)
2773{
2774 struct skge_port *skge = netdev_priv(dev);
2775
2776 if (netif_msg_timer(skge))
2777 printk(KERN_DEBUG PFX "%s: tx timeout\n", dev->name);
2778
2779 skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_STOP);
Stephen Hemminger513f5332006-09-01 15:53:49 -07002780 skge_tx_clean(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002781}
2782
2783static int skge_change_mtu(struct net_device *dev, int new_mtu)
2784{
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002785 int err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002786
Stephen Hemminger95566062005-06-27 11:33:02 -07002787 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002788 return -EINVAL;
2789
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002790 if (!netif_running(dev)) {
2791 dev->mtu = new_mtu;
2792 return 0;
2793 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002794
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002795 skge_down(dev);
2796
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002797 dev->mtu = new_mtu;
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002798
2799 err = skge_up(dev);
2800 if (err)
2801 dev_close(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002802
2803 return err;
2804}
2805
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002806static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
2807
2808static void genesis_add_filter(u8 filter[8], const u8 *addr)
2809{
2810 u32 crc, bit;
2811
2812 crc = ether_crc_le(ETH_ALEN, addr);
2813 bit = ~crc & 0x3f;
2814 filter[bit/8] |= 1 << (bit%8);
2815}
2816
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002817static void genesis_set_multicast(struct net_device *dev)
2818{
2819 struct skge_port *skge = netdev_priv(dev);
2820 struct skge_hw *hw = skge->hw;
2821 int port = skge->port;
2822 int i, count = dev->mc_count;
2823 struct dev_mc_list *list = dev->mc_list;
2824 u32 mode;
2825 u8 filter[8];
2826
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002827 mode = xm_read32(hw, port, XM_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002828 mode |= XM_MD_ENA_HASH;
2829 if (dev->flags & IFF_PROMISC)
2830 mode |= XM_MD_ENA_PROM;
2831 else
2832 mode &= ~XM_MD_ENA_PROM;
2833
2834 if (dev->flags & IFF_ALLMULTI)
2835 memset(filter, 0xff, sizeof(filter));
2836 else {
2837 memset(filter, 0, sizeof(filter));
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002838
2839 if (skge->flow_status == FLOW_STAT_REM_SEND
2840 || skge->flow_status == FLOW_STAT_SYMMETRIC)
2841 genesis_add_filter(filter, pause_mc_addr);
2842
2843 for (i = 0; list && i < count; i++, list = list->next)
2844 genesis_add_filter(filter, list->dmi_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002845 }
2846
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002847 xm_write32(hw, port, XM_MODE, mode);
Stephen Hemminger45bada62005-06-27 11:33:12 -07002848 xm_outhash(hw, port, XM_HSM, filter);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002849}
2850
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002851static void yukon_add_filter(u8 filter[8], const u8 *addr)
2852{
2853 u32 bit = ether_crc(ETH_ALEN, addr) & 0x3f;
2854 filter[bit/8] |= 1 << (bit%8);
2855}
2856
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002857static void yukon_set_multicast(struct net_device *dev)
2858{
2859 struct skge_port *skge = netdev_priv(dev);
2860 struct skge_hw *hw = skge->hw;
2861 int port = skge->port;
2862 struct dev_mc_list *list = dev->mc_list;
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002863 int rx_pause = (skge->flow_status == FLOW_STAT_REM_SEND
2864 || skge->flow_status == FLOW_STAT_SYMMETRIC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002865 u16 reg;
2866 u8 filter[8];
2867
2868 memset(filter, 0, sizeof(filter));
2869
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002870 reg = gma_read16(hw, port, GM_RX_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002871 reg |= GM_RXCR_UCF_ENA;
2872
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08002873 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002874 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
2875 else if (dev->flags & IFF_ALLMULTI) /* all multicast */
2876 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002877 else if (dev->mc_count == 0 && !rx_pause)/* no multicast */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002878 reg &= ~GM_RXCR_MCF_ENA;
2879 else {
2880 int i;
2881 reg |= GM_RXCR_MCF_ENA;
2882
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002883 if (rx_pause)
2884 yukon_add_filter(filter, pause_mc_addr);
2885
2886 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
2887 yukon_add_filter(filter, list->dmi_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002888 }
2889
2890
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002891 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002892 (u16)filter[0] | ((u16)filter[1] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002893 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002894 (u16)filter[2] | ((u16)filter[3] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002895 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002896 (u16)filter[4] | ((u16)filter[5] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002897 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002898 (u16)filter[6] | ((u16)filter[7] << 8));
2899
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002900 gma_write16(hw, port, GM_RX_CTRL, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002901}
2902
Stephen Hemminger383181a2005-09-19 15:37:16 -07002903static inline u16 phy_length(const struct skge_hw *hw, u32 status)
2904{
2905 if (hw->chip_id == CHIP_ID_GENESIS)
2906 return status >> XMR_FS_LEN_SHIFT;
2907 else
2908 return status >> GMR_FS_LEN_SHIFT;
2909}
2910
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002911static inline int bad_phy_status(const struct skge_hw *hw, u32 status)
2912{
2913 if (hw->chip_id == CHIP_ID_GENESIS)
2914 return (status & (XMR_FS_ERR | XMR_FS_2L_VLAN)) != 0;
2915 else
2916 return (status & GMR_FS_ANY_ERR) ||
2917 (status & GMR_FS_RX_OK) == 0;
2918}
2919
Stephen Hemminger383181a2005-09-19 15:37:16 -07002920
2921/* Get receive buffer from descriptor.
2922 * Handles copy of small buffers and reallocation failures
2923 */
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002924static struct sk_buff *skge_rx_get(struct net_device *dev,
2925 struct skge_element *e,
2926 u32 control, u32 status, u16 csum)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002927{
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002928 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger383181a2005-09-19 15:37:16 -07002929 struct sk_buff *skb;
2930 u16 len = control & BMU_BBC;
2931
2932 if (unlikely(netif_msg_rx_status(skge)))
2933 printk(KERN_DEBUG PFX "%s: rx slot %td status 0x%x len %d\n",
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002934 dev->name, e - skge->rx_ring.start,
Stephen Hemminger383181a2005-09-19 15:37:16 -07002935 status, len);
2936
2937 if (len > skge->rx_buf_size)
2938 goto error;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002939
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002940 if ((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF))
Stephen Hemminger383181a2005-09-19 15:37:16 -07002941 goto error;
2942
2943 if (bad_phy_status(skge->hw, status))
2944 goto error;
2945
2946 if (phy_length(skge->hw, status) != len)
2947 goto error;
2948
2949 if (len < RX_COPY_THRESHOLD) {
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002950 skb = netdev_alloc_skb(dev, len + 2);
Stephen Hemminger383181a2005-09-19 15:37:16 -07002951 if (!skb)
2952 goto resubmit;
2953
2954 skb_reserve(skb, 2);
2955 pci_dma_sync_single_for_cpu(skge->hw->pdev,
2956 pci_unmap_addr(e, mapaddr),
2957 len, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002958 skb_copy_from_linear_data(e->skb, skb->data, len);
Stephen Hemminger383181a2005-09-19 15:37:16 -07002959 pci_dma_sync_single_for_device(skge->hw->pdev,
2960 pci_unmap_addr(e, mapaddr),
2961 len, PCI_DMA_FROMDEVICE);
2962 skge_rx_reuse(e, skge->rx_buf_size);
2963 } else {
2964 struct sk_buff *nskb;
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002965 nskb = netdev_alloc_skb(dev, skge->rx_buf_size + NET_IP_ALIGN);
Stephen Hemminger383181a2005-09-19 15:37:16 -07002966 if (!nskb)
2967 goto resubmit;
2968
Stephen Hemminger901ccef2006-03-23 11:07:23 -08002969 skb_reserve(nskb, NET_IP_ALIGN);
Stephen Hemminger383181a2005-09-19 15:37:16 -07002970 pci_unmap_single(skge->hw->pdev,
2971 pci_unmap_addr(e, mapaddr),
2972 pci_unmap_len(e, maplen),
2973 PCI_DMA_FROMDEVICE);
2974 skb = e->skb;
2975 prefetch(skb->data);
2976 skge_rx_setup(skge, e, nskb, skge->rx_buf_size);
2977 }
2978
2979 skb_put(skb, len);
Stephen Hemminger383181a2005-09-19 15:37:16 -07002980 if (skge->rx_csum) {
2981 skb->csum = csum;
Patrick McHardy84fa7932006-08-29 16:44:56 -07002982 skb->ip_summed = CHECKSUM_COMPLETE;
Stephen Hemminger383181a2005-09-19 15:37:16 -07002983 }
2984
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002985 skb->protocol = eth_type_trans(skb, dev);
Stephen Hemminger383181a2005-09-19 15:37:16 -07002986
2987 return skb;
2988error:
2989
2990 if (netif_msg_rx_err(skge))
2991 printk(KERN_DEBUG PFX "%s: rx err, slot %td control 0x%x status 0x%x\n",
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002992 dev->name, e - skge->rx_ring.start,
Stephen Hemminger383181a2005-09-19 15:37:16 -07002993 control, status);
2994
2995 if (skge->hw->chip_id == CHIP_ID_GENESIS) {
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002996 if (status & (XMR_FS_RUNT|XMR_FS_LNG_ERR))
2997 skge->net_stats.rx_length_errors++;
2998 if (status & XMR_FS_FRA_ERR)
2999 skge->net_stats.rx_frame_errors++;
3000 if (status & XMR_FS_FCS_ERR)
3001 skge->net_stats.rx_crc_errors++;
3002 } else {
3003 if (status & (GMR_FS_LONG_ERR|GMR_FS_UN_SIZE))
3004 skge->net_stats.rx_length_errors++;
3005 if (status & GMR_FS_FRAGMENT)
3006 skge->net_stats.rx_frame_errors++;
3007 if (status & GMR_FS_CRC_ERR)
3008 skge->net_stats.rx_crc_errors++;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003009 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003010
Stephen Hemminger383181a2005-09-19 15:37:16 -07003011resubmit:
3012 skge_rx_reuse(e, skge->rx_buf_size);
3013 return NULL;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003014}
3015
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003016/* Free all buffers in Tx ring which are no longer owned by device */
Stephen Hemminger513f5332006-09-01 15:53:49 -07003017static void skge_tx_done(struct net_device *dev)
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003018{
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003019 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003020 struct skge_ring *ring = &skge->tx_ring;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003021 struct skge_element *e;
3022
Stephen Hemminger513f5332006-09-01 15:53:49 -07003023 skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003024
Stephen Hemminger866b4f32006-03-23 11:07:27 -08003025 for (e = ring->to_clean; e != ring->to_use; e = e->next) {
Stephen Hemminger992c9622007-03-16 14:01:30 -07003026 u32 control = ((const struct skge_tx_desc *) e->desc)->control;
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003027
Stephen Hemminger992c9622007-03-16 14:01:30 -07003028 if (control & BMU_OWN)
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003029 break;
3030
Stephen Hemminger992c9622007-03-16 14:01:30 -07003031 skge_tx_free(skge, e, control);
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003032 }
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003033 skge->tx_ring.to_clean = e;
Stephen Hemminger866b4f32006-03-23 11:07:27 -08003034
Stephen Hemminger992c9622007-03-16 14:01:30 -07003035 /* Can run lockless until we need to synchronize to restart queue. */
3036 smp_mb();
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003037
Stephen Hemminger992c9622007-03-16 14:01:30 -07003038 if (unlikely(netif_queue_stopped(dev) &&
3039 skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
3040 netif_tx_lock(dev);
3041 if (unlikely(netif_queue_stopped(dev) &&
3042 skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
3043 netif_wake_queue(dev);
3044
3045 }
3046 netif_tx_unlock(dev);
3047 }
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003048}
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003049
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003050static int skge_poll(struct napi_struct *napi, int to_do)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003051{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003052 struct skge_port *skge = container_of(napi, struct skge_port, napi);
3053 struct net_device *dev = skge->netdev;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003054 struct skge_hw *hw = skge->hw;
3055 struct skge_ring *ring = &skge->rx_ring;
3056 struct skge_element *e;
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003057 int work_done = 0;
3058
Stephen Hemminger513f5332006-09-01 15:53:49 -07003059 skge_tx_done(dev);
3060
3061 skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
3062
Stephen Hemminger1631aef2005-11-08 10:33:44 -08003063 for (e = ring->to_clean; prefetch(e->next), work_done < to_do; e = e->next) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003064 struct skge_rx_desc *rd = e->desc;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003065 struct sk_buff *skb;
Stephen Hemminger383181a2005-09-19 15:37:16 -07003066 u32 control;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003067
3068 rmb();
3069 control = rd->control;
3070 if (control & BMU_OWN)
3071 break;
3072
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003073 skb = skge_rx_get(dev, e, control, rd->status, rd->csum2);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003074 if (likely(skb)) {
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003075 dev->last_rx = jiffies;
3076 netif_receive_skb(skb);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003077
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003078 ++work_done;
Stephen Hemminger5a011442006-03-23 11:07:25 -08003079 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003080 }
3081 ring->to_clean = e;
3082
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003083 /* restart receiver */
3084 wmb();
Stephen Hemmingera9cdab82006-02-22 10:28:33 -08003085 skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_START);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003086
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003087 if (work_done < to_do) {
3088 spin_lock_irq(&hw->hw_lock);
3089 __netif_rx_complete(dev, napi);
3090 hw->intr_mask |= napimask[skge->port];
3091 skge_write32(hw, B0_IMSK, hw->intr_mask);
3092 skge_read32(hw, B0_IMSK);
3093 spin_unlock_irq(&hw->hw_lock);
3094 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003095
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003096 return work_done;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003097}
3098
Stephen Hemmingerf6620ca2005-07-22 16:26:02 -07003099/* Parity errors seem to happen when Genesis is connected to a switch
3100 * with no other ports present. Heartbeat error??
3101 */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003102static void skge_mac_parity(struct skge_hw *hw, int port)
3103{
Stephen Hemmingerf6620ca2005-07-22 16:26:02 -07003104 struct net_device *dev = hw->dev[port];
3105
3106 if (dev) {
3107 struct skge_port *skge = netdev_priv(dev);
3108 ++skge->net_stats.tx_heartbeat_errors;
3109 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003110
3111 if (hw->chip_id == CHIP_ID_GENESIS)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003112 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003113 MFF_CLR_PERR);
3114 else
3115 /* HW-Bug #8: cleared by GMF_CLI_TX_FC instead of GMF_CLI_TX_PE */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003116 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T),
Stephen Hemminger981d0372005-06-27 11:33:06 -07003117 (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003118 ? GMF_CLI_TX_FC : GMF_CLI_TX_PE);
3119}
3120
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003121static void skge_mac_intr(struct skge_hw *hw, int port)
3122{
Stephen Hemminger95566062005-06-27 11:33:02 -07003123 if (hw->chip_id == CHIP_ID_GENESIS)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003124 genesis_mac_intr(hw, port);
3125 else
3126 yukon_mac_intr(hw, port);
3127}
3128
3129/* Handle device specific framing and timeout interrupts */
3130static void skge_error_irq(struct skge_hw *hw)
3131{
Stephen Hemminger1479d132007-02-02 08:22:52 -08003132 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003133 u32 hwstatus = skge_read32(hw, B0_HWE_ISRC);
3134
3135 if (hw->chip_id == CHIP_ID_GENESIS) {
3136 /* clear xmac errors */
3137 if (hwstatus & (IS_NO_STAT_M1|IS_NO_TIST_M1))
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003138 skge_write16(hw, RX_MFF_CTRL1, MFF_CLR_INSTAT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003139 if (hwstatus & (IS_NO_STAT_M2|IS_NO_TIST_M2))
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003140 skge_write16(hw, RX_MFF_CTRL2, MFF_CLR_INSTAT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003141 } else {
3142 /* Timestamp (unused) overflow */
3143 if (hwstatus & IS_IRQ_TIST_OV)
3144 skge_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003145 }
3146
3147 if (hwstatus & IS_RAM_RD_PAR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003148 dev_err(&pdev->dev, "Ram read data parity error\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003149 skge_write16(hw, B3_RI_CTRL, RI_CLR_RD_PERR);
3150 }
3151
3152 if (hwstatus & IS_RAM_WR_PAR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003153 dev_err(&pdev->dev, "Ram write data parity error\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003154 skge_write16(hw, B3_RI_CTRL, RI_CLR_WR_PERR);
3155 }
3156
3157 if (hwstatus & IS_M1_PAR_ERR)
3158 skge_mac_parity(hw, 0);
3159
3160 if (hwstatus & IS_M2_PAR_ERR)
3161 skge_mac_parity(hw, 1);
3162
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003163 if (hwstatus & IS_R1_PAR_ERR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003164 dev_err(&pdev->dev, "%s: receive queue parity error\n",
3165 hw->dev[0]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003166 skge_write32(hw, B0_R1_CSR, CSR_IRQ_CL_P);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003167 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003168
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003169 if (hwstatus & IS_R2_PAR_ERR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003170 dev_err(&pdev->dev, "%s: receive queue parity error\n",
3171 hw->dev[1]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003172 skge_write32(hw, B0_R2_CSR, CSR_IRQ_CL_P);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003173 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003174
3175 if (hwstatus & (IS_IRQ_MST_ERR|IS_IRQ_STAT)) {
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003176 u16 pci_status, pci_cmd;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003177
Stephen Hemminger1479d132007-02-02 08:22:52 -08003178 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
3179 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003180
Stephen Hemminger1479d132007-02-02 08:22:52 -08003181 dev_err(&pdev->dev, "PCI error cmd=%#x status=%#x\n",
3182 pci_cmd, pci_status);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003183
3184 /* Write the error bits back to clear them. */
3185 pci_status &= PCI_STATUS_ERROR_BITS;
3186 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger1479d132007-02-02 08:22:52 -08003187 pci_write_config_word(pdev, PCI_COMMAND,
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003188 pci_cmd | PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
Stephen Hemminger1479d132007-02-02 08:22:52 -08003189 pci_write_config_word(pdev, PCI_STATUS, pci_status);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003190 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003191
Stephen Hemminger050ec182005-08-16 14:00:54 -07003192 /* if error still set then just ignore it */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003193 hwstatus = skge_read32(hw, B0_HWE_ISRC);
3194 if (hwstatus & IS_IRQ_STAT) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003195 dev_warn(&hw->pdev->dev, "unable to clear error (so ignoring them)\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003196 hw->intr_mask &= ~IS_HW_ERR;
3197 }
3198 }
3199}
3200
3201/*
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003202 * Interrupt from PHY are handled in tasklet (softirq)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003203 * because accessing phy registers requires spin wait which might
3204 * cause excess interrupt latency.
3205 */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003206static void skge_extirq(unsigned long arg)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003207{
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003208 struct skge_hw *hw = (struct skge_hw *) arg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003209 int port;
3210
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003211 for (port = 0; port < hw->ports; port++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003212 struct net_device *dev = hw->dev[port];
3213
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003214 if (netif_running(dev)) {
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003215 struct skge_port *skge = netdev_priv(dev);
3216
3217 spin_lock(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003218 if (hw->chip_id != CHIP_ID_GENESIS)
3219 yukon_phy_intr(skge);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003220 else if (hw->phy_type == SK_PHY_BCOM)
Stephen Hemminger45bada62005-06-27 11:33:12 -07003221 bcom_phy_intr(skge);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003222 spin_unlock(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003223 }
3224 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003225
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003226 spin_lock_irq(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003227 hw->intr_mask |= IS_EXT_REG;
3228 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07003229 skge_read32(hw, B0_IMSK);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003230 spin_unlock_irq(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003231}
3232
David Howells7d12e782006-10-05 14:55:46 +01003233static irqreturn_t skge_intr(int irq, void *dev_id)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003234{
3235 struct skge_hw *hw = dev_id;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003236 u32 status;
Stephen Hemminger29365c92006-09-01 15:53:48 -07003237 int handled = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003238
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003239 spin_lock(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003240 /* Reading this register masks IRQ */
3241 status = skge_read32(hw, B0_SP_ISRC);
Stephen Hemminger0486a8c2006-09-06 11:06:10 -07003242 if (status == 0 || status == ~0)
Stephen Hemminger29365c92006-09-01 15:53:48 -07003243 goto out;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003244
Stephen Hemminger29365c92006-09-01 15:53:48 -07003245 handled = 1;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003246 status &= hw->intr_mask;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003247 if (status & IS_EXT_REG) {
3248 hw->intr_mask &= ~IS_EXT_REG;
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003249 tasklet_schedule(&hw->phy_task);
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003250 }
3251
Stephen Hemminger513f5332006-09-01 15:53:49 -07003252 if (status & (IS_XA1_F|IS_R1_F)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003253 struct skge_port *skge = netdev_priv(hw->dev[0]);
Stephen Hemminger513f5332006-09-01 15:53:49 -07003254 hw->intr_mask &= ~(IS_XA1_F|IS_R1_F);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003255 netif_rx_schedule(hw->dev[0], &skge->napi);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003256 }
3257
Stephen Hemmingerd25f5a62005-06-27 11:33:14 -07003258 if (status & IS_PA_TO_TX1)
3259 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX1);
3260
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003261 if (status & IS_PA_TO_RX1) {
3262 struct skge_port *skge = netdev_priv(hw->dev[0]);
3263
3264 ++skge->net_stats.rx_over_errors;
3265 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX1);
3266 }
3267
Stephen Hemmingerd25f5a62005-06-27 11:33:14 -07003268
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003269 if (status & IS_MAC1)
3270 skge_mac_intr(hw, 0);
Stephen Hemminger95566062005-06-27 11:33:02 -07003271
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003272 if (hw->dev[1]) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003273 struct skge_port *skge = netdev_priv(hw->dev[1]);
3274
Stephen Hemminger513f5332006-09-01 15:53:49 -07003275 if (status & (IS_XA2_F|IS_R2_F)) {
3276 hw->intr_mask &= ~(IS_XA2_F|IS_R2_F);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003277 netif_rx_schedule(hw->dev[1], &skge->napi);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003278 }
3279
3280 if (status & IS_PA_TO_RX2) {
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003281 ++skge->net_stats.rx_over_errors;
3282 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX2);
3283 }
3284
3285 if (status & IS_PA_TO_TX2)
3286 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX2);
3287
3288 if (status & IS_MAC2)
3289 skge_mac_intr(hw, 1);
3290 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003291
3292 if (status & IS_HW_ERR)
3293 skge_error_irq(hw);
3294
Stephen Hemminger7e676d92005-06-27 11:33:13 -07003295 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07003296 skge_read32(hw, B0_IMSK);
Stephen Hemminger29365c92006-09-01 15:53:48 -07003297out:
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003298 spin_unlock(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003299
Stephen Hemminger29365c92006-09-01 15:53:48 -07003300 return IRQ_RETVAL(handled);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003301}
3302
3303#ifdef CONFIG_NET_POLL_CONTROLLER
3304static void skge_netpoll(struct net_device *dev)
3305{
3306 struct skge_port *skge = netdev_priv(dev);
3307
3308 disable_irq(dev->irq);
David Howells7d12e782006-10-05 14:55:46 +01003309 skge_intr(dev->irq, skge->hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003310 enable_irq(dev->irq);
3311}
3312#endif
3313
3314static int skge_set_mac_address(struct net_device *dev, void *p)
3315{
3316 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003317 struct skge_hw *hw = skge->hw;
3318 unsigned port = skge->port;
3319 const struct sockaddr *addr = p;
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003320 u16 ctrl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003321
3322 if (!is_valid_ether_addr(addr->sa_data))
3323 return -EADDRNOTAVAIL;
3324
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003325 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003326
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003327 if (!netif_running(dev)) {
3328 memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
3329 memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
3330 } else {
3331 /* disable Rx */
3332 spin_lock_bh(&hw->phy_lock);
3333 ctrl = gma_read16(hw, port, GM_GP_CTRL);
3334 gma_write16(hw, port, GM_GP_CTRL, ctrl & ~GM_GPCR_RX_ENA);
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003335
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003336 memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
3337 memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003338
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003339 if (hw->chip_id == CHIP_ID_GENESIS)
3340 xm_outaddr(hw, port, XM_SA, dev->dev_addr);
3341 else {
3342 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
3343 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3344 }
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003345
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003346 gma_write16(hw, port, GM_GP_CTRL, ctrl);
3347 spin_unlock_bh(&hw->phy_lock);
3348 }
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003349
3350 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003351}
3352
3353static const struct {
3354 u8 id;
3355 const char *name;
3356} skge_chips[] = {
3357 { CHIP_ID_GENESIS, "Genesis" },
3358 { CHIP_ID_YUKON, "Yukon" },
3359 { CHIP_ID_YUKON_LITE, "Yukon-Lite"},
3360 { CHIP_ID_YUKON_LP, "Yukon-LP"},
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003361};
3362
3363static const char *skge_board_name(const struct skge_hw *hw)
3364{
3365 int i;
3366 static char buf[16];
3367
3368 for (i = 0; i < ARRAY_SIZE(skge_chips); i++)
3369 if (skge_chips[i].id == hw->chip_id)
3370 return skge_chips[i].name;
3371
3372 snprintf(buf, sizeof buf, "chipid 0x%x", hw->chip_id);
3373 return buf;
3374}
3375
3376
3377/*
3378 * Setup the board data structure, but don't bring up
3379 * the port(s)
3380 */
3381static int skge_reset(struct skge_hw *hw)
3382{
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003383 u32 reg;
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003384 u16 ctst, pci_status;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003385 u8 t8, mac_cfg, pmd_type;
Stephen Hemminger981d0372005-06-27 11:33:06 -07003386 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003387
3388 ctst = skge_read16(hw, B0_CTST);
3389
3390 /* do a SW reset */
3391 skge_write8(hw, B0_CTST, CS_RST_SET);
3392 skge_write8(hw, B0_CTST, CS_RST_CLR);
3393
3394 /* clear PCI errors, if any */
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003395 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3396 skge_write8(hw, B2_TST_CTRL2, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003397
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003398 pci_read_config_word(hw->pdev, PCI_STATUS, &pci_status);
3399 pci_write_config_word(hw->pdev, PCI_STATUS,
3400 pci_status | PCI_STATUS_ERROR_BITS);
3401 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003402 skge_write8(hw, B0_CTST, CS_MRST_CLR);
3403
3404 /* restore CLK_RUN bits (for Yukon-Lite) */
3405 skge_write16(hw, B0_CTST,
3406 ctst & (CS_CLK_RUN_HOT|CS_CLK_RUN_RST|CS_CLK_RUN_ENA));
3407
3408 hw->chip_id = skge_read8(hw, B2_CHIP_ID);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003409 hw->phy_type = skge_read8(hw, B2_E_1) & 0xf;
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07003410 pmd_type = skge_read8(hw, B2_PMD_TYP);
3411 hw->copper = (pmd_type == 'T' || pmd_type == '1');
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003412
Stephen Hemminger95566062005-06-27 11:33:02 -07003413 switch (hw->chip_id) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003414 case CHIP_ID_GENESIS:
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003415 switch (hw->phy_type) {
3416 case SK_PHY_XMAC:
3417 hw->phy_addr = PHY_ADDR_XMAC;
3418 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003419 case SK_PHY_BCOM:
3420 hw->phy_addr = PHY_ADDR_BCOM;
3421 break;
3422 default:
Stephen Hemminger1479d132007-02-02 08:22:52 -08003423 dev_err(&hw->pdev->dev, "unsupported phy type 0x%x\n",
3424 hw->phy_type);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003425 return -EOPNOTSUPP;
3426 }
3427 break;
3428
3429 case CHIP_ID_YUKON:
3430 case CHIP_ID_YUKON_LITE:
3431 case CHIP_ID_YUKON_LP:
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003432 if (hw->phy_type < SK_PHY_MARV_COPPER && pmd_type != 'S')
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07003433 hw->copper = 1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003434
3435 hw->phy_addr = PHY_ADDR_MARV;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003436 break;
3437
3438 default:
Stephen Hemminger1479d132007-02-02 08:22:52 -08003439 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
3440 hw->chip_id);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003441 return -EOPNOTSUPP;
3442 }
3443
Stephen Hemminger981d0372005-06-27 11:33:06 -07003444 mac_cfg = skge_read8(hw, B2_MAC_CFG);
3445 hw->ports = (mac_cfg & CFG_SNG_MAC) ? 1 : 2;
3446 hw->chip_rev = (mac_cfg & CFG_CHIP_R_MSK) >> 4;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003447
3448 /* read the adapters RAM size */
3449 t8 = skge_read8(hw, B2_E_0);
3450 if (hw->chip_id == CHIP_ID_GENESIS) {
3451 if (t8 == 3) {
3452 /* special case: 4 x 64k x 36, offset = 0x80000 */
3453 hw->ram_size = 0x100000;
3454 hw->ram_offset = 0x80000;
3455 } else
3456 hw->ram_size = t8 * 512;
3457 }
3458 else if (t8 == 0)
3459 hw->ram_size = 0x20000;
3460 else
3461 hw->ram_size = t8 * 4096;
3462
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07003463 hw->intr_mask = IS_HW_ERR;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003464
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07003465 /* Use PHY IRQ for all but fiber based Genesis board */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003466 if (!(hw->chip_id == CHIP_ID_GENESIS && hw->phy_type == SK_PHY_XMAC))
3467 hw->intr_mask |= IS_EXT_REG;
3468
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003469 if (hw->chip_id == CHIP_ID_GENESIS)
3470 genesis_init(hw);
3471 else {
3472 /* switch power to VCC (WA for VAUX problem) */
3473 skge_write8(hw, B0_POWER_CTRL,
3474 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003475
Stephen Hemminger050ec182005-08-16 14:00:54 -07003476 /* avoid boards with stuck Hardware error bits */
3477 if ((skge_read32(hw, B0_ISRC) & IS_HW_ERR) &&
3478 (skge_read32(hw, B0_HWE_ISRC) & IS_IRQ_SENSOR)) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003479 dev_warn(&hw->pdev->dev, "stuck hardware sensor bit\n");
Stephen Hemminger050ec182005-08-16 14:00:54 -07003480 hw->intr_mask &= ~IS_HW_ERR;
3481 }
3482
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003483 /* Clear PHY COMA */
3484 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3485 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg);
3486 reg &= ~PCI_PHY_COMA;
3487 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg);
3488 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3489
3490
Stephen Hemminger981d0372005-06-27 11:33:06 -07003491 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003492 skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3493 skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003494 }
3495 }
3496
3497 /* turn off hardware timer (unused) */
3498 skge_write8(hw, B2_TI_CTRL, TIM_STOP);
3499 skge_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
3500 skge_write8(hw, B0_LED, LED_STAT_ON);
3501
3502 /* enable the Tx Arbiters */
Stephen Hemminger981d0372005-06-27 11:33:06 -07003503 for (i = 0; i < hw->ports; i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003504 skge_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003505
3506 /* Initialize ram interface */
3507 skge_write16(hw, B3_RI_CTRL, RI_RST_CLR);
3508
3509 skge_write8(hw, B3_RI_WTO_R1, SK_RI_TO_53);
3510 skge_write8(hw, B3_RI_WTO_XA1, SK_RI_TO_53);
3511 skge_write8(hw, B3_RI_WTO_XS1, SK_RI_TO_53);
3512 skge_write8(hw, B3_RI_RTO_R1, SK_RI_TO_53);
3513 skge_write8(hw, B3_RI_RTO_XA1, SK_RI_TO_53);
3514 skge_write8(hw, B3_RI_RTO_XS1, SK_RI_TO_53);
3515 skge_write8(hw, B3_RI_WTO_R2, SK_RI_TO_53);
3516 skge_write8(hw, B3_RI_WTO_XA2, SK_RI_TO_53);
3517 skge_write8(hw, B3_RI_WTO_XS2, SK_RI_TO_53);
3518 skge_write8(hw, B3_RI_RTO_R2, SK_RI_TO_53);
3519 skge_write8(hw, B3_RI_RTO_XA2, SK_RI_TO_53);
3520 skge_write8(hw, B3_RI_RTO_XS2, SK_RI_TO_53);
3521
3522 skge_write32(hw, B0_HWE_IMSK, IS_ERR_MSK);
3523
3524 /* Set interrupt moderation for Transmit only
3525 * Receive interrupts avoided by NAPI
3526 */
3527 skge_write32(hw, B2_IRQM_MSK, IS_XA1_F|IS_XA2_F);
3528 skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, 100));
3529 skge_write32(hw, B2_IRQM_CTRL, TIM_START);
3530
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003531 skge_write32(hw, B0_IMSK, hw->intr_mask);
3532
Stephen Hemminger981d0372005-06-27 11:33:06 -07003533 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003534 if (hw->chip_id == CHIP_ID_GENESIS)
3535 genesis_reset(hw, i);
3536 else
3537 yukon_reset(hw, i);
3538 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003539
3540 return 0;
3541}
3542
3543/* Initialize network device */
Stephen Hemminger981d0372005-06-27 11:33:06 -07003544static struct net_device *skge_devinit(struct skge_hw *hw, int port,
3545 int highmem)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003546{
3547 struct skge_port *skge;
3548 struct net_device *dev = alloc_etherdev(sizeof(*skge));
3549
3550 if (!dev) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003551 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003552 return NULL;
3553 }
3554
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003555 SET_NETDEV_DEV(dev, &hw->pdev->dev);
3556 dev->open = skge_up;
3557 dev->stop = skge_down;
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08003558 dev->do_ioctl = skge_ioctl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003559 dev->hard_start_xmit = skge_xmit_frame;
3560 dev->get_stats = skge_get_stats;
3561 if (hw->chip_id == CHIP_ID_GENESIS)
3562 dev->set_multicast_list = genesis_set_multicast;
3563 else
3564 dev->set_multicast_list = yukon_set_multicast;
3565
3566 dev->set_mac_address = skge_set_mac_address;
3567 dev->change_mtu = skge_change_mtu;
3568 SET_ETHTOOL_OPS(dev, &skge_ethtool_ops);
3569 dev->tx_timeout = skge_tx_timeout;
3570 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003571#ifdef CONFIG_NET_POLL_CONTROLLER
3572 dev->poll_controller = skge_netpoll;
3573#endif
3574 dev->irq = hw->pdev->irq;
Stephen Hemminger513f5332006-09-01 15:53:49 -07003575
Stephen Hemminger981d0372005-06-27 11:33:06 -07003576 if (highmem)
3577 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003578
3579 skge = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003580 netif_napi_add(dev, &skge->napi, skge_poll, NAPI_WEIGHT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003581 skge->netdev = dev;
3582 skge->hw = hw;
3583 skge->msg_enable = netif_msg_init(debug, default_msg);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003584
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003585 skge->tx_ring.count = DEFAULT_TX_RING_SIZE;
3586 skge->rx_ring.count = DEFAULT_RX_RING_SIZE;
3587
3588 /* Auto speed and flow control */
3589 skge->autoneg = AUTONEG_ENABLE;
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07003590 skge->flow_control = FLOW_MODE_SYM_OR_REM;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003591 skge->duplex = -1;
3592 skge->speed = -1;
Stephen Hemminger31b619c2005-06-27 11:33:11 -07003593 skge->advertising = skge_supported_modes(hw);
Stephen Hemminger5b982c52007-05-08 13:36:20 -07003594
3595 if (pci_wake_enabled(hw->pdev))
3596 skge->wol = wol_supported(hw) & WAKE_MAGIC;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003597
3598 hw->dev[port] = dev;
3599
3600 skge->port = port;
3601
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003602 /* Only used for Genesis XMAC */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003603 setup_timer(&skge->link_timer, xm_link_timer, (unsigned long) skge);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003604
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003605 if (hw->chip_id != CHIP_ID_GENESIS) {
3606 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
3607 skge->rx_csum = 1;
3608 }
3609
3610 /* read the mac address */
3611 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port*8, ETH_ALEN);
John W. Linville56230d52005-09-12 10:48:57 -04003612 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003613
3614 /* device is off until link detection */
3615 netif_carrier_off(dev);
3616 netif_stop_queue(dev);
3617
3618 return dev;
3619}
3620
3621static void __devinit skge_show_addr(struct net_device *dev)
3622{
3623 const struct skge_port *skge = netdev_priv(dev);
Joe Perches0795af52007-10-03 17:59:30 -07003624 DECLARE_MAC_BUF(mac);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003625
3626 if (netif_msg_probe(skge))
Joe Perches0795af52007-10-03 17:59:30 -07003627 printk(KERN_INFO PFX "%s: addr %s\n",
3628 dev->name, print_mac(mac, dev->dev_addr));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003629}
3630
3631static int __devinit skge_probe(struct pci_dev *pdev,
3632 const struct pci_device_id *ent)
3633{
3634 struct net_device *dev, *dev1;
3635 struct skge_hw *hw;
3636 int err, using_dac = 0;
3637
Stephen Hemminger203babb2006-03-21 10:57:05 -08003638 err = pci_enable_device(pdev);
3639 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003640 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003641 goto err_out;
3642 }
3643
Stephen Hemminger203babb2006-03-21 10:57:05 -08003644 err = pci_request_regions(pdev, DRV_NAME);
3645 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003646 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003647 goto err_out_disable_pdev;
3648 }
3649
3650 pci_set_master(pdev);
3651
Stephen Hemminger93aea712006-03-21 10:57:02 -08003652 if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003653 using_dac = 1;
Stephen Hemminger77783a72006-01-05 16:26:05 -08003654 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
Stephen Hemminger93aea712006-03-21 10:57:02 -08003655 } else if (!(err = pci_set_dma_mask(pdev, DMA_32BIT_MASK))) {
3656 using_dac = 0;
3657 err = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
3658 }
3659
3660 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003661 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemminger93aea712006-03-21 10:57:02 -08003662 goto err_out_free_regions;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003663 }
3664
3665#ifdef __BIG_ENDIAN
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08003666 /* byte swap descriptors in hardware */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003667 {
3668 u32 reg;
3669
3670 pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
3671 reg |= PCI_REV_DESC;
3672 pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
3673 }
3674#endif
3675
3676 err = -ENOMEM;
Stephen Hemminger7e863062005-11-08 10:33:41 -08003677 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003678 if (!hw) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003679 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003680 goto err_out_free_regions;
3681 }
3682
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003683 hw->pdev = pdev;
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003684 spin_lock_init(&hw->hw_lock);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003685 spin_lock_init(&hw->phy_lock);
3686 tasklet_init(&hw->phy_task, &skge_extirq, (unsigned long) hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003687
3688 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
3689 if (!hw->regs) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003690 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003691 goto err_out_free_hw;
3692 }
3693
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003694 err = skge_reset(hw);
3695 if (err)
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003696 goto err_out_iounmap;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003697
Greg Kroah-Hartman7c7459d2006-06-12 15:13:08 -07003698 printk(KERN_INFO PFX DRV_VERSION " addr 0x%llx irq %d chip %s rev %d\n",
3699 (unsigned long long)pci_resource_start(pdev, 0), pdev->irq,
Stephen Hemminger981d0372005-06-27 11:33:06 -07003700 skge_board_name(hw), hw->chip_rev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003701
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003702 dev = skge_devinit(hw, 0, using_dac);
3703 if (!dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003704 goto err_out_led_off;
3705
Stephen Hemmingerfae87592007-02-02 08:22:51 -08003706 /* Some motherboards are broken and has zero in ROM. */
Stephen Hemminger1479d132007-02-02 08:22:52 -08003707 if (!is_valid_ether_addr(dev->dev_addr))
3708 dev_warn(&pdev->dev, "bad (zero?) ethernet address in rom\n");
Stephen Hemminger631ae322006-06-06 10:11:14 -07003709
Stephen Hemminger203babb2006-03-21 10:57:05 -08003710 err = register_netdev(dev);
3711 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003712 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003713 goto err_out_free_netdev;
3714 }
3715
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003716 err = request_irq(pdev->irq, skge_intr, IRQF_SHARED, dev->name, hw);
3717 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003718 dev_err(&pdev->dev, "%s: cannot assign irq %d\n",
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003719 dev->name, pdev->irq);
3720 goto err_out_unregister;
3721 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003722 skge_show_addr(dev);
3723
Stephen Hemminger981d0372005-06-27 11:33:06 -07003724 if (hw->ports > 1 && (dev1 = skge_devinit(hw, 1, using_dac))) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003725 if (register_netdev(dev1) == 0)
3726 skge_show_addr(dev1);
3727 else {
3728 /* Failure to register second port need not be fatal */
Stephen Hemminger1479d132007-02-02 08:22:52 -08003729 dev_warn(&pdev->dev, "register of second port failed\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003730 hw->dev[1] = NULL;
3731 free_netdev(dev1);
3732 }
3733 }
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003734 pci_set_drvdata(pdev, hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003735
3736 return 0;
3737
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003738err_out_unregister:
3739 unregister_netdev(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003740err_out_free_netdev:
3741 free_netdev(dev);
3742err_out_led_off:
3743 skge_write16(hw, B0_LED, LED_STAT_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003744err_out_iounmap:
3745 iounmap(hw->regs);
3746err_out_free_hw:
3747 kfree(hw);
3748err_out_free_regions:
3749 pci_release_regions(pdev);
3750err_out_disable_pdev:
3751 pci_disable_device(pdev);
3752 pci_set_drvdata(pdev, NULL);
3753err_out:
3754 return err;
3755}
3756
3757static void __devexit skge_remove(struct pci_dev *pdev)
3758{
3759 struct skge_hw *hw = pci_get_drvdata(pdev);
3760 struct net_device *dev0, *dev1;
3761
Stephen Hemminger95566062005-06-27 11:33:02 -07003762 if (!hw)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003763 return;
3764
Stephen Hemminger208491d82007-02-16 15:37:39 -08003765 flush_scheduled_work();
3766
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003767 if ((dev1 = hw->dev[1]))
3768 unregister_netdev(dev1);
3769 dev0 = hw->dev[0];
3770 unregister_netdev(dev0);
3771
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003772 tasklet_disable(&hw->phy_task);
3773
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003774 spin_lock_irq(&hw->hw_lock);
3775 hw->intr_mask = 0;
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003776 skge_write32(hw, B0_IMSK, 0);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07003777 skge_read32(hw, B0_IMSK);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003778 spin_unlock_irq(&hw->hw_lock);
3779
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003780 skge_write16(hw, B0_LED, LED_STAT_OFF);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003781 skge_write8(hw, B0_CTST, CS_RST_SET);
3782
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003783 free_irq(pdev->irq, hw);
3784 pci_release_regions(pdev);
3785 pci_disable_device(pdev);
3786 if (dev1)
3787 free_netdev(dev1);
3788 free_netdev(dev0);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003789
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003790 iounmap(hw->regs);
3791 kfree(hw);
3792 pci_set_drvdata(pdev, NULL);
3793}
3794
3795#ifdef CONFIG_PM
Pavel Machek2a569572005-07-07 17:56:40 -07003796static int skge_suspend(struct pci_dev *pdev, pm_message_t state)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003797{
3798 struct skge_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingera504e642007-02-02 08:22:53 -08003799 int i, err, wol = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003800
Stephen Hemmingere3b7df12007-05-11 11:21:45 -07003801 if (!hw)
3802 return 0;
3803
Stephen Hemmingera504e642007-02-02 08:22:53 -08003804 err = pci_save_state(pdev);
3805 if (err)
3806 return err;
3807
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003808 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003809 struct net_device *dev = hw->dev[i];
Stephen Hemmingera504e642007-02-02 08:22:53 -08003810 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003811
Stephen Hemmingera504e642007-02-02 08:22:53 -08003812 if (netif_running(dev))
3813 skge_down(dev);
3814 if (skge->wol)
3815 skge_wol_init(skge);
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003816
Stephen Hemmingera504e642007-02-02 08:22:53 -08003817 wol |= skge->wol;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003818 }
3819
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003820 skge_write32(hw, B0_IMSK, 0);
Pavel Machek2a569572005-07-07 17:56:40 -07003821 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003822 pci_set_power_state(pdev, pci_choose_state(pdev, state));
3823
3824 return 0;
3825}
3826
3827static int skge_resume(struct pci_dev *pdev)
3828{
3829 struct skge_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003830 int i, err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003831
Stephen Hemmingere3b7df12007-05-11 11:21:45 -07003832 if (!hw)
3833 return 0;
3834
Stephen Hemmingera504e642007-02-02 08:22:53 -08003835 err = pci_set_power_state(pdev, PCI_D0);
3836 if (err)
3837 goto out;
3838
3839 err = pci_restore_state(pdev);
3840 if (err)
3841 goto out;
3842
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003843 pci_enable_wake(pdev, PCI_D0, 0);
3844
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003845 err = skge_reset(hw);
3846 if (err)
3847 goto out;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003848
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003849 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003850 struct net_device *dev = hw->dev[i];
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003851
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003852 if (netif_running(dev)) {
3853 err = skge_up(dev);
3854
3855 if (err) {
3856 printk(KERN_ERR PFX "%s: could not up: %d\n",
3857 dev->name, err);
Stephen Hemmingeredd702e2005-12-15 12:18:00 -08003858 dev_close(dev);
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003859 goto out;
3860 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003861 }
3862 }
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003863out:
3864 return err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003865}
3866#endif
3867
Stephen Hemminger692412b2007-04-09 15:32:45 -07003868static void skge_shutdown(struct pci_dev *pdev)
3869{
3870 struct skge_hw *hw = pci_get_drvdata(pdev);
3871 int i, wol = 0;
3872
Stephen Hemmingere3b7df12007-05-11 11:21:45 -07003873 if (!hw)
3874 return;
3875
Stephen Hemminger692412b2007-04-09 15:32:45 -07003876 for (i = 0; i < hw->ports; i++) {
3877 struct net_device *dev = hw->dev[i];
3878 struct skge_port *skge = netdev_priv(dev);
3879
3880 if (skge->wol)
3881 skge_wol_init(skge);
3882 wol |= skge->wol;
3883 }
3884
3885 pci_enable_wake(pdev, PCI_D3hot, wol);
3886 pci_enable_wake(pdev, PCI_D3cold, wol);
3887
3888 pci_disable_device(pdev);
3889 pci_set_power_state(pdev, PCI_D3hot);
3890
3891}
3892
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003893static struct pci_driver skge_driver = {
3894 .name = DRV_NAME,
3895 .id_table = skge_id_table,
3896 .probe = skge_probe,
3897 .remove = __devexit_p(skge_remove),
3898#ifdef CONFIG_PM
3899 .suspend = skge_suspend,
3900 .resume = skge_resume,
3901#endif
Stephen Hemminger692412b2007-04-09 15:32:45 -07003902 .shutdown = skge_shutdown,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003903};
3904
3905static int __init skge_init_module(void)
3906{
Jeff Garzik29917622006-08-19 17:48:59 -04003907 return pci_register_driver(&skge_driver);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003908}
3909
3910static void __exit skge_cleanup_module(void)
3911{
3912 pci_unregister_driver(&skge_driver);
3913}
3914
3915module_init(skge_init_module);
3916module_exit(skge_cleanup_module);