blob: d4c279c04caae66064a829659d41e778f250d170 [file] [log] [blame]
Misha Brukmana85d6bc2002-11-22 22:42:50 +00001//===- X86InstrInfo.cpp - X86 Instruction Information -----------*- C++ -*-===//
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman0e0a7a452005-04-21 23:38:14 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattner72614082002-10-25 22:55:53 +00009//
Chris Lattner3501fea2003-01-14 22:00:31 +000010// This file contains the X86 implementation of the TargetInstrInfo class.
Chris Lattner72614082002-10-25 22:55:53 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner055c9652002-10-29 21:05:24 +000014#include "X86InstrInfo.h"
Chris Lattner4ce42a72002-12-03 05:42:53 +000015#include "X86.h"
Chris Lattnerabf05b22003-08-03 21:55:55 +000016#include "X86GenInstrInfo.inc"
Evan Chengaa3c1412006-05-30 21:45:53 +000017#include "X86InstrBuilder.h"
Owen Andersond94b6a12008-01-04 23:57:37 +000018#include "X86MachineFunctionInfo.h"
Evan Chengaa3c1412006-05-30 21:45:53 +000019#include "X86Subtarget.h"
20#include "X86TargetMachine.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000021#include "llvm/DerivedTypes.h"
Owen Anderson0a5372e2009-07-13 04:09:18 +000022#include "llvm/LLVMContext.h"
Owen Anderson718cb662007-09-07 04:06:50 +000023#include "llvm/ADT/STLExtras.h"
Dan Gohman62c939d2008-12-03 05:21:24 +000024#include "llvm/CodeGen/MachineConstantPool.h"
Owen Andersond94b6a12008-01-04 23:57:37 +000025#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Chengaa3c1412006-05-30 21:45:53 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Cheng258ff672006-12-01 21:52:41 +000028#include "llvm/CodeGen/LiveVariables.h"
David Greeneb87bc952009-11-12 20:55:29 +000029#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattneree9eb412010-04-26 23:37:21 +000030#include "llvm/MC/MCInst.h"
Owen Anderson43dbe052008-01-07 01:35:02 +000031#include "llvm/Support/CommandLine.h"
David Greene5b901322010-01-05 01:29:29 +000032#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000033#include "llvm/Support/ErrorHandling.h"
34#include "llvm/Support/raw_ostream.h"
Evan Cheng0488db92007-09-25 01:57:46 +000035#include "llvm/Target/TargetOptions.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000036#include "llvm/MC/MCAsmInfo.h"
David Greeneb87bc952009-11-12 20:55:29 +000037#include <limits>
38
Brian Gaeked0fde302003-11-11 22:41:34 +000039using namespace llvm;
40
Chris Lattner705e07f2009-08-23 03:41:05 +000041static cl::opt<bool>
42NoFusing("disable-spill-fusing",
43 cl::desc("Disable fusing of spill code into instructions"));
44static cl::opt<bool>
45PrintFailedFusing("print-failed-fuse-candidates",
46 cl::desc("Print instructions that the allocator wants to"
47 " fuse, but the X86 backend currently can't"),
48 cl::Hidden);
49static cl::opt<bool>
50ReMatPICStubLoad("remat-pic-stub-load",
51 cl::desc("Re-materialize load from stub in PIC mode"),
52 cl::init(false), cl::Hidden);
Owen Anderson43dbe052008-01-07 01:35:02 +000053
Evan Chengaa3c1412006-05-30 21:45:53 +000054X86InstrInfo::X86InstrInfo(X86TargetMachine &tm)
Chris Lattner64105522008-01-01 01:03:04 +000055 : TargetInstrInfoImpl(X86Insts, array_lengthof(X86Insts)),
Evan Cheng25ab6902006-09-08 06:48:29 +000056 TM(tm), RI(tm, *this) {
Chris Lattner99ae6652010-10-08 03:54:52 +000057 enum {
58 TB_NOT_REVERSABLE = 1U << 31,
59 TB_FLAGS = TB_NOT_REVERSABLE
60 };
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000061
Owen Anderson43dbe052008-01-07 01:35:02 +000062 static const unsigned OpTbl2Addr[][2] = {
63 { X86::ADC32ri, X86::ADC32mi },
64 { X86::ADC32ri8, X86::ADC32mi8 },
65 { X86::ADC32rr, X86::ADC32mr },
66 { X86::ADC64ri32, X86::ADC64mi32 },
67 { X86::ADC64ri8, X86::ADC64mi8 },
68 { X86::ADC64rr, X86::ADC64mr },
69 { X86::ADD16ri, X86::ADD16mi },
70 { X86::ADD16ri8, X86::ADD16mi8 },
Chris Lattner15df55d2010-10-08 03:57:25 +000071 { X86::ADD16ri_DB, X86::ADD16mi | TB_NOT_REVERSABLE },
72 { X86::ADD16ri8_DB, X86::ADD16mi8 | TB_NOT_REVERSABLE },
Owen Anderson43dbe052008-01-07 01:35:02 +000073 { X86::ADD16rr, X86::ADD16mr },
Chris Lattner99ae6652010-10-08 03:54:52 +000074 { X86::ADD16rr_DB, X86::ADD16mr | TB_NOT_REVERSABLE },
Owen Anderson43dbe052008-01-07 01:35:02 +000075 { X86::ADD32ri, X86::ADD32mi },
76 { X86::ADD32ri8, X86::ADD32mi8 },
Chris Lattner15df55d2010-10-08 03:57:25 +000077 { X86::ADD32ri_DB, X86::ADD32mi | TB_NOT_REVERSABLE },
78 { X86::ADD32ri8_DB, X86::ADD32mi8 | TB_NOT_REVERSABLE },
Owen Anderson43dbe052008-01-07 01:35:02 +000079 { X86::ADD32rr, X86::ADD32mr },
Chris Lattner99ae6652010-10-08 03:54:52 +000080 { X86::ADD32rr_DB, X86::ADD32mr | TB_NOT_REVERSABLE },
Owen Anderson43dbe052008-01-07 01:35:02 +000081 { X86::ADD64ri32, X86::ADD64mi32 },
82 { X86::ADD64ri8, X86::ADD64mi8 },
Chris Lattner15df55d2010-10-08 03:57:25 +000083 { X86::ADD64ri32_DB,X86::ADD64mi32 | TB_NOT_REVERSABLE },
84 { X86::ADD64ri8_DB, X86::ADD64mi8 | TB_NOT_REVERSABLE },
Owen Anderson43dbe052008-01-07 01:35:02 +000085 { X86::ADD64rr, X86::ADD64mr },
Chris Lattner99ae6652010-10-08 03:54:52 +000086 { X86::ADD64rr_DB, X86::ADD64mr | TB_NOT_REVERSABLE },
Owen Anderson43dbe052008-01-07 01:35:02 +000087 { X86::ADD8ri, X86::ADD8mi },
88 { X86::ADD8rr, X86::ADD8mr },
89 { X86::AND16ri, X86::AND16mi },
90 { X86::AND16ri8, X86::AND16mi8 },
91 { X86::AND16rr, X86::AND16mr },
92 { X86::AND32ri, X86::AND32mi },
93 { X86::AND32ri8, X86::AND32mi8 },
94 { X86::AND32rr, X86::AND32mr },
95 { X86::AND64ri32, X86::AND64mi32 },
96 { X86::AND64ri8, X86::AND64mi8 },
97 { X86::AND64rr, X86::AND64mr },
98 { X86::AND8ri, X86::AND8mi },
99 { X86::AND8rr, X86::AND8mr },
100 { X86::DEC16r, X86::DEC16m },
101 { X86::DEC32r, X86::DEC32m },
102 { X86::DEC64_16r, X86::DEC64_16m },
103 { X86::DEC64_32r, X86::DEC64_32m },
104 { X86::DEC64r, X86::DEC64m },
105 { X86::DEC8r, X86::DEC8m },
106 { X86::INC16r, X86::INC16m },
107 { X86::INC32r, X86::INC32m },
108 { X86::INC64_16r, X86::INC64_16m },
109 { X86::INC64_32r, X86::INC64_32m },
110 { X86::INC64r, X86::INC64m },
111 { X86::INC8r, X86::INC8m },
112 { X86::NEG16r, X86::NEG16m },
113 { X86::NEG32r, X86::NEG32m },
114 { X86::NEG64r, X86::NEG64m },
115 { X86::NEG8r, X86::NEG8m },
116 { X86::NOT16r, X86::NOT16m },
117 { X86::NOT32r, X86::NOT32m },
118 { X86::NOT64r, X86::NOT64m },
119 { X86::NOT8r, X86::NOT8m },
120 { X86::OR16ri, X86::OR16mi },
121 { X86::OR16ri8, X86::OR16mi8 },
122 { X86::OR16rr, X86::OR16mr },
123 { X86::OR32ri, X86::OR32mi },
124 { X86::OR32ri8, X86::OR32mi8 },
125 { X86::OR32rr, X86::OR32mr },
126 { X86::OR64ri32, X86::OR64mi32 },
127 { X86::OR64ri8, X86::OR64mi8 },
128 { X86::OR64rr, X86::OR64mr },
129 { X86::OR8ri, X86::OR8mi },
130 { X86::OR8rr, X86::OR8mr },
131 { X86::ROL16r1, X86::ROL16m1 },
132 { X86::ROL16rCL, X86::ROL16mCL },
133 { X86::ROL16ri, X86::ROL16mi },
134 { X86::ROL32r1, X86::ROL32m1 },
135 { X86::ROL32rCL, X86::ROL32mCL },
136 { X86::ROL32ri, X86::ROL32mi },
137 { X86::ROL64r1, X86::ROL64m1 },
138 { X86::ROL64rCL, X86::ROL64mCL },
139 { X86::ROL64ri, X86::ROL64mi },
140 { X86::ROL8r1, X86::ROL8m1 },
141 { X86::ROL8rCL, X86::ROL8mCL },
142 { X86::ROL8ri, X86::ROL8mi },
143 { X86::ROR16r1, X86::ROR16m1 },
144 { X86::ROR16rCL, X86::ROR16mCL },
145 { X86::ROR16ri, X86::ROR16mi },
146 { X86::ROR32r1, X86::ROR32m1 },
147 { X86::ROR32rCL, X86::ROR32mCL },
148 { X86::ROR32ri, X86::ROR32mi },
149 { X86::ROR64r1, X86::ROR64m1 },
150 { X86::ROR64rCL, X86::ROR64mCL },
151 { X86::ROR64ri, X86::ROR64mi },
152 { X86::ROR8r1, X86::ROR8m1 },
153 { X86::ROR8rCL, X86::ROR8mCL },
154 { X86::ROR8ri, X86::ROR8mi },
155 { X86::SAR16r1, X86::SAR16m1 },
156 { X86::SAR16rCL, X86::SAR16mCL },
157 { X86::SAR16ri, X86::SAR16mi },
158 { X86::SAR32r1, X86::SAR32m1 },
159 { X86::SAR32rCL, X86::SAR32mCL },
160 { X86::SAR32ri, X86::SAR32mi },
161 { X86::SAR64r1, X86::SAR64m1 },
162 { X86::SAR64rCL, X86::SAR64mCL },
163 { X86::SAR64ri, X86::SAR64mi },
164 { X86::SAR8r1, X86::SAR8m1 },
165 { X86::SAR8rCL, X86::SAR8mCL },
166 { X86::SAR8ri, X86::SAR8mi },
167 { X86::SBB32ri, X86::SBB32mi },
168 { X86::SBB32ri8, X86::SBB32mi8 },
169 { X86::SBB32rr, X86::SBB32mr },
170 { X86::SBB64ri32, X86::SBB64mi32 },
171 { X86::SBB64ri8, X86::SBB64mi8 },
172 { X86::SBB64rr, X86::SBB64mr },
Owen Anderson43dbe052008-01-07 01:35:02 +0000173 { X86::SHL16rCL, X86::SHL16mCL },
174 { X86::SHL16ri, X86::SHL16mi },
Owen Anderson43dbe052008-01-07 01:35:02 +0000175 { X86::SHL32rCL, X86::SHL32mCL },
176 { X86::SHL32ri, X86::SHL32mi },
Owen Anderson43dbe052008-01-07 01:35:02 +0000177 { X86::SHL64rCL, X86::SHL64mCL },
178 { X86::SHL64ri, X86::SHL64mi },
Owen Anderson43dbe052008-01-07 01:35:02 +0000179 { X86::SHL8rCL, X86::SHL8mCL },
180 { X86::SHL8ri, X86::SHL8mi },
181 { X86::SHLD16rrCL, X86::SHLD16mrCL },
182 { X86::SHLD16rri8, X86::SHLD16mri8 },
183 { X86::SHLD32rrCL, X86::SHLD32mrCL },
184 { X86::SHLD32rri8, X86::SHLD32mri8 },
185 { X86::SHLD64rrCL, X86::SHLD64mrCL },
186 { X86::SHLD64rri8, X86::SHLD64mri8 },
187 { X86::SHR16r1, X86::SHR16m1 },
188 { X86::SHR16rCL, X86::SHR16mCL },
189 { X86::SHR16ri, X86::SHR16mi },
190 { X86::SHR32r1, X86::SHR32m1 },
191 { X86::SHR32rCL, X86::SHR32mCL },
192 { X86::SHR32ri, X86::SHR32mi },
193 { X86::SHR64r1, X86::SHR64m1 },
194 { X86::SHR64rCL, X86::SHR64mCL },
195 { X86::SHR64ri, X86::SHR64mi },
196 { X86::SHR8r1, X86::SHR8m1 },
197 { X86::SHR8rCL, X86::SHR8mCL },
198 { X86::SHR8ri, X86::SHR8mi },
199 { X86::SHRD16rrCL, X86::SHRD16mrCL },
200 { X86::SHRD16rri8, X86::SHRD16mri8 },
201 { X86::SHRD32rrCL, X86::SHRD32mrCL },
202 { X86::SHRD32rri8, X86::SHRD32mri8 },
203 { X86::SHRD64rrCL, X86::SHRD64mrCL },
204 { X86::SHRD64rri8, X86::SHRD64mri8 },
205 { X86::SUB16ri, X86::SUB16mi },
206 { X86::SUB16ri8, X86::SUB16mi8 },
207 { X86::SUB16rr, X86::SUB16mr },
208 { X86::SUB32ri, X86::SUB32mi },
209 { X86::SUB32ri8, X86::SUB32mi8 },
210 { X86::SUB32rr, X86::SUB32mr },
211 { X86::SUB64ri32, X86::SUB64mi32 },
212 { X86::SUB64ri8, X86::SUB64mi8 },
213 { X86::SUB64rr, X86::SUB64mr },
214 { X86::SUB8ri, X86::SUB8mi },
215 { X86::SUB8rr, X86::SUB8mr },
216 { X86::XOR16ri, X86::XOR16mi },
217 { X86::XOR16ri8, X86::XOR16mi8 },
218 { X86::XOR16rr, X86::XOR16mr },
219 { X86::XOR32ri, X86::XOR32mi },
220 { X86::XOR32ri8, X86::XOR32mi8 },
221 { X86::XOR32rr, X86::XOR32mr },
222 { X86::XOR64ri32, X86::XOR64mi32 },
223 { X86::XOR64ri8, X86::XOR64mi8 },
224 { X86::XOR64rr, X86::XOR64mr },
225 { X86::XOR8ri, X86::XOR8mi },
226 { X86::XOR8rr, X86::XOR8mr }
227 };
228
229 for (unsigned i = 0, e = array_lengthof(OpTbl2Addr); i != e; ++i) {
230 unsigned RegOp = OpTbl2Addr[i][0];
Chris Lattner99ae6652010-10-08 03:54:52 +0000231 unsigned MemOp = OpTbl2Addr[i][1] & ~TB_FLAGS;
232 assert(!RegOp2MemOpTable2Addr.count(RegOp) && "Duplicated entries?");
233 RegOp2MemOpTable2Addr[RegOp] = std::make_pair(MemOp, 0U);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000234
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000235 // If this is not a reversible operation (because there is a many->one)
Chris Lattner99ae6652010-10-08 03:54:52 +0000236 // mapping, don't insert the reverse of the operation into MemOp2RegOpTable.
237 if (OpTbl2Addr[i][1] & TB_NOT_REVERSABLE)
238 continue;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000239
Evan Chengf9b36f02009-07-15 06:10:07 +0000240 // Index 0, folded load and store, no alignment requirement.
241 unsigned AuxInfo = 0 | (1 << 4) | (1 << 5);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000242
243 assert(!MemOp2RegOpTable.count(MemOp) &&
Chris Lattner99ae6652010-10-08 03:54:52 +0000244 "Duplicated entries in unfolding maps?");
245 MemOp2RegOpTable[MemOp] = std::make_pair(RegOp, AuxInfo);
Owen Anderson43dbe052008-01-07 01:35:02 +0000246 }
247
248 // If the third value is 1, then it's folding either a load or a store.
Evan Chengf9b36f02009-07-15 06:10:07 +0000249 static const unsigned OpTbl0[][4] = {
250 { X86::BT16ri8, X86::BT16mi8, 1, 0 },
251 { X86::BT32ri8, X86::BT32mi8, 1, 0 },
252 { X86::BT64ri8, X86::BT64mi8, 1, 0 },
253 { X86::CALL32r, X86::CALL32m, 1, 0 },
254 { X86::CALL64r, X86::CALL64m, 1, 0 },
Anton Korobeynikove9df15e2010-08-17 21:06:01 +0000255 { X86::WINCALL64r, X86::WINCALL64m, 1, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000256 { X86::CMP16ri, X86::CMP16mi, 1, 0 },
257 { X86::CMP16ri8, X86::CMP16mi8, 1, 0 },
258 { X86::CMP16rr, X86::CMP16mr, 1, 0 },
259 { X86::CMP32ri, X86::CMP32mi, 1, 0 },
260 { X86::CMP32ri8, X86::CMP32mi8, 1, 0 },
261 { X86::CMP32rr, X86::CMP32mr, 1, 0 },
262 { X86::CMP64ri32, X86::CMP64mi32, 1, 0 },
263 { X86::CMP64ri8, X86::CMP64mi8, 1, 0 },
264 { X86::CMP64rr, X86::CMP64mr, 1, 0 },
265 { X86::CMP8ri, X86::CMP8mi, 1, 0 },
266 { X86::CMP8rr, X86::CMP8mr, 1, 0 },
267 { X86::DIV16r, X86::DIV16m, 1, 0 },
268 { X86::DIV32r, X86::DIV32m, 1, 0 },
269 { X86::DIV64r, X86::DIV64m, 1, 0 },
270 { X86::DIV8r, X86::DIV8m, 1, 0 },
271 { X86::EXTRACTPSrr, X86::EXTRACTPSmr, 0, 16 },
Chris Lattner15df55d2010-10-08 03:57:25 +0000272 { X86::FsMOVAPDrr, X86::MOVSDmr | TB_NOT_REVERSABLE , 0, 0 },
273 { X86::FsMOVAPSrr, X86::MOVSSmr | TB_NOT_REVERSABLE , 0, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000274 { X86::IDIV16r, X86::IDIV16m, 1, 0 },
275 { X86::IDIV32r, X86::IDIV32m, 1, 0 },
276 { X86::IDIV64r, X86::IDIV64m, 1, 0 },
277 { X86::IDIV8r, X86::IDIV8m, 1, 0 },
278 { X86::IMUL16r, X86::IMUL16m, 1, 0 },
279 { X86::IMUL32r, X86::IMUL32m, 1, 0 },
280 { X86::IMUL64r, X86::IMUL64m, 1, 0 },
281 { X86::IMUL8r, X86::IMUL8m, 1, 0 },
282 { X86::JMP32r, X86::JMP32m, 1, 0 },
283 { X86::JMP64r, X86::JMP64m, 1, 0 },
284 { X86::MOV16ri, X86::MOV16mi, 0, 0 },
285 { X86::MOV16rr, X86::MOV16mr, 0, 0 },
286 { X86::MOV32ri, X86::MOV32mi, 0, 0 },
287 { X86::MOV32rr, X86::MOV32mr, 0, 0 },
288 { X86::MOV64ri32, X86::MOV64mi32, 0, 0 },
289 { X86::MOV64rr, X86::MOV64mr, 0, 0 },
290 { X86::MOV8ri, X86::MOV8mi, 0, 0 },
291 { X86::MOV8rr, X86::MOV8mr, 0, 0 },
292 { X86::MOV8rr_NOREX, X86::MOV8mr_NOREX, 0, 0 },
293 { X86::MOVAPDrr, X86::MOVAPDmr, 0, 16 },
294 { X86::MOVAPSrr, X86::MOVAPSmr, 0, 16 },
295 { X86::MOVDQArr, X86::MOVDQAmr, 0, 16 },
296 { X86::MOVPDI2DIrr, X86::MOVPDI2DImr, 0, 0 },
297 { X86::MOVPQIto64rr,X86::MOVPQI2QImr, 0, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000298 { X86::MOVSDto64rr, X86::MOVSDto64mr, 0, 0 },
299 { X86::MOVSS2DIrr, X86::MOVSS2DImr, 0, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000300 { X86::MOVUPDrr, X86::MOVUPDmr, 0, 0 },
301 { X86::MOVUPSrr, X86::MOVUPSmr, 0, 0 },
302 { X86::MUL16r, X86::MUL16m, 1, 0 },
303 { X86::MUL32r, X86::MUL32m, 1, 0 },
304 { X86::MUL64r, X86::MUL64m, 1, 0 },
305 { X86::MUL8r, X86::MUL8m, 1, 0 },
306 { X86::SETAEr, X86::SETAEm, 0, 0 },
307 { X86::SETAr, X86::SETAm, 0, 0 },
308 { X86::SETBEr, X86::SETBEm, 0, 0 },
309 { X86::SETBr, X86::SETBm, 0, 0 },
310 { X86::SETEr, X86::SETEm, 0, 0 },
311 { X86::SETGEr, X86::SETGEm, 0, 0 },
312 { X86::SETGr, X86::SETGm, 0, 0 },
313 { X86::SETLEr, X86::SETLEm, 0, 0 },
314 { X86::SETLr, X86::SETLm, 0, 0 },
315 { X86::SETNEr, X86::SETNEm, 0, 0 },
316 { X86::SETNOr, X86::SETNOm, 0, 0 },
317 { X86::SETNPr, X86::SETNPm, 0, 0 },
318 { X86::SETNSr, X86::SETNSm, 0, 0 },
319 { X86::SETOr, X86::SETOm, 0, 0 },
320 { X86::SETPr, X86::SETPm, 0, 0 },
321 { X86::SETSr, X86::SETSm, 0, 0 },
322 { X86::TAILJMPr, X86::TAILJMPm, 1, 0 },
Evan Chengf48ef032010-03-14 03:48:46 +0000323 { X86::TAILJMPr64, X86::TAILJMPm64, 1, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000324 { X86::TEST16ri, X86::TEST16mi, 1, 0 },
325 { X86::TEST32ri, X86::TEST32mi, 1, 0 },
326 { X86::TEST64ri32, X86::TEST64mi32, 1, 0 },
327 { X86::TEST8ri, X86::TEST8mi, 1, 0 }
Owen Anderson43dbe052008-01-07 01:35:02 +0000328 };
329
330 for (unsigned i = 0, e = array_lengthof(OpTbl0); i != e; ++i) {
Chris Lattner15df55d2010-10-08 03:57:25 +0000331 unsigned RegOp = OpTbl0[i][0];
332 unsigned MemOp = OpTbl0[i][1] & ~TB_FLAGS;
Daniel Dunbarb38109f2010-10-08 02:07:29 +0000333 unsigned FoldedLoad = OpTbl0[i][2];
Chris Lattner15df55d2010-10-08 03:57:25 +0000334 unsigned Align = OpTbl0[i][3];
335 assert(!RegOp2MemOpTable0.count(RegOp) && "Duplicated entries?");
336 RegOp2MemOpTable0[RegOp] = std::make_pair(MemOp, Align);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000337
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000338 // If this is not a reversible operation (because there is a many->one)
Chris Lattner15df55d2010-10-08 03:57:25 +0000339 // mapping, don't insert the reverse of the operation into MemOp2RegOpTable.
340 if (OpTbl0[i][1] & TB_NOT_REVERSABLE)
341 continue;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000342
Owen Anderson43dbe052008-01-07 01:35:02 +0000343 // Index 0, folded load or store.
344 unsigned AuxInfo = 0 | (FoldedLoad << 4) | ((FoldedLoad^1) << 5);
Chris Lattner15df55d2010-10-08 03:57:25 +0000345 assert(!MemOp2RegOpTable.count(MemOp) && "Duplicated entries?");
346 MemOp2RegOpTable[MemOp] = std::make_pair(RegOp, AuxInfo);
Owen Anderson43dbe052008-01-07 01:35:02 +0000347 }
348
Evan Chengf9b36f02009-07-15 06:10:07 +0000349 static const unsigned OpTbl1[][3] = {
350 { X86::CMP16rr, X86::CMP16rm, 0 },
351 { X86::CMP32rr, X86::CMP32rm, 0 },
352 { X86::CMP64rr, X86::CMP64rm, 0 },
353 { X86::CMP8rr, X86::CMP8rm, 0 },
354 { X86::CVTSD2SSrr, X86::CVTSD2SSrm, 0 },
355 { X86::CVTSI2SD64rr, X86::CVTSI2SD64rm, 0 },
356 { X86::CVTSI2SDrr, X86::CVTSI2SDrm, 0 },
357 { X86::CVTSI2SS64rr, X86::CVTSI2SS64rm, 0 },
358 { X86::CVTSI2SSrr, X86::CVTSI2SSrm, 0 },
359 { X86::CVTSS2SDrr, X86::CVTSS2SDrm, 0 },
360 { X86::CVTTSD2SI64rr, X86::CVTTSD2SI64rm, 0 },
361 { X86::CVTTSD2SIrr, X86::CVTTSD2SIrm, 0 },
362 { X86::CVTTSS2SI64rr, X86::CVTTSS2SI64rm, 0 },
363 { X86::CVTTSS2SIrr, X86::CVTTSS2SIrm, 0 },
Chris Lattner15df55d2010-10-08 03:57:25 +0000364 { X86::FsMOVAPDrr, X86::MOVSDrm | TB_NOT_REVERSABLE , 0 },
365 { X86::FsMOVAPSrr, X86::MOVSSrm | TB_NOT_REVERSABLE , 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000366 { X86::IMUL16rri, X86::IMUL16rmi, 0 },
367 { X86::IMUL16rri8, X86::IMUL16rmi8, 0 },
368 { X86::IMUL32rri, X86::IMUL32rmi, 0 },
369 { X86::IMUL32rri8, X86::IMUL32rmi8, 0 },
370 { X86::IMUL64rri32, X86::IMUL64rmi32, 0 },
371 { X86::IMUL64rri8, X86::IMUL64rmi8, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000372 { X86::Int_COMISDrr, X86::Int_COMISDrm, 0 },
373 { X86::Int_COMISSrr, X86::Int_COMISSrm, 0 },
374 { X86::Int_CVTDQ2PDrr, X86::Int_CVTDQ2PDrm, 16 },
375 { X86::Int_CVTDQ2PSrr, X86::Int_CVTDQ2PSrm, 16 },
376 { X86::Int_CVTPD2DQrr, X86::Int_CVTPD2DQrm, 16 },
377 { X86::Int_CVTPD2PSrr, X86::Int_CVTPD2PSrm, 16 },
378 { X86::Int_CVTPS2DQrr, X86::Int_CVTPS2DQrm, 16 },
379 { X86::Int_CVTPS2PDrr, X86::Int_CVTPS2PDrm, 0 },
Chris Lattner0c04e4f2010-09-29 02:24:57 +0000380 { X86::CVTSD2SI64rr, X86::CVTSD2SI64rm, 0 },
381 { X86::CVTSD2SIrr, X86::CVTSD2SIrm, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000382 { X86::Int_CVTSD2SSrr, X86::Int_CVTSD2SSrm, 0 },
383 { X86::Int_CVTSI2SD64rr,X86::Int_CVTSI2SD64rm, 0 },
384 { X86::Int_CVTSI2SDrr, X86::Int_CVTSI2SDrm, 0 },
385 { X86::Int_CVTSI2SS64rr,X86::Int_CVTSI2SS64rm, 0 },
386 { X86::Int_CVTSI2SSrr, X86::Int_CVTSI2SSrm, 0 },
387 { X86::Int_CVTSS2SDrr, X86::Int_CVTSS2SDrm, 0 },
388 { X86::Int_CVTSS2SI64rr,X86::Int_CVTSS2SI64rm, 0 },
389 { X86::Int_CVTSS2SIrr, X86::Int_CVTSS2SIrm, 0 },
Chris Lattnerbf6018a2010-09-29 02:36:32 +0000390 { X86::CVTTPD2DQrr, X86::CVTTPD2DQrm, 16 },
391 { X86::CVTTPS2DQrr, X86::CVTTPS2DQrm, 16 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000392 { X86::Int_CVTTSD2SI64rr,X86::Int_CVTTSD2SI64rm, 0 },
393 { X86::Int_CVTTSD2SIrr, X86::Int_CVTTSD2SIrm, 0 },
394 { X86::Int_CVTTSS2SI64rr,X86::Int_CVTTSS2SI64rm, 0 },
395 { X86::Int_CVTTSS2SIrr, X86::Int_CVTTSS2SIrm, 0 },
396 { X86::Int_UCOMISDrr, X86::Int_UCOMISDrm, 0 },
397 { X86::Int_UCOMISSrr, X86::Int_UCOMISSrm, 0 },
398 { X86::MOV16rr, X86::MOV16rm, 0 },
399 { X86::MOV32rr, X86::MOV32rm, 0 },
400 { X86::MOV64rr, X86::MOV64rm, 0 },
401 { X86::MOV64toPQIrr, X86::MOVQI2PQIrm, 0 },
402 { X86::MOV64toSDrr, X86::MOV64toSDrm, 0 },
403 { X86::MOV8rr, X86::MOV8rm, 0 },
404 { X86::MOVAPDrr, X86::MOVAPDrm, 16 },
405 { X86::MOVAPSrr, X86::MOVAPSrm, 16 },
406 { X86::MOVDDUPrr, X86::MOVDDUPrm, 0 },
407 { X86::MOVDI2PDIrr, X86::MOVDI2PDIrm, 0 },
408 { X86::MOVDI2SSrr, X86::MOVDI2SSrm, 0 },
409 { X86::MOVDQArr, X86::MOVDQArm, 16 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000410 { X86::MOVSHDUPrr, X86::MOVSHDUPrm, 16 },
411 { X86::MOVSLDUPrr, X86::MOVSLDUPrm, 16 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000412 { X86::MOVSX16rr8, X86::MOVSX16rm8, 0 },
413 { X86::MOVSX32rr16, X86::MOVSX32rm16, 0 },
414 { X86::MOVSX32rr8, X86::MOVSX32rm8, 0 },
415 { X86::MOVSX64rr16, X86::MOVSX64rm16, 0 },
416 { X86::MOVSX64rr32, X86::MOVSX64rm32, 0 },
417 { X86::MOVSX64rr8, X86::MOVSX64rm8, 0 },
418 { X86::MOVUPDrr, X86::MOVUPDrm, 16 },
Evan Cheng94da7212010-01-21 00:55:14 +0000419 { X86::MOVUPSrr, X86::MOVUPSrm, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000420 { X86::MOVZDI2PDIrr, X86::MOVZDI2PDIrm, 0 },
421 { X86::MOVZQI2PQIrr, X86::MOVZQI2PQIrm, 0 },
422 { X86::MOVZPQILo2PQIrr, X86::MOVZPQILo2PQIrm, 16 },
423 { X86::MOVZX16rr8, X86::MOVZX16rm8, 0 },
424 { X86::MOVZX32rr16, X86::MOVZX32rm16, 0 },
425 { X86::MOVZX32_NOREXrr8, X86::MOVZX32_NOREXrm8, 0 },
426 { X86::MOVZX32rr8, X86::MOVZX32rm8, 0 },
427 { X86::MOVZX64rr16, X86::MOVZX64rm16, 0 },
428 { X86::MOVZX64rr32, X86::MOVZX64rm32, 0 },
429 { X86::MOVZX64rr8, X86::MOVZX64rm8, 0 },
430 { X86::PSHUFDri, X86::PSHUFDmi, 16 },
431 { X86::PSHUFHWri, X86::PSHUFHWmi, 16 },
432 { X86::PSHUFLWri, X86::PSHUFLWmi, 16 },
433 { X86::RCPPSr, X86::RCPPSm, 16 },
434 { X86::RCPPSr_Int, X86::RCPPSm_Int, 16 },
435 { X86::RSQRTPSr, X86::RSQRTPSm, 16 },
436 { X86::RSQRTPSr_Int, X86::RSQRTPSm_Int, 16 },
437 { X86::RSQRTSSr, X86::RSQRTSSm, 0 },
438 { X86::RSQRTSSr_Int, X86::RSQRTSSm_Int, 0 },
439 { X86::SQRTPDr, X86::SQRTPDm, 16 },
440 { X86::SQRTPDr_Int, X86::SQRTPDm_Int, 16 },
441 { X86::SQRTPSr, X86::SQRTPSm, 16 },
442 { X86::SQRTPSr_Int, X86::SQRTPSm_Int, 16 },
443 { X86::SQRTSDr, X86::SQRTSDm, 0 },
444 { X86::SQRTSDr_Int, X86::SQRTSDm_Int, 0 },
445 { X86::SQRTSSr, X86::SQRTSSm, 0 },
446 { X86::SQRTSSr_Int, X86::SQRTSSm_Int, 0 },
447 { X86::TEST16rr, X86::TEST16rm, 0 },
448 { X86::TEST32rr, X86::TEST32rm, 0 },
449 { X86::TEST64rr, X86::TEST64rm, 0 },
450 { X86::TEST8rr, X86::TEST8rm, 0 },
Owen Anderson43dbe052008-01-07 01:35:02 +0000451 // FIXME: TEST*rr EAX,EAX ---> CMP [mem], 0
Evan Chengf9b36f02009-07-15 06:10:07 +0000452 { X86::UCOMISDrr, X86::UCOMISDrm, 0 },
453 { X86::UCOMISSrr, X86::UCOMISSrm, 0 }
Owen Anderson43dbe052008-01-07 01:35:02 +0000454 };
455
456 for (unsigned i = 0, e = array_lengthof(OpTbl1); i != e; ++i) {
457 unsigned RegOp = OpTbl1[i][0];
Chris Lattner15df55d2010-10-08 03:57:25 +0000458 unsigned MemOp = OpTbl1[i][1] & ~TB_FLAGS;
Evan Chengf9b36f02009-07-15 06:10:07 +0000459 unsigned Align = OpTbl1[i][2];
Chris Lattnera2283762010-10-07 23:57:02 +0000460 assert(!RegOp2MemOpTable1.count(RegOp) && "Duplicate entries");
Chris Lattner15df55d2010-10-08 03:57:25 +0000461 RegOp2MemOpTable1[RegOp] = std::make_pair(MemOp, Align);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000462
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000463 // If this is not a reversible operation (because there is a many->one)
Chris Lattner15df55d2010-10-08 03:57:25 +0000464 // mapping, don't insert the reverse of the operation into MemOp2RegOpTable.
465 if (OpTbl1[i][1] & TB_NOT_REVERSABLE)
466 continue;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000467
Evan Chengf9b36f02009-07-15 06:10:07 +0000468 // Index 1, folded load
469 unsigned AuxInfo = 1 | (1 << 4);
Chris Lattner15df55d2010-10-08 03:57:25 +0000470 assert(!MemOp2RegOpTable.count(MemOp) && "Duplicate entries");
471 MemOp2RegOpTable[MemOp] = std::make_pair(RegOp, AuxInfo);
Owen Anderson43dbe052008-01-07 01:35:02 +0000472 }
473
Evan Chengf9b36f02009-07-15 06:10:07 +0000474 static const unsigned OpTbl2[][3] = {
475 { X86::ADC32rr, X86::ADC32rm, 0 },
476 { X86::ADC64rr, X86::ADC64rm, 0 },
477 { X86::ADD16rr, X86::ADD16rm, 0 },
Chris Lattner99ae6652010-10-08 03:54:52 +0000478 { X86::ADD16rr_DB, X86::ADD16rm | TB_NOT_REVERSABLE, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000479 { X86::ADD32rr, X86::ADD32rm, 0 },
Chris Lattner99ae6652010-10-08 03:54:52 +0000480 { X86::ADD32rr_DB, X86::ADD32rm | TB_NOT_REVERSABLE, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000481 { X86::ADD64rr, X86::ADD64rm, 0 },
Chris Lattner99ae6652010-10-08 03:54:52 +0000482 { X86::ADD64rr_DB, X86::ADD64rm | TB_NOT_REVERSABLE, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000483 { X86::ADD8rr, X86::ADD8rm, 0 },
484 { X86::ADDPDrr, X86::ADDPDrm, 16 },
485 { X86::ADDPSrr, X86::ADDPSrm, 16 },
486 { X86::ADDSDrr, X86::ADDSDrm, 0 },
487 { X86::ADDSSrr, X86::ADDSSrm, 0 },
488 { X86::ADDSUBPDrr, X86::ADDSUBPDrm, 16 },
489 { X86::ADDSUBPSrr, X86::ADDSUBPSrm, 16 },
490 { X86::AND16rr, X86::AND16rm, 0 },
491 { X86::AND32rr, X86::AND32rm, 0 },
492 { X86::AND64rr, X86::AND64rm, 0 },
493 { X86::AND8rr, X86::AND8rm, 0 },
494 { X86::ANDNPDrr, X86::ANDNPDrm, 16 },
495 { X86::ANDNPSrr, X86::ANDNPSrm, 16 },
496 { X86::ANDPDrr, X86::ANDPDrm, 16 },
497 { X86::ANDPSrr, X86::ANDPSrm, 16 },
498 { X86::CMOVA16rr, X86::CMOVA16rm, 0 },
499 { X86::CMOVA32rr, X86::CMOVA32rm, 0 },
500 { X86::CMOVA64rr, X86::CMOVA64rm, 0 },
501 { X86::CMOVAE16rr, X86::CMOVAE16rm, 0 },
502 { X86::CMOVAE32rr, X86::CMOVAE32rm, 0 },
503 { X86::CMOVAE64rr, X86::CMOVAE64rm, 0 },
504 { X86::CMOVB16rr, X86::CMOVB16rm, 0 },
505 { X86::CMOVB32rr, X86::CMOVB32rm, 0 },
506 { X86::CMOVB64rr, X86::CMOVB64rm, 0 },
Chris Lattner25cbf502010-10-05 23:00:14 +0000507 { X86::CMOVBE16rr, X86::CMOVBE16rm, 0 },
508 { X86::CMOVBE32rr, X86::CMOVBE32rm, 0 },
509 { X86::CMOVBE64rr, X86::CMOVBE64rm, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000510 { X86::CMOVE16rr, X86::CMOVE16rm, 0 },
511 { X86::CMOVE32rr, X86::CMOVE32rm, 0 },
512 { X86::CMOVE64rr, X86::CMOVE64rm, 0 },
513 { X86::CMOVG16rr, X86::CMOVG16rm, 0 },
514 { X86::CMOVG32rr, X86::CMOVG32rm, 0 },
515 { X86::CMOVG64rr, X86::CMOVG64rm, 0 },
516 { X86::CMOVGE16rr, X86::CMOVGE16rm, 0 },
517 { X86::CMOVGE32rr, X86::CMOVGE32rm, 0 },
518 { X86::CMOVGE64rr, X86::CMOVGE64rm, 0 },
519 { X86::CMOVL16rr, X86::CMOVL16rm, 0 },
520 { X86::CMOVL32rr, X86::CMOVL32rm, 0 },
521 { X86::CMOVL64rr, X86::CMOVL64rm, 0 },
522 { X86::CMOVLE16rr, X86::CMOVLE16rm, 0 },
523 { X86::CMOVLE32rr, X86::CMOVLE32rm, 0 },
524 { X86::CMOVLE64rr, X86::CMOVLE64rm, 0 },
525 { X86::CMOVNE16rr, X86::CMOVNE16rm, 0 },
526 { X86::CMOVNE32rr, X86::CMOVNE32rm, 0 },
527 { X86::CMOVNE64rr, X86::CMOVNE64rm, 0 },
528 { X86::CMOVNO16rr, X86::CMOVNO16rm, 0 },
529 { X86::CMOVNO32rr, X86::CMOVNO32rm, 0 },
530 { X86::CMOVNO64rr, X86::CMOVNO64rm, 0 },
531 { X86::CMOVNP16rr, X86::CMOVNP16rm, 0 },
532 { X86::CMOVNP32rr, X86::CMOVNP32rm, 0 },
533 { X86::CMOVNP64rr, X86::CMOVNP64rm, 0 },
534 { X86::CMOVNS16rr, X86::CMOVNS16rm, 0 },
535 { X86::CMOVNS32rr, X86::CMOVNS32rm, 0 },
536 { X86::CMOVNS64rr, X86::CMOVNS64rm, 0 },
537 { X86::CMOVO16rr, X86::CMOVO16rm, 0 },
538 { X86::CMOVO32rr, X86::CMOVO32rm, 0 },
539 { X86::CMOVO64rr, X86::CMOVO64rm, 0 },
540 { X86::CMOVP16rr, X86::CMOVP16rm, 0 },
541 { X86::CMOVP32rr, X86::CMOVP32rm, 0 },
542 { X86::CMOVP64rr, X86::CMOVP64rm, 0 },
543 { X86::CMOVS16rr, X86::CMOVS16rm, 0 },
544 { X86::CMOVS32rr, X86::CMOVS32rm, 0 },
545 { X86::CMOVS64rr, X86::CMOVS64rm, 0 },
546 { X86::CMPPDrri, X86::CMPPDrmi, 16 },
547 { X86::CMPPSrri, X86::CMPPSrmi, 16 },
548 { X86::CMPSDrr, X86::CMPSDrm, 0 },
549 { X86::CMPSSrr, X86::CMPSSrm, 0 },
550 { X86::DIVPDrr, X86::DIVPDrm, 16 },
551 { X86::DIVPSrr, X86::DIVPSrm, 16 },
552 { X86::DIVSDrr, X86::DIVSDrm, 0 },
553 { X86::DIVSSrr, X86::DIVSSrm, 0 },
554 { X86::FsANDNPDrr, X86::FsANDNPDrm, 16 },
555 { X86::FsANDNPSrr, X86::FsANDNPSrm, 16 },
556 { X86::FsANDPDrr, X86::FsANDPDrm, 16 },
557 { X86::FsANDPSrr, X86::FsANDPSrm, 16 },
558 { X86::FsORPDrr, X86::FsORPDrm, 16 },
559 { X86::FsORPSrr, X86::FsORPSrm, 16 },
560 { X86::FsXORPDrr, X86::FsXORPDrm, 16 },
561 { X86::FsXORPSrr, X86::FsXORPSrm, 16 },
562 { X86::HADDPDrr, X86::HADDPDrm, 16 },
563 { X86::HADDPSrr, X86::HADDPSrm, 16 },
564 { X86::HSUBPDrr, X86::HSUBPDrm, 16 },
565 { X86::HSUBPSrr, X86::HSUBPSrm, 16 },
566 { X86::IMUL16rr, X86::IMUL16rm, 0 },
567 { X86::IMUL32rr, X86::IMUL32rm, 0 },
568 { X86::IMUL64rr, X86::IMUL64rm, 0 },
Evan Cheng7558e2e2011-02-24 02:36:52 +0000569 { X86::Int_CMPSDrr, X86::Int_CMPSDrm, 0 },
570 { X86::Int_CMPSSrr, X86::Int_CMPSSrm, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000571 { X86::MAXPDrr, X86::MAXPDrm, 16 },
572 { X86::MAXPDrr_Int, X86::MAXPDrm_Int, 16 },
573 { X86::MAXPSrr, X86::MAXPSrm, 16 },
574 { X86::MAXPSrr_Int, X86::MAXPSrm_Int, 16 },
575 { X86::MAXSDrr, X86::MAXSDrm, 0 },
576 { X86::MAXSDrr_Int, X86::MAXSDrm_Int, 0 },
577 { X86::MAXSSrr, X86::MAXSSrm, 0 },
578 { X86::MAXSSrr_Int, X86::MAXSSrm_Int, 0 },
579 { X86::MINPDrr, X86::MINPDrm, 16 },
580 { X86::MINPDrr_Int, X86::MINPDrm_Int, 16 },
581 { X86::MINPSrr, X86::MINPSrm, 16 },
582 { X86::MINPSrr_Int, X86::MINPSrm_Int, 16 },
583 { X86::MINSDrr, X86::MINSDrm, 0 },
584 { X86::MINSDrr_Int, X86::MINSDrm_Int, 0 },
585 { X86::MINSSrr, X86::MINSSrm, 0 },
586 { X86::MINSSrr_Int, X86::MINSSrm_Int, 0 },
587 { X86::MULPDrr, X86::MULPDrm, 16 },
588 { X86::MULPSrr, X86::MULPSrm, 16 },
589 { X86::MULSDrr, X86::MULSDrm, 0 },
590 { X86::MULSSrr, X86::MULSSrm, 0 },
591 { X86::OR16rr, X86::OR16rm, 0 },
592 { X86::OR32rr, X86::OR32rm, 0 },
593 { X86::OR64rr, X86::OR64rm, 0 },
594 { X86::OR8rr, X86::OR8rm, 0 },
595 { X86::ORPDrr, X86::ORPDrm, 16 },
596 { X86::ORPSrr, X86::ORPSrm, 16 },
597 { X86::PACKSSDWrr, X86::PACKSSDWrm, 16 },
598 { X86::PACKSSWBrr, X86::PACKSSWBrm, 16 },
599 { X86::PACKUSWBrr, X86::PACKUSWBrm, 16 },
600 { X86::PADDBrr, X86::PADDBrm, 16 },
601 { X86::PADDDrr, X86::PADDDrm, 16 },
602 { X86::PADDQrr, X86::PADDQrm, 16 },
603 { X86::PADDSBrr, X86::PADDSBrm, 16 },
604 { X86::PADDSWrr, X86::PADDSWrm, 16 },
605 { X86::PADDWrr, X86::PADDWrm, 16 },
606 { X86::PANDNrr, X86::PANDNrm, 16 },
607 { X86::PANDrr, X86::PANDrm, 16 },
608 { X86::PAVGBrr, X86::PAVGBrm, 16 },
609 { X86::PAVGWrr, X86::PAVGWrm, 16 },
610 { X86::PCMPEQBrr, X86::PCMPEQBrm, 16 },
611 { X86::PCMPEQDrr, X86::PCMPEQDrm, 16 },
612 { X86::PCMPEQWrr, X86::PCMPEQWrm, 16 },
613 { X86::PCMPGTBrr, X86::PCMPGTBrm, 16 },
614 { X86::PCMPGTDrr, X86::PCMPGTDrm, 16 },
615 { X86::PCMPGTWrr, X86::PCMPGTWrm, 16 },
616 { X86::PINSRWrri, X86::PINSRWrmi, 16 },
617 { X86::PMADDWDrr, X86::PMADDWDrm, 16 },
618 { X86::PMAXSWrr, X86::PMAXSWrm, 16 },
619 { X86::PMAXUBrr, X86::PMAXUBrm, 16 },
620 { X86::PMINSWrr, X86::PMINSWrm, 16 },
621 { X86::PMINUBrr, X86::PMINUBrm, 16 },
622 { X86::PMULDQrr, X86::PMULDQrm, 16 },
623 { X86::PMULHUWrr, X86::PMULHUWrm, 16 },
624 { X86::PMULHWrr, X86::PMULHWrm, 16 },
625 { X86::PMULLDrr, X86::PMULLDrm, 16 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000626 { X86::PMULLWrr, X86::PMULLWrm, 16 },
627 { X86::PMULUDQrr, X86::PMULUDQrm, 16 },
628 { X86::PORrr, X86::PORrm, 16 },
629 { X86::PSADBWrr, X86::PSADBWrm, 16 },
630 { X86::PSLLDrr, X86::PSLLDrm, 16 },
631 { X86::PSLLQrr, X86::PSLLQrm, 16 },
632 { X86::PSLLWrr, X86::PSLLWrm, 16 },
633 { X86::PSRADrr, X86::PSRADrm, 16 },
634 { X86::PSRAWrr, X86::PSRAWrm, 16 },
635 { X86::PSRLDrr, X86::PSRLDrm, 16 },
636 { X86::PSRLQrr, X86::PSRLQrm, 16 },
637 { X86::PSRLWrr, X86::PSRLWrm, 16 },
638 { X86::PSUBBrr, X86::PSUBBrm, 16 },
639 { X86::PSUBDrr, X86::PSUBDrm, 16 },
640 { X86::PSUBSBrr, X86::PSUBSBrm, 16 },
641 { X86::PSUBSWrr, X86::PSUBSWrm, 16 },
642 { X86::PSUBWrr, X86::PSUBWrm, 16 },
643 { X86::PUNPCKHBWrr, X86::PUNPCKHBWrm, 16 },
644 { X86::PUNPCKHDQrr, X86::PUNPCKHDQrm, 16 },
645 { X86::PUNPCKHQDQrr, X86::PUNPCKHQDQrm, 16 },
646 { X86::PUNPCKHWDrr, X86::PUNPCKHWDrm, 16 },
647 { X86::PUNPCKLBWrr, X86::PUNPCKLBWrm, 16 },
648 { X86::PUNPCKLDQrr, X86::PUNPCKLDQrm, 16 },
649 { X86::PUNPCKLQDQrr, X86::PUNPCKLQDQrm, 16 },
650 { X86::PUNPCKLWDrr, X86::PUNPCKLWDrm, 16 },
651 { X86::PXORrr, X86::PXORrm, 16 },
652 { X86::SBB32rr, X86::SBB32rm, 0 },
653 { X86::SBB64rr, X86::SBB64rm, 0 },
654 { X86::SHUFPDrri, X86::SHUFPDrmi, 16 },
655 { X86::SHUFPSrri, X86::SHUFPSrmi, 16 },
656 { X86::SUB16rr, X86::SUB16rm, 0 },
657 { X86::SUB32rr, X86::SUB32rm, 0 },
658 { X86::SUB64rr, X86::SUB64rm, 0 },
659 { X86::SUB8rr, X86::SUB8rm, 0 },
660 { X86::SUBPDrr, X86::SUBPDrm, 16 },
661 { X86::SUBPSrr, X86::SUBPSrm, 16 },
662 { X86::SUBSDrr, X86::SUBSDrm, 0 },
663 { X86::SUBSSrr, X86::SUBSSrm, 0 },
Owen Anderson43dbe052008-01-07 01:35:02 +0000664 // FIXME: TEST*rr -> swapped operand of TEST*mr.
Evan Chengf9b36f02009-07-15 06:10:07 +0000665 { X86::UNPCKHPDrr, X86::UNPCKHPDrm, 16 },
666 { X86::UNPCKHPSrr, X86::UNPCKHPSrm, 16 },
667 { X86::UNPCKLPDrr, X86::UNPCKLPDrm, 16 },
668 { X86::UNPCKLPSrr, X86::UNPCKLPSrm, 16 },
669 { X86::XOR16rr, X86::XOR16rm, 0 },
670 { X86::XOR32rr, X86::XOR32rm, 0 },
671 { X86::XOR64rr, X86::XOR64rm, 0 },
672 { X86::XOR8rr, X86::XOR8rm, 0 },
673 { X86::XORPDrr, X86::XORPDrm, 16 },
674 { X86::XORPSrr, X86::XORPSrm, 16 }
Owen Anderson43dbe052008-01-07 01:35:02 +0000675 };
676
677 for (unsigned i = 0, e = array_lengthof(OpTbl2); i != e; ++i) {
678 unsigned RegOp = OpTbl2[i][0];
Chris Lattner99ae6652010-10-08 03:54:52 +0000679 unsigned MemOp = OpTbl2[i][1] & ~TB_FLAGS;
Evan Chengf9b36f02009-07-15 06:10:07 +0000680 unsigned Align = OpTbl2[i][2];
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000681
Chris Lattner99ae6652010-10-08 03:54:52 +0000682 assert(!RegOp2MemOpTable2.count(RegOp) && "Duplicate entry!");
683 RegOp2MemOpTable2[RegOp] = std::make_pair(MemOp, Align);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000684
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000685 // If this is not a reversible operation (because there is a many->one)
Chris Lattner99ae6652010-10-08 03:54:52 +0000686 // mapping, don't insert the reverse of the operation into MemOp2RegOpTable.
687 if (OpTbl2[i][1] & TB_NOT_REVERSABLE)
688 continue;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000689
Evan Chengf9b36f02009-07-15 06:10:07 +0000690 // Index 2, folded load
691 unsigned AuxInfo = 2 | (1 << 4);
Chris Lattner99ae6652010-10-08 03:54:52 +0000692 assert(!MemOp2RegOpTable.count(MemOp) &&
693 "Duplicated entries in unfolding maps?");
694 MemOp2RegOpTable[MemOp] = std::make_pair(RegOp, AuxInfo);
Owen Anderson43dbe052008-01-07 01:35:02 +0000695 }
Chris Lattner72614082002-10-25 22:55:53 +0000696}
697
Evan Chenga5a81d72010-01-12 00:09:37 +0000698bool
Evan Cheng7da9ecf2010-01-13 00:30:23 +0000699X86InstrInfo::isCoalescableExtInstr(const MachineInstr &MI,
700 unsigned &SrcReg, unsigned &DstReg,
701 unsigned &SubIdx) const {
Evan Chenga5a81d72010-01-12 00:09:37 +0000702 switch (MI.getOpcode()) {
703 default: break;
704 case X86::MOVSX16rr8:
705 case X86::MOVZX16rr8:
706 case X86::MOVSX32rr8:
707 case X86::MOVZX32rr8:
708 case X86::MOVSX64rr8:
709 case X86::MOVZX64rr8:
Evan Cheng57d1d932010-01-13 08:01:32 +0000710 if (!TM.getSubtarget<X86Subtarget>().is64Bit())
711 // It's not always legal to reference the low 8-bit of the larger
712 // register in 32-bit mode.
713 return false;
Evan Chenga5a81d72010-01-12 00:09:37 +0000714 case X86::MOVSX32rr16:
715 case X86::MOVZX32rr16:
716 case X86::MOVSX64rr16:
717 case X86::MOVZX64rr16:
718 case X86::MOVSX64rr32:
719 case X86::MOVZX64rr32: {
720 if (MI.getOperand(0).getSubReg() || MI.getOperand(1).getSubReg())
721 // Be conservative.
722 return false;
Evan Chenga5a81d72010-01-12 00:09:37 +0000723 SrcReg = MI.getOperand(1).getReg();
724 DstReg = MI.getOperand(0).getReg();
Evan Chenga5a81d72010-01-12 00:09:37 +0000725 switch (MI.getOpcode()) {
726 default:
727 llvm_unreachable(0);
728 break;
729 case X86::MOVSX16rr8:
730 case X86::MOVZX16rr8:
731 case X86::MOVSX32rr8:
732 case X86::MOVZX32rr8:
733 case X86::MOVSX64rr8:
734 case X86::MOVZX64rr8:
Jakob Stoklund Olesen22c0e972010-05-25 17:04:16 +0000735 SubIdx = X86::sub_8bit;
Evan Chenga5a81d72010-01-12 00:09:37 +0000736 break;
737 case X86::MOVSX32rr16:
738 case X86::MOVZX32rr16:
739 case X86::MOVSX64rr16:
740 case X86::MOVZX64rr16:
Jakob Stoklund Olesen22c0e972010-05-25 17:04:16 +0000741 SubIdx = X86::sub_16bit;
Evan Chenga5a81d72010-01-12 00:09:37 +0000742 break;
743 case X86::MOVSX64rr32:
744 case X86::MOVZX64rr32:
Jakob Stoklund Olesen22c0e972010-05-25 17:04:16 +0000745 SubIdx = X86::sub_32bit;
Evan Chenga5a81d72010-01-12 00:09:37 +0000746 break;
747 }
Evan Cheng7da9ecf2010-01-13 00:30:23 +0000748 return true;
Evan Chenga5a81d72010-01-12 00:09:37 +0000749 }
750 }
Evan Cheng7da9ecf2010-01-13 00:30:23 +0000751 return false;
Evan Chenga5a81d72010-01-12 00:09:37 +0000752}
753
David Greeneb87bc952009-11-12 20:55:29 +0000754/// isFrameOperand - Return true and the FrameIndex if the specified
755/// operand and follow operands form a reference to the stack frame.
756bool X86InstrInfo::isFrameOperand(const MachineInstr *MI, unsigned int Op,
757 int &FrameIndex) const {
758 if (MI->getOperand(Op).isFI() && MI->getOperand(Op+1).isImm() &&
759 MI->getOperand(Op+2).isReg() && MI->getOperand(Op+3).isImm() &&
760 MI->getOperand(Op+1).getImm() == 1 &&
761 MI->getOperand(Op+2).getReg() == 0 &&
762 MI->getOperand(Op+3).getImm() == 0) {
763 FrameIndex = MI->getOperand(Op).getIndex();
764 return true;
765 }
766 return false;
767}
768
David Greenedda39782009-11-13 00:29:53 +0000769static bool isFrameLoadOpcode(int Opcode) {
770 switch (Opcode) {
Chris Lattner40839602006-02-02 20:12:32 +0000771 default: break;
772 case X86::MOV8rm:
773 case X86::MOV16rm:
774 case X86::MOV32rm:
Evan Cheng25ab6902006-09-08 06:48:29 +0000775 case X86::MOV64rm:
Dale Johannesene377d4d2007-07-04 21:07:47 +0000776 case X86::LD_Fp64m:
Chris Lattner40839602006-02-02 20:12:32 +0000777 case X86::MOVSSrm:
778 case X86::MOVSDrm:
Chris Lattner993c8972006-04-18 16:44:51 +0000779 case X86::MOVAPSrm:
780 case X86::MOVAPDrm:
Dan Gohman54462742009-01-09 02:40:34 +0000781 case X86::MOVDQArm:
Bill Wendling823efee2007-04-03 06:00:37 +0000782 case X86::MMX_MOVD64rm:
783 case X86::MMX_MOVQ64rm:
David Greenedda39782009-11-13 00:29:53 +0000784 return true;
785 break;
786 }
787 return false;
788}
789
790static bool isFrameStoreOpcode(int Opcode) {
791 switch (Opcode) {
792 default: break;
793 case X86::MOV8mr:
794 case X86::MOV16mr:
795 case X86::MOV32mr:
796 case X86::MOV64mr:
797 case X86::ST_FpP64m:
798 case X86::MOVSSmr:
799 case X86::MOVSDmr:
800 case X86::MOVAPSmr:
801 case X86::MOVAPDmr:
802 case X86::MOVDQAmr:
803 case X86::MMX_MOVD64mr:
804 case X86::MMX_MOVQ64mr:
805 case X86::MMX_MOVNTQmr:
806 return true;
807 }
808 return false;
809}
810
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000811unsigned X86InstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
David Greenedda39782009-11-13 00:29:53 +0000812 int &FrameIndex) const {
813 if (isFrameLoadOpcode(MI->getOpcode()))
Jakob Stoklund Olesen81c7b192010-07-27 04:17:01 +0000814 if (MI->getOperand(0).getSubReg() == 0 && isFrameOperand(MI, 1, FrameIndex))
Chris Lattner40839602006-02-02 20:12:32 +0000815 return MI->getOperand(0).getReg();
David Greenedda39782009-11-13 00:29:53 +0000816 return 0;
817}
818
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000819unsigned X86InstrInfo::isLoadFromStackSlotPostFE(const MachineInstr *MI,
David Greenedda39782009-11-13 00:29:53 +0000820 int &FrameIndex) const {
821 if (isFrameLoadOpcode(MI->getOpcode())) {
822 unsigned Reg;
823 if ((Reg = isLoadFromStackSlot(MI, FrameIndex)))
824 return Reg;
David Greeneb87bc952009-11-12 20:55:29 +0000825 // Check for post-frame index elimination operations
David Greene29dbf502009-12-04 22:38:46 +0000826 const MachineMemOperand *Dummy;
827 return hasLoadFromStackSlot(MI, Dummy, FrameIndex);
Chris Lattner40839602006-02-02 20:12:32 +0000828 }
829 return 0;
830}
831
David Greeneb87bc952009-11-12 20:55:29 +0000832bool X86InstrInfo::hasLoadFromStackSlot(const MachineInstr *MI,
David Greene29dbf502009-12-04 22:38:46 +0000833 const MachineMemOperand *&MMO,
David Greeneb87bc952009-11-12 20:55:29 +0000834 int &FrameIndex) const {
835 for (MachineInstr::mmo_iterator o = MI->memoperands_begin(),
836 oe = MI->memoperands_end();
837 o != oe;
838 ++o) {
839 if ((*o)->isLoad() && (*o)->getValue())
840 if (const FixedStackPseudoSourceValue *Value =
841 dyn_cast<const FixedStackPseudoSourceValue>((*o)->getValue())) {
842 FrameIndex = Value->getFrameIndex();
David Greene29dbf502009-12-04 22:38:46 +0000843 MMO = *o;
David Greeneb87bc952009-11-12 20:55:29 +0000844 return true;
845 }
846 }
847 return false;
848}
849
Dan Gohmancbad42c2008-11-18 19:49:32 +0000850unsigned X86InstrInfo::isStoreToStackSlot(const MachineInstr *MI,
Chris Lattner40839602006-02-02 20:12:32 +0000851 int &FrameIndex) const {
David Greenedda39782009-11-13 00:29:53 +0000852 if (isFrameStoreOpcode(MI->getOpcode()))
Jakob Stoklund Olesen81c7b192010-07-27 04:17:01 +0000853 if (MI->getOperand(X86::AddrNumOperands).getSubReg() == 0 &&
854 isFrameOperand(MI, 0, FrameIndex))
Chris Lattnerac0ed5d2010-07-08 22:41:28 +0000855 return MI->getOperand(X86::AddrNumOperands).getReg();
David Greenedda39782009-11-13 00:29:53 +0000856 return 0;
857}
858
859unsigned X86InstrInfo::isStoreToStackSlotPostFE(const MachineInstr *MI,
860 int &FrameIndex) const {
861 if (isFrameStoreOpcode(MI->getOpcode())) {
862 unsigned Reg;
863 if ((Reg = isStoreToStackSlot(MI, FrameIndex)))
864 return Reg;
David Greeneb87bc952009-11-12 20:55:29 +0000865 // Check for post-frame index elimination operations
David Greene29dbf502009-12-04 22:38:46 +0000866 const MachineMemOperand *Dummy;
867 return hasStoreToStackSlot(MI, Dummy, FrameIndex);
Chris Lattner40839602006-02-02 20:12:32 +0000868 }
869 return 0;
870}
871
David Greeneb87bc952009-11-12 20:55:29 +0000872bool X86InstrInfo::hasStoreToStackSlot(const MachineInstr *MI,
David Greene29dbf502009-12-04 22:38:46 +0000873 const MachineMemOperand *&MMO,
David Greeneb87bc952009-11-12 20:55:29 +0000874 int &FrameIndex) const {
875 for (MachineInstr::mmo_iterator o = MI->memoperands_begin(),
876 oe = MI->memoperands_end();
877 o != oe;
878 ++o) {
879 if ((*o)->isStore() && (*o)->getValue())
880 if (const FixedStackPseudoSourceValue *Value =
881 dyn_cast<const FixedStackPseudoSourceValue>((*o)->getValue())) {
882 FrameIndex = Value->getFrameIndex();
David Greene29dbf502009-12-04 22:38:46 +0000883 MMO = *o;
David Greeneb87bc952009-11-12 20:55:29 +0000884 return true;
885 }
886 }
887 return false;
888}
889
Evan Chenge3d8dbf2008-03-27 01:45:11 +0000890/// regIsPICBase - Return true if register is PIC base (i.e.g defined by
891/// X86::MOVPC32r.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000892static bool regIsPICBase(unsigned BaseReg, const MachineRegisterInfo &MRI) {
Evan Chenge3d8dbf2008-03-27 01:45:11 +0000893 bool isPICBase = false;
894 for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg),
895 E = MRI.def_end(); I != E; ++I) {
896 MachineInstr *DefMI = I.getOperand().getParent();
897 if (DefMI->getOpcode() != X86::MOVPC32r)
898 return false;
899 assert(!isPICBase && "More than one PIC base?");
900 isPICBase = true;
901 }
902 return isPICBase;
903}
Evan Cheng9d15abe2008-03-31 07:54:19 +0000904
Bill Wendling9f8fea32008-05-12 20:54:26 +0000905bool
Dan Gohman3731bc02009-10-10 00:34:18 +0000906X86InstrInfo::isReallyTriviallyReMaterializable(const MachineInstr *MI,
907 AliasAnalysis *AA) const {
Dan Gohmanc101e952007-06-14 20:50:44 +0000908 switch (MI->getOpcode()) {
909 default: break;
Evan Chenge771ebd2008-03-27 01:41:09 +0000910 case X86::MOV8rm:
911 case X86::MOV16rm:
Evan Chenge771ebd2008-03-27 01:41:09 +0000912 case X86::MOV32rm:
Evan Chenge771ebd2008-03-27 01:41:09 +0000913 case X86::MOV64rm:
914 case X86::LD_Fp64m:
915 case X86::MOVSSrm:
916 case X86::MOVSDrm:
917 case X86::MOVAPSrm:
Evan Cheng600c0432009-11-16 21:56:03 +0000918 case X86::MOVUPSrm:
Evan Chenge771ebd2008-03-27 01:41:09 +0000919 case X86::MOVAPDrm:
Dan Gohman54462742009-01-09 02:40:34 +0000920 case X86::MOVDQArm:
Evan Chenge771ebd2008-03-27 01:41:09 +0000921 case X86::MMX_MOVD64rm:
Evan Chengd15ac2f2009-11-17 09:51:18 +0000922 case X86::MMX_MOVQ64rm:
923 case X86::FsMOVAPSrm:
924 case X86::FsMOVAPDrm: {
Evan Chenge771ebd2008-03-27 01:41:09 +0000925 // Loads from constant pools are trivially rematerializable.
Dan Gohmand735b802008-10-03 15:45:36 +0000926 if (MI->getOperand(1).isReg() &&
927 MI->getOperand(2).isImm() &&
928 MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 &&
Dan Gohman3731bc02009-10-10 00:34:18 +0000929 MI->isInvariantLoad(AA)) {
Evan Chenge771ebd2008-03-27 01:41:09 +0000930 unsigned BaseReg = MI->getOperand(1).getReg();
Chris Lattner18c59872009-06-27 04:16:01 +0000931 if (BaseReg == 0 || BaseReg == X86::RIP)
Evan Chenge771ebd2008-03-27 01:41:09 +0000932 return true;
933 // Allow re-materialization of PIC load.
Dan Gohmand735b802008-10-03 15:45:36 +0000934 if (!ReMatPICStubLoad && MI->getOperand(4).isGlobal())
Evan Chengffe2eb02008-04-01 23:26:12 +0000935 return false;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000936 const MachineFunction &MF = *MI->getParent()->getParent();
937 const MachineRegisterInfo &MRI = MF.getRegInfo();
Evan Chenge771ebd2008-03-27 01:41:09 +0000938 bool isPICBase = false;
939 for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg),
940 E = MRI.def_end(); I != E; ++I) {
941 MachineInstr *DefMI = I.getOperand().getParent();
942 if (DefMI->getOpcode() != X86::MOVPC32r)
943 return false;
944 assert(!isPICBase && "More than one PIC base?");
945 isPICBase = true;
946 }
947 return isPICBase;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000948 }
Evan Chenge771ebd2008-03-27 01:41:09 +0000949 return false;
Evan Chengd8850a52008-02-22 09:25:47 +0000950 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000951
Evan Chenge771ebd2008-03-27 01:41:09 +0000952 case X86::LEA32r:
953 case X86::LEA64r: {
Dan Gohmand735b802008-10-03 15:45:36 +0000954 if (MI->getOperand(2).isImm() &&
955 MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 &&
956 !MI->getOperand(4).isReg()) {
Evan Chenge771ebd2008-03-27 01:41:09 +0000957 // lea fi#, lea GV, etc. are all rematerializable.
Dan Gohmand735b802008-10-03 15:45:36 +0000958 if (!MI->getOperand(1).isReg())
Dan Gohman83ccd142008-09-26 21:30:20 +0000959 return true;
Evan Chenge771ebd2008-03-27 01:41:09 +0000960 unsigned BaseReg = MI->getOperand(1).getReg();
961 if (BaseReg == 0)
962 return true;
963 // Allow re-materialization of lea PICBase + x.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000964 const MachineFunction &MF = *MI->getParent()->getParent();
965 const MachineRegisterInfo &MRI = MF.getRegInfo();
Evan Chenge3d8dbf2008-03-27 01:45:11 +0000966 return regIsPICBase(BaseReg, MRI);
Evan Chenge771ebd2008-03-27 01:41:09 +0000967 }
968 return false;
969 }
Dan Gohmanc101e952007-06-14 20:50:44 +0000970 }
Evan Chenge771ebd2008-03-27 01:41:09 +0000971
Dan Gohmand45eddd2007-06-26 00:48:07 +0000972 // All other instructions marked M_REMATERIALIZABLE are always trivially
973 // rematerializable.
974 return true;
Dan Gohmanc101e952007-06-14 20:50:44 +0000975}
976
Evan Cheng9ef4ca22008-06-24 07:10:51 +0000977/// isSafeToClobberEFLAGS - Return true if it's safe insert an instruction that
978/// would clobber the EFLAGS condition register. Note the result may be
979/// conservative. If it cannot definitely determine the safety after visiting
Dan Gohman1b1764b2009-10-14 00:08:59 +0000980/// a few instructions in each direction it assumes it's not safe.
Evan Cheng9ef4ca22008-06-24 07:10:51 +0000981static bool isSafeToClobberEFLAGS(MachineBasicBlock &MBB,
982 MachineBasicBlock::iterator I) {
Evan Cheng8d1f0dd2010-03-23 20:35:45 +0000983 MachineBasicBlock::iterator E = MBB.end();
984
Dan Gohman3afda6e2008-10-21 03:24:31 +0000985 // It's always safe to clobber EFLAGS at the end of a block.
Evan Cheng8d1f0dd2010-03-23 20:35:45 +0000986 if (I == E)
Dan Gohman3afda6e2008-10-21 03:24:31 +0000987 return true;
988
Evan Cheng9ef4ca22008-06-24 07:10:51 +0000989 // For compile time consideration, if we are not able to determine the
Dan Gohman1b1764b2009-10-14 00:08:59 +0000990 // safety after visiting 4 instructions in each direction, we will assume
991 // it's not safe.
992 MachineBasicBlock::iterator Iter = I;
993 for (unsigned i = 0; i < 4; ++i) {
Evan Cheng9ef4ca22008-06-24 07:10:51 +0000994 bool SeenDef = false;
Dan Gohman1b1764b2009-10-14 00:08:59 +0000995 for (unsigned j = 0, e = Iter->getNumOperands(); j != e; ++j) {
996 MachineOperand &MO = Iter->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +0000997 if (!MO.isReg())
Evan Cheng9ef4ca22008-06-24 07:10:51 +0000998 continue;
999 if (MO.getReg() == X86::EFLAGS) {
1000 if (MO.isUse())
1001 return false;
1002 SeenDef = true;
1003 }
1004 }
1005
1006 if (SeenDef)
1007 // This instruction defines EFLAGS, no need to look any further.
1008 return true;
Dan Gohman1b1764b2009-10-14 00:08:59 +00001009 ++Iter;
Evan Cheng8d1f0dd2010-03-23 20:35:45 +00001010 // Skip over DBG_VALUE.
1011 while (Iter != E && Iter->isDebugValue())
1012 ++Iter;
Dan Gohman3afda6e2008-10-21 03:24:31 +00001013
1014 // If we make it to the end of the block, it's safe to clobber EFLAGS.
Evan Cheng8d1f0dd2010-03-23 20:35:45 +00001015 if (Iter == E)
Dan Gohman1b1764b2009-10-14 00:08:59 +00001016 return true;
1017 }
1018
Evan Cheng8d1f0dd2010-03-23 20:35:45 +00001019 MachineBasicBlock::iterator B = MBB.begin();
Dan Gohman1b1764b2009-10-14 00:08:59 +00001020 Iter = I;
1021 for (unsigned i = 0; i < 4; ++i) {
1022 // If we make it to the beginning of the block, it's safe to clobber
1023 // EFLAGS iff EFLAGS is not live-in.
Evan Cheng8d1f0dd2010-03-23 20:35:45 +00001024 if (Iter == B)
Dan Gohman1b1764b2009-10-14 00:08:59 +00001025 return !MBB.isLiveIn(X86::EFLAGS);
1026
1027 --Iter;
Evan Cheng8d1f0dd2010-03-23 20:35:45 +00001028 // Skip over DBG_VALUE.
1029 while (Iter != B && Iter->isDebugValue())
1030 --Iter;
1031
Dan Gohman1b1764b2009-10-14 00:08:59 +00001032 bool SawKill = false;
1033 for (unsigned j = 0, e = Iter->getNumOperands(); j != e; ++j) {
1034 MachineOperand &MO = Iter->getOperand(j);
1035 if (MO.isReg() && MO.getReg() == X86::EFLAGS) {
1036 if (MO.isDef()) return MO.isDead();
1037 if (MO.isKill()) SawKill = true;
1038 }
1039 }
1040
1041 if (SawKill)
1042 // This instruction kills EFLAGS and doesn't redefine it, so
1043 // there's no need to look further.
Dan Gohman3afda6e2008-10-21 03:24:31 +00001044 return true;
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001045 }
1046
1047 // Conservative answer.
1048 return false;
1049}
1050
Evan Chengca1267c2008-03-31 20:40:39 +00001051void X86InstrInfo::reMaterialize(MachineBasicBlock &MBB,
1052 MachineBasicBlock::iterator I,
Evan Cheng37844532009-07-16 09:20:10 +00001053 unsigned DestReg, unsigned SubIdx,
Evan Chengd57cdd52009-11-14 02:55:43 +00001054 const MachineInstr *Orig,
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001055 const TargetRegisterInfo &TRI) const {
Dan Gohman0d881042010-05-07 01:28:10 +00001056 DebugLoc DL = Orig->getDebugLoc();
Bill Wendlingfbef3102009-02-11 21:51:19 +00001057
Evan Chengca1267c2008-03-31 20:40:39 +00001058 // MOV32r0 etc. are implemented with xor which clobbers condition code.
1059 // Re-materialize them as movri instructions to avoid side effects.
Evan Cheng37844532009-07-16 09:20:10 +00001060 bool Clone = true;
1061 unsigned Opc = Orig->getOpcode();
1062 switch (Opc) {
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001063 default: break;
Evan Chengca1267c2008-03-31 20:40:39 +00001064 case X86::MOV8r0:
Dan Gohmanf1b4d262010-01-12 04:42:54 +00001065 case X86::MOV16r0:
1066 case X86::MOV32r0:
1067 case X86::MOV64r0: {
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001068 if (!isSafeToClobberEFLAGS(MBB, I)) {
Evan Cheng37844532009-07-16 09:20:10 +00001069 switch (Opc) {
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001070 default: break;
1071 case X86::MOV8r0: Opc = X86::MOV8ri; break;
Dan Gohmanf1b4d262010-01-12 04:42:54 +00001072 case X86::MOV16r0: Opc = X86::MOV16ri; break;
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001073 case X86::MOV32r0: Opc = X86::MOV32ri; break;
Dan Gohman6fe0df22010-02-26 16:49:27 +00001074 case X86::MOV64r0: Opc = X86::MOV64ri64i32; break;
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001075 }
Evan Cheng37844532009-07-16 09:20:10 +00001076 Clone = false;
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001077 }
Evan Chengca1267c2008-03-31 20:40:39 +00001078 break;
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001079 }
1080 }
1081
Evan Cheng37844532009-07-16 09:20:10 +00001082 if (Clone) {
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001083 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
Evan Chengca1267c2008-03-31 20:40:39 +00001084 MBB.insert(I, MI);
Evan Cheng37844532009-07-16 09:20:10 +00001085 } else {
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001086 BuildMI(MBB, I, DL, get(Opc)).addOperand(Orig->getOperand(0)).addImm(0);
Evan Chengca1267c2008-03-31 20:40:39 +00001087 }
Evan Cheng03eb3882008-04-16 23:44:44 +00001088
Evan Cheng37844532009-07-16 09:20:10 +00001089 MachineInstr *NewMI = prior(I);
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001090 NewMI->substituteRegister(Orig->getOperand(0).getReg(), DestReg, SubIdx, TRI);
Evan Chengca1267c2008-03-31 20:40:39 +00001091}
1092
Evan Cheng3f411c72007-10-05 08:04:01 +00001093/// hasLiveCondCodeDef - True if MI has a condition code def, e.g. EFLAGS, that
1094/// is not marked dead.
1095static bool hasLiveCondCodeDef(MachineInstr *MI) {
Evan Cheng3f411c72007-10-05 08:04:01 +00001096 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1097 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001098 if (MO.isReg() && MO.isDef() &&
Evan Cheng3f411c72007-10-05 08:04:01 +00001099 MO.getReg() == X86::EFLAGS && !MO.isDead()) {
1100 return true;
1101 }
1102 }
1103 return false;
1104}
1105
Evan Chengdd99f3a2009-12-12 20:03:14 +00001106/// convertToThreeAddressWithLEA - Helper for convertToThreeAddress when
Evan Cheng656e5142009-12-11 06:01:48 +00001107/// 16-bit LEA is disabled, use 32-bit LEA to form 3-address code by promoting
1108/// to a 32-bit superregister and then truncating back down to a 16-bit
1109/// subregister.
1110MachineInstr *
1111X86InstrInfo::convertToThreeAddressWithLEA(unsigned MIOpc,
1112 MachineFunction::iterator &MFI,
1113 MachineBasicBlock::iterator &MBBI,
1114 LiveVariables *LV) const {
1115 MachineInstr *MI = MBBI;
1116 unsigned Dest = MI->getOperand(0).getReg();
1117 unsigned Src = MI->getOperand(1).getReg();
1118 bool isDead = MI->getOperand(0).isDead();
1119 bool isKill = MI->getOperand(1).isKill();
1120
1121 unsigned Opc = TM.getSubtarget<X86Subtarget>().is64Bit()
1122 ? X86::LEA64_32r : X86::LEA32r;
1123 MachineRegisterInfo &RegInfo = MFI->getParent()->getRegInfo();
Jakob Stoklund Olesen635127a2010-10-07 00:07:26 +00001124 unsigned leaInReg = RegInfo.createVirtualRegister(&X86::GR32_NOSPRegClass);
Evan Cheng656e5142009-12-11 06:01:48 +00001125 unsigned leaOutReg = RegInfo.createVirtualRegister(&X86::GR32RegClass);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001126
Evan Cheng656e5142009-12-11 06:01:48 +00001127 // Build and insert into an implicit UNDEF value. This is OK because
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001128 // well be shifting and then extracting the lower 16-bits.
Evan Chengdd99f3a2009-12-12 20:03:14 +00001129 // This has the potential to cause partial register stall. e.g.
Evan Cheng04ab19c2009-12-12 18:55:26 +00001130 // movw (%rbp,%rcx,2), %dx
1131 // leal -65(%rdx), %esi
Evan Chengdd99f3a2009-12-12 20:03:14 +00001132 // But testing has shown this *does* help performance in 64-bit mode (at
1133 // least on modern x86 machines).
Evan Cheng656e5142009-12-11 06:01:48 +00001134 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(X86::IMPLICIT_DEF), leaInReg);
1135 MachineInstr *InsMI =
Jakob Stoklund Olesen5c00e072010-07-08 16:40:15 +00001136 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(TargetOpcode::COPY))
1137 .addReg(leaInReg, RegState::Define, X86::sub_16bit)
1138 .addReg(Src, getKillRegState(isKill));
Evan Cheng656e5142009-12-11 06:01:48 +00001139
1140 MachineInstrBuilder MIB = BuildMI(*MFI, MBBI, MI->getDebugLoc(),
1141 get(Opc), leaOutReg);
1142 switch (MIOpc) {
1143 default:
1144 llvm_unreachable(0);
1145 break;
1146 case X86::SHL16ri: {
1147 unsigned ShAmt = MI->getOperand(2).getImm();
1148 MIB.addReg(0).addImm(1 << ShAmt)
Chris Lattner599b5312010-07-08 23:46:44 +00001149 .addReg(leaInReg, RegState::Kill).addImm(0).addReg(0);
Evan Cheng656e5142009-12-11 06:01:48 +00001150 break;
1151 }
1152 case X86::INC16r:
1153 case X86::INC64_16r:
Chris Lattner599b5312010-07-08 23:46:44 +00001154 addRegOffset(MIB, leaInReg, true, 1);
Evan Cheng656e5142009-12-11 06:01:48 +00001155 break;
1156 case X86::DEC16r:
1157 case X86::DEC64_16r:
Chris Lattner599b5312010-07-08 23:46:44 +00001158 addRegOffset(MIB, leaInReg, true, -1);
Evan Cheng656e5142009-12-11 06:01:48 +00001159 break;
1160 case X86::ADD16ri:
1161 case X86::ADD16ri8:
Chris Lattner15df55d2010-10-08 03:57:25 +00001162 case X86::ADD16ri_DB:
1163 case X86::ADD16ri8_DB:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001164 addRegOffset(MIB, leaInReg, true, MI->getOperand(2).getImm());
Evan Cheng656e5142009-12-11 06:01:48 +00001165 break;
Chris Lattner99ae6652010-10-08 03:54:52 +00001166 case X86::ADD16rr:
1167 case X86::ADD16rr_DB: {
Evan Cheng656e5142009-12-11 06:01:48 +00001168 unsigned Src2 = MI->getOperand(2).getReg();
1169 bool isKill2 = MI->getOperand(2).isKill();
1170 unsigned leaInReg2 = 0;
1171 MachineInstr *InsMI2 = 0;
1172 if (Src == Src2) {
1173 // ADD16rr %reg1028<kill>, %reg1028
1174 // just a single insert_subreg.
1175 addRegReg(MIB, leaInReg, true, leaInReg, false);
1176 } else {
Jakob Stoklund Olesen635127a2010-10-07 00:07:26 +00001177 leaInReg2 = RegInfo.createVirtualRegister(&X86::GR32_NOSPRegClass);
Evan Cheng656e5142009-12-11 06:01:48 +00001178 // Build and insert into an implicit UNDEF value. This is OK because
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001179 // well be shifting and then extracting the lower 16-bits.
Evan Cheng656e5142009-12-11 06:01:48 +00001180 BuildMI(*MFI, MIB, MI->getDebugLoc(), get(X86::IMPLICIT_DEF), leaInReg2);
1181 InsMI2 =
Jakob Stoklund Olesen5c00e072010-07-08 16:40:15 +00001182 BuildMI(*MFI, MIB, MI->getDebugLoc(), get(TargetOpcode::COPY))
1183 .addReg(leaInReg2, RegState::Define, X86::sub_16bit)
1184 .addReg(Src2, getKillRegState(isKill2));
Evan Cheng656e5142009-12-11 06:01:48 +00001185 addRegReg(MIB, leaInReg, true, leaInReg2, true);
1186 }
1187 if (LV && isKill2 && InsMI2)
1188 LV->replaceKillInstruction(Src2, MI, InsMI2);
1189 break;
1190 }
1191 }
1192
1193 MachineInstr *NewMI = MIB;
1194 MachineInstr *ExtMI =
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001195 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(TargetOpcode::COPY))
Evan Cheng656e5142009-12-11 06:01:48 +00001196 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001197 .addReg(leaOutReg, RegState::Kill, X86::sub_16bit);
Evan Cheng656e5142009-12-11 06:01:48 +00001198
1199 if (LV) {
1200 // Update live variables
1201 LV->getVarInfo(leaInReg).Kills.push_back(NewMI);
1202 LV->getVarInfo(leaOutReg).Kills.push_back(ExtMI);
1203 if (isKill)
1204 LV->replaceKillInstruction(Src, MI, InsMI);
1205 if (isDead)
1206 LV->replaceKillInstruction(Dest, MI, ExtMI);
1207 }
1208
1209 return ExtMI;
1210}
1211
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001212/// convertToThreeAddress - This method must be implemented by targets that
1213/// set the M_CONVERTIBLE_TO_3_ADDR flag. When this flag is set, the target
1214/// may be able to convert a two-address instruction into a true
1215/// three-address instruction on demand. This allows the X86 target (for
1216/// example) to convert ADD and SHL instructions into LEA instructions if they
1217/// would require register copies due to two-addressness.
1218///
1219/// This method returns a null pointer if the transformation cannot be
1220/// performed, otherwise it returns the new instruction.
1221///
Evan Cheng258ff672006-12-01 21:52:41 +00001222MachineInstr *
1223X86InstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
1224 MachineBasicBlock::iterator &MBBI,
Owen Andersonf660c172008-07-02 23:41:07 +00001225 LiveVariables *LV) const {
Evan Cheng258ff672006-12-01 21:52:41 +00001226 MachineInstr *MI = MBBI;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001227 MachineFunction &MF = *MI->getParent()->getParent();
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001228 // All instructions input are two-addr instructions. Get the known operands.
1229 unsigned Dest = MI->getOperand(0).getReg();
1230 unsigned Src = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +00001231 bool isDead = MI->getOperand(0).isDead();
1232 bool isKill = MI->getOperand(1).isKill();
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001233
Evan Cheng6ce7dc22006-11-15 20:58:11 +00001234 MachineInstr *NewMI = NULL;
Evan Cheng258ff672006-12-01 21:52:41 +00001235 // FIXME: 16-bit LEA's are really slow on Athlons, but not bad on P4's. When
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001236 // we have better subtarget support, enable the 16-bit LEA generation here.
Evan Chengdd99f3a2009-12-12 20:03:14 +00001237 // 16-bit LEA is also slow on Core2.
Evan Cheng258ff672006-12-01 21:52:41 +00001238 bool DisableLEA16 = true;
Evan Chengdd99f3a2009-12-12 20:03:14 +00001239 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Evan Cheng258ff672006-12-01 21:52:41 +00001240
Evan Cheng559dc462007-10-05 20:34:26 +00001241 unsigned MIOpc = MI->getOpcode();
1242 switch (MIOpc) {
Evan Chengccba76b2006-05-30 20:26:50 +00001243 case X86::SHUFPSrri: {
1244 assert(MI->getNumOperands() == 4 && "Unknown shufps instruction!");
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001245 if (!TM.getSubtarget<X86Subtarget>().hasSSE2()) return 0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001246
Evan Chengaa3c1412006-05-30 21:45:53 +00001247 unsigned B = MI->getOperand(1).getReg();
1248 unsigned C = MI->getOperand(2).getReg();
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001249 if (B != C) return 0;
Evan Cheng9f1c8312008-07-03 09:09:37 +00001250 unsigned A = MI->getOperand(0).getReg();
1251 unsigned M = MI->getOperand(3).getImm();
Bill Wendlingfbef3102009-02-11 21:51:19 +00001252 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::PSHUFDri))
Bill Wendling587daed2009-05-13 21:33:08 +00001253 .addReg(A, RegState::Define | getDeadRegState(isDead))
1254 .addReg(B, getKillRegState(isKill)).addImm(M);
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001255 break;
1256 }
Chris Lattner995f5502007-03-28 18:12:31 +00001257 case X86::SHL64ri: {
Evan Cheng24f2ea32007-09-14 21:48:26 +00001258 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Chris Lattner995f5502007-03-28 18:12:31 +00001259 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1260 // the flags produced by a shift yet, so this is safe.
Chris Lattner995f5502007-03-28 18:12:31 +00001261 unsigned ShAmt = MI->getOperand(2).getImm();
1262 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Cheng9f1c8312008-07-03 09:09:37 +00001263
Jakob Stoklund Olesen635127a2010-10-07 00:07:26 +00001264 // LEA can't handle RSP.
1265 if (TargetRegisterInfo::isVirtualRegister(Src) &&
1266 !MF.getRegInfo().constrainRegClass(Src, &X86::GR64_NOSPRegClass))
1267 return 0;
1268
Bill Wendlingfbef3102009-02-11 21:51:19 +00001269 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::LEA64r))
Bill Wendling587daed2009-05-13 21:33:08 +00001270 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1271 .addReg(0).addImm(1 << ShAmt)
1272 .addReg(Src, getKillRegState(isKill))
Chris Lattner599b5312010-07-08 23:46:44 +00001273 .addImm(0).addReg(0);
Chris Lattner995f5502007-03-28 18:12:31 +00001274 break;
1275 }
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001276 case X86::SHL32ri: {
Evan Cheng24f2ea32007-09-14 21:48:26 +00001277 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001278 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1279 // the flags produced by a shift yet, so this is safe.
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001280 unsigned ShAmt = MI->getOperand(2).getImm();
1281 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Cheng9f1c8312008-07-03 09:09:37 +00001282
Jakob Stoklund Olesen635127a2010-10-07 00:07:26 +00001283 // LEA can't handle ESP.
1284 if (TargetRegisterInfo::isVirtualRegister(Src) &&
1285 !MF.getRegInfo().constrainRegClass(Src, &X86::GR32_NOSPRegClass))
1286 return 0;
1287
Evan Chengdd99f3a2009-12-12 20:03:14 +00001288 unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
Bill Wendlingfbef3102009-02-11 21:51:19 +00001289 NewMI = BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling587daed2009-05-13 21:33:08 +00001290 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
Evan Cheng9f1c8312008-07-03 09:09:37 +00001291 .addReg(0).addImm(1 << ShAmt)
Chris Lattner599b5312010-07-08 23:46:44 +00001292 .addReg(Src, getKillRegState(isKill)).addImm(0).addReg(0);
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001293 break;
1294 }
1295 case X86::SHL16ri: {
Evan Cheng24f2ea32007-09-14 21:48:26 +00001296 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Evan Cheng61d9c862007-09-06 00:14:41 +00001297 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1298 // the flags produced by a shift yet, so this is safe.
Evan Cheng61d9c862007-09-06 00:14:41 +00001299 unsigned ShAmt = MI->getOperand(2).getImm();
1300 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Cheng9f1c8312008-07-03 09:09:37 +00001301
Evan Cheng656e5142009-12-11 06:01:48 +00001302 if (DisableLEA16)
Evan Chengdd99f3a2009-12-12 20:03:14 +00001303 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng656e5142009-12-11 06:01:48 +00001304 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
1305 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1306 .addReg(0).addImm(1 << ShAmt)
1307 .addReg(Src, getKillRegState(isKill))
Chris Lattner599b5312010-07-08 23:46:44 +00001308 .addImm(0).addReg(0);
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001309 break;
Evan Chengccba76b2006-05-30 20:26:50 +00001310 }
Evan Cheng559dc462007-10-05 20:34:26 +00001311 default: {
1312 // The following opcodes also sets the condition code register(s). Only
1313 // convert them to equivalent lea if the condition code register def's
1314 // are dead!
1315 if (hasLiveCondCodeDef(MI))
1316 return 0;
Evan Chengccba76b2006-05-30 20:26:50 +00001317
Evan Cheng559dc462007-10-05 20:34:26 +00001318 switch (MIOpc) {
1319 default: return 0;
1320 case X86::INC64r:
Dan Gohmancca29832009-01-06 23:34:46 +00001321 case X86::INC32r:
1322 case X86::INC64_32r: {
Evan Cheng559dc462007-10-05 20:34:26 +00001323 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
Evan Chengb76143c2007-10-09 07:14:53 +00001324 unsigned Opc = MIOpc == X86::INC64r ? X86::LEA64r
1325 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Jakob Stoklund Olesen635127a2010-10-07 00:07:26 +00001326
1327 // LEA can't handle RSP.
1328 if (TargetRegisterInfo::isVirtualRegister(Src) &&
1329 !MF.getRegInfo().constrainRegClass(Src,
1330 MIOpc == X86::INC64r ? X86::GR64_NOSPRegisterClass :
1331 X86::GR32_NOSPRegisterClass))
1332 return 0;
1333
Chris Lattner599b5312010-07-08 23:46:44 +00001334 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling587daed2009-05-13 21:33:08 +00001335 .addReg(Dest, RegState::Define |
1336 getDeadRegState(isDead)),
Rafael Espindola094fad32009-04-08 21:14:34 +00001337 Src, isKill, 1);
Evan Cheng559dc462007-10-05 20:34:26 +00001338 break;
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001339 }
Evan Cheng559dc462007-10-05 20:34:26 +00001340 case X86::INC16r:
1341 case X86::INC64_16r:
Evan Cheng656e5142009-12-11 06:01:48 +00001342 if (DisableLEA16)
Evan Chengdd99f3a2009-12-12 20:03:14 +00001343 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng559dc462007-10-05 20:34:26 +00001344 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
Bill Wendlingfbef3102009-02-11 21:51:19 +00001345 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendling587daed2009-05-13 21:33:08 +00001346 .addReg(Dest, RegState::Define |
1347 getDeadRegState(isDead)),
Evan Cheng9f1c8312008-07-03 09:09:37 +00001348 Src, isKill, 1);
Evan Cheng559dc462007-10-05 20:34:26 +00001349 break;
1350 case X86::DEC64r:
Dan Gohmancca29832009-01-06 23:34:46 +00001351 case X86::DEC32r:
1352 case X86::DEC64_32r: {
Evan Cheng559dc462007-10-05 20:34:26 +00001353 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
Evan Chengb76143c2007-10-09 07:14:53 +00001354 unsigned Opc = MIOpc == X86::DEC64r ? X86::LEA64r
1355 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Jakob Stoklund Olesen635127a2010-10-07 00:07:26 +00001356 // LEA can't handle RSP.
1357 if (TargetRegisterInfo::isVirtualRegister(Src) &&
1358 !MF.getRegInfo().constrainRegClass(Src,
1359 MIOpc == X86::DEC64r ? X86::GR64_NOSPRegisterClass :
1360 X86::GR32_NOSPRegisterClass))
1361 return 0;
1362
Chris Lattner599b5312010-07-08 23:46:44 +00001363 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling587daed2009-05-13 21:33:08 +00001364 .addReg(Dest, RegState::Define |
1365 getDeadRegState(isDead)),
Rafael Espindola094fad32009-04-08 21:14:34 +00001366 Src, isKill, -1);
Evan Cheng559dc462007-10-05 20:34:26 +00001367 break;
1368 }
1369 case X86::DEC16r:
1370 case X86::DEC64_16r:
Evan Cheng656e5142009-12-11 06:01:48 +00001371 if (DisableLEA16)
Evan Chengdd99f3a2009-12-12 20:03:14 +00001372 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng559dc462007-10-05 20:34:26 +00001373 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
Bill Wendlingfbef3102009-02-11 21:51:19 +00001374 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendling587daed2009-05-13 21:33:08 +00001375 .addReg(Dest, RegState::Define |
1376 getDeadRegState(isDead)),
Evan Cheng9f1c8312008-07-03 09:09:37 +00001377 Src, isKill, -1);
Evan Cheng559dc462007-10-05 20:34:26 +00001378 break;
1379 case X86::ADD64rr:
Chris Lattner99ae6652010-10-08 03:54:52 +00001380 case X86::ADD64rr_DB:
1381 case X86::ADD32rr:
1382 case X86::ADD32rr_DB: {
Evan Cheng559dc462007-10-05 20:34:26 +00001383 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Chris Lattner99ae6652010-10-08 03:54:52 +00001384 unsigned Opc;
1385 TargetRegisterClass *RC;
1386 if (MIOpc == X86::ADD64rr || MIOpc == X86::ADD64rr_DB) {
1387 Opc = X86::LEA64r;
1388 RC = X86::GR64_NOSPRegisterClass;
1389 } else {
1390 Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
1391 RC = X86::GR32_NOSPRegisterClass;
1392 }
1393
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001394
Evan Cheng9f1c8312008-07-03 09:09:37 +00001395 unsigned Src2 = MI->getOperand(2).getReg();
1396 bool isKill2 = MI->getOperand(2).isKill();
Jakob Stoklund Olesen635127a2010-10-07 00:07:26 +00001397
1398 // LEA can't handle RSP.
1399 if (TargetRegisterInfo::isVirtualRegister(Src2) &&
Chris Lattner99ae6652010-10-08 03:54:52 +00001400 !MF.getRegInfo().constrainRegClass(Src2, RC))
Jakob Stoklund Olesen635127a2010-10-07 00:07:26 +00001401 return 0;
1402
Bill Wendlingfbef3102009-02-11 21:51:19 +00001403 NewMI = addRegReg(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling587daed2009-05-13 21:33:08 +00001404 .addReg(Dest, RegState::Define |
1405 getDeadRegState(isDead)),
Evan Cheng9f1c8312008-07-03 09:09:37 +00001406 Src, isKill, Src2, isKill2);
1407 if (LV && isKill2)
1408 LV->replaceKillInstruction(Src2, MI, NewMI);
Evan Cheng559dc462007-10-05 20:34:26 +00001409 break;
1410 }
Chris Lattner99ae6652010-10-08 03:54:52 +00001411 case X86::ADD16rr:
1412 case X86::ADD16rr_DB: {
Evan Cheng656e5142009-12-11 06:01:48 +00001413 if (DisableLEA16)
Evan Chengdd99f3a2009-12-12 20:03:14 +00001414 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng559dc462007-10-05 20:34:26 +00001415 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Cheng9f1c8312008-07-03 09:09:37 +00001416 unsigned Src2 = MI->getOperand(2).getReg();
1417 bool isKill2 = MI->getOperand(2).isKill();
Bill Wendlingfbef3102009-02-11 21:51:19 +00001418 NewMI = addRegReg(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendling587daed2009-05-13 21:33:08 +00001419 .addReg(Dest, RegState::Define |
1420 getDeadRegState(isDead)),
Evan Cheng9f1c8312008-07-03 09:09:37 +00001421 Src, isKill, Src2, isKill2);
1422 if (LV && isKill2)
1423 LV->replaceKillInstruction(Src2, MI, NewMI);
Evan Cheng559dc462007-10-05 20:34:26 +00001424 break;
Evan Cheng9f1c8312008-07-03 09:09:37 +00001425 }
Evan Cheng559dc462007-10-05 20:34:26 +00001426 case X86::ADD64ri32:
1427 case X86::ADD64ri8:
Chris Lattner15df55d2010-10-08 03:57:25 +00001428 case X86::ADD64ri32_DB:
1429 case X86::ADD64ri8_DB:
Evan Cheng559dc462007-10-05 20:34:26 +00001430 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Chris Lattner599b5312010-07-08 23:46:44 +00001431 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA64r))
Evan Cheng656e5142009-12-11 06:01:48 +00001432 .addReg(Dest, RegState::Define |
1433 getDeadRegState(isDead)),
1434 Src, isKill, MI->getOperand(2).getImm());
Evan Cheng559dc462007-10-05 20:34:26 +00001435 break;
1436 case X86::ADD32ri:
Chris Lattner15df55d2010-10-08 03:57:25 +00001437 case X86::ADD32ri8:
1438 case X86::ADD32ri_DB:
1439 case X86::ADD32ri8_DB: {
Evan Cheng559dc462007-10-05 20:34:26 +00001440 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Cheng656e5142009-12-11 06:01:48 +00001441 unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
Chris Lattner599b5312010-07-08 23:46:44 +00001442 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Evan Cheng656e5142009-12-11 06:01:48 +00001443 .addReg(Dest, RegState::Define |
1444 getDeadRegState(isDead)),
Rafael Espindola094fad32009-04-08 21:14:34 +00001445 Src, isKill, MI->getOperand(2).getImm());
Evan Cheng559dc462007-10-05 20:34:26 +00001446 break;
1447 }
Evan Cheng656e5142009-12-11 06:01:48 +00001448 case X86::ADD16ri:
1449 case X86::ADD16ri8:
Chris Lattner15df55d2010-10-08 03:57:25 +00001450 case X86::ADD16ri_DB:
1451 case X86::ADD16ri8_DB:
Evan Cheng656e5142009-12-11 06:01:48 +00001452 if (DisableLEA16)
Evan Chengdd99f3a2009-12-12 20:03:14 +00001453 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng656e5142009-12-11 06:01:48 +00001454 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Chris Lattner599b5312010-07-08 23:46:44 +00001455 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Evan Cheng656e5142009-12-11 06:01:48 +00001456 .addReg(Dest, RegState::Define |
1457 getDeadRegState(isDead)),
1458 Src, isKill, MI->getOperand(2).getImm());
1459 break;
Evan Cheng559dc462007-10-05 20:34:26 +00001460 }
1461 }
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001462 }
1463
Evan Cheng15246732008-02-07 08:29:53 +00001464 if (!NewMI) return 0;
1465
Evan Cheng9f1c8312008-07-03 09:09:37 +00001466 if (LV) { // Update live variables
1467 if (isKill)
1468 LV->replaceKillInstruction(Src, MI, NewMI);
1469 if (isDead)
1470 LV->replaceKillInstruction(Dest, MI, NewMI);
1471 }
1472
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001473 MFI->insert(MBBI, NewMI); // Insert the new inst
Evan Cheng6ce7dc22006-11-15 20:58:11 +00001474 return NewMI;
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001475}
1476
Chris Lattner41e431b2005-01-19 07:11:01 +00001477/// commuteInstruction - We have a few instructions that must be hacked on to
1478/// commute them.
1479///
Evan Cheng58dcb0e2008-06-16 07:33:11 +00001480MachineInstr *
1481X86InstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const {
Chris Lattner41e431b2005-01-19 07:11:01 +00001482 switch (MI->getOpcode()) {
Chris Lattner0df53d22005-01-19 07:31:24 +00001483 case X86::SHRD16rri8: // A = SHRD16rri8 B, C, I -> A = SHLD16rri8 C, B, (16-I)
1484 case X86::SHLD16rri8: // A = SHLD16rri8 B, C, I -> A = SHRD16rri8 C, B, (16-I)
Chris Lattner41e431b2005-01-19 07:11:01 +00001485 case X86::SHRD32rri8: // A = SHRD32rri8 B, C, I -> A = SHLD32rri8 C, B, (32-I)
Dan Gohmane47f1f92007-09-14 23:17:45 +00001486 case X86::SHLD32rri8: // A = SHLD32rri8 B, C, I -> A = SHRD32rri8 C, B, (32-I)
1487 case X86::SHRD64rri8: // A = SHRD64rri8 B, C, I -> A = SHLD64rri8 C, B, (64-I)
1488 case X86::SHLD64rri8:{// A = SHLD64rri8 B, C, I -> A = SHRD64rri8 C, B, (64-I)
Chris Lattner0df53d22005-01-19 07:31:24 +00001489 unsigned Opc;
1490 unsigned Size;
1491 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001492 default: llvm_unreachable("Unreachable!");
Chris Lattner0df53d22005-01-19 07:31:24 +00001493 case X86::SHRD16rri8: Size = 16; Opc = X86::SHLD16rri8; break;
1494 case X86::SHLD16rri8: Size = 16; Opc = X86::SHRD16rri8; break;
1495 case X86::SHRD32rri8: Size = 32; Opc = X86::SHLD32rri8; break;
1496 case X86::SHLD32rri8: Size = 32; Opc = X86::SHRD32rri8; break;
Dan Gohmane47f1f92007-09-14 23:17:45 +00001497 case X86::SHRD64rri8: Size = 64; Opc = X86::SHLD64rri8; break;
1498 case X86::SHLD64rri8: Size = 64; Opc = X86::SHRD64rri8; break;
Chris Lattner0df53d22005-01-19 07:31:24 +00001499 }
Chris Lattner9a1ceae2007-12-30 20:49:49 +00001500 unsigned Amt = MI->getOperand(3).getImm();
Dan Gohman74feef22008-10-17 01:23:35 +00001501 if (NewMI) {
1502 MachineFunction &MF = *MI->getParent()->getParent();
1503 MI = MF.CloneMachineInstr(MI);
1504 NewMI = false;
Evan Chenga4d16a12008-02-13 02:46:49 +00001505 }
Dan Gohman74feef22008-10-17 01:23:35 +00001506 MI->setDesc(get(Opc));
1507 MI->getOperand(3).setImm(Size-Amt);
1508 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Chris Lattner41e431b2005-01-19 07:11:01 +00001509 }
Evan Cheng7ad42d92007-10-05 23:13:21 +00001510 case X86::CMOVB16rr:
1511 case X86::CMOVB32rr:
1512 case X86::CMOVB64rr:
1513 case X86::CMOVAE16rr:
1514 case X86::CMOVAE32rr:
1515 case X86::CMOVAE64rr:
1516 case X86::CMOVE16rr:
1517 case X86::CMOVE32rr:
1518 case X86::CMOVE64rr:
1519 case X86::CMOVNE16rr:
1520 case X86::CMOVNE32rr:
1521 case X86::CMOVNE64rr:
Chris Lattner25cbf502010-10-05 23:00:14 +00001522 case X86::CMOVBE16rr:
1523 case X86::CMOVBE32rr:
1524 case X86::CMOVBE64rr:
Evan Cheng7ad42d92007-10-05 23:13:21 +00001525 case X86::CMOVA16rr:
1526 case X86::CMOVA32rr:
1527 case X86::CMOVA64rr:
1528 case X86::CMOVL16rr:
1529 case X86::CMOVL32rr:
1530 case X86::CMOVL64rr:
1531 case X86::CMOVGE16rr:
1532 case X86::CMOVGE32rr:
1533 case X86::CMOVGE64rr:
1534 case X86::CMOVLE16rr:
1535 case X86::CMOVLE32rr:
1536 case X86::CMOVLE64rr:
1537 case X86::CMOVG16rr:
1538 case X86::CMOVG32rr:
1539 case X86::CMOVG64rr:
1540 case X86::CMOVS16rr:
1541 case X86::CMOVS32rr:
1542 case X86::CMOVS64rr:
1543 case X86::CMOVNS16rr:
1544 case X86::CMOVNS32rr:
1545 case X86::CMOVNS64rr:
1546 case X86::CMOVP16rr:
1547 case X86::CMOVP32rr:
1548 case X86::CMOVP64rr:
1549 case X86::CMOVNP16rr:
1550 case X86::CMOVNP32rr:
Dan Gohman305fceb2009-01-07 00:35:10 +00001551 case X86::CMOVNP64rr:
1552 case X86::CMOVO16rr:
1553 case X86::CMOVO32rr:
1554 case X86::CMOVO64rr:
1555 case X86::CMOVNO16rr:
1556 case X86::CMOVNO32rr:
1557 case X86::CMOVNO64rr: {
Evan Cheng7ad42d92007-10-05 23:13:21 +00001558 unsigned Opc = 0;
1559 switch (MI->getOpcode()) {
1560 default: break;
1561 case X86::CMOVB16rr: Opc = X86::CMOVAE16rr; break;
1562 case X86::CMOVB32rr: Opc = X86::CMOVAE32rr; break;
1563 case X86::CMOVB64rr: Opc = X86::CMOVAE64rr; break;
1564 case X86::CMOVAE16rr: Opc = X86::CMOVB16rr; break;
1565 case X86::CMOVAE32rr: Opc = X86::CMOVB32rr; break;
1566 case X86::CMOVAE64rr: Opc = X86::CMOVB64rr; break;
1567 case X86::CMOVE16rr: Opc = X86::CMOVNE16rr; break;
1568 case X86::CMOVE32rr: Opc = X86::CMOVNE32rr; break;
1569 case X86::CMOVE64rr: Opc = X86::CMOVNE64rr; break;
1570 case X86::CMOVNE16rr: Opc = X86::CMOVE16rr; break;
1571 case X86::CMOVNE32rr: Opc = X86::CMOVE32rr; break;
1572 case X86::CMOVNE64rr: Opc = X86::CMOVE64rr; break;
Chris Lattner25cbf502010-10-05 23:00:14 +00001573 case X86::CMOVBE16rr: Opc = X86::CMOVA16rr; break;
1574 case X86::CMOVBE32rr: Opc = X86::CMOVA32rr; break;
1575 case X86::CMOVBE64rr: Opc = X86::CMOVA64rr; break;
1576 case X86::CMOVA16rr: Opc = X86::CMOVBE16rr; break;
1577 case X86::CMOVA32rr: Opc = X86::CMOVBE32rr; break;
1578 case X86::CMOVA64rr: Opc = X86::CMOVBE64rr; break;
Evan Cheng7ad42d92007-10-05 23:13:21 +00001579 case X86::CMOVL16rr: Opc = X86::CMOVGE16rr; break;
1580 case X86::CMOVL32rr: Opc = X86::CMOVGE32rr; break;
1581 case X86::CMOVL64rr: Opc = X86::CMOVGE64rr; break;
1582 case X86::CMOVGE16rr: Opc = X86::CMOVL16rr; break;
1583 case X86::CMOVGE32rr: Opc = X86::CMOVL32rr; break;
1584 case X86::CMOVGE64rr: Opc = X86::CMOVL64rr; break;
1585 case X86::CMOVLE16rr: Opc = X86::CMOVG16rr; break;
1586 case X86::CMOVLE32rr: Opc = X86::CMOVG32rr; break;
1587 case X86::CMOVLE64rr: Opc = X86::CMOVG64rr; break;
1588 case X86::CMOVG16rr: Opc = X86::CMOVLE16rr; break;
1589 case X86::CMOVG32rr: Opc = X86::CMOVLE32rr; break;
1590 case X86::CMOVG64rr: Opc = X86::CMOVLE64rr; break;
1591 case X86::CMOVS16rr: Opc = X86::CMOVNS16rr; break;
1592 case X86::CMOVS32rr: Opc = X86::CMOVNS32rr; break;
Mon P Wang0bd07fc2009-04-18 05:16:01 +00001593 case X86::CMOVS64rr: Opc = X86::CMOVNS64rr; break;
Evan Cheng7ad42d92007-10-05 23:13:21 +00001594 case X86::CMOVNS16rr: Opc = X86::CMOVS16rr; break;
1595 case X86::CMOVNS32rr: Opc = X86::CMOVS32rr; break;
1596 case X86::CMOVNS64rr: Opc = X86::CMOVS64rr; break;
1597 case X86::CMOVP16rr: Opc = X86::CMOVNP16rr; break;
1598 case X86::CMOVP32rr: Opc = X86::CMOVNP32rr; break;
Mon P Wang0bd07fc2009-04-18 05:16:01 +00001599 case X86::CMOVP64rr: Opc = X86::CMOVNP64rr; break;
Evan Cheng7ad42d92007-10-05 23:13:21 +00001600 case X86::CMOVNP16rr: Opc = X86::CMOVP16rr; break;
1601 case X86::CMOVNP32rr: Opc = X86::CMOVP32rr; break;
1602 case X86::CMOVNP64rr: Opc = X86::CMOVP64rr; break;
Dan Gohman305fceb2009-01-07 00:35:10 +00001603 case X86::CMOVO16rr: Opc = X86::CMOVNO16rr; break;
1604 case X86::CMOVO32rr: Opc = X86::CMOVNO32rr; break;
Mon P Wang0bd07fc2009-04-18 05:16:01 +00001605 case X86::CMOVO64rr: Opc = X86::CMOVNO64rr; break;
Dan Gohman305fceb2009-01-07 00:35:10 +00001606 case X86::CMOVNO16rr: Opc = X86::CMOVO16rr; break;
1607 case X86::CMOVNO32rr: Opc = X86::CMOVO32rr; break;
1608 case X86::CMOVNO64rr: Opc = X86::CMOVO64rr; break;
Evan Cheng7ad42d92007-10-05 23:13:21 +00001609 }
Dan Gohman74feef22008-10-17 01:23:35 +00001610 if (NewMI) {
1611 MachineFunction &MF = *MI->getParent()->getParent();
1612 MI = MF.CloneMachineInstr(MI);
1613 NewMI = false;
1614 }
Chris Lattner5080f4d2008-01-11 18:10:50 +00001615 MI->setDesc(get(Opc));
Evan Cheng7ad42d92007-10-05 23:13:21 +00001616 // Fallthrough intended.
1617 }
Chris Lattner41e431b2005-01-19 07:11:01 +00001618 default:
Evan Cheng58dcb0e2008-06-16 07:33:11 +00001619 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Chris Lattner41e431b2005-01-19 07:11:01 +00001620 }
1621}
1622
Chris Lattner7fbe9722006-10-20 17:42:20 +00001623static X86::CondCode GetCondFromBranchOpc(unsigned BrOpc) {
1624 switch (BrOpc) {
1625 default: return X86::COND_INVALID;
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001626 case X86::JE_4: return X86::COND_E;
1627 case X86::JNE_4: return X86::COND_NE;
1628 case X86::JL_4: return X86::COND_L;
1629 case X86::JLE_4: return X86::COND_LE;
1630 case X86::JG_4: return X86::COND_G;
1631 case X86::JGE_4: return X86::COND_GE;
1632 case X86::JB_4: return X86::COND_B;
1633 case X86::JBE_4: return X86::COND_BE;
1634 case X86::JA_4: return X86::COND_A;
1635 case X86::JAE_4: return X86::COND_AE;
1636 case X86::JS_4: return X86::COND_S;
1637 case X86::JNS_4: return X86::COND_NS;
1638 case X86::JP_4: return X86::COND_P;
1639 case X86::JNP_4: return X86::COND_NP;
1640 case X86::JO_4: return X86::COND_O;
1641 case X86::JNO_4: return X86::COND_NO;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001642 }
1643}
1644
1645unsigned X86::GetCondBranchFromCond(X86::CondCode CC) {
1646 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001647 default: llvm_unreachable("Illegal condition code!");
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001648 case X86::COND_E: return X86::JE_4;
1649 case X86::COND_NE: return X86::JNE_4;
1650 case X86::COND_L: return X86::JL_4;
1651 case X86::COND_LE: return X86::JLE_4;
1652 case X86::COND_G: return X86::JG_4;
1653 case X86::COND_GE: return X86::JGE_4;
1654 case X86::COND_B: return X86::JB_4;
1655 case X86::COND_BE: return X86::JBE_4;
1656 case X86::COND_A: return X86::JA_4;
1657 case X86::COND_AE: return X86::JAE_4;
1658 case X86::COND_S: return X86::JS_4;
1659 case X86::COND_NS: return X86::JNS_4;
1660 case X86::COND_P: return X86::JP_4;
1661 case X86::COND_NP: return X86::JNP_4;
1662 case X86::COND_O: return X86::JO_4;
1663 case X86::COND_NO: return X86::JNO_4;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001664 }
1665}
1666
Chris Lattner9cd68752006-10-21 05:52:40 +00001667/// GetOppositeBranchCondition - Return the inverse of the specified condition,
1668/// e.g. turning COND_E to COND_NE.
1669X86::CondCode X86::GetOppositeBranchCondition(X86::CondCode CC) {
1670 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001671 default: llvm_unreachable("Illegal condition code!");
Chris Lattner9cd68752006-10-21 05:52:40 +00001672 case X86::COND_E: return X86::COND_NE;
1673 case X86::COND_NE: return X86::COND_E;
1674 case X86::COND_L: return X86::COND_GE;
1675 case X86::COND_LE: return X86::COND_G;
1676 case X86::COND_G: return X86::COND_LE;
1677 case X86::COND_GE: return X86::COND_L;
1678 case X86::COND_B: return X86::COND_AE;
1679 case X86::COND_BE: return X86::COND_A;
1680 case X86::COND_A: return X86::COND_BE;
1681 case X86::COND_AE: return X86::COND_B;
1682 case X86::COND_S: return X86::COND_NS;
1683 case X86::COND_NS: return X86::COND_S;
1684 case X86::COND_P: return X86::COND_NP;
1685 case X86::COND_NP: return X86::COND_P;
1686 case X86::COND_O: return X86::COND_NO;
1687 case X86::COND_NO: return X86::COND_O;
1688 }
1689}
1690
Dale Johannesen318093b2007-06-14 22:03:45 +00001691bool X86InstrInfo::isUnpredicatedTerminator(const MachineInstr *MI) const {
Chris Lattner749c6f62008-01-07 07:27:27 +00001692 const TargetInstrDesc &TID = MI->getDesc();
1693 if (!TID.isTerminator()) return false;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001694
Chris Lattner69244302008-01-07 01:56:04 +00001695 // Conditional branch is a special case.
Chris Lattner749c6f62008-01-07 07:27:27 +00001696 if (TID.isBranch() && !TID.isBarrier())
Chris Lattner69244302008-01-07 01:56:04 +00001697 return true;
Chris Lattner749c6f62008-01-07 07:27:27 +00001698 if (!TID.isPredicable())
Chris Lattner69244302008-01-07 01:56:04 +00001699 return true;
1700 return !isPredicated(MI);
Dale Johannesen318093b2007-06-14 22:03:45 +00001701}
Chris Lattner9cd68752006-10-21 05:52:40 +00001702
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001703bool X86InstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
Chris Lattner7fbe9722006-10-20 17:42:20 +00001704 MachineBasicBlock *&TBB,
1705 MachineBasicBlock *&FBB,
Evan Chengdc54d312009-02-09 07:14:22 +00001706 SmallVectorImpl<MachineOperand> &Cond,
1707 bool AllowModify) const {
Dan Gohman279c22e2008-10-21 03:29:32 +00001708 // Start from the bottom of the block and work up, examining the
1709 // terminator instructions.
Chris Lattner7fbe9722006-10-20 17:42:20 +00001710 MachineBasicBlock::iterator I = MBB.end();
Evan Chengfc5a03e2010-04-13 18:50:27 +00001711 MachineBasicBlock::iterator UnCondBrIter = MBB.end();
Dan Gohman279c22e2008-10-21 03:29:32 +00001712 while (I != MBB.begin()) {
1713 --I;
Dale Johannesen93d6a7e2010-04-02 01:38:09 +00001714 if (I->isDebugValue())
1715 continue;
Bill Wendling85de1e52009-12-14 06:51:19 +00001716
1717 // Working from the bottom, when we see a non-terminator instruction, we're
1718 // done.
Jakob Stoklund Olesen468a2a42010-07-16 17:41:44 +00001719 if (!isUnpredicatedTerminator(I))
Dan Gohman279c22e2008-10-21 03:29:32 +00001720 break;
Bill Wendling85de1e52009-12-14 06:51:19 +00001721
1722 // A terminator that isn't a branch can't easily be handled by this
1723 // analysis.
Dan Gohman279c22e2008-10-21 03:29:32 +00001724 if (!I->getDesc().isBranch())
Chris Lattner7fbe9722006-10-20 17:42:20 +00001725 return true;
Bill Wendling85de1e52009-12-14 06:51:19 +00001726
Dan Gohman279c22e2008-10-21 03:29:32 +00001727 // Handle unconditional branches.
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001728 if (I->getOpcode() == X86::JMP_4) {
Evan Chengfc5a03e2010-04-13 18:50:27 +00001729 UnCondBrIter = I;
1730
Evan Chengdc54d312009-02-09 07:14:22 +00001731 if (!AllowModify) {
1732 TBB = I->getOperand(0).getMBB();
Evan Cheng45e00102009-05-08 06:34:09 +00001733 continue;
Evan Chengdc54d312009-02-09 07:14:22 +00001734 }
1735
Dan Gohman279c22e2008-10-21 03:29:32 +00001736 // If the block has any instructions after a JMP, delete them.
Chris Lattner7896c9f2009-12-03 00:50:42 +00001737 while (llvm::next(I) != MBB.end())
1738 llvm::next(I)->eraseFromParent();
Bill Wendling85de1e52009-12-14 06:51:19 +00001739
Dan Gohman279c22e2008-10-21 03:29:32 +00001740 Cond.clear();
1741 FBB = 0;
Bill Wendling85de1e52009-12-14 06:51:19 +00001742
Dan Gohman279c22e2008-10-21 03:29:32 +00001743 // Delete the JMP if it's equivalent to a fall-through.
1744 if (MBB.isLayoutSuccessor(I->getOperand(0).getMBB())) {
1745 TBB = 0;
1746 I->eraseFromParent();
1747 I = MBB.end();
Evan Chengfc5a03e2010-04-13 18:50:27 +00001748 UnCondBrIter = MBB.end();
Dan Gohman279c22e2008-10-21 03:29:32 +00001749 continue;
1750 }
Bill Wendling85de1e52009-12-14 06:51:19 +00001751
Evan Chengfc5a03e2010-04-13 18:50:27 +00001752 // TBB is used to indicate the unconditional destination.
Dan Gohman279c22e2008-10-21 03:29:32 +00001753 TBB = I->getOperand(0).getMBB();
1754 continue;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001755 }
Bill Wendling85de1e52009-12-14 06:51:19 +00001756
Dan Gohman279c22e2008-10-21 03:29:32 +00001757 // Handle conditional branches.
1758 X86::CondCode BranchCode = GetCondFromBranchOpc(I->getOpcode());
Chris Lattner7fbe9722006-10-20 17:42:20 +00001759 if (BranchCode == X86::COND_INVALID)
1760 return true; // Can't handle indirect branch.
Bill Wendling85de1e52009-12-14 06:51:19 +00001761
Dan Gohman279c22e2008-10-21 03:29:32 +00001762 // Working from the bottom, handle the first conditional branch.
1763 if (Cond.empty()) {
Evan Chengfc5a03e2010-04-13 18:50:27 +00001764 MachineBasicBlock *TargetBB = I->getOperand(0).getMBB();
1765 if (AllowModify && UnCondBrIter != MBB.end() &&
1766 MBB.isLayoutSuccessor(TargetBB)) {
1767 // If we can modify the code and it ends in something like:
1768 //
1769 // jCC L1
1770 // jmp L2
1771 // L1:
1772 // ...
1773 // L2:
1774 //
1775 // Then we can change this to:
1776 //
1777 // jnCC L2
1778 // L1:
1779 // ...
1780 // L2:
1781 //
1782 // Which is a bit more efficient.
1783 // We conditionally jump to the fall-through block.
1784 BranchCode = GetOppositeBranchCondition(BranchCode);
1785 unsigned JNCC = GetCondBranchFromCond(BranchCode);
1786 MachineBasicBlock::iterator OldInst = I;
1787
1788 BuildMI(MBB, UnCondBrIter, MBB.findDebugLoc(I), get(JNCC))
1789 .addMBB(UnCondBrIter->getOperand(0).getMBB());
1790 BuildMI(MBB, UnCondBrIter, MBB.findDebugLoc(I), get(X86::JMP_4))
1791 .addMBB(TargetBB);
Evan Chengfc5a03e2010-04-13 18:50:27 +00001792
1793 OldInst->eraseFromParent();
1794 UnCondBrIter->eraseFromParent();
1795
1796 // Restart the analysis.
1797 UnCondBrIter = MBB.end();
1798 I = MBB.end();
1799 continue;
1800 }
1801
Dan Gohman279c22e2008-10-21 03:29:32 +00001802 FBB = TBB;
1803 TBB = I->getOperand(0).getMBB();
1804 Cond.push_back(MachineOperand::CreateImm(BranchCode));
1805 continue;
1806 }
Bill Wendling85de1e52009-12-14 06:51:19 +00001807
1808 // Handle subsequent conditional branches. Only handle the case where all
1809 // conditional branches branch to the same destination and their condition
1810 // opcodes fit one of the special multi-branch idioms.
Dan Gohman279c22e2008-10-21 03:29:32 +00001811 assert(Cond.size() == 1);
1812 assert(TBB);
Bill Wendling85de1e52009-12-14 06:51:19 +00001813
1814 // Only handle the case where all conditional branches branch to the same
1815 // destination.
Dan Gohman279c22e2008-10-21 03:29:32 +00001816 if (TBB != I->getOperand(0).getMBB())
1817 return true;
Bill Wendling85de1e52009-12-14 06:51:19 +00001818
Dan Gohman279c22e2008-10-21 03:29:32 +00001819 // If the conditions are the same, we can leave them alone.
Bill Wendling85de1e52009-12-14 06:51:19 +00001820 X86::CondCode OldBranchCode = (X86::CondCode)Cond[0].getImm();
Dan Gohman279c22e2008-10-21 03:29:32 +00001821 if (OldBranchCode == BranchCode)
1822 continue;
Bill Wendling85de1e52009-12-14 06:51:19 +00001823
1824 // If they differ, see if they fit one of the known patterns. Theoretically,
1825 // we could handle more patterns here, but we shouldn't expect to see them
1826 // if instruction selection has done a reasonable job.
Dan Gohman279c22e2008-10-21 03:29:32 +00001827 if ((OldBranchCode == X86::COND_NP &&
1828 BranchCode == X86::COND_E) ||
1829 (OldBranchCode == X86::COND_E &&
1830 BranchCode == X86::COND_NP))
1831 BranchCode = X86::COND_NP_OR_E;
1832 else if ((OldBranchCode == X86::COND_P &&
1833 BranchCode == X86::COND_NE) ||
1834 (OldBranchCode == X86::COND_NE &&
1835 BranchCode == X86::COND_P))
1836 BranchCode = X86::COND_NE_OR_P;
1837 else
1838 return true;
Bill Wendling85de1e52009-12-14 06:51:19 +00001839
Dan Gohman279c22e2008-10-21 03:29:32 +00001840 // Update the MachineOperand.
1841 Cond[0].setImm(BranchCode);
Chris Lattner6ce64432006-10-30 22:27:23 +00001842 }
Chris Lattner7fbe9722006-10-20 17:42:20 +00001843
Dan Gohman279c22e2008-10-21 03:29:32 +00001844 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001845}
1846
Evan Cheng6ae36262007-05-18 00:18:17 +00001847unsigned X86InstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Chris Lattner7fbe9722006-10-20 17:42:20 +00001848 MachineBasicBlock::iterator I = MBB.end();
Dan Gohman279c22e2008-10-21 03:29:32 +00001849 unsigned Count = 0;
1850
1851 while (I != MBB.begin()) {
1852 --I;
Dale Johannesen93d6a7e2010-04-02 01:38:09 +00001853 if (I->isDebugValue())
1854 continue;
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001855 if (I->getOpcode() != X86::JMP_4 &&
Dan Gohman279c22e2008-10-21 03:29:32 +00001856 GetCondFromBranchOpc(I->getOpcode()) == X86::COND_INVALID)
1857 break;
1858 // Remove the branch.
1859 I->eraseFromParent();
1860 I = MBB.end();
1861 ++Count;
1862 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001863
Dan Gohman279c22e2008-10-21 03:29:32 +00001864 return Count;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001865}
1866
Evan Cheng6ae36262007-05-18 00:18:17 +00001867unsigned
1868X86InstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
1869 MachineBasicBlock *FBB,
Stuart Hastings3bf91252010-06-17 22:43:56 +00001870 const SmallVectorImpl<MachineOperand> &Cond,
1871 DebugLoc DL) const {
Chris Lattner7fbe9722006-10-20 17:42:20 +00001872 // Shouldn't be a fall through.
1873 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Chris Lattner34a84ac2006-10-21 05:34:23 +00001874 assert((Cond.size() == 1 || Cond.size() == 0) &&
1875 "X86 branch conditions have one component!");
1876
Dan Gohman279c22e2008-10-21 03:29:32 +00001877 if (Cond.empty()) {
1878 // Unconditional branch?
1879 assert(!FBB && "Unconditional branch with multiple successors!");
Stuart Hastings3bf91252010-06-17 22:43:56 +00001880 BuildMI(&MBB, DL, get(X86::JMP_4)).addMBB(TBB);
Evan Cheng6ae36262007-05-18 00:18:17 +00001881 return 1;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001882 }
Dan Gohman279c22e2008-10-21 03:29:32 +00001883
1884 // Conditional branch.
1885 unsigned Count = 0;
1886 X86::CondCode CC = (X86::CondCode)Cond[0].getImm();
1887 switch (CC) {
1888 case X86::COND_NP_OR_E:
1889 // Synthesize NP_OR_E with two branches.
Stuart Hastings3bf91252010-06-17 22:43:56 +00001890 BuildMI(&MBB, DL, get(X86::JNP_4)).addMBB(TBB);
Bill Wendling18ce64e2010-03-05 00:33:59 +00001891 ++Count;
Stuart Hastings3bf91252010-06-17 22:43:56 +00001892 BuildMI(&MBB, DL, get(X86::JE_4)).addMBB(TBB);
Bill Wendling18ce64e2010-03-05 00:33:59 +00001893 ++Count;
Dan Gohman279c22e2008-10-21 03:29:32 +00001894 break;
1895 case X86::COND_NE_OR_P:
1896 // Synthesize NE_OR_P with two branches.
Stuart Hastings3bf91252010-06-17 22:43:56 +00001897 BuildMI(&MBB, DL, get(X86::JNE_4)).addMBB(TBB);
Bill Wendling18ce64e2010-03-05 00:33:59 +00001898 ++Count;
Stuart Hastings3bf91252010-06-17 22:43:56 +00001899 BuildMI(&MBB, DL, get(X86::JP_4)).addMBB(TBB);
Bill Wendling18ce64e2010-03-05 00:33:59 +00001900 ++Count;
Dan Gohman279c22e2008-10-21 03:29:32 +00001901 break;
Bill Wendling18ce64e2010-03-05 00:33:59 +00001902 default: {
1903 unsigned Opc = GetCondBranchFromCond(CC);
Stuart Hastings3bf91252010-06-17 22:43:56 +00001904 BuildMI(&MBB, DL, get(Opc)).addMBB(TBB);
Bill Wendling18ce64e2010-03-05 00:33:59 +00001905 ++Count;
Dan Gohman279c22e2008-10-21 03:29:32 +00001906 }
Bill Wendling18ce64e2010-03-05 00:33:59 +00001907 }
Dan Gohman279c22e2008-10-21 03:29:32 +00001908 if (FBB) {
1909 // Two-way Conditional branch. Insert the second branch.
Stuart Hastings3bf91252010-06-17 22:43:56 +00001910 BuildMI(&MBB, DL, get(X86::JMP_4)).addMBB(FBB);
Dan Gohman279c22e2008-10-21 03:29:32 +00001911 ++Count;
1912 }
1913 return Count;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001914}
1915
Dan Gohman6d9305c2009-04-15 00:04:23 +00001916/// isHReg - Test if the given register is a physical h register.
1917static bool isHReg(unsigned Reg) {
Dan Gohman4af325d2009-04-27 16:41:36 +00001918 return X86::GR8_ABCD_HRegClass.contains(Reg);
Dan Gohman6d9305c2009-04-15 00:04:23 +00001919}
1920
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00001921// Try and copy between VR128/VR64 and GR64 registers.
1922static unsigned CopyToFromAsymmetricReg(unsigned DestReg, unsigned SrcReg) {
1923 // SrcReg(VR128) -> DestReg(GR64)
1924 // SrcReg(VR64) -> DestReg(GR64)
1925 // SrcReg(GR64) -> DestReg(VR128)
1926 // SrcReg(GR64) -> DestReg(VR64)
1927
1928 if (X86::GR64RegClass.contains(DestReg)) {
1929 if (X86::VR128RegClass.contains(SrcReg)) {
1930 // Copy from a VR128 register to a GR64 register.
1931 return X86::MOVPQIto64rr;
1932 } else if (X86::VR64RegClass.contains(SrcReg)) {
1933 // Copy from a VR64 register to a GR64 register.
1934 return X86::MOVSDto64rr;
1935 }
1936 } else if (X86::GR64RegClass.contains(SrcReg)) {
1937 // Copy from a GR64 register to a VR128 register.
1938 if (X86::VR128RegClass.contains(DestReg))
1939 return X86::MOV64toPQIrr;
1940 // Copy from a GR64 register to a VR64 register.
1941 else if (X86::VR64RegClass.contains(DestReg))
1942 return X86::MOV64toSDrr;
1943 }
1944
1945 return 0;
1946}
1947
Jakob Stoklund Olesen320bdcb2010-07-08 19:46:25 +00001948void X86InstrInfo::copyPhysReg(MachineBasicBlock &MBB,
1949 MachineBasicBlock::iterator MI, DebugLoc DL,
1950 unsigned DestReg, unsigned SrcReg,
1951 bool KillSrc) const {
1952 // First deal with the normal symmetric copies.
1953 unsigned Opc = 0;
1954 if (X86::GR64RegClass.contains(DestReg, SrcReg))
1955 Opc = X86::MOV64rr;
1956 else if (X86::GR32RegClass.contains(DestReg, SrcReg))
1957 Opc = X86::MOV32rr;
1958 else if (X86::GR16RegClass.contains(DestReg, SrcReg))
1959 Opc = X86::MOV16rr;
1960 else if (X86::GR8RegClass.contains(DestReg, SrcReg)) {
1961 // Copying to or from a physical H register on x86-64 requires a NOREX
1962 // move. Otherwise use a normal move.
1963 if ((isHReg(DestReg) || isHReg(SrcReg)) &&
1964 TM.getSubtarget<X86Subtarget>().is64Bit())
1965 Opc = X86::MOV8rr_NOREX;
1966 else
1967 Opc = X86::MOV8rr;
1968 } else if (X86::VR128RegClass.contains(DestReg, SrcReg))
1969 Opc = X86::MOVAPSrr;
Jakob Stoklund Olesen61c8ecc2010-07-08 22:30:35 +00001970 else if (X86::VR64RegClass.contains(DestReg, SrcReg))
1971 Opc = X86::MMX_MOVQ64rr;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00001972 else
1973 Opc = CopyToFromAsymmetricReg(DestReg, SrcReg);
Jakob Stoklund Olesen320bdcb2010-07-08 19:46:25 +00001974
1975 if (Opc) {
1976 BuildMI(MBB, MI, DL, get(Opc), DestReg)
1977 .addReg(SrcReg, getKillRegState(KillSrc));
1978 return;
1979 }
1980
1981 // Moving EFLAGS to / from another register requires a push and a pop.
1982 if (SrcReg == X86::EFLAGS) {
1983 if (X86::GR64RegClass.contains(DestReg)) {
1984 BuildMI(MBB, MI, DL, get(X86::PUSHF64));
1985 BuildMI(MBB, MI, DL, get(X86::POP64r), DestReg);
1986 return;
1987 } else if (X86::GR32RegClass.contains(DestReg)) {
1988 BuildMI(MBB, MI, DL, get(X86::PUSHF32));
1989 BuildMI(MBB, MI, DL, get(X86::POP32r), DestReg);
1990 return;
1991 }
1992 }
1993 if (DestReg == X86::EFLAGS) {
1994 if (X86::GR64RegClass.contains(SrcReg)) {
1995 BuildMI(MBB, MI, DL, get(X86::PUSH64r))
1996 .addReg(SrcReg, getKillRegState(KillSrc));
1997 BuildMI(MBB, MI, DL, get(X86::POPF64));
1998 return;
1999 } else if (X86::GR32RegClass.contains(SrcReg)) {
2000 BuildMI(MBB, MI, DL, get(X86::PUSH32r))
2001 .addReg(SrcReg, getKillRegState(KillSrc));
2002 BuildMI(MBB, MI, DL, get(X86::POPF32));
2003 return;
2004 }
2005 }
2006
2007 DEBUG(dbgs() << "Cannot copy " << RI.getName(SrcReg)
2008 << " to " << RI.getName(DestReg) << '\n');
2009 llvm_unreachable("Cannot emit physreg copy instruction");
2010}
2011
Rafael Espindola21d238f2010-06-12 20:13:29 +00002012static unsigned getLoadStoreRegOpcode(unsigned Reg,
2013 const TargetRegisterClass *RC,
2014 bool isStackAligned,
2015 const TargetMachine &TM,
2016 bool load) {
Jakob Stoklund Olesen1f9a09c2011-06-01 15:32:10 +00002017 switch (RC->getSize()) {
Rafael Espindola5a717a32010-07-12 03:43:04 +00002018 default:
Jakob Stoklund Olesen1f9a09c2011-06-01 15:32:10 +00002019 llvm_unreachable("Unknown spill size");
2020 case 1:
2021 assert(X86::GR8RegClass.hasSubClassEq(RC) && "Unknown 1-byte regclass");
Rafael Espindola21d238f2010-06-12 20:13:29 +00002022 if (TM.getSubtarget<X86Subtarget>().is64Bit())
Jakob Stoklund Olesen1f9a09c2011-06-01 15:32:10 +00002023 // Copying to or from a physical H register on x86-64 requires a NOREX
2024 // move. Otherwise use a normal move.
2025 if (isHReg(Reg) || X86::GR8_ABCD_HRegClass.hasSubClassEq(RC))
2026 return load ? X86::MOV8rm_NOREX : X86::MOV8mr_NOREX;
2027 return load ? X86::MOV8rm : X86::MOV8mr;
2028 case 2:
2029 assert(X86::GR16RegClass.hasSubClassEq(RC) && "Unknown 2-byte regclass");
2030 return load ? X86::MOV16rm : X86::MOV16mr;
2031 case 4:
2032 if (X86::GR32RegClass.hasSubClassEq(RC))
2033 return load ? X86::MOV32rm : X86::MOV32mr;
2034 if (X86::FR32RegClass.hasSubClassEq(RC))
2035 return load ? X86::MOVSSrm : X86::MOVSSmr;
2036 if (X86::RFP32RegClass.hasSubClassEq(RC))
2037 return load ? X86::LD_Fp32m : X86::ST_Fp32m;
2038 llvm_unreachable("Unknown 4-byte regclass");
2039 case 8:
2040 if (X86::GR64RegClass.hasSubClassEq(RC))
2041 return load ? X86::MOV64rm : X86::MOV64mr;
2042 if (X86::FR64RegClass.hasSubClassEq(RC))
2043 return load ? X86::MOVSDrm : X86::MOVSDmr;
2044 if (X86::VR64RegClass.hasSubClassEq(RC))
2045 return load ? X86::MMX_MOVQ64rm : X86::MMX_MOVQ64mr;
2046 if (X86::RFP64RegClass.hasSubClassEq(RC))
2047 return load ? X86::LD_Fp64m : X86::ST_Fp64m;
2048 llvm_unreachable("Unknown 8-byte regclass");
2049 case 10:
2050 assert(X86::RFP80RegClass.hasSubClassEq(RC) && "Unknown 10-byte regclass");
Rafael Espindola21d238f2010-06-12 20:13:29 +00002051 return load ? X86::LD_Fp80m : X86::ST_FpP80m;
Jakob Stoklund Olesen1f9a09c2011-06-01 15:32:10 +00002052 case 16:
2053 assert(X86::VR128RegClass.hasSubClassEq(RC) && "Unknown 16-byte regclass");
Rafael Espindola21d238f2010-06-12 20:13:29 +00002054 // If stack is realigned we can use aligned stores.
2055 if (isStackAligned)
2056 return load ? X86::MOVAPSrm : X86::MOVAPSmr;
2057 else
2058 return load ? X86::MOVUPSrm : X86::MOVUPSmr;
Rafael Espindola21d238f2010-06-12 20:13:29 +00002059 }
2060}
2061
Dan Gohman4af325d2009-04-27 16:41:36 +00002062static unsigned getStoreRegOpcode(unsigned SrcReg,
2063 const TargetRegisterClass *RC,
2064 bool isStackAligned,
2065 TargetMachine &TM) {
Rafael Espindola21d238f2010-06-12 20:13:29 +00002066 return getLoadStoreRegOpcode(SrcReg, RC, isStackAligned, TM, false);
2067}
Owen Andersonf6372aa2008-01-01 21:11:32 +00002068
Rafael Espindola21d238f2010-06-12 20:13:29 +00002069
2070static unsigned getLoadRegOpcode(unsigned DestReg,
2071 const TargetRegisterClass *RC,
2072 bool isStackAligned,
2073 const TargetMachine &TM) {
2074 return getLoadStoreRegOpcode(DestReg, RC, isStackAligned, TM, true);
Owen Andersonf6372aa2008-01-01 21:11:32 +00002075}
2076
2077void X86InstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
2078 MachineBasicBlock::iterator MI,
2079 unsigned SrcReg, bool isKill, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +00002080 const TargetRegisterClass *RC,
2081 const TargetRegisterInfo *TRI) const {
Anton Korobeynikov88bbf692008-07-19 06:30:51 +00002082 const MachineFunction &MF = *MBB.getParent();
Jakob Stoklund Olesen516cd452010-07-27 04:16:58 +00002083 assert(MF.getFrameInfo()->getObjectSize(FrameIdx) >= RC->getSize() &&
2084 "Stack slot too small for store");
Evan Cheng2fa82bc2011-06-23 01:53:43 +00002085 bool isAligned = (TM.getFrameLowering()->getStackAlignment() >= 16) ||
2086 RI.canRealignStack(MF);
Dan Gohman4af325d2009-04-27 16:41:36 +00002087 unsigned Opc = getStoreRegOpcode(SrcReg, RC, isAligned, TM);
Dale Johannesen6ec25f52010-01-26 00:03:12 +00002088 DebugLoc DL = MBB.findDebugLoc(MI);
Bill Wendlingfbef3102009-02-11 21:51:19 +00002089 addFrameReference(BuildMI(MBB, MI, DL, get(Opc)), FrameIdx)
Bill Wendling587daed2009-05-13 21:33:08 +00002090 .addReg(SrcReg, getKillRegState(isKill));
Owen Andersonf6372aa2008-01-01 21:11:32 +00002091}
2092
2093void X86InstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
2094 bool isKill,
2095 SmallVectorImpl<MachineOperand> &Addr,
2096 const TargetRegisterClass *RC,
Dan Gohman91e69c32009-10-09 18:10:05 +00002097 MachineInstr::mmo_iterator MMOBegin,
2098 MachineInstr::mmo_iterator MMOEnd,
Owen Andersonf6372aa2008-01-01 21:11:32 +00002099 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Dan Gohmaned42f1e2010-07-12 18:12:35 +00002100 bool isAligned = MMOBegin != MMOEnd && (*MMOBegin)->getAlignment() >= 16;
Dan Gohman4af325d2009-04-27 16:41:36 +00002101 unsigned Opc = getStoreRegOpcode(SrcReg, RC, isAligned, TM);
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002102 DebugLoc DL;
Dale Johannesen21b55412009-02-12 23:08:38 +00002103 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc));
Owen Andersonf6372aa2008-01-01 21:11:32 +00002104 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002105 MIB.addOperand(Addr[i]);
Bill Wendling587daed2009-05-13 21:33:08 +00002106 MIB.addReg(SrcReg, getKillRegState(isKill));
Dan Gohman91e69c32009-10-09 18:10:05 +00002107 (*MIB).setMemRefs(MMOBegin, MMOEnd);
Owen Andersonf6372aa2008-01-01 21:11:32 +00002108 NewMIs.push_back(MIB);
2109}
2110
Owen Andersonf6372aa2008-01-01 21:11:32 +00002111
2112void X86InstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
Anton Korobeynikov88bbf692008-07-19 06:30:51 +00002113 MachineBasicBlock::iterator MI,
2114 unsigned DestReg, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +00002115 const TargetRegisterClass *RC,
2116 const TargetRegisterInfo *TRI) const {
Anton Korobeynikov88bbf692008-07-19 06:30:51 +00002117 const MachineFunction &MF = *MBB.getParent();
Evan Cheng2fa82bc2011-06-23 01:53:43 +00002118 bool isAligned = (TM.getFrameLowering()->getStackAlignment() >= 16) ||
2119 RI.canRealignStack(MF);
Dan Gohman4af325d2009-04-27 16:41:36 +00002120 unsigned Opc = getLoadRegOpcode(DestReg, RC, isAligned, TM);
Dale Johannesen6ec25f52010-01-26 00:03:12 +00002121 DebugLoc DL = MBB.findDebugLoc(MI);
Bill Wendlingfbef3102009-02-11 21:51:19 +00002122 addFrameReference(BuildMI(MBB, MI, DL, get(Opc), DestReg), FrameIdx);
Owen Andersonf6372aa2008-01-01 21:11:32 +00002123}
2124
2125void X86InstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
Evan Cheng9f1c8312008-07-03 09:09:37 +00002126 SmallVectorImpl<MachineOperand> &Addr,
2127 const TargetRegisterClass *RC,
Dan Gohman91e69c32009-10-09 18:10:05 +00002128 MachineInstr::mmo_iterator MMOBegin,
2129 MachineInstr::mmo_iterator MMOEnd,
Owen Andersonf6372aa2008-01-01 21:11:32 +00002130 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Dan Gohmaned42f1e2010-07-12 18:12:35 +00002131 bool isAligned = MMOBegin != MMOEnd && (*MMOBegin)->getAlignment() >= 16;
Dan Gohman4af325d2009-04-27 16:41:36 +00002132 unsigned Opc = getLoadRegOpcode(DestReg, RC, isAligned, TM);
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002133 DebugLoc DL;
Dale Johannesen21b55412009-02-12 23:08:38 +00002134 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc), DestReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +00002135 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002136 MIB.addOperand(Addr[i]);
Dan Gohman91e69c32009-10-09 18:10:05 +00002137 (*MIB).setMemRefs(MMOBegin, MMOEnd);
Owen Andersonf6372aa2008-01-01 21:11:32 +00002138 NewMIs.push_back(MIB);
2139}
2140
Evan Cheng962021b2010-04-26 07:38:55 +00002141MachineInstr*
2142X86InstrInfo::emitFrameIndexDebugValue(MachineFunction &MF,
Evan Cheng8601a3d2010-04-29 01:13:30 +00002143 int FrameIx, uint64_t Offset,
Evan Cheng962021b2010-04-26 07:38:55 +00002144 const MDNode *MDPtr,
2145 DebugLoc DL) const {
Evan Cheng962021b2010-04-26 07:38:55 +00002146 X86AddressMode AM;
2147 AM.BaseType = X86AddressMode::FrameIndexBase;
2148 AM.Base.FrameIndex = FrameIx;
2149 MachineInstrBuilder MIB = BuildMI(MF, DL, get(X86::DBG_VALUE));
2150 addFullAddress(MIB, AM).addImm(Offset).addMetadata(MDPtr);
2151 return &*MIB;
2152}
2153
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002154static MachineInstr *FuseTwoAddrInst(MachineFunction &MF, unsigned Opcode,
Dan Gohmand68a0762009-01-05 17:59:02 +00002155 const SmallVectorImpl<MachineOperand> &MOs,
Bill Wendling9bc96a52009-02-03 00:55:04 +00002156 MachineInstr *MI,
2157 const TargetInstrInfo &TII) {
Owen Anderson43dbe052008-01-07 01:35:02 +00002158 // Create the base instruction with the memory operand as the first part.
Bill Wendling9bc96a52009-02-03 00:55:04 +00002159 MachineInstr *NewMI = MF.CreateMachineInstr(TII.get(Opcode),
2160 MI->getDebugLoc(), true);
Owen Anderson43dbe052008-01-07 01:35:02 +00002161 MachineInstrBuilder MIB(NewMI);
2162 unsigned NumAddrOps = MOs.size();
2163 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002164 MIB.addOperand(MOs[i]);
Owen Anderson43dbe052008-01-07 01:35:02 +00002165 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindola094fad32009-04-08 21:14:34 +00002166 addOffset(MIB, 0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00002167
Owen Anderson43dbe052008-01-07 01:35:02 +00002168 // Loop over the rest of the ri operands, converting them over.
Chris Lattner749c6f62008-01-07 07:27:27 +00002169 unsigned NumOps = MI->getDesc().getNumOperands()-2;
Owen Anderson43dbe052008-01-07 01:35:02 +00002170 for (unsigned i = 0; i != NumOps; ++i) {
2171 MachineOperand &MO = MI->getOperand(i+2);
Dan Gohman97357612009-02-18 05:45:50 +00002172 MIB.addOperand(MO);
Owen Anderson43dbe052008-01-07 01:35:02 +00002173 }
2174 for (unsigned i = NumOps+2, e = MI->getNumOperands(); i != e; ++i) {
2175 MachineOperand &MO = MI->getOperand(i);
Dan Gohman97357612009-02-18 05:45:50 +00002176 MIB.addOperand(MO);
Owen Anderson43dbe052008-01-07 01:35:02 +00002177 }
2178 return MIB;
2179}
2180
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002181static MachineInstr *FuseInst(MachineFunction &MF,
2182 unsigned Opcode, unsigned OpNo,
Dan Gohmand68a0762009-01-05 17:59:02 +00002183 const SmallVectorImpl<MachineOperand> &MOs,
Owen Anderson43dbe052008-01-07 01:35:02 +00002184 MachineInstr *MI, const TargetInstrInfo &TII) {
Bill Wendling9bc96a52009-02-03 00:55:04 +00002185 MachineInstr *NewMI = MF.CreateMachineInstr(TII.get(Opcode),
2186 MI->getDebugLoc(), true);
Owen Anderson43dbe052008-01-07 01:35:02 +00002187 MachineInstrBuilder MIB(NewMI);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00002188
Owen Anderson43dbe052008-01-07 01:35:02 +00002189 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2190 MachineOperand &MO = MI->getOperand(i);
2191 if (i == OpNo) {
Dan Gohmand735b802008-10-03 15:45:36 +00002192 assert(MO.isReg() && "Expected to fold into reg operand!");
Owen Anderson43dbe052008-01-07 01:35:02 +00002193 unsigned NumAddrOps = MOs.size();
2194 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002195 MIB.addOperand(MOs[i]);
Owen Anderson43dbe052008-01-07 01:35:02 +00002196 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindola094fad32009-04-08 21:14:34 +00002197 addOffset(MIB, 0);
Owen Anderson43dbe052008-01-07 01:35:02 +00002198 } else {
Dan Gohman97357612009-02-18 05:45:50 +00002199 MIB.addOperand(MO);
Owen Anderson43dbe052008-01-07 01:35:02 +00002200 }
2201 }
2202 return MIB;
2203}
2204
2205static MachineInstr *MakeM0Inst(const TargetInstrInfo &TII, unsigned Opcode,
Dan Gohmand68a0762009-01-05 17:59:02 +00002206 const SmallVectorImpl<MachineOperand> &MOs,
Owen Anderson43dbe052008-01-07 01:35:02 +00002207 MachineInstr *MI) {
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002208 MachineFunction &MF = *MI->getParent()->getParent();
Bill Wendlingfbef3102009-02-11 21:51:19 +00002209 MachineInstrBuilder MIB = BuildMI(MF, MI->getDebugLoc(), TII.get(Opcode));
Owen Anderson43dbe052008-01-07 01:35:02 +00002210
2211 unsigned NumAddrOps = MOs.size();
2212 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002213 MIB.addOperand(MOs[i]);
Owen Anderson43dbe052008-01-07 01:35:02 +00002214 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindola094fad32009-04-08 21:14:34 +00002215 addOffset(MIB, 0);
Owen Anderson43dbe052008-01-07 01:35:02 +00002216 return MIB.addImm(0);
2217}
2218
2219MachineInstr*
Dan Gohmanc54baa22008-12-03 18:43:12 +00002220X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2221 MachineInstr *MI, unsigned i,
Evan Chengf9b36f02009-07-15 06:10:07 +00002222 const SmallVectorImpl<MachineOperand> &MOs,
Evan Cheng9cef48e2009-09-11 00:39:26 +00002223 unsigned Size, unsigned Align) const {
Chris Lattner45a1cb22010-10-07 23:08:41 +00002224 const DenseMap<unsigned, std::pair<unsigned,unsigned> > *OpcodeTablePtr = 0;
Owen Anderson43dbe052008-01-07 01:35:02 +00002225 bool isTwoAddrFold = false;
Chris Lattner749c6f62008-01-07 07:27:27 +00002226 unsigned NumOps = MI->getDesc().getNumOperands();
Owen Anderson43dbe052008-01-07 01:35:02 +00002227 bool isTwoAddr = NumOps > 1 &&
Chris Lattner749c6f62008-01-07 07:27:27 +00002228 MI->getDesc().getOperandConstraint(1, TOI::TIED_TO) != -1;
Owen Anderson43dbe052008-01-07 01:35:02 +00002229
Jakob Stoklund Olesen60045c22011-04-30 23:00:05 +00002230 // FIXME: AsmPrinter doesn't know how to handle
2231 // X86II::MO_GOT_ABSOLUTE_ADDRESS after folding.
2232 if (MI->getOpcode() == X86::ADD32ri &&
2233 MI->getOperand(2).getTargetFlags() == X86II::MO_GOT_ABSOLUTE_ADDRESS)
2234 return NULL;
2235
Owen Anderson43dbe052008-01-07 01:35:02 +00002236 MachineInstr *NewMI = NULL;
2237 // Folding a memory location into the two-address part of a two-address
2238 // instruction is different than folding it other places. It requires
2239 // replacing the *two* registers with the memory location.
2240 if (isTwoAddr && NumOps >= 2 && i < 2 &&
Dan Gohmand735b802008-10-03 15:45:36 +00002241 MI->getOperand(0).isReg() &&
2242 MI->getOperand(1).isReg() &&
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00002243 MI->getOperand(0).getReg() == MI->getOperand(1).getReg()) {
Owen Anderson43dbe052008-01-07 01:35:02 +00002244 OpcodeTablePtr = &RegOp2MemOpTable2Addr;
2245 isTwoAddrFold = true;
2246 } else if (i == 0) { // If operand 0
Dan Gohmanf1b4d262010-01-12 04:42:54 +00002247 if (MI->getOpcode() == X86::MOV64r0)
2248 NewMI = MakeM0Inst(*this, X86::MOV64mi32, MOs, MI);
2249 else if (MI->getOpcode() == X86::MOV32r0)
Owen Anderson43dbe052008-01-07 01:35:02 +00002250 NewMI = MakeM0Inst(*this, X86::MOV32mi, MOs, MI);
Dan Gohmanf1b4d262010-01-12 04:42:54 +00002251 else if (MI->getOpcode() == X86::MOV16r0)
2252 NewMI = MakeM0Inst(*this, X86::MOV16mi, MOs, MI);
Owen Anderson43dbe052008-01-07 01:35:02 +00002253 else if (MI->getOpcode() == X86::MOV8r0)
2254 NewMI = MakeM0Inst(*this, X86::MOV8mi, MOs, MI);
Evan Cheng9f1c8312008-07-03 09:09:37 +00002255 if (NewMI)
Owen Anderson43dbe052008-01-07 01:35:02 +00002256 return NewMI;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00002257
Owen Anderson43dbe052008-01-07 01:35:02 +00002258 OpcodeTablePtr = &RegOp2MemOpTable0;
2259 } else if (i == 1) {
2260 OpcodeTablePtr = &RegOp2MemOpTable1;
2261 } else if (i == 2) {
2262 OpcodeTablePtr = &RegOp2MemOpTable2;
2263 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00002264
Owen Anderson43dbe052008-01-07 01:35:02 +00002265 // If table selected...
2266 if (OpcodeTablePtr) {
2267 // Find the Opcode to fuse
Chris Lattner45a1cb22010-10-07 23:08:41 +00002268 DenseMap<unsigned, std::pair<unsigned,unsigned> >::const_iterator I =
2269 OpcodeTablePtr->find(MI->getOpcode());
Owen Anderson43dbe052008-01-07 01:35:02 +00002270 if (I != OpcodeTablePtr->end()) {
Evan Cheng9cef48e2009-09-11 00:39:26 +00002271 unsigned Opcode = I->second.first;
Evan Chengf9b36f02009-07-15 06:10:07 +00002272 unsigned MinAlign = I->second.second;
2273 if (Align < MinAlign)
2274 return NULL;
Evan Cheng879caea2009-09-11 01:01:31 +00002275 bool NarrowToMOV32rm = false;
Evan Cheng9cef48e2009-09-11 00:39:26 +00002276 if (Size) {
Evan Cheng15993f82011-06-27 21:26:13 +00002277 unsigned RCSize = getRegClass(MI->getDesc(), i, &RI)->getSize();
Evan Cheng9cef48e2009-09-11 00:39:26 +00002278 if (Size < RCSize) {
2279 // Check if it's safe to fold the load. If the size of the object is
2280 // narrower than the load width, then it's not.
2281 if (Opcode != X86::MOV64rm || RCSize != 8 || Size != 4)
2282 return NULL;
2283 // If this is a 64-bit load, but the spill slot is 32, then we can do
2284 // a 32-bit load which is implicitly zero-extended. This likely is due
2285 // to liveintervalanalysis remat'ing a load from stack slot.
Evan Cheng879caea2009-09-11 01:01:31 +00002286 if (MI->getOperand(0).getSubReg() || MI->getOperand(1).getSubReg())
2287 return NULL;
Evan Cheng9cef48e2009-09-11 00:39:26 +00002288 Opcode = X86::MOV32rm;
Evan Cheng879caea2009-09-11 01:01:31 +00002289 NarrowToMOV32rm = true;
Evan Cheng9cef48e2009-09-11 00:39:26 +00002290 }
2291 }
2292
Owen Anderson43dbe052008-01-07 01:35:02 +00002293 if (isTwoAddrFold)
Evan Cheng9cef48e2009-09-11 00:39:26 +00002294 NewMI = FuseTwoAddrInst(MF, Opcode, MOs, MI, *this);
Owen Anderson43dbe052008-01-07 01:35:02 +00002295 else
Evan Cheng9cef48e2009-09-11 00:39:26 +00002296 NewMI = FuseInst(MF, Opcode, i, MOs, MI, *this);
Evan Cheng879caea2009-09-11 01:01:31 +00002297
2298 if (NarrowToMOV32rm) {
2299 // If this is the special case where we use a MOV32rm to load a 32-bit
2300 // value and zero-extend the top bits. Change the destination register
2301 // to a 32-bit one.
2302 unsigned DstReg = NewMI->getOperand(0).getReg();
2303 if (TargetRegisterInfo::isPhysicalRegister(DstReg))
2304 NewMI->getOperand(0).setReg(RI.getSubReg(DstReg,
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002305 X86::sub_32bit));
Evan Cheng879caea2009-09-11 01:01:31 +00002306 else
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002307 NewMI->getOperand(0).setSubReg(X86::sub_32bit);
Evan Cheng879caea2009-09-11 01:01:31 +00002308 }
Owen Anderson43dbe052008-01-07 01:35:02 +00002309 return NewMI;
2310 }
2311 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00002312
2313 // No fusion
Jakob Stoklund Olesen9c50e8b2010-07-09 20:43:09 +00002314 if (PrintFailedFusing && !MI->isCopy())
David Greene5b901322010-01-05 01:29:29 +00002315 dbgs() << "We failed to fuse operand " << i << " in " << *MI;
Owen Anderson43dbe052008-01-07 01:35:02 +00002316 return NULL;
2317}
2318
2319
Dan Gohmanc54baa22008-12-03 18:43:12 +00002320MachineInstr* X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2321 MachineInstr *MI,
Evan Chengf9b36f02009-07-15 06:10:07 +00002322 const SmallVectorImpl<unsigned> &Ops,
Dan Gohmanc54baa22008-12-03 18:43:12 +00002323 int FrameIndex) const {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00002324 // Check switch flag
Owen Anderson43dbe052008-01-07 01:35:02 +00002325 if (NoFusing) return NULL;
2326
Evan Chengb1f49812009-12-22 17:47:23 +00002327 if (!MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize))
Evan Cheng400073d2009-12-18 07:40:29 +00002328 switch (MI->getOpcode()) {
2329 case X86::CVTSD2SSrr:
2330 case X86::Int_CVTSD2SSrr:
2331 case X86::CVTSS2SDrr:
2332 case X86::Int_CVTSS2SDrr:
2333 case X86::RCPSSr:
2334 case X86::RCPSSr_Int:
Chris Lattnerb2ef4c12010-09-29 02:57:56 +00002335 case X86::ROUNDSDr:
2336 case X86::ROUNDSSr:
Evan Cheng400073d2009-12-18 07:40:29 +00002337 case X86::RSQRTSSr:
2338 case X86::RSQRTSSr_Int:
2339 case X86::SQRTSSr:
2340 case X86::SQRTSSr_Int:
2341 return 0;
2342 }
2343
Evan Cheng5fd79d02008-02-08 21:20:40 +00002344 const MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng9cef48e2009-09-11 00:39:26 +00002345 unsigned Size = MFI->getObjectSize(FrameIndex);
Evan Cheng5fd79d02008-02-08 21:20:40 +00002346 unsigned Alignment = MFI->getObjectAlignment(FrameIndex);
Owen Anderson43dbe052008-01-07 01:35:02 +00002347 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2348 unsigned NewOpc = 0;
Evan Cheng9cef48e2009-09-11 00:39:26 +00002349 unsigned RCSize = 0;
Owen Anderson43dbe052008-01-07 01:35:02 +00002350 switch (MI->getOpcode()) {
2351 default: return NULL;
Evan Cheng9cef48e2009-09-11 00:39:26 +00002352 case X86::TEST8rr: NewOpc = X86::CMP8ri; RCSize = 1; break;
Dan Gohmane5efbaf2010-05-18 21:42:03 +00002353 case X86::TEST16rr: NewOpc = X86::CMP16ri8; RCSize = 2; break;
2354 case X86::TEST32rr: NewOpc = X86::CMP32ri8; RCSize = 4; break;
2355 case X86::TEST64rr: NewOpc = X86::CMP64ri8; RCSize = 8; break;
Owen Anderson43dbe052008-01-07 01:35:02 +00002356 }
Evan Cheng9cef48e2009-09-11 00:39:26 +00002357 // Check if it's safe to fold the load. If the size of the object is
2358 // narrower than the load width, then it's not.
2359 if (Size < RCSize)
2360 return NULL;
Owen Anderson43dbe052008-01-07 01:35:02 +00002361 // Change to CMPXXri r, 0 first.
Chris Lattner5080f4d2008-01-11 18:10:50 +00002362 MI->setDesc(get(NewOpc));
Owen Anderson43dbe052008-01-07 01:35:02 +00002363 MI->getOperand(1).ChangeToImmediate(0);
2364 } else if (Ops.size() != 1)
2365 return NULL;
2366
2367 SmallVector<MachineOperand,4> MOs;
2368 MOs.push_back(MachineOperand::CreateFI(FrameIndex));
Evan Cheng9cef48e2009-09-11 00:39:26 +00002369 return foldMemoryOperandImpl(MF, MI, Ops[0], MOs, Size, Alignment);
Owen Anderson43dbe052008-01-07 01:35:02 +00002370}
2371
Dan Gohmanc54baa22008-12-03 18:43:12 +00002372MachineInstr* X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2373 MachineInstr *MI,
Evan Chengf9b36f02009-07-15 06:10:07 +00002374 const SmallVectorImpl<unsigned> &Ops,
Dan Gohmanc54baa22008-12-03 18:43:12 +00002375 MachineInstr *LoadMI) const {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00002376 // Check switch flag
Owen Anderson43dbe052008-01-07 01:35:02 +00002377 if (NoFusing) return NULL;
2378
Evan Chengb1f49812009-12-22 17:47:23 +00002379 if (!MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize))
Evan Cheng400073d2009-12-18 07:40:29 +00002380 switch (MI->getOpcode()) {
2381 case X86::CVTSD2SSrr:
2382 case X86::Int_CVTSD2SSrr:
2383 case X86::CVTSS2SDrr:
2384 case X86::Int_CVTSS2SDrr:
2385 case X86::RCPSSr:
2386 case X86::RCPSSr_Int:
Chris Lattnerb2ef4c12010-09-29 02:57:56 +00002387 case X86::ROUNDSDr:
2388 case X86::ROUNDSSr:
Evan Cheng400073d2009-12-18 07:40:29 +00002389 case X86::RSQRTSSr:
2390 case X86::RSQRTSSr_Int:
2391 case X86::SQRTSSr:
2392 case X86::SQRTSSr_Int:
2393 return 0;
2394 }
2395
Dan Gohmancddc11e2008-07-12 00:10:52 +00002396 // Determine the alignment of the load.
Evan Cheng5fd79d02008-02-08 21:20:40 +00002397 unsigned Alignment = 0;
Dan Gohmancddc11e2008-07-12 00:10:52 +00002398 if (LoadMI->hasOneMemOperand())
Dan Gohmanc76909a2009-09-25 20:36:54 +00002399 Alignment = (*LoadMI->memoperands_begin())->getAlignment();
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002400 else
2401 switch (LoadMI->getOpcode()) {
Bruno Cardoso Lopes642eb022010-08-12 20:20:53 +00002402 case X86::AVX_SET0PSY:
2403 case X86::AVX_SET0PDY:
2404 Alignment = 32;
2405 break;
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002406 case X86::V_SET0PS:
2407 case X86::V_SET0PD:
2408 case X86::V_SET0PI:
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002409 case X86::V_SETALLONES:
Bruno Cardoso Lopes642eb022010-08-12 20:20:53 +00002410 case X86::AVX_SET0PS:
2411 case X86::AVX_SET0PD:
2412 case X86::AVX_SET0PI:
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002413 Alignment = 16;
2414 break;
2415 case X86::FsFLD0SD:
Nate Begeman3c497062010-12-09 21:43:51 +00002416 case X86::VFsFLD0SD:
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002417 Alignment = 8;
2418 break;
2419 case X86::FsFLD0SS:
Nate Begeman3c497062010-12-09 21:43:51 +00002420 case X86::VFsFLD0SS:
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002421 Alignment = 4;
2422 break;
2423 default:
Eli Friedmanbe5cbaa2011-06-10 01:13:01 +00002424 return 0;
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002425 }
Owen Anderson43dbe052008-01-07 01:35:02 +00002426 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2427 unsigned NewOpc = 0;
2428 switch (MI->getOpcode()) {
2429 default: return NULL;
2430 case X86::TEST8rr: NewOpc = X86::CMP8ri; break;
Dan Gohmanf8c1ef02010-05-18 21:54:15 +00002431 case X86::TEST16rr: NewOpc = X86::CMP16ri8; break;
2432 case X86::TEST32rr: NewOpc = X86::CMP32ri8; break;
2433 case X86::TEST64rr: NewOpc = X86::CMP64ri8; break;
Owen Anderson43dbe052008-01-07 01:35:02 +00002434 }
2435 // Change to CMPXXri r, 0 first.
Chris Lattner5080f4d2008-01-11 18:10:50 +00002436 MI->setDesc(get(NewOpc));
Owen Anderson43dbe052008-01-07 01:35:02 +00002437 MI->getOperand(1).ChangeToImmediate(0);
2438 } else if (Ops.size() != 1)
2439 return NULL;
2440
Jakob Stoklund Olesend29583b2010-08-11 23:08:22 +00002441 // Make sure the subregisters match.
2442 // Otherwise we risk changing the size of the load.
2443 if (LoadMI->getOperand(0).getSubReg() != MI->getOperand(Ops[0]).getSubReg())
2444 return NULL;
2445
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00002446 SmallVector<MachineOperand,X86::AddrNumOperands> MOs;
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002447 switch (LoadMI->getOpcode()) {
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002448 case X86::V_SET0PS:
2449 case X86::V_SET0PD:
2450 case X86::V_SET0PI:
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002451 case X86::V_SETALLONES:
Bruno Cardoso Lopes642eb022010-08-12 20:20:53 +00002452 case X86::AVX_SET0PS:
2453 case X86::AVX_SET0PD:
2454 case X86::AVX_SET0PI:
2455 case X86::AVX_SET0PSY:
2456 case X86::AVX_SET0PDY:
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002457 case X86::FsFLD0SD:
2458 case X86::FsFLD0SS: {
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002459 // Folding a V_SET0P? or V_SETALLONES as a load, to ease register pressure.
Dan Gohman62c939d2008-12-03 05:21:24 +00002460 // Create a constant-pool entry and operands to load from it.
2461
Dan Gohman81d0c362010-03-09 03:01:40 +00002462 // Medium and large mode can't fold loads this way.
2463 if (TM.getCodeModel() != CodeModel::Small &&
2464 TM.getCodeModel() != CodeModel::Kernel)
2465 return NULL;
2466
Dan Gohman62c939d2008-12-03 05:21:24 +00002467 // x86-32 PIC requires a PIC base register for constant pools.
2468 unsigned PICBase = 0;
Jakob Stoklund Olesen93e55de2009-07-16 21:24:13 +00002469 if (TM.getRelocationModel() == Reloc::PIC_) {
Evan Cheng2b48ab92009-07-16 18:44:05 +00002470 if (TM.getSubtarget<X86Subtarget>().is64Bit())
2471 PICBase = X86::RIP;
Jakob Stoklund Olesen93e55de2009-07-16 21:24:13 +00002472 else
Dan Gohman84023e02010-07-10 09:00:22 +00002473 // FIXME: PICBase = getGlobalBaseReg(&MF);
Evan Cheng2b48ab92009-07-16 18:44:05 +00002474 // This doesn't work for several reasons.
2475 // 1. GlobalBaseReg may have been spilled.
2476 // 2. It may not be live at MI.
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002477 return NULL;
Jakob Stoklund Olesen93e55de2009-07-16 21:24:13 +00002478 }
Dan Gohman62c939d2008-12-03 05:21:24 +00002479
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002480 // Create a constant-pool entry.
Dan Gohman62c939d2008-12-03 05:21:24 +00002481 MachineConstantPool &MCP = *MF.getConstantPool();
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002482 const Type *Ty;
Bruno Cardoso Lopes642eb022010-08-12 20:20:53 +00002483 unsigned Opc = LoadMI->getOpcode();
Nate Begeman3c497062010-12-09 21:43:51 +00002484 if (Opc == X86::FsFLD0SS || Opc == X86::VFsFLD0SS)
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002485 Ty = Type::getFloatTy(MF.getFunction()->getContext());
Nate Begeman3c497062010-12-09 21:43:51 +00002486 else if (Opc == X86::FsFLD0SD || Opc == X86::VFsFLD0SD)
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002487 Ty = Type::getDoubleTy(MF.getFunction()->getContext());
Bruno Cardoso Lopes642eb022010-08-12 20:20:53 +00002488 else if (Opc == X86::AVX_SET0PSY || Opc == X86::AVX_SET0PDY)
2489 Ty = VectorType::get(Type::getFloatTy(MF.getFunction()->getContext()), 8);
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002490 else
2491 Ty = VectorType::get(Type::getInt32Ty(MF.getFunction()->getContext()), 4);
Dan Gohman46510a72010-04-15 01:51:59 +00002492 const Constant *C = LoadMI->getOpcode() == X86::V_SETALLONES ?
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002493 Constant::getAllOnesValue(Ty) :
2494 Constant::getNullValue(Ty);
2495 unsigned CPI = MCP.getConstantPoolIndex(C, Alignment);
Dan Gohman62c939d2008-12-03 05:21:24 +00002496
2497 // Create operands to load from the constant pool entry.
2498 MOs.push_back(MachineOperand::CreateReg(PICBase, false));
2499 MOs.push_back(MachineOperand::CreateImm(1));
2500 MOs.push_back(MachineOperand::CreateReg(0, false));
2501 MOs.push_back(MachineOperand::CreateCPI(CPI, 0));
Rafael Espindola094fad32009-04-08 21:14:34 +00002502 MOs.push_back(MachineOperand::CreateReg(0, false));
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002503 break;
2504 }
2505 default: {
Dan Gohman62c939d2008-12-03 05:21:24 +00002506 // Folding a normal load. Just copy the load's address operands.
2507 unsigned NumOps = LoadMI->getDesc().getNumOperands();
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00002508 for (unsigned i = NumOps - X86::AddrNumOperands; i != NumOps; ++i)
Dan Gohman62c939d2008-12-03 05:21:24 +00002509 MOs.push_back(LoadMI->getOperand(i));
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002510 break;
2511 }
Dan Gohman62c939d2008-12-03 05:21:24 +00002512 }
Evan Cheng9cef48e2009-09-11 00:39:26 +00002513 return foldMemoryOperandImpl(MF, MI, Ops[0], MOs, 0, Alignment);
Owen Anderson43dbe052008-01-07 01:35:02 +00002514}
2515
2516
Dan Gohman8e8b8a22008-10-16 01:49:15 +00002517bool X86InstrInfo::canFoldMemoryOperand(const MachineInstr *MI,
2518 const SmallVectorImpl<unsigned> &Ops) const {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00002519 // Check switch flag
Owen Anderson43dbe052008-01-07 01:35:02 +00002520 if (NoFusing) return 0;
2521
2522 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2523 switch (MI->getOpcode()) {
2524 default: return false;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00002525 case X86::TEST8rr:
Owen Anderson43dbe052008-01-07 01:35:02 +00002526 case X86::TEST16rr:
2527 case X86::TEST32rr:
2528 case X86::TEST64rr:
2529 return true;
Jakob Stoklund Olesen60045c22011-04-30 23:00:05 +00002530 case X86::ADD32ri:
2531 // FIXME: AsmPrinter doesn't know how to handle
2532 // X86II::MO_GOT_ABSOLUTE_ADDRESS after folding.
2533 if (MI->getOperand(2).getTargetFlags() == X86II::MO_GOT_ABSOLUTE_ADDRESS)
2534 return false;
2535 break;
Owen Anderson43dbe052008-01-07 01:35:02 +00002536 }
2537 }
2538
2539 if (Ops.size() != 1)
2540 return false;
2541
2542 unsigned OpNum = Ops[0];
2543 unsigned Opc = MI->getOpcode();
Chris Lattner749c6f62008-01-07 07:27:27 +00002544 unsigned NumOps = MI->getDesc().getNumOperands();
Owen Anderson43dbe052008-01-07 01:35:02 +00002545 bool isTwoAddr = NumOps > 1 &&
Chris Lattner749c6f62008-01-07 07:27:27 +00002546 MI->getDesc().getOperandConstraint(1, TOI::TIED_TO) != -1;
Owen Anderson43dbe052008-01-07 01:35:02 +00002547
2548 // Folding a memory location into the two-address part of a two-address
2549 // instruction is different than folding it other places. It requires
2550 // replacing the *two* registers with the memory location.
Chris Lattner45a1cb22010-10-07 23:08:41 +00002551 const DenseMap<unsigned, std::pair<unsigned,unsigned> > *OpcodeTablePtr = 0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00002552 if (isTwoAddr && NumOps >= 2 && OpNum < 2) {
Owen Anderson43dbe052008-01-07 01:35:02 +00002553 OpcodeTablePtr = &RegOp2MemOpTable2Addr;
2554 } else if (OpNum == 0) { // If operand 0
2555 switch (Opc) {
Chris Lattner9ac75422009-07-14 20:19:57 +00002556 case X86::MOV8r0:
Dan Gohmanf1b4d262010-01-12 04:42:54 +00002557 case X86::MOV16r0:
Owen Anderson43dbe052008-01-07 01:35:02 +00002558 case X86::MOV32r0:
Chris Lattner45a1cb22010-10-07 23:08:41 +00002559 case X86::MOV64r0: return true;
Owen Anderson43dbe052008-01-07 01:35:02 +00002560 default: break;
2561 }
2562 OpcodeTablePtr = &RegOp2MemOpTable0;
2563 } else if (OpNum == 1) {
2564 OpcodeTablePtr = &RegOp2MemOpTable1;
2565 } else if (OpNum == 2) {
2566 OpcodeTablePtr = &RegOp2MemOpTable2;
2567 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00002568
Chris Lattner99ae6652010-10-08 03:54:52 +00002569 if (OpcodeTablePtr && OpcodeTablePtr->count(Opc))
2570 return true;
Jakob Stoklund Olesen1f323402010-07-09 20:43:13 +00002571 return TargetInstrInfoImpl::canFoldMemoryOperand(MI, Ops);
Owen Anderson43dbe052008-01-07 01:35:02 +00002572}
2573
2574bool X86InstrInfo::unfoldMemoryOperand(MachineFunction &MF, MachineInstr *MI,
2575 unsigned Reg, bool UnfoldLoad, bool UnfoldStore,
Bill Wendlingfbef3102009-02-11 21:51:19 +00002576 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Chris Lattner45a1cb22010-10-07 23:08:41 +00002577 DenseMap<unsigned, std::pair<unsigned,unsigned> >::const_iterator I =
2578 MemOp2RegOpTable.find(MI->getOpcode());
Owen Anderson43dbe052008-01-07 01:35:02 +00002579 if (I == MemOp2RegOpTable.end())
2580 return false;
2581 unsigned Opc = I->second.first;
2582 unsigned Index = I->second.second & 0xf;
2583 bool FoldedLoad = I->second.second & (1 << 4);
2584 bool FoldedStore = I->second.second & (1 << 5);
2585 if (UnfoldLoad && !FoldedLoad)
2586 return false;
2587 UnfoldLoad &= FoldedLoad;
2588 if (UnfoldStore && !FoldedStore)
2589 return false;
2590 UnfoldStore &= FoldedStore;
2591
Chris Lattner749c6f62008-01-07 07:27:27 +00002592 const TargetInstrDesc &TID = get(Opc);
Evan Cheng15993f82011-06-27 21:26:13 +00002593 const TargetRegisterClass *RC = getRegClass(TID, Index, &RI);
Evan Cheng98ec91e2010-07-02 20:36:18 +00002594 if (!MI->hasOneMemOperand() &&
2595 RC == &X86::VR128RegClass &&
2596 !TM.getSubtarget<X86Subtarget>().isUnalignedMemAccessFast())
2597 // Without memoperands, loadRegFromAddr and storeRegToStackSlot will
2598 // conservatively assume the address is unaligned. That's bad for
2599 // performance.
2600 return false;
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00002601 SmallVector<MachineOperand, X86::AddrNumOperands> AddrOps;
Owen Anderson43dbe052008-01-07 01:35:02 +00002602 SmallVector<MachineOperand,2> BeforeOps;
2603 SmallVector<MachineOperand,2> AfterOps;
2604 SmallVector<MachineOperand,4> ImpOps;
2605 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2606 MachineOperand &Op = MI->getOperand(i);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00002607 if (i >= Index && i < Index + X86::AddrNumOperands)
Owen Anderson43dbe052008-01-07 01:35:02 +00002608 AddrOps.push_back(Op);
Dan Gohmand735b802008-10-03 15:45:36 +00002609 else if (Op.isReg() && Op.isImplicit())
Owen Anderson43dbe052008-01-07 01:35:02 +00002610 ImpOps.push_back(Op);
2611 else if (i < Index)
2612 BeforeOps.push_back(Op);
2613 else if (i > Index)
2614 AfterOps.push_back(Op);
2615 }
2616
2617 // Emit the load instruction.
2618 if (UnfoldLoad) {
Dan Gohman91e69c32009-10-09 18:10:05 +00002619 std::pair<MachineInstr::mmo_iterator,
2620 MachineInstr::mmo_iterator> MMOs =
2621 MF.extractLoadMemRefs(MI->memoperands_begin(),
2622 MI->memoperands_end());
2623 loadRegFromAddr(MF, Reg, AddrOps, RC, MMOs.first, MMOs.second, NewMIs);
Owen Anderson43dbe052008-01-07 01:35:02 +00002624 if (UnfoldStore) {
2625 // Address operands cannot be marked isKill.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00002626 for (unsigned i = 1; i != 1 + X86::AddrNumOperands; ++i) {
Owen Anderson43dbe052008-01-07 01:35:02 +00002627 MachineOperand &MO = NewMIs[0]->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00002628 if (MO.isReg())
Owen Anderson43dbe052008-01-07 01:35:02 +00002629 MO.setIsKill(false);
2630 }
2631 }
2632 }
2633
2634 // Emit the data processing instruction.
Bill Wendling9bc96a52009-02-03 00:55:04 +00002635 MachineInstr *DataMI = MF.CreateMachineInstr(TID, MI->getDebugLoc(), true);
Owen Anderson43dbe052008-01-07 01:35:02 +00002636 MachineInstrBuilder MIB(DataMI);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00002637
Owen Anderson43dbe052008-01-07 01:35:02 +00002638 if (FoldedStore)
Bill Wendling587daed2009-05-13 21:33:08 +00002639 MIB.addReg(Reg, RegState::Define);
Owen Anderson43dbe052008-01-07 01:35:02 +00002640 for (unsigned i = 0, e = BeforeOps.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002641 MIB.addOperand(BeforeOps[i]);
Owen Anderson43dbe052008-01-07 01:35:02 +00002642 if (FoldedLoad)
2643 MIB.addReg(Reg);
2644 for (unsigned i = 0, e = AfterOps.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002645 MIB.addOperand(AfterOps[i]);
Owen Anderson43dbe052008-01-07 01:35:02 +00002646 for (unsigned i = 0, e = ImpOps.size(); i != e; ++i) {
2647 MachineOperand &MO = ImpOps[i];
Bill Wendling587daed2009-05-13 21:33:08 +00002648 MIB.addReg(MO.getReg(),
2649 getDefRegState(MO.isDef()) |
2650 RegState::Implicit |
2651 getKillRegState(MO.isKill()) |
Evan Cheng4784f1f2009-06-30 08:49:04 +00002652 getDeadRegState(MO.isDead()) |
2653 getUndefRegState(MO.isUndef()));
Owen Anderson43dbe052008-01-07 01:35:02 +00002654 }
2655 // Change CMP32ri r, 0 back to TEST32rr r, r, etc.
2656 unsigned NewOpc = 0;
2657 switch (DataMI->getOpcode()) {
2658 default: break;
2659 case X86::CMP64ri32:
Dan Gohmanf8c1ef02010-05-18 21:54:15 +00002660 case X86::CMP64ri8:
Owen Anderson43dbe052008-01-07 01:35:02 +00002661 case X86::CMP32ri:
Dan Gohmanf8c1ef02010-05-18 21:54:15 +00002662 case X86::CMP32ri8:
Owen Anderson43dbe052008-01-07 01:35:02 +00002663 case X86::CMP16ri:
Dan Gohmanf8c1ef02010-05-18 21:54:15 +00002664 case X86::CMP16ri8:
Owen Anderson43dbe052008-01-07 01:35:02 +00002665 case X86::CMP8ri: {
2666 MachineOperand &MO0 = DataMI->getOperand(0);
2667 MachineOperand &MO1 = DataMI->getOperand(1);
2668 if (MO1.getImm() == 0) {
2669 switch (DataMI->getOpcode()) {
2670 default: break;
Dan Gohmanf8c1ef02010-05-18 21:54:15 +00002671 case X86::CMP64ri8:
Owen Anderson43dbe052008-01-07 01:35:02 +00002672 case X86::CMP64ri32: NewOpc = X86::TEST64rr; break;
Dan Gohmanf8c1ef02010-05-18 21:54:15 +00002673 case X86::CMP32ri8:
Owen Anderson43dbe052008-01-07 01:35:02 +00002674 case X86::CMP32ri: NewOpc = X86::TEST32rr; break;
Dan Gohmanf8c1ef02010-05-18 21:54:15 +00002675 case X86::CMP16ri8:
Owen Anderson43dbe052008-01-07 01:35:02 +00002676 case X86::CMP16ri: NewOpc = X86::TEST16rr; break;
2677 case X86::CMP8ri: NewOpc = X86::TEST8rr; break;
2678 }
Chris Lattner5080f4d2008-01-11 18:10:50 +00002679 DataMI->setDesc(get(NewOpc));
Owen Anderson43dbe052008-01-07 01:35:02 +00002680 MO1.ChangeToRegister(MO0.getReg(), false);
2681 }
2682 }
2683 }
2684 NewMIs.push_back(DataMI);
2685
2686 // Emit the store instruction.
2687 if (UnfoldStore) {
Evan Cheng15993f82011-06-27 21:26:13 +00002688 const TargetRegisterClass *DstRC = getRegClass(TID, 0, &RI);
Dan Gohman91e69c32009-10-09 18:10:05 +00002689 std::pair<MachineInstr::mmo_iterator,
2690 MachineInstr::mmo_iterator> MMOs =
2691 MF.extractStoreMemRefs(MI->memoperands_begin(),
2692 MI->memoperands_end());
2693 storeRegToAddr(MF, Reg, true, AddrOps, DstRC, MMOs.first, MMOs.second, NewMIs);
Owen Anderson43dbe052008-01-07 01:35:02 +00002694 }
2695
2696 return true;
2697}
2698
2699bool
2700X86InstrInfo::unfoldMemoryOperand(SelectionDAG &DAG, SDNode *N,
Bill Wendlingfbef3102009-02-11 21:51:19 +00002701 SmallVectorImpl<SDNode*> &NewNodes) const {
Dan Gohmane8be6c62008-07-17 19:10:17 +00002702 if (!N->isMachineOpcode())
Owen Anderson43dbe052008-01-07 01:35:02 +00002703 return false;
2704
Chris Lattner45a1cb22010-10-07 23:08:41 +00002705 DenseMap<unsigned, std::pair<unsigned,unsigned> >::const_iterator I =
2706 MemOp2RegOpTable.find(N->getMachineOpcode());
Owen Anderson43dbe052008-01-07 01:35:02 +00002707 if (I == MemOp2RegOpTable.end())
2708 return false;
2709 unsigned Opc = I->second.first;
2710 unsigned Index = I->second.second & 0xf;
2711 bool FoldedLoad = I->second.second & (1 << 4);
2712 bool FoldedStore = I->second.second & (1 << 5);
Chris Lattner749c6f62008-01-07 07:27:27 +00002713 const TargetInstrDesc &TID = get(Opc);
Evan Cheng15993f82011-06-27 21:26:13 +00002714 const TargetRegisterClass *RC = getRegClass(TID, Index, &RI);
Dan Gohmanb37a8202009-03-04 19:23:38 +00002715 unsigned NumDefs = TID.NumDefs;
Dan Gohman475871a2008-07-27 21:46:04 +00002716 std::vector<SDValue> AddrOps;
2717 std::vector<SDValue> BeforeOps;
2718 std::vector<SDValue> AfterOps;
Dale Johannesened2eee62009-02-06 01:31:28 +00002719 DebugLoc dl = N->getDebugLoc();
Owen Anderson43dbe052008-01-07 01:35:02 +00002720 unsigned NumOps = N->getNumOperands();
Dan Gohmanc76909a2009-09-25 20:36:54 +00002721 for (unsigned i = 0; i != NumOps-1; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002722 SDValue Op = N->getOperand(i);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00002723 if (i >= Index-NumDefs && i < Index-NumDefs + X86::AddrNumOperands)
Owen Anderson43dbe052008-01-07 01:35:02 +00002724 AddrOps.push_back(Op);
Dan Gohmanb37a8202009-03-04 19:23:38 +00002725 else if (i < Index-NumDefs)
Owen Anderson43dbe052008-01-07 01:35:02 +00002726 BeforeOps.push_back(Op);
Dan Gohmanb37a8202009-03-04 19:23:38 +00002727 else if (i > Index-NumDefs)
Owen Anderson43dbe052008-01-07 01:35:02 +00002728 AfterOps.push_back(Op);
2729 }
Dan Gohman475871a2008-07-27 21:46:04 +00002730 SDValue Chain = N->getOperand(NumOps-1);
Owen Anderson43dbe052008-01-07 01:35:02 +00002731 AddrOps.push_back(Chain);
2732
2733 // Emit the load instruction.
2734 SDNode *Load = 0;
Dan Gohman91e69c32009-10-09 18:10:05 +00002735 MachineFunction &MF = DAG.getMachineFunction();
Owen Anderson43dbe052008-01-07 01:35:02 +00002736 if (FoldedLoad) {
Owen Andersone50ed302009-08-10 22:56:29 +00002737 EVT VT = *RC->vt_begin();
Evan Cheng600c0432009-11-16 21:56:03 +00002738 std::pair<MachineInstr::mmo_iterator,
2739 MachineInstr::mmo_iterator> MMOs =
2740 MF.extractLoadMemRefs(cast<MachineSDNode>(N)->memoperands_begin(),
2741 cast<MachineSDNode>(N)->memoperands_end());
Evan Cheng98ec91e2010-07-02 20:36:18 +00002742 if (!(*MMOs.first) &&
2743 RC == &X86::VR128RegClass &&
2744 !TM.getSubtarget<X86Subtarget>().isUnalignedMemAccessFast())
2745 // Do not introduce a slow unaligned load.
2746 return false;
2747 bool isAligned = (*MMOs.first) && (*MMOs.first)->getAlignment() >= 16;
Dan Gohman602b0c82009-09-25 18:54:59 +00002748 Load = DAG.getMachineNode(getLoadRegOpcode(0, RC, isAligned, TM), dl,
2749 VT, MVT::Other, &AddrOps[0], AddrOps.size());
Owen Anderson43dbe052008-01-07 01:35:02 +00002750 NewNodes.push_back(Load);
Dan Gohman91e69c32009-10-09 18:10:05 +00002751
2752 // Preserve memory reference information.
Dan Gohman91e69c32009-10-09 18:10:05 +00002753 cast<MachineSDNode>(Load)->setMemRefs(MMOs.first, MMOs.second);
Owen Anderson43dbe052008-01-07 01:35:02 +00002754 }
2755
2756 // Emit the data processing instruction.
Owen Andersone50ed302009-08-10 22:56:29 +00002757 std::vector<EVT> VTs;
Owen Anderson43dbe052008-01-07 01:35:02 +00002758 const TargetRegisterClass *DstRC = 0;
Chris Lattner349c4952008-01-07 03:13:06 +00002759 if (TID.getNumDefs() > 0) {
Evan Cheng15993f82011-06-27 21:26:13 +00002760 DstRC = getRegClass(TID, 0, &RI);
Owen Anderson43dbe052008-01-07 01:35:02 +00002761 VTs.push_back(*DstRC->vt_begin());
2762 }
2763 for (unsigned i = 0, e = N->getNumValues(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00002764 EVT VT = N->getValueType(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00002765 if (VT != MVT::Other && i >= (unsigned)TID.getNumDefs())
Owen Anderson43dbe052008-01-07 01:35:02 +00002766 VTs.push_back(VT);
2767 }
2768 if (Load)
Dan Gohman475871a2008-07-27 21:46:04 +00002769 BeforeOps.push_back(SDValue(Load, 0));
Owen Anderson43dbe052008-01-07 01:35:02 +00002770 std::copy(AfterOps.begin(), AfterOps.end(), std::back_inserter(BeforeOps));
Dan Gohman602b0c82009-09-25 18:54:59 +00002771 SDNode *NewNode= DAG.getMachineNode(Opc, dl, VTs, &BeforeOps[0],
2772 BeforeOps.size());
Owen Anderson43dbe052008-01-07 01:35:02 +00002773 NewNodes.push_back(NewNode);
2774
2775 // Emit the store instruction.
2776 if (FoldedStore) {
2777 AddrOps.pop_back();
Dan Gohman475871a2008-07-27 21:46:04 +00002778 AddrOps.push_back(SDValue(NewNode, 0));
Owen Anderson43dbe052008-01-07 01:35:02 +00002779 AddrOps.push_back(Chain);
Evan Cheng600c0432009-11-16 21:56:03 +00002780 std::pair<MachineInstr::mmo_iterator,
2781 MachineInstr::mmo_iterator> MMOs =
2782 MF.extractStoreMemRefs(cast<MachineSDNode>(N)->memoperands_begin(),
2783 cast<MachineSDNode>(N)->memoperands_end());
Evan Cheng98ec91e2010-07-02 20:36:18 +00002784 if (!(*MMOs.first) &&
2785 RC == &X86::VR128RegClass &&
2786 !TM.getSubtarget<X86Subtarget>().isUnalignedMemAccessFast())
2787 // Do not introduce a slow unaligned store.
2788 return false;
2789 bool isAligned = (*MMOs.first) && (*MMOs.first)->getAlignment() >= 16;
Dan Gohman602b0c82009-09-25 18:54:59 +00002790 SDNode *Store = DAG.getMachineNode(getStoreRegOpcode(0, DstRC,
2791 isAligned, TM),
2792 dl, MVT::Other,
2793 &AddrOps[0], AddrOps.size());
Owen Anderson43dbe052008-01-07 01:35:02 +00002794 NewNodes.push_back(Store);
Dan Gohman91e69c32009-10-09 18:10:05 +00002795
2796 // Preserve memory reference information.
Dan Gohman91e69c32009-10-09 18:10:05 +00002797 cast<MachineSDNode>(Load)->setMemRefs(MMOs.first, MMOs.second);
Owen Anderson43dbe052008-01-07 01:35:02 +00002798 }
2799
2800 return true;
2801}
2802
2803unsigned X86InstrInfo::getOpcodeAfterMemoryUnfold(unsigned Opc,
Dan Gohman0115e162009-10-30 22:18:41 +00002804 bool UnfoldLoad, bool UnfoldStore,
2805 unsigned *LoadRegIndex) const {
Chris Lattner45a1cb22010-10-07 23:08:41 +00002806 DenseMap<unsigned, std::pair<unsigned,unsigned> >::const_iterator I =
2807 MemOp2RegOpTable.find(Opc);
Owen Anderson43dbe052008-01-07 01:35:02 +00002808 if (I == MemOp2RegOpTable.end())
2809 return 0;
2810 bool FoldedLoad = I->second.second & (1 << 4);
2811 bool FoldedStore = I->second.second & (1 << 5);
2812 if (UnfoldLoad && !FoldedLoad)
2813 return 0;
2814 if (UnfoldStore && !FoldedStore)
2815 return 0;
Dan Gohman0115e162009-10-30 22:18:41 +00002816 if (LoadRegIndex)
2817 *LoadRegIndex = I->second.second & 0xf;
Owen Anderson43dbe052008-01-07 01:35:02 +00002818 return I->second.first;
2819}
2820
Evan Cheng96dc1152010-01-22 03:34:51 +00002821bool
2822X86InstrInfo::areLoadsFromSameBasePtr(SDNode *Load1, SDNode *Load2,
2823 int64_t &Offset1, int64_t &Offset2) const {
2824 if (!Load1->isMachineOpcode() || !Load2->isMachineOpcode())
2825 return false;
2826 unsigned Opc1 = Load1->getMachineOpcode();
2827 unsigned Opc2 = Load2->getMachineOpcode();
2828 switch (Opc1) {
2829 default: return false;
2830 case X86::MOV8rm:
2831 case X86::MOV16rm:
2832 case X86::MOV32rm:
2833 case X86::MOV64rm:
2834 case X86::LD_Fp32m:
2835 case X86::LD_Fp64m:
2836 case X86::LD_Fp80m:
2837 case X86::MOVSSrm:
2838 case X86::MOVSDrm:
2839 case X86::MMX_MOVD64rm:
2840 case X86::MMX_MOVQ64rm:
2841 case X86::FsMOVAPSrm:
2842 case X86::FsMOVAPDrm:
2843 case X86::MOVAPSrm:
2844 case X86::MOVUPSrm:
Evan Cheng96dc1152010-01-22 03:34:51 +00002845 case X86::MOVAPDrm:
2846 case X86::MOVDQArm:
2847 case X86::MOVDQUrm:
Evan Cheng96dc1152010-01-22 03:34:51 +00002848 break;
2849 }
2850 switch (Opc2) {
2851 default: return false;
2852 case X86::MOV8rm:
2853 case X86::MOV16rm:
2854 case X86::MOV32rm:
2855 case X86::MOV64rm:
2856 case X86::LD_Fp32m:
2857 case X86::LD_Fp64m:
2858 case X86::LD_Fp80m:
2859 case X86::MOVSSrm:
2860 case X86::MOVSDrm:
2861 case X86::MMX_MOVD64rm:
2862 case X86::MMX_MOVQ64rm:
2863 case X86::FsMOVAPSrm:
2864 case X86::FsMOVAPDrm:
2865 case X86::MOVAPSrm:
2866 case X86::MOVUPSrm:
Evan Cheng96dc1152010-01-22 03:34:51 +00002867 case X86::MOVAPDrm:
2868 case X86::MOVDQArm:
2869 case X86::MOVDQUrm:
Evan Cheng96dc1152010-01-22 03:34:51 +00002870 break;
2871 }
2872
2873 // Check if chain operands and base addresses match.
2874 if (Load1->getOperand(0) != Load2->getOperand(0) ||
2875 Load1->getOperand(5) != Load2->getOperand(5))
2876 return false;
2877 // Segment operands should match as well.
2878 if (Load1->getOperand(4) != Load2->getOperand(4))
2879 return false;
2880 // Scale should be 1, Index should be Reg0.
2881 if (Load1->getOperand(1) == Load2->getOperand(1) &&
2882 Load1->getOperand(2) == Load2->getOperand(2)) {
2883 if (cast<ConstantSDNode>(Load1->getOperand(1))->getZExtValue() != 1)
2884 return false;
Evan Cheng96dc1152010-01-22 03:34:51 +00002885
2886 // Now let's examine the displacements.
2887 if (isa<ConstantSDNode>(Load1->getOperand(3)) &&
2888 isa<ConstantSDNode>(Load2->getOperand(3))) {
2889 Offset1 = cast<ConstantSDNode>(Load1->getOperand(3))->getSExtValue();
2890 Offset2 = cast<ConstantSDNode>(Load2->getOperand(3))->getSExtValue();
2891 return true;
2892 }
2893 }
2894 return false;
2895}
2896
2897bool X86InstrInfo::shouldScheduleLoadsNear(SDNode *Load1, SDNode *Load2,
2898 int64_t Offset1, int64_t Offset2,
2899 unsigned NumLoads) const {
2900 assert(Offset2 > Offset1);
2901 if ((Offset2 - Offset1) / 8 > 64)
2902 return false;
2903
2904 unsigned Opc1 = Load1->getMachineOpcode();
2905 unsigned Opc2 = Load2->getMachineOpcode();
2906 if (Opc1 != Opc2)
2907 return false; // FIXME: overly conservative?
2908
2909 switch (Opc1) {
2910 default: break;
2911 case X86::LD_Fp32m:
2912 case X86::LD_Fp64m:
2913 case X86::LD_Fp80m:
2914 case X86::MMX_MOVD64rm:
2915 case X86::MMX_MOVQ64rm:
2916 return false;
2917 }
2918
2919 EVT VT = Load1->getValueType(0);
2920 switch (VT.getSimpleVT().SimpleTy) {
Bill Wendling19d85972010-06-22 22:16:17 +00002921 default:
Evan Cheng96dc1152010-01-22 03:34:51 +00002922 // XMM registers. In 64-bit mode we can be a bit more aggressive since we
2923 // have 16 of them to play with.
2924 if (TM.getSubtargetImpl()->is64Bit()) {
2925 if (NumLoads >= 3)
2926 return false;
Bill Wendling19d85972010-06-22 22:16:17 +00002927 } else if (NumLoads) {
Evan Cheng96dc1152010-01-22 03:34:51 +00002928 return false;
Bill Wendling19d85972010-06-22 22:16:17 +00002929 }
Evan Cheng96dc1152010-01-22 03:34:51 +00002930 break;
Evan Cheng96dc1152010-01-22 03:34:51 +00002931 case MVT::i8:
2932 case MVT::i16:
2933 case MVT::i32:
2934 case MVT::i64:
Evan Chengafc36732010-01-22 23:49:11 +00002935 case MVT::f32:
2936 case MVT::f64:
Evan Cheng96dc1152010-01-22 03:34:51 +00002937 if (NumLoads)
2938 return false;
Bill Wendling19d85972010-06-22 22:16:17 +00002939 break;
Evan Cheng96dc1152010-01-22 03:34:51 +00002940 }
2941
2942 return true;
2943}
2944
2945
Chris Lattner7fbe9722006-10-20 17:42:20 +00002946bool X86InstrInfo::
Owen Anderson44eb65c2008-08-14 22:49:33 +00002947ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Chris Lattner9cd68752006-10-21 05:52:40 +00002948 assert(Cond.size() == 1 && "Invalid X86 branch condition!");
Evan Cheng97af60b2008-08-29 23:21:31 +00002949 X86::CondCode CC = static_cast<X86::CondCode>(Cond[0].getImm());
Dan Gohman279c22e2008-10-21 03:29:32 +00002950 if (CC == X86::COND_NE_OR_P || CC == X86::COND_NP_OR_E)
2951 return true;
Evan Cheng97af60b2008-08-29 23:21:31 +00002952 Cond[0].setImm(GetOppositeBranchCondition(CC));
Chris Lattner9cd68752006-10-21 05:52:40 +00002953 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002954}
2955
Evan Cheng23066282008-10-27 07:14:50 +00002956bool X86InstrInfo::
Evan Cheng4350eb82009-02-06 17:17:30 +00002957isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const {
2958 // FIXME: Return false for x87 stack register classes for now. We can't
Evan Cheng23066282008-10-27 07:14:50 +00002959 // allow any loads of these registers before FpGet_ST0_80.
Evan Cheng4350eb82009-02-06 17:17:30 +00002960 return !(RC == &X86::CCRRegClass || RC == &X86::RFP32RegClass ||
2961 RC == &X86::RFP64RegClass || RC == &X86::RFP80RegClass);
Evan Cheng23066282008-10-27 07:14:50 +00002962}
2963
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002964
Chris Lattner39a612e2010-02-05 22:10:22 +00002965/// isX86_64ExtendedReg - Is the MachineOperand a x86-64 extended (r8 or higher)
2966/// register? e.g. r8, xmm8, xmm13, etc.
2967bool X86InstrInfo::isX86_64ExtendedReg(unsigned RegNo) {
2968 switch (RegNo) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002969 default: break;
2970 case X86::R8: case X86::R9: case X86::R10: case X86::R11:
2971 case X86::R12: case X86::R13: case X86::R14: case X86::R15:
2972 case X86::R8D: case X86::R9D: case X86::R10D: case X86::R11D:
2973 case X86::R12D: case X86::R13D: case X86::R14D: case X86::R15D:
2974 case X86::R8W: case X86::R9W: case X86::R10W: case X86::R11W:
2975 case X86::R12W: case X86::R13W: case X86::R14W: case X86::R15W:
2976 case X86::R8B: case X86::R9B: case X86::R10B: case X86::R11B:
2977 case X86::R12B: case X86::R13B: case X86::R14B: case X86::R15B:
2978 case X86::XMM8: case X86::XMM9: case X86::XMM10: case X86::XMM11:
2979 case X86::XMM12: case X86::XMM13: case X86::XMM14: case X86::XMM15:
Bruno Cardoso Lopese86b01c2010-07-09 18:27:43 +00002980 case X86::YMM8: case X86::YMM9: case X86::YMM10: case X86::YMM11:
2981 case X86::YMM12: case X86::YMM13: case X86::YMM14: case X86::YMM15:
Chris Lattnerbc57c6d2010-09-22 05:29:50 +00002982 case X86::CR8: case X86::CR9: case X86::CR10: case X86::CR11:
2983 case X86::CR12: case X86::CR13: case X86::CR14: case X86::CR15:
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002984 return true;
2985 }
2986 return false;
2987}
2988
Dan Gohman57c3dac2008-09-30 00:58:23 +00002989/// getGlobalBaseReg - Return a virtual register initialized with the
2990/// the global base register value. Output instructions required to
2991/// initialize the register in the function entry block, if necessary.
Dan Gohman8b746962008-09-23 18:22:58 +00002992///
Dan Gohman84023e02010-07-10 09:00:22 +00002993/// TODO: Eliminate this and move the code to X86MachineFunctionInfo.
2994///
Dan Gohman57c3dac2008-09-30 00:58:23 +00002995unsigned X86InstrInfo::getGlobalBaseReg(MachineFunction *MF) const {
2996 assert(!TM.getSubtarget<X86Subtarget>().is64Bit() &&
2997 "X86-64 PIC uses RIP relative addressing");
2998
2999 X86MachineFunctionInfo *X86FI = MF->getInfo<X86MachineFunctionInfo>();
3000 unsigned GlobalBaseReg = X86FI->getGlobalBaseReg();
3001 if (GlobalBaseReg != 0)
3002 return GlobalBaseReg;
3003
Dan Gohman84023e02010-07-10 09:00:22 +00003004 // Create the register. The code to initialize it is inserted
3005 // later, by the CGBR pass (below).
Dan Gohman8b746962008-09-23 18:22:58 +00003006 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Dan Gohman84023e02010-07-10 09:00:22 +00003007 GlobalBaseReg = RegInfo.createVirtualRegister(X86::GR32RegisterClass);
Dan Gohman57c3dac2008-09-30 00:58:23 +00003008 X86FI->setGlobalBaseReg(GlobalBaseReg);
3009 return GlobalBaseReg;
Dan Gohman8b746962008-09-23 18:22:58 +00003010}
Jakob Stoklund Olesen352aa502010-03-25 17:25:00 +00003011
Jakob Stoklund Olesene4b94b42010-03-29 23:24:21 +00003012// These are the replaceable SSE instructions. Some of these have Int variants
3013// that we don't include here. We don't want to replace instructions selected
3014// by intrinsics.
3015static const unsigned ReplaceableInstrs[][3] = {
Bruno Cardoso Lopes4d043622010-08-12 02:08:52 +00003016 //PackedSingle PackedDouble PackedInt
Jakob Stoklund Olesen357be7f2010-03-30 22:46:53 +00003017 { X86::MOVAPSmr, X86::MOVAPDmr, X86::MOVDQAmr },
3018 { X86::MOVAPSrm, X86::MOVAPDrm, X86::MOVDQArm },
3019 { X86::MOVAPSrr, X86::MOVAPDrr, X86::MOVDQArr },
3020 { X86::MOVUPSmr, X86::MOVUPDmr, X86::MOVDQUmr },
3021 { X86::MOVUPSrm, X86::MOVUPDrm, X86::MOVDQUrm },
3022 { X86::MOVNTPSmr, X86::MOVNTPDmr, X86::MOVNTDQmr },
3023 { X86::ANDNPSrm, X86::ANDNPDrm, X86::PANDNrm },
3024 { X86::ANDNPSrr, X86::ANDNPDrr, X86::PANDNrr },
3025 { X86::ANDPSrm, X86::ANDPDrm, X86::PANDrm },
3026 { X86::ANDPSrr, X86::ANDPDrr, X86::PANDrr },
3027 { X86::ORPSrm, X86::ORPDrm, X86::PORrm },
3028 { X86::ORPSrr, X86::ORPDrr, X86::PORrr },
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003029 { X86::V_SET0PS, X86::V_SET0PD, X86::V_SET0PI },
Jakob Stoklund Olesen357be7f2010-03-30 22:46:53 +00003030 { X86::XORPSrm, X86::XORPDrm, X86::PXORrm },
3031 { X86::XORPSrr, X86::XORPDrr, X86::PXORrr },
Bruno Cardoso Lopes642eb022010-08-12 20:20:53 +00003032 // AVX 128-bit support
3033 { X86::VMOVAPSmr, X86::VMOVAPDmr, X86::VMOVDQAmr },
3034 { X86::VMOVAPSrm, X86::VMOVAPDrm, X86::VMOVDQArm },
3035 { X86::VMOVAPSrr, X86::VMOVAPDrr, X86::VMOVDQArr },
3036 { X86::VMOVUPSmr, X86::VMOVUPDmr, X86::VMOVDQUmr },
3037 { X86::VMOVUPSrm, X86::VMOVUPDrm, X86::VMOVDQUrm },
3038 { X86::VMOVNTPSmr, X86::VMOVNTPDmr, X86::VMOVNTDQmr },
3039 { X86::VANDNPSrm, X86::VANDNPDrm, X86::VPANDNrm },
3040 { X86::VANDNPSrr, X86::VANDNPDrr, X86::VPANDNrr },
3041 { X86::VANDPSrm, X86::VANDPDrm, X86::VPANDrm },
3042 { X86::VANDPSrr, X86::VANDPDrr, X86::VPANDrr },
3043 { X86::VORPSrm, X86::VORPDrm, X86::VPORrm },
3044 { X86::VORPSrr, X86::VORPDrr, X86::VPORrr },
3045 { X86::AVX_SET0PS, X86::AVX_SET0PD, X86::AVX_SET0PI },
3046 { X86::VXORPSrm, X86::VXORPDrm, X86::VPXORrm },
3047 { X86::VXORPSrr, X86::VXORPDrr, X86::VPXORrr },
Jakob Stoklund Olesene4b94b42010-03-29 23:24:21 +00003048};
Jakob Stoklund Olesen352aa502010-03-25 17:25:00 +00003049
Jakob Stoklund Olesene4b94b42010-03-29 23:24:21 +00003050// FIXME: Some shuffle and unpack instructions have equivalents in different
3051// domains, but they require a bit more work than just switching opcodes.
Jakob Stoklund Olesen352aa502010-03-25 17:25:00 +00003052
Jakob Stoklund Olesene4b94b42010-03-29 23:24:21 +00003053static const unsigned *lookup(unsigned opcode, unsigned domain) {
Jakob Stoklund Olesen352aa502010-03-25 17:25:00 +00003054 for (unsigned i = 0, e = array_lengthof(ReplaceableInstrs); i != e; ++i)
Jakob Stoklund Olesene4b94b42010-03-29 23:24:21 +00003055 if (ReplaceableInstrs[i][domain-1] == opcode)
3056 return ReplaceableInstrs[i];
3057 return 0;
3058}
3059
3060std::pair<uint16_t, uint16_t>
3061X86InstrInfo::GetSSEDomain(const MachineInstr *MI) const {
3062 uint16_t domain = (MI->getDesc().TSFlags >> X86II::SSEDomainShift) & 3;
Jakob Stoklund Olesen357be7f2010-03-30 22:46:53 +00003063 return std::make_pair(domain,
3064 domain && lookup(MI->getOpcode(), domain) ? 0xe : 0);
Jakob Stoklund Olesene4b94b42010-03-29 23:24:21 +00003065}
3066
3067void X86InstrInfo::SetSSEDomain(MachineInstr *MI, unsigned Domain) const {
3068 assert(Domain>0 && Domain<4 && "Invalid execution domain");
3069 uint16_t dom = (MI->getDesc().TSFlags >> X86II::SSEDomainShift) & 3;
3070 assert(dom && "Not an SSE instruction");
3071 const unsigned *table = lookup(MI->getOpcode(), dom);
3072 assert(table && "Cannot change domain");
3073 MI->setDesc(get(table[Domain-1]));
Jakob Stoklund Olesen352aa502010-03-25 17:25:00 +00003074}
Chris Lattneree9eb412010-04-26 23:37:21 +00003075
3076/// getNoopForMachoTarget - Return the noop instruction to use for a noop.
3077void X86InstrInfo::getNoopForMachoTarget(MCInst &NopInst) const {
3078 NopInst.setOpcode(X86::NOOP);
3079}
Dan Gohman84023e02010-07-10 09:00:22 +00003080
Andrew Tricke0ef5092011-03-05 08:00:22 +00003081bool X86InstrInfo::isHighLatencyDef(int opc) const {
3082 switch (opc) {
Evan Cheng23128422010-10-19 18:58:51 +00003083 default: return false;
3084 case X86::DIVSDrm:
3085 case X86::DIVSDrm_Int:
3086 case X86::DIVSDrr:
3087 case X86::DIVSDrr_Int:
3088 case X86::DIVSSrm:
3089 case X86::DIVSSrm_Int:
3090 case X86::DIVSSrr:
3091 case X86::DIVSSrr_Int:
3092 case X86::SQRTPDm:
3093 case X86::SQRTPDm_Int:
3094 case X86::SQRTPDr:
3095 case X86::SQRTPDr_Int:
3096 case X86::SQRTPSm:
3097 case X86::SQRTPSm_Int:
3098 case X86::SQRTPSr:
3099 case X86::SQRTPSr_Int:
3100 case X86::SQRTSDm:
3101 case X86::SQRTSDm_Int:
3102 case X86::SQRTSDr:
3103 case X86::SQRTSDr_Int:
3104 case X86::SQRTSSm:
3105 case X86::SQRTSSm_Int:
3106 case X86::SQRTSSr:
3107 case X86::SQRTSSr_Int:
3108 return true;
3109 }
3110}
3111
Andrew Tricke0ef5092011-03-05 08:00:22 +00003112bool X86InstrInfo::
3113hasHighOperandLatency(const InstrItineraryData *ItinData,
3114 const MachineRegisterInfo *MRI,
3115 const MachineInstr *DefMI, unsigned DefIdx,
3116 const MachineInstr *UseMI, unsigned UseIdx) const {
3117 return isHighLatencyDef(DefMI->getOpcode());
3118}
3119
Dan Gohman84023e02010-07-10 09:00:22 +00003120namespace {
3121 /// CGBR - Create Global Base Reg pass. This initializes the PIC
3122 /// global base register for x86-32.
3123 struct CGBR : public MachineFunctionPass {
3124 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +00003125 CGBR() : MachineFunctionPass(ID) {}
Dan Gohman84023e02010-07-10 09:00:22 +00003126
3127 virtual bool runOnMachineFunction(MachineFunction &MF) {
3128 const X86TargetMachine *TM =
3129 static_cast<const X86TargetMachine *>(&MF.getTarget());
3130
3131 assert(!TM->getSubtarget<X86Subtarget>().is64Bit() &&
3132 "X86-64 PIC uses RIP relative addressing");
3133
3134 // Only emit a global base reg in PIC mode.
3135 if (TM->getRelocationModel() != Reloc::PIC_)
3136 return false;
3137
Dan Gohmand8c0a512010-09-17 20:24:24 +00003138 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
3139 unsigned GlobalBaseReg = X86FI->getGlobalBaseReg();
3140
3141 // If we didn't need a GlobalBaseReg, don't insert code.
3142 if (GlobalBaseReg == 0)
3143 return false;
3144
Dan Gohman84023e02010-07-10 09:00:22 +00003145 // Insert the set of GlobalBaseReg into the first MBB of the function
3146 MachineBasicBlock &FirstMBB = MF.front();
3147 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
3148 DebugLoc DL = FirstMBB.findDebugLoc(MBBI);
3149 MachineRegisterInfo &RegInfo = MF.getRegInfo();
3150 const X86InstrInfo *TII = TM->getInstrInfo();
3151
3152 unsigned PC;
3153 if (TM->getSubtarget<X86Subtarget>().isPICStyleGOT())
3154 PC = RegInfo.createVirtualRegister(X86::GR32RegisterClass);
3155 else
Dan Gohmand8c0a512010-09-17 20:24:24 +00003156 PC = GlobalBaseReg;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00003157
Dan Gohman84023e02010-07-10 09:00:22 +00003158 // Operand of MovePCtoStack is completely ignored by asm printer. It's
3159 // only used in JIT code emission as displacement to pc.
3160 BuildMI(FirstMBB, MBBI, DL, TII->get(X86::MOVPC32r), PC).addImm(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00003161
Dan Gohman84023e02010-07-10 09:00:22 +00003162 // If we're using vanilla 'GOT' PIC style, we should use relative addressing
3163 // not to pc, but to _GLOBAL_OFFSET_TABLE_ external.
3164 if (TM->getSubtarget<X86Subtarget>().isPICStyleGOT()) {
Dan Gohman84023e02010-07-10 09:00:22 +00003165 // Generate addl $__GLOBAL_OFFSET_TABLE_ + [.-piclabel], %some_register
3166 BuildMI(FirstMBB, MBBI, DL, TII->get(X86::ADD32ri), GlobalBaseReg)
3167 .addReg(PC).addExternalSymbol("_GLOBAL_OFFSET_TABLE_",
3168 X86II::MO_GOT_ABSOLUTE_ADDRESS);
3169 }
3170
3171 return true;
3172 }
3173
3174 virtual const char *getPassName() const {
3175 return "X86 PIC Global Base Reg Initialization";
3176 }
3177
3178 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
3179 AU.setPreservesCFG();
3180 MachineFunctionPass::getAnalysisUsage(AU);
3181 }
3182 };
3183}
3184
3185char CGBR::ID = 0;
3186FunctionPass*
3187llvm::createGlobalBaseRegPass() { return new CGBR(); }