blob: 9416b7a50d64f35955b5de1042241c17f9417d89 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- X86InstrInfo.cpp - X86 Instruction Information -----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the X86 implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "X86InstrInfo.h"
15#include "X86.h"
16#include "X86GenInstrInfo.inc"
17#include "X86InstrBuilder.h"
Owen Anderson6690c7f2008-01-04 23:57:37 +000018#include "X86MachineFunctionInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000019#include "X86Subtarget.h"
20#include "X86TargetMachine.h"
Dan Gohmanc24a3f82009-01-05 17:59:02 +000021#include "llvm/DerivedTypes.h"
Owen Anderson1636de92007-09-07 04:06:50 +000022#include "llvm/ADT/STLExtras.h"
Dan Gohman37eb6c82008-12-03 05:21:24 +000023#include "llvm/CodeGen/MachineConstantPool.h"
Owen Anderson6690c7f2008-01-04 23:57:37 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000025#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner1b989192007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000027#include "llvm/CodeGen/LiveVariables.h"
Owen Anderson9a184ef2008-01-07 01:35:02 +000028#include "llvm/Support/CommandLine.h"
Evan Cheng950aac02007-09-25 01:57:46 +000029#include "llvm/Target/TargetOptions.h"
Nicolas Geoffraycb162a02008-04-16 20:10:13 +000030#include "llvm/Target/TargetAsmInfo.h"
Owen Anderson9a184ef2008-01-07 01:35:02 +000031
Dan Gohmanf17a25c2007-07-18 16:29:46 +000032using namespace llvm;
33
Owen Anderson9a184ef2008-01-07 01:35:02 +000034namespace {
35 cl::opt<bool>
36 NoFusing("disable-spill-fusing",
37 cl::desc("Disable fusing of spill code into instructions"));
38 cl::opt<bool>
39 PrintFailedFusing("print-failed-fuse-candidates",
40 cl::desc("Print instructions that the allocator wants to"
41 " fuse, but the X86 backend currently can't"),
42 cl::Hidden);
Evan Chengc87df652008-04-01 23:26:12 +000043 cl::opt<bool>
44 ReMatPICStubLoad("remat-pic-stub-load",
45 cl::desc("Re-materialize load from stub in PIC mode"),
46 cl::init(false), cl::Hidden);
Owen Anderson9a184ef2008-01-07 01:35:02 +000047}
48
Dan Gohmanf17a25c2007-07-18 16:29:46 +000049X86InstrInfo::X86InstrInfo(X86TargetMachine &tm)
Chris Lattnerd2fd6db2008-01-01 01:03:04 +000050 : TargetInstrInfoImpl(X86Insts, array_lengthof(X86Insts)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000051 TM(tm), RI(tm, *this) {
Owen Anderson9a184ef2008-01-07 01:35:02 +000052 SmallVector<unsigned,16> AmbEntries;
53 static const unsigned OpTbl2Addr[][2] = {
54 { X86::ADC32ri, X86::ADC32mi },
55 { X86::ADC32ri8, X86::ADC32mi8 },
56 { X86::ADC32rr, X86::ADC32mr },
57 { X86::ADC64ri32, X86::ADC64mi32 },
58 { X86::ADC64ri8, X86::ADC64mi8 },
59 { X86::ADC64rr, X86::ADC64mr },
60 { X86::ADD16ri, X86::ADD16mi },
61 { X86::ADD16ri8, X86::ADD16mi8 },
62 { X86::ADD16rr, X86::ADD16mr },
63 { X86::ADD32ri, X86::ADD32mi },
64 { X86::ADD32ri8, X86::ADD32mi8 },
65 { X86::ADD32rr, X86::ADD32mr },
66 { X86::ADD64ri32, X86::ADD64mi32 },
67 { X86::ADD64ri8, X86::ADD64mi8 },
68 { X86::ADD64rr, X86::ADD64mr },
69 { X86::ADD8ri, X86::ADD8mi },
70 { X86::ADD8rr, X86::ADD8mr },
71 { X86::AND16ri, X86::AND16mi },
72 { X86::AND16ri8, X86::AND16mi8 },
73 { X86::AND16rr, X86::AND16mr },
74 { X86::AND32ri, X86::AND32mi },
75 { X86::AND32ri8, X86::AND32mi8 },
76 { X86::AND32rr, X86::AND32mr },
77 { X86::AND64ri32, X86::AND64mi32 },
78 { X86::AND64ri8, X86::AND64mi8 },
79 { X86::AND64rr, X86::AND64mr },
80 { X86::AND8ri, X86::AND8mi },
81 { X86::AND8rr, X86::AND8mr },
82 { X86::DEC16r, X86::DEC16m },
83 { X86::DEC32r, X86::DEC32m },
84 { X86::DEC64_16r, X86::DEC64_16m },
85 { X86::DEC64_32r, X86::DEC64_32m },
86 { X86::DEC64r, X86::DEC64m },
87 { X86::DEC8r, X86::DEC8m },
88 { X86::INC16r, X86::INC16m },
89 { X86::INC32r, X86::INC32m },
90 { X86::INC64_16r, X86::INC64_16m },
91 { X86::INC64_32r, X86::INC64_32m },
92 { X86::INC64r, X86::INC64m },
93 { X86::INC8r, X86::INC8m },
94 { X86::NEG16r, X86::NEG16m },
95 { X86::NEG32r, X86::NEG32m },
96 { X86::NEG64r, X86::NEG64m },
97 { X86::NEG8r, X86::NEG8m },
98 { X86::NOT16r, X86::NOT16m },
99 { X86::NOT32r, X86::NOT32m },
100 { X86::NOT64r, X86::NOT64m },
101 { X86::NOT8r, X86::NOT8m },
102 { X86::OR16ri, X86::OR16mi },
103 { X86::OR16ri8, X86::OR16mi8 },
104 { X86::OR16rr, X86::OR16mr },
105 { X86::OR32ri, X86::OR32mi },
106 { X86::OR32ri8, X86::OR32mi8 },
107 { X86::OR32rr, X86::OR32mr },
108 { X86::OR64ri32, X86::OR64mi32 },
109 { X86::OR64ri8, X86::OR64mi8 },
110 { X86::OR64rr, X86::OR64mr },
111 { X86::OR8ri, X86::OR8mi },
112 { X86::OR8rr, X86::OR8mr },
113 { X86::ROL16r1, X86::ROL16m1 },
114 { X86::ROL16rCL, X86::ROL16mCL },
115 { X86::ROL16ri, X86::ROL16mi },
116 { X86::ROL32r1, X86::ROL32m1 },
117 { X86::ROL32rCL, X86::ROL32mCL },
118 { X86::ROL32ri, X86::ROL32mi },
119 { X86::ROL64r1, X86::ROL64m1 },
120 { X86::ROL64rCL, X86::ROL64mCL },
121 { X86::ROL64ri, X86::ROL64mi },
122 { X86::ROL8r1, X86::ROL8m1 },
123 { X86::ROL8rCL, X86::ROL8mCL },
124 { X86::ROL8ri, X86::ROL8mi },
125 { X86::ROR16r1, X86::ROR16m1 },
126 { X86::ROR16rCL, X86::ROR16mCL },
127 { X86::ROR16ri, X86::ROR16mi },
128 { X86::ROR32r1, X86::ROR32m1 },
129 { X86::ROR32rCL, X86::ROR32mCL },
130 { X86::ROR32ri, X86::ROR32mi },
131 { X86::ROR64r1, X86::ROR64m1 },
132 { X86::ROR64rCL, X86::ROR64mCL },
133 { X86::ROR64ri, X86::ROR64mi },
134 { X86::ROR8r1, X86::ROR8m1 },
135 { X86::ROR8rCL, X86::ROR8mCL },
136 { X86::ROR8ri, X86::ROR8mi },
137 { X86::SAR16r1, X86::SAR16m1 },
138 { X86::SAR16rCL, X86::SAR16mCL },
139 { X86::SAR16ri, X86::SAR16mi },
140 { X86::SAR32r1, X86::SAR32m1 },
141 { X86::SAR32rCL, X86::SAR32mCL },
142 { X86::SAR32ri, X86::SAR32mi },
143 { X86::SAR64r1, X86::SAR64m1 },
144 { X86::SAR64rCL, X86::SAR64mCL },
145 { X86::SAR64ri, X86::SAR64mi },
146 { X86::SAR8r1, X86::SAR8m1 },
147 { X86::SAR8rCL, X86::SAR8mCL },
148 { X86::SAR8ri, X86::SAR8mi },
149 { X86::SBB32ri, X86::SBB32mi },
150 { X86::SBB32ri8, X86::SBB32mi8 },
151 { X86::SBB32rr, X86::SBB32mr },
152 { X86::SBB64ri32, X86::SBB64mi32 },
153 { X86::SBB64ri8, X86::SBB64mi8 },
154 { X86::SBB64rr, X86::SBB64mr },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000155 { X86::SHL16rCL, X86::SHL16mCL },
156 { X86::SHL16ri, X86::SHL16mi },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000157 { X86::SHL32rCL, X86::SHL32mCL },
158 { X86::SHL32ri, X86::SHL32mi },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000159 { X86::SHL64rCL, X86::SHL64mCL },
160 { X86::SHL64ri, X86::SHL64mi },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000161 { X86::SHL8rCL, X86::SHL8mCL },
162 { X86::SHL8ri, X86::SHL8mi },
163 { X86::SHLD16rrCL, X86::SHLD16mrCL },
164 { X86::SHLD16rri8, X86::SHLD16mri8 },
165 { X86::SHLD32rrCL, X86::SHLD32mrCL },
166 { X86::SHLD32rri8, X86::SHLD32mri8 },
167 { X86::SHLD64rrCL, X86::SHLD64mrCL },
168 { X86::SHLD64rri8, X86::SHLD64mri8 },
169 { X86::SHR16r1, X86::SHR16m1 },
170 { X86::SHR16rCL, X86::SHR16mCL },
171 { X86::SHR16ri, X86::SHR16mi },
172 { X86::SHR32r1, X86::SHR32m1 },
173 { X86::SHR32rCL, X86::SHR32mCL },
174 { X86::SHR32ri, X86::SHR32mi },
175 { X86::SHR64r1, X86::SHR64m1 },
176 { X86::SHR64rCL, X86::SHR64mCL },
177 { X86::SHR64ri, X86::SHR64mi },
178 { X86::SHR8r1, X86::SHR8m1 },
179 { X86::SHR8rCL, X86::SHR8mCL },
180 { X86::SHR8ri, X86::SHR8mi },
181 { X86::SHRD16rrCL, X86::SHRD16mrCL },
182 { X86::SHRD16rri8, X86::SHRD16mri8 },
183 { X86::SHRD32rrCL, X86::SHRD32mrCL },
184 { X86::SHRD32rri8, X86::SHRD32mri8 },
185 { X86::SHRD64rrCL, X86::SHRD64mrCL },
186 { X86::SHRD64rri8, X86::SHRD64mri8 },
187 { X86::SUB16ri, X86::SUB16mi },
188 { X86::SUB16ri8, X86::SUB16mi8 },
189 { X86::SUB16rr, X86::SUB16mr },
190 { X86::SUB32ri, X86::SUB32mi },
191 { X86::SUB32ri8, X86::SUB32mi8 },
192 { X86::SUB32rr, X86::SUB32mr },
193 { X86::SUB64ri32, X86::SUB64mi32 },
194 { X86::SUB64ri8, X86::SUB64mi8 },
195 { X86::SUB64rr, X86::SUB64mr },
196 { X86::SUB8ri, X86::SUB8mi },
197 { X86::SUB8rr, X86::SUB8mr },
198 { X86::XOR16ri, X86::XOR16mi },
199 { X86::XOR16ri8, X86::XOR16mi8 },
200 { X86::XOR16rr, X86::XOR16mr },
201 { X86::XOR32ri, X86::XOR32mi },
202 { X86::XOR32ri8, X86::XOR32mi8 },
203 { X86::XOR32rr, X86::XOR32mr },
204 { X86::XOR64ri32, X86::XOR64mi32 },
205 { X86::XOR64ri8, X86::XOR64mi8 },
206 { X86::XOR64rr, X86::XOR64mr },
207 { X86::XOR8ri, X86::XOR8mi },
208 { X86::XOR8rr, X86::XOR8mr }
209 };
210
211 for (unsigned i = 0, e = array_lengthof(OpTbl2Addr); i != e; ++i) {
212 unsigned RegOp = OpTbl2Addr[i][0];
213 unsigned MemOp = OpTbl2Addr[i][1];
Dan Gohman55d19662008-07-07 17:46:23 +0000214 if (!RegOp2MemOpTable2Addr.insert(std::make_pair((unsigned*)RegOp,
215 MemOp)).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000216 assert(false && "Duplicated entries?");
217 unsigned AuxInfo = 0 | (1 << 4) | (1 << 5); // Index 0,folded load and store
218 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman55d19662008-07-07 17:46:23 +0000219 std::make_pair(RegOp,
220 AuxInfo))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000221 AmbEntries.push_back(MemOp);
222 }
223
224 // If the third value is 1, then it's folding either a load or a store.
225 static const unsigned OpTbl0[][3] = {
Dan Gohman27a4bc02009-01-15 17:57:09 +0000226 { X86::BT16ri8, X86::BT16mi8, 1 },
227 { X86::BT32ri8, X86::BT32mi8, 1 },
228 { X86::BT64ri8, X86::BT64mi8, 1 },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000229 { X86::CALL32r, X86::CALL32m, 1 },
230 { X86::CALL64r, X86::CALL64m, 1 },
231 { X86::CMP16ri, X86::CMP16mi, 1 },
232 { X86::CMP16ri8, X86::CMP16mi8, 1 },
Dan Gohmanf235d8a2008-03-25 16:53:19 +0000233 { X86::CMP16rr, X86::CMP16mr, 1 },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000234 { X86::CMP32ri, X86::CMP32mi, 1 },
235 { X86::CMP32ri8, X86::CMP32mi8, 1 },
Dan Gohmanf235d8a2008-03-25 16:53:19 +0000236 { X86::CMP32rr, X86::CMP32mr, 1 },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000237 { X86::CMP64ri32, X86::CMP64mi32, 1 },
238 { X86::CMP64ri8, X86::CMP64mi8, 1 },
Dan Gohmanf235d8a2008-03-25 16:53:19 +0000239 { X86::CMP64rr, X86::CMP64mr, 1 },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000240 { X86::CMP8ri, X86::CMP8mi, 1 },
Dan Gohmanf235d8a2008-03-25 16:53:19 +0000241 { X86::CMP8rr, X86::CMP8mr, 1 },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000242 { X86::DIV16r, X86::DIV16m, 1 },
243 { X86::DIV32r, X86::DIV32m, 1 },
244 { X86::DIV64r, X86::DIV64m, 1 },
245 { X86::DIV8r, X86::DIV8m, 1 },
Dan Gohmana41862a2008-08-08 18:30:21 +0000246 { X86::EXTRACTPSrr, X86::EXTRACTPSmr, 0 },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000247 { X86::FsMOVAPDrr, X86::MOVSDmr, 0 },
248 { X86::FsMOVAPSrr, X86::MOVSSmr, 0 },
249 { X86::IDIV16r, X86::IDIV16m, 1 },
250 { X86::IDIV32r, X86::IDIV32m, 1 },
251 { X86::IDIV64r, X86::IDIV64m, 1 },
252 { X86::IDIV8r, X86::IDIV8m, 1 },
253 { X86::IMUL16r, X86::IMUL16m, 1 },
254 { X86::IMUL32r, X86::IMUL32m, 1 },
255 { X86::IMUL64r, X86::IMUL64m, 1 },
256 { X86::IMUL8r, X86::IMUL8m, 1 },
257 { X86::JMP32r, X86::JMP32m, 1 },
258 { X86::JMP64r, X86::JMP64m, 1 },
259 { X86::MOV16ri, X86::MOV16mi, 0 },
260 { X86::MOV16rr, X86::MOV16mr, 0 },
261 { X86::MOV16to16_, X86::MOV16_mr, 0 },
262 { X86::MOV32ri, X86::MOV32mi, 0 },
263 { X86::MOV32rr, X86::MOV32mr, 0 },
264 { X86::MOV32to32_, X86::MOV32_mr, 0 },
265 { X86::MOV64ri32, X86::MOV64mi32, 0 },
266 { X86::MOV64rr, X86::MOV64mr, 0 },
267 { X86::MOV8ri, X86::MOV8mi, 0 },
268 { X86::MOV8rr, X86::MOV8mr, 0 },
269 { X86::MOVAPDrr, X86::MOVAPDmr, 0 },
270 { X86::MOVAPSrr, X86::MOVAPSmr, 0 },
Dan Gohmana645d1a2009-01-09 02:40:34 +0000271 { X86::MOVDQArr, X86::MOVDQAmr, 0 },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000272 { X86::MOVPDI2DIrr, X86::MOVPDI2DImr, 0 },
273 { X86::MOVPQIto64rr,X86::MOVPQI2QImr, 0 },
274 { X86::MOVPS2SSrr, X86::MOVPS2SSmr, 0 },
275 { X86::MOVSDrr, X86::MOVSDmr, 0 },
276 { X86::MOVSDto64rr, X86::MOVSDto64mr, 0 },
277 { X86::MOVSS2DIrr, X86::MOVSS2DImr, 0 },
278 { X86::MOVSSrr, X86::MOVSSmr, 0 },
279 { X86::MOVUPDrr, X86::MOVUPDmr, 0 },
280 { X86::MOVUPSrr, X86::MOVUPSmr, 0 },
281 { X86::MUL16r, X86::MUL16m, 1 },
282 { X86::MUL32r, X86::MUL32m, 1 },
283 { X86::MUL64r, X86::MUL64m, 1 },
284 { X86::MUL8r, X86::MUL8m, 1 },
285 { X86::SETAEr, X86::SETAEm, 0 },
286 { X86::SETAr, X86::SETAm, 0 },
287 { X86::SETBEr, X86::SETBEm, 0 },
288 { X86::SETBr, X86::SETBm, 0 },
289 { X86::SETEr, X86::SETEm, 0 },
290 { X86::SETGEr, X86::SETGEm, 0 },
291 { X86::SETGr, X86::SETGm, 0 },
292 { X86::SETLEr, X86::SETLEm, 0 },
293 { X86::SETLr, X86::SETLm, 0 },
294 { X86::SETNEr, X86::SETNEm, 0 },
Bill Wendling0c52d0a2008-12-02 00:07:05 +0000295 { X86::SETNOr, X86::SETNOm, 0 },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000296 { X86::SETNPr, X86::SETNPm, 0 },
297 { X86::SETNSr, X86::SETNSm, 0 },
Bill Wendling0c52d0a2008-12-02 00:07:05 +0000298 { X86::SETOr, X86::SETOm, 0 },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000299 { X86::SETPr, X86::SETPm, 0 },
300 { X86::SETSr, X86::SETSm, 0 },
301 { X86::TAILJMPr, X86::TAILJMPm, 1 },
302 { X86::TEST16ri, X86::TEST16mi, 1 },
303 { X86::TEST32ri, X86::TEST32mi, 1 },
304 { X86::TEST64ri32, X86::TEST64mi32, 1 },
Chris Lattnerf4005a82008-01-11 18:00:50 +0000305 { X86::TEST8ri, X86::TEST8mi, 1 }
Owen Anderson9a184ef2008-01-07 01:35:02 +0000306 };
307
308 for (unsigned i = 0, e = array_lengthof(OpTbl0); i != e; ++i) {
309 unsigned RegOp = OpTbl0[i][0];
310 unsigned MemOp = OpTbl0[i][1];
Dan Gohman55d19662008-07-07 17:46:23 +0000311 if (!RegOp2MemOpTable0.insert(std::make_pair((unsigned*)RegOp,
312 MemOp)).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000313 assert(false && "Duplicated entries?");
314 unsigned FoldedLoad = OpTbl0[i][2];
315 // Index 0, folded load or store.
316 unsigned AuxInfo = 0 | (FoldedLoad << 4) | ((FoldedLoad^1) << 5);
317 if (RegOp != X86::FsMOVAPDrr && RegOp != X86::FsMOVAPSrr)
318 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman55d19662008-07-07 17:46:23 +0000319 std::make_pair(RegOp, AuxInfo))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000320 AmbEntries.push_back(MemOp);
321 }
322
323 static const unsigned OpTbl1[][2] = {
324 { X86::CMP16rr, X86::CMP16rm },
325 { X86::CMP32rr, X86::CMP32rm },
326 { X86::CMP64rr, X86::CMP64rm },
327 { X86::CMP8rr, X86::CMP8rm },
328 { X86::CVTSD2SSrr, X86::CVTSD2SSrm },
329 { X86::CVTSI2SD64rr, X86::CVTSI2SD64rm },
330 { X86::CVTSI2SDrr, X86::CVTSI2SDrm },
331 { X86::CVTSI2SS64rr, X86::CVTSI2SS64rm },
332 { X86::CVTSI2SSrr, X86::CVTSI2SSrm },
333 { X86::CVTSS2SDrr, X86::CVTSS2SDrm },
334 { X86::CVTTSD2SI64rr, X86::CVTTSD2SI64rm },
335 { X86::CVTTSD2SIrr, X86::CVTTSD2SIrm },
336 { X86::CVTTSS2SI64rr, X86::CVTTSS2SI64rm },
337 { X86::CVTTSS2SIrr, X86::CVTTSS2SIrm },
338 { X86::FsMOVAPDrr, X86::MOVSDrm },
339 { X86::FsMOVAPSrr, X86::MOVSSrm },
340 { X86::IMUL16rri, X86::IMUL16rmi },
341 { X86::IMUL16rri8, X86::IMUL16rmi8 },
342 { X86::IMUL32rri, X86::IMUL32rmi },
343 { X86::IMUL32rri8, X86::IMUL32rmi8 },
344 { X86::IMUL64rri32, X86::IMUL64rmi32 },
345 { X86::IMUL64rri8, X86::IMUL64rmi8 },
346 { X86::Int_CMPSDrr, X86::Int_CMPSDrm },
347 { X86::Int_CMPSSrr, X86::Int_CMPSSrm },
348 { X86::Int_COMISDrr, X86::Int_COMISDrm },
349 { X86::Int_COMISSrr, X86::Int_COMISSrm },
350 { X86::Int_CVTDQ2PDrr, X86::Int_CVTDQ2PDrm },
351 { X86::Int_CVTDQ2PSrr, X86::Int_CVTDQ2PSrm },
352 { X86::Int_CVTPD2DQrr, X86::Int_CVTPD2DQrm },
353 { X86::Int_CVTPD2PSrr, X86::Int_CVTPD2PSrm },
354 { X86::Int_CVTPS2DQrr, X86::Int_CVTPS2DQrm },
355 { X86::Int_CVTPS2PDrr, X86::Int_CVTPS2PDrm },
356 { X86::Int_CVTSD2SI64rr,X86::Int_CVTSD2SI64rm },
357 { X86::Int_CVTSD2SIrr, X86::Int_CVTSD2SIrm },
358 { X86::Int_CVTSD2SSrr, X86::Int_CVTSD2SSrm },
359 { X86::Int_CVTSI2SD64rr,X86::Int_CVTSI2SD64rm },
360 { X86::Int_CVTSI2SDrr, X86::Int_CVTSI2SDrm },
361 { X86::Int_CVTSI2SS64rr,X86::Int_CVTSI2SS64rm },
362 { X86::Int_CVTSI2SSrr, X86::Int_CVTSI2SSrm },
363 { X86::Int_CVTSS2SDrr, X86::Int_CVTSS2SDrm },
364 { X86::Int_CVTSS2SI64rr,X86::Int_CVTSS2SI64rm },
365 { X86::Int_CVTSS2SIrr, X86::Int_CVTSS2SIrm },
366 { X86::Int_CVTTPD2DQrr, X86::Int_CVTTPD2DQrm },
367 { X86::Int_CVTTPS2DQrr, X86::Int_CVTTPS2DQrm },
368 { X86::Int_CVTTSD2SI64rr,X86::Int_CVTTSD2SI64rm },
369 { X86::Int_CVTTSD2SIrr, X86::Int_CVTTSD2SIrm },
370 { X86::Int_CVTTSS2SI64rr,X86::Int_CVTTSS2SI64rm },
371 { X86::Int_CVTTSS2SIrr, X86::Int_CVTTSS2SIrm },
372 { X86::Int_UCOMISDrr, X86::Int_UCOMISDrm },
373 { X86::Int_UCOMISSrr, X86::Int_UCOMISSrm },
374 { X86::MOV16rr, X86::MOV16rm },
375 { X86::MOV16to16_, X86::MOV16_rm },
376 { X86::MOV32rr, X86::MOV32rm },
377 { X86::MOV32to32_, X86::MOV32_rm },
378 { X86::MOV64rr, X86::MOV64rm },
379 { X86::MOV64toPQIrr, X86::MOVQI2PQIrm },
380 { X86::MOV64toSDrr, X86::MOV64toSDrm },
381 { X86::MOV8rr, X86::MOV8rm },
382 { X86::MOVAPDrr, X86::MOVAPDrm },
383 { X86::MOVAPSrr, X86::MOVAPSrm },
384 { X86::MOVDDUPrr, X86::MOVDDUPrm },
385 { X86::MOVDI2PDIrr, X86::MOVDI2PDIrm },
386 { X86::MOVDI2SSrr, X86::MOVDI2SSrm },
Dan Gohmana645d1a2009-01-09 02:40:34 +0000387 { X86::MOVDQArr, X86::MOVDQArm },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000388 { X86::MOVSD2PDrr, X86::MOVSD2PDrm },
389 { X86::MOVSDrr, X86::MOVSDrm },
390 { X86::MOVSHDUPrr, X86::MOVSHDUPrm },
391 { X86::MOVSLDUPrr, X86::MOVSLDUPrm },
392 { X86::MOVSS2PSrr, X86::MOVSS2PSrm },
393 { X86::MOVSSrr, X86::MOVSSrm },
394 { X86::MOVSX16rr8, X86::MOVSX16rm8 },
395 { X86::MOVSX32rr16, X86::MOVSX32rm16 },
396 { X86::MOVSX32rr8, X86::MOVSX32rm8 },
397 { X86::MOVSX64rr16, X86::MOVSX64rm16 },
398 { X86::MOVSX64rr32, X86::MOVSX64rm32 },
399 { X86::MOVSX64rr8, X86::MOVSX64rm8 },
400 { X86::MOVUPDrr, X86::MOVUPDrm },
401 { X86::MOVUPSrr, X86::MOVUPSrm },
402 { X86::MOVZDI2PDIrr, X86::MOVZDI2PDIrm },
403 { X86::MOVZQI2PQIrr, X86::MOVZQI2PQIrm },
404 { X86::MOVZPQILo2PQIrr, X86::MOVZPQILo2PQIrm },
405 { X86::MOVZX16rr8, X86::MOVZX16rm8 },
406 { X86::MOVZX32rr16, X86::MOVZX32rm16 },
407 { X86::MOVZX32rr8, X86::MOVZX32rm8 },
408 { X86::MOVZX64rr16, X86::MOVZX64rm16 },
Dan Gohman47a419d2008-08-07 02:54:50 +0000409 { X86::MOVZX64rr32, X86::MOVZX64rm32 },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000410 { X86::MOVZX64rr8, X86::MOVZX64rm8 },
411 { X86::PSHUFDri, X86::PSHUFDmi },
412 { X86::PSHUFHWri, X86::PSHUFHWmi },
413 { X86::PSHUFLWri, X86::PSHUFLWmi },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000414 { X86::RCPPSr, X86::RCPPSm },
415 { X86::RCPPSr_Int, X86::RCPPSm_Int },
416 { X86::RSQRTPSr, X86::RSQRTPSm },
417 { X86::RSQRTPSr_Int, X86::RSQRTPSm_Int },
418 { X86::RSQRTSSr, X86::RSQRTSSm },
419 { X86::RSQRTSSr_Int, X86::RSQRTSSm_Int },
420 { X86::SQRTPDr, X86::SQRTPDm },
421 { X86::SQRTPDr_Int, X86::SQRTPDm_Int },
422 { X86::SQRTPSr, X86::SQRTPSm },
423 { X86::SQRTPSr_Int, X86::SQRTPSm_Int },
424 { X86::SQRTSDr, X86::SQRTSDm },
425 { X86::SQRTSDr_Int, X86::SQRTSDm_Int },
426 { X86::SQRTSSr, X86::SQRTSSm },
427 { X86::SQRTSSr_Int, X86::SQRTSSm_Int },
428 { X86::TEST16rr, X86::TEST16rm },
429 { X86::TEST32rr, X86::TEST32rm },
430 { X86::TEST64rr, X86::TEST64rm },
431 { X86::TEST8rr, X86::TEST8rm },
432 // FIXME: TEST*rr EAX,EAX ---> CMP [mem], 0
433 { X86::UCOMISDrr, X86::UCOMISDrm },
Chris Lattnerf4005a82008-01-11 18:00:50 +0000434 { X86::UCOMISSrr, X86::UCOMISSrm }
Owen Anderson9a184ef2008-01-07 01:35:02 +0000435 };
436
437 for (unsigned i = 0, e = array_lengthof(OpTbl1); i != e; ++i) {
438 unsigned RegOp = OpTbl1[i][0];
439 unsigned MemOp = OpTbl1[i][1];
Dan Gohman55d19662008-07-07 17:46:23 +0000440 if (!RegOp2MemOpTable1.insert(std::make_pair((unsigned*)RegOp,
441 MemOp)).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000442 assert(false && "Duplicated entries?");
443 unsigned AuxInfo = 1 | (1 << 4); // Index 1, folded load
444 if (RegOp != X86::FsMOVAPDrr && RegOp != X86::FsMOVAPSrr)
445 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman55d19662008-07-07 17:46:23 +0000446 std::make_pair(RegOp, AuxInfo))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000447 AmbEntries.push_back(MemOp);
448 }
449
450 static const unsigned OpTbl2[][2] = {
451 { X86::ADC32rr, X86::ADC32rm },
452 { X86::ADC64rr, X86::ADC64rm },
453 { X86::ADD16rr, X86::ADD16rm },
454 { X86::ADD32rr, X86::ADD32rm },
455 { X86::ADD64rr, X86::ADD64rm },
456 { X86::ADD8rr, X86::ADD8rm },
457 { X86::ADDPDrr, X86::ADDPDrm },
458 { X86::ADDPSrr, X86::ADDPSrm },
459 { X86::ADDSDrr, X86::ADDSDrm },
460 { X86::ADDSSrr, X86::ADDSSrm },
461 { X86::ADDSUBPDrr, X86::ADDSUBPDrm },
462 { X86::ADDSUBPSrr, X86::ADDSUBPSrm },
463 { X86::AND16rr, X86::AND16rm },
464 { X86::AND32rr, X86::AND32rm },
465 { X86::AND64rr, X86::AND64rm },
466 { X86::AND8rr, X86::AND8rm },
467 { X86::ANDNPDrr, X86::ANDNPDrm },
468 { X86::ANDNPSrr, X86::ANDNPSrm },
469 { X86::ANDPDrr, X86::ANDPDrm },
470 { X86::ANDPSrr, X86::ANDPSrm },
471 { X86::CMOVA16rr, X86::CMOVA16rm },
472 { X86::CMOVA32rr, X86::CMOVA32rm },
473 { X86::CMOVA64rr, X86::CMOVA64rm },
474 { X86::CMOVAE16rr, X86::CMOVAE16rm },
475 { X86::CMOVAE32rr, X86::CMOVAE32rm },
476 { X86::CMOVAE64rr, X86::CMOVAE64rm },
477 { X86::CMOVB16rr, X86::CMOVB16rm },
478 { X86::CMOVB32rr, X86::CMOVB32rm },
479 { X86::CMOVB64rr, X86::CMOVB64rm },
480 { X86::CMOVBE16rr, X86::CMOVBE16rm },
481 { X86::CMOVBE32rr, X86::CMOVBE32rm },
482 { X86::CMOVBE64rr, X86::CMOVBE64rm },
483 { X86::CMOVE16rr, X86::CMOVE16rm },
484 { X86::CMOVE32rr, X86::CMOVE32rm },
485 { X86::CMOVE64rr, X86::CMOVE64rm },
486 { X86::CMOVG16rr, X86::CMOVG16rm },
487 { X86::CMOVG32rr, X86::CMOVG32rm },
488 { X86::CMOVG64rr, X86::CMOVG64rm },
489 { X86::CMOVGE16rr, X86::CMOVGE16rm },
490 { X86::CMOVGE32rr, X86::CMOVGE32rm },
491 { X86::CMOVGE64rr, X86::CMOVGE64rm },
492 { X86::CMOVL16rr, X86::CMOVL16rm },
493 { X86::CMOVL32rr, X86::CMOVL32rm },
494 { X86::CMOVL64rr, X86::CMOVL64rm },
495 { X86::CMOVLE16rr, X86::CMOVLE16rm },
496 { X86::CMOVLE32rr, X86::CMOVLE32rm },
497 { X86::CMOVLE64rr, X86::CMOVLE64rm },
498 { X86::CMOVNE16rr, X86::CMOVNE16rm },
499 { X86::CMOVNE32rr, X86::CMOVNE32rm },
500 { X86::CMOVNE64rr, X86::CMOVNE64rm },
Dan Gohmanac441ab2009-01-07 00:44:53 +0000501 { X86::CMOVNO16rr, X86::CMOVNO16rm },
502 { X86::CMOVNO32rr, X86::CMOVNO32rm },
503 { X86::CMOVNO64rr, X86::CMOVNO64rm },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000504 { X86::CMOVNP16rr, X86::CMOVNP16rm },
505 { X86::CMOVNP32rr, X86::CMOVNP32rm },
506 { X86::CMOVNP64rr, X86::CMOVNP64rm },
507 { X86::CMOVNS16rr, X86::CMOVNS16rm },
508 { X86::CMOVNS32rr, X86::CMOVNS32rm },
509 { X86::CMOVNS64rr, X86::CMOVNS64rm },
Dan Gohman12fd4d72009-01-07 00:35:10 +0000510 { X86::CMOVO16rr, X86::CMOVO16rm },
511 { X86::CMOVO32rr, X86::CMOVO32rm },
512 { X86::CMOVO64rr, X86::CMOVO64rm },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000513 { X86::CMOVP16rr, X86::CMOVP16rm },
514 { X86::CMOVP32rr, X86::CMOVP32rm },
515 { X86::CMOVP64rr, X86::CMOVP64rm },
516 { X86::CMOVS16rr, X86::CMOVS16rm },
517 { X86::CMOVS32rr, X86::CMOVS32rm },
518 { X86::CMOVS64rr, X86::CMOVS64rm },
519 { X86::CMPPDrri, X86::CMPPDrmi },
520 { X86::CMPPSrri, X86::CMPPSrmi },
521 { X86::CMPSDrr, X86::CMPSDrm },
522 { X86::CMPSSrr, X86::CMPSSrm },
523 { X86::DIVPDrr, X86::DIVPDrm },
524 { X86::DIVPSrr, X86::DIVPSrm },
525 { X86::DIVSDrr, X86::DIVSDrm },
526 { X86::DIVSSrr, X86::DIVSSrm },
Evan Chengc392b122008-05-02 17:01:01 +0000527 { X86::FsANDNPDrr, X86::FsANDNPDrm },
528 { X86::FsANDNPSrr, X86::FsANDNPSrm },
529 { X86::FsANDPDrr, X86::FsANDPDrm },
530 { X86::FsANDPSrr, X86::FsANDPSrm },
531 { X86::FsORPDrr, X86::FsORPDrm },
532 { X86::FsORPSrr, X86::FsORPSrm },
533 { X86::FsXORPDrr, X86::FsXORPDrm },
534 { X86::FsXORPSrr, X86::FsXORPSrm },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000535 { X86::HADDPDrr, X86::HADDPDrm },
536 { X86::HADDPSrr, X86::HADDPSrm },
537 { X86::HSUBPDrr, X86::HSUBPDrm },
538 { X86::HSUBPSrr, X86::HSUBPSrm },
539 { X86::IMUL16rr, X86::IMUL16rm },
540 { X86::IMUL32rr, X86::IMUL32rm },
541 { X86::IMUL64rr, X86::IMUL64rm },
542 { X86::MAXPDrr, X86::MAXPDrm },
543 { X86::MAXPDrr_Int, X86::MAXPDrm_Int },
544 { X86::MAXPSrr, X86::MAXPSrm },
545 { X86::MAXPSrr_Int, X86::MAXPSrm_Int },
546 { X86::MAXSDrr, X86::MAXSDrm },
547 { X86::MAXSDrr_Int, X86::MAXSDrm_Int },
548 { X86::MAXSSrr, X86::MAXSSrm },
549 { X86::MAXSSrr_Int, X86::MAXSSrm_Int },
550 { X86::MINPDrr, X86::MINPDrm },
551 { X86::MINPDrr_Int, X86::MINPDrm_Int },
552 { X86::MINPSrr, X86::MINPSrm },
553 { X86::MINPSrr_Int, X86::MINPSrm_Int },
554 { X86::MINSDrr, X86::MINSDrm },
555 { X86::MINSDrr_Int, X86::MINSDrm_Int },
556 { X86::MINSSrr, X86::MINSSrm },
557 { X86::MINSSrr_Int, X86::MINSSrm_Int },
558 { X86::MULPDrr, X86::MULPDrm },
559 { X86::MULPSrr, X86::MULPSrm },
560 { X86::MULSDrr, X86::MULSDrm },
561 { X86::MULSSrr, X86::MULSSrm },
562 { X86::OR16rr, X86::OR16rm },
563 { X86::OR32rr, X86::OR32rm },
564 { X86::OR64rr, X86::OR64rm },
565 { X86::OR8rr, X86::OR8rm },
566 { X86::ORPDrr, X86::ORPDrm },
567 { X86::ORPSrr, X86::ORPSrm },
568 { X86::PACKSSDWrr, X86::PACKSSDWrm },
569 { X86::PACKSSWBrr, X86::PACKSSWBrm },
570 { X86::PACKUSWBrr, X86::PACKUSWBrm },
571 { X86::PADDBrr, X86::PADDBrm },
572 { X86::PADDDrr, X86::PADDDrm },
573 { X86::PADDQrr, X86::PADDQrm },
574 { X86::PADDSBrr, X86::PADDSBrm },
575 { X86::PADDSWrr, X86::PADDSWrm },
576 { X86::PADDWrr, X86::PADDWrm },
577 { X86::PANDNrr, X86::PANDNrm },
578 { X86::PANDrr, X86::PANDrm },
579 { X86::PAVGBrr, X86::PAVGBrm },
580 { X86::PAVGWrr, X86::PAVGWrm },
581 { X86::PCMPEQBrr, X86::PCMPEQBrm },
582 { X86::PCMPEQDrr, X86::PCMPEQDrm },
583 { X86::PCMPEQWrr, X86::PCMPEQWrm },
584 { X86::PCMPGTBrr, X86::PCMPGTBrm },
585 { X86::PCMPGTDrr, X86::PCMPGTDrm },
586 { X86::PCMPGTWrr, X86::PCMPGTWrm },
587 { X86::PINSRWrri, X86::PINSRWrmi },
588 { X86::PMADDWDrr, X86::PMADDWDrm },
589 { X86::PMAXSWrr, X86::PMAXSWrm },
590 { X86::PMAXUBrr, X86::PMAXUBrm },
591 { X86::PMINSWrr, X86::PMINSWrm },
592 { X86::PMINUBrr, X86::PMINUBrm },
Dan Gohmane3731f52008-05-23 17:49:40 +0000593 { X86::PMULDQrr, X86::PMULDQrm },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000594 { X86::PMULHUWrr, X86::PMULHUWrm },
595 { X86::PMULHWrr, X86::PMULHWrm },
Dan Gohmane3731f52008-05-23 17:49:40 +0000596 { X86::PMULLDrr, X86::PMULLDrm },
597 { X86::PMULLDrr_int, X86::PMULLDrm_int },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000598 { X86::PMULLWrr, X86::PMULLWrm },
599 { X86::PMULUDQrr, X86::PMULUDQrm },
600 { X86::PORrr, X86::PORrm },
601 { X86::PSADBWrr, X86::PSADBWrm },
602 { X86::PSLLDrr, X86::PSLLDrm },
603 { X86::PSLLQrr, X86::PSLLQrm },
604 { X86::PSLLWrr, X86::PSLLWrm },
605 { X86::PSRADrr, X86::PSRADrm },
606 { X86::PSRAWrr, X86::PSRAWrm },
607 { X86::PSRLDrr, X86::PSRLDrm },
608 { X86::PSRLQrr, X86::PSRLQrm },
609 { X86::PSRLWrr, X86::PSRLWrm },
610 { X86::PSUBBrr, X86::PSUBBrm },
611 { X86::PSUBDrr, X86::PSUBDrm },
612 { X86::PSUBSBrr, X86::PSUBSBrm },
613 { X86::PSUBSWrr, X86::PSUBSWrm },
614 { X86::PSUBWrr, X86::PSUBWrm },
615 { X86::PUNPCKHBWrr, X86::PUNPCKHBWrm },
616 { X86::PUNPCKHDQrr, X86::PUNPCKHDQrm },
617 { X86::PUNPCKHQDQrr, X86::PUNPCKHQDQrm },
618 { X86::PUNPCKHWDrr, X86::PUNPCKHWDrm },
619 { X86::PUNPCKLBWrr, X86::PUNPCKLBWrm },
620 { X86::PUNPCKLDQrr, X86::PUNPCKLDQrm },
621 { X86::PUNPCKLQDQrr, X86::PUNPCKLQDQrm },
622 { X86::PUNPCKLWDrr, X86::PUNPCKLWDrm },
623 { X86::PXORrr, X86::PXORrm },
624 { X86::SBB32rr, X86::SBB32rm },
625 { X86::SBB64rr, X86::SBB64rm },
626 { X86::SHUFPDrri, X86::SHUFPDrmi },
627 { X86::SHUFPSrri, X86::SHUFPSrmi },
628 { X86::SUB16rr, X86::SUB16rm },
629 { X86::SUB32rr, X86::SUB32rm },
630 { X86::SUB64rr, X86::SUB64rm },
631 { X86::SUB8rr, X86::SUB8rm },
632 { X86::SUBPDrr, X86::SUBPDrm },
633 { X86::SUBPSrr, X86::SUBPSrm },
634 { X86::SUBSDrr, X86::SUBSDrm },
635 { X86::SUBSSrr, X86::SUBSSrm },
636 // FIXME: TEST*rr -> swapped operand of TEST*mr.
637 { X86::UNPCKHPDrr, X86::UNPCKHPDrm },
638 { X86::UNPCKHPSrr, X86::UNPCKHPSrm },
639 { X86::UNPCKLPDrr, X86::UNPCKLPDrm },
640 { X86::UNPCKLPSrr, X86::UNPCKLPSrm },
641 { X86::XOR16rr, X86::XOR16rm },
642 { X86::XOR32rr, X86::XOR32rm },
643 { X86::XOR64rr, X86::XOR64rm },
644 { X86::XOR8rr, X86::XOR8rm },
645 { X86::XORPDrr, X86::XORPDrm },
646 { X86::XORPSrr, X86::XORPSrm }
647 };
648
649 for (unsigned i = 0, e = array_lengthof(OpTbl2); i != e; ++i) {
650 unsigned RegOp = OpTbl2[i][0];
651 unsigned MemOp = OpTbl2[i][1];
Dan Gohman55d19662008-07-07 17:46:23 +0000652 if (!RegOp2MemOpTable2.insert(std::make_pair((unsigned*)RegOp,
653 MemOp)).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000654 assert(false && "Duplicated entries?");
655 unsigned AuxInfo = 2 | (1 << 4); // Index 1, folded load
656 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman55d19662008-07-07 17:46:23 +0000657 std::make_pair(RegOp, AuxInfo))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000658 AmbEntries.push_back(MemOp);
659 }
660
661 // Remove ambiguous entries.
662 assert(AmbEntries.empty() && "Duplicated entries in unfolding maps?");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000663}
664
665bool X86InstrInfo::isMoveInstr(const MachineInstr& MI,
Evan Chengf97496a2009-01-20 19:12:24 +0000666 unsigned &SrcReg, unsigned &DstReg,
667 unsigned &SrcSubIdx, unsigned &DstSubIdx) const {
Chris Lattnerff195282008-03-11 19:28:17 +0000668 switch (MI.getOpcode()) {
669 default:
670 return false;
671 case X86::MOV8rr:
672 case X86::MOV16rr:
673 case X86::MOV32rr:
674 case X86::MOV64rr:
675 case X86::MOV16to16_:
676 case X86::MOV32to32_:
Chris Lattnerff195282008-03-11 19:28:17 +0000677 case X86::MOVSSrr:
678 case X86::MOVSDrr:
Chris Lattnerc81df282008-03-11 19:30:09 +0000679
680 // FP Stack register class copies
681 case X86::MOV_Fp3232: case X86::MOV_Fp6464: case X86::MOV_Fp8080:
682 case X86::MOV_Fp3264: case X86::MOV_Fp3280:
683 case X86::MOV_Fp6432: case X86::MOV_Fp8032:
684
Chris Lattnerff195282008-03-11 19:28:17 +0000685 case X86::FsMOVAPSrr:
686 case X86::FsMOVAPDrr:
687 case X86::MOVAPSrr:
688 case X86::MOVAPDrr:
Dan Gohmana645d1a2009-01-09 02:40:34 +0000689 case X86::MOVDQArr:
Chris Lattnerff195282008-03-11 19:28:17 +0000690 case X86::MOVSS2PSrr:
691 case X86::MOVSD2PDrr:
692 case X86::MOVPS2SSrr:
693 case X86::MOVPD2SDrr:
694 case X86::MMX_MOVD64rr:
695 case X86::MMX_MOVQ64rr:
696 assert(MI.getNumOperands() >= 2 &&
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000697 MI.getOperand(0).isReg() &&
698 MI.getOperand(1).isReg() &&
Chris Lattnerff195282008-03-11 19:28:17 +0000699 "invalid register-register move instruction");
Evan Chengf97496a2009-01-20 19:12:24 +0000700 SrcReg = MI.getOperand(1).getReg();
701 DstReg = MI.getOperand(0).getReg();
702 SrcSubIdx = MI.getOperand(1).getSubReg();
703 DstSubIdx = MI.getOperand(0).getSubReg();
Chris Lattnerff195282008-03-11 19:28:17 +0000704 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000705 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000706}
707
Dan Gohman90feee22008-11-18 19:49:32 +0000708unsigned X86InstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000709 int &FrameIndex) const {
710 switch (MI->getOpcode()) {
711 default: break;
712 case X86::MOV8rm:
713 case X86::MOV16rm:
714 case X86::MOV16_rm:
715 case X86::MOV32rm:
716 case X86::MOV32_rm:
717 case X86::MOV64rm:
718 case X86::LD_Fp64m:
719 case X86::MOVSSrm:
720 case X86::MOVSDrm:
721 case X86::MOVAPSrm:
722 case X86::MOVAPDrm:
Dan Gohmana645d1a2009-01-09 02:40:34 +0000723 case X86::MOVDQArm:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000724 case X86::MMX_MOVD64rm:
725 case X86::MMX_MOVQ64rm:
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000726 if (MI->getOperand(1).isFI() && MI->getOperand(2).isImm() &&
727 MI->getOperand(3).isReg() && MI->getOperand(4).isImm() &&
Chris Lattnera96056a2007-12-30 20:49:49 +0000728 MI->getOperand(2).getImm() == 1 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000729 MI->getOperand(3).getReg() == 0 &&
Chris Lattnera96056a2007-12-30 20:49:49 +0000730 MI->getOperand(4).getImm() == 0) {
Chris Lattner6017d482007-12-30 23:10:15 +0000731 FrameIndex = MI->getOperand(1).getIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000732 return MI->getOperand(0).getReg();
733 }
734 break;
735 }
736 return 0;
737}
738
Dan Gohman90feee22008-11-18 19:49:32 +0000739unsigned X86InstrInfo::isStoreToStackSlot(const MachineInstr *MI,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000740 int &FrameIndex) const {
741 switch (MI->getOpcode()) {
742 default: break;
743 case X86::MOV8mr:
744 case X86::MOV16mr:
745 case X86::MOV16_mr:
746 case X86::MOV32mr:
747 case X86::MOV32_mr:
748 case X86::MOV64mr:
749 case X86::ST_FpP64m:
750 case X86::MOVSSmr:
751 case X86::MOVSDmr:
752 case X86::MOVAPSmr:
753 case X86::MOVAPDmr:
Dan Gohmana645d1a2009-01-09 02:40:34 +0000754 case X86::MOVDQAmr:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000755 case X86::MMX_MOVD64mr:
756 case X86::MMX_MOVQ64mr:
757 case X86::MMX_MOVNTQmr:
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000758 if (MI->getOperand(0).isFI() && MI->getOperand(1).isImm() &&
759 MI->getOperand(2).isReg() && MI->getOperand(3).isImm() &&
Chris Lattnera96056a2007-12-30 20:49:49 +0000760 MI->getOperand(1).getImm() == 1 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000761 MI->getOperand(2).getReg() == 0 &&
Chris Lattnera96056a2007-12-30 20:49:49 +0000762 MI->getOperand(3).getImm() == 0) {
Chris Lattner6017d482007-12-30 23:10:15 +0000763 FrameIndex = MI->getOperand(0).getIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000764 return MI->getOperand(4).getReg();
765 }
766 break;
767 }
768 return 0;
769}
770
771
Evan Chengb819a512008-03-27 01:45:11 +0000772/// regIsPICBase - Return true if register is PIC base (i.e.g defined by
773/// X86::MOVPC32r.
Dan Gohman221a4372008-07-07 23:14:23 +0000774static bool regIsPICBase(unsigned BaseReg, const MachineRegisterInfo &MRI) {
Evan Chengb819a512008-03-27 01:45:11 +0000775 bool isPICBase = false;
776 for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg),
777 E = MRI.def_end(); I != E; ++I) {
778 MachineInstr *DefMI = I.getOperand().getParent();
779 if (DefMI->getOpcode() != X86::MOVPC32r)
780 return false;
781 assert(!isPICBase && "More than one PIC base?");
782 isPICBase = true;
783 }
784 return isPICBase;
785}
Evan Chenge9caab52008-03-31 07:54:19 +0000786
787/// isGVStub - Return true if the GV requires an extra load to get the
788/// real address.
789static inline bool isGVStub(GlobalValue *GV, X86TargetMachine &TM) {
790 return TM.getSubtarget<X86Subtarget>().GVRequiresExtraLoad(GV, TM, false);
791}
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000792
Bill Wendlingb1cc1302008-05-12 20:54:26 +0000793bool
794X86InstrInfo::isReallyTriviallyReMaterializable(const MachineInstr *MI) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000795 switch (MI->getOpcode()) {
796 default: break;
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000797 case X86::MOV8rm:
798 case X86::MOV16rm:
799 case X86::MOV16_rm:
800 case X86::MOV32rm:
801 case X86::MOV32_rm:
802 case X86::MOV64rm:
803 case X86::LD_Fp64m:
804 case X86::MOVSSrm:
805 case X86::MOVSDrm:
806 case X86::MOVAPSrm:
807 case X86::MOVAPDrm:
Dan Gohmana645d1a2009-01-09 02:40:34 +0000808 case X86::MOVDQArm:
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000809 case X86::MMX_MOVD64rm:
810 case X86::MMX_MOVQ64rm: {
811 // Loads from constant pools are trivially rematerializable.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000812 if (MI->getOperand(1).isReg() &&
813 MI->getOperand(2).isImm() &&
814 MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 &&
815 (MI->getOperand(4).isCPI() ||
816 (MI->getOperand(4).isGlobal() &&
Evan Chenge9caab52008-03-31 07:54:19 +0000817 isGVStub(MI->getOperand(4).getGlobal(), TM)))) {
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000818 unsigned BaseReg = MI->getOperand(1).getReg();
819 if (BaseReg == 0)
820 return true;
821 // Allow re-materialization of PIC load.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000822 if (!ReMatPICStubLoad && MI->getOperand(4).isGlobal())
Evan Chengc87df652008-04-01 23:26:12 +0000823 return false;
Dan Gohman221a4372008-07-07 23:14:23 +0000824 const MachineFunction &MF = *MI->getParent()->getParent();
825 const MachineRegisterInfo &MRI = MF.getRegInfo();
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000826 bool isPICBase = false;
827 for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg),
828 E = MRI.def_end(); I != E; ++I) {
829 MachineInstr *DefMI = I.getOperand().getParent();
830 if (DefMI->getOpcode() != X86::MOVPC32r)
831 return false;
832 assert(!isPICBase && "More than one PIC base?");
833 isPICBase = true;
834 }
835 return isPICBase;
836 }
837 return false;
Evan Cheng60490e62008-02-22 09:25:47 +0000838 }
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000839
840 case X86::LEA32r:
841 case X86::LEA64r: {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000842 if (MI->getOperand(2).isImm() &&
843 MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 &&
844 !MI->getOperand(4).isReg()) {
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000845 // lea fi#, lea GV, etc. are all rematerializable.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000846 if (!MI->getOperand(1).isReg())
Dan Gohmanbee19a42008-09-26 21:30:20 +0000847 return true;
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000848 unsigned BaseReg = MI->getOperand(1).getReg();
849 if (BaseReg == 0)
850 return true;
851 // Allow re-materialization of lea PICBase + x.
Dan Gohman221a4372008-07-07 23:14:23 +0000852 const MachineFunction &MF = *MI->getParent()->getParent();
853 const MachineRegisterInfo &MRI = MF.getRegInfo();
Evan Chengb819a512008-03-27 01:45:11 +0000854 return regIsPICBase(BaseReg, MRI);
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000855 }
856 return false;
857 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000858 }
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000859
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000860 // All other instructions marked M_REMATERIALIZABLE are always trivially
861 // rematerializable.
862 return true;
863}
864
Evan Chengc564ded2008-06-24 07:10:51 +0000865/// isSafeToClobberEFLAGS - Return true if it's safe insert an instruction that
866/// would clobber the EFLAGS condition register. Note the result may be
867/// conservative. If it cannot definitely determine the safety after visiting
868/// two instructions it assumes it's not safe.
869static bool isSafeToClobberEFLAGS(MachineBasicBlock &MBB,
870 MachineBasicBlock::iterator I) {
Dan Gohman3588f9d2008-10-21 03:24:31 +0000871 // It's always safe to clobber EFLAGS at the end of a block.
872 if (I == MBB.end())
873 return true;
874
Evan Chengc564ded2008-06-24 07:10:51 +0000875 // For compile time consideration, if we are not able to determine the
876 // safety after visiting 2 instructions, we will assume it's not safe.
877 for (unsigned i = 0; i < 2; ++i) {
Evan Chengc564ded2008-06-24 07:10:51 +0000878 bool SeenDef = false;
879 for (unsigned j = 0, e = I->getNumOperands(); j != e; ++j) {
880 MachineOperand &MO = I->getOperand(j);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000881 if (!MO.isReg())
Evan Chengc564ded2008-06-24 07:10:51 +0000882 continue;
883 if (MO.getReg() == X86::EFLAGS) {
884 if (MO.isUse())
885 return false;
886 SeenDef = true;
887 }
888 }
889
890 if (SeenDef)
891 // This instruction defines EFLAGS, no need to look any further.
892 return true;
893 ++I;
Dan Gohman3588f9d2008-10-21 03:24:31 +0000894
895 // If we make it to the end of the block, it's safe to clobber EFLAGS.
896 if (I == MBB.end())
897 return true;
Evan Chengc564ded2008-06-24 07:10:51 +0000898 }
899
900 // Conservative answer.
901 return false;
902}
903
Evan Cheng7d73efc2008-03-31 20:40:39 +0000904void X86InstrInfo::reMaterialize(MachineBasicBlock &MBB,
905 MachineBasicBlock::iterator I,
906 unsigned DestReg,
907 const MachineInstr *Orig) const {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000908 unsigned SubIdx = Orig->getOperand(0).isReg()
Evan Cheng1c32d2d2008-04-16 23:44:44 +0000909 ? Orig->getOperand(0).getSubReg() : 0;
910 bool ChangeSubIdx = SubIdx != 0;
911 if (SubIdx && TargetRegisterInfo::isPhysicalRegister(DestReg)) {
912 DestReg = RI.getSubReg(DestReg, SubIdx);
913 SubIdx = 0;
914 }
915
Evan Cheng7d73efc2008-03-31 20:40:39 +0000916 // MOV32r0 etc. are implemented with xor which clobbers condition code.
917 // Re-materialize them as movri instructions to avoid side effects.
Evan Chengc564ded2008-06-24 07:10:51 +0000918 bool Emitted = false;
Evan Cheng7d73efc2008-03-31 20:40:39 +0000919 switch (Orig->getOpcode()) {
Evan Chengc564ded2008-06-24 07:10:51 +0000920 default: break;
Evan Cheng7d73efc2008-03-31 20:40:39 +0000921 case X86::MOV8r0:
Evan Cheng7d73efc2008-03-31 20:40:39 +0000922 case X86::MOV16r0:
Evan Cheng7d73efc2008-03-31 20:40:39 +0000923 case X86::MOV32r0:
Evan Chengc564ded2008-06-24 07:10:51 +0000924 case X86::MOV64r0: {
925 if (!isSafeToClobberEFLAGS(MBB, I)) {
926 unsigned Opc = 0;
927 switch (Orig->getOpcode()) {
928 default: break;
929 case X86::MOV8r0: Opc = X86::MOV8ri; break;
930 case X86::MOV16r0: Opc = X86::MOV16ri; break;
931 case X86::MOV32r0: Opc = X86::MOV32ri; break;
932 case X86::MOV64r0: Opc = X86::MOV64ri32; break;
933 }
934 BuildMI(MBB, I, get(Opc), DestReg).addImm(0);
935 Emitted = true;
936 }
Evan Cheng7d73efc2008-03-31 20:40:39 +0000937 break;
Evan Chengc564ded2008-06-24 07:10:51 +0000938 }
939 }
940
941 if (!Emitted) {
Dan Gohman221a4372008-07-07 23:14:23 +0000942 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
Evan Cheng7d73efc2008-03-31 20:40:39 +0000943 MI->getOperand(0).setReg(DestReg);
944 MBB.insert(I, MI);
Evan Cheng7d73efc2008-03-31 20:40:39 +0000945 }
Evan Cheng1c32d2d2008-04-16 23:44:44 +0000946
947 if (ChangeSubIdx) {
948 MachineInstr *NewMI = prior(I);
949 NewMI->getOperand(0).setSubReg(SubIdx);
950 }
Evan Cheng7d73efc2008-03-31 20:40:39 +0000951}
952
Chris Lattnerea3a1812008-01-10 23:08:24 +0000953/// isInvariantLoad - Return true if the specified instruction (which is marked
954/// mayLoad) is loading from a location whose value is invariant across the
955/// function. For example, loading a value from the constant pool or from
956/// from the argument area of a function if it does not change. This should
957/// only return true of *all* loads the instruction does are invariant (if it
958/// does multiple loads).
Dan Gohman90feee22008-11-18 19:49:32 +0000959bool X86InstrInfo::isInvariantLoad(const MachineInstr *MI) const {
Chris Lattner0875b572008-01-12 00:35:08 +0000960 // This code cares about loads from three cases: constant pool entries,
961 // invariant argument slots, and global stubs. In order to handle these cases
962 // for all of the myriad of X86 instructions, we just scan for a CP/FI/GV
Chris Lattner828fe302008-01-12 00:53:16 +0000963 // operand and base our analysis on it. This is safe because the address of
Chris Lattner0875b572008-01-12 00:35:08 +0000964 // none of these three cases is ever used as anything other than a load base
965 // and X86 doesn't have any instructions that load from multiple places.
966
967 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
968 const MachineOperand &MO = MI->getOperand(i);
Chris Lattnerea3a1812008-01-10 23:08:24 +0000969 // Loads from constant pools are trivially invariant.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000970 if (MO.isCPI())
Chris Lattner00e46fa2008-01-05 05:28:30 +0000971 return true;
Evan Chenge9caab52008-03-31 07:54:19 +0000972
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000973 if (MO.isGlobal())
Evan Chenge9caab52008-03-31 07:54:19 +0000974 return isGVStub(MO.getGlobal(), TM);
Chris Lattner0875b572008-01-12 00:35:08 +0000975
976 // If this is a load from an invariant stack slot, the load is a constant.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000977 if (MO.isFI()) {
Chris Lattner0875b572008-01-12 00:35:08 +0000978 const MachineFrameInfo &MFI =
979 *MI->getParent()->getParent()->getFrameInfo();
980 int Idx = MO.getIndex();
Chris Lattner41aed732008-01-10 04:16:31 +0000981 return MFI.isFixedObjectIndex(Idx) && MFI.isImmutableObjectIndex(Idx);
982 }
Bill Wendling57e31d62007-12-17 23:07:56 +0000983 }
Chris Lattner0875b572008-01-12 00:35:08 +0000984
Chris Lattnerea3a1812008-01-10 23:08:24 +0000985 // All other instances of these instructions are presumed to have other
986 // issues.
Chris Lattnereb0f16f2008-01-05 05:26:26 +0000987 return false;
Bill Wendling57e31d62007-12-17 23:07:56 +0000988}
989
Evan Chengfa1a4952007-10-05 08:04:01 +0000990/// hasLiveCondCodeDef - True if MI has a condition code def, e.g. EFLAGS, that
991/// is not marked dead.
992static bool hasLiveCondCodeDef(MachineInstr *MI) {
Evan Chengfa1a4952007-10-05 08:04:01 +0000993 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
994 MachineOperand &MO = MI->getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000995 if (MO.isReg() && MO.isDef() &&
Evan Chengfa1a4952007-10-05 08:04:01 +0000996 MO.getReg() == X86::EFLAGS && !MO.isDead()) {
997 return true;
998 }
999 }
1000 return false;
1001}
1002
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001003/// convertToThreeAddress - This method must be implemented by targets that
1004/// set the M_CONVERTIBLE_TO_3_ADDR flag. When this flag is set, the target
1005/// may be able to convert a two-address instruction into a true
1006/// three-address instruction on demand. This allows the X86 target (for
1007/// example) to convert ADD and SHL instructions into LEA instructions if they
1008/// would require register copies due to two-addressness.
1009///
1010/// This method returns a null pointer if the transformation cannot be
1011/// performed, otherwise it returns the new instruction.
1012///
1013MachineInstr *
1014X86InstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
1015 MachineBasicBlock::iterator &MBBI,
Owen Andersonc6959722008-07-02 23:41:07 +00001016 LiveVariables *LV) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001017 MachineInstr *MI = MBBI;
Dan Gohman221a4372008-07-07 23:14:23 +00001018 MachineFunction &MF = *MI->getParent()->getParent();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001019 // All instructions input are two-addr instructions. Get the known operands.
1020 unsigned Dest = MI->getOperand(0).getReg();
1021 unsigned Src = MI->getOperand(1).getReg();
Evan Chenge52c1912008-07-03 09:09:37 +00001022 bool isDead = MI->getOperand(0).isDead();
1023 bool isKill = MI->getOperand(1).isKill();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001024
1025 MachineInstr *NewMI = NULL;
1026 // FIXME: 16-bit LEA's are really slow on Athlons, but not bad on P4's. When
1027 // we have better subtarget support, enable the 16-bit LEA generation here.
1028 bool DisableLEA16 = true;
1029
Evan Cheng6b96ed32007-10-05 20:34:26 +00001030 unsigned MIOpc = MI->getOpcode();
1031 switch (MIOpc) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001032 case X86::SHUFPSrri: {
1033 assert(MI->getNumOperands() == 4 && "Unknown shufps instruction!");
1034 if (!TM.getSubtarget<X86Subtarget>().hasSSE2()) return 0;
1035
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001036 unsigned B = MI->getOperand(1).getReg();
1037 unsigned C = MI->getOperand(2).getReg();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001038 if (B != C) return 0;
Evan Chenge52c1912008-07-03 09:09:37 +00001039 unsigned A = MI->getOperand(0).getReg();
1040 unsigned M = MI->getOperand(3).getImm();
Dan Gohman221a4372008-07-07 23:14:23 +00001041 NewMI = BuildMI(MF, get(X86::PSHUFDri)).addReg(A, true, false, false, isDead)
Evan Chenge52c1912008-07-03 09:09:37 +00001042 .addReg(B, false, false, isKill).addImm(M);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001043 break;
1044 }
1045 case X86::SHL64ri: {
Evan Cheng55687072007-09-14 21:48:26 +00001046 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001047 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1048 // the flags produced by a shift yet, so this is safe.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001049 unsigned ShAmt = MI->getOperand(2).getImm();
1050 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Chenge52c1912008-07-03 09:09:37 +00001051
Dan Gohman221a4372008-07-07 23:14:23 +00001052 NewMI = BuildMI(MF, get(X86::LEA64r)).addReg(Dest, true, false, false, isDead)
Evan Chenge52c1912008-07-03 09:09:37 +00001053 .addReg(0).addImm(1 << ShAmt).addReg(Src, false, false, isKill).addImm(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001054 break;
1055 }
1056 case X86::SHL32ri: {
Evan Cheng55687072007-09-14 21:48:26 +00001057 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001058 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1059 // the flags produced by a shift yet, so this is safe.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001060 unsigned ShAmt = MI->getOperand(2).getImm();
1061 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Chenge52c1912008-07-03 09:09:37 +00001062
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001063 unsigned Opc = TM.getSubtarget<X86Subtarget>().is64Bit() ?
1064 X86::LEA64_32r : X86::LEA32r;
Dan Gohman221a4372008-07-07 23:14:23 +00001065 NewMI = BuildMI(MF, get(Opc)).addReg(Dest, true, false, false, isDead)
Evan Chenge52c1912008-07-03 09:09:37 +00001066 .addReg(0).addImm(1 << ShAmt)
1067 .addReg(Src, false, false, isKill).addImm(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001068 break;
1069 }
1070 case X86::SHL16ri: {
Evan Cheng55687072007-09-14 21:48:26 +00001071 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Evan Cheng0b1e8712007-09-06 00:14:41 +00001072 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1073 // the flags produced by a shift yet, so this is safe.
Evan Cheng0b1e8712007-09-06 00:14:41 +00001074 unsigned ShAmt = MI->getOperand(2).getImm();
1075 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Chenge52c1912008-07-03 09:09:37 +00001076
Christopher Lamb380c6272007-08-10 21:18:25 +00001077 if (DisableLEA16) {
1078 // If 16-bit LEA is disabled, use 32-bit LEA via subregisters.
Chris Lattner1b989192007-12-31 04:13:23 +00001079 MachineRegisterInfo &RegInfo = MFI->getParent()->getRegInfo();
Evan Cheng0b1e8712007-09-06 00:14:41 +00001080 unsigned Opc = TM.getSubtarget<X86Subtarget>().is64Bit()
1081 ? X86::LEA64_32r : X86::LEA32r;
Chris Lattner1b989192007-12-31 04:13:23 +00001082 unsigned leaInReg = RegInfo.createVirtualRegister(&X86::GR32RegClass);
1083 unsigned leaOutReg = RegInfo.createVirtualRegister(&X86::GR32RegClass);
Evan Chengbd97af02008-03-10 19:31:26 +00001084
Christopher Lamb8d226a22008-03-11 10:27:36 +00001085 // Build and insert into an implicit UNDEF value. This is OK because
1086 // well be shifting and then extracting the lower 16-bits.
Dan Gohman221a4372008-07-07 23:14:23 +00001087 BuildMI(*MFI, MBBI, get(X86::IMPLICIT_DEF), leaInReg);
1088 MachineInstr *InsMI = BuildMI(*MFI, MBBI, get(X86::INSERT_SUBREG),leaInReg)
Evan Chenge52c1912008-07-03 09:09:37 +00001089 .addReg(leaInReg).addReg(Src, false, false, isKill)
1090 .addImm(X86::SUBREG_16BIT);
Christopher Lamb76d72da2008-03-16 03:12:01 +00001091
Dan Gohman221a4372008-07-07 23:14:23 +00001092 NewMI = BuildMI(*MFI, MBBI, get(Opc), leaOutReg).addReg(0).addImm(1 << ShAmt)
Evan Chenge52c1912008-07-03 09:09:37 +00001093 .addReg(leaInReg, false, false, true).addImm(0);
Christopher Lamb380c6272007-08-10 21:18:25 +00001094
Dan Gohman221a4372008-07-07 23:14:23 +00001095 MachineInstr *ExtMI = BuildMI(*MFI, MBBI, get(X86::EXTRACT_SUBREG))
Evan Chenge52c1912008-07-03 09:09:37 +00001096 .addReg(Dest, true, false, false, isDead)
1097 .addReg(leaOutReg, false, false, true).addImm(X86::SUBREG_16BIT);
Owen Andersonc6959722008-07-02 23:41:07 +00001098 if (LV) {
Evan Chenge52c1912008-07-03 09:09:37 +00001099 // Update live variables
1100 LV->getVarInfo(leaInReg).Kills.push_back(NewMI);
1101 LV->getVarInfo(leaOutReg).Kills.push_back(ExtMI);
1102 if (isKill)
1103 LV->replaceKillInstruction(Src, MI, InsMI);
1104 if (isDead)
1105 LV->replaceKillInstruction(Dest, MI, ExtMI);
Owen Andersonc6959722008-07-02 23:41:07 +00001106 }
Evan Chenge52c1912008-07-03 09:09:37 +00001107 return ExtMI;
Christopher Lamb380c6272007-08-10 21:18:25 +00001108 } else {
Dan Gohman221a4372008-07-07 23:14:23 +00001109 NewMI = BuildMI(MF, get(X86::LEA16r)).addReg(Dest, true, false, false, isDead)
Evan Chenge52c1912008-07-03 09:09:37 +00001110 .addReg(0).addImm(1 << ShAmt)
1111 .addReg(Src, false, false, isKill).addImm(0);
Christopher Lamb380c6272007-08-10 21:18:25 +00001112 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001113 break;
1114 }
Evan Cheng6b96ed32007-10-05 20:34:26 +00001115 default: {
1116 // The following opcodes also sets the condition code register(s). Only
1117 // convert them to equivalent lea if the condition code register def's
1118 // are dead!
1119 if (hasLiveCondCodeDef(MI))
1120 return 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001121
Evan Chenga28a9562007-10-09 07:14:53 +00001122 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Evan Cheng6b96ed32007-10-05 20:34:26 +00001123 switch (MIOpc) {
1124 default: return 0;
1125 case X86::INC64r:
Dan Gohman69782502009-01-06 23:34:46 +00001126 case X86::INC32r:
1127 case X86::INC64_32r: {
Evan Cheng6b96ed32007-10-05 20:34:26 +00001128 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
Evan Chenga28a9562007-10-09 07:14:53 +00001129 unsigned Opc = MIOpc == X86::INC64r ? X86::LEA64r
1130 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Dan Gohman221a4372008-07-07 23:14:23 +00001131 NewMI = addRegOffset(BuildMI(MF, get(Opc))
Evan Chenge52c1912008-07-03 09:09:37 +00001132 .addReg(Dest, true, false, false, isDead),
1133 Src, isKill, 1);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001134 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001135 }
Evan Cheng6b96ed32007-10-05 20:34:26 +00001136 case X86::INC16r:
1137 case X86::INC64_16r:
1138 if (DisableLEA16) return 0;
1139 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
Dan Gohman221a4372008-07-07 23:14:23 +00001140 NewMI = addRegOffset(BuildMI(MF, get(X86::LEA16r))
Evan Chenge52c1912008-07-03 09:09:37 +00001141 .addReg(Dest, true, false, false, isDead),
1142 Src, isKill, 1);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001143 break;
1144 case X86::DEC64r:
Dan Gohman69782502009-01-06 23:34:46 +00001145 case X86::DEC32r:
1146 case X86::DEC64_32r: {
Evan Cheng6b96ed32007-10-05 20:34:26 +00001147 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
Evan Chenga28a9562007-10-09 07:14:53 +00001148 unsigned Opc = MIOpc == X86::DEC64r ? X86::LEA64r
1149 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Dan Gohman221a4372008-07-07 23:14:23 +00001150 NewMI = addRegOffset(BuildMI(MF, get(Opc))
Evan Chenge52c1912008-07-03 09:09:37 +00001151 .addReg(Dest, true, false, false, isDead),
1152 Src, isKill, -1);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001153 break;
1154 }
1155 case X86::DEC16r:
1156 case X86::DEC64_16r:
1157 if (DisableLEA16) return 0;
1158 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
Dan Gohman221a4372008-07-07 23:14:23 +00001159 NewMI = addRegOffset(BuildMI(MF, get(X86::LEA16r))
Evan Chenge52c1912008-07-03 09:09:37 +00001160 .addReg(Dest, true, false, false, isDead),
1161 Src, isKill, -1);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001162 break;
1163 case X86::ADD64rr:
1164 case X86::ADD32rr: {
1165 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Chenga28a9562007-10-09 07:14:53 +00001166 unsigned Opc = MIOpc == X86::ADD64rr ? X86::LEA64r
1167 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Evan Chenge52c1912008-07-03 09:09:37 +00001168 unsigned Src2 = MI->getOperand(2).getReg();
1169 bool isKill2 = MI->getOperand(2).isKill();
Dan Gohman221a4372008-07-07 23:14:23 +00001170 NewMI = addRegReg(BuildMI(MF, get(Opc))
Evan Chenge52c1912008-07-03 09:09:37 +00001171 .addReg(Dest, true, false, false, isDead),
1172 Src, isKill, Src2, isKill2);
1173 if (LV && isKill2)
1174 LV->replaceKillInstruction(Src2, MI, NewMI);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001175 break;
1176 }
Evan Chenge52c1912008-07-03 09:09:37 +00001177 case X86::ADD16rr: {
Evan Cheng6b96ed32007-10-05 20:34:26 +00001178 if (DisableLEA16) return 0;
1179 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Chenge52c1912008-07-03 09:09:37 +00001180 unsigned Src2 = MI->getOperand(2).getReg();
1181 bool isKill2 = MI->getOperand(2).isKill();
Dan Gohman221a4372008-07-07 23:14:23 +00001182 NewMI = addRegReg(BuildMI(MF, get(X86::LEA16r))
Evan Chenge52c1912008-07-03 09:09:37 +00001183 .addReg(Dest, true, false, false, isDead),
1184 Src, isKill, Src2, isKill2);
1185 if (LV && isKill2)
1186 LV->replaceKillInstruction(Src2, MI, NewMI);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001187 break;
Evan Chenge52c1912008-07-03 09:09:37 +00001188 }
Evan Cheng6b96ed32007-10-05 20:34:26 +00001189 case X86::ADD64ri32:
1190 case X86::ADD64ri8:
1191 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00001192 if (MI->getOperand(2).isImm())
Dan Gohman221a4372008-07-07 23:14:23 +00001193 NewMI = addRegOffset(BuildMI(MF, get(X86::LEA64r))
Evan Chenge52c1912008-07-03 09:09:37 +00001194 .addReg(Dest, true, false, false, isDead),
1195 Src, isKill, MI->getOperand(2).getImm());
Evan Cheng6b96ed32007-10-05 20:34:26 +00001196 break;
1197 case X86::ADD32ri:
1198 case X86::ADD32ri8:
1199 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00001200 if (MI->getOperand(2).isImm()) {
Evan Chenga28a9562007-10-09 07:14:53 +00001201 unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
Dan Gohman221a4372008-07-07 23:14:23 +00001202 NewMI = addRegOffset(BuildMI(MF, get(Opc))
Evan Chenge52c1912008-07-03 09:09:37 +00001203 .addReg(Dest, true, false, false, isDead),
1204 Src, isKill, MI->getOperand(2).getImm());
Evan Chenga28a9562007-10-09 07:14:53 +00001205 }
Evan Cheng6b96ed32007-10-05 20:34:26 +00001206 break;
1207 case X86::ADD16ri:
1208 case X86::ADD16ri8:
1209 if (DisableLEA16) return 0;
1210 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00001211 if (MI->getOperand(2).isImm())
Dan Gohman221a4372008-07-07 23:14:23 +00001212 NewMI = addRegOffset(BuildMI(MF, get(X86::LEA16r))
Evan Chenge52c1912008-07-03 09:09:37 +00001213 .addReg(Dest, true, false, false, isDead),
1214 Src, isKill, MI->getOperand(2).getImm());
Evan Cheng6b96ed32007-10-05 20:34:26 +00001215 break;
1216 case X86::SHL16ri:
1217 if (DisableLEA16) return 0;
1218 case X86::SHL32ri:
1219 case X86::SHL64ri: {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00001220 assert(MI->getNumOperands() >= 3 && MI->getOperand(2).isImm() &&
Evan Cheng6b96ed32007-10-05 20:34:26 +00001221 "Unknown shl instruction!");
Chris Lattnera96056a2007-12-30 20:49:49 +00001222 unsigned ShAmt = MI->getOperand(2).getImm();
Evan Cheng6b96ed32007-10-05 20:34:26 +00001223 if (ShAmt == 1 || ShAmt == 2 || ShAmt == 3) {
1224 X86AddressMode AM;
1225 AM.Scale = 1 << ShAmt;
1226 AM.IndexReg = Src;
1227 unsigned Opc = MIOpc == X86::SHL64ri ? X86::LEA64r
Evan Chenga28a9562007-10-09 07:14:53 +00001228 : (MIOpc == X86::SHL32ri
1229 ? (is64Bit ? X86::LEA64_32r : X86::LEA32r) : X86::LEA16r);
Dan Gohman221a4372008-07-07 23:14:23 +00001230 NewMI = addFullAddress(BuildMI(MF, get(Opc))
Evan Chenge52c1912008-07-03 09:09:37 +00001231 .addReg(Dest, true, false, false, isDead), AM);
1232 if (isKill)
1233 NewMI->getOperand(3).setIsKill(true);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001234 }
1235 break;
1236 }
1237 }
1238 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001239 }
1240
Evan Chengc3cb24d2008-02-07 08:29:53 +00001241 if (!NewMI) return 0;
1242
Evan Chenge52c1912008-07-03 09:09:37 +00001243 if (LV) { // Update live variables
1244 if (isKill)
1245 LV->replaceKillInstruction(Src, MI, NewMI);
1246 if (isDead)
1247 LV->replaceKillInstruction(Dest, MI, NewMI);
1248 }
1249
Evan Cheng6b96ed32007-10-05 20:34:26 +00001250 MFI->insert(MBBI, NewMI); // Insert the new inst
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001251 return NewMI;
1252}
1253
1254/// commuteInstruction - We have a few instructions that must be hacked on to
1255/// commute them.
1256///
Evan Cheng5de1aaf2008-06-16 07:33:11 +00001257MachineInstr *
1258X86InstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001259 switch (MI->getOpcode()) {
1260 case X86::SHRD16rri8: // A = SHRD16rri8 B, C, I -> A = SHLD16rri8 C, B, (16-I)
1261 case X86::SHLD16rri8: // A = SHLD16rri8 B, C, I -> A = SHRD16rri8 C, B, (16-I)
1262 case X86::SHRD32rri8: // A = SHRD32rri8 B, C, I -> A = SHLD32rri8 C, B, (32-I)
Dan Gohman4d9fc4a2007-09-14 23:17:45 +00001263 case X86::SHLD32rri8: // A = SHLD32rri8 B, C, I -> A = SHRD32rri8 C, B, (32-I)
1264 case X86::SHRD64rri8: // A = SHRD64rri8 B, C, I -> A = SHLD64rri8 C, B, (64-I)
1265 case X86::SHLD64rri8:{// A = SHLD64rri8 B, C, I -> A = SHRD64rri8 C, B, (64-I)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001266 unsigned Opc;
1267 unsigned Size;
1268 switch (MI->getOpcode()) {
1269 default: assert(0 && "Unreachable!");
1270 case X86::SHRD16rri8: Size = 16; Opc = X86::SHLD16rri8; break;
1271 case X86::SHLD16rri8: Size = 16; Opc = X86::SHRD16rri8; break;
1272 case X86::SHRD32rri8: Size = 32; Opc = X86::SHLD32rri8; break;
1273 case X86::SHLD32rri8: Size = 32; Opc = X86::SHRD32rri8; break;
Dan Gohman4d9fc4a2007-09-14 23:17:45 +00001274 case X86::SHRD64rri8: Size = 64; Opc = X86::SHLD64rri8; break;
1275 case X86::SHLD64rri8: Size = 64; Opc = X86::SHRD64rri8; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001276 }
Chris Lattnera96056a2007-12-30 20:49:49 +00001277 unsigned Amt = MI->getOperand(3).getImm();
Dan Gohman921581d2008-10-17 01:23:35 +00001278 if (NewMI) {
1279 MachineFunction &MF = *MI->getParent()->getParent();
1280 MI = MF.CloneMachineInstr(MI);
1281 NewMI = false;
Evan Chengb554e532008-02-13 02:46:49 +00001282 }
Dan Gohman921581d2008-10-17 01:23:35 +00001283 MI->setDesc(get(Opc));
1284 MI->getOperand(3).setImm(Size-Amt);
1285 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001286 }
Evan Cheng926658c2007-10-05 23:13:21 +00001287 case X86::CMOVB16rr:
1288 case X86::CMOVB32rr:
1289 case X86::CMOVB64rr:
1290 case X86::CMOVAE16rr:
1291 case X86::CMOVAE32rr:
1292 case X86::CMOVAE64rr:
1293 case X86::CMOVE16rr:
1294 case X86::CMOVE32rr:
1295 case X86::CMOVE64rr:
1296 case X86::CMOVNE16rr:
1297 case X86::CMOVNE32rr:
1298 case X86::CMOVNE64rr:
1299 case X86::CMOVBE16rr:
1300 case X86::CMOVBE32rr:
1301 case X86::CMOVBE64rr:
1302 case X86::CMOVA16rr:
1303 case X86::CMOVA32rr:
1304 case X86::CMOVA64rr:
1305 case X86::CMOVL16rr:
1306 case X86::CMOVL32rr:
1307 case X86::CMOVL64rr:
1308 case X86::CMOVGE16rr:
1309 case X86::CMOVGE32rr:
1310 case X86::CMOVGE64rr:
1311 case X86::CMOVLE16rr:
1312 case X86::CMOVLE32rr:
1313 case X86::CMOVLE64rr:
1314 case X86::CMOVG16rr:
1315 case X86::CMOVG32rr:
1316 case X86::CMOVG64rr:
1317 case X86::CMOVS16rr:
1318 case X86::CMOVS32rr:
1319 case X86::CMOVS64rr:
1320 case X86::CMOVNS16rr:
1321 case X86::CMOVNS32rr:
1322 case X86::CMOVNS64rr:
1323 case X86::CMOVP16rr:
1324 case X86::CMOVP32rr:
1325 case X86::CMOVP64rr:
1326 case X86::CMOVNP16rr:
1327 case X86::CMOVNP32rr:
Dan Gohman12fd4d72009-01-07 00:35:10 +00001328 case X86::CMOVNP64rr:
1329 case X86::CMOVO16rr:
1330 case X86::CMOVO32rr:
1331 case X86::CMOVO64rr:
1332 case X86::CMOVNO16rr:
1333 case X86::CMOVNO32rr:
1334 case X86::CMOVNO64rr: {
Evan Cheng926658c2007-10-05 23:13:21 +00001335 unsigned Opc = 0;
1336 switch (MI->getOpcode()) {
1337 default: break;
1338 case X86::CMOVB16rr: Opc = X86::CMOVAE16rr; break;
1339 case X86::CMOVB32rr: Opc = X86::CMOVAE32rr; break;
1340 case X86::CMOVB64rr: Opc = X86::CMOVAE64rr; break;
1341 case X86::CMOVAE16rr: Opc = X86::CMOVB16rr; break;
1342 case X86::CMOVAE32rr: Opc = X86::CMOVB32rr; break;
1343 case X86::CMOVAE64rr: Opc = X86::CMOVB64rr; break;
1344 case X86::CMOVE16rr: Opc = X86::CMOVNE16rr; break;
1345 case X86::CMOVE32rr: Opc = X86::CMOVNE32rr; break;
1346 case X86::CMOVE64rr: Opc = X86::CMOVNE64rr; break;
1347 case X86::CMOVNE16rr: Opc = X86::CMOVE16rr; break;
1348 case X86::CMOVNE32rr: Opc = X86::CMOVE32rr; break;
1349 case X86::CMOVNE64rr: Opc = X86::CMOVE64rr; break;
1350 case X86::CMOVBE16rr: Opc = X86::CMOVA16rr; break;
1351 case X86::CMOVBE32rr: Opc = X86::CMOVA32rr; break;
1352 case X86::CMOVBE64rr: Opc = X86::CMOVA64rr; break;
1353 case X86::CMOVA16rr: Opc = X86::CMOVBE16rr; break;
1354 case X86::CMOVA32rr: Opc = X86::CMOVBE32rr; break;
1355 case X86::CMOVA64rr: Opc = X86::CMOVBE64rr; break;
1356 case X86::CMOVL16rr: Opc = X86::CMOVGE16rr; break;
1357 case X86::CMOVL32rr: Opc = X86::CMOVGE32rr; break;
1358 case X86::CMOVL64rr: Opc = X86::CMOVGE64rr; break;
1359 case X86::CMOVGE16rr: Opc = X86::CMOVL16rr; break;
1360 case X86::CMOVGE32rr: Opc = X86::CMOVL32rr; break;
1361 case X86::CMOVGE64rr: Opc = X86::CMOVL64rr; break;
1362 case X86::CMOVLE16rr: Opc = X86::CMOVG16rr; break;
1363 case X86::CMOVLE32rr: Opc = X86::CMOVG32rr; break;
1364 case X86::CMOVLE64rr: Opc = X86::CMOVG64rr; break;
1365 case X86::CMOVG16rr: Opc = X86::CMOVLE16rr; break;
1366 case X86::CMOVG32rr: Opc = X86::CMOVLE32rr; break;
1367 case X86::CMOVG64rr: Opc = X86::CMOVLE64rr; break;
1368 case X86::CMOVS16rr: Opc = X86::CMOVNS16rr; break;
1369 case X86::CMOVS32rr: Opc = X86::CMOVNS32rr; break;
1370 case X86::CMOVS64rr: Opc = X86::CMOVNS32rr; break;
1371 case X86::CMOVNS16rr: Opc = X86::CMOVS16rr; break;
1372 case X86::CMOVNS32rr: Opc = X86::CMOVS32rr; break;
1373 case X86::CMOVNS64rr: Opc = X86::CMOVS64rr; break;
1374 case X86::CMOVP16rr: Opc = X86::CMOVNP16rr; break;
1375 case X86::CMOVP32rr: Opc = X86::CMOVNP32rr; break;
1376 case X86::CMOVP64rr: Opc = X86::CMOVNP32rr; break;
1377 case X86::CMOVNP16rr: Opc = X86::CMOVP16rr; break;
1378 case X86::CMOVNP32rr: Opc = X86::CMOVP32rr; break;
1379 case X86::CMOVNP64rr: Opc = X86::CMOVP64rr; break;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001380 case X86::CMOVO16rr: Opc = X86::CMOVNO16rr; break;
1381 case X86::CMOVO32rr: Opc = X86::CMOVNO32rr; break;
1382 case X86::CMOVO64rr: Opc = X86::CMOVNO32rr; break;
1383 case X86::CMOVNO16rr: Opc = X86::CMOVO16rr; break;
1384 case X86::CMOVNO32rr: Opc = X86::CMOVO32rr; break;
1385 case X86::CMOVNO64rr: Opc = X86::CMOVO64rr; break;
Evan Cheng926658c2007-10-05 23:13:21 +00001386 }
Dan Gohman921581d2008-10-17 01:23:35 +00001387 if (NewMI) {
1388 MachineFunction &MF = *MI->getParent()->getParent();
1389 MI = MF.CloneMachineInstr(MI);
1390 NewMI = false;
1391 }
Chris Lattner86bb02f2008-01-11 18:10:50 +00001392 MI->setDesc(get(Opc));
Evan Cheng926658c2007-10-05 23:13:21 +00001393 // Fallthrough intended.
1394 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001395 default:
Evan Cheng5de1aaf2008-06-16 07:33:11 +00001396 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001397 }
1398}
1399
1400static X86::CondCode GetCondFromBranchOpc(unsigned BrOpc) {
1401 switch (BrOpc) {
1402 default: return X86::COND_INVALID;
1403 case X86::JE: return X86::COND_E;
1404 case X86::JNE: return X86::COND_NE;
1405 case X86::JL: return X86::COND_L;
1406 case X86::JLE: return X86::COND_LE;
1407 case X86::JG: return X86::COND_G;
1408 case X86::JGE: return X86::COND_GE;
1409 case X86::JB: return X86::COND_B;
1410 case X86::JBE: return X86::COND_BE;
1411 case X86::JA: return X86::COND_A;
1412 case X86::JAE: return X86::COND_AE;
1413 case X86::JS: return X86::COND_S;
1414 case X86::JNS: return X86::COND_NS;
1415 case X86::JP: return X86::COND_P;
1416 case X86::JNP: return X86::COND_NP;
1417 case X86::JO: return X86::COND_O;
1418 case X86::JNO: return X86::COND_NO;
1419 }
1420}
1421
1422unsigned X86::GetCondBranchFromCond(X86::CondCode CC) {
1423 switch (CC) {
1424 default: assert(0 && "Illegal condition code!");
Evan Cheng621216e2007-09-29 00:00:36 +00001425 case X86::COND_E: return X86::JE;
1426 case X86::COND_NE: return X86::JNE;
1427 case X86::COND_L: return X86::JL;
1428 case X86::COND_LE: return X86::JLE;
1429 case X86::COND_G: return X86::JG;
1430 case X86::COND_GE: return X86::JGE;
1431 case X86::COND_B: return X86::JB;
1432 case X86::COND_BE: return X86::JBE;
1433 case X86::COND_A: return X86::JA;
1434 case X86::COND_AE: return X86::JAE;
1435 case X86::COND_S: return X86::JS;
1436 case X86::COND_NS: return X86::JNS;
1437 case X86::COND_P: return X86::JP;
1438 case X86::COND_NP: return X86::JNP;
1439 case X86::COND_O: return X86::JO;
1440 case X86::COND_NO: return X86::JNO;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001441 }
1442}
1443
1444/// GetOppositeBranchCondition - Return the inverse of the specified condition,
1445/// e.g. turning COND_E to COND_NE.
1446X86::CondCode X86::GetOppositeBranchCondition(X86::CondCode CC) {
1447 switch (CC) {
1448 default: assert(0 && "Illegal condition code!");
1449 case X86::COND_E: return X86::COND_NE;
1450 case X86::COND_NE: return X86::COND_E;
1451 case X86::COND_L: return X86::COND_GE;
1452 case X86::COND_LE: return X86::COND_G;
1453 case X86::COND_G: return X86::COND_LE;
1454 case X86::COND_GE: return X86::COND_L;
1455 case X86::COND_B: return X86::COND_AE;
1456 case X86::COND_BE: return X86::COND_A;
1457 case X86::COND_A: return X86::COND_BE;
1458 case X86::COND_AE: return X86::COND_B;
1459 case X86::COND_S: return X86::COND_NS;
1460 case X86::COND_NS: return X86::COND_S;
1461 case X86::COND_P: return X86::COND_NP;
1462 case X86::COND_NP: return X86::COND_P;
1463 case X86::COND_O: return X86::COND_NO;
1464 case X86::COND_NO: return X86::COND_O;
1465 }
1466}
1467
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001468bool X86InstrInfo::isUnpredicatedTerminator(const MachineInstr *MI) const {
Chris Lattner5b930372008-01-07 07:27:27 +00001469 const TargetInstrDesc &TID = MI->getDesc();
1470 if (!TID.isTerminator()) return false;
Chris Lattner62327602008-01-07 01:56:04 +00001471
1472 // Conditional branch is a special case.
Chris Lattner5b930372008-01-07 07:27:27 +00001473 if (TID.isBranch() && !TID.isBarrier())
Chris Lattner62327602008-01-07 01:56:04 +00001474 return true;
Chris Lattner5b930372008-01-07 07:27:27 +00001475 if (!TID.isPredicable())
Chris Lattner62327602008-01-07 01:56:04 +00001476 return true;
1477 return !isPredicated(MI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001478}
1479
Evan Cheng12515792007-07-26 17:32:14 +00001480// For purposes of branch analysis do not count FP_REG_KILL as a terminator.
1481static bool isBrAnalysisUnpredicatedTerminator(const MachineInstr *MI,
1482 const X86InstrInfo &TII) {
1483 if (MI->getOpcode() == X86::FP_REG_KILL)
1484 return false;
1485 return TII.isUnpredicatedTerminator(MI);
1486}
1487
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001488bool X86InstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
1489 MachineBasicBlock *&TBB,
1490 MachineBasicBlock *&FBB,
Evan Chengeac31642009-02-09 07:14:22 +00001491 SmallVectorImpl<MachineOperand> &Cond,
1492 bool AllowModify) const {
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001493 // Start from the bottom of the block and work up, examining the
1494 // terminator instructions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001495 MachineBasicBlock::iterator I = MBB.end();
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001496 while (I != MBB.begin()) {
1497 --I;
1498 // Working from the bottom, when we see a non-terminator
1499 // instruction, we're done.
1500 if (!isBrAnalysisUnpredicatedTerminator(I, *this))
1501 break;
1502 // A terminator that isn't a branch can't easily be handled
1503 // by this analysis.
1504 if (!I->getDesc().isBranch())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001505 return true;
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001506 // Handle unconditional branches.
1507 if (I->getOpcode() == X86::JMP) {
Evan Chengeac31642009-02-09 07:14:22 +00001508 if (!AllowModify) {
1509 TBB = I->getOperand(0).getMBB();
1510 return false;
1511 }
1512
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001513 // If the block has any instructions after a JMP, delete them.
1514 while (next(I) != MBB.end())
1515 next(I)->eraseFromParent();
1516 Cond.clear();
1517 FBB = 0;
1518 // Delete the JMP if it's equivalent to a fall-through.
1519 if (MBB.isLayoutSuccessor(I->getOperand(0).getMBB())) {
1520 TBB = 0;
1521 I->eraseFromParent();
1522 I = MBB.end();
1523 continue;
1524 }
1525 // TBB is used to indicate the unconditinal destination.
1526 TBB = I->getOperand(0).getMBB();
1527 continue;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001528 }
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001529 // Handle conditional branches.
1530 X86::CondCode BranchCode = GetCondFromBranchOpc(I->getOpcode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001531 if (BranchCode == X86::COND_INVALID)
1532 return true; // Can't handle indirect branch.
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001533 // Working from the bottom, handle the first conditional branch.
1534 if (Cond.empty()) {
1535 FBB = TBB;
1536 TBB = I->getOperand(0).getMBB();
1537 Cond.push_back(MachineOperand::CreateImm(BranchCode));
1538 continue;
1539 }
1540 // Handle subsequent conditional branches. Only handle the case
1541 // where all conditional branches branch to the same destination
1542 // and their condition opcodes fit one of the special
1543 // multi-branch idioms.
1544 assert(Cond.size() == 1);
1545 assert(TBB);
1546 // Only handle the case where all conditional branches branch to
1547 // the same destination.
1548 if (TBB != I->getOperand(0).getMBB())
1549 return true;
1550 X86::CondCode OldBranchCode = (X86::CondCode)Cond[0].getImm();
1551 // If the conditions are the same, we can leave them alone.
1552 if (OldBranchCode == BranchCode)
1553 continue;
1554 // If they differ, see if they fit one of the known patterns.
1555 // Theoretically we could handle more patterns here, but
1556 // we shouldn't expect to see them if instruction selection
1557 // has done a reasonable job.
1558 if ((OldBranchCode == X86::COND_NP &&
1559 BranchCode == X86::COND_E) ||
1560 (OldBranchCode == X86::COND_E &&
1561 BranchCode == X86::COND_NP))
1562 BranchCode = X86::COND_NP_OR_E;
1563 else if ((OldBranchCode == X86::COND_P &&
1564 BranchCode == X86::COND_NE) ||
1565 (OldBranchCode == X86::COND_NE &&
1566 BranchCode == X86::COND_P))
1567 BranchCode = X86::COND_NE_OR_P;
1568 else
1569 return true;
1570 // Update the MachineOperand.
1571 Cond[0].setImm(BranchCode);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001572 }
1573
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001574 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001575}
1576
1577unsigned X86InstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
1578 MachineBasicBlock::iterator I = MBB.end();
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001579 unsigned Count = 0;
1580
1581 while (I != MBB.begin()) {
1582 --I;
1583 if (I->getOpcode() != X86::JMP &&
1584 GetCondFromBranchOpc(I->getOpcode()) == X86::COND_INVALID)
1585 break;
1586 // Remove the branch.
1587 I->eraseFromParent();
1588 I = MBB.end();
1589 ++Count;
1590 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001591
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001592 return Count;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001593}
1594
Owen Anderson81875432008-01-01 21:11:32 +00001595static const MachineInstrBuilder &X86InstrAddOperand(MachineInstrBuilder &MIB,
Dan Gohman46b948e2008-10-16 01:49:15 +00001596 const MachineOperand &MO) {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00001597 if (MO.isReg())
Owen Anderson81875432008-01-01 21:11:32 +00001598 MIB = MIB.addReg(MO.getReg(), MO.isDef(), MO.isImplicit(),
Evan Chenge52c1912008-07-03 09:09:37 +00001599 MO.isKill(), MO.isDead(), MO.getSubReg());
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00001600 else if (MO.isImm())
Owen Anderson81875432008-01-01 21:11:32 +00001601 MIB = MIB.addImm(MO.getImm());
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00001602 else if (MO.isFI())
Owen Anderson81875432008-01-01 21:11:32 +00001603 MIB = MIB.addFrameIndex(MO.getIndex());
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00001604 else if (MO.isGlobal())
Owen Anderson81875432008-01-01 21:11:32 +00001605 MIB = MIB.addGlobalAddress(MO.getGlobal(), MO.getOffset());
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00001606 else if (MO.isCPI())
Owen Anderson81875432008-01-01 21:11:32 +00001607 MIB = MIB.addConstantPoolIndex(MO.getIndex(), MO.getOffset());
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00001608 else if (MO.isJTI())
Owen Anderson81875432008-01-01 21:11:32 +00001609 MIB = MIB.addJumpTableIndex(MO.getIndex());
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00001610 else if (MO.isSymbol())
Owen Anderson81875432008-01-01 21:11:32 +00001611 MIB = MIB.addExternalSymbol(MO.getSymbolName());
1612 else
1613 assert(0 && "Unknown operand for X86InstrAddOperand!");
1614
1615 return MIB;
1616}
1617
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001618unsigned
1619X86InstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
1620 MachineBasicBlock *FBB,
Owen Andersond131b5b2008-08-14 22:49:33 +00001621 const SmallVectorImpl<MachineOperand> &Cond) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001622 // Shouldn't be a fall through.
1623 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
1624 assert((Cond.size() == 1 || Cond.size() == 0) &&
1625 "X86 branch conditions have one component!");
1626
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001627 if (Cond.empty()) {
1628 // Unconditional branch?
1629 assert(!FBB && "Unconditional branch with multiple successors!");
1630 BuildMI(&MBB, get(X86::JMP)).addMBB(TBB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001631 return 1;
1632 }
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001633
1634 // Conditional branch.
1635 unsigned Count = 0;
1636 X86::CondCode CC = (X86::CondCode)Cond[0].getImm();
1637 switch (CC) {
1638 case X86::COND_NP_OR_E:
1639 // Synthesize NP_OR_E with two branches.
1640 BuildMI(&MBB, get(X86::JNP)).addMBB(TBB);
1641 ++Count;
1642 BuildMI(&MBB, get(X86::JE)).addMBB(TBB);
1643 ++Count;
1644 break;
1645 case X86::COND_NE_OR_P:
1646 // Synthesize NE_OR_P with two branches.
1647 BuildMI(&MBB, get(X86::JNE)).addMBB(TBB);
1648 ++Count;
1649 BuildMI(&MBB, get(X86::JP)).addMBB(TBB);
1650 ++Count;
1651 break;
1652 default: {
1653 unsigned Opc = GetCondBranchFromCond(CC);
1654 BuildMI(&MBB, get(Opc)).addMBB(TBB);
1655 ++Count;
1656 }
1657 }
1658 if (FBB) {
1659 // Two-way Conditional branch. Insert the second branch.
1660 BuildMI(&MBB, get(X86::JMP)).addMBB(FBB);
1661 ++Count;
1662 }
1663 return Count;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001664}
1665
Owen Anderson9fa72d92008-08-26 18:03:31 +00001666bool X86InstrInfo::copyRegToReg(MachineBasicBlock &MBB,
Chris Lattner8869eeb2008-03-09 08:46:19 +00001667 MachineBasicBlock::iterator MI,
1668 unsigned DestReg, unsigned SrcReg,
1669 const TargetRegisterClass *DestRC,
1670 const TargetRegisterClass *SrcRC) const {
Chris Lattner59707122008-03-09 07:58:04 +00001671 if (DestRC == SrcRC) {
1672 unsigned Opc;
1673 if (DestRC == &X86::GR64RegClass) {
1674 Opc = X86::MOV64rr;
1675 } else if (DestRC == &X86::GR32RegClass) {
1676 Opc = X86::MOV32rr;
1677 } else if (DestRC == &X86::GR16RegClass) {
1678 Opc = X86::MOV16rr;
1679 } else if (DestRC == &X86::GR8RegClass) {
1680 Opc = X86::MOV8rr;
1681 } else if (DestRC == &X86::GR32_RegClass) {
1682 Opc = X86::MOV32_rr;
1683 } else if (DestRC == &X86::GR16_RegClass) {
1684 Opc = X86::MOV16_rr;
1685 } else if (DestRC == &X86::RFP32RegClass) {
1686 Opc = X86::MOV_Fp3232;
1687 } else if (DestRC == &X86::RFP64RegClass || DestRC == &X86::RSTRegClass) {
1688 Opc = X86::MOV_Fp6464;
1689 } else if (DestRC == &X86::RFP80RegClass) {
1690 Opc = X86::MOV_Fp8080;
1691 } else if (DestRC == &X86::FR32RegClass) {
1692 Opc = X86::FsMOVAPSrr;
1693 } else if (DestRC == &X86::FR64RegClass) {
1694 Opc = X86::FsMOVAPDrr;
1695 } else if (DestRC == &X86::VR128RegClass) {
1696 Opc = X86::MOVAPSrr;
1697 } else if (DestRC == &X86::VR64RegClass) {
1698 Opc = X86::MMX_MOVQ64rr;
1699 } else {
Owen Anderson9fa72d92008-08-26 18:03:31 +00001700 return false;
Owen Anderson8f2c8932007-12-31 06:32:00 +00001701 }
Chris Lattner59707122008-03-09 07:58:04 +00001702 BuildMI(MBB, MI, get(Opc), DestReg).addReg(SrcReg);
Owen Anderson9fa72d92008-08-26 18:03:31 +00001703 return true;
Owen Anderson8f2c8932007-12-31 06:32:00 +00001704 }
Chris Lattner59707122008-03-09 07:58:04 +00001705
1706 // Moving EFLAGS to / from another register requires a push and a pop.
1707 if (SrcRC == &X86::CCRRegClass) {
Owen Andersonabe5c892008-08-26 18:50:40 +00001708 if (SrcReg != X86::EFLAGS)
1709 return false;
Chris Lattner59707122008-03-09 07:58:04 +00001710 if (DestRC == &X86::GR64RegClass) {
1711 BuildMI(MBB, MI, get(X86::PUSHFQ));
1712 BuildMI(MBB, MI, get(X86::POP64r), DestReg);
Owen Anderson9fa72d92008-08-26 18:03:31 +00001713 return true;
Chris Lattner59707122008-03-09 07:58:04 +00001714 } else if (DestRC == &X86::GR32RegClass) {
1715 BuildMI(MBB, MI, get(X86::PUSHFD));
1716 BuildMI(MBB, MI, get(X86::POP32r), DestReg);
Owen Anderson9fa72d92008-08-26 18:03:31 +00001717 return true;
Chris Lattner59707122008-03-09 07:58:04 +00001718 }
1719 } else if (DestRC == &X86::CCRRegClass) {
Owen Andersonabe5c892008-08-26 18:50:40 +00001720 if (DestReg != X86::EFLAGS)
1721 return false;
Chris Lattner59707122008-03-09 07:58:04 +00001722 if (SrcRC == &X86::GR64RegClass) {
1723 BuildMI(MBB, MI, get(X86::PUSH64r)).addReg(SrcReg);
1724 BuildMI(MBB, MI, get(X86::POPFQ));
Owen Anderson9fa72d92008-08-26 18:03:31 +00001725 return true;
Chris Lattner59707122008-03-09 07:58:04 +00001726 } else if (SrcRC == &X86::GR32RegClass) {
1727 BuildMI(MBB, MI, get(X86::PUSH32r)).addReg(SrcReg);
1728 BuildMI(MBB, MI, get(X86::POPFD));
Owen Anderson9fa72d92008-08-26 18:03:31 +00001729 return true;
Chris Lattner59707122008-03-09 07:58:04 +00001730 }
Owen Anderson8f2c8932007-12-31 06:32:00 +00001731 }
Chris Lattner8869eeb2008-03-09 08:46:19 +00001732
Chris Lattner0d128722008-03-09 09:15:31 +00001733 // Moving from ST(0) turns into FpGET_ST0_32 etc.
Chris Lattner8869eeb2008-03-09 08:46:19 +00001734 if (SrcRC == &X86::RSTRegClass) {
Chris Lattner60d14d82008-03-21 06:38:26 +00001735 // Copying from ST(0)/ST(1).
Owen Anderson9fa72d92008-08-26 18:03:31 +00001736 if (SrcReg != X86::ST0 && SrcReg != X86::ST1)
1737 // Can only copy from ST(0)/ST(1) right now
1738 return false;
Chris Lattner60d14d82008-03-21 06:38:26 +00001739 bool isST0 = SrcReg == X86::ST0;
Chris Lattner8869eeb2008-03-09 08:46:19 +00001740 unsigned Opc;
1741 if (DestRC == &X86::RFP32RegClass)
Chris Lattner60d14d82008-03-21 06:38:26 +00001742 Opc = isST0 ? X86::FpGET_ST0_32 : X86::FpGET_ST1_32;
Chris Lattner8869eeb2008-03-09 08:46:19 +00001743 else if (DestRC == &X86::RFP64RegClass)
Chris Lattner60d14d82008-03-21 06:38:26 +00001744 Opc = isST0 ? X86::FpGET_ST0_64 : X86::FpGET_ST1_64;
Chris Lattner8869eeb2008-03-09 08:46:19 +00001745 else {
Owen Andersonabe5c892008-08-26 18:50:40 +00001746 if (DestRC != &X86::RFP80RegClass)
1747 return false;
Chris Lattner60d14d82008-03-21 06:38:26 +00001748 Opc = isST0 ? X86::FpGET_ST0_80 : X86::FpGET_ST1_80;
Chris Lattner8869eeb2008-03-09 08:46:19 +00001749 }
1750 BuildMI(MBB, MI, get(Opc), DestReg);
Owen Anderson9fa72d92008-08-26 18:03:31 +00001751 return true;
Chris Lattner8869eeb2008-03-09 08:46:19 +00001752 }
Chris Lattner0d128722008-03-09 09:15:31 +00001753
1754 // Moving to ST(0) turns into FpSET_ST0_32 etc.
1755 if (DestRC == &X86::RSTRegClass) {
Evan Cheng307a72e2009-02-09 23:32:07 +00001756 // Copying to ST(0) / ST(1).
1757 if (DestReg != X86::ST0 && DestReg != X86::ST1)
Owen Anderson9fa72d92008-08-26 18:03:31 +00001758 // Can only copy to TOS right now
1759 return false;
Evan Cheng307a72e2009-02-09 23:32:07 +00001760 bool isST0 = DestReg == X86::ST0;
Chris Lattner0d128722008-03-09 09:15:31 +00001761 unsigned Opc;
1762 if (SrcRC == &X86::RFP32RegClass)
Evan Cheng307a72e2009-02-09 23:32:07 +00001763 Opc = isST0 ? X86::FpSET_ST0_32 : X86::FpSET_ST1_32;
Chris Lattner0d128722008-03-09 09:15:31 +00001764 else if (SrcRC == &X86::RFP64RegClass)
Evan Cheng307a72e2009-02-09 23:32:07 +00001765 Opc = isST0 ? X86::FpSET_ST0_64 : X86::FpSET_ST1_64;
Chris Lattner0d128722008-03-09 09:15:31 +00001766 else {
Owen Andersonabe5c892008-08-26 18:50:40 +00001767 if (SrcRC != &X86::RFP80RegClass)
1768 return false;
Evan Cheng307a72e2009-02-09 23:32:07 +00001769 Opc = isST0 ? X86::FpSET_ST0_80 : X86::FpSET_ST1_80;
Chris Lattner0d128722008-03-09 09:15:31 +00001770 }
1771 BuildMI(MBB, MI, get(Opc)).addReg(SrcReg);
Owen Anderson9fa72d92008-08-26 18:03:31 +00001772 return true;
Chris Lattner0d128722008-03-09 09:15:31 +00001773 }
Chris Lattner8869eeb2008-03-09 08:46:19 +00001774
Owen Anderson9fa72d92008-08-26 18:03:31 +00001775 // Not yet supported!
1776 return false;
Owen Anderson8f2c8932007-12-31 06:32:00 +00001777}
1778
Owen Anderson81875432008-01-01 21:11:32 +00001779static unsigned getStoreRegOpcode(const TargetRegisterClass *RC,
Anton Korobeynikov44cf57f2008-07-19 06:30:51 +00001780 bool isStackAligned) {
Owen Anderson81875432008-01-01 21:11:32 +00001781 unsigned Opc = 0;
1782 if (RC == &X86::GR64RegClass) {
1783 Opc = X86::MOV64mr;
1784 } else if (RC == &X86::GR32RegClass) {
1785 Opc = X86::MOV32mr;
1786 } else if (RC == &X86::GR16RegClass) {
1787 Opc = X86::MOV16mr;
1788 } else if (RC == &X86::GR8RegClass) {
1789 Opc = X86::MOV8mr;
1790 } else if (RC == &X86::GR32_RegClass) {
1791 Opc = X86::MOV32_mr;
1792 } else if (RC == &X86::GR16_RegClass) {
1793 Opc = X86::MOV16_mr;
1794 } else if (RC == &X86::RFP80RegClass) {
1795 Opc = X86::ST_FpP80m; // pops
1796 } else if (RC == &X86::RFP64RegClass) {
1797 Opc = X86::ST_Fp64m;
1798 } else if (RC == &X86::RFP32RegClass) {
1799 Opc = X86::ST_Fp32m;
1800 } else if (RC == &X86::FR32RegClass) {
1801 Opc = X86::MOVSSmr;
1802 } else if (RC == &X86::FR64RegClass) {
1803 Opc = X86::MOVSDmr;
1804 } else if (RC == &X86::VR128RegClass) {
Anton Korobeynikov44cf57f2008-07-19 06:30:51 +00001805 // If stack is realigned we can use aligned stores.
1806 Opc = isStackAligned ? X86::MOVAPSmr : X86::MOVUPSmr;
Owen Anderson81875432008-01-01 21:11:32 +00001807 } else if (RC == &X86::VR64RegClass) {
1808 Opc = X86::MMX_MOVQ64mr;
1809 } else {
1810 assert(0 && "Unknown regclass");
1811 abort();
1812 }
1813
1814 return Opc;
1815}
1816
1817void X86InstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
1818 MachineBasicBlock::iterator MI,
1819 unsigned SrcReg, bool isKill, int FrameIdx,
1820 const TargetRegisterClass *RC) const {
Anton Korobeynikov44cf57f2008-07-19 06:30:51 +00001821 const MachineFunction &MF = *MBB.getParent();
Evan Cheng47906a22008-07-21 06:34:17 +00001822 bool isAligned = (RI.getStackAlignment() >= 16) ||
1823 RI.needsStackRealignment(MF);
1824 unsigned Opc = getStoreRegOpcode(RC, isAligned);
Owen Anderson81875432008-01-01 21:11:32 +00001825 addFrameReference(BuildMI(MBB, MI, get(Opc)), FrameIdx)
1826 .addReg(SrcReg, false, false, isKill);
1827}
1828
1829void X86InstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
1830 bool isKill,
1831 SmallVectorImpl<MachineOperand> &Addr,
1832 const TargetRegisterClass *RC,
1833 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Evan Cheng47906a22008-07-21 06:34:17 +00001834 bool isAligned = (RI.getStackAlignment() >= 16) ||
1835 RI.needsStackRealignment(MF);
1836 unsigned Opc = getStoreRegOpcode(RC, isAligned);
Dan Gohman221a4372008-07-07 23:14:23 +00001837 MachineInstrBuilder MIB = BuildMI(MF, get(Opc));
Owen Anderson81875432008-01-01 21:11:32 +00001838 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
1839 MIB = X86InstrAddOperand(MIB, Addr[i]);
1840 MIB.addReg(SrcReg, false, false, isKill);
1841 NewMIs.push_back(MIB);
1842}
1843
1844static unsigned getLoadRegOpcode(const TargetRegisterClass *RC,
Anton Korobeynikov44cf57f2008-07-19 06:30:51 +00001845 bool isStackAligned) {
Owen Anderson81875432008-01-01 21:11:32 +00001846 unsigned Opc = 0;
1847 if (RC == &X86::GR64RegClass) {
1848 Opc = X86::MOV64rm;
1849 } else if (RC == &X86::GR32RegClass) {
1850 Opc = X86::MOV32rm;
1851 } else if (RC == &X86::GR16RegClass) {
1852 Opc = X86::MOV16rm;
1853 } else if (RC == &X86::GR8RegClass) {
1854 Opc = X86::MOV8rm;
1855 } else if (RC == &X86::GR32_RegClass) {
1856 Opc = X86::MOV32_rm;
1857 } else if (RC == &X86::GR16_RegClass) {
1858 Opc = X86::MOV16_rm;
1859 } else if (RC == &X86::RFP80RegClass) {
1860 Opc = X86::LD_Fp80m;
1861 } else if (RC == &X86::RFP64RegClass) {
1862 Opc = X86::LD_Fp64m;
1863 } else if (RC == &X86::RFP32RegClass) {
1864 Opc = X86::LD_Fp32m;
1865 } else if (RC == &X86::FR32RegClass) {
1866 Opc = X86::MOVSSrm;
1867 } else if (RC == &X86::FR64RegClass) {
1868 Opc = X86::MOVSDrm;
1869 } else if (RC == &X86::VR128RegClass) {
Anton Korobeynikov44cf57f2008-07-19 06:30:51 +00001870 // If stack is realigned we can use aligned loads.
1871 Opc = isStackAligned ? X86::MOVAPSrm : X86::MOVUPSrm;
Owen Anderson81875432008-01-01 21:11:32 +00001872 } else if (RC == &X86::VR64RegClass) {
1873 Opc = X86::MMX_MOVQ64rm;
1874 } else {
1875 assert(0 && "Unknown regclass");
1876 abort();
1877 }
1878
1879 return Opc;
1880}
1881
1882void X86InstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
Anton Korobeynikov44cf57f2008-07-19 06:30:51 +00001883 MachineBasicBlock::iterator MI,
1884 unsigned DestReg, int FrameIdx,
1885 const TargetRegisterClass *RC) const{
1886 const MachineFunction &MF = *MBB.getParent();
Evan Cheng47906a22008-07-21 06:34:17 +00001887 bool isAligned = (RI.getStackAlignment() >= 16) ||
1888 RI.needsStackRealignment(MF);
1889 unsigned Opc = getLoadRegOpcode(RC, isAligned);
Owen Anderson81875432008-01-01 21:11:32 +00001890 addFrameReference(BuildMI(MBB, MI, get(Opc), DestReg), FrameIdx);
1891}
1892
1893void X86InstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
Evan Chenge52c1912008-07-03 09:09:37 +00001894 SmallVectorImpl<MachineOperand> &Addr,
1895 const TargetRegisterClass *RC,
Owen Anderson81875432008-01-01 21:11:32 +00001896 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Evan Cheng47906a22008-07-21 06:34:17 +00001897 bool isAligned = (RI.getStackAlignment() >= 16) ||
1898 RI.needsStackRealignment(MF);
1899 unsigned Opc = getLoadRegOpcode(RC, isAligned);
Dan Gohman221a4372008-07-07 23:14:23 +00001900 MachineInstrBuilder MIB = BuildMI(MF, get(Opc), DestReg);
Owen Anderson81875432008-01-01 21:11:32 +00001901 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
1902 MIB = X86InstrAddOperand(MIB, Addr[i]);
1903 NewMIs.push_back(MIB);
1904}
1905
Owen Anderson6690c7f2008-01-04 23:57:37 +00001906bool X86InstrInfo::spillCalleeSavedRegisters(MachineBasicBlock &MBB,
Anton Korobeynikov1deb2dd2008-10-04 11:09:36 +00001907 MachineBasicBlock::iterator MI,
Owen Anderson6690c7f2008-01-04 23:57:37 +00001908 const std::vector<CalleeSavedInfo> &CSI) const {
1909 if (CSI.empty())
1910 return false;
1911
Evan Chengc275cf62008-09-26 19:14:21 +00001912 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Anton Korobeynikov1deb2dd2008-10-04 11:09:36 +00001913 unsigned SlotSize = is64Bit ? 8 : 4;
1914
1915 MachineFunction &MF = *MBB.getParent();
1916 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
1917 X86FI->setCalleeSavedFrameSize(CSI.size() * SlotSize);
1918
Owen Anderson6690c7f2008-01-04 23:57:37 +00001919 unsigned Opc = is64Bit ? X86::PUSH64r : X86::PUSH32r;
1920 for (unsigned i = CSI.size(); i != 0; --i) {
1921 unsigned Reg = CSI[i-1].getReg();
1922 // Add the callee-saved register as live-in. It's killed at the spill.
1923 MBB.addLiveIn(Reg);
Dan Gohman4df0e362008-11-26 06:39:12 +00001924 BuildMI(MBB, MI, get(Opc))
1925 .addReg(Reg, /*isDef=*/false, /*isImp=*/false, /*isKill=*/true);
Owen Anderson6690c7f2008-01-04 23:57:37 +00001926 }
1927 return true;
1928}
1929
1930bool X86InstrInfo::restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
Anton Korobeynikov1deb2dd2008-10-04 11:09:36 +00001931 MachineBasicBlock::iterator MI,
Owen Anderson6690c7f2008-01-04 23:57:37 +00001932 const std::vector<CalleeSavedInfo> &CSI) const {
1933 if (CSI.empty())
1934 return false;
1935
1936 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
1937
1938 unsigned Opc = is64Bit ? X86::POP64r : X86::POP32r;
1939 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
1940 unsigned Reg = CSI[i].getReg();
1941 BuildMI(MBB, MI, get(Opc), Reg);
1942 }
1943 return true;
1944}
1945
Dan Gohman221a4372008-07-07 23:14:23 +00001946static MachineInstr *FuseTwoAddrInst(MachineFunction &MF, unsigned Opcode,
Dan Gohmanc24a3f82009-01-05 17:59:02 +00001947 const SmallVectorImpl<MachineOperand> &MOs,
Bill Wendling5aa0ddb2009-02-03 00:55:04 +00001948 MachineInstr *MI,
1949 const TargetInstrInfo &TII) {
Owen Anderson9a184ef2008-01-07 01:35:02 +00001950 // Create the base instruction with the memory operand as the first part.
Bill Wendling5aa0ddb2009-02-03 00:55:04 +00001951 MachineInstr *NewMI = MF.CreateMachineInstr(TII.get(Opcode),
1952 MI->getDebugLoc(), true);
Owen Anderson9a184ef2008-01-07 01:35:02 +00001953 MachineInstrBuilder MIB(NewMI);
1954 unsigned NumAddrOps = MOs.size();
1955 for (unsigned i = 0; i != NumAddrOps; ++i)
1956 MIB = X86InstrAddOperand(MIB, MOs[i]);
1957 if (NumAddrOps < 4) // FrameIndex only
1958 MIB.addImm(1).addReg(0).addImm(0);
1959
1960 // Loop over the rest of the ri operands, converting them over.
Chris Lattner5b930372008-01-07 07:27:27 +00001961 unsigned NumOps = MI->getDesc().getNumOperands()-2;
Owen Anderson9a184ef2008-01-07 01:35:02 +00001962 for (unsigned i = 0; i != NumOps; ++i) {
1963 MachineOperand &MO = MI->getOperand(i+2);
1964 MIB = X86InstrAddOperand(MIB, MO);
1965 }
1966 for (unsigned i = NumOps+2, e = MI->getNumOperands(); i != e; ++i) {
1967 MachineOperand &MO = MI->getOperand(i);
1968 MIB = X86InstrAddOperand(MIB, MO);
1969 }
1970 return MIB;
1971}
1972
Dan Gohman221a4372008-07-07 23:14:23 +00001973static MachineInstr *FuseInst(MachineFunction &MF,
1974 unsigned Opcode, unsigned OpNo,
Dan Gohmanc24a3f82009-01-05 17:59:02 +00001975 const SmallVectorImpl<MachineOperand> &MOs,
Owen Anderson9a184ef2008-01-07 01:35:02 +00001976 MachineInstr *MI, const TargetInstrInfo &TII) {
Bill Wendling5aa0ddb2009-02-03 00:55:04 +00001977 MachineInstr *NewMI = MF.CreateMachineInstr(TII.get(Opcode),
1978 MI->getDebugLoc(), true);
Owen Anderson9a184ef2008-01-07 01:35:02 +00001979 MachineInstrBuilder MIB(NewMI);
1980
1981 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1982 MachineOperand &MO = MI->getOperand(i);
1983 if (i == OpNo) {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00001984 assert(MO.isReg() && "Expected to fold into reg operand!");
Owen Anderson9a184ef2008-01-07 01:35:02 +00001985 unsigned NumAddrOps = MOs.size();
1986 for (unsigned i = 0; i != NumAddrOps; ++i)
1987 MIB = X86InstrAddOperand(MIB, MOs[i]);
1988 if (NumAddrOps < 4) // FrameIndex only
1989 MIB.addImm(1).addReg(0).addImm(0);
1990 } else {
1991 MIB = X86InstrAddOperand(MIB, MO);
1992 }
1993 }
1994 return MIB;
1995}
1996
1997static MachineInstr *MakeM0Inst(const TargetInstrInfo &TII, unsigned Opcode,
Dan Gohmanc24a3f82009-01-05 17:59:02 +00001998 const SmallVectorImpl<MachineOperand> &MOs,
Owen Anderson9a184ef2008-01-07 01:35:02 +00001999 MachineInstr *MI) {
Dan Gohman221a4372008-07-07 23:14:23 +00002000 MachineFunction &MF = *MI->getParent()->getParent();
2001 MachineInstrBuilder MIB = BuildMI(MF, TII.get(Opcode));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002002
2003 unsigned NumAddrOps = MOs.size();
2004 for (unsigned i = 0; i != NumAddrOps; ++i)
2005 MIB = X86InstrAddOperand(MIB, MOs[i]);
2006 if (NumAddrOps < 4) // FrameIndex only
2007 MIB.addImm(1).addReg(0).addImm(0);
2008 return MIB.addImm(0);
2009}
2010
2011MachineInstr*
Dan Gohmanedc83d62008-12-03 18:43:12 +00002012X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2013 MachineInstr *MI, unsigned i,
Dan Gohmanc24a3f82009-01-05 17:59:02 +00002014 const SmallVectorImpl<MachineOperand> &MOs) const{
Owen Anderson9a184ef2008-01-07 01:35:02 +00002015 const DenseMap<unsigned*, unsigned> *OpcodeTablePtr = NULL;
2016 bool isTwoAddrFold = false;
Chris Lattner5b930372008-01-07 07:27:27 +00002017 unsigned NumOps = MI->getDesc().getNumOperands();
Owen Anderson9a184ef2008-01-07 01:35:02 +00002018 bool isTwoAddr = NumOps > 1 &&
Chris Lattner5b930372008-01-07 07:27:27 +00002019 MI->getDesc().getOperandConstraint(1, TOI::TIED_TO) != -1;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002020
2021 MachineInstr *NewMI = NULL;
2022 // Folding a memory location into the two-address part of a two-address
2023 // instruction is different than folding it other places. It requires
2024 // replacing the *two* registers with the memory location.
2025 if (isTwoAddr && NumOps >= 2 && i < 2 &&
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002026 MI->getOperand(0).isReg() &&
2027 MI->getOperand(1).isReg() &&
Owen Anderson9a184ef2008-01-07 01:35:02 +00002028 MI->getOperand(0).getReg() == MI->getOperand(1).getReg()) {
2029 OpcodeTablePtr = &RegOp2MemOpTable2Addr;
2030 isTwoAddrFold = true;
2031 } else if (i == 0) { // If operand 0
2032 if (MI->getOpcode() == X86::MOV16r0)
2033 NewMI = MakeM0Inst(*this, X86::MOV16mi, MOs, MI);
2034 else if (MI->getOpcode() == X86::MOV32r0)
2035 NewMI = MakeM0Inst(*this, X86::MOV32mi, MOs, MI);
2036 else if (MI->getOpcode() == X86::MOV64r0)
2037 NewMI = MakeM0Inst(*this, X86::MOV64mi32, MOs, MI);
2038 else if (MI->getOpcode() == X86::MOV8r0)
2039 NewMI = MakeM0Inst(*this, X86::MOV8mi, MOs, MI);
Evan Chenge52c1912008-07-03 09:09:37 +00002040 if (NewMI)
Owen Anderson9a184ef2008-01-07 01:35:02 +00002041 return NewMI;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002042
2043 OpcodeTablePtr = &RegOp2MemOpTable0;
2044 } else if (i == 1) {
2045 OpcodeTablePtr = &RegOp2MemOpTable1;
2046 } else if (i == 2) {
2047 OpcodeTablePtr = &RegOp2MemOpTable2;
2048 }
2049
2050 // If table selected...
2051 if (OpcodeTablePtr) {
2052 // Find the Opcode to fuse
2053 DenseMap<unsigned*, unsigned>::iterator I =
2054 OpcodeTablePtr->find((unsigned*)MI->getOpcode());
2055 if (I != OpcodeTablePtr->end()) {
2056 if (isTwoAddrFold)
Dan Gohman221a4372008-07-07 23:14:23 +00002057 NewMI = FuseTwoAddrInst(MF, I->second, MOs, MI, *this);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002058 else
Dan Gohman221a4372008-07-07 23:14:23 +00002059 NewMI = FuseInst(MF, I->second, i, MOs, MI, *this);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002060 return NewMI;
2061 }
2062 }
2063
2064 // No fusion
2065 if (PrintFailedFusing)
Dan Gohman5f599f62008-12-23 00:19:20 +00002066 cerr << "We failed to fuse operand " << i << " in " << *MI;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002067 return NULL;
2068}
2069
2070
Dan Gohmanedc83d62008-12-03 18:43:12 +00002071MachineInstr* X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2072 MachineInstr *MI,
2073 const SmallVectorImpl<unsigned> &Ops,
2074 int FrameIndex) const {
Owen Anderson9a184ef2008-01-07 01:35:02 +00002075 // Check switch flag
2076 if (NoFusing) return NULL;
2077
Evan Cheng4f2f3f62008-02-08 21:20:40 +00002078 const MachineFrameInfo *MFI = MF.getFrameInfo();
2079 unsigned Alignment = MFI->getObjectAlignment(FrameIndex);
2080 // FIXME: Move alignment requirement into tables?
2081 if (Alignment < 16) {
2082 switch (MI->getOpcode()) {
2083 default: break;
2084 // Not always safe to fold movsd into these instructions since their load
2085 // folding variants expects the address to be 16 byte aligned.
2086 case X86::FsANDNPDrr:
2087 case X86::FsANDNPSrr:
2088 case X86::FsANDPDrr:
2089 case X86::FsANDPSrr:
2090 case X86::FsORPDrr:
2091 case X86::FsORPSrr:
2092 case X86::FsXORPDrr:
2093 case X86::FsXORPSrr:
2094 return NULL;
2095 }
2096 }
2097
Owen Anderson9a184ef2008-01-07 01:35:02 +00002098 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2099 unsigned NewOpc = 0;
2100 switch (MI->getOpcode()) {
2101 default: return NULL;
2102 case X86::TEST8rr: NewOpc = X86::CMP8ri; break;
2103 case X86::TEST16rr: NewOpc = X86::CMP16ri; break;
2104 case X86::TEST32rr: NewOpc = X86::CMP32ri; break;
2105 case X86::TEST64rr: NewOpc = X86::CMP64ri32; break;
2106 }
2107 // Change to CMPXXri r, 0 first.
Chris Lattner86bb02f2008-01-11 18:10:50 +00002108 MI->setDesc(get(NewOpc));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002109 MI->getOperand(1).ChangeToImmediate(0);
2110 } else if (Ops.size() != 1)
2111 return NULL;
2112
2113 SmallVector<MachineOperand,4> MOs;
2114 MOs.push_back(MachineOperand::CreateFI(FrameIndex));
Dan Gohmanedc83d62008-12-03 18:43:12 +00002115 return foldMemoryOperandImpl(MF, MI, Ops[0], MOs);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002116}
2117
Dan Gohmanedc83d62008-12-03 18:43:12 +00002118MachineInstr* X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2119 MachineInstr *MI,
2120 const SmallVectorImpl<unsigned> &Ops,
2121 MachineInstr *LoadMI) const {
Owen Anderson9a184ef2008-01-07 01:35:02 +00002122 // Check switch flag
2123 if (NoFusing) return NULL;
2124
Dan Gohmand0e8c752008-07-12 00:10:52 +00002125 // Determine the alignment of the load.
Evan Cheng4f2f3f62008-02-08 21:20:40 +00002126 unsigned Alignment = 0;
Dan Gohmand0e8c752008-07-12 00:10:52 +00002127 if (LoadMI->hasOneMemOperand())
2128 Alignment = LoadMI->memoperands_begin()->getAlignment();
Evan Cheng4f2f3f62008-02-08 21:20:40 +00002129
2130 // FIXME: Move alignment requirement into tables?
2131 if (Alignment < 16) {
2132 switch (MI->getOpcode()) {
2133 default: break;
2134 // Not always safe to fold movsd into these instructions since their load
2135 // folding variants expects the address to be 16 byte aligned.
2136 case X86::FsANDNPDrr:
2137 case X86::FsANDNPSrr:
2138 case X86::FsANDPDrr:
2139 case X86::FsANDPSrr:
2140 case X86::FsORPDrr:
2141 case X86::FsORPSrr:
2142 case X86::FsXORPDrr:
2143 case X86::FsXORPSrr:
2144 return NULL;
2145 }
2146 }
2147
Owen Anderson9a184ef2008-01-07 01:35:02 +00002148 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2149 unsigned NewOpc = 0;
2150 switch (MI->getOpcode()) {
2151 default: return NULL;
2152 case X86::TEST8rr: NewOpc = X86::CMP8ri; break;
2153 case X86::TEST16rr: NewOpc = X86::CMP16ri; break;
2154 case X86::TEST32rr: NewOpc = X86::CMP32ri; break;
2155 case X86::TEST64rr: NewOpc = X86::CMP64ri32; break;
2156 }
2157 // Change to CMPXXri r, 0 first.
Chris Lattner86bb02f2008-01-11 18:10:50 +00002158 MI->setDesc(get(NewOpc));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002159 MI->getOperand(1).ChangeToImmediate(0);
2160 } else if (Ops.size() != 1)
2161 return NULL;
2162
2163 SmallVector<MachineOperand,4> MOs;
Dan Gohman37eb6c82008-12-03 05:21:24 +00002164 if (LoadMI->getOpcode() == X86::V_SET0 ||
2165 LoadMI->getOpcode() == X86::V_SETALLONES) {
2166 // Folding a V_SET0 or V_SETALLONES as a load, to ease register pressure.
2167 // Create a constant-pool entry and operands to load from it.
2168
2169 // x86-32 PIC requires a PIC base register for constant pools.
2170 unsigned PICBase = 0;
2171 if (TM.getRelocationModel() == Reloc::PIC_ &&
2172 !TM.getSubtarget<X86Subtarget>().is64Bit())
Evan Chengf95d0fc2008-12-05 17:23:48 +00002173 // FIXME: PICBase = TM.getInstrInfo()->getGlobalBaseReg(&MF);
2174 // This doesn't work for several reasons.
2175 // 1. GlobalBaseReg may have been spilled.
2176 // 2. It may not be live at MI.
Evan Chengf95d0fc2008-12-05 17:23:48 +00002177 return false;
Dan Gohman37eb6c82008-12-03 05:21:24 +00002178
2179 // Create a v4i32 constant-pool entry.
2180 MachineConstantPool &MCP = *MF.getConstantPool();
2181 const VectorType *Ty = VectorType::get(Type::Int32Ty, 4);
2182 Constant *C = LoadMI->getOpcode() == X86::V_SET0 ?
2183 ConstantVector::getNullValue(Ty) :
2184 ConstantVector::getAllOnesValue(Ty);
2185 unsigned CPI = MCP.getConstantPoolIndex(C, /*AlignmentLog2=*/4);
2186
2187 // Create operands to load from the constant pool entry.
2188 MOs.push_back(MachineOperand::CreateReg(PICBase, false));
2189 MOs.push_back(MachineOperand::CreateImm(1));
2190 MOs.push_back(MachineOperand::CreateReg(0, false));
2191 MOs.push_back(MachineOperand::CreateCPI(CPI, 0));
2192 } else {
2193 // Folding a normal load. Just copy the load's address operands.
2194 unsigned NumOps = LoadMI->getDesc().getNumOperands();
2195 for (unsigned i = NumOps - 4; i != NumOps; ++i)
2196 MOs.push_back(LoadMI->getOperand(i));
2197 }
Dan Gohmanedc83d62008-12-03 18:43:12 +00002198 return foldMemoryOperandImpl(MF, MI, Ops[0], MOs);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002199}
2200
2201
Dan Gohman46b948e2008-10-16 01:49:15 +00002202bool X86InstrInfo::canFoldMemoryOperand(const MachineInstr *MI,
2203 const SmallVectorImpl<unsigned> &Ops) const {
Owen Anderson9a184ef2008-01-07 01:35:02 +00002204 // Check switch flag
2205 if (NoFusing) return 0;
2206
2207 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2208 switch (MI->getOpcode()) {
2209 default: return false;
2210 case X86::TEST8rr:
2211 case X86::TEST16rr:
2212 case X86::TEST32rr:
2213 case X86::TEST64rr:
2214 return true;
2215 }
2216 }
2217
2218 if (Ops.size() != 1)
2219 return false;
2220
2221 unsigned OpNum = Ops[0];
2222 unsigned Opc = MI->getOpcode();
Chris Lattner5b930372008-01-07 07:27:27 +00002223 unsigned NumOps = MI->getDesc().getNumOperands();
Owen Anderson9a184ef2008-01-07 01:35:02 +00002224 bool isTwoAddr = NumOps > 1 &&
Chris Lattner5b930372008-01-07 07:27:27 +00002225 MI->getDesc().getOperandConstraint(1, TOI::TIED_TO) != -1;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002226
2227 // Folding a memory location into the two-address part of a two-address
2228 // instruction is different than folding it other places. It requires
2229 // replacing the *two* registers with the memory location.
2230 const DenseMap<unsigned*, unsigned> *OpcodeTablePtr = NULL;
2231 if (isTwoAddr && NumOps >= 2 && OpNum < 2) {
2232 OpcodeTablePtr = &RegOp2MemOpTable2Addr;
2233 } else if (OpNum == 0) { // If operand 0
2234 switch (Opc) {
2235 case X86::MOV16r0:
2236 case X86::MOV32r0:
2237 case X86::MOV64r0:
2238 case X86::MOV8r0:
2239 return true;
2240 default: break;
2241 }
2242 OpcodeTablePtr = &RegOp2MemOpTable0;
2243 } else if (OpNum == 1) {
2244 OpcodeTablePtr = &RegOp2MemOpTable1;
2245 } else if (OpNum == 2) {
2246 OpcodeTablePtr = &RegOp2MemOpTable2;
2247 }
2248
2249 if (OpcodeTablePtr) {
2250 // Find the Opcode to fuse
2251 DenseMap<unsigned*, unsigned>::iterator I =
2252 OpcodeTablePtr->find((unsigned*)Opc);
2253 if (I != OpcodeTablePtr->end())
2254 return true;
2255 }
2256 return false;
2257}
2258
2259bool X86InstrInfo::unfoldMemoryOperand(MachineFunction &MF, MachineInstr *MI,
2260 unsigned Reg, bool UnfoldLoad, bool UnfoldStore,
2261 SmallVectorImpl<MachineInstr*> &NewMIs) const {
2262 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::iterator I =
2263 MemOp2RegOpTable.find((unsigned*)MI->getOpcode());
2264 if (I == MemOp2RegOpTable.end())
2265 return false;
2266 unsigned Opc = I->second.first;
2267 unsigned Index = I->second.second & 0xf;
2268 bool FoldedLoad = I->second.second & (1 << 4);
2269 bool FoldedStore = I->second.second & (1 << 5);
2270 if (UnfoldLoad && !FoldedLoad)
2271 return false;
2272 UnfoldLoad &= FoldedLoad;
2273 if (UnfoldStore && !FoldedStore)
2274 return false;
2275 UnfoldStore &= FoldedStore;
2276
Chris Lattner5b930372008-01-07 07:27:27 +00002277 const TargetInstrDesc &TID = get(Opc);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002278 const TargetOperandInfo &TOI = TID.OpInfo[Index];
Chris Lattnereeedb482008-01-07 02:39:19 +00002279 const TargetRegisterClass *RC = TOI.isLookupPtrRegClass()
Evan Chengafca4632009-02-06 17:43:24 +00002280 ? RI.getPointerRegClass() : RI.getRegClass(TOI.RegClass);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002281 SmallVector<MachineOperand,4> AddrOps;
2282 SmallVector<MachineOperand,2> BeforeOps;
2283 SmallVector<MachineOperand,2> AfterOps;
2284 SmallVector<MachineOperand,4> ImpOps;
2285 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2286 MachineOperand &Op = MI->getOperand(i);
2287 if (i >= Index && i < Index+4)
2288 AddrOps.push_back(Op);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002289 else if (Op.isReg() && Op.isImplicit())
Owen Anderson9a184ef2008-01-07 01:35:02 +00002290 ImpOps.push_back(Op);
2291 else if (i < Index)
2292 BeforeOps.push_back(Op);
2293 else if (i > Index)
2294 AfterOps.push_back(Op);
2295 }
2296
2297 // Emit the load instruction.
2298 if (UnfoldLoad) {
2299 loadRegFromAddr(MF, Reg, AddrOps, RC, NewMIs);
2300 if (UnfoldStore) {
2301 // Address operands cannot be marked isKill.
2302 for (unsigned i = 1; i != 5; ++i) {
2303 MachineOperand &MO = NewMIs[0]->getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002304 if (MO.isReg())
Owen Anderson9a184ef2008-01-07 01:35:02 +00002305 MO.setIsKill(false);
2306 }
2307 }
2308 }
2309
2310 // Emit the data processing instruction.
Bill Wendling5aa0ddb2009-02-03 00:55:04 +00002311 MachineInstr *DataMI = MF.CreateMachineInstr(TID, MI->getDebugLoc(), true);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002312 MachineInstrBuilder MIB(DataMI);
2313
2314 if (FoldedStore)
2315 MIB.addReg(Reg, true);
2316 for (unsigned i = 0, e = BeforeOps.size(); i != e; ++i)
2317 MIB = X86InstrAddOperand(MIB, BeforeOps[i]);
2318 if (FoldedLoad)
2319 MIB.addReg(Reg);
2320 for (unsigned i = 0, e = AfterOps.size(); i != e; ++i)
2321 MIB = X86InstrAddOperand(MIB, AfterOps[i]);
2322 for (unsigned i = 0, e = ImpOps.size(); i != e; ++i) {
2323 MachineOperand &MO = ImpOps[i];
2324 MIB.addReg(MO.getReg(), MO.isDef(), true, MO.isKill(), MO.isDead());
2325 }
2326 // Change CMP32ri r, 0 back to TEST32rr r, r, etc.
2327 unsigned NewOpc = 0;
2328 switch (DataMI->getOpcode()) {
2329 default: break;
2330 case X86::CMP64ri32:
2331 case X86::CMP32ri:
2332 case X86::CMP16ri:
2333 case X86::CMP8ri: {
2334 MachineOperand &MO0 = DataMI->getOperand(0);
2335 MachineOperand &MO1 = DataMI->getOperand(1);
2336 if (MO1.getImm() == 0) {
2337 switch (DataMI->getOpcode()) {
2338 default: break;
2339 case X86::CMP64ri32: NewOpc = X86::TEST64rr; break;
2340 case X86::CMP32ri: NewOpc = X86::TEST32rr; break;
2341 case X86::CMP16ri: NewOpc = X86::TEST16rr; break;
2342 case X86::CMP8ri: NewOpc = X86::TEST8rr; break;
2343 }
Chris Lattner86bb02f2008-01-11 18:10:50 +00002344 DataMI->setDesc(get(NewOpc));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002345 MO1.ChangeToRegister(MO0.getReg(), false);
2346 }
2347 }
2348 }
2349 NewMIs.push_back(DataMI);
2350
2351 // Emit the store instruction.
2352 if (UnfoldStore) {
2353 const TargetOperandInfo &DstTOI = TID.OpInfo[0];
Chris Lattnereeedb482008-01-07 02:39:19 +00002354 const TargetRegisterClass *DstRC = DstTOI.isLookupPtrRegClass()
Evan Chengafca4632009-02-06 17:43:24 +00002355 ? RI.getPointerRegClass() : RI.getRegClass(DstTOI.RegClass);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002356 storeRegToAddr(MF, Reg, true, AddrOps, DstRC, NewMIs);
2357 }
2358
2359 return true;
2360}
2361
2362bool
2363X86InstrInfo::unfoldMemoryOperand(SelectionDAG &DAG, SDNode *N,
2364 SmallVectorImpl<SDNode*> &NewNodes) const {
Dan Gohmanbd68c792008-07-17 19:10:17 +00002365 if (!N->isMachineOpcode())
Owen Anderson9a184ef2008-01-07 01:35:02 +00002366 return false;
2367
2368 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::iterator I =
Dan Gohmanbd68c792008-07-17 19:10:17 +00002369 MemOp2RegOpTable.find((unsigned*)N->getMachineOpcode());
Owen Anderson9a184ef2008-01-07 01:35:02 +00002370 if (I == MemOp2RegOpTable.end())
2371 return false;
2372 unsigned Opc = I->second.first;
2373 unsigned Index = I->second.second & 0xf;
2374 bool FoldedLoad = I->second.second & (1 << 4);
2375 bool FoldedStore = I->second.second & (1 << 5);
Chris Lattner5b930372008-01-07 07:27:27 +00002376 const TargetInstrDesc &TID = get(Opc);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002377 const TargetOperandInfo &TOI = TID.OpInfo[Index];
Chris Lattnereeedb482008-01-07 02:39:19 +00002378 const TargetRegisterClass *RC = TOI.isLookupPtrRegClass()
Evan Chengafca4632009-02-06 17:43:24 +00002379 ? RI.getPointerRegClass() : RI.getRegClass(TOI.RegClass);
Dan Gohman8181bd12008-07-27 21:46:04 +00002380 std::vector<SDValue> AddrOps;
2381 std::vector<SDValue> BeforeOps;
2382 std::vector<SDValue> AfterOps;
Dale Johannesen913ba762009-02-06 01:31:28 +00002383 DebugLoc dl = N->getDebugLoc();
Owen Anderson9a184ef2008-01-07 01:35:02 +00002384 unsigned NumOps = N->getNumOperands();
2385 for (unsigned i = 0; i != NumOps-1; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002386 SDValue Op = N->getOperand(i);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002387 if (i >= Index && i < Index+4)
2388 AddrOps.push_back(Op);
2389 else if (i < Index)
2390 BeforeOps.push_back(Op);
2391 else if (i > Index)
2392 AfterOps.push_back(Op);
2393 }
Dan Gohman8181bd12008-07-27 21:46:04 +00002394 SDValue Chain = N->getOperand(NumOps-1);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002395 AddrOps.push_back(Chain);
2396
2397 // Emit the load instruction.
2398 SDNode *Load = 0;
Anton Korobeynikov44cf57f2008-07-19 06:30:51 +00002399 const MachineFunction &MF = DAG.getMachineFunction();
Owen Anderson9a184ef2008-01-07 01:35:02 +00002400 if (FoldedLoad) {
Duncan Sands92c43912008-06-06 12:08:01 +00002401 MVT VT = *RC->vt_begin();
Evan Cheng47906a22008-07-21 06:34:17 +00002402 bool isAligned = (RI.getStackAlignment() >= 16) ||
2403 RI.needsStackRealignment(MF);
Dale Johannesen913ba762009-02-06 01:31:28 +00002404 Load = DAG.getTargetNode(getLoadRegOpcode(RC, isAligned), dl,
Anton Korobeynikov44cf57f2008-07-19 06:30:51 +00002405 VT, MVT::Other,
2406 &AddrOps[0], AddrOps.size());
Owen Anderson9a184ef2008-01-07 01:35:02 +00002407 NewNodes.push_back(Load);
2408 }
2409
2410 // Emit the data processing instruction.
Duncan Sands92c43912008-06-06 12:08:01 +00002411 std::vector<MVT> VTs;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002412 const TargetRegisterClass *DstRC = 0;
Chris Lattner0c2a4f32008-01-07 03:13:06 +00002413 if (TID.getNumDefs() > 0) {
Owen Anderson9a184ef2008-01-07 01:35:02 +00002414 const TargetOperandInfo &DstTOI = TID.OpInfo[0];
Chris Lattnereeedb482008-01-07 02:39:19 +00002415 DstRC = DstTOI.isLookupPtrRegClass()
Evan Chengafca4632009-02-06 17:43:24 +00002416 ? RI.getPointerRegClass() : RI.getRegClass(DstTOI.RegClass);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002417 VTs.push_back(*DstRC->vt_begin());
2418 }
2419 for (unsigned i = 0, e = N->getNumValues(); i != e; ++i) {
Duncan Sands92c43912008-06-06 12:08:01 +00002420 MVT VT = N->getValueType(i);
Chris Lattner0c2a4f32008-01-07 03:13:06 +00002421 if (VT != MVT::Other && i >= (unsigned)TID.getNumDefs())
Owen Anderson9a184ef2008-01-07 01:35:02 +00002422 VTs.push_back(VT);
2423 }
2424 if (Load)
Dan Gohman8181bd12008-07-27 21:46:04 +00002425 BeforeOps.push_back(SDValue(Load, 0));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002426 std::copy(AfterOps.begin(), AfterOps.end(), std::back_inserter(BeforeOps));
Dale Johannesen913ba762009-02-06 01:31:28 +00002427 SDNode *NewNode= DAG.getTargetNode(Opc, dl, VTs, &BeforeOps[0],
2428 BeforeOps.size());
Owen Anderson9a184ef2008-01-07 01:35:02 +00002429 NewNodes.push_back(NewNode);
2430
2431 // Emit the store instruction.
2432 if (FoldedStore) {
2433 AddrOps.pop_back();
Dan Gohman8181bd12008-07-27 21:46:04 +00002434 AddrOps.push_back(SDValue(NewNode, 0));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002435 AddrOps.push_back(Chain);
Evan Cheng47906a22008-07-21 06:34:17 +00002436 bool isAligned = (RI.getStackAlignment() >= 16) ||
2437 RI.needsStackRealignment(MF);
Dale Johannesen913ba762009-02-06 01:31:28 +00002438 SDNode *Store = DAG.getTargetNode(getStoreRegOpcode(DstRC, isAligned), dl,
Evan Cheng47906a22008-07-21 06:34:17 +00002439 MVT::Other, &AddrOps[0], AddrOps.size());
Owen Anderson9a184ef2008-01-07 01:35:02 +00002440 NewNodes.push_back(Store);
2441 }
2442
2443 return true;
2444}
2445
2446unsigned X86InstrInfo::getOpcodeAfterMemoryUnfold(unsigned Opc,
2447 bool UnfoldLoad, bool UnfoldStore) const {
2448 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::iterator I =
2449 MemOp2RegOpTable.find((unsigned*)Opc);
2450 if (I == MemOp2RegOpTable.end())
2451 return 0;
2452 bool FoldedLoad = I->second.second & (1 << 4);
2453 bool FoldedStore = I->second.second & (1 << 5);
2454 if (UnfoldLoad && !FoldedLoad)
2455 return 0;
2456 if (UnfoldStore && !FoldedStore)
2457 return 0;
2458 return I->second.first;
2459}
2460
Dan Gohman46b948e2008-10-16 01:49:15 +00002461bool X86InstrInfo::BlockHasNoFallThrough(const MachineBasicBlock &MBB) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002462 if (MBB.empty()) return false;
2463
2464 switch (MBB.back().getOpcode()) {
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00002465 case X86::TCRETURNri:
2466 case X86::TCRETURNdi:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002467 case X86::RET: // Return.
2468 case X86::RETI:
2469 case X86::TAILJMPd:
2470 case X86::TAILJMPr:
2471 case X86::TAILJMPm:
2472 case X86::JMP: // Uncond branch.
2473 case X86::JMP32r: // Indirect branch.
Dan Gohmanb15b6b52007-09-17 15:19:08 +00002474 case X86::JMP64r: // Indirect branch (64-bit).
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002475 case X86::JMP32m: // Indirect branch through mem.
Dan Gohmanb15b6b52007-09-17 15:19:08 +00002476 case X86::JMP64m: // Indirect branch through mem (64-bit).
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002477 return true;
2478 default: return false;
2479 }
2480}
2481
2482bool X86InstrInfo::
Owen Andersond131b5b2008-08-14 22:49:33 +00002483ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002484 assert(Cond.size() == 1 && "Invalid X86 branch condition!");
Evan Chenge3f1a412008-08-29 23:21:31 +00002485 X86::CondCode CC = static_cast<X86::CondCode>(Cond[0].getImm());
Dan Gohman6a00fcb2008-10-21 03:29:32 +00002486 if (CC == X86::COND_NE_OR_P || CC == X86::COND_NP_OR_E)
2487 return true;
Evan Chenge3f1a412008-08-29 23:21:31 +00002488 Cond[0].setImm(GetOppositeBranchCondition(CC));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002489 return false;
2490}
2491
Evan Cheng0e4a5a92008-10-27 07:14:50 +00002492bool X86InstrInfo::
Evan Chengf5a8a362009-02-06 17:17:30 +00002493isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const {
2494 // FIXME: Return false for x87 stack register classes for now. We can't
Evan Cheng0e4a5a92008-10-27 07:14:50 +00002495 // allow any loads of these registers before FpGet_ST0_80.
Evan Chengf5a8a362009-02-06 17:17:30 +00002496 return !(RC == &X86::CCRRegClass || RC == &X86::RFP32RegClass ||
2497 RC == &X86::RFP64RegClass || RC == &X86::RFP80RegClass);
Evan Cheng0e4a5a92008-10-27 07:14:50 +00002498}
2499
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002500unsigned X86InstrInfo::sizeOfImm(const TargetInstrDesc *Desc) {
2501 switch (Desc->TSFlags & X86II::ImmMask) {
2502 case X86II::Imm8: return 1;
2503 case X86II::Imm16: return 2;
2504 case X86II::Imm32: return 4;
2505 case X86II::Imm64: return 8;
2506 default: assert(0 && "Immediate size not set!");
2507 return 0;
2508 }
2509}
2510
2511/// isX86_64ExtendedReg - Is the MachineOperand a x86-64 extended register?
2512/// e.g. r8, xmm8, etc.
2513bool X86InstrInfo::isX86_64ExtendedReg(const MachineOperand &MO) {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002514 if (!MO.isReg()) return false;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002515 switch (MO.getReg()) {
2516 default: break;
2517 case X86::R8: case X86::R9: case X86::R10: case X86::R11:
2518 case X86::R12: case X86::R13: case X86::R14: case X86::R15:
2519 case X86::R8D: case X86::R9D: case X86::R10D: case X86::R11D:
2520 case X86::R12D: case X86::R13D: case X86::R14D: case X86::R15D:
2521 case X86::R8W: case X86::R9W: case X86::R10W: case X86::R11W:
2522 case X86::R12W: case X86::R13W: case X86::R14W: case X86::R15W:
2523 case X86::R8B: case X86::R9B: case X86::R10B: case X86::R11B:
2524 case X86::R12B: case X86::R13B: case X86::R14B: case X86::R15B:
2525 case X86::XMM8: case X86::XMM9: case X86::XMM10: case X86::XMM11:
2526 case X86::XMM12: case X86::XMM13: case X86::XMM14: case X86::XMM15:
2527 return true;
2528 }
2529 return false;
2530}
2531
2532
2533/// determineREX - Determine if the MachineInstr has to be encoded with a X86-64
2534/// REX prefix which specifies 1) 64-bit instructions, 2) non-default operand
2535/// size, and 3) use of X86-64 extended registers.
2536unsigned X86InstrInfo::determineREX(const MachineInstr &MI) {
2537 unsigned REX = 0;
2538 const TargetInstrDesc &Desc = MI.getDesc();
2539
2540 // Pseudo instructions do not need REX prefix byte.
2541 if ((Desc.TSFlags & X86II::FormMask) == X86II::Pseudo)
2542 return 0;
2543 if (Desc.TSFlags & X86II::REX_W)
2544 REX |= 1 << 3;
2545
2546 unsigned NumOps = Desc.getNumOperands();
2547 if (NumOps) {
2548 bool isTwoAddr = NumOps > 1 &&
2549 Desc.getOperandConstraint(1, TOI::TIED_TO) != -1;
2550
2551 // If it accesses SPL, BPL, SIL, or DIL, then it requires a 0x40 REX prefix.
2552 unsigned i = isTwoAddr ? 1 : 0;
2553 for (unsigned e = NumOps; i != e; ++i) {
2554 const MachineOperand& MO = MI.getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002555 if (MO.isReg()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002556 unsigned Reg = MO.getReg();
2557 if (isX86_64NonExtLowByteReg(Reg))
2558 REX |= 0x40;
2559 }
2560 }
2561
2562 switch (Desc.TSFlags & X86II::FormMask) {
2563 case X86II::MRMInitReg:
2564 if (isX86_64ExtendedReg(MI.getOperand(0)))
2565 REX |= (1 << 0) | (1 << 2);
2566 break;
2567 case X86II::MRMSrcReg: {
2568 if (isX86_64ExtendedReg(MI.getOperand(0)))
2569 REX |= 1 << 2;
2570 i = isTwoAddr ? 2 : 1;
2571 for (unsigned e = NumOps; i != e; ++i) {
2572 const MachineOperand& MO = MI.getOperand(i);
2573 if (isX86_64ExtendedReg(MO))
2574 REX |= 1 << 0;
2575 }
2576 break;
2577 }
2578 case X86II::MRMSrcMem: {
2579 if (isX86_64ExtendedReg(MI.getOperand(0)))
2580 REX |= 1 << 2;
2581 unsigned Bit = 0;
2582 i = isTwoAddr ? 2 : 1;
2583 for (; i != NumOps; ++i) {
2584 const MachineOperand& MO = MI.getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002585 if (MO.isReg()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002586 if (isX86_64ExtendedReg(MO))
2587 REX |= 1 << Bit;
2588 Bit++;
2589 }
2590 }
2591 break;
2592 }
2593 case X86II::MRM0m: case X86II::MRM1m:
2594 case X86II::MRM2m: case X86II::MRM3m:
2595 case X86II::MRM4m: case X86II::MRM5m:
2596 case X86II::MRM6m: case X86II::MRM7m:
2597 case X86II::MRMDestMem: {
2598 unsigned e = isTwoAddr ? 5 : 4;
2599 i = isTwoAddr ? 1 : 0;
2600 if (NumOps > e && isX86_64ExtendedReg(MI.getOperand(e)))
2601 REX |= 1 << 2;
2602 unsigned Bit = 0;
2603 for (; i != e; ++i) {
2604 const MachineOperand& MO = MI.getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002605 if (MO.isReg()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002606 if (isX86_64ExtendedReg(MO))
2607 REX |= 1 << Bit;
2608 Bit++;
2609 }
2610 }
2611 break;
2612 }
2613 default: {
2614 if (isX86_64ExtendedReg(MI.getOperand(0)))
2615 REX |= 1 << 0;
2616 i = isTwoAddr ? 2 : 1;
2617 for (unsigned e = NumOps; i != e; ++i) {
2618 const MachineOperand& MO = MI.getOperand(i);
2619 if (isX86_64ExtendedReg(MO))
2620 REX |= 1 << 2;
2621 }
2622 break;
2623 }
2624 }
2625 }
2626 return REX;
2627}
2628
2629/// sizePCRelativeBlockAddress - This method returns the size of a PC
2630/// relative block address instruction
2631///
2632static unsigned sizePCRelativeBlockAddress() {
2633 return 4;
2634}
2635
2636/// sizeGlobalAddress - Give the size of the emission of this global address
2637///
2638static unsigned sizeGlobalAddress(bool dword) {
2639 return dword ? 8 : 4;
2640}
2641
2642/// sizeConstPoolAddress - Give the size of the emission of this constant
2643/// pool address
2644///
2645static unsigned sizeConstPoolAddress(bool dword) {
2646 return dword ? 8 : 4;
2647}
2648
2649/// sizeExternalSymbolAddress - Give the size of the emission of this external
2650/// symbol
2651///
2652static unsigned sizeExternalSymbolAddress(bool dword) {
2653 return dword ? 8 : 4;
2654}
2655
2656/// sizeJumpTableAddress - Give the size of the emission of this jump
2657/// table address
2658///
2659static unsigned sizeJumpTableAddress(bool dword) {
2660 return dword ? 8 : 4;
2661}
2662
2663static unsigned sizeConstant(unsigned Size) {
2664 return Size;
2665}
2666
2667static unsigned sizeRegModRMByte(){
2668 return 1;
2669}
2670
2671static unsigned sizeSIBByte(){
2672 return 1;
2673}
2674
2675static unsigned getDisplacementFieldSize(const MachineOperand *RelocOp) {
2676 unsigned FinalSize = 0;
2677 // If this is a simple integer displacement that doesn't require a relocation.
2678 if (!RelocOp) {
2679 FinalSize += sizeConstant(4);
2680 return FinalSize;
2681 }
2682
2683 // Otherwise, this is something that requires a relocation.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002684 if (RelocOp->isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002685 FinalSize += sizeGlobalAddress(false);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002686 } else if (RelocOp->isCPI()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002687 FinalSize += sizeConstPoolAddress(false);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002688 } else if (RelocOp->isJTI()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002689 FinalSize += sizeJumpTableAddress(false);
2690 } else {
2691 assert(0 && "Unknown value to relocate!");
2692 }
2693 return FinalSize;
2694}
2695
2696static unsigned getMemModRMByteSize(const MachineInstr &MI, unsigned Op,
2697 bool IsPIC, bool Is64BitMode) {
2698 const MachineOperand &Op3 = MI.getOperand(Op+3);
2699 int DispVal = 0;
2700 const MachineOperand *DispForReloc = 0;
2701 unsigned FinalSize = 0;
2702
2703 // Figure out what sort of displacement we have to handle here.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002704 if (Op3.isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002705 DispForReloc = &Op3;
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002706 } else if (Op3.isCPI()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002707 if (Is64BitMode || IsPIC) {
2708 DispForReloc = &Op3;
2709 } else {
2710 DispVal = 1;
2711 }
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002712 } else if (Op3.isJTI()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002713 if (Is64BitMode || IsPIC) {
2714 DispForReloc = &Op3;
2715 } else {
2716 DispVal = 1;
2717 }
2718 } else {
2719 DispVal = 1;
2720 }
2721
2722 const MachineOperand &Base = MI.getOperand(Op);
2723 const MachineOperand &IndexReg = MI.getOperand(Op+2);
2724
2725 unsigned BaseReg = Base.getReg();
2726
2727 // Is a SIB byte needed?
2728 if (IndexReg.getReg() == 0 &&
2729 (BaseReg == 0 || X86RegisterInfo::getX86RegNum(BaseReg) != N86::ESP)) {
2730 if (BaseReg == 0) { // Just a displacement?
2731 // Emit special case [disp32] encoding
2732 ++FinalSize;
2733 FinalSize += getDisplacementFieldSize(DispForReloc);
2734 } else {
2735 unsigned BaseRegNo = X86RegisterInfo::getX86RegNum(BaseReg);
2736 if (!DispForReloc && DispVal == 0 && BaseRegNo != N86::EBP) {
2737 // Emit simple indirect register encoding... [EAX] f.e.
2738 ++FinalSize;
2739 // Be pessimistic and assume it's a disp32, not a disp8
2740 } else {
2741 // Emit the most general non-SIB encoding: [REG+disp32]
2742 ++FinalSize;
2743 FinalSize += getDisplacementFieldSize(DispForReloc);
2744 }
2745 }
2746
2747 } else { // We need a SIB byte, so start by outputting the ModR/M byte first
2748 assert(IndexReg.getReg() != X86::ESP &&
2749 IndexReg.getReg() != X86::RSP && "Cannot use ESP as index reg!");
2750
2751 bool ForceDisp32 = false;
2752 if (BaseReg == 0 || DispForReloc) {
2753 // Emit the normal disp32 encoding.
2754 ++FinalSize;
2755 ForceDisp32 = true;
2756 } else {
2757 ++FinalSize;
2758 }
2759
2760 FinalSize += sizeSIBByte();
2761
2762 // Do we need to output a displacement?
2763 if (DispVal != 0 || ForceDisp32) {
2764 FinalSize += getDisplacementFieldSize(DispForReloc);
2765 }
2766 }
2767 return FinalSize;
2768}
2769
2770
2771static unsigned GetInstSizeWithDesc(const MachineInstr &MI,
2772 const TargetInstrDesc *Desc,
2773 bool IsPIC, bool Is64BitMode) {
2774
2775 unsigned Opcode = Desc->Opcode;
2776 unsigned FinalSize = 0;
2777
2778 // Emit the lock opcode prefix as needed.
2779 if (Desc->TSFlags & X86II::LOCK) ++FinalSize;
2780
Anton Korobeynikov4b7be802008-10-12 10:30:11 +00002781 // Emit segment overrid opcode prefix as needed.
2782 switch (Desc->TSFlags & X86II::SegOvrMask) {
2783 case X86II::FS:
2784 case X86II::GS:
2785 ++FinalSize;
2786 break;
2787 default: assert(0 && "Invalid segment!");
2788 case 0: break; // No segment override!
2789 }
2790
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002791 // Emit the repeat opcode prefix as needed.
2792 if ((Desc->TSFlags & X86II::Op0Mask) == X86II::REP) ++FinalSize;
2793
2794 // Emit the operand size opcode prefix as needed.
2795 if (Desc->TSFlags & X86II::OpSize) ++FinalSize;
2796
2797 // Emit the address size opcode prefix as needed.
2798 if (Desc->TSFlags & X86II::AdSize) ++FinalSize;
2799
2800 bool Need0FPrefix = false;
2801 switch (Desc->TSFlags & X86II::Op0Mask) {
2802 case X86II::TB: // Two-byte opcode prefix
2803 case X86II::T8: // 0F 38
2804 case X86II::TA: // 0F 3A
2805 Need0FPrefix = true;
2806 break;
2807 case X86II::REP: break; // already handled.
2808 case X86II::XS: // F3 0F
2809 ++FinalSize;
2810 Need0FPrefix = true;
2811 break;
2812 case X86II::XD: // F2 0F
2813 ++FinalSize;
2814 Need0FPrefix = true;
2815 break;
2816 case X86II::D8: case X86II::D9: case X86II::DA: case X86II::DB:
2817 case X86II::DC: case X86II::DD: case X86II::DE: case X86II::DF:
2818 ++FinalSize;
2819 break; // Two-byte opcode prefix
2820 default: assert(0 && "Invalid prefix!");
2821 case 0: break; // No prefix!
2822 }
2823
2824 if (Is64BitMode) {
2825 // REX prefix
2826 unsigned REX = X86InstrInfo::determineREX(MI);
2827 if (REX)
2828 ++FinalSize;
2829 }
2830
2831 // 0x0F escape code must be emitted just before the opcode.
2832 if (Need0FPrefix)
2833 ++FinalSize;
2834
2835 switch (Desc->TSFlags & X86II::Op0Mask) {
2836 case X86II::T8: // 0F 38
2837 ++FinalSize;
2838 break;
2839 case X86II::TA: // 0F 3A
2840 ++FinalSize;
2841 break;
2842 }
2843
2844 // If this is a two-address instruction, skip one of the register operands.
2845 unsigned NumOps = Desc->getNumOperands();
2846 unsigned CurOp = 0;
2847 if (NumOps > 1 && Desc->getOperandConstraint(1, TOI::TIED_TO) != -1)
2848 CurOp++;
2849
2850 switch (Desc->TSFlags & X86II::FormMask) {
2851 default: assert(0 && "Unknown FormMask value in X86 MachineCodeEmitter!");
2852 case X86II::Pseudo:
2853 // Remember the current PC offset, this is the PIC relocation
2854 // base address.
2855 switch (Opcode) {
2856 default:
2857 break;
2858 case TargetInstrInfo::INLINEASM: {
2859 const MachineFunction *MF = MI.getParent()->getParent();
2860 const char *AsmStr = MI.getOperand(0).getSymbolName();
2861 const TargetAsmInfo* AI = MF->getTarget().getTargetAsmInfo();
2862 FinalSize += AI->getInlineAsmLength(AsmStr);
2863 break;
2864 }
Dan Gohmanfa607c92008-07-01 00:05:16 +00002865 case TargetInstrInfo::DBG_LABEL:
2866 case TargetInstrInfo::EH_LABEL:
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002867 break;
2868 case TargetInstrInfo::IMPLICIT_DEF:
2869 case TargetInstrInfo::DECLARE:
2870 case X86::DWARF_LOC:
2871 case X86::FP_REG_KILL:
2872 break;
2873 case X86::MOVPC32r: {
2874 // This emits the "call" portion of this pseudo instruction.
2875 ++FinalSize;
2876 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
2877 break;
2878 }
Nicolas Geoffray81580792008-10-25 15:22:06 +00002879 case X86::TLS_tp:
2880 case X86::TLS_gs_ri:
2881 FinalSize += 2;
2882 FinalSize += sizeGlobalAddress(false);
2883 break;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002884 }
2885 CurOp = NumOps;
2886 break;
2887 case X86II::RawFrm:
2888 ++FinalSize;
2889
2890 if (CurOp != NumOps) {
2891 const MachineOperand &MO = MI.getOperand(CurOp++);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002892 if (MO.isMBB()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002893 FinalSize += sizePCRelativeBlockAddress();
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002894 } else if (MO.isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002895 FinalSize += sizeGlobalAddress(false);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002896 } else if (MO.isSymbol()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002897 FinalSize += sizeExternalSymbolAddress(false);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002898 } else if (MO.isImm()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002899 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
2900 } else {
2901 assert(0 && "Unknown RawFrm operand!");
2902 }
2903 }
2904 break;
2905
2906 case X86II::AddRegFrm:
2907 ++FinalSize;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00002908 ++CurOp;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002909
2910 if (CurOp != NumOps) {
2911 const MachineOperand &MO1 = MI.getOperand(CurOp++);
2912 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002913 if (MO1.isImm())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002914 FinalSize += sizeConstant(Size);
2915 else {
2916 bool dword = false;
2917 if (Opcode == X86::MOV64ri)
2918 dword = true;
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002919 if (MO1.isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002920 FinalSize += sizeGlobalAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002921 } else if (MO1.isSymbol())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002922 FinalSize += sizeExternalSymbolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002923 else if (MO1.isCPI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002924 FinalSize += sizeConstPoolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002925 else if (MO1.isJTI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002926 FinalSize += sizeJumpTableAddress(dword);
2927 }
2928 }
2929 break;
2930
2931 case X86II::MRMDestReg: {
2932 ++FinalSize;
2933 FinalSize += sizeRegModRMByte();
2934 CurOp += 2;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00002935 if (CurOp != NumOps) {
2936 ++CurOp;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002937 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00002938 }
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002939 break;
2940 }
2941 case X86II::MRMDestMem: {
2942 ++FinalSize;
2943 FinalSize += getMemModRMByteSize(MI, CurOp, IsPIC, Is64BitMode);
2944 CurOp += 5;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00002945 if (CurOp != NumOps) {
2946 ++CurOp;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002947 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00002948 }
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002949 break;
2950 }
2951
2952 case X86II::MRMSrcReg:
2953 ++FinalSize;
2954 FinalSize += sizeRegModRMByte();
2955 CurOp += 2;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00002956 if (CurOp != NumOps) {
2957 ++CurOp;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002958 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00002959 }
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002960 break;
2961
2962 case X86II::MRMSrcMem: {
2963
2964 ++FinalSize;
2965 FinalSize += getMemModRMByteSize(MI, CurOp+1, IsPIC, Is64BitMode);
2966 CurOp += 5;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00002967 if (CurOp != NumOps) {
2968 ++CurOp;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002969 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00002970 }
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002971 break;
2972 }
2973
2974 case X86II::MRM0r: case X86II::MRM1r:
2975 case X86II::MRM2r: case X86II::MRM3r:
2976 case X86II::MRM4r: case X86II::MRM5r:
2977 case X86II::MRM6r: case X86II::MRM7r:
2978 ++FinalSize;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00002979 ++CurOp;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002980 FinalSize += sizeRegModRMByte();
2981
2982 if (CurOp != NumOps) {
2983 const MachineOperand &MO1 = MI.getOperand(CurOp++);
2984 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002985 if (MO1.isImm())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002986 FinalSize += sizeConstant(Size);
2987 else {
2988 bool dword = false;
2989 if (Opcode == X86::MOV64ri32)
2990 dword = true;
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002991 if (MO1.isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002992 FinalSize += sizeGlobalAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002993 } else if (MO1.isSymbol())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002994 FinalSize += sizeExternalSymbolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002995 else if (MO1.isCPI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002996 FinalSize += sizeConstPoolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002997 else if (MO1.isJTI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002998 FinalSize += sizeJumpTableAddress(dword);
2999 }
3000 }
3001 break;
3002
3003 case X86II::MRM0m: case X86II::MRM1m:
3004 case X86II::MRM2m: case X86II::MRM3m:
3005 case X86II::MRM4m: case X86II::MRM5m:
3006 case X86II::MRM6m: case X86II::MRM7m: {
3007
3008 ++FinalSize;
3009 FinalSize += getMemModRMByteSize(MI, CurOp, IsPIC, Is64BitMode);
3010 CurOp += 4;
3011
3012 if (CurOp != NumOps) {
3013 const MachineOperand &MO = MI.getOperand(CurOp++);
3014 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003015 if (MO.isImm())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003016 FinalSize += sizeConstant(Size);
3017 else {
3018 bool dword = false;
3019 if (Opcode == X86::MOV64mi32)
3020 dword = true;
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003021 if (MO.isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003022 FinalSize += sizeGlobalAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003023 } else if (MO.isSymbol())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003024 FinalSize += sizeExternalSymbolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003025 else if (MO.isCPI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003026 FinalSize += sizeConstPoolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003027 else if (MO.isJTI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003028 FinalSize += sizeJumpTableAddress(dword);
3029 }
3030 }
3031 break;
3032 }
3033
3034 case X86II::MRMInitReg:
3035 ++FinalSize;
3036 // Duplicate register, used by things like MOV8r0 (aka xor reg,reg).
3037 FinalSize += sizeRegModRMByte();
3038 ++CurOp;
3039 break;
3040 }
3041
3042 if (!Desc->isVariadic() && CurOp != NumOps) {
3043 cerr << "Cannot determine size: ";
3044 MI.dump();
3045 cerr << '\n';
3046 abort();
3047 }
3048
3049
3050 return FinalSize;
3051}
3052
3053
3054unsigned X86InstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
3055 const TargetInstrDesc &Desc = MI->getDesc();
3056 bool IsPIC = (TM.getRelocationModel() == Reloc::PIC_);
Dan Gohmanb41dfba2008-05-14 01:58:56 +00003057 bool Is64BitMode = TM.getSubtargetImpl()->is64Bit();
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003058 unsigned Size = GetInstSizeWithDesc(*MI, &Desc, IsPIC, Is64BitMode);
3059 if (Desc.getOpcode() == X86::MOVPC32r) {
3060 Size += GetInstSizeWithDesc(*MI, &get(X86::POP32r), IsPIC, Is64BitMode);
3061 }
3062 return Size;
3063}
Dan Gohmanb60482f2008-09-23 18:22:58 +00003064
Dan Gohman882ab732008-09-30 00:58:23 +00003065/// getGlobalBaseReg - Return a virtual register initialized with the
3066/// the global base register value. Output instructions required to
3067/// initialize the register in the function entry block, if necessary.
Dan Gohmanb60482f2008-09-23 18:22:58 +00003068///
Dan Gohman882ab732008-09-30 00:58:23 +00003069unsigned X86InstrInfo::getGlobalBaseReg(MachineFunction *MF) const {
3070 assert(!TM.getSubtarget<X86Subtarget>().is64Bit() &&
3071 "X86-64 PIC uses RIP relative addressing");
3072
3073 X86MachineFunctionInfo *X86FI = MF->getInfo<X86MachineFunctionInfo>();
3074 unsigned GlobalBaseReg = X86FI->getGlobalBaseReg();
3075 if (GlobalBaseReg != 0)
3076 return GlobalBaseReg;
3077
Dan Gohmanb60482f2008-09-23 18:22:58 +00003078 // Insert the set of GlobalBaseReg into the first MBB of the function
3079 MachineBasicBlock &FirstMBB = MF->front();
3080 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
3081 MachineRegisterInfo &RegInfo = MF->getRegInfo();
3082 unsigned PC = RegInfo.createVirtualRegister(X86::GR32RegisterClass);
3083
3084 const TargetInstrInfo *TII = TM.getInstrInfo();
3085 // Operand of MovePCtoStack is completely ignored by asm printer. It's
3086 // only used in JIT code emission as displacement to pc.
3087 BuildMI(FirstMBB, MBBI, TII->get(X86::MOVPC32r), PC).addImm(0);
3088
3089 // If we're using vanilla 'GOT' PIC style, we should use relative addressing
3090 // not to pc, but to _GLOBAL_ADDRESS_TABLE_ external
3091 if (TM.getRelocationModel() == Reloc::PIC_ &&
3092 TM.getSubtarget<X86Subtarget>().isPICStyleGOT()) {
Dan Gohman882ab732008-09-30 00:58:23 +00003093 GlobalBaseReg =
Dan Gohmanb60482f2008-09-23 18:22:58 +00003094 RegInfo.createVirtualRegister(X86::GR32RegisterClass);
3095 BuildMI(FirstMBB, MBBI, TII->get(X86::ADD32ri), GlobalBaseReg)
3096 .addReg(PC).addExternalSymbol("_GLOBAL_OFFSET_TABLE_");
Dan Gohman882ab732008-09-30 00:58:23 +00003097 } else {
3098 GlobalBaseReg = PC;
Dan Gohmanb60482f2008-09-23 18:22:58 +00003099 }
3100
Dan Gohman882ab732008-09-30 00:58:23 +00003101 X86FI->setGlobalBaseReg(GlobalBaseReg);
3102 return GlobalBaseReg;
Dan Gohmanb60482f2008-09-23 18:22:58 +00003103}