blob: d911fe9c61fc2479a368b36e7877ff2d1a16a209 [file] [log] [blame]
Bill Wendling43f7b2d2010-12-01 02:42:55 +00001//===- ARMInstrFormats.td - ARM Instruction Formats ----------*- tablegen -*-=//
Bob Wilson01135592010-03-23 17:23:59 +00002//
Evan Cheng37f25d92008-08-28 23:39:26 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bob Wilson01135592010-03-23 17:23:59 +00007//
Evan Cheng37f25d92008-08-28 23:39:26 +00008//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11//
12// ARM Instruction Format Definitions.
13//
14
15// Format specifies the encoding used by the instruction. This is part of the
16// ad-hoc solution used to emit machine instruction encodings by our machine
17// code emitter.
Bob Wilson89ef7b72010-03-17 21:13:43 +000018class Format<bits<6> val> {
19 bits<6> Value = val;
Evan Cheng37f25d92008-08-28 23:39:26 +000020}
21
Evan Chengffa6d962008-11-13 23:36:57 +000022def Pseudo : Format<0>;
23def MulFrm : Format<1>;
24def BrFrm : Format<2>;
25def BrMiscFrm : Format<3>;
Evan Cheng37f25d92008-08-28 23:39:26 +000026
Evan Chengffa6d962008-11-13 23:36:57 +000027def DPFrm : Format<4>;
28def DPSoRegFrm : Format<5>;
Evan Cheng37f25d92008-08-28 23:39:26 +000029
Evan Chengffa6d962008-11-13 23:36:57 +000030def LdFrm : Format<6>;
31def StFrm : Format<7>;
32def LdMiscFrm : Format<8>;
33def StMiscFrm : Format<9>;
34def LdStMulFrm : Format<10>;
Evan Cheng37f25d92008-08-28 23:39:26 +000035
Johnny Chen81f04d52010-03-19 17:39:00 +000036def LdStExFrm : Format<11>;
Jim Grosbach5278eb82009-12-11 01:42:04 +000037
Johnny Chen81f04d52010-03-19 17:39:00 +000038def ArithMiscFrm : Format<12>;
Bob Wilson9a1c1892010-08-11 00:01:18 +000039def SatFrm : Format<13>;
40def ExtFrm : Format<14>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000041
Bob Wilson9a1c1892010-08-11 00:01:18 +000042def VFPUnaryFrm : Format<15>;
43def VFPBinaryFrm : Format<16>;
44def VFPConv1Frm : Format<17>;
45def VFPConv2Frm : Format<18>;
46def VFPConv3Frm : Format<19>;
47def VFPConv4Frm : Format<20>;
48def VFPConv5Frm : Format<21>;
49def VFPLdStFrm : Format<22>;
50def VFPLdStMulFrm : Format<23>;
51def VFPMiscFrm : Format<24>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000052
Bob Wilson9a1c1892010-08-11 00:01:18 +000053def ThumbFrm : Format<25>;
54def MiscFrm : Format<26>;
Evan Cheng37f25d92008-08-28 23:39:26 +000055
Bob Wilson9a1c1892010-08-11 00:01:18 +000056def NGetLnFrm : Format<27>;
57def NSetLnFrm : Format<28>;
58def NDupFrm : Format<29>;
59def NLdStFrm : Format<30>;
60def N1RegModImmFrm: Format<31>;
61def N2RegFrm : Format<32>;
62def NVCVTFrm : Format<33>;
63def NVDupLnFrm : Format<34>;
64def N2RegVShLFrm : Format<35>;
65def N2RegVShRFrm : Format<36>;
66def N3RegFrm : Format<37>;
67def N3RegVShFrm : Format<38>;
68def NVExtFrm : Format<39>;
69def NVMulSLFrm : Format<40>;
70def NVTBLFrm : Format<41>;
Johnny Chencaa608e2010-03-20 00:17:00 +000071
Evan Cheng34a0fa32009-07-08 01:46:35 +000072// Misc flags.
73
Bill Wendling43f7b2d2010-12-01 02:42:55 +000074// The instruction has an Rn register operand.
Evan Cheng34a0fa32009-07-08 01:46:35 +000075// UnaryDP - Indicates this is a unary data processing instruction, i.e.
76// it doesn't have a Rn operand.
77class UnaryDP { bit isUnaryDataProc = 1; }
78
79// Xform16Bit - Indicates this Thumb2 instruction may be transformed into
80// a 16-bit Thumb instruction if certain conditions are met.
81class Xform16Bit { bit canXformTo16Bit = 1; }
Evan Cheng37f25d92008-08-28 23:39:26 +000082
Evan Cheng37f25d92008-08-28 23:39:26 +000083//===----------------------------------------------------------------------===//
Bob Wilson50622ce2010-03-18 23:57:57 +000084// ARM Instruction flags. These need to match ARMBaseInstrInfo.h.
Evan Cheng055b0312009-06-29 07:51:04 +000085//
86
87// Addressing mode.
Jim Grosbachd86609f2010-10-05 18:14:55 +000088class AddrMode<bits<5> val> {
89 bits<5> Value = val;
Evan Cheng055b0312009-06-29 07:51:04 +000090}
Bill Wendlingda2ae632010-08-31 07:50:46 +000091def AddrModeNone : AddrMode<0>;
92def AddrMode1 : AddrMode<1>;
93def AddrMode2 : AddrMode<2>;
94def AddrMode3 : AddrMode<3>;
95def AddrMode4 : AddrMode<4>;
96def AddrMode5 : AddrMode<5>;
97def AddrMode6 : AddrMode<6>;
98def AddrModeT1_1 : AddrMode<7>;
99def AddrModeT1_2 : AddrMode<8>;
100def AddrModeT1_4 : AddrMode<9>;
101def AddrModeT1_s : AddrMode<10>;
102def AddrModeT2_i12 : AddrMode<11>;
103def AddrModeT2_i8 : AddrMode<12>;
104def AddrModeT2_so : AddrMode<13>;
105def AddrModeT2_pc : AddrMode<14>;
Bob Wilson8b024a52009-07-01 23:16:05 +0000106def AddrModeT2_i8s4 : AddrMode<15>;
Jim Grosbach3e556122010-10-26 22:37:02 +0000107def AddrMode_i12 : AddrMode<16>;
Evan Cheng055b0312009-06-29 07:51:04 +0000108
109// Instruction size.
110class SizeFlagVal<bits<3> val> {
111 bits<3> Value = val;
112}
113def SizeInvalid : SizeFlagVal<0>; // Unset.
114def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
115def Size8Bytes : SizeFlagVal<2>;
116def Size4Bytes : SizeFlagVal<3>;
117def Size2Bytes : SizeFlagVal<4>;
118
119// Load / store index mode.
120class IndexMode<bits<2> val> {
121 bits<2> Value = val;
122}
123def IndexModeNone : IndexMode<0>;
124def IndexModePre : IndexMode<1>;
125def IndexModePost : IndexMode<2>;
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000126def IndexModeUpd : IndexMode<3>;
Evan Cheng055b0312009-06-29 07:51:04 +0000127
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000128// Instruction execution domain.
129class Domain<bits<2> val> {
130 bits<2> Value = val;
131}
132def GenericDomain : Domain<0>;
133def VFPDomain : Domain<1>; // Instructions in VFP domain only
134def NeonDomain : Domain<2>; // Instructions in Neon domain only
135def VFPNeonDomain : Domain<3>; // Instructions in both VFP & Neon domains
136
Evan Cheng055b0312009-06-29 07:51:04 +0000137//===----------------------------------------------------------------------===//
Evan Cheng446c4282009-07-11 06:43:01 +0000138// ARM special operands.
139//
140
Daniel Dunbar8462b302010-08-11 06:36:53 +0000141def CondCodeOperand : AsmOperandClass {
142 let Name = "CondCode";
143 let SuperClasses = [];
144}
145
Evan Cheng446c4282009-07-11 06:43:01 +0000146// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
147// register whose default is 0 (no register).
148def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
149 (ops (i32 14), (i32 zero_reg))> {
150 let PrintMethod = "printPredicateOperand";
Daniel Dunbar8462b302010-08-11 06:36:53 +0000151 let ParserMatchClass = CondCodeOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000152}
153
154// Conditional code result for instructions whose 's' bit is set, e.g. subs.
155def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000156 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000157 let PrintMethod = "printSBitModifierOperand";
158}
159
160// Same as cc_out except it defaults to setting CPSR.
161def s_cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 CPSR))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000162 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000163 let PrintMethod = "printSBitModifierOperand";
164}
165
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000166// ARM special operands for disassembly only.
167//
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000168def setend_op : Operand<i32> {
169 let PrintMethod = "printSetendOperand";
170}
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000171
172def cps_opt : Operand<i32> {
173 let PrintMethod = "printCPSOptionOperand";
174}
175
176def msr_mask : Operand<i32> {
177 let PrintMethod = "printMSRMaskOperand";
178}
179
180// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
181// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
182def neg_zero : Operand<i32> {
183 let PrintMethod = "printNegZeroOperand";
184}
185
Evan Cheng446c4282009-07-11 06:43:01 +0000186//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000187// ARM Instruction templates.
188//
189
Johnny Chend68e1192009-12-15 17:24:14 +0000190class InstTemplate<AddrMode am, SizeFlagVal sz, IndexMode im,
191 Format f, Domain d, string cstr, InstrItinClass itin>
Evan Cheng37f25d92008-08-28 23:39:26 +0000192 : Instruction {
193 let Namespace = "ARM";
194
Evan Cheng37f25d92008-08-28 23:39:26 +0000195 AddrMode AM = am;
Evan Cheng37f25d92008-08-28 23:39:26 +0000196 SizeFlagVal SZ = sz;
Evan Cheng37f25d92008-08-28 23:39:26 +0000197 IndexMode IM = im;
198 bits<2> IndexModeBits = IM.Value;
Evan Cheng37f25d92008-08-28 23:39:26 +0000199 Format F = f;
Bob Wilson89ef7b72010-03-17 21:13:43 +0000200 bits<6> Form = F.Value;
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000201 Domain D = d;
Evan Chengedda31c2008-11-05 18:35:52 +0000202 bit isUnaryDataProc = 0;
Evan Cheng34a0fa32009-07-08 01:46:35 +0000203 bit canXformTo16Bit = 0;
Jim Grosbacha30a51b2010-11-19 22:42:55 +0000204
Chris Lattner150d20e2010-10-31 19:22:57 +0000205 // If this is a pseudo instruction, mark it isCodeGenOnly.
206 let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo");
Bob Wilson01135592010-03-23 17:23:59 +0000207
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000208 // The layout of TSFlags should be kept in sync with ARMBaseInstrInfo.h.
Jim Grosbachd86609f2010-10-05 18:14:55 +0000209 let TSFlags{4-0} = AM.Value;
210 let TSFlags{7-5} = SZ.Value;
211 let TSFlags{9-8} = IndexModeBits;
212 let TSFlags{15-10} = Form;
213 let TSFlags{16} = isUnaryDataProc;
214 let TSFlags{17} = canXformTo16Bit;
215 let TSFlags{19-18} = D.Value;
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000216
Evan Cheng37f25d92008-08-28 23:39:26 +0000217 let Constraints = cstr;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000218 let Itinerary = itin;
Evan Cheng37f25d92008-08-28 23:39:26 +0000219}
220
Johnny Chend68e1192009-12-15 17:24:14 +0000221class Encoding {
222 field bits<32> Inst;
223}
224
225class InstARM<AddrMode am, SizeFlagVal sz, IndexMode im,
226 Format f, Domain d, string cstr, InstrItinClass itin>
227 : InstTemplate<am, sz, im, f, d, cstr, itin>, Encoding;
228
229// This Encoding-less class is used by Thumb1 to specify the encoding bits later
230// on by adding flavors to specific instructions.
231class InstThumb<AddrMode am, SizeFlagVal sz, IndexMode im,
232 Format f, Domain d, string cstr, InstrItinClass itin>
233 : InstTemplate<am, sz, im, f, d, cstr, itin>;
234
Jim Grosbach99594eb2010-11-18 01:38:26 +0000235class PseudoInst<dag oops, dag iops, InstrItinClass itin, list<dag> pattern>
Jim Grosbachc6961f12010-11-18 01:20:48 +0000236 // FIXME: This really should derive from InstTemplate instead, as pseudos
237 // don't need encoding information. TableGen doesn't like that
238 // currently. Need to figure out why and fix it.
Bob Wilson01135592010-03-23 17:23:59 +0000239 : InstARM<AddrModeNone, SizeSpecial, IndexModeNone, Pseudo, GenericDomain,
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000240 "", itin> {
Evan Cheng37f25d92008-08-28 23:39:26 +0000241 let OutOperandList = oops;
242 let InOperandList = iops;
Evan Cheng37f25d92008-08-28 23:39:26 +0000243 let Pattern = pattern;
244}
245
Jim Grosbach53694262010-11-18 01:15:56 +0000246// PseudoInst that's ARM-mode only.
Jim Grosbach6e422112010-11-29 23:48:41 +0000247class ARMPseudoInst<dag oops, dag iops, SizeFlagVal sz, InstrItinClass itin,
Jim Grosbach99594eb2010-11-18 01:38:26 +0000248 list<dag> pattern>
249 : PseudoInst<oops, iops, itin, pattern> {
Jim Grosbach6e422112010-11-29 23:48:41 +0000250 let SZ = sz;
Jim Grosbach53694262010-11-18 01:15:56 +0000251 list<Predicate> Predicates = [IsARM];
252}
253
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000254// PseudoInst that's Thumb-mode only.
255class tPseudoInst<dag oops, dag iops, SizeFlagVal sz, InstrItinClass itin,
256 list<dag> pattern>
257 : PseudoInst<oops, iops, itin, pattern> {
258 let SZ = sz;
259 list<Predicate> Predicates = [IsThumb];
260}
Jim Grosbach53694262010-11-18 01:15:56 +0000261
Evan Cheng37f25d92008-08-28 23:39:26 +0000262// Almost all ARM instructions are predicable.
Evan Chengd87293c2008-11-06 08:47:38 +0000263class I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000264 IndexMode im, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000265 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000266 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000267 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000268 bits<4> p;
269 let Inst{31-28} = p;
Evan Cheng37f25d92008-08-28 23:39:26 +0000270 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000271 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000272 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000273 let Pattern = pattern;
274 list<Predicate> Predicates = [IsARM];
275}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000276
Jim Grosbachf6b28622009-12-14 18:31:20 +0000277// A few are not predicable
278class InoP<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000279 IndexMode im, Format f, InstrItinClass itin,
280 string opc, string asm, string cstr,
281 list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000282 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
283 let OutOperandList = oops;
284 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000285 let AsmString = !strconcat(opc, asm);
Jim Grosbachf6b28622009-12-14 18:31:20 +0000286 let Pattern = pattern;
287 let isPredicable = 0;
288 list<Predicate> Predicates = [IsARM];
289}
Evan Cheng37f25d92008-08-28 23:39:26 +0000290
Bill Wendling4822bce2010-08-30 01:47:35 +0000291// Same as I except it can optionally modify CPSR. Note it's modeled as an input
292// operand since by default it's a zero register. It will become an implicit def
293// once it's "flipped".
Evan Chengd87293c2008-11-06 08:47:38 +0000294class sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000295 IndexMode im, Format f, InstrItinClass itin,
296 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000297 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000298 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000299 bits<4> p; // Predicate operand
Jim Grosbach08bd5492010-10-12 23:00:24 +0000300 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
Jim Grosbach62547262010-10-11 18:51:51 +0000301 let Inst{31-28} = p;
Jim Grosbach08bd5492010-10-12 23:00:24 +0000302 let Inst{20} = s;
Jim Grosbach62547262010-10-11 18:51:51 +0000303
Evan Cheng37f25d92008-08-28 23:39:26 +0000304 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000305 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Bob Wilsoncfbece52010-10-15 03:23:44 +0000306 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000307 let Pattern = pattern;
308 list<Predicate> Predicates = [IsARM];
309}
310
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000311// Special cases
Evan Chengd87293c2008-11-06 08:47:38 +0000312class XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000313 IndexMode im, Format f, InstrItinClass itin,
314 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000315 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000316 let OutOperandList = oops;
317 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000318 let AsmString = asm;
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000319 let Pattern = pattern;
320 list<Predicate> Predicates = [IsARM];
321}
322
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000323class AI<dag oops, dag iops, Format f, InstrItinClass itin,
324 string opc, string asm, list<dag> pattern>
325 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
326 opc, asm, "", pattern>;
327class AsI<dag oops, dag iops, Format f, InstrItinClass itin,
328 string opc, string asm, list<dag> pattern>
329 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
330 opc, asm, "", pattern>;
331class AXI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000332 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000333 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng97f48c32008-11-06 22:15:19 +0000334 asm, "", pattern>;
Jim Grosbachf6b28622009-12-14 18:31:20 +0000335class AInoP<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +0000336 string opc, string asm, list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000337 : InoP<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Bob Wilson01135592010-03-23 17:23:59 +0000338 opc, asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000339
340// Ctrl flow instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000341class ABI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
342 string opc, string asm, list<dag> pattern>
343 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
344 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000345 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000346}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000347class ABXI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
348 string asm, list<dag> pattern>
349 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
350 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000351 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000352}
Evan Cheng3aac7882008-09-01 08:25:56 +0000353
354// BR_JT instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000355class JTI<dag oops, dag iops, InstrItinClass itin,
356 string asm, list<dag> pattern>
357 : XI<oops, iops, AddrModeNone, SizeSpecial, IndexModeNone, BrMiscFrm, itin,
Evan Cheng4df60f52008-11-07 09:06:08 +0000358 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000359
Jim Grosbach5278eb82009-12-11 01:42:04 +0000360// Atomic load/store instructions
Jim Grosbach5278eb82009-12-11 01:42:04 +0000361class AIldrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
362 string opc, string asm, list<dag> pattern>
363 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
364 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000365 bits<4> Rt;
366 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000367 let Inst{27-23} = 0b00011;
368 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000369 let Inst{20} = 1;
Jim Grosbach86875a22010-10-29 19:58:57 +0000370 let Inst{19-16} = Rn;
371 let Inst{15-12} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000372 let Inst{11-0} = 0b111110011111;
373}
374class AIstrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
375 string opc, string asm, list<dag> pattern>
376 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
377 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000378 bits<4> Rd;
379 bits<4> Rt;
380 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000381 let Inst{27-23} = 0b00011;
382 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000383 let Inst{20} = 0;
Jim Grosbach86875a22010-10-29 19:58:57 +0000384 let Inst{19-16} = Rn;
385 let Inst{15-12} = Rd;
Johnny Chen0291d7e2009-12-11 19:37:26 +0000386 let Inst{11-4} = 0b11111001;
Jim Grosbach86875a22010-10-29 19:58:57 +0000387 let Inst{3-0} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000388}
Jim Grosbachf32ecc62010-10-29 20:21:36 +0000389class AIswp<bit b, dag oops, dag iops, string opc, list<dag> pattern>
390 : AI<oops, iops, MiscFrm, NoItinerary, opc, "\t$Rt, $Rt2, [$Rn]", pattern> {
391 bits<4> Rt;
392 bits<4> Rt2;
393 bits<4> Rn;
394 let Inst{27-23} = 0b00010;
395 let Inst{22} = b;
396 let Inst{21-20} = 0b00;
397 let Inst{19-16} = Rn;
398 let Inst{15-12} = Rt;
399 let Inst{11-4} = 0b00001001;
400 let Inst{3-0} = Rt2;
401}
Jim Grosbach5278eb82009-12-11 01:42:04 +0000402
Evan Cheng0d14fc82008-09-01 01:51:14 +0000403// addrmode1 instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000404class AI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
405 string opc, string asm, list<dag> pattern>
406 : I<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
407 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000408 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000409 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000410}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000411class AsI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
412 string opc, string asm, list<dag> pattern>
413 : sI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
414 opc, asm, "", pattern> {
415 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000416 let Inst{27-26} = 0b00;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000417}
418class AXI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000419 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000420 : XI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng612b79e2008-08-29 07:40:52 +0000421 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000422 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000423 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000424}
Evan Cheng0d14fc82008-09-01 01:51:14 +0000425
Evan Cheng93912732008-09-01 01:27:33 +0000426// loads
Jim Grosbach3e556122010-10-26 22:37:02 +0000427
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000428// LDR/LDRB/STR/STRB/...
429class AI2ldst<bits<3> op, bit isLd, bit isByte, dag oops, dag iops, AddrMode am,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000430 Format f, InstrItinClass itin, string opc, string asm,
431 list<dag> pattern>
Jim Grosbach3e556122010-10-26 22:37:02 +0000432 : I<oops, iops, am, Size4Bytes, IndexModeNone, f, itin, opc, asm,
433 "", pattern> {
434 let Inst{27-25} = op;
435 let Inst{24} = 1; // 24 == P
436 // 23 == U
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000437 let Inst{22} = isByte;
Jim Grosbach3e556122010-10-26 22:37:02 +0000438 let Inst{21} = 0; // 21 == W
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000439 let Inst{20} = isLd;
Jim Grosbach3e556122010-10-26 22:37:02 +0000440}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000441// Indexed load/stores
442class AI2ldstidx<bit isLd, bit isByte, bit isPre, dag oops, dag iops,
Jim Grosbach953557f42010-11-19 21:35:06 +0000443 IndexMode im, Format f, InstrItinClass itin, string opc,
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000444 string asm, string cstr, list<dag> pattern>
445 : I<oops, iops, AddrMode2, Size4Bytes, im, f, itin,
446 opc, asm, cstr, pattern> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000447 bits<4> Rt;
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000448 let Inst{27-26} = 0b01;
449 let Inst{24} = isPre; // P bit
450 let Inst{22} = isByte; // B bit
451 let Inst{21} = isPre; // W bit
452 let Inst{20} = isLd; // L bit
Jim Grosbach99f53d12010-11-15 20:47:07 +0000453 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000454}
Jim Grosbach953557f42010-11-19 21:35:06 +0000455class AI2stridx<bit isByte, bit isPre, dag oops, dag iops,
456 IndexMode im, Format f, InstrItinClass itin, string opc,
457 string asm, string cstr, list<dag> pattern>
458 : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr,
459 pattern> {
460 // AM2 store w/ two operands: (GPR, am2offset)
461 // {13} 1 == Rm, 0 == imm12
462 // {12} isAdd
463 // {11-0} imm12/Rm
464 bits<14> offset;
465 bits<4> Rn;
466 let Inst{25} = offset{13};
467 let Inst{23} = offset{12};
468 let Inst{19-16} = Rn;
469 let Inst{11-0} = offset{11-0};
470}
Jim Grosbach3e556122010-10-26 22:37:02 +0000471
Evan Cheng0d14fc82008-09-01 01:51:14 +0000472// addrmode3 instructions
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +0000473class AI3ld<bits<4> op, bit op20, dag oops, dag iops, Format f,
474 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Jim Grosbach160f8f02010-11-18 00:46:58 +0000475 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
476 opc, asm, "", pattern> {
477 bits<14> addr;
478 bits<4> Rt;
479 let Inst{27-25} = 0b000;
480 let Inst{24} = 1; // P bit
481 let Inst{23} = addr{8}; // U bit
482 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
483 let Inst{21} = 0; // W bit
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +0000484 let Inst{20} = op20; // L bit
Jim Grosbach160f8f02010-11-18 00:46:58 +0000485 let Inst{19-16} = addr{12-9}; // Rn
486 let Inst{15-12} = Rt; // Rt
487 let Inst{11-8} = addr{7-4}; // imm7_4/zero
488 let Inst{7-4} = op;
489 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
490}
Evan Cheng840917b2008-09-01 07:00:14 +0000491
Jim Grosbach9cb15b52010-11-19 19:41:26 +0000492class AI3ldstidx<bits<4> op, bit op20, bit isLd, bit isPre, dag oops, dag iops,
493 IndexMode im, Format f, InstrItinClass itin, string opc,
494 string asm, string cstr, list<dag> pattern>
495 : I<oops, iops, AddrMode3, Size4Bytes, im, f, itin,
496 opc, asm, cstr, pattern> {
497 bits<4> Rt;
498 let Inst{27-25} = 0b000;
499 let Inst{24} = isPre; // P bit
500 let Inst{21} = isPre; // W bit
501 let Inst{20} = op20; // L bit
502 let Inst{15-12} = Rt; // Rt
503 let Inst{7-4} = op;
504}
Jim Grosbach2dc77682010-11-29 18:37:44 +0000505class AI3stridx<bits<4> op, bit isByte, bit isPre, dag oops, dag iops,
506 IndexMode im, Format f, InstrItinClass itin, string opc,
507 string asm, string cstr, list<dag> pattern>
508 : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr,
509 pattern> {
510 // AM3 store w/ two operands: (GPR, am3offset)
511 bits<14> offset;
512 bits<4> Rt;
513 bits<4> Rn;
514 let Inst{27-25} = 0b000;
515 let Inst{23} = offset{8};
516 let Inst{22} = offset{9};
517 let Inst{19-16} = Rn;
518 let Inst{15-12} = Rt; // Rt
519 let Inst{11-8} = offset{7-4}; // imm7_4/zero
520 let Inst{7-4} = op;
521 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
522}
Jim Grosbach9cb15b52010-11-19 19:41:26 +0000523
Evan Cheng840917b2008-09-01 07:00:14 +0000524// stores
Jim Grosbach2aeb6122010-11-19 22:14:31 +0000525class AI3str<bits<4> op, dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000526 string opc, string asm, list<dag> pattern>
527 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
528 opc, asm, "", pattern> {
Jim Grosbach570a9222010-11-11 01:09:40 +0000529 bits<14> addr;
530 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000531 let Inst{27-25} = 0b000;
Jim Grosbach570a9222010-11-11 01:09:40 +0000532 let Inst{24} = 1; // P bit
533 let Inst{23} = addr{8}; // U bit
534 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
535 let Inst{21} = 0; // W bit
536 let Inst{20} = 0; // L bit
537 let Inst{19-16} = addr{12-9}; // Rn
538 let Inst{15-12} = Rt; // Rt
539 let Inst{11-8} = addr{7-4}; // imm7_4/zero
Jim Grosbach2aeb6122010-11-19 22:14:31 +0000540 let Inst{7-4} = op;
Jim Grosbach570a9222010-11-11 01:09:40 +0000541 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000542}
Evan Cheng840917b2008-09-01 07:00:14 +0000543
Evan Cheng840917b2008-09-01 07:00:14 +0000544// Pre-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000545class AI3sthpr<dag oops, dag iops, Format f, InstrItinClass itin,
546 string opc, string asm, string cstr, list<dag> pattern>
547 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
548 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000549 let Inst{4} = 1;
550 let Inst{5} = 1; // H bit
551 let Inst{6} = 0; // S bit
552 let Inst{7} = 1;
553 let Inst{20} = 0; // L bit
554 let Inst{21} = 1; // W bit
555 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000556 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000557}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000558class AI3stdpr<dag oops, dag iops, Format f, InstrItinClass itin,
559 string opc, string asm, string cstr, list<dag> pattern>
560 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
561 opc, asm, cstr, pattern> {
562 let Inst{4} = 1;
563 let Inst{5} = 1; // H bit
564 let Inst{6} = 1; // S bit
565 let Inst{7} = 1;
566 let Inst{20} = 0; // L bit
567 let Inst{21} = 1; // W bit
568 let Inst{24} = 1; // P bit
569 let Inst{27-25} = 0b000;
570}
Evan Cheng840917b2008-09-01 07:00:14 +0000571
Evan Cheng840917b2008-09-01 07:00:14 +0000572// Post-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000573class AI3sthpo<dag oops, dag iops, Format f, InstrItinClass itin,
574 string opc, string asm, string cstr, list<dag> pattern>
575 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
576 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000577 let Inst{4} = 1;
578 let Inst{5} = 1; // H bit
579 let Inst{6} = 0; // S bit
580 let Inst{7} = 1;
581 let Inst{20} = 0; // L bit
Johnny Chenad4df4c2010-03-01 19:22:00 +0000582 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000583 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000584 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000585}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000586class AI3stdpo<dag oops, dag iops, Format f, InstrItinClass itin,
587 string opc, string asm, string cstr, list<dag> pattern>
588 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
589 opc, asm, cstr, pattern> {
590 let Inst{4} = 1;
591 let Inst{5} = 1; // H bit
592 let Inst{6} = 1; // S bit
593 let Inst{7} = 1;
594 let Inst{20} = 0; // L bit
595 let Inst{21} = 0; // W bit
596 let Inst{24} = 0; // P bit
597 let Inst{27-25} = 0b000;
598}
Evan Cheng840917b2008-09-01 07:00:14 +0000599
Evan Cheng0d14fc82008-09-01 01:51:14 +0000600// addrmode4 instructions
Bill Wendling6c470b82010-11-13 09:09:38 +0000601class AXI4<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
602 string asm, string cstr, list<dag> pattern>
603 : XI<oops, iops, AddrMode4, Size4Bytes, im, f, itin, asm, cstr, pattern> {
604 bits<4> p;
605 bits<16> regs;
606 bits<4> Rn;
607 let Inst{31-28} = p;
608 let Inst{27-25} = 0b100;
609 let Inst{22} = 0; // S bit
610 let Inst{19-16} = Rn;
611 let Inst{15-0} = regs;
612}
Evan Cheng37f25d92008-08-28 23:39:26 +0000613
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000614// Unsigned multiply, multiply-accumulate instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000615class AMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
616 string opc, string asm, list<dag> pattern>
617 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
618 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000619 let Inst{7-4} = 0b1001;
Evan Chengfbc9d412008-11-06 01:21:28 +0000620 let Inst{20} = 0; // S bit
Evan Chengd87293c2008-11-06 08:47:38 +0000621 let Inst{27-21} = opcod;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000622}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000623class AsMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
624 string opc, string asm, list<dag> pattern>
625 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
626 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000627 let Inst{7-4} = 0b1001;
Evan Chengd87293c2008-11-06 08:47:38 +0000628 let Inst{27-21} = opcod;
Evan Chengfbc9d412008-11-06 01:21:28 +0000629}
630
631// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000632class AMul2I<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
633 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000634 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
635 opc, asm, "", pattern> {
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000636 bits<4> Rd;
637 bits<4> Rn;
638 bits<4> Rm;
639 let Inst{7-4} = opc7_4;
Evan Chengfbc9d412008-11-06 01:21:28 +0000640 let Inst{20} = 1;
Evan Chengd87293c2008-11-06 08:47:38 +0000641 let Inst{27-21} = opcod;
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000642 let Inst{19-16} = Rd;
643 let Inst{11-8} = Rm;
644 let Inst{3-0} = Rn;
645}
646// MSW multiple w/ Ra operand
647class AMul2Ia<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
648 InstrItinClass itin, string opc, string asm, list<dag> pattern>
649 : AMul2I<opcod, opc7_4, oops, iops, itin, opc, asm, pattern> {
650 bits<4> Ra;
651 let Inst{15-12} = Ra;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000652}
Evan Cheng37f25d92008-08-28 23:39:26 +0000653
Evan Chengeb4f52e2008-11-06 03:35:07 +0000654// SMUL<x><y> / SMULW<y> / SMLA<x><y> / SMLAW<x><y>
Jim Grosbach3870b752010-10-22 18:35:16 +0000655class AMulxyIbase<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
Jim Grosbach929a7052010-10-22 17:42:06 +0000656 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000657 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
658 opc, asm, "", pattern> {
Jim Grosbach3870b752010-10-22 18:35:16 +0000659 bits<4> Rn;
660 bits<4> Rm;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000661 let Inst{4} = 0;
662 let Inst{7} = 1;
663 let Inst{20} = 0;
Evan Chengd87293c2008-11-06 08:47:38 +0000664 let Inst{27-21} = opcod;
Jim Grosbach929a7052010-10-22 17:42:06 +0000665 let Inst{6-5} = bit6_5;
Jim Grosbach3870b752010-10-22 18:35:16 +0000666 let Inst{11-8} = Rm;
667 let Inst{3-0} = Rn;
668}
669class AMulxyI<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
670 InstrItinClass itin, string opc, string asm, list<dag> pattern>
671 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
672 bits<4> Rd;
673 let Inst{19-16} = Rd;
674}
675
676// AMulxyI with Ra operand
677class AMulxyIa<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
678 InstrItinClass itin, string opc, string asm, list<dag> pattern>
679 : AMulxyI<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
680 bits<4> Ra;
681 let Inst{15-12} = Ra;
682}
683// SMLAL*
684class AMulxyI64<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
685 InstrItinClass itin, string opc, string asm, list<dag> pattern>
686 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
687 bits<4> RdLo;
688 bits<4> RdHi;
689 let Inst{19-16} = RdHi;
690 let Inst{15-12} = RdLo;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000691}
692
Evan Cheng97f48c32008-11-06 22:15:19 +0000693// Extend instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000694class AExtI<bits<8> opcod, dag oops, dag iops, InstrItinClass itin,
695 string opc, string asm, list<dag> pattern>
696 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ExtFrm, itin,
697 opc, asm, "", pattern> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000698 // All AExtI instructions have Rd and Rm register operands.
699 bits<4> Rd;
700 bits<4> Rm;
701 let Inst{15-12} = Rd;
702 let Inst{3-0} = Rm;
Evan Cheng97f48c32008-11-06 22:15:19 +0000703 let Inst{7-4} = 0b0111;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000704 let Inst{9-8} = 0b00;
Evan Cheng97f48c32008-11-06 22:15:19 +0000705 let Inst{27-20} = opcod;
706}
707
Evan Cheng8b59db32008-11-07 01:41:35 +0000708// Misc Arithmetic instructions.
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000709class AMiscA1I<bits<8> opcod, bits<4> opc7_4, dag oops, dag iops,
710 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000711 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
712 opc, asm, "", pattern> {
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000713 bits<4> Rd;
714 bits<4> Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000715 let Inst{27-20} = opcod;
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000716 let Inst{19-16} = 0b1111;
717 let Inst{15-12} = Rd;
718 let Inst{11-8} = 0b1111;
719 let Inst{7-4} = opc7_4;
720 let Inst{3-0} = Rm;
721}
722
723// PKH instructions
724class APKHI<bits<8> opcod, bit tb, dag oops, dag iops, InstrItinClass itin,
725 string opc, string asm, list<dag> pattern>
726 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
727 opc, asm, "", pattern> {
728 bits<4> Rd;
729 bits<4> Rn;
730 bits<4> Rm;
731 bits<8> sh;
732 let Inst{27-20} = opcod;
733 let Inst{19-16} = Rn;
734 let Inst{15-12} = Rd;
735 let Inst{11-7} = sh{7-3};
736 let Inst{6} = tb;
737 let Inst{5-4} = 0b01;
738 let Inst{3-0} = Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000739}
740
Evan Cheng37f25d92008-08-28 23:39:26 +0000741//===----------------------------------------------------------------------===//
742
743// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
744class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
745 list<Predicate> Predicates = [IsARM];
746}
747class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
748 list<Predicate> Predicates = [IsARM, HasV5TE];
749}
750class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
751 list<Predicate> Predicates = [IsARM, HasV6];
752}
Evan Cheng13096642008-08-29 06:41:12 +0000753
754//===----------------------------------------------------------------------===//
Evan Cheng13096642008-08-29 06:41:12 +0000755// Thumb Instruction Format Definitions.
756//
757
Evan Cheng446c4282009-07-11 06:43:01 +0000758class ThumbI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000759 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000760 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000761 let OutOperandList = oops;
762 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000763 let AsmString = asm;
Evan Cheng13096642008-08-29 06:41:12 +0000764 let Pattern = pattern;
765 list<Predicate> Predicates = [IsThumb];
766}
767
Bill Wendling43f7b2d2010-12-01 02:42:55 +0000768// TI - Thumb instruction.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000769class TI<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern>
770 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000771
Evan Cheng35d6c412009-08-04 23:47:55 +0000772// Two-address instructions
Bob Wilson01135592010-03-23 17:23:59 +0000773class TIt<dag oops, dag iops, InstrItinClass itin, string asm,
774 list<dag> pattern>
775 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "$lhs = $dst",
776 pattern>;
Evan Cheng35d6c412009-08-04 23:47:55 +0000777
Johnny Chend68e1192009-12-15 17:24:14 +0000778// tBL, tBX 32-bit instructions
779class TIx2<bits<5> opcod1, bits<2> opcod2, bit opcod3,
Bob Wilson01135592010-03-23 17:23:59 +0000780 dag oops, dag iops, InstrItinClass itin, string asm,
781 list<dag> pattern>
782 : ThumbI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>,
783 Encoding {
Johnny Chend68e1192009-12-15 17:24:14 +0000784 let Inst{31-27} = opcod1;
785 let Inst{15-14} = opcod2;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000786 let Inst{12} = opcod3;
Johnny Chend68e1192009-12-15 17:24:14 +0000787}
Evan Cheng13096642008-08-29 06:41:12 +0000788
789// BR_JT instructions
Bob Wilson01135592010-03-23 17:23:59 +0000790class TJTI<dag oops, dag iops, InstrItinClass itin, string asm,
791 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000792 : ThumbI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000793
Evan Cheng09c39fc2009-06-23 19:38:13 +0000794// Thumb1 only
Evan Cheng446c4282009-07-11 06:43:01 +0000795class Thumb1I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000796 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000797 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000798 let OutOperandList = oops;
799 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000800 let AsmString = asm;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000801 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000802 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng09c39fc2009-06-23 19:38:13 +0000803}
804
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000805class T1I<dag oops, dag iops, InstrItinClass itin,
806 string asm, list<dag> pattern>
807 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
808class T1Ix2<dag oops, dag iops, InstrItinClass itin,
809 string asm, list<dag> pattern>
810 : Thumb1I<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000811
812// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000813class T1It<dag oops, dag iops, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000814 string asm, string cstr, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +0000815 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000816 asm, cstr, pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000817
818// Thumb1 instruction that can either be predicated or set CPSR.
819class Thumb1sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000820 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +0000821 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000822 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Chris Lattnerb7d52262010-03-18 21:06:54 +0000823 let OutOperandList = !con(oops, (outs s_cc_out:$s));
824 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000825 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +0000826 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000827 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +0000828}
829
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000830class T1sI<dag oops, dag iops, InstrItinClass itin,
831 string opc, string asm, list<dag> pattern>
832 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000833
834// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000835class T1sIt<dag oops, dag iops, InstrItinClass itin,
836 string opc, string asm, list<dag> pattern>
837 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bill Wendling3f8c1102010-11-30 23:54:45 +0000838 "$Rn = $Rdn", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000839
840// Thumb1 instruction that can be predicated.
841class Thumb1pI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000842 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +0000843 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000844 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000845 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000846 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000847 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +0000848 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000849 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +0000850}
851
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000852class T1pI<dag oops, dag iops, InstrItinClass itin,
853 string opc, string asm, list<dag> pattern>
854 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000855
856// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000857class T1pIt<dag oops, dag iops, InstrItinClass itin,
858 string opc, string asm, list<dag> pattern>
859 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bill Wendling0b424dc2010-12-01 01:32:02 +0000860 "$Rn = $Rdn", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000861
Bob Wilson01135592010-03-23 17:23:59 +0000862class T1pIs<dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000863 InstrItinClass itin, string opc, string asm, list<dag> pattern>
864 : Thumb1pI<oops, iops, AddrModeT1_s, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000865
Johnny Chenbbc71b22009-12-16 02:32:54 +0000866class Encoding16 : Encoding {
867 let Inst{31-16} = 0x0000;
868}
869
Johnny Chend68e1192009-12-15 17:24:14 +0000870// A6.2 16-bit Thumb instruction encoding
Johnny Chenbbc71b22009-12-16 02:32:54 +0000871class T1Encoding<bits<6> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000872 let Inst{15-10} = opcode;
873}
874
875// A6.2.1 Shift (immediate), add, subtract, move, and compare encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000876class T1General<bits<5> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000877 let Inst{15-14} = 0b00;
878 let Inst{13-9} = opcode;
879}
880
881// A6.2.2 Data-processing encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000882class T1DataProcessing<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000883 let Inst{15-10} = 0b010000;
884 let Inst{9-6} = opcode;
885}
886
887// A6.2.3 Special data instructions and branch and exchange encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000888class T1Special<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000889 let Inst{15-10} = 0b010001;
Bill Wendling6bc105a2010-11-17 00:45:23 +0000890 let Inst{9-6} = opcode;
Johnny Chend68e1192009-12-15 17:24:14 +0000891}
892
893// A6.2.4 Load/store single data item encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000894class T1LoadStore<bits<4> opA, bits<3> opB> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000895 let Inst{15-12} = opA;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000896 let Inst{11-9} = opB;
Johnny Chend68e1192009-12-15 17:24:14 +0000897}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000898class T1LdStSP<bits<3> opB> : T1LoadStore<0b1001, opB>; // SP relative
Johnny Chend68e1192009-12-15 17:24:14 +0000899
Bill Wendling1fd374e2010-11-30 22:57:21 +0000900// Helper classes to encode Thumb1 loads and stores. For immediates, the
Bill Wendling3f8c1102010-11-30 23:54:45 +0000901// following bits are used for "opA" (see A6.2.4):
Bill Wendling1fd374e2010-11-30 22:57:21 +0000902//
903// 0b0110 => Immediate, 4 bytes
904// 0b1000 => Immediate, 2 bytes
905// 0b0111 => Immediate, 1 byte
Bill Wendling40062fb2010-12-01 01:38:08 +0000906class T1pILdStEncode<bits<3> opcode, dag oops, dag iops, AddrMode am,
907 InstrItinClass itin, string opc, string asm,
908 list<dag> pattern>
Bill Wendling1fd374e2010-11-30 22:57:21 +0000909 : Thumb1pI<oops, iops, am, Size2Bytes, itin, opc, asm, "", pattern>,
Bill Wendling2cbc9fe2010-11-30 23:16:25 +0000910 T1LoadStore<0b0101, opcode> {
Bill Wendling1fd374e2010-11-30 22:57:21 +0000911 bits<3> Rt;
912 bits<8> addr;
913 let Inst{8-6} = addr{5-3}; // Rm
914 let Inst{5-3} = addr{2-0}; // Rn
915 let Inst{2-0} = Rt;
916}
Bill Wendling40062fb2010-12-01 01:38:08 +0000917class T1pILdStEncodeImm<bits<4> opA, bit opB, dag oops, dag iops, AddrMode am,
918 InstrItinClass itin, string opc, string asm,
919 list<dag> pattern>
Bill Wendling1fd374e2010-11-30 22:57:21 +0000920 : Thumb1pI<oops, iops, am, Size2Bytes, itin, opc, asm, "", pattern>,
Bill Wendling2cbc9fe2010-11-30 23:16:25 +0000921 T1LoadStore<opA, {opB,?,?}> {
Bill Wendling1fd374e2010-11-30 22:57:21 +0000922 bits<3> Rt;
923 bits<8> addr;
924 let Inst{10-6} = addr{7-3}; // imm5
925 let Inst{5-3} = addr{2-0}; // Rn
926 let Inst{2-0} = Rt;
927}
928
Johnny Chend68e1192009-12-15 17:24:14 +0000929// A6.2.5 Miscellaneous 16-bit instructions encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000930class T1Misc<bits<7> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000931 let Inst{15-12} = 0b1011;
932 let Inst{11-5} = opcode;
933}
934
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000935// Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable.
936class Thumb2I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000937 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000938 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000939 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000940 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000941 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000942 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000943 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +0000944 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000945}
946
Bill Wendlingda2ae632010-08-31 07:50:46 +0000947// Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as an
948// input operand since by default it's a zero register. It will become an
949// implicit def once it's "flipped".
Jim Grosbach3a378662010-10-13 23:12:26 +0000950//
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000951// FIXME: This uses unified syntax so {s} comes before {p}. We should make it
952// more consistent.
953class Thumb2sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000954 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000955 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000956 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000957 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000958 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Chris Lattner78caacc2010-10-06 00:05:18 +0000959 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000960 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +0000961 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000962}
963
964// Special cases
965class Thumb2XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000966 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000967 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000968 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000969 let OutOperandList = oops;
970 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000971 let AsmString = asm;
Evan Chengf49810c2009-06-23 17:48:47 +0000972 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +0000973 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +0000974}
975
Jim Grosbachd1228742009-12-01 18:10:36 +0000976class ThumbXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000977 InstrItinClass itin,
978 string asm, string cstr, list<dag> pattern>
Jim Grosbachd1228742009-12-01 18:10:36 +0000979 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
980 let OutOperandList = oops;
981 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000982 let AsmString = asm;
Jim Grosbachd1228742009-12-01 18:10:36 +0000983 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000984 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Jim Grosbachd1228742009-12-01 18:10:36 +0000985}
986
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000987class T2I<dag oops, dag iops, InstrItinClass itin,
988 string opc, string asm, list<dag> pattern>
989 : Thumb2I<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
990class T2Ii12<dag oops, dag iops, InstrItinClass itin,
991 string opc, string asm, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +0000992 : Thumb2I<oops, iops, AddrModeT2_i12, Size4Bytes, itin, opc, asm, "",pattern>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000993class T2Ii8<dag oops, dag iops, InstrItinClass itin,
994 string opc, string asm, list<dag> pattern>
995 : Thumb2I<oops, iops, AddrModeT2_i8, Size4Bytes, itin, opc, asm, "", pattern>;
996class T2Iso<dag oops, dag iops, InstrItinClass itin,
997 string opc, string asm, list<dag> pattern>
998 : Thumb2I<oops, iops, AddrModeT2_so, Size4Bytes, itin, opc, asm, "", pattern>;
999class T2Ipc<dag oops, dag iops, InstrItinClass itin,
1000 string opc, string asm, list<dag> pattern>
1001 : Thumb2I<oops, iops, AddrModeT2_pc, Size4Bytes, itin, opc, asm, "", pattern>;
Johnny Chend68e1192009-12-15 17:24:14 +00001002class T2Ii8s4<bit P, bit W, bit load, dag oops, dag iops, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001003 string opc, string asm, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001004 : Thumb2I<oops, iops, AddrModeT2_i8s4, Size4Bytes, itin, opc, asm, "",
1005 pattern> {
1006 let Inst{31-27} = 0b11101;
1007 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001008 let Inst{24} = P;
1009 let Inst{23} = ?; // The U bit.
1010 let Inst{22} = 1;
1011 let Inst{21} = W;
1012 let Inst{20} = load;
Johnny Chend68e1192009-12-15 17:24:14 +00001013}
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001014
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001015class T2sI<dag oops, dag iops, InstrItinClass itin,
1016 string opc, string asm, list<dag> pattern>
1017 : Thumb2sI<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001018
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001019class T2XI<dag oops, dag iops, InstrItinClass itin,
1020 string asm, list<dag> pattern>
1021 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
1022class T2JTI<dag oops, dag iops, InstrItinClass itin,
1023 string asm, list<dag> pattern>
1024 : Thumb2XI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Chengf49810c2009-06-23 17:48:47 +00001025
Bob Wilson815baeb2010-03-13 01:08:20 +00001026// Two-address instructions
1027class T2XIt<dag oops, dag iops, InstrItinClass itin,
1028 string asm, string cstr, list<dag> pattern>
1029 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, cstr, pattern>;
Evan Cheng5adb66a2009-09-28 09:14:39 +00001030
Evan Chenge88d5ce2009-07-02 07:28:31 +00001031// T2Iidxldst - Thumb2 indexed load / store instructions.
Johnny Chend68e1192009-12-15 17:24:14 +00001032class T2Iidxldst<bit signed, bits<2> opcod, bit load, bit pre,
1033 dag oops, dag iops,
1034 AddrMode am, IndexMode im, InstrItinClass itin,
Evan Chenge88d5ce2009-07-02 07:28:31 +00001035 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001036 : InstARM<am, Size4Bytes, im, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001037 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001038 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001039 let AsmString = !strconcat(opc, "${p}", asm);
Evan Chenge88d5ce2009-07-02 07:28:31 +00001040 let Pattern = pattern;
1041 list<Predicate> Predicates = [IsThumb2];
Johnny Chend68e1192009-12-15 17:24:14 +00001042 let Inst{31-27} = 0b11111;
1043 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001044 let Inst{24} = signed;
1045 let Inst{23} = 0;
Johnny Chend68e1192009-12-15 17:24:14 +00001046 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001047 let Inst{20} = load;
1048 let Inst{11} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +00001049 // (P, W) = (1, 1) Pre-indexed or (0, 1) Post-indexed
Bill Wendlingda2ae632010-08-31 07:50:46 +00001050 let Inst{10} = pre; // The P bit.
1051 let Inst{8} = 1; // The W bit.
Owen Anderson6af50f72010-11-30 00:14:31 +00001052
1053 bits<9> addr;
1054 let Inst{7-0} = addr{7-0};
1055 let Inst{9} = addr{8}; // Sign bit
1056
1057 bits<4> Rt;
1058 bits<4> Rn;
1059 let Inst{15-12} = Rt{3-0};
1060 let Inst{19-16} = Rn{3-0};
Evan Chenge88d5ce2009-07-02 07:28:31 +00001061}
1062
David Goodwinc9d138f2009-07-27 19:59:26 +00001063// Tv5Pat - Same as Pat<>, but requires V5T Thumb mode.
1064class Tv5Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001065 list<Predicate> Predicates = [IsThumb, IsThumb1Only, HasV5T];
David Goodwinc9d138f2009-07-27 19:59:26 +00001066}
1067
1068// T1Pat - Same as Pat<>, but requires that the compiler be in Thumb1 mode.
1069class T1Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001070 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
David Goodwinc9d138f2009-07-27 19:59:26 +00001071}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001072
Evan Cheng9cb9e672009-06-27 02:26:13 +00001073// T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode.
1074class T2Pat<dag pattern, dag result> : Pat<pattern, result> {
Evan Chengd770d9e2009-07-02 06:38:40 +00001075 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001076}
1077
Evan Cheng13096642008-08-29 06:41:12 +00001078//===----------------------------------------------------------------------===//
1079
Evan Cheng96581d32008-11-11 02:11:05 +00001080//===----------------------------------------------------------------------===//
1081// ARM VFP Instruction templates.
1082//
1083
David Goodwin3ca524e2009-07-10 17:03:29 +00001084// Almost all VFP instructions are predicable.
1085class VFPI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001086 IndexMode im, Format f, InstrItinClass itin,
1087 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001088 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Jim Grosbach499e8862010-10-12 21:22:40 +00001089 bits<4> p;
1090 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001091 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001092 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001093 let AsmString = !strconcat(opc, "${p}", asm);
David Goodwin3ca524e2009-07-10 17:03:29 +00001094 let Pattern = pattern;
1095 list<Predicate> Predicates = [HasVFP2];
1096}
1097
1098// Special cases
1099class VFPXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001100 IndexMode im, Format f, InstrItinClass itin,
1101 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001102 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001103 bits<4> p;
1104 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001105 let OutOperandList = oops;
1106 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001107 let AsmString = asm;
David Goodwin3ca524e2009-07-10 17:03:29 +00001108 let Pattern = pattern;
1109 list<Predicate> Predicates = [HasVFP2];
1110}
1111
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001112class VFPAI<dag oops, dag iops, Format f, InstrItinClass itin,
1113 string opc, string asm, list<dag> pattern>
1114 : VFPI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
1115 opc, asm, "", pattern>;
David Goodwin3ca524e2009-07-10 17:03:29 +00001116
Evan Chengcd8e66a2008-11-11 21:48:44 +00001117// ARM VFP addrmode5 loads and stores
1118class ADI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001119 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001120 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001121 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001122 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001123 // Instruction operands.
1124 bits<5> Dd;
1125 bits<13> addr;
1126
1127 // Encode instruction operands.
1128 let Inst{23} = addr{8}; // U (add = (U == '1'))
1129 let Inst{22} = Dd{4};
1130 let Inst{19-16} = addr{12-9}; // Rn
1131 let Inst{15-12} = Dd{3-0};
1132 let Inst{7-0} = addr{7-0}; // imm8
1133
Evan Cheng96581d32008-11-11 02:11:05 +00001134 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001135 let Inst{27-24} = opcod1;
1136 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001137 let Inst{11-9} = 0b101;
1138 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001139
1140 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001141 let D = VFPNeonDomain;
Evan Cheng96581d32008-11-11 02:11:05 +00001142}
1143
Evan Chengcd8e66a2008-11-11 21:48:44 +00001144class ASI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001145 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001146 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001147 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001148 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001149 // Instruction operands.
1150 bits<5> Sd;
1151 bits<13> addr;
1152
1153 // Encode instruction operands.
1154 let Inst{23} = addr{8}; // U (add = (U == '1'))
1155 let Inst{22} = Sd{0};
1156 let Inst{19-16} = addr{12-9}; // Rn
1157 let Inst{15-12} = Sd{4-1};
1158 let Inst{7-0} = addr{7-0}; // imm8
1159
Evan Cheng96581d32008-11-11 02:11:05 +00001160 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001161 let Inst{27-24} = opcod1;
1162 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001163 let Inst{11-9} = 0b101;
1164 let Inst{8} = 0; // Single precision
Evan Cheng96581d32008-11-11 02:11:05 +00001165}
1166
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001167// VFP Load / store multiple pseudo instructions.
1168class PseudoVFPLdStM<dag oops, dag iops, InstrItinClass itin, string cstr,
1169 list<dag> pattern>
1170 : InstARM<AddrMode4, Size4Bytes, IndexModeNone, Pseudo, VFPNeonDomain,
1171 cstr, itin> {
1172 let OutOperandList = oops;
1173 let InOperandList = !con(iops, (ins pred:$p));
1174 let Pattern = pattern;
1175 list<Predicate> Predicates = [HasVFP2];
1176}
1177
Evan Chengcd8e66a2008-11-11 21:48:44 +00001178// Load / store multiple
Jim Grosbach72db1822010-09-08 00:25:50 +00001179class AXDI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001180 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001181 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001182 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001183 // Instruction operands.
1184 bits<4> Rn;
1185 bits<13> regs;
1186
1187 // Encode instruction operands.
1188 let Inst{19-16} = Rn;
1189 let Inst{22} = regs{12};
1190 let Inst{15-12} = regs{11-8};
1191 let Inst{7-0} = regs{7-0};
1192
Evan Chengcd8e66a2008-11-11 21:48:44 +00001193 // TODO: Mark the instructions with the appropriate subtarget info.
1194 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001195 let Inst{11-9} = 0b101;
1196 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001197
1198 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001199 let D = VFPNeonDomain;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001200}
1201
Jim Grosbach72db1822010-09-08 00:25:50 +00001202class AXSI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001203 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001204 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001205 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001206 // Instruction operands.
1207 bits<4> Rn;
1208 bits<13> regs;
1209
1210 // Encode instruction operands.
1211 let Inst{19-16} = Rn;
1212 let Inst{22} = regs{8};
1213 let Inst{15-12} = regs{12-9};
1214 let Inst{7-0} = regs{7-0};
1215
Evan Chengcd8e66a2008-11-11 21:48:44 +00001216 // TODO: Mark the instructions with the appropriate subtarget info.
1217 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001218 let Inst{11-9} = 0b101;
1219 let Inst{8} = 0; // Single precision
Evan Chengcd8e66a2008-11-11 21:48:44 +00001220}
1221
Evan Cheng96581d32008-11-11 02:11:05 +00001222// Double precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001223class ADuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1224 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1225 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001226 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001227 // Instruction operands.
1228 bits<5> Dd;
1229 bits<5> Dm;
1230
1231 // Encode instruction operands.
1232 let Inst{3-0} = Dm{3-0};
1233 let Inst{5} = Dm{4};
1234 let Inst{15-12} = Dd{3-0};
1235 let Inst{22} = Dd{4};
1236
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001237 let Inst{27-23} = opcod1;
1238 let Inst{21-20} = opcod2;
1239 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001240 let Inst{11-9} = 0b101;
1241 let Inst{8} = 1; // Double precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001242 let Inst{7-6} = opcod4;
1243 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001244}
1245
1246// Double precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001247class ADbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001248 dag iops, InstrItinClass itin, string opc, string asm,
1249 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001250 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001251 // Instruction operands.
1252 bits<5> Dd;
1253 bits<5> Dn;
1254 bits<5> Dm;
1255
1256 // Encode instruction operands.
1257 let Inst{3-0} = Dm{3-0};
1258 let Inst{5} = Dm{4};
1259 let Inst{19-16} = Dn{3-0};
1260 let Inst{7} = Dn{4};
1261 let Inst{15-12} = Dd{3-0};
1262 let Inst{22} = Dd{4};
1263
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001264 let Inst{27-23} = opcod1;
1265 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001266 let Inst{11-9} = 0b101;
1267 let Inst{8} = 1; // Double precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001268 let Inst{6} = op6;
1269 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001270}
1271
1272// Single precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001273class ASuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1274 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1275 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001276 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001277 // Instruction operands.
1278 bits<5> Sd;
1279 bits<5> Sm;
1280
1281 // Encode instruction operands.
1282 let Inst{3-0} = Sm{4-1};
1283 let Inst{5} = Sm{0};
1284 let Inst{15-12} = Sd{4-1};
1285 let Inst{22} = Sd{0};
1286
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001287 let Inst{27-23} = opcod1;
1288 let Inst{21-20} = opcod2;
1289 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001290 let Inst{11-9} = 0b101;
1291 let Inst{8} = 0; // Single precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001292 let Inst{7-6} = opcod4;
1293 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001294}
1295
Bill Wendling43f7b2d2010-12-01 02:42:55 +00001296// Single precision unary, if no NEON. Same as ASuI except not available if
1297// NEON is enabled.
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001298class ASuIn<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1299 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1300 string asm, list<dag> pattern>
1301 : ASuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc, asm,
1302 pattern> {
David Goodwin53e44712009-08-04 20:39:05 +00001303 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1304}
1305
Evan Cheng96581d32008-11-11 02:11:05 +00001306// Single precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001307class ASbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops,
1308 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001309 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001310 // Instruction operands.
1311 bits<5> Sd;
1312 bits<5> Sn;
1313 bits<5> Sm;
1314
1315 // Encode instruction operands.
1316 let Inst{3-0} = Sm{4-1};
1317 let Inst{5} = Sm{0};
1318 let Inst{19-16} = Sn{4-1};
1319 let Inst{7} = Sn{0};
1320 let Inst{15-12} = Sd{4-1};
1321 let Inst{22} = Sd{0};
1322
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001323 let Inst{27-23} = opcod1;
1324 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001325 let Inst{11-9} = 0b101;
1326 let Inst{8} = 0; // Single precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001327 let Inst{6} = op6;
1328 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001329}
1330
Bill Wendling43f7b2d2010-12-01 02:42:55 +00001331// Single precision binary, if no NEON. Same as ASbI except not available if
1332// NEON is enabled.
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001333class ASbIn<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001334 dag iops, InstrItinClass itin, string opc, string asm,
1335 list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001336 : ASbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> {
David Goodwin42a83f22009-08-04 17:53:06 +00001337 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
Bill Wendling69661192010-11-01 06:00:39 +00001338
1339 // Instruction operands.
1340 bits<5> Sd;
1341 bits<5> Sn;
1342 bits<5> Sm;
1343
1344 // Encode instruction operands.
1345 let Inst{3-0} = Sm{4-1};
1346 let Inst{5} = Sm{0};
1347 let Inst{19-16} = Sn{4-1};
1348 let Inst{7} = Sn{0};
1349 let Inst{15-12} = Sd{4-1};
1350 let Inst{22} = Sd{0};
David Goodwin42a83f22009-08-04 17:53:06 +00001351}
1352
Evan Cheng80a11982008-11-12 06:41:41 +00001353// VFP conversion instructions
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001354class AVConv1I<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
1355 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1356 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001357 : VFPAI<oops, iops, VFPConv1Frm, itin, opc, asm, pattern> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001358 let Inst{27-23} = opcod1;
1359 let Inst{21-20} = opcod2;
1360 let Inst{19-16} = opcod3;
1361 let Inst{11-8} = opcod4;
Evan Cheng80a11982008-11-12 06:41:41 +00001362 let Inst{6} = 1;
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001363 let Inst{4} = 0;
Evan Cheng80a11982008-11-12 06:41:41 +00001364}
1365
Johnny Chen811663f2010-02-11 18:47:03 +00001366// VFP conversion between floating-point and fixed-point
1367class AVConv1XI<bits<5> op1, bits<2> op2, bits<4> op3, bits<4> op4, bit op5,
Bob Wilson01135592010-03-23 17:23:59 +00001368 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1369 list<dag> pattern>
Johnny Chen811663f2010-02-11 18:47:03 +00001370 : AVConv1I<op1, op2, op3, op4, oops, iops, itin, opc, asm, pattern> {
1371 // size (fixed-point number): sx == 0 ? 16 : 32
1372 let Inst{7} = op5; // sx
1373}
1374
David Goodwin338268c2009-08-10 22:17:39 +00001375// VFP conversion instructions, if no NEON
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001376class AVConv1In<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
David Goodwin338268c2009-08-10 22:17:39 +00001377 dag oops, dag iops, InstrItinClass itin,
1378 string opc, string asm, list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001379 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
1380 pattern> {
David Goodwin338268c2009-08-10 22:17:39 +00001381 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1382}
1383
Evan Cheng80a11982008-11-12 06:41:41 +00001384class AVConvXI<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, Format f,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001385 InstrItinClass itin,
1386 string opc, string asm, list<dag> pattern>
1387 : VFPAI<oops, iops, f, itin, opc, asm, pattern> {
Evan Cheng80a11982008-11-12 06:41:41 +00001388 let Inst{27-20} = opcod1;
Evan Cheng78be83d2008-11-11 19:40:26 +00001389 let Inst{11-8} = opcod2;
1390 let Inst{4} = 1;
1391}
1392
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001393class AVConv2I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1394 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1395 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv2Frm, itin, opc, asm, pattern>;
Evan Cheng0a0ab132008-11-11 22:46:12 +00001396
Bob Wilson01135592010-03-23 17:23:59 +00001397class AVConv3I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001398 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1399 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv3Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001400
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001401class AVConv4I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1402 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1403 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv4Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001404
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001405class AVConv5I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1406 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1407 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv5Frm, itin, opc, asm, pattern>;
Evan Cheng78be83d2008-11-11 19:40:26 +00001408
Evan Cheng96581d32008-11-11 02:11:05 +00001409//===----------------------------------------------------------------------===//
1410
Bob Wilson5bafff32009-06-22 23:27:02 +00001411//===----------------------------------------------------------------------===//
1412// ARM NEON Instruction templates.
1413//
Evan Cheng13096642008-08-29 06:41:12 +00001414
Johnny Chencaa608e2010-03-20 00:17:00 +00001415class NeonI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1416 InstrItinClass itin, string opc, string dt, string asm, string cstr,
1417 list<dag> pattern>
1418 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Evan Chengf81bf152009-11-23 21:57:23 +00001419 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001420 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001421 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001422 let Pattern = pattern;
1423 list<Predicate> Predicates = [HasNEON];
1424}
1425
1426// Same as NeonI except it does not have a "data type" specifier.
Johnny Chen927b88f2010-03-23 20:40:44 +00001427class NeonXI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1428 InstrItinClass itin, string opc, string asm, string cstr,
1429 list<dag> pattern>
1430 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001431 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001432 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001433 let AsmString = !strconcat(opc, "${p}", "\t", asm);
Bob Wilson5bafff32009-06-22 23:27:02 +00001434 let Pattern = pattern;
1435 list<Predicate> Predicates = [HasNEON];
Evan Cheng13096642008-08-29 06:41:12 +00001436}
1437
Bob Wilsonb07c1712009-10-07 21:53:04 +00001438class NLdSt<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1439 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001440 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chencaa608e2010-03-20 00:17:00 +00001441 : NeonI<oops, iops, AddrMode6, IndexModeNone, NLdStFrm, itin, opc, dt, asm,
1442 cstr, pattern> {
Bob Wilson205a5ca2009-07-08 18:11:30 +00001443 let Inst{31-24} = 0b11110100;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001444 let Inst{23} = op23;
Jim Grosbach780d2072009-10-20 00:19:08 +00001445 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001446 let Inst{11-8} = op11_8;
1447 let Inst{7-4} = op7_4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001448
Chris Lattner2ac19022010-11-15 05:19:05 +00001449 let PostEncoderMethod = "NEONThumb2LoadStorePostEncoder";
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001450
Owen Andersond9aa7d32010-11-02 00:05:05 +00001451 bits<5> Vd;
Owen Andersonf431eda2010-11-02 23:47:29 +00001452 bits<6> Rn;
1453 bits<4> Rm;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001454
Owen Andersond9aa7d32010-11-02 00:05:05 +00001455 let Inst{22} = Vd{4};
1456 let Inst{15-12} = Vd{3-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001457 let Inst{19-16} = Rn{3-0};
1458 let Inst{3-0} = Rm{3-0};
Bob Wilson205a5ca2009-07-08 18:11:30 +00001459}
1460
Owen Andersond138d702010-11-02 20:47:39 +00001461class NLdStLn<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1462 dag oops, dag iops, InstrItinClass itin,
1463 string opc, string dt, string asm, string cstr, list<dag> pattern>
1464 : NLdSt<op23, op21_20, op11_8, op7_4, oops, iops, itin, opc,
1465 dt, asm, cstr, pattern> {
1466 bits<3> lane;
1467}
1468
Bob Wilson709d5922010-08-25 23:27:42 +00001469class PseudoNLdSt<dag oops, dag iops, InstrItinClass itin, string cstr>
1470 : InstARM<AddrMode6, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1471 itin> {
1472 let OutOperandList = oops;
1473 let InOperandList = !con(iops, (ins pred:$p));
1474 list<Predicate> Predicates = [HasNEON];
1475}
1476
Jim Grosbach7cd27292010-10-06 20:36:55 +00001477class PseudoNeonI<dag oops, dag iops, InstrItinClass itin, string cstr,
1478 list<dag> pattern>
Bob Wilsonbd916c52010-09-13 23:55:10 +00001479 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1480 itin> {
1481 let OutOperandList = oops;
1482 let InOperandList = !con(iops, (ins pred:$p));
Jim Grosbach7cd27292010-10-06 20:36:55 +00001483 let Pattern = pattern;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001484 list<Predicate> Predicates = [HasNEON];
1485}
1486
Johnny Chen785516a2010-03-23 16:43:47 +00001487class NDataI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001488 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chen785516a2010-03-23 16:43:47 +00001489 : NeonI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, dt, asm, cstr,
1490 pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001491 let Inst{31-25} = 0b1111001;
Chris Lattner2ac19022010-11-15 05:19:05 +00001492 let PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Evan Chengf81bf152009-11-23 21:57:23 +00001493}
1494
Johnny Chen927b88f2010-03-23 20:40:44 +00001495class NDataXI<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001496 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chen927b88f2010-03-23 20:40:44 +00001497 : NeonXI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001498 cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001499 let Inst{31-25} = 0b1111001;
1500}
1501
1502// NEON "one register and a modified immediate" format.
1503class N1ModImm<bit op23, bits<3> op21_19, bits<4> op11_8, bit op7, bit op6,
1504 bit op5, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001505 dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001506 string opc, string dt, string asm, string cstr,
1507 list<dag> pattern>
Johnny Chena2711742010-03-23 23:09:14 +00001508 : NDataI<oops, iops, N1RegModImmFrm, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001509 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001510 let Inst{21-19} = op21_19;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001511 let Inst{11-8} = op11_8;
1512 let Inst{7} = op7;
1513 let Inst{6} = op6;
1514 let Inst{5} = op5;
1515 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001516
Owen Andersona88ea032010-10-26 17:40:54 +00001517 // Instruction operands.
1518 bits<5> Vd;
1519 bits<13> SIMM;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001520
Owen Andersona88ea032010-10-26 17:40:54 +00001521 let Inst{15-12} = Vd{3-0};
1522 let Inst{22} = Vd{4};
1523 let Inst{24} = SIMM{7};
1524 let Inst{18-16} = SIMM{6-4};
1525 let Inst{3-0} = SIMM{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001526}
1527
1528// NEON 2 vector register format.
1529class N2V<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
1530 bits<5> op11_7, bit op6, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001531 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001532 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001533 : NDataI<oops, iops, N2RegFrm, itin, opc, dt, asm, cstr, pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001534 let Inst{24-23} = op24_23;
1535 let Inst{21-20} = op21_20;
1536 let Inst{19-18} = op19_18;
1537 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001538 let Inst{11-7} = op11_7;
1539 let Inst{6} = op6;
1540 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001541
Owen Anderson162875a2010-10-25 18:43:52 +00001542 // Instruction operands.
1543 bits<5> Vd;
1544 bits<5> Vm;
1545
1546 let Inst{15-12} = Vd{3-0};
1547 let Inst{22} = Vd{4};
1548 let Inst{3-0} = Vm{3-0};
1549 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001550}
1551
1552// Same as N2V except it doesn't have a datatype suffix.
1553class N2VX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
Bob Wilson01135592010-03-23 17:23:59 +00001554 bits<5> op11_7, bit op6, bit op4,
1555 dag oops, dag iops, InstrItinClass itin,
1556 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001557 : NDataXI<oops, iops, N2RegFrm, itin, opc, asm, cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001558 let Inst{24-23} = op24_23;
1559 let Inst{21-20} = op21_20;
1560 let Inst{19-18} = op19_18;
1561 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001562 let Inst{11-7} = op11_7;
1563 let Inst{6} = op6;
1564 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001565
Owen Anderson162875a2010-10-25 18:43:52 +00001566 // Instruction operands.
1567 bits<5> Vd;
1568 bits<5> Vm;
1569
1570 let Inst{15-12} = Vd{3-0};
1571 let Inst{22} = Vd{4};
1572 let Inst{3-0} = Vm{3-0};
1573 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001574}
1575
1576// NEON 2 vector register with immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001577class N2VImm<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001578 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001579 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenfa80bec2010-03-25 20:39:04 +00001580 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001581 let Inst{24} = op24;
1582 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001583 let Inst{11-8} = op11_8;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001584 let Inst{7} = op7;
1585 let Inst{6} = op6;
1586 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001587
Owen Anderson3557d002010-10-26 20:56:57 +00001588 // Instruction operands.
1589 bits<5> Vd;
1590 bits<5> Vm;
1591 bits<6> SIMM;
1592
1593 let Inst{15-12} = Vd{3-0};
1594 let Inst{22} = Vd{4};
1595 let Inst{3-0} = Vm{3-0};
1596 let Inst{5} = Vm{4};
1597 let Inst{21-16} = SIMM{5-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001598}
1599
Bob Wilson10bc69c2010-03-27 03:56:52 +00001600// NEON 3 vector register format.
1601class N3V<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4,
1602 dag oops, dag iops, Format f, InstrItinClass itin,
1603 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc6e704d2010-03-26 21:26:28 +00001604 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001605 let Inst{24} = op24;
1606 let Inst{23} = op23;
Evan Chengf81bf152009-11-23 21:57:23 +00001607 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001608 let Inst{11-8} = op11_8;
1609 let Inst{6} = op6;
1610 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001611
Owen Andersond451f882010-10-21 20:21:49 +00001612 // Instruction operands.
1613 bits<5> Vd;
1614 bits<5> Vn;
1615 bits<5> Vm;
1616
1617 let Inst{15-12} = Vd{3-0};
1618 let Inst{22} = Vd{4};
1619 let Inst{19-16} = Vn{3-0};
1620 let Inst{7} = Vn{4};
1621 let Inst{3-0} = Vm{3-0};
1622 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001623}
1624
Johnny Chen841e8282010-03-23 21:35:03 +00001625// Same as N3V except it doesn't have a data type suffix.
Bob Wilson01135592010-03-23 17:23:59 +00001626class N3VX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1627 bit op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001628 dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001629 string opc, string asm, string cstr, list<dag> pattern>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001630 : NDataXI<oops, iops, f, itin, opc, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001631 let Inst{24} = op24;
1632 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001633 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001634 let Inst{11-8} = op11_8;
1635 let Inst{6} = op6;
1636 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001637
Owen Anderson8c71eff2010-10-25 18:28:30 +00001638 // Instruction operands.
1639 bits<5> Vd;
1640 bits<5> Vn;
1641 bits<5> Vm;
1642
1643 let Inst{15-12} = Vd{3-0};
1644 let Inst{22} = Vd{4};
1645 let Inst{19-16} = Vn{3-0};
1646 let Inst{7} = Vn{4};
1647 let Inst{3-0} = Vm{3-0};
1648 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001649}
1650
1651// NEON VMOVs between scalar and core registers.
1652class NVLaneOp<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001653 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001654 string opc, string dt, string asm, list<dag> pattern>
Evan Cheng0e9996c2010-10-26 02:03:05 +00001655 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, f, NeonDomain,
Bob Wilson01135592010-03-23 17:23:59 +00001656 "", itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001657 let Inst{27-20} = opcod1;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001658 let Inst{11-8} = opcod2;
1659 let Inst{6-5} = opcod3;
1660 let Inst{4} = 1;
Evan Chengf81bf152009-11-23 21:57:23 +00001661
1662 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001663 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001664 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001665 let Pattern = pattern;
Bob Wilson5bafff32009-06-22 23:27:02 +00001666 list<Predicate> Predicates = [HasNEON];
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001667
Chris Lattner2ac19022010-11-15 05:19:05 +00001668 let PostEncoderMethod = "NEONThumb2DupPostEncoder";
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001669
Owen Andersond2fbdb72010-10-27 21:28:09 +00001670 bits<5> V;
1671 bits<4> R;
Owen Andersonf587a9352010-10-27 19:25:54 +00001672 bits<4> p;
Owen Andersond2fbdb72010-10-27 21:28:09 +00001673 bits<4> lane;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001674
Owen Andersonf587a9352010-10-27 19:25:54 +00001675 let Inst{31-28} = p{3-0};
Owen Andersond2fbdb72010-10-27 21:28:09 +00001676 let Inst{7} = V{4};
1677 let Inst{19-16} = V{3-0};
1678 let Inst{15-12} = R{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001679}
1680class NVGetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001681 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001682 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001683 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NGetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001684 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001685class NVSetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001686 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001687 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001688 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NSetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001689 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001690class NVDup<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001691 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001692 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001693 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NDupFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001694 opc, dt, asm, pattern>;
David Goodwin42a83f22009-08-04 17:53:06 +00001695
Johnny Chene4614f72010-03-25 17:01:27 +00001696// Vector Duplicate Lane (from scalar to all elements)
1697class NVDupLane<bits<4> op19_16, bit op6, dag oops, dag iops,
1698 InstrItinClass itin, string opc, string dt, string asm,
1699 list<dag> pattern>
Johnny Chen2d2898e2010-03-25 21:49:12 +00001700 : NDataI<oops, iops, NVDupLnFrm, itin, opc, dt, asm, "", pattern> {
Johnny Chene4614f72010-03-25 17:01:27 +00001701 let Inst{24-23} = 0b11;
1702 let Inst{21-20} = 0b11;
1703 let Inst{19-16} = op19_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001704 let Inst{11-7} = 0b11000;
1705 let Inst{6} = op6;
1706 let Inst{4} = 0;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001707
Owen Andersonf587a9352010-10-27 19:25:54 +00001708 bits<5> Vd;
1709 bits<5> Vm;
1710 bits<4> lane;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001711
Owen Andersonf587a9352010-10-27 19:25:54 +00001712 let Inst{22} = Vd{4};
1713 let Inst{15-12} = Vd{3-0};
1714 let Inst{5} = Vm{4};
1715 let Inst{3-0} = Vm{3-0};
Johnny Chene4614f72010-03-25 17:01:27 +00001716}
1717
David Goodwin42a83f22009-08-04 17:53:06 +00001718// NEONFPPat - Same as Pat<>, but requires that the compiler be using NEON
1719// for single-precision FP.
1720class NEONFPPat<dag pattern, dag result> : Pat<pattern, result> {
1721 list<Predicate> Predicates = [HasNEON,UseNEONForFP];
1722}