blob: fb798c1f09b694ddfdede53cf739aac8b5dbbcff [file] [log] [blame]
Dan Gohman3b172f12010-04-22 20:06:42 +00001//===-- FastISel.cpp - Implementation of the FastISel class ---------------===//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
Dan Gohman5ec9efd2008-09-30 20:48:29 +000012// "Fast" instruction selection is designed to emit very poor code quickly.
13// Also, it is not designed to be able to do much lowering, so most illegal
Chris Lattner44d2a982008-10-13 01:59:13 +000014// types (e.g. i64 on 32-bit targets) and operations are not supported. It is
15// also not intended to be able to do much optimization, except in a few cases
16// where doing optimizations reduces overall compile time. For example, folding
17// constants into immediate fields is often done, because it's cheap and it
18// reduces the number of instructions later phases have to examine.
Dan Gohman5ec9efd2008-09-30 20:48:29 +000019//
20// "Fast" instruction selection is able to fail gracefully and transfer
21// control to the SelectionDAG selector for operations that it doesn't
Chris Lattner44d2a982008-10-13 01:59:13 +000022// support. In many cases, this allows us to avoid duplicating a lot of
Dan Gohman5ec9efd2008-09-30 20:48:29 +000023// the complicated lowering logic that SelectionDAG currently has.
24//
25// The intended use for "fast" instruction selection is "-O0" mode
26// compilation, where the quality of the generated code is irrelevant when
Chris Lattner44d2a982008-10-13 01:59:13 +000027// weighed against the speed at which the code can be generated. Also,
Dan Gohman5ec9efd2008-09-30 20:48:29 +000028// at -O0, the LLVM optimizers are not running, and this makes the
29// compile time of codegen a much higher portion of the overall compile
Chris Lattner44d2a982008-10-13 01:59:13 +000030// time. Despite its limitations, "fast" instruction selection is able to
Dan Gohman5ec9efd2008-09-30 20:48:29 +000031// handle enough code on its own to provide noticeable overall speedups
32// in -O0 compiles.
33//
34// Basic operations are supported in a target-independent way, by reading
35// the same instruction descriptions that the SelectionDAG selector reads,
36// and identifying simple arithmetic operations that can be directly selected
Chris Lattner44d2a982008-10-13 01:59:13 +000037// from simple operators. More complicated operations currently require
Dan Gohman5ec9efd2008-09-30 20:48:29 +000038// target-specific code.
39//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000040//===----------------------------------------------------------------------===//
41
Chad Rosier053e69a2011-11-16 21:05:28 +000042#define DEBUG_TYPE "isel"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000043#include "llvm/CodeGen/FastISel.h"
David Blaikie6d9dbd52013-06-16 20:34:15 +000044#include "llvm/ADT/Optional.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000045#include "llvm/ADT/Statistic.h"
46#include "llvm/Analysis/Loads.h"
47#include "llvm/CodeGen/Analysis.h"
48#include "llvm/CodeGen/FunctionLoweringInfo.h"
49#include "llvm/CodeGen/MachineInstrBuilder.h"
50#include "llvm/CodeGen/MachineModuleInfo.h"
51#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendling0bcbd1d2012-06-28 00:05:13 +000052#include "llvm/DebugInfo.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000053#include "llvm/IR/DataLayout.h"
54#include "llvm/IR/Function.h"
55#include "llvm/IR/GlobalVariable.h"
56#include "llvm/IR/Instructions.h"
57#include "llvm/IR/IntrinsicInst.h"
58#include "llvm/IR/Operator.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000059#include "llvm/Support/Debug.h"
60#include "llvm/Support/ErrorHandling.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000061#include "llvm/Target/TargetInstrInfo.h"
Bob Wilsond49edb72012-08-03 04:06:28 +000062#include "llvm/Target/TargetLibraryInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000063#include "llvm/Target/TargetLowering.h"
Dan Gohmanbb466332008-08-20 21:05:57 +000064#include "llvm/Target/TargetMachine.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000065using namespace llvm;
66
Chad Rosieraa5656c2011-11-28 19:59:09 +000067STATISTIC(NumFastIselSuccessIndependent, "Number of insts selected by "
68 "target-independent selector");
69STATISTIC(NumFastIselSuccessTarget, "Number of insts selected by "
70 "target-specific selector");
Chad Rosierae6f2cb2011-11-29 19:40:47 +000071STATISTIC(NumFastIselDead, "Number of dead insts removed on failure");
Chad Rosier053e69a2011-11-16 21:05:28 +000072
Dan Gohman84023e02010-07-10 09:00:22 +000073/// startNewBlock - Set the current block to which generated machine
74/// instructions will be appended, and clear the local CSE map.
75///
76void FastISel::startNewBlock() {
77 LocalValueMap.clear();
78
Jakob Stoklund Olesen1ab111e2013-07-04 04:53:49 +000079 // Instructions are appended to FuncInfo.MBB. If the basic block already
Jakob Stoklund Olesenef22e0e2013-07-04 04:32:39 +000080 // contains labels or copies, use the last instruction as the last local
81 // value.
Ivan Krasin74af88a2011-08-18 22:06:10 +000082 EmitStartPt = 0;
Jakob Stoklund Olesenef22e0e2013-07-04 04:32:39 +000083 if (!FuncInfo.MBB->empty())
84 EmitStartPt = &FuncInfo.MBB->back();
Ivan Krasin74af88a2011-08-18 22:06:10 +000085 LastLocalValue = EmitStartPt;
86}
87
Evan Cheng092e5e72013-02-11 01:27:15 +000088bool FastISel::LowerArguments() {
89 if (!FuncInfo.CanLowerReturn)
90 // Fallback to SDISel argument lowering code to deal with sret pointer
91 // parameter.
92 return false;
Stephen Lin155615d2013-07-08 00:37:03 +000093
Evan Cheng092e5e72013-02-11 01:27:15 +000094 if (!FastLowerArguments())
95 return false;
96
David Blaikie19489102013-06-21 22:56:30 +000097 // Enter arguments into ValueMap for uses in non-entry BBs.
Evan Cheng092e5e72013-02-11 01:27:15 +000098 for (Function::const_arg_iterator I = FuncInfo.Fn->arg_begin(),
99 E = FuncInfo.Fn->arg_end(); I != E; ++I) {
David Blaikie19489102013-06-21 22:56:30 +0000100 DenseMap<const Value *, unsigned>::iterator VI = LocalValueMap.find(I);
101 assert(VI != LocalValueMap.end() && "Missed an argument?");
102 FuncInfo.ValueMap[I] = VI->second;
Evan Cheng092e5e72013-02-11 01:27:15 +0000103 }
104 return true;
105}
106
Ivan Krasin74af88a2011-08-18 22:06:10 +0000107void FastISel::flushLocalValueMap() {
108 LocalValueMap.clear();
109 LastLocalValue = EmitStartPt;
110 recomputeInsertPt();
Dan Gohman84023e02010-07-10 09:00:22 +0000111}
112
Dan Gohmana6cb6412010-05-11 23:54:07 +0000113bool FastISel::hasTrivialKill(const Value *V) const {
Dan Gohman7f0d6952010-05-14 22:53:18 +0000114 // Don't consider constants or arguments to have trivial kills.
Dan Gohmana6cb6412010-05-11 23:54:07 +0000115 const Instruction *I = dyn_cast<Instruction>(V);
Dan Gohman7f0d6952010-05-14 22:53:18 +0000116 if (!I)
117 return false;
118
119 // No-op casts are trivially coalesced by fast-isel.
120 if (const CastInst *Cast = dyn_cast<CastInst>(I))
Chandler Carruthece6c6b2012-11-01 08:07:29 +0000121 if (Cast->isNoopCast(TD.getIntPtrType(Cast->getContext())) &&
122 !hasTrivialKill(Cast->getOperand(0)))
Dan Gohman7f0d6952010-05-14 22:53:18 +0000123 return false;
124
Chad Rosier22b34cc2011-11-15 23:34:05 +0000125 // GEPs with all zero indices are trivially coalesced by fast-isel.
126 if (const GetElementPtrInst *GEP = dyn_cast<GetElementPtrInst>(I))
127 if (GEP->hasAllZeroIndices() && !hasTrivialKill(GEP->getOperand(0)))
128 return false;
129
Dan Gohman7f0d6952010-05-14 22:53:18 +0000130 // Only instructions with a single use in the same basic block are considered
131 // to have trivial kills.
132 return I->hasOneUse() &&
133 !(I->getOpcode() == Instruction::BitCast ||
134 I->getOpcode() == Instruction::PtrToInt ||
135 I->getOpcode() == Instruction::IntToPtr) &&
Gabor Greif96f1d8e2010-07-22 13:36:47 +0000136 cast<Instruction>(*I->use_begin())->getParent() == I->getParent();
Dan Gohmana6cb6412010-05-11 23:54:07 +0000137}
138
Dan Gohman46510a72010-04-15 01:51:59 +0000139unsigned FastISel::getRegForValue(const Value *V) {
Owen Andersone50ed302009-08-10 22:56:29 +0000140 EVT RealVT = TLI.getValueType(V->getType(), /*AllowUnknown=*/true);
Dan Gohman4fd55282009-04-07 20:40:11 +0000141 // Don't handle non-simple values in FastISel.
142 if (!RealVT.isSimple())
143 return 0;
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000144
145 // Ignore illegal types. We must do this before looking up the value
146 // in ValueMap because Arguments are given virtual registers regardless
147 // of whether FastISel can handle them.
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 MVT VT = RealVT.getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000149 if (!TLI.isTypeLegal(VT)) {
Eli Friedman76927d732011-05-25 23:49:02 +0000150 // Handle integer promotions, though, because they're common and easy.
151 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Owen Anderson23b9b192009-08-12 00:36:31 +0000152 VT = TLI.getTypeToTransformTo(V->getContext(), VT).getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000153 else
154 return 0;
155 }
156
Eric Christopher4e270272012-03-20 01:07:47 +0000157 // Look up the value to see if we already have a register for it.
158 unsigned Reg = lookUpRegForValue(V);
Dan Gohman104e4ce2008-09-03 23:32:19 +0000159 if (Reg != 0)
160 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000161
Dan Gohman97c94b82010-05-06 00:02:14 +0000162 // In bottom-up mode, just create the virtual register which will be used
163 // to hold the value. It will be materialized later.
Dan Gohman84023e02010-07-10 09:00:22 +0000164 if (isa<Instruction>(V) &&
165 (!isa<AllocaInst>(V) ||
166 !FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(V))))
167 return FuncInfo.InitializeRegForValue(V);
Dan Gohman97c94b82010-05-06 00:02:14 +0000168
Eric Christopher76ad43c2012-10-03 08:10:01 +0000169 SavePoint SaveInsertPt = enterLocalValueArea();
Dan Gohman84023e02010-07-10 09:00:22 +0000170
171 // Materialize the value in a register. Emit any instructions in the
172 // local value area.
173 Reg = materializeRegForValue(V, VT);
174
Eric Christopher76ad43c2012-10-03 08:10:01 +0000175 leaveLocalValueArea(SaveInsertPt);
Dan Gohman84023e02010-07-10 09:00:22 +0000176
177 return Reg;
Dan Gohman1fdc6142010-05-03 23:36:34 +0000178}
179
Eric Christopher44a2c342010-08-17 01:30:33 +0000180/// materializeRegForValue - Helper for getRegForValue. This function is
Dan Gohman1fdc6142010-05-03 23:36:34 +0000181/// called when the value isn't already available in a register and must
182/// be materialized with new instructions.
183unsigned FastISel::materializeRegForValue(const Value *V, MVT VT) {
184 unsigned Reg = 0;
185
Dan Gohman46510a72010-04-15 01:51:59 +0000186 if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000187 if (CI->getValue().getActiveBits() <= 64)
188 Reg = FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Dan Gohman0586d912008-09-10 20:11:02 +0000189 } else if (isa<AllocaInst>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000190 Reg = TargetMaterializeAlloca(cast<AllocaInst>(V));
Dan Gohman205d9252008-08-28 21:19:07 +0000191 } else if (isa<ConstantPointerNull>(V)) {
Dan Gohman1e9e8c32008-10-07 22:03:27 +0000192 // Translate this as an integer zero so that it can be
193 // local-CSE'd with actual integer zeros.
Owen Anderson1d0be152009-08-13 21:58:54 +0000194 Reg =
Chandler Carruthece6c6b2012-11-01 08:07:29 +0000195 getRegForValue(Constant::getNullValue(TD.getIntPtrType(V->getContext())));
Dan Gohman46510a72010-04-15 01:51:59 +0000196 } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Eli Friedmanbd125382011-04-28 00:42:03 +0000197 if (CF->isNullValue()) {
Eli Friedman2790ba82011-04-27 22:41:55 +0000198 Reg = TargetMaterializeFloatZero(CF);
199 } else {
200 // Try to emit the constant directly.
201 Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF);
202 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000203
204 if (!Reg) {
Dan Gohman4183e312010-04-13 17:07:06 +0000205 // Try to emit the constant by using an integer constant with a cast.
Dan Gohmanad368ac2008-08-27 18:10:19 +0000206 const APFloat &Flt = CF->getValueAPF();
Owen Andersone50ed302009-08-10 22:56:29 +0000207 EVT IntVT = TLI.getPointerTy();
Dan Gohmanad368ac2008-08-27 18:10:19 +0000208
209 uint64_t x[2];
210 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000211 bool isExact;
212 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
Eric Christopherc415af22012-03-20 01:07:56 +0000213 APFloat::rmTowardZero, &isExact);
Dale Johannesen23a98552008-10-09 23:00:39 +0000214 if (isExact) {
Jeffrey Yasskin3ba292d2011-07-18 21:45:40 +0000215 APInt IntVal(IntBitWidth, x);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000216
Owen Andersone922c022009-07-22 00:24:57 +0000217 unsigned IntegerReg =
Owen Andersoneed707b2009-07-24 23:12:02 +0000218 getRegForValue(ConstantInt::get(V->getContext(), IntVal));
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000219 if (IntegerReg != 0)
Dan Gohmana6cb6412010-05-11 23:54:07 +0000220 Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP,
221 IntegerReg, /*Kill=*/false);
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000222 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000223 }
Dan Gohman46510a72010-04-15 01:51:59 +0000224 } else if (const Operator *Op = dyn_cast<Operator>(V)) {
Dan Gohman20d4be12010-07-01 02:58:57 +0000225 if (!SelectOperator(Op, Op->getOpcode()))
226 if (!isa<Instruction>(Op) ||
227 !TargetSelectInstruction(cast<Instruction>(Op)))
228 return 0;
Dan Gohman37db6cd2010-06-21 14:17:46 +0000229 Reg = lookUpRegForValue(Op);
Dan Gohman205d9252008-08-28 21:19:07 +0000230 } else if (isa<UndefValue>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +0000231 Reg = createResultReg(TLI.getRegClassFor(VT));
Dan Gohman84023e02010-07-10 09:00:22 +0000232 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
233 TII.get(TargetOpcode::IMPLICIT_DEF), Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000234 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000235
Dan Gohmandceffe62008-09-25 01:28:51 +0000236 // If target-independent code couldn't handle the value, give target-specific
237 // code a try.
Owen Anderson6e607452008-09-05 23:36:01 +0000238 if (!Reg && isa<Constant>(V))
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000239 Reg = TargetMaterializeConstant(cast<Constant>(V));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000240
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000241 // Don't cache constant materializations in the general ValueMap.
242 // To do so would require tracking what uses they dominate.
Dan Gohman84023e02010-07-10 09:00:22 +0000243 if (Reg != 0) {
Dan Gohmandceffe62008-09-25 01:28:51 +0000244 LocalValueMap[V] = Reg;
Dan Gohman84023e02010-07-10 09:00:22 +0000245 LastLocalValue = MRI.getVRegDef(Reg);
246 }
Dan Gohman104e4ce2008-09-03 23:32:19 +0000247 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000248}
249
Dan Gohman46510a72010-04-15 01:51:59 +0000250unsigned FastISel::lookUpRegForValue(const Value *V) {
Evan Cheng59fbc802008-09-09 01:26:59 +0000251 // Look up the value to see if we already have a register for it. We
252 // cache values defined by Instructions across blocks, and other values
253 // only locally. This is because Instructions already have the SSA
Dan Gohman1fdc6142010-05-03 23:36:34 +0000254 // def-dominates-use requirement enforced.
Dan Gohmana4160c32010-07-07 16:29:44 +0000255 DenseMap<const Value *, unsigned>::iterator I = FuncInfo.ValueMap.find(V);
256 if (I != FuncInfo.ValueMap.end())
Dan Gohman3193a682010-06-21 14:21:47 +0000257 return I->second;
Eric Christopher76ad43c2012-10-03 08:10:01 +0000258 return LocalValueMap[V];
Evan Cheng59fbc802008-09-09 01:26:59 +0000259}
260
Owen Andersoncc54e762008-08-30 00:38:46 +0000261/// UpdateValueMap - Update the value map to include the new mapping for this
262/// instruction, or insert an extra copy to get the result in a previous
263/// determined register.
264/// NOTE: This is only necessary because we might select a block that uses
265/// a value before we select the block that defines the value. It might be
266/// possible to fix this by selecting blocks in reverse postorder.
Eli Friedman482feb32011-05-16 21:06:17 +0000267void FastISel::UpdateValueMap(const Value *I, unsigned Reg, unsigned NumRegs) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000268 if (!isa<Instruction>(I)) {
269 LocalValueMap[I] = Reg;
Eli Friedman482feb32011-05-16 21:06:17 +0000270 return;
Dan Gohman40b189e2008-09-05 18:18:20 +0000271 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000272
Dan Gohmana4160c32010-07-07 16:29:44 +0000273 unsigned &AssignedReg = FuncInfo.ValueMap[I];
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000274 if (AssignedReg == 0)
Dan Gohman84023e02010-07-10 09:00:22 +0000275 // Use the new register.
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000276 AssignedReg = Reg;
Chris Lattner36e39462009-04-12 07:46:30 +0000277 else if (Reg != AssignedReg) {
Dan Gohman84023e02010-07-10 09:00:22 +0000278 // Arrange for uses of AssignedReg to be replaced by uses of Reg.
Eli Friedman482feb32011-05-16 21:06:17 +0000279 for (unsigned i = 0; i < NumRegs; i++)
280 FuncInfo.RegFixups[AssignedReg+i] = Reg+i;
Dan Gohman84023e02010-07-10 09:00:22 +0000281
282 AssignedReg = Reg;
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000283 }
Owen Andersoncc54e762008-08-30 00:38:46 +0000284}
285
Dan Gohmana6cb6412010-05-11 23:54:07 +0000286std::pair<unsigned, bool> FastISel::getRegForGEPIndex(const Value *Idx) {
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000287 unsigned IdxN = getRegForValue(Idx);
288 if (IdxN == 0)
289 // Unhandled operand. Halt "fast" selection and bail.
Dan Gohmana6cb6412010-05-11 23:54:07 +0000290 return std::pair<unsigned, bool>(0, false);
291
292 bool IdxNIsKill = hasTrivialKill(Idx);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000293
294 // If the index is smaller or larger than intptr_t, truncate or extend it.
Owen Anderson766b5ef2009-08-11 21:59:30 +0000295 MVT PtrVT = TLI.getPointerTy();
Owen Andersone50ed302009-08-10 22:56:29 +0000296 EVT IdxVT = EVT::getEVT(Idx->getType(), /*HandleUnknown=*/false);
Dan Gohmana6cb6412010-05-11 23:54:07 +0000297 if (IdxVT.bitsLT(PtrVT)) {
298 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::SIGN_EXTEND,
299 IdxN, IdxNIsKill);
300 IdxNIsKill = true;
301 }
302 else if (IdxVT.bitsGT(PtrVT)) {
303 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::TRUNCATE,
304 IdxN, IdxNIsKill);
305 IdxNIsKill = true;
306 }
307 return std::pair<unsigned, bool>(IdxN, IdxNIsKill);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000308}
309
Dan Gohman84023e02010-07-10 09:00:22 +0000310void FastISel::recomputeInsertPt() {
311 if (getLastLocalValue()) {
312 FuncInfo.InsertPt = getLastLocalValue();
Dan Gohmanc6e59b72010-07-19 22:48:56 +0000313 FuncInfo.MBB = FuncInfo.InsertPt->getParent();
Dan Gohman84023e02010-07-10 09:00:22 +0000314 ++FuncInfo.InsertPt;
315 } else
316 FuncInfo.InsertPt = FuncInfo.MBB->getFirstNonPHI();
317
318 // Now skip past any EH_LABELs, which must remain at the beginning.
319 while (FuncInfo.InsertPt != FuncInfo.MBB->end() &&
320 FuncInfo.InsertPt->getOpcode() == TargetOpcode::EH_LABEL)
321 ++FuncInfo.InsertPt;
322}
323
Chad Rosierae6f2cb2011-11-29 19:40:47 +0000324void FastISel::removeDeadCode(MachineBasicBlock::iterator I,
325 MachineBasicBlock::iterator E) {
326 assert (I && E && std::distance(I, E) > 0 && "Invalid iterator!");
327 while (I != E) {
328 MachineInstr *Dead = &*I;
329 ++I;
330 Dead->eraseFromParent();
Jan Wen Voungfa785cb2013-03-08 22:56:31 +0000331 ++NumFastIselDead;
Chad Rosierae6f2cb2011-11-29 19:40:47 +0000332 }
333 recomputeInsertPt();
334}
335
Eric Christopher76ad43c2012-10-03 08:10:01 +0000336FastISel::SavePoint FastISel::enterLocalValueArea() {
Dan Gohman84023e02010-07-10 09:00:22 +0000337 MachineBasicBlock::iterator OldInsertPt = FuncInfo.InsertPt;
Eric Christopher76ad43c2012-10-03 08:10:01 +0000338 DebugLoc OldDL = DL;
Dan Gohman84023e02010-07-10 09:00:22 +0000339 recomputeInsertPt();
Eric Christopher76ad43c2012-10-03 08:10:01 +0000340 DL = DebugLoc();
341 SavePoint SP = { OldInsertPt, OldDL };
342 return SP;
Dan Gohman84023e02010-07-10 09:00:22 +0000343}
344
Eric Christopher76ad43c2012-10-03 08:10:01 +0000345void FastISel::leaveLocalValueArea(SavePoint OldInsertPt) {
Dan Gohman84023e02010-07-10 09:00:22 +0000346 if (FuncInfo.InsertPt != FuncInfo.MBB->begin())
347 LastLocalValue = llvm::prior(FuncInfo.InsertPt);
348
349 // Restore the previous insert position.
Eric Christopher76ad43c2012-10-03 08:10:01 +0000350 FuncInfo.InsertPt = OldInsertPt.InsertPt;
351 DL = OldInsertPt.DL;
Dan Gohman84023e02010-07-10 09:00:22 +0000352}
353
Dan Gohmanbdedd442008-08-20 00:11:48 +0000354/// SelectBinaryOp - Select and emit code for a binary operator instruction,
355/// which has an opcode which directly corresponds to the given ISD opcode.
356///
Dan Gohman46510a72010-04-15 01:51:59 +0000357bool FastISel::SelectBinaryOp(const User *I, unsigned ISDOpcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000358 EVT VT = EVT::getEVT(I->getType(), /*HandleUnknown=*/true);
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 if (VT == MVT::Other || !VT.isSimple())
Dan Gohmanbdedd442008-08-20 00:11:48 +0000360 // Unhandled type. Halt "fast" selection and bail.
361 return false;
Dan Gohman638c6832008-09-05 18:44:22 +0000362
Dan Gohmanb71fea22008-08-26 20:52:40 +0000363 // We only handle legal types. For example, on x86-32 the instruction
364 // selector contains all of the 64-bit instructions from x86-64,
365 // under the assumption that i64 won't be used if the target doesn't
366 // support it.
Dan Gohman638c6832008-09-05 18:44:22 +0000367 if (!TLI.isTypeLegal(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 // MVT::i1 is special. Allow AND, OR, or XOR because they
Dan Gohman638c6832008-09-05 18:44:22 +0000369 // don't require additional zeroing, which makes them easy.
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 if (VT == MVT::i1 &&
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000371 (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR ||
372 ISDOpcode == ISD::XOR))
Owen Anderson23b9b192009-08-12 00:36:31 +0000373 VT = TLI.getTypeToTransformTo(I->getContext(), VT);
Dan Gohman638c6832008-09-05 18:44:22 +0000374 else
375 return false;
376 }
Dan Gohmanbdedd442008-08-20 00:11:48 +0000377
Chris Lattnerfff65b32011-04-17 01:16:47 +0000378 // Check if the first operand is a constant, and handle it as "ri". At -O0,
379 // we don't have anything that canonicalizes operand order.
380 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(0)))
381 if (isa<Instruction>(I) && cast<Instruction>(I)->isCommutative()) {
382 unsigned Op1 = getRegForValue(I->getOperand(1));
383 if (Op1 == 0) return false;
384
385 bool Op1IsKill = hasTrivialKill(I->getOperand(1));
Owen Andersond74ea772011-04-22 23:38:06 +0000386
Chris Lattner602fc062011-04-17 20:23:29 +0000387 unsigned ResultReg = FastEmit_ri_(VT.getSimpleVT(), ISDOpcode, Op1,
388 Op1IsKill, CI->getZExtValue(),
389 VT.getSimpleVT());
390 if (ResultReg == 0) return false;
Owen Andersond74ea772011-04-22 23:38:06 +0000391
Chris Lattner602fc062011-04-17 20:23:29 +0000392 // We successfully emitted code for the given LLVM Instruction.
393 UpdateValueMap(I, ResultReg);
394 return true;
Chris Lattnerfff65b32011-04-17 01:16:47 +0000395 }
Owen Andersond74ea772011-04-22 23:38:06 +0000396
397
Dan Gohman3df24e62008-09-03 23:12:08 +0000398 unsigned Op0 = getRegForValue(I->getOperand(0));
Chris Lattner602fc062011-04-17 20:23:29 +0000399 if (Op0 == 0) // Unhandled operand. Halt "fast" selection and bail.
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000400 return false;
401
Dan Gohmana6cb6412010-05-11 23:54:07 +0000402 bool Op0IsKill = hasTrivialKill(I->getOperand(0));
403
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000404 // Check if the second operand is a constant and handle it appropriately.
405 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Chris Lattner602fc062011-04-17 20:23:29 +0000406 uint64_t Imm = CI->getZExtValue();
Owen Andersond74ea772011-04-22 23:38:06 +0000407
Chris Lattnerf051c1a2011-04-18 07:00:40 +0000408 // Transform "sdiv exact X, 8" -> "sra X, 3".
409 if (ISDOpcode == ISD::SDIV && isa<BinaryOperator>(I) &&
410 cast<BinaryOperator>(I)->isExact() &&
411 isPowerOf2_64(Imm)) {
412 Imm = Log2_64(Imm);
413 ISDOpcode = ISD::SRA;
414 }
Owen Andersond74ea772011-04-22 23:38:06 +0000415
Chad Rosier544b9b42012-03-22 00:21:17 +0000416 // Transform "urem x, pow2" -> "and x, pow2-1".
417 if (ISDOpcode == ISD::UREM && isa<BinaryOperator>(I) &&
418 isPowerOf2_64(Imm)) {
419 --Imm;
420 ISDOpcode = ISD::AND;
421 }
422
Chris Lattner602fc062011-04-17 20:23:29 +0000423 unsigned ResultReg = FastEmit_ri_(VT.getSimpleVT(), ISDOpcode, Op0,
424 Op0IsKill, Imm, VT.getSimpleVT());
425 if (ResultReg == 0) return false;
Owen Andersond74ea772011-04-22 23:38:06 +0000426
Chris Lattner602fc062011-04-17 20:23:29 +0000427 // We successfully emitted code for the given LLVM Instruction.
428 UpdateValueMap(I, ResultReg);
429 return true;
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000430 }
431
Dan Gohman10df0fa2008-08-27 01:09:54 +0000432 // Check if the second operand is a constant float.
433 if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000434 unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000435 ISDOpcode, Op0, Op0IsKill, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000436 if (ResultReg != 0) {
437 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000438 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000439 return true;
440 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000441 }
442
Dan Gohman3df24e62008-09-03 23:12:08 +0000443 unsigned Op1 = getRegForValue(I->getOperand(1));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000444 if (Op1 == 0)
445 // Unhandled operand. Halt "fast" selection and bail.
446 return false;
447
Dan Gohmana6cb6412010-05-11 23:54:07 +0000448 bool Op1IsKill = hasTrivialKill(I->getOperand(1));
449
Dan Gohmanad368ac2008-08-27 18:10:19 +0000450 // Now we have both operands in registers. Emit the instruction.
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000451 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000452 ISDOpcode,
453 Op0, Op0IsKill,
454 Op1, Op1IsKill);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000455 if (ResultReg == 0)
456 // Target-specific code wasn't able to find a machine opcode for
457 // the given ISD opcode and type. Halt "fast" selection and bail.
458 return false;
459
Dan Gohman8014e862008-08-20 00:23:20 +0000460 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000461 UpdateValueMap(I, ResultReg);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000462 return true;
463}
464
Dan Gohman46510a72010-04-15 01:51:59 +0000465bool FastISel::SelectGetElementPtr(const User *I) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000466 unsigned N = getRegForValue(I->getOperand(0));
Evan Cheng83785c82008-08-20 22:45:34 +0000467 if (N == 0)
468 // Unhandled operand. Halt "fast" selection and bail.
469 return false;
470
Dan Gohmana6cb6412010-05-11 23:54:07 +0000471 bool NIsKill = hasTrivialKill(I->getOperand(0));
472
Chad Rosier478b06c2011-11-17 07:15:58 +0000473 // Keep a running tab of the total offset to coalesce multiple N = N + Offset
474 // into a single N = N + TotalOffset.
475 uint64_t TotalOffs = 0;
476 // FIXME: What's a good SWAG number for MaxOffs?
477 uint64_t MaxOffs = 2048;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000478 Type *Ty = I->getOperand(0)->getType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 MVT VT = TLI.getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +0000480 for (GetElementPtrInst::const_op_iterator OI = I->op_begin()+1,
481 E = I->op_end(); OI != E; ++OI) {
482 const Value *Idx = *OI;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000483 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Evan Cheng83785c82008-08-20 22:45:34 +0000484 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
485 if (Field) {
486 // N = N + Offset
Chad Rosier478b06c2011-11-17 07:15:58 +0000487 TotalOffs += TD.getStructLayout(StTy)->getElementOffset(Field);
488 if (TotalOffs >= MaxOffs) {
489 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, TotalOffs, VT);
490 if (N == 0)
491 // Unhandled operand. Halt "fast" selection and bail.
492 return false;
493 NIsKill = true;
494 TotalOffs = 0;
495 }
Evan Cheng83785c82008-08-20 22:45:34 +0000496 }
497 Ty = StTy->getElementType(Field);
498 } else {
499 Ty = cast<SequentialType>(Ty)->getElementType();
500
501 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +0000502 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +0000503 if (CI->isZero()) continue;
Chad Rosier478b06c2011-11-17 07:15:58 +0000504 // N = N + Offset
Chad Rosier6016a4a2012-07-06 17:44:22 +0000505 TotalOffs +=
Duncan Sands777d2302009-05-09 07:06:46 +0000506 TD.getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Chad Rosier478b06c2011-11-17 07:15:58 +0000507 if (TotalOffs >= MaxOffs) {
508 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, TotalOffs, VT);
509 if (N == 0)
510 // Unhandled operand. Halt "fast" selection and bail.
511 return false;
512 NIsKill = true;
513 TotalOffs = 0;
514 }
515 continue;
516 }
517 if (TotalOffs) {
518 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, TotalOffs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000519 if (N == 0)
520 // Unhandled operand. Halt "fast" selection and bail.
521 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000522 NIsKill = true;
Chad Rosier478b06c2011-11-17 07:15:58 +0000523 TotalOffs = 0;
Evan Cheng83785c82008-08-20 22:45:34 +0000524 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000525
Evan Cheng83785c82008-08-20 22:45:34 +0000526 // N = N + Idx * ElementSize;
Duncan Sands777d2302009-05-09 07:06:46 +0000527 uint64_t ElementSize = TD.getTypeAllocSize(Ty);
Dan Gohmana6cb6412010-05-11 23:54:07 +0000528 std::pair<unsigned, bool> Pair = getRegForGEPIndex(Idx);
529 unsigned IdxN = Pair.first;
530 bool IdxNIsKill = Pair.second;
Evan Cheng83785c82008-08-20 22:45:34 +0000531 if (IdxN == 0)
532 // Unhandled operand. Halt "fast" selection and bail.
533 return false;
534
Dan Gohman80bc6e22008-08-26 20:57:08 +0000535 if (ElementSize != 1) {
Dan Gohmana6cb6412010-05-11 23:54:07 +0000536 IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, IdxNIsKill, ElementSize, VT);
Dan Gohman80bc6e22008-08-26 20:57:08 +0000537 if (IdxN == 0)
538 // Unhandled operand. Halt "fast" selection and bail.
539 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000540 IdxNIsKill = true;
Dan Gohman80bc6e22008-08-26 20:57:08 +0000541 }
Dan Gohmana6cb6412010-05-11 23:54:07 +0000542 N = FastEmit_rr(VT, VT, ISD::ADD, N, NIsKill, IdxN, IdxNIsKill);
Evan Cheng83785c82008-08-20 22:45:34 +0000543 if (N == 0)
544 // Unhandled operand. Halt "fast" selection and bail.
545 return false;
546 }
547 }
Chad Rosier478b06c2011-11-17 07:15:58 +0000548 if (TotalOffs) {
549 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, TotalOffs, VT);
550 if (N == 0)
551 // Unhandled operand. Halt "fast" selection and bail.
552 return false;
553 }
Evan Cheng83785c82008-08-20 22:45:34 +0000554
555 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000556 UpdateValueMap(I, N);
Evan Cheng83785c82008-08-20 22:45:34 +0000557 return true;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000558}
559
Dan Gohman46510a72010-04-15 01:51:59 +0000560bool FastISel::SelectCall(const User *I) {
Dan Gohmana61e73b2011-04-26 17:18:34 +0000561 const CallInst *Call = cast<CallInst>(I);
562
563 // Handle simple inline asms.
Dan Gohman9e15d652011-10-12 15:56:56 +0000564 if (const InlineAsm *IA = dyn_cast<InlineAsm>(Call->getCalledValue())) {
Dan Gohmana61e73b2011-04-26 17:18:34 +0000565 // Don't attempt to handle constraints.
566 if (!IA->getConstraintString().empty())
567 return false;
568
569 unsigned ExtraInfo = 0;
570 if (IA->hasSideEffects())
571 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
572 if (IA->isAlignStack())
573 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
574
575 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
576 TII.get(TargetOpcode::INLINEASM))
577 .addExternalSymbol(IA->getAsmString().c_str())
578 .addImm(ExtraInfo);
579 return true;
580 }
581
Michael J. Spencerc9c137b2012-02-22 19:06:13 +0000582 MachineModuleInfo &MMI = FuncInfo.MF->getMMI();
583 ComputeUsesVAFloatArgument(*Call, &MMI);
584
Dan Gohmana61e73b2011-04-26 17:18:34 +0000585 const Function *F = Call->getCalledFunction();
Dan Gohman33134c42008-09-25 17:05:24 +0000586 if (!F) return false;
587
Dan Gohman4183e312010-04-13 17:07:06 +0000588 // Handle selected intrinsic function calls.
Chris Lattner832e4942011-04-19 05:52:03 +0000589 switch (F->getIntrinsicID()) {
Dan Gohman33134c42008-09-25 17:05:24 +0000590 default: break;
Chad Rosieraefd36b2012-05-11 23:21:01 +0000591 // At -O0 we don't care about the lifetime intrinsics.
Eric Christopher9b5d6b82012-02-17 23:03:39 +0000592 case Intrinsic::lifetime_start:
593 case Intrinsic::lifetime_end:
Chad Rosierfd065bb2012-07-06 17:33:39 +0000594 // The donothing intrinsic does, well, nothing.
595 case Intrinsic::donothing:
Eric Christopher9b5d6b82012-02-17 23:03:39 +0000596 return true;
Chad Rosierfd065bb2012-07-06 17:33:39 +0000597
Bill Wendling92c1e122009-02-13 02:16:35 +0000598 case Intrinsic::dbg_declare: {
Dan Gohmana61e73b2011-04-26 17:18:34 +0000599 const DbgDeclareInst *DI = cast<DbgDeclareInst>(Call);
Manman Rencbafae62013-06-28 05:43:10 +0000600 DIVariable DIVar(DI->getVariable());
Stephen Lin155615d2013-07-08 00:37:03 +0000601 assert((!DIVar || DIVar.isVariable()) &&
Manman Rencbafae62013-06-28 05:43:10 +0000602 "Variable in DbgDeclareInst should be either null or a DIVariable.");
603 if (!DIVar ||
Eric Christopherbb54d212012-03-15 21:33:44 +0000604 !FuncInfo.MF->getMMI().hasDebugInfo()) {
605 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Devang Patel7e1e31f2009-07-02 22:43:26 +0000606 return true;
Eric Christopherbb54d212012-03-15 21:33:44 +0000607 }
Devang Patel7e1e31f2009-07-02 22:43:26 +0000608
Dan Gohman46510a72010-04-15 01:51:59 +0000609 const Value *Address = DI->getAddress();
Eric Christopherccaea7d2012-03-15 21:33:47 +0000610 if (!Address || isa<UndefValue>(Address)) {
Eric Christopherbb54d212012-03-15 21:33:44 +0000611 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Dale Johannesendc918562010-02-06 02:26:02 +0000612 return true;
Eric Christopherbb54d212012-03-15 21:33:44 +0000613 }
Devang Patel6fe75aa2010-09-14 20:29:31 +0000614
Adrian Prantl35176402013-07-09 20:28:37 +0000615 unsigned Offset = 0;
David Blaikie6d9dbd52013-06-16 20:34:15 +0000616 Optional<MachineOperand> Op;
617 if (const Argument *Arg = dyn_cast<Argument>(Address))
Devang Patel9aee3352011-09-08 22:59:09 +0000618 // Some arguments' frame index is recorded during argument lowering.
Adrian Prantl35176402013-07-09 20:28:37 +0000619 Offset = FuncInfo.getArgumentFrameIndex(Arg);
620 if (Offset)
621 Op = MachineOperand::CreateFI(Offset);
David Blaikie6d9dbd52013-06-16 20:34:15 +0000622 if (!Op)
623 if (unsigned Reg = lookUpRegForValue(Address))
624 Op = MachineOperand::CreateReg(Reg, false);
Eric Christopher8c5293c2012-03-20 01:07:58 +0000625
Bill Wendling84364a42012-03-30 00:02:55 +0000626 // If we have a VLA that has a "use" in a metadata node that's then used
627 // here but it has no other uses, then we have a problem. E.g.,
628 //
629 // int foo (const int *x) {
630 // char a[*x];
631 // return 0;
632 // }
633 //
634 // If we assign 'a' a vreg and fast isel later on has to use the selection
635 // DAG isel, it will want to copy the value to the vreg. However, there are
636 // no uses, which goes counter to what selection DAG isel expects.
David Blaikie6d9dbd52013-06-16 20:34:15 +0000637 if (!Op && !Address->use_empty() && isa<Instruction>(Address) &&
Eric Christopher8c5293c2012-03-20 01:07:58 +0000638 (!isa<AllocaInst>(Address) ||
639 !FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(Address))))
David Blaikie6d9dbd52013-06-16 20:34:15 +0000640 Op = MachineOperand::CreateReg(FuncInfo.InitializeRegForValue(Address),
Adrian Prantl0a4371a2013-09-18 22:08:59 +0000641 false);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000642
Adrian Prantl0a4371a2013-09-18 22:08:59 +0000643 if (Op) {
Adrian Prantl35176402013-07-09 20:28:37 +0000644 if (Op->isReg()) {
645 Op->setIsDebug(true);
646 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
David Blaikie54de36b2013-10-14 20:15:04 +0000647 TII.get(TargetOpcode::DBG_VALUE), false, Op->getReg(), 0,
648 DI->getVariable());
649 } else
650 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
651 TII.get(TargetOpcode::DBG_VALUE))
652 .addOperand(*Op)
653 .addImm(0)
654 .addMetadata(DI->getVariable());
Adrian Prantl0a4371a2013-09-18 22:08:59 +0000655 } else {
Eric Christopher4476bae2012-03-20 01:07:53 +0000656 // We can't yet handle anything else here because it would require
657 // generating code, thus altering codegen because of debug info.
Adrian Prantl5da4e4f2013-05-22 18:02:19 +0000658 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Adrian Prantl0a4371a2013-09-18 22:08:59 +0000659 }
Dan Gohman33134c42008-09-25 17:05:24 +0000660 return true;
Bill Wendling92c1e122009-02-13 02:16:35 +0000661 }
Dale Johannesen45df7612010-02-26 20:01:55 +0000662 case Intrinsic::dbg_value: {
Dale Johannesen343b42e2010-04-07 01:15:14 +0000663 // This form of DBG_VALUE is target-independent.
Dan Gohmana61e73b2011-04-26 17:18:34 +0000664 const DbgValueInst *DI = cast<DbgValueInst>(Call);
Evan Chenge837dea2011-06-28 19:10:37 +0000665 const MCInstrDesc &II = TII.get(TargetOpcode::DBG_VALUE);
Dan Gohman46510a72010-04-15 01:51:59 +0000666 const Value *V = DI->getValue();
Dale Johannesen45df7612010-02-26 20:01:55 +0000667 if (!V) {
668 // Currently the optimizer can produce this; insert an undef to
669 // help debugging. Probably the optimizer should not do this.
Dan Gohman84023e02010-07-10 09:00:22 +0000670 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
671 .addReg(0U).addImm(DI->getOffset())
672 .addMetadata(DI->getVariable());
Dan Gohman46510a72010-04-15 01:51:59 +0000673 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Devang Patel8594d422011-06-24 20:46:11 +0000674 if (CI->getBitWidth() > 64)
675 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
676 .addCImm(CI).addImm(DI->getOffset())
677 .addMetadata(DI->getVariable());
Chad Rosier6016a4a2012-07-06 17:44:22 +0000678 else
Devang Patel8594d422011-06-24 20:46:11 +0000679 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
680 .addImm(CI->getZExtValue()).addImm(DI->getOffset())
681 .addMetadata(DI->getVariable());
Dan Gohman46510a72010-04-15 01:51:59 +0000682 } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +0000683 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
684 .addFPImm(CF).addImm(DI->getOffset())
685 .addMetadata(DI->getVariable());
Dale Johannesen45df7612010-02-26 20:01:55 +0000686 } else if (unsigned Reg = lookUpRegForValue(V)) {
Adrian Prantl818833f2013-09-16 23:29:03 +0000687 // FIXME: This does not handle register-indirect values at offset 0.
Adrian Prantl35176402013-07-09 20:28:37 +0000688 bool IsIndirect = DI->getOffset() != 0;
689 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, IsIndirect,
690 Reg, DI->getOffset(), DI->getVariable());
Dale Johannesen45df7612010-02-26 20:01:55 +0000691 } else {
692 // We can't yet handle anything else here because it would require
693 // generating code, thus altering codegen because of debug info.
Adrian Prantl5da4e4f2013-05-22 18:02:19 +0000694 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000695 }
Dale Johannesen45df7612010-02-26 20:01:55 +0000696 return true;
697 }
Eli Friedmand0118a22011-05-14 00:47:51 +0000698 case Intrinsic::objectsize: {
699 ConstantInt *CI = cast<ConstantInt>(Call->getArgOperand(1));
700 unsigned long long Res = CI->isZero() ? -1ULL : 0;
701 Constant *ResCI = ConstantInt::get(Call->getType(), Res);
702 unsigned ResultReg = getRegForValue(ResCI);
703 if (ResultReg == 0)
704 return false;
705 UpdateValueMap(Call, ResultReg);
706 return true;
707 }
Chad Rosier33947b42013-03-07 20:42:17 +0000708 case Intrinsic::expect: {
Chad Rosier4fde76d2013-03-07 21:38:33 +0000709 unsigned ResultReg = getRegForValue(Call->getArgOperand(0));
Nick Lewycky33cdfe92013-03-11 21:44:37 +0000710 if (ResultReg == 0)
711 return false;
Chad Rosier4fde76d2013-03-07 21:38:33 +0000712 UpdateValueMap(Call, ResultReg);
713 return true;
Chad Rosier33947b42013-03-07 20:42:17 +0000714 }
Dan Gohman33134c42008-09-25 17:05:24 +0000715 }
Dan Gohman4183e312010-04-13 17:07:06 +0000716
Ivan Krasin74af88a2011-08-18 22:06:10 +0000717 // Usually, it does not make sense to initialize a value,
718 // make an unrelated function call and use the value, because
719 // it tends to be spilled on the stack. So, we move the pointer
720 // to the last local value to the beginning of the block, so that
721 // all the values which have already been materialized,
722 // appear after the call. It also makes sense to skip intrinsics
723 // since they tend to be inlined.
Pete Cooperb704ffb2013-02-22 01:50:38 +0000724 if (!isa<IntrinsicInst>(Call))
Ivan Krasin74af88a2011-08-18 22:06:10 +0000725 flushLocalValueMap();
726
Dan Gohman4183e312010-04-13 17:07:06 +0000727 // An arbitrary call. Bail.
Dan Gohman33134c42008-09-25 17:05:24 +0000728 return false;
729}
730
Dan Gohman46510a72010-04-15 01:51:59 +0000731bool FastISel::SelectCast(const User *I, unsigned Opcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000732 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
733 EVT DstVT = TLI.getValueType(I->getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000734
Owen Anderson825b72b2009-08-11 20:47:22 +0000735 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
736 DstVT == MVT::Other || !DstVT.isSimple())
Owen Andersond0533c92008-08-26 23:46:32 +0000737 // Unhandled type. Halt "fast" selection and bail.
738 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000739
Eli Friedman76927d732011-05-25 23:49:02 +0000740 // Check if the destination type is legal.
Dan Gohman474d3b32009-03-13 23:53:06 +0000741 if (!TLI.isTypeLegal(DstVT))
Eli Friedman76927d732011-05-25 23:49:02 +0000742 return false;
Dan Gohman474d3b32009-03-13 23:53:06 +0000743
Eli Friedman76927d732011-05-25 23:49:02 +0000744 // Check if the source operand is legal.
Dan Gohman474d3b32009-03-13 23:53:06 +0000745 if (!TLI.isTypeLegal(SrcVT))
Eli Friedman76927d732011-05-25 23:49:02 +0000746 return false;
Dan Gohman474d3b32009-03-13 23:53:06 +0000747
Dan Gohman3df24e62008-09-03 23:12:08 +0000748 unsigned InputReg = getRegForValue(I->getOperand(0));
Owen Andersond0533c92008-08-26 23:46:32 +0000749 if (!InputReg)
750 // Unhandled operand. Halt "fast" selection and bail.
751 return false;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000752
Dan Gohmana6cb6412010-05-11 23:54:07 +0000753 bool InputRegIsKill = hasTrivialKill(I->getOperand(0));
754
Owen Andersond0533c92008-08-26 23:46:32 +0000755 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
756 DstVT.getSimpleVT(),
757 Opcode,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000758 InputReg, InputRegIsKill);
Owen Andersond0533c92008-08-26 23:46:32 +0000759 if (!ResultReg)
760 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000761
Dan Gohman3df24e62008-09-03 23:12:08 +0000762 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000763 return true;
764}
765
Dan Gohman46510a72010-04-15 01:51:59 +0000766bool FastISel::SelectBitCast(const User *I) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000767 // If the bitcast doesn't change the type, just use the operand value.
768 if (I->getType() == I->getOperand(0)->getType()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000769 unsigned Reg = getRegForValue(I->getOperand(0));
Dan Gohmana318dab2008-08-27 20:41:38 +0000770 if (Reg == 0)
771 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000772 UpdateValueMap(I, Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000773 return true;
774 }
775
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000776 // Bitcasts of other values become reg-reg copies or BITCAST operators.
Patrik Hagglund3d170e62012-12-17 14:30:06 +0000777 EVT SrcEVT = TLI.getValueType(I->getOperand(0)->getType());
778 EVT DstEVT = TLI.getValueType(I->getType());
779 if (SrcEVT == MVT::Other || DstEVT == MVT::Other ||
780 !TLI.isTypeLegal(SrcEVT) || !TLI.isTypeLegal(DstEVT))
Owen Andersond0533c92008-08-26 23:46:32 +0000781 // Unhandled type. Halt "fast" selection and bail.
782 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000783
Patrik Hagglund3d170e62012-12-17 14:30:06 +0000784 MVT SrcVT = SrcEVT.getSimpleVT();
785 MVT DstVT = DstEVT.getSimpleVT();
Dan Gohman3df24e62008-09-03 23:12:08 +0000786 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmanad368ac2008-08-27 18:10:19 +0000787 if (Op0 == 0)
788 // Unhandled operand. Halt "fast" selection and bail.
Owen Andersond0533c92008-08-26 23:46:32 +0000789 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000790
791 bool Op0IsKill = hasTrivialKill(I->getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000792
Dan Gohmanad368ac2008-08-27 18:10:19 +0000793 // First, try to perform the bitcast by inserting a reg-reg copy.
794 unsigned ResultReg = 0;
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000795 if (SrcVT == DstVT) {
Craig Topper44d23822012-02-22 05:59:10 +0000796 const TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT);
797 const TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT);
Jakob Stoklund Olesene7917bb2010-07-11 05:16:54 +0000798 // Don't attempt a cross-class copy. It will likely fail.
799 if (SrcClass == DstClass) {
800 ResultReg = createResultReg(DstClass);
801 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
802 ResultReg).addReg(Op0);
803 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000804 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000805
806 // If the reg-reg copy failed, select a BITCAST opcode.
Dan Gohmanad368ac2008-08-27 18:10:19 +0000807 if (!ResultReg)
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000808 ResultReg = FastEmit_r(SrcVT, DstVT, ISD::BITCAST, Op0, Op0IsKill);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000809
Dan Gohmanad368ac2008-08-27 18:10:19 +0000810 if (!ResultReg)
Owen Andersond0533c92008-08-26 23:46:32 +0000811 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000812
Dan Gohman3df24e62008-09-03 23:12:08 +0000813 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000814 return true;
815}
816
Dan Gohman3df24e62008-09-03 23:12:08 +0000817bool
Dan Gohman46510a72010-04-15 01:51:59 +0000818FastISel::SelectInstruction(const Instruction *I) {
Dan Gohmane8c92dd2010-04-23 15:29:50 +0000819 // Just before the terminator instruction, insert instructions to
820 // feed PHI nodes in successor blocks.
821 if (isa<TerminatorInst>(I))
822 if (!HandlePHINodesInSuccessorBlocks(I->getParent()))
823 return false;
824
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000825 DL = I->getDebugLoc();
826
Chad Rosierae6f2cb2011-11-29 19:40:47 +0000827 MachineBasicBlock::iterator SavedInsertPt = FuncInfo.InsertPt;
828
Bob Wilson982dc842012-08-03 21:26:24 +0000829 // As a special case, don't handle calls to builtin library functions that
830 // may be translated directly to target instructions.
Bob Wilsond49edb72012-08-03 04:06:28 +0000831 if (const CallInst *Call = dyn_cast<CallInst>(I)) {
832 const Function *F = Call->getCalledFunction();
833 LibFunc::Func Func;
834 if (F && !F->hasLocalLinkage() && F->hasName() &&
835 LibInfo->getLibFunc(F->getName(), Func) &&
Bob Wilson982dc842012-08-03 21:26:24 +0000836 LibInfo->hasOptimizedCodeGen(Func))
Bob Wilsond49edb72012-08-03 04:06:28 +0000837 return false;
838 }
839
Dan Gohman6e3ff372009-12-05 01:27:58 +0000840 // First, try doing target-independent selection.
Michael Ilseman7dbd34b2013-02-27 19:54:00 +0000841 if (SelectOperator(I, I->getOpcode())) {
Jan Wen Voungfa785cb2013-03-08 22:56:31 +0000842 ++NumFastIselSuccessIndependent;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000843 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000844 return true;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000845 }
Chad Rosier6016a4a2012-07-06 17:44:22 +0000846 // Remove dead code. However, ignore call instructions since we've flushed
Chad Rosierae6f2cb2011-11-29 19:40:47 +0000847 // the local value map and recomputed the insert point.
848 if (!isa<CallInst>(I)) {
849 recomputeInsertPt();
850 if (SavedInsertPt != FuncInfo.InsertPt)
851 removeDeadCode(FuncInfo.InsertPt, SavedInsertPt);
852 }
Dan Gohman6e3ff372009-12-05 01:27:58 +0000853
854 // Next, try calling the target to attempt to handle the instruction.
Chad Rosierae6f2cb2011-11-29 19:40:47 +0000855 SavedInsertPt = FuncInfo.InsertPt;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000856 if (TargetSelectInstruction(I)) {
Jan Wen Voungfa785cb2013-03-08 22:56:31 +0000857 ++NumFastIselSuccessTarget;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000858 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000859 return true;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000860 }
Chad Rosierae6f2cb2011-11-29 19:40:47 +0000861 // Check for dead code and remove as necessary.
862 recomputeInsertPt();
863 if (SavedInsertPt != FuncInfo.InsertPt)
864 removeDeadCode(FuncInfo.InsertPt, SavedInsertPt);
Dan Gohman6e3ff372009-12-05 01:27:58 +0000865
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000866 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000867 return false;
Dan Gohman40b189e2008-09-05 18:18:20 +0000868}
869
Dan Gohmand98d6202008-10-02 22:15:21 +0000870/// FastEmitBranch - Emit an unconditional branch to the given block,
871/// unless it is the immediate (fall-through) successor, and update
872/// the CFG.
873void
Stuart Hastings3bf91252010-06-17 22:43:56 +0000874FastISel::FastEmitBranch(MachineBasicBlock *MSucc, DebugLoc DL) {
Eric Christopher18112d82012-04-10 18:18:10 +0000875
Evan Cheng092e5e72013-02-11 01:27:15 +0000876 if (FuncInfo.MBB->getBasicBlock()->size() > 1 &&
877 FuncInfo.MBB->isLayoutSuccessor(MSucc)) {
Eric Christopher18112d82012-04-10 18:18:10 +0000878 // For more accurate line information if this is the only instruction
879 // in the block then emit it, otherwise we have the unconditional
880 // fall-through case, which needs no instructions.
Dan Gohmand98d6202008-10-02 22:15:21 +0000881 } else {
882 // The unconditional branch case.
Dan Gohman84023e02010-07-10 09:00:22 +0000883 TII.InsertBranch(*FuncInfo.MBB, MSucc, NULL,
884 SmallVector<MachineOperand, 0>(), DL);
Dan Gohmand98d6202008-10-02 22:15:21 +0000885 }
Dan Gohman84023e02010-07-10 09:00:22 +0000886 FuncInfo.MBB->addSuccessor(MSucc);
Dan Gohmand98d6202008-10-02 22:15:21 +0000887}
888
Dan Gohman3d45a852009-09-03 22:53:57 +0000889/// SelectFNeg - Emit an FNeg operation.
890///
891bool
Dan Gohman46510a72010-04-15 01:51:59 +0000892FastISel::SelectFNeg(const User *I) {
Dan Gohman3d45a852009-09-03 22:53:57 +0000893 unsigned OpReg = getRegForValue(BinaryOperator::getFNegArgument(I));
894 if (OpReg == 0) return false;
895
Dan Gohmana6cb6412010-05-11 23:54:07 +0000896 bool OpRegIsKill = hasTrivialKill(I);
897
Dan Gohman4a215a12009-09-11 00:36:43 +0000898 // If the target has ISD::FNEG, use it.
899 EVT VT = TLI.getValueType(I->getType());
900 unsigned ResultReg = FastEmit_r(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000901 ISD::FNEG, OpReg, OpRegIsKill);
Dan Gohman4a215a12009-09-11 00:36:43 +0000902 if (ResultReg != 0) {
903 UpdateValueMap(I, ResultReg);
904 return true;
905 }
906
Dan Gohman5e5abb72009-09-11 00:34:46 +0000907 // Bitcast the value to integer, twiddle the sign bit with xor,
908 // and then bitcast it back to floating-point.
Dan Gohman3d45a852009-09-03 22:53:57 +0000909 if (VT.getSizeInBits() > 64) return false;
Dan Gohman5e5abb72009-09-11 00:34:46 +0000910 EVT IntVT = EVT::getIntegerVT(I->getContext(), VT.getSizeInBits());
911 if (!TLI.isTypeLegal(IntVT))
912 return false;
913
914 unsigned IntReg = FastEmit_r(VT.getSimpleVT(), IntVT.getSimpleVT(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000915 ISD::BITCAST, OpReg, OpRegIsKill);
Dan Gohman5e5abb72009-09-11 00:34:46 +0000916 if (IntReg == 0)
917 return false;
918
Dan Gohmana6cb6412010-05-11 23:54:07 +0000919 unsigned IntResultReg = FastEmit_ri_(IntVT.getSimpleVT(), ISD::XOR,
920 IntReg, /*Kill=*/true,
Dan Gohman5e5abb72009-09-11 00:34:46 +0000921 UINT64_C(1) << (VT.getSizeInBits()-1),
922 IntVT.getSimpleVT());
923 if (IntResultReg == 0)
924 return false;
925
926 ResultReg = FastEmit_r(IntVT.getSimpleVT(), VT.getSimpleVT(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000927 ISD::BITCAST, IntResultReg, /*Kill=*/true);
Dan Gohman3d45a852009-09-03 22:53:57 +0000928 if (ResultReg == 0)
929 return false;
930
931 UpdateValueMap(I, ResultReg);
932 return true;
933}
934
Dan Gohman40b189e2008-09-05 18:18:20 +0000935bool
Eli Friedman2586b8f2011-05-16 20:27:46 +0000936FastISel::SelectExtractValue(const User *U) {
937 const ExtractValueInst *EVI = dyn_cast<ExtractValueInst>(U);
Eli Friedmana4c920d2011-05-16 20:34:53 +0000938 if (!EVI)
Eli Friedman2586b8f2011-05-16 20:27:46 +0000939 return false;
940
Eli Friedman482feb32011-05-16 21:06:17 +0000941 // Make sure we only try to handle extracts with a legal result. But also
942 // allow i1 because it's easy.
Eli Friedman2586b8f2011-05-16 20:27:46 +0000943 EVT RealVT = TLI.getValueType(EVI->getType(), /*AllowUnknown=*/true);
944 if (!RealVT.isSimple())
945 return false;
946 MVT VT = RealVT.getSimpleVT();
Eli Friedman482feb32011-05-16 21:06:17 +0000947 if (!TLI.isTypeLegal(VT) && VT != MVT::i1)
Eli Friedman2586b8f2011-05-16 20:27:46 +0000948 return false;
949
950 const Value *Op0 = EVI->getOperand(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000951 Type *AggTy = Op0->getType();
Eli Friedman2586b8f2011-05-16 20:27:46 +0000952
953 // Get the base result register.
954 unsigned ResultReg;
955 DenseMap<const Value *, unsigned>::iterator I = FuncInfo.ValueMap.find(Op0);
956 if (I != FuncInfo.ValueMap.end())
957 ResultReg = I->second;
Eli Friedman0b4d96b2011-06-06 05:46:34 +0000958 else if (isa<Instruction>(Op0))
Eli Friedman2586b8f2011-05-16 20:27:46 +0000959 ResultReg = FuncInfo.InitializeRegForValue(Op0);
Eli Friedman0b4d96b2011-06-06 05:46:34 +0000960 else
961 return false; // fast-isel can't handle aggregate constants at the moment
Eli Friedman2586b8f2011-05-16 20:27:46 +0000962
963 // Get the actual result register, which is an offset from the base register.
Jay Foadfc6d3a42011-07-13 10:26:04 +0000964 unsigned VTIndex = ComputeLinearIndex(AggTy, EVI->getIndices());
Eli Friedman2586b8f2011-05-16 20:27:46 +0000965
966 SmallVector<EVT, 4> AggValueVTs;
967 ComputeValueVTs(TLI, AggTy, AggValueVTs);
968
969 for (unsigned i = 0; i < VTIndex; i++)
970 ResultReg += TLI.getNumRegisters(FuncInfo.Fn->getContext(), AggValueVTs[i]);
971
972 UpdateValueMap(EVI, ResultReg);
973 return true;
974}
975
976bool
Dan Gohman46510a72010-04-15 01:51:59 +0000977FastISel::SelectOperator(const User *I, unsigned Opcode) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000978 switch (Opcode) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000979 case Instruction::Add:
980 return SelectBinaryOp(I, ISD::ADD);
981 case Instruction::FAdd:
982 return SelectBinaryOp(I, ISD::FADD);
983 case Instruction::Sub:
984 return SelectBinaryOp(I, ISD::SUB);
985 case Instruction::FSub:
Dan Gohman3d45a852009-09-03 22:53:57 +0000986 // FNeg is currently represented in LLVM IR as a special case of FSub.
987 if (BinaryOperator::isFNeg(I))
988 return SelectFNeg(I);
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000989 return SelectBinaryOp(I, ISD::FSUB);
990 case Instruction::Mul:
991 return SelectBinaryOp(I, ISD::MUL);
992 case Instruction::FMul:
993 return SelectBinaryOp(I, ISD::FMUL);
Dan Gohman3df24e62008-09-03 23:12:08 +0000994 case Instruction::SDiv:
995 return SelectBinaryOp(I, ISD::SDIV);
996 case Instruction::UDiv:
997 return SelectBinaryOp(I, ISD::UDIV);
998 case Instruction::FDiv:
999 return SelectBinaryOp(I, ISD::FDIV);
1000 case Instruction::SRem:
1001 return SelectBinaryOp(I, ISD::SREM);
1002 case Instruction::URem:
1003 return SelectBinaryOp(I, ISD::UREM);
1004 case Instruction::FRem:
1005 return SelectBinaryOp(I, ISD::FREM);
1006 case Instruction::Shl:
1007 return SelectBinaryOp(I, ISD::SHL);
1008 case Instruction::LShr:
1009 return SelectBinaryOp(I, ISD::SRL);
1010 case Instruction::AShr:
1011 return SelectBinaryOp(I, ISD::SRA);
1012 case Instruction::And:
1013 return SelectBinaryOp(I, ISD::AND);
1014 case Instruction::Or:
1015 return SelectBinaryOp(I, ISD::OR);
1016 case Instruction::Xor:
1017 return SelectBinaryOp(I, ISD::XOR);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001018
Dan Gohman3df24e62008-09-03 23:12:08 +00001019 case Instruction::GetElementPtr:
1020 return SelectGetElementPtr(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +00001021
Dan Gohman3df24e62008-09-03 23:12:08 +00001022 case Instruction::Br: {
Dan Gohman46510a72010-04-15 01:51:59 +00001023 const BranchInst *BI = cast<BranchInst>(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +00001024
Dan Gohman3df24e62008-09-03 23:12:08 +00001025 if (BI->isUnconditional()) {
Dan Gohman46510a72010-04-15 01:51:59 +00001026 const BasicBlock *LLVMSucc = BI->getSuccessor(0);
Dan Gohmana4160c32010-07-07 16:29:44 +00001027 MachineBasicBlock *MSucc = FuncInfo.MBBMap[LLVMSucc];
Stuart Hastings3bf91252010-06-17 22:43:56 +00001028 FastEmitBranch(MSucc, BI->getDebugLoc());
Dan Gohman3df24e62008-09-03 23:12:08 +00001029 return true;
Owen Anderson9d5b4162008-08-27 00:31:01 +00001030 }
Dan Gohman3df24e62008-09-03 23:12:08 +00001031
1032 // Conditional branches are not handed yet.
1033 // Halt "fast" selection and bail.
1034 return false;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001035 }
1036
Dan Gohman087c8502008-09-05 01:08:41 +00001037 case Instruction::Unreachable:
1038 // Nothing to emit.
1039 return true;
1040
Dan Gohman0586d912008-09-10 20:11:02 +00001041 case Instruction::Alloca:
1042 // FunctionLowering has the static-sized case covered.
Dan Gohmana4160c32010-07-07 16:29:44 +00001043 if (FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(I)))
Dan Gohman0586d912008-09-10 20:11:02 +00001044 return true;
1045
1046 // Dynamic-sized alloca is not handled yet.
1047 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001048
Dan Gohman33134c42008-09-25 17:05:24 +00001049 case Instruction::Call:
1050 return SelectCall(I);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001051
Dan Gohman3df24e62008-09-03 23:12:08 +00001052 case Instruction::BitCast:
1053 return SelectBitCast(I);
1054
1055 case Instruction::FPToSI:
1056 return SelectCast(I, ISD::FP_TO_SINT);
1057 case Instruction::ZExt:
1058 return SelectCast(I, ISD::ZERO_EXTEND);
1059 case Instruction::SExt:
1060 return SelectCast(I, ISD::SIGN_EXTEND);
1061 case Instruction::Trunc:
1062 return SelectCast(I, ISD::TRUNCATE);
1063 case Instruction::SIToFP:
1064 return SelectCast(I, ISD::SINT_TO_FP);
1065
1066 case Instruction::IntToPtr: // Deliberate fall-through.
1067 case Instruction::PtrToInt: {
Owen Andersone50ed302009-08-10 22:56:29 +00001068 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
1069 EVT DstVT = TLI.getValueType(I->getType());
Dan Gohman3df24e62008-09-03 23:12:08 +00001070 if (DstVT.bitsGT(SrcVT))
1071 return SelectCast(I, ISD::ZERO_EXTEND);
1072 if (DstVT.bitsLT(SrcVT))
1073 return SelectCast(I, ISD::TRUNCATE);
1074 unsigned Reg = getRegForValue(I->getOperand(0));
1075 if (Reg == 0) return false;
1076 UpdateValueMap(I, Reg);
1077 return true;
1078 }
Dan Gohmand57dd5f2008-09-23 21:53:34 +00001079
Eli Friedman2586b8f2011-05-16 20:27:46 +00001080 case Instruction::ExtractValue:
1081 return SelectExtractValue(I);
1082
Dan Gohmanba5be5c2010-04-20 15:00:41 +00001083 case Instruction::PHI:
1084 llvm_unreachable("FastISel shouldn't visit PHI nodes!");
1085
Dan Gohman3df24e62008-09-03 23:12:08 +00001086 default:
1087 // Unhandled instruction. Halt "fast" selection and bail.
1088 return false;
1089 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001090}
1091
Bob Wilsond49edb72012-08-03 04:06:28 +00001092FastISel::FastISel(FunctionLoweringInfo &funcInfo,
1093 const TargetLibraryInfo *libInfo)
Dan Gohman84023e02010-07-10 09:00:22 +00001094 : FuncInfo(funcInfo),
Dan Gohmana4160c32010-07-07 16:29:44 +00001095 MRI(FuncInfo.MF->getRegInfo()),
1096 MFI(*FuncInfo.MF->getFrameInfo()),
1097 MCP(*FuncInfo.MF->getConstantPool()),
1098 TM(FuncInfo.MF->getTarget()),
Micah Villmow3574eca2012-10-08 16:38:25 +00001099 TD(*TM.getDataLayout()),
Dan Gohman22bb3112008-08-22 00:20:26 +00001100 TII(*TM.getInstrInfo()),
Dan Gohmana7a0ed72010-05-05 23:58:35 +00001101 TLI(*TM.getTargetLowering()),
Bob Wilsond49edb72012-08-03 04:06:28 +00001102 TRI(*TM.getRegisterInfo()),
1103 LibInfo(libInfo) {
Dan Gohmanbb466332008-08-20 21:05:57 +00001104}
1105
Dan Gohmane285a742008-08-14 21:51:29 +00001106FastISel::~FastISel() {}
1107
Evan Cheng092e5e72013-02-11 01:27:15 +00001108bool FastISel::FastLowerArguments() {
1109 return false;
1110}
1111
Owen Anderson825b72b2009-08-11 20:47:22 +00001112unsigned FastISel::FastEmit_(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +00001113 unsigned) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001114 return 0;
1115}
1116
Owen Anderson825b72b2009-08-11 20:47:22 +00001117unsigned FastISel::FastEmit_r(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001118 unsigned,
1119 unsigned /*Op0*/, bool /*Op0IsKill*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001120 return 0;
1121}
1122
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001123unsigned FastISel::FastEmit_rr(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001124 unsigned,
1125 unsigned /*Op0*/, bool /*Op0IsKill*/,
1126 unsigned /*Op1*/, bool /*Op1IsKill*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001127 return 0;
1128}
1129
Dan Gohman7c3ecb62010-01-05 22:26:32 +00001130unsigned FastISel::FastEmit_i(MVT, MVT, unsigned, uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +00001131 return 0;
1132}
1133
Owen Anderson825b72b2009-08-11 20:47:22 +00001134unsigned FastISel::FastEmit_f(MVT, MVT,
Dan Gohman46510a72010-04-15 01:51:59 +00001135 unsigned, const ConstantFP * /*FPImm*/) {
Dan Gohman10df0fa2008-08-27 01:09:54 +00001136 return 0;
1137}
1138
Owen Anderson825b72b2009-08-11 20:47:22 +00001139unsigned FastISel::FastEmit_ri(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001140 unsigned,
1141 unsigned /*Op0*/, bool /*Op0IsKill*/,
Owen Anderson0f84e4e2008-08-25 23:58:18 +00001142 uint64_t /*Imm*/) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001143 return 0;
1144}
1145
Owen Anderson825b72b2009-08-11 20:47:22 +00001146unsigned FastISel::FastEmit_rf(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001147 unsigned,
1148 unsigned /*Op0*/, bool /*Op0IsKill*/,
Dan Gohman46510a72010-04-15 01:51:59 +00001149 const ConstantFP * /*FPImm*/) {
Dan Gohman10df0fa2008-08-27 01:09:54 +00001150 return 0;
1151}
1152
Owen Anderson825b72b2009-08-11 20:47:22 +00001153unsigned FastISel::FastEmit_rri(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +00001154 unsigned,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001155 unsigned /*Op0*/, bool /*Op0IsKill*/,
1156 unsigned /*Op1*/, bool /*Op1IsKill*/,
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001157 uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +00001158 return 0;
1159}
1160
1161/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
1162/// to emit an instruction with an immediate operand using FastEmit_ri.
1163/// If that fails, it materializes the immediate into a register and try
1164/// FastEmit_rr instead.
Dan Gohman7c3ecb62010-01-05 22:26:32 +00001165unsigned FastISel::FastEmit_ri_(MVT VT, unsigned Opcode,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001166 unsigned Op0, bool Op0IsKill,
1167 uint64_t Imm, MVT ImmType) {
Chris Lattner602fc062011-04-17 20:23:29 +00001168 // If this is a multiply by a power of two, emit this as a shift left.
1169 if (Opcode == ISD::MUL && isPowerOf2_64(Imm)) {
1170 Opcode = ISD::SHL;
1171 Imm = Log2_64(Imm);
Chris Lattner090ca912011-04-18 06:55:51 +00001172 } else if (Opcode == ISD::UDIV && isPowerOf2_64(Imm)) {
1173 // div x, 8 -> srl x, 3
1174 Opcode = ISD::SRL;
1175 Imm = Log2_64(Imm);
Chris Lattner602fc062011-04-17 20:23:29 +00001176 }
Owen Andersond74ea772011-04-22 23:38:06 +00001177
Chris Lattner602fc062011-04-17 20:23:29 +00001178 // Horrible hack (to be removed), check to make sure shift amounts are
1179 // in-range.
1180 if ((Opcode == ISD::SHL || Opcode == ISD::SRA || Opcode == ISD::SRL) &&
1181 Imm >= VT.getSizeInBits())
1182 return 0;
Owen Andersond74ea772011-04-22 23:38:06 +00001183
Evan Cheng83785c82008-08-20 22:45:34 +00001184 // First check if immediate type is legal. If not, we can't use the ri form.
Dan Gohmana6cb6412010-05-11 23:54:07 +00001185 unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Op0IsKill, Imm);
Evan Cheng83785c82008-08-20 22:45:34 +00001186 if (ResultReg != 0)
1187 return ResultReg;
Owen Anderson0f84e4e2008-08-25 23:58:18 +00001188 unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
Eli Friedmanb2b03fc2011-04-29 23:34:52 +00001189 if (MaterialReg == 0) {
1190 // This is a bit ugly/slow, but failing here means falling out of
1191 // fast-isel, which would be very slow.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001192 IntegerType *ITy = IntegerType::get(FuncInfo.Fn->getContext(),
Eli Friedmanb2b03fc2011-04-29 23:34:52 +00001193 VT.getSizeInBits());
1194 MaterialReg = getRegForValue(ConstantInt::get(ITy, Imm));
Chad Rosier7ae3bb82013-03-28 23:04:47 +00001195 assert (MaterialReg != 0 && "Unable to materialize imm.");
1196 if (MaterialReg == 0) return 0;
Eli Friedmanb2b03fc2011-04-29 23:34:52 +00001197 }
Dan Gohmana6cb6412010-05-11 23:54:07 +00001198 return FastEmit_rr(VT, VT, Opcode,
1199 Op0, Op0IsKill,
1200 MaterialReg, /*Kill=*/true);
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001201}
1202
1203unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
1204 return MRI.createVirtualRegister(RC);
Evan Cheng83785c82008-08-20 22:45:34 +00001205}
1206
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001207unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
Dan Gohman77ad7962008-08-20 18:09:38 +00001208 const TargetRegisterClass* RC) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001209 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001210 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001211
Dan Gohman84023e02010-07-10 09:00:22 +00001212 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001213 return ResultReg;
1214}
1215
1216unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
1217 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001218 unsigned Op0, bool Op0IsKill) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001219 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001220 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001221
Evan Cheng5960e4e2008-09-08 08:38:20 +00001222 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001223 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1224 .addReg(Op0, Op0IsKill * RegState::Kill);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001225 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001226 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
1227 .addReg(Op0, Op0IsKill * RegState::Kill);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001228 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1229 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001230 }
1231
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001232 return ResultReg;
1233}
1234
1235unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
1236 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001237 unsigned Op0, bool Op0IsKill,
1238 unsigned Op1, bool Op1IsKill) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001239 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001240 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001241
Evan Cheng5960e4e2008-09-08 08:38:20 +00001242 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001243 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001244 .addReg(Op0, Op0IsKill * RegState::Kill)
1245 .addReg(Op1, Op1IsKill * RegState::Kill);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001246 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001247 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001248 .addReg(Op0, Op0IsKill * RegState::Kill)
1249 .addReg(Op1, Op1IsKill * RegState::Kill);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001250 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1251 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001252 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001253 return ResultReg;
1254}
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001255
Owen Andersond71867a2011-05-05 17:59:04 +00001256unsigned FastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
1257 const TargetRegisterClass *RC,
1258 unsigned Op0, bool Op0IsKill,
1259 unsigned Op1, bool Op1IsKill,
1260 unsigned Op2, bool Op2IsKill) {
1261 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001262 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Owen Andersond71867a2011-05-05 17:59:04 +00001263
1264 if (II.getNumDefs() >= 1)
1265 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1266 .addReg(Op0, Op0IsKill * RegState::Kill)
1267 .addReg(Op1, Op1IsKill * RegState::Kill)
1268 .addReg(Op2, Op2IsKill * RegState::Kill);
1269 else {
1270 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
1271 .addReg(Op0, Op0IsKill * RegState::Kill)
1272 .addReg(Op1, Op1IsKill * RegState::Kill)
1273 .addReg(Op2, Op2IsKill * RegState::Kill);
1274 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1275 ResultReg).addReg(II.ImplicitDefs[0]);
1276 }
1277 return ResultReg;
1278}
1279
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001280unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
1281 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001282 unsigned Op0, bool Op0IsKill,
1283 uint64_t Imm) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001284 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001285 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001286
Evan Cheng5960e4e2008-09-08 08:38:20 +00001287 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001288 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001289 .addReg(Op0, Op0IsKill * RegState::Kill)
1290 .addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001291 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001292 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001293 .addReg(Op0, Op0IsKill * RegState::Kill)
1294 .addImm(Imm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001295 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1296 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001297 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001298 return ResultReg;
1299}
1300
Owen Anderson2ce5bf12011-03-11 21:33:55 +00001301unsigned FastISel::FastEmitInst_rii(unsigned MachineInstOpcode,
1302 const TargetRegisterClass *RC,
1303 unsigned Op0, bool Op0IsKill,
1304 uint64_t Imm1, uint64_t Imm2) {
1305 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001306 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Owen Anderson2ce5bf12011-03-11 21:33:55 +00001307
1308 if (II.getNumDefs() >= 1)
1309 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1310 .addReg(Op0, Op0IsKill * RegState::Kill)
1311 .addImm(Imm1)
1312 .addImm(Imm2);
1313 else {
1314 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
1315 .addReg(Op0, Op0IsKill * RegState::Kill)
1316 .addImm(Imm1)
1317 .addImm(Imm2);
1318 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1319 ResultReg).addReg(II.ImplicitDefs[0]);
1320 }
1321 return ResultReg;
1322}
1323
Dan Gohman10df0fa2008-08-27 01:09:54 +00001324unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
1325 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001326 unsigned Op0, bool Op0IsKill,
1327 const ConstantFP *FPImm) {
Dan Gohman10df0fa2008-08-27 01:09:54 +00001328 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001329 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohman10df0fa2008-08-27 01:09:54 +00001330
Evan Cheng5960e4e2008-09-08 08:38:20 +00001331 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001332 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001333 .addReg(Op0, Op0IsKill * RegState::Kill)
1334 .addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001335 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001336 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001337 .addReg(Op0, Op0IsKill * RegState::Kill)
1338 .addFPImm(FPImm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001339 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1340 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001341 }
Dan Gohman10df0fa2008-08-27 01:09:54 +00001342 return ResultReg;
1343}
1344
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001345unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
1346 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001347 unsigned Op0, bool Op0IsKill,
1348 unsigned Op1, bool Op1IsKill,
1349 uint64_t Imm) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001350 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001351 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001352
Evan Cheng5960e4e2008-09-08 08:38:20 +00001353 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001354 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001355 .addReg(Op0, Op0IsKill * RegState::Kill)
1356 .addReg(Op1, Op1IsKill * RegState::Kill)
1357 .addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001358 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001359 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001360 .addReg(Op0, Op0IsKill * RegState::Kill)
1361 .addReg(Op1, Op1IsKill * RegState::Kill)
1362 .addImm(Imm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001363 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1364 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001365 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001366 return ResultReg;
1367}
Owen Anderson6d0c25e2008-08-25 20:20:32 +00001368
Manman Ren68f25572012-06-01 19:33:18 +00001369unsigned FastISel::FastEmitInst_rrii(unsigned MachineInstOpcode,
1370 const TargetRegisterClass *RC,
1371 unsigned Op0, bool Op0IsKill,
1372 unsigned Op1, bool Op1IsKill,
1373 uint64_t Imm1, uint64_t Imm2) {
1374 unsigned ResultReg = createResultReg(RC);
1375 const MCInstrDesc &II = TII.get(MachineInstOpcode);
1376
1377 if (II.getNumDefs() >= 1)
1378 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1379 .addReg(Op0, Op0IsKill * RegState::Kill)
1380 .addReg(Op1, Op1IsKill * RegState::Kill)
1381 .addImm(Imm1).addImm(Imm2);
1382 else {
1383 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
1384 .addReg(Op0, Op0IsKill * RegState::Kill)
1385 .addReg(Op1, Op1IsKill * RegState::Kill)
1386 .addImm(Imm1).addImm(Imm2);
1387 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1388 ResultReg).addReg(II.ImplicitDefs[0]);
1389 }
1390 return ResultReg;
1391}
1392
Owen Anderson6d0c25e2008-08-25 20:20:32 +00001393unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode,
1394 const TargetRegisterClass *RC,
1395 uint64_t Imm) {
1396 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001397 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001398
Evan Cheng5960e4e2008-09-08 08:38:20 +00001399 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001400 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001401 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001402 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II).addImm(Imm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001403 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1404 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001405 }
Owen Anderson6d0c25e2008-08-25 20:20:32 +00001406 return ResultReg;
Evan Chengb41aec52008-08-25 22:20:39 +00001407}
Owen Anderson8970f002008-08-27 22:30:02 +00001408
Owen Andersond74ea772011-04-22 23:38:06 +00001409unsigned FastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
1410 const TargetRegisterClass *RC,
1411 uint64_t Imm1, uint64_t Imm2) {
1412 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001413 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Owen Andersond74ea772011-04-22 23:38:06 +00001414
1415 if (II.getNumDefs() >= 1)
1416 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1417 .addImm(Imm1).addImm(Imm2);
1418 else {
1419 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II).addImm(Imm1).addImm(Imm2);
1420 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1421 ResultReg).addReg(II.ImplicitDefs[0]);
1422 }
1423 return ResultReg;
1424}
1425
Owen Anderson825b72b2009-08-11 20:47:22 +00001426unsigned FastISel::FastEmitInst_extractsubreg(MVT RetVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001427 unsigned Op0, bool Op0IsKill,
1428 uint32_t Idx) {
Evan Cheng536ab132009-01-22 09:10:11 +00001429 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001430 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
1431 "Cannot yet extract from physregs");
Jakob Stoklund Olesenee0d5d42012-05-20 06:38:37 +00001432 const TargetRegisterClass *RC = MRI.getRegClass(Op0);
1433 MRI.constrainRegClass(Op0, TRI.getSubClassWithSubReg(RC, Idx));
Dan Gohman84023e02010-07-10 09:00:22 +00001434 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
1435 DL, TII.get(TargetOpcode::COPY), ResultReg)
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001436 .addReg(Op0, getKillRegState(Op0IsKill), Idx);
Owen Anderson8970f002008-08-27 22:30:02 +00001437 return ResultReg;
1438}
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001439
1440/// FastEmitZExtFromI1 - Emit MachineInstrs to compute the value of Op
1441/// with all but the least significant bit set to zero.
Dan Gohmana6cb6412010-05-11 23:54:07 +00001442unsigned FastISel::FastEmitZExtFromI1(MVT VT, unsigned Op0, bool Op0IsKill) {
1443 return FastEmit_ri(VT, VT, ISD::AND, Op0, Op0IsKill, 1);
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001444}
Dan Gohmanf81eca02010-04-22 20:46:50 +00001445
1446/// HandlePHINodesInSuccessorBlocks - Handle PHI nodes in successor blocks.
1447/// Emit code to ensure constants are copied into registers when needed.
1448/// Remember the virtual registers that need to be added to the Machine PHI
1449/// nodes as input. We cannot just directly add them, because expansion
1450/// might result in multiple MBB's for one BB. As such, the start of the
1451/// BB might correspond to a different MBB than the end.
1452bool FastISel::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
1453 const TerminatorInst *TI = LLVMBB->getTerminator();
1454
1455 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
Dan Gohmana4160c32010-07-07 16:29:44 +00001456 unsigned OrigNumPHINodesToUpdate = FuncInfo.PHINodesToUpdate.size();
Dan Gohmanf81eca02010-04-22 20:46:50 +00001457
1458 // Check successor nodes' PHI nodes that expect a constant to be available
1459 // from this block.
1460 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
1461 const BasicBlock *SuccBB = TI->getSuccessor(succ);
1462 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmana4160c32010-07-07 16:29:44 +00001463 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Dan Gohmanf81eca02010-04-22 20:46:50 +00001464
1465 // If this terminator has multiple identical successors (common for
1466 // switches), only handle each succ once.
1467 if (!SuccsHandled.insert(SuccMBB)) continue;
1468
1469 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
1470
1471 // At this point we know that there is a 1-1 correspondence between LLVM PHI
1472 // nodes and Machine PHI nodes, but the incoming operands have not been
1473 // emitted yet.
1474 for (BasicBlock::const_iterator I = SuccBB->begin();
1475 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanfb95f892010-05-07 01:10:20 +00001476
Dan Gohmanf81eca02010-04-22 20:46:50 +00001477 // Ignore dead phi's.
1478 if (PN->use_empty()) continue;
1479
1480 // Only handle legal types. Two interesting things to note here. First,
1481 // by bailing out early, we may leave behind some dead instructions,
1482 // since SelectionDAG's HandlePHINodesInSuccessorBlocks will insert its
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001483 // own moves. Second, this check is necessary because FastISel doesn't
Dan Gohman89496d02010-07-02 00:10:16 +00001484 // use CreateRegs to create registers, so it always creates
Dan Gohmanf81eca02010-04-22 20:46:50 +00001485 // exactly one register for each non-void instruction.
1486 EVT VT = TLI.getValueType(PN->getType(), /*AllowUnknown=*/true);
1487 if (VT == MVT::Other || !TLI.isTypeLegal(VT)) {
Chad Rosier2f2d1d72012-02-04 00:39:19 +00001488 // Handle integer promotions, though, because they're common and easy.
1489 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Dan Gohmanf81eca02010-04-22 20:46:50 +00001490 VT = TLI.getTypeToTransformTo(LLVMBB->getContext(), VT);
1491 else {
Dan Gohmana4160c32010-07-07 16:29:44 +00001492 FuncInfo.PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
Dan Gohmanf81eca02010-04-22 20:46:50 +00001493 return false;
1494 }
1495 }
1496
1497 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
1498
Dan Gohmanfb95f892010-05-07 01:10:20 +00001499 // Set the DebugLoc for the copy. Prefer the location of the operand
1500 // if there is one; use the location of the PHI otherwise.
1501 DL = PN->getDebugLoc();
1502 if (const Instruction *Inst = dyn_cast<Instruction>(PHIOp))
1503 DL = Inst->getDebugLoc();
1504
Dan Gohmanf81eca02010-04-22 20:46:50 +00001505 unsigned Reg = getRegForValue(PHIOp);
1506 if (Reg == 0) {
Dan Gohmana4160c32010-07-07 16:29:44 +00001507 FuncInfo.PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
Dan Gohmanf81eca02010-04-22 20:46:50 +00001508 return false;
1509 }
Dan Gohmana4160c32010-07-07 16:29:44 +00001510 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg));
Dan Gohmanfb95f892010-05-07 01:10:20 +00001511 DL = DebugLoc();
Dan Gohmanf81eca02010-04-22 20:46:50 +00001512 }
1513 }
1514
1515 return true;
1516}
Eli Bendersky75299e32013-04-19 22:29:18 +00001517
1518bool FastISel::tryToFoldLoad(const LoadInst *LI, const Instruction *FoldInst) {
Eli Bendersky462123f2013-04-19 23:26:18 +00001519 assert(LI->hasOneUse() &&
1520 "tryToFoldLoad expected a LoadInst with a single use");
Eli Bendersky75299e32013-04-19 22:29:18 +00001521 // We know that the load has a single use, but don't know what it is. If it
1522 // isn't one of the folded instructions, then we can't succeed here. Handle
1523 // this by scanning the single-use users of the load until we get to FoldInst.
1524 unsigned MaxUsers = 6; // Don't scan down huge single-use chains of instrs.
1525
1526 const Instruction *TheUser = LI->use_back();
1527 while (TheUser != FoldInst && // Scan up until we find FoldInst.
1528 // Stay in the right block.
1529 TheUser->getParent() == FoldInst->getParent() &&
1530 --MaxUsers) { // Don't scan too far.
1531 // If there are multiple or no uses of this instruction, then bail out.
1532 if (!TheUser->hasOneUse())
1533 return false;
1534
1535 TheUser = TheUser->use_back();
1536 }
1537
1538 // If we didn't find the fold instruction, then we failed to collapse the
1539 // sequence.
1540 if (TheUser != FoldInst)
1541 return false;
1542
1543 // Don't try to fold volatile loads. Target has to deal with alignment
1544 // constraints.
Eli Bendersky462123f2013-04-19 23:26:18 +00001545 if (LI->isVolatile())
1546 return false;
Eli Bendersky75299e32013-04-19 22:29:18 +00001547
1548 // Figure out which vreg this is going into. If there is no assigned vreg yet
1549 // then there actually was no reference to it. Perhaps the load is referenced
1550 // by a dead instruction.
1551 unsigned LoadReg = getRegForValue(LI);
1552 if (LoadReg == 0)
1553 return false;
1554
Eli Bendersky462123f2013-04-19 23:26:18 +00001555 // We can't fold if this vreg has no uses or more than one use. Multiple uses
1556 // may mean that the instruction got lowered to multiple MIs, or the use of
1557 // the loaded value ended up being multiple operands of the result.
1558 if (!MRI.hasOneUse(LoadReg))
1559 return false;
1560
Eli Bendersky75299e32013-04-19 22:29:18 +00001561 MachineRegisterInfo::reg_iterator RI = MRI.reg_begin(LoadReg);
Eli Bendersky75299e32013-04-19 22:29:18 +00001562 MachineInstr *User = &*RI;
1563
1564 // Set the insertion point properly. Folding the load can cause generation of
Eli Bendersky462123f2013-04-19 23:26:18 +00001565 // other random instructions (like sign extends) for addressing modes; make
Eli Bendersky75299e32013-04-19 22:29:18 +00001566 // sure they get inserted in a logical place before the new instruction.
1567 FuncInfo.InsertPt = User;
1568 FuncInfo.MBB = User->getParent();
1569
1570 // Ask the target to try folding the load.
1571 return tryToFoldLoadIntoMI(User, RI.getOperandNo(), LI);
1572}
1573
1574