blob: 11442b5fa58b761c75cef87423c09013df5597f3 [file] [log] [blame]
Arnold Schwaighofera70fe792007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
16#include "X86InstrBuilder.h"
17#include "X86ISelLowering.h"
18#include "X86MachineFunctionInfo.h"
19#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
21#include "llvm/Constants.h"
22#include "llvm/DerivedTypes.h"
23#include "llvm/GlobalVariable.h"
24#include "llvm/Function.h"
25#include "llvm/Intrinsics.h"
Evan Cheng75184a92007-12-11 01:46:18 +000026#include "llvm/ADT/BitVector.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000027#include "llvm/ADT/VectorExtras.h"
28#include "llvm/Analysis/ScalarEvolutionExpressions.h"
29#include "llvm/CodeGen/CallingConvLower.h"
30#include "llvm/CodeGen/MachineFrameInfo.h"
31#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng2e28d622008-02-02 04:07:54 +000033#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner1b989192007-12-31 04:13:23 +000034#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman12a9c082008-02-06 22:27:42 +000035#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000036#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000037#include "llvm/Support/MathExtras.h"
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +000038#include "llvm/Support/Debug.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000039#include "llvm/Target/TargetOptions.h"
Evan Cheng75184a92007-12-11 01:46:18 +000040#include "llvm/ADT/SmallSet.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000041#include "llvm/ADT/StringExtras.h"
42using namespace llvm;
43
Evan Cheng2aea0b42008-04-25 19:11:04 +000044// Forward declarations.
45static SDOperand getMOVLMask(unsigned NumElems, SelectionDAG &DAG);
46
Dan Gohmanb41dfba2008-05-14 01:58:56 +000047X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Dan Gohmanf17a25c2007-07-18 16:29:46 +000048 : TargetLowering(TM) {
49 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesene0e0fd02007-09-23 14:52:20 +000050 X86ScalarSSEf64 = Subtarget->hasSSE2();
51 X86ScalarSSEf32 = Subtarget->hasSSE1();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000052 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +000053
Chris Lattnerdec9cb52008-01-24 08:07:48 +000054 bool Fast = false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000055
56 RegInfo = TM.getRegisterInfo();
57
58 // Set up the TargetLowering object.
59
60 // X86 is weird, it always uses i8 for shift amounts and setcc results.
61 setShiftAmountType(MVT::i8);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000062 setSetCCResultContents(ZeroOrOneSetCCResult);
63 setSchedulingPreference(SchedulingForRegPressure);
64 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
65 setStackPointerRegisterToSaveRestore(X86StackPtr);
66
67 if (Subtarget->isTargetDarwin()) {
68 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
69 setUseUnderscoreSetJmp(false);
70 setUseUnderscoreLongJmp(false);
71 } else if (Subtarget->isTargetMingw()) {
72 // MS runtime is weird: it exports _setjmp, but longjmp!
73 setUseUnderscoreSetJmp(true);
74 setUseUnderscoreLongJmp(false);
75 } else {
76 setUseUnderscoreSetJmp(true);
77 setUseUnderscoreLongJmp(true);
78 }
79
80 // Set up the register classes.
81 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
82 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
83 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
84 if (Subtarget->is64Bit())
85 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
86
Duncan Sands082524c2008-01-23 20:39:46 +000087 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000088
Chris Lattner3bc08502008-01-17 19:59:44 +000089 // We don't accept any truncstore of integer registers.
90 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
91 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
92 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
93 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
94 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
95 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
96
Dan Gohmanf17a25c2007-07-18 16:29:46 +000097 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
98 // operation.
99 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
100 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
101 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
102
103 if (Subtarget->is64Bit()) {
104 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
105 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
106 } else {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000107 if (X86ScalarSSEf64)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000108 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
109 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
110 else
111 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
112 }
113
114 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
115 // this operation.
116 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
117 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
118 // SSE has no i16 to fp conversion, only i32
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000119 if (X86ScalarSSEf32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000120 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000121 // f32 and f64 cases are Legal, f80 case is not
122 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
123 } else {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000124 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
125 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
126 }
127
Dale Johannesen958b08b2007-09-19 23:55:34 +0000128 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
129 // are Legal, f80 is custom lowered.
130 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
131 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000132
133 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
134 // this operation.
135 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
136 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
137
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000138 if (X86ScalarSSEf32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000139 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000140 // f32 and f64 cases are Legal, f80 case is not
141 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000142 } else {
143 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
144 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
145 }
146
147 // Handle FP_TO_UINT by promoting the destination to a larger signed
148 // conversion.
149 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
150 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
151 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
152
153 if (Subtarget->is64Bit()) {
154 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
155 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
156 } else {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000157 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000158 // Expand FP_TO_UINT into a select.
159 // FIXME: We would like to use a Custom expander here eventually to do
160 // the optimal thing for SSE vs. the default expansion in the legalizer.
161 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
162 else
163 // With SSE3 we can use fisttpll to convert to a signed i64.
164 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
165 }
166
167 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000168 if (!X86ScalarSSEf64) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000169 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
170 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
171 }
172
Dan Gohman8450d862008-02-18 19:34:53 +0000173 // Scalar integer divide and remainder are lowered to use operations that
174 // produce two results, to match the available instructions. This exposes
175 // the two-result form to trivial CSE, which is able to combine x/y and x%y
176 // into a single instruction.
177 //
178 // Scalar integer multiply-high is also lowered to use two-result
179 // operations, to match the available instructions. However, plain multiply
180 // (low) operations are left as Legal, as there are single-result
181 // instructions for this in x86. Using the two-result multiply instructions
182 // when both high and low results are needed must be arranged by dagcombine.
Dan Gohman5a199552007-10-08 18:33:35 +0000183 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
184 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
185 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
186 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
187 setOperationAction(ISD::SREM , MVT::i8 , Expand);
188 setOperationAction(ISD::UREM , MVT::i8 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000189 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
190 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
191 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
192 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
193 setOperationAction(ISD::SREM , MVT::i16 , Expand);
194 setOperationAction(ISD::UREM , MVT::i16 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000195 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
196 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
197 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
198 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
199 setOperationAction(ISD::SREM , MVT::i32 , Expand);
200 setOperationAction(ISD::UREM , MVT::i32 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000201 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
202 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
203 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
204 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
205 setOperationAction(ISD::SREM , MVT::i64 , Expand);
206 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohman242a5ba2007-09-25 18:23:27 +0000207
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000208 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
209 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
210 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
211 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000212 if (Subtarget->is64Bit())
Christopher Lamb0a7c8662007-08-10 21:48:46 +0000213 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
214 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
215 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000216 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
217 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerb7a5cca2008-03-07 06:36:32 +0000218 setOperationAction(ISD::FREM , MVT::f32 , Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000219 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Chris Lattnerb7a5cca2008-03-07 06:36:32 +0000220 setOperationAction(ISD::FREM , MVT::f80 , Expand);
Dan Gohman819574c2008-01-31 00:41:03 +0000221 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +0000222
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000223 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000224 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
225 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000226 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000227 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
228 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000229 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000230 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
231 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000232 if (Subtarget->is64Bit()) {
233 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000234 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
235 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000236 }
237
238 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
239 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
240
241 // These should be promoted to a larger select which is supported.
242 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
243 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
244 // X86 wants to expand cmov itself.
245 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
246 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
247 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
248 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000249 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000250 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
251 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
252 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
253 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
254 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000255 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000256 if (Subtarget->is64Bit()) {
257 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
258 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
259 }
260 // X86 ret instruction may pop stack.
261 setOperationAction(ISD::RET , MVT::Other, Custom);
262 if (!Subtarget->is64Bit())
263 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
264
265 // Darwin ABI issue.
266 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
267 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
268 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
269 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +0000270 if (Subtarget->is64Bit())
271 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000272 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
273 if (Subtarget->is64Bit()) {
274 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
275 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
276 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
277 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
278 }
279 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
280 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
281 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
282 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman092014e2008-03-03 22:22:09 +0000283 if (Subtarget->is64Bit()) {
284 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
285 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
286 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
287 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000288
Evan Cheng8d51ab32008-03-10 19:38:10 +0000289 if (Subtarget->hasSSE1())
290 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Chengd1d68072008-03-08 00:58:38 +0000291
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000292 if (!Subtarget->hasSSE2())
293 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
294
Mon P Wang078a62d2008-05-05 19:05:59 +0000295 // Expand certain atomics
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +0000296 setOperationAction(ISD::ATOMIC_LCS , MVT::i8, Custom);
297 setOperationAction(ISD::ATOMIC_LCS , MVT::i16, Custom);
298 setOperationAction(ISD::ATOMIC_LCS , MVT::i32, Custom);
Andrew Lenharthbd7d3262008-03-04 21:13:33 +0000299 setOperationAction(ISD::ATOMIC_LCS , MVT::i64, Custom);
Mon P Wang078a62d2008-05-05 19:05:59 +0000300 setOperationAction(ISD::ATOMIC_LSS , MVT::i32, Expand);
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000301
Evan Cheng2e28d622008-02-02 04:07:54 +0000302 // Use the default ISD::LOCATION, ISD::DECLARE expansion.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000303 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000304 // FIXME - use subtarget debug flags
305 if (!Subtarget->isTargetDarwin() &&
306 !Subtarget->isTargetELF() &&
307 !Subtarget->isTargetCygMing())
308 setOperationAction(ISD::LABEL, MVT::Other, Expand);
309
310 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
311 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
312 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
313 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
314 if (Subtarget->is64Bit()) {
315 // FIXME: Verify
316 setExceptionPointerRegister(X86::RAX);
317 setExceptionSelectorRegister(X86::RDX);
318 } else {
319 setExceptionPointerRegister(X86::EAX);
320 setExceptionSelectorRegister(X86::EDX);
321 }
Anton Korobeynikov23ca9c52007-09-03 00:36:06 +0000322 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000323
Duncan Sands7407a9f2007-09-11 14:10:23 +0000324 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsd8455ca2007-07-27 20:02:49 +0000325
Chris Lattner56b941f2008-01-15 21:58:22 +0000326 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000327
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000328 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
329 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000330 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000331 if (Subtarget->is64Bit()) {
332 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000333 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000334 } else {
335 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000336 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000337 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000338
339 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
340 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
341 if (Subtarget->is64Bit())
342 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
343 if (Subtarget->isTargetCygMing())
344 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
345 else
346 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
347
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000348 if (X86ScalarSSEf64) {
349 // f32 and f64 use SSE.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000350 // Set up the FP register classes.
351 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
352 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
353
354 // Use ANDPD to simulate FABS.
355 setOperationAction(ISD::FABS , MVT::f64, Custom);
356 setOperationAction(ISD::FABS , MVT::f32, Custom);
357
358 // Use XORP to simulate FNEG.
359 setOperationAction(ISD::FNEG , MVT::f64, Custom);
360 setOperationAction(ISD::FNEG , MVT::f32, Custom);
361
362 // Use ANDPD and ORPD to simulate FCOPYSIGN.
363 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
364 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
365
366 // We don't support sin/cos/fmod
367 setOperationAction(ISD::FSIN , MVT::f64, Expand);
368 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000369 setOperationAction(ISD::FSIN , MVT::f32, Expand);
370 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000371
372 // Expand FP immediates into loads from the stack, except for the special
373 // cases we handle.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000374 addLegalFPImmediate(APFloat(+0.0)); // xorpd
375 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Dale Johannesen8f83a6b2007-08-09 01:04:01 +0000376
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000377 // Floating truncations from f80 and extensions to f80 go through memory.
378 // If optimizing, we lie about this though and handle it in
379 // InstructionSelectPreprocess so that dagcombine2 can hack on these.
380 if (Fast) {
381 setConvertAction(MVT::f32, MVT::f80, Expand);
382 setConvertAction(MVT::f64, MVT::f80, Expand);
383 setConvertAction(MVT::f80, MVT::f32, Expand);
384 setConvertAction(MVT::f80, MVT::f64, Expand);
385 }
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000386 } else if (X86ScalarSSEf32) {
387 // Use SSE for f32, x87 for f64.
388 // Set up the FP register classes.
389 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
390 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
391
392 // Use ANDPS to simulate FABS.
393 setOperationAction(ISD::FABS , MVT::f32, Custom);
394
395 // Use XORP to simulate FNEG.
396 setOperationAction(ISD::FNEG , MVT::f32, Custom);
397
398 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
399
400 // Use ANDPS and ORPS to simulate FCOPYSIGN.
401 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
402 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
403
404 // We don't support sin/cos/fmod
405 setOperationAction(ISD::FSIN , MVT::f32, Expand);
406 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000407
Nate Begemane2ba64f2008-02-14 08:57:00 +0000408 // Special cases we handle for FP constants.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000409 addLegalFPImmediate(APFloat(+0.0f)); // xorps
410 addLegalFPImmediate(APFloat(+0.0)); // FLD0
411 addLegalFPImmediate(APFloat(+1.0)); // FLD1
412 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
413 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
414
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000415 // SSE <-> X87 conversions go through memory. If optimizing, we lie about
416 // this though and handle it in InstructionSelectPreprocess so that
417 // dagcombine2 can hack on these.
418 if (Fast) {
419 setConvertAction(MVT::f32, MVT::f64, Expand);
420 setConvertAction(MVT::f32, MVT::f80, Expand);
421 setConvertAction(MVT::f80, MVT::f32, Expand);
422 setConvertAction(MVT::f64, MVT::f32, Expand);
423 // And x87->x87 truncations also.
424 setConvertAction(MVT::f80, MVT::f64, Expand);
425 }
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000426
427 if (!UnsafeFPMath) {
428 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
429 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
430 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000431 } else {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000432 // f32 and f64 in x87.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000433 // Set up the FP register classes.
434 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
435 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
436
437 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
438 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
439 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
440 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen8f83a6b2007-08-09 01:04:01 +0000441
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000442 // Floating truncations go through memory. If optimizing, we lie about
443 // this though and handle it in InstructionSelectPreprocess so that
444 // dagcombine2 can hack on these.
445 if (Fast) {
446 setConvertAction(MVT::f80, MVT::f32, Expand);
447 setConvertAction(MVT::f64, MVT::f32, Expand);
448 setConvertAction(MVT::f80, MVT::f64, Expand);
449 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000450
451 if (!UnsafeFPMath) {
452 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
453 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
454 }
Dale Johannesenbbe2b702007-08-30 00:23:21 +0000455 addLegalFPImmediate(APFloat(+0.0)); // FLD0
456 addLegalFPImmediate(APFloat(+1.0)); // FLD1
457 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
458 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000459 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
460 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
461 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
462 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000463 }
464
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000465 // Long double always uses X87.
466 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000467 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
468 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Chris Lattnerdd867392008-01-27 06:19:31 +0000469 {
Chris Lattnerdd867392008-01-27 06:19:31 +0000470 APFloat TmpFlt(+0.0);
471 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven);
472 addLegalFPImmediate(TmpFlt); // FLD0
473 TmpFlt.changeSign();
474 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
475 APFloat TmpFlt2(+1.0);
476 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven);
477 addLegalFPImmediate(TmpFlt2); // FLD1
478 TmpFlt2.changeSign();
479 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
480 }
481
Dale Johannesen7f1076b2007-09-26 21:10:55 +0000482 if (!UnsafeFPMath) {
483 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
484 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
485 }
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000486
Dan Gohman2f7b1982007-10-11 23:21:31 +0000487 // Always use a library call for pow.
488 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
489 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
490 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
491
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000492 // First set operation action for all vector types to expand. Then we
493 // will selectively turn on ones that can be effectively codegen'd.
494 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
495 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Duncan Sands92c43912008-06-06 12:08:01 +0000496 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
497 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
498 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
499 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
500 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
501 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
502 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
503 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
504 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
505 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
506 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
507 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
508 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
509 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
510 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::SimpleValueType)VT, Expand);
511 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::SimpleValueType)VT, Expand);
512 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
513 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
514 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
515 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
516 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
517 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
518 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
519 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
520 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
521 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
522 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
523 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
524 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
525 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
526 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
527 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
528 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
529 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
530 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
531 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
532 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
533 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000534 }
535
536 if (Subtarget->hasMMX()) {
537 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
538 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
539 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
540 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
541
542 // FIXME: add MMX packed arithmetics
543
544 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
545 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
546 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
547 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
548
549 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
550 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
551 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen6b65c332007-10-30 01:18:38 +0000552 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000553
554 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
555 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
556
557 setOperationAction(ISD::AND, MVT::v8i8, Promote);
558 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
559 setOperationAction(ISD::AND, MVT::v4i16, Promote);
560 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
561 setOperationAction(ISD::AND, MVT::v2i32, Promote);
562 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
563 setOperationAction(ISD::AND, MVT::v1i64, Legal);
564
565 setOperationAction(ISD::OR, MVT::v8i8, Promote);
566 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
567 setOperationAction(ISD::OR, MVT::v4i16, Promote);
568 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
569 setOperationAction(ISD::OR, MVT::v2i32, Promote);
570 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
571 setOperationAction(ISD::OR, MVT::v1i64, Legal);
572
573 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
574 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
575 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
576 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
577 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
578 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
579 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
580
581 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
582 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
583 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
584 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
585 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
586 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
587 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
588
589 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
590 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
591 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
592 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
593
594 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
595 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
596 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
597 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
598
599 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
600 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000601 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
602 }
603
604 if (Subtarget->hasSSE1()) {
605 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
606
607 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
608 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
609 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
610 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
611 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
612 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000613 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
614 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
615 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
616 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
617 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Nate Begeman061db5f2008-05-12 20:34:32 +0000618 setOperationAction(ISD::VSETCC, MVT::v4f32, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000619 }
620
621 if (Subtarget->hasSSE2()) {
622 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
623 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
624 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
625 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
626 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
627
628 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
629 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
630 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
631 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
632 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
633 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
634 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
635 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
636 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
637 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
638 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
639 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
640 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
641 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
642 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000643
Nate Begeman061db5f2008-05-12 20:34:32 +0000644 setOperationAction(ISD::VSETCC, MVT::v2f64, Legal);
645 setOperationAction(ISD::VSETCC, MVT::v16i8, Legal);
646 setOperationAction(ISD::VSETCC, MVT::v8i16, Legal);
647 setOperationAction(ISD::VSETCC, MVT::v4i32, Legal);
648 setOperationAction(ISD::VSETCC, MVT::v2i64, Legal);
649
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000650 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
651 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
652 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
653 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000654 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
655
656 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Duncan Sands92c43912008-06-06 12:08:01 +0000657 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
658 MVT VT = (MVT::SimpleValueType)i;
Nate Begemanc16406d2007-12-11 01:41:33 +0000659 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands92c43912008-06-06 12:08:01 +0000660 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begemanc16406d2007-12-11 01:41:33 +0000661 continue;
Duncan Sands92c43912008-06-06 12:08:01 +0000662 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
663 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
664 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000665 }
666 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
667 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
668 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
669 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000670 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000671 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000672 if (Subtarget->is64Bit()) {
673 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
Dale Johannesen2ff963d2007-10-31 00:32:36 +0000674 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000675 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000676
677 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
678 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
Duncan Sands92c43912008-06-06 12:08:01 +0000679 setOperationAction(ISD::AND, (MVT::SimpleValueType)VT, Promote);
680 AddPromotedToType (ISD::AND, (MVT::SimpleValueType)VT, MVT::v2i64);
681 setOperationAction(ISD::OR, (MVT::SimpleValueType)VT, Promote);
682 AddPromotedToType (ISD::OR, (MVT::SimpleValueType)VT, MVT::v2i64);
683 setOperationAction(ISD::XOR, (MVT::SimpleValueType)VT, Promote);
684 AddPromotedToType (ISD::XOR, (MVT::SimpleValueType)VT, MVT::v2i64);
685 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Promote);
686 AddPromotedToType (ISD::LOAD, (MVT::SimpleValueType)VT, MVT::v2i64);
687 setOperationAction(ISD::SELECT, (MVT::SimpleValueType)VT, Promote);
688 AddPromotedToType (ISD::SELECT, (MVT::SimpleValueType)VT, MVT::v2i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000689 }
690
Chris Lattner3bc08502008-01-17 19:59:44 +0000691 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000692
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000693 // Custom lower v2i64 and v2f64 selects.
694 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
695 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
696 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
697 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Nate Begeman061db5f2008-05-12 20:34:32 +0000698
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000699 }
Nate Begemand77e59e2008-02-11 04:19:36 +0000700
701 if (Subtarget->hasSSE41()) {
702 // FIXME: Do we need to handle scalar-to-vector here?
703 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Dan Gohmane3731f52008-05-23 17:49:40 +0000704 setOperationAction(ISD::MUL, MVT::v2i64, Legal);
Nate Begemand77e59e2008-02-11 04:19:36 +0000705
706 // i8 and i16 vectors are custom , because the source register and source
707 // source memory operand types are not the same width. f32 vectors are
708 // custom since the immediate controlling the insert encodes additional
709 // information.
710 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
711 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
712 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Legal);
713 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
714
715 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
716 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
717 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Legal);
Evan Cheng6c249332008-03-24 21:52:23 +0000718 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begemand77e59e2008-02-11 04:19:36 +0000719
720 if (Subtarget->is64Bit()) {
Nate Begeman4294c1f2008-02-12 22:51:28 +0000721 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
722 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begemand77e59e2008-02-11 04:19:36 +0000723 }
724 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000725
726 // We want to custom lower some of our intrinsics.
727 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
728
729 // We have target-specific dag combine patterns for the following nodes:
730 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chenge9b9c672008-05-09 21:53:03 +0000731 setTargetDAGCombine(ISD::BUILD_VECTOR);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000732 setTargetDAGCombine(ISD::SELECT);
Chris Lattnerce84ae42008-02-22 02:09:43 +0000733 setTargetDAGCombine(ISD::STORE);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000734
735 computeRegisterProperties();
736
737 // FIXME: These should be based on subtarget info. Plus, the values should
738 // be smaller when we are in optimizing for size mode.
739 maxStoresPerMemset = 16; // For %llvm.memset -> sequence of stores
740 maxStoresPerMemcpy = 16; // For %llvm.memcpy -> sequence of stores
Dan Gohman42d311c2008-05-29 19:42:22 +0000741 maxStoresPerMemmove = 3; // For %llvm.memmove -> sequence of stores
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000742 allowUnalignedMemoryAccesses = true; // x86 supports it!
Evan Cheng45c1edb2008-02-28 00:43:03 +0000743 setPrefLoopAlignment(16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000744}
745
Scott Michel502151f2008-03-10 15:42:14 +0000746
Duncan Sands92c43912008-06-06 12:08:01 +0000747MVT X86TargetLowering::getSetCCResultType(const SDOperand &) const {
Scott Michel502151f2008-03-10 15:42:14 +0000748 return MVT::i8;
749}
750
751
Evan Cheng5a67b812008-01-23 23:17:41 +0000752/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
753/// the desired ByVal argument alignment.
754static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
755 if (MaxAlign == 16)
756 return;
757 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
758 if (VTy->getBitWidth() == 128)
759 MaxAlign = 16;
Evan Cheng5a67b812008-01-23 23:17:41 +0000760 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
761 unsigned EltAlign = 0;
762 getMaxByValAlign(ATy->getElementType(), EltAlign);
763 if (EltAlign > MaxAlign)
764 MaxAlign = EltAlign;
765 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
766 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
767 unsigned EltAlign = 0;
768 getMaxByValAlign(STy->getElementType(i), EltAlign);
769 if (EltAlign > MaxAlign)
770 MaxAlign = EltAlign;
771 if (MaxAlign == 16)
772 break;
773 }
774 }
775 return;
776}
777
778/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
779/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesena58b8622008-02-08 19:48:20 +0000780/// that contain SSE vectors are placed at 16-byte boundaries while the rest
781/// are at 4-byte boundaries.
Evan Cheng5a67b812008-01-23 23:17:41 +0000782unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
783 if (Subtarget->is64Bit())
784 return getTargetData()->getABITypeAlignment(Ty);
785 unsigned Align = 4;
Dale Johannesena58b8622008-02-08 19:48:20 +0000786 if (Subtarget->hasSSE1())
787 getMaxByValAlign(Ty, Align);
Evan Cheng5a67b812008-01-23 23:17:41 +0000788 return Align;
789}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000790
Evan Cheng8c590372008-05-15 08:39:06 +0000791/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng2f1033e2008-05-15 22:13:02 +0000792/// and store operations as a result of memset, memcpy, and memmove
793/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Cheng8c590372008-05-15 08:39:06 +0000794/// determining it.
Duncan Sands92c43912008-06-06 12:08:01 +0000795MVT
Evan Cheng8c590372008-05-15 08:39:06 +0000796X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
797 bool isSrcConst, bool isSrcStr) const {
798 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
799 return MVT::v4i32;
800 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
801 return MVT::v4f32;
802 if (Subtarget->is64Bit() && Size >= 8)
803 return MVT::i64;
804 return MVT::i32;
805}
806
807
Evan Cheng6fb06762007-11-09 01:32:10 +0000808/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
809/// jumptable.
810SDOperand X86TargetLowering::getPICJumpTableRelocBase(SDOperand Table,
811 SelectionDAG &DAG) const {
812 if (usesGlobalOffsetTable())
813 return DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, getPointerTy());
814 if (!Subtarget->isPICStyleRIPRel())
815 return DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy());
816 return Table;
817}
818
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000819//===----------------------------------------------------------------------===//
820// Return Value Calling Convention Implementation
821//===----------------------------------------------------------------------===//
822
823#include "X86GenCallingConv.inc"
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000824
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000825/// LowerRET - Lower an ISD::RET node.
826SDOperand X86TargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG) {
827 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
828
829 SmallVector<CCValAssign, 16> RVLocs;
830 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
831 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
832 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
833 CCInfo.AnalyzeReturn(Op.Val, RetCC_X86);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000834
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000835 // If this is the first return lowered for this function, add the regs to the
836 // liveout set for the function.
Chris Lattner1b989192007-12-31 04:13:23 +0000837 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000838 for (unsigned i = 0; i != RVLocs.size(); ++i)
839 if (RVLocs[i].isRegLoc())
Chris Lattner1b989192007-12-31 04:13:23 +0000840 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000841 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000842 SDOperand Chain = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000843
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000844 // Handle tail call return.
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000845 Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000846 if (Chain.getOpcode() == X86ISD::TAILCALL) {
847 SDOperand TailCall = Chain;
848 SDOperand TargetAddress = TailCall.getOperand(1);
849 SDOperand StackAdjustment = TailCall.getOperand(2);
Chris Lattnerf8decf52008-01-16 05:52:18 +0000850 assert(((TargetAddress.getOpcode() == ISD::Register &&
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000851 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::ECX ||
852 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R9)) ||
853 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
854 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
855 "Expecting an global address, external symbol, or register");
Chris Lattnerf8decf52008-01-16 05:52:18 +0000856 assert(StackAdjustment.getOpcode() == ISD::Constant &&
857 "Expecting a const value");
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000858
859 SmallVector<SDOperand,8> Operands;
860 Operands.push_back(Chain.getOperand(0));
861 Operands.push_back(TargetAddress);
862 Operands.push_back(StackAdjustment);
863 // Copy registers used by the call. Last operand is a flag so it is not
864 // copied.
Arnold Schwaighofer10202b32007-10-16 09:05:00 +0000865 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000866 Operands.push_back(Chain.getOperand(i));
867 }
Arnold Schwaighofer10202b32007-10-16 09:05:00 +0000868 return DAG.getNode(X86ISD::TC_RETURN, MVT::Other, &Operands[0],
869 Operands.size());
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000870 }
871
872 // Regular return.
873 SDOperand Flag;
874
Chris Lattnerb56cc342008-03-11 03:23:40 +0000875 SmallVector<SDOperand, 6> RetOps;
876 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
877 // Operand #1 = Bytes To Pop
878 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
879
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000880 // Copy the result values into the output registers.
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000881 for (unsigned i = 0; i != RVLocs.size(); ++i) {
882 CCValAssign &VA = RVLocs[i];
883 assert(VA.isRegLoc() && "Can only return in registers!");
884 SDOperand ValToCopy = Op.getOperand(i*2+1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000885
Chris Lattnerb56cc342008-03-11 03:23:40 +0000886 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
887 // the RET instruction and handled by the FP Stackifier.
888 if (RVLocs[i].getLocReg() == X86::ST0 ||
889 RVLocs[i].getLocReg() == X86::ST1) {
890 // If this is a copy from an xmm register to ST(0), use an FPExtend to
891 // change the value to the FP stack register class.
892 if (isScalarFPTypeInSSEReg(RVLocs[i].getValVT()))
893 ValToCopy = DAG.getNode(ISD::FP_EXTEND, MVT::f80, ValToCopy);
894 RetOps.push_back(ValToCopy);
895 // Don't emit a copytoreg.
896 continue;
897 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000898
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000899 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), ValToCopy, Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000900 Flag = Chain.getValue(1);
901 }
Dan Gohmanb47dabd2008-04-21 23:59:07 +0000902
903 // The x86-64 ABI for returning structs by value requires that we copy
904 // the sret argument into %rax for the return. We saved the argument into
905 // a virtual register in the entry block, so now we copy the value out
906 // and into %rax.
907 if (Subtarget->is64Bit() &&
908 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
909 MachineFunction &MF = DAG.getMachineFunction();
910 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
911 unsigned Reg = FuncInfo->getSRetReturnReg();
912 if (!Reg) {
913 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
914 FuncInfo->setSRetReturnReg(Reg);
915 }
916 SDOperand Val = DAG.getCopyFromReg(Chain, Reg, getPointerTy());
917
918 Chain = DAG.getCopyToReg(Chain, X86::RAX, Val, Flag);
919 Flag = Chain.getValue(1);
920 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000921
Chris Lattnerb56cc342008-03-11 03:23:40 +0000922 RetOps[0] = Chain; // Update chain.
923
924 // Add the flag if we have it.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000925 if (Flag.Val)
Chris Lattnerb56cc342008-03-11 03:23:40 +0000926 RetOps.push_back(Flag);
927
928 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, &RetOps[0], RetOps.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000929}
930
931
932/// LowerCallResult - Lower the result values of an ISD::CALL into the
933/// appropriate copies out of appropriate physical registers. This assumes that
934/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
935/// being lowered. The returns a SDNode with the same number of values as the
936/// ISD::CALL.
937SDNode *X86TargetLowering::
938LowerCallResult(SDOperand Chain, SDOperand InFlag, SDNode *TheCall,
939 unsigned CallingConv, SelectionDAG &DAG) {
940
941 // Assign locations to each value returned by this call.
942 SmallVector<CCValAssign, 16> RVLocs;
943 bool isVarArg = cast<ConstantSDNode>(TheCall->getOperand(2))->getValue() != 0;
944 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs);
945 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
946
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000947 SmallVector<SDOperand, 8> ResultVals;
948
949 // Copy all of the result registers out of their specified physreg.
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000950 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Duncan Sands92c43912008-06-06 12:08:01 +0000951 MVT CopyVT = RVLocs[i].getValVT();
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000952
953 // If this is a call to a function that returns an fp value on the floating
954 // point stack, but where we prefer to use the value in xmm registers, copy
955 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
956 if (RVLocs[i].getLocReg() == X86::ST0 &&
957 isScalarFPTypeInSSEReg(RVLocs[i].getValVT())) {
958 CopyVT = MVT::f80;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000959 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000960
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000961 Chain = DAG.getCopyFromReg(Chain, RVLocs[i].getLocReg(),
962 CopyVT, InFlag).getValue(1);
963 SDOperand Val = Chain.getValue(0);
964 InFlag = Chain.getValue(2);
Chris Lattner40758732007-12-29 06:41:28 +0000965
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000966 if (CopyVT != RVLocs[i].getValVT()) {
967 // Round the F80 the right size, which also moves to the appropriate xmm
968 // register.
969 Val = DAG.getNode(ISD::FP_ROUND, RVLocs[i].getValVT(), Val,
970 // This truncation won't change the value.
971 DAG.getIntPtrConstant(1));
972 }
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000973
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000974 ResultVals.push_back(Val);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000975 }
976
977 // Merge everything together with a MERGE_VALUES node.
978 ResultVals.push_back(Chain);
979 return DAG.getNode(ISD::MERGE_VALUES, TheCall->getVTList(),
980 &ResultVals[0], ResultVals.size()).Val;
981}
982
983
984//===----------------------------------------------------------------------===//
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000985// C & StdCall & Fast Calling Convention implementation
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000986//===----------------------------------------------------------------------===//
987// StdCall calling convention seems to be standard for many Windows' API
988// routines and around. It differs from C calling convention just a little:
989// callee should clean up the stack, not caller. Symbols should be also
990// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000991// For info on fast calling convention see Fast Calling Convention (tail call)
992// implementation LowerX86_32FastCCCallTo.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000993
994/// AddLiveIn - This helper function adds the specified physical register to the
995/// MachineFunction as a live in value. It also creates a corresponding virtual
996/// register for it.
997static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
998 const TargetRegisterClass *RC) {
999 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner1b989192007-12-31 04:13:23 +00001000 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
1001 MF.getRegInfo().addLiveIn(PReg, VReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001002 return VReg;
1003}
1004
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001005/// CallIsStructReturn - Determines whether a CALL node uses struct return
1006/// semantics.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001007static bool CallIsStructReturn(SDOperand Op) {
1008 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1009 if (!NumOps)
1010 return false;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001011
1012 return cast<ARG_FLAGSSDNode>(Op.getOperand(6))->getArgFlags().isSRet();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001013}
1014
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001015/// ArgsAreStructReturn - Determines whether a FORMAL_ARGUMENTS node uses struct
1016/// return semantics.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001017static bool ArgsAreStructReturn(SDOperand Op) {
1018 unsigned NumArgs = Op.Val->getNumValues() - 1;
1019 if (!NumArgs)
1020 return false;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001021
1022 return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001023}
1024
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001025/// IsCalleePop - Determines whether a CALL or FORMAL_ARGUMENTS node requires
1026/// the callee to pop its own arguments. Callee pop is necessary to support tail
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001027/// calls.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001028bool X86TargetLowering::IsCalleePop(SDOperand Op) {
1029 bool IsVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1030 if (IsVarArg)
1031 return false;
1032
1033 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
1034 default:
1035 return false;
1036 case CallingConv::X86_StdCall:
1037 return !Subtarget->is64Bit();
1038 case CallingConv::X86_FastCall:
1039 return !Subtarget->is64Bit();
1040 case CallingConv::Fast:
1041 return PerformTailCallOpt;
1042 }
1043}
1044
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001045/// CCAssignFnForNode - Selects the correct CCAssignFn for a CALL or
1046/// FORMAL_ARGUMENTS node.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001047CCAssignFn *X86TargetLowering::CCAssignFnForNode(SDOperand Op) const {
1048 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
1049
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00001050 if (Subtarget->is64Bit()) {
Anton Korobeynikov06d49b02008-03-22 20:57:27 +00001051 if (Subtarget->isTargetWin64())
Anton Korobeynikov99bd1882008-03-22 20:37:30 +00001052 return CC_X86_Win64_C;
1053 else {
1054 if (CC == CallingConv::Fast && PerformTailCallOpt)
1055 return CC_X86_64_TailCall;
1056 else
1057 return CC_X86_64_C;
1058 }
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00001059 }
1060
Gordon Henriksen18ace102008-01-05 16:56:59 +00001061 if (CC == CallingConv::X86_FastCall)
1062 return CC_X86_32_FastCall;
1063 else if (CC == CallingConv::Fast && PerformTailCallOpt)
1064 return CC_X86_32_TailCall;
1065 else
1066 return CC_X86_32_C;
1067}
1068
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001069/// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to
1070/// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001071NameDecorationStyle
1072X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDOperand Op) {
1073 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
1074 if (CC == CallingConv::X86_FastCall)
1075 return FastCall;
1076 else if (CC == CallingConv::X86_StdCall)
1077 return StdCall;
1078 return None;
1079}
1080
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001081
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001082/// CallRequiresGOTInRegister - Check whether the call requires the GOT pointer
1083/// in a register before calling.
1084bool X86TargetLowering::CallRequiresGOTPtrInReg(bool Is64Bit, bool IsTailCall) {
1085 return !IsTailCall && !Is64Bit &&
1086 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1087 Subtarget->isPICStyleGOT();
1088}
1089
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001090/// CallRequiresFnAddressInReg - Check whether the call requires the function
1091/// address to be loaded in a register.
1092bool
1093X86TargetLowering::CallRequiresFnAddressInReg(bool Is64Bit, bool IsTailCall) {
1094 return !Is64Bit && IsTailCall &&
1095 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1096 Subtarget->isPICStyleGOT();
1097}
1098
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001099/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1100/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001101/// the specific parameter attribute. The copy will be passed as a byval
1102/// function parameter.
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001103static SDOperand
Evan Cheng5817a0e2008-01-12 01:08:07 +00001104CreateCopyOfByValArgument(SDOperand Src, SDOperand Dst, SDOperand Chain,
Duncan Sandsc93fae32008-03-21 09:14:45 +00001105 ISD::ArgFlagsTy Flags, SelectionDAG &DAG) {
Duncan Sandsc93fae32008-03-21 09:14:45 +00001106 SDOperand SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dan Gohmane8b391e2008-04-12 04:36:06 +00001107 return DAG.getMemcpy(Chain, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001108 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001109}
1110
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001111SDOperand X86TargetLowering::LowerMemArgument(SDOperand Op, SelectionDAG &DAG,
1112 const CCValAssign &VA,
1113 MachineFrameInfo *MFI,
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001114 unsigned CC,
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001115 SDOperand Root, unsigned i) {
1116 // Create the nodes corresponding to a load from this parameter slot.
Duncan Sandsc93fae32008-03-21 09:14:45 +00001117 ISD::ArgFlagsTy Flags =
1118 cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags();
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001119 bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001120 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Evan Cheng3e42a522008-01-10 02:24:25 +00001121
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001122 // FIXME: For now, all byval parameter objects are marked mutable. This can be
1123 // changed with more analysis.
1124 // In case of tail call optimization mark all arguments mutable. Since they
1125 // could be overwritten by lowering of arguments in case of a tail call.
Duncan Sands92c43912008-06-06 12:08:01 +00001126 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001127 VA.getLocMemOffset(), isImmutable);
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001128 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sandsc93fae32008-03-21 09:14:45 +00001129 if (Flags.isByVal())
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001130 return FIN;
Dan Gohman12a9c082008-02-06 22:27:42 +00001131 return DAG.getLoad(VA.getValVT(), Root, FIN,
Dan Gohmanfb020b62008-02-07 18:41:25 +00001132 PseudoSourceValue::getFixedStack(), FI);
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001133}
1134
Gordon Henriksen18ace102008-01-05 16:56:59 +00001135SDOperand
1136X86TargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001137 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001138 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1139
1140 const Function* Fn = MF.getFunction();
1141 if (Fn->hasExternalLinkage() &&
1142 Subtarget->isTargetCygMing() &&
1143 Fn->getName() == "main")
1144 FuncInfo->setForceFramePointer(true);
1145
1146 // Decorate the function name.
1147 FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op));
1148
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001149 MachineFrameInfo *MFI = MF.getFrameInfo();
1150 SDOperand Root = Op.getOperand(0);
1151 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001152 unsigned CC = MF.getFunction()->getCallingConv();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001153 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001154 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001155
1156 assert(!(isVarArg && CC == CallingConv::Fast) &&
1157 "Var args not supported with calling convention fastcc");
1158
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001159 // Assign locations to all of the incoming arguments.
1160 SmallVector<CCValAssign, 16> ArgLocs;
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001161 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001162 CCInfo.AnalyzeFormalArguments(Op.Val, CCAssignFnForNode(Op));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001163
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001164 SmallVector<SDOperand, 8> ArgValues;
1165 unsigned LastVal = ~0U;
1166 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1167 CCValAssign &VA = ArgLocs[i];
1168 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1169 // places.
1170 assert(VA.getValNo() != LastVal &&
1171 "Don't support value assigned to multiple locs yet");
1172 LastVal = VA.getValNo();
1173
1174 if (VA.isRegLoc()) {
Duncan Sands92c43912008-06-06 12:08:01 +00001175 MVT RegVT = VA.getLocVT();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001176 TargetRegisterClass *RC;
1177 if (RegVT == MVT::i32)
1178 RC = X86::GR32RegisterClass;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001179 else if (Is64Bit && RegVT == MVT::i64)
1180 RC = X86::GR64RegisterClass;
Dale Johannesen51552f62008-02-05 20:46:33 +00001181 else if (RegVT == MVT::f32)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001182 RC = X86::FR32RegisterClass;
Dale Johannesen51552f62008-02-05 20:46:33 +00001183 else if (RegVT == MVT::f64)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001184 RC = X86::FR64RegisterClass;
Duncan Sands92c43912008-06-06 12:08:01 +00001185 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengf5af6fe2008-04-25 07:56:45 +00001186 RC = X86::VR128RegisterClass;
Duncan Sands92c43912008-06-06 12:08:01 +00001187 else if (RegVT.isVector()) {
1188 assert(RegVT.getSizeInBits() == 64);
Evan Chengf5af6fe2008-04-25 07:56:45 +00001189 if (!Is64Bit)
1190 RC = X86::VR64RegisterClass; // MMX values are passed in MMXs.
1191 else {
1192 // Darwin calling convention passes MMX values in either GPRs or
1193 // XMMs in x86-64. Other targets pass them in memory.
1194 if (RegVT != MVT::v1i64 && Subtarget->hasSSE2()) {
1195 RC = X86::VR128RegisterClass; // MMX values are passed in XMMs.
1196 RegVT = MVT::v2i64;
1197 } else {
1198 RC = X86::GR64RegisterClass; // v1i64 values are passed in GPRs.
1199 RegVT = MVT::i64;
1200 }
1201 }
1202 } else {
1203 assert(0 && "Unknown argument type!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001204 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001205
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001206 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
1207 SDOperand ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
1208
1209 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1210 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1211 // right size.
1212 if (VA.getLocInfo() == CCValAssign::SExt)
1213 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
1214 DAG.getValueType(VA.getValVT()));
1215 else if (VA.getLocInfo() == CCValAssign::ZExt)
1216 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
1217 DAG.getValueType(VA.getValVT()));
1218
1219 if (VA.getLocInfo() != CCValAssign::Full)
1220 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
1221
Gordon Henriksen18ace102008-01-05 16:56:59 +00001222 // Handle MMX values passed in GPRs.
Evan Chengad6980b2008-04-25 20:13:28 +00001223 if (Is64Bit && RegVT != VA.getLocVT()) {
Duncan Sands92c43912008-06-06 12:08:01 +00001224 if (RegVT.getSizeInBits() == 64 && RC == X86::GR64RegisterClass)
Evan Chengad6980b2008-04-25 20:13:28 +00001225 ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue);
1226 else if (RC == X86::VR128RegisterClass) {
1227 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i64, ArgValue,
1228 DAG.getConstant(0, MVT::i64));
1229 ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue);
1230 }
1231 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001232
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001233 ArgValues.push_back(ArgValue);
1234 } else {
1235 assert(VA.isMemLoc());
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001236 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001237 }
1238 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001239
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001240 // The x86-64 ABI for returning structs by value requires that we copy
1241 // the sret argument into %rax for the return. Save the argument into
1242 // a virtual register so that we can access it from the return points.
1243 if (Is64Bit && DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1244 MachineFunction &MF = DAG.getMachineFunction();
1245 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1246 unsigned Reg = FuncInfo->getSRetReturnReg();
1247 if (!Reg) {
1248 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1249 FuncInfo->setSRetReturnReg(Reg);
1250 }
1251 SDOperand Copy = DAG.getCopyToReg(DAG.getEntryNode(), Reg, ArgValues[0]);
1252 Root = DAG.getNode(ISD::TokenFactor, MVT::Other, Copy, Root);
1253 }
1254
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001255 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001256 // align stack specially for tail calls
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001257 if (CC == CallingConv::Fast)
1258 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001259
1260 // If the function takes variable number of arguments, make a frame index for
1261 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001262 if (isVarArg) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001263 if (Is64Bit || CC != CallingConv::X86_FastCall) {
1264 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1265 }
1266 if (Is64Bit) {
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001267 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1268
1269 // FIXME: We should really autogenerate these arrays
1270 static const unsigned GPR64ArgRegsWin64[] = {
1271 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen18ace102008-01-05 16:56:59 +00001272 };
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001273 static const unsigned XMMArgRegsWin64[] = {
1274 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1275 };
1276 static const unsigned GPR64ArgRegs64Bit[] = {
1277 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1278 };
1279 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001280 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1281 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1282 };
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001283 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1284
1285 if (IsWin64) {
1286 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1287 GPR64ArgRegs = GPR64ArgRegsWin64;
1288 XMMArgRegs = XMMArgRegsWin64;
1289 } else {
1290 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1291 GPR64ArgRegs = GPR64ArgRegs64Bit;
1292 XMMArgRegs = XMMArgRegs64Bit;
1293 }
1294 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1295 TotalNumIntRegs);
1296 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1297 TotalNumXMMRegs);
1298
Gordon Henriksen18ace102008-01-05 16:56:59 +00001299 // For X86-64, if there are vararg parameters that are passed via
1300 // registers, then we must store them to their spots on the stack so they
1301 // may be loaded by deferencing the result of va_next.
1302 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001303 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1304 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1305 TotalNumXMMRegs * 16, 16);
1306
Gordon Henriksen18ace102008-01-05 16:56:59 +00001307 // Store the integer parameter registers.
1308 SmallVector<SDOperand, 8> MemOps;
1309 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
1310 SDOperand FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001311 DAG.getIntPtrConstant(VarArgsGPOffset));
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001312 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001313 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1314 X86::GR64RegisterClass);
1315 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
Dan Gohman12a9c082008-02-06 22:27:42 +00001316 SDOperand Store =
1317 DAG.getStore(Val.getValue(1), Val, FIN,
Dan Gohmanfb020b62008-02-07 18:41:25 +00001318 PseudoSourceValue::getFixedStack(),
Dan Gohman12a9c082008-02-06 22:27:42 +00001319 RegSaveFrameIndex);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001320 MemOps.push_back(Store);
1321 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001322 DAG.getIntPtrConstant(8));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001323 }
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001324
Gordon Henriksen18ace102008-01-05 16:56:59 +00001325 // Now store the XMM (fp + vector) parameter registers.
1326 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001327 DAG.getIntPtrConstant(VarArgsFPOffset));
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001328 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001329 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1330 X86::VR128RegisterClass);
1331 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
Dan Gohman12a9c082008-02-06 22:27:42 +00001332 SDOperand Store =
1333 DAG.getStore(Val.getValue(1), Val, FIN,
Dan Gohmanfb020b62008-02-07 18:41:25 +00001334 PseudoSourceValue::getFixedStack(),
Dan Gohman12a9c082008-02-06 22:27:42 +00001335 RegSaveFrameIndex);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001336 MemOps.push_back(Store);
1337 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001338 DAG.getIntPtrConstant(16));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001339 }
1340 if (!MemOps.empty())
1341 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1342 &MemOps[0], MemOps.size());
1343 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001344 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001345
1346 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1347 // arguments and the arguments after the retaddr has been pushed are
1348 // aligned.
1349 if (!Is64Bit && CC == CallingConv::X86_FastCall &&
1350 !Subtarget->isTargetCygMing() && !Subtarget->isTargetWindows() &&
1351 (StackSize & 7) == 0)
1352 StackSize += 4;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001353
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001354 ArgValues.push_back(Root);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001355
Gordon Henriksen18ace102008-01-05 16:56:59 +00001356 // Some CCs need callee pop.
1357 if (IsCalleePop(Op)) {
1358 BytesToPopOnReturn = StackSize; // Callee pops everything.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001359 BytesCallerReserves = 0;
1360 } else {
1361 BytesToPopOnReturn = 0; // Callee pops nothing.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001362 // If this is an sret function, the return should pop the hidden pointer.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001363 if (!Is64Bit && ArgsAreStructReturn(Op))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001364 BytesToPopOnReturn = 4;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001365 BytesCallerReserves = StackSize;
1366 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001367
Gordon Henriksen18ace102008-01-05 16:56:59 +00001368 if (!Is64Bit) {
1369 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
1370 if (CC == CallingConv::X86_FastCall)
1371 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1372 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001373
Anton Korobeynikove844e472007-08-15 17:12:32 +00001374 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001375
1376 // Return the new list of results.
1377 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
1378 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
1379}
1380
Evan Chengbc077bf2008-01-10 00:09:10 +00001381SDOperand
1382X86TargetLowering::LowerMemOpCallTo(SDOperand Op, SelectionDAG &DAG,
1383 const SDOperand &StackPtr,
1384 const CCValAssign &VA,
1385 SDOperand Chain,
1386 SDOperand Arg) {
Dan Gohman1190f3a2008-02-07 16:28:05 +00001387 unsigned LocMemOffset = VA.getLocMemOffset();
1388 SDOperand PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Evan Chengbc077bf2008-01-10 00:09:10 +00001389 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Duncan Sandsc93fae32008-03-21 09:14:45 +00001390 ISD::ArgFlagsTy Flags =
1391 cast<ARG_FLAGSSDNode>(Op.getOperand(6+2*VA.getValNo()))->getArgFlags();
1392 if (Flags.isByVal()) {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001393 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG);
Evan Chengbc077bf2008-01-10 00:09:10 +00001394 }
Dan Gohman1190f3a2008-02-07 16:28:05 +00001395 return DAG.getStore(Chain, Arg, PtrOff,
Dan Gohmanfb020b62008-02-07 18:41:25 +00001396 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengbc077bf2008-01-10 00:09:10 +00001397}
1398
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001399/// EmitTailCallLoadRetAddr - Emit a load of return adress if tail call
1400/// optimization is performed and it is required.
1401SDOperand
1402X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
1403 SDOperand &OutRetAddr,
1404 SDOperand Chain,
1405 bool IsTailCall,
1406 bool Is64Bit,
1407 int FPDiff) {
1408 if (!IsTailCall || FPDiff==0) return Chain;
1409
1410 // Adjust the Return address stack slot.
Duncan Sands92c43912008-06-06 12:08:01 +00001411 MVT VT = getPointerTy();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001412 OutRetAddr = getReturnAddressFrameIndex(DAG);
1413 // Load the "old" Return address.
1414 OutRetAddr = DAG.getLoad(VT, Chain,OutRetAddr, NULL, 0);
1415 return SDOperand(OutRetAddr.Val, 1);
1416}
1417
1418/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1419/// optimization is performed and it is required (FPDiff!=0).
1420static SDOperand
1421EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
1422 SDOperand Chain, SDOperand RetAddrFrIdx,
1423 bool Is64Bit, int FPDiff) {
1424 // Store the return address to the appropriate stack slot.
1425 if (!FPDiff) return Chain;
1426 // Calculate the new stack slot for the return address.
1427 int SlotSize = Is64Bit ? 8 : 4;
1428 int NewReturnAddrFI =
1429 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Duncan Sands92c43912008-06-06 12:08:01 +00001430 MVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001431 SDOperand NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
1432 Chain = DAG.getStore(Chain, RetAddrFrIdx, NewRetAddrFrIdx,
1433 PseudoSourceValue::getFixedStack(), NewReturnAddrFI);
1434 return Chain;
1435}
1436
Gordon Henriksen18ace102008-01-05 16:56:59 +00001437SDOperand X86TargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG) {
1438 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001439 SDOperand Chain = Op.getOperand(0);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001440 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001441 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001442 bool IsTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0
1443 && CC == CallingConv::Fast && PerformTailCallOpt;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001444 SDOperand Callee = Op.getOperand(4);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001445 bool Is64Bit = Subtarget->is64Bit();
Evan Cheng931a8f42008-01-29 19:34:22 +00001446 bool IsStructRet = CallIsStructReturn(Op);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001447
1448 assert(!(isVarArg && CC == CallingConv::Fast) &&
1449 "Var args not supported with calling convention fastcc");
1450
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001451 // Analyze operands of the call, assigning locations to each operand.
1452 SmallVector<CCValAssign, 16> ArgLocs;
1453 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Chris Lattnerc3838802008-03-21 06:50:21 +00001454 CCInfo.AnalyzeCallOperands(Op.Val, CCAssignFnForNode(Op));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001455
1456 // Get a count of how many bytes are to be pushed on the stack.
1457 unsigned NumBytes = CCInfo.getNextStackOffset();
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001458 if (CC == CallingConv::Fast)
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001459 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001460
Gordon Henriksen18ace102008-01-05 16:56:59 +00001461 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1462 // arguments and the arguments after the retaddr has been pushed are aligned.
1463 if (!Is64Bit && CC == CallingConv::X86_FastCall &&
1464 !Subtarget->isTargetCygMing() && !Subtarget->isTargetWindows() &&
1465 (NumBytes & 7) == 0)
1466 NumBytes += 4;
1467
1468 int FPDiff = 0;
1469 if (IsTailCall) {
1470 // Lower arguments at fp - stackoffset + fpdiff.
1471 unsigned NumBytesCallerPushed =
1472 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1473 FPDiff = NumBytesCallerPushed - NumBytes;
1474
1475 // Set the delta of movement of the returnaddr stackslot.
1476 // But only set if delta is greater than previous delta.
1477 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1478 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1479 }
1480
Chris Lattner5872a362008-01-17 07:00:52 +00001481 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001482
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001483 SDOperand RetAddrFrIdx;
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001484 // Load return adress for tail calls.
1485 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit,
1486 FPDiff);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001487
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001488 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1489 SmallVector<SDOperand, 8> MemOpChains;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001490 SDOperand StackPtr;
1491
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001492 // Walk the register/memloc assignments, inserting copies/loads. In the case
1493 // of tail call optimization arguments are handle later.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001494 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1495 CCValAssign &VA = ArgLocs[i];
1496 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001497 bool isByVal = cast<ARG_FLAGSSDNode>(Op.getOperand(6+2*VA.getValNo()))->
1498 getArgFlags().isByVal();
1499
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001500 // Promote the value if needed.
1501 switch (VA.getLocInfo()) {
1502 default: assert(0 && "Unknown loc info!");
1503 case CCValAssign::Full: break;
1504 case CCValAssign::SExt:
1505 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
1506 break;
1507 case CCValAssign::ZExt:
1508 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
1509 break;
1510 case CCValAssign::AExt:
1511 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
1512 break;
1513 }
1514
1515 if (VA.isRegLoc()) {
Evan Cheng2aea0b42008-04-25 19:11:04 +00001516 if (Is64Bit) {
Duncan Sands92c43912008-06-06 12:08:01 +00001517 MVT RegVT = VA.getLocVT();
1518 if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
Evan Cheng2aea0b42008-04-25 19:11:04 +00001519 switch (VA.getLocReg()) {
1520 default:
1521 break;
1522 case X86::RDI: case X86::RSI: case X86::RDX: case X86::RCX:
1523 case X86::R8: {
1524 // Special case: passing MMX values in GPR registers.
1525 Arg = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Arg);
1526 break;
1527 }
1528 case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3:
1529 case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7: {
1530 // Special case: passing MMX values in XMM registers.
1531 Arg = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Arg);
1532 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2i64, Arg);
1533 Arg = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v2i64,
1534 DAG.getNode(ISD::UNDEF, MVT::v2i64), Arg,
1535 getMOVLMask(2, DAG));
1536 break;
1537 }
1538 }
1539 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001540 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1541 } else {
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001542 if (!IsTailCall || (IsTailCall && isByVal)) {
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001543 assert(VA.isMemLoc());
1544 if (StackPtr.Val == 0)
1545 StackPtr = DAG.getCopyFromReg(Chain, X86StackPtr, getPointerTy());
1546
1547 MemOpChains.push_back(LowerMemOpCallTo(Op, DAG, StackPtr, VA, Chain,
1548 Arg));
1549 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001550 }
1551 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001552
1553 if (!MemOpChains.empty())
1554 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1555 &MemOpChains[0], MemOpChains.size());
1556
1557 // Build a sequence of copy-to-reg nodes chained together with token chain
1558 // and flag operands which copy the outgoing args into registers.
1559 SDOperand InFlag;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001560 // Tail call byval lowering might overwrite argument registers so in case of
1561 // tail call optimization the copies to registers are lowered later.
1562 if (!IsTailCall)
1563 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1564 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1565 InFlag);
1566 InFlag = Chain.getValue(1);
1567 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001568
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001569 // ELF / PIC requires GOT in the EBX register before function calls via PLT
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001570 // GOT pointer.
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001571 if (CallRequiresGOTPtrInReg(Is64Bit, IsTailCall)) {
1572 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1573 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1574 InFlag);
1575 InFlag = Chain.getValue(1);
1576 }
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001577 // If we are tail calling and generating PIC/GOT style code load the address
1578 // of the callee into ecx. The value in ecx is used as target of the tail
1579 // jump. This is done to circumvent the ebx/callee-saved problem for tail
1580 // calls on PIC/GOT architectures. Normally we would just put the address of
1581 // GOT into ebx and then call target@PLT. But for tail callss ebx would be
1582 // restored (since ebx is callee saved) before jumping to the target@PLT.
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001583 if (CallRequiresFnAddressInReg(Is64Bit, IsTailCall)) {
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001584 // Note: The actual moving to ecx is done further down.
1585 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1586 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1587 !G->getGlobal()->hasProtectedVisibility())
1588 Callee = LowerGlobalAddress(Callee, DAG);
1589 else if (isa<ExternalSymbolSDNode>(Callee))
1590 Callee = LowerExternalSymbol(Callee,DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001591 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001592
Gordon Henriksen18ace102008-01-05 16:56:59 +00001593 if (Is64Bit && isVarArg) {
1594 // From AMD64 ABI document:
1595 // For calls that may call functions that use varargs or stdargs
1596 // (prototype-less calls or calls to functions containing ellipsis (...) in
1597 // the declaration) %al is used as hidden argument to specify the number
1598 // of SSE registers used. The contents of %al do not need to match exactly
1599 // the number of registers, but must be an ubound on the number of SSE
1600 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001601
1602 // FIXME: Verify this on Win64
Gordon Henriksen18ace102008-01-05 16:56:59 +00001603 // Count the number of XMM registers allocated.
1604 static const unsigned XMMArgRegs[] = {
1605 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1606 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1607 };
1608 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1609
1610 Chain = DAG.getCopyToReg(Chain, X86::AL,
1611 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1612 InFlag = Chain.getValue(1);
1613 }
1614
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001615
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001616 // For tail calls lower the arguments to the 'real' stack slot.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001617 if (IsTailCall) {
1618 SmallVector<SDOperand, 8> MemOpChains2;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001619 SDOperand FIN;
1620 int FI = 0;
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001621 // Do not flag preceeding copytoreg stuff together with the following stuff.
1622 InFlag = SDOperand();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001623 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1624 CCValAssign &VA = ArgLocs[i];
1625 if (!VA.isRegLoc()) {
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001626 assert(VA.isMemLoc());
1627 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001628 SDOperand FlagsOp = Op.getOperand(6+2*VA.getValNo());
Duncan Sandsc93fae32008-03-21 09:14:45 +00001629 ISD::ArgFlagsTy Flags =
1630 cast<ARG_FLAGSSDNode>(FlagsOp)->getArgFlags();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001631 // Create frame index.
1632 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands92c43912008-06-06 12:08:01 +00001633 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001634 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001635 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001636
Duncan Sandsc93fae32008-03-21 09:14:45 +00001637 if (Flags.isByVal()) {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001638 // Copy relative to framepointer.
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001639 SDOperand Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
1640 if (StackPtr.Val == 0)
1641 StackPtr = DAG.getCopyFromReg(Chain, X86StackPtr, getPointerTy());
1642 Source = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, Source);
1643
1644 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain,
Evan Cheng5817a0e2008-01-12 01:08:07 +00001645 Flags, DAG));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001646 } else {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001647 // Store relative to framepointer.
Dan Gohman12a9c082008-02-06 22:27:42 +00001648 MemOpChains2.push_back(
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001649 DAG.getStore(Chain, Arg, FIN,
Dan Gohmanfb020b62008-02-07 18:41:25 +00001650 PseudoSourceValue::getFixedStack(), FI));
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001651 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001652 }
1653 }
1654
1655 if (!MemOpChains2.empty())
1656 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
Arnold Schwaighoferdfb21302008-01-11 14:34:56 +00001657 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001658
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001659 // Copy arguments to their registers.
1660 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1661 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1662 InFlag);
1663 InFlag = Chain.getValue(1);
1664 }
1665 InFlag =SDOperand();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001666
Gordon Henriksen18ace102008-01-05 16:56:59 +00001667 // Store the return address to the appropriate stack slot.
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001668 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
1669 FPDiff);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001670 }
1671
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001672 // If the callee is a GlobalAddress node (quite common, every direct call is)
1673 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1674 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1675 // We should use extra load for direct calls to dllimported functions in
1676 // non-JIT mode.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001677 if ((IsTailCall || !Is64Bit ||
1678 getTargetMachine().getCodeModel() != CodeModel::Large)
1679 && !Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1680 getTargetMachine(), true))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001681 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001682 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001683 if (IsTailCall || !Is64Bit ||
1684 getTargetMachine().getCodeModel() != CodeModel::Large)
1685 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1686 } else if (IsTailCall) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001687 unsigned Opc = Is64Bit ? X86::R9 : X86::ECX;
1688
1689 Chain = DAG.getCopyToReg(Chain,
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001690 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen18ace102008-01-05 16:56:59 +00001691 Callee,InFlag);
1692 Callee = DAG.getRegister(Opc, getPointerTy());
1693 // Add register as live out.
1694 DAG.getMachineFunction().getRegInfo().addLiveOut(Opc);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001695 }
1696
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001697 // Returns a chain & a flag for retval copy to use.
1698 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1699 SmallVector<SDOperand, 8> Ops;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001700
1701 if (IsTailCall) {
1702 Ops.push_back(Chain);
Chris Lattner5872a362008-01-17 07:00:52 +00001703 Ops.push_back(DAG.getIntPtrConstant(NumBytes));
1704 Ops.push_back(DAG.getIntPtrConstant(0));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001705 if (InFlag.Val)
1706 Ops.push_back(InFlag);
1707 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
1708 InFlag = Chain.getValue(1);
1709
1710 // Returns a chain & a flag for retval copy to use.
1711 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1712 Ops.clear();
1713 }
1714
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001715 Ops.push_back(Chain);
1716 Ops.push_back(Callee);
1717
Gordon Henriksen18ace102008-01-05 16:56:59 +00001718 if (IsTailCall)
1719 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001720
Gordon Henriksen18ace102008-01-05 16:56:59 +00001721 // Add argument registers to the end of the list so that they are known live
1722 // into the call.
Evan Chenge14fc242008-01-07 23:08:23 +00001723 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1724 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1725 RegsToPass[i].second.getValueType()));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001726
Evan Cheng8ba45e62008-03-18 23:36:35 +00001727 // Add an implicit use GOT pointer in EBX.
1728 if (!IsTailCall && !Is64Bit &&
1729 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1730 Subtarget->isPICStyleGOT())
1731 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1732
1733 // Add an implicit use of AL for x86 vararg functions.
1734 if (Is64Bit && isVarArg)
1735 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
1736
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001737 if (InFlag.Val)
1738 Ops.push_back(InFlag);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001739
Gordon Henriksen18ace102008-01-05 16:56:59 +00001740 if (IsTailCall) {
1741 assert(InFlag.Val &&
1742 "Flag must be set. Depend on flag being set in LowerRET");
1743 Chain = DAG.getNode(X86ISD::TAILCALL,
1744 Op.Val->getVTList(), &Ops[0], Ops.size());
1745
1746 return SDOperand(Chain.Val, Op.ResNo);
1747 }
1748
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001749 Chain = DAG.getNode(X86ISD::CALL, NodeTys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001750 InFlag = Chain.getValue(1);
1751
1752 // Create the CALLSEQ_END node.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001753 unsigned NumBytesForCalleeToPush;
1754 if (IsCalleePop(Op))
1755 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Evan Cheng931a8f42008-01-29 19:34:22 +00001756 else if (!Is64Bit && IsStructRet)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001757 // If this is is a call to a struct-return function, the callee
1758 // pops the hidden struct pointer, so we have to push it back.
1759 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001760 NumBytesForCalleeToPush = 4;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001761 else
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001762 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001763
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001764 // Returns a flag for retval copy to use.
Bill Wendling22f8deb2007-11-13 00:44:25 +00001765 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattner5872a362008-01-17 07:00:52 +00001766 DAG.getIntPtrConstant(NumBytes),
1767 DAG.getIntPtrConstant(NumBytesForCalleeToPush),
Bill Wendling22f8deb2007-11-13 00:44:25 +00001768 InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001769 InFlag = Chain.getValue(1);
1770
1771 // Handle result values, copying them out of physregs into vregs that we
1772 // return.
Chris Lattnerc3838802008-03-21 06:50:21 +00001773 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001774}
1775
1776
1777//===----------------------------------------------------------------------===//
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001778// Fast Calling Convention (tail call) implementation
1779//===----------------------------------------------------------------------===//
1780
1781// Like std call, callee cleans arguments, convention except that ECX is
1782// reserved for storing the tail called function address. Only 2 registers are
1783// free for argument passing (inreg). Tail call optimization is performed
1784// provided:
1785// * tailcallopt is enabled
1786// * caller/callee are fastcc
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001787// On X86_64 architecture with GOT-style position independent code only local
1788// (within module) calls are supported at the moment.
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001789// To keep the stack aligned according to platform abi the function
1790// GetAlignedArgumentStackSize ensures that argument delta is always multiples
1791// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001792// If a tail called function callee has more arguments than the caller the
1793// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001794// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001795// original REtADDR, but before the saved framepointer or the spilled registers
1796// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
1797// stack layout:
1798// arg1
1799// arg2
1800// RETADDR
1801// [ new RETADDR
1802// move area ]
1803// (possible EBP)
1804// ESI
1805// EDI
1806// local1 ..
1807
1808/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
1809/// for a 16 byte align requirement.
1810unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
1811 SelectionDAG& DAG) {
1812 if (PerformTailCallOpt) {
1813 MachineFunction &MF = DAG.getMachineFunction();
1814 const TargetMachine &TM = MF.getTarget();
1815 const TargetFrameInfo &TFI = *TM.getFrameInfo();
1816 unsigned StackAlignment = TFI.getStackAlignment();
1817 uint64_t AlignMask = StackAlignment - 1;
1818 int64_t Offset = StackSize;
1819 unsigned SlotSize = Subtarget->is64Bit() ? 8 : 4;
1820 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
1821 // Number smaller than 12 so just add the difference.
1822 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
1823 } else {
1824 // Mask out lower bits, add stackalignment once plus the 12 bytes.
1825 Offset = ((~AlignMask) & Offset) + StackAlignment +
1826 (StackAlignment-SlotSize);
1827 }
1828 StackSize = Offset;
1829 }
1830 return StackSize;
1831}
1832
1833/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Chenge7a87392007-11-02 01:26:22 +00001834/// following the call is a return. A function is eligible if caller/callee
1835/// calling conventions match, currently only fastcc supports tail calls, and
1836/// the function CALL is immediatly followed by a RET.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001837bool X86TargetLowering::IsEligibleForTailCallOptimization(SDOperand Call,
1838 SDOperand Ret,
1839 SelectionDAG& DAG) const {
Evan Chenge7a87392007-11-02 01:26:22 +00001840 if (!PerformTailCallOpt)
1841 return false;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001842
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001843 if (CheckTailCallReturnConstraints(Call, Ret)) {
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001844 MachineFunction &MF = DAG.getMachineFunction();
1845 unsigned CallerCC = MF.getFunction()->getCallingConv();
1846 unsigned CalleeCC = cast<ConstantSDNode>(Call.getOperand(1))->getValue();
1847 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
1848 SDOperand Callee = Call.getOperand(4);
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001849 // On x86/32Bit PIC/GOT tail calls are supported.
Evan Chenge7a87392007-11-02 01:26:22 +00001850 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ ||
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001851 !Subtarget->isPICStyleGOT()|| !Subtarget->is64Bit())
Evan Chenge7a87392007-11-02 01:26:22 +00001852 return true;
1853
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001854 // Can only do local tail calls (in same module, hidden or protected) on
1855 // x86_64 PIC/GOT at the moment.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001856 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1857 return G->getGlobal()->hasHiddenVisibility()
1858 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001859 }
1860 }
Evan Chenge7a87392007-11-02 01:26:22 +00001861
1862 return false;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001863}
1864
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001865//===----------------------------------------------------------------------===//
1866// Other Lowering Hooks
1867//===----------------------------------------------------------------------===//
1868
1869
1870SDOperand X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikove844e472007-08-15 17:12:32 +00001871 MachineFunction &MF = DAG.getMachineFunction();
1872 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1873 int ReturnAddrIndex = FuncInfo->getRAIndex();
1874
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001875 if (ReturnAddrIndex == 0) {
1876 // Set up a frame object for the return address.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001877 if (Subtarget->is64Bit())
1878 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(8, -8);
1879 else
1880 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
Anton Korobeynikove844e472007-08-15 17:12:32 +00001881
1882 FuncInfo->setRAIndex(ReturnAddrIndex);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001883 }
1884
1885 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
1886}
1887
1888
1889
1890/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1891/// specific condition code. It returns a false if it cannot do a direct
1892/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
1893/// needed.
1894static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
1895 unsigned &X86CC, SDOperand &LHS, SDOperand &RHS,
1896 SelectionDAG &DAG) {
1897 X86CC = X86::COND_INVALID;
1898 if (!isFP) {
1899 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
1900 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
1901 // X > -1 -> X == 0, jump !sign.
1902 RHS = DAG.getConstant(0, RHS.getValueType());
1903 X86CC = X86::COND_NS;
1904 return true;
1905 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
1906 // X < 0 -> X == 0, jump on sign.
1907 X86CC = X86::COND_S;
1908 return true;
Dan Gohman37b34262007-09-17 14:49:27 +00001909 } else if (SetCCOpcode == ISD::SETLT && RHSC->getValue() == 1) {
1910 // X < 1 -> X <= 0
1911 RHS = DAG.getConstant(0, RHS.getValueType());
1912 X86CC = X86::COND_LE;
1913 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001914 }
1915 }
1916
1917 switch (SetCCOpcode) {
1918 default: break;
1919 case ISD::SETEQ: X86CC = X86::COND_E; break;
1920 case ISD::SETGT: X86CC = X86::COND_G; break;
1921 case ISD::SETGE: X86CC = X86::COND_GE; break;
1922 case ISD::SETLT: X86CC = X86::COND_L; break;
1923 case ISD::SETLE: X86CC = X86::COND_LE; break;
1924 case ISD::SETNE: X86CC = X86::COND_NE; break;
1925 case ISD::SETULT: X86CC = X86::COND_B; break;
1926 case ISD::SETUGT: X86CC = X86::COND_A; break;
1927 case ISD::SETULE: X86CC = X86::COND_BE; break;
1928 case ISD::SETUGE: X86CC = X86::COND_AE; break;
1929 }
1930 } else {
1931 // On a floating point condition, the flags are set as follows:
1932 // ZF PF CF op
1933 // 0 | 0 | 0 | X > Y
1934 // 0 | 0 | 1 | X < Y
1935 // 1 | 0 | 0 | X == Y
1936 // 1 | 1 | 1 | unordered
1937 bool Flip = false;
1938 switch (SetCCOpcode) {
1939 default: break;
1940 case ISD::SETUEQ:
1941 case ISD::SETEQ: X86CC = X86::COND_E; break;
1942 case ISD::SETOLT: Flip = true; // Fallthrough
1943 case ISD::SETOGT:
1944 case ISD::SETGT: X86CC = X86::COND_A; break;
1945 case ISD::SETOLE: Flip = true; // Fallthrough
1946 case ISD::SETOGE:
1947 case ISD::SETGE: X86CC = X86::COND_AE; break;
1948 case ISD::SETUGT: Flip = true; // Fallthrough
1949 case ISD::SETULT:
1950 case ISD::SETLT: X86CC = X86::COND_B; break;
1951 case ISD::SETUGE: Flip = true; // Fallthrough
1952 case ISD::SETULE:
1953 case ISD::SETLE: X86CC = X86::COND_BE; break;
1954 case ISD::SETONE:
1955 case ISD::SETNE: X86CC = X86::COND_NE; break;
1956 case ISD::SETUO: X86CC = X86::COND_P; break;
1957 case ISD::SETO: X86CC = X86::COND_NP; break;
1958 }
1959 if (Flip)
1960 std::swap(LHS, RHS);
1961 }
1962
1963 return X86CC != X86::COND_INVALID;
1964}
1965
1966/// hasFPCMov - is there a floating point cmov for the specific X86 condition
1967/// code. Current x86 isa includes the following FP cmov instructions:
1968/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
1969static bool hasFPCMov(unsigned X86CC) {
1970 switch (X86CC) {
1971 default:
1972 return false;
1973 case X86::COND_B:
1974 case X86::COND_BE:
1975 case X86::COND_E:
1976 case X86::COND_P:
1977 case X86::COND_A:
1978 case X86::COND_AE:
1979 case X86::COND_NE:
1980 case X86::COND_NP:
1981 return true;
1982 }
1983}
1984
1985/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
1986/// true if Op is undef or if its value falls within the specified range (L, H].
1987static bool isUndefOrInRange(SDOperand Op, unsigned Low, unsigned Hi) {
1988 if (Op.getOpcode() == ISD::UNDEF)
1989 return true;
1990
1991 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
1992 return (Val >= Low && Val < Hi);
1993}
1994
1995/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
1996/// true if Op is undef or if its value equal to the specified value.
1997static bool isUndefOrEqual(SDOperand Op, unsigned Val) {
1998 if (Op.getOpcode() == ISD::UNDEF)
1999 return true;
2000 return cast<ConstantSDNode>(Op)->getValue() == Val;
2001}
2002
2003/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
2004/// specifies a shuffle of elements that is suitable for input to PSHUFD.
2005bool X86::isPSHUFDMask(SDNode *N) {
2006 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2007
Dan Gohman7dc19012007-08-02 21:17:01 +00002008 if (N->getNumOperands() != 2 && N->getNumOperands() != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002009 return false;
2010
2011 // Check if the value doesn't reference the second vector.
2012 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
2013 SDOperand Arg = N->getOperand(i);
2014 if (Arg.getOpcode() == ISD::UNDEF) continue;
2015 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohman7dc19012007-08-02 21:17:01 +00002016 if (cast<ConstantSDNode>(Arg)->getValue() >= e)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002017 return false;
2018 }
2019
2020 return true;
2021}
2022
2023/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
2024/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
2025bool X86::isPSHUFHWMask(SDNode *N) {
2026 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2027
2028 if (N->getNumOperands() != 8)
2029 return false;
2030
2031 // Lower quadword copied in order.
2032 for (unsigned i = 0; i != 4; ++i) {
2033 SDOperand Arg = N->getOperand(i);
2034 if (Arg.getOpcode() == ISD::UNDEF) continue;
2035 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2036 if (cast<ConstantSDNode>(Arg)->getValue() != i)
2037 return false;
2038 }
2039
2040 // Upper quadword shuffled.
2041 for (unsigned i = 4; i != 8; ++i) {
2042 SDOperand Arg = N->getOperand(i);
2043 if (Arg.getOpcode() == ISD::UNDEF) continue;
2044 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2045 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2046 if (Val < 4 || Val > 7)
2047 return false;
2048 }
2049
2050 return true;
2051}
2052
2053/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
2054/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
2055bool X86::isPSHUFLWMask(SDNode *N) {
2056 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2057
2058 if (N->getNumOperands() != 8)
2059 return false;
2060
2061 // Upper quadword copied in order.
2062 for (unsigned i = 4; i != 8; ++i)
2063 if (!isUndefOrEqual(N->getOperand(i), i))
2064 return false;
2065
2066 // Lower quadword shuffled.
2067 for (unsigned i = 0; i != 4; ++i)
2068 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
2069 return false;
2070
2071 return true;
2072}
2073
2074/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2075/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002076static bool isSHUFPMask(SDOperandPtr Elems, unsigned NumElems) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002077 if (NumElems != 2 && NumElems != 4) return false;
2078
2079 unsigned Half = NumElems / 2;
2080 for (unsigned i = 0; i < Half; ++i)
2081 if (!isUndefOrInRange(Elems[i], 0, NumElems))
2082 return false;
2083 for (unsigned i = Half; i < NumElems; ++i)
2084 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
2085 return false;
2086
2087 return true;
2088}
2089
2090bool X86::isSHUFPMask(SDNode *N) {
2091 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2092 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
2093}
2094
2095/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
2096/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2097/// half elements to come from vector 1 (which would equal the dest.) and
2098/// the upper half to come from vector 2.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002099static bool isCommutedSHUFP(SDOperandPtr Ops, unsigned NumOps) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002100 if (NumOps != 2 && NumOps != 4) return false;
2101
2102 unsigned Half = NumOps / 2;
2103 for (unsigned i = 0; i < Half; ++i)
2104 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
2105 return false;
2106 for (unsigned i = Half; i < NumOps; ++i)
2107 if (!isUndefOrInRange(Ops[i], 0, NumOps))
2108 return false;
2109 return true;
2110}
2111
2112static bool isCommutedSHUFP(SDNode *N) {
2113 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2114 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
2115}
2116
2117/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2118/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
2119bool X86::isMOVHLPSMask(SDNode *N) {
2120 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2121
2122 if (N->getNumOperands() != 4)
2123 return false;
2124
2125 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
2126 return isUndefOrEqual(N->getOperand(0), 6) &&
2127 isUndefOrEqual(N->getOperand(1), 7) &&
2128 isUndefOrEqual(N->getOperand(2), 2) &&
2129 isUndefOrEqual(N->getOperand(3), 3);
2130}
2131
2132/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2133/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2134/// <2, 3, 2, 3>
2135bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
2136 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2137
2138 if (N->getNumOperands() != 4)
2139 return false;
2140
2141 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
2142 return isUndefOrEqual(N->getOperand(0), 2) &&
2143 isUndefOrEqual(N->getOperand(1), 3) &&
2144 isUndefOrEqual(N->getOperand(2), 2) &&
2145 isUndefOrEqual(N->getOperand(3), 3);
2146}
2147
2148/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2149/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
2150bool X86::isMOVLPMask(SDNode *N) {
2151 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2152
2153 unsigned NumElems = N->getNumOperands();
2154 if (NumElems != 2 && NumElems != 4)
2155 return false;
2156
2157 for (unsigned i = 0; i < NumElems/2; ++i)
2158 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
2159 return false;
2160
2161 for (unsigned i = NumElems/2; i < NumElems; ++i)
2162 if (!isUndefOrEqual(N->getOperand(i), i))
2163 return false;
2164
2165 return true;
2166}
2167
2168/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
2169/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2170/// and MOVLHPS.
2171bool X86::isMOVHPMask(SDNode *N) {
2172 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2173
2174 unsigned NumElems = N->getNumOperands();
2175 if (NumElems != 2 && NumElems != 4)
2176 return false;
2177
2178 for (unsigned i = 0; i < NumElems/2; ++i)
2179 if (!isUndefOrEqual(N->getOperand(i), i))
2180 return false;
2181
2182 for (unsigned i = 0; i < NumElems/2; ++i) {
2183 SDOperand Arg = N->getOperand(i + NumElems/2);
2184 if (!isUndefOrEqual(Arg, i + NumElems))
2185 return false;
2186 }
2187
2188 return true;
2189}
2190
2191/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2192/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002193bool static isUNPCKLMask(SDOperandPtr Elts, unsigned NumElts,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002194 bool V2IsSplat = false) {
2195 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2196 return false;
2197
2198 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
2199 SDOperand BitI = Elts[i];
2200 SDOperand BitI1 = Elts[i+1];
2201 if (!isUndefOrEqual(BitI, j))
2202 return false;
2203 if (V2IsSplat) {
2204 if (isUndefOrEqual(BitI1, NumElts))
2205 return false;
2206 } else {
2207 if (!isUndefOrEqual(BitI1, j + NumElts))
2208 return false;
2209 }
2210 }
2211
2212 return true;
2213}
2214
2215bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
2216 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2217 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
2218}
2219
2220/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2221/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002222bool static isUNPCKHMask(SDOperandPtr Elts, unsigned NumElts,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002223 bool V2IsSplat = false) {
2224 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2225 return false;
2226
2227 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
2228 SDOperand BitI = Elts[i];
2229 SDOperand BitI1 = Elts[i+1];
2230 if (!isUndefOrEqual(BitI, j + NumElts/2))
2231 return false;
2232 if (V2IsSplat) {
2233 if (isUndefOrEqual(BitI1, NumElts))
2234 return false;
2235 } else {
2236 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
2237 return false;
2238 }
2239 }
2240
2241 return true;
2242}
2243
2244bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
2245 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2246 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
2247}
2248
2249/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2250/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2251/// <0, 0, 1, 1>
2252bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
2253 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2254
2255 unsigned NumElems = N->getNumOperands();
2256 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2257 return false;
2258
2259 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
2260 SDOperand BitI = N->getOperand(i);
2261 SDOperand BitI1 = N->getOperand(i+1);
2262
2263 if (!isUndefOrEqual(BitI, j))
2264 return false;
2265 if (!isUndefOrEqual(BitI1, j))
2266 return false;
2267 }
2268
2269 return true;
2270}
2271
2272/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2273/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2274/// <2, 2, 3, 3>
2275bool X86::isUNPCKH_v_undef_Mask(SDNode *N) {
2276 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2277
2278 unsigned NumElems = N->getNumOperands();
2279 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2280 return false;
2281
2282 for (unsigned i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2283 SDOperand BitI = N->getOperand(i);
2284 SDOperand BitI1 = N->getOperand(i + 1);
2285
2286 if (!isUndefOrEqual(BitI, j))
2287 return false;
2288 if (!isUndefOrEqual(BitI1, j))
2289 return false;
2290 }
2291
2292 return true;
2293}
2294
2295/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2296/// specifies a shuffle of elements that is suitable for input to MOVSS,
2297/// MOVSD, and MOVD, i.e. setting the lowest element.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002298static bool isMOVLMask(SDOperandPtr Elts, unsigned NumElts) {
Evan Cheng62cdc642007-12-06 22:14:22 +00002299 if (NumElts != 2 && NumElts != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002300 return false;
2301
2302 if (!isUndefOrEqual(Elts[0], NumElts))
2303 return false;
2304
2305 for (unsigned i = 1; i < NumElts; ++i) {
2306 if (!isUndefOrEqual(Elts[i], i))
2307 return false;
2308 }
2309
2310 return true;
2311}
2312
2313bool X86::isMOVLMask(SDNode *N) {
2314 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2315 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
2316}
2317
2318/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2319/// of what x86 movss want. X86 movs requires the lowest element to be lowest
2320/// element of vector 2 and the other elements to come from vector 1 in order.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002321static bool isCommutedMOVL(SDOperandPtr Ops, unsigned NumOps,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002322 bool V2IsSplat = false,
2323 bool V2IsUndef = false) {
2324 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
2325 return false;
2326
2327 if (!isUndefOrEqual(Ops[0], 0))
2328 return false;
2329
2330 for (unsigned i = 1; i < NumOps; ++i) {
2331 SDOperand Arg = Ops[i];
2332 if (!(isUndefOrEqual(Arg, i+NumOps) ||
2333 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
2334 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
2335 return false;
2336 }
2337
2338 return true;
2339}
2340
2341static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2342 bool V2IsUndef = false) {
2343 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2344 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
2345 V2IsSplat, V2IsUndef);
2346}
2347
2348/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2349/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2350bool X86::isMOVSHDUPMask(SDNode *N) {
2351 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2352
2353 if (N->getNumOperands() != 4)
2354 return false;
2355
2356 // Expect 1, 1, 3, 3
2357 for (unsigned i = 0; i < 2; ++i) {
2358 SDOperand Arg = N->getOperand(i);
2359 if (Arg.getOpcode() == ISD::UNDEF) continue;
2360 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2361 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2362 if (Val != 1) return false;
2363 }
2364
2365 bool HasHi = false;
2366 for (unsigned i = 2; i < 4; ++i) {
2367 SDOperand Arg = N->getOperand(i);
2368 if (Arg.getOpcode() == ISD::UNDEF) continue;
2369 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2370 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2371 if (Val != 3) return false;
2372 HasHi = true;
2373 }
2374
2375 // Don't use movshdup if it can be done with a shufps.
2376 return HasHi;
2377}
2378
2379/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2380/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2381bool X86::isMOVSLDUPMask(SDNode *N) {
2382 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2383
2384 if (N->getNumOperands() != 4)
2385 return false;
2386
2387 // Expect 0, 0, 2, 2
2388 for (unsigned i = 0; i < 2; ++i) {
2389 SDOperand Arg = N->getOperand(i);
2390 if (Arg.getOpcode() == ISD::UNDEF) continue;
2391 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2392 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2393 if (Val != 0) return false;
2394 }
2395
2396 bool HasHi = false;
2397 for (unsigned i = 2; i < 4; ++i) {
2398 SDOperand Arg = N->getOperand(i);
2399 if (Arg.getOpcode() == ISD::UNDEF) continue;
2400 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2401 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2402 if (Val != 2) return false;
2403 HasHi = true;
2404 }
2405
2406 // Don't use movshdup if it can be done with a shufps.
2407 return HasHi;
2408}
2409
2410/// isIdentityMask - Return true if the specified VECTOR_SHUFFLE operand
2411/// specifies a identity operation on the LHS or RHS.
2412static bool isIdentityMask(SDNode *N, bool RHS = false) {
2413 unsigned NumElems = N->getNumOperands();
2414 for (unsigned i = 0; i < NumElems; ++i)
2415 if (!isUndefOrEqual(N->getOperand(i), i + (RHS ? NumElems : 0)))
2416 return false;
2417 return true;
2418}
2419
2420/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2421/// a splat of a single element.
2422static bool isSplatMask(SDNode *N) {
2423 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2424
2425 // This is a splat operation if each element of the permute is the same, and
2426 // if the value doesn't reference the second vector.
2427 unsigned NumElems = N->getNumOperands();
2428 SDOperand ElementBase;
2429 unsigned i = 0;
2430 for (; i != NumElems; ++i) {
2431 SDOperand Elt = N->getOperand(i);
2432 if (isa<ConstantSDNode>(Elt)) {
2433 ElementBase = Elt;
2434 break;
2435 }
2436 }
2437
2438 if (!ElementBase.Val)
2439 return false;
2440
2441 for (; i != NumElems; ++i) {
2442 SDOperand Arg = N->getOperand(i);
2443 if (Arg.getOpcode() == ISD::UNDEF) continue;
2444 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2445 if (Arg != ElementBase) return false;
2446 }
2447
2448 // Make sure it is a splat of the first vector operand.
2449 return cast<ConstantSDNode>(ElementBase)->getValue() < NumElems;
2450}
2451
2452/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2453/// a splat of a single element and it's a 2 or 4 element mask.
2454bool X86::isSplatMask(SDNode *N) {
2455 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2456
2457 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
2458 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2459 return false;
2460 return ::isSplatMask(N);
2461}
2462
2463/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2464/// specifies a splat of zero element.
2465bool X86::isSplatLoMask(SDNode *N) {
2466 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2467
2468 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
2469 if (!isUndefOrEqual(N->getOperand(i), 0))
2470 return false;
2471 return true;
2472}
2473
2474/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2475/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2476/// instructions.
2477unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
2478 unsigned NumOperands = N->getNumOperands();
2479 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2480 unsigned Mask = 0;
2481 for (unsigned i = 0; i < NumOperands; ++i) {
2482 unsigned Val = 0;
2483 SDOperand Arg = N->getOperand(NumOperands-i-1);
2484 if (Arg.getOpcode() != ISD::UNDEF)
2485 Val = cast<ConstantSDNode>(Arg)->getValue();
2486 if (Val >= NumOperands) Val -= NumOperands;
2487 Mask |= Val;
2488 if (i != NumOperands - 1)
2489 Mask <<= Shift;
2490 }
2491
2492 return Mask;
2493}
2494
2495/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2496/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2497/// instructions.
2498unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2499 unsigned Mask = 0;
2500 // 8 nodes, but we only care about the last 4.
2501 for (unsigned i = 7; i >= 4; --i) {
2502 unsigned Val = 0;
2503 SDOperand Arg = N->getOperand(i);
2504 if (Arg.getOpcode() != ISD::UNDEF)
2505 Val = cast<ConstantSDNode>(Arg)->getValue();
2506 Mask |= (Val - 4);
2507 if (i != 4)
2508 Mask <<= 2;
2509 }
2510
2511 return Mask;
2512}
2513
2514/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2515/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2516/// instructions.
2517unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2518 unsigned Mask = 0;
2519 // 8 nodes, but we only care about the first 4.
2520 for (int i = 3; i >= 0; --i) {
2521 unsigned Val = 0;
2522 SDOperand Arg = N->getOperand(i);
2523 if (Arg.getOpcode() != ISD::UNDEF)
2524 Val = cast<ConstantSDNode>(Arg)->getValue();
2525 Mask |= Val;
2526 if (i != 0)
2527 Mask <<= 2;
2528 }
2529
2530 return Mask;
2531}
2532
2533/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2534/// specifies a 8 element shuffle that can be broken into a pair of
2535/// PSHUFHW and PSHUFLW.
2536static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2537 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2538
2539 if (N->getNumOperands() != 8)
2540 return false;
2541
2542 // Lower quadword shuffled.
2543 for (unsigned i = 0; i != 4; ++i) {
2544 SDOperand Arg = N->getOperand(i);
2545 if (Arg.getOpcode() == ISD::UNDEF) continue;
2546 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2547 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Cheng75184a92007-12-11 01:46:18 +00002548 if (Val >= 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002549 return false;
2550 }
2551
2552 // Upper quadword shuffled.
2553 for (unsigned i = 4; i != 8; ++i) {
2554 SDOperand Arg = N->getOperand(i);
2555 if (Arg.getOpcode() == ISD::UNDEF) continue;
2556 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2557 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2558 if (Val < 4 || Val > 7)
2559 return false;
2560 }
2561
2562 return true;
2563}
2564
Chris Lattnere6aa3862007-11-25 00:24:49 +00002565/// CommuteVectorShuffle - Swap vector_shuffle operands as well as
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002566/// values in ther permute mask.
2567static SDOperand CommuteVectorShuffle(SDOperand Op, SDOperand &V1,
2568 SDOperand &V2, SDOperand &Mask,
2569 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002570 MVT VT = Op.getValueType();
2571 MVT MaskVT = Mask.getValueType();
2572 MVT EltVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002573 unsigned NumElems = Mask.getNumOperands();
2574 SmallVector<SDOperand, 8> MaskVec;
2575
2576 for (unsigned i = 0; i != NumElems; ++i) {
2577 SDOperand Arg = Mask.getOperand(i);
2578 if (Arg.getOpcode() == ISD::UNDEF) {
2579 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2580 continue;
2581 }
2582 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2583 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2584 if (Val < NumElems)
2585 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2586 else
2587 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2588 }
2589
2590 std::swap(V1, V2);
Evan Chengfca29242007-12-07 08:07:39 +00002591 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], NumElems);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002592 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2593}
2594
Evan Chenga6769df2007-12-07 21:30:01 +00002595/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2596/// the two vector operands have swapped position.
Evan Chengfca29242007-12-07 08:07:39 +00002597static
2598SDOperand CommuteVectorShuffleMask(SDOperand Mask, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002599 MVT MaskVT = Mask.getValueType();
2600 MVT EltVT = MaskVT.getVectorElementType();
Evan Chengfca29242007-12-07 08:07:39 +00002601 unsigned NumElems = Mask.getNumOperands();
2602 SmallVector<SDOperand, 8> MaskVec;
2603 for (unsigned i = 0; i != NumElems; ++i) {
2604 SDOperand Arg = Mask.getOperand(i);
2605 if (Arg.getOpcode() == ISD::UNDEF) {
2606 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2607 continue;
2608 }
2609 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2610 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2611 if (Val < NumElems)
2612 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2613 else
2614 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2615 }
2616 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], NumElems);
2617}
2618
2619
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002620/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2621/// match movhlps. The lower half elements should come from upper half of
2622/// V1 (and in order), and the upper half elements should come from the upper
2623/// half of V2 (and in order).
2624static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2625 unsigned NumElems = Mask->getNumOperands();
2626 if (NumElems != 4)
2627 return false;
2628 for (unsigned i = 0, e = 2; i != e; ++i)
2629 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2630 return false;
2631 for (unsigned i = 2; i != 4; ++i)
2632 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2633 return false;
2634 return true;
2635}
2636
2637/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng40ee6e52008-05-08 00:57:18 +00002638/// is promoted to a vector. It also returns the LoadSDNode by reference if
2639/// required.
2640static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002641 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
2642 N = N->getOperand(0).Val;
Evan Cheng40ee6e52008-05-08 00:57:18 +00002643 if (ISD::isNON_EXTLoad(N)) {
2644 if (LD)
2645 *LD = cast<LoadSDNode>(N);
2646 return true;
2647 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002648 }
2649 return false;
2650}
2651
2652/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2653/// match movlp{s|d}. The lower half elements should come from lower half of
2654/// V1 (and in order), and the upper half elements should come from the upper
2655/// half of V2 (and in order). And since V1 will become the source of the
2656/// MOVLP, it must be either a vector load or a scalar load to vector.
2657static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
2658 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
2659 return false;
2660 // Is V2 is a vector load, don't do this transformation. We will try to use
2661 // load folding shufps op.
2662 if (ISD::isNON_EXTLoad(V2))
2663 return false;
2664
2665 unsigned NumElems = Mask->getNumOperands();
2666 if (NumElems != 2 && NumElems != 4)
2667 return false;
2668 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2669 if (!isUndefOrEqual(Mask->getOperand(i), i))
2670 return false;
2671 for (unsigned i = NumElems/2; i != NumElems; ++i)
2672 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2673 return false;
2674 return true;
2675}
2676
2677/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2678/// all the same.
2679static bool isSplatVector(SDNode *N) {
2680 if (N->getOpcode() != ISD::BUILD_VECTOR)
2681 return false;
2682
2683 SDOperand SplatValue = N->getOperand(0);
2684 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2685 if (N->getOperand(i) != SplatValue)
2686 return false;
2687 return true;
2688}
2689
2690/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2691/// to an undef.
2692static bool isUndefShuffle(SDNode *N) {
2693 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2694 return false;
2695
2696 SDOperand V1 = N->getOperand(0);
2697 SDOperand V2 = N->getOperand(1);
2698 SDOperand Mask = N->getOperand(2);
2699 unsigned NumElems = Mask.getNumOperands();
2700 for (unsigned i = 0; i != NumElems; ++i) {
2701 SDOperand Arg = Mask.getOperand(i);
2702 if (Arg.getOpcode() != ISD::UNDEF) {
2703 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2704 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2705 return false;
2706 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2707 return false;
2708 }
2709 }
2710 return true;
2711}
2712
2713/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2714/// constant +0.0.
2715static inline bool isZeroNode(SDOperand Elt) {
2716 return ((isa<ConstantSDNode>(Elt) &&
2717 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
2718 (isa<ConstantFPSDNode>(Elt) &&
Dale Johannesendf8a8312007-08-31 04:03:46 +00002719 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002720}
2721
2722/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2723/// to an zero vector.
2724static bool isZeroShuffle(SDNode *N) {
2725 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2726 return false;
2727
2728 SDOperand V1 = N->getOperand(0);
2729 SDOperand V2 = N->getOperand(1);
2730 SDOperand Mask = N->getOperand(2);
2731 unsigned NumElems = Mask.getNumOperands();
2732 for (unsigned i = 0; i != NumElems; ++i) {
2733 SDOperand Arg = Mask.getOperand(i);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002734 if (Arg.getOpcode() == ISD::UNDEF)
2735 continue;
2736
2737 unsigned Idx = cast<ConstantSDNode>(Arg)->getValue();
2738 if (Idx < NumElems) {
2739 unsigned Opc = V1.Val->getOpcode();
2740 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.Val))
2741 continue;
2742 if (Opc != ISD::BUILD_VECTOR ||
2743 !isZeroNode(V1.Val->getOperand(Idx)))
2744 return false;
2745 } else if (Idx >= NumElems) {
2746 unsigned Opc = V2.Val->getOpcode();
2747 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.Val))
2748 continue;
2749 if (Opc != ISD::BUILD_VECTOR ||
2750 !isZeroNode(V2.Val->getOperand(Idx - NumElems)))
2751 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002752 }
2753 }
2754 return true;
2755}
2756
2757/// getZeroVector - Returns a vector of specified type with all zero elements.
2758///
Duncan Sands92c43912008-06-06 12:08:01 +00002759static SDOperand getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG) {
2760 assert(VT.isVector() && "Expected a vector type");
Chris Lattnere6aa3862007-11-25 00:24:49 +00002761
2762 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2763 // type. This ensures they get CSE'd.
Chris Lattnere6aa3862007-11-25 00:24:49 +00002764 SDOperand Vec;
Duncan Sands92c43912008-06-06 12:08:01 +00002765 if (VT.getSizeInBits() == 64) { // MMX
Evan Cheng8c590372008-05-15 08:39:06 +00002766 SDOperand Cst = DAG.getTargetConstant(0, MVT::i32);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002767 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00002768 } else if (HasSSE2) { // SSE2
2769 SDOperand Cst = DAG.getTargetConstant(0, MVT::i32);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002770 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00002771 } else { // SSE1
2772 SDOperand Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
2773 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4f32, Cst, Cst, Cst, Cst);
2774 }
Chris Lattnere6aa3862007-11-25 00:24:49 +00002775 return DAG.getNode(ISD::BIT_CONVERT, VT, Vec);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002776}
2777
Chris Lattnere6aa3862007-11-25 00:24:49 +00002778/// getOnesVector - Returns a vector of specified type with all bits set.
2779///
Duncan Sands92c43912008-06-06 12:08:01 +00002780static SDOperand getOnesVector(MVT VT, SelectionDAG &DAG) {
2781 assert(VT.isVector() && "Expected a vector type");
Chris Lattnere6aa3862007-11-25 00:24:49 +00002782
2783 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2784 // type. This ensures they get CSE'd.
2785 SDOperand Cst = DAG.getTargetConstant(~0U, MVT::i32);
2786 SDOperand Vec;
Duncan Sands92c43912008-06-06 12:08:01 +00002787 if (VT.getSizeInBits() == 64) // MMX
Chris Lattnere6aa3862007-11-25 00:24:49 +00002788 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, Cst, Cst);
2789 else // SSE
2790 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst, Cst, Cst, Cst);
2791 return DAG.getNode(ISD::BIT_CONVERT, VT, Vec);
2792}
2793
2794
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002795/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2796/// that point to V2 points to its first element.
2797static SDOperand NormalizeMask(SDOperand Mask, SelectionDAG &DAG) {
2798 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2799
2800 bool Changed = false;
2801 SmallVector<SDOperand, 8> MaskVec;
2802 unsigned NumElems = Mask.getNumOperands();
2803 for (unsigned i = 0; i != NumElems; ++i) {
2804 SDOperand Arg = Mask.getOperand(i);
2805 if (Arg.getOpcode() != ISD::UNDEF) {
2806 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2807 if (Val > NumElems) {
2808 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2809 Changed = true;
2810 }
2811 }
2812 MaskVec.push_back(Arg);
2813 }
2814
2815 if (Changed)
2816 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2817 &MaskVec[0], MaskVec.size());
2818 return Mask;
2819}
2820
2821/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2822/// operation of specified width.
2823static SDOperand getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002824 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2825 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002826
2827 SmallVector<SDOperand, 8> MaskVec;
2828 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2829 for (unsigned i = 1; i != NumElems; ++i)
2830 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2831 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2832}
2833
2834/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2835/// of specified width.
2836static SDOperand getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002837 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2838 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002839 SmallVector<SDOperand, 8> MaskVec;
2840 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2841 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2842 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2843 }
2844 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2845}
2846
2847/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2848/// of specified width.
2849static SDOperand getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002850 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2851 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002852 unsigned Half = NumElems/2;
2853 SmallVector<SDOperand, 8> MaskVec;
2854 for (unsigned i = 0; i != Half; ++i) {
2855 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2856 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2857 }
2858 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2859}
2860
Chris Lattner2d91b962008-03-09 01:05:04 +00002861/// getSwapEltZeroMask - Returns a vector_shuffle mask for a shuffle that swaps
2862/// element #0 of a vector with the specified index, leaving the rest of the
2863/// elements in place.
2864static SDOperand getSwapEltZeroMask(unsigned NumElems, unsigned DestElt,
2865 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002866 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2867 MVT BaseVT = MaskVT.getVectorElementType();
Chris Lattner2d91b962008-03-09 01:05:04 +00002868 SmallVector<SDOperand, 8> MaskVec;
2869 // Element #0 of the result gets the elt we are replacing.
2870 MaskVec.push_back(DAG.getConstant(DestElt, BaseVT));
2871 for (unsigned i = 1; i != NumElems; ++i)
2872 MaskVec.push_back(DAG.getConstant(i == DestElt ? 0 : i, BaseVT));
2873 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2874}
2875
Evan Chengbf8b2c52008-04-05 00:30:36 +00002876/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
2877static SDOperand PromoteSplat(SDOperand Op, SelectionDAG &DAG, bool HasSSE2) {
Duncan Sands92c43912008-06-06 12:08:01 +00002878 MVT PVT = HasSSE2 ? MVT::v4i32 : MVT::v4f32;
2879 MVT VT = Op.getValueType();
Evan Chengbf8b2c52008-04-05 00:30:36 +00002880 if (PVT == VT)
2881 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002882 SDOperand V1 = Op.getOperand(0);
2883 SDOperand Mask = Op.getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002884 unsigned NumElems = Mask.getNumOperands();
Evan Chengbf8b2c52008-04-05 00:30:36 +00002885 // Special handling of v4f32 -> v4i32.
2886 if (VT != MVT::v4f32) {
2887 Mask = getUnpacklMask(NumElems, DAG);
2888 while (NumElems > 4) {
2889 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
2890 NumElems >>= 1;
2891 }
Evan Cheng8c590372008-05-15 08:39:06 +00002892 Mask = getZeroVector(MVT::v4i32, true, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002893 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002894
Evan Chengbf8b2c52008-04-05 00:30:36 +00002895 V1 = DAG.getNode(ISD::BIT_CONVERT, PVT, V1);
2896 SDOperand Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, PVT, V1,
2897 DAG.getNode(ISD::UNDEF, PVT), Mask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002898 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2899}
2900
2901/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattnere6aa3862007-11-25 00:24:49 +00002902/// vector of zero or undef vector. This produces a shuffle where the low
2903/// element of V2 is swizzled into the zero/undef vector, landing at element
2904/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Chris Lattner2d91b962008-03-09 01:05:04 +00002905static SDOperand getShuffleVectorZeroOrUndef(SDOperand V2, unsigned Idx,
Evan Cheng8c590372008-05-15 08:39:06 +00002906 bool isZero, bool HasSSE2,
2907 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002908 MVT VT = V2.getValueType();
Evan Cheng8c590372008-05-15 08:39:06 +00002909 SDOperand V1 = isZero
2910 ? getZeroVector(VT, HasSSE2, DAG) : DAG.getNode(ISD::UNDEF, VT);
Duncan Sands92c43912008-06-06 12:08:01 +00002911 unsigned NumElems = V2.getValueType().getVectorNumElements();
2912 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2913 MVT EVT = MaskVT.getVectorElementType();
Chris Lattnere6aa3862007-11-25 00:24:49 +00002914 SmallVector<SDOperand, 16> MaskVec;
2915 for (unsigned i = 0; i != NumElems; ++i)
2916 if (i == Idx) // If this is the insertion idx, put the low elt of V2 here.
2917 MaskVec.push_back(DAG.getConstant(NumElems, EVT));
2918 else
2919 MaskVec.push_back(DAG.getConstant(i, EVT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002920 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2921 &MaskVec[0], MaskVec.size());
2922 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2923}
2924
Evan Chengdea99362008-05-29 08:22:04 +00002925/// getNumOfConsecutiveZeros - Return the number of elements in a result of
2926/// a shuffle that is zero.
2927static
2928unsigned getNumOfConsecutiveZeros(SDOperand Op, SDOperand Mask,
2929 unsigned NumElems, bool Low,
2930 SelectionDAG &DAG) {
2931 unsigned NumZeros = 0;
2932 for (unsigned i = 0; i < NumElems; ++i) {
2933 SDOperand Idx = Mask.getOperand(Low ? i : NumElems-i-1);
2934 if (Idx.getOpcode() == ISD::UNDEF) {
2935 ++NumZeros;
2936 continue;
2937 }
2938 unsigned Index = cast<ConstantSDNode>(Idx)->getValue();
2939 SDOperand Elt = DAG.getShuffleScalarElt(Op.Val, Index);
2940 if (Elt.Val && isZeroNode(Elt))
2941 ++NumZeros;
2942 else
2943 break;
2944 }
2945 return NumZeros;
2946}
2947
2948/// isVectorShift - Returns true if the shuffle can be implemented as a
2949/// logical left or right shift of a vector.
2950static bool isVectorShift(SDOperand Op, SDOperand Mask, SelectionDAG &DAG,
2951 bool &isLeft, SDOperand &ShVal, unsigned &ShAmt) {
2952 unsigned NumElems = Mask.getNumOperands();
2953
2954 isLeft = true;
2955 unsigned NumZeros= getNumOfConsecutiveZeros(Op, Mask, NumElems, true, DAG);
2956 if (!NumZeros) {
2957 isLeft = false;
2958 NumZeros = getNumOfConsecutiveZeros(Op, Mask, NumElems, false, DAG);
2959 if (!NumZeros)
2960 return false;
2961 }
2962
2963 bool SeenV1 = false;
2964 bool SeenV2 = false;
2965 for (unsigned i = NumZeros; i < NumElems; ++i) {
2966 unsigned Val = isLeft ? (i - NumZeros) : i;
2967 SDOperand Idx = Mask.getOperand(isLeft ? i : (i - NumZeros));
2968 if (Idx.getOpcode() == ISD::UNDEF)
2969 continue;
2970 unsigned Index = cast<ConstantSDNode>(Idx)->getValue();
2971 if (Index < NumElems)
2972 SeenV1 = true;
2973 else {
2974 Index -= NumElems;
2975 SeenV2 = true;
2976 }
2977 if (Index != Val)
2978 return false;
2979 }
2980 if (SeenV1 && SeenV2)
2981 return false;
2982
2983 ShVal = SeenV1 ? Op.getOperand(0) : Op.getOperand(1);
2984 ShAmt = NumZeros;
2985 return true;
2986}
2987
2988
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002989/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
2990///
2991static SDOperand LowerBuildVectorv16i8(SDOperand Op, unsigned NonZeros,
2992 unsigned NumNonZero, unsigned NumZero,
2993 SelectionDAG &DAG, TargetLowering &TLI) {
2994 if (NumNonZero > 8)
2995 return SDOperand();
2996
2997 SDOperand V(0, 0);
2998 bool First = true;
2999 for (unsigned i = 0; i < 16; ++i) {
3000 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3001 if (ThisIsNonZero && First) {
3002 if (NumZero)
Evan Cheng8c590372008-05-15 08:39:06 +00003003 V = getZeroVector(MVT::v8i16, true, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003004 else
3005 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
3006 First = false;
3007 }
3008
3009 if ((i & 1) != 0) {
3010 SDOperand ThisElt(0, 0), LastElt(0, 0);
3011 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3012 if (LastIsNonZero) {
3013 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
3014 }
3015 if (ThisIsNonZero) {
3016 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
3017 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
3018 ThisElt, DAG.getConstant(8, MVT::i8));
3019 if (LastIsNonZero)
3020 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
3021 } else
3022 ThisElt = LastElt;
3023
3024 if (ThisElt.Val)
3025 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Chris Lattner5872a362008-01-17 07:00:52 +00003026 DAG.getIntPtrConstant(i/2));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003027 }
3028 }
3029
3030 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
3031}
3032
3033/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
3034///
3035static SDOperand LowerBuildVectorv8i16(SDOperand Op, unsigned NonZeros,
3036 unsigned NumNonZero, unsigned NumZero,
3037 SelectionDAG &DAG, TargetLowering &TLI) {
3038 if (NumNonZero > 4)
3039 return SDOperand();
3040
3041 SDOperand V(0, 0);
3042 bool First = true;
3043 for (unsigned i = 0; i < 8; ++i) {
3044 bool isNonZero = (NonZeros & (1 << i)) != 0;
3045 if (isNonZero) {
3046 if (First) {
3047 if (NumZero)
Evan Cheng8c590372008-05-15 08:39:06 +00003048 V = getZeroVector(MVT::v8i16, true, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003049 else
3050 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
3051 First = false;
3052 }
3053 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Chris Lattner5872a362008-01-17 07:00:52 +00003054 DAG.getIntPtrConstant(i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003055 }
3056 }
3057
3058 return V;
3059}
3060
Evan Chengdea99362008-05-29 08:22:04 +00003061/// getVShift - Return a vector logical shift node.
3062///
Duncan Sands92c43912008-06-06 12:08:01 +00003063static SDOperand getVShift(bool isLeft, MVT VT, SDOperand SrcOp,
Evan Chengdea99362008-05-29 08:22:04 +00003064 unsigned NumBits, SelectionDAG &DAG,
3065 const TargetLowering &TLI) {
Duncan Sands92c43912008-06-06 12:08:01 +00003066 bool isMMX = VT.getSizeInBits() == 64;
3067 MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengdea99362008-05-29 08:22:04 +00003068 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
3069 SrcOp = DAG.getNode(ISD::BIT_CONVERT, ShVT, SrcOp);
3070 return DAG.getNode(ISD::BIT_CONVERT, VT,
3071 DAG.getNode(Opc, ShVT, SrcOp,
3072 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
3073}
3074
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003075SDOperand
3076X86TargetLowering::LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003077 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
3078 if (ISD::isBuildVectorAllZeros(Op.Val) || ISD::isBuildVectorAllOnes(Op.Val)) {
3079 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3080 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3081 // eliminated on x86-32 hosts.
3082 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
3083 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003084
Chris Lattnere6aa3862007-11-25 00:24:49 +00003085 if (ISD::isBuildVectorAllOnes(Op.Val))
3086 return getOnesVector(Op.getValueType(), DAG);
Evan Cheng8c590372008-05-15 08:39:06 +00003087 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG);
Chris Lattnere6aa3862007-11-25 00:24:49 +00003088 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003089
Duncan Sands92c43912008-06-06 12:08:01 +00003090 MVT VT = Op.getValueType();
3091 MVT EVT = VT.getVectorElementType();
3092 unsigned EVTBits = EVT.getSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003093
3094 unsigned NumElems = Op.getNumOperands();
3095 unsigned NumZero = 0;
3096 unsigned NumNonZero = 0;
3097 unsigned NonZeros = 0;
Chris Lattner92bdcb52008-03-08 22:48:29 +00003098 bool IsAllConstants = true;
Evan Cheng75184a92007-12-11 01:46:18 +00003099 SmallSet<SDOperand, 8> Values;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003100 for (unsigned i = 0; i < NumElems; ++i) {
3101 SDOperand Elt = Op.getOperand(i);
Evan Chengc1073492007-12-12 06:45:40 +00003102 if (Elt.getOpcode() == ISD::UNDEF)
3103 continue;
3104 Values.insert(Elt);
3105 if (Elt.getOpcode() != ISD::Constant &&
3106 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattner92bdcb52008-03-08 22:48:29 +00003107 IsAllConstants = false;
Evan Chengc1073492007-12-12 06:45:40 +00003108 if (isZeroNode(Elt))
3109 NumZero++;
3110 else {
3111 NonZeros |= (1 << i);
3112 NumNonZero++;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003113 }
3114 }
3115
3116 if (NumNonZero == 0) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003117 // All undef vector. Return an UNDEF. All zero vectors were handled above.
3118 return DAG.getNode(ISD::UNDEF, VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003119 }
3120
Chris Lattner66a4dda2008-03-09 05:42:06 +00003121 // Special case for single non-zero, non-undef, element.
Evan Chengc1073492007-12-12 06:45:40 +00003122 if (NumNonZero == 1 && NumElems <= 4) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003123 unsigned Idx = CountTrailingZeros_32(NonZeros);
3124 SDOperand Item = Op.getOperand(Idx);
Chris Lattnerac914892008-03-08 22:59:52 +00003125
Chris Lattner2d91b962008-03-09 01:05:04 +00003126 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3127 // the value are obviously zero, truncate the value to i32 and do the
3128 // insertion that way. Only do this if the value is non-constant or if the
3129 // value is a constant being inserted into element 0. It is cheaper to do
3130 // a constant pool load than it is to do a movd + shuffle.
3131 if (EVT == MVT::i64 && !Subtarget->is64Bit() &&
3132 (!IsAllConstants || Idx == 0)) {
3133 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3134 // Handle MMX and SSE both.
Duncan Sands92c43912008-06-06 12:08:01 +00003135 MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3136 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Chris Lattner2d91b962008-03-09 01:05:04 +00003137
3138 // Truncate the value (which may itself be a constant) to i32, and
3139 // convert it to a vector with movd (S2V+shuffle to zero extend).
3140 Item = DAG.getNode(ISD::TRUNCATE, MVT::i32, Item);
3141 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VecVT, Item);
Evan Cheng8c590372008-05-15 08:39:06 +00003142 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3143 Subtarget->hasSSE2(), DAG);
Chris Lattner2d91b962008-03-09 01:05:04 +00003144
3145 // Now we have our 32-bit value zero extended in the low element of
3146 // a vector. If Idx != 0, swizzle it into place.
3147 if (Idx != 0) {
3148 SDOperand Ops[] = {
3149 Item, DAG.getNode(ISD::UNDEF, Item.getValueType()),
3150 getSwapEltZeroMask(VecElts, Idx, DAG)
3151 };
3152 Item = DAG.getNode(ISD::VECTOR_SHUFFLE, VecVT, Ops, 3);
3153 }
3154 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Item);
3155 }
3156 }
3157
Chris Lattnerac914892008-03-08 22:59:52 +00003158 // If we have a constant or non-constant insertion into the low element of
3159 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3160 // the rest of the elements. This will be matched as movd/movq/movss/movsd
3161 // depending on what the source datatype is. Because we can only get here
3162 // when NumElems <= 4, this only needs to handle i32/f32/i64/f64.
3163 if (Idx == 0 &&
3164 // Don't do this for i64 values on x86-32.
3165 (EVT != MVT::i64 || Subtarget->is64Bit())) {
Chris Lattner92bdcb52008-03-08 22:48:29 +00003166 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003167 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Evan Cheng8c590372008-05-15 08:39:06 +00003168 return getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3169 Subtarget->hasSSE2(), DAG);
Chris Lattner92bdcb52008-03-08 22:48:29 +00003170 }
Evan Chengdea99362008-05-29 08:22:04 +00003171
3172 // Is it a vector logical left shift?
3173 if (NumElems == 2 && Idx == 1 &&
3174 isZeroNode(Op.getOperand(0)) && !isZeroNode(Op.getOperand(1))) {
Duncan Sands92c43912008-06-06 12:08:01 +00003175 unsigned NumBits = VT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00003176 return getVShift(true, VT,
3177 DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(1)),
3178 NumBits/2, DAG, *this);
3179 }
Chris Lattner92bdcb52008-03-08 22:48:29 +00003180
3181 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Evan Chengc1073492007-12-12 06:45:40 +00003182 return SDOperand();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003183
Chris Lattnerac914892008-03-08 22:59:52 +00003184 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3185 // is a non-constant being inserted into an element other than the low one,
3186 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3187 // movd/movss) to move this into the low element, then shuffle it into
3188 // place.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003189 if (EVTBits == 32) {
Chris Lattner92bdcb52008-03-08 22:48:29 +00003190 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
3191
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003192 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Cheng8c590372008-05-15 08:39:06 +00003193 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3194 Subtarget->hasSSE2(), DAG);
Duncan Sands92c43912008-06-06 12:08:01 +00003195 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3196 MVT MaskEVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003197 SmallVector<SDOperand, 8> MaskVec;
3198 for (unsigned i = 0; i < NumElems; i++)
3199 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
3200 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3201 &MaskVec[0], MaskVec.size());
3202 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
3203 DAG.getNode(ISD::UNDEF, VT), Mask);
3204 }
3205 }
3206
Chris Lattner66a4dda2008-03-09 05:42:06 +00003207 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3208 if (Values.size() == 1)
3209 return SDOperand();
3210
Dan Gohman21463242007-07-24 22:55:08 +00003211 // A vector full of immediates; various special cases are already
3212 // handled, so this is best done with a single constant-pool load.
Chris Lattner92bdcb52008-03-08 22:48:29 +00003213 if (IsAllConstants)
Dan Gohman21463242007-07-24 22:55:08 +00003214 return SDOperand();
3215
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003216 // Let legalizer expand 2-wide build_vectors.
Evan Cheng40ee6e52008-05-08 00:57:18 +00003217 if (EVTBits == 64) {
3218 if (NumNonZero == 1) {
3219 // One half is zero or undef.
3220 unsigned Idx = CountTrailingZeros_32(NonZeros);
3221 SDOperand V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT,
3222 Op.getOperand(Idx));
Evan Cheng8c590372008-05-15 08:39:06 +00003223 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3224 Subtarget->hasSSE2(), DAG);
Evan Cheng40ee6e52008-05-08 00:57:18 +00003225 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003226 return SDOperand();
Evan Cheng40ee6e52008-05-08 00:57:18 +00003227 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003228
3229 // If element VT is < 32 bits, convert it to inserts into a zero vector.
3230 if (EVTBits == 8 && NumElems == 16) {
3231 SDOperand V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
3232 *this);
3233 if (V.Val) return V;
3234 }
3235
3236 if (EVTBits == 16 && NumElems == 8) {
3237 SDOperand V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
3238 *this);
3239 if (V.Val) return V;
3240 }
3241
3242 // If element VT is == 32 bits, turn it into a number of shuffles.
3243 SmallVector<SDOperand, 8> V;
3244 V.resize(NumElems);
3245 if (NumElems == 4 && NumZero > 0) {
3246 for (unsigned i = 0; i < 4; ++i) {
3247 bool isZero = !(NonZeros & (1 << i));
3248 if (isZero)
Evan Cheng8c590372008-05-15 08:39:06 +00003249 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003250 else
3251 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3252 }
3253
3254 for (unsigned i = 0; i < 2; ++i) {
3255 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3256 default: break;
3257 case 0:
3258 V[i] = V[i*2]; // Must be a zero vector.
3259 break;
3260 case 1:
3261 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
3262 getMOVLMask(NumElems, DAG));
3263 break;
3264 case 2:
3265 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3266 getMOVLMask(NumElems, DAG));
3267 break;
3268 case 3:
3269 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3270 getUnpacklMask(NumElems, DAG));
3271 break;
3272 }
3273 }
3274
Duncan Sands92c43912008-06-06 12:08:01 +00003275 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3276 MVT EVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003277 SmallVector<SDOperand, 8> MaskVec;
3278 bool Reverse = (NonZeros & 0x3) == 2;
3279 for (unsigned i = 0; i < 2; ++i)
3280 if (Reverse)
3281 MaskVec.push_back(DAG.getConstant(1-i, EVT));
3282 else
3283 MaskVec.push_back(DAG.getConstant(i, EVT));
3284 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3285 for (unsigned i = 0; i < 2; ++i)
3286 if (Reverse)
3287 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
3288 else
3289 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
3290 SDOperand ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3291 &MaskVec[0], MaskVec.size());
3292 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
3293 }
3294
3295 if (Values.size() > 2) {
3296 // Expand into a number of unpckl*.
3297 // e.g. for v4f32
3298 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3299 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3300 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
3301 SDOperand UnpckMask = getUnpacklMask(NumElems, DAG);
3302 for (unsigned i = 0; i < NumElems; ++i)
3303 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3304 NumElems >>= 1;
3305 while (NumElems != 0) {
3306 for (unsigned i = 0; i < NumElems; ++i)
3307 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
3308 UnpckMask);
3309 NumElems >>= 1;
3310 }
3311 return V[0];
3312 }
3313
3314 return SDOperand();
3315}
3316
Evan Chengfca29242007-12-07 08:07:39 +00003317static
3318SDOperand LowerVECTOR_SHUFFLEv8i16(SDOperand V1, SDOperand V2,
3319 SDOperand PermMask, SelectionDAG &DAG,
3320 TargetLowering &TLI) {
Evan Cheng75184a92007-12-11 01:46:18 +00003321 SDOperand NewV;
Duncan Sands92c43912008-06-06 12:08:01 +00003322 MVT MaskVT = MVT::getIntVectorWithNumElements(8);
3323 MVT MaskEVT = MaskVT.getVectorElementType();
3324 MVT PtrVT = TLI.getPointerTy();
Evan Cheng75184a92007-12-11 01:46:18 +00003325 SmallVector<SDOperand, 8> MaskElts(PermMask.Val->op_begin(),
3326 PermMask.Val->op_end());
3327
3328 // First record which half of which vector the low elements come from.
3329 SmallVector<unsigned, 4> LowQuad(4);
3330 for (unsigned i = 0; i < 4; ++i) {
3331 SDOperand Elt = MaskElts[i];
3332 if (Elt.getOpcode() == ISD::UNDEF)
3333 continue;
3334 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3335 int QuadIdx = EltIdx / 4;
3336 ++LowQuad[QuadIdx];
3337 }
3338 int BestLowQuad = -1;
3339 unsigned MaxQuad = 1;
3340 for (unsigned i = 0; i < 4; ++i) {
3341 if (LowQuad[i] > MaxQuad) {
3342 BestLowQuad = i;
3343 MaxQuad = LowQuad[i];
3344 }
Evan Chengfca29242007-12-07 08:07:39 +00003345 }
3346
Evan Cheng75184a92007-12-11 01:46:18 +00003347 // Record which half of which vector the high elements come from.
3348 SmallVector<unsigned, 4> HighQuad(4);
3349 for (unsigned i = 4; i < 8; ++i) {
3350 SDOperand Elt = MaskElts[i];
3351 if (Elt.getOpcode() == ISD::UNDEF)
3352 continue;
3353 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3354 int QuadIdx = EltIdx / 4;
3355 ++HighQuad[QuadIdx];
3356 }
3357 int BestHighQuad = -1;
3358 MaxQuad = 1;
3359 for (unsigned i = 0; i < 4; ++i) {
3360 if (HighQuad[i] > MaxQuad) {
3361 BestHighQuad = i;
3362 MaxQuad = HighQuad[i];
3363 }
3364 }
3365
3366 // If it's possible to sort parts of either half with PSHUF{H|L}W, then do it.
3367 if (BestLowQuad != -1 || BestHighQuad != -1) {
3368 // First sort the 4 chunks in order using shufpd.
3369 SmallVector<SDOperand, 8> MaskVec;
3370 if (BestLowQuad != -1)
3371 MaskVec.push_back(DAG.getConstant(BestLowQuad, MVT::i32));
3372 else
3373 MaskVec.push_back(DAG.getConstant(0, MVT::i32));
3374 if (BestHighQuad != -1)
3375 MaskVec.push_back(DAG.getConstant(BestHighQuad, MVT::i32));
3376 else
3377 MaskVec.push_back(DAG.getConstant(1, MVT::i32));
3378 SDOperand Mask= DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, &MaskVec[0],2);
3379 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v2i64,
3380 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, V1),
3381 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, V2), Mask);
3382 NewV = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, NewV);
3383
3384 // Now sort high and low parts separately.
3385 BitVector InOrder(8);
3386 if (BestLowQuad != -1) {
3387 // Sort lower half in order using PSHUFLW.
3388 MaskVec.clear();
3389 bool AnyOutOrder = false;
3390 for (unsigned i = 0; i != 4; ++i) {
3391 SDOperand Elt = MaskElts[i];
3392 if (Elt.getOpcode() == ISD::UNDEF) {
3393 MaskVec.push_back(Elt);
3394 InOrder.set(i);
3395 } else {
3396 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3397 if (EltIdx != i)
3398 AnyOutOrder = true;
3399 MaskVec.push_back(DAG.getConstant(EltIdx % 4, MaskEVT));
3400 // If this element is in the right place after this shuffle, then
3401 // remember it.
3402 if ((int)(EltIdx / 4) == BestLowQuad)
3403 InOrder.set(i);
3404 }
3405 }
3406 if (AnyOutOrder) {
3407 for (unsigned i = 4; i != 8; ++i)
3408 MaskVec.push_back(DAG.getConstant(i, MaskEVT));
3409 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
3410 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, NewV, NewV, Mask);
3411 }
3412 }
3413
3414 if (BestHighQuad != -1) {
3415 // Sort high half in order using PSHUFHW if possible.
3416 MaskVec.clear();
3417 for (unsigned i = 0; i != 4; ++i)
3418 MaskVec.push_back(DAG.getConstant(i, MaskEVT));
3419 bool AnyOutOrder = false;
3420 for (unsigned i = 4; i != 8; ++i) {
3421 SDOperand Elt = MaskElts[i];
3422 if (Elt.getOpcode() == ISD::UNDEF) {
3423 MaskVec.push_back(Elt);
3424 InOrder.set(i);
3425 } else {
3426 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3427 if (EltIdx != i)
3428 AnyOutOrder = true;
3429 MaskVec.push_back(DAG.getConstant((EltIdx % 4) + 4, MaskEVT));
3430 // If this element is in the right place after this shuffle, then
3431 // remember it.
3432 if ((int)(EltIdx / 4) == BestHighQuad)
3433 InOrder.set(i);
3434 }
3435 }
3436 if (AnyOutOrder) {
3437 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
3438 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, NewV, NewV, Mask);
3439 }
3440 }
3441
3442 // The other elements are put in the right place using pextrw and pinsrw.
3443 for (unsigned i = 0; i != 8; ++i) {
3444 if (InOrder[i])
3445 continue;
3446 SDOperand Elt = MaskElts[i];
3447 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3448 if (EltIdx == i)
3449 continue;
3450 SDOperand ExtOp = (EltIdx < 8)
3451 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V1,
3452 DAG.getConstant(EltIdx, PtrVT))
3453 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V2,
3454 DAG.getConstant(EltIdx - 8, PtrVT));
3455 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3456 DAG.getConstant(i, PtrVT));
3457 }
3458 return NewV;
3459 }
3460
3461 // PSHUF{H|L}W are not used. Lower into extracts and inserts but try to use
3462 ///as few as possible.
Evan Chengfca29242007-12-07 08:07:39 +00003463 // First, let's find out how many elements are already in the right order.
3464 unsigned V1InOrder = 0;
3465 unsigned V1FromV1 = 0;
3466 unsigned V2InOrder = 0;
3467 unsigned V2FromV2 = 0;
Evan Cheng75184a92007-12-11 01:46:18 +00003468 SmallVector<SDOperand, 8> V1Elts;
3469 SmallVector<SDOperand, 8> V2Elts;
Evan Chengfca29242007-12-07 08:07:39 +00003470 for (unsigned i = 0; i < 8; ++i) {
Evan Cheng75184a92007-12-11 01:46:18 +00003471 SDOperand Elt = MaskElts[i];
Evan Chengfca29242007-12-07 08:07:39 +00003472 if (Elt.getOpcode() == ISD::UNDEF) {
Evan Cheng75184a92007-12-11 01:46:18 +00003473 V1Elts.push_back(Elt);
3474 V2Elts.push_back(Elt);
Evan Chengfca29242007-12-07 08:07:39 +00003475 ++V1InOrder;
3476 ++V2InOrder;
Evan Cheng75184a92007-12-11 01:46:18 +00003477 continue;
3478 }
3479 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3480 if (EltIdx == i) {
3481 V1Elts.push_back(Elt);
3482 V2Elts.push_back(DAG.getConstant(i+8, MaskEVT));
3483 ++V1InOrder;
3484 } else if (EltIdx == i+8) {
3485 V1Elts.push_back(Elt);
3486 V2Elts.push_back(DAG.getConstant(i, MaskEVT));
3487 ++V2InOrder;
3488 } else if (EltIdx < 8) {
3489 V1Elts.push_back(Elt);
3490 ++V1FromV1;
Evan Chengfca29242007-12-07 08:07:39 +00003491 } else {
Evan Cheng75184a92007-12-11 01:46:18 +00003492 V2Elts.push_back(DAG.getConstant(EltIdx-8, MaskEVT));
3493 ++V2FromV2;
Evan Chengfca29242007-12-07 08:07:39 +00003494 }
3495 }
3496
3497 if (V2InOrder > V1InOrder) {
3498 PermMask = CommuteVectorShuffleMask(PermMask, DAG);
3499 std::swap(V1, V2);
3500 std::swap(V1Elts, V2Elts);
3501 std::swap(V1FromV1, V2FromV2);
3502 }
3503
Evan Cheng75184a92007-12-11 01:46:18 +00003504 if ((V1FromV1 + V1InOrder) != 8) {
3505 // Some elements are from V2.
3506 if (V1FromV1) {
3507 // If there are elements that are from V1 but out of place,
3508 // then first sort them in place
3509 SmallVector<SDOperand, 8> MaskVec;
3510 for (unsigned i = 0; i < 8; ++i) {
3511 SDOperand Elt = V1Elts[i];
3512 if (Elt.getOpcode() == ISD::UNDEF) {
3513 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3514 continue;
3515 }
3516 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3517 if (EltIdx >= 8)
3518 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3519 else
3520 MaskVec.push_back(DAG.getConstant(EltIdx, MaskEVT));
3521 }
3522 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
3523 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, V1, V1, Mask);
Evan Chengfca29242007-12-07 08:07:39 +00003524 }
Evan Cheng75184a92007-12-11 01:46:18 +00003525
3526 NewV = V1;
3527 for (unsigned i = 0; i < 8; ++i) {
3528 SDOperand Elt = V1Elts[i];
3529 if (Elt.getOpcode() == ISD::UNDEF)
3530 continue;
3531 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3532 if (EltIdx < 8)
3533 continue;
3534 SDOperand ExtOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V2,
3535 DAG.getConstant(EltIdx - 8, PtrVT));
3536 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3537 DAG.getConstant(i, PtrVT));
3538 }
3539 return NewV;
3540 } else {
3541 // All elements are from V1.
3542 NewV = V1;
3543 for (unsigned i = 0; i < 8; ++i) {
3544 SDOperand Elt = V1Elts[i];
3545 if (Elt.getOpcode() == ISD::UNDEF)
3546 continue;
3547 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3548 SDOperand ExtOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V1,
3549 DAG.getConstant(EltIdx, PtrVT));
3550 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3551 DAG.getConstant(i, PtrVT));
3552 }
3553 return NewV;
3554 }
3555}
3556
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003557/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3558/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3559/// done when every pair / quad of shuffle mask elements point to elements in
3560/// the right sequence. e.g.
Evan Cheng75184a92007-12-11 01:46:18 +00003561/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3562static
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003563SDOperand RewriteAsNarrowerShuffle(SDOperand V1, SDOperand V2,
Duncan Sands92c43912008-06-06 12:08:01 +00003564 MVT VT,
Evan Cheng75184a92007-12-11 01:46:18 +00003565 SDOperand PermMask, SelectionDAG &DAG,
3566 TargetLowering &TLI) {
3567 unsigned NumElems = PermMask.getNumOperands();
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003568 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Duncan Sands92c43912008-06-06 12:08:01 +00003569 MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
3570 MVT NewVT = MaskVT;
3571 switch (VT.getSimpleVT()) {
3572 default: assert(false && "Unexpected!");
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003573 case MVT::v4f32: NewVT = MVT::v2f64; break;
3574 case MVT::v4i32: NewVT = MVT::v2i64; break;
3575 case MVT::v8i16: NewVT = MVT::v4i32; break;
3576 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003577 }
3578
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00003579 if (NewWidth == 2) {
Duncan Sands92c43912008-06-06 12:08:01 +00003580 if (VT.isInteger())
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003581 NewVT = MVT::v2i64;
3582 else
3583 NewVT = MVT::v2f64;
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00003584 }
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003585 unsigned Scale = NumElems / NewWidth;
3586 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng75184a92007-12-11 01:46:18 +00003587 for (unsigned i = 0; i < NumElems; i += Scale) {
3588 unsigned StartIdx = ~0U;
3589 for (unsigned j = 0; j < Scale; ++j) {
3590 SDOperand Elt = PermMask.getOperand(i+j);
3591 if (Elt.getOpcode() == ISD::UNDEF)
3592 continue;
3593 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3594 if (StartIdx == ~0U)
3595 StartIdx = EltIdx - (EltIdx % Scale);
3596 if (EltIdx != StartIdx + j)
3597 return SDOperand();
3598 }
3599 if (StartIdx == ~0U)
3600 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MVT::i32));
3601 else
3602 MaskVec.push_back(DAG.getConstant(StartIdx / Scale, MVT::i32));
Evan Chengfca29242007-12-07 08:07:39 +00003603 }
3604
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003605 V1 = DAG.getNode(ISD::BIT_CONVERT, NewVT, V1);
3606 V2 = DAG.getNode(ISD::BIT_CONVERT, NewVT, V2);
3607 return DAG.getNode(ISD::VECTOR_SHUFFLE, NewVT, V1, V2,
3608 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3609 &MaskVec[0], MaskVec.size()));
Evan Chengfca29242007-12-07 08:07:39 +00003610}
3611
Evan Chenge9b9c672008-05-09 21:53:03 +00003612/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng40ee6e52008-05-08 00:57:18 +00003613///
Duncan Sands92c43912008-06-06 12:08:01 +00003614static SDOperand getVZextMovL(MVT VT, MVT OpVT,
3615 SDOperand SrcOp, SelectionDAG &DAG,
3616 const X86Subtarget *Subtarget) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00003617 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
3618 LoadSDNode *LD = NULL;
3619 if (!isScalarLoadToVector(SrcOp.Val, &LD))
3620 LD = dyn_cast<LoadSDNode>(SrcOp);
3621 if (!LD) {
3622 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
3623 // instead.
Duncan Sands92c43912008-06-06 12:08:01 +00003624 MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Evan Cheng40ee6e52008-05-08 00:57:18 +00003625 if ((EVT != MVT::i64 || Subtarget->is64Bit()) &&
3626 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
3627 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
3628 SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) {
3629 // PR2108
3630 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
3631 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chenge9b9c672008-05-09 21:53:03 +00003632 DAG.getNode(X86ISD::VZEXT_MOVL, OpVT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003633 DAG.getNode(ISD::SCALAR_TO_VECTOR, OpVT,
3634 SrcOp.getOperand(0).getOperand(0))));
3635 }
3636 }
3637 }
3638
3639 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chenge9b9c672008-05-09 21:53:03 +00003640 DAG.getNode(X86ISD::VZEXT_MOVL, OpVT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003641 DAG.getNode(ISD::BIT_CONVERT, OpVT, SrcOp)));
3642}
3643
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003644SDOperand
3645X86TargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
3646 SDOperand V1 = Op.getOperand(0);
3647 SDOperand V2 = Op.getOperand(1);
3648 SDOperand PermMask = Op.getOperand(2);
Duncan Sands92c43912008-06-06 12:08:01 +00003649 MVT VT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003650 unsigned NumElems = PermMask.getNumOperands();
Duncan Sands92c43912008-06-06 12:08:01 +00003651 bool isMMX = VT.getSizeInBits() == 64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003652 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
3653 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
3654 bool V1IsSplat = false;
3655 bool V2IsSplat = false;
3656
3657 if (isUndefShuffle(Op.Val))
3658 return DAG.getNode(ISD::UNDEF, VT);
3659
3660 if (isZeroShuffle(Op.Val))
Evan Cheng8c590372008-05-15 08:39:06 +00003661 return getZeroVector(VT, Subtarget->hasSSE2(), DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003662
3663 if (isIdentityMask(PermMask.Val))
3664 return V1;
3665 else if (isIdentityMask(PermMask.Val, true))
3666 return V2;
3667
3668 if (isSplatMask(PermMask.Val)) {
Evan Chengbf8b2c52008-04-05 00:30:36 +00003669 if (isMMX || NumElems < 4) return Op;
3670 // Promote it to a v4{if}32 splat.
3671 return PromoteSplat(Op, DAG, Subtarget->hasSSE2());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003672 }
3673
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003674 // If the shuffle can be profitably rewritten as a narrower shuffle, then
3675 // do it!
3676 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
3677 SDOperand NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask, DAG, *this);
3678 if (NewOp.Val)
3679 return DAG.getNode(ISD::BIT_CONVERT, VT, LowerVECTOR_SHUFFLE(NewOp, DAG));
3680 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
3681 // FIXME: Figure out a cleaner way to do this.
3682 // Try to make use of movq to zero out the top part.
3683 if (ISD::isBuildVectorAllZeros(V2.Val)) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00003684 SDOperand NewOp = RewriteAsNarrowerShuffle(V1, V2, VT, PermMask,
3685 DAG, *this);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003686 if (NewOp.Val) {
3687 SDOperand NewV1 = NewOp.getOperand(0);
3688 SDOperand NewV2 = NewOp.getOperand(1);
3689 SDOperand NewMask = NewOp.getOperand(2);
3690 if (isCommutedMOVL(NewMask.Val, true, false)) {
3691 NewOp = CommuteVectorShuffle(NewOp, NewV1, NewV2, NewMask, DAG);
Evan Chenge9b9c672008-05-09 21:53:03 +00003692 return getVZextMovL(VT, NewOp.getValueType(), NewV2, DAG, Subtarget);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003693 }
3694 }
3695 } else if (ISD::isBuildVectorAllZeros(V1.Val)) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00003696 SDOperand NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask,
3697 DAG, *this);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003698 if (NewOp.Val && X86::isMOVLMask(NewOp.getOperand(2).Val))
Evan Chenge9b9c672008-05-09 21:53:03 +00003699 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Evan Cheng40ee6e52008-05-08 00:57:18 +00003700 DAG, Subtarget);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003701 }
3702 }
3703
Evan Chengdea99362008-05-29 08:22:04 +00003704 // Check if this can be converted into a logical shift.
3705 bool isLeft = false;
3706 unsigned ShAmt = 0;
3707 SDOperand ShVal;
3708 bool isShift = isVectorShift(Op, PermMask, DAG, isLeft, ShVal, ShAmt);
3709 if (isShift && ShVal.hasOneUse()) {
3710 // If the shifted value has multiple uses, it may be cheaper to use
3711 // v_set0 + movlhps or movhlps, etc.
Duncan Sands92c43912008-06-06 12:08:01 +00003712 MVT EVT = VT.getVectorElementType();
3713 ShAmt *= EVT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00003714 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this);
3715 }
3716
Evan Cheng40ee6e52008-05-08 00:57:18 +00003717 if (X86::isMOVLMask(PermMask.Val)) {
3718 if (V1IsUndef)
3719 return V2;
3720 if (ISD::isBuildVectorAllZeros(V1.Val))
Evan Chenge9b9c672008-05-09 21:53:03 +00003721 return getVZextMovL(VT, VT, V2, DAG, Subtarget);
Evan Cheng40ee6e52008-05-08 00:57:18 +00003722 return Op;
3723 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003724
3725 if (X86::isMOVSHDUPMask(PermMask.Val) ||
3726 X86::isMOVSLDUPMask(PermMask.Val) ||
3727 X86::isMOVHLPSMask(PermMask.Val) ||
3728 X86::isMOVHPMask(PermMask.Val) ||
3729 X86::isMOVLPMask(PermMask.Val))
3730 return Op;
3731
3732 if (ShouldXformToMOVHLPS(PermMask.Val) ||
3733 ShouldXformToMOVLP(V1.Val, V2.Val, PermMask.Val))
3734 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3735
Evan Chengdea99362008-05-29 08:22:04 +00003736 if (isShift) {
3737 // No better options. Use a vshl / vsrl.
Duncan Sands92c43912008-06-06 12:08:01 +00003738 MVT EVT = VT.getVectorElementType();
3739 ShAmt *= EVT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00003740 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this);
3741 }
3742
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003743 bool Commuted = false;
Chris Lattnere6aa3862007-11-25 00:24:49 +00003744 // FIXME: This should also accept a bitcast of a splat? Be careful, not
3745 // 1,1,1,1 -> v8i16 though.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003746 V1IsSplat = isSplatVector(V1.Val);
3747 V2IsSplat = isSplatVector(V2.Val);
Chris Lattnere6aa3862007-11-25 00:24:49 +00003748
3749 // Canonicalize the splat or undef, if present, to be on the RHS.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003750 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
3751 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3752 std::swap(V1IsSplat, V2IsSplat);
3753 std::swap(V1IsUndef, V2IsUndef);
3754 Commuted = true;
3755 }
3756
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003757 // FIXME: Figure out a cleaner way to do this.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003758 if (isCommutedMOVL(PermMask.Val, V2IsSplat, V2IsUndef)) {
3759 if (V2IsUndef) return V1;
3760 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3761 if (V2IsSplat) {
3762 // V2 is a splat, so the mask may be malformed. That is, it may point
3763 // to any V2 element. The instruction selectior won't like this. Get
3764 // a corrected mask and commute to form a proper MOVS{S|D}.
3765 SDOperand NewMask = getMOVLMask(NumElems, DAG);
3766 if (NewMask.Val != PermMask.Val)
3767 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
3768 }
3769 return Op;
3770 }
3771
3772 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
3773 X86::isUNPCKH_v_undef_Mask(PermMask.Val) ||
3774 X86::isUNPCKLMask(PermMask.Val) ||
3775 X86::isUNPCKHMask(PermMask.Val))
3776 return Op;
3777
3778 if (V2IsSplat) {
3779 // Normalize mask so all entries that point to V2 points to its first
3780 // element then try to match unpck{h|l} again. If match, return a
3781 // new vector_shuffle with the corrected mask.
3782 SDOperand NewMask = NormalizeMask(PermMask, DAG);
3783 if (NewMask.Val != PermMask.Val) {
3784 if (X86::isUNPCKLMask(PermMask.Val, true)) {
3785 SDOperand NewMask = getUnpacklMask(NumElems, DAG);
3786 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
3787 } else if (X86::isUNPCKHMask(PermMask.Val, true)) {
3788 SDOperand NewMask = getUnpackhMask(NumElems, DAG);
3789 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
3790 }
3791 }
3792 }
3793
3794 // Normalize the node to match x86 shuffle ops if needed
3795 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.Val))
3796 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3797
3798 if (Commuted) {
3799 // Commute is back and try unpck* again.
3800 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3801 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
3802 X86::isUNPCKH_v_undef_Mask(PermMask.Val) ||
3803 X86::isUNPCKLMask(PermMask.Val) ||
3804 X86::isUNPCKHMask(PermMask.Val))
3805 return Op;
3806 }
3807
Evan Chengbf8b2c52008-04-05 00:30:36 +00003808 // Try PSHUF* first, then SHUFP*.
3809 // MMX doesn't have PSHUFD but it does have PSHUFW. While it's theoretically
3810 // possible to shuffle a v2i32 using PSHUFW, that's not yet implemented.
3811 if (isMMX && NumElems == 4 && X86::isPSHUFDMask(PermMask.Val)) {
3812 if (V2.getOpcode() != ISD::UNDEF)
3813 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3814 DAG.getNode(ISD::UNDEF, VT), PermMask);
3815 return Op;
3816 }
3817
3818 if (!isMMX) {
3819 if (Subtarget->hasSSE2() &&
3820 (X86::isPSHUFDMask(PermMask.Val) ||
3821 X86::isPSHUFHWMask(PermMask.Val) ||
3822 X86::isPSHUFLWMask(PermMask.Val))) {
Duncan Sands92c43912008-06-06 12:08:01 +00003823 MVT RVT = VT;
Evan Chengbf8b2c52008-04-05 00:30:36 +00003824 if (VT == MVT::v4f32) {
3825 RVT = MVT::v4i32;
3826 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, RVT,
3827 DAG.getNode(ISD::BIT_CONVERT, RVT, V1),
3828 DAG.getNode(ISD::UNDEF, RVT), PermMask);
3829 } else if (V2.getOpcode() != ISD::UNDEF)
3830 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, RVT, V1,
3831 DAG.getNode(ISD::UNDEF, RVT), PermMask);
3832 if (RVT != VT)
3833 Op = DAG.getNode(ISD::BIT_CONVERT, VT, Op);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003834 return Op;
3835 }
3836
Evan Chengbf8b2c52008-04-05 00:30:36 +00003837 // Binary or unary shufps.
3838 if (X86::isSHUFPMask(PermMask.Val) ||
3839 (V2.getOpcode() == ISD::UNDEF && X86::isPSHUFDMask(PermMask.Val)))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003840 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003841 }
3842
Evan Cheng75184a92007-12-11 01:46:18 +00003843 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
3844 if (VT == MVT::v8i16) {
3845 SDOperand NewOp = LowerVECTOR_SHUFFLEv8i16(V1, V2, PermMask, DAG, *this);
3846 if (NewOp.Val)
3847 return NewOp;
3848 }
3849
3850 // Handle all 4 wide cases with a number of shuffles.
Evan Chengbf8b2c52008-04-05 00:30:36 +00003851 if (NumElems == 4 && !isMMX) {
Evan Chengfca29242007-12-07 08:07:39 +00003852 // Don't do this for MMX.
Duncan Sands92c43912008-06-06 12:08:01 +00003853 MVT MaskVT = PermMask.getValueType();
3854 MVT MaskEVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003855 SmallVector<std::pair<int, int>, 8> Locs;
3856 Locs.reserve(NumElems);
Evan Cheng75184a92007-12-11 01:46:18 +00003857 SmallVector<SDOperand, 8> Mask1(NumElems,
3858 DAG.getNode(ISD::UNDEF, MaskEVT));
3859 SmallVector<SDOperand, 8> Mask2(NumElems,
3860 DAG.getNode(ISD::UNDEF, MaskEVT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003861 unsigned NumHi = 0;
3862 unsigned NumLo = 0;
3863 // If no more than two elements come from either vector. This can be
3864 // implemented with two shuffles. First shuffle gather the elements.
3865 // The second shuffle, which takes the first shuffle as both of its
3866 // vector operands, put the elements into the right order.
3867 for (unsigned i = 0; i != NumElems; ++i) {
3868 SDOperand Elt = PermMask.getOperand(i);
3869 if (Elt.getOpcode() == ISD::UNDEF) {
3870 Locs[i] = std::make_pair(-1, -1);
3871 } else {
3872 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
3873 if (Val < NumElems) {
3874 Locs[i] = std::make_pair(0, NumLo);
3875 Mask1[NumLo] = Elt;
3876 NumLo++;
3877 } else {
3878 Locs[i] = std::make_pair(1, NumHi);
3879 if (2+NumHi < NumElems)
3880 Mask1[2+NumHi] = Elt;
3881 NumHi++;
3882 }
3883 }
3884 }
3885 if (NumLo <= 2 && NumHi <= 2) {
3886 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
3887 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3888 &Mask1[0], Mask1.size()));
3889 for (unsigned i = 0; i != NumElems; ++i) {
3890 if (Locs[i].first == -1)
3891 continue;
3892 else {
3893 unsigned Idx = (i < NumElems/2) ? 0 : NumElems;
3894 Idx += Locs[i].first * (NumElems/2) + Locs[i].second;
3895 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
3896 }
3897 }
3898
3899 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
3900 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3901 &Mask2[0], Mask2.size()));
3902 }
3903
3904 // Break it into (shuffle shuffle_hi, shuffle_lo).
3905 Locs.clear();
3906 SmallVector<SDOperand,8> LoMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3907 SmallVector<SDOperand,8> HiMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3908 SmallVector<SDOperand,8> *MaskPtr = &LoMask;
3909 unsigned MaskIdx = 0;
3910 unsigned LoIdx = 0;
3911 unsigned HiIdx = NumElems/2;
3912 for (unsigned i = 0; i != NumElems; ++i) {
3913 if (i == NumElems/2) {
3914 MaskPtr = &HiMask;
3915 MaskIdx = 1;
3916 LoIdx = 0;
3917 HiIdx = NumElems/2;
3918 }
3919 SDOperand Elt = PermMask.getOperand(i);
3920 if (Elt.getOpcode() == ISD::UNDEF) {
3921 Locs[i] = std::make_pair(-1, -1);
3922 } else if (cast<ConstantSDNode>(Elt)->getValue() < NumElems) {
3923 Locs[i] = std::make_pair(MaskIdx, LoIdx);
3924 (*MaskPtr)[LoIdx] = Elt;
3925 LoIdx++;
3926 } else {
3927 Locs[i] = std::make_pair(MaskIdx, HiIdx);
3928 (*MaskPtr)[HiIdx] = Elt;
3929 HiIdx++;
3930 }
3931 }
3932
3933 SDOperand LoShuffle =
3934 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
3935 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3936 &LoMask[0], LoMask.size()));
3937 SDOperand HiShuffle =
3938 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
3939 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3940 &HiMask[0], HiMask.size()));
3941 SmallVector<SDOperand, 8> MaskOps;
3942 for (unsigned i = 0; i != NumElems; ++i) {
3943 if (Locs[i].first == -1) {
3944 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3945 } else {
3946 unsigned Idx = Locs[i].first * NumElems + Locs[i].second;
3947 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
3948 }
3949 }
3950 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
3951 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3952 &MaskOps[0], MaskOps.size()));
3953 }
3954
3955 return SDOperand();
3956}
3957
3958SDOperand
Nate Begemand77e59e2008-02-11 04:19:36 +00003959X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDOperand Op,
3960 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00003961 MVT VT = Op.getValueType();
3962 if (VT.getSizeInBits() == 8) {
Nate Begemand77e59e2008-02-11 04:19:36 +00003963 SDOperand Extract = DAG.getNode(X86ISD::PEXTRB, MVT::i32,
3964 Op.getOperand(0), Op.getOperand(1));
3965 SDOperand Assert = DAG.getNode(ISD::AssertZext, MVT::i32, Extract,
3966 DAG.getValueType(VT));
3967 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
Duncan Sands92c43912008-06-06 12:08:01 +00003968 } else if (VT.getSizeInBits() == 16) {
Nate Begemand77e59e2008-02-11 04:19:36 +00003969 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, MVT::i32,
3970 Op.getOperand(0), Op.getOperand(1));
3971 SDOperand Assert = DAG.getNode(ISD::AssertZext, MVT::i32, Extract,
3972 DAG.getValueType(VT));
3973 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
Evan Cheng6c249332008-03-24 21:52:23 +00003974 } else if (VT == MVT::f32) {
3975 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
3976 // the result back to FR32 register. It's only worth matching if the
Dan Gohman788db592008-04-16 02:32:24 +00003977 // result has a single use which is a store or a bitcast to i32.
Evan Cheng6c249332008-03-24 21:52:23 +00003978 if (!Op.hasOneUse())
3979 return SDOperand();
Roman Levenstein05650fd2008-04-07 10:06:32 +00003980 SDNode *User = Op.Val->use_begin()->getUser();
Dan Gohman788db592008-04-16 02:32:24 +00003981 if (User->getOpcode() != ISD::STORE &&
3982 (User->getOpcode() != ISD::BIT_CONVERT ||
3983 User->getValueType(0) != MVT::i32))
Evan Cheng6c249332008-03-24 21:52:23 +00003984 return SDOperand();
3985 SDOperand Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32,
3986 DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, Op.getOperand(0)),
3987 Op.getOperand(1));
3988 return DAG.getNode(ISD::BIT_CONVERT, MVT::f32, Extract);
Nate Begemand77e59e2008-02-11 04:19:36 +00003989 }
3990 return SDOperand();
3991}
3992
3993
3994SDOperand
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003995X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
3996 if (!isa<ConstantSDNode>(Op.getOperand(1)))
3997 return SDOperand();
3998
Evan Cheng6c249332008-03-24 21:52:23 +00003999 if (Subtarget->hasSSE41()) {
4000 SDOperand Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
4001 if (Res.Val)
4002 return Res;
4003 }
Nate Begemand77e59e2008-02-11 04:19:36 +00004004
Duncan Sands92c43912008-06-06 12:08:01 +00004005 MVT VT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004006 // TODO: handle v16i8.
Duncan Sands92c43912008-06-06 12:08:01 +00004007 if (VT.getSizeInBits() == 16) {
Evan Cheng75184a92007-12-11 01:46:18 +00004008 SDOperand Vec = Op.getOperand(0);
4009 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
4010 if (Idx == 0)
4011 return DAG.getNode(ISD::TRUNCATE, MVT::i16,
4012 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32,
4013 DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, Vec),
4014 Op.getOperand(1)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004015 // Transform it so it match pextrw which produces a 32-bit result.
Duncan Sands92c43912008-06-06 12:08:01 +00004016 MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004017 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
4018 Op.getOperand(0), Op.getOperand(1));
4019 SDOperand Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
4020 DAG.getValueType(VT));
4021 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
Duncan Sands92c43912008-06-06 12:08:01 +00004022 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004023 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
4024 if (Idx == 0)
4025 return Op;
4026 // SHUFPS the element to the lowest double word, then movss.
Duncan Sands92c43912008-06-06 12:08:01 +00004027 MVT MaskVT = MVT::getIntVectorWithNumElements(4);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004028 SmallVector<SDOperand, 8> IdxVec;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004029 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004030 push_back(DAG.getConstant(Idx, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004031 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004032 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004033 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004034 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004035 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004036 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004037 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
4038 &IdxVec[0], IdxVec.size());
Evan Cheng75184a92007-12-11 01:46:18 +00004039 SDOperand Vec = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004040 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
4041 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
4042 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Chris Lattner5872a362008-01-17 07:00:52 +00004043 DAG.getIntPtrConstant(0));
Duncan Sands92c43912008-06-06 12:08:01 +00004044 } else if (VT.getSizeInBits() == 64) {
Nate Begemand77e59e2008-02-11 04:19:36 +00004045 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4046 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4047 // to match extract_elt for f64.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004048 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
4049 if (Idx == 0)
4050 return Op;
4051
4052 // UNPCKHPD the element to the lowest double word, then movsd.
4053 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4054 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Duncan Sands92c43912008-06-06 12:08:01 +00004055 MVT MaskVT = MVT::getIntVectorWithNumElements(4);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004056 SmallVector<SDOperand, 8> IdxVec;
Duncan Sands92c43912008-06-06 12:08:01 +00004057 IdxVec.push_back(DAG.getConstant(1, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004058 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004059 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004060 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
4061 &IdxVec[0], IdxVec.size());
Evan Cheng75184a92007-12-11 01:46:18 +00004062 SDOperand Vec = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004063 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
4064 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
4065 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Chris Lattner5872a362008-01-17 07:00:52 +00004066 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004067 }
4068
4069 return SDOperand();
4070}
4071
4072SDOperand
Nate Begemand77e59e2008-02-11 04:19:36 +00004073X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDOperand Op, SelectionDAG &DAG){
Duncan Sands92c43912008-06-06 12:08:01 +00004074 MVT VT = Op.getValueType();
4075 MVT EVT = VT.getVectorElementType();
Nate Begemand77e59e2008-02-11 04:19:36 +00004076
4077 SDOperand N0 = Op.getOperand(0);
4078 SDOperand N1 = Op.getOperand(1);
4079 SDOperand N2 = Op.getOperand(2);
4080
Duncan Sands92c43912008-06-06 12:08:01 +00004081 if ((EVT.getSizeInBits() == 8) || (EVT.getSizeInBits() == 16)) {
4082 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begemand77e59e2008-02-11 04:19:36 +00004083 : X86ISD::PINSRW;
4084 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4085 // argument.
4086 if (N1.getValueType() != MVT::i32)
4087 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
4088 if (N2.getValueType() != MVT::i32)
4089 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getValue());
4090 return DAG.getNode(Opc, VT, N0, N1, N2);
4091 } else if (EVT == MVT::f32) {
4092 // Bits [7:6] of the constant are the source select. This will always be
4093 // zero here. The DAG Combiner may combine an extract_elt index into these
4094 // bits. For example (insert (extract, 3), 2) could be matched by putting
4095 // the '3' into bits [7:6] of X86ISD::INSERTPS.
4096 // Bits [5:4] of the constant are the destination select. This is the
4097 // value of the incoming immediate.
4098 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
4099 // combine either bitwise AND or insert of float 0.0 to set these bits.
4100 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getValue() << 4);
4101 return DAG.getNode(X86ISD::INSERTPS, VT, N0, N1, N2);
4102 }
4103 return SDOperand();
4104}
4105
4106SDOperand
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004107X86TargetLowering::LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004108 MVT VT = Op.getValueType();
4109 MVT EVT = VT.getVectorElementType();
Nate Begemand77e59e2008-02-11 04:19:36 +00004110
4111 if (Subtarget->hasSSE41())
4112 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4113
Evan Chenge12a7eb2007-12-12 07:55:34 +00004114 if (EVT == MVT::i8)
4115 return SDOperand();
4116
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004117 SDOperand N0 = Op.getOperand(0);
4118 SDOperand N1 = Op.getOperand(1);
4119 SDOperand N2 = Op.getOperand(2);
Evan Chenge12a7eb2007-12-12 07:55:34 +00004120
Duncan Sands92c43912008-06-06 12:08:01 +00004121 if (EVT.getSizeInBits() == 16) {
Evan Chenge12a7eb2007-12-12 07:55:34 +00004122 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4123 // as its second argument.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004124 if (N1.getValueType() != MVT::i32)
4125 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
4126 if (N2.getValueType() != MVT::i32)
Chris Lattner5872a362008-01-17 07:00:52 +00004127 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004128 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004129 }
Nate Begeman9e1a41f2008-01-05 20:51:30 +00004130 return SDOperand();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004131}
4132
4133SDOperand
4134X86TargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
4135 SDOperand AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
Duncan Sands92c43912008-06-06 12:08:01 +00004136 MVT VT = MVT::v2i32;
4137 switch (Op.getValueType().getSimpleVT()) {
Evan Chengd1045a62008-02-18 23:04:32 +00004138 default: break;
4139 case MVT::v16i8:
4140 case MVT::v8i16:
4141 VT = MVT::v4i32;
4142 break;
4143 }
4144 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(),
4145 DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, AnyExt));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004146}
4147
4148// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4149// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4150// one of the above mentioned nodes. It has to be wrapped because otherwise
4151// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4152// be used to form addressing mode. These wrapped nodes will be selected
4153// into MOV32ri.
4154SDOperand
4155X86TargetLowering::LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
4156 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
4157 SDOperand Result = DAG.getTargetConstantPool(CP->getConstVal(),
4158 getPointerTy(),
4159 CP->getAlignment());
4160 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4161 // With PIC, the address is actually $g + Offset.
4162 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4163 !Subtarget->isPICStyleRIPRel()) {
4164 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4165 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4166 Result);
4167 }
4168
4169 return Result;
4170}
4171
4172SDOperand
4173X86TargetLowering::LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
4174 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
4175 SDOperand Result = DAG.getTargetGlobalAddress(GV, getPointerTy());
Evan Cheng2e28d622008-02-02 04:07:54 +00004176 // If it's a debug information descriptor, don't mess with it.
4177 if (DAG.isVerifiedDebugInfoDesc(Op))
4178 return Result;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004179 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4180 // With PIC, the address is actually $g + Offset.
4181 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4182 !Subtarget->isPICStyleRIPRel()) {
4183 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4184 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4185 Result);
4186 }
4187
4188 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
4189 // load the value at address GV, not the value of GV itself. This means that
4190 // the GlobalAddress must be in the base or index register of the address, not
4191 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
4192 // The same applies for external symbols during PIC codegen
4193 if (Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false))
Dan Gohman12a9c082008-02-06 22:27:42 +00004194 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004195 PseudoSourceValue::getGOT(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004196
4197 return Result;
4198}
4199
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004200// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004201static SDOperand
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004202LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004203 const MVT PtrVT) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004204 SDOperand InFlag;
4205 SDOperand Chain = DAG.getCopyToReg(DAG.getEntryNode(), X86::EBX,
4206 DAG.getNode(X86ISD::GlobalBaseReg,
4207 PtrVT), InFlag);
4208 InFlag = Chain.getValue(1);
4209
4210 // emit leal symbol@TLSGD(,%ebx,1), %eax
4211 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
4212 SDOperand TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4213 GA->getValueType(0),
4214 GA->getOffset());
4215 SDOperand Ops[] = { Chain, TGA, InFlag };
4216 SDOperand Result = DAG.getNode(X86ISD::TLSADDR, NodeTys, Ops, 3);
4217 InFlag = Result.getValue(2);
4218 Chain = Result.getValue(1);
4219
4220 // call ___tls_get_addr. This function receives its argument in
4221 // the register EAX.
4222 Chain = DAG.getCopyToReg(Chain, X86::EAX, Result, InFlag);
4223 InFlag = Chain.getValue(1);
4224
4225 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
4226 SDOperand Ops1[] = { Chain,
4227 DAG.getTargetExternalSymbol("___tls_get_addr",
4228 PtrVT),
4229 DAG.getRegister(X86::EAX, PtrVT),
4230 DAG.getRegister(X86::EBX, PtrVT),
4231 InFlag };
4232 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops1, 5);
4233 InFlag = Chain.getValue(1);
4234
4235 return DAG.getCopyFromReg(Chain, X86::EAX, PtrVT, InFlag);
4236}
4237
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004238// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
4239static SDOperand
4240LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004241 const MVT PtrVT) {
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004242 SDOperand InFlag, Chain;
4243
4244 // emit leaq symbol@TLSGD(%rip), %rdi
4245 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
4246 SDOperand TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4247 GA->getValueType(0),
4248 GA->getOffset());
4249 SDOperand Ops[] = { DAG.getEntryNode(), TGA};
4250 SDOperand Result = DAG.getNode(X86ISD::TLSADDR, NodeTys, Ops, 2);
4251 Chain = Result.getValue(1);
4252 InFlag = Result.getValue(2);
4253
4254 // call ___tls_get_addr. This function receives its argument in
4255 // the register RDI.
4256 Chain = DAG.getCopyToReg(Chain, X86::RDI, Result, InFlag);
4257 InFlag = Chain.getValue(1);
4258
4259 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
4260 SDOperand Ops1[] = { Chain,
4261 DAG.getTargetExternalSymbol("___tls_get_addr",
4262 PtrVT),
4263 DAG.getRegister(X86::RDI, PtrVT),
4264 InFlag };
4265 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops1, 4);
4266 InFlag = Chain.getValue(1);
4267
4268 return DAG.getCopyFromReg(Chain, X86::RAX, PtrVT, InFlag);
4269}
4270
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004271// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4272// "local exec" model.
Duncan Sands92c43912008-06-06 12:08:01 +00004273static SDOperand LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
4274 const MVT PtrVT) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004275 // Get the Thread Pointer
4276 SDOperand ThreadPointer = DAG.getNode(X86ISD::THREAD_POINTER, PtrVT);
4277 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4278 // exec)
4279 SDOperand TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4280 GA->getValueType(0),
4281 GA->getOffset());
4282 SDOperand Offset = DAG.getNode(X86ISD::Wrapper, PtrVT, TGA);
4283
4284 if (GA->getGlobal()->isDeclaration()) // initial exec TLS model
Dan Gohman12a9c082008-02-06 22:27:42 +00004285 Offset = DAG.getLoad(PtrVT, DAG.getEntryNode(), Offset,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004286 PseudoSourceValue::getGOT(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004287
4288 // The address of the thread local variable is the add of the thread
4289 // pointer with the offset of the variable.
4290 return DAG.getNode(ISD::ADD, PtrVT, ThreadPointer, Offset);
4291}
4292
4293SDOperand
4294X86TargetLowering::LowerGlobalTLSAddress(SDOperand Op, SelectionDAG &DAG) {
4295 // TODO: implement the "local dynamic" model
4296 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004297 assert(Subtarget->isTargetELF() &&
4298 "TLS not implemented for non-ELF targets");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004299 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
4300 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
4301 // otherwise use the "Local Exec"TLS Model
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004302 if (Subtarget->is64Bit()) {
4303 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
4304 } else {
4305 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
4306 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
4307 else
4308 return LowerToTLSExecModel(GA, DAG, getPointerTy());
4309 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004310}
4311
4312SDOperand
4313X86TargetLowering::LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG) {
4314 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
4315 SDOperand Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
4316 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4317 // With PIC, the address is actually $g + Offset.
4318 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4319 !Subtarget->isPICStyleRIPRel()) {
4320 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4321 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4322 Result);
4323 }
4324
4325 return Result;
4326}
4327
4328SDOperand X86TargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
4329 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
4330 SDOperand Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
4331 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4332 // With PIC, the address is actually $g + Offset.
4333 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4334 !Subtarget->isPICStyleRIPRel()) {
4335 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4336 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4337 Result);
4338 }
4339
4340 return Result;
4341}
4342
Chris Lattner62814a32007-10-17 06:02:13 +00004343/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
4344/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004345SDOperand X86TargetLowering::LowerShift(SDOperand Op, SelectionDAG &DAG) {
Dan Gohman092014e2008-03-03 22:22:09 +00004346 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Duncan Sands92c43912008-06-06 12:08:01 +00004347 MVT VT = Op.getValueType();
4348 unsigned VTBits = VT.getSizeInBits();
Chris Lattner62814a32007-10-17 06:02:13 +00004349 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
4350 SDOperand ShOpLo = Op.getOperand(0);
4351 SDOperand ShOpHi = Op.getOperand(1);
4352 SDOperand ShAmt = Op.getOperand(2);
4353 SDOperand Tmp1 = isSRA ?
Dan Gohman092014e2008-03-03 22:22:09 +00004354 DAG.getNode(ISD::SRA, VT, ShOpHi, DAG.getConstant(VTBits - 1, MVT::i8)) :
4355 DAG.getConstant(0, VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004356
Chris Lattner62814a32007-10-17 06:02:13 +00004357 SDOperand Tmp2, Tmp3;
4358 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dan Gohman092014e2008-03-03 22:22:09 +00004359 Tmp2 = DAG.getNode(X86ISD::SHLD, VT, ShOpHi, ShOpLo, ShAmt);
4360 Tmp3 = DAG.getNode(ISD::SHL, VT, ShOpLo, ShAmt);
Chris Lattner62814a32007-10-17 06:02:13 +00004361 } else {
Dan Gohman092014e2008-03-03 22:22:09 +00004362 Tmp2 = DAG.getNode(X86ISD::SHRD, VT, ShOpLo, ShOpHi, ShAmt);
4363 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, VT, ShOpHi, ShAmt);
Chris Lattner62814a32007-10-17 06:02:13 +00004364 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004365
Duncan Sands92c43912008-06-06 12:08:01 +00004366 const MVT *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Chris Lattner62814a32007-10-17 06:02:13 +00004367 SDOperand AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
Dan Gohman092014e2008-03-03 22:22:09 +00004368 DAG.getConstant(VTBits, MVT::i8));
4369 SDOperand Cond = DAG.getNode(X86ISD::CMP, VT,
Chris Lattner62814a32007-10-17 06:02:13 +00004370 AndNode, DAG.getConstant(0, MVT::i8));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004371
Chris Lattner62814a32007-10-17 06:02:13 +00004372 SDOperand Hi, Lo;
4373 SDOperand CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman092014e2008-03-03 22:22:09 +00004374 VTs = DAG.getNodeValueTypes(VT, MVT::Flag);
Chris Lattner62814a32007-10-17 06:02:13 +00004375 SmallVector<SDOperand, 4> Ops;
4376 if (Op.getOpcode() == ISD::SHL_PARTS) {
4377 Ops.push_back(Tmp2);
4378 Ops.push_back(Tmp3);
4379 Ops.push_back(CC);
4380 Ops.push_back(Cond);
Dan Gohman092014e2008-03-03 22:22:09 +00004381 Hi = DAG.getNode(X86ISD::CMOV, VT, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004382
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004383 Ops.clear();
Chris Lattner62814a32007-10-17 06:02:13 +00004384 Ops.push_back(Tmp3);
4385 Ops.push_back(Tmp1);
4386 Ops.push_back(CC);
4387 Ops.push_back(Cond);
Dan Gohman092014e2008-03-03 22:22:09 +00004388 Lo = DAG.getNode(X86ISD::CMOV, VT, &Ops[0], Ops.size());
Chris Lattner62814a32007-10-17 06:02:13 +00004389 } else {
4390 Ops.push_back(Tmp2);
4391 Ops.push_back(Tmp3);
4392 Ops.push_back(CC);
4393 Ops.push_back(Cond);
Dan Gohman092014e2008-03-03 22:22:09 +00004394 Lo = DAG.getNode(X86ISD::CMOV, VT, &Ops[0], Ops.size());
Chris Lattner62814a32007-10-17 06:02:13 +00004395
4396 Ops.clear();
4397 Ops.push_back(Tmp3);
4398 Ops.push_back(Tmp1);
4399 Ops.push_back(CC);
4400 Ops.push_back(Cond);
Dan Gohman092014e2008-03-03 22:22:09 +00004401 Hi = DAG.getNode(X86ISD::CMOV, VT, &Ops[0], Ops.size());
Chris Lattner62814a32007-10-17 06:02:13 +00004402 }
4403
Dan Gohman092014e2008-03-03 22:22:09 +00004404 VTs = DAG.getNodeValueTypes(VT, VT);
Chris Lattner62814a32007-10-17 06:02:13 +00004405 Ops.clear();
4406 Ops.push_back(Lo);
4407 Ops.push_back(Hi);
4408 return DAG.getNode(ISD::MERGE_VALUES, VTs, 2, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004409}
4410
4411SDOperand X86TargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004412 MVT SrcVT = Op.getOperand(0).getValueType();
Duncan Sandsec142ee2008-06-08 20:54:56 +00004413 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004414 "Unknown SINT_TO_FP to lower!");
4415
4416 // These are really Legal; caller falls through into that case.
4417 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
4418 return SDOperand();
4419 if (SrcVT == MVT::i64 && Op.getValueType() != MVT::f80 &&
4420 Subtarget->is64Bit())
4421 return SDOperand();
4422
Duncan Sands92c43912008-06-06 12:08:01 +00004423 unsigned Size = SrcVT.getSizeInBits()/8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004424 MachineFunction &MF = DAG.getMachineFunction();
4425 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
4426 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
4427 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
Dan Gohman12a9c082008-02-06 22:27:42 +00004428 StackSlot,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004429 PseudoSourceValue::getFixedStack(),
Dan Gohman12a9c082008-02-06 22:27:42 +00004430 SSFI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004431
4432 // Build the FILD
4433 SDVTList Tys;
Chris Lattnercf515b52008-01-16 06:24:21 +00004434 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen2fc20782007-09-14 22:26:36 +00004435 if (useSSE)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004436 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
4437 else
4438 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
4439 SmallVector<SDOperand, 8> Ops;
4440 Ops.push_back(Chain);
4441 Ops.push_back(StackSlot);
4442 Ops.push_back(DAG.getValueType(SrcVT));
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004443 SDOperand Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD,
4444 Tys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004445
Dale Johannesen2fc20782007-09-14 22:26:36 +00004446 if (useSSE) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004447 Chain = Result.getValue(1);
4448 SDOperand InFlag = Result.getValue(2);
4449
4450 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4451 // shouldn't be necessary except that RFP cannot be live across
4452 // multiple blocks. When stackifier is fixed, they can be uncoupled.
4453 MachineFunction &MF = DAG.getMachineFunction();
4454 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
4455 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
4456 Tys = DAG.getVTList(MVT::Other);
4457 SmallVector<SDOperand, 8> Ops;
4458 Ops.push_back(Chain);
4459 Ops.push_back(Result);
4460 Ops.push_back(StackSlot);
4461 Ops.push_back(DAG.getValueType(Op.getValueType()));
4462 Ops.push_back(InFlag);
4463 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Dan Gohman12a9c082008-02-06 22:27:42 +00004464 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004465 PseudoSourceValue::getFixedStack(), SSFI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004466 }
4467
4468 return Result;
4469}
4470
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004471std::pair<SDOperand,SDOperand> X86TargetLowering::
4472FP_TO_SINTHelper(SDOperand Op, SelectionDAG &DAG) {
Duncan Sandsec142ee2008-06-08 20:54:56 +00004473 assert(Op.getValueType().getSimpleVT() <= MVT::i64 &&
4474 Op.getValueType().getSimpleVT() >= MVT::i16 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004475 "Unknown FP_TO_SINT to lower!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004476
Dale Johannesen2fc20782007-09-14 22:26:36 +00004477 // These are really Legal.
Dale Johannesene0e0fd02007-09-23 14:52:20 +00004478 if (Op.getValueType() == MVT::i32 &&
Chris Lattnercf515b52008-01-16 06:24:21 +00004479 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004480 return std::make_pair(SDOperand(), SDOperand());
Dale Johannesen958b08b2007-09-19 23:55:34 +00004481 if (Subtarget->is64Bit() &&
4482 Op.getValueType() == MVT::i64 &&
4483 Op.getOperand(0).getValueType() != MVT::f80)
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004484 return std::make_pair(SDOperand(), SDOperand());
Dale Johannesen2fc20782007-09-14 22:26:36 +00004485
Evan Cheng05441e62007-10-15 20:11:21 +00004486 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
4487 // stack slot.
4488 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands92c43912008-06-06 12:08:01 +00004489 unsigned MemSize = Op.getValueType().getSizeInBits()/8;
Evan Cheng05441e62007-10-15 20:11:21 +00004490 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
4491 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004492 unsigned Opc;
Duncan Sands92c43912008-06-06 12:08:01 +00004493 switch (Op.getValueType().getSimpleVT()) {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004494 default: assert(0 && "Invalid FP_TO_SINT to lower!");
4495 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
4496 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
4497 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004498 }
4499
4500 SDOperand Chain = DAG.getEntryNode();
4501 SDOperand Value = Op.getOperand(0);
Chris Lattnercf515b52008-01-16 06:24:21 +00004502 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004503 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dan Gohman12a9c082008-02-06 22:27:42 +00004504 Chain = DAG.getStore(Chain, Value, StackSlot,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004505 PseudoSourceValue::getFixedStack(), SSFI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004506 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
4507 SDOperand Ops[] = {
4508 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
4509 };
4510 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
4511 Chain = Value.getValue(1);
4512 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
4513 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
4514 }
4515
4516 // Build the FP_TO_INT*_IN_MEM
4517 SDOperand Ops[] = { Chain, Value, StackSlot };
4518 SDOperand FIST = DAG.getNode(Opc, MVT::Other, Ops, 3);
4519
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004520 return std::make_pair(FIST, StackSlot);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004521}
4522
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004523SDOperand X86TargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004524 std::pair<SDOperand,SDOperand> Vals = FP_TO_SINTHelper(Op, DAG);
4525 SDOperand FIST = Vals.first, StackSlot = Vals.second;
4526 if (FIST.Val == 0) return SDOperand();
4527
4528 // Load the result.
4529 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
4530}
4531
4532SDNode *X86TargetLowering::ExpandFP_TO_SINT(SDNode *N, SelectionDAG &DAG) {
4533 std::pair<SDOperand,SDOperand> Vals = FP_TO_SINTHelper(SDOperand(N, 0), DAG);
4534 SDOperand FIST = Vals.first, StackSlot = Vals.second;
4535 if (FIST.Val == 0) return 0;
4536
4537 // Return an i64 load from the stack slot.
4538 SDOperand Res = DAG.getLoad(MVT::i64, FIST, StackSlot, NULL, 0);
4539
4540 // Use a MERGE_VALUES node to drop the chain result value.
4541 return DAG.getNode(ISD::MERGE_VALUES, MVT::i64, Res).Val;
4542}
4543
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004544SDOperand X86TargetLowering::LowerFABS(SDOperand Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004545 MVT VT = Op.getValueType();
4546 MVT EltVT = VT;
4547 if (VT.isVector())
4548 EltVT = VT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004549 std::vector<Constant*> CV;
4550 if (EltVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004551 Constant *C = ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004552 CV.push_back(C);
4553 CV.push_back(C);
4554 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004555 Constant *C = ConstantFP::get(APFloat(APInt(32, ~(1U << 31))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004556 CV.push_back(C);
4557 CV.push_back(C);
4558 CV.push_back(C);
4559 CV.push_back(C);
4560 }
Dan Gohman11821702007-07-27 17:16:43 +00004561 Constant *C = ConstantVector::get(CV);
4562 SDOperand CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dan Gohman12a9c082008-02-06 22:27:42 +00004563 SDOperand Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004564 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004565 false, 16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004566 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
4567}
4568
4569SDOperand X86TargetLowering::LowerFNEG(SDOperand Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004570 MVT VT = Op.getValueType();
4571 MVT EltVT = VT;
Evan Cheng92b8f782007-07-19 23:36:01 +00004572 unsigned EltNum = 1;
Duncan Sands92c43912008-06-06 12:08:01 +00004573 if (VT.isVector()) {
4574 EltVT = VT.getVectorElementType();
4575 EltNum = VT.getVectorNumElements();
Evan Cheng92b8f782007-07-19 23:36:01 +00004576 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004577 std::vector<Constant*> CV;
4578 if (EltVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004579 Constant *C = ConstantFP::get(APFloat(APInt(64, 1ULL << 63)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004580 CV.push_back(C);
4581 CV.push_back(C);
4582 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004583 Constant *C = ConstantFP::get(APFloat(APInt(32, 1U << 31)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004584 CV.push_back(C);
4585 CV.push_back(C);
4586 CV.push_back(C);
4587 CV.push_back(C);
4588 }
Dan Gohman11821702007-07-27 17:16:43 +00004589 Constant *C = ConstantVector::get(CV);
4590 SDOperand CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dan Gohman12a9c082008-02-06 22:27:42 +00004591 SDOperand Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004592 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004593 false, 16);
Duncan Sands92c43912008-06-06 12:08:01 +00004594 if (VT.isVector()) {
Evan Cheng92b8f782007-07-19 23:36:01 +00004595 return DAG.getNode(ISD::BIT_CONVERT, VT,
4596 DAG.getNode(ISD::XOR, MVT::v2i64,
4597 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Op.getOperand(0)),
4598 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Mask)));
4599 } else {
Evan Cheng92b8f782007-07-19 23:36:01 +00004600 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
4601 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004602}
4603
4604SDOperand X86TargetLowering::LowerFCOPYSIGN(SDOperand Op, SelectionDAG &DAG) {
4605 SDOperand Op0 = Op.getOperand(0);
4606 SDOperand Op1 = Op.getOperand(1);
Duncan Sands92c43912008-06-06 12:08:01 +00004607 MVT VT = Op.getValueType();
4608 MVT SrcVT = Op1.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004609
4610 // If second operand is smaller, extend it first.
Duncan Sandsec142ee2008-06-08 20:54:56 +00004611 if (SrcVT.bitsLT(VT)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004612 Op1 = DAG.getNode(ISD::FP_EXTEND, VT, Op1);
4613 SrcVT = VT;
4614 }
Dale Johannesenfb0fa912007-10-21 01:07:44 +00004615 // And if it is bigger, shrink it first.
Duncan Sandsec142ee2008-06-08 20:54:56 +00004616 if (SrcVT.bitsGT(VT)) {
Chris Lattner5872a362008-01-17 07:00:52 +00004617 Op1 = DAG.getNode(ISD::FP_ROUND, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesenfb0fa912007-10-21 01:07:44 +00004618 SrcVT = VT;
Dale Johannesenfb0fa912007-10-21 01:07:44 +00004619 }
4620
4621 // At this point the operands and the result should have the same
4622 // type, and that won't be f80 since that is not custom lowered.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004623
4624 // First get the sign bit of second operand.
4625 std::vector<Constant*> CV;
4626 if (SrcVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004627 CV.push_back(ConstantFP::get(APFloat(APInt(64, 1ULL << 63))));
4628 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004629 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004630 CV.push_back(ConstantFP::get(APFloat(APInt(32, 1U << 31))));
4631 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4632 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4633 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004634 }
Dan Gohman11821702007-07-27 17:16:43 +00004635 Constant *C = ConstantVector::get(CV);
4636 SDOperand CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dan Gohman12a9c082008-02-06 22:27:42 +00004637 SDOperand Mask1 = DAG.getLoad(SrcVT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004638 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004639 false, 16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004640 SDOperand SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op1, Mask1);
4641
4642 // Shift sign bit right or left if the two operands have different types.
Duncan Sandsec142ee2008-06-08 20:54:56 +00004643 if (SrcVT.bitsGT(VT)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004644 // Op0 is MVT::f32, Op1 is MVT::f64.
4645 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit);
4646 SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit,
4647 DAG.getConstant(32, MVT::i32));
4648 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit);
4649 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit,
Chris Lattner5872a362008-01-17 07:00:52 +00004650 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004651 }
4652
4653 // Clear first operand sign bit.
4654 CV.clear();
4655 if (VT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004656 CV.push_back(ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63)))));
4657 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004658 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004659 CV.push_back(ConstantFP::get(APFloat(APInt(32, ~(1U << 31)))));
4660 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4661 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4662 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004663 }
Dan Gohman11821702007-07-27 17:16:43 +00004664 C = ConstantVector::get(CV);
4665 CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dan Gohman12a9c082008-02-06 22:27:42 +00004666 SDOperand Mask2 = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004667 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004668 false, 16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004669 SDOperand Val = DAG.getNode(X86ISD::FAND, VT, Op0, Mask2);
4670
4671 // Or the value with the sign bit.
4672 return DAG.getNode(X86ISD::FOR, VT, Val, SignBit);
4673}
4674
Evan Cheng621216e2007-09-29 00:00:36 +00004675SDOperand X86TargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng950aac02007-09-25 01:57:46 +00004676 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Evan Cheng6afec3d2007-09-26 00:45:55 +00004677 SDOperand Cond;
Evan Cheng950aac02007-09-25 01:57:46 +00004678 SDOperand Op0 = Op.getOperand(0);
4679 SDOperand Op1 = Op.getOperand(1);
4680 SDOperand CC = Op.getOperand(2);
4681 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Duncan Sands92c43912008-06-06 12:08:01 +00004682 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Evan Cheng950aac02007-09-25 01:57:46 +00004683 unsigned X86CC;
4684
Evan Cheng950aac02007-09-25 01:57:46 +00004685 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
Evan Cheng6afec3d2007-09-26 00:45:55 +00004686 Op0, Op1, DAG)) {
Evan Cheng621216e2007-09-29 00:00:36 +00004687 Cond = DAG.getNode(X86ISD::CMP, MVT::i32, Op0, Op1);
4688 return DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004689 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng6afec3d2007-09-26 00:45:55 +00004690 }
Evan Cheng950aac02007-09-25 01:57:46 +00004691
4692 assert(isFP && "Illegal integer SetCC!");
4693
Evan Cheng621216e2007-09-29 00:00:36 +00004694 Cond = DAG.getNode(X86ISD::CMP, MVT::i32, Op0, Op1);
Evan Cheng950aac02007-09-25 01:57:46 +00004695 switch (SetCCOpcode) {
4696 default: assert(false && "Illegal floating point SetCC!");
4697 case ISD::SETOEQ: { // !PF & ZF
Evan Cheng621216e2007-09-29 00:00:36 +00004698 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004699 DAG.getConstant(X86::COND_NP, MVT::i8), Cond);
Evan Cheng621216e2007-09-29 00:00:36 +00004700 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004701 DAG.getConstant(X86::COND_E, MVT::i8), Cond);
4702 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
4703 }
4704 case ISD::SETUNE: { // PF | !ZF
Evan Cheng621216e2007-09-29 00:00:36 +00004705 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004706 DAG.getConstant(X86::COND_P, MVT::i8), Cond);
Evan Cheng621216e2007-09-29 00:00:36 +00004707 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004708 DAG.getConstant(X86::COND_NE, MVT::i8), Cond);
4709 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
4710 }
4711 }
4712}
4713
4714
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004715SDOperand X86TargetLowering::LowerSELECT(SDOperand Op, SelectionDAG &DAG) {
4716 bool addTest = true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004717 SDOperand Cond = Op.getOperand(0);
4718 SDOperand CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004719
4720 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng621216e2007-09-29 00:00:36 +00004721 Cond = LowerSETCC(Cond, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004722
Evan Cheng50d37ab2007-10-08 22:16:29 +00004723 // If condition flag is set by a X86ISD::CMP, then use it as the condition
4724 // setting operand in place of the X86ISD::SETCC.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004725 if (Cond.getOpcode() == X86ISD::SETCC) {
4726 CC = Cond.getOperand(0);
4727
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004728 SDOperand Cmp = Cond.getOperand(1);
4729 unsigned Opc = Cmp.getOpcode();
Duncan Sands92c43912008-06-06 12:08:01 +00004730 MVT VT = Op.getValueType();
Chris Lattnerfca7f222008-01-16 06:19:45 +00004731
Evan Cheng50d37ab2007-10-08 22:16:29 +00004732 bool IllegalFPCMov = false;
Duncan Sands92c43912008-06-06 12:08:01 +00004733 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattnercf515b52008-01-16 06:24:21 +00004734 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Evan Cheng50d37ab2007-10-08 22:16:29 +00004735 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
Chris Lattnerfca7f222008-01-16 06:19:45 +00004736
Evan Cheng621216e2007-09-29 00:00:36 +00004737 if ((Opc == X86ISD::CMP ||
4738 Opc == X86ISD::COMI ||
4739 Opc == X86ISD::UCOMI) && !IllegalFPCMov) {
Evan Cheng50d37ab2007-10-08 22:16:29 +00004740 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00004741 addTest = false;
4742 }
4743 }
4744
4745 if (addTest) {
4746 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng50d37ab2007-10-08 22:16:29 +00004747 Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8));
Evan Cheng950aac02007-09-25 01:57:46 +00004748 }
4749
Duncan Sands92c43912008-06-06 12:08:01 +00004750 const MVT *VTs = DAG.getNodeValueTypes(Op.getValueType(),
Evan Cheng950aac02007-09-25 01:57:46 +00004751 MVT::Flag);
4752 SmallVector<SDOperand, 4> Ops;
4753 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
4754 // condition is true.
4755 Ops.push_back(Op.getOperand(2));
4756 Ops.push_back(Op.getOperand(1));
4757 Ops.push_back(CC);
4758 Ops.push_back(Cond);
Evan Cheng621216e2007-09-29 00:00:36 +00004759 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng950aac02007-09-25 01:57:46 +00004760}
4761
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004762SDOperand X86TargetLowering::LowerBRCOND(SDOperand Op, SelectionDAG &DAG) {
4763 bool addTest = true;
4764 SDOperand Chain = Op.getOperand(0);
4765 SDOperand Cond = Op.getOperand(1);
4766 SDOperand Dest = Op.getOperand(2);
4767 SDOperand CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004768
4769 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng621216e2007-09-29 00:00:36 +00004770 Cond = LowerSETCC(Cond, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004771
Evan Cheng50d37ab2007-10-08 22:16:29 +00004772 // If condition flag is set by a X86ISD::CMP, then use it as the condition
4773 // setting operand in place of the X86ISD::SETCC.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004774 if (Cond.getOpcode() == X86ISD::SETCC) {
4775 CC = Cond.getOperand(0);
4776
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004777 SDOperand Cmp = Cond.getOperand(1);
4778 unsigned Opc = Cmp.getOpcode();
Evan Cheng621216e2007-09-29 00:00:36 +00004779 if (Opc == X86ISD::CMP ||
4780 Opc == X86ISD::COMI ||
4781 Opc == X86ISD::UCOMI) {
Evan Cheng50d37ab2007-10-08 22:16:29 +00004782 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00004783 addTest = false;
4784 }
4785 }
4786
4787 if (addTest) {
4788 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng621216e2007-09-29 00:00:36 +00004789 Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8));
Evan Cheng950aac02007-09-25 01:57:46 +00004790 }
Evan Cheng621216e2007-09-29 00:00:36 +00004791 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Evan Cheng950aac02007-09-25 01:57:46 +00004792 Chain, Op.getOperand(2), CC, Cond);
4793}
4794
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004795
4796// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
4797// Calls to _alloca is needed to probe the stack when allocating more than 4k
4798// bytes in one go. Touching the stack at 4K increments is necessary to ensure
4799// that the guard pages used by the OS virtual memory manager are allocated in
4800// correct sequence.
4801SDOperand
4802X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDOperand Op,
4803 SelectionDAG &DAG) {
4804 assert(Subtarget->isTargetCygMing() &&
4805 "This should be used only on Cygwin/Mingw targets");
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00004806
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004807 // Get the inputs.
4808 SDOperand Chain = Op.getOperand(0);
4809 SDOperand Size = Op.getOperand(1);
4810 // FIXME: Ensure alignment here
4811
4812 SDOperand Flag;
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00004813
Duncan Sands92c43912008-06-06 12:08:01 +00004814 MVT IntPtr = getPointerTy();
4815 MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004816
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00004817 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0));
4818
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004819 Chain = DAG.getCopyToReg(Chain, X86::EAX, Size, Flag);
4820 Flag = Chain.getValue(1);
4821
4822 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
4823 SDOperand Ops[] = { Chain,
4824 DAG.getTargetExternalSymbol("_alloca", IntPtr),
4825 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00004826 DAG.getRegister(X86StackPtr, SPTy),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004827 Flag };
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00004828 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops, 5);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004829 Flag = Chain.getValue(1);
4830
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00004831 Chain = DAG.getCALLSEQ_END(Chain,
4832 DAG.getIntPtrConstant(0),
4833 DAG.getIntPtrConstant(0),
4834 Flag);
4835
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004836 Chain = DAG.getCopyFromReg(Chain, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00004837
Duncan Sands92c43912008-06-06 12:08:01 +00004838 std::vector<MVT> Tys;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004839 Tys.push_back(SPTy);
4840 Tys.push_back(MVT::Other);
4841 SDOperand Ops1[2] = { Chain.getValue(0), Chain };
4842 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops1, 2);
4843}
4844
Dan Gohmane8b391e2008-04-12 04:36:06 +00004845SDOperand
4846X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG,
4847 SDOperand Chain,
4848 SDOperand Dst, SDOperand Src,
4849 SDOperand Size, unsigned Align,
Dan Gohman65118f42008-04-28 17:15:20 +00004850 const Value *DstSV, uint64_t DstSVOff) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00004851 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004852
Dan Gohmane8b391e2008-04-12 04:36:06 +00004853 /// If not DWORD aligned or size is more than the threshold, call the library.
4854 /// The libc version is likely to be faster for these cases. It can use the
4855 /// address value and run time information about the CPU.
4856 if ((Align & 3) == 0 ||
4857 !ConstantSize ||
4858 ConstantSize->getValue() > getSubtarget()->getMaxInlineSizeThreshold()) {
4859 SDOperand InFlag(0, 0);
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00004860
4861 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohmane8b391e2008-04-12 04:36:06 +00004862 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
4863 if (const char *bzeroEntry =
4864 V && V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Duncan Sands92c43912008-06-06 12:08:01 +00004865 MVT IntPtr = getPointerTy();
Dan Gohmane8b391e2008-04-12 04:36:06 +00004866 const Type *IntPtrTy = getTargetData()->getIntPtrType();
4867 TargetLowering::ArgListTy Args;
4868 TargetLowering::ArgListEntry Entry;
4869 Entry.Node = Dst;
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00004870 Entry.Ty = IntPtrTy;
4871 Args.push_back(Entry);
Dan Gohmane8b391e2008-04-12 04:36:06 +00004872 Entry.Node = Size;
4873 Args.push_back(Entry);
4874 std::pair<SDOperand,SDOperand> CallResult =
4875 LowerCallTo(Chain, Type::VoidTy, false, false, false, CallingConv::C,
4876 false, DAG.getExternalSymbol(bzeroEntry, IntPtr),
4877 Args, DAG);
4878 return CallResult.second;
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00004879 }
4880
Dan Gohmane8b391e2008-04-12 04:36:06 +00004881 // Otherwise have the target-independent code call memset.
4882 return SDOperand();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004883 }
4884
Dan Gohmane8b391e2008-04-12 04:36:06 +00004885 uint64_t SizeVal = ConstantSize->getValue();
4886 SDOperand InFlag(0, 0);
Duncan Sands92c43912008-06-06 12:08:01 +00004887 MVT AVT;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004888 SDOperand Count;
Dan Gohmane8b391e2008-04-12 04:36:06 +00004889 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004890 unsigned BytesLeft = 0;
4891 bool TwoRepStos = false;
4892 if (ValC) {
4893 unsigned ValReg;
4894 uint64_t Val = ValC->getValue() & 255;
4895
4896 // If the value is a constant, then we can potentially use larger sets.
4897 switch (Align & 3) {
4898 case 2: // WORD aligned
4899 AVT = MVT::i16;
4900 ValReg = X86::AX;
4901 Val = (Val << 8) | Val;
4902 break;
4903 case 0: // DWORD aligned
4904 AVT = MVT::i32;
4905 ValReg = X86::EAX;
4906 Val = (Val << 8) | Val;
4907 Val = (Val << 16) | Val;
Dan Gohmaneb291f52008-04-12 02:35:39 +00004908 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004909 AVT = MVT::i64;
4910 ValReg = X86::RAX;
4911 Val = (Val << 32) | Val;
4912 }
4913 break;
4914 default: // Byte aligned
4915 AVT = MVT::i8;
4916 ValReg = X86::AL;
Dan Gohman271d1c22008-04-16 01:32:32 +00004917 Count = DAG.getIntPtrConstant(SizeVal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004918 break;
4919 }
4920
Duncan Sandsec142ee2008-06-08 20:54:56 +00004921 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands92c43912008-06-06 12:08:01 +00004922 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohmane8b391e2008-04-12 04:36:06 +00004923 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
4924 BytesLeft = SizeVal % UBytes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004925 }
4926
4927 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
4928 InFlag);
4929 InFlag = Chain.getValue(1);
4930 } else {
4931 AVT = MVT::i8;
Dan Gohman271d1c22008-04-16 01:32:32 +00004932 Count = DAG.getIntPtrConstant(SizeVal);
Dan Gohmane8b391e2008-04-12 04:36:06 +00004933 Chain = DAG.getCopyToReg(Chain, X86::AL, Src, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004934 InFlag = Chain.getValue(1);
4935 }
4936
4937 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4938 Count, InFlag);
4939 InFlag = Chain.getValue(1);
4940 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00004941 Dst, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004942 InFlag = Chain.getValue(1);
4943
4944 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
4945 SmallVector<SDOperand, 8> Ops;
4946 Ops.push_back(Chain);
4947 Ops.push_back(DAG.getValueType(AVT));
4948 Ops.push_back(InFlag);
4949 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
4950
4951 if (TwoRepStos) {
4952 InFlag = Chain.getValue(1);
Dan Gohmane8b391e2008-04-12 04:36:06 +00004953 Count = Size;
Duncan Sands92c43912008-06-06 12:08:01 +00004954 MVT CVT = Count.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004955 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
4956 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
4957 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
4958 Left, InFlag);
4959 InFlag = Chain.getValue(1);
4960 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
4961 Ops.clear();
4962 Ops.push_back(Chain);
4963 Ops.push_back(DAG.getValueType(MVT::i8));
4964 Ops.push_back(InFlag);
4965 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
4966 } else if (BytesLeft) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00004967 // Handle the last 1 - 7 bytes.
4968 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands92c43912008-06-06 12:08:01 +00004969 MVT AddrVT = Dst.getValueType();
4970 MVT SizeVT = Size.getValueType();
Dan Gohmane8b391e2008-04-12 04:36:06 +00004971
4972 Chain = DAG.getMemset(Chain,
4973 DAG.getNode(ISD::ADD, AddrVT, Dst,
4974 DAG.getConstant(Offset, AddrVT)),
4975 Src,
4976 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman65118f42008-04-28 17:15:20 +00004977 Align, DstSV, DstSVOff + Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004978 }
4979
Dan Gohmane8b391e2008-04-12 04:36:06 +00004980 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004981 return Chain;
4982}
4983
Dan Gohmane8b391e2008-04-12 04:36:06 +00004984SDOperand
4985X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG,
4986 SDOperand Chain,
4987 SDOperand Dst, SDOperand Src,
4988 SDOperand Size, unsigned Align,
4989 bool AlwaysInline,
Dan Gohman65118f42008-04-28 17:15:20 +00004990 const Value *DstSV, uint64_t DstSVOff,
4991 const Value *SrcSV, uint64_t SrcSVOff){
Dan Gohmane8b391e2008-04-12 04:36:06 +00004992
4993 // This requires the copy size to be a constant, preferrably
4994 // within a subtarget-specific limit.
4995 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
4996 if (!ConstantSize)
4997 return SDOperand();
4998 uint64_t SizeVal = ConstantSize->getValue();
4999 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
5000 return SDOperand();
5001
Duncan Sands92c43912008-06-06 12:08:01 +00005002 MVT AVT;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005003 unsigned BytesLeft = 0;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005004 if (Align >= 8 && Subtarget->is64Bit())
5005 AVT = MVT::i64;
5006 else if (Align >= 4)
5007 AVT = MVT::i32;
5008 else if (Align >= 2)
5009 AVT = MVT::i16;
5010 else
5011 AVT = MVT::i8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005012
Duncan Sands92c43912008-06-06 12:08:01 +00005013 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005014 unsigned CountVal = SizeVal / UBytes;
5015 SDOperand Count = DAG.getIntPtrConstant(CountVal);
5016 BytesLeft = SizeVal % UBytes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005017
5018 SDOperand InFlag(0, 0);
5019 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
5020 Count, InFlag);
5021 InFlag = Chain.getValue(1);
5022 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005023 Dst, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005024 InFlag = Chain.getValue(1);
5025 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005026 Src, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005027 InFlag = Chain.getValue(1);
5028
5029 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
5030 SmallVector<SDOperand, 8> Ops;
5031 Ops.push_back(Chain);
5032 Ops.push_back(DAG.getValueType(AVT));
5033 Ops.push_back(InFlag);
Evan Cheng38d3c522008-04-25 00:26:43 +00005034 SDOperand RepMovs = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005035
Evan Cheng38d3c522008-04-25 00:26:43 +00005036 SmallVector<SDOperand, 4> Results;
5037 Results.push_back(RepMovs);
Rafael Espindolaf12f3a92007-09-28 12:53:01 +00005038 if (BytesLeft) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005039 // Handle the last 1 - 7 bytes.
5040 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands92c43912008-06-06 12:08:01 +00005041 MVT DstVT = Dst.getValueType();
5042 MVT SrcVT = Src.getValueType();
5043 MVT SizeVT = Size.getValueType();
Evan Cheng38d3c522008-04-25 00:26:43 +00005044 Results.push_back(DAG.getMemcpy(Chain,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005045 DAG.getNode(ISD::ADD, DstVT, Dst,
Evan Cheng38d3c522008-04-25 00:26:43 +00005046 DAG.getConstant(Offset, DstVT)),
Dan Gohmane8b391e2008-04-12 04:36:06 +00005047 DAG.getNode(ISD::ADD, SrcVT, Src,
Evan Cheng38d3c522008-04-25 00:26:43 +00005048 DAG.getConstant(Offset, SrcVT)),
Dan Gohmane8b391e2008-04-12 04:36:06 +00005049 DAG.getConstant(BytesLeft, SizeVT),
5050 Align, AlwaysInline,
Dan Gohman65118f42008-04-28 17:15:20 +00005051 DstSV, DstSVOff + Offset,
5052 SrcSV, SrcSVOff + Offset));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005053 }
5054
Dan Gohmane8b391e2008-04-12 04:36:06 +00005055 return DAG.getNode(ISD::TokenFactor, MVT::Other, &Results[0], Results.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005056}
5057
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005058/// Expand the result of: i64,outchain = READCYCLECOUNTER inchain
5059SDNode *X86TargetLowering::ExpandREADCYCLECOUNTER(SDNode *N, SelectionDAG &DAG){
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005060 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005061 SDOperand TheChain = N->getOperand(0);
5062 SDOperand rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheChain, 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005063 if (Subtarget->is64Bit()) {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005064 SDOperand rax = DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1));
5065 SDOperand rdx = DAG.getCopyFromReg(rax.getValue(1), X86::RDX,
5066 MVT::i64, rax.getValue(2));
5067 SDOperand Tmp = DAG.getNode(ISD::SHL, MVT::i64, rdx,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005068 DAG.getConstant(32, MVT::i8));
5069 SDOperand Ops[] = {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005070 DAG.getNode(ISD::OR, MVT::i64, rax, Tmp), rdx.getValue(1)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005071 };
5072
5073 Tys = DAG.getVTList(MVT::i64, MVT::Other);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005074 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2).Val;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005075 }
5076
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005077 SDOperand eax = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1));
5078 SDOperand edx = DAG.getCopyFromReg(eax.getValue(1), X86::EDX,
5079 MVT::i32, eax.getValue(2));
5080 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
5081 SDOperand Ops[] = { eax, edx };
5082 Ops[0] = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Ops, 2);
5083
5084 // Use a MERGE_VALUES to return the value and chain.
5085 Ops[1] = edx.getValue(1);
5086 Tys = DAG.getVTList(MVT::i64, MVT::Other);
5087 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2).Val;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005088}
5089
5090SDOperand X86TargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG) {
Dan Gohman12a9c082008-02-06 22:27:42 +00005091 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005092
5093 if (!Subtarget->is64Bit()) {
5094 // vastart just stores the address of the VarArgsFrameIndex slot into the
5095 // memory location argument.
5096 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dan Gohman12a9c082008-02-06 22:27:42 +00005097 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005098 }
5099
5100 // __va_list_tag:
5101 // gp_offset (0 - 6 * 8)
5102 // fp_offset (48 - 48 + 8 * 16)
5103 // overflow_arg_area (point to parameters coming in memory).
5104 // reg_save_area
5105 SmallVector<SDOperand, 8> MemOps;
5106 SDOperand FIN = Op.getOperand(1);
5107 // Store gp_offset
5108 SDOperand Store = DAG.getStore(Op.getOperand(0),
5109 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman12a9c082008-02-06 22:27:42 +00005110 FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005111 MemOps.push_back(Store);
5112
5113 // Store fp_offset
Chris Lattner5872a362008-01-17 07:00:52 +00005114 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(4));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005115 Store = DAG.getStore(Op.getOperand(0),
5116 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman12a9c082008-02-06 22:27:42 +00005117 FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005118 MemOps.push_back(Store);
5119
5120 // Store ptr to overflow_arg_area
Chris Lattner5872a362008-01-17 07:00:52 +00005121 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(4));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005122 SDOperand OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dan Gohman12a9c082008-02-06 22:27:42 +00005123 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005124 MemOps.push_back(Store);
5125
5126 // Store ptr to reg_save_area.
Chris Lattner5872a362008-01-17 07:00:52 +00005127 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(8));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005128 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohman12a9c082008-02-06 22:27:42 +00005129 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005130 MemOps.push_back(Store);
5131 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
5132}
5133
Dan Gohman827cb1f2008-05-10 01:26:14 +00005134SDOperand X86TargetLowering::LowerVAARG(SDOperand Op, SelectionDAG &DAG) {
5135 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
5136 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
5137 SDOperand Chain = Op.getOperand(0);
5138 SDOperand SrcPtr = Op.getOperand(1);
5139 SDOperand SrcSV = Op.getOperand(2);
5140
5141 assert(0 && "VAArgInst is not yet implemented for x86-64!");
5142 abort();
Dan Gohmanf5810a22008-05-12 16:17:19 +00005143 return SDOperand();
Dan Gohman827cb1f2008-05-10 01:26:14 +00005144}
5145
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005146SDOperand X86TargetLowering::LowerVACOPY(SDOperand Op, SelectionDAG &DAG) {
5147 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman840ff5c2008-04-18 20:55:41 +00005148 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005149 SDOperand Chain = Op.getOperand(0);
5150 SDOperand DstPtr = Op.getOperand(1);
5151 SDOperand SrcPtr = Op.getOperand(2);
Dan Gohman12a9c082008-02-06 22:27:42 +00005152 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
5153 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005154
Dan Gohman840ff5c2008-04-18 20:55:41 +00005155 return DAG.getMemcpy(Chain, DstPtr, SrcPtr,
5156 DAG.getIntPtrConstant(24), 8, false,
5157 DstSV, 0, SrcSV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005158}
5159
5160SDOperand
5161X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
5162 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
5163 switch (IntNo) {
5164 default: return SDOperand(); // Don't custom lower most intrinsics.
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005165 // Comparison intrinsics.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005166 case Intrinsic::x86_sse_comieq_ss:
5167 case Intrinsic::x86_sse_comilt_ss:
5168 case Intrinsic::x86_sse_comile_ss:
5169 case Intrinsic::x86_sse_comigt_ss:
5170 case Intrinsic::x86_sse_comige_ss:
5171 case Intrinsic::x86_sse_comineq_ss:
5172 case Intrinsic::x86_sse_ucomieq_ss:
5173 case Intrinsic::x86_sse_ucomilt_ss:
5174 case Intrinsic::x86_sse_ucomile_ss:
5175 case Intrinsic::x86_sse_ucomigt_ss:
5176 case Intrinsic::x86_sse_ucomige_ss:
5177 case Intrinsic::x86_sse_ucomineq_ss:
5178 case Intrinsic::x86_sse2_comieq_sd:
5179 case Intrinsic::x86_sse2_comilt_sd:
5180 case Intrinsic::x86_sse2_comile_sd:
5181 case Intrinsic::x86_sse2_comigt_sd:
5182 case Intrinsic::x86_sse2_comige_sd:
5183 case Intrinsic::x86_sse2_comineq_sd:
5184 case Intrinsic::x86_sse2_ucomieq_sd:
5185 case Intrinsic::x86_sse2_ucomilt_sd:
5186 case Intrinsic::x86_sse2_ucomile_sd:
5187 case Intrinsic::x86_sse2_ucomigt_sd:
5188 case Intrinsic::x86_sse2_ucomige_sd:
5189 case Intrinsic::x86_sse2_ucomineq_sd: {
5190 unsigned Opc = 0;
5191 ISD::CondCode CC = ISD::SETCC_INVALID;
5192 switch (IntNo) {
5193 default: break;
5194 case Intrinsic::x86_sse_comieq_ss:
5195 case Intrinsic::x86_sse2_comieq_sd:
5196 Opc = X86ISD::COMI;
5197 CC = ISD::SETEQ;
5198 break;
5199 case Intrinsic::x86_sse_comilt_ss:
5200 case Intrinsic::x86_sse2_comilt_sd:
5201 Opc = X86ISD::COMI;
5202 CC = ISD::SETLT;
5203 break;
5204 case Intrinsic::x86_sse_comile_ss:
5205 case Intrinsic::x86_sse2_comile_sd:
5206 Opc = X86ISD::COMI;
5207 CC = ISD::SETLE;
5208 break;
5209 case Intrinsic::x86_sse_comigt_ss:
5210 case Intrinsic::x86_sse2_comigt_sd:
5211 Opc = X86ISD::COMI;
5212 CC = ISD::SETGT;
5213 break;
5214 case Intrinsic::x86_sse_comige_ss:
5215 case Intrinsic::x86_sse2_comige_sd:
5216 Opc = X86ISD::COMI;
5217 CC = ISD::SETGE;
5218 break;
5219 case Intrinsic::x86_sse_comineq_ss:
5220 case Intrinsic::x86_sse2_comineq_sd:
5221 Opc = X86ISD::COMI;
5222 CC = ISD::SETNE;
5223 break;
5224 case Intrinsic::x86_sse_ucomieq_ss:
5225 case Intrinsic::x86_sse2_ucomieq_sd:
5226 Opc = X86ISD::UCOMI;
5227 CC = ISD::SETEQ;
5228 break;
5229 case Intrinsic::x86_sse_ucomilt_ss:
5230 case Intrinsic::x86_sse2_ucomilt_sd:
5231 Opc = X86ISD::UCOMI;
5232 CC = ISD::SETLT;
5233 break;
5234 case Intrinsic::x86_sse_ucomile_ss:
5235 case Intrinsic::x86_sse2_ucomile_sd:
5236 Opc = X86ISD::UCOMI;
5237 CC = ISD::SETLE;
5238 break;
5239 case Intrinsic::x86_sse_ucomigt_ss:
5240 case Intrinsic::x86_sse2_ucomigt_sd:
5241 Opc = X86ISD::UCOMI;
5242 CC = ISD::SETGT;
5243 break;
5244 case Intrinsic::x86_sse_ucomige_ss:
5245 case Intrinsic::x86_sse2_ucomige_sd:
5246 Opc = X86ISD::UCOMI;
5247 CC = ISD::SETGE;
5248 break;
5249 case Intrinsic::x86_sse_ucomineq_ss:
5250 case Intrinsic::x86_sse2_ucomineq_sd:
5251 Opc = X86ISD::UCOMI;
5252 CC = ISD::SETNE;
5253 break;
5254 }
5255
5256 unsigned X86CC;
5257 SDOperand LHS = Op.getOperand(1);
5258 SDOperand RHS = Op.getOperand(2);
5259 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
5260
Evan Cheng621216e2007-09-29 00:00:36 +00005261 SDOperand Cond = DAG.getNode(Opc, MVT::i32, LHS, RHS);
5262 SDOperand SetCC = DAG.getNode(X86ISD::SETCC, MVT::i8,
5263 DAG.getConstant(X86CC, MVT::i8), Cond);
5264 return DAG.getNode(ISD::ANY_EXTEND, MVT::i32, SetCC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005265 }
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005266
5267 // Fix vector shift instructions where the last operand is a non-immediate
5268 // i32 value.
5269 case Intrinsic::x86_sse2_pslli_w:
5270 case Intrinsic::x86_sse2_pslli_d:
5271 case Intrinsic::x86_sse2_pslli_q:
5272 case Intrinsic::x86_sse2_psrli_w:
5273 case Intrinsic::x86_sse2_psrli_d:
5274 case Intrinsic::x86_sse2_psrli_q:
5275 case Intrinsic::x86_sse2_psrai_w:
5276 case Intrinsic::x86_sse2_psrai_d:
5277 case Intrinsic::x86_mmx_pslli_w:
5278 case Intrinsic::x86_mmx_pslli_d:
5279 case Intrinsic::x86_mmx_pslli_q:
5280 case Intrinsic::x86_mmx_psrli_w:
5281 case Intrinsic::x86_mmx_psrli_d:
5282 case Intrinsic::x86_mmx_psrli_q:
5283 case Intrinsic::x86_mmx_psrai_w:
5284 case Intrinsic::x86_mmx_psrai_d: {
5285 SDOperand ShAmt = Op.getOperand(2);
5286 if (isa<ConstantSDNode>(ShAmt))
5287 return SDOperand();
5288
5289 unsigned NewIntNo = 0;
Duncan Sands92c43912008-06-06 12:08:01 +00005290 MVT ShAmtVT = MVT::v4i32;
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005291 switch (IntNo) {
5292 case Intrinsic::x86_sse2_pslli_w:
5293 NewIntNo = Intrinsic::x86_sse2_psll_w;
5294 break;
5295 case Intrinsic::x86_sse2_pslli_d:
5296 NewIntNo = Intrinsic::x86_sse2_psll_d;
5297 break;
5298 case Intrinsic::x86_sse2_pslli_q:
5299 NewIntNo = Intrinsic::x86_sse2_psll_q;
5300 break;
5301 case Intrinsic::x86_sse2_psrli_w:
5302 NewIntNo = Intrinsic::x86_sse2_psrl_w;
5303 break;
5304 case Intrinsic::x86_sse2_psrli_d:
5305 NewIntNo = Intrinsic::x86_sse2_psrl_d;
5306 break;
5307 case Intrinsic::x86_sse2_psrli_q:
5308 NewIntNo = Intrinsic::x86_sse2_psrl_q;
5309 break;
5310 case Intrinsic::x86_sse2_psrai_w:
5311 NewIntNo = Intrinsic::x86_sse2_psra_w;
5312 break;
5313 case Intrinsic::x86_sse2_psrai_d:
5314 NewIntNo = Intrinsic::x86_sse2_psra_d;
5315 break;
5316 default: {
5317 ShAmtVT = MVT::v2i32;
5318 switch (IntNo) {
5319 case Intrinsic::x86_mmx_pslli_w:
5320 NewIntNo = Intrinsic::x86_mmx_psll_w;
5321 break;
5322 case Intrinsic::x86_mmx_pslli_d:
5323 NewIntNo = Intrinsic::x86_mmx_psll_d;
5324 break;
5325 case Intrinsic::x86_mmx_pslli_q:
5326 NewIntNo = Intrinsic::x86_mmx_psll_q;
5327 break;
5328 case Intrinsic::x86_mmx_psrli_w:
5329 NewIntNo = Intrinsic::x86_mmx_psrl_w;
5330 break;
5331 case Intrinsic::x86_mmx_psrli_d:
5332 NewIntNo = Intrinsic::x86_mmx_psrl_d;
5333 break;
5334 case Intrinsic::x86_mmx_psrli_q:
5335 NewIntNo = Intrinsic::x86_mmx_psrl_q;
5336 break;
5337 case Intrinsic::x86_mmx_psrai_w:
5338 NewIntNo = Intrinsic::x86_mmx_psra_w;
5339 break;
5340 case Intrinsic::x86_mmx_psrai_d:
5341 NewIntNo = Intrinsic::x86_mmx_psra_d;
5342 break;
5343 default: abort(); // Can't reach here.
5344 }
5345 break;
5346 }
5347 }
Duncan Sands92c43912008-06-06 12:08:01 +00005348 MVT VT = Op.getValueType();
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005349 ShAmt = DAG.getNode(ISD::BIT_CONVERT, VT,
5350 DAG.getNode(ISD::SCALAR_TO_VECTOR, ShAmtVT, ShAmt));
5351 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT,
5352 DAG.getConstant(NewIntNo, MVT::i32),
5353 Op.getOperand(1), ShAmt);
5354 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005355 }
5356}
5357
5358SDOperand X86TargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
5359 // Depths > 0 not supported yet!
5360 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
5361 return SDOperand();
5362
5363 // Just load the return address
5364 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
5365 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
5366}
5367
5368SDOperand X86TargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
5369 // Depths > 0 not supported yet!
5370 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
5371 return SDOperand();
5372
5373 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
5374 return DAG.getNode(ISD::SUB, getPointerTy(), RetAddrFI,
Chris Lattner5872a362008-01-17 07:00:52 +00005375 DAG.getIntPtrConstant(4));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005376}
5377
5378SDOperand X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDOperand Op,
5379 SelectionDAG &DAG) {
5380 // Is not yet supported on x86-64
5381 if (Subtarget->is64Bit())
5382 return SDOperand();
5383
Chris Lattner5872a362008-01-17 07:00:52 +00005384 return DAG.getIntPtrConstant(8);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005385}
5386
5387SDOperand X86TargetLowering::LowerEH_RETURN(SDOperand Op, SelectionDAG &DAG)
5388{
5389 assert(!Subtarget->is64Bit() &&
5390 "Lowering of eh_return builtin is not supported yet on x86-64");
5391
5392 MachineFunction &MF = DAG.getMachineFunction();
5393 SDOperand Chain = Op.getOperand(0);
5394 SDOperand Offset = Op.getOperand(1);
5395 SDOperand Handler = Op.getOperand(2);
5396
5397 SDOperand Frame = DAG.getRegister(RegInfo->getFrameRegister(MF),
5398 getPointerTy());
5399
5400 SDOperand StoreAddr = DAG.getNode(ISD::SUB, getPointerTy(), Frame,
Chris Lattner5872a362008-01-17 07:00:52 +00005401 DAG.getIntPtrConstant(-4UL));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005402 StoreAddr = DAG.getNode(ISD::ADD, getPointerTy(), StoreAddr, Offset);
5403 Chain = DAG.getStore(Chain, Handler, StoreAddr, NULL, 0);
5404 Chain = DAG.getCopyToReg(Chain, X86::ECX, StoreAddr);
Chris Lattner1b989192007-12-31 04:13:23 +00005405 MF.getRegInfo().addLiveOut(X86::ECX);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005406
5407 return DAG.getNode(X86ISD::EH_RETURN, MVT::Other,
5408 Chain, DAG.getRegister(X86::ECX, getPointerTy()));
5409}
5410
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005411SDOperand X86TargetLowering::LowerTRAMPOLINE(SDOperand Op,
5412 SelectionDAG &DAG) {
5413 SDOperand Root = Op.getOperand(0);
5414 SDOperand Trmp = Op.getOperand(1); // trampoline
5415 SDOperand FPtr = Op.getOperand(2); // nested function
5416 SDOperand Nest = Op.getOperand(3); // 'nest' parameter value
5417
Dan Gohman12a9c082008-02-06 22:27:42 +00005418 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005419
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005420 const X86InstrInfo *TII =
5421 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
5422
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005423 if (Subtarget->is64Bit()) {
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005424 SDOperand OutChains[6];
5425
5426 // Large code-model.
5427
5428 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
5429 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
5430
Dan Gohmanb41dfba2008-05-14 01:58:56 +00005431 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
5432 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005433
5434 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
5435
5436 // Load the pointer to the nested function into R11.
5437 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
5438 SDOperand Addr = Trmp;
5439 OutChains[0] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005440 TrmpAddr, 0);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005441
5442 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(2, MVT::i64));
Dan Gohman12a9c082008-02-06 22:27:42 +00005443 OutChains[1] = DAG.getStore(Root, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005444
5445 // Load the 'nest' parameter value into R10.
5446 // R10 is specified in X86CallingConv.td
5447 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
5448 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(10, MVT::i64));
5449 OutChains[2] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005450 TrmpAddr, 10);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005451
5452 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(12, MVT::i64));
Dan Gohman12a9c082008-02-06 22:27:42 +00005453 OutChains[3] = DAG.getStore(Root, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005454
5455 // Jump to the nested function.
5456 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
5457 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(20, MVT::i64));
5458 OutChains[4] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005459 TrmpAddr, 20);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005460
5461 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
5462 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(22, MVT::i64));
5463 OutChains[5] = DAG.getStore(Root, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005464 TrmpAddr, 22);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005465
5466 SDOperand Ops[] =
5467 { Trmp, DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains, 6) };
5468 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(), Ops, 2);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005469 } else {
Dan Gohman0bd70702008-01-31 01:01:48 +00005470 const Function *Func =
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005471 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
5472 unsigned CC = Func->getCallingConv();
Duncan Sands466eadd2007-08-29 19:01:20 +00005473 unsigned NestReg;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005474
5475 switch (CC) {
5476 default:
5477 assert(0 && "Unsupported calling convention");
5478 case CallingConv::C:
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005479 case CallingConv::X86_StdCall: {
5480 // Pass 'nest' parameter in ECX.
5481 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00005482 NestReg = X86::ECX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005483
5484 // Check that ECX wasn't needed by an 'inreg' parameter.
5485 const FunctionType *FTy = Func->getFunctionType();
Chris Lattner1c8733e2008-03-12 17:45:29 +00005486 const PAListPtr &Attrs = Func->getParamAttrs();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005487
Chris Lattner1c8733e2008-03-12 17:45:29 +00005488 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005489 unsigned InRegCount = 0;
5490 unsigned Idx = 1;
5491
5492 for (FunctionType::param_iterator I = FTy->param_begin(),
5493 E = FTy->param_end(); I != E; ++I, ++Idx)
Chris Lattner1c8733e2008-03-12 17:45:29 +00005494 if (Attrs.paramHasAttr(Idx, ParamAttr::InReg))
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005495 // FIXME: should only count parameters that are lowered to integers.
5496 InRegCount += (getTargetData()->getTypeSizeInBits(*I) + 31) / 32;
5497
5498 if (InRegCount > 2) {
5499 cerr << "Nest register in use - reduce number of inreg parameters!\n";
5500 abort();
5501 }
5502 }
5503 break;
5504 }
5505 case CallingConv::X86_FastCall:
5506 // Pass 'nest' parameter in EAX.
5507 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00005508 NestReg = X86::EAX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005509 break;
5510 }
5511
5512 SDOperand OutChains[4];
5513 SDOperand Addr, Disp;
5514
5515 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(10, MVT::i32));
5516 Disp = DAG.getNode(ISD::SUB, MVT::i32, FPtr, Addr);
5517
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005518 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanb41dfba2008-05-14 01:58:56 +00005519 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Duncan Sands466eadd2007-08-29 19:01:20 +00005520 OutChains[0] = DAG.getStore(Root, DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman12a9c082008-02-06 22:27:42 +00005521 Trmp, TrmpAddr, 0);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005522
5523 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(1, MVT::i32));
Dan Gohman12a9c082008-02-06 22:27:42 +00005524 OutChains[1] = DAG.getStore(Root, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005525
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005526 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005527 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(5, MVT::i32));
5528 OutChains[2] = DAG.getStore(Root, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005529 TrmpAddr, 5, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005530
5531 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(6, MVT::i32));
Dan Gohman12a9c082008-02-06 22:27:42 +00005532 OutChains[3] = DAG.getStore(Root, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005533
Duncan Sands7407a9f2007-09-11 14:10:23 +00005534 SDOperand Ops[] =
5535 { Trmp, DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains, 4) };
5536 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(), Ops, 2);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005537 }
5538}
5539
Dan Gohman819574c2008-01-31 00:41:03 +00005540SDOperand X86TargetLowering::LowerFLT_ROUNDS_(SDOperand Op, SelectionDAG &DAG) {
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005541 /*
5542 The rounding mode is in bits 11:10 of FPSR, and has the following
5543 settings:
5544 00 Round to nearest
5545 01 Round to -inf
5546 10 Round to +inf
5547 11 Round to 0
5548
5549 FLT_ROUNDS, on the other hand, expects the following:
5550 -1 Undefined
5551 0 Round to 0
5552 1 Round to nearest
5553 2 Round to +inf
5554 3 Round to -inf
5555
5556 To perform the conversion, we do:
5557 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
5558 */
5559
5560 MachineFunction &MF = DAG.getMachineFunction();
5561 const TargetMachine &TM = MF.getTarget();
5562 const TargetFrameInfo &TFI = *TM.getFrameInfo();
5563 unsigned StackAlignment = TFI.getStackAlignment();
Duncan Sands92c43912008-06-06 12:08:01 +00005564 MVT VT = Op.getValueType();
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005565
5566 // Save FP Control Word to stack slot
5567 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
5568 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5569
5570 SDOperand Chain = DAG.getNode(X86ISD::FNSTCW16m, MVT::Other,
5571 DAG.getEntryNode(), StackSlot);
5572
5573 // Load FP Control Word from stack slot
5574 SDOperand CWD = DAG.getLoad(MVT::i16, Chain, StackSlot, NULL, 0);
5575
5576 // Transform as necessary
5577 SDOperand CWD1 =
5578 DAG.getNode(ISD::SRL, MVT::i16,
5579 DAG.getNode(ISD::AND, MVT::i16,
5580 CWD, DAG.getConstant(0x800, MVT::i16)),
5581 DAG.getConstant(11, MVT::i8));
5582 SDOperand CWD2 =
5583 DAG.getNode(ISD::SRL, MVT::i16,
5584 DAG.getNode(ISD::AND, MVT::i16,
5585 CWD, DAG.getConstant(0x400, MVT::i16)),
5586 DAG.getConstant(9, MVT::i8));
5587
5588 SDOperand RetVal =
5589 DAG.getNode(ISD::AND, MVT::i16,
5590 DAG.getNode(ISD::ADD, MVT::i16,
5591 DAG.getNode(ISD::OR, MVT::i16, CWD1, CWD2),
5592 DAG.getConstant(1, MVT::i16)),
5593 DAG.getConstant(3, MVT::i16));
5594
5595
Duncan Sands92c43912008-06-06 12:08:01 +00005596 return DAG.getNode((VT.getSizeInBits() < 16 ?
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005597 ISD::TRUNCATE : ISD::ZERO_EXTEND), VT, RetVal);
5598}
5599
Evan Cheng48679f42007-12-14 02:13:44 +00005600SDOperand X86TargetLowering::LowerCTLZ(SDOperand Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00005601 MVT VT = Op.getValueType();
5602 MVT OpVT = VT;
5603 unsigned NumBits = VT.getSizeInBits();
Evan Cheng48679f42007-12-14 02:13:44 +00005604
5605 Op = Op.getOperand(0);
5606 if (VT == MVT::i8) {
Evan Cheng7cfbfe32007-12-14 08:30:15 +00005607 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng48679f42007-12-14 02:13:44 +00005608 OpVT = MVT::i32;
5609 Op = DAG.getNode(ISD::ZERO_EXTEND, OpVT, Op);
5610 }
Evan Cheng48679f42007-12-14 02:13:44 +00005611
Evan Cheng7cfbfe32007-12-14 08:30:15 +00005612 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
5613 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
5614 Op = DAG.getNode(X86ISD::BSR, VTs, Op);
5615
5616 // If src is zero (i.e. bsr sets ZF), returns NumBits.
5617 SmallVector<SDOperand, 4> Ops;
5618 Ops.push_back(Op);
5619 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
5620 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
5621 Ops.push_back(Op.getValue(1));
5622 Op = DAG.getNode(X86ISD::CMOV, OpVT, &Ops[0], 4);
5623
5624 // Finally xor with NumBits-1.
5625 Op = DAG.getNode(ISD::XOR, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
5626
Evan Cheng48679f42007-12-14 02:13:44 +00005627 if (VT == MVT::i8)
5628 Op = DAG.getNode(ISD::TRUNCATE, MVT::i8, Op);
5629 return Op;
5630}
5631
5632SDOperand X86TargetLowering::LowerCTTZ(SDOperand Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00005633 MVT VT = Op.getValueType();
5634 MVT OpVT = VT;
5635 unsigned NumBits = VT.getSizeInBits();
Evan Cheng48679f42007-12-14 02:13:44 +00005636
5637 Op = Op.getOperand(0);
5638 if (VT == MVT::i8) {
5639 OpVT = MVT::i32;
5640 Op = DAG.getNode(ISD::ZERO_EXTEND, OpVT, Op);
5641 }
Evan Cheng7cfbfe32007-12-14 08:30:15 +00005642
5643 // Issue a bsf (scan bits forward) which also sets EFLAGS.
5644 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
5645 Op = DAG.getNode(X86ISD::BSF, VTs, Op);
5646
5647 // If src is zero (i.e. bsf sets ZF), returns NumBits.
5648 SmallVector<SDOperand, 4> Ops;
5649 Ops.push_back(Op);
5650 Ops.push_back(DAG.getConstant(NumBits, OpVT));
5651 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
5652 Ops.push_back(Op.getValue(1));
5653 Op = DAG.getNode(X86ISD::CMOV, OpVT, &Ops[0], 4);
5654
Evan Cheng48679f42007-12-14 02:13:44 +00005655 if (VT == MVT::i8)
5656 Op = DAG.getNode(ISD::TRUNCATE, MVT::i8, Op);
5657 return Op;
5658}
5659
Andrew Lenharth81580822008-03-05 01:15:49 +00005660SDOperand X86TargetLowering::LowerLCS(SDOperand Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00005661 MVT T = cast<AtomicSDNode>(Op.Val)->getVT();
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00005662 unsigned Reg = 0;
5663 unsigned size = 0;
Duncan Sands92c43912008-06-06 12:08:01 +00005664 switch(T.getSimpleVT()) {
5665 default:
5666 assert(false && "Invalid value type!");
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00005667 case MVT::i8: Reg = X86::AL; size = 1; break;
5668 case MVT::i16: Reg = X86::AX; size = 2; break;
5669 case MVT::i32: Reg = X86::EAX; size = 4; break;
Andrew Lenharth81580822008-03-05 01:15:49 +00005670 case MVT::i64:
5671 if (Subtarget->is64Bit()) {
5672 Reg = X86::RAX; size = 8;
5673 } else //Should go away when LowerType stuff lands
5674 return SDOperand(ExpandATOMIC_LCS(Op.Val, DAG), 0);
5675 break;
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00005676 };
5677 SDOperand cpIn = DAG.getCopyToReg(Op.getOperand(0), Reg,
Andrew Lenharth9135fcb2008-03-01 22:27:48 +00005678 Op.getOperand(3), SDOperand());
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00005679 SDOperand Ops[] = { cpIn.getValue(0),
Andrew Lenharth81580822008-03-05 01:15:49 +00005680 Op.getOperand(1),
5681 Op.getOperand(2),
5682 DAG.getTargetConstant(size, MVT::i8),
5683 cpIn.getValue(1) };
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00005684 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
5685 SDOperand Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, Tys, Ops, 5);
5686 SDOperand cpOut =
5687 DAG.getCopyFromReg(Result.getValue(0), Reg, T, Result.getValue(1));
5688 return cpOut;
5689}
5690
Andrew Lenharth81580822008-03-05 01:15:49 +00005691SDNode* X86TargetLowering::ExpandATOMIC_LCS(SDNode* Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00005692 MVT T = cast<AtomicSDNode>(Op)->getVT();
Andrew Lenharth81580822008-03-05 01:15:49 +00005693 assert (T == MVT::i64 && "Only know how to expand i64 CAS");
5694 SDOperand cpInL, cpInH;
5695 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(3),
5696 DAG.getConstant(0, MVT::i32));
5697 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(3),
5698 DAG.getConstant(1, MVT::i32));
5699 cpInL = DAG.getCopyToReg(Op->getOperand(0), X86::EAX,
5700 cpInL, SDOperand());
5701 cpInH = DAG.getCopyToReg(cpInL.getValue(0), X86::EDX,
5702 cpInH, cpInL.getValue(1));
5703 SDOperand swapInL, swapInH;
5704 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(2),
5705 DAG.getConstant(0, MVT::i32));
5706 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(2),
5707 DAG.getConstant(1, MVT::i32));
5708 swapInL = DAG.getCopyToReg(cpInH.getValue(0), X86::EBX,
5709 swapInL, cpInH.getValue(1));
5710 swapInH = DAG.getCopyToReg(swapInL.getValue(0), X86::ECX,
5711 swapInH, swapInL.getValue(1));
5712 SDOperand Ops[] = { swapInH.getValue(0),
5713 Op->getOperand(1),
5714 swapInH.getValue(1)};
5715 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
5716 SDOperand Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, Tys, Ops, 3);
5717 SDOperand cpOutL = DAG.getCopyFromReg(Result.getValue(0), X86::EAX, MVT::i32,
5718 Result.getValue(1));
5719 SDOperand cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), X86::EDX, MVT::i32,
5720 cpOutL.getValue(2));
5721 SDOperand OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
5722 SDOperand ResultVal = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OpsF, 2);
5723 Tys = DAG.getVTList(MVT::i64, MVT::Other);
5724 return DAG.getNode(ISD::MERGE_VALUES, Tys, ResultVal, cpOutH.getValue(1)).Val;
5725}
5726
Mon P Wang078a62d2008-05-05 19:05:59 +00005727SDNode* X86TargetLowering::ExpandATOMIC_LSS(SDNode* Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00005728 MVT T = cast<AtomicSDNode>(Op)->getVT();
Mon P Wang078a62d2008-05-05 19:05:59 +00005729 assert (T == MVT::i32 && "Only know how to expand i32 LSS");
5730 SDOperand negOp = DAG.getNode(ISD::SUB, T,
5731 DAG.getConstant(0, T), Op->getOperand(2));
5732 return DAG.getAtomic(ISD::ATOMIC_LAS, Op->getOperand(0),
5733 Op->getOperand(1), negOp, T).Val;
5734}
5735
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005736/// LowerOperation - Provide custom lowering hooks for some operations.
5737///
5738SDOperand X86TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
5739 switch (Op.getOpcode()) {
5740 default: assert(0 && "Should not custom lower this!");
Andrew Lenharth81580822008-03-05 01:15:49 +00005741 case ISD::ATOMIC_LCS: return LowerLCS(Op,DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005742 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5743 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5744 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
5745 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
5746 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
5747 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
5748 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
5749 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
5750 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
5751 case ISD::SHL_PARTS:
5752 case ISD::SRA_PARTS:
5753 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
5754 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
5755 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
5756 case ISD::FABS: return LowerFABS(Op, DAG);
5757 case ISD::FNEG: return LowerFNEG(Op, DAG);
5758 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng621216e2007-09-29 00:00:36 +00005759 case ISD::SETCC: return LowerSETCC(Op, DAG);
5760 case ISD::SELECT: return LowerSELECT(Op, DAG);
5761 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005762 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
5763 case ISD::CALL: return LowerCALL(Op, DAG);
5764 case ISD::RET: return LowerRET(Op, DAG);
5765 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005766 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman827cb1f2008-05-10 01:26:14 +00005767 case ISD::VAARG: return LowerVAARG(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005768 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
5769 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5770 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
5771 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
5772 case ISD::FRAME_TO_ARGS_OFFSET:
5773 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
5774 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
5775 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005776 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman819574c2008-01-31 00:41:03 +00005777 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng48679f42007-12-14 02:13:44 +00005778 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
5779 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005780
5781 // FIXME: REMOVE THIS WHEN LegalizeDAGTypes lands.
5782 case ISD::READCYCLECOUNTER:
5783 return SDOperand(ExpandREADCYCLECOUNTER(Op.Val, DAG), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005784 }
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005785}
5786
5787/// ExpandOperation - Provide custom lowering hooks for expanding operations.
5788SDNode *X86TargetLowering::ExpandOperationResult(SDNode *N, SelectionDAG &DAG) {
5789 switch (N->getOpcode()) {
5790 default: assert(0 && "Should not custom lower this!");
5791 case ISD::FP_TO_SINT: return ExpandFP_TO_SINT(N, DAG);
5792 case ISD::READCYCLECOUNTER: return ExpandREADCYCLECOUNTER(N, DAG);
Andrew Lenharth81580822008-03-05 01:15:49 +00005793 case ISD::ATOMIC_LCS: return ExpandATOMIC_LCS(N, DAG);
Mon P Wang078a62d2008-05-05 19:05:59 +00005794 case ISD::ATOMIC_LSS: return ExpandATOMIC_LSS(N,DAG);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005795 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005796}
5797
5798const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
5799 switch (Opcode) {
5800 default: return NULL;
Evan Cheng48679f42007-12-14 02:13:44 +00005801 case X86ISD::BSF: return "X86ISD::BSF";
5802 case X86ISD::BSR: return "X86ISD::BSR";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005803 case X86ISD::SHLD: return "X86ISD::SHLD";
5804 case X86ISD::SHRD: return "X86ISD::SHRD";
5805 case X86ISD::FAND: return "X86ISD::FAND";
5806 case X86ISD::FOR: return "X86ISD::FOR";
5807 case X86ISD::FXOR: return "X86ISD::FXOR";
5808 case X86ISD::FSRL: return "X86ISD::FSRL";
5809 case X86ISD::FILD: return "X86ISD::FILD";
5810 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
5811 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
5812 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
5813 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
5814 case X86ISD::FLD: return "X86ISD::FLD";
5815 case X86ISD::FST: return "X86ISD::FST";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005816 case X86ISD::CALL: return "X86ISD::CALL";
5817 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
5818 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
5819 case X86ISD::CMP: return "X86ISD::CMP";
5820 case X86ISD::COMI: return "X86ISD::COMI";
5821 case X86ISD::UCOMI: return "X86ISD::UCOMI";
5822 case X86ISD::SETCC: return "X86ISD::SETCC";
5823 case X86ISD::CMOV: return "X86ISD::CMOV";
5824 case X86ISD::BRCOND: return "X86ISD::BRCOND";
5825 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
5826 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
5827 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005828 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
5829 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Nate Begemand77e59e2008-02-11 04:19:36 +00005830 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005831 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begemand77e59e2008-02-11 04:19:36 +00005832 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
5833 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005834 case X86ISD::PINSRW: return "X86ISD::PINSRW";
5835 case X86ISD::FMAX: return "X86ISD::FMAX";
5836 case X86ISD::FMIN: return "X86ISD::FMIN";
5837 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
5838 case X86ISD::FRCP: return "X86ISD::FRCP";
5839 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
5840 case X86ISD::THREAD_POINTER: return "X86ISD::THREAD_POINTER";
5841 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00005842 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005843 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng40ee6e52008-05-08 00:57:18 +00005844 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
5845 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Evan Chenge9b9c672008-05-09 21:53:03 +00005846 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
5847 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengdea99362008-05-29 08:22:04 +00005848 case X86ISD::VSHL: return "X86ISD::VSHL";
5849 case X86ISD::VSRL: return "X86ISD::VSRL";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005850 }
5851}
5852
5853// isLegalAddressingMode - Return true if the addressing mode represented
5854// by AM is legal for this target, for a load/store of the specified type.
5855bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
5856 const Type *Ty) const {
5857 // X86 supports extremely general addressing modes.
5858
5859 // X86 allows a sign-extended 32-bit immediate field as a displacement.
5860 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
5861 return false;
5862
5863 if (AM.BaseGV) {
Evan Cheng6a1f3f12007-08-01 23:46:47 +00005864 // We can only fold this if we don't need an extra load.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005865 if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false))
5866 return false;
Evan Cheng6a1f3f12007-08-01 23:46:47 +00005867
5868 // X86-64 only supports addr of globals in small code model.
5869 if (Subtarget->is64Bit()) {
5870 if (getTargetMachine().getCodeModel() != CodeModel::Small)
5871 return false;
5872 // If lower 4G is not available, then we must use rip-relative addressing.
5873 if (AM.BaseOffs || AM.Scale > 1)
5874 return false;
5875 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005876 }
5877
5878 switch (AM.Scale) {
5879 case 0:
5880 case 1:
5881 case 2:
5882 case 4:
5883 case 8:
5884 // These scales always work.
5885 break;
5886 case 3:
5887 case 5:
5888 case 9:
5889 // These scales are formed with basereg+scalereg. Only accept if there is
5890 // no basereg yet.
5891 if (AM.HasBaseReg)
5892 return false;
5893 break;
5894 default: // Other stuff never works.
5895 return false;
5896 }
5897
5898 return true;
5899}
5900
5901
Evan Cheng27a820a2007-10-26 01:56:11 +00005902bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
5903 if (!Ty1->isInteger() || !Ty2->isInteger())
5904 return false;
Evan Cheng7f152602007-10-29 07:57:50 +00005905 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
5906 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Chengca0e80f2008-03-20 02:18:41 +00005907 if (NumBits1 <= NumBits2)
Evan Cheng7f152602007-10-29 07:57:50 +00005908 return false;
5909 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng27a820a2007-10-26 01:56:11 +00005910}
5911
Duncan Sands92c43912008-06-06 12:08:01 +00005912bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const {
5913 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng9decb332007-10-29 19:58:20 +00005914 return false;
Duncan Sands92c43912008-06-06 12:08:01 +00005915 unsigned NumBits1 = VT1.getSizeInBits();
5916 unsigned NumBits2 = VT2.getSizeInBits();
Evan Chengca0e80f2008-03-20 02:18:41 +00005917 if (NumBits1 <= NumBits2)
Evan Cheng9decb332007-10-29 19:58:20 +00005918 return false;
5919 return Subtarget->is64Bit() || NumBits1 < 64;
5920}
Evan Cheng27a820a2007-10-26 01:56:11 +00005921
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005922/// isShuffleMaskLegal - Targets can use this to indicate that they only
5923/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
5924/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
5925/// are assumed to be legal.
5926bool
Duncan Sands92c43912008-06-06 12:08:01 +00005927X86TargetLowering::isShuffleMaskLegal(SDOperand Mask, MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005928 // Only do shuffles on 128-bit vector types for now.
Duncan Sands92c43912008-06-06 12:08:01 +00005929 if (VT.getSizeInBits() == 64) return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005930 return (Mask.Val->getNumOperands() <= 4 ||
5931 isIdentityMask(Mask.Val) ||
5932 isIdentityMask(Mask.Val, true) ||
5933 isSplatMask(Mask.Val) ||
5934 isPSHUFHW_PSHUFLWMask(Mask.Val) ||
5935 X86::isUNPCKLMask(Mask.Val) ||
5936 X86::isUNPCKHMask(Mask.Val) ||
5937 X86::isUNPCKL_v_undef_Mask(Mask.Val) ||
5938 X86::isUNPCKH_v_undef_Mask(Mask.Val));
5939}
5940
Dan Gohman48d5f062008-04-09 20:09:42 +00005941bool
5942X86TargetLowering::isVectorClearMaskLegal(const std::vector<SDOperand> &BVOps,
Duncan Sands92c43912008-06-06 12:08:01 +00005943 MVT EVT, SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005944 unsigned NumElts = BVOps.size();
5945 // Only do shuffles on 128-bit vector types for now.
Duncan Sands92c43912008-06-06 12:08:01 +00005946 if (EVT.getSizeInBits() * NumElts == 64) return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005947 if (NumElts == 2) return true;
5948 if (NumElts == 4) {
5949 return (isMOVLMask(&BVOps[0], 4) ||
5950 isCommutedMOVL(&BVOps[0], 4, true) ||
5951 isSHUFPMask(&BVOps[0], 4) ||
5952 isCommutedSHUFP(&BVOps[0], 4));
5953 }
5954 return false;
5955}
5956
5957//===----------------------------------------------------------------------===//
5958// X86 Scheduler Hooks
5959//===----------------------------------------------------------------------===//
5960
Mon P Wang078a62d2008-05-05 19:05:59 +00005961// private utility function
5962MachineBasicBlock *
5963X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
5964 MachineBasicBlock *MBB,
5965 unsigned regOpc,
Andrew Lenharthaf02d592008-06-14 05:48:15 +00005966 unsigned immOpc,
5967 bool invSrc) {
Mon P Wang078a62d2008-05-05 19:05:59 +00005968 // For the atomic bitwise operator, we generate
5969 // thisMBB:
5970 // newMBB:
Mon P Wang318b0372008-05-05 22:56:23 +00005971 // ld t1 = [bitinstr.addr]
5972 // op t2 = t1, [bitinstr.val]
5973 // mov EAX = t1
Mon P Wang078a62d2008-05-05 19:05:59 +00005974 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
5975 // bz newMBB
5976 // fallthrough -->nextMBB
5977 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5978 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
5979 ilist<MachineBasicBlock>::iterator MBBIter = MBB;
5980 ++MBBIter;
5981
5982 /// First build the CFG
5983 MachineFunction *F = MBB->getParent();
5984 MachineBasicBlock *thisMBB = MBB;
5985 MachineBasicBlock *newMBB = new MachineBasicBlock(LLVM_BB);
5986 MachineBasicBlock *nextMBB = new MachineBasicBlock(LLVM_BB);
5987 F->getBasicBlockList().insert(MBBIter, newMBB);
5988 F->getBasicBlockList().insert(MBBIter, nextMBB);
5989
5990 // Move all successors to thisMBB to nextMBB
5991 nextMBB->transferSuccessors(thisMBB);
5992
5993 // Update thisMBB to fall through to newMBB
5994 thisMBB->addSuccessor(newMBB);
5995
5996 // newMBB jumps to itself and fall through to nextMBB
5997 newMBB->addSuccessor(nextMBB);
5998 newMBB->addSuccessor(newMBB);
5999
6000 // Insert instructions into newMBB based on incoming instruction
6001 assert(bInstr->getNumOperands() < 8 && "unexpected number of operands");
6002 MachineOperand& destOper = bInstr->getOperand(0);
6003 MachineOperand* argOpers[6];
6004 int numArgs = bInstr->getNumOperands() - 1;
6005 for (int i=0; i < numArgs; ++i)
6006 argOpers[i] = &bInstr->getOperand(i+1);
6007
6008 // x86 address has 4 operands: base, index, scale, and displacement
6009 int lastAddrIndx = 3; // [0,3]
6010 int valArgIndx = 4;
6011
Mon P Wang318b0372008-05-05 22:56:23 +00006012 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
6013 MachineInstrBuilder MIB = BuildMI(newMBB, TII->get(X86::MOV32rm), t1);
Mon P Wang078a62d2008-05-05 19:05:59 +00006014 for (int i=0; i <= lastAddrIndx; ++i)
6015 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006016
6017 unsigned tt = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
6018 if (invSrc) {
6019 MIB = BuildMI(newMBB, TII->get(X86::NOT32r), tt).addReg(t1);
6020 }
6021 else
6022 tt = t1;
6023
Mon P Wang078a62d2008-05-05 19:05:59 +00006024 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
6025 assert( (argOpers[valArgIndx]->isReg() || argOpers[valArgIndx]->isImm())
6026 && "invalid operand");
6027 if (argOpers[valArgIndx]->isReg())
6028 MIB = BuildMI(newMBB, TII->get(regOpc), t2);
6029 else
6030 MIB = BuildMI(newMBB, TII->get(immOpc), t2);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006031 MIB.addReg(tt);
Mon P Wang078a62d2008-05-05 19:05:59 +00006032 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006033
Mon P Wang318b0372008-05-05 22:56:23 +00006034 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), X86::EAX);
6035 MIB.addReg(t1);
6036
Mon P Wang078a62d2008-05-05 19:05:59 +00006037 MIB = BuildMI(newMBB, TII->get(X86::LCMPXCHG32));
6038 for (int i=0; i <= lastAddrIndx; ++i)
6039 (*MIB).addOperand(*argOpers[i]);
6040 MIB.addReg(t2);
6041
6042 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), destOper.getReg());
6043 MIB.addReg(X86::EAX);
6044
6045 // insert branch
6046 BuildMI(newMBB, TII->get(X86::JNE)).addMBB(newMBB);
6047
6048 delete bInstr; // The pseudo instruction is gone now.
6049 return nextMBB;
6050}
6051
6052// private utility function
6053MachineBasicBlock *
6054X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
6055 MachineBasicBlock *MBB,
6056 unsigned cmovOpc) {
6057 // For the atomic min/max operator, we generate
6058 // thisMBB:
6059 // newMBB:
Mon P Wang318b0372008-05-05 22:56:23 +00006060 // ld t1 = [min/max.addr]
Mon P Wang078a62d2008-05-05 19:05:59 +00006061 // mov t2 = [min/max.val]
6062 // cmp t1, t2
6063 // cmov[cond] t2 = t1
Mon P Wang318b0372008-05-05 22:56:23 +00006064 // mov EAX = t1
Mon P Wang078a62d2008-05-05 19:05:59 +00006065 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
6066 // bz newMBB
6067 // fallthrough -->nextMBB
6068 //
6069 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6070 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
6071 ilist<MachineBasicBlock>::iterator MBBIter = MBB;
6072 ++MBBIter;
6073
6074 /// First build the CFG
6075 MachineFunction *F = MBB->getParent();
6076 MachineBasicBlock *thisMBB = MBB;
6077 MachineBasicBlock *newMBB = new MachineBasicBlock(LLVM_BB);
6078 MachineBasicBlock *nextMBB = new MachineBasicBlock(LLVM_BB);
6079 F->getBasicBlockList().insert(MBBIter, newMBB);
6080 F->getBasicBlockList().insert(MBBIter, nextMBB);
6081
6082 // Move all successors to thisMBB to nextMBB
6083 nextMBB->transferSuccessors(thisMBB);
6084
6085 // Update thisMBB to fall through to newMBB
6086 thisMBB->addSuccessor(newMBB);
6087
6088 // newMBB jumps to newMBB and fall through to nextMBB
6089 newMBB->addSuccessor(nextMBB);
6090 newMBB->addSuccessor(newMBB);
6091
6092 // Insert instructions into newMBB based on incoming instruction
6093 assert(mInstr->getNumOperands() < 8 && "unexpected number of operands");
6094 MachineOperand& destOper = mInstr->getOperand(0);
6095 MachineOperand* argOpers[6];
6096 int numArgs = mInstr->getNumOperands() - 1;
6097 for (int i=0; i < numArgs; ++i)
6098 argOpers[i] = &mInstr->getOperand(i+1);
6099
6100 // x86 address has 4 operands: base, index, scale, and displacement
6101 int lastAddrIndx = 3; // [0,3]
6102 int valArgIndx = 4;
6103
Mon P Wang318b0372008-05-05 22:56:23 +00006104 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
6105 MachineInstrBuilder MIB = BuildMI(newMBB, TII->get(X86::MOV32rm), t1);
Mon P Wang078a62d2008-05-05 19:05:59 +00006106 for (int i=0; i <= lastAddrIndx; ++i)
6107 (*MIB).addOperand(*argOpers[i]);
Mon P Wang318b0372008-05-05 22:56:23 +00006108
Mon P Wang078a62d2008-05-05 19:05:59 +00006109 // We only support register and immediate values
6110 assert( (argOpers[valArgIndx]->isReg() || argOpers[valArgIndx]->isImm())
6111 && "invalid operand");
6112
6113 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
6114 if (argOpers[valArgIndx]->isReg())
6115 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), t2);
6116 else
6117 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), t2);
6118 (*MIB).addOperand(*argOpers[valArgIndx]);
6119
Mon P Wang318b0372008-05-05 22:56:23 +00006120 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), X86::EAX);
6121 MIB.addReg(t1);
6122
Mon P Wang078a62d2008-05-05 19:05:59 +00006123 MIB = BuildMI(newMBB, TII->get(X86::CMP32rr));
6124 MIB.addReg(t1);
6125 MIB.addReg(t2);
6126
6127 // Generate movc
6128 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
6129 MIB = BuildMI(newMBB, TII->get(cmovOpc),t3);
6130 MIB.addReg(t2);
6131 MIB.addReg(t1);
6132
6133 // Cmp and exchange if none has modified the memory location
6134 MIB = BuildMI(newMBB, TII->get(X86::LCMPXCHG32));
6135 for (int i=0; i <= lastAddrIndx; ++i)
6136 (*MIB).addOperand(*argOpers[i]);
6137 MIB.addReg(t3);
6138
6139 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), destOper.getReg());
6140 MIB.addReg(X86::EAX);
6141
6142 // insert branch
6143 BuildMI(newMBB, TII->get(X86::JNE)).addMBB(newMBB);
6144
6145 delete mInstr; // The pseudo instruction is gone now.
6146 return nextMBB;
6147}
6148
6149
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006150MachineBasicBlock *
Evan Chenge637db12008-01-30 18:18:23 +00006151X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
6152 MachineBasicBlock *BB) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006153 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6154 switch (MI->getOpcode()) {
6155 default: assert(false && "Unexpected instr type to insert");
6156 case X86::CMOV_FR32:
6157 case X86::CMOV_FR64:
6158 case X86::CMOV_V4F32:
6159 case X86::CMOV_V2F64:
Evan Cheng621216e2007-09-29 00:00:36 +00006160 case X86::CMOV_V2I64: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006161 // To "insert" a SELECT_CC instruction, we actually have to insert the
6162 // diamond control-flow pattern. The incoming instruction knows the
6163 // destination vreg to set, the condition code register to branch on, the
6164 // true/false values to select between, and a branch opcode to use.
6165 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6166 ilist<MachineBasicBlock>::iterator It = BB;
6167 ++It;
6168
6169 // thisMBB:
6170 // ...
6171 // TrueVal = ...
6172 // cmpTY ccX, r1, r2
6173 // bCC copy1MBB
6174 // fallthrough --> copy0MBB
6175 MachineBasicBlock *thisMBB = BB;
6176 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
6177 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
6178 unsigned Opc =
6179 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
6180 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
6181 MachineFunction *F = BB->getParent();
6182 F->getBasicBlockList().insert(It, copy0MBB);
6183 F->getBasicBlockList().insert(It, sinkMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00006184 // Update machine-CFG edges by transferring all successors of the current
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006185 // block to the new block which will contain the Phi node for the select.
Mon P Wang078a62d2008-05-05 19:05:59 +00006186 sinkMBB->transferSuccessors(BB);
6187
6188 // Add the true and fallthrough blocks as its successors.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006189 BB->addSuccessor(copy0MBB);
6190 BB->addSuccessor(sinkMBB);
6191
6192 // copy0MBB:
6193 // %FalseValue = ...
6194 // # fallthrough to sinkMBB
6195 BB = copy0MBB;
6196
6197 // Update machine-CFG edges
6198 BB->addSuccessor(sinkMBB);
6199
6200 // sinkMBB:
6201 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6202 // ...
6203 BB = sinkMBB;
6204 BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg())
6205 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
6206 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6207
6208 delete MI; // The pseudo instruction is gone now.
6209 return BB;
6210 }
6211
6212 case X86::FP32_TO_INT16_IN_MEM:
6213 case X86::FP32_TO_INT32_IN_MEM:
6214 case X86::FP32_TO_INT64_IN_MEM:
6215 case X86::FP64_TO_INT16_IN_MEM:
6216 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00006217 case X86::FP64_TO_INT64_IN_MEM:
6218 case X86::FP80_TO_INT16_IN_MEM:
6219 case X86::FP80_TO_INT32_IN_MEM:
6220 case X86::FP80_TO_INT64_IN_MEM: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006221 // Change the floating point control register to use "round towards zero"
6222 // mode when truncating to an integer value.
6223 MachineFunction *F = BB->getParent();
6224 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
6225 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
6226
6227 // Load the old value of the high byte of the control word...
6228 unsigned OldCW =
Chris Lattner1b989192007-12-31 04:13:23 +00006229 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006230 addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx);
6231
6232 // Set the high part to be round to zero...
6233 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx)
6234 .addImm(0xC7F);
6235
6236 // Reload the modified control word now...
6237 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
6238
6239 // Restore the memory image of control word to original value
6240 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx)
6241 .addReg(OldCW);
6242
6243 // Get the X86 opcode to use.
6244 unsigned Opc;
6245 switch (MI->getOpcode()) {
6246 default: assert(0 && "illegal opcode!");
6247 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
6248 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
6249 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
6250 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
6251 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
6252 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00006253 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
6254 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
6255 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006256 }
6257
6258 X86AddressMode AM;
6259 MachineOperand &Op = MI->getOperand(0);
6260 if (Op.isRegister()) {
6261 AM.BaseType = X86AddressMode::RegBase;
6262 AM.Base.Reg = Op.getReg();
6263 } else {
6264 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner6017d482007-12-30 23:10:15 +00006265 AM.Base.FrameIndex = Op.getIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006266 }
6267 Op = MI->getOperand(1);
6268 if (Op.isImmediate())
6269 AM.Scale = Op.getImm();
6270 Op = MI->getOperand(2);
6271 if (Op.isImmediate())
6272 AM.IndexReg = Op.getImm();
6273 Op = MI->getOperand(3);
6274 if (Op.isGlobalAddress()) {
6275 AM.GV = Op.getGlobal();
6276 } else {
6277 AM.Disp = Op.getImm();
6278 }
6279 addFullAddress(BuildMI(BB, TII->get(Opc)), AM)
6280 .addReg(MI->getOperand(4).getReg());
6281
6282 // Reload the original control word now.
6283 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
6284
6285 delete MI; // The pseudo instruction is gone now.
6286 return BB;
6287 }
Mon P Wang078a62d2008-05-05 19:05:59 +00006288 case X86::ATOMAND32:
6289 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
6290 X86::AND32ri);
6291 case X86::ATOMOR32:
6292 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
6293 X86::OR32ri);
6294 case X86::ATOMXOR32:
6295 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
6296 X86::XOR32ri);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006297 case X86::ATOMNAND32:
6298 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
6299 X86::AND32ri, true);
Mon P Wang078a62d2008-05-05 19:05:59 +00006300 case X86::ATOMMIN32:
6301 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
6302 case X86::ATOMMAX32:
6303 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
6304 case X86::ATOMUMIN32:
6305 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
6306 case X86::ATOMUMAX32:
6307 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006308 }
6309}
6310
6311//===----------------------------------------------------------------------===//
6312// X86 Optimization Hooks
6313//===----------------------------------------------------------------------===//
6314
6315void X86TargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +00006316 const APInt &Mask,
Dan Gohman229fa052008-02-13 00:35:47 +00006317 APInt &KnownZero,
6318 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006319 const SelectionDAG &DAG,
6320 unsigned Depth) const {
6321 unsigned Opc = Op.getOpcode();
6322 assert((Opc >= ISD::BUILTIN_OP_END ||
6323 Opc == ISD::INTRINSIC_WO_CHAIN ||
6324 Opc == ISD::INTRINSIC_W_CHAIN ||
6325 Opc == ISD::INTRINSIC_VOID) &&
6326 "Should use MaskedValueIsZero if you don't know whether Op"
6327 " is a target node!");
6328
Dan Gohman1d79e432008-02-13 23:07:24 +00006329 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006330 switch (Opc) {
6331 default: break;
6332 case X86ISD::SETCC:
Dan Gohman229fa052008-02-13 00:35:47 +00006333 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
6334 Mask.getBitWidth() - 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006335 break;
6336 }
6337}
6338
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006339/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengef7be082008-05-12 19:56:52 +00006340/// node is a GlobalAddress + offset.
6341bool X86TargetLowering::isGAPlusOffset(SDNode *N,
6342 GlobalValue* &GA, int64_t &Offset) const{
6343 if (N->getOpcode() == X86ISD::Wrapper) {
6344 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006345 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
6346 return true;
6347 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006348 }
Evan Chengef7be082008-05-12 19:56:52 +00006349 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006350}
6351
Evan Chengef7be082008-05-12 19:56:52 +00006352static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
6353 const TargetLowering &TLI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006354 GlobalValue *GV;
Nick Lewycky4bd3fca2008-02-02 08:29:58 +00006355 int64_t Offset = 0;
Evan Chengef7be082008-05-12 19:56:52 +00006356 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng40ee6e52008-05-08 00:57:18 +00006357 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattner3834cf32008-01-26 20:07:42 +00006358 // DAG combine handles the stack object case.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006359 return false;
6360}
6361
Evan Cheng40ee6e52008-05-08 00:57:18 +00006362static bool EltsFromConsecutiveLoads(SDNode *N, SDOperand PermMask,
Duncan Sands92c43912008-06-06 12:08:01 +00006363 unsigned NumElems, MVT EVT,
Evan Chengef7be082008-05-12 19:56:52 +00006364 SDNode *&Base,
6365 SelectionDAG &DAG, MachineFrameInfo *MFI,
6366 const TargetLowering &TLI) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00006367 Base = NULL;
6368 for (unsigned i = 0; i < NumElems; ++i) {
6369 SDOperand Idx = PermMask.getOperand(i);
6370 if (Idx.getOpcode() == ISD::UNDEF) {
6371 if (!Base)
6372 return false;
6373 continue;
6374 }
6375
6376 unsigned Index = cast<ConstantSDNode>(Idx)->getValue();
Evan Cheng411fc172008-05-13 08:35:03 +00006377 SDOperand Elt = DAG.getShuffleScalarElt(N, Index);
Evan Cheng40ee6e52008-05-08 00:57:18 +00006378 if (!Elt.Val ||
6379 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.Val)))
6380 return false;
6381 if (!Base) {
6382 Base = Elt.Val;
Evan Cheng92ee6822008-05-10 06:46:49 +00006383 if (Base->getOpcode() == ISD::UNDEF)
6384 return false;
Evan Cheng40ee6e52008-05-08 00:57:18 +00006385 continue;
6386 }
6387 if (Elt.getOpcode() == ISD::UNDEF)
6388 continue;
6389
Evan Chengef7be082008-05-12 19:56:52 +00006390 if (!TLI.isConsecutiveLoad(Elt.Val, Base,
Duncan Sands92c43912008-06-06 12:08:01 +00006391 EVT.getSizeInBits()/8, i, MFI))
Evan Cheng40ee6e52008-05-08 00:57:18 +00006392 return false;
6393 }
6394 return true;
6395}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006396
6397/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
6398/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
6399/// if the load addresses are consecutive, non-overlapping, and in the right
6400/// order.
6401static SDOperand PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Evan Chengef7be082008-05-12 19:56:52 +00006402 const TargetLowering &TLI) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00006403 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Duncan Sands92c43912008-06-06 12:08:01 +00006404 MVT VT = N->getValueType(0);
6405 MVT EVT = VT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006406 SDOperand PermMask = N->getOperand(2);
Evan Chengbad18452008-05-05 22:12:23 +00006407 unsigned NumElems = PermMask.getNumOperands();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006408 SDNode *Base = NULL;
Evan Chengef7be082008-05-12 19:56:52 +00006409 if (!EltsFromConsecutiveLoads(N, PermMask, NumElems, EVT, Base,
6410 DAG, MFI, TLI))
Evan Cheng40ee6e52008-05-08 00:57:18 +00006411 return SDOperand();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006412
Dan Gohman11821702007-07-27 17:16:43 +00006413 LoadSDNode *LD = cast<LoadSDNode>(Base);
Evan Chengef7be082008-05-12 19:56:52 +00006414 if (isBaseAlignmentOfN(16, Base->getOperand(1).Val, TLI))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006415 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
Dan Gohman11821702007-07-27 17:16:43 +00006416 LD->getSrcValueOffset(), LD->isVolatile());
Evan Chengbad18452008-05-05 22:12:23 +00006417 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
6418 LD->getSrcValueOffset(), LD->isVolatile(),
6419 LD->getAlignment());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006420}
6421
Evan Chengb6290462008-05-12 23:04:07 +00006422/// PerformBuildVectorCombine - build_vector 0,(load i64 / f64) -> movq / movsd.
Evan Chenge9b9c672008-05-09 21:53:03 +00006423static SDOperand PerformBuildVectorCombine(SDNode *N, SelectionDAG &DAG,
Evan Chengef7be082008-05-12 19:56:52 +00006424 const X86Subtarget *Subtarget,
6425 const TargetLowering &TLI) {
Evan Chengdea99362008-05-29 08:22:04 +00006426 unsigned NumOps = N->getNumOperands();
6427
Evan Chenge9b9c672008-05-09 21:53:03 +00006428 // Ignore single operand BUILD_VECTOR.
Evan Chengdea99362008-05-29 08:22:04 +00006429 if (NumOps == 1)
Evan Chenge9b9c672008-05-09 21:53:03 +00006430 return SDOperand();
6431
Duncan Sands92c43912008-06-06 12:08:01 +00006432 MVT VT = N->getValueType(0);
6433 MVT EVT = VT.getVectorElementType();
Evan Chenge9b9c672008-05-09 21:53:03 +00006434 if ((EVT != MVT::i64 && EVT != MVT::f64) || Subtarget->is64Bit())
6435 // We are looking for load i64 and zero extend. We want to transform
6436 // it before legalizer has a chance to expand it. Also look for i64
6437 // BUILD_PAIR bit casted to f64.
6438 return SDOperand();
6439 // This must be an insertion into a zero vector.
6440 SDOperand HighElt = N->getOperand(1);
Evan Cheng5b0c30e2008-05-10 00:58:41 +00006441 if (!isZeroNode(HighElt))
Evan Chenge9b9c672008-05-09 21:53:03 +00006442 return SDOperand();
6443
6444 // Value must be a load.
Evan Chenge9b9c672008-05-09 21:53:03 +00006445 SDNode *Base = N->getOperand(0).Val;
6446 if (!isa<LoadSDNode>(Base)) {
Evan Chengb6290462008-05-12 23:04:07 +00006447 if (Base->getOpcode() != ISD::BIT_CONVERT)
Evan Chenge9b9c672008-05-09 21:53:03 +00006448 return SDOperand();
Evan Chengb6290462008-05-12 23:04:07 +00006449 Base = Base->getOperand(0).Val;
6450 if (!isa<LoadSDNode>(Base))
Evan Chenge9b9c672008-05-09 21:53:03 +00006451 return SDOperand();
6452 }
Evan Chenge9b9c672008-05-09 21:53:03 +00006453
6454 // Transform it into VZEXT_LOAD addr.
Evan Chengb6290462008-05-12 23:04:07 +00006455 LoadSDNode *LD = cast<LoadSDNode>(Base);
Nate Begeman211c4742008-05-28 00:24:25 +00006456
6457 // Load must not be an extload.
6458 if (LD->getExtensionType() != ISD::NON_EXTLOAD)
6459 return SDOperand();
6460
Evan Chenge9b9c672008-05-09 21:53:03 +00006461 return DAG.getNode(X86ISD::VZEXT_LOAD, VT, LD->getChain(), LD->getBasePtr());
6462}
6463
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006464/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
6465static SDOperand PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
6466 const X86Subtarget *Subtarget) {
6467 SDOperand Cond = N->getOperand(0);
6468
6469 // If we have SSE[12] support, try to form min/max nodes.
6470 if (Subtarget->hasSSE2() &&
6471 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
6472 if (Cond.getOpcode() == ISD::SETCC) {
6473 // Get the LHS/RHS of the select.
6474 SDOperand LHS = N->getOperand(1);
6475 SDOperand RHS = N->getOperand(2);
6476 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
6477
6478 unsigned Opcode = 0;
6479 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
6480 switch (CC) {
6481 default: break;
6482 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
6483 case ISD::SETULE:
6484 case ISD::SETLE:
6485 if (!UnsafeFPMath) break;
6486 // FALL THROUGH.
6487 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
6488 case ISD::SETLT:
6489 Opcode = X86ISD::FMIN;
6490 break;
6491
6492 case ISD::SETOGT: // (X > Y) ? X : Y -> max
6493 case ISD::SETUGT:
6494 case ISD::SETGT:
6495 if (!UnsafeFPMath) break;
6496 // FALL THROUGH.
6497 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
6498 case ISD::SETGE:
6499 Opcode = X86ISD::FMAX;
6500 break;
6501 }
6502 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
6503 switch (CC) {
6504 default: break;
6505 case ISD::SETOGT: // (X > Y) ? Y : X -> min
6506 case ISD::SETUGT:
6507 case ISD::SETGT:
6508 if (!UnsafeFPMath) break;
6509 // FALL THROUGH.
6510 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
6511 case ISD::SETGE:
6512 Opcode = X86ISD::FMIN;
6513 break;
6514
6515 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
6516 case ISD::SETULE:
6517 case ISD::SETLE:
6518 if (!UnsafeFPMath) break;
6519 // FALL THROUGH.
6520 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
6521 case ISD::SETLT:
6522 Opcode = X86ISD::FMAX;
6523 break;
6524 }
6525 }
6526
6527 if (Opcode)
6528 return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS);
6529 }
6530
6531 }
6532
6533 return SDOperand();
6534}
6535
Chris Lattnerce84ae42008-02-22 02:09:43 +00006536/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Evan Cheng40ee6e52008-05-08 00:57:18 +00006537static SDOperand PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Chris Lattnerce84ae42008-02-22 02:09:43 +00006538 const X86Subtarget *Subtarget) {
6539 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
6540 // the FP state in cases where an emms may be missing.
Dale Johannesend112b802008-02-25 19:20:14 +00006541 // A preferable solution to the general problem is to figure out the right
6542 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng40ee6e52008-05-08 00:57:18 +00006543 StoreSDNode *St = cast<StoreSDNode>(N);
Duncan Sands92c43912008-06-06 12:08:01 +00006544 if (St->getValue().getValueType().isVector() &&
6545 St->getValue().getValueType().getSizeInBits() == 64 &&
Dale Johannesend112b802008-02-25 19:20:14 +00006546 isa<LoadSDNode>(St->getValue()) &&
6547 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
6548 St->getChain().hasOneUse() && !St->isVolatile()) {
Dale Johannesen49151bc2008-02-25 22:29:22 +00006549 SDNode* LdVal = St->getValue().Val;
Dale Johannesend112b802008-02-25 19:20:14 +00006550 LoadSDNode *Ld = 0;
6551 int TokenFactorIndex = -1;
6552 SmallVector<SDOperand, 8> Ops;
6553 SDNode* ChainVal = St->getChain().Val;
6554 // Must be a store of a load. We currently handle two cases: the load
6555 // is a direct child, and it's under an intervening TokenFactor. It is
6556 // possible to dig deeper under nested TokenFactors.
Dale Johannesen49151bc2008-02-25 22:29:22 +00006557 if (ChainVal == LdVal)
Dale Johannesend112b802008-02-25 19:20:14 +00006558 Ld = cast<LoadSDNode>(St->getChain());
6559 else if (St->getValue().hasOneUse() &&
6560 ChainVal->getOpcode() == ISD::TokenFactor) {
6561 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Dale Johannesen49151bc2008-02-25 22:29:22 +00006562 if (ChainVal->getOperand(i).Val == LdVal) {
Dale Johannesend112b802008-02-25 19:20:14 +00006563 TokenFactorIndex = i;
6564 Ld = cast<LoadSDNode>(St->getValue());
6565 } else
6566 Ops.push_back(ChainVal->getOperand(i));
6567 }
6568 }
6569 if (Ld) {
6570 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
6571 if (Subtarget->is64Bit()) {
6572 SDOperand NewLd = DAG.getLoad(MVT::i64, Ld->getChain(),
6573 Ld->getBasePtr(), Ld->getSrcValue(),
6574 Ld->getSrcValueOffset(), Ld->isVolatile(),
6575 Ld->getAlignment());
6576 SDOperand NewChain = NewLd.getValue(1);
6577 if (TokenFactorIndex != -1) {
Dan Gohman72032662008-03-28 23:45:16 +00006578 Ops.push_back(NewChain);
Dale Johannesend112b802008-02-25 19:20:14 +00006579 NewChain = DAG.getNode(ISD::TokenFactor, MVT::Other, &Ops[0],
6580 Ops.size());
6581 }
6582 return DAG.getStore(NewChain, NewLd, St->getBasePtr(),
6583 St->getSrcValue(), St->getSrcValueOffset(),
6584 St->isVolatile(), St->getAlignment());
6585 }
6586
6587 // Otherwise, lower to two 32-bit copies.
6588 SDOperand LoAddr = Ld->getBasePtr();
6589 SDOperand HiAddr = DAG.getNode(ISD::ADD, MVT::i32, LoAddr,
Duncan Sands92c43912008-06-06 12:08:01 +00006590 DAG.getConstant(4, MVT::i32));
Dale Johannesend112b802008-02-25 19:20:14 +00006591
6592 SDOperand LoLd = DAG.getLoad(MVT::i32, Ld->getChain(), LoAddr,
6593 Ld->getSrcValue(), Ld->getSrcValueOffset(),
6594 Ld->isVolatile(), Ld->getAlignment());
6595 SDOperand HiLd = DAG.getLoad(MVT::i32, Ld->getChain(), HiAddr,
6596 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
6597 Ld->isVolatile(),
6598 MinAlign(Ld->getAlignment(), 4));
6599
6600 SDOperand NewChain = LoLd.getValue(1);
6601 if (TokenFactorIndex != -1) {
6602 Ops.push_back(LoLd);
6603 Ops.push_back(HiLd);
6604 NewChain = DAG.getNode(ISD::TokenFactor, MVT::Other, &Ops[0],
6605 Ops.size());
6606 }
6607
6608 LoAddr = St->getBasePtr();
6609 HiAddr = DAG.getNode(ISD::ADD, MVT::i32, LoAddr,
Duncan Sands92c43912008-06-06 12:08:01 +00006610 DAG.getConstant(4, MVT::i32));
Dale Johannesend112b802008-02-25 19:20:14 +00006611
6612 SDOperand LoSt = DAG.getStore(NewChain, LoLd, LoAddr,
Chris Lattnerce84ae42008-02-22 02:09:43 +00006613 St->getSrcValue(), St->getSrcValueOffset(),
6614 St->isVolatile(), St->getAlignment());
Dale Johannesend112b802008-02-25 19:20:14 +00006615 SDOperand HiSt = DAG.getStore(NewChain, HiLd, HiAddr,
6616 St->getSrcValue(), St->getSrcValueOffset()+4,
6617 St->isVolatile(),
6618 MinAlign(St->getAlignment(), 4));
6619 return DAG.getNode(ISD::TokenFactor, MVT::Other, LoSt, HiSt);
Chris Lattnerce84ae42008-02-22 02:09:43 +00006620 }
Chris Lattnerce84ae42008-02-22 02:09:43 +00006621 }
6622 return SDOperand();
6623}
6624
Chris Lattner470d5dc2008-01-25 06:14:17 +00006625/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
6626/// X86ISD::FXOR nodes.
Chris Lattnerf82998f2008-01-25 05:46:26 +00006627static SDOperand PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner470d5dc2008-01-25 06:14:17 +00006628 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
6629 // F[X]OR(0.0, x) -> x
6630 // F[X]OR(x, 0.0) -> x
Chris Lattnerf82998f2008-01-25 05:46:26 +00006631 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
6632 if (C->getValueAPF().isPosZero())
6633 return N->getOperand(1);
6634 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
6635 if (C->getValueAPF().isPosZero())
6636 return N->getOperand(0);
6637 return SDOperand();
6638}
6639
6640/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
6641static SDOperand PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
6642 // FAND(0.0, x) -> 0.0
6643 // FAND(x, 0.0) -> 0.0
6644 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
6645 if (C->getValueAPF().isPosZero())
6646 return N->getOperand(0);
6647 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
6648 if (C->getValueAPF().isPosZero())
6649 return N->getOperand(1);
6650 return SDOperand();
6651}
6652
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006653
6654SDOperand X86TargetLowering::PerformDAGCombine(SDNode *N,
6655 DAGCombinerInfo &DCI) const {
6656 SelectionDAG &DAG = DCI.DAG;
6657 switch (N->getOpcode()) {
6658 default: break;
Evan Chengef7be082008-05-12 19:56:52 +00006659 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
6660 case ISD::BUILD_VECTOR:
6661 return PerformBuildVectorCombine(N, DAG, Subtarget, *this);
Chris Lattnerf82998f2008-01-25 05:46:26 +00006662 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Evan Cheng40ee6e52008-05-08 00:57:18 +00006663 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner470d5dc2008-01-25 06:14:17 +00006664 case X86ISD::FXOR:
Chris Lattnerf82998f2008-01-25 05:46:26 +00006665 case X86ISD::FOR: return PerformFORCombine(N, DAG);
6666 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006667 }
6668
6669 return SDOperand();
6670}
6671
6672//===----------------------------------------------------------------------===//
6673// X86 Inline Assembly Support
6674//===----------------------------------------------------------------------===//
6675
6676/// getConstraintType - Given a constraint letter, return the type of
6677/// constraint it is for this target.
6678X86TargetLowering::ConstraintType
6679X86TargetLowering::getConstraintType(const std::string &Constraint) const {
6680 if (Constraint.size() == 1) {
6681 switch (Constraint[0]) {
6682 case 'A':
Chris Lattner267805f2008-03-11 19:06:29 +00006683 case 'f':
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006684 case 'r':
6685 case 'R':
6686 case 'l':
6687 case 'q':
6688 case 'Q':
6689 case 'x':
Dale Johannesen9ab553f2008-04-01 00:57:48 +00006690 case 'y':
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006691 case 'Y':
6692 return C_RegisterClass;
6693 default:
6694 break;
6695 }
6696 }
6697 return TargetLowering::getConstraintType(Constraint);
6698}
6699
Dale Johannesene99fc902008-01-29 02:21:21 +00006700/// LowerXConstraint - try to replace an X constraint, which matches anything,
6701/// with another that has more specific requirements based on the type of the
6702/// corresponding operand.
Chris Lattnereca405c2008-04-26 23:02:14 +00006703const char *X86TargetLowering::
Duncan Sands92c43912008-06-06 12:08:01 +00006704LowerXConstraint(MVT ConstraintVT) const {
Chris Lattnereca405c2008-04-26 23:02:14 +00006705 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
6706 // 'f' like normal targets.
Duncan Sands92c43912008-06-06 12:08:01 +00006707 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesene99fc902008-01-29 02:21:21 +00006708 if (Subtarget->hasSSE2())
Chris Lattnereca405c2008-04-26 23:02:14 +00006709 return "Y";
6710 if (Subtarget->hasSSE1())
6711 return "x";
6712 }
6713
6714 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesene99fc902008-01-29 02:21:21 +00006715}
6716
Chris Lattnera531abc2007-08-25 00:47:38 +00006717/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
6718/// vector. If it is invalid, don't add anything to Ops.
6719void X86TargetLowering::LowerAsmOperandForConstraint(SDOperand Op,
6720 char Constraint,
6721 std::vector<SDOperand>&Ops,
Chris Lattnereca405c2008-04-26 23:02:14 +00006722 SelectionDAG &DAG) const {
Chris Lattnera531abc2007-08-25 00:47:38 +00006723 SDOperand Result(0, 0);
6724
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006725 switch (Constraint) {
6726 default: break;
6727 case 'I':
6728 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattnera531abc2007-08-25 00:47:38 +00006729 if (C->getValue() <= 31) {
6730 Result = DAG.getTargetConstant(C->getValue(), Op.getValueType());
6731 break;
6732 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006733 }
Chris Lattnera531abc2007-08-25 00:47:38 +00006734 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006735 case 'N':
6736 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattnera531abc2007-08-25 00:47:38 +00006737 if (C->getValue() <= 255) {
6738 Result = DAG.getTargetConstant(C->getValue(), Op.getValueType());
6739 break;
6740 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006741 }
Chris Lattnera531abc2007-08-25 00:47:38 +00006742 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006743 case 'i': {
6744 // Literal immediates are always ok.
Chris Lattnera531abc2007-08-25 00:47:38 +00006745 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
6746 Result = DAG.getTargetConstant(CST->getValue(), Op.getValueType());
6747 break;
6748 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006749
6750 // If we are in non-pic codegen mode, we allow the address of a global (with
6751 // an optional displacement) to be used with 'i'.
6752 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
6753 int64_t Offset = 0;
6754
6755 // Match either (GA) or (GA+C)
6756 if (GA) {
6757 Offset = GA->getOffset();
6758 } else if (Op.getOpcode() == ISD::ADD) {
6759 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6760 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
6761 if (C && GA) {
6762 Offset = GA->getOffset()+C->getValue();
6763 } else {
6764 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6765 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
6766 if (C && GA)
6767 Offset = GA->getOffset()+C->getValue();
6768 else
6769 C = 0, GA = 0;
6770 }
6771 }
6772
6773 if (GA) {
6774 // If addressing this global requires a load (e.g. in PIC mode), we can't
6775 // match.
6776 if (Subtarget->GVRequiresExtraLoad(GA->getGlobal(), getTargetMachine(),
6777 false))
Chris Lattnera531abc2007-08-25 00:47:38 +00006778 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006779
6780 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
6781 Offset);
Chris Lattnera531abc2007-08-25 00:47:38 +00006782 Result = Op;
6783 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006784 }
6785
6786 // Otherwise, not valid for this mode.
Chris Lattnera531abc2007-08-25 00:47:38 +00006787 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006788 }
6789 }
Chris Lattnera531abc2007-08-25 00:47:38 +00006790
6791 if (Result.Val) {
6792 Ops.push_back(Result);
6793 return;
6794 }
6795 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006796}
6797
6798std::vector<unsigned> X86TargetLowering::
6799getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +00006800 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006801 if (Constraint.size() == 1) {
6802 // FIXME: not handling fp-stack yet!
6803 switch (Constraint[0]) { // GCC X86 Constraint Letters
6804 default: break; // Unknown constraint letter
6805 case 'A': // EAX/EDX
6806 if (VT == MVT::i32 || VT == MVT::i64)
6807 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
6808 break;
6809 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
6810 case 'Q': // Q_REGS
6811 if (VT == MVT::i32)
6812 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
6813 else if (VT == MVT::i16)
6814 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
6815 else if (VT == MVT::i8)
Evan Chengf85c10f2007-08-13 23:27:11 +00006816 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner35032592007-11-04 06:51:12 +00006817 else if (VT == MVT::i64)
6818 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
6819 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006820 }
6821 }
6822
6823 return std::vector<unsigned>();
6824}
6825
6826std::pair<unsigned, const TargetRegisterClass*>
6827X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +00006828 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006829 // First, see if this is a constraint that directly corresponds to an LLVM
6830 // register class.
6831 if (Constraint.size() == 1) {
6832 // GCC Constraint Letters
6833 switch (Constraint[0]) {
6834 default: break;
6835 case 'r': // GENERAL_REGS
6836 case 'R': // LEGACY_REGS
6837 case 'l': // INDEX_REGS
6838 if (VT == MVT::i64 && Subtarget->is64Bit())
6839 return std::make_pair(0U, X86::GR64RegisterClass);
6840 if (VT == MVT::i32)
6841 return std::make_pair(0U, X86::GR32RegisterClass);
6842 else if (VT == MVT::i16)
6843 return std::make_pair(0U, X86::GR16RegisterClass);
6844 else if (VT == MVT::i8)
6845 return std::make_pair(0U, X86::GR8RegisterClass);
6846 break;
Chris Lattner267805f2008-03-11 19:06:29 +00006847 case 'f': // FP Stack registers.
6848 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
6849 // value to the correct fpstack register class.
6850 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
6851 return std::make_pair(0U, X86::RFP32RegisterClass);
6852 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
6853 return std::make_pair(0U, X86::RFP64RegisterClass);
6854 return std::make_pair(0U, X86::RFP80RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006855 case 'y': // MMX_REGS if MMX allowed.
6856 if (!Subtarget->hasMMX()) break;
6857 return std::make_pair(0U, X86::VR64RegisterClass);
6858 break;
6859 case 'Y': // SSE_REGS if SSE2 allowed
6860 if (!Subtarget->hasSSE2()) break;
6861 // FALL THROUGH.
6862 case 'x': // SSE_REGS if SSE1 allowed
6863 if (!Subtarget->hasSSE1()) break;
Duncan Sands92c43912008-06-06 12:08:01 +00006864
6865 switch (VT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006866 default: break;
6867 // Scalar SSE types.
6868 case MVT::f32:
6869 case MVT::i32:
6870 return std::make_pair(0U, X86::FR32RegisterClass);
6871 case MVT::f64:
6872 case MVT::i64:
6873 return std::make_pair(0U, X86::FR64RegisterClass);
6874 // Vector types.
6875 case MVT::v16i8:
6876 case MVT::v8i16:
6877 case MVT::v4i32:
6878 case MVT::v2i64:
6879 case MVT::v4f32:
6880 case MVT::v2f64:
6881 return std::make_pair(0U, X86::VR128RegisterClass);
6882 }
6883 break;
6884 }
6885 }
6886
6887 // Use the default implementation in TargetLowering to convert the register
6888 // constraint into a member of a register class.
6889 std::pair<unsigned, const TargetRegisterClass*> Res;
6890 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
6891
6892 // Not found as a standard register?
6893 if (Res.second == 0) {
6894 // GCC calls "st(0)" just plain "st".
6895 if (StringsEqualNoCase("{st}", Constraint)) {
6896 Res.first = X86::ST0;
Chris Lattner3cfe51b2007-09-24 05:27:37 +00006897 Res.second = X86::RFP80RegisterClass;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006898 }
6899
6900 return Res;
6901 }
6902
6903 // Otherwise, check to see if this is a register class of the wrong value
6904 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
6905 // turn into {ax},{dx}.
6906 if (Res.second->hasType(VT))
6907 return Res; // Correct type already, nothing to do.
6908
6909 // All of the single-register GCC register classes map their values onto
6910 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
6911 // really want an 8-bit or 32-bit register, map to the appropriate register
6912 // class and return the appropriate register.
6913 if (Res.second != X86::GR16RegisterClass)
6914 return Res;
6915
6916 if (VT == MVT::i8) {
6917 unsigned DestReg = 0;
6918 switch (Res.first) {
6919 default: break;
6920 case X86::AX: DestReg = X86::AL; break;
6921 case X86::DX: DestReg = X86::DL; break;
6922 case X86::CX: DestReg = X86::CL; break;
6923 case X86::BX: DestReg = X86::BL; break;
6924 }
6925 if (DestReg) {
6926 Res.first = DestReg;
6927 Res.second = Res.second = X86::GR8RegisterClass;
6928 }
6929 } else if (VT == MVT::i32) {
6930 unsigned DestReg = 0;
6931 switch (Res.first) {
6932 default: break;
6933 case X86::AX: DestReg = X86::EAX; break;
6934 case X86::DX: DestReg = X86::EDX; break;
6935 case X86::CX: DestReg = X86::ECX; break;
6936 case X86::BX: DestReg = X86::EBX; break;
6937 case X86::SI: DestReg = X86::ESI; break;
6938 case X86::DI: DestReg = X86::EDI; break;
6939 case X86::BP: DestReg = X86::EBP; break;
6940 case X86::SP: DestReg = X86::ESP; break;
6941 }
6942 if (DestReg) {
6943 Res.first = DestReg;
6944 Res.second = Res.second = X86::GR32RegisterClass;
6945 }
6946 } else if (VT == MVT::i64) {
6947 unsigned DestReg = 0;
6948 switch (Res.first) {
6949 default: break;
6950 case X86::AX: DestReg = X86::RAX; break;
6951 case X86::DX: DestReg = X86::RDX; break;
6952 case X86::CX: DestReg = X86::RCX; break;
6953 case X86::BX: DestReg = X86::RBX; break;
6954 case X86::SI: DestReg = X86::RSI; break;
6955 case X86::DI: DestReg = X86::RDI; break;
6956 case X86::BP: DestReg = X86::RBP; break;
6957 case X86::SP: DestReg = X86::RSP; break;
6958 }
6959 if (DestReg) {
6960 Res.first = DestReg;
6961 Res.second = Res.second = X86::GR64RegisterClass;
6962 }
6963 }
6964
6965 return Res;
6966}