blob: 6381623e080cb503303f094ca675ea7277c5681a [file] [log] [blame]
Arnold Schwaighofera70fe792007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
16#include "X86InstrBuilder.h"
17#include "X86ISelLowering.h"
18#include "X86MachineFunctionInfo.h"
19#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
21#include "llvm/Constants.h"
22#include "llvm/DerivedTypes.h"
23#include "llvm/GlobalVariable.h"
24#include "llvm/Function.h"
25#include "llvm/Intrinsics.h"
Evan Cheng75184a92007-12-11 01:46:18 +000026#include "llvm/ADT/BitVector.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000027#include "llvm/ADT/VectorExtras.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000028#include "llvm/CodeGen/CallingConvLower.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng2e28d622008-02-02 04:07:54 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner1b989192007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman12a9c082008-02-06 22:27:42 +000034#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000035#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000036#include "llvm/Support/MathExtras.h"
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +000037#include "llvm/Support/Debug.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000038#include "llvm/Target/TargetOptions.h"
Evan Cheng75184a92007-12-11 01:46:18 +000039#include "llvm/ADT/SmallSet.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040#include "llvm/ADT/StringExtras.h"
41using namespace llvm;
42
Evan Cheng2aea0b42008-04-25 19:11:04 +000043// Forward declarations.
Dan Gohman8181bd12008-07-27 21:46:04 +000044static SDValue getMOVLMask(unsigned NumElems, SelectionDAG &DAG);
Evan Cheng2aea0b42008-04-25 19:11:04 +000045
Dan Gohmanb41dfba2008-05-14 01:58:56 +000046X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Dan Gohmanf17a25c2007-07-18 16:29:46 +000047 : TargetLowering(TM) {
48 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesene0e0fd02007-09-23 14:52:20 +000049 X86ScalarSSEf64 = Subtarget->hasSSE2();
50 X86ScalarSSEf32 = Subtarget->hasSSE1();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000051 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovd0fef972008-09-09 18:22:57 +000052
Chris Lattnerdec9cb52008-01-24 08:07:48 +000053 bool Fast = false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000054
55 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovd0fef972008-09-09 18:22:57 +000056 TD = getTargetData();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000057
58 // Set up the TargetLowering object.
59
60 // X86 is weird, it always uses i8 for shift amounts and setcc results.
61 setShiftAmountType(MVT::i8);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000062 setSetCCResultContents(ZeroOrOneSetCCResult);
63 setSchedulingPreference(SchedulingForRegPressure);
64 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
65 setStackPointerRegisterToSaveRestore(X86StackPtr);
66
67 if (Subtarget->isTargetDarwin()) {
68 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
69 setUseUnderscoreSetJmp(false);
70 setUseUnderscoreLongJmp(false);
71 } else if (Subtarget->isTargetMingw()) {
72 // MS runtime is weird: it exports _setjmp, but longjmp!
73 setUseUnderscoreSetJmp(true);
74 setUseUnderscoreLongJmp(false);
75 } else {
76 setUseUnderscoreSetJmp(true);
77 setUseUnderscoreLongJmp(true);
78 }
79
80 // Set up the register classes.
81 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
82 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
83 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
84 if (Subtarget->is64Bit())
85 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
86
Duncan Sands082524c2008-01-23 20:39:46 +000087 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000088
Chris Lattner3bc08502008-01-17 19:59:44 +000089 // We don't accept any truncstore of integer registers.
90 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
91 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
92 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
93 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
94 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
95 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
96
Dan Gohmanf17a25c2007-07-18 16:29:46 +000097 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
98 // operation.
99 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
100 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
101 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
102
103 if (Subtarget->is64Bit()) {
104 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
105 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
106 } else {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000107 if (X86ScalarSSEf64)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000108 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
109 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
110 else
111 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
112 }
113
114 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
115 // this operation.
116 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
117 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
118 // SSE has no i16 to fp conversion, only i32
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000119 if (X86ScalarSSEf32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000120 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000121 // f32 and f64 cases are Legal, f80 case is not
122 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
123 } else {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000124 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
125 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
126 }
127
Dale Johannesen958b08b2007-09-19 23:55:34 +0000128 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
129 // are Legal, f80 is custom lowered.
130 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
131 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000132
133 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
134 // this operation.
135 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
136 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
137
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000138 if (X86ScalarSSEf32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000139 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000140 // f32 and f64 cases are Legal, f80 case is not
141 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000142 } else {
143 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
144 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
145 }
146
147 // Handle FP_TO_UINT by promoting the destination to a larger signed
148 // conversion.
149 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
150 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
151 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
152
153 if (Subtarget->is64Bit()) {
154 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
155 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
156 } else {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000157 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000158 // Expand FP_TO_UINT into a select.
159 // FIXME: We would like to use a Custom expander here eventually to do
160 // the optimal thing for SSE vs. the default expansion in the legalizer.
161 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
162 else
163 // With SSE3 we can use fisttpll to convert to a signed i64.
164 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
165 }
166
167 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000168 if (!X86ScalarSSEf64) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000169 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
170 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
171 }
172
Dan Gohman8450d862008-02-18 19:34:53 +0000173 // Scalar integer divide and remainder are lowered to use operations that
174 // produce two results, to match the available instructions. This exposes
175 // the two-result form to trivial CSE, which is able to combine x/y and x%y
176 // into a single instruction.
177 //
178 // Scalar integer multiply-high is also lowered to use two-result
179 // operations, to match the available instructions. However, plain multiply
180 // (low) operations are left as Legal, as there are single-result
181 // instructions for this in x86. Using the two-result multiply instructions
182 // when both high and low results are needed must be arranged by dagcombine.
Dan Gohman5a199552007-10-08 18:33:35 +0000183 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
184 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
185 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
186 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
187 setOperationAction(ISD::SREM , MVT::i8 , Expand);
188 setOperationAction(ISD::UREM , MVT::i8 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000189 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
190 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
191 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
192 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
193 setOperationAction(ISD::SREM , MVT::i16 , Expand);
194 setOperationAction(ISD::UREM , MVT::i16 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000195 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
196 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
197 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
198 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
199 setOperationAction(ISD::SREM , MVT::i32 , Expand);
200 setOperationAction(ISD::UREM , MVT::i32 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000201 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
202 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
203 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
204 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
205 setOperationAction(ISD::SREM , MVT::i64 , Expand);
206 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohman242a5ba2007-09-25 18:23:27 +0000207
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000208 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
209 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
210 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
211 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000212 if (Subtarget->is64Bit())
Christopher Lamb0a7c8662007-08-10 21:48:46 +0000213 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
214 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
215 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000216 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
217 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerb7a5cca2008-03-07 06:36:32 +0000218 setOperationAction(ISD::FREM , MVT::f32 , Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000219 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Chris Lattnerb7a5cca2008-03-07 06:36:32 +0000220 setOperationAction(ISD::FREM , MVT::f80 , Expand);
Dan Gohman819574c2008-01-31 00:41:03 +0000221 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +0000222
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000223 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000224 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
225 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000226 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000227 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
228 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000229 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000230 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
231 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000232 if (Subtarget->is64Bit()) {
233 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000234 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
235 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000236 }
237
238 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
239 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
240
241 // These should be promoted to a larger select which is supported.
242 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
243 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
244 // X86 wants to expand cmov itself.
245 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
246 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
247 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
248 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000249 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000250 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
251 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
252 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
253 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
254 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000255 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000256 if (Subtarget->is64Bit()) {
257 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
258 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
259 }
260 // X86 ret instruction may pop stack.
261 setOperationAction(ISD::RET , MVT::Other, Custom);
Anton Korobeynikov566f9d92008-09-08 21:12:11 +0000262 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000263
264 // Darwin ABI issue.
265 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
266 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
267 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
268 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +0000269 if (Subtarget->is64Bit())
270 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000271 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
272 if (Subtarget->is64Bit()) {
273 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
274 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
275 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
276 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
277 }
278 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
279 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
280 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
281 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman092014e2008-03-03 22:22:09 +0000282 if (Subtarget->is64Bit()) {
283 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
284 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
285 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
286 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000287
Evan Cheng8d51ab32008-03-10 19:38:10 +0000288 if (Subtarget->hasSSE1())
289 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Chengd1d68072008-03-08 00:58:38 +0000290
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000291 if (!Subtarget->hasSSE2())
292 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
293
Mon P Wang078a62d2008-05-05 19:05:59 +0000294 // Expand certain atomics
Dale Johannesenbc187662008-08-28 02:44:49 +0000295 setOperationAction(ISD::ATOMIC_CMP_SWAP_8 , MVT::i8, Custom);
296 setOperationAction(ISD::ATOMIC_CMP_SWAP_16, MVT::i16, Custom);
297 setOperationAction(ISD::ATOMIC_CMP_SWAP_32, MVT::i32, Custom);
298 setOperationAction(ISD::ATOMIC_CMP_SWAP_64, MVT::i64, Custom);
Bill Wendlingdb2280a2008-08-20 00:28:16 +0000299
Dale Johannesenbc187662008-08-28 02:44:49 +0000300 setOperationAction(ISD::ATOMIC_LOAD_SUB_8, MVT::i8, Expand);
301 setOperationAction(ISD::ATOMIC_LOAD_SUB_16, MVT::i16, Expand);
302 setOperationAction(ISD::ATOMIC_LOAD_SUB_32, MVT::i32, Expand);
303 setOperationAction(ISD::ATOMIC_LOAD_SUB_64, MVT::i64, Expand);
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000304
Dan Gohman472d12c2008-06-30 20:59:49 +0000305 // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion.
306 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000307 // FIXME - use subtarget debug flags
308 if (!Subtarget->isTargetDarwin() &&
309 !Subtarget->isTargetELF() &&
Dan Gohmanfa607c92008-07-01 00:05:16 +0000310 !Subtarget->isTargetCygMing()) {
311 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
312 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
313 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000314
315 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
316 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
317 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
318 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
319 if (Subtarget->is64Bit()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000320 setExceptionPointerRegister(X86::RAX);
321 setExceptionSelectorRegister(X86::RDX);
322 } else {
323 setExceptionPointerRegister(X86::EAX);
324 setExceptionSelectorRegister(X86::EDX);
325 }
Anton Korobeynikov23ca9c52007-09-03 00:36:06 +0000326 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Anton Korobeynikov566f9d92008-09-08 21:12:11 +0000327 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
328
Duncan Sands7407a9f2007-09-11 14:10:23 +0000329 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsd8455ca2007-07-27 20:02:49 +0000330
Chris Lattner56b941f2008-01-15 21:58:22 +0000331 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000332
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000333 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
334 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000335 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000336 if (Subtarget->is64Bit()) {
337 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000338 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000339 } else {
340 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000341 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000342 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000343
344 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
345 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
346 if (Subtarget->is64Bit())
347 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
348 if (Subtarget->isTargetCygMing())
349 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
350 else
351 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
352
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000353 if (X86ScalarSSEf64) {
354 // f32 and f64 use SSE.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000355 // Set up the FP register classes.
356 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
357 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
358
359 // Use ANDPD to simulate FABS.
360 setOperationAction(ISD::FABS , MVT::f64, Custom);
361 setOperationAction(ISD::FABS , MVT::f32, Custom);
362
363 // Use XORP to simulate FNEG.
364 setOperationAction(ISD::FNEG , MVT::f64, Custom);
365 setOperationAction(ISD::FNEG , MVT::f32, Custom);
366
367 // Use ANDPD and ORPD to simulate FCOPYSIGN.
368 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
369 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
370
371 // We don't support sin/cos/fmod
372 setOperationAction(ISD::FSIN , MVT::f64, Expand);
373 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000374 setOperationAction(ISD::FSIN , MVT::f32, Expand);
375 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000376
377 // Expand FP immediates into loads from the stack, except for the special
378 // cases we handle.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000379 addLegalFPImmediate(APFloat(+0.0)); // xorpd
380 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Dale Johannesen8f83a6b2007-08-09 01:04:01 +0000381
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000382 // Floating truncations from f80 and extensions to f80 go through memory.
383 // If optimizing, we lie about this though and handle it in
384 // InstructionSelectPreprocess so that dagcombine2 can hack on these.
385 if (Fast) {
386 setConvertAction(MVT::f32, MVT::f80, Expand);
387 setConvertAction(MVT::f64, MVT::f80, Expand);
388 setConvertAction(MVT::f80, MVT::f32, Expand);
389 setConvertAction(MVT::f80, MVT::f64, Expand);
390 }
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000391 } else if (X86ScalarSSEf32) {
392 // Use SSE for f32, x87 for f64.
393 // Set up the FP register classes.
394 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
395 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
396
397 // Use ANDPS to simulate FABS.
398 setOperationAction(ISD::FABS , MVT::f32, Custom);
399
400 // Use XORP to simulate FNEG.
401 setOperationAction(ISD::FNEG , MVT::f32, Custom);
402
403 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
404
405 // Use ANDPS and ORPS to simulate FCOPYSIGN.
406 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
407 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
408
409 // We don't support sin/cos/fmod
410 setOperationAction(ISD::FSIN , MVT::f32, Expand);
411 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000412
Nate Begemane2ba64f2008-02-14 08:57:00 +0000413 // Special cases we handle for FP constants.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000414 addLegalFPImmediate(APFloat(+0.0f)); // xorps
415 addLegalFPImmediate(APFloat(+0.0)); // FLD0
416 addLegalFPImmediate(APFloat(+1.0)); // FLD1
417 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
418 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
419
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000420 // SSE <-> X87 conversions go through memory. If optimizing, we lie about
421 // this though and handle it in InstructionSelectPreprocess so that
422 // dagcombine2 can hack on these.
423 if (Fast) {
424 setConvertAction(MVT::f32, MVT::f64, Expand);
425 setConvertAction(MVT::f32, MVT::f80, Expand);
426 setConvertAction(MVT::f80, MVT::f32, Expand);
427 setConvertAction(MVT::f64, MVT::f32, Expand);
428 // And x87->x87 truncations also.
429 setConvertAction(MVT::f80, MVT::f64, Expand);
430 }
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000431
432 if (!UnsafeFPMath) {
433 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
434 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
435 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000436 } else {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000437 // f32 and f64 in x87.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000438 // Set up the FP register classes.
439 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
440 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
441
442 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
443 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
444 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
445 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen8f83a6b2007-08-09 01:04:01 +0000446
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000447 // Floating truncations go through memory. If optimizing, we lie about
448 // this though and handle it in InstructionSelectPreprocess so that
449 // dagcombine2 can hack on these.
450 if (Fast) {
451 setConvertAction(MVT::f80, MVT::f32, Expand);
452 setConvertAction(MVT::f64, MVT::f32, Expand);
453 setConvertAction(MVT::f80, MVT::f64, Expand);
454 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000455
456 if (!UnsafeFPMath) {
457 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
458 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
459 }
Dale Johannesenbbe2b702007-08-30 00:23:21 +0000460 addLegalFPImmediate(APFloat(+0.0)); // FLD0
461 addLegalFPImmediate(APFloat(+1.0)); // FLD1
462 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
463 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000464 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
465 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
466 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
467 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000468 }
469
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000470 // Long double always uses X87.
471 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000472 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
473 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Chris Lattnerdd867392008-01-27 06:19:31 +0000474 {
Chris Lattnerdd867392008-01-27 06:19:31 +0000475 APFloat TmpFlt(+0.0);
476 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven);
477 addLegalFPImmediate(TmpFlt); // FLD0
478 TmpFlt.changeSign();
479 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
480 APFloat TmpFlt2(+1.0);
481 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven);
482 addLegalFPImmediate(TmpFlt2); // FLD1
483 TmpFlt2.changeSign();
484 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
485 }
486
Dale Johannesen7f1076b2007-09-26 21:10:55 +0000487 if (!UnsafeFPMath) {
488 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
489 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
490 }
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000491
Dan Gohman2f7b1982007-10-11 23:21:31 +0000492 // Always use a library call for pow.
493 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
494 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
495 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
496
Dale Johannesen92b33082008-09-04 00:47:13 +0000497 setOperationAction(ISD::FLOG, MVT::f32, Expand);
498 setOperationAction(ISD::FLOG, MVT::f64, Expand);
499 setOperationAction(ISD::FLOG, MVT::f80, Expand);
500 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
501 setOperationAction(ISD::FLOG2, MVT::f64, Expand);
502 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
503 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
504 setOperationAction(ISD::FLOG10, MVT::f64, Expand);
505 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
506 setOperationAction(ISD::FEXP, MVT::f32, Expand);
507 setOperationAction(ISD::FEXP, MVT::f64, Expand);
508 setOperationAction(ISD::FEXP, MVT::f80, Expand);
509 setOperationAction(ISD::FEXP2, MVT::f32, Expand);
510 setOperationAction(ISD::FEXP2, MVT::f64, Expand);
511 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
512
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000513 // First set operation action for all vector types to expand. Then we
514 // will selectively turn on ones that can be effectively codegen'd.
515 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
516 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Duncan Sands92c43912008-06-06 12:08:01 +0000517 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
518 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
519 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
520 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
521 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
522 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
523 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
524 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
525 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
526 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
527 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
528 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
529 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
Gabor Greif825aa892008-08-28 23:19:51 +0000530 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
531 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
532 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
Duncan Sands92c43912008-06-06 12:08:01 +0000533 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
534 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
535 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
536 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
537 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
538 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
539 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
540 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
541 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
542 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
543 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
544 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
545 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
546 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
548 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
549 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000555 }
556
557 if (Subtarget->hasMMX()) {
558 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
559 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
560 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Dale Johannesena585daf2008-06-24 22:01:44 +0000561 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000562 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
563
564 // FIXME: add MMX packed arithmetics
565
566 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
567 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
568 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
569 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
570
571 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
572 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
573 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen6b65c332007-10-30 01:18:38 +0000574 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000575
576 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
577 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
578
579 setOperationAction(ISD::AND, MVT::v8i8, Promote);
580 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
581 setOperationAction(ISD::AND, MVT::v4i16, Promote);
582 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
583 setOperationAction(ISD::AND, MVT::v2i32, Promote);
584 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
585 setOperationAction(ISD::AND, MVT::v1i64, Legal);
586
587 setOperationAction(ISD::OR, MVT::v8i8, Promote);
588 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
589 setOperationAction(ISD::OR, MVT::v4i16, Promote);
590 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
591 setOperationAction(ISD::OR, MVT::v2i32, Promote);
592 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
593 setOperationAction(ISD::OR, MVT::v1i64, Legal);
594
595 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
596 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
597 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
598 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
599 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
600 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
601 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
602
603 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
604 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
605 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
606 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
607 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
608 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Dale Johannesena585daf2008-06-24 22:01:44 +0000609 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
610 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000611 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
612
613 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
614 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
615 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Dale Johannesena585daf2008-06-24 22:01:44 +0000616 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000617 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
618
619 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
620 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
621 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
622 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
623
Evan Cheng759fe022008-07-22 18:39:19 +0000624 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000625 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
626 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000627 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendlingb9e5f802008-07-20 02:32:23 +0000628
629 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000630 }
631
632 if (Subtarget->hasSSE1()) {
633 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
634
635 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
636 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
637 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
638 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
639 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
640 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000641 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
642 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
643 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
644 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
645 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Nate Begeman03605a02008-07-17 16:51:19 +0000646 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000647 }
648
649 if (Subtarget->hasSSE2()) {
650 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
651 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
652 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
653 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
654 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
655
656 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
657 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
658 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
659 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
660 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
661 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
662 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
663 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
664 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
665 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
666 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
667 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
668 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
669 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
670 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000671
Nate Begeman03605a02008-07-17 16:51:19 +0000672 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
673 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
674 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
675 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begeman061db5f2008-05-12 20:34:32 +0000676
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000677 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
678 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
679 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
680 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000681 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
682
683 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Duncan Sands92c43912008-06-06 12:08:01 +0000684 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
685 MVT VT = (MVT::SimpleValueType)i;
Nate Begemanc16406d2007-12-11 01:41:33 +0000686 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands92c43912008-06-06 12:08:01 +0000687 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begemanc16406d2007-12-11 01:41:33 +0000688 continue;
Duncan Sands92c43912008-06-06 12:08:01 +0000689 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
690 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
691 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000692 }
693 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
694 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
695 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
696 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000697 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000698 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000699 if (Subtarget->is64Bit()) {
700 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
Dale Johannesen2ff963d2007-10-31 00:32:36 +0000701 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000702 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000703
704 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
705 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
Duncan Sands92c43912008-06-06 12:08:01 +0000706 setOperationAction(ISD::AND, (MVT::SimpleValueType)VT, Promote);
707 AddPromotedToType (ISD::AND, (MVT::SimpleValueType)VT, MVT::v2i64);
708 setOperationAction(ISD::OR, (MVT::SimpleValueType)VT, Promote);
709 AddPromotedToType (ISD::OR, (MVT::SimpleValueType)VT, MVT::v2i64);
710 setOperationAction(ISD::XOR, (MVT::SimpleValueType)VT, Promote);
711 AddPromotedToType (ISD::XOR, (MVT::SimpleValueType)VT, MVT::v2i64);
712 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Promote);
713 AddPromotedToType (ISD::LOAD, (MVT::SimpleValueType)VT, MVT::v2i64);
714 setOperationAction(ISD::SELECT, (MVT::SimpleValueType)VT, Promote);
715 AddPromotedToType (ISD::SELECT, (MVT::SimpleValueType)VT, MVT::v2i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000716 }
717
Chris Lattner3bc08502008-01-17 19:59:44 +0000718 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000719
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000720 // Custom lower v2i64 and v2f64 selects.
721 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
722 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
723 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
724 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Nate Begeman061db5f2008-05-12 20:34:32 +0000725
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000726 }
Nate Begemand77e59e2008-02-11 04:19:36 +0000727
728 if (Subtarget->hasSSE41()) {
729 // FIXME: Do we need to handle scalar-to-vector here?
730 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Dan Gohmane3731f52008-05-23 17:49:40 +0000731 setOperationAction(ISD::MUL, MVT::v2i64, Legal);
Nate Begemand77e59e2008-02-11 04:19:36 +0000732
733 // i8 and i16 vectors are custom , because the source register and source
734 // source memory operand types are not the same width. f32 vectors are
735 // custom since the immediate controlling the insert encodes additional
736 // information.
737 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
738 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
739 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Legal);
740 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
741
742 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
743 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
744 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Legal);
Evan Cheng6c249332008-03-24 21:52:23 +0000745 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begemand77e59e2008-02-11 04:19:36 +0000746
747 if (Subtarget->is64Bit()) {
Nate Begeman4294c1f2008-02-12 22:51:28 +0000748 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
749 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begemand77e59e2008-02-11 04:19:36 +0000750 }
751 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000752
Nate Begeman03605a02008-07-17 16:51:19 +0000753 if (Subtarget->hasSSE42()) {
754 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
755 }
756
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000757 // We want to custom lower some of our intrinsics.
758 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
759
760 // We have target-specific dag combine patterns for the following nodes:
761 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chenge9b9c672008-05-09 21:53:03 +0000762 setTargetDAGCombine(ISD::BUILD_VECTOR);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000763 setTargetDAGCombine(ISD::SELECT);
Chris Lattnerce84ae42008-02-22 02:09:43 +0000764 setTargetDAGCombine(ISD::STORE);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000765
766 computeRegisterProperties();
767
768 // FIXME: These should be based on subtarget info. Plus, the values should
769 // be smaller when we are in optimizing for size mode.
Dan Gohman97fab242008-06-30 21:00:56 +0000770 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
771 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
772 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000773 allowUnalignedMemoryAccesses = true; // x86 supports it!
Evan Cheng45c1edb2008-02-28 00:43:03 +0000774 setPrefLoopAlignment(16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000775}
776
Scott Michel502151f2008-03-10 15:42:14 +0000777
Dan Gohman8181bd12008-07-27 21:46:04 +0000778MVT X86TargetLowering::getSetCCResultType(const SDValue &) const {
Scott Michel502151f2008-03-10 15:42:14 +0000779 return MVT::i8;
780}
781
782
Evan Cheng5a67b812008-01-23 23:17:41 +0000783/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
784/// the desired ByVal argument alignment.
785static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
786 if (MaxAlign == 16)
787 return;
788 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
789 if (VTy->getBitWidth() == 128)
790 MaxAlign = 16;
Evan Cheng5a67b812008-01-23 23:17:41 +0000791 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
792 unsigned EltAlign = 0;
793 getMaxByValAlign(ATy->getElementType(), EltAlign);
794 if (EltAlign > MaxAlign)
795 MaxAlign = EltAlign;
796 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
797 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
798 unsigned EltAlign = 0;
799 getMaxByValAlign(STy->getElementType(i), EltAlign);
800 if (EltAlign > MaxAlign)
801 MaxAlign = EltAlign;
802 if (MaxAlign == 16)
803 break;
804 }
805 }
806 return;
807}
808
809/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
810/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesena58b8622008-02-08 19:48:20 +0000811/// that contain SSE vectors are placed at 16-byte boundaries while the rest
812/// are at 4-byte boundaries.
Evan Cheng5a67b812008-01-23 23:17:41 +0000813unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng9a6e0fa2008-08-21 21:00:15 +0000814 if (Subtarget->is64Bit()) {
815 // Max of 8 and alignment of type.
Anton Korobeynikovd0fef972008-09-09 18:22:57 +0000816 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng9a6e0fa2008-08-21 21:00:15 +0000817 if (TyAlign > 8)
818 return TyAlign;
819 return 8;
820 }
821
Evan Cheng5a67b812008-01-23 23:17:41 +0000822 unsigned Align = 4;
Dale Johannesena58b8622008-02-08 19:48:20 +0000823 if (Subtarget->hasSSE1())
824 getMaxByValAlign(Ty, Align);
Evan Cheng5a67b812008-01-23 23:17:41 +0000825 return Align;
826}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000827
Evan Cheng8c590372008-05-15 08:39:06 +0000828/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng2f1033e2008-05-15 22:13:02 +0000829/// and store operations as a result of memset, memcpy, and memmove
830/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Cheng8c590372008-05-15 08:39:06 +0000831/// determining it.
Duncan Sands92c43912008-06-06 12:08:01 +0000832MVT
Evan Cheng8c590372008-05-15 08:39:06 +0000833X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
834 bool isSrcConst, bool isSrcStr) const {
835 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
836 return MVT::v4i32;
837 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
838 return MVT::v4f32;
839 if (Subtarget->is64Bit() && Size >= 8)
840 return MVT::i64;
841 return MVT::i32;
842}
843
844
Evan Cheng6fb06762007-11-09 01:32:10 +0000845/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
846/// jumptable.
Dan Gohman8181bd12008-07-27 21:46:04 +0000847SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Cheng6fb06762007-11-09 01:32:10 +0000848 SelectionDAG &DAG) const {
849 if (usesGlobalOffsetTable())
850 return DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, getPointerTy());
851 if (!Subtarget->isPICStyleRIPRel())
852 return DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy());
853 return Table;
854}
855
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000856//===----------------------------------------------------------------------===//
857// Return Value Calling Convention Implementation
858//===----------------------------------------------------------------------===//
859
860#include "X86GenCallingConv.inc"
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000861
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000862/// LowerRET - Lower an ISD::RET node.
Dan Gohman8181bd12008-07-27 21:46:04 +0000863SDValue X86TargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000864 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
865
866 SmallVector<CCValAssign, 16> RVLocs;
867 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
868 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
869 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
Gabor Greif1c80d112008-08-28 21:40:38 +0000870 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_X86);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000871
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000872 // If this is the first return lowered for this function, add the regs to the
873 // liveout set for the function.
Chris Lattner1b989192007-12-31 04:13:23 +0000874 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000875 for (unsigned i = 0; i != RVLocs.size(); ++i)
876 if (RVLocs[i].isRegLoc())
Chris Lattner1b989192007-12-31 04:13:23 +0000877 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000878 }
Dan Gohman8181bd12008-07-27 21:46:04 +0000879 SDValue Chain = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000880
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000881 // Handle tail call return.
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000882 Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000883 if (Chain.getOpcode() == X86ISD::TAILCALL) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000884 SDValue TailCall = Chain;
885 SDValue TargetAddress = TailCall.getOperand(1);
886 SDValue StackAdjustment = TailCall.getOperand(2);
Chris Lattnerf8decf52008-01-16 05:52:18 +0000887 assert(((TargetAddress.getOpcode() == ISD::Register &&
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000888 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::ECX ||
889 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R9)) ||
890 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
891 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
892 "Expecting an global address, external symbol, or register");
Chris Lattnerf8decf52008-01-16 05:52:18 +0000893 assert(StackAdjustment.getOpcode() == ISD::Constant &&
894 "Expecting a const value");
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000895
Dan Gohman8181bd12008-07-27 21:46:04 +0000896 SmallVector<SDValue,8> Operands;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000897 Operands.push_back(Chain.getOperand(0));
898 Operands.push_back(TargetAddress);
899 Operands.push_back(StackAdjustment);
900 // Copy registers used by the call. Last operand is a flag so it is not
901 // copied.
Arnold Schwaighofer10202b32007-10-16 09:05:00 +0000902 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000903 Operands.push_back(Chain.getOperand(i));
904 }
Arnold Schwaighofer10202b32007-10-16 09:05:00 +0000905 return DAG.getNode(X86ISD::TC_RETURN, MVT::Other, &Operands[0],
906 Operands.size());
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000907 }
908
909 // Regular return.
Dan Gohman8181bd12008-07-27 21:46:04 +0000910 SDValue Flag;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000911
Dan Gohman8181bd12008-07-27 21:46:04 +0000912 SmallVector<SDValue, 6> RetOps;
Chris Lattnerb56cc342008-03-11 03:23:40 +0000913 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
914 // Operand #1 = Bytes To Pop
915 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
916
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000917 // Copy the result values into the output registers.
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000918 for (unsigned i = 0; i != RVLocs.size(); ++i) {
919 CCValAssign &VA = RVLocs[i];
920 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman8181bd12008-07-27 21:46:04 +0000921 SDValue ValToCopy = Op.getOperand(i*2+1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000922
Chris Lattnerb56cc342008-03-11 03:23:40 +0000923 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
924 // the RET instruction and handled by the FP Stackifier.
925 if (RVLocs[i].getLocReg() == X86::ST0 ||
926 RVLocs[i].getLocReg() == X86::ST1) {
927 // If this is a copy from an xmm register to ST(0), use an FPExtend to
928 // change the value to the FP stack register class.
929 if (isScalarFPTypeInSSEReg(RVLocs[i].getValVT()))
930 ValToCopy = DAG.getNode(ISD::FP_EXTEND, MVT::f80, ValToCopy);
931 RetOps.push_back(ValToCopy);
932 // Don't emit a copytoreg.
933 continue;
934 }
Dale Johannesena585daf2008-06-24 22:01:44 +0000935
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000936 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), ValToCopy, Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000937 Flag = Chain.getValue(1);
938 }
Dan Gohmanb47dabd2008-04-21 23:59:07 +0000939
940 // The x86-64 ABI for returning structs by value requires that we copy
941 // the sret argument into %rax for the return. We saved the argument into
942 // a virtual register in the entry block, so now we copy the value out
943 // and into %rax.
944 if (Subtarget->is64Bit() &&
945 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
946 MachineFunction &MF = DAG.getMachineFunction();
947 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
948 unsigned Reg = FuncInfo->getSRetReturnReg();
949 if (!Reg) {
950 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
951 FuncInfo->setSRetReturnReg(Reg);
952 }
Dan Gohman8181bd12008-07-27 21:46:04 +0000953 SDValue Val = DAG.getCopyFromReg(Chain, Reg, getPointerTy());
Dan Gohmanb47dabd2008-04-21 23:59:07 +0000954
955 Chain = DAG.getCopyToReg(Chain, X86::RAX, Val, Flag);
956 Flag = Chain.getValue(1);
957 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000958
Chris Lattnerb56cc342008-03-11 03:23:40 +0000959 RetOps[0] = Chain; // Update chain.
960
961 // Add the flag if we have it.
Gabor Greif1c80d112008-08-28 21:40:38 +0000962 if (Flag.getNode())
Chris Lattnerb56cc342008-03-11 03:23:40 +0000963 RetOps.push_back(Flag);
964
965 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, &RetOps[0], RetOps.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000966}
967
968
969/// LowerCallResult - Lower the result values of an ISD::CALL into the
970/// appropriate copies out of appropriate physical registers. This assumes that
971/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
972/// being lowered. The returns a SDNode with the same number of values as the
973/// ISD::CALL.
974SDNode *X86TargetLowering::
Dan Gohman8181bd12008-07-27 21:46:04 +0000975LowerCallResult(SDValue Chain, SDValue InFlag, SDNode *TheCall,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000976 unsigned CallingConv, SelectionDAG &DAG) {
977
978 // Assign locations to each value returned by this call.
979 SmallVector<CCValAssign, 16> RVLocs;
980 bool isVarArg = cast<ConstantSDNode>(TheCall->getOperand(2))->getValue() != 0;
981 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs);
982 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
983
Dan Gohman8181bd12008-07-27 21:46:04 +0000984 SmallVector<SDValue, 8> ResultVals;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000985
986 // Copy all of the result registers out of their specified physreg.
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000987 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Duncan Sands92c43912008-06-06 12:08:01 +0000988 MVT CopyVT = RVLocs[i].getValVT();
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000989
990 // If this is a call to a function that returns an fp value on the floating
991 // point stack, but where we prefer to use the value in xmm registers, copy
992 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Mon P Wang73a2c152008-08-21 19:54:16 +0000993 if ((RVLocs[i].getLocReg() == X86::ST0 ||
994 RVLocs[i].getLocReg() == X86::ST1) &&
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000995 isScalarFPTypeInSSEReg(RVLocs[i].getValVT())) {
996 CopyVT = MVT::f80;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000997 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000998
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000999 Chain = DAG.getCopyFromReg(Chain, RVLocs[i].getLocReg(),
1000 CopyVT, InFlag).getValue(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00001001 SDValue Val = Chain.getValue(0);
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001002 InFlag = Chain.getValue(2);
Chris Lattner40758732007-12-29 06:41:28 +00001003
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001004 if (CopyVT != RVLocs[i].getValVT()) {
1005 // Round the F80 the right size, which also moves to the appropriate xmm
1006 // register.
1007 Val = DAG.getNode(ISD::FP_ROUND, RVLocs[i].getValVT(), Val,
1008 // This truncation won't change the value.
1009 DAG.getIntPtrConstant(1));
1010 }
Chris Lattnerdec9cb52008-01-24 08:07:48 +00001011
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001012 ResultVals.push_back(Val);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001013 }
Duncan Sands698842f2008-07-02 17:40:58 +00001014
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001015 // Merge everything together with a MERGE_VALUES node.
1016 ResultVals.push_back(Chain);
Duncan Sandsf19591c2008-06-30 10:19:09 +00001017 return DAG.getMergeValues(TheCall->getVTList(), &ResultVals[0],
Gabor Greif1c80d112008-08-28 21:40:38 +00001018 ResultVals.size()).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001019}
1020
1021
1022//===----------------------------------------------------------------------===//
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001023// C & StdCall & Fast Calling Convention implementation
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001024//===----------------------------------------------------------------------===//
1025// StdCall calling convention seems to be standard for many Windows' API
1026// routines and around. It differs from C calling convention just a little:
1027// callee should clean up the stack, not caller. Symbols should be also
1028// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001029// For info on fast calling convention see Fast Calling Convention (tail call)
1030// implementation LowerX86_32FastCCCallTo.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001031
1032/// AddLiveIn - This helper function adds the specified physical register to the
1033/// MachineFunction as a live in value. It also creates a corresponding virtual
1034/// register for it.
1035static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
1036 const TargetRegisterClass *RC) {
1037 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner1b989192007-12-31 04:13:23 +00001038 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
1039 MF.getRegInfo().addLiveIn(PReg, VReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001040 return VReg;
1041}
1042
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001043/// CallIsStructReturn - Determines whether a CALL node uses struct return
1044/// semantics.
Dan Gohman8181bd12008-07-27 21:46:04 +00001045static bool CallIsStructReturn(SDValue Op) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001046 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1047 if (!NumOps)
1048 return false;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001049
1050 return cast<ARG_FLAGSSDNode>(Op.getOperand(6))->getArgFlags().isSRet();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001051}
1052
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001053/// ArgsAreStructReturn - Determines whether a FORMAL_ARGUMENTS node uses struct
1054/// return semantics.
Dan Gohman8181bd12008-07-27 21:46:04 +00001055static bool ArgsAreStructReturn(SDValue Op) {
Gabor Greif1c80d112008-08-28 21:40:38 +00001056 unsigned NumArgs = Op.getNode()->getNumValues() - 1;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001057 if (!NumArgs)
1058 return false;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001059
1060 return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001061}
1062
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001063/// IsCalleePop - Determines whether a CALL or FORMAL_ARGUMENTS node requires
1064/// the callee to pop its own arguments. Callee pop is necessary to support tail
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001065/// calls.
Dan Gohman8181bd12008-07-27 21:46:04 +00001066bool X86TargetLowering::IsCalleePop(SDValue Op) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001067 bool IsVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1068 if (IsVarArg)
1069 return false;
1070
1071 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
1072 default:
1073 return false;
1074 case CallingConv::X86_StdCall:
1075 return !Subtarget->is64Bit();
1076 case CallingConv::X86_FastCall:
1077 return !Subtarget->is64Bit();
1078 case CallingConv::Fast:
1079 return PerformTailCallOpt;
1080 }
1081}
1082
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001083/// CCAssignFnForNode - Selects the correct CCAssignFn for a CALL or
1084/// FORMAL_ARGUMENTS node.
Dan Gohman8181bd12008-07-27 21:46:04 +00001085CCAssignFn *X86TargetLowering::CCAssignFnForNode(SDValue Op) const {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001086 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
1087
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00001088 if (Subtarget->is64Bit()) {
Anton Korobeynikov06d49b02008-03-22 20:57:27 +00001089 if (Subtarget->isTargetWin64())
Anton Korobeynikov99bd1882008-03-22 20:37:30 +00001090 return CC_X86_Win64_C;
Evan Chengded8f902008-09-07 09:07:23 +00001091 else if (CC == CallingConv::Fast && PerformTailCallOpt)
1092 return CC_X86_64_TailCall;
1093 else
1094 return CC_X86_64_C;
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00001095 }
1096
Gordon Henriksen18ace102008-01-05 16:56:59 +00001097 if (CC == CallingConv::X86_FastCall)
1098 return CC_X86_32_FastCall;
1099 else if (CC == CallingConv::Fast && PerformTailCallOpt)
1100 return CC_X86_32_TailCall;
Evan Chenge5fe0152008-09-04 22:59:58 +00001101 else if (CC == CallingConv::Fast)
1102 return CC_X86_32_FastCC;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001103 else
1104 return CC_X86_32_C;
1105}
1106
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001107/// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to
1108/// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001109NameDecorationStyle
Dan Gohman8181bd12008-07-27 21:46:04 +00001110X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDValue Op) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001111 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
1112 if (CC == CallingConv::X86_FastCall)
1113 return FastCall;
1114 else if (CC == CallingConv::X86_StdCall)
1115 return StdCall;
1116 return None;
1117}
1118
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001119
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001120/// CallRequiresGOTInRegister - Check whether the call requires the GOT pointer
1121/// in a register before calling.
1122bool X86TargetLowering::CallRequiresGOTPtrInReg(bool Is64Bit, bool IsTailCall) {
1123 return !IsTailCall && !Is64Bit &&
1124 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1125 Subtarget->isPICStyleGOT();
1126}
1127
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001128/// CallRequiresFnAddressInReg - Check whether the call requires the function
1129/// address to be loaded in a register.
1130bool
1131X86TargetLowering::CallRequiresFnAddressInReg(bool Is64Bit, bool IsTailCall) {
1132 return !Is64Bit && IsTailCall &&
1133 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1134 Subtarget->isPICStyleGOT();
1135}
1136
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001137/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1138/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001139/// the specific parameter attribute. The copy will be passed as a byval
1140/// function parameter.
Dan Gohman8181bd12008-07-27 21:46:04 +00001141static SDValue
1142CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sandsc93fae32008-03-21 09:14:45 +00001143 ISD::ArgFlagsTy Flags, SelectionDAG &DAG) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001144 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dan Gohmane8b391e2008-04-12 04:36:06 +00001145 return DAG.getMemcpy(Chain, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001146 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001147}
1148
Dan Gohman8181bd12008-07-27 21:46:04 +00001149SDValue X86TargetLowering::LowerMemArgument(SDValue Op, SelectionDAG &DAG,
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001150 const CCValAssign &VA,
1151 MachineFrameInfo *MFI,
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001152 unsigned CC,
Dan Gohman8181bd12008-07-27 21:46:04 +00001153 SDValue Root, unsigned i) {
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001154 // Create the nodes corresponding to a load from this parameter slot.
Duncan Sandsc93fae32008-03-21 09:14:45 +00001155 ISD::ArgFlagsTy Flags =
1156 cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags();
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001157 bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001158 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Evan Cheng3e42a522008-01-10 02:24:25 +00001159
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001160 // FIXME: For now, all byval parameter objects are marked mutable. This can be
1161 // changed with more analysis.
1162 // In case of tail call optimization mark all arguments mutable. Since they
1163 // could be overwritten by lowering of arguments in case of a tail call.
Duncan Sands92c43912008-06-06 12:08:01 +00001164 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001165 VA.getLocMemOffset(), isImmutable);
Dan Gohman8181bd12008-07-27 21:46:04 +00001166 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sandsc93fae32008-03-21 09:14:45 +00001167 if (Flags.isByVal())
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001168 return FIN;
Dan Gohman12a9c082008-02-06 22:27:42 +00001169 return DAG.getLoad(VA.getValVT(), Root, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001170 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001171}
1172
Dan Gohman8181bd12008-07-27 21:46:04 +00001173SDValue
1174X86TargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001175 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001176 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1177
1178 const Function* Fn = MF.getFunction();
1179 if (Fn->hasExternalLinkage() &&
1180 Subtarget->isTargetCygMing() &&
1181 Fn->getName() == "main")
1182 FuncInfo->setForceFramePointer(true);
1183
1184 // Decorate the function name.
1185 FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op));
1186
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001187 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman8181bd12008-07-27 21:46:04 +00001188 SDValue Root = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001189 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001190 unsigned CC = MF.getFunction()->getCallingConv();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001191 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001192 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001193
1194 assert(!(isVarArg && CC == CallingConv::Fast) &&
1195 "Var args not supported with calling convention fastcc");
1196
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001197 // Assign locations to all of the incoming arguments.
1198 SmallVector<CCValAssign, 16> ArgLocs;
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001199 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Gabor Greif1c80d112008-08-28 21:40:38 +00001200 CCInfo.AnalyzeFormalArguments(Op.getNode(), CCAssignFnForNode(Op));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001201
Dan Gohman8181bd12008-07-27 21:46:04 +00001202 SmallVector<SDValue, 8> ArgValues;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001203 unsigned LastVal = ~0U;
1204 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1205 CCValAssign &VA = ArgLocs[i];
1206 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1207 // places.
1208 assert(VA.getValNo() != LastVal &&
1209 "Don't support value assigned to multiple locs yet");
1210 LastVal = VA.getValNo();
1211
1212 if (VA.isRegLoc()) {
Duncan Sands92c43912008-06-06 12:08:01 +00001213 MVT RegVT = VA.getLocVT();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001214 TargetRegisterClass *RC;
1215 if (RegVT == MVT::i32)
1216 RC = X86::GR32RegisterClass;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001217 else if (Is64Bit && RegVT == MVT::i64)
1218 RC = X86::GR64RegisterClass;
Dale Johannesen51552f62008-02-05 20:46:33 +00001219 else if (RegVT == MVT::f32)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001220 RC = X86::FR32RegisterClass;
Dale Johannesen51552f62008-02-05 20:46:33 +00001221 else if (RegVT == MVT::f64)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001222 RC = X86::FR64RegisterClass;
Duncan Sands92c43912008-06-06 12:08:01 +00001223 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengf5af6fe2008-04-25 07:56:45 +00001224 RC = X86::VR128RegisterClass;
Duncan Sands92c43912008-06-06 12:08:01 +00001225 else if (RegVT.isVector()) {
1226 assert(RegVT.getSizeInBits() == 64);
Evan Chengf5af6fe2008-04-25 07:56:45 +00001227 if (!Is64Bit)
1228 RC = X86::VR64RegisterClass; // MMX values are passed in MMXs.
1229 else {
1230 // Darwin calling convention passes MMX values in either GPRs or
1231 // XMMs in x86-64. Other targets pass them in memory.
1232 if (RegVT != MVT::v1i64 && Subtarget->hasSSE2()) {
1233 RC = X86::VR128RegisterClass; // MMX values are passed in XMMs.
1234 RegVT = MVT::v2i64;
1235 } else {
1236 RC = X86::GR64RegisterClass; // v1i64 values are passed in GPRs.
1237 RegVT = MVT::i64;
1238 }
1239 }
1240 } else {
1241 assert(0 && "Unknown argument type!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001242 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001243
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001244 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
Dan Gohman8181bd12008-07-27 21:46:04 +00001245 SDValue ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001246
1247 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1248 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1249 // right size.
1250 if (VA.getLocInfo() == CCValAssign::SExt)
1251 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
1252 DAG.getValueType(VA.getValVT()));
1253 else if (VA.getLocInfo() == CCValAssign::ZExt)
1254 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
1255 DAG.getValueType(VA.getValVT()));
1256
1257 if (VA.getLocInfo() != CCValAssign::Full)
1258 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
1259
Gordon Henriksen18ace102008-01-05 16:56:59 +00001260 // Handle MMX values passed in GPRs.
Evan Chengad6980b2008-04-25 20:13:28 +00001261 if (Is64Bit && RegVT != VA.getLocVT()) {
Duncan Sands92c43912008-06-06 12:08:01 +00001262 if (RegVT.getSizeInBits() == 64 && RC == X86::GR64RegisterClass)
Evan Chengad6980b2008-04-25 20:13:28 +00001263 ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue);
1264 else if (RC == X86::VR128RegisterClass) {
1265 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i64, ArgValue,
1266 DAG.getConstant(0, MVT::i64));
1267 ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue);
1268 }
1269 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001270
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001271 ArgValues.push_back(ArgValue);
1272 } else {
1273 assert(VA.isMemLoc());
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001274 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001275 }
1276 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001277
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001278 // The x86-64 ABI for returning structs by value requires that we copy
1279 // the sret argument into %rax for the return. Save the argument into
1280 // a virtual register so that we can access it from the return points.
1281 if (Is64Bit && DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1282 MachineFunction &MF = DAG.getMachineFunction();
1283 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1284 unsigned Reg = FuncInfo->getSRetReturnReg();
1285 if (!Reg) {
1286 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1287 FuncInfo->setSRetReturnReg(Reg);
1288 }
Dan Gohman8181bd12008-07-27 21:46:04 +00001289 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), Reg, ArgValues[0]);
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001290 Root = DAG.getNode(ISD::TokenFactor, MVT::Other, Copy, Root);
1291 }
1292
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001293 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001294 // align stack specially for tail calls
Evan Chengded8f902008-09-07 09:07:23 +00001295 if (PerformTailCallOpt && CC == CallingConv::Fast)
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001296 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001297
1298 // If the function takes variable number of arguments, make a frame index for
1299 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001300 if (isVarArg) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001301 if (Is64Bit || CC != CallingConv::X86_FastCall) {
1302 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1303 }
1304 if (Is64Bit) {
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001305 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1306
1307 // FIXME: We should really autogenerate these arrays
1308 static const unsigned GPR64ArgRegsWin64[] = {
1309 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen18ace102008-01-05 16:56:59 +00001310 };
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001311 static const unsigned XMMArgRegsWin64[] = {
1312 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1313 };
1314 static const unsigned GPR64ArgRegs64Bit[] = {
1315 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1316 };
1317 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001318 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1319 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1320 };
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001321 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1322
1323 if (IsWin64) {
1324 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1325 GPR64ArgRegs = GPR64ArgRegsWin64;
1326 XMMArgRegs = XMMArgRegsWin64;
1327 } else {
1328 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1329 GPR64ArgRegs = GPR64ArgRegs64Bit;
1330 XMMArgRegs = XMMArgRegs64Bit;
1331 }
1332 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1333 TotalNumIntRegs);
1334 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1335 TotalNumXMMRegs);
1336
Gordon Henriksen18ace102008-01-05 16:56:59 +00001337 // For X86-64, if there are vararg parameters that are passed via
1338 // registers, then we must store them to their spots on the stack so they
1339 // may be loaded by deferencing the result of va_next.
1340 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001341 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1342 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1343 TotalNumXMMRegs * 16, 16);
1344
Gordon Henriksen18ace102008-01-05 16:56:59 +00001345 // Store the integer parameter registers.
Dan Gohman8181bd12008-07-27 21:46:04 +00001346 SmallVector<SDValue, 8> MemOps;
1347 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
1348 SDValue FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001349 DAG.getIntPtrConstant(VarArgsGPOffset));
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001350 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001351 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1352 X86::GR64RegisterClass);
Dan Gohman8181bd12008-07-27 21:46:04 +00001353 SDValue Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
1354 SDValue Store =
Dan Gohman12a9c082008-02-06 22:27:42 +00001355 DAG.getStore(Val.getValue(1), Val, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001356 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001357 MemOps.push_back(Store);
1358 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001359 DAG.getIntPtrConstant(8));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001360 }
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001361
Gordon Henriksen18ace102008-01-05 16:56:59 +00001362 // Now store the XMM (fp + vector) parameter registers.
1363 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001364 DAG.getIntPtrConstant(VarArgsFPOffset));
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001365 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001366 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1367 X86::VR128RegisterClass);
Dan Gohman8181bd12008-07-27 21:46:04 +00001368 SDValue Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
1369 SDValue Store =
Dan Gohman12a9c082008-02-06 22:27:42 +00001370 DAG.getStore(Val.getValue(1), Val, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001371 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001372 MemOps.push_back(Store);
1373 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001374 DAG.getIntPtrConstant(16));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001375 }
1376 if (!MemOps.empty())
1377 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1378 &MemOps[0], MemOps.size());
1379 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001380 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001381
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001382 ArgValues.push_back(Root);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001383
Gordon Henriksen18ace102008-01-05 16:56:59 +00001384 // Some CCs need callee pop.
1385 if (IsCalleePop(Op)) {
1386 BytesToPopOnReturn = StackSize; // Callee pops everything.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001387 BytesCallerReserves = 0;
1388 } else {
1389 BytesToPopOnReturn = 0; // Callee pops nothing.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001390 // If this is an sret function, the return should pop the hidden pointer.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001391 if (!Is64Bit && ArgsAreStructReturn(Op))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001392 BytesToPopOnReturn = 4;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001393 BytesCallerReserves = StackSize;
1394 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001395
Gordon Henriksen18ace102008-01-05 16:56:59 +00001396 if (!Is64Bit) {
1397 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
1398 if (CC == CallingConv::X86_FastCall)
1399 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1400 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001401
Anton Korobeynikove844e472007-08-15 17:12:32 +00001402 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001403
1404 // Return the new list of results.
Gabor Greif1c80d112008-08-28 21:40:38 +00001405 return DAG.getMergeValues(Op.getNode()->getVTList(), &ArgValues[0],
Gabor Greif46bf5472008-08-26 22:36:50 +00001406 ArgValues.size()).getValue(Op.getResNo());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001407}
1408
Dan Gohman8181bd12008-07-27 21:46:04 +00001409SDValue
1410X86TargetLowering::LowerMemOpCallTo(SDValue Op, SelectionDAG &DAG,
1411 const SDValue &StackPtr,
Evan Chengbc077bf2008-01-10 00:09:10 +00001412 const CCValAssign &VA,
Dan Gohman8181bd12008-07-27 21:46:04 +00001413 SDValue Chain,
1414 SDValue Arg) {
Dan Gohman1190f3a2008-02-07 16:28:05 +00001415 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman8181bd12008-07-27 21:46:04 +00001416 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Evan Chengbc077bf2008-01-10 00:09:10 +00001417 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Duncan Sandsc93fae32008-03-21 09:14:45 +00001418 ISD::ArgFlagsTy Flags =
1419 cast<ARG_FLAGSSDNode>(Op.getOperand(6+2*VA.getValNo()))->getArgFlags();
1420 if (Flags.isByVal()) {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001421 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG);
Evan Chengbc077bf2008-01-10 00:09:10 +00001422 }
Dan Gohman1190f3a2008-02-07 16:28:05 +00001423 return DAG.getStore(Chain, Arg, PtrOff,
Dan Gohmanfb020b62008-02-07 18:41:25 +00001424 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengbc077bf2008-01-10 00:09:10 +00001425}
1426
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001427/// EmitTailCallLoadRetAddr - Emit a load of return adress if tail call
1428/// optimization is performed and it is required.
Dan Gohman8181bd12008-07-27 21:46:04 +00001429SDValue
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001430X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman8181bd12008-07-27 21:46:04 +00001431 SDValue &OutRetAddr,
1432 SDValue Chain,
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001433 bool IsTailCall,
1434 bool Is64Bit,
1435 int FPDiff) {
1436 if (!IsTailCall || FPDiff==0) return Chain;
1437
1438 // Adjust the Return address stack slot.
Duncan Sands92c43912008-06-06 12:08:01 +00001439 MVT VT = getPointerTy();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001440 OutRetAddr = getReturnAddressFrameIndex(DAG);
1441 // Load the "old" Return address.
1442 OutRetAddr = DAG.getLoad(VT, Chain,OutRetAddr, NULL, 0);
Gabor Greif1c80d112008-08-28 21:40:38 +00001443 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001444}
1445
1446/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1447/// optimization is performed and it is required (FPDiff!=0).
Dan Gohman8181bd12008-07-27 21:46:04 +00001448static SDValue
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001449EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman8181bd12008-07-27 21:46:04 +00001450 SDValue Chain, SDValue RetAddrFrIdx,
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001451 bool Is64Bit, int FPDiff) {
1452 // Store the return address to the appropriate stack slot.
1453 if (!FPDiff) return Chain;
1454 // Calculate the new stack slot for the return address.
1455 int SlotSize = Is64Bit ? 8 : 4;
1456 int NewReturnAddrFI =
1457 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Duncan Sands92c43912008-06-06 12:08:01 +00001458 MVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman8181bd12008-07-27 21:46:04 +00001459 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001460 Chain = DAG.getStore(Chain, RetAddrFrIdx, NewRetAddrFrIdx,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001461 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001462 return Chain;
1463}
1464
Dan Gohman8181bd12008-07-27 21:46:04 +00001465SDValue X86TargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001466 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng98cfaf82008-08-25 21:27:18 +00001467 SDValue Chain = Op.getOperand(0);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001468 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001469 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001470 bool IsTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0
1471 && CC == CallingConv::Fast && PerformTailCallOpt;
Evan Cheng98cfaf82008-08-25 21:27:18 +00001472 SDValue Callee = Op.getOperand(4);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001473 bool Is64Bit = Subtarget->is64Bit();
Evan Cheng931a8f42008-01-29 19:34:22 +00001474 bool IsStructRet = CallIsStructReturn(Op);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001475
1476 assert(!(isVarArg && CC == CallingConv::Fast) &&
1477 "Var args not supported with calling convention fastcc");
1478
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001479 // Analyze operands of the call, assigning locations to each operand.
1480 SmallVector<CCValAssign, 16> ArgLocs;
1481 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Gabor Greif1c80d112008-08-28 21:40:38 +00001482 CCInfo.AnalyzeCallOperands(Op.getNode(), CCAssignFnForNode(Op));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001483
1484 // Get a count of how many bytes are to be pushed on the stack.
1485 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengded8f902008-09-07 09:07:23 +00001486 if (IsTailCall)
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001487 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001488
Gordon Henriksen18ace102008-01-05 16:56:59 +00001489 int FPDiff = 0;
1490 if (IsTailCall) {
1491 // Lower arguments at fp - stackoffset + fpdiff.
1492 unsigned NumBytesCallerPushed =
1493 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1494 FPDiff = NumBytesCallerPushed - NumBytes;
1495
1496 // Set the delta of movement of the returnaddr stackslot.
1497 // But only set if delta is greater than previous delta.
1498 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1499 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1500 }
1501
Chris Lattner5872a362008-01-17 07:00:52 +00001502 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001503
Dan Gohman8181bd12008-07-27 21:46:04 +00001504 SDValue RetAddrFrIdx;
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001505 // Load return adress for tail calls.
1506 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit,
1507 FPDiff);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001508
Dan Gohman8181bd12008-07-27 21:46:04 +00001509 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1510 SmallVector<SDValue, 8> MemOpChains;
1511 SDValue StackPtr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001512
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001513 // Walk the register/memloc assignments, inserting copies/loads. In the case
1514 // of tail call optimization arguments are handle later.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001515 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1516 CCValAssign &VA = ArgLocs[i];
Dan Gohman8181bd12008-07-27 21:46:04 +00001517 SDValue Arg = Op.getOperand(5+2*VA.getValNo());
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001518 bool isByVal = cast<ARG_FLAGSSDNode>(Op.getOperand(6+2*VA.getValNo()))->
1519 getArgFlags().isByVal();
1520
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001521 // Promote the value if needed.
1522 switch (VA.getLocInfo()) {
1523 default: assert(0 && "Unknown loc info!");
1524 case CCValAssign::Full: break;
1525 case CCValAssign::SExt:
1526 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
1527 break;
1528 case CCValAssign::ZExt:
1529 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
1530 break;
1531 case CCValAssign::AExt:
1532 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
1533 break;
1534 }
1535
1536 if (VA.isRegLoc()) {
Evan Cheng2aea0b42008-04-25 19:11:04 +00001537 if (Is64Bit) {
Duncan Sands92c43912008-06-06 12:08:01 +00001538 MVT RegVT = VA.getLocVT();
1539 if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
Evan Cheng2aea0b42008-04-25 19:11:04 +00001540 switch (VA.getLocReg()) {
1541 default:
1542 break;
1543 case X86::RDI: case X86::RSI: case X86::RDX: case X86::RCX:
1544 case X86::R8: {
1545 // Special case: passing MMX values in GPR registers.
1546 Arg = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Arg);
1547 break;
1548 }
1549 case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3:
1550 case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7: {
1551 // Special case: passing MMX values in XMM registers.
1552 Arg = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Arg);
1553 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2i64, Arg);
1554 Arg = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v2i64,
1555 DAG.getNode(ISD::UNDEF, MVT::v2i64), Arg,
1556 getMOVLMask(2, DAG));
1557 break;
1558 }
1559 }
1560 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001561 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1562 } else {
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001563 if (!IsTailCall || (IsTailCall && isByVal)) {
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001564 assert(VA.isMemLoc());
Gabor Greif1c80d112008-08-28 21:40:38 +00001565 if (StackPtr.getNode() == 0)
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001566 StackPtr = DAG.getCopyFromReg(Chain, X86StackPtr, getPointerTy());
1567
1568 MemOpChains.push_back(LowerMemOpCallTo(Op, DAG, StackPtr, VA, Chain,
1569 Arg));
1570 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001571 }
1572 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001573
1574 if (!MemOpChains.empty())
1575 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1576 &MemOpChains[0], MemOpChains.size());
1577
1578 // Build a sequence of copy-to-reg nodes chained together with token chain
1579 // and flag operands which copy the outgoing args into registers.
Dan Gohman8181bd12008-07-27 21:46:04 +00001580 SDValue InFlag;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001581 // Tail call byval lowering might overwrite argument registers so in case of
1582 // tail call optimization the copies to registers are lowered later.
1583 if (!IsTailCall)
1584 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1585 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1586 InFlag);
1587 InFlag = Chain.getValue(1);
1588 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001589
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001590 // ELF / PIC requires GOT in the EBX register before function calls via PLT
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001591 // GOT pointer.
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001592 if (CallRequiresGOTPtrInReg(Is64Bit, IsTailCall)) {
1593 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1594 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1595 InFlag);
1596 InFlag = Chain.getValue(1);
1597 }
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001598 // If we are tail calling and generating PIC/GOT style code load the address
1599 // of the callee into ecx. The value in ecx is used as target of the tail
1600 // jump. This is done to circumvent the ebx/callee-saved problem for tail
1601 // calls on PIC/GOT architectures. Normally we would just put the address of
1602 // GOT into ebx and then call target@PLT. But for tail callss ebx would be
1603 // restored (since ebx is callee saved) before jumping to the target@PLT.
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001604 if (CallRequiresFnAddressInReg(Is64Bit, IsTailCall)) {
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001605 // Note: The actual moving to ecx is done further down.
1606 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1607 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1608 !G->getGlobal()->hasProtectedVisibility())
1609 Callee = LowerGlobalAddress(Callee, DAG);
1610 else if (isa<ExternalSymbolSDNode>(Callee))
1611 Callee = LowerExternalSymbol(Callee,DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001612 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001613
Gordon Henriksen18ace102008-01-05 16:56:59 +00001614 if (Is64Bit && isVarArg) {
1615 // From AMD64 ABI document:
1616 // For calls that may call functions that use varargs or stdargs
1617 // (prototype-less calls or calls to functions containing ellipsis (...) in
1618 // the declaration) %al is used as hidden argument to specify the number
1619 // of SSE registers used. The contents of %al do not need to match exactly
1620 // the number of registers, but must be an ubound on the number of SSE
1621 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001622
1623 // FIXME: Verify this on Win64
Gordon Henriksen18ace102008-01-05 16:56:59 +00001624 // Count the number of XMM registers allocated.
1625 static const unsigned XMMArgRegs[] = {
1626 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1627 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1628 };
1629 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1630
1631 Chain = DAG.getCopyToReg(Chain, X86::AL,
1632 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1633 InFlag = Chain.getValue(1);
1634 }
1635
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001636
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001637 // For tail calls lower the arguments to the 'real' stack slot.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001638 if (IsTailCall) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001639 SmallVector<SDValue, 8> MemOpChains2;
1640 SDValue FIN;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001641 int FI = 0;
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001642 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman8181bd12008-07-27 21:46:04 +00001643 InFlag = SDValue();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001644 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1645 CCValAssign &VA = ArgLocs[i];
1646 if (!VA.isRegLoc()) {
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001647 assert(VA.isMemLoc());
Dan Gohman8181bd12008-07-27 21:46:04 +00001648 SDValue Arg = Op.getOperand(5+2*VA.getValNo());
1649 SDValue FlagsOp = Op.getOperand(6+2*VA.getValNo());
Duncan Sandsc93fae32008-03-21 09:14:45 +00001650 ISD::ArgFlagsTy Flags =
1651 cast<ARG_FLAGSSDNode>(FlagsOp)->getArgFlags();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001652 // Create frame index.
1653 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands92c43912008-06-06 12:08:01 +00001654 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001655 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001656 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001657
Duncan Sandsc93fae32008-03-21 09:14:45 +00001658 if (Flags.isByVal()) {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001659 // Copy relative to framepointer.
Dan Gohman8181bd12008-07-27 21:46:04 +00001660 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greif1c80d112008-08-28 21:40:38 +00001661 if (StackPtr.getNode() == 0)
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001662 StackPtr = DAG.getCopyFromReg(Chain, X86StackPtr, getPointerTy());
1663 Source = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, Source);
1664
1665 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain,
Evan Cheng5817a0e2008-01-12 01:08:07 +00001666 Flags, DAG));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001667 } else {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001668 // Store relative to framepointer.
Dan Gohman12a9c082008-02-06 22:27:42 +00001669 MemOpChains2.push_back(
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001670 DAG.getStore(Chain, Arg, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001671 PseudoSourceValue::getFixedStack(FI), 0));
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001672 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001673 }
1674 }
1675
1676 if (!MemOpChains2.empty())
1677 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
Arnold Schwaighoferdfb21302008-01-11 14:34:56 +00001678 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001679
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001680 // Copy arguments to their registers.
1681 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1682 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1683 InFlag);
1684 InFlag = Chain.getValue(1);
1685 }
Dan Gohman8181bd12008-07-27 21:46:04 +00001686 InFlag =SDValue();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001687
Gordon Henriksen18ace102008-01-05 16:56:59 +00001688 // Store the return address to the appropriate stack slot.
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001689 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
1690 FPDiff);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001691 }
1692
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001693 // If the callee is a GlobalAddress node (quite common, every direct call is)
1694 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1695 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1696 // We should use extra load for direct calls to dllimported functions in
1697 // non-JIT mode.
Evan Cheng1f282202008-07-16 01:34:02 +00001698 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1699 getTargetMachine(), true))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001700 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001701 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Cheng1f282202008-07-16 01:34:02 +00001702 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001703 } else if (IsTailCall) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001704 unsigned Opc = Is64Bit ? X86::R9 : X86::ECX;
1705
1706 Chain = DAG.getCopyToReg(Chain,
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001707 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen18ace102008-01-05 16:56:59 +00001708 Callee,InFlag);
1709 Callee = DAG.getRegister(Opc, getPointerTy());
1710 // Add register as live out.
1711 DAG.getMachineFunction().getRegInfo().addLiveOut(Opc);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001712 }
1713
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001714 // Returns a chain & a flag for retval copy to use.
1715 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00001716 SmallVector<SDValue, 8> Ops;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001717
1718 if (IsTailCall) {
1719 Ops.push_back(Chain);
Chris Lattner5872a362008-01-17 07:00:52 +00001720 Ops.push_back(DAG.getIntPtrConstant(NumBytes));
1721 Ops.push_back(DAG.getIntPtrConstant(0));
Gabor Greif1c80d112008-08-28 21:40:38 +00001722 if (InFlag.getNode())
Gordon Henriksen18ace102008-01-05 16:56:59 +00001723 Ops.push_back(InFlag);
1724 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
1725 InFlag = Chain.getValue(1);
1726
1727 // Returns a chain & a flag for retval copy to use.
1728 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1729 Ops.clear();
1730 }
1731
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001732 Ops.push_back(Chain);
1733 Ops.push_back(Callee);
1734
Gordon Henriksen18ace102008-01-05 16:56:59 +00001735 if (IsTailCall)
1736 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001737
Gordon Henriksen18ace102008-01-05 16:56:59 +00001738 // Add argument registers to the end of the list so that they are known live
1739 // into the call.
Evan Chenge14fc242008-01-07 23:08:23 +00001740 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1741 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1742 RegsToPass[i].second.getValueType()));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001743
Evan Cheng8ba45e62008-03-18 23:36:35 +00001744 // Add an implicit use GOT pointer in EBX.
1745 if (!IsTailCall && !Is64Bit &&
1746 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1747 Subtarget->isPICStyleGOT())
1748 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1749
1750 // Add an implicit use of AL for x86 vararg functions.
1751 if (Is64Bit && isVarArg)
1752 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
1753
Gabor Greif1c80d112008-08-28 21:40:38 +00001754 if (InFlag.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001755 Ops.push_back(InFlag);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001756
Gordon Henriksen18ace102008-01-05 16:56:59 +00001757 if (IsTailCall) {
Gabor Greif1c80d112008-08-28 21:40:38 +00001758 assert(InFlag.getNode() &&
Gordon Henriksen18ace102008-01-05 16:56:59 +00001759 "Flag must be set. Depend on flag being set in LowerRET");
1760 Chain = DAG.getNode(X86ISD::TAILCALL,
Gabor Greif1c80d112008-08-28 21:40:38 +00001761 Op.getNode()->getVTList(), &Ops[0], Ops.size());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001762
Gabor Greif1c80d112008-08-28 21:40:38 +00001763 return SDValue(Chain.getNode(), Op.getResNo());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001764 }
1765
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001766 Chain = DAG.getNode(X86ISD::CALL, NodeTys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001767 InFlag = Chain.getValue(1);
1768
1769 // Create the CALLSEQ_END node.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001770 unsigned NumBytesForCalleeToPush;
1771 if (IsCalleePop(Op))
1772 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Evan Cheng931a8f42008-01-29 19:34:22 +00001773 else if (!Is64Bit && IsStructRet)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001774 // If this is is a call to a struct-return function, the callee
1775 // pops the hidden struct pointer, so we have to push it back.
1776 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001777 NumBytesForCalleeToPush = 4;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001778 else
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001779 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001780
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001781 // Returns a flag for retval copy to use.
Bill Wendling22f8deb2007-11-13 00:44:25 +00001782 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattner5872a362008-01-17 07:00:52 +00001783 DAG.getIntPtrConstant(NumBytes),
1784 DAG.getIntPtrConstant(NumBytesForCalleeToPush),
Bill Wendling22f8deb2007-11-13 00:44:25 +00001785 InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001786 InFlag = Chain.getValue(1);
1787
1788 // Handle result values, copying them out of physregs into vregs that we
1789 // return.
Gabor Greif825aa892008-08-28 23:19:51 +00001790 return SDValue(LowerCallResult(Chain, InFlag, Op.getNode(), CC, DAG),
1791 Op.getResNo());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001792}
1793
1794
1795//===----------------------------------------------------------------------===//
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001796// Fast Calling Convention (tail call) implementation
1797//===----------------------------------------------------------------------===//
1798
1799// Like std call, callee cleans arguments, convention except that ECX is
1800// reserved for storing the tail called function address. Only 2 registers are
1801// free for argument passing (inreg). Tail call optimization is performed
1802// provided:
1803// * tailcallopt is enabled
1804// * caller/callee are fastcc
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001805// On X86_64 architecture with GOT-style position independent code only local
1806// (within module) calls are supported at the moment.
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001807// To keep the stack aligned according to platform abi the function
1808// GetAlignedArgumentStackSize ensures that argument delta is always multiples
1809// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001810// If a tail called function callee has more arguments than the caller the
1811// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001812// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001813// original REtADDR, but before the saved framepointer or the spilled registers
1814// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
1815// stack layout:
1816// arg1
1817// arg2
1818// RETADDR
1819// [ new RETADDR
1820// move area ]
1821// (possible EBP)
1822// ESI
1823// EDI
1824// local1 ..
1825
1826/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
1827/// for a 16 byte align requirement.
1828unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
1829 SelectionDAG& DAG) {
Evan Chengded8f902008-09-07 09:07:23 +00001830 MachineFunction &MF = DAG.getMachineFunction();
1831 const TargetMachine &TM = MF.getTarget();
1832 const TargetFrameInfo &TFI = *TM.getFrameInfo();
1833 unsigned StackAlignment = TFI.getStackAlignment();
1834 uint64_t AlignMask = StackAlignment - 1;
1835 int64_t Offset = StackSize;
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00001836 uint64_t SlotSize = TD->getPointerSize();
Evan Chengded8f902008-09-07 09:07:23 +00001837 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
1838 // Number smaller than 12 so just add the difference.
1839 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
1840 } else {
1841 // Mask out lower bits, add stackalignment once plus the 12 bytes.
1842 Offset = ((~AlignMask) & Offset) + StackAlignment +
1843 (StackAlignment-SlotSize);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001844 }
Evan Chengded8f902008-09-07 09:07:23 +00001845 return Offset;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001846}
1847
1848/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Chenge7a87392007-11-02 01:26:22 +00001849/// following the call is a return. A function is eligible if caller/callee
1850/// calling conventions match, currently only fastcc supports tail calls, and
1851/// the function CALL is immediatly followed by a RET.
Dan Gohman8181bd12008-07-27 21:46:04 +00001852bool X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Call,
1853 SDValue Ret,
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001854 SelectionDAG& DAG) const {
Evan Chenge7a87392007-11-02 01:26:22 +00001855 if (!PerformTailCallOpt)
1856 return false;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001857
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001858 if (CheckTailCallReturnConstraints(Call, Ret)) {
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001859 MachineFunction &MF = DAG.getMachineFunction();
1860 unsigned CallerCC = MF.getFunction()->getCallingConv();
1861 unsigned CalleeCC = cast<ConstantSDNode>(Call.getOperand(1))->getValue();
1862 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001863 SDValue Callee = Call.getOperand(4);
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001864 // On x86/32Bit PIC/GOT tail calls are supported.
Evan Chenge7a87392007-11-02 01:26:22 +00001865 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ ||
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001866 !Subtarget->isPICStyleGOT()|| !Subtarget->is64Bit())
Evan Chenge7a87392007-11-02 01:26:22 +00001867 return true;
1868
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001869 // Can only do local tail calls (in same module, hidden or protected) on
1870 // x86_64 PIC/GOT at the moment.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001871 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1872 return G->getGlobal()->hasHiddenVisibility()
1873 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001874 }
1875 }
Evan Chenge7a87392007-11-02 01:26:22 +00001876
1877 return false;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001878}
1879
Dan Gohmanca4857a2008-09-03 23:12:08 +00001880FastISel *
1881X86TargetLowering::createFastISel(MachineFunction &mf,
1882 DenseMap<const Value *, unsigned> &vm,
1883 DenseMap<const BasicBlock *,
1884 MachineBasicBlock *> &bm) {
1885 return X86::createFastISel(mf, vm, bm);
Dan Gohman97805ee2008-08-19 21:32:53 +00001886}
1887
1888
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001889//===----------------------------------------------------------------------===//
1890// Other Lowering Hooks
1891//===----------------------------------------------------------------------===//
1892
1893
Dan Gohman8181bd12008-07-27 21:46:04 +00001894SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikove844e472007-08-15 17:12:32 +00001895 MachineFunction &MF = DAG.getMachineFunction();
1896 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1897 int ReturnAddrIndex = FuncInfo->getRAIndex();
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00001898 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikove844e472007-08-15 17:12:32 +00001899
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001900 if (ReturnAddrIndex == 0) {
1901 // Set up a frame object for the return address.
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00001902 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikove844e472007-08-15 17:12:32 +00001903 FuncInfo->setRAIndex(ReturnAddrIndex);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001904 }
1905
1906 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
1907}
1908
1909
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001910/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1911/// specific condition code. It returns a false if it cannot do a direct
1912/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
1913/// needed.
1914static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
Dan Gohman8181bd12008-07-27 21:46:04 +00001915 unsigned &X86CC, SDValue &LHS, SDValue &RHS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001916 SelectionDAG &DAG) {
1917 X86CC = X86::COND_INVALID;
1918 if (!isFP) {
1919 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
1920 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
1921 // X > -1 -> X == 0, jump !sign.
1922 RHS = DAG.getConstant(0, RHS.getValueType());
1923 X86CC = X86::COND_NS;
1924 return true;
1925 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
1926 // X < 0 -> X == 0, jump on sign.
1927 X86CC = X86::COND_S;
1928 return true;
Dan Gohman37b34262007-09-17 14:49:27 +00001929 } else if (SetCCOpcode == ISD::SETLT && RHSC->getValue() == 1) {
1930 // X < 1 -> X <= 0
1931 RHS = DAG.getConstant(0, RHS.getValueType());
1932 X86CC = X86::COND_LE;
1933 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001934 }
1935 }
1936
1937 switch (SetCCOpcode) {
1938 default: break;
1939 case ISD::SETEQ: X86CC = X86::COND_E; break;
1940 case ISD::SETGT: X86CC = X86::COND_G; break;
1941 case ISD::SETGE: X86CC = X86::COND_GE; break;
1942 case ISD::SETLT: X86CC = X86::COND_L; break;
1943 case ISD::SETLE: X86CC = X86::COND_LE; break;
1944 case ISD::SETNE: X86CC = X86::COND_NE; break;
1945 case ISD::SETULT: X86CC = X86::COND_B; break;
1946 case ISD::SETUGT: X86CC = X86::COND_A; break;
1947 case ISD::SETULE: X86CC = X86::COND_BE; break;
1948 case ISD::SETUGE: X86CC = X86::COND_AE; break;
1949 }
1950 } else {
Evan Chengb488ca32008-08-29 23:22:12 +00001951 // First determine if it requires or is profitable to flip the operands.
1952 bool Flip = false;
1953 switch (SetCCOpcode) {
1954 default: break;
1955 case ISD::SETOLT:
1956 case ISD::SETOLE:
1957 case ISD::SETUGT:
1958 case ISD::SETUGE:
1959 Flip = true;
1960 break;
1961 }
1962
1963 // If LHS is a foldable load, but RHS is not, flip the condition.
1964 if (!Flip &&
1965 (ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
1966 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
1967 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
1968 Flip = true;
1969 }
1970 if (Flip)
1971 std::swap(LHS, RHS);
1972
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001973 // On a floating point condition, the flags are set as follows:
1974 // ZF PF CF op
1975 // 0 | 0 | 0 | X > Y
1976 // 0 | 0 | 1 | X < Y
1977 // 1 | 0 | 0 | X == Y
1978 // 1 | 1 | 1 | unordered
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001979 switch (SetCCOpcode) {
1980 default: break;
1981 case ISD::SETUEQ:
Evan Chengb488ca32008-08-29 23:22:12 +00001982 case ISD::SETEQ:
1983 X86CC = X86::COND_E;
1984 break;
1985 case ISD::SETOLT: // flipped
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001986 case ISD::SETOGT:
Evan Chengb488ca32008-08-29 23:22:12 +00001987 case ISD::SETGT:
1988 X86CC = X86::COND_A;
1989 break;
1990 case ISD::SETOLE: // flipped
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001991 case ISD::SETOGE:
Evan Chengb488ca32008-08-29 23:22:12 +00001992 case ISD::SETGE:
1993 X86CC = X86::COND_AE;
1994 break;
1995 case ISD::SETUGT: // flipped
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001996 case ISD::SETULT:
Evan Chengb488ca32008-08-29 23:22:12 +00001997 case ISD::SETLT:
1998 X86CC = X86::COND_B;
1999 break;
2000 case ISD::SETUGE: // flipped
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002001 case ISD::SETULE:
Evan Chengb488ca32008-08-29 23:22:12 +00002002 case ISD::SETLE:
2003 X86CC = X86::COND_BE;
2004 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002005 case ISD::SETONE:
Evan Chengb488ca32008-08-29 23:22:12 +00002006 case ISD::SETNE:
2007 X86CC = X86::COND_NE;
2008 break;
2009 case ISD::SETUO:
2010 X86CC = X86::COND_P;
2011 break;
2012 case ISD::SETO:
2013 X86CC = X86::COND_NP;
2014 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002015 }
Evan Chengfc937c92008-08-28 23:48:31 +00002016 }
2017
Evan Chengc6162692008-08-29 22:13:21 +00002018 return X86CC != X86::COND_INVALID;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002019}
2020
2021/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2022/// code. Current x86 isa includes the following FP cmov instructions:
2023/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
2024static bool hasFPCMov(unsigned X86CC) {
2025 switch (X86CC) {
2026 default:
2027 return false;
2028 case X86::COND_B:
2029 case X86::COND_BE:
2030 case X86::COND_E:
2031 case X86::COND_P:
2032 case X86::COND_A:
2033 case X86::COND_AE:
2034 case X86::COND_NE:
2035 case X86::COND_NP:
2036 return true;
2037 }
2038}
2039
2040/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
2041/// true if Op is undef or if its value falls within the specified range (L, H].
Dan Gohman8181bd12008-07-27 21:46:04 +00002042static bool isUndefOrInRange(SDValue Op, unsigned Low, unsigned Hi) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002043 if (Op.getOpcode() == ISD::UNDEF)
2044 return true;
2045
2046 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
2047 return (Val >= Low && Val < Hi);
2048}
2049
2050/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
2051/// true if Op is undef or if its value equal to the specified value.
Dan Gohman8181bd12008-07-27 21:46:04 +00002052static bool isUndefOrEqual(SDValue Op, unsigned Val) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002053 if (Op.getOpcode() == ISD::UNDEF)
2054 return true;
2055 return cast<ConstantSDNode>(Op)->getValue() == Val;
2056}
2057
2058/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
2059/// specifies a shuffle of elements that is suitable for input to PSHUFD.
2060bool X86::isPSHUFDMask(SDNode *N) {
2061 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2062
Dan Gohman7dc19012007-08-02 21:17:01 +00002063 if (N->getNumOperands() != 2 && N->getNumOperands() != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002064 return false;
2065
2066 // Check if the value doesn't reference the second vector.
2067 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002068 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002069 if (Arg.getOpcode() == ISD::UNDEF) continue;
2070 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohman7dc19012007-08-02 21:17:01 +00002071 if (cast<ConstantSDNode>(Arg)->getValue() >= e)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002072 return false;
2073 }
2074
2075 return true;
2076}
2077
2078/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
2079/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
2080bool X86::isPSHUFHWMask(SDNode *N) {
2081 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2082
2083 if (N->getNumOperands() != 8)
2084 return false;
2085
2086 // Lower quadword copied in order.
2087 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002088 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002089 if (Arg.getOpcode() == ISD::UNDEF) continue;
2090 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2091 if (cast<ConstantSDNode>(Arg)->getValue() != i)
2092 return false;
2093 }
2094
2095 // Upper quadword shuffled.
2096 for (unsigned i = 4; i != 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002097 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002098 if (Arg.getOpcode() == ISD::UNDEF) continue;
2099 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2100 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2101 if (Val < 4 || Val > 7)
2102 return false;
2103 }
2104
2105 return true;
2106}
2107
2108/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
2109/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
2110bool X86::isPSHUFLWMask(SDNode *N) {
2111 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2112
2113 if (N->getNumOperands() != 8)
2114 return false;
2115
2116 // Upper quadword copied in order.
2117 for (unsigned i = 4; i != 8; ++i)
2118 if (!isUndefOrEqual(N->getOperand(i), i))
2119 return false;
2120
2121 // Lower quadword shuffled.
2122 for (unsigned i = 0; i != 4; ++i)
2123 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
2124 return false;
2125
2126 return true;
2127}
2128
2129/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2130/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002131static bool isSHUFPMask(SDOperandPtr Elems, unsigned NumElems) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002132 if (NumElems != 2 && NumElems != 4) return false;
2133
2134 unsigned Half = NumElems / 2;
2135 for (unsigned i = 0; i < Half; ++i)
2136 if (!isUndefOrInRange(Elems[i], 0, NumElems))
2137 return false;
2138 for (unsigned i = Half; i < NumElems; ++i)
2139 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
2140 return false;
2141
2142 return true;
2143}
2144
2145bool X86::isSHUFPMask(SDNode *N) {
2146 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2147 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
2148}
2149
2150/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
2151/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2152/// half elements to come from vector 1 (which would equal the dest.) and
2153/// the upper half to come from vector 2.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002154static bool isCommutedSHUFP(SDOperandPtr Ops, unsigned NumOps) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002155 if (NumOps != 2 && NumOps != 4) return false;
2156
2157 unsigned Half = NumOps / 2;
2158 for (unsigned i = 0; i < Half; ++i)
2159 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
2160 return false;
2161 for (unsigned i = Half; i < NumOps; ++i)
2162 if (!isUndefOrInRange(Ops[i], 0, NumOps))
2163 return false;
2164 return true;
2165}
2166
2167static bool isCommutedSHUFP(SDNode *N) {
2168 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2169 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
2170}
2171
2172/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2173/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
2174bool X86::isMOVHLPSMask(SDNode *N) {
2175 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2176
2177 if (N->getNumOperands() != 4)
2178 return false;
2179
2180 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
2181 return isUndefOrEqual(N->getOperand(0), 6) &&
2182 isUndefOrEqual(N->getOperand(1), 7) &&
2183 isUndefOrEqual(N->getOperand(2), 2) &&
2184 isUndefOrEqual(N->getOperand(3), 3);
2185}
2186
2187/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2188/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2189/// <2, 3, 2, 3>
2190bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
2191 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2192
2193 if (N->getNumOperands() != 4)
2194 return false;
2195
2196 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
2197 return isUndefOrEqual(N->getOperand(0), 2) &&
2198 isUndefOrEqual(N->getOperand(1), 3) &&
2199 isUndefOrEqual(N->getOperand(2), 2) &&
2200 isUndefOrEqual(N->getOperand(3), 3);
2201}
2202
2203/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2204/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
2205bool X86::isMOVLPMask(SDNode *N) {
2206 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2207
2208 unsigned NumElems = N->getNumOperands();
2209 if (NumElems != 2 && NumElems != 4)
2210 return false;
2211
2212 for (unsigned i = 0; i < NumElems/2; ++i)
2213 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
2214 return false;
2215
2216 for (unsigned i = NumElems/2; i < NumElems; ++i)
2217 if (!isUndefOrEqual(N->getOperand(i), i))
2218 return false;
2219
2220 return true;
2221}
2222
2223/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
2224/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2225/// and MOVLHPS.
2226bool X86::isMOVHPMask(SDNode *N) {
2227 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2228
2229 unsigned NumElems = N->getNumOperands();
2230 if (NumElems != 2 && NumElems != 4)
2231 return false;
2232
2233 for (unsigned i = 0; i < NumElems/2; ++i)
2234 if (!isUndefOrEqual(N->getOperand(i), i))
2235 return false;
2236
2237 for (unsigned i = 0; i < NumElems/2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002238 SDValue Arg = N->getOperand(i + NumElems/2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002239 if (!isUndefOrEqual(Arg, i + NumElems))
2240 return false;
2241 }
2242
2243 return true;
2244}
2245
2246/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2247/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002248bool static isUNPCKLMask(SDOperandPtr Elts, unsigned NumElts,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002249 bool V2IsSplat = false) {
2250 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2251 return false;
2252
2253 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002254 SDValue BitI = Elts[i];
2255 SDValue BitI1 = Elts[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002256 if (!isUndefOrEqual(BitI, j))
2257 return false;
2258 if (V2IsSplat) {
2259 if (isUndefOrEqual(BitI1, NumElts))
2260 return false;
2261 } else {
2262 if (!isUndefOrEqual(BitI1, j + NumElts))
2263 return false;
2264 }
2265 }
2266
2267 return true;
2268}
2269
2270bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
2271 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2272 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
2273}
2274
2275/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2276/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002277bool static isUNPCKHMask(SDOperandPtr Elts, unsigned NumElts,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002278 bool V2IsSplat = false) {
2279 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2280 return false;
2281
2282 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002283 SDValue BitI = Elts[i];
2284 SDValue BitI1 = Elts[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002285 if (!isUndefOrEqual(BitI, j + NumElts/2))
2286 return false;
2287 if (V2IsSplat) {
2288 if (isUndefOrEqual(BitI1, NumElts))
2289 return false;
2290 } else {
2291 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
2292 return false;
2293 }
2294 }
2295
2296 return true;
2297}
2298
2299bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
2300 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2301 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
2302}
2303
2304/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2305/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2306/// <0, 0, 1, 1>
2307bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
2308 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2309
2310 unsigned NumElems = N->getNumOperands();
2311 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2312 return false;
2313
2314 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002315 SDValue BitI = N->getOperand(i);
2316 SDValue BitI1 = N->getOperand(i+1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002317
2318 if (!isUndefOrEqual(BitI, j))
2319 return false;
2320 if (!isUndefOrEqual(BitI1, j))
2321 return false;
2322 }
2323
2324 return true;
2325}
2326
2327/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2328/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2329/// <2, 2, 3, 3>
2330bool X86::isUNPCKH_v_undef_Mask(SDNode *N) {
2331 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2332
2333 unsigned NumElems = N->getNumOperands();
2334 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2335 return false;
2336
2337 for (unsigned i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002338 SDValue BitI = N->getOperand(i);
2339 SDValue BitI1 = N->getOperand(i + 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002340
2341 if (!isUndefOrEqual(BitI, j))
2342 return false;
2343 if (!isUndefOrEqual(BitI1, j))
2344 return false;
2345 }
2346
2347 return true;
2348}
2349
2350/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2351/// specifies a shuffle of elements that is suitable for input to MOVSS,
2352/// MOVSD, and MOVD, i.e. setting the lowest element.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002353static bool isMOVLMask(SDOperandPtr Elts, unsigned NumElts) {
Evan Cheng62cdc642007-12-06 22:14:22 +00002354 if (NumElts != 2 && NumElts != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002355 return false;
2356
2357 if (!isUndefOrEqual(Elts[0], NumElts))
2358 return false;
2359
2360 for (unsigned i = 1; i < NumElts; ++i) {
2361 if (!isUndefOrEqual(Elts[i], i))
2362 return false;
2363 }
2364
2365 return true;
2366}
2367
2368bool X86::isMOVLMask(SDNode *N) {
2369 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2370 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
2371}
2372
2373/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2374/// of what x86 movss want. X86 movs requires the lowest element to be lowest
2375/// element of vector 2 and the other elements to come from vector 1 in order.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002376static bool isCommutedMOVL(SDOperandPtr Ops, unsigned NumOps,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002377 bool V2IsSplat = false,
2378 bool V2IsUndef = false) {
2379 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
2380 return false;
2381
2382 if (!isUndefOrEqual(Ops[0], 0))
2383 return false;
2384
2385 for (unsigned i = 1; i < NumOps; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002386 SDValue Arg = Ops[i];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002387 if (!(isUndefOrEqual(Arg, i+NumOps) ||
2388 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
2389 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
2390 return false;
2391 }
2392
2393 return true;
2394}
2395
2396static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2397 bool V2IsUndef = false) {
2398 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2399 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
2400 V2IsSplat, V2IsUndef);
2401}
2402
2403/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2404/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2405bool X86::isMOVSHDUPMask(SDNode *N) {
2406 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2407
2408 if (N->getNumOperands() != 4)
2409 return false;
2410
2411 // Expect 1, 1, 3, 3
2412 for (unsigned i = 0; i < 2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002413 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002414 if (Arg.getOpcode() == ISD::UNDEF) continue;
2415 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2416 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2417 if (Val != 1) return false;
2418 }
2419
2420 bool HasHi = false;
2421 for (unsigned i = 2; i < 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002422 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002423 if (Arg.getOpcode() == ISD::UNDEF) continue;
2424 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2425 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2426 if (Val != 3) return false;
2427 HasHi = true;
2428 }
2429
2430 // Don't use movshdup if it can be done with a shufps.
2431 return HasHi;
2432}
2433
2434/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2435/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2436bool X86::isMOVSLDUPMask(SDNode *N) {
2437 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2438
2439 if (N->getNumOperands() != 4)
2440 return false;
2441
2442 // Expect 0, 0, 2, 2
2443 for (unsigned i = 0; i < 2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002444 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002445 if (Arg.getOpcode() == ISD::UNDEF) continue;
2446 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2447 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2448 if (Val != 0) return false;
2449 }
2450
2451 bool HasHi = false;
2452 for (unsigned i = 2; i < 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002453 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002454 if (Arg.getOpcode() == ISD::UNDEF) continue;
2455 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2456 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2457 if (Val != 2) return false;
2458 HasHi = true;
2459 }
2460
2461 // Don't use movshdup if it can be done with a shufps.
2462 return HasHi;
2463}
2464
2465/// isIdentityMask - Return true if the specified VECTOR_SHUFFLE operand
2466/// specifies a identity operation on the LHS or RHS.
2467static bool isIdentityMask(SDNode *N, bool RHS = false) {
2468 unsigned NumElems = N->getNumOperands();
2469 for (unsigned i = 0; i < NumElems; ++i)
2470 if (!isUndefOrEqual(N->getOperand(i), i + (RHS ? NumElems : 0)))
2471 return false;
2472 return true;
2473}
2474
2475/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2476/// a splat of a single element.
2477static bool isSplatMask(SDNode *N) {
2478 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2479
2480 // This is a splat operation if each element of the permute is the same, and
2481 // if the value doesn't reference the second vector.
2482 unsigned NumElems = N->getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002483 SDValue ElementBase;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002484 unsigned i = 0;
2485 for (; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002486 SDValue Elt = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002487 if (isa<ConstantSDNode>(Elt)) {
2488 ElementBase = Elt;
2489 break;
2490 }
2491 }
2492
Gabor Greif1c80d112008-08-28 21:40:38 +00002493 if (!ElementBase.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002494 return false;
2495
2496 for (; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002497 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002498 if (Arg.getOpcode() == ISD::UNDEF) continue;
2499 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2500 if (Arg != ElementBase) return false;
2501 }
2502
2503 // Make sure it is a splat of the first vector operand.
2504 return cast<ConstantSDNode>(ElementBase)->getValue() < NumElems;
2505}
2506
2507/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2508/// a splat of a single element and it's a 2 or 4 element mask.
2509bool X86::isSplatMask(SDNode *N) {
2510 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2511
2512 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
2513 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2514 return false;
2515 return ::isSplatMask(N);
2516}
2517
2518/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2519/// specifies a splat of zero element.
2520bool X86::isSplatLoMask(SDNode *N) {
2521 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2522
2523 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
2524 if (!isUndefOrEqual(N->getOperand(i), 0))
2525 return false;
2526 return true;
2527}
2528
2529/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2530/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2531/// instructions.
2532unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
2533 unsigned NumOperands = N->getNumOperands();
2534 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2535 unsigned Mask = 0;
2536 for (unsigned i = 0; i < NumOperands; ++i) {
2537 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002538 SDValue Arg = N->getOperand(NumOperands-i-1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002539 if (Arg.getOpcode() != ISD::UNDEF)
2540 Val = cast<ConstantSDNode>(Arg)->getValue();
2541 if (Val >= NumOperands) Val -= NumOperands;
2542 Mask |= Val;
2543 if (i != NumOperands - 1)
2544 Mask <<= Shift;
2545 }
2546
2547 return Mask;
2548}
2549
2550/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2551/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2552/// instructions.
2553unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2554 unsigned Mask = 0;
2555 // 8 nodes, but we only care about the last 4.
2556 for (unsigned i = 7; i >= 4; --i) {
2557 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002558 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002559 if (Arg.getOpcode() != ISD::UNDEF)
2560 Val = cast<ConstantSDNode>(Arg)->getValue();
2561 Mask |= (Val - 4);
2562 if (i != 4)
2563 Mask <<= 2;
2564 }
2565
2566 return Mask;
2567}
2568
2569/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2570/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2571/// instructions.
2572unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2573 unsigned Mask = 0;
2574 // 8 nodes, but we only care about the first 4.
2575 for (int i = 3; i >= 0; --i) {
2576 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002577 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002578 if (Arg.getOpcode() != ISD::UNDEF)
2579 Val = cast<ConstantSDNode>(Arg)->getValue();
2580 Mask |= Val;
2581 if (i != 0)
2582 Mask <<= 2;
2583 }
2584
2585 return Mask;
2586}
2587
2588/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2589/// specifies a 8 element shuffle that can be broken into a pair of
2590/// PSHUFHW and PSHUFLW.
2591static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2592 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2593
2594 if (N->getNumOperands() != 8)
2595 return false;
2596
2597 // Lower quadword shuffled.
2598 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002599 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002600 if (Arg.getOpcode() == ISD::UNDEF) continue;
2601 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2602 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Cheng75184a92007-12-11 01:46:18 +00002603 if (Val >= 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002604 return false;
2605 }
2606
2607 // Upper quadword shuffled.
2608 for (unsigned i = 4; i != 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002609 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002610 if (Arg.getOpcode() == ISD::UNDEF) continue;
2611 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2612 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2613 if (Val < 4 || Val > 7)
2614 return false;
2615 }
2616
2617 return true;
2618}
2619
Chris Lattnere6aa3862007-11-25 00:24:49 +00002620/// CommuteVectorShuffle - Swap vector_shuffle operands as well as
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002621/// values in ther permute mask.
Dan Gohman8181bd12008-07-27 21:46:04 +00002622static SDValue CommuteVectorShuffle(SDValue Op, SDValue &V1,
2623 SDValue &V2, SDValue &Mask,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002624 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002625 MVT VT = Op.getValueType();
2626 MVT MaskVT = Mask.getValueType();
2627 MVT EltVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002628 unsigned NumElems = Mask.getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002629 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002630
2631 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002632 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002633 if (Arg.getOpcode() == ISD::UNDEF) {
2634 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2635 continue;
2636 }
2637 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2638 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2639 if (Val < NumElems)
2640 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2641 else
2642 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2643 }
2644
2645 std::swap(V1, V2);
Evan Chengfca29242007-12-07 08:07:39 +00002646 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], NumElems);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002647 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2648}
2649
Evan Chenga6769df2007-12-07 21:30:01 +00002650/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2651/// the two vector operands have swapped position.
Evan Chengfca29242007-12-07 08:07:39 +00002652static
Dan Gohman8181bd12008-07-27 21:46:04 +00002653SDValue CommuteVectorShuffleMask(SDValue Mask, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002654 MVT MaskVT = Mask.getValueType();
2655 MVT EltVT = MaskVT.getVectorElementType();
Evan Chengfca29242007-12-07 08:07:39 +00002656 unsigned NumElems = Mask.getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002657 SmallVector<SDValue, 8> MaskVec;
Evan Chengfca29242007-12-07 08:07:39 +00002658 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002659 SDValue Arg = Mask.getOperand(i);
Evan Chengfca29242007-12-07 08:07:39 +00002660 if (Arg.getOpcode() == ISD::UNDEF) {
2661 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2662 continue;
2663 }
2664 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2665 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2666 if (Val < NumElems)
2667 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2668 else
2669 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2670 }
2671 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], NumElems);
2672}
2673
2674
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002675/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2676/// match movhlps. The lower half elements should come from upper half of
2677/// V1 (and in order), and the upper half elements should come from the upper
2678/// half of V2 (and in order).
2679static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2680 unsigned NumElems = Mask->getNumOperands();
2681 if (NumElems != 4)
2682 return false;
2683 for (unsigned i = 0, e = 2; i != e; ++i)
2684 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2685 return false;
2686 for (unsigned i = 2; i != 4; ++i)
2687 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2688 return false;
2689 return true;
2690}
2691
2692/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng40ee6e52008-05-08 00:57:18 +00002693/// is promoted to a vector. It also returns the LoadSDNode by reference if
2694/// required.
2695static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002696 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
Gabor Greif1c80d112008-08-28 21:40:38 +00002697 N = N->getOperand(0).getNode();
Evan Cheng40ee6e52008-05-08 00:57:18 +00002698 if (ISD::isNON_EXTLoad(N)) {
2699 if (LD)
2700 *LD = cast<LoadSDNode>(N);
2701 return true;
2702 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002703 }
2704 return false;
2705}
2706
2707/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2708/// match movlp{s|d}. The lower half elements should come from lower half of
2709/// V1 (and in order), and the upper half elements should come from the upper
2710/// half of V2 (and in order). And since V1 will become the source of the
2711/// MOVLP, it must be either a vector load or a scalar load to vector.
2712static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
2713 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
2714 return false;
2715 // Is V2 is a vector load, don't do this transformation. We will try to use
2716 // load folding shufps op.
2717 if (ISD::isNON_EXTLoad(V2))
2718 return false;
2719
2720 unsigned NumElems = Mask->getNumOperands();
2721 if (NumElems != 2 && NumElems != 4)
2722 return false;
2723 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2724 if (!isUndefOrEqual(Mask->getOperand(i), i))
2725 return false;
2726 for (unsigned i = NumElems/2; i != NumElems; ++i)
2727 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2728 return false;
2729 return true;
2730}
2731
2732/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2733/// all the same.
2734static bool isSplatVector(SDNode *N) {
2735 if (N->getOpcode() != ISD::BUILD_VECTOR)
2736 return false;
2737
Dan Gohman8181bd12008-07-27 21:46:04 +00002738 SDValue SplatValue = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002739 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2740 if (N->getOperand(i) != SplatValue)
2741 return false;
2742 return true;
2743}
2744
2745/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2746/// to an undef.
2747static bool isUndefShuffle(SDNode *N) {
2748 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2749 return false;
2750
Dan Gohman8181bd12008-07-27 21:46:04 +00002751 SDValue V1 = N->getOperand(0);
2752 SDValue V2 = N->getOperand(1);
2753 SDValue Mask = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002754 unsigned NumElems = Mask.getNumOperands();
2755 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002756 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002757 if (Arg.getOpcode() != ISD::UNDEF) {
2758 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2759 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2760 return false;
2761 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2762 return false;
2763 }
2764 }
2765 return true;
2766}
2767
2768/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2769/// constant +0.0.
Dan Gohman8181bd12008-07-27 21:46:04 +00002770static inline bool isZeroNode(SDValue Elt) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002771 return ((isa<ConstantSDNode>(Elt) &&
2772 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
2773 (isa<ConstantFPSDNode>(Elt) &&
Dale Johannesendf8a8312007-08-31 04:03:46 +00002774 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002775}
2776
2777/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2778/// to an zero vector.
2779static bool isZeroShuffle(SDNode *N) {
2780 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2781 return false;
2782
Dan Gohman8181bd12008-07-27 21:46:04 +00002783 SDValue V1 = N->getOperand(0);
2784 SDValue V2 = N->getOperand(1);
2785 SDValue Mask = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002786 unsigned NumElems = Mask.getNumOperands();
2787 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002788 SDValue Arg = Mask.getOperand(i);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002789 if (Arg.getOpcode() == ISD::UNDEF)
2790 continue;
2791
2792 unsigned Idx = cast<ConstantSDNode>(Arg)->getValue();
2793 if (Idx < NumElems) {
Gabor Greif1c80d112008-08-28 21:40:38 +00002794 unsigned Opc = V1.getNode()->getOpcode();
2795 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002796 continue;
2797 if (Opc != ISD::BUILD_VECTOR ||
Gabor Greif1c80d112008-08-28 21:40:38 +00002798 !isZeroNode(V1.getNode()->getOperand(Idx)))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002799 return false;
2800 } else if (Idx >= NumElems) {
Gabor Greif1c80d112008-08-28 21:40:38 +00002801 unsigned Opc = V2.getNode()->getOpcode();
2802 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002803 continue;
2804 if (Opc != ISD::BUILD_VECTOR ||
Gabor Greif1c80d112008-08-28 21:40:38 +00002805 !isZeroNode(V2.getNode()->getOperand(Idx - NumElems)))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002806 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002807 }
2808 }
2809 return true;
2810}
2811
2812/// getZeroVector - Returns a vector of specified type with all zero elements.
2813///
Dan Gohman8181bd12008-07-27 21:46:04 +00002814static SDValue getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002815 assert(VT.isVector() && "Expected a vector type");
Chris Lattnere6aa3862007-11-25 00:24:49 +00002816
2817 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2818 // type. This ensures they get CSE'd.
Dan Gohman8181bd12008-07-27 21:46:04 +00002819 SDValue Vec;
Duncan Sands92c43912008-06-06 12:08:01 +00002820 if (VT.getSizeInBits() == 64) { // MMX
Dan Gohman8181bd12008-07-27 21:46:04 +00002821 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002822 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00002823 } else if (HasSSE2) { // SSE2
Dan Gohman8181bd12008-07-27 21:46:04 +00002824 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002825 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00002826 } else { // SSE1
Dan Gohman8181bd12008-07-27 21:46:04 +00002827 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Evan Cheng8c590372008-05-15 08:39:06 +00002828 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4f32, Cst, Cst, Cst, Cst);
2829 }
Chris Lattnere6aa3862007-11-25 00:24:49 +00002830 return DAG.getNode(ISD::BIT_CONVERT, VT, Vec);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002831}
2832
Chris Lattnere6aa3862007-11-25 00:24:49 +00002833/// getOnesVector - Returns a vector of specified type with all bits set.
2834///
Dan Gohman8181bd12008-07-27 21:46:04 +00002835static SDValue getOnesVector(MVT VT, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002836 assert(VT.isVector() && "Expected a vector type");
Chris Lattnere6aa3862007-11-25 00:24:49 +00002837
2838 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2839 // type. This ensures they get CSE'd.
Dan Gohman8181bd12008-07-27 21:46:04 +00002840 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
2841 SDValue Vec;
Duncan Sands92c43912008-06-06 12:08:01 +00002842 if (VT.getSizeInBits() == 64) // MMX
Chris Lattnere6aa3862007-11-25 00:24:49 +00002843 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, Cst, Cst);
2844 else // SSE
2845 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst, Cst, Cst, Cst);
2846 return DAG.getNode(ISD::BIT_CONVERT, VT, Vec);
2847}
2848
2849
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002850/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2851/// that point to V2 points to its first element.
Dan Gohman8181bd12008-07-27 21:46:04 +00002852static SDValue NormalizeMask(SDValue Mask, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002853 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2854
2855 bool Changed = false;
Dan Gohman8181bd12008-07-27 21:46:04 +00002856 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002857 unsigned NumElems = Mask.getNumOperands();
2858 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002859 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002860 if (Arg.getOpcode() != ISD::UNDEF) {
2861 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2862 if (Val > NumElems) {
2863 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2864 Changed = true;
2865 }
2866 }
2867 MaskVec.push_back(Arg);
2868 }
2869
2870 if (Changed)
2871 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2872 &MaskVec[0], MaskVec.size());
2873 return Mask;
2874}
2875
2876/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2877/// operation of specified width.
Dan Gohman8181bd12008-07-27 21:46:04 +00002878static SDValue getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002879 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2880 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002881
Dan Gohman8181bd12008-07-27 21:46:04 +00002882 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002883 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2884 for (unsigned i = 1; i != NumElems; ++i)
2885 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2886 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2887}
2888
2889/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2890/// of specified width.
Dan Gohman8181bd12008-07-27 21:46:04 +00002891static SDValue getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002892 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2893 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00002894 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002895 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2896 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2897 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2898 }
2899 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2900}
2901
2902/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2903/// of specified width.
Dan Gohman8181bd12008-07-27 21:46:04 +00002904static SDValue getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002905 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2906 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002907 unsigned Half = NumElems/2;
Dan Gohman8181bd12008-07-27 21:46:04 +00002908 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002909 for (unsigned i = 0; i != Half; ++i) {
2910 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2911 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2912 }
2913 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2914}
2915
Chris Lattner2d91b962008-03-09 01:05:04 +00002916/// getSwapEltZeroMask - Returns a vector_shuffle mask for a shuffle that swaps
2917/// element #0 of a vector with the specified index, leaving the rest of the
2918/// elements in place.
Dan Gohman8181bd12008-07-27 21:46:04 +00002919static SDValue getSwapEltZeroMask(unsigned NumElems, unsigned DestElt,
Chris Lattner2d91b962008-03-09 01:05:04 +00002920 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002921 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2922 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00002923 SmallVector<SDValue, 8> MaskVec;
Chris Lattner2d91b962008-03-09 01:05:04 +00002924 // Element #0 of the result gets the elt we are replacing.
2925 MaskVec.push_back(DAG.getConstant(DestElt, BaseVT));
2926 for (unsigned i = 1; i != NumElems; ++i)
2927 MaskVec.push_back(DAG.getConstant(i == DestElt ? 0 : i, BaseVT));
2928 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2929}
2930
Evan Chengbf8b2c52008-04-05 00:30:36 +00002931/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Dan Gohman8181bd12008-07-27 21:46:04 +00002932static SDValue PromoteSplat(SDValue Op, SelectionDAG &DAG, bool HasSSE2) {
Duncan Sands92c43912008-06-06 12:08:01 +00002933 MVT PVT = HasSSE2 ? MVT::v4i32 : MVT::v4f32;
2934 MVT VT = Op.getValueType();
Evan Chengbf8b2c52008-04-05 00:30:36 +00002935 if (PVT == VT)
2936 return Op;
Dan Gohman8181bd12008-07-27 21:46:04 +00002937 SDValue V1 = Op.getOperand(0);
2938 SDValue Mask = Op.getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002939 unsigned NumElems = Mask.getNumOperands();
Evan Chengbf8b2c52008-04-05 00:30:36 +00002940 // Special handling of v4f32 -> v4i32.
2941 if (VT != MVT::v4f32) {
2942 Mask = getUnpacklMask(NumElems, DAG);
2943 while (NumElems > 4) {
2944 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
2945 NumElems >>= 1;
2946 }
Evan Cheng8c590372008-05-15 08:39:06 +00002947 Mask = getZeroVector(MVT::v4i32, true, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002948 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002949
Evan Chengbf8b2c52008-04-05 00:30:36 +00002950 V1 = DAG.getNode(ISD::BIT_CONVERT, PVT, V1);
Dan Gohman8181bd12008-07-27 21:46:04 +00002951 SDValue Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, PVT, V1,
Evan Chengbf8b2c52008-04-05 00:30:36 +00002952 DAG.getNode(ISD::UNDEF, PVT), Mask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002953 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2954}
2955
2956/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattnere6aa3862007-11-25 00:24:49 +00002957/// vector of zero or undef vector. This produces a shuffle where the low
2958/// element of V2 is swizzled into the zero/undef vector, landing at element
2959/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman8181bd12008-07-27 21:46:04 +00002960static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Cheng8c590372008-05-15 08:39:06 +00002961 bool isZero, bool HasSSE2,
2962 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002963 MVT VT = V2.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00002964 SDValue V1 = isZero
Evan Cheng8c590372008-05-15 08:39:06 +00002965 ? getZeroVector(VT, HasSSE2, DAG) : DAG.getNode(ISD::UNDEF, VT);
Duncan Sands92c43912008-06-06 12:08:01 +00002966 unsigned NumElems = V2.getValueType().getVectorNumElements();
2967 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2968 MVT EVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00002969 SmallVector<SDValue, 16> MaskVec;
Chris Lattnere6aa3862007-11-25 00:24:49 +00002970 for (unsigned i = 0; i != NumElems; ++i)
2971 if (i == Idx) // If this is the insertion idx, put the low elt of V2 here.
2972 MaskVec.push_back(DAG.getConstant(NumElems, EVT));
2973 else
2974 MaskVec.push_back(DAG.getConstant(i, EVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00002975 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002976 &MaskVec[0], MaskVec.size());
2977 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2978}
2979
Evan Chengdea99362008-05-29 08:22:04 +00002980/// getNumOfConsecutiveZeros - Return the number of elements in a result of
2981/// a shuffle that is zero.
2982static
Dan Gohman8181bd12008-07-27 21:46:04 +00002983unsigned getNumOfConsecutiveZeros(SDValue Op, SDValue Mask,
Evan Chengdea99362008-05-29 08:22:04 +00002984 unsigned NumElems, bool Low,
2985 SelectionDAG &DAG) {
2986 unsigned NumZeros = 0;
2987 for (unsigned i = 0; i < NumElems; ++i) {
Evan Cheng57db53b2008-06-25 20:52:59 +00002988 unsigned Index = Low ? i : NumElems-i-1;
Dan Gohman8181bd12008-07-27 21:46:04 +00002989 SDValue Idx = Mask.getOperand(Index);
Evan Chengdea99362008-05-29 08:22:04 +00002990 if (Idx.getOpcode() == ISD::UNDEF) {
2991 ++NumZeros;
2992 continue;
2993 }
Gabor Greif1c80d112008-08-28 21:40:38 +00002994 SDValue Elt = DAG.getShuffleScalarElt(Op.getNode(), Index);
2995 if (Elt.getNode() && isZeroNode(Elt))
Evan Chengdea99362008-05-29 08:22:04 +00002996 ++NumZeros;
2997 else
2998 break;
2999 }
3000 return NumZeros;
3001}
3002
3003/// isVectorShift - Returns true if the shuffle can be implemented as a
3004/// logical left or right shift of a vector.
Dan Gohman8181bd12008-07-27 21:46:04 +00003005static bool isVectorShift(SDValue Op, SDValue Mask, SelectionDAG &DAG,
3006 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Evan Chengdea99362008-05-29 08:22:04 +00003007 unsigned NumElems = Mask.getNumOperands();
3008
3009 isLeft = true;
3010 unsigned NumZeros= getNumOfConsecutiveZeros(Op, Mask, NumElems, true, DAG);
3011 if (!NumZeros) {
3012 isLeft = false;
3013 NumZeros = getNumOfConsecutiveZeros(Op, Mask, NumElems, false, DAG);
3014 if (!NumZeros)
3015 return false;
3016 }
3017
3018 bool SeenV1 = false;
3019 bool SeenV2 = false;
3020 for (unsigned i = NumZeros; i < NumElems; ++i) {
3021 unsigned Val = isLeft ? (i - NumZeros) : i;
Dan Gohman8181bd12008-07-27 21:46:04 +00003022 SDValue Idx = Mask.getOperand(isLeft ? i : (i - NumZeros));
Evan Chengdea99362008-05-29 08:22:04 +00003023 if (Idx.getOpcode() == ISD::UNDEF)
3024 continue;
3025 unsigned Index = cast<ConstantSDNode>(Idx)->getValue();
3026 if (Index < NumElems)
3027 SeenV1 = true;
3028 else {
3029 Index -= NumElems;
3030 SeenV2 = true;
3031 }
3032 if (Index != Val)
3033 return false;
3034 }
3035 if (SeenV1 && SeenV2)
3036 return false;
3037
3038 ShVal = SeenV1 ? Op.getOperand(0) : Op.getOperand(1);
3039 ShAmt = NumZeros;
3040 return true;
3041}
3042
3043
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003044/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3045///
Dan Gohman8181bd12008-07-27 21:46:04 +00003046static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003047 unsigned NumNonZero, unsigned NumZero,
3048 SelectionDAG &DAG, TargetLowering &TLI) {
3049 if (NumNonZero > 8)
Dan Gohman8181bd12008-07-27 21:46:04 +00003050 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003051
Dan Gohman8181bd12008-07-27 21:46:04 +00003052 SDValue V(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003053 bool First = true;
3054 for (unsigned i = 0; i < 16; ++i) {
3055 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3056 if (ThisIsNonZero && First) {
3057 if (NumZero)
Evan Cheng8c590372008-05-15 08:39:06 +00003058 V = getZeroVector(MVT::v8i16, true, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003059 else
3060 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
3061 First = false;
3062 }
3063
3064 if ((i & 1) != 0) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003065 SDValue ThisElt(0, 0), LastElt(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003066 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3067 if (LastIsNonZero) {
3068 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
3069 }
3070 if (ThisIsNonZero) {
3071 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
3072 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
3073 ThisElt, DAG.getConstant(8, MVT::i8));
3074 if (LastIsNonZero)
3075 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
3076 } else
3077 ThisElt = LastElt;
3078
Gabor Greif1c80d112008-08-28 21:40:38 +00003079 if (ThisElt.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003080 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Chris Lattner5872a362008-01-17 07:00:52 +00003081 DAG.getIntPtrConstant(i/2));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003082 }
3083 }
3084
3085 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
3086}
3087
3088/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
3089///
Dan Gohman8181bd12008-07-27 21:46:04 +00003090static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003091 unsigned NumNonZero, unsigned NumZero,
3092 SelectionDAG &DAG, TargetLowering &TLI) {
3093 if (NumNonZero > 4)
Dan Gohman8181bd12008-07-27 21:46:04 +00003094 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003095
Dan Gohman8181bd12008-07-27 21:46:04 +00003096 SDValue V(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003097 bool First = true;
3098 for (unsigned i = 0; i < 8; ++i) {
3099 bool isNonZero = (NonZeros & (1 << i)) != 0;
3100 if (isNonZero) {
3101 if (First) {
3102 if (NumZero)
Evan Cheng8c590372008-05-15 08:39:06 +00003103 V = getZeroVector(MVT::v8i16, true, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003104 else
3105 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
3106 First = false;
3107 }
3108 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Chris Lattner5872a362008-01-17 07:00:52 +00003109 DAG.getIntPtrConstant(i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003110 }
3111 }
3112
3113 return V;
3114}
3115
Evan Chengdea99362008-05-29 08:22:04 +00003116/// getVShift - Return a vector logical shift node.
3117///
Dan Gohman8181bd12008-07-27 21:46:04 +00003118static SDValue getVShift(bool isLeft, MVT VT, SDValue SrcOp,
Evan Chengdea99362008-05-29 08:22:04 +00003119 unsigned NumBits, SelectionDAG &DAG,
3120 const TargetLowering &TLI) {
Duncan Sands92c43912008-06-06 12:08:01 +00003121 bool isMMX = VT.getSizeInBits() == 64;
3122 MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengdea99362008-05-29 08:22:04 +00003123 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
3124 SrcOp = DAG.getNode(ISD::BIT_CONVERT, ShVT, SrcOp);
3125 return DAG.getNode(ISD::BIT_CONVERT, VT,
3126 DAG.getNode(Opc, ShVT, SrcOp,
Gabor Greif825aa892008-08-28 23:19:51 +00003127 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengdea99362008-05-29 08:22:04 +00003128}
3129
Dan Gohman8181bd12008-07-27 21:46:04 +00003130SDValue
3131X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003132 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif825aa892008-08-28 23:19:51 +00003133 if (ISD::isBuildVectorAllZeros(Op.getNode())
3134 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003135 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3136 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3137 // eliminated on x86-32 hosts.
3138 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
3139 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003140
Gabor Greif1c80d112008-08-28 21:40:38 +00003141 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Chris Lattnere6aa3862007-11-25 00:24:49 +00003142 return getOnesVector(Op.getValueType(), DAG);
Evan Cheng8c590372008-05-15 08:39:06 +00003143 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG);
Chris Lattnere6aa3862007-11-25 00:24:49 +00003144 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003145
Duncan Sands92c43912008-06-06 12:08:01 +00003146 MVT VT = Op.getValueType();
3147 MVT EVT = VT.getVectorElementType();
3148 unsigned EVTBits = EVT.getSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003149
3150 unsigned NumElems = Op.getNumOperands();
3151 unsigned NumZero = 0;
3152 unsigned NumNonZero = 0;
3153 unsigned NonZeros = 0;
Chris Lattner92bdcb52008-03-08 22:48:29 +00003154 bool IsAllConstants = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00003155 SmallSet<SDValue, 8> Values;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003156 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003157 SDValue Elt = Op.getOperand(i);
Evan Chengc1073492007-12-12 06:45:40 +00003158 if (Elt.getOpcode() == ISD::UNDEF)
3159 continue;
3160 Values.insert(Elt);
3161 if (Elt.getOpcode() != ISD::Constant &&
3162 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattner92bdcb52008-03-08 22:48:29 +00003163 IsAllConstants = false;
Evan Chengc1073492007-12-12 06:45:40 +00003164 if (isZeroNode(Elt))
3165 NumZero++;
3166 else {
3167 NonZeros |= (1 << i);
3168 NumNonZero++;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003169 }
3170 }
3171
3172 if (NumNonZero == 0) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003173 // All undef vector. Return an UNDEF. All zero vectors were handled above.
3174 return DAG.getNode(ISD::UNDEF, VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003175 }
3176
Chris Lattner66a4dda2008-03-09 05:42:06 +00003177 // Special case for single non-zero, non-undef, element.
Evan Chengc1073492007-12-12 06:45:40 +00003178 if (NumNonZero == 1 && NumElems <= 4) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003179 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman8181bd12008-07-27 21:46:04 +00003180 SDValue Item = Op.getOperand(Idx);
Chris Lattnerac914892008-03-08 22:59:52 +00003181
Chris Lattner2d91b962008-03-09 01:05:04 +00003182 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3183 // the value are obviously zero, truncate the value to i32 and do the
3184 // insertion that way. Only do this if the value is non-constant or if the
3185 // value is a constant being inserted into element 0. It is cheaper to do
3186 // a constant pool load than it is to do a movd + shuffle.
3187 if (EVT == MVT::i64 && !Subtarget->is64Bit() &&
3188 (!IsAllConstants || Idx == 0)) {
3189 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3190 // Handle MMX and SSE both.
Duncan Sands92c43912008-06-06 12:08:01 +00003191 MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3192 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Chris Lattner2d91b962008-03-09 01:05:04 +00003193
3194 // Truncate the value (which may itself be a constant) to i32, and
3195 // convert it to a vector with movd (S2V+shuffle to zero extend).
3196 Item = DAG.getNode(ISD::TRUNCATE, MVT::i32, Item);
3197 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VecVT, Item);
Evan Cheng8c590372008-05-15 08:39:06 +00003198 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3199 Subtarget->hasSSE2(), DAG);
Chris Lattner2d91b962008-03-09 01:05:04 +00003200
3201 // Now we have our 32-bit value zero extended in the low element of
3202 // a vector. If Idx != 0, swizzle it into place.
3203 if (Idx != 0) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003204 SDValue Ops[] = {
Chris Lattner2d91b962008-03-09 01:05:04 +00003205 Item, DAG.getNode(ISD::UNDEF, Item.getValueType()),
3206 getSwapEltZeroMask(VecElts, Idx, DAG)
3207 };
3208 Item = DAG.getNode(ISD::VECTOR_SHUFFLE, VecVT, Ops, 3);
3209 }
3210 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Item);
3211 }
3212 }
3213
Chris Lattnerac914892008-03-08 22:59:52 +00003214 // If we have a constant or non-constant insertion into the low element of
3215 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3216 // the rest of the elements. This will be matched as movd/movq/movss/movsd
3217 // depending on what the source datatype is. Because we can only get here
3218 // when NumElems <= 4, this only needs to handle i32/f32/i64/f64.
3219 if (Idx == 0 &&
3220 // Don't do this for i64 values on x86-32.
3221 (EVT != MVT::i64 || Subtarget->is64Bit())) {
Chris Lattner92bdcb52008-03-08 22:48:29 +00003222 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003223 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Evan Cheng8c590372008-05-15 08:39:06 +00003224 return getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3225 Subtarget->hasSSE2(), DAG);
Chris Lattner92bdcb52008-03-08 22:48:29 +00003226 }
Evan Chengdea99362008-05-29 08:22:04 +00003227
3228 // Is it a vector logical left shift?
3229 if (NumElems == 2 && Idx == 1 &&
3230 isZeroNode(Op.getOperand(0)) && !isZeroNode(Op.getOperand(1))) {
Duncan Sands92c43912008-06-06 12:08:01 +00003231 unsigned NumBits = VT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00003232 return getVShift(true, VT,
3233 DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(1)),
3234 NumBits/2, DAG, *this);
3235 }
Chris Lattner92bdcb52008-03-08 22:48:29 +00003236
3237 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman8181bd12008-07-27 21:46:04 +00003238 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003239
Chris Lattnerac914892008-03-08 22:59:52 +00003240 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3241 // is a non-constant being inserted into an element other than the low one,
3242 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3243 // movd/movss) to move this into the low element, then shuffle it into
3244 // place.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003245 if (EVTBits == 32) {
Chris Lattner92bdcb52008-03-08 22:48:29 +00003246 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
3247
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003248 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Cheng8c590372008-05-15 08:39:06 +00003249 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3250 Subtarget->hasSSE2(), DAG);
Duncan Sands92c43912008-06-06 12:08:01 +00003251 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3252 MVT MaskEVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003253 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003254 for (unsigned i = 0; i < NumElems; i++)
3255 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00003256 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003257 &MaskVec[0], MaskVec.size());
3258 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
3259 DAG.getNode(ISD::UNDEF, VT), Mask);
3260 }
3261 }
3262
Chris Lattner66a4dda2008-03-09 05:42:06 +00003263 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3264 if (Values.size() == 1)
Dan Gohman8181bd12008-07-27 21:46:04 +00003265 return SDValue();
Chris Lattner66a4dda2008-03-09 05:42:06 +00003266
Dan Gohman21463242007-07-24 22:55:08 +00003267 // A vector full of immediates; various special cases are already
3268 // handled, so this is best done with a single constant-pool load.
Chris Lattner92bdcb52008-03-08 22:48:29 +00003269 if (IsAllConstants)
Dan Gohman8181bd12008-07-27 21:46:04 +00003270 return SDValue();
Dan Gohman21463242007-07-24 22:55:08 +00003271
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003272 // Let legalizer expand 2-wide build_vectors.
Evan Cheng40ee6e52008-05-08 00:57:18 +00003273 if (EVTBits == 64) {
3274 if (NumNonZero == 1) {
3275 // One half is zero or undef.
3276 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman8181bd12008-07-27 21:46:04 +00003277 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003278 Op.getOperand(Idx));
Evan Cheng8c590372008-05-15 08:39:06 +00003279 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3280 Subtarget->hasSSE2(), DAG);
Evan Cheng40ee6e52008-05-08 00:57:18 +00003281 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003282 return SDValue();
Evan Cheng40ee6e52008-05-08 00:57:18 +00003283 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003284
3285 // If element VT is < 32 bits, convert it to inserts into a zero vector.
3286 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003287 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003288 *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003289 if (V.getNode()) return V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003290 }
3291
3292 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003293 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003294 *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003295 if (V.getNode()) return V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003296 }
3297
3298 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman8181bd12008-07-27 21:46:04 +00003299 SmallVector<SDValue, 8> V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003300 V.resize(NumElems);
3301 if (NumElems == 4 && NumZero > 0) {
3302 for (unsigned i = 0; i < 4; ++i) {
3303 bool isZero = !(NonZeros & (1 << i));
3304 if (isZero)
Evan Cheng8c590372008-05-15 08:39:06 +00003305 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003306 else
3307 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3308 }
3309
3310 for (unsigned i = 0; i < 2; ++i) {
3311 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3312 default: break;
3313 case 0:
3314 V[i] = V[i*2]; // Must be a zero vector.
3315 break;
3316 case 1:
3317 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
3318 getMOVLMask(NumElems, DAG));
3319 break;
3320 case 2:
3321 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3322 getMOVLMask(NumElems, DAG));
3323 break;
3324 case 3:
3325 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3326 getUnpacklMask(NumElems, DAG));
3327 break;
3328 }
3329 }
3330
Duncan Sands92c43912008-06-06 12:08:01 +00003331 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3332 MVT EVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003333 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003334 bool Reverse = (NonZeros & 0x3) == 2;
3335 for (unsigned i = 0; i < 2; ++i)
3336 if (Reverse)
3337 MaskVec.push_back(DAG.getConstant(1-i, EVT));
3338 else
3339 MaskVec.push_back(DAG.getConstant(i, EVT));
3340 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3341 for (unsigned i = 0; i < 2; ++i)
3342 if (Reverse)
3343 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
3344 else
3345 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00003346 SDValue ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003347 &MaskVec[0], MaskVec.size());
3348 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
3349 }
3350
3351 if (Values.size() > 2) {
3352 // Expand into a number of unpckl*.
3353 // e.g. for v4f32
3354 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3355 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3356 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Dan Gohman8181bd12008-07-27 21:46:04 +00003357 SDValue UnpckMask = getUnpacklMask(NumElems, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003358 for (unsigned i = 0; i < NumElems; ++i)
3359 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3360 NumElems >>= 1;
3361 while (NumElems != 0) {
3362 for (unsigned i = 0; i < NumElems; ++i)
3363 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
3364 UnpckMask);
3365 NumElems >>= 1;
3366 }
3367 return V[0];
3368 }
3369
Dan Gohman8181bd12008-07-27 21:46:04 +00003370 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003371}
3372
Evan Chengfca29242007-12-07 08:07:39 +00003373static
Dan Gohman8181bd12008-07-27 21:46:04 +00003374SDValue LowerVECTOR_SHUFFLEv8i16(SDValue V1, SDValue V2,
Bill Wendling2c7cd592008-08-21 22:35:37 +00003375 SDValue PermMask, SelectionDAG &DAG,
3376 TargetLowering &TLI) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003377 SDValue NewV;
Duncan Sands92c43912008-06-06 12:08:01 +00003378 MVT MaskVT = MVT::getIntVectorWithNumElements(8);
3379 MVT MaskEVT = MaskVT.getVectorElementType();
3380 MVT PtrVT = TLI.getPointerTy();
Gabor Greif1c80d112008-08-28 21:40:38 +00003381 SmallVector<SDValue, 8> MaskElts(PermMask.getNode()->op_begin(),
3382 PermMask.getNode()->op_end());
Evan Cheng75184a92007-12-11 01:46:18 +00003383
3384 // First record which half of which vector the low elements come from.
3385 SmallVector<unsigned, 4> LowQuad(4);
3386 for (unsigned i = 0; i < 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003387 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003388 if (Elt.getOpcode() == ISD::UNDEF)
3389 continue;
3390 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3391 int QuadIdx = EltIdx / 4;
3392 ++LowQuad[QuadIdx];
3393 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003394
Evan Cheng75184a92007-12-11 01:46:18 +00003395 int BestLowQuad = -1;
3396 unsigned MaxQuad = 1;
3397 for (unsigned i = 0; i < 4; ++i) {
3398 if (LowQuad[i] > MaxQuad) {
3399 BestLowQuad = i;
3400 MaxQuad = LowQuad[i];
3401 }
Evan Chengfca29242007-12-07 08:07:39 +00003402 }
3403
Evan Cheng75184a92007-12-11 01:46:18 +00003404 // Record which half of which vector the high elements come from.
3405 SmallVector<unsigned, 4> HighQuad(4);
3406 for (unsigned i = 4; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003407 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003408 if (Elt.getOpcode() == ISD::UNDEF)
3409 continue;
3410 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3411 int QuadIdx = EltIdx / 4;
3412 ++HighQuad[QuadIdx];
3413 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003414
Evan Cheng75184a92007-12-11 01:46:18 +00003415 int BestHighQuad = -1;
3416 MaxQuad = 1;
3417 for (unsigned i = 0; i < 4; ++i) {
3418 if (HighQuad[i] > MaxQuad) {
3419 BestHighQuad = i;
3420 MaxQuad = HighQuad[i];
3421 }
3422 }
3423
3424 // If it's possible to sort parts of either half with PSHUF{H|L}W, then do it.
3425 if (BestLowQuad != -1 || BestHighQuad != -1) {
3426 // First sort the 4 chunks in order using shufpd.
Dan Gohman8181bd12008-07-27 21:46:04 +00003427 SmallVector<SDValue, 8> MaskVec;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003428
Evan Cheng75184a92007-12-11 01:46:18 +00003429 if (BestLowQuad != -1)
3430 MaskVec.push_back(DAG.getConstant(BestLowQuad, MVT::i32));
3431 else
3432 MaskVec.push_back(DAG.getConstant(0, MVT::i32));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003433
Evan Cheng75184a92007-12-11 01:46:18 +00003434 if (BestHighQuad != -1)
3435 MaskVec.push_back(DAG.getConstant(BestHighQuad, MVT::i32));
3436 else
3437 MaskVec.push_back(DAG.getConstant(1, MVT::i32));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003438
Dan Gohman8181bd12008-07-27 21:46:04 +00003439 SDValue Mask= DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, &MaskVec[0],2);
Evan Cheng75184a92007-12-11 01:46:18 +00003440 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v2i64,
3441 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, V1),
3442 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, V2), Mask);
3443 NewV = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, NewV);
3444
3445 // Now sort high and low parts separately.
3446 BitVector InOrder(8);
3447 if (BestLowQuad != -1) {
3448 // Sort lower half in order using PSHUFLW.
3449 MaskVec.clear();
3450 bool AnyOutOrder = false;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003451
Evan Cheng75184a92007-12-11 01:46:18 +00003452 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003453 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003454 if (Elt.getOpcode() == ISD::UNDEF) {
3455 MaskVec.push_back(Elt);
3456 InOrder.set(i);
3457 } else {
3458 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3459 if (EltIdx != i)
3460 AnyOutOrder = true;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003461
Evan Cheng75184a92007-12-11 01:46:18 +00003462 MaskVec.push_back(DAG.getConstant(EltIdx % 4, MaskEVT));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003463
Evan Cheng75184a92007-12-11 01:46:18 +00003464 // If this element is in the right place after this shuffle, then
3465 // remember it.
3466 if ((int)(EltIdx / 4) == BestLowQuad)
3467 InOrder.set(i);
3468 }
3469 }
3470 if (AnyOutOrder) {
3471 for (unsigned i = 4; i != 8; ++i)
3472 MaskVec.push_back(DAG.getConstant(i, MaskEVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00003473 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
Evan Cheng75184a92007-12-11 01:46:18 +00003474 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, NewV, NewV, Mask);
3475 }
3476 }
3477
3478 if (BestHighQuad != -1) {
3479 // Sort high half in order using PSHUFHW if possible.
3480 MaskVec.clear();
Bill Wendling2c7cd592008-08-21 22:35:37 +00003481
Evan Cheng75184a92007-12-11 01:46:18 +00003482 for (unsigned i = 0; i != 4; ++i)
3483 MaskVec.push_back(DAG.getConstant(i, MaskEVT));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003484
Evan Cheng75184a92007-12-11 01:46:18 +00003485 bool AnyOutOrder = false;
3486 for (unsigned i = 4; i != 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003487 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003488 if (Elt.getOpcode() == ISD::UNDEF) {
3489 MaskVec.push_back(Elt);
3490 InOrder.set(i);
3491 } else {
3492 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3493 if (EltIdx != i)
3494 AnyOutOrder = true;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003495
Evan Cheng75184a92007-12-11 01:46:18 +00003496 MaskVec.push_back(DAG.getConstant((EltIdx % 4) + 4, MaskEVT));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003497
Evan Cheng75184a92007-12-11 01:46:18 +00003498 // If this element is in the right place after this shuffle, then
3499 // remember it.
3500 if ((int)(EltIdx / 4) == BestHighQuad)
3501 InOrder.set(i);
3502 }
3503 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003504
Evan Cheng75184a92007-12-11 01:46:18 +00003505 if (AnyOutOrder) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003506 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
Evan Cheng75184a92007-12-11 01:46:18 +00003507 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, NewV, NewV, Mask);
3508 }
3509 }
3510
3511 // The other elements are put in the right place using pextrw and pinsrw.
3512 for (unsigned i = 0; i != 8; ++i) {
3513 if (InOrder[i])
3514 continue;
Dan Gohman8181bd12008-07-27 21:46:04 +00003515 SDValue Elt = MaskElts[i];
Bill Wendling49bd4db2008-08-21 22:36:36 +00003516 if (Elt.getOpcode() == ISD::UNDEF)
3517 continue;
Evan Cheng75184a92007-12-11 01:46:18 +00003518 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00003519 SDValue ExtOp = (EltIdx < 8)
Evan Cheng75184a92007-12-11 01:46:18 +00003520 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V1,
3521 DAG.getConstant(EltIdx, PtrVT))
3522 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V2,
3523 DAG.getConstant(EltIdx - 8, PtrVT));
3524 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3525 DAG.getConstant(i, PtrVT));
3526 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003527
Evan Cheng75184a92007-12-11 01:46:18 +00003528 return NewV;
3529 }
3530
Bill Wendling2c7cd592008-08-21 22:35:37 +00003531 // PSHUF{H|L}W are not used. Lower into extracts and inserts but try to use as
3532 // few as possible. First, let's find out how many elements are already in the
3533 // right order.
Evan Chengfca29242007-12-07 08:07:39 +00003534 unsigned V1InOrder = 0;
3535 unsigned V1FromV1 = 0;
3536 unsigned V2InOrder = 0;
3537 unsigned V2FromV2 = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00003538 SmallVector<SDValue, 8> V1Elts;
3539 SmallVector<SDValue, 8> V2Elts;
Evan Chengfca29242007-12-07 08:07:39 +00003540 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003541 SDValue Elt = MaskElts[i];
Evan Chengfca29242007-12-07 08:07:39 +00003542 if (Elt.getOpcode() == ISD::UNDEF) {
Evan Cheng75184a92007-12-11 01:46:18 +00003543 V1Elts.push_back(Elt);
3544 V2Elts.push_back(Elt);
Evan Chengfca29242007-12-07 08:07:39 +00003545 ++V1InOrder;
3546 ++V2InOrder;
Evan Cheng75184a92007-12-11 01:46:18 +00003547 continue;
3548 }
3549 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3550 if (EltIdx == i) {
3551 V1Elts.push_back(Elt);
3552 V2Elts.push_back(DAG.getConstant(i+8, MaskEVT));
3553 ++V1InOrder;
3554 } else if (EltIdx == i+8) {
3555 V1Elts.push_back(Elt);
3556 V2Elts.push_back(DAG.getConstant(i, MaskEVT));
3557 ++V2InOrder;
3558 } else if (EltIdx < 8) {
3559 V1Elts.push_back(Elt);
3560 ++V1FromV1;
Evan Chengfca29242007-12-07 08:07:39 +00003561 } else {
Evan Cheng75184a92007-12-11 01:46:18 +00003562 V2Elts.push_back(DAG.getConstant(EltIdx-8, MaskEVT));
3563 ++V2FromV2;
Evan Chengfca29242007-12-07 08:07:39 +00003564 }
3565 }
3566
3567 if (V2InOrder > V1InOrder) {
3568 PermMask = CommuteVectorShuffleMask(PermMask, DAG);
3569 std::swap(V1, V2);
3570 std::swap(V1Elts, V2Elts);
3571 std::swap(V1FromV1, V2FromV2);
3572 }
3573
Evan Cheng75184a92007-12-11 01:46:18 +00003574 if ((V1FromV1 + V1InOrder) != 8) {
3575 // Some elements are from V2.
3576 if (V1FromV1) {
3577 // If there are elements that are from V1 but out of place,
3578 // then first sort them in place
Dan Gohman8181bd12008-07-27 21:46:04 +00003579 SmallVector<SDValue, 8> MaskVec;
Evan Cheng75184a92007-12-11 01:46:18 +00003580 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003581 SDValue Elt = V1Elts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003582 if (Elt.getOpcode() == ISD::UNDEF) {
3583 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3584 continue;
3585 }
3586 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3587 if (EltIdx >= 8)
3588 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3589 else
3590 MaskVec.push_back(DAG.getConstant(EltIdx, MaskEVT));
3591 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003592 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
Evan Cheng75184a92007-12-11 01:46:18 +00003593 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, V1, V1, Mask);
Evan Chengfca29242007-12-07 08:07:39 +00003594 }
Evan Cheng75184a92007-12-11 01:46:18 +00003595
3596 NewV = V1;
3597 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003598 SDValue Elt = V1Elts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003599 if (Elt.getOpcode() == ISD::UNDEF)
3600 continue;
3601 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3602 if (EltIdx < 8)
3603 continue;
Dan Gohman8181bd12008-07-27 21:46:04 +00003604 SDValue ExtOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V2,
Evan Cheng75184a92007-12-11 01:46:18 +00003605 DAG.getConstant(EltIdx - 8, PtrVT));
3606 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3607 DAG.getConstant(i, PtrVT));
3608 }
3609 return NewV;
3610 } else {
3611 // All elements are from V1.
3612 NewV = V1;
3613 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003614 SDValue Elt = V1Elts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003615 if (Elt.getOpcode() == ISD::UNDEF)
3616 continue;
3617 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00003618 SDValue ExtOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V1,
Evan Cheng75184a92007-12-11 01:46:18 +00003619 DAG.getConstant(EltIdx, PtrVT));
3620 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3621 DAG.getConstant(i, PtrVT));
3622 }
3623 return NewV;
3624 }
3625}
3626
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003627/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3628/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3629/// done when every pair / quad of shuffle mask elements point to elements in
3630/// the right sequence. e.g.
Evan Cheng75184a92007-12-11 01:46:18 +00003631/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3632static
Dan Gohman8181bd12008-07-27 21:46:04 +00003633SDValue RewriteAsNarrowerShuffle(SDValue V1, SDValue V2,
Duncan Sands92c43912008-06-06 12:08:01 +00003634 MVT VT,
Dan Gohman8181bd12008-07-27 21:46:04 +00003635 SDValue PermMask, SelectionDAG &DAG,
Evan Cheng75184a92007-12-11 01:46:18 +00003636 TargetLowering &TLI) {
3637 unsigned NumElems = PermMask.getNumOperands();
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003638 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Duncan Sands92c43912008-06-06 12:08:01 +00003639 MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Duncan Sandsd3ace282008-07-21 10:20:31 +00003640 MVT MaskEltVT = MaskVT.getVectorElementType();
Duncan Sands92c43912008-06-06 12:08:01 +00003641 MVT NewVT = MaskVT;
3642 switch (VT.getSimpleVT()) {
3643 default: assert(false && "Unexpected!");
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003644 case MVT::v4f32: NewVT = MVT::v2f64; break;
3645 case MVT::v4i32: NewVT = MVT::v2i64; break;
3646 case MVT::v8i16: NewVT = MVT::v4i32; break;
3647 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003648 }
3649
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00003650 if (NewWidth == 2) {
Duncan Sands92c43912008-06-06 12:08:01 +00003651 if (VT.isInteger())
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003652 NewVT = MVT::v2i64;
3653 else
3654 NewVT = MVT::v2f64;
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00003655 }
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003656 unsigned Scale = NumElems / NewWidth;
Dan Gohman8181bd12008-07-27 21:46:04 +00003657 SmallVector<SDValue, 8> MaskVec;
Evan Cheng75184a92007-12-11 01:46:18 +00003658 for (unsigned i = 0; i < NumElems; i += Scale) {
3659 unsigned StartIdx = ~0U;
3660 for (unsigned j = 0; j < Scale; ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003661 SDValue Elt = PermMask.getOperand(i+j);
Evan Cheng75184a92007-12-11 01:46:18 +00003662 if (Elt.getOpcode() == ISD::UNDEF)
3663 continue;
3664 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3665 if (StartIdx == ~0U)
3666 StartIdx = EltIdx - (EltIdx % Scale);
3667 if (EltIdx != StartIdx + j)
Dan Gohman8181bd12008-07-27 21:46:04 +00003668 return SDValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003669 }
3670 if (StartIdx == ~0U)
Duncan Sandsd3ace282008-07-21 10:20:31 +00003671 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEltVT));
Evan Cheng75184a92007-12-11 01:46:18 +00003672 else
Duncan Sandsd3ace282008-07-21 10:20:31 +00003673 MaskVec.push_back(DAG.getConstant(StartIdx / Scale, MaskEltVT));
Evan Chengfca29242007-12-07 08:07:39 +00003674 }
3675
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003676 V1 = DAG.getNode(ISD::BIT_CONVERT, NewVT, V1);
3677 V2 = DAG.getNode(ISD::BIT_CONVERT, NewVT, V2);
3678 return DAG.getNode(ISD::VECTOR_SHUFFLE, NewVT, V1, V2,
3679 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3680 &MaskVec[0], MaskVec.size()));
Evan Chengfca29242007-12-07 08:07:39 +00003681}
3682
Evan Chenge9b9c672008-05-09 21:53:03 +00003683/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng40ee6e52008-05-08 00:57:18 +00003684///
Dan Gohman8181bd12008-07-27 21:46:04 +00003685static SDValue getVZextMovL(MVT VT, MVT OpVT,
3686 SDValue SrcOp, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00003687 const X86Subtarget *Subtarget) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00003688 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
3689 LoadSDNode *LD = NULL;
Gabor Greif1c80d112008-08-28 21:40:38 +00003690 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng40ee6e52008-05-08 00:57:18 +00003691 LD = dyn_cast<LoadSDNode>(SrcOp);
3692 if (!LD) {
3693 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
3694 // instead.
Duncan Sands92c43912008-06-06 12:08:01 +00003695 MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Evan Cheng40ee6e52008-05-08 00:57:18 +00003696 if ((EVT != MVT::i64 || Subtarget->is64Bit()) &&
3697 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
3698 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
3699 SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) {
3700 // PR2108
3701 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
3702 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chenge9b9c672008-05-09 21:53:03 +00003703 DAG.getNode(X86ISD::VZEXT_MOVL, OpVT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003704 DAG.getNode(ISD::SCALAR_TO_VECTOR, OpVT,
Gabor Greif825aa892008-08-28 23:19:51 +00003705 SrcOp.getOperand(0)
3706 .getOperand(0))));
Evan Cheng40ee6e52008-05-08 00:57:18 +00003707 }
3708 }
3709 }
3710
3711 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chenge9b9c672008-05-09 21:53:03 +00003712 DAG.getNode(X86ISD::VZEXT_MOVL, OpVT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003713 DAG.getNode(ISD::BIT_CONVERT, OpVT, SrcOp)));
3714}
3715
Evan Chengf50554e2008-07-22 21:13:36 +00003716/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
3717/// shuffles.
Dan Gohman8181bd12008-07-27 21:46:04 +00003718static SDValue
3719LowerVECTOR_SHUFFLE_4wide(SDValue V1, SDValue V2,
3720 SDValue PermMask, MVT VT, SelectionDAG &DAG) {
Evan Chengf50554e2008-07-22 21:13:36 +00003721 MVT MaskVT = PermMask.getValueType();
3722 MVT MaskEVT = MaskVT.getVectorElementType();
3723 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola4e3ff5a2008-08-28 18:32:53 +00003724 Locs.resize(4);
Dan Gohman8181bd12008-07-27 21:46:04 +00003725 SmallVector<SDValue, 8> Mask1(4, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Chengf50554e2008-07-22 21:13:36 +00003726 unsigned NumHi = 0;
3727 unsigned NumLo = 0;
Evan Chengf50554e2008-07-22 21:13:36 +00003728 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003729 SDValue Elt = PermMask.getOperand(i);
Evan Chengf50554e2008-07-22 21:13:36 +00003730 if (Elt.getOpcode() == ISD::UNDEF) {
3731 Locs[i] = std::make_pair(-1, -1);
3732 } else {
3733 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
Dan Gohmance57fd92008-08-04 23:09:15 +00003734 assert(Val < 8 && "Invalid VECTOR_SHUFFLE index!");
Evan Chengf50554e2008-07-22 21:13:36 +00003735 if (Val < 4) {
3736 Locs[i] = std::make_pair(0, NumLo);
3737 Mask1[NumLo] = Elt;
3738 NumLo++;
3739 } else {
3740 Locs[i] = std::make_pair(1, NumHi);
3741 if (2+NumHi < 4)
3742 Mask1[2+NumHi] = Elt;
3743 NumHi++;
3744 }
3745 }
3746 }
Evan Cheng3cae0332008-07-23 00:22:17 +00003747
Evan Chengf50554e2008-07-22 21:13:36 +00003748 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng3cae0332008-07-23 00:22:17 +00003749 // If no more than two elements come from either vector. This can be
3750 // implemented with two shuffles. First shuffle gather the elements.
3751 // The second shuffle, which takes the first shuffle as both of its
3752 // vector operands, put the elements into the right order.
Evan Chengf50554e2008-07-22 21:13:36 +00003753 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
3754 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3755 &Mask1[0], Mask1.size()));
Evan Cheng3cae0332008-07-23 00:22:17 +00003756
Dan Gohman8181bd12008-07-27 21:46:04 +00003757 SmallVector<SDValue, 8> Mask2(4, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Chengf50554e2008-07-22 21:13:36 +00003758 for (unsigned i = 0; i != 4; ++i) {
3759 if (Locs[i].first == -1)
3760 continue;
3761 else {
3762 unsigned Idx = (i < 2) ? 0 : 4;
3763 Idx += Locs[i].first * 2 + Locs[i].second;
3764 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
3765 }
3766 }
3767
3768 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
3769 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3770 &Mask2[0], Mask2.size()));
Evan Cheng3cae0332008-07-23 00:22:17 +00003771 } else if (NumLo == 3 || NumHi == 3) {
3772 // Otherwise, we must have three elements from one vector, call it X, and
3773 // one element from the other, call it Y. First, use a shufps to build an
3774 // intermediate vector with the one element from Y and the element from X
3775 // that will be in the same half in the final destination (the indexes don't
3776 // matter). Then, use a shufps to build the final vector, taking the half
3777 // containing the element from Y from the intermediate, and the other half
3778 // from X.
3779 if (NumHi == 3) {
3780 // Normalize it so the 3 elements come from V1.
3781 PermMask = CommuteVectorShuffleMask(PermMask, DAG);
3782 std::swap(V1, V2);
3783 }
3784
3785 // Find the element from V2.
3786 unsigned HiIndex;
3787 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003788 SDValue Elt = PermMask.getOperand(HiIndex);
Evan Cheng3cae0332008-07-23 00:22:17 +00003789 if (Elt.getOpcode() == ISD::UNDEF)
3790 continue;
3791 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
3792 if (Val >= 4)
3793 break;
3794 }
3795
3796 Mask1[0] = PermMask.getOperand(HiIndex);
3797 Mask1[1] = DAG.getNode(ISD::UNDEF, MaskEVT);
3798 Mask1[2] = PermMask.getOperand(HiIndex^1);
3799 Mask1[3] = DAG.getNode(ISD::UNDEF, MaskEVT);
3800 V2 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
3801 DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &Mask1[0], 4));
3802
3803 if (HiIndex >= 2) {
3804 Mask1[0] = PermMask.getOperand(0);
3805 Mask1[1] = PermMask.getOperand(1);
3806 Mask1[2] = DAG.getConstant(HiIndex & 1 ? 6 : 4, MaskEVT);
3807 Mask1[3] = DAG.getConstant(HiIndex & 1 ? 4 : 6, MaskEVT);
3808 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
3809 DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &Mask1[0], 4));
3810 } else {
3811 Mask1[0] = DAG.getConstant(HiIndex & 1 ? 2 : 0, MaskEVT);
3812 Mask1[1] = DAG.getConstant(HiIndex & 1 ? 0 : 2, MaskEVT);
3813 Mask1[2] = PermMask.getOperand(2);
3814 Mask1[3] = PermMask.getOperand(3);
3815 if (Mask1[2].getOpcode() != ISD::UNDEF)
3816 Mask1[2] = DAG.getConstant(cast<ConstantSDNode>(Mask1[2])->getValue()+4,
3817 MaskEVT);
3818 if (Mask1[3].getOpcode() != ISD::UNDEF)
3819 Mask1[3] = DAG.getConstant(cast<ConstantSDNode>(Mask1[3])->getValue()+4,
3820 MaskEVT);
3821 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V2, V1,
3822 DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &Mask1[0], 4));
3823 }
Evan Chengf50554e2008-07-22 21:13:36 +00003824 }
3825
3826 // Break it into (shuffle shuffle_hi, shuffle_lo).
3827 Locs.clear();
Dan Gohman8181bd12008-07-27 21:46:04 +00003828 SmallVector<SDValue,8> LoMask(4, DAG.getNode(ISD::UNDEF, MaskEVT));
3829 SmallVector<SDValue,8> HiMask(4, DAG.getNode(ISD::UNDEF, MaskEVT));
3830 SmallVector<SDValue,8> *MaskPtr = &LoMask;
Evan Chengf50554e2008-07-22 21:13:36 +00003831 unsigned MaskIdx = 0;
3832 unsigned LoIdx = 0;
3833 unsigned HiIdx = 2;
3834 for (unsigned i = 0; i != 4; ++i) {
3835 if (i == 2) {
3836 MaskPtr = &HiMask;
3837 MaskIdx = 1;
3838 LoIdx = 0;
3839 HiIdx = 2;
3840 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003841 SDValue Elt = PermMask.getOperand(i);
Evan Chengf50554e2008-07-22 21:13:36 +00003842 if (Elt.getOpcode() == ISD::UNDEF) {
3843 Locs[i] = std::make_pair(-1, -1);
3844 } else if (cast<ConstantSDNode>(Elt)->getValue() < 4) {
3845 Locs[i] = std::make_pair(MaskIdx, LoIdx);
3846 (*MaskPtr)[LoIdx] = Elt;
3847 LoIdx++;
3848 } else {
3849 Locs[i] = std::make_pair(MaskIdx, HiIdx);
3850 (*MaskPtr)[HiIdx] = Elt;
3851 HiIdx++;
3852 }
3853 }
3854
Dan Gohman8181bd12008-07-27 21:46:04 +00003855 SDValue LoShuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Evan Chengf50554e2008-07-22 21:13:36 +00003856 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3857 &LoMask[0], LoMask.size()));
Dan Gohman8181bd12008-07-27 21:46:04 +00003858 SDValue HiShuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Evan Chengf50554e2008-07-22 21:13:36 +00003859 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3860 &HiMask[0], HiMask.size()));
Dan Gohman8181bd12008-07-27 21:46:04 +00003861 SmallVector<SDValue, 8> MaskOps;
Evan Chengf50554e2008-07-22 21:13:36 +00003862 for (unsigned i = 0; i != 4; ++i) {
3863 if (Locs[i].first == -1) {
3864 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3865 } else {
3866 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
3867 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
3868 }
3869 }
3870 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
3871 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3872 &MaskOps[0], MaskOps.size()));
3873}
3874
Dan Gohman8181bd12008-07-27 21:46:04 +00003875SDValue
3876X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
3877 SDValue V1 = Op.getOperand(0);
3878 SDValue V2 = Op.getOperand(1);
3879 SDValue PermMask = Op.getOperand(2);
Duncan Sands92c43912008-06-06 12:08:01 +00003880 MVT VT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003881 unsigned NumElems = PermMask.getNumOperands();
Duncan Sands92c43912008-06-06 12:08:01 +00003882 bool isMMX = VT.getSizeInBits() == 64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003883 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
3884 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
3885 bool V1IsSplat = false;
3886 bool V2IsSplat = false;
3887
Gabor Greif1c80d112008-08-28 21:40:38 +00003888 if (isUndefShuffle(Op.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003889 return DAG.getNode(ISD::UNDEF, VT);
3890
Gabor Greif1c80d112008-08-28 21:40:38 +00003891 if (isZeroShuffle(Op.getNode()))
Evan Cheng8c590372008-05-15 08:39:06 +00003892 return getZeroVector(VT, Subtarget->hasSSE2(), DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003893
Gabor Greif1c80d112008-08-28 21:40:38 +00003894 if (isIdentityMask(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003895 return V1;
Gabor Greif1c80d112008-08-28 21:40:38 +00003896 else if (isIdentityMask(PermMask.getNode(), true))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003897 return V2;
3898
Gabor Greif1c80d112008-08-28 21:40:38 +00003899 if (isSplatMask(PermMask.getNode())) {
Evan Chengbf8b2c52008-04-05 00:30:36 +00003900 if (isMMX || NumElems < 4) return Op;
3901 // Promote it to a v4{if}32 splat.
3902 return PromoteSplat(Op, DAG, Subtarget->hasSSE2());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003903 }
3904
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003905 // If the shuffle can be profitably rewritten as a narrower shuffle, then
3906 // do it!
3907 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003908 SDValue NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask, DAG, *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003909 if (NewOp.getNode())
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003910 return DAG.getNode(ISD::BIT_CONVERT, VT, LowerVECTOR_SHUFFLE(NewOp, DAG));
3911 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
3912 // FIXME: Figure out a cleaner way to do this.
3913 // Try to make use of movq to zero out the top part.
Gabor Greif1c80d112008-08-28 21:40:38 +00003914 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003915 SDValue NewOp = RewriteAsNarrowerShuffle(V1, V2, VT, PermMask,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003916 DAG, *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003917 if (NewOp.getNode()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003918 SDValue NewV1 = NewOp.getOperand(0);
3919 SDValue NewV2 = NewOp.getOperand(1);
3920 SDValue NewMask = NewOp.getOperand(2);
Gabor Greif1c80d112008-08-28 21:40:38 +00003921 if (isCommutedMOVL(NewMask.getNode(), true, false)) {
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003922 NewOp = CommuteVectorShuffle(NewOp, NewV1, NewV2, NewMask, DAG);
Evan Chenge9b9c672008-05-09 21:53:03 +00003923 return getVZextMovL(VT, NewOp.getValueType(), NewV2, DAG, Subtarget);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003924 }
3925 }
Gabor Greif1c80d112008-08-28 21:40:38 +00003926 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003927 SDValue NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003928 DAG, *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003929 if (NewOp.getNode() && X86::isMOVLMask(NewOp.getOperand(2).getNode()))
Evan Chenge9b9c672008-05-09 21:53:03 +00003930 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Evan Cheng40ee6e52008-05-08 00:57:18 +00003931 DAG, Subtarget);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003932 }
3933 }
3934
Evan Chengdea99362008-05-29 08:22:04 +00003935 // Check if this can be converted into a logical shift.
3936 bool isLeft = false;
3937 unsigned ShAmt = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00003938 SDValue ShVal;
Evan Chengdea99362008-05-29 08:22:04 +00003939 bool isShift = isVectorShift(Op, PermMask, DAG, isLeft, ShVal, ShAmt);
3940 if (isShift && ShVal.hasOneUse()) {
3941 // If the shifted value has multiple uses, it may be cheaper to use
3942 // v_set0 + movlhps or movhlps, etc.
Duncan Sands92c43912008-06-06 12:08:01 +00003943 MVT EVT = VT.getVectorElementType();
3944 ShAmt *= EVT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00003945 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this);
3946 }
3947
Gabor Greif1c80d112008-08-28 21:40:38 +00003948 if (X86::isMOVLMask(PermMask.getNode())) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00003949 if (V1IsUndef)
3950 return V2;
Gabor Greif1c80d112008-08-28 21:40:38 +00003951 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Evan Chenge9b9c672008-05-09 21:53:03 +00003952 return getVZextMovL(VT, VT, V2, DAG, Subtarget);
Nate Begeman6357f9d2008-07-25 19:05:58 +00003953 if (!isMMX)
3954 return Op;
Evan Cheng40ee6e52008-05-08 00:57:18 +00003955 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003956
Gabor Greif1c80d112008-08-28 21:40:38 +00003957 if (!isMMX && (X86::isMOVSHDUPMask(PermMask.getNode()) ||
3958 X86::isMOVSLDUPMask(PermMask.getNode()) ||
3959 X86::isMOVHLPSMask(PermMask.getNode()) ||
3960 X86::isMOVHPMask(PermMask.getNode()) ||
3961 X86::isMOVLPMask(PermMask.getNode())))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003962 return Op;
3963
Gabor Greif1c80d112008-08-28 21:40:38 +00003964 if (ShouldXformToMOVHLPS(PermMask.getNode()) ||
3965 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003966 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3967
Evan Chengdea99362008-05-29 08:22:04 +00003968 if (isShift) {
3969 // No better options. Use a vshl / vsrl.
Duncan Sands92c43912008-06-06 12:08:01 +00003970 MVT EVT = VT.getVectorElementType();
3971 ShAmt *= EVT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00003972 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this);
3973 }
3974
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003975 bool Commuted = false;
Chris Lattnere6aa3862007-11-25 00:24:49 +00003976 // FIXME: This should also accept a bitcast of a splat? Be careful, not
3977 // 1,1,1,1 -> v8i16 though.
Gabor Greif1c80d112008-08-28 21:40:38 +00003978 V1IsSplat = isSplatVector(V1.getNode());
3979 V2IsSplat = isSplatVector(V2.getNode());
Chris Lattnere6aa3862007-11-25 00:24:49 +00003980
3981 // Canonicalize the splat or undef, if present, to be on the RHS.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003982 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
3983 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3984 std::swap(V1IsSplat, V2IsSplat);
3985 std::swap(V1IsUndef, V2IsUndef);
3986 Commuted = true;
3987 }
3988
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003989 // FIXME: Figure out a cleaner way to do this.
Gabor Greif1c80d112008-08-28 21:40:38 +00003990 if (isCommutedMOVL(PermMask.getNode(), V2IsSplat, V2IsUndef)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003991 if (V2IsUndef) return V1;
3992 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3993 if (V2IsSplat) {
3994 // V2 is a splat, so the mask may be malformed. That is, it may point
3995 // to any V2 element. The instruction selectior won't like this. Get
3996 // a corrected mask and commute to form a proper MOVS{S|D}.
Dan Gohman8181bd12008-07-27 21:46:04 +00003997 SDValue NewMask = getMOVLMask(NumElems, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00003998 if (NewMask.getNode() != PermMask.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003999 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
4000 }
4001 return Op;
4002 }
4003
Gabor Greif1c80d112008-08-28 21:40:38 +00004004 if (X86::isUNPCKL_v_undef_Mask(PermMask.getNode()) ||
4005 X86::isUNPCKH_v_undef_Mask(PermMask.getNode()) ||
4006 X86::isUNPCKLMask(PermMask.getNode()) ||
4007 X86::isUNPCKHMask(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004008 return Op;
4009
4010 if (V2IsSplat) {
4011 // Normalize mask so all entries that point to V2 points to its first
4012 // element then try to match unpck{h|l} again. If match, return a
4013 // new vector_shuffle with the corrected mask.
Dan Gohman8181bd12008-07-27 21:46:04 +00004014 SDValue NewMask = NormalizeMask(PermMask, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004015 if (NewMask.getNode() != PermMask.getNode()) {
4016 if (X86::isUNPCKLMask(PermMask.getNode(), true)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004017 SDValue NewMask = getUnpacklMask(NumElems, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004018 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Gabor Greif1c80d112008-08-28 21:40:38 +00004019 } else if (X86::isUNPCKHMask(PermMask.getNode(), true)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004020 SDValue NewMask = getUnpackhMask(NumElems, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004021 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
4022 }
4023 }
4024 }
4025
4026 // Normalize the node to match x86 shuffle ops if needed
Gabor Greif1c80d112008-08-28 21:40:38 +00004027 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004028 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
4029
4030 if (Commuted) {
4031 // Commute is back and try unpck* again.
4032 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004033 if (X86::isUNPCKL_v_undef_Mask(PermMask.getNode()) ||
4034 X86::isUNPCKH_v_undef_Mask(PermMask.getNode()) ||
4035 X86::isUNPCKLMask(PermMask.getNode()) ||
4036 X86::isUNPCKHMask(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004037 return Op;
4038 }
4039
Evan Chengbf8b2c52008-04-05 00:30:36 +00004040 // Try PSHUF* first, then SHUFP*.
4041 // MMX doesn't have PSHUFD but it does have PSHUFW. While it's theoretically
4042 // possible to shuffle a v2i32 using PSHUFW, that's not yet implemented.
Gabor Greif1c80d112008-08-28 21:40:38 +00004043 if (isMMX && NumElems == 4 && X86::isPSHUFDMask(PermMask.getNode())) {
Evan Chengbf8b2c52008-04-05 00:30:36 +00004044 if (V2.getOpcode() != ISD::UNDEF)
4045 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
4046 DAG.getNode(ISD::UNDEF, VT), PermMask);
4047 return Op;
4048 }
4049
4050 if (!isMMX) {
4051 if (Subtarget->hasSSE2() &&
Gabor Greif1c80d112008-08-28 21:40:38 +00004052 (X86::isPSHUFDMask(PermMask.getNode()) ||
4053 X86::isPSHUFHWMask(PermMask.getNode()) ||
4054 X86::isPSHUFLWMask(PermMask.getNode()))) {
Duncan Sands92c43912008-06-06 12:08:01 +00004055 MVT RVT = VT;
Evan Chengbf8b2c52008-04-05 00:30:36 +00004056 if (VT == MVT::v4f32) {
4057 RVT = MVT::v4i32;
4058 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, RVT,
4059 DAG.getNode(ISD::BIT_CONVERT, RVT, V1),
4060 DAG.getNode(ISD::UNDEF, RVT), PermMask);
4061 } else if (V2.getOpcode() != ISD::UNDEF)
4062 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, RVT, V1,
4063 DAG.getNode(ISD::UNDEF, RVT), PermMask);
4064 if (RVT != VT)
4065 Op = DAG.getNode(ISD::BIT_CONVERT, VT, Op);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004066 return Op;
4067 }
4068
Evan Chengbf8b2c52008-04-05 00:30:36 +00004069 // Binary or unary shufps.
Gabor Greif1c80d112008-08-28 21:40:38 +00004070 if (X86::isSHUFPMask(PermMask.getNode()) ||
4071 (V2.getOpcode() == ISD::UNDEF && X86::isPSHUFDMask(PermMask.getNode())))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004072 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004073 }
4074
Evan Cheng75184a92007-12-11 01:46:18 +00004075 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
4076 if (VT == MVT::v8i16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004077 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(V1, V2, PermMask, DAG, *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00004078 if (NewOp.getNode())
Evan Cheng75184a92007-12-11 01:46:18 +00004079 return NewOp;
4080 }
4081
Evan Chengf50554e2008-07-22 21:13:36 +00004082 // Handle all 4 wide cases with a number of shuffles except for MMX.
4083 if (NumElems == 4 && !isMMX)
4084 return LowerVECTOR_SHUFFLE_4wide(V1, V2, PermMask, VT, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004085
Dan Gohman8181bd12008-07-27 21:46:04 +00004086 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004087}
4088
Dan Gohman8181bd12008-07-27 21:46:04 +00004089SDValue
4090X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begemand77e59e2008-02-11 04:19:36 +00004091 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004092 MVT VT = Op.getValueType();
4093 if (VT.getSizeInBits() == 8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004094 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, MVT::i32,
Nate Begemand77e59e2008-02-11 04:19:36 +00004095 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00004096 SDValue Assert = DAG.getNode(ISD::AssertZext, MVT::i32, Extract,
Nate Begemand77e59e2008-02-11 04:19:36 +00004097 DAG.getValueType(VT));
4098 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
Duncan Sands92c43912008-06-06 12:08:01 +00004099 } else if (VT.getSizeInBits() == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004100 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, MVT::i32,
Nate Begemand77e59e2008-02-11 04:19:36 +00004101 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00004102 SDValue Assert = DAG.getNode(ISD::AssertZext, MVT::i32, Extract,
Nate Begemand77e59e2008-02-11 04:19:36 +00004103 DAG.getValueType(VT));
4104 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
Evan Cheng6c249332008-03-24 21:52:23 +00004105 } else if (VT == MVT::f32) {
4106 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4107 // the result back to FR32 register. It's only worth matching if the
Dan Gohman788db592008-04-16 02:32:24 +00004108 // result has a single use which is a store or a bitcast to i32.
Evan Cheng6c249332008-03-24 21:52:23 +00004109 if (!Op.hasOneUse())
Dan Gohman8181bd12008-07-27 21:46:04 +00004110 return SDValue();
Gabor Greif1c80d112008-08-28 21:40:38 +00004111 SDNode *User = *Op.getNode()->use_begin();
Dan Gohman788db592008-04-16 02:32:24 +00004112 if (User->getOpcode() != ISD::STORE &&
4113 (User->getOpcode() != ISD::BIT_CONVERT ||
4114 User->getValueType(0) != MVT::i32))
Dan Gohman8181bd12008-07-27 21:46:04 +00004115 return SDValue();
4116 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32,
Evan Cheng6c249332008-03-24 21:52:23 +00004117 DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, Op.getOperand(0)),
4118 Op.getOperand(1));
4119 return DAG.getNode(ISD::BIT_CONVERT, MVT::f32, Extract);
Nate Begemand77e59e2008-02-11 04:19:36 +00004120 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004121 return SDValue();
Nate Begemand77e59e2008-02-11 04:19:36 +00004122}
4123
4124
Dan Gohman8181bd12008-07-27 21:46:04 +00004125SDValue
4126X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004127 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman8181bd12008-07-27 21:46:04 +00004128 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004129
Evan Cheng6c249332008-03-24 21:52:23 +00004130 if (Subtarget->hasSSE41()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004131 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004132 if (Res.getNode())
Evan Cheng6c249332008-03-24 21:52:23 +00004133 return Res;
4134 }
Nate Begemand77e59e2008-02-11 04:19:36 +00004135
Duncan Sands92c43912008-06-06 12:08:01 +00004136 MVT VT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004137 // TODO: handle v16i8.
Duncan Sands92c43912008-06-06 12:08:01 +00004138 if (VT.getSizeInBits() == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004139 SDValue Vec = Op.getOperand(0);
Evan Cheng75184a92007-12-11 01:46:18 +00004140 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
4141 if (Idx == 0)
4142 return DAG.getNode(ISD::TRUNCATE, MVT::i16,
4143 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32,
4144 DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, Vec),
4145 Op.getOperand(1)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004146 // Transform it so it match pextrw which produces a 32-bit result.
Duncan Sands92c43912008-06-06 12:08:01 +00004147 MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1);
Dan Gohman8181bd12008-07-27 21:46:04 +00004148 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004149 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00004150 SDValue Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004151 DAG.getValueType(VT));
4152 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
Duncan Sands92c43912008-06-06 12:08:01 +00004153 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004154 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
4155 if (Idx == 0)
4156 return Op;
4157 // SHUFPS the element to the lowest double word, then movss.
Duncan Sands92c43912008-06-06 12:08:01 +00004158 MVT MaskVT = MVT::getIntVectorWithNumElements(4);
Dan Gohman8181bd12008-07-27 21:46:04 +00004159 SmallVector<SDValue, 8> IdxVec;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004160 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004161 push_back(DAG.getConstant(Idx, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004162 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004163 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004164 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004165 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004166 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004167 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Dan Gohman8181bd12008-07-27 21:46:04 +00004168 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004169 &IdxVec[0], IdxVec.size());
Dan Gohman8181bd12008-07-27 21:46:04 +00004170 SDValue Vec = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004171 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
4172 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
4173 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Chris Lattner5872a362008-01-17 07:00:52 +00004174 DAG.getIntPtrConstant(0));
Duncan Sands92c43912008-06-06 12:08:01 +00004175 } else if (VT.getSizeInBits() == 64) {
Nate Begemand77e59e2008-02-11 04:19:36 +00004176 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4177 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4178 // to match extract_elt for f64.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004179 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
4180 if (Idx == 0)
4181 return Op;
4182
4183 // UNPCKHPD the element to the lowest double word, then movsd.
4184 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4185 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Duncan Sandsd3ace282008-07-21 10:20:31 +00004186 MVT MaskVT = MVT::getIntVectorWithNumElements(2);
Dan Gohman8181bd12008-07-27 21:46:04 +00004187 SmallVector<SDValue, 8> IdxVec;
Duncan Sands92c43912008-06-06 12:08:01 +00004188 IdxVec.push_back(DAG.getConstant(1, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004189 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004190 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Dan Gohman8181bd12008-07-27 21:46:04 +00004191 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004192 &IdxVec[0], IdxVec.size());
Dan Gohman8181bd12008-07-27 21:46:04 +00004193 SDValue Vec = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004194 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
4195 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
4196 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Chris Lattner5872a362008-01-17 07:00:52 +00004197 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004198 }
4199
Dan Gohman8181bd12008-07-27 21:46:04 +00004200 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004201}
4202
Dan Gohman8181bd12008-07-27 21:46:04 +00004203SDValue
4204X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Duncan Sands92c43912008-06-06 12:08:01 +00004205 MVT VT = Op.getValueType();
4206 MVT EVT = VT.getVectorElementType();
Nate Begemand77e59e2008-02-11 04:19:36 +00004207
Dan Gohman8181bd12008-07-27 21:46:04 +00004208 SDValue N0 = Op.getOperand(0);
4209 SDValue N1 = Op.getOperand(1);
4210 SDValue N2 = Op.getOperand(2);
Nate Begemand77e59e2008-02-11 04:19:36 +00004211
Dan Gohman5a7af042008-08-14 22:53:18 +00004212 if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) &&
4213 isa<ConstantSDNode>(N2)) {
Duncan Sands92c43912008-06-06 12:08:01 +00004214 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begemand77e59e2008-02-11 04:19:36 +00004215 : X86ISD::PINSRW;
4216 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4217 // argument.
4218 if (N1.getValueType() != MVT::i32)
4219 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
4220 if (N2.getValueType() != MVT::i32)
4221 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getValue());
4222 return DAG.getNode(Opc, VT, N0, N1, N2);
Dan Gohmanfd7369a2008-08-14 22:43:26 +00004223 } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begemand77e59e2008-02-11 04:19:36 +00004224 // Bits [7:6] of the constant are the source select. This will always be
4225 // zero here. The DAG Combiner may combine an extract_elt index into these
4226 // bits. For example (insert (extract, 3), 2) could be matched by putting
4227 // the '3' into bits [7:6] of X86ISD::INSERTPS.
4228 // Bits [5:4] of the constant are the destination select. This is the
4229 // value of the incoming immediate.
4230 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
4231 // combine either bitwise AND or insert of float 0.0 to set these bits.
4232 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getValue() << 4);
4233 return DAG.getNode(X86ISD::INSERTPS, VT, N0, N1, N2);
4234 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004235 return SDValue();
Nate Begemand77e59e2008-02-11 04:19:36 +00004236}
4237
Dan Gohman8181bd12008-07-27 21:46:04 +00004238SDValue
4239X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004240 MVT VT = Op.getValueType();
4241 MVT EVT = VT.getVectorElementType();
Nate Begemand77e59e2008-02-11 04:19:36 +00004242
4243 if (Subtarget->hasSSE41())
4244 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4245
Evan Chenge12a7eb2007-12-12 07:55:34 +00004246 if (EVT == MVT::i8)
Dan Gohman8181bd12008-07-27 21:46:04 +00004247 return SDValue();
Evan Chenge12a7eb2007-12-12 07:55:34 +00004248
Dan Gohman8181bd12008-07-27 21:46:04 +00004249 SDValue N0 = Op.getOperand(0);
4250 SDValue N1 = Op.getOperand(1);
4251 SDValue N2 = Op.getOperand(2);
Evan Chenge12a7eb2007-12-12 07:55:34 +00004252
Duncan Sands92c43912008-06-06 12:08:01 +00004253 if (EVT.getSizeInBits() == 16) {
Evan Chenge12a7eb2007-12-12 07:55:34 +00004254 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4255 // as its second argument.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004256 if (N1.getValueType() != MVT::i32)
4257 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
4258 if (N2.getValueType() != MVT::i32)
Chris Lattner5872a362008-01-17 07:00:52 +00004259 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004260 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004261 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004262 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004263}
4264
Dan Gohman8181bd12008-07-27 21:46:04 +00004265SDValue
4266X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng759fe022008-07-22 18:39:19 +00004267 if (Op.getValueType() == MVT::v2f32)
4268 return DAG.getNode(ISD::BIT_CONVERT, MVT::v2f32,
4269 DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2i32,
4270 DAG.getNode(ISD::BIT_CONVERT, MVT::i32,
4271 Op.getOperand(0))));
4272
Dan Gohman8181bd12008-07-27 21:46:04 +00004273 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
Duncan Sands92c43912008-06-06 12:08:01 +00004274 MVT VT = MVT::v2i32;
4275 switch (Op.getValueType().getSimpleVT()) {
Evan Chengd1045a62008-02-18 23:04:32 +00004276 default: break;
4277 case MVT::v16i8:
4278 case MVT::v8i16:
4279 VT = MVT::v4i32;
4280 break;
4281 }
4282 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(),
4283 DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, AnyExt));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004284}
4285
4286// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4287// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4288// one of the above mentioned nodes. It has to be wrapped because otherwise
4289// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4290// be used to form addressing mode. These wrapped nodes will be selected
4291// into MOV32ri.
Dan Gohman8181bd12008-07-27 21:46:04 +00004292SDValue
4293X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004294 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +00004295 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004296 getPointerTy(),
4297 CP->getAlignment());
4298 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4299 // With PIC, the address is actually $g + Offset.
4300 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4301 !Subtarget->isPICStyleRIPRel()) {
4302 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4303 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4304 Result);
4305 }
4306
4307 return Result;
4308}
4309
Dan Gohman8181bd12008-07-27 21:46:04 +00004310SDValue
4311X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004312 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman8181bd12008-07-27 21:46:04 +00004313 SDValue Result = DAG.getTargetGlobalAddress(GV, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004314 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4315 // With PIC, the address is actually $g + Offset.
4316 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4317 !Subtarget->isPICStyleRIPRel()) {
4318 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4319 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4320 Result);
4321 }
4322
4323 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
4324 // load the value at address GV, not the value of GV itself. This means that
4325 // the GlobalAddress must be in the base or index register of the address, not
4326 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
4327 // The same applies for external symbols during PIC codegen
4328 if (Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false))
Dan Gohman12a9c082008-02-06 22:27:42 +00004329 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004330 PseudoSourceValue::getGOT(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004331
4332 return Result;
4333}
4334
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004335// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman8181bd12008-07-27 21:46:04 +00004336static SDValue
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004337LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004338 const MVT PtrVT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004339 SDValue InFlag;
4340 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), X86::EBX,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004341 DAG.getNode(X86ISD::GlobalBaseReg,
4342 PtrVT), InFlag);
4343 InFlag = Chain.getValue(1);
4344
4345 // emit leal symbol@TLSGD(,%ebx,1), %eax
4346 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004347 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004348 GA->getValueType(0),
4349 GA->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00004350 SDValue Ops[] = { Chain, TGA, InFlag };
4351 SDValue Result = DAG.getNode(X86ISD::TLSADDR, NodeTys, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004352 InFlag = Result.getValue(2);
4353 Chain = Result.getValue(1);
4354
4355 // call ___tls_get_addr. This function receives its argument in
4356 // the register EAX.
4357 Chain = DAG.getCopyToReg(Chain, X86::EAX, Result, InFlag);
4358 InFlag = Chain.getValue(1);
4359
4360 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004361 SDValue Ops1[] = { Chain,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004362 DAG.getTargetExternalSymbol("___tls_get_addr",
4363 PtrVT),
4364 DAG.getRegister(X86::EAX, PtrVT),
4365 DAG.getRegister(X86::EBX, PtrVT),
4366 InFlag };
4367 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops1, 5);
4368 InFlag = Chain.getValue(1);
4369
4370 return DAG.getCopyFromReg(Chain, X86::EAX, PtrVT, InFlag);
4371}
4372
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004373// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman8181bd12008-07-27 21:46:04 +00004374static SDValue
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004375LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004376 const MVT PtrVT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004377 SDValue InFlag, Chain;
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004378
4379 // emit leaq symbol@TLSGD(%rip), %rdi
4380 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004381 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004382 GA->getValueType(0),
4383 GA->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00004384 SDValue Ops[] = { DAG.getEntryNode(), TGA};
4385 SDValue Result = DAG.getNode(X86ISD::TLSADDR, NodeTys, Ops, 2);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004386 Chain = Result.getValue(1);
4387 InFlag = Result.getValue(2);
4388
aslb204cd52008-08-16 12:58:29 +00004389 // call __tls_get_addr. This function receives its argument in
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004390 // the register RDI.
4391 Chain = DAG.getCopyToReg(Chain, X86::RDI, Result, InFlag);
4392 InFlag = Chain.getValue(1);
4393
4394 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004395 SDValue Ops1[] = { Chain,
aslb204cd52008-08-16 12:58:29 +00004396 DAG.getTargetExternalSymbol("__tls_get_addr",
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004397 PtrVT),
4398 DAG.getRegister(X86::RDI, PtrVT),
4399 InFlag };
4400 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops1, 4);
4401 InFlag = Chain.getValue(1);
4402
4403 return DAG.getCopyFromReg(Chain, X86::RAX, PtrVT, InFlag);
4404}
4405
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004406// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4407// "local exec" model.
Dan Gohman8181bd12008-07-27 21:46:04 +00004408static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004409 const MVT PtrVT) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004410 // Get the Thread Pointer
Dan Gohman8181bd12008-07-27 21:46:04 +00004411 SDValue ThreadPointer = DAG.getNode(X86ISD::THREAD_POINTER, PtrVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004412 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4413 // exec)
Dan Gohman8181bd12008-07-27 21:46:04 +00004414 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004415 GA->getValueType(0),
4416 GA->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00004417 SDValue Offset = DAG.getNode(X86ISD::Wrapper, PtrVT, TGA);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004418
4419 if (GA->getGlobal()->isDeclaration()) // initial exec TLS model
Dan Gohman12a9c082008-02-06 22:27:42 +00004420 Offset = DAG.getLoad(PtrVT, DAG.getEntryNode(), Offset,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004421 PseudoSourceValue::getGOT(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004422
4423 // The address of the thread local variable is the add of the thread
4424 // pointer with the offset of the variable.
4425 return DAG.getNode(ISD::ADD, PtrVT, ThreadPointer, Offset);
4426}
4427
Dan Gohman8181bd12008-07-27 21:46:04 +00004428SDValue
4429X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004430 // TODO: implement the "local dynamic" model
4431 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004432 assert(Subtarget->isTargetELF() &&
4433 "TLS not implemented for non-ELF targets");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004434 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
4435 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
4436 // otherwise use the "Local Exec"TLS Model
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004437 if (Subtarget->is64Bit()) {
4438 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
4439 } else {
4440 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
4441 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
4442 else
4443 return LowerToTLSExecModel(GA, DAG, getPointerTy());
4444 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004445}
4446
Dan Gohman8181bd12008-07-27 21:46:04 +00004447SDValue
4448X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004449 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Dan Gohman8181bd12008-07-27 21:46:04 +00004450 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004451 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4452 // With PIC, the address is actually $g + Offset.
4453 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4454 !Subtarget->isPICStyleRIPRel()) {
4455 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4456 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4457 Result);
4458 }
4459
4460 return Result;
4461}
4462
Dan Gohman8181bd12008-07-27 21:46:04 +00004463SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004464 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +00004465 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004466 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4467 // With PIC, the address is actually $g + Offset.
4468 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4469 !Subtarget->isPICStyleRIPRel()) {
4470 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4471 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4472 Result);
4473 }
4474
4475 return Result;
4476}
4477
Chris Lattner62814a32007-10-17 06:02:13 +00004478/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
4479/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman8181bd12008-07-27 21:46:04 +00004480SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman092014e2008-03-03 22:22:09 +00004481 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Duncan Sands92c43912008-06-06 12:08:01 +00004482 MVT VT = Op.getValueType();
4483 unsigned VTBits = VT.getSizeInBits();
Chris Lattner62814a32007-10-17 06:02:13 +00004484 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman8181bd12008-07-27 21:46:04 +00004485 SDValue ShOpLo = Op.getOperand(0);
4486 SDValue ShOpHi = Op.getOperand(1);
4487 SDValue ShAmt = Op.getOperand(2);
4488 SDValue Tmp1 = isSRA ?
Dan Gohman092014e2008-03-03 22:22:09 +00004489 DAG.getNode(ISD::SRA, VT, ShOpHi, DAG.getConstant(VTBits - 1, MVT::i8)) :
4490 DAG.getConstant(0, VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004491
Dan Gohman8181bd12008-07-27 21:46:04 +00004492 SDValue Tmp2, Tmp3;
Chris Lattner62814a32007-10-17 06:02:13 +00004493 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dan Gohman092014e2008-03-03 22:22:09 +00004494 Tmp2 = DAG.getNode(X86ISD::SHLD, VT, ShOpHi, ShOpLo, ShAmt);
4495 Tmp3 = DAG.getNode(ISD::SHL, VT, ShOpLo, ShAmt);
Chris Lattner62814a32007-10-17 06:02:13 +00004496 } else {
Dan Gohman092014e2008-03-03 22:22:09 +00004497 Tmp2 = DAG.getNode(X86ISD::SHRD, VT, ShOpLo, ShOpHi, ShAmt);
4498 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, VT, ShOpHi, ShAmt);
Chris Lattner62814a32007-10-17 06:02:13 +00004499 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004500
Dan Gohman8181bd12008-07-27 21:46:04 +00004501 SDValue AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
Dan Gohman092014e2008-03-03 22:22:09 +00004502 DAG.getConstant(VTBits, MVT::i8));
Dan Gohman8181bd12008-07-27 21:46:04 +00004503 SDValue Cond = DAG.getNode(X86ISD::CMP, VT,
Chris Lattner62814a32007-10-17 06:02:13 +00004504 AndNode, DAG.getConstant(0, MVT::i8));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004505
Dan Gohman8181bd12008-07-27 21:46:04 +00004506 SDValue Hi, Lo;
4507 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
4508 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4509 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf19591c2008-06-30 10:19:09 +00004510
Chris Lattner62814a32007-10-17 06:02:13 +00004511 if (Op.getOpcode() == ISD::SHL_PARTS) {
Duncan Sandsf19591c2008-06-30 10:19:09 +00004512 Hi = DAG.getNode(X86ISD::CMOV, VT, Ops0, 4);
4513 Lo = DAG.getNode(X86ISD::CMOV, VT, Ops1, 4);
Chris Lattner62814a32007-10-17 06:02:13 +00004514 } else {
Duncan Sandsf19591c2008-06-30 10:19:09 +00004515 Lo = DAG.getNode(X86ISD::CMOV, VT, Ops0, 4);
4516 Hi = DAG.getNode(X86ISD::CMOV, VT, Ops1, 4);
Chris Lattner62814a32007-10-17 06:02:13 +00004517 }
4518
Dan Gohman8181bd12008-07-27 21:46:04 +00004519 SDValue Ops[2] = { Lo, Hi };
Duncan Sands698842f2008-07-02 17:40:58 +00004520 return DAG.getMergeValues(Ops, 2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004521}
4522
Dan Gohman8181bd12008-07-27 21:46:04 +00004523SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004524 MVT SrcVT = Op.getOperand(0).getValueType();
Duncan Sandsec142ee2008-06-08 20:54:56 +00004525 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004526 "Unknown SINT_TO_FP to lower!");
4527
4528 // These are really Legal; caller falls through into that case.
4529 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Dan Gohman8181bd12008-07-27 21:46:04 +00004530 return SDValue();
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004531 if (SrcVT == MVT::i64 && Op.getValueType() != MVT::f80 &&
4532 Subtarget->is64Bit())
Dan Gohman8181bd12008-07-27 21:46:04 +00004533 return SDValue();
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004534
Duncan Sands92c43912008-06-06 12:08:01 +00004535 unsigned Size = SrcVT.getSizeInBits()/8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004536 MachineFunction &MF = DAG.getMachineFunction();
4537 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman8181bd12008-07-27 21:46:04 +00004538 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
4539 SDValue Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
Dan Gohman12a9c082008-02-06 22:27:42 +00004540 StackSlot,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00004541 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004542
4543 // Build the FILD
4544 SDVTList Tys;
Chris Lattnercf515b52008-01-16 06:24:21 +00004545 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen2fc20782007-09-14 22:26:36 +00004546 if (useSSE)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004547 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
4548 else
4549 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00004550 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004551 Ops.push_back(Chain);
4552 Ops.push_back(StackSlot);
4553 Ops.push_back(DAG.getValueType(SrcVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00004554 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD,
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004555 Tys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004556
Dale Johannesen2fc20782007-09-14 22:26:36 +00004557 if (useSSE) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004558 Chain = Result.getValue(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00004559 SDValue InFlag = Result.getValue(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004560
4561 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4562 // shouldn't be necessary except that RFP cannot be live across
4563 // multiple blocks. When stackifier is fixed, they can be uncoupled.
4564 MachineFunction &MF = DAG.getMachineFunction();
4565 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman8181bd12008-07-27 21:46:04 +00004566 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004567 Tys = DAG.getVTList(MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00004568 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004569 Ops.push_back(Chain);
4570 Ops.push_back(Result);
4571 Ops.push_back(StackSlot);
4572 Ops.push_back(DAG.getValueType(Op.getValueType()));
4573 Ops.push_back(InFlag);
4574 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Dan Gohman12a9c082008-02-06 22:27:42 +00004575 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00004576 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004577 }
4578
4579 return Result;
4580}
4581
Dan Gohman8181bd12008-07-27 21:46:04 +00004582std::pair<SDValue,SDValue> X86TargetLowering::
4583FP_TO_SINTHelper(SDValue Op, SelectionDAG &DAG) {
Duncan Sandsec142ee2008-06-08 20:54:56 +00004584 assert(Op.getValueType().getSimpleVT() <= MVT::i64 &&
4585 Op.getValueType().getSimpleVT() >= MVT::i16 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004586 "Unknown FP_TO_SINT to lower!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004587
Dale Johannesen2fc20782007-09-14 22:26:36 +00004588 // These are really Legal.
Dale Johannesene0e0fd02007-09-23 14:52:20 +00004589 if (Op.getValueType() == MVT::i32 &&
Chris Lattnercf515b52008-01-16 06:24:21 +00004590 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman8181bd12008-07-27 21:46:04 +00004591 return std::make_pair(SDValue(), SDValue());
Dale Johannesen958b08b2007-09-19 23:55:34 +00004592 if (Subtarget->is64Bit() &&
4593 Op.getValueType() == MVT::i64 &&
4594 Op.getOperand(0).getValueType() != MVT::f80)
Dan Gohman8181bd12008-07-27 21:46:04 +00004595 return std::make_pair(SDValue(), SDValue());
Dale Johannesen2fc20782007-09-14 22:26:36 +00004596
Evan Cheng05441e62007-10-15 20:11:21 +00004597 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
4598 // stack slot.
4599 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands92c43912008-06-06 12:08:01 +00004600 unsigned MemSize = Op.getValueType().getSizeInBits()/8;
Evan Cheng05441e62007-10-15 20:11:21 +00004601 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman8181bd12008-07-27 21:46:04 +00004602 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004603 unsigned Opc;
Duncan Sands92c43912008-06-06 12:08:01 +00004604 switch (Op.getValueType().getSimpleVT()) {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004605 default: assert(0 && "Invalid FP_TO_SINT to lower!");
4606 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
4607 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
4608 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004609 }
4610
Dan Gohman8181bd12008-07-27 21:46:04 +00004611 SDValue Chain = DAG.getEntryNode();
4612 SDValue Value = Op.getOperand(0);
Chris Lattnercf515b52008-01-16 06:24:21 +00004613 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004614 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dan Gohman12a9c082008-02-06 22:27:42 +00004615 Chain = DAG.getStore(Chain, Value, StackSlot,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00004616 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004617 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00004618 SDValue Ops[] = {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004619 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
4620 };
4621 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
4622 Chain = Value.getValue(1);
4623 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
4624 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
4625 }
4626
4627 // Build the FP_TO_INT*_IN_MEM
Dan Gohman8181bd12008-07-27 21:46:04 +00004628 SDValue Ops[] = { Chain, Value, StackSlot };
4629 SDValue FIST = DAG.getNode(Opc, MVT::Other, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004630
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004631 return std::make_pair(FIST, StackSlot);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004632}
4633
Dan Gohman8181bd12008-07-27 21:46:04 +00004634SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
4635 std::pair<SDValue,SDValue> Vals = FP_TO_SINTHelper(Op, DAG);
4636 SDValue FIST = Vals.first, StackSlot = Vals.second;
Gabor Greif1c80d112008-08-28 21:40:38 +00004637 if (FIST.getNode() == 0) return SDValue();
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004638
4639 // Load the result.
4640 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
4641}
4642
4643SDNode *X86TargetLowering::ExpandFP_TO_SINT(SDNode *N, SelectionDAG &DAG) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004644 std::pair<SDValue,SDValue> Vals = FP_TO_SINTHelper(SDValue(N, 0), DAG);
4645 SDValue FIST = Vals.first, StackSlot = Vals.second;
Gabor Greif1c80d112008-08-28 21:40:38 +00004646 if (FIST.getNode() == 0) return 0;
Duncan Sandsf19591c2008-06-30 10:19:09 +00004647
4648 MVT VT = N->getValueType(0);
4649
4650 // Return a load from the stack slot.
Dan Gohman8181bd12008-07-27 21:46:04 +00004651 SDValue Res = DAG.getLoad(VT, FIST, StackSlot, NULL, 0);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004652
Duncan Sands698842f2008-07-02 17:40:58 +00004653 // Use MERGE_VALUES to drop the chain result value and get a node with one
4654 // result. This requires turning off getMergeValues simplification, since
4655 // otherwise it will give us Res back.
Gabor Greif1c80d112008-08-28 21:40:38 +00004656 return DAG.getMergeValues(&Res, 1, false).getNode();
Duncan Sandsf19591c2008-06-30 10:19:09 +00004657}
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004658
Dan Gohman8181bd12008-07-27 21:46:04 +00004659SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004660 MVT VT = Op.getValueType();
4661 MVT EltVT = VT;
4662 if (VT.isVector())
4663 EltVT = VT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004664 std::vector<Constant*> CV;
4665 if (EltVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004666 Constant *C = ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004667 CV.push_back(C);
4668 CV.push_back(C);
4669 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004670 Constant *C = ConstantFP::get(APFloat(APInt(32, ~(1U << 31))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004671 CV.push_back(C);
4672 CV.push_back(C);
4673 CV.push_back(C);
4674 CV.push_back(C);
4675 }
Dan Gohman11821702007-07-27 17:16:43 +00004676 Constant *C = ConstantVector::get(CV);
Dan Gohman8181bd12008-07-27 21:46:04 +00004677 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4678 SDValue Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004679 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004680 false, 16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004681 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
4682}
4683
Dan Gohman8181bd12008-07-27 21:46:04 +00004684SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004685 MVT VT = Op.getValueType();
4686 MVT EltVT = VT;
Evan Cheng92b8f782007-07-19 23:36:01 +00004687 unsigned EltNum = 1;
Duncan Sands92c43912008-06-06 12:08:01 +00004688 if (VT.isVector()) {
4689 EltVT = VT.getVectorElementType();
4690 EltNum = VT.getVectorNumElements();
Evan Cheng92b8f782007-07-19 23:36:01 +00004691 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004692 std::vector<Constant*> CV;
4693 if (EltVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004694 Constant *C = ConstantFP::get(APFloat(APInt(64, 1ULL << 63)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004695 CV.push_back(C);
4696 CV.push_back(C);
4697 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004698 Constant *C = ConstantFP::get(APFloat(APInt(32, 1U << 31)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004699 CV.push_back(C);
4700 CV.push_back(C);
4701 CV.push_back(C);
4702 CV.push_back(C);
4703 }
Dan Gohman11821702007-07-27 17:16:43 +00004704 Constant *C = ConstantVector::get(CV);
Dan Gohman8181bd12008-07-27 21:46:04 +00004705 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4706 SDValue Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004707 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004708 false, 16);
Duncan Sands92c43912008-06-06 12:08:01 +00004709 if (VT.isVector()) {
Evan Cheng92b8f782007-07-19 23:36:01 +00004710 return DAG.getNode(ISD::BIT_CONVERT, VT,
4711 DAG.getNode(ISD::XOR, MVT::v2i64,
4712 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Op.getOperand(0)),
4713 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Mask)));
4714 } else {
Evan Cheng92b8f782007-07-19 23:36:01 +00004715 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
4716 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004717}
4718
Dan Gohman8181bd12008-07-27 21:46:04 +00004719SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
4720 SDValue Op0 = Op.getOperand(0);
4721 SDValue Op1 = Op.getOperand(1);
Duncan Sands92c43912008-06-06 12:08:01 +00004722 MVT VT = Op.getValueType();
4723 MVT SrcVT = Op1.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004724
4725 // If second operand is smaller, extend it first.
Duncan Sandsec142ee2008-06-08 20:54:56 +00004726 if (SrcVT.bitsLT(VT)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004727 Op1 = DAG.getNode(ISD::FP_EXTEND, VT, Op1);
4728 SrcVT = VT;
4729 }
Dale Johannesenfb0fa912007-10-21 01:07:44 +00004730 // And if it is bigger, shrink it first.
Duncan Sandsec142ee2008-06-08 20:54:56 +00004731 if (SrcVT.bitsGT(VT)) {
Chris Lattner5872a362008-01-17 07:00:52 +00004732 Op1 = DAG.getNode(ISD::FP_ROUND, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesenfb0fa912007-10-21 01:07:44 +00004733 SrcVT = VT;
Dale Johannesenfb0fa912007-10-21 01:07:44 +00004734 }
4735
4736 // At this point the operands and the result should have the same
4737 // type, and that won't be f80 since that is not custom lowered.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004738
4739 // First get the sign bit of second operand.
4740 std::vector<Constant*> CV;
4741 if (SrcVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004742 CV.push_back(ConstantFP::get(APFloat(APInt(64, 1ULL << 63))));
4743 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004744 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004745 CV.push_back(ConstantFP::get(APFloat(APInt(32, 1U << 31))));
4746 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4747 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4748 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004749 }
Dan Gohman11821702007-07-27 17:16:43 +00004750 Constant *C = ConstantVector::get(CV);
Dan Gohman8181bd12008-07-27 21:46:04 +00004751 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4752 SDValue Mask1 = DAG.getLoad(SrcVT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004753 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004754 false, 16);
Dan Gohman8181bd12008-07-27 21:46:04 +00004755 SDValue SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op1, Mask1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004756
4757 // Shift sign bit right or left if the two operands have different types.
Duncan Sandsec142ee2008-06-08 20:54:56 +00004758 if (SrcVT.bitsGT(VT)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004759 // Op0 is MVT::f32, Op1 is MVT::f64.
4760 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit);
4761 SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit,
4762 DAG.getConstant(32, MVT::i32));
4763 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit);
4764 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit,
Chris Lattner5872a362008-01-17 07:00:52 +00004765 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004766 }
4767
4768 // Clear first operand sign bit.
4769 CV.clear();
4770 if (VT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004771 CV.push_back(ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63)))));
4772 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004773 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004774 CV.push_back(ConstantFP::get(APFloat(APInt(32, ~(1U << 31)))));
4775 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4776 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4777 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004778 }
Dan Gohman11821702007-07-27 17:16:43 +00004779 C = ConstantVector::get(CV);
4780 CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dan Gohman8181bd12008-07-27 21:46:04 +00004781 SDValue Mask2 = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004782 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004783 false, 16);
Dan Gohman8181bd12008-07-27 21:46:04 +00004784 SDValue Val = DAG.getNode(X86ISD::FAND, VT, Op0, Mask2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004785
4786 // Or the value with the sign bit.
4787 return DAG.getNode(X86ISD::FOR, VT, Val, SignBit);
4788}
4789
Dan Gohman8181bd12008-07-27 21:46:04 +00004790SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Evan Cheng950aac02007-09-25 01:57:46 +00004791 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman8181bd12008-07-27 21:46:04 +00004792 SDValue Cond;
4793 SDValue Op0 = Op.getOperand(0);
4794 SDValue Op1 = Op.getOperand(1);
4795 SDValue CC = Op.getOperand(2);
Evan Cheng950aac02007-09-25 01:57:46 +00004796 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Duncan Sands92c43912008-06-06 12:08:01 +00004797 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Evan Cheng950aac02007-09-25 01:57:46 +00004798 unsigned X86CC;
4799
Evan Cheng950aac02007-09-25 01:57:46 +00004800 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
Evan Cheng6afec3d2007-09-26 00:45:55 +00004801 Op0, Op1, DAG)) {
Evan Cheng621216e2007-09-29 00:00:36 +00004802 Cond = DAG.getNode(X86ISD::CMP, MVT::i32, Op0, Op1);
4803 return DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004804 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng6afec3d2007-09-26 00:45:55 +00004805 }
Evan Cheng950aac02007-09-25 01:57:46 +00004806
4807 assert(isFP && "Illegal integer SetCC!");
4808
Evan Cheng621216e2007-09-29 00:00:36 +00004809 Cond = DAG.getNode(X86ISD::CMP, MVT::i32, Op0, Op1);
Evan Cheng950aac02007-09-25 01:57:46 +00004810 switch (SetCCOpcode) {
4811 default: assert(false && "Illegal floating point SetCC!");
4812 case ISD::SETOEQ: { // !PF & ZF
Dan Gohman8181bd12008-07-27 21:46:04 +00004813 SDValue Tmp1 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004814 DAG.getConstant(X86::COND_NP, MVT::i8), Cond);
Dan Gohman8181bd12008-07-27 21:46:04 +00004815 SDValue Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004816 DAG.getConstant(X86::COND_E, MVT::i8), Cond);
4817 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
4818 }
4819 case ISD::SETUNE: { // PF | !ZF
Dan Gohman8181bd12008-07-27 21:46:04 +00004820 SDValue Tmp1 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004821 DAG.getConstant(X86::COND_P, MVT::i8), Cond);
Dan Gohman8181bd12008-07-27 21:46:04 +00004822 SDValue Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004823 DAG.getConstant(X86::COND_NE, MVT::i8), Cond);
4824 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
4825 }
4826 }
4827}
4828
Dan Gohman8181bd12008-07-27 21:46:04 +00004829SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
4830 SDValue Cond;
4831 SDValue Op0 = Op.getOperand(0);
4832 SDValue Op1 = Op.getOperand(1);
4833 SDValue CC = Op.getOperand(2);
Nate Begeman03605a02008-07-17 16:51:19 +00004834 MVT VT = Op.getValueType();
4835 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
4836 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
4837
4838 if (isFP) {
4839 unsigned SSECC = 8;
Evan Cheng33754092008-08-05 22:19:15 +00004840 MVT VT0 = Op0.getValueType();
4841 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
4842 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman03605a02008-07-17 16:51:19 +00004843 bool Swap = false;
4844
4845 switch (SetCCOpcode) {
4846 default: break;
Nate Begeman6357f9d2008-07-25 19:05:58 +00004847 case ISD::SETOEQ:
Nate Begeman03605a02008-07-17 16:51:19 +00004848 case ISD::SETEQ: SSECC = 0; break;
4849 case ISD::SETOGT:
4850 case ISD::SETGT: Swap = true; // Fallthrough
4851 case ISD::SETLT:
4852 case ISD::SETOLT: SSECC = 1; break;
4853 case ISD::SETOGE:
4854 case ISD::SETGE: Swap = true; // Fallthrough
4855 case ISD::SETLE:
4856 case ISD::SETOLE: SSECC = 2; break;
4857 case ISD::SETUO: SSECC = 3; break;
Nate Begeman6357f9d2008-07-25 19:05:58 +00004858 case ISD::SETUNE:
Nate Begeman03605a02008-07-17 16:51:19 +00004859 case ISD::SETNE: SSECC = 4; break;
4860 case ISD::SETULE: Swap = true;
4861 case ISD::SETUGE: SSECC = 5; break;
4862 case ISD::SETULT: Swap = true;
4863 case ISD::SETUGT: SSECC = 6; break;
4864 case ISD::SETO: SSECC = 7; break;
4865 }
4866 if (Swap)
4867 std::swap(Op0, Op1);
4868
Nate Begeman6357f9d2008-07-25 19:05:58 +00004869 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman03605a02008-07-17 16:51:19 +00004870 if (SSECC == 8) {
Nate Begeman6357f9d2008-07-25 19:05:58 +00004871 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004872 SDValue UNORD, EQ;
Nate Begeman6357f9d2008-07-25 19:05:58 +00004873 UNORD = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
4874 EQ = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
4875 return DAG.getNode(ISD::OR, VT, UNORD, EQ);
4876 }
4877 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004878 SDValue ORD, NEQ;
Nate Begeman6357f9d2008-07-25 19:05:58 +00004879 ORD = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
4880 NEQ = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
4881 return DAG.getNode(ISD::AND, VT, ORD, NEQ);
4882 }
4883 assert(0 && "Illegal FP comparison");
Nate Begeman03605a02008-07-17 16:51:19 +00004884 }
4885 // Handle all other FP comparisons here.
4886 return DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
4887 }
4888
4889 // We are handling one of the integer comparisons here. Since SSE only has
4890 // GT and EQ comparisons for integer, swapping operands and multiple
4891 // operations may be required for some comparisons.
4892 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
4893 bool Swap = false, Invert = false, FlipSigns = false;
4894
4895 switch (VT.getSimpleVT()) {
4896 default: break;
4897 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
4898 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
4899 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
4900 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
4901 }
4902
4903 switch (SetCCOpcode) {
4904 default: break;
4905 case ISD::SETNE: Invert = true;
4906 case ISD::SETEQ: Opc = EQOpc; break;
4907 case ISD::SETLT: Swap = true;
4908 case ISD::SETGT: Opc = GTOpc; break;
4909 case ISD::SETGE: Swap = true;
4910 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
4911 case ISD::SETULT: Swap = true;
4912 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
4913 case ISD::SETUGE: Swap = true;
4914 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
4915 }
4916 if (Swap)
4917 std::swap(Op0, Op1);
4918
4919 // Since SSE has no unsigned integer comparisons, we need to flip the sign
4920 // bits of the inputs before performing those operations.
4921 if (FlipSigns) {
4922 MVT EltVT = VT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00004923 SDValue SignBit = DAG.getConstant(EltVT.getIntegerVTSignBit(), EltVT);
4924 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
4925 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, VT, &SignBits[0],
Nate Begeman03605a02008-07-17 16:51:19 +00004926 SignBits.size());
4927 Op0 = DAG.getNode(ISD::XOR, VT, Op0, SignVec);
4928 Op1 = DAG.getNode(ISD::XOR, VT, Op1, SignVec);
4929 }
4930
Dan Gohman8181bd12008-07-27 21:46:04 +00004931 SDValue Result = DAG.getNode(Opc, VT, Op0, Op1);
Nate Begeman03605a02008-07-17 16:51:19 +00004932
4933 // If the logical-not of the result is required, perform that now.
4934 if (Invert) {
4935 MVT EltVT = VT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00004936 SDValue NegOne = DAG.getConstant(EltVT.getIntegerVTBitMask(), EltVT);
4937 std::vector<SDValue> NegOnes(VT.getVectorNumElements(), NegOne);
4938 SDValue NegOneV = DAG.getNode(ISD::BUILD_VECTOR, VT, &NegOnes[0],
Nate Begeman03605a02008-07-17 16:51:19 +00004939 NegOnes.size());
4940 Result = DAG.getNode(ISD::XOR, VT, Result, NegOneV);
4941 }
4942 return Result;
4943}
Evan Cheng950aac02007-09-25 01:57:46 +00004944
Dan Gohman8181bd12008-07-27 21:46:04 +00004945SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004946 bool addTest = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00004947 SDValue Cond = Op.getOperand(0);
4948 SDValue CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004949
4950 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng621216e2007-09-29 00:00:36 +00004951 Cond = LowerSETCC(Cond, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004952
Evan Cheng50d37ab2007-10-08 22:16:29 +00004953 // If condition flag is set by a X86ISD::CMP, then use it as the condition
4954 // setting operand in place of the X86ISD::SETCC.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004955 if (Cond.getOpcode() == X86ISD::SETCC) {
4956 CC = Cond.getOperand(0);
4957
Dan Gohman8181bd12008-07-27 21:46:04 +00004958 SDValue Cmp = Cond.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004959 unsigned Opc = Cmp.getOpcode();
Duncan Sands92c43912008-06-06 12:08:01 +00004960 MVT VT = Op.getValueType();
Chris Lattnerfca7f222008-01-16 06:19:45 +00004961
Evan Cheng50d37ab2007-10-08 22:16:29 +00004962 bool IllegalFPCMov = false;
Duncan Sands92c43912008-06-06 12:08:01 +00004963 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattnercf515b52008-01-16 06:24:21 +00004964 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Evan Cheng50d37ab2007-10-08 22:16:29 +00004965 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
Chris Lattnerfca7f222008-01-16 06:19:45 +00004966
Evan Cheng621216e2007-09-29 00:00:36 +00004967 if ((Opc == X86ISD::CMP ||
4968 Opc == X86ISD::COMI ||
4969 Opc == X86ISD::UCOMI) && !IllegalFPCMov) {
Evan Cheng50d37ab2007-10-08 22:16:29 +00004970 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00004971 addTest = false;
4972 }
4973 }
4974
4975 if (addTest) {
4976 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng50d37ab2007-10-08 22:16:29 +00004977 Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8));
Evan Cheng950aac02007-09-25 01:57:46 +00004978 }
4979
Duncan Sands92c43912008-06-06 12:08:01 +00004980 const MVT *VTs = DAG.getNodeValueTypes(Op.getValueType(),
Evan Cheng950aac02007-09-25 01:57:46 +00004981 MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004982 SmallVector<SDValue, 4> Ops;
Evan Cheng950aac02007-09-25 01:57:46 +00004983 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
4984 // condition is true.
4985 Ops.push_back(Op.getOperand(2));
4986 Ops.push_back(Op.getOperand(1));
4987 Ops.push_back(CC);
4988 Ops.push_back(Cond);
Evan Cheng621216e2007-09-29 00:00:36 +00004989 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng950aac02007-09-25 01:57:46 +00004990}
4991
Dan Gohman8181bd12008-07-27 21:46:04 +00004992SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004993 bool addTest = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00004994 SDValue Chain = Op.getOperand(0);
4995 SDValue Cond = Op.getOperand(1);
4996 SDValue Dest = Op.getOperand(2);
4997 SDValue CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004998
4999 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng621216e2007-09-29 00:00:36 +00005000 Cond = LowerSETCC(Cond, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005001
Evan Cheng50d37ab2007-10-08 22:16:29 +00005002 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5003 // setting operand in place of the X86ISD::SETCC.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005004 if (Cond.getOpcode() == X86ISD::SETCC) {
5005 CC = Cond.getOperand(0);
5006
Dan Gohman8181bd12008-07-27 21:46:04 +00005007 SDValue Cmp = Cond.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005008 unsigned Opc = Cmp.getOpcode();
Evan Cheng621216e2007-09-29 00:00:36 +00005009 if (Opc == X86ISD::CMP ||
5010 Opc == X86ISD::COMI ||
5011 Opc == X86ISD::UCOMI) {
Evan Cheng50d37ab2007-10-08 22:16:29 +00005012 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00005013 addTest = false;
5014 }
5015 }
5016
5017 if (addTest) {
5018 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng621216e2007-09-29 00:00:36 +00005019 Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8));
Evan Cheng950aac02007-09-25 01:57:46 +00005020 }
Evan Cheng621216e2007-09-29 00:00:36 +00005021 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Evan Cheng950aac02007-09-25 01:57:46 +00005022 Chain, Op.getOperand(2), CC, Cond);
5023}
5024
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005025
5026// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5027// Calls to _alloca is needed to probe the stack when allocating more than 4k
5028// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5029// that the guard pages used by the OS virtual memory manager are allocated in
5030// correct sequence.
Dan Gohman8181bd12008-07-27 21:46:04 +00005031SDValue
5032X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005033 SelectionDAG &DAG) {
5034 assert(Subtarget->isTargetCygMing() &&
5035 "This should be used only on Cygwin/Mingw targets");
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005036
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005037 // Get the inputs.
Dan Gohman8181bd12008-07-27 21:46:04 +00005038 SDValue Chain = Op.getOperand(0);
5039 SDValue Size = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005040 // FIXME: Ensure alignment here
5041
Dan Gohman8181bd12008-07-27 21:46:04 +00005042 SDValue Flag;
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005043
Duncan Sands92c43912008-06-06 12:08:01 +00005044 MVT IntPtr = getPointerTy();
5045 MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005046
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005047 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0));
5048
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005049 Chain = DAG.getCopyToReg(Chain, X86::EAX, Size, Flag);
5050 Flag = Chain.getValue(1);
5051
5052 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005053 SDValue Ops[] = { Chain,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005054 DAG.getTargetExternalSymbol("_alloca", IntPtr),
5055 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005056 DAG.getRegister(X86StackPtr, SPTy),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005057 Flag };
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005058 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops, 5);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005059 Flag = Chain.getValue(1);
5060
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005061 Chain = DAG.getCALLSEQ_END(Chain,
5062 DAG.getIntPtrConstant(0),
5063 DAG.getIntPtrConstant(0),
5064 Flag);
5065
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005066 Chain = DAG.getCopyFromReg(Chain, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005067
Dan Gohman8181bd12008-07-27 21:46:04 +00005068 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Duncan Sands698842f2008-07-02 17:40:58 +00005069 return DAG.getMergeValues(Ops1, 2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005070}
5071
Dan Gohman8181bd12008-07-27 21:46:04 +00005072SDValue
Dan Gohmane8b391e2008-04-12 04:36:06 +00005073X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG,
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005074 SDValue Chain,
5075 SDValue Dst, SDValue Src,
5076 SDValue Size, unsigned Align,
Dan Gohman65118f42008-04-28 17:15:20 +00005077 const Value *DstSV, uint64_t DstSVOff) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005078 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005079
Dan Gohmane8b391e2008-04-12 04:36:06 +00005080 /// If not DWORD aligned or size is more than the threshold, call the library.
5081 /// The libc version is likely to be faster for these cases. It can use the
5082 /// address value and run time information about the CPU.
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005083 if ((Align & 3) != 0 ||
Dan Gohmane8b391e2008-04-12 04:36:06 +00005084 !ConstantSize ||
5085 ConstantSize->getValue() > getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005086 SDValue InFlag(0, 0);
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00005087
5088 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohmane8b391e2008-04-12 04:36:06 +00005089 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
5090 if (const char *bzeroEntry =
5091 V && V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Duncan Sands92c43912008-06-06 12:08:01 +00005092 MVT IntPtr = getPointerTy();
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00005093 const Type *IntPtrTy = TD->getIntPtrType();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005094 TargetLowering::ArgListTy Args;
5095 TargetLowering::ArgListEntry Entry;
5096 Entry.Node = Dst;
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00005097 Entry.Ty = IntPtrTy;
5098 Args.push_back(Entry);
Dan Gohmane8b391e2008-04-12 04:36:06 +00005099 Entry.Node = Size;
5100 Args.push_back(Entry);
Dan Gohman8181bd12008-07-27 21:46:04 +00005101 std::pair<SDValue,SDValue> CallResult =
Dan Gohmane8b391e2008-04-12 04:36:06 +00005102 LowerCallTo(Chain, Type::VoidTy, false, false, false, CallingConv::C,
5103 false, DAG.getExternalSymbol(bzeroEntry, IntPtr),
5104 Args, DAG);
5105 return CallResult.second;
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00005106 }
5107
Dan Gohmane8b391e2008-04-12 04:36:06 +00005108 // Otherwise have the target-independent code call memset.
Dan Gohman8181bd12008-07-27 21:46:04 +00005109 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005110 }
5111
Dan Gohmane8b391e2008-04-12 04:36:06 +00005112 uint64_t SizeVal = ConstantSize->getValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00005113 SDValue InFlag(0, 0);
Duncan Sands92c43912008-06-06 12:08:01 +00005114 MVT AVT;
Dan Gohman8181bd12008-07-27 21:46:04 +00005115 SDValue Count;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005116 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005117 unsigned BytesLeft = 0;
5118 bool TwoRepStos = false;
5119 if (ValC) {
5120 unsigned ValReg;
5121 uint64_t Val = ValC->getValue() & 255;
5122
5123 // If the value is a constant, then we can potentially use larger sets.
5124 switch (Align & 3) {
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005125 case 2: // WORD aligned
5126 AVT = MVT::i16;
5127 ValReg = X86::AX;
5128 Val = (Val << 8) | Val;
5129 break;
5130 case 0: // DWORD aligned
5131 AVT = MVT::i32;
5132 ValReg = X86::EAX;
5133 Val = (Val << 8) | Val;
5134 Val = (Val << 16) | Val;
5135 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
5136 AVT = MVT::i64;
5137 ValReg = X86::RAX;
5138 Val = (Val << 32) | Val;
5139 }
5140 break;
5141 default: // Byte aligned
5142 AVT = MVT::i8;
5143 ValReg = X86::AL;
5144 Count = DAG.getIntPtrConstant(SizeVal);
5145 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005146 }
5147
Duncan Sandsec142ee2008-06-08 20:54:56 +00005148 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands92c43912008-06-06 12:08:01 +00005149 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005150 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
5151 BytesLeft = SizeVal % UBytes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005152 }
5153
5154 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
5155 InFlag);
5156 InFlag = Chain.getValue(1);
5157 } else {
5158 AVT = MVT::i8;
Dan Gohman271d1c22008-04-16 01:32:32 +00005159 Count = DAG.getIntPtrConstant(SizeVal);
Dan Gohmane8b391e2008-04-12 04:36:06 +00005160 Chain = DAG.getCopyToReg(Chain, X86::AL, Src, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005161 InFlag = Chain.getValue(1);
5162 }
5163
5164 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
5165 Count, InFlag);
5166 InFlag = Chain.getValue(1);
5167 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005168 Dst, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005169 InFlag = Chain.getValue(1);
5170
5171 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005172 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005173 Ops.push_back(Chain);
5174 Ops.push_back(DAG.getValueType(AVT));
5175 Ops.push_back(InFlag);
5176 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
5177
5178 if (TwoRepStos) {
5179 InFlag = Chain.getValue(1);
Dan Gohmane8b391e2008-04-12 04:36:06 +00005180 Count = Size;
Duncan Sands92c43912008-06-06 12:08:01 +00005181 MVT CVT = Count.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00005182 SDValue Left = DAG.getNode(ISD::AND, CVT, Count,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005183 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
5184 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
5185 Left, InFlag);
5186 InFlag = Chain.getValue(1);
5187 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
5188 Ops.clear();
5189 Ops.push_back(Chain);
5190 Ops.push_back(DAG.getValueType(MVT::i8));
5191 Ops.push_back(InFlag);
5192 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
5193 } else if (BytesLeft) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005194 // Handle the last 1 - 7 bytes.
5195 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands92c43912008-06-06 12:08:01 +00005196 MVT AddrVT = Dst.getValueType();
5197 MVT SizeVT = Size.getValueType();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005198
5199 Chain = DAG.getMemset(Chain,
5200 DAG.getNode(ISD::ADD, AddrVT, Dst,
5201 DAG.getConstant(Offset, AddrVT)),
5202 Src,
5203 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman65118f42008-04-28 17:15:20 +00005204 Align, DstSV, DstSVOff + Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005205 }
5206
Dan Gohmane8b391e2008-04-12 04:36:06 +00005207 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005208 return Chain;
5209}
5210
Dan Gohman8181bd12008-07-27 21:46:04 +00005211SDValue
Dan Gohmane8b391e2008-04-12 04:36:06 +00005212X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG,
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005213 SDValue Chain, SDValue Dst, SDValue Src,
5214 SDValue Size, unsigned Align,
5215 bool AlwaysInline,
5216 const Value *DstSV, uint64_t DstSVOff,
5217 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005218 // This requires the copy size to be a constant, preferrably
5219 // within a subtarget-specific limit.
5220 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
5221 if (!ConstantSize)
Dan Gohman8181bd12008-07-27 21:46:04 +00005222 return SDValue();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005223 uint64_t SizeVal = ConstantSize->getValue();
5224 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman8181bd12008-07-27 21:46:04 +00005225 return SDValue();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005226
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005227 /// If not DWORD aligned, call the library.
5228 if ((Align & 3) != 0)
5229 return SDValue();
5230
5231 // DWORD aligned
5232 MVT AVT = MVT::i32;
5233 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Dan Gohmane8b391e2008-04-12 04:36:06 +00005234 AVT = MVT::i64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005235
Duncan Sands92c43912008-06-06 12:08:01 +00005236 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005237 unsigned CountVal = SizeVal / UBytes;
Dan Gohman8181bd12008-07-27 21:46:04 +00005238 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005239 unsigned BytesLeft = SizeVal % UBytes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005240
Dan Gohman8181bd12008-07-27 21:46:04 +00005241 SDValue InFlag(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005242 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
5243 Count, InFlag);
5244 InFlag = Chain.getValue(1);
5245 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005246 Dst, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005247 InFlag = Chain.getValue(1);
5248 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005249 Src, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005250 InFlag = Chain.getValue(1);
5251
5252 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005253 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005254 Ops.push_back(Chain);
5255 Ops.push_back(DAG.getValueType(AVT));
5256 Ops.push_back(InFlag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005257 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005258
Dan Gohman8181bd12008-07-27 21:46:04 +00005259 SmallVector<SDValue, 4> Results;
Evan Cheng38d3c522008-04-25 00:26:43 +00005260 Results.push_back(RepMovs);
Rafael Espindolaf12f3a92007-09-28 12:53:01 +00005261 if (BytesLeft) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005262 // Handle the last 1 - 7 bytes.
5263 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands92c43912008-06-06 12:08:01 +00005264 MVT DstVT = Dst.getValueType();
5265 MVT SrcVT = Src.getValueType();
5266 MVT SizeVT = Size.getValueType();
Evan Cheng38d3c522008-04-25 00:26:43 +00005267 Results.push_back(DAG.getMemcpy(Chain,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005268 DAG.getNode(ISD::ADD, DstVT, Dst,
Evan Cheng38d3c522008-04-25 00:26:43 +00005269 DAG.getConstant(Offset, DstVT)),
Dan Gohmane8b391e2008-04-12 04:36:06 +00005270 DAG.getNode(ISD::ADD, SrcVT, Src,
Evan Cheng38d3c522008-04-25 00:26:43 +00005271 DAG.getConstant(Offset, SrcVT)),
Dan Gohmane8b391e2008-04-12 04:36:06 +00005272 DAG.getConstant(BytesLeft, SizeVT),
5273 Align, AlwaysInline,
Dan Gohman65118f42008-04-28 17:15:20 +00005274 DstSV, DstSVOff + Offset,
5275 SrcSV, SrcSVOff + Offset));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005276 }
5277
Dan Gohmane8b391e2008-04-12 04:36:06 +00005278 return DAG.getNode(ISD::TokenFactor, MVT::Other, &Results[0], Results.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005279}
5280
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005281/// Expand the result of: i64,outchain = READCYCLECOUNTER inchain
5282SDNode *X86TargetLowering::ExpandREADCYCLECOUNTER(SDNode *N, SelectionDAG &DAG){
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005283 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005284 SDValue TheChain = N->getOperand(0);
5285 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheChain, 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005286 if (Subtarget->is64Bit()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005287 SDValue rax = DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1));
5288 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), X86::RDX,
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005289 MVT::i64, rax.getValue(2));
Dan Gohman8181bd12008-07-27 21:46:04 +00005290 SDValue Tmp = DAG.getNode(ISD::SHL, MVT::i64, rdx,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005291 DAG.getConstant(32, MVT::i8));
Dan Gohman8181bd12008-07-27 21:46:04 +00005292 SDValue Ops[] = {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005293 DAG.getNode(ISD::OR, MVT::i64, rax, Tmp), rdx.getValue(1)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005294 };
5295
Gabor Greif1c80d112008-08-28 21:40:38 +00005296 return DAG.getMergeValues(Ops, 2).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005297 }
5298
Dan Gohman8181bd12008-07-27 21:46:04 +00005299 SDValue eax = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1));
5300 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), X86::EDX,
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005301 MVT::i32, eax.getValue(2));
5302 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
Dan Gohman8181bd12008-07-27 21:46:04 +00005303 SDValue Ops[] = { eax, edx };
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005304 Ops[0] = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Ops, 2);
5305
5306 // Use a MERGE_VALUES to return the value and chain.
5307 Ops[1] = edx.getValue(1);
Gabor Greif1c80d112008-08-28 21:40:38 +00005308 return DAG.getMergeValues(Ops, 2).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005309}
5310
Dan Gohman8181bd12008-07-27 21:46:04 +00005311SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman12a9c082008-02-06 22:27:42 +00005312 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005313
5314 if (!Subtarget->is64Bit()) {
5315 // vastart just stores the address of the VarArgsFrameIndex slot into the
5316 // memory location argument.
Dan Gohman8181bd12008-07-27 21:46:04 +00005317 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dan Gohman12a9c082008-02-06 22:27:42 +00005318 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005319 }
5320
5321 // __va_list_tag:
5322 // gp_offset (0 - 6 * 8)
5323 // fp_offset (48 - 48 + 8 * 16)
5324 // overflow_arg_area (point to parameters coming in memory).
5325 // reg_save_area
Dan Gohman8181bd12008-07-27 21:46:04 +00005326 SmallVector<SDValue, 8> MemOps;
5327 SDValue FIN = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005328 // Store gp_offset
Dan Gohman8181bd12008-07-27 21:46:04 +00005329 SDValue Store = DAG.getStore(Op.getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005330 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman12a9c082008-02-06 22:27:42 +00005331 FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005332 MemOps.push_back(Store);
5333
5334 // Store fp_offset
Chris Lattner5872a362008-01-17 07:00:52 +00005335 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(4));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005336 Store = DAG.getStore(Op.getOperand(0),
5337 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman12a9c082008-02-06 22:27:42 +00005338 FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005339 MemOps.push_back(Store);
5340
5341 // Store ptr to overflow_arg_area
Chris Lattner5872a362008-01-17 07:00:52 +00005342 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(4));
Dan Gohman8181bd12008-07-27 21:46:04 +00005343 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dan Gohman12a9c082008-02-06 22:27:42 +00005344 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005345 MemOps.push_back(Store);
5346
5347 // Store ptr to reg_save_area.
Chris Lattner5872a362008-01-17 07:00:52 +00005348 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(8));
Dan Gohman8181bd12008-07-27 21:46:04 +00005349 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohman12a9c082008-02-06 22:27:42 +00005350 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005351 MemOps.push_back(Store);
5352 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
5353}
5354
Dan Gohman8181bd12008-07-27 21:46:04 +00005355SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman827cb1f2008-05-10 01:26:14 +00005356 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
5357 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman8181bd12008-07-27 21:46:04 +00005358 SDValue Chain = Op.getOperand(0);
5359 SDValue SrcPtr = Op.getOperand(1);
5360 SDValue SrcSV = Op.getOperand(2);
Dan Gohman827cb1f2008-05-10 01:26:14 +00005361
5362 assert(0 && "VAArgInst is not yet implemented for x86-64!");
5363 abort();
Dan Gohman8181bd12008-07-27 21:46:04 +00005364 return SDValue();
Dan Gohman827cb1f2008-05-10 01:26:14 +00005365}
5366
Dan Gohman8181bd12008-07-27 21:46:04 +00005367SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005368 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman840ff5c2008-04-18 20:55:41 +00005369 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman8181bd12008-07-27 21:46:04 +00005370 SDValue Chain = Op.getOperand(0);
5371 SDValue DstPtr = Op.getOperand(1);
5372 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman12a9c082008-02-06 22:27:42 +00005373 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
5374 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005375
Dan Gohman840ff5c2008-04-18 20:55:41 +00005376 return DAG.getMemcpy(Chain, DstPtr, SrcPtr,
5377 DAG.getIntPtrConstant(24), 8, false,
5378 DstSV, 0, SrcSV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005379}
5380
Dan Gohman8181bd12008-07-27 21:46:04 +00005381SDValue
5382X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005383 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
5384 switch (IntNo) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005385 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005386 // Comparison intrinsics.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005387 case Intrinsic::x86_sse_comieq_ss:
5388 case Intrinsic::x86_sse_comilt_ss:
5389 case Intrinsic::x86_sse_comile_ss:
5390 case Intrinsic::x86_sse_comigt_ss:
5391 case Intrinsic::x86_sse_comige_ss:
5392 case Intrinsic::x86_sse_comineq_ss:
5393 case Intrinsic::x86_sse_ucomieq_ss:
5394 case Intrinsic::x86_sse_ucomilt_ss:
5395 case Intrinsic::x86_sse_ucomile_ss:
5396 case Intrinsic::x86_sse_ucomigt_ss:
5397 case Intrinsic::x86_sse_ucomige_ss:
5398 case Intrinsic::x86_sse_ucomineq_ss:
5399 case Intrinsic::x86_sse2_comieq_sd:
5400 case Intrinsic::x86_sse2_comilt_sd:
5401 case Intrinsic::x86_sse2_comile_sd:
5402 case Intrinsic::x86_sse2_comigt_sd:
5403 case Intrinsic::x86_sse2_comige_sd:
5404 case Intrinsic::x86_sse2_comineq_sd:
5405 case Intrinsic::x86_sse2_ucomieq_sd:
5406 case Intrinsic::x86_sse2_ucomilt_sd:
5407 case Intrinsic::x86_sse2_ucomile_sd:
5408 case Intrinsic::x86_sse2_ucomigt_sd:
5409 case Intrinsic::x86_sse2_ucomige_sd:
5410 case Intrinsic::x86_sse2_ucomineq_sd: {
5411 unsigned Opc = 0;
5412 ISD::CondCode CC = ISD::SETCC_INVALID;
5413 switch (IntNo) {
5414 default: break;
5415 case Intrinsic::x86_sse_comieq_ss:
5416 case Intrinsic::x86_sse2_comieq_sd:
5417 Opc = X86ISD::COMI;
5418 CC = ISD::SETEQ;
5419 break;
5420 case Intrinsic::x86_sse_comilt_ss:
5421 case Intrinsic::x86_sse2_comilt_sd:
5422 Opc = X86ISD::COMI;
5423 CC = ISD::SETLT;
5424 break;
5425 case Intrinsic::x86_sse_comile_ss:
5426 case Intrinsic::x86_sse2_comile_sd:
5427 Opc = X86ISD::COMI;
5428 CC = ISD::SETLE;
5429 break;
5430 case Intrinsic::x86_sse_comigt_ss:
5431 case Intrinsic::x86_sse2_comigt_sd:
5432 Opc = X86ISD::COMI;
5433 CC = ISD::SETGT;
5434 break;
5435 case Intrinsic::x86_sse_comige_ss:
5436 case Intrinsic::x86_sse2_comige_sd:
5437 Opc = X86ISD::COMI;
5438 CC = ISD::SETGE;
5439 break;
5440 case Intrinsic::x86_sse_comineq_ss:
5441 case Intrinsic::x86_sse2_comineq_sd:
5442 Opc = X86ISD::COMI;
5443 CC = ISD::SETNE;
5444 break;
5445 case Intrinsic::x86_sse_ucomieq_ss:
5446 case Intrinsic::x86_sse2_ucomieq_sd:
5447 Opc = X86ISD::UCOMI;
5448 CC = ISD::SETEQ;
5449 break;
5450 case Intrinsic::x86_sse_ucomilt_ss:
5451 case Intrinsic::x86_sse2_ucomilt_sd:
5452 Opc = X86ISD::UCOMI;
5453 CC = ISD::SETLT;
5454 break;
5455 case Intrinsic::x86_sse_ucomile_ss:
5456 case Intrinsic::x86_sse2_ucomile_sd:
5457 Opc = X86ISD::UCOMI;
5458 CC = ISD::SETLE;
5459 break;
5460 case Intrinsic::x86_sse_ucomigt_ss:
5461 case Intrinsic::x86_sse2_ucomigt_sd:
5462 Opc = X86ISD::UCOMI;
5463 CC = ISD::SETGT;
5464 break;
5465 case Intrinsic::x86_sse_ucomige_ss:
5466 case Intrinsic::x86_sse2_ucomige_sd:
5467 Opc = X86ISD::UCOMI;
5468 CC = ISD::SETGE;
5469 break;
5470 case Intrinsic::x86_sse_ucomineq_ss:
5471 case Intrinsic::x86_sse2_ucomineq_sd:
5472 Opc = X86ISD::UCOMI;
5473 CC = ISD::SETNE;
5474 break;
5475 }
5476
5477 unsigned X86CC;
Dan Gohman8181bd12008-07-27 21:46:04 +00005478 SDValue LHS = Op.getOperand(1);
5479 SDValue RHS = Op.getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005480 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
5481
Dan Gohman8181bd12008-07-27 21:46:04 +00005482 SDValue Cond = DAG.getNode(Opc, MVT::i32, LHS, RHS);
5483 SDValue SetCC = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng89c17632008-08-17 19:22:34 +00005484 DAG.getConstant(X86CC, MVT::i8), Cond);
5485 return DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, SetCC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005486 }
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005487
5488 // Fix vector shift instructions where the last operand is a non-immediate
5489 // i32 value.
5490 case Intrinsic::x86_sse2_pslli_w:
5491 case Intrinsic::x86_sse2_pslli_d:
5492 case Intrinsic::x86_sse2_pslli_q:
5493 case Intrinsic::x86_sse2_psrli_w:
5494 case Intrinsic::x86_sse2_psrli_d:
5495 case Intrinsic::x86_sse2_psrli_q:
5496 case Intrinsic::x86_sse2_psrai_w:
5497 case Intrinsic::x86_sse2_psrai_d:
5498 case Intrinsic::x86_mmx_pslli_w:
5499 case Intrinsic::x86_mmx_pslli_d:
5500 case Intrinsic::x86_mmx_pslli_q:
5501 case Intrinsic::x86_mmx_psrli_w:
5502 case Intrinsic::x86_mmx_psrli_d:
5503 case Intrinsic::x86_mmx_psrli_q:
5504 case Intrinsic::x86_mmx_psrai_w:
5505 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman8181bd12008-07-27 21:46:04 +00005506 SDValue ShAmt = Op.getOperand(2);
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005507 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman8181bd12008-07-27 21:46:04 +00005508 return SDValue();
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005509
5510 unsigned NewIntNo = 0;
Duncan Sands92c43912008-06-06 12:08:01 +00005511 MVT ShAmtVT = MVT::v4i32;
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005512 switch (IntNo) {
5513 case Intrinsic::x86_sse2_pslli_w:
5514 NewIntNo = Intrinsic::x86_sse2_psll_w;
5515 break;
5516 case Intrinsic::x86_sse2_pslli_d:
5517 NewIntNo = Intrinsic::x86_sse2_psll_d;
5518 break;
5519 case Intrinsic::x86_sse2_pslli_q:
5520 NewIntNo = Intrinsic::x86_sse2_psll_q;
5521 break;
5522 case Intrinsic::x86_sse2_psrli_w:
5523 NewIntNo = Intrinsic::x86_sse2_psrl_w;
5524 break;
5525 case Intrinsic::x86_sse2_psrli_d:
5526 NewIntNo = Intrinsic::x86_sse2_psrl_d;
5527 break;
5528 case Intrinsic::x86_sse2_psrli_q:
5529 NewIntNo = Intrinsic::x86_sse2_psrl_q;
5530 break;
5531 case Intrinsic::x86_sse2_psrai_w:
5532 NewIntNo = Intrinsic::x86_sse2_psra_w;
5533 break;
5534 case Intrinsic::x86_sse2_psrai_d:
5535 NewIntNo = Intrinsic::x86_sse2_psra_d;
5536 break;
5537 default: {
5538 ShAmtVT = MVT::v2i32;
5539 switch (IntNo) {
5540 case Intrinsic::x86_mmx_pslli_w:
5541 NewIntNo = Intrinsic::x86_mmx_psll_w;
5542 break;
5543 case Intrinsic::x86_mmx_pslli_d:
5544 NewIntNo = Intrinsic::x86_mmx_psll_d;
5545 break;
5546 case Intrinsic::x86_mmx_pslli_q:
5547 NewIntNo = Intrinsic::x86_mmx_psll_q;
5548 break;
5549 case Intrinsic::x86_mmx_psrli_w:
5550 NewIntNo = Intrinsic::x86_mmx_psrl_w;
5551 break;
5552 case Intrinsic::x86_mmx_psrli_d:
5553 NewIntNo = Intrinsic::x86_mmx_psrl_d;
5554 break;
5555 case Intrinsic::x86_mmx_psrli_q:
5556 NewIntNo = Intrinsic::x86_mmx_psrl_q;
5557 break;
5558 case Intrinsic::x86_mmx_psrai_w:
5559 NewIntNo = Intrinsic::x86_mmx_psra_w;
5560 break;
5561 case Intrinsic::x86_mmx_psrai_d:
5562 NewIntNo = Intrinsic::x86_mmx_psra_d;
5563 break;
5564 default: abort(); // Can't reach here.
5565 }
5566 break;
5567 }
5568 }
Duncan Sands92c43912008-06-06 12:08:01 +00005569 MVT VT = Op.getValueType();
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005570 ShAmt = DAG.getNode(ISD::BIT_CONVERT, VT,
5571 DAG.getNode(ISD::SCALAR_TO_VECTOR, ShAmtVT, ShAmt));
5572 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT,
5573 DAG.getConstant(NewIntNo, MVT::i32),
5574 Op.getOperand(1), ShAmt);
5575 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005576 }
5577}
5578
Dan Gohman8181bd12008-07-27 21:46:04 +00005579SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005580 // Depths > 0 not supported yet!
5581 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
Dan Gohman8181bd12008-07-27 21:46:04 +00005582 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005583
5584 // Just load the return address
Dan Gohman8181bd12008-07-27 21:46:04 +00005585 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005586 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
5587}
5588
Dan Gohman8181bd12008-07-27 21:46:04 +00005589SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005590 // Depths > 0 not supported yet!
5591 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
Dan Gohman8181bd12008-07-27 21:46:04 +00005592 return SDValue();
Anton Korobeynikov566f9d92008-09-08 21:12:11 +00005593
Dan Gohman8181bd12008-07-27 21:46:04 +00005594 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Anton Korobeynikov566f9d92008-09-08 21:12:11 +00005595 return DAG.getNode(ISD::SUB, getPointerTy(), RetAddrFI,
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00005596 DAG.getIntPtrConstant(TD->getPointerSize()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005597}
5598
Dan Gohman8181bd12008-07-27 21:46:04 +00005599SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov566f9d92008-09-08 21:12:11 +00005600 SelectionDAG &DAG) {
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00005601 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005602}
5603
Dan Gohman8181bd12008-07-27 21:46:04 +00005604SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005605{
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005606 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman8181bd12008-07-27 21:46:04 +00005607 SDValue Chain = Op.getOperand(0);
5608 SDValue Offset = Op.getOperand(1);
5609 SDValue Handler = Op.getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005610
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00005611 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
5612 getPointerTy());
5613 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005614
Dan Gohman8181bd12008-07-27 21:46:04 +00005615 SDValue StoreAddr = DAG.getNode(ISD::SUB, getPointerTy(), Frame,
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00005616 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005617 StoreAddr = DAG.getNode(ISD::ADD, getPointerTy(), StoreAddr, Offset);
5618 Chain = DAG.getStore(Chain, Handler, StoreAddr, NULL, 0);
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00005619 Chain = DAG.getCopyToReg(Chain, StoreAddrReg, StoreAddr);
5620 MF.getRegInfo().addLiveOut(StoreAddrReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005621
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00005622 return DAG.getNode(X86ISD::EH_RETURN,
5623 MVT::Other,
5624 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005625}
5626
Dan Gohman8181bd12008-07-27 21:46:04 +00005627SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005628 SelectionDAG &DAG) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005629 SDValue Root = Op.getOperand(0);
5630 SDValue Trmp = Op.getOperand(1); // trampoline
5631 SDValue FPtr = Op.getOperand(2); // nested function
5632 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005633
Dan Gohman12a9c082008-02-06 22:27:42 +00005634 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005635
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005636 const X86InstrInfo *TII =
5637 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
5638
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005639 if (Subtarget->is64Bit()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005640 SDValue OutChains[6];
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005641
5642 // Large code-model.
5643
5644 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
5645 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
5646
Dan Gohmanb41dfba2008-05-14 01:58:56 +00005647 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
5648 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005649
5650 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
5651
5652 // Load the pointer to the nested function into R11.
5653 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman8181bd12008-07-27 21:46:04 +00005654 SDValue Addr = Trmp;
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005655 OutChains[0] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005656 TrmpAddr, 0);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005657
5658 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(2, MVT::i64));
Dan Gohman12a9c082008-02-06 22:27:42 +00005659 OutChains[1] = DAG.getStore(Root, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005660
5661 // Load the 'nest' parameter value into R10.
5662 // R10 is specified in X86CallingConv.td
5663 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
5664 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(10, MVT::i64));
5665 OutChains[2] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005666 TrmpAddr, 10);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005667
5668 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(12, MVT::i64));
Dan Gohman12a9c082008-02-06 22:27:42 +00005669 OutChains[3] = DAG.getStore(Root, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005670
5671 // Jump to the nested function.
5672 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
5673 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(20, MVT::i64));
5674 OutChains[4] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005675 TrmpAddr, 20);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005676
5677 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
5678 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(22, MVT::i64));
5679 OutChains[5] = DAG.getStore(Root, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005680 TrmpAddr, 22);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005681
Dan Gohman8181bd12008-07-27 21:46:04 +00005682 SDValue Ops[] =
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005683 { Trmp, DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains, 6) };
Duncan Sands698842f2008-07-02 17:40:58 +00005684 return DAG.getMergeValues(Ops, 2);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005685 } else {
Dan Gohman0bd70702008-01-31 01:01:48 +00005686 const Function *Func =
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005687 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
5688 unsigned CC = Func->getCallingConv();
Duncan Sands466eadd2007-08-29 19:01:20 +00005689 unsigned NestReg;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005690
5691 switch (CC) {
5692 default:
5693 assert(0 && "Unsupported calling convention");
5694 case CallingConv::C:
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005695 case CallingConv::X86_StdCall: {
5696 // Pass 'nest' parameter in ECX.
5697 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00005698 NestReg = X86::ECX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005699
5700 // Check that ECX wasn't needed by an 'inreg' parameter.
5701 const FunctionType *FTy = Func->getFunctionType();
Chris Lattner1c8733e2008-03-12 17:45:29 +00005702 const PAListPtr &Attrs = Func->getParamAttrs();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005703
Chris Lattner1c8733e2008-03-12 17:45:29 +00005704 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005705 unsigned InRegCount = 0;
5706 unsigned Idx = 1;
5707
5708 for (FunctionType::param_iterator I = FTy->param_begin(),
5709 E = FTy->param_end(); I != E; ++I, ++Idx)
Chris Lattner1c8733e2008-03-12 17:45:29 +00005710 if (Attrs.paramHasAttr(Idx, ParamAttr::InReg))
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005711 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00005712 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005713
5714 if (InRegCount > 2) {
5715 cerr << "Nest register in use - reduce number of inreg parameters!\n";
5716 abort();
5717 }
5718 }
5719 break;
5720 }
5721 case CallingConv::X86_FastCall:
5722 // Pass 'nest' parameter in EAX.
5723 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00005724 NestReg = X86::EAX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005725 break;
5726 }
5727
Dan Gohman8181bd12008-07-27 21:46:04 +00005728 SDValue OutChains[4];
5729 SDValue Addr, Disp;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005730
5731 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(10, MVT::i32));
5732 Disp = DAG.getNode(ISD::SUB, MVT::i32, FPtr, Addr);
5733
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005734 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanb41dfba2008-05-14 01:58:56 +00005735 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Duncan Sands466eadd2007-08-29 19:01:20 +00005736 OutChains[0] = DAG.getStore(Root, DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman12a9c082008-02-06 22:27:42 +00005737 Trmp, TrmpAddr, 0);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005738
5739 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(1, MVT::i32));
Dan Gohman12a9c082008-02-06 22:27:42 +00005740 OutChains[1] = DAG.getStore(Root, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005741
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005742 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005743 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(5, MVT::i32));
5744 OutChains[2] = DAG.getStore(Root, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005745 TrmpAddr, 5, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005746
5747 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(6, MVT::i32));
Dan Gohman12a9c082008-02-06 22:27:42 +00005748 OutChains[3] = DAG.getStore(Root, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005749
Dan Gohman8181bd12008-07-27 21:46:04 +00005750 SDValue Ops[] =
Duncan Sands7407a9f2007-09-11 14:10:23 +00005751 { Trmp, DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains, 4) };
Duncan Sands698842f2008-07-02 17:40:58 +00005752 return DAG.getMergeValues(Ops, 2);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005753 }
5754}
5755
Dan Gohman8181bd12008-07-27 21:46:04 +00005756SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005757 /*
5758 The rounding mode is in bits 11:10 of FPSR, and has the following
5759 settings:
5760 00 Round to nearest
5761 01 Round to -inf
5762 10 Round to +inf
5763 11 Round to 0
5764
5765 FLT_ROUNDS, on the other hand, expects the following:
5766 -1 Undefined
5767 0 Round to 0
5768 1 Round to nearest
5769 2 Round to +inf
5770 3 Round to -inf
5771
5772 To perform the conversion, we do:
5773 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
5774 */
5775
5776 MachineFunction &MF = DAG.getMachineFunction();
5777 const TargetMachine &TM = MF.getTarget();
5778 const TargetFrameInfo &TFI = *TM.getFrameInfo();
5779 unsigned StackAlignment = TFI.getStackAlignment();
Duncan Sands92c43912008-06-06 12:08:01 +00005780 MVT VT = Op.getValueType();
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005781
5782 // Save FP Control Word to stack slot
5783 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman8181bd12008-07-27 21:46:04 +00005784 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005785
Dan Gohman8181bd12008-07-27 21:46:04 +00005786 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, MVT::Other,
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005787 DAG.getEntryNode(), StackSlot);
5788
5789 // Load FP Control Word from stack slot
Dan Gohman8181bd12008-07-27 21:46:04 +00005790 SDValue CWD = DAG.getLoad(MVT::i16, Chain, StackSlot, NULL, 0);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005791
5792 // Transform as necessary
Dan Gohman8181bd12008-07-27 21:46:04 +00005793 SDValue CWD1 =
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005794 DAG.getNode(ISD::SRL, MVT::i16,
5795 DAG.getNode(ISD::AND, MVT::i16,
5796 CWD, DAG.getConstant(0x800, MVT::i16)),
5797 DAG.getConstant(11, MVT::i8));
Dan Gohman8181bd12008-07-27 21:46:04 +00005798 SDValue CWD2 =
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005799 DAG.getNode(ISD::SRL, MVT::i16,
5800 DAG.getNode(ISD::AND, MVT::i16,
5801 CWD, DAG.getConstant(0x400, MVT::i16)),
5802 DAG.getConstant(9, MVT::i8));
5803
Dan Gohman8181bd12008-07-27 21:46:04 +00005804 SDValue RetVal =
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005805 DAG.getNode(ISD::AND, MVT::i16,
5806 DAG.getNode(ISD::ADD, MVT::i16,
5807 DAG.getNode(ISD::OR, MVT::i16, CWD1, CWD2),
5808 DAG.getConstant(1, MVT::i16)),
5809 DAG.getConstant(3, MVT::i16));
5810
5811
Duncan Sands92c43912008-06-06 12:08:01 +00005812 return DAG.getNode((VT.getSizeInBits() < 16 ?
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005813 ISD::TRUNCATE : ISD::ZERO_EXTEND), VT, RetVal);
5814}
5815
Dan Gohman8181bd12008-07-27 21:46:04 +00005816SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00005817 MVT VT = Op.getValueType();
5818 MVT OpVT = VT;
5819 unsigned NumBits = VT.getSizeInBits();
Evan Cheng48679f42007-12-14 02:13:44 +00005820
5821 Op = Op.getOperand(0);
5822 if (VT == MVT::i8) {
Evan Cheng7cfbfe32007-12-14 08:30:15 +00005823 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng48679f42007-12-14 02:13:44 +00005824 OpVT = MVT::i32;
5825 Op = DAG.getNode(ISD::ZERO_EXTEND, OpVT, Op);
5826 }
Evan Cheng48679f42007-12-14 02:13:44 +00005827
Evan Cheng7cfbfe32007-12-14 08:30:15 +00005828 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
5829 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
5830 Op = DAG.getNode(X86ISD::BSR, VTs, Op);
5831
5832 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman8181bd12008-07-27 21:46:04 +00005833 SmallVector<SDValue, 4> Ops;
Evan Cheng7cfbfe32007-12-14 08:30:15 +00005834 Ops.push_back(Op);
5835 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
5836 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
5837 Ops.push_back(Op.getValue(1));
5838 Op = DAG.getNode(X86ISD::CMOV, OpVT, &Ops[0], 4);
5839
5840 // Finally xor with NumBits-1.
5841 Op = DAG.getNode(ISD::XOR, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
5842
Evan Cheng48679f42007-12-14 02:13:44 +00005843 if (VT == MVT::i8)
5844 Op = DAG.getNode(ISD::TRUNCATE, MVT::i8, Op);
5845 return Op;
5846}
5847
Dan Gohman8181bd12008-07-27 21:46:04 +00005848SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00005849 MVT VT = Op.getValueType();
5850 MVT OpVT = VT;
5851 unsigned NumBits = VT.getSizeInBits();
Evan Cheng48679f42007-12-14 02:13:44 +00005852
5853 Op = Op.getOperand(0);
5854 if (VT == MVT::i8) {
5855 OpVT = MVT::i32;
5856 Op = DAG.getNode(ISD::ZERO_EXTEND, OpVT, Op);
5857 }
Evan Cheng7cfbfe32007-12-14 08:30:15 +00005858
5859 // Issue a bsf (scan bits forward) which also sets EFLAGS.
5860 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
5861 Op = DAG.getNode(X86ISD::BSF, VTs, Op);
5862
5863 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman8181bd12008-07-27 21:46:04 +00005864 SmallVector<SDValue, 4> Ops;
Evan Cheng7cfbfe32007-12-14 08:30:15 +00005865 Ops.push_back(Op);
5866 Ops.push_back(DAG.getConstant(NumBits, OpVT));
5867 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
5868 Ops.push_back(Op.getValue(1));
5869 Op = DAG.getNode(X86ISD::CMOV, OpVT, &Ops[0], 4);
5870
Evan Cheng48679f42007-12-14 02:13:44 +00005871 if (VT == MVT::i8)
5872 Op = DAG.getNode(ISD::TRUNCATE, MVT::i8, Op);
5873 return Op;
5874}
5875
Dan Gohman8181bd12008-07-27 21:46:04 +00005876SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanc70fa752008-06-25 16:07:49 +00005877 MVT T = Op.getValueType();
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00005878 unsigned Reg = 0;
5879 unsigned size = 0;
Duncan Sands92c43912008-06-06 12:08:01 +00005880 switch(T.getSimpleVT()) {
5881 default:
5882 assert(false && "Invalid value type!");
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00005883 case MVT::i8: Reg = X86::AL; size = 1; break;
5884 case MVT::i16: Reg = X86::AX; size = 2; break;
5885 case MVT::i32: Reg = X86::EAX; size = 4; break;
Andrew Lenharth81580822008-03-05 01:15:49 +00005886 case MVT::i64:
5887 if (Subtarget->is64Bit()) {
5888 Reg = X86::RAX; size = 8;
5889 } else //Should go away when LowerType stuff lands
Gabor Greif1c80d112008-08-28 21:40:38 +00005890 return SDValue(ExpandATOMIC_CMP_SWAP(Op.getNode(), DAG), 0);
Andrew Lenharth81580822008-03-05 01:15:49 +00005891 break;
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00005892 };
Dan Gohman8181bd12008-07-27 21:46:04 +00005893 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), Reg,
5894 Op.getOperand(3), SDValue());
5895 SDValue Ops[] = { cpIn.getValue(0),
Andrew Lenharth81580822008-03-05 01:15:49 +00005896 Op.getOperand(1),
5897 Op.getOperand(2),
5898 DAG.getTargetConstant(size, MVT::i8),
5899 cpIn.getValue(1) };
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00005900 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005901 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, Tys, Ops, 5);
5902 SDValue cpOut =
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00005903 DAG.getCopyFromReg(Result.getValue(0), Reg, T, Result.getValue(1));
5904 return cpOut;
5905}
5906
Gabor Greif825aa892008-08-28 23:19:51 +00005907SDNode* X86TargetLowering::ExpandATOMIC_CMP_SWAP(SDNode* Op,
5908 SelectionDAG &DAG) {
Dan Gohmanc70fa752008-06-25 16:07:49 +00005909 MVT T = Op->getValueType(0);
Mon P Wang6bde9ec2008-06-25 08:15:39 +00005910 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Dan Gohman8181bd12008-07-27 21:46:04 +00005911 SDValue cpInL, cpInH;
Andrew Lenharth81580822008-03-05 01:15:49 +00005912 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(3),
5913 DAG.getConstant(0, MVT::i32));
5914 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(3),
5915 DAG.getConstant(1, MVT::i32));
5916 cpInL = DAG.getCopyToReg(Op->getOperand(0), X86::EAX,
Dan Gohman8181bd12008-07-27 21:46:04 +00005917 cpInL, SDValue());
Andrew Lenharth81580822008-03-05 01:15:49 +00005918 cpInH = DAG.getCopyToReg(cpInL.getValue(0), X86::EDX,
5919 cpInH, cpInL.getValue(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00005920 SDValue swapInL, swapInH;
Andrew Lenharth81580822008-03-05 01:15:49 +00005921 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(2),
5922 DAG.getConstant(0, MVT::i32));
5923 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(2),
5924 DAG.getConstant(1, MVT::i32));
5925 swapInL = DAG.getCopyToReg(cpInH.getValue(0), X86::EBX,
5926 swapInL, cpInH.getValue(1));
5927 swapInH = DAG.getCopyToReg(swapInL.getValue(0), X86::ECX,
5928 swapInH, swapInL.getValue(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00005929 SDValue Ops[] = { swapInH.getValue(0),
Andrew Lenharth81580822008-03-05 01:15:49 +00005930 Op->getOperand(1),
5931 swapInH.getValue(1)};
5932 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005933 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, Tys, Ops, 3);
5934 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), X86::EAX, MVT::i32,
Andrew Lenharth81580822008-03-05 01:15:49 +00005935 Result.getValue(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00005936 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), X86::EDX, MVT::i32,
Andrew Lenharth81580822008-03-05 01:15:49 +00005937 cpOutL.getValue(2));
Dan Gohman8181bd12008-07-27 21:46:04 +00005938 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
5939 SDValue ResultVal = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OpsF, 2);
5940 SDValue Vals[2] = { ResultVal, cpOutH.getValue(1) };
Gabor Greif1c80d112008-08-28 21:40:38 +00005941 return DAG.getMergeValues(Vals, 2).getNode();
Andrew Lenharth81580822008-03-05 01:15:49 +00005942}
5943
Gabor Greif825aa892008-08-28 23:19:51 +00005944SDNode* X86TargetLowering::ExpandATOMIC_LOAD_SUB(SDNode* Op,
5945 SelectionDAG &DAG) {
Dan Gohmanc70fa752008-06-25 16:07:49 +00005946 MVT T = Op->getValueType(0);
Dan Gohman8181bd12008-07-27 21:46:04 +00005947 SDValue negOp = DAG.getNode(ISD::SUB, T,
Mon P Wang078a62d2008-05-05 19:05:59 +00005948 DAG.getConstant(0, T), Op->getOperand(2));
Dale Johannesenbc187662008-08-28 02:44:49 +00005949 return DAG.getAtomic((T==MVT::i8 ? ISD::ATOMIC_LOAD_ADD_8:
5950 T==MVT::i16 ? ISD::ATOMIC_LOAD_ADD_16:
5951 T==MVT::i32 ? ISD::ATOMIC_LOAD_ADD_32:
5952 T==MVT::i64 ? ISD::ATOMIC_LOAD_ADD_64: 0),
5953 Op->getOperand(0), Op->getOperand(1), negOp,
Mon P Wang6bde9ec2008-06-25 08:15:39 +00005954 cast<AtomicSDNode>(Op)->getSrcValue(),
Gabor Greif1c80d112008-08-28 21:40:38 +00005955 cast<AtomicSDNode>(Op)->getAlignment()).getNode();
Mon P Wang078a62d2008-05-05 19:05:59 +00005956}
5957
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005958/// LowerOperation - Provide custom lowering hooks for some operations.
5959///
Dan Gohman8181bd12008-07-27 21:46:04 +00005960SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005961 switch (Op.getOpcode()) {
5962 default: assert(0 && "Should not custom lower this!");
Dale Johannesenbc187662008-08-28 02:44:49 +00005963 case ISD::ATOMIC_CMP_SWAP_8: return LowerCMP_SWAP(Op,DAG);
5964 case ISD::ATOMIC_CMP_SWAP_16: return LowerCMP_SWAP(Op,DAG);
5965 case ISD::ATOMIC_CMP_SWAP_32: return LowerCMP_SWAP(Op,DAG);
5966 case ISD::ATOMIC_CMP_SWAP_64: return LowerCMP_SWAP(Op,DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005967 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5968 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5969 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
5970 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
5971 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
5972 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
5973 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
5974 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
5975 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
5976 case ISD::SHL_PARTS:
5977 case ISD::SRA_PARTS:
5978 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
5979 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
5980 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
5981 case ISD::FABS: return LowerFABS(Op, DAG);
5982 case ISD::FNEG: return LowerFNEG(Op, DAG);
5983 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng621216e2007-09-29 00:00:36 +00005984 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman03605a02008-07-17 16:51:19 +00005985 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Cheng621216e2007-09-29 00:00:36 +00005986 case ISD::SELECT: return LowerSELECT(Op, DAG);
5987 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005988 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
5989 case ISD::CALL: return LowerCALL(Op, DAG);
5990 case ISD::RET: return LowerRET(Op, DAG);
5991 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005992 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman827cb1f2008-05-10 01:26:14 +00005993 case ISD::VAARG: return LowerVAARG(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005994 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
5995 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5996 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
5997 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
5998 case ISD::FRAME_TO_ARGS_OFFSET:
5999 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
6000 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
6001 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006002 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman819574c2008-01-31 00:41:03 +00006003 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng48679f42007-12-14 02:13:44 +00006004 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
6005 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006006
6007 // FIXME: REMOVE THIS WHEN LegalizeDAGTypes lands.
6008 case ISD::READCYCLECOUNTER:
Gabor Greif1c80d112008-08-28 21:40:38 +00006009 return SDValue(ExpandREADCYCLECOUNTER(Op.getNode(), DAG), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006010 }
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006011}
6012
Duncan Sandsac496a12008-07-04 11:47:58 +00006013/// ReplaceNodeResults - Replace a node with an illegal result type
6014/// with a new node built out of custom code.
6015SDNode *X86TargetLowering::ReplaceNodeResults(SDNode *N, SelectionDAG &DAG) {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006016 switch (N->getOpcode()) {
6017 default: assert(0 && "Should not custom lower this!");
6018 case ISD::FP_TO_SINT: return ExpandFP_TO_SINT(N, DAG);
6019 case ISD::READCYCLECOUNTER: return ExpandREADCYCLECOUNTER(N, DAG);
Dale Johannesenbc187662008-08-28 02:44:49 +00006020 case ISD::ATOMIC_CMP_SWAP_64: return ExpandATOMIC_CMP_SWAP(N, DAG);
6021 case ISD::ATOMIC_LOAD_SUB_8: return ExpandATOMIC_LOAD_SUB(N,DAG);
6022 case ISD::ATOMIC_LOAD_SUB_16: return ExpandATOMIC_LOAD_SUB(N,DAG);
6023 case ISD::ATOMIC_LOAD_SUB_32: return ExpandATOMIC_LOAD_SUB(N,DAG);
6024 case ISD::ATOMIC_LOAD_SUB_64: return ExpandATOMIC_LOAD_SUB(N,DAG);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006025 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006026}
6027
6028const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
6029 switch (Opcode) {
6030 default: return NULL;
Evan Cheng48679f42007-12-14 02:13:44 +00006031 case X86ISD::BSF: return "X86ISD::BSF";
6032 case X86ISD::BSR: return "X86ISD::BSR";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006033 case X86ISD::SHLD: return "X86ISD::SHLD";
6034 case X86ISD::SHRD: return "X86ISD::SHRD";
6035 case X86ISD::FAND: return "X86ISD::FAND";
6036 case X86ISD::FOR: return "X86ISD::FOR";
6037 case X86ISD::FXOR: return "X86ISD::FXOR";
6038 case X86ISD::FSRL: return "X86ISD::FSRL";
6039 case X86ISD::FILD: return "X86ISD::FILD";
6040 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
6041 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
6042 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
6043 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
6044 case X86ISD::FLD: return "X86ISD::FLD";
6045 case X86ISD::FST: return "X86ISD::FST";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006046 case X86ISD::CALL: return "X86ISD::CALL";
6047 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
6048 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
6049 case X86ISD::CMP: return "X86ISD::CMP";
6050 case X86ISD::COMI: return "X86ISD::COMI";
6051 case X86ISD::UCOMI: return "X86ISD::UCOMI";
6052 case X86ISD::SETCC: return "X86ISD::SETCC";
6053 case X86ISD::CMOV: return "X86ISD::CMOV";
6054 case X86ISD::BRCOND: return "X86ISD::BRCOND";
6055 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
6056 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
6057 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006058 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
6059 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Nate Begemand77e59e2008-02-11 04:19:36 +00006060 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006061 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begemand77e59e2008-02-11 04:19:36 +00006062 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
6063 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006064 case X86ISD::PINSRW: return "X86ISD::PINSRW";
6065 case X86ISD::FMAX: return "X86ISD::FMAX";
6066 case X86ISD::FMIN: return "X86ISD::FMIN";
6067 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
6068 case X86ISD::FRCP: return "X86ISD::FRCP";
6069 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
6070 case X86ISD::THREAD_POINTER: return "X86ISD::THREAD_POINTER";
6071 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00006072 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006073 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng40ee6e52008-05-08 00:57:18 +00006074 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
6075 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Evan Chenge9b9c672008-05-09 21:53:03 +00006076 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
6077 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengdea99362008-05-29 08:22:04 +00006078 case X86ISD::VSHL: return "X86ISD::VSHL";
6079 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman03605a02008-07-17 16:51:19 +00006080 case X86ISD::CMPPD: return "X86ISD::CMPPD";
6081 case X86ISD::CMPPS: return "X86ISD::CMPPS";
6082 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
6083 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
6084 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
6085 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
6086 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
6087 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
6088 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
6089 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006090 }
6091}
6092
6093// isLegalAddressingMode - Return true if the addressing mode represented
6094// by AM is legal for this target, for a load/store of the specified type.
6095bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
6096 const Type *Ty) const {
6097 // X86 supports extremely general addressing modes.
6098
6099 // X86 allows a sign-extended 32-bit immediate field as a displacement.
6100 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
6101 return false;
6102
6103 if (AM.BaseGV) {
Evan Cheng6a1f3f12007-08-01 23:46:47 +00006104 // We can only fold this if we don't need an extra load.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006105 if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false))
6106 return false;
Evan Cheng6a1f3f12007-08-01 23:46:47 +00006107
6108 // X86-64 only supports addr of globals in small code model.
6109 if (Subtarget->is64Bit()) {
6110 if (getTargetMachine().getCodeModel() != CodeModel::Small)
6111 return false;
6112 // If lower 4G is not available, then we must use rip-relative addressing.
6113 if (AM.BaseOffs || AM.Scale > 1)
6114 return false;
6115 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006116 }
6117
6118 switch (AM.Scale) {
6119 case 0:
6120 case 1:
6121 case 2:
6122 case 4:
6123 case 8:
6124 // These scales always work.
6125 break;
6126 case 3:
6127 case 5:
6128 case 9:
6129 // These scales are formed with basereg+scalereg. Only accept if there is
6130 // no basereg yet.
6131 if (AM.HasBaseReg)
6132 return false;
6133 break;
6134 default: // Other stuff never works.
6135 return false;
6136 }
6137
6138 return true;
6139}
6140
6141
Evan Cheng27a820a2007-10-26 01:56:11 +00006142bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
6143 if (!Ty1->isInteger() || !Ty2->isInteger())
6144 return false;
Evan Cheng7f152602007-10-29 07:57:50 +00006145 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
6146 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Chengca0e80f2008-03-20 02:18:41 +00006147 if (NumBits1 <= NumBits2)
Evan Cheng7f152602007-10-29 07:57:50 +00006148 return false;
6149 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng27a820a2007-10-26 01:56:11 +00006150}
6151
Duncan Sands92c43912008-06-06 12:08:01 +00006152bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const {
6153 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng9decb332007-10-29 19:58:20 +00006154 return false;
Duncan Sands92c43912008-06-06 12:08:01 +00006155 unsigned NumBits1 = VT1.getSizeInBits();
6156 unsigned NumBits2 = VT2.getSizeInBits();
Evan Chengca0e80f2008-03-20 02:18:41 +00006157 if (NumBits1 <= NumBits2)
Evan Cheng9decb332007-10-29 19:58:20 +00006158 return false;
6159 return Subtarget->is64Bit() || NumBits1 < 64;
6160}
Evan Cheng27a820a2007-10-26 01:56:11 +00006161
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006162/// isShuffleMaskLegal - Targets can use this to indicate that they only
6163/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
6164/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
6165/// are assumed to be legal.
6166bool
Dan Gohman8181bd12008-07-27 21:46:04 +00006167X86TargetLowering::isShuffleMaskLegal(SDValue Mask, MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006168 // Only do shuffles on 128-bit vector types for now.
Duncan Sands92c43912008-06-06 12:08:01 +00006169 if (VT.getSizeInBits() == 64) return false;
Gabor Greif1c80d112008-08-28 21:40:38 +00006170 return (Mask.getNode()->getNumOperands() <= 4 ||
6171 isIdentityMask(Mask.getNode()) ||
6172 isIdentityMask(Mask.getNode(), true) ||
6173 isSplatMask(Mask.getNode()) ||
6174 isPSHUFHW_PSHUFLWMask(Mask.getNode()) ||
6175 X86::isUNPCKLMask(Mask.getNode()) ||
6176 X86::isUNPCKHMask(Mask.getNode()) ||
6177 X86::isUNPCKL_v_undef_Mask(Mask.getNode()) ||
6178 X86::isUNPCKH_v_undef_Mask(Mask.getNode()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006179}
6180
Dan Gohman48d5f062008-04-09 20:09:42 +00006181bool
Dan Gohman8181bd12008-07-27 21:46:04 +00006182X86TargetLowering::isVectorClearMaskLegal(const std::vector<SDValue> &BVOps,
Duncan Sands92c43912008-06-06 12:08:01 +00006183 MVT EVT, SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006184 unsigned NumElts = BVOps.size();
6185 // Only do shuffles on 128-bit vector types for now.
Duncan Sands92c43912008-06-06 12:08:01 +00006186 if (EVT.getSizeInBits() * NumElts == 64) return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006187 if (NumElts == 2) return true;
6188 if (NumElts == 4) {
6189 return (isMOVLMask(&BVOps[0], 4) ||
6190 isCommutedMOVL(&BVOps[0], 4, true) ||
6191 isSHUFPMask(&BVOps[0], 4) ||
6192 isCommutedSHUFP(&BVOps[0], 4));
6193 }
6194 return false;
6195}
6196
6197//===----------------------------------------------------------------------===//
6198// X86 Scheduler Hooks
6199//===----------------------------------------------------------------------===//
6200
Mon P Wang078a62d2008-05-05 19:05:59 +00006201// private utility function
6202MachineBasicBlock *
6203X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
6204 MachineBasicBlock *MBB,
6205 unsigned regOpc,
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006206 unsigned immOpc,
Dale Johannesend20e4452008-08-19 18:47:28 +00006207 unsigned LoadOpc,
6208 unsigned CXchgOpc,
6209 unsigned copyOpc,
6210 unsigned notOpc,
6211 unsigned EAXreg,
6212 TargetRegisterClass *RC,
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006213 bool invSrc) {
Mon P Wang078a62d2008-05-05 19:05:59 +00006214 // For the atomic bitwise operator, we generate
6215 // thisMBB:
6216 // newMBB:
Mon P Wang318b0372008-05-05 22:56:23 +00006217 // ld t1 = [bitinstr.addr]
6218 // op t2 = t1, [bitinstr.val]
6219 // mov EAX = t1
Mon P Wang078a62d2008-05-05 19:05:59 +00006220 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
6221 // bz newMBB
6222 // fallthrough -->nextMBB
6223 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6224 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00006225 MachineFunction::iterator MBBIter = MBB;
Mon P Wang078a62d2008-05-05 19:05:59 +00006226 ++MBBIter;
6227
6228 /// First build the CFG
6229 MachineFunction *F = MBB->getParent();
6230 MachineBasicBlock *thisMBB = MBB;
Dan Gohman221a4372008-07-07 23:14:23 +00006231 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
6232 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
6233 F->insert(MBBIter, newMBB);
6234 F->insert(MBBIter, nextMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00006235
6236 // Move all successors to thisMBB to nextMBB
6237 nextMBB->transferSuccessors(thisMBB);
6238
6239 // Update thisMBB to fall through to newMBB
6240 thisMBB->addSuccessor(newMBB);
6241
6242 // newMBB jumps to itself and fall through to nextMBB
6243 newMBB->addSuccessor(nextMBB);
6244 newMBB->addSuccessor(newMBB);
6245
6246 // Insert instructions into newMBB based on incoming instruction
6247 assert(bInstr->getNumOperands() < 8 && "unexpected number of operands");
6248 MachineOperand& destOper = bInstr->getOperand(0);
6249 MachineOperand* argOpers[6];
6250 int numArgs = bInstr->getNumOperands() - 1;
6251 for (int i=0; i < numArgs; ++i)
6252 argOpers[i] = &bInstr->getOperand(i+1);
6253
6254 // x86 address has 4 operands: base, index, scale, and displacement
6255 int lastAddrIndx = 3; // [0,3]
6256 int valArgIndx = 4;
6257
Dale Johannesend20e4452008-08-19 18:47:28 +00006258 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
6259 MachineInstrBuilder MIB = BuildMI(newMBB, TII->get(LoadOpc), t1);
Mon P Wang078a62d2008-05-05 19:05:59 +00006260 for (int i=0; i <= lastAddrIndx; ++i)
6261 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006262
Dale Johannesend20e4452008-08-19 18:47:28 +00006263 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006264 if (invSrc) {
Dale Johannesend20e4452008-08-19 18:47:28 +00006265 MIB = BuildMI(newMBB, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006266 }
6267 else
6268 tt = t1;
6269
Dale Johannesend20e4452008-08-19 18:47:28 +00006270 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Mon P Wang078a62d2008-05-05 19:05:59 +00006271 assert( (argOpers[valArgIndx]->isReg() || argOpers[valArgIndx]->isImm())
6272 && "invalid operand");
6273 if (argOpers[valArgIndx]->isReg())
6274 MIB = BuildMI(newMBB, TII->get(regOpc), t2);
6275 else
6276 MIB = BuildMI(newMBB, TII->get(immOpc), t2);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006277 MIB.addReg(tt);
Mon P Wang078a62d2008-05-05 19:05:59 +00006278 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006279
Dale Johannesend20e4452008-08-19 18:47:28 +00006280 MIB = BuildMI(newMBB, TII->get(copyOpc), EAXreg);
Mon P Wang318b0372008-05-05 22:56:23 +00006281 MIB.addReg(t1);
6282
Dale Johannesend20e4452008-08-19 18:47:28 +00006283 MIB = BuildMI(newMBB, TII->get(CXchgOpc));
Mon P Wang078a62d2008-05-05 19:05:59 +00006284 for (int i=0; i <= lastAddrIndx; ++i)
6285 (*MIB).addOperand(*argOpers[i]);
6286 MIB.addReg(t2);
Mon P Wang50584a62008-07-17 04:54:06 +00006287 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
6288 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
6289
Dale Johannesend20e4452008-08-19 18:47:28 +00006290 MIB = BuildMI(newMBB, TII->get(copyOpc), destOper.getReg());
6291 MIB.addReg(EAXreg);
Mon P Wang078a62d2008-05-05 19:05:59 +00006292
6293 // insert branch
6294 BuildMI(newMBB, TII->get(X86::JNE)).addMBB(newMBB);
6295
Dan Gohman221a4372008-07-07 23:14:23 +00006296 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang078a62d2008-05-05 19:05:59 +00006297 return nextMBB;
6298}
6299
6300// private utility function
6301MachineBasicBlock *
6302X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
6303 MachineBasicBlock *MBB,
6304 unsigned cmovOpc) {
6305 // For the atomic min/max operator, we generate
6306 // thisMBB:
6307 // newMBB:
Mon P Wang318b0372008-05-05 22:56:23 +00006308 // ld t1 = [min/max.addr]
Mon P Wang078a62d2008-05-05 19:05:59 +00006309 // mov t2 = [min/max.val]
6310 // cmp t1, t2
6311 // cmov[cond] t2 = t1
Mon P Wang318b0372008-05-05 22:56:23 +00006312 // mov EAX = t1
Mon P Wang078a62d2008-05-05 19:05:59 +00006313 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
6314 // bz newMBB
6315 // fallthrough -->nextMBB
6316 //
6317 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6318 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00006319 MachineFunction::iterator MBBIter = MBB;
Mon P Wang078a62d2008-05-05 19:05:59 +00006320 ++MBBIter;
6321
6322 /// First build the CFG
6323 MachineFunction *F = MBB->getParent();
6324 MachineBasicBlock *thisMBB = MBB;
Dan Gohman221a4372008-07-07 23:14:23 +00006325 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
6326 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
6327 F->insert(MBBIter, newMBB);
6328 F->insert(MBBIter, nextMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00006329
6330 // Move all successors to thisMBB to nextMBB
6331 nextMBB->transferSuccessors(thisMBB);
6332
6333 // Update thisMBB to fall through to newMBB
6334 thisMBB->addSuccessor(newMBB);
6335
6336 // newMBB jumps to newMBB and fall through to nextMBB
6337 newMBB->addSuccessor(nextMBB);
6338 newMBB->addSuccessor(newMBB);
6339
6340 // Insert instructions into newMBB based on incoming instruction
6341 assert(mInstr->getNumOperands() < 8 && "unexpected number of operands");
6342 MachineOperand& destOper = mInstr->getOperand(0);
6343 MachineOperand* argOpers[6];
6344 int numArgs = mInstr->getNumOperands() - 1;
6345 for (int i=0; i < numArgs; ++i)
6346 argOpers[i] = &mInstr->getOperand(i+1);
6347
6348 // x86 address has 4 operands: base, index, scale, and displacement
6349 int lastAddrIndx = 3; // [0,3]
6350 int valArgIndx = 4;
6351
Mon P Wang318b0372008-05-05 22:56:23 +00006352 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
6353 MachineInstrBuilder MIB = BuildMI(newMBB, TII->get(X86::MOV32rm), t1);
Mon P Wang078a62d2008-05-05 19:05:59 +00006354 for (int i=0; i <= lastAddrIndx; ++i)
6355 (*MIB).addOperand(*argOpers[i]);
Mon P Wang318b0372008-05-05 22:56:23 +00006356
Mon P Wang078a62d2008-05-05 19:05:59 +00006357 // We only support register and immediate values
6358 assert( (argOpers[valArgIndx]->isReg() || argOpers[valArgIndx]->isImm())
6359 && "invalid operand");
6360
6361 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
6362 if (argOpers[valArgIndx]->isReg())
6363 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), t2);
6364 else
6365 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), t2);
6366 (*MIB).addOperand(*argOpers[valArgIndx]);
6367
Mon P Wang318b0372008-05-05 22:56:23 +00006368 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), X86::EAX);
6369 MIB.addReg(t1);
6370
Mon P Wang078a62d2008-05-05 19:05:59 +00006371 MIB = BuildMI(newMBB, TII->get(X86::CMP32rr));
6372 MIB.addReg(t1);
6373 MIB.addReg(t2);
6374
6375 // Generate movc
6376 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
6377 MIB = BuildMI(newMBB, TII->get(cmovOpc),t3);
6378 MIB.addReg(t2);
6379 MIB.addReg(t1);
6380
6381 // Cmp and exchange if none has modified the memory location
6382 MIB = BuildMI(newMBB, TII->get(X86::LCMPXCHG32));
6383 for (int i=0; i <= lastAddrIndx; ++i)
6384 (*MIB).addOperand(*argOpers[i]);
6385 MIB.addReg(t3);
Mon P Wang50584a62008-07-17 04:54:06 +00006386 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
6387 (*MIB).addMemOperand(*F, *mInstr->memoperands_begin());
Mon P Wang078a62d2008-05-05 19:05:59 +00006388
6389 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), destOper.getReg());
6390 MIB.addReg(X86::EAX);
6391
6392 // insert branch
6393 BuildMI(newMBB, TII->get(X86::JNE)).addMBB(newMBB);
6394
Dan Gohman221a4372008-07-07 23:14:23 +00006395 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang078a62d2008-05-05 19:05:59 +00006396 return nextMBB;
6397}
6398
6399
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006400MachineBasicBlock *
Evan Chenge637db12008-01-30 18:18:23 +00006401X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
6402 MachineBasicBlock *BB) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006403 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6404 switch (MI->getOpcode()) {
6405 default: assert(false && "Unexpected instr type to insert");
6406 case X86::CMOV_FR32:
6407 case X86::CMOV_FR64:
6408 case X86::CMOV_V4F32:
6409 case X86::CMOV_V2F64:
Evan Cheng621216e2007-09-29 00:00:36 +00006410 case X86::CMOV_V2I64: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006411 // To "insert" a SELECT_CC instruction, we actually have to insert the
6412 // diamond control-flow pattern. The incoming instruction knows the
6413 // destination vreg to set, the condition code register to branch on, the
6414 // true/false values to select between, and a branch opcode to use.
6415 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00006416 MachineFunction::iterator It = BB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006417 ++It;
6418
6419 // thisMBB:
6420 // ...
6421 // TrueVal = ...
6422 // cmpTY ccX, r1, r2
6423 // bCC copy1MBB
6424 // fallthrough --> copy0MBB
6425 MachineBasicBlock *thisMBB = BB;
Dan Gohman221a4372008-07-07 23:14:23 +00006426 MachineFunction *F = BB->getParent();
6427 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6428 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006429 unsigned Opc =
6430 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
6431 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
Dan Gohman221a4372008-07-07 23:14:23 +00006432 F->insert(It, copy0MBB);
6433 F->insert(It, sinkMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00006434 // Update machine-CFG edges by transferring all successors of the current
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006435 // block to the new block which will contain the Phi node for the select.
Mon P Wang078a62d2008-05-05 19:05:59 +00006436 sinkMBB->transferSuccessors(BB);
6437
6438 // Add the true and fallthrough blocks as its successors.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006439 BB->addSuccessor(copy0MBB);
6440 BB->addSuccessor(sinkMBB);
6441
6442 // copy0MBB:
6443 // %FalseValue = ...
6444 // # fallthrough to sinkMBB
6445 BB = copy0MBB;
6446
6447 // Update machine-CFG edges
6448 BB->addSuccessor(sinkMBB);
6449
6450 // sinkMBB:
6451 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6452 // ...
6453 BB = sinkMBB;
6454 BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg())
6455 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
6456 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6457
Dan Gohman221a4372008-07-07 23:14:23 +00006458 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006459 return BB;
6460 }
6461
6462 case X86::FP32_TO_INT16_IN_MEM:
6463 case X86::FP32_TO_INT32_IN_MEM:
6464 case X86::FP32_TO_INT64_IN_MEM:
6465 case X86::FP64_TO_INT16_IN_MEM:
6466 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00006467 case X86::FP64_TO_INT64_IN_MEM:
6468 case X86::FP80_TO_INT16_IN_MEM:
6469 case X86::FP80_TO_INT32_IN_MEM:
6470 case X86::FP80_TO_INT64_IN_MEM: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006471 // Change the floating point control register to use "round towards zero"
6472 // mode when truncating to an integer value.
6473 MachineFunction *F = BB->getParent();
6474 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
6475 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
6476
6477 // Load the old value of the high byte of the control word...
6478 unsigned OldCW =
Chris Lattner1b989192007-12-31 04:13:23 +00006479 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006480 addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx);
6481
6482 // Set the high part to be round to zero...
6483 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx)
6484 .addImm(0xC7F);
6485
6486 // Reload the modified control word now...
6487 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
6488
6489 // Restore the memory image of control word to original value
6490 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx)
6491 .addReg(OldCW);
6492
6493 // Get the X86 opcode to use.
6494 unsigned Opc;
6495 switch (MI->getOpcode()) {
6496 default: assert(0 && "illegal opcode!");
6497 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
6498 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
6499 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
6500 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
6501 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
6502 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00006503 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
6504 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
6505 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006506 }
6507
6508 X86AddressMode AM;
6509 MachineOperand &Op = MI->getOperand(0);
6510 if (Op.isRegister()) {
6511 AM.BaseType = X86AddressMode::RegBase;
6512 AM.Base.Reg = Op.getReg();
6513 } else {
6514 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner6017d482007-12-30 23:10:15 +00006515 AM.Base.FrameIndex = Op.getIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006516 }
6517 Op = MI->getOperand(1);
6518 if (Op.isImmediate())
6519 AM.Scale = Op.getImm();
6520 Op = MI->getOperand(2);
6521 if (Op.isImmediate())
6522 AM.IndexReg = Op.getImm();
6523 Op = MI->getOperand(3);
6524 if (Op.isGlobalAddress()) {
6525 AM.GV = Op.getGlobal();
6526 } else {
6527 AM.Disp = Op.getImm();
6528 }
6529 addFullAddress(BuildMI(BB, TII->get(Opc)), AM)
6530 .addReg(MI->getOperand(4).getReg());
6531
6532 // Reload the original control word now.
6533 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
6534
Dan Gohman221a4372008-07-07 23:14:23 +00006535 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006536 return BB;
6537 }
Mon P Wang078a62d2008-05-05 19:05:59 +00006538 case X86::ATOMAND32:
6539 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00006540 X86::AND32ri, X86::MOV32rm,
6541 X86::LCMPXCHG32, X86::MOV32rr,
6542 X86::NOT32r, X86::EAX,
6543 X86::GR32RegisterClass);
Mon P Wang078a62d2008-05-05 19:05:59 +00006544 case X86::ATOMOR32:
6545 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00006546 X86::OR32ri, X86::MOV32rm,
6547 X86::LCMPXCHG32, X86::MOV32rr,
6548 X86::NOT32r, X86::EAX,
6549 X86::GR32RegisterClass);
Mon P Wang078a62d2008-05-05 19:05:59 +00006550 case X86::ATOMXOR32:
6551 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00006552 X86::XOR32ri, X86::MOV32rm,
6553 X86::LCMPXCHG32, X86::MOV32rr,
6554 X86::NOT32r, X86::EAX,
6555 X86::GR32RegisterClass);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006556 case X86::ATOMNAND32:
6557 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00006558 X86::AND32ri, X86::MOV32rm,
6559 X86::LCMPXCHG32, X86::MOV32rr,
6560 X86::NOT32r, X86::EAX,
6561 X86::GR32RegisterClass, true);
Mon P Wang078a62d2008-05-05 19:05:59 +00006562 case X86::ATOMMIN32:
6563 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
6564 case X86::ATOMMAX32:
6565 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
6566 case X86::ATOMUMIN32:
6567 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
6568 case X86::ATOMUMAX32:
6569 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesend20e4452008-08-19 18:47:28 +00006570
6571 case X86::ATOMAND16:
6572 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
6573 X86::AND16ri, X86::MOV16rm,
6574 X86::LCMPXCHG16, X86::MOV16rr,
6575 X86::NOT16r, X86::AX,
6576 X86::GR16RegisterClass);
6577 case X86::ATOMOR16:
6578 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
6579 X86::OR16ri, X86::MOV16rm,
6580 X86::LCMPXCHG16, X86::MOV16rr,
6581 X86::NOT16r, X86::AX,
6582 X86::GR16RegisterClass);
6583 case X86::ATOMXOR16:
6584 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
6585 X86::XOR16ri, X86::MOV16rm,
6586 X86::LCMPXCHG16, X86::MOV16rr,
6587 X86::NOT16r, X86::AX,
6588 X86::GR16RegisterClass);
6589 case X86::ATOMNAND16:
6590 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
6591 X86::AND16ri, X86::MOV16rm,
6592 X86::LCMPXCHG16, X86::MOV16rr,
6593 X86::NOT16r, X86::AX,
6594 X86::GR16RegisterClass, true);
6595 case X86::ATOMMIN16:
6596 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
6597 case X86::ATOMMAX16:
6598 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
6599 case X86::ATOMUMIN16:
6600 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
6601 case X86::ATOMUMAX16:
6602 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
6603
6604 case X86::ATOMAND8:
6605 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
6606 X86::AND8ri, X86::MOV8rm,
6607 X86::LCMPXCHG8, X86::MOV8rr,
6608 X86::NOT8r, X86::AL,
6609 X86::GR8RegisterClass);
6610 case X86::ATOMOR8:
6611 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
6612 X86::OR8ri, X86::MOV8rm,
6613 X86::LCMPXCHG8, X86::MOV8rr,
6614 X86::NOT8r, X86::AL,
6615 X86::GR8RegisterClass);
6616 case X86::ATOMXOR8:
6617 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
6618 X86::XOR8ri, X86::MOV8rm,
6619 X86::LCMPXCHG8, X86::MOV8rr,
6620 X86::NOT8r, X86::AL,
6621 X86::GR8RegisterClass);
6622 case X86::ATOMNAND8:
6623 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
6624 X86::AND8ri, X86::MOV8rm,
6625 X86::LCMPXCHG8, X86::MOV8rr,
6626 X86::NOT8r, X86::AL,
6627 X86::GR8RegisterClass, true);
6628 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen6b60eca2008-08-20 00:48:50 +00006629 case X86::ATOMAND64:
6630 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
6631 X86::AND64ri32, X86::MOV64rm,
6632 X86::LCMPXCHG64, X86::MOV64rr,
6633 X86::NOT64r, X86::RAX,
6634 X86::GR64RegisterClass);
6635 case X86::ATOMOR64:
6636 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
6637 X86::OR64ri32, X86::MOV64rm,
6638 X86::LCMPXCHG64, X86::MOV64rr,
6639 X86::NOT64r, X86::RAX,
6640 X86::GR64RegisterClass);
6641 case X86::ATOMXOR64:
6642 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
6643 X86::XOR64ri32, X86::MOV64rm,
6644 X86::LCMPXCHG64, X86::MOV64rr,
6645 X86::NOT64r, X86::RAX,
6646 X86::GR64RegisterClass);
6647 case X86::ATOMNAND64:
6648 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
6649 X86::AND64ri32, X86::MOV64rm,
6650 X86::LCMPXCHG64, X86::MOV64rr,
6651 X86::NOT64r, X86::RAX,
6652 X86::GR64RegisterClass, true);
6653 case X86::ATOMMIN64:
6654 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
6655 case X86::ATOMMAX64:
6656 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
6657 case X86::ATOMUMIN64:
6658 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
6659 case X86::ATOMUMAX64:
6660 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006661 }
6662}
6663
6664//===----------------------------------------------------------------------===//
6665// X86 Optimization Hooks
6666//===----------------------------------------------------------------------===//
6667
Dan Gohman8181bd12008-07-27 21:46:04 +00006668void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +00006669 const APInt &Mask,
Dan Gohman229fa052008-02-13 00:35:47 +00006670 APInt &KnownZero,
6671 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006672 const SelectionDAG &DAG,
6673 unsigned Depth) const {
6674 unsigned Opc = Op.getOpcode();
6675 assert((Opc >= ISD::BUILTIN_OP_END ||
6676 Opc == ISD::INTRINSIC_WO_CHAIN ||
6677 Opc == ISD::INTRINSIC_W_CHAIN ||
6678 Opc == ISD::INTRINSIC_VOID) &&
6679 "Should use MaskedValueIsZero if you don't know whether Op"
6680 " is a target node!");
6681
Dan Gohman1d79e432008-02-13 23:07:24 +00006682 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006683 switch (Opc) {
6684 default: break;
6685 case X86ISD::SETCC:
Dan Gohman229fa052008-02-13 00:35:47 +00006686 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
6687 Mask.getBitWidth() - 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006688 break;
6689 }
6690}
6691
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006692/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengef7be082008-05-12 19:56:52 +00006693/// node is a GlobalAddress + offset.
6694bool X86TargetLowering::isGAPlusOffset(SDNode *N,
6695 GlobalValue* &GA, int64_t &Offset) const{
6696 if (N->getOpcode() == X86ISD::Wrapper) {
6697 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006698 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
6699 return true;
6700 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006701 }
Evan Chengef7be082008-05-12 19:56:52 +00006702 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006703}
6704
Evan Chengef7be082008-05-12 19:56:52 +00006705static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
6706 const TargetLowering &TLI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006707 GlobalValue *GV;
Nick Lewycky4bd3fca2008-02-02 08:29:58 +00006708 int64_t Offset = 0;
Evan Chengef7be082008-05-12 19:56:52 +00006709 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng40ee6e52008-05-08 00:57:18 +00006710 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattner3834cf32008-01-26 20:07:42 +00006711 // DAG combine handles the stack object case.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006712 return false;
6713}
6714
Dan Gohman8181bd12008-07-27 21:46:04 +00006715static bool EltsFromConsecutiveLoads(SDNode *N, SDValue PermMask,
Duncan Sands92c43912008-06-06 12:08:01 +00006716 unsigned NumElems, MVT EVT,
Evan Chengef7be082008-05-12 19:56:52 +00006717 SDNode *&Base,
6718 SelectionDAG &DAG, MachineFrameInfo *MFI,
6719 const TargetLowering &TLI) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00006720 Base = NULL;
6721 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006722 SDValue Idx = PermMask.getOperand(i);
Evan Cheng40ee6e52008-05-08 00:57:18 +00006723 if (Idx.getOpcode() == ISD::UNDEF) {
6724 if (!Base)
6725 return false;
6726 continue;
6727 }
6728
Dan Gohman8181bd12008-07-27 21:46:04 +00006729 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greif1c80d112008-08-28 21:40:38 +00006730 if (!Elt.getNode() ||
6731 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng40ee6e52008-05-08 00:57:18 +00006732 return false;
6733 if (!Base) {
Gabor Greif1c80d112008-08-28 21:40:38 +00006734 Base = Elt.getNode();
Evan Cheng92ee6822008-05-10 06:46:49 +00006735 if (Base->getOpcode() == ISD::UNDEF)
6736 return false;
Evan Cheng40ee6e52008-05-08 00:57:18 +00006737 continue;
6738 }
6739 if (Elt.getOpcode() == ISD::UNDEF)
6740 continue;
6741
Gabor Greif1c80d112008-08-28 21:40:38 +00006742 if (!TLI.isConsecutiveLoad(Elt.getNode(), Base,
Duncan Sands92c43912008-06-06 12:08:01 +00006743 EVT.getSizeInBits()/8, i, MFI))
Evan Cheng40ee6e52008-05-08 00:57:18 +00006744 return false;
6745 }
6746 return true;
6747}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006748
6749/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
6750/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
6751/// if the load addresses are consecutive, non-overlapping, and in the right
6752/// order.
Dan Gohman8181bd12008-07-27 21:46:04 +00006753static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Evan Chengef7be082008-05-12 19:56:52 +00006754 const TargetLowering &TLI) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00006755 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Duncan Sands92c43912008-06-06 12:08:01 +00006756 MVT VT = N->getValueType(0);
6757 MVT EVT = VT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00006758 SDValue PermMask = N->getOperand(2);
Evan Chengbad18452008-05-05 22:12:23 +00006759 unsigned NumElems = PermMask.getNumOperands();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006760 SDNode *Base = NULL;
Evan Chengef7be082008-05-12 19:56:52 +00006761 if (!EltsFromConsecutiveLoads(N, PermMask, NumElems, EVT, Base,
6762 DAG, MFI, TLI))
Dan Gohman8181bd12008-07-27 21:46:04 +00006763 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006764
Dan Gohman11821702007-07-27 17:16:43 +00006765 LoadSDNode *LD = cast<LoadSDNode>(Base);
Gabor Greif1c80d112008-08-28 21:40:38 +00006766 if (isBaseAlignmentOfN(16, Base->getOperand(1).getNode(), TLI))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006767 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
Dan Gohman11821702007-07-27 17:16:43 +00006768 LD->getSrcValueOffset(), LD->isVolatile());
Evan Chengbad18452008-05-05 22:12:23 +00006769 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
6770 LD->getSrcValueOffset(), LD->isVolatile(),
6771 LD->getAlignment());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006772}
6773
Evan Chengb6290462008-05-12 23:04:07 +00006774/// PerformBuildVectorCombine - build_vector 0,(load i64 / f64) -> movq / movsd.
Dan Gohman8181bd12008-07-27 21:46:04 +00006775static SDValue PerformBuildVectorCombine(SDNode *N, SelectionDAG &DAG,
Evan Chengef7be082008-05-12 19:56:52 +00006776 const X86Subtarget *Subtarget,
6777 const TargetLowering &TLI) {
Evan Chengdea99362008-05-29 08:22:04 +00006778 unsigned NumOps = N->getNumOperands();
6779
Evan Chenge9b9c672008-05-09 21:53:03 +00006780 // Ignore single operand BUILD_VECTOR.
Evan Chengdea99362008-05-29 08:22:04 +00006781 if (NumOps == 1)
Dan Gohman8181bd12008-07-27 21:46:04 +00006782 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00006783
Duncan Sands92c43912008-06-06 12:08:01 +00006784 MVT VT = N->getValueType(0);
6785 MVT EVT = VT.getVectorElementType();
Evan Chenge9b9c672008-05-09 21:53:03 +00006786 if ((EVT != MVT::i64 && EVT != MVT::f64) || Subtarget->is64Bit())
6787 // We are looking for load i64 and zero extend. We want to transform
6788 // it before legalizer has a chance to expand it. Also look for i64
6789 // BUILD_PAIR bit casted to f64.
Dan Gohman8181bd12008-07-27 21:46:04 +00006790 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00006791 // This must be an insertion into a zero vector.
Dan Gohman8181bd12008-07-27 21:46:04 +00006792 SDValue HighElt = N->getOperand(1);
Evan Cheng5b0c30e2008-05-10 00:58:41 +00006793 if (!isZeroNode(HighElt))
Dan Gohman8181bd12008-07-27 21:46:04 +00006794 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00006795
6796 // Value must be a load.
Gabor Greif1c80d112008-08-28 21:40:38 +00006797 SDNode *Base = N->getOperand(0).getNode();
Evan Chenge9b9c672008-05-09 21:53:03 +00006798 if (!isa<LoadSDNode>(Base)) {
Evan Chengb6290462008-05-12 23:04:07 +00006799 if (Base->getOpcode() != ISD::BIT_CONVERT)
Dan Gohman8181bd12008-07-27 21:46:04 +00006800 return SDValue();
Gabor Greif1c80d112008-08-28 21:40:38 +00006801 Base = Base->getOperand(0).getNode();
Evan Chengb6290462008-05-12 23:04:07 +00006802 if (!isa<LoadSDNode>(Base))
Dan Gohman8181bd12008-07-27 21:46:04 +00006803 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00006804 }
Evan Chenge9b9c672008-05-09 21:53:03 +00006805
6806 // Transform it into VZEXT_LOAD addr.
Evan Chengb6290462008-05-12 23:04:07 +00006807 LoadSDNode *LD = cast<LoadSDNode>(Base);
Nate Begeman211c4742008-05-28 00:24:25 +00006808
6809 // Load must not be an extload.
6810 if (LD->getExtensionType() != ISD::NON_EXTLOAD)
Dan Gohman8181bd12008-07-27 21:46:04 +00006811 return SDValue();
Nate Begeman211c4742008-05-28 00:24:25 +00006812
Evan Chenge9b9c672008-05-09 21:53:03 +00006813 return DAG.getNode(X86ISD::VZEXT_LOAD, VT, LD->getChain(), LD->getBasePtr());
6814}
6815
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006816/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00006817static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006818 const X86Subtarget *Subtarget) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006819 SDValue Cond = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006820
6821 // If we have SSE[12] support, try to form min/max nodes.
6822 if (Subtarget->hasSSE2() &&
6823 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
6824 if (Cond.getOpcode() == ISD::SETCC) {
6825 // Get the LHS/RHS of the select.
Dan Gohman8181bd12008-07-27 21:46:04 +00006826 SDValue LHS = N->getOperand(1);
6827 SDValue RHS = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006828 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
6829
6830 unsigned Opcode = 0;
6831 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
6832 switch (CC) {
6833 default: break;
6834 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
6835 case ISD::SETULE:
6836 case ISD::SETLE:
6837 if (!UnsafeFPMath) break;
6838 // FALL THROUGH.
6839 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
6840 case ISD::SETLT:
6841 Opcode = X86ISD::FMIN;
6842 break;
6843
6844 case ISD::SETOGT: // (X > Y) ? X : Y -> max
6845 case ISD::SETUGT:
6846 case ISD::SETGT:
6847 if (!UnsafeFPMath) break;
6848 // FALL THROUGH.
6849 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
6850 case ISD::SETGE:
6851 Opcode = X86ISD::FMAX;
6852 break;
6853 }
6854 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
6855 switch (CC) {
6856 default: break;
6857 case ISD::SETOGT: // (X > Y) ? Y : X -> min
6858 case ISD::SETUGT:
6859 case ISD::SETGT:
6860 if (!UnsafeFPMath) break;
6861 // FALL THROUGH.
6862 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
6863 case ISD::SETGE:
6864 Opcode = X86ISD::FMIN;
6865 break;
6866
6867 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
6868 case ISD::SETULE:
6869 case ISD::SETLE:
6870 if (!UnsafeFPMath) break;
6871 // FALL THROUGH.
6872 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
6873 case ISD::SETLT:
6874 Opcode = X86ISD::FMAX;
6875 break;
6876 }
6877 }
6878
6879 if (Opcode)
6880 return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS);
6881 }
6882
6883 }
6884
Dan Gohman8181bd12008-07-27 21:46:04 +00006885 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006886}
6887
Chris Lattnerce84ae42008-02-22 02:09:43 +00006888/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00006889static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Chris Lattnerce84ae42008-02-22 02:09:43 +00006890 const X86Subtarget *Subtarget) {
6891 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
6892 // the FP state in cases where an emms may be missing.
Dale Johannesend112b802008-02-25 19:20:14 +00006893 // A preferable solution to the general problem is to figure out the right
6894 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng40ee6e52008-05-08 00:57:18 +00006895 StoreSDNode *St = cast<StoreSDNode>(N);
Duncan Sands92c43912008-06-06 12:08:01 +00006896 if (St->getValue().getValueType().isVector() &&
6897 St->getValue().getValueType().getSizeInBits() == 64 &&
Dale Johannesend112b802008-02-25 19:20:14 +00006898 isa<LoadSDNode>(St->getValue()) &&
6899 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
6900 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greif1c80d112008-08-28 21:40:38 +00006901 SDNode* LdVal = St->getValue().getNode();
Dale Johannesend112b802008-02-25 19:20:14 +00006902 LoadSDNode *Ld = 0;
6903 int TokenFactorIndex = -1;
Dan Gohman8181bd12008-07-27 21:46:04 +00006904 SmallVector<SDValue, 8> Ops;
Gabor Greif1c80d112008-08-28 21:40:38 +00006905 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesend112b802008-02-25 19:20:14 +00006906 // Must be a store of a load. We currently handle two cases: the load
6907 // is a direct child, and it's under an intervening TokenFactor. It is
6908 // possible to dig deeper under nested TokenFactors.
Dale Johannesen49151bc2008-02-25 22:29:22 +00006909 if (ChainVal == LdVal)
Dale Johannesend112b802008-02-25 19:20:14 +00006910 Ld = cast<LoadSDNode>(St->getChain());
6911 else if (St->getValue().hasOneUse() &&
6912 ChainVal->getOpcode() == ISD::TokenFactor) {
6913 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greif1c80d112008-08-28 21:40:38 +00006914 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesend112b802008-02-25 19:20:14 +00006915 TokenFactorIndex = i;
6916 Ld = cast<LoadSDNode>(St->getValue());
6917 } else
6918 Ops.push_back(ChainVal->getOperand(i));
6919 }
6920 }
6921 if (Ld) {
6922 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
6923 if (Subtarget->is64Bit()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006924 SDValue NewLd = DAG.getLoad(MVT::i64, Ld->getChain(),
Dale Johannesend112b802008-02-25 19:20:14 +00006925 Ld->getBasePtr(), Ld->getSrcValue(),
6926 Ld->getSrcValueOffset(), Ld->isVolatile(),
6927 Ld->getAlignment());
Dan Gohman8181bd12008-07-27 21:46:04 +00006928 SDValue NewChain = NewLd.getValue(1);
Dale Johannesend112b802008-02-25 19:20:14 +00006929 if (TokenFactorIndex != -1) {
Dan Gohman72032662008-03-28 23:45:16 +00006930 Ops.push_back(NewChain);
Dale Johannesend112b802008-02-25 19:20:14 +00006931 NewChain = DAG.getNode(ISD::TokenFactor, MVT::Other, &Ops[0],
6932 Ops.size());
6933 }
6934 return DAG.getStore(NewChain, NewLd, St->getBasePtr(),
6935 St->getSrcValue(), St->getSrcValueOffset(),
6936 St->isVolatile(), St->getAlignment());
6937 }
6938
6939 // Otherwise, lower to two 32-bit copies.
Dan Gohman8181bd12008-07-27 21:46:04 +00006940 SDValue LoAddr = Ld->getBasePtr();
6941 SDValue HiAddr = DAG.getNode(ISD::ADD, MVT::i32, LoAddr,
Duncan Sands92c43912008-06-06 12:08:01 +00006942 DAG.getConstant(4, MVT::i32));
Dale Johannesend112b802008-02-25 19:20:14 +00006943
Dan Gohman8181bd12008-07-27 21:46:04 +00006944 SDValue LoLd = DAG.getLoad(MVT::i32, Ld->getChain(), LoAddr,
Dale Johannesend112b802008-02-25 19:20:14 +00006945 Ld->getSrcValue(), Ld->getSrcValueOffset(),
6946 Ld->isVolatile(), Ld->getAlignment());
Dan Gohman8181bd12008-07-27 21:46:04 +00006947 SDValue HiLd = DAG.getLoad(MVT::i32, Ld->getChain(), HiAddr,
Dale Johannesend112b802008-02-25 19:20:14 +00006948 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
6949 Ld->isVolatile(),
6950 MinAlign(Ld->getAlignment(), 4));
6951
Dan Gohman8181bd12008-07-27 21:46:04 +00006952 SDValue NewChain = LoLd.getValue(1);
Dale Johannesend112b802008-02-25 19:20:14 +00006953 if (TokenFactorIndex != -1) {
6954 Ops.push_back(LoLd);
6955 Ops.push_back(HiLd);
6956 NewChain = DAG.getNode(ISD::TokenFactor, MVT::Other, &Ops[0],
6957 Ops.size());
6958 }
6959
6960 LoAddr = St->getBasePtr();
6961 HiAddr = DAG.getNode(ISD::ADD, MVT::i32, LoAddr,
Duncan Sands92c43912008-06-06 12:08:01 +00006962 DAG.getConstant(4, MVT::i32));
Dale Johannesend112b802008-02-25 19:20:14 +00006963
Dan Gohman8181bd12008-07-27 21:46:04 +00006964 SDValue LoSt = DAG.getStore(NewChain, LoLd, LoAddr,
Chris Lattnerce84ae42008-02-22 02:09:43 +00006965 St->getSrcValue(), St->getSrcValueOffset(),
6966 St->isVolatile(), St->getAlignment());
Dan Gohman8181bd12008-07-27 21:46:04 +00006967 SDValue HiSt = DAG.getStore(NewChain, HiLd, HiAddr,
Gabor Greif825aa892008-08-28 23:19:51 +00006968 St->getSrcValue(),
6969 St->getSrcValueOffset() + 4,
Dale Johannesend112b802008-02-25 19:20:14 +00006970 St->isVolatile(),
6971 MinAlign(St->getAlignment(), 4));
6972 return DAG.getNode(ISD::TokenFactor, MVT::Other, LoSt, HiSt);
Chris Lattnerce84ae42008-02-22 02:09:43 +00006973 }
Chris Lattnerce84ae42008-02-22 02:09:43 +00006974 }
Dan Gohman8181bd12008-07-27 21:46:04 +00006975 return SDValue();
Chris Lattnerce84ae42008-02-22 02:09:43 +00006976}
6977
Chris Lattner470d5dc2008-01-25 06:14:17 +00006978/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
6979/// X86ISD::FXOR nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00006980static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner470d5dc2008-01-25 06:14:17 +00006981 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
6982 // F[X]OR(0.0, x) -> x
6983 // F[X]OR(x, 0.0) -> x
Chris Lattnerf82998f2008-01-25 05:46:26 +00006984 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
6985 if (C->getValueAPF().isPosZero())
6986 return N->getOperand(1);
6987 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
6988 if (C->getValueAPF().isPosZero())
6989 return N->getOperand(0);
Dan Gohman8181bd12008-07-27 21:46:04 +00006990 return SDValue();
Chris Lattnerf82998f2008-01-25 05:46:26 +00006991}
6992
6993/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00006994static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattnerf82998f2008-01-25 05:46:26 +00006995 // FAND(0.0, x) -> 0.0
6996 // FAND(x, 0.0) -> 0.0
6997 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
6998 if (C->getValueAPF().isPosZero())
6999 return N->getOperand(0);
7000 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
7001 if (C->getValueAPF().isPosZero())
7002 return N->getOperand(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00007003 return SDValue();
Chris Lattnerf82998f2008-01-25 05:46:26 +00007004}
7005
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007006
Dan Gohman8181bd12008-07-27 21:46:04 +00007007SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007008 DAGCombinerInfo &DCI) const {
7009 SelectionDAG &DAG = DCI.DAG;
7010 switch (N->getOpcode()) {
7011 default: break;
Evan Chengef7be082008-05-12 19:56:52 +00007012 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
7013 case ISD::BUILD_VECTOR:
7014 return PerformBuildVectorCombine(N, DAG, Subtarget, *this);
Chris Lattnerf82998f2008-01-25 05:46:26 +00007015 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Evan Cheng40ee6e52008-05-08 00:57:18 +00007016 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner470d5dc2008-01-25 06:14:17 +00007017 case X86ISD::FXOR:
Chris Lattnerf82998f2008-01-25 05:46:26 +00007018 case X86ISD::FOR: return PerformFORCombine(N, DAG);
7019 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007020 }
7021
Dan Gohman8181bd12008-07-27 21:46:04 +00007022 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007023}
7024
7025//===----------------------------------------------------------------------===//
7026// X86 Inline Assembly Support
7027//===----------------------------------------------------------------------===//
7028
7029/// getConstraintType - Given a constraint letter, return the type of
7030/// constraint it is for this target.
7031X86TargetLowering::ConstraintType
7032X86TargetLowering::getConstraintType(const std::string &Constraint) const {
7033 if (Constraint.size() == 1) {
7034 switch (Constraint[0]) {
7035 case 'A':
Chris Lattner267805f2008-03-11 19:06:29 +00007036 case 'f':
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007037 case 'r':
7038 case 'R':
7039 case 'l':
7040 case 'q':
7041 case 'Q':
7042 case 'x':
Dale Johannesen9ab553f2008-04-01 00:57:48 +00007043 case 'y':
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007044 case 'Y':
7045 return C_RegisterClass;
7046 default:
7047 break;
7048 }
7049 }
7050 return TargetLowering::getConstraintType(Constraint);
7051}
7052
Dale Johannesene99fc902008-01-29 02:21:21 +00007053/// LowerXConstraint - try to replace an X constraint, which matches anything,
7054/// with another that has more specific requirements based on the type of the
7055/// corresponding operand.
Chris Lattnereca405c2008-04-26 23:02:14 +00007056const char *X86TargetLowering::
Duncan Sands92c43912008-06-06 12:08:01 +00007057LowerXConstraint(MVT ConstraintVT) const {
Chris Lattnereca405c2008-04-26 23:02:14 +00007058 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
7059 // 'f' like normal targets.
Duncan Sands92c43912008-06-06 12:08:01 +00007060 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesene99fc902008-01-29 02:21:21 +00007061 if (Subtarget->hasSSE2())
Chris Lattnereca405c2008-04-26 23:02:14 +00007062 return "Y";
7063 if (Subtarget->hasSSE1())
7064 return "x";
7065 }
7066
7067 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesene99fc902008-01-29 02:21:21 +00007068}
7069
Chris Lattnera531abc2007-08-25 00:47:38 +00007070/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
7071/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman8181bd12008-07-27 21:46:04 +00007072void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattnera531abc2007-08-25 00:47:38 +00007073 char Constraint,
Dan Gohman8181bd12008-07-27 21:46:04 +00007074 std::vector<SDValue>&Ops,
Chris Lattnereca405c2008-04-26 23:02:14 +00007075 SelectionDAG &DAG) const {
Dan Gohman8181bd12008-07-27 21:46:04 +00007076 SDValue Result(0, 0);
Chris Lattnera531abc2007-08-25 00:47:38 +00007077
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007078 switch (Constraint) {
7079 default: break;
7080 case 'I':
7081 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattnera531abc2007-08-25 00:47:38 +00007082 if (C->getValue() <= 31) {
7083 Result = DAG.getTargetConstant(C->getValue(), Op.getValueType());
7084 break;
7085 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007086 }
Chris Lattnera531abc2007-08-25 00:47:38 +00007087 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007088 case 'N':
7089 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattnera531abc2007-08-25 00:47:38 +00007090 if (C->getValue() <= 255) {
7091 Result = DAG.getTargetConstant(C->getValue(), Op.getValueType());
7092 break;
7093 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007094 }
Chris Lattnera531abc2007-08-25 00:47:38 +00007095 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007096 case 'i': {
7097 // Literal immediates are always ok.
Chris Lattnera531abc2007-08-25 00:47:38 +00007098 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
7099 Result = DAG.getTargetConstant(CST->getValue(), Op.getValueType());
7100 break;
7101 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007102
7103 // If we are in non-pic codegen mode, we allow the address of a global (with
7104 // an optional displacement) to be used with 'i'.
7105 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
7106 int64_t Offset = 0;
7107
7108 // Match either (GA) or (GA+C)
7109 if (GA) {
7110 Offset = GA->getOffset();
7111 } else if (Op.getOpcode() == ISD::ADD) {
7112 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
7113 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
7114 if (C && GA) {
7115 Offset = GA->getOffset()+C->getValue();
7116 } else {
7117 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
7118 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
7119 if (C && GA)
7120 Offset = GA->getOffset()+C->getValue();
7121 else
7122 C = 0, GA = 0;
7123 }
7124 }
7125
7126 if (GA) {
7127 // If addressing this global requires a load (e.g. in PIC mode), we can't
7128 // match.
7129 if (Subtarget->GVRequiresExtraLoad(GA->getGlobal(), getTargetMachine(),
7130 false))
Chris Lattnera531abc2007-08-25 00:47:38 +00007131 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007132
7133 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
7134 Offset);
Chris Lattnera531abc2007-08-25 00:47:38 +00007135 Result = Op;
7136 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007137 }
7138
7139 // Otherwise, not valid for this mode.
Chris Lattnera531abc2007-08-25 00:47:38 +00007140 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007141 }
7142 }
Chris Lattnera531abc2007-08-25 00:47:38 +00007143
Gabor Greif1c80d112008-08-28 21:40:38 +00007144 if (Result.getNode()) {
Chris Lattnera531abc2007-08-25 00:47:38 +00007145 Ops.push_back(Result);
7146 return;
7147 }
7148 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007149}
7150
7151std::vector<unsigned> X86TargetLowering::
7152getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +00007153 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007154 if (Constraint.size() == 1) {
7155 // FIXME: not handling fp-stack yet!
7156 switch (Constraint[0]) { // GCC X86 Constraint Letters
7157 default: break; // Unknown constraint letter
7158 case 'A': // EAX/EDX
7159 if (VT == MVT::i32 || VT == MVT::i64)
7160 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
7161 break;
7162 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
7163 case 'Q': // Q_REGS
7164 if (VT == MVT::i32)
7165 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
7166 else if (VT == MVT::i16)
7167 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
7168 else if (VT == MVT::i8)
Evan Chengf85c10f2007-08-13 23:27:11 +00007169 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner35032592007-11-04 06:51:12 +00007170 else if (VT == MVT::i64)
7171 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
7172 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007173 }
7174 }
7175
7176 return std::vector<unsigned>();
7177}
7178
7179std::pair<unsigned, const TargetRegisterClass*>
7180X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +00007181 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007182 // First, see if this is a constraint that directly corresponds to an LLVM
7183 // register class.
7184 if (Constraint.size() == 1) {
7185 // GCC Constraint Letters
7186 switch (Constraint[0]) {
7187 default: break;
7188 case 'r': // GENERAL_REGS
7189 case 'R': // LEGACY_REGS
7190 case 'l': // INDEX_REGS
7191 if (VT == MVT::i64 && Subtarget->is64Bit())
7192 return std::make_pair(0U, X86::GR64RegisterClass);
7193 if (VT == MVT::i32)
7194 return std::make_pair(0U, X86::GR32RegisterClass);
7195 else if (VT == MVT::i16)
7196 return std::make_pair(0U, X86::GR16RegisterClass);
7197 else if (VT == MVT::i8)
7198 return std::make_pair(0U, X86::GR8RegisterClass);
7199 break;
Chris Lattner267805f2008-03-11 19:06:29 +00007200 case 'f': // FP Stack registers.
7201 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
7202 // value to the correct fpstack register class.
7203 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
7204 return std::make_pair(0U, X86::RFP32RegisterClass);
7205 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
7206 return std::make_pair(0U, X86::RFP64RegisterClass);
7207 return std::make_pair(0U, X86::RFP80RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007208 case 'y': // MMX_REGS if MMX allowed.
7209 if (!Subtarget->hasMMX()) break;
7210 return std::make_pair(0U, X86::VR64RegisterClass);
7211 break;
7212 case 'Y': // SSE_REGS if SSE2 allowed
7213 if (!Subtarget->hasSSE2()) break;
7214 // FALL THROUGH.
7215 case 'x': // SSE_REGS if SSE1 allowed
7216 if (!Subtarget->hasSSE1()) break;
Duncan Sands92c43912008-06-06 12:08:01 +00007217
7218 switch (VT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007219 default: break;
7220 // Scalar SSE types.
7221 case MVT::f32:
7222 case MVT::i32:
7223 return std::make_pair(0U, X86::FR32RegisterClass);
7224 case MVT::f64:
7225 case MVT::i64:
7226 return std::make_pair(0U, X86::FR64RegisterClass);
7227 // Vector types.
7228 case MVT::v16i8:
7229 case MVT::v8i16:
7230 case MVT::v4i32:
7231 case MVT::v2i64:
7232 case MVT::v4f32:
7233 case MVT::v2f64:
7234 return std::make_pair(0U, X86::VR128RegisterClass);
7235 }
7236 break;
7237 }
7238 }
7239
7240 // Use the default implementation in TargetLowering to convert the register
7241 // constraint into a member of a register class.
7242 std::pair<unsigned, const TargetRegisterClass*> Res;
7243 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
7244
7245 // Not found as a standard register?
7246 if (Res.second == 0) {
7247 // GCC calls "st(0)" just plain "st".
7248 if (StringsEqualNoCase("{st}", Constraint)) {
7249 Res.first = X86::ST0;
Chris Lattner3cfe51b2007-09-24 05:27:37 +00007250 Res.second = X86::RFP80RegisterClass;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007251 }
7252
7253 return Res;
7254 }
7255
7256 // Otherwise, check to see if this is a register class of the wrong value
7257 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
7258 // turn into {ax},{dx}.
7259 if (Res.second->hasType(VT))
7260 return Res; // Correct type already, nothing to do.
7261
7262 // All of the single-register GCC register classes map their values onto
7263 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
7264 // really want an 8-bit or 32-bit register, map to the appropriate register
7265 // class and return the appropriate register.
Chris Lattnere9d7f792008-08-26 06:19:02 +00007266 if (Res.second == X86::GR16RegisterClass) {
7267 if (VT == MVT::i8) {
7268 unsigned DestReg = 0;
7269 switch (Res.first) {
7270 default: break;
7271 case X86::AX: DestReg = X86::AL; break;
7272 case X86::DX: DestReg = X86::DL; break;
7273 case X86::CX: DestReg = X86::CL; break;
7274 case X86::BX: DestReg = X86::BL; break;
7275 }
7276 if (DestReg) {
7277 Res.first = DestReg;
7278 Res.second = Res.second = X86::GR8RegisterClass;
7279 }
7280 } else if (VT == MVT::i32) {
7281 unsigned DestReg = 0;
7282 switch (Res.first) {
7283 default: break;
7284 case X86::AX: DestReg = X86::EAX; break;
7285 case X86::DX: DestReg = X86::EDX; break;
7286 case X86::CX: DestReg = X86::ECX; break;
7287 case X86::BX: DestReg = X86::EBX; break;
7288 case X86::SI: DestReg = X86::ESI; break;
7289 case X86::DI: DestReg = X86::EDI; break;
7290 case X86::BP: DestReg = X86::EBP; break;
7291 case X86::SP: DestReg = X86::ESP; break;
7292 }
7293 if (DestReg) {
7294 Res.first = DestReg;
7295 Res.second = Res.second = X86::GR32RegisterClass;
7296 }
7297 } else if (VT == MVT::i64) {
7298 unsigned DestReg = 0;
7299 switch (Res.first) {
7300 default: break;
7301 case X86::AX: DestReg = X86::RAX; break;
7302 case X86::DX: DestReg = X86::RDX; break;
7303 case X86::CX: DestReg = X86::RCX; break;
7304 case X86::BX: DestReg = X86::RBX; break;
7305 case X86::SI: DestReg = X86::RSI; break;
7306 case X86::DI: DestReg = X86::RDI; break;
7307 case X86::BP: DestReg = X86::RBP; break;
7308 case X86::SP: DestReg = X86::RSP; break;
7309 }
7310 if (DestReg) {
7311 Res.first = DestReg;
7312 Res.second = Res.second = X86::GR64RegisterClass;
7313 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007314 }
Chris Lattnere9d7f792008-08-26 06:19:02 +00007315 } else if (Res.second == X86::FR32RegisterClass ||
7316 Res.second == X86::FR64RegisterClass ||
7317 Res.second == X86::VR128RegisterClass) {
7318 // Handle references to XMM physical registers that got mapped into the
7319 // wrong class. This can happen with constraints like {xmm0} where the
7320 // target independent register mapper will just pick the first match it can
7321 // find, ignoring the required type.
7322 if (VT == MVT::f32)
7323 Res.second = X86::FR32RegisterClass;
7324 else if (VT == MVT::f64)
7325 Res.second = X86::FR64RegisterClass;
7326 else if (X86::VR128RegisterClass->hasType(VT))
7327 Res.second = X86::VR128RegisterClass;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007328 }
7329
7330 return Res;
7331}