blob: 7173df696940b0c6318fac9db8c28e956c85aeff [file] [log] [blame]
Arnold Schwaighofera70fe792007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
16#include "X86InstrBuilder.h"
17#include "X86ISelLowering.h"
18#include "X86MachineFunctionInfo.h"
19#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
21#include "llvm/Constants.h"
22#include "llvm/DerivedTypes.h"
23#include "llvm/GlobalVariable.h"
24#include "llvm/Function.h"
25#include "llvm/Intrinsics.h"
Evan Cheng75184a92007-12-11 01:46:18 +000026#include "llvm/ADT/BitVector.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000027#include "llvm/ADT/VectorExtras.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000028#include "llvm/CodeGen/CallingConvLower.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng2e28d622008-02-02 04:07:54 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner1b989192007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman12a9c082008-02-06 22:27:42 +000034#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000035#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000036#include "llvm/Support/MathExtras.h"
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +000037#include "llvm/Support/Debug.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000038#include "llvm/Target/TargetOptions.h"
Evan Cheng75184a92007-12-11 01:46:18 +000039#include "llvm/ADT/SmallSet.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040#include "llvm/ADT/StringExtras.h"
41using namespace llvm;
42
Evan Cheng2aea0b42008-04-25 19:11:04 +000043// Forward declarations.
44static SDOperand getMOVLMask(unsigned NumElems, SelectionDAG &DAG);
45
Dan Gohmanb41dfba2008-05-14 01:58:56 +000046X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Dan Gohmanf17a25c2007-07-18 16:29:46 +000047 : TargetLowering(TM) {
48 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesene0e0fd02007-09-23 14:52:20 +000049 X86ScalarSSEf64 = Subtarget->hasSSE2();
50 X86ScalarSSEf32 = Subtarget->hasSSE1();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000051 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +000052
Chris Lattnerdec9cb52008-01-24 08:07:48 +000053 bool Fast = false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000054
55 RegInfo = TM.getRegisterInfo();
56
57 // Set up the TargetLowering object.
58
59 // X86 is weird, it always uses i8 for shift amounts and setcc results.
60 setShiftAmountType(MVT::i8);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000061 setSetCCResultContents(ZeroOrOneSetCCResult);
62 setSchedulingPreference(SchedulingForRegPressure);
63 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
64 setStackPointerRegisterToSaveRestore(X86StackPtr);
65
66 if (Subtarget->isTargetDarwin()) {
67 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
68 setUseUnderscoreSetJmp(false);
69 setUseUnderscoreLongJmp(false);
70 } else if (Subtarget->isTargetMingw()) {
71 // MS runtime is weird: it exports _setjmp, but longjmp!
72 setUseUnderscoreSetJmp(true);
73 setUseUnderscoreLongJmp(false);
74 } else {
75 setUseUnderscoreSetJmp(true);
76 setUseUnderscoreLongJmp(true);
77 }
78
79 // Set up the register classes.
80 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
81 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
82 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
83 if (Subtarget->is64Bit())
84 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
85
Duncan Sands082524c2008-01-23 20:39:46 +000086 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000087
Chris Lattner3bc08502008-01-17 19:59:44 +000088 // We don't accept any truncstore of integer registers.
89 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
90 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
91 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
92 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
93 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
94 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
95
Dan Gohmanf17a25c2007-07-18 16:29:46 +000096 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
97 // operation.
98 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
99 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
100 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
101
102 if (Subtarget->is64Bit()) {
103 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
104 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
105 } else {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000106 if (X86ScalarSSEf64)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000107 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
108 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
109 else
110 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
111 }
112
113 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
114 // this operation.
115 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
116 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
117 // SSE has no i16 to fp conversion, only i32
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000118 if (X86ScalarSSEf32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000119 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000120 // f32 and f64 cases are Legal, f80 case is not
121 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
122 } else {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000123 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
124 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
125 }
126
Dale Johannesen958b08b2007-09-19 23:55:34 +0000127 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
128 // are Legal, f80 is custom lowered.
129 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
130 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000131
132 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
133 // this operation.
134 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
135 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
136
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000137 if (X86ScalarSSEf32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000138 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000139 // f32 and f64 cases are Legal, f80 case is not
140 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000141 } else {
142 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
143 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
144 }
145
146 // Handle FP_TO_UINT by promoting the destination to a larger signed
147 // conversion.
148 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
149 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
150 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
151
152 if (Subtarget->is64Bit()) {
153 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
154 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
155 } else {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000156 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000157 // Expand FP_TO_UINT into a select.
158 // FIXME: We would like to use a Custom expander here eventually to do
159 // the optimal thing for SSE vs. the default expansion in the legalizer.
160 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
161 else
162 // With SSE3 we can use fisttpll to convert to a signed i64.
163 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
164 }
165
166 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000167 if (!X86ScalarSSEf64) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000168 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
169 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
170 }
171
Dan Gohman8450d862008-02-18 19:34:53 +0000172 // Scalar integer divide and remainder are lowered to use operations that
173 // produce two results, to match the available instructions. This exposes
174 // the two-result form to trivial CSE, which is able to combine x/y and x%y
175 // into a single instruction.
176 //
177 // Scalar integer multiply-high is also lowered to use two-result
178 // operations, to match the available instructions. However, plain multiply
179 // (low) operations are left as Legal, as there are single-result
180 // instructions for this in x86. Using the two-result multiply instructions
181 // when both high and low results are needed must be arranged by dagcombine.
Dan Gohman5a199552007-10-08 18:33:35 +0000182 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
183 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
184 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
185 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
186 setOperationAction(ISD::SREM , MVT::i8 , Expand);
187 setOperationAction(ISD::UREM , MVT::i8 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000188 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
189 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
190 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
191 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
192 setOperationAction(ISD::SREM , MVT::i16 , Expand);
193 setOperationAction(ISD::UREM , MVT::i16 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000194 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
195 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
196 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
197 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
198 setOperationAction(ISD::SREM , MVT::i32 , Expand);
199 setOperationAction(ISD::UREM , MVT::i32 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000200 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
201 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
202 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
203 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
204 setOperationAction(ISD::SREM , MVT::i64 , Expand);
205 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohman242a5ba2007-09-25 18:23:27 +0000206
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000207 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
208 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
209 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
210 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000211 if (Subtarget->is64Bit())
Christopher Lamb0a7c8662007-08-10 21:48:46 +0000212 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
213 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
214 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000215 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
216 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerb7a5cca2008-03-07 06:36:32 +0000217 setOperationAction(ISD::FREM , MVT::f32 , Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000218 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Chris Lattnerb7a5cca2008-03-07 06:36:32 +0000219 setOperationAction(ISD::FREM , MVT::f80 , Expand);
Dan Gohman819574c2008-01-31 00:41:03 +0000220 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +0000221
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000222 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000223 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
224 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000225 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000226 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
227 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000228 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000229 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
230 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000231 if (Subtarget->is64Bit()) {
232 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000233 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
234 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000235 }
236
237 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
238 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
239
240 // These should be promoted to a larger select which is supported.
241 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
242 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
243 // X86 wants to expand cmov itself.
244 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
245 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
246 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
247 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000248 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000249 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
250 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
251 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
252 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
253 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000254 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000255 if (Subtarget->is64Bit()) {
256 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
257 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
258 }
259 // X86 ret instruction may pop stack.
260 setOperationAction(ISD::RET , MVT::Other, Custom);
261 if (!Subtarget->is64Bit())
262 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
263
264 // Darwin ABI issue.
265 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
266 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
267 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
268 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +0000269 if (Subtarget->is64Bit())
270 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000271 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
272 if (Subtarget->is64Bit()) {
273 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
274 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
275 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
276 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
277 }
278 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
279 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
280 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
281 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman092014e2008-03-03 22:22:09 +0000282 if (Subtarget->is64Bit()) {
283 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
284 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
285 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
286 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000287
Evan Cheng8d51ab32008-03-10 19:38:10 +0000288 if (Subtarget->hasSSE1())
289 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Chengd1d68072008-03-08 00:58:38 +0000290
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000291 if (!Subtarget->hasSSE2())
292 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
293
Mon P Wang078a62d2008-05-05 19:05:59 +0000294 // Expand certain atomics
Mon P Wang6bde9ec2008-06-25 08:15:39 +0000295 setOperationAction(ISD::ATOMIC_CMP_SWAP , MVT::i8, Custom);
296 setOperationAction(ISD::ATOMIC_CMP_SWAP , MVT::i16, Custom);
297 setOperationAction(ISD::ATOMIC_CMP_SWAP , MVT::i32, Custom);
298 setOperationAction(ISD::ATOMIC_CMP_SWAP , MVT::i64, Custom);
299 setOperationAction(ISD::ATOMIC_LOAD_SUB , MVT::i32, Expand);
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000300
Evan Cheng2e28d622008-02-02 04:07:54 +0000301 // Use the default ISD::LOCATION, ISD::DECLARE expansion.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000302 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000303 // FIXME - use subtarget debug flags
304 if (!Subtarget->isTargetDarwin() &&
305 !Subtarget->isTargetELF() &&
306 !Subtarget->isTargetCygMing())
307 setOperationAction(ISD::LABEL, MVT::Other, Expand);
308
309 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
310 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
311 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
312 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
313 if (Subtarget->is64Bit()) {
314 // FIXME: Verify
315 setExceptionPointerRegister(X86::RAX);
316 setExceptionSelectorRegister(X86::RDX);
317 } else {
318 setExceptionPointerRegister(X86::EAX);
319 setExceptionSelectorRegister(X86::EDX);
320 }
Anton Korobeynikov23ca9c52007-09-03 00:36:06 +0000321 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000322
Duncan Sands7407a9f2007-09-11 14:10:23 +0000323 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsd8455ca2007-07-27 20:02:49 +0000324
Chris Lattner56b941f2008-01-15 21:58:22 +0000325 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000326
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000327 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
328 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000329 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000330 if (Subtarget->is64Bit()) {
331 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000332 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000333 } else {
334 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000335 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000336 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000337
338 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
339 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
340 if (Subtarget->is64Bit())
341 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
342 if (Subtarget->isTargetCygMing())
343 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
344 else
345 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
346
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000347 if (X86ScalarSSEf64) {
348 // f32 and f64 use SSE.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000349 // Set up the FP register classes.
350 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
351 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
352
353 // Use ANDPD to simulate FABS.
354 setOperationAction(ISD::FABS , MVT::f64, Custom);
355 setOperationAction(ISD::FABS , MVT::f32, Custom);
356
357 // Use XORP to simulate FNEG.
358 setOperationAction(ISD::FNEG , MVT::f64, Custom);
359 setOperationAction(ISD::FNEG , MVT::f32, Custom);
360
361 // Use ANDPD and ORPD to simulate FCOPYSIGN.
362 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
363 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
364
365 // We don't support sin/cos/fmod
366 setOperationAction(ISD::FSIN , MVT::f64, Expand);
367 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000368 setOperationAction(ISD::FSIN , MVT::f32, Expand);
369 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000370
371 // Expand FP immediates into loads from the stack, except for the special
372 // cases we handle.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000373 addLegalFPImmediate(APFloat(+0.0)); // xorpd
374 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Dale Johannesen8f83a6b2007-08-09 01:04:01 +0000375
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000376 // Floating truncations from f80 and extensions to f80 go through memory.
377 // If optimizing, we lie about this though and handle it in
378 // InstructionSelectPreprocess so that dagcombine2 can hack on these.
379 if (Fast) {
380 setConvertAction(MVT::f32, MVT::f80, Expand);
381 setConvertAction(MVT::f64, MVT::f80, Expand);
382 setConvertAction(MVT::f80, MVT::f32, Expand);
383 setConvertAction(MVT::f80, MVT::f64, Expand);
384 }
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000385 } else if (X86ScalarSSEf32) {
386 // Use SSE for f32, x87 for f64.
387 // Set up the FP register classes.
388 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
389 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
390
391 // Use ANDPS to simulate FABS.
392 setOperationAction(ISD::FABS , MVT::f32, Custom);
393
394 // Use XORP to simulate FNEG.
395 setOperationAction(ISD::FNEG , MVT::f32, Custom);
396
397 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
398
399 // Use ANDPS and ORPS to simulate FCOPYSIGN.
400 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
401 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
402
403 // We don't support sin/cos/fmod
404 setOperationAction(ISD::FSIN , MVT::f32, Expand);
405 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000406
Nate Begemane2ba64f2008-02-14 08:57:00 +0000407 // Special cases we handle for FP constants.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000408 addLegalFPImmediate(APFloat(+0.0f)); // xorps
409 addLegalFPImmediate(APFloat(+0.0)); // FLD0
410 addLegalFPImmediate(APFloat(+1.0)); // FLD1
411 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
412 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
413
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000414 // SSE <-> X87 conversions go through memory. If optimizing, we lie about
415 // this though and handle it in InstructionSelectPreprocess so that
416 // dagcombine2 can hack on these.
417 if (Fast) {
418 setConvertAction(MVT::f32, MVT::f64, Expand);
419 setConvertAction(MVT::f32, MVT::f80, Expand);
420 setConvertAction(MVT::f80, MVT::f32, Expand);
421 setConvertAction(MVT::f64, MVT::f32, Expand);
422 // And x87->x87 truncations also.
423 setConvertAction(MVT::f80, MVT::f64, Expand);
424 }
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000425
426 if (!UnsafeFPMath) {
427 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
428 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
429 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000430 } else {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000431 // f32 and f64 in x87.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000432 // Set up the FP register classes.
433 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
434 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
435
436 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
437 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
438 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
439 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen8f83a6b2007-08-09 01:04:01 +0000440
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000441 // Floating truncations go through memory. If optimizing, we lie about
442 // this though and handle it in InstructionSelectPreprocess so that
443 // dagcombine2 can hack on these.
444 if (Fast) {
445 setConvertAction(MVT::f80, MVT::f32, Expand);
446 setConvertAction(MVT::f64, MVT::f32, Expand);
447 setConvertAction(MVT::f80, MVT::f64, Expand);
448 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000449
450 if (!UnsafeFPMath) {
451 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
452 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
453 }
Dale Johannesenbbe2b702007-08-30 00:23:21 +0000454 addLegalFPImmediate(APFloat(+0.0)); // FLD0
455 addLegalFPImmediate(APFloat(+1.0)); // FLD1
456 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
457 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000458 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
459 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
460 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
461 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000462 }
463
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000464 // Long double always uses X87.
465 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000466 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
467 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Chris Lattnerdd867392008-01-27 06:19:31 +0000468 {
Chris Lattnerdd867392008-01-27 06:19:31 +0000469 APFloat TmpFlt(+0.0);
470 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven);
471 addLegalFPImmediate(TmpFlt); // FLD0
472 TmpFlt.changeSign();
473 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
474 APFloat TmpFlt2(+1.0);
475 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven);
476 addLegalFPImmediate(TmpFlt2); // FLD1
477 TmpFlt2.changeSign();
478 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
479 }
480
Dale Johannesen7f1076b2007-09-26 21:10:55 +0000481 if (!UnsafeFPMath) {
482 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
483 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
484 }
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000485
Dan Gohman2f7b1982007-10-11 23:21:31 +0000486 // Always use a library call for pow.
487 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
488 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
489 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
490
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000491 // First set operation action for all vector types to expand. Then we
492 // will selectively turn on ones that can be effectively codegen'd.
493 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
494 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Duncan Sands92c43912008-06-06 12:08:01 +0000495 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
496 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
497 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
498 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
499 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
500 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
501 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
502 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
503 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
504 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
505 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
506 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
507 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
508 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
509 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::SimpleValueType)VT, Expand);
510 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::SimpleValueType)VT, Expand);
511 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
512 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
513 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
514 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
515 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
516 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
517 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
518 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
519 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
520 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
521 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
522 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
523 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
524 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
525 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
526 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
527 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
528 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
529 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
530 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
531 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
532 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000533 }
534
535 if (Subtarget->hasMMX()) {
536 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
537 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
538 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Dale Johannesena585daf2008-06-24 22:01:44 +0000539 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000540 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
541
542 // FIXME: add MMX packed arithmetics
543
544 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
545 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
546 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
547 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
548
549 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
550 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
551 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen6b65c332007-10-30 01:18:38 +0000552 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000553
554 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
555 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
556
557 setOperationAction(ISD::AND, MVT::v8i8, Promote);
558 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
559 setOperationAction(ISD::AND, MVT::v4i16, Promote);
560 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
561 setOperationAction(ISD::AND, MVT::v2i32, Promote);
562 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
563 setOperationAction(ISD::AND, MVT::v1i64, Legal);
564
565 setOperationAction(ISD::OR, MVT::v8i8, Promote);
566 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
567 setOperationAction(ISD::OR, MVT::v4i16, Promote);
568 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
569 setOperationAction(ISD::OR, MVT::v2i32, Promote);
570 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
571 setOperationAction(ISD::OR, MVT::v1i64, Legal);
572
573 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
574 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
575 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
576 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
577 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
578 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
579 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
580
581 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
582 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
583 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
584 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
585 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
586 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Dale Johannesena585daf2008-06-24 22:01:44 +0000587 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
588 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000589 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
590
591 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
592 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
593 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Dale Johannesena585daf2008-06-24 22:01:44 +0000594 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000595 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
596
597 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
598 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
599 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
600 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
601
602 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
603 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000604 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
605 }
606
607 if (Subtarget->hasSSE1()) {
608 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
609
610 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
611 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
612 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
613 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
614 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
615 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000616 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
617 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
618 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
619 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
620 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Nate Begeman061db5f2008-05-12 20:34:32 +0000621 setOperationAction(ISD::VSETCC, MVT::v4f32, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000622 }
623
624 if (Subtarget->hasSSE2()) {
625 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
626 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
627 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
628 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
629 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
630
631 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
632 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
633 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
634 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
635 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
636 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
637 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
638 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
639 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
640 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
641 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
642 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
643 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
644 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
645 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000646
Nate Begeman061db5f2008-05-12 20:34:32 +0000647 setOperationAction(ISD::VSETCC, MVT::v2f64, Legal);
648 setOperationAction(ISD::VSETCC, MVT::v16i8, Legal);
649 setOperationAction(ISD::VSETCC, MVT::v8i16, Legal);
650 setOperationAction(ISD::VSETCC, MVT::v4i32, Legal);
651 setOperationAction(ISD::VSETCC, MVT::v2i64, Legal);
652
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000653 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
654 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
655 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
656 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000657 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
658
659 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Duncan Sands92c43912008-06-06 12:08:01 +0000660 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
661 MVT VT = (MVT::SimpleValueType)i;
Nate Begemanc16406d2007-12-11 01:41:33 +0000662 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands92c43912008-06-06 12:08:01 +0000663 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begemanc16406d2007-12-11 01:41:33 +0000664 continue;
Duncan Sands92c43912008-06-06 12:08:01 +0000665 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
666 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
667 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000668 }
669 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
670 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
671 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
672 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000673 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000674 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000675 if (Subtarget->is64Bit()) {
676 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
Dale Johannesen2ff963d2007-10-31 00:32:36 +0000677 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000678 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000679
680 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
681 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
Duncan Sands92c43912008-06-06 12:08:01 +0000682 setOperationAction(ISD::AND, (MVT::SimpleValueType)VT, Promote);
683 AddPromotedToType (ISD::AND, (MVT::SimpleValueType)VT, MVT::v2i64);
684 setOperationAction(ISD::OR, (MVT::SimpleValueType)VT, Promote);
685 AddPromotedToType (ISD::OR, (MVT::SimpleValueType)VT, MVT::v2i64);
686 setOperationAction(ISD::XOR, (MVT::SimpleValueType)VT, Promote);
687 AddPromotedToType (ISD::XOR, (MVT::SimpleValueType)VT, MVT::v2i64);
688 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Promote);
689 AddPromotedToType (ISD::LOAD, (MVT::SimpleValueType)VT, MVT::v2i64);
690 setOperationAction(ISD::SELECT, (MVT::SimpleValueType)VT, Promote);
691 AddPromotedToType (ISD::SELECT, (MVT::SimpleValueType)VT, MVT::v2i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000692 }
693
Chris Lattner3bc08502008-01-17 19:59:44 +0000694 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000695
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000696 // Custom lower v2i64 and v2f64 selects.
697 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
698 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
699 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
700 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Nate Begeman061db5f2008-05-12 20:34:32 +0000701
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000702 }
Nate Begemand77e59e2008-02-11 04:19:36 +0000703
704 if (Subtarget->hasSSE41()) {
705 // FIXME: Do we need to handle scalar-to-vector here?
706 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Dan Gohmane3731f52008-05-23 17:49:40 +0000707 setOperationAction(ISD::MUL, MVT::v2i64, Legal);
Nate Begemand77e59e2008-02-11 04:19:36 +0000708
709 // i8 and i16 vectors are custom , because the source register and source
710 // source memory operand types are not the same width. f32 vectors are
711 // custom since the immediate controlling the insert encodes additional
712 // information.
713 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
714 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
715 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Legal);
716 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
717
718 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
719 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
720 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Legal);
Evan Cheng6c249332008-03-24 21:52:23 +0000721 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begemand77e59e2008-02-11 04:19:36 +0000722
723 if (Subtarget->is64Bit()) {
Nate Begeman4294c1f2008-02-12 22:51:28 +0000724 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
725 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begemand77e59e2008-02-11 04:19:36 +0000726 }
727 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000728
729 // We want to custom lower some of our intrinsics.
730 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
731
732 // We have target-specific dag combine patterns for the following nodes:
733 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chenge9b9c672008-05-09 21:53:03 +0000734 setTargetDAGCombine(ISD::BUILD_VECTOR);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000735 setTargetDAGCombine(ISD::SELECT);
Chris Lattnerce84ae42008-02-22 02:09:43 +0000736 setTargetDAGCombine(ISD::STORE);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000737
738 computeRegisterProperties();
739
740 // FIXME: These should be based on subtarget info. Plus, the values should
741 // be smaller when we are in optimizing for size mode.
742 maxStoresPerMemset = 16; // For %llvm.memset -> sequence of stores
743 maxStoresPerMemcpy = 16; // For %llvm.memcpy -> sequence of stores
Dan Gohman42d311c2008-05-29 19:42:22 +0000744 maxStoresPerMemmove = 3; // For %llvm.memmove -> sequence of stores
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000745 allowUnalignedMemoryAccesses = true; // x86 supports it!
Evan Cheng45c1edb2008-02-28 00:43:03 +0000746 setPrefLoopAlignment(16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000747}
748
Scott Michel502151f2008-03-10 15:42:14 +0000749
Duncan Sands92c43912008-06-06 12:08:01 +0000750MVT X86TargetLowering::getSetCCResultType(const SDOperand &) const {
Scott Michel502151f2008-03-10 15:42:14 +0000751 return MVT::i8;
752}
753
754
Evan Cheng5a67b812008-01-23 23:17:41 +0000755/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
756/// the desired ByVal argument alignment.
757static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
758 if (MaxAlign == 16)
759 return;
760 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
761 if (VTy->getBitWidth() == 128)
762 MaxAlign = 16;
Evan Cheng5a67b812008-01-23 23:17:41 +0000763 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
764 unsigned EltAlign = 0;
765 getMaxByValAlign(ATy->getElementType(), EltAlign);
766 if (EltAlign > MaxAlign)
767 MaxAlign = EltAlign;
768 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
769 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
770 unsigned EltAlign = 0;
771 getMaxByValAlign(STy->getElementType(i), EltAlign);
772 if (EltAlign > MaxAlign)
773 MaxAlign = EltAlign;
774 if (MaxAlign == 16)
775 break;
776 }
777 }
778 return;
779}
780
781/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
782/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesena58b8622008-02-08 19:48:20 +0000783/// that contain SSE vectors are placed at 16-byte boundaries while the rest
784/// are at 4-byte boundaries.
Evan Cheng5a67b812008-01-23 23:17:41 +0000785unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
786 if (Subtarget->is64Bit())
787 return getTargetData()->getABITypeAlignment(Ty);
788 unsigned Align = 4;
Dale Johannesena58b8622008-02-08 19:48:20 +0000789 if (Subtarget->hasSSE1())
790 getMaxByValAlign(Ty, Align);
Evan Cheng5a67b812008-01-23 23:17:41 +0000791 return Align;
792}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000793
Evan Cheng8c590372008-05-15 08:39:06 +0000794/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng2f1033e2008-05-15 22:13:02 +0000795/// and store operations as a result of memset, memcpy, and memmove
796/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Cheng8c590372008-05-15 08:39:06 +0000797/// determining it.
Duncan Sands92c43912008-06-06 12:08:01 +0000798MVT
Evan Cheng8c590372008-05-15 08:39:06 +0000799X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
800 bool isSrcConst, bool isSrcStr) const {
801 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
802 return MVT::v4i32;
803 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
804 return MVT::v4f32;
805 if (Subtarget->is64Bit() && Size >= 8)
806 return MVT::i64;
807 return MVT::i32;
808}
809
810
Evan Cheng6fb06762007-11-09 01:32:10 +0000811/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
812/// jumptable.
813SDOperand X86TargetLowering::getPICJumpTableRelocBase(SDOperand Table,
814 SelectionDAG &DAG) const {
815 if (usesGlobalOffsetTable())
816 return DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, getPointerTy());
817 if (!Subtarget->isPICStyleRIPRel())
818 return DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy());
819 return Table;
820}
821
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000822//===----------------------------------------------------------------------===//
823// Return Value Calling Convention Implementation
824//===----------------------------------------------------------------------===//
825
826#include "X86GenCallingConv.inc"
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000827
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000828/// LowerRET - Lower an ISD::RET node.
829SDOperand X86TargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG) {
830 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
831
832 SmallVector<CCValAssign, 16> RVLocs;
833 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
834 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
835 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
836 CCInfo.AnalyzeReturn(Op.Val, RetCC_X86);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000837
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000838 // If this is the first return lowered for this function, add the regs to the
839 // liveout set for the function.
Chris Lattner1b989192007-12-31 04:13:23 +0000840 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000841 for (unsigned i = 0; i != RVLocs.size(); ++i)
842 if (RVLocs[i].isRegLoc())
Chris Lattner1b989192007-12-31 04:13:23 +0000843 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000844 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000845 SDOperand Chain = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000846
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000847 // Handle tail call return.
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000848 Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000849 if (Chain.getOpcode() == X86ISD::TAILCALL) {
850 SDOperand TailCall = Chain;
851 SDOperand TargetAddress = TailCall.getOperand(1);
852 SDOperand StackAdjustment = TailCall.getOperand(2);
Chris Lattnerf8decf52008-01-16 05:52:18 +0000853 assert(((TargetAddress.getOpcode() == ISD::Register &&
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000854 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::ECX ||
855 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R9)) ||
856 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
857 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
858 "Expecting an global address, external symbol, or register");
Chris Lattnerf8decf52008-01-16 05:52:18 +0000859 assert(StackAdjustment.getOpcode() == ISD::Constant &&
860 "Expecting a const value");
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000861
862 SmallVector<SDOperand,8> Operands;
863 Operands.push_back(Chain.getOperand(0));
864 Operands.push_back(TargetAddress);
865 Operands.push_back(StackAdjustment);
866 // Copy registers used by the call. Last operand is a flag so it is not
867 // copied.
Arnold Schwaighofer10202b32007-10-16 09:05:00 +0000868 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000869 Operands.push_back(Chain.getOperand(i));
870 }
Arnold Schwaighofer10202b32007-10-16 09:05:00 +0000871 return DAG.getNode(X86ISD::TC_RETURN, MVT::Other, &Operands[0],
872 Operands.size());
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000873 }
874
875 // Regular return.
876 SDOperand Flag;
877
Chris Lattnerb56cc342008-03-11 03:23:40 +0000878 SmallVector<SDOperand, 6> RetOps;
879 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
880 // Operand #1 = Bytes To Pop
881 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
882
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000883 // Copy the result values into the output registers.
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000884 for (unsigned i = 0; i != RVLocs.size(); ++i) {
885 CCValAssign &VA = RVLocs[i];
886 assert(VA.isRegLoc() && "Can only return in registers!");
887 SDOperand ValToCopy = Op.getOperand(i*2+1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000888
Chris Lattnerb56cc342008-03-11 03:23:40 +0000889 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
890 // the RET instruction and handled by the FP Stackifier.
891 if (RVLocs[i].getLocReg() == X86::ST0 ||
892 RVLocs[i].getLocReg() == X86::ST1) {
893 // If this is a copy from an xmm register to ST(0), use an FPExtend to
894 // change the value to the FP stack register class.
895 if (isScalarFPTypeInSSEReg(RVLocs[i].getValVT()))
896 ValToCopy = DAG.getNode(ISD::FP_EXTEND, MVT::f80, ValToCopy);
897 RetOps.push_back(ValToCopy);
898 // Don't emit a copytoreg.
899 continue;
900 }
Dale Johannesena585daf2008-06-24 22:01:44 +0000901
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000902 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), ValToCopy, Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000903 Flag = Chain.getValue(1);
904 }
Dan Gohmanb47dabd2008-04-21 23:59:07 +0000905
906 // The x86-64 ABI for returning structs by value requires that we copy
907 // the sret argument into %rax for the return. We saved the argument into
908 // a virtual register in the entry block, so now we copy the value out
909 // and into %rax.
910 if (Subtarget->is64Bit() &&
911 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
912 MachineFunction &MF = DAG.getMachineFunction();
913 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
914 unsigned Reg = FuncInfo->getSRetReturnReg();
915 if (!Reg) {
916 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
917 FuncInfo->setSRetReturnReg(Reg);
918 }
919 SDOperand Val = DAG.getCopyFromReg(Chain, Reg, getPointerTy());
920
921 Chain = DAG.getCopyToReg(Chain, X86::RAX, Val, Flag);
922 Flag = Chain.getValue(1);
923 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000924
Chris Lattnerb56cc342008-03-11 03:23:40 +0000925 RetOps[0] = Chain; // Update chain.
926
927 // Add the flag if we have it.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000928 if (Flag.Val)
Chris Lattnerb56cc342008-03-11 03:23:40 +0000929 RetOps.push_back(Flag);
930
931 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, &RetOps[0], RetOps.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000932}
933
934
935/// LowerCallResult - Lower the result values of an ISD::CALL into the
936/// appropriate copies out of appropriate physical registers. This assumes that
937/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
938/// being lowered. The returns a SDNode with the same number of values as the
939/// ISD::CALL.
940SDNode *X86TargetLowering::
941LowerCallResult(SDOperand Chain, SDOperand InFlag, SDNode *TheCall,
942 unsigned CallingConv, SelectionDAG &DAG) {
943
944 // Assign locations to each value returned by this call.
945 SmallVector<CCValAssign, 16> RVLocs;
946 bool isVarArg = cast<ConstantSDNode>(TheCall->getOperand(2))->getValue() != 0;
947 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs);
948 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
949
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000950 SmallVector<SDOperand, 8> ResultVals;
951
952 // Copy all of the result registers out of their specified physreg.
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000953 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Duncan Sands92c43912008-06-06 12:08:01 +0000954 MVT CopyVT = RVLocs[i].getValVT();
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000955
956 // If this is a call to a function that returns an fp value on the floating
957 // point stack, but where we prefer to use the value in xmm registers, copy
958 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
959 if (RVLocs[i].getLocReg() == X86::ST0 &&
960 isScalarFPTypeInSSEReg(RVLocs[i].getValVT())) {
961 CopyVT = MVT::f80;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000962 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000963
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000964 Chain = DAG.getCopyFromReg(Chain, RVLocs[i].getLocReg(),
965 CopyVT, InFlag).getValue(1);
966 SDOperand Val = Chain.getValue(0);
967 InFlag = Chain.getValue(2);
Chris Lattner40758732007-12-29 06:41:28 +0000968
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000969 if (CopyVT != RVLocs[i].getValVT()) {
970 // Round the F80 the right size, which also moves to the appropriate xmm
971 // register.
972 Val = DAG.getNode(ISD::FP_ROUND, RVLocs[i].getValVT(), Val,
973 // This truncation won't change the value.
974 DAG.getIntPtrConstant(1));
975 }
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000976
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000977 ResultVals.push_back(Val);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000978 }
979
980 // Merge everything together with a MERGE_VALUES node.
981 ResultVals.push_back(Chain);
Duncan Sandsf19591c2008-06-30 10:19:09 +0000982 return DAG.getMergeValues(TheCall->getVTList(), &ResultVals[0],
983 ResultVals.size()).Val;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000984}
985
986
987//===----------------------------------------------------------------------===//
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000988// C & StdCall & Fast Calling Convention implementation
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000989//===----------------------------------------------------------------------===//
990// StdCall calling convention seems to be standard for many Windows' API
991// routines and around. It differs from C calling convention just a little:
992// callee should clean up the stack, not caller. Symbols should be also
993// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000994// For info on fast calling convention see Fast Calling Convention (tail call)
995// implementation LowerX86_32FastCCCallTo.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000996
997/// AddLiveIn - This helper function adds the specified physical register to the
998/// MachineFunction as a live in value. It also creates a corresponding virtual
999/// register for it.
1000static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
1001 const TargetRegisterClass *RC) {
1002 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner1b989192007-12-31 04:13:23 +00001003 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
1004 MF.getRegInfo().addLiveIn(PReg, VReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001005 return VReg;
1006}
1007
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001008/// CallIsStructReturn - Determines whether a CALL node uses struct return
1009/// semantics.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001010static bool CallIsStructReturn(SDOperand Op) {
1011 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1012 if (!NumOps)
1013 return false;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001014
1015 return cast<ARG_FLAGSSDNode>(Op.getOperand(6))->getArgFlags().isSRet();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001016}
1017
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001018/// ArgsAreStructReturn - Determines whether a FORMAL_ARGUMENTS node uses struct
1019/// return semantics.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001020static bool ArgsAreStructReturn(SDOperand Op) {
1021 unsigned NumArgs = Op.Val->getNumValues() - 1;
1022 if (!NumArgs)
1023 return false;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001024
1025 return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001026}
1027
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001028/// IsCalleePop - Determines whether a CALL or FORMAL_ARGUMENTS node requires
1029/// the callee to pop its own arguments. Callee pop is necessary to support tail
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001030/// calls.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001031bool X86TargetLowering::IsCalleePop(SDOperand Op) {
1032 bool IsVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1033 if (IsVarArg)
1034 return false;
1035
1036 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
1037 default:
1038 return false;
1039 case CallingConv::X86_StdCall:
1040 return !Subtarget->is64Bit();
1041 case CallingConv::X86_FastCall:
1042 return !Subtarget->is64Bit();
1043 case CallingConv::Fast:
1044 return PerformTailCallOpt;
1045 }
1046}
1047
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001048/// CCAssignFnForNode - Selects the correct CCAssignFn for a CALL or
1049/// FORMAL_ARGUMENTS node.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001050CCAssignFn *X86TargetLowering::CCAssignFnForNode(SDOperand Op) const {
1051 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
1052
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00001053 if (Subtarget->is64Bit()) {
Anton Korobeynikov06d49b02008-03-22 20:57:27 +00001054 if (Subtarget->isTargetWin64())
Anton Korobeynikov99bd1882008-03-22 20:37:30 +00001055 return CC_X86_Win64_C;
1056 else {
1057 if (CC == CallingConv::Fast && PerformTailCallOpt)
1058 return CC_X86_64_TailCall;
1059 else
1060 return CC_X86_64_C;
1061 }
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00001062 }
1063
Gordon Henriksen18ace102008-01-05 16:56:59 +00001064 if (CC == CallingConv::X86_FastCall)
1065 return CC_X86_32_FastCall;
1066 else if (CC == CallingConv::Fast && PerformTailCallOpt)
1067 return CC_X86_32_TailCall;
1068 else
1069 return CC_X86_32_C;
1070}
1071
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001072/// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to
1073/// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001074NameDecorationStyle
1075X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDOperand Op) {
1076 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
1077 if (CC == CallingConv::X86_FastCall)
1078 return FastCall;
1079 else if (CC == CallingConv::X86_StdCall)
1080 return StdCall;
1081 return None;
1082}
1083
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001084
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001085/// CallRequiresGOTInRegister - Check whether the call requires the GOT pointer
1086/// in a register before calling.
1087bool X86TargetLowering::CallRequiresGOTPtrInReg(bool Is64Bit, bool IsTailCall) {
1088 return !IsTailCall && !Is64Bit &&
1089 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1090 Subtarget->isPICStyleGOT();
1091}
1092
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001093/// CallRequiresFnAddressInReg - Check whether the call requires the function
1094/// address to be loaded in a register.
1095bool
1096X86TargetLowering::CallRequiresFnAddressInReg(bool Is64Bit, bool IsTailCall) {
1097 return !Is64Bit && IsTailCall &&
1098 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1099 Subtarget->isPICStyleGOT();
1100}
1101
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001102/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1103/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001104/// the specific parameter attribute. The copy will be passed as a byval
1105/// function parameter.
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001106static SDOperand
Evan Cheng5817a0e2008-01-12 01:08:07 +00001107CreateCopyOfByValArgument(SDOperand Src, SDOperand Dst, SDOperand Chain,
Duncan Sandsc93fae32008-03-21 09:14:45 +00001108 ISD::ArgFlagsTy Flags, SelectionDAG &DAG) {
Duncan Sandsc93fae32008-03-21 09:14:45 +00001109 SDOperand SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dan Gohmane8b391e2008-04-12 04:36:06 +00001110 return DAG.getMemcpy(Chain, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001111 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001112}
1113
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001114SDOperand X86TargetLowering::LowerMemArgument(SDOperand Op, SelectionDAG &DAG,
1115 const CCValAssign &VA,
1116 MachineFrameInfo *MFI,
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001117 unsigned CC,
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001118 SDOperand Root, unsigned i) {
1119 // Create the nodes corresponding to a load from this parameter slot.
Duncan Sandsc93fae32008-03-21 09:14:45 +00001120 ISD::ArgFlagsTy Flags =
1121 cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags();
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001122 bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001123 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Evan Cheng3e42a522008-01-10 02:24:25 +00001124
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001125 // FIXME: For now, all byval parameter objects are marked mutable. This can be
1126 // changed with more analysis.
1127 // In case of tail call optimization mark all arguments mutable. Since they
1128 // could be overwritten by lowering of arguments in case of a tail call.
Duncan Sands92c43912008-06-06 12:08:01 +00001129 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001130 VA.getLocMemOffset(), isImmutable);
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001131 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sandsc93fae32008-03-21 09:14:45 +00001132 if (Flags.isByVal())
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001133 return FIN;
Dan Gohman12a9c082008-02-06 22:27:42 +00001134 return DAG.getLoad(VA.getValVT(), Root, FIN,
Dan Gohmanfb020b62008-02-07 18:41:25 +00001135 PseudoSourceValue::getFixedStack(), FI);
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001136}
1137
Gordon Henriksen18ace102008-01-05 16:56:59 +00001138SDOperand
1139X86TargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001140 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001141 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1142
1143 const Function* Fn = MF.getFunction();
1144 if (Fn->hasExternalLinkage() &&
1145 Subtarget->isTargetCygMing() &&
1146 Fn->getName() == "main")
1147 FuncInfo->setForceFramePointer(true);
1148
1149 // Decorate the function name.
1150 FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op));
1151
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001152 MachineFrameInfo *MFI = MF.getFrameInfo();
1153 SDOperand Root = Op.getOperand(0);
1154 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001155 unsigned CC = MF.getFunction()->getCallingConv();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001156 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001157 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001158
1159 assert(!(isVarArg && CC == CallingConv::Fast) &&
1160 "Var args not supported with calling convention fastcc");
1161
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001162 // Assign locations to all of the incoming arguments.
1163 SmallVector<CCValAssign, 16> ArgLocs;
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001164 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001165 CCInfo.AnalyzeFormalArguments(Op.Val, CCAssignFnForNode(Op));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001166
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001167 SmallVector<SDOperand, 8> ArgValues;
1168 unsigned LastVal = ~0U;
1169 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1170 CCValAssign &VA = ArgLocs[i];
1171 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1172 // places.
1173 assert(VA.getValNo() != LastVal &&
1174 "Don't support value assigned to multiple locs yet");
1175 LastVal = VA.getValNo();
1176
1177 if (VA.isRegLoc()) {
Duncan Sands92c43912008-06-06 12:08:01 +00001178 MVT RegVT = VA.getLocVT();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001179 TargetRegisterClass *RC;
1180 if (RegVT == MVT::i32)
1181 RC = X86::GR32RegisterClass;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001182 else if (Is64Bit && RegVT == MVT::i64)
1183 RC = X86::GR64RegisterClass;
Dale Johannesen51552f62008-02-05 20:46:33 +00001184 else if (RegVT == MVT::f32)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001185 RC = X86::FR32RegisterClass;
Dale Johannesen51552f62008-02-05 20:46:33 +00001186 else if (RegVT == MVT::f64)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001187 RC = X86::FR64RegisterClass;
Duncan Sands92c43912008-06-06 12:08:01 +00001188 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengf5af6fe2008-04-25 07:56:45 +00001189 RC = X86::VR128RegisterClass;
Duncan Sands92c43912008-06-06 12:08:01 +00001190 else if (RegVT.isVector()) {
1191 assert(RegVT.getSizeInBits() == 64);
Evan Chengf5af6fe2008-04-25 07:56:45 +00001192 if (!Is64Bit)
1193 RC = X86::VR64RegisterClass; // MMX values are passed in MMXs.
1194 else {
1195 // Darwin calling convention passes MMX values in either GPRs or
1196 // XMMs in x86-64. Other targets pass them in memory.
1197 if (RegVT != MVT::v1i64 && Subtarget->hasSSE2()) {
1198 RC = X86::VR128RegisterClass; // MMX values are passed in XMMs.
1199 RegVT = MVT::v2i64;
1200 } else {
1201 RC = X86::GR64RegisterClass; // v1i64 values are passed in GPRs.
1202 RegVT = MVT::i64;
1203 }
1204 }
1205 } else {
1206 assert(0 && "Unknown argument type!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001207 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001208
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001209 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
1210 SDOperand ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
1211
1212 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1213 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1214 // right size.
1215 if (VA.getLocInfo() == CCValAssign::SExt)
1216 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
1217 DAG.getValueType(VA.getValVT()));
1218 else if (VA.getLocInfo() == CCValAssign::ZExt)
1219 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
1220 DAG.getValueType(VA.getValVT()));
1221
1222 if (VA.getLocInfo() != CCValAssign::Full)
1223 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
1224
Gordon Henriksen18ace102008-01-05 16:56:59 +00001225 // Handle MMX values passed in GPRs.
Evan Chengad6980b2008-04-25 20:13:28 +00001226 if (Is64Bit && RegVT != VA.getLocVT()) {
Duncan Sands92c43912008-06-06 12:08:01 +00001227 if (RegVT.getSizeInBits() == 64 && RC == X86::GR64RegisterClass)
Evan Chengad6980b2008-04-25 20:13:28 +00001228 ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue);
1229 else if (RC == X86::VR128RegisterClass) {
1230 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i64, ArgValue,
1231 DAG.getConstant(0, MVT::i64));
1232 ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue);
1233 }
1234 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001235
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001236 ArgValues.push_back(ArgValue);
1237 } else {
1238 assert(VA.isMemLoc());
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001239 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001240 }
1241 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001242
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001243 // The x86-64 ABI for returning structs by value requires that we copy
1244 // the sret argument into %rax for the return. Save the argument into
1245 // a virtual register so that we can access it from the return points.
1246 if (Is64Bit && DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1247 MachineFunction &MF = DAG.getMachineFunction();
1248 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1249 unsigned Reg = FuncInfo->getSRetReturnReg();
1250 if (!Reg) {
1251 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1252 FuncInfo->setSRetReturnReg(Reg);
1253 }
1254 SDOperand Copy = DAG.getCopyToReg(DAG.getEntryNode(), Reg, ArgValues[0]);
1255 Root = DAG.getNode(ISD::TokenFactor, MVT::Other, Copy, Root);
1256 }
1257
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001258 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001259 // align stack specially for tail calls
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001260 if (CC == CallingConv::Fast)
1261 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001262
1263 // If the function takes variable number of arguments, make a frame index for
1264 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001265 if (isVarArg) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001266 if (Is64Bit || CC != CallingConv::X86_FastCall) {
1267 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1268 }
1269 if (Is64Bit) {
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001270 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1271
1272 // FIXME: We should really autogenerate these arrays
1273 static const unsigned GPR64ArgRegsWin64[] = {
1274 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen18ace102008-01-05 16:56:59 +00001275 };
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001276 static const unsigned XMMArgRegsWin64[] = {
1277 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1278 };
1279 static const unsigned GPR64ArgRegs64Bit[] = {
1280 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1281 };
1282 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001283 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1284 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1285 };
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001286 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1287
1288 if (IsWin64) {
1289 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1290 GPR64ArgRegs = GPR64ArgRegsWin64;
1291 XMMArgRegs = XMMArgRegsWin64;
1292 } else {
1293 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1294 GPR64ArgRegs = GPR64ArgRegs64Bit;
1295 XMMArgRegs = XMMArgRegs64Bit;
1296 }
1297 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1298 TotalNumIntRegs);
1299 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1300 TotalNumXMMRegs);
1301
Gordon Henriksen18ace102008-01-05 16:56:59 +00001302 // For X86-64, if there are vararg parameters that are passed via
1303 // registers, then we must store them to their spots on the stack so they
1304 // may be loaded by deferencing the result of va_next.
1305 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001306 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1307 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1308 TotalNumXMMRegs * 16, 16);
1309
Gordon Henriksen18ace102008-01-05 16:56:59 +00001310 // Store the integer parameter registers.
1311 SmallVector<SDOperand, 8> MemOps;
1312 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
1313 SDOperand FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001314 DAG.getIntPtrConstant(VarArgsGPOffset));
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001315 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001316 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1317 X86::GR64RegisterClass);
1318 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
Dan Gohman12a9c082008-02-06 22:27:42 +00001319 SDOperand Store =
1320 DAG.getStore(Val.getValue(1), Val, FIN,
Dan Gohmanfb020b62008-02-07 18:41:25 +00001321 PseudoSourceValue::getFixedStack(),
Dan Gohman12a9c082008-02-06 22:27:42 +00001322 RegSaveFrameIndex);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001323 MemOps.push_back(Store);
1324 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001325 DAG.getIntPtrConstant(8));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001326 }
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001327
Gordon Henriksen18ace102008-01-05 16:56:59 +00001328 // Now store the XMM (fp + vector) parameter registers.
1329 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001330 DAG.getIntPtrConstant(VarArgsFPOffset));
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001331 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001332 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1333 X86::VR128RegisterClass);
1334 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
Dan Gohman12a9c082008-02-06 22:27:42 +00001335 SDOperand Store =
1336 DAG.getStore(Val.getValue(1), Val, FIN,
Dan Gohmanfb020b62008-02-07 18:41:25 +00001337 PseudoSourceValue::getFixedStack(),
Dan Gohman12a9c082008-02-06 22:27:42 +00001338 RegSaveFrameIndex);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001339 MemOps.push_back(Store);
1340 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001341 DAG.getIntPtrConstant(16));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001342 }
1343 if (!MemOps.empty())
1344 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1345 &MemOps[0], MemOps.size());
1346 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001347 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001348
1349 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1350 // arguments and the arguments after the retaddr has been pushed are
1351 // aligned.
1352 if (!Is64Bit && CC == CallingConv::X86_FastCall &&
1353 !Subtarget->isTargetCygMing() && !Subtarget->isTargetWindows() &&
1354 (StackSize & 7) == 0)
1355 StackSize += 4;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001356
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001357 ArgValues.push_back(Root);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001358
Gordon Henriksen18ace102008-01-05 16:56:59 +00001359 // Some CCs need callee pop.
1360 if (IsCalleePop(Op)) {
1361 BytesToPopOnReturn = StackSize; // Callee pops everything.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001362 BytesCallerReserves = 0;
1363 } else {
1364 BytesToPopOnReturn = 0; // Callee pops nothing.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001365 // If this is an sret function, the return should pop the hidden pointer.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001366 if (!Is64Bit && ArgsAreStructReturn(Op))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001367 BytesToPopOnReturn = 4;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001368 BytesCallerReserves = StackSize;
1369 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001370
Gordon Henriksen18ace102008-01-05 16:56:59 +00001371 if (!Is64Bit) {
1372 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
1373 if (CC == CallingConv::X86_FastCall)
1374 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1375 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001376
Anton Korobeynikove844e472007-08-15 17:12:32 +00001377 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001378
1379 // Return the new list of results.
Duncan Sandsf19591c2008-06-30 10:19:09 +00001380 return DAG.getMergeValues(Op.Val->getVTList(), &ArgValues[0],
1381 ArgValues.size()).getValue(Op.ResNo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001382}
1383
Evan Chengbc077bf2008-01-10 00:09:10 +00001384SDOperand
1385X86TargetLowering::LowerMemOpCallTo(SDOperand Op, SelectionDAG &DAG,
1386 const SDOperand &StackPtr,
1387 const CCValAssign &VA,
1388 SDOperand Chain,
1389 SDOperand Arg) {
Dan Gohman1190f3a2008-02-07 16:28:05 +00001390 unsigned LocMemOffset = VA.getLocMemOffset();
1391 SDOperand PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Evan Chengbc077bf2008-01-10 00:09:10 +00001392 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Duncan Sandsc93fae32008-03-21 09:14:45 +00001393 ISD::ArgFlagsTy Flags =
1394 cast<ARG_FLAGSSDNode>(Op.getOperand(6+2*VA.getValNo()))->getArgFlags();
1395 if (Flags.isByVal()) {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001396 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG);
Evan Chengbc077bf2008-01-10 00:09:10 +00001397 }
Dan Gohman1190f3a2008-02-07 16:28:05 +00001398 return DAG.getStore(Chain, Arg, PtrOff,
Dan Gohmanfb020b62008-02-07 18:41:25 +00001399 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengbc077bf2008-01-10 00:09:10 +00001400}
1401
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001402/// EmitTailCallLoadRetAddr - Emit a load of return adress if tail call
1403/// optimization is performed and it is required.
1404SDOperand
1405X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
1406 SDOperand &OutRetAddr,
1407 SDOperand Chain,
1408 bool IsTailCall,
1409 bool Is64Bit,
1410 int FPDiff) {
1411 if (!IsTailCall || FPDiff==0) return Chain;
1412
1413 // Adjust the Return address stack slot.
Duncan Sands92c43912008-06-06 12:08:01 +00001414 MVT VT = getPointerTy();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001415 OutRetAddr = getReturnAddressFrameIndex(DAG);
1416 // Load the "old" Return address.
1417 OutRetAddr = DAG.getLoad(VT, Chain,OutRetAddr, NULL, 0);
1418 return SDOperand(OutRetAddr.Val, 1);
1419}
1420
1421/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1422/// optimization is performed and it is required (FPDiff!=0).
1423static SDOperand
1424EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
1425 SDOperand Chain, SDOperand RetAddrFrIdx,
1426 bool Is64Bit, int FPDiff) {
1427 // Store the return address to the appropriate stack slot.
1428 if (!FPDiff) return Chain;
1429 // Calculate the new stack slot for the return address.
1430 int SlotSize = Is64Bit ? 8 : 4;
1431 int NewReturnAddrFI =
1432 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Duncan Sands92c43912008-06-06 12:08:01 +00001433 MVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001434 SDOperand NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
1435 Chain = DAG.getStore(Chain, RetAddrFrIdx, NewRetAddrFrIdx,
1436 PseudoSourceValue::getFixedStack(), NewReturnAddrFI);
1437 return Chain;
1438}
1439
Gordon Henriksen18ace102008-01-05 16:56:59 +00001440SDOperand X86TargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG) {
1441 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001442 SDOperand Chain = Op.getOperand(0);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001443 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001444 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001445 bool IsTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0
1446 && CC == CallingConv::Fast && PerformTailCallOpt;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001447 SDOperand Callee = Op.getOperand(4);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001448 bool Is64Bit = Subtarget->is64Bit();
Evan Cheng931a8f42008-01-29 19:34:22 +00001449 bool IsStructRet = CallIsStructReturn(Op);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001450
1451 assert(!(isVarArg && CC == CallingConv::Fast) &&
1452 "Var args not supported with calling convention fastcc");
1453
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001454 // Analyze operands of the call, assigning locations to each operand.
1455 SmallVector<CCValAssign, 16> ArgLocs;
1456 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Chris Lattnerc3838802008-03-21 06:50:21 +00001457 CCInfo.AnalyzeCallOperands(Op.Val, CCAssignFnForNode(Op));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001458
1459 // Get a count of how many bytes are to be pushed on the stack.
1460 unsigned NumBytes = CCInfo.getNextStackOffset();
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001461 if (CC == CallingConv::Fast)
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001462 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001463
Gordon Henriksen18ace102008-01-05 16:56:59 +00001464 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1465 // arguments and the arguments after the retaddr has been pushed are aligned.
1466 if (!Is64Bit && CC == CallingConv::X86_FastCall &&
1467 !Subtarget->isTargetCygMing() && !Subtarget->isTargetWindows() &&
1468 (NumBytes & 7) == 0)
1469 NumBytes += 4;
1470
1471 int FPDiff = 0;
1472 if (IsTailCall) {
1473 // Lower arguments at fp - stackoffset + fpdiff.
1474 unsigned NumBytesCallerPushed =
1475 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1476 FPDiff = NumBytesCallerPushed - NumBytes;
1477
1478 // Set the delta of movement of the returnaddr stackslot.
1479 // But only set if delta is greater than previous delta.
1480 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1481 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1482 }
1483
Chris Lattner5872a362008-01-17 07:00:52 +00001484 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001485
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001486 SDOperand RetAddrFrIdx;
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001487 // Load return adress for tail calls.
1488 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit,
1489 FPDiff);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001490
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001491 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1492 SmallVector<SDOperand, 8> MemOpChains;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001493 SDOperand StackPtr;
1494
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001495 // Walk the register/memloc assignments, inserting copies/loads. In the case
1496 // of tail call optimization arguments are handle later.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001497 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1498 CCValAssign &VA = ArgLocs[i];
1499 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001500 bool isByVal = cast<ARG_FLAGSSDNode>(Op.getOperand(6+2*VA.getValNo()))->
1501 getArgFlags().isByVal();
1502
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001503 // Promote the value if needed.
1504 switch (VA.getLocInfo()) {
1505 default: assert(0 && "Unknown loc info!");
1506 case CCValAssign::Full: break;
1507 case CCValAssign::SExt:
1508 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
1509 break;
1510 case CCValAssign::ZExt:
1511 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
1512 break;
1513 case CCValAssign::AExt:
1514 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
1515 break;
1516 }
1517
1518 if (VA.isRegLoc()) {
Evan Cheng2aea0b42008-04-25 19:11:04 +00001519 if (Is64Bit) {
Duncan Sands92c43912008-06-06 12:08:01 +00001520 MVT RegVT = VA.getLocVT();
1521 if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
Evan Cheng2aea0b42008-04-25 19:11:04 +00001522 switch (VA.getLocReg()) {
1523 default:
1524 break;
1525 case X86::RDI: case X86::RSI: case X86::RDX: case X86::RCX:
1526 case X86::R8: {
1527 // Special case: passing MMX values in GPR registers.
1528 Arg = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Arg);
1529 break;
1530 }
1531 case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3:
1532 case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7: {
1533 // Special case: passing MMX values in XMM registers.
1534 Arg = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Arg);
1535 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2i64, Arg);
1536 Arg = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v2i64,
1537 DAG.getNode(ISD::UNDEF, MVT::v2i64), Arg,
1538 getMOVLMask(2, DAG));
1539 break;
1540 }
1541 }
1542 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001543 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1544 } else {
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001545 if (!IsTailCall || (IsTailCall && isByVal)) {
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001546 assert(VA.isMemLoc());
1547 if (StackPtr.Val == 0)
1548 StackPtr = DAG.getCopyFromReg(Chain, X86StackPtr, getPointerTy());
1549
1550 MemOpChains.push_back(LowerMemOpCallTo(Op, DAG, StackPtr, VA, Chain,
1551 Arg));
1552 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001553 }
1554 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001555
1556 if (!MemOpChains.empty())
1557 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1558 &MemOpChains[0], MemOpChains.size());
1559
1560 // Build a sequence of copy-to-reg nodes chained together with token chain
1561 // and flag operands which copy the outgoing args into registers.
1562 SDOperand InFlag;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001563 // Tail call byval lowering might overwrite argument registers so in case of
1564 // tail call optimization the copies to registers are lowered later.
1565 if (!IsTailCall)
1566 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1567 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1568 InFlag);
1569 InFlag = Chain.getValue(1);
1570 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001571
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001572 // ELF / PIC requires GOT in the EBX register before function calls via PLT
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001573 // GOT pointer.
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001574 if (CallRequiresGOTPtrInReg(Is64Bit, IsTailCall)) {
1575 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1576 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1577 InFlag);
1578 InFlag = Chain.getValue(1);
1579 }
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001580 // If we are tail calling and generating PIC/GOT style code load the address
1581 // of the callee into ecx. The value in ecx is used as target of the tail
1582 // jump. This is done to circumvent the ebx/callee-saved problem for tail
1583 // calls on PIC/GOT architectures. Normally we would just put the address of
1584 // GOT into ebx and then call target@PLT. But for tail callss ebx would be
1585 // restored (since ebx is callee saved) before jumping to the target@PLT.
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001586 if (CallRequiresFnAddressInReg(Is64Bit, IsTailCall)) {
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001587 // Note: The actual moving to ecx is done further down.
1588 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1589 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1590 !G->getGlobal()->hasProtectedVisibility())
1591 Callee = LowerGlobalAddress(Callee, DAG);
1592 else if (isa<ExternalSymbolSDNode>(Callee))
1593 Callee = LowerExternalSymbol(Callee,DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001594 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001595
Gordon Henriksen18ace102008-01-05 16:56:59 +00001596 if (Is64Bit && isVarArg) {
1597 // From AMD64 ABI document:
1598 // For calls that may call functions that use varargs or stdargs
1599 // (prototype-less calls or calls to functions containing ellipsis (...) in
1600 // the declaration) %al is used as hidden argument to specify the number
1601 // of SSE registers used. The contents of %al do not need to match exactly
1602 // the number of registers, but must be an ubound on the number of SSE
1603 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001604
1605 // FIXME: Verify this on Win64
Gordon Henriksen18ace102008-01-05 16:56:59 +00001606 // Count the number of XMM registers allocated.
1607 static const unsigned XMMArgRegs[] = {
1608 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1609 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1610 };
1611 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1612
1613 Chain = DAG.getCopyToReg(Chain, X86::AL,
1614 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1615 InFlag = Chain.getValue(1);
1616 }
1617
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001618
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001619 // For tail calls lower the arguments to the 'real' stack slot.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001620 if (IsTailCall) {
1621 SmallVector<SDOperand, 8> MemOpChains2;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001622 SDOperand FIN;
1623 int FI = 0;
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001624 // Do not flag preceeding copytoreg stuff together with the following stuff.
1625 InFlag = SDOperand();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001626 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1627 CCValAssign &VA = ArgLocs[i];
1628 if (!VA.isRegLoc()) {
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001629 assert(VA.isMemLoc());
1630 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001631 SDOperand FlagsOp = Op.getOperand(6+2*VA.getValNo());
Duncan Sandsc93fae32008-03-21 09:14:45 +00001632 ISD::ArgFlagsTy Flags =
1633 cast<ARG_FLAGSSDNode>(FlagsOp)->getArgFlags();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001634 // Create frame index.
1635 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands92c43912008-06-06 12:08:01 +00001636 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001637 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001638 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001639
Duncan Sandsc93fae32008-03-21 09:14:45 +00001640 if (Flags.isByVal()) {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001641 // Copy relative to framepointer.
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001642 SDOperand Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
1643 if (StackPtr.Val == 0)
1644 StackPtr = DAG.getCopyFromReg(Chain, X86StackPtr, getPointerTy());
1645 Source = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, Source);
1646
1647 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain,
Evan Cheng5817a0e2008-01-12 01:08:07 +00001648 Flags, DAG));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001649 } else {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001650 // Store relative to framepointer.
Dan Gohman12a9c082008-02-06 22:27:42 +00001651 MemOpChains2.push_back(
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001652 DAG.getStore(Chain, Arg, FIN,
Dan Gohmanfb020b62008-02-07 18:41:25 +00001653 PseudoSourceValue::getFixedStack(), FI));
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001654 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001655 }
1656 }
1657
1658 if (!MemOpChains2.empty())
1659 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
Arnold Schwaighoferdfb21302008-01-11 14:34:56 +00001660 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001661
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001662 // Copy arguments to their registers.
1663 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1664 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1665 InFlag);
1666 InFlag = Chain.getValue(1);
1667 }
1668 InFlag =SDOperand();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001669
Gordon Henriksen18ace102008-01-05 16:56:59 +00001670 // Store the return address to the appropriate stack slot.
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001671 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
1672 FPDiff);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001673 }
1674
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001675 // If the callee is a GlobalAddress node (quite common, every direct call is)
1676 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1677 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1678 // We should use extra load for direct calls to dllimported functions in
1679 // non-JIT mode.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001680 if ((IsTailCall || !Is64Bit ||
1681 getTargetMachine().getCodeModel() != CodeModel::Large)
1682 && !Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1683 getTargetMachine(), true))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001684 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001685 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001686 if (IsTailCall || !Is64Bit ||
1687 getTargetMachine().getCodeModel() != CodeModel::Large)
1688 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1689 } else if (IsTailCall) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001690 unsigned Opc = Is64Bit ? X86::R9 : X86::ECX;
1691
1692 Chain = DAG.getCopyToReg(Chain,
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001693 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen18ace102008-01-05 16:56:59 +00001694 Callee,InFlag);
1695 Callee = DAG.getRegister(Opc, getPointerTy());
1696 // Add register as live out.
1697 DAG.getMachineFunction().getRegInfo().addLiveOut(Opc);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001698 }
1699
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001700 // Returns a chain & a flag for retval copy to use.
1701 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1702 SmallVector<SDOperand, 8> Ops;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001703
1704 if (IsTailCall) {
1705 Ops.push_back(Chain);
Chris Lattner5872a362008-01-17 07:00:52 +00001706 Ops.push_back(DAG.getIntPtrConstant(NumBytes));
1707 Ops.push_back(DAG.getIntPtrConstant(0));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001708 if (InFlag.Val)
1709 Ops.push_back(InFlag);
1710 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
1711 InFlag = Chain.getValue(1);
1712
1713 // Returns a chain & a flag for retval copy to use.
1714 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1715 Ops.clear();
1716 }
1717
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001718 Ops.push_back(Chain);
1719 Ops.push_back(Callee);
1720
Gordon Henriksen18ace102008-01-05 16:56:59 +00001721 if (IsTailCall)
1722 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001723
Gordon Henriksen18ace102008-01-05 16:56:59 +00001724 // Add argument registers to the end of the list so that they are known live
1725 // into the call.
Evan Chenge14fc242008-01-07 23:08:23 +00001726 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1727 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1728 RegsToPass[i].second.getValueType()));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001729
Evan Cheng8ba45e62008-03-18 23:36:35 +00001730 // Add an implicit use GOT pointer in EBX.
1731 if (!IsTailCall && !Is64Bit &&
1732 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1733 Subtarget->isPICStyleGOT())
1734 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1735
1736 // Add an implicit use of AL for x86 vararg functions.
1737 if (Is64Bit && isVarArg)
1738 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
1739
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001740 if (InFlag.Val)
1741 Ops.push_back(InFlag);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001742
Gordon Henriksen18ace102008-01-05 16:56:59 +00001743 if (IsTailCall) {
1744 assert(InFlag.Val &&
1745 "Flag must be set. Depend on flag being set in LowerRET");
1746 Chain = DAG.getNode(X86ISD::TAILCALL,
1747 Op.Val->getVTList(), &Ops[0], Ops.size());
1748
1749 return SDOperand(Chain.Val, Op.ResNo);
1750 }
1751
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001752 Chain = DAG.getNode(X86ISD::CALL, NodeTys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001753 InFlag = Chain.getValue(1);
1754
1755 // Create the CALLSEQ_END node.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001756 unsigned NumBytesForCalleeToPush;
1757 if (IsCalleePop(Op))
1758 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Evan Cheng931a8f42008-01-29 19:34:22 +00001759 else if (!Is64Bit && IsStructRet)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001760 // If this is is a call to a struct-return function, the callee
1761 // pops the hidden struct pointer, so we have to push it back.
1762 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001763 NumBytesForCalleeToPush = 4;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001764 else
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001765 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001766
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001767 // Returns a flag for retval copy to use.
Bill Wendling22f8deb2007-11-13 00:44:25 +00001768 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattner5872a362008-01-17 07:00:52 +00001769 DAG.getIntPtrConstant(NumBytes),
1770 DAG.getIntPtrConstant(NumBytesForCalleeToPush),
Bill Wendling22f8deb2007-11-13 00:44:25 +00001771 InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001772 InFlag = Chain.getValue(1);
1773
1774 // Handle result values, copying them out of physregs into vregs that we
1775 // return.
Chris Lattnerc3838802008-03-21 06:50:21 +00001776 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001777}
1778
1779
1780//===----------------------------------------------------------------------===//
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001781// Fast Calling Convention (tail call) implementation
1782//===----------------------------------------------------------------------===//
1783
1784// Like std call, callee cleans arguments, convention except that ECX is
1785// reserved for storing the tail called function address. Only 2 registers are
1786// free for argument passing (inreg). Tail call optimization is performed
1787// provided:
1788// * tailcallopt is enabled
1789// * caller/callee are fastcc
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001790// On X86_64 architecture with GOT-style position independent code only local
1791// (within module) calls are supported at the moment.
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001792// To keep the stack aligned according to platform abi the function
1793// GetAlignedArgumentStackSize ensures that argument delta is always multiples
1794// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001795// If a tail called function callee has more arguments than the caller the
1796// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001797// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001798// original REtADDR, but before the saved framepointer or the spilled registers
1799// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
1800// stack layout:
1801// arg1
1802// arg2
1803// RETADDR
1804// [ new RETADDR
1805// move area ]
1806// (possible EBP)
1807// ESI
1808// EDI
1809// local1 ..
1810
1811/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
1812/// for a 16 byte align requirement.
1813unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
1814 SelectionDAG& DAG) {
1815 if (PerformTailCallOpt) {
1816 MachineFunction &MF = DAG.getMachineFunction();
1817 const TargetMachine &TM = MF.getTarget();
1818 const TargetFrameInfo &TFI = *TM.getFrameInfo();
1819 unsigned StackAlignment = TFI.getStackAlignment();
1820 uint64_t AlignMask = StackAlignment - 1;
1821 int64_t Offset = StackSize;
1822 unsigned SlotSize = Subtarget->is64Bit() ? 8 : 4;
1823 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
1824 // Number smaller than 12 so just add the difference.
1825 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
1826 } else {
1827 // Mask out lower bits, add stackalignment once plus the 12 bytes.
1828 Offset = ((~AlignMask) & Offset) + StackAlignment +
1829 (StackAlignment-SlotSize);
1830 }
1831 StackSize = Offset;
1832 }
1833 return StackSize;
1834}
1835
1836/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Chenge7a87392007-11-02 01:26:22 +00001837/// following the call is a return. A function is eligible if caller/callee
1838/// calling conventions match, currently only fastcc supports tail calls, and
1839/// the function CALL is immediatly followed by a RET.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001840bool X86TargetLowering::IsEligibleForTailCallOptimization(SDOperand Call,
1841 SDOperand Ret,
1842 SelectionDAG& DAG) const {
Evan Chenge7a87392007-11-02 01:26:22 +00001843 if (!PerformTailCallOpt)
1844 return false;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001845
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001846 if (CheckTailCallReturnConstraints(Call, Ret)) {
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001847 MachineFunction &MF = DAG.getMachineFunction();
1848 unsigned CallerCC = MF.getFunction()->getCallingConv();
1849 unsigned CalleeCC = cast<ConstantSDNode>(Call.getOperand(1))->getValue();
1850 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
1851 SDOperand Callee = Call.getOperand(4);
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001852 // On x86/32Bit PIC/GOT tail calls are supported.
Evan Chenge7a87392007-11-02 01:26:22 +00001853 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ ||
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001854 !Subtarget->isPICStyleGOT()|| !Subtarget->is64Bit())
Evan Chenge7a87392007-11-02 01:26:22 +00001855 return true;
1856
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001857 // Can only do local tail calls (in same module, hidden or protected) on
1858 // x86_64 PIC/GOT at the moment.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001859 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1860 return G->getGlobal()->hasHiddenVisibility()
1861 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001862 }
1863 }
Evan Chenge7a87392007-11-02 01:26:22 +00001864
1865 return false;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001866}
1867
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001868//===----------------------------------------------------------------------===//
1869// Other Lowering Hooks
1870//===----------------------------------------------------------------------===//
1871
1872
1873SDOperand X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikove844e472007-08-15 17:12:32 +00001874 MachineFunction &MF = DAG.getMachineFunction();
1875 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1876 int ReturnAddrIndex = FuncInfo->getRAIndex();
1877
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001878 if (ReturnAddrIndex == 0) {
1879 // Set up a frame object for the return address.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001880 if (Subtarget->is64Bit())
1881 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(8, -8);
1882 else
1883 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
Anton Korobeynikove844e472007-08-15 17:12:32 +00001884
1885 FuncInfo->setRAIndex(ReturnAddrIndex);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001886 }
1887
1888 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
1889}
1890
1891
1892
1893/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1894/// specific condition code. It returns a false if it cannot do a direct
1895/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
1896/// needed.
1897static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
1898 unsigned &X86CC, SDOperand &LHS, SDOperand &RHS,
1899 SelectionDAG &DAG) {
1900 X86CC = X86::COND_INVALID;
1901 if (!isFP) {
1902 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
1903 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
1904 // X > -1 -> X == 0, jump !sign.
1905 RHS = DAG.getConstant(0, RHS.getValueType());
1906 X86CC = X86::COND_NS;
1907 return true;
1908 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
1909 // X < 0 -> X == 0, jump on sign.
1910 X86CC = X86::COND_S;
1911 return true;
Dan Gohman37b34262007-09-17 14:49:27 +00001912 } else if (SetCCOpcode == ISD::SETLT && RHSC->getValue() == 1) {
1913 // X < 1 -> X <= 0
1914 RHS = DAG.getConstant(0, RHS.getValueType());
1915 X86CC = X86::COND_LE;
1916 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001917 }
1918 }
1919
1920 switch (SetCCOpcode) {
1921 default: break;
1922 case ISD::SETEQ: X86CC = X86::COND_E; break;
1923 case ISD::SETGT: X86CC = X86::COND_G; break;
1924 case ISD::SETGE: X86CC = X86::COND_GE; break;
1925 case ISD::SETLT: X86CC = X86::COND_L; break;
1926 case ISD::SETLE: X86CC = X86::COND_LE; break;
1927 case ISD::SETNE: X86CC = X86::COND_NE; break;
1928 case ISD::SETULT: X86CC = X86::COND_B; break;
1929 case ISD::SETUGT: X86CC = X86::COND_A; break;
1930 case ISD::SETULE: X86CC = X86::COND_BE; break;
1931 case ISD::SETUGE: X86CC = X86::COND_AE; break;
1932 }
1933 } else {
1934 // On a floating point condition, the flags are set as follows:
1935 // ZF PF CF op
1936 // 0 | 0 | 0 | X > Y
1937 // 0 | 0 | 1 | X < Y
1938 // 1 | 0 | 0 | X == Y
1939 // 1 | 1 | 1 | unordered
1940 bool Flip = false;
1941 switch (SetCCOpcode) {
1942 default: break;
1943 case ISD::SETUEQ:
1944 case ISD::SETEQ: X86CC = X86::COND_E; break;
1945 case ISD::SETOLT: Flip = true; // Fallthrough
1946 case ISD::SETOGT:
1947 case ISD::SETGT: X86CC = X86::COND_A; break;
1948 case ISD::SETOLE: Flip = true; // Fallthrough
1949 case ISD::SETOGE:
1950 case ISD::SETGE: X86CC = X86::COND_AE; break;
1951 case ISD::SETUGT: Flip = true; // Fallthrough
1952 case ISD::SETULT:
1953 case ISD::SETLT: X86CC = X86::COND_B; break;
1954 case ISD::SETUGE: Flip = true; // Fallthrough
1955 case ISD::SETULE:
1956 case ISD::SETLE: X86CC = X86::COND_BE; break;
1957 case ISD::SETONE:
1958 case ISD::SETNE: X86CC = X86::COND_NE; break;
1959 case ISD::SETUO: X86CC = X86::COND_P; break;
1960 case ISD::SETO: X86CC = X86::COND_NP; break;
1961 }
1962 if (Flip)
1963 std::swap(LHS, RHS);
1964 }
1965
1966 return X86CC != X86::COND_INVALID;
1967}
1968
1969/// hasFPCMov - is there a floating point cmov for the specific X86 condition
1970/// code. Current x86 isa includes the following FP cmov instructions:
1971/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
1972static bool hasFPCMov(unsigned X86CC) {
1973 switch (X86CC) {
1974 default:
1975 return false;
1976 case X86::COND_B:
1977 case X86::COND_BE:
1978 case X86::COND_E:
1979 case X86::COND_P:
1980 case X86::COND_A:
1981 case X86::COND_AE:
1982 case X86::COND_NE:
1983 case X86::COND_NP:
1984 return true;
1985 }
1986}
1987
1988/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
1989/// true if Op is undef or if its value falls within the specified range (L, H].
1990static bool isUndefOrInRange(SDOperand Op, unsigned Low, unsigned Hi) {
1991 if (Op.getOpcode() == ISD::UNDEF)
1992 return true;
1993
1994 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
1995 return (Val >= Low && Val < Hi);
1996}
1997
1998/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
1999/// true if Op is undef or if its value equal to the specified value.
2000static bool isUndefOrEqual(SDOperand Op, unsigned Val) {
2001 if (Op.getOpcode() == ISD::UNDEF)
2002 return true;
2003 return cast<ConstantSDNode>(Op)->getValue() == Val;
2004}
2005
2006/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
2007/// specifies a shuffle of elements that is suitable for input to PSHUFD.
2008bool X86::isPSHUFDMask(SDNode *N) {
2009 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2010
Dan Gohman7dc19012007-08-02 21:17:01 +00002011 if (N->getNumOperands() != 2 && N->getNumOperands() != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002012 return false;
2013
2014 // Check if the value doesn't reference the second vector.
2015 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
2016 SDOperand Arg = N->getOperand(i);
2017 if (Arg.getOpcode() == ISD::UNDEF) continue;
2018 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohman7dc19012007-08-02 21:17:01 +00002019 if (cast<ConstantSDNode>(Arg)->getValue() >= e)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002020 return false;
2021 }
2022
2023 return true;
2024}
2025
2026/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
2027/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
2028bool X86::isPSHUFHWMask(SDNode *N) {
2029 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2030
2031 if (N->getNumOperands() != 8)
2032 return false;
2033
2034 // Lower quadword copied in order.
2035 for (unsigned i = 0; i != 4; ++i) {
2036 SDOperand Arg = N->getOperand(i);
2037 if (Arg.getOpcode() == ISD::UNDEF) continue;
2038 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2039 if (cast<ConstantSDNode>(Arg)->getValue() != i)
2040 return false;
2041 }
2042
2043 // Upper quadword shuffled.
2044 for (unsigned i = 4; i != 8; ++i) {
2045 SDOperand Arg = N->getOperand(i);
2046 if (Arg.getOpcode() == ISD::UNDEF) continue;
2047 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2048 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2049 if (Val < 4 || Val > 7)
2050 return false;
2051 }
2052
2053 return true;
2054}
2055
2056/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
2057/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
2058bool X86::isPSHUFLWMask(SDNode *N) {
2059 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2060
2061 if (N->getNumOperands() != 8)
2062 return false;
2063
2064 // Upper quadword copied in order.
2065 for (unsigned i = 4; i != 8; ++i)
2066 if (!isUndefOrEqual(N->getOperand(i), i))
2067 return false;
2068
2069 // Lower quadword shuffled.
2070 for (unsigned i = 0; i != 4; ++i)
2071 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
2072 return false;
2073
2074 return true;
2075}
2076
2077/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2078/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002079static bool isSHUFPMask(SDOperandPtr Elems, unsigned NumElems) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002080 if (NumElems != 2 && NumElems != 4) return false;
2081
2082 unsigned Half = NumElems / 2;
2083 for (unsigned i = 0; i < Half; ++i)
2084 if (!isUndefOrInRange(Elems[i], 0, NumElems))
2085 return false;
2086 for (unsigned i = Half; i < NumElems; ++i)
2087 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
2088 return false;
2089
2090 return true;
2091}
2092
2093bool X86::isSHUFPMask(SDNode *N) {
2094 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2095 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
2096}
2097
2098/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
2099/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2100/// half elements to come from vector 1 (which would equal the dest.) and
2101/// the upper half to come from vector 2.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002102static bool isCommutedSHUFP(SDOperandPtr Ops, unsigned NumOps) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002103 if (NumOps != 2 && NumOps != 4) return false;
2104
2105 unsigned Half = NumOps / 2;
2106 for (unsigned i = 0; i < Half; ++i)
2107 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
2108 return false;
2109 for (unsigned i = Half; i < NumOps; ++i)
2110 if (!isUndefOrInRange(Ops[i], 0, NumOps))
2111 return false;
2112 return true;
2113}
2114
2115static bool isCommutedSHUFP(SDNode *N) {
2116 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2117 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
2118}
2119
2120/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2121/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
2122bool X86::isMOVHLPSMask(SDNode *N) {
2123 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2124
2125 if (N->getNumOperands() != 4)
2126 return false;
2127
2128 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
2129 return isUndefOrEqual(N->getOperand(0), 6) &&
2130 isUndefOrEqual(N->getOperand(1), 7) &&
2131 isUndefOrEqual(N->getOperand(2), 2) &&
2132 isUndefOrEqual(N->getOperand(3), 3);
2133}
2134
2135/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2136/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2137/// <2, 3, 2, 3>
2138bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
2139 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2140
2141 if (N->getNumOperands() != 4)
2142 return false;
2143
2144 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
2145 return isUndefOrEqual(N->getOperand(0), 2) &&
2146 isUndefOrEqual(N->getOperand(1), 3) &&
2147 isUndefOrEqual(N->getOperand(2), 2) &&
2148 isUndefOrEqual(N->getOperand(3), 3);
2149}
2150
2151/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2152/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
2153bool X86::isMOVLPMask(SDNode *N) {
2154 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2155
2156 unsigned NumElems = N->getNumOperands();
2157 if (NumElems != 2 && NumElems != 4)
2158 return false;
2159
2160 for (unsigned i = 0; i < NumElems/2; ++i)
2161 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
2162 return false;
2163
2164 for (unsigned i = NumElems/2; i < NumElems; ++i)
2165 if (!isUndefOrEqual(N->getOperand(i), i))
2166 return false;
2167
2168 return true;
2169}
2170
2171/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
2172/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2173/// and MOVLHPS.
2174bool X86::isMOVHPMask(SDNode *N) {
2175 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2176
2177 unsigned NumElems = N->getNumOperands();
2178 if (NumElems != 2 && NumElems != 4)
2179 return false;
2180
2181 for (unsigned i = 0; i < NumElems/2; ++i)
2182 if (!isUndefOrEqual(N->getOperand(i), i))
2183 return false;
2184
2185 for (unsigned i = 0; i < NumElems/2; ++i) {
2186 SDOperand Arg = N->getOperand(i + NumElems/2);
2187 if (!isUndefOrEqual(Arg, i + NumElems))
2188 return false;
2189 }
2190
2191 return true;
2192}
2193
2194/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2195/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002196bool static isUNPCKLMask(SDOperandPtr Elts, unsigned NumElts,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002197 bool V2IsSplat = false) {
2198 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2199 return false;
2200
2201 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
2202 SDOperand BitI = Elts[i];
2203 SDOperand BitI1 = Elts[i+1];
2204 if (!isUndefOrEqual(BitI, j))
2205 return false;
2206 if (V2IsSplat) {
2207 if (isUndefOrEqual(BitI1, NumElts))
2208 return false;
2209 } else {
2210 if (!isUndefOrEqual(BitI1, j + NumElts))
2211 return false;
2212 }
2213 }
2214
2215 return true;
2216}
2217
2218bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
2219 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2220 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
2221}
2222
2223/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2224/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002225bool static isUNPCKHMask(SDOperandPtr Elts, unsigned NumElts,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002226 bool V2IsSplat = false) {
2227 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2228 return false;
2229
2230 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
2231 SDOperand BitI = Elts[i];
2232 SDOperand BitI1 = Elts[i+1];
2233 if (!isUndefOrEqual(BitI, j + NumElts/2))
2234 return false;
2235 if (V2IsSplat) {
2236 if (isUndefOrEqual(BitI1, NumElts))
2237 return false;
2238 } else {
2239 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
2240 return false;
2241 }
2242 }
2243
2244 return true;
2245}
2246
2247bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
2248 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2249 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
2250}
2251
2252/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2253/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2254/// <0, 0, 1, 1>
2255bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
2256 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2257
2258 unsigned NumElems = N->getNumOperands();
2259 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2260 return false;
2261
2262 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
2263 SDOperand BitI = N->getOperand(i);
2264 SDOperand BitI1 = N->getOperand(i+1);
2265
2266 if (!isUndefOrEqual(BitI, j))
2267 return false;
2268 if (!isUndefOrEqual(BitI1, j))
2269 return false;
2270 }
2271
2272 return true;
2273}
2274
2275/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2276/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2277/// <2, 2, 3, 3>
2278bool X86::isUNPCKH_v_undef_Mask(SDNode *N) {
2279 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2280
2281 unsigned NumElems = N->getNumOperands();
2282 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2283 return false;
2284
2285 for (unsigned i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2286 SDOperand BitI = N->getOperand(i);
2287 SDOperand BitI1 = N->getOperand(i + 1);
2288
2289 if (!isUndefOrEqual(BitI, j))
2290 return false;
2291 if (!isUndefOrEqual(BitI1, j))
2292 return false;
2293 }
2294
2295 return true;
2296}
2297
2298/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2299/// specifies a shuffle of elements that is suitable for input to MOVSS,
2300/// MOVSD, and MOVD, i.e. setting the lowest element.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002301static bool isMOVLMask(SDOperandPtr Elts, unsigned NumElts) {
Evan Cheng62cdc642007-12-06 22:14:22 +00002302 if (NumElts != 2 && NumElts != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002303 return false;
2304
2305 if (!isUndefOrEqual(Elts[0], NumElts))
2306 return false;
2307
2308 for (unsigned i = 1; i < NumElts; ++i) {
2309 if (!isUndefOrEqual(Elts[i], i))
2310 return false;
2311 }
2312
2313 return true;
2314}
2315
2316bool X86::isMOVLMask(SDNode *N) {
2317 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2318 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
2319}
2320
2321/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2322/// of what x86 movss want. X86 movs requires the lowest element to be lowest
2323/// element of vector 2 and the other elements to come from vector 1 in order.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002324static bool isCommutedMOVL(SDOperandPtr Ops, unsigned NumOps,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002325 bool V2IsSplat = false,
2326 bool V2IsUndef = false) {
2327 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
2328 return false;
2329
2330 if (!isUndefOrEqual(Ops[0], 0))
2331 return false;
2332
2333 for (unsigned i = 1; i < NumOps; ++i) {
2334 SDOperand Arg = Ops[i];
2335 if (!(isUndefOrEqual(Arg, i+NumOps) ||
2336 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
2337 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
2338 return false;
2339 }
2340
2341 return true;
2342}
2343
2344static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2345 bool V2IsUndef = false) {
2346 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2347 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
2348 V2IsSplat, V2IsUndef);
2349}
2350
2351/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2352/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2353bool X86::isMOVSHDUPMask(SDNode *N) {
2354 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2355
2356 if (N->getNumOperands() != 4)
2357 return false;
2358
2359 // Expect 1, 1, 3, 3
2360 for (unsigned i = 0; i < 2; ++i) {
2361 SDOperand Arg = N->getOperand(i);
2362 if (Arg.getOpcode() == ISD::UNDEF) continue;
2363 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2364 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2365 if (Val != 1) return false;
2366 }
2367
2368 bool HasHi = false;
2369 for (unsigned i = 2; i < 4; ++i) {
2370 SDOperand Arg = N->getOperand(i);
2371 if (Arg.getOpcode() == ISD::UNDEF) continue;
2372 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2373 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2374 if (Val != 3) return false;
2375 HasHi = true;
2376 }
2377
2378 // Don't use movshdup if it can be done with a shufps.
2379 return HasHi;
2380}
2381
2382/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2383/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2384bool X86::isMOVSLDUPMask(SDNode *N) {
2385 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2386
2387 if (N->getNumOperands() != 4)
2388 return false;
2389
2390 // Expect 0, 0, 2, 2
2391 for (unsigned i = 0; i < 2; ++i) {
2392 SDOperand Arg = N->getOperand(i);
2393 if (Arg.getOpcode() == ISD::UNDEF) continue;
2394 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2395 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2396 if (Val != 0) return false;
2397 }
2398
2399 bool HasHi = false;
2400 for (unsigned i = 2; i < 4; ++i) {
2401 SDOperand Arg = N->getOperand(i);
2402 if (Arg.getOpcode() == ISD::UNDEF) continue;
2403 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2404 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2405 if (Val != 2) return false;
2406 HasHi = true;
2407 }
2408
2409 // Don't use movshdup if it can be done with a shufps.
2410 return HasHi;
2411}
2412
2413/// isIdentityMask - Return true if the specified VECTOR_SHUFFLE operand
2414/// specifies a identity operation on the LHS or RHS.
2415static bool isIdentityMask(SDNode *N, bool RHS = false) {
2416 unsigned NumElems = N->getNumOperands();
2417 for (unsigned i = 0; i < NumElems; ++i)
2418 if (!isUndefOrEqual(N->getOperand(i), i + (RHS ? NumElems : 0)))
2419 return false;
2420 return true;
2421}
2422
2423/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2424/// a splat of a single element.
2425static bool isSplatMask(SDNode *N) {
2426 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2427
2428 // This is a splat operation if each element of the permute is the same, and
2429 // if the value doesn't reference the second vector.
2430 unsigned NumElems = N->getNumOperands();
2431 SDOperand ElementBase;
2432 unsigned i = 0;
2433 for (; i != NumElems; ++i) {
2434 SDOperand Elt = N->getOperand(i);
2435 if (isa<ConstantSDNode>(Elt)) {
2436 ElementBase = Elt;
2437 break;
2438 }
2439 }
2440
2441 if (!ElementBase.Val)
2442 return false;
2443
2444 for (; i != NumElems; ++i) {
2445 SDOperand Arg = N->getOperand(i);
2446 if (Arg.getOpcode() == ISD::UNDEF) continue;
2447 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2448 if (Arg != ElementBase) return false;
2449 }
2450
2451 // Make sure it is a splat of the first vector operand.
2452 return cast<ConstantSDNode>(ElementBase)->getValue() < NumElems;
2453}
2454
2455/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2456/// a splat of a single element and it's a 2 or 4 element mask.
2457bool X86::isSplatMask(SDNode *N) {
2458 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2459
2460 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
2461 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2462 return false;
2463 return ::isSplatMask(N);
2464}
2465
2466/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2467/// specifies a splat of zero element.
2468bool X86::isSplatLoMask(SDNode *N) {
2469 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2470
2471 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
2472 if (!isUndefOrEqual(N->getOperand(i), 0))
2473 return false;
2474 return true;
2475}
2476
2477/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2478/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2479/// instructions.
2480unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
2481 unsigned NumOperands = N->getNumOperands();
2482 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2483 unsigned Mask = 0;
2484 for (unsigned i = 0; i < NumOperands; ++i) {
2485 unsigned Val = 0;
2486 SDOperand Arg = N->getOperand(NumOperands-i-1);
2487 if (Arg.getOpcode() != ISD::UNDEF)
2488 Val = cast<ConstantSDNode>(Arg)->getValue();
2489 if (Val >= NumOperands) Val -= NumOperands;
2490 Mask |= Val;
2491 if (i != NumOperands - 1)
2492 Mask <<= Shift;
2493 }
2494
2495 return Mask;
2496}
2497
2498/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2499/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2500/// instructions.
2501unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2502 unsigned Mask = 0;
2503 // 8 nodes, but we only care about the last 4.
2504 for (unsigned i = 7; i >= 4; --i) {
2505 unsigned Val = 0;
2506 SDOperand Arg = N->getOperand(i);
2507 if (Arg.getOpcode() != ISD::UNDEF)
2508 Val = cast<ConstantSDNode>(Arg)->getValue();
2509 Mask |= (Val - 4);
2510 if (i != 4)
2511 Mask <<= 2;
2512 }
2513
2514 return Mask;
2515}
2516
2517/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2518/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2519/// instructions.
2520unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2521 unsigned Mask = 0;
2522 // 8 nodes, but we only care about the first 4.
2523 for (int i = 3; i >= 0; --i) {
2524 unsigned Val = 0;
2525 SDOperand Arg = N->getOperand(i);
2526 if (Arg.getOpcode() != ISD::UNDEF)
2527 Val = cast<ConstantSDNode>(Arg)->getValue();
2528 Mask |= Val;
2529 if (i != 0)
2530 Mask <<= 2;
2531 }
2532
2533 return Mask;
2534}
2535
2536/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2537/// specifies a 8 element shuffle that can be broken into a pair of
2538/// PSHUFHW and PSHUFLW.
2539static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2540 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2541
2542 if (N->getNumOperands() != 8)
2543 return false;
2544
2545 // Lower quadword shuffled.
2546 for (unsigned i = 0; i != 4; ++i) {
2547 SDOperand Arg = N->getOperand(i);
2548 if (Arg.getOpcode() == ISD::UNDEF) continue;
2549 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2550 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Cheng75184a92007-12-11 01:46:18 +00002551 if (Val >= 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002552 return false;
2553 }
2554
2555 // Upper quadword shuffled.
2556 for (unsigned i = 4; i != 8; ++i) {
2557 SDOperand Arg = N->getOperand(i);
2558 if (Arg.getOpcode() == ISD::UNDEF) continue;
2559 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2560 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2561 if (Val < 4 || Val > 7)
2562 return false;
2563 }
2564
2565 return true;
2566}
2567
Chris Lattnere6aa3862007-11-25 00:24:49 +00002568/// CommuteVectorShuffle - Swap vector_shuffle operands as well as
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002569/// values in ther permute mask.
2570static SDOperand CommuteVectorShuffle(SDOperand Op, SDOperand &V1,
2571 SDOperand &V2, SDOperand &Mask,
2572 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002573 MVT VT = Op.getValueType();
2574 MVT MaskVT = Mask.getValueType();
2575 MVT EltVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002576 unsigned NumElems = Mask.getNumOperands();
2577 SmallVector<SDOperand, 8> MaskVec;
2578
2579 for (unsigned i = 0; i != NumElems; ++i) {
2580 SDOperand Arg = Mask.getOperand(i);
2581 if (Arg.getOpcode() == ISD::UNDEF) {
2582 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2583 continue;
2584 }
2585 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2586 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2587 if (Val < NumElems)
2588 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2589 else
2590 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2591 }
2592
2593 std::swap(V1, V2);
Evan Chengfca29242007-12-07 08:07:39 +00002594 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], NumElems);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002595 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2596}
2597
Evan Chenga6769df2007-12-07 21:30:01 +00002598/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2599/// the two vector operands have swapped position.
Evan Chengfca29242007-12-07 08:07:39 +00002600static
2601SDOperand CommuteVectorShuffleMask(SDOperand Mask, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002602 MVT MaskVT = Mask.getValueType();
2603 MVT EltVT = MaskVT.getVectorElementType();
Evan Chengfca29242007-12-07 08:07:39 +00002604 unsigned NumElems = Mask.getNumOperands();
2605 SmallVector<SDOperand, 8> MaskVec;
2606 for (unsigned i = 0; i != NumElems; ++i) {
2607 SDOperand Arg = Mask.getOperand(i);
2608 if (Arg.getOpcode() == ISD::UNDEF) {
2609 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2610 continue;
2611 }
2612 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2613 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2614 if (Val < NumElems)
2615 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2616 else
2617 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2618 }
2619 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], NumElems);
2620}
2621
2622
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002623/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2624/// match movhlps. The lower half elements should come from upper half of
2625/// V1 (and in order), and the upper half elements should come from the upper
2626/// half of V2 (and in order).
2627static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2628 unsigned NumElems = Mask->getNumOperands();
2629 if (NumElems != 4)
2630 return false;
2631 for (unsigned i = 0, e = 2; i != e; ++i)
2632 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2633 return false;
2634 for (unsigned i = 2; i != 4; ++i)
2635 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2636 return false;
2637 return true;
2638}
2639
2640/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng40ee6e52008-05-08 00:57:18 +00002641/// is promoted to a vector. It also returns the LoadSDNode by reference if
2642/// required.
2643static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002644 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
2645 N = N->getOperand(0).Val;
Evan Cheng40ee6e52008-05-08 00:57:18 +00002646 if (ISD::isNON_EXTLoad(N)) {
2647 if (LD)
2648 *LD = cast<LoadSDNode>(N);
2649 return true;
2650 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002651 }
2652 return false;
2653}
2654
2655/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2656/// match movlp{s|d}. The lower half elements should come from lower half of
2657/// V1 (and in order), and the upper half elements should come from the upper
2658/// half of V2 (and in order). And since V1 will become the source of the
2659/// MOVLP, it must be either a vector load or a scalar load to vector.
2660static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
2661 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
2662 return false;
2663 // Is V2 is a vector load, don't do this transformation. We will try to use
2664 // load folding shufps op.
2665 if (ISD::isNON_EXTLoad(V2))
2666 return false;
2667
2668 unsigned NumElems = Mask->getNumOperands();
2669 if (NumElems != 2 && NumElems != 4)
2670 return false;
2671 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2672 if (!isUndefOrEqual(Mask->getOperand(i), i))
2673 return false;
2674 for (unsigned i = NumElems/2; i != NumElems; ++i)
2675 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2676 return false;
2677 return true;
2678}
2679
2680/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2681/// all the same.
2682static bool isSplatVector(SDNode *N) {
2683 if (N->getOpcode() != ISD::BUILD_VECTOR)
2684 return false;
2685
2686 SDOperand SplatValue = N->getOperand(0);
2687 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2688 if (N->getOperand(i) != SplatValue)
2689 return false;
2690 return true;
2691}
2692
2693/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2694/// to an undef.
2695static bool isUndefShuffle(SDNode *N) {
2696 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2697 return false;
2698
2699 SDOperand V1 = N->getOperand(0);
2700 SDOperand V2 = N->getOperand(1);
2701 SDOperand Mask = N->getOperand(2);
2702 unsigned NumElems = Mask.getNumOperands();
2703 for (unsigned i = 0; i != NumElems; ++i) {
2704 SDOperand Arg = Mask.getOperand(i);
2705 if (Arg.getOpcode() != ISD::UNDEF) {
2706 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2707 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2708 return false;
2709 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2710 return false;
2711 }
2712 }
2713 return true;
2714}
2715
2716/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2717/// constant +0.0.
2718static inline bool isZeroNode(SDOperand Elt) {
2719 return ((isa<ConstantSDNode>(Elt) &&
2720 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
2721 (isa<ConstantFPSDNode>(Elt) &&
Dale Johannesendf8a8312007-08-31 04:03:46 +00002722 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002723}
2724
2725/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2726/// to an zero vector.
2727static bool isZeroShuffle(SDNode *N) {
2728 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2729 return false;
2730
2731 SDOperand V1 = N->getOperand(0);
2732 SDOperand V2 = N->getOperand(1);
2733 SDOperand Mask = N->getOperand(2);
2734 unsigned NumElems = Mask.getNumOperands();
2735 for (unsigned i = 0; i != NumElems; ++i) {
2736 SDOperand Arg = Mask.getOperand(i);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002737 if (Arg.getOpcode() == ISD::UNDEF)
2738 continue;
2739
2740 unsigned Idx = cast<ConstantSDNode>(Arg)->getValue();
2741 if (Idx < NumElems) {
2742 unsigned Opc = V1.Val->getOpcode();
2743 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.Val))
2744 continue;
2745 if (Opc != ISD::BUILD_VECTOR ||
2746 !isZeroNode(V1.Val->getOperand(Idx)))
2747 return false;
2748 } else if (Idx >= NumElems) {
2749 unsigned Opc = V2.Val->getOpcode();
2750 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.Val))
2751 continue;
2752 if (Opc != ISD::BUILD_VECTOR ||
2753 !isZeroNode(V2.Val->getOperand(Idx - NumElems)))
2754 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002755 }
2756 }
2757 return true;
2758}
2759
2760/// getZeroVector - Returns a vector of specified type with all zero elements.
2761///
Duncan Sands92c43912008-06-06 12:08:01 +00002762static SDOperand getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG) {
2763 assert(VT.isVector() && "Expected a vector type");
Chris Lattnere6aa3862007-11-25 00:24:49 +00002764
2765 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2766 // type. This ensures they get CSE'd.
Chris Lattnere6aa3862007-11-25 00:24:49 +00002767 SDOperand Vec;
Duncan Sands92c43912008-06-06 12:08:01 +00002768 if (VT.getSizeInBits() == 64) { // MMX
Evan Cheng8c590372008-05-15 08:39:06 +00002769 SDOperand Cst = DAG.getTargetConstant(0, MVT::i32);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002770 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00002771 } else if (HasSSE2) { // SSE2
2772 SDOperand Cst = DAG.getTargetConstant(0, MVT::i32);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002773 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00002774 } else { // SSE1
2775 SDOperand Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
2776 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4f32, Cst, Cst, Cst, Cst);
2777 }
Chris Lattnere6aa3862007-11-25 00:24:49 +00002778 return DAG.getNode(ISD::BIT_CONVERT, VT, Vec);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002779}
2780
Chris Lattnere6aa3862007-11-25 00:24:49 +00002781/// getOnesVector - Returns a vector of specified type with all bits set.
2782///
Duncan Sands92c43912008-06-06 12:08:01 +00002783static SDOperand getOnesVector(MVT VT, SelectionDAG &DAG) {
2784 assert(VT.isVector() && "Expected a vector type");
Chris Lattnere6aa3862007-11-25 00:24:49 +00002785
2786 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2787 // type. This ensures they get CSE'd.
2788 SDOperand Cst = DAG.getTargetConstant(~0U, MVT::i32);
2789 SDOperand Vec;
Duncan Sands92c43912008-06-06 12:08:01 +00002790 if (VT.getSizeInBits() == 64) // MMX
Chris Lattnere6aa3862007-11-25 00:24:49 +00002791 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, Cst, Cst);
2792 else // SSE
2793 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst, Cst, Cst, Cst);
2794 return DAG.getNode(ISD::BIT_CONVERT, VT, Vec);
2795}
2796
2797
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002798/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2799/// that point to V2 points to its first element.
2800static SDOperand NormalizeMask(SDOperand Mask, SelectionDAG &DAG) {
2801 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2802
2803 bool Changed = false;
2804 SmallVector<SDOperand, 8> MaskVec;
2805 unsigned NumElems = Mask.getNumOperands();
2806 for (unsigned i = 0; i != NumElems; ++i) {
2807 SDOperand Arg = Mask.getOperand(i);
2808 if (Arg.getOpcode() != ISD::UNDEF) {
2809 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2810 if (Val > NumElems) {
2811 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2812 Changed = true;
2813 }
2814 }
2815 MaskVec.push_back(Arg);
2816 }
2817
2818 if (Changed)
2819 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2820 &MaskVec[0], MaskVec.size());
2821 return Mask;
2822}
2823
2824/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2825/// operation of specified width.
2826static SDOperand getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002827 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2828 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002829
2830 SmallVector<SDOperand, 8> MaskVec;
2831 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2832 for (unsigned i = 1; i != NumElems; ++i)
2833 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2834 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2835}
2836
2837/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2838/// of specified width.
2839static SDOperand getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002840 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2841 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002842 SmallVector<SDOperand, 8> MaskVec;
2843 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2844 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2845 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2846 }
2847 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2848}
2849
2850/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2851/// of specified width.
2852static SDOperand getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002853 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2854 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002855 unsigned Half = NumElems/2;
2856 SmallVector<SDOperand, 8> MaskVec;
2857 for (unsigned i = 0; i != Half; ++i) {
2858 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2859 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2860 }
2861 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2862}
2863
Chris Lattner2d91b962008-03-09 01:05:04 +00002864/// getSwapEltZeroMask - Returns a vector_shuffle mask for a shuffle that swaps
2865/// element #0 of a vector with the specified index, leaving the rest of the
2866/// elements in place.
2867static SDOperand getSwapEltZeroMask(unsigned NumElems, unsigned DestElt,
2868 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002869 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2870 MVT BaseVT = MaskVT.getVectorElementType();
Chris Lattner2d91b962008-03-09 01:05:04 +00002871 SmallVector<SDOperand, 8> MaskVec;
2872 // Element #0 of the result gets the elt we are replacing.
2873 MaskVec.push_back(DAG.getConstant(DestElt, BaseVT));
2874 for (unsigned i = 1; i != NumElems; ++i)
2875 MaskVec.push_back(DAG.getConstant(i == DestElt ? 0 : i, BaseVT));
2876 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2877}
2878
Evan Chengbf8b2c52008-04-05 00:30:36 +00002879/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
2880static SDOperand PromoteSplat(SDOperand Op, SelectionDAG &DAG, bool HasSSE2) {
Duncan Sands92c43912008-06-06 12:08:01 +00002881 MVT PVT = HasSSE2 ? MVT::v4i32 : MVT::v4f32;
2882 MVT VT = Op.getValueType();
Evan Chengbf8b2c52008-04-05 00:30:36 +00002883 if (PVT == VT)
2884 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002885 SDOperand V1 = Op.getOperand(0);
2886 SDOperand Mask = Op.getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002887 unsigned NumElems = Mask.getNumOperands();
Evan Chengbf8b2c52008-04-05 00:30:36 +00002888 // Special handling of v4f32 -> v4i32.
2889 if (VT != MVT::v4f32) {
2890 Mask = getUnpacklMask(NumElems, DAG);
2891 while (NumElems > 4) {
2892 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
2893 NumElems >>= 1;
2894 }
Evan Cheng8c590372008-05-15 08:39:06 +00002895 Mask = getZeroVector(MVT::v4i32, true, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002896 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002897
Evan Chengbf8b2c52008-04-05 00:30:36 +00002898 V1 = DAG.getNode(ISD::BIT_CONVERT, PVT, V1);
2899 SDOperand Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, PVT, V1,
2900 DAG.getNode(ISD::UNDEF, PVT), Mask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002901 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2902}
2903
2904/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattnere6aa3862007-11-25 00:24:49 +00002905/// vector of zero or undef vector. This produces a shuffle where the low
2906/// element of V2 is swizzled into the zero/undef vector, landing at element
2907/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Chris Lattner2d91b962008-03-09 01:05:04 +00002908static SDOperand getShuffleVectorZeroOrUndef(SDOperand V2, unsigned Idx,
Evan Cheng8c590372008-05-15 08:39:06 +00002909 bool isZero, bool HasSSE2,
2910 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002911 MVT VT = V2.getValueType();
Evan Cheng8c590372008-05-15 08:39:06 +00002912 SDOperand V1 = isZero
2913 ? getZeroVector(VT, HasSSE2, DAG) : DAG.getNode(ISD::UNDEF, VT);
Duncan Sands92c43912008-06-06 12:08:01 +00002914 unsigned NumElems = V2.getValueType().getVectorNumElements();
2915 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2916 MVT EVT = MaskVT.getVectorElementType();
Chris Lattnere6aa3862007-11-25 00:24:49 +00002917 SmallVector<SDOperand, 16> MaskVec;
2918 for (unsigned i = 0; i != NumElems; ++i)
2919 if (i == Idx) // If this is the insertion idx, put the low elt of V2 here.
2920 MaskVec.push_back(DAG.getConstant(NumElems, EVT));
2921 else
2922 MaskVec.push_back(DAG.getConstant(i, EVT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002923 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2924 &MaskVec[0], MaskVec.size());
2925 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2926}
2927
Evan Chengdea99362008-05-29 08:22:04 +00002928/// getNumOfConsecutiveZeros - Return the number of elements in a result of
2929/// a shuffle that is zero.
2930static
2931unsigned getNumOfConsecutiveZeros(SDOperand Op, SDOperand Mask,
2932 unsigned NumElems, bool Low,
2933 SelectionDAG &DAG) {
2934 unsigned NumZeros = 0;
2935 for (unsigned i = 0; i < NumElems; ++i) {
Evan Cheng57db53b2008-06-25 20:52:59 +00002936 unsigned Index = Low ? i : NumElems-i-1;
2937 SDOperand Idx = Mask.getOperand(Index);
Evan Chengdea99362008-05-29 08:22:04 +00002938 if (Idx.getOpcode() == ISD::UNDEF) {
2939 ++NumZeros;
2940 continue;
2941 }
Evan Chengdea99362008-05-29 08:22:04 +00002942 SDOperand Elt = DAG.getShuffleScalarElt(Op.Val, Index);
2943 if (Elt.Val && isZeroNode(Elt))
2944 ++NumZeros;
2945 else
2946 break;
2947 }
2948 return NumZeros;
2949}
2950
2951/// isVectorShift - Returns true if the shuffle can be implemented as a
2952/// logical left or right shift of a vector.
2953static bool isVectorShift(SDOperand Op, SDOperand Mask, SelectionDAG &DAG,
2954 bool &isLeft, SDOperand &ShVal, unsigned &ShAmt) {
2955 unsigned NumElems = Mask.getNumOperands();
2956
2957 isLeft = true;
2958 unsigned NumZeros= getNumOfConsecutiveZeros(Op, Mask, NumElems, true, DAG);
2959 if (!NumZeros) {
2960 isLeft = false;
2961 NumZeros = getNumOfConsecutiveZeros(Op, Mask, NumElems, false, DAG);
2962 if (!NumZeros)
2963 return false;
2964 }
2965
2966 bool SeenV1 = false;
2967 bool SeenV2 = false;
2968 for (unsigned i = NumZeros; i < NumElems; ++i) {
2969 unsigned Val = isLeft ? (i - NumZeros) : i;
2970 SDOperand Idx = Mask.getOperand(isLeft ? i : (i - NumZeros));
2971 if (Idx.getOpcode() == ISD::UNDEF)
2972 continue;
2973 unsigned Index = cast<ConstantSDNode>(Idx)->getValue();
2974 if (Index < NumElems)
2975 SeenV1 = true;
2976 else {
2977 Index -= NumElems;
2978 SeenV2 = true;
2979 }
2980 if (Index != Val)
2981 return false;
2982 }
2983 if (SeenV1 && SeenV2)
2984 return false;
2985
2986 ShVal = SeenV1 ? Op.getOperand(0) : Op.getOperand(1);
2987 ShAmt = NumZeros;
2988 return true;
2989}
2990
2991
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002992/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
2993///
2994static SDOperand LowerBuildVectorv16i8(SDOperand Op, unsigned NonZeros,
2995 unsigned NumNonZero, unsigned NumZero,
2996 SelectionDAG &DAG, TargetLowering &TLI) {
2997 if (NumNonZero > 8)
2998 return SDOperand();
2999
3000 SDOperand V(0, 0);
3001 bool First = true;
3002 for (unsigned i = 0; i < 16; ++i) {
3003 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3004 if (ThisIsNonZero && First) {
3005 if (NumZero)
Evan Cheng8c590372008-05-15 08:39:06 +00003006 V = getZeroVector(MVT::v8i16, true, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003007 else
3008 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
3009 First = false;
3010 }
3011
3012 if ((i & 1) != 0) {
3013 SDOperand ThisElt(0, 0), LastElt(0, 0);
3014 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3015 if (LastIsNonZero) {
3016 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
3017 }
3018 if (ThisIsNonZero) {
3019 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
3020 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
3021 ThisElt, DAG.getConstant(8, MVT::i8));
3022 if (LastIsNonZero)
3023 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
3024 } else
3025 ThisElt = LastElt;
3026
3027 if (ThisElt.Val)
3028 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Chris Lattner5872a362008-01-17 07:00:52 +00003029 DAG.getIntPtrConstant(i/2));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003030 }
3031 }
3032
3033 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
3034}
3035
3036/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
3037///
3038static SDOperand LowerBuildVectorv8i16(SDOperand Op, unsigned NonZeros,
3039 unsigned NumNonZero, unsigned NumZero,
3040 SelectionDAG &DAG, TargetLowering &TLI) {
3041 if (NumNonZero > 4)
3042 return SDOperand();
3043
3044 SDOperand V(0, 0);
3045 bool First = true;
3046 for (unsigned i = 0; i < 8; ++i) {
3047 bool isNonZero = (NonZeros & (1 << i)) != 0;
3048 if (isNonZero) {
3049 if (First) {
3050 if (NumZero)
Evan Cheng8c590372008-05-15 08:39:06 +00003051 V = getZeroVector(MVT::v8i16, true, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003052 else
3053 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
3054 First = false;
3055 }
3056 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Chris Lattner5872a362008-01-17 07:00:52 +00003057 DAG.getIntPtrConstant(i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003058 }
3059 }
3060
3061 return V;
3062}
3063
Evan Chengdea99362008-05-29 08:22:04 +00003064/// getVShift - Return a vector logical shift node.
3065///
Duncan Sands92c43912008-06-06 12:08:01 +00003066static SDOperand getVShift(bool isLeft, MVT VT, SDOperand SrcOp,
Evan Chengdea99362008-05-29 08:22:04 +00003067 unsigned NumBits, SelectionDAG &DAG,
3068 const TargetLowering &TLI) {
Duncan Sands92c43912008-06-06 12:08:01 +00003069 bool isMMX = VT.getSizeInBits() == 64;
3070 MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengdea99362008-05-29 08:22:04 +00003071 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
3072 SrcOp = DAG.getNode(ISD::BIT_CONVERT, ShVT, SrcOp);
3073 return DAG.getNode(ISD::BIT_CONVERT, VT,
3074 DAG.getNode(Opc, ShVT, SrcOp,
3075 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
3076}
3077
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003078SDOperand
3079X86TargetLowering::LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003080 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
3081 if (ISD::isBuildVectorAllZeros(Op.Val) || ISD::isBuildVectorAllOnes(Op.Val)) {
3082 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3083 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3084 // eliminated on x86-32 hosts.
3085 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
3086 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003087
Chris Lattnere6aa3862007-11-25 00:24:49 +00003088 if (ISD::isBuildVectorAllOnes(Op.Val))
3089 return getOnesVector(Op.getValueType(), DAG);
Evan Cheng8c590372008-05-15 08:39:06 +00003090 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG);
Chris Lattnere6aa3862007-11-25 00:24:49 +00003091 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003092
Duncan Sands92c43912008-06-06 12:08:01 +00003093 MVT VT = Op.getValueType();
3094 MVT EVT = VT.getVectorElementType();
3095 unsigned EVTBits = EVT.getSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003096
3097 unsigned NumElems = Op.getNumOperands();
3098 unsigned NumZero = 0;
3099 unsigned NumNonZero = 0;
3100 unsigned NonZeros = 0;
Chris Lattner92bdcb52008-03-08 22:48:29 +00003101 bool IsAllConstants = true;
Evan Cheng75184a92007-12-11 01:46:18 +00003102 SmallSet<SDOperand, 8> Values;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003103 for (unsigned i = 0; i < NumElems; ++i) {
3104 SDOperand Elt = Op.getOperand(i);
Evan Chengc1073492007-12-12 06:45:40 +00003105 if (Elt.getOpcode() == ISD::UNDEF)
3106 continue;
3107 Values.insert(Elt);
3108 if (Elt.getOpcode() != ISD::Constant &&
3109 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattner92bdcb52008-03-08 22:48:29 +00003110 IsAllConstants = false;
Evan Chengc1073492007-12-12 06:45:40 +00003111 if (isZeroNode(Elt))
3112 NumZero++;
3113 else {
3114 NonZeros |= (1 << i);
3115 NumNonZero++;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003116 }
3117 }
3118
3119 if (NumNonZero == 0) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003120 // All undef vector. Return an UNDEF. All zero vectors were handled above.
3121 return DAG.getNode(ISD::UNDEF, VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003122 }
3123
Chris Lattner66a4dda2008-03-09 05:42:06 +00003124 // Special case for single non-zero, non-undef, element.
Evan Chengc1073492007-12-12 06:45:40 +00003125 if (NumNonZero == 1 && NumElems <= 4) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003126 unsigned Idx = CountTrailingZeros_32(NonZeros);
3127 SDOperand Item = Op.getOperand(Idx);
Chris Lattnerac914892008-03-08 22:59:52 +00003128
Chris Lattner2d91b962008-03-09 01:05:04 +00003129 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3130 // the value are obviously zero, truncate the value to i32 and do the
3131 // insertion that way. Only do this if the value is non-constant or if the
3132 // value is a constant being inserted into element 0. It is cheaper to do
3133 // a constant pool load than it is to do a movd + shuffle.
3134 if (EVT == MVT::i64 && !Subtarget->is64Bit() &&
3135 (!IsAllConstants || Idx == 0)) {
3136 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3137 // Handle MMX and SSE both.
Duncan Sands92c43912008-06-06 12:08:01 +00003138 MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3139 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Chris Lattner2d91b962008-03-09 01:05:04 +00003140
3141 // Truncate the value (which may itself be a constant) to i32, and
3142 // convert it to a vector with movd (S2V+shuffle to zero extend).
3143 Item = DAG.getNode(ISD::TRUNCATE, MVT::i32, Item);
3144 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VecVT, Item);
Evan Cheng8c590372008-05-15 08:39:06 +00003145 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3146 Subtarget->hasSSE2(), DAG);
Chris Lattner2d91b962008-03-09 01:05:04 +00003147
3148 // Now we have our 32-bit value zero extended in the low element of
3149 // a vector. If Idx != 0, swizzle it into place.
3150 if (Idx != 0) {
3151 SDOperand Ops[] = {
3152 Item, DAG.getNode(ISD::UNDEF, Item.getValueType()),
3153 getSwapEltZeroMask(VecElts, Idx, DAG)
3154 };
3155 Item = DAG.getNode(ISD::VECTOR_SHUFFLE, VecVT, Ops, 3);
3156 }
3157 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Item);
3158 }
3159 }
3160
Chris Lattnerac914892008-03-08 22:59:52 +00003161 // If we have a constant or non-constant insertion into the low element of
3162 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3163 // the rest of the elements. This will be matched as movd/movq/movss/movsd
3164 // depending on what the source datatype is. Because we can only get here
3165 // when NumElems <= 4, this only needs to handle i32/f32/i64/f64.
3166 if (Idx == 0 &&
3167 // Don't do this for i64 values on x86-32.
3168 (EVT != MVT::i64 || Subtarget->is64Bit())) {
Chris Lattner92bdcb52008-03-08 22:48:29 +00003169 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003170 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Evan Cheng8c590372008-05-15 08:39:06 +00003171 return getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3172 Subtarget->hasSSE2(), DAG);
Chris Lattner92bdcb52008-03-08 22:48:29 +00003173 }
Evan Chengdea99362008-05-29 08:22:04 +00003174
3175 // Is it a vector logical left shift?
3176 if (NumElems == 2 && Idx == 1 &&
3177 isZeroNode(Op.getOperand(0)) && !isZeroNode(Op.getOperand(1))) {
Duncan Sands92c43912008-06-06 12:08:01 +00003178 unsigned NumBits = VT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00003179 return getVShift(true, VT,
3180 DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(1)),
3181 NumBits/2, DAG, *this);
3182 }
Chris Lattner92bdcb52008-03-08 22:48:29 +00003183
3184 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Evan Chengc1073492007-12-12 06:45:40 +00003185 return SDOperand();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003186
Chris Lattnerac914892008-03-08 22:59:52 +00003187 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3188 // is a non-constant being inserted into an element other than the low one,
3189 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3190 // movd/movss) to move this into the low element, then shuffle it into
3191 // place.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003192 if (EVTBits == 32) {
Chris Lattner92bdcb52008-03-08 22:48:29 +00003193 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
3194
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003195 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Cheng8c590372008-05-15 08:39:06 +00003196 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3197 Subtarget->hasSSE2(), DAG);
Duncan Sands92c43912008-06-06 12:08:01 +00003198 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3199 MVT MaskEVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003200 SmallVector<SDOperand, 8> MaskVec;
3201 for (unsigned i = 0; i < NumElems; i++)
3202 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
3203 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3204 &MaskVec[0], MaskVec.size());
3205 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
3206 DAG.getNode(ISD::UNDEF, VT), Mask);
3207 }
3208 }
3209
Chris Lattner66a4dda2008-03-09 05:42:06 +00003210 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3211 if (Values.size() == 1)
3212 return SDOperand();
3213
Dan Gohman21463242007-07-24 22:55:08 +00003214 // A vector full of immediates; various special cases are already
3215 // handled, so this is best done with a single constant-pool load.
Chris Lattner92bdcb52008-03-08 22:48:29 +00003216 if (IsAllConstants)
Dan Gohman21463242007-07-24 22:55:08 +00003217 return SDOperand();
3218
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003219 // Let legalizer expand 2-wide build_vectors.
Evan Cheng40ee6e52008-05-08 00:57:18 +00003220 if (EVTBits == 64) {
3221 if (NumNonZero == 1) {
3222 // One half is zero or undef.
3223 unsigned Idx = CountTrailingZeros_32(NonZeros);
3224 SDOperand V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT,
3225 Op.getOperand(Idx));
Evan Cheng8c590372008-05-15 08:39:06 +00003226 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3227 Subtarget->hasSSE2(), DAG);
Evan Cheng40ee6e52008-05-08 00:57:18 +00003228 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003229 return SDOperand();
Evan Cheng40ee6e52008-05-08 00:57:18 +00003230 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003231
3232 // If element VT is < 32 bits, convert it to inserts into a zero vector.
3233 if (EVTBits == 8 && NumElems == 16) {
3234 SDOperand V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
3235 *this);
3236 if (V.Val) return V;
3237 }
3238
3239 if (EVTBits == 16 && NumElems == 8) {
3240 SDOperand V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
3241 *this);
3242 if (V.Val) return V;
3243 }
3244
3245 // If element VT is == 32 bits, turn it into a number of shuffles.
3246 SmallVector<SDOperand, 8> V;
3247 V.resize(NumElems);
3248 if (NumElems == 4 && NumZero > 0) {
3249 for (unsigned i = 0; i < 4; ++i) {
3250 bool isZero = !(NonZeros & (1 << i));
3251 if (isZero)
Evan Cheng8c590372008-05-15 08:39:06 +00003252 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003253 else
3254 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3255 }
3256
3257 for (unsigned i = 0; i < 2; ++i) {
3258 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3259 default: break;
3260 case 0:
3261 V[i] = V[i*2]; // Must be a zero vector.
3262 break;
3263 case 1:
3264 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
3265 getMOVLMask(NumElems, DAG));
3266 break;
3267 case 2:
3268 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3269 getMOVLMask(NumElems, DAG));
3270 break;
3271 case 3:
3272 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3273 getUnpacklMask(NumElems, DAG));
3274 break;
3275 }
3276 }
3277
Duncan Sands92c43912008-06-06 12:08:01 +00003278 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3279 MVT EVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003280 SmallVector<SDOperand, 8> MaskVec;
3281 bool Reverse = (NonZeros & 0x3) == 2;
3282 for (unsigned i = 0; i < 2; ++i)
3283 if (Reverse)
3284 MaskVec.push_back(DAG.getConstant(1-i, EVT));
3285 else
3286 MaskVec.push_back(DAG.getConstant(i, EVT));
3287 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3288 for (unsigned i = 0; i < 2; ++i)
3289 if (Reverse)
3290 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
3291 else
3292 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
3293 SDOperand ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3294 &MaskVec[0], MaskVec.size());
3295 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
3296 }
3297
3298 if (Values.size() > 2) {
3299 // Expand into a number of unpckl*.
3300 // e.g. for v4f32
3301 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3302 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3303 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
3304 SDOperand UnpckMask = getUnpacklMask(NumElems, DAG);
3305 for (unsigned i = 0; i < NumElems; ++i)
3306 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3307 NumElems >>= 1;
3308 while (NumElems != 0) {
3309 for (unsigned i = 0; i < NumElems; ++i)
3310 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
3311 UnpckMask);
3312 NumElems >>= 1;
3313 }
3314 return V[0];
3315 }
3316
3317 return SDOperand();
3318}
3319
Evan Chengfca29242007-12-07 08:07:39 +00003320static
3321SDOperand LowerVECTOR_SHUFFLEv8i16(SDOperand V1, SDOperand V2,
3322 SDOperand PermMask, SelectionDAG &DAG,
3323 TargetLowering &TLI) {
Evan Cheng75184a92007-12-11 01:46:18 +00003324 SDOperand NewV;
Duncan Sands92c43912008-06-06 12:08:01 +00003325 MVT MaskVT = MVT::getIntVectorWithNumElements(8);
3326 MVT MaskEVT = MaskVT.getVectorElementType();
3327 MVT PtrVT = TLI.getPointerTy();
Evan Cheng75184a92007-12-11 01:46:18 +00003328 SmallVector<SDOperand, 8> MaskElts(PermMask.Val->op_begin(),
3329 PermMask.Val->op_end());
3330
3331 // First record which half of which vector the low elements come from.
3332 SmallVector<unsigned, 4> LowQuad(4);
3333 for (unsigned i = 0; i < 4; ++i) {
3334 SDOperand Elt = MaskElts[i];
3335 if (Elt.getOpcode() == ISD::UNDEF)
3336 continue;
3337 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3338 int QuadIdx = EltIdx / 4;
3339 ++LowQuad[QuadIdx];
3340 }
3341 int BestLowQuad = -1;
3342 unsigned MaxQuad = 1;
3343 for (unsigned i = 0; i < 4; ++i) {
3344 if (LowQuad[i] > MaxQuad) {
3345 BestLowQuad = i;
3346 MaxQuad = LowQuad[i];
3347 }
Evan Chengfca29242007-12-07 08:07:39 +00003348 }
3349
Evan Cheng75184a92007-12-11 01:46:18 +00003350 // Record which half of which vector the high elements come from.
3351 SmallVector<unsigned, 4> HighQuad(4);
3352 for (unsigned i = 4; i < 8; ++i) {
3353 SDOperand Elt = MaskElts[i];
3354 if (Elt.getOpcode() == ISD::UNDEF)
3355 continue;
3356 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3357 int QuadIdx = EltIdx / 4;
3358 ++HighQuad[QuadIdx];
3359 }
3360 int BestHighQuad = -1;
3361 MaxQuad = 1;
3362 for (unsigned i = 0; i < 4; ++i) {
3363 if (HighQuad[i] > MaxQuad) {
3364 BestHighQuad = i;
3365 MaxQuad = HighQuad[i];
3366 }
3367 }
3368
3369 // If it's possible to sort parts of either half with PSHUF{H|L}W, then do it.
3370 if (BestLowQuad != -1 || BestHighQuad != -1) {
3371 // First sort the 4 chunks in order using shufpd.
3372 SmallVector<SDOperand, 8> MaskVec;
3373 if (BestLowQuad != -1)
3374 MaskVec.push_back(DAG.getConstant(BestLowQuad, MVT::i32));
3375 else
3376 MaskVec.push_back(DAG.getConstant(0, MVT::i32));
3377 if (BestHighQuad != -1)
3378 MaskVec.push_back(DAG.getConstant(BestHighQuad, MVT::i32));
3379 else
3380 MaskVec.push_back(DAG.getConstant(1, MVT::i32));
3381 SDOperand Mask= DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, &MaskVec[0],2);
3382 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v2i64,
3383 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, V1),
3384 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, V2), Mask);
3385 NewV = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, NewV);
3386
3387 // Now sort high and low parts separately.
3388 BitVector InOrder(8);
3389 if (BestLowQuad != -1) {
3390 // Sort lower half in order using PSHUFLW.
3391 MaskVec.clear();
3392 bool AnyOutOrder = false;
3393 for (unsigned i = 0; i != 4; ++i) {
3394 SDOperand Elt = MaskElts[i];
3395 if (Elt.getOpcode() == ISD::UNDEF) {
3396 MaskVec.push_back(Elt);
3397 InOrder.set(i);
3398 } else {
3399 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3400 if (EltIdx != i)
3401 AnyOutOrder = true;
3402 MaskVec.push_back(DAG.getConstant(EltIdx % 4, MaskEVT));
3403 // If this element is in the right place after this shuffle, then
3404 // remember it.
3405 if ((int)(EltIdx / 4) == BestLowQuad)
3406 InOrder.set(i);
3407 }
3408 }
3409 if (AnyOutOrder) {
3410 for (unsigned i = 4; i != 8; ++i)
3411 MaskVec.push_back(DAG.getConstant(i, MaskEVT));
3412 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
3413 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, NewV, NewV, Mask);
3414 }
3415 }
3416
3417 if (BestHighQuad != -1) {
3418 // Sort high half in order using PSHUFHW if possible.
3419 MaskVec.clear();
3420 for (unsigned i = 0; i != 4; ++i)
3421 MaskVec.push_back(DAG.getConstant(i, MaskEVT));
3422 bool AnyOutOrder = false;
3423 for (unsigned i = 4; i != 8; ++i) {
3424 SDOperand Elt = MaskElts[i];
3425 if (Elt.getOpcode() == ISD::UNDEF) {
3426 MaskVec.push_back(Elt);
3427 InOrder.set(i);
3428 } else {
3429 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3430 if (EltIdx != i)
3431 AnyOutOrder = true;
3432 MaskVec.push_back(DAG.getConstant((EltIdx % 4) + 4, MaskEVT));
3433 // If this element is in the right place after this shuffle, then
3434 // remember it.
3435 if ((int)(EltIdx / 4) == BestHighQuad)
3436 InOrder.set(i);
3437 }
3438 }
3439 if (AnyOutOrder) {
3440 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
3441 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, NewV, NewV, Mask);
3442 }
3443 }
3444
3445 // The other elements are put in the right place using pextrw and pinsrw.
3446 for (unsigned i = 0; i != 8; ++i) {
3447 if (InOrder[i])
3448 continue;
3449 SDOperand Elt = MaskElts[i];
3450 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003451 SDOperand ExtOp = (EltIdx < 8)
3452 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V1,
3453 DAG.getConstant(EltIdx, PtrVT))
3454 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V2,
3455 DAG.getConstant(EltIdx - 8, PtrVT));
3456 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3457 DAG.getConstant(i, PtrVT));
3458 }
3459 return NewV;
3460 }
3461
3462 // PSHUF{H|L}W are not used. Lower into extracts and inserts but try to use
3463 ///as few as possible.
Evan Chengfca29242007-12-07 08:07:39 +00003464 // First, let's find out how many elements are already in the right order.
3465 unsigned V1InOrder = 0;
3466 unsigned V1FromV1 = 0;
3467 unsigned V2InOrder = 0;
3468 unsigned V2FromV2 = 0;
Evan Cheng75184a92007-12-11 01:46:18 +00003469 SmallVector<SDOperand, 8> V1Elts;
3470 SmallVector<SDOperand, 8> V2Elts;
Evan Chengfca29242007-12-07 08:07:39 +00003471 for (unsigned i = 0; i < 8; ++i) {
Evan Cheng75184a92007-12-11 01:46:18 +00003472 SDOperand Elt = MaskElts[i];
Evan Chengfca29242007-12-07 08:07:39 +00003473 if (Elt.getOpcode() == ISD::UNDEF) {
Evan Cheng75184a92007-12-11 01:46:18 +00003474 V1Elts.push_back(Elt);
3475 V2Elts.push_back(Elt);
Evan Chengfca29242007-12-07 08:07:39 +00003476 ++V1InOrder;
3477 ++V2InOrder;
Evan Cheng75184a92007-12-11 01:46:18 +00003478 continue;
3479 }
3480 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3481 if (EltIdx == i) {
3482 V1Elts.push_back(Elt);
3483 V2Elts.push_back(DAG.getConstant(i+8, MaskEVT));
3484 ++V1InOrder;
3485 } else if (EltIdx == i+8) {
3486 V1Elts.push_back(Elt);
3487 V2Elts.push_back(DAG.getConstant(i, MaskEVT));
3488 ++V2InOrder;
3489 } else if (EltIdx < 8) {
3490 V1Elts.push_back(Elt);
3491 ++V1FromV1;
Evan Chengfca29242007-12-07 08:07:39 +00003492 } else {
Evan Cheng75184a92007-12-11 01:46:18 +00003493 V2Elts.push_back(DAG.getConstant(EltIdx-8, MaskEVT));
3494 ++V2FromV2;
Evan Chengfca29242007-12-07 08:07:39 +00003495 }
3496 }
3497
3498 if (V2InOrder > V1InOrder) {
3499 PermMask = CommuteVectorShuffleMask(PermMask, DAG);
3500 std::swap(V1, V2);
3501 std::swap(V1Elts, V2Elts);
3502 std::swap(V1FromV1, V2FromV2);
3503 }
3504
Evan Cheng75184a92007-12-11 01:46:18 +00003505 if ((V1FromV1 + V1InOrder) != 8) {
3506 // Some elements are from V2.
3507 if (V1FromV1) {
3508 // If there are elements that are from V1 but out of place,
3509 // then first sort them in place
3510 SmallVector<SDOperand, 8> MaskVec;
3511 for (unsigned i = 0; i < 8; ++i) {
3512 SDOperand Elt = V1Elts[i];
3513 if (Elt.getOpcode() == ISD::UNDEF) {
3514 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3515 continue;
3516 }
3517 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3518 if (EltIdx >= 8)
3519 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3520 else
3521 MaskVec.push_back(DAG.getConstant(EltIdx, MaskEVT));
3522 }
3523 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
3524 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, V1, V1, Mask);
Evan Chengfca29242007-12-07 08:07:39 +00003525 }
Evan Cheng75184a92007-12-11 01:46:18 +00003526
3527 NewV = V1;
3528 for (unsigned i = 0; i < 8; ++i) {
3529 SDOperand Elt = V1Elts[i];
3530 if (Elt.getOpcode() == ISD::UNDEF)
3531 continue;
3532 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3533 if (EltIdx < 8)
3534 continue;
3535 SDOperand ExtOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V2,
3536 DAG.getConstant(EltIdx - 8, PtrVT));
3537 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3538 DAG.getConstant(i, PtrVT));
3539 }
3540 return NewV;
3541 } else {
3542 // All elements are from V1.
3543 NewV = V1;
3544 for (unsigned i = 0; i < 8; ++i) {
3545 SDOperand Elt = V1Elts[i];
3546 if (Elt.getOpcode() == ISD::UNDEF)
3547 continue;
3548 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3549 SDOperand ExtOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V1,
3550 DAG.getConstant(EltIdx, PtrVT));
3551 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3552 DAG.getConstant(i, PtrVT));
3553 }
3554 return NewV;
3555 }
3556}
3557
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003558/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3559/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3560/// done when every pair / quad of shuffle mask elements point to elements in
3561/// the right sequence. e.g.
Evan Cheng75184a92007-12-11 01:46:18 +00003562/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3563static
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003564SDOperand RewriteAsNarrowerShuffle(SDOperand V1, SDOperand V2,
Duncan Sands92c43912008-06-06 12:08:01 +00003565 MVT VT,
Evan Cheng75184a92007-12-11 01:46:18 +00003566 SDOperand PermMask, SelectionDAG &DAG,
3567 TargetLowering &TLI) {
3568 unsigned NumElems = PermMask.getNumOperands();
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003569 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Duncan Sands92c43912008-06-06 12:08:01 +00003570 MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
3571 MVT NewVT = MaskVT;
3572 switch (VT.getSimpleVT()) {
3573 default: assert(false && "Unexpected!");
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003574 case MVT::v4f32: NewVT = MVT::v2f64; break;
3575 case MVT::v4i32: NewVT = MVT::v2i64; break;
3576 case MVT::v8i16: NewVT = MVT::v4i32; break;
3577 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003578 }
3579
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00003580 if (NewWidth == 2) {
Duncan Sands92c43912008-06-06 12:08:01 +00003581 if (VT.isInteger())
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003582 NewVT = MVT::v2i64;
3583 else
3584 NewVT = MVT::v2f64;
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00003585 }
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003586 unsigned Scale = NumElems / NewWidth;
3587 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng75184a92007-12-11 01:46:18 +00003588 for (unsigned i = 0; i < NumElems; i += Scale) {
3589 unsigned StartIdx = ~0U;
3590 for (unsigned j = 0; j < Scale; ++j) {
3591 SDOperand Elt = PermMask.getOperand(i+j);
3592 if (Elt.getOpcode() == ISD::UNDEF)
3593 continue;
3594 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3595 if (StartIdx == ~0U)
3596 StartIdx = EltIdx - (EltIdx % Scale);
3597 if (EltIdx != StartIdx + j)
3598 return SDOperand();
3599 }
3600 if (StartIdx == ~0U)
3601 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MVT::i32));
3602 else
3603 MaskVec.push_back(DAG.getConstant(StartIdx / Scale, MVT::i32));
Evan Chengfca29242007-12-07 08:07:39 +00003604 }
3605
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003606 V1 = DAG.getNode(ISD::BIT_CONVERT, NewVT, V1);
3607 V2 = DAG.getNode(ISD::BIT_CONVERT, NewVT, V2);
3608 return DAG.getNode(ISD::VECTOR_SHUFFLE, NewVT, V1, V2,
3609 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3610 &MaskVec[0], MaskVec.size()));
Evan Chengfca29242007-12-07 08:07:39 +00003611}
3612
Evan Chenge9b9c672008-05-09 21:53:03 +00003613/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng40ee6e52008-05-08 00:57:18 +00003614///
Duncan Sands92c43912008-06-06 12:08:01 +00003615static SDOperand getVZextMovL(MVT VT, MVT OpVT,
3616 SDOperand SrcOp, SelectionDAG &DAG,
3617 const X86Subtarget *Subtarget) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00003618 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
3619 LoadSDNode *LD = NULL;
3620 if (!isScalarLoadToVector(SrcOp.Val, &LD))
3621 LD = dyn_cast<LoadSDNode>(SrcOp);
3622 if (!LD) {
3623 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
3624 // instead.
Duncan Sands92c43912008-06-06 12:08:01 +00003625 MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Evan Cheng40ee6e52008-05-08 00:57:18 +00003626 if ((EVT != MVT::i64 || Subtarget->is64Bit()) &&
3627 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
3628 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
3629 SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) {
3630 // PR2108
3631 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
3632 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chenge9b9c672008-05-09 21:53:03 +00003633 DAG.getNode(X86ISD::VZEXT_MOVL, OpVT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003634 DAG.getNode(ISD::SCALAR_TO_VECTOR, OpVT,
3635 SrcOp.getOperand(0).getOperand(0))));
3636 }
3637 }
3638 }
3639
3640 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chenge9b9c672008-05-09 21:53:03 +00003641 DAG.getNode(X86ISD::VZEXT_MOVL, OpVT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003642 DAG.getNode(ISD::BIT_CONVERT, OpVT, SrcOp)));
3643}
3644
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003645SDOperand
3646X86TargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
3647 SDOperand V1 = Op.getOperand(0);
3648 SDOperand V2 = Op.getOperand(1);
3649 SDOperand PermMask = Op.getOperand(2);
Duncan Sands92c43912008-06-06 12:08:01 +00003650 MVT VT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003651 unsigned NumElems = PermMask.getNumOperands();
Duncan Sands92c43912008-06-06 12:08:01 +00003652 bool isMMX = VT.getSizeInBits() == 64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003653 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
3654 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
3655 bool V1IsSplat = false;
3656 bool V2IsSplat = false;
3657
3658 if (isUndefShuffle(Op.Val))
3659 return DAG.getNode(ISD::UNDEF, VT);
3660
3661 if (isZeroShuffle(Op.Val))
Evan Cheng8c590372008-05-15 08:39:06 +00003662 return getZeroVector(VT, Subtarget->hasSSE2(), DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003663
3664 if (isIdentityMask(PermMask.Val))
3665 return V1;
3666 else if (isIdentityMask(PermMask.Val, true))
3667 return V2;
3668
3669 if (isSplatMask(PermMask.Val)) {
Evan Chengbf8b2c52008-04-05 00:30:36 +00003670 if (isMMX || NumElems < 4) return Op;
3671 // Promote it to a v4{if}32 splat.
3672 return PromoteSplat(Op, DAG, Subtarget->hasSSE2());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003673 }
3674
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003675 // If the shuffle can be profitably rewritten as a narrower shuffle, then
3676 // do it!
3677 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
3678 SDOperand NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask, DAG, *this);
3679 if (NewOp.Val)
3680 return DAG.getNode(ISD::BIT_CONVERT, VT, LowerVECTOR_SHUFFLE(NewOp, DAG));
3681 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
3682 // FIXME: Figure out a cleaner way to do this.
3683 // Try to make use of movq to zero out the top part.
3684 if (ISD::isBuildVectorAllZeros(V2.Val)) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00003685 SDOperand NewOp = RewriteAsNarrowerShuffle(V1, V2, VT, PermMask,
3686 DAG, *this);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003687 if (NewOp.Val) {
3688 SDOperand NewV1 = NewOp.getOperand(0);
3689 SDOperand NewV2 = NewOp.getOperand(1);
3690 SDOperand NewMask = NewOp.getOperand(2);
3691 if (isCommutedMOVL(NewMask.Val, true, false)) {
3692 NewOp = CommuteVectorShuffle(NewOp, NewV1, NewV2, NewMask, DAG);
Evan Chenge9b9c672008-05-09 21:53:03 +00003693 return getVZextMovL(VT, NewOp.getValueType(), NewV2, DAG, Subtarget);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003694 }
3695 }
3696 } else if (ISD::isBuildVectorAllZeros(V1.Val)) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00003697 SDOperand NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask,
3698 DAG, *this);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003699 if (NewOp.Val && X86::isMOVLMask(NewOp.getOperand(2).Val))
Evan Chenge9b9c672008-05-09 21:53:03 +00003700 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Evan Cheng40ee6e52008-05-08 00:57:18 +00003701 DAG, Subtarget);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003702 }
3703 }
3704
Evan Chengdea99362008-05-29 08:22:04 +00003705 // Check if this can be converted into a logical shift.
3706 bool isLeft = false;
3707 unsigned ShAmt = 0;
3708 SDOperand ShVal;
3709 bool isShift = isVectorShift(Op, PermMask, DAG, isLeft, ShVal, ShAmt);
3710 if (isShift && ShVal.hasOneUse()) {
3711 // If the shifted value has multiple uses, it may be cheaper to use
3712 // v_set0 + movlhps or movhlps, etc.
Duncan Sands92c43912008-06-06 12:08:01 +00003713 MVT EVT = VT.getVectorElementType();
3714 ShAmt *= EVT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00003715 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this);
3716 }
3717
Evan Cheng40ee6e52008-05-08 00:57:18 +00003718 if (X86::isMOVLMask(PermMask.Val)) {
3719 if (V1IsUndef)
3720 return V2;
3721 if (ISD::isBuildVectorAllZeros(V1.Val))
Evan Chenge9b9c672008-05-09 21:53:03 +00003722 return getVZextMovL(VT, VT, V2, DAG, Subtarget);
Evan Cheng40ee6e52008-05-08 00:57:18 +00003723 return Op;
3724 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003725
3726 if (X86::isMOVSHDUPMask(PermMask.Val) ||
3727 X86::isMOVSLDUPMask(PermMask.Val) ||
3728 X86::isMOVHLPSMask(PermMask.Val) ||
3729 X86::isMOVHPMask(PermMask.Val) ||
3730 X86::isMOVLPMask(PermMask.Val))
3731 return Op;
3732
3733 if (ShouldXformToMOVHLPS(PermMask.Val) ||
3734 ShouldXformToMOVLP(V1.Val, V2.Val, PermMask.Val))
3735 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3736
Evan Chengdea99362008-05-29 08:22:04 +00003737 if (isShift) {
3738 // No better options. Use a vshl / vsrl.
Duncan Sands92c43912008-06-06 12:08:01 +00003739 MVT EVT = VT.getVectorElementType();
3740 ShAmt *= EVT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00003741 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this);
3742 }
3743
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003744 bool Commuted = false;
Chris Lattnere6aa3862007-11-25 00:24:49 +00003745 // FIXME: This should also accept a bitcast of a splat? Be careful, not
3746 // 1,1,1,1 -> v8i16 though.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003747 V1IsSplat = isSplatVector(V1.Val);
3748 V2IsSplat = isSplatVector(V2.Val);
Chris Lattnere6aa3862007-11-25 00:24:49 +00003749
3750 // Canonicalize the splat or undef, if present, to be on the RHS.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003751 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
3752 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3753 std::swap(V1IsSplat, V2IsSplat);
3754 std::swap(V1IsUndef, V2IsUndef);
3755 Commuted = true;
3756 }
3757
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003758 // FIXME: Figure out a cleaner way to do this.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003759 if (isCommutedMOVL(PermMask.Val, V2IsSplat, V2IsUndef)) {
3760 if (V2IsUndef) return V1;
3761 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3762 if (V2IsSplat) {
3763 // V2 is a splat, so the mask may be malformed. That is, it may point
3764 // to any V2 element. The instruction selectior won't like this. Get
3765 // a corrected mask and commute to form a proper MOVS{S|D}.
3766 SDOperand NewMask = getMOVLMask(NumElems, DAG);
3767 if (NewMask.Val != PermMask.Val)
3768 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
3769 }
3770 return Op;
3771 }
3772
3773 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
3774 X86::isUNPCKH_v_undef_Mask(PermMask.Val) ||
3775 X86::isUNPCKLMask(PermMask.Val) ||
3776 X86::isUNPCKHMask(PermMask.Val))
3777 return Op;
3778
3779 if (V2IsSplat) {
3780 // Normalize mask so all entries that point to V2 points to its first
3781 // element then try to match unpck{h|l} again. If match, return a
3782 // new vector_shuffle with the corrected mask.
3783 SDOperand NewMask = NormalizeMask(PermMask, DAG);
3784 if (NewMask.Val != PermMask.Val) {
3785 if (X86::isUNPCKLMask(PermMask.Val, true)) {
3786 SDOperand NewMask = getUnpacklMask(NumElems, DAG);
3787 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
3788 } else if (X86::isUNPCKHMask(PermMask.Val, true)) {
3789 SDOperand NewMask = getUnpackhMask(NumElems, DAG);
3790 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
3791 }
3792 }
3793 }
3794
3795 // Normalize the node to match x86 shuffle ops if needed
3796 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.Val))
3797 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3798
3799 if (Commuted) {
3800 // Commute is back and try unpck* again.
3801 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3802 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
3803 X86::isUNPCKH_v_undef_Mask(PermMask.Val) ||
3804 X86::isUNPCKLMask(PermMask.Val) ||
3805 X86::isUNPCKHMask(PermMask.Val))
3806 return Op;
3807 }
3808
Evan Chengbf8b2c52008-04-05 00:30:36 +00003809 // Try PSHUF* first, then SHUFP*.
3810 // MMX doesn't have PSHUFD but it does have PSHUFW. While it's theoretically
3811 // possible to shuffle a v2i32 using PSHUFW, that's not yet implemented.
3812 if (isMMX && NumElems == 4 && X86::isPSHUFDMask(PermMask.Val)) {
3813 if (V2.getOpcode() != ISD::UNDEF)
3814 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3815 DAG.getNode(ISD::UNDEF, VT), PermMask);
3816 return Op;
3817 }
3818
3819 if (!isMMX) {
3820 if (Subtarget->hasSSE2() &&
3821 (X86::isPSHUFDMask(PermMask.Val) ||
3822 X86::isPSHUFHWMask(PermMask.Val) ||
3823 X86::isPSHUFLWMask(PermMask.Val))) {
Duncan Sands92c43912008-06-06 12:08:01 +00003824 MVT RVT = VT;
Evan Chengbf8b2c52008-04-05 00:30:36 +00003825 if (VT == MVT::v4f32) {
3826 RVT = MVT::v4i32;
3827 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, RVT,
3828 DAG.getNode(ISD::BIT_CONVERT, RVT, V1),
3829 DAG.getNode(ISD::UNDEF, RVT), PermMask);
3830 } else if (V2.getOpcode() != ISD::UNDEF)
3831 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, RVT, V1,
3832 DAG.getNode(ISD::UNDEF, RVT), PermMask);
3833 if (RVT != VT)
3834 Op = DAG.getNode(ISD::BIT_CONVERT, VT, Op);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003835 return Op;
3836 }
3837
Evan Chengbf8b2c52008-04-05 00:30:36 +00003838 // Binary or unary shufps.
3839 if (X86::isSHUFPMask(PermMask.Val) ||
3840 (V2.getOpcode() == ISD::UNDEF && X86::isPSHUFDMask(PermMask.Val)))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003841 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003842 }
3843
Evan Cheng75184a92007-12-11 01:46:18 +00003844 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
3845 if (VT == MVT::v8i16) {
3846 SDOperand NewOp = LowerVECTOR_SHUFFLEv8i16(V1, V2, PermMask, DAG, *this);
3847 if (NewOp.Val)
3848 return NewOp;
3849 }
3850
3851 // Handle all 4 wide cases with a number of shuffles.
Evan Chengbf8b2c52008-04-05 00:30:36 +00003852 if (NumElems == 4 && !isMMX) {
Evan Chengfca29242007-12-07 08:07:39 +00003853 // Don't do this for MMX.
Duncan Sands92c43912008-06-06 12:08:01 +00003854 MVT MaskVT = PermMask.getValueType();
3855 MVT MaskEVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003856 SmallVector<std::pair<int, int>, 8> Locs;
3857 Locs.reserve(NumElems);
Evan Cheng75184a92007-12-11 01:46:18 +00003858 SmallVector<SDOperand, 8> Mask1(NumElems,
3859 DAG.getNode(ISD::UNDEF, MaskEVT));
3860 SmallVector<SDOperand, 8> Mask2(NumElems,
3861 DAG.getNode(ISD::UNDEF, MaskEVT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003862 unsigned NumHi = 0;
3863 unsigned NumLo = 0;
3864 // If no more than two elements come from either vector. This can be
3865 // implemented with two shuffles. First shuffle gather the elements.
3866 // The second shuffle, which takes the first shuffle as both of its
3867 // vector operands, put the elements into the right order.
3868 for (unsigned i = 0; i != NumElems; ++i) {
3869 SDOperand Elt = PermMask.getOperand(i);
3870 if (Elt.getOpcode() == ISD::UNDEF) {
3871 Locs[i] = std::make_pair(-1, -1);
3872 } else {
3873 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
3874 if (Val < NumElems) {
3875 Locs[i] = std::make_pair(0, NumLo);
3876 Mask1[NumLo] = Elt;
3877 NumLo++;
3878 } else {
3879 Locs[i] = std::make_pair(1, NumHi);
3880 if (2+NumHi < NumElems)
3881 Mask1[2+NumHi] = Elt;
3882 NumHi++;
3883 }
3884 }
3885 }
3886 if (NumLo <= 2 && NumHi <= 2) {
3887 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
3888 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3889 &Mask1[0], Mask1.size()));
3890 for (unsigned i = 0; i != NumElems; ++i) {
3891 if (Locs[i].first == -1)
3892 continue;
3893 else {
3894 unsigned Idx = (i < NumElems/2) ? 0 : NumElems;
3895 Idx += Locs[i].first * (NumElems/2) + Locs[i].second;
3896 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
3897 }
3898 }
3899
3900 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
3901 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3902 &Mask2[0], Mask2.size()));
3903 }
3904
3905 // Break it into (shuffle shuffle_hi, shuffle_lo).
3906 Locs.clear();
3907 SmallVector<SDOperand,8> LoMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3908 SmallVector<SDOperand,8> HiMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3909 SmallVector<SDOperand,8> *MaskPtr = &LoMask;
3910 unsigned MaskIdx = 0;
3911 unsigned LoIdx = 0;
3912 unsigned HiIdx = NumElems/2;
3913 for (unsigned i = 0; i != NumElems; ++i) {
3914 if (i == NumElems/2) {
3915 MaskPtr = &HiMask;
3916 MaskIdx = 1;
3917 LoIdx = 0;
3918 HiIdx = NumElems/2;
3919 }
3920 SDOperand Elt = PermMask.getOperand(i);
3921 if (Elt.getOpcode() == ISD::UNDEF) {
3922 Locs[i] = std::make_pair(-1, -1);
3923 } else if (cast<ConstantSDNode>(Elt)->getValue() < NumElems) {
3924 Locs[i] = std::make_pair(MaskIdx, LoIdx);
3925 (*MaskPtr)[LoIdx] = Elt;
3926 LoIdx++;
3927 } else {
3928 Locs[i] = std::make_pair(MaskIdx, HiIdx);
3929 (*MaskPtr)[HiIdx] = Elt;
3930 HiIdx++;
3931 }
3932 }
3933
3934 SDOperand LoShuffle =
3935 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
3936 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3937 &LoMask[0], LoMask.size()));
3938 SDOperand HiShuffle =
3939 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
3940 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3941 &HiMask[0], HiMask.size()));
3942 SmallVector<SDOperand, 8> MaskOps;
3943 for (unsigned i = 0; i != NumElems; ++i) {
3944 if (Locs[i].first == -1) {
3945 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3946 } else {
3947 unsigned Idx = Locs[i].first * NumElems + Locs[i].second;
3948 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
3949 }
3950 }
3951 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
3952 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3953 &MaskOps[0], MaskOps.size()));
3954 }
3955
3956 return SDOperand();
3957}
3958
3959SDOperand
Nate Begemand77e59e2008-02-11 04:19:36 +00003960X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDOperand Op,
3961 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00003962 MVT VT = Op.getValueType();
3963 if (VT.getSizeInBits() == 8) {
Nate Begemand77e59e2008-02-11 04:19:36 +00003964 SDOperand Extract = DAG.getNode(X86ISD::PEXTRB, MVT::i32,
3965 Op.getOperand(0), Op.getOperand(1));
3966 SDOperand Assert = DAG.getNode(ISD::AssertZext, MVT::i32, Extract,
3967 DAG.getValueType(VT));
3968 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
Duncan Sands92c43912008-06-06 12:08:01 +00003969 } else if (VT.getSizeInBits() == 16) {
Nate Begemand77e59e2008-02-11 04:19:36 +00003970 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, MVT::i32,
3971 Op.getOperand(0), Op.getOperand(1));
3972 SDOperand Assert = DAG.getNode(ISD::AssertZext, MVT::i32, Extract,
3973 DAG.getValueType(VT));
3974 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
Evan Cheng6c249332008-03-24 21:52:23 +00003975 } else if (VT == MVT::f32) {
3976 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
3977 // the result back to FR32 register. It's only worth matching if the
Dan Gohman788db592008-04-16 02:32:24 +00003978 // result has a single use which is a store or a bitcast to i32.
Evan Cheng6c249332008-03-24 21:52:23 +00003979 if (!Op.hasOneUse())
3980 return SDOperand();
Roman Levenstein05650fd2008-04-07 10:06:32 +00003981 SDNode *User = Op.Val->use_begin()->getUser();
Dan Gohman788db592008-04-16 02:32:24 +00003982 if (User->getOpcode() != ISD::STORE &&
3983 (User->getOpcode() != ISD::BIT_CONVERT ||
3984 User->getValueType(0) != MVT::i32))
Evan Cheng6c249332008-03-24 21:52:23 +00003985 return SDOperand();
3986 SDOperand Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32,
3987 DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, Op.getOperand(0)),
3988 Op.getOperand(1));
3989 return DAG.getNode(ISD::BIT_CONVERT, MVT::f32, Extract);
Nate Begemand77e59e2008-02-11 04:19:36 +00003990 }
3991 return SDOperand();
3992}
3993
3994
3995SDOperand
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003996X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
3997 if (!isa<ConstantSDNode>(Op.getOperand(1)))
3998 return SDOperand();
3999
Evan Cheng6c249332008-03-24 21:52:23 +00004000 if (Subtarget->hasSSE41()) {
4001 SDOperand Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
4002 if (Res.Val)
4003 return Res;
4004 }
Nate Begemand77e59e2008-02-11 04:19:36 +00004005
Duncan Sands92c43912008-06-06 12:08:01 +00004006 MVT VT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004007 // TODO: handle v16i8.
Duncan Sands92c43912008-06-06 12:08:01 +00004008 if (VT.getSizeInBits() == 16) {
Evan Cheng75184a92007-12-11 01:46:18 +00004009 SDOperand Vec = Op.getOperand(0);
4010 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
4011 if (Idx == 0)
4012 return DAG.getNode(ISD::TRUNCATE, MVT::i16,
4013 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32,
4014 DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, Vec),
4015 Op.getOperand(1)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004016 // Transform it so it match pextrw which produces a 32-bit result.
Duncan Sands92c43912008-06-06 12:08:01 +00004017 MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004018 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
4019 Op.getOperand(0), Op.getOperand(1));
4020 SDOperand Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
4021 DAG.getValueType(VT));
4022 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
Duncan Sands92c43912008-06-06 12:08:01 +00004023 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004024 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
4025 if (Idx == 0)
4026 return Op;
4027 // SHUFPS the element to the lowest double word, then movss.
Duncan Sands92c43912008-06-06 12:08:01 +00004028 MVT MaskVT = MVT::getIntVectorWithNumElements(4);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004029 SmallVector<SDOperand, 8> IdxVec;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004030 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004031 push_back(DAG.getConstant(Idx, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004032 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004033 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004034 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004035 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004036 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004037 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004038 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
4039 &IdxVec[0], IdxVec.size());
Evan Cheng75184a92007-12-11 01:46:18 +00004040 SDOperand Vec = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004041 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
4042 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
4043 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Chris Lattner5872a362008-01-17 07:00:52 +00004044 DAG.getIntPtrConstant(0));
Duncan Sands92c43912008-06-06 12:08:01 +00004045 } else if (VT.getSizeInBits() == 64) {
Nate Begemand77e59e2008-02-11 04:19:36 +00004046 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4047 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4048 // to match extract_elt for f64.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004049 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
4050 if (Idx == 0)
4051 return Op;
4052
4053 // UNPCKHPD the element to the lowest double word, then movsd.
4054 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4055 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Duncan Sands92c43912008-06-06 12:08:01 +00004056 MVT MaskVT = MVT::getIntVectorWithNumElements(4);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004057 SmallVector<SDOperand, 8> IdxVec;
Duncan Sands92c43912008-06-06 12:08:01 +00004058 IdxVec.push_back(DAG.getConstant(1, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004059 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004060 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004061 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
4062 &IdxVec[0], IdxVec.size());
Evan Cheng75184a92007-12-11 01:46:18 +00004063 SDOperand Vec = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004064 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
4065 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
4066 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Chris Lattner5872a362008-01-17 07:00:52 +00004067 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004068 }
4069
4070 return SDOperand();
4071}
4072
4073SDOperand
Nate Begemand77e59e2008-02-11 04:19:36 +00004074X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDOperand Op, SelectionDAG &DAG){
Duncan Sands92c43912008-06-06 12:08:01 +00004075 MVT VT = Op.getValueType();
4076 MVT EVT = VT.getVectorElementType();
Nate Begemand77e59e2008-02-11 04:19:36 +00004077
4078 SDOperand N0 = Op.getOperand(0);
4079 SDOperand N1 = Op.getOperand(1);
4080 SDOperand N2 = Op.getOperand(2);
4081
Duncan Sands92c43912008-06-06 12:08:01 +00004082 if ((EVT.getSizeInBits() == 8) || (EVT.getSizeInBits() == 16)) {
4083 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begemand77e59e2008-02-11 04:19:36 +00004084 : X86ISD::PINSRW;
4085 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4086 // argument.
4087 if (N1.getValueType() != MVT::i32)
4088 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
4089 if (N2.getValueType() != MVT::i32)
4090 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getValue());
4091 return DAG.getNode(Opc, VT, N0, N1, N2);
4092 } else if (EVT == MVT::f32) {
4093 // Bits [7:6] of the constant are the source select. This will always be
4094 // zero here. The DAG Combiner may combine an extract_elt index into these
4095 // bits. For example (insert (extract, 3), 2) could be matched by putting
4096 // the '3' into bits [7:6] of X86ISD::INSERTPS.
4097 // Bits [5:4] of the constant are the destination select. This is the
4098 // value of the incoming immediate.
4099 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
4100 // combine either bitwise AND or insert of float 0.0 to set these bits.
4101 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getValue() << 4);
4102 return DAG.getNode(X86ISD::INSERTPS, VT, N0, N1, N2);
4103 }
4104 return SDOperand();
4105}
4106
4107SDOperand
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004108X86TargetLowering::LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004109 MVT VT = Op.getValueType();
4110 MVT EVT = VT.getVectorElementType();
Nate Begemand77e59e2008-02-11 04:19:36 +00004111
4112 if (Subtarget->hasSSE41())
4113 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4114
Evan Chenge12a7eb2007-12-12 07:55:34 +00004115 if (EVT == MVT::i8)
4116 return SDOperand();
4117
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004118 SDOperand N0 = Op.getOperand(0);
4119 SDOperand N1 = Op.getOperand(1);
4120 SDOperand N2 = Op.getOperand(2);
Evan Chenge12a7eb2007-12-12 07:55:34 +00004121
Duncan Sands92c43912008-06-06 12:08:01 +00004122 if (EVT.getSizeInBits() == 16) {
Evan Chenge12a7eb2007-12-12 07:55:34 +00004123 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4124 // as its second argument.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004125 if (N1.getValueType() != MVT::i32)
4126 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
4127 if (N2.getValueType() != MVT::i32)
Chris Lattner5872a362008-01-17 07:00:52 +00004128 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004129 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004130 }
Nate Begeman9e1a41f2008-01-05 20:51:30 +00004131 return SDOperand();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004132}
4133
4134SDOperand
4135X86TargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
4136 SDOperand AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
Duncan Sands92c43912008-06-06 12:08:01 +00004137 MVT VT = MVT::v2i32;
4138 switch (Op.getValueType().getSimpleVT()) {
Evan Chengd1045a62008-02-18 23:04:32 +00004139 default: break;
4140 case MVT::v16i8:
4141 case MVT::v8i16:
4142 VT = MVT::v4i32;
4143 break;
4144 }
4145 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(),
4146 DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, AnyExt));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004147}
4148
4149// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4150// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4151// one of the above mentioned nodes. It has to be wrapped because otherwise
4152// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4153// be used to form addressing mode. These wrapped nodes will be selected
4154// into MOV32ri.
4155SDOperand
4156X86TargetLowering::LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
4157 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
4158 SDOperand Result = DAG.getTargetConstantPool(CP->getConstVal(),
4159 getPointerTy(),
4160 CP->getAlignment());
4161 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4162 // With PIC, the address is actually $g + Offset.
4163 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4164 !Subtarget->isPICStyleRIPRel()) {
4165 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4166 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4167 Result);
4168 }
4169
4170 return Result;
4171}
4172
4173SDOperand
4174X86TargetLowering::LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
4175 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
4176 SDOperand Result = DAG.getTargetGlobalAddress(GV, getPointerTy());
4177 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4178 // With PIC, the address is actually $g + Offset.
4179 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4180 !Subtarget->isPICStyleRIPRel()) {
4181 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4182 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4183 Result);
4184 }
4185
4186 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
4187 // load the value at address GV, not the value of GV itself. This means that
4188 // the GlobalAddress must be in the base or index register of the address, not
4189 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
4190 // The same applies for external symbols during PIC codegen
4191 if (Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false))
Dan Gohman12a9c082008-02-06 22:27:42 +00004192 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004193 PseudoSourceValue::getGOT(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004194
4195 return Result;
4196}
4197
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004198// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004199static SDOperand
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004200LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004201 const MVT PtrVT) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004202 SDOperand InFlag;
4203 SDOperand Chain = DAG.getCopyToReg(DAG.getEntryNode(), X86::EBX,
4204 DAG.getNode(X86ISD::GlobalBaseReg,
4205 PtrVT), InFlag);
4206 InFlag = Chain.getValue(1);
4207
4208 // emit leal symbol@TLSGD(,%ebx,1), %eax
4209 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
4210 SDOperand TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4211 GA->getValueType(0),
4212 GA->getOffset());
4213 SDOperand Ops[] = { Chain, TGA, InFlag };
4214 SDOperand Result = DAG.getNode(X86ISD::TLSADDR, NodeTys, Ops, 3);
4215 InFlag = Result.getValue(2);
4216 Chain = Result.getValue(1);
4217
4218 // call ___tls_get_addr. This function receives its argument in
4219 // the register EAX.
4220 Chain = DAG.getCopyToReg(Chain, X86::EAX, Result, InFlag);
4221 InFlag = Chain.getValue(1);
4222
4223 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
4224 SDOperand Ops1[] = { Chain,
4225 DAG.getTargetExternalSymbol("___tls_get_addr",
4226 PtrVT),
4227 DAG.getRegister(X86::EAX, PtrVT),
4228 DAG.getRegister(X86::EBX, PtrVT),
4229 InFlag };
4230 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops1, 5);
4231 InFlag = Chain.getValue(1);
4232
4233 return DAG.getCopyFromReg(Chain, X86::EAX, PtrVT, InFlag);
4234}
4235
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004236// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
4237static SDOperand
4238LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004239 const MVT PtrVT) {
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004240 SDOperand InFlag, Chain;
4241
4242 // emit leaq symbol@TLSGD(%rip), %rdi
4243 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
4244 SDOperand TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4245 GA->getValueType(0),
4246 GA->getOffset());
4247 SDOperand Ops[] = { DAG.getEntryNode(), TGA};
4248 SDOperand Result = DAG.getNode(X86ISD::TLSADDR, NodeTys, Ops, 2);
4249 Chain = Result.getValue(1);
4250 InFlag = Result.getValue(2);
4251
4252 // call ___tls_get_addr. This function receives its argument in
4253 // the register RDI.
4254 Chain = DAG.getCopyToReg(Chain, X86::RDI, Result, InFlag);
4255 InFlag = Chain.getValue(1);
4256
4257 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
4258 SDOperand Ops1[] = { Chain,
4259 DAG.getTargetExternalSymbol("___tls_get_addr",
4260 PtrVT),
4261 DAG.getRegister(X86::RDI, PtrVT),
4262 InFlag };
4263 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops1, 4);
4264 InFlag = Chain.getValue(1);
4265
4266 return DAG.getCopyFromReg(Chain, X86::RAX, PtrVT, InFlag);
4267}
4268
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004269// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4270// "local exec" model.
Duncan Sands92c43912008-06-06 12:08:01 +00004271static SDOperand LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
4272 const MVT PtrVT) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004273 // Get the Thread Pointer
4274 SDOperand ThreadPointer = DAG.getNode(X86ISD::THREAD_POINTER, PtrVT);
4275 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4276 // exec)
4277 SDOperand TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4278 GA->getValueType(0),
4279 GA->getOffset());
4280 SDOperand Offset = DAG.getNode(X86ISD::Wrapper, PtrVT, TGA);
4281
4282 if (GA->getGlobal()->isDeclaration()) // initial exec TLS model
Dan Gohman12a9c082008-02-06 22:27:42 +00004283 Offset = DAG.getLoad(PtrVT, DAG.getEntryNode(), Offset,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004284 PseudoSourceValue::getGOT(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004285
4286 // The address of the thread local variable is the add of the thread
4287 // pointer with the offset of the variable.
4288 return DAG.getNode(ISD::ADD, PtrVT, ThreadPointer, Offset);
4289}
4290
4291SDOperand
4292X86TargetLowering::LowerGlobalTLSAddress(SDOperand Op, SelectionDAG &DAG) {
4293 // TODO: implement the "local dynamic" model
4294 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004295 assert(Subtarget->isTargetELF() &&
4296 "TLS not implemented for non-ELF targets");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004297 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
4298 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
4299 // otherwise use the "Local Exec"TLS Model
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004300 if (Subtarget->is64Bit()) {
4301 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
4302 } else {
4303 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
4304 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
4305 else
4306 return LowerToTLSExecModel(GA, DAG, getPointerTy());
4307 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004308}
4309
4310SDOperand
4311X86TargetLowering::LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG) {
4312 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
4313 SDOperand Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
4314 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4315 // With PIC, the address is actually $g + Offset.
4316 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4317 !Subtarget->isPICStyleRIPRel()) {
4318 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4319 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4320 Result);
4321 }
4322
4323 return Result;
4324}
4325
4326SDOperand X86TargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
4327 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
4328 SDOperand Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
4329 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4330 // With PIC, the address is actually $g + Offset.
4331 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4332 !Subtarget->isPICStyleRIPRel()) {
4333 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4334 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4335 Result);
4336 }
4337
4338 return Result;
4339}
4340
Chris Lattner62814a32007-10-17 06:02:13 +00004341/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
4342/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004343SDOperand X86TargetLowering::LowerShift(SDOperand Op, SelectionDAG &DAG) {
Dan Gohman092014e2008-03-03 22:22:09 +00004344 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Duncan Sands92c43912008-06-06 12:08:01 +00004345 MVT VT = Op.getValueType();
4346 unsigned VTBits = VT.getSizeInBits();
Chris Lattner62814a32007-10-17 06:02:13 +00004347 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
4348 SDOperand ShOpLo = Op.getOperand(0);
4349 SDOperand ShOpHi = Op.getOperand(1);
4350 SDOperand ShAmt = Op.getOperand(2);
4351 SDOperand Tmp1 = isSRA ?
Dan Gohman092014e2008-03-03 22:22:09 +00004352 DAG.getNode(ISD::SRA, VT, ShOpHi, DAG.getConstant(VTBits - 1, MVT::i8)) :
4353 DAG.getConstant(0, VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004354
Chris Lattner62814a32007-10-17 06:02:13 +00004355 SDOperand Tmp2, Tmp3;
4356 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dan Gohman092014e2008-03-03 22:22:09 +00004357 Tmp2 = DAG.getNode(X86ISD::SHLD, VT, ShOpHi, ShOpLo, ShAmt);
4358 Tmp3 = DAG.getNode(ISD::SHL, VT, ShOpLo, ShAmt);
Chris Lattner62814a32007-10-17 06:02:13 +00004359 } else {
Dan Gohman092014e2008-03-03 22:22:09 +00004360 Tmp2 = DAG.getNode(X86ISD::SHRD, VT, ShOpLo, ShOpHi, ShAmt);
4361 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, VT, ShOpHi, ShAmt);
Chris Lattner62814a32007-10-17 06:02:13 +00004362 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004363
Chris Lattner62814a32007-10-17 06:02:13 +00004364 SDOperand AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
Dan Gohman092014e2008-03-03 22:22:09 +00004365 DAG.getConstant(VTBits, MVT::i8));
4366 SDOperand Cond = DAG.getNode(X86ISD::CMP, VT,
Chris Lattner62814a32007-10-17 06:02:13 +00004367 AndNode, DAG.getConstant(0, MVT::i8));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004368
Chris Lattner62814a32007-10-17 06:02:13 +00004369 SDOperand Hi, Lo;
4370 SDOperand CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Duncan Sandsf19591c2008-06-30 10:19:09 +00004371 SDOperand Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4372 SDOperand Ops1[4] = { Tmp3, Tmp1, CC, Cond };
4373
Chris Lattner62814a32007-10-17 06:02:13 +00004374 if (Op.getOpcode() == ISD::SHL_PARTS) {
Duncan Sandsf19591c2008-06-30 10:19:09 +00004375 Hi = DAG.getNode(X86ISD::CMOV, VT, Ops0, 4);
4376 Lo = DAG.getNode(X86ISD::CMOV, VT, Ops1, 4);
Chris Lattner62814a32007-10-17 06:02:13 +00004377 } else {
Duncan Sandsf19591c2008-06-30 10:19:09 +00004378 Lo = DAG.getNode(X86ISD::CMOV, VT, Ops0, 4);
4379 Hi = DAG.getNode(X86ISD::CMOV, VT, Ops1, 4);
Chris Lattner62814a32007-10-17 06:02:13 +00004380 }
4381
Duncan Sandsf19591c2008-06-30 10:19:09 +00004382 SDOperand Ops[2] = { Lo, Hi };
4383 return DAG.getMergeValues(DAG.getVTList(VT, VT), Ops, 2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004384}
4385
4386SDOperand X86TargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004387 MVT SrcVT = Op.getOperand(0).getValueType();
Duncan Sandsec142ee2008-06-08 20:54:56 +00004388 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004389 "Unknown SINT_TO_FP to lower!");
4390
4391 // These are really Legal; caller falls through into that case.
4392 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
4393 return SDOperand();
4394 if (SrcVT == MVT::i64 && Op.getValueType() != MVT::f80 &&
4395 Subtarget->is64Bit())
4396 return SDOperand();
4397
Duncan Sands92c43912008-06-06 12:08:01 +00004398 unsigned Size = SrcVT.getSizeInBits()/8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004399 MachineFunction &MF = DAG.getMachineFunction();
4400 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
4401 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
4402 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
Dan Gohman12a9c082008-02-06 22:27:42 +00004403 StackSlot,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004404 PseudoSourceValue::getFixedStack(),
Dan Gohman12a9c082008-02-06 22:27:42 +00004405 SSFI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004406
4407 // Build the FILD
4408 SDVTList Tys;
Chris Lattnercf515b52008-01-16 06:24:21 +00004409 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen2fc20782007-09-14 22:26:36 +00004410 if (useSSE)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004411 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
4412 else
4413 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
4414 SmallVector<SDOperand, 8> Ops;
4415 Ops.push_back(Chain);
4416 Ops.push_back(StackSlot);
4417 Ops.push_back(DAG.getValueType(SrcVT));
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004418 SDOperand Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD,
4419 Tys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004420
Dale Johannesen2fc20782007-09-14 22:26:36 +00004421 if (useSSE) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004422 Chain = Result.getValue(1);
4423 SDOperand InFlag = Result.getValue(2);
4424
4425 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4426 // shouldn't be necessary except that RFP cannot be live across
4427 // multiple blocks. When stackifier is fixed, they can be uncoupled.
4428 MachineFunction &MF = DAG.getMachineFunction();
4429 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
4430 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
4431 Tys = DAG.getVTList(MVT::Other);
4432 SmallVector<SDOperand, 8> Ops;
4433 Ops.push_back(Chain);
4434 Ops.push_back(Result);
4435 Ops.push_back(StackSlot);
4436 Ops.push_back(DAG.getValueType(Op.getValueType()));
4437 Ops.push_back(InFlag);
4438 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Dan Gohman12a9c082008-02-06 22:27:42 +00004439 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004440 PseudoSourceValue::getFixedStack(), SSFI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004441 }
4442
4443 return Result;
4444}
4445
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004446std::pair<SDOperand,SDOperand> X86TargetLowering::
4447FP_TO_SINTHelper(SDOperand Op, SelectionDAG &DAG) {
Duncan Sandsec142ee2008-06-08 20:54:56 +00004448 assert(Op.getValueType().getSimpleVT() <= MVT::i64 &&
4449 Op.getValueType().getSimpleVT() >= MVT::i16 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004450 "Unknown FP_TO_SINT to lower!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004451
Dale Johannesen2fc20782007-09-14 22:26:36 +00004452 // These are really Legal.
Dale Johannesene0e0fd02007-09-23 14:52:20 +00004453 if (Op.getValueType() == MVT::i32 &&
Chris Lattnercf515b52008-01-16 06:24:21 +00004454 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004455 return std::make_pair(SDOperand(), SDOperand());
Dale Johannesen958b08b2007-09-19 23:55:34 +00004456 if (Subtarget->is64Bit() &&
4457 Op.getValueType() == MVT::i64 &&
4458 Op.getOperand(0).getValueType() != MVT::f80)
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004459 return std::make_pair(SDOperand(), SDOperand());
Dale Johannesen2fc20782007-09-14 22:26:36 +00004460
Evan Cheng05441e62007-10-15 20:11:21 +00004461 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
4462 // stack slot.
4463 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands92c43912008-06-06 12:08:01 +00004464 unsigned MemSize = Op.getValueType().getSizeInBits()/8;
Evan Cheng05441e62007-10-15 20:11:21 +00004465 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
4466 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004467 unsigned Opc;
Duncan Sands92c43912008-06-06 12:08:01 +00004468 switch (Op.getValueType().getSimpleVT()) {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004469 default: assert(0 && "Invalid FP_TO_SINT to lower!");
4470 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
4471 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
4472 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004473 }
4474
4475 SDOperand Chain = DAG.getEntryNode();
4476 SDOperand Value = Op.getOperand(0);
Chris Lattnercf515b52008-01-16 06:24:21 +00004477 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004478 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dan Gohman12a9c082008-02-06 22:27:42 +00004479 Chain = DAG.getStore(Chain, Value, StackSlot,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004480 PseudoSourceValue::getFixedStack(), SSFI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004481 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
4482 SDOperand Ops[] = {
4483 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
4484 };
4485 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
4486 Chain = Value.getValue(1);
4487 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
4488 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
4489 }
4490
4491 // Build the FP_TO_INT*_IN_MEM
4492 SDOperand Ops[] = { Chain, Value, StackSlot };
4493 SDOperand FIST = DAG.getNode(Opc, MVT::Other, Ops, 3);
4494
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004495 return std::make_pair(FIST, StackSlot);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004496}
4497
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004498SDOperand X86TargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004499 std::pair<SDOperand,SDOperand> Vals = FP_TO_SINTHelper(Op, DAG);
4500 SDOperand FIST = Vals.first, StackSlot = Vals.second;
4501 if (FIST.Val == 0) return SDOperand();
4502
4503 // Load the result.
4504 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
4505}
4506
4507SDNode *X86TargetLowering::ExpandFP_TO_SINT(SDNode *N, SelectionDAG &DAG) {
4508 std::pair<SDOperand,SDOperand> Vals = FP_TO_SINTHelper(SDOperand(N, 0), DAG);
4509 SDOperand FIST = Vals.first, StackSlot = Vals.second;
4510 if (FIST.Val == 0) return 0;
Duncan Sandsf19591c2008-06-30 10:19:09 +00004511
4512 MVT VT = N->getValueType(0);
4513
4514 // Return a load from the stack slot.
4515 SDOperand Res = DAG.getLoad(VT, FIST, StackSlot, NULL, 0);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004516
4517 // Use a MERGE_VALUES node to drop the chain result value.
Duncan Sandsf19591c2008-06-30 10:19:09 +00004518 return DAG.getMergeValues(DAG.getVTList(VT), &Res, 1, false).Val;
4519}
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004520
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004521SDOperand X86TargetLowering::LowerFABS(SDOperand Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004522 MVT VT = Op.getValueType();
4523 MVT EltVT = VT;
4524 if (VT.isVector())
4525 EltVT = VT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004526 std::vector<Constant*> CV;
4527 if (EltVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004528 Constant *C = ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004529 CV.push_back(C);
4530 CV.push_back(C);
4531 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004532 Constant *C = ConstantFP::get(APFloat(APInt(32, ~(1U << 31))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004533 CV.push_back(C);
4534 CV.push_back(C);
4535 CV.push_back(C);
4536 CV.push_back(C);
4537 }
Dan Gohman11821702007-07-27 17:16:43 +00004538 Constant *C = ConstantVector::get(CV);
4539 SDOperand CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dan Gohman12a9c082008-02-06 22:27:42 +00004540 SDOperand Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004541 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004542 false, 16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004543 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
4544}
4545
4546SDOperand X86TargetLowering::LowerFNEG(SDOperand Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004547 MVT VT = Op.getValueType();
4548 MVT EltVT = VT;
Evan Cheng92b8f782007-07-19 23:36:01 +00004549 unsigned EltNum = 1;
Duncan Sands92c43912008-06-06 12:08:01 +00004550 if (VT.isVector()) {
4551 EltVT = VT.getVectorElementType();
4552 EltNum = VT.getVectorNumElements();
Evan Cheng92b8f782007-07-19 23:36:01 +00004553 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004554 std::vector<Constant*> CV;
4555 if (EltVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004556 Constant *C = ConstantFP::get(APFloat(APInt(64, 1ULL << 63)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004557 CV.push_back(C);
4558 CV.push_back(C);
4559 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004560 Constant *C = ConstantFP::get(APFloat(APInt(32, 1U << 31)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004561 CV.push_back(C);
4562 CV.push_back(C);
4563 CV.push_back(C);
4564 CV.push_back(C);
4565 }
Dan Gohman11821702007-07-27 17:16:43 +00004566 Constant *C = ConstantVector::get(CV);
4567 SDOperand CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dan Gohman12a9c082008-02-06 22:27:42 +00004568 SDOperand Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004569 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004570 false, 16);
Duncan Sands92c43912008-06-06 12:08:01 +00004571 if (VT.isVector()) {
Evan Cheng92b8f782007-07-19 23:36:01 +00004572 return DAG.getNode(ISD::BIT_CONVERT, VT,
4573 DAG.getNode(ISD::XOR, MVT::v2i64,
4574 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Op.getOperand(0)),
4575 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Mask)));
4576 } else {
Evan Cheng92b8f782007-07-19 23:36:01 +00004577 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
4578 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004579}
4580
4581SDOperand X86TargetLowering::LowerFCOPYSIGN(SDOperand Op, SelectionDAG &DAG) {
4582 SDOperand Op0 = Op.getOperand(0);
4583 SDOperand Op1 = Op.getOperand(1);
Duncan Sands92c43912008-06-06 12:08:01 +00004584 MVT VT = Op.getValueType();
4585 MVT SrcVT = Op1.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004586
4587 // If second operand is smaller, extend it first.
Duncan Sandsec142ee2008-06-08 20:54:56 +00004588 if (SrcVT.bitsLT(VT)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004589 Op1 = DAG.getNode(ISD::FP_EXTEND, VT, Op1);
4590 SrcVT = VT;
4591 }
Dale Johannesenfb0fa912007-10-21 01:07:44 +00004592 // And if it is bigger, shrink it first.
Duncan Sandsec142ee2008-06-08 20:54:56 +00004593 if (SrcVT.bitsGT(VT)) {
Chris Lattner5872a362008-01-17 07:00:52 +00004594 Op1 = DAG.getNode(ISD::FP_ROUND, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesenfb0fa912007-10-21 01:07:44 +00004595 SrcVT = VT;
Dale Johannesenfb0fa912007-10-21 01:07:44 +00004596 }
4597
4598 // At this point the operands and the result should have the same
4599 // type, and that won't be f80 since that is not custom lowered.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004600
4601 // First get the sign bit of second operand.
4602 std::vector<Constant*> CV;
4603 if (SrcVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004604 CV.push_back(ConstantFP::get(APFloat(APInt(64, 1ULL << 63))));
4605 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004606 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004607 CV.push_back(ConstantFP::get(APFloat(APInt(32, 1U << 31))));
4608 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4609 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4610 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004611 }
Dan Gohman11821702007-07-27 17:16:43 +00004612 Constant *C = ConstantVector::get(CV);
4613 SDOperand CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dan Gohman12a9c082008-02-06 22:27:42 +00004614 SDOperand Mask1 = DAG.getLoad(SrcVT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004615 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004616 false, 16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004617 SDOperand SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op1, Mask1);
4618
4619 // Shift sign bit right or left if the two operands have different types.
Duncan Sandsec142ee2008-06-08 20:54:56 +00004620 if (SrcVT.bitsGT(VT)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004621 // Op0 is MVT::f32, Op1 is MVT::f64.
4622 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit);
4623 SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit,
4624 DAG.getConstant(32, MVT::i32));
4625 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit);
4626 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit,
Chris Lattner5872a362008-01-17 07:00:52 +00004627 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004628 }
4629
4630 // Clear first operand sign bit.
4631 CV.clear();
4632 if (VT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004633 CV.push_back(ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63)))));
4634 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004635 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004636 CV.push_back(ConstantFP::get(APFloat(APInt(32, ~(1U << 31)))));
4637 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4638 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4639 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004640 }
Dan Gohman11821702007-07-27 17:16:43 +00004641 C = ConstantVector::get(CV);
4642 CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dan Gohman12a9c082008-02-06 22:27:42 +00004643 SDOperand Mask2 = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004644 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004645 false, 16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004646 SDOperand Val = DAG.getNode(X86ISD::FAND, VT, Op0, Mask2);
4647
4648 // Or the value with the sign bit.
4649 return DAG.getNode(X86ISD::FOR, VT, Val, SignBit);
4650}
4651
Evan Cheng621216e2007-09-29 00:00:36 +00004652SDOperand X86TargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng950aac02007-09-25 01:57:46 +00004653 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Evan Cheng6afec3d2007-09-26 00:45:55 +00004654 SDOperand Cond;
Evan Cheng950aac02007-09-25 01:57:46 +00004655 SDOperand Op0 = Op.getOperand(0);
4656 SDOperand Op1 = Op.getOperand(1);
4657 SDOperand CC = Op.getOperand(2);
4658 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Duncan Sands92c43912008-06-06 12:08:01 +00004659 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Evan Cheng950aac02007-09-25 01:57:46 +00004660 unsigned X86CC;
4661
Evan Cheng950aac02007-09-25 01:57:46 +00004662 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
Evan Cheng6afec3d2007-09-26 00:45:55 +00004663 Op0, Op1, DAG)) {
Evan Cheng621216e2007-09-29 00:00:36 +00004664 Cond = DAG.getNode(X86ISD::CMP, MVT::i32, Op0, Op1);
4665 return DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004666 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng6afec3d2007-09-26 00:45:55 +00004667 }
Evan Cheng950aac02007-09-25 01:57:46 +00004668
4669 assert(isFP && "Illegal integer SetCC!");
4670
Evan Cheng621216e2007-09-29 00:00:36 +00004671 Cond = DAG.getNode(X86ISD::CMP, MVT::i32, Op0, Op1);
Evan Cheng950aac02007-09-25 01:57:46 +00004672 switch (SetCCOpcode) {
4673 default: assert(false && "Illegal floating point SetCC!");
4674 case ISD::SETOEQ: { // !PF & ZF
Evan Cheng621216e2007-09-29 00:00:36 +00004675 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004676 DAG.getConstant(X86::COND_NP, MVT::i8), Cond);
Evan Cheng621216e2007-09-29 00:00:36 +00004677 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004678 DAG.getConstant(X86::COND_E, MVT::i8), Cond);
4679 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
4680 }
4681 case ISD::SETUNE: { // PF | !ZF
Evan Cheng621216e2007-09-29 00:00:36 +00004682 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004683 DAG.getConstant(X86::COND_P, MVT::i8), Cond);
Evan Cheng621216e2007-09-29 00:00:36 +00004684 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004685 DAG.getConstant(X86::COND_NE, MVT::i8), Cond);
4686 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
4687 }
4688 }
4689}
4690
4691
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004692SDOperand X86TargetLowering::LowerSELECT(SDOperand Op, SelectionDAG &DAG) {
4693 bool addTest = true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004694 SDOperand Cond = Op.getOperand(0);
4695 SDOperand CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004696
4697 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng621216e2007-09-29 00:00:36 +00004698 Cond = LowerSETCC(Cond, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004699
Evan Cheng50d37ab2007-10-08 22:16:29 +00004700 // If condition flag is set by a X86ISD::CMP, then use it as the condition
4701 // setting operand in place of the X86ISD::SETCC.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004702 if (Cond.getOpcode() == X86ISD::SETCC) {
4703 CC = Cond.getOperand(0);
4704
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004705 SDOperand Cmp = Cond.getOperand(1);
4706 unsigned Opc = Cmp.getOpcode();
Duncan Sands92c43912008-06-06 12:08:01 +00004707 MVT VT = Op.getValueType();
Chris Lattnerfca7f222008-01-16 06:19:45 +00004708
Evan Cheng50d37ab2007-10-08 22:16:29 +00004709 bool IllegalFPCMov = false;
Duncan Sands92c43912008-06-06 12:08:01 +00004710 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattnercf515b52008-01-16 06:24:21 +00004711 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Evan Cheng50d37ab2007-10-08 22:16:29 +00004712 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
Chris Lattnerfca7f222008-01-16 06:19:45 +00004713
Evan Cheng621216e2007-09-29 00:00:36 +00004714 if ((Opc == X86ISD::CMP ||
4715 Opc == X86ISD::COMI ||
4716 Opc == X86ISD::UCOMI) && !IllegalFPCMov) {
Evan Cheng50d37ab2007-10-08 22:16:29 +00004717 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00004718 addTest = false;
4719 }
4720 }
4721
4722 if (addTest) {
4723 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng50d37ab2007-10-08 22:16:29 +00004724 Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8));
Evan Cheng950aac02007-09-25 01:57:46 +00004725 }
4726
Duncan Sands92c43912008-06-06 12:08:01 +00004727 const MVT *VTs = DAG.getNodeValueTypes(Op.getValueType(),
Evan Cheng950aac02007-09-25 01:57:46 +00004728 MVT::Flag);
4729 SmallVector<SDOperand, 4> Ops;
4730 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
4731 // condition is true.
4732 Ops.push_back(Op.getOperand(2));
4733 Ops.push_back(Op.getOperand(1));
4734 Ops.push_back(CC);
4735 Ops.push_back(Cond);
Evan Cheng621216e2007-09-29 00:00:36 +00004736 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng950aac02007-09-25 01:57:46 +00004737}
4738
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004739SDOperand X86TargetLowering::LowerBRCOND(SDOperand Op, SelectionDAG &DAG) {
4740 bool addTest = true;
4741 SDOperand Chain = Op.getOperand(0);
4742 SDOperand Cond = Op.getOperand(1);
4743 SDOperand Dest = Op.getOperand(2);
4744 SDOperand CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004745
4746 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng621216e2007-09-29 00:00:36 +00004747 Cond = LowerSETCC(Cond, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004748
Evan Cheng50d37ab2007-10-08 22:16:29 +00004749 // If condition flag is set by a X86ISD::CMP, then use it as the condition
4750 // setting operand in place of the X86ISD::SETCC.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004751 if (Cond.getOpcode() == X86ISD::SETCC) {
4752 CC = Cond.getOperand(0);
4753
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004754 SDOperand Cmp = Cond.getOperand(1);
4755 unsigned Opc = Cmp.getOpcode();
Evan Cheng621216e2007-09-29 00:00:36 +00004756 if (Opc == X86ISD::CMP ||
4757 Opc == X86ISD::COMI ||
4758 Opc == X86ISD::UCOMI) {
Evan Cheng50d37ab2007-10-08 22:16:29 +00004759 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00004760 addTest = false;
4761 }
4762 }
4763
4764 if (addTest) {
4765 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng621216e2007-09-29 00:00:36 +00004766 Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8));
Evan Cheng950aac02007-09-25 01:57:46 +00004767 }
Evan Cheng621216e2007-09-29 00:00:36 +00004768 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Evan Cheng950aac02007-09-25 01:57:46 +00004769 Chain, Op.getOperand(2), CC, Cond);
4770}
4771
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004772
4773// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
4774// Calls to _alloca is needed to probe the stack when allocating more than 4k
4775// bytes in one go. Touching the stack at 4K increments is necessary to ensure
4776// that the guard pages used by the OS virtual memory manager are allocated in
4777// correct sequence.
4778SDOperand
4779X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDOperand Op,
4780 SelectionDAG &DAG) {
4781 assert(Subtarget->isTargetCygMing() &&
4782 "This should be used only on Cygwin/Mingw targets");
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00004783
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004784 // Get the inputs.
4785 SDOperand Chain = Op.getOperand(0);
4786 SDOperand Size = Op.getOperand(1);
4787 // FIXME: Ensure alignment here
4788
4789 SDOperand Flag;
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00004790
Duncan Sands92c43912008-06-06 12:08:01 +00004791 MVT IntPtr = getPointerTy();
4792 MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004793
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00004794 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0));
4795
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004796 Chain = DAG.getCopyToReg(Chain, X86::EAX, Size, Flag);
4797 Flag = Chain.getValue(1);
4798
4799 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
4800 SDOperand Ops[] = { Chain,
4801 DAG.getTargetExternalSymbol("_alloca", IntPtr),
4802 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00004803 DAG.getRegister(X86StackPtr, SPTy),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004804 Flag };
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00004805 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops, 5);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004806 Flag = Chain.getValue(1);
4807
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00004808 Chain = DAG.getCALLSEQ_END(Chain,
4809 DAG.getIntPtrConstant(0),
4810 DAG.getIntPtrConstant(0),
4811 Flag);
4812
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004813 Chain = DAG.getCopyFromReg(Chain, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00004814
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004815 SDOperand Ops1[2] = { Chain.getValue(0), Chain };
Duncan Sandsf19591c2008-06-30 10:19:09 +00004816 return DAG.getMergeValues(DAG.getVTList(SPTy, MVT::Other), Ops1, 2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004817}
4818
Dan Gohmane8b391e2008-04-12 04:36:06 +00004819SDOperand
4820X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG,
4821 SDOperand Chain,
4822 SDOperand Dst, SDOperand Src,
4823 SDOperand Size, unsigned Align,
Dan Gohman65118f42008-04-28 17:15:20 +00004824 const Value *DstSV, uint64_t DstSVOff) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00004825 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004826
Dan Gohmane8b391e2008-04-12 04:36:06 +00004827 /// If not DWORD aligned or size is more than the threshold, call the library.
4828 /// The libc version is likely to be faster for these cases. It can use the
4829 /// address value and run time information about the CPU.
4830 if ((Align & 3) == 0 ||
4831 !ConstantSize ||
4832 ConstantSize->getValue() > getSubtarget()->getMaxInlineSizeThreshold()) {
4833 SDOperand InFlag(0, 0);
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00004834
4835 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohmane8b391e2008-04-12 04:36:06 +00004836 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
4837 if (const char *bzeroEntry =
4838 V && V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Duncan Sands92c43912008-06-06 12:08:01 +00004839 MVT IntPtr = getPointerTy();
Dan Gohmane8b391e2008-04-12 04:36:06 +00004840 const Type *IntPtrTy = getTargetData()->getIntPtrType();
4841 TargetLowering::ArgListTy Args;
4842 TargetLowering::ArgListEntry Entry;
4843 Entry.Node = Dst;
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00004844 Entry.Ty = IntPtrTy;
4845 Args.push_back(Entry);
Dan Gohmane8b391e2008-04-12 04:36:06 +00004846 Entry.Node = Size;
4847 Args.push_back(Entry);
4848 std::pair<SDOperand,SDOperand> CallResult =
4849 LowerCallTo(Chain, Type::VoidTy, false, false, false, CallingConv::C,
4850 false, DAG.getExternalSymbol(bzeroEntry, IntPtr),
4851 Args, DAG);
4852 return CallResult.second;
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00004853 }
4854
Dan Gohmane8b391e2008-04-12 04:36:06 +00004855 // Otherwise have the target-independent code call memset.
4856 return SDOperand();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004857 }
4858
Dan Gohmane8b391e2008-04-12 04:36:06 +00004859 uint64_t SizeVal = ConstantSize->getValue();
4860 SDOperand InFlag(0, 0);
Duncan Sands92c43912008-06-06 12:08:01 +00004861 MVT AVT;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004862 SDOperand Count;
Dan Gohmane8b391e2008-04-12 04:36:06 +00004863 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004864 unsigned BytesLeft = 0;
4865 bool TwoRepStos = false;
4866 if (ValC) {
4867 unsigned ValReg;
4868 uint64_t Val = ValC->getValue() & 255;
4869
4870 // If the value is a constant, then we can potentially use larger sets.
4871 switch (Align & 3) {
4872 case 2: // WORD aligned
4873 AVT = MVT::i16;
4874 ValReg = X86::AX;
4875 Val = (Val << 8) | Val;
4876 break;
4877 case 0: // DWORD aligned
4878 AVT = MVT::i32;
4879 ValReg = X86::EAX;
4880 Val = (Val << 8) | Val;
4881 Val = (Val << 16) | Val;
Dan Gohmaneb291f52008-04-12 02:35:39 +00004882 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004883 AVT = MVT::i64;
4884 ValReg = X86::RAX;
4885 Val = (Val << 32) | Val;
4886 }
4887 break;
4888 default: // Byte aligned
4889 AVT = MVT::i8;
4890 ValReg = X86::AL;
Dan Gohman271d1c22008-04-16 01:32:32 +00004891 Count = DAG.getIntPtrConstant(SizeVal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004892 break;
4893 }
4894
Duncan Sandsec142ee2008-06-08 20:54:56 +00004895 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands92c43912008-06-06 12:08:01 +00004896 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohmane8b391e2008-04-12 04:36:06 +00004897 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
4898 BytesLeft = SizeVal % UBytes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004899 }
4900
4901 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
4902 InFlag);
4903 InFlag = Chain.getValue(1);
4904 } else {
4905 AVT = MVT::i8;
Dan Gohman271d1c22008-04-16 01:32:32 +00004906 Count = DAG.getIntPtrConstant(SizeVal);
Dan Gohmane8b391e2008-04-12 04:36:06 +00004907 Chain = DAG.getCopyToReg(Chain, X86::AL, Src, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004908 InFlag = Chain.getValue(1);
4909 }
4910
4911 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4912 Count, InFlag);
4913 InFlag = Chain.getValue(1);
4914 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00004915 Dst, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004916 InFlag = Chain.getValue(1);
4917
4918 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
4919 SmallVector<SDOperand, 8> Ops;
4920 Ops.push_back(Chain);
4921 Ops.push_back(DAG.getValueType(AVT));
4922 Ops.push_back(InFlag);
4923 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
4924
4925 if (TwoRepStos) {
4926 InFlag = Chain.getValue(1);
Dan Gohmane8b391e2008-04-12 04:36:06 +00004927 Count = Size;
Duncan Sands92c43912008-06-06 12:08:01 +00004928 MVT CVT = Count.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004929 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
4930 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
4931 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
4932 Left, InFlag);
4933 InFlag = Chain.getValue(1);
4934 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
4935 Ops.clear();
4936 Ops.push_back(Chain);
4937 Ops.push_back(DAG.getValueType(MVT::i8));
4938 Ops.push_back(InFlag);
4939 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
4940 } else if (BytesLeft) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00004941 // Handle the last 1 - 7 bytes.
4942 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands92c43912008-06-06 12:08:01 +00004943 MVT AddrVT = Dst.getValueType();
4944 MVT SizeVT = Size.getValueType();
Dan Gohmane8b391e2008-04-12 04:36:06 +00004945
4946 Chain = DAG.getMemset(Chain,
4947 DAG.getNode(ISD::ADD, AddrVT, Dst,
4948 DAG.getConstant(Offset, AddrVT)),
4949 Src,
4950 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman65118f42008-04-28 17:15:20 +00004951 Align, DstSV, DstSVOff + Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004952 }
4953
Dan Gohmane8b391e2008-04-12 04:36:06 +00004954 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004955 return Chain;
4956}
4957
Dan Gohmane8b391e2008-04-12 04:36:06 +00004958SDOperand
4959X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG,
4960 SDOperand Chain,
4961 SDOperand Dst, SDOperand Src,
4962 SDOperand Size, unsigned Align,
4963 bool AlwaysInline,
Dan Gohman65118f42008-04-28 17:15:20 +00004964 const Value *DstSV, uint64_t DstSVOff,
4965 const Value *SrcSV, uint64_t SrcSVOff){
Dan Gohmane8b391e2008-04-12 04:36:06 +00004966
4967 // This requires the copy size to be a constant, preferrably
4968 // within a subtarget-specific limit.
4969 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
4970 if (!ConstantSize)
4971 return SDOperand();
4972 uint64_t SizeVal = ConstantSize->getValue();
4973 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
4974 return SDOperand();
4975
Duncan Sands92c43912008-06-06 12:08:01 +00004976 MVT AVT;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004977 unsigned BytesLeft = 0;
Dan Gohmane8b391e2008-04-12 04:36:06 +00004978 if (Align >= 8 && Subtarget->is64Bit())
4979 AVT = MVT::i64;
4980 else if (Align >= 4)
4981 AVT = MVT::i32;
4982 else if (Align >= 2)
4983 AVT = MVT::i16;
4984 else
4985 AVT = MVT::i8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004986
Duncan Sands92c43912008-06-06 12:08:01 +00004987 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohmane8b391e2008-04-12 04:36:06 +00004988 unsigned CountVal = SizeVal / UBytes;
4989 SDOperand Count = DAG.getIntPtrConstant(CountVal);
4990 BytesLeft = SizeVal % UBytes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004991
4992 SDOperand InFlag(0, 0);
4993 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4994 Count, InFlag);
4995 InFlag = Chain.getValue(1);
4996 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00004997 Dst, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004998 InFlag = Chain.getValue(1);
4999 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005000 Src, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005001 InFlag = Chain.getValue(1);
5002
5003 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
5004 SmallVector<SDOperand, 8> Ops;
5005 Ops.push_back(Chain);
5006 Ops.push_back(DAG.getValueType(AVT));
5007 Ops.push_back(InFlag);
Evan Cheng38d3c522008-04-25 00:26:43 +00005008 SDOperand RepMovs = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005009
Evan Cheng38d3c522008-04-25 00:26:43 +00005010 SmallVector<SDOperand, 4> Results;
5011 Results.push_back(RepMovs);
Rafael Espindolaf12f3a92007-09-28 12:53:01 +00005012 if (BytesLeft) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005013 // Handle the last 1 - 7 bytes.
5014 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands92c43912008-06-06 12:08:01 +00005015 MVT DstVT = Dst.getValueType();
5016 MVT SrcVT = Src.getValueType();
5017 MVT SizeVT = Size.getValueType();
Evan Cheng38d3c522008-04-25 00:26:43 +00005018 Results.push_back(DAG.getMemcpy(Chain,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005019 DAG.getNode(ISD::ADD, DstVT, Dst,
Evan Cheng38d3c522008-04-25 00:26:43 +00005020 DAG.getConstant(Offset, DstVT)),
Dan Gohmane8b391e2008-04-12 04:36:06 +00005021 DAG.getNode(ISD::ADD, SrcVT, Src,
Evan Cheng38d3c522008-04-25 00:26:43 +00005022 DAG.getConstant(Offset, SrcVT)),
Dan Gohmane8b391e2008-04-12 04:36:06 +00005023 DAG.getConstant(BytesLeft, SizeVT),
5024 Align, AlwaysInline,
Dan Gohman65118f42008-04-28 17:15:20 +00005025 DstSV, DstSVOff + Offset,
5026 SrcSV, SrcSVOff + Offset));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005027 }
5028
Dan Gohmane8b391e2008-04-12 04:36:06 +00005029 return DAG.getNode(ISD::TokenFactor, MVT::Other, &Results[0], Results.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005030}
5031
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005032/// Expand the result of: i64,outchain = READCYCLECOUNTER inchain
5033SDNode *X86TargetLowering::ExpandREADCYCLECOUNTER(SDNode *N, SelectionDAG &DAG){
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005034 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005035 SDOperand TheChain = N->getOperand(0);
5036 SDOperand rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheChain, 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005037 if (Subtarget->is64Bit()) {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005038 SDOperand rax = DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1));
5039 SDOperand rdx = DAG.getCopyFromReg(rax.getValue(1), X86::RDX,
5040 MVT::i64, rax.getValue(2));
5041 SDOperand Tmp = DAG.getNode(ISD::SHL, MVT::i64, rdx,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005042 DAG.getConstant(32, MVT::i8));
5043 SDOperand Ops[] = {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005044 DAG.getNode(ISD::OR, MVT::i64, rax, Tmp), rdx.getValue(1)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005045 };
5046
5047 Tys = DAG.getVTList(MVT::i64, MVT::Other);
Duncan Sandsf19591c2008-06-30 10:19:09 +00005048 return DAG.getMergeValues(Tys, Ops, 2).Val;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005049 }
5050
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005051 SDOperand eax = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1));
5052 SDOperand edx = DAG.getCopyFromReg(eax.getValue(1), X86::EDX,
5053 MVT::i32, eax.getValue(2));
5054 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
5055 SDOperand Ops[] = { eax, edx };
5056 Ops[0] = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Ops, 2);
5057
5058 // Use a MERGE_VALUES to return the value and chain.
5059 Ops[1] = edx.getValue(1);
Duncan Sandsf19591c2008-06-30 10:19:09 +00005060 return DAG.getMergeValues(DAG.getVTList(MVT::i64, MVT::Other), Ops, 2).Val;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005061}
5062
5063SDOperand X86TargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG) {
Dan Gohman12a9c082008-02-06 22:27:42 +00005064 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005065
5066 if (!Subtarget->is64Bit()) {
5067 // vastart just stores the address of the VarArgsFrameIndex slot into the
5068 // memory location argument.
5069 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dan Gohman12a9c082008-02-06 22:27:42 +00005070 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005071 }
5072
5073 // __va_list_tag:
5074 // gp_offset (0 - 6 * 8)
5075 // fp_offset (48 - 48 + 8 * 16)
5076 // overflow_arg_area (point to parameters coming in memory).
5077 // reg_save_area
5078 SmallVector<SDOperand, 8> MemOps;
5079 SDOperand FIN = Op.getOperand(1);
5080 // Store gp_offset
5081 SDOperand Store = DAG.getStore(Op.getOperand(0),
5082 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman12a9c082008-02-06 22:27:42 +00005083 FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005084 MemOps.push_back(Store);
5085
5086 // Store fp_offset
Chris Lattner5872a362008-01-17 07:00:52 +00005087 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(4));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005088 Store = DAG.getStore(Op.getOperand(0),
5089 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman12a9c082008-02-06 22:27:42 +00005090 FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005091 MemOps.push_back(Store);
5092
5093 // Store ptr to overflow_arg_area
Chris Lattner5872a362008-01-17 07:00:52 +00005094 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(4));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005095 SDOperand OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dan Gohman12a9c082008-02-06 22:27:42 +00005096 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005097 MemOps.push_back(Store);
5098
5099 // Store ptr to reg_save_area.
Chris Lattner5872a362008-01-17 07:00:52 +00005100 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(8));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005101 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohman12a9c082008-02-06 22:27:42 +00005102 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005103 MemOps.push_back(Store);
5104 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
5105}
5106
Dan Gohman827cb1f2008-05-10 01:26:14 +00005107SDOperand X86TargetLowering::LowerVAARG(SDOperand Op, SelectionDAG &DAG) {
5108 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
5109 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
5110 SDOperand Chain = Op.getOperand(0);
5111 SDOperand SrcPtr = Op.getOperand(1);
5112 SDOperand SrcSV = Op.getOperand(2);
5113
5114 assert(0 && "VAArgInst is not yet implemented for x86-64!");
5115 abort();
Dan Gohmanf5810a22008-05-12 16:17:19 +00005116 return SDOperand();
Dan Gohman827cb1f2008-05-10 01:26:14 +00005117}
5118
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005119SDOperand X86TargetLowering::LowerVACOPY(SDOperand Op, SelectionDAG &DAG) {
5120 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman840ff5c2008-04-18 20:55:41 +00005121 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005122 SDOperand Chain = Op.getOperand(0);
5123 SDOperand DstPtr = Op.getOperand(1);
5124 SDOperand SrcPtr = Op.getOperand(2);
Dan Gohman12a9c082008-02-06 22:27:42 +00005125 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
5126 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005127
Dan Gohman840ff5c2008-04-18 20:55:41 +00005128 return DAG.getMemcpy(Chain, DstPtr, SrcPtr,
5129 DAG.getIntPtrConstant(24), 8, false,
5130 DstSV, 0, SrcSV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005131}
5132
5133SDOperand
5134X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
5135 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
5136 switch (IntNo) {
5137 default: return SDOperand(); // Don't custom lower most intrinsics.
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005138 // Comparison intrinsics.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005139 case Intrinsic::x86_sse_comieq_ss:
5140 case Intrinsic::x86_sse_comilt_ss:
5141 case Intrinsic::x86_sse_comile_ss:
5142 case Intrinsic::x86_sse_comigt_ss:
5143 case Intrinsic::x86_sse_comige_ss:
5144 case Intrinsic::x86_sse_comineq_ss:
5145 case Intrinsic::x86_sse_ucomieq_ss:
5146 case Intrinsic::x86_sse_ucomilt_ss:
5147 case Intrinsic::x86_sse_ucomile_ss:
5148 case Intrinsic::x86_sse_ucomigt_ss:
5149 case Intrinsic::x86_sse_ucomige_ss:
5150 case Intrinsic::x86_sse_ucomineq_ss:
5151 case Intrinsic::x86_sse2_comieq_sd:
5152 case Intrinsic::x86_sse2_comilt_sd:
5153 case Intrinsic::x86_sse2_comile_sd:
5154 case Intrinsic::x86_sse2_comigt_sd:
5155 case Intrinsic::x86_sse2_comige_sd:
5156 case Intrinsic::x86_sse2_comineq_sd:
5157 case Intrinsic::x86_sse2_ucomieq_sd:
5158 case Intrinsic::x86_sse2_ucomilt_sd:
5159 case Intrinsic::x86_sse2_ucomile_sd:
5160 case Intrinsic::x86_sse2_ucomigt_sd:
5161 case Intrinsic::x86_sse2_ucomige_sd:
5162 case Intrinsic::x86_sse2_ucomineq_sd: {
5163 unsigned Opc = 0;
5164 ISD::CondCode CC = ISD::SETCC_INVALID;
5165 switch (IntNo) {
5166 default: break;
5167 case Intrinsic::x86_sse_comieq_ss:
5168 case Intrinsic::x86_sse2_comieq_sd:
5169 Opc = X86ISD::COMI;
5170 CC = ISD::SETEQ;
5171 break;
5172 case Intrinsic::x86_sse_comilt_ss:
5173 case Intrinsic::x86_sse2_comilt_sd:
5174 Opc = X86ISD::COMI;
5175 CC = ISD::SETLT;
5176 break;
5177 case Intrinsic::x86_sse_comile_ss:
5178 case Intrinsic::x86_sse2_comile_sd:
5179 Opc = X86ISD::COMI;
5180 CC = ISD::SETLE;
5181 break;
5182 case Intrinsic::x86_sse_comigt_ss:
5183 case Intrinsic::x86_sse2_comigt_sd:
5184 Opc = X86ISD::COMI;
5185 CC = ISD::SETGT;
5186 break;
5187 case Intrinsic::x86_sse_comige_ss:
5188 case Intrinsic::x86_sse2_comige_sd:
5189 Opc = X86ISD::COMI;
5190 CC = ISD::SETGE;
5191 break;
5192 case Intrinsic::x86_sse_comineq_ss:
5193 case Intrinsic::x86_sse2_comineq_sd:
5194 Opc = X86ISD::COMI;
5195 CC = ISD::SETNE;
5196 break;
5197 case Intrinsic::x86_sse_ucomieq_ss:
5198 case Intrinsic::x86_sse2_ucomieq_sd:
5199 Opc = X86ISD::UCOMI;
5200 CC = ISD::SETEQ;
5201 break;
5202 case Intrinsic::x86_sse_ucomilt_ss:
5203 case Intrinsic::x86_sse2_ucomilt_sd:
5204 Opc = X86ISD::UCOMI;
5205 CC = ISD::SETLT;
5206 break;
5207 case Intrinsic::x86_sse_ucomile_ss:
5208 case Intrinsic::x86_sse2_ucomile_sd:
5209 Opc = X86ISD::UCOMI;
5210 CC = ISD::SETLE;
5211 break;
5212 case Intrinsic::x86_sse_ucomigt_ss:
5213 case Intrinsic::x86_sse2_ucomigt_sd:
5214 Opc = X86ISD::UCOMI;
5215 CC = ISD::SETGT;
5216 break;
5217 case Intrinsic::x86_sse_ucomige_ss:
5218 case Intrinsic::x86_sse2_ucomige_sd:
5219 Opc = X86ISD::UCOMI;
5220 CC = ISD::SETGE;
5221 break;
5222 case Intrinsic::x86_sse_ucomineq_ss:
5223 case Intrinsic::x86_sse2_ucomineq_sd:
5224 Opc = X86ISD::UCOMI;
5225 CC = ISD::SETNE;
5226 break;
5227 }
5228
5229 unsigned X86CC;
5230 SDOperand LHS = Op.getOperand(1);
5231 SDOperand RHS = Op.getOperand(2);
5232 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
5233
Evan Cheng621216e2007-09-29 00:00:36 +00005234 SDOperand Cond = DAG.getNode(Opc, MVT::i32, LHS, RHS);
5235 SDOperand SetCC = DAG.getNode(X86ISD::SETCC, MVT::i8,
5236 DAG.getConstant(X86CC, MVT::i8), Cond);
5237 return DAG.getNode(ISD::ANY_EXTEND, MVT::i32, SetCC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005238 }
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005239
5240 // Fix vector shift instructions where the last operand is a non-immediate
5241 // i32 value.
5242 case Intrinsic::x86_sse2_pslli_w:
5243 case Intrinsic::x86_sse2_pslli_d:
5244 case Intrinsic::x86_sse2_pslli_q:
5245 case Intrinsic::x86_sse2_psrli_w:
5246 case Intrinsic::x86_sse2_psrli_d:
5247 case Intrinsic::x86_sse2_psrli_q:
5248 case Intrinsic::x86_sse2_psrai_w:
5249 case Intrinsic::x86_sse2_psrai_d:
5250 case Intrinsic::x86_mmx_pslli_w:
5251 case Intrinsic::x86_mmx_pslli_d:
5252 case Intrinsic::x86_mmx_pslli_q:
5253 case Intrinsic::x86_mmx_psrli_w:
5254 case Intrinsic::x86_mmx_psrli_d:
5255 case Intrinsic::x86_mmx_psrli_q:
5256 case Intrinsic::x86_mmx_psrai_w:
5257 case Intrinsic::x86_mmx_psrai_d: {
5258 SDOperand ShAmt = Op.getOperand(2);
5259 if (isa<ConstantSDNode>(ShAmt))
5260 return SDOperand();
5261
5262 unsigned NewIntNo = 0;
Duncan Sands92c43912008-06-06 12:08:01 +00005263 MVT ShAmtVT = MVT::v4i32;
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005264 switch (IntNo) {
5265 case Intrinsic::x86_sse2_pslli_w:
5266 NewIntNo = Intrinsic::x86_sse2_psll_w;
5267 break;
5268 case Intrinsic::x86_sse2_pslli_d:
5269 NewIntNo = Intrinsic::x86_sse2_psll_d;
5270 break;
5271 case Intrinsic::x86_sse2_pslli_q:
5272 NewIntNo = Intrinsic::x86_sse2_psll_q;
5273 break;
5274 case Intrinsic::x86_sse2_psrli_w:
5275 NewIntNo = Intrinsic::x86_sse2_psrl_w;
5276 break;
5277 case Intrinsic::x86_sse2_psrli_d:
5278 NewIntNo = Intrinsic::x86_sse2_psrl_d;
5279 break;
5280 case Intrinsic::x86_sse2_psrli_q:
5281 NewIntNo = Intrinsic::x86_sse2_psrl_q;
5282 break;
5283 case Intrinsic::x86_sse2_psrai_w:
5284 NewIntNo = Intrinsic::x86_sse2_psra_w;
5285 break;
5286 case Intrinsic::x86_sse2_psrai_d:
5287 NewIntNo = Intrinsic::x86_sse2_psra_d;
5288 break;
5289 default: {
5290 ShAmtVT = MVT::v2i32;
5291 switch (IntNo) {
5292 case Intrinsic::x86_mmx_pslli_w:
5293 NewIntNo = Intrinsic::x86_mmx_psll_w;
5294 break;
5295 case Intrinsic::x86_mmx_pslli_d:
5296 NewIntNo = Intrinsic::x86_mmx_psll_d;
5297 break;
5298 case Intrinsic::x86_mmx_pslli_q:
5299 NewIntNo = Intrinsic::x86_mmx_psll_q;
5300 break;
5301 case Intrinsic::x86_mmx_psrli_w:
5302 NewIntNo = Intrinsic::x86_mmx_psrl_w;
5303 break;
5304 case Intrinsic::x86_mmx_psrli_d:
5305 NewIntNo = Intrinsic::x86_mmx_psrl_d;
5306 break;
5307 case Intrinsic::x86_mmx_psrli_q:
5308 NewIntNo = Intrinsic::x86_mmx_psrl_q;
5309 break;
5310 case Intrinsic::x86_mmx_psrai_w:
5311 NewIntNo = Intrinsic::x86_mmx_psra_w;
5312 break;
5313 case Intrinsic::x86_mmx_psrai_d:
5314 NewIntNo = Intrinsic::x86_mmx_psra_d;
5315 break;
5316 default: abort(); // Can't reach here.
5317 }
5318 break;
5319 }
5320 }
Duncan Sands92c43912008-06-06 12:08:01 +00005321 MVT VT = Op.getValueType();
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005322 ShAmt = DAG.getNode(ISD::BIT_CONVERT, VT,
5323 DAG.getNode(ISD::SCALAR_TO_VECTOR, ShAmtVT, ShAmt));
5324 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT,
5325 DAG.getConstant(NewIntNo, MVT::i32),
5326 Op.getOperand(1), ShAmt);
5327 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005328 }
5329}
5330
5331SDOperand X86TargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
5332 // Depths > 0 not supported yet!
5333 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
5334 return SDOperand();
5335
5336 // Just load the return address
5337 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
5338 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
5339}
5340
5341SDOperand X86TargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
5342 // Depths > 0 not supported yet!
5343 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
5344 return SDOperand();
5345
5346 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
5347 return DAG.getNode(ISD::SUB, getPointerTy(), RetAddrFI,
Chris Lattner5872a362008-01-17 07:00:52 +00005348 DAG.getIntPtrConstant(4));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005349}
5350
5351SDOperand X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDOperand Op,
5352 SelectionDAG &DAG) {
5353 // Is not yet supported on x86-64
5354 if (Subtarget->is64Bit())
5355 return SDOperand();
5356
Chris Lattner5872a362008-01-17 07:00:52 +00005357 return DAG.getIntPtrConstant(8);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005358}
5359
5360SDOperand X86TargetLowering::LowerEH_RETURN(SDOperand Op, SelectionDAG &DAG)
5361{
5362 assert(!Subtarget->is64Bit() &&
5363 "Lowering of eh_return builtin is not supported yet on x86-64");
5364
5365 MachineFunction &MF = DAG.getMachineFunction();
5366 SDOperand Chain = Op.getOperand(0);
5367 SDOperand Offset = Op.getOperand(1);
5368 SDOperand Handler = Op.getOperand(2);
5369
5370 SDOperand Frame = DAG.getRegister(RegInfo->getFrameRegister(MF),
5371 getPointerTy());
5372
5373 SDOperand StoreAddr = DAG.getNode(ISD::SUB, getPointerTy(), Frame,
Chris Lattner5872a362008-01-17 07:00:52 +00005374 DAG.getIntPtrConstant(-4UL));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005375 StoreAddr = DAG.getNode(ISD::ADD, getPointerTy(), StoreAddr, Offset);
5376 Chain = DAG.getStore(Chain, Handler, StoreAddr, NULL, 0);
5377 Chain = DAG.getCopyToReg(Chain, X86::ECX, StoreAddr);
Chris Lattner1b989192007-12-31 04:13:23 +00005378 MF.getRegInfo().addLiveOut(X86::ECX);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005379
5380 return DAG.getNode(X86ISD::EH_RETURN, MVT::Other,
5381 Chain, DAG.getRegister(X86::ECX, getPointerTy()));
5382}
5383
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005384SDOperand X86TargetLowering::LowerTRAMPOLINE(SDOperand Op,
5385 SelectionDAG &DAG) {
5386 SDOperand Root = Op.getOperand(0);
5387 SDOperand Trmp = Op.getOperand(1); // trampoline
5388 SDOperand FPtr = Op.getOperand(2); // nested function
5389 SDOperand Nest = Op.getOperand(3); // 'nest' parameter value
5390
Dan Gohman12a9c082008-02-06 22:27:42 +00005391 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005392
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005393 const X86InstrInfo *TII =
5394 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
5395
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005396 if (Subtarget->is64Bit()) {
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005397 SDOperand OutChains[6];
5398
5399 // Large code-model.
5400
5401 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
5402 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
5403
Dan Gohmanb41dfba2008-05-14 01:58:56 +00005404 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
5405 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005406
5407 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
5408
5409 // Load the pointer to the nested function into R11.
5410 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
5411 SDOperand Addr = Trmp;
5412 OutChains[0] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005413 TrmpAddr, 0);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005414
5415 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(2, MVT::i64));
Dan Gohman12a9c082008-02-06 22:27:42 +00005416 OutChains[1] = DAG.getStore(Root, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005417
5418 // Load the 'nest' parameter value into R10.
5419 // R10 is specified in X86CallingConv.td
5420 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
5421 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(10, MVT::i64));
5422 OutChains[2] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005423 TrmpAddr, 10);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005424
5425 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(12, MVT::i64));
Dan Gohman12a9c082008-02-06 22:27:42 +00005426 OutChains[3] = DAG.getStore(Root, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005427
5428 // Jump to the nested function.
5429 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
5430 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(20, MVT::i64));
5431 OutChains[4] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005432 TrmpAddr, 20);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005433
5434 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
5435 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(22, MVT::i64));
5436 OutChains[5] = DAG.getStore(Root, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005437 TrmpAddr, 22);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005438
5439 SDOperand Ops[] =
5440 { Trmp, DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains, 6) };
Duncan Sandsf19591c2008-06-30 10:19:09 +00005441 return DAG.getMergeValues(Op.Val->getVTList(), Ops, 2);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005442 } else {
Dan Gohman0bd70702008-01-31 01:01:48 +00005443 const Function *Func =
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005444 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
5445 unsigned CC = Func->getCallingConv();
Duncan Sands466eadd2007-08-29 19:01:20 +00005446 unsigned NestReg;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005447
5448 switch (CC) {
5449 default:
5450 assert(0 && "Unsupported calling convention");
5451 case CallingConv::C:
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005452 case CallingConv::X86_StdCall: {
5453 // Pass 'nest' parameter in ECX.
5454 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00005455 NestReg = X86::ECX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005456
5457 // Check that ECX wasn't needed by an 'inreg' parameter.
5458 const FunctionType *FTy = Func->getFunctionType();
Chris Lattner1c8733e2008-03-12 17:45:29 +00005459 const PAListPtr &Attrs = Func->getParamAttrs();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005460
Chris Lattner1c8733e2008-03-12 17:45:29 +00005461 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005462 unsigned InRegCount = 0;
5463 unsigned Idx = 1;
5464
5465 for (FunctionType::param_iterator I = FTy->param_begin(),
5466 E = FTy->param_end(); I != E; ++I, ++Idx)
Chris Lattner1c8733e2008-03-12 17:45:29 +00005467 if (Attrs.paramHasAttr(Idx, ParamAttr::InReg))
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005468 // FIXME: should only count parameters that are lowered to integers.
5469 InRegCount += (getTargetData()->getTypeSizeInBits(*I) + 31) / 32;
5470
5471 if (InRegCount > 2) {
5472 cerr << "Nest register in use - reduce number of inreg parameters!\n";
5473 abort();
5474 }
5475 }
5476 break;
5477 }
5478 case CallingConv::X86_FastCall:
5479 // Pass 'nest' parameter in EAX.
5480 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00005481 NestReg = X86::EAX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005482 break;
5483 }
5484
5485 SDOperand OutChains[4];
5486 SDOperand Addr, Disp;
5487
5488 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(10, MVT::i32));
5489 Disp = DAG.getNode(ISD::SUB, MVT::i32, FPtr, Addr);
5490
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005491 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanb41dfba2008-05-14 01:58:56 +00005492 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Duncan Sands466eadd2007-08-29 19:01:20 +00005493 OutChains[0] = DAG.getStore(Root, DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman12a9c082008-02-06 22:27:42 +00005494 Trmp, TrmpAddr, 0);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005495
5496 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(1, MVT::i32));
Dan Gohman12a9c082008-02-06 22:27:42 +00005497 OutChains[1] = DAG.getStore(Root, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005498
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005499 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005500 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(5, MVT::i32));
5501 OutChains[2] = DAG.getStore(Root, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005502 TrmpAddr, 5, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005503
5504 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(6, MVT::i32));
Dan Gohman12a9c082008-02-06 22:27:42 +00005505 OutChains[3] = DAG.getStore(Root, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005506
Duncan Sands7407a9f2007-09-11 14:10:23 +00005507 SDOperand Ops[] =
5508 { Trmp, DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains, 4) };
Duncan Sandsf19591c2008-06-30 10:19:09 +00005509 return DAG.getMergeValues(Op.Val->getVTList(), Ops, 2);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005510 }
5511}
5512
Dan Gohman819574c2008-01-31 00:41:03 +00005513SDOperand X86TargetLowering::LowerFLT_ROUNDS_(SDOperand Op, SelectionDAG &DAG) {
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005514 /*
5515 The rounding mode is in bits 11:10 of FPSR, and has the following
5516 settings:
5517 00 Round to nearest
5518 01 Round to -inf
5519 10 Round to +inf
5520 11 Round to 0
5521
5522 FLT_ROUNDS, on the other hand, expects the following:
5523 -1 Undefined
5524 0 Round to 0
5525 1 Round to nearest
5526 2 Round to +inf
5527 3 Round to -inf
5528
5529 To perform the conversion, we do:
5530 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
5531 */
5532
5533 MachineFunction &MF = DAG.getMachineFunction();
5534 const TargetMachine &TM = MF.getTarget();
5535 const TargetFrameInfo &TFI = *TM.getFrameInfo();
5536 unsigned StackAlignment = TFI.getStackAlignment();
Duncan Sands92c43912008-06-06 12:08:01 +00005537 MVT VT = Op.getValueType();
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005538
5539 // Save FP Control Word to stack slot
5540 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
5541 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5542
5543 SDOperand Chain = DAG.getNode(X86ISD::FNSTCW16m, MVT::Other,
5544 DAG.getEntryNode(), StackSlot);
5545
5546 // Load FP Control Word from stack slot
5547 SDOperand CWD = DAG.getLoad(MVT::i16, Chain, StackSlot, NULL, 0);
5548
5549 // Transform as necessary
5550 SDOperand CWD1 =
5551 DAG.getNode(ISD::SRL, MVT::i16,
5552 DAG.getNode(ISD::AND, MVT::i16,
5553 CWD, DAG.getConstant(0x800, MVT::i16)),
5554 DAG.getConstant(11, MVT::i8));
5555 SDOperand CWD2 =
5556 DAG.getNode(ISD::SRL, MVT::i16,
5557 DAG.getNode(ISD::AND, MVT::i16,
5558 CWD, DAG.getConstant(0x400, MVT::i16)),
5559 DAG.getConstant(9, MVT::i8));
5560
5561 SDOperand RetVal =
5562 DAG.getNode(ISD::AND, MVT::i16,
5563 DAG.getNode(ISD::ADD, MVT::i16,
5564 DAG.getNode(ISD::OR, MVT::i16, CWD1, CWD2),
5565 DAG.getConstant(1, MVT::i16)),
5566 DAG.getConstant(3, MVT::i16));
5567
5568
Duncan Sands92c43912008-06-06 12:08:01 +00005569 return DAG.getNode((VT.getSizeInBits() < 16 ?
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005570 ISD::TRUNCATE : ISD::ZERO_EXTEND), VT, RetVal);
5571}
5572
Evan Cheng48679f42007-12-14 02:13:44 +00005573SDOperand X86TargetLowering::LowerCTLZ(SDOperand Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00005574 MVT VT = Op.getValueType();
5575 MVT OpVT = VT;
5576 unsigned NumBits = VT.getSizeInBits();
Evan Cheng48679f42007-12-14 02:13:44 +00005577
5578 Op = Op.getOperand(0);
5579 if (VT == MVT::i8) {
Evan Cheng7cfbfe32007-12-14 08:30:15 +00005580 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng48679f42007-12-14 02:13:44 +00005581 OpVT = MVT::i32;
5582 Op = DAG.getNode(ISD::ZERO_EXTEND, OpVT, Op);
5583 }
Evan Cheng48679f42007-12-14 02:13:44 +00005584
Evan Cheng7cfbfe32007-12-14 08:30:15 +00005585 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
5586 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
5587 Op = DAG.getNode(X86ISD::BSR, VTs, Op);
5588
5589 // If src is zero (i.e. bsr sets ZF), returns NumBits.
5590 SmallVector<SDOperand, 4> Ops;
5591 Ops.push_back(Op);
5592 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
5593 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
5594 Ops.push_back(Op.getValue(1));
5595 Op = DAG.getNode(X86ISD::CMOV, OpVT, &Ops[0], 4);
5596
5597 // Finally xor with NumBits-1.
5598 Op = DAG.getNode(ISD::XOR, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
5599
Evan Cheng48679f42007-12-14 02:13:44 +00005600 if (VT == MVT::i8)
5601 Op = DAG.getNode(ISD::TRUNCATE, MVT::i8, Op);
5602 return Op;
5603}
5604
5605SDOperand X86TargetLowering::LowerCTTZ(SDOperand Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00005606 MVT VT = Op.getValueType();
5607 MVT OpVT = VT;
5608 unsigned NumBits = VT.getSizeInBits();
Evan Cheng48679f42007-12-14 02:13:44 +00005609
5610 Op = Op.getOperand(0);
5611 if (VT == MVT::i8) {
5612 OpVT = MVT::i32;
5613 Op = DAG.getNode(ISD::ZERO_EXTEND, OpVT, Op);
5614 }
Evan Cheng7cfbfe32007-12-14 08:30:15 +00005615
5616 // Issue a bsf (scan bits forward) which also sets EFLAGS.
5617 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
5618 Op = DAG.getNode(X86ISD::BSF, VTs, Op);
5619
5620 // If src is zero (i.e. bsf sets ZF), returns NumBits.
5621 SmallVector<SDOperand, 4> Ops;
5622 Ops.push_back(Op);
5623 Ops.push_back(DAG.getConstant(NumBits, OpVT));
5624 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
5625 Ops.push_back(Op.getValue(1));
5626 Op = DAG.getNode(X86ISD::CMOV, OpVT, &Ops[0], 4);
5627
Evan Cheng48679f42007-12-14 02:13:44 +00005628 if (VT == MVT::i8)
5629 Op = DAG.getNode(ISD::TRUNCATE, MVT::i8, Op);
5630 return Op;
5631}
5632
Mon P Wang6bde9ec2008-06-25 08:15:39 +00005633SDOperand X86TargetLowering::LowerCMP_SWAP(SDOperand Op, SelectionDAG &DAG) {
Dan Gohmanc70fa752008-06-25 16:07:49 +00005634 MVT T = Op.getValueType();
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00005635 unsigned Reg = 0;
5636 unsigned size = 0;
Duncan Sands92c43912008-06-06 12:08:01 +00005637 switch(T.getSimpleVT()) {
5638 default:
5639 assert(false && "Invalid value type!");
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00005640 case MVT::i8: Reg = X86::AL; size = 1; break;
5641 case MVT::i16: Reg = X86::AX; size = 2; break;
5642 case MVT::i32: Reg = X86::EAX; size = 4; break;
Andrew Lenharth81580822008-03-05 01:15:49 +00005643 case MVT::i64:
5644 if (Subtarget->is64Bit()) {
5645 Reg = X86::RAX; size = 8;
5646 } else //Should go away when LowerType stuff lands
Mon P Wang6bde9ec2008-06-25 08:15:39 +00005647 return SDOperand(ExpandATOMIC_CMP_SWAP(Op.Val, DAG), 0);
Andrew Lenharth81580822008-03-05 01:15:49 +00005648 break;
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00005649 };
5650 SDOperand cpIn = DAG.getCopyToReg(Op.getOperand(0), Reg,
Andrew Lenharth9135fcb2008-03-01 22:27:48 +00005651 Op.getOperand(3), SDOperand());
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00005652 SDOperand Ops[] = { cpIn.getValue(0),
Andrew Lenharth81580822008-03-05 01:15:49 +00005653 Op.getOperand(1),
5654 Op.getOperand(2),
5655 DAG.getTargetConstant(size, MVT::i8),
5656 cpIn.getValue(1) };
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00005657 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
5658 SDOperand Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, Tys, Ops, 5);
5659 SDOperand cpOut =
5660 DAG.getCopyFromReg(Result.getValue(0), Reg, T, Result.getValue(1));
5661 return cpOut;
5662}
5663
Mon P Wang6bde9ec2008-06-25 08:15:39 +00005664SDNode* X86TargetLowering::ExpandATOMIC_CMP_SWAP(SDNode* Op, SelectionDAG &DAG) {
Dan Gohmanc70fa752008-06-25 16:07:49 +00005665 MVT T = Op->getValueType(0);
Mon P Wang6bde9ec2008-06-25 08:15:39 +00005666 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Andrew Lenharth81580822008-03-05 01:15:49 +00005667 SDOperand cpInL, cpInH;
5668 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(3),
5669 DAG.getConstant(0, MVT::i32));
5670 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(3),
5671 DAG.getConstant(1, MVT::i32));
5672 cpInL = DAG.getCopyToReg(Op->getOperand(0), X86::EAX,
5673 cpInL, SDOperand());
5674 cpInH = DAG.getCopyToReg(cpInL.getValue(0), X86::EDX,
5675 cpInH, cpInL.getValue(1));
5676 SDOperand swapInL, swapInH;
5677 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(2),
5678 DAG.getConstant(0, MVT::i32));
5679 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(2),
5680 DAG.getConstant(1, MVT::i32));
5681 swapInL = DAG.getCopyToReg(cpInH.getValue(0), X86::EBX,
5682 swapInL, cpInH.getValue(1));
5683 swapInH = DAG.getCopyToReg(swapInL.getValue(0), X86::ECX,
5684 swapInH, swapInL.getValue(1));
5685 SDOperand Ops[] = { swapInH.getValue(0),
5686 Op->getOperand(1),
5687 swapInH.getValue(1)};
5688 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
5689 SDOperand Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, Tys, Ops, 3);
5690 SDOperand cpOutL = DAG.getCopyFromReg(Result.getValue(0), X86::EAX, MVT::i32,
5691 Result.getValue(1));
5692 SDOperand cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), X86::EDX, MVT::i32,
5693 cpOutL.getValue(2));
5694 SDOperand OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
5695 SDOperand ResultVal = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OpsF, 2);
Duncan Sandsf19591c2008-06-30 10:19:09 +00005696 SDOperand Vals[2] = { ResultVal, cpOutH.getValue(1) };
5697 return DAG.getMergeValues(DAG.getVTList(MVT::i64, MVT::Other), Vals, 2).Val;
Andrew Lenharth81580822008-03-05 01:15:49 +00005698}
5699
Mon P Wang6bde9ec2008-06-25 08:15:39 +00005700SDNode* X86TargetLowering::ExpandATOMIC_LOAD_SUB(SDNode* Op, SelectionDAG &DAG) {
Dan Gohmanc70fa752008-06-25 16:07:49 +00005701 MVT T = Op->getValueType(0);
Mon P Wang6bde9ec2008-06-25 08:15:39 +00005702 assert (T == MVT::i32 && "Only know how to expand i32 Atomic Load Sub");
Mon P Wang078a62d2008-05-05 19:05:59 +00005703 SDOperand negOp = DAG.getNode(ISD::SUB, T,
5704 DAG.getConstant(0, T), Op->getOperand(2));
Mon P Wang6bde9ec2008-06-25 08:15:39 +00005705 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, Op->getOperand(0),
Dan Gohmanc70fa752008-06-25 16:07:49 +00005706 Op->getOperand(1), negOp,
Mon P Wang6bde9ec2008-06-25 08:15:39 +00005707 cast<AtomicSDNode>(Op)->getSrcValue(),
5708 cast<AtomicSDNode>(Op)->getAlignment()).Val;
Mon P Wang078a62d2008-05-05 19:05:59 +00005709}
5710
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005711/// LowerOperation - Provide custom lowering hooks for some operations.
5712///
5713SDOperand X86TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
5714 switch (Op.getOpcode()) {
5715 default: assert(0 && "Should not custom lower this!");
Mon P Wang6bde9ec2008-06-25 08:15:39 +00005716 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005717 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5718 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5719 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
5720 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
5721 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
5722 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
5723 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
5724 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
5725 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
5726 case ISD::SHL_PARTS:
5727 case ISD::SRA_PARTS:
5728 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
5729 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
5730 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
5731 case ISD::FABS: return LowerFABS(Op, DAG);
5732 case ISD::FNEG: return LowerFNEG(Op, DAG);
5733 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng621216e2007-09-29 00:00:36 +00005734 case ISD::SETCC: return LowerSETCC(Op, DAG);
5735 case ISD::SELECT: return LowerSELECT(Op, DAG);
5736 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005737 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
5738 case ISD::CALL: return LowerCALL(Op, DAG);
5739 case ISD::RET: return LowerRET(Op, DAG);
5740 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005741 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman827cb1f2008-05-10 01:26:14 +00005742 case ISD::VAARG: return LowerVAARG(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005743 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
5744 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5745 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
5746 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
5747 case ISD::FRAME_TO_ARGS_OFFSET:
5748 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
5749 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
5750 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005751 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman819574c2008-01-31 00:41:03 +00005752 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng48679f42007-12-14 02:13:44 +00005753 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
5754 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005755
5756 // FIXME: REMOVE THIS WHEN LegalizeDAGTypes lands.
5757 case ISD::READCYCLECOUNTER:
5758 return SDOperand(ExpandREADCYCLECOUNTER(Op.Val, DAG), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005759 }
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005760}
5761
5762/// ExpandOperation - Provide custom lowering hooks for expanding operations.
5763SDNode *X86TargetLowering::ExpandOperationResult(SDNode *N, SelectionDAG &DAG) {
5764 switch (N->getOpcode()) {
5765 default: assert(0 && "Should not custom lower this!");
5766 case ISD::FP_TO_SINT: return ExpandFP_TO_SINT(N, DAG);
5767 case ISD::READCYCLECOUNTER: return ExpandREADCYCLECOUNTER(N, DAG);
Mon P Wang6bde9ec2008-06-25 08:15:39 +00005768 case ISD::ATOMIC_CMP_SWAP: return ExpandATOMIC_CMP_SWAP(N, DAG);
5769 case ISD::ATOMIC_LOAD_SUB: return ExpandATOMIC_LOAD_SUB(N,DAG);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005770 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005771}
5772
5773const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
5774 switch (Opcode) {
5775 default: return NULL;
Evan Cheng48679f42007-12-14 02:13:44 +00005776 case X86ISD::BSF: return "X86ISD::BSF";
5777 case X86ISD::BSR: return "X86ISD::BSR";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005778 case X86ISD::SHLD: return "X86ISD::SHLD";
5779 case X86ISD::SHRD: return "X86ISD::SHRD";
5780 case X86ISD::FAND: return "X86ISD::FAND";
5781 case X86ISD::FOR: return "X86ISD::FOR";
5782 case X86ISD::FXOR: return "X86ISD::FXOR";
5783 case X86ISD::FSRL: return "X86ISD::FSRL";
5784 case X86ISD::FILD: return "X86ISD::FILD";
5785 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
5786 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
5787 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
5788 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
5789 case X86ISD::FLD: return "X86ISD::FLD";
5790 case X86ISD::FST: return "X86ISD::FST";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005791 case X86ISD::CALL: return "X86ISD::CALL";
5792 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
5793 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
5794 case X86ISD::CMP: return "X86ISD::CMP";
5795 case X86ISD::COMI: return "X86ISD::COMI";
5796 case X86ISD::UCOMI: return "X86ISD::UCOMI";
5797 case X86ISD::SETCC: return "X86ISD::SETCC";
5798 case X86ISD::CMOV: return "X86ISD::CMOV";
5799 case X86ISD::BRCOND: return "X86ISD::BRCOND";
5800 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
5801 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
5802 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005803 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
5804 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Nate Begemand77e59e2008-02-11 04:19:36 +00005805 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005806 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begemand77e59e2008-02-11 04:19:36 +00005807 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
5808 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005809 case X86ISD::PINSRW: return "X86ISD::PINSRW";
5810 case X86ISD::FMAX: return "X86ISD::FMAX";
5811 case X86ISD::FMIN: return "X86ISD::FMIN";
5812 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
5813 case X86ISD::FRCP: return "X86ISD::FRCP";
5814 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
5815 case X86ISD::THREAD_POINTER: return "X86ISD::THREAD_POINTER";
5816 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00005817 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005818 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng40ee6e52008-05-08 00:57:18 +00005819 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
5820 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Evan Chenge9b9c672008-05-09 21:53:03 +00005821 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
5822 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengdea99362008-05-29 08:22:04 +00005823 case X86ISD::VSHL: return "X86ISD::VSHL";
5824 case X86ISD::VSRL: return "X86ISD::VSRL";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005825 }
5826}
5827
5828// isLegalAddressingMode - Return true if the addressing mode represented
5829// by AM is legal for this target, for a load/store of the specified type.
5830bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
5831 const Type *Ty) const {
5832 // X86 supports extremely general addressing modes.
5833
5834 // X86 allows a sign-extended 32-bit immediate field as a displacement.
5835 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
5836 return false;
5837
5838 if (AM.BaseGV) {
Evan Cheng6a1f3f12007-08-01 23:46:47 +00005839 // We can only fold this if we don't need an extra load.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005840 if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false))
5841 return false;
Evan Cheng6a1f3f12007-08-01 23:46:47 +00005842
5843 // X86-64 only supports addr of globals in small code model.
5844 if (Subtarget->is64Bit()) {
5845 if (getTargetMachine().getCodeModel() != CodeModel::Small)
5846 return false;
5847 // If lower 4G is not available, then we must use rip-relative addressing.
5848 if (AM.BaseOffs || AM.Scale > 1)
5849 return false;
5850 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005851 }
5852
5853 switch (AM.Scale) {
5854 case 0:
5855 case 1:
5856 case 2:
5857 case 4:
5858 case 8:
5859 // These scales always work.
5860 break;
5861 case 3:
5862 case 5:
5863 case 9:
5864 // These scales are formed with basereg+scalereg. Only accept if there is
5865 // no basereg yet.
5866 if (AM.HasBaseReg)
5867 return false;
5868 break;
5869 default: // Other stuff never works.
5870 return false;
5871 }
5872
5873 return true;
5874}
5875
5876
Evan Cheng27a820a2007-10-26 01:56:11 +00005877bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
5878 if (!Ty1->isInteger() || !Ty2->isInteger())
5879 return false;
Evan Cheng7f152602007-10-29 07:57:50 +00005880 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
5881 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Chengca0e80f2008-03-20 02:18:41 +00005882 if (NumBits1 <= NumBits2)
Evan Cheng7f152602007-10-29 07:57:50 +00005883 return false;
5884 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng27a820a2007-10-26 01:56:11 +00005885}
5886
Duncan Sands92c43912008-06-06 12:08:01 +00005887bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const {
5888 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng9decb332007-10-29 19:58:20 +00005889 return false;
Duncan Sands92c43912008-06-06 12:08:01 +00005890 unsigned NumBits1 = VT1.getSizeInBits();
5891 unsigned NumBits2 = VT2.getSizeInBits();
Evan Chengca0e80f2008-03-20 02:18:41 +00005892 if (NumBits1 <= NumBits2)
Evan Cheng9decb332007-10-29 19:58:20 +00005893 return false;
5894 return Subtarget->is64Bit() || NumBits1 < 64;
5895}
Evan Cheng27a820a2007-10-26 01:56:11 +00005896
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005897/// isShuffleMaskLegal - Targets can use this to indicate that they only
5898/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
5899/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
5900/// are assumed to be legal.
5901bool
Duncan Sands92c43912008-06-06 12:08:01 +00005902X86TargetLowering::isShuffleMaskLegal(SDOperand Mask, MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005903 // Only do shuffles on 128-bit vector types for now.
Duncan Sands92c43912008-06-06 12:08:01 +00005904 if (VT.getSizeInBits() == 64) return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005905 return (Mask.Val->getNumOperands() <= 4 ||
5906 isIdentityMask(Mask.Val) ||
5907 isIdentityMask(Mask.Val, true) ||
5908 isSplatMask(Mask.Val) ||
5909 isPSHUFHW_PSHUFLWMask(Mask.Val) ||
5910 X86::isUNPCKLMask(Mask.Val) ||
5911 X86::isUNPCKHMask(Mask.Val) ||
5912 X86::isUNPCKL_v_undef_Mask(Mask.Val) ||
5913 X86::isUNPCKH_v_undef_Mask(Mask.Val));
5914}
5915
Dan Gohman48d5f062008-04-09 20:09:42 +00005916bool
5917X86TargetLowering::isVectorClearMaskLegal(const std::vector<SDOperand> &BVOps,
Duncan Sands92c43912008-06-06 12:08:01 +00005918 MVT EVT, SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005919 unsigned NumElts = BVOps.size();
5920 // Only do shuffles on 128-bit vector types for now.
Duncan Sands92c43912008-06-06 12:08:01 +00005921 if (EVT.getSizeInBits() * NumElts == 64) return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005922 if (NumElts == 2) return true;
5923 if (NumElts == 4) {
5924 return (isMOVLMask(&BVOps[0], 4) ||
5925 isCommutedMOVL(&BVOps[0], 4, true) ||
5926 isSHUFPMask(&BVOps[0], 4) ||
5927 isCommutedSHUFP(&BVOps[0], 4));
5928 }
5929 return false;
5930}
5931
5932//===----------------------------------------------------------------------===//
5933// X86 Scheduler Hooks
5934//===----------------------------------------------------------------------===//
5935
Mon P Wang078a62d2008-05-05 19:05:59 +00005936// private utility function
5937MachineBasicBlock *
5938X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
5939 MachineBasicBlock *MBB,
5940 unsigned regOpc,
Andrew Lenharthaf02d592008-06-14 05:48:15 +00005941 unsigned immOpc,
5942 bool invSrc) {
Mon P Wang078a62d2008-05-05 19:05:59 +00005943 // For the atomic bitwise operator, we generate
5944 // thisMBB:
5945 // newMBB:
Mon P Wang318b0372008-05-05 22:56:23 +00005946 // ld t1 = [bitinstr.addr]
5947 // op t2 = t1, [bitinstr.val]
5948 // mov EAX = t1
Mon P Wang078a62d2008-05-05 19:05:59 +00005949 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
5950 // bz newMBB
5951 // fallthrough -->nextMBB
5952 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5953 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
5954 ilist<MachineBasicBlock>::iterator MBBIter = MBB;
5955 ++MBBIter;
5956
5957 /// First build the CFG
5958 MachineFunction *F = MBB->getParent();
5959 MachineBasicBlock *thisMBB = MBB;
5960 MachineBasicBlock *newMBB = new MachineBasicBlock(LLVM_BB);
5961 MachineBasicBlock *nextMBB = new MachineBasicBlock(LLVM_BB);
5962 F->getBasicBlockList().insert(MBBIter, newMBB);
5963 F->getBasicBlockList().insert(MBBIter, nextMBB);
5964
5965 // Move all successors to thisMBB to nextMBB
5966 nextMBB->transferSuccessors(thisMBB);
5967
5968 // Update thisMBB to fall through to newMBB
5969 thisMBB->addSuccessor(newMBB);
5970
5971 // newMBB jumps to itself and fall through to nextMBB
5972 newMBB->addSuccessor(nextMBB);
5973 newMBB->addSuccessor(newMBB);
5974
5975 // Insert instructions into newMBB based on incoming instruction
5976 assert(bInstr->getNumOperands() < 8 && "unexpected number of operands");
5977 MachineOperand& destOper = bInstr->getOperand(0);
5978 MachineOperand* argOpers[6];
5979 int numArgs = bInstr->getNumOperands() - 1;
5980 for (int i=0; i < numArgs; ++i)
5981 argOpers[i] = &bInstr->getOperand(i+1);
5982
5983 // x86 address has 4 operands: base, index, scale, and displacement
5984 int lastAddrIndx = 3; // [0,3]
5985 int valArgIndx = 4;
5986
Mon P Wang318b0372008-05-05 22:56:23 +00005987 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
5988 MachineInstrBuilder MIB = BuildMI(newMBB, TII->get(X86::MOV32rm), t1);
Mon P Wang078a62d2008-05-05 19:05:59 +00005989 for (int i=0; i <= lastAddrIndx; ++i)
5990 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00005991
5992 unsigned tt = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
5993 if (invSrc) {
5994 MIB = BuildMI(newMBB, TII->get(X86::NOT32r), tt).addReg(t1);
5995 }
5996 else
5997 tt = t1;
5998
Mon P Wang078a62d2008-05-05 19:05:59 +00005999 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
6000 assert( (argOpers[valArgIndx]->isReg() || argOpers[valArgIndx]->isImm())
6001 && "invalid operand");
6002 if (argOpers[valArgIndx]->isReg())
6003 MIB = BuildMI(newMBB, TII->get(regOpc), t2);
6004 else
6005 MIB = BuildMI(newMBB, TII->get(immOpc), t2);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006006 MIB.addReg(tt);
Mon P Wang078a62d2008-05-05 19:05:59 +00006007 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006008
Mon P Wang318b0372008-05-05 22:56:23 +00006009 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), X86::EAX);
6010 MIB.addReg(t1);
6011
Mon P Wang078a62d2008-05-05 19:05:59 +00006012 MIB = BuildMI(newMBB, TII->get(X86::LCMPXCHG32));
6013 for (int i=0; i <= lastAddrIndx; ++i)
6014 (*MIB).addOperand(*argOpers[i]);
6015 MIB.addReg(t2);
6016
6017 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), destOper.getReg());
6018 MIB.addReg(X86::EAX);
6019
6020 // insert branch
6021 BuildMI(newMBB, TII->get(X86::JNE)).addMBB(newMBB);
6022
6023 delete bInstr; // The pseudo instruction is gone now.
6024 return nextMBB;
6025}
6026
6027// private utility function
6028MachineBasicBlock *
6029X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
6030 MachineBasicBlock *MBB,
6031 unsigned cmovOpc) {
6032 // For the atomic min/max operator, we generate
6033 // thisMBB:
6034 // newMBB:
Mon P Wang318b0372008-05-05 22:56:23 +00006035 // ld t1 = [min/max.addr]
Mon P Wang078a62d2008-05-05 19:05:59 +00006036 // mov t2 = [min/max.val]
6037 // cmp t1, t2
6038 // cmov[cond] t2 = t1
Mon P Wang318b0372008-05-05 22:56:23 +00006039 // mov EAX = t1
Mon P Wang078a62d2008-05-05 19:05:59 +00006040 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
6041 // bz newMBB
6042 // fallthrough -->nextMBB
6043 //
6044 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6045 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
6046 ilist<MachineBasicBlock>::iterator MBBIter = MBB;
6047 ++MBBIter;
6048
6049 /// First build the CFG
6050 MachineFunction *F = MBB->getParent();
6051 MachineBasicBlock *thisMBB = MBB;
6052 MachineBasicBlock *newMBB = new MachineBasicBlock(LLVM_BB);
6053 MachineBasicBlock *nextMBB = new MachineBasicBlock(LLVM_BB);
6054 F->getBasicBlockList().insert(MBBIter, newMBB);
6055 F->getBasicBlockList().insert(MBBIter, nextMBB);
6056
6057 // Move all successors to thisMBB to nextMBB
6058 nextMBB->transferSuccessors(thisMBB);
6059
6060 // Update thisMBB to fall through to newMBB
6061 thisMBB->addSuccessor(newMBB);
6062
6063 // newMBB jumps to newMBB and fall through to nextMBB
6064 newMBB->addSuccessor(nextMBB);
6065 newMBB->addSuccessor(newMBB);
6066
6067 // Insert instructions into newMBB based on incoming instruction
6068 assert(mInstr->getNumOperands() < 8 && "unexpected number of operands");
6069 MachineOperand& destOper = mInstr->getOperand(0);
6070 MachineOperand* argOpers[6];
6071 int numArgs = mInstr->getNumOperands() - 1;
6072 for (int i=0; i < numArgs; ++i)
6073 argOpers[i] = &mInstr->getOperand(i+1);
6074
6075 // x86 address has 4 operands: base, index, scale, and displacement
6076 int lastAddrIndx = 3; // [0,3]
6077 int valArgIndx = 4;
6078
Mon P Wang318b0372008-05-05 22:56:23 +00006079 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
6080 MachineInstrBuilder MIB = BuildMI(newMBB, TII->get(X86::MOV32rm), t1);
Mon P Wang078a62d2008-05-05 19:05:59 +00006081 for (int i=0; i <= lastAddrIndx; ++i)
6082 (*MIB).addOperand(*argOpers[i]);
Mon P Wang318b0372008-05-05 22:56:23 +00006083
Mon P Wang078a62d2008-05-05 19:05:59 +00006084 // We only support register and immediate values
6085 assert( (argOpers[valArgIndx]->isReg() || argOpers[valArgIndx]->isImm())
6086 && "invalid operand");
6087
6088 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
6089 if (argOpers[valArgIndx]->isReg())
6090 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), t2);
6091 else
6092 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), t2);
6093 (*MIB).addOperand(*argOpers[valArgIndx]);
6094
Mon P Wang318b0372008-05-05 22:56:23 +00006095 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), X86::EAX);
6096 MIB.addReg(t1);
6097
Mon P Wang078a62d2008-05-05 19:05:59 +00006098 MIB = BuildMI(newMBB, TII->get(X86::CMP32rr));
6099 MIB.addReg(t1);
6100 MIB.addReg(t2);
6101
6102 // Generate movc
6103 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
6104 MIB = BuildMI(newMBB, TII->get(cmovOpc),t3);
6105 MIB.addReg(t2);
6106 MIB.addReg(t1);
6107
6108 // Cmp and exchange if none has modified the memory location
6109 MIB = BuildMI(newMBB, TII->get(X86::LCMPXCHG32));
6110 for (int i=0; i <= lastAddrIndx; ++i)
6111 (*MIB).addOperand(*argOpers[i]);
6112 MIB.addReg(t3);
6113
6114 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), destOper.getReg());
6115 MIB.addReg(X86::EAX);
6116
6117 // insert branch
6118 BuildMI(newMBB, TII->get(X86::JNE)).addMBB(newMBB);
6119
6120 delete mInstr; // The pseudo instruction is gone now.
6121 return nextMBB;
6122}
6123
6124
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006125MachineBasicBlock *
Evan Chenge637db12008-01-30 18:18:23 +00006126X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
6127 MachineBasicBlock *BB) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006128 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6129 switch (MI->getOpcode()) {
6130 default: assert(false && "Unexpected instr type to insert");
6131 case X86::CMOV_FR32:
6132 case X86::CMOV_FR64:
6133 case X86::CMOV_V4F32:
6134 case X86::CMOV_V2F64:
Evan Cheng621216e2007-09-29 00:00:36 +00006135 case X86::CMOV_V2I64: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006136 // To "insert" a SELECT_CC instruction, we actually have to insert the
6137 // diamond control-flow pattern. The incoming instruction knows the
6138 // destination vreg to set, the condition code register to branch on, the
6139 // true/false values to select between, and a branch opcode to use.
6140 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6141 ilist<MachineBasicBlock>::iterator It = BB;
6142 ++It;
6143
6144 // thisMBB:
6145 // ...
6146 // TrueVal = ...
6147 // cmpTY ccX, r1, r2
6148 // bCC copy1MBB
6149 // fallthrough --> copy0MBB
6150 MachineBasicBlock *thisMBB = BB;
6151 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
6152 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
6153 unsigned Opc =
6154 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
6155 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
6156 MachineFunction *F = BB->getParent();
6157 F->getBasicBlockList().insert(It, copy0MBB);
6158 F->getBasicBlockList().insert(It, sinkMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00006159 // Update machine-CFG edges by transferring all successors of the current
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006160 // block to the new block which will contain the Phi node for the select.
Mon P Wang078a62d2008-05-05 19:05:59 +00006161 sinkMBB->transferSuccessors(BB);
6162
6163 // Add the true and fallthrough blocks as its successors.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006164 BB->addSuccessor(copy0MBB);
6165 BB->addSuccessor(sinkMBB);
6166
6167 // copy0MBB:
6168 // %FalseValue = ...
6169 // # fallthrough to sinkMBB
6170 BB = copy0MBB;
6171
6172 // Update machine-CFG edges
6173 BB->addSuccessor(sinkMBB);
6174
6175 // sinkMBB:
6176 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6177 // ...
6178 BB = sinkMBB;
6179 BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg())
6180 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
6181 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6182
6183 delete MI; // The pseudo instruction is gone now.
6184 return BB;
6185 }
6186
6187 case X86::FP32_TO_INT16_IN_MEM:
6188 case X86::FP32_TO_INT32_IN_MEM:
6189 case X86::FP32_TO_INT64_IN_MEM:
6190 case X86::FP64_TO_INT16_IN_MEM:
6191 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00006192 case X86::FP64_TO_INT64_IN_MEM:
6193 case X86::FP80_TO_INT16_IN_MEM:
6194 case X86::FP80_TO_INT32_IN_MEM:
6195 case X86::FP80_TO_INT64_IN_MEM: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006196 // Change the floating point control register to use "round towards zero"
6197 // mode when truncating to an integer value.
6198 MachineFunction *F = BB->getParent();
6199 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
6200 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
6201
6202 // Load the old value of the high byte of the control word...
6203 unsigned OldCW =
Chris Lattner1b989192007-12-31 04:13:23 +00006204 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006205 addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx);
6206
6207 // Set the high part to be round to zero...
6208 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx)
6209 .addImm(0xC7F);
6210
6211 // Reload the modified control word now...
6212 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
6213
6214 // Restore the memory image of control word to original value
6215 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx)
6216 .addReg(OldCW);
6217
6218 // Get the X86 opcode to use.
6219 unsigned Opc;
6220 switch (MI->getOpcode()) {
6221 default: assert(0 && "illegal opcode!");
6222 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
6223 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
6224 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
6225 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
6226 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
6227 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00006228 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
6229 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
6230 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006231 }
6232
6233 X86AddressMode AM;
6234 MachineOperand &Op = MI->getOperand(0);
6235 if (Op.isRegister()) {
6236 AM.BaseType = X86AddressMode::RegBase;
6237 AM.Base.Reg = Op.getReg();
6238 } else {
6239 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner6017d482007-12-30 23:10:15 +00006240 AM.Base.FrameIndex = Op.getIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006241 }
6242 Op = MI->getOperand(1);
6243 if (Op.isImmediate())
6244 AM.Scale = Op.getImm();
6245 Op = MI->getOperand(2);
6246 if (Op.isImmediate())
6247 AM.IndexReg = Op.getImm();
6248 Op = MI->getOperand(3);
6249 if (Op.isGlobalAddress()) {
6250 AM.GV = Op.getGlobal();
6251 } else {
6252 AM.Disp = Op.getImm();
6253 }
6254 addFullAddress(BuildMI(BB, TII->get(Opc)), AM)
6255 .addReg(MI->getOperand(4).getReg());
6256
6257 // Reload the original control word now.
6258 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
6259
6260 delete MI; // The pseudo instruction is gone now.
6261 return BB;
6262 }
Mon P Wang078a62d2008-05-05 19:05:59 +00006263 case X86::ATOMAND32:
6264 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
6265 X86::AND32ri);
6266 case X86::ATOMOR32:
6267 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
6268 X86::OR32ri);
6269 case X86::ATOMXOR32:
6270 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
6271 X86::XOR32ri);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006272 case X86::ATOMNAND32:
6273 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
6274 X86::AND32ri, true);
Mon P Wang078a62d2008-05-05 19:05:59 +00006275 case X86::ATOMMIN32:
6276 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
6277 case X86::ATOMMAX32:
6278 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
6279 case X86::ATOMUMIN32:
6280 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
6281 case X86::ATOMUMAX32:
6282 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006283 }
6284}
6285
6286//===----------------------------------------------------------------------===//
6287// X86 Optimization Hooks
6288//===----------------------------------------------------------------------===//
6289
6290void X86TargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +00006291 const APInt &Mask,
Dan Gohman229fa052008-02-13 00:35:47 +00006292 APInt &KnownZero,
6293 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006294 const SelectionDAG &DAG,
6295 unsigned Depth) const {
6296 unsigned Opc = Op.getOpcode();
6297 assert((Opc >= ISD::BUILTIN_OP_END ||
6298 Opc == ISD::INTRINSIC_WO_CHAIN ||
6299 Opc == ISD::INTRINSIC_W_CHAIN ||
6300 Opc == ISD::INTRINSIC_VOID) &&
6301 "Should use MaskedValueIsZero if you don't know whether Op"
6302 " is a target node!");
6303
Dan Gohman1d79e432008-02-13 23:07:24 +00006304 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006305 switch (Opc) {
6306 default: break;
6307 case X86ISD::SETCC:
Dan Gohman229fa052008-02-13 00:35:47 +00006308 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
6309 Mask.getBitWidth() - 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006310 break;
6311 }
6312}
6313
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006314/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengef7be082008-05-12 19:56:52 +00006315/// node is a GlobalAddress + offset.
6316bool X86TargetLowering::isGAPlusOffset(SDNode *N,
6317 GlobalValue* &GA, int64_t &Offset) const{
6318 if (N->getOpcode() == X86ISD::Wrapper) {
6319 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006320 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
6321 return true;
6322 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006323 }
Evan Chengef7be082008-05-12 19:56:52 +00006324 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006325}
6326
Evan Chengef7be082008-05-12 19:56:52 +00006327static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
6328 const TargetLowering &TLI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006329 GlobalValue *GV;
Nick Lewycky4bd3fca2008-02-02 08:29:58 +00006330 int64_t Offset = 0;
Evan Chengef7be082008-05-12 19:56:52 +00006331 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng40ee6e52008-05-08 00:57:18 +00006332 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattner3834cf32008-01-26 20:07:42 +00006333 // DAG combine handles the stack object case.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006334 return false;
6335}
6336
Evan Cheng40ee6e52008-05-08 00:57:18 +00006337static bool EltsFromConsecutiveLoads(SDNode *N, SDOperand PermMask,
Duncan Sands92c43912008-06-06 12:08:01 +00006338 unsigned NumElems, MVT EVT,
Evan Chengef7be082008-05-12 19:56:52 +00006339 SDNode *&Base,
6340 SelectionDAG &DAG, MachineFrameInfo *MFI,
6341 const TargetLowering &TLI) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00006342 Base = NULL;
6343 for (unsigned i = 0; i < NumElems; ++i) {
6344 SDOperand Idx = PermMask.getOperand(i);
6345 if (Idx.getOpcode() == ISD::UNDEF) {
6346 if (!Base)
6347 return false;
6348 continue;
6349 }
6350
Evan Cheng57db53b2008-06-25 20:52:59 +00006351 SDOperand Elt = DAG.getShuffleScalarElt(N, i);
Evan Cheng40ee6e52008-05-08 00:57:18 +00006352 if (!Elt.Val ||
6353 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.Val)))
6354 return false;
6355 if (!Base) {
6356 Base = Elt.Val;
Evan Cheng92ee6822008-05-10 06:46:49 +00006357 if (Base->getOpcode() == ISD::UNDEF)
6358 return false;
Evan Cheng40ee6e52008-05-08 00:57:18 +00006359 continue;
6360 }
6361 if (Elt.getOpcode() == ISD::UNDEF)
6362 continue;
6363
Evan Chengef7be082008-05-12 19:56:52 +00006364 if (!TLI.isConsecutiveLoad(Elt.Val, Base,
Duncan Sands92c43912008-06-06 12:08:01 +00006365 EVT.getSizeInBits()/8, i, MFI))
Evan Cheng40ee6e52008-05-08 00:57:18 +00006366 return false;
6367 }
6368 return true;
6369}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006370
6371/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
6372/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
6373/// if the load addresses are consecutive, non-overlapping, and in the right
6374/// order.
6375static SDOperand PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Evan Chengef7be082008-05-12 19:56:52 +00006376 const TargetLowering &TLI) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00006377 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Duncan Sands92c43912008-06-06 12:08:01 +00006378 MVT VT = N->getValueType(0);
6379 MVT EVT = VT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006380 SDOperand PermMask = N->getOperand(2);
Evan Chengbad18452008-05-05 22:12:23 +00006381 unsigned NumElems = PermMask.getNumOperands();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006382 SDNode *Base = NULL;
Evan Chengef7be082008-05-12 19:56:52 +00006383 if (!EltsFromConsecutiveLoads(N, PermMask, NumElems, EVT, Base,
6384 DAG, MFI, TLI))
Evan Cheng40ee6e52008-05-08 00:57:18 +00006385 return SDOperand();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006386
Dan Gohman11821702007-07-27 17:16:43 +00006387 LoadSDNode *LD = cast<LoadSDNode>(Base);
Evan Chengef7be082008-05-12 19:56:52 +00006388 if (isBaseAlignmentOfN(16, Base->getOperand(1).Val, TLI))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006389 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
Dan Gohman11821702007-07-27 17:16:43 +00006390 LD->getSrcValueOffset(), LD->isVolatile());
Evan Chengbad18452008-05-05 22:12:23 +00006391 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
6392 LD->getSrcValueOffset(), LD->isVolatile(),
6393 LD->getAlignment());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006394}
6395
Evan Chengb6290462008-05-12 23:04:07 +00006396/// PerformBuildVectorCombine - build_vector 0,(load i64 / f64) -> movq / movsd.
Evan Chenge9b9c672008-05-09 21:53:03 +00006397static SDOperand PerformBuildVectorCombine(SDNode *N, SelectionDAG &DAG,
Evan Chengef7be082008-05-12 19:56:52 +00006398 const X86Subtarget *Subtarget,
6399 const TargetLowering &TLI) {
Evan Chengdea99362008-05-29 08:22:04 +00006400 unsigned NumOps = N->getNumOperands();
6401
Evan Chenge9b9c672008-05-09 21:53:03 +00006402 // Ignore single operand BUILD_VECTOR.
Evan Chengdea99362008-05-29 08:22:04 +00006403 if (NumOps == 1)
Evan Chenge9b9c672008-05-09 21:53:03 +00006404 return SDOperand();
6405
Duncan Sands92c43912008-06-06 12:08:01 +00006406 MVT VT = N->getValueType(0);
6407 MVT EVT = VT.getVectorElementType();
Evan Chenge9b9c672008-05-09 21:53:03 +00006408 if ((EVT != MVT::i64 && EVT != MVT::f64) || Subtarget->is64Bit())
6409 // We are looking for load i64 and zero extend. We want to transform
6410 // it before legalizer has a chance to expand it. Also look for i64
6411 // BUILD_PAIR bit casted to f64.
6412 return SDOperand();
6413 // This must be an insertion into a zero vector.
6414 SDOperand HighElt = N->getOperand(1);
Evan Cheng5b0c30e2008-05-10 00:58:41 +00006415 if (!isZeroNode(HighElt))
Evan Chenge9b9c672008-05-09 21:53:03 +00006416 return SDOperand();
6417
6418 // Value must be a load.
Evan Chenge9b9c672008-05-09 21:53:03 +00006419 SDNode *Base = N->getOperand(0).Val;
6420 if (!isa<LoadSDNode>(Base)) {
Evan Chengb6290462008-05-12 23:04:07 +00006421 if (Base->getOpcode() != ISD::BIT_CONVERT)
Evan Chenge9b9c672008-05-09 21:53:03 +00006422 return SDOperand();
Evan Chengb6290462008-05-12 23:04:07 +00006423 Base = Base->getOperand(0).Val;
6424 if (!isa<LoadSDNode>(Base))
Evan Chenge9b9c672008-05-09 21:53:03 +00006425 return SDOperand();
6426 }
Evan Chenge9b9c672008-05-09 21:53:03 +00006427
6428 // Transform it into VZEXT_LOAD addr.
Evan Chengb6290462008-05-12 23:04:07 +00006429 LoadSDNode *LD = cast<LoadSDNode>(Base);
Nate Begeman211c4742008-05-28 00:24:25 +00006430
6431 // Load must not be an extload.
6432 if (LD->getExtensionType() != ISD::NON_EXTLOAD)
6433 return SDOperand();
6434
Evan Chenge9b9c672008-05-09 21:53:03 +00006435 return DAG.getNode(X86ISD::VZEXT_LOAD, VT, LD->getChain(), LD->getBasePtr());
6436}
6437
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006438/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
6439static SDOperand PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
6440 const X86Subtarget *Subtarget) {
6441 SDOperand Cond = N->getOperand(0);
6442
6443 // If we have SSE[12] support, try to form min/max nodes.
6444 if (Subtarget->hasSSE2() &&
6445 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
6446 if (Cond.getOpcode() == ISD::SETCC) {
6447 // Get the LHS/RHS of the select.
6448 SDOperand LHS = N->getOperand(1);
6449 SDOperand RHS = N->getOperand(2);
6450 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
6451
6452 unsigned Opcode = 0;
6453 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
6454 switch (CC) {
6455 default: break;
6456 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
6457 case ISD::SETULE:
6458 case ISD::SETLE:
6459 if (!UnsafeFPMath) break;
6460 // FALL THROUGH.
6461 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
6462 case ISD::SETLT:
6463 Opcode = X86ISD::FMIN;
6464 break;
6465
6466 case ISD::SETOGT: // (X > Y) ? X : Y -> max
6467 case ISD::SETUGT:
6468 case ISD::SETGT:
6469 if (!UnsafeFPMath) break;
6470 // FALL THROUGH.
6471 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
6472 case ISD::SETGE:
6473 Opcode = X86ISD::FMAX;
6474 break;
6475 }
6476 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
6477 switch (CC) {
6478 default: break;
6479 case ISD::SETOGT: // (X > Y) ? Y : X -> min
6480 case ISD::SETUGT:
6481 case ISD::SETGT:
6482 if (!UnsafeFPMath) break;
6483 // FALL THROUGH.
6484 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
6485 case ISD::SETGE:
6486 Opcode = X86ISD::FMIN;
6487 break;
6488
6489 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
6490 case ISD::SETULE:
6491 case ISD::SETLE:
6492 if (!UnsafeFPMath) break;
6493 // FALL THROUGH.
6494 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
6495 case ISD::SETLT:
6496 Opcode = X86ISD::FMAX;
6497 break;
6498 }
6499 }
6500
6501 if (Opcode)
6502 return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS);
6503 }
6504
6505 }
6506
6507 return SDOperand();
6508}
6509
Chris Lattnerce84ae42008-02-22 02:09:43 +00006510/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Evan Cheng40ee6e52008-05-08 00:57:18 +00006511static SDOperand PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Chris Lattnerce84ae42008-02-22 02:09:43 +00006512 const X86Subtarget *Subtarget) {
6513 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
6514 // the FP state in cases where an emms may be missing.
Dale Johannesend112b802008-02-25 19:20:14 +00006515 // A preferable solution to the general problem is to figure out the right
6516 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng40ee6e52008-05-08 00:57:18 +00006517 StoreSDNode *St = cast<StoreSDNode>(N);
Duncan Sands92c43912008-06-06 12:08:01 +00006518 if (St->getValue().getValueType().isVector() &&
6519 St->getValue().getValueType().getSizeInBits() == 64 &&
Dale Johannesend112b802008-02-25 19:20:14 +00006520 isa<LoadSDNode>(St->getValue()) &&
6521 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
6522 St->getChain().hasOneUse() && !St->isVolatile()) {
Dale Johannesen49151bc2008-02-25 22:29:22 +00006523 SDNode* LdVal = St->getValue().Val;
Dale Johannesend112b802008-02-25 19:20:14 +00006524 LoadSDNode *Ld = 0;
6525 int TokenFactorIndex = -1;
6526 SmallVector<SDOperand, 8> Ops;
6527 SDNode* ChainVal = St->getChain().Val;
6528 // Must be a store of a load. We currently handle two cases: the load
6529 // is a direct child, and it's under an intervening TokenFactor. It is
6530 // possible to dig deeper under nested TokenFactors.
Dale Johannesen49151bc2008-02-25 22:29:22 +00006531 if (ChainVal == LdVal)
Dale Johannesend112b802008-02-25 19:20:14 +00006532 Ld = cast<LoadSDNode>(St->getChain());
6533 else if (St->getValue().hasOneUse() &&
6534 ChainVal->getOpcode() == ISD::TokenFactor) {
6535 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Dale Johannesen49151bc2008-02-25 22:29:22 +00006536 if (ChainVal->getOperand(i).Val == LdVal) {
Dale Johannesend112b802008-02-25 19:20:14 +00006537 TokenFactorIndex = i;
6538 Ld = cast<LoadSDNode>(St->getValue());
6539 } else
6540 Ops.push_back(ChainVal->getOperand(i));
6541 }
6542 }
6543 if (Ld) {
6544 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
6545 if (Subtarget->is64Bit()) {
6546 SDOperand NewLd = DAG.getLoad(MVT::i64, Ld->getChain(),
6547 Ld->getBasePtr(), Ld->getSrcValue(),
6548 Ld->getSrcValueOffset(), Ld->isVolatile(),
6549 Ld->getAlignment());
6550 SDOperand NewChain = NewLd.getValue(1);
6551 if (TokenFactorIndex != -1) {
Dan Gohman72032662008-03-28 23:45:16 +00006552 Ops.push_back(NewChain);
Dale Johannesend112b802008-02-25 19:20:14 +00006553 NewChain = DAG.getNode(ISD::TokenFactor, MVT::Other, &Ops[0],
6554 Ops.size());
6555 }
6556 return DAG.getStore(NewChain, NewLd, St->getBasePtr(),
6557 St->getSrcValue(), St->getSrcValueOffset(),
6558 St->isVolatile(), St->getAlignment());
6559 }
6560
6561 // Otherwise, lower to two 32-bit copies.
6562 SDOperand LoAddr = Ld->getBasePtr();
6563 SDOperand HiAddr = DAG.getNode(ISD::ADD, MVT::i32, LoAddr,
Duncan Sands92c43912008-06-06 12:08:01 +00006564 DAG.getConstant(4, MVT::i32));
Dale Johannesend112b802008-02-25 19:20:14 +00006565
6566 SDOperand LoLd = DAG.getLoad(MVT::i32, Ld->getChain(), LoAddr,
6567 Ld->getSrcValue(), Ld->getSrcValueOffset(),
6568 Ld->isVolatile(), Ld->getAlignment());
6569 SDOperand HiLd = DAG.getLoad(MVT::i32, Ld->getChain(), HiAddr,
6570 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
6571 Ld->isVolatile(),
6572 MinAlign(Ld->getAlignment(), 4));
6573
6574 SDOperand NewChain = LoLd.getValue(1);
6575 if (TokenFactorIndex != -1) {
6576 Ops.push_back(LoLd);
6577 Ops.push_back(HiLd);
6578 NewChain = DAG.getNode(ISD::TokenFactor, MVT::Other, &Ops[0],
6579 Ops.size());
6580 }
6581
6582 LoAddr = St->getBasePtr();
6583 HiAddr = DAG.getNode(ISD::ADD, MVT::i32, LoAddr,
Duncan Sands92c43912008-06-06 12:08:01 +00006584 DAG.getConstant(4, MVT::i32));
Dale Johannesend112b802008-02-25 19:20:14 +00006585
6586 SDOperand LoSt = DAG.getStore(NewChain, LoLd, LoAddr,
Chris Lattnerce84ae42008-02-22 02:09:43 +00006587 St->getSrcValue(), St->getSrcValueOffset(),
6588 St->isVolatile(), St->getAlignment());
Dale Johannesend112b802008-02-25 19:20:14 +00006589 SDOperand HiSt = DAG.getStore(NewChain, HiLd, HiAddr,
6590 St->getSrcValue(), St->getSrcValueOffset()+4,
6591 St->isVolatile(),
6592 MinAlign(St->getAlignment(), 4));
6593 return DAG.getNode(ISD::TokenFactor, MVT::Other, LoSt, HiSt);
Chris Lattnerce84ae42008-02-22 02:09:43 +00006594 }
Chris Lattnerce84ae42008-02-22 02:09:43 +00006595 }
6596 return SDOperand();
6597}
6598
Chris Lattner470d5dc2008-01-25 06:14:17 +00006599/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
6600/// X86ISD::FXOR nodes.
Chris Lattnerf82998f2008-01-25 05:46:26 +00006601static SDOperand PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner470d5dc2008-01-25 06:14:17 +00006602 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
6603 // F[X]OR(0.0, x) -> x
6604 // F[X]OR(x, 0.0) -> x
Chris Lattnerf82998f2008-01-25 05:46:26 +00006605 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
6606 if (C->getValueAPF().isPosZero())
6607 return N->getOperand(1);
6608 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
6609 if (C->getValueAPF().isPosZero())
6610 return N->getOperand(0);
6611 return SDOperand();
6612}
6613
6614/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
6615static SDOperand PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
6616 // FAND(0.0, x) -> 0.0
6617 // FAND(x, 0.0) -> 0.0
6618 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
6619 if (C->getValueAPF().isPosZero())
6620 return N->getOperand(0);
6621 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
6622 if (C->getValueAPF().isPosZero())
6623 return N->getOperand(1);
6624 return SDOperand();
6625}
6626
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006627
6628SDOperand X86TargetLowering::PerformDAGCombine(SDNode *N,
6629 DAGCombinerInfo &DCI) const {
6630 SelectionDAG &DAG = DCI.DAG;
6631 switch (N->getOpcode()) {
6632 default: break;
Evan Chengef7be082008-05-12 19:56:52 +00006633 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
6634 case ISD::BUILD_VECTOR:
6635 return PerformBuildVectorCombine(N, DAG, Subtarget, *this);
Chris Lattnerf82998f2008-01-25 05:46:26 +00006636 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Evan Cheng40ee6e52008-05-08 00:57:18 +00006637 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner470d5dc2008-01-25 06:14:17 +00006638 case X86ISD::FXOR:
Chris Lattnerf82998f2008-01-25 05:46:26 +00006639 case X86ISD::FOR: return PerformFORCombine(N, DAG);
6640 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006641 }
6642
6643 return SDOperand();
6644}
6645
6646//===----------------------------------------------------------------------===//
6647// X86 Inline Assembly Support
6648//===----------------------------------------------------------------------===//
6649
6650/// getConstraintType - Given a constraint letter, return the type of
6651/// constraint it is for this target.
6652X86TargetLowering::ConstraintType
6653X86TargetLowering::getConstraintType(const std::string &Constraint) const {
6654 if (Constraint.size() == 1) {
6655 switch (Constraint[0]) {
6656 case 'A':
Chris Lattner267805f2008-03-11 19:06:29 +00006657 case 'f':
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006658 case 'r':
6659 case 'R':
6660 case 'l':
6661 case 'q':
6662 case 'Q':
6663 case 'x':
Dale Johannesen9ab553f2008-04-01 00:57:48 +00006664 case 'y':
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006665 case 'Y':
6666 return C_RegisterClass;
6667 default:
6668 break;
6669 }
6670 }
6671 return TargetLowering::getConstraintType(Constraint);
6672}
6673
Dale Johannesene99fc902008-01-29 02:21:21 +00006674/// LowerXConstraint - try to replace an X constraint, which matches anything,
6675/// with another that has more specific requirements based on the type of the
6676/// corresponding operand.
Chris Lattnereca405c2008-04-26 23:02:14 +00006677const char *X86TargetLowering::
Duncan Sands92c43912008-06-06 12:08:01 +00006678LowerXConstraint(MVT ConstraintVT) const {
Chris Lattnereca405c2008-04-26 23:02:14 +00006679 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
6680 // 'f' like normal targets.
Duncan Sands92c43912008-06-06 12:08:01 +00006681 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesene99fc902008-01-29 02:21:21 +00006682 if (Subtarget->hasSSE2())
Chris Lattnereca405c2008-04-26 23:02:14 +00006683 return "Y";
6684 if (Subtarget->hasSSE1())
6685 return "x";
6686 }
6687
6688 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesene99fc902008-01-29 02:21:21 +00006689}
6690
Chris Lattnera531abc2007-08-25 00:47:38 +00006691/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
6692/// vector. If it is invalid, don't add anything to Ops.
6693void X86TargetLowering::LowerAsmOperandForConstraint(SDOperand Op,
6694 char Constraint,
6695 std::vector<SDOperand>&Ops,
Chris Lattnereca405c2008-04-26 23:02:14 +00006696 SelectionDAG &DAG) const {
Chris Lattnera531abc2007-08-25 00:47:38 +00006697 SDOperand Result(0, 0);
6698
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006699 switch (Constraint) {
6700 default: break;
6701 case 'I':
6702 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattnera531abc2007-08-25 00:47:38 +00006703 if (C->getValue() <= 31) {
6704 Result = DAG.getTargetConstant(C->getValue(), Op.getValueType());
6705 break;
6706 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006707 }
Chris Lattnera531abc2007-08-25 00:47:38 +00006708 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006709 case 'N':
6710 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattnera531abc2007-08-25 00:47:38 +00006711 if (C->getValue() <= 255) {
6712 Result = DAG.getTargetConstant(C->getValue(), Op.getValueType());
6713 break;
6714 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006715 }
Chris Lattnera531abc2007-08-25 00:47:38 +00006716 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006717 case 'i': {
6718 // Literal immediates are always ok.
Chris Lattnera531abc2007-08-25 00:47:38 +00006719 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
6720 Result = DAG.getTargetConstant(CST->getValue(), Op.getValueType());
6721 break;
6722 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006723
6724 // If we are in non-pic codegen mode, we allow the address of a global (with
6725 // an optional displacement) to be used with 'i'.
6726 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
6727 int64_t Offset = 0;
6728
6729 // Match either (GA) or (GA+C)
6730 if (GA) {
6731 Offset = GA->getOffset();
6732 } else if (Op.getOpcode() == ISD::ADD) {
6733 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6734 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
6735 if (C && GA) {
6736 Offset = GA->getOffset()+C->getValue();
6737 } else {
6738 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6739 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
6740 if (C && GA)
6741 Offset = GA->getOffset()+C->getValue();
6742 else
6743 C = 0, GA = 0;
6744 }
6745 }
6746
6747 if (GA) {
6748 // If addressing this global requires a load (e.g. in PIC mode), we can't
6749 // match.
6750 if (Subtarget->GVRequiresExtraLoad(GA->getGlobal(), getTargetMachine(),
6751 false))
Chris Lattnera531abc2007-08-25 00:47:38 +00006752 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006753
6754 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
6755 Offset);
Chris Lattnera531abc2007-08-25 00:47:38 +00006756 Result = Op;
6757 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006758 }
6759
6760 // Otherwise, not valid for this mode.
Chris Lattnera531abc2007-08-25 00:47:38 +00006761 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006762 }
6763 }
Chris Lattnera531abc2007-08-25 00:47:38 +00006764
6765 if (Result.Val) {
6766 Ops.push_back(Result);
6767 return;
6768 }
6769 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006770}
6771
6772std::vector<unsigned> X86TargetLowering::
6773getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +00006774 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006775 if (Constraint.size() == 1) {
6776 // FIXME: not handling fp-stack yet!
6777 switch (Constraint[0]) { // GCC X86 Constraint Letters
6778 default: break; // Unknown constraint letter
6779 case 'A': // EAX/EDX
6780 if (VT == MVT::i32 || VT == MVT::i64)
6781 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
6782 break;
6783 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
6784 case 'Q': // Q_REGS
6785 if (VT == MVT::i32)
6786 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
6787 else if (VT == MVT::i16)
6788 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
6789 else if (VT == MVT::i8)
Evan Chengf85c10f2007-08-13 23:27:11 +00006790 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner35032592007-11-04 06:51:12 +00006791 else if (VT == MVT::i64)
6792 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
6793 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006794 }
6795 }
6796
6797 return std::vector<unsigned>();
6798}
6799
6800std::pair<unsigned, const TargetRegisterClass*>
6801X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +00006802 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006803 // First, see if this is a constraint that directly corresponds to an LLVM
6804 // register class.
6805 if (Constraint.size() == 1) {
6806 // GCC Constraint Letters
6807 switch (Constraint[0]) {
6808 default: break;
6809 case 'r': // GENERAL_REGS
6810 case 'R': // LEGACY_REGS
6811 case 'l': // INDEX_REGS
6812 if (VT == MVT::i64 && Subtarget->is64Bit())
6813 return std::make_pair(0U, X86::GR64RegisterClass);
6814 if (VT == MVT::i32)
6815 return std::make_pair(0U, X86::GR32RegisterClass);
6816 else if (VT == MVT::i16)
6817 return std::make_pair(0U, X86::GR16RegisterClass);
6818 else if (VT == MVT::i8)
6819 return std::make_pair(0U, X86::GR8RegisterClass);
6820 break;
Chris Lattner267805f2008-03-11 19:06:29 +00006821 case 'f': // FP Stack registers.
6822 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
6823 // value to the correct fpstack register class.
6824 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
6825 return std::make_pair(0U, X86::RFP32RegisterClass);
6826 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
6827 return std::make_pair(0U, X86::RFP64RegisterClass);
6828 return std::make_pair(0U, X86::RFP80RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006829 case 'y': // MMX_REGS if MMX allowed.
6830 if (!Subtarget->hasMMX()) break;
6831 return std::make_pair(0U, X86::VR64RegisterClass);
6832 break;
6833 case 'Y': // SSE_REGS if SSE2 allowed
6834 if (!Subtarget->hasSSE2()) break;
6835 // FALL THROUGH.
6836 case 'x': // SSE_REGS if SSE1 allowed
6837 if (!Subtarget->hasSSE1()) break;
Duncan Sands92c43912008-06-06 12:08:01 +00006838
6839 switch (VT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006840 default: break;
6841 // Scalar SSE types.
6842 case MVT::f32:
6843 case MVT::i32:
6844 return std::make_pair(0U, X86::FR32RegisterClass);
6845 case MVT::f64:
6846 case MVT::i64:
6847 return std::make_pair(0U, X86::FR64RegisterClass);
6848 // Vector types.
6849 case MVT::v16i8:
6850 case MVT::v8i16:
6851 case MVT::v4i32:
6852 case MVT::v2i64:
6853 case MVT::v4f32:
6854 case MVT::v2f64:
6855 return std::make_pair(0U, X86::VR128RegisterClass);
6856 }
6857 break;
6858 }
6859 }
6860
6861 // Use the default implementation in TargetLowering to convert the register
6862 // constraint into a member of a register class.
6863 std::pair<unsigned, const TargetRegisterClass*> Res;
6864 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
6865
6866 // Not found as a standard register?
6867 if (Res.second == 0) {
6868 // GCC calls "st(0)" just plain "st".
6869 if (StringsEqualNoCase("{st}", Constraint)) {
6870 Res.first = X86::ST0;
Chris Lattner3cfe51b2007-09-24 05:27:37 +00006871 Res.second = X86::RFP80RegisterClass;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006872 }
6873
6874 return Res;
6875 }
6876
6877 // Otherwise, check to see if this is a register class of the wrong value
6878 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
6879 // turn into {ax},{dx}.
6880 if (Res.second->hasType(VT))
6881 return Res; // Correct type already, nothing to do.
6882
6883 // All of the single-register GCC register classes map their values onto
6884 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
6885 // really want an 8-bit or 32-bit register, map to the appropriate register
6886 // class and return the appropriate register.
6887 if (Res.second != X86::GR16RegisterClass)
6888 return Res;
6889
6890 if (VT == MVT::i8) {
6891 unsigned DestReg = 0;
6892 switch (Res.first) {
6893 default: break;
6894 case X86::AX: DestReg = X86::AL; break;
6895 case X86::DX: DestReg = X86::DL; break;
6896 case X86::CX: DestReg = X86::CL; break;
6897 case X86::BX: DestReg = X86::BL; break;
6898 }
6899 if (DestReg) {
6900 Res.first = DestReg;
6901 Res.second = Res.second = X86::GR8RegisterClass;
6902 }
6903 } else if (VT == MVT::i32) {
6904 unsigned DestReg = 0;
6905 switch (Res.first) {
6906 default: break;
6907 case X86::AX: DestReg = X86::EAX; break;
6908 case X86::DX: DestReg = X86::EDX; break;
6909 case X86::CX: DestReg = X86::ECX; break;
6910 case X86::BX: DestReg = X86::EBX; break;
6911 case X86::SI: DestReg = X86::ESI; break;
6912 case X86::DI: DestReg = X86::EDI; break;
6913 case X86::BP: DestReg = X86::EBP; break;
6914 case X86::SP: DestReg = X86::ESP; break;
6915 }
6916 if (DestReg) {
6917 Res.first = DestReg;
6918 Res.second = Res.second = X86::GR32RegisterClass;
6919 }
6920 } else if (VT == MVT::i64) {
6921 unsigned DestReg = 0;
6922 switch (Res.first) {
6923 default: break;
6924 case X86::AX: DestReg = X86::RAX; break;
6925 case X86::DX: DestReg = X86::RDX; break;
6926 case X86::CX: DestReg = X86::RCX; break;
6927 case X86::BX: DestReg = X86::RBX; break;
6928 case X86::SI: DestReg = X86::RSI; break;
6929 case X86::DI: DestReg = X86::RDI; break;
6930 case X86::BP: DestReg = X86::RBP; break;
6931 case X86::SP: DestReg = X86::RSP; break;
6932 }
6933 if (DestReg) {
6934 Res.first = DestReg;
6935 Res.second = Res.second = X86::GR64RegisterClass;
6936 }
6937 }
6938
6939 return Res;
6940}