blob: 7948786f406d0dcf58e09f1b7527561e41465e00 [file] [log] [blame]
Bill Wendling43f7b2d2010-12-01 02:42:55 +00001//===- ARMInstrFormats.td - ARM Instruction Formats ----------*- tablegen -*-=//
Bob Wilson01135592010-03-23 17:23:59 +00002//
Evan Cheng37f25d92008-08-28 23:39:26 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bob Wilson01135592010-03-23 17:23:59 +00007//
Evan Cheng37f25d92008-08-28 23:39:26 +00008//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11//
12// ARM Instruction Format Definitions.
13//
14
15// Format specifies the encoding used by the instruction. This is part of the
16// ad-hoc solution used to emit machine instruction encodings by our machine
17// code emitter.
Bob Wilson89ef7b72010-03-17 21:13:43 +000018class Format<bits<6> val> {
19 bits<6> Value = val;
Evan Cheng37f25d92008-08-28 23:39:26 +000020}
21
Evan Chengffa6d962008-11-13 23:36:57 +000022def Pseudo : Format<0>;
23def MulFrm : Format<1>;
24def BrFrm : Format<2>;
25def BrMiscFrm : Format<3>;
Evan Cheng37f25d92008-08-28 23:39:26 +000026
Evan Chengffa6d962008-11-13 23:36:57 +000027def DPFrm : Format<4>;
28def DPSoRegFrm : Format<5>;
Evan Cheng37f25d92008-08-28 23:39:26 +000029
Evan Chengffa6d962008-11-13 23:36:57 +000030def LdFrm : Format<6>;
31def StFrm : Format<7>;
32def LdMiscFrm : Format<8>;
33def StMiscFrm : Format<9>;
34def LdStMulFrm : Format<10>;
Evan Cheng37f25d92008-08-28 23:39:26 +000035
Johnny Chen81f04d52010-03-19 17:39:00 +000036def LdStExFrm : Format<11>;
Jim Grosbach5278eb82009-12-11 01:42:04 +000037
Johnny Chen81f04d52010-03-19 17:39:00 +000038def ArithMiscFrm : Format<12>;
Bob Wilson9a1c1892010-08-11 00:01:18 +000039def SatFrm : Format<13>;
40def ExtFrm : Format<14>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000041
Bob Wilson9a1c1892010-08-11 00:01:18 +000042def VFPUnaryFrm : Format<15>;
43def VFPBinaryFrm : Format<16>;
44def VFPConv1Frm : Format<17>;
45def VFPConv2Frm : Format<18>;
46def VFPConv3Frm : Format<19>;
47def VFPConv4Frm : Format<20>;
48def VFPConv5Frm : Format<21>;
49def VFPLdStFrm : Format<22>;
50def VFPLdStMulFrm : Format<23>;
51def VFPMiscFrm : Format<24>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000052
Bob Wilson9a1c1892010-08-11 00:01:18 +000053def ThumbFrm : Format<25>;
54def MiscFrm : Format<26>;
Evan Cheng37f25d92008-08-28 23:39:26 +000055
Bob Wilson9a1c1892010-08-11 00:01:18 +000056def NGetLnFrm : Format<27>;
57def NSetLnFrm : Format<28>;
58def NDupFrm : Format<29>;
59def NLdStFrm : Format<30>;
60def N1RegModImmFrm: Format<31>;
61def N2RegFrm : Format<32>;
62def NVCVTFrm : Format<33>;
63def NVDupLnFrm : Format<34>;
64def N2RegVShLFrm : Format<35>;
65def N2RegVShRFrm : Format<36>;
66def N3RegFrm : Format<37>;
67def N3RegVShFrm : Format<38>;
68def NVExtFrm : Format<39>;
69def NVMulSLFrm : Format<40>;
70def NVTBLFrm : Format<41>;
Johnny Chencaa608e2010-03-20 00:17:00 +000071
Evan Cheng34a0fa32009-07-08 01:46:35 +000072// Misc flags.
73
Bill Wendling43f7b2d2010-12-01 02:42:55 +000074// The instruction has an Rn register operand.
Evan Cheng34a0fa32009-07-08 01:46:35 +000075// UnaryDP - Indicates this is a unary data processing instruction, i.e.
76// it doesn't have a Rn operand.
77class UnaryDP { bit isUnaryDataProc = 1; }
78
79// Xform16Bit - Indicates this Thumb2 instruction may be transformed into
80// a 16-bit Thumb instruction if certain conditions are met.
81class Xform16Bit { bit canXformTo16Bit = 1; }
Evan Cheng37f25d92008-08-28 23:39:26 +000082
Evan Cheng37f25d92008-08-28 23:39:26 +000083//===----------------------------------------------------------------------===//
Bob Wilson50622ce2010-03-18 23:57:57 +000084// ARM Instruction flags. These need to match ARMBaseInstrInfo.h.
Evan Cheng055b0312009-06-29 07:51:04 +000085//
86
87// Addressing mode.
Jim Grosbachd86609f2010-10-05 18:14:55 +000088class AddrMode<bits<5> val> {
89 bits<5> Value = val;
Evan Cheng055b0312009-06-29 07:51:04 +000090}
Bill Wendlingda2ae632010-08-31 07:50:46 +000091def AddrModeNone : AddrMode<0>;
92def AddrMode1 : AddrMode<1>;
93def AddrMode2 : AddrMode<2>;
94def AddrMode3 : AddrMode<3>;
95def AddrMode4 : AddrMode<4>;
96def AddrMode5 : AddrMode<5>;
97def AddrMode6 : AddrMode<6>;
98def AddrModeT1_1 : AddrMode<7>;
99def AddrModeT1_2 : AddrMode<8>;
100def AddrModeT1_4 : AddrMode<9>;
101def AddrModeT1_s : AddrMode<10>;
102def AddrModeT2_i12 : AddrMode<11>;
103def AddrModeT2_i8 : AddrMode<12>;
104def AddrModeT2_so : AddrMode<13>;
105def AddrModeT2_pc : AddrMode<14>;
Bob Wilson8b024a52009-07-01 23:16:05 +0000106def AddrModeT2_i8s4 : AddrMode<15>;
Jim Grosbach3e556122010-10-26 22:37:02 +0000107def AddrMode_i12 : AddrMode<16>;
Evan Cheng055b0312009-06-29 07:51:04 +0000108
109// Instruction size.
110class SizeFlagVal<bits<3> val> {
111 bits<3> Value = val;
112}
113def SizeInvalid : SizeFlagVal<0>; // Unset.
114def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
115def Size8Bytes : SizeFlagVal<2>;
116def Size4Bytes : SizeFlagVal<3>;
117def Size2Bytes : SizeFlagVal<4>;
118
119// Load / store index mode.
120class IndexMode<bits<2> val> {
121 bits<2> Value = val;
122}
123def IndexModeNone : IndexMode<0>;
124def IndexModePre : IndexMode<1>;
125def IndexModePost : IndexMode<2>;
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000126def IndexModeUpd : IndexMode<3>;
Evan Cheng055b0312009-06-29 07:51:04 +0000127
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000128// Instruction execution domain.
129class Domain<bits<2> val> {
130 bits<2> Value = val;
131}
132def GenericDomain : Domain<0>;
133def VFPDomain : Domain<1>; // Instructions in VFP domain only
134def NeonDomain : Domain<2>; // Instructions in Neon domain only
135def VFPNeonDomain : Domain<3>; // Instructions in both VFP & Neon domains
136
Evan Cheng055b0312009-06-29 07:51:04 +0000137//===----------------------------------------------------------------------===//
Evan Cheng446c4282009-07-11 06:43:01 +0000138// ARM special operands.
139//
140
Daniel Dunbar8462b302010-08-11 06:36:53 +0000141def CondCodeOperand : AsmOperandClass {
142 let Name = "CondCode";
143 let SuperClasses = [];
144}
145
Evan Cheng446c4282009-07-11 06:43:01 +0000146// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
147// register whose default is 0 (no register).
148def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
149 (ops (i32 14), (i32 zero_reg))> {
150 let PrintMethod = "printPredicateOperand";
Daniel Dunbar8462b302010-08-11 06:36:53 +0000151 let ParserMatchClass = CondCodeOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000152}
153
154// Conditional code result for instructions whose 's' bit is set, e.g. subs.
155def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000156 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000157 let PrintMethod = "printSBitModifierOperand";
158}
159
160// Same as cc_out except it defaults to setting CPSR.
161def s_cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 CPSR))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000162 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000163 let PrintMethod = "printSBitModifierOperand";
164}
165
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000166// ARM special operands for disassembly only.
167//
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000168def setend_op : Operand<i32> {
169 let PrintMethod = "printSetendOperand";
170}
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000171
172def cps_opt : Operand<i32> {
173 let PrintMethod = "printCPSOptionOperand";
174}
175
176def msr_mask : Operand<i32> {
177 let PrintMethod = "printMSRMaskOperand";
178}
179
180// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
181// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
182def neg_zero : Operand<i32> {
183 let PrintMethod = "printNegZeroOperand";
184}
185
Evan Cheng446c4282009-07-11 06:43:01 +0000186//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000187// ARM Instruction templates.
188//
189
Johnny Chend68e1192009-12-15 17:24:14 +0000190class InstTemplate<AddrMode am, SizeFlagVal sz, IndexMode im,
191 Format f, Domain d, string cstr, InstrItinClass itin>
Evan Cheng37f25d92008-08-28 23:39:26 +0000192 : Instruction {
193 let Namespace = "ARM";
194
Evan Cheng37f25d92008-08-28 23:39:26 +0000195 AddrMode AM = am;
Evan Cheng37f25d92008-08-28 23:39:26 +0000196 SizeFlagVal SZ = sz;
Evan Cheng37f25d92008-08-28 23:39:26 +0000197 IndexMode IM = im;
198 bits<2> IndexModeBits = IM.Value;
Evan Cheng37f25d92008-08-28 23:39:26 +0000199 Format F = f;
Bob Wilson89ef7b72010-03-17 21:13:43 +0000200 bits<6> Form = F.Value;
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000201 Domain D = d;
Evan Chengedda31c2008-11-05 18:35:52 +0000202 bit isUnaryDataProc = 0;
Evan Cheng34a0fa32009-07-08 01:46:35 +0000203 bit canXformTo16Bit = 0;
Jim Grosbacha30a51b2010-11-19 22:42:55 +0000204
Chris Lattner150d20e2010-10-31 19:22:57 +0000205 // If this is a pseudo instruction, mark it isCodeGenOnly.
206 let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo");
Bob Wilson01135592010-03-23 17:23:59 +0000207
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000208 // The layout of TSFlags should be kept in sync with ARMBaseInstrInfo.h.
Jim Grosbachd86609f2010-10-05 18:14:55 +0000209 let TSFlags{4-0} = AM.Value;
210 let TSFlags{7-5} = SZ.Value;
211 let TSFlags{9-8} = IndexModeBits;
212 let TSFlags{15-10} = Form;
213 let TSFlags{16} = isUnaryDataProc;
214 let TSFlags{17} = canXformTo16Bit;
215 let TSFlags{19-18} = D.Value;
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000216
Evan Cheng37f25d92008-08-28 23:39:26 +0000217 let Constraints = cstr;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000218 let Itinerary = itin;
Evan Cheng37f25d92008-08-28 23:39:26 +0000219}
220
Johnny Chend68e1192009-12-15 17:24:14 +0000221class Encoding {
222 field bits<32> Inst;
223}
224
225class InstARM<AddrMode am, SizeFlagVal sz, IndexMode im,
226 Format f, Domain d, string cstr, InstrItinClass itin>
227 : InstTemplate<am, sz, im, f, d, cstr, itin>, Encoding;
228
229// This Encoding-less class is used by Thumb1 to specify the encoding bits later
230// on by adding flavors to specific instructions.
231class InstThumb<AddrMode am, SizeFlagVal sz, IndexMode im,
232 Format f, Domain d, string cstr, InstrItinClass itin>
233 : InstTemplate<am, sz, im, f, d, cstr, itin>;
234
Jim Grosbach99594eb2010-11-18 01:38:26 +0000235class PseudoInst<dag oops, dag iops, InstrItinClass itin, list<dag> pattern>
Jim Grosbachc6961f12010-11-18 01:20:48 +0000236 // FIXME: This really should derive from InstTemplate instead, as pseudos
237 // don't need encoding information. TableGen doesn't like that
238 // currently. Need to figure out why and fix it.
Bob Wilson01135592010-03-23 17:23:59 +0000239 : InstARM<AddrModeNone, SizeSpecial, IndexModeNone, Pseudo, GenericDomain,
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000240 "", itin> {
Evan Cheng37f25d92008-08-28 23:39:26 +0000241 let OutOperandList = oops;
242 let InOperandList = iops;
Evan Cheng37f25d92008-08-28 23:39:26 +0000243 let Pattern = pattern;
244}
245
Jim Grosbach53694262010-11-18 01:15:56 +0000246// PseudoInst that's ARM-mode only.
Jim Grosbach6e422112010-11-29 23:48:41 +0000247class ARMPseudoInst<dag oops, dag iops, SizeFlagVal sz, InstrItinClass itin,
Jim Grosbach99594eb2010-11-18 01:38:26 +0000248 list<dag> pattern>
249 : PseudoInst<oops, iops, itin, pattern> {
Jim Grosbach6e422112010-11-29 23:48:41 +0000250 let SZ = sz;
Jim Grosbach53694262010-11-18 01:15:56 +0000251 list<Predicate> Predicates = [IsARM];
252}
253
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000254// PseudoInst that's Thumb-mode only.
255class tPseudoInst<dag oops, dag iops, SizeFlagVal sz, InstrItinClass itin,
256 list<dag> pattern>
257 : PseudoInst<oops, iops, itin, pattern> {
258 let SZ = sz;
259 list<Predicate> Predicates = [IsThumb];
260}
Jim Grosbach53694262010-11-18 01:15:56 +0000261
Evan Cheng37f25d92008-08-28 23:39:26 +0000262// Almost all ARM instructions are predicable.
Evan Chengd87293c2008-11-06 08:47:38 +0000263class I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000264 IndexMode im, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000265 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000266 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000267 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000268 bits<4> p;
269 let Inst{31-28} = p;
Evan Cheng37f25d92008-08-28 23:39:26 +0000270 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000271 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000272 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000273 let Pattern = pattern;
274 list<Predicate> Predicates = [IsARM];
275}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000276
Jim Grosbachf6b28622009-12-14 18:31:20 +0000277// A few are not predicable
278class InoP<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000279 IndexMode im, Format f, InstrItinClass itin,
280 string opc, string asm, string cstr,
281 list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000282 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
283 let OutOperandList = oops;
284 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000285 let AsmString = !strconcat(opc, asm);
Jim Grosbachf6b28622009-12-14 18:31:20 +0000286 let Pattern = pattern;
287 let isPredicable = 0;
288 list<Predicate> Predicates = [IsARM];
289}
Evan Cheng37f25d92008-08-28 23:39:26 +0000290
Bill Wendling4822bce2010-08-30 01:47:35 +0000291// Same as I except it can optionally modify CPSR. Note it's modeled as an input
292// operand since by default it's a zero register. It will become an implicit def
293// once it's "flipped".
Evan Chengd87293c2008-11-06 08:47:38 +0000294class sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000295 IndexMode im, Format f, InstrItinClass itin,
296 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000297 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000298 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000299 bits<4> p; // Predicate operand
Jim Grosbach08bd5492010-10-12 23:00:24 +0000300 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
Jim Grosbach62547262010-10-11 18:51:51 +0000301 let Inst{31-28} = p;
Jim Grosbach08bd5492010-10-12 23:00:24 +0000302 let Inst{20} = s;
Jim Grosbach62547262010-10-11 18:51:51 +0000303
Evan Cheng37f25d92008-08-28 23:39:26 +0000304 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000305 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Bob Wilsoncfbece52010-10-15 03:23:44 +0000306 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000307 let Pattern = pattern;
308 list<Predicate> Predicates = [IsARM];
309}
310
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000311// Special cases
Evan Chengd87293c2008-11-06 08:47:38 +0000312class XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000313 IndexMode im, Format f, InstrItinClass itin,
314 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000315 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000316 let OutOperandList = oops;
317 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000318 let AsmString = asm;
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000319 let Pattern = pattern;
320 list<Predicate> Predicates = [IsARM];
321}
322
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000323class AI<dag oops, dag iops, Format f, InstrItinClass itin,
324 string opc, string asm, list<dag> pattern>
325 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
326 opc, asm, "", pattern>;
327class AsI<dag oops, dag iops, Format f, InstrItinClass itin,
328 string opc, string asm, list<dag> pattern>
329 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
330 opc, asm, "", pattern>;
331class AXI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000332 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000333 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng97f48c32008-11-06 22:15:19 +0000334 asm, "", pattern>;
Jim Grosbachf6b28622009-12-14 18:31:20 +0000335class AInoP<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +0000336 string opc, string asm, list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000337 : InoP<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Bob Wilson01135592010-03-23 17:23:59 +0000338 opc, asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000339
340// Ctrl flow instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000341class ABI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
342 string opc, string asm, list<dag> pattern>
343 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
344 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000345 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000346}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000347class ABXI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
348 string asm, list<dag> pattern>
349 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
350 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000351 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000352}
Evan Cheng3aac7882008-09-01 08:25:56 +0000353
354// BR_JT instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000355class JTI<dag oops, dag iops, InstrItinClass itin,
356 string asm, list<dag> pattern>
357 : XI<oops, iops, AddrModeNone, SizeSpecial, IndexModeNone, BrMiscFrm, itin,
Evan Cheng4df60f52008-11-07 09:06:08 +0000358 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000359
Jim Grosbach5278eb82009-12-11 01:42:04 +0000360// Atomic load/store instructions
Jim Grosbach5278eb82009-12-11 01:42:04 +0000361class AIldrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
362 string opc, string asm, list<dag> pattern>
363 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
364 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000365 bits<4> Rt;
366 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000367 let Inst{27-23} = 0b00011;
368 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000369 let Inst{20} = 1;
Jim Grosbach86875a22010-10-29 19:58:57 +0000370 let Inst{19-16} = Rn;
371 let Inst{15-12} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000372 let Inst{11-0} = 0b111110011111;
373}
374class AIstrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
375 string opc, string asm, list<dag> pattern>
376 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
377 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000378 bits<4> Rd;
379 bits<4> Rt;
380 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000381 let Inst{27-23} = 0b00011;
382 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000383 let Inst{20} = 0;
Jim Grosbach86875a22010-10-29 19:58:57 +0000384 let Inst{19-16} = Rn;
385 let Inst{15-12} = Rd;
Johnny Chen0291d7e2009-12-11 19:37:26 +0000386 let Inst{11-4} = 0b11111001;
Jim Grosbach86875a22010-10-29 19:58:57 +0000387 let Inst{3-0} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000388}
Jim Grosbachf32ecc62010-10-29 20:21:36 +0000389class AIswp<bit b, dag oops, dag iops, string opc, list<dag> pattern>
390 : AI<oops, iops, MiscFrm, NoItinerary, opc, "\t$Rt, $Rt2, [$Rn]", pattern> {
391 bits<4> Rt;
392 bits<4> Rt2;
393 bits<4> Rn;
394 let Inst{27-23} = 0b00010;
395 let Inst{22} = b;
396 let Inst{21-20} = 0b00;
397 let Inst{19-16} = Rn;
398 let Inst{15-12} = Rt;
399 let Inst{11-4} = 0b00001001;
400 let Inst{3-0} = Rt2;
401}
Jim Grosbach5278eb82009-12-11 01:42:04 +0000402
Evan Cheng0d14fc82008-09-01 01:51:14 +0000403// addrmode1 instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000404class AI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
405 string opc, string asm, list<dag> pattern>
406 : I<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
407 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000408 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000409 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000410}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000411class AsI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
412 string opc, string asm, list<dag> pattern>
413 : sI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
414 opc, asm, "", pattern> {
415 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000416 let Inst{27-26} = 0b00;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000417}
418class AXI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000419 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000420 : XI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng612b79e2008-08-29 07:40:52 +0000421 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000422 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000423 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000424}
Evan Cheng0d14fc82008-09-01 01:51:14 +0000425
Evan Cheng93912732008-09-01 01:27:33 +0000426// loads
Jim Grosbach3e556122010-10-26 22:37:02 +0000427
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000428// LDR/LDRB/STR/STRB/...
429class AI2ldst<bits<3> op, bit isLd, bit isByte, dag oops, dag iops, AddrMode am,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000430 Format f, InstrItinClass itin, string opc, string asm,
431 list<dag> pattern>
Jim Grosbach3e556122010-10-26 22:37:02 +0000432 : I<oops, iops, am, Size4Bytes, IndexModeNone, f, itin, opc, asm,
433 "", pattern> {
434 let Inst{27-25} = op;
435 let Inst{24} = 1; // 24 == P
436 // 23 == U
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000437 let Inst{22} = isByte;
Jim Grosbach3e556122010-10-26 22:37:02 +0000438 let Inst{21} = 0; // 21 == W
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000439 let Inst{20} = isLd;
Jim Grosbach3e556122010-10-26 22:37:02 +0000440}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000441// Indexed load/stores
442class AI2ldstidx<bit isLd, bit isByte, bit isPre, dag oops, dag iops,
Jim Grosbach953557f42010-11-19 21:35:06 +0000443 IndexMode im, Format f, InstrItinClass itin, string opc,
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000444 string asm, string cstr, list<dag> pattern>
445 : I<oops, iops, AddrMode2, Size4Bytes, im, f, itin,
446 opc, asm, cstr, pattern> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000447 bits<4> Rt;
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000448 let Inst{27-26} = 0b01;
449 let Inst{24} = isPre; // P bit
450 let Inst{22} = isByte; // B bit
451 let Inst{21} = isPre; // W bit
452 let Inst{20} = isLd; // L bit
Jim Grosbach99f53d12010-11-15 20:47:07 +0000453 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000454}
Jim Grosbach953557f42010-11-19 21:35:06 +0000455class AI2stridx<bit isByte, bit isPre, dag oops, dag iops,
456 IndexMode im, Format f, InstrItinClass itin, string opc,
457 string asm, string cstr, list<dag> pattern>
458 : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr,
459 pattern> {
460 // AM2 store w/ two operands: (GPR, am2offset)
461 // {13} 1 == Rm, 0 == imm12
462 // {12} isAdd
463 // {11-0} imm12/Rm
464 bits<14> offset;
465 bits<4> Rn;
466 let Inst{25} = offset{13};
467 let Inst{23} = offset{12};
468 let Inst{19-16} = Rn;
469 let Inst{11-0} = offset{11-0};
470}
Jim Grosbach3e556122010-10-26 22:37:02 +0000471
Evan Cheng0d14fc82008-09-01 01:51:14 +0000472// addrmode3 instructions
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +0000473class AI3ld<bits<4> op, bit op20, dag oops, dag iops, Format f,
474 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Jim Grosbach160f8f02010-11-18 00:46:58 +0000475 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
476 opc, asm, "", pattern> {
477 bits<14> addr;
478 bits<4> Rt;
479 let Inst{27-25} = 0b000;
480 let Inst{24} = 1; // P bit
481 let Inst{23} = addr{8}; // U bit
482 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
483 let Inst{21} = 0; // W bit
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +0000484 let Inst{20} = op20; // L bit
Jim Grosbach160f8f02010-11-18 00:46:58 +0000485 let Inst{19-16} = addr{12-9}; // Rn
486 let Inst{15-12} = Rt; // Rt
487 let Inst{11-8} = addr{7-4}; // imm7_4/zero
488 let Inst{7-4} = op;
489 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
490}
Evan Cheng840917b2008-09-01 07:00:14 +0000491
Jim Grosbach9cb15b52010-11-19 19:41:26 +0000492class AI3ldstidx<bits<4> op, bit op20, bit isLd, bit isPre, dag oops, dag iops,
493 IndexMode im, Format f, InstrItinClass itin, string opc,
494 string asm, string cstr, list<dag> pattern>
495 : I<oops, iops, AddrMode3, Size4Bytes, im, f, itin,
496 opc, asm, cstr, pattern> {
497 bits<4> Rt;
498 let Inst{27-25} = 0b000;
499 let Inst{24} = isPre; // P bit
500 let Inst{21} = isPre; // W bit
501 let Inst{20} = op20; // L bit
502 let Inst{15-12} = Rt; // Rt
503 let Inst{7-4} = op;
504}
Jim Grosbach2dc77682010-11-29 18:37:44 +0000505class AI3stridx<bits<4> op, bit isByte, bit isPre, dag oops, dag iops,
506 IndexMode im, Format f, InstrItinClass itin, string opc,
507 string asm, string cstr, list<dag> pattern>
508 : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr,
509 pattern> {
510 // AM3 store w/ two operands: (GPR, am3offset)
511 bits<14> offset;
512 bits<4> Rt;
513 bits<4> Rn;
514 let Inst{27-25} = 0b000;
515 let Inst{23} = offset{8};
516 let Inst{22} = offset{9};
517 let Inst{19-16} = Rn;
518 let Inst{15-12} = Rt; // Rt
519 let Inst{11-8} = offset{7-4}; // imm7_4/zero
520 let Inst{7-4} = op;
521 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
522}
Jim Grosbach9cb15b52010-11-19 19:41:26 +0000523
Evan Cheng840917b2008-09-01 07:00:14 +0000524// stores
Jim Grosbach2aeb6122010-11-19 22:14:31 +0000525class AI3str<bits<4> op, dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000526 string opc, string asm, list<dag> pattern>
527 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
528 opc, asm, "", pattern> {
Jim Grosbach570a9222010-11-11 01:09:40 +0000529 bits<14> addr;
530 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000531 let Inst{27-25} = 0b000;
Jim Grosbach570a9222010-11-11 01:09:40 +0000532 let Inst{24} = 1; // P bit
533 let Inst{23} = addr{8}; // U bit
534 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
535 let Inst{21} = 0; // W bit
536 let Inst{20} = 0; // L bit
537 let Inst{19-16} = addr{12-9}; // Rn
538 let Inst{15-12} = Rt; // Rt
539 let Inst{11-8} = addr{7-4}; // imm7_4/zero
Jim Grosbach2aeb6122010-11-19 22:14:31 +0000540 let Inst{7-4} = op;
Jim Grosbach570a9222010-11-11 01:09:40 +0000541 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000542}
Evan Cheng840917b2008-09-01 07:00:14 +0000543
Evan Cheng840917b2008-09-01 07:00:14 +0000544// Pre-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000545class AI3sthpr<dag oops, dag iops, Format f, InstrItinClass itin,
546 string opc, string asm, string cstr, list<dag> pattern>
547 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
548 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000549 let Inst{4} = 1;
550 let Inst{5} = 1; // H bit
551 let Inst{6} = 0; // S bit
552 let Inst{7} = 1;
553 let Inst{20} = 0; // L bit
554 let Inst{21} = 1; // W bit
555 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000556 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000557}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000558class AI3stdpr<dag oops, dag iops, Format f, InstrItinClass itin,
559 string opc, string asm, string cstr, list<dag> pattern>
560 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
561 opc, asm, cstr, pattern> {
562 let Inst{4} = 1;
563 let Inst{5} = 1; // H bit
564 let Inst{6} = 1; // S bit
565 let Inst{7} = 1;
566 let Inst{20} = 0; // L bit
567 let Inst{21} = 1; // W bit
568 let Inst{24} = 1; // P bit
569 let Inst{27-25} = 0b000;
570}
Evan Cheng840917b2008-09-01 07:00:14 +0000571
Evan Cheng840917b2008-09-01 07:00:14 +0000572// Post-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000573class AI3sthpo<dag oops, dag iops, Format f, InstrItinClass itin,
574 string opc, string asm, string cstr, list<dag> pattern>
575 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
576 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000577 let Inst{4} = 1;
578 let Inst{5} = 1; // H bit
579 let Inst{6} = 0; // S bit
580 let Inst{7} = 1;
581 let Inst{20} = 0; // L bit
Johnny Chenad4df4c2010-03-01 19:22:00 +0000582 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000583 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000584 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000585}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000586class AI3stdpo<dag oops, dag iops, Format f, InstrItinClass itin,
587 string opc, string asm, string cstr, list<dag> pattern>
588 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
589 opc, asm, cstr, pattern> {
590 let Inst{4} = 1;
591 let Inst{5} = 1; // H bit
592 let Inst{6} = 1; // S bit
593 let Inst{7} = 1;
594 let Inst{20} = 0; // L bit
595 let Inst{21} = 0; // W bit
596 let Inst{24} = 0; // P bit
597 let Inst{27-25} = 0b000;
598}
Evan Cheng840917b2008-09-01 07:00:14 +0000599
Evan Cheng0d14fc82008-09-01 01:51:14 +0000600// addrmode4 instructions
Bill Wendling6c470b82010-11-13 09:09:38 +0000601class AXI4<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
602 string asm, string cstr, list<dag> pattern>
603 : XI<oops, iops, AddrMode4, Size4Bytes, im, f, itin, asm, cstr, pattern> {
604 bits<4> p;
605 bits<16> regs;
606 bits<4> Rn;
607 let Inst{31-28} = p;
608 let Inst{27-25} = 0b100;
609 let Inst{22} = 0; // S bit
610 let Inst{19-16} = Rn;
611 let Inst{15-0} = regs;
612}
Evan Cheng37f25d92008-08-28 23:39:26 +0000613
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000614// Unsigned multiply, multiply-accumulate instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000615class AMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
616 string opc, string asm, list<dag> pattern>
617 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
618 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000619 let Inst{7-4} = 0b1001;
Evan Chengfbc9d412008-11-06 01:21:28 +0000620 let Inst{20} = 0; // S bit
Evan Chengd87293c2008-11-06 08:47:38 +0000621 let Inst{27-21} = opcod;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000622}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000623class AsMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
624 string opc, string asm, list<dag> pattern>
625 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
626 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000627 let Inst{7-4} = 0b1001;
Evan Chengd87293c2008-11-06 08:47:38 +0000628 let Inst{27-21} = opcod;
Evan Chengfbc9d412008-11-06 01:21:28 +0000629}
630
631// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000632class AMul2I<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
633 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000634 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
635 opc, asm, "", pattern> {
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000636 bits<4> Rd;
637 bits<4> Rn;
638 bits<4> Rm;
639 let Inst{7-4} = opc7_4;
Evan Chengfbc9d412008-11-06 01:21:28 +0000640 let Inst{20} = 1;
Evan Chengd87293c2008-11-06 08:47:38 +0000641 let Inst{27-21} = opcod;
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000642 let Inst{19-16} = Rd;
643 let Inst{11-8} = Rm;
644 let Inst{3-0} = Rn;
645}
646// MSW multiple w/ Ra operand
647class AMul2Ia<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
648 InstrItinClass itin, string opc, string asm, list<dag> pattern>
649 : AMul2I<opcod, opc7_4, oops, iops, itin, opc, asm, pattern> {
650 bits<4> Ra;
651 let Inst{15-12} = Ra;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000652}
Evan Cheng37f25d92008-08-28 23:39:26 +0000653
Evan Chengeb4f52e2008-11-06 03:35:07 +0000654// SMUL<x><y> / SMULW<y> / SMLA<x><y> / SMLAW<x><y>
Jim Grosbach3870b752010-10-22 18:35:16 +0000655class AMulxyIbase<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
Jim Grosbach929a7052010-10-22 17:42:06 +0000656 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000657 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
658 opc, asm, "", pattern> {
Jim Grosbach3870b752010-10-22 18:35:16 +0000659 bits<4> Rn;
660 bits<4> Rm;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000661 let Inst{4} = 0;
662 let Inst{7} = 1;
663 let Inst{20} = 0;
Evan Chengd87293c2008-11-06 08:47:38 +0000664 let Inst{27-21} = opcod;
Jim Grosbach929a7052010-10-22 17:42:06 +0000665 let Inst{6-5} = bit6_5;
Jim Grosbach3870b752010-10-22 18:35:16 +0000666 let Inst{11-8} = Rm;
667 let Inst{3-0} = Rn;
668}
669class AMulxyI<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
670 InstrItinClass itin, string opc, string asm, list<dag> pattern>
671 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
672 bits<4> Rd;
673 let Inst{19-16} = Rd;
674}
675
676// AMulxyI with Ra operand
677class AMulxyIa<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
678 InstrItinClass itin, string opc, string asm, list<dag> pattern>
679 : AMulxyI<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
680 bits<4> Ra;
681 let Inst{15-12} = Ra;
682}
683// SMLAL*
684class AMulxyI64<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
685 InstrItinClass itin, string opc, string asm, list<dag> pattern>
686 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
687 bits<4> RdLo;
688 bits<4> RdHi;
689 let Inst{19-16} = RdHi;
690 let Inst{15-12} = RdLo;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000691}
692
Evan Cheng97f48c32008-11-06 22:15:19 +0000693// Extend instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000694class AExtI<bits<8> opcod, dag oops, dag iops, InstrItinClass itin,
695 string opc, string asm, list<dag> pattern>
696 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ExtFrm, itin,
697 opc, asm, "", pattern> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000698 // All AExtI instructions have Rd and Rm register operands.
699 bits<4> Rd;
700 bits<4> Rm;
701 let Inst{15-12} = Rd;
702 let Inst{3-0} = Rm;
Evan Cheng97f48c32008-11-06 22:15:19 +0000703 let Inst{7-4} = 0b0111;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000704 let Inst{9-8} = 0b00;
Evan Cheng97f48c32008-11-06 22:15:19 +0000705 let Inst{27-20} = opcod;
706}
707
Evan Cheng8b59db32008-11-07 01:41:35 +0000708// Misc Arithmetic instructions.
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000709class AMiscA1I<bits<8> opcod, bits<4> opc7_4, dag oops, dag iops,
710 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000711 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
712 opc, asm, "", pattern> {
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000713 bits<4> Rd;
714 bits<4> Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000715 let Inst{27-20} = opcod;
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000716 let Inst{19-16} = 0b1111;
717 let Inst{15-12} = Rd;
718 let Inst{11-8} = 0b1111;
719 let Inst{7-4} = opc7_4;
720 let Inst{3-0} = Rm;
721}
722
723// PKH instructions
724class APKHI<bits<8> opcod, bit tb, dag oops, dag iops, InstrItinClass itin,
725 string opc, string asm, list<dag> pattern>
726 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
727 opc, asm, "", pattern> {
728 bits<4> Rd;
729 bits<4> Rn;
730 bits<4> Rm;
731 bits<8> sh;
732 let Inst{27-20} = opcod;
733 let Inst{19-16} = Rn;
734 let Inst{15-12} = Rd;
735 let Inst{11-7} = sh{7-3};
736 let Inst{6} = tb;
737 let Inst{5-4} = 0b01;
738 let Inst{3-0} = Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000739}
740
Evan Cheng37f25d92008-08-28 23:39:26 +0000741//===----------------------------------------------------------------------===//
742
743// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
744class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
745 list<Predicate> Predicates = [IsARM];
746}
747class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
748 list<Predicate> Predicates = [IsARM, HasV5TE];
749}
750class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
751 list<Predicate> Predicates = [IsARM, HasV6];
752}
Evan Cheng13096642008-08-29 06:41:12 +0000753
754//===----------------------------------------------------------------------===//
Evan Cheng13096642008-08-29 06:41:12 +0000755// Thumb Instruction Format Definitions.
756//
757
Evan Cheng446c4282009-07-11 06:43:01 +0000758class ThumbI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000759 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000760 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000761 let OutOperandList = oops;
762 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000763 let AsmString = asm;
Evan Cheng13096642008-08-29 06:41:12 +0000764 let Pattern = pattern;
765 list<Predicate> Predicates = [IsThumb];
766}
767
Bill Wendling43f7b2d2010-12-01 02:42:55 +0000768// TI - Thumb instruction.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000769class TI<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern>
770 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000771
Evan Cheng35d6c412009-08-04 23:47:55 +0000772// Two-address instructions
Bob Wilson01135592010-03-23 17:23:59 +0000773class TIt<dag oops, dag iops, InstrItinClass itin, string asm,
774 list<dag> pattern>
775 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "$lhs = $dst",
776 pattern>;
Evan Cheng35d6c412009-08-04 23:47:55 +0000777
Johnny Chend68e1192009-12-15 17:24:14 +0000778// tBL, tBX 32-bit instructions
779class TIx2<bits<5> opcod1, bits<2> opcod2, bit opcod3,
Bob Wilson01135592010-03-23 17:23:59 +0000780 dag oops, dag iops, InstrItinClass itin, string asm,
781 list<dag> pattern>
782 : ThumbI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>,
783 Encoding {
Johnny Chend68e1192009-12-15 17:24:14 +0000784 let Inst{31-27} = opcod1;
785 let Inst{15-14} = opcod2;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000786 let Inst{12} = opcod3;
Johnny Chend68e1192009-12-15 17:24:14 +0000787}
Evan Cheng13096642008-08-29 06:41:12 +0000788
789// BR_JT instructions
Bob Wilson01135592010-03-23 17:23:59 +0000790class TJTI<dag oops, dag iops, InstrItinClass itin, string asm,
791 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000792 : ThumbI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000793
Evan Cheng09c39fc2009-06-23 19:38:13 +0000794// Thumb1 only
Evan Cheng446c4282009-07-11 06:43:01 +0000795class Thumb1I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000796 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000797 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000798 let OutOperandList = oops;
799 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000800 let AsmString = asm;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000801 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000802 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng09c39fc2009-06-23 19:38:13 +0000803}
804
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000805class T1I<dag oops, dag iops, InstrItinClass itin,
806 string asm, list<dag> pattern>
807 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
808class T1Ix2<dag oops, dag iops, InstrItinClass itin,
809 string asm, list<dag> pattern>
810 : Thumb1I<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000811
812// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000813class T1It<dag oops, dag iops, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000814 string asm, string cstr, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +0000815 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000816 asm, cstr, pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000817
818// Thumb1 instruction that can either be predicated or set CPSR.
819class Thumb1sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000820 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +0000821 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000822 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Chris Lattnerb7d52262010-03-18 21:06:54 +0000823 let OutOperandList = !con(oops, (outs s_cc_out:$s));
824 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000825 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +0000826 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000827 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +0000828}
829
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000830class T1sI<dag oops, dag iops, InstrItinClass itin,
831 string opc, string asm, list<dag> pattern>
832 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000833
834// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000835class T1sIt<dag oops, dag iops, InstrItinClass itin,
836 string opc, string asm, list<dag> pattern>
837 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bill Wendling3f8c1102010-11-30 23:54:45 +0000838 "$Rn = $Rdn", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000839
840// Thumb1 instruction that can be predicated.
841class Thumb1pI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000842 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +0000843 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000844 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000845 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000846 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000847 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +0000848 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000849 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +0000850}
851
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000852class T1pI<dag oops, dag iops, InstrItinClass itin,
853 string opc, string asm, list<dag> pattern>
854 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000855
856// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000857class T1pIt<dag oops, dag iops, InstrItinClass itin,
858 string opc, string asm, list<dag> pattern>
859 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bill Wendling0b424dc2010-12-01 01:32:02 +0000860 "$Rn = $Rdn", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000861
Bob Wilson01135592010-03-23 17:23:59 +0000862class T1pIs<dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000863 InstrItinClass itin, string opc, string asm, list<dag> pattern>
864 : Thumb1pI<oops, iops, AddrModeT1_s, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000865
Johnny Chenbbc71b22009-12-16 02:32:54 +0000866class Encoding16 : Encoding {
867 let Inst{31-16} = 0x0000;
868}
869
Johnny Chend68e1192009-12-15 17:24:14 +0000870// A6.2 16-bit Thumb instruction encoding
Johnny Chenbbc71b22009-12-16 02:32:54 +0000871class T1Encoding<bits<6> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000872 let Inst{15-10} = opcode;
873}
874
875// A6.2.1 Shift (immediate), add, subtract, move, and compare encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000876class T1General<bits<5> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000877 let Inst{15-14} = 0b00;
878 let Inst{13-9} = opcode;
879}
880
881// A6.2.2 Data-processing encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000882class T1DataProcessing<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000883 let Inst{15-10} = 0b010000;
884 let Inst{9-6} = opcode;
885}
886
887// A6.2.3 Special data instructions and branch and exchange encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000888class T1Special<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000889 let Inst{15-10} = 0b010001;
Bill Wendling6bc105a2010-11-17 00:45:23 +0000890 let Inst{9-6} = opcode;
Johnny Chend68e1192009-12-15 17:24:14 +0000891}
892
893// A6.2.4 Load/store single data item encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000894class T1LoadStore<bits<4> opA, bits<3> opB> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000895 let Inst{15-12} = opA;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000896 let Inst{11-9} = opB;
Johnny Chend68e1192009-12-15 17:24:14 +0000897}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000898class T1LdStSP<bits<3> opB> : T1LoadStore<0b1001, opB>; // SP relative
Johnny Chend68e1192009-12-15 17:24:14 +0000899
Bill Wendling1fd374e2010-11-30 22:57:21 +0000900// Helper classes to encode Thumb1 loads and stores. For immediates, the
Bill Wendling3f8c1102010-11-30 23:54:45 +0000901// following bits are used for "opA" (see A6.2.4):
Bill Wendling1fd374e2010-11-30 22:57:21 +0000902//
903// 0b0110 => Immediate, 4 bytes
904// 0b1000 => Immediate, 2 bytes
905// 0b0111 => Immediate, 1 byte
Bill Wendling40062fb2010-12-01 01:38:08 +0000906class T1pILdStEncode<bits<3> opcode, dag oops, dag iops, AddrMode am,
907 InstrItinClass itin, string opc, string asm,
908 list<dag> pattern>
Bill Wendling1fd374e2010-11-30 22:57:21 +0000909 : Thumb1pI<oops, iops, am, Size2Bytes, itin, opc, asm, "", pattern>,
Bill Wendling2cbc9fe2010-11-30 23:16:25 +0000910 T1LoadStore<0b0101, opcode> {
Bill Wendling1fd374e2010-11-30 22:57:21 +0000911 bits<3> Rt;
912 bits<8> addr;
913 let Inst{8-6} = addr{5-3}; // Rm
914 let Inst{5-3} = addr{2-0}; // Rn
915 let Inst{2-0} = Rt;
916}
Bill Wendling40062fb2010-12-01 01:38:08 +0000917class T1pILdStEncodeImm<bits<4> opA, bit opB, dag oops, dag iops, AddrMode am,
918 InstrItinClass itin, string opc, string asm,
919 list<dag> pattern>
Bill Wendling1fd374e2010-11-30 22:57:21 +0000920 : Thumb1pI<oops, iops, am, Size2Bytes, itin, opc, asm, "", pattern>,
Bill Wendling2cbc9fe2010-11-30 23:16:25 +0000921 T1LoadStore<opA, {opB,?,?}> {
Bill Wendling1fd374e2010-11-30 22:57:21 +0000922 bits<3> Rt;
923 bits<8> addr;
924 let Inst{10-6} = addr{7-3}; // imm5
925 let Inst{5-3} = addr{2-0}; // Rn
926 let Inst{2-0} = Rt;
927}
928
Johnny Chend68e1192009-12-15 17:24:14 +0000929// A6.2.5 Miscellaneous 16-bit instructions encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000930class T1Misc<bits<7> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000931 let Inst{15-12} = 0b1011;
932 let Inst{11-5} = opcode;
933}
934
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000935// Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable.
936class Thumb2I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000937 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000938 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000939 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000940 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000941 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000942 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000943 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +0000944 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000945}
946
Bill Wendlingda2ae632010-08-31 07:50:46 +0000947// Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as an
948// input operand since by default it's a zero register. It will become an
949// implicit def once it's "flipped".
Jim Grosbach3a378662010-10-13 23:12:26 +0000950//
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000951// FIXME: This uses unified syntax so {s} comes before {p}. We should make it
952// more consistent.
953class Thumb2sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000954 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000955 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000956 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000957 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000958 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Chris Lattner78caacc2010-10-06 00:05:18 +0000959 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000960 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +0000961 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000962}
963
964// Special cases
965class Thumb2XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000966 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000967 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000968 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000969 let OutOperandList = oops;
970 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000971 let AsmString = asm;
Evan Chengf49810c2009-06-23 17:48:47 +0000972 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +0000973 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +0000974}
975
Jim Grosbachd1228742009-12-01 18:10:36 +0000976class ThumbXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000977 InstrItinClass itin,
978 string asm, string cstr, list<dag> pattern>
Jim Grosbachd1228742009-12-01 18:10:36 +0000979 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
980 let OutOperandList = oops;
981 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000982 let AsmString = asm;
Jim Grosbachd1228742009-12-01 18:10:36 +0000983 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000984 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Jim Grosbachd1228742009-12-01 18:10:36 +0000985}
986
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000987class T2I<dag oops, dag iops, InstrItinClass itin,
988 string opc, string asm, list<dag> pattern>
989 : Thumb2I<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
990class T2Ii12<dag oops, dag iops, InstrItinClass itin,
991 string opc, string asm, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +0000992 : Thumb2I<oops, iops, AddrModeT2_i12, Size4Bytes, itin, opc, asm, "",pattern>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000993class T2Ii8<dag oops, dag iops, InstrItinClass itin,
994 string opc, string asm, list<dag> pattern>
995 : Thumb2I<oops, iops, AddrModeT2_i8, Size4Bytes, itin, opc, asm, "", pattern>;
996class T2Iso<dag oops, dag iops, InstrItinClass itin,
997 string opc, string asm, list<dag> pattern>
998 : Thumb2I<oops, iops, AddrModeT2_so, Size4Bytes, itin, opc, asm, "", pattern>;
999class T2Ipc<dag oops, dag iops, InstrItinClass itin,
1000 string opc, string asm, list<dag> pattern>
1001 : Thumb2I<oops, iops, AddrModeT2_pc, Size4Bytes, itin, opc, asm, "", pattern>;
Johnny Chend68e1192009-12-15 17:24:14 +00001002class T2Ii8s4<bit P, bit W, bit load, dag oops, dag iops, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001003 string opc, string asm, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001004 : Thumb2I<oops, iops, AddrModeT2_i8s4, Size4Bytes, itin, opc, asm, "",
1005 pattern> {
1006 let Inst{31-27} = 0b11101;
1007 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001008 let Inst{24} = P;
1009 let Inst{23} = ?; // The U bit.
1010 let Inst{22} = 1;
1011 let Inst{21} = W;
1012 let Inst{20} = load;
Owen Anderson9d63d902010-12-01 19:18:46 +00001013
1014 bits<4> Rt;
1015 bits<4> Rt2;
1016 bits<13> addr;
1017 let Inst{15-12} = Rt{3-0};
1018 let Inst{11-8} = Rt2{3-0};
1019 let Inst{19-16} = addr{12-9};
1020 let Inst{23} = addr{8};
1021 let Inst{7-0} = addr{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001022}
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001023
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001024class T2sI<dag oops, dag iops, InstrItinClass itin,
1025 string opc, string asm, list<dag> pattern>
1026 : Thumb2sI<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001027
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001028class T2XI<dag oops, dag iops, InstrItinClass itin,
1029 string asm, list<dag> pattern>
1030 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
1031class T2JTI<dag oops, dag iops, InstrItinClass itin,
1032 string asm, list<dag> pattern>
1033 : Thumb2XI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Chengf49810c2009-06-23 17:48:47 +00001034
Bob Wilson815baeb2010-03-13 01:08:20 +00001035// Two-address instructions
1036class T2XIt<dag oops, dag iops, InstrItinClass itin,
1037 string asm, string cstr, list<dag> pattern>
1038 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, cstr, pattern>;
Evan Cheng5adb66a2009-09-28 09:14:39 +00001039
Evan Chenge88d5ce2009-07-02 07:28:31 +00001040// T2Iidxldst - Thumb2 indexed load / store instructions.
Johnny Chend68e1192009-12-15 17:24:14 +00001041class T2Iidxldst<bit signed, bits<2> opcod, bit load, bit pre,
1042 dag oops, dag iops,
1043 AddrMode am, IndexMode im, InstrItinClass itin,
Evan Chenge88d5ce2009-07-02 07:28:31 +00001044 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001045 : InstARM<am, Size4Bytes, im, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001046 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001047 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001048 let AsmString = !strconcat(opc, "${p}", asm);
Evan Chenge88d5ce2009-07-02 07:28:31 +00001049 let Pattern = pattern;
1050 list<Predicate> Predicates = [IsThumb2];
Johnny Chend68e1192009-12-15 17:24:14 +00001051 let Inst{31-27} = 0b11111;
1052 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001053 let Inst{24} = signed;
1054 let Inst{23} = 0;
Johnny Chend68e1192009-12-15 17:24:14 +00001055 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001056 let Inst{20} = load;
1057 let Inst{11} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +00001058 // (P, W) = (1, 1) Pre-indexed or (0, 1) Post-indexed
Bill Wendlingda2ae632010-08-31 07:50:46 +00001059 let Inst{10} = pre; // The P bit.
1060 let Inst{8} = 1; // The W bit.
Owen Anderson6af50f72010-11-30 00:14:31 +00001061
1062 bits<9> addr;
1063 let Inst{7-0} = addr{7-0};
1064 let Inst{9} = addr{8}; // Sign bit
1065
1066 bits<4> Rt;
1067 bits<4> Rn;
1068 let Inst{15-12} = Rt{3-0};
1069 let Inst{19-16} = Rn{3-0};
Evan Chenge88d5ce2009-07-02 07:28:31 +00001070}
1071
David Goodwinc9d138f2009-07-27 19:59:26 +00001072// Tv5Pat - Same as Pat<>, but requires V5T Thumb mode.
1073class Tv5Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001074 list<Predicate> Predicates = [IsThumb, IsThumb1Only, HasV5T];
David Goodwinc9d138f2009-07-27 19:59:26 +00001075}
1076
1077// T1Pat - Same as Pat<>, but requires that the compiler be in Thumb1 mode.
1078class T1Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001079 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
David Goodwinc9d138f2009-07-27 19:59:26 +00001080}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001081
Evan Cheng9cb9e672009-06-27 02:26:13 +00001082// T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode.
1083class T2Pat<dag pattern, dag result> : Pat<pattern, result> {
Evan Chengd770d9e2009-07-02 06:38:40 +00001084 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001085}
1086
Evan Cheng13096642008-08-29 06:41:12 +00001087//===----------------------------------------------------------------------===//
1088
Evan Cheng96581d32008-11-11 02:11:05 +00001089//===----------------------------------------------------------------------===//
1090// ARM VFP Instruction templates.
1091//
1092
David Goodwin3ca524e2009-07-10 17:03:29 +00001093// Almost all VFP instructions are predicable.
1094class VFPI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001095 IndexMode im, Format f, InstrItinClass itin,
1096 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001097 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Jim Grosbach499e8862010-10-12 21:22:40 +00001098 bits<4> p;
1099 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001100 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001101 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001102 let AsmString = !strconcat(opc, "${p}", asm);
David Goodwin3ca524e2009-07-10 17:03:29 +00001103 let Pattern = pattern;
Bill Wendlingcf590262010-12-01 21:54:50 +00001104 let PostEncoderMethod = "VFPThumb2PostEncoder";
David Goodwin3ca524e2009-07-10 17:03:29 +00001105 list<Predicate> Predicates = [HasVFP2];
1106}
1107
1108// Special cases
1109class VFPXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001110 IndexMode im, Format f, InstrItinClass itin,
1111 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001112 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001113 bits<4> p;
1114 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001115 let OutOperandList = oops;
1116 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001117 let AsmString = asm;
David Goodwin3ca524e2009-07-10 17:03:29 +00001118 let Pattern = pattern;
Bill Wendlingcf590262010-12-01 21:54:50 +00001119 let PostEncoderMethod = "VFPThumb2PostEncoder";
David Goodwin3ca524e2009-07-10 17:03:29 +00001120 list<Predicate> Predicates = [HasVFP2];
1121}
1122
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001123class VFPAI<dag oops, dag iops, Format f, InstrItinClass itin,
1124 string opc, string asm, list<dag> pattern>
1125 : VFPI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Bill Wendlingcf590262010-12-01 21:54:50 +00001126 opc, asm, "", pattern> {
1127 let PostEncoderMethod = "VFPThumb2PostEncoder";
1128}
David Goodwin3ca524e2009-07-10 17:03:29 +00001129
Evan Chengcd8e66a2008-11-11 21:48:44 +00001130// ARM VFP addrmode5 loads and stores
1131class ADI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001132 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001133 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001134 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001135 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001136 // Instruction operands.
1137 bits<5> Dd;
1138 bits<13> addr;
1139
1140 // Encode instruction operands.
1141 let Inst{23} = addr{8}; // U (add = (U == '1'))
1142 let Inst{22} = Dd{4};
1143 let Inst{19-16} = addr{12-9}; // Rn
1144 let Inst{15-12} = Dd{3-0};
1145 let Inst{7-0} = addr{7-0}; // imm8
1146
Evan Cheng96581d32008-11-11 02:11:05 +00001147 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001148 let Inst{27-24} = opcod1;
1149 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001150 let Inst{11-9} = 0b101;
1151 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001152
1153 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001154 let D = VFPNeonDomain;
Evan Cheng96581d32008-11-11 02:11:05 +00001155}
1156
Evan Chengcd8e66a2008-11-11 21:48:44 +00001157class ASI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001158 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001159 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001160 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001161 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001162 // Instruction operands.
1163 bits<5> Sd;
1164 bits<13> addr;
1165
1166 // Encode instruction operands.
1167 let Inst{23} = addr{8}; // U (add = (U == '1'))
1168 let Inst{22} = Sd{0};
1169 let Inst{19-16} = addr{12-9}; // Rn
1170 let Inst{15-12} = Sd{4-1};
1171 let Inst{7-0} = addr{7-0}; // imm8
1172
Evan Cheng96581d32008-11-11 02:11:05 +00001173 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001174 let Inst{27-24} = opcod1;
1175 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001176 let Inst{11-9} = 0b101;
1177 let Inst{8} = 0; // Single precision
Evan Cheng96581d32008-11-11 02:11:05 +00001178}
1179
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001180// VFP Load / store multiple pseudo instructions.
1181class PseudoVFPLdStM<dag oops, dag iops, InstrItinClass itin, string cstr,
1182 list<dag> pattern>
1183 : InstARM<AddrMode4, Size4Bytes, IndexModeNone, Pseudo, VFPNeonDomain,
1184 cstr, itin> {
1185 let OutOperandList = oops;
1186 let InOperandList = !con(iops, (ins pred:$p));
1187 let Pattern = pattern;
1188 list<Predicate> Predicates = [HasVFP2];
1189}
1190
Evan Chengcd8e66a2008-11-11 21:48:44 +00001191// Load / store multiple
Jim Grosbach72db1822010-09-08 00:25:50 +00001192class AXDI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001193 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001194 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001195 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001196 // Instruction operands.
1197 bits<4> Rn;
1198 bits<13> regs;
1199
1200 // Encode instruction operands.
1201 let Inst{19-16} = Rn;
1202 let Inst{22} = regs{12};
1203 let Inst{15-12} = regs{11-8};
1204 let Inst{7-0} = regs{7-0};
1205
Evan Chengcd8e66a2008-11-11 21:48:44 +00001206 // TODO: Mark the instructions with the appropriate subtarget info.
1207 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001208 let Inst{11-9} = 0b101;
1209 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001210
1211 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001212 let D = VFPNeonDomain;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001213}
1214
Jim Grosbach72db1822010-09-08 00:25:50 +00001215class AXSI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001216 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001217 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001218 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001219 // Instruction operands.
1220 bits<4> Rn;
1221 bits<13> regs;
1222
1223 // Encode instruction operands.
1224 let Inst{19-16} = Rn;
1225 let Inst{22} = regs{8};
1226 let Inst{15-12} = regs{12-9};
1227 let Inst{7-0} = regs{7-0};
1228
Evan Chengcd8e66a2008-11-11 21:48:44 +00001229 // TODO: Mark the instructions with the appropriate subtarget info.
1230 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001231 let Inst{11-9} = 0b101;
1232 let Inst{8} = 0; // Single precision
Evan Chengcd8e66a2008-11-11 21:48:44 +00001233}
1234
Evan Cheng96581d32008-11-11 02:11:05 +00001235// Double precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001236class ADuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1237 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1238 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001239 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001240 // Instruction operands.
1241 bits<5> Dd;
1242 bits<5> Dm;
1243
1244 // Encode instruction operands.
1245 let Inst{3-0} = Dm{3-0};
1246 let Inst{5} = Dm{4};
1247 let Inst{15-12} = Dd{3-0};
1248 let Inst{22} = Dd{4};
1249
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001250 let Inst{27-23} = opcod1;
1251 let Inst{21-20} = opcod2;
1252 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001253 let Inst{11-9} = 0b101;
1254 let Inst{8} = 1; // Double precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001255 let Inst{7-6} = opcod4;
1256 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001257}
1258
1259// Double precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001260class ADbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001261 dag iops, InstrItinClass itin, string opc, string asm,
1262 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001263 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001264 // Instruction operands.
1265 bits<5> Dd;
1266 bits<5> Dn;
1267 bits<5> Dm;
1268
1269 // Encode instruction operands.
1270 let Inst{3-0} = Dm{3-0};
1271 let Inst{5} = Dm{4};
1272 let Inst{19-16} = Dn{3-0};
1273 let Inst{7} = Dn{4};
1274 let Inst{15-12} = Dd{3-0};
1275 let Inst{22} = Dd{4};
1276
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001277 let Inst{27-23} = opcod1;
1278 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001279 let Inst{11-9} = 0b101;
1280 let Inst{8} = 1; // Double precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001281 let Inst{6} = op6;
1282 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001283}
1284
1285// Single precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001286class ASuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1287 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1288 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001289 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001290 // Instruction operands.
1291 bits<5> Sd;
1292 bits<5> Sm;
1293
1294 // Encode instruction operands.
1295 let Inst{3-0} = Sm{4-1};
1296 let Inst{5} = Sm{0};
1297 let Inst{15-12} = Sd{4-1};
1298 let Inst{22} = Sd{0};
1299
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001300 let Inst{27-23} = opcod1;
1301 let Inst{21-20} = opcod2;
1302 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001303 let Inst{11-9} = 0b101;
1304 let Inst{8} = 0; // Single precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001305 let Inst{7-6} = opcod4;
1306 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001307}
1308
Bill Wendling43f7b2d2010-12-01 02:42:55 +00001309// Single precision unary, if no NEON. Same as ASuI except not available if
1310// NEON is enabled.
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001311class ASuIn<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1312 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1313 string asm, list<dag> pattern>
1314 : ASuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc, asm,
1315 pattern> {
David Goodwin53e44712009-08-04 20:39:05 +00001316 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1317}
1318
Evan Cheng96581d32008-11-11 02:11:05 +00001319// Single precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001320class ASbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops,
1321 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001322 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001323 // Instruction operands.
1324 bits<5> Sd;
1325 bits<5> Sn;
1326 bits<5> Sm;
1327
1328 // Encode instruction operands.
1329 let Inst{3-0} = Sm{4-1};
1330 let Inst{5} = Sm{0};
1331 let Inst{19-16} = Sn{4-1};
1332 let Inst{7} = Sn{0};
1333 let Inst{15-12} = Sd{4-1};
1334 let Inst{22} = Sd{0};
1335
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001336 let Inst{27-23} = opcod1;
1337 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001338 let Inst{11-9} = 0b101;
1339 let Inst{8} = 0; // Single precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001340 let Inst{6} = op6;
1341 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001342}
1343
Bill Wendling43f7b2d2010-12-01 02:42:55 +00001344// Single precision binary, if no NEON. Same as ASbI except not available if
1345// NEON is enabled.
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001346class ASbIn<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001347 dag iops, InstrItinClass itin, string opc, string asm,
1348 list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001349 : ASbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> {
David Goodwin42a83f22009-08-04 17:53:06 +00001350 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
Bill Wendling69661192010-11-01 06:00:39 +00001351
1352 // Instruction operands.
1353 bits<5> Sd;
1354 bits<5> Sn;
1355 bits<5> Sm;
1356
1357 // Encode instruction operands.
1358 let Inst{3-0} = Sm{4-1};
1359 let Inst{5} = Sm{0};
1360 let Inst{19-16} = Sn{4-1};
1361 let Inst{7} = Sn{0};
1362 let Inst{15-12} = Sd{4-1};
1363 let Inst{22} = Sd{0};
David Goodwin42a83f22009-08-04 17:53:06 +00001364}
1365
Evan Cheng80a11982008-11-12 06:41:41 +00001366// VFP conversion instructions
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001367class AVConv1I<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
1368 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1369 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001370 : VFPAI<oops, iops, VFPConv1Frm, itin, opc, asm, pattern> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001371 let Inst{27-23} = opcod1;
1372 let Inst{21-20} = opcod2;
1373 let Inst{19-16} = opcod3;
1374 let Inst{11-8} = opcod4;
Evan Cheng80a11982008-11-12 06:41:41 +00001375 let Inst{6} = 1;
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001376 let Inst{4} = 0;
Evan Cheng80a11982008-11-12 06:41:41 +00001377}
1378
Johnny Chen811663f2010-02-11 18:47:03 +00001379// VFP conversion between floating-point and fixed-point
1380class AVConv1XI<bits<5> op1, bits<2> op2, bits<4> op3, bits<4> op4, bit op5,
Bob Wilson01135592010-03-23 17:23:59 +00001381 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1382 list<dag> pattern>
Johnny Chen811663f2010-02-11 18:47:03 +00001383 : AVConv1I<op1, op2, op3, op4, oops, iops, itin, opc, asm, pattern> {
1384 // size (fixed-point number): sx == 0 ? 16 : 32
1385 let Inst{7} = op5; // sx
1386}
1387
David Goodwin338268c2009-08-10 22:17:39 +00001388// VFP conversion instructions, if no NEON
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001389class AVConv1In<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
David Goodwin338268c2009-08-10 22:17:39 +00001390 dag oops, dag iops, InstrItinClass itin,
1391 string opc, string asm, list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001392 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
1393 pattern> {
David Goodwin338268c2009-08-10 22:17:39 +00001394 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1395}
1396
Evan Cheng80a11982008-11-12 06:41:41 +00001397class AVConvXI<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, Format f,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001398 InstrItinClass itin,
1399 string opc, string asm, list<dag> pattern>
1400 : VFPAI<oops, iops, f, itin, opc, asm, pattern> {
Evan Cheng80a11982008-11-12 06:41:41 +00001401 let Inst{27-20} = opcod1;
Evan Cheng78be83d2008-11-11 19:40:26 +00001402 let Inst{11-8} = opcod2;
1403 let Inst{4} = 1;
1404}
1405
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001406class AVConv2I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1407 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1408 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv2Frm, itin, opc, asm, pattern>;
Evan Cheng0a0ab132008-11-11 22:46:12 +00001409
Bob Wilson01135592010-03-23 17:23:59 +00001410class AVConv3I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001411 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1412 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv3Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001413
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001414class AVConv4I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1415 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1416 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv4Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001417
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001418class AVConv5I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1419 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1420 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv5Frm, itin, opc, asm, pattern>;
Evan Cheng78be83d2008-11-11 19:40:26 +00001421
Evan Cheng96581d32008-11-11 02:11:05 +00001422//===----------------------------------------------------------------------===//
1423
Bob Wilson5bafff32009-06-22 23:27:02 +00001424//===----------------------------------------------------------------------===//
1425// ARM NEON Instruction templates.
1426//
Evan Cheng13096642008-08-29 06:41:12 +00001427
Johnny Chencaa608e2010-03-20 00:17:00 +00001428class NeonI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1429 InstrItinClass itin, string opc, string dt, string asm, string cstr,
1430 list<dag> pattern>
1431 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Evan Chengf81bf152009-11-23 21:57:23 +00001432 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001433 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001434 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001435 let Pattern = pattern;
1436 list<Predicate> Predicates = [HasNEON];
1437}
1438
1439// Same as NeonI except it does not have a "data type" specifier.
Johnny Chen927b88f2010-03-23 20:40:44 +00001440class NeonXI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1441 InstrItinClass itin, string opc, string asm, string cstr,
1442 list<dag> pattern>
1443 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001444 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001445 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001446 let AsmString = !strconcat(opc, "${p}", "\t", asm);
Bob Wilson5bafff32009-06-22 23:27:02 +00001447 let Pattern = pattern;
1448 list<Predicate> Predicates = [HasNEON];
Evan Cheng13096642008-08-29 06:41:12 +00001449}
1450
Bob Wilsonb07c1712009-10-07 21:53:04 +00001451class NLdSt<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1452 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001453 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chencaa608e2010-03-20 00:17:00 +00001454 : NeonI<oops, iops, AddrMode6, IndexModeNone, NLdStFrm, itin, opc, dt, asm,
1455 cstr, pattern> {
Bob Wilson205a5ca2009-07-08 18:11:30 +00001456 let Inst{31-24} = 0b11110100;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001457 let Inst{23} = op23;
Jim Grosbach780d2072009-10-20 00:19:08 +00001458 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001459 let Inst{11-8} = op11_8;
1460 let Inst{7-4} = op7_4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001461
Chris Lattner2ac19022010-11-15 05:19:05 +00001462 let PostEncoderMethod = "NEONThumb2LoadStorePostEncoder";
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001463
Owen Andersond9aa7d32010-11-02 00:05:05 +00001464 bits<5> Vd;
Owen Andersonf431eda2010-11-02 23:47:29 +00001465 bits<6> Rn;
1466 bits<4> Rm;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001467
Owen Andersond9aa7d32010-11-02 00:05:05 +00001468 let Inst{22} = Vd{4};
1469 let Inst{15-12} = Vd{3-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001470 let Inst{19-16} = Rn{3-0};
1471 let Inst{3-0} = Rm{3-0};
Bob Wilson205a5ca2009-07-08 18:11:30 +00001472}
1473
Owen Andersond138d702010-11-02 20:47:39 +00001474class NLdStLn<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1475 dag oops, dag iops, InstrItinClass itin,
1476 string opc, string dt, string asm, string cstr, list<dag> pattern>
1477 : NLdSt<op23, op21_20, op11_8, op7_4, oops, iops, itin, opc,
1478 dt, asm, cstr, pattern> {
1479 bits<3> lane;
1480}
1481
Bob Wilson709d5922010-08-25 23:27:42 +00001482class PseudoNLdSt<dag oops, dag iops, InstrItinClass itin, string cstr>
1483 : InstARM<AddrMode6, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1484 itin> {
1485 let OutOperandList = oops;
1486 let InOperandList = !con(iops, (ins pred:$p));
1487 list<Predicate> Predicates = [HasNEON];
1488}
1489
Jim Grosbach7cd27292010-10-06 20:36:55 +00001490class PseudoNeonI<dag oops, dag iops, InstrItinClass itin, string cstr,
1491 list<dag> pattern>
Bob Wilsonbd916c52010-09-13 23:55:10 +00001492 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1493 itin> {
1494 let OutOperandList = oops;
1495 let InOperandList = !con(iops, (ins pred:$p));
Jim Grosbach7cd27292010-10-06 20:36:55 +00001496 let Pattern = pattern;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001497 list<Predicate> Predicates = [HasNEON];
1498}
1499
Johnny Chen785516a2010-03-23 16:43:47 +00001500class NDataI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001501 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chen785516a2010-03-23 16:43:47 +00001502 : NeonI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, dt, asm, cstr,
1503 pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001504 let Inst{31-25} = 0b1111001;
Chris Lattner2ac19022010-11-15 05:19:05 +00001505 let PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Evan Chengf81bf152009-11-23 21:57:23 +00001506}
1507
Johnny Chen927b88f2010-03-23 20:40:44 +00001508class NDataXI<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001509 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chen927b88f2010-03-23 20:40:44 +00001510 : NeonXI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001511 cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001512 let Inst{31-25} = 0b1111001;
1513}
1514
1515// NEON "one register and a modified immediate" format.
1516class N1ModImm<bit op23, bits<3> op21_19, bits<4> op11_8, bit op7, bit op6,
1517 bit op5, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001518 dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001519 string opc, string dt, string asm, string cstr,
1520 list<dag> pattern>
Johnny Chena2711742010-03-23 23:09:14 +00001521 : NDataI<oops, iops, N1RegModImmFrm, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001522 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001523 let Inst{21-19} = op21_19;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001524 let Inst{11-8} = op11_8;
1525 let Inst{7} = op7;
1526 let Inst{6} = op6;
1527 let Inst{5} = op5;
1528 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001529
Owen Andersona88ea032010-10-26 17:40:54 +00001530 // Instruction operands.
1531 bits<5> Vd;
1532 bits<13> SIMM;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001533
Owen Andersona88ea032010-10-26 17:40:54 +00001534 let Inst{15-12} = Vd{3-0};
1535 let Inst{22} = Vd{4};
1536 let Inst{24} = SIMM{7};
1537 let Inst{18-16} = SIMM{6-4};
1538 let Inst{3-0} = SIMM{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001539}
1540
1541// NEON 2 vector register format.
1542class N2V<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
1543 bits<5> op11_7, bit op6, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001544 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001545 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001546 : NDataI<oops, iops, N2RegFrm, itin, opc, dt, asm, cstr, pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001547 let Inst{24-23} = op24_23;
1548 let Inst{21-20} = op21_20;
1549 let Inst{19-18} = op19_18;
1550 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001551 let Inst{11-7} = op11_7;
1552 let Inst{6} = op6;
1553 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001554
Owen Anderson162875a2010-10-25 18:43:52 +00001555 // Instruction operands.
1556 bits<5> Vd;
1557 bits<5> Vm;
1558
1559 let Inst{15-12} = Vd{3-0};
1560 let Inst{22} = Vd{4};
1561 let Inst{3-0} = Vm{3-0};
1562 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001563}
1564
1565// Same as N2V except it doesn't have a datatype suffix.
1566class N2VX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
Bob Wilson01135592010-03-23 17:23:59 +00001567 bits<5> op11_7, bit op6, bit op4,
1568 dag oops, dag iops, InstrItinClass itin,
1569 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001570 : NDataXI<oops, iops, N2RegFrm, itin, opc, asm, cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001571 let Inst{24-23} = op24_23;
1572 let Inst{21-20} = op21_20;
1573 let Inst{19-18} = op19_18;
1574 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001575 let Inst{11-7} = op11_7;
1576 let Inst{6} = op6;
1577 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001578
Owen Anderson162875a2010-10-25 18:43:52 +00001579 // Instruction operands.
1580 bits<5> Vd;
1581 bits<5> Vm;
1582
1583 let Inst{15-12} = Vd{3-0};
1584 let Inst{22} = Vd{4};
1585 let Inst{3-0} = Vm{3-0};
1586 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001587}
1588
1589// NEON 2 vector register with immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001590class N2VImm<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001591 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001592 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenfa80bec2010-03-25 20:39:04 +00001593 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001594 let Inst{24} = op24;
1595 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001596 let Inst{11-8} = op11_8;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001597 let Inst{7} = op7;
1598 let Inst{6} = op6;
1599 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001600
Owen Anderson3557d002010-10-26 20:56:57 +00001601 // Instruction operands.
1602 bits<5> Vd;
1603 bits<5> Vm;
1604 bits<6> SIMM;
1605
1606 let Inst{15-12} = Vd{3-0};
1607 let Inst{22} = Vd{4};
1608 let Inst{3-0} = Vm{3-0};
1609 let Inst{5} = Vm{4};
1610 let Inst{21-16} = SIMM{5-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001611}
1612
Bob Wilson10bc69c2010-03-27 03:56:52 +00001613// NEON 3 vector register format.
1614class N3V<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4,
1615 dag oops, dag iops, Format f, InstrItinClass itin,
1616 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc6e704d2010-03-26 21:26:28 +00001617 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001618 let Inst{24} = op24;
1619 let Inst{23} = op23;
Evan Chengf81bf152009-11-23 21:57:23 +00001620 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001621 let Inst{11-8} = op11_8;
1622 let Inst{6} = op6;
1623 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001624
Owen Andersond451f882010-10-21 20:21:49 +00001625 // Instruction operands.
1626 bits<5> Vd;
1627 bits<5> Vn;
1628 bits<5> Vm;
1629
1630 let Inst{15-12} = Vd{3-0};
1631 let Inst{22} = Vd{4};
1632 let Inst{19-16} = Vn{3-0};
1633 let Inst{7} = Vn{4};
1634 let Inst{3-0} = Vm{3-0};
1635 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001636}
1637
Johnny Chen841e8282010-03-23 21:35:03 +00001638// Same as N3V except it doesn't have a data type suffix.
Bob Wilson01135592010-03-23 17:23:59 +00001639class N3VX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1640 bit op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001641 dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001642 string opc, string asm, string cstr, list<dag> pattern>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001643 : NDataXI<oops, iops, f, itin, opc, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001644 let Inst{24} = op24;
1645 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001646 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001647 let Inst{11-8} = op11_8;
1648 let Inst{6} = op6;
1649 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001650
Owen Anderson8c71eff2010-10-25 18:28:30 +00001651 // Instruction operands.
1652 bits<5> Vd;
1653 bits<5> Vn;
1654 bits<5> Vm;
1655
1656 let Inst{15-12} = Vd{3-0};
1657 let Inst{22} = Vd{4};
1658 let Inst{19-16} = Vn{3-0};
1659 let Inst{7} = Vn{4};
1660 let Inst{3-0} = Vm{3-0};
1661 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001662}
1663
1664// NEON VMOVs between scalar and core registers.
1665class NVLaneOp<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001666 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001667 string opc, string dt, string asm, list<dag> pattern>
Evan Cheng0e9996c2010-10-26 02:03:05 +00001668 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, f, NeonDomain,
Bob Wilson01135592010-03-23 17:23:59 +00001669 "", itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001670 let Inst{27-20} = opcod1;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001671 let Inst{11-8} = opcod2;
1672 let Inst{6-5} = opcod3;
1673 let Inst{4} = 1;
Evan Chengf81bf152009-11-23 21:57:23 +00001674
1675 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001676 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001677 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001678 let Pattern = pattern;
Bob Wilson5bafff32009-06-22 23:27:02 +00001679 list<Predicate> Predicates = [HasNEON];
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001680
Chris Lattner2ac19022010-11-15 05:19:05 +00001681 let PostEncoderMethod = "NEONThumb2DupPostEncoder";
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001682
Owen Andersond2fbdb72010-10-27 21:28:09 +00001683 bits<5> V;
1684 bits<4> R;
Owen Andersonf587a9352010-10-27 19:25:54 +00001685 bits<4> p;
Owen Andersond2fbdb72010-10-27 21:28:09 +00001686 bits<4> lane;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001687
Owen Andersonf587a9352010-10-27 19:25:54 +00001688 let Inst{31-28} = p{3-0};
Owen Andersond2fbdb72010-10-27 21:28:09 +00001689 let Inst{7} = V{4};
1690 let Inst{19-16} = V{3-0};
1691 let Inst{15-12} = R{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001692}
1693class NVGetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001694 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001695 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001696 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NGetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001697 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001698class NVSetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001699 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001700 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001701 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NSetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001702 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001703class NVDup<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001704 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001705 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001706 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NDupFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001707 opc, dt, asm, pattern>;
David Goodwin42a83f22009-08-04 17:53:06 +00001708
Johnny Chene4614f72010-03-25 17:01:27 +00001709// Vector Duplicate Lane (from scalar to all elements)
1710class NVDupLane<bits<4> op19_16, bit op6, dag oops, dag iops,
1711 InstrItinClass itin, string opc, string dt, string asm,
1712 list<dag> pattern>
Johnny Chen2d2898e2010-03-25 21:49:12 +00001713 : NDataI<oops, iops, NVDupLnFrm, itin, opc, dt, asm, "", pattern> {
Johnny Chene4614f72010-03-25 17:01:27 +00001714 let Inst{24-23} = 0b11;
1715 let Inst{21-20} = 0b11;
1716 let Inst{19-16} = op19_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001717 let Inst{11-7} = 0b11000;
1718 let Inst{6} = op6;
1719 let Inst{4} = 0;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001720
Owen Andersonf587a9352010-10-27 19:25:54 +00001721 bits<5> Vd;
1722 bits<5> Vm;
1723 bits<4> lane;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001724
Owen Andersonf587a9352010-10-27 19:25:54 +00001725 let Inst{22} = Vd{4};
1726 let Inst{15-12} = Vd{3-0};
1727 let Inst{5} = Vm{4};
1728 let Inst{3-0} = Vm{3-0};
Johnny Chene4614f72010-03-25 17:01:27 +00001729}
1730
David Goodwin42a83f22009-08-04 17:53:06 +00001731// NEONFPPat - Same as Pat<>, but requires that the compiler be using NEON
1732// for single-precision FP.
1733class NEONFPPat<dag pattern, dag result> : Pat<pattern, result> {
1734 list<Predicate> Predicates = [HasNEON,UseNEONForFP];
1735}