blob: 758e781b9767aa12a3bc2328acc9f7082c89ec74 [file] [log] [blame]
Bob Wilsone60fee02009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilsonf4f1a272009-08-14 05:13:08 +000068def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
69
Bob Wilson206f6c42009-08-14 05:08:32 +000070// VDUPLANE can produce a quad-register result from a double-register source,
71// so the result is not constrained to match the source.
72def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
73 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
74 SDTCisVT<2, i32>]>>;
Bob Wilsone60fee02009-06-22 23:27:02 +000075
Bob Wilson3ac39132009-08-19 17:03:43 +000076def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
77 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
78def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
79
Bob Wilson08479272009-08-12 22:31:50 +000080def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
81def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
82def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
83def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
84
Anton Korobeynikovbe262ae2009-08-21 12:40:50 +000085def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
86 SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>]>;
Anton Korobeynikov394bbb82009-08-21 12:41:42 +000087def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
88def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
89def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikovbe262ae2009-08-21 12:40:50 +000090
Bob Wilsone60fee02009-06-22 23:27:02 +000091//===----------------------------------------------------------------------===//
92// NEON operand definitions
93//===----------------------------------------------------------------------===//
94
95// addrmode_neonldstm := reg
96//
97/* TODO: Take advantage of vldm.
98def addrmode_neonldstm : Operand<i32>,
99 ComplexPattern<i32, 2, "SelectAddrModeNeonLdStM", []> {
100 let PrintMethod = "printAddrNeonLdStMOperand";
101 let MIOperandInfo = (ops GPR, i32imm);
102}
103*/
104
105//===----------------------------------------------------------------------===//
106// NEON load / store instructions
107//===----------------------------------------------------------------------===//
108
Bob Wilsonee27bec2009-08-12 00:49:01 +0000109/* TODO: Take advantage of vldm.
Evan Cheng7c8d5ea2009-10-01 08:22:27 +0000110let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilsone60fee02009-06-22 23:27:02 +0000111def VLDMD : NI<(outs),
112 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwin78caa122009-09-23 21:38:08 +0000113 IIC_fpLoadm,
Bob Wilsone60fee02009-06-22 23:27:02 +0000114 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Chengdabc6c02009-07-08 22:51:32 +0000115 []> {
116 let Inst{27-25} = 0b110;
117 let Inst{20} = 1;
118 let Inst{11-9} = 0b101;
119}
Bob Wilsone60fee02009-06-22 23:27:02 +0000120
121def VLDMS : NI<(outs),
122 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwin78caa122009-09-23 21:38:08 +0000123 IIC_fpLoadm,
Bob Wilsone60fee02009-06-22 23:27:02 +0000124 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Chengdabc6c02009-07-08 22:51:32 +0000125 []> {
126 let Inst{27-25} = 0b110;
127 let Inst{20} = 1;
128 let Inst{11-9} = 0b101;
129}
Bob Wilson66b34002009-08-12 17:04:56 +0000130}
Bob Wilsone60fee02009-06-22 23:27:02 +0000131*/
132
133// Use vldmia to load a Q register as a D register pair.
Anton Korobeynikov3f087662009-08-08 13:35:48 +0000134def VLDRQ : NI4<(outs QPR:$dst), (ins addrmode4:$addr),
David Goodwin78caa122009-09-23 21:38:08 +0000135 IIC_fpLoadm,
Bob Wilsone60fee02009-06-22 23:27:02 +0000136 "vldmia $addr, ${dst:dregpair}",
Anton Korobeynikov3f087662009-08-08 13:35:48 +0000137 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]> {
Evan Chengdabc6c02009-07-08 22:51:32 +0000138 let Inst{27-25} = 0b110;
139 let Inst{24} = 0; // P bit
140 let Inst{23} = 1; // U bit
141 let Inst{20} = 1;
142 let Inst{11-9} = 0b101;
143}
Bob Wilsone60fee02009-06-22 23:27:02 +0000144
Bob Wilson66b34002009-08-12 17:04:56 +0000145// Use vstmia to store a Q register as a D register pair.
146def VSTRQ : NI4<(outs), (ins QPR:$src, addrmode4:$addr),
David Goodwin78caa122009-09-23 21:38:08 +0000147 IIC_fpStorem,
Bob Wilson66b34002009-08-12 17:04:56 +0000148 "vstmia $addr, ${src:dregpair}",
149 [(store (v2f64 QPR:$src), addrmode4:$addr)]> {
150 let Inst{27-25} = 0b110;
151 let Inst{24} = 0; // P bit
152 let Inst{23} = 1; // U bit
153 let Inst{20} = 0;
154 let Inst{11-9} = 0b101;
155}
156
Bob Wilsoned592c02009-07-08 18:11:30 +0000157// VLD1 : Vector Load (multiple single elements)
Bob Wilsonb1721162009-10-07 21:53:04 +0000158class VLD1D<bits<4> op7_4, string OpcodeStr, ValueType Ty, Intrinsic IntOp>
159 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst), (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson316062a2009-08-25 17:46:06 +0000160 !strconcat(OpcodeStr, "\t\\{$dst\\}, $addr"), "",
Bob Wilsond3902f72009-07-29 16:39:22 +0000161 [(set DPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilsonb1721162009-10-07 21:53:04 +0000162class VLD1Q<bits<4> op7_4, string OpcodeStr, ValueType Ty, Intrinsic IntOp>
163 : NLdSt<0,0b10,0b1010,op7_4, (outs QPR:$dst), (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson316062a2009-08-25 17:46:06 +0000164 !strconcat(OpcodeStr, "\t${dst:dregpair}, $addr"), "",
Bob Wilsond3902f72009-07-29 16:39:22 +0000165 [(set QPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000166
Bob Wilsonb1721162009-10-07 21:53:04 +0000167def VLD1d8 : VLD1D<0b0000, "vld1.8", v8i8, int_arm_neon_vld1>;
168def VLD1d16 : VLD1D<0b0100, "vld1.16", v4i16, int_arm_neon_vld1>;
169def VLD1d32 : VLD1D<0b1000, "vld1.32", v2i32, int_arm_neon_vld1>;
170def VLD1df : VLD1D<0b1000, "vld1.32", v2f32, int_arm_neon_vld1>;
171def VLD1d64 : VLD1D<0b1100, "vld1.64", v1i64, int_arm_neon_vld1>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000172
Bob Wilsonb1721162009-10-07 21:53:04 +0000173def VLD1q8 : VLD1Q<0b0000, "vld1.8", v16i8, int_arm_neon_vld1>;
174def VLD1q16 : VLD1Q<0b0100, "vld1.16", v8i16, int_arm_neon_vld1>;
175def VLD1q32 : VLD1Q<0b1000, "vld1.32", v4i32, int_arm_neon_vld1>;
176def VLD1qf : VLD1Q<0b1000, "vld1.32", v4f32, int_arm_neon_vld1>;
177def VLD1q64 : VLD1Q<0b1100, "vld1.64", v2i64, int_arm_neon_vld1>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000178
Evan Cheng7c8d5ea2009-10-01 08:22:27 +0000179let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson66b34002009-08-12 17:04:56 +0000180
Bob Wilson055a90d2009-08-05 00:49:09 +0000181// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilsonb1721162009-10-07 21:53:04 +0000182class VLD2D<bits<4> op7_4, string OpcodeStr>
183 : NLdSt<0,0b10,0b1000,op7_4, (outs DPR:$dst1, DPR:$dst2),
184 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson316062a2009-08-25 17:46:06 +0000185 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2\\}, $addr"), "", []>;
Bob Wilsonb1721162009-10-07 21:53:04 +0000186class VLD2Q<bits<4> op7_4, string OpcodeStr>
187 : NLdSt<0,0b10,0b0011,op7_4,
188 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilsone9829ca2009-10-06 22:01:59 +0000189 (ins addrmode6:$addr), IIC_VLD2,
190 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3,$dst4\\}, $addr"),
191 "", []>;
Bob Wilson055a90d2009-08-05 00:49:09 +0000192
Bob Wilsonb1721162009-10-07 21:53:04 +0000193def VLD2d8 : VLD2D<0b0000, "vld2.8">;
194def VLD2d16 : VLD2D<0b0100, "vld2.16">;
195def VLD2d32 : VLD2D<0b1000, "vld2.32">;
Bob Wilson8c3be582009-10-07 22:57:01 +0000196def VLD2d64 : NLdSt<0,0b10,0b1010,0b1100, (outs DPR:$dst1, DPR:$dst2),
197 (ins addrmode6:$addr), IIC_VLD1,
198 "vld1.64\t\\{$dst1,$dst2\\}, $addr", "", []>;
Bob Wilson055a90d2009-08-05 00:49:09 +0000199
Bob Wilsonb1721162009-10-07 21:53:04 +0000200def VLD2q8 : VLD2Q<0b0000, "vld2.8">;
201def VLD2q16 : VLD2Q<0b0100, "vld2.16">;
202def VLD2q32 : VLD2Q<0b1000, "vld2.32">;
Bob Wilsone9829ca2009-10-06 22:01:59 +0000203
Bob Wilson055a90d2009-08-05 00:49:09 +0000204// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilsonb1721162009-10-07 21:53:04 +0000205class VLD3D<bits<4> op7_4, string OpcodeStr>
206 : NLdSt<0,0b10,0b0100,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
207 (ins addrmode6:$addr), IIC_VLD3,
Bob Wilson316062a2009-08-25 17:46:06 +0000208 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3\\}, $addr"), "", []>;
Bob Wilsonb1721162009-10-07 21:53:04 +0000209class VLD3WB<bits<4> op7_4, string OpcodeStr>
210 : NLdSt<0,0b10,0b0101,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilsona8b43622009-10-07 17:24:55 +0000211 (ins addrmode6:$addr), IIC_VLD3,
212 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3\\}, $addr"),
213 "$addr.addr = $wb", []>;
Bob Wilson055a90d2009-08-05 00:49:09 +0000214
Bob Wilsonb1721162009-10-07 21:53:04 +0000215def VLD3d8 : VLD3D<0b0000, "vld3.8">;
216def VLD3d16 : VLD3D<0b0100, "vld3.16">;
217def VLD3d32 : VLD3D<0b1000, "vld3.32">;
Bob Wilsonda8cacc2009-10-07 23:39:57 +0000218def VLD3d64 : NLdSt<0,0b10,0b0110,0b1100,
219 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
220 (ins addrmode6:$addr), IIC_VLD1,
221 "vld1.64\t\\{$dst1,$dst2,$dst3\\}, $addr", "", []>;
Bob Wilson055a90d2009-08-05 00:49:09 +0000222
Bob Wilsona8b43622009-10-07 17:24:55 +0000223// vld3 to double-spaced even registers.
Bob Wilsonb1721162009-10-07 21:53:04 +0000224def VLD3q8a : VLD3WB<0b0000, "vld3.8">;
225def VLD3q16a : VLD3WB<0b0100, "vld3.16">;
226def VLD3q32a : VLD3WB<0b1000, "vld3.32">;
Bob Wilsona8b43622009-10-07 17:24:55 +0000227
228// vld3 to double-spaced odd registers.
Bob Wilsonb1721162009-10-07 21:53:04 +0000229def VLD3q8b : VLD3WB<0b0000, "vld3.8">;
230def VLD3q16b : VLD3WB<0b0100, "vld3.16">;
231def VLD3q32b : VLD3WB<0b1000, "vld3.32">;
Bob Wilsona8b43622009-10-07 17:24:55 +0000232
Bob Wilson055a90d2009-08-05 00:49:09 +0000233// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilsonb1721162009-10-07 21:53:04 +0000234class VLD4D<bits<4> op7_4, string OpcodeStr>
235 : NLdSt<0,0b10,0b0000,op7_4,
236 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
David Goodwin78caa122009-09-23 21:38:08 +0000237 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson316062a2009-08-25 17:46:06 +0000238 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3,$dst4\\}, $addr"),
239 "", []>;
Bob Wilsonb1721162009-10-07 21:53:04 +0000240class VLD4WB<bits<4> op7_4, string OpcodeStr>
241 : NLdSt<0,0b10,0b0001,op7_4,
242 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson004a2e12009-10-07 18:09:32 +0000243 (ins addrmode6:$addr), IIC_VLD4,
244 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3,$dst4\\}, $addr"),
245 "$addr.addr = $wb", []>;
Bob Wilson055a90d2009-08-05 00:49:09 +0000246
Bob Wilsonb1721162009-10-07 21:53:04 +0000247def VLD4d8 : VLD4D<0b0000, "vld4.8">;
248def VLD4d16 : VLD4D<0b0100, "vld4.16">;
249def VLD4d32 : VLD4D<0b1000, "vld4.32">;
Bob Wilson7ce47502009-10-07 23:54:04 +0000250def VLD4d64 : NLdSt<0,0b10,0b0010,0b1100,
251 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
252 (ins addrmode6:$addr), IIC_VLD1,
253 "vld1.64\t\\{$dst1,$dst2,$dst3,$dst4\\}, $addr", "", []>;
Bob Wilsond14b8b62009-09-01 04:26:28 +0000254
Bob Wilson004a2e12009-10-07 18:09:32 +0000255// vld4 to double-spaced even registers.
Bob Wilsonb1721162009-10-07 21:53:04 +0000256def VLD4q8a : VLD4WB<0b0000, "vld4.8">;
257def VLD4q16a : VLD4WB<0b0100, "vld4.16">;
258def VLD4q32a : VLD4WB<0b1000, "vld4.32">;
Bob Wilson004a2e12009-10-07 18:09:32 +0000259
260// vld4 to double-spaced odd registers.
Bob Wilsonb1721162009-10-07 21:53:04 +0000261def VLD4q8b : VLD4WB<0b0000, "vld4.8">;
262def VLD4q16b : VLD4WB<0b0100, "vld4.16">;
263def VLD4q32b : VLD4WB<0b1000, "vld4.32">;
264
265// VLD1LN : Vector Load (single element to one lane)
266// FIXME: Not yet implemented.
Bob Wilson004a2e12009-10-07 18:09:32 +0000267
Bob Wilsond14b8b62009-09-01 04:26:28 +0000268// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson5687d8a2009-10-08 18:56:10 +0000269class VLD2LN<bits<4> op11_8, string OpcodeStr>
Bob Wilsonb1721162009-10-07 21:53:04 +0000270 : NLdSt<1,0b10,op11_8,0b0000, (outs DPR:$dst1, DPR:$dst2),
Bob Wilsond14b8b62009-09-01 04:26:28 +0000271 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
David Goodwin78caa122009-09-23 21:38:08 +0000272 IIC_VLD2,
Bob Wilsond14b8b62009-09-01 04:26:28 +0000273 !strconcat(OpcodeStr, "\t\\{$dst1[$lane],$dst2[$lane]\\}, $addr"),
274 "$src1 = $dst1, $src2 = $dst2", []>;
275
Bob Wilson5687d8a2009-10-08 18:56:10 +0000276def VLD2LNd8 : VLD2LN<0b0001, "vld2.8">;
277def VLD2LNd16 : VLD2LN<0b0101, "vld2.16">;
278def VLD2LNd32 : VLD2LN<0b1001, "vld2.32">;
279
280// vld2 to double-spaced even registers.
281def VLD2LNq16a: VLD2LN<0b0101, "vld2.16">;
282def VLD2LNq32a: VLD2LN<0b1001, "vld2.32">;
283
284// vld2 to double-spaced odd registers.
285def VLD2LNq16b: VLD2LN<0b0101, "vld2.16">;
286def VLD2LNq32b: VLD2LN<0b1001, "vld2.32">;
Bob Wilsond14b8b62009-09-01 04:26:28 +0000287
288// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson47a1ff62009-10-08 22:27:33 +0000289class VLD3LN<bits<4> op11_8, string OpcodeStr>
Bob Wilsonb1721162009-10-07 21:53:04 +0000290 : NLdSt<1,0b10,op11_8,0b0000, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilsond14b8b62009-09-01 04:26:28 +0000291 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
David Goodwin78caa122009-09-23 21:38:08 +0000292 nohash_imm:$lane), IIC_VLD3,
Bob Wilsond14b8b62009-09-01 04:26:28 +0000293 !strconcat(OpcodeStr,
294 "\t\\{$dst1[$lane],$dst2[$lane],$dst3[$lane]\\}, $addr"),
295 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>;
296
Bob Wilson47a1ff62009-10-08 22:27:33 +0000297def VLD3LNd8 : VLD3LN<0b0010, "vld3.8">;
298def VLD3LNd16 : VLD3LN<0b0110, "vld3.16">;
299def VLD3LNd32 : VLD3LN<0b1010, "vld3.32">;
300
301// vld3 to double-spaced even registers.
Bob Wilson7a8c6df2009-10-08 22:53:57 +0000302def VLD3LNq16a: VLD3LN<0b0110, "vld3.16">;
303def VLD3LNq32a: VLD3LN<0b1010, "vld3.32">;
Bob Wilson47a1ff62009-10-08 22:27:33 +0000304
305// vld3 to double-spaced odd registers.
Bob Wilson7a8c6df2009-10-08 22:53:57 +0000306def VLD3LNq16b: VLD3LN<0b0110, "vld3.16">;
307def VLD3LNq32b: VLD3LN<0b1010, "vld3.32">;
Bob Wilsond14b8b62009-09-01 04:26:28 +0000308
309// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson7a8c6df2009-10-08 22:53:57 +0000310class VLD4LN<bits<4> op11_8, string OpcodeStr>
Bob Wilsonb1721162009-10-07 21:53:04 +0000311 : NLdSt<1,0b10,op11_8,0b0000,
312 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilsond14b8b62009-09-01 04:26:28 +0000313 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
David Goodwin78caa122009-09-23 21:38:08 +0000314 nohash_imm:$lane), IIC_VLD4,
Bob Wilsond14b8b62009-09-01 04:26:28 +0000315 !strconcat(OpcodeStr,
316 "\t\\{$dst1[$lane],$dst2[$lane],$dst3[$lane],$dst4[$lane]\\}, $addr"),
317 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>;
318
Bob Wilson7a8c6df2009-10-08 22:53:57 +0000319def VLD4LNd8 : VLD4LN<0b0011, "vld4.8">;
320def VLD4LNd16 : VLD4LN<0b0111, "vld4.16">;
321def VLD4LNd32 : VLD4LN<0b1011, "vld4.32">;
322
323// vld4 to double-spaced even registers.
324def VLD4LNq16a: VLD4LN<0b0111, "vld4.16">;
325def VLD4LNq32a: VLD4LN<0b1011, "vld4.32">;
326
327// vld4 to double-spaced odd registers.
328def VLD4LNq16b: VLD4LN<0b0111, "vld4.16">;
329def VLD4LNq32b: VLD4LN<0b1011, "vld4.32">;
Bob Wilsonb1721162009-10-07 21:53:04 +0000330
331// VLD1DUP : Vector Load (single element to all lanes)
332// VLD2DUP : Vector Load (single 2-element structure to all lanes)
333// VLD3DUP : Vector Load (single 3-element structure to all lanes)
334// VLD4DUP : Vector Load (single 4-element structure to all lanes)
335// FIXME: Not yet implemented.
Evan Cheng7c8d5ea2009-10-01 08:22:27 +0000336} // mayLoad = 1, hasExtraDefRegAllocReq = 1
Bob Wilsonee27bec2009-08-12 00:49:01 +0000337
Bob Wilson6a209cd2009-08-06 18:47:44 +0000338// VST1 : Vector Store (multiple single elements)
Bob Wilsonb1721162009-10-07 21:53:04 +0000339class VST1D<bits<4> op7_4, string OpcodeStr, ValueType Ty, Intrinsic IntOp>
340 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src), IIC_VST,
Bob Wilson316062a2009-08-25 17:46:06 +0000341 !strconcat(OpcodeStr, "\t\\{$src\\}, $addr"), "",
Bob Wilson6a209cd2009-08-06 18:47:44 +0000342 [(IntOp addrmode6:$addr, (Ty DPR:$src))]>;
Bob Wilsonb1721162009-10-07 21:53:04 +0000343class VST1Q<bits<4> op7_4, string OpcodeStr, ValueType Ty, Intrinsic IntOp>
344 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$addr, QPR:$src), IIC_VST,
Bob Wilson316062a2009-08-25 17:46:06 +0000345 !strconcat(OpcodeStr, "\t${src:dregpair}, $addr"), "",
Bob Wilson6a209cd2009-08-06 18:47:44 +0000346 [(IntOp addrmode6:$addr, (Ty QPR:$src))]>;
347
Evan Cheng7c8d5ea2009-10-01 08:22:27 +0000348let hasExtraSrcRegAllocReq = 1 in {
Bob Wilsonb1721162009-10-07 21:53:04 +0000349def VST1d8 : VST1D<0b0000, "vst1.8", v8i8, int_arm_neon_vst1>;
350def VST1d16 : VST1D<0b0100, "vst1.16", v4i16, int_arm_neon_vst1>;
351def VST1d32 : VST1D<0b1000, "vst1.32", v2i32, int_arm_neon_vst1>;
352def VST1df : VST1D<0b1000, "vst1.32", v2f32, int_arm_neon_vst1>;
353def VST1d64 : VST1D<0b1100, "vst1.64", v1i64, int_arm_neon_vst1>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000354
Bob Wilsonb1721162009-10-07 21:53:04 +0000355def VST1q8 : VST1Q<0b0000, "vst1.8", v16i8, int_arm_neon_vst1>;
356def VST1q16 : VST1Q<0b0100, "vst1.16", v8i16, int_arm_neon_vst1>;
357def VST1q32 : VST1Q<0b1000, "vst1.32", v4i32, int_arm_neon_vst1>;
358def VST1qf : VST1Q<0b1000, "vst1.32", v4f32, int_arm_neon_vst1>;
359def VST1q64 : VST1Q<0b1100, "vst1.64", v2i64, int_arm_neon_vst1>;
Evan Cheng7c8d5ea2009-10-01 08:22:27 +0000360} // hasExtraSrcRegAllocReq
Bob Wilson6a209cd2009-08-06 18:47:44 +0000361
Evan Cheng7c8d5ea2009-10-01 08:22:27 +0000362let mayStore = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson66b34002009-08-12 17:04:56 +0000363
Bob Wilson6a209cd2009-08-06 18:47:44 +0000364// VST2 : Vector Store (multiple 2-element structures)
Bob Wilsonb1721162009-10-07 21:53:04 +0000365class VST2D<bits<4> op7_4, string OpcodeStr>
366 : NLdSt<0,0b00,0b1000,op7_4, (outs),
367 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
Bob Wilson316062a2009-08-25 17:46:06 +0000368 !strconcat(OpcodeStr, "\t\\{$src1,$src2\\}, $addr"), "", []>;
Bob Wilsonb1721162009-10-07 21:53:04 +0000369class VST2Q<bits<4> op7_4, string OpcodeStr>
370 : NLdSt<0,0b00,0b0011,op7_4, (outs),
371 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
372 IIC_VST,
Bob Wilson5fa67d352009-10-07 18:47:39 +0000373 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3,$src4\\}, $addr"),
374 "", []>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000375
Bob Wilsonb1721162009-10-07 21:53:04 +0000376def VST2d8 : VST2D<0b0000, "vst2.8">;
377def VST2d16 : VST2D<0b0100, "vst2.16">;
378def VST2d32 : VST2D<0b1000, "vst2.32">;
Bob Wilsondd43d1e2009-10-08 00:21:01 +0000379def VST2d64 : NLdSt<0,0b00,0b1010,0b1100, (outs),
380 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
381 "vst1.64\t\\{$src1,$src2\\}, $addr", "", []>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000382
Bob Wilsonb1721162009-10-07 21:53:04 +0000383def VST2q8 : VST2Q<0b0000, "vst2.8">;
384def VST2q16 : VST2Q<0b0100, "vst2.16">;
385def VST2q32 : VST2Q<0b1000, "vst2.32">;
Bob Wilson5fa67d352009-10-07 18:47:39 +0000386
Bob Wilson6a209cd2009-08-06 18:47:44 +0000387// VST3 : Vector Store (multiple 3-element structures)
Bob Wilsonb1721162009-10-07 21:53:04 +0000388class VST3D<bits<4> op7_4, string OpcodeStr>
389 : NLdSt<0,0b00,0b0100,op7_4, (outs),
390 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson316062a2009-08-25 17:46:06 +0000391 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3\\}, $addr"), "", []>;
Bob Wilsonb1721162009-10-07 21:53:04 +0000392class VST3WB<bits<4> op7_4, string OpcodeStr>
393 : NLdSt<0,0b00,0b0101,op7_4, (outs GPR:$wb),
394 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson2a85bd12009-10-07 20:30:08 +0000395 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3\\}, $addr"),
396 "$addr.addr = $wb", []>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000397
Bob Wilsonb1721162009-10-07 21:53:04 +0000398def VST3d8 : VST3D<0b0000, "vst3.8">;
399def VST3d16 : VST3D<0b0100, "vst3.16">;
400def VST3d32 : VST3D<0b1000, "vst3.32">;
Bob Wilson7200e5d2009-10-08 00:28:28 +0000401def VST3d64 : NLdSt<0,0b00,0b0110,0b1100, (outs),
402 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
403 IIC_VST,
404 "vst1.64\t\\{$src1,$src2,$src3\\}, $addr", "", []>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000405
Bob Wilson2a85bd12009-10-07 20:30:08 +0000406// vst3 to double-spaced even registers.
Bob Wilsonb1721162009-10-07 21:53:04 +0000407def VST3q8a : VST3WB<0b0000, "vst3.8">;
408def VST3q16a : VST3WB<0b0100, "vst3.16">;
409def VST3q32a : VST3WB<0b1000, "vst3.32">;
Bob Wilson2a85bd12009-10-07 20:30:08 +0000410
411// vst3 to double-spaced odd registers.
Bob Wilsonb1721162009-10-07 21:53:04 +0000412def VST3q8b : VST3WB<0b0000, "vst3.8">;
413def VST3q16b : VST3WB<0b0100, "vst3.16">;
414def VST3q32b : VST3WB<0b1000, "vst3.32">;
Bob Wilson2a85bd12009-10-07 20:30:08 +0000415
Bob Wilson6a209cd2009-08-06 18:47:44 +0000416// VST4 : Vector Store (multiple 4-element structures)
Bob Wilsonb1721162009-10-07 21:53:04 +0000417class VST4D<bits<4> op7_4, string OpcodeStr>
418 : NLdSt<0,0b00,0b0000,op7_4, (outs),
419 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
420 IIC_VST,
Bob Wilson316062a2009-08-25 17:46:06 +0000421 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3,$src4\\}, $addr"),
422 "", []>;
Bob Wilsonb1721162009-10-07 21:53:04 +0000423class VST4WB<bits<4> op7_4, string OpcodeStr>
424 : NLdSt<0,0b00,0b0001,op7_4, (outs GPR:$wb),
425 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
426 IIC_VST,
Bob Wilson931c76b2009-10-07 20:49:18 +0000427 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3,$src4\\}, $addr"),
428 "$addr.addr = $wb", []>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000429
Bob Wilsonb1721162009-10-07 21:53:04 +0000430def VST4d8 : VST4D<0b0000, "vst4.8">;
431def VST4d16 : VST4D<0b0100, "vst4.16">;
432def VST4d32 : VST4D<0b1000, "vst4.32">;
Bob Wilson94b5d432009-10-08 05:18:18 +0000433def VST4d64 : NLdSt<0,0b00,0b0010,0b1100, (outs),
434 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
435 DPR:$src4), IIC_VST,
436 "vst1.64\t\\{$src1,$src2,$src3,$src4\\}, $addr", "", []>;
Bob Wilsonc2d65852009-09-01 18:51:56 +0000437
Bob Wilson931c76b2009-10-07 20:49:18 +0000438// vst4 to double-spaced even registers.
Bob Wilsonb1721162009-10-07 21:53:04 +0000439def VST4q8a : VST4WB<0b0000, "vst4.8">;
440def VST4q16a : VST4WB<0b0100, "vst4.16">;
441def VST4q32a : VST4WB<0b1000, "vst4.32">;
Bob Wilson931c76b2009-10-07 20:49:18 +0000442
443// vst4 to double-spaced odd registers.
Bob Wilsonb1721162009-10-07 21:53:04 +0000444def VST4q8b : VST4WB<0b0000, "vst4.8">;
445def VST4q16b : VST4WB<0b0100, "vst4.16">;
446def VST4q32b : VST4WB<0b1000, "vst4.32">;
447
448// VST1LN : Vector Store (single element from one lane)
449// FIXME: Not yet implemented.
Bob Wilson931c76b2009-10-07 20:49:18 +0000450
Bob Wilsonc2d65852009-09-01 18:51:56 +0000451// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson18e94a72009-10-08 23:38:24 +0000452class VST2LN<bits<4> op11_8, string OpcodeStr>
Bob Wilsonb1721162009-10-07 21:53:04 +0000453 : NLdSt<1,0b00,op11_8,0b0000, (outs),
454 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
David Goodwin78caa122009-09-23 21:38:08 +0000455 IIC_VST,
Bob Wilsonc2d65852009-09-01 18:51:56 +0000456 !strconcat(OpcodeStr, "\t\\{$src1[$lane],$src2[$lane]\\}, $addr"),
457 "", []>;
458
Bob Wilson18e94a72009-10-08 23:38:24 +0000459def VST2LNd8 : VST2LN<0b0000, "vst2.8">;
460def VST2LNd16 : VST2LN<0b0100, "vst2.16">;
461def VST2LNd32 : VST2LN<0b1000, "vst2.32">;
462
463// vst2 to double-spaced even registers.
464def VST2LNq16a: VST2LN<0b0100, "vst2.16">;
465def VST2LNq32a: VST2LN<0b1000, "vst2.32">;
466
467// vst2 to double-spaced odd registers.
468def VST2LNq16b: VST2LN<0b0100, "vst2.16">;
469def VST2LNq32b: VST2LN<0b1000, "vst2.32">;
Bob Wilsonc2d65852009-09-01 18:51:56 +0000470
471// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilsondbffb212009-10-08 23:51:31 +0000472class VST3LN<bits<4> op11_8, string OpcodeStr>
Bob Wilsonb1721162009-10-07 21:53:04 +0000473 : NLdSt<1,0b00,op11_8,0b0000, (outs),
474 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
475 nohash_imm:$lane), IIC_VST,
Bob Wilsonc2d65852009-09-01 18:51:56 +0000476 !strconcat(OpcodeStr,
477 "\t\\{$src1[$lane],$src2[$lane],$src3[$lane]\\}, $addr"), "", []>;
478
Bob Wilsondbffb212009-10-08 23:51:31 +0000479def VST3LNd8 : VST3LN<0b0010, "vst3.8">;
480def VST3LNd16 : VST3LN<0b0110, "vst3.16">;
481def VST3LNd32 : VST3LN<0b1010, "vst3.32">;
482
483// vst3 to double-spaced even registers.
484def VST3LNq16a: VST3LN<0b0110, "vst3.16">;
485def VST3LNq32a: VST3LN<0b1010, "vst3.32">;
486
487// vst3 to double-spaced odd registers.
488def VST3LNq16b: VST3LN<0b0110, "vst3.16">;
489def VST3LNq32b: VST3LN<0b1010, "vst3.32">;
Bob Wilsonc2d65852009-09-01 18:51:56 +0000490
491// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilsonb1721162009-10-07 21:53:04 +0000492class VST4LND<bits<4> op11_8, string OpcodeStr>
493 : NLdSt<1,0b00,op11_8,0b0000, (outs),
494 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
495 nohash_imm:$lane), IIC_VST,
Bob Wilsonc2d65852009-09-01 18:51:56 +0000496 !strconcat(OpcodeStr,
497 "\t\\{$src1[$lane],$src2[$lane],$src3[$lane],$src4[$lane]\\}, $addr"),
498 "", []>;
499
Bob Wilsonb1721162009-10-07 21:53:04 +0000500def VST4LNd8 : VST4LND<0b0011, "vst4.8">;
501def VST4LNd16 : VST4LND<0b0111, "vst4.16">;
502def VST4LNd32 : VST4LND<0b1011, "vst4.32">;
Evan Cheng7c8d5ea2009-10-01 08:22:27 +0000503} // mayStore = 1, hasExtraSrcRegAllocReq = 1
Bob Wilson6a209cd2009-08-06 18:47:44 +0000504
Bob Wilsoned592c02009-07-08 18:11:30 +0000505
Bob Wilsone60fee02009-06-22 23:27:02 +0000506//===----------------------------------------------------------------------===//
507// NEON pattern fragments
508//===----------------------------------------------------------------------===//
509
510// Extract D sub-registers of Q registers.
511// (arm_dsubreg_0 is 5; arm_dsubreg_1 is 6)
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000512def DSubReg_i8_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000513 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 8, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000514}]>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000515def DSubReg_i16_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000516 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 4, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000517}]>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000518def DSubReg_i32_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000519 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 2, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000520}]>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000521def DSubReg_f64_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000522 return CurDAG->getTargetConstant(5 + N->getZExtValue(), MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000523}]>;
Anton Korobeynikovb261a192009-09-02 21:21:28 +0000524def DSubReg_f64_other_reg : SDNodeXForm<imm, [{
525 return CurDAG->getTargetConstant(5 + (1 - N->getZExtValue()), MVT::i32);
526}]>;
Bob Wilsone60fee02009-06-22 23:27:02 +0000527
Anton Korobeynikov44e0a6c2009-08-28 23:41:26 +0000528// Extract S sub-registers of Q/D registers.
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000529// (arm_ssubreg_0 is 1; arm_ssubreg_1 is 2; etc.)
530def SSubReg_f32_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000531 return CurDAG->getTargetConstant(1 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000532}]>;
533
Bob Wilsone60fee02009-06-22 23:27:02 +0000534// Translate lane numbers from Q registers to D subregs.
535def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000536 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000537}]>;
538def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000539 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000540}]>;
541def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000542 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000543}]>;
544
545//===----------------------------------------------------------------------===//
546// Instruction Classes
547//===----------------------------------------------------------------------===//
548
549// Basic 2-register operations, both double- and quad-register.
550class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
551 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
552 ValueType ResTy, ValueType OpTy, SDNode OpNode>
553 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwin78caa122009-09-23 21:38:08 +0000554 (ins DPR:$src), IIC_VUNAD, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000555 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
556class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
557 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
558 ValueType ResTy, ValueType OpTy, SDNode OpNode>
559 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwin78caa122009-09-23 21:38:08 +0000560 (ins QPR:$src), IIC_VUNAQ, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000561 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
562
David Goodwin4b358db2009-08-10 22:17:39 +0000563// Basic 2-register operations, scalar single-precision.
564class N2VDs<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
565 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
566 ValueType ResTy, ValueType OpTy, SDNode OpNode>
567 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
568 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
David Goodwin78caa122009-09-23 21:38:08 +0000569 IIC_VUNAD, !strconcat(OpcodeStr, "\t$dst, $src"), "", []>;
David Goodwin4b358db2009-08-10 22:17:39 +0000570
571class N2VDsPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
572 : NEONFPPat<(ResTy (OpNode SPR:$a)),
573 (EXTRACT_SUBREG
574 (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0)),
575 arm_ssubreg_0)>;
576
Bob Wilsone60fee02009-06-22 23:27:02 +0000577// Basic 2-register intrinsics, both double- and quad-register.
578class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin78caa122009-09-23 21:38:08 +0000579 bits<2> op17_16, bits<5> op11_7, bit op4,
580 InstrItinClass itin, string OpcodeStr,
Bob Wilsone60fee02009-06-22 23:27:02 +0000581 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
582 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwin78caa122009-09-23 21:38:08 +0000583 (ins DPR:$src), itin, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000584 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
585class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin78caa122009-09-23 21:38:08 +0000586 bits<2> op17_16, bits<5> op11_7, bit op4,
587 InstrItinClass itin, string OpcodeStr,
Bob Wilsone60fee02009-06-22 23:27:02 +0000588 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
589 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwin78caa122009-09-23 21:38:08 +0000590 (ins QPR:$src), itin, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000591 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
592
David Goodwin4b358db2009-08-10 22:17:39 +0000593// Basic 2-register intrinsics, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000594class N2VDInts<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin78caa122009-09-23 21:38:08 +0000595 bits<2> op17_16, bits<5> op11_7, bit op4,
596 InstrItinClass itin, string OpcodeStr,
Evan Cheng46961d82009-08-07 19:30:41 +0000597 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
598 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwin78caa122009-09-23 21:38:08 +0000599 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), itin,
Evan Cheng46961d82009-08-07 19:30:41 +0000600 !strconcat(OpcodeStr, "\t$dst, $src"), "", []>;
601
602class N2VDIntsPat<SDNode OpNode, NeonI Inst>
David Goodwinbc7c05e2009-08-04 20:39:05 +0000603 : NEONFPPat<(f32 (OpNode SPR:$a)),
Evan Cheng46961d82009-08-07 19:30:41 +0000604 (EXTRACT_SUBREG
605 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0)),
606 arm_ssubreg_0)>;
David Goodwinbc7c05e2009-08-04 20:39:05 +0000607
Bob Wilsone60fee02009-06-22 23:27:02 +0000608// Narrow 2-register intrinsics.
609class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
610 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
David Goodwin78caa122009-09-23 21:38:08 +0000611 InstrItinClass itin, string OpcodeStr,
612 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilsone60fee02009-06-22 23:27:02 +0000613 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
David Goodwin78caa122009-09-23 21:38:08 +0000614 (ins QPR:$src), itin, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000615 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
616
617// Long 2-register intrinsics. (This is currently only used for VMOVL and is
618// derived from N2VImm instead of N2V because of the way the size is encoded.)
619class N2VLInt<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
David Goodwin78caa122009-09-23 21:38:08 +0000620 bit op6, bit op4, InstrItinClass itin, string OpcodeStr,
621 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilsone60fee02009-06-22 23:27:02 +0000622 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4, (outs QPR:$dst),
David Goodwin78caa122009-09-23 21:38:08 +0000623 (ins DPR:$src), itin, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000624 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>;
625
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +0000626// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
627class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr>
628 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin78caa122009-09-23 21:38:08 +0000629 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +0000630 !strconcat(OpcodeStr, "\t$dst1, $dst2"),
631 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin78caa122009-09-23 21:38:08 +0000632class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
633 InstrItinClass itin, string OpcodeStr>
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +0000634 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
David Goodwin78caa122009-09-23 21:38:08 +0000635 (ins QPR:$src1, QPR:$src2), itin,
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +0000636 !strconcat(OpcodeStr, "\t$dst1, $dst2"),
637 "$src1 = $dst1, $src2 = $dst2", []>;
638
Bob Wilsone60fee02009-06-22 23:27:02 +0000639// Basic 3-register operations, both double- and quad-register.
640class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin78caa122009-09-23 21:38:08 +0000641 InstrItinClass itin, string OpcodeStr, ValueType ResTy, ValueType OpTy,
Bob Wilsone60fee02009-06-22 23:27:02 +0000642 SDNode OpNode, bit Commutable>
643 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin78caa122009-09-23 21:38:08 +0000644 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Bob Wilsone60fee02009-06-22 23:27:02 +0000645 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
646 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
647 let isCommutable = Commutable;
648}
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000649class N3VDSL<bits<2> op21_20, bits<4> op11_8,
David Goodwin36bff0c2009-09-25 18:38:29 +0000650 InstrItinClass itin, string OpcodeStr, ValueType Ty, SDNode ShOp>
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000651 : N3V<0, 1, op21_20, op11_8, 1, 0,
652 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +0000653 itin, !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000654 [(set (Ty DPR:$dst),
655 (Ty (ShOp (Ty DPR:$src1),
656 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
657 imm:$lane)))))]> {
658 let isCommutable = 0;
659}
660class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
661 string OpcodeStr, ValueType Ty, SDNode ShOp>
662 : N3V<0, 1, op21_20, op11_8, 1, 0,
663 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +0000664 IIC_VMULi16D,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000665 !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
666 [(set (Ty DPR:$dst),
667 (Ty (ShOp (Ty DPR:$src1),
668 (Ty (NEONvduplane (Ty DPR_8:$src2),
669 imm:$lane)))))]> {
670 let isCommutable = 0;
671}
672
Bob Wilsone60fee02009-06-22 23:27:02 +0000673class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin78caa122009-09-23 21:38:08 +0000674 InstrItinClass itin, string OpcodeStr, ValueType ResTy, ValueType OpTy,
Bob Wilsone60fee02009-06-22 23:27:02 +0000675 SDNode OpNode, bit Commutable>
676 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin78caa122009-09-23 21:38:08 +0000677 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
Bob Wilsone60fee02009-06-22 23:27:02 +0000678 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
679 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
680 let isCommutable = Commutable;
681}
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000682class N3VQSL<bits<2> op21_20, bits<4> op11_8,
David Goodwin36bff0c2009-09-25 18:38:29 +0000683 InstrItinClass itin, string OpcodeStr,
684 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000685 : N3V<1, 1, op21_20, op11_8, 1, 0,
686 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +0000687 itin, !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000688 [(set (ResTy QPR:$dst),
689 (ResTy (ShOp (ResTy QPR:$src1),
690 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
691 imm:$lane)))))]> {
692 let isCommutable = 0;
693}
694class N3VQSL16<bits<2> op21_20, bits<4> op11_8,
695 string OpcodeStr, ValueType ResTy, ValueType OpTy, SDNode ShOp>
696 : N3V<1, 1, op21_20, op11_8, 1, 0,
697 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +0000698 IIC_VMULi16Q,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000699 !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
700 [(set (ResTy QPR:$dst),
701 (ResTy (ShOp (ResTy QPR:$src1),
702 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
703 imm:$lane)))))]> {
704 let isCommutable = 0;
705}
Bob Wilsone60fee02009-06-22 23:27:02 +0000706
David Goodwindd19ce42009-08-04 17:53:06 +0000707// Basic 3-register operations, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000708class N3VDs<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
709 string OpcodeStr, ValueType ResTy, ValueType OpTy,
710 SDNode OpNode, bit Commutable>
711 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000712 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND,
Evan Cheng46961d82009-08-07 19:30:41 +0000713 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "", []> {
714 let isCommutable = Commutable;
715}
716class N3VDsPat<SDNode OpNode, NeonI Inst>
David Goodwindd19ce42009-08-04 17:53:06 +0000717 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Evan Cheng46961d82009-08-07 19:30:41 +0000718 (EXTRACT_SUBREG
719 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
720 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
721 arm_ssubreg_0)>;
David Goodwindd19ce42009-08-04 17:53:06 +0000722
Bob Wilsone60fee02009-06-22 23:27:02 +0000723// Basic 3-register intrinsics, both double- and quad-register.
724class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000725 InstrItinClass itin, string OpcodeStr, ValueType ResTy, ValueType OpTy,
Bob Wilsone60fee02009-06-22 23:27:02 +0000726 Intrinsic IntOp, bit Commutable>
727 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000728 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Bob Wilsone60fee02009-06-22 23:27:02 +0000729 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
730 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
731 let isCommutable = Commutable;
732}
David Goodwin36bff0c2009-09-25 18:38:29 +0000733class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000734 string OpcodeStr, ValueType Ty, Intrinsic IntOp>
735 : N3V<0, 1, op21_20, op11_8, 1, 0,
736 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +0000737 itin, !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000738 [(set (Ty DPR:$dst),
739 (Ty (IntOp (Ty DPR:$src1),
740 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
741 imm:$lane)))))]> {
742 let isCommutable = 0;
743}
David Goodwin36bff0c2009-09-25 18:38:29 +0000744class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000745 string OpcodeStr, ValueType Ty, Intrinsic IntOp>
746 : N3V<0, 1, op21_20, op11_8, 1, 0,
747 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +0000748 itin, !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000749 [(set (Ty DPR:$dst),
750 (Ty (IntOp (Ty DPR:$src1),
751 (Ty (NEONvduplane (Ty DPR_8:$src2),
752 imm:$lane)))))]> {
753 let isCommutable = 0;
754}
755
Bob Wilsone60fee02009-06-22 23:27:02 +0000756class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000757 InstrItinClass itin, string OpcodeStr, ValueType ResTy, ValueType OpTy,
Bob Wilsone60fee02009-06-22 23:27:02 +0000758 Intrinsic IntOp, bit Commutable>
759 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000760 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
Bob Wilsone60fee02009-06-22 23:27:02 +0000761 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
762 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
763 let isCommutable = Commutable;
764}
David Goodwin36bff0c2009-09-25 18:38:29 +0000765class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000766 string OpcodeStr, ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
767 : N3V<1, 1, op21_20, op11_8, 1, 0,
768 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +0000769 itin, !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000770 [(set (ResTy QPR:$dst),
771 (ResTy (IntOp (ResTy QPR:$src1),
772 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
773 imm:$lane)))))]> {
774 let isCommutable = 0;
775}
David Goodwin36bff0c2009-09-25 18:38:29 +0000776class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000777 string OpcodeStr, ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
778 : N3V<1, 1, op21_20, op11_8, 1, 0,
779 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +0000780 itin, !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000781 [(set (ResTy QPR:$dst),
782 (ResTy (IntOp (ResTy QPR:$src1),
783 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
784 imm:$lane)))))]> {
785 let isCommutable = 0;
786}
Bob Wilsone60fee02009-06-22 23:27:02 +0000787
788// Multiply-Add/Sub operations, both double- and quad-register.
789class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000790 InstrItinClass itin, string OpcodeStr,
791 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilsone60fee02009-06-22 23:27:02 +0000792 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000793 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin,
Bob Wilsone60fee02009-06-22 23:27:02 +0000794 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
795 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
796 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
David Goodwin36bff0c2009-09-25 18:38:29 +0000797class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000798 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode ShOp>
799 : N3V<0, 1, op21_20, op11_8, 1, 0,
800 (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +0000801 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000802 !strconcat(OpcodeStr, "\t$dst, $src2, $src3[$lane]"), "$src1 = $dst",
803 [(set (Ty DPR:$dst),
804 (Ty (ShOp (Ty DPR:$src1),
805 (Ty (MulOp DPR:$src2,
806 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
807 imm:$lane)))))))]>;
David Goodwin36bff0c2009-09-25 18:38:29 +0000808class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000809 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode ShOp>
810 : N3V<0, 1, op21_20, op11_8, 1, 0,
811 (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +0000812 (ins DPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000813 !strconcat(OpcodeStr, "\t$dst, $src2, $src3[$lane]"), "$src1 = $dst",
814 [(set (Ty DPR:$dst),
815 (Ty (ShOp (Ty DPR:$src1),
816 (Ty (MulOp DPR:$src2,
817 (Ty (NEONvduplane (Ty DPR_8:$src3),
818 imm:$lane)))))))]>;
819
Bob Wilsone60fee02009-06-22 23:27:02 +0000820class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000821 InstrItinClass itin, string OpcodeStr, ValueType Ty,
822 SDNode MulOp, SDNode OpNode>
Bob Wilsone60fee02009-06-22 23:27:02 +0000823 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000824 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin,
Bob Wilsone60fee02009-06-22 23:27:02 +0000825 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
826 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
827 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
David Goodwin36bff0c2009-09-25 18:38:29 +0000828class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000829 string OpcodeStr, ValueType ResTy, ValueType OpTy,
830 SDNode MulOp, SDNode ShOp>
831 : N3V<1, 1, op21_20, op11_8, 1, 0,
832 (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +0000833 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000834 !strconcat(OpcodeStr, "\t$dst, $src2, $src3[$lane]"), "$src1 = $dst",
835 [(set (ResTy QPR:$dst),
836 (ResTy (ShOp (ResTy QPR:$src1),
837 (ResTy (MulOp QPR:$src2,
838 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
839 imm:$lane)))))))]>;
David Goodwin36bff0c2009-09-25 18:38:29 +0000840class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000841 string OpcodeStr, ValueType ResTy, ValueType OpTy,
842 SDNode MulOp, SDNode ShOp>
843 : N3V<1, 1, op21_20, op11_8, 1, 0,
844 (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +0000845 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000846 !strconcat(OpcodeStr, "\t$dst, $src2, $src3[$lane]"), "$src1 = $dst",
847 [(set (ResTy QPR:$dst),
848 (ResTy (ShOp (ResTy QPR:$src1),
849 (ResTy (MulOp QPR:$src2,
850 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
851 imm:$lane)))))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +0000852
David Goodwindd19ce42009-08-04 17:53:06 +0000853// Multiply-Add/Sub operations, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000854class N3VDMulOps<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000855 InstrItinClass itin, string OpcodeStr,
856 ValueType Ty, SDNode MulOp, SDNode OpNode>
Evan Cheng46961d82009-08-07 19:30:41 +0000857 : N3V<op24, op23, op21_20, op11_8, 0, op4,
858 (outs DPR_VFP2:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +0000859 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), itin,
Evan Cheng46961d82009-08-07 19:30:41 +0000860 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst", []>;
861
862class N3VDMulOpsPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
863 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
864 (EXTRACT_SUBREG
865 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$acc, arm_ssubreg_0),
866 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
867 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
868 arm_ssubreg_0)>;
David Goodwindd19ce42009-08-04 17:53:06 +0000869
Bob Wilsone60fee02009-06-22 23:27:02 +0000870// Neon 3-argument intrinsics, both double- and quad-register.
871// The destination register is also used as the first source operand register.
872class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000873 InstrItinClass itin, string OpcodeStr,
874 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilsone60fee02009-06-22 23:27:02 +0000875 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000876 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin,
Bob Wilsone60fee02009-06-22 23:27:02 +0000877 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
878 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
879 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
880class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000881 InstrItinClass itin, string OpcodeStr,
882 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilsone60fee02009-06-22 23:27:02 +0000883 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000884 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin,
Bob Wilsone60fee02009-06-22 23:27:02 +0000885 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
886 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
887 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
888
889// Neon Long 3-argument intrinsic. The destination register is
890// a quad-register and is also used as the first source operand register.
891class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000892 InstrItinClass itin, string OpcodeStr,
893 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilsone60fee02009-06-22 23:27:02 +0000894 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000895 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), itin,
Bob Wilsone60fee02009-06-22 23:27:02 +0000896 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
897 [(set QPR:$dst,
898 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
David Goodwin36bff0c2009-09-25 18:38:29 +0000899class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000900 string OpcodeStr, ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
901 : N3V<op24, 1, op21_20, op11_8, 1, 0,
902 (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +0000903 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000904 !strconcat(OpcodeStr, "\t$dst, $src2, $src3[$lane]"), "$src1 = $dst",
905 [(set (ResTy QPR:$dst),
906 (ResTy (IntOp (ResTy QPR:$src1),
907 (OpTy DPR:$src2),
908 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
909 imm:$lane)))))]>;
David Goodwin36bff0c2009-09-25 18:38:29 +0000910class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000911 string OpcodeStr, ValueType ResTy, ValueType OpTy,
912 Intrinsic IntOp>
913 : N3V<op24, 1, op21_20, op11_8, 1, 0,
914 (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +0000915 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000916 !strconcat(OpcodeStr, "\t$dst, $src2, $src3[$lane]"), "$src1 = $dst",
917 [(set (ResTy QPR:$dst),
918 (ResTy (IntOp (ResTy QPR:$src1),
919 (OpTy DPR:$src2),
920 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
921 imm:$lane)))))]>;
922
Bob Wilsone60fee02009-06-22 23:27:02 +0000923
924// Narrowing 3-register intrinsics.
925class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
926 string OpcodeStr, ValueType TyD, ValueType TyQ,
927 Intrinsic IntOp, bit Commutable>
928 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000929 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VBINi4D,
Bob Wilsone60fee02009-06-22 23:27:02 +0000930 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
931 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
932 let isCommutable = Commutable;
933}
934
935// Long 3-register intrinsics.
936class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000937 InstrItinClass itin, string OpcodeStr, ValueType TyQ, ValueType TyD,
Bob Wilsone60fee02009-06-22 23:27:02 +0000938 Intrinsic IntOp, bit Commutable>
939 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000940 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Bob Wilsone60fee02009-06-22 23:27:02 +0000941 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
942 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
943 let isCommutable = Commutable;
944}
David Goodwin36bff0c2009-09-25 18:38:29 +0000945class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000946 string OpcodeStr, ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
947 : N3V<op24, 1, op21_20, op11_8, 1, 0,
948 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +0000949 itin, !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000950 [(set (ResTy QPR:$dst),
951 (ResTy (IntOp (OpTy DPR:$src1),
952 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
953 imm:$lane)))))]>;
David Goodwin36bff0c2009-09-25 18:38:29 +0000954class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000955 string OpcodeStr, ValueType ResTy, ValueType OpTy,
956 Intrinsic IntOp>
957 : N3V<op24, 1, op21_20, op11_8, 1, 0,
958 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +0000959 itin, !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000960 [(set (ResTy QPR:$dst),
961 (ResTy (IntOp (OpTy DPR:$src1),
962 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
963 imm:$lane)))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +0000964
965// Wide 3-register intrinsics.
966class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
967 string OpcodeStr, ValueType TyQ, ValueType TyD,
968 Intrinsic IntOp, bit Commutable>
969 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000970 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), IIC_VSUBiD,
Bob Wilsone60fee02009-06-22 23:27:02 +0000971 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
972 [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> {
973 let isCommutable = Commutable;
974}
975
976// Pairwise long 2-register intrinsics, both double- and quad-register.
977class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
978 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
979 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
980 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +0000981 (ins DPR:$src), IIC_VSHLiD, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000982 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
983class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
984 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
985 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
986 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +0000987 (ins QPR:$src), IIC_VSHLiD, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000988 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
989
990// Pairwise long 2-register accumulate intrinsics,
991// both double- and quad-register.
992// The destination register is also used as the first source operand register.
993class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
994 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
995 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
996 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000997 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), IIC_VPALiD,
Bob Wilsone60fee02009-06-22 23:27:02 +0000998 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
999 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
1000class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1001 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1002 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1003 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +00001004 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VPALiQ,
Bob Wilsone60fee02009-06-22 23:27:02 +00001005 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
1006 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
1007
1008// Shift by immediate,
1009// both double- and quad-register.
1010class N2VDSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
David Goodwin36bff0c2009-09-25 18:38:29 +00001011 bit op4, InstrItinClass itin, string OpcodeStr,
1012 ValueType Ty, SDNode OpNode>
Bob Wilsone60fee02009-06-22 23:27:02 +00001013 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +00001014 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), itin,
Bob Wilsone60fee02009-06-22 23:27:02 +00001015 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
1016 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
1017class N2VQSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
David Goodwin36bff0c2009-09-25 18:38:29 +00001018 bit op4, InstrItinClass itin, string OpcodeStr,
1019 ValueType Ty, SDNode OpNode>
Bob Wilsone60fee02009-06-22 23:27:02 +00001020 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +00001021 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin,
Bob Wilsone60fee02009-06-22 23:27:02 +00001022 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
1023 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1024
1025// Long shift by immediate.
1026class N2VLSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
1027 bit op6, bit op4, string OpcodeStr, ValueType ResTy,
1028 ValueType OpTy, SDNode OpNode>
1029 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +00001030 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VSHLiD,
Bob Wilsone60fee02009-06-22 23:27:02 +00001031 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
1032 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1033 (i32 imm:$SIMM))))]>;
1034
1035// Narrow shift by immediate.
1036class N2VNSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
David Goodwin36bff0c2009-09-25 18:38:29 +00001037 bit op6, bit op4, InstrItinClass itin, string OpcodeStr,
1038 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilsone60fee02009-06-22 23:27:02 +00001039 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +00001040 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin,
Bob Wilsone60fee02009-06-22 23:27:02 +00001041 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
1042 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1043 (i32 imm:$SIMM))))]>;
1044
1045// Shift right by immediate and accumulate,
1046// both double- and quad-register.
1047class N2VDShAdd<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
1048 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
1049 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
1050 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, i32imm:$SIMM),
David Goodwin36bff0c2009-09-25 18:38:29 +00001051 IIC_VPALiD,
Bob Wilsone60fee02009-06-22 23:27:02 +00001052 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
1053 [(set DPR:$dst, (Ty (add DPR:$src1,
1054 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
1055class N2VQShAdd<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
1056 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
1057 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
1058 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, i32imm:$SIMM),
David Goodwin36bff0c2009-09-25 18:38:29 +00001059 IIC_VPALiD,
Bob Wilsone60fee02009-06-22 23:27:02 +00001060 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
1061 [(set QPR:$dst, (Ty (add QPR:$src1,
1062 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
1063
1064// Shift by immediate and insert,
1065// both double- and quad-register.
1066class N2VDShIns<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
1067 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
1068 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
1069 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, i32imm:$SIMM),
David Goodwin36bff0c2009-09-25 18:38:29 +00001070 IIC_VSHLiD,
Bob Wilsone60fee02009-06-22 23:27:02 +00001071 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
1072 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
1073class N2VQShIns<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
1074 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
1075 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
1076 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, i32imm:$SIMM),
David Goodwin36bff0c2009-09-25 18:38:29 +00001077 IIC_VSHLiQ,
Bob Wilsone60fee02009-06-22 23:27:02 +00001078 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
1079 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
1080
1081// Convert, with fractional bits immediate,
1082// both double- and quad-register.
1083class N2VCvtD<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
1084 bit op4, string OpcodeStr, ValueType ResTy, ValueType OpTy,
1085 Intrinsic IntOp>
1086 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +00001087 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VUNAD,
Bob Wilsone60fee02009-06-22 23:27:02 +00001088 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
1089 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
1090class N2VCvtQ<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
1091 bit op4, string OpcodeStr, ValueType ResTy, ValueType OpTy,
1092 Intrinsic IntOp>
1093 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +00001094 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), IIC_VUNAQ,
Bob Wilsone60fee02009-06-22 23:27:02 +00001095 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
1096 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
1097
1098//===----------------------------------------------------------------------===//
1099// Multiclasses
1100//===----------------------------------------------------------------------===//
1101
Bob Wilson8af7b532009-10-03 04:44:16 +00001102// Abbreviations used in multiclass suffixes:
1103// Q = quarter int (8 bit) elements
1104// H = half int (16 bit) elements
1105// S = single int (32 bit) elements
1106// D = double int (64 bit) elements
1107
Bob Wilsone60fee02009-06-22 23:27:02 +00001108// Neon 3-register vector operations.
1109
1110// First with only element sizes of 8, 16 and 32 bits:
1111multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin78caa122009-09-23 21:38:08 +00001112 InstrItinClass itinD16, InstrItinClass itinD32,
1113 InstrItinClass itinQ16, InstrItinClass itinQ32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001114 string OpcodeStr, SDNode OpNode, bit Commutable = 0> {
1115 // 64-bit vector types.
David Goodwin78caa122009-09-23 21:38:08 +00001116 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
1117 !strconcat(OpcodeStr, "8"), v8i8, v8i8, OpNode, Commutable>;
1118 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
1119 !strconcat(OpcodeStr, "16"), v4i16, v4i16, OpNode, Commutable>;
1120 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
1121 !strconcat(OpcodeStr, "32"), v2i32, v2i32, OpNode, Commutable>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001122
1123 // 128-bit vector types.
David Goodwin78caa122009-09-23 21:38:08 +00001124 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
1125 !strconcat(OpcodeStr, "8"), v16i8, v16i8, OpNode, Commutable>;
1126 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
1127 !strconcat(OpcodeStr, "16"), v8i16, v8i16, OpNode, Commutable>;
1128 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
1129 !strconcat(OpcodeStr, "32"), v4i32, v4i32, OpNode, Commutable>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001130}
1131
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001132multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, SDNode ShOp> {
1133 def v4i16 : N3VDSL16<0b01, op11_8, !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001134 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001135 def v8i16 : N3VQSL16<0b01, op11_8, !strconcat(OpcodeStr, "16"), v8i16, v4i16, ShOp>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001136 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, !strconcat(OpcodeStr, "32"), v4i32, v2i32, ShOp>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001137}
1138
Bob Wilsone60fee02009-06-22 23:27:02 +00001139// ....then also with element size 64 bits:
1140multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin78caa122009-09-23 21:38:08 +00001141 InstrItinClass itinD, InstrItinClass itinQ,
Bob Wilsone60fee02009-06-22 23:27:02 +00001142 string OpcodeStr, SDNode OpNode, bit Commutable = 0>
David Goodwin78caa122009-09-23 21:38:08 +00001143 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
1144 OpcodeStr, OpNode, Commutable> {
1145 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
1146 !strconcat(OpcodeStr, "64"), v1i64, v1i64, OpNode, Commutable>;
1147 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
1148 !strconcat(OpcodeStr, "64"), v2i64, v2i64, OpNode, Commutable>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001149}
1150
1151
1152// Neon Narrowing 2-register vector intrinsics,
1153// source operand element sizes of 16, 32 and 64 bits:
1154multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin78caa122009-09-23 21:38:08 +00001155 bits<5> op11_7, bit op6, bit op4,
1156 InstrItinClass itin, string OpcodeStr,
Bob Wilsone60fee02009-06-22 23:27:02 +00001157 Intrinsic IntOp> {
1158 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
David Goodwin78caa122009-09-23 21:38:08 +00001159 itin, !strconcat(OpcodeStr, "16"), v8i8, v8i16, IntOp>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001160 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
David Goodwin78caa122009-09-23 21:38:08 +00001161 itin, !strconcat(OpcodeStr, "32"), v4i16, v4i32, IntOp>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001162 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
David Goodwin78caa122009-09-23 21:38:08 +00001163 itin, !strconcat(OpcodeStr, "64"), v2i32, v2i64, IntOp>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001164}
1165
1166
1167// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
1168// source operand element sizes of 16, 32 and 64 bits:
1169multiclass N2VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
1170 bit op4, string OpcodeStr, Intrinsic IntOp> {
1171 def v8i16 : N2VLInt<op24, op23, 0b001000, op11_8, op7, op6, op4,
David Goodwin78caa122009-09-23 21:38:08 +00001172 IIC_VQUNAiD, !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001173 def v4i32 : N2VLInt<op24, op23, 0b010000, op11_8, op7, op6, op4,
David Goodwin78caa122009-09-23 21:38:08 +00001174 IIC_VQUNAiD, !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001175 def v2i64 : N2VLInt<op24, op23, 0b100000, op11_8, op7, op6, op4,
David Goodwin78caa122009-09-23 21:38:08 +00001176 IIC_VQUNAiD, !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001177}
1178
1179
1180// Neon 3-register vector intrinsics.
1181
1182// First with only element sizes of 16 and 32 bits:
1183multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +00001184 InstrItinClass itinD16, InstrItinClass itinD32,
1185 InstrItinClass itinQ16, InstrItinClass itinQ32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001186 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
1187 // 64-bit vector types.
David Goodwin36bff0c2009-09-25 18:38:29 +00001188 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, itinD16, !strconcat(OpcodeStr,"16"),
Bob Wilsone60fee02009-06-22 23:27:02 +00001189 v4i16, v4i16, IntOp, Commutable>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001190 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, itinD32, !strconcat(OpcodeStr,"32"),
Bob Wilsone60fee02009-06-22 23:27:02 +00001191 v2i32, v2i32, IntOp, Commutable>;
1192
1193 // 128-bit vector types.
David Goodwin36bff0c2009-09-25 18:38:29 +00001194 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, itinQ16, !strconcat(OpcodeStr,"16"),
Bob Wilsone60fee02009-06-22 23:27:02 +00001195 v8i16, v8i16, IntOp, Commutable>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001196 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, itinQ32, !strconcat(OpcodeStr,"32"),
Bob Wilsone60fee02009-06-22 23:27:02 +00001197 v4i32, v4i32, IntOp, Commutable>;
1198}
1199
David Goodwin36bff0c2009-09-25 18:38:29 +00001200multiclass N3VIntSL_HS<bits<4> op11_8,
1201 InstrItinClass itinD16, InstrItinClass itinD32,
1202 InstrItinClass itinQ16, InstrItinClass itinQ32,
1203 string OpcodeStr, Intrinsic IntOp> {
1204 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16, !strconcat(OpcodeStr, "16"), v4i16, IntOp>;
1205 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32, !strconcat(OpcodeStr, "32"), v2i32, IntOp>;
1206 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16, !strconcat(OpcodeStr, "16"), v8i16, v4i16, IntOp>;
1207 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32, !strconcat(OpcodeStr, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001208}
1209
Bob Wilsone60fee02009-06-22 23:27:02 +00001210// ....then also with element size of 8 bits:
1211multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +00001212 InstrItinClass itinD16, InstrItinClass itinD32,
1213 InstrItinClass itinQ16, InstrItinClass itinQ32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001214 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
David Goodwin36bff0c2009-09-25 18:38:29 +00001215 : N3VInt_HS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32,
1216 OpcodeStr, IntOp, Commutable> {
1217 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, itinD16,
1218 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp, Commutable>;
1219 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, itinQ16,
1220 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp, Commutable>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001221}
1222
1223// ....then also with element size of 64 bits:
1224multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +00001225 InstrItinClass itinD16, InstrItinClass itinD32,
1226 InstrItinClass itinQ16, InstrItinClass itinQ32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001227 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
David Goodwin36bff0c2009-09-25 18:38:29 +00001228 : N3VInt_QHS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32,
1229 OpcodeStr, IntOp, Commutable> {
1230 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, itinD32,
1231 !strconcat(OpcodeStr,"64"), v1i64, v1i64, IntOp, Commutable>;
1232 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, itinQ32,
1233 !strconcat(OpcodeStr,"64"), v2i64, v2i64, IntOp, Commutable>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001234}
1235
1236
1237// Neon Narrowing 3-register vector intrinsics,
1238// source operand element sizes of 16, 32 and 64 bits:
1239multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1240 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
1241 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr,"16"),
1242 v8i8, v8i16, IntOp, Commutable>;
1243 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"32"),
1244 v4i16, v4i32, IntOp, Commutable>;
1245 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"64"),
1246 v2i32, v2i64, IntOp, Commutable>;
1247}
1248
1249
1250// Neon Long 3-register vector intrinsics.
1251
1252// First with only element sizes of 16 and 32 bits:
1253multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +00001254 InstrItinClass itin, string OpcodeStr,
1255 Intrinsic IntOp, bit Commutable = 0> {
1256 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin,
1257 !strconcat(OpcodeStr,"16"), v4i32, v4i16, IntOp, Commutable>;
1258 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin,
1259 !strconcat(OpcodeStr,"32"), v2i64, v2i32, IntOp, Commutable>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001260}
1261
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001262multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
David Goodwin36bff0c2009-09-25 18:38:29 +00001263 InstrItinClass itin, string OpcodeStr, Intrinsic IntOp> {
1264 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001265 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001266 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001267 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
1268}
1269
Bob Wilsone60fee02009-06-22 23:27:02 +00001270// ....then also with element size of 8 bits:
1271multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +00001272 InstrItinClass itin, string OpcodeStr,
1273 Intrinsic IntOp, bit Commutable = 0>
1274 : N3VLInt_HS<op24, op23, op11_8, op4, itin, OpcodeStr, IntOp, Commutable> {
1275 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin,
1276 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp, Commutable>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001277}
1278
1279
1280// Neon Wide 3-register vector intrinsics,
1281// source operand element sizes of 8, 16 and 32 bits:
1282multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
1283 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
1284 def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
1285 v8i16, v8i8, IntOp, Commutable>;
1286 def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
1287 v4i32, v4i16, IntOp, Commutable>;
1288 def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
1289 v2i64, v2i32, IntOp, Commutable>;
1290}
1291
1292
1293// Neon Multiply-Op vector operations,
1294// element sizes of 8, 16 and 32 bits:
1295multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +00001296 InstrItinClass itinD16, InstrItinClass itinD32,
1297 InstrItinClass itinQ16, InstrItinClass itinQ32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001298 string OpcodeStr, SDNode OpNode> {
1299 // 64-bit vector types.
David Goodwin36bff0c2009-09-25 18:38:29 +00001300 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Bob Wilsone60fee02009-06-22 23:27:02 +00001301 !strconcat(OpcodeStr, "8"), v8i8, mul, OpNode>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001302 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilsone60fee02009-06-22 23:27:02 +00001303 !strconcat(OpcodeStr, "16"), v4i16, mul, OpNode>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001304 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001305 !strconcat(OpcodeStr, "32"), v2i32, mul, OpNode>;
1306
1307 // 128-bit vector types.
David Goodwin36bff0c2009-09-25 18:38:29 +00001308 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilsone60fee02009-06-22 23:27:02 +00001309 !strconcat(OpcodeStr, "8"), v16i8, mul, OpNode>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001310 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilsone60fee02009-06-22 23:27:02 +00001311 !strconcat(OpcodeStr, "16"), v8i16, mul, OpNode>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001312 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001313 !strconcat(OpcodeStr, "32"), v4i32, mul, OpNode>;
1314}
1315
David Goodwin36bff0c2009-09-25 18:38:29 +00001316multiclass N3VMulOpSL_HS<bits<4> op11_8,
1317 InstrItinClass itinD16, InstrItinClass itinD32,
1318 InstrItinClass itinQ16, InstrItinClass itinQ32,
1319 string OpcodeStr, SDNode ShOp> {
1320 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001321 !strconcat(OpcodeStr, "16"), v4i16, mul, ShOp>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001322 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001323 !strconcat(OpcodeStr, "32"), v2i32, mul, ShOp>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001324 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001325 !strconcat(OpcodeStr, "16"), v8i16, v4i16, mul, ShOp>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001326 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001327 !strconcat(OpcodeStr, "32"), v4i32, v2i32, mul, ShOp>;
1328}
Bob Wilsone60fee02009-06-22 23:27:02 +00001329
1330// Neon 3-argument intrinsics,
1331// element sizes of 8, 16 and 32 bits:
1332multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
1333 string OpcodeStr, Intrinsic IntOp> {
1334 // 64-bit vector types.
David Goodwin36bff0c2009-09-25 18:38:29 +00001335 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16D,
Bob Wilsone60fee02009-06-22 23:27:02 +00001336 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001337 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D,
Bob Wilsone60fee02009-06-22 23:27:02 +00001338 !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001339 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32D,
Bob Wilsone60fee02009-06-22 23:27:02 +00001340 !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
1341
1342 // 128-bit vector types.
David Goodwin36bff0c2009-09-25 18:38:29 +00001343 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16Q,
Bob Wilsone60fee02009-06-22 23:27:02 +00001344 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001345 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16Q,
Bob Wilsone60fee02009-06-22 23:27:02 +00001346 !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001347 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32Q,
Bob Wilsone60fee02009-06-22 23:27:02 +00001348 !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
1349}
1350
1351
1352// Neon Long 3-argument intrinsics.
1353
1354// First with only element sizes of 16 and 32 bits:
1355multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
1356 string OpcodeStr, Intrinsic IntOp> {
David Goodwin36bff0c2009-09-25 18:38:29 +00001357 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D,
Bob Wilsone60fee02009-06-22 23:27:02 +00001358 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001359 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi16D,
Bob Wilsone60fee02009-06-22 23:27:02 +00001360 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
1361}
1362
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001363multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
1364 string OpcodeStr, Intrinsic IntOp> {
David Goodwin36bff0c2009-09-25 18:38:29 +00001365 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001366 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001367 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001368 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
1369}
1370
Bob Wilsone60fee02009-06-22 23:27:02 +00001371// ....then also with element size of 8 bits:
1372multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
1373 string OpcodeStr, Intrinsic IntOp>
1374 : N3VLInt3_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp> {
David Goodwin36bff0c2009-09-25 18:38:29 +00001375 def v8i16 : N3VLInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D,
Bob Wilsone60fee02009-06-22 23:27:02 +00001376 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
1377}
1378
1379
1380// Neon 2-register vector intrinsics,
1381// element sizes of 8, 16 and 32 bits:
1382multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin78caa122009-09-23 21:38:08 +00001383 bits<5> op11_7, bit op4,
1384 InstrItinClass itinD, InstrItinClass itinQ,
1385 string OpcodeStr, Intrinsic IntOp> {
Bob Wilsone60fee02009-06-22 23:27:02 +00001386 // 64-bit vector types.
1387 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
David Goodwin78caa122009-09-23 21:38:08 +00001388 itinD, !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001389 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
David Goodwin78caa122009-09-23 21:38:08 +00001390 itinD, !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001391 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
David Goodwin78caa122009-09-23 21:38:08 +00001392 itinD, !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001393
1394 // 128-bit vector types.
1395 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
David Goodwin78caa122009-09-23 21:38:08 +00001396 itinQ, !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001397 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
David Goodwin78caa122009-09-23 21:38:08 +00001398 itinQ, !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001399 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
David Goodwin78caa122009-09-23 21:38:08 +00001400 itinQ, !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001401}
1402
1403
1404// Neon Pairwise long 2-register intrinsics,
1405// element sizes of 8, 16 and 32 bits:
1406multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1407 bits<5> op11_7, bit op4,
1408 string OpcodeStr, Intrinsic IntOp> {
1409 // 64-bit vector types.
1410 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
1411 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
1412 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
1413 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
1414 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
1415 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
1416
1417 // 128-bit vector types.
1418 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
1419 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
1420 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
1421 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
1422 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
1423 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
1424}
1425
1426
1427// Neon Pairwise long 2-register accumulate intrinsics,
1428// element sizes of 8, 16 and 32 bits:
1429multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1430 bits<5> op11_7, bit op4,
1431 string OpcodeStr, Intrinsic IntOp> {
1432 // 64-bit vector types.
1433 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
1434 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
1435 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
1436 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
1437 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
1438 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
1439
1440 // 128-bit vector types.
1441 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
1442 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
1443 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
1444 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
1445 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
1446 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
1447}
1448
1449
1450// Neon 2-register vector shift by immediate,
1451// element sizes of 8, 16, 32 and 64 bits:
1452multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +00001453 InstrItinClass itin, string OpcodeStr, SDNode OpNode> {
Bob Wilsone60fee02009-06-22 23:27:02 +00001454 // 64-bit vector types.
David Goodwin36bff0c2009-09-25 18:38:29 +00001455 def v8i8 : N2VDSh<op24, op23, 0b001000, op11_8, 0, op4, itin,
Bob Wilsone60fee02009-06-22 23:27:02 +00001456 !strconcat(OpcodeStr, "8"), v8i8, OpNode>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001457 def v4i16 : N2VDSh<op24, op23, 0b010000, op11_8, 0, op4, itin,
Bob Wilsone60fee02009-06-22 23:27:02 +00001458 !strconcat(OpcodeStr, "16"), v4i16, OpNode>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001459 def v2i32 : N2VDSh<op24, op23, 0b100000, op11_8, 0, op4, itin,
Bob Wilsone60fee02009-06-22 23:27:02 +00001460 !strconcat(OpcodeStr, "32"), v2i32, OpNode>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001461 def v1i64 : N2VDSh<op24, op23, 0b000000, op11_8, 1, op4, itin,
Bob Wilsone60fee02009-06-22 23:27:02 +00001462 !strconcat(OpcodeStr, "64"), v1i64, OpNode>;
1463
1464 // 128-bit vector types.
David Goodwin36bff0c2009-09-25 18:38:29 +00001465 def v16i8 : N2VQSh<op24, op23, 0b001000, op11_8, 0, op4, itin,
Bob Wilsone60fee02009-06-22 23:27:02 +00001466 !strconcat(OpcodeStr, "8"), v16i8, OpNode>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001467 def v8i16 : N2VQSh<op24, op23, 0b010000, op11_8, 0, op4, itin,
Bob Wilsone60fee02009-06-22 23:27:02 +00001468 !strconcat(OpcodeStr, "16"), v8i16, OpNode>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001469 def v4i32 : N2VQSh<op24, op23, 0b100000, op11_8, 0, op4, itin,
Bob Wilsone60fee02009-06-22 23:27:02 +00001470 !strconcat(OpcodeStr, "32"), v4i32, OpNode>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001471 def v2i64 : N2VQSh<op24, op23, 0b000000, op11_8, 1, op4, itin,
Bob Wilsone60fee02009-06-22 23:27:02 +00001472 !strconcat(OpcodeStr, "64"), v2i64, OpNode>;
1473}
1474
1475
1476// Neon Shift-Accumulate vector operations,
1477// element sizes of 8, 16, 32 and 64 bits:
1478multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1479 string OpcodeStr, SDNode ShOp> {
1480 // 64-bit vector types.
1481 def v8i8 : N2VDShAdd<op24, op23, 0b001000, op11_8, 0, op4,
1482 !strconcat(OpcodeStr, "8"), v8i8, ShOp>;
1483 def v4i16 : N2VDShAdd<op24, op23, 0b010000, op11_8, 0, op4,
1484 !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
1485 def v2i32 : N2VDShAdd<op24, op23, 0b100000, op11_8, 0, op4,
1486 !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
1487 def v1i64 : N2VDShAdd<op24, op23, 0b000000, op11_8, 1, op4,
1488 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
1489
1490 // 128-bit vector types.
1491 def v16i8 : N2VQShAdd<op24, op23, 0b001000, op11_8, 0, op4,
1492 !strconcat(OpcodeStr, "8"), v16i8, ShOp>;
1493 def v8i16 : N2VQShAdd<op24, op23, 0b010000, op11_8, 0, op4,
1494 !strconcat(OpcodeStr, "16"), v8i16, ShOp>;
1495 def v4i32 : N2VQShAdd<op24, op23, 0b100000, op11_8, 0, op4,
1496 !strconcat(OpcodeStr, "32"), v4i32, ShOp>;
1497 def v2i64 : N2VQShAdd<op24, op23, 0b000000, op11_8, 1, op4,
1498 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
1499}
1500
1501
1502// Neon Shift-Insert vector operations,
1503// element sizes of 8, 16, 32 and 64 bits:
1504multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1505 string OpcodeStr, SDNode ShOp> {
1506 // 64-bit vector types.
1507 def v8i8 : N2VDShIns<op24, op23, 0b001000, op11_8, 0, op4,
1508 !strconcat(OpcodeStr, "8"), v8i8, ShOp>;
1509 def v4i16 : N2VDShIns<op24, op23, 0b010000, op11_8, 0, op4,
1510 !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
1511 def v2i32 : N2VDShIns<op24, op23, 0b100000, op11_8, 0, op4,
1512 !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
1513 def v1i64 : N2VDShIns<op24, op23, 0b000000, op11_8, 1, op4,
1514 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
1515
1516 // 128-bit vector types.
1517 def v16i8 : N2VQShIns<op24, op23, 0b001000, op11_8, 0, op4,
1518 !strconcat(OpcodeStr, "8"), v16i8, ShOp>;
1519 def v8i16 : N2VQShIns<op24, op23, 0b010000, op11_8, 0, op4,
1520 !strconcat(OpcodeStr, "16"), v8i16, ShOp>;
1521 def v4i32 : N2VQShIns<op24, op23, 0b100000, op11_8, 0, op4,
1522 !strconcat(OpcodeStr, "32"), v4i32, ShOp>;
1523 def v2i64 : N2VQShIns<op24, op23, 0b000000, op11_8, 1, op4,
1524 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
1525}
1526
1527//===----------------------------------------------------------------------===//
1528// Instruction Definitions.
1529//===----------------------------------------------------------------------===//
1530
1531// Vector Add Operations.
1532
1533// VADD : Vector Add (integer and floating-point)
David Goodwin78caa122009-09-23 21:38:08 +00001534defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd.i", add, 1>;
1535def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd.f32", v2f32, v2f32, fadd, 1>;
1536def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd.f32", v4f32, v4f32, fadd, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001537// VADDL : Vector Add Long (Q = D + D)
David Goodwin36bff0c2009-09-25 18:38:29 +00001538defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, IIC_VSHLiD, "vaddl.s", int_arm_neon_vaddls, 1>;
1539defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, IIC_VSHLiD, "vaddl.u", int_arm_neon_vaddlu, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001540// VADDW : Vector Add Wide (Q = Q + D)
1541defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw.s", int_arm_neon_vaddws, 0>;
1542defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw.u", int_arm_neon_vaddwu, 0>;
1543// VHADD : Vector Halving Add
David Goodwin36bff0c2009-09-25 18:38:29 +00001544defm VHADDs : N3VInt_QHS<0,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1545 IIC_VBINi4Q, "vhadd.s", int_arm_neon_vhadds, 1>;
1546defm VHADDu : N3VInt_QHS<1,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1547 IIC_VBINi4Q, "vhadd.u", int_arm_neon_vhaddu, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001548// VRHADD : Vector Rounding Halving Add
David Goodwin36bff0c2009-09-25 18:38:29 +00001549defm VRHADDs : N3VInt_QHS<0,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1550 IIC_VBINi4Q, "vrhadd.s", int_arm_neon_vrhadds, 1>;
1551defm VRHADDu : N3VInt_QHS<1,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1552 IIC_VBINi4Q, "vrhadd.u", int_arm_neon_vrhaddu, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001553// VQADD : Vector Saturating Add
David Goodwin36bff0c2009-09-25 18:38:29 +00001554defm VQADDs : N3VInt_QHSD<0,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1555 IIC_VBINi4Q, "vqadd.s", int_arm_neon_vqadds, 1>;
1556defm VQADDu : N3VInt_QHSD<1,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1557 IIC_VBINi4Q, "vqadd.u", int_arm_neon_vqaddu, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001558// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
1559defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn.i", int_arm_neon_vaddhn, 1>;
1560// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
1561defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn.i", int_arm_neon_vraddhn, 1>;
1562
1563// Vector Multiply Operations.
1564
1565// VMUL : Vector Multiply (integer, polynomial and floating-point)
David Goodwin78caa122009-09-23 21:38:08 +00001566defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D, IIC_VMULi16Q,
1567 IIC_VMULi32Q, "vmul.i", mul, 1>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001568def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16D, "vmul.p8", v8i8, v8i8,
Bob Wilsone60fee02009-06-22 23:27:02 +00001569 int_arm_neon_vmulp, 1>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001570def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16Q, "vmul.p8", v16i8, v16i8,
Bob Wilsone60fee02009-06-22 23:27:02 +00001571 int_arm_neon_vmulp, 1>;
David Goodwin78caa122009-09-23 21:38:08 +00001572def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VBIND, "vmul.f32", v2f32, v2f32, fmul, 1>;
1573def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VBINQ, "vmul.f32", v4f32, v4f32, fmul, 1>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001574defm VMULsl : N3VSL_HS<0b1000, "vmul.i", mul>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001575def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul.f32", v2f32, fmul>;
1576def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul.f32", v4f32, v2f32, fmul>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001577def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
1578 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
1579 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
1580 (v4i16 (EXTRACT_SUBREG QPR:$src2,
1581 (DSubReg_i16_reg imm:$lane))),
1582 (SubReg_i16_lane imm:$lane)))>;
1583def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
1584 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
1585 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
1586 (v2i32 (EXTRACT_SUBREG QPR:$src2,
1587 (DSubReg_i32_reg imm:$lane))),
1588 (SubReg_i32_lane imm:$lane)))>;
1589def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
1590 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
1591 (v4f32 (VMULslfq (v4f32 QPR:$src1),
1592 (v2f32 (EXTRACT_SUBREG QPR:$src2,
1593 (DSubReg_i32_reg imm:$lane))),
1594 (SubReg_i32_lane imm:$lane)))>;
1595
Bob Wilsone60fee02009-06-22 23:27:02 +00001596// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
David Goodwin36bff0c2009-09-25 18:38:29 +00001597defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D,
1598 IIC_VMULi16Q, IIC_VMULi32Q,
1599 "vqdmulh.s", int_arm_neon_vqdmulh, 1>;
1600defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
1601 IIC_VMULi16Q, IIC_VMULi32Q,
1602 "vqdmulh.s", int_arm_neon_vqdmulh>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001603def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
1604 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
1605 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
1606 (v4i16 (EXTRACT_SUBREG QPR:$src2,
1607 (DSubReg_i16_reg imm:$lane))),
1608 (SubReg_i16_lane imm:$lane)))>;
1609def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
1610 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
1611 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
1612 (v2i32 (EXTRACT_SUBREG QPR:$src2,
1613 (DSubReg_i32_reg imm:$lane))),
1614 (SubReg_i32_lane imm:$lane)))>;
1615
Bob Wilsone60fee02009-06-22 23:27:02 +00001616// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
David Goodwin36bff0c2009-09-25 18:38:29 +00001617defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D,
1618 IIC_VMULi16Q, IIC_VMULi32Q,
1619 "vqrdmulh.s", int_arm_neon_vqrdmulh, 1>;
1620defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
1621 IIC_VMULi16Q, IIC_VMULi32Q,
1622 "vqrdmulh.s", int_arm_neon_vqrdmulh>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001623def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
1624 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
1625 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
1626 (v4i16 (EXTRACT_SUBREG QPR:$src2,
1627 (DSubReg_i16_reg imm:$lane))),
1628 (SubReg_i16_lane imm:$lane)))>;
1629def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
1630 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
1631 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
1632 (v2i32 (EXTRACT_SUBREG QPR:$src2,
1633 (DSubReg_i32_reg imm:$lane))),
1634 (SubReg_i32_lane imm:$lane)))>;
1635
Bob Wilsone60fee02009-06-22 23:27:02 +00001636// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
David Goodwin36bff0c2009-09-25 18:38:29 +00001637defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, IIC_VMULi16D, "vmull.s", int_arm_neon_vmulls, 1>;
1638defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, IIC_VMULi16D, "vmull.u", int_arm_neon_vmullu, 1>;
1639def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull.p8", v8i16, v8i8,
Bob Wilsone60fee02009-06-22 23:27:02 +00001640 int_arm_neon_vmullp, 1>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001641defm VMULLsls : N3VLIntSL_HS<0, 0b1010, IIC_VMULi16D, "vmull.s", int_arm_neon_vmulls>;
1642defm VMULLslu : N3VLIntSL_HS<1, 0b1010, IIC_VMULi16D, "vmull.u", int_arm_neon_vmullu>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001643
Bob Wilsone60fee02009-06-22 23:27:02 +00001644// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
David Goodwin36bff0c2009-09-25 18:38:29 +00001645defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, "vqdmull.s", int_arm_neon_vqdmull, 1>;
1646defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D, "vqdmull.s", int_arm_neon_vqdmull>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001647
1648// Vector Multiply-Accumulate and Multiply-Subtract Operations.
1649
1650// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin36bff0c2009-09-25 18:38:29 +00001651defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
1652 IIC_VMACi16Q, IIC_VMACi32Q, "vmla.i", add>;
1653def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla.f32", v2f32, fmul, fadd>;
1654def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla.f32", v4f32, fmul, fadd>;
1655defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
1656 IIC_VMACi16Q, IIC_VMACi32Q, "vmla.i", add>;
1657def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla.f32", v2f32, fmul, fadd>;
1658def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla.f32", v4f32, v2f32, fmul, fadd>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001659
1660def : Pat<(v8i16 (add (v8i16 QPR:$src1),
1661 (mul (v8i16 QPR:$src2),
1662 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
1663 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1),
1664 (v8i16 QPR:$src2),
1665 (v4i16 (EXTRACT_SUBREG QPR:$src3,
1666 (DSubReg_i16_reg imm:$lane))),
1667 (SubReg_i16_lane imm:$lane)))>;
1668
1669def : Pat<(v4i32 (add (v4i32 QPR:$src1),
1670 (mul (v4i32 QPR:$src2),
1671 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
1672 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1),
1673 (v4i32 QPR:$src2),
1674 (v2i32 (EXTRACT_SUBREG QPR:$src3,
1675 (DSubReg_i32_reg imm:$lane))),
1676 (SubReg_i32_lane imm:$lane)))>;
1677
1678def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
1679 (fmul (v4f32 QPR:$src2),
1680 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
1681 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
1682 (v4f32 QPR:$src2),
1683 (v2f32 (EXTRACT_SUBREG QPR:$src3,
1684 (DSubReg_i32_reg imm:$lane))),
1685 (SubReg_i32_lane imm:$lane)))>;
1686
Bob Wilsone60fee02009-06-22 23:27:02 +00001687// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
1688defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, "vmlal.s", int_arm_neon_vmlals>;
1689defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, "vmlal.u", int_arm_neon_vmlalu>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001690
1691defm VMLALsls : N3VLInt3SL_HS<0, 0b0010, "vmlal.s", int_arm_neon_vmlals>;
1692defm VMLALslu : N3VLInt3SL_HS<1, 0b0010, "vmlal.u", int_arm_neon_vmlalu>;
1693
Bob Wilsone60fee02009-06-22 23:27:02 +00001694// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
1695defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, "vqdmlal.s", int_arm_neon_vqdmlal>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001696defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal.s", int_arm_neon_vqdmlal>;
1697
Bob Wilsone60fee02009-06-22 23:27:02 +00001698// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson64c60912009-10-03 04:41:21 +00001699defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
David Goodwin36bff0c2009-09-25 18:38:29 +00001700 IIC_VMACi16Q, IIC_VMACi32Q, "vmls.i", sub>;
1701def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls.f32", v2f32, fmul, fsub>;
1702def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls.f32", v4f32, fmul, fsub>;
1703defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
1704 IIC_VMACi16Q, IIC_VMACi32Q, "vmls.i", sub>;
1705def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls.f32", v2f32, fmul, fsub>;
1706def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls.f32", v4f32, v2f32, fmul, fsub>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001707
1708def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
1709 (mul (v8i16 QPR:$src2),
1710 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
1711 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1),
1712 (v8i16 QPR:$src2),
1713 (v4i16 (EXTRACT_SUBREG QPR:$src3,
1714 (DSubReg_i16_reg imm:$lane))),
1715 (SubReg_i16_lane imm:$lane)))>;
1716
1717def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
1718 (mul (v4i32 QPR:$src2),
1719 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
1720 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1),
1721 (v4i32 QPR:$src2),
1722 (v2i32 (EXTRACT_SUBREG QPR:$src3,
1723 (DSubReg_i32_reg imm:$lane))),
1724 (SubReg_i32_lane imm:$lane)))>;
1725
1726def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
1727 (fmul (v4f32 QPR:$src2),
1728 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
1729 (v4f32 (VMLSslfq (v4f32 QPR:$src1),
1730 (v4f32 QPR:$src2),
1731 (v2f32 (EXTRACT_SUBREG QPR:$src3,
1732 (DSubReg_i32_reg imm:$lane))),
1733 (SubReg_i32_lane imm:$lane)))>;
1734
Bob Wilsone60fee02009-06-22 23:27:02 +00001735// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
1736defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, "vmlsl.s", int_arm_neon_vmlsls>;
1737defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, "vmlsl.u", int_arm_neon_vmlslu>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001738
1739defm VMLSLsls : N3VLInt3SL_HS<0, 0b0110, "vmlsl.s", int_arm_neon_vmlsls>;
1740defm VMLSLslu : N3VLInt3SL_HS<1, 0b0110, "vmlsl.u", int_arm_neon_vmlslu>;
1741
Bob Wilsone60fee02009-06-22 23:27:02 +00001742// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
1743defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, "vqdmlsl.s", int_arm_neon_vqdmlsl>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001744defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl.s", int_arm_neon_vqdmlsl>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001745
1746// Vector Subtract Operations.
1747
1748// VSUB : Vector Subtract (integer and floating-point)
David Goodwin78caa122009-09-23 21:38:08 +00001749defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ, "vsub.i", sub, 0>;
1750def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub.f32", v2f32, v2f32, fsub, 0>;
1751def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub.f32", v4f32, v4f32, fsub, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001752// VSUBL : Vector Subtract Long (Q = D - D)
David Goodwin36bff0c2009-09-25 18:38:29 +00001753defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, IIC_VSHLiD, "vsubl.s", int_arm_neon_vsubls, 1>;
1754defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, IIC_VSHLiD, "vsubl.u", int_arm_neon_vsublu, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001755// VSUBW : Vector Subtract Wide (Q = Q - D)
1756defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw.s", int_arm_neon_vsubws, 0>;
1757defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw.u", int_arm_neon_vsubwu, 0>;
1758// VHSUB : Vector Halving Subtract
David Goodwin36bff0c2009-09-25 18:38:29 +00001759defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1760 IIC_VBINi4Q, "vhsub.s", int_arm_neon_vhsubs, 0>;
1761defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1762 IIC_VBINi4Q, "vhsub.u", int_arm_neon_vhsubu, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001763// VQSUB : Vector Saturing Subtract
David Goodwin36bff0c2009-09-25 18:38:29 +00001764defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1765 IIC_VBINi4Q, "vqsub.s", int_arm_neon_vqsubs, 0>;
1766defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1767 IIC_VBINi4Q, "vqsub.u", int_arm_neon_vqsubu, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001768// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
1769defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn.i", int_arm_neon_vsubhn, 0>;
1770// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
1771defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn.i", int_arm_neon_vrsubhn, 0>;
1772
1773// Vector Comparisons.
1774
1775// VCEQ : Vector Compare Equal
David Goodwin78caa122009-09-23 21:38:08 +00001776defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1777 IIC_VBINi4Q, "vceq.i", NEONvceq, 1>;
1778def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq.f32", v2i32, v2f32, NEONvceq, 1>;
1779def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq.f32", v4i32, v4f32, NEONvceq, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001780// VCGE : Vector Compare Greater Than or Equal
David Goodwin78caa122009-09-23 21:38:08 +00001781defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1782 IIC_VBINi4Q, "vcge.s", NEONvcge, 0>;
1783defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1784 IIC_VBINi4Q, "vcge.u", NEONvcgeu, 0>;
1785def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge.f32", v2i32, v2f32, NEONvcge, 0>;
1786def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge.f32", v4i32, v4f32, NEONvcge, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001787// VCGT : Vector Compare Greater Than
David Goodwin78caa122009-09-23 21:38:08 +00001788defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1789 IIC_VBINi4Q, "vcgt.s", NEONvcgt, 0>;
1790defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1791 IIC_VBINi4Q, "vcgt.u", NEONvcgtu, 0>;
1792def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt.f32", v2i32, v2f32, NEONvcgt, 0>;
1793def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt.f32", v4i32, v4f32, NEONvcgt, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001794// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
David Goodwin36bff0c2009-09-25 18:38:29 +00001795def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, IIC_VBIND, "vacge.f32", v2i32, v2f32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001796 int_arm_neon_vacged, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001797def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, IIC_VBINQ, "vacge.f32", v4i32, v4f32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001798 int_arm_neon_vacgeq, 0>;
1799// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
David Goodwin36bff0c2009-09-25 18:38:29 +00001800def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, IIC_VBIND, "vacgt.f32", v2i32, v2f32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001801 int_arm_neon_vacgtd, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001802def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, IIC_VBINQ, "vacgt.f32", v4i32, v4f32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001803 int_arm_neon_vacgtq, 0>;
1804// VTST : Vector Test Bits
David Goodwin78caa122009-09-23 21:38:08 +00001805defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1806 IIC_VBINi4Q, "vtst.i", NEONvtst, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001807
1808// Vector Bitwise Operations.
1809
1810// VAND : Vector Bitwise AND
David Goodwin78caa122009-09-23 21:38:08 +00001811def VANDd : N3VD<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand", v2i32, v2i32, and, 1>;
1812def VANDq : N3VQ<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand", v4i32, v4i32, and, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001813
1814// VEOR : Vector Bitwise Exclusive OR
David Goodwin78caa122009-09-23 21:38:08 +00001815def VEORd : N3VD<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor", v2i32, v2i32, xor, 1>;
1816def VEORq : N3VQ<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor", v4i32, v4i32, xor, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001817
1818// VORR : Vector Bitwise OR
David Goodwin78caa122009-09-23 21:38:08 +00001819def VORRd : N3VD<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr", v2i32, v2i32, or, 1>;
1820def VORRq : N3VQ<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr", v4i32, v4i32, or, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001821
1822// VBIC : Vector Bitwise Bit Clear (AND NOT)
1823def VBICd : N3V<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin78caa122009-09-23 21:38:08 +00001824 (ins DPR:$src1, DPR:$src2), IIC_VBINiD,
David Goodwincfd67652009-08-06 16:52:47 +00001825 "vbic\t$dst, $src1, $src2", "",
Anton Korobeynikov14636a52009-09-08 22:51:43 +00001826 [(set DPR:$dst, (v2i32 (and DPR:$src1,
1827 (vnot_conv DPR:$src2))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001828def VBICq : N3V<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00001829 (ins QPR:$src1, QPR:$src2), IIC_VBINiQ,
David Goodwincfd67652009-08-06 16:52:47 +00001830 "vbic\t$dst, $src1, $src2", "",
Anton Korobeynikov14636a52009-09-08 22:51:43 +00001831 [(set QPR:$dst, (v4i32 (and QPR:$src1,
1832 (vnot_conv QPR:$src2))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001833
1834// VORN : Vector Bitwise OR NOT
1835def VORNd : N3V<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin78caa122009-09-23 21:38:08 +00001836 (ins DPR:$src1, DPR:$src2), IIC_VBINiD,
David Goodwincfd67652009-08-06 16:52:47 +00001837 "vorn\t$dst, $src1, $src2", "",
Anton Korobeynikov14636a52009-09-08 22:51:43 +00001838 [(set DPR:$dst, (v2i32 (or DPR:$src1,
1839 (vnot_conv DPR:$src2))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001840def VORNq : N3V<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00001841 (ins QPR:$src1, QPR:$src2), IIC_VBINiQ,
David Goodwincfd67652009-08-06 16:52:47 +00001842 "vorn\t$dst, $src1, $src2", "",
Anton Korobeynikov14636a52009-09-08 22:51:43 +00001843 [(set QPR:$dst, (v4i32 (or QPR:$src1,
1844 (vnot_conv QPR:$src2))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001845
1846// VMVN : Vector Bitwise NOT
1847def VMVNd : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
David Goodwin36bff0c2009-09-25 18:38:29 +00001848 (outs DPR:$dst), (ins DPR:$src), IIC_VSHLiD,
David Goodwincfd67652009-08-06 16:52:47 +00001849 "vmvn\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001850 [(set DPR:$dst, (v2i32 (vnot DPR:$src)))]>;
1851def VMVNq : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
David Goodwin36bff0c2009-09-25 18:38:29 +00001852 (outs QPR:$dst), (ins QPR:$src), IIC_VSHLiD,
David Goodwincfd67652009-08-06 16:52:47 +00001853 "vmvn\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001854 [(set QPR:$dst, (v4i32 (vnot QPR:$src)))]>;
1855def : Pat<(v2i32 (vnot_conv DPR:$src)), (VMVNd DPR:$src)>;
1856def : Pat<(v4i32 (vnot_conv QPR:$src)), (VMVNq QPR:$src)>;
1857
1858// VBSL : Vector Bitwise Select
1859def VBSLd : N3V<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00001860 (ins DPR:$src1, DPR:$src2, DPR:$src3), IIC_VCNTiD,
Bob Wilsone60fee02009-06-22 23:27:02 +00001861 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
1862 [(set DPR:$dst,
1863 (v2i32 (or (and DPR:$src2, DPR:$src1),
Anton Korobeynikov14636a52009-09-08 22:51:43 +00001864 (and DPR:$src3, (vnot_conv DPR:$src1)))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001865def VBSLq : N3V<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00001866 (ins QPR:$src1, QPR:$src2, QPR:$src3), IIC_VCNTiQ,
Bob Wilsone60fee02009-06-22 23:27:02 +00001867 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
1868 [(set QPR:$dst,
1869 (v4i32 (or (and QPR:$src2, QPR:$src1),
Anton Korobeynikov14636a52009-09-08 22:51:43 +00001870 (and QPR:$src3, (vnot_conv QPR:$src1)))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001871
1872// VBIF : Vector Bitwise Insert if False
1873// like VBSL but with: "vbif\t$dst, $src3, $src1", "$src2 = $dst",
1874// VBIT : Vector Bitwise Insert if True
1875// like VBSL but with: "vbit\t$dst, $src2, $src1", "$src3 = $dst",
1876// These are not yet implemented. The TwoAddress pass will not go looking
1877// for equivalent operations with different register constraints; it just
1878// inserts copies.
1879
1880// Vector Absolute Differences.
1881
1882// VABD : Vector Absolute Difference
David Goodwin36bff0c2009-09-25 18:38:29 +00001883defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1884 IIC_VBINi4Q, "vabd.s", int_arm_neon_vabds, 0>;
1885defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1886 IIC_VBINi4Q, "vabd.u", int_arm_neon_vabdu, 0>;
1887def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, IIC_VBIND, "vabd.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001888 int_arm_neon_vabds, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001889def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vabd.f32", v4f32, v4f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001890 int_arm_neon_vabds, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001891
1892// VABDL : Vector Absolute Difference Long (Q = | D - D |)
David Goodwin36bff0c2009-09-25 18:38:29 +00001893defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, IIC_VBINi4Q, "vabdl.s", int_arm_neon_vabdls, 0>;
1894defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, IIC_VBINi4Q, "vabdl.u", int_arm_neon_vabdlu, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001895
1896// VABA : Vector Absolute Difference and Accumulate
1897defm VABAs : N3VInt3_QHS<0,1,0b0101,0, "vaba.s", int_arm_neon_vabas>;
1898defm VABAu : N3VInt3_QHS<1,1,0b0101,0, "vaba.u", int_arm_neon_vabau>;
1899
1900// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
1901defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, "vabal.s", int_arm_neon_vabals>;
1902defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, "vabal.u", int_arm_neon_vabalu>;
1903
1904// Vector Maximum and Minimum.
1905
1906// VMAX : Vector Maximum
David Goodwin36bff0c2009-09-25 18:38:29 +00001907defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1908 IIC_VBINi4Q, "vmax.s", int_arm_neon_vmaxs, 1>;
1909defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1910 IIC_VBINi4Q, "vmax.u", int_arm_neon_vmaxu, 1>;
1911def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, IIC_VBIND, "vmax.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001912 int_arm_neon_vmaxs, 1>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001913def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, IIC_VBINQ, "vmax.f32", v4f32, v4f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001914 int_arm_neon_vmaxs, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001915
1916// VMIN : Vector Minimum
David Goodwin36bff0c2009-09-25 18:38:29 +00001917defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1918 IIC_VBINi4Q, "vmin.s", int_arm_neon_vmins, 1>;
1919defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1920 IIC_VBINi4Q, "vmin.u", int_arm_neon_vminu, 1>;
1921def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, IIC_VBIND, "vmin.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001922 int_arm_neon_vmins, 1>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001923def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, IIC_VBINQ, "vmin.f32", v4f32, v4f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001924 int_arm_neon_vmins, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001925
1926// Vector Pairwise Operations.
1927
1928// VPADD : Vector Pairwise Add
David Goodwin36bff0c2009-09-25 18:38:29 +00001929def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, IIC_VBINiD, "vpadd.i8", v8i8, v8i8,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001930 int_arm_neon_vpadd, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001931def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, IIC_VBINiD, "vpadd.i16", v4i16, v4i16,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001932 int_arm_neon_vpadd, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001933def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, IIC_VBINiD, "vpadd.i32", v2i32, v2i32,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001934 int_arm_neon_vpadd, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001935def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, IIC_VBIND, "vpadd.f32", v2f32, v2f32,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001936 int_arm_neon_vpadd, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001937
1938// VPADDL : Vector Pairwise Add Long
1939defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl.s",
1940 int_arm_neon_vpaddls>;
1941defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl.u",
1942 int_arm_neon_vpaddlu>;
1943
1944// VPADAL : Vector Pairwise Add and Accumulate Long
1945defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpadal.s",
1946 int_arm_neon_vpadals>;
1947defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpadal.u",
1948 int_arm_neon_vpadalu>;
1949
1950// VPMAX : Vector Pairwise Maximum
David Goodwin36bff0c2009-09-25 18:38:29 +00001951def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax.s8", v8i8, v8i8,
Bob Wilsone60fee02009-06-22 23:27:02 +00001952 int_arm_neon_vpmaxs, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001953def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax.s16", v4i16, v4i16,
Bob Wilsone60fee02009-06-22 23:27:02 +00001954 int_arm_neon_vpmaxs, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001955def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax.s32", v2i32, v2i32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001956 int_arm_neon_vpmaxs, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001957def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax.u8", v8i8, v8i8,
Bob Wilsone60fee02009-06-22 23:27:02 +00001958 int_arm_neon_vpmaxu, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001959def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax.u16", v4i16, v4i16,
Bob Wilsone60fee02009-06-22 23:27:02 +00001960 int_arm_neon_vpmaxu, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001961def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax.u32", v2i32, v2i32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001962 int_arm_neon_vpmaxu, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001963def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, IIC_VBINi4D, "vpmax.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001964 int_arm_neon_vpmaxs, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001965
1966// VPMIN : Vector Pairwise Minimum
David Goodwin36bff0c2009-09-25 18:38:29 +00001967def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin.s8", v8i8, v8i8,
Bob Wilsone60fee02009-06-22 23:27:02 +00001968 int_arm_neon_vpmins, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001969def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin.s16", v4i16, v4i16,
Bob Wilsone60fee02009-06-22 23:27:02 +00001970 int_arm_neon_vpmins, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001971def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin.s32", v2i32, v2i32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001972 int_arm_neon_vpmins, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001973def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin.u8", v8i8, v8i8,
Bob Wilsone60fee02009-06-22 23:27:02 +00001974 int_arm_neon_vpminu, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001975def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin.u16", v4i16, v4i16,
Bob Wilsone60fee02009-06-22 23:27:02 +00001976 int_arm_neon_vpminu, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001977def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin.u32", v2i32, v2i32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001978 int_arm_neon_vpminu, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001979def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, IIC_VBINi4D, "vpmin.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001980 int_arm_neon_vpmins, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001981
1982// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
1983
1984// VRECPE : Vector Reciprocal Estimate
David Goodwin78caa122009-09-23 21:38:08 +00001985def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
1986 IIC_VUNAD, "vrecpe.u32",
Bob Wilsone60fee02009-06-22 23:27:02 +00001987 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin78caa122009-09-23 21:38:08 +00001988def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
1989 IIC_VUNAQ, "vrecpe.u32",
Bob Wilsone60fee02009-06-22 23:27:02 +00001990 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin78caa122009-09-23 21:38:08 +00001991def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
1992 IIC_VUNAD, "vrecpe.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001993 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin78caa122009-09-23 21:38:08 +00001994def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
1995 IIC_VUNAQ, "vrecpe.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001996 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001997
1998// VRECPS : Vector Reciprocal Step
David Goodwin36bff0c2009-09-25 18:38:29 +00001999def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, IIC_VRECSD, "vrecps.f32", v2f32, v2f32,
Bob Wilsone60fee02009-06-22 23:27:02 +00002000 int_arm_neon_vrecps, 1>;
David Goodwin36bff0c2009-09-25 18:38:29 +00002001def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, IIC_VRECSQ, "vrecps.f32", v4f32, v4f32,
Bob Wilsone60fee02009-06-22 23:27:02 +00002002 int_arm_neon_vrecps, 1>;
2003
2004// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin78caa122009-09-23 21:38:08 +00002005def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
2006 IIC_VUNAD, "vrsqrte.u32",
2007 v2i32, v2i32, int_arm_neon_vrsqrte>;
2008def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
2009 IIC_VUNAQ, "vrsqrte.u32",
2010 v4i32, v4i32, int_arm_neon_vrsqrte>;
2011def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
2012 IIC_VUNAD, "vrsqrte.f32",
2013 v2f32, v2f32, int_arm_neon_vrsqrte>;
2014def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
2015 IIC_VUNAQ, "vrsqrte.f32",
2016 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002017
2018// VRSQRTS : Vector Reciprocal Square Root Step
David Goodwin36bff0c2009-09-25 18:38:29 +00002019def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, IIC_VRECSD, "vrsqrts.f32", v2f32, v2f32,
Bob Wilsone60fee02009-06-22 23:27:02 +00002020 int_arm_neon_vrsqrts, 1>;
David Goodwin36bff0c2009-09-25 18:38:29 +00002021def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, IIC_VRECSQ, "vrsqrts.f32", v4f32, v4f32,
Bob Wilsone60fee02009-06-22 23:27:02 +00002022 int_arm_neon_vrsqrts, 1>;
2023
2024// Vector Shifts.
2025
2026// VSHL : Vector Shift
David Goodwin36bff0c2009-09-25 18:38:29 +00002027defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ,
2028 IIC_VSHLiQ, "vshl.s", int_arm_neon_vshifts, 0>;
2029defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ,
2030 IIC_VSHLiQ, "vshl.u", int_arm_neon_vshiftu, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002031// VSHL : Vector Shift Left (Immediate)
David Goodwin36bff0c2009-09-25 18:38:29 +00002032defm VSHLi : N2VSh_QHSD<0, 1, 0b0111, 1, IIC_VSHLiD, "vshl.i", NEONvshl>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002033// VSHR : Vector Shift Right (Immediate)
David Goodwin36bff0c2009-09-25 18:38:29 +00002034defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr.s", NEONvshrs>;
2035defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr.u", NEONvshru>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002036
2037// VSHLL : Vector Shift Left Long
2038def VSHLLs8 : N2VLSh<0, 1, 0b001000, 0b1010, 0, 0, 1, "vshll.s8",
2039 v8i16, v8i8, NEONvshlls>;
2040def VSHLLs16 : N2VLSh<0, 1, 0b010000, 0b1010, 0, 0, 1, "vshll.s16",
2041 v4i32, v4i16, NEONvshlls>;
2042def VSHLLs32 : N2VLSh<0, 1, 0b100000, 0b1010, 0, 0, 1, "vshll.s32",
2043 v2i64, v2i32, NEONvshlls>;
2044def VSHLLu8 : N2VLSh<1, 1, 0b001000, 0b1010, 0, 0, 1, "vshll.u8",
2045 v8i16, v8i8, NEONvshllu>;
2046def VSHLLu16 : N2VLSh<1, 1, 0b010000, 0b1010, 0, 0, 1, "vshll.u16",
2047 v4i32, v4i16, NEONvshllu>;
2048def VSHLLu32 : N2VLSh<1, 1, 0b100000, 0b1010, 0, 0, 1, "vshll.u32",
2049 v2i64, v2i32, NEONvshllu>;
2050
2051// VSHLL : Vector Shift Left Long (with maximum shift count)
2052def VSHLLi8 : N2VLSh<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll.i8",
2053 v8i16, v8i8, NEONvshlli>;
2054def VSHLLi16 : N2VLSh<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll.i16",
2055 v4i32, v4i16, NEONvshlli>;
2056def VSHLLi32 : N2VLSh<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll.i32",
2057 v2i64, v2i32, NEONvshlli>;
2058
2059// VSHRN : Vector Shift Right and Narrow
David Goodwin36bff0c2009-09-25 18:38:29 +00002060def VSHRN16 : N2VNSh<0, 1, 0b001000, 0b1000, 0, 0, 1,
2061 IIC_VSHLiD, "vshrn.i16", v8i8, v8i16, NEONvshrn>;
2062def VSHRN32 : N2VNSh<0, 1, 0b010000, 0b1000, 0, 0, 1,
2063 IIC_VSHLiD, "vshrn.i32", v4i16, v4i32, NEONvshrn>;
2064def VSHRN64 : N2VNSh<0, 1, 0b100000, 0b1000, 0, 0, 1,
2065 IIC_VSHLiD, "vshrn.i64", v2i32, v2i64, NEONvshrn>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002066
2067// VRSHL : Vector Rounding Shift
David Goodwin36bff0c2009-09-25 18:38:29 +00002068defm VRSHLs : N3VInt_QHSD<0,0,0b0101,0, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2069 IIC_VSHLi4Q, "vrshl.s", int_arm_neon_vrshifts, 0>;
2070defm VRSHLu : N3VInt_QHSD<1,0,0b0101,0, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2071 IIC_VSHLi4Q, "vrshl.u", int_arm_neon_vrshiftu, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002072// VRSHR : Vector Rounding Shift Right
David Goodwin36bff0c2009-09-25 18:38:29 +00002073defm VRSHRs : N2VSh_QHSD<0, 1, 0b0010, 1, IIC_VSHLi4D, "vrshr.s", NEONvrshrs>;
2074defm VRSHRu : N2VSh_QHSD<1, 1, 0b0010, 1, IIC_VSHLi4D, "vrshr.u", NEONvrshru>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002075
2076// VRSHRN : Vector Rounding Shift Right and Narrow
David Goodwin36bff0c2009-09-25 18:38:29 +00002077def VRSHRN16 : N2VNSh<0, 1, 0b001000, 0b1000, 0, 1, 1,
2078 IIC_VSHLi4D, "vrshrn.i16", v8i8, v8i16, NEONvrshrn>;
2079def VRSHRN32 : N2VNSh<0, 1, 0b010000, 0b1000, 0, 1, 1,
2080 IIC_VSHLi4D, "vrshrn.i32", v4i16, v4i32, NEONvrshrn>;
2081def VRSHRN64 : N2VNSh<0, 1, 0b100000, 0b1000, 0, 1, 1,
2082 IIC_VSHLi4D, "vrshrn.i64", v2i32, v2i64, NEONvrshrn>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002083
2084// VQSHL : Vector Saturating Shift
David Goodwin36bff0c2009-09-25 18:38:29 +00002085defm VQSHLs : N3VInt_QHSD<0,0,0b0100,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2086 IIC_VSHLi4Q, "vqshl.s", int_arm_neon_vqshifts, 0>;
2087defm VQSHLu : N3VInt_QHSD<1,0,0b0100,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2088 IIC_VSHLi4Q, "vqshl.u", int_arm_neon_vqshiftu, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002089// VQSHL : Vector Saturating Shift Left (Immediate)
David Goodwin36bff0c2009-09-25 18:38:29 +00002090defm VQSHLsi : N2VSh_QHSD<0, 1, 0b0111, 1, IIC_VSHLi4D, "vqshl.s", NEONvqshls>;
2091defm VQSHLui : N2VSh_QHSD<1, 1, 0b0111, 1, IIC_VSHLi4D, "vqshl.u", NEONvqshlu>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002092// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
David Goodwin36bff0c2009-09-25 18:38:29 +00002093defm VQSHLsu : N2VSh_QHSD<1, 1, 0b0110, 1, IIC_VSHLi4D, "vqshlu.s", NEONvqshlsu>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002094
2095// VQSHRN : Vector Saturating Shift Right and Narrow
David Goodwin36bff0c2009-09-25 18:38:29 +00002096def VQSHRNs16 : N2VNSh<0, 1, 0b001000, 0b1001, 0, 0, 1,
2097 IIC_VSHLi4D, "vqshrn.s16", v8i8, v8i16, NEONvqshrns>;
2098def VQSHRNs32 : N2VNSh<0, 1, 0b010000, 0b1001, 0, 0, 1,
2099 IIC_VSHLi4D, "vqshrn.s32", v4i16, v4i32, NEONvqshrns>;
2100def VQSHRNs64 : N2VNSh<0, 1, 0b100000, 0b1001, 0, 0, 1,
2101 IIC_VSHLi4D, "vqshrn.s64", v2i32, v2i64, NEONvqshrns>;
2102def VQSHRNu16 : N2VNSh<1, 1, 0b001000, 0b1001, 0, 0, 1,
2103 IIC_VSHLi4D, "vqshrn.u16", v8i8, v8i16, NEONvqshrnu>;
2104def VQSHRNu32 : N2VNSh<1, 1, 0b010000, 0b1001, 0, 0, 1,
2105 IIC_VSHLi4D, "vqshrn.u32", v4i16, v4i32, NEONvqshrnu>;
2106def VQSHRNu64 : N2VNSh<1, 1, 0b100000, 0b1001, 0, 0, 1,
2107 IIC_VSHLi4D, "vqshrn.u64", v2i32, v2i64, NEONvqshrnu>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002108
2109// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
David Goodwin36bff0c2009-09-25 18:38:29 +00002110def VQSHRUN16 : N2VNSh<1, 1, 0b001000, 0b1000, 0, 0, 1,
2111 IIC_VSHLi4D, "vqshrun.s16", v8i8, v8i16, NEONvqshrnsu>;
2112def VQSHRUN32 : N2VNSh<1, 1, 0b010000, 0b1000, 0, 0, 1,
2113 IIC_VSHLi4D, "vqshrun.s32", v4i16, v4i32, NEONvqshrnsu>;
2114def VQSHRUN64 : N2VNSh<1, 1, 0b100000, 0b1000, 0, 0, 1,
2115 IIC_VSHLi4D, "vqshrun.s64", v2i32, v2i64, NEONvqshrnsu>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002116
2117// VQRSHL : Vector Saturating Rounding Shift
David Goodwin36bff0c2009-09-25 18:38:29 +00002118defm VQRSHLs : N3VInt_QHSD<0, 0, 0b0101, 1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2119 IIC_VSHLi4Q, "vqrshl.s", int_arm_neon_vqrshifts, 0>;
2120defm VQRSHLu : N3VInt_QHSD<1, 0, 0b0101, 1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2121 IIC_VSHLi4Q, "vqrshl.u", int_arm_neon_vqrshiftu, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002122
2123// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
David Goodwin36bff0c2009-09-25 18:38:29 +00002124def VQRSHRNs16: N2VNSh<0, 1, 0b001000, 0b1001, 0, 1, 1,
2125 IIC_VSHLi4D, "vqrshrn.s16", v8i8, v8i16, NEONvqrshrns>;
2126def VQRSHRNs32: N2VNSh<0, 1, 0b010000, 0b1001, 0, 1, 1,
2127 IIC_VSHLi4D, "vqrshrn.s32", v4i16, v4i32, NEONvqrshrns>;
2128def VQRSHRNs64: N2VNSh<0, 1, 0b100000, 0b1001, 0, 1, 1,
2129 IIC_VSHLi4D, "vqrshrn.s64", v2i32, v2i64, NEONvqrshrns>;
2130def VQRSHRNu16: N2VNSh<1, 1, 0b001000, 0b1001, 0, 1, 1,
2131 IIC_VSHLi4D, "vqrshrn.u16", v8i8, v8i16, NEONvqrshrnu>;
2132def VQRSHRNu32: N2VNSh<1, 1, 0b010000, 0b1001, 0, 1, 1,
2133 IIC_VSHLi4D, "vqrshrn.u32", v4i16, v4i32, NEONvqrshrnu>;
2134def VQRSHRNu64: N2VNSh<1, 1, 0b100000, 0b1001, 0, 1, 1,
2135 IIC_VSHLi4D, "vqrshrn.u64", v2i32, v2i64, NEONvqrshrnu>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002136
2137// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
David Goodwin36bff0c2009-09-25 18:38:29 +00002138def VQRSHRUN16: N2VNSh<1, 1, 0b001000, 0b1000, 0, 1, 1,
2139 IIC_VSHLi4D, "vqrshrun.s16", v8i8, v8i16, NEONvqrshrnsu>;
2140def VQRSHRUN32: N2VNSh<1, 1, 0b010000, 0b1000, 0, 1, 1,
2141 IIC_VSHLi4D, "vqrshrun.s32", v4i16, v4i32, NEONvqrshrnsu>;
2142def VQRSHRUN64: N2VNSh<1, 1, 0b100000, 0b1000, 0, 1, 1,
2143 IIC_VSHLi4D, "vqrshrun.s64", v2i32, v2i64, NEONvqrshrnsu>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002144
2145// VSRA : Vector Shift Right and Accumulate
2146defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra.s", NEONvshrs>;
2147defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra.u", NEONvshru>;
2148// VRSRA : Vector Rounding Shift Right and Accumulate
2149defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra.s", NEONvrshrs>;
2150defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra.u", NEONvrshru>;
2151
2152// VSLI : Vector Shift Left and Insert
2153defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli.", NEONvsli>;
2154// VSRI : Vector Shift Right and Insert
2155defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri.", NEONvsri>;
2156
2157// Vector Absolute and Saturating Absolute.
2158
2159// VABS : Vector Absolute Value
David Goodwin78caa122009-09-23 21:38:08 +00002160defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
2161 IIC_VUNAiD, IIC_VUNAiQ, "vabs.s",
Bob Wilsone60fee02009-06-22 23:27:02 +00002162 int_arm_neon_vabs>;
David Goodwin78caa122009-09-23 21:38:08 +00002163def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
2164 IIC_VUNAD, "vabs.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00002165 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin78caa122009-09-23 21:38:08 +00002166def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
2167 IIC_VUNAQ, "vabs.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00002168 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002169
2170// VQABS : Vector Saturating Absolute Value
David Goodwin78caa122009-09-23 21:38:08 +00002171defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
2172 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs.s",
Bob Wilsone60fee02009-06-22 23:27:02 +00002173 int_arm_neon_vqabs>;
2174
2175// Vector Negate.
2176
2177def vneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
2178def vneg_conv : PatFrag<(ops node:$in), (sub immAllZerosV_bc, node:$in)>;
2179
2180class VNEGD<bits<2> size, string OpcodeStr, ValueType Ty>
2181 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
David Goodwin36bff0c2009-09-25 18:38:29 +00002182 IIC_VSHLiD, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002183 [(set DPR:$dst, (Ty (vneg DPR:$src)))]>;
2184class VNEGQ<bits<2> size, string OpcodeStr, ValueType Ty>
2185 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
David Goodwin36bff0c2009-09-25 18:38:29 +00002186 IIC_VSHLiD, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002187 [(set QPR:$dst, (Ty (vneg QPR:$src)))]>;
2188
2189// VNEG : Vector Negate
2190def VNEGs8d : VNEGD<0b00, "vneg.s8", v8i8>;
2191def VNEGs16d : VNEGD<0b01, "vneg.s16", v4i16>;
2192def VNEGs32d : VNEGD<0b10, "vneg.s32", v2i32>;
2193def VNEGs8q : VNEGQ<0b00, "vneg.s8", v16i8>;
2194def VNEGs16q : VNEGQ<0b01, "vneg.s16", v8i16>;
2195def VNEGs32q : VNEGQ<0b10, "vneg.s32", v4i32>;
2196
2197// VNEG : Vector Negate (floating-point)
2198def VNEGf32d : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin36bff0c2009-09-25 18:38:29 +00002199 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
David Goodwincfd67652009-08-06 16:52:47 +00002200 "vneg.f32\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002201 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
2202def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin36bff0c2009-09-25 18:38:29 +00002203 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
David Goodwincfd67652009-08-06 16:52:47 +00002204 "vneg.f32\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002205 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
2206
2207def : Pat<(v8i8 (vneg_conv DPR:$src)), (VNEGs8d DPR:$src)>;
2208def : Pat<(v4i16 (vneg_conv DPR:$src)), (VNEGs16d DPR:$src)>;
2209def : Pat<(v2i32 (vneg_conv DPR:$src)), (VNEGs32d DPR:$src)>;
2210def : Pat<(v16i8 (vneg_conv QPR:$src)), (VNEGs8q QPR:$src)>;
2211def : Pat<(v8i16 (vneg_conv QPR:$src)), (VNEGs16q QPR:$src)>;
2212def : Pat<(v4i32 (vneg_conv QPR:$src)), (VNEGs32q QPR:$src)>;
2213
2214// VQNEG : Vector Saturating Negate
David Goodwin78caa122009-09-23 21:38:08 +00002215defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
2216 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg.s",
Bob Wilsone60fee02009-06-22 23:27:02 +00002217 int_arm_neon_vqneg>;
2218
2219// Vector Bit Counting Operations.
2220
2221// VCLS : Vector Count Leading Sign Bits
David Goodwin78caa122009-09-23 21:38:08 +00002222defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
2223 IIC_VCNTiD, IIC_VCNTiQ, "vcls.s",
Bob Wilsone60fee02009-06-22 23:27:02 +00002224 int_arm_neon_vcls>;
2225// VCLZ : Vector Count Leading Zeros
David Goodwin78caa122009-09-23 21:38:08 +00002226defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
2227 IIC_VCNTiD, IIC_VCNTiQ, "vclz.i",
Bob Wilsone60fee02009-06-22 23:27:02 +00002228 int_arm_neon_vclz>;
2229// VCNT : Vector Count One Bits
David Goodwin78caa122009-09-23 21:38:08 +00002230def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
2231 IIC_VCNTiD, "vcnt.8",
Bob Wilsone60fee02009-06-22 23:27:02 +00002232 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin78caa122009-09-23 21:38:08 +00002233def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
2234 IIC_VCNTiQ, "vcnt.8",
Bob Wilsone60fee02009-06-22 23:27:02 +00002235 v16i8, v16i8, int_arm_neon_vcnt>;
2236
2237// Vector Move Operations.
2238
2239// VMOV : Vector Move (Register)
2240
2241def VMOVD : N3V<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
David Goodwin36bff0c2009-09-25 18:38:29 +00002242 IIC_VMOVD, "vmov\t$dst, $src", "", []>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002243def VMOVQ : N3V<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
David Goodwin36bff0c2009-09-25 18:38:29 +00002244 IIC_VMOVD, "vmov\t$dst, $src", "", []>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002245
2246// VMOV : Vector Move (Immediate)
2247
2248// VMOV_get_imm8 xform function: convert build_vector to VMOV.i8 imm.
2249def VMOV_get_imm8 : SDNodeXForm<build_vector, [{
2250 return ARM::getVMOVImm(N, 1, *CurDAG);
2251}]>;
2252def vmovImm8 : PatLeaf<(build_vector), [{
2253 return ARM::getVMOVImm(N, 1, *CurDAG).getNode() != 0;
2254}], VMOV_get_imm8>;
2255
2256// VMOV_get_imm16 xform function: convert build_vector to VMOV.i16 imm.
2257def VMOV_get_imm16 : SDNodeXForm<build_vector, [{
2258 return ARM::getVMOVImm(N, 2, *CurDAG);
2259}]>;
2260def vmovImm16 : PatLeaf<(build_vector), [{
2261 return ARM::getVMOVImm(N, 2, *CurDAG).getNode() != 0;
2262}], VMOV_get_imm16>;
2263
2264// VMOV_get_imm32 xform function: convert build_vector to VMOV.i32 imm.
2265def VMOV_get_imm32 : SDNodeXForm<build_vector, [{
2266 return ARM::getVMOVImm(N, 4, *CurDAG);
2267}]>;
2268def vmovImm32 : PatLeaf<(build_vector), [{
2269 return ARM::getVMOVImm(N, 4, *CurDAG).getNode() != 0;
2270}], VMOV_get_imm32>;
2271
2272// VMOV_get_imm64 xform function: convert build_vector to VMOV.i64 imm.
2273def VMOV_get_imm64 : SDNodeXForm<build_vector, [{
2274 return ARM::getVMOVImm(N, 8, *CurDAG);
2275}]>;
2276def vmovImm64 : PatLeaf<(build_vector), [{
2277 return ARM::getVMOVImm(N, 8, *CurDAG).getNode() != 0;
2278}], VMOV_get_imm64>;
2279
2280// Note: Some of the cmode bits in the following VMOV instructions need to
2281// be encoded based on the immed values.
2282
2283def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002284 (ins i8imm:$SIMM), IIC_VMOVImm,
David Goodwincfd67652009-08-06 16:52:47 +00002285 "vmov.i8\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002286 [(set DPR:$dst, (v8i8 vmovImm8:$SIMM))]>;
2287def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002288 (ins i8imm:$SIMM), IIC_VMOVImm,
David Goodwincfd67652009-08-06 16:52:47 +00002289 "vmov.i8\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002290 [(set QPR:$dst, (v16i8 vmovImm8:$SIMM))]>;
2291
2292def VMOVv4i16 : N1ModImm<1, 0b000, 0b1000, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002293 (ins i16imm:$SIMM), IIC_VMOVImm,
David Goodwincfd67652009-08-06 16:52:47 +00002294 "vmov.i16\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002295 [(set DPR:$dst, (v4i16 vmovImm16:$SIMM))]>;
2296def VMOVv8i16 : N1ModImm<1, 0b000, 0b1000, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002297 (ins i16imm:$SIMM), IIC_VMOVImm,
David Goodwincfd67652009-08-06 16:52:47 +00002298 "vmov.i16\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002299 [(set QPR:$dst, (v8i16 vmovImm16:$SIMM))]>;
2300
2301def VMOVv2i32 : N1ModImm<1, 0b000, 0b0000, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002302 (ins i32imm:$SIMM), IIC_VMOVImm,
David Goodwincfd67652009-08-06 16:52:47 +00002303 "vmov.i32\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002304 [(set DPR:$dst, (v2i32 vmovImm32:$SIMM))]>;
2305def VMOVv4i32 : N1ModImm<1, 0b000, 0b0000, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002306 (ins i32imm:$SIMM), IIC_VMOVImm,
David Goodwincfd67652009-08-06 16:52:47 +00002307 "vmov.i32\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002308 [(set QPR:$dst, (v4i32 vmovImm32:$SIMM))]>;
2309
2310def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002311 (ins i64imm:$SIMM), IIC_VMOVImm,
David Goodwincfd67652009-08-06 16:52:47 +00002312 "vmov.i64\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002313 [(set DPR:$dst, (v1i64 vmovImm64:$SIMM))]>;
2314def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002315 (ins i64imm:$SIMM), IIC_VMOVImm,
David Goodwincfd67652009-08-06 16:52:47 +00002316 "vmov.i64\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002317 [(set QPR:$dst, (v2i64 vmovImm64:$SIMM))]>;
2318
2319// VMOV : Vector Get Lane (move scalar to ARM core register)
2320
2321def VGETLNs8 : NVGetLane<0b11100101, 0b1011, 0b00,
Bob Wilson30ff4492009-08-21 21:58:55 +00002322 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +00002323 IIC_VMOVSI, "vmov", ".s8\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00002324 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
2325 imm:$lane))]>;
2326def VGETLNs16 : NVGetLane<0b11100001, 0b1011, 0b01,
Bob Wilson30ff4492009-08-21 21:58:55 +00002327 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +00002328 IIC_VMOVSI, "vmov", ".s16\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00002329 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
2330 imm:$lane))]>;
2331def VGETLNu8 : NVGetLane<0b11101101, 0b1011, 0b00,
Bob Wilson30ff4492009-08-21 21:58:55 +00002332 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +00002333 IIC_VMOVSI, "vmov", ".u8\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00002334 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
2335 imm:$lane))]>;
2336def VGETLNu16 : NVGetLane<0b11101001, 0b1011, 0b01,
Bob Wilson30ff4492009-08-21 21:58:55 +00002337 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +00002338 IIC_VMOVSI, "vmov", ".u16\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00002339 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
2340 imm:$lane))]>;
2341def VGETLNi32 : NVGetLane<0b11100001, 0b1011, 0b00,
Bob Wilson30ff4492009-08-21 21:58:55 +00002342 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +00002343 IIC_VMOVSI, "vmov", ".32\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00002344 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
2345 imm:$lane))]>;
2346// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
2347def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
2348 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002349 (DSubReg_i8_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00002350 (SubReg_i8_lane imm:$lane))>;
2351def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
2352 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002353 (DSubReg_i16_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00002354 (SubReg_i16_lane imm:$lane))>;
2355def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
2356 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002357 (DSubReg_i8_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00002358 (SubReg_i8_lane imm:$lane))>;
2359def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
2360 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002361 (DSubReg_i16_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00002362 (SubReg_i16_lane imm:$lane))>;
2363def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
2364 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002365 (DSubReg_i32_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00002366 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov44e0a6c2009-08-28 23:41:26 +00002367def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Anton Korobeynikov3600d162009-09-12 22:21:08 +00002368 (EXTRACT_SUBREG (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2),
2369 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002370def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Anton Korobeynikov3600d162009-09-12 22:21:08 +00002371 (EXTRACT_SUBREG (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2),
2372 (SSubReg_f32_reg imm:$src2))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002373//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002374// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002375def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002376 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002377
2378
2379// VMOV : Vector Set Lane (move ARM core register to scalar)
2380
2381let Constraints = "$src1 = $dst" in {
2382def VSETLNi8 : NVSetLane<0b11100100, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson30ff4492009-08-21 21:58:55 +00002383 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +00002384 IIC_VMOVISL, "vmov", ".8\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00002385 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
2386 GPR:$src2, imm:$lane))]>;
2387def VSETLNi16 : NVSetLane<0b11100000, 0b1011, 0b01, (outs DPR:$dst),
Bob Wilson30ff4492009-08-21 21:58:55 +00002388 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +00002389 IIC_VMOVISL, "vmov", ".16\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00002390 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
2391 GPR:$src2, imm:$lane))]>;
2392def VSETLNi32 : NVSetLane<0b11100000, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson30ff4492009-08-21 21:58:55 +00002393 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +00002394 IIC_VMOVISL, "vmov", ".32\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00002395 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
2396 GPR:$src2, imm:$lane))]>;
2397}
2398def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
2399 (v16i8 (INSERT_SUBREG QPR:$src1,
2400 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002401 (DSubReg_i8_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00002402 GPR:$src2, (SubReg_i8_lane imm:$lane)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002403 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002404def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
2405 (v8i16 (INSERT_SUBREG QPR:$src1,
2406 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002407 (DSubReg_i16_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00002408 GPR:$src2, (SubReg_i16_lane imm:$lane)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002409 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002410def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
2411 (v4i32 (INSERT_SUBREG QPR:$src1,
2412 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002413 (DSubReg_i32_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00002414 GPR:$src2, (SubReg_i32_lane imm:$lane)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002415 (DSubReg_i32_reg imm:$lane)))>;
2416
Anton Korobeynikovd3352772009-08-30 19:06:39 +00002417def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3600d162009-09-12 22:21:08 +00002418 (INSERT_SUBREG (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2),
2419 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002420def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3600d162009-09-12 22:21:08 +00002421 (INSERT_SUBREG (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2),
2422 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002423
2424//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002425// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002426def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002427 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002428
Anton Korobeynikovbaee7b22009-08-27 14:38:44 +00002429def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
2430 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
2431def : Pat<(v2f64 (scalar_to_vector DPR:$src)),
2432 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, arm_dsubreg_0)>;
2433def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
2434 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
2435
Anton Korobeynikov872393c2009-08-27 16:10:17 +00002436def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
2437 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2438def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
2439 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2440def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
2441 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2442
2443def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
2444 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
2445 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2446 arm_dsubreg_0)>;
2447def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
2448 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
2449 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2450 arm_dsubreg_0)>;
2451def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
2452 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
2453 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2454 arm_dsubreg_0)>;
2455
Bob Wilsone60fee02009-06-22 23:27:02 +00002456// VDUP : Vector Duplicate (from ARM core register to all elements)
2457
Bob Wilsone60fee02009-06-22 23:27:02 +00002458class VDUPD<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
2459 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
David Goodwin36bff0c2009-09-25 18:38:29 +00002460 IIC_VMOVIS, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsonf4f1a272009-08-14 05:13:08 +00002461 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002462class VDUPQ<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
2463 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
David Goodwin36bff0c2009-09-25 18:38:29 +00002464 IIC_VMOVIS, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsonf4f1a272009-08-14 05:13:08 +00002465 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002466
2467def VDUP8d : VDUPD<0b11101100, 0b00, ".8", v8i8>;
2468def VDUP16d : VDUPD<0b11101000, 0b01, ".16", v4i16>;
2469def VDUP32d : VDUPD<0b11101000, 0b00, ".32", v2i32>;
2470def VDUP8q : VDUPQ<0b11101110, 0b00, ".8", v16i8>;
2471def VDUP16q : VDUPQ<0b11101010, 0b01, ".16", v8i16>;
2472def VDUP32q : VDUPQ<0b11101010, 0b00, ".32", v4i32>;
2473
2474def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
David Goodwin36bff0c2009-09-25 18:38:29 +00002475 IIC_VMOVIS, "vdup", ".32\t$dst, $src",
Bob Wilsonf4f1a272009-08-14 05:13:08 +00002476 [(set DPR:$dst, (v2f32 (NEONvdup
2477 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002478def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
David Goodwin36bff0c2009-09-25 18:38:29 +00002479 IIC_VMOVIS, "vdup", ".32\t$dst, $src",
Bob Wilsonf4f1a272009-08-14 05:13:08 +00002480 [(set QPR:$dst, (v4f32 (NEONvdup
2481 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002482
2483// VDUP : Vector Duplicate Lane (from scalar to all elements)
2484
Bob Wilsone60fee02009-06-22 23:27:02 +00002485class VDUPLND<bits<2> op19_18, bits<2> op17_16, string OpcodeStr, ValueType Ty>
2486 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 0, 0,
David Goodwin36bff0c2009-09-25 18:38:29 +00002487 (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00002488 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
Bob Wilson206f6c42009-08-14 05:08:32 +00002489 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002490
Bob Wilsone60fee02009-06-22 23:27:02 +00002491class VDUPLNQ<bits<2> op19_18, bits<2> op17_16, string OpcodeStr,
2492 ValueType ResTy, ValueType OpTy>
2493 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 1, 0,
David Goodwin36bff0c2009-09-25 18:38:29 +00002494 (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00002495 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
Bob Wilson206f6c42009-08-14 05:08:32 +00002496 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src), imm:$lane)))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002497
2498def VDUPLN8d : VDUPLND<0b00, 0b01, "vdup.8", v8i8>;
2499def VDUPLN16d : VDUPLND<0b00, 0b10, "vdup.16", v4i16>;
2500def VDUPLN32d : VDUPLND<0b01, 0b00, "vdup.32", v2i32>;
2501def VDUPLNfd : VDUPLND<0b01, 0b00, "vdup.32", v2f32>;
2502def VDUPLN8q : VDUPLNQ<0b00, 0b01, "vdup.8", v16i8, v8i8>;
2503def VDUPLN16q : VDUPLNQ<0b00, 0b10, "vdup.16", v8i16, v4i16>;
2504def VDUPLN32q : VDUPLNQ<0b01, 0b00, "vdup.32", v4i32, v2i32>;
2505def VDUPLNfq : VDUPLNQ<0b01, 0b00, "vdup.32", v4f32, v2f32>;
2506
Bob Wilson206f6c42009-08-14 05:08:32 +00002507def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
2508 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
2509 (DSubReg_i8_reg imm:$lane))),
2510 (SubReg_i8_lane imm:$lane)))>;
2511def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
2512 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
2513 (DSubReg_i16_reg imm:$lane))),
2514 (SubReg_i16_lane imm:$lane)))>;
2515def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
2516 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
2517 (DSubReg_i32_reg imm:$lane))),
2518 (SubReg_i32_lane imm:$lane)))>;
2519def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
2520 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
2521 (DSubReg_i32_reg imm:$lane))),
2522 (SubReg_i32_lane imm:$lane)))>;
2523
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00002524def VDUPfdf : N2V<0b11, 0b11, 0b01, 0b00, 0b11000, 0, 0,
2525 (outs DPR:$dst), (ins SPR:$src),
David Goodwin36bff0c2009-09-25 18:38:29 +00002526 IIC_VMOVD, "vdup.32\t$dst, ${src:lane}", "",
Bob Wilsonf4f1a272009-08-14 05:13:08 +00002527 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00002528
2529def VDUPfqf : N2V<0b11, 0b11, 0b01, 0b00, 0b11000, 1, 0,
2530 (outs QPR:$dst), (ins SPR:$src),
David Goodwin36bff0c2009-09-25 18:38:29 +00002531 IIC_VMOVD, "vdup.32\t$dst, ${src:lane}", "",
Bob Wilsonf4f1a272009-08-14 05:13:08 +00002532 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00002533
Anton Korobeynikovb261a192009-09-02 21:21:28 +00002534def : Pat<(v2i64 (NEONvduplane (v2i64 QPR:$src), imm:$lane)),
2535 (INSERT_SUBREG QPR:$src,
2536 (i64 (EXTRACT_SUBREG QPR:$src, (DSubReg_f64_reg imm:$lane))),
2537 (DSubReg_f64_other_reg imm:$lane))>;
2538def : Pat<(v2f64 (NEONvduplane (v2f64 QPR:$src), imm:$lane)),
2539 (INSERT_SUBREG QPR:$src,
2540 (f64 (EXTRACT_SUBREG QPR:$src, (DSubReg_f64_reg imm:$lane))),
2541 (DSubReg_f64_other_reg imm:$lane))>;
2542
Bob Wilsone60fee02009-06-22 23:27:02 +00002543// VMOVN : Vector Narrowing Move
David Goodwin78caa122009-09-23 21:38:08 +00002544defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVD, "vmovn.i",
Bob Wilsone60fee02009-06-22 23:27:02 +00002545 int_arm_neon_vmovn>;
2546// VQMOVN : Vector Saturating Narrowing Move
David Goodwin78caa122009-09-23 21:38:08 +00002547defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD, "vqmovn.s",
Bob Wilsone60fee02009-06-22 23:27:02 +00002548 int_arm_neon_vqmovns>;
David Goodwin78caa122009-09-23 21:38:08 +00002549defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD, "vqmovn.u",
Bob Wilsone60fee02009-06-22 23:27:02 +00002550 int_arm_neon_vqmovnu>;
David Goodwin78caa122009-09-23 21:38:08 +00002551defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD, "vqmovun.s",
Bob Wilsone60fee02009-06-22 23:27:02 +00002552 int_arm_neon_vqmovnsu>;
2553// VMOVL : Vector Lengthening Move
2554defm VMOVLs : N2VLInt_QHS<0,1,0b1010,0,0,1, "vmovl.s", int_arm_neon_vmovls>;
2555defm VMOVLu : N2VLInt_QHS<1,1,0b1010,0,0,1, "vmovl.u", int_arm_neon_vmovlu>;
2556
2557// Vector Conversions.
2558
2559// VCVT : Vector Convert Between Floating-Point and Integers
2560def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
2561 v2i32, v2f32, fp_to_sint>;
2562def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
2563 v2i32, v2f32, fp_to_uint>;
2564def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
2565 v2f32, v2i32, sint_to_fp>;
2566def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
2567 v2f32, v2i32, uint_to_fp>;
2568
2569def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
2570 v4i32, v4f32, fp_to_sint>;
2571def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
2572 v4i32, v4f32, fp_to_uint>;
2573def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
2574 v4f32, v4i32, sint_to_fp>;
2575def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
2576 v4f32, v4i32, uint_to_fp>;
2577
2578// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
2579// Note: Some of the opcode bits in the following VCVT instructions need to
2580// be encoded based on the immed values.
2581def VCVTf2xsd : N2VCvtD<0, 1, 0b000000, 0b1111, 0, 1, "vcvt.s32.f32",
2582 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
2583def VCVTf2xud : N2VCvtD<1, 1, 0b000000, 0b1111, 0, 1, "vcvt.u32.f32",
2584 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
2585def VCVTxs2fd : N2VCvtD<0, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.s32",
2586 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
2587def VCVTxu2fd : N2VCvtD<1, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.u32",
2588 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
2589
2590def VCVTf2xsq : N2VCvtQ<0, 1, 0b000000, 0b1111, 0, 1, "vcvt.s32.f32",
2591 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
2592def VCVTf2xuq : N2VCvtQ<1, 1, 0b000000, 0b1111, 0, 1, "vcvt.u32.f32",
2593 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
2594def VCVTxs2fq : N2VCvtQ<0, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.s32",
2595 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
2596def VCVTxu2fq : N2VCvtQ<1, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.u32",
2597 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
2598
Bob Wilson08479272009-08-12 22:31:50 +00002599// Vector Reverse.
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00002600
2601// VREV64 : Vector Reverse elements within 64-bit doublewords
2602
2603class VREV64D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2604 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002605 (ins DPR:$src), IIC_VMOVD,
David Goodwincfd67652009-08-06 16:52:47 +00002606 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00002607 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00002608class VREV64Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2609 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002610 (ins QPR:$src), IIC_VMOVD,
David Goodwincfd67652009-08-06 16:52:47 +00002611 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00002612 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00002613
2614def VREV64d8 : VREV64D<0b00, "vrev64.8", v8i8>;
2615def VREV64d16 : VREV64D<0b01, "vrev64.16", v4i16>;
2616def VREV64d32 : VREV64D<0b10, "vrev64.32", v2i32>;
2617def VREV64df : VREV64D<0b10, "vrev64.32", v2f32>;
2618
2619def VREV64q8 : VREV64Q<0b00, "vrev64.8", v16i8>;
2620def VREV64q16 : VREV64Q<0b01, "vrev64.16", v8i16>;
2621def VREV64q32 : VREV64Q<0b10, "vrev64.32", v4i32>;
2622def VREV64qf : VREV64Q<0b10, "vrev64.32", v4f32>;
2623
2624// VREV32 : Vector Reverse elements within 32-bit words
2625
2626class VREV32D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2627 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002628 (ins DPR:$src), IIC_VMOVD,
David Goodwincfd67652009-08-06 16:52:47 +00002629 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00002630 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00002631class VREV32Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2632 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002633 (ins QPR:$src), IIC_VMOVD,
David Goodwincfd67652009-08-06 16:52:47 +00002634 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00002635 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00002636
2637def VREV32d8 : VREV32D<0b00, "vrev32.8", v8i8>;
2638def VREV32d16 : VREV32D<0b01, "vrev32.16", v4i16>;
2639
2640def VREV32q8 : VREV32Q<0b00, "vrev32.8", v16i8>;
2641def VREV32q16 : VREV32Q<0b01, "vrev32.16", v8i16>;
2642
2643// VREV16 : Vector Reverse elements within 16-bit halfwords
2644
2645class VREV16D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2646 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002647 (ins DPR:$src), IIC_VMOVD,
David Goodwincfd67652009-08-06 16:52:47 +00002648 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00002649 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00002650class VREV16Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2651 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002652 (ins QPR:$src), IIC_VMOVD,
David Goodwincfd67652009-08-06 16:52:47 +00002653 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00002654 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00002655
2656def VREV16d8 : VREV16D<0b00, "vrev16.8", v8i8>;
2657def VREV16q8 : VREV16Q<0b00, "vrev16.8", v16i8>;
2658
Bob Wilson3ac39132009-08-19 17:03:43 +00002659// Other Vector Shuffles.
2660
2661// VEXT : Vector Extract
2662
Anton Korobeynikov6c28c002009-08-21 12:40:21 +00002663class VEXTd<string OpcodeStr, ValueType Ty>
2664 : N3V<0,1,0b11,0b0000,0,0, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002665 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), IIC_VEXTD,
Anton Korobeynikov6c28c002009-08-21 12:40:21 +00002666 !strconcat(OpcodeStr, "\t$dst, $lhs, $rhs, $index"), "",
2667 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
2668 (Ty DPR:$rhs), imm:$index)))]>;
2669
2670class VEXTq<string OpcodeStr, ValueType Ty>
2671 : N3V<0,1,0b11,0b0000,1,0, (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002672 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), IIC_VEXTQ,
Anton Korobeynikov6c28c002009-08-21 12:40:21 +00002673 !strconcat(OpcodeStr, "\t$dst, $lhs, $rhs, $index"), "",
2674 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
2675 (Ty QPR:$rhs), imm:$index)))]>;
2676
2677def VEXTd8 : VEXTd<"vext.8", v8i8>;
2678def VEXTd16 : VEXTd<"vext.16", v4i16>;
2679def VEXTd32 : VEXTd<"vext.32", v2i32>;
2680def VEXTdf : VEXTd<"vext.32", v2f32>;
2681
2682def VEXTq8 : VEXTq<"vext.8", v16i8>;
2683def VEXTq16 : VEXTq<"vext.16", v8i16>;
2684def VEXTq32 : VEXTq<"vext.32", v4i32>;
2685def VEXTqf : VEXTq<"vext.32", v4f32>;
Bob Wilson3ac39132009-08-19 17:03:43 +00002686
Bob Wilson3b169332009-08-08 05:53:00 +00002687// VTRN : Vector Transpose
2688
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00002689def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn.8">;
2690def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn.16">;
2691def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00002692
David Goodwin78caa122009-09-23 21:38:08 +00002693def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn.8">;
2694def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn.16">;
2695def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00002696
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00002697// VUZP : Vector Unzip (Deinterleave)
2698
2699def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp.8">;
2700def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp.16">;
2701def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp.32">;
2702
David Goodwin78caa122009-09-23 21:38:08 +00002703def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp.8">;
2704def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp.16">;
2705def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp.32">;
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00002706
2707// VZIP : Vector Zip (Interleave)
2708
2709def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip.8">;
2710def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip.16">;
2711def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip.32">;
2712
David Goodwin78caa122009-09-23 21:38:08 +00002713def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip.8">;
2714def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip.16">;
2715def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00002716
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002717// Vector Table Lookup and Table Extension.
2718
2719// VTBL : Vector Table Lookup
2720def VTBL1
2721 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002722 (ins DPR:$tbl1, DPR:$src), IIC_VTB1,
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002723 "vtbl.8\t$dst, \\{$tbl1\\}, $src", "",
2724 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
Evan Cheng7c8d5ea2009-10-01 08:22:27 +00002725let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002726def VTBL2
2727 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002728 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTB2,
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002729 "vtbl.8\t$dst, \\{$tbl1,$tbl2\\}, $src", "",
2730 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl2
2731 DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
2732def VTBL3
2733 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002734 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTB3,
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002735 "vtbl.8\t$dst, \\{$tbl1,$tbl2,$tbl3\\}, $src", "",
2736 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl3
2737 DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
2738def VTBL4
2739 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002740 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTB4,
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002741 "vtbl.8\t$dst, \\{$tbl1,$tbl2,$tbl3,$tbl4\\}, $src", "",
2742 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl4 DPR:$tbl1, DPR:$tbl2,
2743 DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng7c8d5ea2009-10-01 08:22:27 +00002744} // hasExtraSrcRegAllocReq = 1
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002745
2746// VTBX : Vector Table Extension
2747def VTBX1
2748 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002749 (ins DPR:$orig, DPR:$tbl1, DPR:$src), IIC_VTBX1,
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002750 "vtbx.8\t$dst, \\{$tbl1\\}, $src", "$orig = $dst",
2751 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
2752 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
Evan Cheng7c8d5ea2009-10-01 08:22:27 +00002753let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002754def VTBX2
2755 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002756 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTBX2,
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002757 "vtbx.8\t$dst, \\{$tbl1,$tbl2\\}, $src", "$orig = $dst",
2758 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx2
2759 DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
2760def VTBX3
2761 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002762 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTBX3,
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002763 "vtbx.8\t$dst, \\{$tbl1,$tbl2,$tbl3\\}, $src", "$orig = $dst",
2764 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx3 DPR:$orig, DPR:$tbl1,
2765 DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
2766def VTBX4
2767 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
David Goodwin36bff0c2009-09-25 18:38:29 +00002768 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTBX4,
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002769 "vtbx.8\t$dst, \\{$tbl1,$tbl2,$tbl3,$tbl4\\}, $src", "$orig = $dst",
2770 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx4 DPR:$orig, DPR:$tbl1,
2771 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng7c8d5ea2009-10-01 08:22:27 +00002772} // hasExtraSrcRegAllocReq = 1
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002773
Bob Wilsone60fee02009-06-22 23:27:02 +00002774//===----------------------------------------------------------------------===//
Evan Cheng46961d82009-08-07 19:30:41 +00002775// NEON instructions for single-precision FP math
2776//===----------------------------------------------------------------------===//
2777
2778// These need separate instructions because they must use DPR_VFP2 register
2779// class which have SPR sub-registers.
2780
2781// Vector Add Operations used for single-precision FP
2782let neverHasSideEffects = 1 in
2783def VADDfd_sfp : N3VDs<0, 0, 0b00, 0b1101, 0, "vadd.f32", v2f32, v2f32, fadd,1>;
2784def : N3VDsPat<fadd, VADDfd_sfp>;
2785
David Goodwin4b358db2009-08-10 22:17:39 +00002786// Vector Sub Operations used for single-precision FP
2787let neverHasSideEffects = 1 in
2788def VSUBfd_sfp : N3VDs<0, 0, 0b10, 0b1101, 0, "vsub.f32", v2f32, v2f32, fsub,0>;
2789def : N3VDsPat<fsub, VSUBfd_sfp>;
2790
Evan Cheng46961d82009-08-07 19:30:41 +00002791// Vector Multiply Operations used for single-precision FP
2792let neverHasSideEffects = 1 in
2793def VMULfd_sfp : N3VDs<1, 0, 0b00, 0b1101, 1, "vmul.f32", v2f32, v2f32, fmul,1>;
2794def : N3VDsPat<fmul, VMULfd_sfp>;
2795
2796// Vector Multiply-Accumulate/Subtract used for single-precision FP
2797let neverHasSideEffects = 1 in
David Goodwin36bff0c2009-09-25 18:38:29 +00002798def VMLAfd_sfp : N3VDMulOps<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla.f32", v2f32,fmul,fadd>;
David Goodwin4b358db2009-08-10 22:17:39 +00002799def : N3VDMulOpsPat<fmul, fadd, VMLAfd_sfp>;
Evan Cheng46961d82009-08-07 19:30:41 +00002800
2801let neverHasSideEffects = 1 in
David Goodwin36bff0c2009-09-25 18:38:29 +00002802def VMLSfd_sfp : N3VDMulOps<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls.f32", v2f32,fmul,fsub>;
David Goodwin4b358db2009-08-10 22:17:39 +00002803def : N3VDMulOpsPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng46961d82009-08-07 19:30:41 +00002804
David Goodwin4b358db2009-08-10 22:17:39 +00002805// Vector Absolute used for single-precision FP
Evan Cheng46961d82009-08-07 19:30:41 +00002806let neverHasSideEffects = 1 in
David Goodwin78caa122009-09-23 21:38:08 +00002807def VABSfd_sfp : N2VDInts<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
2808 IIC_VUNAD, "vabs.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00002809 v2f32, v2f32, int_arm_neon_vabs>;
Evan Cheng46961d82009-08-07 19:30:41 +00002810def : N2VDIntsPat<fabs, VABSfd_sfp>;
2811
David Goodwin4b358db2009-08-10 22:17:39 +00002812// Vector Negate used for single-precision FP
Evan Cheng46961d82009-08-07 19:30:41 +00002813let neverHasSideEffects = 1 in
2814def VNEGf32d_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin78caa122009-09-23 21:38:08 +00002815 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
David Goodwin4b358db2009-08-10 22:17:39 +00002816 "vneg.f32\t$dst, $src", "", []>;
Evan Cheng46961d82009-08-07 19:30:41 +00002817def : N2VDIntsPat<fneg, VNEGf32d_sfp>;
2818
David Goodwin4b358db2009-08-10 22:17:39 +00002819// Vector Convert between single-precision FP and integer
2820let neverHasSideEffects = 1 in
2821def VCVTf2sd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
2822 v2i32, v2f32, fp_to_sint>;
2823def : N2VDsPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
2824
2825let neverHasSideEffects = 1 in
2826def VCVTf2ud_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
2827 v2i32, v2f32, fp_to_uint>;
2828def : N2VDsPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
2829
2830let neverHasSideEffects = 1 in
David Goodwin2dc81462009-08-11 01:07:38 +00002831def VCVTs2fd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
2832 v2f32, v2i32, sint_to_fp>;
David Goodwin4b358db2009-08-10 22:17:39 +00002833def : N2VDsPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
2834
2835let neverHasSideEffects = 1 in
David Goodwin2dc81462009-08-11 01:07:38 +00002836def VCVTu2fd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
2837 v2f32, v2i32, uint_to_fp>;
David Goodwin4b358db2009-08-10 22:17:39 +00002838def : N2VDsPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
2839
Evan Cheng46961d82009-08-07 19:30:41 +00002840//===----------------------------------------------------------------------===//
Bob Wilsone60fee02009-06-22 23:27:02 +00002841// Non-Instruction Patterns
2842//===----------------------------------------------------------------------===//
2843
2844// bit_convert
2845def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
2846def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
2847def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
2848def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
2849def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
2850def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
2851def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
2852def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
2853def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
2854def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
2855def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
2856def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
2857def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
2858def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
2859def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
2860def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
2861def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
2862def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
2863def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
2864def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
2865def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
2866def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
2867def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
2868def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
2869def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
2870def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
2871def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
2872def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
2873def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
2874def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
2875
2876def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
2877def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
2878def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
2879def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
2880def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
2881def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
2882def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
2883def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
2884def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
2885def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
2886def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
2887def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
2888def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
2889def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
2890def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
2891def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
2892def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
2893def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
2894def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
2895def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
2896def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
2897def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
2898def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
2899def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
2900def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
2901def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
2902def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
2903def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
2904def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
2905def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;