blob: 35867dffdd718740184933d86456212e7fc1d09e [file] [log] [blame]
wdenk42d1f032003-10-15 23:53:47 +00001/*
Dipen Dudhatbeba93e2011-01-19 12:46:27 +05302 * Copyright 2004, 2007-2011 Freescale Semiconductor, Inc.
Kumar Gala39aaca12009-03-19 02:46:19 -05003 *
wdenk42d1f032003-10-15 23:53:47 +00004 * (C) Copyright 2003 Motorola Inc.
5 * Xianghua Xiao, (X.Xiao@motorola.com)
6 *
7 * (C) Copyright 2000
8 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
9 *
Wolfgang Denk1a459662013-07-08 09:37:19 +020010 * SPDX-License-Identifier: GPL-2.0+
wdenk42d1f032003-10-15 23:53:47 +000011 */
12
13#include <common.h>
14#include <ppc_asm.tmpl>
Haiying Wanga52d2f82011-02-11 01:25:30 -060015#include <linux/compiler.h>
wdenk42d1f032003-10-15 23:53:47 +000016#include <asm/processor.h>
Trent Piephoada591d2008-12-03 15:16:37 -080017#include <asm/io.h>
wdenk42d1f032003-10-15 23:53:47 +000018
Wolfgang Denkd87080b2006-03-31 18:32:53 +020019DECLARE_GLOBAL_DATA_PTR;
20
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +053021
22#ifndef CONFIG_SYS_FSL_NUM_CC_PLLS
23#define CONFIG_SYS_FSL_NUM_CC_PLLS 6
24#endif
wdenk42d1f032003-10-15 23:53:47 +000025/* --------------------------------------------------------------- */
26
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +053027void get_sys_info(sys_info_t *sys_info)
wdenk42d1f032003-10-15 23:53:47 +000028{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020029 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Kumar Gala800c73c2012-10-08 07:44:06 +000030#ifdef CONFIG_FSL_IFC
31 struct fsl_ifc *ifc_regs = (void *)CONFIG_SYS_IFC_ADDR;
32 u32 ccr;
33#endif
Kumar Gala39aaca12009-03-19 02:46:19 -050034#ifdef CONFIG_FSL_CORENET
35 volatile ccsr_clk_t *clk = (void *)(CONFIG_SYS_FSL_CORENET_CLK_ADDR);
Timur Tabifbb9ecf2011-08-05 16:15:24 -050036 unsigned int cpu;
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +053037#ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
38 int cc_group[12] = CONFIG_SYS_FSL_CLUSTER_CLOCKS;
39#endif
Kumar Gala39aaca12009-03-19 02:46:19 -050040
41 const u8 core_cplx_PLL[16] = {
42 [ 0] = 0, /* CC1 PPL / 1 */
43 [ 1] = 0, /* CC1 PPL / 2 */
44 [ 2] = 0, /* CC1 PPL / 4 */
45 [ 4] = 1, /* CC2 PPL / 1 */
46 [ 5] = 1, /* CC2 PPL / 2 */
47 [ 6] = 1, /* CC2 PPL / 4 */
48 [ 8] = 2, /* CC3 PPL / 1 */
49 [ 9] = 2, /* CC3 PPL / 2 */
50 [10] = 2, /* CC3 PPL / 4 */
51 [12] = 3, /* CC4 PPL / 1 */
52 [13] = 3, /* CC4 PPL / 2 */
53 [14] = 3, /* CC4 PPL / 4 */
54 };
55
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +053056 const u8 core_cplx_pll_div[16] = {
Kumar Gala39aaca12009-03-19 02:46:19 -050057 [ 0] = 1, /* CC1 PPL / 1 */
58 [ 1] = 2, /* CC1 PPL / 2 */
59 [ 2] = 4, /* CC1 PPL / 4 */
60 [ 4] = 1, /* CC2 PPL / 1 */
61 [ 5] = 2, /* CC2 PPL / 2 */
62 [ 6] = 4, /* CC2 PPL / 4 */
63 [ 8] = 1, /* CC3 PPL / 1 */
64 [ 9] = 2, /* CC3 PPL / 2 */
65 [10] = 4, /* CC3 PPL / 4 */
66 [12] = 1, /* CC4 PPL / 1 */
67 [13] = 2, /* CC4 PPL / 2 */
68 [14] = 4, /* CC4 PPL / 4 */
69 };
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +053070 uint i, freq_c_pll[CONFIG_SYS_FSL_NUM_CC_PLLS];
71#if !defined(CONFIG_FM_PLAT_CLK_DIV) || !defined(CONFIG_PME_PLAT_CLK_DIV)
72 uint rcw_tmp;
73#endif
74 uint ratio[CONFIG_SYS_FSL_NUM_CC_PLLS];
Kumar Gala39aaca12009-03-19 02:46:19 -050075 unsigned long sysclk = CONFIG_SYS_CLK_FREQ;
Srikanth Srinivasanab48ca12010-02-10 17:32:43 +080076 uint mem_pll_rat;
Priyanka Jainb1359912013-12-17 14:25:52 +053077#ifdef CONFIG_SYS_FSL_SINGLE_SOURCE_CLK
78 uint single_src;
79#endif
Kumar Gala39aaca12009-03-19 02:46:19 -050080
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +053081 sys_info->freq_systembus = sysclk;
Priyanka Jainb1359912013-12-17 14:25:52 +053082#ifdef CONFIG_SYS_FSL_SINGLE_SOURCE_CLK
83 /*
84 * DDR_REFCLK_SEL rcw bit is used to determine if DDR PLLS
85 * are driven by separate DDR Refclock or single source
86 * differential clock.
87 */
88 single_src = (in_be32(&gur->rcwsr[5]) >>
89 FSL_CORENET2_RCWSR5_DDR_REFCLK_SEL_SHIFT) &
90 FSL_CORENET2_RCWSR5_DDR_REFCLK_SEL_MASK;
91 /*
92 * For single source clocking, both ddrclock and syclock
93 * are driven by differential sysclock.
94 */
95 if (single_src == FSL_CORENET2_RCWSR5_DDR_REFCLK_SINGLE_CLK) {
96 printf("Single Source Clock Configuration\n");
97 sys_info->freq_ddrbus = CONFIG_SYS_CLK_FREQ;
98 } else
99#endif
York Sun98ffa192012-10-08 07:44:31 +0000100#ifdef CONFIG_DDR_CLK_FREQ
Priyanka Jainb1359912013-12-17 14:25:52 +0530101 sys_info->freq_ddrbus = CONFIG_DDR_CLK_FREQ;
York Sun98ffa192012-10-08 07:44:31 +0000102#else
Priyanka Jainb1359912013-12-17 14:25:52 +0530103 sys_info->freq_ddrbus = sysclk;
York Sun98ffa192012-10-08 07:44:31 +0000104#endif
Kumar Gala39aaca12009-03-19 02:46:19 -0500105
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530106 sys_info->freq_systembus *= (in_be32(&gur->rcwsr[0]) >> 25) & 0x1f;
York Sunf77329c2012-10-08 07:44:09 +0000107 mem_pll_rat = (in_be32(&gur->rcwsr[0]) >>
108 FSL_CORENET_RCWSR0_MEM_PLL_RAT_SHIFT)
109 & FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK;
Zang Roy-R61911e88f4212013-11-28 13:23:37 +0800110 /* T4240/T4160 Rev2.0 MEM_PLL_RAT uses a value which is half of
111 * T4240/T4160 Rev1.0. eg. It's 12 in Rev1.0, however, for Rev2.0
112 * it uses 6.
113 */
114#if defined(CONFIG_PPC_T4240) || defined(CONFIG_PPC_T4160)
115 if (SVR_MAJ(get_svr()) >= 2)
116 mem_pll_rat *= 2;
117#endif
Srikanth Srinivasanab48ca12010-02-10 17:32:43 +0800118 if (mem_pll_rat > 2)
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530119 sys_info->freq_ddrbus *= mem_pll_rat;
Srikanth Srinivasanab48ca12010-02-10 17:32:43 +0800120 else
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530121 sys_info->freq_ddrbus = sys_info->freq_systembus * mem_pll_rat;
Kumar Gala39aaca12009-03-19 02:46:19 -0500122
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530123 for (i = 0; i < CONFIG_SYS_FSL_NUM_CC_PLLS; i++) {
124 ratio[i] = (in_be32(&clk->pllcgsr[i].pllcngsr) >> 1) & 0x3f;
Srikanth Srinivasanab48ca12010-02-10 17:32:43 +0800125 if (ratio[i] > 4)
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530126 freq_c_pll[i] = sysclk * ratio[i];
Srikanth Srinivasanab48ca12010-02-10 17:32:43 +0800127 else
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530128 freq_c_pll[i] = sys_info->freq_systembus * ratio[i];
Srikanth Srinivasanab48ca12010-02-10 17:32:43 +0800129 }
York Sun9a653a92012-10-08 07:44:11 +0000130#ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
131 /*
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530132 * As per CHASSIS2 architeture total 12 clusters are posible and
York Sun9a653a92012-10-08 07:44:11 +0000133 * Each cluster has up to 4 cores, sharing the same PLL selection.
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530134 * The cluster clock assignment is SoC defined.
135 *
136 * Total 4 clock groups are possible with 3 PLLs each.
137 * as per array indices, clock group A has 0, 1, 2 numbered PLLs &
138 * clock group B has 3, 4, 6 and so on.
139 *
140 * Clock group A having PLL1, PLL2, PLL3, feeding cores of any cluster
141 * depends upon the SoC architeture. Same applies to other
142 * clock groups and clusters.
143 *
York Sun9a653a92012-10-08 07:44:11 +0000144 */
145 for_each_cpu(i, cpu, cpu_numcores(), cpu_mask()) {
York Sunf6981432013-03-25 07:40:07 +0000146 int cluster = fsl_qoriq_core_to_cluster(cpu);
147 u32 c_pll_sel = (in_be32(&clk->clkcsr[cluster].clkcncsr) >> 27)
York Sun9a653a92012-10-08 07:44:11 +0000148 & 0xf;
149 u32 cplx_pll = core_cplx_PLL[c_pll_sel];
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530150 cplx_pll += cc_group[cluster] - 1;
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530151 sys_info->freq_processor[cpu] =
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530152 freq_c_pll[cplx_pll] / core_cplx_pll_div[c_pll_sel];
York Sun9a653a92012-10-08 07:44:11 +0000153 }
Shengzhou Liu629d6b32013-11-22 17:39:10 +0800154#if defined(CONFIG_PPC_B4860) || defined(CONFIG_PPC_T2080)
Sandeep Singh0cb33252013-03-25 07:33:09 +0000155#define FM1_CLK_SEL 0xe0000000
156#define FM1_CLK_SHIFT 29
157#else
York Sun9a653a92012-10-08 07:44:11 +0000158#define PME_CLK_SEL 0xe0000000
159#define PME_CLK_SHIFT 29
160#define FM1_CLK_SEL 0x1c000000
161#define FM1_CLK_SHIFT 26
Sandeep Singh0cb33252013-03-25 07:33:09 +0000162#endif
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530163#if !defined(CONFIG_FM_PLAT_CLK_DIV) || !defined(CONFIG_PME_PLAT_CLK_DIV)
York Sun9a653a92012-10-08 07:44:11 +0000164 rcw_tmp = in_be32(&gur->rcwsr[7]);
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530165#endif
York Sun9a653a92012-10-08 07:44:11 +0000166
167#ifdef CONFIG_SYS_DPAA_PME
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530168#ifndef CONFIG_PME_PLAT_CLK_DIV
York Sun9a653a92012-10-08 07:44:11 +0000169 switch ((rcw_tmp & PME_CLK_SEL) >> PME_CLK_SHIFT) {
170 case 1:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530171 sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK];
York Sun9a653a92012-10-08 07:44:11 +0000172 break;
173 case 2:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530174 sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK] / 2;
York Sun9a653a92012-10-08 07:44:11 +0000175 break;
176 case 3:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530177 sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK] / 3;
York Sun9a653a92012-10-08 07:44:11 +0000178 break;
179 case 4:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530180 sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK] / 4;
York Sun9a653a92012-10-08 07:44:11 +0000181 break;
182 case 6:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530183 sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK + 1] / 2;
York Sun9a653a92012-10-08 07:44:11 +0000184 break;
185 case 7:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530186 sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK + 1] / 3;
York Sun9a653a92012-10-08 07:44:11 +0000187 break;
188 default:
189 printf("Error: Unknown PME clock select!\n");
190 case 0:
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530191 sys_info->freq_pme = sys_info->freq_systembus / 2;
York Sun9a653a92012-10-08 07:44:11 +0000192 break;
193
194 }
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530195#else
196 sys_info->freq_pme = sys_info->freq_systembus / CONFIG_SYS_PME_CLK;
197
198#endif
York Sun9a653a92012-10-08 07:44:11 +0000199#endif
200
Haiying Wang990e1a82012-10-11 07:13:39 +0000201#ifdef CONFIG_SYS_DPAA_QBMAN
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530202 sys_info->freq_qman = sys_info->freq_systembus / 2;
Haiying Wang990e1a82012-10-11 07:13:39 +0000203#endif
204
York Sun9a653a92012-10-08 07:44:11 +0000205#ifdef CONFIG_SYS_DPAA_FMAN
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530206#ifndef CONFIG_FM_PLAT_CLK_DIV
York Sun9a653a92012-10-08 07:44:11 +0000207 switch ((rcw_tmp & FM1_CLK_SEL) >> FM1_CLK_SHIFT) {
208 case 1:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530209 sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK];
York Sun9a653a92012-10-08 07:44:11 +0000210 break;
211 case 2:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530212 sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK] / 2;
York Sun9a653a92012-10-08 07:44:11 +0000213 break;
214 case 3:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530215 sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK] / 3;
York Sun9a653a92012-10-08 07:44:11 +0000216 break;
217 case 4:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530218 sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK] / 4;
York Sun9a653a92012-10-08 07:44:11 +0000219 break;
Sandeep Singh0cb33252013-03-25 07:33:09 +0000220 case 5:
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530221 sys_info->freq_fman[0] = sys_info->freq_systembus;
Sandeep Singh0cb33252013-03-25 07:33:09 +0000222 break;
York Sun9a653a92012-10-08 07:44:11 +0000223 case 6:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530224 sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK + 1] / 2;
York Sun9a653a92012-10-08 07:44:11 +0000225 break;
226 case 7:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530227 sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK + 1] / 3;
York Sun9a653a92012-10-08 07:44:11 +0000228 break;
229 default:
230 printf("Error: Unknown FMan1 clock select!\n");
231 case 0:
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530232 sys_info->freq_fman[0] = sys_info->freq_systembus / 2;
York Sun9a653a92012-10-08 07:44:11 +0000233 break;
234 }
235#if (CONFIG_SYS_NUM_FMAN) == 2
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530236#ifdef CONFIG_SYS_FM2_CLK
York Sun9a653a92012-10-08 07:44:11 +0000237#define FM2_CLK_SEL 0x00000038
238#define FM2_CLK_SHIFT 3
239 rcw_tmp = in_be32(&gur->rcwsr[15]);
240 switch ((rcw_tmp & FM2_CLK_SEL) >> FM2_CLK_SHIFT) {
241 case 1:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530242 sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK + 1];
York Sun9a653a92012-10-08 07:44:11 +0000243 break;
244 case 2:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530245 sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK + 1] / 2;
York Sun9a653a92012-10-08 07:44:11 +0000246 break;
247 case 3:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530248 sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK + 1] / 3;
York Sun9a653a92012-10-08 07:44:11 +0000249 break;
250 case 4:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530251 sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK + 1] / 4;
York Sun9a653a92012-10-08 07:44:11 +0000252 break;
Shaohui Xiec1015c62013-11-28 13:52:51 +0800253 case 5:
254 sys_info->freq_fman[1] = sys_info->freq_systembus;
255 break;
York Sun9a653a92012-10-08 07:44:11 +0000256 case 6:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530257 sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK] / 2;
York Sun9a653a92012-10-08 07:44:11 +0000258 break;
259 case 7:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530260 sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK] / 3;
York Sun9a653a92012-10-08 07:44:11 +0000261 break;
262 default:
263 printf("Error: Unknown FMan2 clock select!\n");
264 case 0:
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530265 sys_info->freq_fman[1] = sys_info->freq_systembus / 2;
York Sun9a653a92012-10-08 07:44:11 +0000266 break;
267 }
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530268#endif
York Sun9a653a92012-10-08 07:44:11 +0000269#endif /* CONFIG_SYS_NUM_FMAN == 2 */
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530270#else
271 sys_info->freq_fman[0] = sys_info->freq_systembus / CONFIG_SYS_FM1_CLK;
272#endif
273#endif
York Sun9a653a92012-10-08 07:44:11 +0000274
275#else /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
276
Timur Tabifbb9ecf2011-08-05 16:15:24 -0500277 for_each_cpu(i, cpu, cpu_numcores(), cpu_mask()) {
York Sunf6981432013-03-25 07:40:07 +0000278 u32 c_pll_sel = (in_be32(&clk->clkcsr[cpu].clkcncsr) >> 27)
279 & 0xf;
Kumar Gala39aaca12009-03-19 02:46:19 -0500280 u32 cplx_pll = core_cplx_PLL[c_pll_sel];
281
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530282 sys_info->freq_processor[cpu] =
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530283 freq_c_pll[cplx_pll] / core_cplx_pll_div[c_pll_sel];
Kumar Gala39aaca12009-03-19 02:46:19 -0500284 }
Kumar Gala39aaca12009-03-19 02:46:19 -0500285#define PME_CLK_SEL 0x80000000
286#define FM1_CLK_SEL 0x40000000
287#define FM2_CLK_SEL 0x20000000
Kumar Galab5c87532011-02-16 02:03:29 -0600288#define HWA_ASYNC_DIV 0x04000000
289#if (CONFIG_SYS_FSL_NUM_CC_PLLS == 2)
290#define HWA_CC_PLL 1
Timur Tabi49054432012-10-05 11:09:19 +0000291#elif (CONFIG_SYS_FSL_NUM_CC_PLLS == 3)
292#define HWA_CC_PLL 2
Kumar Galab5c87532011-02-16 02:03:29 -0600293#elif (CONFIG_SYS_FSL_NUM_CC_PLLS == 4)
Wolfgang Denkcd6881b2011-05-19 22:21:41 +0200294#define HWA_CC_PLL 2
Kumar Galab5c87532011-02-16 02:03:29 -0600295#else
296#error CONFIG_SYS_FSL_NUM_CC_PLLS not set or unknown case
297#endif
Kumar Gala39aaca12009-03-19 02:46:19 -0500298 rcw_tmp = in_be32(&gur->rcwsr[7]);
299
300#ifdef CONFIG_SYS_DPAA_PME
Kumar Galab5c87532011-02-16 02:03:29 -0600301 if (rcw_tmp & PME_CLK_SEL) {
302 if (rcw_tmp & HWA_ASYNC_DIV)
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530303 sys_info->freq_pme = freq_c_pll[HWA_CC_PLL] / 4;
Kumar Galab5c87532011-02-16 02:03:29 -0600304 else
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530305 sys_info->freq_pme = freq_c_pll[HWA_CC_PLL] / 2;
Kumar Galab5c87532011-02-16 02:03:29 -0600306 } else {
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530307 sys_info->freq_pme = sys_info->freq_systembus / 2;
Kumar Galab5c87532011-02-16 02:03:29 -0600308 }
Kumar Gala39aaca12009-03-19 02:46:19 -0500309#endif
310
311#ifdef CONFIG_SYS_DPAA_FMAN
Kumar Galab5c87532011-02-16 02:03:29 -0600312 if (rcw_tmp & FM1_CLK_SEL) {
313 if (rcw_tmp & HWA_ASYNC_DIV)
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530314 sys_info->freq_fman[0] = freq_c_pll[HWA_CC_PLL] / 4;
Kumar Galab5c87532011-02-16 02:03:29 -0600315 else
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530316 sys_info->freq_fman[0] = freq_c_pll[HWA_CC_PLL] / 2;
Kumar Galab5c87532011-02-16 02:03:29 -0600317 } else {
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530318 sys_info->freq_fman[0] = sys_info->freq_systembus / 2;
Kumar Galab5c87532011-02-16 02:03:29 -0600319 }
Kumar Gala39aaca12009-03-19 02:46:19 -0500320#if (CONFIG_SYS_NUM_FMAN) == 2
Kumar Galab5c87532011-02-16 02:03:29 -0600321 if (rcw_tmp & FM2_CLK_SEL) {
322 if (rcw_tmp & HWA_ASYNC_DIV)
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530323 sys_info->freq_fman[1] = freq_c_pll[HWA_CC_PLL] / 4;
Kumar Galab5c87532011-02-16 02:03:29 -0600324 else
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530325 sys_info->freq_fman[1] = freq_c_pll[HWA_CC_PLL] / 2;
Kumar Galab5c87532011-02-16 02:03:29 -0600326 } else {
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530327 sys_info->freq_fman[1] = sys_info->freq_systembus / 2;
Kumar Galab5c87532011-02-16 02:03:29 -0600328 }
Kumar Gala39aaca12009-03-19 02:46:19 -0500329#endif
330#endif
331
Shaohui Xie3e83fc92013-03-25 07:33:25 +0000332#ifdef CONFIG_SYS_DPAA_QBMAN
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530333 sys_info->freq_qman = sys_info->freq_systembus / 2;
Shaohui Xie3e83fc92013-03-25 07:33:25 +0000334#endif
335
York Sun9a653a92012-10-08 07:44:11 +0000336#endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
337
338#else /* CONFIG_FSL_CORENET */
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530339 uint plat_ratio, e500_ratio, half_freq_systembus;
Haiying Wang2fc7eb02009-01-15 11:58:35 -0500340 int i;
Haiying Wangb3d7f202009-05-20 12:30:29 -0400341#ifdef CONFIG_QE
Haiying Wanga52d2f82011-02-11 01:25:30 -0600342 __maybe_unused u32 qe_ratio;
Haiying Wangb3d7f202009-05-20 12:30:29 -0400343#endif
wdenk42d1f032003-10-15 23:53:47 +0000344
345 plat_ratio = (gur->porpllsr) & 0x0000003e;
346 plat_ratio >>= 1;
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530347 sys_info->freq_systembus = plat_ratio * CONFIG_SYS_CLK_FREQ;
Andy Fleming66ed6cc2007-04-23 02:37:47 -0500348
349 /* Divide before multiply to avoid integer
350 * overflow for processor speeds above 2GHz */
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530351 half_freq_systembus = sys_info->freq_systembus/2;
Poonam Aggrwal0e870982009-07-31 12:08:14 +0530352 for (i = 0; i < cpu_numcores(); i++) {
Haiying Wang2fc7eb02009-01-15 11:58:35 -0500353 e500_ratio = ((gur->porpllsr) >> (i * 8 + 16)) & 0x3f;
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530354 sys_info->freq_processor[i] = e500_ratio * half_freq_systembus;
Haiying Wang2fc7eb02009-01-15 11:58:35 -0500355 }
James Yanga3e77fa2008-02-08 18:05:08 -0600356
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530357 /* Note: freq_ddrbus is the MCLK frequency, not the data rate. */
358 sys_info->freq_ddrbus = sys_info->freq_systembus;
Kumar Galad4357932007-12-07 04:59:26 -0600359
360#ifdef CONFIG_DDR_CLK_FREQ
361 {
Jason Jinc0391112008-09-27 14:40:57 +0800362 u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
363 >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
Kumar Galad4357932007-12-07 04:59:26 -0600364 if (ddr_ratio != 0x7)
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530365 sys_info->freq_ddrbus = ddr_ratio * CONFIG_DDR_CLK_FREQ;
Kumar Galad4357932007-12-07 04:59:26 -0600366 }
367#endif
Trent Piephoada591d2008-12-03 15:16:37 -0800368
Haiying Wangb3d7f202009-05-20 12:30:29 -0400369#ifdef CONFIG_QE
York Sunbe7bebe2012-08-10 11:07:26 +0000370#if defined(CONFIG_P1012) || defined(CONFIG_P1021) || defined(CONFIG_P1025)
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530371 sys_info->freq_qe = sys_info->freq_systembus;
Haiying Wanga52d2f82011-02-11 01:25:30 -0600372#else
Haiying Wangb3d7f202009-05-20 12:30:29 -0400373 qe_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_QE_RATIO)
374 >> MPC85xx_PORPLLSR_QE_RATIO_SHIFT;
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530375 sys_info->freq_qe = qe_ratio * CONFIG_SYS_CLK_FREQ;
Haiying Wangb3d7f202009-05-20 12:30:29 -0400376#endif
Haiying Wanga52d2f82011-02-11 01:25:30 -0600377#endif
Haiying Wangb3d7f202009-05-20 12:30:29 -0400378
Haiying Wang24995d82011-01-20 22:26:31 +0000379#ifdef CONFIG_SYS_DPAA_FMAN
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530380 sys_info->freq_fman[0] = sys_info->freq_systembus;
Haiying Wang24995d82011-01-20 22:26:31 +0000381#endif
382
383#endif /* CONFIG_FSL_CORENET */
384
Dipen Dudhatbeba93e2011-01-19 12:46:27 +0530385#if defined(CONFIG_FSL_LBC)
York Sun9a653a92012-10-08 07:44:11 +0000386 uint lcrr_div;
Trent Piephoada591d2008-12-03 15:16:37 -0800387#if defined(CONFIG_SYS_LBC_LCRR)
388 /* We will program LCRR to this value later */
389 lcrr_div = CONFIG_SYS_LBC_LCRR & LCRR_CLKDIV;
390#else
Becky Brucef51cdaf2010-06-17 11:37:20 -0500391 lcrr_div = in_be32(&(LBC_BASE_ADDR)->lcrr) & LCRR_CLKDIV;
Trent Piephoada591d2008-12-03 15:16:37 -0800392#endif
393 if (lcrr_div == 2 || lcrr_div == 4 || lcrr_div == 8) {
Dave Liu0fd2fa62009-11-17 20:49:05 +0800394#if defined(CONFIG_FSL_CORENET)
395 /* If this is corenet based SoC, bit-representation
396 * for four times the clock divider values.
397 */
398 lcrr_div *= 4;
399#elif !defined(CONFIG_MPC8540) && !defined(CONFIG_MPC8541) && \
Trent Piephoada591d2008-12-03 15:16:37 -0800400 !defined(CONFIG_MPC8555) && !defined(CONFIG_MPC8560)
401 /*
402 * Yes, the entire PQ38 family use the same
403 * bit-representation for twice the clock divider values.
404 */
405 lcrr_div *= 2;
406#endif
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530407 sys_info->freq_localbus = sys_info->freq_systembus / lcrr_div;
Trent Piephoada591d2008-12-03 15:16:37 -0800408 } else {
409 /* In case anyone cares what the unknown value is */
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530410 sys_info->freq_localbus = lcrr_div;
Trent Piephoada591d2008-12-03 15:16:37 -0800411 }
Dipen Dudhatbeba93e2011-01-19 12:46:27 +0530412#endif
Kumar Gala800c73c2012-10-08 07:44:06 +0000413
414#if defined(CONFIG_FSL_IFC)
415 ccr = in_be32(&ifc_regs->ifc_ccr);
416 ccr = ((ccr & IFC_CCR_CLK_DIV_MASK) >> IFC_CCR_CLK_DIV_SHIFT) + 1;
417
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530418 sys_info->freq_localbus = sys_info->freq_systembus / ccr;
Kumar Gala800c73c2012-10-08 07:44:06 +0000419#endif
wdenk42d1f032003-10-15 23:53:47 +0000420}
421
Andy Fleming66ed6cc2007-04-23 02:37:47 -0500422
wdenk42d1f032003-10-15 23:53:47 +0000423int get_clocks (void)
424{
wdenk42d1f032003-10-15 23:53:47 +0000425 sys_info_t sys_info;
Timur Tabi88353a92008-04-04 11:15:58 -0500426#ifdef CONFIG_MPC8544
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200427 volatile ccsr_gur_t *gur = (void *) CONFIG_SYS_MPC85xx_GUTS_ADDR;
Timur Tabi88353a92008-04-04 11:15:58 -0500428#endif
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -0500429#if defined(CONFIG_CPM2)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200430 volatile ccsr_cpm_t *cpm = (ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR;
wdenk42d1f032003-10-15 23:53:47 +0000431 uint sccr, dfbrg;
432
433 /* set VCO = 4 * BRG */
Kumar Galaaafeefb2007-11-28 00:36:33 -0600434 cpm->im_cpm_intctl.sccr &= 0xfffffffc;
435 sccr = cpm->im_cpm_intctl.sccr;
wdenk42d1f032003-10-15 23:53:47 +0000436 dfbrg = (sccr & SCCR_DFBRG_MSK) >> SCCR_DFBRG_SHIFT;
437#endif
438 get_sys_info (&sys_info);
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530439 gd->cpu_clk = sys_info.freq_processor[0];
440 gd->bus_clk = sys_info.freq_systembus;
441 gd->mem_clk = sys_info.freq_ddrbus;
442 gd->arch.lbc_clk = sys_info.freq_localbus;
Timur Tabi88353a92008-04-04 11:15:58 -0500443
Haiying Wangb3d7f202009-05-20 12:30:29 -0400444#ifdef CONFIG_QE
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530445 gd->arch.qe_clk = sys_info.freq_qe;
Simon Glass45bae2e2012-12-13 20:48:50 +0000446 gd->arch.brg_clk = gd->arch.qe_clk / 2;
Haiying Wangb3d7f202009-05-20 12:30:29 -0400447#endif
Timur Tabi88353a92008-04-04 11:15:58 -0500448 /*
449 * The base clock for I2C depends on the actual SOC. Unfortunately,
450 * there is no pattern that can be used to determine the frequency, so
451 * the only choice is to look up the actual SOC number and use the value
452 * for that SOC. This information is taken from application note
453 * AN2919.
454 */
455#if defined(CONFIG_MPC8540) || defined(CONFIG_MPC8541) || \
Tang Yuantianf62b1232013-09-06 10:45:40 +0800456 defined(CONFIG_MPC8560) || defined(CONFIG_MPC8555) || \
457 defined(CONFIG_P1022)
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530458 gd->arch.i2c1_clk = sys_info.freq_systembus;
Timur Tabi88353a92008-04-04 11:15:58 -0500459#elif defined(CONFIG_MPC8544)
460 /*
461 * On the 8544, the I2C clock is the same as the SEC clock. This can be
462 * either CCB/2 or CCB/3, depending on the value of cfg_sec_freq. See
463 * 4.4.3.3 of the 8544 RM. Note that this might actually work for all
464 * 85xx, but only the 8544 has cfg_sec_freq, so it's unknown if the
465 * PORDEVSR2_SEC_CFG bit is 0 on all 85xx boards that are not an 8544.
466 */
467 if (gur->pordevsr2 & MPC85xx_PORDEVSR2_SEC_CFG)
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530468 gd->arch.i2c1_clk = sys_info.freq_systembus / 3;
Kumar Gala42653b82008-10-16 21:58:49 -0500469 else
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530470 gd->arch.i2c1_clk = sys_info.freq_systembus / 2;
Timur Tabi88353a92008-04-04 11:15:58 -0500471#else
472 /* Most 85xx SOCs use CCB/2, so this is the default behavior. */
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530473 gd->arch.i2c1_clk = sys_info.freq_systembus / 2;
Timur Tabi88353a92008-04-04 11:15:58 -0500474#endif
Simon Glass609e6ec2012-12-13 20:48:49 +0000475 gd->arch.i2c2_clk = gd->arch.i2c1_clk;
Timur Tabi943afa22008-01-09 14:35:26 -0600476
Dipen Dudhat6b9ea082009-09-01 17:27:00 +0530477#if defined(CONFIG_FSL_ESDHC)
Priyanka Jain7d640e92011-02-08 15:45:25 +0530478#if defined(CONFIG_MPC8569) || defined(CONFIG_P1010) ||\
479 defined(CONFIG_P1014)
Simon Glasse9adeca2012-12-13 20:49:05 +0000480 gd->arch.sdhc_clk = gd->bus_clk;
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400481#else
Simon Glasse9adeca2012-12-13 20:49:05 +0000482 gd->arch.sdhc_clk = gd->bus_clk / 2;
Kumar Galaef50d6c2008-08-12 11:14:19 -0500483#endif
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400484#endif /* defined(CONFIG_FSL_ESDHC) */
Kumar Galaef50d6c2008-08-12 11:14:19 -0500485
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -0500486#if defined(CONFIG_CPM2)
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530487 gd->arch.vco_out = 2*sys_info.freq_systembus;
Simon Glass748cd052012-12-13 20:48:46 +0000488 gd->arch.cpm_clk = gd->arch.vco_out / 2;
489 gd->arch.scc_clk = gd->arch.vco_out / 4;
490 gd->arch.brg_clk = gd->arch.vco_out / (1 << (2 * (dfbrg + 1)));
wdenk42d1f032003-10-15 23:53:47 +0000491#endif
492
493 if(gd->cpu_clk != 0) return (0);
494 else return (1);
495}
496
497
498/********************************************
499 * get_bus_freq
500 * return system bus freq in Hz
501 *********************************************/
502ulong get_bus_freq (ulong dummy)
503{
James Yanga3e77fa2008-02-08 18:05:08 -0600504 return gd->bus_clk;
wdenk42d1f032003-10-15 23:53:47 +0000505}
Kumar Galad4357932007-12-07 04:59:26 -0600506
507/********************************************
508 * get_ddr_freq
509 * return ddr bus freq in Hz
510 *********************************************/
511ulong get_ddr_freq (ulong dummy)
512{
James Yanga3e77fa2008-02-08 18:05:08 -0600513 return gd->mem_clk;
Kumar Galad4357932007-12-07 04:59:26 -0600514}