blob: 162bbc2f91cac5645f24393f254fbc007e56ae82 [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUTargetMachine.cpp - TargetMachine for hw codegen targets-----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief The AMDGPU target machine contains all of the hardware specific
12/// information needed to emit code for R600 and SI GPUs.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUTargetMachine.h"
Tom Stellardc93fc112015-12-10 02:13:01 +000017#include "AMDGPUTargetObjectFile.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000018#include "AMDGPU.h"
19#include "AMDGPUTargetTransformInfo.h"
20#include "R600ISelLowering.h"
21#include "R600InstrInfo.h"
22#include "R600MachineScheduler.h"
23#include "SIISelLowering.h"
24#include "SIInstrInfo.h"
25#include "llvm/Analysis/Passes.h"
Tom Stellard000c5af2016-04-14 19:09:28 +000026#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000027#include "llvm/CodeGen/MachineFunctionAnalysis.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000028#include "llvm/CodeGen/MachineModuleInfo.h"
29#include "llvm/CodeGen/Passes.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000030#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
31#include "llvm/CodeGen/TargetPassConfig.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000032#include "llvm/IR/Verifier.h"
33#include "llvm/MC/MCAsmInfo.h"
34#include "llvm/IR/LegacyPassManager.h"
35#include "llvm/Support/TargetRegistry.h"
36#include "llvm/Support/raw_os_ostream.h"
37#include "llvm/Transforms/IPO.h"
38#include "llvm/Transforms/Scalar.h"
Matt Arsenaultf42c6922016-06-15 00:11:01 +000039#include "llvm/Transforms/Scalar/GVN.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000040
41using namespace llvm;
42
Matt Arsenaultc5816112016-06-24 06:30:22 +000043static cl::opt<bool> EnableR600StructurizeCFG(
44 "r600-ir-structurize",
45 cl::desc("Use StructurizeCFG IR pass"),
46 cl::init(true));
47
Matt Arsenault03d85842016-06-27 20:32:13 +000048static cl::opt<bool> EnableSROA(
49 "amdgpu-sroa",
50 cl::desc("Run SROA after promote alloca pass"),
51 cl::ReallyHidden,
52 cl::init(true));
53
54static cl::opt<bool> EnableR600IfConvert(
55 "r600-if-convert",
56 cl::desc("Use if conversion pass"),
57 cl::ReallyHidden,
58 cl::init(true));
59
Tom Stellard45bb48e2015-06-13 03:28:10 +000060extern "C" void LLVMInitializeAMDGPUTarget() {
61 // Register the target
62 RegisterTargetMachine<R600TargetMachine> X(TheAMDGPUTarget);
63 RegisterTargetMachine<GCNTargetMachine> Y(TheGCNTarget);
Matt Arsenaultb87fc222015-10-01 22:10:03 +000064
65 PassRegistry *PR = PassRegistry::getPassRegistry();
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +000066 initializeSILowerI1CopiesPass(*PR);
Matt Arsenault782c03b2015-11-03 22:30:13 +000067 initializeSIFixSGPRCopiesPass(*PR);
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +000068 initializeSIFoldOperandsPass(*PR);
Matt Arsenaultc3a01ec2016-06-09 23:18:47 +000069 initializeSIShrinkInstructionsPass(*PR);
Matt Arsenault187276f2015-10-07 00:42:53 +000070 initializeSIFixControlFlowLiveIntervalsPass(*PR);
71 initializeSILoadStoreOptimizerPass(*PR);
Matt Arsenault39319482015-11-06 18:01:57 +000072 initializeAMDGPUAnnotateKernelFeaturesPass(*PR);
Tom Stellarda6f24c62015-12-15 20:55:55 +000073 initializeAMDGPUAnnotateUniformValuesPass(*PR);
Matt Arsenaulte0132462016-01-30 05:19:45 +000074 initializeAMDGPUPromoteAllocaPass(*PR);
Matt Arsenault86de4862016-06-24 07:07:55 +000075 initializeAMDGPUCodeGenPreparePass(*PR);
Tom Stellard77a17772016-01-20 15:48:27 +000076 initializeSIAnnotateControlFlowPass(*PR);
Konstantin Zhuravlyova7919322016-05-10 18:33:41 +000077 initializeSIDebuggerInsertNopsPass(*PR);
Tom Stellard6e1967e2016-02-05 17:42:38 +000078 initializeSIInsertWaitsPass(*PR);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +000079 initializeSIWholeQuadModePass(*PR);
Matt Arsenault55d49cf2016-02-12 02:16:10 +000080 initializeSILowerControlFlowPass(*PR);
Matt Arsenaultd3e4c642016-06-02 00:04:22 +000081 initializeSIDebuggerInsertNopsPass(*PR);
Tom Stellard45bb48e2015-06-13 03:28:10 +000082}
83
Tom Stellarde135ffd2015-09-25 21:41:28 +000084static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
Tom Stellardc93fc112015-12-10 02:13:01 +000085 return make_unique<AMDGPUTargetObjectFile>();
Tom Stellarde135ffd2015-09-25 21:41:28 +000086}
87
Tom Stellard45bb48e2015-06-13 03:28:10 +000088static ScheduleDAGInstrs *createR600MachineScheduler(MachineSchedContext *C) {
89 return new ScheduleDAGMILive(C, make_unique<R600SchedStrategy>());
90}
91
92static MachineSchedRegistry
Nicolai Haehnle02c32912016-01-13 16:10:10 +000093R600SchedRegistry("r600", "Run R600's custom scheduler",
94 createR600MachineScheduler);
95
96static MachineSchedRegistry
97SISchedRegistry("si", "Run SI's custom scheduler",
98 createSIMachineScheduler);
Tom Stellard45bb48e2015-06-13 03:28:10 +000099
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000100static StringRef computeDataLayout(const Triple &TT) {
101 if (TT.getArch() == Triple::r600) {
102 // 32-bit pointers.
103 return "e-p:32:32-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
104 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64";
Tom Stellard45bb48e2015-06-13 03:28:10 +0000105 }
106
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000107 // 32-bit private, local, and region pointers. 64-bit global, constant and
108 // flat.
109 return "e-p:32:32-p1:64:64-p2:64:64-p3:32:32-p4:64:64-p5:32:32"
110 "-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
111 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64";
Tom Stellard45bb48e2015-06-13 03:28:10 +0000112}
113
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000114LLVM_READNONE
115static StringRef getGPUOrDefault(const Triple &TT, StringRef GPU) {
116 if (!GPU.empty())
117 return GPU;
118
119 // HSA only supports CI+, so change the default GPU to a CI for HSA.
120 if (TT.getArch() == Triple::amdgcn)
121 return (TT.getOS() == Triple::AMDHSA) ? "kaveri" : "tahiti";
122
Matt Arsenault8e001942016-06-02 18:37:16 +0000123 return "r600";
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000124}
125
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000126static Reloc::Model getEffectiveRelocModel(Optional<Reloc::Model> RM) {
127 if (!RM.hasValue())
128 return Reloc::PIC_;
129 return *RM;
130}
131
Tom Stellard45bb48e2015-06-13 03:28:10 +0000132AMDGPUTargetMachine::AMDGPUTargetMachine(const Target &T, const Triple &TT,
133 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000134 TargetOptions Options,
135 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000136 CodeModel::Model CM,
137 CodeGenOpt::Level OptLevel)
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000138 : LLVMTargetMachine(T, computeDataLayout(TT), TT, getGPUOrDefault(TT, CPU),
139 FS, Options, getEffectiveRelocModel(RM), CM, OptLevel),
140 TLOF(createTLOF(getTargetTriple())),
141 IntrinsicInfo() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000142 setRequiresStructuredCFG(true);
143 initAsmInfo();
144}
145
Tom Stellarde135ffd2015-09-25 21:41:28 +0000146AMDGPUTargetMachine::~AMDGPUTargetMachine() { }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000147
148//===----------------------------------------------------------------------===//
149// R600 Target Machine (R600 -> Cayman)
150//===----------------------------------------------------------------------===//
151
152R600TargetMachine::R600TargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000153 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000154 TargetOptions Options,
155 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000156 CodeModel::Model CM, CodeGenOpt::Level OL)
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000157 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
158 Subtarget(TT, getTargetCPU(), FS, *this) {}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000159
160//===----------------------------------------------------------------------===//
161// GCN Target Machine (SI+)
162//===----------------------------------------------------------------------===//
163
164GCNTargetMachine::GCNTargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000165 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000166 TargetOptions Options,
167 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000168 CodeModel::Model CM, CodeGenOpt::Level OL)
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000169 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
170 Subtarget(TT, getTargetCPU(), FS, *this) {}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000171
172//===----------------------------------------------------------------------===//
173// AMDGPU Pass Setup
174//===----------------------------------------------------------------------===//
175
176namespace {
Tom Stellardcc7067a62016-03-03 03:53:29 +0000177
Tom Stellard45bb48e2015-06-13 03:28:10 +0000178class AMDGPUPassConfig : public TargetPassConfig {
179public:
180 AMDGPUPassConfig(TargetMachine *TM, PassManagerBase &PM)
Matt Arsenault0a109002015-09-25 17:41:20 +0000181 : TargetPassConfig(TM, PM) {
182
183 // Exceptions and StackMaps are not supported, so these passes will never do
184 // anything.
185 disablePass(&StackMapLivenessID);
186 disablePass(&FuncletLayoutID);
187 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000188
189 AMDGPUTargetMachine &getAMDGPUTargetMachine() const {
190 return getTM<AMDGPUTargetMachine>();
191 }
192
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000193 void addEarlyCSEOrGVNPass();
194 void addStraightLineScalarOptimizationPasses();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000195 void addIRPasses() override;
Matt Arsenault0a109002015-09-25 17:41:20 +0000196 bool addPreISel() override;
197 bool addInstSelector() override;
198 bool addGCPasses() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000199};
200
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000201class R600PassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000202public:
203 R600PassConfig(TargetMachine *TM, PassManagerBase &PM)
204 : AMDGPUPassConfig(TM, PM) { }
205
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000206 ScheduleDAGInstrs *createMachineScheduler(
207 MachineSchedContext *C) const override {
208 return createR600MachineScheduler(C);
209 }
210
Tom Stellard45bb48e2015-06-13 03:28:10 +0000211 bool addPreISel() override;
212 void addPreRegAlloc() override;
213 void addPreSched2() override;
214 void addPreEmitPass() override;
215};
216
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000217class GCNPassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000218public:
219 GCNPassConfig(TargetMachine *TM, PassManagerBase &PM)
220 : AMDGPUPassConfig(TM, PM) { }
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000221
222 GCNTargetMachine &getGCNTargetMachine() const {
223 return getTM<GCNTargetMachine>();
224 }
225
226 ScheduleDAGInstrs *
Matt Arsenault03d85842016-06-27 20:32:13 +0000227 createMachineScheduler(MachineSchedContext *C) const override;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000228
Tom Stellard45bb48e2015-06-13 03:28:10 +0000229 bool addPreISel() override;
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000230 void addMachineSSAOptimization() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000231 bool addInstSelector() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000232#ifdef LLVM_BUILD_GLOBAL_ISEL
233 bool addIRTranslator() override;
234 bool addRegBankSelect() override;
235#endif
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000236 void addFastRegAlloc(FunctionPass *RegAllocPass) override;
237 void addOptimizedRegAlloc(FunctionPass *RegAllocPass) override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000238 void addPreRegAlloc() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000239 void addPreSched2() override;
240 void addPreEmitPass() override;
241};
242
243} // End of anonymous namespace
244
245TargetIRAnalysis AMDGPUTargetMachine::getTargetIRAnalysis() {
Eric Christophera4e5d3c2015-09-16 23:38:13 +0000246 return TargetIRAnalysis([this](const Function &F) {
Mehdi Amini5010ebf2015-07-09 02:08:42 +0000247 return TargetTransformInfo(
248 AMDGPUTTIImpl(this, F.getParent()->getDataLayout()));
249 });
Tom Stellard45bb48e2015-06-13 03:28:10 +0000250}
251
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000252void AMDGPUPassConfig::addEarlyCSEOrGVNPass() {
253 if (getOptLevel() == CodeGenOpt::Aggressive)
254 addPass(createGVNPass());
255 else
256 addPass(createEarlyCSEPass());
257}
258
259void AMDGPUPassConfig::addStraightLineScalarOptimizationPasses() {
260 addPass(createSeparateConstOffsetFromGEPPass());
261 addPass(createSpeculativeExecutionPass());
262 // ReassociateGEPs exposes more opportunites for SLSR. See
263 // the example in reassociate-geps-and-slsr.ll.
264 addPass(createStraightLineStrengthReducePass());
265 // SeparateConstOffsetFromGEP and SLSR creates common expressions which GVN or
266 // EarlyCSE can reuse.
267 addEarlyCSEOrGVNPass();
268 // Run NaryReassociate after EarlyCSE/GVN to be more effective.
269 addPass(createNaryReassociatePass());
270 // NaryReassociate on GEPs creates redundant common expressions, so run
271 // EarlyCSE after it.
272 addPass(createEarlyCSEPass());
273}
274
Tom Stellard45bb48e2015-06-13 03:28:10 +0000275void AMDGPUPassConfig::addIRPasses() {
Matt Arsenaultbde80342016-05-18 15:41:07 +0000276 // There is no reason to run these.
277 disablePass(&StackMapLivenessID);
278 disablePass(&FuncletLayoutID);
279 disablePass(&PatchableFunctionID);
280
Tom Stellard45bb48e2015-06-13 03:28:10 +0000281 // Function calls are not supported, so make sure we inline everything.
282 addPass(createAMDGPUAlwaysInlinePass());
283 addPass(createAlwaysInlinerPass());
284 // We need to add the barrier noop pass, otherwise adding the function
285 // inlining pass will cause all of the PassConfigs passes to be run
286 // one function at a time, which means if we have a nodule with two
287 // functions, then we will generate code for the first function
288 // without ever running any passes on the second.
289 addPass(createBarrierNoopPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000290
Tom Stellardfd253952015-08-07 23:19:30 +0000291 // Handle uses of OpenCL image2d_t, image3d_t and sampler_t arguments.
292 addPass(createAMDGPUOpenCLImageTypeLoweringPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000293
Matt Arsenaulte0132462016-01-30 05:19:45 +0000294 const AMDGPUTargetMachine &TM = getAMDGPUTargetMachine();
Matt Arsenault03d85842016-06-27 20:32:13 +0000295 if (TM.getOptLevel() > CodeGenOpt::None) {
Matt Arsenaulte0132462016-01-30 05:19:45 +0000296 addPass(createAMDGPUPromoteAlloca(&TM));
Matt Arsenault03d85842016-06-27 20:32:13 +0000297
298 if (EnableSROA)
299 addPass(createSROAPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000300 }
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000301
302 addStraightLineScalarOptimizationPasses();
303
304 TargetPassConfig::addIRPasses();
305
306 // EarlyCSE is not always strong enough to clean up what LSR produces. For
307 // example, GVN can combine
308 //
309 // %0 = add %a, %b
310 // %1 = add %b, %a
311 //
312 // and
313 //
314 // %0 = shl nsw %a, 2
315 // %1 = shl %a, 2
316 //
317 // but EarlyCSE can do neither of them.
318 if (getOptLevel() != CodeGenOpt::None)
319 addEarlyCSEOrGVNPass();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000320}
321
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000322bool AMDGPUPassConfig::addPreISel() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000323 addPass(createFlattenCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000324 return false;
325}
326
327bool AMDGPUPassConfig::addInstSelector() {
328 addPass(createAMDGPUISelDag(getAMDGPUTargetMachine()));
329 return false;
330}
331
Matt Arsenault0a109002015-09-25 17:41:20 +0000332bool AMDGPUPassConfig::addGCPasses() {
333 // Do nothing. GC is not supported.
334 return false;
335}
336
Tom Stellard45bb48e2015-06-13 03:28:10 +0000337//===----------------------------------------------------------------------===//
338// R600 Pass Setup
339//===----------------------------------------------------------------------===//
340
341bool R600PassConfig::addPreISel() {
342 AMDGPUPassConfig::addPreISel();
Matt Arsenaultc5816112016-06-24 06:30:22 +0000343
344 if (EnableR600StructurizeCFG)
Tom Stellardbc4497b2016-02-12 23:45:29 +0000345 addPass(createStructurizeCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000346 addPass(createR600TextureIntrinsicsReplacer());
347 return false;
348}
349
350void R600PassConfig::addPreRegAlloc() {
351 addPass(createR600VectorRegMerger(*TM));
352}
353
354void R600PassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000355 addPass(createR600EmitClauseMarkers(), false);
Matt Arsenault03d85842016-06-27 20:32:13 +0000356 if (EnableR600IfConvert)
Tom Stellard45bb48e2015-06-13 03:28:10 +0000357 addPass(&IfConverterID, false);
358 addPass(createR600ClauseMergePass(*TM), false);
359}
360
361void R600PassConfig::addPreEmitPass() {
362 addPass(createAMDGPUCFGStructurizerPass(), false);
363 addPass(createR600ExpandSpecialInstrsPass(*TM), false);
364 addPass(&FinalizeMachineBundlesID, false);
365 addPass(createR600Packetizer(*TM), false);
366 addPass(createR600ControlFlowFinalizer(*TM), false);
367}
368
369TargetPassConfig *R600TargetMachine::createPassConfig(PassManagerBase &PM) {
370 return new R600PassConfig(this, PM);
371}
372
373//===----------------------------------------------------------------------===//
374// GCN Pass Setup
375//===----------------------------------------------------------------------===//
376
Matt Arsenault03d85842016-06-27 20:32:13 +0000377ScheduleDAGInstrs *GCNPassConfig::createMachineScheduler(
378 MachineSchedContext *C) const {
379 const SISubtarget &ST = C->MF->getSubtarget<SISubtarget>();
380 if (ST.enableSIScheduler())
381 return createSIMachineScheduler(C);
382 return nullptr;
383}
384
Tom Stellard45bb48e2015-06-13 03:28:10 +0000385bool GCNPassConfig::addPreISel() {
386 AMDGPUPassConfig::addPreISel();
Matt Arsenault39319482015-11-06 18:01:57 +0000387
388 // FIXME: We need to run a pass to propagate the attributes when calls are
389 // supported.
390 addPass(&AMDGPUAnnotateKernelFeaturesID);
Tom Stellardbc4497b2016-02-12 23:45:29 +0000391 addPass(createStructurizeCFGPass(true)); // true -> SkipUniformRegions
Tom Stellard45bb48e2015-06-13 03:28:10 +0000392 addPass(createSinkingPass());
393 addPass(createSITypeRewriter());
Tom Stellarda6f24c62015-12-15 20:55:55 +0000394 addPass(createAMDGPUAnnotateUniformValues());
Tom Stellardbc4497b2016-02-12 23:45:29 +0000395 addPass(createSIAnnotateControlFlowPass());
Tom Stellarda6f24c62015-12-15 20:55:55 +0000396
Tom Stellard45bb48e2015-06-13 03:28:10 +0000397 return false;
398}
399
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000400void GCNPassConfig::addMachineSSAOptimization() {
401 TargetPassConfig::addMachineSSAOptimization();
402
403 // We want to fold operands after PeepholeOptimizer has run (or as part of
404 // it), because it will eliminate extra copies making it easier to fold the
405 // real source operand. We want to eliminate dead instructions after, so that
406 // we see fewer uses of the copies. We then need to clean up the dead
407 // instructions leftover after the operands are folded as well.
408 //
409 // XXX - Can we get away without running DeadMachineInstructionElim again?
410 addPass(&SIFoldOperandsID);
411 addPass(&DeadMachineInstructionElimID);
412}
413
Tom Stellard45bb48e2015-06-13 03:28:10 +0000414bool GCNPassConfig::addInstSelector() {
415 AMDGPUPassConfig::addInstSelector();
416 addPass(createSILowerI1CopiesPass());
Matt Arsenault782c03b2015-11-03 22:30:13 +0000417 addPass(&SIFixSGPRCopiesID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000418 return false;
419}
420
Tom Stellard000c5af2016-04-14 19:09:28 +0000421#ifdef LLVM_BUILD_GLOBAL_ISEL
422bool GCNPassConfig::addIRTranslator() {
423 addPass(new IRTranslator());
424 return false;
425}
426
427bool GCNPassConfig::addRegBankSelect() {
428 return false;
429}
430#endif
431
Tom Stellard45bb48e2015-06-13 03:28:10 +0000432void GCNPassConfig::addPreRegAlloc() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000433 // This needs to be run directly before register allocation because
434 // earlier passes might recompute live intervals.
435 // TODO: handle CodeGenOpt::None; fast RA ignores spill weights set by the pass
436 if (getOptLevel() > CodeGenOpt::None) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000437 insertPass(&MachineSchedulerID, &SIFixControlFlowLiveIntervalsID);
438 }
439
Matt Arsenault03d85842016-06-27 20:32:13 +0000440 if (getOptLevel() > CodeGenOpt::None) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000441 // Don't do this with no optimizations since it throws away debug info by
442 // merging nonadjacent loads.
443
444 // This should be run after scheduling, but before register allocation. It
445 // also need extra copies to the address operand to be eliminated.
Matt Arsenault03d85842016-06-27 20:32:13 +0000446
447 // FIXME: Move pre-RA and remove extra reg coalescer run.
Tom Stellard45bb48e2015-06-13 03:28:10 +0000448 insertPass(&MachineSchedulerID, &SILoadStoreOptimizerID);
Matt Arsenault84db5d92015-07-14 17:57:36 +0000449 insertPass(&MachineSchedulerID, &RegisterCoalescerID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000450 }
Matt Arsenault03d85842016-06-27 20:32:13 +0000451
Matt Arsenault4a07bf62016-06-22 20:26:24 +0000452 addPass(createSIShrinkInstructionsPass());
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000453 addPass(createSIWholeQuadModePass());
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000454}
455
456void GCNPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000457 TargetPassConfig::addFastRegAlloc(RegAllocPass);
458}
459
460void GCNPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000461 TargetPassConfig::addOptimizedRegAlloc(RegAllocPass);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000462}
463
Tom Stellard45bb48e2015-06-13 03:28:10 +0000464void GCNPassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000465}
466
467void GCNPassConfig::addPreEmitPass() {
Tom Stellardcb6ba622016-04-30 00:23:06 +0000468
469 // The hazard recognizer that runs as part of the post-ra scheduler does not
470 // gaurantee to be able handle all hazards correctly. This is because
471 // if there are multiple scheduling regions in a basic block, the regions
472 // are scheduled bottom up, so when we begin to schedule a region we don't
473 // know what instructions were emitted directly before it.
474 //
475 // Here we add a stand-alone hazard recognizer pass which can handle all cases.
476 // hazard recognizer pass.
477 addPass(&PostRAHazardRecognizerID);
478
Matt Arsenaulte2bd9a32016-06-09 23:19:14 +0000479 addPass(createSIInsertWaitsPass());
Matt Arsenaultcf2744f2016-04-29 20:23:42 +0000480 addPass(createSIShrinkInstructionsPass());
Matt Arsenault9babdf42016-06-22 20:15:28 +0000481 addPass(createSILowerControlFlowPass());
482 addPass(createSIDebuggerInsertNopsPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000483}
484
485TargetPassConfig *GCNTargetMachine::createPassConfig(PassManagerBase &PM) {
486 return new GCNPassConfig(this, PM);
487}