blob: febe13c9c4c6eb86cb9329cbcb0c85c017dafa69 [file] [log] [blame]
Matthias Braun31d19d42016-05-10 03:21:59 +00001//===-- TargetPassConfig.cpp - Target independent code generation passes --===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Alkis Evlogimenos5facafa2003-10-02 16:57:49 +00009//
10// This file defines interfaces to access the target independent code
11// generation passes provided by the LLVM backend.
12//
13//===---------------------------------------------------------------------===//
14
Matthias Braun31d19d42016-05-10 03:21:59 +000015#include "llvm/CodeGen/TargetPassConfig.h"
16
Chandler Carruth17e0bc32015-08-06 07:33:15 +000017#include "llvm/Analysis/BasicAliasAnalysis.h"
Chandler Carruth8b046a42015-08-14 02:42:20 +000018#include "llvm/Analysis/CFLAliasAnalysis.h"
Andrew Trickde401d32012-02-04 02:56:48 +000019#include "llvm/Analysis/Passes.h"
Chandler Carruth42ff4482015-08-14 02:55:50 +000020#include "llvm/Analysis/ScopedNoAliasAA.h"
Chandler Carruth1db22822015-08-14 03:33:48 +000021#include "llvm/Analysis/TypeBasedAliasAnalysis.h"
Andrew Trickde401d32012-02-04 02:56:48 +000022#include "llvm/CodeGen/MachineFunctionPass.h"
Andrew Trickde401d32012-02-04 02:56:48 +000023#include "llvm/CodeGen/RegAllocRegistry.h"
Chandler Carruthb8ddc702014-01-12 11:10:32 +000024#include "llvm/IR/IRPrintingPasses.h"
Chandler Carruth30d69c22015-02-13 10:01:29 +000025#include "llvm/IR/LegacyPassManager.h"
Chandler Carruth5ad5f152014-01-13 09:26:24 +000026#include "llvm/IR/Verifier.h"
Bob Wilsonbbd38dd2012-07-02 19:48:31 +000027#include "llvm/MC/MCAsmInfo.h"
Andrew Trickde401d32012-02-04 02:56:48 +000028#include "llvm/Support/CommandLine.h"
29#include "llvm/Support/Debug.h"
Andrew Trickb7551332012-02-04 02:56:45 +000030#include "llvm/Support/ErrorHandling.h"
Benjamin Kramer799003b2015-03-23 19:32:43 +000031#include "llvm/Support/raw_ostream.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000032#include "llvm/Target/TargetMachine.h"
Peter Collingbourne82437bf2015-06-15 21:07:11 +000033#include "llvm/Transforms/Instrumentation.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000034#include "llvm/Transforms/Scalar.h"
Saleem Abdulrasool5898e092014-11-07 21:32:08 +000035#include "llvm/Transforms/Utils/SymbolRewriter.h"
Jim Laskey95eda5b2006-08-01 14:21:23 +000036
Chris Lattner27dd6422003-12-28 07:59:53 +000037using namespace llvm;
Brian Gaeke960707c2003-11-11 22:41:34 +000038
Andrew Trickde401d32012-02-04 02:56:48 +000039static cl::opt<bool> DisablePostRA("disable-post-ra", cl::Hidden,
40 cl::desc("Disable Post Regalloc"));
41static cl::opt<bool> DisableBranchFold("disable-branch-fold", cl::Hidden,
42 cl::desc("Disable branch folding"));
43static cl::opt<bool> DisableTailDuplicate("disable-tail-duplicate", cl::Hidden,
44 cl::desc("Disable tail duplication"));
45static cl::opt<bool> DisableEarlyTailDup("disable-early-taildup", cl::Hidden,
46 cl::desc("Disable pre-register allocation tail duplication"));
Chandler Carruth4190b502012-04-16 13:49:17 +000047static cl::opt<bool> DisableBlockPlacement("disable-block-placement",
Benjamin Kramer70671b92013-03-29 17:14:24 +000048 cl::Hidden, cl::desc("Disable probability-driven block placement"));
Andrew Trickde401d32012-02-04 02:56:48 +000049static cl::opt<bool> EnableBlockPlacementStats("enable-block-placement-stats",
50 cl::Hidden, cl::desc("Collect probability-driven block placement stats"));
Andrew Trickde401d32012-02-04 02:56:48 +000051static cl::opt<bool> DisableSSC("disable-ssc", cl::Hidden,
52 cl::desc("Disable Stack Slot Coloring"));
53static cl::opt<bool> DisableMachineDCE("disable-machine-dce", cl::Hidden,
54 cl::desc("Disable Machine Dead Code Elimination"));
Jakob Stoklund Olesen0f6e8bb2012-10-03 00:51:32 +000055static cl::opt<bool> DisableEarlyIfConversion("disable-early-ifcvt", cl::Hidden,
56 cl::desc("Disable Early If-conversion"));
Andrew Trickde401d32012-02-04 02:56:48 +000057static cl::opt<bool> DisableMachineLICM("disable-machine-licm", cl::Hidden,
58 cl::desc("Disable Machine LICM"));
59static cl::opt<bool> DisableMachineCSE("disable-machine-cse", cl::Hidden,
60 cl::desc("Disable Machine Common Subexpression Elimination"));
Quentin Colombet61b305e2015-05-05 17:38:16 +000061static cl::opt<cl::boolOrDefault> OptimizeRegAlloc(
62 "optimize-regalloc", cl::Hidden,
Andrew Trickd3f8fe82012-02-10 04:10:36 +000063 cl::desc("Enable optimized register allocation compilation path."));
Andrew Trickde401d32012-02-04 02:56:48 +000064static cl::opt<bool> DisablePostRAMachineLICM("disable-postra-machine-licm",
65 cl::Hidden,
66 cl::desc("Disable Machine LICM"));
67static cl::opt<bool> DisableMachineSink("disable-machine-sink", cl::Hidden,
68 cl::desc("Disable Machine Sinking"));
69static cl::opt<bool> DisableLSR("disable-lsr", cl::Hidden,
70 cl::desc("Disable Loop Strength Reduction Pass"));
Juergen Ributzkaf26beda2014-01-25 02:02:55 +000071static cl::opt<bool> DisableConstantHoisting("disable-constant-hoisting",
72 cl::Hidden, cl::desc("Disable ConstantHoisting"));
Andrew Trickde401d32012-02-04 02:56:48 +000073static cl::opt<bool> DisableCGP("disable-cgp", cl::Hidden,
74 cl::desc("Disable Codegen Prepare"));
75static cl::opt<bool> DisableCopyProp("disable-copyprop", cl::Hidden,
Evan Cheng63618f92012-02-20 23:28:17 +000076 cl::desc("Disable Copy Propagation pass"));
James Molloybc9fed82014-07-23 13:33:00 +000077static cl::opt<bool> DisablePartialLibcallInlining("disable-partial-libcall-inlining",
78 cl::Hidden, cl::desc("Disable Partial Libcall Inlining"));
Sanjoy Das69fad072015-06-15 18:44:27 +000079static cl::opt<bool> EnableImplicitNullChecks(
80 "enable-implicit-null-checks",
81 cl::desc("Fold null checks into faulting memory operations"),
82 cl::init(false));
Andrew Trickde401d32012-02-04 02:56:48 +000083static cl::opt<bool> PrintLSR("print-lsr-output", cl::Hidden,
84 cl::desc("Print LLVM IR produced by the loop-reduce pass"));
85static cl::opt<bool> PrintISelInput("print-isel-input", cl::Hidden,
86 cl::desc("Print LLVM IR input to isel pass"));
87static cl::opt<bool> PrintGCInfo("print-gc", cl::Hidden,
88 cl::desc("Dump garbage collector data"));
89static cl::opt<bool> VerifyMachineCode("verify-machineinstrs", cl::Hidden,
90 cl::desc("Verify generated machine code"),
Owen Anderson21b17882015-02-04 00:02:59 +000091 cl::init(false),
92 cl::ZeroOrMore);
93
Bob Wilson33e51882012-05-30 00:17:12 +000094static cl::opt<std::string>
95PrintMachineInstrs("print-machineinstrs", cl::ValueOptional,
96 cl::desc("Print machine instrs"),
97 cl::value_desc("pass-name"), cl::init("option-unspecified"));
Andrew Trickde401d32012-02-04 02:56:48 +000098
Andrew Trick17080b92013-12-28 21:56:51 +000099// Temporary option to allow experimenting with MachineScheduler as a post-RA
100// scheduler. Targets can "properly" enable this with
Jonas Paulssone451eef2015-12-10 09:10:07 +0000101// substitutePass(&PostRASchedulerID, &PostMachineSchedulerID).
102// Targets can return true in targetSchedulesPostRAScheduling() and
103// insert a PostRA scheduling pass wherever it wants.
104cl::opt<bool> MISchedPostRA("misched-postra", cl::Hidden,
Andrew Trick17080b92013-12-28 21:56:51 +0000105 cl::desc("Run MachineScheduler post regalloc (independent of preRA sched)"));
106
Cameron Zwarich71f0acb2013-02-10 06:42:34 +0000107// Experimental option to run live interval analysis early.
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +0000108static cl::opt<bool> EarlyLiveIntervals("early-live-intervals", cl::Hidden,
109 cl::desc("Run live interval analysis earlier in the pipeline"));
110
Hal Finkel445dda52014-09-02 22:12:54 +0000111static cl::opt<bool> UseCFLAA("use-cfl-aa-in-codegen",
112 cl::init(false), cl::Hidden,
113 cl::desc("Enable the new, experimental CFL alias analysis in CodeGen"));
114
Andrew Tricke9a951c2012-02-15 03:21:51 +0000115/// Allow standard passes to be disabled by command line options. This supports
116/// simple binary flags that either suppress the pass or do nothing.
117/// i.e. -disable-mypass=false has no effect.
118/// These should be converted to boolOrDefault in order to use applyOverride.
Andrew Tricke2203232013-04-10 01:06:56 +0000119static IdentifyingPassPtr applyDisable(IdentifyingPassPtr PassID,
120 bool Override) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000121 if (Override)
Andrew Tricke2203232013-04-10 01:06:56 +0000122 return IdentifyingPassPtr();
Bob Wilsonb9b69362012-07-02 19:48:37 +0000123 return PassID;
Andrew Tricke9a951c2012-02-15 03:21:51 +0000124}
125
Andrew Tricke9a951c2012-02-15 03:21:51 +0000126/// Allow standard passes to be disabled by the command line, regardless of who
127/// is adding the pass.
128///
129/// StandardID is the pass identified in the standard pass pipeline and provided
130/// to addPass(). It may be a target-specific ID in the case that the target
131/// directly adds its own pass, but in that case we harmlessly fall through.
132///
133/// TargetID is the pass that the target has configured to override StandardID.
134///
135/// StandardID may be a pseudo ID. In that case TargetID is the name of the real
136/// pass to run. This allows multiple options to control a single pass depending
137/// on where in the pipeline that pass is added.
Andrew Tricke2203232013-04-10 01:06:56 +0000138static IdentifyingPassPtr overridePass(AnalysisID StandardID,
139 IdentifyingPassPtr TargetID) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000140 if (StandardID == &PostRASchedulerID)
141 return applyDisable(TargetID, DisablePostRA);
142
143 if (StandardID == &BranchFolderPassID)
144 return applyDisable(TargetID, DisableBranchFold);
145
146 if (StandardID == &TailDuplicateID)
147 return applyDisable(TargetID, DisableTailDuplicate);
148
149 if (StandardID == &TargetPassConfig::EarlyTailDuplicateID)
150 return applyDisable(TargetID, DisableEarlyTailDup);
151
152 if (StandardID == &MachineBlockPlacementID)
Benjamin Kramer70671b92013-03-29 17:14:24 +0000153 return applyDisable(TargetID, DisableBlockPlacement);
Andrew Tricke9a951c2012-02-15 03:21:51 +0000154
155 if (StandardID == &StackSlotColoringID)
156 return applyDisable(TargetID, DisableSSC);
157
158 if (StandardID == &DeadMachineInstructionElimID)
159 return applyDisable(TargetID, DisableMachineDCE);
160
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000161 if (StandardID == &EarlyIfConverterID)
Jakob Stoklund Olesen0f6e8bb2012-10-03 00:51:32 +0000162 return applyDisable(TargetID, DisableEarlyIfConversion);
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000163
Andrew Tricke9a951c2012-02-15 03:21:51 +0000164 if (StandardID == &MachineLICMID)
165 return applyDisable(TargetID, DisableMachineLICM);
166
167 if (StandardID == &MachineCSEID)
168 return applyDisable(TargetID, DisableMachineCSE);
169
Andrew Tricke9a951c2012-02-15 03:21:51 +0000170 if (StandardID == &TargetPassConfig::PostRAMachineLICMID)
171 return applyDisable(TargetID, DisablePostRAMachineLICM);
172
173 if (StandardID == &MachineSinkingID)
174 return applyDisable(TargetID, DisableMachineSink);
175
176 if (StandardID == &MachineCopyPropagationID)
177 return applyDisable(TargetID, DisableCopyProp);
178
179 return TargetID;
180}
181
Jim Laskey29e635d2006-08-02 12:30:23 +0000182//===---------------------------------------------------------------------===//
Andrew Trickb7551332012-02-04 02:56:45 +0000183/// TargetPassConfig
184//===---------------------------------------------------------------------===//
185
186INITIALIZE_PASS(TargetPassConfig, "targetpassconfig",
187 "Target Pass Configuration", false, false)
188char TargetPassConfig::ID = 0;
189
Andrew Tricke9a951c2012-02-15 03:21:51 +0000190// Pseudo Pass IDs.
191char TargetPassConfig::EarlyTailDuplicateID = 0;
192char TargetPassConfig::PostRAMachineLICMID = 0;
193
Justin Bogner468c9982015-10-08 00:36:22 +0000194namespace {
195struct InsertedPass {
196 AnalysisID TargetPassID;
197 IdentifyingPassPtr InsertedPassID;
198 bool VerifyAfter;
199 bool PrintAfter;
200
201 InsertedPass(AnalysisID TargetPassID, IdentifyingPassPtr InsertedPassID,
202 bool VerifyAfter, bool PrintAfter)
203 : TargetPassID(TargetPassID), InsertedPassID(InsertedPassID),
204 VerifyAfter(VerifyAfter), PrintAfter(PrintAfter) {}
205
206 Pass *getInsertedPass() const {
207 assert(InsertedPassID.isValid() && "Illegal Pass ID!");
208 if (InsertedPassID.isInstance())
209 return InsertedPassID.getInstance();
210 Pass *NP = Pass::createPass(InsertedPassID.getID());
211 assert(NP && "Pass ID not registered");
212 return NP;
213 }
214};
215}
216
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000217namespace llvm {
218class PassConfigImpl {
219public:
220 // List of passes explicitly substituted by this target. Normally this is
221 // empty, but it is a convenient way to suppress or replace specific passes
222 // that are part of a standard pass pipeline without overridding the entire
223 // pipeline. This mechanism allows target options to inherit a standard pass's
224 // user interface. For example, a target may disable a standard pass by
Bob Wilsonb9b69362012-07-02 19:48:37 +0000225 // default by substituting a pass ID of zero, and the user may still enable
226 // that standard pass with an explicit command line option.
Andrew Tricke2203232013-04-10 01:06:56 +0000227 DenseMap<AnalysisID,IdentifyingPassPtr> TargetPasses;
Bob Wilson33e51882012-05-30 00:17:12 +0000228
229 /// Store the pairs of <AnalysisID, AnalysisID> of which the second pass
230 /// is inserted after each instance of the first one.
Justin Bogner468c9982015-10-08 00:36:22 +0000231 SmallVector<InsertedPass, 4> InsertedPasses;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000232};
233} // namespace llvm
234
Andrew Trickb7551332012-02-04 02:56:45 +0000235// Out of line virtual method.
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000236TargetPassConfig::~TargetPassConfig() {
237 delete Impl;
238}
Andrew Trickb7551332012-02-04 02:56:45 +0000239
Andrew Trick58648e42012-02-08 21:22:48 +0000240// Out of line constructor provides default values for pass options and
241// registers all common codegen passes.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000242TargetPassConfig::TargetPassConfig(TargetMachine *tm, PassManagerBase &pm)
Alex Lorenze2d75232015-07-06 17:44:26 +0000243 : ImmutablePass(ID), PM(&pm), StartBefore(nullptr), StartAfter(nullptr),
244 StopAfter(nullptr), Started(true), Stopped(false),
245 AddingMachinePasses(false), TM(tm), Impl(nullptr), Initialized(false),
Junmo Park3347e782016-01-18 06:42:51 +0000246 DisableVerify(false), EnableTailMerge(true) {
Andrew Trickdd37d522012-02-08 21:22:39 +0000247
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000248 Impl = new PassConfigImpl();
249
Andrew Trickb7551332012-02-04 02:56:45 +0000250 // Register all target independent codegen passes to activate their PassIDs,
251 // including this pass itself.
252 initializeCodeGen(*PassRegistry::getPassRegistry());
Andrew Tricke9a951c2012-02-15 03:21:51 +0000253
Chandler Carruth7b560d42015-09-09 17:55:00 +0000254 // Also register alias analysis passes required by codegen passes.
255 initializeBasicAAWrapperPassPass(*PassRegistry::getPassRegistry());
256 initializeAAResultsWrapperPassPass(*PassRegistry::getPassRegistry());
257
Andrew Tricke9a951c2012-02-15 03:21:51 +0000258 // Substitute Pseudo Pass IDs for real ones.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000259 substitutePass(&EarlyTailDuplicateID, &TailDuplicateID);
260 substitutePass(&PostRAMachineLICMID, &MachineLICMID);
Matthias Braun0663b612016-05-10 04:51:04 +0000261
262 if (StringRef(PrintMachineInstrs.getValue()).equals(""))
263 TM->Options.PrintMachineCode = true;
Andrew Trickb7551332012-02-04 02:56:45 +0000264}
265
Matthias Braun31d19d42016-05-10 03:21:59 +0000266CodeGenOpt::Level TargetPassConfig::getOptLevel() const {
267 return TM->getOptLevel();
268}
269
Bob Wilson33e51882012-05-30 00:17:12 +0000270/// Insert InsertedPassID pass after TargetPassID.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000271void TargetPassConfig::insertPass(AnalysisID TargetPassID,
Justin Bogner468c9982015-10-08 00:36:22 +0000272 IdentifyingPassPtr InsertedPassID,
273 bool VerifyAfter, bool PrintAfter) {
Benjamin Kramere7c45bc2013-04-11 11:57:01 +0000274 assert(((!InsertedPassID.isInstance() &&
275 TargetPassID != InsertedPassID.getID()) ||
276 (InsertedPassID.isInstance() &&
277 TargetPassID != InsertedPassID.getInstance()->getPassID())) &&
Andrew Tricke2203232013-04-10 01:06:56 +0000278 "Insert a pass after itself!");
Justin Bogner468c9982015-10-08 00:36:22 +0000279 Impl->InsertedPasses.emplace_back(TargetPassID, InsertedPassID, VerifyAfter,
280 PrintAfter);
Bob Wilson33e51882012-05-30 00:17:12 +0000281}
282
Andrew Trickb7551332012-02-04 02:56:45 +0000283/// createPassConfig - Create a pass configuration object to be used by
284/// addPassToEmitX methods for generating a pipeline of CodeGen passes.
285///
286/// Targets may override this to extend TargetPassConfig.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000287TargetPassConfig *LLVMTargetMachine::createPassConfig(PassManagerBase &PM) {
288 return new TargetPassConfig(this, PM);
Andrew Trickb7551332012-02-04 02:56:45 +0000289}
290
291TargetPassConfig::TargetPassConfig()
Craig Topperc0196b12014-04-14 00:51:57 +0000292 : ImmutablePass(ID), PM(nullptr) {
Andrew Trickb7551332012-02-04 02:56:45 +0000293 llvm_unreachable("TargetPassConfig should not be constructed on-the-fly");
294}
295
Andrew Trickdd37d522012-02-08 21:22:39 +0000296// Helper to verify the analysis is really immutable.
297void TargetPassConfig::setOpt(bool &Opt, bool Val) {
298 assert(!Initialized && "PassConfig is immutable");
299 Opt = Val;
300}
301
Bob Wilsonb9b69362012-07-02 19:48:37 +0000302void TargetPassConfig::substitutePass(AnalysisID StandardID,
Andrew Tricke2203232013-04-10 01:06:56 +0000303 IdentifyingPassPtr TargetID) {
Bob Wilsonb9b69362012-07-02 19:48:37 +0000304 Impl->TargetPasses[StandardID] = TargetID;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000305}
Andrew Trickee874db2012-02-11 07:11:32 +0000306
Andrew Tricke2203232013-04-10 01:06:56 +0000307IdentifyingPassPtr TargetPassConfig::getPassSubstitution(AnalysisID ID) const {
308 DenseMap<AnalysisID, IdentifyingPassPtr>::const_iterator
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000309 I = Impl->TargetPasses.find(ID);
310 if (I == Impl->TargetPasses.end())
311 return ID;
312 return I->second;
313}
314
Bob Wilsoncac3b902012-07-02 19:48:45 +0000315/// Add a pass to the PassManager if that pass is supposed to be run. If the
316/// Started/Stopped flags indicate either that the compilation should start at
317/// a later pass or that it should stop after an earlier pass, then do not add
318/// the pass. Finally, compare the current pass against the StartAfter
319/// and StopAfter options and change the Started/Stopped flags accordingly.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000320void TargetPassConfig::addPass(Pass *P, bool verifyAfter, bool printAfter) {
Bob Wilsona3f9fa72012-07-02 19:48:39 +0000321 assert(!Initialized && "PassConfig is immutable");
322
Chandler Carruth34263a02012-07-02 22:56:41 +0000323 // Cache the Pass ID here in case the pass manager finds this pass is
324 // redundant with ones already scheduled / available, and deletes it.
325 // Fundamentally, once we add the pass to the manager, we no longer own it
326 // and shouldn't reference it.
327 AnalysisID PassID = P->getPassID();
328
Alex Lorenze2d75232015-07-06 17:44:26 +0000329 if (StartBefore == PassID)
330 Started = true;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000331 if (Started && !Stopped) {
332 std::string Banner;
333 // Construct banner message before PM->add() as that may delete the pass.
334 if (AddingMachinePasses && (printAfter || verifyAfter))
335 Banner = std::string("After ") + std::string(P->getPassName());
Bob Wilsoncac3b902012-07-02 19:48:45 +0000336 PM->add(P);
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000337 if (AddingMachinePasses) {
338 if (printAfter)
339 addPrintPass(Banner);
340 if (verifyAfter)
341 addVerifyPass(Banner);
342 }
Akira Hatanakac100c562015-06-05 21:58:14 +0000343
344 // Add the passes after the pass P if there is any.
Justin Bogner468c9982015-10-08 00:36:22 +0000345 for (auto IP : Impl->InsertedPasses) {
346 if (IP.TargetPassID == PassID)
347 addPass(IP.getInsertedPass(), IP.VerifyAfter, IP.PrintAfter);
Akira Hatanakac100c562015-06-05 21:58:14 +0000348 }
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000349 } else {
Benjamin Kramer483b9fb2013-08-05 11:11:11 +0000350 delete P;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000351 }
Chandler Carruth34263a02012-07-02 22:56:41 +0000352 if (StopAfter == PassID)
Bob Wilsoncac3b902012-07-02 19:48:45 +0000353 Stopped = true;
Chandler Carruth34263a02012-07-02 22:56:41 +0000354 if (StartAfter == PassID)
Bob Wilsoncac3b902012-07-02 19:48:45 +0000355 Started = true;
356 if (Stopped && !Started)
357 report_fatal_error("Cannot stop compilation after pass that is not run");
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000358}
359
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000360/// Add a CodeGen pass at this point in the pipeline after checking for target
361/// and command line overrides.
Andrew Tricke2203232013-04-10 01:06:56 +0000362///
363/// addPass cannot return a pointer to the pass instance because is internal the
364/// PassManager and the instance we create here may already be freed.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000365AnalysisID TargetPassConfig::addPass(AnalysisID PassID, bool verifyAfter,
366 bool printAfter) {
Andrew Tricke2203232013-04-10 01:06:56 +0000367 IdentifyingPassPtr TargetID = getPassSubstitution(PassID);
368 IdentifyingPassPtr FinalPtr = overridePass(PassID, TargetID);
369 if (!FinalPtr.isValid())
Craig Topperc0196b12014-04-14 00:51:57 +0000370 return nullptr;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000371
Andrew Tricke2203232013-04-10 01:06:56 +0000372 Pass *P;
373 if (FinalPtr.isInstance())
374 P = FinalPtr.getInstance();
375 else {
376 P = Pass::createPass(FinalPtr.getID());
377 if (!P)
378 llvm_unreachable("Pass ID not registered");
379 }
380 AnalysisID FinalID = P->getPassID();
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000381 addPass(P, verifyAfter, printAfter); // Ends the lifetime of P.
Andrew Tricke2203232013-04-10 01:06:56 +0000382
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000383 return FinalID;
Andrew Trickf8ea1082012-02-04 02:56:59 +0000384}
Andrew Trickde401d32012-02-04 02:56:48 +0000385
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000386void TargetPassConfig::printAndVerify(const std::string &Banner) {
387 addPrintPass(Banner);
388 addVerifyPass(Banner);
389}
Matthias Brauna7c82a92014-12-11 19:42:05 +0000390
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000391void TargetPassConfig::addPrintPass(const std::string &Banner) {
392 if (TM->shouldPrintMachineCode())
393 PM->add(createMachineFunctionPrinterPass(dbgs(), Banner));
394}
395
396void TargetPassConfig::addVerifyPass(const std::string &Banner) {
Andrew Trickde401d32012-02-04 02:56:48 +0000397 if (VerifyMachineCode)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000398 PM->add(createMachineVerifierPass(Banner));
Andrew Trickde401d32012-02-04 02:56:48 +0000399}
400
Andrew Trickf8ea1082012-02-04 02:56:59 +0000401/// Add common target configurable passes that perform LLVM IR to IR transforms
402/// following machine independent optimization.
403void TargetPassConfig::addIRPasses() {
Andrew Trickde401d32012-02-04 02:56:48 +0000404 // Basic AliasAnalysis support.
405 // Add TypeBasedAliasAnalysis before BasicAliasAnalysis so that
406 // BasicAliasAnalysis wins if they disagree. This is intended to help
407 // support "obvious" type-punning idioms.
Hal Finkel445dda52014-09-02 22:12:54 +0000408 if (UseCFLAA)
Chandler Carruth7b560d42015-09-09 17:55:00 +0000409 addPass(createCFLAAWrapperPass());
410 addPass(createTypeBasedAAWrapperPass());
411 addPass(createScopedNoAliasAAWrapperPass());
412 addPass(createBasicAAWrapperPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000413
414 // Before running any passes, run the verifier to determine if the input
415 // coming from the front-end and/or optimizer is valid.
Duncan P. N. Exon Smithab58a562015-03-19 22:24:17 +0000416 if (!DisableVerify)
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000417 addPass(createVerifierPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000418
419 // Run loop strength reduction before anything else.
420 if (getOptLevel() != CodeGenOpt::None && !DisableLSR) {
Chandler Carruth26c59fa2013-01-07 14:41:08 +0000421 addPass(createLoopStrengthReducePass());
Andrew Trickde401d32012-02-04 02:56:48 +0000422 if (PrintLSR)
Chandler Carruth9d805132014-01-12 11:30:46 +0000423 addPass(createPrintFunctionPass(dbgs(), "\n\n*** Code after LSR ***\n"));
Andrew Trickde401d32012-02-04 02:56:48 +0000424 }
425
Philip Reames23cf2e22015-01-28 19:28:03 +0000426 // Run GC lowering passes for builtin collectors
427 // TODO: add a pass insertion point here
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000428 addPass(createGCLoweringPass());
Philip Reames23cf2e22015-01-28 19:28:03 +0000429 addPass(createShadowStackGCLoweringPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000430
431 // Make sure that no unreachable blocks are instruction selected.
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000432 addPass(createUnreachableBlockEliminationPass());
Juergen Ributzkaf26beda2014-01-25 02:02:55 +0000433
434 // Prepare expensive constants for SelectionDAG.
435 if (getOptLevel() != CodeGenOpt::None && !DisableConstantHoisting)
436 addPass(createConstantHoistingPass());
James Molloybc9fed82014-07-23 13:33:00 +0000437
438 if (getOptLevel() != CodeGenOpt::None && !DisablePartialLibcallInlining)
439 addPass(createPartiallyInlineLibCallsPass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000440}
441
442/// Turn exception handling constructs into something the code generators can
443/// handle.
444void TargetPassConfig::addPassesToHandleExceptions() {
445 switch (TM->getMCAsmInfo()->getExceptionHandlingType()) {
446 case ExceptionHandling::SjLj:
447 // SjLj piggy-backs on dwarf for this bit. The cleanups done apply to both
448 // Dwarf EH prepare needs to be run after SjLj prepare. Otherwise,
449 // catch info can get misplaced when a selector ends up more than one block
450 // removed from the parent invoke(s). This could happen when a landing
451 // pad is shared by multiple invokes and is also a target of a normal
452 // edge from elsewhere.
Mehdi Aminif50daed2015-07-08 01:00:31 +0000453 addPass(createSjLjEHPreparePass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000454 // FALLTHROUGH
455 case ExceptionHandling::DwarfCFI:
456 case ExceptionHandling::ARM:
Bill Wendlingafc10362013-06-19 20:51:24 +0000457 addPass(createDwarfEHPass(TM));
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000458 break;
Reid Kleckner1185fce2015-01-29 00:41:44 +0000459 case ExceptionHandling::WinEH:
Reid Kleckner47c8e7a2015-03-12 00:36:20 +0000460 // We support using both GCC-style and MSVC-style exceptions on Windows, so
461 // add both preparation passes. Each pass will only actually run if it
462 // recognizes the personality function.
Reid Kleckner1185fce2015-01-29 00:41:44 +0000463 addPass(createWinEHPass(TM));
Reid Kleckner47c8e7a2015-03-12 00:36:20 +0000464 addPass(createDwarfEHPass(TM));
Reid Kleckner1185fce2015-01-29 00:41:44 +0000465 break;
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000466 case ExceptionHandling::None:
Mark Seabornb6118c52014-03-20 19:54:47 +0000467 addPass(createLowerInvokePass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000468
469 // The lower invoke pass may create unreachable code. Remove it.
470 addPass(createUnreachableBlockEliminationPass());
471 break;
472 }
Andrew Trickf8ea1082012-02-04 02:56:59 +0000473}
Andrew Trickde401d32012-02-04 02:56:48 +0000474
Bill Wendlingc786b312012-11-30 22:08:55 +0000475/// Add pass to prepare the LLVM IR for code generation. This should be done
476/// before exception handling preparation passes.
477void TargetPassConfig::addCodeGenPrepare() {
478 if (getOptLevel() != CodeGenOpt::None && !DisableCGP)
Bill Wendling7a639ea2013-06-19 21:07:11 +0000479 addPass(createCodeGenPreparePass(TM));
Saleem Abdulrasoold2c5d7f2014-11-08 00:00:50 +0000480 addPass(createRewriteSymbolsPass());
Bill Wendlingc786b312012-11-30 22:08:55 +0000481}
482
Andrew Trickf8ea1082012-02-04 02:56:59 +0000483/// Add common passes that perform LLVM IR to IR transforms in preparation for
484/// instruction selection.
485void TargetPassConfig::addISelPrepare() {
Andrew Trickde401d32012-02-04 02:56:48 +0000486 addPreISel();
487
Peter Collingbourne82437bf2015-06-15 21:07:11 +0000488 // Add both the safe stack and the stack protection passes: each of them will
489 // only protect functions that have corresponding attributes.
Evgeniy Stepanova2002b02015-09-23 18:07:56 +0000490 addPass(createSafeStackPass(TM));
Josh Magee22b8ba22013-12-19 03:17:11 +0000491 addPass(createStackProtectorPass(TM));
492
Andrew Trickde401d32012-02-04 02:56:48 +0000493 if (PrintISelInput)
Chandler Carruth9d805132014-01-12 11:30:46 +0000494 addPass(createPrintFunctionPass(
495 dbgs(), "\n\n*** Final LLVM Code input to ISel ***\n"));
Andrew Trickde401d32012-02-04 02:56:48 +0000496
497 // All passes which modify the LLVM IR are now complete; run the verifier
498 // to ensure that the IR is valid.
499 if (!DisableVerify)
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000500 addPass(createVerifierPass());
Andrew Trickf8ea1082012-02-04 02:56:59 +0000501}
Andrew Trickde401d32012-02-04 02:56:48 +0000502
Andrew Trickf5426752012-02-09 00:40:55 +0000503/// Add the complete set of target-independent postISel code generator passes.
504///
505/// This can be read as the standard order of major LLVM CodeGen stages. Stages
506/// with nontrivial configuration or multiple passes are broken out below in
507/// add%Stage routines.
508///
509/// Any TargetPassConfig::addXX routine may be overriden by the Target. The
510/// addPre/Post methods with empty header implementations allow injecting
511/// target-specific fixups just before or after major stages. Additionally,
512/// targets have the flexibility to change pass order within a stage by
513/// overriding default implementation of add%Stage routines below. Each
514/// technique has maintainability tradeoffs because alternate pass orders are
515/// not well supported. addPre/Post works better if the target pass is easily
516/// tied to a common pass. But if it has subtle dependencies on multiple passes,
Andrew Trick09fc1bb2012-02-10 07:08:25 +0000517/// the target should override the stage instead.
Andrew Trickf5426752012-02-09 00:40:55 +0000518///
519/// TODO: We could use a single addPre/Post(ID) hook to allow pass injection
520/// before/after any target-independent pass. But it's currently overkill.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000521void TargetPassConfig::addMachinePasses() {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000522 AddingMachinePasses = true;
523
Bob Wilson33e51882012-05-30 00:17:12 +0000524 // Insert a machine instr printer pass after the specified pass.
Matthias Braun0663b612016-05-10 04:51:04 +0000525 if (!StringRef(PrintMachineInstrs.getValue()).equals("") &&
526 !StringRef(PrintMachineInstrs.getValue()).equals("option-unspecified")) {
Bob Wilson33e51882012-05-30 00:17:12 +0000527 const PassRegistry *PR = PassRegistry::getPassRegistry();
528 const PassInfo *TPI = PR->getPassInfo(PrintMachineInstrs.getValue());
Akira Hatanaka7ba78302014-12-13 04:52:04 +0000529 const PassInfo *IPI = PR->getPassInfo(StringRef("machineinstr-printer"));
Bob Wilson33e51882012-05-30 00:17:12 +0000530 assert (TPI && IPI && "Pass ID not registered!");
Roman Divackyad06cee2012-09-05 22:26:57 +0000531 const char *TID = (const char *)(TPI->getTypeInfo());
532 const char *IID = (const char *)(IPI->getTypeInfo());
Bob Wilsonb9b69362012-07-02 19:48:37 +0000533 insertPass(TID, IID);
Bob Wilson33e51882012-05-30 00:17:12 +0000534 }
535
Jakob Stoklund Olesen29506f52012-07-04 19:28:27 +0000536 // Print the instruction selected machine code...
537 printAndVerify("After Instruction Selection");
538
Andrew Trickde401d32012-02-04 02:56:48 +0000539 // Expand pseudo-instructions emitted by ISel.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000540 addPass(&ExpandISelPseudosID);
Andrew Trickde401d32012-02-04 02:56:48 +0000541
Andrew Trickf5426752012-02-09 00:40:55 +0000542 // Add passes that optimize machine instructions in SSA form.
Andrew Trickde401d32012-02-04 02:56:48 +0000543 if (getOptLevel() != CodeGenOpt::None) {
Andrew Trickf5426752012-02-09 00:40:55 +0000544 addMachineSSAOptimization();
Craig Topper36f29122012-11-19 00:11:50 +0000545 } else {
Andrew Trickf5426752012-02-09 00:40:55 +0000546 // If the target requests it, assign local variables to stack slots relative
547 // to one another and simplify frame index references where possible.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000548 addPass(&LocalStackSlotAllocationID, false);
Andrew Trickde401d32012-02-04 02:56:48 +0000549 }
550
551 // Run pre-ra passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000552 addPreRegAlloc();
Andrew Trickde401d32012-02-04 02:56:48 +0000553
Andrew Trickf5426752012-02-09 00:40:55 +0000554 // Run register allocation and passes that are tightly coupled with it,
555 // including phi elimination and scheduling.
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000556 if (getOptimizeRegAlloc())
557 addOptimizedRegAlloc(createRegAllocPass(true));
558 else
559 addFastRegAlloc(createRegAllocPass(false));
Andrew Trickde401d32012-02-04 02:56:48 +0000560
561 // Run post-ra passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000562 addPostRegAlloc();
Andrew Trickde401d32012-02-04 02:56:48 +0000563
564 // Insert prolog/epilog code. Eliminate abstract frame index references...
Junmo Park3347e782016-01-18 06:42:51 +0000565 if (getOptLevel() != CodeGenOpt::None)
Kit Bartonae78d532015-08-14 16:54:32 +0000566 addPass(&ShrinkWrapID);
Kit Bartond3cc1672015-08-31 18:26:45 +0000567
Bob Wilsonb9b69362012-07-02 19:48:37 +0000568 addPass(&PrologEpilogCodeInserterID);
Andrew Trickde401d32012-02-04 02:56:48 +0000569
Andrew Trickf5426752012-02-09 00:40:55 +0000570 /// Add passes that optimize machine instructions after register allocation.
571 if (getOptLevel() != CodeGenOpt::None)
572 addMachineLateOptimization();
Andrew Trickde401d32012-02-04 02:56:48 +0000573
574 // Expand pseudo instructions before second scheduling pass.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000575 addPass(&ExpandPostRAPseudosID);
Andrew Trickde401d32012-02-04 02:56:48 +0000576
577 // Run pre-sched2 passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000578 addPreSched2();
Andrew Trickde401d32012-02-04 02:56:48 +0000579
Sanjoy Das69fad072015-06-15 18:44:27 +0000580 if (EnableImplicitNullChecks)
581 addPass(&ImplicitNullChecksID);
582
Andrew Trickde401d32012-02-04 02:56:48 +0000583 // Second pass scheduler.
Jonas Paulssone451eef2015-12-10 09:10:07 +0000584 // Let Target optionally insert this pass by itself at some other
585 // point.
586 if (getOptLevel() != CodeGenOpt::None &&
587 !TM->targetSchedulesPostRAScheduling()) {
Andrew Trick17080b92013-12-28 21:56:51 +0000588 if (MISchedPostRA)
589 addPass(&PostMachineSchedulerID);
590 else
591 addPass(&PostRASchedulerID);
Andrew Trickde401d32012-02-04 02:56:48 +0000592 }
593
Andrew Trickf5426752012-02-09 00:40:55 +0000594 // GC
Evan Cheng59421ae2012-12-21 02:57:04 +0000595 if (addGCPasses()) {
596 if (PrintGCInfo)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000597 addPass(createGCInfoPrinter(dbgs()), false, false);
Evan Cheng59421ae2012-12-21 02:57:04 +0000598 }
Andrew Trickde401d32012-02-04 02:56:48 +0000599
Andrew Trickf5426752012-02-09 00:40:55 +0000600 // Basic block placement.
Andrew Tricke9a951c2012-02-15 03:21:51 +0000601 if (getOptLevel() != CodeGenOpt::None)
Andrew Trickf5426752012-02-09 00:40:55 +0000602 addBlockPlacement();
Andrew Trickde401d32012-02-04 02:56:48 +0000603
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000604 addPreEmitPass();
Juergen Ributzkae8294752013-12-14 06:53:06 +0000605
David Majnemer97890232015-09-17 20:45:18 +0000606 addPass(&FuncletLayoutID, false);
607
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000608 addPass(&StackMapLivenessID, false);
Vikram TV859ad292015-12-16 11:09:48 +0000609 addPass(&LiveDebugValuesID, false);
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000610
Sanjoy Dasc0441c22016-04-19 05:24:47 +0000611 addPass(&PatchableFunctionID, false);
612
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000613 AddingMachinePasses = false;
Andrew Trickde401d32012-02-04 02:56:48 +0000614}
615
Andrew Trickf5426752012-02-09 00:40:55 +0000616/// Add passes that optimize machine instructions in SSA form.
617void TargetPassConfig::addMachineSSAOptimization() {
618 // Pre-ra tail duplication.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000619 addPass(&EarlyTailDuplicateID);
Andrew Trickf5426752012-02-09 00:40:55 +0000620
621 // Optimize PHIs before DCE: removing dead PHI cycles may make more
622 // instructions dead.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000623 addPass(&OptimizePHIsID, false);
Andrew Trickf5426752012-02-09 00:40:55 +0000624
Nadav Rotem7c277da2012-09-06 09:17:37 +0000625 // This pass merges large allocas. StackSlotColoring is a different pass
626 // which merges spill slots.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000627 addPass(&StackColoringID, false);
Nadav Rotem7c277da2012-09-06 09:17:37 +0000628
Andrew Trickf5426752012-02-09 00:40:55 +0000629 // If the target requests it, assign local variables to stack slots relative
630 // to one another and simplify frame index references where possible.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000631 addPass(&LocalStackSlotAllocationID, false);
Andrew Trickf5426752012-02-09 00:40:55 +0000632
633 // With optimization, dead code should already be eliminated. However
634 // there is one known exception: lowered code for arguments that are only
635 // used by tail calls, where the tail calls reuse the incoming stack
636 // arguments directly (see t11 in test/CodeGen/X86/sibcall.ll).
Bob Wilsonb9b69362012-07-02 19:48:37 +0000637 addPass(&DeadMachineInstructionElimID);
Andrew Trickf5426752012-02-09 00:40:55 +0000638
Jakob Stoklund Olesen213a2f82013-01-17 00:58:38 +0000639 // Allow targets to insert passes that improve instruction level parallelism,
640 // like if-conversion. Such passes will typically need dominator trees and
641 // loop info, just like LICM and CSE below.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000642 addILPOpts();
Jakob Stoklund Olesen213a2f82013-01-17 00:58:38 +0000643
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000644 addPass(&MachineLICMID, false);
645 addPass(&MachineCSEID, false);
Bob Wilsonb9b69362012-07-02 19:48:37 +0000646 addPass(&MachineSinkingID);
Andrew Trickf5426752012-02-09 00:40:55 +0000647
Matt Arsenault07a72ba2015-10-12 17:43:56 +0000648 addPass(&PeepholeOptimizerID);
Quentin Colombet03e43f82014-08-20 17:41:48 +0000649 // Clean-up the dead code that may have been generated by peephole
650 // rewriting.
651 addPass(&DeadMachineInstructionElimID);
Andrew Trickf5426752012-02-09 00:40:55 +0000652}
653
Andrew Trickb7551332012-02-04 02:56:45 +0000654//===---------------------------------------------------------------------===//
Andrew Trickf5426752012-02-09 00:40:55 +0000655/// Register Allocation Pass Configuration
Jim Laskey29e635d2006-08-02 12:30:23 +0000656//===---------------------------------------------------------------------===//
Andrew Trickf5426752012-02-09 00:40:55 +0000657
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000658bool TargetPassConfig::getOptimizeRegAlloc() const {
659 switch (OptimizeRegAlloc) {
660 case cl::BOU_UNSET: return getOptLevel() != CodeGenOpt::None;
661 case cl::BOU_TRUE: return true;
662 case cl::BOU_FALSE: return false;
663 }
664 llvm_unreachable("Invalid optimize-regalloc state");
665}
666
Andrew Trickf5426752012-02-09 00:40:55 +0000667/// RegisterRegAlloc's global Registry tracks allocator registration.
Jim Laskey29e635d2006-08-02 12:30:23 +0000668MachinePassRegistry RegisterRegAlloc::Registry;
669
Andrew Trickf5426752012-02-09 00:40:55 +0000670/// A dummy default pass factory indicates whether the register allocator is
671/// overridden on the command line.
Craig Topperc0196b12014-04-14 00:51:57 +0000672static FunctionPass *useDefaultRegisterAllocator() { return nullptr; }
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000673static RegisterRegAlloc
674defaultRegAlloc("default",
675 "pick register allocator based on -O option",
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000676 useDefaultRegisterAllocator);
Jim Laskey29e635d2006-08-02 12:30:23 +0000677
Andrew Trickf5426752012-02-09 00:40:55 +0000678/// -regalloc=... command line option.
Dan Gohmand78c4002008-05-13 00:00:25 +0000679static cl::opt<RegisterRegAlloc::FunctionPassCtor, false,
680 RegisterPassParser<RegisterRegAlloc> >
681RegAlloc("regalloc",
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000682 cl::init(&useDefaultRegisterAllocator),
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000683 cl::desc("Register allocator to use"));
Alkis Evlogimenos5facafa2003-10-02 16:57:49 +0000684
Jim Laskey29e635d2006-08-02 12:30:23 +0000685
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000686/// Instantiate the default register allocator pass for this target for either
687/// the optimized or unoptimized allocation path. This will be added to the pass
688/// manager by addFastRegAlloc in the unoptimized case or addOptimizedRegAlloc
689/// in the optimized case.
690///
691/// A target that uses the standard regalloc pass order for fast or optimized
692/// allocation may still override this for per-target regalloc
693/// selection. But -regalloc=... always takes precedence.
694FunctionPass *TargetPassConfig::createTargetRegisterAllocator(bool Optimized) {
695 if (Optimized)
696 return createGreedyRegisterAllocator();
697 else
698 return createFastRegisterAllocator();
699}
700
701/// Find and instantiate the register allocation pass requested by this target
702/// at the current optimization level. Different register allocators are
703/// defined as separate passes because they may require different analysis.
704///
705/// This helper ensures that the regalloc= option is always available,
706/// even for targets that override the default allocator.
707///
708/// FIXME: When MachinePassRegistry register pass IDs instead of function ptrs,
709/// this can be folded into addPass.
710FunctionPass *TargetPassConfig::createRegAllocPass(bool Optimized) {
Jim Laskey03593f72006-08-01 18:29:48 +0000711 RegisterRegAlloc::FunctionPassCtor Ctor = RegisterRegAlloc::getDefault();
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000712
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000713 // Initialize the global default.
Jim Laskey95eda5b2006-08-01 14:21:23 +0000714 if (!Ctor) {
Jim Laskey29e635d2006-08-02 12:30:23 +0000715 Ctor = RegAlloc;
716 RegisterRegAlloc::setDefault(RegAlloc);
Jim Laskey95eda5b2006-08-01 14:21:23 +0000717 }
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000718 if (Ctor != useDefaultRegisterAllocator)
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000719 return Ctor();
720
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000721 // With no -regalloc= override, ask the target for a regalloc pass.
722 return createTargetRegisterAllocator(Optimized);
723}
724
Arnaud A. de Grandmaisona61262f2014-10-21 20:47:22 +0000725/// Return true if the default global register allocator is in use and
726/// has not be overriden on the command line with '-regalloc=...'
727bool TargetPassConfig::usingDefaultRegAlloc() const {
Arnaud A. de Grandmaison5c7fe7e92014-10-21 21:50:49 +0000728 return RegAlloc.getNumOccurrences() == 0;
Arnaud A. de Grandmaisona61262f2014-10-21 20:47:22 +0000729}
730
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000731/// Add the minimum set of target-independent passes that are required for
732/// register allocation. No coalescing or scheduling.
733void TargetPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000734 addPass(&PHIEliminationID, false);
735 addPass(&TwoAddressInstructionPassID, false);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000736
Dan Gohmane32c5742015-09-08 20:36:33 +0000737 if (RegAllocPass)
738 addPass(RegAllocPass);
Jim Laskeyd1a714e2006-07-27 20:05:00 +0000739}
Andrew Trickf5426752012-02-09 00:40:55 +0000740
741/// Add standard target-independent passes that are tightly coupled with
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000742/// optimized register allocation, including coalescing, machine instruction
743/// scheduling, and register allocation itself.
744void TargetPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Matthias Braunfbe85ae2016-04-28 03:07:16 +0000745 addPass(&DetectDeadLanesID, false);
746
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000747 addPass(&ProcessImplicitDefsID, false);
Jakob Stoklund Oleseneb495662012-06-25 18:12:18 +0000748
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000749 // LiveVariables currently requires pure SSA form.
750 //
751 // FIXME: Once TwoAddressInstruction pass no longer uses kill flags,
752 // LiveVariables can be removed completely, and LiveIntervals can be directly
753 // computed. (We still either need to regenerate kill flags after regalloc, or
754 // preferably fix the scavenger to not depend on them).
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000755 addPass(&LiveVariablesID, false);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000756
Rafael Espindola9770bde2013-10-14 16:39:04 +0000757 // Edge splitting is smarter with machine loop info.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000758 addPass(&MachineLoopInfoID, false);
759 addPass(&PHIEliminationID, false);
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +0000760
761 // Eventually, we want to run LiveIntervals before PHI elimination.
762 if (EarlyLiveIntervals)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000763 addPass(&LiveIntervalsID, false);
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +0000764
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000765 addPass(&TwoAddressInstructionPassID, false);
Bob Wilsonb9b69362012-07-02 19:48:37 +0000766 addPass(&RegisterCoalescerID);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000767
768 // PreRA instruction scheduling.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000769 addPass(&MachineSchedulerID);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000770
Dan Gohmane32c5742015-09-08 20:36:33 +0000771 if (RegAllocPass) {
772 // Add the selected register allocation pass.
773 addPass(RegAllocPass);
Jakob Stoklund Olesen59a0d322012-06-26 17:09:29 +0000774
Dan Gohmane32c5742015-09-08 20:36:33 +0000775 // Allow targets to change the register assignments before rewriting.
776 addPreRewrite();
Andrew Trickf5426752012-02-09 00:40:55 +0000777
Dan Gohmane32c5742015-09-08 20:36:33 +0000778 // Finally rewrite virtual registers.
779 addPass(&VirtRegRewriterID);
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000780
Dan Gohmane32c5742015-09-08 20:36:33 +0000781 // Perform stack slot coloring and post-ra machine LICM.
782 //
783 // FIXME: Re-enable coloring with register when it's capable of adding
784 // kill markers.
785 addPass(&StackSlotColoringID);
Andrew Trick899f46c2012-02-15 07:57:03 +0000786
Dan Gohmane32c5742015-09-08 20:36:33 +0000787 // Run post-ra machine LICM to hoist reloads / remats.
788 //
789 // FIXME: can this move into MachineLateOptimization?
790 addPass(&PostRAMachineLICMID);
791 }
Andrew Trickf5426752012-02-09 00:40:55 +0000792}
793
794//===---------------------------------------------------------------------===//
795/// Post RegAlloc Pass Configuration
796//===---------------------------------------------------------------------===//
797
798/// Add passes that optimize machine instructions after register allocation.
799void TargetPassConfig::addMachineLateOptimization() {
800 // Branch folding must be run after regalloc and prolog/epilog insertion.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000801 addPass(&BranchFolderPassID);
Andrew Trickf5426752012-02-09 00:40:55 +0000802
803 // Tail duplication.
Vincent Lejeune92b0a642013-12-07 01:49:19 +0000804 // Note that duplicating tail just increases code size and degrades
805 // performance for targets that require Structured Control Flow.
806 // In addition it can also make CFG irreducible. Thus we disable it.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000807 if (!TM->requiresStructuredCFG())
808 addPass(&TailDuplicateID);
Andrew Trickf5426752012-02-09 00:40:55 +0000809
810 // Copy propagation.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000811 addPass(&MachineCopyPropagationID);
Andrew Trickf5426752012-02-09 00:40:55 +0000812}
813
Evan Cheng59421ae2012-12-21 02:57:04 +0000814/// Add standard GC passes.
815bool TargetPassConfig::addGCPasses() {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000816 addPass(&GCMachineCodeAnalysisID, false);
Evan Cheng59421ae2012-12-21 02:57:04 +0000817 return true;
818}
819
Andrew Trickf5426752012-02-09 00:40:55 +0000820/// Add standard basic block placement passes.
821void TargetPassConfig::addBlockPlacement() {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000822 if (addPass(&MachineBlockPlacementID, false)) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000823 // Run a separate pass to collect block placement statistics.
824 if (EnableBlockPlacementStats)
Bob Wilsonb9b69362012-07-02 19:48:37 +0000825 addPass(&MachineBlockPlacementStatsID);
Andrew Trickf5426752012-02-09 00:40:55 +0000826 }
827}