blob: a4393b36873a98c6be97d5cf43ad579542b9e6ca [file] [log] [blame]
Jack Carter97700972013-08-13 20:19:16 +00001def addrimm12 : ComplexPattern<iPTR, 2, "selectIntAddrMM", [frameindex]>;
2
Zoran Jovanovicb26f8892014-10-10 13:45:34 +00003def simm4 : Operand<i32>;
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +00004def simm7 : Operand<i32>;
Zoran Jovanovicb26f8892014-10-10 13:45:34 +00005
Jack Carter97700972013-08-13 20:19:16 +00006def simm12 : Operand<i32> {
7 let DecoderMethod = "DecodeSimm12";
8}
9
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +000010def uimm5_lsl2 : Operand<OtherVT> {
11 let EncoderMethod = "getUImm5Lsl2Encoding";
12}
13
Zoran Jovanovic42b84442014-10-23 11:13:59 +000014def uimm6_lsl2 : Operand<i32> {
15 let EncoderMethod = "getUImm6Lsl2Encoding";
16}
17
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +000018def simm9_addiusp : Operand<i32> {
19 let EncoderMethod = "getSImm9AddiuspValue";
20}
21
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000022def uimm3_shift : Operand<i32> {
23 let EncoderMethod = "getUImm3Mod8Encoding";
24}
25
Zoran Jovanovicbac36192014-10-23 11:06:34 +000026def simm3_lsa2 : Operand<i32> {
27 let EncoderMethod = "getSImm3Lsa2Value";
28}
29
Zoran Jovanovic88531712014-11-05 17:31:00 +000030def uimm4_andi : Operand<i32> {
31 let EncoderMethod = "getUImm4AndValue";
32}
33
Zoran Jovanovic06c9d552014-11-05 17:43:00 +000034def immZExtAndi16 : ImmLeaf<i32,
35 [{return (Imm == 128 || (Imm >= 1 && Imm <= 4) || Imm == 7 || Imm == 8 ||
36 Imm == 15 || Imm == 16 || Imm == 31 || Imm == 32 || Imm == 63 ||
37 Imm == 64 || Imm == 255 || Imm == 32768 || Imm == 65535 );}]>;
38
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000039def immZExt2Shift : ImmLeaf<i32, [{return Imm >= 1 && Imm <= 8;}]>;
40
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +000041def immLi16 : ImmLeaf<i32, [{return Imm >= -1 && Imm <= 126;}]>;
42
Jack Carter97700972013-08-13 20:19:16 +000043def mem_mm_12 : Operand<i32> {
44 let PrintMethod = "printMemOperand";
45 let MIOperandInfo = (ops GPR32, simm12);
46 let EncoderMethod = "getMemEncodingMMImm12";
47 let ParserMatchClass = MipsMemAsmOperand;
48 let OperandType = "OPERAND_MEMORY";
49}
50
Zoran Jovanovic507e0842013-10-29 16:38:59 +000051def jmptarget_mm : Operand<OtherVT> {
52 let EncoderMethod = "getJumpTargetOpValueMM";
53}
54
55def calltarget_mm : Operand<iPTR> {
56 let EncoderMethod = "getJumpTargetOpValueMM";
57}
58
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +000059def brtarget_mm : Operand<OtherVT> {
60 let EncoderMethod = "getBranchTargetOpValueMM";
61 let OperandType = "OPERAND_PCREL";
62 let DecoderMethod = "DecodeBranchTargetMM";
63}
64
Zoran Jovanovic73ff9482014-08-14 12:09:10 +000065class CompactBranchMM<string opstr, DAGOperand opnd, PatFrag cond_op,
66 RegisterOperand RO> :
67 InstSE<(outs), (ins RO:$rs, opnd:$offset),
68 !strconcat(opstr, "\t$rs, $offset"), [], IIBranch, FrmI> {
69 let isBranch = 1;
70 let isTerminator = 1;
71 let hasDelaySlot = 0;
72 let Defs = [AT];
73}
74
Jack Carter97700972013-08-13 20:19:16 +000075let canFoldAsLoad = 1 in
76class LoadLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
77 Operand MemOpnd> :
78 InstSE<(outs RO:$rt), (ins MemOpnd:$addr, RO:$src),
79 !strconcat(opstr, "\t$rt, $addr"),
80 [(set RO:$rt, (OpNode addrimm12:$addr, RO:$src))],
81 NoItinerary, FrmI> {
Vladimir Medicdde3d582013-09-06 12:30:36 +000082 let DecoderMethod = "DecodeMemMMImm12";
Jack Carter97700972013-08-13 20:19:16 +000083 string Constraints = "$src = $rt";
84}
85
86class StoreLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
87 Operand MemOpnd>:
88 InstSE<(outs), (ins RO:$rt, MemOpnd:$addr),
89 !strconcat(opstr, "\t$rt, $addr"),
Vladimir Medicdde3d582013-09-06 12:30:36 +000090 [(OpNode RO:$rt, addrimm12:$addr)], NoItinerary, FrmI> {
91 let DecoderMethod = "DecodeMemMMImm12";
92}
Jack Carter97700972013-08-13 20:19:16 +000093
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +000094class LLBaseMM<string opstr, RegisterOperand RO> :
95 InstSE<(outs RO:$rt), (ins mem_mm_12:$addr),
96 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
Zoran Jovanovic7d633922014-01-15 13:17:33 +000097 let DecoderMethod = "DecodeMemMMImm12";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +000098 let mayLoad = 1;
99}
100
101class SCBaseMM<string opstr, RegisterOperand RO> :
Zoran Jovanovic285cc282014-02-28 18:22:56 +0000102 InstSE<(outs RO:$dst), (ins RO:$rt, mem_mm_12:$addr),
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000103 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
Zoran Jovanovic7d633922014-01-15 13:17:33 +0000104 let DecoderMethod = "DecodeMemMMImm12";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000105 let mayStore = 1;
Zoran Jovanovic285cc282014-02-28 18:22:56 +0000106 let Constraints = "$rt = $dst";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000107}
108
Zoran Jovanovicd4cb61c2014-01-15 13:01:18 +0000109class LoadMM<string opstr, DAGOperand RO, SDPatternOperator OpNode = null_frag,
110 InstrItinClass Itin = NoItinerary> :
111 InstSE<(outs RO:$rt), (ins mem_mm_12:$addr),
112 !strconcat(opstr, "\t$rt, $addr"),
113 [(set RO:$rt, (OpNode addrimm12:$addr))], Itin, FrmI> {
114 let DecoderMethod = "DecodeMemMMImm12";
115 let canFoldAsLoad = 1;
116 let mayLoad = 1;
117}
118
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000119class ArithRMM16<string opstr, RegisterOperand RO, bit isComm = 0,
120 InstrItinClass Itin = NoItinerary,
121 SDPatternOperator OpNode = null_frag> :
122 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, RO:$rt),
123 !strconcat(opstr, "\t$rd, $rs, $rt"),
124 [(set RO:$rd, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
125 let isCommutable = isComm;
126}
127
Zoran Jovanovic88531712014-11-05 17:31:00 +0000128class AndImmMM16<string opstr, RegisterOperand RO,
129 InstrItinClass Itin = NoItinerary> :
130 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, uimm4_andi:$imm),
131 !strconcat(opstr, "\t$rd, $rs, $imm"), [], Itin, FrmI>;
132
Zoran Jovanovic81ceebc2014-10-21 08:32:40 +0000133class LogicRMM16<string opstr, RegisterOperand RO,
134 InstrItinClass Itin = NoItinerary,
135 SDPatternOperator OpNode = null_frag> :
136 MicroMipsInst16<(outs RO:$dst), (ins RO:$rs, RO:$rt),
137 !strconcat(opstr, "\t$rt, $rs"),
138 [(set RO:$dst, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
139 let isCommutable = 1;
140 let Constraints = "$rt = $dst";
141}
142
143class NotMM16<string opstr, RegisterOperand RO> :
144 MicroMipsInst16<(outs RO:$rt), (ins RO:$rs),
145 !strconcat(opstr, "\t$rt, $rs"),
146 [(set RO:$rt, (not RO:$rs))], NoItinerary, FrmR>;
147
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000148class ShiftIMM16<string opstr, Operand ImmOpnd, RegisterOperand RO,
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +0000149 InstrItinClass Itin = NoItinerary> :
150 MicroMipsInst16<(outs RO:$rd), (ins RO:$rt, ImmOpnd:$shamt),
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000151 !strconcat(opstr, "\t$rd, $rt, $shamt"), [], Itin, FrmR>;
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +0000152
Zoran Jovanovicbac36192014-10-23 11:06:34 +0000153class AddImmUR2<string opstr, RegisterOperand RO> :
154 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, simm3_lsa2:$imm),
155 !strconcat(opstr, "\t$rd, $rs, $imm"),
156 [], NoItinerary, FrmR> {
157 let isCommutable = 1;
158}
159
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000160class AddImmUS5<string opstr, RegisterOperand RO> :
161 MicroMipsInst16<(outs RO:$dst), (ins RO:$rd, simm4:$imm),
162 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmR> {
163 let Constraints = "$rd = $dst";
164 let isCommutable = 1;
165}
166
Zoran Jovanovic42b84442014-10-23 11:13:59 +0000167class AddImmUR1SP<string opstr, RegisterOperand RO> :
168 MicroMipsInst16<(outs RO:$rd), (ins uimm6_lsl2:$imm),
169 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmR>;
170
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +0000171class AddImmUSP<string opstr> :
172 MicroMipsInst16<(outs), (ins simm9_addiusp:$imm),
173 !strconcat(opstr, "\t$imm"), [], NoItinerary, FrmI>;
174
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000175class MoveFromHILOMM<string opstr, RegisterOperand RO, Register UseReg> :
176 MicroMipsInst16<(outs RO:$rd), (ins), !strconcat(opstr, "\t$rd"),
177 [], II_MFHI_MFLO, FrmR> {
178 let Uses = [UseReg];
179 let hasSideEffects = 0;
180}
181
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000182class MoveMM16<string opstr, RegisterOperand RO, bit isComm = 0,
183 InstrItinClass Itin = NoItinerary> :
184 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs),
185 !strconcat(opstr, "\t$rd, $rs"), [], Itin, FrmR> {
186 let isCommutable = isComm;
187 let isReMaterializable = 1;
188}
189
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +0000190class LoadImmMM16<string opstr, Operand Od, RegisterOperand RO,
191 SDPatternOperator imm_type = null_frag> :
192 MicroMipsInst16<(outs RO:$rd), (ins Od:$imm),
193 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmI> {
194 let isReMaterializable = 1;
195}
196
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000197// 16-bit Jump and Link (Call)
198class JumpLinkRegMM16<string opstr, RegisterOperand RO> :
199 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
Zoran Jovanovic9b05a312014-03-31 14:00:10 +0000200 [(MipsJmpLink RO:$rs)], IIBranch, FrmR> {
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000201 let isCall = 1;
202 let hasDelaySlot = 1;
203 let Defs = [RA];
204}
205
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000206// 16-bit Jump Reg
207class JumpRegMM16<string opstr, RegisterOperand RO> :
208 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
209 [], IIBranch, FrmR> {
210 let hasDelaySlot = 1;
211 let isBranch = 1;
212 let isIndirectBranch = 1;
213}
214
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000215// Base class for JRADDIUSP instruction.
216class JumpRAddiuStackMM16 :
217 MicroMipsInst16<(outs), (ins uimm5_lsl2:$imm), "jraddiusp\t$imm",
218 [], IIBranch, FrmR> {
219 let isTerminator = 1;
220 let isBarrier = 1;
221 let hasDelaySlot = 1;
222 let isBranch = 1;
223 let isIndirectBranch = 1;
224}
225
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000226// 16-bit Jump and Link (Call) - Short Delay Slot
227class JumpLinkRegSMM16<string opstr, RegisterOperand RO> :
228 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
229 [], IIBranch, FrmR> {
230 let isCall = 1;
231 let hasDelaySlot = 1;
232 let Defs = [RA];
233}
234
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000235// 16-bit Jump Register Compact - No delay slot
236class JumpRegCMM16<string opstr, RegisterOperand RO> :
237 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
238 [], IIBranch, FrmR> {
239 let isTerminator = 1;
240 let isBarrier = 1;
241 let isBranch = 1;
242 let isIndirectBranch = 1;
243}
244
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000245// MicroMIPS Jump and Link (Call) - Short Delay Slot
246let isCall = 1, hasDelaySlot = 1, Defs = [RA] in {
247 class JumpLinkMM<string opstr, DAGOperand opnd> :
248 InstSE<(outs), (ins opnd:$target), !strconcat(opstr, "\t$target"),
249 [], IIBranch, FrmJ, opstr> {
250 let DecoderMethod = "DecodeJumpTargetMM";
251 }
252
253 class JumpLinkRegMM<string opstr, RegisterOperand RO>:
254 InstSE<(outs RO:$rd), (ins RO:$rs), !strconcat(opstr, "\t$rd, $rs"),
255 [], IIBranch, FrmR>;
Zoran Jovanoviced6dd6b2014-09-12 13:51:58 +0000256
257 class BranchCompareToZeroLinkMM<string opstr, DAGOperand opnd,
258 RegisterOperand RO> :
259 InstSE<(outs), (ins RO:$rs, opnd:$offset),
260 !strconcat(opstr, "\t$rs, $offset"), [], IIBranch, FrmI, opstr>;
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000261}
262
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000263def ADDU16_MM : ArithRMM16<"addu16", GPRMM16Opnd, 1, II_ADDU, add>,
264 ARITH_FM_MM16<0>;
265def SUBU16_MM : ArithRMM16<"subu16", GPRMM16Opnd, 0, II_SUBU, sub>,
266 ARITH_FM_MM16<1>;
Zoran Jovanovic88531712014-11-05 17:31:00 +0000267def ANDI16_MM : AndImmMM16<"andi16", GPRMM16Opnd, II_AND>, ANDI_FM_MM16<0x0b>;
Zoran Jovanovic81ceebc2014-10-21 08:32:40 +0000268def AND16_MM : LogicRMM16<"and16", GPRMM16Opnd, II_AND, and>,
269 LOGIC_FM_MM16<0x2>;
270def OR16_MM : LogicRMM16<"or16", GPRMM16Opnd, II_OR, or>,
271 LOGIC_FM_MM16<0x3>;
272def XOR16_MM : LogicRMM16<"xor16", GPRMM16Opnd, II_XOR, xor>,
273 LOGIC_FM_MM16<0x1>;
274def NOT16_MM : NotMM16<"not16", GPRMM16Opnd>, LOGIC_FM_MM16<0x0>;
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000275def SLL16_MM : ShiftIMM16<"sll16", uimm3_shift, GPRMM16Opnd, II_SLL>,
276 SHIFT_FM_MM16<0>;
277def SRL16_MM : ShiftIMM16<"srl16", uimm3_shift, GPRMM16Opnd, II_SRL>,
278 SHIFT_FM_MM16<1>;
Zoran Jovanovic42b84442014-10-23 11:13:59 +0000279def ADDIUR1SP_MM : AddImmUR1SP<"addiur1sp", GPRMM16Opnd>, ADDIUR1SP_FM_MM16;
Zoran Jovanovicbac36192014-10-23 11:06:34 +0000280def ADDIUR2_MM : AddImmUR2<"addiur2", GPRMM16Opnd>, ADDIUR2_FM_MM16;
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000281def ADDIUS5_MM : AddImmUS5<"addius5", GPR32Opnd>, ADDIUS5_FM_MM16;
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +0000282def ADDIUSP_MM : AddImmUSP<"addiusp">, ADDIUSP_FM_MM16;
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000283def MFHI16_MM : MoveFromHILOMM<"mfhi", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x10>;
284def MFLO16_MM : MoveFromHILOMM<"mflo", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x12>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000285def MOVE16_MM : MoveMM16<"move", GPR32Opnd>, MOVE_FM_MM16<0x03>;
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +0000286def LI16_MM : LoadImmMM16<"li16", simm7, GPRMM16Opnd, immLi16>,
287 LI_FM_MM16, IsAsCheapAsAMove;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000288def JALR16_MM : JumpLinkRegMM16<"jalr", GPR32Opnd>, JALR_FM_MM16<0x0e>;
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000289def JALRS16_MM : JumpLinkRegSMM16<"jalrs16", GPR32Opnd>, JALR_FM_MM16<0x0f>;
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000290def JRC16_MM : JumpRegCMM16<"jrc", GPR32Opnd>, JALR_FM_MM16<0x0d>;
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000291def JRADDIUSP : JumpRAddiuStackMM16, JRADDIUSP_FM_MM16<0x18>;
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000292def JR16_MM : JumpRegMM16<"jr16", GPR32Opnd>, JALR_FM_MM16<0x0c>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000293
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000294class WaitMM<string opstr> :
295 InstSE<(outs), (ins uimm10:$code_), !strconcat(opstr, "\t$code_"), [],
296 NoItinerary, FrmOther, opstr>;
297
Akira Hatanakaa43b56d2013-08-20 20:46:51 +0000298let DecoderNamespace = "MicroMips", Predicates = [InMicroMips] in {
Zoran Jovanovic73ff9482014-08-14 12:09:10 +0000299 /// Compact Branch Instructions
300 def BEQZC_MM : CompactBranchMM<"beqzc", brtarget_mm, seteq, GPR32Opnd>,
301 COMPACT_BRANCH_FM_MM<0x7>;
302 def BNEZC_MM : CompactBranchMM<"bnezc", brtarget_mm, setne, GPR32Opnd>,
303 COMPACT_BRANCH_FM_MM<0x5>;
304
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000305 /// Arithmetic Instructions (ALU Immediate)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000306 def ADDiu_MM : MMRel, ArithLogicI<"addiu", simm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000307 ADDI_FM_MM<0xc>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000308 def ADDi_MM : MMRel, ArithLogicI<"addi", simm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000309 ADDI_FM_MM<0x4>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000310 def SLTi_MM : MMRel, SetCC_I<"slti", setlt, simm16, immSExt16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000311 SLTI_FM_MM<0x24>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000312 def SLTiu_MM : MMRel, SetCC_I<"sltiu", setult, simm16, immSExt16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000313 SLTI_FM_MM<0x2c>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000314 def ANDi_MM : MMRel, ArithLogicI<"andi", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000315 ADDI_FM_MM<0x34>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000316 def ORi_MM : MMRel, ArithLogicI<"ori", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000317 ADDI_FM_MM<0x14>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000318 def XORi_MM : MMRel, ArithLogicI<"xori", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000319 ADDI_FM_MM<0x1c>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000320 def LUi_MM : MMRel, LoadUpper<"lui", GPR32Opnd, uimm16>, LUI_FM_MM;
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000321
Zoran Jovanovicbd28c372013-12-25 10:14:07 +0000322 def LEA_ADDiu_MM : MMRel, EffectiveAddress<"addiu", GPR32Opnd>,
323 LW_FM_MM<0xc>;
324
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000325 /// Arithmetic Instructions (3-Operand, R-Type)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000326 def ADDu_MM : MMRel, ArithLogicR<"addu", GPR32Opnd>, ADD_FM_MM<0, 0x150>;
327 def SUBu_MM : MMRel, ArithLogicR<"subu", GPR32Opnd>, ADD_FM_MM<0, 0x1d0>;
328 def MUL_MM : MMRel, ArithLogicR<"mul", GPR32Opnd>, ADD_FM_MM<0, 0x210>;
329 def ADD_MM : MMRel, ArithLogicR<"add", GPR32Opnd>, ADD_FM_MM<0, 0x110>;
330 def SUB_MM : MMRel, ArithLogicR<"sub", GPR32Opnd>, ADD_FM_MM<0, 0x190>;
331 def SLT_MM : MMRel, SetCC_R<"slt", setlt, GPR32Opnd>, ADD_FM_MM<0, 0x350>;
332 def SLTu_MM : MMRel, SetCC_R<"sltu", setult, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000333 ADD_FM_MM<0, 0x390>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000334 def AND_MM : MMRel, ArithLogicR<"and", GPR32Opnd, 1, II_AND, and>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000335 ADD_FM_MM<0, 0x250>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000336 def OR_MM : MMRel, ArithLogicR<"or", GPR32Opnd, 1, II_OR, or>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000337 ADD_FM_MM<0, 0x290>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000338 def XOR_MM : MMRel, ArithLogicR<"xor", GPR32Opnd, 1, II_XOR, xor>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000339 ADD_FM_MM<0, 0x310>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000340 def NOR_MM : MMRel, LogicNOR<"nor", GPR32Opnd>, ADD_FM_MM<0, 0x2d0>;
Daniel Sanderse95a1372014-01-17 14:32:41 +0000341 def MULT_MM : MMRel, Mult<"mult", II_MULT, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000342 MULT_FM_MM<0x22c>;
Daniel Sanderse95a1372014-01-17 14:32:41 +0000343 def MULTu_MM : MMRel, Mult<"multu", II_MULTU, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000344 MULT_FM_MM<0x26c>;
Daniel Sandersc7a9f8d2014-01-17 14:48:06 +0000345 def SDIV_MM : MMRel, Div<"div", II_DIV, GPR32Opnd, [HI0, LO0]>,
Zoran Jovanovic3671a542013-09-14 07:15:21 +0000346 MULT_FM_MM<0x2ac>;
Daniel Sandersc7a9f8d2014-01-17 14:48:06 +0000347 def UDIV_MM : MMRel, Div<"divu", II_DIVU, GPR32Opnd, [HI0, LO0]>,
Zoran Jovanovic3671a542013-09-14 07:15:21 +0000348 MULT_FM_MM<0x2ec>;
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000349
350 /// Shift Instructions
Daniel Sanders980589a2014-01-16 14:27:20 +0000351 def SLL_MM : MMRel, shift_rotate_imm<"sll", uimm5, GPR32Opnd, II_SLL>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000352 SRA_FM_MM<0, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000353 def SRL_MM : MMRel, shift_rotate_imm<"srl", uimm5, GPR32Opnd, II_SRL>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000354 SRA_FM_MM<0x40, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000355 def SRA_MM : MMRel, shift_rotate_imm<"sra", uimm5, GPR32Opnd, II_SRA>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000356 SRA_FM_MM<0x80, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000357 def SLLV_MM : MMRel, shift_rotate_reg<"sllv", GPR32Opnd, II_SLLV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000358 SRLV_FM_MM<0x10, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000359 def SRLV_MM : MMRel, shift_rotate_reg<"srlv", GPR32Opnd, II_SRLV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000360 SRLV_FM_MM<0x50, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000361 def SRAV_MM : MMRel, shift_rotate_reg<"srav", GPR32Opnd, II_SRAV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000362 SRLV_FM_MM<0x90, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000363 def ROTR_MM : MMRel, shift_rotate_imm<"rotr", uimm5, GPR32Opnd, II_ROTR>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000364 SRA_FM_MM<0xc0, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000365 def ROTRV_MM : MMRel, shift_rotate_reg<"rotrv", GPR32Opnd, II_ROTRV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000366 SRLV_FM_MM<0xd0, 0>;
Akira Hatanakaf0aa6c92013-04-25 01:21:25 +0000367
368 /// Load and Store Instructions - aligned
Vladimir Medicdde3d582013-09-06 12:30:36 +0000369 let DecoderMethod = "DecodeMemMMImm16" in {
370 def LB_MM : Load<"lb", GPR32Opnd>, MMRel, LW_FM_MM<0x7>;
371 def LBu_MM : Load<"lbu", GPR32Opnd>, MMRel, LW_FM_MM<0x5>;
372 def LH_MM : Load<"lh", GPR32Opnd>, MMRel, LW_FM_MM<0xf>;
373 def LHu_MM : Load<"lhu", GPR32Opnd>, MMRel, LW_FM_MM<0xd>;
374 def LW_MM : Load<"lw", GPR32Opnd>, MMRel, LW_FM_MM<0x3f>;
375 def SB_MM : Store<"sb", GPR32Opnd>, MMRel, LW_FM_MM<0x6>;
376 def SH_MM : Store<"sh", GPR32Opnd>, MMRel, LW_FM_MM<0xe>;
377 def SW_MM : Store<"sw", GPR32Opnd>, MMRel, LW_FM_MM<0x3e>;
378 }
Jack Carter97700972013-08-13 20:19:16 +0000379
Daniel Sanders0b385ac2014-01-21 15:21:14 +0000380 def LWU_MM : LoadMM<"lwu", GPR32Opnd, zextloadi32, II_LWU>, LL_FM_MM<0xe>;
Zoran Jovanovicd4cb61c2014-01-15 13:01:18 +0000381
Jack Carter97700972013-08-13 20:19:16 +0000382 /// Load and Store Instructions - unaligned
Akira Hatanakaa43b56d2013-08-20 20:46:51 +0000383 def LWL_MM : LoadLeftRightMM<"lwl", MipsLWL, GPR32Opnd, mem_mm_12>,
384 LWL_FM_MM<0x0>;
385 def LWR_MM : LoadLeftRightMM<"lwr", MipsLWR, GPR32Opnd, mem_mm_12>,
386 LWL_FM_MM<0x1>;
387 def SWL_MM : StoreLeftRightMM<"swl", MipsSWL, GPR32Opnd, mem_mm_12>,
388 LWL_FM_MM<0x8>;
389 def SWR_MM : StoreLeftRightMM<"swr", MipsSWR, GPR32Opnd, mem_mm_12>,
390 LWL_FM_MM<0x9>;
Vladimir Medice0fbb442013-09-06 12:41:17 +0000391
392 /// Move Conditional
393 def MOVZ_I_MM : MMRel, CMov_I_I_FT<"movz", GPR32Opnd, GPR32Opnd,
394 NoItinerary>, ADD_FM_MM<0, 0x58>;
395 def MOVN_I_MM : MMRel, CMov_I_I_FT<"movn", GPR32Opnd, GPR32Opnd,
396 NoItinerary>, ADD_FM_MM<0, 0x18>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000397 def MOVT_I_MM : MMRel, CMov_F_I_FT<"movt", GPR32Opnd, II_MOVT>,
Vladimir Medice0fbb442013-09-06 12:41:17 +0000398 CMov_F_I_FM_MM<0x25>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000399 def MOVF_I_MM : MMRel, CMov_F_I_FT<"movf", GPR32Opnd, II_MOVF>,
Vladimir Medice0fbb442013-09-06 12:41:17 +0000400 CMov_F_I_FM_MM<0x5>;
Vladimir Medic457ba562013-09-06 12:53:21 +0000401
402 /// Move to/from HI/LO
403 def MTHI_MM : MMRel, MoveToLOHI<"mthi", GPR32Opnd, [HI0]>,
404 MTLO_FM_MM<0x0b5>;
405 def MTLO_MM : MMRel, MoveToLOHI<"mtlo", GPR32Opnd, [LO0]>,
406 MTLO_FM_MM<0x0f5>;
Akira Hatanaka16048332013-10-07 18:49:46 +0000407 def MFHI_MM : MMRel, MoveFromLOHI<"mfhi", GPR32Opnd, AC0>,
Vladimir Medic457ba562013-09-06 12:53:21 +0000408 MFLO_FM_MM<0x035>;
Akira Hatanaka16048332013-10-07 18:49:46 +0000409 def MFLO_MM : MMRel, MoveFromLOHI<"mflo", GPR32Opnd, AC0>,
Vladimir Medic457ba562013-09-06 12:53:21 +0000410 MFLO_FM_MM<0x075>;
Vladimir Medicb936da12013-09-06 13:08:00 +0000411
412 /// Multiply Add/Sub Instructions
Daniel Sanderse95a1372014-01-17 14:32:41 +0000413 def MADD_MM : MMRel, MArithR<"madd", II_MADD, 1>, MULT_FM_MM<0x32c>;
414 def MADDU_MM : MMRel, MArithR<"maddu", II_MADDU, 1>, MULT_FM_MM<0x36c>;
415 def MSUB_MM : MMRel, MArithR<"msub", II_MSUB>, MULT_FM_MM<0x3ac>;
416 def MSUBU_MM : MMRel, MArithR<"msubu", II_MSUBU>, MULT_FM_MM<0x3ec>;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000417
418 /// Count Leading
Daniel Sanders070fd1c2014-05-12 12:41:59 +0000419 def CLZ_MM : MMRel, CountLeading0<"clz", GPR32Opnd>, CLO_FM_MM<0x16c>,
420 ISA_MIPS32;
421 def CLO_MM : MMRel, CountLeading1<"clo", GPR32Opnd>, CLO_FM_MM<0x12c>,
422 ISA_MIPS32;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000423
424 /// Sign Ext In Register Instructions.
Daniel Sandersfcea8102014-05-12 12:28:15 +0000425 def SEB_MM : MMRel, SignExtInReg<"seb", i8, GPR32Opnd, II_SEB>,
426 SEB_FM_MM<0x0ac>, ISA_MIPS32R2;
427 def SEH_MM : MMRel, SignExtInReg<"seh", i16, GPR32Opnd, II_SEH>,
428 SEB_FM_MM<0x0ec>, ISA_MIPS32R2;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000429
430 /// Word Swap Bytes Within Halfwords
Daniel Sanders39d00512014-05-12 12:15:41 +0000431 def WSBH_MM : MMRel, SubwordSwap<"wsbh", GPR32Opnd>, SEB_FM_MM<0x1ec>,
432 ISA_MIPS32R2;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000433
434 def EXT_MM : MMRel, ExtBase<"ext", GPR32Opnd, uimm5, MipsExt>,
435 EXT_FM_MM<0x2c>;
436 def INS_MM : MMRel, InsBase<"ins", GPR32Opnd, uimm5, MipsIns>,
437 EXT_FM_MM<0x0c>;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000438
439 /// Jump Instructions
440 let DecoderMethod = "DecodeJumpTargetMM" in {
441 def J_MM : MMRel, JumpFJ<jmptarget_mm, "j", br, bb, "j">,
442 J_FM_MM<0x35>;
443 def JAL_MM : MMRel, JumpLink<"jal", calltarget_mm>, J_FM_MM<0x3d>;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000444 }
445 def JR_MM : MMRel, IndirectBranch<"jr", GPR32Opnd>, JR_FM_MM<0x3c>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000446 def JALR_MM : JumpLinkReg<"jalr", GPR32Opnd>, JALR_FM_MM<0x03c>;
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000447
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000448 /// Jump Instructions - Short Delay Slot
449 def JALS_MM : JumpLinkMM<"jals", calltarget_mm>, J_FM_MM<0x1d>;
450 def JALRS_MM : JumpLinkRegMM<"jalrs", GPR32Opnd>, JALR_FM_MM<0x13c>;
451
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000452 /// Branch Instructions
453 def BEQ_MM : MMRel, CBranch<"beq", brtarget_mm, seteq, GPR32Opnd>,
454 BEQ_FM_MM<0x25>;
455 def BNE_MM : MMRel, CBranch<"bne", brtarget_mm, setne, GPR32Opnd>,
456 BEQ_FM_MM<0x2d>;
457 def BGEZ_MM : MMRel, CBranchZero<"bgez", brtarget_mm, setge, GPR32Opnd>,
458 BGEZ_FM_MM<0x2>;
459 def BGTZ_MM : MMRel, CBranchZero<"bgtz", brtarget_mm, setgt, GPR32Opnd>,
460 BGEZ_FM_MM<0x6>;
461 def BLEZ_MM : MMRel, CBranchZero<"blez", brtarget_mm, setle, GPR32Opnd>,
462 BGEZ_FM_MM<0x4>;
463 def BLTZ_MM : MMRel, CBranchZero<"bltz", brtarget_mm, setlt, GPR32Opnd>,
464 BGEZ_FM_MM<0x0>;
465 def BGEZAL_MM : MMRel, BGEZAL_FT<"bgezal", brtarget_mm, GPR32Opnd>,
466 BGEZAL_FM_MM<0x03>;
467 def BLTZAL_MM : MMRel, BGEZAL_FT<"bltzal", brtarget_mm, GPR32Opnd>,
468 BGEZAL_FM_MM<0x01>;
Zoran Jovanovicc18b6d12013-11-07 14:35:24 +0000469
Zoran Jovanoviced6dd6b2014-09-12 13:51:58 +0000470 /// Branch Instructions - Short Delay Slot
471 def BGEZALS_MM : BranchCompareToZeroLinkMM<"bgezals", brtarget_mm,
472 GPR32Opnd>, BGEZAL_FM_MM<0x13>;
473 def BLTZALS_MM : BranchCompareToZeroLinkMM<"bltzals", brtarget_mm,
474 GPR32Opnd>, BGEZAL_FM_MM<0x11>;
475
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000476 /// Control Instructions
477 def SYNC_MM : MMRel, SYNC_FT<"sync">, SYNC_FM_MM;
478 def BREAK_MM : MMRel, BRK_FT<"break">, BRK_FM_MM;
479 def SYSCALL_MM : MMRel, SYS_FT<"syscall">, SYS_FM_MM;
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000480 def WAIT_MM : WaitMM<"wait">, WAIT_FM_MM;
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000481 def ERET_MM : MMRel, ER_FT<"eret">, ER_FM_MM<0x3cd>;
482 def DERET_MM : MMRel, ER_FT<"deret">, ER_FM_MM<0x38d>;
Daniel Sanders387fc152014-05-13 11:45:36 +0000483 def EI_MM : MMRel, DEI_FT<"ei", GPR32Opnd>, EI_FM_MM<0x15d>,
484 ISA_MIPS32R2;
485 def DI_MM : MMRel, DEI_FT<"di", GPR32Opnd>, EI_FM_MM<0x11d>,
486 ISA_MIPS32R2;
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000487
Zoran Jovanovicc18b6d12013-11-07 14:35:24 +0000488 /// Trap Instructions
489 def TEQ_MM : MMRel, TEQ_FT<"teq", GPR32Opnd>, TEQ_FM_MM<0x0>;
490 def TGE_MM : MMRel, TEQ_FT<"tge", GPR32Opnd>, TEQ_FM_MM<0x08>;
491 def TGEU_MM : MMRel, TEQ_FT<"tgeu", GPR32Opnd>, TEQ_FM_MM<0x10>;
492 def TLT_MM : MMRel, TEQ_FT<"tlt", GPR32Opnd>, TEQ_FM_MM<0x20>;
493 def TLTU_MM : MMRel, TEQ_FT<"tltu", GPR32Opnd>, TEQ_FM_MM<0x28>;
494 def TNE_MM : MMRel, TEQ_FT<"tne", GPR32Opnd>, TEQ_FM_MM<0x30>;
Zoran Jovanovicccb70ca2013-11-13 13:15:03 +0000495
496 def TEQI_MM : MMRel, TEQI_FT<"teqi", GPR32Opnd>, TEQI_FM_MM<0x0e>;
497 def TGEI_MM : MMRel, TEQI_FT<"tgei", GPR32Opnd>, TEQI_FM_MM<0x09>;
498 def TGEIU_MM : MMRel, TEQI_FT<"tgeiu", GPR32Opnd>, TEQI_FM_MM<0x0b>;
499 def TLTI_MM : MMRel, TEQI_FT<"tlti", GPR32Opnd>, TEQI_FM_MM<0x08>;
500 def TLTIU_MM : MMRel, TEQI_FT<"tltiu", GPR32Opnd>, TEQI_FM_MM<0x0a>;
501 def TNEI_MM : MMRel, TEQI_FT<"tnei", GPR32Opnd>, TEQI_FM_MM<0x0c>;
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000502
503 /// Load-linked, Store-conditional
504 def LL_MM : LLBaseMM<"ll", GPR32Opnd>, LL_FM_MM<0x3>;
505 def SC_MM : SCBaseMM<"sc", GPR32Opnd>, LL_FM_MM<0xb>;
Zoran Jovanovic4e7ac4a2014-09-12 13:33:33 +0000506
507 def TLBP_MM : MMRel, TLB<"tlbp">, COP0_TLB_FM_MM<0x0d>;
508 def TLBR_MM : MMRel, TLB<"tlbr">, COP0_TLB_FM_MM<0x4d>;
509 def TLBWI_MM : MMRel, TLB<"tlbwi">, COP0_TLB_FM_MM<0x8d>;
510 def TLBWR_MM : MMRel, TLB<"tlbwr">, COP0_TLB_FM_MM<0xcd>;
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000511}
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000512
513//===----------------------------------------------------------------------===//
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000514// MicroMips arbitrary patterns that map to one or more instructions
515//===----------------------------------------------------------------------===//
516
Zoran Jovanovic06c9d552014-11-05 17:43:00 +0000517def : MipsPat<(and GPRMM16:$src, immZExtAndi16:$imm),
518 (ANDI16_MM GPRMM16:$src, immZExtAndi16:$imm)>;
519def : MipsPat<(and GPR32:$src, immZExt16:$imm),
520 (ANDi_MM GPR32:$src, immZExt16:$imm)>;
521
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000522def : MipsPat<(shl GPRMM16:$src, immZExt2Shift:$imm),
523 (SLL16_MM GPRMM16:$src, immZExt2Shift:$imm)>;
524def : MipsPat<(shl GPR32:$src, immZExt5:$imm),
525 (SLL_MM GPR32:$src, immZExt5:$imm)>;
526
527def : MipsPat<(srl GPRMM16:$src, immZExt2Shift:$imm),
528 (SRL16_MM GPRMM16:$src, immZExt2Shift:$imm)>;
529def : MipsPat<(srl GPR32:$src, immZExt5:$imm),
530 (SRL_MM GPR32:$src, immZExt5:$imm)>;
531
532//===----------------------------------------------------------------------===//
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000533// MicroMips instruction aliases
534//===----------------------------------------------------------------------===//
535
536let Predicates = [InMicroMips] in {
Daniel Sanders7d290b02014-05-08 16:12:31 +0000537 def : MipsInstAlias<"wait", (WAIT_MM 0x0), 1>;
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000538}