blob: 00520caf818b606ff0a04a9ec37ca7524a9aabc0 [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrInfo.td - SI Instruction Infos -------------*- tablegen -*--===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Tom Stellard94d2e992014-10-07 23:51:34 +000010class vop {
11 field bits<9> SI3;
Marek Olsak5df00d62014-12-07 12:18:57 +000012 field bits<10> VI3;
Tom Stellard94d2e992014-10-07 23:51:34 +000013}
14
Marek Olsak5df00d62014-12-07 12:18:57 +000015class vopc <bits<8> si, bits<8> vi = !add(0x40, si)> : vop {
Tom Stellard0aec5872014-10-07 23:51:39 +000016 field bits<8> SI = si;
Marek Olsak5df00d62014-12-07 12:18:57 +000017 field bits<8> VI = vi;
Tom Stellard0aec5872014-10-07 23:51:39 +000018
Marek Olsak5df00d62014-12-07 12:18:57 +000019 field bits<9> SI3 = {0, si{7-0}};
20 field bits<10> VI3 = {0, 0, vi{7-0}};
Tom Stellard0aec5872014-10-07 23:51:39 +000021}
22
Marek Olsak5df00d62014-12-07 12:18:57 +000023class vop1 <bits<8> si, bits<8> vi = si> : vop {
24 field bits<8> SI = si;
25 field bits<8> VI = vi;
Tom Stellard94d2e992014-10-07 23:51:34 +000026
Marek Olsak5df00d62014-12-07 12:18:57 +000027 field bits<9> SI3 = {1, 1, si{6-0}};
28 field bits<10> VI3 = !add(0x140, vi);
Tom Stellard94d2e992014-10-07 23:51:34 +000029}
30
Marek Olsak5df00d62014-12-07 12:18:57 +000031class vop2 <bits<6> si, bits<6> vi = si> : vop {
Tom Stellardbec5a242014-10-07 23:51:38 +000032 field bits<6> SI = si;
Marek Olsak5df00d62014-12-07 12:18:57 +000033 field bits<6> VI = vi;
Tom Stellardbec5a242014-10-07 23:51:38 +000034
Marek Olsak5df00d62014-12-07 12:18:57 +000035 field bits<9> SI3 = {1, 0, 0, si{5-0}};
36 field bits<10> VI3 = {0, 1, 0, 0, vi{5-0}};
Tom Stellardbec5a242014-10-07 23:51:38 +000037}
38
Marek Olsakf0b130a2015-01-15 18:43:06 +000039// Specify a VOP2 opcode for SI and VOP3 opcode for VI
40// that doesn't have VOP2 encoding on VI
41class vop23 <bits<6> si, bits<10> vi> : vop2 <si> {
42 let VI3 = vi;
43}
44
Marek Olsak5df00d62014-12-07 12:18:57 +000045class vop3 <bits<9> si, bits<10> vi = {0, si}> : vop {
46 let SI3 = si;
47 let VI3 = vi;
48}
49
50class sop1 <bits<8> si, bits<8> vi = si> {
51 field bits<8> SI = si;
52 field bits<8> VI = vi;
53}
54
55class sop2 <bits<7> si, bits<7> vi = si> {
56 field bits<7> SI = si;
57 field bits<7> VI = vi;
58}
59
60class sopk <bits<5> si, bits<5> vi = si> {
61 field bits<5> SI = si;
62 field bits<5> VI = vi;
Tom Stellard845bb3c2014-10-07 23:51:41 +000063}
64
Tom Stellardc721a232014-05-16 20:56:47 +000065// Execpt for the NONE field, this must be kept in sync with the SISubtarget enum
Marek Olsaka93603d2015-01-15 18:42:51 +000066// in AMDGPUInstrInfo.cpp
Tom Stellardc721a232014-05-16 20:56:47 +000067def SISubtarget {
68 int NONE = -1;
69 int SI = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +000070 int VI = 1;
Tom Stellardc721a232014-05-16 20:56:47 +000071}
72
Tom Stellard75aadc22012-12-11 21:25:42 +000073//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +000074// SI DAG Nodes
75//===----------------------------------------------------------------------===//
76
Tom Stellard9fa17912013-08-14 23:24:45 +000077def SIload_constant : SDNode<"AMDGPUISD::LOAD_CONSTANT",
Tom Stellard868fd922014-04-17 21:00:11 +000078 SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i32>]>,
Tom Stellard9fa17912013-08-14 23:24:45 +000079 [SDNPMayLoad, SDNPMemOperand]
80>;
81
Tom Stellardafcf12f2013-09-12 02:55:14 +000082def SItbuffer_store : SDNode<"AMDGPUISD::TBUFFER_STORE_FORMAT",
83 SDTypeProfile<0, 13,
Tom Stellard868fd922014-04-17 21:00:11 +000084 [SDTCisVT<0, v4i32>, // rsrc(SGPR)
Tom Stellardafcf12f2013-09-12 02:55:14 +000085 SDTCisVT<1, iAny>, // vdata(VGPR)
86 SDTCisVT<2, i32>, // num_channels(imm)
87 SDTCisVT<3, i32>, // vaddr(VGPR)
88 SDTCisVT<4, i32>, // soffset(SGPR)
89 SDTCisVT<5, i32>, // inst_offset(imm)
90 SDTCisVT<6, i32>, // dfmt(imm)
91 SDTCisVT<7, i32>, // nfmt(imm)
92 SDTCisVT<8, i32>, // offen(imm)
93 SDTCisVT<9, i32>, // idxen(imm)
94 SDTCisVT<10, i32>, // glc(imm)
95 SDTCisVT<11, i32>, // slc(imm)
96 SDTCisVT<12, i32> // tfe(imm)
97 ]>,
98 [SDNPMayStore, SDNPMemOperand, SDNPHasChain]
99>;
100
Tom Stellard9fa17912013-08-14 23:24:45 +0000101def SIload_input : SDNode<"AMDGPUISD::LOAD_INPUT",
Tom Stellard868fd922014-04-17 21:00:11 +0000102 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i16>,
Tom Stellard9fa17912013-08-14 23:24:45 +0000103 SDTCisVT<3, i32>]>
104>;
105
106class SDSample<string opcode> : SDNode <opcode,
Tom Stellard67850652013-08-14 23:24:53 +0000107 SDTypeProfile<1, 4, [SDTCisVT<0, v4f32>, SDTCisVT<2, v32i8>,
Tom Stellard868fd922014-04-17 21:00:11 +0000108 SDTCisVT<3, v4i32>, SDTCisVT<4, i32>]>
Tom Stellard9fa17912013-08-14 23:24:45 +0000109>;
110
111def SIsample : SDSample<"AMDGPUISD::SAMPLE">;
112def SIsampleb : SDSample<"AMDGPUISD::SAMPLEB">;
113def SIsampled : SDSample<"AMDGPUISD::SAMPLED">;
114def SIsamplel : SDSample<"AMDGPUISD::SAMPLEL">;
115
Tom Stellard067c8152014-07-21 14:01:14 +0000116def SIconstdata_ptr : SDNode<
117 "AMDGPUISD::CONST_DATA_PTR", SDTypeProfile <1, 0, [SDTCisVT<0, i64>]>
118>;
119
Tom Stellard26075d52013-02-07 19:39:38 +0000120// Transformation function, extract the lower 32bit of a 64bit immediate
121def LO32 : SDNodeXForm<imm, [{
122 return CurDAG->getTargetConstant(N->getZExtValue() & 0xffffffff, MVT::i32);
123}]>;
124
Tom Stellardab8a8c82013-07-12 18:15:02 +0000125def LO32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +0000126 APInt V = N->getValueAPF().bitcastToAPInt().trunc(32);
127 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +0000128}]>;
129
Tom Stellard26075d52013-02-07 19:39:38 +0000130// Transformation function, extract the upper 32bit of a 64bit immediate
131def HI32 : SDNodeXForm<imm, [{
132 return CurDAG->getTargetConstant(N->getZExtValue() >> 32, MVT::i32);
133}]>;
134
Tom Stellardab8a8c82013-07-12 18:15:02 +0000135def HI32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +0000136 APInt V = N->getValueAPF().bitcastToAPInt().lshr(32).trunc(32);
137 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +0000138}]>;
139
Tom Stellard044e4182014-02-06 18:36:34 +0000140def IMM8bitDWORD : PatLeaf <(imm),
141 [{return (N->getZExtValue() & ~0x3FC) == 0;}]
Tom Stellard89093802013-02-07 19:39:40 +0000142>;
143
Tom Stellard044e4182014-02-06 18:36:34 +0000144def as_dword_i32imm : SDNodeXForm<imm, [{
145 return CurDAG->getTargetConstant(N->getZExtValue() >> 2, MVT::i32);
146}]>;
147
Tom Stellardafcf12f2013-09-12 02:55:14 +0000148def as_i1imm : SDNodeXForm<imm, [{
149 return CurDAG->getTargetConstant(N->getZExtValue(), MVT::i1);
150}]>;
151
152def as_i8imm : SDNodeXForm<imm, [{
153 return CurDAG->getTargetConstant(N->getZExtValue(), MVT::i8);
154}]>;
155
Tom Stellard07a10a32013-06-03 17:39:43 +0000156def as_i16imm : SDNodeXForm<imm, [{
157 return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i16);
158}]>;
159
Tom Stellard044e4182014-02-06 18:36:34 +0000160def as_i32imm: SDNodeXForm<imm, [{
161 return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i32);
162}]>;
163
Matt Arsenaultbecd6562014-12-03 05:22:35 +0000164def as_i64imm: SDNodeXForm<imm, [{
165 return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i64);
166}]>;
167
Tom Stellardfb77f002015-01-13 22:59:41 +0000168// Copied from the AArch64 backend:
169def bitcast_fpimm_to_i32 : SDNodeXForm<fpimm, [{
170return CurDAG->getTargetConstant(
171 N->getValueAPF().bitcastToAPInt().getZExtValue(), MVT::i32);
172}]>;
173
174// Copied from the AArch64 backend:
175def bitcast_fpimm_to_i64 : SDNodeXForm<fpimm, [{
176return CurDAG->getTargetConstant(
177 N->getValueAPF().bitcastToAPInt().getZExtValue(), MVT::i64);
178}]>;
179
Matt Arsenault99ed7892014-03-19 22:19:49 +0000180def IMM8bit : PatLeaf <(imm),
181 [{return isUInt<8>(N->getZExtValue());}]
182>;
183
Tom Stellard07a10a32013-06-03 17:39:43 +0000184def IMM12bit : PatLeaf <(imm),
185 [{return isUInt<12>(N->getZExtValue());}]
Tom Stellard89093802013-02-07 19:39:40 +0000186>;
187
Matt Arsenault99ed7892014-03-19 22:19:49 +0000188def IMM16bit : PatLeaf <(imm),
189 [{return isUInt<16>(N->getZExtValue());}]
190>;
191
Marek Olsak58f61a82014-12-07 17:17:38 +0000192def IMM20bit : PatLeaf <(imm),
193 [{return isUInt<20>(N->getZExtValue());}]
194>;
195
Tom Stellardd6cb8e82014-05-09 16:42:21 +0000196def IMM32bit : PatLeaf <(imm),
197 [{return isUInt<32>(N->getZExtValue());}]
198>;
199
Tom Stellarde2367942014-02-06 18:36:41 +0000200def mubuf_vaddr_offset : PatFrag<
201 (ops node:$ptr, node:$offset, node:$imm_offset),
202 (add (add node:$ptr, node:$offset), node:$imm_offset)
203>;
204
Christian Konigf82901a2013-02-26 17:52:23 +0000205class InlineImm <ValueType vt> : PatLeaf <(vt imm), [{
Tom Stellard7ed0b522014-04-03 20:19:27 +0000206 return isInlineImmediate(N);
Christian Konigb559b072013-02-16 11:28:36 +0000207}]>;
208
Matt Arsenault303011a2014-12-17 21:04:08 +0000209class InlineFPImm <ValueType vt> : PatLeaf <(vt fpimm), [{
210 return isInlineImmediate(N);
211}]>;
212
Tom Stellarddf94dc32013-08-14 23:24:24 +0000213class SGPRImm <dag frag> : PatLeaf<frag, [{
Eric Christopher7792e322015-01-30 23:24:40 +0000214 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Tom Stellarddf94dc32013-08-14 23:24:24 +0000215 return false;
216 }
217 const SIRegisterInfo *SIRI =
Eric Christopher7792e322015-01-30 23:24:40 +0000218 static_cast<const SIRegisterInfo *>(Subtarget->getRegisterInfo());
Tom Stellarddf94dc32013-08-14 23:24:24 +0000219 for (SDNode::use_iterator U = N->use_begin(), E = SDNode::use_end();
220 U != E; ++U) {
221 if (SIRI->isSGPRClass(getOperandRegClass(*U, U.getOperandNo()))) {
222 return true;
223 }
224 }
225 return false;
226}]>;
227
Tom Stellard01825af2014-07-21 14:01:08 +0000228//===----------------------------------------------------------------------===//
229// Custom Operands
230//===----------------------------------------------------------------------===//
231
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +0000232def FRAMEri32 : Operand<iPTR> {
Matt Arsenault06028dd2014-05-01 16:37:52 +0000233 let MIOperandInfo = (ops i32:$ptr, i32imm:$index);
Tom Stellard81d871d2013-11-13 23:36:50 +0000234}
235
Tom Stellard01825af2014-07-21 14:01:08 +0000236def sopp_brtarget : Operand<OtherVT> {
237 let EncoderMethod = "getSOPPBrEncoding";
238 let OperandType = "OPERAND_PCREL";
239}
240
Tom Stellardb4a313a2014-08-01 00:32:39 +0000241include "SIInstrFormats.td"
Marek Olsak5df00d62014-12-07 12:18:57 +0000242include "VIInstrFormats.td"
Tom Stellardb4a313a2014-08-01 00:32:39 +0000243
Tom Stellard229d5e62014-08-05 14:48:12 +0000244let OperandType = "OPERAND_IMMEDIATE" in {
245
246def offen : Operand<i1> {
247 let PrintMethod = "printOffen";
248}
249def idxen : Operand<i1> {
250 let PrintMethod = "printIdxen";
251}
252def addr64 : Operand<i1> {
253 let PrintMethod = "printAddr64";
254}
255def mbuf_offset : Operand<i16> {
256 let PrintMethod = "printMBUFOffset";
257}
Matt Arsenault61cc9082014-10-10 22:16:07 +0000258def ds_offset : Operand<i16> {
259 let PrintMethod = "printDSOffset";
260}
261def ds_offset0 : Operand<i8> {
262 let PrintMethod = "printDSOffset0";
263}
264def ds_offset1 : Operand<i8> {
265 let PrintMethod = "printDSOffset1";
266}
Tom Stellard229d5e62014-08-05 14:48:12 +0000267def glc : Operand <i1> {
268 let PrintMethod = "printGLC";
269}
270def slc : Operand <i1> {
271 let PrintMethod = "printSLC";
272}
273def tfe : Operand <i1> {
274 let PrintMethod = "printTFE";
275}
276
Matt Arsenault97069782014-09-30 19:49:48 +0000277def omod : Operand <i32> {
278 let PrintMethod = "printOModSI";
279}
280
281def ClampMod : Operand <i1> {
282 let PrintMethod = "printClampSI";
283}
284
Tom Stellard229d5e62014-08-05 14:48:12 +0000285} // End OperandType = "OPERAND_IMMEDIATE"
286
Christian Konig72d5d5c2013-02-21 15:16:44 +0000287//===----------------------------------------------------------------------===//
Tom Stellardb02c2682014-06-24 23:33:07 +0000288// Complex patterns
289//===----------------------------------------------------------------------===//
290
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000291def DS1Addr1Offset : ComplexPattern<i32, 2, "SelectDS1Addr1Offset">;
Tom Stellardf3fc5552014-08-22 18:49:35 +0000292def DS64Bit4ByteAligned : ComplexPattern<i32, 3, "SelectDS64Bit4ByteAligned">;
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000293
Tom Stellardb02094e2014-07-21 15:45:01 +0000294def MUBUFAddr32 : ComplexPattern<i64, 9, "SelectMUBUFAddr32">;
Tom Stellardc53861a2015-02-11 00:34:32 +0000295def MUBUFAddr64 : ComplexPattern<i64, 4, "SelectMUBUFAddr64">;
296def MUBUFAddr64Atomic : ComplexPattern<i64, 5, "SelectMUBUFAddr64">;
Tom Stellardb02094e2014-07-21 15:45:01 +0000297def MUBUFScratch : ComplexPattern<i64, 4, "SelectMUBUFScratch">;
Tom Stellard155bbb72014-08-11 22:18:17 +0000298def MUBUFOffset : ComplexPattern<i64, 6, "SelectMUBUFOffset">;
Tom Stellard7980fc82014-09-25 18:30:26 +0000299def MUBUFOffsetAtomic : ComplexPattern<i64, 4, "SelectMUBUFOffset">;
Tom Stellardb02c2682014-06-24 23:33:07 +0000300
Tom Stellardb4a313a2014-08-01 00:32:39 +0000301def VOP3Mods0 : ComplexPattern<untyped, 4, "SelectVOP3Mods0">;
Matt Arsenault1cffa4c2014-11-13 19:49:04 +0000302def VOP3Mods0Clamp : ComplexPattern<untyped, 3, "SelectVOP3Mods0Clamp">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000303def VOP3Mods0Clamp0OMod : ComplexPattern<untyped, 4, "SelectVOP3Mods0Clamp0OMod">;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000304def VOP3Mods : ComplexPattern<untyped, 2, "SelectVOP3Mods">;
305
Tom Stellardb02c2682014-06-24 23:33:07 +0000306//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000307// SI assembler operands
308//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000309
Christian Konigeabf8332013-02-21 15:16:49 +0000310def SIOperand {
311 int ZERO = 0x80;
Christian Konigd3039962013-02-26 17:52:09 +0000312 int VCC = 0x6A;
Matt Arsenault3f981402014-09-15 15:41:53 +0000313 int FLAT_SCR = 0x68;
Tom Stellard75aadc22012-12-11 21:25:42 +0000314}
315
Tom Stellardb4a313a2014-08-01 00:32:39 +0000316def SRCMODS {
317 int NONE = 0;
318}
319
320def DSTCLAMP {
321 int NONE = 0;
322}
323
324def DSTOMOD {
325 int NONE = 0;
326}
Tom Stellard75aadc22012-12-11 21:25:42 +0000327
Christian Konig72d5d5c2013-02-21 15:16:44 +0000328//===----------------------------------------------------------------------===//
329//
330// SI Instruction multiclass helpers.
331//
332// Instructions with _32 take 32-bit operands.
333// Instructions with _64 take 64-bit operands.
334//
335// VOP_* instructions can use either a 32-bit or 64-bit encoding. The 32-bit
336// encoding is the standard encoding, but instruction that make use of
337// any of the instruction modifiers must use the 64-bit encoding.
338//
339// Instructions with _e32 use the 32-bit encoding.
340// Instructions with _e64 use the 64-bit encoding.
341//
342//===----------------------------------------------------------------------===//
343
Tom Stellardc470c962014-10-01 14:44:42 +0000344class SIMCInstr <string pseudo, int subtarget> {
345 string PseudoInstr = pseudo;
346 int Subtarget = subtarget;
347}
348
Christian Konig72d5d5c2013-02-21 15:16:44 +0000349//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000350// EXP classes
351//===----------------------------------------------------------------------===//
352
353class EXPCommon : InstSI<
354 (outs),
355 (ins i32imm:$en, i32imm:$tgt, i32imm:$compr, i32imm:$done, i32imm:$vm,
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000356 VGPR_32:$src0, VGPR_32:$src1, VGPR_32:$src2, VGPR_32:$src3),
Tom Stellard326d6ec2014-11-05 14:50:53 +0000357 "exp $en, $tgt, $compr, $done, $vm, $src0, $src1, $src2, $src3",
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000358 [] > {
359
360 let EXP_CNT = 1;
361 let Uses = [EXEC];
362}
363
364multiclass EXP_m {
365
366 let isPseudo = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000367 def "" : EXPCommon, SIMCInstr <"exp", SISubtarget.NONE> ;
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000368 }
369
Tom Stellard326d6ec2014-11-05 14:50:53 +0000370 def _si : EXPCommon, SIMCInstr <"exp", SISubtarget.SI>, EXPe;
Marek Olsak5df00d62014-12-07 12:18:57 +0000371
372 def _vi : EXPCommon, SIMCInstr <"exp", SISubtarget.VI>, EXPe_vi;
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000373}
374
375//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000376// Scalar classes
377//===----------------------------------------------------------------------===//
378
Marek Olsak5df00d62014-12-07 12:18:57 +0000379class SOP1_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
380 SOP1 <outs, ins, "", pattern>,
381 SIMCInstr<opName, SISubtarget.NONE> {
382 let isPseudo = 1;
383}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000384
Marek Olsak367447c2015-01-27 17:25:11 +0000385class SOP1_Real_si <sop1 op, string opName, dag outs, dag ins, string asm> :
386 SOP1 <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000387 SOP1e <op.SI>,
388 SIMCInstr<opName, SISubtarget.SI>;
389
Marek Olsak367447c2015-01-27 17:25:11 +0000390class SOP1_Real_vi <sop1 op, string opName, dag outs, dag ins, string asm> :
391 SOP1 <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000392 SOP1e <op.VI>,
393 SIMCInstr<opName, SISubtarget.VI>;
394
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000395multiclass SOP1_m <sop1 op, string opName, dag outs, dag ins, string asm,
396 list<dag> pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000397
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000398 def "" : SOP1_Pseudo <opName, outs, ins, pattern>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000399
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000400 def _si : SOP1_Real_si <op, opName, outs, ins, asm>;
401
402 def _vi : SOP1_Real_vi <op, opName, outs, ins, asm>;
403
Marek Olsak5df00d62014-12-07 12:18:57 +0000404}
405
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000406multiclass SOP1_32 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
407 op, opName, (outs SReg_32:$dst), (ins SSrc_32:$src0),
408 opName#" $dst, $src0", pattern
409>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000410
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000411multiclass SOP1_64 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
412 op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0),
413 opName#" $dst, $src0", pattern
414>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000415
416// no input, 64-bit output.
417multiclass SOP1_64_0 <sop1 op, string opName, list<dag> pattern> {
418 def "" : SOP1_Pseudo <opName, (outs SReg_64:$dst), (ins), pattern>;
419
420 def _si : SOP1_Real_si <op, opName, (outs SReg_64:$dst), (ins),
Marek Olsak367447c2015-01-27 17:25:11 +0000421 opName#" $dst"> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000422 let SSRC0 = 0;
423 }
424
425 def _vi : SOP1_Real_vi <op, opName, (outs SReg_64:$dst), (ins),
Marek Olsak367447c2015-01-27 17:25:11 +0000426 opName#" $dst"> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000427 let SSRC0 = 0;
428 }
429}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000430
Matt Arsenault8333e432014-06-10 19:18:24 +0000431// 64-bit input, 32-bit output.
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000432multiclass SOP1_32_64 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
433 op, opName, (outs SReg_32:$dst), (ins SSrc_64:$src0),
434 opName#" $dst, $src0", pattern
435>;
Matt Arsenault1a179e82014-11-13 20:23:36 +0000436
Marek Olsak5df00d62014-12-07 12:18:57 +0000437class SOP2_Pseudo<string opName, dag outs, dag ins, list<dag> pattern> :
438 SOP2<outs, ins, "", pattern>,
439 SIMCInstr<opName, SISubtarget.NONE> {
440 let isPseudo = 1;
441 let Size = 4;
442}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000443
Marek Olsak367447c2015-01-27 17:25:11 +0000444class SOP2_Real_si<sop2 op, string opName, dag outs, dag ins, string asm> :
445 SOP2<outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000446 SOP2e<op.SI>,
447 SIMCInstr<opName, SISubtarget.SI>;
Matt Arsenault94812212014-11-14 18:18:16 +0000448
Marek Olsak367447c2015-01-27 17:25:11 +0000449class SOP2_Real_vi<sop2 op, string opName, dag outs, dag ins, string asm> :
450 SOP2<outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000451 SOP2e<op.VI>,
452 SIMCInstr<opName, SISubtarget.VI>;
453
454multiclass SOP2_SELECT_32 <sop2 op, string opName, list<dag> pattern> {
455 def "" : SOP2_Pseudo <opName, (outs SReg_32:$dst),
456 (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc), pattern>;
457
458 def _si : SOP2_Real_si <op, opName, (outs SReg_32:$dst),
459 (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc),
Marek Olsak367447c2015-01-27 17:25:11 +0000460 opName#" $dst, $src0, $src1 [$scc]">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000461
462 def _vi : SOP2_Real_vi <op, opName, (outs SReg_32:$dst),
463 (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc),
Marek Olsak367447c2015-01-27 17:25:11 +0000464 opName#" $dst, $src0, $src1 [$scc]">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000465}
466
467multiclass SOP2_32 <sop2 op, string opName, list<dag> pattern> {
468 def "" : SOP2_Pseudo <opName, (outs SReg_32:$dst),
469 (ins SSrc_32:$src0, SSrc_32:$src1), pattern>;
470
471 def _si : SOP2_Real_si <op, opName, (outs SReg_32:$dst),
Marek Olsak367447c2015-01-27 17:25:11 +0000472 (ins SSrc_32:$src0, SSrc_32:$src1), opName#" $dst, $src0, $src1">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000473
474 def _vi : SOP2_Real_vi <op, opName, (outs SReg_32:$dst),
Marek Olsak367447c2015-01-27 17:25:11 +0000475 (ins SSrc_32:$src0, SSrc_32:$src1), opName#" $dst, $src0, $src1">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000476}
477
478multiclass SOP2_64 <sop2 op, string opName, list<dag> pattern> {
479 def "" : SOP2_Pseudo <opName, (outs SReg_64:$dst),
480 (ins SSrc_64:$src0, SSrc_64:$src1), pattern>;
481
482 def _si : SOP2_Real_si <op, opName, (outs SReg_64:$dst),
Marek Olsak367447c2015-01-27 17:25:11 +0000483 (ins SSrc_64:$src0, SSrc_64:$src1), opName#" $dst, $src0, $src1">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000484
485 def _vi : SOP2_Real_vi <op, opName, (outs SReg_64:$dst),
Marek Olsak367447c2015-01-27 17:25:11 +0000486 (ins SSrc_64:$src0, SSrc_64:$src1), opName#" $dst, $src0, $src1">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000487}
488
489multiclass SOP2_64_32 <sop2 op, string opName, list<dag> pattern> {
490 def "" : SOP2_Pseudo <opName, (outs SReg_64:$dst),
491 (ins SSrc_64:$src0, SSrc_32:$src1), pattern>;
492
493 def _si : SOP2_Real_si <op, opName, (outs SReg_64:$dst),
Marek Olsak367447c2015-01-27 17:25:11 +0000494 (ins SSrc_64:$src0, SSrc_32:$src1), opName#" $dst, $src0, $src1">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000495
496 def _vi : SOP2_Real_vi <op, opName, (outs SReg_64:$dst),
Marek Olsak367447c2015-01-27 17:25:11 +0000497 (ins SSrc_64:$src0, SSrc_32:$src1), opName#" $dst, $src0, $src1">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000498}
Tom Stellard82166022013-11-13 23:36:37 +0000499
Christian Konig72d5d5c2013-02-21 15:16:44 +0000500
Tom Stellardb6550522015-01-12 19:33:18 +0000501class SOPC_Helper <bits<7> op, RegisterOperand rc, ValueType vt,
Matt Arsenault0cb92e12014-04-11 19:25:18 +0000502 string opName, PatLeaf cond> : SOPC <
503 op, (outs SCCReg:$dst), (ins rc:$src0, rc:$src1),
504 opName#" $dst, $src0, $src1", []>;
505
506class SOPC_32<bits<7> op, string opName, PatLeaf cond = COND_NULL>
507 : SOPC_Helper<op, SSrc_32, i32, opName, cond>;
508
509class SOPC_64<bits<7> op, string opName, PatLeaf cond = COND_NULL>
510 : SOPC_Helper<op, SSrc_64, i64, opName, cond>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000511
Marek Olsak5df00d62014-12-07 12:18:57 +0000512class SOPK_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
513 SOPK <outs, ins, "", pattern>,
514 SIMCInstr<opName, SISubtarget.NONE> {
515 let isPseudo = 1;
516}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000517
Marek Olsak367447c2015-01-27 17:25:11 +0000518class SOPK_Real_si <sopk op, string opName, dag outs, dag ins, string asm> :
519 SOPK <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000520 SOPKe <op.SI>,
521 SIMCInstr<opName, SISubtarget.SI>;
522
Marek Olsak367447c2015-01-27 17:25:11 +0000523class SOPK_Real_vi <sopk op, string opName, dag outs, dag ins, string asm> :
524 SOPK <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000525 SOPKe <op.VI>,
526 SIMCInstr<opName, SISubtarget.VI>;
527
528multiclass SOPK_32 <sopk op, string opName, list<dag> pattern> {
529 def "" : SOPK_Pseudo <opName, (outs SReg_32:$dst), (ins u16imm:$src0),
530 pattern>;
531
532 def _si : SOPK_Real_si <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0),
Marek Olsak367447c2015-01-27 17:25:11 +0000533 opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000534
535 def _vi : SOPK_Real_vi <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0),
Marek Olsak367447c2015-01-27 17:25:11 +0000536 opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000537}
538
539multiclass SOPK_SCC <sopk op, string opName, list<dag> pattern> {
540 def "" : SOPK_Pseudo <opName, (outs SCCReg:$dst),
541 (ins SReg_32:$src0, u16imm:$src1), pattern>;
542
543 def _si : SOPK_Real_si <op, opName, (outs SCCReg:$dst),
Marek Olsak367447c2015-01-27 17:25:11 +0000544 (ins SReg_32:$src0, u16imm:$src1), opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000545
546 def _vi : SOPK_Real_vi <op, opName, (outs SCCReg:$dst),
Marek Olsak367447c2015-01-27 17:25:11 +0000547 (ins SReg_32:$src0, u16imm:$src1), opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000548}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000549
Tom Stellardc470c962014-10-01 14:44:42 +0000550//===----------------------------------------------------------------------===//
551// SMRD classes
552//===----------------------------------------------------------------------===//
553
554class SMRD_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
555 SMRD <outs, ins, "", pattern>,
556 SIMCInstr<opName, SISubtarget.NONE> {
557 let isPseudo = 1;
558}
559
560class SMRD_Real_si <bits<5> op, string opName, bit imm, dag outs, dag ins,
561 string asm> :
562 SMRD <outs, ins, asm, []>,
563 SMRDe <op, imm>,
564 SIMCInstr<opName, SISubtarget.SI>;
565
Marek Olsak5df00d62014-12-07 12:18:57 +0000566class SMRD_Real_vi <bits<8> op, string opName, bit imm, dag outs, dag ins,
567 string asm> :
568 SMRD <outs, ins, asm, []>,
569 SMEMe_vi <op, imm>,
570 SIMCInstr<opName, SISubtarget.VI>;
571
Tom Stellardc470c962014-10-01 14:44:42 +0000572multiclass SMRD_m <bits<5> op, string opName, bit imm, dag outs, dag ins,
573 string asm, list<dag> pattern> {
574
575 def "" : SMRD_Pseudo <opName, outs, ins, pattern>;
576
577 def _si : SMRD_Real_si <op, opName, imm, outs, ins, asm>;
578
Matt Arsenault1991f5e2015-02-18 02:10:40 +0000579 // glc is only applicable to scalar stores, which are not yet
580 // implemented.
581 let glc = 0 in {
582 def _vi : SMRD_Real_vi <{0, 0, 0, op}, opName, imm, outs, ins, asm>;
583 }
Tom Stellardc470c962014-10-01 14:44:42 +0000584}
585
586multiclass SMRD_Helper <bits<5> op, string opName, RegisterClass baseClass,
Christian Konig9c7afd12013-03-18 11:33:50 +0000587 RegisterClass dstClass> {
Tom Stellardc470c962014-10-01 14:44:42 +0000588 defm _IMM : SMRD_m <
589 op, opName#"_IMM", 1, (outs dstClass:$dst),
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000590 (ins baseClass:$sbase, u32imm:$offset),
Tom Stellardc470c962014-10-01 14:44:42 +0000591 opName#" $dst, $sbase, $offset", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000592 >;
593
Tom Stellardc470c962014-10-01 14:44:42 +0000594 defm _SGPR : SMRD_m <
595 op, opName#"_SGPR", 0, (outs dstClass:$dst),
Christian Konig9c7afd12013-03-18 11:33:50 +0000596 (ins baseClass:$sbase, SReg_32:$soff),
Tom Stellardc470c962014-10-01 14:44:42 +0000597 opName#" $dst, $sbase, $soff", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000598 >;
599}
600
601//===----------------------------------------------------------------------===//
602// Vector ALU classes
603//===----------------------------------------------------------------------===//
604
Tom Stellardb4a313a2014-08-01 00:32:39 +0000605// This must always be right before the operand being input modified.
606def InputMods : OperandWithDefaultOps <i32, (ops (i32 0))> {
607 let PrintMethod = "printOperandAndMods";
608}
609def InputModsNoDefault : Operand <i32> {
610 let PrintMethod = "printOperandAndMods";
611}
612
613class getNumSrcArgs<ValueType Src1, ValueType Src2> {
614 int ret =
615 !if (!eq(Src1.Value, untyped.Value), 1, // VOP1
616 !if (!eq(Src2.Value, untyped.Value), 2, // VOP2
617 3)); // VOP3
618}
619
620// Returns the register class to use for the destination of VOP[123C]
621// instructions for the given VT.
622class getVALUDstForVT<ValueType VT> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000623 RegisterClass ret = !if(!eq(VT.Size, 32), VGPR_32,
Matt Arsenault4831ce52015-01-06 23:00:37 +0000624 !if(!eq(VT.Size, 64), VReg_64,
625 SReg_64)); // else VT == i1
Tom Stellardb4a313a2014-08-01 00:32:39 +0000626}
627
628// Returns the register class to use for source 0 of VOP[12C]
629// instructions for the given VT.
630class getVOPSrc0ForVT<ValueType VT> {
Tom Stellardb6550522015-01-12 19:33:18 +0000631 RegisterOperand ret = !if(!eq(VT.Size, 32), VSrc_32, VSrc_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000632}
633
634// Returns the register class to use for source 1 of VOP[12C] for the
635// given VT.
636class getVOPSrc1ForVT<ValueType VT> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000637 RegisterClass ret = !if(!eq(VT.Size, 32), VGPR_32, VReg_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000638}
639
Tom Stellardb4a313a2014-08-01 00:32:39 +0000640// Returns the register class to use for sources of VOP3 instructions for the
641// given VT.
642class getVOP3SrcForVT<ValueType VT> {
Tom Stellardb6550522015-01-12 19:33:18 +0000643 RegisterOperand ret = !if(!eq(VT.Size, 32), VCSrc_32, VCSrc_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000644}
645
Tom Stellardb4a313a2014-08-01 00:32:39 +0000646// Returns 1 if the source arguments have modifiers, 0 if they do not.
647class hasModifiers<ValueType SrcVT> {
648 bit ret = !if(!eq(SrcVT.Value, f32.Value), 1,
649 !if(!eq(SrcVT.Value, f64.Value), 1, 0));
650}
651
652// Returns the input arguments for VOP[12C] instructions for the given SrcVT.
Tom Stellardb6550522015-01-12 19:33:18 +0000653class getIns32 <RegisterOperand Src0RC, RegisterClass Src1RC, int NumSrcArgs> {
Tom Stellardb4a313a2014-08-01 00:32:39 +0000654 dag ret = !if(!eq(NumSrcArgs, 1), (ins Src0RC:$src0), // VOP1
655 !if(!eq(NumSrcArgs, 2), (ins Src0RC:$src0, Src1RC:$src1), // VOP2
656 (ins)));
657}
658
659// Returns the input arguments for VOP3 instructions for the given SrcVT.
Tom Stellardb6550522015-01-12 19:33:18 +0000660class getIns64 <RegisterOperand Src0RC, RegisterOperand Src1RC,
661 RegisterOperand Src2RC, int NumSrcArgs,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000662 bit HasModifiers> {
663
664 dag ret =
665 !if (!eq(NumSrcArgs, 1),
666 !if (!eq(HasModifiers, 1),
667 // VOP1 with modifiers
668 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +0000669 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000670 /* else */,
671 // VOP1 without modifiers
672 (ins Src0RC:$src0)
673 /* endif */ ),
674 !if (!eq(NumSrcArgs, 2),
675 !if (!eq(HasModifiers, 1),
676 // VOP 2 with modifiers
677 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
678 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
Matt Arsenault97069782014-09-30 19:49:48 +0000679 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000680 /* else */,
681 // VOP2 without modifiers
682 (ins Src0RC:$src0, Src1RC:$src1)
683 /* endif */ )
684 /* NumSrcArgs == 3 */,
685 !if (!eq(HasModifiers, 1),
686 // VOP3 with modifiers
687 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
688 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
689 InputModsNoDefault:$src2_modifiers, Src2RC:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +0000690 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000691 /* else */,
692 // VOP3 without modifiers
693 (ins Src0RC:$src0, Src1RC:$src1, Src2RC:$src2)
694 /* endif */ )));
695}
696
697// Returns the assembly string for the inputs and outputs of a VOP[12C]
698// instruction. This does not add the _e32 suffix, so it can be reused
699// by getAsm64.
700class getAsm32 <int NumSrcArgs> {
701 string src1 = ", $src1";
702 string src2 = ", $src2";
703 string ret = " $dst, $src0"#
704 !if(!eq(NumSrcArgs, 1), "", src1)#
705 !if(!eq(NumSrcArgs, 3), src2, "");
706}
707
708// Returns the assembly string for the inputs and outputs of a VOP3
709// instruction.
710class getAsm64 <int NumSrcArgs, bit HasModifiers> {
Matt Arsenault268757b2015-01-15 23:17:03 +0000711 string src0 = !if(!eq(NumSrcArgs, 1), "$src0_modifiers", "$src0_modifiers,");
Matt Arsenault97069782014-09-30 19:49:48 +0000712 string src1 = !if(!eq(NumSrcArgs, 1), "",
713 !if(!eq(NumSrcArgs, 2), " $src1_modifiers",
714 " $src1_modifiers,"));
715 string src2 = !if(!eq(NumSrcArgs, 3), " $src2_modifiers", "");
Tom Stellardb4a313a2014-08-01 00:32:39 +0000716 string ret =
717 !if(!eq(HasModifiers, 0),
718 getAsm32<NumSrcArgs>.ret,
Matt Arsenault97069782014-09-30 19:49:48 +0000719 " $dst, "#src0#src1#src2#"$clamp"#"$omod");
Tom Stellardb4a313a2014-08-01 00:32:39 +0000720}
721
722
723class VOPProfile <list<ValueType> _ArgVT> {
724
725 field list<ValueType> ArgVT = _ArgVT;
726
727 field ValueType DstVT = ArgVT[0];
728 field ValueType Src0VT = ArgVT[1];
729 field ValueType Src1VT = ArgVT[2];
730 field ValueType Src2VT = ArgVT[3];
731 field RegisterClass DstRC = getVALUDstForVT<DstVT>.ret;
Tom Stellardb6550522015-01-12 19:33:18 +0000732 field RegisterOperand Src0RC32 = getVOPSrc0ForVT<Src0VT>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000733 field RegisterClass Src1RC32 = getVOPSrc1ForVT<Src1VT>.ret;
Tom Stellardb6550522015-01-12 19:33:18 +0000734 field RegisterOperand Src0RC64 = getVOP3SrcForVT<Src0VT>.ret;
735 field RegisterOperand Src1RC64 = getVOP3SrcForVT<Src1VT>.ret;
736 field RegisterOperand Src2RC64 = getVOP3SrcForVT<Src2VT>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000737
738 field int NumSrcArgs = getNumSrcArgs<Src1VT, Src2VT>.ret;
739 field bit HasModifiers = hasModifiers<Src0VT>.ret;
740
741 field dag Outs = (outs DstRC:$dst);
742
743 field dag Ins32 = getIns32<Src0RC32, Src1RC32, NumSrcArgs>.ret;
744 field dag Ins64 = getIns64<Src0RC64, Src1RC64, Src2RC64, NumSrcArgs,
745 HasModifiers>.ret;
746
Matt Arsenault9215b172014-08-03 05:27:14 +0000747 field string Asm32 = "_e32"#getAsm32<NumSrcArgs>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000748 field string Asm64 = getAsm64<NumSrcArgs, HasModifiers>.ret;
749}
750
751def VOP_F32_F32 : VOPProfile <[f32, f32, untyped, untyped]>;
752def VOP_F32_F64 : VOPProfile <[f32, f64, untyped, untyped]>;
753def VOP_F32_I32 : VOPProfile <[f32, i32, untyped, untyped]>;
754def VOP_F64_F32 : VOPProfile <[f64, f32, untyped, untyped]>;
755def VOP_F64_F64 : VOPProfile <[f64, f64, untyped, untyped]>;
756def VOP_F64_I32 : VOPProfile <[f64, i32, untyped, untyped]>;
757def VOP_I32_F32 : VOPProfile <[i32, f32, untyped, untyped]>;
758def VOP_I32_F64 : VOPProfile <[i32, f64, untyped, untyped]>;
759def VOP_I32_I32 : VOPProfile <[i32, i32, untyped, untyped]>;
760
761def VOP_F32_F32_F32 : VOPProfile <[f32, f32, f32, untyped]>;
762def VOP_F32_F32_I32 : VOPProfile <[f32, f32, i32, untyped]>;
763def VOP_F64_F64_F64 : VOPProfile <[f64, f64, f64, untyped]>;
764def VOP_F64_F64_I32 : VOPProfile <[f64, f64, i32, untyped]>;
765def VOP_I32_F32_F32 : VOPProfile <[i32, f32, f32, untyped]>;
Marek Olsak11057ee2015-02-03 17:38:01 +0000766def VOP_I32_F32_I32 : VOPProfile <[i32, f32, i32, untyped]>;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000767def VOP_I32_I32_I32 : VOPProfile <[i32, i32, i32, untyped]>;
768def VOP_I32_I32_I32_VCC : VOPProfile <[i32, i32, i32, untyped]> {
Tom Stellard73ae1cb2014-09-23 21:26:25 +0000769 let Src0RC32 = VCSrc_32;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000770}
Matt Arsenault4831ce52015-01-06 23:00:37 +0000771
772def VOP_I1_F32_I32 : VOPProfile <[i1, f32, i32, untyped]> {
773 let Ins64 = (ins InputModsNoDefault:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1);
774 let Asm64 = " $dst, $src0_modifiers, $src1";
775}
776
777def VOP_I1_F64_I32 : VOPProfile <[i1, f64, i32, untyped]> {
778 let Ins64 = (ins InputModsNoDefault:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1);
779 let Asm64 = " $dst, $src0_modifiers, $src1";
780}
781
Tom Stellardb4a313a2014-08-01 00:32:39 +0000782def VOP_I64_I64_I32 : VOPProfile <[i64, i64, i32, untyped]>;
Marek Olsak707a6d02015-02-03 21:53:01 +0000783def VOP_I64_I32_I64 : VOPProfile <[i64, i32, i64, untyped]>;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000784def VOP_I64_I64_I64 : VOPProfile <[i64, i64, i64, untyped]>;
785
786def VOP_F32_F32_F32_F32 : VOPProfile <[f32, f32, f32, f32]>;
787def VOP_F64_F64_F64_F64 : VOPProfile <[f64, f64, f64, f64]>;
788def VOP_I32_I32_I32_I32 : VOPProfile <[i32, i32, i32, i32]>;
789def VOP_I64_I32_I32_I64 : VOPProfile <[i64, i32, i32, i64]>;
790
791
Christian Konigf741fbf2013-02-26 17:52:42 +0000792class VOP <string opName> {
793 string OpName = opName;
794}
795
Christian Konig3c145802013-03-27 09:12:59 +0000796class VOP2_REV <string revOp, bit isOrig> {
797 string RevOp = revOp;
798 bit IsOrig = isOrig;
799}
800
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000801class AtomicNoRet <string noRetOp, bit isRet> {
802 string NoRetOp = noRetOp;
803 bit IsRet = isRet;
804}
805
Tom Stellard94d2e992014-10-07 23:51:34 +0000806class VOP1_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
807 VOP1Common <outs, ins, "", pattern>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000808 VOP <opName>,
809 SIMCInstr <opName#"_e32", SISubtarget.NONE> {
Tom Stellard94d2e992014-10-07 23:51:34 +0000810 let isPseudo = 1;
811}
812
813multiclass VOP1_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern,
814 string opName> {
815 def "" : VOP1_Pseudo <outs, ins, pattern, opName>;
816
817 def _si : VOP1<op.SI, outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000818 SIMCInstr <opName#"_e32", SISubtarget.SI>;
819 def _vi : VOP1<op.VI, outs, ins, asm, []>,
820 SIMCInstr <opName#"_e32", SISubtarget.VI>;
821}
822
Marek Olsak3ecf5082015-02-03 21:53:05 +0000823multiclass VOP1SI_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern,
824 string opName> {
825 def "" : VOP1_Pseudo <outs, ins, pattern, opName>;
826
827 def _si : VOP1<op.SI, outs, ins, asm, []>,
828 SIMCInstr <opName#"_e32", SISubtarget.SI>;
829 // No VI instruction. This class is for SI only.
830}
831
Marek Olsak5df00d62014-12-07 12:18:57 +0000832class VOP2_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
833 VOP2Common <outs, ins, "", pattern>,
834 VOP <opName>,
835 SIMCInstr<opName#"_e32", SISubtarget.NONE> {
836 let isPseudo = 1;
837}
838
Marek Olsakf0b130a2015-01-15 18:43:06 +0000839multiclass VOP2SI_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern,
Marek Olsak7585a292015-02-03 17:38:05 +0000840 string opName, string revOp> {
Marek Olsakf0b130a2015-01-15 18:43:06 +0000841 def "" : VOP2_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +0000842 VOP2_REV<revOp#"_e32", !eq(revOp, opName)>;
Marek Olsakf0b130a2015-01-15 18:43:06 +0000843
844 def _si : VOP2 <op.SI, outs, ins, opName#asm, []>,
Marek Olsakf0b130a2015-01-15 18:43:06 +0000845 SIMCInstr <opName#"_e32", SISubtarget.SI>;
846}
847
Marek Olsak5df00d62014-12-07 12:18:57 +0000848multiclass VOP2_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern,
Marek Olsak7585a292015-02-03 17:38:05 +0000849 string opName, string revOp> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000850 def "" : VOP2_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +0000851 VOP2_REV<revOp#"_e32", !eq(revOp, opName)>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000852
853 def _si : VOP2 <op.SI, outs, ins, opName#asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000854 SIMCInstr <opName#"_e32", SISubtarget.SI>;
855 def _vi : VOP2 <op.VI, outs, ins, opName#asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000856 SIMCInstr <opName#"_e32", SISubtarget.VI>;
Tom Stellard94d2e992014-10-07 23:51:34 +0000857}
858
Tom Stellardb4a313a2014-08-01 00:32:39 +0000859class VOP3DisableFields <bit HasSrc1, bit HasSrc2, bit HasModifiers> {
860
861 bits<2> src0_modifiers = !if(HasModifiers, ?, 0);
862 bits<2> src1_modifiers = !if(HasModifiers, !if(HasSrc1, ?, 0), 0);
Matt Arsenault096ec1e2015-02-18 02:15:30 +0000863 bits<2> src2_modifiers = !if(HasModifiers, !if(HasSrc2, ?, 0), 0);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000864 bits<2> omod = !if(HasModifiers, ?, 0);
865 bits<1> clamp = !if(HasModifiers, ?, 0);
866 bits<9> src1 = !if(HasSrc1, ?, 0);
867 bits<9> src2 = !if(HasSrc2, ?, 0);
868}
869
Matt Arsenault096ec1e2015-02-18 02:15:30 +0000870class VOP3DisableModFields <bit HasSrc0Mods,
871 bit HasSrc1Mods = 0,
872 bit HasSrc2Mods = 0,
873 bit HasOutputMods = 0> {
874 bits<2> src0_modifiers = !if(HasSrc0Mods, ?, 0);
875 bits<2> src1_modifiers = !if(HasSrc1Mods, ?, 0);
876 bits<2> src2_modifiers = !if(HasSrc2Mods, ?, 0);
877 bits<2> omod = !if(HasOutputMods, ?, 0);
878 bits<1> clamp = !if(HasOutputMods, ?, 0);
879}
880
Tom Stellardbda32c92014-07-21 17:44:29 +0000881class VOP3_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
882 VOP3Common <outs, ins, "", pattern>,
883 VOP <opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000884 SIMCInstr<opName#"_e64", SISubtarget.NONE> {
Tom Stellardbda32c92014-07-21 17:44:29 +0000885 let isPseudo = 1;
886}
887
888class VOP3_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> :
Marek Olsak5df00d62014-12-07 12:18:57 +0000889 VOP3Common <outs, ins, asm, []>,
890 VOP3e <op>,
891 SIMCInstr<opName#"_e64", SISubtarget.SI>;
Tom Stellardbda32c92014-07-21 17:44:29 +0000892
Marek Olsak5df00d62014-12-07 12:18:57 +0000893class VOP3_Real_vi <bits<10> op, dag outs, dag ins, string asm, string opName> :
894 VOP3Common <outs, ins, asm, []>,
895 VOP3e_vi <op>,
896 SIMCInstr <opName#"_e64", SISubtarget.VI>;
897
Matt Arsenault692acf12015-02-14 03:02:23 +0000898class VOP3b_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> :
899 VOP3Common <outs, ins, asm, []>,
900 VOP3be <op>,
901 SIMCInstr<opName#"_e64", SISubtarget.SI>;
902
903class VOP3b_Real_vi <bits<10> op, dag outs, dag ins, string asm, string opName> :
904 VOP3Common <outs, ins, asm, []>,
905 VOP3be_vi <op>,
906 SIMCInstr <opName#"_e64", SISubtarget.VI>;
907
Marek Olsak5df00d62014-12-07 12:18:57 +0000908multiclass VOP3_m <vop op, dag outs, dag ins, string asm, list<dag> pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000909 string opName, int NumSrcArgs, bit HasMods = 1> {
Tom Stellardc721a232014-05-16 20:56:47 +0000910
Tom Stellardbda32c92014-07-21 17:44:29 +0000911 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
Tom Stellardc721a232014-05-16 20:56:47 +0000912
Tom Stellard845bb3c2014-10-07 23:51:41 +0000913 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000914 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
915 !if(!eq(NumSrcArgs, 2), 0, 1),
916 HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000917 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
918 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
919 !if(!eq(NumSrcArgs, 2), 0, 1),
920 HasMods>;
921}
Tom Stellardc721a232014-05-16 20:56:47 +0000922
Marek Olsak5df00d62014-12-07 12:18:57 +0000923// VOP3_m without source modifiers
Matt Arsenault65fa1c42015-02-18 02:15:27 +0000924multiclass VOP3_m_nomods <vop op, dag outs, dag ins, string asm, list<dag> pattern,
Marek Olsak5df00d62014-12-07 12:18:57 +0000925 string opName, int NumSrcArgs, bit HasMods = 1> {
926
927 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
928
929 let src0_modifiers = 0,
930 src1_modifiers = 0,
Matt Arsenault65fa1c42015-02-18 02:15:27 +0000931 src2_modifiers = 0,
932 clamp = 0,
933 omod = 0 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000934 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>;
935 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>;
936 }
Tom Stellardc721a232014-05-16 20:56:47 +0000937}
938
Tom Stellard94d2e992014-10-07 23:51:34 +0000939multiclass VOP3_1_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000940 list<dag> pattern, string opName, bit HasMods = 1> {
Tom Stellardbda32c92014-07-21 17:44:29 +0000941
942 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
943
Tom Stellard94d2e992014-10-07 23:51:34 +0000944 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000945 VOP3DisableFields<0, 0, HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000946
947 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
948 VOP3DisableFields<0, 0, HasMods>;
Tom Stellardbda32c92014-07-21 17:44:29 +0000949}
950
Marek Olsak3ecf5082015-02-03 21:53:05 +0000951multiclass VOP3SI_1_m <vop op, dag outs, dag ins, string asm,
952 list<dag> pattern, string opName, bit HasMods = 1> {
953
954 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
955
956 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
957 VOP3DisableFields<0, 0, HasMods>;
958 // No VI instruction. This class is for SI only.
959}
960
Tom Stellardbec5a242014-10-07 23:51:38 +0000961multiclass VOP3_2_m <vop op, dag outs, dag ins, string asm,
Marek Olsak7585a292015-02-03 17:38:05 +0000962 list<dag> pattern, string opName, string revOp,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000963 bit HasMods = 1, bit UseFullOp = 0> {
964
965 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +0000966 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000967
Marek Olsak191507e2015-02-03 17:38:12 +0000968 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000969 VOP3DisableFields<1, 0, HasMods>;
970
Marek Olsak191507e2015-02-03 17:38:12 +0000971 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000972 VOP3DisableFields<1, 0, HasMods>;
973}
974
Marek Olsak191507e2015-02-03 17:38:12 +0000975multiclass VOP3SI_2_m <vop op, dag outs, dag ins, string asm,
976 list<dag> pattern, string opName, string revOp,
977 bit HasMods = 1, bit UseFullOp = 0> {
978
979 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
980 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
981
982 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
983 VOP3DisableFields<1, 0, HasMods>;
984
985 // No VI instruction. This class is for SI only.
986}
987
Matt Arsenault692acf12015-02-14 03:02:23 +0000988// XXX - Is v_div_scale_{f32|f64} only available in vop3b without
989// option of implicit vcc use?
Tom Stellard845bb3c2014-10-07 23:51:41 +0000990multiclass VOP3b_2_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000991 list<dag> pattern, string opName, string revOp,
992 bit HasMods = 1, bit UseFullOp = 0> {
993 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
994 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
995
996 // The VOP2 variant puts the carry out into VCC, the VOP3 variant
997 // can write it into any SGPR. We currently don't use the carry out,
998 // so for now hardcode it to VCC as well.
999 let sdst = SIOperand.VCC, Defs = [VCC] in {
Matt Arsenault692acf12015-02-14 03:02:23 +00001000 def _si : VOP3b_Real_si <op.SI3, outs, ins, asm, opName>,
1001 VOP3DisableFields<1, 0, HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001002
Matt Arsenault692acf12015-02-14 03:02:23 +00001003 def _vi : VOP3b_Real_vi <op.VI3, outs, ins, asm, opName>,
1004 VOP3DisableFields<1, 0, HasMods>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001005 } // End sdst = SIOperand.VCC, Defs = [VCC]
1006}
1007
Matt Arsenault31ec5982015-02-14 03:40:35 +00001008multiclass VOP3b_3_m <vop op, dag outs, dag ins, string asm,
1009 list<dag> pattern, string opName, string revOp,
1010 bit HasMods = 1, bit UseFullOp = 0> {
1011 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
1012
1013
1014 def _si : VOP3b_Real_si <op.SI3, outs, ins, asm, opName>,
1015 VOP3DisableFields<1, 1, HasMods>;
1016
1017 def _vi : VOP3b_Real_vi <op.VI3, outs, ins, asm, opName>,
1018 VOP3DisableFields<1, 1, HasMods>;
1019}
1020
Tom Stellard0aec5872014-10-07 23:51:39 +00001021multiclass VOP3_C_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001022 list<dag> pattern, string opName,
1023 bit HasMods, bit defExec> {
Tom Stellardbda32c92014-07-21 17:44:29 +00001024
1025 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
1026
Tom Stellard0aec5872014-10-07 23:51:39 +00001027 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001028 VOP3DisableFields<1, 0, HasMods> {
1029 let Defs = !if(defExec, [EXEC], []);
1030 }
1031
1032 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
1033 VOP3DisableFields<1, 0, HasMods> {
Tom Stellard0aec5872014-10-07 23:51:39 +00001034 let Defs = !if(defExec, [EXEC], []);
Christian Konigd3039962013-02-26 17:52:09 +00001035 }
1036}
1037
Marek Olsak15e4a592015-01-15 18:42:55 +00001038// An instruction that is VOP2 on SI and VOP3 on VI, no modifiers.
1039multiclass VOP2SI_3VI_m <vop3 op, string opName, dag outs, dag ins,
1040 string asm, list<dag> pattern = []> {
1041 let isPseudo = 1 in {
1042 def "" : VOPAnyCommon <outs, ins, "", pattern>,
1043 SIMCInstr<opName, SISubtarget.NONE>;
1044 }
1045
1046 def _si : VOP2 <op.SI3{5-0}, outs, ins, asm, []>,
1047 SIMCInstr <opName, SISubtarget.SI>;
1048
1049 def _vi : VOP3Common <outs, ins, asm, []>,
1050 VOP3e_vi <op.VI3>,
1051 VOP3DisableFields <1, 0, 0>,
1052 SIMCInstr <opName, SISubtarget.VI>;
1053}
1054
Tom Stellard94d2e992014-10-07 23:51:34 +00001055multiclass VOP1_Helper <vop1 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001056 dag ins32, string asm32, list<dag> pat32,
1057 dag ins64, string asm64, list<dag> pat64,
1058 bit HasMods> {
Christian Konigb19849a2013-02-21 15:17:04 +00001059
Marek Olsak5df00d62014-12-07 12:18:57 +00001060 defm _e32 : VOP1_m <op, outs, ins32, opName#asm32, pat32, opName>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001061
1062 defm _e64 : VOP3_1_m <op, outs, ins64, opName#"_e64"#asm64, pat64, opName, HasMods>;
Christian Konig72d5d5c2013-02-21 15:16:44 +00001063}
1064
Tom Stellard94d2e992014-10-07 23:51:34 +00001065multiclass VOP1Inst <vop1 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001066 SDPatternOperator node = null_frag> : VOP1_Helper <
1067 op, opName, P.Outs,
1068 P.Ins32, P.Asm32, [],
1069 P.Ins64, P.Asm64,
1070 !if(P.HasModifiers,
1071 [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +00001072 i32:$src0_modifiers, i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +00001073 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]),
1074 P.HasModifiers
Tom Stellardc721a232014-05-16 20:56:47 +00001075>;
Christian Konigf5754a02013-02-21 15:17:09 +00001076
Marek Olsak5df00d62014-12-07 12:18:57 +00001077multiclass VOP1InstSI <vop1 op, string opName, VOPProfile P,
1078 SDPatternOperator node = null_frag> {
1079
Marek Olsak3ecf5082015-02-03 21:53:05 +00001080 defm _e32 : VOP1SI_m <op, P.Outs, P.Ins32, opName#P.Asm32, [], opName>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001081
Marek Olsak3ecf5082015-02-03 21:53:05 +00001082 defm _e64 : VOP3SI_1_m <op, P.Outs, P.Ins64, opName#P.Asm64,
Marek Olsak5df00d62014-12-07 12:18:57 +00001083 !if(P.HasModifiers,
1084 [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
1085 i32:$src0_modifiers, i1:$clamp, i32:$omod))))],
Marek Olsak3ecf5082015-02-03 21:53:05 +00001086 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]),
1087 opName, P.HasModifiers>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001088}
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001089
Tom Stellardbec5a242014-10-07 23:51:38 +00001090multiclass VOP2_Helper <vop2 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001091 dag ins32, string asm32, list<dag> pat32,
1092 dag ins64, string asm64, list<dag> pat64,
Marek Olsak7585a292015-02-03 17:38:05 +00001093 string revOp, bit HasMods> {
1094 defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001095
Tom Stellardbec5a242014-10-07 23:51:38 +00001096 defm _e64 : VOP3_2_m <op,
Marek Olsak7585a292015-02-03 17:38:05 +00001097 outs, ins64, opName#"_e64"#asm64, pat64, opName, revOp, HasMods
Tom Stellardb4a313a2014-08-01 00:32:39 +00001098 >;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001099}
1100
Tom Stellardbec5a242014-10-07 23:51:38 +00001101multiclass VOP2Inst <vop2 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001102 SDPatternOperator node = null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001103 string revOp = opName> : VOP2_Helper <
Tom Stellardb4a313a2014-08-01 00:32:39 +00001104 op, opName, P.Outs,
1105 P.Ins32, P.Asm32, [],
1106 P.Ins64, P.Asm64,
1107 !if(P.HasModifiers,
1108 [(set P.DstVT:$dst,
1109 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001110 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001111 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1112 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
Marek Olsak7585a292015-02-03 17:38:05 +00001113 revOp, P.HasModifiers
Tom Stellardb4a313a2014-08-01 00:32:39 +00001114>;
1115
Marek Olsak191507e2015-02-03 17:38:12 +00001116multiclass VOP2InstSI <vop2 op, string opName, VOPProfile P,
1117 SDPatternOperator node = null_frag,
1118 string revOp = opName> {
1119 defm _e32 : VOP2SI_m <op, P.Outs, P.Ins32, P.Asm32, [], opName, revOp>;
1120
1121 defm _e64 : VOP3SI_2_m <op, P.Outs, P.Ins64, opName#"_e64"#P.Asm64,
1122 !if(P.HasModifiers,
1123 [(set P.DstVT:$dst,
1124 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1125 i1:$clamp, i32:$omod)),
1126 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1127 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
1128 opName, revOp, P.HasModifiers>;
1129}
1130
Tom Stellard845bb3c2014-10-07 23:51:41 +00001131multiclass VOP2b_Helper <vop2 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001132 dag ins32, string asm32, list<dag> pat32,
1133 dag ins64, string asm64, list<dag> pat64,
1134 string revOp, bit HasMods> {
1135
Marek Olsak7585a292015-02-03 17:38:05 +00001136 defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001137
Tom Stellard845bb3c2014-10-07 23:51:41 +00001138 defm _e64 : VOP3b_2_m <op,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001139 outs, ins64, opName#"_e64"#asm64, pat64, opName, revOp, HasMods
1140 >;
1141}
1142
Tom Stellard845bb3c2014-10-07 23:51:41 +00001143multiclass VOP2bInst <vop2 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001144 SDPatternOperator node = null_frag,
1145 string revOp = opName> : VOP2b_Helper <
1146 op, opName, P.Outs,
1147 P.Ins32, P.Asm32, [],
1148 P.Ins64, P.Asm64,
1149 !if(P.HasModifiers,
1150 [(set P.DstVT:$dst,
1151 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001152 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001153 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1154 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
1155 revOp, P.HasModifiers
1156>;
1157
Marek Olsakf0b130a2015-01-15 18:43:06 +00001158// A VOP2 instruction that is VOP3-only on VI.
1159multiclass VOP2_VI3_Helper <vop23 op, string opName, dag outs,
1160 dag ins32, string asm32, list<dag> pat32,
1161 dag ins64, string asm64, list<dag> pat64,
Marek Olsak7585a292015-02-03 17:38:05 +00001162 string revOp, bit HasMods> {
1163 defm _e32 : VOP2SI_m <op, outs, ins32, asm32, pat32, opName, revOp>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001164
1165 defm _e64 : VOP3_2_m <op, outs, ins64, opName#"_e64"#asm64, pat64, opName,
Marek Olsak7585a292015-02-03 17:38:05 +00001166 revOp, HasMods>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001167}
1168
1169multiclass VOP2_VI3_Inst <vop23 op, string opName, VOPProfile P,
1170 SDPatternOperator node = null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001171 string revOp = opName>
Marek Olsakf0b130a2015-01-15 18:43:06 +00001172 : VOP2_VI3_Helper <
1173 op, opName, P.Outs,
1174 P.Ins32, P.Asm32, [],
1175 P.Ins64, P.Asm64,
1176 !if(P.HasModifiers,
1177 [(set P.DstVT:$dst,
1178 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1179 i1:$clamp, i32:$omod)),
1180 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1181 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
Marek Olsak7585a292015-02-03 17:38:05 +00001182 revOp, P.HasModifiers
Marek Olsakf0b130a2015-01-15 18:43:06 +00001183>;
1184
Marek Olsak5df00d62014-12-07 12:18:57 +00001185class VOPC_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
1186 VOPCCommon <ins, "", pattern>,
1187 VOP <opName>,
1188 SIMCInstr<opName#"_e32", SISubtarget.NONE> {
1189 let isPseudo = 1;
1190}
1191
1192multiclass VOPC_m <vopc op, dag outs, dag ins, string asm, list<dag> pattern,
1193 string opName, bit DefExec> {
1194 def "" : VOPC_Pseudo <outs, ins, pattern, opName>;
1195
1196 def _si : VOPC<op.SI, ins, asm, []>,
1197 SIMCInstr <opName#"_e32", SISubtarget.SI> {
1198 let Defs = !if(DefExec, [EXEC], []);
1199 }
1200
1201 def _vi : VOPC<op.VI, ins, asm, []>,
1202 SIMCInstr <opName#"_e32", SISubtarget.VI> {
1203 let Defs = !if(DefExec, [EXEC], []);
1204 }
1205}
1206
Tom Stellard0aec5872014-10-07 23:51:39 +00001207multiclass VOPC_Helper <vopc op, string opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001208 dag ins32, string asm32, list<dag> pat32,
1209 dag out64, dag ins64, string asm64, list<dag> pat64,
1210 bit HasMods, bit DefExec> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001211 defm _e32 : VOPC_m <op, (outs), ins32, opName#asm32, pat32, opName, DefExec>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001212
Marek Olsak5df00d62014-12-07 12:18:57 +00001213 defm _e64 : VOP3_C_m <op, out64, ins64, opName#"_e64"#asm64, pat64,
1214 opName, HasMods, DefExec>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001215}
1216
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001217// Special case for class instructions which only have modifiers on
1218// the 1st source operand.
1219multiclass VOPC_Class_Helper <vopc op, string opName,
1220 dag ins32, string asm32, list<dag> pat32,
1221 dag out64, dag ins64, string asm64, list<dag> pat64,
1222 bit HasMods, bit DefExec> {
1223 defm _e32 : VOPC_m <op, (outs), ins32, opName#asm32, pat32, opName, DefExec>;
1224
1225 defm _e64 : VOP3_C_m <op, out64, ins64, opName#"_e64"#asm64, pat64,
1226 opName, HasMods, DefExec>,
1227 VOP3DisableModFields<1, 0, 0>;
1228}
1229
Tom Stellard0aec5872014-10-07 23:51:39 +00001230multiclass VOPCInst <vopc op, string opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001231 VOPProfile P, PatLeaf cond = COND_NULL,
1232 bit DefExec = 0> : VOPC_Helper <
1233 op, opName,
1234 P.Ins32, P.Asm32, [],
1235 (outs SReg_64:$dst), P.Ins64, P.Asm64,
1236 !if(P.HasModifiers,
1237 [(set i1:$dst,
1238 (setcc (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001239 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001240 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1241 cond))],
1242 [(set i1:$dst, (setcc P.Src0VT:$src0, P.Src1VT:$src1, cond))]),
1243 P.HasModifiers, DefExec
1244>;
1245
Matt Arsenault4831ce52015-01-06 23:00:37 +00001246multiclass VOPCClassInst <vopc op, string opName, VOPProfile P,
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001247 bit DefExec = 0> : VOPC_Class_Helper <
Matt Arsenault4831ce52015-01-06 23:00:37 +00001248 op, opName,
1249 P.Ins32, P.Asm32, [],
1250 (outs SReg_64:$dst), P.Ins64, P.Asm64,
1251 !if(P.HasModifiers,
1252 [(set i1:$dst,
1253 (AMDGPUfp_class (P.Src0VT (VOP3Mods0Clamp0OMod P.Src0VT:$src0, i32:$src0_modifiers)), P.Src1VT:$src1))],
1254 [(set i1:$dst, (AMDGPUfp_class P.Src0VT:$src0, P.Src1VT:$src1))]),
1255 P.HasModifiers, DefExec
1256>;
1257
1258
Tom Stellard0aec5872014-10-07 23:51:39 +00001259multiclass VOPC_F32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001260 VOPCInst <op, opName, VOP_F32_F32_F32, cond>;
1261
Tom Stellard0aec5872014-10-07 23:51:39 +00001262multiclass VOPC_F64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001263 VOPCInst <op, opName, VOP_F64_F64_F64, cond>;
1264
Tom Stellard0aec5872014-10-07 23:51:39 +00001265multiclass VOPC_I32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001266 VOPCInst <op, opName, VOP_I32_I32_I32, cond>;
1267
Tom Stellard0aec5872014-10-07 23:51:39 +00001268multiclass VOPC_I64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001269 VOPCInst <op, opName, VOP_I64_I64_I64, cond>;
Christian Konigf5754a02013-02-21 15:17:09 +00001270
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001271
Tom Stellard0aec5872014-10-07 23:51:39 +00001272multiclass VOPCX <vopc op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001273 PatLeaf cond = COND_NULL>
1274 : VOPCInst <op, opName, P, cond, 1>;
1275
Tom Stellard0aec5872014-10-07 23:51:39 +00001276multiclass VOPCX_F32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001277 VOPCX <op, opName, VOP_F32_F32_F32, cond>;
1278
Tom Stellard0aec5872014-10-07 23:51:39 +00001279multiclass VOPCX_F64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001280 VOPCX <op, opName, VOP_F64_F64_F64, cond>;
1281
Tom Stellard0aec5872014-10-07 23:51:39 +00001282multiclass VOPCX_I32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001283 VOPCX <op, opName, VOP_I32_I32_I32, cond>;
1284
Tom Stellard0aec5872014-10-07 23:51:39 +00001285multiclass VOPCX_I64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001286 VOPCX <op, opName, VOP_I64_I64_I64, cond>;
1287
Tom Stellard845bb3c2014-10-07 23:51:41 +00001288multiclass VOP3_Helper <vop3 op, string opName, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001289 list<dag> pat, int NumSrcArgs, bit HasMods> : VOP3_m <
1290 op, outs, ins, opName#asm, pat, opName, NumSrcArgs, HasMods
1291>;
1292
Matt Arsenault4831ce52015-01-06 23:00:37 +00001293multiclass VOPC_CLASS_F32 <vopc op, string opName> :
1294 VOPCClassInst <op, opName, VOP_I1_F32_I32, 0>;
1295
1296multiclass VOPCX_CLASS_F32 <vopc op, string opName> :
1297 VOPCClassInst <op, opName, VOP_I1_F32_I32, 1>;
1298
1299multiclass VOPC_CLASS_F64 <vopc op, string opName> :
1300 VOPCClassInst <op, opName, VOP_I1_F64_I32, 0>;
1301
1302multiclass VOPCX_CLASS_F64 <vopc op, string opName> :
1303 VOPCClassInst <op, opName, VOP_I1_F64_I32, 1>;
1304
Tom Stellard845bb3c2014-10-07 23:51:41 +00001305multiclass VOP3Inst <vop3 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001306 SDPatternOperator node = null_frag> : VOP3_Helper <
1307 op, opName, P.Outs, P.Ins64, P.Asm64,
1308 !if(!eq(P.NumSrcArgs, 3),
1309 !if(P.HasModifiers,
1310 [(set P.DstVT:$dst,
1311 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001312 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001313 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1314 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))))],
1315 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1,
1316 P.Src2VT:$src2))]),
1317 !if(!eq(P.NumSrcArgs, 2),
1318 !if(P.HasModifiers,
1319 [(set P.DstVT:$dst,
1320 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001321 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001322 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1323 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))])
1324 /* P.NumSrcArgs == 1 */,
1325 !if(P.HasModifiers,
1326 [(set P.DstVT:$dst,
1327 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001328 i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +00001329 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]))),
1330 P.NumSrcArgs, P.HasModifiers
1331>;
1332
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001333// Special case for v_div_fmas_{f32|f64}, since it seems to be the
1334// only VOP instruction that implicitly reads VCC.
1335multiclass VOP3_VCC_Inst <vop3 op, string opName,
1336 VOPProfile P,
1337 SDPatternOperator node = null_frag> : VOP3_Helper <
1338 op, opName,
1339 P.Outs,
1340 (ins InputModsNoDefault:$src0_modifiers, P.Src0RC64:$src0,
1341 InputModsNoDefault:$src1_modifiers, P.Src1RC64:$src1,
1342 InputModsNoDefault:$src2_modifiers, P.Src2RC64:$src2,
1343 ClampMod:$clamp,
1344 omod:$omod),
1345 " $dst, $src0_modifiers, $src1_modifiers, $src2_modifiers"#"$clamp"#"$omod",
1346 [(set P.DstVT:$dst,
1347 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1348 i1:$clamp, i32:$omod)),
1349 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1350 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers)),
1351 (i1 VCC)))],
1352 3, 1
1353>;
1354
Tom Stellardb6550522015-01-12 19:33:18 +00001355multiclass VOP3b_Helper <vop op, RegisterClass vrc, RegisterOperand arc,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001356 string opName, list<dag> pattern> :
Matt Arsenault31ec5982015-02-14 03:40:35 +00001357 VOP3b_3_m <
Matt Arsenaulta95f5a02014-11-04 20:29:20 +00001358 op, (outs vrc:$vdst, SReg_64:$sdst),
Matt Arsenault272c50a2014-09-30 19:49:43 +00001359 (ins InputModsNoDefault:$src0_modifiers, arc:$src0,
1360 InputModsNoDefault:$src1_modifiers, arc:$src1,
1361 InputModsNoDefault:$src2_modifiers, arc:$src2,
Matt Arsenaultf2676a52014-11-05 19:35:00 +00001362 ClampMod:$clamp, omod:$omod),
Matt Arsenaulta95f5a02014-11-04 20:29:20 +00001363 opName#" $vdst, $sdst, $src0_modifiers, $src1_modifiers, $src2_modifiers"#"$clamp"#"$omod", pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001364 opName, opName, 1, 1
1365>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001366
Tom Stellard845bb3c2014-10-07 23:51:41 +00001367multiclass VOP3b_64 <vop3 op, string opName, list<dag> pattern> :
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001368 VOP3b_Helper <op, VReg_64, VSrc_64, opName, pattern>;
1369
Tom Stellard845bb3c2014-10-07 23:51:41 +00001370multiclass VOP3b_32 <vop3 op, string opName, list<dag> pattern> :
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001371 VOP3b_Helper <op, VGPR_32, VSrc_32, opName, pattern>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001372
Matt Arsenault8675db12014-08-29 16:01:14 +00001373
1374class Vop3ModPat<Instruction Inst, VOPProfile P, SDPatternOperator node> : Pat<
Matt Arsenault97069782014-09-30 19:49:48 +00001375 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod)),
Matt Arsenault8675db12014-08-29 16:01:14 +00001376 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1377 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))),
1378 (Inst i32:$src0_modifiers, P.Src0VT:$src0,
1379 i32:$src1_modifiers, P.Src1VT:$src1,
1380 i32:$src2_modifiers, P.Src2VT:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +00001381 i1:$clamp,
Matt Arsenault8675db12014-08-29 16:01:14 +00001382 i32:$omod)>;
1383
Christian Konig72d5d5c2013-02-21 15:16:44 +00001384//===----------------------------------------------------------------------===//
Marek Olsak5df00d62014-12-07 12:18:57 +00001385// Interpolation opcodes
1386//===----------------------------------------------------------------------===//
1387
Marek Olsak367447c2015-01-27 17:25:11 +00001388class VINTRP_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1389 VINTRPCommon <outs, ins, "", pattern>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001390 SIMCInstr<opName, SISubtarget.NONE> {
1391 let isPseudo = 1;
1392}
1393
1394class VINTRP_Real_si <bits <2> op, string opName, dag outs, dag ins,
Marek Olsak367447c2015-01-27 17:25:11 +00001395 string asm> :
1396 VINTRPCommon <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001397 VINTRPe <op>,
1398 SIMCInstr<opName, SISubtarget.SI>;
1399
1400class VINTRP_Real_vi <bits <2> op, string opName, dag outs, dag ins,
Marek Olsak367447c2015-01-27 17:25:11 +00001401 string asm> :
1402 VINTRPCommon <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001403 VINTRPe_vi <op>,
1404 SIMCInstr<opName, SISubtarget.VI>;
1405
1406multiclass VINTRP_m <bits <2> op, string opName, dag outs, dag ins, string asm,
1407 string disableEncoding = "", string constraints = "",
1408 list<dag> pattern = []> {
1409 let DisableEncoding = disableEncoding,
1410 Constraints = constraints in {
Marek Olsak367447c2015-01-27 17:25:11 +00001411 def "" : VINTRP_Pseudo <opName, outs, ins, pattern>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001412
Marek Olsak367447c2015-01-27 17:25:11 +00001413 def _si : VINTRP_Real_si <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001414
Marek Olsak367447c2015-01-27 17:25:11 +00001415 def _vi : VINTRP_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001416 }
1417}
1418
1419//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +00001420// Vector I/O classes
1421//===----------------------------------------------------------------------===//
1422
Marek Olsak5df00d62014-12-07 12:18:57 +00001423class DS_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1424 DS <outs, ins, "", pattern>,
1425 SIMCInstr <opName, SISubtarget.NONE> {
1426 let isPseudo = 1;
1427}
1428
1429class DS_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> :
1430 DS <outs, ins, asm, []>,
1431 DSe <op>,
1432 SIMCInstr <opName, SISubtarget.SI>;
1433
1434class DS_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> :
1435 DS <outs, ins, asm, []>,
1436 DSe_vi <op>,
1437 SIMCInstr <opName, SISubtarget.VI>;
1438
1439class DS_1A_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> :
1440 DS <outs, ins, asm, []>,
1441 DSe <op>,
1442 SIMCInstr <opName, SISubtarget.SI> {
1443
1444 // Single load interpret the 2 i8imm operands as a single i16 offset.
1445 bits<16> offset;
1446 let offset0 = offset{7-0};
1447 let offset1 = offset{15-8};
1448}
1449
1450class DS_1A_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> :
1451 DS <outs, ins, asm, []>,
1452 DSe_vi <op>,
1453 SIMCInstr <opName, SISubtarget.VI> {
1454
1455 // Single load interpret the 2 i8imm operands as a single i16 offset.
1456 bits<16> offset;
1457 let offset0 = offset{7-0};
1458 let offset1 = offset{15-8};
1459}
1460
1461multiclass DS_1A_Load_m <bits<8> op, string opName, dag outs, dag ins, string asm,
1462 list<dag> pat> {
1463 let hasSideEffects = 0, mayLoad = 1, mayStore = 0 in {
1464 def "" : DS_Pseudo <opName, outs, ins, pat>;
1465
1466 let data0 = 0, data1 = 0 in {
1467 def _si : DS_1A_Real_si <op, opName, outs, ins, asm>;
1468 def _vi : DS_1A_Real_vi <op, opName, outs, ins, asm>;
1469 }
1470 }
1471}
1472
1473multiclass DS_Load_Helper <bits<8> op, string asm, RegisterClass regClass>
1474 : DS_1A_Load_m <
1475 op,
1476 asm,
1477 (outs regClass:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001478 (ins i1imm:$gds, VGPR_32:$addr, ds_offset:$offset, M0Reg:$m0),
Marek Olsak5df00d62014-12-07 12:18:57 +00001479 asm#" $vdst, $addr"#"$offset"#" [M0]",
1480 []>;
1481
1482multiclass DS_Load2_m <bits<8> op, string opName, dag outs, dag ins, string asm,
1483 list<dag> pat> {
1484 let hasSideEffects = 0, mayLoad = 1, mayStore = 0 in {
1485 def "" : DS_Pseudo <opName, outs, ins, pat>;
1486
1487 let data0 = 0, data1 = 0 in {
1488 def _si : DS_Real_si <op, opName, outs, ins, asm>;
1489 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
1490 }
1491 }
1492}
1493
1494multiclass DS_Load2_Helper <bits<8> op, string asm, RegisterClass regClass>
1495 : DS_Load2_m <
1496 op,
1497 asm,
1498 (outs regClass:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001499 (ins i1imm:$gds, VGPR_32:$addr, ds_offset0:$offset0, ds_offset1:$offset1,
Marek Olsak5df00d62014-12-07 12:18:57 +00001500 M0Reg:$m0),
1501 asm#" $vdst, $addr"#"$offset0"#"$offset1 [M0]",
1502 []>;
1503
1504multiclass DS_1A_Store_m <bits<8> op, string opName, dag outs, dag ins,
1505 string asm, list<dag> pat> {
1506 let hasSideEffects = 0, mayLoad = 0, mayStore = 1 in {
1507 def "" : DS_Pseudo <opName, outs, ins, pat>;
1508
1509 let data1 = 0, vdst = 0 in {
1510 def _si : DS_1A_Real_si <op, opName, outs, ins, asm>;
1511 def _vi : DS_1A_Real_vi <op, opName, outs, ins, asm>;
1512 }
1513 }
1514}
1515
1516multiclass DS_Store_Helper <bits<8> op, string asm, RegisterClass regClass>
1517 : DS_1A_Store_m <
1518 op,
1519 asm,
1520 (outs),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001521 (ins i1imm:$gds, VGPR_32:$addr, regClass:$data0, ds_offset:$offset, M0Reg:$m0),
Marek Olsak5df00d62014-12-07 12:18:57 +00001522 asm#" $addr, $data0"#"$offset"#" [M0]",
1523 []>;
1524
1525multiclass DS_Store_m <bits<8> op, string opName, dag outs, dag ins,
1526 string asm, list<dag> pat> {
1527 let hasSideEffects = 0, mayLoad = 0, mayStore = 1 in {
1528 def "" : DS_Pseudo <opName, outs, ins, pat>;
1529
1530 let vdst = 0 in {
1531 def _si : DS_Real_si <op, opName, outs, ins, asm>;
1532 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
1533 }
1534 }
1535}
1536
1537multiclass DS_Store2_Helper <bits<8> op, string asm, RegisterClass regClass>
1538 : DS_Store_m <
1539 op,
1540 asm,
1541 (outs),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001542 (ins i1imm:$gds, VGPR_32:$addr, regClass:$data0, regClass:$data1,
Marek Olsak5df00d62014-12-07 12:18:57 +00001543 ds_offset0:$offset0, ds_offset1:$offset1, M0Reg:$m0),
1544 asm#" $addr, $data0, $data1"#"$offset0"#"$offset1 [M0]",
1545 []>;
1546
Marek Olsak0c1f8812015-01-27 17:25:07 +00001547// 1 address, 1 data.
1548multiclass DS_1A1D_RET_m <bits<8> op, string opName, dag outs, dag ins,
1549 string asm, list<dag> pat, string noRetOp> {
1550 let mayLoad = 1, mayStore = 1,
1551 hasPostISelHook = 1 // Adjusted to no return version.
1552 in {
1553 def "" : DS_Pseudo <opName, outs, ins, pat>,
1554 AtomicNoRet<noRetOp, 1>;
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001555
Marek Olsak0c1f8812015-01-27 17:25:07 +00001556 let data1 = 0 in {
1557 def _si : DS_1A_Real_si <op, opName, outs, ins, asm>;
1558 def _vi : DS_1A_Real_vi <op, opName, outs, ins, asm>;
1559 }
1560 }
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001561}
1562
Marek Olsak0c1f8812015-01-27 17:25:07 +00001563multiclass DS_1A1D_RET <bits<8> op, string asm, RegisterClass rc,
1564 string noRetOp = ""> : DS_1A1D_RET_m <
1565 op, asm,
Tom Stellard13c68ef2013-09-05 18:38:09 +00001566 (outs rc:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001567 (ins i1imm:$gds, VGPR_32:$addr, rc:$data0, ds_offset:$offset, M0Reg:$m0),
Marek Olsak0c1f8812015-01-27 17:25:07 +00001568 asm#" $vdst, $addr, $data0"#"$offset"#" [M0]", [], noRetOp>;
Tom Stellard13c68ef2013-09-05 18:38:09 +00001569
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001570// 1 address, 2 data.
Marek Olsak0c1f8812015-01-27 17:25:07 +00001571multiclass DS_1A2D_RET_m <bits<8> op, string opName, dag outs, dag ins,
1572 string asm, list<dag> pat, string noRetOp> {
1573 let mayLoad = 1, mayStore = 1,
1574 hasPostISelHook = 1 // Adjusted to no return version.
1575 in {
1576 def "" : DS_Pseudo <opName, outs, ins, pat>,
1577 AtomicNoRet<noRetOp, 1>;
1578
1579 def _si : DS_1A_Real_si <op, opName, outs, ins, asm>;
1580 def _vi : DS_1A_Real_vi <op, opName, outs, ins, asm>;
1581 }
1582}
1583
1584multiclass DS_1A2D_RET <bits<8> op, string asm, RegisterClass rc,
1585 string noRetOp = ""> : DS_1A2D_RET_m <
1586 op, asm,
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001587 (outs rc:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001588 (ins i1imm:$gds, VGPR_32:$addr, rc:$data0, rc:$data1, ds_offset:$offset, M0Reg:$m0),
Matt Arsenault61cc9082014-10-10 22:16:07 +00001589 asm#" $vdst, $addr, $data0, $data1"#"$offset"#" [M0]",
Marek Olsak0c1f8812015-01-27 17:25:07 +00001590 [], noRetOp>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001591
1592// 1 address, 2 data.
Marek Olsak0c1f8812015-01-27 17:25:07 +00001593multiclass DS_1A2D_NORET_m <bits<8> op, string opName, dag outs, dag ins,
1594 string asm, list<dag> pat, string noRetOp> {
1595 let mayLoad = 1, mayStore = 1 in {
1596 def "" : DS_Pseudo <opName, outs, ins, pat>,
1597 AtomicNoRet<noRetOp, 0>;
1598
Matt Arsenault07e3bb12015-02-18 02:10:35 +00001599 let vdst = 0 in {
1600 def _si : DS_1A_Real_si <op, opName, outs, ins, asm>;
1601 def _vi : DS_1A_Real_vi <op, opName, outs, ins, asm>;
1602 }
Marek Olsak0c1f8812015-01-27 17:25:07 +00001603 }
1604}
1605
1606multiclass DS_1A2D_NORET <bits<8> op, string asm, RegisterClass rc,
1607 string noRetOp = asm> : DS_1A2D_NORET_m <
1608 op, asm,
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001609 (outs),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001610 (ins i1imm:$gds, VGPR_32:$addr, rc:$data0, rc:$data1, ds_offset:$offset, M0Reg:$m0),
Matt Arsenault61cc9082014-10-10 22:16:07 +00001611 asm#" $addr, $data0, $data1"#"$offset"#" [M0]",
Marek Olsak0c1f8812015-01-27 17:25:07 +00001612 [], noRetOp>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001613
1614// 1 address, 1 data.
Marek Olsak0c1f8812015-01-27 17:25:07 +00001615multiclass DS_1A1D_NORET_m <bits<8> op, string opName, dag outs, dag ins,
1616 string asm, list<dag> pat, string noRetOp> {
1617 let mayLoad = 1, mayStore = 1 in {
1618 def "" : DS_Pseudo <opName, outs, ins, pat>,
1619 AtomicNoRet<noRetOp, 0>;
1620
Matt Arsenault07e3bb12015-02-18 02:10:35 +00001621 let data1 = 0, vdst = 0 in {
Marek Olsak0c1f8812015-01-27 17:25:07 +00001622 def _si : DS_1A_Real_si <op, opName, outs, ins, asm>;
1623 def _vi : DS_1A_Real_vi <op, opName, outs, ins, asm>;
1624 }
1625 }
1626}
1627
1628multiclass DS_1A1D_NORET <bits<8> op, string asm, RegisterClass rc,
1629 string noRetOp = asm> : DS_1A1D_NORET_m <
1630 op, asm,
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001631 (outs),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001632 (ins i1imm:$gds, VGPR_32:$addr, rc:$data0, ds_offset:$offset, M0Reg:$m0),
Matt Arsenault61cc9082014-10-10 22:16:07 +00001633 asm#" $addr, $data0"#"$offset"#" [M0]",
Marek Olsak0c1f8812015-01-27 17:25:07 +00001634 [], noRetOp>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001635
Tom Stellard0c238c22014-10-01 14:44:43 +00001636//===----------------------------------------------------------------------===//
1637// MTBUF classes
1638//===----------------------------------------------------------------------===//
1639
1640class MTBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1641 MTBUF <outs, ins, "", pattern>,
1642 SIMCInstr<opName, SISubtarget.NONE> {
1643 let isPseudo = 1;
1644}
1645
1646class MTBUF_Real_si <bits<3> op, string opName, dag outs, dag ins,
1647 string asm> :
1648 MTBUF <outs, ins, asm, []>,
1649 MTBUFe <op>,
1650 SIMCInstr<opName, SISubtarget.SI>;
1651
Marek Olsak5df00d62014-12-07 12:18:57 +00001652class MTBUF_Real_vi <bits<4> op, string opName, dag outs, dag ins, string asm> :
1653 MTBUF <outs, ins, asm, []>,
1654 MTBUFe_vi <op>,
1655 SIMCInstr <opName, SISubtarget.VI>;
1656
Tom Stellard0c238c22014-10-01 14:44:43 +00001657multiclass MTBUF_m <bits<3> op, string opName, dag outs, dag ins, string asm,
1658 list<dag> pattern> {
1659
1660 def "" : MTBUF_Pseudo <opName, outs, ins, pattern>;
1661
1662 def _si : MTBUF_Real_si <op, opName, outs, ins, asm>;
1663
Marek Olsak5df00d62014-12-07 12:18:57 +00001664 def _vi : MTBUF_Real_vi <{0, op{2}, op{1}, op{0}}, opName, outs, ins, asm>;
1665
Tom Stellard0c238c22014-10-01 14:44:43 +00001666}
1667
1668let mayStore = 1, mayLoad = 0 in {
1669
1670multiclass MTBUF_Store_Helper <bits<3> op, string opName,
1671 RegisterClass regClass> : MTBUF_m <
1672 op, opName, (outs),
1673 (ins regClass:$vdata, u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001674 i1imm:$addr64, i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001675 SReg_128:$srsrc, i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset),
Tom Stellard0c238c22014-10-01 14:44:43 +00001676 opName#" $vdata, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
1677 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
1678>;
1679
1680} // mayStore = 1, mayLoad = 0
1681
1682let mayLoad = 1, mayStore = 0 in {
1683
1684multiclass MTBUF_Load_Helper <bits<3> op, string opName,
1685 RegisterClass regClass> : MTBUF_m <
1686 op, opName, (outs regClass:$dst),
1687 (ins u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc, i1imm:$addr64,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001688 i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr, SReg_128:$srsrc,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001689 i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset),
Tom Stellard0c238c22014-10-01 14:44:43 +00001690 opName#" $dst, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
1691 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
1692>;
1693
1694} // mayLoad = 1, mayStore = 0
1695
Marek Olsak5df00d62014-12-07 12:18:57 +00001696//===----------------------------------------------------------------------===//
1697// MUBUF classes
1698//===----------------------------------------------------------------------===//
1699
Marek Olsakee98b112015-01-27 17:24:58 +00001700class mubuf <bits<7> si, bits<7> vi = si> {
1701 field bits<7> SI = si;
1702 field bits<7> VI = vi;
1703}
1704
Marek Olsak7ef6db42015-01-27 17:24:54 +00001705class MUBUFAddr64Table <bit is_addr64, string suffix = ""> {
1706 bit IsAddr64 = is_addr64;
1707 string OpName = NAME # suffix;
1708}
1709
1710class MUBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1711 MUBUF <outs, ins, "", pattern>,
1712 SIMCInstr<opName, SISubtarget.NONE> {
1713 let isPseudo = 1;
1714
1715 // dummy fields, so that we can use let statements around multiclasses
1716 bits<1> offen;
1717 bits<1> idxen;
1718 bits<8> vaddr;
1719 bits<1> glc;
1720 bits<1> slc;
1721 bits<1> tfe;
1722 bits<8> soffset;
1723}
1724
Marek Olsakee98b112015-01-27 17:24:58 +00001725class MUBUF_Real_si <mubuf op, string opName, dag outs, dag ins,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001726 string asm> :
1727 MUBUF <outs, ins, asm, []>,
Marek Olsakee98b112015-01-27 17:24:58 +00001728 MUBUFe <op.SI>,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001729 SIMCInstr<opName, SISubtarget.SI> {
1730 let lds = 0;
1731}
1732
Marek Olsakee98b112015-01-27 17:24:58 +00001733class MUBUF_Real_vi <mubuf op, string opName, dag outs, dag ins,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001734 string asm> :
1735 MUBUF <outs, ins, asm, []>,
Marek Olsakee98b112015-01-27 17:24:58 +00001736 MUBUFe_vi <op.VI>,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001737 SIMCInstr<opName, SISubtarget.VI> {
1738 let lds = 0;
1739}
1740
Marek Olsakee98b112015-01-27 17:24:58 +00001741multiclass MUBUF_m <mubuf op, string opName, dag outs, dag ins, string asm,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001742 list<dag> pattern> {
1743
1744 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
1745 MUBUFAddr64Table <0>;
1746
1747 let addr64 = 0 in {
1748 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
1749 }
Marek Olsakee98b112015-01-27 17:24:58 +00001750
1751 def _vi : MUBUF_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00001752}
1753
Marek Olsakee98b112015-01-27 17:24:58 +00001754multiclass MUBUFAddr64_m <mubuf op, string opName, dag outs,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001755 dag ins, string asm, list<dag> pattern> {
1756
1757 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
1758 MUBUFAddr64Table <1>;
1759
1760 let addr64 = 1 in {
1761 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
1762 }
1763
1764 // There is no VI version. If the pseudo is selected, it should be lowered
1765 // for VI appropriately.
1766}
1767
Marek Olsak5df00d62014-12-07 12:18:57 +00001768class MUBUF_si <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard3260ec42014-12-09 00:03:51 +00001769 MUBUF <outs, ins, asm, pattern>, MUBUFe <op> {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001770 let lds = 0;
Tom Stellard3260ec42014-12-09 00:03:51 +00001771}
Marek Olsak5df00d62014-12-07 12:18:57 +00001772
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001773multiclass MUBUFAtomicOffset_m <mubuf op, string opName, dag outs, dag ins,
1774 string asm, list<dag> pattern, bit is_return> {
Tom Stellard7980fc82014-09-25 18:30:26 +00001775
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001776 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
1777 MUBUFAddr64Table <0, !if(is_return, "_RTN", "")>,
1778 AtomicNoRet<NAME#"_OFFSET", is_return>;
1779
1780 let offen = 0, idxen = 0, tfe = 0, vaddr = 0 in {
1781 let addr64 = 0 in {
1782 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
1783 }
1784
1785 def _vi : MUBUF_Real_vi <op, opName, outs, ins, asm>;
1786 }
Tom Stellard7980fc82014-09-25 18:30:26 +00001787}
1788
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001789multiclass MUBUFAtomicAddr64_m <mubuf op, string opName, dag outs, dag ins,
1790 string asm, list<dag> pattern, bit is_return> {
Tom Stellard7980fc82014-09-25 18:30:26 +00001791
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001792 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
1793 MUBUFAddr64Table <1, !if(is_return, "_RTN", "")>,
1794 AtomicNoRet<NAME#"_ADDR64", is_return>;
1795
Tom Stellardc53861a2015-02-11 00:34:32 +00001796 let offen = 0, idxen = 0, addr64 = 1, tfe = 0 in {
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001797 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
1798 }
1799
1800 // There is no VI version. If the pseudo is selected, it should be lowered
1801 // for VI appropriately.
Tom Stellard7980fc82014-09-25 18:30:26 +00001802}
1803
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001804multiclass MUBUF_Atomic <mubuf op, string name, RegisterClass rc,
Tom Stellard7980fc82014-09-25 18:30:26 +00001805 ValueType vt, SDPatternOperator atomic> {
1806
1807 let mayStore = 1, mayLoad = 1, hasPostISelHook = 1 in {
1808
1809 // No return variants
1810 let glc = 0 in {
1811
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001812 defm _ADDR64 : MUBUFAtomicAddr64_m <
1813 op, name#"_addr64", (outs),
Tom Stellard7980fc82014-09-25 18:30:26 +00001814 (ins rc:$vdata, SReg_128:$srsrc, VReg_64:$vaddr,
Matt Arsenault2ad8bab2015-02-18 02:04:35 +00001815 mbuf_offset:$offset, SCSrc_32:$soffset, slc:$slc),
1816 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#"$slc", [], 0
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001817 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00001818
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001819 defm _OFFSET : MUBUFAtomicOffset_m <
1820 op, name#"_offset", (outs),
Tom Stellard7980fc82014-09-25 18:30:26 +00001821 (ins rc:$vdata, SReg_128:$srsrc, mbuf_offset:$offset,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001822 SCSrc_32:$soffset, slc:$slc),
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001823 name#" $vdata, $srsrc, $soffset"#"$offset"#"$slc", [], 0
1824 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00001825 } // glc = 0
1826
1827 // Variant that return values
1828 let glc = 1, Constraints = "$vdata = $vdata_in",
1829 DisableEncoding = "$vdata_in" in {
1830
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001831 defm _RTN_ADDR64 : MUBUFAtomicAddr64_m <
1832 op, name#"_rtn_addr64", (outs rc:$vdata),
Tom Stellard7980fc82014-09-25 18:30:26 +00001833 (ins rc:$vdata_in, SReg_128:$srsrc, VReg_64:$vaddr,
Tom Stellardc53861a2015-02-11 00:34:32 +00001834 mbuf_offset:$offset, SSrc_32:$soffset, slc:$slc),
1835 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#" glc"#"$slc",
Tom Stellard7980fc82014-09-25 18:30:26 +00001836 [(set vt:$vdata,
Tom Stellardc53861a2015-02-11 00:34:32 +00001837 (atomic (MUBUFAddr64Atomic v4i32:$srsrc, i64:$vaddr, i32:$soffset,
1838 i16:$offset, i1:$slc), vt:$vdata_in))], 1
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001839 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00001840
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001841 defm _RTN_OFFSET : MUBUFAtomicOffset_m <
1842 op, name#"_rtn_offset", (outs rc:$vdata),
Tom Stellard7980fc82014-09-25 18:30:26 +00001843 (ins rc:$vdata_in, SReg_128:$srsrc, mbuf_offset:$offset,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001844 SCSrc_32:$soffset, slc:$slc),
Tom Stellard7980fc82014-09-25 18:30:26 +00001845 name#" $vdata, $srsrc, $soffset"#"$offset"#" glc $slc",
1846 [(set vt:$vdata,
1847 (atomic (MUBUFOffsetAtomic v4i32:$srsrc, i32:$soffset, i16:$offset,
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001848 i1:$slc), vt:$vdata_in))], 1
1849 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00001850
1851 } // glc = 1
1852
1853 } // mayStore = 1, mayLoad = 1, hasPostISelHook = 1
1854}
1855
Marek Olsakee98b112015-01-27 17:24:58 +00001856multiclass MUBUF_Load_Helper <mubuf op, string name, RegisterClass regClass,
Tom Stellard7c1838d2014-07-02 20:53:56 +00001857 ValueType load_vt = i32,
1858 SDPatternOperator ld = null_frag> {
Tom Stellardf1ee7162013-05-20 15:02:31 +00001859
Tom Stellard3e41dc42014-12-09 00:03:54 +00001860 let mayLoad = 1, mayStore = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001861 let offen = 0, idxen = 0, vaddr = 0 in {
1862 defm _OFFSET : MUBUF_m <op, name#"_offset", (outs regClass:$vdata),
1863 (ins SReg_128:$srsrc,
1864 mbuf_offset:$offset, SCSrc_32:$soffset, glc:$glc,
1865 slc:$slc, tfe:$tfe),
1866 name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
1867 [(set load_vt:$vdata, (ld (MUBUFOffset v4i32:$srsrc,
1868 i32:$soffset, i16:$offset,
1869 i1:$glc, i1:$slc, i1:$tfe)))]>;
Michel Danzer13736222014-01-27 07:20:51 +00001870 }
1871
Marek Olsak7ef6db42015-01-27 17:24:54 +00001872 let offen = 1, idxen = 0 in {
1873 defm _OFFEN : MUBUF_m <op, name#"_offen", (outs regClass:$vdata),
1874 (ins SReg_128:$srsrc, VGPR_32:$vaddr,
1875 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc, slc:$slc,
1876 tfe:$tfe),
1877 name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
1878 }
1879
1880 let offen = 0, idxen = 1 in {
1881 defm _IDXEN : MUBUF_m <op, name#"_idxen", (outs regClass:$vdata),
1882 (ins SReg_128:$srsrc, VGPR_32:$vaddr,
1883 mbuf_offset:$offset, SCSrc_32:$soffset, glc:$glc,
1884 slc:$slc, tfe:$tfe),
1885 name#" $vdata, $vaddr, $srsrc, $soffset idxen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
1886 }
1887
1888 let offen = 1, idxen = 1 in {
1889 defm _BOTHEN : MUBUF_m <op, name#"_bothen", (outs regClass:$vdata),
1890 (ins SReg_128:$srsrc, VReg_64:$vaddr,
Matt Arsenaultcaa12882015-02-18 02:04:38 +00001891 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
1892 name#" $vdata, $vaddr, $srsrc, $soffset idxen offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00001893 }
1894
Tom Stellardc53861a2015-02-11 00:34:32 +00001895 let offen = 0, idxen = 0, glc = 0, slc = 0, tfe = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001896 defm _ADDR64 : MUBUFAddr64_m <op, name#"_addr64", (outs regClass:$vdata),
Tom Stellardc53861a2015-02-11 00:34:32 +00001897 (ins SReg_128:$srsrc, VReg_64:$vaddr,
1898 SCSrc_32:$soffset, mbuf_offset:$offset),
1899 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset",
Tom Stellard7c1838d2014-07-02 20:53:56 +00001900 [(set load_vt:$vdata, (ld (MUBUFAddr64 v4i32:$srsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +00001901 i64:$vaddr, i32:$soffset,
1902 i16:$offset)))]>;
Michel Danzer13736222014-01-27 07:20:51 +00001903 }
Tom Stellardf1ee7162013-05-20 15:02:31 +00001904 }
Tom Stellard75aadc22012-12-11 21:25:42 +00001905}
1906
Marek Olsakee98b112015-01-27 17:24:58 +00001907multiclass MUBUF_Store_Helper <mubuf op, string name, RegisterClass vdataClass,
Tom Stellardb02094e2014-07-21 15:45:01 +00001908 ValueType store_vt, SDPatternOperator st> {
Tom Stellard42fb60e2015-01-14 15:42:31 +00001909 let mayLoad = 0, mayStore = 1 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001910 defm : MUBUF_m <op, name, (outs),
1911 (ins vdataClass:$vdata, SReg_128:$srsrc, VGPR_32:$vaddr, SCSrc_32:$soffset,
1912 mbuf_offset:$offset, offen:$offen, idxen:$idxen, glc:$glc, slc:$slc,
1913 tfe:$tfe),
1914 name#" $vdata, $vaddr, $srsrc, $soffset"#"$offen"#"$idxen"#"$offset"#
1915 "$glc"#"$slc"#"$tfe", []>;
Tom Stellardddea4862014-08-11 22:18:14 +00001916
Tom Stellard155bbb72014-08-11 22:18:17 +00001917 let offen = 0, idxen = 0, vaddr = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001918 defm _OFFSET : MUBUF_m <op, name#"_offset",(outs),
1919 (ins vdataClass:$vdata, SReg_128:$srsrc, mbuf_offset:$offset,
1920 SCSrc_32:$soffset, glc:$glc, slc:$slc, tfe:$tfe),
1921 name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
1922 [(st store_vt:$vdata, (MUBUFOffset v4i32:$srsrc, i32:$soffset,
1923 i16:$offset, i1:$glc, i1:$slc, i1:$tfe))]>;
Tom Stellard155bbb72014-08-11 22:18:17 +00001924 } // offen = 0, idxen = 0, vaddr = 0
1925
Tom Stellardddea4862014-08-11 22:18:14 +00001926 let offen = 1, idxen = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001927 defm _OFFEN : MUBUF_m <op, name#"_offen", (outs),
1928 (ins vdataClass:$vdata, SReg_128:$srsrc, VGPR_32:$vaddr, SCSrc_32:$soffset,
1929 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
1930 name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#
1931 "$glc"#"$slc"#"$tfe", []>;
Tom Stellardddea4862014-08-11 22:18:14 +00001932 } // end offen = 1, idxen = 0
1933
Tom Stellardc53861a2015-02-11 00:34:32 +00001934 let offen = 0, idxen = 0, glc = 0, slc = 0, tfe = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001935 defm _ADDR64 : MUBUFAddr64_m <op, name#"_addr64", (outs),
Tom Stellardc53861a2015-02-11 00:34:32 +00001936 (ins vdataClass:$vdata, SReg_128:$srsrc,
1937 VReg_64:$vaddr, SCSrc_32:$soffset,
1938 mbuf_offset:$offset),
1939 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset",
Marek Olsak7ef6db42015-01-27 17:24:54 +00001940 [(st store_vt:$vdata,
Tom Stellardc53861a2015-02-11 00:34:32 +00001941 (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr,
1942 i32:$soffset, i16:$offset))]>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00001943 }
1944 } // End mayLoad = 0, mayStore = 1
Tom Stellard754f80f2013-04-05 23:31:51 +00001945}
1946
Matt Arsenault3f981402014-09-15 15:41:53 +00001947class FLAT_Load_Helper <bits<7> op, string asm, RegisterClass regClass> :
Matt Arsenaulte6c52412015-02-18 02:10:37 +00001948 FLAT <op, (outs regClass:$vdst),
Matt Arsenault3f981402014-09-15 15:41:53 +00001949 (ins VReg_64:$addr),
Matt Arsenaulte6c52412015-02-18 02:10:37 +00001950 asm#" $vdst, $addr, [M0, FLAT_SCRATCH]", []> {
Matt Arsenault3f981402014-09-15 15:41:53 +00001951 let glc = 0;
1952 let slc = 0;
1953 let tfe = 0;
Matt Arsenaulte6c52412015-02-18 02:10:37 +00001954 let data = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +00001955 let mayLoad = 1;
1956}
1957
1958class FLAT_Store_Helper <bits<7> op, string name, RegisterClass vdataClass> :
1959 FLAT <op, (outs), (ins vdataClass:$data, VReg_64:$addr),
1960 name#" $data, $addr, [M0, FLAT_SCRATCH]",
1961 []> {
1962
1963 let mayLoad = 0;
1964 let mayStore = 1;
1965
1966 // Encoding
1967 let glc = 0;
1968 let slc = 0;
1969 let tfe = 0;
Matt Arsenaulte6c52412015-02-18 02:10:37 +00001970 let vdst = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +00001971}
1972
Tom Stellard682bfbc2013-10-10 17:11:24 +00001973class MIMG_Mask <string op, int channels> {
1974 string Op = op;
1975 int Channels = channels;
1976}
1977
Tom Stellard16a9a202013-08-14 23:24:17 +00001978class MIMG_NoSampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001979 RegisterClass dst_rc,
Tom Stellard16a9a202013-08-14 23:24:17 +00001980 RegisterClass src_rc> : MIMG <
Tom Stellard353b3362013-05-06 23:02:12 +00001981 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001982 (outs dst_rc:$vdata),
Tom Stellard353b3362013-05-06 23:02:12 +00001983 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00001984 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Tom Stellard353b3362013-05-06 23:02:12 +00001985 SReg_256:$srsrc),
1986 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
1987 #" $tfe, $lwe, $slc, $vaddr, $srsrc",
1988 []> {
1989 let SSAMP = 0;
1990 let mayLoad = 1;
1991 let mayStore = 0;
1992 let hasPostISelHook = 1;
1993}
1994
Tom Stellard682bfbc2013-10-10 17:11:24 +00001995multiclass MIMG_NoSampler_Src_Helper <bits<7> op, string asm,
1996 RegisterClass dst_rc,
1997 int channels> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001998 def _V1 : MIMG_NoSampler_Helper <op, asm, dst_rc, VGPR_32>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001999 MIMG_Mask<asm#"_V1", channels>;
2000 def _V2 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_64>,
2001 MIMG_Mask<asm#"_V2", channels>;
2002 def _V4 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_128>,
2003 MIMG_Mask<asm#"_V4", channels>;
2004}
2005
Tom Stellard16a9a202013-08-14 23:24:17 +00002006multiclass MIMG_NoSampler <bits<7> op, string asm> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002007 defm _V1 : MIMG_NoSampler_Src_Helper <op, asm, VGPR_32, 1>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002008 defm _V2 : MIMG_NoSampler_Src_Helper <op, asm, VReg_64, 2>;
2009 defm _V3 : MIMG_NoSampler_Src_Helper <op, asm, VReg_96, 3>;
2010 defm _V4 : MIMG_NoSampler_Src_Helper <op, asm, VReg_128, 4>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002011}
2012
2013class MIMG_Sampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002014 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002015 RegisterClass src_rc, int wqm> : MIMG <
Christian Konig72d5d5c2013-02-21 15:16:44 +00002016 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002017 (outs dst_rc:$vdata),
Christian Konig72d5d5c2013-02-21 15:16:44 +00002018 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00002019 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Christian Konig84652962013-03-01 09:46:17 +00002020 SReg_256:$srsrc, SReg_128:$ssamp),
Christian Konig08e768b2013-02-21 15:17:17 +00002021 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
2022 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
Christian Konig72d5d5c2013-02-21 15:16:44 +00002023 []> {
2024 let mayLoad = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +00002025 let mayStore = 0;
Christian Konig8b1ed282013-04-10 08:39:16 +00002026 let hasPostISelHook = 1;
Michel Danzer494391b2015-02-06 02:51:20 +00002027 let WQM = wqm;
Tom Stellard75aadc22012-12-11 21:25:42 +00002028}
2029
Tom Stellard682bfbc2013-10-10 17:11:24 +00002030multiclass MIMG_Sampler_Src_Helper <bits<7> op, string asm,
2031 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002032 int channels, int wqm> {
2033 def _V1 : MIMG_Sampler_Helper <op, asm, dst_rc, VGPR_32, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002034 MIMG_Mask<asm#"_V1", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002035 def _V2 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_64, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002036 MIMG_Mask<asm#"_V2", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002037 def _V4 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_128, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002038 MIMG_Mask<asm#"_V4", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002039 def _V8 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_256, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002040 MIMG_Mask<asm#"_V8", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002041 def _V16 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_512, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002042 MIMG_Mask<asm#"_V16", channels>;
2043}
2044
Tom Stellard16a9a202013-08-14 23:24:17 +00002045multiclass MIMG_Sampler <bits<7> op, string asm> {
Michel Danzer494391b2015-02-06 02:51:20 +00002046 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, 0>;
2047 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, 0>;
2048 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, 0>;
2049 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, 0>;
2050}
2051
2052multiclass MIMG_Sampler_WQM <bits<7> op, string asm> {
2053 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, 1>;
2054 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, 1>;
2055 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, 1>;
2056 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, 1>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002057}
2058
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002059class MIMG_Gather_Helper <bits<7> op, string asm,
2060 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002061 RegisterClass src_rc, int wqm> : MIMG <
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002062 op,
2063 (outs dst_rc:$vdata),
2064 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
2065 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
2066 SReg_256:$srsrc, SReg_128:$ssamp),
2067 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
2068 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
2069 []> {
2070 let mayLoad = 1;
2071 let mayStore = 0;
2072
2073 // DMASK was repurposed for GATHER4. 4 components are always
2074 // returned and DMASK works like a swizzle - it selects
2075 // the component to fetch. The only useful DMASK values are
2076 // 1=red, 2=green, 4=blue, 8=alpha. (e.g. 1 returns
2077 // (red,red,red,red) etc.) The ISA document doesn't mention
2078 // this.
2079 // Therefore, disable all code which updates DMASK by setting these two:
2080 let MIMG = 0;
2081 let hasPostISelHook = 0;
Michel Danzer494391b2015-02-06 02:51:20 +00002082 let WQM = wqm;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002083}
2084
2085multiclass MIMG_Gather_Src_Helper <bits<7> op, string asm,
2086 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002087 int channels, int wqm> {
2088 def _V1 : MIMG_Gather_Helper <op, asm, dst_rc, VGPR_32, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002089 MIMG_Mask<asm#"_V1", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002090 def _V2 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_64, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002091 MIMG_Mask<asm#"_V2", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002092 def _V4 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_128, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002093 MIMG_Mask<asm#"_V4", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002094 def _V8 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_256, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002095 MIMG_Mask<asm#"_V8", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002096 def _V16 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_512, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002097 MIMG_Mask<asm#"_V16", channels>;
2098}
2099
2100multiclass MIMG_Gather <bits<7> op, string asm> {
Michel Danzer494391b2015-02-06 02:51:20 +00002101 defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1, 0>;
2102 defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2, 0>;
2103 defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3, 0>;
2104 defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4, 0>;
2105}
2106
2107multiclass MIMG_Gather_WQM <bits<7> op, string asm> {
2108 defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1, 1>;
2109 defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2, 1>;
2110 defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3, 1>;
2111 defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4, 1>;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002112}
2113
Christian Konigf741fbf2013-02-26 17:52:42 +00002114//===----------------------------------------------------------------------===//
2115// Vector instruction mappings
2116//===----------------------------------------------------------------------===//
2117
2118// Maps an opcode in e32 form to its e64 equivalent
2119def getVOPe64 : InstrMapping {
2120 let FilterClass = "VOP";
2121 let RowFields = ["OpName"];
2122 let ColFields = ["Size"];
2123 let KeyCol = ["4"];
2124 let ValueCols = [["8"]];
2125}
2126
Tom Stellard1aaad692014-07-21 16:55:33 +00002127// Maps an opcode in e64 form to its e32 equivalent
2128def getVOPe32 : InstrMapping {
2129 let FilterClass = "VOP";
2130 let RowFields = ["OpName"];
2131 let ColFields = ["Size"];
2132 let KeyCol = ["8"];
2133 let ValueCols = [["4"]];
2134}
2135
Christian Konig3c145802013-03-27 09:12:59 +00002136// Maps an original opcode to its commuted version
2137def getCommuteRev : InstrMapping {
2138 let FilterClass = "VOP2_REV";
2139 let RowFields = ["RevOp"];
2140 let ColFields = ["IsOrig"];
2141 let KeyCol = ["1"];
2142 let ValueCols = [["0"]];
2143}
2144
Tom Stellard682bfbc2013-10-10 17:11:24 +00002145def getMaskedMIMGOp : InstrMapping {
2146 let FilterClass = "MIMG_Mask";
2147 let RowFields = ["Op"];
2148 let ColFields = ["Channels"];
2149 let KeyCol = ["4"];
2150 let ValueCols = [["1"], ["2"], ["3"] ];
2151}
2152
Christian Konig3c145802013-03-27 09:12:59 +00002153// Maps an commuted opcode to its original version
2154def getCommuteOrig : InstrMapping {
2155 let FilterClass = "VOP2_REV";
2156 let RowFields = ["RevOp"];
2157 let ColFields = ["IsOrig"];
2158 let KeyCol = ["0"];
2159 let ValueCols = [["1"]];
2160}
2161
Marek Olsak5df00d62014-12-07 12:18:57 +00002162def getMCOpcodeGen : InstrMapping {
Tom Stellardc721a232014-05-16 20:56:47 +00002163 let FilterClass = "SIMCInstr";
2164 let RowFields = ["PseudoInstr"];
2165 let ColFields = ["Subtarget"];
2166 let KeyCol = [!cast<string>(SISubtarget.NONE)];
Marek Olsak5df00d62014-12-07 12:18:57 +00002167 let ValueCols = [[!cast<string>(SISubtarget.SI)],[!cast<string>(SISubtarget.VI)]];
Tom Stellardc721a232014-05-16 20:56:47 +00002168}
2169
Tom Stellard155bbb72014-08-11 22:18:17 +00002170def getAddr64Inst : InstrMapping {
2171 let FilterClass = "MUBUFAddr64Table";
Tom Stellard7980fc82014-09-25 18:30:26 +00002172 let RowFields = ["OpName"];
Tom Stellard155bbb72014-08-11 22:18:17 +00002173 let ColFields = ["IsAddr64"];
2174 let KeyCol = ["0"];
2175 let ValueCols = [["1"]];
2176}
2177
Matt Arsenault9903ccf2014-09-08 15:07:27 +00002178// Maps an atomic opcode to its version with a return value.
2179def getAtomicRetOp : InstrMapping {
2180 let FilterClass = "AtomicNoRet";
2181 let RowFields = ["NoRetOp"];
2182 let ColFields = ["IsRet"];
2183 let KeyCol = ["0"];
2184 let ValueCols = [["1"]];
2185}
2186
2187// Maps an atomic opcode to its returnless version.
2188def getAtomicNoRetOp : InstrMapping {
2189 let FilterClass = "AtomicNoRet";
2190 let RowFields = ["NoRetOp"];
2191 let ColFields = ["IsRet"];
2192 let KeyCol = ["1"];
2193 let ValueCols = [["0"]];
2194}
2195
Tom Stellard75aadc22012-12-11 21:25:42 +00002196include "SIInstructions.td"
Marek Olsak5df00d62014-12-07 12:18:57 +00002197include "CIInstructions.td"
2198include "VIInstructions.td"