blob: 1ce8918ac324a2c5b91600cfb6fc4656d18113c3 [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrInfo.td - SI Instruction Infos -------------*- tablegen -*--===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Tom Stellard94d2e992014-10-07 23:51:34 +000010class vop {
11 field bits<9> SI3;
Marek Olsak5df00d62014-12-07 12:18:57 +000012 field bits<10> VI3;
Tom Stellard94d2e992014-10-07 23:51:34 +000013}
14
Marek Olsak5df00d62014-12-07 12:18:57 +000015class vopc <bits<8> si, bits<8> vi = !add(0x40, si)> : vop {
Tom Stellard0aec5872014-10-07 23:51:39 +000016 field bits<8> SI = si;
Marek Olsak5df00d62014-12-07 12:18:57 +000017 field bits<8> VI = vi;
Tom Stellard0aec5872014-10-07 23:51:39 +000018
Marek Olsak5df00d62014-12-07 12:18:57 +000019 field bits<9> SI3 = {0, si{7-0}};
20 field bits<10> VI3 = {0, 0, vi{7-0}};
Tom Stellard0aec5872014-10-07 23:51:39 +000021}
22
Marek Olsak5df00d62014-12-07 12:18:57 +000023class vop1 <bits<8> si, bits<8> vi = si> : vop {
24 field bits<8> SI = si;
25 field bits<8> VI = vi;
Tom Stellard94d2e992014-10-07 23:51:34 +000026
Marek Olsak5df00d62014-12-07 12:18:57 +000027 field bits<9> SI3 = {1, 1, si{6-0}};
28 field bits<10> VI3 = !add(0x140, vi);
Tom Stellard94d2e992014-10-07 23:51:34 +000029}
30
Marek Olsak5df00d62014-12-07 12:18:57 +000031class vop2 <bits<6> si, bits<6> vi = si> : vop {
Tom Stellardbec5a242014-10-07 23:51:38 +000032 field bits<6> SI = si;
Marek Olsak5df00d62014-12-07 12:18:57 +000033 field bits<6> VI = vi;
Tom Stellardbec5a242014-10-07 23:51:38 +000034
Marek Olsak5df00d62014-12-07 12:18:57 +000035 field bits<9> SI3 = {1, 0, 0, si{5-0}};
36 field bits<10> VI3 = {0, 1, 0, 0, vi{5-0}};
Tom Stellardbec5a242014-10-07 23:51:38 +000037}
38
Marek Olsakf0b130a2015-01-15 18:43:06 +000039// Specify a VOP2 opcode for SI and VOP3 opcode for VI
40// that doesn't have VOP2 encoding on VI
41class vop23 <bits<6> si, bits<10> vi> : vop2 <si> {
42 let VI3 = vi;
43}
44
Marek Olsak5df00d62014-12-07 12:18:57 +000045class vop3 <bits<9> si, bits<10> vi = {0, si}> : vop {
46 let SI3 = si;
47 let VI3 = vi;
48}
49
50class sop1 <bits<8> si, bits<8> vi = si> {
51 field bits<8> SI = si;
52 field bits<8> VI = vi;
53}
54
55class sop2 <bits<7> si, bits<7> vi = si> {
56 field bits<7> SI = si;
57 field bits<7> VI = vi;
58}
59
60class sopk <bits<5> si, bits<5> vi = si> {
61 field bits<5> SI = si;
62 field bits<5> VI = vi;
Tom Stellard845bb3c2014-10-07 23:51:41 +000063}
64
Tom Stellardc721a232014-05-16 20:56:47 +000065// Execpt for the NONE field, this must be kept in sync with the SISubtarget enum
Marek Olsaka93603d2015-01-15 18:42:51 +000066// in AMDGPUInstrInfo.cpp
Tom Stellardc721a232014-05-16 20:56:47 +000067def SISubtarget {
68 int NONE = -1;
69 int SI = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +000070 int VI = 1;
Tom Stellardc721a232014-05-16 20:56:47 +000071}
72
Tom Stellard75aadc22012-12-11 21:25:42 +000073//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +000074// SI DAG Nodes
75//===----------------------------------------------------------------------===//
76
Tom Stellard9fa17912013-08-14 23:24:45 +000077def SIload_constant : SDNode<"AMDGPUISD::LOAD_CONSTANT",
Tom Stellard868fd922014-04-17 21:00:11 +000078 SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i32>]>,
Tom Stellard9fa17912013-08-14 23:24:45 +000079 [SDNPMayLoad, SDNPMemOperand]
80>;
81
Tom Stellardafcf12f2013-09-12 02:55:14 +000082def SItbuffer_store : SDNode<"AMDGPUISD::TBUFFER_STORE_FORMAT",
83 SDTypeProfile<0, 13,
Tom Stellard868fd922014-04-17 21:00:11 +000084 [SDTCisVT<0, v4i32>, // rsrc(SGPR)
Tom Stellardafcf12f2013-09-12 02:55:14 +000085 SDTCisVT<1, iAny>, // vdata(VGPR)
86 SDTCisVT<2, i32>, // num_channels(imm)
87 SDTCisVT<3, i32>, // vaddr(VGPR)
88 SDTCisVT<4, i32>, // soffset(SGPR)
89 SDTCisVT<5, i32>, // inst_offset(imm)
90 SDTCisVT<6, i32>, // dfmt(imm)
91 SDTCisVT<7, i32>, // nfmt(imm)
92 SDTCisVT<8, i32>, // offen(imm)
93 SDTCisVT<9, i32>, // idxen(imm)
94 SDTCisVT<10, i32>, // glc(imm)
95 SDTCisVT<11, i32>, // slc(imm)
96 SDTCisVT<12, i32> // tfe(imm)
97 ]>,
98 [SDNPMayStore, SDNPMemOperand, SDNPHasChain]
99>;
100
Tom Stellard9fa17912013-08-14 23:24:45 +0000101def SIload_input : SDNode<"AMDGPUISD::LOAD_INPUT",
Tom Stellard868fd922014-04-17 21:00:11 +0000102 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i16>,
Tom Stellard9fa17912013-08-14 23:24:45 +0000103 SDTCisVT<3, i32>]>
104>;
105
106class SDSample<string opcode> : SDNode <opcode,
Tom Stellard67850652013-08-14 23:24:53 +0000107 SDTypeProfile<1, 4, [SDTCisVT<0, v4f32>, SDTCisVT<2, v32i8>,
Tom Stellard868fd922014-04-17 21:00:11 +0000108 SDTCisVT<3, v4i32>, SDTCisVT<4, i32>]>
Tom Stellard9fa17912013-08-14 23:24:45 +0000109>;
110
111def SIsample : SDSample<"AMDGPUISD::SAMPLE">;
112def SIsampleb : SDSample<"AMDGPUISD::SAMPLEB">;
113def SIsampled : SDSample<"AMDGPUISD::SAMPLED">;
114def SIsamplel : SDSample<"AMDGPUISD::SAMPLEL">;
115
Tom Stellard067c8152014-07-21 14:01:14 +0000116def SIconstdata_ptr : SDNode<
117 "AMDGPUISD::CONST_DATA_PTR", SDTypeProfile <1, 0, [SDTCisVT<0, i64>]>
118>;
119
Tom Stellard26075d52013-02-07 19:39:38 +0000120// Transformation function, extract the lower 32bit of a 64bit immediate
121def LO32 : SDNodeXForm<imm, [{
122 return CurDAG->getTargetConstant(N->getZExtValue() & 0xffffffff, MVT::i32);
123}]>;
124
Tom Stellardab8a8c82013-07-12 18:15:02 +0000125def LO32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +0000126 APInt V = N->getValueAPF().bitcastToAPInt().trunc(32);
127 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +0000128}]>;
129
Tom Stellard26075d52013-02-07 19:39:38 +0000130// Transformation function, extract the upper 32bit of a 64bit immediate
131def HI32 : SDNodeXForm<imm, [{
132 return CurDAG->getTargetConstant(N->getZExtValue() >> 32, MVT::i32);
133}]>;
134
Tom Stellardab8a8c82013-07-12 18:15:02 +0000135def HI32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +0000136 APInt V = N->getValueAPF().bitcastToAPInt().lshr(32).trunc(32);
137 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +0000138}]>;
139
Tom Stellard044e4182014-02-06 18:36:34 +0000140def IMM8bitDWORD : PatLeaf <(imm),
141 [{return (N->getZExtValue() & ~0x3FC) == 0;}]
Tom Stellard89093802013-02-07 19:39:40 +0000142>;
143
Tom Stellard044e4182014-02-06 18:36:34 +0000144def as_dword_i32imm : SDNodeXForm<imm, [{
145 return CurDAG->getTargetConstant(N->getZExtValue() >> 2, MVT::i32);
146}]>;
147
Tom Stellardafcf12f2013-09-12 02:55:14 +0000148def as_i1imm : SDNodeXForm<imm, [{
149 return CurDAG->getTargetConstant(N->getZExtValue(), MVT::i1);
150}]>;
151
152def as_i8imm : SDNodeXForm<imm, [{
153 return CurDAG->getTargetConstant(N->getZExtValue(), MVT::i8);
154}]>;
155
Tom Stellard07a10a32013-06-03 17:39:43 +0000156def as_i16imm : SDNodeXForm<imm, [{
157 return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i16);
158}]>;
159
Tom Stellard044e4182014-02-06 18:36:34 +0000160def as_i32imm: SDNodeXForm<imm, [{
161 return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i32);
162}]>;
163
Matt Arsenaultbecd6562014-12-03 05:22:35 +0000164def as_i64imm: SDNodeXForm<imm, [{
165 return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i64);
166}]>;
167
Tom Stellardfb77f002015-01-13 22:59:41 +0000168// Copied from the AArch64 backend:
169def bitcast_fpimm_to_i32 : SDNodeXForm<fpimm, [{
170return CurDAG->getTargetConstant(
171 N->getValueAPF().bitcastToAPInt().getZExtValue(), MVT::i32);
172}]>;
173
174// Copied from the AArch64 backend:
175def bitcast_fpimm_to_i64 : SDNodeXForm<fpimm, [{
176return CurDAG->getTargetConstant(
177 N->getValueAPF().bitcastToAPInt().getZExtValue(), MVT::i64);
178}]>;
179
Matt Arsenault99ed7892014-03-19 22:19:49 +0000180def IMM8bit : PatLeaf <(imm),
181 [{return isUInt<8>(N->getZExtValue());}]
182>;
183
Tom Stellard07a10a32013-06-03 17:39:43 +0000184def IMM12bit : PatLeaf <(imm),
185 [{return isUInt<12>(N->getZExtValue());}]
Tom Stellard89093802013-02-07 19:39:40 +0000186>;
187
Matt Arsenault99ed7892014-03-19 22:19:49 +0000188def IMM16bit : PatLeaf <(imm),
189 [{return isUInt<16>(N->getZExtValue());}]
190>;
191
Marek Olsak58f61a82014-12-07 17:17:38 +0000192def IMM20bit : PatLeaf <(imm),
193 [{return isUInt<20>(N->getZExtValue());}]
194>;
195
Tom Stellardd6cb8e82014-05-09 16:42:21 +0000196def IMM32bit : PatLeaf <(imm),
197 [{return isUInt<32>(N->getZExtValue());}]
198>;
199
Tom Stellarde2367942014-02-06 18:36:41 +0000200def mubuf_vaddr_offset : PatFrag<
201 (ops node:$ptr, node:$offset, node:$imm_offset),
202 (add (add node:$ptr, node:$offset), node:$imm_offset)
203>;
204
Christian Konigf82901a2013-02-26 17:52:23 +0000205class InlineImm <ValueType vt> : PatLeaf <(vt imm), [{
Tom Stellard7ed0b522014-04-03 20:19:27 +0000206 return isInlineImmediate(N);
Christian Konigb559b072013-02-16 11:28:36 +0000207}]>;
208
Matt Arsenault303011a2014-12-17 21:04:08 +0000209class InlineFPImm <ValueType vt> : PatLeaf <(vt fpimm), [{
210 return isInlineImmediate(N);
211}]>;
212
Tom Stellarddf94dc32013-08-14 23:24:24 +0000213class SGPRImm <dag frag> : PatLeaf<frag, [{
Eric Christopher7792e322015-01-30 23:24:40 +0000214 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Tom Stellarddf94dc32013-08-14 23:24:24 +0000215 return false;
216 }
217 const SIRegisterInfo *SIRI =
Eric Christopher7792e322015-01-30 23:24:40 +0000218 static_cast<const SIRegisterInfo *>(Subtarget->getRegisterInfo());
Tom Stellarddf94dc32013-08-14 23:24:24 +0000219 for (SDNode::use_iterator U = N->use_begin(), E = SDNode::use_end();
220 U != E; ++U) {
221 if (SIRI->isSGPRClass(getOperandRegClass(*U, U.getOperandNo()))) {
222 return true;
223 }
224 }
225 return false;
226}]>;
227
Tom Stellard01825af2014-07-21 14:01:08 +0000228//===----------------------------------------------------------------------===//
229// Custom Operands
230//===----------------------------------------------------------------------===//
231
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +0000232def FRAMEri32 : Operand<iPTR> {
Matt Arsenault06028dd2014-05-01 16:37:52 +0000233 let MIOperandInfo = (ops i32:$ptr, i32imm:$index);
Tom Stellard81d871d2013-11-13 23:36:50 +0000234}
235
Tom Stellard01825af2014-07-21 14:01:08 +0000236def sopp_brtarget : Operand<OtherVT> {
237 let EncoderMethod = "getSOPPBrEncoding";
238 let OperandType = "OPERAND_PCREL";
239}
240
Tom Stellardb4a313a2014-08-01 00:32:39 +0000241include "SIInstrFormats.td"
Marek Olsak5df00d62014-12-07 12:18:57 +0000242include "VIInstrFormats.td"
Tom Stellardb4a313a2014-08-01 00:32:39 +0000243
Tom Stellard229d5e62014-08-05 14:48:12 +0000244let OperandType = "OPERAND_IMMEDIATE" in {
245
246def offen : Operand<i1> {
247 let PrintMethod = "printOffen";
248}
249def idxen : Operand<i1> {
250 let PrintMethod = "printIdxen";
251}
252def addr64 : Operand<i1> {
253 let PrintMethod = "printAddr64";
254}
255def mbuf_offset : Operand<i16> {
256 let PrintMethod = "printMBUFOffset";
257}
Matt Arsenault61cc9082014-10-10 22:16:07 +0000258def ds_offset : Operand<i16> {
259 let PrintMethod = "printDSOffset";
260}
261def ds_offset0 : Operand<i8> {
262 let PrintMethod = "printDSOffset0";
263}
264def ds_offset1 : Operand<i8> {
265 let PrintMethod = "printDSOffset1";
266}
Tom Stellard229d5e62014-08-05 14:48:12 +0000267def glc : Operand <i1> {
268 let PrintMethod = "printGLC";
269}
270def slc : Operand <i1> {
271 let PrintMethod = "printSLC";
272}
273def tfe : Operand <i1> {
274 let PrintMethod = "printTFE";
275}
276
Matt Arsenault97069782014-09-30 19:49:48 +0000277def omod : Operand <i32> {
278 let PrintMethod = "printOModSI";
279}
280
281def ClampMod : Operand <i1> {
282 let PrintMethod = "printClampSI";
283}
284
Tom Stellard229d5e62014-08-05 14:48:12 +0000285} // End OperandType = "OPERAND_IMMEDIATE"
286
Christian Konig72d5d5c2013-02-21 15:16:44 +0000287//===----------------------------------------------------------------------===//
Tom Stellardb02c2682014-06-24 23:33:07 +0000288// Complex patterns
289//===----------------------------------------------------------------------===//
290
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000291def DS1Addr1Offset : ComplexPattern<i32, 2, "SelectDS1Addr1Offset">;
Tom Stellardf3fc5552014-08-22 18:49:35 +0000292def DS64Bit4ByteAligned : ComplexPattern<i32, 3, "SelectDS64Bit4ByteAligned">;
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000293
Tom Stellardb02094e2014-07-21 15:45:01 +0000294def MUBUFAddr32 : ComplexPattern<i64, 9, "SelectMUBUFAddr32">;
Tom Stellardc53861a2015-02-11 00:34:32 +0000295def MUBUFAddr64 : ComplexPattern<i64, 4, "SelectMUBUFAddr64">;
296def MUBUFAddr64Atomic : ComplexPattern<i64, 5, "SelectMUBUFAddr64">;
Tom Stellardb02094e2014-07-21 15:45:01 +0000297def MUBUFScratch : ComplexPattern<i64, 4, "SelectMUBUFScratch">;
Tom Stellard155bbb72014-08-11 22:18:17 +0000298def MUBUFOffset : ComplexPattern<i64, 6, "SelectMUBUFOffset">;
Tom Stellard7980fc82014-09-25 18:30:26 +0000299def MUBUFOffsetAtomic : ComplexPattern<i64, 4, "SelectMUBUFOffset">;
Tom Stellardb02c2682014-06-24 23:33:07 +0000300
Tom Stellardb4a313a2014-08-01 00:32:39 +0000301def VOP3Mods0 : ComplexPattern<untyped, 4, "SelectVOP3Mods0">;
Matt Arsenault1cffa4c2014-11-13 19:49:04 +0000302def VOP3Mods0Clamp : ComplexPattern<untyped, 3, "SelectVOP3Mods0Clamp">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000303def VOP3Mods0Clamp0OMod : ComplexPattern<untyped, 4, "SelectVOP3Mods0Clamp0OMod">;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000304def VOP3Mods : ComplexPattern<untyped, 2, "SelectVOP3Mods">;
305
Tom Stellardb02c2682014-06-24 23:33:07 +0000306//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000307// SI assembler operands
308//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000309
Christian Konigeabf8332013-02-21 15:16:49 +0000310def SIOperand {
311 int ZERO = 0x80;
Christian Konigd3039962013-02-26 17:52:09 +0000312 int VCC = 0x6A;
Matt Arsenault3f981402014-09-15 15:41:53 +0000313 int FLAT_SCR = 0x68;
Tom Stellard75aadc22012-12-11 21:25:42 +0000314}
315
Tom Stellardb4a313a2014-08-01 00:32:39 +0000316def SRCMODS {
317 int NONE = 0;
318}
319
320def DSTCLAMP {
321 int NONE = 0;
322}
323
324def DSTOMOD {
325 int NONE = 0;
326}
Tom Stellard75aadc22012-12-11 21:25:42 +0000327
Christian Konig72d5d5c2013-02-21 15:16:44 +0000328//===----------------------------------------------------------------------===//
329//
330// SI Instruction multiclass helpers.
331//
332// Instructions with _32 take 32-bit operands.
333// Instructions with _64 take 64-bit operands.
334//
335// VOP_* instructions can use either a 32-bit or 64-bit encoding. The 32-bit
336// encoding is the standard encoding, but instruction that make use of
337// any of the instruction modifiers must use the 64-bit encoding.
338//
339// Instructions with _e32 use the 32-bit encoding.
340// Instructions with _e64 use the 64-bit encoding.
341//
342//===----------------------------------------------------------------------===//
343
Tom Stellardc470c962014-10-01 14:44:42 +0000344class SIMCInstr <string pseudo, int subtarget> {
345 string PseudoInstr = pseudo;
346 int Subtarget = subtarget;
347}
348
Christian Konig72d5d5c2013-02-21 15:16:44 +0000349//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000350// EXP classes
351//===----------------------------------------------------------------------===//
352
353class EXPCommon : InstSI<
354 (outs),
355 (ins i32imm:$en, i32imm:$tgt, i32imm:$compr, i32imm:$done, i32imm:$vm,
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000356 VGPR_32:$src0, VGPR_32:$src1, VGPR_32:$src2, VGPR_32:$src3),
Tom Stellard326d6ec2014-11-05 14:50:53 +0000357 "exp $en, $tgt, $compr, $done, $vm, $src0, $src1, $src2, $src3",
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000358 [] > {
359
360 let EXP_CNT = 1;
361 let Uses = [EXEC];
362}
363
364multiclass EXP_m {
365
366 let isPseudo = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000367 def "" : EXPCommon, SIMCInstr <"exp", SISubtarget.NONE> ;
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000368 }
369
Tom Stellard326d6ec2014-11-05 14:50:53 +0000370 def _si : EXPCommon, SIMCInstr <"exp", SISubtarget.SI>, EXPe;
Marek Olsak5df00d62014-12-07 12:18:57 +0000371
372 def _vi : EXPCommon, SIMCInstr <"exp", SISubtarget.VI>, EXPe_vi;
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000373}
374
375//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000376// Scalar classes
377//===----------------------------------------------------------------------===//
378
Marek Olsak5df00d62014-12-07 12:18:57 +0000379class SOP1_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
380 SOP1 <outs, ins, "", pattern>,
381 SIMCInstr<opName, SISubtarget.NONE> {
382 let isPseudo = 1;
383}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000384
Marek Olsak367447c2015-01-27 17:25:11 +0000385class SOP1_Real_si <sop1 op, string opName, dag outs, dag ins, string asm> :
386 SOP1 <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000387 SOP1e <op.SI>,
388 SIMCInstr<opName, SISubtarget.SI>;
389
Marek Olsak367447c2015-01-27 17:25:11 +0000390class SOP1_Real_vi <sop1 op, string opName, dag outs, dag ins, string asm> :
391 SOP1 <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000392 SOP1e <op.VI>,
393 SIMCInstr<opName, SISubtarget.VI>;
394
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000395multiclass SOP1_m <sop1 op, string opName, dag outs, dag ins, string asm,
396 list<dag> pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000397
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000398 def "" : SOP1_Pseudo <opName, outs, ins, pattern>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000399
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000400 def _si : SOP1_Real_si <op, opName, outs, ins, asm>;
401
402 def _vi : SOP1_Real_vi <op, opName, outs, ins, asm>;
403
Marek Olsak5df00d62014-12-07 12:18:57 +0000404}
405
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000406multiclass SOP1_32 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
407 op, opName, (outs SReg_32:$dst), (ins SSrc_32:$src0),
408 opName#" $dst, $src0", pattern
409>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000410
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000411multiclass SOP1_64 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
412 op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0),
413 opName#" $dst, $src0", pattern
414>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000415
416// no input, 64-bit output.
417multiclass SOP1_64_0 <sop1 op, string opName, list<dag> pattern> {
418 def "" : SOP1_Pseudo <opName, (outs SReg_64:$dst), (ins), pattern>;
419
420 def _si : SOP1_Real_si <op, opName, (outs SReg_64:$dst), (ins),
Marek Olsak367447c2015-01-27 17:25:11 +0000421 opName#" $dst"> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000422 let SSRC0 = 0;
423 }
424
425 def _vi : SOP1_Real_vi <op, opName, (outs SReg_64:$dst), (ins),
Marek Olsak367447c2015-01-27 17:25:11 +0000426 opName#" $dst"> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000427 let SSRC0 = 0;
428 }
429}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000430
Matt Arsenault8333e432014-06-10 19:18:24 +0000431// 64-bit input, 32-bit output.
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000432multiclass SOP1_32_64 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
433 op, opName, (outs SReg_32:$dst), (ins SSrc_64:$src0),
434 opName#" $dst, $src0", pattern
435>;
Matt Arsenault1a179e82014-11-13 20:23:36 +0000436
Marek Olsak5df00d62014-12-07 12:18:57 +0000437class SOP2_Pseudo<string opName, dag outs, dag ins, list<dag> pattern> :
438 SOP2<outs, ins, "", pattern>,
439 SIMCInstr<opName, SISubtarget.NONE> {
440 let isPseudo = 1;
441 let Size = 4;
442}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000443
Marek Olsak367447c2015-01-27 17:25:11 +0000444class SOP2_Real_si<sop2 op, string opName, dag outs, dag ins, string asm> :
445 SOP2<outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000446 SOP2e<op.SI>,
447 SIMCInstr<opName, SISubtarget.SI>;
Matt Arsenault94812212014-11-14 18:18:16 +0000448
Marek Olsak367447c2015-01-27 17:25:11 +0000449class SOP2_Real_vi<sop2 op, string opName, dag outs, dag ins, string asm> :
450 SOP2<outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000451 SOP2e<op.VI>,
452 SIMCInstr<opName, SISubtarget.VI>;
453
454multiclass SOP2_SELECT_32 <sop2 op, string opName, list<dag> pattern> {
455 def "" : SOP2_Pseudo <opName, (outs SReg_32:$dst),
456 (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc), pattern>;
457
458 def _si : SOP2_Real_si <op, opName, (outs SReg_32:$dst),
459 (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc),
Marek Olsak367447c2015-01-27 17:25:11 +0000460 opName#" $dst, $src0, $src1 [$scc]">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000461
462 def _vi : SOP2_Real_vi <op, opName, (outs SReg_32:$dst),
463 (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc),
Marek Olsak367447c2015-01-27 17:25:11 +0000464 opName#" $dst, $src0, $src1 [$scc]">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000465}
466
467multiclass SOP2_32 <sop2 op, string opName, list<dag> pattern> {
468 def "" : SOP2_Pseudo <opName, (outs SReg_32:$dst),
469 (ins SSrc_32:$src0, SSrc_32:$src1), pattern>;
470
471 def _si : SOP2_Real_si <op, opName, (outs SReg_32:$dst),
Marek Olsak367447c2015-01-27 17:25:11 +0000472 (ins SSrc_32:$src0, SSrc_32:$src1), opName#" $dst, $src0, $src1">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000473
474 def _vi : SOP2_Real_vi <op, opName, (outs SReg_32:$dst),
Marek Olsak367447c2015-01-27 17:25:11 +0000475 (ins SSrc_32:$src0, SSrc_32:$src1), opName#" $dst, $src0, $src1">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000476}
477
478multiclass SOP2_64 <sop2 op, string opName, list<dag> pattern> {
479 def "" : SOP2_Pseudo <opName, (outs SReg_64:$dst),
480 (ins SSrc_64:$src0, SSrc_64:$src1), pattern>;
481
482 def _si : SOP2_Real_si <op, opName, (outs SReg_64:$dst),
Marek Olsak367447c2015-01-27 17:25:11 +0000483 (ins SSrc_64:$src0, SSrc_64:$src1), opName#" $dst, $src0, $src1">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000484
485 def _vi : SOP2_Real_vi <op, opName, (outs SReg_64:$dst),
Marek Olsak367447c2015-01-27 17:25:11 +0000486 (ins SSrc_64:$src0, SSrc_64:$src1), opName#" $dst, $src0, $src1">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000487}
488
489multiclass SOP2_64_32 <sop2 op, string opName, list<dag> pattern> {
490 def "" : SOP2_Pseudo <opName, (outs SReg_64:$dst),
491 (ins SSrc_64:$src0, SSrc_32:$src1), pattern>;
492
493 def _si : SOP2_Real_si <op, opName, (outs SReg_64:$dst),
Marek Olsak367447c2015-01-27 17:25:11 +0000494 (ins SSrc_64:$src0, SSrc_32:$src1), opName#" $dst, $src0, $src1">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000495
496 def _vi : SOP2_Real_vi <op, opName, (outs SReg_64:$dst),
Marek Olsak367447c2015-01-27 17:25:11 +0000497 (ins SSrc_64:$src0, SSrc_32:$src1), opName#" $dst, $src0, $src1">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000498}
Tom Stellard82166022013-11-13 23:36:37 +0000499
Christian Konig72d5d5c2013-02-21 15:16:44 +0000500
Tom Stellardb6550522015-01-12 19:33:18 +0000501class SOPC_Helper <bits<7> op, RegisterOperand rc, ValueType vt,
Matt Arsenault0cb92e12014-04-11 19:25:18 +0000502 string opName, PatLeaf cond> : SOPC <
503 op, (outs SCCReg:$dst), (ins rc:$src0, rc:$src1),
504 opName#" $dst, $src0, $src1", []>;
505
506class SOPC_32<bits<7> op, string opName, PatLeaf cond = COND_NULL>
507 : SOPC_Helper<op, SSrc_32, i32, opName, cond>;
508
509class SOPC_64<bits<7> op, string opName, PatLeaf cond = COND_NULL>
510 : SOPC_Helper<op, SSrc_64, i64, opName, cond>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000511
Marek Olsak5df00d62014-12-07 12:18:57 +0000512class SOPK_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
513 SOPK <outs, ins, "", pattern>,
514 SIMCInstr<opName, SISubtarget.NONE> {
515 let isPseudo = 1;
516}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000517
Marek Olsak367447c2015-01-27 17:25:11 +0000518class SOPK_Real_si <sopk op, string opName, dag outs, dag ins, string asm> :
519 SOPK <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000520 SOPKe <op.SI>,
521 SIMCInstr<opName, SISubtarget.SI>;
522
Marek Olsak367447c2015-01-27 17:25:11 +0000523class SOPK_Real_vi <sopk op, string opName, dag outs, dag ins, string asm> :
524 SOPK <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000525 SOPKe <op.VI>,
526 SIMCInstr<opName, SISubtarget.VI>;
527
528multiclass SOPK_32 <sopk op, string opName, list<dag> pattern> {
529 def "" : SOPK_Pseudo <opName, (outs SReg_32:$dst), (ins u16imm:$src0),
530 pattern>;
531
532 def _si : SOPK_Real_si <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0),
Marek Olsak367447c2015-01-27 17:25:11 +0000533 opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000534
535 def _vi : SOPK_Real_vi <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0),
Marek Olsak367447c2015-01-27 17:25:11 +0000536 opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000537}
538
539multiclass SOPK_SCC <sopk op, string opName, list<dag> pattern> {
540 def "" : SOPK_Pseudo <opName, (outs SCCReg:$dst),
541 (ins SReg_32:$src0, u16imm:$src1), pattern>;
542
543 def _si : SOPK_Real_si <op, opName, (outs SCCReg:$dst),
Marek Olsak367447c2015-01-27 17:25:11 +0000544 (ins SReg_32:$src0, u16imm:$src1), opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000545
546 def _vi : SOPK_Real_vi <op, opName, (outs SCCReg:$dst),
Marek Olsak367447c2015-01-27 17:25:11 +0000547 (ins SReg_32:$src0, u16imm:$src1), opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000548}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000549
Tom Stellardc470c962014-10-01 14:44:42 +0000550//===----------------------------------------------------------------------===//
551// SMRD classes
552//===----------------------------------------------------------------------===//
553
554class SMRD_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
555 SMRD <outs, ins, "", pattern>,
556 SIMCInstr<opName, SISubtarget.NONE> {
557 let isPseudo = 1;
558}
559
560class SMRD_Real_si <bits<5> op, string opName, bit imm, dag outs, dag ins,
561 string asm> :
562 SMRD <outs, ins, asm, []>,
563 SMRDe <op, imm>,
564 SIMCInstr<opName, SISubtarget.SI>;
565
Marek Olsak5df00d62014-12-07 12:18:57 +0000566class SMRD_Real_vi <bits<8> op, string opName, bit imm, dag outs, dag ins,
567 string asm> :
568 SMRD <outs, ins, asm, []>,
569 SMEMe_vi <op, imm>,
570 SIMCInstr<opName, SISubtarget.VI>;
571
Tom Stellardc470c962014-10-01 14:44:42 +0000572multiclass SMRD_m <bits<5> op, string opName, bit imm, dag outs, dag ins,
573 string asm, list<dag> pattern> {
574
575 def "" : SMRD_Pseudo <opName, outs, ins, pattern>;
576
577 def _si : SMRD_Real_si <op, opName, imm, outs, ins, asm>;
578
Marek Olsak5df00d62014-12-07 12:18:57 +0000579 def _vi : SMRD_Real_vi <{0, 0, 0, op}, opName, imm, outs, ins, asm>;
Tom Stellardc470c962014-10-01 14:44:42 +0000580}
581
582multiclass SMRD_Helper <bits<5> op, string opName, RegisterClass baseClass,
Christian Konig9c7afd12013-03-18 11:33:50 +0000583 RegisterClass dstClass> {
Tom Stellardc470c962014-10-01 14:44:42 +0000584 defm _IMM : SMRD_m <
585 op, opName#"_IMM", 1, (outs dstClass:$dst),
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000586 (ins baseClass:$sbase, u32imm:$offset),
Tom Stellardc470c962014-10-01 14:44:42 +0000587 opName#" $dst, $sbase, $offset", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000588 >;
589
Tom Stellardc470c962014-10-01 14:44:42 +0000590 defm _SGPR : SMRD_m <
591 op, opName#"_SGPR", 0, (outs dstClass:$dst),
Christian Konig9c7afd12013-03-18 11:33:50 +0000592 (ins baseClass:$sbase, SReg_32:$soff),
Tom Stellardc470c962014-10-01 14:44:42 +0000593 opName#" $dst, $sbase, $soff", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000594 >;
595}
596
597//===----------------------------------------------------------------------===//
598// Vector ALU classes
599//===----------------------------------------------------------------------===//
600
Tom Stellardb4a313a2014-08-01 00:32:39 +0000601// This must always be right before the operand being input modified.
602def InputMods : OperandWithDefaultOps <i32, (ops (i32 0))> {
603 let PrintMethod = "printOperandAndMods";
604}
605def InputModsNoDefault : Operand <i32> {
606 let PrintMethod = "printOperandAndMods";
607}
608
609class getNumSrcArgs<ValueType Src1, ValueType Src2> {
610 int ret =
611 !if (!eq(Src1.Value, untyped.Value), 1, // VOP1
612 !if (!eq(Src2.Value, untyped.Value), 2, // VOP2
613 3)); // VOP3
614}
615
616// Returns the register class to use for the destination of VOP[123C]
617// instructions for the given VT.
618class getVALUDstForVT<ValueType VT> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000619 RegisterClass ret = !if(!eq(VT.Size, 32), VGPR_32,
Matt Arsenault4831ce52015-01-06 23:00:37 +0000620 !if(!eq(VT.Size, 64), VReg_64,
621 SReg_64)); // else VT == i1
Tom Stellardb4a313a2014-08-01 00:32:39 +0000622}
623
624// Returns the register class to use for source 0 of VOP[12C]
625// instructions for the given VT.
626class getVOPSrc0ForVT<ValueType VT> {
Tom Stellardb6550522015-01-12 19:33:18 +0000627 RegisterOperand ret = !if(!eq(VT.Size, 32), VSrc_32, VSrc_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000628}
629
630// Returns the register class to use for source 1 of VOP[12C] for the
631// given VT.
632class getVOPSrc1ForVT<ValueType VT> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000633 RegisterClass ret = !if(!eq(VT.Size, 32), VGPR_32, VReg_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000634}
635
Tom Stellardb4a313a2014-08-01 00:32:39 +0000636// Returns the register class to use for sources of VOP3 instructions for the
637// given VT.
638class getVOP3SrcForVT<ValueType VT> {
Tom Stellardb6550522015-01-12 19:33:18 +0000639 RegisterOperand ret = !if(!eq(VT.Size, 32), VCSrc_32, VCSrc_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000640}
641
Tom Stellardb4a313a2014-08-01 00:32:39 +0000642// Returns 1 if the source arguments have modifiers, 0 if they do not.
643class hasModifiers<ValueType SrcVT> {
644 bit ret = !if(!eq(SrcVT.Value, f32.Value), 1,
645 !if(!eq(SrcVT.Value, f64.Value), 1, 0));
646}
647
648// Returns the input arguments for VOP[12C] instructions for the given SrcVT.
Tom Stellardb6550522015-01-12 19:33:18 +0000649class getIns32 <RegisterOperand Src0RC, RegisterClass Src1RC, int NumSrcArgs> {
Tom Stellardb4a313a2014-08-01 00:32:39 +0000650 dag ret = !if(!eq(NumSrcArgs, 1), (ins Src0RC:$src0), // VOP1
651 !if(!eq(NumSrcArgs, 2), (ins Src0RC:$src0, Src1RC:$src1), // VOP2
652 (ins)));
653}
654
655// Returns the input arguments for VOP3 instructions for the given SrcVT.
Tom Stellardb6550522015-01-12 19:33:18 +0000656class getIns64 <RegisterOperand Src0RC, RegisterOperand Src1RC,
657 RegisterOperand Src2RC, int NumSrcArgs,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000658 bit HasModifiers> {
659
660 dag ret =
661 !if (!eq(NumSrcArgs, 1),
662 !if (!eq(HasModifiers, 1),
663 // VOP1 with modifiers
664 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +0000665 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000666 /* else */,
667 // VOP1 without modifiers
668 (ins Src0RC:$src0)
669 /* endif */ ),
670 !if (!eq(NumSrcArgs, 2),
671 !if (!eq(HasModifiers, 1),
672 // VOP 2 with modifiers
673 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
674 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
Matt Arsenault97069782014-09-30 19:49:48 +0000675 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000676 /* else */,
677 // VOP2 without modifiers
678 (ins Src0RC:$src0, Src1RC:$src1)
679 /* endif */ )
680 /* NumSrcArgs == 3 */,
681 !if (!eq(HasModifiers, 1),
682 // VOP3 with modifiers
683 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
684 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
685 InputModsNoDefault:$src2_modifiers, Src2RC:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +0000686 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000687 /* else */,
688 // VOP3 without modifiers
689 (ins Src0RC:$src0, Src1RC:$src1, Src2RC:$src2)
690 /* endif */ )));
691}
692
693// Returns the assembly string for the inputs and outputs of a VOP[12C]
694// instruction. This does not add the _e32 suffix, so it can be reused
695// by getAsm64.
696class getAsm32 <int NumSrcArgs> {
697 string src1 = ", $src1";
698 string src2 = ", $src2";
699 string ret = " $dst, $src0"#
700 !if(!eq(NumSrcArgs, 1), "", src1)#
701 !if(!eq(NumSrcArgs, 3), src2, "");
702}
703
704// Returns the assembly string for the inputs and outputs of a VOP3
705// instruction.
706class getAsm64 <int NumSrcArgs, bit HasModifiers> {
Matt Arsenault268757b2015-01-15 23:17:03 +0000707 string src0 = !if(!eq(NumSrcArgs, 1), "$src0_modifiers", "$src0_modifiers,");
Matt Arsenault97069782014-09-30 19:49:48 +0000708 string src1 = !if(!eq(NumSrcArgs, 1), "",
709 !if(!eq(NumSrcArgs, 2), " $src1_modifiers",
710 " $src1_modifiers,"));
711 string src2 = !if(!eq(NumSrcArgs, 3), " $src2_modifiers", "");
Tom Stellardb4a313a2014-08-01 00:32:39 +0000712 string ret =
713 !if(!eq(HasModifiers, 0),
714 getAsm32<NumSrcArgs>.ret,
Matt Arsenault97069782014-09-30 19:49:48 +0000715 " $dst, "#src0#src1#src2#"$clamp"#"$omod");
Tom Stellardb4a313a2014-08-01 00:32:39 +0000716}
717
718
719class VOPProfile <list<ValueType> _ArgVT> {
720
721 field list<ValueType> ArgVT = _ArgVT;
722
723 field ValueType DstVT = ArgVT[0];
724 field ValueType Src0VT = ArgVT[1];
725 field ValueType Src1VT = ArgVT[2];
726 field ValueType Src2VT = ArgVT[3];
727 field RegisterClass DstRC = getVALUDstForVT<DstVT>.ret;
Tom Stellardb6550522015-01-12 19:33:18 +0000728 field RegisterOperand Src0RC32 = getVOPSrc0ForVT<Src0VT>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000729 field RegisterClass Src1RC32 = getVOPSrc1ForVT<Src1VT>.ret;
Tom Stellardb6550522015-01-12 19:33:18 +0000730 field RegisterOperand Src0RC64 = getVOP3SrcForVT<Src0VT>.ret;
731 field RegisterOperand Src1RC64 = getVOP3SrcForVT<Src1VT>.ret;
732 field RegisterOperand Src2RC64 = getVOP3SrcForVT<Src2VT>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000733
734 field int NumSrcArgs = getNumSrcArgs<Src1VT, Src2VT>.ret;
735 field bit HasModifiers = hasModifiers<Src0VT>.ret;
736
737 field dag Outs = (outs DstRC:$dst);
738
739 field dag Ins32 = getIns32<Src0RC32, Src1RC32, NumSrcArgs>.ret;
740 field dag Ins64 = getIns64<Src0RC64, Src1RC64, Src2RC64, NumSrcArgs,
741 HasModifiers>.ret;
742
Matt Arsenault9215b172014-08-03 05:27:14 +0000743 field string Asm32 = "_e32"#getAsm32<NumSrcArgs>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000744 field string Asm64 = getAsm64<NumSrcArgs, HasModifiers>.ret;
745}
746
747def VOP_F32_F32 : VOPProfile <[f32, f32, untyped, untyped]>;
748def VOP_F32_F64 : VOPProfile <[f32, f64, untyped, untyped]>;
749def VOP_F32_I32 : VOPProfile <[f32, i32, untyped, untyped]>;
750def VOP_F64_F32 : VOPProfile <[f64, f32, untyped, untyped]>;
751def VOP_F64_F64 : VOPProfile <[f64, f64, untyped, untyped]>;
752def VOP_F64_I32 : VOPProfile <[f64, i32, untyped, untyped]>;
753def VOP_I32_F32 : VOPProfile <[i32, f32, untyped, untyped]>;
754def VOP_I32_F64 : VOPProfile <[i32, f64, untyped, untyped]>;
755def VOP_I32_I32 : VOPProfile <[i32, i32, untyped, untyped]>;
756
757def VOP_F32_F32_F32 : VOPProfile <[f32, f32, f32, untyped]>;
758def VOP_F32_F32_I32 : VOPProfile <[f32, f32, i32, untyped]>;
759def VOP_F64_F64_F64 : VOPProfile <[f64, f64, f64, untyped]>;
760def VOP_F64_F64_I32 : VOPProfile <[f64, f64, i32, untyped]>;
761def VOP_I32_F32_F32 : VOPProfile <[i32, f32, f32, untyped]>;
Marek Olsak11057ee2015-02-03 17:38:01 +0000762def VOP_I32_F32_I32 : VOPProfile <[i32, f32, i32, untyped]>;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000763def VOP_I32_I32_I32 : VOPProfile <[i32, i32, i32, untyped]>;
764def VOP_I32_I32_I32_VCC : VOPProfile <[i32, i32, i32, untyped]> {
Tom Stellard73ae1cb2014-09-23 21:26:25 +0000765 let Src0RC32 = VCSrc_32;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000766}
Matt Arsenault4831ce52015-01-06 23:00:37 +0000767
768def VOP_I1_F32_I32 : VOPProfile <[i1, f32, i32, untyped]> {
769 let Ins64 = (ins InputModsNoDefault:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1);
770 let Asm64 = " $dst, $src0_modifiers, $src1";
771}
772
773def VOP_I1_F64_I32 : VOPProfile <[i1, f64, i32, untyped]> {
774 let Ins64 = (ins InputModsNoDefault:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1);
775 let Asm64 = " $dst, $src0_modifiers, $src1";
776}
777
Tom Stellardb4a313a2014-08-01 00:32:39 +0000778def VOP_I64_I64_I32 : VOPProfile <[i64, i64, i32, untyped]>;
Marek Olsak707a6d02015-02-03 21:53:01 +0000779def VOP_I64_I32_I64 : VOPProfile <[i64, i32, i64, untyped]>;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000780def VOP_I64_I64_I64 : VOPProfile <[i64, i64, i64, untyped]>;
781
782def VOP_F32_F32_F32_F32 : VOPProfile <[f32, f32, f32, f32]>;
783def VOP_F64_F64_F64_F64 : VOPProfile <[f64, f64, f64, f64]>;
784def VOP_I32_I32_I32_I32 : VOPProfile <[i32, i32, i32, i32]>;
785def VOP_I64_I32_I32_I64 : VOPProfile <[i64, i32, i32, i64]>;
786
787
Christian Konigf741fbf2013-02-26 17:52:42 +0000788class VOP <string opName> {
789 string OpName = opName;
790}
791
Christian Konig3c145802013-03-27 09:12:59 +0000792class VOP2_REV <string revOp, bit isOrig> {
793 string RevOp = revOp;
794 bit IsOrig = isOrig;
795}
796
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000797class AtomicNoRet <string noRetOp, bit isRet> {
798 string NoRetOp = noRetOp;
799 bit IsRet = isRet;
800}
801
Tom Stellard94d2e992014-10-07 23:51:34 +0000802class VOP1_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
803 VOP1Common <outs, ins, "", pattern>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000804 VOP <opName>,
805 SIMCInstr <opName#"_e32", SISubtarget.NONE> {
Tom Stellard94d2e992014-10-07 23:51:34 +0000806 let isPseudo = 1;
807}
808
809multiclass VOP1_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern,
810 string opName> {
811 def "" : VOP1_Pseudo <outs, ins, pattern, opName>;
812
813 def _si : VOP1<op.SI, outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000814 SIMCInstr <opName#"_e32", SISubtarget.SI>;
815 def _vi : VOP1<op.VI, outs, ins, asm, []>,
816 SIMCInstr <opName#"_e32", SISubtarget.VI>;
817}
818
Marek Olsak3ecf5082015-02-03 21:53:05 +0000819multiclass VOP1SI_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern,
820 string opName> {
821 def "" : VOP1_Pseudo <outs, ins, pattern, opName>;
822
823 def _si : VOP1<op.SI, outs, ins, asm, []>,
824 SIMCInstr <opName#"_e32", SISubtarget.SI>;
825 // No VI instruction. This class is for SI only.
826}
827
Marek Olsak5df00d62014-12-07 12:18:57 +0000828class VOP2_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
829 VOP2Common <outs, ins, "", pattern>,
830 VOP <opName>,
831 SIMCInstr<opName#"_e32", SISubtarget.NONE> {
832 let isPseudo = 1;
833}
834
Marek Olsakf0b130a2015-01-15 18:43:06 +0000835multiclass VOP2SI_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern,
Marek Olsak7585a292015-02-03 17:38:05 +0000836 string opName, string revOp> {
Marek Olsakf0b130a2015-01-15 18:43:06 +0000837 def "" : VOP2_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +0000838 VOP2_REV<revOp#"_e32", !eq(revOp, opName)>;
Marek Olsakf0b130a2015-01-15 18:43:06 +0000839
840 def _si : VOP2 <op.SI, outs, ins, opName#asm, []>,
Marek Olsakf0b130a2015-01-15 18:43:06 +0000841 SIMCInstr <opName#"_e32", SISubtarget.SI>;
842}
843
Marek Olsak5df00d62014-12-07 12:18:57 +0000844multiclass VOP2_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern,
Marek Olsak7585a292015-02-03 17:38:05 +0000845 string opName, string revOp> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000846 def "" : VOP2_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +0000847 VOP2_REV<revOp#"_e32", !eq(revOp, opName)>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000848
849 def _si : VOP2 <op.SI, outs, ins, opName#asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000850 SIMCInstr <opName#"_e32", SISubtarget.SI>;
851 def _vi : VOP2 <op.VI, outs, ins, opName#asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000852 SIMCInstr <opName#"_e32", SISubtarget.VI>;
Tom Stellard94d2e992014-10-07 23:51:34 +0000853}
854
Tom Stellardb4a313a2014-08-01 00:32:39 +0000855class VOP3DisableFields <bit HasSrc1, bit HasSrc2, bit HasModifiers> {
856
857 bits<2> src0_modifiers = !if(HasModifiers, ?, 0);
858 bits<2> src1_modifiers = !if(HasModifiers, !if(HasSrc1, ?, 0), 0);
859 bits<2> src2_modifiers = !if(HasModifiers, !if(HasSrc2, ? ,0) ,0);
860 bits<2> omod = !if(HasModifiers, ?, 0);
861 bits<1> clamp = !if(HasModifiers, ?, 0);
862 bits<9> src1 = !if(HasSrc1, ?, 0);
863 bits<9> src2 = !if(HasSrc2, ?, 0);
864}
865
Tom Stellardbda32c92014-07-21 17:44:29 +0000866class VOP3_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
867 VOP3Common <outs, ins, "", pattern>,
868 VOP <opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000869 SIMCInstr<opName#"_e64", SISubtarget.NONE> {
Tom Stellardbda32c92014-07-21 17:44:29 +0000870 let isPseudo = 1;
871}
872
873class VOP3_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> :
Marek Olsak5df00d62014-12-07 12:18:57 +0000874 VOP3Common <outs, ins, asm, []>,
875 VOP3e <op>,
876 SIMCInstr<opName#"_e64", SISubtarget.SI>;
Tom Stellardbda32c92014-07-21 17:44:29 +0000877
Marek Olsak5df00d62014-12-07 12:18:57 +0000878class VOP3_Real_vi <bits<10> op, dag outs, dag ins, string asm, string opName> :
879 VOP3Common <outs, ins, asm, []>,
880 VOP3e_vi <op>,
881 SIMCInstr <opName#"_e64", SISubtarget.VI>;
882
Matt Arsenault692acf12015-02-14 03:02:23 +0000883class VOP3b_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> :
884 VOP3Common <outs, ins, asm, []>,
885 VOP3be <op>,
886 SIMCInstr<opName#"_e64", SISubtarget.SI>;
887
888class VOP3b_Real_vi <bits<10> op, dag outs, dag ins, string asm, string opName> :
889 VOP3Common <outs, ins, asm, []>,
890 VOP3be_vi <op>,
891 SIMCInstr <opName#"_e64", SISubtarget.VI>;
892
Marek Olsak5df00d62014-12-07 12:18:57 +0000893multiclass VOP3_m <vop op, dag outs, dag ins, string asm, list<dag> pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000894 string opName, int NumSrcArgs, bit HasMods = 1> {
Tom Stellardc721a232014-05-16 20:56:47 +0000895
Tom Stellardbda32c92014-07-21 17:44:29 +0000896 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
Tom Stellardc721a232014-05-16 20:56:47 +0000897
Tom Stellard845bb3c2014-10-07 23:51:41 +0000898 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000899 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
900 !if(!eq(NumSrcArgs, 2), 0, 1),
901 HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000902 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
903 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
904 !if(!eq(NumSrcArgs, 2), 0, 1),
905 HasMods>;
906}
Tom Stellardc721a232014-05-16 20:56:47 +0000907
Marek Olsak5df00d62014-12-07 12:18:57 +0000908// VOP3_m without source modifiers
909multiclass VOP3_m_nosrcmod <vop op, dag outs, dag ins, string asm, list<dag> pattern,
910 string opName, int NumSrcArgs, bit HasMods = 1> {
911
912 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
913
914 let src0_modifiers = 0,
915 src1_modifiers = 0,
916 src2_modifiers = 0 in {
917 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>;
918 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>;
919 }
Tom Stellardc721a232014-05-16 20:56:47 +0000920}
921
Tom Stellard94d2e992014-10-07 23:51:34 +0000922multiclass VOP3_1_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000923 list<dag> pattern, string opName, bit HasMods = 1> {
Tom Stellardbda32c92014-07-21 17:44:29 +0000924
925 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
926
Tom Stellard94d2e992014-10-07 23:51:34 +0000927 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000928 VOP3DisableFields<0, 0, HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000929
930 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
931 VOP3DisableFields<0, 0, HasMods>;
Tom Stellardbda32c92014-07-21 17:44:29 +0000932}
933
Marek Olsak3ecf5082015-02-03 21:53:05 +0000934multiclass VOP3SI_1_m <vop op, dag outs, dag ins, string asm,
935 list<dag> pattern, string opName, bit HasMods = 1> {
936
937 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
938
939 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
940 VOP3DisableFields<0, 0, HasMods>;
941 // No VI instruction. This class is for SI only.
942}
943
Tom Stellardbec5a242014-10-07 23:51:38 +0000944multiclass VOP3_2_m <vop op, dag outs, dag ins, string asm,
Marek Olsak7585a292015-02-03 17:38:05 +0000945 list<dag> pattern, string opName, string revOp,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000946 bit HasMods = 1, bit UseFullOp = 0> {
947
948 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +0000949 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000950
Marek Olsak191507e2015-02-03 17:38:12 +0000951 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000952 VOP3DisableFields<1, 0, HasMods>;
953
Marek Olsak191507e2015-02-03 17:38:12 +0000954 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000955 VOP3DisableFields<1, 0, HasMods>;
956}
957
Marek Olsak191507e2015-02-03 17:38:12 +0000958multiclass VOP3SI_2_m <vop op, dag outs, dag ins, string asm,
959 list<dag> pattern, string opName, string revOp,
960 bit HasMods = 1, bit UseFullOp = 0> {
961
962 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
963 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
964
965 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
966 VOP3DisableFields<1, 0, HasMods>;
967
968 // No VI instruction. This class is for SI only.
969}
970
Matt Arsenault692acf12015-02-14 03:02:23 +0000971// XXX - Is v_div_scale_{f32|f64} only available in vop3b without
972// option of implicit vcc use?
Tom Stellard845bb3c2014-10-07 23:51:41 +0000973multiclass VOP3b_2_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000974 list<dag> pattern, string opName, string revOp,
975 bit HasMods = 1, bit UseFullOp = 0> {
976 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
977 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
978
979 // The VOP2 variant puts the carry out into VCC, the VOP3 variant
980 // can write it into any SGPR. We currently don't use the carry out,
981 // so for now hardcode it to VCC as well.
982 let sdst = SIOperand.VCC, Defs = [VCC] in {
Matt Arsenault692acf12015-02-14 03:02:23 +0000983 def _si : VOP3b_Real_si <op.SI3, outs, ins, asm, opName>,
984 VOP3DisableFields<1, 0, HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000985
Matt Arsenault692acf12015-02-14 03:02:23 +0000986 def _vi : VOP3b_Real_vi <op.VI3, outs, ins, asm, opName>,
987 VOP3DisableFields<1, 0, HasMods>;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000988 } // End sdst = SIOperand.VCC, Defs = [VCC]
989}
990
Tom Stellard0aec5872014-10-07 23:51:39 +0000991multiclass VOP3_C_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000992 list<dag> pattern, string opName,
993 bit HasMods, bit defExec> {
Tom Stellardbda32c92014-07-21 17:44:29 +0000994
995 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
996
Tom Stellard0aec5872014-10-07 23:51:39 +0000997 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000998 VOP3DisableFields<1, 0, HasMods> {
999 let Defs = !if(defExec, [EXEC], []);
1000 }
1001
1002 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
1003 VOP3DisableFields<1, 0, HasMods> {
Tom Stellard0aec5872014-10-07 23:51:39 +00001004 let Defs = !if(defExec, [EXEC], []);
Christian Konigd3039962013-02-26 17:52:09 +00001005 }
1006}
1007
Marek Olsak15e4a592015-01-15 18:42:55 +00001008// An instruction that is VOP2 on SI and VOP3 on VI, no modifiers.
1009multiclass VOP2SI_3VI_m <vop3 op, string opName, dag outs, dag ins,
1010 string asm, list<dag> pattern = []> {
1011 let isPseudo = 1 in {
1012 def "" : VOPAnyCommon <outs, ins, "", pattern>,
1013 SIMCInstr<opName, SISubtarget.NONE>;
1014 }
1015
1016 def _si : VOP2 <op.SI3{5-0}, outs, ins, asm, []>,
1017 SIMCInstr <opName, SISubtarget.SI>;
1018
1019 def _vi : VOP3Common <outs, ins, asm, []>,
1020 VOP3e_vi <op.VI3>,
1021 VOP3DisableFields <1, 0, 0>,
1022 SIMCInstr <opName, SISubtarget.VI>;
1023}
1024
Tom Stellard94d2e992014-10-07 23:51:34 +00001025multiclass VOP1_Helper <vop1 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001026 dag ins32, string asm32, list<dag> pat32,
1027 dag ins64, string asm64, list<dag> pat64,
1028 bit HasMods> {
Christian Konigb19849a2013-02-21 15:17:04 +00001029
Marek Olsak5df00d62014-12-07 12:18:57 +00001030 defm _e32 : VOP1_m <op, outs, ins32, opName#asm32, pat32, opName>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001031
1032 defm _e64 : VOP3_1_m <op, outs, ins64, opName#"_e64"#asm64, pat64, opName, HasMods>;
Christian Konig72d5d5c2013-02-21 15:16:44 +00001033}
1034
Tom Stellard94d2e992014-10-07 23:51:34 +00001035multiclass VOP1Inst <vop1 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001036 SDPatternOperator node = null_frag> : VOP1_Helper <
1037 op, opName, P.Outs,
1038 P.Ins32, P.Asm32, [],
1039 P.Ins64, P.Asm64,
1040 !if(P.HasModifiers,
1041 [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +00001042 i32:$src0_modifiers, i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +00001043 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]),
1044 P.HasModifiers
Tom Stellardc721a232014-05-16 20:56:47 +00001045>;
Christian Konigf5754a02013-02-21 15:17:09 +00001046
Marek Olsak5df00d62014-12-07 12:18:57 +00001047multiclass VOP1InstSI <vop1 op, string opName, VOPProfile P,
1048 SDPatternOperator node = null_frag> {
1049
Marek Olsak3ecf5082015-02-03 21:53:05 +00001050 defm _e32 : VOP1SI_m <op, P.Outs, P.Ins32, opName#P.Asm32, [], opName>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001051
Marek Olsak3ecf5082015-02-03 21:53:05 +00001052 defm _e64 : VOP3SI_1_m <op, P.Outs, P.Ins64, opName#P.Asm64,
Marek Olsak5df00d62014-12-07 12:18:57 +00001053 !if(P.HasModifiers,
1054 [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
1055 i32:$src0_modifiers, i1:$clamp, i32:$omod))))],
Marek Olsak3ecf5082015-02-03 21:53:05 +00001056 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]),
1057 opName, P.HasModifiers>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001058}
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001059
Tom Stellardbec5a242014-10-07 23:51:38 +00001060multiclass VOP2_Helper <vop2 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001061 dag ins32, string asm32, list<dag> pat32,
1062 dag ins64, string asm64, list<dag> pat64,
Marek Olsak7585a292015-02-03 17:38:05 +00001063 string revOp, bit HasMods> {
1064 defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001065
Tom Stellardbec5a242014-10-07 23:51:38 +00001066 defm _e64 : VOP3_2_m <op,
Marek Olsak7585a292015-02-03 17:38:05 +00001067 outs, ins64, opName#"_e64"#asm64, pat64, opName, revOp, HasMods
Tom Stellardb4a313a2014-08-01 00:32:39 +00001068 >;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001069}
1070
Tom Stellardbec5a242014-10-07 23:51:38 +00001071multiclass VOP2Inst <vop2 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001072 SDPatternOperator node = null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001073 string revOp = opName> : VOP2_Helper <
Tom Stellardb4a313a2014-08-01 00:32:39 +00001074 op, opName, P.Outs,
1075 P.Ins32, P.Asm32, [],
1076 P.Ins64, P.Asm64,
1077 !if(P.HasModifiers,
1078 [(set P.DstVT:$dst,
1079 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001080 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001081 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1082 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
Marek Olsak7585a292015-02-03 17:38:05 +00001083 revOp, P.HasModifiers
Tom Stellardb4a313a2014-08-01 00:32:39 +00001084>;
1085
Marek Olsak191507e2015-02-03 17:38:12 +00001086multiclass VOP2InstSI <vop2 op, string opName, VOPProfile P,
1087 SDPatternOperator node = null_frag,
1088 string revOp = opName> {
1089 defm _e32 : VOP2SI_m <op, P.Outs, P.Ins32, P.Asm32, [], opName, revOp>;
1090
1091 defm _e64 : VOP3SI_2_m <op, P.Outs, P.Ins64, opName#"_e64"#P.Asm64,
1092 !if(P.HasModifiers,
1093 [(set P.DstVT:$dst,
1094 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1095 i1:$clamp, i32:$omod)),
1096 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1097 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
1098 opName, revOp, P.HasModifiers>;
1099}
1100
Tom Stellard845bb3c2014-10-07 23:51:41 +00001101multiclass VOP2b_Helper <vop2 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001102 dag ins32, string asm32, list<dag> pat32,
1103 dag ins64, string asm64, list<dag> pat64,
1104 string revOp, bit HasMods> {
1105
Marek Olsak7585a292015-02-03 17:38:05 +00001106 defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001107
Tom Stellard845bb3c2014-10-07 23:51:41 +00001108 defm _e64 : VOP3b_2_m <op,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001109 outs, ins64, opName#"_e64"#asm64, pat64, opName, revOp, HasMods
1110 >;
1111}
1112
Tom Stellard845bb3c2014-10-07 23:51:41 +00001113multiclass VOP2bInst <vop2 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001114 SDPatternOperator node = null_frag,
1115 string revOp = opName> : VOP2b_Helper <
1116 op, opName, P.Outs,
1117 P.Ins32, P.Asm32, [],
1118 P.Ins64, P.Asm64,
1119 !if(P.HasModifiers,
1120 [(set P.DstVT:$dst,
1121 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001122 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001123 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1124 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
1125 revOp, P.HasModifiers
1126>;
1127
Marek Olsakf0b130a2015-01-15 18:43:06 +00001128// A VOP2 instruction that is VOP3-only on VI.
1129multiclass VOP2_VI3_Helper <vop23 op, string opName, dag outs,
1130 dag ins32, string asm32, list<dag> pat32,
1131 dag ins64, string asm64, list<dag> pat64,
Marek Olsak7585a292015-02-03 17:38:05 +00001132 string revOp, bit HasMods> {
1133 defm _e32 : VOP2SI_m <op, outs, ins32, asm32, pat32, opName, revOp>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001134
1135 defm _e64 : VOP3_2_m <op, outs, ins64, opName#"_e64"#asm64, pat64, opName,
Marek Olsak7585a292015-02-03 17:38:05 +00001136 revOp, HasMods>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001137}
1138
1139multiclass VOP2_VI3_Inst <vop23 op, string opName, VOPProfile P,
1140 SDPatternOperator node = null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001141 string revOp = opName>
Marek Olsakf0b130a2015-01-15 18:43:06 +00001142 : VOP2_VI3_Helper <
1143 op, opName, P.Outs,
1144 P.Ins32, P.Asm32, [],
1145 P.Ins64, P.Asm64,
1146 !if(P.HasModifiers,
1147 [(set P.DstVT:$dst,
1148 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1149 i1:$clamp, i32:$omod)),
1150 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1151 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
Marek Olsak7585a292015-02-03 17:38:05 +00001152 revOp, P.HasModifiers
Marek Olsakf0b130a2015-01-15 18:43:06 +00001153>;
1154
Marek Olsak5df00d62014-12-07 12:18:57 +00001155class VOPC_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
1156 VOPCCommon <ins, "", pattern>,
1157 VOP <opName>,
1158 SIMCInstr<opName#"_e32", SISubtarget.NONE> {
1159 let isPseudo = 1;
1160}
1161
1162multiclass VOPC_m <vopc op, dag outs, dag ins, string asm, list<dag> pattern,
1163 string opName, bit DefExec> {
1164 def "" : VOPC_Pseudo <outs, ins, pattern, opName>;
1165
1166 def _si : VOPC<op.SI, ins, asm, []>,
1167 SIMCInstr <opName#"_e32", SISubtarget.SI> {
1168 let Defs = !if(DefExec, [EXEC], []);
1169 }
1170
1171 def _vi : VOPC<op.VI, ins, asm, []>,
1172 SIMCInstr <opName#"_e32", SISubtarget.VI> {
1173 let Defs = !if(DefExec, [EXEC], []);
1174 }
1175}
1176
Tom Stellard0aec5872014-10-07 23:51:39 +00001177multiclass VOPC_Helper <vopc op, string opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001178 dag ins32, string asm32, list<dag> pat32,
1179 dag out64, dag ins64, string asm64, list<dag> pat64,
1180 bit HasMods, bit DefExec> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001181 defm _e32 : VOPC_m <op, (outs), ins32, opName#asm32, pat32, opName, DefExec>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001182
Marek Olsak5df00d62014-12-07 12:18:57 +00001183 defm _e64 : VOP3_C_m <op, out64, ins64, opName#"_e64"#asm64, pat64,
1184 opName, HasMods, DefExec>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001185}
1186
Tom Stellard0aec5872014-10-07 23:51:39 +00001187multiclass VOPCInst <vopc op, string opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001188 VOPProfile P, PatLeaf cond = COND_NULL,
1189 bit DefExec = 0> : VOPC_Helper <
1190 op, opName,
1191 P.Ins32, P.Asm32, [],
1192 (outs SReg_64:$dst), P.Ins64, P.Asm64,
1193 !if(P.HasModifiers,
1194 [(set i1:$dst,
1195 (setcc (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001196 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001197 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1198 cond))],
1199 [(set i1:$dst, (setcc P.Src0VT:$src0, P.Src1VT:$src1, cond))]),
1200 P.HasModifiers, DefExec
1201>;
1202
Matt Arsenault4831ce52015-01-06 23:00:37 +00001203multiclass VOPCClassInst <vopc op, string opName, VOPProfile P,
1204 bit DefExec = 0> : VOPC_Helper <
1205 op, opName,
1206 P.Ins32, P.Asm32, [],
1207 (outs SReg_64:$dst), P.Ins64, P.Asm64,
1208 !if(P.HasModifiers,
1209 [(set i1:$dst,
1210 (AMDGPUfp_class (P.Src0VT (VOP3Mods0Clamp0OMod P.Src0VT:$src0, i32:$src0_modifiers)), P.Src1VT:$src1))],
1211 [(set i1:$dst, (AMDGPUfp_class P.Src0VT:$src0, P.Src1VT:$src1))]),
1212 P.HasModifiers, DefExec
1213>;
1214
1215
Tom Stellard0aec5872014-10-07 23:51:39 +00001216multiclass VOPC_F32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001217 VOPCInst <op, opName, VOP_F32_F32_F32, cond>;
1218
Tom Stellard0aec5872014-10-07 23:51:39 +00001219multiclass VOPC_F64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001220 VOPCInst <op, opName, VOP_F64_F64_F64, cond>;
1221
Tom Stellard0aec5872014-10-07 23:51:39 +00001222multiclass VOPC_I32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001223 VOPCInst <op, opName, VOP_I32_I32_I32, cond>;
1224
Tom Stellard0aec5872014-10-07 23:51:39 +00001225multiclass VOPC_I64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001226 VOPCInst <op, opName, VOP_I64_I64_I64, cond>;
Christian Konigf5754a02013-02-21 15:17:09 +00001227
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001228
Tom Stellard0aec5872014-10-07 23:51:39 +00001229multiclass VOPCX <vopc op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001230 PatLeaf cond = COND_NULL>
1231 : VOPCInst <op, opName, P, cond, 1>;
1232
Tom Stellard0aec5872014-10-07 23:51:39 +00001233multiclass VOPCX_F32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001234 VOPCX <op, opName, VOP_F32_F32_F32, cond>;
1235
Tom Stellard0aec5872014-10-07 23:51:39 +00001236multiclass VOPCX_F64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001237 VOPCX <op, opName, VOP_F64_F64_F64, cond>;
1238
Tom Stellard0aec5872014-10-07 23:51:39 +00001239multiclass VOPCX_I32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001240 VOPCX <op, opName, VOP_I32_I32_I32, cond>;
1241
Tom Stellard0aec5872014-10-07 23:51:39 +00001242multiclass VOPCX_I64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001243 VOPCX <op, opName, VOP_I64_I64_I64, cond>;
1244
Tom Stellard845bb3c2014-10-07 23:51:41 +00001245multiclass VOP3_Helper <vop3 op, string opName, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001246 list<dag> pat, int NumSrcArgs, bit HasMods> : VOP3_m <
1247 op, outs, ins, opName#asm, pat, opName, NumSrcArgs, HasMods
1248>;
1249
Matt Arsenault4831ce52015-01-06 23:00:37 +00001250multiclass VOPC_CLASS_F32 <vopc op, string opName> :
1251 VOPCClassInst <op, opName, VOP_I1_F32_I32, 0>;
1252
1253multiclass VOPCX_CLASS_F32 <vopc op, string opName> :
1254 VOPCClassInst <op, opName, VOP_I1_F32_I32, 1>;
1255
1256multiclass VOPC_CLASS_F64 <vopc op, string opName> :
1257 VOPCClassInst <op, opName, VOP_I1_F64_I32, 0>;
1258
1259multiclass VOPCX_CLASS_F64 <vopc op, string opName> :
1260 VOPCClassInst <op, opName, VOP_I1_F64_I32, 1>;
1261
Tom Stellard845bb3c2014-10-07 23:51:41 +00001262multiclass VOP3Inst <vop3 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001263 SDPatternOperator node = null_frag> : VOP3_Helper <
1264 op, opName, P.Outs, P.Ins64, P.Asm64,
1265 !if(!eq(P.NumSrcArgs, 3),
1266 !if(P.HasModifiers,
1267 [(set P.DstVT:$dst,
1268 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001269 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001270 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1271 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))))],
1272 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1,
1273 P.Src2VT:$src2))]),
1274 !if(!eq(P.NumSrcArgs, 2),
1275 !if(P.HasModifiers,
1276 [(set P.DstVT:$dst,
1277 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001278 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001279 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1280 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))])
1281 /* P.NumSrcArgs == 1 */,
1282 !if(P.HasModifiers,
1283 [(set P.DstVT:$dst,
1284 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001285 i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +00001286 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]))),
1287 P.NumSrcArgs, P.HasModifiers
1288>;
1289
Tom Stellardb6550522015-01-12 19:33:18 +00001290multiclass VOP3b_Helper <vop op, RegisterClass vrc, RegisterOperand arc,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001291 string opName, list<dag> pattern> :
1292 VOP3b_2_m <
Matt Arsenaulta95f5a02014-11-04 20:29:20 +00001293 op, (outs vrc:$vdst, SReg_64:$sdst),
Matt Arsenault272c50a2014-09-30 19:49:43 +00001294 (ins InputModsNoDefault:$src0_modifiers, arc:$src0,
1295 InputModsNoDefault:$src1_modifiers, arc:$src1,
1296 InputModsNoDefault:$src2_modifiers, arc:$src2,
Matt Arsenaultf2676a52014-11-05 19:35:00 +00001297 ClampMod:$clamp, omod:$omod),
Matt Arsenaulta95f5a02014-11-04 20:29:20 +00001298 opName#" $vdst, $sdst, $src0_modifiers, $src1_modifiers, $src2_modifiers"#"$clamp"#"$omod", pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001299 opName, opName, 1, 1
1300>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001301
Tom Stellard845bb3c2014-10-07 23:51:41 +00001302multiclass VOP3b_64 <vop3 op, string opName, list<dag> pattern> :
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001303 VOP3b_Helper <op, VReg_64, VSrc_64, opName, pattern>;
1304
Tom Stellard845bb3c2014-10-07 23:51:41 +00001305multiclass VOP3b_32 <vop3 op, string opName, list<dag> pattern> :
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001306 VOP3b_Helper <op, VGPR_32, VSrc_32, opName, pattern>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001307
Matt Arsenault8675db12014-08-29 16:01:14 +00001308
1309class Vop3ModPat<Instruction Inst, VOPProfile P, SDPatternOperator node> : Pat<
Matt Arsenault97069782014-09-30 19:49:48 +00001310 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod)),
Matt Arsenault8675db12014-08-29 16:01:14 +00001311 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1312 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))),
1313 (Inst i32:$src0_modifiers, P.Src0VT:$src0,
1314 i32:$src1_modifiers, P.Src1VT:$src1,
1315 i32:$src2_modifiers, P.Src2VT:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +00001316 i1:$clamp,
Matt Arsenault8675db12014-08-29 16:01:14 +00001317 i32:$omod)>;
1318
Christian Konig72d5d5c2013-02-21 15:16:44 +00001319//===----------------------------------------------------------------------===//
Marek Olsak5df00d62014-12-07 12:18:57 +00001320// Interpolation opcodes
1321//===----------------------------------------------------------------------===//
1322
Marek Olsak367447c2015-01-27 17:25:11 +00001323class VINTRP_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1324 VINTRPCommon <outs, ins, "", pattern>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001325 SIMCInstr<opName, SISubtarget.NONE> {
1326 let isPseudo = 1;
1327}
1328
1329class VINTRP_Real_si <bits <2> op, string opName, dag outs, dag ins,
Marek Olsak367447c2015-01-27 17:25:11 +00001330 string asm> :
1331 VINTRPCommon <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001332 VINTRPe <op>,
1333 SIMCInstr<opName, SISubtarget.SI>;
1334
1335class VINTRP_Real_vi <bits <2> op, string opName, dag outs, dag ins,
Marek Olsak367447c2015-01-27 17:25:11 +00001336 string asm> :
1337 VINTRPCommon <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001338 VINTRPe_vi <op>,
1339 SIMCInstr<opName, SISubtarget.VI>;
1340
1341multiclass VINTRP_m <bits <2> op, string opName, dag outs, dag ins, string asm,
1342 string disableEncoding = "", string constraints = "",
1343 list<dag> pattern = []> {
1344 let DisableEncoding = disableEncoding,
1345 Constraints = constraints in {
Marek Olsak367447c2015-01-27 17:25:11 +00001346 def "" : VINTRP_Pseudo <opName, outs, ins, pattern>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001347
Marek Olsak367447c2015-01-27 17:25:11 +00001348 def _si : VINTRP_Real_si <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001349
Marek Olsak367447c2015-01-27 17:25:11 +00001350 def _vi : VINTRP_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001351 }
1352}
1353
1354//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +00001355// Vector I/O classes
1356//===----------------------------------------------------------------------===//
1357
Marek Olsak5df00d62014-12-07 12:18:57 +00001358class DS_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1359 DS <outs, ins, "", pattern>,
1360 SIMCInstr <opName, SISubtarget.NONE> {
1361 let isPseudo = 1;
1362}
1363
1364class DS_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> :
1365 DS <outs, ins, asm, []>,
1366 DSe <op>,
1367 SIMCInstr <opName, SISubtarget.SI>;
1368
1369class DS_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> :
1370 DS <outs, ins, asm, []>,
1371 DSe_vi <op>,
1372 SIMCInstr <opName, SISubtarget.VI>;
1373
1374class DS_1A_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> :
1375 DS <outs, ins, asm, []>,
1376 DSe <op>,
1377 SIMCInstr <opName, SISubtarget.SI> {
1378
1379 // Single load interpret the 2 i8imm operands as a single i16 offset.
1380 bits<16> offset;
1381 let offset0 = offset{7-0};
1382 let offset1 = offset{15-8};
1383}
1384
1385class DS_1A_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> :
1386 DS <outs, ins, asm, []>,
1387 DSe_vi <op>,
1388 SIMCInstr <opName, SISubtarget.VI> {
1389
1390 // Single load interpret the 2 i8imm operands as a single i16 offset.
1391 bits<16> offset;
1392 let offset0 = offset{7-0};
1393 let offset1 = offset{15-8};
1394}
1395
1396multiclass DS_1A_Load_m <bits<8> op, string opName, dag outs, dag ins, string asm,
1397 list<dag> pat> {
1398 let hasSideEffects = 0, mayLoad = 1, mayStore = 0 in {
1399 def "" : DS_Pseudo <opName, outs, ins, pat>;
1400
1401 let data0 = 0, data1 = 0 in {
1402 def _si : DS_1A_Real_si <op, opName, outs, ins, asm>;
1403 def _vi : DS_1A_Real_vi <op, opName, outs, ins, asm>;
1404 }
1405 }
1406}
1407
1408multiclass DS_Load_Helper <bits<8> op, string asm, RegisterClass regClass>
1409 : DS_1A_Load_m <
1410 op,
1411 asm,
1412 (outs regClass:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001413 (ins i1imm:$gds, VGPR_32:$addr, ds_offset:$offset, M0Reg:$m0),
Marek Olsak5df00d62014-12-07 12:18:57 +00001414 asm#" $vdst, $addr"#"$offset"#" [M0]",
1415 []>;
1416
1417multiclass DS_Load2_m <bits<8> op, string opName, dag outs, dag ins, string asm,
1418 list<dag> pat> {
1419 let hasSideEffects = 0, mayLoad = 1, mayStore = 0 in {
1420 def "" : DS_Pseudo <opName, outs, ins, pat>;
1421
1422 let data0 = 0, data1 = 0 in {
1423 def _si : DS_Real_si <op, opName, outs, ins, asm>;
1424 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
1425 }
1426 }
1427}
1428
1429multiclass DS_Load2_Helper <bits<8> op, string asm, RegisterClass regClass>
1430 : DS_Load2_m <
1431 op,
1432 asm,
1433 (outs regClass:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001434 (ins i1imm:$gds, VGPR_32:$addr, ds_offset0:$offset0, ds_offset1:$offset1,
Marek Olsak5df00d62014-12-07 12:18:57 +00001435 M0Reg:$m0),
1436 asm#" $vdst, $addr"#"$offset0"#"$offset1 [M0]",
1437 []>;
1438
1439multiclass DS_1A_Store_m <bits<8> op, string opName, dag outs, dag ins,
1440 string asm, list<dag> pat> {
1441 let hasSideEffects = 0, mayLoad = 0, mayStore = 1 in {
1442 def "" : DS_Pseudo <opName, outs, ins, pat>;
1443
1444 let data1 = 0, vdst = 0 in {
1445 def _si : DS_1A_Real_si <op, opName, outs, ins, asm>;
1446 def _vi : DS_1A_Real_vi <op, opName, outs, ins, asm>;
1447 }
1448 }
1449}
1450
1451multiclass DS_Store_Helper <bits<8> op, string asm, RegisterClass regClass>
1452 : DS_1A_Store_m <
1453 op,
1454 asm,
1455 (outs),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001456 (ins i1imm:$gds, VGPR_32:$addr, regClass:$data0, ds_offset:$offset, M0Reg:$m0),
Marek Olsak5df00d62014-12-07 12:18:57 +00001457 asm#" $addr, $data0"#"$offset"#" [M0]",
1458 []>;
1459
1460multiclass DS_Store_m <bits<8> op, string opName, dag outs, dag ins,
1461 string asm, list<dag> pat> {
1462 let hasSideEffects = 0, mayLoad = 0, mayStore = 1 in {
1463 def "" : DS_Pseudo <opName, outs, ins, pat>;
1464
1465 let vdst = 0 in {
1466 def _si : DS_Real_si <op, opName, outs, ins, asm>;
1467 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
1468 }
1469 }
1470}
1471
1472multiclass DS_Store2_Helper <bits<8> op, string asm, RegisterClass regClass>
1473 : DS_Store_m <
1474 op,
1475 asm,
1476 (outs),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001477 (ins i1imm:$gds, VGPR_32:$addr, regClass:$data0, regClass:$data1,
Marek Olsak5df00d62014-12-07 12:18:57 +00001478 ds_offset0:$offset0, ds_offset1:$offset1, M0Reg:$m0),
1479 asm#" $addr, $data0, $data1"#"$offset0"#"$offset1 [M0]",
1480 []>;
1481
Marek Olsak0c1f8812015-01-27 17:25:07 +00001482// 1 address, 1 data.
1483multiclass DS_1A1D_RET_m <bits<8> op, string opName, dag outs, dag ins,
1484 string asm, list<dag> pat, string noRetOp> {
1485 let mayLoad = 1, mayStore = 1,
1486 hasPostISelHook = 1 // Adjusted to no return version.
1487 in {
1488 def "" : DS_Pseudo <opName, outs, ins, pat>,
1489 AtomicNoRet<noRetOp, 1>;
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001490
Marek Olsak0c1f8812015-01-27 17:25:07 +00001491 let data1 = 0 in {
1492 def _si : DS_1A_Real_si <op, opName, outs, ins, asm>;
1493 def _vi : DS_1A_Real_vi <op, opName, outs, ins, asm>;
1494 }
1495 }
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001496}
1497
Marek Olsak0c1f8812015-01-27 17:25:07 +00001498multiclass DS_1A1D_RET <bits<8> op, string asm, RegisterClass rc,
1499 string noRetOp = ""> : DS_1A1D_RET_m <
1500 op, asm,
Tom Stellard13c68ef2013-09-05 18:38:09 +00001501 (outs rc:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001502 (ins i1imm:$gds, VGPR_32:$addr, rc:$data0, ds_offset:$offset, M0Reg:$m0),
Marek Olsak0c1f8812015-01-27 17:25:07 +00001503 asm#" $vdst, $addr, $data0"#"$offset"#" [M0]", [], noRetOp>;
Tom Stellard13c68ef2013-09-05 18:38:09 +00001504
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001505// 1 address, 2 data.
Marek Olsak0c1f8812015-01-27 17:25:07 +00001506multiclass DS_1A2D_RET_m <bits<8> op, string opName, dag outs, dag ins,
1507 string asm, list<dag> pat, string noRetOp> {
1508 let mayLoad = 1, mayStore = 1,
1509 hasPostISelHook = 1 // Adjusted to no return version.
1510 in {
1511 def "" : DS_Pseudo <opName, outs, ins, pat>,
1512 AtomicNoRet<noRetOp, 1>;
1513
1514 def _si : DS_1A_Real_si <op, opName, outs, ins, asm>;
1515 def _vi : DS_1A_Real_vi <op, opName, outs, ins, asm>;
1516 }
1517}
1518
1519multiclass DS_1A2D_RET <bits<8> op, string asm, RegisterClass rc,
1520 string noRetOp = ""> : DS_1A2D_RET_m <
1521 op, asm,
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001522 (outs rc:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001523 (ins i1imm:$gds, VGPR_32:$addr, rc:$data0, rc:$data1, ds_offset:$offset, M0Reg:$m0),
Matt Arsenault61cc9082014-10-10 22:16:07 +00001524 asm#" $vdst, $addr, $data0, $data1"#"$offset"#" [M0]",
Marek Olsak0c1f8812015-01-27 17:25:07 +00001525 [], noRetOp>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001526
1527// 1 address, 2 data.
Marek Olsak0c1f8812015-01-27 17:25:07 +00001528multiclass DS_1A2D_NORET_m <bits<8> op, string opName, dag outs, dag ins,
1529 string asm, list<dag> pat, string noRetOp> {
1530 let mayLoad = 1, mayStore = 1 in {
1531 def "" : DS_Pseudo <opName, outs, ins, pat>,
1532 AtomicNoRet<noRetOp, 0>;
1533
1534 def _si : DS_1A_Real_si <op, opName, outs, ins, asm>;
1535 def _vi : DS_1A_Real_vi <op, opName, outs, ins, asm>;
1536 }
1537}
1538
1539multiclass DS_1A2D_NORET <bits<8> op, string asm, RegisterClass rc,
1540 string noRetOp = asm> : DS_1A2D_NORET_m <
1541 op, asm,
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001542 (outs),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001543 (ins i1imm:$gds, VGPR_32:$addr, rc:$data0, rc:$data1, ds_offset:$offset, M0Reg:$m0),
Matt Arsenault61cc9082014-10-10 22:16:07 +00001544 asm#" $addr, $data0, $data1"#"$offset"#" [M0]",
Marek Olsak0c1f8812015-01-27 17:25:07 +00001545 [], noRetOp>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001546
1547// 1 address, 1 data.
Marek Olsak0c1f8812015-01-27 17:25:07 +00001548multiclass DS_1A1D_NORET_m <bits<8> op, string opName, dag outs, dag ins,
1549 string asm, list<dag> pat, string noRetOp> {
1550 let mayLoad = 1, mayStore = 1 in {
1551 def "" : DS_Pseudo <opName, outs, ins, pat>,
1552 AtomicNoRet<noRetOp, 0>;
1553
1554 let data1 = 0 in {
1555 def _si : DS_1A_Real_si <op, opName, outs, ins, asm>;
1556 def _vi : DS_1A_Real_vi <op, opName, outs, ins, asm>;
1557 }
1558 }
1559}
1560
1561multiclass DS_1A1D_NORET <bits<8> op, string asm, RegisterClass rc,
1562 string noRetOp = asm> : DS_1A1D_NORET_m <
1563 op, asm,
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001564 (outs),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001565 (ins i1imm:$gds, VGPR_32:$addr, rc:$data0, ds_offset:$offset, M0Reg:$m0),
Matt Arsenault61cc9082014-10-10 22:16:07 +00001566 asm#" $addr, $data0"#"$offset"#" [M0]",
Marek Olsak0c1f8812015-01-27 17:25:07 +00001567 [], noRetOp>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001568
Tom Stellard0c238c22014-10-01 14:44:43 +00001569//===----------------------------------------------------------------------===//
1570// MTBUF classes
1571//===----------------------------------------------------------------------===//
1572
1573class MTBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1574 MTBUF <outs, ins, "", pattern>,
1575 SIMCInstr<opName, SISubtarget.NONE> {
1576 let isPseudo = 1;
1577}
1578
1579class MTBUF_Real_si <bits<3> op, string opName, dag outs, dag ins,
1580 string asm> :
1581 MTBUF <outs, ins, asm, []>,
1582 MTBUFe <op>,
1583 SIMCInstr<opName, SISubtarget.SI>;
1584
Marek Olsak5df00d62014-12-07 12:18:57 +00001585class MTBUF_Real_vi <bits<4> op, string opName, dag outs, dag ins, string asm> :
1586 MTBUF <outs, ins, asm, []>,
1587 MTBUFe_vi <op>,
1588 SIMCInstr <opName, SISubtarget.VI>;
1589
Tom Stellard0c238c22014-10-01 14:44:43 +00001590multiclass MTBUF_m <bits<3> op, string opName, dag outs, dag ins, string asm,
1591 list<dag> pattern> {
1592
1593 def "" : MTBUF_Pseudo <opName, outs, ins, pattern>;
1594
1595 def _si : MTBUF_Real_si <op, opName, outs, ins, asm>;
1596
Marek Olsak5df00d62014-12-07 12:18:57 +00001597 def _vi : MTBUF_Real_vi <{0, op{2}, op{1}, op{0}}, opName, outs, ins, asm>;
1598
Tom Stellard0c238c22014-10-01 14:44:43 +00001599}
1600
1601let mayStore = 1, mayLoad = 0 in {
1602
1603multiclass MTBUF_Store_Helper <bits<3> op, string opName,
1604 RegisterClass regClass> : MTBUF_m <
1605 op, opName, (outs),
1606 (ins regClass:$vdata, u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001607 i1imm:$addr64, i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001608 SReg_128:$srsrc, i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset),
Tom Stellard0c238c22014-10-01 14:44:43 +00001609 opName#" $vdata, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
1610 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
1611>;
1612
1613} // mayStore = 1, mayLoad = 0
1614
1615let mayLoad = 1, mayStore = 0 in {
1616
1617multiclass MTBUF_Load_Helper <bits<3> op, string opName,
1618 RegisterClass regClass> : MTBUF_m <
1619 op, opName, (outs regClass:$dst),
1620 (ins u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc, i1imm:$addr64,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001621 i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr, SReg_128:$srsrc,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001622 i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset),
Tom Stellard0c238c22014-10-01 14:44:43 +00001623 opName#" $dst, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
1624 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
1625>;
1626
1627} // mayLoad = 1, mayStore = 0
1628
Marek Olsak5df00d62014-12-07 12:18:57 +00001629//===----------------------------------------------------------------------===//
1630// MUBUF classes
1631//===----------------------------------------------------------------------===//
1632
Marek Olsakee98b112015-01-27 17:24:58 +00001633class mubuf <bits<7> si, bits<7> vi = si> {
1634 field bits<7> SI = si;
1635 field bits<7> VI = vi;
1636}
1637
Marek Olsak7ef6db42015-01-27 17:24:54 +00001638class MUBUFAddr64Table <bit is_addr64, string suffix = ""> {
1639 bit IsAddr64 = is_addr64;
1640 string OpName = NAME # suffix;
1641}
1642
1643class MUBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1644 MUBUF <outs, ins, "", pattern>,
1645 SIMCInstr<opName, SISubtarget.NONE> {
1646 let isPseudo = 1;
1647
1648 // dummy fields, so that we can use let statements around multiclasses
1649 bits<1> offen;
1650 bits<1> idxen;
1651 bits<8> vaddr;
1652 bits<1> glc;
1653 bits<1> slc;
1654 bits<1> tfe;
1655 bits<8> soffset;
1656}
1657
Marek Olsakee98b112015-01-27 17:24:58 +00001658class MUBUF_Real_si <mubuf op, string opName, dag outs, dag ins,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001659 string asm> :
1660 MUBUF <outs, ins, asm, []>,
Marek Olsakee98b112015-01-27 17:24:58 +00001661 MUBUFe <op.SI>,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001662 SIMCInstr<opName, SISubtarget.SI> {
1663 let lds = 0;
1664}
1665
Marek Olsakee98b112015-01-27 17:24:58 +00001666class MUBUF_Real_vi <mubuf op, string opName, dag outs, dag ins,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001667 string asm> :
1668 MUBUF <outs, ins, asm, []>,
Marek Olsakee98b112015-01-27 17:24:58 +00001669 MUBUFe_vi <op.VI>,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001670 SIMCInstr<opName, SISubtarget.VI> {
1671 let lds = 0;
1672}
1673
Marek Olsakee98b112015-01-27 17:24:58 +00001674multiclass MUBUF_m <mubuf op, string opName, dag outs, dag ins, string asm,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001675 list<dag> pattern> {
1676
1677 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
1678 MUBUFAddr64Table <0>;
1679
1680 let addr64 = 0 in {
1681 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
1682 }
Marek Olsakee98b112015-01-27 17:24:58 +00001683
1684 def _vi : MUBUF_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00001685}
1686
Marek Olsakee98b112015-01-27 17:24:58 +00001687multiclass MUBUFAddr64_m <mubuf op, string opName, dag outs,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001688 dag ins, string asm, list<dag> pattern> {
1689
1690 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
1691 MUBUFAddr64Table <1>;
1692
1693 let addr64 = 1 in {
1694 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
1695 }
1696
1697 // There is no VI version. If the pseudo is selected, it should be lowered
1698 // for VI appropriately.
1699}
1700
Marek Olsak5df00d62014-12-07 12:18:57 +00001701class MUBUF_si <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard3260ec42014-12-09 00:03:51 +00001702 MUBUF <outs, ins, asm, pattern>, MUBUFe <op> {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001703 let lds = 0;
Tom Stellard3260ec42014-12-09 00:03:51 +00001704}
Marek Olsak5df00d62014-12-07 12:18:57 +00001705
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001706multiclass MUBUFAtomicOffset_m <mubuf op, string opName, dag outs, dag ins,
1707 string asm, list<dag> pattern, bit is_return> {
Tom Stellard7980fc82014-09-25 18:30:26 +00001708
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001709 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
1710 MUBUFAddr64Table <0, !if(is_return, "_RTN", "")>,
1711 AtomicNoRet<NAME#"_OFFSET", is_return>;
1712
1713 let offen = 0, idxen = 0, tfe = 0, vaddr = 0 in {
1714 let addr64 = 0 in {
1715 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
1716 }
1717
1718 def _vi : MUBUF_Real_vi <op, opName, outs, ins, asm>;
1719 }
Tom Stellard7980fc82014-09-25 18:30:26 +00001720}
1721
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001722multiclass MUBUFAtomicAddr64_m <mubuf op, string opName, dag outs, dag ins,
1723 string asm, list<dag> pattern, bit is_return> {
Tom Stellard7980fc82014-09-25 18:30:26 +00001724
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001725 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
1726 MUBUFAddr64Table <1, !if(is_return, "_RTN", "")>,
1727 AtomicNoRet<NAME#"_ADDR64", is_return>;
1728
Tom Stellardc53861a2015-02-11 00:34:32 +00001729 let offen = 0, idxen = 0, addr64 = 1, tfe = 0 in {
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001730 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
1731 }
1732
1733 // There is no VI version. If the pseudo is selected, it should be lowered
1734 // for VI appropriately.
Tom Stellard7980fc82014-09-25 18:30:26 +00001735}
1736
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001737multiclass MUBUF_Atomic <mubuf op, string name, RegisterClass rc,
Tom Stellard7980fc82014-09-25 18:30:26 +00001738 ValueType vt, SDPatternOperator atomic> {
1739
1740 let mayStore = 1, mayLoad = 1, hasPostISelHook = 1 in {
1741
1742 // No return variants
1743 let glc = 0 in {
1744
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001745 defm _ADDR64 : MUBUFAtomicAddr64_m <
1746 op, name#"_addr64", (outs),
Tom Stellard7980fc82014-09-25 18:30:26 +00001747 (ins rc:$vdata, SReg_128:$srsrc, VReg_64:$vaddr,
1748 mbuf_offset:$offset, slc:$slc),
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001749 name#" $vdata, $vaddr, $srsrc, 0 addr64"#"$offset"#"$slc", [], 0
1750 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00001751
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001752 defm _OFFSET : MUBUFAtomicOffset_m <
1753 op, name#"_offset", (outs),
Tom Stellard7980fc82014-09-25 18:30:26 +00001754 (ins rc:$vdata, SReg_128:$srsrc, mbuf_offset:$offset,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001755 SCSrc_32:$soffset, slc:$slc),
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001756 name#" $vdata, $srsrc, $soffset"#"$offset"#"$slc", [], 0
1757 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00001758 } // glc = 0
1759
1760 // Variant that return values
1761 let glc = 1, Constraints = "$vdata = $vdata_in",
1762 DisableEncoding = "$vdata_in" in {
1763
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001764 defm _RTN_ADDR64 : MUBUFAtomicAddr64_m <
1765 op, name#"_rtn_addr64", (outs rc:$vdata),
Tom Stellard7980fc82014-09-25 18:30:26 +00001766 (ins rc:$vdata_in, SReg_128:$srsrc, VReg_64:$vaddr,
Tom Stellardc53861a2015-02-11 00:34:32 +00001767 mbuf_offset:$offset, SSrc_32:$soffset, slc:$slc),
1768 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#" glc"#"$slc",
Tom Stellard7980fc82014-09-25 18:30:26 +00001769 [(set vt:$vdata,
Tom Stellardc53861a2015-02-11 00:34:32 +00001770 (atomic (MUBUFAddr64Atomic v4i32:$srsrc, i64:$vaddr, i32:$soffset,
1771 i16:$offset, i1:$slc), vt:$vdata_in))], 1
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001772 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00001773
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001774 defm _RTN_OFFSET : MUBUFAtomicOffset_m <
1775 op, name#"_rtn_offset", (outs rc:$vdata),
Tom Stellard7980fc82014-09-25 18:30:26 +00001776 (ins rc:$vdata_in, SReg_128:$srsrc, mbuf_offset:$offset,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001777 SCSrc_32:$soffset, slc:$slc),
Tom Stellard7980fc82014-09-25 18:30:26 +00001778 name#" $vdata, $srsrc, $soffset"#"$offset"#" glc $slc",
1779 [(set vt:$vdata,
1780 (atomic (MUBUFOffsetAtomic v4i32:$srsrc, i32:$soffset, i16:$offset,
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001781 i1:$slc), vt:$vdata_in))], 1
1782 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00001783
1784 } // glc = 1
1785
1786 } // mayStore = 1, mayLoad = 1, hasPostISelHook = 1
1787}
1788
Marek Olsakee98b112015-01-27 17:24:58 +00001789multiclass MUBUF_Load_Helper <mubuf op, string name, RegisterClass regClass,
Tom Stellard7c1838d2014-07-02 20:53:56 +00001790 ValueType load_vt = i32,
1791 SDPatternOperator ld = null_frag> {
Tom Stellardf1ee7162013-05-20 15:02:31 +00001792
Tom Stellard3e41dc42014-12-09 00:03:54 +00001793 let mayLoad = 1, mayStore = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001794 let offen = 0, idxen = 0, vaddr = 0 in {
1795 defm _OFFSET : MUBUF_m <op, name#"_offset", (outs regClass:$vdata),
1796 (ins SReg_128:$srsrc,
1797 mbuf_offset:$offset, SCSrc_32:$soffset, glc:$glc,
1798 slc:$slc, tfe:$tfe),
1799 name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
1800 [(set load_vt:$vdata, (ld (MUBUFOffset v4i32:$srsrc,
1801 i32:$soffset, i16:$offset,
1802 i1:$glc, i1:$slc, i1:$tfe)))]>;
Michel Danzer13736222014-01-27 07:20:51 +00001803 }
1804
Marek Olsak7ef6db42015-01-27 17:24:54 +00001805 let offen = 1, idxen = 0 in {
1806 defm _OFFEN : MUBUF_m <op, name#"_offen", (outs regClass:$vdata),
1807 (ins SReg_128:$srsrc, VGPR_32:$vaddr,
1808 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc, slc:$slc,
1809 tfe:$tfe),
1810 name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
1811 }
1812
1813 let offen = 0, idxen = 1 in {
1814 defm _IDXEN : MUBUF_m <op, name#"_idxen", (outs regClass:$vdata),
1815 (ins SReg_128:$srsrc, VGPR_32:$vaddr,
1816 mbuf_offset:$offset, SCSrc_32:$soffset, glc:$glc,
1817 slc:$slc, tfe:$tfe),
1818 name#" $vdata, $vaddr, $srsrc, $soffset idxen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
1819 }
1820
1821 let offen = 1, idxen = 1 in {
1822 defm _BOTHEN : MUBUF_m <op, name#"_bothen", (outs regClass:$vdata),
1823 (ins SReg_128:$srsrc, VReg_64:$vaddr,
1824 SCSrc_32:$soffset, glc:$glc, slc:$slc, tfe:$tfe),
1825 name#" $vdata, $vaddr, $srsrc, $soffset, idxen offen"#"$glc"#"$slc"#"$tfe", []>;
1826 }
1827
Tom Stellardc53861a2015-02-11 00:34:32 +00001828 let offen = 0, idxen = 0, glc = 0, slc = 0, tfe = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001829 defm _ADDR64 : MUBUFAddr64_m <op, name#"_addr64", (outs regClass:$vdata),
Tom Stellardc53861a2015-02-11 00:34:32 +00001830 (ins SReg_128:$srsrc, VReg_64:$vaddr,
1831 SCSrc_32:$soffset, mbuf_offset:$offset),
1832 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset",
Tom Stellard7c1838d2014-07-02 20:53:56 +00001833 [(set load_vt:$vdata, (ld (MUBUFAddr64 v4i32:$srsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +00001834 i64:$vaddr, i32:$soffset,
1835 i16:$offset)))]>;
Michel Danzer13736222014-01-27 07:20:51 +00001836 }
Tom Stellardf1ee7162013-05-20 15:02:31 +00001837 }
Tom Stellard75aadc22012-12-11 21:25:42 +00001838}
1839
Marek Olsakee98b112015-01-27 17:24:58 +00001840multiclass MUBUF_Store_Helper <mubuf op, string name, RegisterClass vdataClass,
Tom Stellardb02094e2014-07-21 15:45:01 +00001841 ValueType store_vt, SDPatternOperator st> {
Tom Stellard42fb60e2015-01-14 15:42:31 +00001842 let mayLoad = 0, mayStore = 1 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001843 defm : MUBUF_m <op, name, (outs),
1844 (ins vdataClass:$vdata, SReg_128:$srsrc, VGPR_32:$vaddr, SCSrc_32:$soffset,
1845 mbuf_offset:$offset, offen:$offen, idxen:$idxen, glc:$glc, slc:$slc,
1846 tfe:$tfe),
1847 name#" $vdata, $vaddr, $srsrc, $soffset"#"$offen"#"$idxen"#"$offset"#
1848 "$glc"#"$slc"#"$tfe", []>;
Tom Stellardddea4862014-08-11 22:18:14 +00001849
Tom Stellard155bbb72014-08-11 22:18:17 +00001850 let offen = 0, idxen = 0, vaddr = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001851 defm _OFFSET : MUBUF_m <op, name#"_offset",(outs),
1852 (ins vdataClass:$vdata, SReg_128:$srsrc, mbuf_offset:$offset,
1853 SCSrc_32:$soffset, glc:$glc, slc:$slc, tfe:$tfe),
1854 name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
1855 [(st store_vt:$vdata, (MUBUFOffset v4i32:$srsrc, i32:$soffset,
1856 i16:$offset, i1:$glc, i1:$slc, i1:$tfe))]>;
Tom Stellard155bbb72014-08-11 22:18:17 +00001857 } // offen = 0, idxen = 0, vaddr = 0
1858
Tom Stellardddea4862014-08-11 22:18:14 +00001859 let offen = 1, idxen = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001860 defm _OFFEN : MUBUF_m <op, name#"_offen", (outs),
1861 (ins vdataClass:$vdata, SReg_128:$srsrc, VGPR_32:$vaddr, SCSrc_32:$soffset,
1862 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
1863 name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#
1864 "$glc"#"$slc"#"$tfe", []>;
Tom Stellardddea4862014-08-11 22:18:14 +00001865 } // end offen = 1, idxen = 0
1866
Tom Stellardc53861a2015-02-11 00:34:32 +00001867 let offen = 0, idxen = 0, glc = 0, slc = 0, tfe = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001868 defm _ADDR64 : MUBUFAddr64_m <op, name#"_addr64", (outs),
Tom Stellardc53861a2015-02-11 00:34:32 +00001869 (ins vdataClass:$vdata, SReg_128:$srsrc,
1870 VReg_64:$vaddr, SCSrc_32:$soffset,
1871 mbuf_offset:$offset),
1872 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset",
Marek Olsak7ef6db42015-01-27 17:24:54 +00001873 [(st store_vt:$vdata,
Tom Stellardc53861a2015-02-11 00:34:32 +00001874 (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr,
1875 i32:$soffset, i16:$offset))]>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00001876 }
1877 } // End mayLoad = 0, mayStore = 1
Tom Stellard754f80f2013-04-05 23:31:51 +00001878}
1879
Matt Arsenault3f981402014-09-15 15:41:53 +00001880class FLAT_Load_Helper <bits<7> op, string asm, RegisterClass regClass> :
1881 FLAT <op, (outs regClass:$data),
1882 (ins VReg_64:$addr),
1883 asm#" $data, $addr, [M0, FLAT_SCRATCH]", []> {
1884 let glc = 0;
1885 let slc = 0;
1886 let tfe = 0;
1887 let mayLoad = 1;
1888}
1889
1890class FLAT_Store_Helper <bits<7> op, string name, RegisterClass vdataClass> :
1891 FLAT <op, (outs), (ins vdataClass:$data, VReg_64:$addr),
1892 name#" $data, $addr, [M0, FLAT_SCRATCH]",
1893 []> {
1894
1895 let mayLoad = 0;
1896 let mayStore = 1;
1897
1898 // Encoding
1899 let glc = 0;
1900 let slc = 0;
1901 let tfe = 0;
1902}
1903
Tom Stellard682bfbc2013-10-10 17:11:24 +00001904class MIMG_Mask <string op, int channels> {
1905 string Op = op;
1906 int Channels = channels;
1907}
1908
Tom Stellard16a9a202013-08-14 23:24:17 +00001909class MIMG_NoSampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001910 RegisterClass dst_rc,
Tom Stellard16a9a202013-08-14 23:24:17 +00001911 RegisterClass src_rc> : MIMG <
Tom Stellard353b3362013-05-06 23:02:12 +00001912 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001913 (outs dst_rc:$vdata),
Tom Stellard353b3362013-05-06 23:02:12 +00001914 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00001915 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Tom Stellard353b3362013-05-06 23:02:12 +00001916 SReg_256:$srsrc),
1917 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
1918 #" $tfe, $lwe, $slc, $vaddr, $srsrc",
1919 []> {
1920 let SSAMP = 0;
1921 let mayLoad = 1;
1922 let mayStore = 0;
1923 let hasPostISelHook = 1;
1924}
1925
Tom Stellard682bfbc2013-10-10 17:11:24 +00001926multiclass MIMG_NoSampler_Src_Helper <bits<7> op, string asm,
1927 RegisterClass dst_rc,
1928 int channels> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001929 def _V1 : MIMG_NoSampler_Helper <op, asm, dst_rc, VGPR_32>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001930 MIMG_Mask<asm#"_V1", channels>;
1931 def _V2 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_64>,
1932 MIMG_Mask<asm#"_V2", channels>;
1933 def _V4 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_128>,
1934 MIMG_Mask<asm#"_V4", channels>;
1935}
1936
Tom Stellard16a9a202013-08-14 23:24:17 +00001937multiclass MIMG_NoSampler <bits<7> op, string asm> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001938 defm _V1 : MIMG_NoSampler_Src_Helper <op, asm, VGPR_32, 1>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001939 defm _V2 : MIMG_NoSampler_Src_Helper <op, asm, VReg_64, 2>;
1940 defm _V3 : MIMG_NoSampler_Src_Helper <op, asm, VReg_96, 3>;
1941 defm _V4 : MIMG_NoSampler_Src_Helper <op, asm, VReg_128, 4>;
Tom Stellard16a9a202013-08-14 23:24:17 +00001942}
1943
1944class MIMG_Sampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001945 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00001946 RegisterClass src_rc, int wqm> : MIMG <
Christian Konig72d5d5c2013-02-21 15:16:44 +00001947 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001948 (outs dst_rc:$vdata),
Christian Konig72d5d5c2013-02-21 15:16:44 +00001949 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00001950 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Christian Konig84652962013-03-01 09:46:17 +00001951 SReg_256:$srsrc, SReg_128:$ssamp),
Christian Konig08e768b2013-02-21 15:17:17 +00001952 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
1953 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
Christian Konig72d5d5c2013-02-21 15:16:44 +00001954 []> {
1955 let mayLoad = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +00001956 let mayStore = 0;
Christian Konig8b1ed282013-04-10 08:39:16 +00001957 let hasPostISelHook = 1;
Michel Danzer494391b2015-02-06 02:51:20 +00001958 let WQM = wqm;
Tom Stellard75aadc22012-12-11 21:25:42 +00001959}
1960
Tom Stellard682bfbc2013-10-10 17:11:24 +00001961multiclass MIMG_Sampler_Src_Helper <bits<7> op, string asm,
1962 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00001963 int channels, int wqm> {
1964 def _V1 : MIMG_Sampler_Helper <op, asm, dst_rc, VGPR_32, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001965 MIMG_Mask<asm#"_V1", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00001966 def _V2 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_64, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001967 MIMG_Mask<asm#"_V2", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00001968 def _V4 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_128, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001969 MIMG_Mask<asm#"_V4", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00001970 def _V8 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_256, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001971 MIMG_Mask<asm#"_V8", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00001972 def _V16 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_512, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001973 MIMG_Mask<asm#"_V16", channels>;
1974}
1975
Tom Stellard16a9a202013-08-14 23:24:17 +00001976multiclass MIMG_Sampler <bits<7> op, string asm> {
Michel Danzer494391b2015-02-06 02:51:20 +00001977 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, 0>;
1978 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, 0>;
1979 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, 0>;
1980 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, 0>;
1981}
1982
1983multiclass MIMG_Sampler_WQM <bits<7> op, string asm> {
1984 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, 1>;
1985 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, 1>;
1986 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, 1>;
1987 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, 1>;
Tom Stellard16a9a202013-08-14 23:24:17 +00001988}
1989
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001990class MIMG_Gather_Helper <bits<7> op, string asm,
1991 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00001992 RegisterClass src_rc, int wqm> : MIMG <
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001993 op,
1994 (outs dst_rc:$vdata),
1995 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
1996 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
1997 SReg_256:$srsrc, SReg_128:$ssamp),
1998 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
1999 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
2000 []> {
2001 let mayLoad = 1;
2002 let mayStore = 0;
2003
2004 // DMASK was repurposed for GATHER4. 4 components are always
2005 // returned and DMASK works like a swizzle - it selects
2006 // the component to fetch. The only useful DMASK values are
2007 // 1=red, 2=green, 4=blue, 8=alpha. (e.g. 1 returns
2008 // (red,red,red,red) etc.) The ISA document doesn't mention
2009 // this.
2010 // Therefore, disable all code which updates DMASK by setting these two:
2011 let MIMG = 0;
2012 let hasPostISelHook = 0;
Michel Danzer494391b2015-02-06 02:51:20 +00002013 let WQM = wqm;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002014}
2015
2016multiclass MIMG_Gather_Src_Helper <bits<7> op, string asm,
2017 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002018 int channels, int wqm> {
2019 def _V1 : MIMG_Gather_Helper <op, asm, dst_rc, VGPR_32, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002020 MIMG_Mask<asm#"_V1", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002021 def _V2 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_64, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002022 MIMG_Mask<asm#"_V2", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002023 def _V4 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_128, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002024 MIMG_Mask<asm#"_V4", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002025 def _V8 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_256, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002026 MIMG_Mask<asm#"_V8", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002027 def _V16 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_512, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002028 MIMG_Mask<asm#"_V16", channels>;
2029}
2030
2031multiclass MIMG_Gather <bits<7> op, string asm> {
Michel Danzer494391b2015-02-06 02:51:20 +00002032 defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1, 0>;
2033 defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2, 0>;
2034 defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3, 0>;
2035 defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4, 0>;
2036}
2037
2038multiclass MIMG_Gather_WQM <bits<7> op, string asm> {
2039 defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1, 1>;
2040 defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2, 1>;
2041 defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3, 1>;
2042 defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4, 1>;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002043}
2044
Christian Konigf741fbf2013-02-26 17:52:42 +00002045//===----------------------------------------------------------------------===//
2046// Vector instruction mappings
2047//===----------------------------------------------------------------------===//
2048
2049// Maps an opcode in e32 form to its e64 equivalent
2050def getVOPe64 : InstrMapping {
2051 let FilterClass = "VOP";
2052 let RowFields = ["OpName"];
2053 let ColFields = ["Size"];
2054 let KeyCol = ["4"];
2055 let ValueCols = [["8"]];
2056}
2057
Tom Stellard1aaad692014-07-21 16:55:33 +00002058// Maps an opcode in e64 form to its e32 equivalent
2059def getVOPe32 : InstrMapping {
2060 let FilterClass = "VOP";
2061 let RowFields = ["OpName"];
2062 let ColFields = ["Size"];
2063 let KeyCol = ["8"];
2064 let ValueCols = [["4"]];
2065}
2066
Christian Konig3c145802013-03-27 09:12:59 +00002067// Maps an original opcode to its commuted version
2068def getCommuteRev : InstrMapping {
2069 let FilterClass = "VOP2_REV";
2070 let RowFields = ["RevOp"];
2071 let ColFields = ["IsOrig"];
2072 let KeyCol = ["1"];
2073 let ValueCols = [["0"]];
2074}
2075
Tom Stellard682bfbc2013-10-10 17:11:24 +00002076def getMaskedMIMGOp : InstrMapping {
2077 let FilterClass = "MIMG_Mask";
2078 let RowFields = ["Op"];
2079 let ColFields = ["Channels"];
2080 let KeyCol = ["4"];
2081 let ValueCols = [["1"], ["2"], ["3"] ];
2082}
2083
Christian Konig3c145802013-03-27 09:12:59 +00002084// Maps an commuted opcode to its original version
2085def getCommuteOrig : InstrMapping {
2086 let FilterClass = "VOP2_REV";
2087 let RowFields = ["RevOp"];
2088 let ColFields = ["IsOrig"];
2089 let KeyCol = ["0"];
2090 let ValueCols = [["1"]];
2091}
2092
Marek Olsak5df00d62014-12-07 12:18:57 +00002093def getMCOpcodeGen : InstrMapping {
Tom Stellardc721a232014-05-16 20:56:47 +00002094 let FilterClass = "SIMCInstr";
2095 let RowFields = ["PseudoInstr"];
2096 let ColFields = ["Subtarget"];
2097 let KeyCol = [!cast<string>(SISubtarget.NONE)];
Marek Olsak5df00d62014-12-07 12:18:57 +00002098 let ValueCols = [[!cast<string>(SISubtarget.SI)],[!cast<string>(SISubtarget.VI)]];
Tom Stellardc721a232014-05-16 20:56:47 +00002099}
2100
Tom Stellard155bbb72014-08-11 22:18:17 +00002101def getAddr64Inst : InstrMapping {
2102 let FilterClass = "MUBUFAddr64Table";
Tom Stellard7980fc82014-09-25 18:30:26 +00002103 let RowFields = ["OpName"];
Tom Stellard155bbb72014-08-11 22:18:17 +00002104 let ColFields = ["IsAddr64"];
2105 let KeyCol = ["0"];
2106 let ValueCols = [["1"]];
2107}
2108
Matt Arsenault9903ccf2014-09-08 15:07:27 +00002109// Maps an atomic opcode to its version with a return value.
2110def getAtomicRetOp : InstrMapping {
2111 let FilterClass = "AtomicNoRet";
2112 let RowFields = ["NoRetOp"];
2113 let ColFields = ["IsRet"];
2114 let KeyCol = ["0"];
2115 let ValueCols = [["1"]];
2116}
2117
2118// Maps an atomic opcode to its returnless version.
2119def getAtomicNoRetOp : InstrMapping {
2120 let FilterClass = "AtomicNoRet";
2121 let RowFields = ["NoRetOp"];
2122 let ColFields = ["IsRet"];
2123 let KeyCol = ["1"];
2124 let ValueCols = [["0"]];
2125}
2126
Tom Stellard75aadc22012-12-11 21:25:42 +00002127include "SIInstructions.td"
Marek Olsak5df00d62014-12-07 12:18:57 +00002128include "CIInstructions.td"
2129include "VIInstructions.td"