blob: f0f2424f7224cd4e329fe49c7915816e88ec9b12 [file] [log] [blame]
Jia Liuf54f60f2012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanakae2489122011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000014#include "MipsISelLowering.h"
Craig Topperb25fda92012-03-17 18:46:09 +000015#include "InstPrinter/MipsInstPrinter.h"
16#include "MCTargetDesc/MipsBaseInfo.h"
Daniel Sanders0456c152014-11-07 14:24:31 +000017#include "MipsCCState.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "MipsMachineFunction.h"
19#include "MipsSubtarget.h"
20#include "MipsTargetMachine.h"
21#include "MipsTargetObjectFile.h"
Akira Hatanaka90131ac2012-10-19 21:47:33 +000022#include "llvm/ADT/Statistic.h"
Daniel Sanders8b59af12013-11-12 12:56:01 +000023#include "llvm/ADT/StringSwitch.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000024#include "llvm/CodeGen/CallingConvLower.h"
25#include "llvm/CodeGen/MachineFrameInfo.h"
26#include "llvm/CodeGen/MachineFunction.h"
27#include "llvm/CodeGen/MachineInstrBuilder.h"
Eric Christopher79cc1e32014-09-02 22:28:02 +000028#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Vasileios Kalintiris2041b1d2015-07-30 12:39:33 +000030#include "llvm/CodeGen/FunctionLoweringInfo.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000031#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000032#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000033#include "llvm/IR/CallingConv.h"
34#include "llvm/IR/DerivedTypes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000035#include "llvm/IR/GlobalVariable.h"
Akira Hatanaka90131ac2012-10-19 21:47:33 +000036#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000037#include "llvm/Support/Debug.h"
Torok Edwin56d06592009-07-11 20:10:48 +000038#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumie30303f2012-04-21 15:31:45 +000039#include "llvm/Support/raw_ostream.h"
Akira Hatanaka7473b472013-08-14 00:21:25 +000040#include <cctype>
NAKAMURA Takumie30303f2012-04-21 15:31:45 +000041
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000042using namespace llvm;
43
Chandler Carruth84e68b22014-04-22 02:41:26 +000044#define DEBUG_TYPE "mips-lower"
45
Akira Hatanaka90131ac2012-10-19 21:47:33 +000046STATISTIC(NumTailCalls, "Number of tail calls");
47
48static cl::opt<bool>
Akira Hatanaka59f299f2012-11-21 20:21:11 +000049LargeGOT("mxgot", cl::Hidden,
50 cl::desc("MIPS: Enable GOT larger than 64k."), cl::init(false));
51
Akira Hatanaka1cb02422013-05-20 18:07:43 +000052static cl::opt<bool>
Akira Hatanakabe76cd02013-05-21 17:17:59 +000053NoZeroDivCheck("mno-check-zero-division", cl::Hidden,
Akira Hatanaka1cb02422013-05-20 18:07:43 +000054 cl::desc("MIPS: Don't trap on integer division by zero."),
55 cl::init(false));
56
Craig Topper840beec2014-04-04 05:16:06 +000057static const MCPhysReg Mips64DPRegs[8] = {
Akira Hatanakaac8c6692012-10-27 00:29:43 +000058 Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
59 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64
60};
61
Jia Liuf54f60f2012-02-28 07:46:26 +000062// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanaka73d78b72011-08-18 20:07:42 +000063// mask (Pos), and return true.
Jia Liuf54f60f2012-02-28 07:46:26 +000064// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka0bb60d892013-03-12 00:16:36 +000065static bool isShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanaka20cee2e2011-12-05 21:26:34 +000066 if (!isShiftedMask_64(I))
Akira Hatanaka4c0a7122013-10-07 19:33:02 +000067 return false;
Akira Hatanaka5360f882011-08-17 02:05:42 +000068
Benjamin Kramer5f6a9072015-02-12 15:35:40 +000069 Size = countPopulation(I);
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +000070 Pos = countTrailingZeros(I);
Akira Hatanaka73d78b72011-08-18 20:07:42 +000071 return true;
Akira Hatanaka5360f882011-08-17 02:05:42 +000072}
73
Akira Hatanaka96ca1822013-03-13 00:54:29 +000074SDValue MipsTargetLowering::getGlobalReg(SelectionDAG &DAG, EVT Ty) const {
Akira Hatanakab049aef2012-02-24 22:34:47 +000075 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
76 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
77}
78
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000079SDValue MipsTargetLowering::getTargetNode(GlobalAddressSDNode *N, EVT Ty,
80 SelectionDAG &DAG,
Akira Hatanaka96ca1822013-03-13 00:54:29 +000081 unsigned Flag) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000082 return DAG.getTargetGlobalAddress(N->getGlobal(), SDLoc(N), Ty, 0, Flag);
Akira Hatanakafd04ad42012-11-21 20:26:38 +000083}
84
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000085SDValue MipsTargetLowering::getTargetNode(ExternalSymbolSDNode *N, EVT Ty,
86 SelectionDAG &DAG,
87 unsigned Flag) const {
88 return DAG.getTargetExternalSymbol(N->getSymbol(), Ty, Flag);
89}
90
91SDValue MipsTargetLowering::getTargetNode(BlockAddressSDNode *N, EVT Ty,
92 SelectionDAG &DAG,
93 unsigned Flag) const {
94 return DAG.getTargetBlockAddress(N->getBlockAddress(), Ty, 0, Flag);
95}
96
97SDValue MipsTargetLowering::getTargetNode(JumpTableSDNode *N, EVT Ty,
98 SelectionDAG &DAG,
99 unsigned Flag) const {
100 return DAG.getTargetJumpTable(N->getIndex(), Ty, Flag);
101}
102
103SDValue MipsTargetLowering::getTargetNode(ConstantPoolSDNode *N, EVT Ty,
104 SelectionDAG &DAG,
105 unsigned Flag) const {
106 return DAG.getTargetConstantPool(N->getConstVal(), Ty, N->getAlignment(),
107 N->getOffset(), Flag);
Akira Hatanakafd04ad42012-11-21 20:26:38 +0000108}
109
Chris Lattner5e693ed2009-07-28 03:13:23 +0000110const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
Matthias Braund04893f2015-05-07 21:33:59 +0000111 switch ((MipsISD::NodeType)Opcode) {
112 case MipsISD::FIRST_NUMBER: break;
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000113 case MipsISD::JmpLink: return "MipsISD::JmpLink";
Akira Hatanaka91318df2012-10-19 20:59:39 +0000114 case MipsISD::TailCall: return "MipsISD::TailCall";
Simon Dardis09e65ef2017-01-26 10:19:02 +0000115 case MipsISD::Highest: return "MipsISD::Highest";
116 case MipsISD::Higher: return "MipsISD::Higher";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000117 case MipsISD::Hi: return "MipsISD::Hi";
118 case MipsISD::Lo: return "MipsISD::Lo";
Simon Dardis09e65ef2017-01-26 10:19:02 +0000119 case MipsISD::GotHi: return "MipsISD::GotHi";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000120 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +0000121 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000122 case MipsISD::Ret: return "MipsISD::Ret";
Vasileios Kalintiris43dff0c2015-10-26 12:38:43 +0000123 case MipsISD::ERet: return "MipsISD::ERet";
Akira Hatanakac0b02062013-01-30 00:26:49 +0000124 case MipsISD::EH_RETURN: return "MipsISD::EH_RETURN";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000125 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
126 case MipsISD::FPCmp: return "MipsISD::FPCmp";
127 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
128 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000129 case MipsISD::TruncIntFP: return "MipsISD::TruncIntFP";
Akira Hatanakad98c99f2013-10-15 01:12:50 +0000130 case MipsISD::MFHI: return "MipsISD::MFHI";
131 case MipsISD::MFLO: return "MipsISD::MFLO";
132 case MipsISD::MTLOHI: return "MipsISD::MTLOHI";
Akira Hatanaka28721bd2013-03-30 01:14:04 +0000133 case MipsISD::Mult: return "MipsISD::Mult";
134 case MipsISD::Multu: return "MipsISD::Multu";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000135 case MipsISD::MAdd: return "MipsISD::MAdd";
136 case MipsISD::MAddu: return "MipsISD::MAddu";
137 case MipsISD::MSub: return "MipsISD::MSub";
138 case MipsISD::MSubu: return "MipsISD::MSubu";
139 case MipsISD::DivRem: return "MipsISD::DivRem";
140 case MipsISD::DivRemU: return "MipsISD::DivRemU";
Akira Hatanaka28721bd2013-03-30 01:14:04 +0000141 case MipsISD::DivRem16: return "MipsISD::DivRem16";
142 case MipsISD::DivRemU16: return "MipsISD::DivRemU16";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000143 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
144 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakafaa88c02011-12-12 22:38:19 +0000145 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Matthias Braund04893f2015-05-07 21:33:59 +0000146 case MipsISD::DynAlloc: return "MipsISD::DynAlloc";
Akira Hatanakaa4c09bc2011-07-19 23:30:50 +0000147 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanaka5360f882011-08-17 02:05:42 +0000148 case MipsISD::Ext: return "MipsISD::Ext";
149 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +0000150 case MipsISD::LWL: return "MipsISD::LWL";
151 case MipsISD::LWR: return "MipsISD::LWR";
152 case MipsISD::SWL: return "MipsISD::SWL";
153 case MipsISD::SWR: return "MipsISD::SWR";
154 case MipsISD::LDL: return "MipsISD::LDL";
155 case MipsISD::LDR: return "MipsISD::LDR";
156 case MipsISD::SDL: return "MipsISD::SDL";
157 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka233ac532012-09-21 23:52:47 +0000158 case MipsISD::EXTP: return "MipsISD::EXTP";
159 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
160 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
161 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
162 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
163 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
164 case MipsISD::SHILO: return "MipsISD::SHILO";
165 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
Matthias Braund04893f2015-05-07 21:33:59 +0000166 case MipsISD::MULSAQ_S_W_PH: return "MipsISD::MULSAQ_S_W_PH";
167 case MipsISD::MAQ_S_W_PHL: return "MipsISD::MAQ_S_W_PHL";
168 case MipsISD::MAQ_S_W_PHR: return "MipsISD::MAQ_S_W_PHR";
169 case MipsISD::MAQ_SA_W_PHL: return "MipsISD::MAQ_SA_W_PHL";
170 case MipsISD::MAQ_SA_W_PHR: return "MipsISD::MAQ_SA_W_PHR";
171 case MipsISD::DPAU_H_QBL: return "MipsISD::DPAU_H_QBL";
172 case MipsISD::DPAU_H_QBR: return "MipsISD::DPAU_H_QBR";
173 case MipsISD::DPSU_H_QBL: return "MipsISD::DPSU_H_QBL";
174 case MipsISD::DPSU_H_QBR: return "MipsISD::DPSU_H_QBR";
175 case MipsISD::DPAQ_S_W_PH: return "MipsISD::DPAQ_S_W_PH";
176 case MipsISD::DPSQ_S_W_PH: return "MipsISD::DPSQ_S_W_PH";
177 case MipsISD::DPAQ_SA_L_W: return "MipsISD::DPAQ_SA_L_W";
178 case MipsISD::DPSQ_SA_L_W: return "MipsISD::DPSQ_SA_L_W";
179 case MipsISD::DPA_W_PH: return "MipsISD::DPA_W_PH";
180 case MipsISD::DPS_W_PH: return "MipsISD::DPS_W_PH";
181 case MipsISD::DPAQX_S_W_PH: return "MipsISD::DPAQX_S_W_PH";
182 case MipsISD::DPAQX_SA_W_PH: return "MipsISD::DPAQX_SA_W_PH";
183 case MipsISD::DPAX_W_PH: return "MipsISD::DPAX_W_PH";
184 case MipsISD::DPSX_W_PH: return "MipsISD::DPSX_W_PH";
185 case MipsISD::DPSQX_S_W_PH: return "MipsISD::DPSQX_S_W_PH";
186 case MipsISD::DPSQX_SA_W_PH: return "MipsISD::DPSQX_SA_W_PH";
187 case MipsISD::MULSA_W_PH: return "MipsISD::MULSA_W_PH";
Akira Hatanaka233ac532012-09-21 23:52:47 +0000188 case MipsISD::MULT: return "MipsISD::MULT";
189 case MipsISD::MULTU: return "MipsISD::MULTU";
Jia Liu434874d2013-03-04 01:06:54 +0000190 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSP";
Akira Hatanaka233ac532012-09-21 23:52:47 +0000191 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
192 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
193 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka1ebb2a12013-04-19 23:21:32 +0000194 case MipsISD::SHLL_DSP: return "MipsISD::SHLL_DSP";
195 case MipsISD::SHRA_DSP: return "MipsISD::SHRA_DSP";
196 case MipsISD::SHRL_DSP: return "MipsISD::SHRL_DSP";
Akira Hatanaka68741cc2013-04-30 22:37:26 +0000197 case MipsISD::SETCC_DSP: return "MipsISD::SETCC_DSP";
198 case MipsISD::SELECT_CC_DSP: return "MipsISD::SELECT_CC_DSP";
Daniel Sandersce09d072013-08-28 12:14:50 +0000199 case MipsISD::VALL_ZERO: return "MipsISD::VALL_ZERO";
200 case MipsISD::VANY_ZERO: return "MipsISD::VANY_ZERO";
201 case MipsISD::VALL_NONZERO: return "MipsISD::VALL_NONZERO";
202 case MipsISD::VANY_NONZERO: return "MipsISD::VANY_NONZERO";
Daniel Sandersfd538dc2013-09-24 10:46:19 +0000203 case MipsISD::VCEQ: return "MipsISD::VCEQ";
204 case MipsISD::VCLE_S: return "MipsISD::VCLE_S";
205 case MipsISD::VCLE_U: return "MipsISD::VCLE_U";
206 case MipsISD::VCLT_S: return "MipsISD::VCLT_S";
207 case MipsISD::VCLT_U: return "MipsISD::VCLT_U";
Daniel Sanders3ce56622013-09-24 12:18:31 +0000208 case MipsISD::VSMAX: return "MipsISD::VSMAX";
209 case MipsISD::VSMIN: return "MipsISD::VSMIN";
210 case MipsISD::VUMAX: return "MipsISD::VUMAX";
211 case MipsISD::VUMIN: return "MipsISD::VUMIN";
Daniel Sandersa4c8f3a2013-09-23 14:03:12 +0000212 case MipsISD::VEXTRACT_SEXT_ELT: return "MipsISD::VEXTRACT_SEXT_ELT";
213 case MipsISD::VEXTRACT_ZEXT_ELT: return "MipsISD::VEXTRACT_ZEXT_ELT";
Daniel Sandersf7456c72013-09-23 13:22:24 +0000214 case MipsISD::VNOR: return "MipsISD::VNOR";
Daniel Sanderse5087042013-09-24 14:02:15 +0000215 case MipsISD::VSHF: return "MipsISD::VSHF";
Daniel Sanders26307182013-09-24 14:20:00 +0000216 case MipsISD::SHF: return "MipsISD::SHF";
Daniel Sanders2ed228b2013-09-24 14:36:12 +0000217 case MipsISD::ILVEV: return "MipsISD::ILVEV";
218 case MipsISD::ILVOD: return "MipsISD::ILVOD";
219 case MipsISD::ILVL: return "MipsISD::ILVL";
220 case MipsISD::ILVR: return "MipsISD::ILVR";
Daniel Sandersfae5f2a2013-09-24 14:53:25 +0000221 case MipsISD::PCKEV: return "MipsISD::PCKEV";
222 case MipsISD::PCKOD: return "MipsISD::PCKOD";
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000223 case MipsISD::INSVE: return "MipsISD::INSVE";
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000224 }
Matthias Braund04893f2015-05-07 21:33:59 +0000225 return nullptr;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000226}
227
Eric Christopherb1526602014-09-19 23:30:42 +0000228MipsTargetLowering::MipsTargetLowering(const MipsTargetMachine &TM,
Eric Christopher8924d272014-07-18 23:25:04 +0000229 const MipsSubtarget &STI)
Eric Christopher96e72c62015-01-29 23:27:36 +0000230 : TargetLowering(TM), Subtarget(STI), ABI(TM.getABI()) {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000231 // Mips does not have i1 type, so use i32 for
Wesley Peck527da1b2010-11-23 03:31:01 +0000232 // setcc operations results (slt, sgt, ...).
Duncan Sands8d6e2e12008-11-23 15:47:28 +0000233 setBooleanContents(ZeroOrOneBooleanContent);
Akira Hatanaka68741cc2013-04-30 22:37:26 +0000234 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Daniel Sanderscbd44c52014-07-10 10:18:12 +0000235 // The cmp.cond.fmt instruction in MIPS32r6/MIPS64r6 uses 0 and -1 like MSA
236 // does. Integer booleans still use 0 and 1.
Eric Christopher1c29a652014-07-18 22:55:25 +0000237 if (Subtarget.hasMips32r6())
Daniel Sanderscbd44c52014-07-10 10:18:12 +0000238 setBooleanContents(ZeroOrOneBooleanContent,
239 ZeroOrNegativeOneBooleanContent);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000240
Wesley Peck527da1b2010-11-23 03:31:01 +0000241 // Load extented operations for i1 types must be promoted
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000242 for (MVT VT : MVT::integer_valuetypes()) {
243 setLoadExtAction(ISD::EXTLOAD, VT, MVT::i1, Promote);
244 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i1, Promote);
245 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
246 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000247
Pirama Arumuga Nainar34056de2015-04-20 20:15:36 +0000248 // MIPS doesn't have extending float->double load/store. Set LoadExtAction
249 // for f32, f16
250 for (MVT VT : MVT::fp_valuetypes()) {
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000251 setLoadExtAction(ISD::EXTLOAD, VT, MVT::f32, Expand);
Pirama Arumuga Nainar34056de2015-04-20 20:15:36 +0000252 setLoadExtAction(ISD::EXTLOAD, VT, MVT::f16, Expand);
253 }
254
255 // Set LoadExtAction for f16 vectors to Expand
256 for (MVT VT : MVT::fp_vector_valuetypes()) {
257 MVT F16VT = MVT::getVectorVT(MVT::f16, VT.getVectorNumElements());
258 if (F16VT.isValid())
259 setLoadExtAction(ISD::EXTLOAD, VT, F16VT, Expand);
260 }
261
262 setTruncStoreAction(MVT::f32, MVT::f16, Expand);
263 setTruncStoreAction(MVT::f64, MVT::f16, Expand);
264
Owen Anderson9f944592009-08-11 20:47:22 +0000265 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman39d6faa2009-07-17 02:28:12 +0000266
Wesley Peck527da1b2010-11-23 03:31:01 +0000267 // Used by legalize types to correctly generate the setcc result.
268 // Without this, every float setcc comes with a AND/OR with the result,
269 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +0000270 // which is used implicitly by brcond and select operations.
Vasileios Kalintiris36901dd2016-03-01 20:25:43 +0000271 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +0000272
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000273 // Mips Custom Operations
Joerg Sonnenberger1a7eec62016-11-15 12:39:46 +0000274 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000275 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +0000276 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000277 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
278 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
279 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Simon Dardisba92b032016-09-09 11:06:01 +0000280 setOperationAction(ISD::SELECT, MVT::f32, Custom);
281 setOperationAction(ISD::SELECT, MVT::f64, Custom);
282 setOperationAction(ISD::SELECT, MVT::i32, Custom);
283 setOperationAction(ISD::SETCC, MVT::f32, Custom);
284 setOperationAction(ISD::SETCC, MVT::f64, Custom);
285 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000286 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
287 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000288 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000289
Eric Christopher1c29a652014-07-18 22:55:25 +0000290 if (Subtarget.isGP64bit()) {
Akira Hatanakada00aa82012-03-10 00:03:50 +0000291 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
292 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
293 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
294 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
295 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
Simon Dardisba92b032016-09-09 11:06:01 +0000296 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka019e5922012-06-02 00:04:42 +0000297 setOperationAction(ISD::LOAD, MVT::i64, Custom);
298 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000299 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +0000300 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
301 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
302 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000303 }
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +0000304
Eric Christopher1c29a652014-07-18 22:55:25 +0000305 if (!Subtarget.isGP64bit()) {
Akira Hatanaka0a8ab712012-05-09 00:55:21 +0000306 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
307 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
308 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
309 }
310
Hal Finkel5081ac22016-09-01 10:28:47 +0000311 setOperationAction(ISD::EH_DWARF_CFA, MVT::i32, Custom);
Eric Christopher1c29a652014-07-18 22:55:25 +0000312 if (Subtarget.isGP64bit())
Hal Finkel5081ac22016-09-01 10:28:47 +0000313 setOperationAction(ISD::EH_DWARF_CFA, MVT::i64, Custom);
Akira Hatanaka28e02ec2012-11-07 19:10:58 +0000314
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000315 setOperationAction(ISD::SDIV, MVT::i32, Expand);
316 setOperationAction(ISD::SREM, MVT::i32, Expand);
317 setOperationAction(ISD::UDIV, MVT::i32, Expand);
318 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakab1538f92011-10-03 21:06:13 +0000319 setOperationAction(ISD::SDIV, MVT::i64, Expand);
320 setOperationAction(ISD::SREM, MVT::i64, Expand);
321 setOperationAction(ISD::UDIV, MVT::i64, Expand);
322 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000323
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000324 // Operations not directly supported by Mips.
Tom Stellardb1588fc2013-03-08 15:36:57 +0000325 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
326 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
327 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
328 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
Tom Stellard3787b122014-06-10 16:01:29 +0000329 setOperationAction(ISD::SELECT_CC, MVT::i32, Expand);
330 setOperationAction(ISD::SELECT_CC, MVT::i64, Expand);
Matt Arsenaulta0e5cd52016-01-11 16:44:48 +0000331 setOperationAction(ISD::SELECT_CC, MVT::f32, Expand);
332 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000333 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanaka79aed152011-12-20 23:40:56 +0000334 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000335 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanaka79aed152011-12-20 23:40:56 +0000336 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000337 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Eric Christopher1c29a652014-07-18 22:55:25 +0000338 if (Subtarget.hasCnMips()) {
Kai Nacke93fe5e82014-03-20 11:51:58 +0000339 setOperationAction(ISD::CTPOP, MVT::i32, Legal);
340 setOperationAction(ISD::CTPOP, MVT::i64, Legal);
341 } else {
342 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
343 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
344 }
Owen Anderson9f944592009-08-11 20:47:22 +0000345 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka410ce9c2011-12-21 00:14:05 +0000346 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000347 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanaka7ba8a8d2011-09-30 18:51:46 +0000348 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka33a25af2012-07-31 20:54:48 +0000349 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
350 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopesd47180e2010-12-09 17:32:30 +0000351
Eric Christopher1c29a652014-07-18 22:55:25 +0000352 if (!Subtarget.hasMips32r2())
Bruno Cardoso Lopesd47180e2010-12-09 17:32:30 +0000353 setOperationAction(ISD::ROTR, MVT::i32, Expand);
354
Eric Christopher1c29a652014-07-18 22:55:25 +0000355 if (!Subtarget.hasMips64r2())
Akira Hatanaka7ba8a8d2011-09-30 18:51:46 +0000356 setOperationAction(ISD::ROTR, MVT::i64, Expand);
357
Owen Anderson9f944592009-08-11 20:47:22 +0000358 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes22b69db2011-03-04 18:54:14 +0000359 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000360 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes22b69db2011-03-04 18:54:14 +0000361 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000362 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
363 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000364 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
365 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanakadfb8cda2011-05-23 22:23:58 +0000366 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000367 setOperationAction(ISD::FLOG, MVT::f32, Expand);
368 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
369 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
370 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarichf03fa182011-07-08 21:39:21 +0000371 setOperationAction(ISD::FMA, MVT::f32, Expand);
372 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka0603ad82012-03-29 18:43:11 +0000373 setOperationAction(ISD::FREM, MVT::f32, Expand);
374 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000375
Pirama Arumuga Nainar34056de2015-04-20 20:15:36 +0000376 // Lower f16 conversion operations into library calls
377 setOperationAction(ISD::FP16_TO_FP, MVT::f32, Expand);
378 setOperationAction(ISD::FP_TO_FP16, MVT::f32, Expand);
379 setOperationAction(ISD::FP16_TO_FP, MVT::f64, Expand);
380 setOperationAction(ISD::FP_TO_FP16, MVT::f64, Expand);
381
Akira Hatanakac0b02062013-01-30 00:26:49 +0000382 setOperationAction(ISD::EH_RETURN, MVT::Other, Custom);
383
Daniel Sanders2b553d42014-08-01 09:17:39 +0000384 setOperationAction(ISD::VASTART, MVT::Other, Custom);
385 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Bruno Cardoso Lopes048ffab2011-03-09 19:22:22 +0000386 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
387 setOperationAction(ISD::VAEND, MVT::Other, Expand);
388
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000389 // Use the default for now
Owen Anderson9f944592009-08-11 20:47:22 +0000390 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
391 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman26a48482011-07-27 22:21:52 +0000392
Vasileios Kalintirisb04672c2015-11-06 12:07:20 +0000393 if (!Subtarget.isGP64bit()) {
394 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
395 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
396 }
Eli Friedman7dfa7912011-08-29 18:23:02 +0000397
Eli Friedman30a49e92011-08-03 21:06:02 +0000398
Eric Christopher1c29a652014-07-18 22:55:25 +0000399 if (!Subtarget.hasMips32r2()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000400 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
401 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000402 }
403
Daniel Sanders070fd1c2014-05-12 12:41:59 +0000404 // MIPS16 lacks MIPS32's clz and clo instructions.
Eric Christopher1c29a652014-07-18 22:55:25 +0000405 if (!Subtarget.hasMips32() || Subtarget.inMips16Mode())
Owen Anderson9f944592009-08-11 20:47:22 +0000406 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Eric Christopher1c29a652014-07-18 22:55:25 +0000407 if (!Subtarget.hasMips64())
Akira Hatanaka1d8efab2011-12-21 00:20:27 +0000408 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
Bruno Cardoso Lopes93da7e62008-08-08 06:16:31 +0000409
Eric Christopher1c29a652014-07-18 22:55:25 +0000410 if (!Subtarget.hasMips32r2())
Owen Anderson9f944592009-08-11 20:47:22 +0000411 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Eric Christopher1c29a652014-07-18 22:55:25 +0000412 if (!Subtarget.hasMips64r2())
Akira Hatanaka4706ac92011-12-20 23:56:43 +0000413 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Bruno Cardoso Lopes92c64ae2008-08-13 07:13:40 +0000414
Eric Christopher1c29a652014-07-18 22:55:25 +0000415 if (Subtarget.isGP64bit()) {
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000416 setLoadExtAction(ISD::SEXTLOAD, MVT::i64, MVT::i32, Custom);
417 setLoadExtAction(ISD::ZEXTLOAD, MVT::i64, MVT::i32, Custom);
418 setLoadExtAction(ISD::EXTLOAD, MVT::i64, MVT::i32, Custom);
Akira Hatanaka019e5922012-06-02 00:04:42 +0000419 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
420 }
421
Akira Hatanakaa3d9ab92013-07-26 20:58:55 +0000422 setOperationAction(ISD::TRAP, MVT::Other, Legal);
423
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000424 setTargetDAGCombine(ISD::SDIVREM);
425 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanaka5e152182012-03-08 03:26:37 +0000426 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000427 setTargetDAGCombine(ISD::AND);
428 setTargetDAGCombine(ISD::OR);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000429 setTargetDAGCombine(ISD::ADD);
Vasileios Kalintiris3751d412016-04-13 15:07:45 +0000430 setTargetDAGCombine(ISD::AssertZext);
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000431
Vasileios Kalintiris1ed49fd2016-09-07 10:01:18 +0000432 if (ABI.IsO32()) {
433 // These libcalls are not available in 32-bit.
434 setLibcallName(RTLIB::SHL_I128, nullptr);
435 setLibcallName(RTLIB::SRL_I128, nullptr);
436 setLibcallName(RTLIB::SRA_I128, nullptr);
437 }
438
Eric Christopher1c29a652014-07-18 22:55:25 +0000439 setMinFunctionAlignment(Subtarget.isGP64bit() ? 3 : 2);
Eli Friedman2518f832011-05-06 20:34:06 +0000440
Daniel Sanders2b553d42014-08-01 09:17:39 +0000441 // The arguments on the stack are defined in terms of 4-byte slots on O32
442 // and 8-byte slots on N32/N64.
Eric Christopher96e72c62015-01-29 23:27:36 +0000443 setMinStackArgumentAlignment((ABI.IsN32() || ABI.IsN64()) ? 8 : 4);
Daniel Sanders2b553d42014-08-01 09:17:39 +0000444
Eric Christopher96e72c62015-01-29 23:27:36 +0000445 setStackPointerRegisterToSaveRestore(ABI.IsN64() ? Mips::SP_64 : Mips::SP);
Akira Hatanakaaa560002011-05-26 18:59:03 +0000446
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000447 MaxStoresPerMemcpy = 16;
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000448
Eric Christopher1c29a652014-07-18 22:55:25 +0000449 isMicroMips = Subtarget.inMicroMipsMode();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000450}
451
Eric Christopherb1526602014-09-19 23:30:42 +0000452const MipsTargetLowering *MipsTargetLowering::create(const MipsTargetMachine &TM,
Eric Christopher8924d272014-07-18 23:25:04 +0000453 const MipsSubtarget &STI) {
454 if (STI.inMips16Mode())
455 return llvm::createMips16TargetLowering(TM, STI);
Jia Liuf54f60f2012-02-28 07:46:26 +0000456
Eric Christopher8924d272014-07-18 23:25:04 +0000457 return llvm::createMipsSETargetLowering(TM, STI);
Akira Hatanaka2fcc1cf2011-08-12 21:30:06 +0000458}
459
Reed Kotler720c5ca2014-04-17 22:15:34 +0000460// Create a fast isel object.
461FastISel *
462MipsTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo,
463 const TargetLibraryInfo *libInfo) const {
Vasileios Kalintiris3955b752016-10-18 13:05:42 +0000464 const MipsTargetMachine &TM =
465 static_cast<const MipsTargetMachine &>(funcInfo.MF->getTarget());
466
467 // We support only the standard encoding [MIPS32,MIPS32R5] ISAs.
468 bool UseFastISel = TM.Options.EnableFastISel && Subtarget.hasMips32() &&
469 !Subtarget.hasMips32r6() && !Subtarget.inMips16Mode() &&
470 !Subtarget.inMicroMipsMode();
471
472 // Disable if we don't generate PIC or the ABI isn't O32.
473 if (!TM.isPositionIndependent() || !TM.getABI().IsO32())
474 UseFastISel = false;
475
476 return UseFastISel ? Mips::createFastISel(funcInfo, libInfo) : nullptr;
Reed Kotler720c5ca2014-04-17 22:15:34 +0000477}
478
Mehdi Amini44ede332015-07-09 02:09:04 +0000479EVT MipsTargetLowering::getSetCCResultType(const DataLayout &, LLVMContext &,
480 EVT VT) const {
Vasileios Kalintiris36901dd2016-03-01 20:25:43 +0000481 if (!VT.isVector())
482 return MVT::i32;
483 return VT.changeVectorElementTypeToInteger();
Scott Michela6729e82008-03-10 15:42:14 +0000484}
485
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000486static SDValue performDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000487 TargetLowering::DAGCombinerInfo &DCI,
Eric Christopher1c29a652014-07-18 22:55:25 +0000488 const MipsSubtarget &Subtarget) {
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000489 if (DCI.isBeforeLegalizeOps())
490 return SDValue();
491
Akira Hatanakab1538f92011-10-03 21:06:13 +0000492 EVT Ty = N->getValueType(0);
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000493 unsigned LO = (Ty == MVT::i32) ? Mips::LO0 : Mips::LO0_64;
494 unsigned HI = (Ty == MVT::i32) ? Mips::HI0 : Mips::HI0_64;
Akira Hatanakabe8612f2013-03-30 01:36:35 +0000495 unsigned Opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem16 :
496 MipsISD::DivRemU16;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000497 SDLoc DL(N);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000498
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000499 SDValue DivRem = DAG.getNode(Opc, DL, MVT::Glue,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000500 N->getOperand(0), N->getOperand(1));
501 SDValue InChain = DAG.getEntryNode();
502 SDValue InGlue = DivRem;
503
504 // insert MFLO
505 if (N->hasAnyUseOfValue(0)) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000506 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, DL, LO, Ty,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000507 InGlue);
508 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
509 InChain = CopyFromLo.getValue(1);
510 InGlue = CopyFromLo.getValue(2);
511 }
512
513 // insert MFHI
514 if (N->hasAnyUseOfValue(1)) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000515 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, DL,
Akira Hatanakab1538f92011-10-03 21:06:13 +0000516 HI, Ty, InGlue);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000517 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
518 }
519
520 return SDValue();
521}
522
Simon Dardisba92b032016-09-09 11:06:01 +0000523static Mips::CondCode condCodeToFCC(ISD::CondCode CC) {
524 switch (CC) {
525 default: llvm_unreachable("Unknown fp condition code!");
526 case ISD::SETEQ:
527 case ISD::SETOEQ: return Mips::FCOND_OEQ;
528 case ISD::SETUNE: return Mips::FCOND_UNE;
529 case ISD::SETLT:
530 case ISD::SETOLT: return Mips::FCOND_OLT;
531 case ISD::SETGT:
532 case ISD::SETOGT: return Mips::FCOND_OGT;
533 case ISD::SETLE:
534 case ISD::SETOLE: return Mips::FCOND_OLE;
535 case ISD::SETGE:
536 case ISD::SETOGE: return Mips::FCOND_OGE;
537 case ISD::SETULT: return Mips::FCOND_ULT;
538 case ISD::SETULE: return Mips::FCOND_ULE;
539 case ISD::SETUGT: return Mips::FCOND_UGT;
540 case ISD::SETUGE: return Mips::FCOND_UGE;
541 case ISD::SETUO: return Mips::FCOND_UN;
542 case ISD::SETO: return Mips::FCOND_OR;
543 case ISD::SETNE:
544 case ISD::SETONE: return Mips::FCOND_ONE;
545 case ISD::SETUEQ: return Mips::FCOND_UEQ;
546 }
547}
548
549
550/// This function returns true if the floating point conditional branches and
551/// conditional moves which use condition code CC should be inverted.
552static bool invertFPCondCodeUser(Mips::CondCode CC) {
553 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
554 return false;
555
556 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
557 "Illegal Condition Code");
558
559 return true;
560}
561
562// Creates and returns an FPCmp node from a setcc node.
563// Returns Op if setcc is not a floating point comparison.
564static SDValue createFPCmp(SelectionDAG &DAG, const SDValue &Op) {
565 // must be a SETCC node
566 if (Op.getOpcode() != ISD::SETCC)
567 return Op;
568
569 SDValue LHS = Op.getOperand(0);
570
571 if (!LHS.getValueType().isFloatingPoint())
572 return Op;
573
574 SDValue RHS = Op.getOperand(1);
575 SDLoc DL(Op);
576
577 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
578 // node if necessary.
579 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
580
581 return DAG.getNode(MipsISD::FPCmp, DL, MVT::Glue, LHS, RHS,
582 DAG.getConstant(condCodeToFCC(CC), DL, MVT::i32));
583}
584
585// Creates and returns a CMovFPT/F node.
586static SDValue createCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
587 SDValue False, const SDLoc &DL) {
588 ConstantSDNode *CC = cast<ConstantSDNode>(Cond.getOperand(2));
589 bool invert = invertFPCondCodeUser((Mips::CondCode)CC->getSExtValue());
590 SDValue FCC0 = DAG.getRegister(Mips::FCC0, MVT::i32);
591
592 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
593 True.getValueType(), True, FCC0, False, Cond);
594}
595
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000596static SDValue performSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000597 TargetLowering::DAGCombinerInfo &DCI,
Eric Christopher1c29a652014-07-18 22:55:25 +0000598 const MipsSubtarget &Subtarget) {
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000599 if (DCI.isBeforeLegalizeOps())
600 return SDValue();
601
602 SDValue SetCC = N->getOperand(0);
603
604 if ((SetCC.getOpcode() != ISD::SETCC) ||
605 !SetCC.getOperand(0).getValueType().isInteger())
606 return SDValue();
607
608 SDValue False = N->getOperand(2);
609 EVT FalseTy = False.getValueType();
610
611 if (!FalseTy.isInteger())
612 return SDValue();
613
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000614 ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(False);
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000615
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000616 // If the RHS (False) is 0, we swap the order of the operands
617 // of ISD::SELECT (obviously also inverting the condition) so that we can
618 // take advantage of conditional moves using the $0 register.
619 // Example:
620 // return (a != 0) ? x : 0;
621 // load $reg, x
622 // movz $reg, $0, a
623 if (!FalseC)
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000624 return SDValue();
625
Andrew Trickef9de2a2013-05-25 02:42:55 +0000626 const SDLoc DL(N);
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000627
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000628 if (!FalseC->getZExtValue()) {
629 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
630 SDValue True = N->getOperand(1);
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000631
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000632 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
633 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
634
635 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
636 }
637
Matheus Almeidaa6beac12013-12-05 12:07:05 +0000638 // If both operands are integer constants there's a possibility that we
639 // can do some interesting optimizations.
640 SDValue True = N->getOperand(1);
641 ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(True);
642
643 if (!TrueC || !True.getValueType().isInteger())
644 return SDValue();
645
Vasileios Kalintiris36901dd2016-03-01 20:25:43 +0000646 // We'll also ignore MVT::i64 operands as this optimizations proves
647 // to be ineffective because of the required sign extensions as the result
648 // of a SETCC operator is always MVT::i32 for non-vector types.
649 if (True.getValueType() == MVT::i64)
650 return SDValue();
651
Matheus Almeidaa6beac12013-12-05 12:07:05 +0000652 int64_t Diff = TrueC->getSExtValue() - FalseC->getSExtValue();
653
654 // 1) (a < x) ? y : y-1
655 // slti $reg1, a, x
656 // addiu $reg2, $reg1, y-1
Vasileios Kalintiris36901dd2016-03-01 20:25:43 +0000657 if (Diff == 1)
658 return DAG.getNode(ISD::ADD, DL, SetCC.getValueType(), SetCC, False);
Matheus Almeidaa6beac12013-12-05 12:07:05 +0000659
660 // 2) (a < x) ? y-1 : y
661 // slti $reg1, a, x
662 // xor $reg1, $reg1, 1
663 // addiu $reg2, $reg1, y-1
664 if (Diff == -1) {
665 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
666 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
667 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
668 return DAG.getNode(ISD::ADD, DL, SetCC.getValueType(), SetCC, True);
669 }
670
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000671 // Couldn't optimize.
672 return SDValue();
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000673}
674
Vasileios Kalintirise741eb22015-03-02 12:47:32 +0000675static SDValue performCMovFPCombine(SDNode *N, SelectionDAG &DAG,
676 TargetLowering::DAGCombinerInfo &DCI,
677 const MipsSubtarget &Subtarget) {
678 if (DCI.isBeforeLegalizeOps())
679 return SDValue();
680
681 SDValue ValueIfTrue = N->getOperand(0), ValueIfFalse = N->getOperand(2);
682
683 ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(ValueIfFalse);
684 if (!FalseC || FalseC->getZExtValue())
685 return SDValue();
686
687 // Since RHS (False) is 0, we swap the order of the True/False operands
688 // (obviously also inverting the condition) so that we can
689 // take advantage of conditional moves using the $0 register.
690 // Example:
691 // return (a != 0) ? x : 0;
692 // load $reg, x
693 // movz $reg, $0, a
694 unsigned Opc = (N->getOpcode() == MipsISD::CMovFP_T) ? MipsISD::CMovFP_F :
695 MipsISD::CMovFP_T;
696
697 SDValue FCC = N->getOperand(1), Glue = N->getOperand(3);
Vasileios Kalintiris2ef28882015-03-04 12:10:18 +0000698 return DAG.getNode(Opc, SDLoc(N), ValueIfFalse.getValueType(),
699 ValueIfFalse, FCC, ValueIfTrue, Glue);
Vasileios Kalintirise741eb22015-03-02 12:47:32 +0000700}
701
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000702static SDValue performANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000703 TargetLowering::DAGCombinerInfo &DCI,
Eric Christopher1c29a652014-07-18 22:55:25 +0000704 const MipsSubtarget &Subtarget) {
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000705 // Pattern match EXT.
706 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
707 // => ext $dst, $src, size, pos
Eric Christopher1c29a652014-07-18 22:55:25 +0000708 if (DCI.isBeforeLegalizeOps() || !Subtarget.hasExtractInsert())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000709 return SDValue();
710
711 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000712 unsigned ShiftRightOpc = ShiftRight.getOpcode();
713
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000714 // Op's first operand must be a shift right.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000715 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000716 return SDValue();
717
718 // The second operand of the shift must be an immediate.
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000719 ConstantSDNode *CN;
720 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
721 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000722
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000723 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000724 uint64_t SMPos, SMSize;
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000725
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000726 // Op's second operand must be a shifted mask.
727 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000728 !isShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000729 return SDValue();
730
731 // Return if the shifted mask does not start at bit 0 or the sum of its size
732 // and Pos exceeds the word's size.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000733 EVT ValTy = N->getValueType(0);
734 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000735 return SDValue();
736
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000737 SDLoc DL(N);
738 return DAG.getNode(MipsISD::Ext, DL, ValTy,
739 ShiftRight.getOperand(0),
740 DAG.getConstant(Pos, DL, MVT::i32),
741 DAG.getConstant(SMSize, DL, MVT::i32));
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000742}
Jia Liuf54f60f2012-02-28 07:46:26 +0000743
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000744static SDValue performORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000745 TargetLowering::DAGCombinerInfo &DCI,
Eric Christopher1c29a652014-07-18 22:55:25 +0000746 const MipsSubtarget &Subtarget) {
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000747 // Pattern match INS.
748 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liuf54f60f2012-02-28 07:46:26 +0000749 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000750 // => ins $dst, $src, size, pos, $src1
Eric Christopher1c29a652014-07-18 22:55:25 +0000751 if (DCI.isBeforeLegalizeOps() || !Subtarget.hasExtractInsert())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000752 return SDValue();
753
754 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
755 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
756 ConstantSDNode *CN;
757
758 // See if Op's first operand matches (and $src1 , mask0).
759 if (And0.getOpcode() != ISD::AND)
760 return SDValue();
761
762 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000763 !isShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000764 return SDValue();
765
766 // See if Op's second operand matches (and (shl $src, pos), mask1).
767 if (And1.getOpcode() != ISD::AND)
768 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000769
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000770 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000771 !isShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000772 return SDValue();
773
774 // The shift masks must have the same position and size.
775 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
776 return SDValue();
777
778 SDValue Shl = And1.getOperand(0);
779 if (Shl.getOpcode() != ISD::SHL)
780 return SDValue();
781
782 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
783 return SDValue();
784
785 unsigned Shamt = CN->getZExtValue();
786
787 // Return if the shift amount and the first bit position of mask are not the
Jia Liuf54f60f2012-02-28 07:46:26 +0000788 // same.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000789 EVT ValTy = N->getValueType(0);
790 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000791 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000792
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000793 SDLoc DL(N);
794 return DAG.getNode(MipsISD::Ins, DL, ValTy, Shl.getOperand(0),
795 DAG.getConstant(SMPos0, DL, MVT::i32),
796 DAG.getConstant(SMSize0, DL, MVT::i32),
797 And0.getOperand(0));
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000798}
Jia Liuf54f60f2012-02-28 07:46:26 +0000799
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000800static SDValue performADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000801 TargetLowering::DAGCombinerInfo &DCI,
Eric Christopher1c29a652014-07-18 22:55:25 +0000802 const MipsSubtarget &Subtarget) {
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000803 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
804
805 if (DCI.isBeforeLegalizeOps())
806 return SDValue();
807
808 SDValue Add = N->getOperand(1);
809
810 if (Add.getOpcode() != ISD::ADD)
811 return SDValue();
812
813 SDValue Lo = Add.getOperand(1);
814
815 if ((Lo.getOpcode() != MipsISD::Lo) ||
816 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
817 return SDValue();
818
819 EVT ValTy = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000820 SDLoc DL(N);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000821
822 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
823 Add.getOperand(0));
824 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
825}
826
Vasileios Kalintiris3751d412016-04-13 15:07:45 +0000827static SDValue performAssertZextCombine(SDNode *N, SelectionDAG &DAG,
828 TargetLowering::DAGCombinerInfo &DCI,
829 const MipsSubtarget &Subtarget) {
830 SDValue N0 = N->getOperand(0);
831 EVT NarrowerVT = cast<VTSDNode>(N->getOperand(1))->getVT();
832
833 if (N0.getOpcode() != ISD::TRUNCATE)
834 return SDValue();
835
836 if (N0.getOperand(0).getOpcode() != ISD::AssertZext)
837 return SDValue();
838
839 // fold (AssertZext (trunc (AssertZext x))) -> (trunc (AssertZext x))
840 // if the type of the extension of the innermost AssertZext node is
841 // smaller from that of the outermost node, eg:
842 // (AssertZext:i32 (trunc:i32 (AssertZext:i64 X, i32)), i8)
843 // -> (trunc:i32 (AssertZext X, i8))
844 SDValue WiderAssertZext = N0.getOperand(0);
845 EVT WiderVT = cast<VTSDNode>(WiderAssertZext->getOperand(1))->getVT();
846
847 if (NarrowerVT.bitsLT(WiderVT)) {
848 SDValue NewAssertZext = DAG.getNode(
849 ISD::AssertZext, SDLoc(N), WiderAssertZext.getValueType(),
850 WiderAssertZext.getOperand(0), DAG.getValueType(NarrowerVT));
851 return DAG.getNode(ISD::TRUNCATE, SDLoc(N), N->getValueType(0),
852 NewAssertZext);
853 }
854
855 return SDValue();
856}
857
Bruno Cardoso Lopes61a61e92011-02-10 18:05:10 +0000858SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000859 const {
860 SelectionDAG &DAG = DCI.DAG;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000861 unsigned Opc = N->getOpcode();
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000862
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000863 switch (Opc) {
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000864 default: break;
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000865 case ISD::SDIVREM:
866 case ISD::UDIVREM:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000867 return performDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000868 case ISD::SELECT:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000869 return performSELECTCombine(N, DAG, DCI, Subtarget);
Vasileios Kalintirise741eb22015-03-02 12:47:32 +0000870 case MipsISD::CMovFP_F:
871 case MipsISD::CMovFP_T:
872 return performCMovFPCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000873 case ISD::AND:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000874 return performANDCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000875 case ISD::OR:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000876 return performORCombine(N, DAG, DCI, Subtarget);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000877 case ISD::ADD:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000878 return performADDCombine(N, DAG, DCI, Subtarget);
Vasileios Kalintiris3751d412016-04-13 15:07:45 +0000879 case ISD::AssertZext:
880 return performAssertZextCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000881 }
882
883 return SDValue();
884}
885
Sanjay Patelf7401292015-11-11 17:24:56 +0000886bool MipsTargetLowering::isCheapToSpeculateCttz() const {
887 return Subtarget.hasMips32();
888}
889
890bool MipsTargetLowering::isCheapToSpeculateCtlz() const {
891 return Subtarget.hasMips32();
892}
893
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000894void
895MipsTargetLowering::LowerOperationWrapper(SDNode *N,
896 SmallVectorImpl<SDValue> &Results,
897 SelectionDAG &DAG) const {
898 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
899
900 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
901 Results.push_back(Res.getValue(I));
902}
903
904void
905MipsTargetLowering::ReplaceNodeResults(SDNode *N,
906 SmallVectorImpl<SDValue> &Results,
907 SelectionDAG &DAG) const {
Akira Hatanaka9da442f2013-04-30 21:17:07 +0000908 return LowerOperationWrapper(N, Results, DAG);
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000909}
910
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000911SDValue MipsTargetLowering::
Dan Gohman21cea8a2010-04-17 15:26:15 +0000912LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000913{
Wesley Peck527da1b2010-11-23 03:31:01 +0000914 switch (Op.getOpcode())
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000915 {
Simon Dardisba92b032016-09-09 11:06:01 +0000916 case ISD::BRCOND: return lowerBRCOND(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000917 case ISD::ConstantPool: return lowerConstantPool(Op, DAG);
918 case ISD::GlobalAddress: return lowerGlobalAddress(Op, DAG);
919 case ISD::BlockAddress: return lowerBlockAddress(Op, DAG);
920 case ISD::GlobalTLSAddress: return lowerGlobalTLSAddress(Op, DAG);
921 case ISD::JumpTable: return lowerJumpTable(Op, DAG);
Simon Dardisba92b032016-09-09 11:06:01 +0000922 case ISD::SELECT: return lowerSELECT(Op, DAG);
923 case ISD::SETCC: return lowerSETCC(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000924 case ISD::VASTART: return lowerVASTART(Op, DAG);
Daniel Sanders2b553d42014-08-01 09:17:39 +0000925 case ISD::VAARG: return lowerVAARG(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000926 case ISD::FCOPYSIGN: return lowerFCOPYSIGN(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000927 case ISD::FRAMEADDR: return lowerFRAMEADDR(Op, DAG);
928 case ISD::RETURNADDR: return lowerRETURNADDR(Op, DAG);
929 case ISD::EH_RETURN: return lowerEH_RETURN(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000930 case ISD::ATOMIC_FENCE: return lowerATOMIC_FENCE(Op, DAG);
931 case ISD::SHL_PARTS: return lowerShiftLeftParts(Op, DAG);
932 case ISD::SRA_PARTS: return lowerShiftRightParts(Op, DAG, true);
933 case ISD::SRL_PARTS: return lowerShiftRightParts(Op, DAG, false);
934 case ISD::LOAD: return lowerLOAD(Op, DAG);
935 case ISD::STORE: return lowerSTORE(Op, DAG);
Hal Finkel5081ac22016-09-01 10:28:47 +0000936 case ISD::EH_DWARF_CFA: return lowerEH_DWARF_CFA(Op, DAG);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000937 case ISD::FP_TO_SINT: return lowerFP_TO_SINT(Op, DAG);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000938 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000939 return SDValue();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000940}
941
Akira Hatanakae2489122011-04-15 21:51:11 +0000942//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000943// Lower helper functions
Akira Hatanakae2489122011-04-15 21:51:11 +0000944//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000945
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000946// addLiveIn - This helper function adds the specified physical register to the
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000947// MachineFunction as a live in value. It also creates a corresponding
948// virtual register for it.
949static unsigned
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000950addLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000951{
Chris Lattnera10fff52007-12-31 04:13:23 +0000952 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
953 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000954 return VReg;
955}
956
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000957static MachineBasicBlock *insertDivByZeroTrap(MachineInstr &MI,
Daniel Sanders308181e2014-06-12 10:44:10 +0000958 MachineBasicBlock &MBB,
959 const TargetInstrInfo &TII,
Zlatko Buljan58d6a952016-04-13 08:02:26 +0000960 bool Is64Bit, bool IsMicroMips) {
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000961 if (NoZeroDivCheck)
962 return &MBB;
963
964 // Insert instruction "teq $divisor_reg, $zero, 7".
965 MachineBasicBlock::iterator I(MI);
966 MachineInstrBuilder MIB;
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000967 MachineOperand &Divisor = MI.getOperand(2);
968 MIB = BuildMI(MBB, std::next(I), MI.getDebugLoc(),
Zlatko Buljan58d6a952016-04-13 08:02:26 +0000969 TII.get(IsMicroMips ? Mips::TEQ_MM : Mips::TEQ))
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000970 .addReg(Divisor.getReg(), getKillRegState(Divisor.isKill()))
971 .addReg(Mips::ZERO)
972 .addImm(7);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000973
974 // Use the 32-bit sub-register if this is a 64-bit division.
975 if (Is64Bit)
976 MIB->getOperand(0).setSubReg(Mips::sub_32);
977
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000978 // Clear Divisor's kill flag.
979 Divisor.setIsKill(false);
Daniel Sanders308181e2014-06-12 10:44:10 +0000980
981 // We would normally delete the original instruction here but in this case
982 // we only needed to inject an additional instruction rather than replace it.
983
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000984 return &MBB;
985}
986
Akira Hatanakae4bd0542012-09-27 02:15:57 +0000987MachineBasicBlock *
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000988MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr &MI,
Dan Gohman25c16532010-05-01 00:01:06 +0000989 MachineBasicBlock *BB) const {
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000990 switch (MI.getOpcode()) {
Reed Kotler97ba5f22013-02-21 04:22:38 +0000991 default:
992 llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000993 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000994 return emitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000995 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000996 return emitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000997 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000998 return emitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000999 case Mips::ATOMIC_LOAD_ADD_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001000 return emitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001001
1002 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001003 return emitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001004 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001005 return emitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001006 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001007 return emitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001008 case Mips::ATOMIC_LOAD_AND_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001009 return emitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001010
1011 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001012 return emitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001013 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001014 return emitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001015 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001016 return emitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001017 case Mips::ATOMIC_LOAD_OR_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001018 return emitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001019
1020 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001021 return emitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001022 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001023 return emitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001024 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001025 return emitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001026 case Mips::ATOMIC_LOAD_XOR_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001027 return emitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001028
1029 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001030 return emitAtomicBinaryPartword(MI, BB, 1, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001031 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001032 return emitAtomicBinaryPartword(MI, BB, 2, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001033 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001034 return emitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001035 case Mips::ATOMIC_LOAD_NAND_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001036 return emitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001037
1038 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001039 return emitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001040 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001041 return emitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001042 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001043 return emitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001044 case Mips::ATOMIC_LOAD_SUB_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001045 return emitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001046
1047 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001048 return emitAtomicBinaryPartword(MI, BB, 1, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001049 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001050 return emitAtomicBinaryPartword(MI, BB, 2, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001051 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001052 return emitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001053 case Mips::ATOMIC_SWAP_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001054 return emitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001055
1056 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001057 return emitAtomicCmpSwapPartword(MI, BB, 1);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001058 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001059 return emitAtomicCmpSwapPartword(MI, BB, 2);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001060 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001061 return emitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001062 case Mips::ATOMIC_CMP_SWAP_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001063 return emitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1cb02422013-05-20 18:07:43 +00001064 case Mips::PseudoSDIV:
1065 case Mips::PseudoUDIV:
Daniel Sanders308181e2014-06-12 10:44:10 +00001066 case Mips::DIV:
1067 case Mips::DIVU:
1068 case Mips::MOD:
1069 case Mips::MODU:
Zlatko Buljan58d6a952016-04-13 08:02:26 +00001070 return insertDivByZeroTrap(MI, *BB, *Subtarget.getInstrInfo(), false,
1071 false);
1072 case Mips::SDIV_MM_Pseudo:
1073 case Mips::UDIV_MM_Pseudo:
1074 case Mips::SDIV_MM:
1075 case Mips::UDIV_MM:
1076 case Mips::DIV_MMR6:
1077 case Mips::DIVU_MMR6:
1078 case Mips::MOD_MMR6:
1079 case Mips::MODU_MMR6:
1080 return insertDivByZeroTrap(MI, *BB, *Subtarget.getInstrInfo(), false, true);
Akira Hatanaka1cb02422013-05-20 18:07:43 +00001081 case Mips::PseudoDSDIV:
1082 case Mips::PseudoDUDIV:
Daniel Sanders308181e2014-06-12 10:44:10 +00001083 case Mips::DDIV:
1084 case Mips::DDIVU:
1085 case Mips::DMOD:
1086 case Mips::DMODU:
Zlatko Buljan58d6a952016-04-13 08:02:26 +00001087 return insertDivByZeroTrap(MI, *BB, *Subtarget.getInstrInfo(), true, false);
1088 case Mips::DDIV_MM64R6:
1089 case Mips::DDIVU_MM64R6:
1090 case Mips::DMOD_MM64R6:
1091 case Mips::DMODU_MM64R6:
1092 return insertDivByZeroTrap(MI, *BB, *Subtarget.getInstrInfo(), true, true);
Daniel Sanders0fa60412014-06-12 13:39:06 +00001093 case Mips::SEL_D:
Zlatko Buljancd242c12016-06-09 11:15:53 +00001094 case Mips::SEL_D_MMR6:
Daniel Sanders0fa60412014-06-12 13:39:06 +00001095 return emitSEL_D(MI, BB);
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00001096
1097 case Mips::PseudoSELECT_I:
Vasileios Kalintiris8edbcad2014-12-12 15:16:46 +00001098 case Mips::PseudoSELECT_I64:
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00001099 case Mips::PseudoSELECT_S:
1100 case Mips::PseudoSELECT_D32:
Vasileios Kalintiris8edbcad2014-12-12 15:16:46 +00001101 case Mips::PseudoSELECT_D64:
Vasileios Kalintiris36901dd2016-03-01 20:25:43 +00001102 return emitPseudoSELECT(MI, BB, false, Mips::BNE);
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00001103 case Mips::PseudoSELECTFP_F_I:
Vasileios Kalintiris8edbcad2014-12-12 15:16:46 +00001104 case Mips::PseudoSELECTFP_F_I64:
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00001105 case Mips::PseudoSELECTFP_F_S:
1106 case Mips::PseudoSELECTFP_F_D32:
Vasileios Kalintiris8edbcad2014-12-12 15:16:46 +00001107 case Mips::PseudoSELECTFP_F_D64:
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00001108 return emitPseudoSELECT(MI, BB, true, Mips::BC1F);
1109 case Mips::PseudoSELECTFP_T_I:
Vasileios Kalintiris8edbcad2014-12-12 15:16:46 +00001110 case Mips::PseudoSELECTFP_T_I64:
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00001111 case Mips::PseudoSELECTFP_T_S:
1112 case Mips::PseudoSELECTFP_T_D32:
Vasileios Kalintiris8edbcad2014-12-12 15:16:46 +00001113 case Mips::PseudoSELECTFP_T_D64:
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00001114 return emitPseudoSELECT(MI, BB, true, Mips::BC1T);
Akira Hatanakaa5352702011-03-31 18:26:17 +00001115 }
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001116}
1117
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001118// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
1119// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001120MachineBasicBlock *MipsTargetLowering::emitAtomicBinary(MachineInstr &MI,
1121 MachineBasicBlock *BB,
1122 unsigned Size,
1123 unsigned BinOpcode,
1124 bool Nand) const {
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001125 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001126
1127 MachineFunction *MF = BB->getParent();
1128 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001129 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Eric Christopher96e72c62015-01-29 23:27:36 +00001130 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Simon Dardis4fbf76f2016-06-14 11:29:28 +00001131 const bool ArePtrs64bit = ABI.ArePtrs64bit();
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001132 DebugLoc DL = MI.getDebugLoc();
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001133 unsigned LL, SC, AND, NOR, ZERO, BEQ;
1134
1135 if (Size == 4) {
Daniel Sanders6a803f62014-06-16 13:13:03 +00001136 if (isMicroMips) {
1137 LL = Mips::LL_MM;
1138 SC = Mips::SC_MM;
1139 } else {
Simon Dardis4fbf76f2016-06-14 11:29:28 +00001140 LL = Subtarget.hasMips32r6()
1141 ? (ArePtrs64bit ? Mips::LL64_R6 : Mips::LL_R6)
1142 : (ArePtrs64bit ? Mips::LL64 : Mips::LL);
1143 SC = Subtarget.hasMips32r6()
1144 ? (ArePtrs64bit ? Mips::SC64_R6 : Mips::SC_R6)
1145 : (ArePtrs64bit ? Mips::SC64 : Mips::SC);
Daniel Sanders6a803f62014-06-16 13:13:03 +00001146 }
Simon Dardis4fbf76f2016-06-14 11:29:28 +00001147
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001148 AND = Mips::AND;
1149 NOR = Mips::NOR;
1150 ZERO = Mips::ZERO;
1151 BEQ = Mips::BEQ;
Daniel Sanders6a803f62014-06-16 13:13:03 +00001152 } else {
Daniel Sandersbdcfab12014-07-24 09:47:14 +00001153 LL = Subtarget.hasMips64r6() ? Mips::LLD_R6 : Mips::LLD;
1154 SC = Subtarget.hasMips64r6() ? Mips::SCD_R6 : Mips::SCD;
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001155 AND = Mips::AND64;
1156 NOR = Mips::NOR64;
1157 ZERO = Mips::ZERO_64;
1158 BEQ = Mips::BEQ64;
1159 }
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001160
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001161 unsigned OldVal = MI.getOperand(0).getReg();
1162 unsigned Ptr = MI.getOperand(1).getReg();
1163 unsigned Incr = MI.getOperand(2).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001164
Akira Hatanaka0e019592011-07-19 20:11:17 +00001165 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1166 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1167 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001168
1169 // insert new blocks after the current block
1170 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1171 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1172 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Duncan P. N. Exon Smith78691482015-10-20 00:15:20 +00001173 MachineFunction::iterator It = ++BB->getIterator();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001174 MF->insert(It, loopMBB);
1175 MF->insert(It, exitMBB);
1176
1177 // Transfer the remainder of BB and its successor edges to exitMBB.
1178 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001179 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001180 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1181
1182 // thisMBB:
1183 // ...
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001184 // fallthrough --> loopMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001185 BB->addSuccessor(loopMBB);
Akira Hatanaka08636b42011-07-19 17:09:53 +00001186 loopMBB->addSuccessor(loopMBB);
1187 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001188
1189 // loopMBB:
1190 // ll oldval, 0(ptr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001191 // <binop> storeval, oldval, incr
1192 // sc success, storeval, 0(ptr)
1193 // beq success, $0, loopMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001194 BB = loopMBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001195 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001196 if (Nand) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001197 // and andres, oldval, incr
1198 // nor storeval, $0, andres
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001199 BuildMI(BB, DL, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1200 BuildMI(BB, DL, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001201 } else if (BinOpcode) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001202 // <binop> storeval, oldval, incr
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001203 BuildMI(BB, DL, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001204 } else {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001205 StoreVal = Incr;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001206 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001207 BuildMI(BB, DL, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1208 BuildMI(BB, DL, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001209
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001210 MI.eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001211
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001212 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001213}
1214
Daniel Sanders6a803f62014-06-16 13:13:03 +00001215MachineBasicBlock *MipsTargetLowering::emitSignExtendToI32InReg(
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001216 MachineInstr &MI, MachineBasicBlock *BB, unsigned Size, unsigned DstReg,
Daniel Sanders6a803f62014-06-16 13:13:03 +00001217 unsigned SrcReg) const {
Eric Christopher96e72c62015-01-29 23:27:36 +00001218 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001219 const DebugLoc &DL = MI.getDebugLoc();
Daniel Sanders6a803f62014-06-16 13:13:03 +00001220
Eric Christopher1c29a652014-07-18 22:55:25 +00001221 if (Subtarget.hasMips32r2() && Size == 1) {
Daniel Sanders6a803f62014-06-16 13:13:03 +00001222 BuildMI(BB, DL, TII->get(Mips::SEB), DstReg).addReg(SrcReg);
1223 return BB;
1224 }
1225
Eric Christopher1c29a652014-07-18 22:55:25 +00001226 if (Subtarget.hasMips32r2() && Size == 2) {
Daniel Sanders6a803f62014-06-16 13:13:03 +00001227 BuildMI(BB, DL, TII->get(Mips::SEH), DstReg).addReg(SrcReg);
1228 return BB;
1229 }
1230
1231 MachineFunction *MF = BB->getParent();
1232 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1233 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1234 unsigned ScrReg = RegInfo.createVirtualRegister(RC);
1235
1236 assert(Size < 32);
1237 int64_t ShiftImm = 32 - (Size * 8);
1238
1239 BuildMI(BB, DL, TII->get(Mips::SLL), ScrReg).addReg(SrcReg).addImm(ShiftImm);
1240 BuildMI(BB, DL, TII->get(Mips::SRA), DstReg).addReg(ScrReg).addImm(ShiftImm);
1241
1242 return BB;
1243}
1244
1245MachineBasicBlock *MipsTargetLowering::emitAtomicBinaryPartword(
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001246 MachineInstr &MI, MachineBasicBlock *BB, unsigned Size, unsigned BinOpcode,
Daniel Sanders6a803f62014-06-16 13:13:03 +00001247 bool Nand) const {
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001248 assert((Size == 1 || Size == 2) &&
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001249 "Unsupported size for EmitAtomicBinaryPartial.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001250
1251 MachineFunction *MF = BB->getParent();
1252 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1253 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
Simon Dardis4fbf76f2016-06-14 11:29:28 +00001254 const bool ArePtrs64bit = ABI.ArePtrs64bit();
Simon Dardisa2d8cc32016-04-28 16:26:43 +00001255 const TargetRegisterClass *RCp =
1256 getRegClassFor(ArePtrs64bit ? MVT::i64 : MVT::i32);
Eric Christopher96e72c62015-01-29 23:27:36 +00001257 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001258 DebugLoc DL = MI.getDebugLoc();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001259
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001260 unsigned Dest = MI.getOperand(0).getReg();
1261 unsigned Ptr = MI.getOperand(1).getReg();
1262 unsigned Incr = MI.getOperand(2).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001263
Simon Dardisa2d8cc32016-04-28 16:26:43 +00001264 unsigned AlignedAddr = RegInfo.createVirtualRegister(RCp);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001265 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001266 unsigned Mask = RegInfo.createVirtualRegister(RC);
1267 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001268 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1269 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001270 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Simon Dardisa2d8cc32016-04-28 16:26:43 +00001271 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RCp);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001272 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1273 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1274 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1275 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanaka9663dd32011-07-19 20:56:53 +00001276 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001277 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1278 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1279 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001280 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001281
Simon Dardis4fbf76f2016-06-14 11:29:28 +00001282 unsigned LL, SC;
1283 if (isMicroMips) {
1284 LL = Mips::LL_MM;
1285 SC = Mips::SC_MM;
1286 } else {
1287 LL = Subtarget.hasMips32r6() ? (ArePtrs64bit ? Mips::LL64_R6 : Mips::LL_R6)
1288 : (ArePtrs64bit ? Mips::LL64 : Mips::LL);
1289 SC = Subtarget.hasMips32r6() ? (ArePtrs64bit ? Mips::SC64_R6 : Mips::SC_R6)
1290 : (ArePtrs64bit ? Mips::SC64 : Mips::SC);
1291 }
1292
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001293 // insert new blocks after the current block
1294 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1295 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001296 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001297 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Duncan P. N. Exon Smith78691482015-10-20 00:15:20 +00001298 MachineFunction::iterator It = ++BB->getIterator();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001299 MF->insert(It, loopMBB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001300 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001301 MF->insert(It, exitMBB);
1302
1303 // Transfer the remainder of BB and its successor edges to exitMBB.
1304 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001305 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001306 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1307
Akira Hatanaka08636b42011-07-19 17:09:53 +00001308 BB->addSuccessor(loopMBB);
1309 loopMBB->addSuccessor(loopMBB);
1310 loopMBB->addSuccessor(sinkMBB);
1311 sinkMBB->addSuccessor(exitMBB);
1312
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001313 // thisMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001314 // addiu masklsb2,$0,-4 # 0xfffffffc
1315 // and alignedaddr,ptr,masklsb2
1316 // andi ptrlsb2,ptr,3
1317 // sll shiftamt,ptrlsb2,3
1318 // ori maskupper,$0,255 # 0xff
1319 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001320 // nor mask2,$0,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001321 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001322
1323 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Simon Dardisa2d8cc32016-04-28 16:26:43 +00001324 BuildMI(BB, DL, TII->get(ABI.GetPtrAddiuOp()), MaskLSB2)
1325 .addReg(ABI.GetNullPtr()).addImm(-4);
1326 BuildMI(BB, DL, TII->get(ABI.GetPtrAndOp()), AlignedAddr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001327 .addReg(Ptr).addReg(MaskLSB2);
Simon Dardisa2d8cc32016-04-28 16:26:43 +00001328 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2)
1329 .addReg(Ptr, 0, ArePtrs64bit ? Mips::sub_32 : 0).addImm(3);
Eric Christopher1c29a652014-07-18 22:55:25 +00001330 if (Subtarget.isLittle()) {
Akira Hatanaka2bf97332013-05-31 03:25:44 +00001331 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1332 } else {
1333 unsigned Off = RegInfo.createVirtualRegister(RC);
1334 BuildMI(BB, DL, TII->get(Mips::XORi), Off)
1335 .addReg(PtrLSB2).addImm((Size == 1) ? 3 : 2);
1336 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(Off).addImm(3);
1337 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001338 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001339 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001340 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001341 .addReg(MaskUpper).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001342 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001343 BuildMI(BB, DL, TII->get(Mips::SLLV), Incr2).addReg(Incr).addReg(ShiftAmt);
Bruno Cardoso Lopesf771a0f2011-05-31 20:25:26 +00001344
Akira Hatanaka27292632011-07-18 18:52:12 +00001345 // atomic.load.binop
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001346 // loopMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001347 // ll oldval,0(alignedaddr)
1348 // binop binopres,oldval,incr2
1349 // and newval,binopres,mask
1350 // and maskedoldval0,oldval,mask2
1351 // or storeval,maskedoldval0,newval
1352 // sc success,storeval,0(alignedaddr)
1353 // beq success,$0,loopMBB
1354
Akira Hatanaka27292632011-07-18 18:52:12 +00001355 // atomic.swap
1356 // loopMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001357 // ll oldval,0(alignedaddr)
Akira Hatanakae4503582011-07-19 18:14:26 +00001358 // and newval,incr2,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001359 // and maskedoldval0,oldval,mask2
1360 // or storeval,maskedoldval0,newval
1361 // sc success,storeval,0(alignedaddr)
1362 // beq success,$0,loopMBB
Akira Hatanaka27292632011-07-18 18:52:12 +00001363
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001364 BB = loopMBB;
Jozef Kolek2f27d572014-12-18 16:39:29 +00001365 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001366 if (Nand) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001367 // and andres, oldval, incr2
1368 // nor binopres, $0, andres
1369 // and newval, binopres, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001370 BuildMI(BB, DL, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1371 BuildMI(BB, DL, TII->get(Mips::NOR), BinOpRes)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001372 .addReg(Mips::ZERO).addReg(AndRes);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001373 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001374 } else if (BinOpcode) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001375 // <binop> binopres, oldval, incr2
1376 // and newval, binopres, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001377 BuildMI(BB, DL, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1378 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001379 } else { // atomic.swap
Akira Hatanaka0e019592011-07-19 20:11:17 +00001380 // and newval, incr2, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001381 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanakae4503582011-07-19 18:14:26 +00001382 }
Jia Liuf54f60f2012-02-28 07:46:26 +00001383
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001384 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001385 .addReg(OldVal).addReg(Mask2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001386 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka9663dd32011-07-19 20:56:53 +00001387 .addReg(MaskedOldVal0).addReg(NewVal);
Jozef Kolek2f27d572014-12-18 16:39:29 +00001388 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001389 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001390 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001391 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001392
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001393 // sinkMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001394 // and maskedoldval1,oldval,mask
1395 // srl srlres,maskedoldval1,shiftamt
Daniel Sanders6a803f62014-06-16 13:13:03 +00001396 // sign_extend dest,srlres
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001397 BB = sinkMBB;
Akira Hatanakae97bd812011-07-19 03:14:58 +00001398
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001399 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001400 .addReg(OldVal).addReg(Mask);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001401 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001402 .addReg(MaskedOldVal1).addReg(ShiftAmt);
Daniel Sanders6a803f62014-06-16 13:13:03 +00001403 BB = emitSignExtendToI32InReg(MI, BB, Size, Dest, SrlRes);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001404
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001405 MI.eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001406
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001407 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001408}
1409
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001410MachineBasicBlock *MipsTargetLowering::emitAtomicCmpSwap(MachineInstr &MI,
1411 MachineBasicBlock *BB,
1412 unsigned Size) const {
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001413 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001414
1415 MachineFunction *MF = BB->getParent();
1416 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001417 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Eric Christopher96e72c62015-01-29 23:27:36 +00001418 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Simon Dardis4fbf76f2016-06-14 11:29:28 +00001419 const bool ArePtrs64bit = ABI.ArePtrs64bit();
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001420 DebugLoc DL = MI.getDebugLoc();
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001421 unsigned LL, SC, ZERO, BNE, BEQ;
1422
Simon Dardis4fbf76f2016-06-14 11:29:28 +00001423 if (Size == 4) {
1424 if (isMicroMips) {
1425 LL = Mips::LL_MM;
1426 SC = Mips::SC_MM;
1427 } else {
1428 LL = Subtarget.hasMips32r6()
1429 ? (ArePtrs64bit ? Mips::LL64_R6 : Mips::LL_R6)
1430 : (ArePtrs64bit ? Mips::LL64 : Mips::LL);
1431 SC = Subtarget.hasMips32r6()
1432 ? (ArePtrs64bit ? Mips::SC64_R6 : Mips::SC_R6)
1433 : (ArePtrs64bit ? Mips::SC64 : Mips::SC);
1434 }
1435
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001436 ZERO = Mips::ZERO;
1437 BNE = Mips::BNE;
1438 BEQ = Mips::BEQ;
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001439 } else {
Zoran Jovanovic796ed6d2015-10-29 14:40:19 +00001440 LL = Subtarget.hasMips64r6() ? Mips::LLD_R6 : Mips::LLD;
1441 SC = Subtarget.hasMips64r6() ? Mips::SCD_R6 : Mips::SCD;
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001442 ZERO = Mips::ZERO_64;
1443 BNE = Mips::BNE64;
1444 BEQ = Mips::BEQ64;
1445 }
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001446
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001447 unsigned Dest = MI.getOperand(0).getReg();
1448 unsigned Ptr = MI.getOperand(1).getReg();
1449 unsigned OldVal = MI.getOperand(2).getReg();
1450 unsigned NewVal = MI.getOperand(3).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001451
Akira Hatanaka0e019592011-07-19 20:11:17 +00001452 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001453
1454 // insert new blocks after the current block
1455 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1456 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1457 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1458 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Duncan P. N. Exon Smith78691482015-10-20 00:15:20 +00001459 MachineFunction::iterator It = ++BB->getIterator();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001460 MF->insert(It, loop1MBB);
1461 MF->insert(It, loop2MBB);
1462 MF->insert(It, exitMBB);
1463
1464 // Transfer the remainder of BB and its successor edges to exitMBB.
1465 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001466 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001467 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1468
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001469 // thisMBB:
1470 // ...
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001471 // fallthrough --> loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001472 BB->addSuccessor(loop1MBB);
Akira Hatanaka08636b42011-07-19 17:09:53 +00001473 loop1MBB->addSuccessor(exitMBB);
1474 loop1MBB->addSuccessor(loop2MBB);
1475 loop2MBB->addSuccessor(loop1MBB);
1476 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001477
1478 // loop1MBB:
1479 // ll dest, 0(ptr)
1480 // bne dest, oldval, exitMBB
1481 BB = loop1MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001482 BuildMI(BB, DL, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1483 BuildMI(BB, DL, TII->get(BNE))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001484 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001485
1486 // loop2MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001487 // sc success, newval, 0(ptr)
1488 // beq success, $0, loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001489 BB = loop2MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001490 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001491 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001492 BuildMI(BB, DL, TII->get(BEQ))
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001493 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001494
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001495 MI.eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001496
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001497 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001498}
1499
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001500MachineBasicBlock *MipsTargetLowering::emitAtomicCmpSwapPartword(
1501 MachineInstr &MI, MachineBasicBlock *BB, unsigned Size) const {
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001502 assert((Size == 1 || Size == 2) &&
1503 "Unsupported size for EmitAtomicCmpSwapPartial.");
1504
1505 MachineFunction *MF = BB->getParent();
1506 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1507 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
Simon Dardis4fbf76f2016-06-14 11:29:28 +00001508 const bool ArePtrs64bit = ABI.ArePtrs64bit();
Zoran Jovanovic2f6845b2016-04-13 16:02:25 +00001509 const TargetRegisterClass *RCp =
1510 getRegClassFor(ArePtrs64bit ? MVT::i64 : MVT::i32);
Eric Christopher96e72c62015-01-29 23:27:36 +00001511 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001512 DebugLoc DL = MI.getDebugLoc();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001513
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001514 unsigned Dest = MI.getOperand(0).getReg();
1515 unsigned Ptr = MI.getOperand(1).getReg();
1516 unsigned CmpVal = MI.getOperand(2).getReg();
1517 unsigned NewVal = MI.getOperand(3).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001518
Zoran Jovanovic2f6845b2016-04-13 16:02:25 +00001519 unsigned AlignedAddr = RegInfo.createVirtualRegister(RCp);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001520 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001521 unsigned Mask = RegInfo.createVirtualRegister(RC);
1522 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001523 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1524 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1525 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1526 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
Zoran Jovanovic2f6845b2016-04-13 16:02:25 +00001527 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RCp);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001528 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1529 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1530 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1531 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1532 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1533 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1534 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001535 unsigned Success = RegInfo.createVirtualRegister(RC);
Simon Dardis4fbf76f2016-06-14 11:29:28 +00001536 unsigned LL, SC;
1537
1538 if (isMicroMips) {
1539 LL = Mips::LL_MM;
1540 SC = Mips::SC_MM;
1541 } else {
1542 LL = Subtarget.hasMips32r6() ? (ArePtrs64bit ? Mips::LL64_R6 : Mips::LL_R6)
1543 : (ArePtrs64bit ? Mips::LL64 : Mips::LL);
1544 SC = Subtarget.hasMips32r6() ? (ArePtrs64bit ? Mips::SC64_R6 : Mips::SC_R6)
1545 : (ArePtrs64bit ? Mips::SC64 : Mips::SC);
1546 }
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001547
1548 // insert new blocks after the current block
1549 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1550 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1551 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001552 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001553 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Duncan P. N. Exon Smith78691482015-10-20 00:15:20 +00001554 MachineFunction::iterator It = ++BB->getIterator();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001555 MF->insert(It, loop1MBB);
1556 MF->insert(It, loop2MBB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001557 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001558 MF->insert(It, exitMBB);
1559
1560 // Transfer the remainder of BB and its successor edges to exitMBB.
1561 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001562 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001563 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1564
Akira Hatanaka08636b42011-07-19 17:09:53 +00001565 BB->addSuccessor(loop1MBB);
1566 loop1MBB->addSuccessor(sinkMBB);
1567 loop1MBB->addSuccessor(loop2MBB);
1568 loop2MBB->addSuccessor(loop1MBB);
1569 loop2MBB->addSuccessor(sinkMBB);
1570 sinkMBB->addSuccessor(exitMBB);
1571
Akira Hatanakae4503582011-07-19 18:14:26 +00001572 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001573 // thisMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001574 // addiu masklsb2,$0,-4 # 0xfffffffc
1575 // and alignedaddr,ptr,masklsb2
1576 // andi ptrlsb2,ptr,3
Zoran Jovanovic2f6845b2016-04-13 16:02:25 +00001577 // xori ptrlsb2,ptrlsb2,3 # Only for BE
Akira Hatanaka0e019592011-07-19 20:11:17 +00001578 // sll shiftamt,ptrlsb2,3
1579 // ori maskupper,$0,255 # 0xff
1580 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001581 // nor mask2,$0,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001582 // andi maskedcmpval,cmpval,255
1583 // sll shiftedcmpval,maskedcmpval,shiftamt
1584 // andi maskednewval,newval,255
1585 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001586 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Zoran Jovanovic2f6845b2016-04-13 16:02:25 +00001587 BuildMI(BB, DL, TII->get(ArePtrs64bit ? Mips::DADDiu : Mips::ADDiu), MaskLSB2)
1588 .addReg(ABI.GetNullPtr()).addImm(-4);
1589 BuildMI(BB, DL, TII->get(ArePtrs64bit ? Mips::AND64 : Mips::AND), AlignedAddr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001590 .addReg(Ptr).addReg(MaskLSB2);
Zoran Jovanovic2f6845b2016-04-13 16:02:25 +00001591 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2)
1592 .addReg(Ptr, 0, ArePtrs64bit ? Mips::sub_32 : 0).addImm(3);
Eric Christopher1c29a652014-07-18 22:55:25 +00001593 if (Subtarget.isLittle()) {
Akira Hatanaka2bf97332013-05-31 03:25:44 +00001594 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1595 } else {
1596 unsigned Off = RegInfo.createVirtualRegister(RC);
1597 BuildMI(BB, DL, TII->get(Mips::XORi), Off)
1598 .addReg(PtrLSB2).addImm((Size == 1) ? 3 : 2);
1599 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(Off).addImm(3);
1600 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001601 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001602 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001603 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001604 .addReg(MaskUpper).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001605 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1606 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedCmpVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001607 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001608 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedCmpVal)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001609 .addReg(MaskedCmpVal).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001610 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedNewVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001611 .addReg(NewVal).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001612 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedNewVal)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001613 .addReg(MaskedNewVal).addReg(ShiftAmt);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001614
1615 // loop1MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001616 // ll oldval,0(alginedaddr)
1617 // and maskedoldval0,oldval,mask
1618 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001619 BB = loop1MBB;
Jozef Kolek2f27d572014-12-18 16:39:29 +00001620 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001621 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001622 .addReg(OldVal).addReg(Mask);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001623 BuildMI(BB, DL, TII->get(Mips::BNE))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001624 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001625
1626 // loop2MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001627 // and maskedoldval1,oldval,mask2
1628 // or storeval,maskedoldval1,shiftednewval
1629 // sc success,storeval,0(alignedaddr)
1630 // beq success,$0,loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001631 BB = loop2MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001632 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001633 .addReg(OldVal).addReg(Mask2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001634 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001635 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Jozef Kolek2f27d572014-12-18 16:39:29 +00001636 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001637 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001638 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001639 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001640
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001641 // sinkMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001642 // srl srlres,maskedoldval0,shiftamt
Daniel Sanders6a803f62014-06-16 13:13:03 +00001643 // sign_extend dest,srlres
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001644 BB = sinkMBB;
Akira Hatanakae97bd812011-07-19 03:14:58 +00001645
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001646 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001647 .addReg(MaskedOldVal0).addReg(ShiftAmt);
Daniel Sanders6a803f62014-06-16 13:13:03 +00001648 BB = emitSignExtendToI32InReg(MI, BB, Size, Dest, SrlRes);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001649
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001650 MI.eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001651
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001652 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001653}
1654
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001655MachineBasicBlock *MipsTargetLowering::emitSEL_D(MachineInstr &MI,
Daniel Sanders0fa60412014-06-12 13:39:06 +00001656 MachineBasicBlock *BB) const {
1657 MachineFunction *MF = BB->getParent();
Eric Christopher96e72c62015-01-29 23:27:36 +00001658 const TargetRegisterInfo *TRI = Subtarget.getRegisterInfo();
1659 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Daniel Sanders0fa60412014-06-12 13:39:06 +00001660 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001661 DebugLoc DL = MI.getDebugLoc();
Daniel Sanders0fa60412014-06-12 13:39:06 +00001662 MachineBasicBlock::iterator II(MI);
1663
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001664 unsigned Fc = MI.getOperand(1).getReg();
Daniel Sanders0fa60412014-06-12 13:39:06 +00001665 const auto &FGR64RegClass = TRI->getRegClass(Mips::FGR64RegClassID);
1666
1667 unsigned Fc2 = RegInfo.createVirtualRegister(FGR64RegClass);
1668
1669 BuildMI(*BB, II, DL, TII->get(Mips::SUBREG_TO_REG), Fc2)
1670 .addImm(0)
1671 .addReg(Fc)
1672 .addImm(Mips::sub_lo);
1673
1674 // We don't erase the original instruction, we just replace the condition
1675 // register with the 64-bit super-register.
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001676 MI.getOperand(1).setReg(Fc2);
Daniel Sanders0fa60412014-06-12 13:39:06 +00001677
1678 return BB;
1679}
1680
Simon Dardisba92b032016-09-09 11:06:01 +00001681SDValue MipsTargetLowering::lowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
1682 // The first operand is the chain, the second is the condition, the third is
1683 // the block to branch to if the condition is true.
1684 SDValue Chain = Op.getOperand(0);
1685 SDValue Dest = Op.getOperand(2);
1686 SDLoc DL(Op);
1687
1688 assert(!Subtarget.hasMips32r6() && !Subtarget.hasMips64r6());
1689 SDValue CondRes = createFPCmp(DAG, Op.getOperand(1));
1690
1691 // Return if flag is not set by a floating point comparison.
1692 if (CondRes.getOpcode() != MipsISD::FPCmp)
1693 return Op;
1694
1695 SDValue CCNode = CondRes.getOperand(2);
1696 Mips::CondCode CC =
1697 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
1698 unsigned Opc = invertFPCondCodeUser(CC) ? Mips::BRANCH_F : Mips::BRANCH_T;
1699 SDValue BrCode = DAG.getConstant(Opc, DL, MVT::i32);
1700 SDValue FCC0 = DAG.getRegister(Mips::FCC0, MVT::i32);
1701 return DAG.getNode(MipsISD::FPBrcond, DL, Op.getValueType(), Chain, BrCode,
1702 FCC0, Dest, CondRes);
1703}
1704
1705SDValue MipsTargetLowering::
1706lowerSELECT(SDValue Op, SelectionDAG &DAG) const
1707{
1708 assert(!Subtarget.hasMips32r6() && !Subtarget.hasMips64r6());
1709 SDValue Cond = createFPCmp(DAG, Op.getOperand(0));
1710
1711 // Return if flag is not set by a floating point comparison.
1712 if (Cond.getOpcode() != MipsISD::FPCmp)
1713 return Op;
1714
1715 return createCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1716 SDLoc(Op));
1717}
1718
1719SDValue MipsTargetLowering::lowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1720 assert(!Subtarget.hasMips32r6() && !Subtarget.hasMips64r6());
1721 SDValue Cond = createFPCmp(DAG, Op);
1722
1723 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1724 "Floating point operand expected.");
1725
1726 SDLoc DL(Op);
1727 SDValue True = DAG.getConstant(1, DL, MVT::i32);
1728 SDValue False = DAG.getConstant(0, DL, MVT::i32);
1729
1730 return createCMovFP(DAG, Cond, True, False, DL);
1731}
1732
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001733SDValue MipsTargetLowering::lowerGlobalAddress(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001734 SelectionDAG &DAG) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001735 EVT Ty = Op.getValueType();
1736 GlobalAddressSDNode *N = cast<GlobalAddressSDNode>(Op);
1737 const GlobalValue *GV = N->getGlobal();
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001738
Simon Dardis09e65ef2017-01-26 10:19:02 +00001739 if (!isPositionIndependent()) {
Eric Christopher36fe0282015-02-03 07:22:52 +00001740 const MipsTargetObjectFile *TLOF =
1741 static_cast<const MipsTargetObjectFile *>(
1742 getTargetMachine().getObjFileLowering());
Peter Collingbourne67335642016-10-24 19:23:39 +00001743 const GlobalObject *GO = GV->getBaseObject();
1744 if (GO && TLOF->IsGlobalInSmallSection(GO, getTargetMachine()))
Sasa Stankovicb38db1e2014-11-06 13:20:12 +00001745 // %gp_rel relocation
Daniel Sanders9a4f2c52015-01-24 14:35:11 +00001746 return getAddrGPRel(N, SDLoc(N), Ty, DAG);
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001747
Simon Dardis09e65ef2017-01-26 10:19:02 +00001748 // %hi/%lo relocation
1749 return Subtarget.hasSym32() ? getAddrNonPIC(N, SDLoc(N), Ty, DAG)
1750 // %highest/%higher/%hi/%lo relocation
1751 : getAddrNonPICSym64(N, SDLoc(N), Ty, DAG);
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001752 }
1753
Rafael Espindolab2b6a852016-06-27 12:33:33 +00001754 // Every other architecture would use shouldAssumeDSOLocal in here, but
1755 // mips is special.
Rafael Espindola97ca8272016-06-27 23:21:07 +00001756 // * In PIC code mips requires got loads even for local statics!
Rafael Espindolab2b6a852016-06-27 12:33:33 +00001757 // * To save on got entries, for local statics the got entry contains the
1758 // page and an additional add instruction takes care of the low bits.
1759 // * It is legal to access a hidden symbol with a non hidden undefined,
1760 // so one cannot guarantee that all access to a hidden symbol will know
1761 // it is hidden.
1762 // * Mips linkers don't support creating a page and a full got entry for
1763 // the same symbol.
1764 // * Given all that, we have to use a full got entry for hidden symbols :-(
Rafael Espindola1ac1fa82016-06-27 03:19:40 +00001765 if (GV->hasLocalLinkage())
Eric Christopher96e72c62015-01-29 23:27:36 +00001766 return getAddrLocal(N, SDLoc(N), Ty, DAG, ABI.IsN32() || ABI.IsN64());
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001767
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00001768 if (LargeGOT)
Alex Lorenze40c8a22015-08-11 23:09:45 +00001769 return getAddrGlobalLargeGOT(
1770 N, SDLoc(N), Ty, DAG, MipsII::MO_GOT_HI16, MipsII::MO_GOT_LO16,
1771 DAG.getEntryNode(),
1772 MachinePointerInfo::getGOT(DAG.getMachineFunction()));
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00001773
Alex Lorenze40c8a22015-08-11 23:09:45 +00001774 return getAddrGlobal(
1775 N, SDLoc(N), Ty, DAG,
Daniel Sandersfe98b2f2016-05-03 13:35:44 +00001776 (ABI.IsN32() || ABI.IsN64()) ? MipsII::MO_GOT_DISP : MipsII::MO_GOT,
Alex Lorenze40c8a22015-08-11 23:09:45 +00001777 DAG.getEntryNode(), MachinePointerInfo::getGOT(DAG.getMachineFunction()));
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001778}
1779
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001780SDValue MipsTargetLowering::lowerBlockAddress(SDValue Op,
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +00001781 SelectionDAG &DAG) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001782 BlockAddressSDNode *N = cast<BlockAddressSDNode>(Op);
1783 EVT Ty = Op.getValueType();
Akira Hatanaka30f97cf2013-09-25 00:30:25 +00001784
Simon Dardis09e65ef2017-01-26 10:19:02 +00001785 if (!isPositionIndependent())
1786 return Subtarget.hasSym32() ? getAddrNonPIC(N, SDLoc(N), Ty, DAG)
1787 : getAddrNonPICSym64(N, SDLoc(N), Ty, DAG);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001788
Eric Christopher96e72c62015-01-29 23:27:36 +00001789 return getAddrLocal(N, SDLoc(N), Ty, DAG, ABI.IsN32() || ABI.IsN64());
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +00001790}
1791
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001792SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001793lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001794{
Akira Hatanakabff84e12011-12-14 18:26:41 +00001795 // If the relocation model is PIC, use the General Dynamic TLS Model or
1796 // Local Dynamic TLS model, otherwise use the Initial Exec or
1797 // Local Exec TLS Model.
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001798
1799 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chih-Hung Hsieh1e859582015-07-28 16:24:05 +00001800 if (DAG.getTarget().Options.EmulatedTLS)
1801 return LowerToTLSEmulatedModel(GA, DAG);
1802
Andrew Trickef9de2a2013-05-25 02:42:55 +00001803 SDLoc DL(GA);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001804 const GlobalValue *GV = GA->getGlobal();
Mehdi Amini44ede332015-07-09 02:09:04 +00001805 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001806
Hans Wennborgaea41202012-05-04 09:40:39 +00001807 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1808
1809 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg245917b2012-06-04 14:02:08 +00001810 // General Dynamic and Local Dynamic TLS Model.
1811 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1812 : MipsII::MO_TLSGD;
1813
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001814 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0, Flag);
1815 SDValue Argument = DAG.getNode(MipsISD::Wrapper, DL, PtrVT,
1816 getGlobalReg(DAG, PtrVT), TGA);
Akira Hatanakaf10ee842011-12-08 21:05:38 +00001817 unsigned PtrSize = PtrVT.getSizeInBits();
1818 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1819
Benjamin Kramer64ba50a2011-12-11 12:21:34 +00001820 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001821
1822 ArgListTy Args;
1823 ArgListEntry Entry;
1824 Entry.Node = Argument;
Akira Hatanakadee6c822011-12-08 20:34:32 +00001825 Entry.Ty = PtrTy;
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001826 Args.push_back(Entry);
Jia Liuf54f60f2012-02-28 07:46:26 +00001827
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00001828 TargetLowering::CallLoweringInfo CLI(DAG);
1829 CLI.setDebugLoc(DL).setChain(DAG.getEntryNode())
Krzysztof Parzyszeke116d5002016-06-22 12:54:25 +00001830 .setCallee(CallingConv::C, PtrTy, TlsGetAddr, std::move(Args));
Justin Holewinskiaa583972012-05-25 16:35:28 +00001831 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001832
Akira Hatanakabff84e12011-12-14 18:26:41 +00001833 SDValue Ret = CallResult.first;
1834
Hans Wennborgaea41202012-05-04 09:40:39 +00001835 if (model != TLSModel::LocalDynamic)
Akira Hatanakabff84e12011-12-14 18:26:41 +00001836 return Ret;
1837
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001838 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanakabff84e12011-12-14 18:26:41 +00001839 MipsII::MO_DTPREL_HI);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001840 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1841 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanakabff84e12011-12-14 18:26:41 +00001842 MipsII::MO_DTPREL_LO);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001843 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1844 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Ret);
1845 return DAG.getNode(ISD::ADD, DL, PtrVT, Add, Lo);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001846 }
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001847
1848 SDValue Offset;
Hans Wennborgaea41202012-05-04 09:40:39 +00001849 if (model == TLSModel::InitialExec) {
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001850 // Initial Exec TLS Model
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001851 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001852 MipsII::MO_GOTTPREL);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001853 TGA = DAG.getNode(MipsISD::Wrapper, DL, PtrVT, getGlobalReg(DAG, PtrVT),
Akira Hatanakab049aef2012-02-24 22:34:47 +00001854 TGA);
Justin Lebar9c375812016-07-15 18:27:10 +00001855 Offset =
1856 DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), TGA, MachinePointerInfo());
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001857 } else {
1858 // Local Exec TLS Model
Hans Wennborgaea41202012-05-04 09:40:39 +00001859 assert(model == TLSModel::LocalExec);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001860 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001861 MipsII::MO_TPREL_HI);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001862 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001863 MipsII::MO_TPREL_LO);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001864 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1865 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1866 Offset = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001867 }
1868
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001869 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, DL, PtrVT);
1870 return DAG.getNode(ISD::ADD, DL, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001871}
1872
1873SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001874lowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopesb4391322007-11-12 19:49:57 +00001875{
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001876 JumpTableSDNode *N = cast<JumpTableSDNode>(Op);
1877 EVT Ty = Op.getValueType();
Akira Hatanaka30f97cf2013-09-25 00:30:25 +00001878
Simon Dardis09e65ef2017-01-26 10:19:02 +00001879 if (!isPositionIndependent())
1880 return Subtarget.hasSym32() ? getAddrNonPIC(N, SDLoc(N), Ty, DAG)
1881 : getAddrNonPICSym64(N, SDLoc(N), Ty, DAG);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001882
Eric Christopher96e72c62015-01-29 23:27:36 +00001883 return getAddrLocal(N, SDLoc(N), Ty, DAG, ABI.IsN32() || ABI.IsN64());
Bruno Cardoso Lopesb4391322007-11-12 19:49:57 +00001884}
1885
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001886SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001887lowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +00001888{
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001889 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
1890 EVT Ty = Op.getValueType();
Bruno Cardoso Lopes2db07582009-11-25 12:17:58 +00001891
Simon Dardis09e65ef2017-01-26 10:19:02 +00001892 if (!isPositionIndependent()) {
Eric Christopher36fe0282015-02-03 07:22:52 +00001893 const MipsTargetObjectFile *TLOF =
1894 static_cast<const MipsTargetObjectFile *>(
1895 getTargetMachine().getObjFileLowering());
Sasa Stankovicb38db1e2014-11-06 13:20:12 +00001896
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001897 if (TLOF->IsConstantInSmallSection(DAG.getDataLayout(), N->getConstVal(),
1898 getTargetMachine()))
Sasa Stankovicb38db1e2014-11-06 13:20:12 +00001899 // %gp_rel relocation
Daniel Sanders9a4f2c52015-01-24 14:35:11 +00001900 return getAddrGPRel(N, SDLoc(N), Ty, DAG);
Sasa Stankovicb38db1e2014-11-06 13:20:12 +00001901
Simon Dardis09e65ef2017-01-26 10:19:02 +00001902 return Subtarget.hasSym32() ? getAddrNonPIC(N, SDLoc(N), Ty, DAG)
1903 : getAddrNonPICSym64(N, SDLoc(N), Ty, DAG);
Sasa Stankovicb38db1e2014-11-06 13:20:12 +00001904 }
Bruno Cardoso Lopesfdb4cec2008-07-23 16:01:50 +00001905
Simon Dardis09e65ef2017-01-26 10:19:02 +00001906 return getAddrLocal(N, SDLoc(N), Ty, DAG, ABI.IsN32() || ABI.IsN64());
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +00001907}
1908
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001909SDValue MipsTargetLowering::lowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman31ae5862010-04-17 14:41:14 +00001910 MachineFunction &MF = DAG.getMachineFunction();
1911 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1912
Andrew Trickef9de2a2013-05-25 02:42:55 +00001913 SDLoc DL(Op);
Dan Gohman31ae5862010-04-17 14:41:14 +00001914 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
Mehdi Amini44ede332015-07-09 02:09:04 +00001915 getPointerTy(MF.getDataLayout()));
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +00001916
1917 // vastart just stores the address of the VarArgsFrameIndex slot into the
1918 // memory location argument.
1919 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001920 return DAG.getStore(Op.getOperand(0), DL, FI, Op.getOperand(1),
Justin Lebar9c375812016-07-15 18:27:10 +00001921 MachinePointerInfo(SV));
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +00001922}
Jia Liuf54f60f2012-02-28 07:46:26 +00001923
Daniel Sanders2b553d42014-08-01 09:17:39 +00001924SDValue MipsTargetLowering::lowerVAARG(SDValue Op, SelectionDAG &DAG) const {
1925 SDNode *Node = Op.getNode();
1926 EVT VT = Node->getValueType(0);
1927 SDValue Chain = Node->getOperand(0);
1928 SDValue VAListPtr = Node->getOperand(1);
1929 unsigned Align = Node->getConstantOperandVal(3);
1930 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1931 SDLoc DL(Node);
Eric Christopher96e72c62015-01-29 23:27:36 +00001932 unsigned ArgSlotSizeInBytes = (ABI.IsN32() || ABI.IsN64()) ? 8 : 4;
Daniel Sanders2b553d42014-08-01 09:17:39 +00001933
Justin Lebar9c375812016-07-15 18:27:10 +00001934 SDValue VAListLoad = DAG.getLoad(getPointerTy(DAG.getDataLayout()), DL, Chain,
1935 VAListPtr, MachinePointerInfo(SV));
Daniel Sanders2b553d42014-08-01 09:17:39 +00001936 SDValue VAList = VAListLoad;
1937
1938 // Re-align the pointer if necessary.
1939 // It should only ever be necessary for 64-bit types on O32 since the minimum
1940 // argument alignment is the same as the maximum type alignment for N32/N64.
1941 //
1942 // FIXME: We currently align too often. The code generator doesn't notice
1943 // when the pointer is still aligned from the last va_arg (or pair of
1944 // va_args for the i64 on O32 case).
1945 if (Align > getMinStackArgumentAlignment()) {
1946 assert(((Align & (Align-1)) == 0) && "Expected Align to be a power of 2");
1947
1948 VAList = DAG.getNode(ISD::ADD, DL, VAList.getValueType(), VAList,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001949 DAG.getConstant(Align - 1, DL, VAList.getValueType()));
Daniel Sanders2b553d42014-08-01 09:17:39 +00001950
1951 VAList = DAG.getNode(ISD::AND, DL, VAList.getValueType(), VAList,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001952 DAG.getConstant(-(int64_t)Align, DL,
Daniel Sanders2b553d42014-08-01 09:17:39 +00001953 VAList.getValueType()));
1954 }
1955
1956 // Increment the pointer, VAList, to the next vaarg.
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001957 auto &TD = DAG.getDataLayout();
1958 unsigned ArgSizeInBytes =
1959 TD.getTypeAllocSize(VT.getTypeForEVT(*DAG.getContext()));
Rui Ueyamada00f2f2016-01-14 21:06:47 +00001960 SDValue Tmp3 =
1961 DAG.getNode(ISD::ADD, DL, VAList.getValueType(), VAList,
1962 DAG.getConstant(alignTo(ArgSizeInBytes, ArgSlotSizeInBytes),
1963 DL, VAList.getValueType()));
Daniel Sanders2b553d42014-08-01 09:17:39 +00001964 // Store the incremented VAList to the legalized pointer
1965 Chain = DAG.getStore(VAListLoad.getValue(1), DL, Tmp3, VAListPtr,
Justin Lebar9c375812016-07-15 18:27:10 +00001966 MachinePointerInfo(SV));
Daniel Sanders2b553d42014-08-01 09:17:39 +00001967
1968 // In big-endian mode we must adjust the pointer when the load size is smaller
1969 // than the argument slot size. We must also reduce the known alignment to
1970 // match. For example in the N64 ABI, we must add 4 bytes to the offset to get
1971 // the correct half of the slot, and reduce the alignment from 8 (slot
1972 // alignment) down to 4 (type alignment).
1973 if (!Subtarget.isLittle() && ArgSizeInBytes < ArgSlotSizeInBytes) {
1974 unsigned Adjustment = ArgSlotSizeInBytes - ArgSizeInBytes;
1975 VAList = DAG.getNode(ISD::ADD, DL, VAListPtr.getValueType(), VAList,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001976 DAG.getIntPtrConstant(Adjustment, DL));
Daniel Sanders2b553d42014-08-01 09:17:39 +00001977 }
1978 // Load the actual argument out of the pointer VAList
Justin Lebar9c375812016-07-15 18:27:10 +00001979 return DAG.getLoad(VT, DL, Chain, VAList, MachinePointerInfo());
Daniel Sanders2b553d42014-08-01 09:17:39 +00001980}
1981
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001982static SDValue lowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG,
1983 bool HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001984 EVT TyX = Op.getOperand(0).getValueType();
1985 EVT TyY = Op.getOperand(1).getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001986 SDLoc DL(Op);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001987 SDValue Const1 = DAG.getConstant(1, DL, MVT::i32);
1988 SDValue Const31 = DAG.getConstant(31, DL, MVT::i32);
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001989 SDValue Res;
1990
1991 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1992 // to i32.
1993 SDValue X = (TyX == MVT::f32) ?
1994 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1995 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1996 Const1);
1997 SDValue Y = (TyY == MVT::f32) ?
1998 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1999 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
2000 Const1);
2001
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00002002 if (HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00002003 // ext E, Y, 31, 1 ; extract bit31 of Y
2004 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
2005 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
2006 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
2007 } else {
2008 // sll SllX, X, 1
2009 // srl SrlX, SllX, 1
2010 // srl SrlY, Y, 31
2011 // sll SllY, SrlX, 31
2012 // or Or, SrlX, SllY
2013 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
2014 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
2015 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
2016 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
2017 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
2018 }
2019
2020 if (TyX == MVT::f32)
2021 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
2022
2023 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002024 Op.getOperand(0),
2025 DAG.getConstant(0, DL, MVT::i32));
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00002026 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00002027}
2028
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00002029static SDValue lowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG,
2030 bool HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00002031 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
2032 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
2033 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002034 SDLoc DL(Op);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002035 SDValue Const1 = DAG.getConstant(1, DL, MVT::i32);
Eric Christopher0713a9d2011-06-08 23:55:35 +00002036
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00002037 // Bitcast to integer nodes.
2038 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
2039 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00002040
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00002041 if (HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00002042 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
2043 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
2044 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002045 DAG.getConstant(WidthY - 1, DL, MVT::i32), Const1);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00002046
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00002047 if (WidthX > WidthY)
2048 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
2049 else if (WidthY > WidthX)
2050 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00002051
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00002052 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002053 DAG.getConstant(WidthX - 1, DL, MVT::i32), Const1,
2054 X);
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00002055 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
2056 }
2057
2058 // (d)sll SllX, X, 1
2059 // (d)srl SrlX, SllX, 1
2060 // (d)srl SrlY, Y, width(Y)-1
2061 // (d)sll SllY, SrlX, width(Y)-1
2062 // or Or, SrlX, SllY
2063 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
2064 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
2065 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002066 DAG.getConstant(WidthY - 1, DL, MVT::i32));
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00002067
2068 if (WidthX > WidthY)
2069 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
2070 else if (WidthY > WidthX)
2071 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
2072
2073 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002074 DAG.getConstant(WidthX - 1, DL, MVT::i32));
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00002075 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
2076 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00002077}
2078
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00002079SDValue
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002080MipsTargetLowering::lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher1c29a652014-07-18 22:55:25 +00002081 if (Subtarget.isGP64bit())
2082 return lowerFCOPYSIGN64(Op, DAG, Subtarget.hasExtractInsert());
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00002083
Eric Christopher1c29a652014-07-18 22:55:25 +00002084 return lowerFCOPYSIGN32(Op, DAG, Subtarget.hasExtractInsert());
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00002085}
2086
Akira Hatanaka66277522011-06-02 00:24:44 +00002087SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002088lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes5444a7b2011-06-16 00:40:02 +00002089 // check the depth
2090 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka15506782011-06-07 18:58:42 +00002091 "Frame address can only be determined for current frame.");
Akira Hatanaka66277522011-06-02 00:24:44 +00002092
Matthias Braun941a7052016-07-28 18:40:00 +00002093 MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo();
2094 MFI.setFrameAddressIsTaken(true);
Akira Hatanaka66277522011-06-02 00:24:44 +00002095 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002096 SDLoc DL(Op);
Eric Christopher96e72c62015-01-29 23:27:36 +00002097 SDValue FrameAddr = DAG.getCopyFromReg(
2098 DAG.getEntryNode(), DL, ABI.IsN64() ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka66277522011-06-02 00:24:44 +00002099 return FrameAddr;
2100}
2101
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002102SDValue MipsTargetLowering::lowerRETURNADDR(SDValue Op,
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00002103 SelectionDAG &DAG) const {
Bill Wendling908bf812014-01-06 00:43:20 +00002104 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00002105 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00002106
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00002107 // check the depth
2108 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
2109 "Return address can be determined only for current frame.");
2110
2111 MachineFunction &MF = DAG.getMachineFunction();
Matthias Braun941a7052016-07-28 18:40:00 +00002112 MachineFrameInfo &MFI = MF.getFrameInfo();
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00002113 MVT VT = Op.getSimpleValueType();
Eric Christopher96e72c62015-01-29 23:27:36 +00002114 unsigned RA = ABI.IsN64() ? Mips::RA_64 : Mips::RA;
Matthias Braun941a7052016-07-28 18:40:00 +00002115 MFI.setReturnAddressIsTaken(true);
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00002116
2117 // Return RA, which contains the return address. Mark it an implicit live-in.
2118 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002119 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), Reg, VT);
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00002120}
2121
Akira Hatanakac0b02062013-01-30 00:26:49 +00002122// An EH_RETURN is the result of lowering llvm.eh.return which in turn is
2123// generated from __builtin_eh_return (offset, handler)
2124// The effect of this is to adjust the stack pointer by "offset"
2125// and then branch to "handler".
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002126SDValue MipsTargetLowering::lowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Akira Hatanakac0b02062013-01-30 00:26:49 +00002127 const {
2128 MachineFunction &MF = DAG.getMachineFunction();
2129 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2130
2131 MipsFI->setCallsEhReturn();
2132 SDValue Chain = Op.getOperand(0);
2133 SDValue Offset = Op.getOperand(1);
2134 SDValue Handler = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002135 SDLoc DL(Op);
Eric Christopher96e72c62015-01-29 23:27:36 +00002136 EVT Ty = ABI.IsN64() ? MVT::i64 : MVT::i32;
Akira Hatanakac0b02062013-01-30 00:26:49 +00002137
2138 // Store stack offset in V1, store jump target in V0. Glue CopyToReg and
2139 // EH_RETURN nodes, so that instructions are emitted back-to-back.
Eric Christopher96e72c62015-01-29 23:27:36 +00002140 unsigned OffsetReg = ABI.IsN64() ? Mips::V1_64 : Mips::V1;
2141 unsigned AddrReg = ABI.IsN64() ? Mips::V0_64 : Mips::V0;
Akira Hatanakac0b02062013-01-30 00:26:49 +00002142 Chain = DAG.getCopyToReg(Chain, DL, OffsetReg, Offset, SDValue());
2143 Chain = DAG.getCopyToReg(Chain, DL, AddrReg, Handler, Chain.getValue(1));
2144 return DAG.getNode(MipsISD::EH_RETURN, DL, MVT::Other, Chain,
2145 DAG.getRegister(OffsetReg, Ty),
Mehdi Amini44ede332015-07-09 02:09:04 +00002146 DAG.getRegister(AddrReg, getPointerTy(MF.getDataLayout())),
Akira Hatanakac0b02062013-01-30 00:26:49 +00002147 Chain.getValue(1));
2148}
2149
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002150SDValue MipsTargetLowering::lowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka5fd22482012-06-14 21:10:56 +00002151 SelectionDAG &DAG) const {
Eli Friedman26a48482011-07-27 22:21:52 +00002152 // FIXME: Need pseudo-fence for 'singlethread' fences
2153 // FIXME: Set SType for weaker fences where supported/appropriate.
2154 unsigned SType = 0;
Andrew Trickef9de2a2013-05-25 02:42:55 +00002155 SDLoc DL(Op);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002156 return DAG.getNode(MipsISD::Sync, DL, MVT::Other, Op.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002157 DAG.getConstant(SType, DL, MVT::i32));
Eli Friedman26a48482011-07-27 22:21:52 +00002158}
2159
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002160SDValue MipsTargetLowering::lowerShiftLeftParts(SDValue Op,
Akira Hatanaka5fd22482012-06-14 21:10:56 +00002161 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002162 SDLoc DL(Op);
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +00002163 MVT VT = Subtarget.isGP64bit() ? MVT::i64 : MVT::i32;
2164
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002165 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2166 SDValue Shamt = Op.getOperand(2);
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +00002167 // if shamt < (VT.bits):
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002168 // lo = (shl lo, shamt)
2169 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
2170 // else:
2171 // lo = 0
2172 // hi = (shl lo, shamt[4:0])
2173 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002174 DAG.getConstant(-1, DL, MVT::i32));
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +00002175 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, VT, Lo,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002176 DAG.getConstant(1, DL, VT));
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +00002177 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, VT, ShiftRight1Lo, Not);
2178 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, VT, Hi, Shamt);
2179 SDValue Or = DAG.getNode(ISD::OR, DL, VT, ShiftLeftHi, ShiftRightLo);
2180 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, VT, Lo, Shamt);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002181 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
Daniel Sanders301f9372015-04-29 12:28:58 +00002182 DAG.getConstant(VT.getSizeInBits(), DL, MVT::i32));
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +00002183 Lo = DAG.getNode(ISD::SELECT, DL, VT, Cond,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002184 DAG.getConstant(0, DL, VT), ShiftLeftLo);
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +00002185 Hi = DAG.getNode(ISD::SELECT, DL, VT, Cond, ShiftLeftLo, Or);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002186
2187 SDValue Ops[2] = {Lo, Hi};
Craig Topper64941d92014-04-27 19:20:57 +00002188 return DAG.getMergeValues(Ops, DL);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002189}
2190
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002191SDValue MipsTargetLowering::lowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002192 bool IsSRA) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002193 SDLoc DL(Op);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002194 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2195 SDValue Shamt = Op.getOperand(2);
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +00002196 MVT VT = Subtarget.isGP64bit() ? MVT::i64 : MVT::i32;
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002197
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +00002198 // if shamt < (VT.bits):
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002199 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
2200 // if isSRA:
2201 // hi = (sra hi, shamt)
2202 // else:
2203 // hi = (srl hi, shamt)
2204 // else:
2205 // if isSRA:
2206 // lo = (sra hi, shamt[4:0])
2207 // hi = (sra hi, 31)
2208 // else:
2209 // lo = (srl hi, shamt[4:0])
2210 // hi = 0
2211 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002212 DAG.getConstant(-1, DL, MVT::i32));
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +00002213 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, VT, Hi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002214 DAG.getConstant(1, DL, VT));
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +00002215 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, VT, ShiftLeft1Hi, Not);
2216 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, VT, Lo, Shamt);
2217 SDValue Or = DAG.getNode(ISD::OR, DL, VT, ShiftLeftHi, ShiftRightLo);
2218 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL,
2219 DL, VT, Hi, Shamt);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002220 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
Daniel Sanders301f9372015-04-29 12:28:58 +00002221 DAG.getConstant(VT.getSizeInBits(), DL, MVT::i32));
2222 SDValue Ext = DAG.getNode(ISD::SRA, DL, VT, Hi,
2223 DAG.getConstant(VT.getSizeInBits() - 1, DL, VT));
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +00002224 Lo = DAG.getNode(ISD::SELECT, DL, VT, Cond, ShiftRightHi, Or);
2225 Hi = DAG.getNode(ISD::SELECT, DL, VT, Cond,
Daniel Sanders301f9372015-04-29 12:28:58 +00002226 IsSRA ? Ext : DAG.getConstant(0, DL, VT), ShiftRightHi);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002227
2228 SDValue Ops[2] = {Lo, Hi};
Craig Topper64941d92014-04-27 19:20:57 +00002229 return DAG.getMergeValues(Ops, DL);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002230}
2231
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002232static SDValue createLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002233 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka95866182012-06-13 19:06:08 +00002234 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002235 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka95866182012-06-13 19:06:08 +00002236 EVT BasePtrVT = Ptr.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002237 SDLoc DL(LD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002238 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
2239
2240 if (Offset)
Akira Hatanaka95866182012-06-13 19:06:08 +00002241 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002242 DAG.getConstant(Offset, DL, BasePtrVT));
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002243
2244 SDValue Ops[] = { Chain, Ptr, Src };
Craig Topper206fcd42014-04-26 19:29:41 +00002245 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, MemVT,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002246 LD->getMemOperand());
2247}
2248
2249// Expand an unaligned 32 or 64-bit integer load node.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002250SDValue MipsTargetLowering::lowerLOAD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002251 LoadSDNode *LD = cast<LoadSDNode>(Op);
2252 EVT MemVT = LD->getMemoryVT();
2253
Eric Christopher1c29a652014-07-18 22:55:25 +00002254 if (Subtarget.systemSupportsUnalignedAccess())
Daniel Sandersac272632014-05-23 13:18:02 +00002255 return Op;
2256
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002257 // Return if load is aligned or if MemVT is neither i32 nor i64.
2258 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2259 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2260 return SDValue();
2261
Eric Christopher1c29a652014-07-18 22:55:25 +00002262 bool IsLittle = Subtarget.isLittle();
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002263 EVT VT = Op.getValueType();
2264 ISD::LoadExtType ExtType = LD->getExtensionType();
2265 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
2266
2267 assert((VT == MVT::i32) || (VT == MVT::i64));
2268
2269 // Expand
2270 // (set dst, (i64 (load baseptr)))
2271 // to
2272 // (set tmp, (ldl (add baseptr, 7), undef))
2273 // (set dst, (ldr baseptr, tmp))
2274 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002275 SDValue LDL = createLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002276 IsLittle ? 7 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002277 return createLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002278 IsLittle ? 0 : 7);
2279 }
2280
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002281 SDValue LWL = createLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002282 IsLittle ? 3 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002283 SDValue LWR = createLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002284 IsLittle ? 0 : 3);
2285
2286 // Expand
2287 // (set dst, (i32 (load baseptr))) or
2288 // (set dst, (i64 (sextload baseptr))) or
2289 // (set dst, (i64 (extload baseptr)))
2290 // to
2291 // (set tmp, (lwl (add baseptr, 3), undef))
2292 // (set dst, (lwr baseptr, tmp))
2293 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
2294 (ExtType == ISD::EXTLOAD))
2295 return LWR;
2296
2297 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
2298
2299 // Expand
2300 // (set dst, (i64 (zextload baseptr)))
2301 // to
2302 // (set tmp0, (lwl (add baseptr, 3), undef))
2303 // (set tmp1, (lwr baseptr, tmp0))
2304 // (set tmp2, (shl tmp1, 32))
2305 // (set dst, (srl tmp2, 32))
Andrew Trickef9de2a2013-05-25 02:42:55 +00002306 SDLoc DL(LD);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002307 SDValue Const32 = DAG.getConstant(32, DL, MVT::i32);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002308 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka67346852012-06-04 17:46:29 +00002309 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
2310 SDValue Ops[] = { SRL, LWR.getValue(1) };
Craig Topper64941d92014-04-27 19:20:57 +00002311 return DAG.getMergeValues(Ops, DL);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002312}
2313
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002314static SDValue createStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002315 SDValue Chain, unsigned Offset) {
Akira Hatanaka95866182012-06-13 19:06:08 +00002316 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
2317 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002318 SDLoc DL(SD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002319 SDVTList VTList = DAG.getVTList(MVT::Other);
2320
2321 if (Offset)
Akira Hatanaka95866182012-06-13 19:06:08 +00002322 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002323 DAG.getConstant(Offset, DL, BasePtrVT));
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002324
2325 SDValue Ops[] = { Chain, Value, Ptr };
Craig Topper206fcd42014-04-26 19:29:41 +00002326 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, MemVT,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002327 SD->getMemOperand());
2328}
2329
2330// Expand an unaligned 32 or 64-bit integer store node.
Akira Hatanakad82ee942013-05-16 20:45:17 +00002331static SDValue lowerUnalignedIntStore(StoreSDNode *SD, SelectionDAG &DAG,
2332 bool IsLittle) {
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002333 SDValue Value = SD->getValue(), Chain = SD->getChain();
2334 EVT VT = Value.getValueType();
2335
2336 // Expand
2337 // (store val, baseptr) or
2338 // (truncstore val, baseptr)
2339 // to
2340 // (swl val, (add baseptr, 3))
2341 // (swr val, baseptr)
2342 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002343 SDValue SWL = createStoreLR(MipsISD::SWL, DAG, SD, Chain,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002344 IsLittle ? 3 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002345 return createStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002346 }
2347
2348 assert(VT == MVT::i64);
2349
2350 // Expand
2351 // (store val, baseptr)
2352 // to
2353 // (sdl val, (add baseptr, 7))
2354 // (sdr val, baseptr)
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002355 SDValue SDL = createStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2356 return createStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002357}
2358
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002359// Lower (store (fp_to_sint $fp) $ptr) to (store (TruncIntFP $fp), $ptr).
2360static SDValue lowerFP_TO_SINT_STORE(StoreSDNode *SD, SelectionDAG &DAG) {
2361 SDValue Val = SD->getValue();
2362
2363 if (Val.getOpcode() != ISD::FP_TO_SINT)
2364 return SDValue();
2365
2366 EVT FPTy = EVT::getFloatingPointVT(Val.getValueSizeInBits());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002367 SDValue Tr = DAG.getNode(MipsISD::TruncIntFP, SDLoc(Val), FPTy,
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002368 Val.getOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002369 return DAG.getStore(SD->getChain(), SDLoc(SD), Tr, SD->getBasePtr(),
Justin Lebar9c375812016-07-15 18:27:10 +00002370 SD->getPointerInfo(), SD->getAlignment(),
2371 SD->getMemOperand()->getFlags());
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002372}
2373
Akira Hatanakad82ee942013-05-16 20:45:17 +00002374SDValue MipsTargetLowering::lowerSTORE(SDValue Op, SelectionDAG &DAG) const {
2375 StoreSDNode *SD = cast<StoreSDNode>(Op);
2376 EVT MemVT = SD->getMemoryVT();
2377
2378 // Lower unaligned integer stores.
Eric Christopher1c29a652014-07-18 22:55:25 +00002379 if (!Subtarget.systemSupportsUnalignedAccess() &&
Daniel Sandersac272632014-05-23 13:18:02 +00002380 (SD->getAlignment() < MemVT.getSizeInBits() / 8) &&
Akira Hatanakad82ee942013-05-16 20:45:17 +00002381 ((MemVT == MVT::i32) || (MemVT == MVT::i64)))
Eric Christopher1c29a652014-07-18 22:55:25 +00002382 return lowerUnalignedIntStore(SD, DAG, Subtarget.isLittle());
Akira Hatanakad82ee942013-05-16 20:45:17 +00002383
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002384 return lowerFP_TO_SINT_STORE(SD, DAG);
Akira Hatanakad82ee942013-05-16 20:45:17 +00002385}
2386
Hal Finkel5081ac22016-09-01 10:28:47 +00002387SDValue MipsTargetLowering::lowerEH_DWARF_CFA(SDValue Op,
2388 SelectionDAG &DAG) const {
Akira Hatanaka28e02ec2012-11-07 19:10:58 +00002389
Hal Finkel5081ac22016-09-01 10:28:47 +00002390 // Return a fixed StackObject with offset 0 which points to the old stack
2391 // pointer.
Matthias Braun941a7052016-07-28 18:40:00 +00002392 MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo();
Akira Hatanaka28e02ec2012-11-07 19:10:58 +00002393 EVT ValTy = Op->getValueType(0);
Matthias Braun941a7052016-07-28 18:40:00 +00002394 int FI = MFI.CreateFixedObject(Op.getValueSizeInBits() / 8, 0, false);
Hal Finkel5081ac22016-09-01 10:28:47 +00002395 return DAG.getFrameIndex(FI, ValTy);
Akira Hatanaka28e02ec2012-11-07 19:10:58 +00002396}
2397
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002398SDValue MipsTargetLowering::lowerFP_TO_SINT(SDValue Op,
2399 SelectionDAG &DAG) const {
2400 EVT FPTy = EVT::getFloatingPointVT(Op.getValueSizeInBits());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002401 SDValue Trunc = DAG.getNode(MipsISD::TruncIntFP, SDLoc(Op), FPTy,
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002402 Op.getOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002403 return DAG.getNode(ISD::BITCAST, SDLoc(Op), Op.getValueType(), Trunc);
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002404}
2405
Akira Hatanakae2489122011-04-15 21:51:11 +00002406//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002407// Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002408//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002409
Akira Hatanakae2489122011-04-15 21:51:11 +00002410//===----------------------------------------------------------------------===//
Wesley Peck527da1b2010-11-23 03:31:01 +00002411// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002412// Mips O32 ABI rules:
2413// ---
2414// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peck527da1b2010-11-23 03:31:01 +00002415// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002416// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peck527da1b2010-11-23 03:31:01 +00002417// f64 - Only passed in two aliased f32 registers if no int reg has been used
2418// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Sylvestre Ledru469de192014-08-11 18:04:46 +00002419// not used, it must be shadowed. If only A3 is available, shadow it and
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002420// go to stack.
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002421//
2422// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanakae2489122011-04-15 21:51:11 +00002423//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002424
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00002425static bool CC_MipsO32(unsigned ValNo, MVT ValVT, MVT LocVT,
2426 CCValAssign::LocInfo LocInfo, ISD::ArgFlagsTy ArgFlags,
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002427 CCState &State, ArrayRef<MCPhysReg> F64Regs) {
Eric Christopher96e72c62015-01-29 23:27:36 +00002428 const MipsSubtarget &Subtarget = static_cast<const MipsSubtarget &>(
2429 State.getMachineFunction().getSubtarget());
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002430
Craig Topper840beec2014-04-04 05:16:06 +00002431 static const MCPhysReg IntRegs[] = { Mips::A0, Mips::A1, Mips::A2, Mips::A3 };
2432 static const MCPhysReg F32Regs[] = { Mips::F12, Mips::F14 };
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002433
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002434 // Do not process byval args here.
2435 if (ArgFlags.isByVal())
2436 return true;
Akira Hatanaka5e16c6a2011-05-24 19:18:33 +00002437
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002438 // Promote i8 and i16
Daniel Sandersd134c9d2014-12-02 20:40:27 +00002439 if (ArgFlags.isInReg() && !Subtarget.isLittle()) {
2440 if (LocVT == MVT::i8 || LocVT == MVT::i16 || LocVT == MVT::i32) {
2441 LocVT = MVT::i32;
2442 if (ArgFlags.isSExt())
2443 LocInfo = CCValAssign::SExtUpper;
2444 else if (ArgFlags.isZExt())
2445 LocInfo = CCValAssign::ZExtUpper;
2446 else
2447 LocInfo = CCValAssign::AExtUpper;
2448 }
2449 }
2450
2451 // Promote i8 and i16
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002452 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2453 LocVT = MVT::i32;
2454 if (ArgFlags.isSExt())
2455 LocInfo = CCValAssign::SExt;
2456 else if (ArgFlags.isZExt())
2457 LocInfo = CCValAssign::ZExt;
2458 else
2459 LocInfo = CCValAssign::AExt;
2460 }
2461
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002462 unsigned Reg;
2463
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002464 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2465 // is true: function is vararg, argument is 3rd or higher, there is previous
2466 // argument which is not f32 or f64.
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002467 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1 ||
2468 State.getFirstUnallocated(F32Regs) != ValNo;
Akira Hatanaka9e6a8cc2011-05-19 20:29:48 +00002469 unsigned OrigAlign = ArgFlags.getOrigAlign();
2470 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002471
2472 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002473 Reg = State.AllocateReg(IntRegs);
Akira Hatanaka9e6a8cc2011-05-19 20:29:48 +00002474 // If this is the first part of an i64 arg,
2475 // the allocated register must be either A0 or A2.
2476 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002477 Reg = State.AllocateReg(IntRegs);
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002478 LocVT = MVT::i32;
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002479 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2480 // Allocate int register and shadow next int register. If first
2481 // available register is Mips::A1 or Mips::A3, shadow it too.
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002482 Reg = State.AllocateReg(IntRegs);
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002483 if (Reg == Mips::A1 || Reg == Mips::A3)
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002484 Reg = State.AllocateReg(IntRegs);
2485 State.AllocateReg(IntRegs);
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002486 LocVT = MVT::i32;
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002487 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2488 // we are guaranteed to find an available float register
2489 if (ValVT == MVT::f32) {
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002490 Reg = State.AllocateReg(F32Regs);
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002491 // Shadow int register
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002492 State.AllocateReg(IntRegs);
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002493 } else {
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002494 Reg = State.AllocateReg(F64Regs);
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002495 // Shadow int registers
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002496 unsigned Reg2 = State.AllocateReg(IntRegs);
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002497 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002498 State.AllocateReg(IntRegs);
2499 State.AllocateReg(IntRegs);
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002500 }
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002501 } else
2502 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002503
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002504 if (!Reg) {
2505 unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() >> 3,
2506 OrigAlign);
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002507 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002508 } else
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002509 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002510
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002511 return false;
Akira Hatanaka202f6402011-11-12 02:20:46 +00002512}
2513
Akira Hatanakabfb66242013-08-20 23:38:40 +00002514static bool CC_MipsO32_FP32(unsigned ValNo, MVT ValVT,
2515 MVT LocVT, CCValAssign::LocInfo LocInfo,
2516 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002517 static const MCPhysReg F64Regs[] = { Mips::D6, Mips::D7 };
Akira Hatanakabfb66242013-08-20 23:38:40 +00002518
2519 return CC_MipsO32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State, F64Regs);
2520}
2521
2522static bool CC_MipsO32_FP64(unsigned ValNo, MVT ValVT,
2523 MVT LocVT, CCValAssign::LocInfo LocInfo,
2524 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002525 static const MCPhysReg F64Regs[] = { Mips::D12_64, Mips::D14_64 };
Akira Hatanakabfb66242013-08-20 23:38:40 +00002526
2527 return CC_MipsO32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State, F64Regs);
2528}
2529
Reid Klecknerd3781742014-11-14 00:39:33 +00002530static bool CC_MipsO32(unsigned ValNo, MVT ValVT, MVT LocVT,
2531 CCValAssign::LocInfo LocInfo, ISD::ArgFlagsTy ArgFlags,
2532 CCState &State) LLVM_ATTRIBUTE_UNUSED;
Reed Kotlerd5c41962014-11-13 23:37:45 +00002533
Akira Hatanaka202f6402011-11-12 02:20:46 +00002534#include "MipsGenCallingConv.inc"
2535
Akira Hatanakae2489122011-04-15 21:51:11 +00002536//===----------------------------------------------------------------------===//
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002537// Call Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002538//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002539
Akira Hatanaka61bbcce2011-09-23 00:58:33 +00002540// Return next O32 integer argument register.
2541static unsigned getNextIntArgReg(unsigned Reg) {
2542 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2543 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2544}
2545
Benjamin Kramerbdc49562016-06-12 15:39:02 +00002546SDValue MipsTargetLowering::passArgOnStack(SDValue StackPtr, unsigned Offset,
2547 SDValue Chain, SDValue Arg,
2548 const SDLoc &DL, bool IsTailCall,
2549 SelectionDAG &DAG) const {
Akira Hatanaka6233cf52012-10-30 19:23:25 +00002550 if (!IsTailCall) {
Mehdi Amini44ede332015-07-09 02:09:04 +00002551 SDValue PtrOff =
2552 DAG.getNode(ISD::ADD, DL, getPointerTy(DAG.getDataLayout()), StackPtr,
2553 DAG.getIntPtrConstant(Offset, DL));
Justin Lebar9c375812016-07-15 18:27:10 +00002554 return DAG.getStore(Chain, DL, Arg, PtrOff, MachinePointerInfo());
Akira Hatanaka6233cf52012-10-30 19:23:25 +00002555 }
2556
Matthias Braun941a7052016-07-28 18:40:00 +00002557 MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo();
2558 int FI = MFI.CreateFixedObject(Arg.getValueSizeInBits() / 8, Offset, false);
Mehdi Amini44ede332015-07-09 02:09:04 +00002559 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy(DAG.getDataLayout()));
Akira Hatanaka6233cf52012-10-30 19:23:25 +00002560 return DAG.getStore(Chain, DL, Arg, FIN, MachinePointerInfo(),
Justin Lebar9c375812016-07-15 18:27:10 +00002561 /* Alignment = */ 0, MachineMemOperand::MOVolatile);
Akira Hatanaka6233cf52012-10-30 19:23:25 +00002562}
2563
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002564void MipsTargetLowering::
2565getOpndList(SmallVectorImpl<SDValue> &Ops,
2566 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
2567 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
Sasa Stankovic7072a792014-10-01 08:22:21 +00002568 bool IsCallReloc, CallLoweringInfo &CLI, SDValue Callee,
2569 SDValue Chain) const {
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002570 // Insert node "GP copy globalreg" before call to function.
2571 //
2572 // R_MIPS_CALL* operators (emitted when non-internal functions are called
2573 // in PIC mode) allow symbols to be resolved via lazy binding.
2574 // The lazy binding stub requires GP to point to the GOT.
Sasa Stankovic7072a792014-10-01 08:22:21 +00002575 // Note that we don't need GP to point to the GOT for indirect calls
2576 // (when R_MIPS_CALL* is not used for the call) because Mips linker generates
2577 // lazy binding stub for a function only when R_MIPS_CALL* are the only relocs
2578 // used for the function (that is, Mips linker doesn't generate lazy binding
2579 // stub for a function whose address is taken in the program).
2580 if (IsPICCall && !InternalLinkage && IsCallReloc) {
Eric Christopher96e72c62015-01-29 23:27:36 +00002581 unsigned GPReg = ABI.IsN64() ? Mips::GP_64 : Mips::GP;
2582 EVT Ty = ABI.IsN64() ? MVT::i64 : MVT::i32;
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002583 RegsToPass.push_back(std::make_pair(GPReg, getGlobalReg(CLI.DAG, Ty)));
2584 }
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002585
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002586 // Build a sequence of copy-to-reg nodes chained together with token
2587 // chain and flag operands which copy the outgoing args into registers.
2588 // The InFlag in necessary since all emitted instructions must be
2589 // stuck together.
2590 SDValue InFlag;
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002591
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002592 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2593 Chain = CLI.DAG.getCopyToReg(Chain, CLI.DL, RegsToPass[i].first,
2594 RegsToPass[i].second, InFlag);
2595 InFlag = Chain.getValue(1);
2596 }
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002597
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002598 // Add argument registers to the end of the list so that they are
2599 // known live into the call.
2600 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2601 Ops.push_back(CLI.DAG.getRegister(RegsToPass[i].first,
2602 RegsToPass[i].second.getValueType()));
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002603
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002604 // Add a register mask operand representing the call-preserved registers.
Eric Christopher96e72c62015-01-29 23:27:36 +00002605 const TargetRegisterInfo *TRI = Subtarget.getRegisterInfo();
Eric Christopher9deb75d2015-03-11 22:42:13 +00002606 const uint32_t *Mask =
2607 TRI->getCallPreservedMask(CLI.DAG.getMachineFunction(), CLI.CallConv);
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002608 assert(Mask && "Missing call preserved mask for calling convention");
Eric Christopher1c29a652014-07-18 22:55:25 +00002609 if (Subtarget.inMips16HardFloat()) {
Reed Kotler783c7942013-05-10 22:25:39 +00002610 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(CLI.Callee)) {
2611 llvm::StringRef Sym = G->getGlobal()->getName();
2612 Function *F = G->getGlobal()->getParent()->getFunction(Sym);
Reed Kotler3230e722013-12-12 02:41:11 +00002613 if (F && F->hasFnAttribute("__Mips16RetHelper")) {
Reed Kotler783c7942013-05-10 22:25:39 +00002614 Mask = MipsRegisterInfo::getMips16RetHelperMask();
2615 }
2616 }
2617 }
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002618 Ops.push_back(CLI.DAG.getRegisterMask(Mask));
2619
2620 if (InFlag.getNode())
2621 Ops.push_back(InFlag);
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002622}
2623
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002624/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman624801e2009-01-26 03:15:54 +00002625/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002626SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00002627MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002628 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00002629 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00002630 SDLoc DL = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +00002631 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
2632 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
2633 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Akira Hatanakabeda2242012-07-31 18:46:41 +00002634 SDValue Chain = CLI.Chain;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002635 SDValue Callee = CLI.Callee;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002636 bool &IsTailCall = CLI.IsTailCall;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002637 CallingConv::ID CallConv = CLI.CallConv;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002638 bool IsVarArg = CLI.IsVarArg;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002639
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002640 MachineFunction &MF = DAG.getMachineFunction();
Matthias Braun941a7052016-07-28 18:40:00 +00002641 MachineFrameInfo &MFI = MF.getFrameInfo();
Eric Christopher96e72c62015-01-29 23:27:36 +00002642 const TargetFrameLowering *TFL = Subtarget.getFrameLowering();
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002643 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
Rafael Espindola9f1c1fe2016-06-27 12:48:21 +00002644 bool IsPIC = isPositionIndependent();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002645
2646 // Analyze operands of the call, assigning locations to each operand.
2647 SmallVector<CCValAssign, 16> ArgLocs;
Daniel Sanders41a64c42014-11-07 11:10:48 +00002648 MipsCCState CCInfo(
2649 CallConv, IsVarArg, DAG.getMachineFunction(), ArgLocs, *DAG.getContext(),
2650 MipsCCState::getSpecialCallingConvForCallee(Callee.getNode(), Subtarget));
Daniel Sandersb315c8c2014-11-07 15:33:08 +00002651
2652 // Allocate the reserved argument area. It seems strange to do this from the
2653 // caller side but removing it breaks the frame size calculation.
Daniel Sandersb315c8c2014-11-07 15:33:08 +00002654 CCInfo.AllocateStack(ABI.GetCalleeAllocdArgSizeInBytes(CallConv), 1);
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002655
Daniel Sanderscfad1e32014-11-07 11:43:49 +00002656 CCInfo.AnalyzeCallOperands(Outs, CC_Mips, CLI.getArgs(), Callee.getNode());
Wesley Peck527da1b2010-11-23 03:31:01 +00002657
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002658 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka195a1e22011-06-08 17:39:33 +00002659 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka97ba7692012-07-26 23:27:01 +00002660
Simon Dardis1dcb9112016-11-20 21:23:08 +00002661 // Check if it's really possible to do a tail call. Restrict it to functions
2662 // that are part of this compilation unit.
2663 bool InternalLinkage = false;
2664 if (IsTailCall) {
Daniel Sanders23e98772014-11-02 16:09:29 +00002665 IsTailCall = isEligibleForTailCallOptimization(
2666 CCInfo, NextStackOffset, *MF.getInfo<MipsFunctionInfo>());
Simon Dardis1dcb9112016-11-20 21:23:08 +00002667 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2668 InternalLinkage = G->getGlobal()->hasInternalLinkage();
2669 IsTailCall &= (InternalLinkage || G->getGlobal()->hasLocalLinkage() ||
2670 G->getGlobal()->hasPrivateLinkage() ||
2671 G->getGlobal()->hasHiddenVisibility() ||
2672 G->getGlobal()->hasProtectedVisibility());
2673 }
2674 }
Reid Kleckner5772b772014-04-24 20:14:34 +00002675 if (!IsTailCall && CLI.CS && CLI.CS->isMustTailCall())
2676 report_fatal_error("failed to perform tail call elimination on a call "
2677 "site marked musttail");
2678
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002679 if (IsTailCall)
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002680 ++NumTailCalls;
2681
Akira Hatanaka79738332011-09-19 20:26:02 +00002682 // Chain is the output chain of the last Load/Store or CopyToReg node.
2683 // ByValChain is the output chain of the last Memcpy node created for copying
2684 // byval arguments to the stack.
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002685 unsigned StackAlignment = TFL->getStackAlignment();
Rui Ueyamada00f2f2016-01-14 21:06:47 +00002686 NextStackOffset = alignTo(NextStackOffset, StackAlignment);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002687 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, DL, true);
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002688
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002689 if (!IsTailCall)
Andrew Trickad6d08a2013-05-29 22:03:55 +00002690 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal, DL);
Akira Hatanakabeda2242012-07-31 18:46:41 +00002691
Mehdi Amini44ede332015-07-09 02:09:04 +00002692 SDValue StackPtr =
2693 DAG.getCopyFromReg(Chain, DL, ABI.IsN64() ? Mips::SP_64 : Mips::SP,
2694 getPointerTy(DAG.getDataLayout()));
Akira Hatanaka195a1e22011-06-08 17:39:33 +00002695
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002696 std::deque< std::pair<unsigned, SDValue> > RegsToPass;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002697 SmallVector<SDValue, 8> MemOpChains;
Daniel Sanders23e98772014-11-02 16:09:29 +00002698
2699 CCInfo.rewindByValRegsInfo();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002700
2701 // Walk the register/memloc assignments, inserting copies/loads.
2702 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002703 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002704 CCValAssign &VA = ArgLocs[i];
Akira Hatanakab20a3252011-10-28 19:49:00 +00002705 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka19891f82011-11-12 02:34:50 +00002706 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Daniel Sandersc43cda82014-11-07 16:54:21 +00002707 bool UseUpperBits = false;
Akira Hatanaka19891f82011-11-12 02:34:50 +00002708
2709 // ByVal Arg.
2710 if (Flags.isByVal()) {
Daniel Sanders23e98772014-11-02 16:09:29 +00002711 unsigned FirstByValReg, LastByValReg;
2712 unsigned ByValIdx = CCInfo.getInRegsParamsProcessed();
2713 CCInfo.getInRegsParamInfo(ByValIdx, FirstByValReg, LastByValReg);
2714
Akira Hatanaka19891f82011-11-12 02:34:50 +00002715 assert(Flags.getByValSize() &&
2716 "ByVal args of size 0 should have been ignored by front-end.");
Daniel Sanders23e98772014-11-02 16:09:29 +00002717 assert(ByValIdx < CCInfo.getInRegsParamsCount());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002718 assert(!IsTailCall &&
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002719 "Do not tail-call optimize if there is a byval argument.");
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002720 passByValArg(Chain, DL, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg,
Daniel Sandersb315c8c2014-11-07 15:33:08 +00002721 FirstByValReg, LastByValReg, Flags, Subtarget.isLittle(),
2722 VA);
Daniel Sanders23e98772014-11-02 16:09:29 +00002723 CCInfo.nextInRegsParam();
Akira Hatanaka19891f82011-11-12 02:34:50 +00002724 continue;
2725 }
Jia Liuf54f60f2012-02-28 07:46:26 +00002726
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002727 // Promote the value if needed.
2728 switch (VA.getLocInfo()) {
Daniel Sandersc43cda82014-11-07 16:54:21 +00002729 default:
2730 llvm_unreachable("Unknown loc info!");
Wesley Peck527da1b2010-11-23 03:31:01 +00002731 case CCValAssign::Full:
Akira Hatanakab20a3252011-10-28 19:49:00 +00002732 if (VA.isRegLoc()) {
2733 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00002734 (ValVT == MVT::f64 && LocVT == MVT::i64) ||
2735 (ValVT == MVT::i64 && LocVT == MVT::f64))
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002736 Arg = DAG.getNode(ISD::BITCAST, DL, LocVT, Arg);
Akira Hatanakab20a3252011-10-28 19:49:00 +00002737 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002738 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002739 Arg, DAG.getConstant(0, DL, MVT::i32));
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002740 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002741 Arg, DAG.getConstant(1, DL, MVT::i32));
Eric Christopher1c29a652014-07-18 22:55:25 +00002742 if (!Subtarget.isLittle())
Akira Hatanaka27916972011-04-15 19:52:08 +00002743 std::swap(Lo, Hi);
Jia Liuf54f60f2012-02-28 07:46:26 +00002744 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka61bbcce2011-09-23 00:58:33 +00002745 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2746 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2747 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002748 continue;
Wesley Peck527da1b2010-11-23 03:31:01 +00002749 }
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002750 }
2751 break;
Daniel Sanders23e98772014-11-02 16:09:29 +00002752 case CCValAssign::BCvt:
2753 Arg = DAG.getNode(ISD::BITCAST, DL, LocVT, Arg);
2754 break;
Daniel Sandersc43cda82014-11-07 16:54:21 +00002755 case CCValAssign::SExtUpper:
2756 UseUpperBits = true;
Justin Bognerb03fd122016-08-17 05:10:15 +00002757 LLVM_FALLTHROUGH;
Chris Lattner52f16de2008-03-17 06:57:02 +00002758 case CCValAssign::SExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002759 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002760 break;
Daniel Sandersc43cda82014-11-07 16:54:21 +00002761 case CCValAssign::ZExtUpper:
2762 UseUpperBits = true;
Justin Bognerb03fd122016-08-17 05:10:15 +00002763 LLVM_FALLTHROUGH;
Chris Lattner52f16de2008-03-17 06:57:02 +00002764 case CCValAssign::ZExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002765 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002766 break;
Daniel Sandersc43cda82014-11-07 16:54:21 +00002767 case CCValAssign::AExtUpper:
2768 UseUpperBits = true;
Justin Bognerb03fd122016-08-17 05:10:15 +00002769 LLVM_FALLTHROUGH;
Chris Lattner52f16de2008-03-17 06:57:02 +00002770 case CCValAssign::AExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002771 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002772 break;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002773 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002774
Daniel Sandersc43cda82014-11-07 16:54:21 +00002775 if (UseUpperBits) {
2776 unsigned ValSizeInBits = Outs[i].ArgVT.getSizeInBits();
2777 unsigned LocSizeInBits = VA.getLocVT().getSizeInBits();
2778 Arg = DAG.getNode(
2779 ISD::SHL, DL, VA.getLocVT(), Arg,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002780 DAG.getConstant(LocSizeInBits - ValSizeInBits, DL, VA.getLocVT()));
Daniel Sandersc43cda82014-11-07 16:54:21 +00002781 }
2782
Wesley Peck527da1b2010-11-23 03:31:01 +00002783 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopes3e0d0302007-11-05 03:02:32 +00002784 // RegsToPass vector
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002785 if (VA.isRegLoc()) {
2786 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattner52f16de2008-03-17 06:57:02 +00002787 continue;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002788 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002789
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002790 // Register can't get to this point...
Chris Lattner52f16de2008-03-17 06:57:02 +00002791 assert(VA.isMemLoc());
Wesley Peck527da1b2010-11-23 03:31:01 +00002792
Wesley Peck527da1b2010-11-23 03:31:01 +00002793 // emit ISD::STORE whichs stores the
Chris Lattner52f16de2008-03-17 06:57:02 +00002794 // parameter value to a stack Location
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002795 MemOpChains.push_back(passArgOnStack(StackPtr, VA.getLocMemOffset(),
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002796 Chain, Arg, DL, IsTailCall, DAG));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002797 }
2798
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002799 // Transform all store nodes into one single node because all store
2800 // nodes are independent of each other.
Wesley Peck527da1b2010-11-23 03:31:01 +00002801 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002802 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, MemOpChains);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002803
Bill Wendling24c79f22008-09-16 21:48:12 +00002804 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peck527da1b2010-11-23 03:31:01 +00002805 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2806 // node so that legalize doesn't hack it.
Simon Dardis09e65ef2017-01-26 10:19:02 +00002807
Akira Hatanakad6f1c582011-04-07 19:51:44 +00002808 SDValue CalleeLo;
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002809 EVT Ty = Callee.getValueType();
Simon Dardis1dcb9112016-11-20 21:23:08 +00002810 bool GlobalOrExternal = false, IsCallReloc = false;
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002811
2812 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Simon Dardis09e65ef2017-01-26 10:19:02 +00002813 if (IsPIC) {
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002814 const GlobalValue *Val = G->getGlobal();
2815 InternalLinkage = Val->hasInternalLinkage();
Akira Hatanakacf9a61b2012-12-13 03:17:29 +00002816
2817 if (InternalLinkage)
Eric Christopher96e72c62015-01-29 23:27:36 +00002818 Callee = getAddrLocal(G, DL, Ty, DAG, ABI.IsN32() || ABI.IsN64());
Sasa Stankovic7072a792014-10-01 08:22:21 +00002819 else if (LargeGOT) {
Daniel Sanders9a4f2c52015-01-24 14:35:11 +00002820 Callee = getAddrGlobalLargeGOT(G, DL, Ty, DAG, MipsII::MO_CALL_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002821 MipsII::MO_CALL_LO16, Chain,
2822 FuncInfo->callPtrInfo(Val));
Sasa Stankovic7072a792014-10-01 08:22:21 +00002823 IsCallReloc = true;
2824 } else {
Daniel Sanders9a4f2c52015-01-24 14:35:11 +00002825 Callee = getAddrGlobal(G, DL, Ty, DAG, MipsII::MO_GOT_CALL, Chain,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002826 FuncInfo->callPtrInfo(Val));
Sasa Stankovic7072a792014-10-01 08:22:21 +00002827 IsCallReloc = true;
2828 }
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002829 } else
Mehdi Amini44ede332015-07-09 02:09:04 +00002830 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL,
2831 getPointerTy(DAG.getDataLayout()), 0,
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002832 MipsII::MO_NO_FLAG);
Akira Hatanaka8e16aac2011-12-09 01:45:12 +00002833 GlobalOrExternal = true;
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002834 }
2835 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002836 const char *Sym = S->getSymbol();
2837
Simon Dardis09e65ef2017-01-26 10:19:02 +00002838 if (!IsPIC) // static
Mehdi Amini44ede332015-07-09 02:09:04 +00002839 Callee = DAG.getTargetExternalSymbol(
2840 Sym, getPointerTy(DAG.getDataLayout()), MipsII::MO_NO_FLAG);
Sasa Stankovic7072a792014-10-01 08:22:21 +00002841 else if (LargeGOT) {
Daniel Sanders9a4f2c52015-01-24 14:35:11 +00002842 Callee = getAddrGlobalLargeGOT(S, DL, Ty, DAG, MipsII::MO_CALL_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002843 MipsII::MO_CALL_LO16, Chain,
2844 FuncInfo->callPtrInfo(Sym));
Sasa Stankovic7072a792014-10-01 08:22:21 +00002845 IsCallReloc = true;
Simon Dardis09e65ef2017-01-26 10:19:02 +00002846 } else { // PIC
Daniel Sanders9a4f2c52015-01-24 14:35:11 +00002847 Callee = getAddrGlobal(S, DL, Ty, DAG, MipsII::MO_GOT_CALL, Chain,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002848 FuncInfo->callPtrInfo(Sym));
Sasa Stankovic7072a792014-10-01 08:22:21 +00002849 IsCallReloc = true;
2850 }
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002851
Akira Hatanaka8e16aac2011-12-09 01:45:12 +00002852 GlobalOrExternal = true;
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002853 }
2854
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002855 SmallVector<SDValue, 8> Ops(1, Chain);
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002856 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002857
Simon Dardis09e65ef2017-01-26 10:19:02 +00002858 getOpndList(Ops, RegsToPass, IsPIC, GlobalOrExternal, InternalLinkage,
Sasa Stankovic7072a792014-10-01 08:22:21 +00002859 IsCallReloc, CLI, Callee, Chain);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002860
Simon Dardis9a66bbe2016-09-21 09:43:40 +00002861 if (IsTailCall) {
2862 MF.getFrameInfo().setHasTailCall();
Craig Topper48d114b2014-04-26 18:35:24 +00002863 return DAG.getNode(MipsISD::TailCall, DL, MVT::Other, Ops);
Simon Dardis9a66bbe2016-09-21 09:43:40 +00002864 }
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002865
Craig Topper48d114b2014-04-26 18:35:24 +00002866 Chain = DAG.getNode(MipsISD::JmpLink, DL, NodeTys, Ops);
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002867 SDValue InFlag = Chain.getValue(1);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002868
Bruno Cardoso Lopes193e64c2010-01-30 18:32:07 +00002869 // Create the CALLSEQ_END node.
Akira Hatanaka97ba7692012-07-26 23:27:01 +00002870 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002871 DAG.getIntPtrConstant(0, DL, true), InFlag, DL);
Bruno Cardoso Lopes193e64c2010-01-30 18:32:07 +00002872 InFlag = Chain.getValue(1);
2873
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002874 // Handle result values, copying them out of physregs into vregs that we
2875 // return.
Daniel Sandersb3ca3382014-09-26 10:06:12 +00002876 return LowerCallResult(Chain, InFlag, CallConv, IsVarArg, Ins, DL, DAG,
2877 InVals, CLI);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002878}
2879
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002880/// LowerCallResult - Lower the result values of a call into the
2881/// appropriate copies out of appropriate physical registers.
Daniel Sandersb3ca3382014-09-26 10:06:12 +00002882SDValue MipsTargetLowering::LowerCallResult(
2883 SDValue Chain, SDValue InFlag, CallingConv::ID CallConv, bool IsVarArg,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00002884 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &DL,
2885 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals,
Daniel Sandersb3ca3382014-09-26 10:06:12 +00002886 TargetLowering::CallLoweringInfo &CLI) const {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002887 // Assign locations to each value returned by this call.
2888 SmallVector<CCValAssign, 16> RVLocs;
Daniel Sandersb3ca3382014-09-26 10:06:12 +00002889 MipsCCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(), RVLocs,
2890 *DAG.getContext());
2891 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips, CLI);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002892
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002893 // Copy all of the result registers out of their specified physreg.
2894 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Daniel Sandersae275e32014-09-25 12:15:05 +00002895 CCValAssign &VA = RVLocs[i];
2896 assert(VA.isRegLoc() && "Can only return in registers!");
2897
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002898 SDValue Val = DAG.getCopyFromReg(Chain, DL, RVLocs[i].getLocReg(),
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002899 RVLocs[i].getLocVT(), InFlag);
2900 Chain = Val.getValue(1);
2901 InFlag = Val.getValue(2);
2902
Daniel Sandersae275e32014-09-25 12:15:05 +00002903 if (VA.isUpperBitsInLoc()) {
2904 unsigned ValSizeInBits = Ins[i].ArgVT.getSizeInBits();
2905 unsigned LocSizeInBits = VA.getLocVT().getSizeInBits();
2906 unsigned Shift =
2907 VA.getLocInfo() == CCValAssign::ZExtUpper ? ISD::SRL : ISD::SRA;
2908 Val = DAG.getNode(
2909 Shift, DL, VA.getLocVT(), Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002910 DAG.getConstant(LocSizeInBits - ValSizeInBits, DL, VA.getLocVT()));
Daniel Sandersae275e32014-09-25 12:15:05 +00002911 }
2912
2913 switch (VA.getLocInfo()) {
2914 default:
2915 llvm_unreachable("Unknown loc info!");
2916 case CCValAssign::Full:
2917 break;
2918 case CCValAssign::BCvt:
2919 Val = DAG.getNode(ISD::BITCAST, DL, VA.getValVT(), Val);
2920 break;
2921 case CCValAssign::AExt:
2922 case CCValAssign::AExtUpper:
2923 Val = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), Val);
2924 break;
2925 case CCValAssign::ZExt:
2926 case CCValAssign::ZExtUpper:
2927 Val = DAG.getNode(ISD::AssertZext, DL, VA.getLocVT(), Val,
2928 DAG.getValueType(VA.getValVT()));
2929 Val = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), Val);
2930 break;
2931 case CCValAssign::SExt:
2932 case CCValAssign::SExtUpper:
2933 Val = DAG.getNode(ISD::AssertSext, DL, VA.getLocVT(), Val,
2934 DAG.getValueType(VA.getValVT()));
2935 Val = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), Val);
2936 break;
2937 }
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002938
2939 InVals.push_back(Val);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002940 }
Bruno Cardoso Lopes3e0d0302007-11-05 03:02:32 +00002941
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002942 return Chain;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002943}
2944
Daniel Sandersc43cda82014-11-07 16:54:21 +00002945static SDValue UnpackFromArgumentSlot(SDValue Val, const CCValAssign &VA,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00002946 EVT ArgVT, const SDLoc &DL,
2947 SelectionDAG &DAG) {
Daniel Sandersc43cda82014-11-07 16:54:21 +00002948 MVT LocVT = VA.getLocVT();
2949 EVT ValVT = VA.getValVT();
2950
2951 // Shift into the upper bits if necessary.
2952 switch (VA.getLocInfo()) {
2953 default:
2954 break;
2955 case CCValAssign::AExtUpper:
2956 case CCValAssign::SExtUpper:
2957 case CCValAssign::ZExtUpper: {
2958 unsigned ValSizeInBits = ArgVT.getSizeInBits();
2959 unsigned LocSizeInBits = VA.getLocVT().getSizeInBits();
2960 unsigned Opcode =
2961 VA.getLocInfo() == CCValAssign::ZExtUpper ? ISD::SRL : ISD::SRA;
2962 Val = DAG.getNode(
2963 Opcode, DL, VA.getLocVT(), Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002964 DAG.getConstant(LocSizeInBits - ValSizeInBits, DL, VA.getLocVT()));
Daniel Sandersc43cda82014-11-07 16:54:21 +00002965 break;
2966 }
2967 }
2968
2969 // If this is an value smaller than the argument slot size (32-bit for O32,
2970 // 64-bit for N32/N64), it has been promoted in some way to the argument slot
2971 // size. Extract the value and insert any appropriate assertions regarding
2972 // sign/zero extension.
2973 switch (VA.getLocInfo()) {
2974 default:
2975 llvm_unreachable("Unknown loc info!");
2976 case CCValAssign::Full:
2977 break;
2978 case CCValAssign::AExtUpper:
2979 case CCValAssign::AExt:
2980 Val = DAG.getNode(ISD::TRUNCATE, DL, ValVT, Val);
2981 break;
2982 case CCValAssign::SExtUpper:
2983 case CCValAssign::SExt:
2984 Val = DAG.getNode(ISD::AssertSext, DL, LocVT, Val, DAG.getValueType(ValVT));
2985 Val = DAG.getNode(ISD::TRUNCATE, DL, ValVT, Val);
2986 break;
2987 case CCValAssign::ZExtUpper:
2988 case CCValAssign::ZExt:
2989 Val = DAG.getNode(ISD::AssertZext, DL, LocVT, Val, DAG.getValueType(ValVT));
2990 Val = DAG.getNode(ISD::TRUNCATE, DL, ValVT, Val);
2991 break;
2992 case CCValAssign::BCvt:
2993 Val = DAG.getNode(ISD::BITCAST, DL, ValVT, Val);
2994 break;
2995 }
2996
2997 return Val;
2998}
2999
Akira Hatanakae2489122011-04-15 21:51:11 +00003000//===----------------------------------------------------------------------===//
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003001// Formal Arguments Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00003002//===----------------------------------------------------------------------===//
Wesley Peck527da1b2010-11-23 03:31:01 +00003003/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00003004/// and generate load operations for arguments places on the stack.
Benjamin Kramerbdc49562016-06-12 15:39:02 +00003005SDValue MipsTargetLowering::LowerFormalArguments(
3006 SDValue Chain, CallingConv::ID CallConv, bool IsVarArg,
3007 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &DL,
3008 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopesa01ede22008-08-04 07:12:52 +00003009 MachineFunction &MF = DAG.getMachineFunction();
Matthias Braun941a7052016-07-28 18:40:00 +00003010 MachineFrameInfo &MFI = MF.getFrameInfo();
Bruno Cardoso Lopes14033fb2007-08-28 05:08:16 +00003011 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00003012
Dan Gohman31ae5862010-04-17 14:41:14 +00003013 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003014
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00003015 // Used with vargs to acumulate store chains.
3016 std::vector<SDValue> OutChains;
3017
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003018 // Assign locations to all of the incoming arguments.
3019 SmallVector<CCValAssign, 16> ArgLocs;
Daniel Sanders23e98772014-11-02 16:09:29 +00003020 MipsCCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(), ArgLocs,
3021 *DAG.getContext());
Daniel Sandersb315c8c2014-11-07 15:33:08 +00003022 CCInfo.AllocateStack(ABI.GetCalleeAllocdArgSizeInBytes(CallConv), 1);
Vasileios Kalintiris43dff0c2015-10-26 12:38:43 +00003023 const Function *Func = DAG.getMachineFunction().getFunction();
3024 Function::const_arg_iterator FuncArg = Func->arg_begin();
3025
Vasileios Kalintiris165121f2015-10-26 14:24:30 +00003026 if (Func->hasFnAttribute("interrupt") && !Func->arg_empty())
3027 report_fatal_error(
3028 "Functions with the interrupt attribute cannot have arguments!");
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00003029
Daniel Sandersb70e27c2014-11-06 16:36:30 +00003030 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips_FixedArg);
Akira Hatanaka4866fe12012-10-30 19:37:25 +00003031 MipsFI->setFormalArgInfo(CCInfo.getNextStackOffset(),
Daniel Sanders23e98772014-11-02 16:09:29 +00003032 CCInfo.getInRegsParamsCount() > 0);
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00003033
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00003034 unsigned CurArgIdx = 0;
Daniel Sanders23e98772014-11-02 16:09:29 +00003035 CCInfo.rewindByValRegsInfo();
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003036
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00003037 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003038 CCValAssign &VA = ArgLocs[i];
Andrew Trick05938a52015-02-16 18:10:47 +00003039 if (Ins[i].isOrigArg()) {
3040 std::advance(FuncArg, Ins[i].getOrigArgIndex() - CurArgIdx);
3041 CurArgIdx = Ins[i].getOrigArgIndex();
3042 }
Akira Hatanaka104b7e32011-10-28 19:55:48 +00003043 EVT ValVT = VA.getValVT();
Akira Hatanakafb9bae32011-11-12 02:29:58 +00003044 ISD::ArgFlagsTy Flags = Ins[i].Flags;
3045 bool IsRegLoc = VA.isRegLoc();
3046
3047 if (Flags.isByVal()) {
Andrew Trick05938a52015-02-16 18:10:47 +00003048 assert(Ins[i].isOrigArg() && "Byval arguments cannot be implicit");
Daniel Sanders23e98772014-11-02 16:09:29 +00003049 unsigned FirstByValReg, LastByValReg;
3050 unsigned ByValIdx = CCInfo.getInRegsParamsProcessed();
3051 CCInfo.getInRegsParamInfo(ByValIdx, FirstByValReg, LastByValReg);
3052
Akira Hatanakafb9bae32011-11-12 02:29:58 +00003053 assert(Flags.getByValSize() &&
3054 "ByVal args of size 0 should have been ignored by front-end.");
Daniel Sanders23e98772014-11-02 16:09:29 +00003055 assert(ByValIdx < CCInfo.getInRegsParamsCount());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003056 copyByValRegs(Chain, DL, OutChains, DAG, Flags, InVals, &*FuncArg,
Daniel Sandersb315c8c2014-11-07 15:33:08 +00003057 FirstByValReg, LastByValReg, VA, CCInfo);
Daniel Sanders23e98772014-11-02 16:09:29 +00003058 CCInfo.nextInRegsParam();
Akira Hatanakafb9bae32011-11-12 02:29:58 +00003059 continue;
3060 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003061
3062 // Arguments stored on registers
Akira Hatanakafb9bae32011-11-12 02:29:58 +00003063 if (IsRegLoc) {
Akira Hatanaka7d822522013-10-28 21:21:36 +00003064 MVT RegVT = VA.getLocVT();
Akira Hatanakacb4a1a82011-05-24 00:23:52 +00003065 unsigned ArgReg = VA.getLocReg();
Akira Hatanaka7d822522013-10-28 21:21:36 +00003066 const TargetRegisterClass *RC = getRegClassFor(RegVT);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003067
Wesley Peck527da1b2010-11-23 03:31:01 +00003068 // Transform the arguments stored on
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003069 // physical registers into virtual ones
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003070 unsigned Reg = addLiveIn(DAG.getMachineFunction(), ArgReg, RC);
3071 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegVT);
Wesley Peck527da1b2010-11-23 03:31:01 +00003072
Daniel Sandersc43cda82014-11-07 16:54:21 +00003073 ArgValue = UnpackFromArgumentSlot(ArgValue, VA, Ins[i].ArgVT, DL, DAG);
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00003074
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003075 // Handle floating point arguments passed in integer registers and
3076 // long double arguments passed in floating point registers.
Akira Hatanaka104b7e32011-10-28 19:55:48 +00003077 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003078 (RegVT == MVT::i64 && ValVT == MVT::f64) ||
3079 (RegVT == MVT::f64 && ValVT == MVT::i64))
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003080 ArgValue = DAG.getNode(ISD::BITCAST, DL, ValVT, ArgValue);
Eric Christopher96e72c62015-01-29 23:27:36 +00003081 else if (ABI.IsO32() && RegVT == MVT::i32 &&
Eric Christopherbf33a3c2014-07-02 23:18:40 +00003082 ValVT == MVT::f64) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003083 unsigned Reg2 = addLiveIn(DAG.getMachineFunction(),
Akira Hatanaka104b7e32011-10-28 19:55:48 +00003084 getNextIntArgReg(ArgReg), RC);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003085 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, DL, Reg2, RegVT);
Eric Christopher1c29a652014-07-18 22:55:25 +00003086 if (!Subtarget.isLittle())
Akira Hatanaka104b7e32011-10-28 19:55:48 +00003087 std::swap(ArgValue, ArgValue2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003088 ArgValue = DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64,
Akira Hatanaka104b7e32011-10-28 19:55:48 +00003089 ArgValue, ArgValue2);
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00003090 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003091
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003092 InVals.push_back(ArgValue);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003093 } else { // VA.isRegLoc()
Daniel Sandersc43cda82014-11-07 16:54:21 +00003094 MVT LocVT = VA.getLocVT();
3095
Eric Christopher96e72c62015-01-29 23:27:36 +00003096 if (ABI.IsO32()) {
Daniel Sandersc43cda82014-11-07 16:54:21 +00003097 // We ought to be able to use LocVT directly but O32 sets it to i32
3098 // when allocating floating point values to integer registers.
3099 // This shouldn't influence how we load the value into registers unless
Benjamin Kramerdf005cb2015-08-08 18:27:36 +00003100 // we are targeting softfloat.
Eric Christophere8ae3e32015-05-07 23:10:21 +00003101 if (VA.getValVT().isFloatingPoint() && !Subtarget.useSoftFloat())
Daniel Sandersc43cda82014-11-07 16:54:21 +00003102 LocVT = VA.getValVT();
3103 }
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003104
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003105 // sanity check
3106 assert(VA.isMemLoc());
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00003107
Wesley Peck527da1b2010-11-23 03:31:01 +00003108 // The stack pointer offset is relative to the caller stack frame.
Matthias Braun941a7052016-07-28 18:40:00 +00003109 int FI = MFI.CreateFixedObject(LocVT.getSizeInBits() / 8,
3110 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003111
3112 // Create load nodes to retrieve arguments from the stack
Mehdi Amini44ede332015-07-09 02:09:04 +00003113 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy(DAG.getDataLayout()));
Alex Lorenze40c8a22015-08-11 23:09:45 +00003114 SDValue ArgValue = DAG.getLoad(
3115 LocVT, DL, Chain, FIN,
Justin Lebar9c375812016-07-15 18:27:10 +00003116 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI));
Daniel Sandersc43cda82014-11-07 16:54:21 +00003117 OutChains.push_back(ArgValue.getValue(1));
3118
3119 ArgValue = UnpackFromArgumentSlot(ArgValue, VA, Ins[i].ArgVT, DL, DAG);
3120
3121 InVals.push_back(ArgValue);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003122 }
Reid Kleckner7a59e082014-05-12 22:01:27 +00003123 }
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003124
Reid Kleckner7a59e082014-05-12 22:01:27 +00003125 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Reid Kleckner79418562014-05-09 22:32:13 +00003126 // The mips ABIs for returning structs by value requires that we copy
3127 // the sret argument into $v0 for the return. Save the argument into
3128 // a virtual register so that we can access it from the return points.
Reid Kleckner7a59e082014-05-12 22:01:27 +00003129 if (Ins[i].Flags.isSRet()) {
Reid Kleckner79418562014-05-09 22:32:13 +00003130 unsigned Reg = MipsFI->getSRetReturnReg();
3131 if (!Reg) {
3132 Reg = MF.getRegInfo().createVirtualRegister(
Eric Christopher96e72c62015-01-29 23:27:36 +00003133 getRegClassFor(ABI.IsN64() ? MVT::i64 : MVT::i32));
Reid Kleckner79418562014-05-09 22:32:13 +00003134 MipsFI->setSRetReturnReg(Reg);
3135 }
Reid Kleckner7a59e082014-05-12 22:01:27 +00003136 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), DL, Reg, InVals[i]);
Reid Kleckner79418562014-05-09 22:32:13 +00003137 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Copy, Chain);
Reid Kleckner7a59e082014-05-12 22:01:27 +00003138 break;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003139 }
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003140 }
3141
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003142 if (IsVarArg)
Daniel Sandersb315c8c2014-11-07 15:33:08 +00003143 writeVarArgRegs(OutChains, Chain, DL, DAG, CCInfo);
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00003144
Wesley Peck527da1b2010-11-23 03:31:01 +00003145 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00003146 // the size of Ins and InVals. This only happens when on varg functions
3147 if (!OutChains.empty()) {
3148 OutChains.push_back(Chain);
Craig Topper48d114b2014-04-26 18:35:24 +00003149 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, OutChains);
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00003150 }
3151
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003152 return Chain;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003153}
3154
Akira Hatanakae2489122011-04-15 21:51:11 +00003155//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003156// Return Value Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00003157//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003158
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00003159bool
3160MipsTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003161 MachineFunction &MF, bool IsVarArg,
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00003162 const SmallVectorImpl<ISD::OutputArg> &Outs,
3163 LLVMContext &Context) const {
3164 SmallVector<CCValAssign, 16> RVLocs;
Daniel Sandersb3ca3382014-09-26 10:06:12 +00003165 MipsCCState CCInfo(CallConv, IsVarArg, MF, RVLocs, Context);
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00003166 return CCInfo.CheckReturn(Outs, RetCC_Mips);
3167}
3168
Petar Jovanovic5b436222015-03-23 12:28:13 +00003169bool
3170MipsTargetLowering::shouldSignExtendTypeInLibCall(EVT Type, bool IsSigned) const {
Eric Christophere8ae3e32015-05-07 23:10:21 +00003171 if (Subtarget.hasMips3() && Subtarget.useSoftFloat()) {
Petar Jovanovic5b436222015-03-23 12:28:13 +00003172 if (Type == MVT::i32)
3173 return true;
3174 }
3175 return IsSigned;
3176}
3177
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003178SDValue
Vasileios Kalintiris43dff0c2015-10-26 12:38:43 +00003179MipsTargetLowering::LowerInterruptReturn(SmallVectorImpl<SDValue> &RetOps,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00003180 const SDLoc &DL,
3181 SelectionDAG &DAG) const {
Vasileios Kalintiris43dff0c2015-10-26 12:38:43 +00003182
3183 MachineFunction &MF = DAG.getMachineFunction();
3184 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3185
3186 MipsFI->setISR();
3187
3188 return DAG.getNode(MipsISD::ERet, DL, MVT::Other, RetOps);
3189}
3190
3191SDValue
3192MipsTargetLowering::LowerReturn(SDValue Chain, CallingConv::ID CallConv,
3193 bool IsVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003194 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00003195 const SmallVectorImpl<SDValue> &OutVals,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00003196 const SDLoc &DL, SelectionDAG &DAG) const {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003197 // CCValAssign - represent the assignment of
3198 // the return value to a location
3199 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003200 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003201
3202 // CCState - Info about the registers and stack slot.
Daniel Sandersb3ca3382014-09-26 10:06:12 +00003203 MipsCCState CCInfo(CallConv, IsVarArg, MF, RVLocs, *DAG.getContext());
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003204
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003205 // Analyze return values.
Daniel Sandersb3ca3382014-09-26 10:06:12 +00003206 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003207
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003208 SDValue Flag;
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00003209 SmallVector<SDValue, 4> RetOps(1, Chain);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003210
3211 // Copy the result values into the output registers.
3212 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003213 SDValue Val = OutVals[i];
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003214 CCValAssign &VA = RVLocs[i];
3215 assert(VA.isRegLoc() && "Can only return in registers!");
Daniel Sandersae275e32014-09-25 12:15:05 +00003216 bool UseUpperBits = false;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003217
Daniel Sandersae275e32014-09-25 12:15:05 +00003218 switch (VA.getLocInfo()) {
3219 default:
3220 llvm_unreachable("Unknown loc info!");
3221 case CCValAssign::Full:
3222 break;
3223 case CCValAssign::BCvt:
3224 Val = DAG.getNode(ISD::BITCAST, DL, VA.getLocVT(), Val);
3225 break;
3226 case CCValAssign::AExtUpper:
3227 UseUpperBits = true;
Justin Bognerb03fd122016-08-17 05:10:15 +00003228 LLVM_FALLTHROUGH;
Daniel Sandersae275e32014-09-25 12:15:05 +00003229 case CCValAssign::AExt:
3230 Val = DAG.getNode(ISD::ANY_EXTEND, DL, VA.getLocVT(), Val);
3231 break;
3232 case CCValAssign::ZExtUpper:
3233 UseUpperBits = true;
Justin Bognerb03fd122016-08-17 05:10:15 +00003234 LLVM_FALLTHROUGH;
Daniel Sandersae275e32014-09-25 12:15:05 +00003235 case CCValAssign::ZExt:
3236 Val = DAG.getNode(ISD::ZERO_EXTEND, DL, VA.getLocVT(), Val);
3237 break;
3238 case CCValAssign::SExtUpper:
3239 UseUpperBits = true;
Justin Bognerb03fd122016-08-17 05:10:15 +00003240 LLVM_FALLTHROUGH;
Daniel Sandersae275e32014-09-25 12:15:05 +00003241 case CCValAssign::SExt:
3242 Val = DAG.getNode(ISD::SIGN_EXTEND, DL, VA.getLocVT(), Val);
3243 break;
3244 }
3245
3246 if (UseUpperBits) {
3247 unsigned ValSizeInBits = Outs[i].ArgVT.getSizeInBits();
3248 unsigned LocSizeInBits = VA.getLocVT().getSizeInBits();
3249 Val = DAG.getNode(
3250 ISD::SHL, DL, VA.getLocVT(), Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003251 DAG.getConstant(LocSizeInBits - ValSizeInBits, DL, VA.getLocVT()));
Daniel Sandersae275e32014-09-25 12:15:05 +00003252 }
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003253
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003254 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Val, Flag);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003255
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00003256 // Guarantee that all emitted copies are stuck together with flags.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003257 Flag = Chain.getValue(1);
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00003258 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003259 }
3260
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003261 // The mips ABIs for returning structs by value requires that we copy
3262 // the sret argument into $v0 for the return. We saved the argument into
3263 // a virtual register in the entry block, so now we copy the value out
3264 // and into $v0.
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003265 if (MF.getFunction()->hasStructRetAttr()) {
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003266 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3267 unsigned Reg = MipsFI->getSRetReturnReg();
3268
Wesley Peck527da1b2010-11-23 03:31:01 +00003269 if (!Reg)
Torok Edwinfbcc6632009-07-14 16:55:14 +00003270 llvm_unreachable("sret virtual register not created in the entry block");
Mehdi Amini44ede332015-07-09 02:09:04 +00003271 SDValue Val =
3272 DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(DAG.getDataLayout()));
Eric Christopher96e72c62015-01-29 23:27:36 +00003273 unsigned V0 = ABI.IsN64() ? Mips::V0_64 : Mips::V0;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003274
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003275 Chain = DAG.getCopyToReg(Chain, DL, V0, Val, Flag);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003276 Flag = Chain.getValue(1);
Mehdi Amini44ede332015-07-09 02:09:04 +00003277 RetOps.push_back(DAG.getRegister(V0, getPointerTy(DAG.getDataLayout())));
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003278 }
3279
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00003280 RetOps[0] = Chain; // Update chain.
Akira Hatanakaefff7b72012-07-10 00:19:06 +00003281
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00003282 // Add the flag if we have it.
3283 if (Flag.getNode())
3284 RetOps.push_back(Flag);
3285
Vasileios Kalintiris43dff0c2015-10-26 12:38:43 +00003286 // ISRs must use "eret".
3287 if (DAG.getMachineFunction().getFunction()->hasFnAttribute("interrupt"))
3288 return LowerInterruptReturn(RetOps, DL, DAG);
3289
3290 // Standard return on Mips is a "jr $ra"
Craig Topper48d114b2014-04-26 18:35:24 +00003291 return DAG.getNode(MipsISD::Ret, DL, MVT::Other, RetOps);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003292}
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003293
Akira Hatanakae2489122011-04-15 21:51:11 +00003294//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003295// Mips Inline Assembly Support
Akira Hatanakae2489122011-04-15 21:51:11 +00003296//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003297
3298/// getConstraintType - Given a constraint letter, return the type of
3299/// constraint it is for this target.
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00003300MipsTargetLowering::ConstraintType
3301MipsTargetLowering::getConstraintType(StringRef Constraint) const {
Daniel Sanders8b59af12013-11-12 12:56:01 +00003302 // Mips specific constraints
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003303 // GCC config/mips/constraints.md
3304 //
Wesley Peck527da1b2010-11-23 03:31:01 +00003305 // 'd' : An address register. Equivalent to r
3306 // unless generating MIPS16 code.
3307 // 'y' : Equivalent to r; retained for
3308 // backwards compatibility.
Eric Christophere3c494d2012-05-07 06:25:10 +00003309 // 'c' : A register suitable for use in an indirect
3310 // jump. This will always be $25 for -mabicalls.
Eric Christopher0d8c15d2012-05-07 06:25:19 +00003311 // 'l' : The lo register. 1 word storage.
3312 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003313 if (Constraint.size() == 1) {
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003314 switch (Constraint[0]) {
3315 default : break;
Wesley Peck527da1b2010-11-23 03:31:01 +00003316 case 'd':
3317 case 'y':
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003318 case 'f':
Eric Christophere3c494d2012-05-07 06:25:10 +00003319 case 'c':
Eric Christopher9c492e62012-05-07 06:25:15 +00003320 case 'l':
Eric Christopher0d8c15d2012-05-07 06:25:19 +00003321 case 'x':
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003322 return C_RegisterClass;
Jack Carter0e149b02013-03-04 21:33:15 +00003323 case 'R':
3324 return C_Memory;
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003325 }
3326 }
Daniel Sandersa73d8fe2015-03-24 11:26:34 +00003327
3328 if (Constraint == "ZC")
3329 return C_Memory;
3330
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003331 return TargetLowering::getConstraintType(Constraint);
3332}
3333
John Thompsone8360b72010-10-29 17:29:13 +00003334/// Examine constraint type and operand type and determine a weight value.
3335/// This object must already have been set up with the operand type
3336/// and the current alternative constraint selected.
3337TargetLowering::ConstraintWeight
3338MipsTargetLowering::getSingleConstraintMatchWeight(
3339 AsmOperandInfo &info, const char *constraint) const {
3340 ConstraintWeight weight = CW_Invalid;
3341 Value *CallOperandVal = info.CallOperandVal;
3342 // If we don't have a value, we can't do a match,
3343 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +00003344 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +00003345 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +00003346 Type *type = CallOperandVal->getType();
John Thompsone8360b72010-10-29 17:29:13 +00003347 // Look at the constraint type.
3348 switch (*constraint) {
3349 default:
3350 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3351 break;
Wesley Peck527da1b2010-11-23 03:31:01 +00003352 case 'd':
3353 case 'y':
John Thompsone8360b72010-10-29 17:29:13 +00003354 if (type->isIntegerTy())
3355 weight = CW_Register;
3356 break;
Daniel Sanders8b59af12013-11-12 12:56:01 +00003357 case 'f': // FPU or MSA register
Eric Christopher1c29a652014-07-18 22:55:25 +00003358 if (Subtarget.hasMSA() && type->isVectorTy() &&
Daniel Sanders8b59af12013-11-12 12:56:01 +00003359 cast<VectorType>(type)->getBitWidth() == 128)
3360 weight = CW_Register;
3361 else if (type->isFloatTy())
John Thompsone8360b72010-10-29 17:29:13 +00003362 weight = CW_Register;
3363 break;
Eric Christophere3c494d2012-05-07 06:25:10 +00003364 case 'c': // $25 for indirect jumps
Eric Christopher9c492e62012-05-07 06:25:15 +00003365 case 'l': // lo register
Eric Christopher0d8c15d2012-05-07 06:25:19 +00003366 case 'x': // hilo register pair
Daniel Sanders8b59af12013-11-12 12:56:01 +00003367 if (type->isIntegerTy())
Eric Christophere3c494d2012-05-07 06:25:10 +00003368 weight = CW_SpecificReg;
Daniel Sanders8b59af12013-11-12 12:56:01 +00003369 break;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003370 case 'I': // signed 16 bit immediate
Eric Christopher7201e1b2012-05-07 03:13:42 +00003371 case 'J': // integer zero
Eric Christopher3ff88a02012-05-07 05:46:29 +00003372 case 'K': // unsigned 16 bit immediate
Eric Christopher1109b342012-05-07 05:46:37 +00003373 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christophere07aa432012-05-07 05:46:43 +00003374 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher470578a2012-05-07 05:46:48 +00003375 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopherc18ae4a2012-05-07 06:25:02 +00003376 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003377 if (isa<ConstantInt>(CallOperandVal))
3378 weight = CW_Constant;
3379 break;
Jack Carter0e149b02013-03-04 21:33:15 +00003380 case 'R':
3381 weight = CW_Memory;
3382 break;
John Thompsone8360b72010-10-29 17:29:13 +00003383 }
3384 return weight;
3385}
3386
Akira Hatanaka7473b472013-08-14 00:21:25 +00003387/// This is a helper function to parse a physical register string and split it
3388/// into non-numeric and numeric parts (Prefix and Reg). The first boolean flag
3389/// that is returned indicates whether parsing was successful. The second flag
3390/// is true if the numeric part exists.
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00003391static std::pair<bool, bool> parsePhysicalReg(StringRef C, StringRef &Prefix,
3392 unsigned long long &Reg) {
Akira Hatanaka7473b472013-08-14 00:21:25 +00003393 if (C.front() != '{' || C.back() != '}')
3394 return std::make_pair(false, false);
3395
3396 // Search for the first numeric character.
3397 StringRef::const_iterator I, B = C.begin() + 1, E = C.end() - 1;
Craig Topper2241dfd2015-11-23 07:19:06 +00003398 I = std::find_if(B, E, isdigit);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003399
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00003400 Prefix = StringRef(B, I - B);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003401
3402 // The second flag is set to false if no numeric characters were found.
3403 if (I == E)
3404 return std::make_pair(true, false);
3405
3406 // Parse the numeric characters.
3407 return std::make_pair(!getAsUnsignedInteger(StringRef(I, E - I), 10, Reg),
3408 true);
3409}
3410
3411std::pair<unsigned, const TargetRegisterClass *> MipsTargetLowering::
Craig Topper6dc4a8bc2014-08-30 16:48:02 +00003412parseRegForInlineAsmConstraint(StringRef C, MVT VT) const {
Eric Christopherd9134482014-08-04 21:25:23 +00003413 const TargetRegisterInfo *TRI =
Eric Christopher96e72c62015-01-29 23:27:36 +00003414 Subtarget.getRegisterInfo();
Akira Hatanaka7473b472013-08-14 00:21:25 +00003415 const TargetRegisterClass *RC;
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00003416 StringRef Prefix;
Akira Hatanaka7473b472013-08-14 00:21:25 +00003417 unsigned long long Reg;
3418
3419 std::pair<bool, bool> R = parsePhysicalReg(C, Prefix, Reg);
3420
3421 if (!R.first)
Craig Topper062a2ba2014-04-25 05:30:21 +00003422 return std::make_pair(0U, nullptr);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003423
3424 if ((Prefix == "hi" || Prefix == "lo")) { // Parse hi/lo.
3425 // No numeric characters follow "hi" or "lo".
3426 if (R.second)
Craig Topper062a2ba2014-04-25 05:30:21 +00003427 return std::make_pair(0U, nullptr);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003428
3429 RC = TRI->getRegClass(Prefix == "hi" ?
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00003430 Mips::HI32RegClassID : Mips::LO32RegClassID);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003431 return std::make_pair(*(RC->begin()), RC);
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00003432 } else if (Prefix.startswith("$msa")) {
Daniel Sanders8b59af12013-11-12 12:56:01 +00003433 // Parse $msa(ir|csr|access|save|modify|request|map|unmap)
3434
3435 // No numeric characters follow the name.
3436 if (R.second)
Craig Topper062a2ba2014-04-25 05:30:21 +00003437 return std::make_pair(0U, nullptr);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003438
3439 Reg = StringSwitch<unsigned long long>(Prefix)
3440 .Case("$msair", Mips::MSAIR)
3441 .Case("$msacsr", Mips::MSACSR)
3442 .Case("$msaaccess", Mips::MSAAccess)
3443 .Case("$msasave", Mips::MSASave)
3444 .Case("$msamodify", Mips::MSAModify)
3445 .Case("$msarequest", Mips::MSARequest)
3446 .Case("$msamap", Mips::MSAMap)
3447 .Case("$msaunmap", Mips::MSAUnmap)
3448 .Default(0);
3449
3450 if (!Reg)
Craig Topper062a2ba2014-04-25 05:30:21 +00003451 return std::make_pair(0U, nullptr);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003452
3453 RC = TRI->getRegClass(Mips::MSACtrlRegClassID);
3454 return std::make_pair(Reg, RC);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003455 }
3456
3457 if (!R.second)
Craig Topper062a2ba2014-04-25 05:30:21 +00003458 return std::make_pair(0U, nullptr);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003459
3460 if (Prefix == "$f") { // Parse $f0-$f31.
3461 // If the size of FP registers is 64-bit or Reg is an even number, select
3462 // the 64-bit register class. Otherwise, select the 32-bit register class.
3463 if (VT == MVT::Other)
Eric Christopher1c29a652014-07-18 22:55:25 +00003464 VT = (Subtarget.isFP64bit() || !(Reg % 2)) ? MVT::f64 : MVT::f32;
Akira Hatanaka7473b472013-08-14 00:21:25 +00003465
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003466 RC = getRegClassFor(VT);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003467
3468 if (RC == &Mips::AFGR64RegClass) {
3469 assert(Reg % 2 == 0);
3470 Reg >>= 1;
3471 }
Daniel Sanders8b59af12013-11-12 12:56:01 +00003472 } else if (Prefix == "$fcc") // Parse $fcc0-$fcc7.
Akira Hatanaka7473b472013-08-14 00:21:25 +00003473 RC = TRI->getRegClass(Mips::FCCRegClassID);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003474 else if (Prefix == "$w") { // Parse $w0-$w31.
3475 RC = getRegClassFor((VT == MVT::Other) ? MVT::v16i8 : VT);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003476 } else { // Parse $0-$31.
3477 assert(Prefix == "$");
3478 RC = getRegClassFor((VT == MVT::Other) ? MVT::i32 : VT);
3479 }
3480
3481 assert(Reg < RC->getNumRegs());
3482 return std::make_pair(*(RC->begin() + Reg), RC);
3483}
3484
Eric Christophereaf77dc2011-06-29 19:33:04 +00003485/// Given a register class constraint, like 'r', if this corresponds directly
3486/// to an LLVM register class, return a register of 0 and the register class
3487/// pointer.
Eric Christopher11e4df72015-02-26 22:38:43 +00003488std::pair<unsigned, const TargetRegisterClass *>
3489MipsTargetLowering::getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00003490 StringRef Constraint,
Eric Christopher11e4df72015-02-26 22:38:43 +00003491 MVT VT) const {
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003492 if (Constraint.size() == 1) {
3493 switch (Constraint[0]) {
Eric Christopher9519c082011-06-29 19:04:31 +00003494 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
3495 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003496 case 'r':
Akira Hatanaka92a96e12012-09-12 23:27:55 +00003497 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
Eric Christopher1c29a652014-07-18 22:55:25 +00003498 if (Subtarget.inMips16Mode())
Akira Hatanaka92a96e12012-09-12 23:27:55 +00003499 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003500 return std::make_pair(0U, &Mips::GPR32RegClass);
Akira Hatanaka92a96e12012-09-12 23:27:55 +00003501 }
Eric Christopher1c29a652014-07-18 22:55:25 +00003502 if (VT == MVT::i64 && !Subtarget.isGP64bit())
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003503 return std::make_pair(0U, &Mips::GPR32RegClass);
Eric Christopher1c29a652014-07-18 22:55:25 +00003504 if (VT == MVT::i64 && Subtarget.isGP64bit())
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003505 return std::make_pair(0U, &Mips::GPR64RegClass);
Eric Christopher58daf042012-05-07 03:13:22 +00003506 // This will generate an error message
Craig Topper062a2ba2014-04-25 05:30:21 +00003507 return std::make_pair(0U, nullptr);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003508 case 'f': // FPU or MSA register
3509 if (VT == MVT::v16i8)
3510 return std::make_pair(0U, &Mips::MSA128BRegClass);
3511 else if (VT == MVT::v8i16 || VT == MVT::v8f16)
3512 return std::make_pair(0U, &Mips::MSA128HRegClass);
3513 else if (VT == MVT::v4i32 || VT == MVT::v4f32)
3514 return std::make_pair(0U, &Mips::MSA128WRegClass);
3515 else if (VT == MVT::v2i64 || VT == MVT::v2f64)
3516 return std::make_pair(0U, &Mips::MSA128DRegClass);
3517 else if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +00003518 return std::make_pair(0U, &Mips::FGR32RegClass);
Eric Christopher1c29a652014-07-18 22:55:25 +00003519 else if ((VT == MVT::f64) && (!Subtarget.isSingleFloat())) {
3520 if (Subtarget.isFP64bit())
Craig Topperc7242e02012-04-20 07:30:17 +00003521 return std::make_pair(0U, &Mips::FGR64RegClass);
3522 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakac669d7a2012-01-04 02:45:01 +00003523 }
Eric Christophere3c494d2012-05-07 06:25:10 +00003524 break;
3525 case 'c': // register suitable for indirect jump
3526 if (VT == MVT::i32)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003527 return std::make_pair((unsigned)Mips::T9, &Mips::GPR32RegClass);
Eric Christophere3c494d2012-05-07 06:25:10 +00003528 assert(VT == MVT::i64 && "Unexpected type.");
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003529 return std::make_pair((unsigned)Mips::T9_64, &Mips::GPR64RegClass);
Eric Christopher9c492e62012-05-07 06:25:15 +00003530 case 'l': // register suitable for indirect jump
3531 if (VT == MVT::i32)
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00003532 return std::make_pair((unsigned)Mips::LO0, &Mips::LO32RegClass);
3533 return std::make_pair((unsigned)Mips::LO0_64, &Mips::LO64RegClass);
Eric Christopher0d8c15d2012-05-07 06:25:19 +00003534 case 'x': // register suitable for indirect jump
3535 // Fixme: Not triggering the use of both hi and low
3536 // This will generate an error message
Craig Topper062a2ba2014-04-25 05:30:21 +00003537 return std::make_pair(0U, nullptr);
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003538 }
3539 }
Akira Hatanaka7473b472013-08-14 00:21:25 +00003540
3541 std::pair<unsigned, const TargetRegisterClass *> R;
3542 R = parseRegForInlineAsmConstraint(Constraint, VT);
3543
3544 if (R.second)
3545 return R;
3546
Eric Christopher11e4df72015-02-26 22:38:43 +00003547 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003548}
3549
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003550/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3551/// vector. If it is invalid, don't add anything to Ops.
3552void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3553 std::string &Constraint,
3554 std::vector<SDValue>&Ops,
3555 SelectionDAG &DAG) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003556 SDLoc DL(Op);
Craig Topper062a2ba2014-04-25 05:30:21 +00003557 SDValue Result;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003558
3559 // Only support length 1 constraints for now.
3560 if (Constraint.length() > 1) return;
3561
3562 char ConstraintLetter = Constraint[0];
3563 switch (ConstraintLetter) {
3564 default: break; // This will fall through to the generic implementation
3565 case 'I': // Signed 16 bit constant
3566 // If this fails, the parent routine will give an error
3567 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3568 EVT Type = Op.getValueType();
3569 int64_t Val = C->getSExtValue();
3570 if (isInt<16>(Val)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003571 Result = DAG.getTargetConstant(Val, DL, Type);
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003572 break;
3573 }
3574 }
3575 return;
Eric Christopher7201e1b2012-05-07 03:13:42 +00003576 case 'J': // integer zero
3577 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3578 EVT Type = Op.getValueType();
3579 int64_t Val = C->getZExtValue();
3580 if (Val == 0) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003581 Result = DAG.getTargetConstant(0, DL, Type);
Eric Christopher7201e1b2012-05-07 03:13:42 +00003582 break;
3583 }
3584 }
3585 return;
Eric Christopher3ff88a02012-05-07 05:46:29 +00003586 case 'K': // unsigned 16 bit immediate
3587 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3588 EVT Type = Op.getValueType();
3589 uint64_t Val = (uint64_t)C->getZExtValue();
3590 if (isUInt<16>(Val)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003591 Result = DAG.getTargetConstant(Val, DL, Type);
Eric Christopher3ff88a02012-05-07 05:46:29 +00003592 break;
3593 }
3594 }
3595 return;
Eric Christopher1109b342012-05-07 05:46:37 +00003596 case 'L': // signed 32 bit immediate where lower 16 bits are 0
3597 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3598 EVT Type = Op.getValueType();
3599 int64_t Val = C->getSExtValue();
3600 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003601 Result = DAG.getTargetConstant(Val, DL, Type);
Eric Christopher1109b342012-05-07 05:46:37 +00003602 break;
3603 }
3604 }
3605 return;
Eric Christophere07aa432012-05-07 05:46:43 +00003606 case 'N': // immediate in the range of -65535 to -1 (inclusive)
3607 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3608 EVT Type = Op.getValueType();
3609 int64_t Val = C->getSExtValue();
3610 if ((Val >= -65535) && (Val <= -1)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003611 Result = DAG.getTargetConstant(Val, DL, Type);
Eric Christophere07aa432012-05-07 05:46:43 +00003612 break;
3613 }
3614 }
3615 return;
Eric Christopher470578a2012-05-07 05:46:48 +00003616 case 'O': // signed 15 bit immediate
3617 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3618 EVT Type = Op.getValueType();
3619 int64_t Val = C->getSExtValue();
3620 if ((isInt<15>(Val))) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003621 Result = DAG.getTargetConstant(Val, DL, Type);
Eric Christopher470578a2012-05-07 05:46:48 +00003622 break;
3623 }
3624 }
3625 return;
Eric Christopherc18ae4a2012-05-07 06:25:02 +00003626 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3627 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3628 EVT Type = Op.getValueType();
3629 int64_t Val = C->getSExtValue();
3630 if ((Val <= 65535) && (Val >= 1)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003631 Result = DAG.getTargetConstant(Val, DL, Type);
Eric Christopherc18ae4a2012-05-07 06:25:02 +00003632 break;
3633 }
3634 }
3635 return;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003636 }
3637
3638 if (Result.getNode()) {
3639 Ops.push_back(Result);
3640 return;
3641 }
3642
3643 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3644}
3645
Mehdi Amini0cdec1e2015-07-09 02:09:40 +00003646bool MipsTargetLowering::isLegalAddressingMode(const DataLayout &DL,
3647 const AddrMode &AM, Type *Ty,
Matt Arsenaultbd7d80a2015-06-01 05:31:59 +00003648 unsigned AS) const {
Akira Hatanakaef839192012-11-17 00:25:41 +00003649 // No global is ever allowed as a base.
3650 if (AM.BaseGV)
3651 return false;
3652
3653 switch (AM.Scale) {
3654 case 0: // "r+i" or just "i", depending on HasBaseReg.
3655 break;
3656 case 1:
3657 if (!AM.HasBaseReg) // allow "r+i".
3658 break;
3659 return false; // disallow "r+r" or "r+r+i".
3660 default:
3661 return false;
3662 }
3663
3664 return true;
3665}
3666
3667bool
Dan Gohman2fe6bee2008-10-18 02:06:02 +00003668MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3669 // The Mips target isn't yet aware of offsets.
3670 return false;
3671}
Evan Cheng16993aa2009-10-27 19:56:55 +00003672
Akira Hatanaka1daf8c22012-06-13 19:33:32 +00003673EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng962711e2012-12-12 02:34:41 +00003674 unsigned SrcAlign,
3675 bool IsMemset, bool ZeroMemset,
Akira Hatanaka1daf8c22012-06-13 19:33:32 +00003676 bool MemcpyStrSrc,
3677 MachineFunction &MF) const {
Eric Christopher1c29a652014-07-18 22:55:25 +00003678 if (Subtarget.hasMips64())
Akira Hatanaka1daf8c22012-06-13 19:33:32 +00003679 return MVT::i64;
3680
3681 return MVT::i32;
3682}
3683
Evan Cheng83896a52009-10-28 01:43:28 +00003684bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3685 if (VT != MVT::f32 && VT != MVT::f64)
3686 return false;
Bruno Cardoso Lopesb02a9df2011-01-18 19:41:41 +00003687 if (Imm.isNegZero())
3688 return false;
Evan Cheng16993aa2009-10-27 19:56:55 +00003689 return Imm.isZero();
3690}
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003691
3692unsigned MipsTargetLowering::getJumpTableEncoding() const {
Simon Dardis09e65ef2017-01-26 10:19:02 +00003693
3694 // FIXME: For space reasons this should be: EK_GPRel32BlockAddress.
3695 if (ABI.IsN64() && isPositionIndependent())
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003696 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liuf54f60f2012-02-28 07:46:26 +00003697
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003698 return TargetLowering::getJumpTableEncoding();
3699}
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003700
Eric Christopher824f42f2015-05-12 01:26:05 +00003701bool MipsTargetLowering::useSoftFloat() const {
3702 return Subtarget.useSoftFloat();
3703}
3704
Daniel Sandersf43e6872014-11-01 18:44:56 +00003705void MipsTargetLowering::copyByValRegs(
Benjamin Kramerbdc49562016-06-12 15:39:02 +00003706 SDValue Chain, const SDLoc &DL, std::vector<SDValue> &OutChains,
3707 SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags,
3708 SmallVectorImpl<SDValue> &InVals, const Argument *FuncArg,
3709 unsigned FirstReg, unsigned LastReg, const CCValAssign &VA,
3710 MipsCCState &State) const {
Akira Hatanaka25dad192012-10-27 00:10:18 +00003711 MachineFunction &MF = DAG.getMachineFunction();
Matthias Braun941a7052016-07-28 18:40:00 +00003712 MachineFrameInfo &MFI = MF.getFrameInfo();
Daniel Sanders2b746bc2014-09-09 12:11:16 +00003713 unsigned GPRSizeInBytes = Subtarget.getGPRSizeInBytes();
Daniel Sanders23e98772014-11-02 16:09:29 +00003714 unsigned NumRegs = LastReg - FirstReg;
3715 unsigned RegAreaSize = NumRegs * GPRSizeInBytes;
Akira Hatanaka25dad192012-10-27 00:10:18 +00003716 unsigned FrameObjSize = std::max(Flags.getByValSize(), RegAreaSize);
3717 int FrameObjOffset;
Daniel Sanders2c6f4b42014-11-07 15:03:53 +00003718 ArrayRef<MCPhysReg> ByValArgRegs = ABI.GetByValArgRegs();
Akira Hatanaka25dad192012-10-27 00:10:18 +00003719
3720 if (RegAreaSize)
Daniel Sanders2c6f4b42014-11-07 15:03:53 +00003721 FrameObjOffset =
3722 (int)ABI.GetCalleeAllocdArgSizeInBytes(State.getCallingConv()) -
3723 (int)((ByValArgRegs.size() - FirstReg) * GPRSizeInBytes);
Akira Hatanaka25dad192012-10-27 00:10:18 +00003724 else
Daniel Sandersf43e6872014-11-01 18:44:56 +00003725 FrameObjOffset = VA.getLocMemOffset();
Akira Hatanaka25dad192012-10-27 00:10:18 +00003726
3727 // Create frame object.
Mehdi Amini44ede332015-07-09 02:09:04 +00003728 EVT PtrTy = getPointerTy(DAG.getDataLayout());
Matthias Braun941a7052016-07-28 18:40:00 +00003729 int FI = MFI.CreateFixedObject(FrameObjSize, FrameObjOffset, true);
Akira Hatanaka25dad192012-10-27 00:10:18 +00003730 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
3731 InVals.push_back(FIN);
3732
Daniel Sanders23e98772014-11-02 16:09:29 +00003733 if (!NumRegs)
Akira Hatanaka25dad192012-10-27 00:10:18 +00003734 return;
3735
3736 // Copy arg registers.
Daniel Sanders2b746bc2014-09-09 12:11:16 +00003737 MVT RegTy = MVT::getIntegerVT(GPRSizeInBytes * 8);
Akira Hatanaka25dad192012-10-27 00:10:18 +00003738 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3739
Daniel Sanders23e98772014-11-02 16:09:29 +00003740 for (unsigned I = 0; I < NumRegs; ++I) {
Daniel Sandersd7eba312014-11-07 12:21:37 +00003741 unsigned ArgReg = ByValArgRegs[FirstReg + I];
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003742 unsigned VReg = addLiveIn(MF, ArgReg, RC);
Daniel Sanders2b746bc2014-09-09 12:11:16 +00003743 unsigned Offset = I * GPRSizeInBytes;
Akira Hatanaka25dad192012-10-27 00:10:18 +00003744 SDValue StorePtr = DAG.getNode(ISD::ADD, DL, PtrTy, FIN,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003745 DAG.getConstant(Offset, DL, PtrTy));
Akira Hatanaka25dad192012-10-27 00:10:18 +00003746 SDValue Store = DAG.getStore(Chain, DL, DAG.getRegister(VReg, RegTy),
Justin Lebar9c375812016-07-15 18:27:10 +00003747 StorePtr, MachinePointerInfo(FuncArg, Offset));
Akira Hatanaka25dad192012-10-27 00:10:18 +00003748 OutChains.push_back(Store);
3749 }
3750}
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003751
3752// Copy byVal arg to registers and stack.
Daniel Sandersf43e6872014-11-01 18:44:56 +00003753void MipsTargetLowering::passByValArg(
Benjamin Kramerbdc49562016-06-12 15:39:02 +00003754 SDValue Chain, const SDLoc &DL,
Daniel Sandersf43e6872014-11-01 18:44:56 +00003755 std::deque<std::pair<unsigned, SDValue>> &RegsToPass,
3756 SmallVectorImpl<SDValue> &MemOpChains, SDValue StackPtr,
Matthias Braun941a7052016-07-28 18:40:00 +00003757 MachineFrameInfo &MFI, SelectionDAG &DAG, SDValue Arg, unsigned FirstReg,
Daniel Sandersb315c8c2014-11-07 15:33:08 +00003758 unsigned LastReg, const ISD::ArgFlagsTy &Flags, bool isLittle,
3759 const CCValAssign &VA) const {
Daniel Sandersac272632014-05-23 13:18:02 +00003760 unsigned ByValSizeInBytes = Flags.getByValSize();
3761 unsigned OffsetInBytes = 0; // From beginning of struct
Daniel Sanders2b746bc2014-09-09 12:11:16 +00003762 unsigned RegSizeInBytes = Subtarget.getGPRSizeInBytes();
Daniel Sandersac272632014-05-23 13:18:02 +00003763 unsigned Alignment = std::min(Flags.getByValAlign(), RegSizeInBytes);
Mehdi Amini44ede332015-07-09 02:09:04 +00003764 EVT PtrTy = getPointerTy(DAG.getDataLayout()),
3765 RegTy = MVT::getIntegerVT(RegSizeInBytes * 8);
Daniel Sanders23e98772014-11-02 16:09:29 +00003766 unsigned NumRegs = LastReg - FirstReg;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003767
Daniel Sanders23e98772014-11-02 16:09:29 +00003768 if (NumRegs) {
Craig Topper862d5d82015-09-28 00:15:34 +00003769 ArrayRef<MCPhysReg> ArgRegs = ABI.GetByValArgRegs();
Daniel Sanders23e98772014-11-02 16:09:29 +00003770 bool LeftoverBytes = (NumRegs * RegSizeInBytes > ByValSizeInBytes);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003771 unsigned I = 0;
3772
3773 // Copy words to registers.
Daniel Sanders23e98772014-11-02 16:09:29 +00003774 for (; I < NumRegs - LeftoverBytes; ++I, OffsetInBytes += RegSizeInBytes) {
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003775 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003776 DAG.getConstant(OffsetInBytes, DL, PtrTy));
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003777 SDValue LoadVal = DAG.getLoad(RegTy, DL, Chain, LoadPtr,
Justin Lebar9c375812016-07-15 18:27:10 +00003778 MachinePointerInfo(), Alignment);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003779 MemOpChains.push_back(LoadVal.getValue(1));
Daniel Sanders23e98772014-11-02 16:09:29 +00003780 unsigned ArgReg = ArgRegs[FirstReg + I];
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003781 RegsToPass.push_back(std::make_pair(ArgReg, LoadVal));
3782 }
3783
3784 // Return if the struct has been fully copied.
Daniel Sandersac272632014-05-23 13:18:02 +00003785 if (ByValSizeInBytes == OffsetInBytes)
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003786 return;
3787
3788 // Copy the remainder of the byval argument with sub-word loads and shifts.
3789 if (LeftoverBytes) {
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003790 SDValue Val;
3791
Daniel Sandersac272632014-05-23 13:18:02 +00003792 for (unsigned LoadSizeInBytes = RegSizeInBytes / 2, TotalBytesLoaded = 0;
3793 OffsetInBytes < ByValSizeInBytes; LoadSizeInBytes /= 2) {
3794 unsigned RemainingSizeInBytes = ByValSizeInBytes - OffsetInBytes;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003795
Daniel Sandersac272632014-05-23 13:18:02 +00003796 if (RemainingSizeInBytes < LoadSizeInBytes)
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003797 continue;
3798
3799 // Load subword.
3800 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003801 DAG.getConstant(OffsetInBytes, DL,
3802 PtrTy));
Daniel Sandersac272632014-05-23 13:18:02 +00003803 SDValue LoadVal = DAG.getExtLoad(
3804 ISD::ZEXTLOAD, DL, RegTy, Chain, LoadPtr, MachinePointerInfo(),
Justin Lebar9c375812016-07-15 18:27:10 +00003805 MVT::getIntegerVT(LoadSizeInBytes * 8), Alignment);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003806 MemOpChains.push_back(LoadVal.getValue(1));
3807
3808 // Shift the loaded value.
3809 unsigned Shamt;
3810
3811 if (isLittle)
Daniel Sandersac272632014-05-23 13:18:02 +00003812 Shamt = TotalBytesLoaded * 8;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003813 else
Daniel Sandersac272632014-05-23 13:18:02 +00003814 Shamt = (RegSizeInBytes - (TotalBytesLoaded + LoadSizeInBytes)) * 8;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003815
3816 SDValue Shift = DAG.getNode(ISD::SHL, DL, RegTy, LoadVal,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003817 DAG.getConstant(Shamt, DL, MVT::i32));
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003818
3819 if (Val.getNode())
3820 Val = DAG.getNode(ISD::OR, DL, RegTy, Val, Shift);
3821 else
3822 Val = Shift;
3823
Daniel Sandersac272632014-05-23 13:18:02 +00003824 OffsetInBytes += LoadSizeInBytes;
3825 TotalBytesLoaded += LoadSizeInBytes;
3826 Alignment = std::min(Alignment, LoadSizeInBytes);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003827 }
3828
Daniel Sanders23e98772014-11-02 16:09:29 +00003829 unsigned ArgReg = ArgRegs[FirstReg + I];
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003830 RegsToPass.push_back(std::make_pair(ArgReg, Val));
3831 return;
3832 }
3833 }
3834
3835 // Copy remainder of byval arg to it with memcpy.
Daniel Sandersac272632014-05-23 13:18:02 +00003836 unsigned MemCpySize = ByValSizeInBytes - OffsetInBytes;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003837 SDValue Src = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003838 DAG.getConstant(OffsetInBytes, DL, PtrTy));
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003839 SDValue Dst = DAG.getNode(ISD::ADD, DL, PtrTy, StackPtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003840 DAG.getIntPtrConstant(VA.getLocMemOffset(), DL));
3841 Chain = DAG.getMemcpy(Chain, DL, Dst, Src,
3842 DAG.getConstant(MemCpySize, DL, PtrTy),
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003843 Alignment, /*isVolatile=*/false, /*AlwaysInline=*/false,
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00003844 /*isTailCall=*/false,
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003845 MachinePointerInfo(), MachinePointerInfo());
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003846 MemOpChains.push_back(Chain);
3847}
Akira Hatanaka2a134022012-10-27 00:21:13 +00003848
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003849void MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00003850 SDValue Chain, const SDLoc &DL,
Daniel Sandersb315c8c2014-11-07 15:33:08 +00003851 SelectionDAG &DAG,
Daniel Sanders853c2432014-11-01 18:13:52 +00003852 CCState &State) const {
Craig Topper862d5d82015-09-28 00:15:34 +00003853 ArrayRef<MCPhysReg> ArgRegs = ABI.GetVarArgRegs();
Tim Northover3b6b7ca2015-02-21 02:11:17 +00003854 unsigned Idx = State.getFirstUnallocated(ArgRegs);
Daniel Sanders2b746bc2014-09-09 12:11:16 +00003855 unsigned RegSizeInBytes = Subtarget.getGPRSizeInBytes();
3856 MVT RegTy = MVT::getIntegerVT(RegSizeInBytes * 8);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003857 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3858 MachineFunction &MF = DAG.getMachineFunction();
Matthias Braun941a7052016-07-28 18:40:00 +00003859 MachineFrameInfo &MFI = MF.getFrameInfo();
Akira Hatanaka2a134022012-10-27 00:21:13 +00003860 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3861
3862 // Offset of the first variable argument from stack pointer.
3863 int VaArgOffset;
3864
Daniel Sanders75ee6b42014-09-10 10:37:03 +00003865 if (ArgRegs.size() == Idx)
Rui Ueyamada00f2f2016-01-14 21:06:47 +00003866 VaArgOffset = alignTo(State.getNextStackOffset(), RegSizeInBytes);
Daniel Sanders2c6f4b42014-11-07 15:03:53 +00003867 else {
Daniel Sanders2c6f4b42014-11-07 15:03:53 +00003868 VaArgOffset =
3869 (int)ABI.GetCalleeAllocdArgSizeInBytes(State.getCallingConv()) -
3870 (int)(RegSizeInBytes * (ArgRegs.size() - Idx));
3871 }
Akira Hatanaka2a134022012-10-27 00:21:13 +00003872
3873 // Record the frame index of the first variable argument
3874 // which is a value necessary to VASTART.
Matthias Braun941a7052016-07-28 18:40:00 +00003875 int FI = MFI.CreateFixedObject(RegSizeInBytes, VaArgOffset, true);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003876 MipsFI->setVarArgsFrameIndex(FI);
3877
3878 // Copy the integer registers that have not been used for argument passing
3879 // to the argument register save area. For O32, the save area is allocated
3880 // in the caller's stack frame, while for N32/64, it is allocated in the
3881 // callee's stack frame.
Daniel Sanders75ee6b42014-09-10 10:37:03 +00003882 for (unsigned I = Idx; I < ArgRegs.size();
3883 ++I, VaArgOffset += RegSizeInBytes) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003884 unsigned Reg = addLiveIn(MF, ArgRegs[I], RC);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003885 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegTy);
Matthias Braun941a7052016-07-28 18:40:00 +00003886 FI = MFI.CreateFixedObject(RegSizeInBytes, VaArgOffset, true);
Mehdi Amini44ede332015-07-09 02:09:04 +00003887 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy(DAG.getDataLayout()));
Justin Lebar9c375812016-07-15 18:27:10 +00003888 SDValue Store =
3889 DAG.getStore(Chain, DL, ArgValue, PtrOff, MachinePointerInfo());
Eric Christopher1c29a652014-07-18 22:55:25 +00003890 cast<StoreSDNode>(Store.getNode())->getMemOperand()->setValue(
3891 (Value *)nullptr);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003892 OutChains.push_back(Store);
3893 }
3894}
Daniel Sanders23e98772014-11-02 16:09:29 +00003895
3896void MipsTargetLowering::HandleByVal(CCState *State, unsigned &Size,
3897 unsigned Align) const {
Eric Christopher96e72c62015-01-29 23:27:36 +00003898 const TargetFrameLowering *TFL = Subtarget.getFrameLowering();
Daniel Sanders23e98772014-11-02 16:09:29 +00003899
3900 assert(Size && "Byval argument's size shouldn't be 0.");
3901
3902 Align = std::min(Align, TFL->getStackAlignment());
3903
3904 unsigned FirstReg = 0;
3905 unsigned NumRegs = 0;
3906
3907 if (State->getCallingConv() != CallingConv::Fast) {
3908 unsigned RegSizeInBytes = Subtarget.getGPRSizeInBytes();
Craig Topper862d5d82015-09-28 00:15:34 +00003909 ArrayRef<MCPhysReg> IntArgRegs = ABI.GetByValArgRegs();
Daniel Sanders23e98772014-11-02 16:09:29 +00003910 // FIXME: The O32 case actually describes no shadow registers.
3911 const MCPhysReg *ShadowRegs =
Eric Christopher96e72c62015-01-29 23:27:36 +00003912 ABI.IsO32() ? IntArgRegs.data() : Mips64DPRegs;
Daniel Sanders23e98772014-11-02 16:09:29 +00003913
3914 // We used to check the size as well but we can't do that anymore since
3915 // CCState::HandleByVal() rounds up the size after calling this function.
3916 assert(!(Align % RegSizeInBytes) &&
3917 "Byval argument's alignment should be a multiple of"
3918 "RegSizeInBytes.");
3919
Tim Northover3b6b7ca2015-02-21 02:11:17 +00003920 FirstReg = State->getFirstUnallocated(IntArgRegs);
Daniel Sanders23e98772014-11-02 16:09:29 +00003921
3922 // If Align > RegSizeInBytes, the first arg register must be even.
3923 // FIXME: This condition happens to do the right thing but it's not the
3924 // right way to test it. We want to check that the stack frame offset
3925 // of the register is aligned.
3926 if ((Align > RegSizeInBytes) && (FirstReg % 2)) {
3927 State->AllocateReg(IntArgRegs[FirstReg], ShadowRegs[FirstReg]);
3928 ++FirstReg;
3929 }
3930
3931 // Mark the registers allocated.
Rui Ueyamada00f2f2016-01-14 21:06:47 +00003932 Size = alignTo(Size, RegSizeInBytes);
Daniel Sanders23e98772014-11-02 16:09:29 +00003933 for (unsigned I = FirstReg; Size > 0 && (I < IntArgRegs.size());
3934 Size -= RegSizeInBytes, ++I, ++NumRegs)
3935 State->AllocateReg(IntArgRegs[I], ShadowRegs[I]);
3936 }
3937
3938 State->addInRegsParamInfo(FirstReg, FirstReg + NumRegs);
3939}
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00003940
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00003941MachineBasicBlock *MipsTargetLowering::emitPseudoSELECT(MachineInstr &MI,
3942 MachineBasicBlock *BB,
3943 bool isFPCmp,
3944 unsigned Opc) const {
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00003945 assert(!(Subtarget.hasMips4() || Subtarget.hasMips32()) &&
3946 "Subtarget already supports SELECT nodes with the use of"
3947 "conditional-move instructions.");
3948
3949 const TargetInstrInfo *TII =
Eric Christopher96e72c62015-01-29 23:27:36 +00003950 Subtarget.getInstrInfo();
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00003951 DebugLoc DL = MI.getDebugLoc();
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00003952
3953 // To "insert" a SELECT instruction, we actually have to insert the
3954 // diamond control-flow pattern. The incoming instruction knows the
3955 // destination vreg to set, the condition code register to branch on, the
3956 // true/false values to select between, and a branch opcode to use.
3957 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Duncan P. N. Exon Smith78691482015-10-20 00:15:20 +00003958 MachineFunction::iterator It = ++BB->getIterator();
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00003959
3960 // thisMBB:
3961 // ...
3962 // TrueVal = ...
3963 // setcc r1, r2, r3
3964 // bNE r1, r0, copy1MBB
3965 // fallthrough --> copy0MBB
3966 MachineBasicBlock *thisMBB = BB;
3967 MachineFunction *F = BB->getParent();
3968 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
3969 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
3970 F->insert(It, copy0MBB);
3971 F->insert(It, sinkMBB);
3972
3973 // Transfer the remainder of BB and its successor edges to sinkMBB.
3974 sinkMBB->splice(sinkMBB->begin(), BB,
3975 std::next(MachineBasicBlock::iterator(MI)), BB->end());
3976 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
3977
3978 // Next, add the true and fallthrough blocks as its successors.
3979 BB->addSuccessor(copy0MBB);
3980 BB->addSuccessor(sinkMBB);
3981
3982 if (isFPCmp) {
3983 // bc1[tf] cc, sinkMBB
3984 BuildMI(BB, DL, TII->get(Opc))
Simon Dardisba92b032016-09-09 11:06:01 +00003985 .addReg(MI.getOperand(1).getReg())
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00003986 .addMBB(sinkMBB);
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00003987 } else {
3988 // bne rs, $0, sinkMBB
3989 BuildMI(BB, DL, TII->get(Opc))
Simon Dardisba92b032016-09-09 11:06:01 +00003990 .addReg(MI.getOperand(1).getReg())
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00003991 .addReg(Mips::ZERO)
3992 .addMBB(sinkMBB);
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00003993 }
3994
3995 // copy0MBB:
3996 // %FalseValue = ...
3997 // # fallthrough to sinkMBB
3998 BB = copy0MBB;
3999
4000 // Update machine-CFG edges
4001 BB->addSuccessor(sinkMBB);
4002
4003 // sinkMBB:
4004 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
4005 // ...
4006 BB = sinkMBB;
4007
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00004008 BuildMI(*BB, BB->begin(), DL, TII->get(Mips::PHI), MI.getOperand(0).getReg())
Simon Dardisba92b032016-09-09 11:06:01 +00004009 .addReg(MI.getOperand(2).getReg())
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00004010 .addMBB(thisMBB)
4011 .addReg(MI.getOperand(3).getReg())
4012 .addMBB(copy0MBB);
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00004013
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00004014 MI.eraseFromParent(); // The pseudo instruction is gone now.
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00004015
4016 return BB;
4017}
Daniel Sanders1440bb22015-01-09 17:21:30 +00004018
4019// FIXME? Maybe this could be a TableGen attribute on some registers and
4020// this table could be generated automatically from RegInfo.
Pat Gavlina717f252015-07-09 17:40:29 +00004021unsigned MipsTargetLowering::getRegisterByName(const char* RegName, EVT VT,
4022 SelectionDAG &DAG) const {
Daniel Sanders1440bb22015-01-09 17:21:30 +00004023 // Named registers is expected to be fairly rare. For now, just support $28
4024 // since the linux kernel uses it.
4025 if (Subtarget.isGP64bit()) {
4026 unsigned Reg = StringSwitch<unsigned>(RegName)
4027 .Case("$28", Mips::GP_64)
4028 .Default(0);
4029 if (Reg)
4030 return Reg;
4031 } else {
4032 unsigned Reg = StringSwitch<unsigned>(RegName)
4033 .Case("$28", Mips::GP)
4034 .Default(0);
4035 if (Reg)
4036 return Reg;
4037 }
4038 report_fatal_error("Invalid register name global variable");
4039}