blob: e33ded03952e273f9f3695260dab0d1a97dc6bbc [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- PPCInstrInfo.td - The PowerPC Instruction Set ------*- tablegen -*-===//
2//
Misha Brukmane05203f2004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Misha Brukmane05203f2004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
9//
Misha Brukman5295e1d2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukmane05203f2004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner7503d462005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukmane05203f2004-06-21 16:55:25 +000016
Chris Lattnercd7f1012005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner27f53452006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
Hal Finkelf6d45f22013-04-01 17:52:07 +000023def SDT_PPClfiwx : SDTypeProfile<1, 1, [ // lfiw[az]x
Hal Finkelbeb296b2013-03-31 10:12:51 +000024 SDTCisVT<0, f64>, SDTCisPtrTy<1>
25]>;
26
Bill Wendling77b13af2007-11-13 09:19:02 +000027def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
28def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
29 SDTCisVT<1, i32> ]>;
Chris Lattnera8713b12006-03-20 01:53:53 +000030def SDT_PPCvperm : SDTypeProfile<1, 3, [
31 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
32]>;
33
Chris Lattnerd7495ae2006-03-31 05:13:27 +000034def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6961fc72006-03-26 10:06:40 +000035 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
36]>;
37
Chris Lattner9754d142006-04-18 17:59:36 +000038def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattnerbe9377a2006-11-17 22:37:34 +000039 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner9754d142006-04-18 17:59:36 +000040]>;
41
Dan Gohman48b185d2009-09-25 20:36:54 +000042def SDT_PPClbrx : SDTypeProfile<1, 2, [
Hal Finkel31d29562013-03-28 19:25:55 +000043 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnera7976d32006-07-10 20:56:58 +000044]>;
Dan Gohman48b185d2009-09-25 20:36:54 +000045def SDT_PPCstbrx : SDTypeProfile<0, 3, [
Hal Finkel31d29562013-03-28 19:25:55 +000046 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnera7976d32006-07-10 20:56:58 +000047]>;
48
Evan Cheng32e376f2008-07-12 02:23:19 +000049def SDT_PPClarx : SDTypeProfile<1, 1, [
50 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng51096af2008-04-19 01:30:48 +000051]>;
Evan Cheng32e376f2008-07-12 02:23:19 +000052def SDT_PPCstcx : SDTypeProfile<0, 2, [
53 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng51096af2008-04-19 01:30:48 +000054]>;
55
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +000056def SDT_PPCTC_ret : SDTypeProfile<0, 2, [
57 SDTCisPtrTy<0>, SDTCisVT<1, i32>
58]>;
59
Hal Finkel3ee2af72014-07-18 23:29:49 +000060def tocentry32 : Operand<iPTR> {
61 let MIOperandInfo = (ops i32imm:$imm);
62}
Tilmann Schellerd1aaa322009-08-15 11:54:46 +000063
Chris Lattner27f53452006-03-01 05:50:56 +000064//===----------------------------------------------------------------------===//
Chris Lattnercd7f1012005-10-25 20:41:46 +000065// PowerPC specific DAG Nodes.
66//
67
Hal Finkel2e103312013-04-03 04:01:11 +000068def PPCfre : SDNode<"PPCISD::FRE", SDTFPUnaryOp, []>;
69def PPCfrsqrte: SDNode<"PPCISD::FRSQRTE", SDTFPUnaryOp, []>;
70
Hal Finkelf6d45f22013-04-01 17:52:07 +000071def PPCfcfid : SDNode<"PPCISD::FCFID", SDTFPUnaryOp, []>;
72def PPCfcfidu : SDNode<"PPCISD::FCFIDU", SDTFPUnaryOp, []>;
73def PPCfcfids : SDNode<"PPCISD::FCFIDS", SDTFPRoundOp, []>;
74def PPCfcfidus: SDNode<"PPCISD::FCFIDUS", SDTFPRoundOp, []>;
Chris Lattnercd7f1012005-10-25 20:41:46 +000075def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
76def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Hal Finkelf6d45f22013-04-01 17:52:07 +000077def PPCfctiduz: SDNode<"PPCISD::FCTIDUZ",SDTFPUnaryOp, []>;
78def PPCfctiwuz: SDNode<"PPCISD::FCTIWUZ",SDTFPUnaryOp, []>;
Chris Lattnera348f552008-01-06 06:44:58 +000079def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx,
80 [SDNPHasChain, SDNPMayStore]>;
Hal Finkelf6d45f22013-04-01 17:52:07 +000081def PPClfiwax : SDNode<"PPCISD::LFIWAX", SDT_PPClfiwx,
82 [SDNPHasChain, SDNPMayLoad]>;
83def PPClfiwzx : SDNode<"PPCISD::LFIWZX", SDT_PPClfiwx,
Hal Finkelbeb296b2013-03-31 10:12:51 +000084 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnercd7f1012005-10-25 20:41:46 +000085
Ulrich Weigand874fc622013-03-26 10:56:22 +000086// Extract FPSCR (not modeled at the DAG level).
87def PPCmffs : SDNode<"PPCISD::MFFS",
88 SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>, []>;
89
90// Perform FADD in round-to-zero mode.
91def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp, []>;
92
Dale Johannesen666323e2007-10-10 01:01:31 +000093
Chris Lattner261009a2005-10-25 20:55:47 +000094def PPCfsel : SDNode<"PPCISD::FSEL",
95 // Type constraint for fsel.
96 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
97 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +000098
Nate Begeman69caef22005-12-13 22:55:22 +000099def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
100def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000101def PPCtoc_entry: SDNode<"PPCISD::TOC_ENTRY", SDTIntBinOp, [SDNPMayLoad]>;
Nate Begeman69caef22005-12-13 22:55:22 +0000102def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
103def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner595088a2005-11-17 07:30:41 +0000104
Roman Divacky32143e22013-12-20 18:08:54 +0000105def PPCppc32GOT : SDNode<"PPCISD::PPC32_GOT", SDTIntLeaf, []>;
106
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000107def PPCaddisGotTprelHA : SDNode<"PPCISD::ADDIS_GOT_TPREL_HA", SDTIntBinOp>;
108def PPCldGotTprelL : SDNode<"PPCISD::LD_GOT_TPREL_L", SDTIntBinOp,
109 [SDNPMayLoad]>;
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000110def PPCaddTls : SDNode<"PPCISD::ADD_TLS", SDTIntBinOp, []>;
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000111def PPCaddisTlsgdHA : SDNode<"PPCISD::ADDIS_TLSGD_HA", SDTIntBinOp>;
112def PPCaddiTlsgdL : SDNode<"PPCISD::ADDI_TLSGD_L", SDTIntBinOp>;
113def PPCgetTlsAddr : SDNode<"PPCISD::GET_TLS_ADDR", SDTIntBinOp>;
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000114def PPCaddisTlsldHA : SDNode<"PPCISD::ADDIS_TLSLD_HA", SDTIntBinOp>;
115def PPCaddiTlsldL : SDNode<"PPCISD::ADDI_TLSLD_L", SDTIntBinOp>;
116def PPCgetTlsldAddr : SDNode<"PPCISD::GET_TLSLD_ADDR", SDTIntBinOp>;
117def PPCaddisDtprelHA : SDNode<"PPCISD::ADDIS_DTPREL_HA", SDTIntBinOp,
118 [SDNPHasChain]>;
119def PPCaddiDtprelL : SDNode<"PPCISD::ADDI_DTPREL_L", SDTIntBinOp>;
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000120
Chris Lattnera8713b12006-03-20 01:53:53 +0000121def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattner7e9440a2006-03-19 06:55:52 +0000122
Chris Lattnerfea33f72005-12-06 02:10:38 +0000123// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
124// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattner20b5a2b2008-03-07 20:18:24 +0000125def PPCsrl : SDNode<"PPCISD::SRL" , SDTIntShiftOp>;
126def PPCsra : SDNode<"PPCISD::SRA" , SDTIntShiftOp>;
127def PPCshl : SDNode<"PPCISD::SHL" , SDTIntShiftOp>;
Chris Lattnerfea33f72005-12-06 02:10:38 +0000128
Chris Lattnerf9797942005-12-04 19:01:59 +0000129// These are target-independent nodes, but have target-specific formats.
Bill Wendling77b13af2007-11-13 09:19:02 +0000130def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000131 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendling77b13af2007-11-13 09:19:02 +0000132def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000133 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Chris Lattnerf9797942005-12-04 19:01:59 +0000134
Chris Lattner3b587342006-06-27 18:36:44 +0000135def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000136def PPCcall : SDNode<"PPCISD::CALL", SDT_PPCCall,
137 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
138 SDNPVariadic]>;
139def PPCcall_nop : SDNode<"PPCISD::CALL_NOP", SDT_PPCCall,
140 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
141 SDNPVariadic]>;
Tilmann Scheller79fef932009-12-18 13:00:15 +0000142def PPCload : SDNode<"PPCISD::LOAD", SDTypeProfile<1, 1, []>,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000143 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Tilmann Scheller79fef932009-12-18 13:00:15 +0000144def PPCload_toc : SDNode<"PPCISD::LOAD_TOC", SDTypeProfile<0, 1, []>,
Jakob Stoklund Olesena954e922012-08-24 14:43:27 +0000145 [SDNPHasChain, SDNPSideEffect,
146 SDNPInGlue, SDNPOutGlue]>;
Chris Lattnereb755fc2006-05-17 19:00:46 +0000147def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000148 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000149def PPCbctrl : SDNode<"PPCISD::BCTRL", SDTNone,
150 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
151 SDNPVariadic]>;
Chris Lattnerb1e9e372006-05-17 06:01:33 +0000152
Chris Lattner9a249b02008-01-15 22:02:54 +0000153def retflag : SDNode<"PPCISD::RET_FLAG", SDTNone,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000154 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Nate Begemanb11b8e42005-12-20 00:26:01 +0000155
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000156def PPCtc_return : SDNode<"PPCISD::TC_RETURN", SDT_PPCTC_ret,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000157 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000158
Hal Finkel756810f2013-03-21 21:37:52 +0000159def PPCeh_sjlj_setjmp : SDNode<"PPCISD::EH_SJLJ_SETJMP",
160 SDTypeProfile<1, 1, [SDTCisInt<0>,
161 SDTCisPtrTy<1>]>,
162 [SDNPHasChain, SDNPSideEffect]>;
163def PPCeh_sjlj_longjmp : SDNode<"PPCISD::EH_SJLJ_LONGJMP",
164 SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>,
165 [SDNPHasChain, SDNPSideEffect]>;
166
Bill Schmidta87a7e22013-05-14 19:35:45 +0000167def SDT_PPCsc : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
168def PPCsc : SDNode<"PPCISD::SC", SDT_PPCsc,
169 [SDNPHasChain, SDNPSideEffect]>;
170
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000171def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000172def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutGlue]>;
Chris Lattner6961fc72006-03-26 10:06:40 +0000173
Chris Lattner9754d142006-04-18 17:59:36 +0000174def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000175 [SDNPHasChain, SDNPOptInGlue]>;
Chris Lattner9754d142006-04-18 17:59:36 +0000176
Chris Lattner94de7bc2008-01-10 05:12:37 +0000177def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx,
178 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnera348f552008-01-06 06:44:58 +0000179def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx,
180 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnera7976d32006-07-10 20:56:58 +0000181
Hal Finkel5ab37802012-08-28 02:10:27 +0000182// Instructions to set/unset CR bit 6 for SVR4 vararg calls
183def PPCcr6set : SDNode<"PPCISD::CR6SET", SDTNone,
184 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
185def PPCcr6unset : SDNode<"PPCISD::CR6UNSET", SDTNone,
186 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
187
Evan Cheng32e376f2008-07-12 02:23:19 +0000188// Instructions to support atomic operations
Evan Cheng5102bd92008-04-19 02:30:38 +0000189def PPClarx : SDNode<"PPCISD::LARX", SDT_PPClarx,
190 [SDNPHasChain, SDNPMayLoad]>;
191def PPCstcx : SDNode<"PPCISD::STCX", SDT_PPCstcx,
192 [SDNPHasChain, SDNPMayStore]>;
Evan Cheng51096af2008-04-19 01:30:48 +0000193
Bill Schmidt27917782013-02-21 17:12:27 +0000194// Instructions to support medium and large code model
Bill Schmidt34627e32012-11-27 17:35:46 +0000195def PPCaddisTocHA : SDNode<"PPCISD::ADDIS_TOC_HA", SDTIntBinOp, []>;
196def PPCldTocL : SDNode<"PPCISD::LD_TOC_L", SDTIntBinOp, [SDNPMayLoad]>;
197def PPCaddiTocL : SDNode<"PPCISD::ADDI_TOC_L", SDTIntBinOp, []>;
198
199
Jim Laskey48850c12006-11-16 22:43:37 +0000200// Instructions to support dynamic alloca.
201def SDTDynOp : SDTypeProfile<1, 2, []>;
202def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
203
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000204//===----------------------------------------------------------------------===//
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000205// PowerPC specific transformation functions and pattern fragments.
206//
Nate Begeman9eaa6ba2005-10-19 01:12:32 +0000207
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000208def SHL32 : SDNodeXForm<imm, [{
209 // Transformation function: 31 - imm
Dan Gohmaneffb8942008-09-12 16:56:44 +0000210 return getI32Imm(31 - N->getZExtValue());
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000211}]>;
212
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000213def SRL32 : SDNodeXForm<imm, [{
214 // Transformation function: 32 - imm
Dan Gohmaneffb8942008-09-12 16:56:44 +0000215 return N->getZExtValue() ? getI32Imm(32 - N->getZExtValue()) : getI32Imm(0);
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000216}]>;
217
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000218def LO16 : SDNodeXForm<imm, [{
219 // Transformation function: get the low 16 bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000220 return getI32Imm((unsigned short)N->getZExtValue());
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000221}]>;
222
223def HI16 : SDNodeXForm<imm, [{
224 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000225 return getI32Imm((unsigned)N->getZExtValue() >> 16);
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000226}]>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000227
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000228def HA16 : SDNodeXForm<imm, [{
229 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000230 signed int Val = N->getZExtValue();
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000231 return getI32Imm((Val - (signed short)Val) >> 16);
232}]>;
Nate Begemand31efd12006-09-22 05:01:56 +0000233def MB : SDNodeXForm<imm, [{
234 // Transformation function: get the start bit of a mask
Duncan Sandsdc845112008-10-16 13:02:33 +0000235 unsigned mb = 0, me;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000236 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemand31efd12006-09-22 05:01:56 +0000237 return getI32Imm(mb);
238}]>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000239
Nate Begemand31efd12006-09-22 05:01:56 +0000240def ME : SDNodeXForm<imm, [{
241 // Transformation function: get the end bit of a mask
Duncan Sandsdc845112008-10-16 13:02:33 +0000242 unsigned mb, me = 0;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000243 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemand31efd12006-09-22 05:01:56 +0000244 return getI32Imm(me);
245}]>;
246def maskimm32 : PatLeaf<(imm), [{
247 // maskImm predicate - True if immediate is a run of ones.
248 unsigned mb, me;
Owen Anderson9f944592009-08-11 20:47:22 +0000249 if (N->getValueType(0) == MVT::i32)
Dan Gohmaneffb8942008-09-12 16:56:44 +0000250 return isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemand31efd12006-09-22 05:01:56 +0000251 else
252 return false;
253}]>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000254
Bill Schmidtf88571e2013-05-22 20:09:24 +0000255def imm32SExt16 : Operand<i32>, ImmLeaf<i32, [{
256 // imm32SExt16 predicate - True if the i32 immediate fits in a 16-bit
257 // sign extended field. Used by instructions like 'addi'.
258 return (int32_t)Imm == (short)Imm;
259}]>;
260def imm64SExt16 : Operand<i64>, ImmLeaf<i64, [{
261 // imm64SExt16 predicate - True if the i64 immediate fits in a 16-bit
262 // sign extended field. Used by instructions like 'addi'.
263 return (int64_t)Imm == (short)Imm;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000264}]>;
Chris Lattner76cb0062005-09-08 17:40:49 +0000265def immZExt16 : PatLeaf<(imm), [{
266 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
267 // field. Used by instructions like 'ori'.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000268 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000269}], LO16>;
270
Chris Lattner7e742e42006-06-20 22:34:10 +0000271// imm16Shifted* - These match immediates where the low 16-bits are zero. There
272// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
273// identical in 32-bit mode, but in 64-bit mode, they return true if the
274// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
275// clear).
276def imm16ShiftedZExt : PatLeaf<(imm), [{
277 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
278 // immediate are set. Used by instructions like 'xoris'.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000279 return (N->getZExtValue() & ~uint64_t(0xFFFF0000)) == 0;
Chris Lattner7e742e42006-06-20 22:34:10 +0000280}], HI16>;
281
282def imm16ShiftedSExt : PatLeaf<(imm), [{
283 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
284 // immediate are set. Used by instructions like 'addis'. Identical to
285 // imm16ShiftedZExt in 32-bit mode.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000286 if (N->getZExtValue() & 0xFFFF) return false;
Owen Anderson9f944592009-08-11 20:47:22 +0000287 if (N->getValueType(0) == MVT::i32)
Chris Lattnerd6e160d2006-06-20 21:39:30 +0000288 return true;
289 // For 64-bit, make sure it is sext right.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000290 return N->getZExtValue() == (uint64_t)(int)N->getZExtValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000291}], HI16>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000292
Hal Finkel940ab932014-02-28 00:27:01 +0000293def imm64ZExt32 : Operand<i64>, ImmLeaf<i64, [{
294 // imm64ZExt32 predicate - True if the i64 immediate fits in a 32-bit
295 // zero extended field.
296 return isUInt<32>(Imm);
297}]>;
298
Hal Finkelb09680b2013-03-18 23:00:58 +0000299// Some r+i load/store instructions (such as LD, STD, LDU, etc.) that require
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000300// restricted memrix (4-aligned) constants are alignment sensitive. If these
Hal Finkelb09680b2013-03-18 23:00:58 +0000301// offsets are hidden behind TOC entries than the values of the lower-order
302// bits cannot be checked directly. As a result, we need to also incorporate
303// an alignment check into the relevant patterns.
304
305def aligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
306 return cast<LoadSDNode>(N)->getAlignment() >= 4;
307}]>;
308def aligned4store : PatFrag<(ops node:$val, node:$ptr),
309 (store node:$val, node:$ptr), [{
310 return cast<StoreSDNode>(N)->getAlignment() >= 4;
311}]>;
312def aligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
313 return cast<LoadSDNode>(N)->getAlignment() >= 4;
314}]>;
315def aligned4pre_store : PatFrag<
316 (ops node:$val, node:$base, node:$offset),
317 (pre_store node:$val, node:$base, node:$offset), [{
318 return cast<StoreSDNode>(N)->getAlignment() >= 4;
319}]>;
320
321def unaligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
322 return cast<LoadSDNode>(N)->getAlignment() < 4;
323}]>;
324def unaligned4store : PatFrag<(ops node:$val, node:$ptr),
325 (store node:$val, node:$ptr), [{
326 return cast<StoreSDNode>(N)->getAlignment() < 4;
327}]>;
328def unaligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
329 return cast<LoadSDNode>(N)->getAlignment() < 4;
330}]>;
Chris Lattner2771e2c2006-03-25 06:12:06 +0000331
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000332//===----------------------------------------------------------------------===//
333// PowerPC Flag Definitions.
334
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000335class isPPC64 { bit PPC64 = 1; }
Hal Finkel1b58f332013-04-12 18:17:57 +0000336class isDOT { bit RC = 1; }
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000337
Chris Lattner6a5a4f82006-11-08 02:13:12 +0000338class RegConstraint<string C> {
339 string Constraints = C;
340}
Chris Lattner57711562006-11-15 23:24:18 +0000341class NoEncode<string E> {
342 string DisableEncoding = E;
343}
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000344
345
346//===----------------------------------------------------------------------===//
347// PowerPC Operand Definitions.
Chris Lattnerec1cc1b2004-08-14 23:27:29 +0000348
Ulrich Weigand136ac222013-04-26 16:53:15 +0000349// In the default PowerPC assembler syntax, registers are specified simply
350// by number, so they cannot be distinguished from immediate values (without
351// looking at the opcode). This means that the default operand matching logic
352// for the asm parser does not work, and we need to specify custom matchers.
353// Since those can only be specified with RegisterOperand classes and not
354// directly on the RegisterClass, all instructions patterns used by the asm
355// parser need to use a RegisterOperand (instead of a RegisterClass) for
356// all their register operands.
357// For this purpose, we define one RegisterOperand for each RegisterClass,
358// using the same name as the class, just in lower case.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000359
Ulrich Weigand640192d2013-05-03 19:49:39 +0000360def PPCRegGPRCAsmOperand : AsmOperandClass {
361 let Name = "RegGPRC"; let PredicateMethod = "isRegNumber";
362}
363def gprc : RegisterOperand<GPRC> {
364 let ParserMatchClass = PPCRegGPRCAsmOperand;
365}
366def PPCRegG8RCAsmOperand : AsmOperandClass {
367 let Name = "RegG8RC"; let PredicateMethod = "isRegNumber";
368}
369def g8rc : RegisterOperand<G8RC> {
370 let ParserMatchClass = PPCRegG8RCAsmOperand;
371}
372def PPCRegGPRCNoR0AsmOperand : AsmOperandClass {
373 let Name = "RegGPRCNoR0"; let PredicateMethod = "isRegNumber";
374}
375def gprc_nor0 : RegisterOperand<GPRC_NOR0> {
376 let ParserMatchClass = PPCRegGPRCNoR0AsmOperand;
377}
378def PPCRegG8RCNoX0AsmOperand : AsmOperandClass {
379 let Name = "RegG8RCNoX0"; let PredicateMethod = "isRegNumber";
380}
381def g8rc_nox0 : RegisterOperand<G8RC_NOX0> {
382 let ParserMatchClass = PPCRegG8RCNoX0AsmOperand;
383}
384def PPCRegF8RCAsmOperand : AsmOperandClass {
385 let Name = "RegF8RC"; let PredicateMethod = "isRegNumber";
386}
387def f8rc : RegisterOperand<F8RC> {
388 let ParserMatchClass = PPCRegF8RCAsmOperand;
389}
390def PPCRegF4RCAsmOperand : AsmOperandClass {
391 let Name = "RegF4RC"; let PredicateMethod = "isRegNumber";
392}
393def f4rc : RegisterOperand<F4RC> {
394 let ParserMatchClass = PPCRegF4RCAsmOperand;
395}
396def PPCRegVRRCAsmOperand : AsmOperandClass {
397 let Name = "RegVRRC"; let PredicateMethod = "isRegNumber";
398}
399def vrrc : RegisterOperand<VRRC> {
400 let ParserMatchClass = PPCRegVRRCAsmOperand;
401}
402def PPCRegCRBITRCAsmOperand : AsmOperandClass {
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000403 let Name = "RegCRBITRC"; let PredicateMethod = "isCRBitNumber";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000404}
405def crbitrc : RegisterOperand<CRBITRC> {
406 let ParserMatchClass = PPCRegCRBITRCAsmOperand;
407}
408def PPCRegCRRCAsmOperand : AsmOperandClass {
409 let Name = "RegCRRC"; let PredicateMethod = "isCCRegNumber";
410}
411def crrc : RegisterOperand<CRRC> {
412 let ParserMatchClass = PPCRegCRRCAsmOperand;
413}
414
Hal Finkel27774d92014-03-13 07:58:58 +0000415def PPCU2ImmAsmOperand : AsmOperandClass {
416 let Name = "U2Imm"; let PredicateMethod = "isU2Imm";
417 let RenderMethod = "addImmOperands";
418}
419def u2imm : Operand<i32> {
420 let PrintMethod = "printU2ImmOperand";
421 let ParserMatchClass = PPCU2ImmAsmOperand;
422}
Joerg Sonnenberger9e9623c2014-07-29 22:21:57 +0000423
424def PPCU4ImmAsmOperand : AsmOperandClass {
425 let Name = "U4Imm"; let PredicateMethod = "isU4Imm";
426 let RenderMethod = "addImmOperands";
427}
428def u4imm : Operand<i32> {
429 let PrintMethod = "printU4ImmOperand";
430 let ParserMatchClass = PPCU4ImmAsmOperand;
431}
Ulrich Weigand640192d2013-05-03 19:49:39 +0000432def PPCS5ImmAsmOperand : AsmOperandClass {
433 let Name = "S5Imm"; let PredicateMethod = "isS5Imm";
434 let RenderMethod = "addImmOperands";
435}
Chris Lattner2771e2c2006-03-25 06:12:06 +0000436def s5imm : Operand<i32> {
437 let PrintMethod = "printS5ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000438 let ParserMatchClass = PPCS5ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000439 let DecoderMethod = "decodeSImmOperand<5>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000440}
441def PPCU5ImmAsmOperand : AsmOperandClass {
442 let Name = "U5Imm"; let PredicateMethod = "isU5Imm";
443 let RenderMethod = "addImmOperands";
Chris Lattner2771e2c2006-03-25 06:12:06 +0000444}
Chris Lattnerf006d152005-09-14 20:53:05 +0000445def u5imm : Operand<i32> {
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000446 let PrintMethod = "printU5ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000447 let ParserMatchClass = PPCU5ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000448 let DecoderMethod = "decodeUImmOperand<5>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000449}
450def PPCU6ImmAsmOperand : AsmOperandClass {
451 let Name = "U6Imm"; let PredicateMethod = "isU6Imm";
452 let RenderMethod = "addImmOperands";
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000453}
Chris Lattnerf006d152005-09-14 20:53:05 +0000454def u6imm : Operand<i32> {
Nate Begeman143cf942004-08-30 02:28:06 +0000455 let PrintMethod = "printU6ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000456 let ParserMatchClass = PPCU6ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000457 let DecoderMethod = "decodeUImmOperand<6>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000458}
459def PPCS16ImmAsmOperand : AsmOperandClass {
460 let Name = "S16Imm"; let PredicateMethod = "isS16Imm";
461 let RenderMethod = "addImmOperands";
Nate Begeman143cf942004-08-30 02:28:06 +0000462}
Chris Lattnerf006d152005-09-14 20:53:05 +0000463def s16imm : Operand<i32> {
Nate Begeman4bfceb12004-09-04 05:00:00 +0000464 let PrintMethod = "printS16ImmOperand";
Ulrich Weigandfd3ad692013-06-26 13:49:15 +0000465 let EncoderMethod = "getImm16Encoding";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000466 let ParserMatchClass = PPCS16ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000467 let DecoderMethod = "decodeSImmOperand<16>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000468}
469def PPCU16ImmAsmOperand : AsmOperandClass {
470 let Name = "U16Imm"; let PredicateMethod = "isU16Imm";
471 let RenderMethod = "addImmOperands";
Nate Begeman4bfceb12004-09-04 05:00:00 +0000472}
Chris Lattnerf006d152005-09-14 20:53:05 +0000473def u16imm : Operand<i32> {
Chris Lattner8a796852004-08-15 05:20:16 +0000474 let PrintMethod = "printU16ImmOperand";
Ulrich Weigandfd3ad692013-06-26 13:49:15 +0000475 let EncoderMethod = "getImm16Encoding";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000476 let ParserMatchClass = PPCU16ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000477 let DecoderMethod = "decodeUImmOperand<16>";
Chris Lattner8a796852004-08-15 05:20:16 +0000478}
Ulrich Weigand5a02a022013-06-26 13:49:53 +0000479def PPCS17ImmAsmOperand : AsmOperandClass {
480 let Name = "S17Imm"; let PredicateMethod = "isS17Imm";
481 let RenderMethod = "addImmOperands";
482}
483def s17imm : Operand<i32> {
484 // This operand type is used for addis/lis to allow the assembler parser
485 // to accept immediates in the range -65536..65535 for compatibility with
486 // the GNU assembler. The operand is treated as 16-bit otherwise.
487 let PrintMethod = "printS16ImmOperand";
488 let EncoderMethod = "getImm16Encoding";
489 let ParserMatchClass = PPCS17ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000490 let DecoderMethod = "decodeSImmOperand<16>";
Ulrich Weigand5a02a022013-06-26 13:49:53 +0000491}
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000492def PPCDirectBrAsmOperand : AsmOperandClass {
493 let Name = "DirectBr"; let PredicateMethod = "isDirectBr";
494 let RenderMethod = "addBranchTargetOperands";
495}
Chris Lattner0e3461e2010-11-15 06:09:35 +0000496def directbrtarget : Operand<OtherVT> {
Nate Begeman61738782004-09-02 08:13:00 +0000497 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000498 let EncoderMethod = "getDirectBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000499 let ParserMatchClass = PPCDirectBrAsmOperand;
500}
501def absdirectbrtarget : Operand<OtherVT> {
502 let PrintMethod = "printAbsBranchOperand";
503 let EncoderMethod = "getAbsDirectBrEncoding";
504 let ParserMatchClass = PPCDirectBrAsmOperand;
505}
506def PPCCondBrAsmOperand : AsmOperandClass {
507 let Name = "CondBr"; let PredicateMethod = "isCondBr";
508 let RenderMethod = "addBranchTargetOperands";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000509}
510def condbrtarget : Operand<OtherVT> {
Chris Lattnercfedba72010-11-16 01:45:05 +0000511 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000512 let EncoderMethod = "getCondBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000513 let ParserMatchClass = PPCCondBrAsmOperand;
514}
515def abscondbrtarget : Operand<OtherVT> {
516 let PrintMethod = "printAbsBranchOperand";
517 let EncoderMethod = "getAbsCondBrEncoding";
518 let ParserMatchClass = PPCCondBrAsmOperand;
Nate Begeman61738782004-09-02 08:13:00 +0000519}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000520def calltarget : Operand<iPTR> {
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000521 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000522 let EncoderMethod = "getDirectBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000523 let ParserMatchClass = PPCDirectBrAsmOperand;
Chris Lattnerbd9efdb2005-11-17 19:16:08 +0000524}
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000525def abscalltarget : Operand<iPTR> {
526 let PrintMethod = "printAbsBranchOperand";
527 let EncoderMethod = "getAbsDirectBrEncoding";
528 let ParserMatchClass = PPCDirectBrAsmOperand;
Nate Begemana171f6b2005-11-16 00:48:01 +0000529}
Ulrich Weigand640192d2013-05-03 19:49:39 +0000530def PPCCRBitMaskOperand : AsmOperandClass {
531 let Name = "CRBitMask"; let PredicateMethod = "isCRBitMask";
Nate Begeman4bfceb12004-09-04 05:00:00 +0000532}
Nate Begeman8465fe82005-07-20 22:42:00 +0000533def crbitm: Operand<i8> {
534 let PrintMethod = "printcrbitm";
Chris Lattnerd6a07cc2010-11-15 05:19:25 +0000535 let EncoderMethod = "get_crbitm_encoding";
Hal Finkel23453472013-12-19 16:13:01 +0000536 let DecoderMethod = "decodeCRBitMOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000537 let ParserMatchClass = PPCCRBitMaskOperand;
Nate Begeman8465fe82005-07-20 22:42:00 +0000538}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000539// Address operands
Hal Finkel638a9fa2013-03-19 18:51:05 +0000540// A version of ptr_rc which excludes R0 (or X0 in 64-bit mode).
Ulrich Weigand640192d2013-05-03 19:49:39 +0000541def PPCRegGxRCNoR0Operand : AsmOperandClass {
542 let Name = "RegGxRCNoR0"; let PredicateMethod = "isRegNumber";
543}
544def ptr_rc_nor0 : Operand<iPTR>, PointerLikeRegClass<1> {
545 let ParserMatchClass = PPCRegGxRCNoR0Operand;
546}
547// A version of ptr_rc usable with the asm parser.
548def PPCRegGxRCOperand : AsmOperandClass {
549 let Name = "RegGxRC"; let PredicateMethod = "isRegNumber";
550}
551def ptr_rc_idx : Operand<iPTR>, PointerLikeRegClass<0> {
552 let ParserMatchClass = PPCRegGxRCOperand;
553}
Hal Finkel638a9fa2013-03-19 18:51:05 +0000554
Ulrich Weigand640192d2013-05-03 19:49:39 +0000555def PPCDispRIOperand : AsmOperandClass {
556 let Name = "DispRI"; let PredicateMethod = "isS16Imm";
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000557 let RenderMethod = "addImmOperands";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000558}
559def dispRI : Operand<iPTR> {
560 let ParserMatchClass = PPCDispRIOperand;
561}
562def PPCDispRIXOperand : AsmOperandClass {
563 let Name = "DispRIX"; let PredicateMethod = "isS16ImmX4";
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000564 let RenderMethod = "addImmOperands";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000565}
566def dispRIX : Operand<iPTR> {
567 let ParserMatchClass = PPCDispRIXOperand;
568}
Joerg Sonnenberger0013b922014-08-08 16:43:49 +0000569def PPCDispSPE8Operand : AsmOperandClass {
570 let Name = "DispSPE8"; let PredicateMethod = "isU8ImmX8";
571 let RenderMethod = "addImmOperands";
572}
573def dispSPE8 : Operand<iPTR> {
574 let ParserMatchClass = PPCDispSPE8Operand;
575}
576def PPCDispSPE4Operand : AsmOperandClass {
577 let Name = "DispSPE4"; let PredicateMethod = "isU7ImmX4";
578 let RenderMethod = "addImmOperands";
579}
580def dispSPE4 : Operand<iPTR> {
581 let ParserMatchClass = PPCDispSPE4Operand;
582}
583def PPCDispSPE2Operand : AsmOperandClass {
584 let Name = "DispSPE2"; let PredicateMethod = "isU6ImmX2";
585 let RenderMethod = "addImmOperands";
586}
587def dispSPE2 : Operand<iPTR> {
588 let ParserMatchClass = PPCDispSPE2Operand;
589}
Ulrich Weigand4a083882013-03-26 10:55:45 +0000590
Chris Lattnera5190ae2006-06-16 21:01:35 +0000591def memri : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000592 let PrintMethod = "printMemRegImm";
Ulrich Weigand4a083882013-03-26 10:55:45 +0000593 let MIOperandInfo = (ops dispRI:$imm, ptr_rc_nor0:$reg);
Chris Lattnerefacb9e2010-11-15 08:22:03 +0000594 let EncoderMethod = "getMemRIEncoding";
Hal Finkel23453472013-12-19 16:13:01 +0000595 let DecoderMethod = "decodeMemRIOperands";
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000596}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000597def memrr : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000598 let PrintMethod = "printMemRegReg";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000599 let MIOperandInfo = (ops ptr_rc_nor0:$ptrreg, ptr_rc_idx:$offreg);
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000600}
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000601def memrix : Operand<iPTR> { // memri where the imm is 4-aligned.
602 let PrintMethod = "printMemRegImm";
Ulrich Weigand4a083882013-03-26 10:55:45 +0000603 let MIOperandInfo = (ops dispRIX:$imm, ptr_rc_nor0:$reg);
Chris Lattner8f4444d2010-11-15 08:02:41 +0000604 let EncoderMethod = "getMemRIXEncoding";
Hal Finkel23453472013-12-19 16:13:01 +0000605 let DecoderMethod = "decodeMemRIXOperands";
Chris Lattner4a66d692006-03-22 05:30:33 +0000606}
Joerg Sonnenberger0013b922014-08-08 16:43:49 +0000607def spe8dis : Operand<iPTR> { // SPE displacement where the imm is 8-aligned.
608 let PrintMethod = "printMemRegImm";
609 let MIOperandInfo = (ops dispSPE8:$imm, ptr_rc_nor0:$reg);
610 let EncoderMethod = "getSPE8DisEncoding";
611}
612def spe4dis : Operand<iPTR> { // SPE displacement where the imm is 4-aligned.
613 let PrintMethod = "printMemRegImm";
614 let MIOperandInfo = (ops dispSPE4:$imm, ptr_rc_nor0:$reg);
615 let EncoderMethod = "getSPE4DisEncoding";
616}
617def spe2dis : Operand<iPTR> { // SPE displacement where the imm is 2-aligned.
618 let PrintMethod = "printMemRegImm";
619 let MIOperandInfo = (ops dispSPE2:$imm, ptr_rc_nor0:$reg);
620 let EncoderMethod = "getSPE2DisEncoding";
621}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000622
Hal Finkel756810f2013-03-21 21:37:52 +0000623// A single-register address. This is used with the SjLj
624// pseudo-instructions.
625def memr : Operand<iPTR> {
626 let MIOperandInfo = (ops ptr_rc:$ptrreg);
627}
Roman Divacky32143e22013-12-20 18:08:54 +0000628def PPCTLSRegOperand : AsmOperandClass {
629 let Name = "TLSReg"; let PredicateMethod = "isTLSReg";
630 let RenderMethod = "addTLSRegOperands";
631}
632def tlsreg32 : Operand<i32> {
633 let EncoderMethod = "getTLSRegEncoding";
634 let ParserMatchClass = PPCTLSRegOperand;
635}
Hal Finkel7c8ae532014-07-25 17:47:22 +0000636def tlsgd32 : Operand<i32> {}
637def tlscall32 : Operand<i32> {
638 let PrintMethod = "printTLSCall";
639 let MIOperandInfo = (ops calltarget:$func, tlsgd32:$sym);
640 let EncoderMethod = "getTLSCallEncoding";
641}
Hal Finkel756810f2013-03-21 21:37:52 +0000642
Ulrich Weigand63aa8522013-03-26 10:53:27 +0000643// PowerPC Predicate operand.
644def pred : Operand<OtherVT> {
Chris Lattner6be72602006-11-04 05:27:39 +0000645 let PrintMethod = "printPredicateOperand";
Ulrich Weigand136ac222013-04-26 16:53:15 +0000646 let MIOperandInfo = (ops i32imm:$bibo, crrc:$reg);
Chris Lattner6be72602006-11-04 05:27:39 +0000647}
Chris Lattnerc8a68d02006-11-03 23:53:25 +0000648
Chris Lattner268d3582006-01-12 02:05:36 +0000649// Define PowerPC specific addressing mode.
Evan Cheng577ef762006-10-11 21:03:53 +0000650def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
651def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
652def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000653def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmX4", [], []>; // "std"
Chris Lattner8a796852004-08-15 05:20:16 +0000654
Hal Finkel756810f2013-03-21 21:37:52 +0000655// The address in a single register. This is used with the SjLj
656// pseudo-instructions.
657def addr : ComplexPattern<iPTR, 1, "SelectAddr",[], []>;
658
Chris Lattner6f5840c2006-11-16 00:41:37 +0000659/// This is just the offset part of iaddr, used for preinc.
660def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Chris Lattner13969612006-11-15 02:43:19 +0000661
Evan Cheng3db275d2005-12-14 22:07:12 +0000662//===----------------------------------------------------------------------===//
663// PowerPC Instruction Predicate Definitions.
Eric Christopher1b8e7632014-05-22 01:07:24 +0000664def In32BitMode : Predicate<"!PPCSubTarget->isPPC64()">;
665def In64BitMode : Predicate<"PPCSubTarget->isPPC64()">;
666def IsBookE : Predicate<"PPCSubTarget->isBookE()">;
667def IsNotBookE : Predicate<"!PPCSubTarget->isBookE()">;
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +0000668def IsPPC4xx : Predicate<"PPCSubTarget->isPPC4xx()">;
Joerg Sonnenberger74052102014-08-04 17:07:41 +0000669def IsPPC6xx : Predicate<"PPCSubTarget->isPPC6xx()">;
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +0000670def IsE500 : Predicate<"PPCSubTarget->isE500()">;
Joerg Sonnenberger39f095a2014-08-07 12:18:21 +0000671def HasSPE : Predicate<"PPCSubTarget->HasSPE()">;
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000672
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000673//===----------------------------------------------------------------------===//
Hal Finkel654d43b2013-04-12 02:18:09 +0000674// PowerPC Multiclass Definitions.
675
676multiclass XForm_6r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
677 string asmbase, string asmstr, InstrItinClass itin,
678 list<dag> pattern> {
679 let BaseName = asmbase in {
680 def NAME : XForm_6<opcode, xo, OOL, IOL,
681 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
682 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000683 let Defs = [CR0] in
684 def o : XForm_6<opcode, xo, OOL, IOL,
685 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
686 []>, isDOT, RecFormRel;
687 }
688}
689
690multiclass XForm_6rc<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
691 string asmbase, string asmstr, InstrItinClass itin,
692 list<dag> pattern> {
693 let BaseName = asmbase in {
694 let Defs = [CARRY] in
695 def NAME : XForm_6<opcode, xo, OOL, IOL,
696 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
697 pattern>, RecFormRel;
698 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000699 def o : XForm_6<opcode, xo, OOL, IOL,
700 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
701 []>, isDOT, RecFormRel;
702 }
703}
704
Hal Finkel1b58f332013-04-12 18:17:57 +0000705multiclass XForm_10rc<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
706 string asmbase, string asmstr, InstrItinClass itin,
707 list<dag> pattern> {
708 let BaseName = asmbase in {
709 let Defs = [CARRY] in
710 def NAME : XForm_10<opcode, xo, OOL, IOL,
711 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
712 pattern>, RecFormRel;
713 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000714 def o : XForm_10<opcode, xo, OOL, IOL,
715 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
716 []>, isDOT, RecFormRel;
717 }
718}
719
720multiclass XForm_11r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
721 string asmbase, string asmstr, InstrItinClass itin,
722 list<dag> pattern> {
723 let BaseName = asmbase in {
724 def NAME : XForm_11<opcode, xo, OOL, IOL,
725 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
726 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000727 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000728 def o : XForm_11<opcode, xo, OOL, IOL,
729 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
730 []>, isDOT, RecFormRel;
731 }
732}
733
734multiclass XOForm_1r<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
735 string asmbase, string asmstr, InstrItinClass itin,
736 list<dag> pattern> {
737 let BaseName = asmbase in {
738 def NAME : XOForm_1<opcode, xo, oe, OOL, IOL,
739 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
740 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000741 let Defs = [CR0] in
742 def o : XOForm_1<opcode, xo, oe, OOL, IOL,
743 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
744 []>, isDOT, RecFormRel;
745 }
746}
747
748multiclass XOForm_1rc<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
749 string asmbase, string asmstr, InstrItinClass itin,
750 list<dag> pattern> {
751 let BaseName = asmbase in {
752 let Defs = [CARRY] in
753 def NAME : XOForm_1<opcode, xo, oe, OOL, IOL,
754 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
755 pattern>, RecFormRel;
756 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000757 def o : XOForm_1<opcode, xo, oe, OOL, IOL,
758 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
759 []>, isDOT, RecFormRel;
760 }
761}
762
763multiclass XOForm_3r<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
764 string asmbase, string asmstr, InstrItinClass itin,
765 list<dag> pattern> {
766 let BaseName = asmbase in {
767 def NAME : XOForm_3<opcode, xo, oe, OOL, IOL,
768 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
769 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000770 let Defs = [CR0] in
771 def o : XOForm_3<opcode, xo, oe, OOL, IOL,
772 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
773 []>, isDOT, RecFormRel;
774 }
775}
776
777multiclass XOForm_3rc<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
778 string asmbase, string asmstr, InstrItinClass itin,
779 list<dag> pattern> {
780 let BaseName = asmbase in {
781 let Defs = [CARRY] in
782 def NAME : XOForm_3<opcode, xo, oe, OOL, IOL,
783 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
784 pattern>, RecFormRel;
785 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000786 def o : XOForm_3<opcode, xo, oe, OOL, IOL,
787 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
788 []>, isDOT, RecFormRel;
789 }
790}
791
792multiclass MForm_2r<bits<6> opcode, dag OOL, dag IOL,
793 string asmbase, string asmstr, InstrItinClass itin,
794 list<dag> pattern> {
795 let BaseName = asmbase in {
796 def NAME : MForm_2<opcode, OOL, IOL,
797 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
798 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000799 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000800 def o : MForm_2<opcode, OOL, IOL,
801 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
802 []>, isDOT, RecFormRel;
803 }
804}
805
806multiclass MDForm_1r<bits<6> opcode, bits<3> xo, dag OOL, dag IOL,
807 string asmbase, string asmstr, InstrItinClass itin,
808 list<dag> pattern> {
809 let BaseName = asmbase in {
810 def NAME : MDForm_1<opcode, xo, OOL, IOL,
811 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
812 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000813 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000814 def o : MDForm_1<opcode, xo, OOL, IOL,
815 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
816 []>, isDOT, RecFormRel;
817 }
818}
819
Ulrich Weigandfa451ba2013-04-26 15:39:12 +0000820multiclass MDSForm_1r<bits<6> opcode, bits<4> xo, dag OOL, dag IOL,
821 string asmbase, string asmstr, InstrItinClass itin,
822 list<dag> pattern> {
823 let BaseName = asmbase in {
824 def NAME : MDSForm_1<opcode, xo, OOL, IOL,
825 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
826 pattern>, RecFormRel;
827 let Defs = [CR0] in
828 def o : MDSForm_1<opcode, xo, OOL, IOL,
829 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
830 []>, isDOT, RecFormRel;
831 }
832}
833
Hal Finkel1b58f332013-04-12 18:17:57 +0000834multiclass XSForm_1rc<bits<6> opcode, bits<9> xo, dag OOL, dag IOL,
835 string asmbase, string asmstr, InstrItinClass itin,
836 list<dag> pattern> {
Hal Finkel654d43b2013-04-12 02:18:09 +0000837 let BaseName = asmbase in {
Hal Finkel1b58f332013-04-12 18:17:57 +0000838 let Defs = [CARRY] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000839 def NAME : XSForm_1<opcode, xo, OOL, IOL,
840 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
841 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000842 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000843 def o : XSForm_1<opcode, xo, OOL, IOL,
844 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
845 []>, isDOT, RecFormRel;
846 }
847}
848
849multiclass XForm_26r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
850 string asmbase, string asmstr, InstrItinClass itin,
851 list<dag> pattern> {
852 let BaseName = asmbase in {
853 def NAME : XForm_26<opcode, xo, OOL, IOL,
854 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
855 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000856 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000857 def o : XForm_26<opcode, xo, OOL, IOL,
858 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000859 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000860 }
861}
862
Hal Finkeldbc78e12013-08-19 05:01:02 +0000863multiclass XForm_28r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
864 string asmbase, string asmstr, InstrItinClass itin,
865 list<dag> pattern> {
866 let BaseName = asmbase in {
867 def NAME : XForm_28<opcode, xo, OOL, IOL,
868 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
869 pattern>, RecFormRel;
870 let Defs = [CR1] in
871 def o : XForm_28<opcode, xo, OOL, IOL,
872 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
873 []>, isDOT, RecFormRel;
874 }
875}
876
Hal Finkel654d43b2013-04-12 02:18:09 +0000877multiclass AForm_1r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
878 string asmbase, string asmstr, InstrItinClass itin,
879 list<dag> pattern> {
880 let BaseName = asmbase in {
881 def NAME : AForm_1<opcode, xo, OOL, IOL,
882 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
883 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000884 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000885 def o : AForm_1<opcode, xo, OOL, IOL,
886 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000887 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000888 }
889}
890
891multiclass AForm_2r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
892 string asmbase, string asmstr, InstrItinClass itin,
893 list<dag> pattern> {
894 let BaseName = asmbase in {
895 def NAME : AForm_2<opcode, xo, OOL, IOL,
896 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
897 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000898 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000899 def o : AForm_2<opcode, xo, OOL, IOL,
900 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000901 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000902 }
903}
904
905multiclass AForm_3r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
906 string asmbase, string asmstr, InstrItinClass itin,
907 list<dag> pattern> {
908 let BaseName = asmbase in {
909 def NAME : AForm_3<opcode, xo, OOL, IOL,
910 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
911 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000912 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000913 def o : AForm_3<opcode, xo, OOL, IOL,
914 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000915 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000916 }
917}
918
919//===----------------------------------------------------------------------===//
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000920// PowerPC Instruction Definitions.
921
Misha Brukmane05203f2004-06-21 16:55:25 +0000922// Pseudo-instructions:
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000923
Chris Lattner51348c52006-03-12 09:13:49 +0000924let hasCtrlDep = 1 in {
Evan Cheng3e18e502007-09-11 19:55:27 +0000925let Defs = [R1], Uses = [R1] in {
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000926def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt), "#ADJCALLSTACKDOWN $amt",
Chris Lattner27539552008-10-11 22:08:30 +0000927 [(callseq_start timm:$amt)]>;
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000928def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2), "#ADJCALLSTACKUP $amt1 $amt2",
Chris Lattner27539552008-10-11 22:08:30 +0000929 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng3e18e502007-09-11 19:55:27 +0000930}
Chris Lattner02e2c182006-03-13 21:52:10 +0000931
Ulrich Weigand136ac222013-04-26 16:53:15 +0000932def UPDATE_VRSAVE : Pseudo<(outs gprc:$rD), (ins gprc:$rS),
Chris Lattner02e2c182006-03-13 21:52:10 +0000933 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000934}
Jim Laskey48850c12006-11-16 22:43:37 +0000935
Evan Cheng3e18e502007-09-11 19:55:27 +0000936let Defs = [R1], Uses = [R1] in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000937def DYNALLOC : Pseudo<(outs gprc:$result), (ins gprc:$negsize, memri:$fpsi), "#DYNALLOC",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000938 [(set i32:$result,
939 (PPCdynalloc i32:$negsize, iaddr:$fpsi))]>;
Jim Laskey48850c12006-11-16 22:43:37 +0000940
Dan Gohman453d64c2009-10-29 18:10:34 +0000941// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after
942// instruction selection into a branch sequence.
943let usesCustomInserter = 1, // Expanded after instruction selection.
Chris Lattner51348c52006-03-12 09:13:49 +0000944 PPC970_Single = 1 in {
Hal Finkel3fa362a2013-03-27 05:57:58 +0000945 // Note that SELECT_CC_I4 and SELECT_CC_I8 use the no-r0 register classes
946 // because either operand might become the first operand in an isel, and
947 // that operand cannot be r0.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000948 def SELECT_CC_I4 : Pseudo<(outs gprc:$dst), (ins crrc:$cond,
949 gprc_nor0:$T, gprc_nor0:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000950 i32imm:$BROPC), "#SELECT_CC_I4",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000951 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000952 def SELECT_CC_I8 : Pseudo<(outs g8rc:$dst), (ins crrc:$cond,
953 g8rc_nox0:$T, g8rc_nox0:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000954 i32imm:$BROPC), "#SELECT_CC_I8",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000955 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000956 def SELECT_CC_F4 : Pseudo<(outs f4rc:$dst), (ins crrc:$cond, f4rc:$T, f4rc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000957 i32imm:$BROPC), "#SELECT_CC_F4",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000958 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000959 def SELECT_CC_F8 : Pseudo<(outs f8rc:$dst), (ins crrc:$cond, f8rc:$T, f8rc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000960 i32imm:$BROPC), "#SELECT_CC_F8",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000961 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000962 def SELECT_CC_VRRC: Pseudo<(outs vrrc:$dst), (ins crrc:$cond, vrrc:$T, vrrc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000963 i32imm:$BROPC), "#SELECT_CC_VRRC",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000964 []>;
Hal Finkel940ab932014-02-28 00:27:01 +0000965
966 // SELECT_* pseudo instructions, like SELECT_CC_* but taking condition
967 // register bit directly.
968 def SELECT_I4 : Pseudo<(outs gprc:$dst), (ins crbitrc:$cond,
969 gprc_nor0:$T, gprc_nor0:$F), "#SELECT_I4",
970 [(set i32:$dst, (select i1:$cond, i32:$T, i32:$F))]>;
971 def SELECT_I8 : Pseudo<(outs g8rc:$dst), (ins crbitrc:$cond,
972 g8rc_nox0:$T, g8rc_nox0:$F), "#SELECT_I8",
973 [(set i64:$dst, (select i1:$cond, i64:$T, i64:$F))]>;
974 def SELECT_F4 : Pseudo<(outs f4rc:$dst), (ins crbitrc:$cond,
975 f4rc:$T, f4rc:$F), "#SELECT_F4",
976 [(set f32:$dst, (select i1:$cond, f32:$T, f32:$F))]>;
977 def SELECT_F8 : Pseudo<(outs f8rc:$dst), (ins crbitrc:$cond,
978 f8rc:$T, f8rc:$F), "#SELECT_F8",
979 [(set f64:$dst, (select i1:$cond, f64:$T, f64:$F))]>;
980 def SELECT_VRRC: Pseudo<(outs vrrc:$dst), (ins crbitrc:$cond,
981 vrrc:$T, vrrc:$F), "#SELECT_VRRC",
982 [(set v4i32:$dst,
983 (select i1:$cond, v4i32:$T, v4i32:$F))]>;
Chris Lattner9b577f12005-08-26 21:23:58 +0000984}
985
Bill Wendling632ea652008-03-03 22:19:16 +0000986// SPILL_CR - Indicate that we're dumping the CR register, so we'll need to
987// scavenge a register for it.
Hal Finkel940ab932014-02-28 00:27:01 +0000988let mayStore = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000989def SPILL_CR : Pseudo<(outs), (ins crrc:$cond, memri:$F),
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000990 "#SPILL_CR", []>;
Hal Finkel940ab932014-02-28 00:27:01 +0000991def SPILL_CRBIT : Pseudo<(outs), (ins crbitrc:$cond, memri:$F),
992 "#SPILL_CRBIT", []>;
993}
Bill Wendling632ea652008-03-03 22:19:16 +0000994
Hal Finkelbde7f8f2011-12-06 20:55:36 +0000995// RESTORE_CR - Indicate that we're restoring the CR register (previously
996// spilled), so we'll need to scavenge a register for it.
Hal Finkel940ab932014-02-28 00:27:01 +0000997let mayLoad = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000998def RESTORE_CR : Pseudo<(outs crrc:$cond), (ins memri:$F),
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000999 "#RESTORE_CR", []>;
Hal Finkel940ab932014-02-28 00:27:01 +00001000def RESTORE_CRBIT : Pseudo<(outs crbitrc:$cond), (ins memri:$F),
1001 "#RESTORE_CRBIT", []>;
1002}
Hal Finkelbde7f8f2011-12-06 20:55:36 +00001003
Evan Chengac1591b2007-07-21 00:34:19 +00001004let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Ulrich Weigand63aa8522013-03-26 10:53:27 +00001005 let isReturn = 1, Uses = [LR, RM] in
Hal Finkel3e5a3602013-11-27 23:26:09 +00001006 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (outs), (ins), "blr", IIC_BrB,
Ulrich Weigand63aa8522013-03-26 10:53:27 +00001007 [(retflag)]>;
Hal Finkel500b0042013-04-10 06:42:34 +00001008 let isBranch = 1, isIndirectBranch = 1, Uses = [CTR] in {
Hal Finkel3e5a3602013-11-27 23:26:09 +00001009 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", IIC_BrB,
1010 []>;
Hal Finkel500b0042013-04-10 06:42:34 +00001011
Hal Finkel940ab932014-02-28 00:27:01 +00001012 let isCodeGenOnly = 1 in {
1013 def BCCCTR : XLForm_2_br<19, 528, 0, (outs), (ins pred:$cond),
1014 "b${cond:cc}ctr${cond:pm} ${cond:reg}", IIC_BrB,
1015 []>;
1016
1017 def BCCTR : XLForm_2_br2<19, 528, 12, 0, (outs), (ins crbitrc:$bi),
1018 "bcctr 12, $bi, 0", IIC_BrB, []>;
1019 def BCCTRn : XLForm_2_br2<19, 528, 4, 0, (outs), (ins crbitrc:$bi),
1020 "bcctr 4, $bi, 0", IIC_BrB, []>;
1021 }
Hal Finkel500b0042013-04-10 06:42:34 +00001022 }
Chris Lattner0ec8fa02005-09-08 19:50:41 +00001023}
1024
Chris Lattner915fd0d2005-02-15 20:26:49 +00001025let Defs = [LR] in
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001026 def MovePCtoLR : Pseudo<(outs), (ins), "#MovePCtoLR", []>,
Chris Lattner51348c52006-03-12 09:13:49 +00001027 PPC970_Unit_BRU;
Misha Brukmane05203f2004-06-21 16:55:25 +00001028
Evan Chengac1591b2007-07-21 00:34:19 +00001029let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Chris Lattnercf569172006-10-13 19:10:34 +00001030 let isBarrier = 1 in {
Chris Lattner0e3461e2010-11-15 06:09:35 +00001031 def B : IForm<18, 0, 0, (outs), (ins directbrtarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001032 "b $dst", IIC_BrB,
Chris Lattnerd9d18af2005-12-04 18:42:54 +00001033 [(br bb:$dst)]>;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001034 def BA : IForm<18, 1, 0, (outs), (ins absdirectbrtarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001035 "ba $dst", IIC_BrB, []>;
Chris Lattnercf569172006-10-13 19:10:34 +00001036 }
Chris Lattner40565d72004-11-22 23:07:01 +00001037
Chris Lattnerbe9377a2006-11-17 22:37:34 +00001038 // BCC represents an arbitrary conditional branch on a predicate.
1039 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
Will Schmidt314c6c42012-10-05 15:16:11 +00001040 // a two-value operand where a dag node expects two operands. :(
Hal Finkelb5aa7e52013-04-08 16:24:03 +00001041 let isCodeGenOnly = 1 in {
Will Schmidt314c6c42012-10-05 15:16:11 +00001042 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, condbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001043 "b${cond:cc}${cond:pm} ${cond:reg}, $dst"
Ulrich Weigand136ac222013-04-26 16:53:15 +00001044 /*[(PPCcondbranch crrc:$crS, imm:$opc, bb:$dst)]*/>;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001045 def BCCA : BForm<16, 1, 0, (outs), (ins pred:$cond, abscondbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001046 "b${cond:cc}a${cond:pm} ${cond:reg}, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001047
Hal Finkelb5aa7e52013-04-08 16:24:03 +00001048 let isReturn = 1, Uses = [LR, RM] in
Hal Finkel940ab932014-02-28 00:27:01 +00001049 def BCCLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$cond),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001050 "b${cond:cc}lr${cond:pm} ${cond:reg}", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001051 }
Hal Finkel5711eca2013-04-09 22:58:37 +00001052
Hal Finkel940ab932014-02-28 00:27:01 +00001053 let isCodeGenOnly = 1 in {
1054 let Pattern = [(brcond i1:$bi, bb:$dst)] in
1055 def BC : BForm_4<16, 12, 0, 0, (outs), (ins crbitrc:$bi, condbrtarget:$dst),
1056 "bc 12, $bi, $dst">;
1057
1058 let Pattern = [(brcond (not i1:$bi), bb:$dst)] in
1059 def BCn : BForm_4<16, 4, 0, 0, (outs), (ins crbitrc:$bi, condbrtarget:$dst),
1060 "bc 4, $bi, $dst">;
1061
1062 let isReturn = 1, Uses = [LR, RM] in
1063 def BCLR : XLForm_2_br2<19, 16, 12, 0, (outs), (ins crbitrc:$bi),
1064 "bclr 12, $bi, 0", IIC_BrB, []>;
1065 def BCLRn : XLForm_2_br2<19, 16, 4, 0, (outs), (ins crbitrc:$bi),
1066 "bclr 4, $bi, 0", IIC_BrB, []>;
1067 }
1068
Ulrich Weigand86247b62013-06-24 16:52:04 +00001069 let isReturn = 1, Defs = [CTR], Uses = [CTR, LR, RM] in {
1070 def BDZLR : XLForm_2_ext<19, 16, 18, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001071 "bdzlr", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001072 def BDNZLR : XLForm_2_ext<19, 16, 16, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001073 "bdnzlr", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001074 def BDZLRp : XLForm_2_ext<19, 16, 27, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001075 "bdzlr+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001076 def BDNZLRp: XLForm_2_ext<19, 16, 25, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001077 "bdnzlr+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001078 def BDZLRm : XLForm_2_ext<19, 16, 26, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001079 "bdzlr-", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001080 def BDNZLRm: XLForm_2_ext<19, 16, 24, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001081 "bdnzlr-", IIC_BrB, []>;
Hal Finkelb5aa7e52013-04-08 16:24:03 +00001082 }
Hal Finkel96c2d4d2012-06-08 15:38:21 +00001083
1084 let Defs = [CTR], Uses = [CTR] in {
Ulrich Weigand01177182012-11-13 19:15:52 +00001085 def BDZ : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst),
1086 "bdz $dst">;
1087 def BDNZ : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst),
1088 "bdnz $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001089 def BDZA : BForm_1<16, 18, 1, 0, (outs), (ins abscondbrtarget:$dst),
1090 "bdza $dst">;
1091 def BDNZA : BForm_1<16, 16, 1, 0, (outs), (ins abscondbrtarget:$dst),
1092 "bdnza $dst">;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001093 def BDZp : BForm_1<16, 27, 0, 0, (outs), (ins condbrtarget:$dst),
1094 "bdz+ $dst">;
1095 def BDNZp: BForm_1<16, 25, 0, 0, (outs), (ins condbrtarget:$dst),
1096 "bdnz+ $dst">;
1097 def BDZAp : BForm_1<16, 27, 1, 0, (outs), (ins abscondbrtarget:$dst),
1098 "bdza+ $dst">;
1099 def BDNZAp: BForm_1<16, 25, 1, 0, (outs), (ins abscondbrtarget:$dst),
1100 "bdnza+ $dst">;
1101 def BDZm : BForm_1<16, 26, 0, 0, (outs), (ins condbrtarget:$dst),
1102 "bdz- $dst">;
1103 def BDNZm: BForm_1<16, 24, 0, 0, (outs), (ins condbrtarget:$dst),
1104 "bdnz- $dst">;
1105 def BDZAm : BForm_1<16, 26, 1, 0, (outs), (ins abscondbrtarget:$dst),
1106 "bdza- $dst">;
1107 def BDNZAm: BForm_1<16, 24, 1, 0, (outs), (ins abscondbrtarget:$dst),
1108 "bdnza- $dst">;
Hal Finkel96c2d4d2012-06-08 15:38:21 +00001109 }
Misha Brukman767fa112004-06-28 18:23:35 +00001110}
1111
Hal Finkele5680b32013-04-04 22:55:54 +00001112// The unconditional BCL used by the SjLj setjmp code.
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001113let isCall = 1, hasCtrlDep = 1, isCodeGenOnly = 1, PPC970_Unit = 7 in {
Hal Finkel756810f2013-03-21 21:37:52 +00001114 let Defs = [LR], Uses = [RM] in {
Hal Finkele5680b32013-04-04 22:55:54 +00001115 def BCLalways : BForm_2<16, 20, 31, 0, 1, (outs), (ins condbrtarget:$dst),
1116 "bcl 20, 31, $dst">;
Hal Finkel756810f2013-03-21 21:37:52 +00001117 }
1118}
1119
Roman Divackyef21be22012-03-06 16:41:49 +00001120let isCall = 1, PPC970_Unit = 7, Defs = [LR] in {
Misha Brukman0648a902004-06-30 22:00:45 +00001121 // Convenient aliases for call instructions
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001122 let Uses = [RM] in {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00001123 def BL : IForm<18, 0, 1, (outs), (ins calltarget:$func),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001124 "bl $func", IIC_BrB, []>; // See Pat patterns below.
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001125 def BLA : IForm<18, 1, 1, (outs), (ins abscalltarget:$func),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001126 "bla $func", IIC_BrB, [(PPCcall (i32 imm:$func))]>;
Ulrich Weigandd20e91e2013-06-24 11:02:19 +00001127
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001128 let isCodeGenOnly = 1 in {
Hal Finkel7c8ae532014-07-25 17:47:22 +00001129 def BL_TLS : IForm<18, 0, 1, (outs), (ins tlscall32:$func),
1130 "bl $func", IIC_BrB, []>;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001131 def BCCL : BForm<16, 0, 1, (outs), (ins pred:$cond, condbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001132 "b${cond:cc}l${cond:pm} ${cond:reg}, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001133 def BCCLA : BForm<16, 1, 1, (outs), (ins pred:$cond, abscondbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001134 "b${cond:cc}la${cond:pm} ${cond:reg}, $dst">;
Hal Finkel940ab932014-02-28 00:27:01 +00001135
1136 def BCL : BForm_4<16, 12, 0, 1, (outs),
1137 (ins crbitrc:$bi, condbrtarget:$dst),
1138 "bcl 12, $bi, $dst">;
1139 def BCLn : BForm_4<16, 4, 0, 1, (outs),
1140 (ins crbitrc:$bi, condbrtarget:$dst),
1141 "bcl 4, $bi, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001142 }
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001143 }
1144 let Uses = [CTR, RM] in {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00001145 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001146 "bctrl", IIC_BrB, [(PPCbctrl)]>,
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00001147 Requires<[In32BitMode]>;
Ulrich Weigandd0585d82013-04-17 17:19:05 +00001148
Hal Finkel940ab932014-02-28 00:27:01 +00001149 let isCodeGenOnly = 1 in {
1150 def BCCCTRL : XLForm_2_br<19, 528, 1, (outs), (ins pred:$cond),
1151 "b${cond:cc}ctrl${cond:pm} ${cond:reg}", IIC_BrB,
1152 []>;
1153
1154 def BCCTRL : XLForm_2_br2<19, 528, 12, 1, (outs), (ins crbitrc:$bi),
1155 "bcctrl 12, $bi, 0", IIC_BrB, []>;
1156 def BCCTRLn : XLForm_2_br2<19, 528, 4, 1, (outs), (ins crbitrc:$bi),
1157 "bcctrl 4, $bi, 0", IIC_BrB, []>;
1158 }
Dale Johannesene395d782008-10-23 20:41:28 +00001159 }
Ulrich Weigand1847bb82013-06-24 11:01:55 +00001160 let Uses = [LR, RM] in {
1161 def BLRL : XLForm_2_ext<19, 16, 20, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001162 "blrl", IIC_BrB, []>;
Ulrich Weigand1847bb82013-06-24 11:01:55 +00001163
Hal Finkel940ab932014-02-28 00:27:01 +00001164 let isCodeGenOnly = 1 in {
1165 def BCCLRL : XLForm_2_br<19, 16, 1, (outs), (ins pred:$cond),
1166 "b${cond:cc}lrl${cond:pm} ${cond:reg}", IIC_BrB,
1167 []>;
1168
1169 def BCLRL : XLForm_2_br2<19, 16, 12, 1, (outs), (ins crbitrc:$bi),
1170 "bclrl 12, $bi, 0", IIC_BrB, []>;
1171 def BCLRLn : XLForm_2_br2<19, 16, 4, 1, (outs), (ins crbitrc:$bi),
1172 "bclrl 4, $bi, 0", IIC_BrB, []>;
1173 }
Ulrich Weigand1847bb82013-06-24 11:01:55 +00001174 }
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001175 let Defs = [CTR], Uses = [CTR, RM] in {
1176 def BDZL : BForm_1<16, 18, 0, 1, (outs), (ins condbrtarget:$dst),
1177 "bdzl $dst">;
1178 def BDNZL : BForm_1<16, 16, 0, 1, (outs), (ins condbrtarget:$dst),
1179 "bdnzl $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001180 def BDZLA : BForm_1<16, 18, 1, 1, (outs), (ins abscondbrtarget:$dst),
1181 "bdzla $dst">;
1182 def BDNZLA : BForm_1<16, 16, 1, 1, (outs), (ins abscondbrtarget:$dst),
1183 "bdnzla $dst">;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001184 def BDZLp : BForm_1<16, 27, 0, 1, (outs), (ins condbrtarget:$dst),
1185 "bdzl+ $dst">;
1186 def BDNZLp: BForm_1<16, 25, 0, 1, (outs), (ins condbrtarget:$dst),
1187 "bdnzl+ $dst">;
1188 def BDZLAp : BForm_1<16, 27, 1, 1, (outs), (ins abscondbrtarget:$dst),
1189 "bdzla+ $dst">;
1190 def BDNZLAp: BForm_1<16, 25, 1, 1, (outs), (ins abscondbrtarget:$dst),
1191 "bdnzla+ $dst">;
1192 def BDZLm : BForm_1<16, 26, 0, 1, (outs), (ins condbrtarget:$dst),
1193 "bdzl- $dst">;
1194 def BDNZLm: BForm_1<16, 24, 0, 1, (outs), (ins condbrtarget:$dst),
1195 "bdnzl- $dst">;
1196 def BDZLAm : BForm_1<16, 26, 1, 1, (outs), (ins abscondbrtarget:$dst),
1197 "bdzla- $dst">;
1198 def BDNZLAm: BForm_1<16, 24, 1, 1, (outs), (ins abscondbrtarget:$dst),
1199 "bdnzla- $dst">;
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001200 }
1201 let Defs = [CTR], Uses = [CTR, LR, RM] in {
1202 def BDZLRL : XLForm_2_ext<19, 16, 18, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001203 "bdzlrl", IIC_BrB, []>;
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001204 def BDNZLRL : XLForm_2_ext<19, 16, 16, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001205 "bdnzlrl", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001206 def BDZLRLp : XLForm_2_ext<19, 16, 27, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001207 "bdzlrl+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001208 def BDNZLRLp: XLForm_2_ext<19, 16, 25, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001209 "bdnzlrl+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001210 def BDZLRLm : XLForm_2_ext<19, 16, 26, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001211 "bdzlrl-", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001212 def BDNZLRLm: XLForm_2_ext<19, 16, 24, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001213 "bdnzlrl-", IIC_BrB, []>;
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001214 }
Chris Lattner43df5b32007-02-25 05:34:32 +00001215}
1216
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001217let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001218def TCRETURNdi :Pseudo< (outs),
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +00001219 (ins calltarget:$dst, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001220 "#TC_RETURNd $dst $offset",
1221 []>;
1222
1223
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001224let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001225def TCRETURNai :Pseudo<(outs), (ins abscalltarget:$func, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001226 "#TC_RETURNa $func $offset",
1227 [(PPCtc_return (i32 imm:$func), imm:$offset)]>;
1228
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001229let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +00001230def TCRETURNri : Pseudo<(outs), (ins CTRRC:$dst, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001231 "#TC_RETURNr $dst $offset",
1232 []>;
1233
1234
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001235let isCodeGenOnly = 1 in {
1236
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001237let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001238 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR, RM] in
Hal Finkel3e5a3602013-11-27 23:26:09 +00001239def TAILBCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", IIC_BrB,
1240 []>, Requires<[In32BitMode]>;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001241
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001242let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001243 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001244def TAILB : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001245 "b $dst", IIC_BrB,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001246 []>;
1247
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001248let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001249 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001250def TAILBA : IForm<18, 0, 0, (outs), (ins abscalltarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001251 "ba $dst", IIC_BrB,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001252 []>;
1253
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001254}
1255
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001256let hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Hal Finkel40f76d52013-07-17 05:35:44 +00001257 let Defs = [CTR] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001258 def EH_SjLj_SetJmp32 : Pseudo<(outs gprc:$dst), (ins memr:$buf),
Hal Finkel756810f2013-03-21 21:37:52 +00001259 "#EH_SJLJ_SETJMP32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001260 [(set i32:$dst, (PPCeh_sjlj_setjmp addr:$buf))]>,
Hal Finkel756810f2013-03-21 21:37:52 +00001261 Requires<[In32BitMode]>;
1262 let isTerminator = 1 in
1263 def EH_SjLj_LongJmp32 : Pseudo<(outs), (ins memr:$buf),
1264 "#EH_SJLJ_LONGJMP32",
1265 [(PPCeh_sjlj_longjmp addr:$buf)]>,
1266 Requires<[In32BitMode]>;
1267}
1268
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001269let isBranch = 1, isTerminator = 1 in {
Hal Finkel756810f2013-03-21 21:37:52 +00001270 def EH_SjLj_Setup : Pseudo<(outs), (ins directbrtarget:$dst),
1271 "#EH_SjLj_Setup\t$dst", []>;
1272}
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001273
Bill Schmidta87a7e22013-05-14 19:35:45 +00001274// System call.
1275let PPC970_Unit = 7 in {
1276 def SC : SCForm<17, 1, (outs), (ins i32imm:$lev),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001277 "sc $lev", IIC_BrB, [(PPCsc (i32 imm:$lev))]>;
Bill Schmidta87a7e22013-05-14 19:35:45 +00001278}
1279
Chris Lattnerc8587d42006-06-06 21:29:23 +00001280// DCB* instructions.
Hal Finkel3e5a3602013-11-27 23:26:09 +00001281def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst), "dcba $dst",
1282 IIC_LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001283 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001284def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst), "dcbf $dst",
1285 IIC_LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001286 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001287def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst), "dcbi $dst",
1288 IIC_LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001289 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001290def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst), "dcbst $dst",
1291 IIC_LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001292 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001293def DCBT : DCB_Form<278, 0, (outs), (ins memrr:$dst), "dcbt $dst",
1294 IIC_LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001295 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001296def DCBTST : DCB_Form<246, 0, (outs), (ins memrr:$dst), "dcbtst $dst",
1297 IIC_LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001298 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001299def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst), "dcbz $dst",
1300 IIC_LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001301 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001302def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst), "dcbzl $dst",
1303 IIC_LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001304 PPC970_DGroup_Single;
Chris Lattnere79a4512006-11-14 19:19:53 +00001305
Hal Finkel322e41a2012-04-01 20:08:17 +00001306def : Pat<(prefetch xoaddr:$dst, (i32 0), imm, (i32 1)),
1307 (DCBT xoaddr:$dst)>;
1308
Evan Cheng32e376f2008-07-12 02:23:19 +00001309// Atomic operations
Dan Gohman453d64c2009-10-29 18:10:34 +00001310let usesCustomInserter = 1 in {
Jakob Stoklund Olesen86e1a652011-04-04 17:07:09 +00001311 let Defs = [CR0] in {
Dale Johannesena32affb2008-08-28 17:53:09 +00001312 def ATOMIC_LOAD_ADD_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001313 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001314 [(set i32:$dst, (atomic_load_add_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001315 def ATOMIC_LOAD_SUB_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001316 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001317 [(set i32:$dst, (atomic_load_sub_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001318 def ATOMIC_LOAD_AND_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001319 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001320 [(set i32:$dst, (atomic_load_and_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001321 def ATOMIC_LOAD_OR_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001322 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001323 [(set i32:$dst, (atomic_load_or_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001324 def ATOMIC_LOAD_XOR_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001325 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "ATOMIC_LOAD_XOR_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001326 [(set i32:$dst, (atomic_load_xor_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001327 def ATOMIC_LOAD_NAND_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001328 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001329 [(set i32:$dst, (atomic_load_nand_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001330 def ATOMIC_LOAD_ADD_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001331 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001332 [(set i32:$dst, (atomic_load_add_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001333 def ATOMIC_LOAD_SUB_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001334 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001335 [(set i32:$dst, (atomic_load_sub_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001336 def ATOMIC_LOAD_AND_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001337 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001338 [(set i32:$dst, (atomic_load_and_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001339 def ATOMIC_LOAD_OR_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001340 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001341 [(set i32:$dst, (atomic_load_or_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001342 def ATOMIC_LOAD_XOR_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001343 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_XOR_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001344 [(set i32:$dst, (atomic_load_xor_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001345 def ATOMIC_LOAD_NAND_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001346 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001347 [(set i32:$dst, (atomic_load_nand_16 xoaddr:$ptr, i32:$incr))]>;
Evan Cheng32e376f2008-07-12 02:23:19 +00001348 def ATOMIC_LOAD_ADD_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001349 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001350 [(set i32:$dst, (atomic_load_add_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001351 def ATOMIC_LOAD_SUB_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001352 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001353 [(set i32:$dst, (atomic_load_sub_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001354 def ATOMIC_LOAD_AND_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001355 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001356 [(set i32:$dst, (atomic_load_and_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001357 def ATOMIC_LOAD_OR_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001358 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001359 [(set i32:$dst, (atomic_load_or_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001360 def ATOMIC_LOAD_XOR_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001361 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_XOR_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001362 [(set i32:$dst, (atomic_load_xor_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001363 def ATOMIC_LOAD_NAND_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001364 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001365 [(set i32:$dst, (atomic_load_nand_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001366
Dale Johannesena32affb2008-08-28 17:53:09 +00001367 def ATOMIC_CMP_SWAP_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001368 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001369 [(set i32:$dst, (atomic_cmp_swap_8 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001370 def ATOMIC_CMP_SWAP_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001371 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I16 $dst $ptr $old $new",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001372 [(set i32:$dst, (atomic_cmp_swap_16 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesendec51702008-08-22 03:49:10 +00001373 def ATOMIC_CMP_SWAP_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001374 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I32 $dst $ptr $old $new",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001375 [(set i32:$dst, (atomic_cmp_swap_32 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001376
Dale Johannesena32affb2008-08-28 17:53:09 +00001377 def ATOMIC_SWAP_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001378 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_i8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001379 [(set i32:$dst, (atomic_swap_8 xoaddr:$ptr, i32:$new))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001380 def ATOMIC_SWAP_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001381 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001382 [(set i32:$dst, (atomic_swap_16 xoaddr:$ptr, i32:$new))]>;
Dale Johannesen765065c2008-08-25 21:09:52 +00001383 def ATOMIC_SWAP_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001384 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001385 [(set i32:$dst, (atomic_swap_32 xoaddr:$ptr, i32:$new))]>;
Dale Johannesendec51702008-08-22 03:49:10 +00001386 }
Evan Cheng51096af2008-04-19 01:30:48 +00001387}
1388
Evan Cheng32e376f2008-07-12 02:23:19 +00001389// Instructions to support atomic operations
Ulrich Weigand136ac222013-04-26 16:53:15 +00001390def LWARX : XForm_1<31, 20, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001391 "lwarx $rD, $src", IIC_LdStLWARX,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001392 [(set i32:$rD, (PPClarx xoaddr:$src))]>;
Evan Cheng32e376f2008-07-12 02:23:19 +00001393
1394let Defs = [CR0] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001395def STWCX : XForm_1<31, 150, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001396 "stwcx. $rS, $dst", IIC_LdStSTWCX,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001397 [(PPCstcx i32:$rS, xoaddr:$dst)]>,
Evan Cheng32e376f2008-07-12 02:23:19 +00001398 isDOT;
1399
Dan Gohman30e3db22010-05-14 16:46:02 +00001400let isTerminator = 1, isBarrier = 1, hasCtrlDep = 1 in
Hal Finkel3e5a3602013-11-27 23:26:09 +00001401def TRAP : XForm_24<31, 4, (outs), (ins), "trap", IIC_LdStLoad, [(trap)]>;
Nate Begemanf69d13b2008-08-11 17:36:31 +00001402
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001403def TWI : DForm_base<3, (outs), (ins u5imm:$to, gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001404 "twi $to, $rA, $imm", IIC_IntTrapW, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001405def TW : XForm_1<31, 4, (outs), (ins u5imm:$to, gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001406 "tw $to, $rA, $rB", IIC_IntTrapW, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001407def TDI : DForm_base<2, (outs), (ins u5imm:$to, g8rc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001408 "tdi $to, $rA, $imm", IIC_IntTrapD, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001409def TD : XForm_1<31, 68, (outs), (ins u5imm:$to, g8rc:$rA, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001410 "td $to, $rA, $rB", IIC_IntTrapD, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001411
Chris Lattnere79a4512006-11-14 19:19:53 +00001412//===----------------------------------------------------------------------===//
1413// PPC32 Load Instructions.
Nate Begeman143cf942004-08-30 02:28:06 +00001414//
Chris Lattnere79a4512006-11-14 19:19:53 +00001415
Chris Lattner13969612006-11-15 02:43:19 +00001416// Unindexed (r+i) Loads.
Dan Gohman69cc2cb2008-12-03 18:15:48 +00001417let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001418def LBZ : DForm_1<34, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001419 "lbz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001420 [(set i32:$rD, (zextloadi8 iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001421def LHA : DForm_1<42, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001422 "lha $rD, $src", IIC_LdStLHA,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001423 [(set i32:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +00001424 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001425def LHZ : DForm_1<40, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001426 "lhz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001427 [(set i32:$rD, (zextloadi16 iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001428def LWZ : DForm_1<32, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001429 "lwz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001430 [(set i32:$rD, (load iaddr:$src))]>;
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001431
Ulrich Weigand136ac222013-04-26 16:53:15 +00001432def LFS : DForm_1<48, (outs f4rc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001433 "lfs $rD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001434 [(set f32:$rD, (load iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001435def LFD : DForm_1<50, (outs f8rc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001436 "lfd $rD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001437 [(set f64:$rD, (load iaddr:$src))]>;
Chris Lattnerce645542006-11-10 02:08:47 +00001438
Chris Lattnerce645542006-11-10 02:08:47 +00001439
Chris Lattner13969612006-11-15 02:43:19 +00001440// Unindexed (r+i) Loads with Update (preinc).
Hal Finkel6efd45e2013-04-07 05:46:58 +00001441let mayLoad = 1, neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001442def LBZU : DForm_1<35, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001443 "lbzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001444 []>, RegConstraint<"$addr.reg = $ea_result">,
1445 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001446
Ulrich Weigand136ac222013-04-26 16:53:15 +00001447def LHAU : DForm_1<43, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001448 "lhau $rD, $addr", IIC_LdStLHAU,
Chris Lattner57711562006-11-15 23:24:18 +00001449 []>, RegConstraint<"$addr.reg = $ea_result">,
1450 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001451
Ulrich Weigand136ac222013-04-26 16:53:15 +00001452def LHZU : DForm_1<41, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001453 "lhzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001454 []>, RegConstraint<"$addr.reg = $ea_result">,
1455 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001456
Ulrich Weigand136ac222013-04-26 16:53:15 +00001457def LWZU : DForm_1<33, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001458 "lwzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001459 []>, RegConstraint<"$addr.reg = $ea_result">,
1460 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001461
Ulrich Weigand136ac222013-04-26 16:53:15 +00001462def LFSU : DForm_1<49, (outs f4rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001463 "lfsu $rD, $addr", IIC_LdStLFDU,
Chris Lattner57711562006-11-15 23:24:18 +00001464 []>, RegConstraint<"$addr.reg = $ea_result">,
1465 NoEncode<"$ea_result">;
1466
Ulrich Weigand136ac222013-04-26 16:53:15 +00001467def LFDU : DForm_1<51, (outs f8rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001468 "lfdu $rD, $addr", IIC_LdStLFDU,
Chris Lattner57711562006-11-15 23:24:18 +00001469 []>, RegConstraint<"$addr.reg = $ea_result">,
1470 NoEncode<"$ea_result">;
Hal Finkelca542be2012-06-20 15:43:03 +00001471
1472
1473// Indexed (r+r) Loads with Update (preinc).
Ulrich Weigand136ac222013-04-26 16:53:15 +00001474def LBZUX : XForm_1<31, 119, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001475 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001476 "lbzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001477 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001478 NoEncode<"$ea_result">;
1479
Ulrich Weigand136ac222013-04-26 16:53:15 +00001480def LHAUX : XForm_1<31, 375, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001481 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001482 "lhaux $rD, $addr", IIC_LdStLHAUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001483 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001484 NoEncode<"$ea_result">;
1485
Ulrich Weigand136ac222013-04-26 16:53:15 +00001486def LHZUX : XForm_1<31, 311, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001487 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001488 "lhzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001489 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001490 NoEncode<"$ea_result">;
1491
Ulrich Weigand136ac222013-04-26 16:53:15 +00001492def LWZUX : XForm_1<31, 55, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001493 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001494 "lwzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001495 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001496 NoEncode<"$ea_result">;
1497
Ulrich Weigand136ac222013-04-26 16:53:15 +00001498def LFSUX : XForm_1<31, 567, (outs f4rc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001499 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001500 "lfsux $rD, $addr", IIC_LdStLFDUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001501 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001502 NoEncode<"$ea_result">;
1503
Ulrich Weigand136ac222013-04-26 16:53:15 +00001504def LFDUX : XForm_1<31, 631, (outs f8rc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001505 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001506 "lfdux $rD, $addr", IIC_LdStLFDUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001507 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001508 NoEncode<"$ea_result">;
Nate Begeman6e6514c2004-10-07 22:30:03 +00001509}
Dan Gohmanae3ba452008-12-03 02:30:17 +00001510}
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001511
Chris Lattner13969612006-11-15 02:43:19 +00001512// Indexed (r+r) Loads.
Chris Lattnere79a4512006-11-14 19:19:53 +00001513//
Dan Gohman69cc2cb2008-12-03 18:15:48 +00001514let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001515def LBZX : XForm_1<31, 87, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001516 "lbzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001517 [(set i32:$rD, (zextloadi8 xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001518def LHAX : XForm_1<31, 343, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001519 "lhax $rD, $src", IIC_LdStLHA,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001520 [(set i32:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001521 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001522def LHZX : XForm_1<31, 279, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001523 "lhzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001524 [(set i32:$rD, (zextloadi16 xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001525def LWZX : XForm_1<31, 23, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001526 "lwzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001527 [(set i32:$rD, (load xaddr:$src))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001528
1529
Ulrich Weigand136ac222013-04-26 16:53:15 +00001530def LHBRX : XForm_1<31, 790, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001531 "lhbrx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001532 [(set i32:$rD, (PPClbrx xoaddr:$src, i16))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001533def LWBRX : XForm_1<31, 534, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001534 "lwbrx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001535 [(set i32:$rD, (PPClbrx xoaddr:$src, i32))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001536
Ulrich Weigand136ac222013-04-26 16:53:15 +00001537def LFSX : XForm_25<31, 535, (outs f4rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001538 "lfsx $frD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001539 [(set f32:$frD, (load xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001540def LFDX : XForm_25<31, 599, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001541 "lfdx $frD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001542 [(set f64:$frD, (load xaddr:$src))]>;
Hal Finkelbeb296b2013-03-31 10:12:51 +00001543
Ulrich Weigand136ac222013-04-26 16:53:15 +00001544def LFIWAX : XForm_25<31, 855, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001545 "lfiwax $frD, $src", IIC_LdStLFD,
Hal Finkelbeb296b2013-03-31 10:12:51 +00001546 [(set f64:$frD, (PPClfiwax xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001547def LFIWZX : XForm_25<31, 887, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001548 "lfiwzx $frD, $src", IIC_LdStLFD,
Hal Finkelf6d45f22013-04-01 17:52:07 +00001549 [(set f64:$frD, (PPClfiwzx xoaddr:$src))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001550}
1551
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001552// Load Multiple
1553def LMW : DForm_1<46, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001554 "lmw $rD, $src", IIC_LdStLMW, []>;
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001555
Chris Lattnere79a4512006-11-14 19:19:53 +00001556//===----------------------------------------------------------------------===//
1557// PPC32 Store Instructions.
1558//
1559
Chris Lattner13969612006-11-15 02:43:19 +00001560// Unindexed (r+i) Stores.
Chris Lattnere20f3802008-01-06 05:53:26 +00001561let PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001562def STB : DForm_1<38, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001563 "stb $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001564 [(truncstorei8 i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001565def STH : DForm_1<44, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001566 "sth $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001567 [(truncstorei16 i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001568def STW : DForm_1<36, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001569 "stw $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001570 [(store i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001571def STFS : DForm_1<52, (outs), (ins f4rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001572 "stfs $rS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001573 [(store f32:$rS, iaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001574def STFD : DForm_1<54, (outs), (ins f8rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001575 "stfd $rS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001576 [(store f64:$rS, iaddr:$dst)]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001577}
1578
Chris Lattner13969612006-11-15 02:43:19 +00001579// Unindexed (r+i) Stores with Update (preinc).
Ulrich Weigandd8501672013-03-19 19:52:04 +00001580let PPC970_Unit = 2, mayStore = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001581def STBU : DForm_1<39, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001582 "stbu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001583 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001584def STHU : DForm_1<45, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001585 "sthu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001586 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001587def STWU : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001588 "stwu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001589 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001590def STFSU : DForm_1<53, (outs ptr_rc_nor0:$ea_res), (ins f4rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001591 "stfsu $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001592 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001593def STFDU : DForm_1<55, (outs ptr_rc_nor0:$ea_res), (ins f8rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001594 "stfdu $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001595 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattner13969612006-11-15 02:43:19 +00001596}
1597
Ulrich Weigandd8501672013-03-19 19:52:04 +00001598// Patterns to match the pre-inc stores. We can't put the patterns on
1599// the instruction definitions directly as ISel wants the address base
1600// and offset to be separate operands, not a single complex operand.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001601def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1602 (STBU $rS, iaddroff:$ptroff, $ptrreg)>;
1603def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1604 (STHU $rS, iaddroff:$ptroff, $ptrreg)>;
1605def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1606 (STWU $rS, iaddroff:$ptroff, $ptrreg)>;
1607def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1608 (STFSU $rS, iaddroff:$ptroff, $ptrreg)>;
1609def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1610 (STFDU $rS, iaddroff:$ptroff, $ptrreg)>;
Chris Lattner13969612006-11-15 02:43:19 +00001611
Chris Lattnere79a4512006-11-14 19:19:53 +00001612// Indexed (r+r) Stores.
Chris Lattnere20f3802008-01-06 05:53:26 +00001613let PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001614def STBX : XForm_8<31, 215, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001615 "stbx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001616 [(truncstorei8 i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001617 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001618def STHX : XForm_8<31, 407, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001619 "sthx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001620 [(truncstorei16 i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001621 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001622def STWX : XForm_8<31, 151, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001623 "stwx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001624 [(store i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001625 PPC970_DGroup_Cracked;
Hal Finkel1cc27e42012-06-19 02:34:32 +00001626
Ulrich Weigand136ac222013-04-26 16:53:15 +00001627def STHBRX: XForm_8<31, 918, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001628 "sthbrx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001629 [(PPCstbrx i32:$rS, xoaddr:$dst, i16)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001630 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001631def STWBRX: XForm_8<31, 662, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001632 "stwbrx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001633 [(PPCstbrx i32:$rS, xoaddr:$dst, i32)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001634 PPC970_DGroup_Cracked;
1635
Ulrich Weigand136ac222013-04-26 16:53:15 +00001636def STFIWX: XForm_28<31, 983, (outs), (ins f8rc:$frS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001637 "stfiwx $frS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001638 [(PPCstfiwx f64:$frS, xoaddr:$dst)]>;
Chris Lattnera348f552008-01-06 06:44:58 +00001639
Ulrich Weigand136ac222013-04-26 16:53:15 +00001640def STFSX : XForm_28<31, 663, (outs), (ins f4rc:$frS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001641 "stfsx $frS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001642 [(store f32:$frS, xaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001643def STFDX : XForm_28<31, 727, (outs), (ins f8rc:$frS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001644 "stfdx $frS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001645 [(store f64:$frS, xaddr:$dst)]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001646}
1647
Ulrich Weigandd8501672013-03-19 19:52:04 +00001648// Indexed (r+r) Stores with Update (preinc).
1649let PPC970_Unit = 2, mayStore = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001650def STBUX : XForm_8<31, 247, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001651 "stbux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001652 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001653 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001654def STHUX : XForm_8<31, 439, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001655 "sthux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001656 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001657 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001658def STWUX : XForm_8<31, 183, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001659 "stwux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001660 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001661 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001662def STFSUX: XForm_8<31, 695, (outs ptr_rc_nor0:$ea_res), (ins f4rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001663 "stfsux $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001664 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001665 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001666def STFDUX: XForm_8<31, 759, (outs ptr_rc_nor0:$ea_res), (ins f8rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001667 "stfdux $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001668 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001669 PPC970_DGroup_Cracked;
1670}
1671
1672// Patterns to match the pre-inc stores. We can't put the patterns on
1673// the instruction definitions directly as ISel wants the address base
1674// and offset to be separate operands, not a single complex operand.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001675def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1676 (STBUX $rS, $ptrreg, $ptroff)>;
1677def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1678 (STHUX $rS, $ptrreg, $ptroff)>;
1679def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1680 (STWUX $rS, $ptrreg, $ptroff)>;
1681def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1682 (STFSUX $rS, $ptrreg, $ptroff)>;
1683def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1684 (STFDUX $rS, $ptrreg, $ptroff)>;
Ulrich Weigandd8501672013-03-19 19:52:04 +00001685
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001686// Store Multiple
1687def STMW : DForm_1<47, (outs), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001688 "stmw $rS, $dst", IIC_LdStLMW, []>;
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001689
Ulrich Weigand797f1a32013-07-01 16:37:52 +00001690def SYNC : XForm_24_sync<31, 598, (outs), (ins i32imm:$L),
Rafael Espindola28a85a82014-01-22 20:20:52 +00001691 "sync $L", IIC_LdStSync, []>, Requires<[IsNotBookE]>;
1692
1693let isCodeGenOnly = 1 in {
1694 def MSYNC : XForm_24_sync<31, 598, (outs), (ins),
1695 "msync", IIC_LdStSync, []>, Requires<[IsBookE]> {
1696 let L = 0;
1697 }
1698}
1699
1700def : Pat<(int_ppc_sync), (SYNC 0)>, Requires<[IsNotBookE]>;
1701def : Pat<(int_ppc_sync), (MSYNC)>, Requires<[IsBookE]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001702
1703//===----------------------------------------------------------------------===//
1704// PPC32 Arithmetic Instructions.
1705//
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001706
Chris Lattner51348c52006-03-12 09:13:49 +00001707let PPC970_Unit = 1 in { // FXU Operations.
Ulrich Weigand99485462013-05-23 22:48:06 +00001708def ADDI : DForm_2<14, (outs gprc:$rD), (ins gprc_nor0:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001709 "addi $rD, $rA, $imm", IIC_IntSimple,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001710 [(set i32:$rD, (add i32:$rA, imm32SExt16:$imm))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00001711let BaseName = "addic" in {
1712let Defs = [CARRY] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001713def ADDIC : DForm_2<12, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001714 "addic $rD, $rA, $imm", IIC_IntGeneral,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001715 [(set i32:$rD, (addc i32:$rA, imm32SExt16:$imm))]>,
Hal Finkel654d43b2013-04-12 02:18:09 +00001716 RecFormRel, PPC970_DGroup_Cracked;
Hal Finkel1b58f332013-04-12 18:17:57 +00001717let Defs = [CARRY, CR0] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001718def ADDICo : DForm_2<13, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001719 "addic. $rD, $rA, $imm", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001720 []>, isDOT, RecFormRel;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00001721}
Ulrich Weigand5a02a022013-06-26 13:49:53 +00001722def ADDIS : DForm_2<15, (outs gprc:$rD), (ins gprc_nor0:$rA, s17imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001723 "addis $rD, $rA, $imm", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001724 [(set i32:$rD, (add i32:$rA, imm16ShiftedSExt:$imm))]>;
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001725let isCodeGenOnly = 1 in
Ulrich Weigand99485462013-05-23 22:48:06 +00001726def LA : DForm_2<14, (outs gprc:$rD), (ins gprc_nor0:$rA, s16imm:$sym),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001727 "la $rD, $sym($rA)", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001728 [(set i32:$rD, (add i32:$rA,
Chris Lattner4b11fa22005-11-17 17:52:01 +00001729 (PPClo tglobaladdr:$sym, 0)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001730def MULLI : DForm_2< 7, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001731 "mulli $rD, $rA, $imm", IIC_IntMulLI,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001732 [(set i32:$rD, (mul i32:$rA, imm32SExt16:$imm))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00001733let Defs = [CARRY] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001734def SUBFIC : DForm_2< 8, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001735 "subfic $rD, $rA, $imm", IIC_IntGeneral,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001736 [(set i32:$rD, (subc imm32SExt16:$imm, i32:$rA))]>;
Bill Wendlingfb706bc2007-12-07 21:42:31 +00001737
Hal Finkel686f2ee2012-08-28 02:10:33 +00001738let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in {
Ulrich Weigand99485462013-05-23 22:48:06 +00001739 def LI : DForm_2_r0<14, (outs gprc:$rD), (ins s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001740 "li $rD, $imm", IIC_IntSimple,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001741 [(set i32:$rD, imm32SExt16:$imm)]>;
Ulrich Weigand5a02a022013-06-26 13:49:53 +00001742 def LIS : DForm_2_r0<15, (outs gprc:$rD), (ins s17imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001743 "lis $rD, $imm", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001744 [(set i32:$rD, imm16ShiftedSExt:$imm)]>;
Bill Wendlingfb706bc2007-12-07 21:42:31 +00001745}
Chris Lattner51348c52006-03-12 09:13:49 +00001746}
Chris Lattnere79a4512006-11-14 19:19:53 +00001747
Chris Lattner51348c52006-03-12 09:13:49 +00001748let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel1b58f332013-04-12 18:17:57 +00001749let Defs = [CR0] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001750def ANDIo : DForm_4<28, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001751 "andi. $dst, $src1, $src2", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001752 [(set i32:$dst, (and i32:$src1, immZExt16:$src2))]>,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +00001753 isDOT;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001754def ANDISo : DForm_4<29, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001755 "andis. $dst, $src1, $src2", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001756 [(set i32:$dst, (and i32:$src1, imm16ShiftedZExt:$src2))]>,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +00001757 isDOT;
Hal Finkel1b58f332013-04-12 18:17:57 +00001758}
Ulrich Weigand136ac222013-04-26 16:53:15 +00001759def ORI : DForm_4<24, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001760 "ori $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001761 [(set i32:$dst, (or i32:$src1, immZExt16:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001762def ORIS : DForm_4<25, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001763 "oris $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001764 [(set i32:$dst, (or i32:$src1, imm16ShiftedZExt:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001765def XORI : DForm_4<26, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001766 "xori $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001767 [(set i32:$dst, (xor i32:$src1, immZExt16:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001768def XORIS : DForm_4<27, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001769 "xoris $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001770 [(set i32:$dst, (xor i32:$src1, imm16ShiftedZExt:$src2))]>;
Hal Finkelceb1f122013-12-12 00:19:11 +00001771
Hal Finkel3e5a3602013-11-27 23:26:09 +00001772def NOP : DForm_4_zero<24, (outs), (ins), "nop", IIC_IntSimple,
Nate Begemanade6f9a2005-12-09 23:54:18 +00001773 []>;
Hal Finkelceb1f122013-12-12 00:19:11 +00001774let isCodeGenOnly = 1 in {
1775// The POWER6 and POWER7 have special group-terminating nops.
1776def NOP_GT_PWR6 : DForm_4_fixedreg_zero<24, 1, (outs), (ins),
1777 "ori 1, 1, 0", IIC_IntSimple, []>;
1778def NOP_GT_PWR7 : DForm_4_fixedreg_zero<24, 2, (outs), (ins),
1779 "ori 2, 2, 0", IIC_IntSimple, []>;
1780}
1781
Hal Finkel95e6ea62013-04-15 02:37:46 +00001782let isCompare = 1, neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001783 def CMPWI : DForm_5_ext<11, (outs crrc:$crD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001784 "cmpwi $crD, $rA, $imm", IIC_IntCompare>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001785 def CMPLWI : DForm_6_ext<10, (outs crrc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001786 "cmplwi $dst, $src1, $src2", IIC_IntCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00001787}
Chris Lattner51348c52006-03-12 09:13:49 +00001788}
Nate Begeman4bfceb12004-09-04 05:00:00 +00001789
Hal Finkel654d43b2013-04-12 02:18:09 +00001790let PPC970_Unit = 1, neverHasSideEffects = 1 in { // FXU Operations.
Hal Finkele01d3212014-03-24 15:07:28 +00001791let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001792defm NAND : XForm_6r<31, 476, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001793 "nand", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001794 [(set i32:$rA, (not (and i32:$rS, i32:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001795defm AND : XForm_6r<31, 28, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001796 "and", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001797 [(set i32:$rA, (and i32:$rS, i32:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001798} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00001799defm ANDC : XForm_6r<31, 60, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001800 "andc", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001801 [(set i32:$rA, (and i32:$rS, (not i32:$rB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001802let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001803defm OR : XForm_6r<31, 444, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001804 "or", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001805 [(set i32:$rA, (or i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001806defm NOR : XForm_6r<31, 124, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001807 "nor", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001808 [(set i32:$rA, (not (or i32:$rS, i32:$rB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001809} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00001810defm ORC : XForm_6r<31, 412, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001811 "orc", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001812 [(set i32:$rA, (or i32:$rS, (not i32:$rB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001813let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001814defm EQV : XForm_6r<31, 284, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001815 "eqv", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001816 [(set i32:$rA, (not (xor i32:$rS, i32:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001817defm XOR : XForm_6r<31, 316, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001818 "xor", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001819 [(set i32:$rA, (xor i32:$rS, i32:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001820} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00001821defm SLW : XForm_6r<31, 24, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001822 "slw", "$rA, $rS, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001823 [(set i32:$rA, (PPCshl i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001824defm SRW : XForm_6r<31, 536, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001825 "srw", "$rA, $rS, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001826 [(set i32:$rA, (PPCsrl i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001827defm SRAW : XForm_6rc<31, 792, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001828 "sraw", "$rA, $rS, $rB", IIC_IntShift,
Hal Finkel1b58f332013-04-12 18:17:57 +00001829 [(set i32:$rA, (PPCsra i32:$rS, i32:$rB))]>;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00001830}
Chris Lattnere79a4512006-11-14 19:19:53 +00001831
Chris Lattner51348c52006-03-12 09:13:49 +00001832let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel654d43b2013-04-12 02:18:09 +00001833let neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001834defm SRAWI : XForm_10rc<31, 824, (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001835 "srawi", "$rA, $rS, $SH", IIC_IntShift,
Hal Finkel1b58f332013-04-12 18:17:57 +00001836 [(set i32:$rA, (sra i32:$rS, (i32 imm:$SH)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001837defm CNTLZW : XForm_11r<31, 26, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001838 "cntlzw", "$rA, $rS", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001839 [(set i32:$rA, (ctlz i32:$rS))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001840defm EXTSB : XForm_11r<31, 954, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001841 "extsb", "$rA, $rS", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001842 [(set i32:$rA, (sext_inreg i32:$rS, i8))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001843defm EXTSH : XForm_11r<31, 922, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001844 "extsh", "$rA, $rS", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001845 [(set i32:$rA, (sext_inreg i32:$rS, i16))]>;
1846}
Hal Finkel95e6ea62013-04-15 02:37:46 +00001847let isCompare = 1, neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001848 def CMPW : XForm_16_ext<31, 0, (outs crrc:$crD), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001849 "cmpw $crD, $rA, $rB", IIC_IntCompare>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001850 def CMPLW : XForm_16_ext<31, 32, (outs crrc:$crD), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001851 "cmplw $crD, $rA, $rB", IIC_IntCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00001852}
Chris Lattner51348c52006-03-12 09:13:49 +00001853}
1854let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng94b5a802007-07-19 01:14:50 +00001855//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001856// "fcmpo $crD, $fA, $fB", IIC_FPCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00001857let isCompare = 1, neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001858 def FCMPUS : XForm_17<63, 0, (outs crrc:$crD), (ins f4rc:$fA, f4rc:$fB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001859 "fcmpu $crD, $fA, $fB", IIC_FPCompare>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001860 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001861 def FCMPUD : XForm_17<63, 0, (outs crrc:$crD), (ins f8rc:$fA, f8rc:$fB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001862 "fcmpu $crD, $fA, $fB", IIC_FPCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00001863}
Chris Lattnere79a4512006-11-14 19:19:53 +00001864
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001865let Uses = [RM] in {
Hal Finkel654d43b2013-04-12 02:18:09 +00001866 let neverHasSideEffects = 1 in {
David Majnemer6ad26d32013-09-26 04:11:24 +00001867 defm FCTIW : XForm_26r<63, 14, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001868 "fctiw", "$frD, $frB", IIC_FPGeneral,
David Majnemer08249a32013-09-26 05:22:11 +00001869 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001870 defm FCTIWZ : XForm_26r<63, 15, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001871 "fctiwz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001872 [(set f64:$frD, (PPCfctiwz f64:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00001873
Ulrich Weigand136ac222013-04-26 16:53:15 +00001874 defm FRSP : XForm_26r<63, 12, (outs f4rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001875 "frsp", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001876 [(set f32:$frD, (fround f64:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00001877
Hal Finkelb4b99e52013-12-17 23:05:18 +00001878 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001879 defm FRIND : XForm_26r<63, 392, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001880 "frin", "$frD, $frB", IIC_FPGeneral,
Hal Finkel2b7b2f32013-08-08 04:31:34 +00001881 [(set f64:$frD, (frnd f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001882 defm FRINS : XForm_26r<63, 392, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001883 "frin", "$frD, $frB", IIC_FPGeneral,
Hal Finkel2b7b2f32013-08-08 04:31:34 +00001884 [(set f32:$frD, (frnd f32:$frB))]>;
Hal Finkelf8ac57e2013-03-29 19:41:55 +00001885 }
1886
Hal Finkel654d43b2013-04-12 02:18:09 +00001887 let neverHasSideEffects = 1 in {
Hal Finkelb4b99e52013-12-17 23:05:18 +00001888 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001889 defm FRIPD : XForm_26r<63, 456, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001890 "frip", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001891 [(set f64:$frD, (fceil f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001892 defm FRIPS : XForm_26r<63, 456, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001893 "frip", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001894 [(set f32:$frD, (fceil f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001895 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001896 defm FRIZD : XForm_26r<63, 424, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001897 "friz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001898 [(set f64:$frD, (ftrunc f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001899 defm FRIZS : XForm_26r<63, 424, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001900 "friz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001901 [(set f32:$frD, (ftrunc f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001902 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001903 defm FRIMD : XForm_26r<63, 488, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001904 "frim", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001905 [(set f64:$frD, (ffloor f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001906 defm FRIMS : XForm_26r<63, 488, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001907 "frim", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001908 [(set f32:$frD, (ffloor f32:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00001909
Ulrich Weigand136ac222013-04-26 16:53:15 +00001910 defm FSQRT : XForm_26r<63, 22, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel46402a42013-11-30 20:41:13 +00001911 "fsqrt", "$frD, $frB", IIC_FPSqrtD,
Hal Finkel654d43b2013-04-12 02:18:09 +00001912 [(set f64:$frD, (fsqrt f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001913 defm FSQRTS : XForm_26r<59, 22, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel46402a42013-11-30 20:41:13 +00001914 "fsqrts", "$frD, $frB", IIC_FPSqrtS,
Hal Finkel654d43b2013-04-12 02:18:09 +00001915 [(set f32:$frD, (fsqrt f32:$frB))]>;
1916 }
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001917 }
Chris Lattner51348c52006-03-12 09:13:49 +00001918}
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001919
Jakob Stoklund Olesen44629eb2010-07-16 21:03:52 +00001920/// Note that FMR is defined as pseudo-ops on the PPC970 because they are
Chris Lattnerf5efddf2006-03-24 07:12:19 +00001921/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner51348c52006-03-12 09:13:49 +00001922/// that they will fill slots (which could cause the load of a LSU reject to
1923/// sneak into a d-group with a store).
Hal Finkel94072b92013-04-07 04:56:16 +00001924let neverHasSideEffects = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001925defm FMR : XForm_26r<63, 72, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001926 "fmr", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001927 []>, // (set f32:$frD, f32:$frB)
1928 PPC970_Unit_Pseudo;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001929
Hal Finkel654d43b2013-04-12 02:18:09 +00001930let PPC970_Unit = 3, neverHasSideEffects = 1 in { // FPU Operations.
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001931// These are artificially split into two different forms, for 4/8 byte FP.
Ulrich Weigand136ac222013-04-26 16:53:15 +00001932defm FABSS : XForm_26r<63, 264, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001933 "fabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001934 [(set f32:$frD, (fabs f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001935let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001936defm FABSD : XForm_26r<63, 264, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001937 "fabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001938 [(set f64:$frD, (fabs f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001939defm FNABSS : XForm_26r<63, 136, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001940 "fnabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001941 [(set f32:$frD, (fneg (fabs f32:$frB)))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001942let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001943defm FNABSD : XForm_26r<63, 136, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001944 "fnabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001945 [(set f64:$frD, (fneg (fabs f64:$frB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001946defm FNEGS : XForm_26r<63, 40, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001947 "fneg", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001948 [(set f32:$frD, (fneg f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001949let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001950defm FNEGD : XForm_26r<63, 40, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001951 "fneg", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001952 [(set f64:$frD, (fneg f64:$frB))]>;
Hal Finkel2e103312013-04-03 04:01:11 +00001953
Hal Finkeldbc78e12013-08-19 05:01:02 +00001954defm FCPSGNS : XForm_28r<63, 8, (outs f4rc:$frD), (ins f4rc:$frA, f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001955 "fcpsgn", "$frD, $frA, $frB", IIC_FPGeneral,
Hal Finkeldbc78e12013-08-19 05:01:02 +00001956 [(set f32:$frD, (fcopysign f32:$frB, f32:$frA))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001957let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Hal Finkeldbc78e12013-08-19 05:01:02 +00001958defm FCPSGND : XForm_28r<63, 8, (outs f8rc:$frD), (ins f8rc:$frA, f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001959 "fcpsgn", "$frD, $frA, $frB", IIC_FPGeneral,
Hal Finkeldbc78e12013-08-19 05:01:02 +00001960 [(set f64:$frD, (fcopysign f64:$frB, f64:$frA))]>;
1961
Hal Finkel2e103312013-04-03 04:01:11 +00001962// Reciprocal estimates.
Ulrich Weigand136ac222013-04-26 16:53:15 +00001963defm FRE : XForm_26r<63, 24, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001964 "fre", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001965 [(set f64:$frD, (PPCfre f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001966defm FRES : XForm_26r<59, 24, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001967 "fres", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001968 [(set f32:$frD, (PPCfre f32:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001969defm FRSQRTE : XForm_26r<63, 26, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001970 "frsqrte", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001971 [(set f64:$frD, (PPCfrsqrte f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001972defm FRSQRTES : XForm_26r<59, 26, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001973 "frsqrtes", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001974 [(set f32:$frD, (PPCfrsqrte f32:$frB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +00001975}
Nate Begeman6cdbd222004-08-29 22:45:13 +00001976
Nate Begeman143cf942004-08-30 02:28:06 +00001977// XL-Form instructions. condition register logical ops.
1978//
Hal Finkel933e8f02013-04-07 05:16:57 +00001979let neverHasSideEffects = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001980def MCRF : XLForm_3<19, 0, (outs crrc:$BF), (ins crrc:$BFA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001981 "mcrf $BF, $BFA", IIC_BrMCR>,
Chris Lattner51348c52006-03-12 09:13:49 +00001982 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman143cf942004-08-30 02:28:06 +00001983
Hal Finkele01d3212014-03-24 15:07:28 +00001984let isCommutable = 1 in {
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00001985def CRAND : XLForm_1<19, 257, (outs crbitrc:$CRD),
1986 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00001987 "crand $CRD, $CRA, $CRB", IIC_BrCR,
1988 [(set i1:$CRD, (and i1:$CRA, i1:$CRB))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00001989
1990def CRNAND : XLForm_1<19, 225, (outs crbitrc:$CRD),
1991 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00001992 "crnand $CRD, $CRA, $CRB", IIC_BrCR,
1993 [(set i1:$CRD, (not (and i1:$CRA, i1:$CRB)))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00001994
1995def CROR : XLForm_1<19, 449, (outs crbitrc:$CRD),
1996 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00001997 "cror $CRD, $CRA, $CRB", IIC_BrCR,
1998 [(set i1:$CRD, (or i1:$CRA, i1:$CRB))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00001999
2000def CRXOR : XLForm_1<19, 193, (outs crbitrc:$CRD),
2001 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002002 "crxor $CRD, $CRA, $CRB", IIC_BrCR,
2003 [(set i1:$CRD, (xor i1:$CRA, i1:$CRB))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002004
2005def CRNOR : XLForm_1<19, 33, (outs crbitrc:$CRD),
2006 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002007 "crnor $CRD, $CRA, $CRB", IIC_BrCR,
2008 [(set i1:$CRD, (not (or i1:$CRA, i1:$CRB)))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002009
Ulrich Weigand136ac222013-04-26 16:53:15 +00002010def CREQV : XLForm_1<19, 289, (outs crbitrc:$CRD),
2011 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002012 "creqv $CRD, $CRA, $CRB", IIC_BrCR,
2013 [(set i1:$CRD, (not (xor i1:$CRA, i1:$CRB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002014} // isCommutable
Chris Lattner43df5b32007-02-25 05:34:32 +00002015
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002016def CRANDC : XLForm_1<19, 129, (outs crbitrc:$CRD),
Ulrich Weigand136ac222013-04-26 16:53:15 +00002017 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002018 "crandc $CRD, $CRA, $CRB", IIC_BrCR,
2019 [(set i1:$CRD, (and i1:$CRA, (not i1:$CRB)))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002020
2021def CRORC : XLForm_1<19, 417, (outs crbitrc:$CRD),
2022 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002023 "crorc $CRD, $CRA, $CRB", IIC_BrCR,
2024 [(set i1:$CRD, (or i1:$CRA, (not i1:$CRB)))]>;
Nicolas Geoffrayb1de7a32008-03-10 14:12:10 +00002025
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00002026let isCodeGenOnly = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002027def CRSET : XLForm_1_ext<19, 289, (outs crbitrc:$dst), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002028 "creqv $dst, $dst, $dst", IIC_BrCR,
Hal Finkel940ab932014-02-28 00:27:01 +00002029 [(set i1:$dst, 1)]>;
Chris Lattner43df5b32007-02-25 05:34:32 +00002030
Ulrich Weigand136ac222013-04-26 16:53:15 +00002031def CRUNSET: XLForm_1_ext<19, 193, (outs crbitrc:$dst), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002032 "crxor $dst, $dst, $dst", IIC_BrCR,
Hal Finkel940ab932014-02-28 00:27:01 +00002033 [(set i1:$dst, 0)]>;
Roman Divacky71038e72011-08-30 17:04:16 +00002034
Hal Finkel5ab37802012-08-28 02:10:27 +00002035let Defs = [CR1EQ], CRD = 6 in {
2036def CR6SET : XLForm_1_ext<19, 289, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002037 "creqv 6, 6, 6", IIC_BrCR,
Hal Finkel5ab37802012-08-28 02:10:27 +00002038 [(PPCcr6set)]>;
2039
2040def CR6UNSET: XLForm_1_ext<19, 193, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002041 "crxor 6, 6, 6", IIC_BrCR,
Hal Finkel5ab37802012-08-28 02:10:27 +00002042 [(PPCcr6unset)]>;
2043}
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00002044}
Hal Finkel5ab37802012-08-28 02:10:27 +00002045
Chris Lattner51348c52006-03-12 09:13:49 +00002046// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman143cf942004-08-30 02:28:06 +00002047//
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002048
2049def MFSPR : XFXForm_1<31, 339, (outs gprc:$RT), (ins i32imm:$SPR),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002050 "mfspr $RT, $SPR", IIC_SprMFSPR>;
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002051def MTSPR : XFXForm_1<31, 467, (outs), (ins i32imm:$SPR, gprc:$RT),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002052 "mtspr $SPR, $RT", IIC_SprMTSPR>;
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002053
Ulrich Weigande840ee22013-07-08 15:20:38 +00002054def MFTB : XFXForm_1<31, 371, (outs gprc:$RT), (ins i32imm:$SPR),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002055 "mftb $RT, $SPR", IIC_SprMFTB>, Deprecated<DeprecatedMFTB>;
Ulrich Weigande840ee22013-07-08 15:20:38 +00002056
Dale Johannesene395d782008-10-23 20:41:28 +00002057let Uses = [CTR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002058def MFCTR : XFXForm_1_ext<31, 339, 9, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002059 "mfctr $rT", IIC_SprMFSPR>,
Chris Lattner51348c52006-03-12 09:13:49 +00002060 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00002061}
Ulrich Weigandc8868102013-03-25 19:05:30 +00002062let Defs = [CTR], Pattern = [(PPCmtctr i32:$rS)] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002063def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002064 "mtctr $rS", IIC_SprMTSPR>,
Chris Lattner02e2c182006-03-13 21:52:10 +00002065 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnereb755fc2006-05-17 19:00:46 +00002066}
Hal Finkel25c19922013-05-15 21:37:41 +00002067let hasSideEffects = 1, isCodeGenOnly = 1, Defs = [CTR] in {
2068let Pattern = [(int_ppc_mtctr i32:$rS)] in
Hal Finkel0859ef22013-05-20 16:08:37 +00002069def MTCTRloop : XFXForm_7_ext<31, 467, 9, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002070 "mtctr $rS", IIC_SprMTSPR>,
Hal Finkel0859ef22013-05-20 16:08:37 +00002071 PPC970_DGroup_First, PPC970_Unit_FXU;
Hal Finkel25c19922013-05-15 21:37:41 +00002072}
Chris Lattner02e2c182006-03-13 21:52:10 +00002073
Dale Johannesene395d782008-10-23 20:41:28 +00002074let Defs = [LR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002075def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002076 "mtlr $rS", IIC_SprMTSPR>,
Chris Lattner02e2c182006-03-13 21:52:10 +00002077 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00002078}
2079let Uses = [LR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002080def MFLR : XFXForm_1_ext<31, 339, 8, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002081 "mflr $rT", IIC_SprMFSPR>,
Chris Lattner51348c52006-03-12 09:13:49 +00002082 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00002083}
Chris Lattner02e2c182006-03-13 21:52:10 +00002084
Hal Finkela1431df2013-03-21 19:03:21 +00002085let isCodeGenOnly = 1 in {
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002086 // Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed
2087 // like a GPR on the PPC970. As such, copies in and out have the same
2088 // performance characteristics as an OR instruction.
2089 def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002090 "mtspr 256, $rS", IIC_IntGeneral>,
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002091 PPC970_DGroup_Single, PPC970_Unit_FXU;
2092 def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002093 "mfspr $rT, 256", IIC_IntGeneral>,
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002094 PPC970_DGroup_First, PPC970_Unit_FXU;
2095
Hal Finkela1431df2013-03-21 19:03:21 +00002096 def MTVRSAVEv : XFXForm_7_ext<31, 467, 256,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002097 (outs VRSAVERC:$reg), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002098 "mtspr 256, $rS", IIC_IntGeneral>,
Hal Finkela1431df2013-03-21 19:03:21 +00002099 PPC970_DGroup_Single, PPC970_Unit_FXU;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002100 def MFVRSAVEv : XFXForm_1_ext<31, 339, 256, (outs gprc:$rT),
Hal Finkela1431df2013-03-21 19:03:21 +00002101 (ins VRSAVERC:$reg),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002102 "mfspr $rT, 256", IIC_IntGeneral>,
Hal Finkela1431df2013-03-21 19:03:21 +00002103 PPC970_DGroup_First, PPC970_Unit_FXU;
2104}
2105
2106// SPILL_VRSAVE - Indicate that we're dumping the VRSAVE register,
2107// so we'll need to scavenge a register for it.
2108let mayStore = 1 in
2109def SPILL_VRSAVE : Pseudo<(outs), (ins VRSAVERC:$vrsave, memri:$F),
2110 "#SPILL_VRSAVE", []>;
2111
2112// RESTORE_VRSAVE - Indicate that we're restoring the VRSAVE register (previously
2113// spilled), so we'll need to scavenge a register for it.
2114let mayLoad = 1 in
2115def RESTORE_VRSAVE : Pseudo<(outs VRSAVERC:$vrsave), (ins memri:$F),
2116 "#RESTORE_VRSAVE", []>;
2117
Hal Finkelb47a69a2013-04-07 14:33:13 +00002118let neverHasSideEffects = 1 in {
Ulrich Weigand49f487e2013-07-03 17:59:07 +00002119def MTOCRF: XFXForm_5a<31, 144, (outs crbitm:$FXM), (ins gprc:$ST),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002120 "mtocrf $FXM, $ST", IIC_BrMCRX>,
Ulrich Weigand49f487e2013-07-03 17:59:07 +00002121 PPC970_DGroup_First, PPC970_Unit_CRU;
2122
2123def MTCRF : XFXForm_5<31, 144, (outs), (ins i32imm:$FXM, gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002124 "mtcrf $FXM, $rS", IIC_BrMCRX>,
Chris Lattner51348c52006-03-12 09:13:49 +00002125 PPC970_MicroCode, PPC970_Unit_CRU;
Dale Johannesend7d66382010-05-20 17:48:26 +00002126
Hal Finkel7fe6a532013-09-12 05:24:49 +00002127let hasExtraSrcRegAllocReq = 1 in // to enable post-ra anti-dep breaking.
Ulrich Weigand136ac222013-04-26 16:53:15 +00002128def MFOCRF: XFXForm_5a<31, 19, (outs gprc:$rT), (ins crbitm:$FXM),
Hal Finkel46402a42013-11-30 20:41:13 +00002129 "mfocrf $rT, $FXM", IIC_SprMFCRF>,
Chris Lattner51348c52006-03-12 09:13:49 +00002130 PPC970_DGroup_First, PPC970_Unit_CRU;
Hal Finkelb47a69a2013-04-07 14:33:13 +00002131
Ulrich Weigand136ac222013-04-26 16:53:15 +00002132def MFCR : XFXForm_3<31, 19, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002133 "mfcr $rT", IIC_SprMFCR>,
Hal Finkelb47a69a2013-04-07 14:33:13 +00002134 PPC970_MicroCode, PPC970_Unit_CRU;
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00002135} // neverHasSideEffects = 1
Nate Begeman143cf942004-08-30 02:28:06 +00002136
Ulrich Weigand874fc622013-03-26 10:56:22 +00002137// Pseudo instruction to perform FADD in round-to-zero mode.
2138let usesCustomInserter = 1, Uses = [RM] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002139 def FADDrtz: Pseudo<(outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB), "",
Ulrich Weigand874fc622013-03-26 10:56:22 +00002140 [(set f64:$FRT, (PPCfaddrtz f64:$FRA, f64:$FRB))]>;
2141}
Dale Johannesen666323e2007-10-10 01:01:31 +00002142
Ulrich Weigand874fc622013-03-26 10:56:22 +00002143// The above pseudo gets expanded to make use of the following instructions
2144// to manipulate FPSCR. Note that FPSCR is not modeled at the DAG level.
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002145let Uses = [RM], Defs = [RM] in {
2146 def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002147 "mtfsb0 $FM", IIC_IntMTFSB0, []>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002148 PPC970_DGroup_Single, PPC970_Unit_FPU;
2149 def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002150 "mtfsb1 $FM", IIC_IntMTFSB0, []>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002151 PPC970_DGroup_Single, PPC970_Unit_FPU;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002152 def MTFSF : XFLForm<63, 711, (outs), (ins i32imm:$FM, f8rc:$rT),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002153 "mtfsf $FM, $rT", IIC_IntMTFSB0, []>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002154 PPC970_DGroup_Single, PPC970_Unit_FPU;
2155}
2156let Uses = [RM] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002157 def MFFS : XForm_42<63, 583, (outs f8rc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002158 "mffs $rT", IIC_IntMFFS,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002159 [(set f64:$rT, (PPCmffs))]>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002160 PPC970_DGroup_Single, PPC970_Unit_FPU;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002161}
2162
Dale Johannesen666323e2007-10-10 01:01:31 +00002163
Hal Finkel654d43b2013-04-12 02:18:09 +00002164let PPC970_Unit = 1, neverHasSideEffects = 1 in { // FXU Operations.
Nate Begeman143cf942004-08-30 02:28:06 +00002165// XO-Form instructions. Arithmetic instructions that can set overflow bit
Hal Finkele01d3212014-03-24 15:07:28 +00002166let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002167defm ADD4 : XOForm_1r<31, 266, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002168 "add", "$rT, $rA, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002169 [(set i32:$rT, (add i32:$rA, i32:$rB))]>;
Roman Divacky32143e22013-12-20 18:08:54 +00002170let isCodeGenOnly = 1 in
2171def ADD4TLS : XOForm_1<31, 266, 0, (outs gprc:$rT), (ins gprc:$rA, tlsreg32:$rB),
2172 "add $rT, $rA, $rB", IIC_IntSimple,
2173 [(set i32:$rT, (add i32:$rA, tglobaltlsaddr:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002174let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002175defm ADDC : XOForm_1rc<31, 10, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002176 "addc", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002177 [(set i32:$rT, (addc i32:$rA, i32:$rB))]>,
2178 PPC970_DGroup_Cracked;
Hal Finkele01d3212014-03-24 15:07:28 +00002179
Ulrich Weigand136ac222013-04-26 16:53:15 +00002180defm DIVW : XOForm_1r<31, 491, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002181 "divw", "$rT, $rA, $rB", IIC_IntDivW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002182 [(set i32:$rT, (sdiv i32:$rA, i32:$rB))]>,
2183 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002184defm DIVWU : XOForm_1r<31, 459, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002185 "divwu", "$rT, $rA, $rB", IIC_IntDivW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002186 [(set i32:$rT, (udiv i32:$rA, i32:$rB))]>,
2187 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Hal Finkele01d3212014-03-24 15:07:28 +00002188let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002189defm MULHW : XOForm_1r<31, 75, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002190 "mulhw", "$rT, $rA, $rB", IIC_IntMulHW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002191 [(set i32:$rT, (mulhs i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002192defm MULHWU : XOForm_1r<31, 11, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002193 "mulhwu", "$rT, $rA, $rB", IIC_IntMulHWU,
Hal Finkel654d43b2013-04-12 02:18:09 +00002194 [(set i32:$rT, (mulhu i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002195defm MULLW : XOForm_1r<31, 235, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002196 "mullw", "$rT, $rA, $rB", IIC_IntMulHW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002197 [(set i32:$rT, (mul i32:$rA, i32:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002198} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00002199defm SUBF : XOForm_1r<31, 40, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002200 "subf", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002201 [(set i32:$rT, (sub i32:$rB, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002202defm SUBFC : XOForm_1rc<31, 8, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002203 "subfc", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002204 [(set i32:$rT, (subc i32:$rB, i32:$rA))]>,
2205 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002206defm NEG : XOForm_3r<31, 104, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002207 "neg", "$rT, $rA", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002208 [(set i32:$rT, (ineg i32:$rA))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00002209let Uses = [CARRY] in {
Hal Finkele01d3212014-03-24 15:07:28 +00002210let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002211defm ADDE : XOForm_1rc<31, 138, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002212 "adde", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002213 [(set i32:$rT, (adde i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002214defm ADDME : XOForm_3rc<31, 234, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002215 "addme", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002216 [(set i32:$rT, (adde i32:$rA, -1))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002217defm ADDZE : XOForm_3rc<31, 202, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002218 "addze", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002219 [(set i32:$rT, (adde i32:$rA, 0))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002220defm SUBFE : XOForm_1rc<31, 136, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002221 "subfe", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002222 [(set i32:$rT, (sube i32:$rB, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002223defm SUBFME : XOForm_3rc<31, 232, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002224 "subfme", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002225 [(set i32:$rT, (sube -1, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002226defm SUBFZE : XOForm_3rc<31, 200, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002227 "subfze", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002228 [(set i32:$rT, (sube 0, i32:$rA))]>;
Chris Lattner51348c52006-03-12 09:13:49 +00002229}
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00002230}
Nate Begeman143cf942004-08-30 02:28:06 +00002231
2232// A-Form instructions. Most of the instructions executed in the FPU are of
2233// this type.
2234//
Hal Finkel654d43b2013-04-12 02:18:09 +00002235let PPC970_Unit = 3, neverHasSideEffects = 1 in { // FPU Operations.
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002236let Uses = [RM] in {
Hal Finkele01d3212014-03-24 15:07:28 +00002237let isCommutable = 1 in {
Hal Finkel654d43b2013-04-12 02:18:09 +00002238 defm FMADD : AForm_1r<63, 29,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002239 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002240 "fmadd", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002241 [(set f64:$FRT, (fma f64:$FRA, f64:$FRC, f64:$FRB))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002242 defm FMADDS : AForm_1r<59, 29,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002243 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002244 "fmadds", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002245 [(set f32:$FRT, (fma f32:$FRA, f32:$FRC, f32:$FRB))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002246 defm FMSUB : AForm_1r<63, 28,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002247 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002248 "fmsub", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002249 [(set f64:$FRT,
2250 (fma f64:$FRA, f64:$FRC, (fneg f64:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002251 defm FMSUBS : AForm_1r<59, 28,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002252 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002253 "fmsubs", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002254 [(set f32:$FRT,
2255 (fma f32:$FRA, f32:$FRC, (fneg f32:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002256 defm FNMADD : AForm_1r<63, 31,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002257 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002258 "fnmadd", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002259 [(set f64:$FRT,
2260 (fneg (fma f64:$FRA, f64:$FRC, f64:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002261 defm FNMADDS : AForm_1r<59, 31,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002262 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002263 "fnmadds", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002264 [(set f32:$FRT,
2265 (fneg (fma f32:$FRA, f32:$FRC, f32:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002266 defm FNMSUB : AForm_1r<63, 30,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002267 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002268 "fnmsub", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002269 [(set f64:$FRT, (fneg (fma f64:$FRA, f64:$FRC,
2270 (fneg f64:$FRB))))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002271 defm FNMSUBS : AForm_1r<59, 30,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002272 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002273 "fnmsubs", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002274 [(set f32:$FRT, (fneg (fma f32:$FRA, f32:$FRC,
2275 (fneg f32:$FRB))))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002276} // isCommutable
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002277}
Chris Lattner3734d202005-10-02 07:07:49 +00002278// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
2279// having 4 of these, force the comparison to always be an 8-byte double (code
2280// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner9e986722005-10-02 06:58:23 +00002281// and 4/8 byte forms for the result and operand type..
Hal Finkelb4b99e52013-12-17 23:05:18 +00002282let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Hal Finkel654d43b2013-04-12 02:18:09 +00002283defm FSELD : AForm_1r<63, 23,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002284 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002285 "fsel", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002286 [(set f64:$FRT, (PPCfsel f64:$FRA, f64:$FRC, f64:$FRB))]>;
2287defm FSELS : AForm_1r<63, 23,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002288 (outs f4rc:$FRT), (ins f8rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002289 "fsel", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002290 [(set f32:$FRT, (PPCfsel f64:$FRA, f32:$FRC, f32:$FRB))]>;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002291let Uses = [RM] in {
Hal Finkele01d3212014-03-24 15:07:28 +00002292 let isCommutable = 1 in {
Hal Finkel654d43b2013-04-12 02:18:09 +00002293 defm FADD : AForm_2r<63, 21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002294 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002295 "fadd", "$FRT, $FRA, $FRB", IIC_FPAddSub,
Hal Finkel654d43b2013-04-12 02:18:09 +00002296 [(set f64:$FRT, (fadd f64:$FRA, f64:$FRB))]>;
2297 defm FADDS : AForm_2r<59, 21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002298 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002299 "fadds", "$FRT, $FRA, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002300 [(set f32:$FRT, (fadd f32:$FRA, f32:$FRB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002301 } // isCommutable
Hal Finkel654d43b2013-04-12 02:18:09 +00002302 defm FDIV : AForm_2r<63, 18,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002303 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002304 "fdiv", "$FRT, $FRA, $FRB", IIC_FPDivD,
Hal Finkel654d43b2013-04-12 02:18:09 +00002305 [(set f64:$FRT, (fdiv f64:$FRA, f64:$FRB))]>;
2306 defm FDIVS : AForm_2r<59, 18,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002307 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002308 "fdivs", "$FRT, $FRA, $FRB", IIC_FPDivS,
Hal Finkel654d43b2013-04-12 02:18:09 +00002309 [(set f32:$FRT, (fdiv f32:$FRA, f32:$FRB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002310 let isCommutable = 1 in {
Hal Finkel654d43b2013-04-12 02:18:09 +00002311 defm FMUL : AForm_3r<63, 25,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002312 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002313 "fmul", "$FRT, $FRA, $FRC", IIC_FPFused,
Hal Finkel654d43b2013-04-12 02:18:09 +00002314 [(set f64:$FRT, (fmul f64:$FRA, f64:$FRC))]>;
2315 defm FMULS : AForm_3r<59, 25,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002316 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002317 "fmuls", "$FRT, $FRA, $FRC", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002318 [(set f32:$FRT, (fmul f32:$FRA, f32:$FRC))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002319 } // isCommutable
Hal Finkel654d43b2013-04-12 02:18:09 +00002320 defm FSUB : AForm_2r<63, 20,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002321 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002322 "fsub", "$FRT, $FRA, $FRB", IIC_FPAddSub,
Hal Finkel654d43b2013-04-12 02:18:09 +00002323 [(set f64:$FRT, (fsub f64:$FRA, f64:$FRB))]>;
2324 defm FSUBS : AForm_2r<59, 20,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002325 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002326 "fsubs", "$FRT, $FRA, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002327 [(set f32:$FRT, (fsub f32:$FRA, f32:$FRB))]>;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002328 }
Chris Lattner51348c52006-03-12 09:13:49 +00002329}
Nate Begeman143cf942004-08-30 02:28:06 +00002330
Hal Finkel7795e472013-04-07 15:06:53 +00002331let neverHasSideEffects = 1 in {
Chris Lattner51348c52006-03-12 09:13:49 +00002332let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel7795e472013-04-07 15:06:53 +00002333 let isSelect = 1 in
Ulrich Weigand84ee76a2012-11-13 19:14:19 +00002334 def ISEL : AForm_4<31, 15,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002335 (outs gprc:$rT), (ins gprc_nor0:$rA, gprc:$rB, crbitrc:$cond),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002336 "isel $rT, $rA, $rB, $cond", IIC_IntGeneral,
Hal Finkel460e94d2012-06-22 23:10:08 +00002337 []>;
2338}
2339
2340let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemana113d742004-08-31 02:28:08 +00002341// M-Form instructions. rotate and mask instructions.
2342//
Chris Lattner57711562006-11-15 23:24:18 +00002343let isCommutable = 1 in {
Chris Lattnerc37a2f12005-09-09 18:17:41 +00002344// RLWIMI can be commuted if the rotate amount is zero.
Ulrich Weigand136ac222013-04-26 16:53:15 +00002345defm RLWIMI : MForm_2r<20, (outs gprc:$rA),
2346 (ins gprc:$rSi, gprc:$rS, u5imm:$SH, u5imm:$MB,
Hal Finkel3e5a3602013-11-27 23:26:09 +00002347 u5imm:$ME), "rlwimi", "$rA, $rS, $SH, $MB, $ME",
2348 IIC_IntRotate, []>, PPC970_DGroup_Cracked,
2349 RegConstraint<"$rSi = $rA">, NoEncode<"$rSi">;
Nate Begeman29dc5f22004-10-16 20:43:38 +00002350}
Hal Finkel654d43b2013-04-12 02:18:09 +00002351let BaseName = "rlwinm" in {
Chris Lattnerbaa9be52005-04-19 05:21:30 +00002352def RLWINM : MForm_2<21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002353 (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002354 "rlwinm $rA, $rS, $SH, $MB, $ME", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002355 []>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +00002356let Defs = [CR0] in
Chris Lattnerbaa9be52005-04-19 05:21:30 +00002357def RLWINMo : MForm_2<21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002358 (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002359 "rlwinm. $rA, $rS, $SH, $MB, $ME", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002360 []>, isDOT, RecFormRel, PPC970_DGroup_Cracked;
2361}
Ulrich Weigand136ac222013-04-26 16:53:15 +00002362defm RLWNM : MForm_2r<23, (outs gprc:$rA),
2363 (ins gprc:$rS, gprc:$rB, u5imm:$MB, u5imm:$ME),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002364 "rlwnm", "$rA, $rS, $rB, $MB, $ME", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002365 []>;
Chris Lattner51348c52006-03-12 09:13:49 +00002366}
Hal Finkel7795e472013-04-07 15:06:53 +00002367} // neverHasSideEffects = 1
Chris Lattner382f3562006-03-20 06:15:45 +00002368
Chris Lattner39b4d83f2005-09-09 00:39:56 +00002369//===----------------------------------------------------------------------===//
2370// PowerPC Instruction Patterns
2371//
2372
Chris Lattner4435b142005-09-26 22:20:16 +00002373// Arbitrary immediate support. Implement in terms of LIS/ORI.
2374def : Pat<(i32 imm:$imm),
2375 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner8cd7b882005-09-28 17:13:15 +00002376
2377// Implement the 'not' operation with the NOR instruction.
Hal Finkel940ab932014-02-28 00:27:01 +00002378def i32not : OutPatFrag<(ops node:$in),
2379 (NOR $in, $in)>;
2380def : Pat<(not i32:$in),
2381 (i32not $in)>;
Chris Lattner8cd7b882005-09-28 17:13:15 +00002382
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002383// ADD an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002384def : Pat<(add i32:$in, imm:$imm),
2385 (ADDIS (ADDI $in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002386// OR an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002387def : Pat<(or i32:$in, imm:$imm),
2388 (ORIS (ORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002389// XOR an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002390def : Pat<(xor i32:$in, imm:$imm),
2391 (XORIS (XORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman5965bd12006-02-17 05:43:56 +00002392// SUBFIC
Bill Schmidtf88571e2013-05-22 20:09:24 +00002393def : Pat<(sub imm32SExt16:$imm, i32:$in),
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002394 (SUBFIC $in, imm:$imm)>;
Chris Lattner5b6f4dc2005-10-19 01:38:02 +00002395
Chris Lattnerb4299832006-06-16 20:22:01 +00002396// SHL/SRL
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002397def : Pat<(shl i32:$in, (i32 imm:$imm)),
2398 (RLWINM $in, imm:$imm, 0, (SHL32 imm:$imm))>;
2399def : Pat<(srl i32:$in, (i32 imm:$imm)),
2400 (RLWINM $in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman9f3c26c2005-10-19 18:42:01 +00002401
Nate Begeman1b8121b2006-01-11 21:21:00 +00002402// ROTL
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002403def : Pat<(rotl i32:$in, i32:$sh),
2404 (RLWNM $in, $sh, 0, 31)>;
2405def : Pat<(rotl i32:$in, (i32 imm:$imm)),
2406 (RLWINM $in, imm:$imm, 0, 31)>;
Chris Lattnereb755fc2006-05-17 19:00:46 +00002407
Nate Begemand31efd12006-09-22 05:01:56 +00002408// RLWNM
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002409def : Pat<(and (rotl i32:$in, i32:$sh), maskimm32:$imm),
2410 (RLWNM $in, $sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
Nate Begemand31efd12006-09-22 05:01:56 +00002411
Chris Lattnereb755fc2006-05-17 19:00:46 +00002412// Calls
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00002413def : Pat<(PPCcall (i32 tglobaladdr:$dst)),
2414 (BL tglobaladdr:$dst)>;
2415def : Pat<(PPCcall (i32 texternalsym:$dst)),
2416 (BL texternalsym:$dst)>;
Chris Lattnereb755fc2006-05-17 19:00:46 +00002417
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002418
2419def : Pat<(PPCtc_return (i32 tglobaladdr:$dst), imm:$imm),
2420 (TCRETURNdi tglobaladdr:$dst, imm:$imm)>;
2421
2422def : Pat<(PPCtc_return (i32 texternalsym:$dst), imm:$imm),
2423 (TCRETURNdi texternalsym:$dst, imm:$imm)>;
2424
2425def : Pat<(PPCtc_return CTRRC:$dst, imm:$imm),
2426 (TCRETURNri CTRRC:$dst, imm:$imm)>;
2427
2428
2429
Chris Lattner595088a2005-11-17 07:30:41 +00002430// Hi and Lo for Darwin Global Addresses.
Chris Lattner090eed02005-12-11 07:45:47 +00002431def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
2432def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
2433def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
2434def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman4ca2ea52006-04-22 18:53:45 +00002435def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
2436def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Bob Wilsonf84f7102009-11-04 21:31:18 +00002437def : Pat<(PPChi tblockaddress:$in, 0), (LIS tblockaddress:$in)>;
2438def : Pat<(PPClo tblockaddress:$in, 0), (LI tblockaddress:$in)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002439def : Pat<(PPChi tglobaltlsaddr:$g, i32:$in),
2440 (ADDIS $in, tglobaltlsaddr:$g)>;
2441def : Pat<(PPClo tglobaltlsaddr:$g, i32:$in),
Ulrich Weigand35f9fdf2013-03-26 10:55:20 +00002442 (ADDI $in, tglobaltlsaddr:$g)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002443def : Pat<(add i32:$in, (PPChi tglobaladdr:$g, 0)),
2444 (ADDIS $in, tglobaladdr:$g)>;
2445def : Pat<(add i32:$in, (PPChi tconstpool:$g, 0)),
2446 (ADDIS $in, tconstpool:$g)>;
2447def : Pat<(add i32:$in, (PPChi tjumptable:$g, 0)),
2448 (ADDIS $in, tjumptable:$g)>;
2449def : Pat<(add i32:$in, (PPChi tblockaddress:$g, 0)),
2450 (ADDIS $in, tblockaddress:$g)>;
Chris Lattner595088a2005-11-17 07:30:41 +00002451
Roman Divacky32143e22013-12-20 18:08:54 +00002452// Support for thread-local storage.
2453def PPC32GOT: Pseudo<(outs gprc:$rD), (ins), "#PPC32GOT",
2454 [(set i32:$rD, (PPCppc32GOT))]>;
2455
Hal Finkel7c8ae532014-07-25 17:47:22 +00002456// Get the _GLOBAL_OFFSET_TABLE_ in PIC mode.
2457// This uses two output registers, the first as the real output, the second as a
2458// temporary register, used internally in code generation.
2459def PPC32PICGOT: Pseudo<(outs gprc:$rD, gprc:$rT), (ins), "#PPC32PICGOT",
2460 []>, NoEncode<"$rT">;
2461
Roman Divacky32143e22013-12-20 18:08:54 +00002462def LDgotTprelL32: Pseudo<(outs gprc:$rD), (ins s16imm:$disp, gprc_nor0:$reg),
Hal Finkel7c8ae532014-07-25 17:47:22 +00002463 "#LDgotTprelL32",
2464 [(set i32:$rD,
2465 (PPCldGotTprelL tglobaltlsaddr:$disp, i32:$reg))]>;
Roman Divacky32143e22013-12-20 18:08:54 +00002466def : Pat<(PPCaddTls i32:$in, tglobaltlsaddr:$g),
2467 (ADD4TLS $in, tglobaltlsaddr:$g)>;
2468
Hal Finkel7c8ae532014-07-25 17:47:22 +00002469def ADDItlsgdL32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2470 "#ADDItlsgdL32",
2471 [(set i32:$rD,
2472 (PPCaddiTlsgdL i32:$reg, tglobaltlsaddr:$disp))]>;
2473def GETtlsADDR32 : Pseudo<(outs gprc:$rD), (ins gprc:$reg, tlsgd32:$sym),
2474 "#GETtlsADDR32",
2475 [(set i32:$rD,
2476 (PPCgetTlsAddr i32:$reg, tglobaltlsaddr:$sym))]>;
2477def ADDItlsldL32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2478 "#ADDItlsldL32",
2479 [(set i32:$rD,
2480 (PPCaddiTlsldL i32:$reg, tglobaltlsaddr:$disp))]>;
2481def GETtlsldADDR32 : Pseudo<(outs gprc:$rD), (ins gprc:$reg, tlsgd32:$sym),
2482 "#GETtlsldADDR32",
2483 [(set i32:$rD,
2484 (PPCgetTlsldAddr i32:$reg, tglobaltlsaddr:$sym))]>;
2485def ADDIdtprelL32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2486 "#ADDIdtprelL32",
2487 [(set i32:$rD,
2488 (PPCaddiDtprelL i32:$reg, tglobaltlsaddr:$disp))]>;
2489def ADDISdtprelHA32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2490 "#ADDISdtprelHA32",
2491 [(set i32:$rD,
2492 (PPCaddisDtprelHA i32:$reg,
2493 tglobaltlsaddr:$disp))]>;
2494
Hal Finkel3ee2af72014-07-18 23:29:49 +00002495// Support for Position-independent code
2496def LWZtoc: Pseudo<(outs gprc:$rD), (ins tocentry32:$disp, gprc:$reg),
2497 "#LWZtoc",
2498 [(set i32:$rD,
2499 (PPCtoc_entry tglobaladdr:$disp, i32:$reg))]>;
2500// Get Global (GOT) Base Register offset, from the word immediately preceding
2501// the function label.
2502def GetGBRO: Pseudo<(outs gprc:$rT), (ins gprc:$rI), "#GetGBRO", []>;
2503// Update the Global(GOT) Base Register with the above offset.
2504def UpdateGBR: Pseudo<(outs gprc:$rT), (ins gprc:$rI), "#UpdateGBR", []>;
2505
2506
Chris Lattnerfea33f72005-12-06 02:10:38 +00002507// Standard shifts. These are represented separately from the real shifts above
2508// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
2509// amounts.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002510def : Pat<(sra i32:$rS, i32:$rB),
2511 (SRAW $rS, $rB)>;
2512def : Pat<(srl i32:$rS, i32:$rB),
2513 (SRW $rS, $rB)>;
2514def : Pat<(shl i32:$rS, i32:$rB),
2515 (SLW $rS, $rB)>;
Chris Lattnerfea33f72005-12-06 02:10:38 +00002516
Evan Chenge71fe34d2006-10-09 20:57:25 +00002517def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002518 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002519def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002520 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002521def : Pat<(extloadi1 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002522 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002523def : Pat<(extloadi1 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002524 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002525def : Pat<(extloadi8 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002526 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002527def : Pat<(extloadi8 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002528 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002529def : Pat<(extloadi16 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002530 (LHZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002531def : Pat<(extloadi16 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002532 (LHZX xaddr:$src)>;
Jakob Stoklund Olesen44629eb2010-07-16 21:03:52 +00002533def : Pat<(f64 (extloadf32 iaddr:$src)),
2534 (COPY_TO_REGCLASS (LFS iaddr:$src), F8RC)>;
2535def : Pat<(f64 (extloadf32 xaddr:$src)),
2536 (COPY_TO_REGCLASS (LFSX xaddr:$src), F8RC)>;
2537
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002538def : Pat<(f64 (fextend f32:$src)),
2539 (COPY_TO_REGCLASS $src, F8RC)>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002540
Rafael Espindola28a85a82014-01-22 20:20:52 +00002541def : Pat<(atomic_fence (imm), (imm)), (SYNC 0)>, Requires<[IsNotBookE]>;
2542def : Pat<(atomic_fence (imm), (imm)), (MSYNC)>, Requires<[IsBookE]>;
Eli Friedman26a48482011-07-27 22:21:52 +00002543
Hal Finkel2e103312013-04-03 04:01:11 +00002544// Additional FNMSUB patterns: -a*c + b == -(a*c - b)
2545def : Pat<(fma (fneg f64:$A), f64:$C, f64:$B),
2546 (FNMSUB $A, $C, $B)>;
2547def : Pat<(fma f64:$A, (fneg f64:$C), f64:$B),
2548 (FNMSUB $A, $C, $B)>;
2549def : Pat<(fma (fneg f32:$A), f32:$C, f32:$B),
2550 (FNMSUBS $A, $C, $B)>;
2551def : Pat<(fma f32:$A, (fneg f32:$C), f32:$B),
2552 (FNMSUBS $A, $C, $B)>;
2553
Hal Finkeldbc78e12013-08-19 05:01:02 +00002554// FCOPYSIGN's operand types need not agree.
2555def : Pat<(fcopysign f64:$frB, f32:$frA),
2556 (FCPSGND (COPY_TO_REGCLASS $frA, F8RC), $frB)>;
2557def : Pat<(fcopysign f32:$frB, f64:$frA),
2558 (FCPSGNS (COPY_TO_REGCLASS $frA, F4RC), $frB)>;
2559
Chris Lattner2a85fa12006-03-25 07:51:43 +00002560include "PPCInstrAltivec.td"
Joerg Sonnenberger39f095a2014-08-07 12:18:21 +00002561include "PPCInstrSPE.td"
Chris Lattnerb4299832006-06-16 20:22:01 +00002562include "PPCInstr64Bit.td"
Hal Finkel27774d92014-03-13 07:58:58 +00002563include "PPCInstrVSX.td"
Ulrich Weigandd8394902013-05-03 19:50:27 +00002564
Hal Finkel940ab932014-02-28 00:27:01 +00002565def crnot : OutPatFrag<(ops node:$in),
2566 (CRNOR $in, $in)>;
2567def : Pat<(not i1:$in),
2568 (crnot $in)>;
2569
2570// Patterns for arithmetic i1 operations.
2571def : Pat<(add i1:$a, i1:$b),
2572 (CRXOR $a, $b)>;
2573def : Pat<(sub i1:$a, i1:$b),
2574 (CRXOR $a, $b)>;
2575def : Pat<(mul i1:$a, i1:$b),
2576 (CRAND $a, $b)>;
2577
2578// We're sometimes asked to materialize i1 -1, which is just 1 in this case
2579// (-1 is used to mean all bits set).
2580def : Pat<(i1 -1), (CRSET)>;
2581
2582// i1 extensions, implemented in terms of isel.
2583def : Pat<(i32 (zext i1:$in)),
2584 (SELECT_I4 $in, (LI 1), (LI 0))>;
2585def : Pat<(i32 (sext i1:$in)),
2586 (SELECT_I4 $in, (LI -1), (LI 0))>;
2587
2588def : Pat<(i64 (zext i1:$in)),
2589 (SELECT_I8 $in, (LI8 1), (LI8 0))>;
2590def : Pat<(i64 (sext i1:$in)),
2591 (SELECT_I8 $in, (LI8 -1), (LI8 0))>;
2592
2593// FIXME: We should choose either a zext or a sext based on other constants
2594// already around.
2595def : Pat<(i32 (anyext i1:$in)),
2596 (SELECT_I4 $in, (LI 1), (LI 0))>;
2597def : Pat<(i64 (anyext i1:$in)),
2598 (SELECT_I8 $in, (LI8 1), (LI8 0))>;
2599
2600// match setcc on i1 variables.
2601def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETLT)),
2602 (CRANDC $s2, $s1)>;
2603def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETULT)),
2604 (CRANDC $s2, $s1)>;
2605def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETLE)),
2606 (CRORC $s2, $s1)>;
2607def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETULE)),
2608 (CRORC $s2, $s1)>;
2609def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETEQ)),
2610 (CREQV $s1, $s2)>;
2611def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETGE)),
2612 (CRORC $s1, $s2)>;
2613def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETUGE)),
2614 (CRORC $s1, $s2)>;
2615def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETGT)),
2616 (CRANDC $s1, $s2)>;
2617def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETUGT)),
2618 (CRANDC $s1, $s2)>;
2619def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETNE)),
2620 (CRXOR $s1, $s2)>;
2621
2622// match setcc on non-i1 (non-vector) variables. Note that SETUEQ, SETOGE,
2623// SETOLE, SETONE, SETULT and SETUGT should be expanded by legalize for
2624// floating-point types.
2625
2626multiclass CRNotPat<dag pattern, dag result> {
2627 def : Pat<pattern, (crnot result)>;
2628 def : Pat<(not pattern), result>;
2629
2630 // We can also fold the crnot into an extension:
2631 def : Pat<(i32 (zext pattern)),
2632 (SELECT_I4 result, (LI 0), (LI 1))>;
2633 def : Pat<(i32 (sext pattern)),
2634 (SELECT_I4 result, (LI 0), (LI -1))>;
2635
2636 // We can also fold the crnot into an extension:
2637 def : Pat<(i64 (zext pattern)),
2638 (SELECT_I8 result, (LI8 0), (LI8 1))>;
2639 def : Pat<(i64 (sext pattern)),
2640 (SELECT_I8 result, (LI8 0), (LI8 -1))>;
2641
2642 // FIXME: We should choose either a zext or a sext based on other constants
2643 // already around.
2644 def : Pat<(i32 (anyext pattern)),
2645 (SELECT_I4 result, (LI 0), (LI 1))>;
2646
2647 def : Pat<(i64 (anyext pattern)),
2648 (SELECT_I8 result, (LI8 0), (LI8 1))>;
2649}
2650
2651// FIXME: Because of what seems like a bug in TableGen's type-inference code,
2652// we need to write imm:$imm in the output patterns below, not just $imm, or
2653// else the resulting matcher will not correctly add the immediate operand
2654// (making it a register operand instead).
2655
2656// extended SETCC.
2657multiclass ExtSetCCPat<CondCode cc, PatFrag pfrag,
2658 OutPatFrag rfrag, OutPatFrag rfrag8> {
2659 def : Pat<(i32 (zext (i1 (pfrag i32:$s1, cc)))),
2660 (rfrag $s1)>;
2661 def : Pat<(i64 (zext (i1 (pfrag i64:$s1, cc)))),
2662 (rfrag8 $s1)>;
2663 def : Pat<(i64 (zext (i1 (pfrag i32:$s1, cc)))),
2664 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (rfrag $s1), sub_32)>;
2665 def : Pat<(i32 (zext (i1 (pfrag i64:$s1, cc)))),
2666 (EXTRACT_SUBREG (rfrag8 $s1), sub_32)>;
2667
2668 def : Pat<(i32 (anyext (i1 (pfrag i32:$s1, cc)))),
2669 (rfrag $s1)>;
2670 def : Pat<(i64 (anyext (i1 (pfrag i64:$s1, cc)))),
2671 (rfrag8 $s1)>;
2672 def : Pat<(i64 (anyext (i1 (pfrag i32:$s1, cc)))),
2673 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (rfrag $s1), sub_32)>;
2674 def : Pat<(i32 (anyext (i1 (pfrag i64:$s1, cc)))),
2675 (EXTRACT_SUBREG (rfrag8 $s1), sub_32)>;
2676}
2677
2678// Note that we do all inversions below with i(32|64)not, instead of using
2679// (xori x, 1) because on the A2 nor has single-cycle latency while xori
2680// has 2-cycle latency.
2681
2682defm : ExtSetCCPat<SETEQ,
2683 PatFrag<(ops node:$in, node:$cc),
2684 (setcc $in, 0, $cc)>,
2685 OutPatFrag<(ops node:$in),
2686 (RLWINM (CNTLZW $in), 27, 31, 31)>,
2687 OutPatFrag<(ops node:$in),
2688 (RLDICL (CNTLZD $in), 58, 63)> >;
2689
2690defm : ExtSetCCPat<SETNE,
2691 PatFrag<(ops node:$in, node:$cc),
2692 (setcc $in, 0, $cc)>,
2693 OutPatFrag<(ops node:$in),
2694 (RLWINM (i32not (CNTLZW $in)), 27, 31, 31)>,
2695 OutPatFrag<(ops node:$in),
2696 (RLDICL (i64not (CNTLZD $in)), 58, 63)> >;
2697
2698defm : ExtSetCCPat<SETLT,
2699 PatFrag<(ops node:$in, node:$cc),
2700 (setcc $in, 0, $cc)>,
2701 OutPatFrag<(ops node:$in),
2702 (RLWINM $in, 1, 31, 31)>,
2703 OutPatFrag<(ops node:$in),
2704 (RLDICL $in, 1, 63)> >;
2705
2706defm : ExtSetCCPat<SETGE,
2707 PatFrag<(ops node:$in, node:$cc),
2708 (setcc $in, 0, $cc)>,
2709 OutPatFrag<(ops node:$in),
2710 (RLWINM (i32not $in), 1, 31, 31)>,
2711 OutPatFrag<(ops node:$in),
2712 (RLDICL (i64not $in), 1, 63)> >;
2713
2714defm : ExtSetCCPat<SETGT,
2715 PatFrag<(ops node:$in, node:$cc),
2716 (setcc $in, 0, $cc)>,
2717 OutPatFrag<(ops node:$in),
2718 (RLWINM (ANDC (NEG $in), $in), 1, 31, 31)>,
2719 OutPatFrag<(ops node:$in),
2720 (RLDICL (ANDC8 (NEG8 $in), $in), 1, 63)> >;
2721
2722defm : ExtSetCCPat<SETLE,
2723 PatFrag<(ops node:$in, node:$cc),
2724 (setcc $in, 0, $cc)>,
2725 OutPatFrag<(ops node:$in),
2726 (RLWINM (ORC $in, (NEG $in)), 1, 31, 31)>,
2727 OutPatFrag<(ops node:$in),
2728 (RLDICL (ORC8 $in, (NEG8 $in)), 1, 63)> >;
2729
2730defm : ExtSetCCPat<SETLT,
2731 PatFrag<(ops node:$in, node:$cc),
2732 (setcc $in, -1, $cc)>,
2733 OutPatFrag<(ops node:$in),
2734 (RLWINM (AND $in, (ADDI $in, 1)), 1, 31, 31)>,
2735 OutPatFrag<(ops node:$in),
2736 (RLDICL (AND8 $in, (ADDI8 $in, 1)), 1, 63)> >;
2737
2738defm : ExtSetCCPat<SETGE,
2739 PatFrag<(ops node:$in, node:$cc),
2740 (setcc $in, -1, $cc)>,
2741 OutPatFrag<(ops node:$in),
2742 (RLWINM (NAND $in, (ADDI $in, 1)), 1, 31, 31)>,
2743 OutPatFrag<(ops node:$in),
2744 (RLDICL (NAND8 $in, (ADDI8 $in, 1)), 1, 63)> >;
2745
2746defm : ExtSetCCPat<SETGT,
2747 PatFrag<(ops node:$in, node:$cc),
2748 (setcc $in, -1, $cc)>,
2749 OutPatFrag<(ops node:$in),
2750 (RLWINM (i32not $in), 1, 31, 31)>,
2751 OutPatFrag<(ops node:$in),
2752 (RLDICL (i64not $in), 1, 63)> >;
2753
2754defm : ExtSetCCPat<SETLE,
2755 PatFrag<(ops node:$in, node:$cc),
2756 (setcc $in, -1, $cc)>,
2757 OutPatFrag<(ops node:$in),
2758 (RLWINM $in, 1, 31, 31)>,
2759 OutPatFrag<(ops node:$in),
2760 (RLDICL $in, 1, 63)> >;
2761
2762// SETCC for i32.
2763def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETULT)),
2764 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_lt)>;
2765def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETLT)),
2766 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_lt)>;
2767def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETUGT)),
2768 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_gt)>;
2769def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETGT)),
2770 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_gt)>;
2771def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETEQ)),
2772 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_eq)>;
2773def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETEQ)),
2774 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_eq)>;
2775
2776// For non-equality comparisons, the default code would materialize the
2777// constant, then compare against it, like this:
2778// lis r2, 4660
2779// ori r2, r2, 22136
2780// cmpw cr0, r3, r2
2781// beq cr0,L6
2782// Since we are just comparing for equality, we can emit this instead:
2783// xoris r0,r3,0x1234
2784// cmplwi cr0,r0,0x5678
2785// beq cr0,L6
2786
2787def : Pat<(i1 (setcc i32:$s1, imm:$imm, SETEQ)),
2788 (EXTRACT_SUBREG (CMPLWI (XORIS $s1, (HI16 imm:$imm)),
2789 (LO16 imm:$imm)), sub_eq)>;
2790
2791defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETUGE)),
2792 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_lt)>;
2793defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETGE)),
2794 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_lt)>;
2795defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETULE)),
2796 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_gt)>;
2797defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETLE)),
2798 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_gt)>;
2799defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETNE)),
2800 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_eq)>;
2801defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETNE)),
2802 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_eq)>;
2803
2804defm : CRNotPat<(i1 (setcc i32:$s1, imm:$imm, SETNE)),
2805 (EXTRACT_SUBREG (CMPLWI (XORIS $s1, (HI16 imm:$imm)),
2806 (LO16 imm:$imm)), sub_eq)>;
2807
2808def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETULT)),
2809 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_lt)>;
2810def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETLT)),
2811 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_lt)>;
2812def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETUGT)),
2813 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_gt)>;
2814def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETGT)),
2815 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_gt)>;
2816def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETEQ)),
2817 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_eq)>;
2818
2819defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETUGE)),
2820 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_lt)>;
2821defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETGE)),
2822 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_lt)>;
2823defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETULE)),
2824 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_gt)>;
2825defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETLE)),
2826 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_gt)>;
2827defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETNE)),
2828 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_eq)>;
2829
2830// SETCC for i64.
2831def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETULT)),
2832 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_lt)>;
2833def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETLT)),
2834 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_lt)>;
2835def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETUGT)),
2836 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_gt)>;
2837def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETGT)),
2838 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_gt)>;
2839def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETEQ)),
2840 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_eq)>;
2841def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETEQ)),
2842 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_eq)>;
2843
2844// For non-equality comparisons, the default code would materialize the
2845// constant, then compare against it, like this:
2846// lis r2, 4660
2847// ori r2, r2, 22136
2848// cmpd cr0, r3, r2
2849// beq cr0,L6
2850// Since we are just comparing for equality, we can emit this instead:
2851// xoris r0,r3,0x1234
2852// cmpldi cr0,r0,0x5678
2853// beq cr0,L6
2854
2855def : Pat<(i1 (setcc i64:$s1, imm64ZExt32:$imm, SETEQ)),
2856 (EXTRACT_SUBREG (CMPLDI (XORIS8 $s1, (HI16 imm:$imm)),
2857 (LO16 imm:$imm)), sub_eq)>;
2858
2859defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETUGE)),
2860 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_lt)>;
2861defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETGE)),
2862 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_lt)>;
2863defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETULE)),
2864 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_gt)>;
2865defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETLE)),
2866 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_gt)>;
2867defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETNE)),
2868 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_eq)>;
2869defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETNE)),
2870 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_eq)>;
2871
2872defm : CRNotPat<(i1 (setcc i64:$s1, imm64ZExt32:$imm, SETNE)),
2873 (EXTRACT_SUBREG (CMPLDI (XORIS8 $s1, (HI16 imm:$imm)),
2874 (LO16 imm:$imm)), sub_eq)>;
2875
2876def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETULT)),
2877 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_lt)>;
2878def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETLT)),
2879 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_lt)>;
2880def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETUGT)),
2881 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_gt)>;
2882def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETGT)),
2883 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_gt)>;
2884def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETEQ)),
2885 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_eq)>;
2886
2887defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETUGE)),
2888 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_lt)>;
2889defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETGE)),
2890 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_lt)>;
2891defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETULE)),
2892 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_gt)>;
2893defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETLE)),
2894 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_gt)>;
2895defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETNE)),
2896 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_eq)>;
2897
2898// SETCC for f32.
2899def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOLT)),
2900 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
2901def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETLT)),
2902 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
2903def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOGT)),
2904 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
2905def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETGT)),
2906 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
2907def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOEQ)),
2908 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
2909def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETEQ)),
2910 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
2911def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETUO)),
2912 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_un)>;
2913
2914defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETUGE)),
2915 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
2916defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETGE)),
2917 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
2918defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETULE)),
2919 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
2920defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETLE)),
2921 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
2922defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETUNE)),
2923 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
2924defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETNE)),
2925 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
2926defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETO)),
2927 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_un)>;
2928
2929// SETCC for f64.
2930def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOLT)),
2931 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
2932def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETLT)),
2933 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
2934def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOGT)),
2935 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
2936def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETGT)),
2937 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
2938def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOEQ)),
2939 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
2940def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETEQ)),
2941 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
2942def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETUO)),
2943 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_un)>;
2944
2945defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETUGE)),
2946 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
2947defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETGE)),
2948 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
2949defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETULE)),
2950 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
2951defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETLE)),
2952 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
2953defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETUNE)),
2954 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
2955defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETNE)),
2956 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
2957defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETO)),
2958 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_un)>;
2959
2960// match select on i1 variables:
2961def : Pat<(i1 (select i1:$cond, i1:$tval, i1:$fval)),
2962 (CROR (CRAND $cond , $tval),
2963 (CRAND (crnot $cond), $fval))>;
2964
2965// match selectcc on i1 variables:
2966// select (lhs == rhs), tval, fval is:
2967// ((lhs == rhs) & tval) | (!(lhs == rhs) & fval)
2968def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETLT)),
2969 (CROR (CRAND (CRANDC $rhs, $lhs), $tval),
2970 (CRAND (CRORC $lhs, $rhs), $fval))>;
2971def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETLE)),
2972 (CROR (CRAND (CRORC $rhs, $lhs), $tval),
2973 (CRAND (CRANDC $lhs, $rhs), $fval))>;
2974def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETEQ)),
2975 (CROR (CRAND (CREQV $lhs, $rhs), $tval),
2976 (CRAND (CRXOR $lhs, $rhs), $fval))>;
2977def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETGE)),
2978 (CROR (CRAND (CRORC $lhs, $rhs), $tval),
2979 (CRAND (CRANDC $rhs, $lhs), $fval))>;
2980def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETGT)),
2981 (CROR (CRAND (CRANDC $lhs, $rhs), $tval),
2982 (CRAND (CRORC $rhs, $lhs), $fval))>;
2983def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETNE)),
2984 (CROR (CRAND (CREQV $lhs, $rhs), $fval),
2985 (CRAND (CRXOR $lhs, $rhs), $tval))>;
2986
2987// match selectcc on i1 variables with non-i1 output.
2988def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETLT)),
2989 (SELECT_I4 (CRANDC $rhs, $lhs), $tval, $fval)>;
2990def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETLE)),
2991 (SELECT_I4 (CRORC $rhs, $lhs), $tval, $fval)>;
2992def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETEQ)),
2993 (SELECT_I4 (CREQV $lhs, $rhs), $tval, $fval)>;
2994def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETGE)),
2995 (SELECT_I4 (CRORC $lhs, $rhs), $tval, $fval)>;
2996def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETGT)),
2997 (SELECT_I4 (CRANDC $lhs, $rhs), $tval, $fval)>;
2998def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETNE)),
2999 (SELECT_I4 (CRXOR $lhs, $rhs), $tval, $fval)>;
3000
3001def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETLT)),
3002 (SELECT_I8 (CRANDC $rhs, $lhs), $tval, $fval)>;
3003def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETLE)),
3004 (SELECT_I8 (CRORC $rhs, $lhs), $tval, $fval)>;
3005def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETEQ)),
3006 (SELECT_I8 (CREQV $lhs, $rhs), $tval, $fval)>;
3007def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETGE)),
3008 (SELECT_I8 (CRORC $lhs, $rhs), $tval, $fval)>;
3009def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETGT)),
3010 (SELECT_I8 (CRANDC $lhs, $rhs), $tval, $fval)>;
3011def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETNE)),
3012 (SELECT_I8 (CRXOR $lhs, $rhs), $tval, $fval)>;
3013
3014def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETLT)),
3015 (SELECT_F4 (CRANDC $rhs, $lhs), $tval, $fval)>;
3016def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETLE)),
3017 (SELECT_F4 (CRORC $rhs, $lhs), $tval, $fval)>;
3018def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETEQ)),
3019 (SELECT_F4 (CREQV $lhs, $rhs), $tval, $fval)>;
3020def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETGE)),
3021 (SELECT_F4 (CRORC $lhs, $rhs), $tval, $fval)>;
3022def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETGT)),
3023 (SELECT_F4 (CRANDC $lhs, $rhs), $tval, $fval)>;
3024def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETNE)),
3025 (SELECT_F4 (CRXOR $lhs, $rhs), $tval, $fval)>;
3026
3027def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETLT)),
3028 (SELECT_F8 (CRANDC $rhs, $lhs), $tval, $fval)>;
3029def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETLE)),
3030 (SELECT_F8 (CRORC $rhs, $lhs), $tval, $fval)>;
3031def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETEQ)),
3032 (SELECT_F8 (CREQV $lhs, $rhs), $tval, $fval)>;
3033def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETGE)),
3034 (SELECT_F8 (CRORC $lhs, $rhs), $tval, $fval)>;
3035def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETGT)),
3036 (SELECT_F8 (CRANDC $lhs, $rhs), $tval, $fval)>;
3037def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETNE)),
3038 (SELECT_F8 (CRXOR $lhs, $rhs), $tval, $fval)>;
3039
3040def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETLT)),
3041 (SELECT_VRRC (CRANDC $rhs, $lhs), $tval, $fval)>;
3042def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETLE)),
3043 (SELECT_VRRC (CRORC $rhs, $lhs), $tval, $fval)>;
3044def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETEQ)),
3045 (SELECT_VRRC (CREQV $lhs, $rhs), $tval, $fval)>;
3046def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETGE)),
3047 (SELECT_VRRC (CRORC $lhs, $rhs), $tval, $fval)>;
3048def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETGT)),
3049 (SELECT_VRRC (CRANDC $lhs, $rhs), $tval, $fval)>;
3050def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETNE)),
3051 (SELECT_VRRC (CRXOR $lhs, $rhs), $tval, $fval)>;
3052
3053let usesCustomInserter = 1 in {
3054def ANDIo_1_EQ_BIT : Pseudo<(outs crbitrc:$dst), (ins gprc:$in),
3055 "#ANDIo_1_EQ_BIT",
3056 [(set i1:$dst, (trunc (not i32:$in)))]>;
3057def ANDIo_1_GT_BIT : Pseudo<(outs crbitrc:$dst), (ins gprc:$in),
3058 "#ANDIo_1_GT_BIT",
3059 [(set i1:$dst, (trunc i32:$in))]>;
3060
3061def ANDIo_1_EQ_BIT8 : Pseudo<(outs crbitrc:$dst), (ins g8rc:$in),
3062 "#ANDIo_1_EQ_BIT8",
3063 [(set i1:$dst, (trunc (not i64:$in)))]>;
3064def ANDIo_1_GT_BIT8 : Pseudo<(outs crbitrc:$dst), (ins g8rc:$in),
3065 "#ANDIo_1_GT_BIT8",
3066 [(set i1:$dst, (trunc i64:$in))]>;
3067}
3068
3069def : Pat<(i1 (not (trunc i32:$in))),
3070 (ANDIo_1_EQ_BIT $in)>;
3071def : Pat<(i1 (not (trunc i64:$in))),
3072 (ANDIo_1_EQ_BIT8 $in)>;
Ulrich Weigand300b6872013-05-03 19:51:09 +00003073
3074//===----------------------------------------------------------------------===//
3075// PowerPC Instructions used for assembler/disassembler only
3076//
3077
Joerg Sonnenberger9dedceb2014-08-05 13:34:01 +00003078// FIXME: For B=0 or B > 8, the registers following RT are used.
3079// WARNING: Do not add patterns for this instruction without fixing this.
3080def LSWI : XForm_base_r3xo<31, 597, (outs gprc:$RT), (ins gprc:$A, u5imm:$B),
3081 "lswi $RT, $A, $B", IIC_LdStLoad, []>;
3082
3083// FIXME: For B=0 or B > 8, the registers following RT are used.
3084// WARNING: Do not add patterns for this instruction without fixing this.
3085def STSWI : XForm_base_r3xo<31, 725, (outs), (ins gprc:$RT, gprc:$A, u5imm:$B),
3086 "stswi $RT, $A, $B", IIC_LdStLoad, []>;
3087
Ulrich Weigand300b6872013-05-03 19:51:09 +00003088def ISYNC : XLForm_2_ext<19, 150, 0, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003089 "isync", IIC_SprISYNC, []>;
Ulrich Weigand300b6872013-05-03 19:51:09 +00003090
3091def ICBI : XForm_1a<31, 982, (outs), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003092 "icbi $src", IIC_LdStICBI, []>;
Ulrich Weigand300b6872013-05-03 19:51:09 +00003093
Ulrich Weigand98fcc7b2013-07-01 17:06:26 +00003094def EIEIO : XForm_24_eieio<31, 854, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003095 "eieio", IIC_LdStLoad, []>;
Ulrich Weigand98fcc7b2013-07-01 17:06:26 +00003096
Ulrich Weigand7a9fcdf2013-07-01 17:21:23 +00003097def WAIT : XForm_24_sync<31, 62, (outs), (ins i32imm:$L),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003098 "wait $L", IIC_LdStLoad, []>;
Ulrich Weigand7a9fcdf2013-07-01 17:21:23 +00003099
Joerg Sonnenberger99ef10f2014-07-29 23:16:31 +00003100def MBAR : XForm_mbar<31, 854, (outs), (ins u5imm:$MO),
3101 "mbar $MO", IIC_LdStLoad>, Requires<[IsBookE]>;
3102
Joerg Sonnenberger9e9623c2014-07-29 22:21:57 +00003103def MTSR: XForm_sr<31, 210, (outs), (ins gprc:$RS, u4imm:$SR),
3104 "mtsr $SR, $RS", IIC_SprMTSR>;
3105
3106def MFSR: XForm_sr<31, 595, (outs gprc:$RS), (ins u4imm:$SR),
3107 "mfsr $RS, $SR", IIC_SprMFSR>;
3108
3109def MTSRIN: XForm_srin<31, 242, (outs), (ins gprc:$RS, gprc:$RB),
3110 "mtsrin $RS, $RB", IIC_SprMTSR>;
3111
3112def MFSRIN: XForm_srin<31, 659, (outs gprc:$RS), (ins gprc:$RB),
3113 "mfsrin $RS, $RB", IIC_SprMFSR>;
3114
Roman Divacky62cb6352013-09-12 17:50:54 +00003115def MTMSR: XForm_mtmsr<31, 146, (outs), (ins gprc:$RS, i32imm:$L),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003116 "mtmsr $RS, $L", IIC_SprMTMSR>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003117
Joerg Sonnenbergerb97f3192014-07-30 10:32:51 +00003118def WRTEE: XForm_mtmsr<31, 131, (outs), (ins gprc:$RS),
3119 "wrtee $RS", IIC_SprMTMSR>, Requires<[IsBookE]> {
3120 let L = 0;
3121}
3122
3123def WRTEEI: I<31, (outs), (ins i1imm:$E), "wrteei $E", IIC_SprMTMSR>,
3124 Requires<[IsBookE]> {
3125 bits<1> E;
3126
3127 let Inst{16} = E;
3128 let Inst{21-30} = 163;
3129}
3130
Joerg Sonnenberger0d5e0682014-08-09 13:58:31 +00003131def DCCCI : XForm_tlb<454, (outs), (ins gprc:$A, gprc:$B),
3132 "dccci $A, $B", IIC_LdStLoad>, Requires<[IsPPC4xx]>;
3133def ICCCI : XForm_tlb<966, (outs), (ins gprc:$A, gprc:$B),
3134 "iccci $A, $B", IIC_LdStLoad>, Requires<[IsPPC4xx]>;
Joerg Sonnenberger41247122014-08-05 14:40:32 +00003135
Joerg Sonnenberger0d5e0682014-08-09 13:58:31 +00003136def : InstAlias<"dci 0", (DCCCI R0, R0)>, Requires<[IsPPC4xx]>;
3137def : InstAlias<"dccci", (DCCCI R0, R0)>, Requires<[IsPPC4xx]>;
3138def : InstAlias<"ici 0", (ICCCI R0, R0)>, Requires<[IsPPC4xx]>;
3139def : InstAlias<"iccci", (ICCCI R0, R0)>, Requires<[IsPPC4xx]>;
Joerg Sonnenberger41247122014-08-05 14:40:32 +00003140
Roman Divacky62cb6352013-09-12 17:50:54 +00003141def MFMSR : XForm_rs<31, 83, (outs gprc:$RT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003142 "mfmsr $RT", IIC_SprMFMSR, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003143
3144def MTMSRD : XForm_mtmsr<31, 178, (outs), (ins gprc:$RS, i32imm:$L),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003145 "mtmsrd $RS, $L", IIC_SprMTMSRD>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003146
3147def SLBIE : XForm_16b<31, 434, (outs), (ins gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003148 "slbie $RB", IIC_SprSLBIE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003149
3150def SLBMTE : XForm_26<31, 402, (outs), (ins gprc:$RS, gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003151 "slbmte $RS, $RB", IIC_SprSLBMTE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003152
3153def SLBMFEE : XForm_26<31, 915, (outs gprc:$RT), (ins gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003154 "slbmfee $RT, $RB", IIC_SprSLBMFEE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003155
Hal Finkel3e5a3602013-11-27 23:26:09 +00003156def SLBIA : XForm_0<31, 498, (outs), (ins), "slbia", IIC_SprSLBIA, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003157
Joerg Sonnenbergerc03105b2014-08-02 20:16:29 +00003158def TLBIA : XForm_0<31, 370, (outs), (ins),
3159 "tlbia", IIC_SprTLBIA, []>;
3160
Roman Divacky62cb6352013-09-12 17:50:54 +00003161def TLBSYNC : XForm_0<31, 566, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003162 "tlbsync", IIC_SprTLBSYNC, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003163
3164def TLBIEL : XForm_16b<31, 274, (outs), (ins gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003165 "tlbiel $RB", IIC_SprTLBIEL, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003166
Joerg Sonnenberger5995e002014-08-04 23:49:45 +00003167def TLBLD : XForm_16b<31, 978, (outs), (ins gprc:$RB),
3168 "tlbld $RB", IIC_LdStLoad, []>, Requires<[IsPPC6xx]>;
3169def TLBLI : XForm_16b<31, 1010, (outs), (ins gprc:$RB),
3170 "tlbli $RB", IIC_LdStLoad, []>, Requires<[IsPPC6xx]>;
3171
Roman Divacky62cb6352013-09-12 17:50:54 +00003172def TLBIE : XForm_26<31, 306, (outs), (ins gprc:$RS, gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003173 "tlbie $RB,$RS", IIC_SprTLBIE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003174
Joerg Sonnenbergerc5fe19d2014-07-30 22:51:15 +00003175def TLBSX : XForm_tlb<914, (outs), (ins gprc:$A, gprc:$B), "tlbsx $A, $B",
3176 IIC_LdStLoad>, Requires<[IsBookE]>;
3177
3178def TLBIVAX : XForm_tlb<786, (outs), (ins gprc:$A, gprc:$B), "tlbivax $A, $B",
3179 IIC_LdStLoad>, Requires<[IsBookE]>;
Joerg Sonnenbergerfee94b42014-07-30 20:44:04 +00003180
3181def TLBRE : XForm_24_eieio<31, 946, (outs), (ins),
3182 "tlbre", IIC_LdStLoad, []>, Requires<[IsBookE]>;
3183
3184def TLBWE : XForm_24_eieio<31, 978, (outs), (ins),
3185 "tlbwe", IIC_LdStLoad, []>, Requires<[IsBookE]>;
3186
Joerg Sonnenberger6c3e3852014-08-04 21:28:22 +00003187def TLBRE2 : XForm_tlbws<31, 946, (outs gprc:$RS), (ins gprc:$A, i1imm:$WS),
3188 "tlbre $RS, $A, $WS", IIC_LdStLoad, []>, Requires<[IsPPC4xx]>;
3189
3190def TLBWE2 : XForm_tlbws<31, 978, (outs), (ins gprc:$RS, gprc:$A, i1imm:$WS),
3191 "tlbwe $RS, $A, $WS", IIC_LdStLoad, []>, Requires<[IsPPC4xx]>;
3192
3193def TLBSX2 : XForm_base_r3xo<31, 914, (outs), (ins gprc:$RST, gprc:$A, gprc:$B),
3194 "tlbsx $RST, $A, $B", IIC_LdStLoad, []>,
3195 Requires<[IsPPC4xx]>;
3196def TLBSX2D : XForm_base_r3xo<31, 914, (outs),
3197 (ins gprc:$RST, gprc:$A, gprc:$B),
3198 "tlbsx. $RST, $A, $B", IIC_LdStLoad, []>,
3199 Requires<[IsPPC4xx]>, isDOT;
3200
Joerg Sonnenbergera3d4dc92014-08-07 12:39:59 +00003201def RFID : XForm_0<19, 18, (outs), (ins), "rfid", IIC_IntRFID, []>;
3202
Joerg Sonnenberger83ef5c72014-08-07 12:35:16 +00003203def RFI : XForm_0<19, 50, (outs), (ins), "rfi", IIC_SprRFI, []>,
Joerg Sonnenberger13076552014-07-29 23:45:20 +00003204 Requires<[IsBookE]>;
3205def RFCI : XForm_0<19, 51, (outs), (ins), "rfci", IIC_BrB, []>,
3206 Requires<[IsBookE]>;
Joerg Sonnenbergeraccbc942014-07-29 15:49:09 +00003207
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +00003208def RFDI : XForm_0<19, 39, (outs), (ins), "rfdi", IIC_BrB, []>,
3209 Requires<[IsE500]>;
3210def RFMCI : XForm_0<19, 38, (outs), (ins), "rfmci", IIC_BrB, []>,
3211 Requires<[IsE500]>;
Joerg Sonnenberger68092872014-07-30 21:09:03 +00003212
Joerg Sonnenbergere8a167c2014-08-02 20:00:26 +00003213def MFDCR : XFXForm_1<31, 323, (outs gprc:$RT), (ins i32imm:$SPR),
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +00003214 "mfdcr $RT, $SPR", IIC_SprMFSPR>, Requires<[IsPPC4xx]>;
Joerg Sonnenbergere8a167c2014-08-02 20:00:26 +00003215def MTDCR : XFXForm_1<31, 451, (outs), (ins gprc:$RT, i32imm:$SPR),
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +00003216 "mtdcr $SPR, $RT", IIC_SprMTSPR>, Requires<[IsPPC4xx]>;
Joerg Sonnenbergere8a167c2014-08-02 20:00:26 +00003217
Ulrich Weigandd8394902013-05-03 19:50:27 +00003218//===----------------------------------------------------------------------===//
3219// PowerPC Assembler Instruction Aliases
3220//
3221
3222// Pseudo-instructions for alternate assembly syntax (never used by codegen).
3223// These are aliases that require C++ handling to convert to the target
3224// instruction, while InstAliases can be handled directly by tblgen.
3225class PPCAsmPseudo<string asm, dag iops>
3226 : Instruction {
3227 let Namespace = "PPC";
3228 bit PPC64 = 0; // Default value, override with isPPC64
3229
3230 let OutOperandList = (outs);
3231 let InOperandList = iops;
3232 let Pattern = [];
3233 let AsmString = asm;
3234 let isAsmParserOnly = 1;
3235 let isPseudo = 1;
3236}
3237
Ulrich Weigand4c440322013-06-10 17:19:43 +00003238def : InstAlias<"sc", (SC 0)>;
3239
Rafael Espindola28a85a82014-01-22 20:20:52 +00003240def : InstAlias<"sync", (SYNC 0)>, Requires<[IsNotBookE]>;
3241def : InstAlias<"msync", (SYNC 0)>, Requires<[IsNotBookE]>;
3242def : InstAlias<"lwsync", (SYNC 1)>, Requires<[IsNotBookE]>;
3243def : InstAlias<"ptesync", (SYNC 2)>, Requires<[IsNotBookE]>;
Ulrich Weigand797f1a32013-07-01 16:37:52 +00003244
Ulrich Weigand7a9fcdf2013-07-01 17:21:23 +00003245def : InstAlias<"wait", (WAIT 0)>;
3246def : InstAlias<"waitrsv", (WAIT 1)>;
3247def : InstAlias<"waitimpl", (WAIT 2)>;
3248
Joerg Sonnenberger24507682014-07-29 23:31:27 +00003249def : InstAlias<"mbar", (MBAR 0)>, Requires<[IsBookE]>;
3250
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00003251def : InstAlias<"crset $bx", (CREQV crbitrc:$bx, crbitrc:$bx, crbitrc:$bx)>;
3252def : InstAlias<"crclr $bx", (CRXOR crbitrc:$bx, crbitrc:$bx, crbitrc:$bx)>;
3253def : InstAlias<"crmove $bx, $by", (CROR crbitrc:$bx, crbitrc:$by, crbitrc:$by)>;
3254def : InstAlias<"crnot $bx, $by", (CRNOR crbitrc:$bx, crbitrc:$by, crbitrc:$by)>;
3255
Ulrich Weigandae9cf582013-07-03 12:32:41 +00003256def : InstAlias<"mtxer $Rx", (MTSPR 1, gprc:$Rx)>;
3257def : InstAlias<"mfxer $Rx", (MFSPR gprc:$Rx, 1)>;
3258
Joerg Sonnenberger853feaa2014-08-07 13:16:58 +00003259def : InstAlias<"mfrtcu $Rx", (MFSPR gprc:$Rx, 4)>;
3260def : InstAlias<"mfrtcl $Rx", (MFSPR gprc:$Rx, 5)>;
3261
Joerg Sonnenbergerb1ccf562014-07-29 18:55:43 +00003262def : InstAlias<"mtdscr $Rx", (MTSPR 17, gprc:$Rx)>;
3263def : InstAlias<"mfdscr $Rx", (MFSPR gprc:$Rx, 17)>;
3264
Joerg Sonnenberger053566a2014-07-29 22:42:44 +00003265def : InstAlias<"mtdsisr $Rx", (MTSPR 18, gprc:$Rx)>;
3266def : InstAlias<"mfdsisr $Rx", (MFSPR gprc:$Rx, 18)>;
Joerg Sonnenbergerb1ccf562014-07-29 18:55:43 +00003267
3268def : InstAlias<"mtdar $Rx", (MTSPR 19, gprc:$Rx)>;
3269def : InstAlias<"mfdar $Rx", (MFSPR gprc:$Rx, 19)>;
3270
3271def : InstAlias<"mtdec $Rx", (MTSPR 22, gprc:$Rx)>;
3272def : InstAlias<"mfdec $Rx", (MFSPR gprc:$Rx, 22)>;
3273
3274def : InstAlias<"mtsdr1 $Rx", (MTSPR 25, gprc:$Rx)>;
3275def : InstAlias<"mfsdr1 $Rx", (MFSPR gprc:$Rx, 25)>;
3276
3277def : InstAlias<"mtsrr0 $Rx", (MTSPR 26, gprc:$Rx)>;
3278def : InstAlias<"mfsrr0 $Rx", (MFSPR gprc:$Rx, 26)>;
3279
3280def : InstAlias<"mtsrr1 $Rx", (MTSPR 27, gprc:$Rx)>;
3281def : InstAlias<"mfsrr1 $Rx", (MFSPR gprc:$Rx, 27)>;
3282
Joerg Sonnenberger936a4c82014-08-05 14:53:05 +00003283def : InstAlias<"mtsrr2 $Rx", (MTSPR 990, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3284def : InstAlias<"mfsrr2 $Rx", (MFSPR gprc:$Rx, 990)>, Requires<[IsPPC4xx]>;
3285
3286def : InstAlias<"mtsrr3 $Rx", (MTSPR 991, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3287def : InstAlias<"mfsrr3 $Rx", (MFSPR gprc:$Rx, 991)>, Requires<[IsPPC4xx]>;
3288
Joerg Sonnenbergerb1ccf562014-07-29 18:55:43 +00003289def : InstAlias<"mtcfar $Rx", (MTSPR 28, gprc:$Rx)>;
3290def : InstAlias<"mfcfar $Rx", (MFSPR gprc:$Rx, 28)>;
3291
3292def : InstAlias<"mtamr $Rx", (MTSPR 29, gprc:$Rx)>;
3293def : InstAlias<"mfamr $Rx", (MFSPR gprc:$Rx, 29)>;
3294
Joerg Sonnenberger9e281bf2014-07-30 23:59:11 +00003295def : InstAlias<"mtpid $Rx", (MTSPR 48, gprc:$Rx)>, Requires<[IsBookE]>;
3296def : InstAlias<"mfpid $Rx", (MFSPR gprc:$Rx, 48)>, Requires<[IsBookE]>;
3297
Ulrich Weigande840ee22013-07-08 15:20:38 +00003298def : InstAlias<"mftb $Rx", (MFTB gprc:$Rx, 268)>;
Joerg Sonnenberger6e842b32014-08-04 20:28:34 +00003299def : InstAlias<"mftbl $Rx", (MFTB gprc:$Rx, 268)>;
Ulrich Weigande840ee22013-07-08 15:20:38 +00003300def : InstAlias<"mftbu $Rx", (MFTB gprc:$Rx, 269)>;
3301
Joerg Sonnenberger1837a7b2014-08-07 13:06:23 +00003302def : InstAlias<"mttbl $Rx", (MTSPR 284, gprc:$Rx)>;
3303def : InstAlias<"mttbu $Rx", (MTSPR 285, gprc:$Rx)>;
3304
Joerg Sonnenberger048284e2014-08-05 14:18:16 +00003305def : InstAlias<"mftblo $Rx", (MFSPR gprc:$Rx, 989)>, Requires<[IsPPC4xx]>;
3306def : InstAlias<"mttblo $Rx", (MTSPR 989, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3307def : InstAlias<"mftbhi $Rx", (MFSPR gprc:$Rx, 988)>, Requires<[IsPPC4xx]>;
3308def : InstAlias<"mttbhi $Rx", (MTSPR 988, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3309
Ulrich Weigand6ca71572013-06-24 18:08:03 +00003310def : InstAlias<"xnop", (XORI R0, R0, 0)>;
3311
Ulrich Weigandd8394902013-05-03 19:50:27 +00003312def : InstAlias<"mr $rA, $rB", (OR8 g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
Ulrich Weigand6ca71572013-06-24 18:08:03 +00003313def : InstAlias<"mr. $rA, $rB", (OR8o g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
3314
3315def : InstAlias<"not $rA, $rB", (NOR8 g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
3316def : InstAlias<"not. $rA, $rB", (NOR8o g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
3317
Ulrich Weigand49f487e2013-07-03 17:59:07 +00003318def : InstAlias<"mtcr $rA", (MTCRF8 255, g8rc:$rA)>;
3319
Joerg Sonnenberger74052102014-08-04 17:07:41 +00003320foreach BATR = 0-3 in {
3321 def : InstAlias<"mtdbatu "#BATR#", $Rx",
3322 (MTSPR !add(BATR, !add(BATR, 536)), gprc:$Rx)>,
3323 Requires<[IsPPC6xx]>;
3324 def : InstAlias<"mfdbatu $Rx, "#BATR,
3325 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 536)))>,
3326 Requires<[IsPPC6xx]>;
3327 def : InstAlias<"mtdbatl "#BATR#", $Rx",
3328 (MTSPR !add(BATR, !add(BATR, 537)), gprc:$Rx)>,
3329 Requires<[IsPPC6xx]>;
3330 def : InstAlias<"mfdbatl $Rx, "#BATR,
3331 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 537)))>,
3332 Requires<[IsPPC6xx]>;
3333 def : InstAlias<"mtibatu "#BATR#", $Rx",
3334 (MTSPR !add(BATR, !add(BATR, 528)), gprc:$Rx)>,
3335 Requires<[IsPPC6xx]>;
3336 def : InstAlias<"mfibatu $Rx, "#BATR,
3337 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 528)))>,
3338 Requires<[IsPPC6xx]>;
3339 def : InstAlias<"mtibatl "#BATR#", $Rx",
3340 (MTSPR !add(BATR, !add(BATR, 529)), gprc:$Rx)>,
3341 Requires<[IsPPC6xx]>;
3342 def : InstAlias<"mfibatl $Rx, "#BATR,
3343 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 529)))>,
3344 Requires<[IsPPC6xx]>;
3345}
3346
Joerg Sonnenbergerc4ce4292014-08-05 15:45:15 +00003347foreach BR = 0-7 in {
3348 def : InstAlias<"mfbr"#BR#" $Rx",
3349 (MFDCR gprc:$Rx, !add(BR, 0x80))>,
3350 Requires<[IsPPC4xx]>;
3351 def : InstAlias<"mtbr"#BR#" $Rx",
3352 (MTDCR gprc:$Rx, !add(BR, 0x80))>,
3353 Requires<[IsPPC4xx]>;
3354}
3355
Joerg Sonnenberger51cf7332014-08-04 22:56:42 +00003356def : InstAlias<"mtdccr $Rx", (MTSPR 1018, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3357def : InstAlias<"mfdccr $Rx", (MFSPR gprc:$Rx, 1018)>, Requires<[IsPPC4xx]>;
3358
3359def : InstAlias<"mticcr $Rx", (MTSPR 1019, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3360def : InstAlias<"mficcr $Rx", (MFSPR gprc:$Rx, 1019)>, Requires<[IsPPC4xx]>;
3361
3362def : InstAlias<"mtdear $Rx", (MTSPR 981, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3363def : InstAlias<"mfdear $Rx", (MFSPR gprc:$Rx, 981)>, Requires<[IsPPC4xx]>;
3364
3365def : InstAlias<"mtesr $Rx", (MTSPR 980, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3366def : InstAlias<"mfesr $Rx", (MFSPR gprc:$Rx, 980)>, Requires<[IsPPC4xx]>;
3367
Joerg Sonnenberger39f095a2014-08-07 12:18:21 +00003368def : InstAlias<"mfspefscr $Rx", (MFSPR gprc:$Rx, 512)>;
3369def : InstAlias<"mtspefscr $Rx", (MTSPR 512, gprc:$Rx)>;
3370
Joerg Sonnenberger755ffa92014-08-04 23:53:42 +00003371def : InstAlias<"mttcr $Rx", (MTSPR 986, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3372def : InstAlias<"mftcr $Rx", (MFSPR gprc:$Rx, 986)>, Requires<[IsPPC4xx]>;
3373
Ulrich Weigand6ca71572013-06-24 18:08:03 +00003374def LAx : PPCAsmPseudo<"la $rA, $addr", (ins gprc:$rA, memri:$addr)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003375
Ulrich Weigand4069e242013-06-25 13:16:48 +00003376def SUBI : PPCAsmPseudo<"subi $rA, $rB, $imm",
3377 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3378def SUBIS : PPCAsmPseudo<"subis $rA, $rB, $imm",
3379 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3380def SUBIC : PPCAsmPseudo<"subic $rA, $rB, $imm",
3381 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3382def SUBICo : PPCAsmPseudo<"subic. $rA, $rB, $imm",
3383 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3384
3385def : InstAlias<"sub $rA, $rB, $rC", (SUBF8 g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3386def : InstAlias<"sub. $rA, $rB, $rC", (SUBF8o g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3387def : InstAlias<"subc $rA, $rB, $rC", (SUBFC8 g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3388def : InstAlias<"subc. $rA, $rB, $rC", (SUBFC8o g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3389
Roman Divacky62cb6352013-09-12 17:50:54 +00003390def : InstAlias<"mtmsrd $RS", (MTMSRD gprc:$RS, 0)>;
3391def : InstAlias<"mtmsr $RS", (MTMSR gprc:$RS, 0)>;
3392
Joerg Sonnenberger84d35df2014-08-07 13:35:34 +00003393def : InstAlias<"mfasr $RT", (MFSPR gprc:$RT, 280)>;
3394def : InstAlias<"mtasr $RT", (MTSPR 280, gprc:$RT)>;
3395
Joerg Sonnenberger5002fb52014-08-04 17:26:15 +00003396foreach SPRG = 0-3 in {
3397 def : InstAlias<"mfsprg $RT, "#SPRG, (MFSPR gprc:$RT, !add(SPRG, 272))>;
3398 def : InstAlias<"mfsprg"#SPRG#" $RT", (MFSPR gprc:$RT, !add(SPRG, 272))>;
3399 def : InstAlias<"mtsprg "#SPRG#", $RT", (MTSPR !add(SPRG, 272), gprc:$RT)>;
3400 def : InstAlias<"mtsprg"#SPRG#" $RT", (MTSPR !add(SPRG, 272), gprc:$RT)>;
3401}
3402foreach SPRG = 4-7 in {
3403 def : InstAlias<"mfsprg $RT, "#SPRG, (MFSPR gprc:$RT, !add(SPRG, 256))>,
3404 Requires<[IsBookE]>;
3405 def : InstAlias<"mfsprg"#SPRG#" $RT", (MFSPR gprc:$RT, !add(SPRG, 256))>,
3406 Requires<[IsBookE]>;
3407 def : InstAlias<"mtsprg "#SPRG#", $RT", (MTSPR !add(SPRG, 256), gprc:$RT)>,
3408 Requires<[IsBookE]>;
3409 def : InstAlias<"mtsprg"#SPRG#" $RT", (MTSPR !add(SPRG, 256), gprc:$RT)>,
3410 Requires<[IsBookE]>;
3411}
Roman Divacky62cb6352013-09-12 17:50:54 +00003412
3413def : InstAlias<"mtasr $RS", (MTSPR 280, gprc:$RS)>;
3414
3415def : InstAlias<"mfdec $RT", (MFSPR gprc:$RT, 22)>;
3416def : InstAlias<"mtdec $RT", (MTSPR 22, gprc:$RT)>;
3417
3418def : InstAlias<"mfpvr $RT", (MFSPR gprc:$RT, 287)>;
3419
3420def : InstAlias<"mfsdr1 $RT", (MFSPR gprc:$RT, 25)>;
3421def : InstAlias<"mtsdr1 $RT", (MTSPR 25, gprc:$RT)>;
3422
3423def : InstAlias<"mfsrr0 $RT", (MFSPR gprc:$RT, 26)>;
3424def : InstAlias<"mfsrr1 $RT", (MFSPR gprc:$RT, 27)>;
3425def : InstAlias<"mtsrr0 $RT", (MTSPR 26, gprc:$RT)>;
3426def : InstAlias<"mtsrr1 $RT", (MTSPR 27, gprc:$RT)>;
3427
3428def : InstAlias<"tlbie $RB", (TLBIE R0, gprc:$RB)>;
3429
Joerg Sonnenberger6c3e3852014-08-04 21:28:22 +00003430def : InstAlias<"tlbrehi $RS, $A", (TLBRE2 gprc:$RS, gprc:$A, 0)>,
3431 Requires<[IsPPC4xx]>;
3432def : InstAlias<"tlbrelo $RS, $A", (TLBRE2 gprc:$RS, gprc:$A, 1)>,
3433 Requires<[IsPPC4xx]>;
3434def : InstAlias<"tlbwehi $RS, $A", (TLBWE2 gprc:$RS, gprc:$A, 0)>,
3435 Requires<[IsPPC4xx]>;
3436def : InstAlias<"tlbwelo $RS, $A", (TLBWE2 gprc:$RS, gprc:$A, 1)>,
3437 Requires<[IsPPC4xx]>;
3438
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003439def EXTLWI : PPCAsmPseudo<"extlwi $rA, $rS, $n, $b",
3440 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3441def EXTLWIo : PPCAsmPseudo<"extlwi. $rA, $rS, $n, $b",
3442 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3443def EXTRWI : PPCAsmPseudo<"extrwi $rA, $rS, $n, $b",
3444 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3445def EXTRWIo : PPCAsmPseudo<"extrwi. $rA, $rS, $n, $b",
3446 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3447def INSLWI : PPCAsmPseudo<"inslwi $rA, $rS, $n, $b",
3448 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3449def INSLWIo : PPCAsmPseudo<"inslwi. $rA, $rS, $n, $b",
3450 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3451def INSRWI : PPCAsmPseudo<"insrwi $rA, $rS, $n, $b",
3452 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3453def INSRWIo : PPCAsmPseudo<"insrwi. $rA, $rS, $n, $b",
3454 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3455def ROTRWI : PPCAsmPseudo<"rotrwi $rA, $rS, $n",
3456 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3457def ROTRWIo : PPCAsmPseudo<"rotrwi. $rA, $rS, $n",
3458 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003459def SLWI : PPCAsmPseudo<"slwi $rA, $rS, $n",
3460 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003461def SLWIo : PPCAsmPseudo<"slwi. $rA, $rS, $n",
3462 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003463def SRWI : PPCAsmPseudo<"srwi $rA, $rS, $n",
3464 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003465def SRWIo : PPCAsmPseudo<"srwi. $rA, $rS, $n",
3466 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3467def CLRRWI : PPCAsmPseudo<"clrrwi $rA, $rS, $n",
3468 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3469def CLRRWIo : PPCAsmPseudo<"clrrwi. $rA, $rS, $n",
3470 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3471def CLRLSLWI : PPCAsmPseudo<"clrlslwi $rA, $rS, $b, $n",
3472 (ins gprc:$rA, gprc:$rS, u5imm:$b, u5imm:$n)>;
3473def CLRLSLWIo : PPCAsmPseudo<"clrlslwi. $rA, $rS, $b, $n",
3474 (ins gprc:$rA, gprc:$rS, u5imm:$b, u5imm:$n)>;
3475
3476def : InstAlias<"rotlwi $rA, $rS, $n", (RLWINM gprc:$rA, gprc:$rS, u5imm:$n, 0, 31)>;
3477def : InstAlias<"rotlwi. $rA, $rS, $n", (RLWINMo gprc:$rA, gprc:$rS, u5imm:$n, 0, 31)>;
3478def : InstAlias<"rotlw $rA, $rS, $rB", (RLWNM gprc:$rA, gprc:$rS, gprc:$rB, 0, 31)>;
3479def : InstAlias<"rotlw. $rA, $rS, $rB", (RLWNMo gprc:$rA, gprc:$rS, gprc:$rB, 0, 31)>;
3480def : InstAlias<"clrlwi $rA, $rS, $n", (RLWINM gprc:$rA, gprc:$rS, 0, u5imm:$n, 31)>;
3481def : InstAlias<"clrlwi. $rA, $rS, $n", (RLWINMo gprc:$rA, gprc:$rS, 0, u5imm:$n, 31)>;
3482
3483def EXTLDI : PPCAsmPseudo<"extldi $rA, $rS, $n, $b",
3484 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3485def EXTLDIo : PPCAsmPseudo<"extldi. $rA, $rS, $n, $b",
3486 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3487def EXTRDI : PPCAsmPseudo<"extrdi $rA, $rS, $n, $b",
3488 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3489def EXTRDIo : PPCAsmPseudo<"extrdi. $rA, $rS, $n, $b",
3490 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3491def INSRDI : PPCAsmPseudo<"insrdi $rA, $rS, $n, $b",
3492 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3493def INSRDIo : PPCAsmPseudo<"insrdi. $rA, $rS, $n, $b",
3494 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3495def ROTRDI : PPCAsmPseudo<"rotrdi $rA, $rS, $n",
3496 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
3497def ROTRDIo : PPCAsmPseudo<"rotrdi. $rA, $rS, $n",
3498 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003499def SLDI : PPCAsmPseudo<"sldi $rA, $rS, $n",
3500 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003501def SLDIo : PPCAsmPseudo<"sldi. $rA, $rS, $n",
3502 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003503def SRDI : PPCAsmPseudo<"srdi $rA, $rS, $n",
3504 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003505def SRDIo : PPCAsmPseudo<"srdi. $rA, $rS, $n",
3506 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
3507def CLRRDI : PPCAsmPseudo<"clrrdi $rA, $rS, $n",
3508 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
3509def CLRRDIo : PPCAsmPseudo<"clrrdi. $rA, $rS, $n",
3510 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
3511def CLRLSLDI : PPCAsmPseudo<"clrlsldi $rA, $rS, $b, $n",
3512 (ins g8rc:$rA, g8rc:$rS, u6imm:$b, u6imm:$n)>;
3513def CLRLSLDIo : PPCAsmPseudo<"clrlsldi. $rA, $rS, $b, $n",
3514 (ins g8rc:$rA, g8rc:$rS, u6imm:$b, u6imm:$n)>;
3515
3516def : InstAlias<"rotldi $rA, $rS, $n", (RLDICL g8rc:$rA, g8rc:$rS, u6imm:$n, 0)>;
3517def : InstAlias<"rotldi. $rA, $rS, $n", (RLDICLo g8rc:$rA, g8rc:$rS, u6imm:$n, 0)>;
3518def : InstAlias<"rotld $rA, $rS, $rB", (RLDCL g8rc:$rA, g8rc:$rS, gprc:$rB, 0)>;
3519def : InstAlias<"rotld. $rA, $rS, $rB", (RLDCLo g8rc:$rA, g8rc:$rS, gprc:$rB, 0)>;
3520def : InstAlias<"clrldi $rA, $rS, $n", (RLDICL g8rc:$rA, g8rc:$rS, 0, u6imm:$n)>;
3521def : InstAlias<"clrldi. $rA, $rS, $n", (RLDICLo g8rc:$rA, g8rc:$rS, 0, u6imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003522
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003523// These generic branch instruction forms are used for the assembler parser only.
3524// Defs and Uses are conservative, since we don't know the BO value.
3525let PPC970_Unit = 7 in {
3526 let Defs = [CTR], Uses = [CTR, RM] in {
3527 def gBC : BForm_3<16, 0, 0, (outs),
3528 (ins u5imm:$bo, crbitrc:$bi, condbrtarget:$dst),
3529 "bc $bo, $bi, $dst">;
3530 def gBCA : BForm_3<16, 1, 0, (outs),
3531 (ins u5imm:$bo, crbitrc:$bi, abscondbrtarget:$dst),
3532 "bca $bo, $bi, $dst">;
3533 }
3534 let Defs = [LR, CTR], Uses = [CTR, RM] in {
3535 def gBCL : BForm_3<16, 0, 1, (outs),
3536 (ins u5imm:$bo, crbitrc:$bi, condbrtarget:$dst),
3537 "bcl $bo, $bi, $dst">;
3538 def gBCLA : BForm_3<16, 1, 1, (outs),
3539 (ins u5imm:$bo, crbitrc:$bi, abscondbrtarget:$dst),
3540 "bcla $bo, $bi, $dst">;
3541 }
3542 let Defs = [CTR], Uses = [CTR, LR, RM] in
3543 def gBCLR : XLForm_2<19, 16, 0, (outs),
3544 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003545 "bclr $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003546 let Defs = [LR, CTR], Uses = [CTR, LR, RM] in
3547 def gBCLRL : XLForm_2<19, 16, 1, (outs),
3548 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003549 "bclrl $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003550 let Defs = [CTR], Uses = [CTR, LR, RM] in
3551 def gBCCTR : XLForm_2<19, 528, 0, (outs),
3552 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003553 "bcctr $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003554 let Defs = [LR, CTR], Uses = [CTR, LR, RM] in
3555 def gBCCTRL : XLForm_2<19, 528, 1, (outs),
3556 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003557 "bcctrl $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003558}
3559def : InstAlias<"bclr $bo, $bi", (gBCLR u5imm:$bo, crbitrc:$bi, 0)>;
3560def : InstAlias<"bclrl $bo, $bi", (gBCLRL u5imm:$bo, crbitrc:$bi, 0)>;
3561def : InstAlias<"bcctr $bo, $bi", (gBCCTR u5imm:$bo, crbitrc:$bi, 0)>;
3562def : InstAlias<"bcctrl $bo, $bi", (gBCCTRL u5imm:$bo, crbitrc:$bi, 0)>;
3563
Ulrich Weigand86247b62013-06-24 16:52:04 +00003564multiclass BranchSimpleMnemonic1<string name, string pm, int bo> {
3565 def : InstAlias<"b"#name#pm#" $bi, $dst", (gBC bo, crbitrc:$bi, condbrtarget:$dst)>;
3566 def : InstAlias<"b"#name#"a"#pm#" $bi, $dst", (gBCA bo, crbitrc:$bi, abscondbrtarget:$dst)>;
3567 def : InstAlias<"b"#name#"lr"#pm#" $bi", (gBCLR bo, crbitrc:$bi, 0)>;
3568 def : InstAlias<"b"#name#"l"#pm#" $bi, $dst", (gBCL bo, crbitrc:$bi, condbrtarget:$dst)>;
3569 def : InstAlias<"b"#name#"la"#pm#" $bi, $dst", (gBCLA bo, crbitrc:$bi, abscondbrtarget:$dst)>;
3570 def : InstAlias<"b"#name#"lrl"#pm#" $bi", (gBCLRL bo, crbitrc:$bi, 0)>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00003571}
Ulrich Weigand86247b62013-06-24 16:52:04 +00003572multiclass BranchSimpleMnemonic2<string name, string pm, int bo>
3573 : BranchSimpleMnemonic1<name, pm, bo> {
3574 def : InstAlias<"b"#name#"ctr"#pm#" $bi", (gBCCTR bo, crbitrc:$bi, 0)>;
3575 def : InstAlias<"b"#name#"ctrl"#pm#" $bi", (gBCCTRL bo, crbitrc:$bi, 0)>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00003576}
Ulrich Weigand86247b62013-06-24 16:52:04 +00003577defm : BranchSimpleMnemonic2<"t", "", 12>;
3578defm : BranchSimpleMnemonic2<"f", "", 4>;
3579defm : BranchSimpleMnemonic2<"t", "-", 14>;
3580defm : BranchSimpleMnemonic2<"f", "-", 6>;
3581defm : BranchSimpleMnemonic2<"t", "+", 15>;
3582defm : BranchSimpleMnemonic2<"f", "+", 7>;
3583defm : BranchSimpleMnemonic1<"dnzt", "", 8>;
3584defm : BranchSimpleMnemonic1<"dnzf", "", 0>;
3585defm : BranchSimpleMnemonic1<"dzt", "", 10>;
3586defm : BranchSimpleMnemonic1<"dzf", "", 2>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00003587
Ulrich Weigand86247b62013-06-24 16:52:04 +00003588multiclass BranchExtendedMnemonicPM<string name, string pm, int bibo> {
3589 def : InstAlias<"b"#name#pm#" $cc, $dst",
Ulrich Weigand39740622013-06-10 17:18:29 +00003590 (BCC bibo, crrc:$cc, condbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003591 def : InstAlias<"b"#name#pm#" $dst",
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00003592 (BCC bibo, CR0, condbrtarget:$dst)>;
3593
Ulrich Weigand86247b62013-06-24 16:52:04 +00003594 def : InstAlias<"b"#name#"a"#pm#" $cc, $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00003595 (BCCA bibo, crrc:$cc, abscondbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003596 def : InstAlias<"b"#name#"a"#pm#" $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00003597 (BCCA bibo, CR0, abscondbrtarget:$dst)>;
3598
Ulrich Weigand86247b62013-06-24 16:52:04 +00003599 def : InstAlias<"b"#name#"lr"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00003600 (BCCLR bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003601 def : InstAlias<"b"#name#"lr"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00003602 (BCCLR bibo, CR0)>;
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00003603
Ulrich Weigand86247b62013-06-24 16:52:04 +00003604 def : InstAlias<"b"#name#"ctr"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00003605 (BCCCTR bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003606 def : InstAlias<"b"#name#"ctr"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00003607 (BCCCTR bibo, CR0)>;
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00003608
Ulrich Weigand86247b62013-06-24 16:52:04 +00003609 def : InstAlias<"b"#name#"l"#pm#" $cc, $dst",
Ulrich Weigandd20e91e2013-06-24 11:02:19 +00003610 (BCCL bibo, crrc:$cc, condbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003611 def : InstAlias<"b"#name#"l"#pm#" $dst",
Ulrich Weigandd20e91e2013-06-24 11:02:19 +00003612 (BCCL bibo, CR0, condbrtarget:$dst)>;
3613
Ulrich Weigand86247b62013-06-24 16:52:04 +00003614 def : InstAlias<"b"#name#"la"#pm#" $cc, $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00003615 (BCCLA bibo, crrc:$cc, abscondbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003616 def : InstAlias<"b"#name#"la"#pm#" $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00003617 (BCCLA bibo, CR0, abscondbrtarget:$dst)>;
3618
Ulrich Weigand86247b62013-06-24 16:52:04 +00003619 def : InstAlias<"b"#name#"lrl"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00003620 (BCCLRL bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003621 def : InstAlias<"b"#name#"lrl"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00003622 (BCCLRL bibo, CR0)>;
Ulrich Weigand1847bb82013-06-24 11:01:55 +00003623
Ulrich Weigand86247b62013-06-24 16:52:04 +00003624 def : InstAlias<"b"#name#"ctrl"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00003625 (BCCCTRL bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003626 def : InstAlias<"b"#name#"ctrl"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00003627 (BCCCTRL bibo, CR0)>;
Ulrich Weigand39740622013-06-10 17:18:29 +00003628}
Ulrich Weigand86247b62013-06-24 16:52:04 +00003629multiclass BranchExtendedMnemonic<string name, int bibo> {
3630 defm : BranchExtendedMnemonicPM<name, "", bibo>;
3631 defm : BranchExtendedMnemonicPM<name, "-", !add(bibo, 2)>;
3632 defm : BranchExtendedMnemonicPM<name, "+", !add(bibo, 3)>;
3633}
Ulrich Weigand39740622013-06-10 17:18:29 +00003634defm : BranchExtendedMnemonic<"lt", 12>;
3635defm : BranchExtendedMnemonic<"gt", 44>;
3636defm : BranchExtendedMnemonic<"eq", 76>;
3637defm : BranchExtendedMnemonic<"un", 108>;
3638defm : BranchExtendedMnemonic<"so", 108>;
3639defm : BranchExtendedMnemonic<"ge", 4>;
3640defm : BranchExtendedMnemonic<"nl", 4>;
3641defm : BranchExtendedMnemonic<"le", 36>;
3642defm : BranchExtendedMnemonic<"ng", 36>;
3643defm : BranchExtendedMnemonic<"ne", 68>;
3644defm : BranchExtendedMnemonic<"nu", 100>;
3645defm : BranchExtendedMnemonic<"ns", 100>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003646
Ulrich Weigand865a1ef2013-06-20 16:15:12 +00003647def : InstAlias<"cmpwi $rA, $imm", (CMPWI CR0, gprc:$rA, s16imm:$imm)>;
3648def : InstAlias<"cmpw $rA, $rB", (CMPW CR0, gprc:$rA, gprc:$rB)>;
3649def : InstAlias<"cmplwi $rA, $imm", (CMPLWI CR0, gprc:$rA, u16imm:$imm)>;
3650def : InstAlias<"cmplw $rA, $rB", (CMPLW CR0, gprc:$rA, gprc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00003651def : InstAlias<"cmpdi $rA, $imm", (CMPDI CR0, g8rc:$rA, s16imm64:$imm)>;
Ulrich Weigand865a1ef2013-06-20 16:15:12 +00003652def : InstAlias<"cmpd $rA, $rB", (CMPD CR0, g8rc:$rA, g8rc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00003653def : InstAlias<"cmpldi $rA, $imm", (CMPLDI CR0, g8rc:$rA, u16imm64:$imm)>;
Ulrich Weigand865a1ef2013-06-20 16:15:12 +00003654def : InstAlias<"cmpld $rA, $rB", (CMPLD CR0, g8rc:$rA, g8rc:$rB)>;
3655
Ulrich Weigandc0944b52013-07-08 14:49:37 +00003656def : InstAlias<"cmpi $bf, 0, $rA, $imm", (CMPWI crrc:$bf, gprc:$rA, s16imm:$imm)>;
3657def : InstAlias<"cmp $bf, 0, $rA, $rB", (CMPW crrc:$bf, gprc:$rA, gprc:$rB)>;
3658def : InstAlias<"cmpli $bf, 0, $rA, $imm", (CMPLWI crrc:$bf, gprc:$rA, u16imm:$imm)>;
3659def : InstAlias<"cmpl $bf, 0, $rA, $rB", (CMPLW crrc:$bf, gprc:$rA, gprc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00003660def : InstAlias<"cmpi $bf, 1, $rA, $imm", (CMPDI crrc:$bf, g8rc:$rA, s16imm64:$imm)>;
Ulrich Weigandc0944b52013-07-08 14:49:37 +00003661def : InstAlias<"cmp $bf, 1, $rA, $rB", (CMPD crrc:$bf, g8rc:$rA, g8rc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00003662def : InstAlias<"cmpli $bf, 1, $rA, $imm", (CMPLDI crrc:$bf, g8rc:$rA, u16imm64:$imm)>;
Ulrich Weigandc0944b52013-07-08 14:49:37 +00003663def : InstAlias<"cmpl $bf, 1, $rA, $rB", (CMPLD crrc:$bf, g8rc:$rA, g8rc:$rB)>;
3664
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00003665multiclass TrapExtendedMnemonic<string name, int to> {
3666 def : InstAlias<"td"#name#"i $rA, $imm", (TDI to, g8rc:$rA, s16imm:$imm)>;
3667 def : InstAlias<"td"#name#" $rA, $rB", (TD to, g8rc:$rA, g8rc:$rB)>;
3668 def : InstAlias<"tw"#name#"i $rA, $imm", (TWI to, gprc:$rA, s16imm:$imm)>;
3669 def : InstAlias<"tw"#name#" $rA, $rB", (TW to, gprc:$rA, gprc:$rB)>;
3670}
3671defm : TrapExtendedMnemonic<"lt", 16>;
3672defm : TrapExtendedMnemonic<"le", 20>;
3673defm : TrapExtendedMnemonic<"eq", 4>;
3674defm : TrapExtendedMnemonic<"ge", 12>;
3675defm : TrapExtendedMnemonic<"gt", 8>;
3676defm : TrapExtendedMnemonic<"nl", 12>;
3677defm : TrapExtendedMnemonic<"ne", 24>;
3678defm : TrapExtendedMnemonic<"ng", 20>;
3679defm : TrapExtendedMnemonic<"llt", 2>;
3680defm : TrapExtendedMnemonic<"lle", 6>;
3681defm : TrapExtendedMnemonic<"lge", 5>;
3682defm : TrapExtendedMnemonic<"lgt", 1>;
3683defm : TrapExtendedMnemonic<"lnl", 5>;
3684defm : TrapExtendedMnemonic<"lng", 6>;
3685defm : TrapExtendedMnemonic<"u", 31>;