blob: af919fba8ee4c1e7051cd8d4fa8e09a8be1eadf0 [file] [log] [blame]
David Greene509be1f2010-02-09 23:52:19 +00001//======- X86InstrFragmentsSIMD.td - x86 ISA -------------*- tablegen -*-=====//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides pattern fragments useful for SIMD instructions.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// MMX Pattern Fragments
16//===----------------------------------------------------------------------===//
17
Dale Johannesendd224d22010-09-30 23:57:10 +000018def load_mmx : PatFrag<(ops node:$ptr), (x86mmx (load node:$ptr))>;
19def bc_mmx : PatFrag<(ops node:$in), (x86mmx (bitconvert node:$in))>;
David Greene03264ef2010-07-12 23:41:28 +000020
21//===----------------------------------------------------------------------===//
22// SSE specific DAG Nodes.
23//===----------------------------------------------------------------------===//
24
25def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
26 SDTCisFP<0>, SDTCisInt<2> ]>;
27def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
28 SDTCisFP<1>, SDTCisVT<3, i8>]>;
29
30def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
31def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
32def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
33 [SDNPCommutative, SDNPAssociative]>;
34def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
35 [SDNPCommutative, SDNPAssociative]>;
36def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
37 [SDNPCommutative, SDNPAssociative]>;
38def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
39def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
40def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Stuart Hastings9f208042011-06-01 04:39:42 +000041def X86fgetsign: SDNode<"X86ISD::FGETSIGNx86",SDTFPToIntOp>;
Duncan Sands0e4fcb82011-09-22 20:15:48 +000042def X86fhadd : SDNode<"X86ISD::FHADD", SDTFPBinOp>;
43def X86fhsub : SDNode<"X86ISD::FHSUB", SDTFPBinOp>;
David Greene03264ef2010-07-12 23:41:28 +000044def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
45def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Stuart Hastingsbe605492011-06-03 23:53:54 +000046def X86cmpss : SDNode<"X86ISD::FSETCCss", SDTX86Cmpss>;
47def X86cmpsd : SDNode<"X86ISD::FSETCCsd", SDTX86Cmpsd>;
David Greene03264ef2010-07-12 23:41:28 +000048def X86pshufb : SDNode<"X86ISD::PSHUFB",
49 SDTypeProfile<1, 2, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
50 SDTCisSameAs<0,2>]>>;
Bruno Cardoso Lopes7ba479d2011-07-13 21:36:47 +000051def X86andnp : SDNode<"X86ISD::ANDNP",
Bruno Cardoso Lopes9613b642011-07-13 21:36:51 +000052 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +000053 SDTCisSameAs<0,2>]>>;
Bruno Cardoso Lopesdb5fb912011-07-27 00:56:27 +000054def X86psignb : SDNode<"X86ISD::PSIGNB",
Nate Begeman97b72c92010-12-17 22:55:37 +000055 SDTypeProfile<1, 2, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
56 SDTCisSameAs<0,2>]>>;
Bruno Cardoso Lopesdb5fb912011-07-27 00:56:27 +000057def X86psignw : SDNode<"X86ISD::PSIGNW",
Nate Begeman97b72c92010-12-17 22:55:37 +000058 SDTypeProfile<1, 2, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
59 SDTCisSameAs<0,2>]>>;
Bruno Cardoso Lopesdb5fb912011-07-27 00:56:27 +000060def X86psignd : SDNode<"X86ISD::PSIGND",
Nate Begeman97b72c92010-12-17 22:55:37 +000061 SDTypeProfile<1, 2, [SDTCisVT<0, v4i32>, SDTCisSameAs<0,1>,
62 SDTCisSameAs<0,2>]>>;
David Greene03264ef2010-07-12 23:41:28 +000063def X86pextrb : SDNode<"X86ISD::PEXTRB",
64 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
65def X86pextrw : SDNode<"X86ISD::PEXTRW",
66 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
67def X86pinsrb : SDNode<"X86ISD::PINSRB",
68 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
69 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
70def X86pinsrw : SDNode<"X86ISD::PINSRW",
71 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
72 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
73def X86insrtps : SDNode<"X86ISD::INSERTPS",
74 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
75 SDTCisVT<2, v4f32>, SDTCisPtrTy<3>]>>;
76def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
77 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
78def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
Chris Lattner54e53292010-09-22 00:34:38 +000079 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
David Greene03264ef2010-07-12 23:41:28 +000080def X86vshl : SDNode<"X86ISD::VSHL", SDTIntShiftOp>;
81def X86vshr : SDNode<"X86ISD::VSRL", SDTIntShiftOp>;
82def X86cmpps : SDNode<"X86ISD::CMPPS", SDTX86VFCMP>;
83def X86cmppd : SDNode<"X86ISD::CMPPD", SDTX86VFCMP>;
84def X86pcmpeqb : SDNode<"X86ISD::PCMPEQB", SDTIntBinOp, [SDNPCommutative]>;
85def X86pcmpeqw : SDNode<"X86ISD::PCMPEQW", SDTIntBinOp, [SDNPCommutative]>;
86def X86pcmpeqd : SDNode<"X86ISD::PCMPEQD", SDTIntBinOp, [SDNPCommutative]>;
87def X86pcmpeqq : SDNode<"X86ISD::PCMPEQQ", SDTIntBinOp, [SDNPCommutative]>;
88def X86pcmpgtb : SDNode<"X86ISD::PCMPGTB", SDTIntBinOp>;
89def X86pcmpgtw : SDNode<"X86ISD::PCMPGTW", SDTIntBinOp>;
90def X86pcmpgtd : SDNode<"X86ISD::PCMPGTD", SDTIntBinOp>;
91def X86pcmpgtq : SDNode<"X86ISD::PCMPGTQ", SDTIntBinOp>;
92
93def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +000094 SDTCisVec<1>,
95 SDTCisSameAs<2, 1>]>;
David Greene03264ef2010-07-12 23:41:28 +000096def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +000097def X86testp : SDNode<"X86ISD::TESTP", SDTX86CmpPTest>;
David Greene03264ef2010-07-12 23:41:28 +000098
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +000099// Specific shuffle nodes - At some point ISD::VECTOR_SHUFFLE will always get
100// translated into one of the target nodes below during lowering.
101// Note: this is a work in progress...
102def SDTShuff1Op : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0,1>]>;
103def SDTShuff2Op : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
104 SDTCisSameAs<0,2>]>;
105
106def SDTShuff2OpI : SDTypeProfile<1, 2, [SDTCisVec<0>,
107 SDTCisSameAs<0,1>, SDTCisInt<2>]>;
108def SDTShuff3OpI : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
109 SDTCisSameAs<0,2>, SDTCisInt<3>]>;
110
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000111def SDTVBroadcast : SDTypeProfile<1, 1, [SDTCisVec<0>]>;
112
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000113def X86PAlign : SDNode<"X86ISD::PALIGN", SDTShuff3OpI>;
114
115def X86PShufd : SDNode<"X86ISD::PSHUFD", SDTShuff2OpI>;
116def X86PShufhw : SDNode<"X86ISD::PSHUFHW", SDTShuff2OpI>;
117def X86PShuflw : SDNode<"X86ISD::PSHUFLW", SDTShuff2OpI>;
118
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000119def X86Shufpd : SDNode<"X86ISD::SHUFPD", SDTShuff3OpI>;
120def X86Shufps : SDNode<"X86ISD::SHUFPS", SDTShuff3OpI>;
121
122def X86Movddup : SDNode<"X86ISD::MOVDDUP", SDTShuff1Op>;
123def X86Movshdup : SDNode<"X86ISD::MOVSHDUP", SDTShuff1Op>;
124def X86Movsldup : SDNode<"X86ISD::MOVSLDUP", SDTShuff1Op>;
125
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000126def X86Movsd : SDNode<"X86ISD::MOVSD", SDTShuff2Op>;
127def X86Movss : SDNode<"X86ISD::MOVSS", SDTShuff2Op>;
128
129def X86Movlhps : SDNode<"X86ISD::MOVLHPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000130def X86Movlhpd : SDNode<"X86ISD::MOVLHPD", SDTShuff2Op>;
Bruno Cardoso Lopes03e4c352010-08-31 21:15:21 +0000131def X86Movhlps : SDNode<"X86ISD::MOVHLPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000132def X86Movhlpd : SDNode<"X86ISD::MOVHLPD", SDTShuff2Op>;
133
Bruno Cardoso Lopesb3825212010-09-01 05:08:25 +0000134def X86Movlps : SDNode<"X86ISD::MOVLPS", SDTShuff2Op>;
135def X86Movlpd : SDNode<"X86ISD::MOVLPD", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000136
Bruno Cardoso Lopesf8fe47b2011-07-26 22:03:40 +0000137def X86Unpcklps : SDNode<"X86ISD::UNPCKLPS", SDTShuff2Op>;
138def X86Unpcklpd : SDNode<"X86ISD::UNPCKLPD", SDTShuff2Op>;
David Greenedd567b22011-03-02 17:23:43 +0000139def X86Unpcklpsy : SDNode<"X86ISD::VUNPCKLPSY", SDTShuff2Op>;
140def X86Unpcklpdy : SDNode<"X86ISD::VUNPCKLPDY", SDTShuff2Op>;
Bruno Cardoso Lopesf8fe47b2011-07-26 22:03:40 +0000141
142def X86Unpckhps : SDNode<"X86ISD::UNPCKHPS", SDTShuff2Op>;
143def X86Unpckhpd : SDNode<"X86ISD::UNPCKHPD", SDTShuff2Op>;
144def X86Unpckhpsy : SDNode<"X86ISD::VUNPCKHPSY", SDTShuff2Op>;
145def X86Unpckhpdy : SDNode<"X86ISD::VUNPCKHPDY", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000146
147def X86Punpcklbw : SDNode<"X86ISD::PUNPCKLBW", SDTShuff2Op>;
148def X86Punpcklwd : SDNode<"X86ISD::PUNPCKLWD", SDTShuff2Op>;
149def X86Punpckldq : SDNode<"X86ISD::PUNPCKLDQ", SDTShuff2Op>;
150def X86Punpcklqdq : SDNode<"X86ISD::PUNPCKLQDQ", SDTShuff2Op>;
151
152def X86Punpckhbw : SDNode<"X86ISD::PUNPCKHBW", SDTShuff2Op>;
153def X86Punpckhwd : SDNode<"X86ISD::PUNPCKHWD", SDTShuff2Op>;
154def X86Punpckhdq : SDNode<"X86ISD::PUNPCKHDQ", SDTShuff2Op>;
155def X86Punpckhqdq : SDNode<"X86ISD::PUNPCKHQDQ", SDTShuff2Op>;
156
Bruno Cardoso Lopes27a30a72011-07-27 00:56:34 +0000157def X86VPermilps : SDNode<"X86ISD::VPERMILPS", SDTShuff2OpI>;
158def X86VPermilpsy : SDNode<"X86ISD::VPERMILPSY", SDTShuff2OpI>;
159def X86VPermilpd : SDNode<"X86ISD::VPERMILPD", SDTShuff2OpI>;
160def X86VPermilpdy : SDNode<"X86ISD::VPERMILPDY", SDTShuff2OpI>;
Bruno Cardoso Lopesb878caa2011-07-21 01:55:47 +0000161
Bruno Cardoso Lopesf15dfe52011-08-12 21:48:26 +0000162def X86VPerm2f128 : SDNode<"X86ISD::VPERM2F128", SDTShuff3OpI>;
163
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000164def X86VBroadcast : SDNode<"X86ISD::VBROADCAST", SDTVBroadcast>;
165
David Greene03264ef2010-07-12 23:41:28 +0000166//===----------------------------------------------------------------------===//
167// SSE Complex Patterns
168//===----------------------------------------------------------------------===//
169
170// These are 'extloads' from a scalar to the low element of a vector, zeroing
171// the top elements. These are used for the SSE 'ss' and 'sd' instruction
172// forms.
173def sse_load_f32 : ComplexPattern<v4f32, 5, "SelectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000174 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
175 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000176def sse_load_f64 : ComplexPattern<v2f64, 5, "SelectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000177 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
178 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000179
180def ssmem : Operand<v4f32> {
181 let PrintMethod = "printf32mem";
182 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
183 let ParserMatchClass = X86MemAsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000184 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000185}
186def sdmem : Operand<v2f64> {
187 let PrintMethod = "printf64mem";
188 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
189 let ParserMatchClass = X86MemAsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000190 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000191}
192
193//===----------------------------------------------------------------------===//
194// SSE pattern fragments
195//===----------------------------------------------------------------------===//
196
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000197// 128-bit load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000198def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
199def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
200def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
201def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
202
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000203// 256-bit load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000204def loadv8f32 : PatFrag<(ops node:$ptr), (v8f32 (load node:$ptr))>;
205def loadv4f64 : PatFrag<(ops node:$ptr), (v4f64 (load node:$ptr))>;
206def loadv8i32 : PatFrag<(ops node:$ptr), (v8i32 (load node:$ptr))>;
207def loadv4i64 : PatFrag<(ops node:$ptr), (v4i64 (load node:$ptr))>;
208
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000209// Like 'store', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000210def alignedstore : PatFrag<(ops node:$val, node:$ptr),
211 (store node:$val, node:$ptr), [{
212 return cast<StoreSDNode>(N)->getAlignment() >= 16;
213}]>;
214
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000215// Like 'store', but always requires 256-bit vector alignment.
216def alignedstore256 : PatFrag<(ops node:$val, node:$ptr),
217 (store node:$val, node:$ptr), [{
218 return cast<StoreSDNode>(N)->getAlignment() >= 32;
219}]>;
220
221// Like 'load', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000222def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
223 return cast<LoadSDNode>(N)->getAlignment() >= 16;
224}]>;
225
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000226// Like 'load', but always requires 256-bit vector alignment.
227def alignedload256 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
228 return cast<LoadSDNode>(N)->getAlignment() >= 32;
229}]>;
230
David Greene03264ef2010-07-12 23:41:28 +0000231def alignedloadfsf32 : PatFrag<(ops node:$ptr),
232 (f32 (alignedload node:$ptr))>;
233def alignedloadfsf64 : PatFrag<(ops node:$ptr),
234 (f64 (alignedload node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000235
236// 128-bit aligned load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000237def alignedloadv4f32 : PatFrag<(ops node:$ptr),
238 (v4f32 (alignedload node:$ptr))>;
239def alignedloadv2f64 : PatFrag<(ops node:$ptr),
240 (v2f64 (alignedload node:$ptr))>;
241def alignedloadv4i32 : PatFrag<(ops node:$ptr),
242 (v4i32 (alignedload node:$ptr))>;
243def alignedloadv2i64 : PatFrag<(ops node:$ptr),
244 (v2i64 (alignedload node:$ptr))>;
245
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000246// 256-bit aligned load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000247def alignedloadv8f32 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000248 (v8f32 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000249def alignedloadv4f64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000250 (v4f64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000251def alignedloadv8i32 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000252 (v8i32 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000253def alignedloadv4i64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000254 (v4i64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000255
256// Like 'load', but uses special alignment checks suitable for use in
257// memory operands in most SSE instructions, which are required to
258// be naturally aligned on some targets but not on others. If the subtarget
259// allows unaligned accesses, match any load, though this may require
260// setting a feature bit in the processor (on startup, for example).
261// Opteron 10h and later implement such a feature.
262def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
263 return Subtarget->hasVectorUAMem()
264 || cast<LoadSDNode>(N)->getAlignment() >= 16;
265}]>;
266
267def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
268def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000269
270// 128-bit memop pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000271def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
272def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
273def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
274def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Dale Johannesen1eea3512010-09-13 21:15:43 +0000275def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000276def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
277
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000278// 256-bit memop pattern fragments
Bruno Cardoso Lopes9de0ca72010-07-19 23:32:44 +0000279def memopv32i8 : PatFrag<(ops node:$ptr), (v32i8 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000280def memopv8f32 : PatFrag<(ops node:$ptr), (v8f32 (memop node:$ptr))>;
281def memopv4f64 : PatFrag<(ops node:$ptr), (v4f64 (memop node:$ptr))>;
Bruno Cardoso Lopes3d6a3a02010-08-06 20:03:27 +0000282def memopv4i64 : PatFrag<(ops node:$ptr), (v4i64 (memop node:$ptr))>;
283def memopv8i32 : PatFrag<(ops node:$ptr), (v8i32 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000284
285// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
286// 16-byte boundary.
287// FIXME: 8 byte alignment for mmx reads is not required
288def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
289 return cast<LoadSDNode>(N)->getAlignment() >= 8;
290}]>;
291
Dale Johannesendd224d22010-09-30 23:57:10 +0000292def memopmmx : PatFrag<(ops node:$ptr), (x86mmx (memop64 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000293
294// MOVNT Support
295// Like 'store', but requires the non-temporal bit to be set
296def nontemporalstore : PatFrag<(ops node:$val, node:$ptr),
297 (st node:$val, node:$ptr), [{
298 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
299 return ST->isNonTemporal();
300 return false;
301}]>;
302
303def alignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
304 (st node:$val, node:$ptr), [{
305 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
306 return ST->isNonTemporal() && !ST->isTruncatingStore() &&
307 ST->getAddressingMode() == ISD::UNINDEXED &&
308 ST->getAlignment() >= 16;
309 return false;
310}]>;
311
312def unalignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
313 (st node:$val, node:$ptr), [{
314 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
315 return ST->isNonTemporal() &&
316 ST->getAlignment() < 16;
317 return false;
318}]>;
319
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000320// 128-bit bitconvert pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000321def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
322def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
323def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
324def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
325def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
326def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
327
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000328// 256-bit bitconvert pattern fragments
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000329def bc_v8i32 : PatFrag<(ops node:$in), (v8i32 (bitconvert node:$in))>;
Bruno Cardoso Lopes1021b4a2011-07-13 01:15:33 +0000330def bc_v4i64 : PatFrag<(ops node:$in), (v4i64 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000331
David Greene03264ef2010-07-12 23:41:28 +0000332def vzmovl_v2i64 : PatFrag<(ops node:$src),
333 (bitconvert (v2i64 (X86vzmovl
334 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
335def vzmovl_v4i32 : PatFrag<(ops node:$src),
336 (bitconvert (v4i32 (X86vzmovl
337 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
338
339def vzload_v2i64 : PatFrag<(ops node:$src),
340 (bitconvert (v2i64 (X86vzload node:$src)))>;
341
342
343def fp32imm0 : PatLeaf<(f32 fpimm), [{
344 return N->isExactlyValue(+0.0);
345}]>;
346
347// BYTE_imm - Transform bit immediates into byte immediates.
348def BYTE_imm : SDNodeXForm<imm, [{
349 // Transformation function: imm >> 3
350 return getI32Imm(N->getZExtValue() >> 3);
351}]>;
352
353// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
354// SHUFP* etc. imm.
355def SHUFFLE_get_shuf_imm : SDNodeXForm<vector_shuffle, [{
356 return getI8Imm(X86::getShuffleSHUFImmediate(N));
357}]>;
358
359// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
360// PSHUFHW imm.
361def SHUFFLE_get_pshufhw_imm : SDNodeXForm<vector_shuffle, [{
362 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
363}]>;
364
365// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
366// PSHUFLW imm.
367def SHUFFLE_get_pshuflw_imm : SDNodeXForm<vector_shuffle, [{
368 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
369}]>;
370
371// SHUFFLE_get_palign_imm xform function: convert vector_shuffle mask to
372// a PALIGNR imm.
373def SHUFFLE_get_palign_imm : SDNodeXForm<vector_shuffle, [{
374 return getI8Imm(X86::getShufflePALIGNRImmediate(N));
375}]>;
376
David Greenec4da1102011-02-03 15:50:00 +0000377// EXTRACT_get_vextractf128_imm xform function: convert extract_subvector index
378// to VEXTRACTF128 imm.
379def EXTRACT_get_vextractf128_imm : SDNodeXForm<extract_subvector, [{
380 return getI8Imm(X86::getExtractVEXTRACTF128Immediate(N));
381}]>;
382
Bruno Cardoso Lopesdb5fb912011-07-27 00:56:27 +0000383// INSERT_get_vinsertf128_imm xform function: convert insert_subvector index to
David Greene653f1ee2011-02-04 16:08:29 +0000384// VINSERTF128 imm.
385def INSERT_get_vinsertf128_imm : SDNodeXForm<insert_subvector, [{
386 return getI8Imm(X86::getInsertVINSERTF128Immediate(N));
387}]>;
388
David Greene03264ef2010-07-12 23:41:28 +0000389def splat_lo : PatFrag<(ops node:$lhs, node:$rhs),
390 (vector_shuffle node:$lhs, node:$rhs), [{
391 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
392 return SVOp->isSplat() && SVOp->getSplatIndex() == 0;
393}]>;
394
395def movddup : PatFrag<(ops node:$lhs, node:$rhs),
396 (vector_shuffle node:$lhs, node:$rhs), [{
397 return X86::isMOVDDUPMask(cast<ShuffleVectorSDNode>(N));
398}]>;
399
400def movhlps : PatFrag<(ops node:$lhs, node:$rhs),
401 (vector_shuffle node:$lhs, node:$rhs), [{
402 return X86::isMOVHLPSMask(cast<ShuffleVectorSDNode>(N));
403}]>;
404
405def movhlps_undef : PatFrag<(ops node:$lhs, node:$rhs),
406 (vector_shuffle node:$lhs, node:$rhs), [{
407 return X86::isMOVHLPS_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
408}]>;
409
410def movlhps : PatFrag<(ops node:$lhs, node:$rhs),
411 (vector_shuffle node:$lhs, node:$rhs), [{
412 return X86::isMOVLHPSMask(cast<ShuffleVectorSDNode>(N));
413}]>;
414
415def movlp : PatFrag<(ops node:$lhs, node:$rhs),
416 (vector_shuffle node:$lhs, node:$rhs), [{
417 return X86::isMOVLPMask(cast<ShuffleVectorSDNode>(N));
418}]>;
419
420def movl : PatFrag<(ops node:$lhs, node:$rhs),
421 (vector_shuffle node:$lhs, node:$rhs), [{
422 return X86::isMOVLMask(cast<ShuffleVectorSDNode>(N));
423}]>;
424
David Greene03264ef2010-07-12 23:41:28 +0000425def unpckl : PatFrag<(ops node:$lhs, node:$rhs),
426 (vector_shuffle node:$lhs, node:$rhs), [{
427 return X86::isUNPCKLMask(cast<ShuffleVectorSDNode>(N));
428}]>;
429
430def unpckh : PatFrag<(ops node:$lhs, node:$rhs),
431 (vector_shuffle node:$lhs, node:$rhs), [{
432 return X86::isUNPCKHMask(cast<ShuffleVectorSDNode>(N));
433}]>;
434
David Greene03264ef2010-07-12 23:41:28 +0000435def pshufd : PatFrag<(ops node:$lhs, node:$rhs),
436 (vector_shuffle node:$lhs, node:$rhs), [{
437 return X86::isPSHUFDMask(cast<ShuffleVectorSDNode>(N));
438}], SHUFFLE_get_shuf_imm>;
439
440def shufp : PatFrag<(ops node:$lhs, node:$rhs),
441 (vector_shuffle node:$lhs, node:$rhs), [{
442 return X86::isSHUFPMask(cast<ShuffleVectorSDNode>(N));
443}], SHUFFLE_get_shuf_imm>;
444
445def pshufhw : PatFrag<(ops node:$lhs, node:$rhs),
446 (vector_shuffle node:$lhs, node:$rhs), [{
447 return X86::isPSHUFHWMask(cast<ShuffleVectorSDNode>(N));
448}], SHUFFLE_get_pshufhw_imm>;
449
450def pshuflw : PatFrag<(ops node:$lhs, node:$rhs),
451 (vector_shuffle node:$lhs, node:$rhs), [{
452 return X86::isPSHUFLWMask(cast<ShuffleVectorSDNode>(N));
453}], SHUFFLE_get_pshuflw_imm>;
454
David Greenec4da1102011-02-03 15:50:00 +0000455def vextractf128_extract : PatFrag<(ops node:$bigvec, node:$index),
456 (extract_subvector node:$bigvec,
457 node:$index), [{
458 return X86::isVEXTRACTF128Index(N);
459}], EXTRACT_get_vextractf128_imm>;
David Greene653f1ee2011-02-04 16:08:29 +0000460
461def vinsertf128_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
462 node:$index),
463 (insert_subvector node:$bigvec, node:$smallvec,
464 node:$index), [{
465 return X86::isVINSERTF128Index(N);
466}], INSERT_get_vinsertf128_imm>;
Bruno Cardoso Lopes123dff02011-07-25 23:05:25 +0000467