blob: 8b011d609644ad2b29e73a0c551b27718bd1e398 [file] [log] [blame]
Chris Lattner71eb0772009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Jim Grosbachd0d13292010-12-01 03:45:07 +000015#include "ARMAsmPrinter.h"
Craig Topper188ed9d2012-03-17 07:33:42 +000016#include "ARM.h"
Evan Chenge45d6852011-01-11 21:46:47 +000017#include "ARMConstantPoolValue.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000018#include "ARMMachineFunctionInfo.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000019#include "ARMTargetMachine.h"
Jason W Kim109ff292010-10-11 23:01:44 +000020#include "ARMTargetObjectFile.h"
Evan Chenge45d6852011-01-11 21:46:47 +000021#include "InstPrinter/ARMInstPrinter.h"
Evan Chenga20cde32011-07-20 23:34:39 +000022#include "MCTargetDesc/ARMAddressingModes.h"
23#include "MCTargetDesc/ARMMCExpr.h"
Jim Grosbach330840f2012-10-04 21:33:24 +000024#include "llvm/ADT/SetVector.h"
25#include "llvm/ADT/SmallString.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000026#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Cheng10043e22007-01-19 07:51:42 +000027#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000028#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000029#include "llvm/IR/Constants.h"
30#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000031#include "llvm/IR/DebugInfo.h"
Rafael Espindola894843c2014-01-07 21:19:40 +000032#include "llvm/IR/Mangler.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000033#include "llvm/IR/Module.h"
34#include "llvm/IR/Type.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000035#include "llvm/MC/MCAsmInfo.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000036#include "llvm/MC/MCAssembler.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000037#include "llvm/MC/MCContext.h"
Jack Carter718da0b2013-01-30 02:24:33 +000038#include "llvm/MC/MCELFStreamer.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000039#include "llvm/MC/MCInst.h"
Benjamin Kramer4e629f72012-11-26 13:34:22 +000040#include "llvm/MC/MCInstBuilder.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000041#include "llvm/MC/MCObjectStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000042#include "llvm/MC/MCSectionMachO.h"
Chris Lattner4b7dadb2009-08-19 05:49:37 +000043#include "llvm/MC/MCStreamer.h"
Chris Lattner4cd44982009-09-13 17:14:04 +000044#include "llvm/MC/MCSymbol.h"
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +000045#include "llvm/Support/ARMBuildAttributes.h"
Renato Golinf5f373f2015-05-08 21:04:27 +000046#include "llvm/Support/TargetParser.h"
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +000047#include "llvm/Support/COFF.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000048#include "llvm/Support/CommandLine.h"
Devang Patela52ddc42010-08-04 22:39:39 +000049#include "llvm/Support/Debug.h"
Jack Carter718da0b2013-01-30 02:24:33 +000050#include "llvm/Support/ELF.h"
Torok Edwinf8d479c2009-07-08 20:55:50 +000051#include "llvm/Support/ErrorHandling.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000052#include "llvm/Support/TargetRegistry.h"
Chris Lattnerd20699b2010-04-04 08:18:47 +000053#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000054#include "llvm/Target/TargetMachine.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000055#include <cctype>
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000056using namespace llvm;
57
Chandler Carruth84e68b22014-04-22 02:41:26 +000058#define DEBUG_TYPE "asm-printer"
59
David Blaikie94598322015-01-18 20:29:04 +000060ARMAsmPrinter::ARMAsmPrinter(TargetMachine &TM,
61 std::unique_ptr<MCStreamer> Streamer)
62 : AsmPrinter(TM, std::move(Streamer)), AFI(nullptr), MCP(nullptr),
Artyom Skrobove9b3fb82015-12-07 14:22:39 +000063 InConstantPool(false), OptimizationGoals(-1) {}
David Blaikie94598322015-01-18 20:29:04 +000064
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000065void ARMAsmPrinter::EmitFunctionBodyEnd() {
66 // Make sure to terminate any constant pools that were at the end
67 // of the function.
68 if (!InConstantPool)
69 return;
70 InConstantPool = false;
Lang Hames9ff69c82015-04-24 19:11:51 +000071 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000072}
Owen Anderson0ca562e2011-10-04 23:26:17 +000073
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000074void ARMAsmPrinter::EmitFunctionEntryLabel() {
Chris Lattner56db8c32010-01-27 23:58:11 +000075 if (AFI->isThumbFunction()) {
Lang Hames9ff69c82015-04-24 19:11:51 +000076 OutStreamer->EmitAssemblerFlag(MCAF_Code16);
77 OutStreamer->EmitThumbFunc(CurrentFnSym);
Chris Lattner56db8c32010-01-27 23:58:11 +000078 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +000079
Lang Hames9ff69c82015-04-24 19:11:51 +000080 OutStreamer->EmitLabel(CurrentFnSym);
Chris Lattner56db8c32010-01-27 23:58:11 +000081}
82
Mehdi Aminibd7287e2015-07-16 06:11:10 +000083void ARMAsmPrinter::EmitXXStructor(const DataLayout &DL, const Constant *CV) {
84 uint64_t Size = getDataLayout().getTypeAllocSize(CV->getType());
James Molloy6685c082012-01-26 09:25:43 +000085 assert(Size && "C++ constructor pointer had zero size!");
86
Bill Wendlingdfb45f42012-02-15 09:14:08 +000087 const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts());
James Molloy6685c082012-01-26 09:25:43 +000088 assert(GV && "C++ constructor pointer was not a GlobalValue!");
89
Jim Grosbach13760bd2015-05-30 01:25:56 +000090 const MCExpr *E = MCSymbolRefExpr::create(GetARMGVSymbol(GV,
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +000091 ARMII::MO_NO_FLAG),
Tim Northoverd6a729b2014-01-06 14:28:05 +000092 (Subtarget->isTargetELF()
93 ? MCSymbolRefExpr::VK_ARM_TARGET1
94 : MCSymbolRefExpr::VK_None),
James Molloy6685c082012-01-26 09:25:43 +000095 OutContext);
Jim Grosbach1a597112014-04-03 23:43:18 +000096
Lang Hames9ff69c82015-04-24 19:11:51 +000097 OutStreamer->EmitValue(E, Size);
James Molloy6685c082012-01-26 09:25:43 +000098}
99
Jim Grosbach080fdf42010-09-30 01:57:53 +0000100/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000101/// method to print assembly for each instruction.
102///
103bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng10043e22007-01-19 07:51:42 +0000104 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5e3ac182008-09-18 07:27:23 +0000105 MCP = MF.getConstantPool();
Eric Christophera49d68e2015-02-17 20:02:32 +0000106 Subtarget = &MF.getSubtarget<ARMSubtarget>();
Rafael Espindola27f8bdc2006-05-23 02:48:20 +0000107
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000108 SetupMachineFunction(MF);
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000109 const Function* F = MF.getFunction();
110 const TargetMachine& TM = MF.getTarget();
111
112 // Calculate this function's optimization goal.
113 unsigned OptimizationGoal;
114 if (F->hasFnAttribute(Attribute::OptimizeNone))
115 // For best debugging illusion, speed and small size sacrificed
116 OptimizationGoal = 6;
117 else if (F->optForMinSize())
118 // Aggressively for small size, speed and debug illusion sacrificed
119 OptimizationGoal = 4;
120 else if (F->optForSize())
121 // For small size, but speed and debugging illusion preserved
122 OptimizationGoal = 3;
123 else if (TM.getOptLevel() == CodeGenOpt::Aggressive)
124 // Aggressively for speed, small size and debug illusion sacrificed
125 OptimizationGoal = 2;
126 else if (TM.getOptLevel() > CodeGenOpt::None)
127 // For speed, but small size and good debug illusion preserved
128 OptimizationGoal = 1;
129 else // TM.getOptLevel() == CodeGenOpt::None
130 // For good debugging, but speed and small size preserved
131 OptimizationGoal = 5;
132
133 // Combine a new optimization goal with existing ones.
134 if (OptimizationGoals == -1) // uninitialized goals
135 OptimizationGoals = OptimizationGoal;
136 else if (OptimizationGoals != (int)OptimizationGoal) // conflicting goals
137 OptimizationGoals = 0;
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000138
139 if (Subtarget->isTargetCOFF()) {
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000140 bool Internal = F->hasInternalLinkage();
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000141 COFF::SymbolStorageClass Scl = Internal ? COFF::IMAGE_SYM_CLASS_STATIC
142 : COFF::IMAGE_SYM_CLASS_EXTERNAL;
143 int Type = COFF::IMAGE_SYM_DTYPE_FUNCTION << COFF::SCT_COMPLEX_TYPE_SHIFT;
144
Lang Hames9ff69c82015-04-24 19:11:51 +0000145 OutStreamer->BeginCOFFSymbolDef(CurrentFnSym);
146 OutStreamer->EmitCOFFSymbolStorageClass(Scl);
147 OutStreamer->EmitCOFFSymbolType(Type);
148 OutStreamer->EndCOFFSymbolDef();
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000149 }
150
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000151 // Emit the rest of the function body.
152 EmitFunctionBody();
153
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +0000154 // If we need V4T thumb mode Register Indirect Jump pads, emit them.
155 // These are created per function, rather than per TU, since it's
156 // relatively easy to exceed the thumb branch range within a TU.
157 if (! ThumbIndirectPads.empty()) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000158 OutStreamer->EmitAssemblerFlag(MCAF_Code16);
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +0000159 EmitAlignment(1);
160 for (unsigned i = 0, e = ThumbIndirectPads.size(); i < e; i++) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000161 OutStreamer->EmitLabel(ThumbIndirectPads[i].second);
162 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBX)
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +0000163 .addReg(ThumbIndirectPads[i].first)
164 // Add predicate operands.
165 .addImm(ARMCC::AL)
166 .addReg(0));
167 }
168 ThumbIndirectPads.clear();
169 }
170
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000171 // We didn't modify anything.
172 return false;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000173}
174
Evan Chengb23b50d2009-06-29 07:51:04 +0000175void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Tim Northoverb4c61f82015-05-13 20:28:41 +0000176 raw_ostream &O) {
Evan Chengb23b50d2009-06-29 07:51:04 +0000177 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov25229082009-11-24 00:44:37 +0000178 unsigned TF = MO.getTargetFlags();
179
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000180 switch (MO.getType()) {
Craig Toppere55c5562012-02-07 02:50:20 +0000181 default: llvm_unreachable("<unknown operand type>");
Bob Wilson2e076c42009-06-22 23:27:02 +0000182 case MachineOperand::MO_Register: {
183 unsigned Reg = MO.getReg();
Chris Lattner93e3ef62009-10-19 20:59:55 +0000184 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach2c950272010-10-06 21:22:32 +0000185 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Weiming Zhaoc5987002013-02-14 18:10:21 +0000186 if(ARM::GPRPairRegClass.contains(Reg)) {
187 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +0000188 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000189 Reg = TRI->getSubReg(Reg, ARM::gsub_0);
190 }
Jim Grosbach2c950272010-10-06 21:22:32 +0000191 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000192 break;
Bob Wilson2e076c42009-06-22 23:27:02 +0000193 }
Evan Cheng10043e22007-01-19 07:51:42 +0000194 case MachineOperand::MO_Immediate: {
Evan Cheng83e0d482009-09-28 09:14:39 +0000195 int64_t Imm = MO.getImm();
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000196 O << '#';
Tim Northoverb4c61f82015-05-13 20:28:41 +0000197 if (TF == ARMII::MO_LO16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000198 O << ":lower16:";
Tim Northoverb4c61f82015-05-13 20:28:41 +0000199 else if (TF == ARMII::MO_HI16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000200 O << ":upper16:";
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000201 O << Imm;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000202 break;
Evan Cheng10043e22007-01-19 07:51:42 +0000203 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000204 case MachineOperand::MO_MachineBasicBlock:
Matt Arsenault8b643552015-06-09 00:31:39 +0000205 MO.getMBB()->getSymbol()->print(O, MAI);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000206 return;
Rafael Espindola75269be2006-07-16 01:02:57 +0000207 case MachineOperand::MO_GlobalAddress: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000208 const GlobalValue *GV = MO.getGlobal();
Tim Northoverb4c61f82015-05-13 20:28:41 +0000209 if (TF & ARMII::MO_LO16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000210 O << ":lower16:";
Tim Northoverb4c61f82015-05-13 20:28:41 +0000211 else if (TF & ARMII::MO_HI16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000212 O << ":upper16:";
Matt Arsenault8b643552015-06-09 00:31:39 +0000213 GetARMGVSymbol(GV, TF)->print(O, MAI);
Anton Korobeynikovbff4b372008-11-22 16:15:34 +0000214
Chris Lattnerf33c7fc2010-04-03 22:28:33 +0000215 printOffset(MO.getOffset(), O);
Jim Grosbachf49540c2010-10-06 21:36:43 +0000216 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +0000217 O << "(PLT)";
Evan Cheng10043e22007-01-19 07:51:42 +0000218 break;
Rafael Espindola75269be2006-07-16 01:02:57 +0000219 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000220 case MachineOperand::MO_ConstantPoolIndex:
Matt Arsenault8b643552015-06-09 00:31:39 +0000221 GetCPISymbol(MO.getIndex())->print(O, MAI);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000222 break;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000223 }
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000224}
225
Evan Chengb23b50d2009-06-29 07:51:04 +0000226//===--------------------------------------------------------------------===//
227
Chris Lattner68d64aa2010-01-25 19:51:38 +0000228MCSymbol *ARMAsmPrinter::
Tim Northover4998a472015-05-13 20:28:38 +0000229GetARMJTIPICJumpTableLabel(unsigned uid) const {
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000230 const DataLayout &DL = getDataLayout();
Chris Lattner68d64aa2010-01-25 19:51:38 +0000231 SmallString<60> Name;
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000232 raw_svector_ostream(Name) << DL.getPrivateGlobalPrefix() << "JTI"
Tim Northover4998a472015-05-13 20:28:38 +0000233 << getFunctionNumber() << '_' << uid;
Jim Grosbach6f482002015-05-18 18:43:14 +0000234 return OutContext.getOrCreateSymbol(Name);
Chris Lattner6330d532010-01-25 19:39:52 +0000235}
236
Evan Chengb23b50d2009-06-29 07:51:04 +0000237bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattner3bb09762010-04-04 05:29:35 +0000238 unsigned AsmVariant, const char *ExtraCode,
239 raw_ostream &O) {
Evan Cheng10043e22007-01-19 07:51:42 +0000240 // Does this asm operand have a single letter operand modifier?
241 if (ExtraCode && ExtraCode[0]) {
242 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikovcfed3002009-08-08 23:10:41 +0000243
Evan Cheng10043e22007-01-19 07:51:42 +0000244 switch (ExtraCode[0]) {
Jack Carter5e69cff2012-06-26 13:49:27 +0000245 default:
246 // See if this is a generic print operand
247 return AsmPrinter::PrintAsmOperand(MI, OpNum, AsmVariant, ExtraCode, O);
Bob Wilson9ce44e22009-07-09 23:54:51 +0000248 case 'a': // Print as a memory address.
249 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach136ed512010-09-30 15:25:22 +0000250 O << "["
251 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
252 << "]";
Bob Wilson9ce44e22009-07-09 23:54:51 +0000253 return false;
254 }
255 // Fallthrough
256 case 'c': // Don't print "#" before an immediate operand.
Bob Wilsonceffeb62009-08-21 21:58:55 +0000257 if (!MI->getOperand(OpNum).isImm())
258 return true;
Jim Grosbach080fdf42010-09-30 01:57:53 +0000259 O << MI->getOperand(OpNum).getImm();
Bob Wilson0669f6d2009-04-06 21:46:51 +0000260 return false;
Evan Cheng1e150de2007-04-04 00:13:29 +0000261 case 'P': // Print a VFP double precision register.
Evan Cheng0c2544f2009-12-08 23:06:22 +0000262 case 'q': // Print a NEON quad precision register.
Chris Lattner76c564b2010-04-04 04:47:45 +0000263 printOperand(MI, OpNum, O);
Evan Chengea28fc52007-03-08 22:42:46 +0000264 return false;
Eric Christopher76178832011-05-24 22:10:34 +0000265 case 'y': // Print a VFP single precision register as indexed double.
Eric Christopher76178832011-05-24 22:10:34 +0000266 if (MI->getOperand(OpNum).isReg()) {
267 unsigned Reg = MI->getOperand(OpNum).getReg();
Eric Christopherfc6de422014-08-05 02:39:49 +0000268 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Jakob Stoklund Olesen5541f602012-05-30 23:00:43 +0000269 // Find the 'd' register that has this 's' register as a sub-register,
270 // and determine the lane number.
271 for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR) {
272 if (!ARM::DPRRegClass.contains(*SR))
273 continue;
274 bool Lane0 = TRI->getSubReg(*SR, ARM::ssub_0) == Reg;
275 O << ARMInstPrinter::getRegisterName(*SR) << (Lane0 ? "[0]" : "[1]");
276 return false;
277 }
Eric Christopher76178832011-05-24 22:10:34 +0000278 }
Eric Christopher1b724942011-05-24 23:27:13 +0000279 return true;
Eric Christopherd4562562011-05-24 22:27:43 +0000280 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christopherb1dda562011-05-24 23:15:43 +0000281 if (!MI->getOperand(OpNum).isImm())
282 return true;
283 O << ~(MI->getOperand(OpNum).getImm());
284 return false;
Eric Christopherd4562562011-05-24 22:27:43 +0000285 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher1b724942011-05-24 23:27:13 +0000286 if (!MI->getOperand(OpNum).isImm())
287 return true;
288 O << (MI->getOperand(OpNum).getImm() & 0xffff);
289 return false;
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000290 case 'M': { // A register range suitable for LDM/STM.
291 if (!MI->getOperand(OpNum).isReg())
292 return true;
293 const MachineOperand &MO = MI->getOperand(OpNum);
294 unsigned RegBegin = MO.getReg();
295 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
296 // already got the operands in registers that are operands to the
297 // inline asm statement.
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000298 O << "{";
299 if (ARM::GPRPairRegClass.contains(RegBegin)) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000300 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000301 unsigned Reg0 = TRI->getSubReg(RegBegin, ARM::gsub_0);
Alp Toker98444342014-04-19 23:56:35 +0000302 O << ARMInstPrinter::getRegisterName(Reg0) << ", ";
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000303 RegBegin = TRI->getSubReg(RegBegin, ARM::gsub_1);
304 }
305 O << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000306
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000307 // FIXME: The register allocator not only may not have given us the
308 // registers in sequence, but may not be in ascending registers. This
309 // will require changes in the register allocator that'll need to be
310 // propagated down here if the operands change.
311 unsigned RegOps = OpNum + 1;
312 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000313 O << ", "
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000314 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
315 RegOps++;
316 }
317
318 O << "}";
319
320 return false;
321 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000322 case 'R': // The most significant register of a pair.
323 case 'Q': { // The least significant register of a pair.
324 if (OpNum == 0)
325 return true;
326 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
327 if (!FlagsOP.isImm())
328 return true;
329 unsigned Flags = FlagsOP.getImm();
Tim Northover2ddeeed2013-08-22 06:51:04 +0000330
331 // This operand may not be the one that actually provides the register. If
332 // it's tied to a previous one then we should refer instead to that one
333 // for registers and their classes.
334 unsigned TiedIdx;
335 if (InlineAsm::isUseOperandTiedToDef(Flags, TiedIdx)) {
336 for (OpNum = InlineAsm::MIOp_FirstOperand; TiedIdx; --TiedIdx) {
337 unsigned OpFlags = MI->getOperand(OpNum).getImm();
338 OpNum += InlineAsm::getNumOperandRegisters(OpFlags) + 1;
339 }
340 Flags = MI->getOperand(OpNum).getImm();
341
342 // Later code expects OpNum to be pointing at the register rather than
343 // the flags.
344 OpNum += 1;
345 }
346
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000347 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000348 unsigned RC;
349 InlineAsm::hasRegClassConstraint(Flags, RC);
350 if (RC == ARM::GPRPairRegClassID) {
351 if (NumVals != 1)
352 return true;
353 const MachineOperand &MO = MI->getOperand(OpNum);
354 if (!MO.isReg())
355 return true;
Eric Christopherfc6de422014-08-05 02:39:49 +0000356 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000357 unsigned Reg = TRI->getSubReg(MO.getReg(), ExtraCode[0] == 'Q' ?
358 ARM::gsub_0 : ARM::gsub_1);
359 O << ARMInstPrinter::getRegisterName(Reg);
360 return false;
361 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000362 if (NumVals != 2)
363 return true;
364 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
365 if (RegOp >= MI->getNumOperands())
366 return true;
367 const MachineOperand &MO = MI->getOperand(RegOp);
368 if (!MO.isReg())
369 return true;
370 unsigned Reg = MO.getReg();
371 O << ARMInstPrinter::getRegisterName(Reg);
372 return false;
373 }
374
Eric Christopherd4562562011-05-24 22:27:43 +0000375 case 'e': // The low doubleword register of a NEON quad register.
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000376 case 'f': { // The high doubleword register of a NEON quad register.
377 if (!MI->getOperand(OpNum).isReg())
378 return true;
379 unsigned Reg = MI->getOperand(OpNum).getReg();
380 if (!ARM::QPRRegClass.contains(Reg))
381 return true;
Eric Christopherfc6de422014-08-05 02:39:49 +0000382 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000383 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ?
384 ARM::dsub_0 : ARM::dsub_1);
385 O << ARMInstPrinter::getRegisterName(SubReg);
386 return false;
387 }
388
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000389 // This modifier is not yet supported.
Eric Christopherd4562562011-05-24 22:27:43 +0000390 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Bob Wilson40e62df2010-05-27 20:23:42 +0000391 return true;
Eric Christopher5f61a742012-08-14 23:32:15 +0000392 case 'H': { // The highest-numbered register of a pair.
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000393 const MachineOperand &MO = MI->getOperand(OpNum);
394 if (!MO.isReg())
395 return true;
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000396 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +0000397 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000398 unsigned Reg = MO.getReg();
399 if(!ARM::GPRPairRegClass.contains(Reg))
400 return false;
401 Reg = TRI->getSubReg(Reg, ARM::gsub_1);
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000402 O << ARMInstPrinter::getRegisterName(Reg);
403 return false;
Evan Cheng3d3ee872010-05-27 22:08:38 +0000404 }
Eric Christopher5f61a742012-08-14 23:32:15 +0000405 }
Evan Cheng10043e22007-01-19 07:51:42 +0000406 }
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000407
Chris Lattner76c564b2010-04-04 04:47:45 +0000408 printOperand(MI, OpNum, O);
Evan Cheng10043e22007-01-19 07:51:42 +0000409 return false;
410}
411
Bob Wilsona2c462b2009-05-19 05:53:42 +0000412bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Chengb23b50d2009-06-29 07:51:04 +0000413 unsigned OpNum, unsigned AsmVariant,
Chris Lattner3bb09762010-04-04 05:29:35 +0000414 const char *ExtraCode,
415 raw_ostream &O) {
Eric Christopher8c5e4192011-05-25 20:51:58 +0000416 // Does this asm operand have a single letter operand modifier?
417 if (ExtraCode && ExtraCode[0]) {
418 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000419
Eric Christopher8c5e4192011-05-25 20:51:58 +0000420 switch (ExtraCode[0]) {
Eric Christopher33a73c72011-05-26 18:22:26 +0000421 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8c5e4192011-05-25 20:51:58 +0000422 default: return true; // Unknown modifier.
423 case 'm': // The base register of a memory operand.
424 if (!MI->getOperand(OpNum).isReg())
425 return true;
426 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
427 return false;
428 }
429 }
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000430
Bob Wilson3b515602009-10-13 20:50:28 +0000431 const MachineOperand &MO = MI->getOperand(OpNum);
432 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach080fdf42010-09-30 01:57:53 +0000433 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilsona2c462b2009-05-19 05:53:42 +0000434 return false;
435}
436
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000437static bool isThumb(const MCSubtargetInfo& STI) {
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000438 return STI.getFeatureBits()[ARM::ModeThumb];
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000439}
440
441void ARMAsmPrinter::emitInlineAsmEnd(const MCSubtargetInfo &StartInfo,
David Peixottoea2bcb92014-02-06 18:19:40 +0000442 const MCSubtargetInfo *EndInfo) const {
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000443 // If either end mode is unknown (EndInfo == NULL) or different than
444 // the start mode, then restore the start mode.
445 const bool WasThumb = isThumb(StartInfo);
Craig Topper062a2ba2014-04-25 05:30:21 +0000446 if (!EndInfo || WasThumb != isThumb(*EndInfo)) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000447 OutStreamer->EmitAssemblerFlag(WasThumb ? MCAF_Code16 : MCAF_Code32);
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000448 }
449}
450
Bob Wilsonb633d7a2009-09-30 22:06:26 +0000451void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Daniel Sandersc81f4502015-06-16 15:44:21 +0000452 const Triple &TT = TM.getTargetTriple();
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000453 // Use unified assembler syntax.
Lang Hames9ff69c82015-04-24 19:11:51 +0000454 OutStreamer->EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovf687a822009-06-17 23:43:18 +0000455
Anton Korobeynikovfa6f1ee2009-05-23 19:51:20 +0000456 // Emit ARM Build Attributes
Eric Christophera49d68e2015-02-17 20:02:32 +0000457 if (TT.isOSBinFormatELF())
Jason W Kimbff84d42010-10-06 22:36:46 +0000458 emitAttributes();
Akira Hatanaka16e47ff2014-07-25 05:12:49 +0000459
Eric Christophera49d68e2015-02-17 20:02:32 +0000460 // Use the triple's architecture and subarchitecture to determine
461 // if we're thumb for the purposes of the top level code16 assembler
462 // flag.
463 bool isThumb = TT.getArch() == Triple::thumb ||
464 TT.getArch() == Triple::thumbeb ||
465 TT.getSubArch() == Triple::ARMSubArch_v7m ||
466 TT.getSubArch() == Triple::ARMSubArch_v6m;
467 if (!M.getModuleInlineAsm().empty() && isThumb)
Lang Hames9ff69c82015-04-24 19:11:51 +0000468 OutStreamer->EmitAssemblerFlag(MCAF_Code16);
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000469}
470
Tim Northover23723012014-04-29 10:06:05 +0000471static void
472emitNonLazySymbolPointer(MCStreamer &OutStreamer, MCSymbol *StubLabel,
473 MachineModuleInfoImpl::StubValueTy &MCSym) {
474 // L_foo$stub:
475 OutStreamer.EmitLabel(StubLabel);
476 // .indirect_symbol _foo
477 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(), MCSA_IndirectSymbol);
478
479 if (MCSym.getInt())
480 // External to current translation unit.
481 OutStreamer.EmitIntValue(0, 4/*size*/);
482 else
483 // Internal to current translation unit.
484 //
485 // When we place the LSDA into the TEXT section, the type info
486 // pointers need to be indirect and pc-rel. We accomplish this by
487 // using NLPs; however, sometimes the types are local to the file.
488 // We need to fill in the value for the NLP in those cases.
489 OutStreamer.EmitValue(
Jim Grosbach13760bd2015-05-30 01:25:56 +0000490 MCSymbolRefExpr::create(MCSym.getPointer(), OutStreamer.getContext()),
Tim Northover23723012014-04-29 10:06:05 +0000491 4 /*size*/);
492}
493
Anton Korobeynikov04083522008-08-07 09:54:23 +0000494
Chris Lattneree9399a2009-10-19 17:59:19 +0000495void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Daniel Sandersc81f4502015-06-16 15:44:21 +0000496 const Triple &TT = TM.getTargetTriple();
Eric Christophera49d68e2015-02-17 20:02:32 +0000497 if (TT.isOSBinFormatMachO()) {
Chris Lattner73ebe432009-08-03 22:18:15 +0000498 // All darwin targets use mach-o.
Dan Gohman53d4a082010-04-17 16:44:48 +0000499 const TargetLoweringObjectFileMachO &TLOFMacho =
500 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattner6462adc2009-10-19 18:38:33 +0000501 MachineModuleInfoMachO &MMIMacho =
502 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000503
Evan Cheng10043e22007-01-19 07:51:42 +0000504 // Output non-lazy-pointers for external and common global variables.
Chris Lattner6462adc2009-10-19 18:38:33 +0000505 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000506
Chris Lattner6462adc2009-10-19 18:38:33 +0000507 if (!Stubs.empty()) {
Chris Lattnercb307a272009-08-10 01:39:42 +0000508 // Switch with ".non_lazy_symbol_pointer" directive.
Lang Hames9ff69c82015-04-24 19:11:51 +0000509 OutStreamer->SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattner292472d2009-08-10 18:01:34 +0000510 EmitAlignment(2);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000511
Tim Northover23723012014-04-29 10:06:05 +0000512 for (auto &Stub : Stubs)
Lang Hames9ff69c82015-04-24 19:11:51 +0000513 emitNonLazySymbolPointer(*OutStreamer, Stub.first, Stub.second);
Bill Wendlingf1eae222010-03-09 00:40:17 +0000514
515 Stubs.clear();
Lang Hames9ff69c82015-04-24 19:11:51 +0000516 OutStreamer->AddBlankLine();
Evan Cheng10043e22007-01-19 07:51:42 +0000517 }
518
Chris Lattner3334deb2009-10-19 18:44:38 +0000519 Stubs = MMIMacho.GetHiddenGVStubList();
520 if (!Stubs.empty()) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000521 OutStreamer->SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerfbcafd42009-08-10 18:02:16 +0000522 EmitAlignment(2);
Tim Northover23723012014-04-29 10:06:05 +0000523
524 for (auto &Stub : Stubs)
Lang Hames9ff69c82015-04-24 19:11:51 +0000525 emitNonLazySymbolPointer(*OutStreamer, Stub.first, Stub.second);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000526
527 Stubs.clear();
Lang Hames9ff69c82015-04-24 19:11:51 +0000528 OutStreamer->AddBlankLine();
Evan Cheng2a03c7e2008-12-05 01:06:39 +0000529 }
530
Evan Cheng10043e22007-01-19 07:51:42 +0000531 // Funny Darwin hack: This flag tells the linker that no global symbols
532 // contain code that falls through to other global symbols (e.g. the obvious
533 // implementation of multiple entry points). If this doesn't occur, the
534 // linker can safely perform dead code stripping. Since LLVM never
535 // generates code that does this, it is always safe to set.
Lang Hames9ff69c82015-04-24 19:11:51 +0000536 OutStreamer->EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindola89e5cbd2006-07-27 11:38:51 +0000537 }
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000538
539 // The last attribute to be emitted is ABI_optimization_goals
540 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
541 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
542
Saleem Abdulrasool778c2682015-12-13 05:27:45 +0000543 if (OptimizationGoals > 0 &&
544 (Subtarget->isTargetAEABI() || Subtarget->isTargetGNUAEABI()))
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000545 ATS.emitAttribute(ARMBuildAttrs::ABI_optimization_goals, OptimizationGoals);
546 OptimizationGoals = -1;
547
548 ATS.finishAttributeSection();
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000549}
Anton Korobeynikov17d28de2008-08-17 13:55:10 +0000550
Bradley Smithe26f7992016-01-15 10:24:39 +0000551static bool isV8M(const ARMSubtarget *Subtarget) {
552 // Note that v8M Baseline is a subset of v6T2!
553 return (Subtarget->hasV8MBaselineOps() && !Subtarget->hasV6T2Ops()) ||
554 Subtarget->hasV8MMainlineOps();
555}
556
Chris Lattner71eb0772009-10-19 20:20:46 +0000557//===----------------------------------------------------------------------===//
Jason W Kimbff84d42010-10-06 22:36:46 +0000558// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
559// FIXME:
560// The following seem like one-off assembler flags, but they actually need
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000561// to appear in the .ARM.attributes section in ELF.
Jason W Kimbff84d42010-10-06 22:36:46 +0000562// Instead of subclassing the MCELFStreamer, we do the work here.
563
Amara Emerson5035ee02013-10-07 16:55:23 +0000564static ARMBuildAttrs::CPUArch getArchForCPU(StringRef CPU,
565 const ARMSubtarget *Subtarget) {
566 if (CPU == "xscale")
567 return ARMBuildAttrs::v5TEJ;
568
569 if (Subtarget->hasV8Ops())
Bradley Smithe26f7992016-01-15 10:24:39 +0000570 return ARMBuildAttrs::v8_A;
571 else if (Subtarget->hasV8MMainlineOps())
572 return ARMBuildAttrs::v8_M_Main;
Amara Emerson5035ee02013-10-07 16:55:23 +0000573 else if (Subtarget->hasV7Ops()) {
Artyom Skrobovcf296442015-09-24 17:31:16 +0000574 if (Subtarget->isMClass() && Subtarget->hasDSP())
Amara Emerson5035ee02013-10-07 16:55:23 +0000575 return ARMBuildAttrs::v7E_M;
576 return ARMBuildAttrs::v7;
577 } else if (Subtarget->hasV6T2Ops())
578 return ARMBuildAttrs::v6T2;
Bradley Smithe26f7992016-01-15 10:24:39 +0000579 else if (Subtarget->hasV8MBaselineOps())
580 return ARMBuildAttrs::v8_M_Base;
Amara Emerson5035ee02013-10-07 16:55:23 +0000581 else if (Subtarget->hasV6MOps())
582 return ARMBuildAttrs::v6S_M;
583 else if (Subtarget->hasV6Ops())
584 return ARMBuildAttrs::v6;
585 else if (Subtarget->hasV5TEOps())
586 return ARMBuildAttrs::v5TE;
587 else if (Subtarget->hasV5TOps())
588 return ARMBuildAttrs::v5T;
589 else if (Subtarget->hasV4TOps())
590 return ARMBuildAttrs::v4T;
591 else
592 return ARMBuildAttrs::v4;
593}
594
Jason W Kimbff84d42010-10-06 22:36:46 +0000595void ARMAsmPrinter::emitAttributes() {
Lang Hames9ff69c82015-04-24 19:11:51 +0000596 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
Logan Chien8cbb80d2013-10-28 17:51:12 +0000597 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000598
Charlie Turner8b2caa42015-01-05 13:12:17 +0000599 ATS.emitTextAttribute(ARMBuildAttrs::conformance, "2.09");
600
Logan Chien8cbb80d2013-10-28 17:51:12 +0000601 ATS.switchVendor("aeabi");
Rafael Espindola0ed15432010-10-25 17:50:35 +0000602
Eric Christophera49d68e2015-02-17 20:02:32 +0000603 // Compute ARM ELF Attributes based on the default subtarget that
604 // we'd have constructed. The existing ARM behavior isn't LTO clean
605 // anyhow.
606 // FIXME: For ifunc related functions we could iterate over and look
607 // for a feature string that doesn't match the default one.
Daniel Sandersc81f4502015-06-16 15:44:21 +0000608 const Triple &TT = TM.getTargetTriple();
Eric Christophera49d68e2015-02-17 20:02:32 +0000609 StringRef CPU = TM.getTargetCPU();
610 StringRef FS = TM.getTargetFeatureString();
Daniel Sanders50f17232015-09-15 16:17:27 +0000611 std::string ArchFS = ARM_MC::ParseARMTriple(TT, CPU);
Eric Christophera49d68e2015-02-17 20:02:32 +0000612 if (!FS.empty()) {
613 if (!ArchFS.empty())
Yaron Keren075759a2015-03-30 15:42:36 +0000614 ArchFS = (Twine(ArchFS) + "," + FS).str();
Eric Christophera49d68e2015-02-17 20:02:32 +0000615 else
616 ArchFS = FS;
617 }
618 const ARMBaseTargetMachine &ATM =
619 static_cast<const ARMBaseTargetMachine &>(TM);
620 const ARMSubtarget STI(TT, CPU, ArchFS, ATM, ATM.isLittleEndian());
621
622 std::string CPUString = STI.getCPUString();
Jason W Kim85b0af12011-02-07 00:49:53 +0000623
Vladimir Sukharevc632cda2015-03-26 17:05:54 +0000624 if (CPUString.find("generic") != 0) { //CPUString doesn't start with "generic"
Sumanth Gundapaneni28a3b862015-02-26 18:08:41 +0000625 // FIXME: remove krait check when GNU tools support krait cpu
626 if (STI.isKrait()) {
627 ATS.emitTextAttribute(ARMBuildAttrs::CPU_name, "cortex-a9");
628 // We consider krait as a "cortex-a9" + hwdiv CPU
629 // Enable hwdiv through ".arch_extension idiv"
630 if (STI.hasDivide() || STI.hasDivideInARMMode())
Alexandros Lamprineas4ea70752015-07-27 22:26:59 +0000631 ATS.emitArchExtension(ARM::AEK_HWDIV | ARM::AEK_HWDIVARM);
Sumanth Gundapaneni28a3b862015-02-26 18:08:41 +0000632 } else
633 ATS.emitTextAttribute(ARMBuildAttrs::CPU_name, CPUString);
634 }
Amara Emerson5035ee02013-10-07 16:55:23 +0000635
Eric Christophera49d68e2015-02-17 20:02:32 +0000636 ATS.emitAttribute(ARMBuildAttrs::CPU_arch, getArchForCPU(CPUString, &STI));
Amara Emerson5035ee02013-10-07 16:55:23 +0000637
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000638 // Tag_CPU_arch_profile must have the default value of 0 when "Architecture
Jim Grosbach1a597112014-04-03 23:43:18 +0000639 // profile is not applicable (e.g. pre v7, or cross-profile code)".
Bradley Smithe26f7992016-01-15 10:24:39 +0000640 if (STI.hasV7Ops() || isV8M(&STI)) {
Eric Christophera49d68e2015-02-17 20:02:32 +0000641 if (STI.isAClass()) {
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000642 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
643 ARMBuildAttrs::ApplicationProfile);
Eric Christophera49d68e2015-02-17 20:02:32 +0000644 } else if (STI.isRClass()) {
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000645 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
646 ARMBuildAttrs::RealTimeProfile);
Eric Christophera49d68e2015-02-17 20:02:32 +0000647 } else if (STI.isMClass()) {
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000648 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
649 ARMBuildAttrs::MicroControllerProfile);
650 }
Amara Emerson5035ee02013-10-07 16:55:23 +0000651 }
Jason W Kim85b0af12011-02-07 00:49:53 +0000652
Eric Christophera49d68e2015-02-17 20:02:32 +0000653 ATS.emitAttribute(ARMBuildAttrs::ARM_ISA_use,
654 STI.hasARMOps() ? ARMBuildAttrs::Allowed
655 : ARMBuildAttrs::Not_Allowed);
Bradley Smithe26f7992016-01-15 10:24:39 +0000656 if (isV8M(&STI)) {
657 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use,
658 ARMBuildAttrs::AllowThumbDerived);
659 } else if (STI.isThumb1Only()) {
Eric Christophera49d68e2015-02-17 20:02:32 +0000660 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use, ARMBuildAttrs::Allowed);
661 } else if (STI.hasThumb2()) {
Logan Chien8cbb80d2013-10-28 17:51:12 +0000662 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use,
663 ARMBuildAttrs::AllowThumb32);
Amara Emerson5035ee02013-10-07 16:55:23 +0000664 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000665
Eric Christophera49d68e2015-02-17 20:02:32 +0000666 if (STI.hasNEON()) {
Renato Golinec0fc7d2011-02-28 22:04:27 +0000667 /* NEON is not exactly a VFP architecture, but GAS emit one of
Joey Gouly3c0e5562013-09-13 11:51:52 +0000668 * neon/neon-fp-armv8/neon-vfpv4/vfpv3/vfpv2 for .fpu parameters */
Eric Christophera49d68e2015-02-17 20:02:32 +0000669 if (STI.hasFPARMv8()) {
670 if (STI.hasCrypto())
Renato Golin35de35d2015-05-12 10:33:58 +0000671 ATS.emitFPU(ARM::FK_CRYPTO_NEON_FP_ARMV8);
Amara Emerson5035ee02013-10-07 16:55:23 +0000672 else
Renato Golin35de35d2015-05-12 10:33:58 +0000673 ATS.emitFPU(ARM::FK_NEON_FP_ARMV8);
Eric Christophera49d68e2015-02-17 20:02:32 +0000674 } else if (STI.hasVFP4())
Renato Golin35de35d2015-05-12 10:33:58 +0000675 ATS.emitFPU(ARM::FK_NEON_VFPV4);
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000676 else
Javed Absard5526302015-06-29 09:32:29 +0000677 ATS.emitFPU(STI.hasFP16() ? ARM::FK_NEON_FP16 : ARM::FK_NEON);
Logan Chien8cbb80d2013-10-28 17:51:12 +0000678 // Emit Tag_Advanced_SIMD_arch for ARMv8 architecture
Eric Christophera49d68e2015-02-17 20:02:32 +0000679 if (STI.hasV8Ops())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000680 ATS.emitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
Vladimir Sukharev2afdb322015-04-01 14:54:56 +0000681 STI.hasV8_1aOps() ? ARMBuildAttrs::AllowNeonARMv8_1a:
682 ARMBuildAttrs::AllowNeonARMv8);
Logan Chien8cbb80d2013-10-28 17:51:12 +0000683 } else {
Eric Christophera49d68e2015-02-17 20:02:32 +0000684 if (STI.hasFPARMv8())
Oliver Stannard37e4daa2014-10-01 09:02:17 +0000685 // FPv5 and FP-ARMv8 have the same instructions, so are modeled as one
686 // FPU, but there are two different names for it depending on the CPU.
John Brawn985c04e2015-06-05 13:31:19 +0000687 ATS.emitFPU(STI.hasD16()
688 ? (STI.isFPOnlySP() ? ARM::FK_FPV5_SP_D16 : ARM::FK_FPV5_D16)
689 : ARM::FK_FP_ARMV8);
Eric Christophera49d68e2015-02-17 20:02:32 +0000690 else if (STI.hasVFP4())
John Brawn985c04e2015-06-05 13:31:19 +0000691 ATS.emitFPU(STI.hasD16()
692 ? (STI.isFPOnlySP() ? ARM::FK_FPV4_SP_D16 : ARM::FK_VFPV4_D16)
693 : ARM::FK_VFPV4);
Eric Christophera49d68e2015-02-17 20:02:32 +0000694 else if (STI.hasVFP3())
Javed Absard5526302015-06-29 09:32:29 +0000695 ATS.emitFPU(STI.hasD16()
696 // +d16
697 ? (STI.isFPOnlySP()
698 ? (STI.hasFP16() ? ARM::FK_VFPV3XD_FP16 : ARM::FK_VFPV3XD)
699 : (STI.hasFP16() ? ARM::FK_VFPV3_D16_FP16 : ARM::FK_VFPV3_D16))
700 // -d16
701 : (STI.hasFP16() ? ARM::FK_VFPV3_FP16 : ARM::FK_VFPV3));
Eric Christophera49d68e2015-02-17 20:02:32 +0000702 else if (STI.hasVFP2())
Renato Golin35de35d2015-05-12 10:33:58 +0000703 ATS.emitFPU(ARM::FK_VFPV2);
Renato Golinec0fc7d2011-02-28 22:04:27 +0000704 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000705
Amara Emersonceeb1c42014-05-27 13:30:21 +0000706 if (TM.getRelocationModel() == Reloc::PIC_) {
707 // PIC specific attributes.
708 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RW_data,
709 ARMBuildAttrs::AddressRWPCRel);
710 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RO_data,
711 ARMBuildAttrs::AddressROPCRel);
712 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
713 ARMBuildAttrs::AddressGOT);
714 } else {
715 // Allow direct addressing of imported data for all other relocation models.
716 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
717 ARMBuildAttrs::AddressDirect);
718 }
719
Jason W Kimbff84d42010-10-06 22:36:46 +0000720 // Signal various FP modes.
Amara Emersonac695082013-10-11 16:03:43 +0000721 if (!TM.Options.UnsafeFPMath) {
Charlie Turner15f91c52014-12-02 08:22:29 +0000722 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
723 ARMBuildAttrs::IEEEDenormals);
Eric Christophera49d68e2015-02-17 20:02:32 +0000724 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_exceptions, ARMBuildAttrs::Allowed);
Charlie Turnerf02c9242014-12-03 08:12:26 +0000725
726 // If the user has permitted this code to choose the IEEE 754
727 // rounding at run-time, emit the rounding attribute.
728 if (TM.Options.HonorSignDependentRoundingFPMathOption)
Eric Christophera49d68e2015-02-17 20:02:32 +0000729 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_rounding, ARMBuildAttrs::Allowed);
Charlie Turner15f91c52014-12-02 08:22:29 +0000730 } else {
Eric Christophera49d68e2015-02-17 20:02:32 +0000731 if (!STI.hasVFP2()) {
Charlie Turner15f91c52014-12-02 08:22:29 +0000732 // When the target doesn't have an FPU (by design or
733 // intention), the assumptions made on the software support
734 // mirror that of the equivalent hardware support *if it
735 // existed*. For v7 and better we indicate that denormals are
736 // flushed preserving sign, and for V6 we indicate that
737 // denormals are flushed to positive zero.
Eric Christophera49d68e2015-02-17 20:02:32 +0000738 if (STI.hasV7Ops())
Charlie Turner15f91c52014-12-02 08:22:29 +0000739 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
740 ARMBuildAttrs::PreserveFPSign);
Eric Christophera49d68e2015-02-17 20:02:32 +0000741 } else if (STI.hasVFP3()) {
Charlie Turner15f91c52014-12-02 08:22:29 +0000742 // In VFPv4, VFPv4U, VFPv3, or VFPv3U, it is preserved. That is,
743 // the sign bit of the zero matches the sign bit of the input or
744 // result that is being flushed to zero.
745 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
746 ARMBuildAttrs::PreserveFPSign);
747 }
748 // For VFPv2 implementations it is implementation defined as
749 // to whether denormals are flushed to positive zero or to
750 // whatever the sign of zero is (ARM v7AR ARM 2.7.5). Historically
751 // LLVM has chosen to flush this to positive zero (most likely for
752 // GCC compatibility), so that's the chosen value here (the
753 // absence of its emission implies zero).
Amara Emerson5035ee02013-10-07 16:55:23 +0000754 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000755
Charlie Turnerc96e95c2014-12-05 08:22:47 +0000756 // TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath is the
757 // equivalent of GCC's -ffinite-math-only flag.
Amara Emersonac695082013-10-11 16:03:43 +0000758 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Logan Chien8cbb80d2013-10-28 17:51:12 +0000759 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
760 ARMBuildAttrs::Allowed);
Amara Emersonac695082013-10-11 16:03:43 +0000761 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000762 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
763 ARMBuildAttrs::AllowIEE754);
Amara Emersonac695082013-10-11 16:03:43 +0000764
Eric Christophera49d68e2015-02-17 20:02:32 +0000765 if (STI.allowsUnalignedMem())
Renato Golin0595a262014-10-08 12:26:22 +0000766 ATS.emitAttribute(ARMBuildAttrs::CPU_unaligned_access,
767 ARMBuildAttrs::Allowed);
768 else
769 ATS.emitAttribute(ARMBuildAttrs::CPU_unaligned_access,
770 ARMBuildAttrs::Not_Allowed);
771
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +0000772 // FIXME: add more flags to ARMBuildAttributes.h
Jason W Kimbff84d42010-10-06 22:36:46 +0000773 // 8-bytes alignment stuff.
Saleem Abdulrasool196c3212014-01-19 08:25:35 +0000774 ATS.emitAttribute(ARMBuildAttrs::ABI_align_needed, 1);
775 ATS.emitAttribute(ARMBuildAttrs::ABI_align_preserved, 1);
Jason W Kimbff84d42010-10-06 22:36:46 +0000776
Bradley Smithc848beb2013-11-01 11:21:16 +0000777 // ABI_HardFP_use attribute to indicate single precision FP.
Eric Christophera49d68e2015-02-17 20:02:32 +0000778 if (STI.isFPOnlySP())
Bradley Smithc848beb2013-11-01 11:21:16 +0000779 ATS.emitAttribute(ARMBuildAttrs::ABI_HardFP_use,
780 ARMBuildAttrs::HardFPSinglePrecision);
781
Jason W Kimbff84d42010-10-06 22:36:46 +0000782 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Eric Christophera49d68e2015-02-17 20:02:32 +0000783 if (STI.isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard)
Bradley Smithc848beb2013-11-01 11:21:16 +0000784 ATS.emitAttribute(ARMBuildAttrs::ABI_VFP_args, ARMBuildAttrs::HardFPAAPCS);
785
Jason W Kimbff84d42010-10-06 22:36:46 +0000786 // FIXME: Should we signal R9 usage?
Rafael Espindola0ed15432010-10-25 17:50:35 +0000787
Eric Christophera49d68e2015-02-17 20:02:32 +0000788 if (STI.hasFP16())
789 ATS.emitAttribute(ARMBuildAttrs::FP_HP_extension, ARMBuildAttrs::AllowHPFP);
Bradley Smith9aa8ac92013-11-12 10:38:05 +0000790
Charlie Turner1a539962014-12-12 11:59:18 +0000791 // FIXME: To support emitting this build attribute as GCC does, the
792 // -mfp16-format option and associated plumbing must be
793 // supported. For now the __fp16 type is exposed by default, so this
794 // attribute should be emitted with value 1.
795 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_16bit_format,
796 ARMBuildAttrs::FP16FormatIEEE);
797
Eric Christophera49d68e2015-02-17 20:02:32 +0000798 if (STI.hasMPExtension())
799 ATS.emitAttribute(ARMBuildAttrs::MPextension_use, ARMBuildAttrs::AllowMP);
Bradley Smith25219752013-11-01 13:27:35 +0000800
Artyom Skrobov10e76a42014-01-20 10:18:42 +0000801 // Hardware divide in ARM mode is part of base arch, starting from ARMv8.
802 // If only Thumb hwdiv is present, it must also be in base arch (ARMv7-R/M).
803 // It is not possible to produce DisallowDIV: if hwdiv is present in the base
804 // arch, supplying -hwdiv downgrades the effective arch, via ClearImpliedBits.
805 // AllowDIVExt is only emitted if hwdiv isn't available in the base arch;
806 // otherwise, the default value (AllowDIVIfExists) applies.
Eric Christophera49d68e2015-02-17 20:02:32 +0000807 if (STI.hasDivideInARMMode() && !STI.hasV8Ops())
808 ATS.emitAttribute(ARMBuildAttrs::DIV_use, ARMBuildAttrs::AllowDIVExt);
Rafael Espindola0ed15432010-10-25 17:50:35 +0000809
Bradley Smithd27a6a72016-01-25 11:26:11 +0000810 if (STI.hasDSP() && isV8M(&STI))
811 ATS.emitAttribute(ARMBuildAttrs::DSP_extension, ARMBuildAttrs::Allowed);
812
Oliver Stannard5dc29342014-06-20 10:08:11 +0000813 if (MMI) {
814 if (const Module *SourceModule = MMI->getModule()) {
815 // ABI_PCS_wchar_t to indicate wchar_t width
816 // FIXME: There is no way to emit value 0 (wchar_t prohibited).
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000817 if (auto WCharWidthValue = mdconst::extract_or_null<ConstantInt>(
Oliver Stannard5dc29342014-06-20 10:08:11 +0000818 SourceModule->getModuleFlag("wchar_size"))) {
819 int WCharWidth = WCharWidthValue->getZExtValue();
820 assert((WCharWidth == 2 || WCharWidth == 4) &&
821 "wchar_t width must be 2 or 4 bytes");
822 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_wchar_t, WCharWidth);
823 }
824
825 // ABI_enum_size to indicate enum width
826 // FIXME: There is no way to emit value 0 (enums prohibited) or value 3
827 // (all enums contain a value needing 32 bits to encode).
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000828 if (auto EnumWidthValue = mdconst::extract_or_null<ConstantInt>(
Oliver Stannard5dc29342014-06-20 10:08:11 +0000829 SourceModule->getModuleFlag("min_enum_size"))) {
830 int EnumWidth = EnumWidthValue->getZExtValue();
831 assert((EnumWidth == 1 || EnumWidth == 4) &&
832 "Minimum enum width must be 1 or 4 bytes");
833 int EnumBuildAttr = EnumWidth == 1 ? 1 : 2;
834 ATS.emitAttribute(ARMBuildAttrs::ABI_enum_size, EnumBuildAttr);
835 }
836 }
837 }
838
Amara Emerson115d2df2014-07-25 14:03:14 +0000839 // TODO: We currently only support either reserving the register, or treating
840 // it as another callee-saved register, but not as SB or a TLS pointer; It
841 // would instead be nicer to push this from the frontend as metadata, as we do
842 // for the wchar and enum size tags
Eric Christophera49d68e2015-02-17 20:02:32 +0000843 if (STI.isR9Reserved())
844 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use, ARMBuildAttrs::R9Reserved);
Amara Emerson115d2df2014-07-25 14:03:14 +0000845 else
Eric Christophera49d68e2015-02-17 20:02:32 +0000846 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use, ARMBuildAttrs::R9IsGPR);
Amara Emerson115d2df2014-07-25 14:03:14 +0000847
Eric Christophera49d68e2015-02-17 20:02:32 +0000848 if (STI.hasTrustZone() && STI.hasVirtualization())
849 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
850 ARMBuildAttrs::AllowTZVirtualization);
851 else if (STI.hasTrustZone())
852 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
853 ARMBuildAttrs::AllowTZ);
854 else if (STI.hasVirtualization())
855 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
856 ARMBuildAttrs::AllowVirtualization);
Jason W Kimbff84d42010-10-06 22:36:46 +0000857}
858
Jason W Kimbff84d42010-10-06 22:36:46 +0000859//===----------------------------------------------------------------------===//
Chris Lattner71eb0772009-10-19 20:20:46 +0000860
Jim Grosbachaf5d6352010-09-18 00:05:05 +0000861static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
862 unsigned LabelId, MCContext &Ctx) {
863
Jim Grosbach6f482002015-05-18 18:43:14 +0000864 MCSymbol *Label = Ctx.getOrCreateSymbol(Twine(Prefix)
Jim Grosbachaf5d6352010-09-18 00:05:05 +0000865 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
866 return Label;
867}
868
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000869static MCSymbolRefExpr::VariantKind
870getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
871 switch (Modifier) {
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000872 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
David Peixotto8ad70b32013-12-04 22:43:20 +0000873 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_TLSGD;
874 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_TPOFF;
875 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_GOTTPOFF;
Peter Collingbourne97aae402015-10-26 18:23:16 +0000876 case ARMCP::GOT_PREL: return MCSymbolRefExpr::VK_ARM_GOT_PREL;
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000877 }
David Blaikie46a9f012012-01-20 21:51:11 +0000878 llvm_unreachable("Invalid ARMCPModifier!");
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000879}
880
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000881MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV,
882 unsigned char TargetFlags) {
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000883 if (Subtarget->isTargetMachO()) {
884 bool IsIndirect = (TargetFlags & ARMII::MO_NONLAZY) &&
885 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
Evan Chengdfce83c2011-01-17 08:03:18 +0000886
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000887 if (!IsIndirect)
888 return getSymbol(GV);
889
890 // FIXME: Remove this when Darwin transition to @GOT like syntax.
891 MCSymbol *MCSym = getSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
892 MachineModuleInfoMachO &MMIMachO =
893 MMI->getObjFileInfo<MachineModuleInfoMachO>();
894 MachineModuleInfoImpl::StubValueTy &StubSym =
895 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym)
896 : MMIMachO.getGVStubEntry(MCSym);
897 if (!StubSym.getPointer())
898 StubSym = MachineModuleInfoImpl::StubValueTy(getSymbol(GV),
899 !GV->hasInternalLinkage());
900 return MCSym;
901 } else if (Subtarget->isTargetCOFF()) {
902 assert(Subtarget->isTargetWindows() &&
903 "Windows is the only supported COFF target");
Reid Klecknerc35e7f52015-06-11 01:31:48 +0000904
905 bool IsIndirect = (TargetFlags & ARMII::MO_DLLIMPORT);
906 if (!IsIndirect)
907 return getSymbol(GV);
908
909 SmallString<128> Name;
910 Name = "__imp_";
911 getNameWithPrefix(Name, GV);
912
913 return OutContext.getOrCreateSymbol(Name);
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000914 } else if (Subtarget->isTargetELF()) {
915 return getSymbol(GV);
916 }
917 llvm_unreachable("unexpected target");
Evan Chengdfce83c2011-01-17 08:03:18 +0000918}
919
Jim Grosbach38f8e762010-11-09 18:45:04 +0000920void ARMAsmPrinter::
921EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000922 const DataLayout &DL = getDataLayout();
923 int Size = DL.getTypeAllocSize(MCPV->getType());
Jim Grosbach38f8e762010-11-09 18:45:04 +0000924
925 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000926
Jim Grosbachca21cd72010-11-10 17:59:10 +0000927 MCSymbol *MCSym;
Jim Grosbach38f8e762010-11-09 18:45:04 +0000928 if (ACPV->isLSDA()) {
Rafael Espindoladc4263c2015-03-17 13:57:48 +0000929 MCSym = getCurExceptionSym();
Jim Grosbach38f8e762010-11-09 18:45:04 +0000930 } else if (ACPV->isBlockAddress()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000931 const BlockAddress *BA =
932 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
933 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000934 } else if (ACPV->isGlobalValue()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000935 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000936
937 // On Darwin, const-pool entries may get the "FOO$non_lazy_ptr" mangling, so
938 // flag the global as MO_NONLAZY.
Tim Northoverd6a729b2014-01-06 14:28:05 +0000939 unsigned char TF = Subtarget->isTargetMachO() ? ARMII::MO_NONLAZY : 0;
Tim Northoverd34094e2013-11-25 17:04:35 +0000940 MCSym = GetARMGVSymbol(GV, TF);
Bill Wendling69bc3de2011-09-29 23:50:42 +0000941 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling4a4772f2011-10-01 09:30:42 +0000942 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendling69bc3de2011-09-29 23:50:42 +0000943 MCSym = MBB->getSymbol();
Jim Grosbach38f8e762010-11-09 18:45:04 +0000944 } else {
945 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Bill Wendlingc214cb02011-10-01 08:58:29 +0000946 const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
947 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000948 }
949
950 // Create an MCSymbol for the reference.
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000951 const MCExpr *Expr =
Jim Grosbach13760bd2015-05-30 01:25:56 +0000952 MCSymbolRefExpr::create(MCSym, getModifierVariantKind(ACPV->getModifier()),
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000953 OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000954
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000955 if (ACPV->getPCAdjustment()) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000956 MCSymbol *PCLabel =
957 getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(),
958 ACPV->getLabelId(), OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +0000959 const MCExpr *PCRelExpr = MCSymbolRefExpr::create(PCLabel, OutContext);
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000960 PCRelExpr =
Jim Grosbach13760bd2015-05-30 01:25:56 +0000961 MCBinaryExpr::createAdd(PCRelExpr,
962 MCConstantExpr::create(ACPV->getPCAdjustment(),
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000963 OutContext),
964 OutContext);
965 if (ACPV->mustAddCurrentAddress()) {
966 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
967 // label, so just emit a local label end reference that instead.
Jim Grosbach6f482002015-05-18 18:43:14 +0000968 MCSymbol *DotSym = OutContext.createTempSymbol();
Lang Hames9ff69c82015-04-24 19:11:51 +0000969 OutStreamer->EmitLabel(DotSym);
Jim Grosbach13760bd2015-05-30 01:25:56 +0000970 const MCExpr *DotExpr = MCSymbolRefExpr::create(DotSym, OutContext);
971 PCRelExpr = MCBinaryExpr::createSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000972 }
Jim Grosbach13760bd2015-05-30 01:25:56 +0000973 Expr = MCBinaryExpr::createSub(Expr, PCRelExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000974 }
Lang Hames9ff69c82015-04-24 19:11:51 +0000975 OutStreamer->EmitValue(Expr, Size);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000976}
977
Tim Northovera603c402015-05-31 19:22:07 +0000978void ARMAsmPrinter::EmitJumpTableAddrs(const MachineInstr *MI) {
979 const MachineOperand &MO1 = MI->getOperand(1);
Peter Collingbourne7e814d12015-05-21 23:20:55 +0000980 unsigned JTI = MO1.getIndex();
Tim Northover12c41af2015-05-18 17:10:40 +0000981
Tim Northovera603c402015-05-31 19:22:07 +0000982 // Make sure the Thumb jump table is 4-byte aligned. This will be a nop for
983 // ARM mode tables.
984 EmitAlignment(2);
985
Jim Grosbach284eebc2010-09-22 17:39:48 +0000986 // Emit a label for the jump table.
Tim Northover4998a472015-05-13 20:28:38 +0000987 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI);
Lang Hames9ff69c82015-04-24 19:11:51 +0000988 OutStreamer->EmitLabel(JTISymbol);
Jim Grosbach284eebc2010-09-22 17:39:48 +0000989
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000990 // Mark the jump table as data-in-code.
Lang Hames9ff69c82015-04-24 19:11:51 +0000991 OutStreamer->EmitDataRegion(MCDR_DataRegionJT32);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000992
Jim Grosbach284eebc2010-09-22 17:39:48 +0000993 // Emit each entry of the table.
994 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
995 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
996 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
997
998 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
999 MachineBasicBlock *MBB = JTBBs[i];
1000 // Construct an MCExpr for the entry. We want a value of the form:
1001 // (BasicBlockAddr - TableBeginAddr)
1002 //
1003 // For example, a table with entries jumping to basic blocks BB0 and BB1
1004 // would look like:
1005 // LJTI_0_0:
1006 // .word (LBB0 - LJTI_0_0)
1007 // .word (LBB1 - LJTI_0_0)
Jim Grosbach13760bd2015-05-30 01:25:56 +00001008 const MCExpr *Expr = MCSymbolRefExpr::create(MBB->getSymbol(), OutContext);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001009
1010 if (TM.getRelocationModel() == Reloc::PIC_)
Jim Grosbach13760bd2015-05-30 01:25:56 +00001011 Expr = MCBinaryExpr::createSub(Expr, MCSymbolRefExpr::create(JTISymbol,
Jim Grosbach284eebc2010-09-22 17:39:48 +00001012 OutContext),
1013 OutContext);
Jim Grosbache1995f22011-08-31 22:23:09 +00001014 // If we're generating a table of Thumb addresses in static relocation
1015 // model, we need to add one to keep interworking correctly.
1016 else if (AFI->isThumbFunction())
Jim Grosbach13760bd2015-05-30 01:25:56 +00001017 Expr = MCBinaryExpr::createAdd(Expr, MCConstantExpr::create(1,OutContext),
Jim Grosbache1995f22011-08-31 22:23:09 +00001018 OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001019 OutStreamer->EmitValue(Expr, 4);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001020 }
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001021 // Mark the end of jump table data-in-code region.
Lang Hames9ff69c82015-04-24 19:11:51 +00001022 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001023}
1024
Tim Northovera603c402015-05-31 19:22:07 +00001025void ARMAsmPrinter::EmitJumpTableInsts(const MachineInstr *MI) {
1026 const MachineOperand &MO1 = MI->getOperand(1);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001027 unsigned JTI = MO1.getIndex();
1028
Tim Northover4998a472015-05-13 20:28:38 +00001029 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI);
Lang Hames9ff69c82015-04-24 19:11:51 +00001030 OutStreamer->EmitLabel(JTISymbol);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001031
1032 // Emit each entry of the table.
1033 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1034 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1035 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001036
1037 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1038 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach13760bd2015-05-30 01:25:56 +00001039 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::create(MBB->getSymbol(),
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +00001040 OutContext);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001041 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Tim Northovera603c402015-05-31 19:22:07 +00001042 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2B)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001043 .addExpr(MBBSymbolExpr)
1044 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001045 .addReg(0));
Tim Northovera603c402015-05-31 19:22:07 +00001046 }
1047}
1048
1049void ARMAsmPrinter::EmitJumpTableTBInst(const MachineInstr *MI,
1050 unsigned OffsetWidth) {
1051 assert((OffsetWidth == 1 || OffsetWidth == 2) && "invalid tbb/tbh width");
1052 const MachineOperand &MO1 = MI->getOperand(1);
1053 unsigned JTI = MO1.getIndex();
1054
1055 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI);
1056 OutStreamer->EmitLabel(JTISymbol);
1057
1058 // Emit each entry of the table.
1059 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1060 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1061 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
1062
1063 // Mark the jump table as data-in-code.
1064 OutStreamer->EmitDataRegion(OffsetWidth == 1 ? MCDR_DataRegionJT8
1065 : MCDR_DataRegionJT16);
1066
1067 for (auto MBB : JTBBs) {
1068 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::create(MBB->getSymbol(),
1069 OutContext);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001070 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach1573b292010-09-22 17:15:35 +00001071 // MCExpr for the entry. We want a value of the form:
Tim Northovera603c402015-05-31 19:22:07 +00001072 // (BasicBlockAddr - TBBInstAddr + 4) / 2
Jim Grosbach1573b292010-09-22 17:15:35 +00001073 //
1074 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
1075 // would look like:
1076 // LJTI_0_0:
Tim Northovera603c402015-05-31 19:22:07 +00001077 // .byte (LBB0 - (LCPI0_0 + 4)) / 2
1078 // .byte (LBB1 - (LCPI0_0 + 4)) / 2
1079 // where LCPI0_0 is a label defined just before the TBB instruction using
1080 // this table.
1081 MCSymbol *TBInstPC = GetCPISymbol(MI->getOperand(0).getImm());
1082 const MCExpr *Expr = MCBinaryExpr::createAdd(
1083 MCSymbolRefExpr::create(TBInstPC, OutContext),
1084 MCConstantExpr::create(4, OutContext), OutContext);
1085 Expr = MCBinaryExpr::createSub(MBBSymbolExpr, Expr, OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001086 Expr = MCBinaryExpr::createDiv(Expr, MCConstantExpr::create(2, OutContext),
Jim Grosbach1573b292010-09-22 17:15:35 +00001087 OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001088 OutStreamer->EmitValue(Expr, OffsetWidth);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001089 }
Jim Grosbach2597f832012-05-21 23:34:42 +00001090 // Mark the end of jump table data-in-code region. 32-bit offsets use
1091 // actual branch instructions here, so we don't mark those as a data-region
1092 // at all.
Tim Northovera603c402015-05-31 19:22:07 +00001093 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
1094
1095 // Make sure the next instruction is 2-byte aligned.
1096 EmitAlignment(1);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001097}
1098
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001099void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
1100 assert(MI->getFlag(MachineInstr::FrameSetup) &&
1101 "Only instruction which are involved into frame setup code are allowed");
1102
Lang Hames9ff69c82015-04-24 19:11:51 +00001103 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
Rafael Espindolaa17151a2013-10-08 13:08:17 +00001104 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001105 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +00001106 const TargetRegisterInfo *RegInfo = MF.getSubtarget().getRegisterInfo();
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001107 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001108
1109 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001110 unsigned Opc = MI->getOpcode();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001111 unsigned SrcReg, DstReg;
1112
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001113 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
1114 // Two special cases:
1115 // 1) tPUSH does not have src/dst regs.
1116 // 2) for Thumb1 code we sometimes materialize the constant via constpool
1117 // load. Yes, this is pretty fragile, but for now I don't see better
1118 // way... :(
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001119 SrcReg = DstReg = ARM::SP;
1120 } else {
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001121 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001122 DstReg = MI->getOperand(0).getReg();
1123 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001124
1125 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001126 if (MI->mayStore()) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001127 // Register saves.
1128 assert(DstReg == ARM::SP &&
1129 "Only stack pointer as a destination reg is supported");
1130
1131 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001132 // Skip src & dst reg, and pred ops.
1133 unsigned StartOp = 2 + 2;
1134 // Use all the operands.
1135 unsigned NumOffset = 0;
1136
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001137 switch (Opc) {
1138 default:
1139 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001140 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001141 case ARM::tPUSH:
1142 // Special case here: no src & dst reg, but two extra imp ops.
1143 StartOp = 2; NumOffset = 2;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001144 case ARM::STMDB_UPD:
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001145 case ARM::t2STMDB_UPD:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001146 case ARM::VSTMDDB_UPD:
1147 assert(SrcReg == ARM::SP &&
1148 "Only stack pointer as a source reg is supported");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001149 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
Anton Korobeynikovef731ed2012-08-04 13:25:58 +00001150 i != NumOps; ++i) {
1151 const MachineOperand &MO = MI->getOperand(i);
1152 // Actually, there should never be any impdef stuff here. Skip it
1153 // temporary to workaround PR11902.
1154 if (MO.isImplicit())
1155 continue;
1156 RegList.push_back(MO.getReg());
1157 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001158 break;
Owen Anderson2aedba62011-07-26 20:54:26 +00001159 case ARM::STR_PRE_IMM:
1160 case ARM::STR_PRE_REG:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001161 case ARM::t2STR_PRE:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001162 assert(MI->getOperand(2).getReg() == ARM::SP &&
1163 "Only stack pointer as a source reg is supported");
1164 RegList.push_back(SrcReg);
1165 break;
1166 }
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001167 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM)
1168 ATS.emitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001169 } else {
1170 // Changes of stack / frame pointer.
1171 if (SrcReg == ARM::SP) {
1172 int64_t Offset = 0;
1173 switch (Opc) {
1174 default:
1175 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001176 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001177 case ARM::MOVr:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001178 case ARM::tMOVr:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001179 Offset = 0;
1180 break;
1181 case ARM::ADDri:
Akira Hatanaka3bfc3e22015-11-10 00:10:41 +00001182 case ARM::t2ADDri:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001183 Offset = -MI->getOperand(2).getImm();
1184 break;
1185 case ARM::SUBri:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001186 case ARM::t2SUBri:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001187 Offset = MI->getOperand(2).getImm();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001188 break;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001189 case ARM::tSUBspi:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001190 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001191 break;
1192 case ARM::tADDspi:
1193 case ARM::tADDrSPi:
1194 Offset = -MI->getOperand(2).getImm()*4;
1195 break;
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001196 case ARM::tLDRpci: {
1197 // Grab the constpool index and check, whether it corresponds to
1198 // original or cloned constpool entry.
1199 unsigned CPI = MI->getOperand(1).getIndex();
1200 const MachineConstantPool *MCP = MF.getConstantPool();
1201 if (CPI >= MCP->getConstants().size())
1202 CPI = AFI.getOriginalCPIdx(CPI);
1203 assert(CPI != -1U && "Invalid constpool index");
1204
1205 // Derive the actual offset.
1206 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1207 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1208 // FIXME: Check for user, it should be "add" instruction!
1209 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001210 break;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001211 }
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001212 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001213
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001214 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM) {
1215 if (DstReg == FramePtr && FramePtr != ARM::SP)
1216 // Set-up of the frame pointer. Positive values correspond to "add"
1217 // instruction.
1218 ATS.emitSetFP(FramePtr, ARM::SP, -Offset);
1219 else if (DstReg == ARM::SP) {
1220 // Change of SP by an offset. Positive values correspond to "sub"
1221 // instruction.
1222 ATS.emitPad(Offset);
1223 } else {
1224 // Move of SP to a register. Positive values correspond to an "add"
1225 // instruction.
1226 ATS.emitMovSP(DstReg, -Offset);
1227 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001228 }
1229 } else if (DstReg == ARM::SP) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001230 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001231 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001232 }
1233 else {
1234 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001235 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001236 }
1237 }
1238}
1239
Jim Grosbach95dee402011-07-08 17:40:42 +00001240// Simple pseudo-instructions have their lowering (with expansion to real
1241// instructions) auto-generated.
1242#include "ARMGenMCPseudoLowering.inc"
1243
Jim Grosbach05eccf02010-09-29 15:23:40 +00001244void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001245 const DataLayout &DL = getDataLayout();
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001246 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
1247 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Rafael Espindola58873562014-01-03 19:21:54 +00001248
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001249 // If we just ended a constant pool, mark it as such.
1250 if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) {
Lang Hames9ff69c82015-04-24 19:11:51 +00001251 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001252 InConstantPool = false;
1253 }
Owen Anderson0ca562e2011-10-04 23:26:17 +00001254
Jim Grosbach51b55422011-08-23 21:32:34 +00001255 // Emit unwinding stuff for frame-related instructions
Renato Golin78a6eba2014-02-07 20:12:49 +00001256 if (Subtarget->isTargetEHABICompatible() &&
Renato Golin8cea6e82014-01-29 11:50:56 +00001257 MI->getFlag(MachineInstr::FrameSetup))
Jim Grosbach51b55422011-08-23 21:32:34 +00001258 EmitUnwindingInstruction(MI);
1259
Jim Grosbach95dee402011-07-08 17:40:42 +00001260 // Do any auto-generated pseudo lowerings.
Lang Hames9ff69c82015-04-24 19:11:51 +00001261 if (emitPseudoExpansionLowering(*OutStreamer, MI))
Jim Grosbach95dee402011-07-08 17:40:42 +00001262 return;
1263
Andrew Trick924123a2011-09-21 02:20:46 +00001264 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1265 "Pseudo flag setting opcode should be expanded early");
1266
Jim Grosbach95dee402011-07-08 17:40:42 +00001267 // Check for manual lowerings.
Evan Chengdfce83c2011-01-17 08:03:18 +00001268 unsigned Opc = MI->getOpcode();
1269 switch (Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00001270 case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass");
David Blaikieb735b4d2013-06-16 20:34:27 +00001271 case ARM::DBG_VALUE: llvm_unreachable("Should be handled by generic printing");
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001272 case ARM::LEApcrel:
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001273 case ARM::tLEApcrel:
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001274 case ARM::t2LEApcrel: {
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001275 // FIXME: Need to also handle globals and externals
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001276 MCSymbol *CPISymbol = GetCPISymbol(MI->getOperand(1).getIndex());
Lang Hames9ff69c82015-04-24 19:11:51 +00001277 EmitToStreamer(*OutStreamer, MCInstBuilder(MI->getOpcode() ==
1278 ARM::t2LEApcrel ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001279 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1280 : ARM::ADR))
1281 .addReg(MI->getOperand(0).getReg())
Jim Grosbach13760bd2015-05-30 01:25:56 +00001282 .addExpr(MCSymbolRefExpr::create(CPISymbol, OutContext))
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001283 // Add predicate operands.
1284 .addImm(MI->getOperand(2).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001285 .addReg(MI->getOperand(3).getReg()));
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001286 return;
1287 }
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001288 case ARM::LEApcrelJT:
1289 case ARM::tLEApcrelJT:
1290 case ARM::t2LEApcrelJT: {
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001291 MCSymbol *JTIPICSymbol =
Tim Northover4998a472015-05-13 20:28:38 +00001292 GetARMJTIPICJumpTableLabel(MI->getOperand(1).getIndex());
Lang Hames9ff69c82015-04-24 19:11:51 +00001293 EmitToStreamer(*OutStreamer, MCInstBuilder(MI->getOpcode() ==
1294 ARM::t2LEApcrelJT ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001295 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1296 : ARM::ADR))
1297 .addReg(MI->getOperand(0).getReg())
Jim Grosbach13760bd2015-05-30 01:25:56 +00001298 .addExpr(MCSymbolRefExpr::create(JTIPICSymbol, OutContext))
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001299 // Add predicate operands.
Tim Northover4998a472015-05-13 20:28:38 +00001300 .addImm(MI->getOperand(2).getImm())
1301 .addReg(MI->getOperand(3).getReg()));
Jim Grosbachdc35e062010-12-01 19:47:31 +00001302 return;
1303 }
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001304 // Darwin call instructions are just normal call instructions with different
1305 // clobber semantics (they clobber R9).
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001306 case ARM::BX_CALL: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001307 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001308 .addReg(ARM::LR)
1309 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001310 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001311 .addImm(ARMCC::AL)
1312 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001313 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001314 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001315
Lang Hames9ff69c82015-04-24 19:11:51 +00001316 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001317 .addReg(MI->getOperand(0).getReg()));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001318 return;
1319 }
Cameron Zwaricha946f472011-05-25 21:53:50 +00001320 case ARM::tBX_CALL: {
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001321 if (Subtarget->hasV5TOps())
1322 llvm_unreachable("Expected BLX to be selected for v5t+");
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001323
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001324 // On ARM v4t, when doing a call from thumb mode, we need to ensure
1325 // that the saved lr has its LSB set correctly (the arch doesn't
1326 // have blx).
1327 // So here we generate a bl to a small jump pad that does bx rN.
1328 // The jump pads are emitted after the function body.
1329
1330 unsigned TReg = MI->getOperand(0).getReg();
1331 MCSymbol *TRegSym = nullptr;
1332 for (unsigned i = 0, e = ThumbIndirectPads.size(); i < e; i++) {
1333 if (ThumbIndirectPads[i].first == TReg) {
1334 TRegSym = ThumbIndirectPads[i].second;
1335 break;
1336 }
1337 }
1338
1339 if (!TRegSym) {
Jim Grosbach6f482002015-05-18 18:43:14 +00001340 TRegSym = OutContext.createTempSymbol();
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001341 ThumbIndirectPads.push_back(std::make_pair(TReg, TRegSym));
1342 }
1343
1344 // Create a link-saving branch to the Reg Indirect Jump Pad.
Lang Hames9ff69c82015-04-24 19:11:51 +00001345 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBL)
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001346 // Predicate comes first here.
1347 .addImm(ARMCC::AL).addReg(0)
Jim Grosbach13760bd2015-05-30 01:25:56 +00001348 .addExpr(MCSymbolRefExpr::create(TRegSym, OutContext)));
Cameron Zwaricha946f472011-05-25 21:53:50 +00001349 return;
1350 }
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001351 case ARM::BMOVPCRX_CALL: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001352 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001353 .addReg(ARM::LR)
1354 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001355 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001356 .addImm(ARMCC::AL)
1357 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001358 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001359 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001360
Lang Hames9ff69c82015-04-24 19:11:51 +00001361 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001362 .addReg(ARM::PC)
Benjamin Kramer2f545712013-03-15 17:27:39 +00001363 .addReg(MI->getOperand(0).getReg())
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001364 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001365 .addImm(ARMCC::AL)
1366 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001367 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001368 .addReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001369 return;
1370 }
Evan Cheng65f9d192012-02-28 18:51:51 +00001371 case ARM::BMOVPCB_CALL: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001372 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001373 .addReg(ARM::LR)
1374 .addReg(ARM::PC)
Evan Cheng65f9d192012-02-28 18:51:51 +00001375 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001376 .addImm(ARMCC::AL)
1377 .addReg(0)
Evan Cheng65f9d192012-02-28 18:51:51 +00001378 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001379 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001380
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +00001381 const MachineOperand &Op = MI->getOperand(0);
1382 const GlobalValue *GV = Op.getGlobal();
1383 const unsigned TF = Op.getTargetFlags();
1384 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001385 const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001386 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::Bcc)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001387 .addExpr(GVSymExpr)
Evan Cheng65f9d192012-02-28 18:51:51 +00001388 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001389 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001390 .addReg(0));
Evan Cheng65f9d192012-02-28 18:51:51 +00001391 return;
1392 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001393 case ARM::MOVi16_ga_pcrel:
1394 case ARM::t2MOVi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001395 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001396 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Jim Grosbache9119e42015-05-13 18:37:00 +00001397 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
Evan Chengdfce83c2011-01-17 08:03:18 +00001398
Evan Cheng2f2435d2011-01-21 18:55:51 +00001399 unsigned TF = MI->getOperand(1).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001400 const GlobalValue *GV = MI->getOperand(1).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001401 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001402 const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001403
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001404 MCSymbol *LabelSym =
1405 getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(),
1406 MI->getOperand(2).getImm(), OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001407 const MCExpr *LabelSymExpr= MCSymbolRefExpr::create(LabelSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001408 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1409 const MCExpr *PCRelExpr =
Jim Grosbach13760bd2015-05-30 01:25:56 +00001410 ARMMCExpr::createLower16(MCBinaryExpr::createSub(GVSymExpr,
1411 MCBinaryExpr::createAdd(LabelSymExpr,
1412 MCConstantExpr::create(PCAdj, OutContext),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001413 OutContext), OutContext), OutContext);
Jim Grosbache9119e42015-05-13 18:37:00 +00001414 TmpInst.addOperand(MCOperand::createExpr(PCRelExpr));
Evan Cheng2f2435d2011-01-21 18:55:51 +00001415
Evan Chengdfce83c2011-01-17 08:03:18 +00001416 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001417 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1418 TmpInst.addOperand(MCOperand::createReg(0));
Evan Chengdfce83c2011-01-17 08:03:18 +00001419 // Add 's' bit operand (always reg0 for this)
Jim Grosbache9119e42015-05-13 18:37:00 +00001420 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001421 EmitToStreamer(*OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001422 return;
1423 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001424 case ARM::MOVTi16_ga_pcrel:
1425 case ARM::t2MOVTi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001426 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001427 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1428 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Jim Grosbache9119e42015-05-13 18:37:00 +00001429 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
1430 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(1).getReg()));
Evan Chengdfce83c2011-01-17 08:03:18 +00001431
Evan Cheng2f2435d2011-01-21 18:55:51 +00001432 unsigned TF = MI->getOperand(2).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001433 const GlobalValue *GV = MI->getOperand(2).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001434 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001435 const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001436
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001437 MCSymbol *LabelSym =
1438 getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(),
1439 MI->getOperand(3).getImm(), OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001440 const MCExpr *LabelSymExpr= MCSymbolRefExpr::create(LabelSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001441 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1442 const MCExpr *PCRelExpr =
Jim Grosbach13760bd2015-05-30 01:25:56 +00001443 ARMMCExpr::createUpper16(MCBinaryExpr::createSub(GVSymExpr,
1444 MCBinaryExpr::createAdd(LabelSymExpr,
1445 MCConstantExpr::create(PCAdj, OutContext),
Evan Chengdfce83c2011-01-17 08:03:18 +00001446 OutContext), OutContext), OutContext);
Jim Grosbache9119e42015-05-13 18:37:00 +00001447 TmpInst.addOperand(MCOperand::createExpr(PCRelExpr));
Evan Chengdfce83c2011-01-17 08:03:18 +00001448 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001449 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1450 TmpInst.addOperand(MCOperand::createReg(0));
Evan Chengdfce83c2011-01-17 08:03:18 +00001451 // Add 's' bit operand (always reg0 for this)
Jim Grosbache9119e42015-05-13 18:37:00 +00001452 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001453 EmitToStreamer(*OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001454 return;
1455 }
Jim Grosbach3d979202010-09-17 23:41:53 +00001456 case ARM::tPICADD: {
1457 // This is a pseudo op for a label + instruction sequence, which looks like:
1458 // LPC0:
1459 // add r0, pc
1460 // This adds the address of LPC0 to r0.
1461
1462 // Emit the label.
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001463 OutStreamer->EmitLabel(getPICLabel(DL.getPrivateGlobalPrefix(),
Lang Hames9ff69c82015-04-24 19:11:51 +00001464 getFunctionNumber(),
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001465 MI->getOperand(2).getImm(), OutContext));
Jim Grosbach3d979202010-09-17 23:41:53 +00001466
1467 // Form and emit the add.
Lang Hames9ff69c82015-04-24 19:11:51 +00001468 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDhirr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001469 .addReg(MI->getOperand(0).getReg())
1470 .addReg(MI->getOperand(0).getReg())
1471 .addReg(ARM::PC)
1472 // Add predicate operands.
1473 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001474 .addReg(0));
Jim Grosbach3d979202010-09-17 23:41:53 +00001475 return;
1476 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001477 case ARM::PICADD: {
Chris Lattneradd57492009-10-19 22:23:04 +00001478 // This is a pseudo op for a label + instruction sequence, which looks like:
1479 // LPC0:
1480 // add r0, pc, r0
1481 // This adds the address of LPC0 to r0.
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001482
Chris Lattneradd57492009-10-19 22:23:04 +00001483 // Emit the label.
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001484 OutStreamer->EmitLabel(getPICLabel(DL.getPrivateGlobalPrefix(),
Lang Hames9ff69c82015-04-24 19:11:51 +00001485 getFunctionNumber(),
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001486 MI->getOperand(2).getImm(), OutContext));
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001487
Jim Grosbach7ae94222010-09-14 21:05:34 +00001488 // Form and emit the add.
Lang Hames9ff69c82015-04-24 19:11:51 +00001489 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001490 .addReg(MI->getOperand(0).getReg())
1491 .addReg(ARM::PC)
1492 .addReg(MI->getOperand(1).getReg())
1493 // Add predicate operands.
1494 .addImm(MI->getOperand(3).getImm())
1495 .addReg(MI->getOperand(4).getReg())
1496 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001497 .addReg(0));
Chris Lattneradd57492009-10-19 22:23:04 +00001498 return;
1499 }
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001500 case ARM::PICSTR:
1501 case ARM::PICSTRB:
1502 case ARM::PICSTRH:
1503 case ARM::PICLDR:
1504 case ARM::PICLDRB:
1505 case ARM::PICLDRH:
1506 case ARM::PICLDRSB:
1507 case ARM::PICLDRSH: {
Jim Grosbach218e22d2010-09-16 17:43:25 +00001508 // This is a pseudo op for a label + instruction sequence, which looks like:
1509 // LPC0:
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001510 // OP r0, [pc, r0]
Jim Grosbach218e22d2010-09-16 17:43:25 +00001511 // The LCP0 label is referenced by a constant pool entry in order to get
1512 // a PC-relative address at the ldr instruction.
1513
1514 // Emit the label.
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001515 OutStreamer->EmitLabel(getPICLabel(DL.getPrivateGlobalPrefix(),
Lang Hames9ff69c82015-04-24 19:11:51 +00001516 getFunctionNumber(),
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001517 MI->getOperand(2).getImm(), OutContext));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001518
1519 // Form and emit the load
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001520 unsigned Opcode;
1521 switch (MI->getOpcode()) {
1522 default:
1523 llvm_unreachable("Unexpected opcode!");
Jim Grosbach338de3e2010-10-27 23:12:14 +00001524 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1525 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001526 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001527 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001528 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001529 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1530 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1531 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1532 }
Lang Hames9ff69c82015-04-24 19:11:51 +00001533 EmitToStreamer(*OutStreamer, MCInstBuilder(Opcode)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001534 .addReg(MI->getOperand(0).getReg())
1535 .addReg(ARM::PC)
1536 .addReg(MI->getOperand(1).getReg())
1537 .addImm(0)
1538 // Add predicate operands.
1539 .addImm(MI->getOperand(3).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001540 .addReg(MI->getOperand(4).getReg()));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001541
1542 return;
1543 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001544 case ARM::CONSTPOOL_ENTRY: {
Chris Lattner186c6b02009-10-19 22:33:05 +00001545 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1546 /// in the function. The first operand is the ID# for this instruction, the
1547 /// second is the index into the MachineConstantPool that this is, the third
1548 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen2e05db22011-12-06 01:43:02 +00001549 /// The required alignment is specified on the basic block holding this MI.
Chris Lattner186c6b02009-10-19 22:33:05 +00001550 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1551 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1552
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001553 // If this is the first entry of the pool, mark it.
1554 if (!InConstantPool) {
Lang Hames9ff69c82015-04-24 19:11:51 +00001555 OutStreamer->EmitDataRegion(MCDR_DataRegion);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001556 InConstantPool = true;
1557 }
1558
Lang Hames9ff69c82015-04-24 19:11:51 +00001559 OutStreamer->EmitLabel(GetCPISymbol(LabelId));
Chris Lattner186c6b02009-10-19 22:33:05 +00001560
1561 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1562 if (MCPE.isMachineConstantPoolEntry())
1563 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1564 else
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001565 EmitGlobalConstant(DL, MCPE.Val.ConstVal);
Chris Lattner186c6b02009-10-19 22:33:05 +00001566 return;
1567 }
Tim Northovera603c402015-05-31 19:22:07 +00001568 case ARM::JUMPTABLE_ADDRS:
1569 EmitJumpTableAddrs(MI);
1570 return;
1571 case ARM::JUMPTABLE_INSTS:
1572 EmitJumpTableInsts(MI);
1573 return;
1574 case ARM::JUMPTABLE_TBB:
1575 case ARM::JUMPTABLE_TBH:
1576 EmitJumpTableTBInst(MI, MI->getOpcode() == ARM::JUMPTABLE_TBB ? 1 : 2);
1577 return;
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001578 case ARM::t2BR_JT: {
1579 // Lower and emit the instruction itself, then the jump table following it.
Lang Hames9ff69c82015-04-24 19:11:51 +00001580 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001581 .addReg(ARM::PC)
1582 .addReg(MI->getOperand(0).getReg())
1583 // Add predicate operands.
1584 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001585 .addReg(0));
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001586 return;
1587 }
Tim Northovera603c402015-05-31 19:22:07 +00001588 case ARM::t2TBB_JT:
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001589 case ARM::t2TBH_JT: {
Tim Northovera603c402015-05-31 19:22:07 +00001590 unsigned Opc = MI->getOpcode() == ARM::t2TBB_JT ? ARM::t2TBB : ARM::t2TBH;
1591 // Lower and emit the PC label, then the instruction itself.
1592 OutStreamer->EmitLabel(GetCPISymbol(MI->getOperand(3).getImm()));
1593 EmitToStreamer(*OutStreamer, MCInstBuilder(Opc)
1594 .addReg(MI->getOperand(0).getReg())
1595 .addReg(MI->getOperand(1).getReg())
1596 // Add predicate operands.
1597 .addImm(ARMCC::AL)
1598 .addReg(0));
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001599 return;
1600 }
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001601 case ARM::tBR_JTr:
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001602 case ARM::BR_JTr: {
1603 // Lower and emit the instruction itself, then the jump table following it.
1604 // mov pc, target
1605 MCInst TmpInst;
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001606 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbache9cc9012011-06-30 23:38:17 +00001607 ARM::MOVr : ARM::tMOVr;
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001608 TmpInst.setOpcode(Opc);
Jim Grosbache9119e42015-05-13 18:37:00 +00001609 TmpInst.addOperand(MCOperand::createReg(ARM::PC));
1610 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001611 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001612 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1613 TmpInst.addOperand(MCOperand::createReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001614 // Add 's' bit operand (always reg0 for this)
1615 if (Opc == ARM::MOVr)
Jim Grosbache9119e42015-05-13 18:37:00 +00001616 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001617 EmitToStreamer(*OutStreamer, TmpInst);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001618 return;
1619 }
1620 case ARM::BR_JTm: {
1621 // Lower and emit the instruction itself, then the jump table following it.
1622 // ldr pc, target
1623 MCInst TmpInst;
1624 if (MI->getOperand(1).getReg() == 0) {
1625 // literal offset
1626 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbache9119e42015-05-13 18:37:00 +00001627 TmpInst.addOperand(MCOperand::createReg(ARM::PC));
1628 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
1629 TmpInst.addOperand(MCOperand::createImm(MI->getOperand(2).getImm()));
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001630 } else {
1631 TmpInst.setOpcode(ARM::LDRrs);
Jim Grosbache9119e42015-05-13 18:37:00 +00001632 TmpInst.addOperand(MCOperand::createReg(ARM::PC));
1633 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
1634 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(1).getReg()));
1635 TmpInst.addOperand(MCOperand::createImm(0));
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001636 }
1637 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001638 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1639 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001640 EmitToStreamer(*OutStreamer, TmpInst);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001641 return;
1642 }
Jim Grosbach08c562b2010-11-17 21:05:55 +00001643 case ARM::BR_JTadd: {
1644 // Lower and emit the instruction itself, then the jump table following it.
1645 // add pc, target, idx
Lang Hames9ff69c82015-04-24 19:11:51 +00001646 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001647 .addReg(ARM::PC)
1648 .addReg(MI->getOperand(0).getReg())
1649 .addReg(MI->getOperand(1).getReg())
1650 // Add predicate operands.
1651 .addImm(ARMCC::AL)
1652 .addReg(0)
1653 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001654 .addReg(0));
Jim Grosbach08c562b2010-11-17 21:05:55 +00001655 return;
1656 }
Tim Northover650b0ee52014-11-13 17:58:48 +00001657 case ARM::SPACE:
Lang Hames9ff69c82015-04-24 19:11:51 +00001658 OutStreamer->EmitZeros(MI->getOperand(1).getImm());
Tim Northover650b0ee52014-11-13 17:58:48 +00001659 return;
Jim Grosbach85030542010-09-23 18:05:37 +00001660 case ARM::TRAP: {
1661 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1662 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001663 if (!Subtarget->isTargetMachO()) {
Jim Grosbach7d348372010-09-23 19:42:17 +00001664 uint32_t Val = 0xe7ffdefeUL;
Lang Hames9ff69c82015-04-24 19:11:51 +00001665 OutStreamer->AddComment("trap");
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001666 ATS.emitInst(Val);
Jim Grosbach85030542010-09-23 18:05:37 +00001667 return;
1668 }
1669 break;
1670 }
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001671 case ARM::TRAPNaCl: {
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001672 uint32_t Val = 0xe7fedef0UL;
Lang Hames9ff69c82015-04-24 19:11:51 +00001673 OutStreamer->AddComment("trap");
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001674 ATS.emitInst(Val);
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001675 return;
1676 }
Jim Grosbach85030542010-09-23 18:05:37 +00001677 case ARM::tTRAP: {
1678 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1679 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001680 if (!Subtarget->isTargetMachO()) {
Benjamin Kramere38495d2010-09-23 18:57:26 +00001681 uint16_t Val = 0xdefe;
Lang Hames9ff69c82015-04-24 19:11:51 +00001682 OutStreamer->AddComment("trap");
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001683 ATS.emitInst(Val, 'n');
Jim Grosbach85030542010-09-23 18:05:37 +00001684 return;
1685 }
1686 break;
1687 }
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001688 case ARM::t2Int_eh_sjlj_setjmp:
1689 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001690 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001691 // Two incoming args: GPR:$src, GPR:$val
1692 // mov $val, pc
1693 // adds $val, #7
1694 // str $val, [$src, #4]
1695 // movs r0, #0
Matthias Braunda3d0d72015-07-16 22:34:20 +00001696 // b LSJLJEH
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001697 // movs r0, #1
Matthias Braunda3d0d72015-07-16 22:34:20 +00001698 // LSJLJEH:
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001699 unsigned SrcReg = MI->getOperand(0).getReg();
1700 unsigned ValReg = MI->getOperand(1).getReg();
Matthias Braunda3d0d72015-07-16 22:34:20 +00001701 MCSymbol *Label = OutContext.createTempSymbol("SJLJEH", false, true);
Lang Hames9ff69c82015-04-24 19:11:51 +00001702 OutStreamer->AddComment("eh_setjmp begin");
1703 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001704 .addReg(ValReg)
1705 .addReg(ARM::PC)
Jim Grosbachb98ab912011-06-30 22:10:46 +00001706 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001707 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001708 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001709
Lang Hames9ff69c82015-04-24 19:11:51 +00001710 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDi3)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001711 .addReg(ValReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001712 // 's' bit operand
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001713 .addReg(ARM::CPSR)
1714 .addReg(ValReg)
1715 .addImm(7)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001716 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001717 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001718 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001719
Lang Hames9ff69c82015-04-24 19:11:51 +00001720 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tSTRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001721 .addReg(ValReg)
1722 .addReg(SrcReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001723 // The offset immediate is #4. The operand value is scaled by 4 for the
1724 // tSTR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001725 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001726 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001727 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001728 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001729
Lang Hames9ff69c82015-04-24 19:11:51 +00001730 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001731 .addReg(ARM::R0)
1732 .addReg(ARM::CPSR)
1733 .addImm(0)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001734 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001735 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001736 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001737
Jim Grosbach13760bd2015-05-30 01:25:56 +00001738 const MCExpr *SymbolExpr = MCSymbolRefExpr::create(Label, OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001739 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tB)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001740 .addExpr(SymbolExpr)
1741 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001742 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001743
Lang Hames9ff69c82015-04-24 19:11:51 +00001744 OutStreamer->AddComment("eh_setjmp end");
1745 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001746 .addReg(ARM::R0)
1747 .addReg(ARM::CPSR)
1748 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001749 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001750 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001751 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001752
Lang Hames9ff69c82015-04-24 19:11:51 +00001753 OutStreamer->EmitLabel(Label);
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001754 return;
1755 }
1756
Jim Grosbachc0aed712010-09-23 23:33:56 +00001757 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001758 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbachc0aed712010-09-23 23:33:56 +00001759 // Two incoming args: GPR:$src, GPR:$val
1760 // add $val, pc, #8
1761 // str $val, [$src, #+4]
1762 // mov r0, #0
1763 // add pc, pc, #0
1764 // mov r0, #1
1765 unsigned SrcReg = MI->getOperand(0).getReg();
1766 unsigned ValReg = MI->getOperand(1).getReg();
1767
Lang Hames9ff69c82015-04-24 19:11:51 +00001768 OutStreamer->AddComment("eh_setjmp begin");
1769 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001770 .addReg(ValReg)
1771 .addReg(ARM::PC)
1772 .addImm(8)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001773 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001774 .addImm(ARMCC::AL)
1775 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001776 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001777 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001778
Lang Hames9ff69c82015-04-24 19:11:51 +00001779 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::STRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001780 .addReg(ValReg)
1781 .addReg(SrcReg)
1782 .addImm(4)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001783 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001784 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001785 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001786
Lang Hames9ff69c82015-04-24 19:11:51 +00001787 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001788 .addReg(ARM::R0)
1789 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001790 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001791 .addImm(ARMCC::AL)
1792 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001793 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001794 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001795
Lang Hames9ff69c82015-04-24 19:11:51 +00001796 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001797 .addReg(ARM::PC)
1798 .addReg(ARM::PC)
1799 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001800 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001801 .addImm(ARMCC::AL)
1802 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001803 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001804 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001805
Lang Hames9ff69c82015-04-24 19:11:51 +00001806 OutStreamer->AddComment("eh_setjmp end");
1807 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001808 .addReg(ARM::R0)
1809 .addImm(1)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001810 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001811 .addImm(ARMCC::AL)
1812 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001813 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001814 .addReg(0));
Jim Grosbachc0aed712010-09-23 23:33:56 +00001815 return;
1816 }
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001817 case ARM::Int_eh_sjlj_longjmp: {
1818 // ldr sp, [$src, #8]
1819 // ldr $scratch, [$src, #4]
1820 // ldr r7, [$src]
1821 // bx $scratch
1822 unsigned SrcReg = MI->getOperand(0).getReg();
1823 unsigned ScratchReg = MI->getOperand(1).getReg();
Lang Hames9ff69c82015-04-24 19:11:51 +00001824 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001825 .addReg(ARM::SP)
1826 .addReg(SrcReg)
1827 .addImm(8)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001828 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001829 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001830 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001831
Lang Hames9ff69c82015-04-24 19:11:51 +00001832 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001833 .addReg(ScratchReg)
1834 .addReg(SrcReg)
1835 .addImm(4)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001836 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001837 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001838 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001839
Lang Hames9ff69c82015-04-24 19:11:51 +00001840 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001841 .addReg(ARM::R7)
1842 .addReg(SrcReg)
1843 .addImm(0)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001844 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001845 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001846 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001847
Lang Hames9ff69c82015-04-24 19:11:51 +00001848 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001849 .addReg(ScratchReg)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001850 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001851 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001852 .addReg(0));
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001853 return;
1854 }
Saleem Abdulrasool1632fe12016-03-10 16:26:37 +00001855 case ARM::tInt_eh_sjlj_longjmp:
1856 case ARM::tInt_WIN_eh_sjlj_longjmp: {
Jim Grosbach175d6412010-09-27 22:28:11 +00001857 // ldr $scratch, [$src, #8]
1858 // mov sp, $scratch
1859 // ldr $scratch, [$src, #4]
1860 // ldr r7, [$src]
1861 // bx $scratch
1862 unsigned SrcReg = MI->getOperand(0).getReg();
1863 unsigned ScratchReg = MI->getOperand(1).getReg();
Saleem Abdulrasool8b30f982016-03-10 15:11:09 +00001864
Lang Hames9ff69c82015-04-24 19:11:51 +00001865 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001866 .addReg(ScratchReg)
1867 .addReg(SrcReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001868 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendling092a7bd2010-12-14 03:36:38 +00001869 // tLDR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001870 .addImm(2)
Jim Grosbach175d6412010-09-27 22:28:11 +00001871 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001872 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001873 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001874
Lang Hames9ff69c82015-04-24 19:11:51 +00001875 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001876 .addReg(ARM::SP)
1877 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001878 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001879 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001880 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001881
Lang Hames9ff69c82015-04-24 19:11:51 +00001882 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001883 .addReg(ScratchReg)
1884 .addReg(SrcReg)
1885 .addImm(1)
Jim Grosbach175d6412010-09-27 22:28:11 +00001886 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001887 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001888 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001889
Lang Hames9ff69c82015-04-24 19:11:51 +00001890 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
Saleem Abdulrasool1632fe12016-03-10 16:26:37 +00001891 .addReg(Opc == ARM::tInt_WIN_eh_sjlj_longjmp ? ARM::R11 : ARM::R7)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001892 .addReg(SrcReg)
1893 .addImm(0)
Jim Grosbach175d6412010-09-27 22:28:11 +00001894 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001895 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001896 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001897
Lang Hames9ff69c82015-04-24 19:11:51 +00001898 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001899 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001900 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001901 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001902 .addReg(0));
Jim Grosbach175d6412010-09-27 22:28:11 +00001903 return;
1904 }
Chris Lattner71eb0772009-10-19 20:20:46 +00001905 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001906
Chris Lattner71eb0772009-10-19 20:20:46 +00001907 MCInst TmpInst;
Chris Lattnerde16ca82010-11-14 21:00:02 +00001908 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001909
Lang Hames9ff69c82015-04-24 19:11:51 +00001910 EmitToStreamer(*OutStreamer, TmpInst);
Chris Lattner71eb0772009-10-19 20:20:46 +00001911}
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001912
1913//===----------------------------------------------------------------------===//
1914// Target Registry Stuff
1915//===----------------------------------------------------------------------===//
1916
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001917// Force static initialization.
1918extern "C" void LLVMInitializeARMAsmPrinter() {
Christian Pirkerdc9ff752014-04-01 15:19:30 +00001919 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMLETarget);
1920 RegisterAsmPrinter<ARMAsmPrinter> Y(TheARMBETarget);
1921 RegisterAsmPrinter<ARMAsmPrinter> A(TheThumbLETarget);
1922 RegisterAsmPrinter<ARMAsmPrinter> B(TheThumbBETarget);
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001923}