blob: bccbcd4da1605125f4142485b4ff974b763e3952 [file] [log] [blame]
Matt Arsenault0c90e952015-11-06 18:17:45 +00001//=====-- AMDGPUSubtarget.h - Define Subtarget for AMDGPU ------*- C++ -*-====//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Tom Stellard75aadc22012-12-11 21:25:42 +00006//
7//==-----------------------------------------------------------------------===//
8//
9/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000010/// AMDGPU specific subclass of TargetSubtarget.
Tom Stellard75aadc22012-12-11 21:25:42 +000011//
12//===----------------------------------------------------------------------===//
13
Matt Arsenault0c90e952015-11-06 18:17:45 +000014#ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H
15#define LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H
Matt Arsenaultf59e5382015-11-06 18:23:00 +000016
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000017#include "AMDGPU.h"
Quentin Colombet61d71a12017-08-15 22:31:51 +000018#include "AMDGPUCallLowering.h"
Matt Arsenault43e92fe2016-06-24 06:30:11 +000019#include "R600FrameLowering.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000020#include "R600ISelLowering.h"
21#include "R600InstrInfo.h"
Matt Arsenault43e92fe2016-06-24 06:30:11 +000022#include "SIFrameLowering.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000023#include "SIISelLowering.h"
24#include "SIInstrInfo.h"
Tom Stellard347ac792015-06-26 21:15:07 +000025#include "Utils/AMDGPUBaseInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000026#include "llvm/ADT/Triple.h"
Quentin Colombet61d71a12017-08-15 22:31:51 +000027#include "llvm/CodeGen/GlobalISel/InstructionSelector.h"
28#include "llvm/CodeGen/GlobalISel/LegalizerInfo.h"
29#include "llvm/CodeGen/GlobalISel/RegisterBankInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000030#include "llvm/CodeGen/MachineFunction.h"
Matt Arsenault56684d42016-08-11 17:31:42 +000031#include "llvm/CodeGen/SelectionDAGTargetInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000032#include "llvm/MC/MCInstrItineraries.h"
33#include "llvm/Support/MathExtras.h"
34#include <cassert>
35#include <cstdint>
36#include <memory>
37#include <utility>
Tom Stellard75aadc22012-12-11 21:25:42 +000038
39#define GET_SUBTARGETINFO_HEADER
40#include "AMDGPUGenSubtargetInfo.inc"
Tom Stellardc5a154d2018-06-28 23:47:12 +000041#define GET_SUBTARGETINFO_HEADER
42#include "R600GenSubtargetInfo.inc"
Tom Stellard75aadc22012-12-11 21:25:42 +000043
Tom Stellard75aadc22012-12-11 21:25:42 +000044namespace llvm {
45
Matt Arsenault43e92fe2016-06-24 06:30:11 +000046class StringRef;
Tom Stellarde99fb652015-01-20 19:33:04 +000047
Tom Stellard5bfbae52018-07-11 20:59:01 +000048class AMDGPUSubtarget {
49public:
50 enum Generation {
51 R600 = 0,
52 R700 = 1,
Matt Arsenault4bec7d42018-07-20 09:05:08 +000053 EVERGREEN = 2,
Tom Stellard5bfbae52018-07-11 20:59:01 +000054 NORTHERN_ISLANDS = 3,
55 SOUTHERN_ISLANDS = 4,
56 SEA_ISLANDS = 5,
57 VOLCANIC_ISLANDS = 6,
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +000058 GFX9 = 7,
59 GFX10 = 8
Tom Stellard5bfbae52018-07-11 20:59:01 +000060 };
61
Tom Stellardc5a154d2018-06-28 23:47:12 +000062private:
63 Triple TargetTriple;
64
65protected:
Tom Stellardc5a154d2018-06-28 23:47:12 +000066 bool Has16BitInsts;
67 bool HasMadMixInsts;
68 bool FP32Denormals;
69 bool FPExceptions;
70 bool HasSDWA;
71 bool HasVOP3PInsts;
72 bool HasMulI24;
73 bool HasMulU24;
Matt Arsenault6c7ba822018-08-15 21:03:55 +000074 bool HasInv2PiInlineImm;
Tom Stellardc5a154d2018-06-28 23:47:12 +000075 bool HasFminFmaxLegacy;
76 bool EnablePromoteAlloca;
David Stuttard20de3e92018-09-14 10:27:19 +000077 bool HasTrigReducedRange;
Tom Stellardc5a154d2018-06-28 23:47:12 +000078 int LocalMemorySize;
79 unsigned WavefrontSize;
80
81public:
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +000082 AMDGPUSubtarget(const Triple &TT);
Tom Stellardc5a154d2018-06-28 23:47:12 +000083
Tom Stellard5bfbae52018-07-11 20:59:01 +000084 static const AMDGPUSubtarget &get(const MachineFunction &MF);
85 static const AMDGPUSubtarget &get(const TargetMachine &TM,
Matt Arsenault4bec7d42018-07-20 09:05:08 +000086 const Function &F);
Tom Stellardc5a154d2018-06-28 23:47:12 +000087
88 /// \returns Default range flat work group size for a calling convention.
89 std::pair<unsigned, unsigned> getDefaultFlatWorkGroupSize(CallingConv::ID CC) const;
90
91 /// \returns Subtarget's default pair of minimum/maximum flat work group sizes
92 /// for function \p F, or minimum/maximum flat work group sizes explicitly
93 /// requested using "amdgpu-flat-work-group-size" attribute attached to
94 /// function \p F.
95 ///
96 /// \returns Subtarget's default values if explicitly requested values cannot
97 /// be converted to integer, or violate subtarget's specifications.
98 std::pair<unsigned, unsigned> getFlatWorkGroupSizes(const Function &F) const;
99
100 /// \returns Subtarget's default pair of minimum/maximum number of waves per
101 /// execution unit for function \p F, or minimum/maximum number of waves per
102 /// execution unit explicitly requested using "amdgpu-waves-per-eu" attribute
103 /// attached to function \p F.
104 ///
105 /// \returns Subtarget's default values if explicitly requested values cannot
106 /// be converted to integer, violate subtarget's specifications, or are not
107 /// compatible with minimum/maximum number of waves limited by flat work group
108 /// size, register usage, and/or lds usage.
109 std::pair<unsigned, unsigned> getWavesPerEU(const Function &F) const;
110
111 /// Return the amount of LDS that can be used that will not restrict the
112 /// occupancy lower than WaveCount.
113 unsigned getMaxLocalMemSizeWithWaveCount(unsigned WaveCount,
114 const Function &) const;
115
116 /// Inverse of getMaxLocalMemWithWaveCount. Return the maximum wavecount if
117 /// the given LDS memory size is the only constraint.
118 unsigned getOccupancyWithLocalMemSize(uint32_t Bytes, const Function &) const;
119
120 unsigned getOccupancyWithLocalMemSize(const MachineFunction &MF) const;
121
122 bool isAmdHsaOS() const {
123 return TargetTriple.getOS() == Triple::AMDHSA;
124 }
125
126 bool isAmdPalOS() const {
127 return TargetTriple.getOS() == Triple::AMDPAL;
128 }
129
Tom Stellardec4feae2018-07-06 17:16:17 +0000130 bool isMesa3DOS() const {
131 return TargetTriple.getOS() == Triple::Mesa3D;
132 }
133
134 bool isMesaKernel(const Function &F) const {
135 return isMesa3DOS() && !AMDGPU::isShader(F.getCallingConv());
136 }
137
Konstantin Zhuravlyovaa067cb2018-10-04 21:02:16 +0000138 bool isAmdHsaOrMesa(const Function &F) const {
Tom Stellardec4feae2018-07-06 17:16:17 +0000139 return isAmdHsaOS() || isMesaKernel(F);
140 }
141
Tom Stellardc5a154d2018-06-28 23:47:12 +0000142 bool has16BitInsts() const {
143 return Has16BitInsts;
144 }
145
146 bool hasMadMixInsts() const {
147 return HasMadMixInsts;
148 }
149
150 bool hasFP32Denormals() const {
151 return FP32Denormals;
152 }
153
154 bool hasFPExceptions() const {
155 return FPExceptions;
156 }
157
158 bool hasSDWA() const {
159 return HasSDWA;
160 }
161
162 bool hasVOP3PInsts() const {
163 return HasVOP3PInsts;
164 }
165
166 bool hasMulI24() const {
167 return HasMulI24;
168 }
169
170 bool hasMulU24() const {
171 return HasMulU24;
172 }
173
Matt Arsenault6c7ba822018-08-15 21:03:55 +0000174 bool hasInv2PiInlineImm() const {
175 return HasInv2PiInlineImm;
176 }
177
Tom Stellardc5a154d2018-06-28 23:47:12 +0000178 bool hasFminFmaxLegacy() const {
179 return HasFminFmaxLegacy;
180 }
181
David Stuttard20de3e92018-09-14 10:27:19 +0000182 bool hasTrigReducedRange() const {
183 return HasTrigReducedRange;
184 }
185
Tom Stellardc5a154d2018-06-28 23:47:12 +0000186 bool isPromoteAllocaEnabled() const {
187 return EnablePromoteAlloca;
188 }
189
190 unsigned getWavefrontSize() const {
191 return WavefrontSize;
192 }
193
194 int getLocalMemorySize() const {
195 return LocalMemorySize;
196 }
197
198 unsigned getAlignmentForImplicitArgPtr() const {
199 return isAmdHsaOS() ? 8 : 4;
200 }
201
Tom Stellardec4feae2018-07-06 17:16:17 +0000202 /// Returns the offset in bytes from the start of the input buffer
203 /// of the first explicit kernel argument.
204 unsigned getExplicitKernelArgOffset(const Function &F) const {
Konstantin Zhuravlyovaa067cb2018-10-04 21:02:16 +0000205 return isAmdHsaOrMesa(F) ? 0 : 36;
Tom Stellardec4feae2018-07-06 17:16:17 +0000206 }
207
Tom Stellardc5a154d2018-06-28 23:47:12 +0000208 /// \returns Maximum number of work groups per compute unit supported by the
209 /// subtarget and limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000210 virtual unsigned getMaxWorkGroupsPerCU(unsigned FlatWorkGroupSize) const = 0;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000211
212 /// \returns Minimum flat work group size supported by the subtarget.
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000213 virtual unsigned getMinFlatWorkGroupSize() const = 0;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000214
215 /// \returns Maximum flat work group size supported by the subtarget.
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000216 virtual unsigned getMaxFlatWorkGroupSize() const = 0;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000217
218 /// \returns Maximum number of waves per execution unit supported by the
219 /// subtarget and limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000220 virtual unsigned getMaxWavesPerEU(unsigned FlatWorkGroupSize) const = 0;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000221
222 /// \returns Minimum number of waves per execution unit supported by the
223 /// subtarget.
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000224 virtual unsigned getMinWavesPerEU() const = 0;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000225
226 unsigned getMaxWavesPerEU() const { return 10; }
227
228 /// Creates value range metadata on an workitemid.* inrinsic call or load.
229 bool makeLIDRangeMetadata(Instruction *I) const;
230
Matt Arsenault4bec7d42018-07-20 09:05:08 +0000231 /// \returns Number of bytes of arguments that are passed to a shader or
232 /// kernel in addition to the explicit ones declared for the function.
233 unsigned getImplicitArgNumBytes(const Function &F) const {
234 if (isMesaKernel(F))
235 return 16;
236 return AMDGPU::getIntegerAttribute(F, "amdgpu-implicitarg-num-bytes", 0);
237 }
238 uint64_t getExplicitKernArgSize(const Function &F,
239 unsigned &MaxAlign) const;
240 unsigned getKernArgSegmentSize(const Function &F,
241 unsigned &MaxAlign) const;
242
Tom Stellard5bfbae52018-07-11 20:59:01 +0000243 virtual ~AMDGPUSubtarget() {}
Tom Stellardc5a154d2018-06-28 23:47:12 +0000244};
245
Tom Stellard5bfbae52018-07-11 20:59:01 +0000246class GCNSubtarget : public AMDGPUGenSubtargetInfo,
247 public AMDGPUSubtarget {
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000248public:
Wei Ding205bfdb2017-02-10 02:15:29 +0000249 enum TrapHandlerAbi {
250 TrapHandlerAbiNone = 0,
251 TrapHandlerAbiHsa = 1
252 };
253
Wei Dingf2cce022017-02-22 23:22:19 +0000254 enum TrapID {
255 TrapIDHardwareReserved = 0,
256 TrapIDHSADebugTrap = 1,
257 TrapIDLLVMTrap = 2,
258 TrapIDLLVMDebugTrap = 3,
259 TrapIDDebugBreakpoint = 7,
260 TrapIDDebugReserved8 = 8,
261 TrapIDDebugReservedFE = 0xfe,
262 TrapIDDebugReservedFF = 0xff
Wei Ding205bfdb2017-02-10 02:15:29 +0000263 };
264
265 enum TrapRegValues {
Wei Dingf2cce022017-02-22 23:22:19 +0000266 LLVMTrapHandlerRegValue = 1
Wei Ding205bfdb2017-02-10 02:15:29 +0000267 };
268
Tom Stellardc5a154d2018-06-28 23:47:12 +0000269private:
Tom Stellardc5a154d2018-06-28 23:47:12 +0000270 /// GlobalISel related APIs.
271 std::unique_ptr<AMDGPUCallLowering> CallLoweringInfo;
272 std::unique_ptr<InstructionSelector> InstSelector;
273 std::unique_ptr<LegalizerInfo> Legalizer;
274 std::unique_ptr<RegisterBankInfo> RegBankInfo;
275
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000276protected:
277 // Basic subtarget description.
278 Triple TargetTriple;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000279 unsigned Gen;
Stanislav Mekhanoshin06d3b412018-09-17 16:04:32 +0000280 InstrItineraryData InstrItins;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000281 int LDSBankCount;
282 unsigned MaxPrivateElementSize;
283
284 // Possibly statically set by tablegen, but may want to be overridden.
Matt Arsenaultb035a572015-01-29 19:34:25 +0000285 bool FastFMAF32;
Matt Arsenaulte83690c2016-01-18 21:13:50 +0000286 bool HalfRate64Ops;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000287
288 // Dynamially set bits that enable features.
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000289 bool FP64FP16Denormals;
Changpeng Fangb41574a2015-12-22 20:55:23 +0000290 bool FlatForGlobal;
Konstantin Zhuravlyovbe6c0ca2017-06-02 17:40:26 +0000291 bool AutoWaitcntBeforeBarrier;
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000292 bool CodeObjectV3;
Tom Stellard64a9d082016-10-14 18:10:39 +0000293 bool UnalignedScratchAccess;
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000294 bool UnalignedBufferAccess;
Matt Arsenaulte823d922017-02-18 18:29:53 +0000295 bool HasApertureRegs;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000296 bool EnableXNACK;
Matt Arsenaultdf24c922019-05-16 14:48:34 +0000297 bool DoesNotSupportXNACK;
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +0000298 bool EnableCuMode;
Wei Ding205bfdb2017-02-10 02:15:29 +0000299 bool TrapHandler;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000300
301 // Used as options.
Matt Arsenault41033282014-10-10 22:01:59 +0000302 bool EnableLoadStoreOpt;
Matt Arsenault706f9302015-07-06 16:01:58 +0000303 bool EnableUnsafeDSOffsetFolding;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000304 bool EnableSIScheduler;
Marek Olsaka9a58fa2018-04-10 22:48:23 +0000305 bool EnableDS128;
David Stuttardf77079f2019-01-14 11:55:24 +0000306 bool EnablePRTStrictNull;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000307 bool DumpCode;
308
309 // Subtarget statically properties set by tablegen
310 bool FP64;
Jan Vesely39aeab42017-12-04 23:07:28 +0000311 bool FMA;
Dmitry Preobrazhenskye3271ae2018-02-05 12:45:43 +0000312 bool MIMG_R128;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000313 bool IsGCN;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000314 bool GCN3Encoding;
Tom Stellardd1f0f022015-04-23 19:33:54 +0000315 bool CIInsts;
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000316 bool GFX8Insts;
Matt Arsenault2021f082017-02-18 19:12:26 +0000317 bool GFX9Insts;
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +0000318 bool GFX10Insts;
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000319 bool GFX7GFX8GFX9Insts;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000320 bool SGPRInitBug;
Matt Arsenault9d82ee72016-02-27 08:53:55 +0000321 bool HasSMemRealTime;
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000322 bool HasIntClamp;
Matt Arsenault0084adc2018-04-30 19:08:16 +0000323 bool HasFmaMixInsts;
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000324 bool HasMovrel;
325 bool HasVGPRIndexMode;
Matt Arsenault7b647552016-10-28 21:55:15 +0000326 bool HasScalarStores;
Dmitry Preobrazhensky6bad04e2018-04-02 16:10:25 +0000327 bool HasScalarAtomics;
Sam Kolton3c4933f2017-06-22 06:26:41 +0000328 bool HasSDWAOmod;
329 bool HasSDWAScalar;
330 bool HasSDWASdst;
331 bool HasSDWAMac;
Sam Koltona179d252017-06-27 15:02:23 +0000332 bool HasSDWAOutModsVOPC;
Sam Kolton07dbde22017-01-20 10:01:25 +0000333 bool HasDPP;
Stanislav Mekhanoshin245b5ba2019-06-12 18:02:41 +0000334 bool HasDPP8;
Ryan Taylor1f334d02018-08-28 15:07:30 +0000335 bool HasR128A16;
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +0000336 bool HasNSAEncoding;
Matt Arsenault0084adc2018-04-30 19:08:16 +0000337 bool HasDLInsts;
Stanislav Mekhanoshin0e858b02019-02-09 00:34:21 +0000338 bool HasDot1Insts;
339 bool HasDot2Insts;
Konstantin Zhuravlyov108927b2018-11-05 22:44:19 +0000340 bool EnableSRAMECC;
Matt Arsenaultf426ddb2019-04-03 01:58:57 +0000341 bool DoesNotSupportSRAMECC;
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +0000342 bool HasNoSdstCMPX;
343 bool HasVscnt;
344 bool HasRegisterBanking;
345 bool HasVOP3Literal;
346 bool HasNoDataDepHazard;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000347 bool FlatAddressSpace;
Matt Arsenaultacdc7652017-05-10 21:19:05 +0000348 bool FlatInstOffsets;
349 bool FlatGlobalInsts;
350 bool FlatScratchInsts;
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +0000351 bool ScalarFlatScratchInsts;
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000352 bool AddNoCarryInsts;
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000353 bool HasUnpackedD16VMem;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000354 bool R600ALUInst;
355 bool CaymanISA;
356 bool CFALUBug;
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +0000357 bool LDSMisalignedBug;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000358 bool HasVertexCache;
359 short TexVTXClauseSize;
Alexander Timofeev18009562016-12-08 17:28:47 +0000360 bool ScalarizeGlobal;
Tom Stellard75aadc22012-12-11 21:25:42 +0000361
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +0000362 bool HasVcmpxPermlaneHazard;
363 bool HasVMEMtoScalarWriteHazard;
364 bool HasSMEMtoVectorWriteHazard;
365 bool HasInstFwdPrefetchBug;
366 bool HasVcmpxExecWARHazard;
367 bool HasLdsBranchVmemWARHazard;
368 bool HasNSAtoVMEMBug;
369 bool HasFlatSegmentOffsetBug;
370
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000371 // Dummy feature to use for assembler in tablegen.
372 bool FeatureDisable;
373
Matt Arsenault56684d42016-08-11 17:31:42 +0000374 SelectionDAGTargetInfo TSInfo;
Tom Stellard5bfbae52018-07-11 20:59:01 +0000375private:
Tom Stellard5bfbae52018-07-11 20:59:01 +0000376 SIInstrInfo InstrInfo;
Tom Stellard752ddbd2018-07-11 22:15:15 +0000377 SITargetLowering TLInfo;
Tom Stellard5bfbae52018-07-11 20:59:01 +0000378 SIFrameLowering FrameLowering;
Tom Stellard75aadc22012-12-11 21:25:42 +0000379
Matt Arsenault5c714cb2019-05-23 19:38:14 +0000380 // See COMPUTE_TMPRING_SIZE.WAVESIZE, 13-bit field in units of 256-dword.
381 static const unsigned MaxWaveScratchSize = (256 * 4) * ((1 << 13) - 1);
382
Tom Stellard75aadc22012-12-11 21:25:42 +0000383public:
Tom Stellard5bfbae52018-07-11 20:59:01 +0000384 GCNSubtarget(const Triple &TT, StringRef GPU, StringRef FS,
385 const GCNTargetMachine &TM);
386 ~GCNSubtarget() override;
Eugene Zelenko2bc2f332016-12-09 22:06:55 +0000387
Tom Stellard5bfbae52018-07-11 20:59:01 +0000388 GCNSubtarget &initializeSubtargetDependencies(const Triple &TT,
Daniel Sandersa73f1fd2015-06-10 12:11:26 +0000389 StringRef GPU, StringRef FS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000390
Tom Stellard5bfbae52018-07-11 20:59:01 +0000391 const SIInstrInfo *getInstrInfo() const override {
392 return &InstrInfo;
393 }
Tom Stellard000c5af2016-04-14 19:09:28 +0000394
Tom Stellardc5a154d2018-06-28 23:47:12 +0000395 const SIFrameLowering *getFrameLowering() const override {
396 return &FrameLowering;
397 }
398
Tom Stellard5bfbae52018-07-11 20:59:01 +0000399 const SITargetLowering *getTargetLowering() const override {
400 return &TLInfo;
401 }
Tom Stellardc5a154d2018-06-28 23:47:12 +0000402
Tom Stellard5bfbae52018-07-11 20:59:01 +0000403 const SIRegisterInfo *getRegisterInfo() const override {
404 return &InstrInfo.getRegisterInfo();
405 }
Tom Stellardc5a154d2018-06-28 23:47:12 +0000406
407 const CallLowering *getCallLowering() const override {
408 return CallLoweringInfo.get();
409 }
410
411 const InstructionSelector *getInstructionSelector() const override {
412 return InstSelector.get();
413 }
414
415 const LegalizerInfo *getLegalizerInfo() const override {
416 return Legalizer.get();
417 }
418
419 const RegisterBankInfo *getRegBankInfo() const override {
420 return RegBankInfo.get();
Eric Christopherd9134482014-08-04 21:25:23 +0000421 }
Matt Arsenaultd782d052014-06-27 17:57:00 +0000422
Matt Arsenault56684d42016-08-11 17:31:42 +0000423 // Nothing implemented, just prevent crashes on use.
424 const SelectionDAGTargetInfo *getSelectionDAGInfo() const override {
425 return &TSInfo;
426 }
427
Stanislav Mekhanoshin06d3b412018-09-17 16:04:32 +0000428 const InstrItineraryData *getInstrItineraryData() const override {
429 return &InstrItins;
430 }
431
Craig Topperee7b0f32014-04-30 05:53:27 +0000432 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000433
Matt Arsenaultd782d052014-06-27 17:57:00 +0000434 Generation getGeneration() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000435 return (Generation)Gen;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000436 }
437
Matt Arsenault4eea3f32017-11-13 22:55:05 +0000438 unsigned getWavefrontSizeLog2() const {
439 return Log2_32(WavefrontSize);
440 }
441
Matt Arsenault5c714cb2019-05-23 19:38:14 +0000442 /// Return the number of high bits known to be zero fror a frame index.
443 unsigned getKnownHighZeroBitsForFrameIndex() const {
444 return countLeadingZeros(MaxWaveScratchSize) + getWavefrontSizeLog2();
445 }
446
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000447 int getLDSBankCount() const {
448 return LDSBankCount;
449 }
450
451 unsigned getMaxPrivateElementSize() const {
452 return MaxPrivateElementSize;
453 }
454
Stanislav Mekhanoshinf2baae02019-05-02 03:47:23 +0000455 unsigned getConstantBusLimit(unsigned Opcode) const;
456
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000457 bool hasIntClamp() const {
458 return HasIntClamp;
459 }
460
Jan Veselyd1c9b612017-12-04 22:57:29 +0000461 bool hasFP64() const {
Matt Arsenaultd782d052014-06-27 17:57:00 +0000462 return FP64;
463 }
464
Dmitry Preobrazhenskye3271ae2018-02-05 12:45:43 +0000465 bool hasMIMG_R128() const {
466 return MIMG_R128;
467 }
468
Tom Stellardc5a154d2018-06-28 23:47:12 +0000469 bool hasHWFP64() const {
470 return FP64;
471 }
472
Matt Arsenaultb035a572015-01-29 19:34:25 +0000473 bool hasFastFMAF32() const {
474 return FastFMAF32;
475 }
476
Matt Arsenaulte83690c2016-01-18 21:13:50 +0000477 bool hasHalfRate64Ops() const {
478 return HalfRate64Ops;
479 }
480
Matt Arsenault88701812016-06-09 23:42:48 +0000481 bool hasAddr64() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000482 return (getGeneration() < AMDGPUSubtarget::VOLCANIC_ISLANDS);
Matt Arsenault88701812016-06-09 23:42:48 +0000483 }
484
Matt Arsenaultfae02982014-03-17 18:58:11 +0000485 bool hasBFE() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000486 return true;
Matt Arsenaultfae02982014-03-17 18:58:11 +0000487 }
488
Matt Arsenault6e439652014-06-10 19:00:20 +0000489 bool hasBFI() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000490 return true;
Matt Arsenault6e439652014-06-10 19:00:20 +0000491 }
492
Matt Arsenaultfae02982014-03-17 18:58:11 +0000493 bool hasBFM() const {
494 return hasBFE();
495 }
496
Matt Arsenault60425062014-06-10 19:18:28 +0000497 bool hasBCNT(unsigned Size) const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000498 return true;
Tom Stellard50122a52014-04-07 19:45:41 +0000499 }
500
Jan Vesely6ddb8dd2014-07-15 15:51:09 +0000501 bool hasFFBL() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000502 return true;
Jan Vesely6ddb8dd2014-07-15 15:51:09 +0000503 }
504
505 bool hasFFBH() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000506 return true;
Jan Vesely6ddb8dd2014-07-15 15:51:09 +0000507 }
508
Matt Arsenault10268f92017-02-27 22:40:39 +0000509 bool hasMed3_16() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000510 return getGeneration() >= AMDGPUSubtarget::GFX9;
Matt Arsenault10268f92017-02-27 22:40:39 +0000511 }
512
Matt Arsenaultee324ff2017-05-17 19:25:06 +0000513 bool hasMin3Max3_16() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000514 return getGeneration() >= AMDGPUSubtarget::GFX9;
Matt Arsenaultd7e23032017-09-07 18:05:07 +0000515 }
516
Matt Arsenault0084adc2018-04-30 19:08:16 +0000517 bool hasFmaMixInsts() const {
518 return HasFmaMixInsts;
519 }
520
Jan Vesely808fff52015-04-30 17:15:56 +0000521 bool hasCARRY() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000522 return true;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000523 }
524
Jan Vesely39aeab42017-12-04 23:07:28 +0000525 bool hasFMA() const {
526 return FMA;
527 }
528
Stanislav Mekhanoshin79080ec2018-10-29 17:26:01 +0000529 bool hasSwap() const {
530 return GFX9Insts;
531 }
532
Wei Ding205bfdb2017-02-10 02:15:29 +0000533 TrapHandlerAbi getTrapHandlerAbi() const {
534 return isAmdHsaOS() ? TrapHandlerAbiHsa : TrapHandlerAbiNone;
535 }
536
Matt Arsenault706f9302015-07-06 16:01:58 +0000537 bool unsafeDSOffsetFoldingEnabled() const {
538 return EnableUnsafeDSOffsetFolding;
539 }
540
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000541 bool dumpCode() const {
542 return DumpCode;
Matt Arsenaultd782d052014-06-27 17:57:00 +0000543 }
544
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000545 /// Return the amount of LDS that can be used that will not restrict the
546 /// occupancy lower than WaveCount.
Stanislav Mekhanoshin2b913b12017-02-01 22:59:50 +0000547 unsigned getMaxLocalMemSizeWithWaveCount(unsigned WaveCount,
548 const Function &) const;
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000549
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000550 bool hasFP16Denormals() const {
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000551 return FP64FP16Denormals;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000552 }
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000553
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000554 bool hasFP64Denormals() const {
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000555 return FP64FP16Denormals;
Matt Arsenault24ee0782016-02-12 02:40:47 +0000556 }
557
Stanislav Mekhanoshindc2890a2017-07-13 23:59:15 +0000558 bool supportsMinMaxDenormModes() const {
559 return getGeneration() >= AMDGPUSubtarget::GFX9;
560 }
561
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000562 bool useFlatForGlobal() const {
563 return FlatForGlobal;
Tom Stellardec87f842015-05-25 16:15:54 +0000564 }
565
Farhana Aleena7cb3112018-03-09 17:41:39 +0000566 /// \returns If target supports ds_read/write_b128 and user enables generation
567 /// of ds_read/write_b128.
Marek Olsaka9a58fa2018-04-10 22:48:23 +0000568 bool useDS128() const {
569 return CIInsts && EnableDS128;
Farhana Aleena7cb3112018-03-09 17:41:39 +0000570 }
571
Matt Arsenaultcaf0ed42017-11-30 00:52:40 +0000572 /// \returns If MUBUF instructions always perform range checking, even for
573 /// buffer resources used for private memory access.
574 bool privateMemoryResourceIsRangeChecked() const {
575 return getGeneration() < AMDGPUSubtarget::GFX9;
576 }
577
David Stuttardf77079f2019-01-14 11:55:24 +0000578 /// \returns If target requires PRT Struct NULL support (zero result registers
579 /// for sparse texture support).
580 bool usePRTStrictNull() const {
581 return EnablePRTStrictNull;
582 }
583
Konstantin Zhuravlyovbe6c0ca2017-06-02 17:40:26 +0000584 bool hasAutoWaitcntBeforeBarrier() const {
585 return AutoWaitcntBeforeBarrier;
586 }
587
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000588 bool hasCodeObjectV3() const {
Konstantin Zhuravlyova25e0522018-11-15 02:32:43 +0000589 // FIXME: Need to add code object v3 support for mesa and pal.
590 return isAmdHsaOS() ? CodeObjectV3 : false;
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000591 }
592
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000593 bool hasUnalignedBufferAccess() const {
594 return UnalignedBufferAccess;
595 }
596
Tom Stellard64a9d082016-10-14 18:10:39 +0000597 bool hasUnalignedScratchAccess() const {
598 return UnalignedScratchAccess;
599 }
600
Matt Arsenaulte823d922017-02-18 18:29:53 +0000601 bool hasApertureRegs() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000602 return HasApertureRegs;
Matt Arsenaulte823d922017-02-18 18:29:53 +0000603 }
604
Wei Ding205bfdb2017-02-10 02:15:29 +0000605 bool isTrapHandlerEnabled() const {
606 return TrapHandler;
607 }
608
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000609 bool isXNACKEnabled() const {
610 return EnableXNACK;
611 }
Tom Stellardb8fd6ef2014-12-02 22:00:07 +0000612
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +0000613 bool isCuModeEnabled() const {
614 return EnableCuMode;
615 }
616
Matt Arsenaultb6491cc2017-01-31 01:20:54 +0000617 bool hasFlatAddressSpace() const {
618 return FlatAddressSpace;
619 }
620
Matt Arsenaultacdc7652017-05-10 21:19:05 +0000621 bool hasFlatInstOffsets() const {
622 return FlatInstOffsets;
623 }
624
625 bool hasFlatGlobalInsts() const {
626 return FlatGlobalInsts;
627 }
628
629 bool hasFlatScratchInsts() const {
630 return FlatScratchInsts;
631 }
632
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +0000633 bool hasScalarFlatScratchInsts() const {
634 return ScalarFlatScratchInsts;
635 }
636
637 bool hasFlatSegmentOffsetBug() const {
638 return HasFlatSegmentOffsetBug;
639 }
640
Mark Searlesf0b93f12018-06-04 16:51:59 +0000641 bool hasFlatLgkmVMemCountInOrder() const {
642 return getGeneration() > GFX9;
643 }
644
Matt Arsenaulted6e8f02017-09-01 18:36:06 +0000645 bool hasD16LoadStore() const {
646 return getGeneration() >= GFX9;
647 }
648
Matt Arsenaulte8c03a22019-03-08 20:58:11 +0000649 bool d16PreservesUnusedBits() const {
650 return hasD16LoadStore() && !isSRAMECCEnabled();
651 }
652
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000653 /// Return if most LDS instructions have an m0 use that require m0 to be
654 /// iniitalized.
655 bool ldsRequiresM0Init() const {
656 return getGeneration() < GFX9;
657 }
658
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000659 bool hasAddNoCarry() const {
660 return AddNoCarryInsts;
661 }
662
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000663 bool hasUnpackedD16VMem() const {
664 return HasUnpackedD16VMem;
665 }
666
Tom Stellard2f3f9852017-01-25 01:25:13 +0000667 // Covers VS/PS/CS graphics shaders
Matt Arsenaultceafc552018-05-29 17:42:50 +0000668 bool isMesaGfxShader(const Function &F) const {
669 return isMesa3DOS() && AMDGPU::isShader(F.getCallingConv());
Tom Stellard2f3f9852017-01-25 01:25:13 +0000670 }
671
Matt Arsenault4f6318f2017-11-06 17:04:37 +0000672 bool hasMad64_32() const {
673 return getGeneration() >= SEA_ISLANDS;
674 }
675
Sam Kolton3c4933f2017-06-22 06:26:41 +0000676 bool hasSDWAOmod() const {
677 return HasSDWAOmod;
678 }
679
680 bool hasSDWAScalar() const {
681 return HasSDWAScalar;
682 }
683
684 bool hasSDWASdst() const {
685 return HasSDWASdst;
686 }
687
688 bool hasSDWAMac() const {
689 return HasSDWAMac;
690 }
691
Sam Koltona179d252017-06-27 15:02:23 +0000692 bool hasSDWAOutModsVOPC() const {
693 return HasSDWAOutModsVOPC;
Sam Kolton3c4933f2017-06-22 06:26:41 +0000694 }
695
Matt Arsenault0084adc2018-04-30 19:08:16 +0000696 bool hasDLInsts() const {
697 return HasDLInsts;
698 }
699
Stanislav Mekhanoshin0e858b02019-02-09 00:34:21 +0000700 bool hasDot1Insts() const {
701 return HasDot1Insts;
702 }
703
704 bool hasDot2Insts() const {
705 return HasDot2Insts;
Stanislav Mekhanoshind3757d32019-01-10 03:25:20 +0000706 }
707
Konstantin Zhuravlyov108927b2018-11-05 22:44:19 +0000708 bool isSRAMECCEnabled() const {
709 return EnableSRAMECC;
Konstantin Zhuravlyovc2c2eb72018-05-04 20:06:57 +0000710 }
711
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +0000712 bool hasNoSdstCMPX() const {
713 return HasNoSdstCMPX;
714 }
715
716 bool hasVscnt() const {
717 return HasVscnt;
718 }
719
720 bool hasRegisterBanking() const {
721 return HasRegisterBanking;
722 }
723
724 bool hasVOP3Literal() const {
725 return HasVOP3Literal;
726 }
727
728 bool hasNoDataDepHazard() const {
729 return HasNoDataDepHazard;
730 }
731
732 bool vmemWriteNeedsExpWaitcnt() const {
733 return getGeneration() < SEA_ISLANDS;
734 }
735
Matt Arsenault869fec22017-04-17 19:48:24 +0000736 // Scratch is allocated in 256 dword per wave blocks for the entire
737 // wavefront. When viewed from the perspecive of an arbitrary workitem, this
738 // is 4-byte aligned.
Matt Arsenaultffb132e2018-03-29 20:22:04 +0000739 //
740 // Only 4-byte alignment is really needed to access anything. Transformations
741 // on the pointer value itself may rely on the alignment / known low bits of
742 // the pointer. Set this to something above the minimum to avoid needing
743 // dynamic realignment in common cases.
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000744 unsigned getStackAlignment() const {
Matt Arsenaultffb132e2018-03-29 20:22:04 +0000745 return 16;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000746 }
Tom Stellard347ac792015-06-26 21:15:07 +0000747
Craig Topper5656db42014-04-29 07:57:24 +0000748 bool enableMachineScheduler() const override {
Tom Stellard83f0bce2015-01-29 16:55:25 +0000749 return true;
Andrew Trick978674b2013-09-20 05:14:41 +0000750 }
751
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000752 bool enableSubRegLiveness() const override {
753 return true;
754 }
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000755
Tom Stellardc5a154d2018-06-28 23:47:12 +0000756 void setScalarizeGlobalBehavior(bool b) { ScalarizeGlobal = b; }
757 bool getScalarizeGlobalBehavior() const { return ScalarizeGlobal; }
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000758
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000759 /// \returns Number of execution units per compute unit supported by the
760 /// subtarget.
761 unsigned getEUsPerCU() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000762 return AMDGPU::IsaInfo::getEUsPerCU(this);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000763 }
764
765 /// \returns Maximum number of waves per compute unit supported by the
766 /// subtarget without any kind of limitation.
767 unsigned getMaxWavesPerCU() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000768 return AMDGPU::IsaInfo::getMaxWavesPerCU(this);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000769 }
770
771 /// \returns Maximum number of waves per compute unit supported by the
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000772 /// subtarget and limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000773 unsigned getMaxWavesPerCU(unsigned FlatWorkGroupSize) const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000774 return AMDGPU::IsaInfo::getMaxWavesPerCU(this, FlatWorkGroupSize);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000775 }
776
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000777 /// \returns Maximum number of waves per execution unit supported by the
778 /// subtarget without any kind of limitation.
779 unsigned getMaxWavesPerEU() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000780 return AMDGPU::IsaInfo::getMaxWavesPerEU();
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000781 }
782
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000783 /// \returns Number of waves per work group supported by the subtarget and
784 /// limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000785 unsigned getWavesPerWorkGroup(unsigned FlatWorkGroupSize) const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000786 return AMDGPU::IsaInfo::getWavesPerWorkGroup(this, FlatWorkGroupSize);
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000787 }
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000788
Tom Stellardc5a154d2018-06-28 23:47:12 +0000789 // static wrappers
790 static bool hasHalfRate64Ops(const TargetSubtargetInfo &STI);
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000791
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +0000792 // XXX - Why is this here if it isn't in the default pass set?
793 bool enableEarlyIfConversion() const override {
794 return true;
795 }
796
Tom Stellard83f0bce2015-01-29 16:55:25 +0000797 void overrideSchedPolicy(MachineSchedPolicy &Policy,
Tom Stellard83f0bce2015-01-29 16:55:25 +0000798 unsigned NumRegionInstrs) const override;
799
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000800 unsigned getMaxNumUserSGPRs() const {
801 return 16;
802 }
803
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000804 bool hasSMemRealTime() const {
805 return HasSMemRealTime;
806 }
807
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000808 bool hasMovrel() const {
809 return HasMovrel;
810 }
811
812 bool hasVGPRIndexMode() const {
813 return HasVGPRIndexMode;
814 }
815
Marek Olsake22fdb92017-03-21 17:00:32 +0000816 bool useVGPRIndexMode(bool UserEnable) const {
817 return !hasMovrel() || (UserEnable && hasVGPRIndexMode());
818 }
819
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +0000820 bool hasScalarCompareEq64() const {
821 return getGeneration() >= VOLCANIC_ISLANDS;
822 }
823
Matt Arsenault7b647552016-10-28 21:55:15 +0000824 bool hasScalarStores() const {
825 return HasScalarStores;
826 }
827
Dmitry Preobrazhensky6bad04e2018-04-02 16:10:25 +0000828 bool hasScalarAtomics() const {
829 return HasScalarAtomics;
830 }
831
Matt Arsenaulta5840c32019-01-22 18:36:06 +0000832 bool hasLDSFPAtomics() const {
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000833 return GFX8Insts;
Matt Arsenaulta5840c32019-01-22 18:36:06 +0000834 }
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000835
Sam Kolton07dbde22017-01-20 10:01:25 +0000836 bool hasDPP() const {
837 return HasDPP;
838 }
839
Stanislav Mekhanoshin245b5ba2019-06-12 18:02:41 +0000840 bool hasDPP8() const {
841 return HasDPP8;
842 }
843
Ryan Taylor1f334d02018-08-28 15:07:30 +0000844 bool hasR128A16() const {
845 return HasR128A16;
846 }
847
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +0000848 bool hasNSAEncoding() const {
849 return HasNSAEncoding;
850 }
851
852 bool hasMadF16() const;
853
Tom Stellardde008d32016-01-21 04:28:34 +0000854 bool enableSIScheduler() const {
855 return EnableSIScheduler;
856 }
857
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000858 bool loadStoreOptEnabled() const {
859 return EnableLoadStoreOpt;
Nicolai Haehnle5b504972016-01-04 23:35:53 +0000860 }
861
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000862 bool hasSGPRInitBug() const {
863 return SGPRInitBug;
Matt Arsenault41003af2015-11-30 21:16:07 +0000864 }
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000865
Tom Stellardb133fbb2016-10-27 23:05:31 +0000866 bool has12DWordStoreHazard() const {
867 return getGeneration() != AMDGPUSubtarget::SOUTHERN_ISLANDS;
868 }
869
Neil Henninge85d45a2019-01-10 16:21:08 +0000870 // \returns true if the subtarget supports DWORDX3 load/store instructions.
871 bool hasDwordx3LoadStores() const {
872 return CIInsts;
873 }
874
Matt Arsenaulte823d922017-02-18 18:29:53 +0000875 bool hasSMovFedHazard() const {
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000876 return getGeneration() == AMDGPUSubtarget::GFX9;
Matt Arsenaulte823d922017-02-18 18:29:53 +0000877 }
878
Matt Arsenaulta41351e2017-11-17 21:35:32 +0000879 bool hasReadM0MovRelInterpHazard() const {
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000880 return getGeneration() == AMDGPUSubtarget::GFX9;
Matt Arsenaulte823d922017-02-18 18:29:53 +0000881 }
882
Matt Arsenaulta41351e2017-11-17 21:35:32 +0000883 bool hasReadM0SendMsgHazard() const {
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000884 return getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS &&
885 getGeneration() <= AMDGPUSubtarget::GFX9;
Matt Arsenaulta41351e2017-11-17 21:35:32 +0000886 }
887
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +0000888 bool hasVcmpxPermlaneHazard() const {
889 return HasVcmpxPermlaneHazard;
890 }
891
892 bool hasVMEMtoScalarWriteHazard() const {
893 return HasVMEMtoScalarWriteHazard;
894 }
895
896 bool hasSMEMtoVectorWriteHazard() const {
897 return HasSMEMtoVectorWriteHazard;
898 }
899
900 bool hasLDSMisalignedBug() const {
901 return LDSMisalignedBug && !EnableCuMode;
902 }
903
904 bool hasInstFwdPrefetchBug() const {
905 return HasInstFwdPrefetchBug;
906 }
907
908 bool hasVcmpxExecWARHazard() const {
909 return HasVcmpxExecWARHazard;
910 }
911
912 bool hasLdsBranchVmemWARHazard() const {
913 return HasLdsBranchVmemWARHazard;
914 }
915
916 bool hasNSAtoVMEMBug() const {
917 return HasNSAtoVMEMBug;
918 }
919
Tom Stellardc5a154d2018-06-28 23:47:12 +0000920 /// Return the maximum number of waves per SIMD for kernels using \p SGPRs
921 /// SGPRs
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000922 unsigned getOccupancyWithNumSGPRs(unsigned SGPRs) const;
923
Tom Stellardc5a154d2018-06-28 23:47:12 +0000924 /// Return the maximum number of waves per SIMD for kernels using \p VGPRs
925 /// VGPRs
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000926 unsigned getOccupancyWithNumVGPRs(unsigned VGPRs) const;
Konstantin Zhuravlyovd7bdf242016-09-30 16:50:36 +0000927
Matt Arsenaulte823d922017-02-18 18:29:53 +0000928 /// \returns true if the flat_scratch register should be initialized with the
929 /// pointer to the wave's scratch memory rather than a size and offset.
930 bool flatScratchIsPointer() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000931 return getGeneration() >= AMDGPUSubtarget::GFX9;
Konstantin Zhuravlyovd7bdf242016-09-30 16:50:36 +0000932 }
Matt Arsenault4eae3012016-10-28 20:31:47 +0000933
Tim Renouf832f90f2018-02-26 14:46:43 +0000934 /// \returns true if the machine has merged shaders in which s0-s7 are
935 /// reserved by the hardware and user SGPRs start at s8
936 bool hasMergedShaders() const {
937 return getGeneration() >= GFX9;
938 }
939
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000940 /// \returns SGPR allocation granularity supported by the subtarget.
941 unsigned getSGPRAllocGranule() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000942 return AMDGPU::IsaInfo::getSGPRAllocGranule(this);
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000943 }
944
945 /// \returns SGPR encoding granularity supported by the subtarget.
946 unsigned getSGPREncodingGranule() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000947 return AMDGPU::IsaInfo::getSGPREncodingGranule(this);
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000948 }
949
950 /// \returns Total number of SGPRs supported by the subtarget.
951 unsigned getTotalNumSGPRs() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000952 return AMDGPU::IsaInfo::getTotalNumSGPRs(this);
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000953 }
954
955 /// \returns Addressable number of SGPRs supported by the subtarget.
956 unsigned getAddressableNumSGPRs() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000957 return AMDGPU::IsaInfo::getAddressableNumSGPRs(this);
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000958 }
959
960 /// \returns Minimum number of SGPRs that meets the given number of waves per
961 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000962 unsigned getMinNumSGPRs(unsigned WavesPerEU) const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000963 return AMDGPU::IsaInfo::getMinNumSGPRs(this, WavesPerEU);
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000964 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000965
966 /// \returns Maximum number of SGPRs that meets the given number of waves per
967 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000968 unsigned getMaxNumSGPRs(unsigned WavesPerEU, bool Addressable) const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000969 return AMDGPU::IsaInfo::getMaxNumSGPRs(this, WavesPerEU, Addressable);
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000970 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000971
972 /// \returns Reserved number of SGPRs for given function \p MF.
973 unsigned getReservedNumSGPRs(const MachineFunction &MF) const;
974
975 /// \returns Maximum number of SGPRs that meets number of waves per execution
976 /// unit requirement for function \p MF, or number of SGPRs explicitly
977 /// requested using "amdgpu-num-sgpr" attribute attached to function \p MF.
978 ///
979 /// \returns Value that meets number of waves per execution unit requirement
980 /// if explicitly requested value cannot be converted to integer, violates
981 /// subtarget's specifications, or does not meet number of waves per execution
982 /// unit requirement.
983 unsigned getMaxNumSGPRs(const MachineFunction &MF) const;
984
985 /// \returns VGPR allocation granularity supported by the subtarget.
986 unsigned getVGPRAllocGranule() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000987 return AMDGPU::IsaInfo::getVGPRAllocGranule(this);
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000988 }
989
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000990 /// \returns VGPR encoding granularity supported by the subtarget.
991 unsigned getVGPREncodingGranule() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000992 return AMDGPU::IsaInfo::getVGPREncodingGranule(this);
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000993 }
994
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000995 /// \returns Total number of VGPRs supported by the subtarget.
996 unsigned getTotalNumVGPRs() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000997 return AMDGPU::IsaInfo::getTotalNumVGPRs(this);
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000998 }
999
1000 /// \returns Addressable number of VGPRs supported by the subtarget.
1001 unsigned getAddressableNumVGPRs() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +00001002 return AMDGPU::IsaInfo::getAddressableNumVGPRs(this);
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +00001003 }
1004
1005 /// \returns Minimum number of VGPRs that meets given number of waves per
1006 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +00001007 unsigned getMinNumVGPRs(unsigned WavesPerEU) const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +00001008 return AMDGPU::IsaInfo::getMinNumVGPRs(this, WavesPerEU);
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +00001009 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +00001010
1011 /// \returns Maximum number of VGPRs that meets given number of waves per
1012 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +00001013 unsigned getMaxNumVGPRs(unsigned WavesPerEU) const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +00001014 return AMDGPU::IsaInfo::getMaxNumVGPRs(this, WavesPerEU);
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +00001015 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +00001016
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +00001017 /// \returns Maximum number of VGPRs that meets number of waves per execution
1018 /// unit requirement for function \p MF, or number of VGPRs explicitly
1019 /// requested using "amdgpu-num-vgpr" attribute attached to function \p MF.
1020 ///
1021 /// \returns Value that meets number of waves per execution unit requirement
1022 /// if explicitly requested value cannot be converted to integer, violates
1023 /// subtarget's specifications, or does not meet number of waves per execution
1024 /// unit requirement.
1025 unsigned getMaxNumVGPRs(const MachineFunction &MF) const;
Stanislav Mekhanoshind4ae4702017-09-19 20:54:38 +00001026
1027 void getPostRAMutations(
1028 std::vector<std::unique_ptr<ScheduleDAGMutation>> &Mutations)
1029 const override;
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +00001030
1031 /// \returns Maximum number of work groups per compute unit supported by the
1032 /// subtarget and limited by given \p FlatWorkGroupSize.
1033 unsigned getMaxWorkGroupsPerCU(unsigned FlatWorkGroupSize) const override {
1034 return AMDGPU::IsaInfo::getMaxWorkGroupsPerCU(this, FlatWorkGroupSize);
1035 }
1036
1037 /// \returns Minimum flat work group size supported by the subtarget.
1038 unsigned getMinFlatWorkGroupSize() const override {
1039 return AMDGPU::IsaInfo::getMinFlatWorkGroupSize(this);
1040 }
1041
1042 /// \returns Maximum flat work group size supported by the subtarget.
1043 unsigned getMaxFlatWorkGroupSize() const override {
1044 return AMDGPU::IsaInfo::getMaxFlatWorkGroupSize(this);
1045 }
1046
1047 /// \returns Maximum number of waves per execution unit supported by the
1048 /// subtarget and limited by given \p FlatWorkGroupSize.
1049 unsigned getMaxWavesPerEU(unsigned FlatWorkGroupSize) const override {
1050 return AMDGPU::IsaInfo::getMaxWavesPerEU(this, FlatWorkGroupSize);
1051 }
1052
1053 /// \returns Minimum number of waves per execution unit supported by the
1054 /// subtarget.
1055 unsigned getMinWavesPerEU() const override {
1056 return AMDGPU::IsaInfo::getMinWavesPerEU(this);
1057 }
Tom Stellard75aadc22012-12-11 21:25:42 +00001058};
1059
Tom Stellardc5a154d2018-06-28 23:47:12 +00001060class R600Subtarget final : public R600GenSubtargetInfo,
Tom Stellard5bfbae52018-07-11 20:59:01 +00001061 public AMDGPUSubtarget {
Tom Stellardc5a154d2018-06-28 23:47:12 +00001062private:
1063 R600InstrInfo InstrInfo;
1064 R600FrameLowering FrameLowering;
1065 bool FMA;
1066 bool CaymanISA;
1067 bool CFALUBug;
Tom Stellardc5a154d2018-06-28 23:47:12 +00001068 bool HasVertexCache;
1069 bool R600ALUInst;
1070 bool FP64;
1071 short TexVTXClauseSize;
1072 Generation Gen;
1073 R600TargetLowering TLInfo;
1074 InstrItineraryData InstrItins;
1075 SelectionDAGTargetInfo TSInfo;
Tom Stellardc5a154d2018-06-28 23:47:12 +00001076
1077public:
1078 R600Subtarget(const Triple &TT, StringRef CPU, StringRef FS,
1079 const TargetMachine &TM);
1080
1081 const R600InstrInfo *getInstrInfo() const override { return &InstrInfo; }
1082
1083 const R600FrameLowering *getFrameLowering() const override {
1084 return &FrameLowering;
1085 }
1086
1087 const R600TargetLowering *getTargetLowering() const override {
1088 return &TLInfo;
1089 }
1090
1091 const R600RegisterInfo *getRegisterInfo() const override {
1092 return &InstrInfo.getRegisterInfo();
1093 }
1094
1095 const InstrItineraryData *getInstrItineraryData() const override {
1096 return &InstrItins;
1097 }
1098
1099 // Nothing implemented, just prevent crashes on use.
1100 const SelectionDAGTargetInfo *getSelectionDAGInfo() const override {
1101 return &TSInfo;
1102 }
1103
1104 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
1105
1106 Generation getGeneration() const {
1107 return Gen;
1108 }
1109
1110 unsigned getStackAlignment() const {
1111 return 4;
1112 }
1113
1114 R600Subtarget &initializeSubtargetDependencies(const Triple &TT,
1115 StringRef GPU, StringRef FS);
1116
1117 bool hasBFE() const {
1118 return (getGeneration() >= EVERGREEN);
1119 }
1120
1121 bool hasBFI() const {
1122 return (getGeneration() >= EVERGREEN);
1123 }
1124
1125 bool hasBCNT(unsigned Size) const {
1126 if (Size == 32)
1127 return (getGeneration() >= EVERGREEN);
1128
1129 return false;
1130 }
1131
1132 bool hasBORROW() const {
1133 return (getGeneration() >= EVERGREEN);
1134 }
1135
1136 bool hasCARRY() const {
1137 return (getGeneration() >= EVERGREEN);
1138 }
1139
1140 bool hasCaymanISA() const {
1141 return CaymanISA;
1142 }
1143
1144 bool hasFFBL() const {
1145 return (getGeneration() >= EVERGREEN);
1146 }
1147
1148 bool hasFFBH() const {
1149 return (getGeneration() >= EVERGREEN);
1150 }
1151
1152 bool hasFMA() const { return FMA; }
1153
Tom Stellardc5a154d2018-06-28 23:47:12 +00001154 bool hasCFAluBug() const { return CFALUBug; }
1155
1156 bool hasVertexCache() const { return HasVertexCache; }
1157
1158 short getTexVTXClauseSize() const { return TexVTXClauseSize; }
1159
Tom Stellardc5a154d2018-06-28 23:47:12 +00001160 bool enableMachineScheduler() const override {
1161 return true;
1162 }
1163
1164 bool enableSubRegLiveness() const override {
1165 return true;
1166 }
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +00001167
1168 /// \returns Maximum number of work groups per compute unit supported by the
1169 /// subtarget and limited by given \p FlatWorkGroupSize.
1170 unsigned getMaxWorkGroupsPerCU(unsigned FlatWorkGroupSize) const override {
1171 return AMDGPU::IsaInfo::getMaxWorkGroupsPerCU(this, FlatWorkGroupSize);
1172 }
1173
1174 /// \returns Minimum flat work group size supported by the subtarget.
1175 unsigned getMinFlatWorkGroupSize() const override {
1176 return AMDGPU::IsaInfo::getMinFlatWorkGroupSize(this);
1177 }
1178
1179 /// \returns Maximum flat work group size supported by the subtarget.
1180 unsigned getMaxFlatWorkGroupSize() const override {
1181 return AMDGPU::IsaInfo::getMaxFlatWorkGroupSize(this);
1182 }
1183
1184 /// \returns Maximum number of waves per execution unit supported by the
1185 /// subtarget and limited by given \p FlatWorkGroupSize.
1186 unsigned getMaxWavesPerEU(unsigned FlatWorkGroupSize) const override {
1187 return AMDGPU::IsaInfo::getMaxWavesPerEU(this, FlatWorkGroupSize);
1188 }
1189
1190 /// \returns Minimum number of waves per execution unit supported by the
1191 /// subtarget.
1192 unsigned getMinWavesPerEU() const override {
1193 return AMDGPU::IsaInfo::getMinWavesPerEU(this);
1194 }
Tom Stellardc5a154d2018-06-28 23:47:12 +00001195};
1196
Eugene Zelenko2bc2f332016-12-09 22:06:55 +00001197} // end namespace llvm
Tom Stellard75aadc22012-12-11 21:25:42 +00001198
Eugene Zelenko2bc2f332016-12-09 22:06:55 +00001199#endif // LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H