blob: c430f7e2ae88eb54aae37be9ef8186d1874bf12f [file] [log] [blame]
Chris Lattner76ac0682005-11-15 00:40:23 +00001//===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner76ac0682005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef X86ISELLOWERING_H
16#define X86ISELLOWERING_H
17
Chandler Carruth802d7552012-12-04 07:12:27 +000018#include "X86Subtarget.h"
19#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000020#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruth802d7552012-12-04 07:12:27 +000021#include "llvm/Target/TargetLowering.h"
22#include "llvm/Target/TargetOptions.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000023
24namespace llvm {
Craig Topperc6d4efa2014-03-19 06:53:25 +000025 class X86TargetMachine;
26
Chris Lattner76ac0682005-11-15 00:40:23 +000027 namespace X86ISD {
Evan Cheng172fce72006-01-06 00:43:03 +000028 // X86 Specific DAG Nodes
Chris Lattner76ac0682005-11-15 00:40:23 +000029 enum NodeType {
30 // Start the numbering where the builtin ops leave off.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000031 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Chris Lattner76ac0682005-11-15 00:40:23 +000032
Evan Chenge9fbc3f2007-12-14 02:13:44 +000033 /// BSF - Bit scan forward.
34 /// BSR - Bit scan reverse.
35 BSF,
36 BSR,
37
Evan Cheng9c249c32006-01-09 18:33:28 +000038 /// SHLD, SHRD - Double shift instructions. These correspond to
39 /// X86::SHLDxx and X86::SHRDxx instructions.
40 SHLD,
41 SHRD,
42
Evan Cheng2dd217b2006-01-31 03:14:29 +000043 /// FAND - Bitwise logical AND of floating point values. This corresponds
44 /// to X86::ANDPS or X86::ANDPD.
45 FAND,
46
Evan Cheng4363e882007-01-05 07:55:56 +000047 /// FOR - Bitwise logical OR of floating point values. This corresponds
48 /// to X86::ORPS or X86::ORPD.
49 FOR,
50
Evan Cheng72d5c252006-01-31 22:28:30 +000051 /// FXOR - Bitwise logical XOR of floating point values. This corresponds
52 /// to X86::XORPS or X86::XORPD.
53 FXOR,
54
Jakub Staszakb5ab81d2013-08-08 15:19:25 +000055 /// FANDN - Bitwise logical ANDNOT of floating point values. This
Benjamin Kramer5bc180c2013-08-04 12:05:16 +000056 /// corresponds to X86::ANDNPS or X86::ANDNPD.
57 FANDN,
58
Evan Cheng82241c82007-01-05 21:37:56 +000059 /// FSRL - Bitwise logical right shift of floating point values. These
60 /// corresponds to X86::PSRLDQ.
Evan Cheng4363e882007-01-05 07:55:56 +000061 FSRL,
62
Dan Gohmanf9bbcd12009-08-05 01:29:28 +000063 /// CALL - These operations represent an abstract X86 call
Chris Lattner76ac0682005-11-15 00:40:23 +000064 /// instruction, which includes a bunch of information. In particular the
65 /// operands of these node are:
66 ///
67 /// #0 - The incoming token chain
68 /// #1 - The callee
69 /// #2 - The number of arg bytes the caller pushes on the stack.
70 /// #3 - The number of arg bytes the callee pops off the stack.
71 /// #4 - The value to pass in AL/AX/EAX (optional)
72 /// #5 - The value to pass in DL/DX/EDX (optional)
73 ///
74 /// The result values of these nodes are:
75 ///
76 /// #0 - The outgoing token chain
77 /// #1 - The first register result value (optional)
78 /// #2 - The second register result value (optional)
79 ///
Chris Lattner76ac0682005-11-15 00:40:23 +000080 CALL,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +000081
Michael J. Spencer9cafc872010-10-20 23:40:27 +000082 /// RDTSC_DAG - This operation implements the lowering for
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +000083 /// readcyclecounter
84 RDTSC_DAG,
Evan Cheng225a4d02005-12-17 01:21:05 +000085
86 /// X86 compare and logical compare instructions.
Evan Cheng80700992007-09-17 17:42:53 +000087 CMP, COMI, UCOMI,
Evan Cheng225a4d02005-12-17 01:21:05 +000088
Dan Gohman25a767d2008-12-23 22:45:23 +000089 /// X86 bit-test instructions.
90 BT,
91
Chris Lattner846c20d2010-12-20 00:59:46 +000092 /// X86 SetCC. Operand 0 is condition code, and operand 1 is the EFLAGS
93 /// operand, usually produced by a CMP instruction.
Evan Chengc1583db2005-12-21 20:21:51 +000094 SETCC,
95
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +000096 /// X86 Select
97 SELECT,
98
Evan Cheng0e8b9e32009-12-15 00:53:42 +000099 // Same as SETCC except it's materialized with a sbb and the value is all
100 // one's or all zero's.
Chris Lattner9edf3f52010-12-19 22:08:31 +0000101 SETCC_CARRY, // R = carry_bit ? ~0 : 0
Evan Cheng0e8b9e32009-12-15 00:53:42 +0000102
Stuart Hastingsbe605492011-06-03 23:53:54 +0000103 /// X86 FP SETCC, implemented with CMP{cc}SS/CMP{cc}SD.
104 /// Operands are two FP values to compare; result is a mask of
105 /// 0s or 1s. Generally DTRT for C/C++ with NaNs.
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000106 FSETCC,
Stuart Hastingsbe605492011-06-03 23:53:54 +0000107
Stuart Hastings9f208042011-06-01 04:39:42 +0000108 /// X86 MOVMSK{pd|ps}, extracts sign bits of two or four FP values,
109 /// result in an integer GPR. Needs masking for scalar result.
110 FGETSIGNx86,
111
Chris Lattnera492d292009-03-12 06:46:02 +0000112 /// X86 conditional moves. Operand 0 and operand 1 are the two values
113 /// to select from. Operand 2 is the condition code, and operand 3 is the
114 /// flag operand produced by a CMP or TEST instruction. It also writes a
115 /// flag result.
Evan Cheng225a4d02005-12-17 01:21:05 +0000116 CMOV,
Evan Cheng6fc31042005-12-19 23:12:38 +0000117
Dan Gohman4a683472009-03-23 15:40:10 +0000118 /// X86 conditional branches. Operand 0 is the chain operand, operand 1
119 /// is the block to branch if condition is true, operand 2 is the
120 /// condition code, and operand 3 is the flag operand produced by a CMP
Evan Chengc1583db2005-12-21 20:21:51 +0000121 /// or TEST instruction.
Evan Cheng6fc31042005-12-19 23:12:38 +0000122 BRCOND,
Evan Chenga74ce622005-12-21 02:39:21 +0000123
Dan Gohman4a683472009-03-23 15:40:10 +0000124 /// Return with a flag operand. Operand 0 is the chain operand, operand
125 /// 1 is the number of bytes of stack to pop.
Evan Chenga74ce622005-12-21 02:39:21 +0000126 RET_FLAG,
Evan Chengae986f12006-01-11 22:15:48 +0000127
128 /// REP_STOS - Repeat fill, corresponds to X86::REP_STOSx.
129 REP_STOS,
130
131 /// REP_MOVS - Repeat move, corresponds to X86::REP_MOVSx.
132 REP_MOVS,
Evan Cheng72d5c252006-01-31 22:28:30 +0000133
Evan Cheng5588de92006-02-18 00:15:05 +0000134 /// GlobalBaseReg - On Darwin, this node represents the result of the popl
135 /// at function entry, used for PIC code.
136 GlobalBaseReg,
Evan Cheng1f342c22006-02-23 02:43:52 +0000137
Bill Wendling24c79f22008-09-16 21:48:12 +0000138 /// Wrapper - A wrapper node for TargetConstantPool,
139 /// TargetExternalSymbol, and TargetGlobalAddress.
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000140 Wrapper,
Evan Chengd5e905d2006-03-21 23:01:21 +0000141
Evan Chengae1cd752006-11-30 21:55:46 +0000142 /// WrapperRIP - Special wrapper used under X86-64 PIC mode for RIP
143 /// relative displacements.
144 WrapperRIP,
145
Dale Johannesendd224d22010-09-30 23:57:10 +0000146 /// MOVDQ2Q - Copies a 64-bit value from the low word of an XMM vector
147 /// to an MMX vector. If you think this is too close to the previous
148 /// mnemonic, so do I; blame Intel.
149 MOVDQ2Q,
150
Manman Renacb8bec2012-10-30 22:15:38 +0000151 /// MMX_MOVD2W - Copies a 32-bit value from the low word of a MMX
152 /// vector to a GPR.
153 MMX_MOVD2W,
154
Nate Begeman2d77e8e42008-02-11 04:19:36 +0000155 /// PEXTRB - Extract an 8-bit value from a vector and zero extend it to
156 /// i32, corresponds to X86::PEXTRB.
157 PEXTRB,
158
Evan Chengcbffa462006-03-31 19:22:53 +0000159 /// PEXTRW - Extract a 16-bit value from a vector and zero extend it to
Evan Cheng5fd7c692006-03-31 21:55:24 +0000160 /// i32, corresponds to X86::PEXTRW.
Evan Chengcbffa462006-03-31 19:22:53 +0000161 PEXTRW,
Evan Cheng5fd7c692006-03-31 21:55:24 +0000162
Nate Begeman2d77e8e42008-02-11 04:19:36 +0000163 /// INSERTPS - Insert any element of a 4 x float vector into any element
164 /// of a destination 4 x floatvector.
165 INSERTPS,
166
167 /// PINSRB - Insert the lower 8-bits of a 32-bit value to a vector,
168 /// corresponds to X86::PINSRB.
169 PINSRB,
170
Evan Cheng5fd7c692006-03-31 21:55:24 +0000171 /// PINSRW - Insert the lower 16-bits of a 32-bit value to a vector,
172 /// corresponds to X86::PINSRW.
Chris Lattnera8288502010-02-23 02:07:48 +0000173 PINSRW, MMX_PINSRW,
Evan Cheng49683ba2006-11-10 21:43:37 +0000174
Nate Begemane684da32009-02-23 08:49:38 +0000175 /// PSHUFB - Shuffle 16 8-bit values within a vector.
176 PSHUFB,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000177
Bruno Cardoso Lopes7ba479d2011-07-13 21:36:47 +0000178 /// ANDNP - Bitwise Logical AND NOT of Packed FP values.
179 ANDNP,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000180
Craig Topper81390be2011-11-19 07:33:10 +0000181 /// PSIGN - Copy integer sign.
182 PSIGN,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000183
Elena Demikhovskycd3c1c42012-12-05 09:24:57 +0000184 /// BLENDV - Blend where the selector is a register.
Nadav Rotemde838da2011-09-09 20:29:17 +0000185 BLENDV,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000186
Elena Demikhovskycd3c1c42012-12-05 09:24:57 +0000187 /// BLENDI - Blend where the selector is an immediate.
188 BLENDI,
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000189
Benjamin Kramerb16ccde2012-12-15 16:47:44 +0000190 // SUBUS - Integer sub with unsigned saturation.
191 SUBUS,
192
Craig Topperf984efb2011-11-19 09:02:40 +0000193 /// HADD - Integer horizontal add.
194 HADD,
195
196 /// HSUB - Integer horizontal sub.
197 HSUB,
198
Duncan Sands0e4fcb82011-09-22 20:15:48 +0000199 /// FHADD - Floating point horizontal add.
200 FHADD,
201
202 /// FHSUB - Floating point horizontal sub.
203 FHSUB,
204
Benjamin Kramer4669d182012-12-21 14:04:55 +0000205 /// UMAX, UMIN - Unsigned integer max and min.
206 UMAX, UMIN,
207
208 /// SMAX, SMIN - Signed integer max and min.
209 SMAX, SMIN,
210
Evan Cheng49683ba2006-11-10 21:43:37 +0000211 /// FMAX, FMIN - Floating point max and min.
212 ///
Lauro Ramos Venancio25188892007-04-20 21:38:10 +0000213 FMAX, FMIN,
Dan Gohman57111e72007-07-10 00:05:58 +0000214
Nadav Rotem178250a2012-08-19 13:06:16 +0000215 /// FMAXC, FMINC - Commutative FMIN and FMAX.
216 FMAXC, FMINC,
217
Dan Gohman57111e72007-07-10 00:05:58 +0000218 /// FRSQRT, FRCP - Floating point reciprocal-sqrt and reciprocal
219 /// approximation. Note that these typically require refinement
220 /// in order to obtain suitable precision.
221 FRSQRT, FRCP,
222
Rafael Espindola3b2df102009-04-08 21:14:34 +0000223 // TLSADDR - Thread Local Storage.
224 TLSADDR,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000225
Hans Wennborg789acfb2012-06-01 16:27:21 +0000226 // TLSBASEADDR - Thread Local Storage. A call to get the start address
227 // of the TLS block for the current module.
228 TLSBASEADDR,
229
Eric Christopherb0e1a452010-06-03 04:07:48 +0000230 // TLSCALL - Thread Local Storage. When calling to an OS provided
231 // thunk at the address from an earlier relocation.
232 TLSCALL,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000233
Evan Cheng78af38c2008-05-08 00:57:18 +0000234 // EH_RETURN - Exception Handling helpers.
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000235 EH_RETURN,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000236
Michael Liao97bf3632012-10-15 22:39:43 +0000237 // EH_SJLJ_SETJMP - SjLj exception handling setjmp.
238 EH_SJLJ_SETJMP,
239
240 // EH_SJLJ_LONGJMP - SjLj exception handling longjmp.
241 EH_SJLJ_LONGJMP,
242
Eli Benderskya1c66352013-02-14 23:17:03 +0000243 /// TC_RETURN - Tail call return. See X86TargetLowering::LowerCall for
244 /// the list of operands.
Anton Korobeynikov91460e42007-11-16 01:31:51 +0000245 TC_RETURN,
246
Tim Northover546b57b2014-02-06 09:54:51 +0000247 // VZEXT_MOVL - Vector move to low scalar and zero higher vector elements.
Evan Cheng961339b2008-05-09 21:53:03 +0000248 VZEXT_MOVL,
249
Michael Liao1be96bb2012-10-23 17:34:00 +0000250 // VZEXT - Vector integer zero-extend.
251 VZEXT,
252
253 // VSEXT - Vector integer signed-extend.
254 VSEXT,
255
Elena Demikhovsky980c6b02013-08-29 11:56:53 +0000256 // VTRUNC - Vector integer truncate.
257 VTRUNC,
258
259 // VTRUNC - Vector integer truncate with mask.
260 VTRUNCM,
261
Michael Liao34107b92012-08-14 21:24:47 +0000262 // VFPEXT - Vector FP extend.
263 VFPEXT,
264
Michael Liaoe999b862012-10-10 16:53:28 +0000265 // VFPROUND - Vector FP round.
266 VFPROUND,
267
Craig Topper09462642012-01-22 19:15:14 +0000268 // VSHL, VSRL - 128-bit vector logical left / right shift
269 VSHLDQ, VSRLDQ,
270
271 // VSHL, VSRL, VSRA - Vector shift elements
272 VSHL, VSRL, VSRA,
273
274 // VSHLI, VSRLI, VSRAI - Vector shift elements by immediate
275 VSHLI, VSRLI, VSRAI,
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000276
Craig Topper0b7ad762012-01-22 23:36:02 +0000277 // CMPP - Vector packed double/float comparison.
278 CMPP,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000279
Nate Begeman55b7bec2008-07-17 16:51:19 +0000280 // PCMP* - Vector integer comparisons.
Craig Topperbd4884372012-01-22 22:42:16 +0000281 PCMPEQ, PCMPGT,
Elena Demikhovsky33d447a2013-08-21 09:36:02 +0000282 // PCMP*M - Vector integer comparisons, the result is in a mask vector.
Elena Demikhovsky60b1f282013-08-13 13:24:07 +0000283 PCMPEQM, PCMPGTM,
284
285 /// CMPM, CMPMU - Vector comparison generating mask bits for fp and
286 /// integer signed and unsigned data types.
287 CMPM,
288 CMPMU,
Bill Wendling1a317672008-12-12 00:56:36 +0000289
Chris Lattner364bb0a2010-12-05 07:30:36 +0000290 // ADD, SUB, SMUL, etc. - Arithmetic operations with FLAGS results.
Chris Lattner846c20d2010-12-20 00:59:46 +0000291 ADD, SUB, ADC, SBB, SMUL,
Dan Gohman722b1ee2009-09-18 19:59:53 +0000292 INC, DEC, OR, XOR, AND,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000293
Craig Topper0bccad22013-08-30 06:52:21 +0000294 BZHI, // BZHI - Zero high bits
Craig Topperb25f0f52013-09-02 07:53:17 +0000295 BEXTR, // BEXTR - Bit field extract
Craig Topper039a7902011-10-21 06:55:01 +0000296
Chris Lattner364bb0a2010-12-05 07:30:36 +0000297 UMUL, // LOW, HI, FLAGS = umul LHS, RHS
Evan Chenga84a3182009-03-30 21:36:47 +0000298
299 // MUL_IMM - X86 specific multiply by immediate.
Eric Christopherf7802a32009-07-29 00:28:05 +0000300 MUL_IMM,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000301
Elena Demikhovsky33d447a2013-08-21 09:36:02 +0000302 // PTEST - Vector bitwise comparisons.
Dan Gohman0700a562009-08-15 01:38:56 +0000303 PTEST,
304
Elena Demikhovsky33d447a2013-08-21 09:36:02 +0000305 // TESTP - Vector packed fp sign bitwise comparisons.
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000306 TESTP,
307
Elena Demikhovskya30e4372014-02-05 07:05:03 +0000308 // TESTM, TESTNM - Vector "test" in AVX-512, the result is in a mask vector.
Elena Demikhovsky33d447a2013-08-21 09:36:02 +0000309 TESTM,
Elena Demikhovskya30e4372014-02-05 07:05:03 +0000310 TESTNM,
Elena Demikhovsky33d447a2013-08-21 09:36:02 +0000311
Elena Demikhovsky40864b62013-08-05 08:52:21 +0000312 // OR/AND test for masks
313 KORTEST,
Elena Demikhovsky40864b62013-08-05 08:52:21 +0000314
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000315 // Several flavors of instructions with vector shuffle behaviors.
Craig Topper8fb09f02013-01-28 06:48:25 +0000316 PALIGNR,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000317 PSHUFD,
318 PSHUFHW,
319 PSHUFLW,
Craig Topper6e54ba72011-12-31 23:50:21 +0000320 SHUFP,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000321 MOVDDUP,
322 MOVSHDUP,
323 MOVSLDUP,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000324 MOVLHPS,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000325 MOVLHPD,
Bruno Cardoso Lopes03e4c352010-08-31 21:15:21 +0000326 MOVHLPS,
Bruno Cardoso Lopesb3825212010-09-01 05:08:25 +0000327 MOVLPS,
328 MOVLPD,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000329 MOVSD,
330 MOVSS,
Craig Topper8d4ba192011-12-06 08:21:25 +0000331 UNPCKL,
332 UNPCKH,
Craig Topperbafd2242011-11-30 06:25:25 +0000333 VPERMILP,
Craig Topperb86fa402012-04-16 00:41:45 +0000334 VPERMV,
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000335 VPERMV3,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000336 VPERMIV3,
Craig Topperb86fa402012-04-16 00:41:45 +0000337 VPERMI,
Craig Topper0a672ea2011-11-30 07:47:51 +0000338 VPERM2X128,
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000339 VBROADCAST,
Elena Demikhovsky45c54ad2013-08-07 12:34:55 +0000340 // masked broadcast
341 VBROADCASTM,
Elena Demikhovsky9f423d62014-02-10 07:02:39 +0000342 // Insert/Extract vector element
Elena Demikhovsky89529742013-09-12 08:55:00 +0000343 VINSERT,
Elena Demikhovsky9f423d62014-02-10 07:02:39 +0000344 VEXTRACT,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000345
Craig Topper1d471e32012-02-05 03:14:49 +0000346 // PMULUDQ - Vector multiply packed unsigned doubleword integers
347 PMULUDQ,
348
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000349 // FMA nodes
350 FMADD,
351 FNMADD,
352 FMSUB,
353 FNMSUB,
354 FMADDSUB,
355 FMSUBADD,
356
Dan Gohman0700a562009-08-15 01:38:56 +0000357 // VASTART_SAVE_XMM_REGS - Save xmm argument registers to the stack,
358 // according to %al. An operator is needed so that this can be expanded
359 // with control flow.
Dan Gohman48b185d2009-09-25 20:36:54 +0000360 VASTART_SAVE_XMM_REGS,
361
Michael J. Spencerf509c6c2010-10-21 01:41:01 +0000362 // WIN_ALLOCA - Windows's _chkstk call to do stack probing.
363 WIN_ALLOCA,
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000364
Rafael Espindola33530172011-08-30 19:43:21 +0000365 // SEG_ALLOCA - For allocating variable amounts of stack space when using
366 // segmented stacks. Check if the current stacklet has enough space, and
Rafael Espindola9d96c942011-09-06 19:29:31 +0000367 // falls back to heap allocation if not.
Rafael Espindola33530172011-08-30 19:43:21 +0000368 SEG_ALLOCA,
369
Michael J. Spencer248d65e2012-02-24 19:01:22 +0000370 // WIN_FTOL - Windows's _ftol2 runtime routine to do fptoui.
371 WIN_FTOL,
372
Duncan Sands7c601de2010-11-20 11:25:00 +0000373 // Memory barrier
374 MEMBARRIER,
375 MFENCE,
376 SFENCE,
377 LFENCE,
378
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000379 // FNSTSW16r - Store FP status word into i16 register.
380 FNSTSW16r,
381
382 // SAHF - Store contents of %ah into %eflags.
383 SAHF,
384
Benjamin Kramer0ab27942012-07-12 09:31:43 +0000385 // RDRAND - Get a random integer and indicate whether it is valid in CF.
386 RDRAND,
387
Michael Liaoa486a112013-03-28 23:41:26 +0000388 // RDSEED - Get a NIST SP800-90B & C compliant random integer and
389 // indicate whether it is valid in CF.
390 RDSEED,
391
Craig Topperab47fe42012-08-06 06:22:36 +0000392 // PCMP*STRI
393 PCMPISTRI,
394 PCMPESTRI,
395
Michael Liao03f9ad02013-03-26 22:47:01 +0000396 // XTEST - Test if in transactional execution.
397 XTEST,
398
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000399 // ATOMADD64_DAG, ATOMSUB64_DAG, ATOMOR64_DAG, ATOMAND64_DAG,
400 // ATOMXOR64_DAG, ATOMNAND64_DAG, ATOMSWAP64_DAG -
Dan Gohman48b185d2009-09-25 20:36:54 +0000401 // Atomic 64-bit binary operations.
402 ATOMADD64_DAG = ISD::FIRST_TARGET_MEMORY_OPCODE,
403 ATOMSUB64_DAG,
404 ATOMOR64_DAG,
405 ATOMXOR64_DAG,
406 ATOMAND64_DAG,
407 ATOMNAND64_DAG,
Michael Liaode51caf2012-09-25 18:08:13 +0000408 ATOMMAX64_DAG,
409 ATOMMIN64_DAG,
410 ATOMUMAX64_DAG,
411 ATOMUMIN64_DAG,
Eric Christopher9a773822010-07-22 02:48:34 +0000412 ATOMSWAP64_DAG,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000413
Eli Friedman5e570422011-08-26 21:21:21 +0000414 // LCMPXCHG_DAG, LCMPXCHG8_DAG, LCMPXCHG16_DAG - Compare and swap.
Chris Lattnere479e962010-09-21 23:59:42 +0000415 LCMPXCHG_DAG,
Chris Lattner54e53292010-09-22 00:34:38 +0000416 LCMPXCHG8_DAG,
Eli Friedman5e570422011-08-26 21:21:21 +0000417 LCMPXCHG16_DAG,
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000418
Chris Lattner54e53292010-09-22 00:34:38 +0000419 // VZEXT_LOAD - Load, scalar_to_vector, and zero extend.
Chris Lattner78f518b2010-09-22 01:05:16 +0000420 VZEXT_LOAD,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000421
Chris Lattnered85da52010-09-22 01:11:26 +0000422 // FNSTCW16m - Store FP control world into i16 memory.
423 FNSTCW16m,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000424
Chris Lattner78f518b2010-09-22 01:05:16 +0000425 /// FP_TO_INT*_IN_MEM - This instruction implements FP_TO_SINT with the
426 /// integer destination in memory and a FP reg source. This corresponds
427 /// to the X86::FIST*m instructions and the rounding mode change stuff. It
428 /// has two inputs (token chain and address) and two outputs (int value
429 /// and token chain).
430 FP_TO_INT16_IN_MEM,
431 FP_TO_INT32_IN_MEM,
Chris Lattnera5156c32010-09-22 01:28:21 +0000432 FP_TO_INT64_IN_MEM,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000433
Chris Lattnera5156c32010-09-22 01:28:21 +0000434 /// FILD, FILD_FLAG - This instruction implements SINT_TO_FP with the
435 /// integer source in memory and FP reg result. This corresponds to the
436 /// X86::FILD*m instructions. It has three inputs (token chain, address,
437 /// and source type) and two outputs (FP value and token chain). FILD_FLAG
438 /// also produces a flag).
439 FILD,
440 FILD_FLAG,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000441
Chris Lattnera5156c32010-09-22 01:28:21 +0000442 /// FLD - This instruction implements an extending load to FP stack slots.
443 /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain
444 /// operand, ptr to load from, and a ValueType node indicating the type
445 /// to load to.
446 FLD,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000447
Chris Lattnera5156c32010-09-22 01:28:21 +0000448 /// FST - This instruction implements a truncating store to FP stack
449 /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a
450 /// chain operand, value to store, address, and a ValueType to store it
451 /// as.
Dan Gohman395a8982010-10-12 18:00:49 +0000452 FST,
453
454 /// VAARG_64 - This instruction grabs the address of the next argument
455 /// from a va_list. (reads and modifies the va_list in memory)
456 VAARG_64
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000457
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000458 // WARNING: Do not add anything in the end unless you want the node to
459 // have memop! In fact, starting from ATOMADD64_DAG all opcodes will be
460 // thought as target memory ops!
Chris Lattner76ac0682005-11-15 00:40:23 +0000461 };
462 }
463
Evan Cheng084a1cd2008-01-29 19:34:22 +0000464 /// Define some predicates that are used for node matching.
465 namespace X86 {
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000466 /// isVEXTRACT128Index - Return true if the specified
David Greenec4da1102011-02-03 15:50:00 +0000467 /// EXTRACT_SUBVECTOR operand specifies a vector extract that is
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000468 /// suitable for input to VEXTRACTF128, VEXTRACTI128 instructions.
469 bool isVEXTRACT128Index(SDNode *N);
David Greenec4da1102011-02-03 15:50:00 +0000470
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000471 /// isVINSERT128Index - Return true if the specified
David Greene653f1ee2011-02-04 16:08:29 +0000472 /// INSERT_SUBVECTOR operand specifies a subvector insert that is
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000473 /// suitable for input to VINSERTF128, VINSERTI128 instructions.
474 bool isVINSERT128Index(SDNode *N);
David Greene653f1ee2011-02-04 16:08:29 +0000475
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000476 /// isVEXTRACT256Index - Return true if the specified
477 /// EXTRACT_SUBVECTOR operand specifies a vector extract that is
478 /// suitable for input to VEXTRACTF64X4, VEXTRACTI64X4 instructions.
479 bool isVEXTRACT256Index(SDNode *N);
480
481 /// isVINSERT256Index - Return true if the specified
482 /// INSERT_SUBVECTOR operand specifies a subvector insert that is
483 /// suitable for input to VINSERTF64X4, VINSERTI64X4 instructions.
484 bool isVINSERT256Index(SDNode *N);
485
486 /// getExtractVEXTRACT128Immediate - Return the appropriate
David Greenec4da1102011-02-03 15:50:00 +0000487 /// immediate to extract the specified EXTRACT_SUBVECTOR index
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000488 /// with VEXTRACTF128, VEXTRACTI128 instructions.
489 unsigned getExtractVEXTRACT128Immediate(SDNode *N);
David Greenec4da1102011-02-03 15:50:00 +0000490
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000491 /// getInsertVINSERT128Immediate - Return the appropriate
David Greene653f1ee2011-02-04 16:08:29 +0000492 /// immediate to insert at the specified INSERT_SUBVECTOR index
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000493 /// with VINSERTF128, VINSERT128 instructions.
494 unsigned getInsertVINSERT128Immediate(SDNode *N);
495
496 /// getExtractVEXTRACT256Immediate - Return the appropriate
497 /// immediate to extract the specified EXTRACT_SUBVECTOR index
498 /// with VEXTRACTF64X4, VEXTRACTI64x4 instructions.
499 unsigned getExtractVEXTRACT256Immediate(SDNode *N);
500
501 /// getInsertVINSERT256Immediate - Return the appropriate
502 /// immediate to insert at the specified INSERT_SUBVECTOR index
503 /// with VINSERTF64x4, VINSERTI64x4 instructions.
504 unsigned getInsertVINSERT256Immediate(SDNode *N);
David Greene653f1ee2011-02-04 16:08:29 +0000505
Evan Chenge62288f2009-07-30 08:33:02 +0000506 /// isZeroNode - Returns true if Elt is a constant zero or a floating point
507 /// constant +0.0.
508 bool isZeroNode(SDValue Elt);
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000509
510 /// isOffsetSuitableForCodeModel - Returns true of the given offset can be
511 /// fit into displacement field of the instruction.
512 bool isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
513 bool hasSymbolicDisplacement = true);
Evan Cheng3a0c5e52011-06-23 17:54:54 +0000514
515
516 /// isCalleePop - Determines whether the callee is required to pop its
517 /// own arguments. Callee pop is necessary to support tail calls.
518 bool isCalleePop(CallingConv::ID CallingConv,
519 bool is64Bit, bool IsVarArg, bool TailCallOpt);
Evan Cheng084a1cd2008-01-29 19:34:22 +0000520 }
521
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000522 //===--------------------------------------------------------------------===//
Chris Lattner76ac0682005-11-15 00:40:23 +0000523 // X86TargetLowering - X86 Implementation of the TargetLowering interface
Craig Topper26eec092014-03-31 06:22:15 +0000524 class X86TargetLowering final : public TargetLowering {
Chris Lattner76ac0682005-11-15 00:40:23 +0000525 public:
Dan Gohmaneabd6472008-05-14 01:58:56 +0000526 explicit X86TargetLowering(X86TargetMachine &TM);
Chris Lattner76ac0682005-11-15 00:40:23 +0000527
Craig Topper2d9361e2014-03-09 07:44:38 +0000528 unsigned getJumpTableEncoding() const override;
Chris Lattner9c1efcd2010-01-25 23:38:14 +0000529
Craig Topper2d9361e2014-03-09 07:44:38 +0000530 MVT getScalarShiftAmountTy(EVT LHSTy) const override { return MVT::i8; }
Owen Andersonb2c80da2011-02-25 21:41:48 +0000531
Craig Topper2d9361e2014-03-09 07:44:38 +0000532 const MCExpr *
Chris Lattner4bfbe932010-01-26 05:02:42 +0000533 LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
534 const MachineBasicBlock *MBB, unsigned uid,
Craig Topper2d9361e2014-03-09 07:44:38 +0000535 MCContext &Ctx) const override;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000536
Evan Cheng797d56f2007-11-09 01:32:10 +0000537 /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
538 /// jumptable.
Craig Topper2d9361e2014-03-09 07:44:38 +0000539 SDValue getPICJumpTableRelocBase(SDValue Table,
540 SelectionDAG &DAG) const override;
541 const MCExpr *
Chris Lattner8a785d72010-01-26 06:28:43 +0000542 getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
Craig Topper2d9361e2014-03-09 07:44:38 +0000543 unsigned JTI, MCContext &Ctx) const override;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000544
Evan Cheng35abd842008-01-23 23:17:41 +0000545 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
546 /// function arguments in the caller parameter area. For X86, aggregates
547 /// that contains are placed at 16-byte boundaries while the rest are at
548 /// 4-byte boundaries.
Craig Topper2d9361e2014-03-09 07:44:38 +0000549 unsigned getByValTypeAlignment(Type *Ty) const override;
Evan Chengef377ad2008-05-15 08:39:06 +0000550
551 /// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +0000552 /// and store operations as a result of memset, memcpy, and memmove
553 /// lowering. If DstAlign is zero that means it's safe to destination
554 /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
555 /// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +0000556 /// probably because the source does not need to be loaded. If 'IsMemset' is
557 /// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
558 /// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
559 /// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +0000560 /// It returns EVT::Other if the type should be determined using generic
561 /// target-independent logic.
Craig Topper2d9361e2014-03-09 07:44:38 +0000562 EVT getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign,
563 bool IsMemset, bool ZeroMemset, bool MemcpyStrSrc,
564 MachineFunction &MF) const override;
Bill Wendlingbae6b2c2009-08-15 21:21:19 +0000565
Evan Chengc3d1aca2012-12-12 01:32:07 +0000566 /// isSafeMemOpType - Returns true if it's safe to use load / store of the
Evan Cheng04e55182012-12-12 00:42:09 +0000567 /// specified type to expand memcpy / memset inline. This is mostly true
Evan Chengc3d1aca2012-12-12 01:32:07 +0000568 /// for all types except for some special cases. For example, on X86
Evan Cheng04e55182012-12-12 00:42:09 +0000569 /// targets without SSE2 f64 load / store are done with fldl / fstpl which
Evan Chengc3d1aca2012-12-12 01:32:07 +0000570 /// also does type conversion. Note the specified type doesn't have to be
571 /// legal as the hook is used before type legalization.
Craig Topper2d9361e2014-03-09 07:44:38 +0000572 bool isSafeMemOpType(MVT VT) const override;
Evan Cheng04e55182012-12-12 00:42:09 +0000573
Bill Wendlingbae6b2c2009-08-15 21:21:19 +0000574 /// allowsUnalignedMemoryAccesses - Returns true if the target allows
Evan Cheng79e2ca92012-12-10 23:21:26 +0000575 /// unaligned memory accesses. of the specified type. Returns whether it
576 /// is "fast" by reference in the second argument.
Craig Topper2d9361e2014-03-09 07:44:38 +0000577 bool allowsUnalignedMemoryAccesses(EVT VT, unsigned AS,
578 bool *Fast) const override;
Bill Wendling31ceb1b2009-06-30 22:38:32 +0000579
Chris Lattner76ac0682005-11-15 00:40:23 +0000580 /// LowerOperation - Provide custom lowering hooks for some operations.
581 ///
Craig Topper2d9361e2014-03-09 07:44:38 +0000582 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
Chris Lattner76ac0682005-11-15 00:40:23 +0000583
Duncan Sands6ed40142008-12-01 11:39:25 +0000584 /// ReplaceNodeResults - Replace the results of node with an illegal result
585 /// type with new values built out of custom code.
Chris Lattnerf81d5882007-11-24 07:07:01 +0000586 ///
Craig Topper2d9361e2014-03-09 07:44:38 +0000587 void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
588 SelectionDAG &DAG) const override;
Chris Lattnerf81d5882007-11-24 07:07:01 +0000589
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000590
Craig Topper2d9361e2014-03-09 07:44:38 +0000591 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
Evan Cheng5987cfb2006-07-07 08:33:52 +0000592
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000593 /// isTypeDesirableForOp - Return true if the target has native support for
594 /// the specified value type and it is 'desirable' to use the type for the
595 /// given node type. e.g. On x86 i16 is legal, but undesirable since i16
596 /// instruction encodings are longer and some i16 instructions are slow.
Craig Topper2d9361e2014-03-09 07:44:38 +0000597 bool isTypeDesirableForOp(unsigned Opc, EVT VT) const override;
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000598
599 /// isTypeDesirable - Return true if the target has native support for the
600 /// specified value type and it is 'desirable' to use the type. e.g. On x86
601 /// i16 is legal, but undesirable since i16 instruction encodings are longer
602 /// and some i16 instructions are slow.
Craig Topper2d9361e2014-03-09 07:44:38 +0000603 bool IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const override;
Evan Chengaf56fac2010-04-16 06:14:10 +0000604
Craig Topper2d9361e2014-03-09 07:44:38 +0000605 MachineBasicBlock *
Dan Gohman25c16532010-05-01 00:01:06 +0000606 EmitInstrWithCustomInserter(MachineInstr *MI,
Craig Topper2d9361e2014-03-09 07:44:38 +0000607 MachineBasicBlock *MBB) const override;
Evan Cheng339edad2006-01-11 00:33:36 +0000608
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000609
Evan Cheng6af02632005-12-20 06:22:03 +0000610 /// getTargetNodeName - This method returns the name of a target specific
611 /// DAG node.
Craig Topper2d9361e2014-03-09 07:44:38 +0000612 const char *getTargetNodeName(unsigned Opcode) const override;
Evan Cheng6af02632005-12-20 06:22:03 +0000613
Duncan Sandsf2641e12011-09-06 19:07:46 +0000614 /// getSetCCResultType - Return the value type to use for ISD::SETCC.
Craig Topper2d9361e2014-03-09 07:44:38 +0000615 EVT getSetCCResultType(LLVMContext &Context, EVT VT) const override;
Scott Michela6729e82008-03-10 15:42:14 +0000616
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000617 /// computeMaskedBitsForTargetNode - Determine which of the bits specified
618 /// in Mask are known to be either zero or one and return them in the
Nate Begeman8a77efe2006-02-16 21:11:51 +0000619 /// KnownZero/KnownOne bitsets.
Craig Topper2d9361e2014-03-09 07:44:38 +0000620 void computeMaskedBitsForTargetNode(const SDValue Op,
621 APInt &KnownZero,
622 APInt &KnownOne,
623 const SelectionDAG &DAG,
624 unsigned Depth = 0) const override;
Evan Cheng2609d5e2008-05-12 19:56:52 +0000625
Owen Anderson5e65dfb2010-09-21 20:42:50 +0000626 // ComputeNumSignBitsForTargetNode - Determine the number of bits in the
627 // operation that are sign bits.
Craig Topper2d9361e2014-03-09 07:44:38 +0000628 unsigned ComputeNumSignBitsForTargetNode(SDValue Op,
Matt Arsenaultcf6f6882014-04-04 20:13:13 +0000629 const SelectionDAG &DAG,
Craig Topper2d9361e2014-03-09 07:44:38 +0000630 unsigned Depth) const override;
Owen Anderson5e65dfb2010-09-21 20:42:50 +0000631
Craig Topper2d9361e2014-03-09 07:44:38 +0000632 bool isGAPlusOffset(SDNode *N, const GlobalValue* &GA,
633 int64_t &Offset) const override;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000634
Dan Gohman21cea8a2010-04-17 15:26:15 +0000635 SDValue getReturnAddressFrameIndex(SelectionDAG &DAG) const;
Chris Lattner76ac0682005-11-15 00:40:23 +0000636
Craig Topper2d9361e2014-03-09 07:44:38 +0000637 bool ExpandInlineAsm(CallInst *CI) const override;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000638
Craig Topper2d9361e2014-03-09 07:44:38 +0000639 ConstraintType
640 getConstraintType(const std::string &Constraint) const override;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000641
John Thompsone8360b72010-10-29 17:29:13 +0000642 /// Examine constraint string and operand type and determine a weight value.
John Thompson1094c802010-09-13 18:15:37 +0000643 /// The operand object must already have been set up with the operand type.
Craig Topper2d9361e2014-03-09 07:44:38 +0000644 ConstraintWeight
645 getSingleConstraintMatchWeight(AsmOperandInfo &info,
646 const char *constraint) const override;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000647
Craig Topper2d9361e2014-03-09 07:44:38 +0000648 const char *LowerXConstraint(EVT ConstraintVT) const override;
Dale Johannesen2b3bc302008-01-29 02:21:21 +0000649
Chris Lattnerd8c9cb92007-08-25 00:47:38 +0000650 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Chenge0add202008-09-24 00:05:32 +0000651 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
652 /// true it means one of the asm constraint of the inline asm instruction
653 /// being processed is 'm'.
Craig Topper2d9361e2014-03-09 07:44:38 +0000654 void LowerAsmOperandForConstraint(SDValue Op,
655 std::string &Constraint,
656 std::vector<SDValue> &Ops,
657 SelectionDAG &DAG) const override;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000658
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000659 /// getRegForInlineAsmConstraint - Given a physical register constraint
660 /// (e.g. {edx}), return the register number and the register class for the
661 /// register. This should only be used for C_Register constraints. On
662 /// error, this returns a register number of 0.
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000663 std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner524129d2006-07-31 23:26:50 +0000664 getRegForInlineAsmConstraint(const std::string &Constraint,
Craig Topper2d9361e2014-03-09 07:44:38 +0000665 MVT VT) const override;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000666
Chris Lattner1eb94d92007-03-30 23:15:24 +0000667 /// isLegalAddressingMode - Return true if the addressing mode represented
668 /// by AM is legal for this target, for a load/store of the specified type.
Craig Topper2d9361e2014-03-09 07:44:38 +0000669 bool isLegalAddressingMode(const AddrMode &AM, Type *Ty) const override;
Chris Lattner1eb94d92007-03-30 23:15:24 +0000670
Evan Chengf579bec2012-07-17 06:53:39 +0000671 /// isLegalICmpImmediate - Return true if the specified immediate is legal
672 /// icmp immediate, that is the target has icmp instructions which can
673 /// compare a register against the immediate without having to materialize
674 /// the immediate into a register.
Craig Topper2d9361e2014-03-09 07:44:38 +0000675 bool isLegalICmpImmediate(int64_t Imm) const override;
Evan Chengf579bec2012-07-17 06:53:39 +0000676
677 /// isLegalAddImmediate - Return true if the specified immediate is legal
678 /// add immediate, that is the target has add instructions which can
679 /// add a register and the immediate without having to materialize
680 /// the immediate into a register.
Craig Topper2d9361e2014-03-09 07:44:38 +0000681 bool isLegalAddImmediate(int64_t Imm) const override;
Evan Chengf579bec2012-07-17 06:53:39 +0000682
Tim Northoveraeb8e062014-02-19 10:02:43 +0000683
Craig Topper2d9361e2014-03-09 07:44:38 +0000684 bool isVectorShiftByScalarCheap(Type *Ty) const override;
Tim Northoveraeb8e062014-02-19 10:02:43 +0000685
Evan Cheng7f3d0242007-10-26 01:56:11 +0000686 /// isTruncateFree - Return true if it's free to truncate a value of
687 /// type Ty1 to type Ty2. e.g. On x86 it's free to truncate a i32 value in
688 /// register EAX to i16 by referencing its sub-register AX.
Craig Topper2d9361e2014-03-09 07:44:38 +0000689 bool isTruncateFree(Type *Ty1, Type *Ty2) const override;
690 bool isTruncateFree(EVT VT1, EVT VT2) const override;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000691
Craig Topper2d9361e2014-03-09 07:44:38 +0000692 bool allowTruncateForTailCall(Type *Ty1, Type *Ty2) const override;
Tim Northovera4415852013-08-06 09:12:35 +0000693
Dan Gohmanad3e5492009-04-08 00:15:30 +0000694 /// isZExtFree - Return true if any actual instruction that defines a
695 /// value of type Ty1 implicit zero-extends the value to Ty2 in the result
696 /// register. This does not necessarily include registers defined in
697 /// unknown ways, such as incoming arguments, or copies from unknown
698 /// virtual registers. Also, if isTruncateFree(Ty2, Ty1) is true, this
699 /// does not necessarily apply to truncate instructions. e.g. on x86-64,
700 /// all instructions that define 32-bit values implicit zero-extend the
701 /// result out to 64 bits.
Craig Topper2d9361e2014-03-09 07:44:38 +0000702 bool isZExtFree(Type *Ty1, Type *Ty2) const override;
703 bool isZExtFree(EVT VT1, EVT VT2) const override;
704 bool isZExtFree(SDValue Val, EVT VT2) const override;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000705
Stephen Lin73de7bf2013-07-09 18:16:56 +0000706 /// isFMAFasterThanFMulAndFAdd - Return true if an FMA operation is faster
707 /// than a pair of fmul and fadd instructions. fmuladd intrinsics will be
708 /// expanded to FMAs when this method returns true, otherwise fmuladd is
709 /// expanded to fmul + fadd.
Craig Topper2d9361e2014-03-09 07:44:38 +0000710 bool isFMAFasterThanFMulAndFAdd(EVT VT) const override;
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000711
Evan Chenga9cda8a2009-05-28 00:35:15 +0000712 /// isNarrowingProfitable - Return true if it's profitable to narrow
713 /// operations of type VT1 to VT2. e.g. on x86, it's profitable to narrow
714 /// from i32 to i8 but not from i32 to i16.
Craig Topper2d9361e2014-03-09 07:44:38 +0000715 bool isNarrowingProfitable(EVT VT1, EVT VT2) const override;
Evan Chenga9cda8a2009-05-28 00:35:15 +0000716
Evan Cheng16993aa2009-10-27 19:56:55 +0000717 /// isFPImmLegal - Returns true if the target can instruction select the
718 /// specified FP immediate natively. If false, the legalizer will
719 /// materialize the FP immediate as a load from a constant pool.
Craig Topper2d9361e2014-03-09 07:44:38 +0000720 bool isFPImmLegal(const APFloat &Imm, EVT VT) const override;
Evan Cheng16993aa2009-10-27 19:56:55 +0000721
Evan Cheng68ad48b2006-03-22 18:59:22 +0000722 /// isShuffleMaskLegal - Targets can use this to indicate that they only
723 /// support *some* VECTOR_SHUFFLE operations, those with specific masks.
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000724 /// By default, if a target supports the VECTOR_SHUFFLE node, all mask
725 /// values are assumed to be legal.
Craig Topper2d9361e2014-03-09 07:44:38 +0000726 bool isShuffleMaskLegal(const SmallVectorImpl<int> &Mask,
727 EVT VT) const override;
Evan Cheng60f0b892006-04-20 08:58:49 +0000728
729 /// isVectorClearMaskLegal - Similar to isShuffleMaskLegal. This is
730 /// used by Targets can use this to indicate if there is a suitable
731 /// VECTOR_SHUFFLE that can be used to replace a VAND with a constant
732 /// pool entry.
Craig Topper2d9361e2014-03-09 07:44:38 +0000733 bool isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
734 EVT VT) const override;
Evan Cheng0a62cb42008-03-05 01:30:59 +0000735
736 /// ShouldShrinkFPConstant - If true, then instruction selection should
737 /// seek to shrink the FP constant of the specified type to a smaller type
738 /// in order to save space and / or reduce runtime.
Craig Topper2d9361e2014-03-09 07:44:38 +0000739 bool ShouldShrinkFPConstant(EVT VT) const override {
Evan Cheng0a62cb42008-03-05 01:30:59 +0000740 // Don't shrink FP constpool if SSE2 is available since cvtss2sd is more
741 // expensive than a straight movsd. On the other hand, it's important to
742 // shrink long double fp constant since fldt is very slow.
Owen Anderson9f944592009-08-11 20:47:22 +0000743 return !X86ScalarSSEf64 || VT == MVT::f80;
Evan Cheng0a62cb42008-03-05 01:30:59 +0000744 }
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000745
Dan Gohman4df9d9c2010-05-11 16:21:03 +0000746 const X86Subtarget* getSubtarget() const {
Dan Gohman544ab2c2008-04-12 04:36:06 +0000747 return Subtarget;
Rafael Espindolafa0df552007-11-05 23:12:20 +0000748 }
749
Chris Lattner7dc00e82008-01-18 06:52:41 +0000750 /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is
751 /// computed in an SSE register, not on the X87 floating point stack.
Owen Anderson53aa7a92009-08-10 22:56:29 +0000752 bool isScalarFPTypeInSSEReg(EVT VT) const {
Owen Anderson9f944592009-08-11 20:47:22 +0000753 return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2
754 (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1
Chris Lattner7dc00e82008-01-18 06:52:41 +0000755 }
Dan Gohman4619e932008-08-19 21:32:53 +0000756
Michael J. Spencer248d65e2012-02-24 19:01:22 +0000757 /// isTargetFTOL - Return true if the target uses the MSVC _ftol2 routine
758 /// for fptoui.
759 bool isTargetFTOL() const {
Yaron Keren136fe7d2014-04-01 18:15:34 +0000760 return Subtarget->isTargetKnownWindowsMSVC() && !Subtarget->is64Bit();
Michael J. Spencer248d65e2012-02-24 19:01:22 +0000761 }
762
763 /// isIntegerTypeFTOL - Return true if the MSVC _ftol2 routine should be
764 /// used for fptoui to the given type.
765 bool isIntegerTypeFTOL(EVT VT) const {
766 return isTargetFTOL() && VT == MVT::i64;
767 }
768
Juergen Ributzka659ce002014-01-28 01:20:14 +0000769 /// \brief Returns true if it is beneficial to convert a load of a constant
770 /// to just the constant itself.
Craig Topper2d9361e2014-03-09 07:44:38 +0000771 bool shouldConvertConstantLoadToIntImm(const APInt &Imm,
772 Type *Ty) const override;
Juergen Ributzka659ce002014-01-28 01:20:14 +0000773
Renato Golinc0a3c1d2014-03-26 12:52:28 +0000774 /// Intel processors have a unified instruction and data cache
775 const char * getClearCacheBuiltinName() const {
776 return 0; // nothing to do, move along.
777 }
778
Dan Gohman4619e932008-08-19 21:32:53 +0000779 /// createFastISel - This method returns a target specific FastISel object,
780 /// or null if the target does not support "fast" ISel.
Craig Topper2d9361e2014-03-09 07:44:38 +0000781 FastISel *createFastISel(FunctionLoweringInfo &funcInfo,
782 const TargetLibraryInfo *libInfo) const override;
Bill Wendling31ceb1b2009-06-30 22:38:32 +0000783
Eric Christopher2ad0c772010-07-06 05:18:56 +0000784 /// getStackCookieLocation - Return true if the target stores stack
785 /// protector cookies at a fixed offset in some non-standard address
786 /// space, and populates the address space and offset as
787 /// appropriate.
Craig Topper2d9361e2014-03-09 07:44:38 +0000788 bool getStackCookieLocation(unsigned &AddressSpace,
789 unsigned &Offset) const override;
Eric Christopher2ad0c772010-07-06 05:18:56 +0000790
Stuart Hastingse0d34262011-06-06 23:15:58 +0000791 SDValue BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain, SDValue StackSlot,
792 SelectionDAG &DAG) const;
793
Craig Topper2d9361e2014-03-09 07:44:38 +0000794 bool isNoopAddrSpaceCast(unsigned SrcAS, unsigned DestAS) const override;
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +0000795
Bill Wendlingeb108ba2013-04-05 21:52:40 +0000796 /// \brief Reset the operation actions based on target options.
Craig Topper2d9361e2014-03-09 07:44:38 +0000797 void resetOperationActions() override;
Bill Wendlingeb108ba2013-04-05 21:52:40 +0000798
Evan Chengd4218b82010-07-26 21:50:05 +0000799 protected:
800 std::pair<const TargetRegisterClass*, uint8_t>
Craig Topper2d9361e2014-03-09 07:44:38 +0000801 findRepresentativeClass(MVT VT) const override;
Evan Chengd4218b82010-07-26 21:50:05 +0000802
Chris Lattner76ac0682005-11-15 00:40:23 +0000803 private:
Evan Chenga9467aa2006-04-25 20:13:52 +0000804 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
805 /// make the right decision when generating code for different targets.
806 const X86Subtarget *Subtarget;
Micah Villmowcdfe20b2012-10-08 16:38:25 +0000807 const DataLayout *TD;
Evan Chenga9467aa2006-04-25 20:13:52 +0000808
Bill Wendlingeb108ba2013-04-05 21:52:40 +0000809 /// Used to store the TargetOptions so that we don't waste time resetting
810 /// the operation actions unless we have to.
811 TargetOptions TO;
812
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000813 /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87
Dale Johannesene36c4002007-09-23 14:52:20 +0000814 /// floating point ops.
815 /// When SSE is available, use it for f32 operations.
816 /// When SSE2 is available, use it for f64 operations.
817 bool X86ScalarSSEf32;
818 bool X86ScalarSSEf64;
Evan Cheng084a1cd2008-01-29 19:34:22 +0000819
Evan Cheng16993aa2009-10-27 19:56:55 +0000820 /// LegalFPImmediates - A list of legal fp immediates.
821 std::vector<APFloat> LegalFPImmediates;
822
823 /// addLegalFPImmediate - Indicate that this x86 target can instruction
824 /// select the specified FP immediate natively.
825 void addLegalFPImmediate(const APFloat& Imm) {
826 LegalFPImmediates.push_back(Imm);
827 }
828
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000829 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000830 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000831 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000832 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000833 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000834 SDValue LowerMemArgument(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000835 CallingConv::ID CallConv,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000836 const SmallVectorImpl<ISD::InputArg> &ArgInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000837 SDLoc dl, SelectionDAG &DAG,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000838 const CCValAssign &VA, MachineFrameInfo *MFI,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000839 unsigned i) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000840 SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000841 SDLoc dl, SelectionDAG &DAG,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000842 const CCValAssign &VA,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000843 ISD::ArgFlagsTy Flags) const;
Rafael Espindolae636fc02007-08-31 15:06:30 +0000844
Gordon Henriksen92319582008-01-05 16:56:59 +0000845 // Call lowering helpers.
Evan Cheng67a69dd2010-01-27 00:07:07 +0000846
847 /// IsEligibleForTailCallOptimization - Check whether the call is eligible
848 /// for tail call optimization. Targets which want to do tail call
849 /// optimization should implement this function.
Evan Cheng6f36a082010-02-02 23:55:14 +0000850 bool IsEligibleForTailCallOptimization(SDValue Callee,
Evan Cheng67a69dd2010-01-27 00:07:07 +0000851 CallingConv::ID CalleeCC,
852 bool isVarArg,
Evan Chengae5edee2010-03-15 18:54:48 +0000853 bool isCalleeStructRet,
854 bool isCallerStructRet,
Evan Cheng446ff282012-09-25 05:32:34 +0000855 Type *RetTy,
Evan Cheng85476f32010-01-27 06:25:16 +0000856 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000857 const SmallVectorImpl<SDValue> &OutVals,
Evan Cheng85476f32010-01-27 06:25:16 +0000858 const SmallVectorImpl<ISD::InputArg> &Ins,
Evan Cheng67a69dd2010-01-27 00:07:07 +0000859 SelectionDAG& DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000860 bool IsCalleePop(bool isVarArg, CallingConv::ID CallConv) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000861 SDValue EmitTailCallLoadRetAddr(SelectionDAG &DAG, SDValue &OutRetAddr,
862 SDValue Chain, bool IsTailCall, bool Is64Bit,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000863 int FPDiff, SDLoc dl) const;
Arnold Schwaighofer634fc9a2008-04-12 18:11:06 +0000864
Dan Gohman21cea8a2010-04-17 15:26:15 +0000865 unsigned GetAlignedArgumentStackSize(unsigned StackSize,
866 SelectionDAG &DAG) const;
Evan Chengcde9e302006-01-27 08:10:46 +0000867
Eli Friedmandfe4f252009-05-23 09:59:16 +0000868 std::pair<SDValue,SDValue> FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG,
NAKAMURA Takumibdf94872012-02-25 03:37:25 +0000869 bool isSigned,
870 bool isReplace) const;
Evan Cheng493b8822009-12-09 21:00:30 +0000871
Dan Gohman21cea8a2010-04-17 15:26:15 +0000872 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const;
Elena Demikhovsky40864b62013-08-05 08:52:21 +0000873 SDValue LowerBUILD_VECTORvXi1(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000874 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const;
875 SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
Elena Demikhovsky9737e382014-03-02 09:19:44 +0000876 SDValue ExtractBitFromMaskVector(SDValue Op, SelectionDAG &DAG) const;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +0000877 SDValue InsertBitToMaskVector(SDValue Op, SelectionDAG &DAG) const;
878
Dan Gohman21cea8a2010-04-17 15:26:15 +0000879 SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000880 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
881 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000882 SDValue LowerGlobalAddress(const GlobalValue *GV, SDLoc dl,
Dale Johannesen021052a2009-02-04 20:06:27 +0000883 int64_t Offset, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000884 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
885 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
886 SDValue LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000887 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
888 SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
889 SDValue LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) const;
890 SDValue LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) const;
Michael Liaoc03c03d2012-10-23 17:36:08 +0000891 SDValue lowerUINT_TO_FP_vec(SDValue Op, SelectionDAG &DAG) const;
Craig Toppere65a08b2013-01-20 21:34:37 +0000892 SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000893 SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const;
894 SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) const;
Evan Cheng9c8cd8c2010-04-21 01:47:12 +0000895 SDValue LowerToBT(SDValue And, ISD::CondCode CC,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000896 SDLoc dl, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000897 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000898 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG) const;
899 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
900 SDValue LowerMEMSET(SDValue Op, SelectionDAG &DAG) const;
901 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
902 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const;
903 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) const;
904 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000905 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
906 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
907 SDValue LowerFRAME_TO_ARGS_OFFSET(SDValue Op, SelectionDAG &DAG) const;
908 SDValue LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const;
Michael Liao97bf3632012-10-15 22:39:43 +0000909 SDValue lowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const;
910 SDValue lowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const;
Duncan Sandsa0984362011-09-06 13:37:06 +0000911 SDValue LowerINIT_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000912 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
Nadav Rotem771f2962011-07-14 11:11:14 +0000913 SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const;
Duncan Sands6ed40142008-12-01 11:39:25 +0000914
Craig Topper2d9361e2014-03-09 07:44:38 +0000915 SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000916 LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000917 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000918 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000919 SDLoc dl, SelectionDAG &DAG,
Craig Topper2d9361e2014-03-09 07:44:38 +0000920 SmallVectorImpl<SDValue> &InVals) const override;
921 SDValue LowerCall(CallLoweringInfo &CLI,
922 SmallVectorImpl<SDValue> &InVals) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000923
Craig Topper2d9361e2014-03-09 07:44:38 +0000924 SDValue LowerReturn(SDValue Chain,
925 CallingConv::ID CallConv, bool isVarArg,
926 const SmallVectorImpl<ISD::OutputArg> &Outs,
927 const SmallVectorImpl<SDValue> &OutVals,
928 SDLoc dl, SelectionDAG &DAG) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000929
Craig Topper2d9361e2014-03-09 07:44:38 +0000930 bool isUsedByReturnOnly(SDNode *N, SDValue &Chain) const override;
Evan Chengd4b08732010-11-30 23:55:39 +0000931
Craig Topper2d9361e2014-03-09 07:44:38 +0000932 bool mayBeEmittedAsTailCall(CallInst *CI) const override;
Evan Cheng0663f232011-03-21 01:19:09 +0000933
Craig Topper2d9361e2014-03-09 07:44:38 +0000934 MVT getTypeForExtArgOrReturn(MVT VT,
935 ISD::NodeType ExtendKind) const override;
Cameron Zwarichac106272011-03-16 22:20:18 +0000936
Craig Topper2d9361e2014-03-09 07:44:38 +0000937 bool CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
938 bool isVarArg,
939 const SmallVectorImpl<ISD::OutputArg> &Outs,
940 LLVMContext &Context) const override;
Kenneth Uildriks07119732009-11-07 02:11:54 +0000941
Craig Topper840beec2014-04-04 05:16:06 +0000942 const MCPhysReg *getScratchRegisters(CallingConv::ID CC) const override;
Juergen Ributzka87ed9062013-11-09 01:51:33 +0000943
Michael Liao32376622012-09-20 03:06:15 +0000944 /// Utility function to emit atomic-load-arith operations (and, or, xor,
945 /// nand, max, min, umax, umin). It takes the corresponding instruction to
946 /// expand, the associated machine basic block, and the associated X86
947 /// opcodes for reg/reg.
948 MachineBasicBlock *EmitAtomicLoadArith(MachineInstr *MI,
949 MachineBasicBlock *MBB) const;
Dale Johannesen867d5492008-10-02 18:53:47 +0000950
Michael Liao32376622012-09-20 03:06:15 +0000951 /// Utility function to emit atomic-load-arith operations (and, or, xor,
952 /// nand, add, sub, swap) for 64-bit operands on 32-bit target.
953 MachineBasicBlock *EmitAtomicLoadArith6432(MachineInstr *MI,
954 MachineBasicBlock *MBB) const;
Dan Gohman55d7b2a2009-03-04 19:44:21 +0000955
Dan Gohman395a8982010-10-12 18:00:49 +0000956 // Utility function to emit the low-level va_arg code for X86-64.
957 MachineBasicBlock *EmitVAARG64WithCustomInserter(
958 MachineInstr *MI,
959 MachineBasicBlock *MBB) const;
960
Dan Gohman0700a562009-08-15 01:38:56 +0000961 /// Utility function to emit the xmm reg save portion of va_start.
962 MachineBasicBlock *EmitVAStartSaveXMMRegsWithCustomInserter(
963 MachineInstr *BInstr,
964 MachineBasicBlock *BB) const;
965
Chris Lattnerd5f4fcc2009-09-02 05:57:00 +0000966 MachineBasicBlock *EmitLoweredSelect(MachineInstr *I,
Dan Gohman25c16532010-05-01 00:01:06 +0000967 MachineBasicBlock *BB) const;
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000968
Michael J. Spencerf509c6c2010-10-21 01:41:01 +0000969 MachineBasicBlock *EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +0000970 MachineBasicBlock *BB) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000971
Rafael Espindola94d32532011-08-30 19:47:04 +0000972 MachineBasicBlock *EmitLoweredSegAlloca(MachineInstr *MI,
973 MachineBasicBlock *BB,
974 bool Is64Bit) const;
975
Eric Christopherb0e1a452010-06-03 04:07:48 +0000976 MachineBasicBlock *EmitLoweredTLSCall(MachineInstr *MI,
977 MachineBasicBlock *BB) const;
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000978
Rafael Espindola5d882892010-11-27 20:43:02 +0000979 MachineBasicBlock *emitLoweredTLSAddr(MachineInstr *MI,
980 MachineBasicBlock *BB) const;
981
Michael Liao97bf3632012-10-15 22:39:43 +0000982 MachineBasicBlock *emitEHSjLjSetJmp(MachineInstr *MI,
983 MachineBasicBlock *MBB) const;
984
985 MachineBasicBlock *emitEHSjLjLongJmp(MachineInstr *MI,
986 MachineBasicBlock *MBB) const;
987
Lang Hames23de2112014-01-23 20:23:36 +0000988 MachineBasicBlock *emitFMA3Instr(MachineInstr *MI,
989 MachineBasicBlock *MBB) const;
990
Dan Gohman55d7b2a2009-03-04 19:44:21 +0000991 /// Emit nodes that will be selected as "test Op0,Op0", or something
Dan Gohmanff659b52009-03-07 01:58:32 +0000992 /// equivalent, for use with the given x86 condition code.
Evan Cheng6e45f1d2010-04-26 19:06:11 +0000993 SDValue EmitTest(SDValue Op0, unsigned X86CC, SelectionDAG &DAG) const;
Dan Gohman55d7b2a2009-03-04 19:44:21 +0000994
995 /// Emit nodes that will be selected as "cmp Op0,Op1", or something
Dan Gohmanff659b52009-03-07 01:58:32 +0000996 /// equivalent, for use with the given x86 condition code.
Evan Cheng6e45f1d2010-04-26 19:06:11 +0000997 SDValue EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000998 SelectionDAG &DAG) const;
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000999
1000 /// Convert a comparison if required by the subtarget.
1001 SDValue ConvertCmpIfNecessary(SDValue Cmp, SelectionDAG &DAG) const;
Chris Lattner76ac0682005-11-15 00:40:23 +00001002 };
Evan Cheng24422d42008-09-03 00:03:49 +00001003
1004 namespace X86 {
Bob Wilson3e6fa462012-08-03 04:06:28 +00001005 FastISel *createFastISel(FunctionLoweringInfo &funcInfo,
1006 const TargetLibraryInfo *libInfo);
Evan Cheng24422d42008-09-03 00:03:49 +00001007 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001008}
1009
Chris Lattner76ac0682005-11-15 00:40:23 +00001010#endif // X86ISELLOWERING_H