Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1 | //===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines the interfaces that X86 uses to lower LLVM code into a |
| 11 | // selection DAG. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | #ifndef X86ISELLOWERING_H |
| 16 | #define X86ISELLOWERING_H |
| 17 | |
Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 18 | #include "X86MachineFunctionInfo.h" |
Chandler Carruth | 802d755 | 2012-12-04 07:12:27 +0000 | [diff] [blame] | 19 | #include "X86RegisterInfo.h" |
| 20 | #include "X86Subtarget.h" |
| 21 | #include "llvm/CodeGen/CallingConvLower.h" |
Ted Kremenek | 2175b55 | 2008-09-03 02:54:11 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/FastISel.h" |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/SelectionDAG.h" |
Chandler Carruth | 802d755 | 2012-12-04 07:12:27 +0000 | [diff] [blame] | 24 | #include "llvm/Target/TargetLowering.h" |
| 25 | #include "llvm/Target/TargetOptions.h" |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 26 | |
| 27 | namespace llvm { |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 28 | namespace X86ISD { |
Evan Cheng | 172fce7 | 2006-01-06 00:43:03 +0000 | [diff] [blame] | 29 | // X86 Specific DAG Nodes |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 30 | enum NodeType { |
| 31 | // Start the numbering where the builtin ops leave off. |
Dan Gohman | ed1cf1a | 2008-09-23 18:42:32 +0000 | [diff] [blame] | 32 | FIRST_NUMBER = ISD::BUILTIN_OP_END, |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 33 | |
Evan Cheng | e9fbc3f | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 34 | /// BSF - Bit scan forward. |
| 35 | /// BSR - Bit scan reverse. |
| 36 | BSF, |
| 37 | BSR, |
| 38 | |
Evan Cheng | 9c249c3 | 2006-01-09 18:33:28 +0000 | [diff] [blame] | 39 | /// SHLD, SHRD - Double shift instructions. These correspond to |
| 40 | /// X86::SHLDxx and X86::SHRDxx instructions. |
| 41 | SHLD, |
| 42 | SHRD, |
| 43 | |
Evan Cheng | 2dd217b | 2006-01-31 03:14:29 +0000 | [diff] [blame] | 44 | /// FAND - Bitwise logical AND of floating point values. This corresponds |
| 45 | /// to X86::ANDPS or X86::ANDPD. |
| 46 | FAND, |
| 47 | |
Evan Cheng | 4363e88 | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 48 | /// FOR - Bitwise logical OR of floating point values. This corresponds |
| 49 | /// to X86::ORPS or X86::ORPD. |
| 50 | FOR, |
| 51 | |
Evan Cheng | 72d5c25 | 2006-01-31 22:28:30 +0000 | [diff] [blame] | 52 | /// FXOR - Bitwise logical XOR of floating point values. This corresponds |
| 53 | /// to X86::XORPS or X86::XORPD. |
| 54 | FXOR, |
| 55 | |
Benjamin Kramer | 5bc180c | 2013-08-04 12:05:16 +0000 | [diff] [blame^] | 56 | /// FAND - Bitwise logical ANDNOT of floating point values. This |
| 57 | /// corresponds to X86::ANDNPS or X86::ANDNPD. |
| 58 | FANDN, |
| 59 | |
Evan Cheng | 82241c8 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 60 | /// FSRL - Bitwise logical right shift of floating point values. These |
| 61 | /// corresponds to X86::PSRLDQ. |
Evan Cheng | 4363e88 | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 62 | FSRL, |
| 63 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 64 | /// CALL - These operations represent an abstract X86 call |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 65 | /// instruction, which includes a bunch of information. In particular the |
| 66 | /// operands of these node are: |
| 67 | /// |
| 68 | /// #0 - The incoming token chain |
| 69 | /// #1 - The callee |
| 70 | /// #2 - The number of arg bytes the caller pushes on the stack. |
| 71 | /// #3 - The number of arg bytes the callee pops off the stack. |
| 72 | /// #4 - The value to pass in AL/AX/EAX (optional) |
| 73 | /// #5 - The value to pass in DL/DX/EDX (optional) |
| 74 | /// |
| 75 | /// The result values of these nodes are: |
| 76 | /// |
| 77 | /// #0 - The outgoing token chain |
| 78 | /// #1 - The first register result value (optional) |
| 79 | /// #2 - The second register result value (optional) |
| 80 | /// |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 81 | CALL, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 82 | |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 83 | /// RDTSC_DAG - This operation implements the lowering for |
Andrew Lenharth | 0bf68ae | 2005-11-20 21:41:10 +0000 | [diff] [blame] | 84 | /// readcyclecounter |
| 85 | RDTSC_DAG, |
Evan Cheng | 225a4d0 | 2005-12-17 01:21:05 +0000 | [diff] [blame] | 86 | |
| 87 | /// X86 compare and logical compare instructions. |
Evan Cheng | 8070099 | 2007-09-17 17:42:53 +0000 | [diff] [blame] | 88 | CMP, COMI, UCOMI, |
Evan Cheng | 225a4d0 | 2005-12-17 01:21:05 +0000 | [diff] [blame] | 89 | |
Dan Gohman | 25a767d | 2008-12-23 22:45:23 +0000 | [diff] [blame] | 90 | /// X86 bit-test instructions. |
| 91 | BT, |
| 92 | |
Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 93 | /// X86 SetCC. Operand 0 is condition code, and operand 1 is the EFLAGS |
| 94 | /// operand, usually produced by a CMP instruction. |
Evan Cheng | c1583db | 2005-12-21 20:21:51 +0000 | [diff] [blame] | 95 | SETCC, |
| 96 | |
Evan Cheng | 0e8b9e3 | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 97 | // Same as SETCC except it's materialized with a sbb and the value is all |
| 98 | // one's or all zero's. |
Chris Lattner | 9edf3f5 | 2010-12-19 22:08:31 +0000 | [diff] [blame] | 99 | SETCC_CARRY, // R = carry_bit ? ~0 : 0 |
Evan Cheng | 0e8b9e3 | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 100 | |
Stuart Hastings | be60549 | 2011-06-03 23:53:54 +0000 | [diff] [blame] | 101 | /// X86 FP SETCC, implemented with CMP{cc}SS/CMP{cc}SD. |
| 102 | /// Operands are two FP values to compare; result is a mask of |
| 103 | /// 0s or 1s. Generally DTRT for C/C++ with NaNs. |
| 104 | FSETCCss, FSETCCsd, |
| 105 | |
Stuart Hastings | 9f20804 | 2011-06-01 04:39:42 +0000 | [diff] [blame] | 106 | /// X86 MOVMSK{pd|ps}, extracts sign bits of two or four FP values, |
| 107 | /// result in an integer GPR. Needs masking for scalar result. |
| 108 | FGETSIGNx86, |
| 109 | |
Chris Lattner | a492d29 | 2009-03-12 06:46:02 +0000 | [diff] [blame] | 110 | /// X86 conditional moves. Operand 0 and operand 1 are the two values |
| 111 | /// to select from. Operand 2 is the condition code, and operand 3 is the |
| 112 | /// flag operand produced by a CMP or TEST instruction. It also writes a |
| 113 | /// flag result. |
Evan Cheng | 225a4d0 | 2005-12-17 01:21:05 +0000 | [diff] [blame] | 114 | CMOV, |
Evan Cheng | 6fc3104 | 2005-12-19 23:12:38 +0000 | [diff] [blame] | 115 | |
Dan Gohman | 4a68347 | 2009-03-23 15:40:10 +0000 | [diff] [blame] | 116 | /// X86 conditional branches. Operand 0 is the chain operand, operand 1 |
| 117 | /// is the block to branch if condition is true, operand 2 is the |
| 118 | /// condition code, and operand 3 is the flag operand produced by a CMP |
Evan Cheng | c1583db | 2005-12-21 20:21:51 +0000 | [diff] [blame] | 119 | /// or TEST instruction. |
Evan Cheng | 6fc3104 | 2005-12-19 23:12:38 +0000 | [diff] [blame] | 120 | BRCOND, |
Evan Cheng | a74ce62 | 2005-12-21 02:39:21 +0000 | [diff] [blame] | 121 | |
Dan Gohman | 4a68347 | 2009-03-23 15:40:10 +0000 | [diff] [blame] | 122 | /// Return with a flag operand. Operand 0 is the chain operand, operand |
| 123 | /// 1 is the number of bytes of stack to pop. |
Evan Cheng | a74ce62 | 2005-12-21 02:39:21 +0000 | [diff] [blame] | 124 | RET_FLAG, |
Evan Cheng | ae986f1 | 2006-01-11 22:15:48 +0000 | [diff] [blame] | 125 | |
| 126 | /// REP_STOS - Repeat fill, corresponds to X86::REP_STOSx. |
| 127 | REP_STOS, |
| 128 | |
| 129 | /// REP_MOVS - Repeat move, corresponds to X86::REP_MOVSx. |
| 130 | REP_MOVS, |
Evan Cheng | 72d5c25 | 2006-01-31 22:28:30 +0000 | [diff] [blame] | 131 | |
Evan Cheng | 5588de9 | 2006-02-18 00:15:05 +0000 | [diff] [blame] | 132 | /// GlobalBaseReg - On Darwin, this node represents the result of the popl |
| 133 | /// at function entry, used for PIC code. |
| 134 | GlobalBaseReg, |
Evan Cheng | 1f342c2 | 2006-02-23 02:43:52 +0000 | [diff] [blame] | 135 | |
Bill Wendling | 24c79f2 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 136 | /// Wrapper - A wrapper node for TargetConstantPool, |
| 137 | /// TargetExternalSymbol, and TargetGlobalAddress. |
Evan Cheng | e0ed6ec | 2006-02-23 20:41:18 +0000 | [diff] [blame] | 138 | Wrapper, |
Evan Cheng | d5e905d | 2006-03-21 23:01:21 +0000 | [diff] [blame] | 139 | |
Evan Cheng | ae1cd75 | 2006-11-30 21:55:46 +0000 | [diff] [blame] | 140 | /// WrapperRIP - Special wrapper used under X86-64 PIC mode for RIP |
| 141 | /// relative displacements. |
| 142 | WrapperRIP, |
| 143 | |
Dale Johannesen | dd224d2 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 144 | /// MOVDQ2Q - Copies a 64-bit value from the low word of an XMM vector |
| 145 | /// to an MMX vector. If you think this is too close to the previous |
| 146 | /// mnemonic, so do I; blame Intel. |
| 147 | MOVDQ2Q, |
| 148 | |
Manman Ren | acb8bec | 2012-10-30 22:15:38 +0000 | [diff] [blame] | 149 | /// MMX_MOVD2W - Copies a 32-bit value from the low word of a MMX |
| 150 | /// vector to a GPR. |
| 151 | MMX_MOVD2W, |
| 152 | |
Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 153 | /// PEXTRB - Extract an 8-bit value from a vector and zero extend it to |
| 154 | /// i32, corresponds to X86::PEXTRB. |
| 155 | PEXTRB, |
| 156 | |
Evan Cheng | cbffa46 | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 157 | /// PEXTRW - Extract a 16-bit value from a vector and zero extend it to |
Evan Cheng | 5fd7c69 | 2006-03-31 21:55:24 +0000 | [diff] [blame] | 158 | /// i32, corresponds to X86::PEXTRW. |
Evan Cheng | cbffa46 | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 159 | PEXTRW, |
Evan Cheng | 5fd7c69 | 2006-03-31 21:55:24 +0000 | [diff] [blame] | 160 | |
Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 161 | /// INSERTPS - Insert any element of a 4 x float vector into any element |
| 162 | /// of a destination 4 x floatvector. |
| 163 | INSERTPS, |
| 164 | |
| 165 | /// PINSRB - Insert the lower 8-bits of a 32-bit value to a vector, |
| 166 | /// corresponds to X86::PINSRB. |
| 167 | PINSRB, |
| 168 | |
Evan Cheng | 5fd7c69 | 2006-03-31 21:55:24 +0000 | [diff] [blame] | 169 | /// PINSRW - Insert the lower 16-bits of a 32-bit value to a vector, |
| 170 | /// corresponds to X86::PINSRW. |
Chris Lattner | a828850 | 2010-02-23 02:07:48 +0000 | [diff] [blame] | 171 | PINSRW, MMX_PINSRW, |
Evan Cheng | 49683ba | 2006-11-10 21:43:37 +0000 | [diff] [blame] | 172 | |
Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 173 | /// PSHUFB - Shuffle 16 8-bit values within a vector. |
| 174 | PSHUFB, |
Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 175 | |
Bruno Cardoso Lopes | 7ba479d | 2011-07-13 21:36:47 +0000 | [diff] [blame] | 176 | /// ANDNP - Bitwise Logical AND NOT of Packed FP values. |
| 177 | ANDNP, |
Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 178 | |
Craig Topper | 81390be | 2011-11-19 07:33:10 +0000 | [diff] [blame] | 179 | /// PSIGN - Copy integer sign. |
| 180 | PSIGN, |
Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 181 | |
Elena Demikhovsky | cd3c1c4 | 2012-12-05 09:24:57 +0000 | [diff] [blame] | 182 | /// BLENDV - Blend where the selector is a register. |
Nadav Rotem | de838da | 2011-09-09 20:29:17 +0000 | [diff] [blame] | 183 | BLENDV, |
Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 184 | |
Elena Demikhovsky | cd3c1c4 | 2012-12-05 09:24:57 +0000 | [diff] [blame] | 185 | /// BLENDI - Blend where the selector is an immediate. |
| 186 | BLENDI, |
Nadav Rotem | 9bc178a | 2012-04-11 06:40:27 +0000 | [diff] [blame] | 187 | |
Benjamin Kramer | b16ccde | 2012-12-15 16:47:44 +0000 | [diff] [blame] | 188 | // SUBUS - Integer sub with unsigned saturation. |
| 189 | SUBUS, |
| 190 | |
Craig Topper | f984efb | 2011-11-19 09:02:40 +0000 | [diff] [blame] | 191 | /// HADD - Integer horizontal add. |
| 192 | HADD, |
| 193 | |
| 194 | /// HSUB - Integer horizontal sub. |
| 195 | HSUB, |
| 196 | |
Duncan Sands | 0e4fcb8 | 2011-09-22 20:15:48 +0000 | [diff] [blame] | 197 | /// FHADD - Floating point horizontal add. |
| 198 | FHADD, |
| 199 | |
| 200 | /// FHSUB - Floating point horizontal sub. |
| 201 | FHSUB, |
| 202 | |
Benjamin Kramer | 4669d18 | 2012-12-21 14:04:55 +0000 | [diff] [blame] | 203 | /// UMAX, UMIN - Unsigned integer max and min. |
| 204 | UMAX, UMIN, |
| 205 | |
| 206 | /// SMAX, SMIN - Signed integer max and min. |
| 207 | SMAX, SMIN, |
| 208 | |
Evan Cheng | 49683ba | 2006-11-10 21:43:37 +0000 | [diff] [blame] | 209 | /// FMAX, FMIN - Floating point max and min. |
| 210 | /// |
Lauro Ramos Venancio | 2518889 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 211 | FMAX, FMIN, |
Dan Gohman | 57111e7 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 212 | |
Nadav Rotem | 178250a | 2012-08-19 13:06:16 +0000 | [diff] [blame] | 213 | /// FMAXC, FMINC - Commutative FMIN and FMAX. |
| 214 | FMAXC, FMINC, |
| 215 | |
Dan Gohman | 57111e7 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 216 | /// FRSQRT, FRCP - Floating point reciprocal-sqrt and reciprocal |
| 217 | /// approximation. Note that these typically require refinement |
| 218 | /// in order to obtain suitable precision. |
| 219 | FRSQRT, FRCP, |
| 220 | |
Rafael Espindola | 3b2df10 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 221 | // TLSADDR - Thread Local Storage. |
| 222 | TLSADDR, |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 223 | |
Hans Wennborg | 789acfb | 2012-06-01 16:27:21 +0000 | [diff] [blame] | 224 | // TLSBASEADDR - Thread Local Storage. A call to get the start address |
| 225 | // of the TLS block for the current module. |
| 226 | TLSBASEADDR, |
| 227 | |
Eric Christopher | b0e1a45 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 228 | // TLSCALL - Thread Local Storage. When calling to an OS provided |
| 229 | // thunk at the address from an earlier relocation. |
| 230 | TLSCALL, |
Rafael Espindola | 3b2df10 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 231 | |
Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 232 | // EH_RETURN - Exception Handling helpers. |
Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 233 | EH_RETURN, |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 234 | |
Michael Liao | 97bf363 | 2012-10-15 22:39:43 +0000 | [diff] [blame] | 235 | // EH_SJLJ_SETJMP - SjLj exception handling setjmp. |
| 236 | EH_SJLJ_SETJMP, |
| 237 | |
| 238 | // EH_SJLJ_LONGJMP - SjLj exception handling longjmp. |
| 239 | EH_SJLJ_LONGJMP, |
| 240 | |
Eli Bendersky | a1c6635 | 2013-02-14 23:17:03 +0000 | [diff] [blame] | 241 | /// TC_RETURN - Tail call return. See X86TargetLowering::LowerCall for |
| 242 | /// the list of operands. |
Anton Korobeynikov | 91460e4 | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 243 | TC_RETURN, |
| 244 | |
Evan Cheng | 961339b | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 245 | // VZEXT_MOVL - Vector move low and zero extend. |
| 246 | VZEXT_MOVL, |
| 247 | |
Craig Topper | 1d471e3 | 2012-02-05 03:14:49 +0000 | [diff] [blame] | 248 | // VSEXT_MOVL - Vector move low and sign extend. |
Elena Demikhovsky | fb44980 | 2012-02-02 09:10:43 +0000 | [diff] [blame] | 249 | VSEXT_MOVL, |
| 250 | |
Michael Liao | 1be96bb | 2012-10-23 17:34:00 +0000 | [diff] [blame] | 251 | // VZEXT - Vector integer zero-extend. |
| 252 | VZEXT, |
| 253 | |
| 254 | // VSEXT - Vector integer signed-extend. |
| 255 | VSEXT, |
| 256 | |
Michael Liao | 34107b9 | 2012-08-14 21:24:47 +0000 | [diff] [blame] | 257 | // VFPEXT - Vector FP extend. |
| 258 | VFPEXT, |
| 259 | |
Michael Liao | e999b86 | 2012-10-10 16:53:28 +0000 | [diff] [blame] | 260 | // VFPROUND - Vector FP round. |
| 261 | VFPROUND, |
| 262 | |
Craig Topper | 0946264 | 2012-01-22 19:15:14 +0000 | [diff] [blame] | 263 | // VSHL, VSRL - 128-bit vector logical left / right shift |
| 264 | VSHLDQ, VSRLDQ, |
| 265 | |
| 266 | // VSHL, VSRL, VSRA - Vector shift elements |
| 267 | VSHL, VSRL, VSRA, |
| 268 | |
| 269 | // VSHLI, VSRLI, VSRAI - Vector shift elements by immediate |
| 270 | VSHLI, VSRLI, VSRAI, |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 271 | |
Craig Topper | 0b7ad76 | 2012-01-22 23:36:02 +0000 | [diff] [blame] | 272 | // CMPP - Vector packed double/float comparison. |
| 273 | CMPP, |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 274 | |
Nate Begeman | 55b7bec | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 275 | // PCMP* - Vector integer comparisons. |
Craig Topper | bd488437 | 2012-01-22 22:42:16 +0000 | [diff] [blame] | 276 | PCMPEQ, PCMPGT, |
Bill Wendling | 1a31767 | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 277 | |
Chris Lattner | 364bb0a | 2010-12-05 07:30:36 +0000 | [diff] [blame] | 278 | // ADD, SUB, SMUL, etc. - Arithmetic operations with FLAGS results. |
Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 279 | ADD, SUB, ADC, SBB, SMUL, |
Dan Gohman | 722b1ee | 2009-09-18 19:59:53 +0000 | [diff] [blame] | 280 | INC, DEC, OR, XOR, AND, |
Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 281 | |
Craig Topper | 039a790 | 2011-10-21 06:55:01 +0000 | [diff] [blame] | 282 | BLSI, // BLSI - Extract lowest set isolated bit |
| 283 | BLSMSK, // BLSMSK - Get mask up to lowest set bit |
| 284 | BLSR, // BLSR - Reset lowest set bit |
| 285 | |
Chris Lattner | 364bb0a | 2010-12-05 07:30:36 +0000 | [diff] [blame] | 286 | UMUL, // LOW, HI, FLAGS = umul LHS, RHS |
Evan Cheng | a84a318 | 2009-03-30 21:36:47 +0000 | [diff] [blame] | 287 | |
| 288 | // MUL_IMM - X86 specific multiply by immediate. |
Eric Christopher | f7802a3 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 289 | MUL_IMM, |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 290 | |
Eric Christopher | f7802a3 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 291 | // PTEST - Vector bitwise comparisons |
Dan Gohman | 0700a56 | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 292 | PTEST, |
| 293 | |
Bruno Cardoso Lopes | 91d61df | 2010-08-10 23:25:42 +0000 | [diff] [blame] | 294 | // TESTP - Vector packed fp sign bitwise comparisons |
| 295 | TESTP, |
| 296 | |
Bruno Cardoso Lopes | 6f3b38a | 2010-08-20 22:55:05 +0000 | [diff] [blame] | 297 | // Several flavors of instructions with vector shuffle behaviors. |
Craig Topper | 8fb09f0 | 2013-01-28 06:48:25 +0000 | [diff] [blame] | 298 | PALIGNR, |
Bruno Cardoso Lopes | 6f3b38a | 2010-08-20 22:55:05 +0000 | [diff] [blame] | 299 | PSHUFD, |
| 300 | PSHUFHW, |
| 301 | PSHUFLW, |
Craig Topper | 6e54ba7 | 2011-12-31 23:50:21 +0000 | [diff] [blame] | 302 | SHUFP, |
Bruno Cardoso Lopes | 6f3b38a | 2010-08-20 22:55:05 +0000 | [diff] [blame] | 303 | MOVDDUP, |
| 304 | MOVSHDUP, |
| 305 | MOVSLDUP, |
Bruno Cardoso Lopes | 6f3b38a | 2010-08-20 22:55:05 +0000 | [diff] [blame] | 306 | MOVLHPS, |
Bruno Cardoso Lopes | 6f3b38a | 2010-08-20 22:55:05 +0000 | [diff] [blame] | 307 | MOVLHPD, |
Bruno Cardoso Lopes | 03e4c35 | 2010-08-31 21:15:21 +0000 | [diff] [blame] | 308 | MOVHLPS, |
Bruno Cardoso Lopes | b382521 | 2010-09-01 05:08:25 +0000 | [diff] [blame] | 309 | MOVLPS, |
| 310 | MOVLPD, |
Bruno Cardoso Lopes | 6f3b38a | 2010-08-20 22:55:05 +0000 | [diff] [blame] | 311 | MOVSD, |
| 312 | MOVSS, |
Craig Topper | 8d4ba19 | 2011-12-06 08:21:25 +0000 | [diff] [blame] | 313 | UNPCKL, |
| 314 | UNPCKH, |
Craig Topper | bafd224 | 2011-11-30 06:25:25 +0000 | [diff] [blame] | 315 | VPERMILP, |
Craig Topper | b86fa40 | 2012-04-16 00:41:45 +0000 | [diff] [blame] | 316 | VPERMV, |
| 317 | VPERMI, |
Craig Topper | 0a672ea | 2011-11-30 07:47:51 +0000 | [diff] [blame] | 318 | VPERM2X128, |
Bruno Cardoso Lopes | be5e987 | 2011-08-17 02:29:19 +0000 | [diff] [blame] | 319 | VBROADCAST, |
Bruno Cardoso Lopes | 6f3b38a | 2010-08-20 22:55:05 +0000 | [diff] [blame] | 320 | |
Craig Topper | 1d471e3 | 2012-02-05 03:14:49 +0000 | [diff] [blame] | 321 | // PMULUDQ - Vector multiply packed unsigned doubleword integers |
| 322 | PMULUDQ, |
| 323 | |
Elena Demikhovsky | 3cb3b00 | 2012-08-01 12:06:00 +0000 | [diff] [blame] | 324 | // FMA nodes |
| 325 | FMADD, |
| 326 | FNMADD, |
| 327 | FMSUB, |
| 328 | FNMSUB, |
| 329 | FMADDSUB, |
| 330 | FMSUBADD, |
| 331 | |
Dan Gohman | 0700a56 | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 332 | // VASTART_SAVE_XMM_REGS - Save xmm argument registers to the stack, |
| 333 | // according to %al. An operator is needed so that this can be expanded |
| 334 | // with control flow. |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 335 | VASTART_SAVE_XMM_REGS, |
| 336 | |
Michael J. Spencer | f509c6c | 2010-10-21 01:41:01 +0000 | [diff] [blame] | 337 | // WIN_ALLOCA - Windows's _chkstk call to do stack probing. |
| 338 | WIN_ALLOCA, |
Anton Korobeynikov | d5e3fd6 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 339 | |
Rafael Espindola | 3353017 | 2011-08-30 19:43:21 +0000 | [diff] [blame] | 340 | // SEG_ALLOCA - For allocating variable amounts of stack space when using |
| 341 | // segmented stacks. Check if the current stacklet has enough space, and |
Rafael Espindola | 9d96c94 | 2011-09-06 19:29:31 +0000 | [diff] [blame] | 342 | // falls back to heap allocation if not. |
Rafael Espindola | 3353017 | 2011-08-30 19:43:21 +0000 | [diff] [blame] | 343 | SEG_ALLOCA, |
| 344 | |
Michael J. Spencer | 248d65e | 2012-02-24 19:01:22 +0000 | [diff] [blame] | 345 | // WIN_FTOL - Windows's _ftol2 runtime routine to do fptoui. |
| 346 | WIN_FTOL, |
| 347 | |
Duncan Sands | 7c601de | 2010-11-20 11:25:00 +0000 | [diff] [blame] | 348 | // Memory barrier |
| 349 | MEMBARRIER, |
| 350 | MFENCE, |
| 351 | SFENCE, |
| 352 | LFENCE, |
| 353 | |
Benjamin Kramer | 913da4b | 2012-04-27 12:07:43 +0000 | [diff] [blame] | 354 | // FNSTSW16r - Store FP status word into i16 register. |
| 355 | FNSTSW16r, |
| 356 | |
| 357 | // SAHF - Store contents of %ah into %eflags. |
| 358 | SAHF, |
| 359 | |
Benjamin Kramer | 0ab2794 | 2012-07-12 09:31:43 +0000 | [diff] [blame] | 360 | // RDRAND - Get a random integer and indicate whether it is valid in CF. |
| 361 | RDRAND, |
| 362 | |
Michael Liao | a486a11 | 2013-03-28 23:41:26 +0000 | [diff] [blame] | 363 | // RDSEED - Get a NIST SP800-90B & C compliant random integer and |
| 364 | // indicate whether it is valid in CF. |
| 365 | RDSEED, |
| 366 | |
Craig Topper | ab47fe4 | 2012-08-06 06:22:36 +0000 | [diff] [blame] | 367 | // PCMP*STRI |
| 368 | PCMPISTRI, |
| 369 | PCMPESTRI, |
| 370 | |
Michael Liao | 03f9ad0 | 2013-03-26 22:47:01 +0000 | [diff] [blame] | 371 | // XTEST - Test if in transactional execution. |
| 372 | XTEST, |
| 373 | |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 374 | // ATOMADD64_DAG, ATOMSUB64_DAG, ATOMOR64_DAG, ATOMAND64_DAG, |
| 375 | // ATOMXOR64_DAG, ATOMNAND64_DAG, ATOMSWAP64_DAG - |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 376 | // Atomic 64-bit binary operations. |
| 377 | ATOMADD64_DAG = ISD::FIRST_TARGET_MEMORY_OPCODE, |
| 378 | ATOMSUB64_DAG, |
| 379 | ATOMOR64_DAG, |
| 380 | ATOMXOR64_DAG, |
| 381 | ATOMAND64_DAG, |
| 382 | ATOMNAND64_DAG, |
Michael Liao | de51caf | 2012-09-25 18:08:13 +0000 | [diff] [blame] | 383 | ATOMMAX64_DAG, |
| 384 | ATOMMIN64_DAG, |
| 385 | ATOMUMAX64_DAG, |
| 386 | ATOMUMIN64_DAG, |
Eric Christopher | 9a77382 | 2010-07-22 02:48:34 +0000 | [diff] [blame] | 387 | ATOMSWAP64_DAG, |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 388 | |
Eli Friedman | 5e57042 | 2011-08-26 21:21:21 +0000 | [diff] [blame] | 389 | // LCMPXCHG_DAG, LCMPXCHG8_DAG, LCMPXCHG16_DAG - Compare and swap. |
Chris Lattner | e479e96 | 2010-09-21 23:59:42 +0000 | [diff] [blame] | 390 | LCMPXCHG_DAG, |
Chris Lattner | 54e5329 | 2010-09-22 00:34:38 +0000 | [diff] [blame] | 391 | LCMPXCHG8_DAG, |
Eli Friedman | 5e57042 | 2011-08-26 21:21:21 +0000 | [diff] [blame] | 392 | LCMPXCHG16_DAG, |
Anton Korobeynikov | d5e3fd6 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 393 | |
Chris Lattner | 54e5329 | 2010-09-22 00:34:38 +0000 | [diff] [blame] | 394 | // VZEXT_LOAD - Load, scalar_to_vector, and zero extend. |
Chris Lattner | 78f518b | 2010-09-22 01:05:16 +0000 | [diff] [blame] | 395 | VZEXT_LOAD, |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 396 | |
Chris Lattner | ed85da5 | 2010-09-22 01:11:26 +0000 | [diff] [blame] | 397 | // FNSTCW16m - Store FP control world into i16 memory. |
| 398 | FNSTCW16m, |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 399 | |
Chris Lattner | 78f518b | 2010-09-22 01:05:16 +0000 | [diff] [blame] | 400 | /// FP_TO_INT*_IN_MEM - This instruction implements FP_TO_SINT with the |
| 401 | /// integer destination in memory and a FP reg source. This corresponds |
| 402 | /// to the X86::FIST*m instructions and the rounding mode change stuff. It |
| 403 | /// has two inputs (token chain and address) and two outputs (int value |
| 404 | /// and token chain). |
| 405 | FP_TO_INT16_IN_MEM, |
| 406 | FP_TO_INT32_IN_MEM, |
Chris Lattner | a5156c3 | 2010-09-22 01:28:21 +0000 | [diff] [blame] | 407 | FP_TO_INT64_IN_MEM, |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 408 | |
Chris Lattner | a5156c3 | 2010-09-22 01:28:21 +0000 | [diff] [blame] | 409 | /// FILD, FILD_FLAG - This instruction implements SINT_TO_FP with the |
| 410 | /// integer source in memory and FP reg result. This corresponds to the |
| 411 | /// X86::FILD*m instructions. It has three inputs (token chain, address, |
| 412 | /// and source type) and two outputs (FP value and token chain). FILD_FLAG |
| 413 | /// also produces a flag). |
| 414 | FILD, |
| 415 | FILD_FLAG, |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 416 | |
Chris Lattner | a5156c3 | 2010-09-22 01:28:21 +0000 | [diff] [blame] | 417 | /// FLD - This instruction implements an extending load to FP stack slots. |
| 418 | /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain |
| 419 | /// operand, ptr to load from, and a ValueType node indicating the type |
| 420 | /// to load to. |
| 421 | FLD, |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 422 | |
Chris Lattner | a5156c3 | 2010-09-22 01:28:21 +0000 | [diff] [blame] | 423 | /// FST - This instruction implements a truncating store to FP stack |
| 424 | /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a |
| 425 | /// chain operand, value to store, address, and a ValueType to store it |
| 426 | /// as. |
Dan Gohman | 395a898 | 2010-10-12 18:00:49 +0000 | [diff] [blame] | 427 | FST, |
| 428 | |
| 429 | /// VAARG_64 - This instruction grabs the address of the next argument |
| 430 | /// from a va_list. (reads and modifies the va_list in memory) |
| 431 | VAARG_64 |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 432 | |
Anton Korobeynikov | d5e3fd6 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 433 | // WARNING: Do not add anything in the end unless you want the node to |
| 434 | // have memop! In fact, starting from ATOMADD64_DAG all opcodes will be |
| 435 | // thought as target memory ops! |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 436 | }; |
| 437 | } |
| 438 | |
Evan Cheng | 084a1cd | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 439 | /// Define some predicates that are used for node matching. |
| 440 | namespace X86 { |
Elena Demikhovsky | 67b05fc | 2013-07-31 11:35:14 +0000 | [diff] [blame] | 441 | /// isVEXTRACT128Index - Return true if the specified |
David Greene | c4da110 | 2011-02-03 15:50:00 +0000 | [diff] [blame] | 442 | /// EXTRACT_SUBVECTOR operand specifies a vector extract that is |
Elena Demikhovsky | 67b05fc | 2013-07-31 11:35:14 +0000 | [diff] [blame] | 443 | /// suitable for input to VEXTRACTF128, VEXTRACTI128 instructions. |
| 444 | bool isVEXTRACT128Index(SDNode *N); |
David Greene | c4da110 | 2011-02-03 15:50:00 +0000 | [diff] [blame] | 445 | |
Elena Demikhovsky | 67b05fc | 2013-07-31 11:35:14 +0000 | [diff] [blame] | 446 | /// isVINSERT128Index - Return true if the specified |
David Greene | 653f1ee | 2011-02-04 16:08:29 +0000 | [diff] [blame] | 447 | /// INSERT_SUBVECTOR operand specifies a subvector insert that is |
Elena Demikhovsky | 67b05fc | 2013-07-31 11:35:14 +0000 | [diff] [blame] | 448 | /// suitable for input to VINSERTF128, VINSERTI128 instructions. |
| 449 | bool isVINSERT128Index(SDNode *N); |
David Greene | 653f1ee | 2011-02-04 16:08:29 +0000 | [diff] [blame] | 450 | |
Elena Demikhovsky | 67b05fc | 2013-07-31 11:35:14 +0000 | [diff] [blame] | 451 | /// isVEXTRACT256Index - Return true if the specified |
| 452 | /// EXTRACT_SUBVECTOR operand specifies a vector extract that is |
| 453 | /// suitable for input to VEXTRACTF64X4, VEXTRACTI64X4 instructions. |
| 454 | bool isVEXTRACT256Index(SDNode *N); |
| 455 | |
| 456 | /// isVINSERT256Index - Return true if the specified |
| 457 | /// INSERT_SUBVECTOR operand specifies a subvector insert that is |
| 458 | /// suitable for input to VINSERTF64X4, VINSERTI64X4 instructions. |
| 459 | bool isVINSERT256Index(SDNode *N); |
| 460 | |
| 461 | /// getExtractVEXTRACT128Immediate - Return the appropriate |
David Greene | c4da110 | 2011-02-03 15:50:00 +0000 | [diff] [blame] | 462 | /// immediate to extract the specified EXTRACT_SUBVECTOR index |
Elena Demikhovsky | 67b05fc | 2013-07-31 11:35:14 +0000 | [diff] [blame] | 463 | /// with VEXTRACTF128, VEXTRACTI128 instructions. |
| 464 | unsigned getExtractVEXTRACT128Immediate(SDNode *N); |
David Greene | c4da110 | 2011-02-03 15:50:00 +0000 | [diff] [blame] | 465 | |
Elena Demikhovsky | 67b05fc | 2013-07-31 11:35:14 +0000 | [diff] [blame] | 466 | /// getInsertVINSERT128Immediate - Return the appropriate |
David Greene | 653f1ee | 2011-02-04 16:08:29 +0000 | [diff] [blame] | 467 | /// immediate to insert at the specified INSERT_SUBVECTOR index |
Elena Demikhovsky | 67b05fc | 2013-07-31 11:35:14 +0000 | [diff] [blame] | 468 | /// with VINSERTF128, VINSERT128 instructions. |
| 469 | unsigned getInsertVINSERT128Immediate(SDNode *N); |
| 470 | |
| 471 | /// getExtractVEXTRACT256Immediate - Return the appropriate |
| 472 | /// immediate to extract the specified EXTRACT_SUBVECTOR index |
| 473 | /// with VEXTRACTF64X4, VEXTRACTI64x4 instructions. |
| 474 | unsigned getExtractVEXTRACT256Immediate(SDNode *N); |
| 475 | |
| 476 | /// getInsertVINSERT256Immediate - Return the appropriate |
| 477 | /// immediate to insert at the specified INSERT_SUBVECTOR index |
| 478 | /// with VINSERTF64x4, VINSERTI64x4 instructions. |
| 479 | unsigned getInsertVINSERT256Immediate(SDNode *N); |
David Greene | 653f1ee | 2011-02-04 16:08:29 +0000 | [diff] [blame] | 480 | |
Evan Cheng | e62288f | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 481 | /// isZeroNode - Returns true if Elt is a constant zero or a floating point |
| 482 | /// constant +0.0. |
| 483 | bool isZeroNode(SDValue Elt); |
Anton Korobeynikov | 741ea0d | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 484 | |
| 485 | /// isOffsetSuitableForCodeModel - Returns true of the given offset can be |
| 486 | /// fit into displacement field of the instruction. |
| 487 | bool isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M, |
| 488 | bool hasSymbolicDisplacement = true); |
Evan Cheng | 3a0c5e5 | 2011-06-23 17:54:54 +0000 | [diff] [blame] | 489 | |
| 490 | |
| 491 | /// isCalleePop - Determines whether the callee is required to pop its |
| 492 | /// own arguments. Callee pop is necessary to support tail calls. |
| 493 | bool isCalleePop(CallingConv::ID CallingConv, |
| 494 | bool is64Bit, bool IsVarArg, bool TailCallOpt); |
Evan Cheng | 084a1cd | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 495 | } |
| 496 | |
Chris Lattner | f4aeff0 | 2006-10-18 18:26:48 +0000 | [diff] [blame] | 497 | //===--------------------------------------------------------------------===// |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 498 | // X86TargetLowering - X86 Implementation of the TargetLowering interface |
| 499 | class X86TargetLowering : public TargetLowering { |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 500 | public: |
Dan Gohman | eabd647 | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 501 | explicit X86TargetLowering(X86TargetMachine &TM); |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 502 | |
Chris Lattner | 4bfbe93 | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 503 | virtual unsigned getJumpTableEncoding() const; |
Chris Lattner | 9c1efcd | 2010-01-25 23:38:14 +0000 | [diff] [blame] | 504 | |
Michael Liao | 6af16fc | 2013-03-01 18:40:30 +0000 | [diff] [blame] | 505 | virtual MVT getScalarShiftAmountTy(EVT LHSTy) const { return MVT::i8; } |
Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 506 | |
Chris Lattner | 4bfbe93 | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 507 | virtual const MCExpr * |
| 508 | LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI, |
| 509 | const MachineBasicBlock *MBB, unsigned uid, |
| 510 | MCContext &Ctx) const; |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 511 | |
Evan Cheng | 797d56f | 2007-11-09 01:32:10 +0000 | [diff] [blame] | 512 | /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC |
| 513 | /// jumptable. |
Chris Lattner | 4bfbe93 | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 514 | virtual SDValue getPICJumpTableRelocBase(SDValue Table, |
| 515 | SelectionDAG &DAG) const; |
Chris Lattner | 8a785d7 | 2010-01-26 06:28:43 +0000 | [diff] [blame] | 516 | virtual const MCExpr * |
| 517 | getPICJumpTableRelocBaseExpr(const MachineFunction *MF, |
| 518 | unsigned JTI, MCContext &Ctx) const; |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 519 | |
Evan Cheng | 35abd84 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 520 | /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate |
| 521 | /// function arguments in the caller parameter area. For X86, aggregates |
| 522 | /// that contains are placed at 16-byte boundaries while the rest are at |
| 523 | /// 4-byte boundaries. |
Chris Lattner | 229907c | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 524 | virtual unsigned getByValTypeAlignment(Type *Ty) const; |
Evan Cheng | ef377ad | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 525 | |
| 526 | /// getOptimalMemOpType - Returns the target specific optimal type for load |
Evan Cheng | 6139937 | 2010-04-02 19:36:14 +0000 | [diff] [blame] | 527 | /// and store operations as a result of memset, memcpy, and memmove |
| 528 | /// lowering. If DstAlign is zero that means it's safe to destination |
| 529 | /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it |
| 530 | /// means there isn't a need to check it against alignment requirement, |
Evan Cheng | 962711e | 2012-12-12 02:34:41 +0000 | [diff] [blame] | 531 | /// probably because the source does not need to be loaded. If 'IsMemset' is |
| 532 | /// true, that means it's expanding a memset. If 'ZeroMemset' is true, that |
| 533 | /// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy |
| 534 | /// source is constant so it does not need to be loaded. |
Dan Gohman | 148c69a | 2010-04-16 20:11:05 +0000 | [diff] [blame] | 535 | /// It returns EVT::Other if the type should be determined using generic |
| 536 | /// target-independent logic. |
Evan Cheng | 6139937 | 2010-04-02 19:36:14 +0000 | [diff] [blame] | 537 | virtual EVT |
Matt Arsenault | 75865923 | 2013-05-18 00:21:46 +0000 | [diff] [blame] | 538 | getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign, |
Evan Cheng | 962711e | 2012-12-12 02:34:41 +0000 | [diff] [blame] | 539 | bool IsMemset, bool ZeroMemset, bool MemcpyStrSrc, |
Dan Gohman | 148c69a | 2010-04-16 20:11:05 +0000 | [diff] [blame] | 540 | MachineFunction &MF) const; |
Bill Wendling | bae6b2c | 2009-08-15 21:21:19 +0000 | [diff] [blame] | 541 | |
Evan Cheng | c3d1aca | 2012-12-12 01:32:07 +0000 | [diff] [blame] | 542 | /// isSafeMemOpType - Returns true if it's safe to use load / store of the |
Evan Cheng | 04e5518 | 2012-12-12 00:42:09 +0000 | [diff] [blame] | 543 | /// specified type to expand memcpy / memset inline. This is mostly true |
Evan Cheng | c3d1aca | 2012-12-12 01:32:07 +0000 | [diff] [blame] | 544 | /// for all types except for some special cases. For example, on X86 |
Evan Cheng | 04e5518 | 2012-12-12 00:42:09 +0000 | [diff] [blame] | 545 | /// targets without SSE2 f64 load / store are done with fldl / fstpl which |
Evan Cheng | c3d1aca | 2012-12-12 01:32:07 +0000 | [diff] [blame] | 546 | /// also does type conversion. Note the specified type doesn't have to be |
| 547 | /// legal as the hook is used before type legalization. |
| 548 | virtual bool isSafeMemOpType(MVT VT) const; |
Evan Cheng | 04e5518 | 2012-12-12 00:42:09 +0000 | [diff] [blame] | 549 | |
Bill Wendling | bae6b2c | 2009-08-15 21:21:19 +0000 | [diff] [blame] | 550 | /// allowsUnalignedMemoryAccesses - Returns true if the target allows |
Evan Cheng | 79e2ca9 | 2012-12-10 23:21:26 +0000 | [diff] [blame] | 551 | /// unaligned memory accesses. of the specified type. Returns whether it |
| 552 | /// is "fast" by reference in the second argument. |
| 553 | virtual bool allowsUnalignedMemoryAccesses(EVT VT, bool *Fast) const; |
Bill Wendling | 31ceb1b | 2009-06-30 22:38:32 +0000 | [diff] [blame] | 554 | |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 555 | /// LowerOperation - Provide custom lowering hooks for some operations. |
| 556 | /// |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 557 | virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const; |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 558 | |
Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 559 | /// ReplaceNodeResults - Replace the results of node with an illegal result |
| 560 | /// type with new values built out of custom code. |
Chris Lattner | f81d588 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 561 | /// |
Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 562 | virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 563 | SelectionDAG &DAG) const; |
Chris Lattner | f81d588 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 564 | |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 565 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 566 | virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const; |
Evan Cheng | 5987cfb | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 567 | |
Evan Cheng | f1bd5fc | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 568 | /// isTypeDesirableForOp - Return true if the target has native support for |
| 569 | /// the specified value type and it is 'desirable' to use the type for the |
| 570 | /// given node type. e.g. On x86 i16 is legal, but undesirable since i16 |
| 571 | /// instruction encodings are longer and some i16 instructions are slow. |
| 572 | virtual bool isTypeDesirableForOp(unsigned Opc, EVT VT) const; |
| 573 | |
| 574 | /// isTypeDesirable - Return true if the target has native support for the |
| 575 | /// specified value type and it is 'desirable' to use the type. e.g. On x86 |
| 576 | /// i16 is legal, but undesirable since i16 instruction encodings are longer |
| 577 | /// and some i16 instructions are slow. |
| 578 | virtual bool IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const; |
Evan Cheng | af56fac | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 579 | |
Dan Gohman | 25c1653 | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 580 | virtual MachineBasicBlock * |
| 581 | EmitInstrWithCustomInserter(MachineInstr *MI, |
| 582 | MachineBasicBlock *MBB) const; |
Evan Cheng | 339edad | 2006-01-11 00:33:36 +0000 | [diff] [blame] | 583 | |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 584 | |
Evan Cheng | 6af0263 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 585 | /// getTargetNodeName - This method returns the name of a target specific |
| 586 | /// DAG node. |
| 587 | virtual const char *getTargetNodeName(unsigned Opcode) const; |
| 588 | |
Duncan Sands | f2641e1 | 2011-09-06 19:07:46 +0000 | [diff] [blame] | 589 | /// getSetCCResultType - Return the value type to use for ISD::SETCC. |
Matt Arsenault | 75865923 | 2013-05-18 00:21:46 +0000 | [diff] [blame] | 590 | virtual EVT getSetCCResultType(LLVMContext &Context, EVT VT) const; |
Scott Michel | a6729e8 | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 591 | |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 592 | /// computeMaskedBitsForTargetNode - Determine which of the bits specified |
| 593 | /// in Mask are known to be either zero or one and return them in the |
Nate Begeman | 8a77efe | 2006-02-16 21:11:51 +0000 | [diff] [blame] | 594 | /// KnownZero/KnownOne bitsets. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 595 | virtual void computeMaskedBitsForTargetNode(const SDValue Op, |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 596 | APInt &KnownZero, |
Dan Gohman | f990faf | 2008-02-13 00:35:47 +0000 | [diff] [blame] | 597 | APInt &KnownOne, |
Dan Gohman | 309d3d5 | 2007-06-22 14:59:07 +0000 | [diff] [blame] | 598 | const SelectionDAG &DAG, |
Nate Begeman | 8a77efe | 2006-02-16 21:11:51 +0000 | [diff] [blame] | 599 | unsigned Depth = 0) const; |
Evan Cheng | 2609d5e | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 600 | |
Owen Anderson | 5e65dfb | 2010-09-21 20:42:50 +0000 | [diff] [blame] | 601 | // ComputeNumSignBitsForTargetNode - Determine the number of bits in the |
| 602 | // operation that are sign bits. |
| 603 | virtual unsigned ComputeNumSignBitsForTargetNode(SDValue Op, |
| 604 | unsigned Depth) const; |
| 605 | |
Evan Cheng | 2609d5e | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 606 | virtual bool |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 607 | isGAPlusOffset(SDNode *N, const GlobalValue* &GA, int64_t &Offset) const; |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 608 | |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 609 | SDValue getReturnAddressFrameIndex(SelectionDAG &DAG) const; |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 610 | |
Chris Lattner | 5849d22 | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 611 | virtual bool ExpandInlineAsm(CallInst *CI) const; |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 612 | |
Chris Lattner | d685514 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 613 | ConstraintType getConstraintType(const std::string &Constraint) const; |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 614 | |
John Thompson | e8360b7 | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 615 | /// Examine constraint string and operand type and determine a weight value. |
John Thompson | 1094c80 | 2010-09-13 18:15:37 +0000 | [diff] [blame] | 616 | /// The operand object must already have been set up with the operand type. |
John Thompson | e8360b7 | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 617 | virtual ConstraintWeight getSingleConstraintMatchWeight( |
John Thompson | 1094c80 | 2010-09-13 18:15:37 +0000 | [diff] [blame] | 618 | AsmOperandInfo &info, const char *constraint) const; |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 619 | |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 620 | virtual const char *LowerXConstraint(EVT ConstraintVT) const; |
Dale Johannesen | 2b3bc30 | 2008-01-29 02:21:21 +0000 | [diff] [blame] | 621 | |
Chris Lattner | d8c9cb9 | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 622 | /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops |
Evan Cheng | e0add20 | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 623 | /// vector. If it is invalid, don't add anything to Ops. If hasMemory is |
| 624 | /// true it means one of the asm constraint of the inline asm instruction |
| 625 | /// being processed is 'm'. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 626 | virtual void LowerAsmOperandForConstraint(SDValue Op, |
Eric Christopher | de9399b | 2011-06-02 23:16:42 +0000 | [diff] [blame] | 627 | std::string &Constraint, |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 628 | std::vector<SDValue> &Ops, |
Chris Lattner | 724539c | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 629 | SelectionDAG &DAG) const; |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 630 | |
Chris Lattner | f4aeff0 | 2006-10-18 18:26:48 +0000 | [diff] [blame] | 631 | /// getRegForInlineAsmConstraint - Given a physical register constraint |
| 632 | /// (e.g. {edx}), return the register number and the register class for the |
| 633 | /// register. This should only be used for C_Register constraints. On |
| 634 | /// error, this returns a register number of 0. |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 635 | std::pair<unsigned, const TargetRegisterClass*> |
Chris Lattner | 524129d | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 636 | getRegForInlineAsmConstraint(const std::string &Constraint, |
Chad Rosier | 295bd43 | 2013-06-22 18:37:38 +0000 | [diff] [blame] | 637 | MVT VT) const; |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 638 | |
Chris Lattner | 1eb94d9 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 639 | /// isLegalAddressingMode - Return true if the addressing mode represented |
| 640 | /// by AM is legal for this target, for a load/store of the specified type. |
Chris Lattner | 229907c | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 641 | virtual bool isLegalAddressingMode(const AddrMode &AM, Type *Ty)const; |
Chris Lattner | 1eb94d9 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 642 | |
Evan Cheng | f579bec | 2012-07-17 06:53:39 +0000 | [diff] [blame] | 643 | /// isLegalICmpImmediate - Return true if the specified immediate is legal |
| 644 | /// icmp immediate, that is the target has icmp instructions which can |
| 645 | /// compare a register against the immediate without having to materialize |
| 646 | /// the immediate into a register. |
| 647 | virtual bool isLegalICmpImmediate(int64_t Imm) const; |
| 648 | |
| 649 | /// isLegalAddImmediate - Return true if the specified immediate is legal |
| 650 | /// add immediate, that is the target has add instructions which can |
| 651 | /// add a register and the immediate without having to materialize |
| 652 | /// the immediate into a register. |
| 653 | virtual bool isLegalAddImmediate(int64_t Imm) const; |
| 654 | |
Evan Cheng | 7f3d024 | 2007-10-26 01:56:11 +0000 | [diff] [blame] | 655 | /// isTruncateFree - Return true if it's free to truncate a value of |
| 656 | /// type Ty1 to type Ty2. e.g. On x86 it's free to truncate a i32 value in |
| 657 | /// register EAX to i16 by referencing its sub-register AX. |
Chris Lattner | 229907c | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 658 | virtual bool isTruncateFree(Type *Ty1, Type *Ty2) const; |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 659 | virtual bool isTruncateFree(EVT VT1, EVT VT2) const; |
Dan Gohman | ad3e549 | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 660 | |
| 661 | /// isZExtFree - Return true if any actual instruction that defines a |
| 662 | /// value of type Ty1 implicit zero-extends the value to Ty2 in the result |
| 663 | /// register. This does not necessarily include registers defined in |
| 664 | /// unknown ways, such as incoming arguments, or copies from unknown |
| 665 | /// virtual registers. Also, if isTruncateFree(Ty2, Ty1) is true, this |
| 666 | /// does not necessarily apply to truncate instructions. e.g. on x86-64, |
| 667 | /// all instructions that define 32-bit values implicit zero-extend the |
| 668 | /// result out to 64 bits. |
Chris Lattner | 229907c | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 669 | virtual bool isZExtFree(Type *Ty1, Type *Ty2) const; |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 670 | virtual bool isZExtFree(EVT VT1, EVT VT2) const; |
Evan Cheng | 9ec512d | 2012-12-06 19:13:27 +0000 | [diff] [blame] | 671 | virtual bool isZExtFree(SDValue Val, EVT VT2) const; |
Dan Gohman | ad3e549 | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 672 | |
Stephen Lin | 73de7bf | 2013-07-09 18:16:56 +0000 | [diff] [blame] | 673 | /// isFMAFasterThanFMulAndFAdd - Return true if an FMA operation is faster |
| 674 | /// than a pair of fmul and fadd instructions. fmuladd intrinsics will be |
| 675 | /// expanded to FMAs when this method returns true, otherwise fmuladd is |
| 676 | /// expanded to fmul + fadd. |
| 677 | virtual bool isFMAFasterThanFMulAndFAdd(EVT VT) const; |
Elena Demikhovsky | 3cb3b00 | 2012-08-01 12:06:00 +0000 | [diff] [blame] | 678 | |
Evan Cheng | a9cda8a | 2009-05-28 00:35:15 +0000 | [diff] [blame] | 679 | /// isNarrowingProfitable - Return true if it's profitable to narrow |
| 680 | /// operations of type VT1 to VT2. e.g. on x86, it's profitable to narrow |
| 681 | /// from i32 to i8 but not from i32 to i16. |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 682 | virtual bool isNarrowingProfitable(EVT VT1, EVT VT2) const; |
Evan Cheng | a9cda8a | 2009-05-28 00:35:15 +0000 | [diff] [blame] | 683 | |
Evan Cheng | 16993aa | 2009-10-27 19:56:55 +0000 | [diff] [blame] | 684 | /// isFPImmLegal - Returns true if the target can instruction select the |
| 685 | /// specified FP immediate natively. If false, the legalizer will |
| 686 | /// materialize the FP immediate as a load from a constant pool. |
Evan Cheng | 83896a5 | 2009-10-28 01:43:28 +0000 | [diff] [blame] | 687 | virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const; |
Evan Cheng | 16993aa | 2009-10-27 19:56:55 +0000 | [diff] [blame] | 688 | |
Evan Cheng | 68ad48b | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 689 | /// isShuffleMaskLegal - Targets can use this to indicate that they only |
| 690 | /// support *some* VECTOR_SHUFFLE operations, those with specific masks. |
Chris Lattner | f4aeff0 | 2006-10-18 18:26:48 +0000 | [diff] [blame] | 691 | /// By default, if a target supports the VECTOR_SHUFFLE node, all mask |
| 692 | /// values are assumed to be legal. |
Nate Begeman | 5f829d8 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 693 | virtual bool isShuffleMaskLegal(const SmallVectorImpl<int> &Mask, |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 694 | EVT VT) const; |
Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 695 | |
| 696 | /// isVectorClearMaskLegal - Similar to isShuffleMaskLegal. This is |
| 697 | /// used by Targets can use this to indicate if there is a suitable |
| 698 | /// VECTOR_SHUFFLE that can be used to replace a VAND with a constant |
| 699 | /// pool entry. |
Nate Begeman | 5f829d8 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 700 | virtual bool isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask, |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 701 | EVT VT) const; |
Evan Cheng | 0a62cb4 | 2008-03-05 01:30:59 +0000 | [diff] [blame] | 702 | |
| 703 | /// ShouldShrinkFPConstant - If true, then instruction selection should |
| 704 | /// seek to shrink the FP constant of the specified type to a smaller type |
| 705 | /// in order to save space and / or reduce runtime. |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 706 | virtual bool ShouldShrinkFPConstant(EVT VT) const { |
Evan Cheng | 0a62cb4 | 2008-03-05 01:30:59 +0000 | [diff] [blame] | 707 | // Don't shrink FP constpool if SSE2 is available since cvtss2sd is more |
| 708 | // expensive than a straight movsd. On the other hand, it's important to |
| 709 | // shrink long double fp constant since fldt is very slow. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 710 | return !X86ScalarSSEf64 || VT == MVT::f80; |
Evan Cheng | 0a62cb4 | 2008-03-05 01:30:59 +0000 | [diff] [blame] | 711 | } |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 712 | |
Dan Gohman | 4df9d9c | 2010-05-11 16:21:03 +0000 | [diff] [blame] | 713 | const X86Subtarget* getSubtarget() const { |
Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 714 | return Subtarget; |
Rafael Espindola | fa0df55 | 2007-11-05 23:12:20 +0000 | [diff] [blame] | 715 | } |
| 716 | |
Chris Lattner | 7dc00e8 | 2008-01-18 06:52:41 +0000 | [diff] [blame] | 717 | /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is |
| 718 | /// computed in an SSE register, not on the X87 floating point stack. |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 719 | bool isScalarFPTypeInSSEReg(EVT VT) const { |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 720 | return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2 |
| 721 | (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1 |
Chris Lattner | 7dc00e8 | 2008-01-18 06:52:41 +0000 | [diff] [blame] | 722 | } |
Dan Gohman | 4619e93 | 2008-08-19 21:32:53 +0000 | [diff] [blame] | 723 | |
Michael J. Spencer | 248d65e | 2012-02-24 19:01:22 +0000 | [diff] [blame] | 724 | /// isTargetFTOL - Return true if the target uses the MSVC _ftol2 routine |
| 725 | /// for fptoui. |
| 726 | bool isTargetFTOL() const { |
| 727 | return Subtarget->isTargetWindows() && !Subtarget->is64Bit(); |
| 728 | } |
| 729 | |
| 730 | /// isIntegerTypeFTOL - Return true if the MSVC _ftol2 routine should be |
| 731 | /// used for fptoui to the given type. |
| 732 | bool isIntegerTypeFTOL(EVT VT) const { |
| 733 | return isTargetFTOL() && VT == MVT::i64; |
| 734 | } |
| 735 | |
Dan Gohman | 4619e93 | 2008-08-19 21:32:53 +0000 | [diff] [blame] | 736 | /// createFastISel - This method returns a target specific FastISel object, |
| 737 | /// or null if the target does not support "fast" ISel. |
Bob Wilson | 3e6fa46 | 2012-08-03 04:06:28 +0000 | [diff] [blame] | 738 | virtual FastISel *createFastISel(FunctionLoweringInfo &funcInfo, |
| 739 | const TargetLibraryInfo *libInfo) const; |
Bill Wendling | 31ceb1b | 2009-06-30 22:38:32 +0000 | [diff] [blame] | 740 | |
Eric Christopher | 2ad0c77 | 2010-07-06 05:18:56 +0000 | [diff] [blame] | 741 | /// getStackCookieLocation - Return true if the target stores stack |
| 742 | /// protector cookies at a fixed offset in some non-standard address |
| 743 | /// space, and populates the address space and offset as |
| 744 | /// appropriate. |
| 745 | virtual bool getStackCookieLocation(unsigned &AddressSpace, unsigned &Offset) const; |
| 746 | |
Stuart Hastings | e0d3426 | 2011-06-06 23:15:58 +0000 | [diff] [blame] | 747 | SDValue BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain, SDValue StackSlot, |
| 748 | SelectionDAG &DAG) const; |
| 749 | |
Bill Wendling | eb108ba | 2013-04-05 21:52:40 +0000 | [diff] [blame] | 750 | /// \brief Reset the operation actions based on target options. |
| 751 | virtual void resetOperationActions(); |
| 752 | |
Evan Cheng | d4218b8 | 2010-07-26 21:50:05 +0000 | [diff] [blame] | 753 | protected: |
| 754 | std::pair<const TargetRegisterClass*, uint8_t> |
Patrik Hagglund | f9eb168 | 2012-12-19 11:30:36 +0000 | [diff] [blame] | 755 | findRepresentativeClass(MVT VT) const; |
Evan Cheng | d4218b8 | 2010-07-26 21:50:05 +0000 | [diff] [blame] | 756 | |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 757 | private: |
Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 758 | /// Subtarget - Keep a pointer to the X86Subtarget around so that we can |
| 759 | /// make the right decision when generating code for different targets. |
| 760 | const X86Subtarget *Subtarget; |
Micah Villmow | cdfe20b | 2012-10-08 16:38:25 +0000 | [diff] [blame] | 761 | const DataLayout *TD; |
Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 762 | |
Bill Wendling | eb108ba | 2013-04-05 21:52:40 +0000 | [diff] [blame] | 763 | /// Used to store the TargetOptions so that we don't waste time resetting |
| 764 | /// the operation actions unless we have to. |
| 765 | TargetOptions TO; |
| 766 | |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 767 | /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87 |
Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 768 | /// floating point ops. |
| 769 | /// When SSE is available, use it for f32 operations. |
| 770 | /// When SSE2 is available, use it for f64 operations. |
| 771 | bool X86ScalarSSEf32; |
| 772 | bool X86ScalarSSEf64; |
Evan Cheng | 084a1cd | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 773 | |
Evan Cheng | 16993aa | 2009-10-27 19:56:55 +0000 | [diff] [blame] | 774 | /// LegalFPImmediates - A list of legal fp immediates. |
| 775 | std::vector<APFloat> LegalFPImmediates; |
| 776 | |
| 777 | /// addLegalFPImmediate - Indicate that this x86 target can instruction |
| 778 | /// select the specified FP immediate natively. |
| 779 | void addLegalFPImmediate(const APFloat& Imm) { |
| 780 | LegalFPImmediates.push_back(Imm); |
| 781 | } |
| 782 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 783 | SDValue LowerCallResult(SDValue Chain, SDValue InFlag, |
Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 784 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 785 | const SmallVectorImpl<ISD::InputArg> &Ins, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 786 | SDLoc dl, SelectionDAG &DAG, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 787 | SmallVectorImpl<SDValue> &InVals) const; |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 788 | SDValue LowerMemArgument(SDValue Chain, |
Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 789 | CallingConv::ID CallConv, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 790 | const SmallVectorImpl<ISD::InputArg> &ArgInfo, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 791 | SDLoc dl, SelectionDAG &DAG, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 792 | const CCValAssign &VA, MachineFrameInfo *MFI, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 793 | unsigned i) const; |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 794 | SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 795 | SDLoc dl, SelectionDAG &DAG, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 796 | const CCValAssign &VA, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 797 | ISD::ArgFlagsTy Flags) const; |
Rafael Espindola | e636fc0 | 2007-08-31 15:06:30 +0000 | [diff] [blame] | 798 | |
Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 799 | // Call lowering helpers. |
Evan Cheng | 67a69dd | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 800 | |
| 801 | /// IsEligibleForTailCallOptimization - Check whether the call is eligible |
| 802 | /// for tail call optimization. Targets which want to do tail call |
| 803 | /// optimization should implement this function. |
Evan Cheng | 6f36a08 | 2010-02-02 23:55:14 +0000 | [diff] [blame] | 804 | bool IsEligibleForTailCallOptimization(SDValue Callee, |
Evan Cheng | 67a69dd | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 805 | CallingConv::ID CalleeCC, |
| 806 | bool isVarArg, |
Evan Cheng | ae5edee | 2010-03-15 18:54:48 +0000 | [diff] [blame] | 807 | bool isCalleeStructRet, |
| 808 | bool isCallerStructRet, |
Evan Cheng | 446ff28 | 2012-09-25 05:32:34 +0000 | [diff] [blame] | 809 | Type *RetTy, |
Evan Cheng | 85476f3 | 2010-01-27 06:25:16 +0000 | [diff] [blame] | 810 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
Dan Gohman | fe7532a | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 811 | const SmallVectorImpl<SDValue> &OutVals, |
Evan Cheng | 85476f3 | 2010-01-27 06:25:16 +0000 | [diff] [blame] | 812 | const SmallVectorImpl<ISD::InputArg> &Ins, |
Evan Cheng | 67a69dd | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 813 | SelectionDAG& DAG) const; |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 814 | bool IsCalleePop(bool isVarArg, CallingConv::ID CallConv) const; |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 815 | SDValue EmitTailCallLoadRetAddr(SelectionDAG &DAG, SDValue &OutRetAddr, |
| 816 | SDValue Chain, bool IsTailCall, bool Is64Bit, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 817 | int FPDiff, SDLoc dl) const; |
Arnold Schwaighofer | 634fc9a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 818 | |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 819 | unsigned GetAlignedArgumentStackSize(unsigned StackSize, |
| 820 | SelectionDAG &DAG) const; |
Evan Cheng | cde9e30 | 2006-01-27 08:10:46 +0000 | [diff] [blame] | 821 | |
Eli Friedman | dfe4f25 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 822 | std::pair<SDValue,SDValue> FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, |
NAKAMURA Takumi | bdf9487 | 2012-02-25 03:37:25 +0000 | [diff] [blame] | 823 | bool isSigned, |
| 824 | bool isReplace) const; |
Evan Cheng | 493b882 | 2009-12-09 21:00:30 +0000 | [diff] [blame] | 825 | |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 826 | SDValue LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, SDLoc dl, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 827 | SelectionDAG &DAG) const; |
| 828 | SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const; |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 829 | SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const; |
| 830 | SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const; |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 831 | SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const; |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 832 | SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const; |
| 833 | SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const; |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 834 | SDValue LowerGlobalAddress(const GlobalValue *GV, SDLoc dl, |
Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 835 | int64_t Offset, SelectionDAG &DAG) const; |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 836 | SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const; |
| 837 | SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const; |
| 838 | SDValue LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const; |
Nadav Rotem | 8f971c2 | 2011-05-11 08:12:09 +0000 | [diff] [blame] | 839 | SDValue LowerShiftParts(SDValue Op, SelectionDAG &DAG) const; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 840 | SDValue LowerBITCAST(SDValue op, SelectionDAG &DAG) const; |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 841 | SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) const; |
| 842 | SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) const; |
| 843 | SDValue LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) const; |
| 844 | SDValue LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) const; |
Michael Liao | c03c03d | 2012-10-23 17:36:08 +0000 | [diff] [blame] | 845 | SDValue lowerUINT_TO_FP_vec(SDValue Op, SelectionDAG &DAG) const; |
Craig Topper | e65a08b | 2013-01-20 21:34:37 +0000 | [diff] [blame] | 846 | SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const; |
Nadav Rotem | 3da9ac7 | 2012-12-28 05:45:24 +0000 | [diff] [blame] | 847 | SDValue LowerZERO_EXTEND(SDValue Op, SelectionDAG &DAG) const; |
| 848 | SDValue LowerSIGN_EXTEND(SDValue Op, SelectionDAG &DAG) const; |
| 849 | SDValue LowerANY_EXTEND(SDValue Op, SelectionDAG &DAG) const; |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 850 | SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const; |
| 851 | SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) const; |
| 852 | SDValue LowerFABS(SDValue Op, SelectionDAG &DAG) const; |
| 853 | SDValue LowerFNEG(SDValue Op, SelectionDAG &DAG) const; |
| 854 | SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const; |
Evan Cheng | 9c8cd8c | 2010-04-21 01:47:12 +0000 | [diff] [blame] | 855 | SDValue LowerToBT(SDValue And, ISD::CondCode CC, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 856 | SDLoc dl, SelectionDAG &DAG) const; |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 857 | SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const; |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 858 | SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG) const; |
| 859 | SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG) const; |
| 860 | SDValue LowerMEMSET(SDValue Op, SelectionDAG &DAG) const; |
| 861 | SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const; |
| 862 | SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const; |
| 863 | SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) const; |
| 864 | SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) const; |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 865 | SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const; |
| 866 | SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const; |
| 867 | SDValue LowerFRAME_TO_ARGS_OFFSET(SDValue Op, SelectionDAG &DAG) const; |
| 868 | SDValue LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const; |
Michael Liao | 97bf363 | 2012-10-15 22:39:43 +0000 | [diff] [blame] | 869 | SDValue lowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const; |
| 870 | SDValue lowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const; |
Duncan Sands | a098436 | 2011-09-06 13:37:06 +0000 | [diff] [blame] | 871 | SDValue LowerINIT_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const; |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 872 | SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const; |
Nadav Rotem | 8f971c2 | 2011-05-11 08:12:09 +0000 | [diff] [blame] | 873 | SDValue LowerShift(SDValue Op, SelectionDAG &DAG) const; |
Nadav Rotem | 977e0be | 2013-01-09 05:14:33 +0000 | [diff] [blame] | 874 | SDValue LowerSDIV(SDValue Op, SelectionDAG &DAG) const; |
Nadav Rotem | 771f296 | 2011-07-14 11:11:14 +0000 | [diff] [blame] | 875 | SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const; |
Evan Cheng | 0e88c7d | 2013-01-29 02:32:37 +0000 | [diff] [blame] | 876 | SDValue LowerFSINCOS(SDValue Op, SelectionDAG &DAG) const; |
Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 877 | |
Michael Liao | 4b7ccfc | 2012-10-19 17:15:18 +0000 | [diff] [blame] | 878 | // Utility functions to help LowerVECTOR_SHUFFLE & LowerBUILD_VECTOR |
Craig Topper | a29ed86 | 2012-09-11 06:15:32 +0000 | [diff] [blame] | 879 | SDValue LowerVectorBroadcast(SDValue Op, SelectionDAG &DAG) const; |
Nadav Rotem | b801ca3 | 2012-04-09 07:45:58 +0000 | [diff] [blame] | 880 | SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const; |
Michael Liao | 4b7ccfc | 2012-10-19 17:15:18 +0000 | [diff] [blame] | 881 | SDValue buildFromShuffleMostly(SDValue Op, SelectionDAG &DAG) const; |
Bruno Cardoso Lopes | 9f20e7a | 2010-08-21 01:32:18 +0000 | [diff] [blame] | 882 | |
Michael Liao | 137f8ae | 2012-09-13 20:24:54 +0000 | [diff] [blame] | 883 | SDValue LowerVectorAllZeroTest(SDValue Op, SelectionDAG &DAG) const; |
| 884 | |
Craig Topper | bb772d2 | 2013-01-19 23:14:09 +0000 | [diff] [blame] | 885 | SDValue LowerVectorIntExtend(SDValue Op, SelectionDAG &DAG) const; |
Michael Liao | 1be96bb | 2012-10-23 17:34:00 +0000 | [diff] [blame] | 886 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 887 | virtual SDValue |
| 888 | LowerFormalArguments(SDValue Chain, |
Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 889 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 890 | const SmallVectorImpl<ISD::InputArg> &Ins, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 891 | SDLoc dl, SelectionDAG &DAG, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 892 | SmallVectorImpl<SDValue> &InVals) const; |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 893 | virtual SDValue |
Justin Holewinski | aa58397 | 2012-05-25 16:35:28 +0000 | [diff] [blame] | 894 | LowerCall(CallLoweringInfo &CLI, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 895 | SmallVectorImpl<SDValue> &InVals) const; |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 896 | |
| 897 | virtual SDValue |
| 898 | LowerReturn(SDValue Chain, |
Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 899 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 900 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
Dan Gohman | fe7532a | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 901 | const SmallVectorImpl<SDValue> &OutVals, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 902 | SDLoc dl, SelectionDAG &DAG) const; |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 903 | |
Evan Cheng | f8bad08 | 2012-04-10 01:51:00 +0000 | [diff] [blame] | 904 | virtual bool isUsedByReturnOnly(SDNode *N, SDValue &Chain) const; |
Evan Cheng | d4b0873 | 2010-11-30 23:55:39 +0000 | [diff] [blame] | 905 | |
Evan Cheng | 0663f23 | 2011-03-21 01:19:09 +0000 | [diff] [blame] | 906 | virtual bool mayBeEmittedAsTailCall(CallInst *CI) const; |
| 907 | |
Patrik Hagglund | e09cac9 | 2012-12-19 12:02:25 +0000 | [diff] [blame] | 908 | virtual MVT |
| 909 | getTypeForExtArgOrReturn(MVT VT, ISD::NodeType ExtendKind) const; |
Cameron Zwarich | ac10627 | 2011-03-16 22:20:18 +0000 | [diff] [blame] | 910 | |
Kenneth Uildriks | 0711973 | 2009-11-07 02:11:54 +0000 | [diff] [blame] | 911 | virtual bool |
Eric Christopher | 0713a9d | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 912 | CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF, |
Bill Wendling | 318f03f | 2012-07-19 00:15:11 +0000 | [diff] [blame] | 913 | bool isVarArg, |
| 914 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
| 915 | LLVMContext &Context) const; |
Kenneth Uildriks | 0711973 | 2009-11-07 02:11:54 +0000 | [diff] [blame] | 916 | |
Michael Liao | 3237662 | 2012-09-20 03:06:15 +0000 | [diff] [blame] | 917 | /// Utility function to emit atomic-load-arith operations (and, or, xor, |
| 918 | /// nand, max, min, umax, umin). It takes the corresponding instruction to |
| 919 | /// expand, the associated machine basic block, and the associated X86 |
| 920 | /// opcodes for reg/reg. |
| 921 | MachineBasicBlock *EmitAtomicLoadArith(MachineInstr *MI, |
| 922 | MachineBasicBlock *MBB) const; |
Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 923 | |
Michael Liao | 3237662 | 2012-09-20 03:06:15 +0000 | [diff] [blame] | 924 | /// Utility function to emit atomic-load-arith operations (and, or, xor, |
| 925 | /// nand, add, sub, swap) for 64-bit operands on 32-bit target. |
| 926 | MachineBasicBlock *EmitAtomicLoadArith6432(MachineInstr *MI, |
| 927 | MachineBasicBlock *MBB) const; |
Dan Gohman | 55d7b2a | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 928 | |
Dan Gohman | 395a898 | 2010-10-12 18:00:49 +0000 | [diff] [blame] | 929 | // Utility function to emit the low-level va_arg code for X86-64. |
| 930 | MachineBasicBlock *EmitVAARG64WithCustomInserter( |
| 931 | MachineInstr *MI, |
| 932 | MachineBasicBlock *MBB) const; |
| 933 | |
Dan Gohman | 0700a56 | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 934 | /// Utility function to emit the xmm reg save portion of va_start. |
| 935 | MachineBasicBlock *EmitVAStartSaveXMMRegsWithCustomInserter( |
| 936 | MachineInstr *BInstr, |
| 937 | MachineBasicBlock *BB) const; |
| 938 | |
Chris Lattner | d5f4fcc | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 939 | MachineBasicBlock *EmitLoweredSelect(MachineInstr *I, |
Dan Gohman | 25c1653 | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 940 | MachineBasicBlock *BB) const; |
Anton Korobeynikov | d5e3fd6 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 941 | |
Michael J. Spencer | f509c6c | 2010-10-21 01:41:01 +0000 | [diff] [blame] | 942 | MachineBasicBlock *EmitLoweredWinAlloca(MachineInstr *MI, |
Dan Gohman | 25c1653 | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 943 | MachineBasicBlock *BB) const; |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 944 | |
Rafael Espindola | 94d3253 | 2011-08-30 19:47:04 +0000 | [diff] [blame] | 945 | MachineBasicBlock *EmitLoweredSegAlloca(MachineInstr *MI, |
| 946 | MachineBasicBlock *BB, |
| 947 | bool Is64Bit) const; |
| 948 | |
Eric Christopher | b0e1a45 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 949 | MachineBasicBlock *EmitLoweredTLSCall(MachineInstr *MI, |
| 950 | MachineBasicBlock *BB) const; |
Anton Korobeynikov | d5e3fd6 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 951 | |
Rafael Espindola | 5d88289 | 2010-11-27 20:43:02 +0000 | [diff] [blame] | 952 | MachineBasicBlock *emitLoweredTLSAddr(MachineInstr *MI, |
| 953 | MachineBasicBlock *BB) const; |
| 954 | |
Michael Liao | 97bf363 | 2012-10-15 22:39:43 +0000 | [diff] [blame] | 955 | MachineBasicBlock *emitEHSjLjSetJmp(MachineInstr *MI, |
| 956 | MachineBasicBlock *MBB) const; |
| 957 | |
| 958 | MachineBasicBlock *emitEHSjLjLongJmp(MachineInstr *MI, |
| 959 | MachineBasicBlock *MBB) const; |
| 960 | |
Dan Gohman | 55d7b2a | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 961 | /// Emit nodes that will be selected as "test Op0,Op0", or something |
Dan Gohman | ff659b5 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 962 | /// equivalent, for use with the given x86 condition code. |
Evan Cheng | 6e45f1d | 2010-04-26 19:06:11 +0000 | [diff] [blame] | 963 | SDValue EmitTest(SDValue Op0, unsigned X86CC, SelectionDAG &DAG) const; |
Dan Gohman | 55d7b2a | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 964 | |
| 965 | /// Emit nodes that will be selected as "cmp Op0,Op1", or something |
Dan Gohman | ff659b5 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 966 | /// equivalent, for use with the given x86 condition code. |
Evan Cheng | 6e45f1d | 2010-04-26 19:06:11 +0000 | [diff] [blame] | 967 | SDValue EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 968 | SelectionDAG &DAG) const; |
Benjamin Kramer | 913da4b | 2012-04-27 12:07:43 +0000 | [diff] [blame] | 969 | |
| 970 | /// Convert a comparison if required by the subtarget. |
| 971 | SDValue ConvertCmpIfNecessary(SDValue Cmp, SelectionDAG &DAG) const; |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 972 | }; |
Evan Cheng | 24422d4 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 973 | |
| 974 | namespace X86 { |
Bob Wilson | 3e6fa46 | 2012-08-03 04:06:28 +0000 | [diff] [blame] | 975 | FastISel *createFastISel(FunctionLoweringInfo &funcInfo, |
| 976 | const TargetLibraryInfo *libInfo); |
Evan Cheng | 24422d4 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 977 | } |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 978 | } |
| 979 | |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 980 | #endif // X86ISELLOWERING_H |