blob: 270327495d09c4f658609c8b083611350d612454 [file] [log] [blame]
Chris Lattner76ac0682005-11-15 00:40:23 +00001//===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner76ac0682005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef X86ISELLOWERING_H
16#define X86ISELLOWERING_H
17
Gordon Henriksen92319582008-01-05 16:56:59 +000018#include "X86MachineFunctionInfo.h"
Chandler Carruth802d7552012-12-04 07:12:27 +000019#include "X86RegisterInfo.h"
20#include "X86Subtarget.h"
21#include "llvm/CodeGen/CallingConvLower.h"
Ted Kremenek2175b552008-09-03 02:54:11 +000022#include "llvm/CodeGen/FastISel.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000023#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruth802d7552012-12-04 07:12:27 +000024#include "llvm/Target/TargetLowering.h"
25#include "llvm/Target/TargetOptions.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000026
27namespace llvm {
Chris Lattner76ac0682005-11-15 00:40:23 +000028 namespace X86ISD {
Evan Cheng172fce72006-01-06 00:43:03 +000029 // X86 Specific DAG Nodes
Chris Lattner76ac0682005-11-15 00:40:23 +000030 enum NodeType {
31 // Start the numbering where the builtin ops leave off.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000032 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Chris Lattner76ac0682005-11-15 00:40:23 +000033
Evan Chenge9fbc3f2007-12-14 02:13:44 +000034 /// BSF - Bit scan forward.
35 /// BSR - Bit scan reverse.
36 BSF,
37 BSR,
38
Evan Cheng9c249c32006-01-09 18:33:28 +000039 /// SHLD, SHRD - Double shift instructions. These correspond to
40 /// X86::SHLDxx and X86::SHRDxx instructions.
41 SHLD,
42 SHRD,
43
Evan Cheng2dd217b2006-01-31 03:14:29 +000044 /// FAND - Bitwise logical AND of floating point values. This corresponds
45 /// to X86::ANDPS or X86::ANDPD.
46 FAND,
47
Evan Cheng4363e882007-01-05 07:55:56 +000048 /// FOR - Bitwise logical OR of floating point values. This corresponds
49 /// to X86::ORPS or X86::ORPD.
50 FOR,
51
Evan Cheng72d5c252006-01-31 22:28:30 +000052 /// FXOR - Bitwise logical XOR of floating point values. This corresponds
53 /// to X86::XORPS or X86::XORPD.
54 FXOR,
55
Benjamin Kramer5bc180c2013-08-04 12:05:16 +000056 /// FAND - Bitwise logical ANDNOT of floating point values. This
57 /// corresponds to X86::ANDNPS or X86::ANDNPD.
58 FANDN,
59
Evan Cheng82241c82007-01-05 21:37:56 +000060 /// FSRL - Bitwise logical right shift of floating point values. These
61 /// corresponds to X86::PSRLDQ.
Evan Cheng4363e882007-01-05 07:55:56 +000062 FSRL,
63
Dan Gohmanf9bbcd12009-08-05 01:29:28 +000064 /// CALL - These operations represent an abstract X86 call
Chris Lattner76ac0682005-11-15 00:40:23 +000065 /// instruction, which includes a bunch of information. In particular the
66 /// operands of these node are:
67 ///
68 /// #0 - The incoming token chain
69 /// #1 - The callee
70 /// #2 - The number of arg bytes the caller pushes on the stack.
71 /// #3 - The number of arg bytes the callee pops off the stack.
72 /// #4 - The value to pass in AL/AX/EAX (optional)
73 /// #5 - The value to pass in DL/DX/EDX (optional)
74 ///
75 /// The result values of these nodes are:
76 ///
77 /// #0 - The outgoing token chain
78 /// #1 - The first register result value (optional)
79 /// #2 - The second register result value (optional)
80 ///
Chris Lattner76ac0682005-11-15 00:40:23 +000081 CALL,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +000082
Michael J. Spencer9cafc872010-10-20 23:40:27 +000083 /// RDTSC_DAG - This operation implements the lowering for
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +000084 /// readcyclecounter
85 RDTSC_DAG,
Evan Cheng225a4d02005-12-17 01:21:05 +000086
87 /// X86 compare and logical compare instructions.
Evan Cheng80700992007-09-17 17:42:53 +000088 CMP, COMI, UCOMI,
Evan Cheng225a4d02005-12-17 01:21:05 +000089
Dan Gohman25a767d2008-12-23 22:45:23 +000090 /// X86 bit-test instructions.
91 BT,
92
Chris Lattner846c20d2010-12-20 00:59:46 +000093 /// X86 SetCC. Operand 0 is condition code, and operand 1 is the EFLAGS
94 /// operand, usually produced by a CMP instruction.
Evan Chengc1583db2005-12-21 20:21:51 +000095 SETCC,
96
Evan Cheng0e8b9e32009-12-15 00:53:42 +000097 // Same as SETCC except it's materialized with a sbb and the value is all
98 // one's or all zero's.
Chris Lattner9edf3f52010-12-19 22:08:31 +000099 SETCC_CARRY, // R = carry_bit ? ~0 : 0
Evan Cheng0e8b9e32009-12-15 00:53:42 +0000100
Stuart Hastingsbe605492011-06-03 23:53:54 +0000101 /// X86 FP SETCC, implemented with CMP{cc}SS/CMP{cc}SD.
102 /// Operands are two FP values to compare; result is a mask of
103 /// 0s or 1s. Generally DTRT for C/C++ with NaNs.
104 FSETCCss, FSETCCsd,
105
Stuart Hastings9f208042011-06-01 04:39:42 +0000106 /// X86 MOVMSK{pd|ps}, extracts sign bits of two or four FP values,
107 /// result in an integer GPR. Needs masking for scalar result.
108 FGETSIGNx86,
109
Chris Lattnera492d292009-03-12 06:46:02 +0000110 /// X86 conditional moves. Operand 0 and operand 1 are the two values
111 /// to select from. Operand 2 is the condition code, and operand 3 is the
112 /// flag operand produced by a CMP or TEST instruction. It also writes a
113 /// flag result.
Evan Cheng225a4d02005-12-17 01:21:05 +0000114 CMOV,
Evan Cheng6fc31042005-12-19 23:12:38 +0000115
Dan Gohman4a683472009-03-23 15:40:10 +0000116 /// X86 conditional branches. Operand 0 is the chain operand, operand 1
117 /// is the block to branch if condition is true, operand 2 is the
118 /// condition code, and operand 3 is the flag operand produced by a CMP
Evan Chengc1583db2005-12-21 20:21:51 +0000119 /// or TEST instruction.
Evan Cheng6fc31042005-12-19 23:12:38 +0000120 BRCOND,
Evan Chenga74ce622005-12-21 02:39:21 +0000121
Dan Gohman4a683472009-03-23 15:40:10 +0000122 /// Return with a flag operand. Operand 0 is the chain operand, operand
123 /// 1 is the number of bytes of stack to pop.
Evan Chenga74ce622005-12-21 02:39:21 +0000124 RET_FLAG,
Evan Chengae986f12006-01-11 22:15:48 +0000125
126 /// REP_STOS - Repeat fill, corresponds to X86::REP_STOSx.
127 REP_STOS,
128
129 /// REP_MOVS - Repeat move, corresponds to X86::REP_MOVSx.
130 REP_MOVS,
Evan Cheng72d5c252006-01-31 22:28:30 +0000131
Evan Cheng5588de92006-02-18 00:15:05 +0000132 /// GlobalBaseReg - On Darwin, this node represents the result of the popl
133 /// at function entry, used for PIC code.
134 GlobalBaseReg,
Evan Cheng1f342c22006-02-23 02:43:52 +0000135
Bill Wendling24c79f22008-09-16 21:48:12 +0000136 /// Wrapper - A wrapper node for TargetConstantPool,
137 /// TargetExternalSymbol, and TargetGlobalAddress.
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000138 Wrapper,
Evan Chengd5e905d2006-03-21 23:01:21 +0000139
Evan Chengae1cd752006-11-30 21:55:46 +0000140 /// WrapperRIP - Special wrapper used under X86-64 PIC mode for RIP
141 /// relative displacements.
142 WrapperRIP,
143
Dale Johannesendd224d22010-09-30 23:57:10 +0000144 /// MOVDQ2Q - Copies a 64-bit value from the low word of an XMM vector
145 /// to an MMX vector. If you think this is too close to the previous
146 /// mnemonic, so do I; blame Intel.
147 MOVDQ2Q,
148
Manman Renacb8bec2012-10-30 22:15:38 +0000149 /// MMX_MOVD2W - Copies a 32-bit value from the low word of a MMX
150 /// vector to a GPR.
151 MMX_MOVD2W,
152
Nate Begeman2d77e8e42008-02-11 04:19:36 +0000153 /// PEXTRB - Extract an 8-bit value from a vector and zero extend it to
154 /// i32, corresponds to X86::PEXTRB.
155 PEXTRB,
156
Evan Chengcbffa462006-03-31 19:22:53 +0000157 /// PEXTRW - Extract a 16-bit value from a vector and zero extend it to
Evan Cheng5fd7c692006-03-31 21:55:24 +0000158 /// i32, corresponds to X86::PEXTRW.
Evan Chengcbffa462006-03-31 19:22:53 +0000159 PEXTRW,
Evan Cheng5fd7c692006-03-31 21:55:24 +0000160
Nate Begeman2d77e8e42008-02-11 04:19:36 +0000161 /// INSERTPS - Insert any element of a 4 x float vector into any element
162 /// of a destination 4 x floatvector.
163 INSERTPS,
164
165 /// PINSRB - Insert the lower 8-bits of a 32-bit value to a vector,
166 /// corresponds to X86::PINSRB.
167 PINSRB,
168
Evan Cheng5fd7c692006-03-31 21:55:24 +0000169 /// PINSRW - Insert the lower 16-bits of a 32-bit value to a vector,
170 /// corresponds to X86::PINSRW.
Chris Lattnera8288502010-02-23 02:07:48 +0000171 PINSRW, MMX_PINSRW,
Evan Cheng49683ba2006-11-10 21:43:37 +0000172
Nate Begemane684da32009-02-23 08:49:38 +0000173 /// PSHUFB - Shuffle 16 8-bit values within a vector.
174 PSHUFB,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000175
Bruno Cardoso Lopes7ba479d2011-07-13 21:36:47 +0000176 /// ANDNP - Bitwise Logical AND NOT of Packed FP values.
177 ANDNP,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000178
Craig Topper81390be2011-11-19 07:33:10 +0000179 /// PSIGN - Copy integer sign.
180 PSIGN,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000181
Elena Demikhovskycd3c1c42012-12-05 09:24:57 +0000182 /// BLENDV - Blend where the selector is a register.
Nadav Rotemde838da2011-09-09 20:29:17 +0000183 BLENDV,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000184
Elena Demikhovskycd3c1c42012-12-05 09:24:57 +0000185 /// BLENDI - Blend where the selector is an immediate.
186 BLENDI,
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000187
Benjamin Kramerb16ccde2012-12-15 16:47:44 +0000188 // SUBUS - Integer sub with unsigned saturation.
189 SUBUS,
190
Craig Topperf984efb2011-11-19 09:02:40 +0000191 /// HADD - Integer horizontal add.
192 HADD,
193
194 /// HSUB - Integer horizontal sub.
195 HSUB,
196
Duncan Sands0e4fcb82011-09-22 20:15:48 +0000197 /// FHADD - Floating point horizontal add.
198 FHADD,
199
200 /// FHSUB - Floating point horizontal sub.
201 FHSUB,
202
Benjamin Kramer4669d182012-12-21 14:04:55 +0000203 /// UMAX, UMIN - Unsigned integer max and min.
204 UMAX, UMIN,
205
206 /// SMAX, SMIN - Signed integer max and min.
207 SMAX, SMIN,
208
Evan Cheng49683ba2006-11-10 21:43:37 +0000209 /// FMAX, FMIN - Floating point max and min.
210 ///
Lauro Ramos Venancio25188892007-04-20 21:38:10 +0000211 FMAX, FMIN,
Dan Gohman57111e72007-07-10 00:05:58 +0000212
Nadav Rotem178250a2012-08-19 13:06:16 +0000213 /// FMAXC, FMINC - Commutative FMIN and FMAX.
214 FMAXC, FMINC,
215
Dan Gohman57111e72007-07-10 00:05:58 +0000216 /// FRSQRT, FRCP - Floating point reciprocal-sqrt and reciprocal
217 /// approximation. Note that these typically require refinement
218 /// in order to obtain suitable precision.
219 FRSQRT, FRCP,
220
Rafael Espindola3b2df102009-04-08 21:14:34 +0000221 // TLSADDR - Thread Local Storage.
222 TLSADDR,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000223
Hans Wennborg789acfb2012-06-01 16:27:21 +0000224 // TLSBASEADDR - Thread Local Storage. A call to get the start address
225 // of the TLS block for the current module.
226 TLSBASEADDR,
227
Eric Christopherb0e1a452010-06-03 04:07:48 +0000228 // TLSCALL - Thread Local Storage. When calling to an OS provided
229 // thunk at the address from an earlier relocation.
230 TLSCALL,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000231
Evan Cheng78af38c2008-05-08 00:57:18 +0000232 // EH_RETURN - Exception Handling helpers.
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000233 EH_RETURN,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000234
Michael Liao97bf3632012-10-15 22:39:43 +0000235 // EH_SJLJ_SETJMP - SjLj exception handling setjmp.
236 EH_SJLJ_SETJMP,
237
238 // EH_SJLJ_LONGJMP - SjLj exception handling longjmp.
239 EH_SJLJ_LONGJMP,
240
Eli Benderskya1c66352013-02-14 23:17:03 +0000241 /// TC_RETURN - Tail call return. See X86TargetLowering::LowerCall for
242 /// the list of operands.
Anton Korobeynikov91460e42007-11-16 01:31:51 +0000243 TC_RETURN,
244
Evan Cheng961339b2008-05-09 21:53:03 +0000245 // VZEXT_MOVL - Vector move low and zero extend.
246 VZEXT_MOVL,
247
Craig Topper1d471e32012-02-05 03:14:49 +0000248 // VSEXT_MOVL - Vector move low and sign extend.
Elena Demikhovskyfb449802012-02-02 09:10:43 +0000249 VSEXT_MOVL,
250
Michael Liao1be96bb2012-10-23 17:34:00 +0000251 // VZEXT - Vector integer zero-extend.
252 VZEXT,
253
254 // VSEXT - Vector integer signed-extend.
255 VSEXT,
256
Michael Liao34107b92012-08-14 21:24:47 +0000257 // VFPEXT - Vector FP extend.
258 VFPEXT,
259
Michael Liaoe999b862012-10-10 16:53:28 +0000260 // VFPROUND - Vector FP round.
261 VFPROUND,
262
Craig Topper09462642012-01-22 19:15:14 +0000263 // VSHL, VSRL - 128-bit vector logical left / right shift
264 VSHLDQ, VSRLDQ,
265
266 // VSHL, VSRL, VSRA - Vector shift elements
267 VSHL, VSRL, VSRA,
268
269 // VSHLI, VSRLI, VSRAI - Vector shift elements by immediate
270 VSHLI, VSRLI, VSRAI,
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000271
Craig Topper0b7ad762012-01-22 23:36:02 +0000272 // CMPP - Vector packed double/float comparison.
273 CMPP,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000274
Nate Begeman55b7bec2008-07-17 16:51:19 +0000275 // PCMP* - Vector integer comparisons.
Craig Topperbd4884372012-01-22 22:42:16 +0000276 PCMPEQ, PCMPGT,
Bill Wendling1a317672008-12-12 00:56:36 +0000277
Chris Lattner364bb0a2010-12-05 07:30:36 +0000278 // ADD, SUB, SMUL, etc. - Arithmetic operations with FLAGS results.
Chris Lattner846c20d2010-12-20 00:59:46 +0000279 ADD, SUB, ADC, SBB, SMUL,
Dan Gohman722b1ee2009-09-18 19:59:53 +0000280 INC, DEC, OR, XOR, AND,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000281
Craig Topper039a7902011-10-21 06:55:01 +0000282 BLSI, // BLSI - Extract lowest set isolated bit
283 BLSMSK, // BLSMSK - Get mask up to lowest set bit
284 BLSR, // BLSR - Reset lowest set bit
285
Chris Lattner364bb0a2010-12-05 07:30:36 +0000286 UMUL, // LOW, HI, FLAGS = umul LHS, RHS
Evan Chenga84a3182009-03-30 21:36:47 +0000287
288 // MUL_IMM - X86 specific multiply by immediate.
Eric Christopherf7802a32009-07-29 00:28:05 +0000289 MUL_IMM,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000290
Eric Christopherf7802a32009-07-29 00:28:05 +0000291 // PTEST - Vector bitwise comparisons
Dan Gohman0700a562009-08-15 01:38:56 +0000292 PTEST,
293
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000294 // TESTP - Vector packed fp sign bitwise comparisons
295 TESTP,
296
Elena Demikhovsky40864b62013-08-05 08:52:21 +0000297 // OR/AND test for masks
298 KORTEST,
299 KTEST,
300
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000301 // Several flavors of instructions with vector shuffle behaviors.
Craig Topper8fb09f02013-01-28 06:48:25 +0000302 PALIGNR,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000303 PSHUFD,
304 PSHUFHW,
305 PSHUFLW,
Craig Topper6e54ba72011-12-31 23:50:21 +0000306 SHUFP,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000307 MOVDDUP,
308 MOVSHDUP,
309 MOVSLDUP,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000310 MOVLHPS,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000311 MOVLHPD,
Bruno Cardoso Lopes03e4c352010-08-31 21:15:21 +0000312 MOVHLPS,
Bruno Cardoso Lopesb3825212010-09-01 05:08:25 +0000313 MOVLPS,
314 MOVLPD,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000315 MOVSD,
316 MOVSS,
Craig Topper8d4ba192011-12-06 08:21:25 +0000317 UNPCKL,
318 UNPCKH,
Craig Topperbafd2242011-11-30 06:25:25 +0000319 VPERMILP,
Craig Topperb86fa402012-04-16 00:41:45 +0000320 VPERMV,
321 VPERMI,
Craig Topper0a672ea2011-11-30 07:47:51 +0000322 VPERM2X128,
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000323 VBROADCAST,
Elena Demikhovsky45c54ad2013-08-07 12:34:55 +0000324 // masked broadcast
325 VBROADCASTM,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000326
Craig Topper1d471e32012-02-05 03:14:49 +0000327 // PMULUDQ - Vector multiply packed unsigned doubleword integers
328 PMULUDQ,
329
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000330 // FMA nodes
331 FMADD,
332 FNMADD,
333 FMSUB,
334 FNMSUB,
335 FMADDSUB,
336 FMSUBADD,
337
Dan Gohman0700a562009-08-15 01:38:56 +0000338 // VASTART_SAVE_XMM_REGS - Save xmm argument registers to the stack,
339 // according to %al. An operator is needed so that this can be expanded
340 // with control flow.
Dan Gohman48b185d2009-09-25 20:36:54 +0000341 VASTART_SAVE_XMM_REGS,
342
Michael J. Spencerf509c6c2010-10-21 01:41:01 +0000343 // WIN_ALLOCA - Windows's _chkstk call to do stack probing.
344 WIN_ALLOCA,
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000345
Rafael Espindola33530172011-08-30 19:43:21 +0000346 // SEG_ALLOCA - For allocating variable amounts of stack space when using
347 // segmented stacks. Check if the current stacklet has enough space, and
Rafael Espindola9d96c942011-09-06 19:29:31 +0000348 // falls back to heap allocation if not.
Rafael Espindola33530172011-08-30 19:43:21 +0000349 SEG_ALLOCA,
350
Michael J. Spencer248d65e2012-02-24 19:01:22 +0000351 // WIN_FTOL - Windows's _ftol2 runtime routine to do fptoui.
352 WIN_FTOL,
353
Duncan Sands7c601de2010-11-20 11:25:00 +0000354 // Memory barrier
355 MEMBARRIER,
356 MFENCE,
357 SFENCE,
358 LFENCE,
359
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000360 // FNSTSW16r - Store FP status word into i16 register.
361 FNSTSW16r,
362
363 // SAHF - Store contents of %ah into %eflags.
364 SAHF,
365
Benjamin Kramer0ab27942012-07-12 09:31:43 +0000366 // RDRAND - Get a random integer and indicate whether it is valid in CF.
367 RDRAND,
368
Michael Liaoa486a112013-03-28 23:41:26 +0000369 // RDSEED - Get a NIST SP800-90B & C compliant random integer and
370 // indicate whether it is valid in CF.
371 RDSEED,
372
Craig Topperab47fe42012-08-06 06:22:36 +0000373 // PCMP*STRI
374 PCMPISTRI,
375 PCMPESTRI,
376
Michael Liao03f9ad02013-03-26 22:47:01 +0000377 // XTEST - Test if in transactional execution.
378 XTEST,
379
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000380 // ATOMADD64_DAG, ATOMSUB64_DAG, ATOMOR64_DAG, ATOMAND64_DAG,
381 // ATOMXOR64_DAG, ATOMNAND64_DAG, ATOMSWAP64_DAG -
Dan Gohman48b185d2009-09-25 20:36:54 +0000382 // Atomic 64-bit binary operations.
383 ATOMADD64_DAG = ISD::FIRST_TARGET_MEMORY_OPCODE,
384 ATOMSUB64_DAG,
385 ATOMOR64_DAG,
386 ATOMXOR64_DAG,
387 ATOMAND64_DAG,
388 ATOMNAND64_DAG,
Michael Liaode51caf2012-09-25 18:08:13 +0000389 ATOMMAX64_DAG,
390 ATOMMIN64_DAG,
391 ATOMUMAX64_DAG,
392 ATOMUMIN64_DAG,
Eric Christopher9a773822010-07-22 02:48:34 +0000393 ATOMSWAP64_DAG,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000394
Eli Friedman5e570422011-08-26 21:21:21 +0000395 // LCMPXCHG_DAG, LCMPXCHG8_DAG, LCMPXCHG16_DAG - Compare and swap.
Chris Lattnere479e962010-09-21 23:59:42 +0000396 LCMPXCHG_DAG,
Chris Lattner54e53292010-09-22 00:34:38 +0000397 LCMPXCHG8_DAG,
Eli Friedman5e570422011-08-26 21:21:21 +0000398 LCMPXCHG16_DAG,
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000399
Chris Lattner54e53292010-09-22 00:34:38 +0000400 // VZEXT_LOAD - Load, scalar_to_vector, and zero extend.
Chris Lattner78f518b2010-09-22 01:05:16 +0000401 VZEXT_LOAD,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000402
Chris Lattnered85da52010-09-22 01:11:26 +0000403 // FNSTCW16m - Store FP control world into i16 memory.
404 FNSTCW16m,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000405
Chris Lattner78f518b2010-09-22 01:05:16 +0000406 /// FP_TO_INT*_IN_MEM - This instruction implements FP_TO_SINT with the
407 /// integer destination in memory and a FP reg source. This corresponds
408 /// to the X86::FIST*m instructions and the rounding mode change stuff. It
409 /// has two inputs (token chain and address) and two outputs (int value
410 /// and token chain).
411 FP_TO_INT16_IN_MEM,
412 FP_TO_INT32_IN_MEM,
Chris Lattnera5156c32010-09-22 01:28:21 +0000413 FP_TO_INT64_IN_MEM,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000414
Chris Lattnera5156c32010-09-22 01:28:21 +0000415 /// FILD, FILD_FLAG - This instruction implements SINT_TO_FP with the
416 /// integer source in memory and FP reg result. This corresponds to the
417 /// X86::FILD*m instructions. It has three inputs (token chain, address,
418 /// and source type) and two outputs (FP value and token chain). FILD_FLAG
419 /// also produces a flag).
420 FILD,
421 FILD_FLAG,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000422
Chris Lattnera5156c32010-09-22 01:28:21 +0000423 /// FLD - This instruction implements an extending load to FP stack slots.
424 /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain
425 /// operand, ptr to load from, and a ValueType node indicating the type
426 /// to load to.
427 FLD,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000428
Chris Lattnera5156c32010-09-22 01:28:21 +0000429 /// FST - This instruction implements a truncating store to FP stack
430 /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a
431 /// chain operand, value to store, address, and a ValueType to store it
432 /// as.
Dan Gohman395a8982010-10-12 18:00:49 +0000433 FST,
434
435 /// VAARG_64 - This instruction grabs the address of the next argument
436 /// from a va_list. (reads and modifies the va_list in memory)
437 VAARG_64
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000438
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000439 // WARNING: Do not add anything in the end unless you want the node to
440 // have memop! In fact, starting from ATOMADD64_DAG all opcodes will be
441 // thought as target memory ops!
Chris Lattner76ac0682005-11-15 00:40:23 +0000442 };
443 }
444
Evan Cheng084a1cd2008-01-29 19:34:22 +0000445 /// Define some predicates that are used for node matching.
446 namespace X86 {
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000447 /// isVEXTRACT128Index - Return true if the specified
David Greenec4da1102011-02-03 15:50:00 +0000448 /// EXTRACT_SUBVECTOR operand specifies a vector extract that is
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000449 /// suitable for input to VEXTRACTF128, VEXTRACTI128 instructions.
450 bool isVEXTRACT128Index(SDNode *N);
David Greenec4da1102011-02-03 15:50:00 +0000451
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000452 /// isVINSERT128Index - Return true if the specified
David Greene653f1ee2011-02-04 16:08:29 +0000453 /// INSERT_SUBVECTOR operand specifies a subvector insert that is
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000454 /// suitable for input to VINSERTF128, VINSERTI128 instructions.
455 bool isVINSERT128Index(SDNode *N);
David Greene653f1ee2011-02-04 16:08:29 +0000456
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000457 /// isVEXTRACT256Index - Return true if the specified
458 /// EXTRACT_SUBVECTOR operand specifies a vector extract that is
459 /// suitable for input to VEXTRACTF64X4, VEXTRACTI64X4 instructions.
460 bool isVEXTRACT256Index(SDNode *N);
461
462 /// isVINSERT256Index - Return true if the specified
463 /// INSERT_SUBVECTOR operand specifies a subvector insert that is
464 /// suitable for input to VINSERTF64X4, VINSERTI64X4 instructions.
465 bool isVINSERT256Index(SDNode *N);
466
467 /// getExtractVEXTRACT128Immediate - Return the appropriate
David Greenec4da1102011-02-03 15:50:00 +0000468 /// immediate to extract the specified EXTRACT_SUBVECTOR index
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000469 /// with VEXTRACTF128, VEXTRACTI128 instructions.
470 unsigned getExtractVEXTRACT128Immediate(SDNode *N);
David Greenec4da1102011-02-03 15:50:00 +0000471
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000472 /// getInsertVINSERT128Immediate - Return the appropriate
David Greene653f1ee2011-02-04 16:08:29 +0000473 /// immediate to insert at the specified INSERT_SUBVECTOR index
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000474 /// with VINSERTF128, VINSERT128 instructions.
475 unsigned getInsertVINSERT128Immediate(SDNode *N);
476
477 /// getExtractVEXTRACT256Immediate - Return the appropriate
478 /// immediate to extract the specified EXTRACT_SUBVECTOR index
479 /// with VEXTRACTF64X4, VEXTRACTI64x4 instructions.
480 unsigned getExtractVEXTRACT256Immediate(SDNode *N);
481
482 /// getInsertVINSERT256Immediate - Return the appropriate
483 /// immediate to insert at the specified INSERT_SUBVECTOR index
484 /// with VINSERTF64x4, VINSERTI64x4 instructions.
485 unsigned getInsertVINSERT256Immediate(SDNode *N);
David Greene653f1ee2011-02-04 16:08:29 +0000486
Evan Chenge62288f2009-07-30 08:33:02 +0000487 /// isZeroNode - Returns true if Elt is a constant zero or a floating point
488 /// constant +0.0.
489 bool isZeroNode(SDValue Elt);
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000490
491 /// isOffsetSuitableForCodeModel - Returns true of the given offset can be
492 /// fit into displacement field of the instruction.
493 bool isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
494 bool hasSymbolicDisplacement = true);
Evan Cheng3a0c5e52011-06-23 17:54:54 +0000495
496
497 /// isCalleePop - Determines whether the callee is required to pop its
498 /// own arguments. Callee pop is necessary to support tail calls.
499 bool isCalleePop(CallingConv::ID CallingConv,
500 bool is64Bit, bool IsVarArg, bool TailCallOpt);
Evan Cheng084a1cd2008-01-29 19:34:22 +0000501 }
502
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000503 //===--------------------------------------------------------------------===//
Chris Lattner76ac0682005-11-15 00:40:23 +0000504 // X86TargetLowering - X86 Implementation of the TargetLowering interface
505 class X86TargetLowering : public TargetLowering {
Chris Lattner76ac0682005-11-15 00:40:23 +0000506 public:
Dan Gohmaneabd6472008-05-14 01:58:56 +0000507 explicit X86TargetLowering(X86TargetMachine &TM);
Chris Lattner76ac0682005-11-15 00:40:23 +0000508
Chris Lattner4bfbe932010-01-26 05:02:42 +0000509 virtual unsigned getJumpTableEncoding() const;
Chris Lattner9c1efcd2010-01-25 23:38:14 +0000510
Michael Liao6af16fc2013-03-01 18:40:30 +0000511 virtual MVT getScalarShiftAmountTy(EVT LHSTy) const { return MVT::i8; }
Owen Andersonb2c80da2011-02-25 21:41:48 +0000512
Chris Lattner4bfbe932010-01-26 05:02:42 +0000513 virtual const MCExpr *
514 LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
515 const MachineBasicBlock *MBB, unsigned uid,
516 MCContext &Ctx) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000517
Evan Cheng797d56f2007-11-09 01:32:10 +0000518 /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
519 /// jumptable.
Chris Lattner4bfbe932010-01-26 05:02:42 +0000520 virtual SDValue getPICJumpTableRelocBase(SDValue Table,
521 SelectionDAG &DAG) const;
Chris Lattner8a785d72010-01-26 06:28:43 +0000522 virtual const MCExpr *
523 getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
524 unsigned JTI, MCContext &Ctx) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000525
Evan Cheng35abd842008-01-23 23:17:41 +0000526 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
527 /// function arguments in the caller parameter area. For X86, aggregates
528 /// that contains are placed at 16-byte boundaries while the rest are at
529 /// 4-byte boundaries.
Chris Lattner229907c2011-07-18 04:54:35 +0000530 virtual unsigned getByValTypeAlignment(Type *Ty) const;
Evan Chengef377ad2008-05-15 08:39:06 +0000531
532 /// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +0000533 /// and store operations as a result of memset, memcpy, and memmove
534 /// lowering. If DstAlign is zero that means it's safe to destination
535 /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
536 /// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +0000537 /// probably because the source does not need to be loaded. If 'IsMemset' is
538 /// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
539 /// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
540 /// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +0000541 /// It returns EVT::Other if the type should be determined using generic
542 /// target-independent logic.
Evan Cheng61399372010-04-02 19:36:14 +0000543 virtual EVT
Matt Arsenault758659232013-05-18 00:21:46 +0000544 getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +0000545 bool IsMemset, bool ZeroMemset, bool MemcpyStrSrc,
Dan Gohman148c69a2010-04-16 20:11:05 +0000546 MachineFunction &MF) const;
Bill Wendlingbae6b2c2009-08-15 21:21:19 +0000547
Evan Chengc3d1aca2012-12-12 01:32:07 +0000548 /// isSafeMemOpType - Returns true if it's safe to use load / store of the
Evan Cheng04e55182012-12-12 00:42:09 +0000549 /// specified type to expand memcpy / memset inline. This is mostly true
Evan Chengc3d1aca2012-12-12 01:32:07 +0000550 /// for all types except for some special cases. For example, on X86
Evan Cheng04e55182012-12-12 00:42:09 +0000551 /// targets without SSE2 f64 load / store are done with fldl / fstpl which
Evan Chengc3d1aca2012-12-12 01:32:07 +0000552 /// also does type conversion. Note the specified type doesn't have to be
553 /// legal as the hook is used before type legalization.
554 virtual bool isSafeMemOpType(MVT VT) const;
Evan Cheng04e55182012-12-12 00:42:09 +0000555
Bill Wendlingbae6b2c2009-08-15 21:21:19 +0000556 /// allowsUnalignedMemoryAccesses - Returns true if the target allows
Evan Cheng79e2ca92012-12-10 23:21:26 +0000557 /// unaligned memory accesses. of the specified type. Returns whether it
558 /// is "fast" by reference in the second argument.
559 virtual bool allowsUnalignedMemoryAccesses(EVT VT, bool *Fast) const;
Bill Wendling31ceb1b2009-06-30 22:38:32 +0000560
Chris Lattner76ac0682005-11-15 00:40:23 +0000561 /// LowerOperation - Provide custom lowering hooks for some operations.
562 ///
Dan Gohman21cea8a2010-04-17 15:26:15 +0000563 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
Chris Lattner76ac0682005-11-15 00:40:23 +0000564
Duncan Sands6ed40142008-12-01 11:39:25 +0000565 /// ReplaceNodeResults - Replace the results of node with an illegal result
566 /// type with new values built out of custom code.
Chris Lattnerf81d5882007-11-24 07:07:01 +0000567 ///
Duncan Sands6ed40142008-12-01 11:39:25 +0000568 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000569 SelectionDAG &DAG) const;
Chris Lattnerf81d5882007-11-24 07:07:01 +0000570
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000571
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000572 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Evan Cheng5987cfb2006-07-07 08:33:52 +0000573
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000574 /// isTypeDesirableForOp - Return true if the target has native support for
575 /// the specified value type and it is 'desirable' to use the type for the
576 /// given node type. e.g. On x86 i16 is legal, but undesirable since i16
577 /// instruction encodings are longer and some i16 instructions are slow.
578 virtual bool isTypeDesirableForOp(unsigned Opc, EVT VT) const;
579
580 /// isTypeDesirable - Return true if the target has native support for the
581 /// specified value type and it is 'desirable' to use the type. e.g. On x86
582 /// i16 is legal, but undesirable since i16 instruction encodings are longer
583 /// and some i16 instructions are slow.
584 virtual bool IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const;
Evan Chengaf56fac2010-04-16 06:14:10 +0000585
Dan Gohman25c16532010-05-01 00:01:06 +0000586 virtual MachineBasicBlock *
587 EmitInstrWithCustomInserter(MachineInstr *MI,
588 MachineBasicBlock *MBB) const;
Evan Cheng339edad2006-01-11 00:33:36 +0000589
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000590
Evan Cheng6af02632005-12-20 06:22:03 +0000591 /// getTargetNodeName - This method returns the name of a target specific
592 /// DAG node.
593 virtual const char *getTargetNodeName(unsigned Opcode) const;
594
Duncan Sandsf2641e12011-09-06 19:07:46 +0000595 /// getSetCCResultType - Return the value type to use for ISD::SETCC.
Matt Arsenault758659232013-05-18 00:21:46 +0000596 virtual EVT getSetCCResultType(LLVMContext &Context, EVT VT) const;
Scott Michela6729e82008-03-10 15:42:14 +0000597
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000598 /// computeMaskedBitsForTargetNode - Determine which of the bits specified
599 /// in Mask are known to be either zero or one and return them in the
Nate Begeman8a77efe2006-02-16 21:11:51 +0000600 /// KnownZero/KnownOne bitsets.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000601 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000602 APInt &KnownZero,
Dan Gohmanf990faf2008-02-13 00:35:47 +0000603 APInt &KnownOne,
Dan Gohman309d3d52007-06-22 14:59:07 +0000604 const SelectionDAG &DAG,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000605 unsigned Depth = 0) const;
Evan Cheng2609d5e2008-05-12 19:56:52 +0000606
Owen Anderson5e65dfb2010-09-21 20:42:50 +0000607 // ComputeNumSignBitsForTargetNode - Determine the number of bits in the
608 // operation that are sign bits.
609 virtual unsigned ComputeNumSignBitsForTargetNode(SDValue Op,
610 unsigned Depth) const;
611
Evan Cheng2609d5e2008-05-12 19:56:52 +0000612 virtual bool
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000613 isGAPlusOffset(SDNode *N, const GlobalValue* &GA, int64_t &Offset) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000614
Dan Gohman21cea8a2010-04-17 15:26:15 +0000615 SDValue getReturnAddressFrameIndex(SelectionDAG &DAG) const;
Chris Lattner76ac0682005-11-15 00:40:23 +0000616
Chris Lattner5849d222009-07-20 17:51:36 +0000617 virtual bool ExpandInlineAsm(CallInst *CI) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000618
Chris Lattnerd6855142007-03-25 02:14:49 +0000619 ConstraintType getConstraintType(const std::string &Constraint) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000620
John Thompsone8360b72010-10-29 17:29:13 +0000621 /// Examine constraint string and operand type and determine a weight value.
John Thompson1094c802010-09-13 18:15:37 +0000622 /// The operand object must already have been set up with the operand type.
John Thompsone8360b72010-10-29 17:29:13 +0000623 virtual ConstraintWeight getSingleConstraintMatchWeight(
John Thompson1094c802010-09-13 18:15:37 +0000624 AsmOperandInfo &info, const char *constraint) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000625
Owen Anderson53aa7a92009-08-10 22:56:29 +0000626 virtual const char *LowerXConstraint(EVT ConstraintVT) const;
Dale Johannesen2b3bc302008-01-29 02:21:21 +0000627
Chris Lattnerd8c9cb92007-08-25 00:47:38 +0000628 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Chenge0add202008-09-24 00:05:32 +0000629 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
630 /// true it means one of the asm constraint of the inline asm instruction
631 /// being processed is 'm'.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000632 virtual void LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +0000633 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000634 std::vector<SDValue> &Ops,
Chris Lattner724539c2008-04-26 23:02:14 +0000635 SelectionDAG &DAG) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000636
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000637 /// getRegForInlineAsmConstraint - Given a physical register constraint
638 /// (e.g. {edx}), return the register number and the register class for the
639 /// register. This should only be used for C_Register constraints. On
640 /// error, this returns a register number of 0.
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000641 std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner524129d2006-07-31 23:26:50 +0000642 getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +0000643 MVT VT) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000644
Chris Lattner1eb94d92007-03-30 23:15:24 +0000645 /// isLegalAddressingMode - Return true if the addressing mode represented
646 /// by AM is legal for this target, for a load/store of the specified type.
Chris Lattner229907c2011-07-18 04:54:35 +0000647 virtual bool isLegalAddressingMode(const AddrMode &AM, Type *Ty)const;
Chris Lattner1eb94d92007-03-30 23:15:24 +0000648
Evan Chengf579bec2012-07-17 06:53:39 +0000649 /// isLegalICmpImmediate - Return true if the specified immediate is legal
650 /// icmp immediate, that is the target has icmp instructions which can
651 /// compare a register against the immediate without having to materialize
652 /// the immediate into a register.
653 virtual bool isLegalICmpImmediate(int64_t Imm) const;
654
655 /// isLegalAddImmediate - Return true if the specified immediate is legal
656 /// add immediate, that is the target has add instructions which can
657 /// add a register and the immediate without having to materialize
658 /// the immediate into a register.
659 virtual bool isLegalAddImmediate(int64_t Imm) const;
660
Evan Cheng7f3d0242007-10-26 01:56:11 +0000661 /// isTruncateFree - Return true if it's free to truncate a value of
662 /// type Ty1 to type Ty2. e.g. On x86 it's free to truncate a i32 value in
663 /// register EAX to i16 by referencing its sub-register AX.
Chris Lattner229907c2011-07-18 04:54:35 +0000664 virtual bool isTruncateFree(Type *Ty1, Type *Ty2) const;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000665 virtual bool isTruncateFree(EVT VT1, EVT VT2) const;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000666
Tim Northovera4415852013-08-06 09:12:35 +0000667 virtual bool allowTruncateForTailCall(Type *Ty1, Type *Ty2) const;
668
Dan Gohmanad3e5492009-04-08 00:15:30 +0000669 /// isZExtFree - Return true if any actual instruction that defines a
670 /// value of type Ty1 implicit zero-extends the value to Ty2 in the result
671 /// register. This does not necessarily include registers defined in
672 /// unknown ways, such as incoming arguments, or copies from unknown
673 /// virtual registers. Also, if isTruncateFree(Ty2, Ty1) is true, this
674 /// does not necessarily apply to truncate instructions. e.g. on x86-64,
675 /// all instructions that define 32-bit values implicit zero-extend the
676 /// result out to 64 bits.
Chris Lattner229907c2011-07-18 04:54:35 +0000677 virtual bool isZExtFree(Type *Ty1, Type *Ty2) const;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000678 virtual bool isZExtFree(EVT VT1, EVT VT2) const;
Evan Cheng9ec512d2012-12-06 19:13:27 +0000679 virtual bool isZExtFree(SDValue Val, EVT VT2) const;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000680
Stephen Lin73de7bf2013-07-09 18:16:56 +0000681 /// isFMAFasterThanFMulAndFAdd - Return true if an FMA operation is faster
682 /// than a pair of fmul and fadd instructions. fmuladd intrinsics will be
683 /// expanded to FMAs when this method returns true, otherwise fmuladd is
684 /// expanded to fmul + fadd.
685 virtual bool isFMAFasterThanFMulAndFAdd(EVT VT) const;
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000686
Evan Chenga9cda8a2009-05-28 00:35:15 +0000687 /// isNarrowingProfitable - Return true if it's profitable to narrow
688 /// operations of type VT1 to VT2. e.g. on x86, it's profitable to narrow
689 /// from i32 to i8 but not from i32 to i16.
Owen Anderson53aa7a92009-08-10 22:56:29 +0000690 virtual bool isNarrowingProfitable(EVT VT1, EVT VT2) const;
Evan Chenga9cda8a2009-05-28 00:35:15 +0000691
Evan Cheng16993aa2009-10-27 19:56:55 +0000692 /// isFPImmLegal - Returns true if the target can instruction select the
693 /// specified FP immediate natively. If false, the legalizer will
694 /// materialize the FP immediate as a load from a constant pool.
Evan Cheng83896a52009-10-28 01:43:28 +0000695 virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
Evan Cheng16993aa2009-10-27 19:56:55 +0000696
Evan Cheng68ad48b2006-03-22 18:59:22 +0000697 /// isShuffleMaskLegal - Targets can use this to indicate that they only
698 /// support *some* VECTOR_SHUFFLE operations, those with specific masks.
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000699 /// By default, if a target supports the VECTOR_SHUFFLE node, all mask
700 /// values are assumed to be legal.
Nate Begeman5f829d82009-04-29 05:20:52 +0000701 virtual bool isShuffleMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Anderson53aa7a92009-08-10 22:56:29 +0000702 EVT VT) const;
Evan Cheng60f0b892006-04-20 08:58:49 +0000703
704 /// isVectorClearMaskLegal - Similar to isShuffleMaskLegal. This is
705 /// used by Targets can use this to indicate if there is a suitable
706 /// VECTOR_SHUFFLE that can be used to replace a VAND with a constant
707 /// pool entry.
Nate Begeman5f829d82009-04-29 05:20:52 +0000708 virtual bool isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Anderson53aa7a92009-08-10 22:56:29 +0000709 EVT VT) const;
Evan Cheng0a62cb42008-03-05 01:30:59 +0000710
711 /// ShouldShrinkFPConstant - If true, then instruction selection should
712 /// seek to shrink the FP constant of the specified type to a smaller type
713 /// in order to save space and / or reduce runtime.
Owen Anderson53aa7a92009-08-10 22:56:29 +0000714 virtual bool ShouldShrinkFPConstant(EVT VT) const {
Evan Cheng0a62cb42008-03-05 01:30:59 +0000715 // Don't shrink FP constpool if SSE2 is available since cvtss2sd is more
716 // expensive than a straight movsd. On the other hand, it's important to
717 // shrink long double fp constant since fldt is very slow.
Owen Anderson9f944592009-08-11 20:47:22 +0000718 return !X86ScalarSSEf64 || VT == MVT::f80;
Evan Cheng0a62cb42008-03-05 01:30:59 +0000719 }
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000720
Dan Gohman4df9d9c2010-05-11 16:21:03 +0000721 const X86Subtarget* getSubtarget() const {
Dan Gohman544ab2c2008-04-12 04:36:06 +0000722 return Subtarget;
Rafael Espindolafa0df552007-11-05 23:12:20 +0000723 }
724
Chris Lattner7dc00e82008-01-18 06:52:41 +0000725 /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is
726 /// computed in an SSE register, not on the X87 floating point stack.
Owen Anderson53aa7a92009-08-10 22:56:29 +0000727 bool isScalarFPTypeInSSEReg(EVT VT) const {
Owen Anderson9f944592009-08-11 20:47:22 +0000728 return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2
729 (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1
Chris Lattner7dc00e82008-01-18 06:52:41 +0000730 }
Dan Gohman4619e932008-08-19 21:32:53 +0000731
Michael J. Spencer248d65e2012-02-24 19:01:22 +0000732 /// isTargetFTOL - Return true if the target uses the MSVC _ftol2 routine
733 /// for fptoui.
734 bool isTargetFTOL() const {
735 return Subtarget->isTargetWindows() && !Subtarget->is64Bit();
736 }
737
738 /// isIntegerTypeFTOL - Return true if the MSVC _ftol2 routine should be
739 /// used for fptoui to the given type.
740 bool isIntegerTypeFTOL(EVT VT) const {
741 return isTargetFTOL() && VT == MVT::i64;
742 }
743
Dan Gohman4619e932008-08-19 21:32:53 +0000744 /// createFastISel - This method returns a target specific FastISel object,
745 /// or null if the target does not support "fast" ISel.
Bob Wilson3e6fa462012-08-03 04:06:28 +0000746 virtual FastISel *createFastISel(FunctionLoweringInfo &funcInfo,
747 const TargetLibraryInfo *libInfo) const;
Bill Wendling31ceb1b2009-06-30 22:38:32 +0000748
Eric Christopher2ad0c772010-07-06 05:18:56 +0000749 /// getStackCookieLocation - Return true if the target stores stack
750 /// protector cookies at a fixed offset in some non-standard address
751 /// space, and populates the address space and offset as
752 /// appropriate.
753 virtual bool getStackCookieLocation(unsigned &AddressSpace, unsigned &Offset) const;
754
Stuart Hastingse0d34262011-06-06 23:15:58 +0000755 SDValue BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain, SDValue StackSlot,
756 SelectionDAG &DAG) const;
757
Bill Wendlingeb108ba2013-04-05 21:52:40 +0000758 /// \brief Reset the operation actions based on target options.
759 virtual void resetOperationActions();
760
Evan Chengd4218b82010-07-26 21:50:05 +0000761 protected:
762 std::pair<const TargetRegisterClass*, uint8_t>
Patrik Hagglundf9eb1682012-12-19 11:30:36 +0000763 findRepresentativeClass(MVT VT) const;
Evan Chengd4218b82010-07-26 21:50:05 +0000764
Chris Lattner76ac0682005-11-15 00:40:23 +0000765 private:
Evan Chenga9467aa2006-04-25 20:13:52 +0000766 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
767 /// make the right decision when generating code for different targets.
768 const X86Subtarget *Subtarget;
Micah Villmowcdfe20b2012-10-08 16:38:25 +0000769 const DataLayout *TD;
Evan Chenga9467aa2006-04-25 20:13:52 +0000770
Bill Wendlingeb108ba2013-04-05 21:52:40 +0000771 /// Used to store the TargetOptions so that we don't waste time resetting
772 /// the operation actions unless we have to.
773 TargetOptions TO;
774
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000775 /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87
Dale Johannesene36c4002007-09-23 14:52:20 +0000776 /// floating point ops.
777 /// When SSE is available, use it for f32 operations.
778 /// When SSE2 is available, use it for f64 operations.
779 bool X86ScalarSSEf32;
780 bool X86ScalarSSEf64;
Evan Cheng084a1cd2008-01-29 19:34:22 +0000781
Evan Cheng16993aa2009-10-27 19:56:55 +0000782 /// LegalFPImmediates - A list of legal fp immediates.
783 std::vector<APFloat> LegalFPImmediates;
784
785 /// addLegalFPImmediate - Indicate that this x86 target can instruction
786 /// select the specified FP immediate natively.
787 void addLegalFPImmediate(const APFloat& Imm) {
788 LegalFPImmediates.push_back(Imm);
789 }
790
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000791 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000792 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000793 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000794 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000795 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000796 SDValue LowerMemArgument(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000797 CallingConv::ID CallConv,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000798 const SmallVectorImpl<ISD::InputArg> &ArgInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000799 SDLoc dl, SelectionDAG &DAG,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000800 const CCValAssign &VA, MachineFrameInfo *MFI,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000801 unsigned i) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000802 SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000803 SDLoc dl, SelectionDAG &DAG,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000804 const CCValAssign &VA,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000805 ISD::ArgFlagsTy Flags) const;
Rafael Espindolae636fc02007-08-31 15:06:30 +0000806
Gordon Henriksen92319582008-01-05 16:56:59 +0000807 // Call lowering helpers.
Evan Cheng67a69dd2010-01-27 00:07:07 +0000808
809 /// IsEligibleForTailCallOptimization - Check whether the call is eligible
810 /// for tail call optimization. Targets which want to do tail call
811 /// optimization should implement this function.
Evan Cheng6f36a082010-02-02 23:55:14 +0000812 bool IsEligibleForTailCallOptimization(SDValue Callee,
Evan Cheng67a69dd2010-01-27 00:07:07 +0000813 CallingConv::ID CalleeCC,
814 bool isVarArg,
Evan Chengae5edee2010-03-15 18:54:48 +0000815 bool isCalleeStructRet,
816 bool isCallerStructRet,
Evan Cheng446ff282012-09-25 05:32:34 +0000817 Type *RetTy,
Evan Cheng85476f32010-01-27 06:25:16 +0000818 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000819 const SmallVectorImpl<SDValue> &OutVals,
Evan Cheng85476f32010-01-27 06:25:16 +0000820 const SmallVectorImpl<ISD::InputArg> &Ins,
Evan Cheng67a69dd2010-01-27 00:07:07 +0000821 SelectionDAG& DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000822 bool IsCalleePop(bool isVarArg, CallingConv::ID CallConv) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000823 SDValue EmitTailCallLoadRetAddr(SelectionDAG &DAG, SDValue &OutRetAddr,
824 SDValue Chain, bool IsTailCall, bool Is64Bit,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000825 int FPDiff, SDLoc dl) const;
Arnold Schwaighofer634fc9a2008-04-12 18:11:06 +0000826
Dan Gohman21cea8a2010-04-17 15:26:15 +0000827 unsigned GetAlignedArgumentStackSize(unsigned StackSize,
828 SelectionDAG &DAG) const;
Evan Chengcde9e302006-01-27 08:10:46 +0000829
Eli Friedmandfe4f252009-05-23 09:59:16 +0000830 std::pair<SDValue,SDValue> FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG,
NAKAMURA Takumibdf94872012-02-25 03:37:25 +0000831 bool isSigned,
832 bool isReplace) const;
Evan Cheng493b8822009-12-09 21:00:30 +0000833
Andrew Trickef9de2a2013-05-25 02:42:55 +0000834 SDValue LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, SDLoc dl,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000835 SelectionDAG &DAG) const;
836 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const;
Elena Demikhovsky40864b62013-08-05 08:52:21 +0000837 SDValue LowerBUILD_VECTORvXi1(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000838 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const;
839 SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000840 SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000841 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
842 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000843 SDValue LowerGlobalAddress(const GlobalValue *GV, SDLoc dl,
Dale Johannesen021052a2009-02-04 20:06:27 +0000844 int64_t Offset, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000845 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
846 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
847 SDValue LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const;
Nadav Rotem8f971c22011-05-11 08:12:09 +0000848 SDValue LowerShiftParts(SDValue Op, SelectionDAG &DAG) const;
Wesley Peck527da1b2010-11-23 03:31:01 +0000849 SDValue LowerBITCAST(SDValue op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000850 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
851 SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
852 SDValue LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) const;
853 SDValue LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) const;
Michael Liaoc03c03d2012-10-23 17:36:08 +0000854 SDValue lowerUINT_TO_FP_vec(SDValue Op, SelectionDAG &DAG) const;
Craig Toppere65a08b2013-01-20 21:34:37 +0000855 SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const;
Nadav Rotem3da9ac72012-12-28 05:45:24 +0000856 SDValue LowerZERO_EXTEND(SDValue Op, SelectionDAG &DAG) const;
Elena Demikhovsky45c54ad2013-08-07 12:34:55 +0000857 SDValue LowerZERO_EXTEND_AVX512(SDValue Op, SelectionDAG &DAG) const;
Nadav Rotem3da9ac72012-12-28 05:45:24 +0000858 SDValue LowerSIGN_EXTEND(SDValue Op, SelectionDAG &DAG) const;
Elena Demikhovsky45c54ad2013-08-07 12:34:55 +0000859 SDValue LowerSIGN_EXTEND_AVX512(SDValue Op, SelectionDAG &DAG) const;
Nadav Rotem3da9ac72012-12-28 05:45:24 +0000860 SDValue LowerANY_EXTEND(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000861 SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const;
862 SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) const;
863 SDValue LowerFABS(SDValue Op, SelectionDAG &DAG) const;
864 SDValue LowerFNEG(SDValue Op, SelectionDAG &DAG) const;
865 SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const;
Evan Cheng9c8cd8c2010-04-21 01:47:12 +0000866 SDValue LowerToBT(SDValue And, ISD::CondCode CC,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000867 SDLoc dl, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000868 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000869 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG) const;
870 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
871 SDValue LowerMEMSET(SDValue Op, SelectionDAG &DAG) const;
872 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
873 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const;
874 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) const;
875 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000876 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
877 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
878 SDValue LowerFRAME_TO_ARGS_OFFSET(SDValue Op, SelectionDAG &DAG) const;
879 SDValue LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const;
Michael Liao97bf3632012-10-15 22:39:43 +0000880 SDValue lowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const;
881 SDValue lowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const;
Duncan Sandsa0984362011-09-06 13:37:06 +0000882 SDValue LowerINIT_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000883 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
Nadav Rotem8f971c22011-05-11 08:12:09 +0000884 SDValue LowerShift(SDValue Op, SelectionDAG &DAG) const;
Nadav Rotem977e0be2013-01-09 05:14:33 +0000885 SDValue LowerSDIV(SDValue Op, SelectionDAG &DAG) const;
Nadav Rotem771f2962011-07-14 11:11:14 +0000886 SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const;
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000887 SDValue LowerFSINCOS(SDValue Op, SelectionDAG &DAG) const;
Duncan Sands6ed40142008-12-01 11:39:25 +0000888
Michael Liao4b7ccfc2012-10-19 17:15:18 +0000889 // Utility functions to help LowerVECTOR_SHUFFLE & LowerBUILD_VECTOR
Craig Toppera29ed862012-09-11 06:15:32 +0000890 SDValue LowerVectorBroadcast(SDValue Op, SelectionDAG &DAG) const;
Nadav Rotemb801ca32012-04-09 07:45:58 +0000891 SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const;
Michael Liao4b7ccfc2012-10-19 17:15:18 +0000892 SDValue buildFromShuffleMostly(SDValue Op, SelectionDAG &DAG) const;
Bruno Cardoso Lopes9f20e7a2010-08-21 01:32:18 +0000893
Michael Liao137f8ae2012-09-13 20:24:54 +0000894 SDValue LowerVectorAllZeroTest(SDValue Op, SelectionDAG &DAG) const;
895
Craig Topperbb772d22013-01-19 23:14:09 +0000896 SDValue LowerVectorIntExtend(SDValue Op, SelectionDAG &DAG) const;
Michael Liao1be96bb2012-10-23 17:34:00 +0000897
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000898 virtual SDValue
899 LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000900 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000901 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000902 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000903 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000904 virtual SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +0000905 LowerCall(CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000906 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000907
908 virtual SDValue
909 LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000910 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000911 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000912 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000913 SDLoc dl, SelectionDAG &DAG) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000914
Evan Chengf8bad082012-04-10 01:51:00 +0000915 virtual bool isUsedByReturnOnly(SDNode *N, SDValue &Chain) const;
Evan Chengd4b08732010-11-30 23:55:39 +0000916
Evan Cheng0663f232011-03-21 01:19:09 +0000917 virtual bool mayBeEmittedAsTailCall(CallInst *CI) const;
918
Patrik Hagglunde09cac92012-12-19 12:02:25 +0000919 virtual MVT
920 getTypeForExtArgOrReturn(MVT VT, ISD::NodeType ExtendKind) const;
Cameron Zwarichac106272011-03-16 22:20:18 +0000921
Kenneth Uildriks07119732009-11-07 02:11:54 +0000922 virtual bool
Eric Christopher0713a9d2011-06-08 23:55:35 +0000923 CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
Bill Wendling318f03f2012-07-19 00:15:11 +0000924 bool isVarArg,
925 const SmallVectorImpl<ISD::OutputArg> &Outs,
926 LLVMContext &Context) const;
Kenneth Uildriks07119732009-11-07 02:11:54 +0000927
Michael Liao32376622012-09-20 03:06:15 +0000928 /// Utility function to emit atomic-load-arith operations (and, or, xor,
929 /// nand, max, min, umax, umin). It takes the corresponding instruction to
930 /// expand, the associated machine basic block, and the associated X86
931 /// opcodes for reg/reg.
932 MachineBasicBlock *EmitAtomicLoadArith(MachineInstr *MI,
933 MachineBasicBlock *MBB) const;
Dale Johannesen867d5492008-10-02 18:53:47 +0000934
Michael Liao32376622012-09-20 03:06:15 +0000935 /// Utility function to emit atomic-load-arith operations (and, or, xor,
936 /// nand, add, sub, swap) for 64-bit operands on 32-bit target.
937 MachineBasicBlock *EmitAtomicLoadArith6432(MachineInstr *MI,
938 MachineBasicBlock *MBB) const;
Dan Gohman55d7b2a2009-03-04 19:44:21 +0000939
Dan Gohman395a8982010-10-12 18:00:49 +0000940 // Utility function to emit the low-level va_arg code for X86-64.
941 MachineBasicBlock *EmitVAARG64WithCustomInserter(
942 MachineInstr *MI,
943 MachineBasicBlock *MBB) const;
944
Dan Gohman0700a562009-08-15 01:38:56 +0000945 /// Utility function to emit the xmm reg save portion of va_start.
946 MachineBasicBlock *EmitVAStartSaveXMMRegsWithCustomInserter(
947 MachineInstr *BInstr,
948 MachineBasicBlock *BB) const;
949
Chris Lattnerd5f4fcc2009-09-02 05:57:00 +0000950 MachineBasicBlock *EmitLoweredSelect(MachineInstr *I,
Dan Gohman25c16532010-05-01 00:01:06 +0000951 MachineBasicBlock *BB) const;
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000952
Michael J. Spencerf509c6c2010-10-21 01:41:01 +0000953 MachineBasicBlock *EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +0000954 MachineBasicBlock *BB) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000955
Rafael Espindola94d32532011-08-30 19:47:04 +0000956 MachineBasicBlock *EmitLoweredSegAlloca(MachineInstr *MI,
957 MachineBasicBlock *BB,
958 bool Is64Bit) const;
959
Eric Christopherb0e1a452010-06-03 04:07:48 +0000960 MachineBasicBlock *EmitLoweredTLSCall(MachineInstr *MI,
961 MachineBasicBlock *BB) const;
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000962
Rafael Espindola5d882892010-11-27 20:43:02 +0000963 MachineBasicBlock *emitLoweredTLSAddr(MachineInstr *MI,
964 MachineBasicBlock *BB) const;
965
Michael Liao97bf3632012-10-15 22:39:43 +0000966 MachineBasicBlock *emitEHSjLjSetJmp(MachineInstr *MI,
967 MachineBasicBlock *MBB) const;
968
969 MachineBasicBlock *emitEHSjLjLongJmp(MachineInstr *MI,
970 MachineBasicBlock *MBB) const;
971
Dan Gohman55d7b2a2009-03-04 19:44:21 +0000972 /// Emit nodes that will be selected as "test Op0,Op0", or something
Dan Gohmanff659b52009-03-07 01:58:32 +0000973 /// equivalent, for use with the given x86 condition code.
Evan Cheng6e45f1d2010-04-26 19:06:11 +0000974 SDValue EmitTest(SDValue Op0, unsigned X86CC, SelectionDAG &DAG) const;
Dan Gohman55d7b2a2009-03-04 19:44:21 +0000975
976 /// Emit nodes that will be selected as "cmp Op0,Op1", or something
Dan Gohmanff659b52009-03-07 01:58:32 +0000977 /// equivalent, for use with the given x86 condition code.
Evan Cheng6e45f1d2010-04-26 19:06:11 +0000978 SDValue EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000979 SelectionDAG &DAG) const;
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000980
981 /// Convert a comparison if required by the subtarget.
982 SDValue ConvertCmpIfNecessary(SDValue Cmp, SelectionDAG &DAG) const;
Chris Lattner76ac0682005-11-15 00:40:23 +0000983 };
Evan Cheng24422d42008-09-03 00:03:49 +0000984
985 namespace X86 {
Bob Wilson3e6fa462012-08-03 04:06:28 +0000986 FastISel *createFastISel(FunctionLoweringInfo &funcInfo,
987 const TargetLibraryInfo *libInfo);
Evan Cheng24422d42008-09-03 00:03:49 +0000988 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000989}
990
Chris Lattner76ac0682005-11-15 00:40:23 +0000991#endif // X86ISELLOWERING_H