blob: dd09aa4ad83419573e2ff285e53e3bd7500dc843 [file] [log] [blame]
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001//=- X86SchedSkylake.td - X86 Skylake Client Scheduling ------*- tablegen -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the machine model for Skylake Client to support
11// instruction scheduling and other instruction cost heuristics.
12//
13//===----------------------------------------------------------------------===//
14
15def SkylakeClientModel : SchedMachineModel {
16 // All x86 instructions are modeled as a single micro-op, and SKylake can
17 // decode 6 instructions per cycle.
18 let IssueWidth = 6;
19 let MicroOpBufferSize = 224; // Based on the reorder buffer.
20 let LoadLatency = 5;
21 let MispredictPenalty = 14;
Simon Pilgrim31a96332018-03-24 20:40:14 +000022
Gadi Haber6f8fbf42017-09-19 06:19:27 +000023 // Based on the LSD (loop-stream detector) queue size and benchmarking data.
24 let LoopMicroOpBufferSize = 50;
25
26 // This flag is set to allow the scheduler to assign a default model to
27 // unrecognized opcodes.
28 let CompleteModel = 0;
29}
30
31let SchedModel = SkylakeClientModel in {
32
33// Skylake Client can issue micro-ops to 8 different ports in one cycle.
34
35// Ports 0, 1, 5, and 6 handle all computation.
36// Port 4 gets the data half of stores. Store data can be available later than
37// the store address, but since we don't model the latency of stores, we can
38// ignore that.
39// Ports 2 and 3 are identical. They handle loads and the address half of
40// stores. Port 7 can handle address calculations.
41def SKLPort0 : ProcResource<1>;
42def SKLPort1 : ProcResource<1>;
43def SKLPort2 : ProcResource<1>;
44def SKLPort3 : ProcResource<1>;
45def SKLPort4 : ProcResource<1>;
46def SKLPort5 : ProcResource<1>;
47def SKLPort6 : ProcResource<1>;
48def SKLPort7 : ProcResource<1>;
49
50// Many micro-ops are capable of issuing on multiple ports.
51def SKLPort01 : ProcResGroup<[SKLPort0, SKLPort1]>;
52def SKLPort23 : ProcResGroup<[SKLPort2, SKLPort3]>;
53def SKLPort237 : ProcResGroup<[SKLPort2, SKLPort3, SKLPort7]>;
54def SKLPort04 : ProcResGroup<[SKLPort0, SKLPort4]>;
55def SKLPort05 : ProcResGroup<[SKLPort0, SKLPort5]>;
56def SKLPort06 : ProcResGroup<[SKLPort0, SKLPort6]>;
57def SKLPort15 : ProcResGroup<[SKLPort1, SKLPort5]>;
58def SKLPort16 : ProcResGroup<[SKLPort1, SKLPort6]>;
59def SKLPort56 : ProcResGroup<[SKLPort5, SKLPort6]>;
60def SKLPort015 : ProcResGroup<[SKLPort0, SKLPort1, SKLPort5]>;
61def SKLPort056 : ProcResGroup<[SKLPort0, SKLPort5, SKLPort6]>;
62def SKLPort0156: ProcResGroup<[SKLPort0, SKLPort1, SKLPort5, SKLPort6]>;
63
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +000064def SKLDivider : ProcResource<1>; // Integer division issued on port 0.
Craig Topper8104f262018-04-02 05:33:28 +000065// FP division and sqrt on port 0.
66def SKLFPDivider : ProcResource<1>;
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +000067
Gadi Haber6f8fbf42017-09-19 06:19:27 +000068// 60 Entry Unified Scheduler
69def SKLPortAny : ProcResGroup<[SKLPort0, SKLPort1, SKLPort2, SKLPort3, SKLPort4,
70 SKLPort5, SKLPort6, SKLPort7]> {
71 let BufferSize=60;
72}
73
74// Loads are 5 cycles, so ReadAfterLd registers needn't be available until 5
75// cycles after the memory operand.
76def : ReadAdvance<ReadAfterLd, 5>;
77
78// Many SchedWrites are defined in pairs with and without a folded load.
79// Instructions with folded loads are usually micro-fused, so they only appear
80// as two micro-ops when queued in the reservation station.
81// This multiclass defines the resource usage for variants with and without
82// folded loads.
83multiclass SKLWriteResPair<X86FoldableSchedWrite SchedRW,
Simon Pilgrim30c38c32018-03-19 14:46:07 +000084 list<ProcResourceKind> ExePorts,
Simon Pilgrime3547af2018-03-25 10:21:19 +000085 int Lat, list<int> Res = [1], int UOps = 1,
86 int LoadLat = 5> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +000087 // Register variant is using a single cycle on ExePort.
Simon Pilgrim30c38c32018-03-19 14:46:07 +000088 def : WriteRes<SchedRW, ExePorts> {
89 let Latency = Lat;
90 let ResourceCycles = Res;
91 let NumMicroOps = UOps;
92 }
Gadi Haber6f8fbf42017-09-19 06:19:27 +000093
Simon Pilgrime3547af2018-03-25 10:21:19 +000094 // Memory variant also uses a cycle on port 2/3 and adds LoadLat cycles to
95 // the latency (default = 5).
Simon Pilgrim30c38c32018-03-19 14:46:07 +000096 def : WriteRes<SchedRW.Folded, !listconcat([SKLPort23], ExePorts)> {
Simon Pilgrime3547af2018-03-25 10:21:19 +000097 let Latency = !add(Lat, LoadLat);
Simon Pilgrim30c38c32018-03-19 14:46:07 +000098 let ResourceCycles = !listconcat([1], Res);
Simon Pilgrime3547af2018-03-25 10:21:19 +000099 let NumMicroOps = !add(UOps, 1);
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000100 }
101}
102
Craig Topperf131b602018-04-06 16:16:46 +0000103// A folded store needs a cycle on port 4 for the store data, and an extra port
104// 2/3/7 cycle to recompute the address.
105def : WriteRes<WriteRMW, [SKLPort237,SKLPort4]>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000106
107// Arithmetic.
Simon Pilgrim2864b462018-05-08 14:55:16 +0000108defm : SKLWriteResPair<WriteALU, [SKLPort0156], 1>; // Simple integer ALU op.
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000109defm : SKLWriteResPair<WriteADC, [SKLPort06], 1>; // Integer ALU + flags op.
Simon Pilgrim2864b462018-05-08 14:55:16 +0000110defm : SKLWriteResPair<WriteIMul, [SKLPort1], 3>; // Integer multiplication.
111defm : SKLWriteResPair<WriteIMul64, [SKLPort1], 3>; // Integer 64-bit multiplication.
Simon Pilgrim25805542018-05-08 13:51:45 +0000112
113defm : SKLWriteResPair<WriteDiv8, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
114defm : SKLWriteResPair<WriteDiv16, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
115defm : SKLWriteResPair<WriteDiv32, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
116defm : SKLWriteResPair<WriteDiv64, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
117defm : SKLWriteResPair<WriteIDiv8, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
118defm : SKLWriteResPair<WriteIDiv16, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
119defm : SKLWriteResPair<WriteIDiv32, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
120defm : SKLWriteResPair<WriteIDiv64, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
121
Simon Pilgrim28e7bcb2018-03-26 21:06:14 +0000122defm : SKLWriteResPair<WriteCRC32, [SKLPort1], 3>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000123
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +0000124def : WriteRes<WriteIMulH, []> { let Latency = 3; } // Integer multiplication, high part.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000125def : WriteRes<WriteLEA, [SKLPort15]>; // LEA instructions can't fold loads.
126
Simon Pilgrim2782a192018-05-17 16:47:30 +0000127defm : SKLWriteResPair<WriteCMOV, [SKLPort06], 1, [1], 1>; // Conditional move.
128defm : SKLWriteResPair<WriteCMOV2, [SKLPort06], 2, [2], 2>; // Conditional (CF + ZF flag) move.
Simon Pilgrim6e160c12018-05-12 18:07:07 +0000129defm : X86WriteRes<WriteFCMOV, [SKLPort1], 3, [1], 1>; // x87 conditional move.
Craig Topperb7baa352018-04-08 17:53:18 +0000130def : WriteRes<WriteSETCC, [SKLPort06]>; // Setcc.
131def : WriteRes<WriteSETCCStore, [SKLPort06,SKLPort4,SKLPort237]> {
132 let Latency = 2;
133 let NumMicroOps = 3;
134}
135
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000136// Bit counts.
137defm : SKLWriteResPair<WriteBitScan, [SKLPort1], 3>;
138defm : SKLWriteResPair<WriteLZCNT, [SKLPort1], 3>;
139defm : SKLWriteResPair<WriteTZCNT, [SKLPort1], 3>;
140defm : SKLWriteResPair<WritePOPCNT, [SKLPort1], 3>;
141
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000142// Integer shifts and rotates.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000143defm : SKLWriteResPair<WriteShift, [SKLPort06], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000144
Craig Topper89310f52018-03-29 20:41:39 +0000145// BMI1 BEXTR, BMI2 BZHI
146defm : SKLWriteResPair<WriteBEXTR, [SKLPort06,SKLPort15], 2, [1,1], 2>;
147defm : SKLWriteResPair<WriteBZHI, [SKLPort15], 1>;
148
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000149// Loads, stores, and moves, not folded with other operations.
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000150defm : X86WriteRes<WriteLoad, [SKLPort23], 5, [1], 1>;
151defm : X86WriteRes<WriteStore, [SKLPort237, SKLPort4], 1, [1,1], 1>;
152defm : X86WriteRes<WriteStoreNT, [SKLPort237, SKLPort4], 1, [1,1], 2>;
153defm : X86WriteRes<WriteMove, [SKLPort0156], 1, [1], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000154
155// Idioms that clear a register, like xorps %xmm0, %xmm0.
156// These can often bypass execution ports completely.
157def : WriteRes<WriteZero, []>;
158
159// Branches don't produce values, so they have no latency, but they still
160// consume resources. Indirect branches can fold loads.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000161defm : SKLWriteResPair<WriteJump, [SKLPort06], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000162
163// Floating point. This covers both scalar and vector operations.
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000164defm : X86WriteRes<WriteFLoad, [SKLPort23], 5, [1], 1>;
165defm : X86WriteRes<WriteFLoadX, [SKLPort23], 6, [1], 1>;
166defm : X86WriteRes<WriteFLoadY, [SKLPort23], 7, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000167defm : X86WriteRes<WriteFMaskedLoad, [SKLPort23,SKLPort015], 7, [1,1], 2>;
168defm : X86WriteRes<WriteFMaskedLoadY, [SKLPort23,SKLPort015], 8, [1,1], 2>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000169defm : X86WriteRes<WriteFStore, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000170defm : X86WriteRes<WriteFStoreX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
171defm : X86WriteRes<WriteFStoreY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000172defm : X86WriteRes<WriteFStoreNT, [SKLPort237,SKLPort4], 1, [1,1], 2>;
173defm : X86WriteRes<WriteFStoreNTX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
174defm : X86WriteRes<WriteFStoreNTY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000175defm : X86WriteRes<WriteFMaskedStore, [SKLPort237,SKLPort0], 2, [1,1], 2>;
176defm : X86WriteRes<WriteFMaskedStoreY, [SKLPort237,SKLPort0], 2, [1,1], 2>;
177defm : X86WriteRes<WriteFMove, [SKLPort015], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000178defm : X86WriteRes<WriteFMoveX, [SKLPort015], 1, [1], 1>;
179defm : X86WriteRes<WriteFMoveY, [SKLPort015], 1, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000180defm : X86WriteRes<WriteEMMS, [SKLPort05,SKLPort0156], 10, [9,1], 10>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000181
Simon Pilgrim1233e122018-05-07 20:52:53 +0000182defm : SKLWriteResPair<WriteFAdd, [SKLPort01], 4, [1], 1, 5>; // Floating point add/sub.
183defm : SKLWriteResPair<WriteFAddX, [SKLPort01], 4, [1], 1, 6>; // Floating point add/sub (XMM).
184defm : SKLWriteResPair<WriteFAddY, [SKLPort01], 4, [1], 1, 7>; // Floating point add/sub (YMM/ZMM).
185defm : SKLWriteResPair<WriteFAdd64, [SKLPort01], 4, [1], 1, 5>; // Floating point double add/sub.
186defm : SKLWriteResPair<WriteFAdd64X, [SKLPort01], 4, [1], 1, 6>; // Floating point double add/sub (XMM).
187defm : SKLWriteResPair<WriteFAdd64Y, [SKLPort01], 4, [1], 1, 7>; // Floating point double add/sub (YMM/ZMM).
188
189defm : SKLWriteResPair<WriteFCmp, [SKLPort01], 4, [1], 1, 5>; // Floating point compare.
190defm : SKLWriteResPair<WriteFCmpX, [SKLPort01], 4, [1], 1, 6>; // Floating point compare (XMM).
191defm : SKLWriteResPair<WriteFCmpY, [SKLPort01], 4, [1], 1, 7>; // Floating point compare (YMM/ZMM).
192defm : SKLWriteResPair<WriteFCmp64, [SKLPort01], 4, [1], 1, 5>; // Floating point double compare.
193defm : SKLWriteResPair<WriteFCmp64X, [SKLPort01], 4, [1], 1, 6>; // Floating point double compare (XMM).
194defm : SKLWriteResPair<WriteFCmp64Y, [SKLPort01], 4, [1], 1, 7>; // Floating point double compare (YMM/ZMM).
195
196defm : SKLWriteResPair<WriteFCom, [SKLPort0], 2>; // Floating point compare to flags.
197
198defm : SKLWriteResPair<WriteFMul, [SKLPort01], 4, [1], 1, 5>; // Floating point multiplication.
199defm : SKLWriteResPair<WriteFMulX, [SKLPort01], 4, [1], 1, 6>; // Floating point multiplication (XMM).
200defm : SKLWriteResPair<WriteFMulY, [SKLPort01], 4, [1], 1, 7>; // Floating point multiplication (YMM/ZMM).
201defm : SKLWriteResPair<WriteFMul64, [SKLPort01], 4, [1], 1, 5>; // Floating point double multiplication.
202defm : SKLWriteResPair<WriteFMul64X, [SKLPort01], 4, [1], 1, 6>; // Floating point double multiplication (XMM).
203defm : SKLWriteResPair<WriteFMul64Y, [SKLPort01], 4, [1], 1, 7>; // Floating point double multiplication (YMM/ZMM).
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000204
205defm : SKLWriteResPair<WriteFDiv, [SKLPort0,SKLFPDivider], 11, [1,3], 1, 5>; // Floating point division.
206//defm : SKLWriteResPair<WriteFDivX, [SKLPort0,SKLFPDivider], 11, [1,3], 1, 6>; // Floating point division (XMM).
207defm : SKLWriteResPair<WriteFDivY, [SKLPort0,SKLFPDivider], 11, [1,5], 1, 7>; // Floating point division (YMM).
208defm : SKLWriteResPair<WriteFDivZ, [SKLPort0,SKLFPDivider], 11, [1,5], 1, 7>; // Floating point division (ZMM).
209//defm : SKLWriteResPair<WriteFDiv64, [SKLPort0,SKLFPDivider], 14, [1,3], 1, 5>; // Floating point double division.
210//defm : SKLWriteResPair<WriteFDiv64X, [SKLPort0,SKLFPDivider], 14, [1,3], 1, 6>; // Floating point double division (XMM).
211//defm : SKLWriteResPair<WriteFDiv64Y, [SKLPort0,SKLFPDivider], 14, [1,5], 1, 7>; // Floating point double division (YMM).
212defm : SKLWriteResPair<WriteFDiv64Z, [SKLPort0,SKLFPDivider], 14, [1,5], 1, 7>; // Floating point double division (ZMM).
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000213
214defm : SKLWriteResPair<WriteFSqrt, [SKLPort0,SKLFPDivider], 12, [1,3], 1, 5>; // Floating point square root.
215defm : SKLWriteResPair<WriteFSqrtX, [SKLPort0,SKLFPDivider], 12, [1,3], 1, 6>; // Floating point square root (XMM).
216defm : SKLWriteResPair<WriteFSqrtY, [SKLPort0,SKLFPDivider], 12, [1,6], 1, 7>; // Floating point square root (YMM).
217defm : SKLWriteResPair<WriteFSqrtZ, [SKLPort0,SKLFPDivider], 12, [1,6], 1, 7>; // Floating point square root (ZMM).
218defm : SKLWriteResPair<WriteFSqrt64, [SKLPort0,SKLFPDivider], 18, [1,6], 1, 5>; // Floating point double square root.
219defm : SKLWriteResPair<WriteFSqrt64X, [SKLPort0,SKLFPDivider], 18, [1,6], 1, 6>; // Floating point double square root (XMM).
220defm : SKLWriteResPair<WriteFSqrt64Y, [SKLPort0,SKLFPDivider], 18, [1,12],1, 7>; // Floating point double square root (YMM).
221defm : SKLWriteResPair<WriteFSqrt64Z, [SKLPort0,SKLFPDivider], 18, [1,12],1, 7>; // Floating point double square root (ZMM).
222defm : SKLWriteResPair<WriteFSqrt80, [SKLPort0,SKLFPDivider], 21, [1,7]>; // Floating point long double square root.
223
Simon Pilgrimc7088682018-05-01 18:06:07 +0000224defm : SKLWriteResPair<WriteFRcp, [SKLPort0], 4, [1], 1, 5>; // Floating point reciprocal estimate.
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000225defm : SKLWriteResPair<WriteFRcpX, [SKLPort0], 4, [1], 1, 6>; // Floating point reciprocal estimate (XMM).
226defm : SKLWriteResPair<WriteFRcpY, [SKLPort0], 4, [1], 1, 7>; // Floating point reciprocal estimate (YMM/ZMM).
227
Simon Pilgrimc7088682018-05-01 18:06:07 +0000228defm : SKLWriteResPair<WriteFRsqrt, [SKLPort0], 4, [1], 1, 5>; // Floating point reciprocal square root estimate.
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000229defm : SKLWriteResPair<WriteFRsqrtX,[SKLPort0], 4, [1], 1, 6>; // Floating point reciprocal square root estimate (XMM).
230defm : SKLWriteResPair<WriteFRsqrtY,[SKLPort0], 4, [1], 1, 7>; // Floating point reciprocal square root estimate (YMM/ZMM).
231
Simon Pilgrim67cc2462018-05-04 15:20:18 +0000232defm : SKLWriteResPair<WriteFMA, [SKLPort01], 4, [1], 1, 5>; // Fused Multiply Add.
233defm : SKLWriteResPair<WriteFMAX, [SKLPort01], 4, [1], 1, 6>; // Fused Multiply Add (XMM).
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +0000234defm : SKLWriteResPair<WriteFMAY, [SKLPort01], 4, [1], 1, 7>; // Fused Multiply Add (YMM/ZMM).
Simon Pilgrim542b20d2018-05-03 22:31:19 +0000235defm : SKLWriteResPair<WriteDPPD, [SKLPort5,SKLPort01], 9, [1,2], 3, 6>; // Floating point double dot product.
236defm : SKLWriteResPair<WriteDPPS, [SKLPort5,SKLPort01], 13, [1,3], 4, 6>; // Floating point single dot product.
237defm : SKLWriteResPair<WriteDPPSY, [SKLPort5,SKLPort01], 13, [1,3], 4, 7>; // Floating point single dot product (YMM).
Simon Pilgrimd14d2e72018-04-20 21:16:05 +0000238defm : SKLWriteResPair<WriteFSign, [SKLPort0], 1>; // Floating point fabs/fchs.
Simon Pilgrimbe51b202018-05-04 12:59:24 +0000239defm : SKLWriteResPair<WriteFRnd, [SKLPort01], 8, [2], 2, 6>; // Floating point rounding.
240defm : SKLWriteResPair<WriteFRndY, [SKLPort01], 8, [2], 2, 7>; // Floating point rounding (YMM/ZMM).
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +0000241defm : SKLWriteResPair<WriteFLogic, [SKLPort015], 1, [1], 1, 6>; // Floating point and/or/xor logicals.
242defm : SKLWriteResPair<WriteFLogicY, [SKLPort015], 1, [1], 1, 7>; // Floating point and/or/xor logicals (YMM/ZMM).
Simon Pilgrim210286e2018-05-08 10:28:03 +0000243defm : SKLWriteResPair<WriteFTest, [SKLPort0], 2, [1], 1, 6>; // Floating point TEST instructions.
244defm : SKLWriteResPair<WriteFTestY, [SKLPort0], 2, [1], 1, 7>; // Floating point TEST instructions (YMM/ZMM).
Simon Pilgrim819f2182018-05-02 17:58:50 +0000245defm : SKLWriteResPair<WriteFShuffle, [SKLPort5], 1, [1], 1, 6>; // Floating point vector shuffles.
Simon Pilgrimdd8eae12018-05-01 14:25:01 +0000246defm : SKLWriteResPair<WriteFShuffleY, [SKLPort5], 1, [1], 1, 7>; // Floating point vector shuffles (YMM/ZMM).
Simon Pilgrim819f2182018-05-02 17:58:50 +0000247defm : SKLWriteResPair<WriteFVarShuffle, [SKLPort5], 1, [1], 1, 6>; // Floating point vector shuffles.
248defm : SKLWriteResPair<WriteFVarShuffleY, [SKLPort5], 1, [1], 1, 7>; // Floating point vector shuffles.
Simon Pilgrim06e16542018-04-22 18:35:53 +0000249defm : SKLWriteResPair<WriteFBlend, [SKLPort015], 1, [1], 1, 6>; // Floating point vector blends.
Simon Pilgrim8a937e02018-04-27 18:19:48 +0000250defm : SKLWriteResPair<WriteFBlendY, [SKLPort015], 1, [1], 1, 7>; // Floating point vector blends.
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000251defm : SKLWriteResPair<WriteFVarBlend, [SKLPort015], 2, [2], 2, 6>; // Fp vector variable blends.
Simon Pilgrim8a937e02018-04-27 18:19:48 +0000252defm : SKLWriteResPair<WriteFVarBlendY,[SKLPort015], 2, [2], 2, 7>; // Fp vector variable blends.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000253
254// FMA Scheduling helper class.
255// class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; }
256
257// Vector integer operations.
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000258defm : X86WriteRes<WriteVecLoad, [SKLPort23], 5, [1], 1>;
259defm : X86WriteRes<WriteVecLoadX, [SKLPort23], 6, [1], 1>;
260defm : X86WriteRes<WriteVecLoadY, [SKLPort23], 7, [1], 1>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000261defm : X86WriteRes<WriteVecLoadNT, [SKLPort23], 6, [1], 1>;
262defm : X86WriteRes<WriteVecLoadNTY, [SKLPort23], 7, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000263defm : X86WriteRes<WriteVecMaskedLoad, [SKLPort23,SKLPort015], 7, [1,1], 2>;
264defm : X86WriteRes<WriteVecMaskedLoadY, [SKLPort23,SKLPort015], 8, [1,1], 2>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000265defm : X86WriteRes<WriteVecStore, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000266defm : X86WriteRes<WriteVecStoreX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
267defm : X86WriteRes<WriteVecStoreY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000268defm : X86WriteRes<WriteVecStoreNT, [SKLPort237,SKLPort4], 1, [1,1], 2>;
269defm : X86WriteRes<WriteVecStoreNTY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000270defm : X86WriteRes<WriteVecMaskedStore, [SKLPort237,SKLPort0], 2, [1,1], 2>;
271defm : X86WriteRes<WriteVecMaskedStoreY, [SKLPort237,SKLPort0], 2, [1,1], 2>;
272defm : X86WriteRes<WriteVecMove, [SKLPort015], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000273defm : X86WriteRes<WriteVecMoveX, [SKLPort015], 1, [1], 1>;
274defm : X86WriteRes<WriteVecMoveY, [SKLPort015], 1, [1], 1>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000275
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000276defm : SKLWriteResPair<WriteVecALU, [SKLPort05], 1, [1], 1, 5>; // Vector integer ALU op, no logicals.
277defm : SKLWriteResPair<WriteVecALUX, [SKLPort01], 1, [1], 1, 6>; // Vector integer ALU op, no logicals (XMM).
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000278defm : SKLWriteResPair<WriteVecALUY, [SKLPort01], 1, [1], 1, 7>; // Vector integer ALU op, no logicals (YMM/ZMM).
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000279defm : SKLWriteResPair<WriteVecLogic, [SKLPort05], 1, [1], 1, 5>; // Vector integer and/or/xor.
280defm : SKLWriteResPair<WriteVecLogicX,[SKLPort015], 1, [1], 1, 6>; // Vector integer and/or/xor (XMM).
Simon Pilgrim57f2b182018-05-01 12:39:17 +0000281defm : SKLWriteResPair<WriteVecLogicY,[SKLPort015], 1, [1], 1, 7>; // Vector integer and/or/xor (YMM/ZMM).
Simon Pilgrim210286e2018-05-08 10:28:03 +0000282defm : SKLWriteResPair<WriteVecTest, [SKLPort0,SKLPort5], 3, [1,1], 2, 6>; // Vector integer TEST instructions.
283defm : SKLWriteResPair<WriteVecTestY, [SKLPort0,SKLPort5], 3, [1,1], 2, 7>; // Vector integer TEST instructions (YMM/ZMM).
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000284defm : SKLWriteResPair<WriteVecIMul, [SKLPort0] , 4, [1], 1, 5>; // Vector integer multiply.
285defm : SKLWriteResPair<WriteVecIMulX, [SKLPort01], 4, [1], 1, 6>; // Vector integer multiply (XMM).
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000286defm : SKLWriteResPair<WriteVecIMulY, [SKLPort01], 4, [1], 1, 7>; // Vector integer multiply (YMM/ZMM).
287defm : SKLWriteResPair<WritePMULLD, [SKLPort01], 10, [2], 2, 6>; // Vector PMULLD.
288defm : SKLWriteResPair<WritePMULLDY, [SKLPort01], 10, [2], 2, 7>; // Vector PMULLD (YMM/ZMM).
Simon Pilgrim819f2182018-05-02 17:58:50 +0000289defm : SKLWriteResPair<WriteShuffle, [SKLPort5], 1, [1], 1, 5>; // Vector shuffles.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000290defm : SKLWriteResPair<WriteShuffleX, [SKLPort5], 1, [1], 1, 6>; // Vector shuffles (XMM).
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000291defm : SKLWriteResPair<WriteShuffleY, [SKLPort5], 1, [1], 1, 7>; // Vector shuffles (YMM/ZMM).
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000292defm : SKLWriteResPair<WriteVarShuffle, [SKLPort5], 1, [1], 1, 5>; // Vector shuffles.
293defm : SKLWriteResPair<WriteVarShuffleX, [SKLPort5], 1, [1], 1, 6>; // Vector shuffles (XMM).
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000294defm : SKLWriteResPair<WriteVarShuffleY, [SKLPort5], 1, [1], 1, 7>; // Vector shuffles (YMM/ZMM).
Simon Pilgrim06e16542018-04-22 18:35:53 +0000295defm : SKLWriteResPair<WriteBlend, [SKLPort5], 1, [1], 1, 6>; // Vector blends.
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000296defm : SKLWriteResPair<WriteBlendY, [SKLPort5], 1, [1], 1, 7>; // Vector blends (YMM/ZMM).
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000297defm : SKLWriteResPair<WriteVarBlend, [SKLPort015], 2, [2], 2, 6>; // Vector variable blends.
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000298defm : SKLWriteResPair<WriteVarBlendY, [SKLPort015], 2, [2], 2, 6>; // Vector variable blends (YMM/ZMM).
Simon Pilgrima41ae2f2018-04-22 10:39:16 +0000299defm : SKLWriteResPair<WriteMPSAD, [SKLPort5], 4, [2], 2, 6>; // Vector MPSAD.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000300defm : SKLWriteResPair<WriteMPSADY, [SKLPort5], 4, [2], 2, 7>; // Vector MPSAD (YMM/ZMM).
301defm : SKLWriteResPair<WritePSADBW, [SKLPort5], 3, [1], 1, 5>; // Vector PSADBW.
302defm : SKLWriteResPair<WritePSADBWX, [SKLPort5], 3, [1], 1, 6>; // Vector PSADBW (XMM).
303defm : SKLWriteResPair<WritePSADBWY, [SKLPort5], 3, [1], 1, 7>; // Vector PSADBW (YMM/ZMM).
Simon Pilgrim27bc83e2018-04-24 18:49:25 +0000304defm : SKLWriteResPair<WritePHMINPOS, [SKLPort01], 4, [1], 1, 6>; // Vector PHMINPOS.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000305
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000306// Vector integer shifts.
307defm : SKLWriteResPair<WriteVecShift, [SKLPort0], 1, [1], 1, 5>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000308defm : X86WriteRes<WriteVecShiftX, [SKLPort5,SKLPort01], 2, [1,1], 2>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000309defm : X86WriteRes<WriteVecShiftY, [SKLPort5,SKLPort01], 4, [1,1], 2>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000310defm : X86WriteRes<WriteVecShiftXLd, [SKLPort01,SKLPort23], 7, [1,1], 2>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000311defm : X86WriteRes<WriteVecShiftYLd, [SKLPort01,SKLPort23], 8, [1,1], 2>;
312
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000313defm : SKLWriteResPair<WriteVecShiftImm, [SKLPort0], 1, [1], 1, 5>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000314defm : SKLWriteResPair<WriteVecShiftImmX, [SKLPort01], 1, [1], 1, 6>; // Vector integer immediate shifts (XMM).
315defm : SKLWriteResPair<WriteVecShiftImmY, [SKLPort01], 1, [1], 1, 7>; // Vector integer immediate shifts (YMM/ZMM).
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000316defm : SKLWriteResPair<WriteVarVecShift, [SKLPort01], 1, [1], 1, 6>; // Variable vector shifts.
317defm : SKLWriteResPair<WriteVarVecShiftY, [SKLPort01], 1, [1], 1, 7>; // Variable vector shifts (YMM/ZMM).
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000318
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000319// Vector insert/extract operations.
320def : WriteRes<WriteVecInsert, [SKLPort5]> {
321 let Latency = 2;
322 let NumMicroOps = 2;
323 let ResourceCycles = [2];
324}
325def : WriteRes<WriteVecInsertLd, [SKLPort5,SKLPort23]> {
326 let Latency = 6;
327 let NumMicroOps = 2;
328}
Simon Pilgrim819f2182018-05-02 17:58:50 +0000329def: InstRW<[WriteVecInsertLd], (instregex "(V?)MOV(H|L)(PD|PS)rm")>;
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000330
331def : WriteRes<WriteVecExtract, [SKLPort0,SKLPort5]> {
332 let Latency = 3;
333 let NumMicroOps = 2;
334}
335def : WriteRes<WriteVecExtractSt, [SKLPort4,SKLPort5,SKLPort237]> {
336 let Latency = 2;
337 let NumMicroOps = 3;
338}
339
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000340// Conversion between integer and float.
Simon Pilgrim5647e892018-05-16 10:53:45 +0000341defm : SKLWriteResPair<WriteCvtSS2I, [SKLPort1], 3>;
342defm : SKLWriteResPair<WriteCvtPS2I, [SKLPort1], 3>;
343defm : SKLWriteResPair<WriteCvtPS2IY, [SKLPort1], 3>;
344defm : SKLWriteResPair<WriteCvtSD2I, [SKLPort1], 3>;
345defm : SKLWriteResPair<WriteCvtPD2I, [SKLPort1], 3>;
346defm : SKLWriteResPair<WriteCvtPD2IY, [SKLPort1], 3>;
347
348defm : SKLWriteResPair<WriteCvtI2SS, [SKLPort1], 4>;
349defm : SKLWriteResPair<WriteCvtI2PS, [SKLPort1], 4>;
350defm : SKLWriteResPair<WriteCvtI2PSY, [SKLPort1], 4>;
351defm : SKLWriteResPair<WriteCvtI2SD, [SKLPort1], 4>;
352defm : SKLWriteResPair<WriteCvtI2PD, [SKLPort1], 4>;
353defm : SKLWriteResPair<WriteCvtI2PDY, [SKLPort1], 4>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000354
355defm : SKLWriteResPair<WriteCvtSS2SD, [SKLPort1], 3>;
356defm : SKLWriteResPair<WriteCvtPS2PD, [SKLPort1], 3>;
357defm : SKLWriteResPair<WriteCvtPS2PDY, [SKLPort1], 3>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000358defm : SKLWriteResPair<WriteCvtSD2SS, [SKLPort1], 3>;
359defm : SKLWriteResPair<WriteCvtPD2PS, [SKLPort1], 3>;
360defm : SKLWriteResPair<WriteCvtPD2PSY, [SKLPort1], 3>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000361
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000362defm : X86WriteRes<WriteCvtPH2PS, [SKLPort5,SKLPort015], 5, [1,1], 2>;
363defm : X86WriteRes<WriteCvtPH2PSY, [SKLPort5,SKLPort01], 7, [1,1], 2>;
364defm : X86WriteRes<WriteCvtPH2PSLd, [SKLPort23,SKLPort01], 9, [1,1], 2>;
365defm : X86WriteRes<WriteCvtPH2PSYLd, [SKLPort23,SKLPort01], 10, [1,1], 2>;
366
367defm : X86WriteRes<WriteCvtPS2PH, [SKLPort5,SKLPort015], 5, [1,1], 2>;
368defm : X86WriteRes<WriteCvtPS2PHY, [SKLPort5,SKLPort01], 7, [1,1], 2>;
369defm : X86WriteRes<WriteCvtPS2PHSt, [SKLPort4,SKLPort5,SKLPort237,SKLPort01], 6, [1,1,1,1], 4>;
370defm : X86WriteRes<WriteCvtPS2PHYSt, [SKLPort4,SKLPort5,SKLPort237,SKLPort01], 8, [1,1,1,1], 4>;
371
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000372// Strings instructions.
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000373
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000374// Packed Compare Implicit Length Strings, Return Mask
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000375def : WriteRes<WritePCmpIStrM, [SKLPort0]> {
376 let Latency = 10;
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000377 let NumMicroOps = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000378 let ResourceCycles = [3];
379}
380def : WriteRes<WritePCmpIStrMLd, [SKLPort0, SKLPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000381 let Latency = 16;
382 let NumMicroOps = 4;
383 let ResourceCycles = [3,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000384}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000385
386// Packed Compare Explicit Length Strings, Return Mask
387def : WriteRes<WritePCmpEStrM, [SKLPort0, SKLPort5, SKLPort015, SKLPort0156]> {
388 let Latency = 19;
389 let NumMicroOps = 9;
390 let ResourceCycles = [4,3,1,1];
391}
392def : WriteRes<WritePCmpEStrMLd, [SKLPort0, SKLPort5,SKLPort23, SKLPort015, SKLPort0156]> {
393 let Latency = 25;
394 let NumMicroOps = 10;
395 let ResourceCycles = [4,3,1,1,1];
396}
397
398// Packed Compare Implicit Length Strings, Return Index
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000399def : WriteRes<WritePCmpIStrI, [SKLPort0]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000400 let Latency = 10;
401 let NumMicroOps = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000402 let ResourceCycles = [3];
403}
404def : WriteRes<WritePCmpIStrILd, [SKLPort0, SKLPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000405 let Latency = 16;
406 let NumMicroOps = 4;
407 let ResourceCycles = [3,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000408}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000409
410// Packed Compare Explicit Length Strings, Return Index
411def : WriteRes<WritePCmpEStrI, [SKLPort0, SKLPort5, SKLPort0156]> {
412 let Latency = 18;
413 let NumMicroOps = 8;
414 let ResourceCycles = [4,3,1];
415}
416def : WriteRes<WritePCmpEStrILd, [SKLPort0, SKLPort5, SKLPort23, SKLPort0156]> {
417 let Latency = 24;
418 let NumMicroOps = 9;
419 let ResourceCycles = [4,3,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000420}
421
Simon Pilgrima2f26782018-03-27 20:38:54 +0000422// MOVMSK Instructions.
Simon Pilgrimbf4c8c02018-05-04 14:54:33 +0000423def : WriteRes<WriteFMOVMSK, [SKLPort0]> { let Latency = 2; }
424def : WriteRes<WriteVecMOVMSK, [SKLPort0]> { let Latency = 2; }
425def : WriteRes<WriteVecMOVMSKY, [SKLPort0]> { let Latency = 2; }
426def : WriteRes<WriteMMXMOVMSK, [SKLPort0]> { let Latency = 2; }
Simon Pilgrima2f26782018-03-27 20:38:54 +0000427
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000428// AES instructions.
Simon Pilgrim7684e052018-03-22 13:18:08 +0000429def : WriteRes<WriteAESDecEnc, [SKLPort0]> { // Decryption, encryption.
430 let Latency = 4;
431 let NumMicroOps = 1;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000432 let ResourceCycles = [1];
433}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000434def : WriteRes<WriteAESDecEncLd, [SKLPort0, SKLPort23]> {
435 let Latency = 10;
436 let NumMicroOps = 2;
437 let ResourceCycles = [1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000438}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000439
440def : WriteRes<WriteAESIMC, [SKLPort0]> { // InvMixColumn.
441 let Latency = 8;
442 let NumMicroOps = 2;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000443 let ResourceCycles = [2];
444}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000445def : WriteRes<WriteAESIMCLd, [SKLPort0, SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000446 let Latency = 14;
Simon Pilgrim7684e052018-03-22 13:18:08 +0000447 let NumMicroOps = 3;
448 let ResourceCycles = [2,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000449}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000450
451def : WriteRes<WriteAESKeyGen, [SKLPort0, SKLPort5, SKLPort015]> { // Key Generation.
452 let Latency = 20;
453 let NumMicroOps = 11;
454 let ResourceCycles = [3,6,2];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000455}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000456def : WriteRes<WriteAESKeyGenLd, [SKLPort0, SKLPort5, SKLPort23, SKLPort015]> {
457 let Latency = 25;
458 let NumMicroOps = 11;
459 let ResourceCycles = [3,6,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000460}
461
462// Carry-less multiplication instructions.
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000463def : WriteRes<WriteCLMul, [SKLPort5]> {
464 let Latency = 6;
465 let NumMicroOps = 1;
466 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000467}
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000468def : WriteRes<WriteCLMulLd, [SKLPort5, SKLPort23]> {
469 let Latency = 12;
470 let NumMicroOps = 2;
471 let ResourceCycles = [1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000472}
473
474// Catch-all for expensive system instructions.
475def : WriteRes<WriteSystem, [SKLPort0156]> { let Latency = 100; } // def WriteSystem : SchedWrite;
476
477// AVX2.
Simon Pilgrim819f2182018-05-02 17:58:50 +0000478defm : SKLWriteResPair<WriteFShuffle256, [SKLPort5], 3, [1], 1, 7>; // Fp 256-bit width vector shuffles.
479defm : SKLWriteResPair<WriteFVarShuffle256, [SKLPort5], 3, [1], 1, 7>; // Fp 256-bit width vector variable shuffles.
480defm : SKLWriteResPair<WriteShuffle256, [SKLPort5], 3, [1], 1, 7>; // 256-bit width vector shuffles.
481defm : SKLWriteResPair<WriteVarShuffle256, [SKLPort5], 3, [1], 1, 7>; // 256-bit width vector variable shuffles.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000482
483// Old microcoded instructions that nobody use.
484def : WriteRes<WriteMicrocoded, [SKLPort0156]> { let Latency = 100; } // def WriteMicrocoded : SchedWrite;
485
486// Fence instructions.
487def : WriteRes<WriteFence, [SKLPort23, SKLPort4]>;
488
Craig Topper05242bf2018-04-21 18:07:36 +0000489// Load/store MXCSR.
490def : WriteRes<WriteLDMXCSR, [SKLPort0,SKLPort23,SKLPort0156]> { let Latency = 7; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
491def : WriteRes<WriteSTMXCSR, [SKLPort4,SKLPort5,SKLPort237]> { let Latency = 2; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
492
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000493// Nop, not very useful expect it provides a model for nops!
494def : WriteRes<WriteNop, []>;
495
496////////////////////////////////////////////////////////////////////////////////
497// Horizontal add/sub instructions.
498////////////////////////////////////////////////////////////////////////////////
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000499
Simon Pilgrimc3c767b2018-04-27 16:11:57 +0000500defm : SKLWriteResPair<WriteFHAdd, [SKLPort5,SKLPort01], 6, [2,1], 3, 6>;
501defm : SKLWriteResPair<WriteFHAddY, [SKLPort5,SKLPort01], 6, [2,1], 3, 7>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000502defm : SKLWriteResPair<WritePHAdd, [SKLPort5,SKLPort05], 3, [2,1], 3, 5>;
503defm : SKLWriteResPair<WritePHAddX, [SKLPort5,SKLPort015], 3, [2,1], 3, 6>;
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000504defm : SKLWriteResPair<WritePHAddY, [SKLPort5,SKLPort015], 3, [2,1], 3, 7>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000505
506// Remaining instrs.
507
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000508def SKLWriteResGroup1 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000509 let Latency = 1;
510 let NumMicroOps = 1;
511 let ResourceCycles = [1];
512}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000513def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PADDS(B|W)irr",
514 "MMX_PADDUS(B|W)irr",
515 "MMX_PAVG(B|W)irr",
516 "MMX_PCMPEQ(B|D|W)irr",
517 "MMX_PCMPGT(B|D|W)irr",
518 "MMX_P(MAX|MIN)SWirr",
519 "MMX_P(MAX|MIN)UBirr",
520 "MMX_PSUBS(B|W)irr",
521 "MMX_PSUBUS(B|W)irr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000522
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000523def SKLWriteResGroup3 : SchedWriteRes<[SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000524 let Latency = 1;
525 let NumMicroOps = 1;
526 let ResourceCycles = [1];
527}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000528def: InstRW<[SKLWriteResGroup3], (instregex "COM(P?)_FST0r",
Craig Topperfc179c62018-03-22 04:23:41 +0000529 "MMX_MOVD64rr",
530 "MMX_MOVD64to64rr",
Simon Pilgrima3686c92018-05-10 19:08:06 +0000531 "UCOM_F(P?)r",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000532 "(V?)MOV64toPQIrr",
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +0000533 "(V?)MOVDI2PDIrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000534
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000535def SKLWriteResGroup4 : SchedWriteRes<[SKLPort6]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000536 let Latency = 1;
537 let NumMicroOps = 1;
538 let ResourceCycles = [1];
539}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000540def: InstRW<[SKLWriteResGroup4], (instregex "JMP(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000541
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000542def SKLWriteResGroup6 : SchedWriteRes<[SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000543 let Latency = 1;
544 let NumMicroOps = 1;
545 let ResourceCycles = [1];
546}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000547def: InstRW<[SKLWriteResGroup6], (instrs FINCSTP, FNOP)>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000548def: InstRW<[SKLWriteResGroup6], (instregex "MMX_MOVQ64rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000549
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000550def SKLWriteResGroup7 : SchedWriteRes<[SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000551 let Latency = 1;
552 let NumMicroOps = 1;
553 let ResourceCycles = [1];
554}
Simon Pilgrim455d0b22018-04-23 13:24:17 +0000555def: InstRW<[SKLWriteResGroup7], (instrs CDQ, CQO, CLAC, STAC)>;
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000556def: InstRW<[SKLWriteResGroup7], (instregex "BT(16|32|64)ri8",
Craig Topperfc179c62018-03-22 04:23:41 +0000557 "BT(16|32|64)rr",
558 "BTC(16|32|64)ri8",
559 "BTC(16|32|64)rr",
560 "BTR(16|32|64)ri8",
561 "BTR(16|32|64)rr",
562 "BTS(16|32|64)ri8",
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000563 "BTS(16|32|64)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000564
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000565def SKLWriteResGroup8 : SchedWriteRes<[SKLPort15]> {
566 let Latency = 1;
567 let NumMicroOps = 1;
568 let ResourceCycles = [1];
569}
Craig Topperfc179c62018-03-22 04:23:41 +0000570def: InstRW<[SKLWriteResGroup8], (instregex "ANDN(32|64)rr",
571 "BLSI(32|64)rr",
572 "BLSMSK(32|64)rr",
Simon Pilgrimed09ebb2018-04-23 21:04:23 +0000573 "BLSR(32|64)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000574
575def SKLWriteResGroup9 : SchedWriteRes<[SKLPort015]> {
576 let Latency = 1;
577 let NumMicroOps = 1;
578 let ResourceCycles = [1];
579}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000580def: InstRW<[SKLWriteResGroup9], (instregex "(V?)PADD(B|D|Q|W)(Y?)rr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000581 "VPBLENDD(Y?)rri",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000582 "(V?)PSUB(B|D|Q|W)(Y?)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000583
584def SKLWriteResGroup10 : SchedWriteRes<[SKLPort0156]> {
585 let Latency = 1;
586 let NumMicroOps = 1;
587 let ResourceCycles = [1];
588}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000589def: InstRW<[SKLWriteResGroup10], (instrs CBW, CWDE, CDQE,
590 CLC, CMC, STC)>;
Simon Pilgrimd5ada492018-04-29 15:33:15 +0000591def: InstRW<[SKLWriteResGroup10], (instrs LAHF, SAHF)>; // TODO: This doesn't match Agner's data
Simon Pilgrima3686c92018-05-10 19:08:06 +0000592def: InstRW<[SKLWriteResGroup10], (instregex "NOOP",
Craig Topperfc179c62018-03-22 04:23:41 +0000593 "SGDT64m",
594 "SIDT64m",
Craig Topperfc179c62018-03-22 04:23:41 +0000595 "SMSW16m",
Craig Topperfc179c62018-03-22 04:23:41 +0000596 "STRm",
Craig Topperb5f26592018-04-19 18:00:17 +0000597 "SYSCALL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000598
599def SKLWriteResGroup11 : SchedWriteRes<[SKLPort4,SKLPort237]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000600 let Latency = 1;
601 let NumMicroOps = 2;
602 let ResourceCycles = [1,1];
603}
Craig Topperfc179c62018-03-22 04:23:41 +0000604def: InstRW<[SKLWriteResGroup11], (instregex "FBSTPm",
Craig Topperfc179c62018-03-22 04:23:41 +0000605 "MMX_MOVD64mr",
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000606 "ST_FP(32|64|80)m",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000607 "(V?)MOV(H|L)(PD|PS)mr",
Craig Topper972bdbd2018-03-25 17:33:14 +0000608 "(V?)MOVPDI2DImr",
609 "(V?)MOVPQI2QImr",
610 "(V?)MOVPQIto64mr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000611 "(V?)MOV(SD|SS)mr",
Craig Topperfc179c62018-03-22 04:23:41 +0000612 "VMPTRSTm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000613
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000614def SKLWriteResGroup12 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000615 let Latency = 2;
616 let NumMicroOps = 1;
617 let ResourceCycles = [1];
618}
Simon Pilgrim31a96332018-03-24 20:40:14 +0000619def: InstRW<[SKLWriteResGroup12], (instregex "MMX_MOVD64from64rr",
Craig Topperfc179c62018-03-22 04:23:41 +0000620 "MMX_MOVD64grr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000621 "(V?)MOVPDI2DIrr",
Simon Pilgrim210286e2018-05-08 10:28:03 +0000622 "(V?)MOVPQIto64rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000623
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000624def SKLWriteResGroup13 : SchedWriteRes<[SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000625 let Latency = 2;
626 let NumMicroOps = 2;
627 let ResourceCycles = [2];
628}
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000629def: InstRW<[SKLWriteResGroup13], (instregex "MMX_MOVQ2DQrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000630
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000631def SKLWriteResGroup14 : SchedWriteRes<[SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000632 let Latency = 2;
633 let NumMicroOps = 2;
634 let ResourceCycles = [2];
635}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000636def: InstRW<[SKLWriteResGroup14], (instrs FDECSTP)>;
637def: InstRW<[SKLWriteResGroup14], (instregex "MMX_MOVDQ2Qrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000638
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000639def SKLWriteResGroup15 : SchedWriteRes<[SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000640 let Latency = 2;
641 let NumMicroOps = 2;
642 let ResourceCycles = [2];
643}
Simon Pilgrim2782a192018-05-17 16:47:30 +0000644def: InstRW<[SKLWriteResGroup15], (instregex "ROL(8|16|32|64)r1",
Craig Topperfc179c62018-03-22 04:23:41 +0000645 "ROL(8|16|32|64)ri",
646 "ROR(8|16|32|64)r1",
647 "ROR(8|16|32|64)ri",
648 "SET(A|BE)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000649
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000650def SKLWriteResGroup17 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000651 let Latency = 2;
652 let NumMicroOps = 2;
653 let ResourceCycles = [2];
654}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000655def: InstRW<[SKLWriteResGroup17], (instrs LFENCE,
656 WAIT,
657 XGETBV)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000658
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000659def SKLWriteResGroup20 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000660 let Latency = 2;
661 let NumMicroOps = 2;
662 let ResourceCycles = [1,1];
663}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000664def: InstRW<[SKLWriteResGroup20], (instregex "CLFLUSH")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000665
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000666def SKLWriteResGroup21 : SchedWriteRes<[SKLPort237,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000667 let Latency = 2;
668 let NumMicroOps = 2;
669 let ResourceCycles = [1,1];
670}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000671def: InstRW<[SKLWriteResGroup21], (instrs SFENCE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000672
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000673def SKLWriteResGroup22 : SchedWriteRes<[SKLPort06,SKLPort15]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000674 let Latency = 2;
675 let NumMicroOps = 2;
676 let ResourceCycles = [1,1];
677}
Craig Topper498875f2018-04-04 17:54:19 +0000678def: InstRW<[SKLWriteResGroup22], (instrs BSWAP64r)>;
679
680def SKLWriteResGroup22_1 : SchedWriteRes<[SKLPort15]> {
681 let Latency = 1;
682 let NumMicroOps = 1;
683 let ResourceCycles = [1];
684}
685def: InstRW<[SKLWriteResGroup22_1], (instrs BSWAP32r)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000686
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000687def SKLWriteResGroup23 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000688 let Latency = 2;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000689 let NumMicroOps = 2;
690 let ResourceCycles = [1,1];
691}
Craig Topper2d451e72018-03-18 08:38:06 +0000692def: InstRW<[SKLWriteResGroup23], (instrs CWD)>;
Craig Topperb4c78732018-03-19 19:00:32 +0000693def: InstRW<[SKLWriteResGroup23], (instrs JCXZ, JECXZ, JRCXZ)>;
Craig Topperfc179c62018-03-22 04:23:41 +0000694def: InstRW<[SKLWriteResGroup23], (instregex "ADC8i8",
695 "ADC8ri",
696 "SBB8i8",
697 "SBB8ri")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000698
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000699def SKLWriteResGroup25 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237]> {
700 let Latency = 2;
701 let NumMicroOps = 3;
702 let ResourceCycles = [1,1,1];
703}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000704def: InstRW<[SKLWriteResGroup25], (instrs FNSTCW16m)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000705
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000706def SKLWriteResGroup27 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort15]> {
707 let Latency = 2;
708 let NumMicroOps = 3;
709 let ResourceCycles = [1,1,1];
710}
711def: InstRW<[SKLWriteResGroup27], (instregex "MOVBE(16|32|64)mr")>;
712
713def SKLWriteResGroup28 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> {
714 let Latency = 2;
715 let NumMicroOps = 3;
716 let ResourceCycles = [1,1,1];
717}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000718def: InstRW<[SKLWriteResGroup28], (instrs PUSH16r, PUSH32r, PUSH64r,
719 STOSB, STOSL, STOSQ, STOSW)>;
Craig Topperfc179c62018-03-22 04:23:41 +0000720def: InstRW<[SKLWriteResGroup28], (instregex "PUSH(16|32|64)rmr",
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000721 "PUSH64i8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000722
723def SKLWriteResGroup29 : SchedWriteRes<[SKLPort1]> {
724 let Latency = 3;
725 let NumMicroOps = 1;
726 let ResourceCycles = [1];
727}
Simon Pilgrim6e160c12018-05-12 18:07:07 +0000728def: InstRW<[SKLWriteResGroup29], (instregex "PDEP(32|64)rr",
Craig Topperfc179c62018-03-22 04:23:41 +0000729 "PEXT(32|64)rr",
Craig Topperfc179c62018-03-22 04:23:41 +0000730 "SHLD(16|32|64)rri8",
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000731 "SHRD(16|32|64)rri8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000732
Clement Courbet327fac42018-03-07 08:14:02 +0000733def SKLWriteResGroup29_16i : SchedWriteRes<[SKLPort1, SKLPort0156]> {
Craig Topperf846e2d2018-04-19 05:34:05 +0000734 let Latency = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000735 let NumMicroOps = 2;
736 let ResourceCycles = [1,1];
737}
Clement Courbet327fac42018-03-07 08:14:02 +0000738def: InstRW<[SKLWriteResGroup29_16i], (instrs IMUL16rri, IMUL16rri8)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000739
740def SKLWriteResGroup30 : SchedWriteRes<[SKLPort5]> {
741 let Latency = 3;
742 let NumMicroOps = 1;
743 let ResourceCycles = [1];
744}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000745def: InstRW<[SKLWriteResGroup30], (instregex "(ADD|SUB|SUBR)_(FPrST0|FST0r|FrST0)",
Simon Pilgrim74ccc6a2018-04-21 19:11:55 +0000746 "VPBROADCASTBrr",
Simon Pilgrim825ead92018-04-21 20:45:12 +0000747 "VPBROADCASTWrr",
Simon Pilgrime480ed02018-05-07 18:25:19 +0000748 "(V?)PCMPGTQ(Y?)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000749
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000750def SKLWriteResGroup32 : SchedWriteRes<[SKLPort0,SKLPort0156]> {
751 let Latency = 3;
752 let NumMicroOps = 2;
753 let ResourceCycles = [1,1];
754}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000755def: InstRW<[SKLWriteResGroup32], (instrs FNSTSW16r)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000756
757def SKLWriteResGroup33 : SchedWriteRes<[SKLPort06]> {
758 let Latency = 3;
759 let NumMicroOps = 3;
760 let ResourceCycles = [3];
761}
Craig Topperfc179c62018-03-22 04:23:41 +0000762def: InstRW<[SKLWriteResGroup33], (instregex "ROL(8|16|32|64)rCL",
763 "ROR(8|16|32|64)rCL",
764 "SAR(8|16|32|64)rCL",
765 "SHL(8|16|32|64)rCL",
766 "SHR(8|16|32|64)rCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000767
768def SKLWriteResGroup34 : SchedWriteRes<[SKLPort0156]> {
Craig Topperb5f26592018-04-19 18:00:17 +0000769 let Latency = 2;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000770 let NumMicroOps = 3;
771 let ResourceCycles = [3];
772}
Craig Topperb5f26592018-04-19 18:00:17 +0000773def: InstRW<[SKLWriteResGroup34], (instrs XADD8rr, XADD16rr, XADD32rr, XADD64rr,
774 XCHG8rr, XCHG16rr, XCHG32rr, XCHG64rr,
775 XCHG16ar, XCHG32ar, XCHG64ar)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000776
777def SKLWriteResGroup35 : SchedWriteRes<[SKLPort0,SKLPort5]> {
778 let Latency = 3;
779 let NumMicroOps = 3;
780 let ResourceCycles = [1,2];
781}
Simon Pilgrim5e492d22018-04-19 17:32:10 +0000782def: InstRW<[SKLWriteResGroup35], (instregex "MMX_PH(ADD|SUB)SWrr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000783
784def SKLWriteResGroup36 : SchedWriteRes<[SKLPort5,SKLPort01]> {
785 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000786 let NumMicroOps = 3;
787 let ResourceCycles = [2,1];
788}
Simon Pilgrim31a96332018-03-24 20:40:14 +0000789def: InstRW<[SKLWriteResGroup36], (instregex "(V?)PHADDSW(Y?)rr",
790 "(V?)PHSUBSW(Y?)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000791
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000792def SKLWriteResGroup39 : SchedWriteRes<[SKLPort5,SKLPort0156]> {
793 let Latency = 3;
794 let NumMicroOps = 3;
795 let ResourceCycles = [2,1];
796}
Craig Topperfc179c62018-03-22 04:23:41 +0000797def: InstRW<[SKLWriteResGroup39], (instregex "MMX_PACKSSDWirr",
798 "MMX_PACKSSWBirr",
799 "MMX_PACKUSWBirr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000800
801def SKLWriteResGroup40 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
802 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000803 let NumMicroOps = 3;
804 let ResourceCycles = [1,2];
805}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000806def: InstRW<[SKLWriteResGroup40], (instregex "CLD")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000807
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000808def SKLWriteResGroup41 : SchedWriteRes<[SKLPort237,SKLPort0156]> {
809 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000810 let NumMicroOps = 3;
811 let ResourceCycles = [1,2];
812}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000813def: InstRW<[SKLWriteResGroup41], (instrs MFENCE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000814
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000815def SKLWriteResGroup42 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
816 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000817 let NumMicroOps = 3;
818 let ResourceCycles = [1,2];
819}
Craig Topperfc179c62018-03-22 04:23:41 +0000820def: InstRW<[SKLWriteResGroup42], (instregex "RCL(8|16|32|64)r1",
821 "RCL(8|16|32|64)ri",
822 "RCR(8|16|32|64)r1",
823 "RCR(8|16|32|64)ri")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000824
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000825def SKLWriteResGroup43 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort237]> {
826 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000827 let NumMicroOps = 3;
828 let ResourceCycles = [1,1,1];
829}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000830def: InstRW<[SKLWriteResGroup43], (instrs FNSTSWm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000831
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000832def SKLWriteResGroup44 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06]> {
833 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000834 let NumMicroOps = 4;
835 let ResourceCycles = [1,1,2];
836}
Craig Topperf4cd9082018-01-19 05:47:32 +0000837def: InstRW<[SKLWriteResGroup44], (instregex "SET(A|BE)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000838
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000839def SKLWriteResGroup45 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237,SKLPort0156]> {
840 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000841 let NumMicroOps = 4;
842 let ResourceCycles = [1,1,1,1];
843}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000844def: InstRW<[SKLWriteResGroup45], (instregex "CALL(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000845
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000846def SKLWriteResGroup46 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06,SKLPort0156]> {
847 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000848 let NumMicroOps = 4;
849 let ResourceCycles = [1,1,1,1];
850}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000851def: InstRW<[SKLWriteResGroup46], (instrs CALL64pcrel32)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000852
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000853def SKLWriteResGroup47 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000854 let Latency = 4;
855 let NumMicroOps = 1;
856 let ResourceCycles = [1];
857}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000858def: InstRW<[SKLWriteResGroup47], (instregex "MUL_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000859
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000860def SKLWriteResGroup48 : SchedWriteRes<[SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000861 let Latency = 4;
862 let NumMicroOps = 1;
863 let ResourceCycles = [1];
864}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +0000865def: InstRW<[SKLWriteResGroup48], (instregex "(V?)CVTDQ2PS(Y?)rr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000866 "(V?)CVT(T?)PS2DQ(Y?)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000867
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000868def SKLWriteResGroup51 : SchedWriteRes<[SKLPort1,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000869 let Latency = 4;
870 let NumMicroOps = 2;
871 let ResourceCycles = [1,1];
872}
Craig Topperf846e2d2018-04-19 05:34:05 +0000873def: InstRW<[SKLWriteResGroup51], (instrs IMUL64r, MUL64r, MULX64rr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000874
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000875def SKLWriteResGroup51_16 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
876 let Latency = 4;
877 let NumMicroOps = 4;
Craig Topperf846e2d2018-04-19 05:34:05 +0000878 let ResourceCycles = [1,1,2];
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000879}
Craig Topperfc179c62018-03-22 04:23:41 +0000880def: InstRW<[SKLWriteResGroup51_16], (instrs IMUL16r, MUL16r)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000881
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000882def SKLWriteResGroup53 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort237]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000883 let Latency = 4;
884 let NumMicroOps = 3;
885 let ResourceCycles = [1,1,1];
886}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000887def: InstRW<[SKLWriteResGroup53], (instregex "IST(T?)_FP(16|32|64)m",
888 "IST_F(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000889
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000890def SKLWriteResGroup54 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000891 let Latency = 4;
892 let NumMicroOps = 4;
893 let ResourceCycles = [4];
894}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000895def: InstRW<[SKLWriteResGroup54], (instrs FNCLEX)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000896
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000897def SKLWriteResGroup55 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000898 let Latency = 4;
899 let NumMicroOps = 4;
900 let ResourceCycles = [1,3];
901}
Simon Pilgrimd5ada492018-04-29 15:33:15 +0000902def: InstRW<[SKLWriteResGroup55], (instrs PAUSE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000903
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000904def SKLWriteResGroup56 : SchedWriteRes<[SKLPort015,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000905 let Latency = 4;
906 let NumMicroOps = 4;
907 let ResourceCycles = [1,3];
908}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000909def: InstRW<[SKLWriteResGroup56], (instrs VZEROUPPER)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000910
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000911def SKLWriteResGroup57 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000912 let Latency = 4;
913 let NumMicroOps = 4;
914 let ResourceCycles = [1,1,2];
915}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000916def: InstRW<[SKLWriteResGroup57], (instregex "LAR(16|32|64)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000917
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000918def SKLWriteResGroup58 : SchedWriteRes<[SKLPort23]> {
919 let Latency = 5;
920 let NumMicroOps = 1;
921 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000922}
Simon Pilgrim02fc3752018-04-21 12:15:42 +0000923def: InstRW<[SKLWriteResGroup58], (instregex "MOVSX(16|32|64)rm16",
Craig Topperfc179c62018-03-22 04:23:41 +0000924 "MOVSX(16|32|64)rm32",
925 "MOVSX(16|32|64)rm8",
926 "MOVZX(16|32|64)rm16",
927 "MOVZX(16|32|64)rm8",
Simon Pilgrim37334ea2018-04-21 21:59:36 +0000928 "(V?)MOVDDUPrm")>; // TODO: Should this be SKLWriteResGroup67?
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000929
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000930def SKLWriteResGroup59 : SchedWriteRes<[SKLPort0,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000931 let Latency = 5;
932 let NumMicroOps = 2;
933 let ResourceCycles = [1,1];
934}
Simon Pilgrim31a96332018-03-24 20:40:14 +0000935def: InstRW<[SKLWriteResGroup59], (instregex "MMX_CVTPI2PDirr",
936 "(V?)CVTDQ2PDrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000937
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000938def SKLWriteResGroup60 : SchedWriteRes<[SKLPort5,SKLPort015]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000939 let Latency = 5;
940 let NumMicroOps = 2;
941 let ResourceCycles = [1,1];
942}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000943def: InstRW<[SKLWriteResGroup60], (instregex "MMX_CVT(T?)PD2PIirr",
944 "MMX_CVT(T?)PS2PIirr",
945 "(V?)CVT(T?)PD2DQrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000946 "(V?)CVTPD2PSrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000947 "(V?)CVTPS2PDrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000948 "(V?)CVTSD2SSrr",
949 "(V?)CVTSI642SDrr",
950 "(V?)CVTSI2SDrr",
951 "(V?)CVTSI2SSrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000952 "(V?)CVTSS2SDrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000953
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000954def SKLWriteResGroup61 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000955 let Latency = 5;
956 let NumMicroOps = 3;
957 let ResourceCycles = [1,1,1];
958}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000959def: InstRW<[SKLWriteResGroup61], (instregex "STR(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000960
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000961def SKLWriteResGroup62 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Craig Topper4a3be6e2018-03-22 19:22:51 +0000962 let Latency = 4;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000963 let NumMicroOps = 3;
964 let ResourceCycles = [1,1,1];
965}
Craig Topper4a3be6e2018-03-22 19:22:51 +0000966def: InstRW<[SKLWriteResGroup62], (instrs IMUL32r, MUL32r, MULX32rr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000967
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000968def SKLWriteResGroup63 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000969 let Latency = 5;
970 let NumMicroOps = 5;
971 let ResourceCycles = [1,4];
972}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000973def: InstRW<[SKLWriteResGroup63], (instrs XSETBV)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000974
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000975def SKLWriteResGroup64 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000976 let Latency = 5;
977 let NumMicroOps = 5;
978 let ResourceCycles = [2,3];
979}
Craig Topper13a16502018-03-19 00:56:09 +0000980def: InstRW<[SKLWriteResGroup64], (instregex "CMPXCHG(8|16|32|64)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000981
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000982def SKLWriteResGroup65 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000983 let Latency = 5;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000984 let NumMicroOps = 6;
985 let ResourceCycles = [1,1,4];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000986}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000987def: InstRW<[SKLWriteResGroup65], (instregex "PUSHF(16|64)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000988
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000989def SKLWriteResGroup67 : SchedWriteRes<[SKLPort23]> {
990 let Latency = 6;
991 let NumMicroOps = 1;
992 let ResourceCycles = [1];
993}
Simon Pilgrim31a96332018-03-24 20:40:14 +0000994def: InstRW<[SKLWriteResGroup67], (instregex "VBROADCASTSSrm",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000995 "(V?)MOVSHDUPrm",
996 "(V?)MOVSLDUPrm",
Craig Topperfc179c62018-03-22 04:23:41 +0000997 "VPBROADCASTDrm",
998 "VPBROADCASTQrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000999
1000def SKLWriteResGroup68 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001001 let Latency = 6;
1002 let NumMicroOps = 2;
1003 let ResourceCycles = [2];
1004}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001005def: InstRW<[SKLWriteResGroup68], (instregex "MMX_CVTPI2PSirr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001006
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001007def SKLWriteResGroup69 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001008 let Latency = 6;
1009 let NumMicroOps = 2;
1010 let ResourceCycles = [1,1];
1011}
Craig Topperfc179c62018-03-22 04:23:41 +00001012def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PADDSBirm",
1013 "MMX_PADDSWirm",
1014 "MMX_PADDUSBirm",
1015 "MMX_PADDUSWirm",
1016 "MMX_PAVGBirm",
1017 "MMX_PAVGWirm",
1018 "MMX_PCMPEQBirm",
1019 "MMX_PCMPEQDirm",
1020 "MMX_PCMPEQWirm",
1021 "MMX_PCMPGTBirm",
1022 "MMX_PCMPGTDirm",
1023 "MMX_PCMPGTWirm",
1024 "MMX_PMAXSWirm",
1025 "MMX_PMAXUBirm",
1026 "MMX_PMINSWirm",
1027 "MMX_PMINUBirm",
Craig Topperfc179c62018-03-22 04:23:41 +00001028 "MMX_PSUBSBirm",
1029 "MMX_PSUBSWirm",
1030 "MMX_PSUBUSBirm",
1031 "MMX_PSUBUSWirm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001032
Craig Topper58afb4e2018-03-22 21:10:07 +00001033def SKLWriteResGroup70 : SchedWriteRes<[SKLPort0,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001034 let Latency = 6;
1035 let NumMicroOps = 2;
1036 let ResourceCycles = [1,1];
1037}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001038def: InstRW<[SKLWriteResGroup70], (instregex "(V?)CVTSS2SI(64)?rr",
1039 "(V?)CVT(T?)SD2SI(64)?rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001040
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001041def SKLWriteResGroup72 : SchedWriteRes<[SKLPort6,SKLPort23]> {
1042 let Latency = 6;
1043 let NumMicroOps = 2;
1044 let ResourceCycles = [1,1];
1045}
Craig Topperfc179c62018-03-22 04:23:41 +00001046def: InstRW<[SKLWriteResGroup72], (instregex "FARJMP64",
1047 "JMP(16|32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001048
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001049def SKLWriteResGroup74 : SchedWriteRes<[SKLPort23,SKLPort06]> {
1050 let Latency = 6;
1051 let NumMicroOps = 2;
1052 let ResourceCycles = [1,1];
1053}
Simon Pilgrimeb609092018-04-23 22:19:55 +00001054def: InstRW<[SKLWriteResGroup74], (instregex "BT(16|32|64)mi8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001055
1056def SKLWriteResGroup75 : SchedWriteRes<[SKLPort23,SKLPort15]> {
1057 let Latency = 6;
1058 let NumMicroOps = 2;
1059 let ResourceCycles = [1,1];
1060}
Craig Topperfc179c62018-03-22 04:23:41 +00001061def: InstRW<[SKLWriteResGroup75], (instregex "ANDN(32|64)rm",
1062 "BLSI(32|64)rm",
1063 "BLSMSK(32|64)rm",
1064 "BLSR(32|64)rm",
Craig Topperfc179c62018-03-22 04:23:41 +00001065 "MOVBE(16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001066
1067def SKLWriteResGroup76 : SchedWriteRes<[SKLPort23,SKLPort0156]> {
1068 let Latency = 6;
1069 let NumMicroOps = 2;
1070 let ResourceCycles = [1,1];
1071}
Craig Topper2d451e72018-03-18 08:38:06 +00001072def: InstRW<[SKLWriteResGroup76], (instrs POP16r, POP32r, POP64r)>;
Craig Topperf0d04262018-04-06 16:16:48 +00001073def: InstRW<[SKLWriteResGroup76], (instregex "POP(16|32|64)rmr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001074
Craig Topper58afb4e2018-03-22 21:10:07 +00001075def SKLWriteResGroup78 : SchedWriteRes<[SKLPort5,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001076 let Latency = 6;
1077 let NumMicroOps = 3;
1078 let ResourceCycles = [2,1];
1079}
Craig Topperfc179c62018-03-22 04:23:41 +00001080def: InstRW<[SKLWriteResGroup78], (instregex "(V?)CVTSI642SSrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001081
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001082def SKLWriteResGroup79 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001083 let Latency = 6;
1084 let NumMicroOps = 4;
1085 let ResourceCycles = [1,2,1];
1086}
Craig Topperfc179c62018-03-22 04:23:41 +00001087def: InstRW<[SKLWriteResGroup79], (instregex "SHLD(16|32|64)rrCL",
1088 "SHRD(16|32|64)rrCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001089
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001090def SKLWriteResGroup80 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001091 let Latency = 6;
1092 let NumMicroOps = 4;
1093 let ResourceCycles = [1,1,1,1];
1094}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001095def: InstRW<[SKLWriteResGroup80], (instregex "SLDT(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001096
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001097def SKLWriteResGroup82 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1098 let Latency = 6;
1099 let NumMicroOps = 4;
1100 let ResourceCycles = [1,1,1,1];
1101}
Craig Topperfc179c62018-03-22 04:23:41 +00001102def: InstRW<[SKLWriteResGroup82], (instregex "BTC(16|32|64)mi8",
1103 "BTR(16|32|64)mi8",
1104 "BTS(16|32|64)mi8",
1105 "SAR(8|16|32|64)m1",
1106 "SAR(8|16|32|64)mi",
1107 "SHL(8|16|32|64)m1",
1108 "SHL(8|16|32|64)mi",
1109 "SHR(8|16|32|64)m1",
1110 "SHR(8|16|32|64)mi")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001111
1112def SKLWriteResGroup83 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> {
1113 let Latency = 6;
1114 let NumMicroOps = 4;
1115 let ResourceCycles = [1,1,1,1];
1116}
Craig Topperf0d04262018-04-06 16:16:48 +00001117def: InstRW<[SKLWriteResGroup83], (instregex "POP(16|32|64)rmm",
1118 "PUSH(16|32|64)rmm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001119
1120def SKLWriteResGroup84 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001121 let Latency = 6;
1122 let NumMicroOps = 6;
1123 let ResourceCycles = [1,5];
1124}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001125def: InstRW<[SKLWriteResGroup84], (instrs STD)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001126
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001127def SKLWriteResGroup85 : SchedWriteRes<[SKLPort23]> {
1128 let Latency = 7;
1129 let NumMicroOps = 1;
1130 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001131}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001132def: InstRW<[SKLWriteResGroup85], (instregex "LD_F(32|64|80)m",
Craig Topperfc179c62018-03-22 04:23:41 +00001133 "VBROADCASTF128",
1134 "VBROADCASTI128",
1135 "VBROADCASTSDYrm",
1136 "VBROADCASTSSYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001137 "VMOVDDUPYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001138 "VMOVSHDUPYrm",
1139 "VMOVSLDUPYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001140 "VPBROADCASTDYrm",
1141 "VPBROADCASTQYrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001142
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001143def SKLWriteResGroup86 : SchedWriteRes<[SKLPort0,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001144 let Latency = 7;
1145 let NumMicroOps = 2;
1146 let ResourceCycles = [1,1];
1147}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001148def: InstRW<[SKLWriteResGroup86], (instregex "VCVTDQ2PDYrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001149
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001150def SKLWriteResGroup88 : SchedWriteRes<[SKLPort5,SKLPort23]> {
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001151 let Latency = 6;
1152 let NumMicroOps = 2;
1153 let ResourceCycles = [1,1];
1154}
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001155def: InstRW<[SKLWriteResGroup88], (instregex "(V?)PMOV(SX|ZX)BDrm",
1156 "(V?)PMOV(SX|ZX)BQrm",
1157 "(V?)PMOV(SX|ZX)BWrm",
1158 "(V?)PMOV(SX|ZX)DQrm",
1159 "(V?)PMOV(SX|ZX)WDrm",
1160 "(V?)PMOV(SX|ZX)WQrm")>;
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001161
Craig Topper58afb4e2018-03-22 21:10:07 +00001162def SKLWriteResGroup89 : SchedWriteRes<[SKLPort5,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001163 let Latency = 7;
1164 let NumMicroOps = 2;
1165 let ResourceCycles = [1,1];
1166}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001167def: InstRW<[SKLWriteResGroup89], (instregex "VCVTPD2PSYrr",
Craig Topperfc179c62018-03-22 04:23:41 +00001168 "VCVTPS2PDYrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001169 "VCVT(T?)PD2DQYrr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001170
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001171def SKLWriteResGroup91 : SchedWriteRes<[SKLPort23,SKLPort015]> {
1172 let Latency = 7;
1173 let NumMicroOps = 2;
1174 let ResourceCycles = [1,1];
1175}
Simon Pilgrim06e16542018-04-22 18:35:53 +00001176def: InstRW<[SKLWriteResGroup91], (instregex "(V?)INSERTF128rm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001177 "(V?)INSERTI128rm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001178 "(V?)PADD(B|D|Q|W)rm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001179 "(V?)PBLENDDrmi",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001180 "(V?)PSUB(B|D|Q|W)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001181
1182def SKLWriteResGroup92 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1183 let Latency = 7;
1184 let NumMicroOps = 3;
1185 let ResourceCycles = [2,1];
1186}
Craig Topperfc179c62018-03-22 04:23:41 +00001187def: InstRW<[SKLWriteResGroup92], (instregex "MMX_PACKSSDWirm",
1188 "MMX_PACKSSWBirm",
1189 "MMX_PACKUSWBirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001190
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001191def SKLWriteResGroup94 : SchedWriteRes<[SKLPort23,SKLPort0156]> {
1192 let Latency = 7;
1193 let NumMicroOps = 3;
1194 let ResourceCycles = [1,2];
1195}
Craig Topper3b0b96c2018-04-05 21:16:26 +00001196def: InstRW<[SKLWriteResGroup94], (instrs LEAVE, LEAVE64,
1197 SCASB, SCASL, SCASQ, SCASW)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001198
Craig Topper58afb4e2018-03-22 21:10:07 +00001199def SKLWriteResGroup95 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001200 let Latency = 7;
1201 let NumMicroOps = 3;
1202 let ResourceCycles = [1,1,1];
1203}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001204def: InstRW<[SKLWriteResGroup95], (instregex "(V?)CVTTSS2SI(64)?rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001205
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001206def SKLWriteResGroup96 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001207 let Latency = 7;
1208 let NumMicroOps = 3;
1209 let ResourceCycles = [1,1,1];
1210}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001211def: InstRW<[SKLWriteResGroup96], (instrs FLDCW16m)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001212
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001213def SKLWriteResGroup98 : SchedWriteRes<[SKLPort6,SKLPort23,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001214 let Latency = 7;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001215 let NumMicroOps = 3;
1216 let ResourceCycles = [1,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001217}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001218def: InstRW<[SKLWriteResGroup98], (instrs LRETQ, RETQ)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001219
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001220def SKLWriteResGroup100 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1221 let Latency = 7;
1222 let NumMicroOps = 5;
1223 let ResourceCycles = [1,1,1,2];
1224}
Craig Topperfc179c62018-03-22 04:23:41 +00001225def: InstRW<[SKLWriteResGroup100], (instregex "ROL(8|16|32|64)m1",
1226 "ROL(8|16|32|64)mi",
1227 "ROR(8|16|32|64)m1",
1228 "ROR(8|16|32|64)mi")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001229
1230def SKLWriteResGroup101 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> {
1231 let Latency = 7;
1232 let NumMicroOps = 5;
1233 let ResourceCycles = [1,1,1,2];
1234}
Craig Topper13a16502018-03-19 00:56:09 +00001235def: InstRW<[SKLWriteResGroup101], (instregex "XADD(8|16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001236
1237def SKLWriteResGroup102 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1238 let Latency = 7;
1239 let NumMicroOps = 5;
1240 let ResourceCycles = [1,1,1,1,1];
1241}
Craig Topperfc179c62018-03-22 04:23:41 +00001242def: InstRW<[SKLWriteResGroup102], (instregex "CALL(16|32|64)m",
1243 "FARCALL64")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001244
1245def SKLWriteResGroup103 : SchedWriteRes<[SKLPort6,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001246 let Latency = 7;
1247 let NumMicroOps = 7;
1248 let ResourceCycles = [1,3,1,2];
1249}
Craig Topper2d451e72018-03-18 08:38:06 +00001250def: InstRW<[SKLWriteResGroup103], (instrs LOOP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001251
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001252def SKLWriteResGroup107 : SchedWriteRes<[SKLPort1,SKLPort23]> {
1253 let Latency = 8;
1254 let NumMicroOps = 2;
1255 let ResourceCycles = [1,1];
1256}
Simon Pilgrimf33d9052018-03-26 18:19:28 +00001257def: InstRW<[SKLWriteResGroup107], (instregex "PDEP(32|64)rm",
1258 "PEXT(32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001259
1260def SKLWriteResGroup107_16 : SchedWriteRes<[SKLPort1, SKLPort0156, SKLPort23]> {
Craig Topperb369cdb2018-01-25 06:57:42 +00001261 let Latency = 8;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001262 let NumMicroOps = 3;
Simon Pilgrim31a96332018-03-24 20:40:14 +00001263 let ResourceCycles = [1,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001264}
Craig Topperf846e2d2018-04-19 05:34:05 +00001265def: InstRW<[SKLWriteResGroup107_16], (instrs IMUL16rmi, IMUL16rmi8)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001266
Craig Topperf846e2d2018-04-19 05:34:05 +00001267def SKLWriteResGroup107_16_2 : SchedWriteRes<[SKLPort1, SKLPort06, SKLPort0156, SKLPort23]> {
1268 let Latency = 9;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001269 let NumMicroOps = 5;
Craig Topperf846e2d2018-04-19 05:34:05 +00001270 let ResourceCycles = [1,1,2,1];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001271}
Craig Topperfc179c62018-03-22 04:23:41 +00001272def: InstRW<[SKLWriteResGroup107_16_2], (instrs IMUL16m, MUL16m)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001273
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001274def SKLWriteResGroup108 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1275 let Latency = 8;
1276 let NumMicroOps = 2;
1277 let ResourceCycles = [1,1];
1278}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001279def: InstRW<[SKLWriteResGroup108], (instregex "FCOM(P?)(32|64)m",
Craig Topperfc179c62018-03-22 04:23:41 +00001280 "VPBROADCASTBYrm",
1281 "VPBROADCASTWYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001282 "VPMOVSXBDYrm",
1283 "VPMOVSXBQYrm",
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001284 "VPMOVSXWQYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001285
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001286def SKLWriteResGroup110 : SchedWriteRes<[SKLPort23,SKLPort015]> {
1287 let Latency = 8;
1288 let NumMicroOps = 2;
1289 let ResourceCycles = [1,1];
1290}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001291def: InstRW<[SKLWriteResGroup110], (instregex "VPADD(B|D|Q|W)Yrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001292 "VPBLENDDYrmi",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001293 "VPSUB(B|D|Q|W)Yrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001294
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001295def SKLWriteResGroup112 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1296 let Latency = 8;
1297 let NumMicroOps = 4;
1298 let ResourceCycles = [1,2,1];
1299}
Simon Pilgrim5e492d22018-04-19 17:32:10 +00001300def: InstRW<[SKLWriteResGroup112], (instregex "MMX_PH(ADD|SUB)SWrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001301
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001302def SKLWriteResGroup115 : SchedWriteRes<[SKLPort23,SKLPort237,SKLPort06]> {
1303 let Latency = 8;
1304 let NumMicroOps = 5;
1305 let ResourceCycles = [1,1,3];
1306}
Craig Topper13a16502018-03-19 00:56:09 +00001307def: InstRW<[SKLWriteResGroup115], (instregex "ROR(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001308
1309def SKLWriteResGroup116 : SchedWriteRes<[SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1310 let Latency = 8;
1311 let NumMicroOps = 5;
1312 let ResourceCycles = [1,1,1,2];
1313}
Craig Topperfc179c62018-03-22 04:23:41 +00001314def: InstRW<[SKLWriteResGroup116], (instregex "RCL(8|16|32|64)m1",
1315 "RCL(8|16|32|64)mi",
1316 "RCR(8|16|32|64)m1",
1317 "RCR(8|16|32|64)mi")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001318
1319def SKLWriteResGroup117 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1320 let Latency = 8;
1321 let NumMicroOps = 6;
1322 let ResourceCycles = [1,1,1,3];
1323}
Craig Topperfc179c62018-03-22 04:23:41 +00001324def: InstRW<[SKLWriteResGroup117], (instregex "ROL(8|16|32|64)mCL",
1325 "SAR(8|16|32|64)mCL",
1326 "SHL(8|16|32|64)mCL",
1327 "SHR(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001328
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001329def SKLWriteResGroup119 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1330 let Latency = 8;
1331 let NumMicroOps = 6;
1332 let ResourceCycles = [1,1,1,2,1];
1333}
Simon Pilgrim0c0336e2018-05-17 12:43:42 +00001334def: SchedAlias<WriteADCRMW, SKLWriteResGroup119>;
1335def: InstRW<[SKLWriteResGroup119], (instregex "CMPXCHG(8|16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001336
1337def SKLWriteResGroup120 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1338 let Latency = 9;
1339 let NumMicroOps = 2;
1340 let ResourceCycles = [1,1];
1341}
Simon Pilgrim210286e2018-05-08 10:28:03 +00001342def: InstRW<[SKLWriteResGroup120], (instregex "MMX_CVTPI2PSirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001343
1344def SKLWriteResGroup121 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1345 let Latency = 9;
1346 let NumMicroOps = 2;
1347 let ResourceCycles = [1,1];
1348}
Simon Pilgrim31a96332018-03-24 20:40:14 +00001349def: InstRW<[SKLWriteResGroup121], (instregex "(V?)PCMPGTQrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001350 "VPMOVSXBWYrm",
1351 "VPMOVSXDQYrm",
1352 "VPMOVSXWDYrm",
Simon Pilgrim93c878c2018-05-03 10:31:20 +00001353 "VPMOVZXWDYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001354
Craig Topper58afb4e2018-03-22 21:10:07 +00001355def SKLWriteResGroup123 : SchedWriteRes<[SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001356 let Latency = 9;
1357 let NumMicroOps = 2;
1358 let ResourceCycles = [1,1];
1359}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001360def: InstRW<[SKLWriteResGroup123], (instregex "MMX_CVT(T?)PS2PIirm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001361 "(V?)CVTPS2PDrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001362
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001363def SKLWriteResGroup127 : SchedWriteRes<[SKLPort1,SKLPort5,SKLPort23]> {
1364 let Latency = 9;
1365 let NumMicroOps = 3;
1366 let ResourceCycles = [1,1,1];
1367}
Craig Topper4a3be6e2018-03-22 19:22:51 +00001368def: InstRW<[SKLWriteResGroup127], (instrs IMUL64m, MUL64m, MULX64rm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001369
1370def SKLWriteResGroup128 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001371 let Latency = 9;
1372 let NumMicroOps = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001373 let ResourceCycles = [2,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001374}
Craig Topperfc179c62018-03-22 04:23:41 +00001375def: InstRW<[SKLWriteResGroup128], (instregex "(V?)PHADDSWrm",
1376 "(V?)PHSUBSWrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001377
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001378def SKLWriteResGroup130 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort0156]> {
1379 let Latency = 9;
1380 let NumMicroOps = 4;
1381 let ResourceCycles = [1,1,1,1];
1382}
Craig Topperfc179c62018-03-22 04:23:41 +00001383def: InstRW<[SKLWriteResGroup130], (instregex "SHLD(16|32|64)mri8",
1384 "SHRD(16|32|64)mri8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001385
1386def SKLWriteResGroup131 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> {
1387 let Latency = 9;
1388 let NumMicroOps = 5;
1389 let ResourceCycles = [1,2,1,1];
1390}
Craig Topperfc179c62018-03-22 04:23:41 +00001391def: InstRW<[SKLWriteResGroup131], (instregex "LAR(16|32|64)rm",
1392 "LSL(16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001393
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001394def SKLWriteResGroup133 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1395 let Latency = 10;
1396 let NumMicroOps = 2;
1397 let ResourceCycles = [1,1];
1398}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001399def: InstRW<[SKLWriteResGroup133], (instregex "(ADD|SUB|SUBR)_F(32|64)m",
1400 "ILD_F(16|32|64)m",
Simon Pilgrime480ed02018-05-07 18:25:19 +00001401 "VPCMPGTQYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001402
1403def SKLWriteResGroup134 : SchedWriteRes<[SKLPort01,SKLPort23]> {
1404 let Latency = 10;
1405 let NumMicroOps = 2;
1406 let ResourceCycles = [1,1];
1407}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +00001408def: InstRW<[SKLWriteResGroup134], (instregex "(V?)CVTDQ2PSrm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001409 "(V?)CVTPS2DQrm",
1410 "(V?)CVTSS2SDrm",
Simon Pilgrim93c878c2018-05-03 10:31:20 +00001411 "(V?)CVTTPS2DQrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001412
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001413def SKLWriteResGroup138 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1414 let Latency = 10;
1415 let NumMicroOps = 3;
1416 let ResourceCycles = [1,1,1];
1417}
Simon Pilgrim210286e2018-05-08 10:28:03 +00001418def: InstRW<[SKLWriteResGroup138], (instregex "MMX_CVTPI2PDirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001419
Craig Topper58afb4e2018-03-22 21:10:07 +00001420def SKLWriteResGroup139 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001421 let Latency = 10;
1422 let NumMicroOps = 3;
1423 let ResourceCycles = [1,1,1];
1424}
Craig Topperfc179c62018-03-22 04:23:41 +00001425def: InstRW<[SKLWriteResGroup139], (instregex "(V?)CVTSD2SSrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001426
1427def SKLWriteResGroup140 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001428 let Latency = 10;
1429 let NumMicroOps = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001430 let ResourceCycles = [2,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001431}
Craig Topperfc179c62018-03-22 04:23:41 +00001432def: InstRW<[SKLWriteResGroup140], (instregex "VPHADDSWYrm",
1433 "VPHSUBSWYrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001434
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001435def SKLWriteResGroup142 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort06,SKLPort0156]> {
Craig Topper4a3be6e2018-03-22 19:22:51 +00001436 let Latency = 9;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001437 let NumMicroOps = 4;
1438 let ResourceCycles = [1,1,1,1];
1439}
Craig Topperf846e2d2018-04-19 05:34:05 +00001440def: InstRW<[SKLWriteResGroup142], (instrs IMUL32m, MUL32m, MULX32rm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001441
1442def SKLWriteResGroup143 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1443 let Latency = 10;
1444 let NumMicroOps = 8;
1445 let ResourceCycles = [1,1,1,1,1,3];
1446}
Craig Topper13a16502018-03-19 00:56:09 +00001447def: InstRW<[SKLWriteResGroup143], (instregex "XCHG(8|16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001448
Craig Topper8104f262018-04-02 05:33:28 +00001449def SKLWriteResGroup145 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001450 let Latency = 11;
1451 let NumMicroOps = 1;
Craig Topper8104f262018-04-02 05:33:28 +00001452 let ResourceCycles = [1,3];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001453}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001454def : SchedAlias<WriteFDivX, SKLWriteResGroup145>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001455
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001456def SKLWriteResGroup146 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001457 let Latency = 11;
1458 let NumMicroOps = 2;
1459 let ResourceCycles = [1,1];
1460}
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00001461def: InstRW<[SKLWriteResGroup146], (instregex "MUL_F(32|64)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001462
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001463def SKLWriteResGroup147 : SchedWriteRes<[SKLPort01,SKLPort23]> {
1464 let Latency = 11;
1465 let NumMicroOps = 2;
1466 let ResourceCycles = [1,1];
1467}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +00001468def: InstRW<[SKLWriteResGroup147], (instregex "VCVTDQ2PSYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001469 "VCVTPS2PDYrm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001470 "VCVT(T?)PS2DQYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001471
1472def SKLWriteResGroup149 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1473 let Latency = 11;
1474 let NumMicroOps = 3;
1475 let ResourceCycles = [2,1];
1476}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001477def: InstRW<[SKLWriteResGroup149], (instregex "FICOM(P?)(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001478
1479def SKLWriteResGroup150 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1480 let Latency = 11;
1481 let NumMicroOps = 3;
1482 let ResourceCycles = [1,1,1];
1483}
Craig Topperfc179c62018-03-22 04:23:41 +00001484def: InstRW<[SKLWriteResGroup150], (instregex "(V?)CVTDQ2PDrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001485
Craig Topper58afb4e2018-03-22 21:10:07 +00001486def SKLWriteResGroup151 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001487 let Latency = 11;
1488 let NumMicroOps = 3;
1489 let ResourceCycles = [1,1,1];
1490}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001491def: InstRW<[SKLWriteResGroup151], (instregex "(V?)CVTSS2SI64rm",
1492 "(V?)CVT(T?)SD2SI(64)?rm",
Craig Topperfc179c62018-03-22 04:23:41 +00001493 "VCVTTSS2SI64rm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001494 "(V?)CVT(T?)SS2SIrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001495
Craig Topper58afb4e2018-03-22 21:10:07 +00001496def SKLWriteResGroup152 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001497 let Latency = 11;
1498 let NumMicroOps = 3;
1499 let ResourceCycles = [1,1,1];
1500}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001501def: InstRW<[SKLWriteResGroup152], (instregex "CVTPD2PSrm",
1502 "CVT(T?)PD2DQrm",
1503 "MMX_CVT(T?)PD2PIirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001504
1505def SKLWriteResGroup153 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1506 let Latency = 11;
1507 let NumMicroOps = 6;
1508 let ResourceCycles = [1,1,1,2,1];
1509}
Craig Topperfc179c62018-03-22 04:23:41 +00001510def: InstRW<[SKLWriteResGroup153], (instregex "SHLD(16|32|64)mrCL",
1511 "SHRD(16|32|64)mrCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001512
1513def SKLWriteResGroup154 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001514 let Latency = 11;
1515 let NumMicroOps = 7;
1516 let ResourceCycles = [2,3,2];
1517}
Craig Topperfc179c62018-03-22 04:23:41 +00001518def: InstRW<[SKLWriteResGroup154], (instregex "RCL(16|32|64)rCL",
1519 "RCR(16|32|64)rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001520
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001521def SKLWriteResGroup155 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001522 let Latency = 11;
1523 let NumMicroOps = 9;
1524 let ResourceCycles = [1,5,1,2];
1525}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001526def: InstRW<[SKLWriteResGroup155], (instregex "RCL8rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001527
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001528def SKLWriteResGroup156 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001529 let Latency = 11;
1530 let NumMicroOps = 11;
1531 let ResourceCycles = [2,9];
1532}
Craig Topperfc179c62018-03-22 04:23:41 +00001533def: InstRW<[SKLWriteResGroup156], (instrs LOOPE, LOOPNE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001534
Craig Topper58afb4e2018-03-22 21:10:07 +00001535def SKLWriteResGroup160 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001536 let Latency = 12;
1537 let NumMicroOps = 4;
1538 let ResourceCycles = [1,1,1,1];
1539}
1540def: InstRW<[SKLWriteResGroup160], (instregex "CVTTSS2SI64rm")>;
1541
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001542def SKLWriteResGroup162 : SchedWriteRes<[SKLPort5,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001543 let Latency = 13;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001544 let NumMicroOps = 3;
1545 let ResourceCycles = [2,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001546}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001547def: InstRW<[SKLWriteResGroup162], (instregex "(ADD|SUB|SUBR)_FI(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001548
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001549def SKLWriteResGroup163 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1550 let Latency = 13;
1551 let NumMicroOps = 3;
1552 let ResourceCycles = [1,1,1];
1553}
1554def: InstRW<[SKLWriteResGroup163], (instregex "VCVTDQ2PDYrm")>;
1555
Craig Topper8104f262018-04-02 05:33:28 +00001556def SKLWriteResGroup166 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001557 let Latency = 14;
1558 let NumMicroOps = 1;
Craig Topper8104f262018-04-02 05:33:28 +00001559 let ResourceCycles = [1,3];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001560}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001561def : SchedAlias<WriteFDiv64, SKLWriteResGroup166>; // TODO - convert to ZnWriteResFpuPair
1562def : SchedAlias<WriteFDiv64X, SKLWriteResGroup166>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001563
Craig Topper8104f262018-04-02 05:33:28 +00001564def SKLWriteResGroup166_1 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
1565 let Latency = 14;
1566 let NumMicroOps = 1;
1567 let ResourceCycles = [1,5];
1568}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001569def : SchedAlias<WriteFDiv64Y, SKLWriteResGroup166_1>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001570
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001571def SKLWriteResGroup169 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1572 let Latency = 14;
1573 let NumMicroOps = 3;
1574 let ResourceCycles = [1,1,1];
1575}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001576def: InstRW<[SKLWriteResGroup169], (instregex "MUL_FI(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001577
1578def SKLWriteResGroup170 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001579 let Latency = 14;
1580 let NumMicroOps = 10;
1581 let ResourceCycles = [2,4,1,3];
1582}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001583def: InstRW<[SKLWriteResGroup170], (instregex "RCR8rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001584
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001585def SKLWriteResGroup171 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001586 let Latency = 15;
1587 let NumMicroOps = 1;
1588 let ResourceCycles = [1];
1589}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001590def: InstRW<[SKLWriteResGroup171], (instregex "DIVR_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001591
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001592def SKLWriteResGroup174 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
1593 let Latency = 15;
1594 let NumMicroOps = 10;
1595 let ResourceCycles = [1,1,1,5,1,1];
1596}
Craig Topper13a16502018-03-19 00:56:09 +00001597def: InstRW<[SKLWriteResGroup174], (instregex "RCL(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001598
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001599def SKLWriteResGroup177 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
1600 let Latency = 16;
1601 let NumMicroOps = 14;
1602 let ResourceCycles = [1,1,1,4,2,5];
1603}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001604def: InstRW<[SKLWriteResGroup177], (instrs CMPXCHG8B)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001605
1606def SKLWriteResGroup178 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001607 let Latency = 16;
1608 let NumMicroOps = 16;
1609 let ResourceCycles = [16];
1610}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001611def: InstRW<[SKLWriteResGroup178], (instrs VZEROALL)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001612
Craig Topper8104f262018-04-02 05:33:28 +00001613def SKLWriteResGroup179 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001614 let Latency = 17;
1615 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001616 let ResourceCycles = [1,1,5];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001617}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001618def : SchedAlias<WriteFDivXLd, SKLWriteResGroup179>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001619
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001620def SKLWriteResGroup180 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001621 let Latency = 17;
1622 let NumMicroOps = 15;
1623 let ResourceCycles = [2,1,2,4,2,4];
1624}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001625def: InstRW<[SKLWriteResGroup180], (instrs XCH_F)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001626
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001627def SKLWriteResGroup184 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001628 let Latency = 18;
1629 let NumMicroOps = 8;
1630 let ResourceCycles = [1,1,1,5];
1631}
Craig Topperfc179c62018-03-22 04:23:41 +00001632def: InstRW<[SKLWriteResGroup184], (instrs CPUID, RDTSC)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001633
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001634def SKLWriteResGroup185 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001635 let Latency = 18;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001636 let NumMicroOps = 11;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001637 let ResourceCycles = [2,1,1,4,1,2];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001638}
Craig Topper13a16502018-03-19 00:56:09 +00001639def: InstRW<[SKLWriteResGroup185], (instregex "RCR(8|16|32|64)mCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001640
Craig Topper8104f262018-04-02 05:33:28 +00001641def SKLWriteResGroup186 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001642 let Latency = 19;
1643 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001644 let ResourceCycles = [1,1,4];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001645}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001646def : SchedAlias<WriteFDiv64Ld, SKLWriteResGroup186>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001647
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001648def SKLWriteResGroup189 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001649 let Latency = 20;
1650 let NumMicroOps = 1;
1651 let ResourceCycles = [1];
1652}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001653def: InstRW<[SKLWriteResGroup189], (instregex "DIV_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001654
Craig Topper8104f262018-04-02 05:33:28 +00001655def SKLWriteResGroup190 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001656 let Latency = 20;
1657 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001658 let ResourceCycles = [1,1,4];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001659}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001660def : SchedAlias<WriteFDiv64XLd, SKLWriteResGroup190>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001661
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001662def SKLWriteResGroup192 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1663 let Latency = 20;
1664 let NumMicroOps = 8;
1665 let ResourceCycles = [1,1,1,1,1,1,2];
1666}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001667def: InstRW<[SKLWriteResGroup192], (instrs INSB, INSL, INSW)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001668
1669def SKLWriteResGroup193 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001670 let Latency = 20;
1671 let NumMicroOps = 10;
1672 let ResourceCycles = [1,2,7];
1673}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001674def: InstRW<[SKLWriteResGroup193], (instrs MWAITrr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001675
Craig Topper8104f262018-04-02 05:33:28 +00001676def SKLWriteResGroup195 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001677 let Latency = 21;
1678 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001679 let ResourceCycles = [1,1,8];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001680}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001681def : SchedAlias<WriteFDiv64YLd, SKLWriteResGroup195>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001682
1683def SKLWriteResGroup196 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1684 let Latency = 22;
1685 let NumMicroOps = 2;
1686 let ResourceCycles = [1,1];
1687}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001688def: InstRW<[SKLWriteResGroup196], (instregex "DIV_F(32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001689
1690def SKLWriteResGroup196_1 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> {
1691 let Latency = 22;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001692 let NumMicroOps = 5;
1693 let ResourceCycles = [1,2,1,1];
1694}
Craig Topper17a31182017-12-16 18:35:29 +00001695def: InstRW<[SKLWriteResGroup196_1], (instrs VGATHERDPSrm,
1696 VGATHERDPDrm,
1697 VGATHERQPDrm,
1698 VGATHERQPSrm,
1699 VPGATHERDDrm,
1700 VPGATHERDQrm,
1701 VPGATHERQDrm,
1702 VPGATHERQQrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001703
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001704def SKLWriteResGroup196_2 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> {
1705 let Latency = 25;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001706 let NumMicroOps = 5;
1707 let ResourceCycles = [1,2,1,1];
1708}
Craig Topper17a31182017-12-16 18:35:29 +00001709def: InstRW<[SKLWriteResGroup196_2], (instrs VGATHERDPSYrm,
1710 VGATHERQPDYrm,
1711 VGATHERQPSYrm,
1712 VPGATHERDDYrm,
1713 VPGATHERDQYrm,
1714 VPGATHERQDYrm,
1715 VPGATHERQQYrm,
1716 VGATHERDPDYrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001717
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001718def SKLWriteResGroup198 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort5,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1719 let Latency = 23;
1720 let NumMicroOps = 19;
1721 let ResourceCycles = [2,1,4,1,1,4,6];
1722}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001723def: InstRW<[SKLWriteResGroup198], (instrs CMPXCHG16B)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001724
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001725def SKLWriteResGroup202 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1726 let Latency = 25;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001727 let NumMicroOps = 3;
1728 let ResourceCycles = [1,1,1];
1729}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001730def: InstRW<[SKLWriteResGroup202], (instregex "DIV_FI(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001731
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001732def SKLWriteResGroup206 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1733 let Latency = 27;
1734 let NumMicroOps = 2;
1735 let ResourceCycles = [1,1];
1736}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001737def: InstRW<[SKLWriteResGroup206], (instregex "DIVR_F(32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001738
1739def SKLWriteResGroup207 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort0156]> {
1740 let Latency = 28;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001741 let NumMicroOps = 8;
1742 let ResourceCycles = [2,4,1,1];
1743}
Craig Topper13a16502018-03-19 00:56:09 +00001744def: InstRW<[SKLWriteResGroup207], (instregex "IDIV(8|16|32|64)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001745
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001746def SKLWriteResGroup208 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001747 let Latency = 30;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001748 let NumMicroOps = 3;
1749 let ResourceCycles = [1,1,1];
1750}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001751def: InstRW<[SKLWriteResGroup208], (instregex "DIVR_FI(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001752
1753def SKLWriteResGroup209 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort06,SKLPort0156]> {
1754 let Latency = 35;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001755 let NumMicroOps = 23;
1756 let ResourceCycles = [1,5,3,4,10];
1757}
Craig Topperfc179c62018-03-22 04:23:41 +00001758def: InstRW<[SKLWriteResGroup209], (instregex "IN(8|16|32)ri",
1759 "IN(8|16|32)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001760
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001761def SKLWriteResGroup210 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1762 let Latency = 35;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001763 let NumMicroOps = 23;
1764 let ResourceCycles = [1,5,2,1,4,10];
1765}
Craig Topperfc179c62018-03-22 04:23:41 +00001766def: InstRW<[SKLWriteResGroup210], (instregex "OUT(8|16|32)ir",
1767 "OUT(8|16|32)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001768
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001769def SKLWriteResGroup211 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> {
1770 let Latency = 37;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001771 let NumMicroOps = 31;
1772 let ResourceCycles = [1,8,1,21];
1773}
Craig Topper391c6f92017-12-10 01:24:08 +00001774def: InstRW<[SKLWriteResGroup211], (instregex "XRSTOR(64)?")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001775
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001776def SKLWriteResGroup212 : SchedWriteRes<[SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort15,SKLPort0156]> {
1777 let Latency = 40;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001778 let NumMicroOps = 18;
1779 let ResourceCycles = [1,1,2,3,1,1,1,8];
1780}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001781def: InstRW<[SKLWriteResGroup212], (instrs VMCLEARm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001782
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001783def SKLWriteResGroup213 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1784 let Latency = 41;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001785 let NumMicroOps = 39;
1786 let ResourceCycles = [1,10,1,1,26];
1787}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001788def: InstRW<[SKLWriteResGroup213], (instrs XSAVE64)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001789
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001790def SKLWriteResGroup214 : SchedWriteRes<[SKLPort5,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001791 let Latency = 42;
1792 let NumMicroOps = 22;
1793 let ResourceCycles = [2,20];
1794}
Craig Topper2d451e72018-03-18 08:38:06 +00001795def: InstRW<[SKLWriteResGroup214], (instrs RDTSCP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001796
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001797def SKLWriteResGroup215 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1798 let Latency = 42;
1799 let NumMicroOps = 40;
1800 let ResourceCycles = [1,11,1,1,26];
1801}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001802def: InstRW<[SKLWriteResGroup215], (instrs XSAVE)>;
1803def: InstRW<[SKLWriteResGroup215], (instregex "XSAVEC", "XSAVES")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001804
1805def SKLWriteResGroup216 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1806 let Latency = 46;
1807 let NumMicroOps = 44;
1808 let ResourceCycles = [1,11,1,1,30];
1809}
1810def: InstRW<[SKLWriteResGroup216], (instregex "XSAVEOPT")>;
1811
1812def SKLWriteResGroup217 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05,SKLPort06,SKLPort0156]> {
1813 let Latency = 62;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001814 let NumMicroOps = 64;
1815 let ResourceCycles = [2,8,5,10,39];
1816}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001817def: InstRW<[SKLWriteResGroup217], (instrs FLDENVm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001818
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001819def SKLWriteResGroup218 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> {
1820 let Latency = 63;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001821 let NumMicroOps = 88;
1822 let ResourceCycles = [4,4,31,1,2,1,45];
1823}
Craig Topper2d451e72018-03-18 08:38:06 +00001824def: InstRW<[SKLWriteResGroup218], (instrs FXRSTOR64)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001825
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001826def SKLWriteResGroup219 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> {
1827 let Latency = 63;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001828 let NumMicroOps = 90;
1829 let ResourceCycles = [4,2,33,1,2,1,47];
1830}
Craig Topper2d451e72018-03-18 08:38:06 +00001831def: InstRW<[SKLWriteResGroup219], (instrs FXRSTOR)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001832
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001833def SKLWriteResGroup220 : SchedWriteRes<[SKLPort5,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001834 let Latency = 75;
1835 let NumMicroOps = 15;
1836 let ResourceCycles = [6,3,6];
1837}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +00001838def: InstRW<[SKLWriteResGroup220], (instrs FNINIT)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001839
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001840def SKLWriteResGroup221 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001841 let Latency = 76;
1842 let NumMicroOps = 32;
1843 let ResourceCycles = [7,2,8,3,1,11];
1844}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001845def: InstRW<[SKLWriteResGroup221], (instregex "DIV(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001846
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001847def SKLWriteResGroup222 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001848 let Latency = 102;
1849 let NumMicroOps = 66;
1850 let ResourceCycles = [4,2,4,8,14,34];
1851}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001852def: InstRW<[SKLWriteResGroup222], (instregex "IDIV(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001853
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001854def SKLWriteResGroup223 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort237,SKLPort06,SKLPort0156]> {
1855 let Latency = 106;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001856 let NumMicroOps = 100;
1857 let ResourceCycles = [9,1,11,16,1,11,21,30];
1858}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001859def: InstRW<[SKLWriteResGroup223], (instrs FSTENVm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001860
1861} // SchedModel