blob: bb497e0fc6687455d9bdb8d2aa90d67145b5c619 [file] [log] [blame]
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001//=- X86SchedSkylake.td - X86 Skylake Client Scheduling ------*- tablegen -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the machine model for Skylake Client to support
11// instruction scheduling and other instruction cost heuristics.
12//
13//===----------------------------------------------------------------------===//
14
15def SkylakeClientModel : SchedMachineModel {
16 // All x86 instructions are modeled as a single micro-op, and SKylake can
17 // decode 6 instructions per cycle.
18 let IssueWidth = 6;
19 let MicroOpBufferSize = 224; // Based on the reorder buffer.
20 let LoadLatency = 5;
21 let MispredictPenalty = 14;
Simon Pilgrim31a96332018-03-24 20:40:14 +000022
Gadi Haber6f8fbf42017-09-19 06:19:27 +000023 // Based on the LSD (loop-stream detector) queue size and benchmarking data.
24 let LoopMicroOpBufferSize = 50;
25
26 // This flag is set to allow the scheduler to assign a default model to
27 // unrecognized opcodes.
28 let CompleteModel = 0;
29}
30
31let SchedModel = SkylakeClientModel in {
32
33// Skylake Client can issue micro-ops to 8 different ports in one cycle.
34
35// Ports 0, 1, 5, and 6 handle all computation.
36// Port 4 gets the data half of stores. Store data can be available later than
37// the store address, but since we don't model the latency of stores, we can
38// ignore that.
39// Ports 2 and 3 are identical. They handle loads and the address half of
40// stores. Port 7 can handle address calculations.
41def SKLPort0 : ProcResource<1>;
42def SKLPort1 : ProcResource<1>;
43def SKLPort2 : ProcResource<1>;
44def SKLPort3 : ProcResource<1>;
45def SKLPort4 : ProcResource<1>;
46def SKLPort5 : ProcResource<1>;
47def SKLPort6 : ProcResource<1>;
48def SKLPort7 : ProcResource<1>;
49
50// Many micro-ops are capable of issuing on multiple ports.
51def SKLPort01 : ProcResGroup<[SKLPort0, SKLPort1]>;
52def SKLPort23 : ProcResGroup<[SKLPort2, SKLPort3]>;
53def SKLPort237 : ProcResGroup<[SKLPort2, SKLPort3, SKLPort7]>;
54def SKLPort04 : ProcResGroup<[SKLPort0, SKLPort4]>;
55def SKLPort05 : ProcResGroup<[SKLPort0, SKLPort5]>;
56def SKLPort06 : ProcResGroup<[SKLPort0, SKLPort6]>;
57def SKLPort15 : ProcResGroup<[SKLPort1, SKLPort5]>;
58def SKLPort16 : ProcResGroup<[SKLPort1, SKLPort6]>;
59def SKLPort56 : ProcResGroup<[SKLPort5, SKLPort6]>;
60def SKLPort015 : ProcResGroup<[SKLPort0, SKLPort1, SKLPort5]>;
61def SKLPort056 : ProcResGroup<[SKLPort0, SKLPort5, SKLPort6]>;
62def SKLPort0156: ProcResGroup<[SKLPort0, SKLPort1, SKLPort5, SKLPort6]>;
63
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +000064def SKLDivider : ProcResource<1>; // Integer division issued on port 0.
Craig Topper8104f262018-04-02 05:33:28 +000065// FP division and sqrt on port 0.
66def SKLFPDivider : ProcResource<1>;
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +000067
Gadi Haber6f8fbf42017-09-19 06:19:27 +000068// 60 Entry Unified Scheduler
69def SKLPortAny : ProcResGroup<[SKLPort0, SKLPort1, SKLPort2, SKLPort3, SKLPort4,
70 SKLPort5, SKLPort6, SKLPort7]> {
71 let BufferSize=60;
72}
73
74// Loads are 5 cycles, so ReadAfterLd registers needn't be available until 5
75// cycles after the memory operand.
76def : ReadAdvance<ReadAfterLd, 5>;
77
78// Many SchedWrites are defined in pairs with and without a folded load.
79// Instructions with folded loads are usually micro-fused, so they only appear
80// as two micro-ops when queued in the reservation station.
81// This multiclass defines the resource usage for variants with and without
82// folded loads.
83multiclass SKLWriteResPair<X86FoldableSchedWrite SchedRW,
Simon Pilgrim30c38c32018-03-19 14:46:07 +000084 list<ProcResourceKind> ExePorts,
Simon Pilgrime3547af2018-03-25 10:21:19 +000085 int Lat, list<int> Res = [1], int UOps = 1,
86 int LoadLat = 5> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +000087 // Register variant is using a single cycle on ExePort.
Simon Pilgrim30c38c32018-03-19 14:46:07 +000088 def : WriteRes<SchedRW, ExePorts> {
89 let Latency = Lat;
90 let ResourceCycles = Res;
91 let NumMicroOps = UOps;
92 }
Gadi Haber6f8fbf42017-09-19 06:19:27 +000093
Simon Pilgrime3547af2018-03-25 10:21:19 +000094 // Memory variant also uses a cycle on port 2/3 and adds LoadLat cycles to
95 // the latency (default = 5).
Simon Pilgrim30c38c32018-03-19 14:46:07 +000096 def : WriteRes<SchedRW.Folded, !listconcat([SKLPort23], ExePorts)> {
Simon Pilgrime3547af2018-03-25 10:21:19 +000097 let Latency = !add(Lat, LoadLat);
Simon Pilgrim30c38c32018-03-19 14:46:07 +000098 let ResourceCycles = !listconcat([1], Res);
Simon Pilgrime3547af2018-03-25 10:21:19 +000099 let NumMicroOps = !add(UOps, 1);
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000100 }
101}
102
Craig Topperf131b602018-04-06 16:16:46 +0000103// A folded store needs a cycle on port 4 for the store data, and an extra port
104// 2/3/7 cycle to recompute the address.
105def : WriteRes<WriteRMW, [SKLPort237,SKLPort4]>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000106
107// Arithmetic.
Simon Pilgrim2864b462018-05-08 14:55:16 +0000108defm : SKLWriteResPair<WriteALU, [SKLPort0156], 1>; // Simple integer ALU op.
109defm : SKLWriteResPair<WriteIMul, [SKLPort1], 3>; // Integer multiplication.
110defm : SKLWriteResPair<WriteIMul64, [SKLPort1], 3>; // Integer 64-bit multiplication.
Simon Pilgrim25805542018-05-08 13:51:45 +0000111
112defm : SKLWriteResPair<WriteDiv8, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
113defm : SKLWriteResPair<WriteDiv16, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
114defm : SKLWriteResPair<WriteDiv32, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
115defm : SKLWriteResPair<WriteDiv64, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
116defm : SKLWriteResPair<WriteIDiv8, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
117defm : SKLWriteResPair<WriteIDiv16, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
118defm : SKLWriteResPair<WriteIDiv32, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
119defm : SKLWriteResPair<WriteIDiv64, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
120
Simon Pilgrim28e7bcb2018-03-26 21:06:14 +0000121defm : SKLWriteResPair<WriteCRC32, [SKLPort1], 3>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000122
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +0000123def : WriteRes<WriteIMulH, []> { let Latency = 3; } // Integer multiplication, high part.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000124def : WriteRes<WriteLEA, [SKLPort15]>; // LEA instructions can't fold loads.
125
Craig Topperb7baa352018-04-08 17:53:18 +0000126defm : SKLWriteResPair<WriteCMOV, [SKLPort06], 1>; // Conditional move.
Simon Pilgrim6e160c12018-05-12 18:07:07 +0000127defm : X86WriteRes<WriteFCMOV, [SKLPort1], 3, [1], 1>; // x87 conditional move.
Craig Topperb7baa352018-04-08 17:53:18 +0000128def : WriteRes<WriteSETCC, [SKLPort06]>; // Setcc.
129def : WriteRes<WriteSETCCStore, [SKLPort06,SKLPort4,SKLPort237]> {
130 let Latency = 2;
131 let NumMicroOps = 3;
132}
133
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000134// Bit counts.
135defm : SKLWriteResPair<WriteBitScan, [SKLPort1], 3>;
136defm : SKLWriteResPair<WriteLZCNT, [SKLPort1], 3>;
137defm : SKLWriteResPair<WriteTZCNT, [SKLPort1], 3>;
138defm : SKLWriteResPair<WritePOPCNT, [SKLPort1], 3>;
139
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000140// Integer shifts and rotates.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000141defm : SKLWriteResPair<WriteShift, [SKLPort06], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000142
Craig Topper89310f52018-03-29 20:41:39 +0000143// BMI1 BEXTR, BMI2 BZHI
144defm : SKLWriteResPair<WriteBEXTR, [SKLPort06,SKLPort15], 2, [1,1], 2>;
145defm : SKLWriteResPair<WriteBZHI, [SKLPort15], 1>;
146
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000147// Loads, stores, and moves, not folded with other operations.
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000148defm : X86WriteRes<WriteLoad, [SKLPort23], 5, [1], 1>;
149defm : X86WriteRes<WriteStore, [SKLPort237, SKLPort4], 1, [1,1], 1>;
150defm : X86WriteRes<WriteStoreNT, [SKLPort237, SKLPort4], 1, [1,1], 2>;
151defm : X86WriteRes<WriteMove, [SKLPort0156], 1, [1], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000152
153// Idioms that clear a register, like xorps %xmm0, %xmm0.
154// These can often bypass execution ports completely.
155def : WriteRes<WriteZero, []>;
156
157// Branches don't produce values, so they have no latency, but they still
158// consume resources. Indirect branches can fold loads.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000159defm : SKLWriteResPair<WriteJump, [SKLPort06], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000160
161// Floating point. This covers both scalar and vector operations.
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000162defm : X86WriteRes<WriteFLoad, [SKLPort23], 5, [1], 1>;
163defm : X86WriteRes<WriteFLoadX, [SKLPort23], 6, [1], 1>;
164defm : X86WriteRes<WriteFLoadY, [SKLPort23], 7, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000165defm : X86WriteRes<WriteFMaskedLoad, [SKLPort23,SKLPort015], 7, [1,1], 2>;
166defm : X86WriteRes<WriteFMaskedLoadY, [SKLPort23,SKLPort015], 8, [1,1], 2>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000167defm : X86WriteRes<WriteFStore, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000168defm : X86WriteRes<WriteFStoreX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
169defm : X86WriteRes<WriteFStoreY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000170defm : X86WriteRes<WriteFStoreNT, [SKLPort237,SKLPort4], 1, [1,1], 2>;
171defm : X86WriteRes<WriteFStoreNTX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
172defm : X86WriteRes<WriteFStoreNTY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000173defm : X86WriteRes<WriteFMaskedStore, [SKLPort237,SKLPort0], 2, [1,1], 2>;
174defm : X86WriteRes<WriteFMaskedStoreY, [SKLPort237,SKLPort0], 2, [1,1], 2>;
175defm : X86WriteRes<WriteFMove, [SKLPort015], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000176defm : X86WriteRes<WriteFMoveX, [SKLPort015], 1, [1], 1>;
177defm : X86WriteRes<WriteFMoveY, [SKLPort015], 1, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000178defm : X86WriteRes<WriteEMMS, [SKLPort05,SKLPort0156], 10, [9,1], 10>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000179
Simon Pilgrim1233e122018-05-07 20:52:53 +0000180defm : SKLWriteResPair<WriteFAdd, [SKLPort01], 4, [1], 1, 5>; // Floating point add/sub.
181defm : SKLWriteResPair<WriteFAddX, [SKLPort01], 4, [1], 1, 6>; // Floating point add/sub (XMM).
182defm : SKLWriteResPair<WriteFAddY, [SKLPort01], 4, [1], 1, 7>; // Floating point add/sub (YMM/ZMM).
183defm : SKLWriteResPair<WriteFAdd64, [SKLPort01], 4, [1], 1, 5>; // Floating point double add/sub.
184defm : SKLWriteResPair<WriteFAdd64X, [SKLPort01], 4, [1], 1, 6>; // Floating point double add/sub (XMM).
185defm : SKLWriteResPair<WriteFAdd64Y, [SKLPort01], 4, [1], 1, 7>; // Floating point double add/sub (YMM/ZMM).
186
187defm : SKLWriteResPair<WriteFCmp, [SKLPort01], 4, [1], 1, 5>; // Floating point compare.
188defm : SKLWriteResPair<WriteFCmpX, [SKLPort01], 4, [1], 1, 6>; // Floating point compare (XMM).
189defm : SKLWriteResPair<WriteFCmpY, [SKLPort01], 4, [1], 1, 7>; // Floating point compare (YMM/ZMM).
190defm : SKLWriteResPair<WriteFCmp64, [SKLPort01], 4, [1], 1, 5>; // Floating point double compare.
191defm : SKLWriteResPair<WriteFCmp64X, [SKLPort01], 4, [1], 1, 6>; // Floating point double compare (XMM).
192defm : SKLWriteResPair<WriteFCmp64Y, [SKLPort01], 4, [1], 1, 7>; // Floating point double compare (YMM/ZMM).
193
194defm : SKLWriteResPair<WriteFCom, [SKLPort0], 2>; // Floating point compare to flags.
195
196defm : SKLWriteResPair<WriteFMul, [SKLPort01], 4, [1], 1, 5>; // Floating point multiplication.
197defm : SKLWriteResPair<WriteFMulX, [SKLPort01], 4, [1], 1, 6>; // Floating point multiplication (XMM).
198defm : SKLWriteResPair<WriteFMulY, [SKLPort01], 4, [1], 1, 7>; // Floating point multiplication (YMM/ZMM).
199defm : SKLWriteResPair<WriteFMul64, [SKLPort01], 4, [1], 1, 5>; // Floating point double multiplication.
200defm : SKLWriteResPair<WriteFMul64X, [SKLPort01], 4, [1], 1, 6>; // Floating point double multiplication (XMM).
201defm : SKLWriteResPair<WriteFMul64Y, [SKLPort01], 4, [1], 1, 7>; // Floating point double multiplication (YMM/ZMM).
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000202
203defm : SKLWriteResPair<WriteFDiv, [SKLPort0,SKLFPDivider], 11, [1,3], 1, 5>; // Floating point division.
204//defm : SKLWriteResPair<WriteFDivX, [SKLPort0,SKLFPDivider], 11, [1,3], 1, 6>; // Floating point division (XMM).
205defm : SKLWriteResPair<WriteFDivY, [SKLPort0,SKLFPDivider], 11, [1,5], 1, 7>; // Floating point division (YMM).
206defm : SKLWriteResPair<WriteFDivZ, [SKLPort0,SKLFPDivider], 11, [1,5], 1, 7>; // Floating point division (ZMM).
207//defm : SKLWriteResPair<WriteFDiv64, [SKLPort0,SKLFPDivider], 14, [1,3], 1, 5>; // Floating point double division.
208//defm : SKLWriteResPair<WriteFDiv64X, [SKLPort0,SKLFPDivider], 14, [1,3], 1, 6>; // Floating point double division (XMM).
209//defm : SKLWriteResPair<WriteFDiv64Y, [SKLPort0,SKLFPDivider], 14, [1,5], 1, 7>; // Floating point double division (YMM).
210defm : SKLWriteResPair<WriteFDiv64Z, [SKLPort0,SKLFPDivider], 14, [1,5], 1, 7>; // Floating point double division (ZMM).
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000211
212defm : SKLWriteResPair<WriteFSqrt, [SKLPort0,SKLFPDivider], 12, [1,3], 1, 5>; // Floating point square root.
213defm : SKLWriteResPair<WriteFSqrtX, [SKLPort0,SKLFPDivider], 12, [1,3], 1, 6>; // Floating point square root (XMM).
214defm : SKLWriteResPair<WriteFSqrtY, [SKLPort0,SKLFPDivider], 12, [1,6], 1, 7>; // Floating point square root (YMM).
215defm : SKLWriteResPair<WriteFSqrtZ, [SKLPort0,SKLFPDivider], 12, [1,6], 1, 7>; // Floating point square root (ZMM).
216defm : SKLWriteResPair<WriteFSqrt64, [SKLPort0,SKLFPDivider], 18, [1,6], 1, 5>; // Floating point double square root.
217defm : SKLWriteResPair<WriteFSqrt64X, [SKLPort0,SKLFPDivider], 18, [1,6], 1, 6>; // Floating point double square root (XMM).
218defm : SKLWriteResPair<WriteFSqrt64Y, [SKLPort0,SKLFPDivider], 18, [1,12],1, 7>; // Floating point double square root (YMM).
219defm : SKLWriteResPair<WriteFSqrt64Z, [SKLPort0,SKLFPDivider], 18, [1,12],1, 7>; // Floating point double square root (ZMM).
220defm : SKLWriteResPair<WriteFSqrt80, [SKLPort0,SKLFPDivider], 21, [1,7]>; // Floating point long double square root.
221
Simon Pilgrimc7088682018-05-01 18:06:07 +0000222defm : SKLWriteResPair<WriteFRcp, [SKLPort0], 4, [1], 1, 5>; // Floating point reciprocal estimate.
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000223defm : SKLWriteResPair<WriteFRcpX, [SKLPort0], 4, [1], 1, 6>; // Floating point reciprocal estimate (XMM).
224defm : SKLWriteResPair<WriteFRcpY, [SKLPort0], 4, [1], 1, 7>; // Floating point reciprocal estimate (YMM/ZMM).
225
Simon Pilgrimc7088682018-05-01 18:06:07 +0000226defm : SKLWriteResPair<WriteFRsqrt, [SKLPort0], 4, [1], 1, 5>; // Floating point reciprocal square root estimate.
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000227defm : SKLWriteResPair<WriteFRsqrtX,[SKLPort0], 4, [1], 1, 6>; // Floating point reciprocal square root estimate (XMM).
228defm : SKLWriteResPair<WriteFRsqrtY,[SKLPort0], 4, [1], 1, 7>; // Floating point reciprocal square root estimate (YMM/ZMM).
229
Simon Pilgrim67cc2462018-05-04 15:20:18 +0000230defm : SKLWriteResPair<WriteFMA, [SKLPort01], 4, [1], 1, 5>; // Fused Multiply Add.
231defm : SKLWriteResPair<WriteFMAX, [SKLPort01], 4, [1], 1, 6>; // Fused Multiply Add (XMM).
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +0000232defm : SKLWriteResPair<WriteFMAY, [SKLPort01], 4, [1], 1, 7>; // Fused Multiply Add (YMM/ZMM).
Simon Pilgrim542b20d2018-05-03 22:31:19 +0000233defm : SKLWriteResPair<WriteDPPD, [SKLPort5,SKLPort01], 9, [1,2], 3, 6>; // Floating point double dot product.
234defm : SKLWriteResPair<WriteDPPS, [SKLPort5,SKLPort01], 13, [1,3], 4, 6>; // Floating point single dot product.
235defm : SKLWriteResPair<WriteDPPSY, [SKLPort5,SKLPort01], 13, [1,3], 4, 7>; // Floating point single dot product (YMM).
Simon Pilgrimd14d2e72018-04-20 21:16:05 +0000236defm : SKLWriteResPair<WriteFSign, [SKLPort0], 1>; // Floating point fabs/fchs.
Simon Pilgrimbe51b202018-05-04 12:59:24 +0000237defm : SKLWriteResPair<WriteFRnd, [SKLPort01], 8, [2], 2, 6>; // Floating point rounding.
238defm : SKLWriteResPair<WriteFRndY, [SKLPort01], 8, [2], 2, 7>; // Floating point rounding (YMM/ZMM).
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +0000239defm : SKLWriteResPair<WriteFLogic, [SKLPort015], 1, [1], 1, 6>; // Floating point and/or/xor logicals.
240defm : SKLWriteResPair<WriteFLogicY, [SKLPort015], 1, [1], 1, 7>; // Floating point and/or/xor logicals (YMM/ZMM).
Simon Pilgrim210286e2018-05-08 10:28:03 +0000241defm : SKLWriteResPair<WriteFTest, [SKLPort0], 2, [1], 1, 6>; // Floating point TEST instructions.
242defm : SKLWriteResPair<WriteFTestY, [SKLPort0], 2, [1], 1, 7>; // Floating point TEST instructions (YMM/ZMM).
Simon Pilgrim819f2182018-05-02 17:58:50 +0000243defm : SKLWriteResPair<WriteFShuffle, [SKLPort5], 1, [1], 1, 6>; // Floating point vector shuffles.
Simon Pilgrimdd8eae12018-05-01 14:25:01 +0000244defm : SKLWriteResPair<WriteFShuffleY, [SKLPort5], 1, [1], 1, 7>; // Floating point vector shuffles (YMM/ZMM).
Simon Pilgrim819f2182018-05-02 17:58:50 +0000245defm : SKLWriteResPair<WriteFVarShuffle, [SKLPort5], 1, [1], 1, 6>; // Floating point vector shuffles.
246defm : SKLWriteResPair<WriteFVarShuffleY, [SKLPort5], 1, [1], 1, 7>; // Floating point vector shuffles.
Simon Pilgrim06e16542018-04-22 18:35:53 +0000247defm : SKLWriteResPair<WriteFBlend, [SKLPort015], 1, [1], 1, 6>; // Floating point vector blends.
Simon Pilgrim8a937e02018-04-27 18:19:48 +0000248defm : SKLWriteResPair<WriteFBlendY, [SKLPort015], 1, [1], 1, 7>; // Floating point vector blends.
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000249defm : SKLWriteResPair<WriteFVarBlend, [SKLPort015], 2, [2], 2, 6>; // Fp vector variable blends.
Simon Pilgrim8a937e02018-04-27 18:19:48 +0000250defm : SKLWriteResPair<WriteFVarBlendY,[SKLPort015], 2, [2], 2, 7>; // Fp vector variable blends.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000251
252// FMA Scheduling helper class.
253// class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; }
254
255// Vector integer operations.
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000256defm : X86WriteRes<WriteVecLoad, [SKLPort23], 5, [1], 1>;
257defm : X86WriteRes<WriteVecLoadX, [SKLPort23], 6, [1], 1>;
258defm : X86WriteRes<WriteVecLoadY, [SKLPort23], 7, [1], 1>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000259defm : X86WriteRes<WriteVecLoadNT, [SKLPort23], 6, [1], 1>;
260defm : X86WriteRes<WriteVecLoadNTY, [SKLPort23], 7, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000261defm : X86WriteRes<WriteVecMaskedLoad, [SKLPort23,SKLPort015], 7, [1,1], 2>;
262defm : X86WriteRes<WriteVecMaskedLoadY, [SKLPort23,SKLPort015], 8, [1,1], 2>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000263defm : X86WriteRes<WriteVecStore, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000264defm : X86WriteRes<WriteVecStoreX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
265defm : X86WriteRes<WriteVecStoreY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000266defm : X86WriteRes<WriteVecStoreNT, [SKLPort237,SKLPort4], 1, [1,1], 2>;
267defm : X86WriteRes<WriteVecStoreNTY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000268defm : X86WriteRes<WriteVecMaskedStore, [SKLPort237,SKLPort0], 2, [1,1], 2>;
269defm : X86WriteRes<WriteVecMaskedStoreY, [SKLPort237,SKLPort0], 2, [1,1], 2>;
270defm : X86WriteRes<WriteVecMove, [SKLPort015], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000271defm : X86WriteRes<WriteVecMoveX, [SKLPort015], 1, [1], 1>;
272defm : X86WriteRes<WriteVecMoveY, [SKLPort015], 1, [1], 1>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000273
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000274defm : SKLWriteResPair<WriteVecALU, [SKLPort05], 1, [1], 1, 5>; // Vector integer ALU op, no logicals.
275defm : SKLWriteResPair<WriteVecALUX, [SKLPort01], 1, [1], 1, 6>; // Vector integer ALU op, no logicals (XMM).
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000276defm : SKLWriteResPair<WriteVecALUY, [SKLPort01], 1, [1], 1, 7>; // Vector integer ALU op, no logicals (YMM/ZMM).
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000277defm : SKLWriteResPair<WriteVecLogic, [SKLPort05], 1, [1], 1, 5>; // Vector integer and/or/xor.
278defm : SKLWriteResPair<WriteVecLogicX,[SKLPort015], 1, [1], 1, 6>; // Vector integer and/or/xor (XMM).
Simon Pilgrim57f2b182018-05-01 12:39:17 +0000279defm : SKLWriteResPair<WriteVecLogicY,[SKLPort015], 1, [1], 1, 7>; // Vector integer and/or/xor (YMM/ZMM).
Simon Pilgrim210286e2018-05-08 10:28:03 +0000280defm : SKLWriteResPair<WriteVecTest, [SKLPort0,SKLPort5], 3, [1,1], 2, 6>; // Vector integer TEST instructions.
281defm : SKLWriteResPair<WriteVecTestY, [SKLPort0,SKLPort5], 3, [1,1], 2, 7>; // Vector integer TEST instructions (YMM/ZMM).
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000282defm : SKLWriteResPair<WriteVecIMul, [SKLPort0] , 4, [1], 1, 5>; // Vector integer multiply.
283defm : SKLWriteResPair<WriteVecIMulX, [SKLPort01], 4, [1], 1, 6>; // Vector integer multiply (XMM).
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000284defm : SKLWriteResPair<WriteVecIMulY, [SKLPort01], 4, [1], 1, 7>; // Vector integer multiply (YMM/ZMM).
285defm : SKLWriteResPair<WritePMULLD, [SKLPort01], 10, [2], 2, 6>; // Vector PMULLD.
286defm : SKLWriteResPair<WritePMULLDY, [SKLPort01], 10, [2], 2, 7>; // Vector PMULLD (YMM/ZMM).
Simon Pilgrim819f2182018-05-02 17:58:50 +0000287defm : SKLWriteResPair<WriteShuffle, [SKLPort5], 1, [1], 1, 5>; // Vector shuffles.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000288defm : SKLWriteResPair<WriteShuffleX, [SKLPort5], 1, [1], 1, 6>; // Vector shuffles (XMM).
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000289defm : SKLWriteResPair<WriteShuffleY, [SKLPort5], 1, [1], 1, 7>; // Vector shuffles (YMM/ZMM).
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000290defm : SKLWriteResPair<WriteVarShuffle, [SKLPort5], 1, [1], 1, 5>; // Vector shuffles.
291defm : SKLWriteResPair<WriteVarShuffleX, [SKLPort5], 1, [1], 1, 6>; // Vector shuffles (XMM).
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000292defm : SKLWriteResPair<WriteVarShuffleY, [SKLPort5], 1, [1], 1, 7>; // Vector shuffles (YMM/ZMM).
Simon Pilgrim06e16542018-04-22 18:35:53 +0000293defm : SKLWriteResPair<WriteBlend, [SKLPort5], 1, [1], 1, 6>; // Vector blends.
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000294defm : SKLWriteResPair<WriteBlendY, [SKLPort5], 1, [1], 1, 7>; // Vector blends (YMM/ZMM).
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000295defm : SKLWriteResPair<WriteVarBlend, [SKLPort015], 2, [2], 2, 6>; // Vector variable blends.
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000296defm : SKLWriteResPair<WriteVarBlendY, [SKLPort015], 2, [2], 2, 6>; // Vector variable blends (YMM/ZMM).
Simon Pilgrima41ae2f2018-04-22 10:39:16 +0000297defm : SKLWriteResPair<WriteMPSAD, [SKLPort5], 4, [2], 2, 6>; // Vector MPSAD.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000298defm : SKLWriteResPair<WriteMPSADY, [SKLPort5], 4, [2], 2, 7>; // Vector MPSAD (YMM/ZMM).
299defm : SKLWriteResPair<WritePSADBW, [SKLPort5], 3, [1], 1, 5>; // Vector PSADBW.
300defm : SKLWriteResPair<WritePSADBWX, [SKLPort5], 3, [1], 1, 6>; // Vector PSADBW (XMM).
301defm : SKLWriteResPair<WritePSADBWY, [SKLPort5], 3, [1], 1, 7>; // Vector PSADBW (YMM/ZMM).
Simon Pilgrim27bc83e2018-04-24 18:49:25 +0000302defm : SKLWriteResPair<WritePHMINPOS, [SKLPort01], 4, [1], 1, 6>; // Vector PHMINPOS.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000303
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000304// Vector integer shifts.
305defm : SKLWriteResPair<WriteVecShift, [SKLPort0], 1, [1], 1, 5>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000306defm : X86WriteRes<WriteVecShiftX, [SKLPort5,SKLPort01], 2, [1,1], 2>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000307defm : X86WriteRes<WriteVecShiftY, [SKLPort5,SKLPort01], 4, [1,1], 2>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000308defm : X86WriteRes<WriteVecShiftXLd, [SKLPort01,SKLPort23], 7, [1,1], 2>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000309defm : X86WriteRes<WriteVecShiftYLd, [SKLPort01,SKLPort23], 8, [1,1], 2>;
310
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000311defm : SKLWriteResPair<WriteVecShiftImm, [SKLPort0], 1, [1], 1, 5>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000312defm : SKLWriteResPair<WriteVecShiftImmX, [SKLPort01], 1, [1], 1, 6>; // Vector integer immediate shifts (XMM).
313defm : SKLWriteResPair<WriteVecShiftImmY, [SKLPort01], 1, [1], 1, 7>; // Vector integer immediate shifts (YMM/ZMM).
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000314defm : SKLWriteResPair<WriteVarVecShift, [SKLPort01], 1, [1], 1, 6>; // Variable vector shifts.
315defm : SKLWriteResPair<WriteVarVecShiftY, [SKLPort01], 1, [1], 1, 7>; // Variable vector shifts (YMM/ZMM).
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000316
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000317// Vector insert/extract operations.
318def : WriteRes<WriteVecInsert, [SKLPort5]> {
319 let Latency = 2;
320 let NumMicroOps = 2;
321 let ResourceCycles = [2];
322}
323def : WriteRes<WriteVecInsertLd, [SKLPort5,SKLPort23]> {
324 let Latency = 6;
325 let NumMicroOps = 2;
326}
Simon Pilgrim819f2182018-05-02 17:58:50 +0000327def: InstRW<[WriteVecInsertLd], (instregex "(V?)MOV(H|L)(PD|PS)rm")>;
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000328
329def : WriteRes<WriteVecExtract, [SKLPort0,SKLPort5]> {
330 let Latency = 3;
331 let NumMicroOps = 2;
332}
333def : WriteRes<WriteVecExtractSt, [SKLPort4,SKLPort5,SKLPort237]> {
334 let Latency = 2;
335 let NumMicroOps = 3;
336}
337
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000338// Conversion between integer and float.
Simon Pilgrim5647e892018-05-16 10:53:45 +0000339defm : SKLWriteResPair<WriteCvtSS2I, [SKLPort1], 3>;
340defm : SKLWriteResPair<WriteCvtPS2I, [SKLPort1], 3>;
341defm : SKLWriteResPair<WriteCvtPS2IY, [SKLPort1], 3>;
342defm : SKLWriteResPair<WriteCvtSD2I, [SKLPort1], 3>;
343defm : SKLWriteResPair<WriteCvtPD2I, [SKLPort1], 3>;
344defm : SKLWriteResPair<WriteCvtPD2IY, [SKLPort1], 3>;
345
346defm : SKLWriteResPair<WriteCvtI2SS, [SKLPort1], 4>;
347defm : SKLWriteResPair<WriteCvtI2PS, [SKLPort1], 4>;
348defm : SKLWriteResPair<WriteCvtI2PSY, [SKLPort1], 4>;
349defm : SKLWriteResPair<WriteCvtI2SD, [SKLPort1], 4>;
350defm : SKLWriteResPair<WriteCvtI2PD, [SKLPort1], 4>;
351defm : SKLWriteResPair<WriteCvtI2PDY, [SKLPort1], 4>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000352
353defm : SKLWriteResPair<WriteCvtSS2SD, [SKLPort1], 3>;
354defm : SKLWriteResPair<WriteCvtPS2PD, [SKLPort1], 3>;
355defm : SKLWriteResPair<WriteCvtPS2PDY, [SKLPort1], 3>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000356defm : SKLWriteResPair<WriteCvtSD2SS, [SKLPort1], 3>;
357defm : SKLWriteResPair<WriteCvtPD2PS, [SKLPort1], 3>;
358defm : SKLWriteResPair<WriteCvtPD2PSY, [SKLPort1], 3>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000359
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000360defm : X86WriteRes<WriteCvtPH2PS, [SKLPort5,SKLPort015], 5, [1,1], 2>;
361defm : X86WriteRes<WriteCvtPH2PSY, [SKLPort5,SKLPort01], 7, [1,1], 2>;
362defm : X86WriteRes<WriteCvtPH2PSLd, [SKLPort23,SKLPort01], 9, [1,1], 2>;
363defm : X86WriteRes<WriteCvtPH2PSYLd, [SKLPort23,SKLPort01], 10, [1,1], 2>;
364
365defm : X86WriteRes<WriteCvtPS2PH, [SKLPort5,SKLPort015], 5, [1,1], 2>;
366defm : X86WriteRes<WriteCvtPS2PHY, [SKLPort5,SKLPort01], 7, [1,1], 2>;
367defm : X86WriteRes<WriteCvtPS2PHSt, [SKLPort4,SKLPort5,SKLPort237,SKLPort01], 6, [1,1,1,1], 4>;
368defm : X86WriteRes<WriteCvtPS2PHYSt, [SKLPort4,SKLPort5,SKLPort237,SKLPort01], 8, [1,1,1,1], 4>;
369
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000370// Strings instructions.
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000371
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000372// Packed Compare Implicit Length Strings, Return Mask
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000373def : WriteRes<WritePCmpIStrM, [SKLPort0]> {
374 let Latency = 10;
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000375 let NumMicroOps = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000376 let ResourceCycles = [3];
377}
378def : WriteRes<WritePCmpIStrMLd, [SKLPort0, SKLPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000379 let Latency = 16;
380 let NumMicroOps = 4;
381 let ResourceCycles = [3,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000382}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000383
384// Packed Compare Explicit Length Strings, Return Mask
385def : WriteRes<WritePCmpEStrM, [SKLPort0, SKLPort5, SKLPort015, SKLPort0156]> {
386 let Latency = 19;
387 let NumMicroOps = 9;
388 let ResourceCycles = [4,3,1,1];
389}
390def : WriteRes<WritePCmpEStrMLd, [SKLPort0, SKLPort5,SKLPort23, SKLPort015, SKLPort0156]> {
391 let Latency = 25;
392 let NumMicroOps = 10;
393 let ResourceCycles = [4,3,1,1,1];
394}
395
396// Packed Compare Implicit Length Strings, Return Index
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000397def : WriteRes<WritePCmpIStrI, [SKLPort0]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000398 let Latency = 10;
399 let NumMicroOps = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000400 let ResourceCycles = [3];
401}
402def : WriteRes<WritePCmpIStrILd, [SKLPort0, SKLPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000403 let Latency = 16;
404 let NumMicroOps = 4;
405 let ResourceCycles = [3,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000406}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000407
408// Packed Compare Explicit Length Strings, Return Index
409def : WriteRes<WritePCmpEStrI, [SKLPort0, SKLPort5, SKLPort0156]> {
410 let Latency = 18;
411 let NumMicroOps = 8;
412 let ResourceCycles = [4,3,1];
413}
414def : WriteRes<WritePCmpEStrILd, [SKLPort0, SKLPort5, SKLPort23, SKLPort0156]> {
415 let Latency = 24;
416 let NumMicroOps = 9;
417 let ResourceCycles = [4,3,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000418}
419
Simon Pilgrima2f26782018-03-27 20:38:54 +0000420// MOVMSK Instructions.
Simon Pilgrimbf4c8c02018-05-04 14:54:33 +0000421def : WriteRes<WriteFMOVMSK, [SKLPort0]> { let Latency = 2; }
422def : WriteRes<WriteVecMOVMSK, [SKLPort0]> { let Latency = 2; }
423def : WriteRes<WriteVecMOVMSKY, [SKLPort0]> { let Latency = 2; }
424def : WriteRes<WriteMMXMOVMSK, [SKLPort0]> { let Latency = 2; }
Simon Pilgrima2f26782018-03-27 20:38:54 +0000425
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000426// AES instructions.
Simon Pilgrim7684e052018-03-22 13:18:08 +0000427def : WriteRes<WriteAESDecEnc, [SKLPort0]> { // Decryption, encryption.
428 let Latency = 4;
429 let NumMicroOps = 1;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000430 let ResourceCycles = [1];
431}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000432def : WriteRes<WriteAESDecEncLd, [SKLPort0, SKLPort23]> {
433 let Latency = 10;
434 let NumMicroOps = 2;
435 let ResourceCycles = [1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000436}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000437
438def : WriteRes<WriteAESIMC, [SKLPort0]> { // InvMixColumn.
439 let Latency = 8;
440 let NumMicroOps = 2;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000441 let ResourceCycles = [2];
442}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000443def : WriteRes<WriteAESIMCLd, [SKLPort0, SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000444 let Latency = 14;
Simon Pilgrim7684e052018-03-22 13:18:08 +0000445 let NumMicroOps = 3;
446 let ResourceCycles = [2,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000447}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000448
449def : WriteRes<WriteAESKeyGen, [SKLPort0, SKLPort5, SKLPort015]> { // Key Generation.
450 let Latency = 20;
451 let NumMicroOps = 11;
452 let ResourceCycles = [3,6,2];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000453}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000454def : WriteRes<WriteAESKeyGenLd, [SKLPort0, SKLPort5, SKLPort23, SKLPort015]> {
455 let Latency = 25;
456 let NumMicroOps = 11;
457 let ResourceCycles = [3,6,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000458}
459
460// Carry-less multiplication instructions.
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000461def : WriteRes<WriteCLMul, [SKLPort5]> {
462 let Latency = 6;
463 let NumMicroOps = 1;
464 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000465}
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000466def : WriteRes<WriteCLMulLd, [SKLPort5, SKLPort23]> {
467 let Latency = 12;
468 let NumMicroOps = 2;
469 let ResourceCycles = [1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000470}
471
472// Catch-all for expensive system instructions.
473def : WriteRes<WriteSystem, [SKLPort0156]> { let Latency = 100; } // def WriteSystem : SchedWrite;
474
475// AVX2.
Simon Pilgrim819f2182018-05-02 17:58:50 +0000476defm : SKLWriteResPair<WriteFShuffle256, [SKLPort5], 3, [1], 1, 7>; // Fp 256-bit width vector shuffles.
477defm : SKLWriteResPair<WriteFVarShuffle256, [SKLPort5], 3, [1], 1, 7>; // Fp 256-bit width vector variable shuffles.
478defm : SKLWriteResPair<WriteShuffle256, [SKLPort5], 3, [1], 1, 7>; // 256-bit width vector shuffles.
479defm : SKLWriteResPair<WriteVarShuffle256, [SKLPort5], 3, [1], 1, 7>; // 256-bit width vector variable shuffles.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000480
481// Old microcoded instructions that nobody use.
482def : WriteRes<WriteMicrocoded, [SKLPort0156]> { let Latency = 100; } // def WriteMicrocoded : SchedWrite;
483
484// Fence instructions.
485def : WriteRes<WriteFence, [SKLPort23, SKLPort4]>;
486
Craig Topper05242bf2018-04-21 18:07:36 +0000487// Load/store MXCSR.
488def : WriteRes<WriteLDMXCSR, [SKLPort0,SKLPort23,SKLPort0156]> { let Latency = 7; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
489def : WriteRes<WriteSTMXCSR, [SKLPort4,SKLPort5,SKLPort237]> { let Latency = 2; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
490
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000491// Nop, not very useful expect it provides a model for nops!
492def : WriteRes<WriteNop, []>;
493
494////////////////////////////////////////////////////////////////////////////////
495// Horizontal add/sub instructions.
496////////////////////////////////////////////////////////////////////////////////
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000497
Simon Pilgrimc3c767b2018-04-27 16:11:57 +0000498defm : SKLWriteResPair<WriteFHAdd, [SKLPort5,SKLPort01], 6, [2,1], 3, 6>;
499defm : SKLWriteResPair<WriteFHAddY, [SKLPort5,SKLPort01], 6, [2,1], 3, 7>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000500defm : SKLWriteResPair<WritePHAdd, [SKLPort5,SKLPort05], 3, [2,1], 3, 5>;
501defm : SKLWriteResPair<WritePHAddX, [SKLPort5,SKLPort015], 3, [2,1], 3, 6>;
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000502defm : SKLWriteResPair<WritePHAddY, [SKLPort5,SKLPort015], 3, [2,1], 3, 7>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000503
504// Remaining instrs.
505
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000506def SKLWriteResGroup1 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000507 let Latency = 1;
508 let NumMicroOps = 1;
509 let ResourceCycles = [1];
510}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000511def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PADDS(B|W)irr",
512 "MMX_PADDUS(B|W)irr",
513 "MMX_PAVG(B|W)irr",
514 "MMX_PCMPEQ(B|D|W)irr",
515 "MMX_PCMPGT(B|D|W)irr",
516 "MMX_P(MAX|MIN)SWirr",
517 "MMX_P(MAX|MIN)UBirr",
518 "MMX_PSUBS(B|W)irr",
519 "MMX_PSUBUS(B|W)irr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000520
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000521def SKLWriteResGroup3 : SchedWriteRes<[SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000522 let Latency = 1;
523 let NumMicroOps = 1;
524 let ResourceCycles = [1];
525}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000526def: InstRW<[SKLWriteResGroup3], (instregex "COM(P?)_FST0r",
Craig Topperfc179c62018-03-22 04:23:41 +0000527 "MMX_MOVD64rr",
528 "MMX_MOVD64to64rr",
Simon Pilgrima3686c92018-05-10 19:08:06 +0000529 "UCOM_F(P?)r",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000530 "(V?)MOV64toPQIrr",
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +0000531 "(V?)MOVDI2PDIrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000532
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000533def SKLWriteResGroup4 : SchedWriteRes<[SKLPort6]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000534 let Latency = 1;
535 let NumMicroOps = 1;
536 let ResourceCycles = [1];
537}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000538def: InstRW<[SKLWriteResGroup4], (instregex "JMP(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000539
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000540def SKLWriteResGroup6 : SchedWriteRes<[SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000541 let Latency = 1;
542 let NumMicroOps = 1;
543 let ResourceCycles = [1];
544}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000545def: InstRW<[SKLWriteResGroup6], (instrs FINCSTP, FNOP)>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000546def: InstRW<[SKLWriteResGroup6], (instregex "MMX_MOVQ64rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000547
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000548def SKLWriteResGroup7 : SchedWriteRes<[SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000549 let Latency = 1;
550 let NumMicroOps = 1;
551 let ResourceCycles = [1];
552}
Simon Pilgrim455d0b22018-04-23 13:24:17 +0000553def: InstRW<[SKLWriteResGroup7], (instrs CDQ, CQO, CLAC, STAC)>;
Craig Topperfc179c62018-03-22 04:23:41 +0000554def: InstRW<[SKLWriteResGroup7], (instregex "ADC(16|32|64)ri",
555 "ADC(16|32|64)i",
556 "ADC(8|16|32|64)rr",
557 "ADCX(32|64)rr",
558 "ADOX(32|64)rr",
559 "BT(16|32|64)ri8",
560 "BT(16|32|64)rr",
561 "BTC(16|32|64)ri8",
562 "BTC(16|32|64)rr",
563 "BTR(16|32|64)ri8",
564 "BTR(16|32|64)rr",
565 "BTS(16|32|64)ri8",
566 "BTS(16|32|64)rr",
Craig Topperfc179c62018-03-22 04:23:41 +0000567 "SBB(16|32|64)ri",
568 "SBB(16|32|64)i",
Simon Pilgrim39d77202018-04-28 15:32:19 +0000569 "SBB(8|16|32|64)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000570
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000571def SKLWriteResGroup8 : SchedWriteRes<[SKLPort15]> {
572 let Latency = 1;
573 let NumMicroOps = 1;
574 let ResourceCycles = [1];
575}
Craig Topperfc179c62018-03-22 04:23:41 +0000576def: InstRW<[SKLWriteResGroup8], (instregex "ANDN(32|64)rr",
577 "BLSI(32|64)rr",
578 "BLSMSK(32|64)rr",
Simon Pilgrimed09ebb2018-04-23 21:04:23 +0000579 "BLSR(32|64)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000580
581def SKLWriteResGroup9 : SchedWriteRes<[SKLPort015]> {
582 let Latency = 1;
583 let NumMicroOps = 1;
584 let ResourceCycles = [1];
585}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000586def: InstRW<[SKLWriteResGroup9], (instregex "(V?)PADD(B|D|Q|W)(Y?)rr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000587 "VPBLENDD(Y?)rri",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000588 "(V?)PSUB(B|D|Q|W)(Y?)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000589
590def SKLWriteResGroup10 : SchedWriteRes<[SKLPort0156]> {
591 let Latency = 1;
592 let NumMicroOps = 1;
593 let ResourceCycles = [1];
594}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000595def: InstRW<[SKLWriteResGroup10], (instrs CBW, CWDE, CDQE,
596 CLC, CMC, STC)>;
Simon Pilgrimd5ada492018-04-29 15:33:15 +0000597def: InstRW<[SKLWriteResGroup10], (instrs LAHF, SAHF)>; // TODO: This doesn't match Agner's data
Simon Pilgrima3686c92018-05-10 19:08:06 +0000598def: InstRW<[SKLWriteResGroup10], (instregex "NOOP",
Craig Topperfc179c62018-03-22 04:23:41 +0000599 "SGDT64m",
600 "SIDT64m",
Craig Topperfc179c62018-03-22 04:23:41 +0000601 "SMSW16m",
Craig Topperfc179c62018-03-22 04:23:41 +0000602 "STRm",
Craig Topperb5f26592018-04-19 18:00:17 +0000603 "SYSCALL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000604
605def SKLWriteResGroup11 : SchedWriteRes<[SKLPort4,SKLPort237]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000606 let Latency = 1;
607 let NumMicroOps = 2;
608 let ResourceCycles = [1,1];
609}
Craig Topperfc179c62018-03-22 04:23:41 +0000610def: InstRW<[SKLWriteResGroup11], (instregex "FBSTPm",
Craig Topperfc179c62018-03-22 04:23:41 +0000611 "MMX_MOVD64mr",
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000612 "ST_FP(32|64|80)m",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000613 "(V?)MOV(H|L)(PD|PS)mr",
Craig Topper972bdbd2018-03-25 17:33:14 +0000614 "(V?)MOVPDI2DImr",
615 "(V?)MOVPQI2QImr",
616 "(V?)MOVPQIto64mr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000617 "(V?)MOV(SD|SS)mr",
Craig Topperfc179c62018-03-22 04:23:41 +0000618 "VMPTRSTm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000619
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000620def SKLWriteResGroup12 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000621 let Latency = 2;
622 let NumMicroOps = 1;
623 let ResourceCycles = [1];
624}
Simon Pilgrim31a96332018-03-24 20:40:14 +0000625def: InstRW<[SKLWriteResGroup12], (instregex "MMX_MOVD64from64rr",
Craig Topperfc179c62018-03-22 04:23:41 +0000626 "MMX_MOVD64grr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000627 "(V?)MOVPDI2DIrr",
Simon Pilgrim210286e2018-05-08 10:28:03 +0000628 "(V?)MOVPQIto64rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000629
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000630def SKLWriteResGroup13 : SchedWriteRes<[SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000631 let Latency = 2;
632 let NumMicroOps = 2;
633 let ResourceCycles = [2];
634}
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000635def: InstRW<[SKLWriteResGroup13], (instregex "MMX_MOVQ2DQrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000636
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000637def SKLWriteResGroup14 : SchedWriteRes<[SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000638 let Latency = 2;
639 let NumMicroOps = 2;
640 let ResourceCycles = [2];
641}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000642def: InstRW<[SKLWriteResGroup14], (instrs FDECSTP)>;
643def: InstRW<[SKLWriteResGroup14], (instregex "MMX_MOVDQ2Qrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000644
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000645def SKLWriteResGroup15 : SchedWriteRes<[SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000646 let Latency = 2;
647 let NumMicroOps = 2;
648 let ResourceCycles = [2];
649}
Craig Topperfc179c62018-03-22 04:23:41 +0000650def: InstRW<[SKLWriteResGroup15], (instregex "CMOV(A|BE)(16|32|64)rr",
651 "ROL(8|16|32|64)r1",
652 "ROL(8|16|32|64)ri",
653 "ROR(8|16|32|64)r1",
654 "ROR(8|16|32|64)ri",
655 "SET(A|BE)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000656
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000657def SKLWriteResGroup17 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000658 let Latency = 2;
659 let NumMicroOps = 2;
660 let ResourceCycles = [2];
661}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000662def: InstRW<[SKLWriteResGroup17], (instrs LFENCE,
663 WAIT,
664 XGETBV)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000665
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000666def SKLWriteResGroup20 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000667 let Latency = 2;
668 let NumMicroOps = 2;
669 let ResourceCycles = [1,1];
670}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000671def: InstRW<[SKLWriteResGroup20], (instregex "CLFLUSH")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000672
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000673def SKLWriteResGroup21 : SchedWriteRes<[SKLPort237,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000674 let Latency = 2;
675 let NumMicroOps = 2;
676 let ResourceCycles = [1,1];
677}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000678def: InstRW<[SKLWriteResGroup21], (instrs SFENCE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000679
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000680def SKLWriteResGroup22 : SchedWriteRes<[SKLPort06,SKLPort15]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000681 let Latency = 2;
682 let NumMicroOps = 2;
683 let ResourceCycles = [1,1];
684}
Craig Topper498875f2018-04-04 17:54:19 +0000685def: InstRW<[SKLWriteResGroup22], (instrs BSWAP64r)>;
686
687def SKLWriteResGroup22_1 : SchedWriteRes<[SKLPort15]> {
688 let Latency = 1;
689 let NumMicroOps = 1;
690 let ResourceCycles = [1];
691}
692def: InstRW<[SKLWriteResGroup22_1], (instrs BSWAP32r)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000693
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000694def SKLWriteResGroup23 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000695 let Latency = 2;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000696 let NumMicroOps = 2;
697 let ResourceCycles = [1,1];
698}
Craig Topper2d451e72018-03-18 08:38:06 +0000699def: InstRW<[SKLWriteResGroup23], (instrs CWD)>;
Craig Topperb4c78732018-03-19 19:00:32 +0000700def: InstRW<[SKLWriteResGroup23], (instrs JCXZ, JECXZ, JRCXZ)>;
Craig Topperfc179c62018-03-22 04:23:41 +0000701def: InstRW<[SKLWriteResGroup23], (instregex "ADC8i8",
702 "ADC8ri",
703 "SBB8i8",
704 "SBB8ri")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000705
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000706def SKLWriteResGroup25 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237]> {
707 let Latency = 2;
708 let NumMicroOps = 3;
709 let ResourceCycles = [1,1,1];
710}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000711def: InstRW<[SKLWriteResGroup25], (instrs FNSTCW16m)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000712
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000713def SKLWriteResGroup27 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort15]> {
714 let Latency = 2;
715 let NumMicroOps = 3;
716 let ResourceCycles = [1,1,1];
717}
718def: InstRW<[SKLWriteResGroup27], (instregex "MOVBE(16|32|64)mr")>;
719
720def SKLWriteResGroup28 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> {
721 let Latency = 2;
722 let NumMicroOps = 3;
723 let ResourceCycles = [1,1,1];
724}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000725def: InstRW<[SKLWriteResGroup28], (instrs PUSH16r, PUSH32r, PUSH64r,
726 STOSB, STOSL, STOSQ, STOSW)>;
Craig Topperfc179c62018-03-22 04:23:41 +0000727def: InstRW<[SKLWriteResGroup28], (instregex "PUSH(16|32|64)rmr",
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000728 "PUSH64i8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000729
730def SKLWriteResGroup29 : SchedWriteRes<[SKLPort1]> {
731 let Latency = 3;
732 let NumMicroOps = 1;
733 let ResourceCycles = [1];
734}
Simon Pilgrim6e160c12018-05-12 18:07:07 +0000735def: InstRW<[SKLWriteResGroup29], (instregex "PDEP(32|64)rr",
Craig Topperfc179c62018-03-22 04:23:41 +0000736 "PEXT(32|64)rr",
Craig Topperfc179c62018-03-22 04:23:41 +0000737 "SHLD(16|32|64)rri8",
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000738 "SHRD(16|32|64)rri8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000739
Clement Courbet327fac42018-03-07 08:14:02 +0000740def SKLWriteResGroup29_16i : SchedWriteRes<[SKLPort1, SKLPort0156]> {
Craig Topperf846e2d2018-04-19 05:34:05 +0000741 let Latency = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000742 let NumMicroOps = 2;
743 let ResourceCycles = [1,1];
744}
Clement Courbet327fac42018-03-07 08:14:02 +0000745def: InstRW<[SKLWriteResGroup29_16i], (instrs IMUL16rri, IMUL16rri8)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000746
747def SKLWriteResGroup30 : SchedWriteRes<[SKLPort5]> {
748 let Latency = 3;
749 let NumMicroOps = 1;
750 let ResourceCycles = [1];
751}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000752def: InstRW<[SKLWriteResGroup30], (instregex "(ADD|SUB|SUBR)_(FPrST0|FST0r|FrST0)",
Simon Pilgrim74ccc6a2018-04-21 19:11:55 +0000753 "VPBROADCASTBrr",
Simon Pilgrim825ead92018-04-21 20:45:12 +0000754 "VPBROADCASTWrr",
Simon Pilgrime480ed02018-05-07 18:25:19 +0000755 "(V?)PCMPGTQ(Y?)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000756
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000757def SKLWriteResGroup32 : SchedWriteRes<[SKLPort0,SKLPort0156]> {
758 let Latency = 3;
759 let NumMicroOps = 2;
760 let ResourceCycles = [1,1];
761}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000762def: InstRW<[SKLWriteResGroup32], (instrs FNSTSW16r)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000763
764def SKLWriteResGroup33 : SchedWriteRes<[SKLPort06]> {
765 let Latency = 3;
766 let NumMicroOps = 3;
767 let ResourceCycles = [3];
768}
Craig Topperfc179c62018-03-22 04:23:41 +0000769def: InstRW<[SKLWriteResGroup33], (instregex "ROL(8|16|32|64)rCL",
770 "ROR(8|16|32|64)rCL",
771 "SAR(8|16|32|64)rCL",
772 "SHL(8|16|32|64)rCL",
773 "SHR(8|16|32|64)rCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000774
775def SKLWriteResGroup34 : SchedWriteRes<[SKLPort0156]> {
Craig Topperb5f26592018-04-19 18:00:17 +0000776 let Latency = 2;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000777 let NumMicroOps = 3;
778 let ResourceCycles = [3];
779}
Craig Topperb5f26592018-04-19 18:00:17 +0000780def: InstRW<[SKLWriteResGroup34], (instrs XADD8rr, XADD16rr, XADD32rr, XADD64rr,
781 XCHG8rr, XCHG16rr, XCHG32rr, XCHG64rr,
782 XCHG16ar, XCHG32ar, XCHG64ar)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000783
784def SKLWriteResGroup35 : SchedWriteRes<[SKLPort0,SKLPort5]> {
785 let Latency = 3;
786 let NumMicroOps = 3;
787 let ResourceCycles = [1,2];
788}
Simon Pilgrim5e492d22018-04-19 17:32:10 +0000789def: InstRW<[SKLWriteResGroup35], (instregex "MMX_PH(ADD|SUB)SWrr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000790
791def SKLWriteResGroup36 : SchedWriteRes<[SKLPort5,SKLPort01]> {
792 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000793 let NumMicroOps = 3;
794 let ResourceCycles = [2,1];
795}
Simon Pilgrim31a96332018-03-24 20:40:14 +0000796def: InstRW<[SKLWriteResGroup36], (instregex "(V?)PHADDSW(Y?)rr",
797 "(V?)PHSUBSW(Y?)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000798
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000799def SKLWriteResGroup39 : SchedWriteRes<[SKLPort5,SKLPort0156]> {
800 let Latency = 3;
801 let NumMicroOps = 3;
802 let ResourceCycles = [2,1];
803}
Craig Topperfc179c62018-03-22 04:23:41 +0000804def: InstRW<[SKLWriteResGroup39], (instregex "MMX_PACKSSDWirr",
805 "MMX_PACKSSWBirr",
806 "MMX_PACKUSWBirr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000807
808def SKLWriteResGroup40 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
809 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000810 let NumMicroOps = 3;
811 let ResourceCycles = [1,2];
812}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000813def: InstRW<[SKLWriteResGroup40], (instregex "CLD")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000814
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000815def SKLWriteResGroup41 : SchedWriteRes<[SKLPort237,SKLPort0156]> {
816 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000817 let NumMicroOps = 3;
818 let ResourceCycles = [1,2];
819}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000820def: InstRW<[SKLWriteResGroup41], (instrs MFENCE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000821
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000822def SKLWriteResGroup42 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
823 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000824 let NumMicroOps = 3;
825 let ResourceCycles = [1,2];
826}
Craig Topperfc179c62018-03-22 04:23:41 +0000827def: InstRW<[SKLWriteResGroup42], (instregex "RCL(8|16|32|64)r1",
828 "RCL(8|16|32|64)ri",
829 "RCR(8|16|32|64)r1",
830 "RCR(8|16|32|64)ri")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000831
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000832def SKLWriteResGroup43 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort237]> {
833 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000834 let NumMicroOps = 3;
835 let ResourceCycles = [1,1,1];
836}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000837def: InstRW<[SKLWriteResGroup43], (instrs FNSTSWm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000838
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000839def SKLWriteResGroup44 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06]> {
840 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000841 let NumMicroOps = 4;
842 let ResourceCycles = [1,1,2];
843}
Craig Topperf4cd9082018-01-19 05:47:32 +0000844def: InstRW<[SKLWriteResGroup44], (instregex "SET(A|BE)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000845
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000846def SKLWriteResGroup45 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237,SKLPort0156]> {
847 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000848 let NumMicroOps = 4;
849 let ResourceCycles = [1,1,1,1];
850}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000851def: InstRW<[SKLWriteResGroup45], (instregex "CALL(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000852
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000853def SKLWriteResGroup46 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06,SKLPort0156]> {
854 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000855 let NumMicroOps = 4;
856 let ResourceCycles = [1,1,1,1];
857}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000858def: InstRW<[SKLWriteResGroup46], (instrs CALL64pcrel32)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000859
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000860def SKLWriteResGroup47 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000861 let Latency = 4;
862 let NumMicroOps = 1;
863 let ResourceCycles = [1];
864}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000865def: InstRW<[SKLWriteResGroup47], (instregex "MUL_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000866
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000867def SKLWriteResGroup48 : SchedWriteRes<[SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000868 let Latency = 4;
869 let NumMicroOps = 1;
870 let ResourceCycles = [1];
871}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +0000872def: InstRW<[SKLWriteResGroup48], (instregex "(V?)CVTDQ2PS(Y?)rr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000873 "(V?)CVT(T?)PS2DQ(Y?)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000874
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000875def SKLWriteResGroup51 : SchedWriteRes<[SKLPort1,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000876 let Latency = 4;
877 let NumMicroOps = 2;
878 let ResourceCycles = [1,1];
879}
Craig Topperf846e2d2018-04-19 05:34:05 +0000880def: InstRW<[SKLWriteResGroup51], (instrs IMUL64r, MUL64r, MULX64rr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000881
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000882def SKLWriteResGroup51_16 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
883 let Latency = 4;
884 let NumMicroOps = 4;
Craig Topperf846e2d2018-04-19 05:34:05 +0000885 let ResourceCycles = [1,1,2];
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000886}
Craig Topperfc179c62018-03-22 04:23:41 +0000887def: InstRW<[SKLWriteResGroup51_16], (instrs IMUL16r, MUL16r)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000888
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000889def SKLWriteResGroup53 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort237]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000890 let Latency = 4;
891 let NumMicroOps = 3;
892 let ResourceCycles = [1,1,1];
893}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000894def: InstRW<[SKLWriteResGroup53], (instregex "IST(T?)_FP(16|32|64)m",
895 "IST_F(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000896
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000897def SKLWriteResGroup54 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000898 let Latency = 4;
899 let NumMicroOps = 4;
900 let ResourceCycles = [4];
901}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000902def: InstRW<[SKLWriteResGroup54], (instrs FNCLEX)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000903
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000904def SKLWriteResGroup55 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000905 let Latency = 4;
906 let NumMicroOps = 4;
907 let ResourceCycles = [1,3];
908}
Simon Pilgrimd5ada492018-04-29 15:33:15 +0000909def: InstRW<[SKLWriteResGroup55], (instrs PAUSE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000910
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000911def SKLWriteResGroup56 : SchedWriteRes<[SKLPort015,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000912 let Latency = 4;
913 let NumMicroOps = 4;
914 let ResourceCycles = [1,3];
915}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000916def: InstRW<[SKLWriteResGroup56], (instrs VZEROUPPER)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000917
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000918def SKLWriteResGroup57 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000919 let Latency = 4;
920 let NumMicroOps = 4;
921 let ResourceCycles = [1,1,2];
922}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000923def: InstRW<[SKLWriteResGroup57], (instregex "LAR(16|32|64)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000924
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000925def SKLWriteResGroup58 : SchedWriteRes<[SKLPort23]> {
926 let Latency = 5;
927 let NumMicroOps = 1;
928 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000929}
Simon Pilgrim02fc3752018-04-21 12:15:42 +0000930def: InstRW<[SKLWriteResGroup58], (instregex "MOVSX(16|32|64)rm16",
Craig Topperfc179c62018-03-22 04:23:41 +0000931 "MOVSX(16|32|64)rm32",
932 "MOVSX(16|32|64)rm8",
933 "MOVZX(16|32|64)rm16",
934 "MOVZX(16|32|64)rm8",
Simon Pilgrim37334ea2018-04-21 21:59:36 +0000935 "(V?)MOVDDUPrm")>; // TODO: Should this be SKLWriteResGroup67?
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000936
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000937def SKLWriteResGroup59 : SchedWriteRes<[SKLPort0,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000938 let Latency = 5;
939 let NumMicroOps = 2;
940 let ResourceCycles = [1,1];
941}
Simon Pilgrim31a96332018-03-24 20:40:14 +0000942def: InstRW<[SKLWriteResGroup59], (instregex "MMX_CVTPI2PDirr",
943 "(V?)CVTDQ2PDrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000944
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000945def SKLWriteResGroup60 : SchedWriteRes<[SKLPort5,SKLPort015]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000946 let Latency = 5;
947 let NumMicroOps = 2;
948 let ResourceCycles = [1,1];
949}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000950def: InstRW<[SKLWriteResGroup60], (instregex "MMX_CVT(T?)PD2PIirr",
951 "MMX_CVT(T?)PS2PIirr",
952 "(V?)CVT(T?)PD2DQrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000953 "(V?)CVTPD2PSrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000954 "(V?)CVTPS2PDrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000955 "(V?)CVTSD2SSrr",
956 "(V?)CVTSI642SDrr",
957 "(V?)CVTSI2SDrr",
958 "(V?)CVTSI2SSrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000959 "(V?)CVTSS2SDrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000960
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000961def SKLWriteResGroup61 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000962 let Latency = 5;
963 let NumMicroOps = 3;
964 let ResourceCycles = [1,1,1];
965}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000966def: InstRW<[SKLWriteResGroup61], (instregex "STR(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000967
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000968def SKLWriteResGroup62 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Craig Topper4a3be6e2018-03-22 19:22:51 +0000969 let Latency = 4;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000970 let NumMicroOps = 3;
971 let ResourceCycles = [1,1,1];
972}
Craig Topper4a3be6e2018-03-22 19:22:51 +0000973def: InstRW<[SKLWriteResGroup62], (instrs IMUL32r, MUL32r, MULX32rr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000974
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000975def SKLWriteResGroup63 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000976 let Latency = 5;
977 let NumMicroOps = 5;
978 let ResourceCycles = [1,4];
979}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000980def: InstRW<[SKLWriteResGroup63], (instrs XSETBV)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000981
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000982def SKLWriteResGroup64 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000983 let Latency = 5;
984 let NumMicroOps = 5;
985 let ResourceCycles = [2,3];
986}
Craig Topper13a16502018-03-19 00:56:09 +0000987def: InstRW<[SKLWriteResGroup64], (instregex "CMPXCHG(8|16|32|64)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000988
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000989def SKLWriteResGroup65 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000990 let Latency = 5;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000991 let NumMicroOps = 6;
992 let ResourceCycles = [1,1,4];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000993}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000994def: InstRW<[SKLWriteResGroup65], (instregex "PUSHF(16|64)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000995
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000996def SKLWriteResGroup67 : SchedWriteRes<[SKLPort23]> {
997 let Latency = 6;
998 let NumMicroOps = 1;
999 let ResourceCycles = [1];
1000}
Simon Pilgrim31a96332018-03-24 20:40:14 +00001001def: InstRW<[SKLWriteResGroup67], (instregex "VBROADCASTSSrm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001002 "(V?)MOVSHDUPrm",
1003 "(V?)MOVSLDUPrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001004 "VPBROADCASTDrm",
1005 "VPBROADCASTQrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001006
1007def SKLWriteResGroup68 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001008 let Latency = 6;
1009 let NumMicroOps = 2;
1010 let ResourceCycles = [2];
1011}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001012def: InstRW<[SKLWriteResGroup68], (instregex "MMX_CVTPI2PSirr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001013
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001014def SKLWriteResGroup69 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001015 let Latency = 6;
1016 let NumMicroOps = 2;
1017 let ResourceCycles = [1,1];
1018}
Craig Topperfc179c62018-03-22 04:23:41 +00001019def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PADDSBirm",
1020 "MMX_PADDSWirm",
1021 "MMX_PADDUSBirm",
1022 "MMX_PADDUSWirm",
1023 "MMX_PAVGBirm",
1024 "MMX_PAVGWirm",
1025 "MMX_PCMPEQBirm",
1026 "MMX_PCMPEQDirm",
1027 "MMX_PCMPEQWirm",
1028 "MMX_PCMPGTBirm",
1029 "MMX_PCMPGTDirm",
1030 "MMX_PCMPGTWirm",
1031 "MMX_PMAXSWirm",
1032 "MMX_PMAXUBirm",
1033 "MMX_PMINSWirm",
1034 "MMX_PMINUBirm",
Craig Topperfc179c62018-03-22 04:23:41 +00001035 "MMX_PSUBSBirm",
1036 "MMX_PSUBSWirm",
1037 "MMX_PSUBUSBirm",
1038 "MMX_PSUBUSWirm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001039
Craig Topper58afb4e2018-03-22 21:10:07 +00001040def SKLWriteResGroup70 : SchedWriteRes<[SKLPort0,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001041 let Latency = 6;
1042 let NumMicroOps = 2;
1043 let ResourceCycles = [1,1];
1044}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001045def: InstRW<[SKLWriteResGroup70], (instregex "(V?)CVTSS2SI(64)?rr",
1046 "(V?)CVT(T?)SD2SI(64)?rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001047
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001048def SKLWriteResGroup72 : SchedWriteRes<[SKLPort6,SKLPort23]> {
1049 let Latency = 6;
1050 let NumMicroOps = 2;
1051 let ResourceCycles = [1,1];
1052}
Craig Topperfc179c62018-03-22 04:23:41 +00001053def: InstRW<[SKLWriteResGroup72], (instregex "FARJMP64",
1054 "JMP(16|32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001055
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001056def SKLWriteResGroup74 : SchedWriteRes<[SKLPort23,SKLPort06]> {
1057 let Latency = 6;
1058 let NumMicroOps = 2;
1059 let ResourceCycles = [1,1];
1060}
Simon Pilgrimeb609092018-04-23 22:19:55 +00001061def: InstRW<[SKLWriteResGroup74], (instregex "BT(16|32|64)mi8")>;
Craig Topperc50570f2018-04-06 17:12:18 +00001062def: InstRW<[SKLWriteResGroup74, ReadAfterLd], (instrs ADC8rm, ADC16rm, ADC32rm, ADC64rm,
1063 ADCX32rm, ADCX64rm,
1064 ADOX32rm, ADOX64rm,
1065 SBB8rm, SBB16rm, SBB32rm, SBB64rm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001066
1067def SKLWriteResGroup75 : SchedWriteRes<[SKLPort23,SKLPort15]> {
1068 let Latency = 6;
1069 let NumMicroOps = 2;
1070 let ResourceCycles = [1,1];
1071}
Craig Topperfc179c62018-03-22 04:23:41 +00001072def: InstRW<[SKLWriteResGroup75], (instregex "ANDN(32|64)rm",
1073 "BLSI(32|64)rm",
1074 "BLSMSK(32|64)rm",
1075 "BLSR(32|64)rm",
Craig Topperfc179c62018-03-22 04:23:41 +00001076 "MOVBE(16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001077
1078def SKLWriteResGroup76 : SchedWriteRes<[SKLPort23,SKLPort0156]> {
1079 let Latency = 6;
1080 let NumMicroOps = 2;
1081 let ResourceCycles = [1,1];
1082}
Craig Topper2d451e72018-03-18 08:38:06 +00001083def: InstRW<[SKLWriteResGroup76], (instrs POP16r, POP32r, POP64r)>;
Craig Topperf0d04262018-04-06 16:16:48 +00001084def: InstRW<[SKLWriteResGroup76], (instregex "POP(16|32|64)rmr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001085
Craig Topper58afb4e2018-03-22 21:10:07 +00001086def SKLWriteResGroup78 : SchedWriteRes<[SKLPort5,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001087 let Latency = 6;
1088 let NumMicroOps = 3;
1089 let ResourceCycles = [2,1];
1090}
Craig Topperfc179c62018-03-22 04:23:41 +00001091def: InstRW<[SKLWriteResGroup78], (instregex "(V?)CVTSI642SSrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001092
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001093def SKLWriteResGroup79 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001094 let Latency = 6;
1095 let NumMicroOps = 4;
1096 let ResourceCycles = [1,2,1];
1097}
Craig Topperfc179c62018-03-22 04:23:41 +00001098def: InstRW<[SKLWriteResGroup79], (instregex "SHLD(16|32|64)rrCL",
1099 "SHRD(16|32|64)rrCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001100
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001101def SKLWriteResGroup80 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001102 let Latency = 6;
1103 let NumMicroOps = 4;
1104 let ResourceCycles = [1,1,1,1];
1105}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001106def: InstRW<[SKLWriteResGroup80], (instregex "SLDT(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001107
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001108def SKLWriteResGroup82 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1109 let Latency = 6;
1110 let NumMicroOps = 4;
1111 let ResourceCycles = [1,1,1,1];
1112}
Craig Topperfc179c62018-03-22 04:23:41 +00001113def: InstRW<[SKLWriteResGroup82], (instregex "BTC(16|32|64)mi8",
1114 "BTR(16|32|64)mi8",
1115 "BTS(16|32|64)mi8",
1116 "SAR(8|16|32|64)m1",
1117 "SAR(8|16|32|64)mi",
1118 "SHL(8|16|32|64)m1",
1119 "SHL(8|16|32|64)mi",
1120 "SHR(8|16|32|64)m1",
1121 "SHR(8|16|32|64)mi")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001122
1123def SKLWriteResGroup83 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> {
1124 let Latency = 6;
1125 let NumMicroOps = 4;
1126 let ResourceCycles = [1,1,1,1];
1127}
Craig Topperf0d04262018-04-06 16:16:48 +00001128def: InstRW<[SKLWriteResGroup83], (instregex "POP(16|32|64)rmm",
1129 "PUSH(16|32|64)rmm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001130
1131def SKLWriteResGroup84 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001132 let Latency = 6;
1133 let NumMicroOps = 6;
1134 let ResourceCycles = [1,5];
1135}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001136def: InstRW<[SKLWriteResGroup84], (instrs STD)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001137
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001138def SKLWriteResGroup85 : SchedWriteRes<[SKLPort23]> {
1139 let Latency = 7;
1140 let NumMicroOps = 1;
1141 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001142}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001143def: InstRW<[SKLWriteResGroup85], (instregex "LD_F(32|64|80)m",
Craig Topperfc179c62018-03-22 04:23:41 +00001144 "VBROADCASTF128",
1145 "VBROADCASTI128",
1146 "VBROADCASTSDYrm",
1147 "VBROADCASTSSYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001148 "VMOVDDUPYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001149 "VMOVSHDUPYrm",
1150 "VMOVSLDUPYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001151 "VPBROADCASTDYrm",
1152 "VPBROADCASTQYrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001153
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001154def SKLWriteResGroup86 : SchedWriteRes<[SKLPort0,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001155 let Latency = 7;
1156 let NumMicroOps = 2;
1157 let ResourceCycles = [1,1];
1158}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001159def: InstRW<[SKLWriteResGroup86], (instregex "VCVTDQ2PDYrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001160
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001161def SKLWriteResGroup88 : SchedWriteRes<[SKLPort5,SKLPort23]> {
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001162 let Latency = 6;
1163 let NumMicroOps = 2;
1164 let ResourceCycles = [1,1];
1165}
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001166def: InstRW<[SKLWriteResGroup88], (instregex "(V?)PMOV(SX|ZX)BDrm",
1167 "(V?)PMOV(SX|ZX)BQrm",
1168 "(V?)PMOV(SX|ZX)BWrm",
1169 "(V?)PMOV(SX|ZX)DQrm",
1170 "(V?)PMOV(SX|ZX)WDrm",
1171 "(V?)PMOV(SX|ZX)WQrm")>;
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001172
Craig Topper58afb4e2018-03-22 21:10:07 +00001173def SKLWriteResGroup89 : SchedWriteRes<[SKLPort5,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001174 let Latency = 7;
1175 let NumMicroOps = 2;
1176 let ResourceCycles = [1,1];
1177}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001178def: InstRW<[SKLWriteResGroup89], (instregex "VCVTPD2PSYrr",
Craig Topperfc179c62018-03-22 04:23:41 +00001179 "VCVTPS2PDYrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001180 "VCVT(T?)PD2DQYrr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001181
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001182def SKLWriteResGroup91 : SchedWriteRes<[SKLPort23,SKLPort015]> {
1183 let Latency = 7;
1184 let NumMicroOps = 2;
1185 let ResourceCycles = [1,1];
1186}
Simon Pilgrim06e16542018-04-22 18:35:53 +00001187def: InstRW<[SKLWriteResGroup91], (instregex "(V?)INSERTF128rm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001188 "(V?)INSERTI128rm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001189 "(V?)PADD(B|D|Q|W)rm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001190 "(V?)PBLENDDrmi",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001191 "(V?)PSUB(B|D|Q|W)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001192
1193def SKLWriteResGroup92 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1194 let Latency = 7;
1195 let NumMicroOps = 3;
1196 let ResourceCycles = [2,1];
1197}
Craig Topperfc179c62018-03-22 04:23:41 +00001198def: InstRW<[SKLWriteResGroup92], (instregex "MMX_PACKSSDWirm",
1199 "MMX_PACKSSWBirm",
1200 "MMX_PACKUSWBirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001201
1202def SKLWriteResGroup93 : SchedWriteRes<[SKLPort23,SKLPort06]> {
1203 let Latency = 7;
1204 let NumMicroOps = 3;
1205 let ResourceCycles = [1,2];
1206}
Craig Topperf4cd9082018-01-19 05:47:32 +00001207def: InstRW<[SKLWriteResGroup93], (instregex "CMOV(A|BE)(16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001208
1209def SKLWriteResGroup94 : SchedWriteRes<[SKLPort23,SKLPort0156]> {
1210 let Latency = 7;
1211 let NumMicroOps = 3;
1212 let ResourceCycles = [1,2];
1213}
Craig Topper3b0b96c2018-04-05 21:16:26 +00001214def: InstRW<[SKLWriteResGroup94], (instrs LEAVE, LEAVE64,
1215 SCASB, SCASL, SCASQ, SCASW)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001216
Craig Topper58afb4e2018-03-22 21:10:07 +00001217def SKLWriteResGroup95 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001218 let Latency = 7;
1219 let NumMicroOps = 3;
1220 let ResourceCycles = [1,1,1];
1221}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001222def: InstRW<[SKLWriteResGroup95], (instregex "(V?)CVTTSS2SI(64)?rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001223
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001224def SKLWriteResGroup96 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001225 let Latency = 7;
1226 let NumMicroOps = 3;
1227 let ResourceCycles = [1,1,1];
1228}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001229def: InstRW<[SKLWriteResGroup96], (instrs FLDCW16m)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001230
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001231def SKLWriteResGroup98 : SchedWriteRes<[SKLPort6,SKLPort23,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001232 let Latency = 7;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001233 let NumMicroOps = 3;
1234 let ResourceCycles = [1,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001235}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001236def: InstRW<[SKLWriteResGroup98], (instrs LRETQ, RETQ)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001237
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001238def SKLWriteResGroup100 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1239 let Latency = 7;
1240 let NumMicroOps = 5;
1241 let ResourceCycles = [1,1,1,2];
1242}
Craig Topperfc179c62018-03-22 04:23:41 +00001243def: InstRW<[SKLWriteResGroup100], (instregex "ROL(8|16|32|64)m1",
1244 "ROL(8|16|32|64)mi",
1245 "ROR(8|16|32|64)m1",
1246 "ROR(8|16|32|64)mi")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001247
1248def SKLWriteResGroup101 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> {
1249 let Latency = 7;
1250 let NumMicroOps = 5;
1251 let ResourceCycles = [1,1,1,2];
1252}
Craig Topper13a16502018-03-19 00:56:09 +00001253def: InstRW<[SKLWriteResGroup101], (instregex "XADD(8|16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001254
1255def SKLWriteResGroup102 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1256 let Latency = 7;
1257 let NumMicroOps = 5;
1258 let ResourceCycles = [1,1,1,1,1];
1259}
Craig Topperfc179c62018-03-22 04:23:41 +00001260def: InstRW<[SKLWriteResGroup102], (instregex "CALL(16|32|64)m",
1261 "FARCALL64")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001262
1263def SKLWriteResGroup103 : SchedWriteRes<[SKLPort6,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001264 let Latency = 7;
1265 let NumMicroOps = 7;
1266 let ResourceCycles = [1,3,1,2];
1267}
Craig Topper2d451e72018-03-18 08:38:06 +00001268def: InstRW<[SKLWriteResGroup103], (instrs LOOP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001269
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001270def SKLWriteResGroup107 : SchedWriteRes<[SKLPort1,SKLPort23]> {
1271 let Latency = 8;
1272 let NumMicroOps = 2;
1273 let ResourceCycles = [1,1];
1274}
Simon Pilgrimf33d9052018-03-26 18:19:28 +00001275def: InstRW<[SKLWriteResGroup107], (instregex "PDEP(32|64)rm",
1276 "PEXT(32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001277
1278def SKLWriteResGroup107_16 : SchedWriteRes<[SKLPort1, SKLPort0156, SKLPort23]> {
Craig Topperb369cdb2018-01-25 06:57:42 +00001279 let Latency = 8;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001280 let NumMicroOps = 3;
Simon Pilgrim31a96332018-03-24 20:40:14 +00001281 let ResourceCycles = [1,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001282}
Craig Topperf846e2d2018-04-19 05:34:05 +00001283def: InstRW<[SKLWriteResGroup107_16], (instrs IMUL16rmi, IMUL16rmi8)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001284
Craig Topperf846e2d2018-04-19 05:34:05 +00001285def SKLWriteResGroup107_16_2 : SchedWriteRes<[SKLPort1, SKLPort06, SKLPort0156, SKLPort23]> {
1286 let Latency = 9;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001287 let NumMicroOps = 5;
Craig Topperf846e2d2018-04-19 05:34:05 +00001288 let ResourceCycles = [1,1,2,1];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001289}
Craig Topperfc179c62018-03-22 04:23:41 +00001290def: InstRW<[SKLWriteResGroup107_16_2], (instrs IMUL16m, MUL16m)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001291
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001292def SKLWriteResGroup108 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1293 let Latency = 8;
1294 let NumMicroOps = 2;
1295 let ResourceCycles = [1,1];
1296}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001297def: InstRW<[SKLWriteResGroup108], (instregex "FCOM(P?)(32|64)m",
Craig Topperfc179c62018-03-22 04:23:41 +00001298 "VPBROADCASTBYrm",
1299 "VPBROADCASTWYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001300 "VPMOVSXBDYrm",
1301 "VPMOVSXBQYrm",
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001302 "VPMOVSXWQYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001303
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001304def SKLWriteResGroup110 : SchedWriteRes<[SKLPort23,SKLPort015]> {
1305 let Latency = 8;
1306 let NumMicroOps = 2;
1307 let ResourceCycles = [1,1];
1308}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001309def: InstRW<[SKLWriteResGroup110], (instregex "VPADD(B|D|Q|W)Yrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001310 "VPBLENDDYrmi",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001311 "VPSUB(B|D|Q|W)Yrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001312
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001313def SKLWriteResGroup112 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1314 let Latency = 8;
1315 let NumMicroOps = 4;
1316 let ResourceCycles = [1,2,1];
1317}
Simon Pilgrim5e492d22018-04-19 17:32:10 +00001318def: InstRW<[SKLWriteResGroup112], (instregex "MMX_PH(ADD|SUB)SWrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001319
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001320def SKLWriteResGroup115 : SchedWriteRes<[SKLPort23,SKLPort237,SKLPort06]> {
1321 let Latency = 8;
1322 let NumMicroOps = 5;
1323 let ResourceCycles = [1,1,3];
1324}
Craig Topper13a16502018-03-19 00:56:09 +00001325def: InstRW<[SKLWriteResGroup115], (instregex "ROR(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001326
1327def SKLWriteResGroup116 : SchedWriteRes<[SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1328 let Latency = 8;
1329 let NumMicroOps = 5;
1330 let ResourceCycles = [1,1,1,2];
1331}
Craig Topperfc179c62018-03-22 04:23:41 +00001332def: InstRW<[SKLWriteResGroup116], (instregex "RCL(8|16|32|64)m1",
1333 "RCL(8|16|32|64)mi",
1334 "RCR(8|16|32|64)m1",
1335 "RCR(8|16|32|64)mi")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001336
1337def SKLWriteResGroup117 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1338 let Latency = 8;
1339 let NumMicroOps = 6;
1340 let ResourceCycles = [1,1,1,3];
1341}
Craig Topperfc179c62018-03-22 04:23:41 +00001342def: InstRW<[SKLWriteResGroup117], (instregex "ROL(8|16|32|64)mCL",
1343 "SAR(8|16|32|64)mCL",
1344 "SHL(8|16|32|64)mCL",
1345 "SHR(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001346
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001347def SKLWriteResGroup119 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1348 let Latency = 8;
1349 let NumMicroOps = 6;
1350 let ResourceCycles = [1,1,1,2,1];
1351}
Craig Topper9f834812018-04-01 21:54:24 +00001352def: InstRW<[SKLWriteResGroup119], (instregex "ADC(8|16|32|64)mi",
Craig Topperfc179c62018-03-22 04:23:41 +00001353 "CMPXCHG(8|16|32|64)rm",
Craig Topperc50570f2018-04-06 17:12:18 +00001354 "SBB(8|16|32|64)mi")>;
1355def: InstRW<[SKLWriteResGroup119, ReadAfterLd], (instrs ADC8mr, ADC16mr, ADC32mr, ADC64mr,
1356 SBB8mr, SBB16mr, SBB32mr, SBB64mr)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001357
1358def SKLWriteResGroup120 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1359 let Latency = 9;
1360 let NumMicroOps = 2;
1361 let ResourceCycles = [1,1];
1362}
Simon Pilgrim210286e2018-05-08 10:28:03 +00001363def: InstRW<[SKLWriteResGroup120], (instregex "MMX_CVTPI2PSirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001364
1365def SKLWriteResGroup121 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1366 let Latency = 9;
1367 let NumMicroOps = 2;
1368 let ResourceCycles = [1,1];
1369}
Simon Pilgrim31a96332018-03-24 20:40:14 +00001370def: InstRW<[SKLWriteResGroup121], (instregex "(V?)PCMPGTQrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001371 "VPMOVSXBWYrm",
1372 "VPMOVSXDQYrm",
1373 "VPMOVSXWDYrm",
Simon Pilgrim93c878c2018-05-03 10:31:20 +00001374 "VPMOVZXWDYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001375
Craig Topper58afb4e2018-03-22 21:10:07 +00001376def SKLWriteResGroup123 : SchedWriteRes<[SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001377 let Latency = 9;
1378 let NumMicroOps = 2;
1379 let ResourceCycles = [1,1];
1380}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001381def: InstRW<[SKLWriteResGroup123], (instregex "MMX_CVT(T?)PS2PIirm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001382 "(V?)CVTPS2PDrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001383
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001384def SKLWriteResGroup127 : SchedWriteRes<[SKLPort1,SKLPort5,SKLPort23]> {
1385 let Latency = 9;
1386 let NumMicroOps = 3;
1387 let ResourceCycles = [1,1,1];
1388}
Craig Topper4a3be6e2018-03-22 19:22:51 +00001389def: InstRW<[SKLWriteResGroup127], (instrs IMUL64m, MUL64m, MULX64rm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001390
1391def SKLWriteResGroup128 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001392 let Latency = 9;
1393 let NumMicroOps = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001394 let ResourceCycles = [2,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001395}
Craig Topperfc179c62018-03-22 04:23:41 +00001396def: InstRW<[SKLWriteResGroup128], (instregex "(V?)PHADDSWrm",
1397 "(V?)PHSUBSWrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001398
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001399def SKLWriteResGroup130 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort0156]> {
1400 let Latency = 9;
1401 let NumMicroOps = 4;
1402 let ResourceCycles = [1,1,1,1];
1403}
Craig Topperfc179c62018-03-22 04:23:41 +00001404def: InstRW<[SKLWriteResGroup130], (instregex "SHLD(16|32|64)mri8",
1405 "SHRD(16|32|64)mri8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001406
1407def SKLWriteResGroup131 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> {
1408 let Latency = 9;
1409 let NumMicroOps = 5;
1410 let ResourceCycles = [1,2,1,1];
1411}
Craig Topperfc179c62018-03-22 04:23:41 +00001412def: InstRW<[SKLWriteResGroup131], (instregex "LAR(16|32|64)rm",
1413 "LSL(16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001414
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001415def SKLWriteResGroup133 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1416 let Latency = 10;
1417 let NumMicroOps = 2;
1418 let ResourceCycles = [1,1];
1419}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001420def: InstRW<[SKLWriteResGroup133], (instregex "(ADD|SUB|SUBR)_F(32|64)m",
1421 "ILD_F(16|32|64)m",
Simon Pilgrime480ed02018-05-07 18:25:19 +00001422 "VPCMPGTQYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001423
1424def SKLWriteResGroup134 : SchedWriteRes<[SKLPort01,SKLPort23]> {
1425 let Latency = 10;
1426 let NumMicroOps = 2;
1427 let ResourceCycles = [1,1];
1428}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +00001429def: InstRW<[SKLWriteResGroup134], (instregex "(V?)CVTDQ2PSrm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001430 "(V?)CVTPS2DQrm",
1431 "(V?)CVTSS2SDrm",
Simon Pilgrim93c878c2018-05-03 10:31:20 +00001432 "(V?)CVTTPS2DQrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001433
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001434def SKLWriteResGroup138 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1435 let Latency = 10;
1436 let NumMicroOps = 3;
1437 let ResourceCycles = [1,1,1];
1438}
Simon Pilgrim210286e2018-05-08 10:28:03 +00001439def: InstRW<[SKLWriteResGroup138], (instregex "MMX_CVTPI2PDirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001440
Craig Topper58afb4e2018-03-22 21:10:07 +00001441def SKLWriteResGroup139 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001442 let Latency = 10;
1443 let NumMicroOps = 3;
1444 let ResourceCycles = [1,1,1];
1445}
Craig Topperfc179c62018-03-22 04:23:41 +00001446def: InstRW<[SKLWriteResGroup139], (instregex "(V?)CVTSD2SSrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001447
1448def SKLWriteResGroup140 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001449 let Latency = 10;
1450 let NumMicroOps = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001451 let ResourceCycles = [2,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001452}
Craig Topperfc179c62018-03-22 04:23:41 +00001453def: InstRW<[SKLWriteResGroup140], (instregex "VPHADDSWYrm",
1454 "VPHSUBSWYrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001455
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001456def SKLWriteResGroup142 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort06,SKLPort0156]> {
Craig Topper4a3be6e2018-03-22 19:22:51 +00001457 let Latency = 9;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001458 let NumMicroOps = 4;
1459 let ResourceCycles = [1,1,1,1];
1460}
Craig Topperf846e2d2018-04-19 05:34:05 +00001461def: InstRW<[SKLWriteResGroup142], (instrs IMUL32m, MUL32m, MULX32rm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001462
1463def SKLWriteResGroup143 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1464 let Latency = 10;
1465 let NumMicroOps = 8;
1466 let ResourceCycles = [1,1,1,1,1,3];
1467}
Craig Topper13a16502018-03-19 00:56:09 +00001468def: InstRW<[SKLWriteResGroup143], (instregex "XCHG(8|16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001469
Craig Topper8104f262018-04-02 05:33:28 +00001470def SKLWriteResGroup145 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001471 let Latency = 11;
1472 let NumMicroOps = 1;
Craig Topper8104f262018-04-02 05:33:28 +00001473 let ResourceCycles = [1,3];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001474}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001475def : SchedAlias<WriteFDivX, SKLWriteResGroup145>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001476
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001477def SKLWriteResGroup146 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001478 let Latency = 11;
1479 let NumMicroOps = 2;
1480 let ResourceCycles = [1,1];
1481}
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00001482def: InstRW<[SKLWriteResGroup146], (instregex "MUL_F(32|64)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001483
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001484def SKLWriteResGroup147 : SchedWriteRes<[SKLPort01,SKLPort23]> {
1485 let Latency = 11;
1486 let NumMicroOps = 2;
1487 let ResourceCycles = [1,1];
1488}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +00001489def: InstRW<[SKLWriteResGroup147], (instregex "VCVTDQ2PSYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001490 "VCVTPS2PDYrm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001491 "VCVT(T?)PS2DQYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001492
1493def SKLWriteResGroup149 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1494 let Latency = 11;
1495 let NumMicroOps = 3;
1496 let ResourceCycles = [2,1];
1497}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001498def: InstRW<[SKLWriteResGroup149], (instregex "FICOM(P?)(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001499
1500def SKLWriteResGroup150 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1501 let Latency = 11;
1502 let NumMicroOps = 3;
1503 let ResourceCycles = [1,1,1];
1504}
Craig Topperfc179c62018-03-22 04:23:41 +00001505def: InstRW<[SKLWriteResGroup150], (instregex "(V?)CVTDQ2PDrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001506
Craig Topper58afb4e2018-03-22 21:10:07 +00001507def SKLWriteResGroup151 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001508 let Latency = 11;
1509 let NumMicroOps = 3;
1510 let ResourceCycles = [1,1,1];
1511}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001512def: InstRW<[SKLWriteResGroup151], (instregex "(V?)CVTSS2SI64rm",
1513 "(V?)CVT(T?)SD2SI(64)?rm",
Craig Topperfc179c62018-03-22 04:23:41 +00001514 "VCVTTSS2SI64rm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001515 "(V?)CVT(T?)SS2SIrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001516
Craig Topper58afb4e2018-03-22 21:10:07 +00001517def SKLWriteResGroup152 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001518 let Latency = 11;
1519 let NumMicroOps = 3;
1520 let ResourceCycles = [1,1,1];
1521}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001522def: InstRW<[SKLWriteResGroup152], (instregex "CVTPD2PSrm",
1523 "CVT(T?)PD2DQrm",
1524 "MMX_CVT(T?)PD2PIirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001525
1526def SKLWriteResGroup153 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1527 let Latency = 11;
1528 let NumMicroOps = 6;
1529 let ResourceCycles = [1,1,1,2,1];
1530}
Craig Topperfc179c62018-03-22 04:23:41 +00001531def: InstRW<[SKLWriteResGroup153], (instregex "SHLD(16|32|64)mrCL",
1532 "SHRD(16|32|64)mrCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001533
1534def SKLWriteResGroup154 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001535 let Latency = 11;
1536 let NumMicroOps = 7;
1537 let ResourceCycles = [2,3,2];
1538}
Craig Topperfc179c62018-03-22 04:23:41 +00001539def: InstRW<[SKLWriteResGroup154], (instregex "RCL(16|32|64)rCL",
1540 "RCR(16|32|64)rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001541
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001542def SKLWriteResGroup155 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001543 let Latency = 11;
1544 let NumMicroOps = 9;
1545 let ResourceCycles = [1,5,1,2];
1546}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001547def: InstRW<[SKLWriteResGroup155], (instregex "RCL8rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001548
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001549def SKLWriteResGroup156 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001550 let Latency = 11;
1551 let NumMicroOps = 11;
1552 let ResourceCycles = [2,9];
1553}
Craig Topperfc179c62018-03-22 04:23:41 +00001554def: InstRW<[SKLWriteResGroup156], (instrs LOOPE, LOOPNE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001555
Craig Topper58afb4e2018-03-22 21:10:07 +00001556def SKLWriteResGroup160 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001557 let Latency = 12;
1558 let NumMicroOps = 4;
1559 let ResourceCycles = [1,1,1,1];
1560}
1561def: InstRW<[SKLWriteResGroup160], (instregex "CVTTSS2SI64rm")>;
1562
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001563def SKLWriteResGroup162 : SchedWriteRes<[SKLPort5,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001564 let Latency = 13;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001565 let NumMicroOps = 3;
1566 let ResourceCycles = [2,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001567}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001568def: InstRW<[SKLWriteResGroup162], (instregex "(ADD|SUB|SUBR)_FI(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001569
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001570def SKLWriteResGroup163 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1571 let Latency = 13;
1572 let NumMicroOps = 3;
1573 let ResourceCycles = [1,1,1];
1574}
1575def: InstRW<[SKLWriteResGroup163], (instregex "VCVTDQ2PDYrm")>;
1576
Craig Topper8104f262018-04-02 05:33:28 +00001577def SKLWriteResGroup166 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001578 let Latency = 14;
1579 let NumMicroOps = 1;
Craig Topper8104f262018-04-02 05:33:28 +00001580 let ResourceCycles = [1,3];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001581}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001582def : SchedAlias<WriteFDiv64, SKLWriteResGroup166>; // TODO - convert to ZnWriteResFpuPair
1583def : SchedAlias<WriteFDiv64X, SKLWriteResGroup166>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001584
Craig Topper8104f262018-04-02 05:33:28 +00001585def SKLWriteResGroup166_1 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
1586 let Latency = 14;
1587 let NumMicroOps = 1;
1588 let ResourceCycles = [1,5];
1589}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001590def : SchedAlias<WriteFDiv64Y, SKLWriteResGroup166_1>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001591
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001592def SKLWriteResGroup169 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1593 let Latency = 14;
1594 let NumMicroOps = 3;
1595 let ResourceCycles = [1,1,1];
1596}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001597def: InstRW<[SKLWriteResGroup169], (instregex "MUL_FI(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001598
1599def SKLWriteResGroup170 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001600 let Latency = 14;
1601 let NumMicroOps = 10;
1602 let ResourceCycles = [2,4,1,3];
1603}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001604def: InstRW<[SKLWriteResGroup170], (instregex "RCR8rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001605
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001606def SKLWriteResGroup171 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001607 let Latency = 15;
1608 let NumMicroOps = 1;
1609 let ResourceCycles = [1];
1610}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001611def: InstRW<[SKLWriteResGroup171], (instregex "DIVR_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001612
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001613def SKLWriteResGroup174 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
1614 let Latency = 15;
1615 let NumMicroOps = 10;
1616 let ResourceCycles = [1,1,1,5,1,1];
1617}
Craig Topper13a16502018-03-19 00:56:09 +00001618def: InstRW<[SKLWriteResGroup174], (instregex "RCL(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001619
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001620def SKLWriteResGroup177 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
1621 let Latency = 16;
1622 let NumMicroOps = 14;
1623 let ResourceCycles = [1,1,1,4,2,5];
1624}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001625def: InstRW<[SKLWriteResGroup177], (instrs CMPXCHG8B)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001626
1627def SKLWriteResGroup178 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001628 let Latency = 16;
1629 let NumMicroOps = 16;
1630 let ResourceCycles = [16];
1631}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001632def: InstRW<[SKLWriteResGroup178], (instrs VZEROALL)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001633
Craig Topper8104f262018-04-02 05:33:28 +00001634def SKLWriteResGroup179 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001635 let Latency = 17;
1636 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001637 let ResourceCycles = [1,1,5];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001638}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001639def : SchedAlias<WriteFDivXLd, SKLWriteResGroup179>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001640
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001641def SKLWriteResGroup180 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001642 let Latency = 17;
1643 let NumMicroOps = 15;
1644 let ResourceCycles = [2,1,2,4,2,4];
1645}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001646def: InstRW<[SKLWriteResGroup180], (instrs XCH_F)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001647
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001648def SKLWriteResGroup184 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001649 let Latency = 18;
1650 let NumMicroOps = 8;
1651 let ResourceCycles = [1,1,1,5];
1652}
Craig Topperfc179c62018-03-22 04:23:41 +00001653def: InstRW<[SKLWriteResGroup184], (instrs CPUID, RDTSC)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001654
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001655def SKLWriteResGroup185 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001656 let Latency = 18;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001657 let NumMicroOps = 11;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001658 let ResourceCycles = [2,1,1,4,1,2];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001659}
Craig Topper13a16502018-03-19 00:56:09 +00001660def: InstRW<[SKLWriteResGroup185], (instregex "RCR(8|16|32|64)mCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001661
Craig Topper8104f262018-04-02 05:33:28 +00001662def SKLWriteResGroup186 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001663 let Latency = 19;
1664 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001665 let ResourceCycles = [1,1,4];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001666}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001667def : SchedAlias<WriteFDiv64Ld, SKLWriteResGroup186>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001668
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001669def SKLWriteResGroup189 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001670 let Latency = 20;
1671 let NumMicroOps = 1;
1672 let ResourceCycles = [1];
1673}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001674def: InstRW<[SKLWriteResGroup189], (instregex "DIV_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001675
Craig Topper8104f262018-04-02 05:33:28 +00001676def SKLWriteResGroup190 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001677 let Latency = 20;
1678 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001679 let ResourceCycles = [1,1,4];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001680}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001681def : SchedAlias<WriteFDiv64XLd, SKLWriteResGroup190>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001682
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001683def SKLWriteResGroup192 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1684 let Latency = 20;
1685 let NumMicroOps = 8;
1686 let ResourceCycles = [1,1,1,1,1,1,2];
1687}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001688def: InstRW<[SKLWriteResGroup192], (instrs INSB, INSL, INSW)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001689
1690def SKLWriteResGroup193 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001691 let Latency = 20;
1692 let NumMicroOps = 10;
1693 let ResourceCycles = [1,2,7];
1694}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001695def: InstRW<[SKLWriteResGroup193], (instrs MWAITrr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001696
Craig Topper8104f262018-04-02 05:33:28 +00001697def SKLWriteResGroup195 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001698 let Latency = 21;
1699 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001700 let ResourceCycles = [1,1,8];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001701}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001702def : SchedAlias<WriteFDiv64YLd, SKLWriteResGroup195>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001703
1704def SKLWriteResGroup196 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1705 let Latency = 22;
1706 let NumMicroOps = 2;
1707 let ResourceCycles = [1,1];
1708}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001709def: InstRW<[SKLWriteResGroup196], (instregex "DIV_F(32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001710
1711def SKLWriteResGroup196_1 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> {
1712 let Latency = 22;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001713 let NumMicroOps = 5;
1714 let ResourceCycles = [1,2,1,1];
1715}
Craig Topper17a31182017-12-16 18:35:29 +00001716def: InstRW<[SKLWriteResGroup196_1], (instrs VGATHERDPSrm,
1717 VGATHERDPDrm,
1718 VGATHERQPDrm,
1719 VGATHERQPSrm,
1720 VPGATHERDDrm,
1721 VPGATHERDQrm,
1722 VPGATHERQDrm,
1723 VPGATHERQQrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001724
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001725def SKLWriteResGroup196_2 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> {
1726 let Latency = 25;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001727 let NumMicroOps = 5;
1728 let ResourceCycles = [1,2,1,1];
1729}
Craig Topper17a31182017-12-16 18:35:29 +00001730def: InstRW<[SKLWriteResGroup196_2], (instrs VGATHERDPSYrm,
1731 VGATHERQPDYrm,
1732 VGATHERQPSYrm,
1733 VPGATHERDDYrm,
1734 VPGATHERDQYrm,
1735 VPGATHERQDYrm,
1736 VPGATHERQQYrm,
1737 VGATHERDPDYrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001738
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001739def SKLWriteResGroup198 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort5,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1740 let Latency = 23;
1741 let NumMicroOps = 19;
1742 let ResourceCycles = [2,1,4,1,1,4,6];
1743}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001744def: InstRW<[SKLWriteResGroup198], (instrs CMPXCHG16B)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001745
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001746def SKLWriteResGroup202 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1747 let Latency = 25;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001748 let NumMicroOps = 3;
1749 let ResourceCycles = [1,1,1];
1750}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001751def: InstRW<[SKLWriteResGroup202], (instregex "DIV_FI(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001752
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001753def SKLWriteResGroup206 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1754 let Latency = 27;
1755 let NumMicroOps = 2;
1756 let ResourceCycles = [1,1];
1757}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001758def: InstRW<[SKLWriteResGroup206], (instregex "DIVR_F(32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001759
1760def SKLWriteResGroup207 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort0156]> {
1761 let Latency = 28;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001762 let NumMicroOps = 8;
1763 let ResourceCycles = [2,4,1,1];
1764}
Craig Topper13a16502018-03-19 00:56:09 +00001765def: InstRW<[SKLWriteResGroup207], (instregex "IDIV(8|16|32|64)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001766
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001767def SKLWriteResGroup208 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001768 let Latency = 30;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001769 let NumMicroOps = 3;
1770 let ResourceCycles = [1,1,1];
1771}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001772def: InstRW<[SKLWriteResGroup208], (instregex "DIVR_FI(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001773
1774def SKLWriteResGroup209 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort06,SKLPort0156]> {
1775 let Latency = 35;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001776 let NumMicroOps = 23;
1777 let ResourceCycles = [1,5,3,4,10];
1778}
Craig Topperfc179c62018-03-22 04:23:41 +00001779def: InstRW<[SKLWriteResGroup209], (instregex "IN(8|16|32)ri",
1780 "IN(8|16|32)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001781
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001782def SKLWriteResGroup210 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1783 let Latency = 35;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001784 let NumMicroOps = 23;
1785 let ResourceCycles = [1,5,2,1,4,10];
1786}
Craig Topperfc179c62018-03-22 04:23:41 +00001787def: InstRW<[SKLWriteResGroup210], (instregex "OUT(8|16|32)ir",
1788 "OUT(8|16|32)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001789
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001790def SKLWriteResGroup211 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> {
1791 let Latency = 37;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001792 let NumMicroOps = 31;
1793 let ResourceCycles = [1,8,1,21];
1794}
Craig Topper391c6f92017-12-10 01:24:08 +00001795def: InstRW<[SKLWriteResGroup211], (instregex "XRSTOR(64)?")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001796
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001797def SKLWriteResGroup212 : SchedWriteRes<[SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort15,SKLPort0156]> {
1798 let Latency = 40;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001799 let NumMicroOps = 18;
1800 let ResourceCycles = [1,1,2,3,1,1,1,8];
1801}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001802def: InstRW<[SKLWriteResGroup212], (instrs VMCLEARm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001803
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001804def SKLWriteResGroup213 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1805 let Latency = 41;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001806 let NumMicroOps = 39;
1807 let ResourceCycles = [1,10,1,1,26];
1808}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001809def: InstRW<[SKLWriteResGroup213], (instrs XSAVE64)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001810
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001811def SKLWriteResGroup214 : SchedWriteRes<[SKLPort5,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001812 let Latency = 42;
1813 let NumMicroOps = 22;
1814 let ResourceCycles = [2,20];
1815}
Craig Topper2d451e72018-03-18 08:38:06 +00001816def: InstRW<[SKLWriteResGroup214], (instrs RDTSCP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001817
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001818def SKLWriteResGroup215 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1819 let Latency = 42;
1820 let NumMicroOps = 40;
1821 let ResourceCycles = [1,11,1,1,26];
1822}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001823def: InstRW<[SKLWriteResGroup215], (instrs XSAVE)>;
1824def: InstRW<[SKLWriteResGroup215], (instregex "XSAVEC", "XSAVES")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001825
1826def SKLWriteResGroup216 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1827 let Latency = 46;
1828 let NumMicroOps = 44;
1829 let ResourceCycles = [1,11,1,1,30];
1830}
1831def: InstRW<[SKLWriteResGroup216], (instregex "XSAVEOPT")>;
1832
1833def SKLWriteResGroup217 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05,SKLPort06,SKLPort0156]> {
1834 let Latency = 62;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001835 let NumMicroOps = 64;
1836 let ResourceCycles = [2,8,5,10,39];
1837}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001838def: InstRW<[SKLWriteResGroup217], (instrs FLDENVm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001839
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001840def SKLWriteResGroup218 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> {
1841 let Latency = 63;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001842 let NumMicroOps = 88;
1843 let ResourceCycles = [4,4,31,1,2,1,45];
1844}
Craig Topper2d451e72018-03-18 08:38:06 +00001845def: InstRW<[SKLWriteResGroup218], (instrs FXRSTOR64)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001846
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001847def SKLWriteResGroup219 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> {
1848 let Latency = 63;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001849 let NumMicroOps = 90;
1850 let ResourceCycles = [4,2,33,1,2,1,47];
1851}
Craig Topper2d451e72018-03-18 08:38:06 +00001852def: InstRW<[SKLWriteResGroup219], (instrs FXRSTOR)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001853
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001854def SKLWriteResGroup220 : SchedWriteRes<[SKLPort5,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001855 let Latency = 75;
1856 let NumMicroOps = 15;
1857 let ResourceCycles = [6,3,6];
1858}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +00001859def: InstRW<[SKLWriteResGroup220], (instrs FNINIT)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001860
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001861def SKLWriteResGroup221 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001862 let Latency = 76;
1863 let NumMicroOps = 32;
1864 let ResourceCycles = [7,2,8,3,1,11];
1865}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001866def: InstRW<[SKLWriteResGroup221], (instregex "DIV(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001867
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001868def SKLWriteResGroup222 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001869 let Latency = 102;
1870 let NumMicroOps = 66;
1871 let ResourceCycles = [4,2,4,8,14,34];
1872}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001873def: InstRW<[SKLWriteResGroup222], (instregex "IDIV(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001874
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001875def SKLWriteResGroup223 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort237,SKLPort06,SKLPort0156]> {
1876 let Latency = 106;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001877 let NumMicroOps = 100;
1878 let ResourceCycles = [9,1,11,16,1,11,21,30];
1879}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001880def: InstRW<[SKLWriteResGroup223], (instrs FSTENVm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001881
1882} // SchedModel