blob: 0dc683e3df27f22ec5e3f51042665941babf0ad5 [file] [log] [blame]
Akira Hatanakae2489122011-04-15 21:51:11 +00001//===-- MipsISelLowering.h - Mips DAG Lowering Interface --------*- C++ -*-===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanakae2489122011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000014
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000015#ifndef LLVM_LIB_TARGET_MIPS_MIPSISELLOWERING_H
16#define LLVM_LIB_TARGET_MIPS_MIPSISELLOWERING_H
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000017
Eric Christopher96e72c62015-01-29 23:27:36 +000018#include "MCTargetDesc/MipsABIInfo.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000019#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000020#include "Mips.h"
Akira Hatanaka4a3711d2012-10-26 23:56:38 +000021#include "llvm/CodeGen/CallingConvLower.h"
Craig Topperb25fda92012-03-17 18:46:09 +000022#include "llvm/CodeGen/SelectionDAG.h"
Akira Hatanaka4b634fa2013-03-05 22:13:04 +000023#include "llvm/IR/Function.h"
Craig Topperb25fda92012-03-17 18:46:09 +000024#include "llvm/Target/TargetLowering.h"
Akira Hatanakaf7d16d02013-01-22 20:05:56 +000025#include <deque>
Reed Kotlera2d76bc2013-01-24 04:24:02 +000026#include <string>
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000027
28namespace llvm {
29 namespace MipsISD {
Matthias Braund04893f2015-05-07 21:33:59 +000030 enum NodeType : unsigned {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000031 // Start the numbering from where ISD NodeType finishes.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000032 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000033
34 // Jump and link (call)
35 JmpLink,
36
Akira Hatanaka91318df2012-10-19 20:59:39 +000037 // Tail call
38 TailCall,
39
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000040 // Get the Higher 16 bits from a 32-bit immediate
41 // No relation with Mips Hi register
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000042 Hi,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000043
44 // Get the Lower 16 bits from a 32-bit immediate
45 // No relation with Mips Lo register
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000046 Lo,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000047
Bruno Cardoso Lopese5d1fcf2008-07-21 18:52:34 +000048 // Handle gp_rel (small data/bss sections) relocation.
49 GPRel,
50
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +000051 // Thread Pointer
52 ThreadPointer,
53
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +000054 // Floating Point Branch Conditional
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000055 FPBrcond,
56
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +000057 // Floating Point Compare
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000058 FPCmp,
59
Akira Hatanakaa5352702011-03-31 18:26:17 +000060 // Floating Point Conditional Moves
61 CMovFP_T,
62 CMovFP_F,
63
Akira Hatanaka252f54f2013-05-16 21:17:15 +000064 // FP-to-int truncation node.
65 TruncIntFP,
66
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000067 // Return
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +000068 Ret,
69
Vasileios Kalintiris43dff0c2015-10-26 12:38:43 +000070 // Interrupt, exception, error trap Return
71 ERet,
72
73 // Software Exception Return.
Akira Hatanakac0b02062013-01-30 00:26:49 +000074 EH_RETURN,
75
Akira Hatanaka28721bd2013-03-30 01:14:04 +000076 // Node used to extract integer from accumulator.
Akira Hatanakad98c99f2013-10-15 01:12:50 +000077 MFHI,
78 MFLO,
Akira Hatanaka28721bd2013-03-30 01:14:04 +000079
80 // Node used to insert integers to accumulator.
Akira Hatanakad98c99f2013-10-15 01:12:50 +000081 MTLOHI,
Akira Hatanaka28721bd2013-03-30 01:14:04 +000082
83 // Mult nodes.
84 Mult,
85 Multu,
86
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +000087 // MAdd/Sub nodes
88 MAdd,
89 MAddu,
90 MSub,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +000091 MSubu,
92
93 // DivRem(u)
94 DivRem,
Akira Hatanaka27916972011-04-15 19:52:08 +000095 DivRemU,
Akira Hatanaka28721bd2013-03-30 01:14:04 +000096 DivRem16,
97 DivRemU16,
Akira Hatanaka27916972011-04-15 19:52:08 +000098
99 BuildPairF64,
Akira Hatanakab4068432011-05-28 01:07:07 +0000100 ExtractElementF64,
101
Akira Hatanaka5ee84642011-12-09 01:53:17 +0000102 Wrapper,
Akira Hatanaka4c406e72011-06-21 00:40:49 +0000103
Akira Hatanakaa4c09bc2011-07-19 23:30:50 +0000104 DynAlloc,
105
Akira Hatanaka5360f882011-08-17 02:05:42 +0000106 Sync,
107
108 Ext,
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +0000109 Ins,
110
Akira Hatanaka233ac532012-09-21 23:52:47 +0000111 // EXTR.W instrinsic nodes.
112 EXTP,
113 EXTPDP,
114 EXTR_S_H,
115 EXTR_W,
116 EXTR_R_W,
117 EXTR_RS_W,
118 SHILO,
119 MTHLIP,
120
121 // DPA.W intrinsic nodes.
122 MULSAQ_S_W_PH,
123 MAQ_S_W_PHL,
124 MAQ_S_W_PHR,
125 MAQ_SA_W_PHL,
126 MAQ_SA_W_PHR,
127 DPAU_H_QBL,
128 DPAU_H_QBR,
129 DPSU_H_QBL,
130 DPSU_H_QBR,
131 DPAQ_S_W_PH,
132 DPSQ_S_W_PH,
133 DPAQ_SA_L_W,
134 DPSQ_SA_L_W,
135 DPA_W_PH,
136 DPS_W_PH,
137 DPAQX_S_W_PH,
138 DPAQX_SA_W_PH,
139 DPAX_W_PH,
140 DPSX_W_PH,
141 DPSQX_S_W_PH,
142 DPSQX_SA_W_PH,
143 MULSA_W_PH,
144
145 MULT,
146 MULTU,
147 MADD_DSP,
148 MADDU_DSP,
149 MSUB_DSP,
150 MSUBU_DSP,
151
Akira Hatanaka1ebb2a12013-04-19 23:21:32 +0000152 // DSP shift nodes.
153 SHLL_DSP,
154 SHRA_DSP,
155 SHRL_DSP,
156
Akira Hatanaka68741cc2013-04-30 22:37:26 +0000157 // DSP setcc and select_cc nodes.
158 SETCC_DSP,
159 SELECT_CC_DSP,
160
Daniel Sanders7a289d02013-09-23 12:02:46 +0000161 // Vector comparisons.
Daniel Sandersfd538dc2013-09-24 10:46:19 +0000162 // These take a vector and return a boolean.
Daniel Sandersce09d072013-08-28 12:14:50 +0000163 VALL_ZERO,
164 VANY_ZERO,
165 VALL_NONZERO,
166 VANY_NONZERO,
167
Daniel Sandersfd538dc2013-09-24 10:46:19 +0000168 // These take a vector and return a vector bitmask.
169 VCEQ,
170 VCLE_S,
171 VCLE_U,
172 VCLT_S,
173 VCLT_U,
174
Daniel Sanders3ce56622013-09-24 12:18:31 +0000175 // Element-wise vector max/min.
176 VSMAX,
177 VSMIN,
178 VUMAX,
179 VUMIN,
180
Daniel Sanderse5087042013-09-24 14:02:15 +0000181 // Vector Shuffle with mask as an operand
182 VSHF, // Generic shuffle
Daniel Sanders26307182013-09-24 14:20:00 +0000183 SHF, // 4-element set shuffle.
Daniel Sanders2ed228b2013-09-24 14:36:12 +0000184 ILVEV, // Interleave even elements
185 ILVOD, // Interleave odd elements
186 ILVL, // Interleave left elements
187 ILVR, // Interleave right elements
Daniel Sandersfae5f2a2013-09-24 14:53:25 +0000188 PCKEV, // Pack even elements
189 PCKOD, // Pack odd elements
Daniel Sanderse5087042013-09-24 14:02:15 +0000190
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000191 // Vector Lane Copy
192 INSVE, // Copy element from one vector to another
193
Daniel Sandersf7456c72013-09-23 13:22:24 +0000194 // Combined (XOR (OR $a, $b), -1)
195 VNOR,
196
Daniel Sandersa4c8f3a2013-09-23 14:03:12 +0000197 // Extended vector element extraction
198 VEXTRACT_SEXT_ELT,
199 VEXTRACT_ZEXT_ELT,
200
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +0000201 // Load/Store Left/Right nodes.
202 LWL = ISD::FIRST_TARGET_MEMORY_OPCODE,
203 LWR,
204 SWL,
205 SWR,
206 LDL,
207 LDR,
208 SDL,
209 SDR
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000210 };
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000211 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000212
Akira Hatanakae2489122011-04-15 21:51:11 +0000213 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000214 // TargetLowering Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +0000215 //===--------------------------------------------------------------------===//
Akira Hatanaka9c962c02012-10-30 20:16:31 +0000216 class MipsFunctionInfo;
Eric Christopherbf33a3c2014-07-02 23:18:40 +0000217 class MipsSubtarget;
Daniel Sanders2c6f4b42014-11-07 15:03:53 +0000218 class MipsCCState;
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000219
Chris Lattner58e8be82009-08-13 05:41:27 +0000220 class MipsTargetLowering : public TargetLowering {
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000221 bool isMicroMips;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000222 public:
Eric Christopherb1526602014-09-19 23:30:42 +0000223 explicit MipsTargetLowering(const MipsTargetMachine &TM,
Eric Christopher8924d272014-07-18 23:25:04 +0000224 const MipsSubtarget &STI);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000225
Eric Christopherb1526602014-09-19 23:30:42 +0000226 static const MipsTargetLowering *create(const MipsTargetMachine &TM,
Eric Christopher8924d272014-07-18 23:25:04 +0000227 const MipsSubtarget &STI);
Akira Hatanaka770f0642011-11-07 18:59:49 +0000228
Reed Kotler720c5ca2014-04-17 22:15:34 +0000229 /// createFastISel - This method returns a target specific FastISel object,
230 /// or null if the target does not support "fast" ISel.
231 FastISel *createFastISel(FunctionLoweringInfo &funcInfo,
232 const TargetLibraryInfo *libInfo) const override;
233
Mehdi Aminieaabc512015-07-09 15:12:23 +0000234 MVT getScalarShiftAmountTy(const DataLayout &, EVT) const override {
Mehdi Amini9639d652015-07-09 02:09:20 +0000235 return MVT::i32;
236 }
Akira Hatanaka2fcc1cf2011-08-12 21:30:06 +0000237
Sanjay Patelf7401292015-11-11 17:24:56 +0000238 bool isCheapToSpeculateCttz() const override;
239 bool isCheapToSpeculateCtlz() const override;
240
Craig Topper56c590a2014-04-29 07:58:02 +0000241 void LowerOperationWrapper(SDNode *N,
242 SmallVectorImpl<SDValue> &Results,
243 SelectionDAG &DAG) const override;
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000244
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000245 /// LowerOperation - Provide custom lowering hooks for some operations.
Craig Topper56c590a2014-04-29 07:58:02 +0000246 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000247
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000248 /// ReplaceNodeResults - Replace the results of node with an illegal result
249 /// type with new values built out of custom code.
250 ///
Craig Topper56c590a2014-04-29 07:58:02 +0000251 void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
252 SelectionDAG &DAG) const override;
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000253
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000254 /// getTargetNodeName - This method returns the name of a target specific
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000255 // DAG node.
Craig Topper56c590a2014-04-29 07:58:02 +0000256 const char *getTargetNodeName(unsigned Opcode) const override;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000257
Scott Michela6729e82008-03-10 15:42:14 +0000258 /// getSetCCResultType - get the ISD::SETCC result ValueType
Mehdi Amini44ede332015-07-09 02:09:04 +0000259 EVT getSetCCResultType(const DataLayout &DL, LLVMContext &Context,
260 EVT VT) const override;
Scott Michela6729e82008-03-10 15:42:14 +0000261
Craig Topper56c590a2014-04-29 07:58:02 +0000262 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000263
Craig Topper56c590a2014-04-29 07:58:02 +0000264 MachineBasicBlock *
265 EmitInstrWithCustomInserter(MachineInstr *MI,
266 MachineBasicBlock *MBB) const override;
Reed Kotler97f8e2f2013-01-28 02:46:49 +0000267
Daniel Sanders23e98772014-11-02 16:09:29 +0000268 void HandleByVal(CCState *, unsigned &, unsigned) const override;
269
Pat Gavlina717f252015-07-09 17:40:29 +0000270 unsigned getRegisterByName(const char* RegName, EVT VT,
271 SelectionDAG &DAG) const override;
Daniel Sanders1440bb22015-01-09 17:21:30 +0000272
Joseph Tremouletf748c892015-11-07 01:11:31 +0000273 /// If a physical register, this returns the register that receives the
274 /// exception address on entry to an EH pad.
275 unsigned
276 getExceptionPointerRegister(const Constant *PersonalityFn) const override {
277 return ABI.IsN64() ? Mips::A0_64 : Mips::A0;
278 }
279
280 /// If a physical register, this returns the register that receives the
281 /// exception typeid on entry to a landing pad.
282 unsigned
283 getExceptionSelectorRegister(const Constant *PersonalityFn) const override {
284 return ABI.IsN64() ? Mips::A1_64 : Mips::A1;
285 }
286
Daniel Sanders808dfb82015-09-08 09:07:03 +0000287 /// Returns true if a cast between SrcAS and DestAS is a noop.
288 bool isNoopAddrSpaceCast(unsigned SrcAS, unsigned DestAS) const override {
289 // Mips doesn't have any special address spaces so we just reserve
290 // the first 256 for software use (e.g. OpenCL) and treat casts
291 // between them as noops.
292 return SrcAS < 256 && DestAS < 256;
293 }
294
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000295 protected:
296 SDValue getGlobalReg(SelectionDAG &DAG, EVT Ty) const;
Reed Kotlera2d76bc2013-01-24 04:24:02 +0000297
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000298 // This method creates the following nodes, which are necessary for
299 // computing a local symbol's address:
300 //
301 // (add (load (wrapper $gp, %got(sym)), %lo(sym))
Daniel Sanders6dd72512014-03-26 13:59:42 +0000302 template <class NodeTy>
Daniel Sanders9a4f2c52015-01-24 14:35:11 +0000303 SDValue getAddrLocal(NodeTy *N, SDLoc DL, EVT Ty, SelectionDAG &DAG,
Daniel Sanders6dd72512014-03-26 13:59:42 +0000304 bool IsN32OrN64) const {
Daniel Sanders6dd72512014-03-26 13:59:42 +0000305 unsigned GOTFlag = IsN32OrN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000306 SDValue GOT = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty),
307 getTargetNode(N, Ty, DAG, GOTFlag));
Alex Lorenze40c8a22015-08-11 23:09:45 +0000308 SDValue Load =
309 DAG.getLoad(Ty, DL, DAG.getEntryNode(), GOT,
310 MachinePointerInfo::getGOT(DAG.getMachineFunction()),
311 false, false, false, 0);
Daniel Sanders6dd72512014-03-26 13:59:42 +0000312 unsigned LoFlag = IsN32OrN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000313 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, Ty,
314 getTargetNode(N, Ty, DAG, LoFlag));
315 return DAG.getNode(ISD::ADD, DL, Ty, Load, Lo);
316 }
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000317
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000318 // This method creates the following nodes, which are necessary for
319 // computing a global symbol's address:
320 //
321 // (load (wrapper $gp, %got(sym)))
Daniel Sanders9a4f2c52015-01-24 14:35:11 +0000322 template <class NodeTy>
323 SDValue getAddrGlobal(NodeTy *N, SDLoc DL, EVT Ty, SelectionDAG &DAG,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +0000324 unsigned Flag, SDValue Chain,
325 const MachinePointerInfo &PtrInfo) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000326 SDValue Tgt = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty),
327 getTargetNode(N, Ty, DAG, Flag));
Akira Hatanakaaf4211a2013-09-28 00:12:32 +0000328 return DAG.getLoad(Ty, DL, Chain, Tgt, PtrInfo, false, false, false, 0);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000329 }
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000330
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000331 // This method creates the following nodes, which are necessary for
332 // computing a global symbol's address in large-GOT mode:
333 //
334 // (load (wrapper (add %hi(sym), $gp), %lo(sym)))
Daniel Sanders9a4f2c52015-01-24 14:35:11 +0000335 template <class NodeTy>
336 SDValue getAddrGlobalLargeGOT(NodeTy *N, SDLoc DL, EVT Ty,
337 SelectionDAG &DAG, unsigned HiFlag,
338 unsigned LoFlag, SDValue Chain,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +0000339 const MachinePointerInfo &PtrInfo) const {
Daniel Sanders9a4f2c52015-01-24 14:35:11 +0000340 SDValue Hi =
341 DAG.getNode(MipsISD::Hi, DL, Ty, getTargetNode(N, Ty, DAG, HiFlag));
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000342 Hi = DAG.getNode(ISD::ADD, DL, Ty, Hi, getGlobalReg(DAG, Ty));
343 SDValue Wrapper = DAG.getNode(MipsISD::Wrapper, DL, Ty, Hi,
344 getTargetNode(N, Ty, DAG, LoFlag));
Akira Hatanakaaf4211a2013-09-28 00:12:32 +0000345 return DAG.getLoad(Ty, DL, Chain, Wrapper, PtrInfo, false, false, false,
346 0);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000347 }
348
349 // This method creates the following nodes, which are necessary for
350 // computing a symbol's address in non-PIC mode:
351 //
352 // (add %hi(sym), %lo(sym))
Daniel Sanders9a4f2c52015-01-24 14:35:11 +0000353 template <class NodeTy>
354 SDValue getAddrNonPIC(NodeTy *N, SDLoc DL, EVT Ty,
355 SelectionDAG &DAG) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000356 SDValue Hi = getTargetNode(N, Ty, DAG, MipsII::MO_ABS_HI);
357 SDValue Lo = getTargetNode(N, Ty, DAG, MipsII::MO_ABS_LO);
358 return DAG.getNode(ISD::ADD, DL, Ty,
359 DAG.getNode(MipsISD::Hi, DL, Ty, Hi),
360 DAG.getNode(MipsISD::Lo, DL, Ty, Lo));
361 }
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000362
Sasa Stankovicb38db1e2014-11-06 13:20:12 +0000363 // This method creates the following nodes, which are necessary for
364 // computing a symbol's address using gp-relative addressing:
365 //
366 // (add $gp, %gp_rel(sym))
Daniel Sanders9a4f2c52015-01-24 14:35:11 +0000367 template <class NodeTy>
368 SDValue getAddrGPRel(NodeTy *N, SDLoc DL, EVT Ty, SelectionDAG &DAG) const {
Sasa Stankovicb38db1e2014-11-06 13:20:12 +0000369 assert(Ty == MVT::i32);
370 SDValue GPRel = getTargetNode(N, Ty, DAG, MipsII::MO_GPREL);
371 return DAG.getNode(ISD::ADD, DL, Ty,
372 DAG.getRegister(Mips::GP, Ty),
373 DAG.getNode(MipsISD::GPRel, DL, DAG.getVTList(Ty),
374 GPRel));
375 }
376
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000377 /// This function fills Ops, which is the list of operands that will later
378 /// be used when a function call node is created. It also generates
379 /// copyToReg nodes to set up argument registers.
380 virtual void
381 getOpndList(SmallVectorImpl<SDValue> &Ops,
382 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
383 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
Sasa Stankovic7072a792014-10-01 08:22:21 +0000384 bool IsCallReloc, CallLoweringInfo &CLI, SDValue Callee,
385 SDValue Chain) const;
Reed Kotlera2d76bc2013-01-24 04:24:02 +0000386
Reed Kotler783c7942013-05-10 22:25:39 +0000387 protected:
Akira Hatanaka63791212013-09-07 00:52:30 +0000388 SDValue lowerLOAD(SDValue Op, SelectionDAG &DAG) const;
389 SDValue lowerSTORE(SDValue Op, SelectionDAG &DAG) const;
390
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000391 // Subtarget Info
Eric Christopher1c29a652014-07-18 22:55:25 +0000392 const MipsSubtarget &Subtarget;
Eric Christopher96e72c62015-01-29 23:27:36 +0000393 // Cache the ABI from the TargetMachine, we use it everywhere.
394 const MipsABIInfo &ABI;
Jia Liuf54f60f2012-02-28 07:46:26 +0000395
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000396 private:
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000397 // Create a TargetGlobalAddress node.
398 SDValue getTargetNode(GlobalAddressSDNode *N, EVT Ty, SelectionDAG &DAG,
399 unsigned Flag) const;
400
401 // Create a TargetExternalSymbol node.
402 SDValue getTargetNode(ExternalSymbolSDNode *N, EVT Ty, SelectionDAG &DAG,
403 unsigned Flag) const;
404
405 // Create a TargetBlockAddress node.
406 SDValue getTargetNode(BlockAddressSDNode *N, EVT Ty, SelectionDAG &DAG,
407 unsigned Flag) const;
408
409 // Create a TargetJumpTable node.
410 SDValue getTargetNode(JumpTableSDNode *N, EVT Ty, SelectionDAG &DAG,
411 unsigned Flag) const;
412
413 // Create a TargetConstantPool node.
414 SDValue getTargetNode(ConstantPoolSDNode *N, EVT Ty, SelectionDAG &DAG,
415 unsigned Flag) const;
Reed Kotler783c7942013-05-10 22:25:39 +0000416
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000417 // Lower Operand helpers
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000418 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000419 CallingConv::ID CallConv, bool isVarArg,
Daniel Sandersb3ca3382014-09-26 10:06:12 +0000420 const SmallVectorImpl<ISD::InputArg> &Ins, SDLoc dl,
421 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals,
422 TargetLowering::CallLoweringInfo &CLI) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000423
424 // Lower Operand specifics
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000425 SDValue lowerBR_JT(SDValue Op, SelectionDAG &DAG) const;
426 SDValue lowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
427 SDValue lowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
428 SDValue lowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
429 SDValue lowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
430 SDValue lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
431 SDValue lowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
432 SDValue lowerSELECT(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000433 SDValue lowerSETCC(SDValue Op, SelectionDAG &DAG) const;
434 SDValue lowerVASTART(SDValue Op, SelectionDAG &DAG) const;
Daniel Sanders2b553d42014-08-01 09:17:39 +0000435 SDValue lowerVAARG(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000436 SDValue lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const;
437 SDValue lowerFABS(SDValue Op, SelectionDAG &DAG) const;
438 SDValue lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
439 SDValue lowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
440 SDValue lowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000441 SDValue lowerATOMIC_FENCE(SDValue Op, SelectionDAG& DAG) const;
442 SDValue lowerShiftLeftParts(SDValue Op, SelectionDAG& DAG) const;
443 SDValue lowerShiftRightParts(SDValue Op, SelectionDAG& DAG,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000444 bool IsSRA) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000445 SDValue lowerADD(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000446 SDValue lowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const;
Bruno Cardoso Lopes4eed3af2008-06-06 00:58:26 +0000447
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000448 /// isEligibleForTailCallOptimization - Check whether the call is eligible
Akira Hatanaka90131ac2012-10-19 21:47:33 +0000449 /// for tail call optimization.
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000450 virtual bool
Daniel Sanders23e98772014-11-02 16:09:29 +0000451 isEligibleForTailCallOptimization(const CCState &CCInfo,
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000452 unsigned NextStackOffset,
Daniel Sanders23e98772014-11-02 16:09:29 +0000453 const MipsFunctionInfo &FI) const = 0;
Akira Hatanaka90131ac2012-10-19 21:47:33 +0000454
Akira Hatanaka25dad192012-10-27 00:10:18 +0000455 /// copyByValArg - Copy argument registers which were used to pass a byval
456 /// argument to the stack. Create a stack frame object for the byval
457 /// argument.
Daniel Sandersf43e6872014-11-01 18:44:56 +0000458 void copyByValRegs(SDValue Chain, SDLoc DL, std::vector<SDValue> &OutChains,
459 SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags,
Akira Hatanaka25dad192012-10-27 00:10:18 +0000460 SmallVectorImpl<SDValue> &InVals,
Daniel Sandersb315c8c2014-11-07 15:33:08 +0000461 const Argument *FuncArg, unsigned FirstReg,
462 unsigned LastReg, const CCValAssign &VA,
463 MipsCCState &State) const;
Akira Hatanaka25dad192012-10-27 00:10:18 +0000464
Akira Hatanaka35f55b12012-10-27 00:16:36 +0000465 /// passByValArg - Pass a byval argument in registers or on stack.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000466 void passByValArg(SDValue Chain, SDLoc DL,
Daniel Sandersf43e6872014-11-01 18:44:56 +0000467 std::deque<std::pair<unsigned, SDValue>> &RegsToPass,
Craig Topperb94011f2013-07-14 04:42:23 +0000468 SmallVectorImpl<SDValue> &MemOpChains, SDValue StackPtr,
Akira Hatanaka35f55b12012-10-27 00:16:36 +0000469 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Daniel Sandersb315c8c2014-11-07 15:33:08 +0000470 unsigned FirstReg, unsigned LastReg,
Daniel Sandersf43e6872014-11-01 18:44:56 +0000471 const ISD::ArgFlagsTy &Flags, bool isLittle,
472 const CCValAssign &VA) const;
Akira Hatanaka35f55b12012-10-27 00:16:36 +0000473
Akira Hatanaka2a134022012-10-27 00:21:13 +0000474 /// writeVarArgRegs - Write variable function arguments passed in registers
475 /// to the stack. Also create a stack frame object for the first variable
476 /// argument.
Daniel Sandersb315c8c2014-11-07 15:33:08 +0000477 void writeVarArgRegs(std::vector<SDValue> &OutChains, SDValue Chain,
478 SDLoc DL, SelectionDAG &DAG, CCState &State) const;
Akira Hatanaka2a134022012-10-27 00:21:13 +0000479
Craig Topper56c590a2014-04-29 07:58:02 +0000480 SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000481 LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000482 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000483 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000484 SDLoc dl, SelectionDAG &DAG,
Craig Topper56c590a2014-04-29 07:58:02 +0000485 SmallVectorImpl<SDValue> &InVals) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000486
Akira Hatanaka6233cf52012-10-30 19:23:25 +0000487 SDValue passArgOnStack(SDValue StackPtr, unsigned Offset, SDValue Chain,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000488 SDValue Arg, SDLoc DL, bool IsTailCall,
Akira Hatanaka6233cf52012-10-30 19:23:25 +0000489 SelectionDAG &DAG) const;
490
Craig Topper56c590a2014-04-29 07:58:02 +0000491 SDValue LowerCall(TargetLowering::CallLoweringInfo &CLI,
492 SmallVectorImpl<SDValue> &InVals) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000493
Craig Topper56c590a2014-04-29 07:58:02 +0000494 bool CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
495 bool isVarArg,
496 const SmallVectorImpl<ISD::OutputArg> &Outs,
497 LLVMContext &Context) const override;
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +0000498
Craig Topper56c590a2014-04-29 07:58:02 +0000499 SDValue LowerReturn(SDValue Chain,
500 CallingConv::ID CallConv, bool isVarArg,
501 const SmallVectorImpl<ISD::OutputArg> &Outs,
502 const SmallVectorImpl<SDValue> &OutVals,
503 SDLoc dl, SelectionDAG &DAG) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000504
Vasileios Kalintiris43dff0c2015-10-26 12:38:43 +0000505 SDValue LowerInterruptReturn(SmallVectorImpl<SDValue> &RetOps, SDLoc DL,
506 SelectionDAG &DAG) const;
507
Petar Jovanovic5b436222015-03-23 12:28:13 +0000508 bool shouldSignExtendTypeInLibCall(EVT Type, bool IsSigned) const override;
509
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000510 // Inline asm support
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000511 ConstraintType getConstraintType(StringRef Constraint) const override;
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000512
Akira Hatanakae2489122011-04-15 21:51:11 +0000513 /// Examine constraint string and operand type and determine a weight value.
514 /// The operand object must already have been set up with the operand type.
John Thompsone8360b72010-10-29 17:29:13 +0000515 ConstraintWeight getSingleConstraintMatchWeight(
Craig Topper56c590a2014-04-29 07:58:02 +0000516 AsmOperandInfo &info, const char *constraint) const override;
John Thompsone8360b72010-10-29 17:29:13 +0000517
Akira Hatanaka7473b472013-08-14 00:21:25 +0000518 /// This function parses registers that appear in inline-asm constraints.
519 /// It returns pair (0, 0) on failure.
520 std::pair<unsigned, const TargetRegisterClass *>
Craig Topper6dc4a8bc2014-08-30 16:48:02 +0000521 parseRegForInlineAsmConstraint(StringRef C, MVT VT) const;
Akira Hatanaka7473b472013-08-14 00:21:25 +0000522
Eric Christopher11e4df72015-02-26 22:38:43 +0000523 std::pair<unsigned, const TargetRegisterClass *>
524 getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000525 StringRef Constraint, MVT VT) const override;
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000526
Eric Christopher1d6c89e2012-05-07 03:13:32 +0000527 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
528 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
529 /// true it means one of the asm constraint of the inline asm instruction
530 /// being processed is 'm'.
Craig Topper56c590a2014-04-29 07:58:02 +0000531 void LowerAsmOperandForConstraint(SDValue Op,
532 std::string &Constraint,
533 std::vector<SDValue> &Ops,
534 SelectionDAG &DAG) const override;
Eric Christopher1d6c89e2012-05-07 03:13:32 +0000535
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000536 unsigned
537 getInlineAsmMemConstraint(StringRef ConstraintCode) const override {
Daniel Sandersa73d8fe2015-03-24 11:26:34 +0000538 if (ConstraintCode == "R")
539 return InlineAsm::Constraint_R;
540 else if (ConstraintCode == "ZC")
541 return InlineAsm::Constraint_ZC;
542 return TargetLowering::getInlineAsmMemConstraint(ConstraintCode);
Daniel Sandersbf5b80f2015-03-16 13:13:41 +0000543 }
544
Mehdi Amini0cdec1e2015-07-09 02:09:40 +0000545 bool isLegalAddressingMode(const DataLayout &DL, const AddrMode &AM,
546 Type *Ty, unsigned AS) const override;
Akira Hatanakaef839192012-11-17 00:25:41 +0000547
Craig Topper56c590a2014-04-29 07:58:02 +0000548 bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const override;
Evan Cheng16993aa2009-10-27 19:56:55 +0000549
Craig Topper56c590a2014-04-29 07:58:02 +0000550 EVT getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
551 unsigned SrcAlign,
552 bool IsMemset, bool ZeroMemset,
553 bool MemcpyStrSrc,
554 MachineFunction &MF) const override;
Akira Hatanaka1daf8c22012-06-13 19:33:32 +0000555
Evan Cheng16993aa2009-10-27 19:56:55 +0000556 /// isFPImmLegal - Returns true if the target can instruction select the
557 /// specified FP immediate natively. If false, the legalizer will
558 /// materialize the FP immediate as a load from a constant pool.
Craig Topper56c590a2014-04-29 07:58:02 +0000559 bool isFPImmLegal(const APFloat &Imm, EVT VT) const override;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000560
Craig Topper56c590a2014-04-29 07:58:02 +0000561 unsigned getJumpTableEncoding() const override;
Eric Christopher824f42f2015-05-12 01:26:05 +0000562 bool useSoftFloat() const override;
Akira Hatanakaf0b08442012-02-03 04:33:00 +0000563
Daniel Sanders6a803f62014-06-16 13:13:03 +0000564 /// Emit a sign-extension using sll/sra, seb, or seh appropriately.
565 MachineBasicBlock *emitSignExtendToI32InReg(MachineInstr *MI,
566 MachineBasicBlock *BB,
567 unsigned Size, unsigned DstReg,
568 unsigned SrcRec) const;
569
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000570 MachineBasicBlock *emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000571 unsigned Size, unsigned BinOpcode, bool Nand = false) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000572 MachineBasicBlock *emitAtomicBinaryPartword(MachineInstr *MI,
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000573 MachineBasicBlock *BB, unsigned Size, unsigned BinOpcode,
574 bool Nand = false) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000575 MachineBasicBlock *emitAtomicCmpSwap(MachineInstr *MI,
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000576 MachineBasicBlock *BB, unsigned Size) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000577 MachineBasicBlock *emitAtomicCmpSwapPartword(MachineInstr *MI,
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000578 MachineBasicBlock *BB, unsigned Size) const;
Daniel Sanders0fa60412014-06-12 13:39:06 +0000579 MachineBasicBlock *emitSEL_D(MachineInstr *MI, MachineBasicBlock *BB) const;
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +0000580 MachineBasicBlock *emitPseudoSELECT(MachineInstr *MI,
581 MachineBasicBlock *BB, bool isFPCmp,
582 unsigned Opc) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000583 };
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000584
585 /// Create MipsTargetLowering objects.
Eric Christopher8924d272014-07-18 23:25:04 +0000586 const MipsTargetLowering *
Eric Christopherb1526602014-09-19 23:30:42 +0000587 createMips16TargetLowering(const MipsTargetMachine &TM,
588 const MipsSubtarget &STI);
Eric Christopher8924d272014-07-18 23:25:04 +0000589 const MipsTargetLowering *
Eric Christopherb1526602014-09-19 23:30:42 +0000590 createMipsSETargetLowering(const MipsTargetMachine &TM,
591 const MipsSubtarget &STI);
Reed Kotler720c5ca2014-04-17 22:15:34 +0000592
593 namespace Mips {
594 FastISel *createFastISel(FunctionLoweringInfo &funcInfo,
595 const TargetLibraryInfo *libInfo);
596 }
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000597}
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000598
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000599#endif