blob: 353c4a22fe6b635e39aa7aa4ab6c273f9e79572e [file] [log] [blame]
Quentin Colombet105cf2b2016-01-20 20:58:56 +00001//===-- llvm/CodeGen/GlobalISel/IRTranslator.cpp - IRTranslator --*- C++ -*-==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file implements the IRTranslator class.
11//===----------------------------------------------------------------------===//
12
13#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
14
Ahmed Bougachaeceabdd2017-02-23 23:57:28 +000015#include "llvm/ADT/ScopeExit.h"
Tim Northoverb6636fd2017-01-17 22:13:50 +000016#include "llvm/ADT/SmallSet.h"
Quentin Colombetfd9d0a02016-02-11 19:59:41 +000017#include "llvm/ADT/SmallVector.h"
Ahmed Bougachaae9dade2017-02-23 21:05:42 +000018#include "llvm/Analysis/OptimizationDiagnosticInfo.h"
Quentin Colombetba2a0162016-02-16 19:26:02 +000019#include "llvm/CodeGen/GlobalISel/CallLowering.h"
Tim Northovera9105be2016-11-09 22:39:54 +000020#include "llvm/CodeGen/Analysis.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000021#include "llvm/CodeGen/MachineFunction.h"
Tim Northoverbd505462016-07-22 16:59:52 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Tim Northovera9105be2016-11-09 22:39:54 +000023#include "llvm/CodeGen/MachineModuleInfo.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000025#include "llvm/CodeGen/TargetPassConfig.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000026#include "llvm/IR/Constant.h"
Tim Northover09aac4a2017-01-26 23:39:14 +000027#include "llvm/IR/DebugInfo.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000028#include "llvm/IR/Function.h"
Tim Northovera7653b32016-09-12 11:20:22 +000029#include "llvm/IR/GetElementPtrTypeIterator.h"
Tim Northover5fb414d2016-07-29 22:32:36 +000030#include "llvm/IR/IntrinsicInst.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000031#include "llvm/IR/Type.h"
32#include "llvm/IR/Value.h"
Tim Northoverc3e3f592017-02-03 18:22:45 +000033#include "llvm/Target/TargetFrameLowering.h"
Tim Northover5fb414d2016-07-29 22:32:36 +000034#include "llvm/Target/TargetIntrinsicInfo.h"
Quentin Colombet74d7d2f2016-02-11 18:53:28 +000035#include "llvm/Target/TargetLowering.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000036
37#define DEBUG_TYPE "irtranslator"
38
Quentin Colombet105cf2b2016-01-20 20:58:56 +000039using namespace llvm;
40
41char IRTranslator::ID = 0;
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000042INITIALIZE_PASS_BEGIN(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI",
43 false, false)
44INITIALIZE_PASS_DEPENDENCY(TargetPassConfig)
45INITIALIZE_PASS_END(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI",
Tim Northover884b47e2016-07-26 03:29:18 +000046 false, false)
Quentin Colombet105cf2b2016-01-20 20:58:56 +000047
Ahmed Bougachaae9dade2017-02-23 21:05:42 +000048static void reportTranslationError(MachineFunction &MF,
49 const TargetPassConfig &TPC,
50 OptimizationRemarkEmitter &ORE,
51 OptimizationRemarkMissed &R) {
52 MF.getProperties().set(MachineFunctionProperties::Property::FailedISel);
53
54 // Print the function name explicitly if we don't have a debug location (which
55 // makes the diagnostic less useful) or if we're going to emit a raw error.
56 if (!R.getLocation().isValid() || TPC.isGlobalISelAbortEnabled())
57 R << (" (in function: " + MF.getName() + ")").str();
58
59 if (TPC.isGlobalISelAbortEnabled())
60 report_fatal_error(R.getMsg());
61 else
62 ORE.emit(R);
Tim Northover60f23492016-11-08 01:12:17 +000063}
64
Quentin Colombeta7fae162016-02-11 17:53:23 +000065IRTranslator::IRTranslator() : MachineFunctionPass(ID), MRI(nullptr) {
Quentin Colombet39293d32016-03-08 01:38:55 +000066 initializeIRTranslatorPass(*PassRegistry::getPassRegistry());
Quentin Colombeta7fae162016-02-11 17:53:23 +000067}
68
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000069void IRTranslator::getAnalysisUsage(AnalysisUsage &AU) const {
70 AU.addRequired<TargetPassConfig>();
71 MachineFunctionPass::getAnalysisUsage(AU);
72}
73
74
Quentin Colombete225e252016-03-11 17:27:54 +000075unsigned IRTranslator::getOrCreateVReg(const Value &Val) {
76 unsigned &ValReg = ValToVReg[&Val];
Tim Northover5ed648e2016-08-09 21:28:04 +000077
Tim Northover9e35f1e2017-01-25 20:58:22 +000078 if (ValReg)
79 return ValReg;
80
81 // Fill ValRegsSequence with the sequence of registers
82 // we need to concat together to produce the value.
83 assert(Val.getType()->isSized() &&
84 "Don't know how to create an empty vreg");
Daniel Sanders52b4ce72017-03-07 23:20:35 +000085 unsigned VReg =
86 MRI->createGenericVirtualRegister(getLLTForType(*Val.getType(), *DL));
Tim Northover9e35f1e2017-01-25 20:58:22 +000087 ValReg = VReg;
88
89 if (auto CV = dyn_cast<Constant>(&Val)) {
90 bool Success = translate(*CV, VReg);
91 if (!Success) {
Ahmed Bougachaae9dade2017-02-23 21:05:42 +000092 OptimizationRemarkMissed R("gisel-irtranslator", "GISelFailure",
Ahmed Bougacha7c88a4e2017-02-24 00:34:44 +000093 MF->getFunction()->getSubprogram(),
Ahmed Bougachaae9dade2017-02-23 21:05:42 +000094 &MF->getFunction()->getEntryBlock());
95 R << "unable to translate constant: " << ore::NV("Type", Val.getType());
96 reportTranslationError(*MF, *TPC, *ORE, R);
97 return VReg;
Tim Northover5ed648e2016-08-09 21:28:04 +000098 }
Quentin Colombet17c494b2016-02-11 17:51:31 +000099 }
Tim Northover7f3ad2e2017-01-20 23:25:17 +0000100
Tim Northover9e35f1e2017-01-25 20:58:22 +0000101 return VReg;
Quentin Colombet17c494b2016-02-11 17:51:31 +0000102}
103
Tim Northovercdf23f12016-10-31 18:30:59 +0000104int IRTranslator::getOrCreateFrameIndex(const AllocaInst &AI) {
105 if (FrameIndices.find(&AI) != FrameIndices.end())
106 return FrameIndices[&AI];
107
Tim Northovercdf23f12016-10-31 18:30:59 +0000108 unsigned ElementSize = DL->getTypeStoreSize(AI.getAllocatedType());
109 unsigned Size =
110 ElementSize * cast<ConstantInt>(AI.getArraySize())->getZExtValue();
111
112 // Always allocate at least one byte.
113 Size = std::max(Size, 1u);
114
115 unsigned Alignment = AI.getAlignment();
116 if (!Alignment)
117 Alignment = DL->getABITypeAlignment(AI.getAllocatedType());
118
119 int &FI = FrameIndices[&AI];
Tim Northover50db7f412016-12-07 21:17:47 +0000120 FI = MF->getFrameInfo().CreateStackObject(Size, Alignment, false, &AI);
Tim Northovercdf23f12016-10-31 18:30:59 +0000121 return FI;
122}
123
Tim Northoverad2b7172016-07-26 20:23:26 +0000124unsigned IRTranslator::getMemOpAlignment(const Instruction &I) {
125 unsigned Alignment = 0;
126 Type *ValTy = nullptr;
127 if (const StoreInst *SI = dyn_cast<StoreInst>(&I)) {
128 Alignment = SI->getAlignment();
129 ValTy = SI->getValueOperand()->getType();
130 } else if (const LoadInst *LI = dyn_cast<LoadInst>(&I)) {
131 Alignment = LI->getAlignment();
132 ValTy = LI->getType();
Ahmed Bougachaae9dade2017-02-23 21:05:42 +0000133 } else {
134 OptimizationRemarkMissed R("gisel-irtranslator", "", &I);
135 R << "unable to translate memop: " << ore::NV("Opcode", &I);
136 reportTranslationError(*MF, *TPC, *ORE, R);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000137 return 1;
Ahmed Bougachaae9dade2017-02-23 21:05:42 +0000138 }
Tim Northoverad2b7172016-07-26 20:23:26 +0000139
140 return Alignment ? Alignment : DL->getABITypeAlignment(ValTy);
141}
142
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000143MachineBasicBlock &IRTranslator::getMBB(const BasicBlock &BB) {
Quentin Colombet53237a92016-03-11 17:27:43 +0000144 MachineBasicBlock *&MBB = BBToMBB[&BB];
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000145 assert(MBB && "BasicBlock was not encountered before");
Quentin Colombet17c494b2016-02-11 17:51:31 +0000146 return *MBB;
147}
148
Tim Northoverb6636fd2017-01-17 22:13:50 +0000149void IRTranslator::addMachineCFGPred(CFGEdge Edge, MachineBasicBlock *NewPred) {
150 assert(NewPred && "new predecessor must be a real MachineBasicBlock");
151 MachinePreds[Edge].push_back(NewPred);
152}
153
Tim Northoverc53606e2016-12-07 21:29:15 +0000154bool IRTranslator::translateBinaryOp(unsigned Opcode, const User &U,
155 MachineIRBuilder &MIRBuilder) {
Tim Northover0d56e052016-07-29 18:11:21 +0000156 // FIXME: handle signed/unsigned wrapping flags.
157
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000158 // Get or create a virtual register for each value.
159 // Unless the value is a Constant => loadimm cst?
160 // or inline constant each time?
161 // Creation of a virtual register needs to have a size.
Tim Northover357f1be2016-08-10 23:02:41 +0000162 unsigned Op0 = getOrCreateVReg(*U.getOperand(0));
163 unsigned Op1 = getOrCreateVReg(*U.getOperand(1));
164 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000165 MIRBuilder.buildInstr(Opcode).addDef(Res).addUse(Op0).addUse(Op1);
Quentin Colombet17c494b2016-02-11 17:51:31 +0000166 return true;
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000167}
168
Volkan Keles20d3c422017-03-07 18:03:28 +0000169bool IRTranslator::translateFSub(const User &U, MachineIRBuilder &MIRBuilder) {
170 // -0.0 - X --> G_FNEG
171 if (isa<Constant>(U.getOperand(0)) &&
172 U.getOperand(0) == ConstantFP::getZeroValueForNegation(U.getType())) {
173 MIRBuilder.buildInstr(TargetOpcode::G_FNEG)
174 .addDef(getOrCreateVReg(U))
175 .addUse(getOrCreateVReg(*U.getOperand(1)));
176 return true;
177 }
178 return translateBinaryOp(TargetOpcode::G_FSUB, U, MIRBuilder);
179}
180
Tim Northoverc53606e2016-12-07 21:29:15 +0000181bool IRTranslator::translateCompare(const User &U,
182 MachineIRBuilder &MIRBuilder) {
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000183 const CmpInst *CI = dyn_cast<CmpInst>(&U);
184 unsigned Op0 = getOrCreateVReg(*U.getOperand(0));
185 unsigned Op1 = getOrCreateVReg(*U.getOperand(1));
186 unsigned Res = getOrCreateVReg(U);
187 CmpInst::Predicate Pred =
188 CI ? CI->getPredicate() : static_cast<CmpInst::Predicate>(
189 cast<ConstantExpr>(U).getPredicate());
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000190 if (CmpInst::isIntPredicate(Pred))
Tim Northover0f140c72016-09-09 11:46:34 +0000191 MIRBuilder.buildICmp(Pred, Res, Op0, Op1);
Tim Northover7596bd72017-03-08 18:49:54 +0000192 else if (Pred == CmpInst::FCMP_FALSE)
193 MIRBuilder.buildConstant(Res, 0);
194 else if (Pred == CmpInst::FCMP_TRUE)
195 MIRBuilder.buildConstant(Res, 1);
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000196 else
Tim Northover0f140c72016-09-09 11:46:34 +0000197 MIRBuilder.buildFCmp(Pred, Res, Op0, Op1);
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000198
Tim Northoverde3aea0412016-08-17 20:25:25 +0000199 return true;
200}
201
Tim Northoverc53606e2016-12-07 21:29:15 +0000202bool IRTranslator::translateRet(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000203 const ReturnInst &RI = cast<ReturnInst>(U);
Tim Northover0d56e052016-07-29 18:11:21 +0000204 const Value *Ret = RI.getReturnValue();
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000205 // The target may mess up with the insertion point, but
206 // this is not important as a return is the last instruction
207 // of the block anyway.
Tom Stellardb72a65f2016-04-14 17:23:33 +0000208 return CLI->lowerReturn(MIRBuilder, Ret, !Ret ? 0 : getOrCreateVReg(*Ret));
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000209}
210
Tim Northoverc53606e2016-12-07 21:29:15 +0000211bool IRTranslator::translateBr(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000212 const BranchInst &BrInst = cast<BranchInst>(U);
Tim Northover69c2ba52016-07-29 17:58:00 +0000213 unsigned Succ = 0;
214 if (!BrInst.isUnconditional()) {
215 // We want a G_BRCOND to the true BB followed by an unconditional branch.
216 unsigned Tst = getOrCreateVReg(*BrInst.getCondition());
217 const BasicBlock &TrueTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ++));
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000218 MachineBasicBlock &TrueBB = getMBB(TrueTgt);
Tim Northover0f140c72016-09-09 11:46:34 +0000219 MIRBuilder.buildBrCond(Tst, TrueBB);
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000220 }
Tim Northover69c2ba52016-07-29 17:58:00 +0000221
222 const BasicBlock &BrTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ));
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000223 MachineBasicBlock &TgtBB = getMBB(BrTgt);
Tim Northover69c2ba52016-07-29 17:58:00 +0000224 MIRBuilder.buildBr(TgtBB);
225
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000226 // Link successors.
227 MachineBasicBlock &CurBB = MIRBuilder.getMBB();
228 for (const BasicBlock *Succ : BrInst.successors())
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000229 CurBB.addSuccessor(&getMBB(*Succ));
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000230 return true;
231}
232
Kristof Beylseced0712017-01-05 11:28:51 +0000233bool IRTranslator::translateSwitch(const User &U,
234 MachineIRBuilder &MIRBuilder) {
235 // For now, just translate as a chain of conditional branches.
236 // FIXME: could we share most of the logic/code in
237 // SelectionDAGBuilder::visitSwitch between SelectionDAG and GlobalISel?
238 // At first sight, it seems most of the logic in there is independent of
239 // SelectionDAG-specifics and a lot of work went in to optimize switch
240 // lowering in there.
241
242 const SwitchInst &SwInst = cast<SwitchInst>(U);
243 const unsigned SwCondValue = getOrCreateVReg(*SwInst.getCondition());
Tim Northoverb6636fd2017-01-17 22:13:50 +0000244 const BasicBlock *OrigBB = SwInst.getParent();
Kristof Beylseced0712017-01-05 11:28:51 +0000245
Daniel Sanders52b4ce72017-03-07 23:20:35 +0000246 LLT LLTi1 = getLLTForType(*Type::getInt1Ty(U.getContext()), *DL);
Kristof Beylseced0712017-01-05 11:28:51 +0000247 for (auto &CaseIt : SwInst.cases()) {
248 const unsigned CaseValueReg = getOrCreateVReg(*CaseIt.getCaseValue());
249 const unsigned Tst = MRI->createGenericVirtualRegister(LLTi1);
250 MIRBuilder.buildICmp(CmpInst::ICMP_EQ, Tst, CaseValueReg, SwCondValue);
Tim Northoverb6636fd2017-01-17 22:13:50 +0000251 MachineBasicBlock &CurMBB = MIRBuilder.getMBB();
252 const BasicBlock *TrueBB = CaseIt.getCaseSuccessor();
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000253 MachineBasicBlock &TrueMBB = getMBB(*TrueBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000254
Tim Northoverb6636fd2017-01-17 22:13:50 +0000255 MIRBuilder.buildBrCond(Tst, TrueMBB);
256 CurMBB.addSuccessor(&TrueMBB);
257 addMachineCFGPred({OrigBB, TrueBB}, &CurMBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000258
Tim Northoverb6636fd2017-01-17 22:13:50 +0000259 MachineBasicBlock *FalseMBB =
Kristof Beylseced0712017-01-05 11:28:51 +0000260 MF->CreateMachineBasicBlock(SwInst.getParent());
Ahmed Bougacha07f247b2017-03-15 18:22:37 +0000261 // Insert the comparison blocks one after the other.
262 MF->insert(std::next(CurMBB.getIterator()), FalseMBB);
Tim Northoverb6636fd2017-01-17 22:13:50 +0000263 MIRBuilder.buildBr(*FalseMBB);
264 CurMBB.addSuccessor(FalseMBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000265
Tim Northoverb6636fd2017-01-17 22:13:50 +0000266 MIRBuilder.setMBB(*FalseMBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000267 }
268 // handle default case
Tim Northoverb6636fd2017-01-17 22:13:50 +0000269 const BasicBlock *DefaultBB = SwInst.getDefaultDest();
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000270 MachineBasicBlock &DefaultMBB = getMBB(*DefaultBB);
Tim Northoverb6636fd2017-01-17 22:13:50 +0000271 MIRBuilder.buildBr(DefaultMBB);
272 MachineBasicBlock &CurMBB = MIRBuilder.getMBB();
273 CurMBB.addSuccessor(&DefaultMBB);
274 addMachineCFGPred({OrigBB, DefaultBB}, &CurMBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000275
276 return true;
277}
278
Kristof Beyls65a12c02017-01-30 09:13:18 +0000279bool IRTranslator::translateIndirectBr(const User &U,
280 MachineIRBuilder &MIRBuilder) {
281 const IndirectBrInst &BrInst = cast<IndirectBrInst>(U);
282
283 const unsigned Tgt = getOrCreateVReg(*BrInst.getAddress());
284 MIRBuilder.buildBrIndirect(Tgt);
285
286 // Link successors.
287 MachineBasicBlock &CurBB = MIRBuilder.getMBB();
288 for (const BasicBlock *Succ : BrInst.successors())
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000289 CurBB.addSuccessor(&getMBB(*Succ));
Kristof Beyls65a12c02017-01-30 09:13:18 +0000290
291 return true;
292}
293
Tim Northoverc53606e2016-12-07 21:29:15 +0000294bool IRTranslator::translateLoad(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000295 const LoadInst &LI = cast<LoadInst>(U);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000296
Tim Northover7152dca2016-10-19 15:55:06 +0000297 auto Flags = LI.isVolatile() ? MachineMemOperand::MOVolatile
298 : MachineMemOperand::MONone;
299 Flags |= MachineMemOperand::MOLoad;
Tim Northoverad2b7172016-07-26 20:23:26 +0000300
Tim Northoverad2b7172016-07-26 20:23:26 +0000301 unsigned Res = getOrCreateVReg(LI);
302 unsigned Addr = getOrCreateVReg(*LI.getPointerOperand());
Daniel Sanders52b4ce72017-03-07 23:20:35 +0000303
Tim Northoverad2b7172016-07-26 20:23:26 +0000304 MIRBuilder.buildLoad(
Tim Northover0f140c72016-09-09 11:46:34 +0000305 Res, Addr,
Tim Northover50db7f412016-12-07 21:17:47 +0000306 *MF->getMachineMemOperand(MachinePointerInfo(LI.getPointerOperand()),
307 Flags, DL->getTypeStoreSize(LI.getType()),
Tim Northover48dfa1a2017-02-13 22:14:16 +0000308 getMemOpAlignment(LI), AAMDNodes(), nullptr,
309 LI.getSynchScope(), LI.getOrdering()));
Tim Northoverad2b7172016-07-26 20:23:26 +0000310 return true;
311}
312
Tim Northoverc53606e2016-12-07 21:29:15 +0000313bool IRTranslator::translateStore(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000314 const StoreInst &SI = cast<StoreInst>(U);
Tim Northover7152dca2016-10-19 15:55:06 +0000315 auto Flags = SI.isVolatile() ? MachineMemOperand::MOVolatile
316 : MachineMemOperand::MONone;
317 Flags |= MachineMemOperand::MOStore;
Tim Northoverad2b7172016-07-26 20:23:26 +0000318
Tim Northoverad2b7172016-07-26 20:23:26 +0000319 unsigned Val = getOrCreateVReg(*SI.getValueOperand());
320 unsigned Addr = getOrCreateVReg(*SI.getPointerOperand());
Tim Northoverad2b7172016-07-26 20:23:26 +0000321
322 MIRBuilder.buildStore(
Tim Northover50db7f412016-12-07 21:17:47 +0000323 Val, Addr,
324 *MF->getMachineMemOperand(
325 MachinePointerInfo(SI.getPointerOperand()), Flags,
326 DL->getTypeStoreSize(SI.getValueOperand()->getType()),
Tim Northover48dfa1a2017-02-13 22:14:16 +0000327 getMemOpAlignment(SI), AAMDNodes(), nullptr, SI.getSynchScope(),
328 SI.getOrdering()));
Tim Northoverad2b7172016-07-26 20:23:26 +0000329 return true;
330}
331
Tim Northoverc53606e2016-12-07 21:29:15 +0000332bool IRTranslator::translateExtractValue(const User &U,
333 MachineIRBuilder &MIRBuilder) {
Tim Northoverb6046222016-08-19 20:09:03 +0000334 const Value *Src = U.getOperand(0);
335 Type *Int32Ty = Type::getInt32Ty(U.getContext());
Tim Northover6f80b082016-08-19 17:47:05 +0000336 SmallVector<Value *, 1> Indices;
337
338 // getIndexedOffsetInType is designed for GEPs, so the first index is the
339 // usual array element rather than looking into the actual aggregate.
340 Indices.push_back(ConstantInt::get(Int32Ty, 0));
Tim Northoverb6046222016-08-19 20:09:03 +0000341
342 if (const ExtractValueInst *EVI = dyn_cast<ExtractValueInst>(&U)) {
343 for (auto Idx : EVI->indices())
344 Indices.push_back(ConstantInt::get(Int32Ty, Idx));
345 } else {
346 for (unsigned i = 1; i < U.getNumOperands(); ++i)
347 Indices.push_back(U.getOperand(i));
348 }
Tim Northover6f80b082016-08-19 17:47:05 +0000349
350 uint64_t Offset = 8 * DL->getIndexedOffsetInType(Src->getType(), Indices);
351
Tim Northoverb6046222016-08-19 20:09:03 +0000352 unsigned Res = getOrCreateVReg(U);
Tim Northoverc2c545b2017-03-06 23:50:28 +0000353 MIRBuilder.buildExtract(Res, getOrCreateVReg(*Src), Offset);
Tim Northover6f80b082016-08-19 17:47:05 +0000354
355 return true;
356}
357
Tim Northoverc53606e2016-12-07 21:29:15 +0000358bool IRTranslator::translateInsertValue(const User &U,
359 MachineIRBuilder &MIRBuilder) {
Tim Northoverb6046222016-08-19 20:09:03 +0000360 const Value *Src = U.getOperand(0);
361 Type *Int32Ty = Type::getInt32Ty(U.getContext());
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000362 SmallVector<Value *, 1> Indices;
363
364 // getIndexedOffsetInType is designed for GEPs, so the first index is the
365 // usual array element rather than looking into the actual aggregate.
366 Indices.push_back(ConstantInt::get(Int32Ty, 0));
Tim Northoverb6046222016-08-19 20:09:03 +0000367
368 if (const InsertValueInst *IVI = dyn_cast<InsertValueInst>(&U)) {
369 for (auto Idx : IVI->indices())
370 Indices.push_back(ConstantInt::get(Int32Ty, Idx));
371 } else {
372 for (unsigned i = 2; i < U.getNumOperands(); ++i)
373 Indices.push_back(U.getOperand(i));
374 }
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000375
376 uint64_t Offset = 8 * DL->getIndexedOffsetInType(Src->getType(), Indices);
377
Tim Northoverb6046222016-08-19 20:09:03 +0000378 unsigned Res = getOrCreateVReg(U);
379 const Value &Inserted = *U.getOperand(1);
Tim Northover0f140c72016-09-09 11:46:34 +0000380 MIRBuilder.buildInsert(Res, getOrCreateVReg(*Src), getOrCreateVReg(Inserted),
381 Offset);
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000382
383 return true;
384}
385
Tim Northoverc53606e2016-12-07 21:29:15 +0000386bool IRTranslator::translateSelect(const User &U,
387 MachineIRBuilder &MIRBuilder) {
Tim Northover0f140c72016-09-09 11:46:34 +0000388 MIRBuilder.buildSelect(getOrCreateVReg(U), getOrCreateVReg(*U.getOperand(0)),
389 getOrCreateVReg(*U.getOperand(1)),
390 getOrCreateVReg(*U.getOperand(2)));
Tim Northover5a28c362016-08-19 20:09:07 +0000391 return true;
392}
393
Tim Northoverc53606e2016-12-07 21:29:15 +0000394bool IRTranslator::translateBitCast(const User &U,
395 MachineIRBuilder &MIRBuilder) {
Ahmed Bougacha5c7924f2017-03-07 20:53:06 +0000396 // If we're bitcasting to the source type, we can reuse the source vreg.
Daniel Sanders52b4ce72017-03-07 23:20:35 +0000397 if (getLLTForType(*U.getOperand(0)->getType(), *DL) ==
398 getLLTForType(*U.getType(), *DL)) {
Ahmed Bougacha5c7924f2017-03-07 20:53:06 +0000399 // Get the source vreg now, to avoid invalidating ValToVReg.
400 unsigned SrcReg = getOrCreateVReg(*U.getOperand(0));
Tim Northover357f1be2016-08-10 23:02:41 +0000401 unsigned &Reg = ValToVReg[&U];
Ahmed Bougacha5c7924f2017-03-07 20:53:06 +0000402 // If we already assigned a vreg for this bitcast, we can't change that.
403 // Emit a copy to satisfy the users we already emitted.
Tim Northover7552ef52016-08-10 16:51:14 +0000404 if (Reg)
Ahmed Bougacha5c7924f2017-03-07 20:53:06 +0000405 MIRBuilder.buildCopy(Reg, SrcReg);
Tim Northover7552ef52016-08-10 16:51:14 +0000406 else
Ahmed Bougacha5c7924f2017-03-07 20:53:06 +0000407 Reg = SrcReg;
Tim Northover7c9eba92016-07-25 21:01:29 +0000408 return true;
409 }
Tim Northoverc53606e2016-12-07 21:29:15 +0000410 return translateCast(TargetOpcode::G_BITCAST, U, MIRBuilder);
Tim Northover7c9eba92016-07-25 21:01:29 +0000411}
412
Tim Northoverc53606e2016-12-07 21:29:15 +0000413bool IRTranslator::translateCast(unsigned Opcode, const User &U,
414 MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000415 unsigned Op = getOrCreateVReg(*U.getOperand(0));
416 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000417 MIRBuilder.buildInstr(Opcode).addDef(Res).addUse(Op);
Tim Northover7c9eba92016-07-25 21:01:29 +0000418 return true;
419}
420
Tim Northoverc53606e2016-12-07 21:29:15 +0000421bool IRTranslator::translateGetElementPtr(const User &U,
422 MachineIRBuilder &MIRBuilder) {
Tim Northovera7653b32016-09-12 11:20:22 +0000423 // FIXME: support vector GEPs.
424 if (U.getType()->isVectorTy())
425 return false;
426
427 Value &Op0 = *U.getOperand(0);
428 unsigned BaseReg = getOrCreateVReg(Op0);
Daniel Sanders52b4ce72017-03-07 23:20:35 +0000429 LLT PtrTy = getLLTForType(*Op0.getType(), *DL);
Tim Northovera7653b32016-09-12 11:20:22 +0000430 unsigned PtrSize = DL->getPointerSizeInBits(PtrTy.getAddressSpace());
431 LLT OffsetTy = LLT::scalar(PtrSize);
432
433 int64_t Offset = 0;
434 for (gep_type_iterator GTI = gep_type_begin(&U), E = gep_type_end(&U);
435 GTI != E; ++GTI) {
436 const Value *Idx = GTI.getOperand();
Peter Collingbourne25a40752016-12-02 02:55:30 +0000437 if (StructType *StTy = GTI.getStructTypeOrNull()) {
Tim Northovera7653b32016-09-12 11:20:22 +0000438 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
439 Offset += DL->getStructLayout(StTy)->getElementOffset(Field);
440 continue;
441 } else {
442 uint64_t ElementSize = DL->getTypeAllocSize(GTI.getIndexedType());
443
444 // If this is a scalar constant or a splat vector of constants,
445 // handle it quickly.
446 if (const auto *CI = dyn_cast<ConstantInt>(Idx)) {
447 Offset += ElementSize * CI->getSExtValue();
448 continue;
449 }
450
451 if (Offset != 0) {
452 unsigned NewBaseReg = MRI->createGenericVirtualRegister(PtrTy);
453 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
454 MIRBuilder.buildConstant(OffsetReg, Offset);
455 MIRBuilder.buildGEP(NewBaseReg, BaseReg, OffsetReg);
456
457 BaseReg = NewBaseReg;
458 Offset = 0;
459 }
460
461 // N = N + Idx * ElementSize;
462 unsigned ElementSizeReg = MRI->createGenericVirtualRegister(OffsetTy);
463 MIRBuilder.buildConstant(ElementSizeReg, ElementSize);
464
465 unsigned IdxReg = getOrCreateVReg(*Idx);
466 if (MRI->getType(IdxReg) != OffsetTy) {
467 unsigned NewIdxReg = MRI->createGenericVirtualRegister(OffsetTy);
468 MIRBuilder.buildSExtOrTrunc(NewIdxReg, IdxReg);
469 IdxReg = NewIdxReg;
470 }
471
472 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
473 MIRBuilder.buildMul(OffsetReg, ElementSizeReg, IdxReg);
474
475 unsigned NewBaseReg = MRI->createGenericVirtualRegister(PtrTy);
476 MIRBuilder.buildGEP(NewBaseReg, BaseReg, OffsetReg);
477 BaseReg = NewBaseReg;
478 }
479 }
480
481 if (Offset != 0) {
482 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
483 MIRBuilder.buildConstant(OffsetReg, Offset);
484 MIRBuilder.buildGEP(getOrCreateVReg(U), BaseReg, OffsetReg);
485 return true;
486 }
487
488 MIRBuilder.buildCopy(getOrCreateVReg(U), BaseReg);
489 return true;
490}
491
Tim Northover79f43f12017-01-30 19:33:07 +0000492bool IRTranslator::translateMemfunc(const CallInst &CI,
493 MachineIRBuilder &MIRBuilder,
494 unsigned ID) {
Daniel Sanders52b4ce72017-03-07 23:20:35 +0000495 LLT SizeTy = getLLTForType(*CI.getArgOperand(2)->getType(), *DL);
Tim Northover79f43f12017-01-30 19:33:07 +0000496 Type *DstTy = CI.getArgOperand(0)->getType();
497 if (cast<PointerType>(DstTy)->getAddressSpace() != 0 ||
Tim Northover3f186032016-10-18 20:03:45 +0000498 SizeTy.getSizeInBits() != DL->getPointerSizeInBits(0))
499 return false;
500
501 SmallVector<CallLowering::ArgInfo, 8> Args;
502 for (int i = 0; i < 3; ++i) {
503 const auto &Arg = CI.getArgOperand(i);
504 Args.emplace_back(getOrCreateVReg(*Arg), Arg->getType());
505 }
506
Tim Northover79f43f12017-01-30 19:33:07 +0000507 const char *Callee;
508 switch (ID) {
509 case Intrinsic::memmove:
510 case Intrinsic::memcpy: {
511 Type *SrcTy = CI.getArgOperand(1)->getType();
512 if(cast<PointerType>(SrcTy)->getAddressSpace() != 0)
513 return false;
514 Callee = ID == Intrinsic::memcpy ? "memcpy" : "memmove";
515 break;
516 }
517 case Intrinsic::memset:
518 Callee = "memset";
519 break;
520 default:
521 return false;
522 }
Tim Northover3f186032016-10-18 20:03:45 +0000523
Tim Northover79f43f12017-01-30 19:33:07 +0000524 return CLI->lowerCall(MIRBuilder, MachineOperand::CreateES(Callee),
Tim Northover3f186032016-10-18 20:03:45 +0000525 CallLowering::ArgInfo(0, CI.getType()), Args);
526}
Tim Northovera7653b32016-09-12 11:20:22 +0000527
Tim Northoverc53606e2016-12-07 21:29:15 +0000528void IRTranslator::getStackGuard(unsigned DstReg,
529 MachineIRBuilder &MIRBuilder) {
Tim Northoverd8b85582017-01-27 21:31:24 +0000530 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
531 MRI->setRegClass(DstReg, TRI->getPointerRegClass(*MF));
Tim Northovercdf23f12016-10-31 18:30:59 +0000532 auto MIB = MIRBuilder.buildInstr(TargetOpcode::LOAD_STACK_GUARD);
533 MIB.addDef(DstReg);
534
Tim Northover50db7f412016-12-07 21:17:47 +0000535 auto &TLI = *MF->getSubtarget().getTargetLowering();
536 Value *Global = TLI.getSDagStackGuard(*MF->getFunction()->getParent());
Tim Northovercdf23f12016-10-31 18:30:59 +0000537 if (!Global)
538 return;
539
540 MachinePointerInfo MPInfo(Global);
Tim Northover50db7f412016-12-07 21:17:47 +0000541 MachineInstr::mmo_iterator MemRefs = MF->allocateMemRefsArray(1);
Tim Northovercdf23f12016-10-31 18:30:59 +0000542 auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant |
543 MachineMemOperand::MODereferenceable;
544 *MemRefs =
Tim Northover50db7f412016-12-07 21:17:47 +0000545 MF->getMachineMemOperand(MPInfo, Flags, DL->getPointerSizeInBits() / 8,
546 DL->getPointerABIAlignment());
Tim Northovercdf23f12016-10-31 18:30:59 +0000547 MIB.setMemRefs(MemRefs, MemRefs + 1);
548}
549
Tim Northover1e656ec2016-12-08 22:44:00 +0000550bool IRTranslator::translateOverflowIntrinsic(const CallInst &CI, unsigned Op,
551 MachineIRBuilder &MIRBuilder) {
Daniel Sanders52b4ce72017-03-07 23:20:35 +0000552 LLT Ty = getLLTForType(*CI.getOperand(0)->getType(), *DL);
Tim Northover1e656ec2016-12-08 22:44:00 +0000553 LLT s1 = LLT::scalar(1);
554 unsigned Width = Ty.getSizeInBits();
555 unsigned Res = MRI->createGenericVirtualRegister(Ty);
556 unsigned Overflow = MRI->createGenericVirtualRegister(s1);
557 auto MIB = MIRBuilder.buildInstr(Op)
558 .addDef(Res)
559 .addDef(Overflow)
560 .addUse(getOrCreateVReg(*CI.getOperand(0)))
561 .addUse(getOrCreateVReg(*CI.getOperand(1)));
562
563 if (Op == TargetOpcode::G_UADDE || Op == TargetOpcode::G_USUBE) {
564 unsigned Zero = MRI->createGenericVirtualRegister(s1);
565 EntryBuilder.buildConstant(Zero, 0);
566 MIB.addUse(Zero);
567 }
568
569 MIRBuilder.buildSequence(getOrCreateVReg(CI), Res, 0, Overflow, Width);
570 return true;
571}
572
Tim Northoverc53606e2016-12-07 21:29:15 +0000573bool IRTranslator::translateKnownIntrinsic(const CallInst &CI, Intrinsic::ID ID,
574 MachineIRBuilder &MIRBuilder) {
Tim Northover91c81732016-08-19 17:17:06 +0000575 switch (ID) {
Tim Northover1e656ec2016-12-08 22:44:00 +0000576 default:
577 break;
Tim Northover0e011702017-02-10 19:10:38 +0000578 case Intrinsic::lifetime_start:
579 case Intrinsic::lifetime_end:
580 // Stack coloring is not enabled in O0 (which we care about now) so we can
581 // drop these. Make sure someone notices when we start compiling at higher
582 // opts though.
583 if (MF->getTarget().getOptLevel() != CodeGenOpt::None)
584 return false;
585 return true;
Tim Northover09aac4a2017-01-26 23:39:14 +0000586 case Intrinsic::dbg_declare: {
587 const DbgDeclareInst &DI = cast<DbgDeclareInst>(CI);
588 assert(DI.getVariable() && "Missing variable");
589
590 const Value *Address = DI.getAddress();
591 if (!Address || isa<UndefValue>(Address)) {
592 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
593 return true;
594 }
595
Tim Northover09aac4a2017-01-26 23:39:14 +0000596 assert(DI.getVariable()->isValidLocationForIntrinsic(
597 MIRBuilder.getDebugLoc()) &&
598 "Expected inlined-at fields to agree");
Tim Northover7a9ea8f2017-03-09 21:12:06 +0000599 auto AI = dyn_cast<AllocaInst>(Address);
600 if (AI && AI->isStaticAlloca()) {
601 // Static allocas are tracked at the MF level, no need for DBG_VALUE
602 // instructions (in fact, they get ignored if they *do* exist).
603 MF->setVariableDbgInfo(DI.getVariable(), DI.getExpression(),
604 getOrCreateFrameIndex(*AI), DI.getDebugLoc());
Tim Northover09aac4a2017-01-26 23:39:14 +0000605 } else
Tim Northover7a9ea8f2017-03-09 21:12:06 +0000606 MIRBuilder.buildDirectDbgValue(getOrCreateVReg(*Address),
607 DI.getVariable(), DI.getExpression());
Tim Northoverb58346f2016-12-08 22:44:13 +0000608 return true;
Tim Northover09aac4a2017-01-26 23:39:14 +0000609 }
Tim Northoverd0d025a2017-02-07 20:08:59 +0000610 case Intrinsic::vaend:
611 // No target I know of cares about va_end. Certainly no in-tree target
612 // does. Simplest intrinsic ever!
613 return true;
Tim Northoverf19d4672017-02-08 17:57:20 +0000614 case Intrinsic::vastart: {
615 auto &TLI = *MF->getSubtarget().getTargetLowering();
616 Value *Ptr = CI.getArgOperand(0);
617 unsigned ListSize = TLI.getVaListSizeInBits(*DL) / 8;
618
619 MIRBuilder.buildInstr(TargetOpcode::G_VASTART)
620 .addUse(getOrCreateVReg(*Ptr))
621 .addMemOperand(MF->getMachineMemOperand(
622 MachinePointerInfo(Ptr), MachineMemOperand::MOStore, ListSize, 0));
623 return true;
624 }
Tim Northover09aac4a2017-01-26 23:39:14 +0000625 case Intrinsic::dbg_value: {
626 // This form of DBG_VALUE is target-independent.
627 const DbgValueInst &DI = cast<DbgValueInst>(CI);
628 const Value *V = DI.getValue();
629 assert(DI.getVariable()->isValidLocationForIntrinsic(
630 MIRBuilder.getDebugLoc()) &&
631 "Expected inlined-at fields to agree");
632 if (!V) {
633 // Currently the optimizer can produce this; insert an undef to
634 // help debugging. Probably the optimizer should not do this.
635 MIRBuilder.buildIndirectDbgValue(0, DI.getOffset(), DI.getVariable(),
636 DI.getExpression());
637 } else if (const auto *CI = dyn_cast<Constant>(V)) {
638 MIRBuilder.buildConstDbgValue(*CI, DI.getOffset(), DI.getVariable(),
639 DI.getExpression());
640 } else {
641 unsigned Reg = getOrCreateVReg(*V);
642 // FIXME: This does not handle register-indirect values at offset 0. The
643 // direct/indirect thing shouldn't really be handled by something as
644 // implicit as reg+noreg vs reg+imm in the first palce, but it seems
645 // pretty baked in right now.
646 if (DI.getOffset() != 0)
647 MIRBuilder.buildIndirectDbgValue(Reg, DI.getOffset(), DI.getVariable(),
648 DI.getExpression());
649 else
650 MIRBuilder.buildDirectDbgValue(Reg, DI.getVariable(),
651 DI.getExpression());
652 }
653 return true;
654 }
Tim Northover1e656ec2016-12-08 22:44:00 +0000655 case Intrinsic::uadd_with_overflow:
656 return translateOverflowIntrinsic(CI, TargetOpcode::G_UADDE, MIRBuilder);
657 case Intrinsic::sadd_with_overflow:
658 return translateOverflowIntrinsic(CI, TargetOpcode::G_SADDO, MIRBuilder);
659 case Intrinsic::usub_with_overflow:
660 return translateOverflowIntrinsic(CI, TargetOpcode::G_USUBE, MIRBuilder);
661 case Intrinsic::ssub_with_overflow:
662 return translateOverflowIntrinsic(CI, TargetOpcode::G_SSUBO, MIRBuilder);
663 case Intrinsic::umul_with_overflow:
664 return translateOverflowIntrinsic(CI, TargetOpcode::G_UMULO, MIRBuilder);
665 case Intrinsic::smul_with_overflow:
666 return translateOverflowIntrinsic(CI, TargetOpcode::G_SMULO, MIRBuilder);
Tim Northoverb38b4e22017-02-08 23:23:32 +0000667 case Intrinsic::pow:
668 MIRBuilder.buildInstr(TargetOpcode::G_FPOW)
669 .addDef(getOrCreateVReg(CI))
670 .addUse(getOrCreateVReg(*CI.getArgOperand(0)))
671 .addUse(getOrCreateVReg(*CI.getArgOperand(1)));
672 return true;
Tim Northover3f186032016-10-18 20:03:45 +0000673 case Intrinsic::memcpy:
Tim Northover79f43f12017-01-30 19:33:07 +0000674 case Intrinsic::memmove:
675 case Intrinsic::memset:
676 return translateMemfunc(CI, MIRBuilder, ID);
Tim Northovera9105be2016-11-09 22:39:54 +0000677 case Intrinsic::eh_typeid_for: {
678 GlobalValue *GV = ExtractTypeInfo(CI.getArgOperand(0));
679 unsigned Reg = getOrCreateVReg(CI);
Tim Northover50db7f412016-12-07 21:17:47 +0000680 unsigned TypeID = MF->getTypeIDFor(GV);
Tim Northovera9105be2016-11-09 22:39:54 +0000681 MIRBuilder.buildConstant(Reg, TypeID);
682 return true;
683 }
Tim Northover6e904302016-10-18 20:03:51 +0000684 case Intrinsic::objectsize: {
685 // If we don't know by now, we're never going to know.
686 const ConstantInt *Min = cast<ConstantInt>(CI.getArgOperand(1));
687
688 MIRBuilder.buildConstant(getOrCreateVReg(CI), Min->isZero() ? -1ULL : 0);
689 return true;
690 }
Tim Northovercdf23f12016-10-31 18:30:59 +0000691 case Intrinsic::stackguard:
Tim Northoverc53606e2016-12-07 21:29:15 +0000692 getStackGuard(getOrCreateVReg(CI), MIRBuilder);
Tim Northovercdf23f12016-10-31 18:30:59 +0000693 return true;
694 case Intrinsic::stackprotector: {
Daniel Sanders52b4ce72017-03-07 23:20:35 +0000695 LLT PtrTy = getLLTForType(*CI.getArgOperand(0)->getType(), *DL);
Tim Northovercdf23f12016-10-31 18:30:59 +0000696 unsigned GuardVal = MRI->createGenericVirtualRegister(PtrTy);
Tim Northoverc53606e2016-12-07 21:29:15 +0000697 getStackGuard(GuardVal, MIRBuilder);
Tim Northovercdf23f12016-10-31 18:30:59 +0000698
699 AllocaInst *Slot = cast<AllocaInst>(CI.getArgOperand(1));
700 MIRBuilder.buildStore(
701 GuardVal, getOrCreateVReg(*Slot),
Tim Northover50db7f412016-12-07 21:17:47 +0000702 *MF->getMachineMemOperand(
703 MachinePointerInfo::getFixedStack(*MF,
704 getOrCreateFrameIndex(*Slot)),
Tim Northovercdf23f12016-10-31 18:30:59 +0000705 MachineMemOperand::MOStore | MachineMemOperand::MOVolatile,
706 PtrTy.getSizeInBits() / 8, 8));
707 return true;
708 }
Tim Northover91c81732016-08-19 17:17:06 +0000709 }
Tim Northover1e656ec2016-12-08 22:44:00 +0000710 return false;
Tim Northover91c81732016-08-19 17:17:06 +0000711}
712
Tim Northoveraa995c92017-03-09 23:36:26 +0000713bool IRTranslator::translateInlineAsm(const CallInst &CI,
714 MachineIRBuilder &MIRBuilder) {
715 const InlineAsm &IA = cast<InlineAsm>(*CI.getCalledValue());
716 if (!IA.getConstraintString().empty())
717 return false;
718
719 unsigned ExtraInfo = 0;
720 if (IA.hasSideEffects())
721 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
722 if (IA.getDialect() == InlineAsm::AD_Intel)
723 ExtraInfo |= InlineAsm::Extra_AsmDialect;
724
725 MIRBuilder.buildInstr(TargetOpcode::INLINEASM)
726 .addExternalSymbol(IA.getAsmString().c_str())
727 .addImm(ExtraInfo);
728
729 return true;
730}
731
Tim Northoverc53606e2016-12-07 21:29:15 +0000732bool IRTranslator::translateCall(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000733 const CallInst &CI = cast<CallInst>(U);
Tim Northover50db7f412016-12-07 21:17:47 +0000734 auto TII = MF->getTarget().getIntrinsicInfo();
Tim Northover406024a2016-08-10 21:44:01 +0000735 const Function *F = CI.getCalledFunction();
Tim Northover5fb414d2016-07-29 22:32:36 +0000736
Tim Northover3babfef2017-01-19 23:59:35 +0000737 if (CI.isInlineAsm())
Tim Northoveraa995c92017-03-09 23:36:26 +0000738 return translateInlineAsm(CI, MIRBuilder);
Tim Northover3babfef2017-01-19 23:59:35 +0000739
Tim Northover406024a2016-08-10 21:44:01 +0000740 if (!F || !F->isIntrinsic()) {
Tim Northover406024a2016-08-10 21:44:01 +0000741 unsigned Res = CI.getType()->isVoidTy() ? 0 : getOrCreateVReg(CI);
742 SmallVector<unsigned, 8> Args;
743 for (auto &Arg: CI.arg_operands())
744 Args.push_back(getOrCreateVReg(*Arg));
745
Tim Northoverd1e951e2017-03-09 22:00:39 +0000746 MF->getFrameInfo().setHasCalls(true);
Ahmed Bougachad22b84b2017-03-10 00:25:44 +0000747 return CLI->lowerCall(MIRBuilder, &CI, Res, Args, [&]() {
Tim Northoverfe5f89b2016-08-29 19:07:08 +0000748 return getOrCreateVReg(*CI.getCalledValue());
749 });
Tim Northover406024a2016-08-10 21:44:01 +0000750 }
751
752 Intrinsic::ID ID = F->getIntrinsicID();
753 if (TII && ID == Intrinsic::not_intrinsic)
754 ID = static_cast<Intrinsic::ID>(TII->getIntrinsicID(F));
755
756 assert(ID != Intrinsic::not_intrinsic && "unknown intrinsic");
Tim Northover5fb414d2016-07-29 22:32:36 +0000757
Tim Northoverc53606e2016-12-07 21:29:15 +0000758 if (translateKnownIntrinsic(CI, ID, MIRBuilder))
Tim Northover91c81732016-08-19 17:17:06 +0000759 return true;
760
Tim Northover5fb414d2016-07-29 22:32:36 +0000761 unsigned Res = CI.getType()->isVoidTy() ? 0 : getOrCreateVReg(CI);
762 MachineInstrBuilder MIB =
Tim Northover0f140c72016-09-09 11:46:34 +0000763 MIRBuilder.buildIntrinsic(ID, Res, !CI.doesNotAccessMemory());
Tim Northover5fb414d2016-07-29 22:32:36 +0000764
765 for (auto &Arg : CI.arg_operands()) {
Ahmed Bougacha55d10422017-03-07 20:53:09 +0000766 // Some intrinsics take metadata parameters. Reject them.
767 if (isa<MetadataAsValue>(Arg))
768 return false;
Tim Northover5fb414d2016-07-29 22:32:36 +0000769 if (ConstantInt *CI = dyn_cast<ConstantInt>(Arg))
770 MIB.addImm(CI->getSExtValue());
771 else
772 MIB.addUse(getOrCreateVReg(*Arg));
773 }
774 return true;
775}
776
Tim Northoverc53606e2016-12-07 21:29:15 +0000777bool IRTranslator::translateInvoke(const User &U,
778 MachineIRBuilder &MIRBuilder) {
Tim Northovera9105be2016-11-09 22:39:54 +0000779 const InvokeInst &I = cast<InvokeInst>(U);
Tim Northover50db7f412016-12-07 21:17:47 +0000780 MCContext &Context = MF->getContext();
Tim Northovera9105be2016-11-09 22:39:54 +0000781
782 const BasicBlock *ReturnBB = I.getSuccessor(0);
783 const BasicBlock *EHPadBB = I.getSuccessor(1);
784
Ahmed Bougacha4ec6d5a2017-03-10 00:25:35 +0000785 const Value *Callee = I.getCalledValue();
Tim Northovera9105be2016-11-09 22:39:54 +0000786 const Function *Fn = dyn_cast<Function>(Callee);
787 if (isa<InlineAsm>(Callee))
788 return false;
789
790 // FIXME: support invoking patchpoint and statepoint intrinsics.
791 if (Fn && Fn->isIntrinsic())
792 return false;
793
794 // FIXME: support whatever these are.
795 if (I.countOperandBundlesOfType(LLVMContext::OB_deopt))
796 return false;
797
798 // FIXME: support Windows exception handling.
799 if (!isa<LandingPadInst>(EHPadBB->front()))
800 return false;
801
802
Matthias Braund0ee66c2016-12-01 19:32:15 +0000803 // Emit the actual call, bracketed by EH_LABELs so that the MF knows about
Tim Northovera9105be2016-11-09 22:39:54 +0000804 // the region covered by the try.
Matthias Braund0ee66c2016-12-01 19:32:15 +0000805 MCSymbol *BeginSymbol = Context.createTempSymbol();
Tim Northovera9105be2016-11-09 22:39:54 +0000806 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL).addSym(BeginSymbol);
807
808 unsigned Res = I.getType()->isVoidTy() ? 0 : getOrCreateVReg(I);
Tim Northover293f7432017-01-31 18:36:11 +0000809 SmallVector<unsigned, 8> Args;
Tim Northovera9105be2016-11-09 22:39:54 +0000810 for (auto &Arg: I.arg_operands())
Tim Northover293f7432017-01-31 18:36:11 +0000811 Args.push_back(getOrCreateVReg(*Arg));
Tim Northovera9105be2016-11-09 22:39:54 +0000812
Ahmed Bougachad22b84b2017-03-10 00:25:44 +0000813 if (!CLI->lowerCall(MIRBuilder, &I, Res, Args,
Ahmed Bougacha4ec6d5a2017-03-10 00:25:35 +0000814 [&]() { return getOrCreateVReg(*I.getCalledValue()); }))
815 return false;
Tim Northovera9105be2016-11-09 22:39:54 +0000816
Matthias Braund0ee66c2016-12-01 19:32:15 +0000817 MCSymbol *EndSymbol = Context.createTempSymbol();
Tim Northovera9105be2016-11-09 22:39:54 +0000818 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL).addSym(EndSymbol);
819
820 // FIXME: track probabilities.
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000821 MachineBasicBlock &EHPadMBB = getMBB(*EHPadBB),
822 &ReturnMBB = getMBB(*ReturnBB);
Tim Northover50db7f412016-12-07 21:17:47 +0000823 MF->addInvoke(&EHPadMBB, BeginSymbol, EndSymbol);
Tim Northovera9105be2016-11-09 22:39:54 +0000824 MIRBuilder.getMBB().addSuccessor(&ReturnMBB);
825 MIRBuilder.getMBB().addSuccessor(&EHPadMBB);
Tim Northoverc6bfa482017-01-31 20:12:18 +0000826 MIRBuilder.buildBr(ReturnMBB);
Tim Northovera9105be2016-11-09 22:39:54 +0000827
828 return true;
829}
830
Tim Northoverc53606e2016-12-07 21:29:15 +0000831bool IRTranslator::translateLandingPad(const User &U,
832 MachineIRBuilder &MIRBuilder) {
Tim Northovera9105be2016-11-09 22:39:54 +0000833 const LandingPadInst &LP = cast<LandingPadInst>(U);
834
835 MachineBasicBlock &MBB = MIRBuilder.getMBB();
Matthias Braund0ee66c2016-12-01 19:32:15 +0000836 addLandingPadInfo(LP, MBB);
Tim Northovera9105be2016-11-09 22:39:54 +0000837
838 MBB.setIsEHPad();
839
840 // If there aren't registers to copy the values into (e.g., during SjLj
841 // exceptions), then don't bother.
Tim Northover50db7f412016-12-07 21:17:47 +0000842 auto &TLI = *MF->getSubtarget().getTargetLowering();
843 const Constant *PersonalityFn = MF->getFunction()->getPersonalityFn();
Tim Northovera9105be2016-11-09 22:39:54 +0000844 if (TLI.getExceptionPointerRegister(PersonalityFn) == 0 &&
845 TLI.getExceptionSelectorRegister(PersonalityFn) == 0)
846 return true;
847
848 // If landingpad's return type is token type, we don't create DAG nodes
849 // for its exception pointer and selector value. The extraction of exception
850 // pointer or selector value from token type landingpads is not currently
851 // supported.
852 if (LP.getType()->isTokenTy())
853 return true;
854
855 // Add a label to mark the beginning of the landing pad. Deletion of the
856 // landing pad can thus be detected via the MachineModuleInfo.
857 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL)
Tim Northover50db7f412016-12-07 21:17:47 +0000858 .addSym(MF->addLandingPad(&MBB));
Tim Northovera9105be2016-11-09 22:39:54 +0000859
Daniel Sanders1351db42017-03-07 23:32:10 +0000860 LLT Ty = getLLTForType(*LP.getType(), *DL);
Tim Northover542d1c12017-03-07 23:04:06 +0000861 unsigned Undef = MRI->createGenericVirtualRegister(Ty);
862 MIRBuilder.buildUndef(Undef);
863
Justin Bognera0295312017-01-25 00:16:53 +0000864 SmallVector<LLT, 2> Tys;
865 for (Type *Ty : cast<StructType>(LP.getType())->elements())
Daniel Sanders52b4ce72017-03-07 23:20:35 +0000866 Tys.push_back(getLLTForType(*Ty, *DL));
Justin Bognera0295312017-01-25 00:16:53 +0000867 assert(Tys.size() == 2 && "Only two-valued landingpads are supported");
868
Tim Northovera9105be2016-11-09 22:39:54 +0000869 // Mark exception register as live in.
Tim Northover542d1c12017-03-07 23:04:06 +0000870 unsigned ExceptionReg = TLI.getExceptionPointerRegister(PersonalityFn);
871 if (!ExceptionReg)
872 return false;
Tim Northovera9105be2016-11-09 22:39:54 +0000873
Tim Northover542d1c12017-03-07 23:04:06 +0000874 MBB.addLiveIn(ExceptionReg);
875 unsigned VReg = MRI->createGenericVirtualRegister(Tys[0]),
876 Tmp = MRI->createGenericVirtualRegister(Ty);
877 MIRBuilder.buildCopy(VReg, ExceptionReg);
878 MIRBuilder.buildInsert(Tmp, Undef, VReg, 0);
Tim Northoverc9449702017-01-30 20:52:42 +0000879
Tim Northover542d1c12017-03-07 23:04:06 +0000880 unsigned SelectorReg = TLI.getExceptionSelectorRegister(PersonalityFn);
881 if (!SelectorReg)
882 return false;
Tim Northoverc9449702017-01-30 20:52:42 +0000883
Tim Northover542d1c12017-03-07 23:04:06 +0000884 MBB.addLiveIn(SelectorReg);
Tim Northovera9105be2016-11-09 22:39:54 +0000885
Tim Northover542d1c12017-03-07 23:04:06 +0000886 // N.b. the exception selector register always has pointer type and may not
887 // match the actual IR-level type in the landingpad so an extra cast is
888 // needed.
889 unsigned PtrVReg = MRI->createGenericVirtualRegister(Tys[0]);
890 MIRBuilder.buildCopy(PtrVReg, SelectorReg);
891
892 VReg = MRI->createGenericVirtualRegister(Tys[1]);
893 MIRBuilder.buildInstr(TargetOpcode::G_PTRTOINT).addDef(VReg).addUse(PtrVReg);
894 MIRBuilder.buildInsert(getOrCreateVReg(LP), Tmp, VReg,
895 Tys[0].getSizeInBits());
Tim Northovera9105be2016-11-09 22:39:54 +0000896 return true;
897}
898
Tim Northoverc3e3f592017-02-03 18:22:45 +0000899bool IRTranslator::translateAlloca(const User &U,
900 MachineIRBuilder &MIRBuilder) {
901 auto &AI = cast<AllocaInst>(U);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000902
Tim Northoverc3e3f592017-02-03 18:22:45 +0000903 if (AI.isStaticAlloca()) {
904 unsigned Res = getOrCreateVReg(AI);
905 int FI = getOrCreateFrameIndex(AI);
906 MIRBuilder.buildFrameIndex(Res, FI);
907 return true;
908 }
909
910 // Now we're in the harder dynamic case.
911 Type *Ty = AI.getAllocatedType();
912 unsigned Align =
913 std::max((unsigned)DL->getPrefTypeAlignment(Ty), AI.getAlignment());
914
915 unsigned NumElts = getOrCreateVReg(*AI.getArraySize());
916
917 LLT IntPtrTy = LLT::scalar(DL->getPointerSizeInBits());
918 if (MRI->getType(NumElts) != IntPtrTy) {
919 unsigned ExtElts = MRI->createGenericVirtualRegister(IntPtrTy);
920 MIRBuilder.buildZExtOrTrunc(ExtElts, NumElts);
921 NumElts = ExtElts;
922 }
923
924 unsigned AllocSize = MRI->createGenericVirtualRegister(IntPtrTy);
925 unsigned TySize = MRI->createGenericVirtualRegister(IntPtrTy);
Tim Northoverc2f89562017-02-14 20:56:18 +0000926 MIRBuilder.buildConstant(TySize, -DL->getTypeAllocSize(Ty));
Tim Northoverc3e3f592017-02-03 18:22:45 +0000927 MIRBuilder.buildMul(AllocSize, NumElts, TySize);
928
Daniel Sanders52b4ce72017-03-07 23:20:35 +0000929 LLT PtrTy = getLLTForType(*AI.getType(), *DL);
Tim Northoverc3e3f592017-02-03 18:22:45 +0000930 auto &TLI = *MF->getSubtarget().getTargetLowering();
931 unsigned SPReg = TLI.getStackPointerRegisterToSaveRestore();
932
933 unsigned SPTmp = MRI->createGenericVirtualRegister(PtrTy);
934 MIRBuilder.buildCopy(SPTmp, SPReg);
935
Tim Northoverc2f89562017-02-14 20:56:18 +0000936 unsigned AllocTmp = MRI->createGenericVirtualRegister(PtrTy);
937 MIRBuilder.buildGEP(AllocTmp, SPTmp, AllocSize);
Tim Northoverc3e3f592017-02-03 18:22:45 +0000938
939 // Handle alignment. We have to realign if the allocation granule was smaller
940 // than stack alignment, or the specific alloca requires more than stack
941 // alignment.
942 unsigned StackAlign =
943 MF->getSubtarget().getFrameLowering()->getStackAlignment();
944 Align = std::max(Align, StackAlign);
945 if (Align > StackAlign || DL->getTypeAllocSize(Ty) % StackAlign != 0) {
946 // Round the size of the allocation up to the stack alignment size
947 // by add SA-1 to the size. This doesn't overflow because we're computing
948 // an address inside an alloca.
Tim Northoverc2f89562017-02-14 20:56:18 +0000949 unsigned AlignedAlloc = MRI->createGenericVirtualRegister(PtrTy);
950 MIRBuilder.buildPtrMask(AlignedAlloc, AllocTmp, Log2_32(Align));
951 AllocTmp = AlignedAlloc;
Tim Northoverc3e3f592017-02-03 18:22:45 +0000952 }
953
Tim Northoverc2f89562017-02-14 20:56:18 +0000954 MIRBuilder.buildCopy(SPReg, AllocTmp);
955 MIRBuilder.buildCopy(getOrCreateVReg(AI), AllocTmp);
Tim Northoverc3e3f592017-02-03 18:22:45 +0000956
957 MF->getFrameInfo().CreateVariableSizedObject(Align ? Align : 1, &AI);
958 assert(MF->getFrameInfo().hasVarSizedObjects());
Tim Northoverbd505462016-07-22 16:59:52 +0000959 return true;
960}
961
Tim Northover4a652222017-02-15 23:22:33 +0000962bool IRTranslator::translateVAArg(const User &U, MachineIRBuilder &MIRBuilder) {
963 // FIXME: We may need more info about the type. Because of how LLT works,
964 // we're completely discarding the i64/double distinction here (amongst
965 // others). Fortunately the ABIs I know of where that matters don't use va_arg
966 // anyway but that's not guaranteed.
967 MIRBuilder.buildInstr(TargetOpcode::G_VAARG)
968 .addDef(getOrCreateVReg(U))
969 .addUse(getOrCreateVReg(*U.getOperand(0)))
970 .addImm(DL->getABITypeAlignment(U.getType()));
971 return true;
972}
973
Volkan Keles04cb08c2017-03-10 19:08:28 +0000974bool IRTranslator::translateInsertElement(const User &U,
975 MachineIRBuilder &MIRBuilder) {
976 // If it is a <1 x Ty> vector, use the scalar as it is
977 // not a legal vector type in LLT.
978 if (U.getType()->getVectorNumElements() == 1) {
979 unsigned Elt = getOrCreateVReg(*U.getOperand(1));
980 ValToVReg[&U] = Elt;
981 return true;
982 }
983 MIRBuilder.buildInsertVectorElement(
984 getOrCreateVReg(U), getOrCreateVReg(*U.getOperand(0)),
985 getOrCreateVReg(*U.getOperand(1)), getOrCreateVReg(*U.getOperand(2)));
986 return true;
987}
988
989bool IRTranslator::translateExtractElement(const User &U,
990 MachineIRBuilder &MIRBuilder) {
991 // If it is a <1 x Ty> vector, use the scalar as it is
992 // not a legal vector type in LLT.
993 if (U.getOperand(0)->getType()->getVectorNumElements() == 1) {
994 unsigned Elt = getOrCreateVReg(*U.getOperand(0));
995 ValToVReg[&U] = Elt;
996 return true;
997 }
998 MIRBuilder.buildExtractVectorElement(getOrCreateVReg(U),
999 getOrCreateVReg(*U.getOperand(0)),
1000 getOrCreateVReg(*U.getOperand(1)));
1001 return true;
1002}
1003
Tim Northoverc53606e2016-12-07 21:29:15 +00001004bool IRTranslator::translatePHI(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +00001005 const PHINode &PI = cast<PHINode>(U);
Tim Northover25d12862016-09-09 11:47:31 +00001006 auto MIB = MIRBuilder.buildInstr(TargetOpcode::PHI);
Tim Northover97d0cb32016-08-05 17:16:40 +00001007 MIB.addDef(getOrCreateVReg(PI));
1008
1009 PendingPHIs.emplace_back(&PI, MIB.getInstr());
1010 return true;
1011}
1012
1013void IRTranslator::finishPendingPhis() {
1014 for (std::pair<const PHINode *, MachineInstr *> &Phi : PendingPHIs) {
1015 const PHINode *PI = Phi.first;
Tim Northoverc53606e2016-12-07 21:29:15 +00001016 MachineInstrBuilder MIB(*MF, Phi.second);
Tim Northover97d0cb32016-08-05 17:16:40 +00001017
1018 // All MachineBasicBlocks exist, add them to the PHI. We assume IRTranslator
1019 // won't create extra control flow here, otherwise we need to find the
1020 // dominating predecessor here (or perhaps force the weirder IRTranslators
1021 // to provide a simple boundary).
Tim Northoverb6636fd2017-01-17 22:13:50 +00001022 SmallSet<const BasicBlock *, 4> HandledPreds;
1023
Tim Northover97d0cb32016-08-05 17:16:40 +00001024 for (unsigned i = 0; i < PI->getNumIncomingValues(); ++i) {
Tim Northoverb6636fd2017-01-17 22:13:50 +00001025 auto IRPred = PI->getIncomingBlock(i);
1026 if (HandledPreds.count(IRPred))
1027 continue;
1028
1029 HandledPreds.insert(IRPred);
1030 unsigned ValReg = getOrCreateVReg(*PI->getIncomingValue(i));
1031 for (auto Pred : getMachinePredBBs({IRPred, PI->getParent()})) {
1032 assert(Pred->isSuccessor(MIB->getParent()) &&
1033 "incorrect CFG at MachineBasicBlock level");
1034 MIB.addUse(ValReg);
1035 MIB.addMBB(Pred);
1036 }
Tim Northover97d0cb32016-08-05 17:16:40 +00001037 }
1038 }
1039}
1040
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00001041bool IRTranslator::translate(const Instruction &Inst) {
Tim Northoverc53606e2016-12-07 21:29:15 +00001042 CurBuilder.setDebugLoc(Inst.getDebugLoc());
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00001043 switch(Inst.getOpcode()) {
Tim Northover357f1be2016-08-10 23:02:41 +00001044#define HANDLE_INST(NUM, OPCODE, CLASS) \
Tim Northoverc53606e2016-12-07 21:29:15 +00001045 case Instruction::OPCODE: return translate##OPCODE(Inst, CurBuilder);
Tim Northover357f1be2016-08-10 23:02:41 +00001046#include "llvm/IR/Instruction.def"
Quentin Colombet74d7d2f2016-02-11 18:53:28 +00001047 default:
Quentin Colombetee8a4f52017-03-11 00:28:33 +00001048 return false;
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00001049 }
Quentin Colombet105cf2b2016-01-20 20:58:56 +00001050}
1051
Tim Northover5ed648e2016-08-09 21:28:04 +00001052bool IRTranslator::translate(const Constant &C, unsigned Reg) {
Tim Northoverd403a3d2016-08-09 23:01:30 +00001053 if (auto CI = dyn_cast<ConstantInt>(&C))
Tim Northovercc35f902016-12-05 21:54:17 +00001054 EntryBuilder.buildConstant(Reg, *CI);
Tim Northoverb16734f2016-08-19 20:09:15 +00001055 else if (auto CF = dyn_cast<ConstantFP>(&C))
Tim Northover0f140c72016-09-09 11:46:34 +00001056 EntryBuilder.buildFConstant(Reg, *CF);
Tim Northoverd403a3d2016-08-09 23:01:30 +00001057 else if (isa<UndefValue>(C))
Tim Northover81dafc12017-03-06 18:36:40 +00001058 EntryBuilder.buildUndef(Reg);
Tim Northover8e0c53a2016-08-11 21:40:55 +00001059 else if (isa<ConstantPointerNull>(C))
Tim Northover9267ac52016-12-05 21:47:07 +00001060 EntryBuilder.buildConstant(Reg, 0);
Tim Northover032548f2016-09-12 12:10:41 +00001061 else if (auto GV = dyn_cast<GlobalValue>(&C))
1062 EntryBuilder.buildGlobalValue(Reg, GV);
Volkan Keles970fee42017-03-10 21:23:13 +00001063 else if (auto CAZ = dyn_cast<ConstantAggregateZero>(&C)) {
1064 if (!CAZ->getType()->isVectorTy())
1065 return false;
Volkan Keles4862c632017-03-14 23:45:06 +00001066 // Return the scalar if it is a <1 x Ty> vector.
1067 if (CAZ->getNumElements() == 1)
1068 return translate(*CAZ->getElementValue(0u), Reg);
Volkan Keles970fee42017-03-10 21:23:13 +00001069 std::vector<unsigned> Ops;
1070 for (unsigned i = 0; i < CAZ->getNumElements(); ++i) {
1071 Constant &Elt = *CAZ->getElementValue(i);
1072 Ops.push_back(getOrCreateVReg(Elt));
1073 }
1074 EntryBuilder.buildMerge(Reg, Ops);
Volkan Keles38a91a02017-03-13 21:36:19 +00001075 } else if (auto CV = dyn_cast<ConstantDataVector>(&C)) {
Volkan Keles4862c632017-03-14 23:45:06 +00001076 // Return the scalar if it is a <1 x Ty> vector.
1077 if (CV->getNumElements() == 1)
1078 return translate(*CV->getElementAsConstant(0), Reg);
Volkan Keles38a91a02017-03-13 21:36:19 +00001079 std::vector<unsigned> Ops;
1080 for (unsigned i = 0; i < CV->getNumElements(); ++i) {
1081 Constant &Elt = *CV->getElementAsConstant(i);
1082 Ops.push_back(getOrCreateVReg(Elt));
1083 }
1084 EntryBuilder.buildMerge(Reg, Ops);
Volkan Keles970fee42017-03-10 21:23:13 +00001085 } else if (auto CE = dyn_cast<ConstantExpr>(&C)) {
Tim Northover357f1be2016-08-10 23:02:41 +00001086 switch(CE->getOpcode()) {
1087#define HANDLE_INST(NUM, OPCODE, CLASS) \
Tim Northoverc53606e2016-12-07 21:29:15 +00001088 case Instruction::OPCODE: return translate##OPCODE(*CE, EntryBuilder);
Tim Northover357f1be2016-08-10 23:02:41 +00001089#include "llvm/IR/Instruction.def"
1090 default:
Quentin Colombetee8a4f52017-03-11 00:28:33 +00001091 return false;
Tim Northover357f1be2016-08-10 23:02:41 +00001092 }
Quentin Colombetee8a4f52017-03-11 00:28:33 +00001093 } else
Quentin Colombet3bb32cc2016-08-26 23:49:05 +00001094 return false;
Tim Northover5ed648e2016-08-09 21:28:04 +00001095
Tim Northoverd403a3d2016-08-09 23:01:30 +00001096 return true;
Tim Northover5ed648e2016-08-09 21:28:04 +00001097}
1098
Tim Northover0d510442016-08-11 16:21:29 +00001099void IRTranslator::finalizeFunction() {
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00001100 // Release the memory used by the different maps we
1101 // needed during the translation.
Tim Northover800638f2016-12-05 23:10:19 +00001102 PendingPHIs.clear();
Quentin Colombetccd77252016-02-11 21:48:32 +00001103 ValToVReg.clear();
Tim Northovercdf23f12016-10-31 18:30:59 +00001104 FrameIndices.clear();
Tim Northoverb6636fd2017-01-17 22:13:50 +00001105 MachinePreds.clear();
Quentin Colombet105cf2b2016-01-20 20:58:56 +00001106}
1107
Tim Northover50db7f412016-12-07 21:17:47 +00001108bool IRTranslator::runOnMachineFunction(MachineFunction &CurMF) {
1109 MF = &CurMF;
1110 const Function &F = *MF->getFunction();
Quentin Colombetfd9d0a02016-02-11 19:59:41 +00001111 if (F.empty())
1112 return false;
Tim Northover50db7f412016-12-07 21:17:47 +00001113 CLI = MF->getSubtarget().getCallLowering();
Tim Northoverc53606e2016-12-07 21:29:15 +00001114 CurBuilder.setMF(*MF);
Tim Northover50db7f412016-12-07 21:17:47 +00001115 EntryBuilder.setMF(*MF);
1116 MRI = &MF->getRegInfo();
Tim Northoverbd505462016-07-22 16:59:52 +00001117 DL = &F.getParent()->getDataLayout();
Quentin Colombet3bb32cc2016-08-26 23:49:05 +00001118 TPC = &getAnalysis<TargetPassConfig>();
Ahmed Bougachaae9dade2017-02-23 21:05:42 +00001119 ORE = make_unique<OptimizationRemarkEmitter>(&F);
Tim Northoverbd505462016-07-22 16:59:52 +00001120
Tim Northover14e7f732016-08-05 17:50:36 +00001121 assert(PendingPHIs.empty() && "stale PHIs");
1122
Ahmed Bougachaeceabdd2017-02-23 23:57:28 +00001123 // Release the per-function state when we return, whether we succeeded or not.
1124 auto FinalizeOnReturn = make_scope_exit([this]() { finalizeFunction(); });
1125
Ahmed Bougachaa61c2142017-03-15 18:22:33 +00001126 // Setup a separate basic-block for the arguments and constants
Tim Northover50db7f412016-12-07 21:17:47 +00001127 MachineBasicBlock *EntryBB = MF->CreateMachineBasicBlock();
1128 MF->push_back(EntryBB);
Tim Northover05cc4852016-12-07 21:05:38 +00001129 EntryBuilder.setMBB(*EntryBB);
1130
Ahmed Bougachaa61c2142017-03-15 18:22:33 +00001131 // Create all blocks, in IR order, to preserve the layout.
1132 for (const BasicBlock &BB: F) {
1133 auto *&MBB = BBToMBB[&BB];
1134
1135 MBB = MF->CreateMachineBasicBlock(&BB);
1136 MF->push_back(MBB);
1137
1138 if (BB.hasAddressTaken())
1139 MBB->setHasAddressTaken();
1140 }
1141
1142 // Make our arguments/constants entry block fallthrough to the IR entry block.
1143 EntryBB->addSuccessor(&getMBB(F.front()));
1144
Tim Northover05cc4852016-12-07 21:05:38 +00001145 // Lower the actual args into this basic block.
Quentin Colombetfd9d0a02016-02-11 19:59:41 +00001146 SmallVector<unsigned, 8> VRegArgs;
1147 for (const Argument &Arg: F.args())
Quentin Colombete225e252016-03-11 17:27:54 +00001148 VRegArgs.push_back(getOrCreateVReg(Arg));
Ahmed Bougacha8f9e99b2017-02-24 00:34:41 +00001149 if (!CLI->lowerFormalArguments(EntryBuilder, F, VRegArgs)) {
Ahmed Bougacha7c88a4e2017-02-24 00:34:44 +00001150 OptimizationRemarkMissed R("gisel-irtranslator", "GISelFailure",
1151 MF->getFunction()->getSubprogram(),
Ahmed Bougachaae9dade2017-02-23 21:05:42 +00001152 &MF->getFunction()->getEntryBlock());
1153 R << "unable to lower arguments: " << ore::NV("Prototype", F.getType());
1154 reportTranslationError(*MF, *TPC, *ORE, R);
Ahmed Bougachaae9dade2017-02-23 21:05:42 +00001155 return false;
Quentin Colombet3bb32cc2016-08-26 23:49:05 +00001156 }
Quentin Colombetfd9d0a02016-02-11 19:59:41 +00001157
Tim Northover05cc4852016-12-07 21:05:38 +00001158 // And translate the function!
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00001159 for (const BasicBlock &BB: F) {
Ahmed Bougachaa61c2142017-03-15 18:22:33 +00001160 MachineBasicBlock &MBB = getMBB(BB);
Quentin Colombet91ebd712016-03-11 17:27:47 +00001161 // Set the insertion point of all the following translations to
1162 // the end of this basic block.
Tim Northoverc53606e2016-12-07 21:29:15 +00001163 CurBuilder.setMBB(MBB);
Tim Northovera9105be2016-11-09 22:39:54 +00001164
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00001165 for (const Instruction &Inst: BB) {
Ahmed Bougacha8f9e99b2017-02-24 00:34:41 +00001166 if (translate(Inst))
1167 continue;
Ahmed Bougachaae9dade2017-02-23 21:05:42 +00001168
Ahmed Bougacha8f9e99b2017-02-24 00:34:41 +00001169 std::string InstStrStorage;
1170 raw_string_ostream InstStr(InstStrStorage);
1171 InstStr << Inst;
1172
Ahmed Bougacha7daaf882017-02-24 00:34:47 +00001173 OptimizationRemarkMissed R("gisel-irtranslator", "GISelFailure",
1174 Inst.getDebugLoc(), &BB);
Ahmed Bougacha8f9e99b2017-02-24 00:34:41 +00001175 R << "unable to translate instruction: " << ore::NV("Opcode", &Inst)
1176 << ": '" << InstStr.str() << "'";
1177 reportTranslationError(*MF, *TPC, *ORE, R);
1178 return false;
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00001179 }
1180 }
Tim Northover72eebfa2016-07-12 22:23:42 +00001181
Ahmed Bougacha4f8dd022017-02-23 23:57:36 +00001182 finishPendingPhis();
Tim Northover97d0cb32016-08-05 17:16:40 +00001183
Ahmed Bougacha4f8dd022017-02-23 23:57:36 +00001184 // Now that the MachineFrameInfo has been configured, no further changes to
1185 // the reserved registers are possible.
1186 MRI->freezeReservedRegs(*MF);
Quentin Colombet327f9422016-12-15 23:32:25 +00001187
Ahmed Bougacha4f8dd022017-02-23 23:57:36 +00001188 // Merge the argument lowering and constants block with its single
1189 // successor, the LLVM-IR entry block. We want the basic block to
1190 // be maximal.
1191 assert(EntryBB->succ_size() == 1 &&
1192 "Custom BB used for lowering should have only one successor");
1193 // Get the successor of the current entry block.
1194 MachineBasicBlock &NewEntryBB = **EntryBB->succ_begin();
1195 assert(NewEntryBB.pred_size() == 1 &&
1196 "LLVM-IR entry block has a predecessor!?");
1197 // Move all the instruction from the current entry block to the
1198 // new entry block.
1199 NewEntryBB.splice(NewEntryBB.begin(), EntryBB, EntryBB->begin(),
1200 EntryBB->end());
Quentin Colombet327f9422016-12-15 23:32:25 +00001201
Ahmed Bougacha4f8dd022017-02-23 23:57:36 +00001202 // Update the live-in information for the new entry block.
1203 for (const MachineBasicBlock::RegisterMaskPair &LiveIn : EntryBB->liveins())
1204 NewEntryBB.addLiveIn(LiveIn);
1205 NewEntryBB.sortUniqueLiveIns();
Quentin Colombet327f9422016-12-15 23:32:25 +00001206
Ahmed Bougacha4f8dd022017-02-23 23:57:36 +00001207 // Get rid of the now empty basic block.
1208 EntryBB->removeSuccessor(&NewEntryBB);
1209 MF->remove(EntryBB);
1210 MF->DeleteMachineBasicBlock(EntryBB);
Quentin Colombet327f9422016-12-15 23:32:25 +00001211
Ahmed Bougacha4f8dd022017-02-23 23:57:36 +00001212 assert(&MF->front() == &NewEntryBB &&
1213 "New entry wasn't next in the list of basic block!");
Tim Northover800638f2016-12-05 23:10:19 +00001214
Quentin Colombet105cf2b2016-01-20 20:58:56 +00001215 return false;
1216}