blob: 361efe6c1d6438a1a02dd9e46fb40cb93a858aa7 [file] [log] [blame]
Quentin Colombet105cf2b2016-01-20 20:58:56 +00001//===-- llvm/CodeGen/GlobalISel/IRTranslator.cpp - IRTranslator --*- C++ -*-==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file implements the IRTranslator class.
11//===----------------------------------------------------------------------===//
12
13#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
14
Tim Northoverb6636fd2017-01-17 22:13:50 +000015#include "llvm/ADT/SmallSet.h"
Quentin Colombetfd9d0a02016-02-11 19:59:41 +000016#include "llvm/ADT/SmallVector.h"
Quentin Colombetba2a0162016-02-16 19:26:02 +000017#include "llvm/CodeGen/GlobalISel/CallLowering.h"
Tim Northovera9105be2016-11-09 22:39:54 +000018#include "llvm/CodeGen/Analysis.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000019#include "llvm/CodeGen/MachineFunction.h"
Tim Northoverbd505462016-07-22 16:59:52 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
Tim Northovera9105be2016-11-09 22:39:54 +000021#include "llvm/CodeGen/MachineModuleInfo.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000023#include "llvm/CodeGen/TargetPassConfig.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000024#include "llvm/IR/Constant.h"
Tim Northover09aac4a2017-01-26 23:39:14 +000025#include "llvm/IR/DebugInfo.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000026#include "llvm/IR/Function.h"
Tim Northovera7653b32016-09-12 11:20:22 +000027#include "llvm/IR/GetElementPtrTypeIterator.h"
Tim Northover5fb414d2016-07-29 22:32:36 +000028#include "llvm/IR/IntrinsicInst.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000029#include "llvm/IR/Type.h"
30#include "llvm/IR/Value.h"
Tim Northoverc3e3f592017-02-03 18:22:45 +000031#include "llvm/Target/TargetFrameLowering.h"
Tim Northover5fb414d2016-07-29 22:32:36 +000032#include "llvm/Target/TargetIntrinsicInfo.h"
Quentin Colombet74d7d2f2016-02-11 18:53:28 +000033#include "llvm/Target/TargetLowering.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000034
35#define DEBUG_TYPE "irtranslator"
36
Quentin Colombet105cf2b2016-01-20 20:58:56 +000037using namespace llvm;
38
39char IRTranslator::ID = 0;
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000040INITIALIZE_PASS_BEGIN(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI",
41 false, false)
42INITIALIZE_PASS_DEPENDENCY(TargetPassConfig)
43INITIALIZE_PASS_END(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI",
Tim Northover884b47e2016-07-26 03:29:18 +000044 false, false)
Quentin Colombet105cf2b2016-01-20 20:58:56 +000045
Tim Northover60f23492016-11-08 01:12:17 +000046static void reportTranslationError(const Value &V, const Twine &Message) {
47 std::string ErrStorage;
48 raw_string_ostream Err(ErrStorage);
49 Err << Message << ": " << V << '\n';
50 report_fatal_error(Err.str());
51}
52
Quentin Colombeta7fae162016-02-11 17:53:23 +000053IRTranslator::IRTranslator() : MachineFunctionPass(ID), MRI(nullptr) {
Quentin Colombet39293d32016-03-08 01:38:55 +000054 initializeIRTranslatorPass(*PassRegistry::getPassRegistry());
Quentin Colombeta7fae162016-02-11 17:53:23 +000055}
56
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000057void IRTranslator::getAnalysisUsage(AnalysisUsage &AU) const {
58 AU.addRequired<TargetPassConfig>();
59 MachineFunctionPass::getAnalysisUsage(AU);
60}
61
62
Quentin Colombete225e252016-03-11 17:27:54 +000063unsigned IRTranslator::getOrCreateVReg(const Value &Val) {
64 unsigned &ValReg = ValToVReg[&Val];
Tim Northover5ed648e2016-08-09 21:28:04 +000065
Tim Northover9e35f1e2017-01-25 20:58:22 +000066 if (ValReg)
67 return ValReg;
68
69 // Fill ValRegsSequence with the sequence of registers
70 // we need to concat together to produce the value.
71 assert(Val.getType()->isSized() &&
72 "Don't know how to create an empty vreg");
73 unsigned VReg = MRI->createGenericVirtualRegister(LLT{*Val.getType(), *DL});
74 ValReg = VReg;
75
76 if (auto CV = dyn_cast<Constant>(&Val)) {
77 bool Success = translate(*CV, VReg);
78 if (!Success) {
79 if (!TPC->isGlobalISelAbortEnabled()) {
80 MF->getProperties().set(
81 MachineFunctionProperties::Property::FailedISel);
82 return VReg;
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000083 }
Tim Northover9e35f1e2017-01-25 20:58:22 +000084 reportTranslationError(Val, "unable to translate constant");
Tim Northover5ed648e2016-08-09 21:28:04 +000085 }
Quentin Colombet17c494b2016-02-11 17:51:31 +000086 }
Tim Northover7f3ad2e2017-01-20 23:25:17 +000087
Tim Northover9e35f1e2017-01-25 20:58:22 +000088 return VReg;
Quentin Colombet17c494b2016-02-11 17:51:31 +000089}
90
Tim Northovercdf23f12016-10-31 18:30:59 +000091int IRTranslator::getOrCreateFrameIndex(const AllocaInst &AI) {
92 if (FrameIndices.find(&AI) != FrameIndices.end())
93 return FrameIndices[&AI];
94
Tim Northovercdf23f12016-10-31 18:30:59 +000095 unsigned ElementSize = DL->getTypeStoreSize(AI.getAllocatedType());
96 unsigned Size =
97 ElementSize * cast<ConstantInt>(AI.getArraySize())->getZExtValue();
98
99 // Always allocate at least one byte.
100 Size = std::max(Size, 1u);
101
102 unsigned Alignment = AI.getAlignment();
103 if (!Alignment)
104 Alignment = DL->getABITypeAlignment(AI.getAllocatedType());
105
106 int &FI = FrameIndices[&AI];
Tim Northover50db7f412016-12-07 21:17:47 +0000107 FI = MF->getFrameInfo().CreateStackObject(Size, Alignment, false, &AI);
Tim Northovercdf23f12016-10-31 18:30:59 +0000108 return FI;
109}
110
Tim Northoverad2b7172016-07-26 20:23:26 +0000111unsigned IRTranslator::getMemOpAlignment(const Instruction &I) {
112 unsigned Alignment = 0;
113 Type *ValTy = nullptr;
114 if (const StoreInst *SI = dyn_cast<StoreInst>(&I)) {
115 Alignment = SI->getAlignment();
116 ValTy = SI->getValueOperand()->getType();
117 } else if (const LoadInst *LI = dyn_cast<LoadInst>(&I)) {
118 Alignment = LI->getAlignment();
119 ValTy = LI->getType();
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000120 } else if (!TPC->isGlobalISelAbortEnabled()) {
Tim Northover50db7f412016-12-07 21:17:47 +0000121 MF->getProperties().set(
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000122 MachineFunctionProperties::Property::FailedISel);
123 return 1;
Tim Northoverad2b7172016-07-26 20:23:26 +0000124 } else
125 llvm_unreachable("unhandled memory instruction");
126
127 return Alignment ? Alignment : DL->getABITypeAlignment(ValTy);
128}
129
Quentin Colombet53237a92016-03-11 17:27:43 +0000130MachineBasicBlock &IRTranslator::getOrCreateBB(const BasicBlock &BB) {
131 MachineBasicBlock *&MBB = BBToMBB[&BB];
Quentin Colombet17c494b2016-02-11 17:51:31 +0000132 if (!MBB) {
Kristof Beylsa983e7c2017-01-05 13:27:52 +0000133 MBB = MF->CreateMachineBasicBlock(&BB);
Tim Northover50db7f412016-12-07 21:17:47 +0000134 MF->push_back(MBB);
Kristof Beylsa983e7c2017-01-05 13:27:52 +0000135
136 if (BB.hasAddressTaken())
137 MBB->setHasAddressTaken();
Quentin Colombet17c494b2016-02-11 17:51:31 +0000138 }
139 return *MBB;
140}
141
Tim Northoverb6636fd2017-01-17 22:13:50 +0000142void IRTranslator::addMachineCFGPred(CFGEdge Edge, MachineBasicBlock *NewPred) {
143 assert(NewPred && "new predecessor must be a real MachineBasicBlock");
144 MachinePreds[Edge].push_back(NewPred);
145}
146
Tim Northoverc53606e2016-12-07 21:29:15 +0000147bool IRTranslator::translateBinaryOp(unsigned Opcode, const User &U,
148 MachineIRBuilder &MIRBuilder) {
Tim Northover0d56e052016-07-29 18:11:21 +0000149 // FIXME: handle signed/unsigned wrapping flags.
150
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000151 // Get or create a virtual register for each value.
152 // Unless the value is a Constant => loadimm cst?
153 // or inline constant each time?
154 // Creation of a virtual register needs to have a size.
Tim Northover357f1be2016-08-10 23:02:41 +0000155 unsigned Op0 = getOrCreateVReg(*U.getOperand(0));
156 unsigned Op1 = getOrCreateVReg(*U.getOperand(1));
157 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000158 MIRBuilder.buildInstr(Opcode).addDef(Res).addUse(Op0).addUse(Op1);
Quentin Colombet17c494b2016-02-11 17:51:31 +0000159 return true;
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000160}
161
Tim Northoverc53606e2016-12-07 21:29:15 +0000162bool IRTranslator::translateCompare(const User &U,
163 MachineIRBuilder &MIRBuilder) {
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000164 const CmpInst *CI = dyn_cast<CmpInst>(&U);
165 unsigned Op0 = getOrCreateVReg(*U.getOperand(0));
166 unsigned Op1 = getOrCreateVReg(*U.getOperand(1));
167 unsigned Res = getOrCreateVReg(U);
168 CmpInst::Predicate Pred =
169 CI ? CI->getPredicate() : static_cast<CmpInst::Predicate>(
170 cast<ConstantExpr>(U).getPredicate());
Tim Northoverde3aea0412016-08-17 20:25:25 +0000171
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000172 if (CmpInst::isIntPredicate(Pred))
Tim Northover0f140c72016-09-09 11:46:34 +0000173 MIRBuilder.buildICmp(Pred, Res, Op0, Op1);
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000174 else
Tim Northover0f140c72016-09-09 11:46:34 +0000175 MIRBuilder.buildFCmp(Pred, Res, Op0, Op1);
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000176
Tim Northoverde3aea0412016-08-17 20:25:25 +0000177 return true;
178}
179
Tim Northoverc53606e2016-12-07 21:29:15 +0000180bool IRTranslator::translateRet(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000181 const ReturnInst &RI = cast<ReturnInst>(U);
Tim Northover0d56e052016-07-29 18:11:21 +0000182 const Value *Ret = RI.getReturnValue();
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000183 // The target may mess up with the insertion point, but
184 // this is not important as a return is the last instruction
185 // of the block anyway.
Tom Stellardb72a65f2016-04-14 17:23:33 +0000186 return CLI->lowerReturn(MIRBuilder, Ret, !Ret ? 0 : getOrCreateVReg(*Ret));
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000187}
188
Tim Northoverc53606e2016-12-07 21:29:15 +0000189bool IRTranslator::translateBr(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000190 const BranchInst &BrInst = cast<BranchInst>(U);
Tim Northover69c2ba52016-07-29 17:58:00 +0000191 unsigned Succ = 0;
192 if (!BrInst.isUnconditional()) {
193 // We want a G_BRCOND to the true BB followed by an unconditional branch.
194 unsigned Tst = getOrCreateVReg(*BrInst.getCondition());
195 const BasicBlock &TrueTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ++));
196 MachineBasicBlock &TrueBB = getOrCreateBB(TrueTgt);
Tim Northover0f140c72016-09-09 11:46:34 +0000197 MIRBuilder.buildBrCond(Tst, TrueBB);
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000198 }
Tim Northover69c2ba52016-07-29 17:58:00 +0000199
200 const BasicBlock &BrTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ));
201 MachineBasicBlock &TgtBB = getOrCreateBB(BrTgt);
202 MIRBuilder.buildBr(TgtBB);
203
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000204 // Link successors.
205 MachineBasicBlock &CurBB = MIRBuilder.getMBB();
206 for (const BasicBlock *Succ : BrInst.successors())
207 CurBB.addSuccessor(&getOrCreateBB(*Succ));
208 return true;
209}
210
Kristof Beylseced0712017-01-05 11:28:51 +0000211bool IRTranslator::translateSwitch(const User &U,
212 MachineIRBuilder &MIRBuilder) {
213 // For now, just translate as a chain of conditional branches.
214 // FIXME: could we share most of the logic/code in
215 // SelectionDAGBuilder::visitSwitch between SelectionDAG and GlobalISel?
216 // At first sight, it seems most of the logic in there is independent of
217 // SelectionDAG-specifics and a lot of work went in to optimize switch
218 // lowering in there.
219
220 const SwitchInst &SwInst = cast<SwitchInst>(U);
221 const unsigned SwCondValue = getOrCreateVReg(*SwInst.getCondition());
Tim Northoverb6636fd2017-01-17 22:13:50 +0000222 const BasicBlock *OrigBB = SwInst.getParent();
Kristof Beylseced0712017-01-05 11:28:51 +0000223
224 LLT LLTi1 = LLT(*Type::getInt1Ty(U.getContext()), *DL);
225 for (auto &CaseIt : SwInst.cases()) {
226 const unsigned CaseValueReg = getOrCreateVReg(*CaseIt.getCaseValue());
227 const unsigned Tst = MRI->createGenericVirtualRegister(LLTi1);
228 MIRBuilder.buildICmp(CmpInst::ICMP_EQ, Tst, CaseValueReg, SwCondValue);
Tim Northoverb6636fd2017-01-17 22:13:50 +0000229 MachineBasicBlock &CurMBB = MIRBuilder.getMBB();
230 const BasicBlock *TrueBB = CaseIt.getCaseSuccessor();
231 MachineBasicBlock &TrueMBB = getOrCreateBB(*TrueBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000232
Tim Northoverb6636fd2017-01-17 22:13:50 +0000233 MIRBuilder.buildBrCond(Tst, TrueMBB);
234 CurMBB.addSuccessor(&TrueMBB);
235 addMachineCFGPred({OrigBB, TrueBB}, &CurMBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000236
Tim Northoverb6636fd2017-01-17 22:13:50 +0000237 MachineBasicBlock *FalseMBB =
Kristof Beylseced0712017-01-05 11:28:51 +0000238 MF->CreateMachineBasicBlock(SwInst.getParent());
Tim Northoverb6636fd2017-01-17 22:13:50 +0000239 MF->push_back(FalseMBB);
240 MIRBuilder.buildBr(*FalseMBB);
241 CurMBB.addSuccessor(FalseMBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000242
Tim Northoverb6636fd2017-01-17 22:13:50 +0000243 MIRBuilder.setMBB(*FalseMBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000244 }
245 // handle default case
Tim Northoverb6636fd2017-01-17 22:13:50 +0000246 const BasicBlock *DefaultBB = SwInst.getDefaultDest();
247 MachineBasicBlock &DefaultMBB = getOrCreateBB(*DefaultBB);
248 MIRBuilder.buildBr(DefaultMBB);
249 MachineBasicBlock &CurMBB = MIRBuilder.getMBB();
250 CurMBB.addSuccessor(&DefaultMBB);
251 addMachineCFGPred({OrigBB, DefaultBB}, &CurMBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000252
253 return true;
254}
255
Kristof Beyls65a12c02017-01-30 09:13:18 +0000256bool IRTranslator::translateIndirectBr(const User &U,
257 MachineIRBuilder &MIRBuilder) {
258 const IndirectBrInst &BrInst = cast<IndirectBrInst>(U);
259
260 const unsigned Tgt = getOrCreateVReg(*BrInst.getAddress());
261 MIRBuilder.buildBrIndirect(Tgt);
262
263 // Link successors.
264 MachineBasicBlock &CurBB = MIRBuilder.getMBB();
265 for (const BasicBlock *Succ : BrInst.successors())
266 CurBB.addSuccessor(&getOrCreateBB(*Succ));
267
268 return true;
269}
270
Tim Northoverc53606e2016-12-07 21:29:15 +0000271bool IRTranslator::translateLoad(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000272 const LoadInst &LI = cast<LoadInst>(U);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000273
Tim Northover7152dca2016-10-19 15:55:06 +0000274 if (!TPC->isGlobalISelAbortEnabled() && LI.isAtomic())
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000275 return false;
276
Tim Northover7152dca2016-10-19 15:55:06 +0000277 assert(!LI.isAtomic() && "only non-atomic loads are supported at the moment");
278 auto Flags = LI.isVolatile() ? MachineMemOperand::MOVolatile
279 : MachineMemOperand::MONone;
280 Flags |= MachineMemOperand::MOLoad;
Tim Northoverad2b7172016-07-26 20:23:26 +0000281
Tim Northoverad2b7172016-07-26 20:23:26 +0000282 unsigned Res = getOrCreateVReg(LI);
283 unsigned Addr = getOrCreateVReg(*LI.getPointerOperand());
Tim Northover5ae83502016-09-15 09:20:34 +0000284 LLT VTy{*LI.getType(), *DL}, PTy{*LI.getPointerOperand()->getType(), *DL};
Tim Northoverad2b7172016-07-26 20:23:26 +0000285 MIRBuilder.buildLoad(
Tim Northover0f140c72016-09-09 11:46:34 +0000286 Res, Addr,
Tim Northover50db7f412016-12-07 21:17:47 +0000287 *MF->getMachineMemOperand(MachinePointerInfo(LI.getPointerOperand()),
288 Flags, DL->getTypeStoreSize(LI.getType()),
289 getMemOpAlignment(LI)));
Tim Northoverad2b7172016-07-26 20:23:26 +0000290 return true;
291}
292
Tim Northoverc53606e2016-12-07 21:29:15 +0000293bool IRTranslator::translateStore(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000294 const StoreInst &SI = cast<StoreInst>(U);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000295
Tim Northover7152dca2016-10-19 15:55:06 +0000296 if (!TPC->isGlobalISelAbortEnabled() && SI.isAtomic())
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000297 return false;
298
Tim Northover7152dca2016-10-19 15:55:06 +0000299 assert(!SI.isAtomic() && "only non-atomic stores supported at the moment");
300 auto Flags = SI.isVolatile() ? MachineMemOperand::MOVolatile
301 : MachineMemOperand::MONone;
302 Flags |= MachineMemOperand::MOStore;
Tim Northoverad2b7172016-07-26 20:23:26 +0000303
Tim Northoverad2b7172016-07-26 20:23:26 +0000304 unsigned Val = getOrCreateVReg(*SI.getValueOperand());
305 unsigned Addr = getOrCreateVReg(*SI.getPointerOperand());
Tim Northover5ae83502016-09-15 09:20:34 +0000306 LLT VTy{*SI.getValueOperand()->getType(), *DL},
307 PTy{*SI.getPointerOperand()->getType(), *DL};
Tim Northoverad2b7172016-07-26 20:23:26 +0000308
309 MIRBuilder.buildStore(
Tim Northover50db7f412016-12-07 21:17:47 +0000310 Val, Addr,
311 *MF->getMachineMemOperand(
312 MachinePointerInfo(SI.getPointerOperand()), Flags,
313 DL->getTypeStoreSize(SI.getValueOperand()->getType()),
314 getMemOpAlignment(SI)));
Tim Northoverad2b7172016-07-26 20:23:26 +0000315 return true;
316}
317
Tim Northoverc53606e2016-12-07 21:29:15 +0000318bool IRTranslator::translateExtractValue(const User &U,
319 MachineIRBuilder &MIRBuilder) {
Tim Northoverb6046222016-08-19 20:09:03 +0000320 const Value *Src = U.getOperand(0);
321 Type *Int32Ty = Type::getInt32Ty(U.getContext());
Tim Northover6f80b082016-08-19 17:47:05 +0000322 SmallVector<Value *, 1> Indices;
323
324 // getIndexedOffsetInType is designed for GEPs, so the first index is the
325 // usual array element rather than looking into the actual aggregate.
326 Indices.push_back(ConstantInt::get(Int32Ty, 0));
Tim Northoverb6046222016-08-19 20:09:03 +0000327
328 if (const ExtractValueInst *EVI = dyn_cast<ExtractValueInst>(&U)) {
329 for (auto Idx : EVI->indices())
330 Indices.push_back(ConstantInt::get(Int32Ty, Idx));
331 } else {
332 for (unsigned i = 1; i < U.getNumOperands(); ++i)
333 Indices.push_back(U.getOperand(i));
334 }
Tim Northover6f80b082016-08-19 17:47:05 +0000335
336 uint64_t Offset = 8 * DL->getIndexedOffsetInType(Src->getType(), Indices);
337
Tim Northoverb6046222016-08-19 20:09:03 +0000338 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000339 MIRBuilder.buildExtract(Res, Offset, getOrCreateVReg(*Src));
Tim Northover6f80b082016-08-19 17:47:05 +0000340
341 return true;
342}
343
Tim Northoverc53606e2016-12-07 21:29:15 +0000344bool IRTranslator::translateInsertValue(const User &U,
345 MachineIRBuilder &MIRBuilder) {
Tim Northoverb6046222016-08-19 20:09:03 +0000346 const Value *Src = U.getOperand(0);
347 Type *Int32Ty = Type::getInt32Ty(U.getContext());
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000348 SmallVector<Value *, 1> Indices;
349
350 // getIndexedOffsetInType is designed for GEPs, so the first index is the
351 // usual array element rather than looking into the actual aggregate.
352 Indices.push_back(ConstantInt::get(Int32Ty, 0));
Tim Northoverb6046222016-08-19 20:09:03 +0000353
354 if (const InsertValueInst *IVI = dyn_cast<InsertValueInst>(&U)) {
355 for (auto Idx : IVI->indices())
356 Indices.push_back(ConstantInt::get(Int32Ty, Idx));
357 } else {
358 for (unsigned i = 2; i < U.getNumOperands(); ++i)
359 Indices.push_back(U.getOperand(i));
360 }
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000361
362 uint64_t Offset = 8 * DL->getIndexedOffsetInType(Src->getType(), Indices);
363
Tim Northoverb6046222016-08-19 20:09:03 +0000364 unsigned Res = getOrCreateVReg(U);
365 const Value &Inserted = *U.getOperand(1);
Tim Northover0f140c72016-09-09 11:46:34 +0000366 MIRBuilder.buildInsert(Res, getOrCreateVReg(*Src), getOrCreateVReg(Inserted),
367 Offset);
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000368
369 return true;
370}
371
Tim Northoverc53606e2016-12-07 21:29:15 +0000372bool IRTranslator::translateSelect(const User &U,
373 MachineIRBuilder &MIRBuilder) {
Tim Northover0f140c72016-09-09 11:46:34 +0000374 MIRBuilder.buildSelect(getOrCreateVReg(U), getOrCreateVReg(*U.getOperand(0)),
375 getOrCreateVReg(*U.getOperand(1)),
376 getOrCreateVReg(*U.getOperand(2)));
Tim Northover5a28c362016-08-19 20:09:07 +0000377 return true;
378}
379
Tim Northoverc53606e2016-12-07 21:29:15 +0000380bool IRTranslator::translateBitCast(const User &U,
381 MachineIRBuilder &MIRBuilder) {
Tim Northover5ae83502016-09-15 09:20:34 +0000382 if (LLT{*U.getOperand(0)->getType(), *DL} == LLT{*U.getType(), *DL}) {
Tim Northover357f1be2016-08-10 23:02:41 +0000383 unsigned &Reg = ValToVReg[&U];
Tim Northover7552ef52016-08-10 16:51:14 +0000384 if (Reg)
Tim Northover357f1be2016-08-10 23:02:41 +0000385 MIRBuilder.buildCopy(Reg, getOrCreateVReg(*U.getOperand(0)));
Tim Northover7552ef52016-08-10 16:51:14 +0000386 else
Tim Northover357f1be2016-08-10 23:02:41 +0000387 Reg = getOrCreateVReg(*U.getOperand(0));
Tim Northover7c9eba92016-07-25 21:01:29 +0000388 return true;
389 }
Tim Northoverc53606e2016-12-07 21:29:15 +0000390 return translateCast(TargetOpcode::G_BITCAST, U, MIRBuilder);
Tim Northover7c9eba92016-07-25 21:01:29 +0000391}
392
Tim Northoverc53606e2016-12-07 21:29:15 +0000393bool IRTranslator::translateCast(unsigned Opcode, const User &U,
394 MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000395 unsigned Op = getOrCreateVReg(*U.getOperand(0));
396 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000397 MIRBuilder.buildInstr(Opcode).addDef(Res).addUse(Op);
Tim Northover7c9eba92016-07-25 21:01:29 +0000398 return true;
399}
400
Tim Northoverc53606e2016-12-07 21:29:15 +0000401bool IRTranslator::translateGetElementPtr(const User &U,
402 MachineIRBuilder &MIRBuilder) {
Tim Northovera7653b32016-09-12 11:20:22 +0000403 // FIXME: support vector GEPs.
404 if (U.getType()->isVectorTy())
405 return false;
406
407 Value &Op0 = *U.getOperand(0);
408 unsigned BaseReg = getOrCreateVReg(Op0);
Tim Northover5ae83502016-09-15 09:20:34 +0000409 LLT PtrTy{*Op0.getType(), *DL};
Tim Northovera7653b32016-09-12 11:20:22 +0000410 unsigned PtrSize = DL->getPointerSizeInBits(PtrTy.getAddressSpace());
411 LLT OffsetTy = LLT::scalar(PtrSize);
412
413 int64_t Offset = 0;
414 for (gep_type_iterator GTI = gep_type_begin(&U), E = gep_type_end(&U);
415 GTI != E; ++GTI) {
416 const Value *Idx = GTI.getOperand();
Peter Collingbourne25a40752016-12-02 02:55:30 +0000417 if (StructType *StTy = GTI.getStructTypeOrNull()) {
Tim Northovera7653b32016-09-12 11:20:22 +0000418 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
419 Offset += DL->getStructLayout(StTy)->getElementOffset(Field);
420 continue;
421 } else {
422 uint64_t ElementSize = DL->getTypeAllocSize(GTI.getIndexedType());
423
424 // If this is a scalar constant or a splat vector of constants,
425 // handle it quickly.
426 if (const auto *CI = dyn_cast<ConstantInt>(Idx)) {
427 Offset += ElementSize * CI->getSExtValue();
428 continue;
429 }
430
431 if (Offset != 0) {
432 unsigned NewBaseReg = MRI->createGenericVirtualRegister(PtrTy);
433 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
434 MIRBuilder.buildConstant(OffsetReg, Offset);
435 MIRBuilder.buildGEP(NewBaseReg, BaseReg, OffsetReg);
436
437 BaseReg = NewBaseReg;
438 Offset = 0;
439 }
440
441 // N = N + Idx * ElementSize;
442 unsigned ElementSizeReg = MRI->createGenericVirtualRegister(OffsetTy);
443 MIRBuilder.buildConstant(ElementSizeReg, ElementSize);
444
445 unsigned IdxReg = getOrCreateVReg(*Idx);
446 if (MRI->getType(IdxReg) != OffsetTy) {
447 unsigned NewIdxReg = MRI->createGenericVirtualRegister(OffsetTy);
448 MIRBuilder.buildSExtOrTrunc(NewIdxReg, IdxReg);
449 IdxReg = NewIdxReg;
450 }
451
452 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
453 MIRBuilder.buildMul(OffsetReg, ElementSizeReg, IdxReg);
454
455 unsigned NewBaseReg = MRI->createGenericVirtualRegister(PtrTy);
456 MIRBuilder.buildGEP(NewBaseReg, BaseReg, OffsetReg);
457 BaseReg = NewBaseReg;
458 }
459 }
460
461 if (Offset != 0) {
462 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
463 MIRBuilder.buildConstant(OffsetReg, Offset);
464 MIRBuilder.buildGEP(getOrCreateVReg(U), BaseReg, OffsetReg);
465 return true;
466 }
467
468 MIRBuilder.buildCopy(getOrCreateVReg(U), BaseReg);
469 return true;
470}
471
Tim Northover79f43f12017-01-30 19:33:07 +0000472bool IRTranslator::translateMemfunc(const CallInst &CI,
473 MachineIRBuilder &MIRBuilder,
474 unsigned ID) {
Tim Northover3f186032016-10-18 20:03:45 +0000475 LLT SizeTy{*CI.getArgOperand(2)->getType(), *DL};
Tim Northover79f43f12017-01-30 19:33:07 +0000476 Type *DstTy = CI.getArgOperand(0)->getType();
477 if (cast<PointerType>(DstTy)->getAddressSpace() != 0 ||
Tim Northover3f186032016-10-18 20:03:45 +0000478 SizeTy.getSizeInBits() != DL->getPointerSizeInBits(0))
479 return false;
480
481 SmallVector<CallLowering::ArgInfo, 8> Args;
482 for (int i = 0; i < 3; ++i) {
483 const auto &Arg = CI.getArgOperand(i);
484 Args.emplace_back(getOrCreateVReg(*Arg), Arg->getType());
485 }
486
Tim Northover79f43f12017-01-30 19:33:07 +0000487 const char *Callee;
488 switch (ID) {
489 case Intrinsic::memmove:
490 case Intrinsic::memcpy: {
491 Type *SrcTy = CI.getArgOperand(1)->getType();
492 if(cast<PointerType>(SrcTy)->getAddressSpace() != 0)
493 return false;
494 Callee = ID == Intrinsic::memcpy ? "memcpy" : "memmove";
495 break;
496 }
497 case Intrinsic::memset:
498 Callee = "memset";
499 break;
500 default:
501 return false;
502 }
Tim Northover3f186032016-10-18 20:03:45 +0000503
Tim Northover79f43f12017-01-30 19:33:07 +0000504 return CLI->lowerCall(MIRBuilder, MachineOperand::CreateES(Callee),
Tim Northover3f186032016-10-18 20:03:45 +0000505 CallLowering::ArgInfo(0, CI.getType()), Args);
506}
Tim Northovera7653b32016-09-12 11:20:22 +0000507
Tim Northoverc53606e2016-12-07 21:29:15 +0000508void IRTranslator::getStackGuard(unsigned DstReg,
509 MachineIRBuilder &MIRBuilder) {
Tim Northoverd8b85582017-01-27 21:31:24 +0000510 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
511 MRI->setRegClass(DstReg, TRI->getPointerRegClass(*MF));
Tim Northovercdf23f12016-10-31 18:30:59 +0000512 auto MIB = MIRBuilder.buildInstr(TargetOpcode::LOAD_STACK_GUARD);
513 MIB.addDef(DstReg);
514
Tim Northover50db7f412016-12-07 21:17:47 +0000515 auto &TLI = *MF->getSubtarget().getTargetLowering();
516 Value *Global = TLI.getSDagStackGuard(*MF->getFunction()->getParent());
Tim Northovercdf23f12016-10-31 18:30:59 +0000517 if (!Global)
518 return;
519
520 MachinePointerInfo MPInfo(Global);
Tim Northover50db7f412016-12-07 21:17:47 +0000521 MachineInstr::mmo_iterator MemRefs = MF->allocateMemRefsArray(1);
Tim Northovercdf23f12016-10-31 18:30:59 +0000522 auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant |
523 MachineMemOperand::MODereferenceable;
524 *MemRefs =
Tim Northover50db7f412016-12-07 21:17:47 +0000525 MF->getMachineMemOperand(MPInfo, Flags, DL->getPointerSizeInBits() / 8,
526 DL->getPointerABIAlignment());
Tim Northovercdf23f12016-10-31 18:30:59 +0000527 MIB.setMemRefs(MemRefs, MemRefs + 1);
528}
529
Tim Northover1e656ec2016-12-08 22:44:00 +0000530bool IRTranslator::translateOverflowIntrinsic(const CallInst &CI, unsigned Op,
531 MachineIRBuilder &MIRBuilder) {
532 LLT Ty{*CI.getOperand(0)->getType(), *DL};
533 LLT s1 = LLT::scalar(1);
534 unsigned Width = Ty.getSizeInBits();
535 unsigned Res = MRI->createGenericVirtualRegister(Ty);
536 unsigned Overflow = MRI->createGenericVirtualRegister(s1);
537 auto MIB = MIRBuilder.buildInstr(Op)
538 .addDef(Res)
539 .addDef(Overflow)
540 .addUse(getOrCreateVReg(*CI.getOperand(0)))
541 .addUse(getOrCreateVReg(*CI.getOperand(1)));
542
543 if (Op == TargetOpcode::G_UADDE || Op == TargetOpcode::G_USUBE) {
544 unsigned Zero = MRI->createGenericVirtualRegister(s1);
545 EntryBuilder.buildConstant(Zero, 0);
546 MIB.addUse(Zero);
547 }
548
549 MIRBuilder.buildSequence(getOrCreateVReg(CI), Res, 0, Overflow, Width);
550 return true;
551}
552
Tim Northoverc53606e2016-12-07 21:29:15 +0000553bool IRTranslator::translateKnownIntrinsic(const CallInst &CI, Intrinsic::ID ID,
554 MachineIRBuilder &MIRBuilder) {
Tim Northover91c81732016-08-19 17:17:06 +0000555 switch (ID) {
Tim Northover1e656ec2016-12-08 22:44:00 +0000556 default:
557 break;
Tim Northover09aac4a2017-01-26 23:39:14 +0000558 case Intrinsic::dbg_declare: {
559 const DbgDeclareInst &DI = cast<DbgDeclareInst>(CI);
560 assert(DI.getVariable() && "Missing variable");
561
562 const Value *Address = DI.getAddress();
563 if (!Address || isa<UndefValue>(Address)) {
564 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
565 return true;
566 }
567
568 unsigned Reg = getOrCreateVReg(*Address);
569 auto RegDef = MRI->def_instr_begin(Reg);
570 assert(DI.getVariable()->isValidLocationForIntrinsic(
571 MIRBuilder.getDebugLoc()) &&
572 "Expected inlined-at fields to agree");
573
574 if (RegDef != MRI->def_instr_end() &&
575 RegDef->getOpcode() == TargetOpcode::G_FRAME_INDEX) {
576 MIRBuilder.buildFIDbgValue(RegDef->getOperand(1).getIndex(),
577 DI.getVariable(), DI.getExpression());
578 } else
579 MIRBuilder.buildDirectDbgValue(Reg, DI.getVariable(), DI.getExpression());
Tim Northoverb58346f2016-12-08 22:44:13 +0000580 return true;
Tim Northover09aac4a2017-01-26 23:39:14 +0000581 }
Tim Northoverd0d025a2017-02-07 20:08:59 +0000582 case Intrinsic::vaend:
583 // No target I know of cares about va_end. Certainly no in-tree target
584 // does. Simplest intrinsic ever!
585 return true;
Tim Northoverf19d4672017-02-08 17:57:20 +0000586 case Intrinsic::vastart: {
587 auto &TLI = *MF->getSubtarget().getTargetLowering();
588 Value *Ptr = CI.getArgOperand(0);
589 unsigned ListSize = TLI.getVaListSizeInBits(*DL) / 8;
590
591 MIRBuilder.buildInstr(TargetOpcode::G_VASTART)
592 .addUse(getOrCreateVReg(*Ptr))
593 .addMemOperand(MF->getMachineMemOperand(
594 MachinePointerInfo(Ptr), MachineMemOperand::MOStore, ListSize, 0));
595 return true;
596 }
Tim Northover09aac4a2017-01-26 23:39:14 +0000597 case Intrinsic::dbg_value: {
598 // This form of DBG_VALUE is target-independent.
599 const DbgValueInst &DI = cast<DbgValueInst>(CI);
600 const Value *V = DI.getValue();
601 assert(DI.getVariable()->isValidLocationForIntrinsic(
602 MIRBuilder.getDebugLoc()) &&
603 "Expected inlined-at fields to agree");
604 if (!V) {
605 // Currently the optimizer can produce this; insert an undef to
606 // help debugging. Probably the optimizer should not do this.
607 MIRBuilder.buildIndirectDbgValue(0, DI.getOffset(), DI.getVariable(),
608 DI.getExpression());
609 } else if (const auto *CI = dyn_cast<Constant>(V)) {
610 MIRBuilder.buildConstDbgValue(*CI, DI.getOffset(), DI.getVariable(),
611 DI.getExpression());
612 } else {
613 unsigned Reg = getOrCreateVReg(*V);
614 // FIXME: This does not handle register-indirect values at offset 0. The
615 // direct/indirect thing shouldn't really be handled by something as
616 // implicit as reg+noreg vs reg+imm in the first palce, but it seems
617 // pretty baked in right now.
618 if (DI.getOffset() != 0)
619 MIRBuilder.buildIndirectDbgValue(Reg, DI.getOffset(), DI.getVariable(),
620 DI.getExpression());
621 else
622 MIRBuilder.buildDirectDbgValue(Reg, DI.getVariable(),
623 DI.getExpression());
624 }
625 return true;
626 }
Tim Northover1e656ec2016-12-08 22:44:00 +0000627 case Intrinsic::uadd_with_overflow:
628 return translateOverflowIntrinsic(CI, TargetOpcode::G_UADDE, MIRBuilder);
629 case Intrinsic::sadd_with_overflow:
630 return translateOverflowIntrinsic(CI, TargetOpcode::G_SADDO, MIRBuilder);
631 case Intrinsic::usub_with_overflow:
632 return translateOverflowIntrinsic(CI, TargetOpcode::G_USUBE, MIRBuilder);
633 case Intrinsic::ssub_with_overflow:
634 return translateOverflowIntrinsic(CI, TargetOpcode::G_SSUBO, MIRBuilder);
635 case Intrinsic::umul_with_overflow:
636 return translateOverflowIntrinsic(CI, TargetOpcode::G_UMULO, MIRBuilder);
637 case Intrinsic::smul_with_overflow:
638 return translateOverflowIntrinsic(CI, TargetOpcode::G_SMULO, MIRBuilder);
Tim Northoverb38b4e22017-02-08 23:23:32 +0000639 case Intrinsic::pow:
640 MIRBuilder.buildInstr(TargetOpcode::G_FPOW)
641 .addDef(getOrCreateVReg(CI))
642 .addUse(getOrCreateVReg(*CI.getArgOperand(0)))
643 .addUse(getOrCreateVReg(*CI.getArgOperand(1)));
644 return true;
Tim Northover3f186032016-10-18 20:03:45 +0000645 case Intrinsic::memcpy:
Tim Northover79f43f12017-01-30 19:33:07 +0000646 case Intrinsic::memmove:
647 case Intrinsic::memset:
648 return translateMemfunc(CI, MIRBuilder, ID);
Tim Northovera9105be2016-11-09 22:39:54 +0000649 case Intrinsic::eh_typeid_for: {
650 GlobalValue *GV = ExtractTypeInfo(CI.getArgOperand(0));
651 unsigned Reg = getOrCreateVReg(CI);
Tim Northover50db7f412016-12-07 21:17:47 +0000652 unsigned TypeID = MF->getTypeIDFor(GV);
Tim Northovera9105be2016-11-09 22:39:54 +0000653 MIRBuilder.buildConstant(Reg, TypeID);
654 return true;
655 }
Tim Northover6e904302016-10-18 20:03:51 +0000656 case Intrinsic::objectsize: {
657 // If we don't know by now, we're never going to know.
658 const ConstantInt *Min = cast<ConstantInt>(CI.getArgOperand(1));
659
660 MIRBuilder.buildConstant(getOrCreateVReg(CI), Min->isZero() ? -1ULL : 0);
661 return true;
662 }
Tim Northovercdf23f12016-10-31 18:30:59 +0000663 case Intrinsic::stackguard:
Tim Northoverc53606e2016-12-07 21:29:15 +0000664 getStackGuard(getOrCreateVReg(CI), MIRBuilder);
Tim Northovercdf23f12016-10-31 18:30:59 +0000665 return true;
666 case Intrinsic::stackprotector: {
Tim Northovercdf23f12016-10-31 18:30:59 +0000667 LLT PtrTy{*CI.getArgOperand(0)->getType(), *DL};
668 unsigned GuardVal = MRI->createGenericVirtualRegister(PtrTy);
Tim Northoverc53606e2016-12-07 21:29:15 +0000669 getStackGuard(GuardVal, MIRBuilder);
Tim Northovercdf23f12016-10-31 18:30:59 +0000670
671 AllocaInst *Slot = cast<AllocaInst>(CI.getArgOperand(1));
672 MIRBuilder.buildStore(
673 GuardVal, getOrCreateVReg(*Slot),
Tim Northover50db7f412016-12-07 21:17:47 +0000674 *MF->getMachineMemOperand(
675 MachinePointerInfo::getFixedStack(*MF,
676 getOrCreateFrameIndex(*Slot)),
Tim Northovercdf23f12016-10-31 18:30:59 +0000677 MachineMemOperand::MOStore | MachineMemOperand::MOVolatile,
678 PtrTy.getSizeInBits() / 8, 8));
679 return true;
680 }
Tim Northover91c81732016-08-19 17:17:06 +0000681 }
Tim Northover1e656ec2016-12-08 22:44:00 +0000682 return false;
Tim Northover91c81732016-08-19 17:17:06 +0000683}
684
Tim Northoverc53606e2016-12-07 21:29:15 +0000685bool IRTranslator::translateCall(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000686 const CallInst &CI = cast<CallInst>(U);
Tim Northover50db7f412016-12-07 21:17:47 +0000687 auto TII = MF->getTarget().getIntrinsicInfo();
Tim Northover406024a2016-08-10 21:44:01 +0000688 const Function *F = CI.getCalledFunction();
Tim Northover5fb414d2016-07-29 22:32:36 +0000689
Tim Northover3babfef2017-01-19 23:59:35 +0000690 if (CI.isInlineAsm())
691 return false;
692
Tim Northover406024a2016-08-10 21:44:01 +0000693 if (!F || !F->isIntrinsic()) {
Tim Northover406024a2016-08-10 21:44:01 +0000694 unsigned Res = CI.getType()->isVoidTy() ? 0 : getOrCreateVReg(CI);
695 SmallVector<unsigned, 8> Args;
696 for (auto &Arg: CI.arg_operands())
697 Args.push_back(getOrCreateVReg(*Arg));
698
Tim Northoverfe5f89b2016-08-29 19:07:08 +0000699 return CLI->lowerCall(MIRBuilder, CI, Res, Args, [&]() {
700 return getOrCreateVReg(*CI.getCalledValue());
701 });
Tim Northover406024a2016-08-10 21:44:01 +0000702 }
703
704 Intrinsic::ID ID = F->getIntrinsicID();
705 if (TII && ID == Intrinsic::not_intrinsic)
706 ID = static_cast<Intrinsic::ID>(TII->getIntrinsicID(F));
707
708 assert(ID != Intrinsic::not_intrinsic && "unknown intrinsic");
Tim Northover5fb414d2016-07-29 22:32:36 +0000709
Tim Northoverc53606e2016-12-07 21:29:15 +0000710 if (translateKnownIntrinsic(CI, ID, MIRBuilder))
Tim Northover91c81732016-08-19 17:17:06 +0000711 return true;
712
Tim Northover5fb414d2016-07-29 22:32:36 +0000713 unsigned Res = CI.getType()->isVoidTy() ? 0 : getOrCreateVReg(CI);
714 MachineInstrBuilder MIB =
Tim Northover0f140c72016-09-09 11:46:34 +0000715 MIRBuilder.buildIntrinsic(ID, Res, !CI.doesNotAccessMemory());
Tim Northover5fb414d2016-07-29 22:32:36 +0000716
717 for (auto &Arg : CI.arg_operands()) {
718 if (ConstantInt *CI = dyn_cast<ConstantInt>(Arg))
719 MIB.addImm(CI->getSExtValue());
720 else
721 MIB.addUse(getOrCreateVReg(*Arg));
722 }
723 return true;
724}
725
Tim Northoverc53606e2016-12-07 21:29:15 +0000726bool IRTranslator::translateInvoke(const User &U,
727 MachineIRBuilder &MIRBuilder) {
Tim Northovera9105be2016-11-09 22:39:54 +0000728 const InvokeInst &I = cast<InvokeInst>(U);
Tim Northover50db7f412016-12-07 21:17:47 +0000729 MCContext &Context = MF->getContext();
Tim Northovera9105be2016-11-09 22:39:54 +0000730
731 const BasicBlock *ReturnBB = I.getSuccessor(0);
732 const BasicBlock *EHPadBB = I.getSuccessor(1);
733
734 const Value *Callee(I.getCalledValue());
735 const Function *Fn = dyn_cast<Function>(Callee);
736 if (isa<InlineAsm>(Callee))
737 return false;
738
739 // FIXME: support invoking patchpoint and statepoint intrinsics.
740 if (Fn && Fn->isIntrinsic())
741 return false;
742
743 // FIXME: support whatever these are.
744 if (I.countOperandBundlesOfType(LLVMContext::OB_deopt))
745 return false;
746
747 // FIXME: support Windows exception handling.
748 if (!isa<LandingPadInst>(EHPadBB->front()))
749 return false;
750
751
Matthias Braund0ee66c2016-12-01 19:32:15 +0000752 // Emit the actual call, bracketed by EH_LABELs so that the MF knows about
Tim Northovera9105be2016-11-09 22:39:54 +0000753 // the region covered by the try.
Matthias Braund0ee66c2016-12-01 19:32:15 +0000754 MCSymbol *BeginSymbol = Context.createTempSymbol();
Tim Northovera9105be2016-11-09 22:39:54 +0000755 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL).addSym(BeginSymbol);
756
757 unsigned Res = I.getType()->isVoidTy() ? 0 : getOrCreateVReg(I);
Tim Northover293f7432017-01-31 18:36:11 +0000758 SmallVector<unsigned, 8> Args;
Tim Northovera9105be2016-11-09 22:39:54 +0000759 for (auto &Arg: I.arg_operands())
Tim Northover293f7432017-01-31 18:36:11 +0000760 Args.push_back(getOrCreateVReg(*Arg));
Tim Northovera9105be2016-11-09 22:39:54 +0000761
Tim Northover293f7432017-01-31 18:36:11 +0000762 CLI->lowerCall(MIRBuilder, I, Res, Args,
763 [&]() { return getOrCreateVReg(*I.getCalledValue()); });
Tim Northovera9105be2016-11-09 22:39:54 +0000764
Matthias Braund0ee66c2016-12-01 19:32:15 +0000765 MCSymbol *EndSymbol = Context.createTempSymbol();
Tim Northovera9105be2016-11-09 22:39:54 +0000766 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL).addSym(EndSymbol);
767
768 // FIXME: track probabilities.
769 MachineBasicBlock &EHPadMBB = getOrCreateBB(*EHPadBB),
770 &ReturnMBB = getOrCreateBB(*ReturnBB);
Tim Northover50db7f412016-12-07 21:17:47 +0000771 MF->addInvoke(&EHPadMBB, BeginSymbol, EndSymbol);
Tim Northovera9105be2016-11-09 22:39:54 +0000772 MIRBuilder.getMBB().addSuccessor(&ReturnMBB);
773 MIRBuilder.getMBB().addSuccessor(&EHPadMBB);
Tim Northoverc6bfa482017-01-31 20:12:18 +0000774 MIRBuilder.buildBr(ReturnMBB);
Tim Northovera9105be2016-11-09 22:39:54 +0000775
776 return true;
777}
778
Tim Northoverc53606e2016-12-07 21:29:15 +0000779bool IRTranslator::translateLandingPad(const User &U,
780 MachineIRBuilder &MIRBuilder) {
Tim Northovera9105be2016-11-09 22:39:54 +0000781 const LandingPadInst &LP = cast<LandingPadInst>(U);
782
783 MachineBasicBlock &MBB = MIRBuilder.getMBB();
Matthias Braund0ee66c2016-12-01 19:32:15 +0000784 addLandingPadInfo(LP, MBB);
Tim Northovera9105be2016-11-09 22:39:54 +0000785
786 MBB.setIsEHPad();
787
788 // If there aren't registers to copy the values into (e.g., during SjLj
789 // exceptions), then don't bother.
Tim Northover50db7f412016-12-07 21:17:47 +0000790 auto &TLI = *MF->getSubtarget().getTargetLowering();
791 const Constant *PersonalityFn = MF->getFunction()->getPersonalityFn();
Tim Northovera9105be2016-11-09 22:39:54 +0000792 if (TLI.getExceptionPointerRegister(PersonalityFn) == 0 &&
793 TLI.getExceptionSelectorRegister(PersonalityFn) == 0)
794 return true;
795
796 // If landingpad's return type is token type, we don't create DAG nodes
797 // for its exception pointer and selector value. The extraction of exception
798 // pointer or selector value from token type landingpads is not currently
799 // supported.
800 if (LP.getType()->isTokenTy())
801 return true;
802
803 // Add a label to mark the beginning of the landing pad. Deletion of the
804 // landing pad can thus be detected via the MachineModuleInfo.
805 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL)
Tim Northover50db7f412016-12-07 21:17:47 +0000806 .addSym(MF->addLandingPad(&MBB));
Tim Northovera9105be2016-11-09 22:39:54 +0000807
Justin Bognera0295312017-01-25 00:16:53 +0000808 SmallVector<LLT, 2> Tys;
809 for (Type *Ty : cast<StructType>(LP.getType())->elements())
810 Tys.push_back(LLT{*Ty, *DL});
811 assert(Tys.size() == 2 && "Only two-valued landingpads are supported");
812
Tim Northovera9105be2016-11-09 22:39:54 +0000813 // Mark exception register as live in.
814 SmallVector<unsigned, 2> Regs;
815 SmallVector<uint64_t, 2> Offsets;
Tim Northovera9105be2016-11-09 22:39:54 +0000816 if (unsigned Reg = TLI.getExceptionPointerRegister(PersonalityFn)) {
Tim Northoverc9bc8a52017-01-27 21:31:17 +0000817 MBB.addLiveIn(Reg);
Justin Bognera0295312017-01-25 00:16:53 +0000818 unsigned VReg = MRI->createGenericVirtualRegister(Tys[0]);
Tim Northovera9105be2016-11-09 22:39:54 +0000819 MIRBuilder.buildCopy(VReg, Reg);
820 Regs.push_back(VReg);
821 Offsets.push_back(0);
822 }
823
824 if (unsigned Reg = TLI.getExceptionSelectorRegister(PersonalityFn)) {
Tim Northoverc9bc8a52017-01-27 21:31:17 +0000825 MBB.addLiveIn(Reg);
Tim Northoverc9449702017-01-30 20:52:42 +0000826
827 // N.b. the exception selector register always has pointer type and may not
828 // match the actual IR-level type in the landingpad so an extra cast is
829 // needed.
830 unsigned PtrVReg = MRI->createGenericVirtualRegister(Tys[0]);
831 MIRBuilder.buildCopy(PtrVReg, Reg);
832
Justin Bognera0295312017-01-25 00:16:53 +0000833 unsigned VReg = MRI->createGenericVirtualRegister(Tys[1]);
Tim Northoverc9449702017-01-30 20:52:42 +0000834 MIRBuilder.buildInstr(TargetOpcode::G_PTRTOINT)
835 .addDef(VReg)
836 .addUse(PtrVReg);
Tim Northovera9105be2016-11-09 22:39:54 +0000837 Regs.push_back(VReg);
Justin Bognera0295312017-01-25 00:16:53 +0000838 Offsets.push_back(Tys[0].getSizeInBits());
Tim Northovera9105be2016-11-09 22:39:54 +0000839 }
840
841 MIRBuilder.buildSequence(getOrCreateVReg(LP), Regs, Offsets);
842 return true;
843}
844
Tim Northoverc3e3f592017-02-03 18:22:45 +0000845bool IRTranslator::translateAlloca(const User &U,
846 MachineIRBuilder &MIRBuilder) {
847 auto &AI = cast<AllocaInst>(U);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000848
Tim Northoverc3e3f592017-02-03 18:22:45 +0000849 if (AI.isStaticAlloca()) {
850 unsigned Res = getOrCreateVReg(AI);
851 int FI = getOrCreateFrameIndex(AI);
852 MIRBuilder.buildFrameIndex(Res, FI);
853 return true;
854 }
855
856 // Now we're in the harder dynamic case.
857 Type *Ty = AI.getAllocatedType();
858 unsigned Align =
859 std::max((unsigned)DL->getPrefTypeAlignment(Ty), AI.getAlignment());
860
861 unsigned NumElts = getOrCreateVReg(*AI.getArraySize());
862
863 LLT IntPtrTy = LLT::scalar(DL->getPointerSizeInBits());
864 if (MRI->getType(NumElts) != IntPtrTy) {
865 unsigned ExtElts = MRI->createGenericVirtualRegister(IntPtrTy);
866 MIRBuilder.buildZExtOrTrunc(ExtElts, NumElts);
867 NumElts = ExtElts;
868 }
869
870 unsigned AllocSize = MRI->createGenericVirtualRegister(IntPtrTy);
871 unsigned TySize = MRI->createGenericVirtualRegister(IntPtrTy);
872 MIRBuilder.buildConstant(TySize, DL->getTypeAllocSize(Ty));
873 MIRBuilder.buildMul(AllocSize, NumElts, TySize);
874
875 LLT PtrTy = LLT{*AI.getType(), *DL};
876 auto &TLI = *MF->getSubtarget().getTargetLowering();
877 unsigned SPReg = TLI.getStackPointerRegisterToSaveRestore();
878
879 unsigned SPTmp = MRI->createGenericVirtualRegister(PtrTy);
880 MIRBuilder.buildCopy(SPTmp, SPReg);
881
882 unsigned SPInt = MRI->createGenericVirtualRegister(IntPtrTy);
883 MIRBuilder.buildInstr(TargetOpcode::G_PTRTOINT).addDef(SPInt).addUse(SPTmp);
884
885 unsigned AllocInt = MRI->createGenericVirtualRegister(IntPtrTy);
886 MIRBuilder.buildSub(AllocInt, SPInt, AllocSize);
887
888 // Handle alignment. We have to realign if the allocation granule was smaller
889 // than stack alignment, or the specific alloca requires more than stack
890 // alignment.
891 unsigned StackAlign =
892 MF->getSubtarget().getFrameLowering()->getStackAlignment();
893 Align = std::max(Align, StackAlign);
894 if (Align > StackAlign || DL->getTypeAllocSize(Ty) % StackAlign != 0) {
895 // Round the size of the allocation up to the stack alignment size
896 // by add SA-1 to the size. This doesn't overflow because we're computing
897 // an address inside an alloca.
898 unsigned TmpSize = MRI->createGenericVirtualRegister(IntPtrTy);
899 unsigned AlignMinus1 = MRI->createGenericVirtualRegister(IntPtrTy);
900 MIRBuilder.buildConstant(AlignMinus1, Align - 1);
901 MIRBuilder.buildSub(TmpSize, AllocInt, AlignMinus1);
902
903 unsigned AlignedAlloc = MRI->createGenericVirtualRegister(IntPtrTy);
904 unsigned AlignMask = MRI->createGenericVirtualRegister(IntPtrTy);
905 MIRBuilder.buildConstant(AlignMask, -(uint64_t)Align);
906 MIRBuilder.buildAnd(AlignedAlloc, TmpSize, AlignMask);
907
908 AllocInt = AlignedAlloc;
909 }
910
911 unsigned DstReg = getOrCreateVReg(AI);
912 MIRBuilder.buildInstr(TargetOpcode::G_INTTOPTR)
913 .addDef(DstReg)
914 .addUse(AllocInt);
915
916 MIRBuilder.buildCopy(SPReg, DstReg);
917
918 MF->getFrameInfo().CreateVariableSizedObject(Align ? Align : 1, &AI);
919 assert(MF->getFrameInfo().hasVarSizedObjects());
Tim Northoverbd505462016-07-22 16:59:52 +0000920 return true;
921}
922
Tim Northoverc53606e2016-12-07 21:29:15 +0000923bool IRTranslator::translatePHI(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000924 const PHINode &PI = cast<PHINode>(U);
Tim Northover25d12862016-09-09 11:47:31 +0000925 auto MIB = MIRBuilder.buildInstr(TargetOpcode::PHI);
Tim Northover97d0cb32016-08-05 17:16:40 +0000926 MIB.addDef(getOrCreateVReg(PI));
927
928 PendingPHIs.emplace_back(&PI, MIB.getInstr());
929 return true;
930}
931
932void IRTranslator::finishPendingPhis() {
933 for (std::pair<const PHINode *, MachineInstr *> &Phi : PendingPHIs) {
934 const PHINode *PI = Phi.first;
Tim Northoverc53606e2016-12-07 21:29:15 +0000935 MachineInstrBuilder MIB(*MF, Phi.second);
Tim Northover97d0cb32016-08-05 17:16:40 +0000936
937 // All MachineBasicBlocks exist, add them to the PHI. We assume IRTranslator
938 // won't create extra control flow here, otherwise we need to find the
939 // dominating predecessor here (or perhaps force the weirder IRTranslators
940 // to provide a simple boundary).
Tim Northoverb6636fd2017-01-17 22:13:50 +0000941 SmallSet<const BasicBlock *, 4> HandledPreds;
942
Tim Northover97d0cb32016-08-05 17:16:40 +0000943 for (unsigned i = 0; i < PI->getNumIncomingValues(); ++i) {
Tim Northoverb6636fd2017-01-17 22:13:50 +0000944 auto IRPred = PI->getIncomingBlock(i);
945 if (HandledPreds.count(IRPred))
946 continue;
947
948 HandledPreds.insert(IRPred);
949 unsigned ValReg = getOrCreateVReg(*PI->getIncomingValue(i));
950 for (auto Pred : getMachinePredBBs({IRPred, PI->getParent()})) {
951 assert(Pred->isSuccessor(MIB->getParent()) &&
952 "incorrect CFG at MachineBasicBlock level");
953 MIB.addUse(ValReg);
954 MIB.addMBB(Pred);
955 }
Tim Northover97d0cb32016-08-05 17:16:40 +0000956 }
957 }
958}
959
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000960bool IRTranslator::translate(const Instruction &Inst) {
Tim Northoverc53606e2016-12-07 21:29:15 +0000961 CurBuilder.setDebugLoc(Inst.getDebugLoc());
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000962 switch(Inst.getOpcode()) {
Tim Northover357f1be2016-08-10 23:02:41 +0000963#define HANDLE_INST(NUM, OPCODE, CLASS) \
Tim Northoverc53606e2016-12-07 21:29:15 +0000964 case Instruction::OPCODE: return translate##OPCODE(Inst, CurBuilder);
Tim Northover357f1be2016-08-10 23:02:41 +0000965#include "llvm/IR/Instruction.def"
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000966 default:
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000967 if (!TPC->isGlobalISelAbortEnabled())
968 return false;
Tim Northover357f1be2016-08-10 23:02:41 +0000969 llvm_unreachable("unknown opcode");
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000970 }
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000971}
972
Tim Northover5ed648e2016-08-09 21:28:04 +0000973bool IRTranslator::translate(const Constant &C, unsigned Reg) {
Tim Northoverd403a3d2016-08-09 23:01:30 +0000974 if (auto CI = dyn_cast<ConstantInt>(&C))
Tim Northovercc35f902016-12-05 21:54:17 +0000975 EntryBuilder.buildConstant(Reg, *CI);
Tim Northoverb16734f2016-08-19 20:09:15 +0000976 else if (auto CF = dyn_cast<ConstantFP>(&C))
Tim Northover0f140c72016-09-09 11:46:34 +0000977 EntryBuilder.buildFConstant(Reg, *CF);
Tim Northoverd403a3d2016-08-09 23:01:30 +0000978 else if (isa<UndefValue>(C))
979 EntryBuilder.buildInstr(TargetOpcode::IMPLICIT_DEF).addDef(Reg);
Tim Northover8e0c53a2016-08-11 21:40:55 +0000980 else if (isa<ConstantPointerNull>(C))
Tim Northover9267ac52016-12-05 21:47:07 +0000981 EntryBuilder.buildConstant(Reg, 0);
Tim Northover032548f2016-09-12 12:10:41 +0000982 else if (auto GV = dyn_cast<GlobalValue>(&C))
983 EntryBuilder.buildGlobalValue(Reg, GV);
Tim Northover357f1be2016-08-10 23:02:41 +0000984 else if (auto CE = dyn_cast<ConstantExpr>(&C)) {
985 switch(CE->getOpcode()) {
986#define HANDLE_INST(NUM, OPCODE, CLASS) \
Tim Northoverc53606e2016-12-07 21:29:15 +0000987 case Instruction::OPCODE: return translate##OPCODE(*CE, EntryBuilder);
Tim Northover357f1be2016-08-10 23:02:41 +0000988#include "llvm/IR/Instruction.def"
989 default:
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000990 if (!TPC->isGlobalISelAbortEnabled())
991 return false;
Tim Northover357f1be2016-08-10 23:02:41 +0000992 llvm_unreachable("unknown opcode");
993 }
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000994 } else if (!TPC->isGlobalISelAbortEnabled())
995 return false;
996 else
Tim Northoverd403a3d2016-08-09 23:01:30 +0000997 llvm_unreachable("unhandled constant kind");
Tim Northover5ed648e2016-08-09 21:28:04 +0000998
Tim Northoverd403a3d2016-08-09 23:01:30 +0000999 return true;
Tim Northover5ed648e2016-08-09 21:28:04 +00001000}
1001
Tim Northover0d510442016-08-11 16:21:29 +00001002void IRTranslator::finalizeFunction() {
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00001003 // Release the memory used by the different maps we
1004 // needed during the translation.
Tim Northover800638f2016-12-05 23:10:19 +00001005 PendingPHIs.clear();
Quentin Colombetccd77252016-02-11 21:48:32 +00001006 ValToVReg.clear();
Tim Northovercdf23f12016-10-31 18:30:59 +00001007 FrameIndices.clear();
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00001008 Constants.clear();
Tim Northoverb6636fd2017-01-17 22:13:50 +00001009 MachinePreds.clear();
Quentin Colombet105cf2b2016-01-20 20:58:56 +00001010}
1011
Tim Northover50db7f412016-12-07 21:17:47 +00001012bool IRTranslator::runOnMachineFunction(MachineFunction &CurMF) {
1013 MF = &CurMF;
1014 const Function &F = *MF->getFunction();
Quentin Colombetfd9d0a02016-02-11 19:59:41 +00001015 if (F.empty())
1016 return false;
Tim Northover50db7f412016-12-07 21:17:47 +00001017 CLI = MF->getSubtarget().getCallLowering();
Tim Northoverc53606e2016-12-07 21:29:15 +00001018 CurBuilder.setMF(*MF);
Tim Northover50db7f412016-12-07 21:17:47 +00001019 EntryBuilder.setMF(*MF);
1020 MRI = &MF->getRegInfo();
Tim Northoverbd505462016-07-22 16:59:52 +00001021 DL = &F.getParent()->getDataLayout();
Quentin Colombet3bb32cc2016-08-26 23:49:05 +00001022 TPC = &getAnalysis<TargetPassConfig>();
Tim Northoverbd505462016-07-22 16:59:52 +00001023
Tim Northover14e7f732016-08-05 17:50:36 +00001024 assert(PendingPHIs.empty() && "stale PHIs");
1025
Tim Northover05cc4852016-12-07 21:05:38 +00001026 // Setup a separate basic-block for the arguments and constants, falling
1027 // through to the IR-level Function's entry block.
Tim Northover50db7f412016-12-07 21:17:47 +00001028 MachineBasicBlock *EntryBB = MF->CreateMachineBasicBlock();
1029 MF->push_back(EntryBB);
Tim Northover05cc4852016-12-07 21:05:38 +00001030 EntryBB->addSuccessor(&getOrCreateBB(F.front()));
1031 EntryBuilder.setMBB(*EntryBB);
1032
1033 // Lower the actual args into this basic block.
Quentin Colombetfd9d0a02016-02-11 19:59:41 +00001034 SmallVector<unsigned, 8> VRegArgs;
1035 for (const Argument &Arg: F.args())
Quentin Colombete225e252016-03-11 17:27:54 +00001036 VRegArgs.push_back(getOrCreateVReg(Arg));
Tim Northover05cc4852016-12-07 21:05:38 +00001037 bool Succeeded = CLI->lowerFormalArguments(EntryBuilder, F, VRegArgs);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +00001038 if (!Succeeded) {
1039 if (!TPC->isGlobalISelAbortEnabled()) {
Tim Northover50db7f412016-12-07 21:17:47 +00001040 MF->getProperties().set(
Quentin Colombet3bb32cc2016-08-26 23:49:05 +00001041 MachineFunctionProperties::Property::FailedISel);
Tim Northover800638f2016-12-05 23:10:19 +00001042 finalizeFunction();
Quentin Colombet3bb32cc2016-08-26 23:49:05 +00001043 return false;
1044 }
Quentin Colombetfd9d0a02016-02-11 19:59:41 +00001045 report_fatal_error("Unable to lower arguments");
Quentin Colombet3bb32cc2016-08-26 23:49:05 +00001046 }
Quentin Colombetfd9d0a02016-02-11 19:59:41 +00001047
Tim Northover05cc4852016-12-07 21:05:38 +00001048 // And translate the function!
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00001049 for (const BasicBlock &BB: F) {
Quentin Colombet53237a92016-03-11 17:27:43 +00001050 MachineBasicBlock &MBB = getOrCreateBB(BB);
Quentin Colombet91ebd712016-03-11 17:27:47 +00001051 // Set the insertion point of all the following translations to
1052 // the end of this basic block.
Tim Northoverc53606e2016-12-07 21:29:15 +00001053 CurBuilder.setMBB(MBB);
Tim Northovera9105be2016-11-09 22:39:54 +00001054
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00001055 for (const Instruction &Inst: BB) {
Tim Northover800638f2016-12-05 23:10:19 +00001056 Succeeded &= translate(Inst);
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00001057 if (!Succeeded) {
Quentin Colombet3bb32cc2016-08-26 23:49:05 +00001058 if (TPC->isGlobalISelAbortEnabled())
Tim Northover60f23492016-11-08 01:12:17 +00001059 reportTranslationError(Inst, "unable to translate instruction");
Tim Northover50db7f412016-12-07 21:17:47 +00001060 MF->getProperties().set(
1061 MachineFunctionProperties::Property::FailedISel);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +00001062 break;
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00001063 }
1064 }
1065 }
Tim Northover72eebfa2016-07-12 22:23:42 +00001066
Tim Northover800638f2016-12-05 23:10:19 +00001067 if (Succeeded) {
1068 finishPendingPhis();
Tim Northover97d0cb32016-08-05 17:16:40 +00001069
Tim Northover800638f2016-12-05 23:10:19 +00001070 // Now that the MachineFrameInfo has been configured, no further changes to
1071 // the reserved registers are possible.
Tim Northover50db7f412016-12-07 21:17:47 +00001072 MRI->freezeReservedRegs(*MF);
Quentin Colombet327f9422016-12-15 23:32:25 +00001073
1074 // Merge the argument lowering and constants block with its single
1075 // successor, the LLVM-IR entry block. We want the basic block to
1076 // be maximal.
1077 assert(EntryBB->succ_size() == 1 &&
1078 "Custom BB used for lowering should have only one successor");
1079 // Get the successor of the current entry block.
1080 MachineBasicBlock &NewEntryBB = **EntryBB->succ_begin();
1081 assert(NewEntryBB.pred_size() == 1 &&
1082 "LLVM-IR entry block has a predecessor!?");
1083 // Move all the instruction from the current entry block to the
1084 // new entry block.
1085 NewEntryBB.splice(NewEntryBB.begin(), EntryBB, EntryBB->begin(),
1086 EntryBB->end());
1087
1088 // Update the live-in information for the new entry block.
1089 for (const MachineBasicBlock::RegisterMaskPair &LiveIn : EntryBB->liveins())
1090 NewEntryBB.addLiveIn(LiveIn);
1091 NewEntryBB.sortUniqueLiveIns();
1092
1093 // Get rid of the now empty basic block.
1094 EntryBB->removeSuccessor(&NewEntryBB);
1095 MF->remove(EntryBB);
Tim Northover12bd22f2017-01-27 23:54:31 +00001096 MF->DeleteMachineBasicBlock(EntryBB);
Quentin Colombet327f9422016-12-15 23:32:25 +00001097
1098 assert(&MF->front() == &NewEntryBB &&
1099 "New entry wasn't next in the list of basic block!");
Tim Northover800638f2016-12-05 23:10:19 +00001100 }
1101
1102 finalizeFunction();
Tim Northover72eebfa2016-07-12 22:23:42 +00001103
Quentin Colombet105cf2b2016-01-20 20:58:56 +00001104 return false;
1105}