blob: 678d92898a0e6d126424dd9672c859e30af11d96 [file] [log] [blame]
Nate Begeman6cca84e2005-10-16 05:39:50 +00001//===-- PPCISelLowering.h - PPC32 DAG Lowering Interface --------*- C++ -*-===//
Chris Lattnerf22556d2005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerf22556d2005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that PPC uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000015#ifndef LLVM_LIB_TARGET_POWERPC_PPCISELLOWERING_H
16#define LLVM_LIB_TARGET_POWERPC_PPCISELLOWERING_H
Chris Lattnerf22556d2005-08-16 17:14:42 +000017
Chris Lattnerbfca1ab2005-10-14 23:51:18 +000018#include "PPC.h"
Hal Finkeled6a2852013-04-05 23:29:01 +000019#include "PPCInstrInfo.h"
Bill Schmidt230b4512013-06-12 16:39:22 +000020#include "llvm/CodeGen/CallingConvLower.h"
Eugene Zelenko8187c192017-01-13 00:58:58 +000021#include "llvm/CodeGen/MachineFunction.h"
22#include "llvm/CodeGen/MachineMemOperand.h"
23#include "llvm/CodeGen/MachineValueType.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000024#include "llvm/CodeGen/SelectionDAG.h"
Eugene Zelenko8187c192017-01-13 00:58:58 +000025#include "llvm/CodeGen/SelectionDAGNodes.h"
26#include "llvm/CodeGen/ValueTypes.h"
27#include "llvm/IR/Attributes.h"
28#include "llvm/IR/CallingConv.h"
29#include "llvm/IR/Function.h"
30#include "llvm/IR/InlineAsm.h"
31#include "llvm/IR/Metadata.h"
32#include "llvm/IR/Type.h"
Chandler Carruth802d7552012-12-04 07:12:27 +000033#include "llvm/Target/TargetLowering.h"
Eugene Zelenko8187c192017-01-13 00:58:58 +000034#include <utility>
Chris Lattnerf22556d2005-08-16 17:14:42 +000035
36namespace llvm {
Eugene Zelenko8187c192017-01-13 00:58:58 +000037
Chris Lattnerb2854fa2005-08-26 20:25:03 +000038 namespace PPCISD {
Eugene Zelenko8187c192017-01-13 00:58:58 +000039
Matthias Braund04893f2015-05-07 21:33:59 +000040 enum NodeType : unsigned {
Nate Begemandebcb552007-01-26 22:40:50 +000041 // Start the numbering where the builtin ops and target ops leave off.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000042 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Chris Lattnerb2854fa2005-08-26 20:25:03 +000043
44 /// FSEL - Traditional three-operand fsel node.
45 ///
46 FSEL,
Owen Andersonb2c80da2011-02-25 21:41:48 +000047
Nate Begeman60952142005-09-06 22:03:27 +000048 /// FCFID - The FCFID instruction, taking an f64 operand and producing
49 /// and f64 value containing the FP representation of the integer that
50 /// was temporarily in the f64 operand.
51 FCFID,
Owen Andersonb2c80da2011-02-25 21:41:48 +000052
Hal Finkelf6d45f22013-04-01 17:52:07 +000053 /// Newer FCFID[US] integer-to-floating-point conversion instructions for
54 /// unsigned integers and single-precision outputs.
55 FCFIDU, FCFIDS, FCFIDUS,
56
David Majnemer08249a32013-09-26 05:22:11 +000057 /// FCTI[D,W]Z - The FCTIDZ and FCTIWZ instructions, taking an f32 or f64
58 /// operand, producing an f64 value containing the integer representation
59 /// of that FP value.
60 FCTIDZ, FCTIWZ,
Owen Andersonb2c80da2011-02-25 21:41:48 +000061
Hal Finkelf6d45f22013-04-01 17:52:07 +000062 /// Newer FCTI[D,W]UZ floating-point-to-integer conversion instructions for
Tony Jiang3a2f00b2017-01-05 15:00:45 +000063 /// unsigned integers with round toward zero.
Hal Finkelf6d45f22013-04-01 17:52:07 +000064 FCTIDUZ, FCTIWUZ,
65
Nemanja Ivanovic11049f82016-10-04 06:59:23 +000066 /// VEXTS, ByteWidth - takes an input in VSFRC and produces an output in
67 /// VSFRC that is sign-extended from ByteWidth to a 64-byte integer.
68 VEXTS,
69
Hal Finkel2e103312013-04-03 04:01:11 +000070 /// Reciprocal estimate instructions (unary FP ops).
71 FRE, FRSQRTE,
72
Nate Begeman69caef22005-12-13 22:55:22 +000073 // VMADDFP, VNMSUBFP - The VMADDFP and VNMSUBFP instructions, taking
74 // three v4f32 operands and producing a v4f32 result.
75 VMADDFP, VNMSUBFP,
Owen Andersonb2c80da2011-02-25 21:41:48 +000076
Chris Lattnera8713b12006-03-20 01:53:53 +000077 /// VPERM - The PPC VPERM Instruction.
78 ///
79 VPERM,
Owen Andersonb2c80da2011-02-25 21:41:48 +000080
Nemanja Ivanovic1a2b2f02016-05-04 16:04:02 +000081 /// XXSPLT - The PPC VSX splat instructions
82 ///
83 XXSPLT,
84
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +000085 /// XXINSERT - The PPC VSX insert instruction
86 ///
87 XXINSERT,
88
89 /// VECSHL - The PPC VSX shift left instruction
90 ///
91 VECSHL,
92
Tony Jiang60c247d2017-05-31 13:09:57 +000093 /// XXPERMDI - The PPC XXPERMDI instruction
94 ///
95 XXPERMDI,
96
Hal Finkel4edc66b2015-01-03 01:16:37 +000097 /// The CMPB instruction (takes two operands of i32 or i64).
98 CMPB,
99
Chris Lattner595088a2005-11-17 07:30:41 +0000100 /// Hi/Lo - These represent the high and low 16-bit parts of a global
101 /// address respectively. These nodes have two operands, the first of
102 /// which must be a TargetGlobalAddress, and the second of which must be a
103 /// Constant. Selected naively, these turn into 'lis G+C' and 'li G+C',
104 /// though these are usually folded into other nodes.
105 Hi, Lo,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000106
Ulrich Weigandad0cb912014-06-18 17:52:49 +0000107 /// The following two target-specific nodes are used for calls through
Tilmann Scheller79fef932009-12-18 13:00:15 +0000108 /// function pointers in the 64-bit SVR4 ABI.
109
Jim Laskey48850c12006-11-16 22:43:37 +0000110 /// OPRC, CHAIN = DYNALLOC(CHAIN, NEGSIZE, FRAME_INDEX)
111 /// This instruction is lowered in PPCRegisterInfo::eliminateFrameIndex to
112 /// compute an allocation on the stack.
113 DYNALLOC,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000114
Yury Gribovd7dbb662015-12-01 11:40:55 +0000115 /// This instruction is lowered in PPCRegisterInfo::eliminateFrameIndex to
116 /// compute an offset from native SP to the address of the most recent
117 /// dynamic alloca.
118 DYNAREAOFFSET,
119
Chris Lattner595088a2005-11-17 07:30:41 +0000120 /// GlobalBaseReg - On Darwin, this node represents the result of the mflr
121 /// at function entry, used for PIC code.
122 GlobalBaseReg,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000123
Tim Shen10c64e62017-05-12 19:25:37 +0000124 /// These nodes represent PPC shifts.
125 ///
126 /// For scalar types, only the last `n + 1` bits of the shift amounts
127 /// are used, where n is log2(sizeof(element) * 8). See sld/slw, etc.
128 /// for exact behaviors.
129 ///
130 /// For vector types, only the last n bits are used. See vsld.
Chris Lattnerfea33f72005-12-06 02:10:38 +0000131 SRL, SRA, SHL,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000132
Hal Finkel13d104b2014-12-11 18:37:52 +0000133 /// The combination of sra[wd]i and addze used to implemented signed
134 /// integer division by a power of 2. The first operand is the dividend,
135 /// and the second is the constant shift amount (representing the
136 /// divisor).
137 SRA_ADDZE,
138
Chris Lattnereb755fc2006-05-17 19:00:46 +0000139 /// CALL - A direct function call.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000140 /// CALL_NOP is a call with the special NOP which follows 64-bit
Hal Finkel51861b42012-03-31 14:45:15 +0000141 /// SVR4 calls.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000142 CALL, CALL_NOP,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000143
Chris Lattnereb755fc2006-05-17 19:00:46 +0000144 /// CHAIN,FLAG = MTCTR(VAL, CHAIN[, INFLAG]) - Directly corresponds to a
145 /// MTCTR instruction.
146 MTCTR,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000147
Chris Lattnereb755fc2006-05-17 19:00:46 +0000148 /// CHAIN,FLAG = BCTRL(CHAIN, INFLAG) - Directly corresponds to a
149 /// BCTRL instruction.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000150 BCTRL,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000151
Hal Finkelfc096c92014-12-23 22:29:40 +0000152 /// CHAIN,FLAG = BCTRL(CHAIN, ADDR, INFLAG) - The combination of a bctrl
153 /// instruction and the TOC reload required on SVR4 PPC64.
154 BCTRL_LOAD_TOC,
155
Nate Begemanb11b8e42005-12-20 00:26:01 +0000156 /// Return with a flag operand, matched by 'blr'
157 RET_FLAG,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000158
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000159 /// R32 = MFOCRF(CRREG, INFLAG) - Represents the MFOCRF instruction.
160 /// This copies the bits corresponding to the specified CRREG into the
161 /// resultant GPR. Bits corresponding to other CR regs are undefined.
162 MFOCRF,
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000163
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +0000164 /// Direct move from a VSX register to a GPR
165 MFVSR,
166
167 /// Direct move from a GPR to a VSX register (algebraic)
168 MTVSRA,
169
170 /// Direct move from a GPR to a VSX register (zero)
171 MTVSRZ,
172
Nemanja Ivanovic44513e52016-07-05 09:22:29 +0000173 /// Extract a subvector from signed integer vector and convert to FP.
174 /// It is primarily used to convert a (widened) illegal integer vector
175 /// type to a legal floating point vector type.
176 /// For example v2i32 -> widened to v4i32 -> v2f64
177 SINT_VEC_TO_FP,
178
179 /// Extract a subvector from unsigned integer vector and convert to FP.
180 /// As with SINT_VEC_TO_FP, used for converting illegal types.
181 UINT_VEC_TO_FP,
182
Hal Finkel940ab932014-02-28 00:27:01 +0000183 // FIXME: Remove these once the ANDI glue bug is fixed:
184 /// i1 = ANDIo_1_[EQ|GT]_BIT(i32 or i64 x) - Represents the result of the
185 /// eq or gt bit of CR0 after executing andi. x, 1. This is used to
186 /// implement truncation of i32 or i64 to i1.
187 ANDIo_1_EQ_BIT, ANDIo_1_GT_BIT,
188
Hal Finkelbbdee932014-12-02 22:01:00 +0000189 // READ_TIME_BASE - A read of the 64-bit time-base register on a 32-bit
190 // target (returns (Lo, Hi)). It takes a chain operand.
191 READ_TIME_BASE,
192
Hal Finkel756810f2013-03-21 21:37:52 +0000193 // EH_SJLJ_SETJMP - SjLj exception handling setjmp.
194 EH_SJLJ_SETJMP,
195
196 // EH_SJLJ_LONGJMP - SjLj exception handling longjmp.
197 EH_SJLJ_LONGJMP,
198
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000199 /// RESVEC = VCMP(LHS, RHS, OPC) - Represents one of the altivec VCMP*
200 /// instructions. For lack of better number, we use the opcode number
201 /// encoding for the OPC field to identify the compare. For example, 838
202 /// is VCMPGTSH.
203 VCMP,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000204
Chris Lattner6961fc72006-03-26 10:06:40 +0000205 /// RESVEC, OUTFLAG = VCMPo(LHS, RHS, OPC) - Represents one of the
Owen Andersonb2c80da2011-02-25 21:41:48 +0000206 /// altivec VCMP*o instructions. For lack of better number, we use the
Chris Lattner6961fc72006-03-26 10:06:40 +0000207 /// opcode number encoding for the OPC field to identify the compare. For
208 /// example, 838 is VCMPGTSH.
Chris Lattner9754d142006-04-18 17:59:36 +0000209 VCMPo,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000210
Chris Lattner9754d142006-04-18 17:59:36 +0000211 /// CHAIN = COND_BRANCH CHAIN, CRRC, OPC, DESTBB [, INFLAG] - This
212 /// corresponds to the COND_BRANCH pseudo instruction. CRRC is the
213 /// condition register to branch on, OPC is the branch opcode to use (e.g.
214 /// PPC::BLE), DESTBB is the destination block to branch to, and INFLAG is
215 /// an optional input flag argument.
Chris Lattnera7976d32006-07-10 20:56:58 +0000216 COND_BRANCH,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000217
Hal Finkel25c19922013-05-15 21:37:41 +0000218 /// CHAIN = BDNZ CHAIN, DESTBB - These are used to create counter-based
219 /// loops.
220 BDNZ, BDZ,
221
Ulrich Weigand874fc622013-03-26 10:56:22 +0000222 /// F8RC = FADDRTZ F8RC, F8RC - This is an FADD done with rounding
223 /// towards zero. Used only as part of the long double-to-int
224 /// conversion sequence.
Dale Johannesen666323e2007-10-10 01:01:31 +0000225 FADDRTZ,
226
Ulrich Weigand874fc622013-03-26 10:56:22 +0000227 /// F8RC = MFFS - This moves the FPSCR (not modeled) into the register.
228 MFFS,
Evan Cheng51096af2008-04-19 01:30:48 +0000229
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000230 /// TC_RETURN - A tail call return.
231 /// operand #0 chain
232 /// operand #1 callee (register or absolute)
233 /// operand #2 stack adjustment
234 /// operand #3 optional in flag
Dan Gohman48b185d2009-09-25 20:36:54 +0000235 TC_RETURN,
236
Hal Finkel5ab37802012-08-28 02:10:27 +0000237 /// ch, gl = CR6[UN]SET ch, inglue - Toggle CR bit 6 for SVR4 vararg calls
238 CR6SET,
239 CR6UNSET,
240
Roman Divacky8854e762013-12-22 09:48:38 +0000241 /// GPRC = address of _GLOBAL_OFFSET_TABLE_. Used by initial-exec TLS
242 /// on PPC32.
Roman Divacky32143e22013-12-20 18:08:54 +0000243 PPC32_GOT,
244
Hal Finkel7c8ae532014-07-25 17:47:22 +0000245 /// GPRC = address of _GLOBAL_OFFSET_TABLE_. Used by general dynamic and
Hal Finkel07462112015-02-25 18:06:45 +0000246 /// local dynamic TLS on PPC32.
Hal Finkel7c8ae532014-07-25 17:47:22 +0000247 PPC32_PICGOT,
248
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000249 /// G8RC = ADDIS_GOT_TPREL_HA %X2, Symbol - Used by the initial-exec
250 /// TLS model, produces an ADDIS8 instruction that adds the GOT
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000251 /// base to sym\@got\@tprel\@ha.
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000252 ADDIS_GOT_TPREL_HA,
253
254 /// G8RC = LD_GOT_TPREL_L Symbol, G8RReg - Used by the initial-exec
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000255 /// TLS model, produces a LD instruction with base register G8RReg
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000256 /// and offset sym\@got\@tprel\@l. This completes the addition that
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000257 /// finds the offset of "sym" relative to the thread pointer.
258 LD_GOT_TPREL_L,
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000259
260 /// G8RC = ADD_TLS G8RReg, Symbol - Used by the initial-exec TLS
261 /// model, produces an ADD instruction that adds the contents of
262 /// G8RReg to the thread pointer. Symbol contains a relocation
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000263 /// sym\@tls which is to be replaced by the thread pointer and
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000264 /// identifies to the linker that the instruction is part of a
265 /// TLS sequence.
266 ADD_TLS,
267
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000268 /// G8RC = ADDIS_TLSGD_HA %X2, Symbol - For the general-dynamic TLS
269 /// model, produces an ADDIS8 instruction that adds the GOT base
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000270 /// register to sym\@got\@tlsgd\@ha.
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000271 ADDIS_TLSGD_HA,
272
Bill Schmidt82f1c772015-02-10 19:09:05 +0000273 /// %X3 = ADDI_TLSGD_L G8RReg, Symbol - For the general-dynamic TLS
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000274 /// model, produces an ADDI8 instruction that adds G8RReg to
Bill Schmidt82f1c772015-02-10 19:09:05 +0000275 /// sym\@got\@tlsgd\@l and stores the result in X3. Hidden by
276 /// ADDIS_TLSGD_L_ADDR until after register assignment.
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000277 ADDI_TLSGD_L,
278
Bill Schmidt82f1c772015-02-10 19:09:05 +0000279 /// %X3 = GET_TLS_ADDR %X3, Symbol - For the general-dynamic TLS
280 /// model, produces a call to __tls_get_addr(sym\@tlsgd). Hidden by
281 /// ADDIS_TLSGD_L_ADDR until after register assignment.
282 GET_TLS_ADDR,
283
284 /// G8RC = ADDI_TLSGD_L_ADDR G8RReg, Symbol, Symbol - Op that
285 /// combines ADDI_TLSGD_L and GET_TLS_ADDR until expansion following
286 /// register assignment.
287 ADDI_TLSGD_L_ADDR,
288
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000289 /// G8RC = ADDIS_TLSLD_HA %X2, Symbol - For the local-dynamic TLS
290 /// model, produces an ADDIS8 instruction that adds the GOT base
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000291 /// register to sym\@got\@tlsld\@ha.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000292 ADDIS_TLSLD_HA,
293
Bill Schmidt82f1c772015-02-10 19:09:05 +0000294 /// %X3 = ADDI_TLSLD_L G8RReg, Symbol - For the local-dynamic TLS
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000295 /// model, produces an ADDI8 instruction that adds G8RReg to
Bill Schmidt82f1c772015-02-10 19:09:05 +0000296 /// sym\@got\@tlsld\@l and stores the result in X3. Hidden by
297 /// ADDIS_TLSLD_L_ADDR until after register assignment.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000298 ADDI_TLSLD_L,
299
Bill Schmidt82f1c772015-02-10 19:09:05 +0000300 /// %X3 = GET_TLSLD_ADDR %X3, Symbol - For the local-dynamic TLS
301 /// model, produces a call to __tls_get_addr(sym\@tlsld). Hidden by
302 /// ADDIS_TLSLD_L_ADDR until after register assignment.
303 GET_TLSLD_ADDR,
304
305 /// G8RC = ADDI_TLSLD_L_ADDR G8RReg, Symbol, Symbol - Op that
306 /// combines ADDI_TLSLD_L and GET_TLSLD_ADDR until expansion
307 /// following register assignment.
308 ADDI_TLSLD_L_ADDR,
309
310 /// G8RC = ADDIS_DTPREL_HA %X3, Symbol - For the local-dynamic TLS
311 /// model, produces an ADDIS8 instruction that adds X3 to
312 /// sym\@dtprel\@ha.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000313 ADDIS_DTPREL_HA,
314
315 /// G8RC = ADDI_DTPREL_L G8RReg, Symbol - For the local-dynamic TLS
316 /// model, produces an ADDI8 instruction that adds G8RReg to
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000317 /// sym\@got\@dtprel\@l.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000318 ADDI_DTPREL_L,
319
Bill Schmidt51e79512013-02-20 15:50:31 +0000320 /// VRRC = VADD_SPLAT Elt, EltSize - Temporary node to be expanded
Bill Schmidtc6cbecc2013-02-20 20:41:42 +0000321 /// during instruction selection to optimize a BUILD_VECTOR into
322 /// operations on splats. This is necessary to avoid losing these
323 /// optimizations due to constant folding.
Bill Schmidt51e79512013-02-20 15:50:31 +0000324 VADD_SPLAT,
325
Bill Schmidta87a7e22013-05-14 19:35:45 +0000326 /// CHAIN = SC CHAIN, Imm128 - System call. The 7-bit unsigned
327 /// operand identifies the operating system entry point.
328 SC,
329
Bill Schmidte26236e2015-05-22 16:44:10 +0000330 /// CHAIN = CLRBHRB CHAIN - Clear branch history rolling buffer.
331 CLRBHRB,
332
333 /// GPRC, CHAIN = MFBHRBE CHAIN, Entry, Dummy - Move from branch
334 /// history rolling buffer entry.
335 MFBHRBE,
336
337 /// CHAIN = RFEBB CHAIN, State - Return from event-based branch.
338 RFEBB,
339
Bill Schmidtfae5d712014-12-09 16:35:51 +0000340 /// VSRC, CHAIN = XXSWAPD CHAIN, VSRC - Occurs only for little
341 /// endian. Maps to an xxswapd instruction that corrects an lxvd2x
342 /// or stxvd2x instruction. The chain is necessary because the
343 /// sequence replaces a load and needs to provide the same number
344 /// of outputs.
345 XXSWAPD,
346
Nemanja Ivanoviceebbcb62016-07-12 12:16:27 +0000347 /// An SDNode for swaps that are not associated with any loads/stores
348 /// and thereby have no chain.
349 SWAP_NO_CHAIN,
350
Hal Finkelc93a9a22015-02-25 01:06:45 +0000351 /// QVFPERM = This corresponds to the QPX qvfperm instruction.
352 QVFPERM,
353
354 /// QVGPCI = This corresponds to the QPX qvgpci instruction.
355 QVGPCI,
356
357 /// QVALIGNI = This corresponds to the QPX qvaligni instruction.
358 QVALIGNI,
359
360 /// QVESPLATI = This corresponds to the QPX qvesplati instruction.
361 QVESPLATI,
362
363 /// QBFLT = Access the underlying QPX floating-point boolean
364 /// representation.
365 QBFLT,
366
Owen Andersonb2c80da2011-02-25 21:41:48 +0000367 /// CHAIN = STBRX CHAIN, GPRC, Ptr, Type - This is a
Dan Gohman48b185d2009-09-25 20:36:54 +0000368 /// byte-swapping store instruction. It byte-swaps the low "Type" bits of
369 /// the GPRC input, then stores it through Ptr. Type can be either i16 or
370 /// i32.
Hal Finkele53429a2013-03-31 01:58:02 +0000371 STBRX = ISD::FIRST_TARGET_MEMORY_OPCODE,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000372
373 /// GPRC, CHAIN = LBRX CHAIN, Ptr, Type - This is a
Dan Gohman48b185d2009-09-25 20:36:54 +0000374 /// byte-swapping load instruction. It loads "Type" bits, byte swaps it,
375 /// then puts it in the bottom bits of the GPRC. TYPE can be either i16
376 /// or i32.
Bill Schmidt34627e32012-11-27 17:35:46 +0000377 LBRX,
378
Hal Finkel60c75102013-04-01 15:37:53 +0000379 /// STFIWX - The STFIWX instruction. The first operand is an input token
380 /// chain, then an f64 value to store, then an address to store it to.
381 STFIWX,
382
Hal Finkelbeb296b2013-03-31 10:12:51 +0000383 /// GPRC, CHAIN = LFIWAX CHAIN, Ptr - This is a floating-point
384 /// load which sign-extends from a 32-bit integer value into the
385 /// destination 64-bit register.
386 LFIWAX,
387
Hal Finkelf6d45f22013-04-01 17:52:07 +0000388 /// GPRC, CHAIN = LFIWZX CHAIN, Ptr - This is a floating-point
389 /// load which zero-extends from a 32-bit integer value into the
390 /// destination 64-bit register.
391 LFIWZX,
392
Nemanja Ivanovic11049f82016-10-04 06:59:23 +0000393 /// GPRC, CHAIN = LXSIZX, CHAIN, Ptr, ByteWidth - This is a load of an
394 /// integer smaller than 64 bits into a VSR. The integer is zero-extended.
395 /// This can be used for converting loaded integers to floating point.
396 LXSIZX,
397
398 /// STXSIX - The STXSI[bh]X instruction. The first operand is an input
399 /// chain, then an f64 value to store, then an address to store it to,
400 /// followed by a byte-width for the store.
401 STXSIX,
402
Bill Schmidtfae5d712014-12-09 16:35:51 +0000403 /// VSRC, CHAIN = LXVD2X_LE CHAIN, Ptr - Occurs only for little endian.
404 /// Maps directly to an lxvd2x instruction that will be followed by
405 /// an xxswapd.
406 LXVD2X,
407
408 /// CHAIN = STXVD2X CHAIN, VSRC, Ptr - Occurs only for little endian.
409 /// Maps directly to an stxvd2x instruction that will be preceded by
410 /// an xxswapd.
Hal Finkelc93a9a22015-02-25 01:06:45 +0000411 STXVD2X,
412
413 /// QBRC, CHAIN = QVLFSb CHAIN, Ptr
414 /// The 4xf32 load used for v4i1 constants.
Hal Finkelcf599212015-02-25 21:36:59 +0000415 QVLFSb,
416
417 /// GPRC = TOC_ENTRY GA, TOC
418 /// Loads the entry for GA from the TOC, where the TOC base is given by
419 /// the last operand.
420 TOC_ENTRY
Chris Lattnerf424a662006-01-27 23:34:02 +0000421 };
Eugene Zelenko8187c192017-01-13 00:58:58 +0000422
423 } // end namespace PPCISD
Chris Lattner382f3562006-03-20 06:15:45 +0000424
425 /// Define some predicates that are used for node matching.
426 namespace PPC {
Eugene Zelenko8187c192017-01-13 00:58:58 +0000427
Chris Lattnere8b83b42006-04-06 17:23:16 +0000428 /// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
429 /// VPKUHUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000430 bool isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000431 SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000432
Chris Lattnere8b83b42006-04-06 17:23:16 +0000433 /// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
434 /// VPKUWUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000435 bool isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000436 SelectionDAG &DAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000437
Bill Schmidt5ed84cd2015-05-16 01:02:12 +0000438 /// isVPKUDUMShuffleMask - Return true if this is the shuffle mask for a
439 /// VPKUDUM instruction.
440 bool isVPKUDUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
441 SelectionDAG &DAG);
442
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000443 /// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
444 /// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000445 bool isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000446 unsigned ShuffleKind, SelectionDAG &DAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000447
448 /// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
449 /// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000450 bool isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000451 unsigned ShuffleKind, SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000452
Kit Barton13894c72015-06-25 15:17:40 +0000453 /// isVMRGEOShuffleMask - Return true if this is a shuffle mask suitable for
454 /// a VMRGEW or VMRGOW instruction
455 bool isVMRGEOShuffleMask(ShuffleVectorSDNode *N, bool CheckEven,
456 unsigned ShuffleKind, SelectionDAG &DAG);
Tony Jiang0a429f02017-05-24 23:48:29 +0000457 /// isXXSLDWIShuffleMask - Return true if this is a shuffle mask suitable
458 /// for a XXSLDWI instruction.
459 bool isXXSLDWIShuffleMask(ShuffleVectorSDNode *N, unsigned &ShiftElts,
460 bool &Swap, bool IsLE);
Tony Jiang60c247d2017-05-31 13:09:57 +0000461 /// isXXPERMDIShuffleMask - Return true if this is a shuffle mask suitable
462 /// for a XXPERMDI instruction.
463 bool isXXPERMDIShuffleMask(ShuffleVectorSDNode *N, unsigned &ShiftElts,
464 bool &Swap, bool IsLE);
Tony Jiang0a429f02017-05-24 23:48:29 +0000465
Bill Schmidt42a69362014-08-05 20:47:25 +0000466 /// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the
467 /// shift amount, otherwise return -1.
468 int isVSLDOIShuffleMask(SDNode *N, unsigned ShuffleKind,
469 SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000470
Chris Lattner382f3562006-03-20 06:15:45 +0000471 /// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
472 /// specifies a splat of a single element that is suitable for input to
473 /// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000474 bool isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000475
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +0000476 /// isXXINSERTWMask - Return true if this VECTOR_SHUFFLE can be handled by
477 /// the XXINSERTW instruction introduced in ISA 3.0. This is essentially any
478 /// shuffle of v4f32/v4i32 vectors that just inserts one element from one
479 /// vector into the other. This function will also set a couple of
480 /// output parameters for how much the source vector needs to be shifted and
481 /// what byte number needs to be specified for the instruction to put the
482 /// element in the desired location of the target vector.
483 bool isXXINSERTWMask(ShuffleVectorSDNode *N, unsigned &ShiftElts,
484 unsigned &InsertAtByte, bool &Swap, bool IsLE);
485
Chris Lattner382f3562006-03-20 06:15:45 +0000486 /// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
487 /// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Bill Schmidtf910a062014-06-10 14:35:01 +0000488 unsigned getVSPLTImmediate(SDNode *N, unsigned EltSize, SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000489
Chris Lattner74cf9ff2006-04-12 17:37:20 +0000490 /// get_VSPLTI_elt - If this is a build_vector of constants which can be
Chris Lattnerd71a1f92006-04-08 06:46:53 +0000491 /// formed by using a vspltis[bhw] instruction of the specified element
492 /// size, return the constant being splatted. The ByteSize field indicates
493 /// the number of bytes of each element [124] -> [bhw].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000494 SDValue get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG);
Hal Finkelc93a9a22015-02-25 01:06:45 +0000495
496 /// If this is a qvaligni shuffle mask, return the shift
497 /// amount, otherwise return -1.
498 int isQVALIGNIShuffleMask(SDNode *N);
Eugene Zelenko8187c192017-01-13 00:58:58 +0000499
500 } // end namespace PPC
Owen Andersonb2c80da2011-02-25 21:41:48 +0000501
Nate Begeman6cca84e2005-10-16 05:39:50 +0000502 class PPCTargetLowering : public TargetLowering {
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000503 const PPCSubtarget &Subtarget;
Dan Gohman31ae5862010-04-17 14:41:14 +0000504
Chris Lattnerf22556d2005-08-16 17:14:42 +0000505 public:
Eric Christophercccae792015-01-30 22:02:31 +0000506 explicit PPCTargetLowering(const PPCTargetMachine &TM,
507 const PPCSubtarget &STI);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000508
Chris Lattner347ed8a2006-01-09 23:52:17 +0000509 /// getTargetNodeName() - This method returns the name of a target specific
510 /// DAG node.
Craig Topper0d3fa922014-04-29 07:57:37 +0000511 const char *getTargetNodeName(unsigned Opcode) const override;
Chris Lattnera801fced2006-11-08 02:15:41 +0000512
Nemanja Ivanovic44513e52016-07-05 09:22:29 +0000513 /// getPreferredVectorAction - The code we generate when vector types are
514 /// legalized by promoting the integer element type is often much worse
515 /// than code we generate if we widen the type for applicable vector types.
516 /// The issue with promoting is that the vector is scalaraized, individual
517 /// elements promoted and then the vector is rebuilt. So say we load a pair
518 /// of v4i8's and shuffle them. This will turn into a mess of 8 extending
519 /// loads, moves back into VSR's (or memory ops if we don't have moves) and
520 /// then the VPERM for the shuffle. All in all a very slow sequence.
521 TargetLoweringBase::LegalizeTypeAction getPreferredVectorAction(EVT VT)
522 const override {
Sanjay Patel1ed771f2016-09-14 16:37:15 +0000523 if (VT.getScalarSizeInBits() % 8 == 0)
Nemanja Ivanovic44513e52016-07-05 09:22:29 +0000524 return TypeWidenVector;
525 return TargetLoweringBase::getPreferredVectorAction(VT);
526 }
Eugene Zelenko8187c192017-01-13 00:58:58 +0000527
Petar Jovanovic280f7102015-12-14 17:57:33 +0000528 bool useSoftFloat() const override;
529
Mehdi Aminieaabc512015-07-09 15:12:23 +0000530 MVT getScalarShiftAmountTy(const DataLayout &, EVT) const override {
Mehdi Amini9639d652015-07-09 02:09:20 +0000531 return MVT::i32;
532 }
Owen Andersonb2c80da2011-02-25 21:41:48 +0000533
Hal Finkel9bb61de2015-01-05 05:24:42 +0000534 bool isCheapToSpeculateCttz() const override {
535 return true;
536 }
537
538 bool isCheapToSpeculateCtlz() const override {
539 return true;
540 }
541
Pierre Gousseau051db7d2016-08-16 13:53:53 +0000542 bool isCtlzFast() const override {
543 return true;
544 }
545
Hal Finkel5ef4b032016-09-02 02:58:25 +0000546 bool hasAndNotCompare(SDValue) const override {
547 return true;
548 }
549
Sanjay Patelb2f16212017-04-05 14:09:39 +0000550 bool convertSetCCLogicToBitwiseLogic(EVT VT) const override {
551 return VT.isScalarInteger();
552 }
553
Chuang-Yu Cheng98c18942016-04-08 12:04:32 +0000554 bool supportSplitCSR(MachineFunction *MF) const override {
555 return
556 MF->getFunction()->getCallingConv() == CallingConv::CXX_FAST_TLS &&
557 MF->getFunction()->hasFnAttribute(Attribute::NoUnwind);
558 }
559
560 void initializeSplitCSR(MachineBasicBlock *Entry) const override;
561
562 void insertCopiesSplitCSR(
563 MachineBasicBlock *Entry,
564 const SmallVectorImpl<MachineBasicBlock *> &Exits) const override;
565
Scott Michela6729e82008-03-10 15:42:14 +0000566 /// getSetCCResultType - Return the ISD::SETCC ValueType
Mehdi Amini44ede332015-07-09 02:09:04 +0000567 EVT getSetCCResultType(const DataLayout &DL, LLVMContext &Context,
568 EVT VT) const override;
Scott Michela6729e82008-03-10 15:42:14 +0000569
Hal Finkel62ac7362014-09-19 11:42:56 +0000570 /// Return true if target always beneficiates from combining into FMA for a
571 /// given value type. This must typically return false on targets where FMA
572 /// takes more cycles to execute than FADD.
573 bool enableAggressiveFMAFusion(EVT VT) const override;
574
Chris Lattnera801fced2006-11-08 02:15:41 +0000575 /// getPreIndexedAddressParts - returns true by value, base pointer and
576 /// offset pointer and addressing mode by reference if the node's address
577 /// can be legally represented as pre-indexed load / store address.
Craig Topper0d3fa922014-04-29 07:57:37 +0000578 bool getPreIndexedAddressParts(SDNode *N, SDValue &Base,
579 SDValue &Offset,
580 ISD::MemIndexedMode &AM,
581 SelectionDAG &DAG) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000582
Chris Lattnera801fced2006-11-08 02:15:41 +0000583 /// SelectAddressRegReg - Given the specified addressed, check to see if it
584 /// can be represented as an indexed [r+r] operation. Returns false if it
585 /// can be more efficiently represented with [r+imm].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000586 bool SelectAddressRegReg(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +0000587 SelectionDAG &DAG) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000588
Chris Lattnera801fced2006-11-08 02:15:41 +0000589 /// SelectAddressRegImm - Returns true if the address N can be represented
590 /// by a base register plus a signed 16-bit displacement [r+imm], and if it
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000591 /// is not better represented as reg+reg. If Aligned is true, only accept
592 /// displacements suitable for STD and friends, i.e. multiples of 4.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000593 bool SelectAddressRegImm(SDValue N, SDValue &Disp, SDValue &Base,
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000594 SelectionDAG &DAG, bool Aligned) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000595
Chris Lattnera801fced2006-11-08 02:15:41 +0000596 /// SelectAddressRegRegOnly - Given the specified addressed, force it to be
597 /// represented as an indexed [r+r] operation.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000598 bool SelectAddressRegRegOnly(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +0000599 SelectionDAG &DAG) const;
Chris Lattnera801fced2006-11-08 02:15:41 +0000600
Craig Topper0d3fa922014-04-29 07:57:37 +0000601 Sched::Preference getSchedulingPreference(SDNode *N) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000602
Chris Lattnerf3d06c62005-08-26 00:52:45 +0000603 /// LowerOperation - Provide custom lowering hooks for some operations.
604 ///
Craig Topper0d3fa922014-04-29 07:57:37 +0000605 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
Chris Lattner57ee7c62007-11-28 18:44:47 +0000606
Duncan Sands6ed40142008-12-01 11:39:25 +0000607 /// ReplaceNodeResults - Replace the results of node with an illegal result
608 /// type with new values built out of custom code.
609 ///
Craig Topper0d3fa922014-04-29 07:57:37 +0000610 void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
611 SelectionDAG &DAG) const override;
Duncan Sands6ed40142008-12-01 11:39:25 +0000612
Bill Schmidtfae5d712014-12-09 16:35:51 +0000613 SDValue expandVSXLoadForLE(SDNode *N, DAGCombinerInfo &DCI) const;
614 SDValue expandVSXStoreForLE(SDNode *N, DAGCombinerInfo &DCI) const;
615
Craig Topper0d3fa922014-04-29 07:57:37 +0000616 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000617
Hal Finkel13d104b2014-12-11 18:37:52 +0000618 SDValue BuildSDIVPow2(SDNode *N, const APInt &Divisor, SelectionDAG &DAG,
619 std::vector<SDNode *> *Created) const override;
620
Pat Gavlina717f252015-07-09 17:40:29 +0000621 unsigned getRegisterByName(const char* RegName, EVT VT,
622 SelectionDAG &DAG) const override;
Hal Finkel0d8db462014-05-11 19:29:11 +0000623
Jay Foada0653a32014-05-14 21:14:37 +0000624 void computeKnownBitsForTargetNode(const SDValue Op,
Craig Topperd0af7e82017-04-28 05:31:46 +0000625 KnownBits &Known,
Simon Pilgrim37b536e2017-03-31 11:24:16 +0000626 const APInt &DemandedElts,
Jay Foada0653a32014-05-14 21:14:37 +0000627 const SelectionDAG &DAG,
628 unsigned Depth = 0) const override;
Nate Begeman78afac22005-10-18 23:23:37 +0000629
Hal Finkel57725662015-01-03 17:58:24 +0000630 unsigned getPrefLoopAlignment(MachineLoop *ML) const override;
631
James Y Knightf44fc522016-03-16 22:12:04 +0000632 bool shouldInsertFencesForAtomic(const Instruction *I) const override {
633 return true;
634 }
635
Tim Shen04de70d2017-05-09 15:27:17 +0000636 Instruction *emitLeadingFence(IRBuilder<> &Builder, Instruction *Inst,
637 AtomicOrdering Ord) const override;
638 Instruction *emitTrailingFence(IRBuilder<> &Builder, Instruction *Inst,
639 AtomicOrdering Ord) const override;
Robin Morisset22129962014-09-23 20:46:49 +0000640
Craig Topper0d3fa922014-04-29 07:57:37 +0000641 MachineBasicBlock *
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000642 EmitInstrWithCustomInserter(MachineInstr &MI,
643 MachineBasicBlock *MBB) const override;
644 MachineBasicBlock *EmitAtomicBinary(MachineInstr &MI,
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +0000645 MachineBasicBlock *MBB,
646 unsigned AtomicSize,
Hal Finkel57282002016-08-28 16:17:58 +0000647 unsigned BinOpcode,
648 unsigned CmpOpcode = 0,
649 unsigned CmpPred = 0) const;
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000650 MachineBasicBlock *EmitPartwordAtomicBinary(MachineInstr &MI,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000651 MachineBasicBlock *MBB,
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000652 bool is8bit,
Hal Finkel57282002016-08-28 16:17:58 +0000653 unsigned Opcode,
654 unsigned CmpOpcode = 0,
655 unsigned CmpPred = 0) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000656
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000657 MachineBasicBlock *emitEHSjLjSetJmp(MachineInstr &MI,
Hal Finkel756810f2013-03-21 21:37:52 +0000658 MachineBasicBlock *MBB) const;
659
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000660 MachineBasicBlock *emitEHSjLjLongJmp(MachineInstr &MI,
Hal Finkel756810f2013-03-21 21:37:52 +0000661 MachineBasicBlock *MBB) const;
662
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000663 ConstraintType getConstraintType(StringRef Constraint) const override;
John Thompsone8360b72010-10-29 17:29:13 +0000664
665 /// Examine constraint string and operand type and determine a weight value.
666 /// The operand object must already have been set up with the operand type.
667 ConstraintWeight getSingleConstraintMatchWeight(
Craig Topper0d3fa922014-04-29 07:57:37 +0000668 AsmOperandInfo &info, const char *constraint) const override;
John Thompsone8360b72010-10-29 17:29:13 +0000669
Eric Christopher11e4df72015-02-26 22:38:43 +0000670 std::pair<unsigned, const TargetRegisterClass *>
671 getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000672 StringRef Constraint, MVT VT) const override;
Evan Cheng2dd2c652006-03-13 23:20:37 +0000673
Dale Johannesencbde4c22008-02-28 22:31:51 +0000674 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
675 /// function arguments in the caller parameter area. This is the actual
676 /// alignment, not its logarithm.
Mehdi Amini5c183d52015-07-09 02:09:28 +0000677 unsigned getByValTypeAlignment(Type *Ty,
678 const DataLayout &DL) const override;
Dale Johannesencbde4c22008-02-28 22:31:51 +0000679
Chris Lattnerd8c9cb92007-08-25 00:47:38 +0000680 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesence97d552010-06-25 21:55:36 +0000681 /// vector. If it is invalid, don't add anything to Ops.
Craig Topper0d3fa922014-04-29 07:57:37 +0000682 void LowerAsmOperandForConstraint(SDValue Op,
683 std::string &Constraint,
684 std::vector<SDValue> &Ops,
685 SelectionDAG &DAG) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000686
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000687 unsigned
688 getInlineAsmMemConstraint(StringRef ConstraintCode) const override {
Daniel Sanders08288602015-03-17 11:09:13 +0000689 if (ConstraintCode == "es")
690 return InlineAsm::Constraint_es;
691 else if (ConstraintCode == "o")
692 return InlineAsm::Constraint_o;
693 else if (ConstraintCode == "Q")
694 return InlineAsm::Constraint_Q;
695 else if (ConstraintCode == "Z")
696 return InlineAsm::Constraint_Z;
697 else if (ConstraintCode == "Zy")
698 return InlineAsm::Constraint_Zy;
699 return TargetLowering::getInlineAsmMemConstraint(ConstraintCode);
Daniel Sandersbf5b80f2015-03-16 13:13:41 +0000700 }
701
Chris Lattner1eb94d92007-03-30 23:15:24 +0000702 /// isLegalAddressingMode - Return true if the addressing mode represented
703 /// by AM is legal for this target, for a load/store of the specified type.
Mehdi Amini0cdec1e2015-07-09 02:09:40 +0000704 bool isLegalAddressingMode(const DataLayout &DL, const AddrMode &AM,
705 Type *Ty, unsigned AS) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000706
Hal Finkel34974ed2014-04-12 21:52:38 +0000707 /// isLegalICmpImmediate - Return true if the specified immediate is legal
708 /// icmp immediate, that is the target has icmp instructions which can
709 /// compare a register against the immediate without having to materialize
710 /// the immediate into a register.
711 bool isLegalICmpImmediate(int64_t Imm) const override;
712
713 /// isLegalAddImmediate - Return true if the specified immediate is legal
714 /// add immediate, that is the target has add instructions which can
715 /// add a register and the immediate without having to materialize
716 /// the immediate into a register.
717 bool isLegalAddImmediate(int64_t Imm) const override;
718
719 /// isTruncateFree - Return true if it's free to truncate a value of
720 /// type Ty1 to type Ty2. e.g. On PPC it's free to truncate a i64 value in
721 /// register X1 to i32 by referencing its sub-register R1.
722 bool isTruncateFree(Type *Ty1, Type *Ty2) const override;
723 bool isTruncateFree(EVT VT1, EVT VT2) const override;
724
Hal Finkel5d5d1532015-01-10 08:21:59 +0000725 bool isZExtFree(SDValue Val, EVT VT2) const override;
726
Olivier Sallenave32509692015-01-13 15:06:36 +0000727 bool isFPExtFree(EVT VT) const override;
728
Hal Finkel34974ed2014-04-12 21:52:38 +0000729 /// \brief Returns true if it is beneficial to convert a load of a constant
730 /// to just the constant itself.
731 bool shouldConvertConstantLoadToIntImm(const APInt &Imm,
732 Type *Ty) const override;
733
Sanjay Patel066f3202017-03-04 19:18:09 +0000734 bool convertSelectOfConstantsToMath() const override {
735 return true;
736 }
737
Craig Topper0d3fa922014-04-29 07:57:37 +0000738 bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000739
Hal Finkel46ef7ce2014-08-13 01:15:40 +0000740 bool getTgtMemIntrinsic(IntrinsicInfo &Info,
741 const CallInst &I,
742 unsigned Intrinsic) const override;
743
Evan Chengd9929f02010-04-01 20:10:42 +0000744 /// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +0000745 /// and store operations as a result of memset, memcpy, and memmove
746 /// lowering. If DstAlign is zero that means it's safe to destination
747 /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
748 /// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +0000749 /// probably because the source does not need to be loaded. If 'IsMemset' is
750 /// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
751 /// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
752 /// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +0000753 /// It returns EVT::Other if the type should be determined using generic
754 /// target-independent logic.
Craig Topper0d3fa922014-04-29 07:57:37 +0000755 EVT
NAKAMURA Takumidcc66452013-05-15 18:01:28 +0000756 getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +0000757 bool IsMemset, bool ZeroMemset, bool MemcpyStrSrc,
Craig Topper0d3fa922014-04-29 07:57:37 +0000758 MachineFunction &MF) const override;
Dan Gohmanc14e5222008-10-21 03:41:46 +0000759
Hal Finkel8d7fbc92013-03-15 15:27:13 +0000760 /// Is unaligned memory access allowed for the given type, and is it fast
761 /// relative to software emulation.
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000762 bool allowsMisalignedMemoryAccesses(EVT VT,
763 unsigned AddrSpace,
764 unsigned Align = 1,
765 bool *Fast = nullptr) const override;
Hal Finkel8d7fbc92013-03-15 15:27:13 +0000766
Stephen Lin73de7bf2013-07-09 18:16:56 +0000767 /// isFMAFasterThanFMulAndFAdd - Return true if an FMA operation is faster
768 /// than a pair of fmul and fadd instructions. fmuladd intrinsics will be
769 /// expanded to FMAs when this method returns true, otherwise fmuladd is
770 /// expanded to fmul + fadd.
Craig Topper0d3fa922014-04-29 07:57:37 +0000771 bool isFMAFasterThanFMulAndFAdd(EVT VT) const override;
Hal Finkel0a479ae2012-06-22 00:49:52 +0000772
Hal Finkel934361a2015-01-14 01:07:51 +0000773 const MCPhysReg *getScratchRegisters(CallingConv::ID CC) const override;
774
Hal Finkelb4240ca2014-03-31 17:48:16 +0000775 // Should we expand the build vector with shuffles?
Craig Topper0d3fa922014-04-29 07:57:37 +0000776 bool
Hal Finkelb4240ca2014-03-31 17:48:16 +0000777 shouldExpandBuildVectorWithShuffles(EVT VT,
Craig Topper0d3fa922014-04-29 07:57:37 +0000778 unsigned DefinedValues) const override;
Hal Finkelb4240ca2014-03-31 17:48:16 +0000779
Bill Schmidt0cf702f2013-07-30 00:50:39 +0000780 /// createFastISel - This method returns a target-specific FastISel object,
781 /// or null if the target does not support "fast" instruction selection.
Craig Topper0d3fa922014-04-29 07:57:37 +0000782 FastISel *createFastISel(FunctionLoweringInfo &FuncInfo,
783 const TargetLibraryInfo *LibInfo) const override;
Bill Schmidt0cf702f2013-07-30 00:50:39 +0000784
Ulrich Weigand85d5df22014-07-21 00:13:26 +0000785 /// \brief Returns true if an argument of type Ty needs to be passed in a
786 /// contiguous block of registers in calling convention CallConv.
787 bool functionArgumentNeedsConsecutiveRegisters(
788 Type *Ty, CallingConv::ID CallConv, bool isVarArg) const override {
789 // We support any array type as "consecutive" block in the parameter
790 // save area. The element type defines the alignment requirement and
791 // whether the argument should go in GPRs, FPRs, or VRs if available.
792 //
793 // Note that clang uses this capability both to implement the ELFv2
794 // homogeneous float/vector aggregate ABI, and to avoid having to use
795 // "byval" when passing aggregates that might fully fit in registers.
796 return Ty->isArrayTy();
797 }
798
Joseph Tremouletf748c892015-11-07 01:11:31 +0000799 /// If a physical register, this returns the register that receives the
800 /// exception address on entry to an EH pad.
801 unsigned
802 getExceptionPointerRegister(const Constant *PersonalityFn) const override;
Hal Finkeled844c42015-01-06 22:31:02 +0000803
Joseph Tremouletf748c892015-11-07 01:11:31 +0000804 /// If a physical register, this returns the register that receives the
805 /// exception typeid on entry to a landing pad.
806 unsigned
807 getExceptionSelectorRegister(const Constant *PersonalityFn) const override;
808
Tim Shena1d8bc52016-04-19 20:14:52 +0000809 /// Override to support customized stack guard loading.
810 bool useLoadStackGuardNode() const override;
811 void insertSSPDeclarations(Module &M) const override;
812
Ehsan Amiric90b02c2016-10-24 17:31:09 +0000813 bool isFPImmLegal(const APFloat &Imm, EVT VT) const override;
Joerg Sonnenberger8c1a9ac2016-11-16 00:37:30 +0000814
815 unsigned getJumpTableEncoding() const override;
816 bool isJumpTableRelative() const override;
817 SDValue getPICJumpTableRelocBase(SDValue Table,
818 SelectionDAG &DAG) const override;
819 const MCExpr *getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
820 unsigned JTI,
821 MCContext &Ctx) const override;
822
Joseph Tremouletf748c892015-11-07 01:11:31 +0000823 private:
Hal Finkeled844c42015-01-06 22:31:02 +0000824 struct ReuseLoadInfo {
825 SDValue Ptr;
826 SDValue Chain;
827 SDValue ResChain;
828 MachinePointerInfo MPI;
Eugene Zelenko8187c192017-01-13 00:58:58 +0000829 bool IsDereferenceable = false;
830 bool IsInvariant = false;
831 unsigned Alignment = 0;
Hal Finkeled844c42015-01-06 22:31:02 +0000832 AAMDNodes AAInfo;
Eugene Zelenko8187c192017-01-13 00:58:58 +0000833 const MDNode *Ranges = nullptr;
Hal Finkeled844c42015-01-06 22:31:02 +0000834
Eugene Zelenko8187c192017-01-13 00:58:58 +0000835 ReuseLoadInfo() = default;
Justin Lebaradbf09e2016-09-11 01:38:58 +0000836
837 MachineMemOperand::Flags MMOFlags() const {
838 MachineMemOperand::Flags F = MachineMemOperand::MONone;
839 if (IsDereferenceable)
840 F |= MachineMemOperand::MODereferenceable;
841 if (IsInvariant)
842 F |= MachineMemOperand::MOInvariant;
843 return F;
844 }
Hal Finkeled844c42015-01-06 22:31:02 +0000845 };
846
847 bool canReuseLoadAddress(SDValue Op, EVT MemVT, ReuseLoadInfo &RLI,
Hal Finkel6c392692015-01-09 01:34:30 +0000848 SelectionDAG &DAG,
849 ISD::LoadExtType ET = ISD::NON_EXTLOAD) const;
Hal Finkeled844c42015-01-06 22:31:02 +0000850 void spliceIntoChain(SDValue ResChain, SDValue NewResChain,
851 SelectionDAG &DAG) const;
852
853 void LowerFP_TO_INTForReuse(SDValue Op, ReuseLoadInfo &RLI,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000854 SelectionDAG &DAG, const SDLoc &dl) const;
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +0000855 SDValue LowerFP_TO_INTDirectMove(SDValue Op, SelectionDAG &DAG,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000856 const SDLoc &dl) const;
Guozhi Wei1fd553c2016-12-12 22:09:02 +0000857
858 bool directMoveIsProfitable(const SDValue &Op) const;
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +0000859 SDValue LowerINT_TO_FPDirectMove(SDValue Op, SelectionDAG &DAG,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000860 const SDLoc &dl) const;
Hal Finkeled844c42015-01-06 22:31:02 +0000861
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000862 SDValue getFramePointerFrameIndex(SelectionDAG & DAG) const;
863 SDValue getReturnAddrFrameIndex(SelectionDAG & DAG) const;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000864
Evan Cheng67a69dd2010-01-27 00:07:07 +0000865 bool
866 IsEligibleForTailCallOptimization(SDValue Callee,
867 CallingConv::ID CalleeCC,
868 bool isVarArg,
869 const SmallVectorImpl<ISD::InputArg> &Ins,
870 SelectionDAG& DAG) const;
871
Chuang-Yu Cheng2e5973e2016-04-06 02:04:38 +0000872 bool
873 IsEligibleForTailCallOptimization_64SVR4(
874 SDValue Callee,
875 CallingConv::ID CalleeCC,
876 ImmutableCallSite *CS,
877 bool isVarArg,
878 const SmallVectorImpl<ISD::OutputArg> &Outs,
879 const SmallVectorImpl<ISD::InputArg> &Ins,
880 SelectionDAG& DAG) const;
881
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000882 SDValue EmitTailCallLoadFPAndRetAddr(SelectionDAG &DAG, int SPDiff,
883 SDValue Chain, SDValue &LROpOut,
Eric Christophere0d09ba2016-07-07 01:08:21 +0000884 SDValue &FPOpOut,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000885 const SDLoc &dl) const;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000886
Dan Gohman21cea8a2010-04-17 15:26:15 +0000887 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
888 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
889 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
890 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Roman Divackye3f15c982012-06-04 17:36:38 +0000891 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000892 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000893 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
894 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const;
Duncan Sandsa0984362011-09-06 13:37:06 +0000895 SDValue LowerINIT_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
896 SDValue LowerADJUST_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
Eric Christopherb976a392016-07-07 00:39:27 +0000897 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) const;
898 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) const;
899 SDValue LowerVACOPY(SDValue Op, SelectionDAG &DAG) const;
900 SDValue LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG) const;
901 SDValue LowerGET_DYNAMIC_AREA_OFFSET(SDValue Op, SelectionDAG &DAG) const;
902 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const;
Hal Finkel5081ac22016-09-01 10:28:47 +0000903 SDValue LowerEH_DWARF_CFA(SDValue Op, SelectionDAG &DAG) const;
Hal Finkel940ab932014-02-28 00:27:01 +0000904 SDValue LowerLOAD(SDValue Op, SelectionDAG &DAG) const;
905 SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const;
906 SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000907 SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000908 SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
909 const SDLoc &dl) const;
Hal Finkelf6d45f22013-04-01 17:52:07 +0000910 SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000911 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
912 SDValue LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const;
913 SDValue LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const;
914 SDValue LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const;
915 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const;
916 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const;
Nemanja Ivanovicd5deb482016-09-14 14:19:09 +0000917 SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
Hal Finkelc93a9a22015-02-25 01:06:45 +0000918 SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000919 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
Tim Shen3bef27c2017-05-16 20:18:06 +0000920 SDValue LowerINTRINSIC_VOID(SDValue Op, SelectionDAG &DAG) const;
Tony Jiang30a49d12017-06-12 17:58:42 +0000921 SDValue LowerREM(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000922 SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const;
Hal Finkel5c0d1452014-03-30 13:22:59 +0000923 SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000924 SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000925
Hal Finkelc93a9a22015-02-25 01:06:45 +0000926 SDValue LowerVectorLoad(SDValue Op, SelectionDAG &DAG) const;
927 SDValue LowerVectorStore(SDValue Op, SelectionDAG &DAG) const;
928
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000929 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000930 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000931 const SmallVectorImpl<ISD::InputArg> &Ins,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000932 const SDLoc &dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000933 SmallVectorImpl<SDValue> &InVals) const;
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000934 SDValue FinishCall(CallingConv::ID CallConv, const SDLoc &dl,
Eric Christopher2454a3b2016-07-07 01:08:23 +0000935 bool isTailCall, bool isVarArg, bool isPatchPoint,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000936 bool hasNest, SelectionDAG &DAG,
937 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Hal Finkele2ab0f12015-01-15 21:17:34 +0000938 SDValue InFlag, SDValue Chain, SDValue CallSeqStart,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000939 SDValue &Callee, int SPDiff, unsigned NumBytes,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000940 const SmallVectorImpl<ISD::InputArg> &Ins,
Hal Finkele2ab0f12015-01-15 21:17:34 +0000941 SmallVectorImpl<SDValue> &InVals,
942 ImmutableCallSite *CS) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000943
Craig Topper0d3fa922014-04-29 07:57:37 +0000944 SDValue
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000945 LowerFormalArguments(SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
946 const SmallVectorImpl<ISD::InputArg> &Ins,
947 const SDLoc &dl, SelectionDAG &DAG,
948 SmallVectorImpl<SDValue> &InVals) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000949
Eugene Zelenko8187c192017-01-13 00:58:58 +0000950 SDValue LowerCall(TargetLowering::CallLoweringInfo &CLI,
951 SmallVectorImpl<SDValue> &InVals) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000952
Eugene Zelenko8187c192017-01-13 00:58:58 +0000953 bool CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
954 bool isVarArg,
955 const SmallVectorImpl<ISD::OutputArg> &Outs,
956 LLVMContext &Context) const override;
Hal Finkel450128a2011-10-14 19:51:36 +0000957
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000958 SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
959 const SmallVectorImpl<ISD::OutputArg> &Outs,
960 const SmallVectorImpl<SDValue> &OutVals,
961 const SDLoc &dl, SelectionDAG &DAG) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000962
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000963 SDValue extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
964 SelectionDAG &DAG, SDValue ArgVal,
965 const SDLoc &dl) const;
Bill Schmidt57d6de52012-10-23 15:51:16 +0000966
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000967 SDValue LowerFormalArguments_Darwin(
968 SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
969 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl,
970 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const;
971 SDValue LowerFormalArguments_64SVR4(
972 SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
973 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl,
974 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const;
975 SDValue LowerFormalArguments_32SVR4(
976 SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
977 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl,
978 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000979
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000980 SDValue createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
981 SDValue CallSeqStart,
982 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
983 const SDLoc &dl) const;
Bill Schmidt57d6de52012-10-23 15:51:16 +0000984
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000985 SDValue LowerCall_Darwin(SDValue Chain, SDValue Callee,
986 CallingConv::ID CallConv, bool isVarArg,
Eric Christopher2454a3b2016-07-07 01:08:23 +0000987 bool isTailCall, bool isPatchPoint,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000988 const SmallVectorImpl<ISD::OutputArg> &Outs,
989 const SmallVectorImpl<SDValue> &OutVals,
990 const SmallVectorImpl<ISD::InputArg> &Ins,
991 const SDLoc &dl, SelectionDAG &DAG,
992 SmallVectorImpl<SDValue> &InVals,
993 ImmutableCallSite *CS) const;
994 SDValue LowerCall_64SVR4(SDValue Chain, SDValue Callee,
995 CallingConv::ID CallConv, bool isVarArg,
Eric Christopher2454a3b2016-07-07 01:08:23 +0000996 bool isTailCall, bool isPatchPoint,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000997 const SmallVectorImpl<ISD::OutputArg> &Outs,
998 const SmallVectorImpl<SDValue> &OutVals,
999 const SmallVectorImpl<ISD::InputArg> &Ins,
1000 const SDLoc &dl, SelectionDAG &DAG,
1001 SmallVectorImpl<SDValue> &InVals,
1002 ImmutableCallSite *CS) const;
1003 SDValue LowerCall_32SVR4(SDValue Chain, SDValue Callee,
1004 CallingConv::ID CallConv, bool isVarArg,
Eric Christopher2454a3b2016-07-07 01:08:23 +00001005 bool isTailCall, bool isPatchPoint,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001006 const SmallVectorImpl<ISD::OutputArg> &Outs,
1007 const SmallVectorImpl<SDValue> &OutVals,
1008 const SmallVectorImpl<ISD::InputArg> &Ins,
1009 const SDLoc &dl, SelectionDAG &DAG,
1010 SmallVectorImpl<SDValue> &InVals,
1011 ImmutableCallSite *CS) const;
Hal Finkel756810f2013-03-21 21:37:52 +00001012
1013 SDValue lowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const;
1014 SDValue lowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const;
Hal Finkel2e103312013-04-03 04:01:11 +00001015
Hal Finkel940ab932014-02-28 00:27:01 +00001016 SDValue DAGCombineExtBoolTrunc(SDNode *N, DAGCombinerInfo &DCI) const;
Nemanja Ivanovic44513e52016-07-05 09:22:29 +00001017 SDValue DAGCombineBuildVector(SDNode *N, DAGCombinerInfo &DCI) const;
Hal Finkel940ab932014-02-28 00:27:01 +00001018 SDValue DAGCombineTruncBoolExt(SDNode *N, DAGCombinerInfo &DCI) const;
Hal Finkel5efb9182015-01-06 06:01:57 +00001019 SDValue combineFPToIntToFP(SDNode *N, DAGCombinerInfo &DCI) const;
Tim Shen10c64e62017-05-12 19:25:37 +00001020 SDValue combineSHL(SDNode *N, DAGCombinerInfo &DCI) const;
1021 SDValue combineSRA(SDNode *N, DAGCombinerInfo &DCI) const;
1022 SDValue combineSRL(SDNode *N, DAGCombinerInfo &DCI) const;
Sanjay Patelbdf1e382014-09-26 23:01:47 +00001023
Ehsan Amiri85818682016-11-18 10:41:44 +00001024 /// ConvertSETCCToSubtract - looks at SETCC that compares ints. It replaces
1025 /// SETCC with integer subtraction when (1) there is a legal way of doing it
1026 /// (2) keeping the result of comparison in GPR has performance benefit.
1027 SDValue ConvertSETCCToSubtract(SDNode *N, DAGCombinerInfo &DCI) const;
1028
Evandro Menezes21f9ce12016-11-10 23:31:06 +00001029 SDValue getSqrtEstimate(SDValue Operand, SelectionDAG &DAG, int Enabled,
1030 int &RefinementSteps, bool &UseOneConstNR,
1031 bool Reciprocal) const override;
Sanjay Patel0051efc2016-10-20 16:55:45 +00001032 SDValue getRecipEstimate(SDValue Operand, SelectionDAG &DAG, int Enabled,
1033 int &RefinementSteps) const override;
Sanjay Patel1dd15592015-07-28 23:05:48 +00001034 unsigned combineRepeatedFPDivisors() const override;
Bill Schmidt8c3976e2013-08-26 20:11:46 +00001035
1036 CCAssignFn *useFastISelCCs(unsigned Flag) const;
Nemanja Ivanovic8c11e792016-11-29 23:36:03 +00001037
1038 SDValue
Eugene Zelenko8187c192017-01-13 00:58:58 +00001039 combineElementTruncationToVectorTruncation(SDNode *N,
1040 DAGCombinerInfo &DCI) const;
Chris Lattnerf22556d2005-08-16 17:14:42 +00001041 };
Bill Schmidt230b4512013-06-12 16:39:22 +00001042
Bill Schmidt0cf702f2013-07-30 00:50:39 +00001043 namespace PPC {
Eugene Zelenko8187c192017-01-13 00:58:58 +00001044
Bill Schmidt0cf702f2013-07-30 00:50:39 +00001045 FastISel *createFastISel(FunctionLoweringInfo &FuncInfo,
1046 const TargetLibraryInfo *LibInfo);
Eugene Zelenko8187c192017-01-13 00:58:58 +00001047
1048 } // end namespace PPC
Bill Schmidt0cf702f2013-07-30 00:50:39 +00001049
Bill Schmidt230b4512013-06-12 16:39:22 +00001050 bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
1051 CCValAssign::LocInfo &LocInfo,
1052 ISD::ArgFlagsTy &ArgFlags,
1053 CCState &State);
1054
1055 bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
1056 MVT &LocVT,
1057 CCValAssign::LocInfo &LocInfo,
1058 ISD::ArgFlagsTy &ArgFlags,
1059 CCState &State);
1060
Strahinja Petrovic30e0ce82016-08-05 08:47:26 +00001061 bool
1062 CC_PPC32_SVR4_Custom_SkipLastArgRegsPPCF128(unsigned &ValNo, MVT &ValVT,
1063 MVT &LocVT,
1064 CCValAssign::LocInfo &LocInfo,
1065 ISD::ArgFlagsTy &ArgFlags,
1066 CCState &State);
1067
Bill Schmidt230b4512013-06-12 16:39:22 +00001068 bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
1069 MVT &LocVT,
1070 CCValAssign::LocInfo &LocInfo,
1071 ISD::ArgFlagsTy &ArgFlags,
1072 CCState &State);
Chris Lattnerf22556d2005-08-16 17:14:42 +00001073
Eugene Zelenko8187c192017-01-13 00:58:58 +00001074} // end namespace llvm
1075
1076#endif // LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H